18fd92a66SOlivier Matz /* SPDX-License-Identifier: BSD-3-Clause 2771fa900SAdrien Mazarguil * Copyright 2015 6WIND S.A. 3771fa900SAdrien Mazarguil * Copyright 2015 Mellanox. 4771fa900SAdrien Mazarguil */ 5771fa900SAdrien Mazarguil 6771fa900SAdrien Mazarguil #include <stddef.h> 7771fa900SAdrien Mazarguil #include <unistd.h> 8771fa900SAdrien Mazarguil #include <string.h> 9771fa900SAdrien Mazarguil #include <assert.h> 1059b91becSAdrien Mazarguil #include <dlfcn.h> 11771fa900SAdrien Mazarguil #include <stdint.h> 12771fa900SAdrien Mazarguil #include <stdlib.h> 13e72dd09bSNélio Laranjeiro #include <errno.h> 14771fa900SAdrien Mazarguil #include <net/if.h> 154a984153SXueming Li #include <sys/mman.h> 16771fa900SAdrien Mazarguil 17771fa900SAdrien Mazarguil /* Verbs header. */ 18771fa900SAdrien Mazarguil /* ISO C doesn't support unnamed structs/unions, disabling -pedantic. */ 19771fa900SAdrien Mazarguil #ifdef PEDANTIC 20fc5b160fSBruce Richardson #pragma GCC diagnostic ignored "-Wpedantic" 21771fa900SAdrien Mazarguil #endif 22771fa900SAdrien Mazarguil #include <infiniband/verbs.h> 23771fa900SAdrien Mazarguil #ifdef PEDANTIC 24fc5b160fSBruce Richardson #pragma GCC diagnostic error "-Wpedantic" 25771fa900SAdrien Mazarguil #endif 26771fa900SAdrien Mazarguil 27771fa900SAdrien Mazarguil #include <rte_malloc.h> 28ffc905f3SFerruh Yigit #include <rte_ethdev_driver.h> 29fdf91e0fSJan Blunck #include <rte_ethdev_pci.h> 30771fa900SAdrien Mazarguil #include <rte_pci.h> 31c752998bSGaetan Rivet #include <rte_bus_pci.h> 32771fa900SAdrien Mazarguil #include <rte_common.h> 3359b91becSAdrien Mazarguil #include <rte_config.h> 344a984153SXueming Li #include <rte_eal_memconfig.h> 35e72dd09bSNélio Laranjeiro #include <rte_kvargs.h> 36771fa900SAdrien Mazarguil 37771fa900SAdrien Mazarguil #include "mlx5.h" 38771fa900SAdrien Mazarguil #include "mlx5_utils.h" 392e22920bSAdrien Mazarguil #include "mlx5_rxtx.h" 40771fa900SAdrien Mazarguil #include "mlx5_autoconf.h" 4113d57bd5SAdrien Mazarguil #include "mlx5_defs.h" 420e83b8e5SNelio Laranjeiro #include "mlx5_glue.h" 43771fa900SAdrien Mazarguil 4499c12dccSNélio Laranjeiro /* Device parameter to enable RX completion queue compression. */ 4599c12dccSNélio Laranjeiro #define MLX5_RXQ_CQE_COMP_EN "rxq_cqe_comp_en" 4699c12dccSNélio Laranjeiro 472a66cf37SYaacov Hazan /* Device parameter to configure inline send. */ 482a66cf37SYaacov Hazan #define MLX5_TXQ_INLINE "txq_inline" 492a66cf37SYaacov Hazan 502a66cf37SYaacov Hazan /* 512a66cf37SYaacov Hazan * Device parameter to configure the number of TX queues threshold for 522a66cf37SYaacov Hazan * enabling inline send. 532a66cf37SYaacov Hazan */ 542a66cf37SYaacov Hazan #define MLX5_TXQS_MIN_INLINE "txqs_min_inline" 552a66cf37SYaacov Hazan 56230189d9SNélio Laranjeiro /* Device parameter to enable multi-packet send WQEs. */ 57230189d9SNélio Laranjeiro #define MLX5_TXQ_MPW_EN "txq_mpw_en" 58230189d9SNélio Laranjeiro 596ce84bd8SYongseok Koh /* Device parameter to include 2 dsegs in the title WQEBB. */ 606ce84bd8SYongseok Koh #define MLX5_TXQ_MPW_HDR_DSEG_EN "txq_mpw_hdr_dseg_en" 616ce84bd8SYongseok Koh 626ce84bd8SYongseok Koh /* Device parameter to limit the size of inlining packet. */ 636ce84bd8SYongseok Koh #define MLX5_TXQ_MAX_INLINE_LEN "txq_max_inline_len" 646ce84bd8SYongseok Koh 655644d5b9SNelio Laranjeiro /* Device parameter to enable hardware Tx vector. */ 665644d5b9SNelio Laranjeiro #define MLX5_TX_VEC_EN "tx_vec_en" 675644d5b9SNelio Laranjeiro 685644d5b9SNelio Laranjeiro /* Device parameter to enable hardware Rx vector. */ 695644d5b9SNelio Laranjeiro #define MLX5_RX_VEC_EN "rx_vec_en" 705644d5b9SNelio Laranjeiro 7143e9d979SShachar Beiser #ifndef HAVE_IBV_MLX5_MOD_MPW 7243e9d979SShachar Beiser #define MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED (1 << 2) 7343e9d979SShachar Beiser #define MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW (1 << 3) 7443e9d979SShachar Beiser #endif 7543e9d979SShachar Beiser 76523f5a74SYongseok Koh #ifndef HAVE_IBV_MLX5_MOD_CQE_128B_COMP 77523f5a74SYongseok Koh #define MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP (1 << 4) 78523f5a74SYongseok Koh #endif 79523f5a74SYongseok Koh 80*a170a30dSNélio Laranjeiro /** Driver-specific log messages type. */ 81*a170a30dSNélio Laranjeiro int mlx5_logtype; 82*a170a30dSNélio Laranjeiro 83771fa900SAdrien Mazarguil /** 844d803a72SOlga Shern * Retrieve integer value from environment variable. 854d803a72SOlga Shern * 864d803a72SOlga Shern * @param[in] name 874d803a72SOlga Shern * Environment variable name. 884d803a72SOlga Shern * 894d803a72SOlga Shern * @return 904d803a72SOlga Shern * Integer value, 0 if the variable is not set. 914d803a72SOlga Shern */ 924d803a72SOlga Shern int 934d803a72SOlga Shern mlx5_getenv_int(const char *name) 944d803a72SOlga Shern { 954d803a72SOlga Shern const char *val = getenv(name); 964d803a72SOlga Shern 974d803a72SOlga Shern if (val == NULL) 984d803a72SOlga Shern return 0; 994d803a72SOlga Shern return atoi(val); 1004d803a72SOlga Shern } 1014d803a72SOlga Shern 1024d803a72SOlga Shern /** 1031e3a39f7SXueming Li * Verbs callback to allocate a memory. This function should allocate the space 1041e3a39f7SXueming Li * according to the size provided residing inside a huge page. 1051e3a39f7SXueming Li * Please note that all allocation must respect the alignment from libmlx5 1061e3a39f7SXueming Li * (i.e. currently sysconf(_SC_PAGESIZE)). 1071e3a39f7SXueming Li * 1081e3a39f7SXueming Li * @param[in] size 1091e3a39f7SXueming Li * The size in bytes of the memory to allocate. 1101e3a39f7SXueming Li * @param[in] data 1111e3a39f7SXueming Li * A pointer to the callback data. 1121e3a39f7SXueming Li * 1131e3a39f7SXueming Li * @return 114a6d83b6aSNélio Laranjeiro * Allocated buffer, NULL otherwise and rte_errno is set. 1151e3a39f7SXueming Li */ 1161e3a39f7SXueming Li static void * 1171e3a39f7SXueming Li mlx5_alloc_verbs_buf(size_t size, void *data) 1181e3a39f7SXueming Li { 1191e3a39f7SXueming Li struct priv *priv = data; 1201e3a39f7SXueming Li void *ret; 1211e3a39f7SXueming Li size_t alignment = sysconf(_SC_PAGESIZE); 122d10b09dbSOlivier Matz unsigned int socket = SOCKET_ID_ANY; 1231e3a39f7SXueming Li 124d10b09dbSOlivier Matz if (priv->verbs_alloc_ctx.type == MLX5_VERBS_ALLOC_TYPE_TX_QUEUE) { 125d10b09dbSOlivier Matz const struct mlx5_txq_ctrl *ctrl = priv->verbs_alloc_ctx.obj; 126d10b09dbSOlivier Matz 127d10b09dbSOlivier Matz socket = ctrl->socket; 128d10b09dbSOlivier Matz } else if (priv->verbs_alloc_ctx.type == 129d10b09dbSOlivier Matz MLX5_VERBS_ALLOC_TYPE_RX_QUEUE) { 130d10b09dbSOlivier Matz const struct mlx5_rxq_ctrl *ctrl = priv->verbs_alloc_ctx.obj; 131d10b09dbSOlivier Matz 132d10b09dbSOlivier Matz socket = ctrl->socket; 133d10b09dbSOlivier Matz } 1341e3a39f7SXueming Li assert(data != NULL); 135d10b09dbSOlivier Matz ret = rte_malloc_socket(__func__, size, alignment, socket); 136a6d83b6aSNélio Laranjeiro if (!ret && size) 137a6d83b6aSNélio Laranjeiro rte_errno = ENOMEM; 1381e3a39f7SXueming Li return ret; 1391e3a39f7SXueming Li } 1401e3a39f7SXueming Li 1411e3a39f7SXueming Li /** 1421e3a39f7SXueming Li * Verbs callback to free a memory. 1431e3a39f7SXueming Li * 1441e3a39f7SXueming Li * @param[in] ptr 1451e3a39f7SXueming Li * A pointer to the memory to free. 1461e3a39f7SXueming Li * @param[in] data 1471e3a39f7SXueming Li * A pointer to the callback data. 1481e3a39f7SXueming Li */ 1491e3a39f7SXueming Li static void 1501e3a39f7SXueming Li mlx5_free_verbs_buf(void *ptr, void *data __rte_unused) 1511e3a39f7SXueming Li { 1521e3a39f7SXueming Li assert(data != NULL); 1531e3a39f7SXueming Li rte_free(ptr); 1541e3a39f7SXueming Li } 1551e3a39f7SXueming Li 1561e3a39f7SXueming Li /** 157771fa900SAdrien Mazarguil * DPDK callback to close the device. 158771fa900SAdrien Mazarguil * 159771fa900SAdrien Mazarguil * Destroy all queues and objects, free memory. 160771fa900SAdrien Mazarguil * 161771fa900SAdrien Mazarguil * @param dev 162771fa900SAdrien Mazarguil * Pointer to Ethernet device structure. 163771fa900SAdrien Mazarguil */ 164771fa900SAdrien Mazarguil static void 165771fa900SAdrien Mazarguil mlx5_dev_close(struct rte_eth_dev *dev) 166771fa900SAdrien Mazarguil { 16701d79216SNélio Laranjeiro struct priv *priv = dev->data->dev_private; 1682e22920bSAdrien Mazarguil unsigned int i; 1696af6b973SNélio Laranjeiro int ret; 170771fa900SAdrien Mazarguil 171*a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %u closing device \"%s\"", 1720f99970bSNélio Laranjeiro dev->data->port_id, 173771fa900SAdrien Mazarguil ((priv->ctx != NULL) ? priv->ctx->device->name : "")); 174ecc1c29dSAdrien Mazarguil /* In case mlx5_dev_stop() has not been called. */ 175af4f09f2SNélio Laranjeiro mlx5_dev_interrupt_handler_uninstall(dev); 176af4f09f2SNélio Laranjeiro mlx5_traffic_disable(dev); 1772e22920bSAdrien Mazarguil /* Prevent crashes when queues are still in use. */ 1782e22920bSAdrien Mazarguil dev->rx_pkt_burst = removed_rx_burst; 1792e22920bSAdrien Mazarguil dev->tx_pkt_burst = removed_tx_burst; 1802e22920bSAdrien Mazarguil if (priv->rxqs != NULL) { 1812e22920bSAdrien Mazarguil /* XXX race condition if mlx5_rx_burst() is still running. */ 1822e22920bSAdrien Mazarguil usleep(1000); 183a1366b1aSNélio Laranjeiro for (i = 0; (i != priv->rxqs_n); ++i) 184af4f09f2SNélio Laranjeiro mlx5_rxq_release(dev, i); 1852e22920bSAdrien Mazarguil priv->rxqs_n = 0; 1862e22920bSAdrien Mazarguil priv->rxqs = NULL; 1872e22920bSAdrien Mazarguil } 1882e22920bSAdrien Mazarguil if (priv->txqs != NULL) { 1892e22920bSAdrien Mazarguil /* XXX race condition if mlx5_tx_burst() is still running. */ 1902e22920bSAdrien Mazarguil usleep(1000); 1916e78005aSNélio Laranjeiro for (i = 0; (i != priv->txqs_n); ++i) 192af4f09f2SNélio Laranjeiro mlx5_txq_release(dev, i); 1932e22920bSAdrien Mazarguil priv->txqs_n = 0; 1942e22920bSAdrien Mazarguil priv->txqs = NULL; 1952e22920bSAdrien Mazarguil } 196771fa900SAdrien Mazarguil if (priv->pd != NULL) { 197771fa900SAdrien Mazarguil assert(priv->ctx != NULL); 1980e83b8e5SNelio Laranjeiro claim_zero(mlx5_glue->dealloc_pd(priv->pd)); 1990e83b8e5SNelio Laranjeiro claim_zero(mlx5_glue->close_device(priv->ctx)); 200771fa900SAdrien Mazarguil } else 201771fa900SAdrien Mazarguil assert(priv->ctx == NULL); 20229c1d8bbSNélio Laranjeiro if (priv->rss_conf.rss_key != NULL) 20329c1d8bbSNélio Laranjeiro rte_free(priv->rss_conf.rss_key); 204634efbc2SNelio Laranjeiro if (priv->reta_idx != NULL) 205634efbc2SNelio Laranjeiro rte_free(priv->reta_idx); 2068c5bca92SXueming Li if (priv->primary_socket) 207af4f09f2SNélio Laranjeiro mlx5_socket_uninit(dev); 208af4f09f2SNélio Laranjeiro ret = mlx5_hrxq_ibv_verify(dev); 209f5479b68SNélio Laranjeiro if (ret) 210*a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some hash Rx queue still remain", 2110f99970bSNélio Laranjeiro dev->data->port_id); 212af4f09f2SNélio Laranjeiro ret = mlx5_ind_table_ibv_verify(dev); 2134c7a0f5fSNélio Laranjeiro if (ret) 214*a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some indirection table still remain", 2150f99970bSNélio Laranjeiro dev->data->port_id); 216af4f09f2SNélio Laranjeiro ret = mlx5_rxq_ibv_verify(dev); 21709cb5b58SNélio Laranjeiro if (ret) 218*a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some Verbs Rx queue still remain", 2190f99970bSNélio Laranjeiro dev->data->port_id); 220af4f09f2SNélio Laranjeiro ret = mlx5_rxq_verify(dev); 221a1366b1aSNélio Laranjeiro if (ret) 222*a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some Rx queues still remain", 2230f99970bSNélio Laranjeiro dev->data->port_id); 224af4f09f2SNélio Laranjeiro ret = mlx5_txq_ibv_verify(dev); 225faf2667fSNélio Laranjeiro if (ret) 226*a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some Verbs Tx queue still remain", 2270f99970bSNélio Laranjeiro dev->data->port_id); 228af4f09f2SNélio Laranjeiro ret = mlx5_txq_verify(dev); 2296e78005aSNélio Laranjeiro if (ret) 230*a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some Tx queues still remain", 2310f99970bSNélio Laranjeiro dev->data->port_id); 232af4f09f2SNélio Laranjeiro ret = mlx5_flow_verify(dev); 2336af6b973SNélio Laranjeiro if (ret) 234*a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some flows still remain", 235*a170a30dSNélio Laranjeiro dev->data->port_id); 236af4f09f2SNélio Laranjeiro ret = mlx5_mr_verify(dev); 237f8fb87d5SNélio Laranjeiro if (ret) 238*a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some memory region still remain", 2390f99970bSNélio Laranjeiro dev->data->port_id); 240771fa900SAdrien Mazarguil memset(priv, 0, sizeof(*priv)); 241771fa900SAdrien Mazarguil } 242771fa900SAdrien Mazarguil 2430887aa7fSNélio Laranjeiro const struct eth_dev_ops mlx5_dev_ops = { 244e60fbd5bSAdrien Mazarguil .dev_configure = mlx5_dev_configure, 245e60fbd5bSAdrien Mazarguil .dev_start = mlx5_dev_start, 246e60fbd5bSAdrien Mazarguil .dev_stop = mlx5_dev_stop, 24762072098SOr Ami .dev_set_link_down = mlx5_set_link_down, 24862072098SOr Ami .dev_set_link_up = mlx5_set_link_up, 249771fa900SAdrien Mazarguil .dev_close = mlx5_dev_close, 2501bdbe1afSAdrien Mazarguil .promiscuous_enable = mlx5_promiscuous_enable, 2511bdbe1afSAdrien Mazarguil .promiscuous_disable = mlx5_promiscuous_disable, 2521bdbe1afSAdrien Mazarguil .allmulticast_enable = mlx5_allmulticast_enable, 2531bdbe1afSAdrien Mazarguil .allmulticast_disable = mlx5_allmulticast_disable, 254cb8faed7SAdrien Mazarguil .link_update = mlx5_link_update, 25587011737SAdrien Mazarguil .stats_get = mlx5_stats_get, 25687011737SAdrien Mazarguil .stats_reset = mlx5_stats_reset, 257a4193ae3SShahaf Shuler .xstats_get = mlx5_xstats_get, 258a4193ae3SShahaf Shuler .xstats_reset = mlx5_xstats_reset, 259a4193ae3SShahaf Shuler .xstats_get_names = mlx5_xstats_get_names, 260e60fbd5bSAdrien Mazarguil .dev_infos_get = mlx5_dev_infos_get, 26178a38edfSJianfeng Tan .dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get, 262e9086978SAdrien Mazarguil .vlan_filter_set = mlx5_vlan_filter_set, 2632e22920bSAdrien Mazarguil .rx_queue_setup = mlx5_rx_queue_setup, 2642e22920bSAdrien Mazarguil .tx_queue_setup = mlx5_tx_queue_setup, 2652e22920bSAdrien Mazarguil .rx_queue_release = mlx5_rx_queue_release, 2662e22920bSAdrien Mazarguil .tx_queue_release = mlx5_tx_queue_release, 26702d75430SAdrien Mazarguil .flow_ctrl_get = mlx5_dev_get_flow_ctrl, 26802d75430SAdrien Mazarguil .flow_ctrl_set = mlx5_dev_set_flow_ctrl, 2693318aef7SAdrien Mazarguil .mac_addr_remove = mlx5_mac_addr_remove, 2703318aef7SAdrien Mazarguil .mac_addr_add = mlx5_mac_addr_add, 27186977fccSDavid Marchand .mac_addr_set = mlx5_mac_addr_set, 272cf37ca95SAdrien Mazarguil .mtu_set = mlx5_dev_set_mtu, 273f3db9489SYaacov Hazan .vlan_strip_queue_set = mlx5_vlan_strip_queue_set, 274f3db9489SYaacov Hazan .vlan_offload_set = mlx5_vlan_offload_set, 275634efbc2SNelio Laranjeiro .reta_update = mlx5_dev_rss_reta_update, 276634efbc2SNelio Laranjeiro .reta_query = mlx5_dev_rss_reta_query, 2772f97422eSNelio Laranjeiro .rss_hash_update = mlx5_rss_hash_update, 2782f97422eSNelio Laranjeiro .rss_hash_conf_get = mlx5_rss_hash_conf_get, 27976f5c99eSYaacov Hazan .filter_ctrl = mlx5_dev_filter_ctrl, 2808788fec1SOlivier Matz .rx_descriptor_status = mlx5_rx_descriptor_status, 2818788fec1SOlivier Matz .tx_descriptor_status = mlx5_tx_descriptor_status, 2823c7d44afSShahaf Shuler .rx_queue_intr_enable = mlx5_rx_intr_enable, 2833c7d44afSShahaf Shuler .rx_queue_intr_disable = mlx5_rx_intr_disable, 284d3e0f392SMatan Azrad .is_removed = mlx5_is_removed, 285771fa900SAdrien Mazarguil }; 286771fa900SAdrien Mazarguil 28787ec44ceSXueming Li static const struct eth_dev_ops mlx5_dev_sec_ops = { 28887ec44ceSXueming Li .stats_get = mlx5_stats_get, 28987ec44ceSXueming Li .stats_reset = mlx5_stats_reset, 29087ec44ceSXueming Li .xstats_get = mlx5_xstats_get, 29187ec44ceSXueming Li .xstats_reset = mlx5_xstats_reset, 29287ec44ceSXueming Li .xstats_get_names = mlx5_xstats_get_names, 29387ec44ceSXueming Li .dev_infos_get = mlx5_dev_infos_get, 29487ec44ceSXueming Li .rx_descriptor_status = mlx5_rx_descriptor_status, 29587ec44ceSXueming Li .tx_descriptor_status = mlx5_tx_descriptor_status, 29687ec44ceSXueming Li }; 29787ec44ceSXueming Li 2980887aa7fSNélio Laranjeiro /* Available operators in flow isolated mode. */ 2990887aa7fSNélio Laranjeiro const struct eth_dev_ops mlx5_dev_ops_isolate = { 3000887aa7fSNélio Laranjeiro .dev_configure = mlx5_dev_configure, 3010887aa7fSNélio Laranjeiro .dev_start = mlx5_dev_start, 3020887aa7fSNélio Laranjeiro .dev_stop = mlx5_dev_stop, 3030887aa7fSNélio Laranjeiro .dev_set_link_down = mlx5_set_link_down, 3040887aa7fSNélio Laranjeiro .dev_set_link_up = mlx5_set_link_up, 3050887aa7fSNélio Laranjeiro .dev_close = mlx5_dev_close, 3060887aa7fSNélio Laranjeiro .link_update = mlx5_link_update, 3070887aa7fSNélio Laranjeiro .stats_get = mlx5_stats_get, 3080887aa7fSNélio Laranjeiro .stats_reset = mlx5_stats_reset, 3090887aa7fSNélio Laranjeiro .xstats_get = mlx5_xstats_get, 3100887aa7fSNélio Laranjeiro .xstats_reset = mlx5_xstats_reset, 3110887aa7fSNélio Laranjeiro .xstats_get_names = mlx5_xstats_get_names, 3120887aa7fSNélio Laranjeiro .dev_infos_get = mlx5_dev_infos_get, 3130887aa7fSNélio Laranjeiro .dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get, 3140887aa7fSNélio Laranjeiro .vlan_filter_set = mlx5_vlan_filter_set, 3150887aa7fSNélio Laranjeiro .rx_queue_setup = mlx5_rx_queue_setup, 3160887aa7fSNélio Laranjeiro .tx_queue_setup = mlx5_tx_queue_setup, 3170887aa7fSNélio Laranjeiro .rx_queue_release = mlx5_rx_queue_release, 3180887aa7fSNélio Laranjeiro .tx_queue_release = mlx5_tx_queue_release, 3190887aa7fSNélio Laranjeiro .flow_ctrl_get = mlx5_dev_get_flow_ctrl, 3200887aa7fSNélio Laranjeiro .flow_ctrl_set = mlx5_dev_set_flow_ctrl, 3210887aa7fSNélio Laranjeiro .mac_addr_remove = mlx5_mac_addr_remove, 3220887aa7fSNélio Laranjeiro .mac_addr_add = mlx5_mac_addr_add, 3230887aa7fSNélio Laranjeiro .mac_addr_set = mlx5_mac_addr_set, 3240887aa7fSNélio Laranjeiro .mtu_set = mlx5_dev_set_mtu, 3250887aa7fSNélio Laranjeiro .vlan_strip_queue_set = mlx5_vlan_strip_queue_set, 3260887aa7fSNélio Laranjeiro .vlan_offload_set = mlx5_vlan_offload_set, 3270887aa7fSNélio Laranjeiro .filter_ctrl = mlx5_dev_filter_ctrl, 3280887aa7fSNélio Laranjeiro .rx_descriptor_status = mlx5_rx_descriptor_status, 3290887aa7fSNélio Laranjeiro .tx_descriptor_status = mlx5_tx_descriptor_status, 3300887aa7fSNélio Laranjeiro .rx_queue_intr_enable = mlx5_rx_intr_enable, 3310887aa7fSNélio Laranjeiro .rx_queue_intr_disable = mlx5_rx_intr_disable, 332d3e0f392SMatan Azrad .is_removed = mlx5_is_removed, 3330887aa7fSNélio Laranjeiro }; 3340887aa7fSNélio Laranjeiro 335771fa900SAdrien Mazarguil static struct { 336771fa900SAdrien Mazarguil struct rte_pci_addr pci_addr; /* associated PCI address */ 337771fa900SAdrien Mazarguil uint32_t ports; /* physical ports bitfield. */ 338771fa900SAdrien Mazarguil } mlx5_dev[32]; 339771fa900SAdrien Mazarguil 340771fa900SAdrien Mazarguil /** 341771fa900SAdrien Mazarguil * Get device index in mlx5_dev[] from PCI bus address. 342771fa900SAdrien Mazarguil * 343771fa900SAdrien Mazarguil * @param[in] pci_addr 344771fa900SAdrien Mazarguil * PCI bus address to look for. 345771fa900SAdrien Mazarguil * 346771fa900SAdrien Mazarguil * @return 347771fa900SAdrien Mazarguil * mlx5_dev[] index on success, -1 on failure. 348771fa900SAdrien Mazarguil */ 349771fa900SAdrien Mazarguil static int 350771fa900SAdrien Mazarguil mlx5_dev_idx(struct rte_pci_addr *pci_addr) 351771fa900SAdrien Mazarguil { 352771fa900SAdrien Mazarguil unsigned int i; 353771fa900SAdrien Mazarguil int ret = -1; 354771fa900SAdrien Mazarguil 355771fa900SAdrien Mazarguil assert(pci_addr != NULL); 356771fa900SAdrien Mazarguil for (i = 0; (i != RTE_DIM(mlx5_dev)); ++i) { 357771fa900SAdrien Mazarguil if ((mlx5_dev[i].pci_addr.domain == pci_addr->domain) && 358771fa900SAdrien Mazarguil (mlx5_dev[i].pci_addr.bus == pci_addr->bus) && 359771fa900SAdrien Mazarguil (mlx5_dev[i].pci_addr.devid == pci_addr->devid) && 360771fa900SAdrien Mazarguil (mlx5_dev[i].pci_addr.function == pci_addr->function)) 361771fa900SAdrien Mazarguil return i; 362771fa900SAdrien Mazarguil if ((mlx5_dev[i].ports == 0) && (ret == -1)) 363771fa900SAdrien Mazarguil ret = i; 364771fa900SAdrien Mazarguil } 365771fa900SAdrien Mazarguil return ret; 366771fa900SAdrien Mazarguil } 367771fa900SAdrien Mazarguil 368e72dd09bSNélio Laranjeiro /** 369e72dd09bSNélio Laranjeiro * Verify and store value for device argument. 370e72dd09bSNélio Laranjeiro * 371e72dd09bSNélio Laranjeiro * @param[in] key 372e72dd09bSNélio Laranjeiro * Key argument to verify. 373e72dd09bSNélio Laranjeiro * @param[in] val 374e72dd09bSNélio Laranjeiro * Value associated with key. 375e72dd09bSNélio Laranjeiro * @param opaque 376e72dd09bSNélio Laranjeiro * User data. 377e72dd09bSNélio Laranjeiro * 378e72dd09bSNélio Laranjeiro * @return 379a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 380e72dd09bSNélio Laranjeiro */ 381e72dd09bSNélio Laranjeiro static int 382e72dd09bSNélio Laranjeiro mlx5_args_check(const char *key, const char *val, void *opaque) 383e72dd09bSNélio Laranjeiro { 3847fe24446SShahaf Shuler struct mlx5_dev_config *config = opaque; 38599c12dccSNélio Laranjeiro unsigned long tmp; 386e72dd09bSNélio Laranjeiro 38799c12dccSNélio Laranjeiro errno = 0; 38899c12dccSNélio Laranjeiro tmp = strtoul(val, NULL, 0); 38999c12dccSNélio Laranjeiro if (errno) { 390a6d83b6aSNélio Laranjeiro rte_errno = errno; 391*a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "%s: \"%s\" is not a valid integer", key, val); 392a6d83b6aSNélio Laranjeiro return -rte_errno; 39399c12dccSNélio Laranjeiro } 39499c12dccSNélio Laranjeiro if (strcmp(MLX5_RXQ_CQE_COMP_EN, key) == 0) { 3957fe24446SShahaf Shuler config->cqe_comp = !!tmp; 3962a66cf37SYaacov Hazan } else if (strcmp(MLX5_TXQ_INLINE, key) == 0) { 3977fe24446SShahaf Shuler config->txq_inline = tmp; 3982a66cf37SYaacov Hazan } else if (strcmp(MLX5_TXQS_MIN_INLINE, key) == 0) { 3997fe24446SShahaf Shuler config->txqs_inline = tmp; 400230189d9SNélio Laranjeiro } else if (strcmp(MLX5_TXQ_MPW_EN, key) == 0) { 4017fe24446SShahaf Shuler config->mps = !!tmp ? config->mps : 0; 4026ce84bd8SYongseok Koh } else if (strcmp(MLX5_TXQ_MPW_HDR_DSEG_EN, key) == 0) { 4037fe24446SShahaf Shuler config->mpw_hdr_dseg = !!tmp; 4046ce84bd8SYongseok Koh } else if (strcmp(MLX5_TXQ_MAX_INLINE_LEN, key) == 0) { 4057fe24446SShahaf Shuler config->inline_max_packet_sz = tmp; 4065644d5b9SNelio Laranjeiro } else if (strcmp(MLX5_TX_VEC_EN, key) == 0) { 4077fe24446SShahaf Shuler config->tx_vec_en = !!tmp; 4085644d5b9SNelio Laranjeiro } else if (strcmp(MLX5_RX_VEC_EN, key) == 0) { 4097fe24446SShahaf Shuler config->rx_vec_en = !!tmp; 41099c12dccSNélio Laranjeiro } else { 411*a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "%s: unknown parameter", key); 412a6d83b6aSNélio Laranjeiro rte_errno = EINVAL; 413a6d83b6aSNélio Laranjeiro return -rte_errno; 414e72dd09bSNélio Laranjeiro } 41599c12dccSNélio Laranjeiro return 0; 41699c12dccSNélio Laranjeiro } 417e72dd09bSNélio Laranjeiro 418e72dd09bSNélio Laranjeiro /** 419e72dd09bSNélio Laranjeiro * Parse device parameters. 420e72dd09bSNélio Laranjeiro * 4217fe24446SShahaf Shuler * @param config 4227fe24446SShahaf Shuler * Pointer to device configuration structure. 423e72dd09bSNélio Laranjeiro * @param devargs 424e72dd09bSNélio Laranjeiro * Device arguments structure. 425e72dd09bSNélio Laranjeiro * 426e72dd09bSNélio Laranjeiro * @return 427a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 428e72dd09bSNélio Laranjeiro */ 429e72dd09bSNélio Laranjeiro static int 4307fe24446SShahaf Shuler mlx5_args(struct mlx5_dev_config *config, struct rte_devargs *devargs) 431e72dd09bSNélio Laranjeiro { 432e72dd09bSNélio Laranjeiro const char **params = (const char *[]){ 43399c12dccSNélio Laranjeiro MLX5_RXQ_CQE_COMP_EN, 4342a66cf37SYaacov Hazan MLX5_TXQ_INLINE, 4352a66cf37SYaacov Hazan MLX5_TXQS_MIN_INLINE, 436230189d9SNélio Laranjeiro MLX5_TXQ_MPW_EN, 4376ce84bd8SYongseok Koh MLX5_TXQ_MPW_HDR_DSEG_EN, 4386ce84bd8SYongseok Koh MLX5_TXQ_MAX_INLINE_LEN, 4395644d5b9SNelio Laranjeiro MLX5_TX_VEC_EN, 4405644d5b9SNelio Laranjeiro MLX5_RX_VEC_EN, 441e72dd09bSNélio Laranjeiro NULL, 442e72dd09bSNélio Laranjeiro }; 443e72dd09bSNélio Laranjeiro struct rte_kvargs *kvlist; 444e72dd09bSNélio Laranjeiro int ret = 0; 445e72dd09bSNélio Laranjeiro int i; 446e72dd09bSNélio Laranjeiro 447e72dd09bSNélio Laranjeiro if (devargs == NULL) 448e72dd09bSNélio Laranjeiro return 0; 449e72dd09bSNélio Laranjeiro /* Following UGLY cast is done to pass checkpatch. */ 450e72dd09bSNélio Laranjeiro kvlist = rte_kvargs_parse(devargs->args, params); 451e72dd09bSNélio Laranjeiro if (kvlist == NULL) 452e72dd09bSNélio Laranjeiro return 0; 453e72dd09bSNélio Laranjeiro /* Process parameters. */ 454e72dd09bSNélio Laranjeiro for (i = 0; (params[i] != NULL); ++i) { 455e72dd09bSNélio Laranjeiro if (rte_kvargs_count(kvlist, params[i])) { 456e72dd09bSNélio Laranjeiro ret = rte_kvargs_process(kvlist, params[i], 4577fe24446SShahaf Shuler mlx5_args_check, config); 458a6d83b6aSNélio Laranjeiro if (ret) { 459a6d83b6aSNélio Laranjeiro rte_errno = EINVAL; 460a67323e4SShahaf Shuler rte_kvargs_free(kvlist); 461a6d83b6aSNélio Laranjeiro return -rte_errno; 462e72dd09bSNélio Laranjeiro } 463e72dd09bSNélio Laranjeiro } 464a67323e4SShahaf Shuler } 465e72dd09bSNélio Laranjeiro rte_kvargs_free(kvlist); 466e72dd09bSNélio Laranjeiro return 0; 467e72dd09bSNélio Laranjeiro } 468e72dd09bSNélio Laranjeiro 469fdf91e0fSJan Blunck static struct rte_pci_driver mlx5_driver; 470771fa900SAdrien Mazarguil 4714a984153SXueming Li /* 4724a984153SXueming Li * Reserved UAR address space for TXQ UAR(hw doorbell) mapping, process 4734a984153SXueming Li * local resource used by both primary and secondary to avoid duplicate 4744a984153SXueming Li * reservation. 4754a984153SXueming Li * The space has to be available on both primary and secondary process, 4764a984153SXueming Li * TXQ UAR maps to this area using fixed mmap w/o double check. 4774a984153SXueming Li */ 4784a984153SXueming Li static void *uar_base; 4794a984153SXueming Li 4804a984153SXueming Li /** 4814a984153SXueming Li * Reserve UAR address space for primary process. 4824a984153SXueming Li * 483af4f09f2SNélio Laranjeiro * @param[in] dev 484af4f09f2SNélio Laranjeiro * Pointer to Ethernet device. 4854a984153SXueming Li * 4864a984153SXueming Li * @return 487a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 4884a984153SXueming Li */ 4894a984153SXueming Li static int 490af4f09f2SNélio Laranjeiro mlx5_uar_init_primary(struct rte_eth_dev *dev) 4914a984153SXueming Li { 492af4f09f2SNélio Laranjeiro struct priv *priv = dev->data->dev_private; 4934a984153SXueming Li void *addr = (void *)0; 4944a984153SXueming Li int i; 4954a984153SXueming Li const struct rte_mem_config *mcfg; 4964a984153SXueming Li 4974a984153SXueming Li if (uar_base) { /* UAR address space mapped. */ 4984a984153SXueming Li priv->uar_base = uar_base; 4994a984153SXueming Li return 0; 5004a984153SXueming Li } 5014a984153SXueming Li /* find out lower bound of hugepage segments */ 5024a984153SXueming Li mcfg = rte_eal_get_configuration()->mem_config; 5034a984153SXueming Li for (i = 0; i < RTE_MAX_MEMSEG && mcfg->memseg[i].addr; i++) { 5044a984153SXueming Li if (addr) 5054a984153SXueming Li addr = RTE_MIN(addr, mcfg->memseg[i].addr); 5064a984153SXueming Li else 5074a984153SXueming Li addr = mcfg->memseg[i].addr; 5084a984153SXueming Li } 5094a984153SXueming Li /* keep distance to hugepages to minimize potential conflicts. */ 5104a984153SXueming Li addr = RTE_PTR_SUB(addr, MLX5_UAR_OFFSET + MLX5_UAR_SIZE); 5114a984153SXueming Li /* anonymous mmap, no real memory consumption. */ 5124a984153SXueming Li addr = mmap(addr, MLX5_UAR_SIZE, 5134a984153SXueming Li PROT_NONE, MAP_PRIVATE | MAP_ANONYMOUS, -1, 0); 5144a984153SXueming Li if (addr == MAP_FAILED) { 515*a170a30dSNélio Laranjeiro DRV_LOG(ERR, 516*a170a30dSNélio Laranjeiro "port %u failed to reserve UAR address space, please" 5170f99970bSNélio Laranjeiro " adjust MLX5_UAR_SIZE or try --base-virtaddr", 5180f99970bSNélio Laranjeiro dev->data->port_id); 519a6d83b6aSNélio Laranjeiro rte_errno = ENOMEM; 520a6d83b6aSNélio Laranjeiro return -rte_errno; 5214a984153SXueming Li } 5224a984153SXueming Li /* Accept either same addr or a new addr returned from mmap if target 5234a984153SXueming Li * range occupied. 5244a984153SXueming Li */ 525*a170a30dSNélio Laranjeiro DRV_LOG(INFO, "port %u reserved UAR address space: %p", 526*a170a30dSNélio Laranjeiro dev->data->port_id, addr); 5274a984153SXueming Li priv->uar_base = addr; /* for primary and secondary UAR re-mmap. */ 5284a984153SXueming Li uar_base = addr; /* process local, don't reserve again. */ 5294a984153SXueming Li return 0; 5304a984153SXueming Li } 5314a984153SXueming Li 5324a984153SXueming Li /** 5334a984153SXueming Li * Reserve UAR address space for secondary process, align with 5344a984153SXueming Li * primary process. 5354a984153SXueming Li * 536af4f09f2SNélio Laranjeiro * @param[in] dev 537af4f09f2SNélio Laranjeiro * Pointer to Ethernet device. 5384a984153SXueming Li * 5394a984153SXueming Li * @return 540a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 5414a984153SXueming Li */ 5424a984153SXueming Li static int 543af4f09f2SNélio Laranjeiro mlx5_uar_init_secondary(struct rte_eth_dev *dev) 5444a984153SXueming Li { 545af4f09f2SNélio Laranjeiro struct priv *priv = dev->data->dev_private; 5464a984153SXueming Li void *addr; 5474a984153SXueming Li 5484a984153SXueming Li assert(priv->uar_base); 5494a984153SXueming Li if (uar_base) { /* already reserved. */ 5504a984153SXueming Li assert(uar_base == priv->uar_base); 5514a984153SXueming Li return 0; 5524a984153SXueming Li } 5534a984153SXueming Li /* anonymous mmap, no real memory consumption. */ 5544a984153SXueming Li addr = mmap(priv->uar_base, MLX5_UAR_SIZE, 5554a984153SXueming Li PROT_NONE, MAP_PRIVATE | MAP_ANONYMOUS, -1, 0); 5564a984153SXueming Li if (addr == MAP_FAILED) { 557*a170a30dSNélio Laranjeiro DRV_LOG(ERR, "port %u UAR mmap failed: %p size: %llu", 5580f99970bSNélio Laranjeiro dev->data->port_id, priv->uar_base, MLX5_UAR_SIZE); 559a6d83b6aSNélio Laranjeiro rte_errno = ENXIO; 560a6d83b6aSNélio Laranjeiro return -rte_errno; 5614a984153SXueming Li } 5624a984153SXueming Li if (priv->uar_base != addr) { 563*a170a30dSNélio Laranjeiro DRV_LOG(ERR, 564*a170a30dSNélio Laranjeiro "port %u UAR address %p size %llu occupied, please" 565*a170a30dSNélio Laranjeiro " adjust MLX5_UAR_OFFSET or try EAL parameter" 566*a170a30dSNélio Laranjeiro " --base-virtaddr", 5670f99970bSNélio Laranjeiro dev->data->port_id, priv->uar_base, MLX5_UAR_SIZE); 568a6d83b6aSNélio Laranjeiro rte_errno = ENXIO; 569a6d83b6aSNélio Laranjeiro return -rte_errno; 5704a984153SXueming Li } 5714a984153SXueming Li uar_base = addr; /* process local, don't reserve again */ 572*a170a30dSNélio Laranjeiro DRV_LOG(INFO, "port %u reserved UAR address space: %p", 573*a170a30dSNélio Laranjeiro dev->data->port_id, addr); 5744a984153SXueming Li return 0; 5754a984153SXueming Li } 5764a984153SXueming Li 577771fa900SAdrien Mazarguil /** 578771fa900SAdrien Mazarguil * DPDK callback to register a PCI device. 579771fa900SAdrien Mazarguil * 580771fa900SAdrien Mazarguil * This function creates an Ethernet device for each port of a given 581771fa900SAdrien Mazarguil * PCI device. 582771fa900SAdrien Mazarguil * 583771fa900SAdrien Mazarguil * @param[in] pci_drv 584771fa900SAdrien Mazarguil * PCI driver structure (mlx5_driver). 585771fa900SAdrien Mazarguil * @param[in] pci_dev 586771fa900SAdrien Mazarguil * PCI device information. 587771fa900SAdrien Mazarguil * 588771fa900SAdrien Mazarguil * @return 589a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 590771fa900SAdrien Mazarguil */ 591771fa900SAdrien Mazarguil static int 59256f08e16SNélio Laranjeiro mlx5_pci_probe(struct rte_pci_driver *pci_drv __rte_unused, 59356f08e16SNélio Laranjeiro struct rte_pci_device *pci_dev) 594771fa900SAdrien Mazarguil { 595a6d83b6aSNélio Laranjeiro struct ibv_device **list = NULL; 596771fa900SAdrien Mazarguil struct ibv_device *ibv_dev; 597771fa900SAdrien Mazarguil int err = 0; 598771fa900SAdrien Mazarguil struct ibv_context *attr_ctx = NULL; 59943e9d979SShachar Beiser struct ibv_device_attr_ex device_attr; 600e192ef80SYaacov Hazan unsigned int mps; 601523f5a74SYongseok Koh unsigned int cqe_comp; 602772d3435SXueming Li unsigned int tunnel_en = 0; 603771fa900SAdrien Mazarguil int idx; 604771fa900SAdrien Mazarguil int i; 605038e7251SShahaf Shuler struct mlx5dv_context attrs_out = {0}; 6069a761de8SOri Kam #ifdef HAVE_IBV_DEVICE_COUNTERS_SET_SUPPORT 6079a761de8SOri Kam struct ibv_counter_set_description cs_desc; 6089a761de8SOri Kam #endif 609771fa900SAdrien Mazarguil 610fdf91e0fSJan Blunck assert(pci_drv == &mlx5_driver); 611771fa900SAdrien Mazarguil /* Get mlx5_dev[] index. */ 612771fa900SAdrien Mazarguil idx = mlx5_dev_idx(&pci_dev->addr); 613771fa900SAdrien Mazarguil if (idx == -1) { 614*a170a30dSNélio Laranjeiro DRV_LOG(ERR, "this driver cannot support any more adapters"); 615a6d83b6aSNélio Laranjeiro err = ENOMEM; 616a6d83b6aSNélio Laranjeiro goto error; 617771fa900SAdrien Mazarguil } 618*a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "using driver device index %d", idx); 619771fa900SAdrien Mazarguil /* Save PCI address. */ 620771fa900SAdrien Mazarguil mlx5_dev[idx].pci_addr = pci_dev->addr; 6210e83b8e5SNelio Laranjeiro list = mlx5_glue->get_device_list(&i); 622771fa900SAdrien Mazarguil if (list == NULL) { 623771fa900SAdrien Mazarguil assert(errno); 624a6d83b6aSNélio Laranjeiro err = errno; 6255525aa8fSGaetan Rivet if (errno == ENOSYS) 626*a170a30dSNélio Laranjeiro DRV_LOG(ERR, 627*a170a30dSNélio Laranjeiro "cannot list devices, is ib_uverbs loaded?"); 628a6d83b6aSNélio Laranjeiro goto error; 629771fa900SAdrien Mazarguil } 630771fa900SAdrien Mazarguil assert(i >= 0); 631771fa900SAdrien Mazarguil /* 632771fa900SAdrien Mazarguil * For each listed device, check related sysfs entry against 633771fa900SAdrien Mazarguil * the provided PCI ID. 634771fa900SAdrien Mazarguil */ 635771fa900SAdrien Mazarguil while (i != 0) { 636771fa900SAdrien Mazarguil struct rte_pci_addr pci_addr; 637771fa900SAdrien Mazarguil 638771fa900SAdrien Mazarguil --i; 639*a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "checking device \"%s\"", list[i]->name); 640771fa900SAdrien Mazarguil if (mlx5_ibv_device_to_pci_addr(list[i], &pci_addr)) 641771fa900SAdrien Mazarguil continue; 642771fa900SAdrien Mazarguil if ((pci_dev->addr.domain != pci_addr.domain) || 643771fa900SAdrien Mazarguil (pci_dev->addr.bus != pci_addr.bus) || 644771fa900SAdrien Mazarguil (pci_dev->addr.devid != pci_addr.devid) || 645771fa900SAdrien Mazarguil (pci_dev->addr.function != pci_addr.function)) 646771fa900SAdrien Mazarguil continue; 647*a170a30dSNélio Laranjeiro DRV_LOG(INFO, "PCI information matches, using device \"%s\"", 648a61888c8SNélio Laranjeiro list[i]->name); 6490e83b8e5SNelio Laranjeiro attr_ctx = mlx5_glue->open_device(list[i]); 650a6d83b6aSNélio Laranjeiro rte_errno = errno; 651a6d83b6aSNélio Laranjeiro err = rte_errno; 652771fa900SAdrien Mazarguil break; 653771fa900SAdrien Mazarguil } 654771fa900SAdrien Mazarguil if (attr_ctx == NULL) { 6550e83b8e5SNelio Laranjeiro mlx5_glue->free_device_list(list); 656771fa900SAdrien Mazarguil switch (err) { 657771fa900SAdrien Mazarguil case 0: 658*a170a30dSNélio Laranjeiro DRV_LOG(ERR, 659*a170a30dSNélio Laranjeiro "cannot access device, is mlx5_ib loaded?"); 660a6d83b6aSNélio Laranjeiro err = ENODEV; 661a6d83b6aSNélio Laranjeiro goto error; 662771fa900SAdrien Mazarguil case EINVAL: 663*a170a30dSNélio Laranjeiro DRV_LOG(ERR, 664*a170a30dSNélio Laranjeiro "cannot use device, are drivers up to date?"); 665a6d83b6aSNélio Laranjeiro goto error; 666771fa900SAdrien Mazarguil } 667771fa900SAdrien Mazarguil } 668771fa900SAdrien Mazarguil ibv_dev = list[i]; 669*a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "device opened"); 67043e9d979SShachar Beiser /* 67143e9d979SShachar Beiser * Multi-packet send is supported by ConnectX-4 Lx PF as well 67243e9d979SShachar Beiser * as all ConnectX-5 devices. 67343e9d979SShachar Beiser */ 674038e7251SShahaf Shuler #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT 675038e7251SShahaf Shuler attrs_out.comp_mask |= MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS; 676038e7251SShahaf Shuler #endif 6770e83b8e5SNelio Laranjeiro mlx5_glue->dv_query_device(attr_ctx, &attrs_out); 678e589960cSYongseok Koh if (attrs_out.flags & MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED) { 679e589960cSYongseok Koh if (attrs_out.flags & MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW) { 680*a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "enhanced MPW is supported"); 68143e9d979SShachar Beiser mps = MLX5_MPW_ENHANCED; 68243e9d979SShachar Beiser } else { 683*a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "MPW is supported"); 684e589960cSYongseok Koh mps = MLX5_MPW; 685e589960cSYongseok Koh } 686e589960cSYongseok Koh } else { 687*a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "MPW isn't supported"); 68843e9d979SShachar Beiser mps = MLX5_MPW_DISABLED; 68943e9d979SShachar Beiser } 690523f5a74SYongseok Koh if (RTE_CACHE_LINE_SIZE == 128 && 691523f5a74SYongseok Koh !(attrs_out.flags & MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP)) 692523f5a74SYongseok Koh cqe_comp = 0; 693523f5a74SYongseok Koh else 694523f5a74SYongseok Koh cqe_comp = 1; 695038e7251SShahaf Shuler #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT 696038e7251SShahaf Shuler if (attrs_out.comp_mask & MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS) { 697038e7251SShahaf Shuler tunnel_en = ((attrs_out.tunnel_offloads_caps & 698038e7251SShahaf Shuler MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_VXLAN) && 699038e7251SShahaf Shuler (attrs_out.tunnel_offloads_caps & 700038e7251SShahaf Shuler MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_GRE)); 701038e7251SShahaf Shuler } 702*a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "tunnel offloading is %ssupported", 703*a170a30dSNélio Laranjeiro tunnel_en ? "" : "not "); 704038e7251SShahaf Shuler #else 705*a170a30dSNélio Laranjeiro DRV_LOG(WARNING, 706*a170a30dSNélio Laranjeiro "tunnel offloading disabled due to old OFED/rdma-core version"); 707038e7251SShahaf Shuler #endif 708a6d83b6aSNélio Laranjeiro if (mlx5_glue->query_device_ex(attr_ctx, NULL, &device_attr)) { 709a6d83b6aSNélio Laranjeiro err = errno; 710771fa900SAdrien Mazarguil goto error; 711a6d83b6aSNélio Laranjeiro } 712*a170a30dSNélio Laranjeiro DRV_LOG(INFO, "%u port(s) detected", 713*a170a30dSNélio Laranjeiro device_attr.orig_attr.phys_port_cnt); 71443e9d979SShachar Beiser for (i = 0; i < device_attr.orig_attr.phys_port_cnt; i++) { 715ad831a11SYuanhan Liu char name[RTE_ETH_NAME_MAX_LEN]; 716ad831a11SYuanhan Liu int len; 717771fa900SAdrien Mazarguil uint32_t port = i + 1; /* ports are indexed from one */ 718771fa900SAdrien Mazarguil uint32_t test = (1 << i); 719771fa900SAdrien Mazarguil struct ibv_context *ctx = NULL; 720771fa900SAdrien Mazarguil struct ibv_port_attr port_attr; 721771fa900SAdrien Mazarguil struct ibv_pd *pd = NULL; 722771fa900SAdrien Mazarguil struct priv *priv = NULL; 723af4f09f2SNélio Laranjeiro struct rte_eth_dev *eth_dev = NULL; 72443e9d979SShachar Beiser struct ibv_device_attr_ex device_attr_ex; 725771fa900SAdrien Mazarguil struct ether_addr mac; 7269a761de8SOri Kam struct ibv_device_attr_ex device_attr; 7277fe24446SShahaf Shuler struct mlx5_dev_config config = { 7287fe24446SShahaf Shuler .cqe_comp = cqe_comp, 7297fe24446SShahaf Shuler .mps = mps, 7307fe24446SShahaf Shuler .tunnel_en = tunnel_en, 7317fe24446SShahaf Shuler .tx_vec_en = 1, 7327fe24446SShahaf Shuler .rx_vec_en = 1, 7337fe24446SShahaf Shuler .mpw_hdr_dseg = 0, 73450b244a1SShahaf Shuler .txq_inline = MLX5_ARG_UNSET, 73550b244a1SShahaf Shuler .txqs_inline = MLX5_ARG_UNSET, 73650b244a1SShahaf Shuler .inline_max_packet_sz = MLX5_ARG_UNSET, 73750b244a1SShahaf Shuler }; 738771fa900SAdrien Mazarguil 739ad831a11SYuanhan Liu len = snprintf(name, sizeof(name), PCI_PRI_FMT, 740ad831a11SYuanhan Liu pci_dev->addr.domain, pci_dev->addr.bus, 741ad831a11SYuanhan Liu pci_dev->addr.devid, pci_dev->addr.function); 742ad831a11SYuanhan Liu if (device_attr.orig_attr.phys_port_cnt > 1) 743ad831a11SYuanhan Liu snprintf(name + len, sizeof(name), " port %u", i); 744f8b9a3baSXueming Li mlx5_dev[idx].ports |= test; 74551e7fa8dSNélio Laranjeiro if (rte_eal_process_type() == RTE_PROC_SECONDARY) { 746f8b9a3baSXueming Li eth_dev = rte_eth_dev_attach_secondary(name); 747f8b9a3baSXueming Li if (eth_dev == NULL) { 748*a170a30dSNélio Laranjeiro DRV_LOG(ERR, "can not attach rte ethdev"); 749a6d83b6aSNélio Laranjeiro rte_errno = ENOMEM; 750a6d83b6aSNélio Laranjeiro err = rte_errno; 751f8b9a3baSXueming Li goto error; 752f8b9a3baSXueming Li } 753f8b9a3baSXueming Li eth_dev->device = &pci_dev->device; 75487ec44ceSXueming Li eth_dev->dev_ops = &mlx5_dev_sec_ops; 755af4f09f2SNélio Laranjeiro err = mlx5_uar_init_secondary(eth_dev); 756a6d83b6aSNélio Laranjeiro if (err) 7574a984153SXueming Li goto error; 758f8b9a3baSXueming Li /* Receive command fd from primary process */ 759af4f09f2SNélio Laranjeiro err = mlx5_socket_connect(eth_dev); 760a6d83b6aSNélio Laranjeiro if (err) 761f8b9a3baSXueming Li goto error; 762f8b9a3baSXueming Li /* Remap UAR for Tx queues. */ 763af4f09f2SNélio Laranjeiro err = mlx5_tx_uar_remap(eth_dev, err); 7644a984153SXueming Li if (err) 765f8b9a3baSXueming Li goto error; 7661cfa649bSShahaf Shuler /* 7671cfa649bSShahaf Shuler * Ethdev pointer is still required as input since 7681cfa649bSShahaf Shuler * the primary device is not accessible from the 7691cfa649bSShahaf Shuler * secondary process. 7701cfa649bSShahaf Shuler */ 7711cfa649bSShahaf Shuler eth_dev->rx_pkt_burst = 772af4f09f2SNélio Laranjeiro mlx5_select_rx_function(eth_dev); 7731cfa649bSShahaf Shuler eth_dev->tx_pkt_burst = 774af4f09f2SNélio Laranjeiro mlx5_select_tx_function(eth_dev); 775f8b9a3baSXueming Li continue; 776f8b9a3baSXueming Li } 777*a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "using port %u (%08" PRIx32 ")", port, test); 7780e83b8e5SNelio Laranjeiro ctx = mlx5_glue->open_device(ibv_dev); 779e1c3e305SMatan Azrad if (ctx == NULL) { 780e1c3e305SMatan Azrad err = ENODEV; 781771fa900SAdrien Mazarguil goto port_error; 782e1c3e305SMatan Azrad } 7830e83b8e5SNelio Laranjeiro mlx5_glue->query_device_ex(ctx, NULL, &device_attr); 784771fa900SAdrien Mazarguil /* Check port status. */ 7850e83b8e5SNelio Laranjeiro err = mlx5_glue->query_port(ctx, port, &port_attr); 786771fa900SAdrien Mazarguil if (err) { 787*a170a30dSNélio Laranjeiro DRV_LOG(ERR, "port query failed: %s", strerror(err)); 788771fa900SAdrien Mazarguil goto port_error; 789771fa900SAdrien Mazarguil } 7901371f4dfSOr Ami if (port_attr.link_layer != IBV_LINK_LAYER_ETHERNET) { 791*a170a30dSNélio Laranjeiro DRV_LOG(ERR, 792*a170a30dSNélio Laranjeiro "port %d is not configured in Ethernet mode", 7931371f4dfSOr Ami port); 794e1c3e305SMatan Azrad err = EINVAL; 7951371f4dfSOr Ami goto port_error; 7961371f4dfSOr Ami } 797771fa900SAdrien Mazarguil if (port_attr.state != IBV_PORT_ACTIVE) 798*a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %d is not active: \"%s\" (%d)", 799*a170a30dSNélio Laranjeiro port, 800*a170a30dSNélio Laranjeiro mlx5_glue->port_state_str(port_attr.state), 801771fa900SAdrien Mazarguil port_attr.state); 802771fa900SAdrien Mazarguil /* Allocate protection domain. */ 8030e83b8e5SNelio Laranjeiro pd = mlx5_glue->alloc_pd(ctx); 804771fa900SAdrien Mazarguil if (pd == NULL) { 805*a170a30dSNélio Laranjeiro DRV_LOG(ERR, "PD allocation failure"); 806771fa900SAdrien Mazarguil err = ENOMEM; 807771fa900SAdrien Mazarguil goto port_error; 808771fa900SAdrien Mazarguil } 809771fa900SAdrien Mazarguil mlx5_dev[idx].ports |= test; 810771fa900SAdrien Mazarguil /* from rte_ethdev.c */ 811771fa900SAdrien Mazarguil priv = rte_zmalloc("ethdev private structure", 812771fa900SAdrien Mazarguil sizeof(*priv), 813771fa900SAdrien Mazarguil RTE_CACHE_LINE_SIZE); 814771fa900SAdrien Mazarguil if (priv == NULL) { 815*a170a30dSNélio Laranjeiro DRV_LOG(ERR, "priv allocation failure"); 816771fa900SAdrien Mazarguil err = ENOMEM; 817771fa900SAdrien Mazarguil goto port_error; 818771fa900SAdrien Mazarguil } 819771fa900SAdrien Mazarguil priv->ctx = ctx; 82087ec44ceSXueming Li strncpy(priv->ibdev_path, priv->ctx->device->ibdev_path, 82187ec44ceSXueming Li sizeof(priv->ibdev_path)); 822771fa900SAdrien Mazarguil priv->device_attr = device_attr; 823771fa900SAdrien Mazarguil priv->port = port; 824771fa900SAdrien Mazarguil priv->pd = pd; 825771fa900SAdrien Mazarguil priv->mtu = ETHER_MTU; 8267fe24446SShahaf Shuler err = mlx5_args(&config, pci_dev->device.devargs); 827e72dd09bSNélio Laranjeiro if (err) { 828*a170a30dSNélio Laranjeiro DRV_LOG(ERR, "failed to process device arguments: %s", 829e72dd09bSNélio Laranjeiro strerror(err)); 830e72dd09bSNélio Laranjeiro goto port_error; 831e72dd09bSNélio Laranjeiro } 8320e83b8e5SNelio Laranjeiro if (mlx5_glue->query_device_ex(ctx, NULL, &device_attr_ex)) { 833*a170a30dSNélio Laranjeiro DRV_LOG(ERR, "ibv_query_device_ex() failed"); 834a6d83b6aSNélio Laranjeiro err = errno; 835771fa900SAdrien Mazarguil goto port_error; 836771fa900SAdrien Mazarguil } 8377fe24446SShahaf Shuler config.hw_csum = !!(device_attr_ex.device_cap_flags_ex & 83843e9d979SShachar Beiser IBV_DEVICE_RAW_IP_CSUM); 839*a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "checksum offloading is %ssupported", 8407fe24446SShahaf Shuler (config.hw_csum ? "" : "not ")); 8419a761de8SOri Kam #ifdef HAVE_IBV_DEVICE_COUNTERS_SET_SUPPORT 84273b620f2SNelio Laranjeiro config.flow_counter_en = !!(device_attr.max_counter_sets); 8430e83b8e5SNelio Laranjeiro mlx5_glue->describe_counter_set(ctx, 0, &cs_desc); 844*a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, 845*a170a30dSNélio Laranjeiro "counter type = %d, num of cs = %ld, attributes = %d", 8469a761de8SOri Kam cs_desc.counter_type, cs_desc.num_of_cs, 8479a761de8SOri Kam cs_desc.attributes); 8489a761de8SOri Kam #endif 8497fe24446SShahaf Shuler config.ind_table_max_size = 85043e9d979SShachar Beiser device_attr_ex.rss_caps.max_rwq_indirection_table_size; 85113d57bd5SAdrien Mazarguil /* Remove this check once DPDK supports larger/variable 85213d57bd5SAdrien Mazarguil * indirection tables. */ 8537fe24446SShahaf Shuler if (config.ind_table_max_size > 854ec1fed22SYongseok Koh (unsigned int)ETH_RSS_RETA_SIZE_512) 8557fe24446SShahaf Shuler config.ind_table_max_size = ETH_RSS_RETA_SIZE_512; 856*a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "maximum Rx indirection table size is %u", 8577fe24446SShahaf Shuler config.ind_table_max_size); 8587fe24446SShahaf Shuler config.hw_vlan_strip = !!(device_attr_ex.raw_packet_caps & 85943e9d979SShachar Beiser IBV_RAW_PACKET_CAP_CVLAN_STRIPPING); 860*a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "VLAN stripping is %ssupported", 8617fe24446SShahaf Shuler (config.hw_vlan_strip ? "" : "not ")); 86295e16ef3SNelio Laranjeiro 863cd230a3eSShahaf Shuler config.hw_fcs_strip = !!(device_attr_ex.raw_packet_caps & 864cd230a3eSShahaf Shuler IBV_RAW_PACKET_CAP_SCATTER_FCS); 865*a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "FCS stripping configuration is %ssupported", 8667fe24446SShahaf Shuler (config.hw_fcs_strip ? "" : "not ")); 8674d326709SOlga Shern 86843e9d979SShachar Beiser #ifdef HAVE_IBV_WQ_FLAG_RX_END_PADDING 8697fe24446SShahaf Shuler config.hw_padding = !!device_attr_ex.rx_pad_end_addr_align; 87043e9d979SShachar Beiser #endif 871*a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, 872*a170a30dSNélio Laranjeiro "hardware Rx end alignment padding is %ssupported", 8737fe24446SShahaf Shuler (config.hw_padding ? "" : "not ")); 8747fe24446SShahaf Shuler config.tso = ((device_attr_ex.tso_caps.max_tso > 0) && 87543e9d979SShachar Beiser (device_attr_ex.tso_caps.supported_qpts & 87643e9d979SShachar Beiser (1 << IBV_QPT_RAW_PACKET))); 8777fe24446SShahaf Shuler if (config.tso) 8787fe24446SShahaf Shuler config.tso_max_payload_sz = 87943e9d979SShachar Beiser device_attr_ex.tso_caps.max_tso; 8807fe24446SShahaf Shuler if (config.mps && !mps) { 881*a170a30dSNélio Laranjeiro DRV_LOG(ERR, 882*a170a30dSNélio Laranjeiro "multi-packet send not supported on this device" 883230189d9SNélio Laranjeiro " (" MLX5_TXQ_MPW_EN ")"); 884230189d9SNélio Laranjeiro err = ENOTSUP; 885230189d9SNélio Laranjeiro goto port_error; 886230189d9SNélio Laranjeiro } 887*a170a30dSNélio Laranjeiro DRV_LOG(INFO, "%s MPS is %s", 8880f99970bSNélio Laranjeiro config.mps == MLX5_MPW_ENHANCED ? "enhanced " : "", 889*a170a30dSNélio Laranjeiro config.mps != MLX5_MPW_DISABLED ? "enabled" : 890*a170a30dSNélio Laranjeiro "disabled"); 8917fe24446SShahaf Shuler if (config.cqe_comp && !cqe_comp) { 892*a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "Rx CQE compression isn't supported"); 8937fe24446SShahaf Shuler config.cqe_comp = 0; 894523f5a74SYongseok Koh } 895af4f09f2SNélio Laranjeiro eth_dev = rte_eth_dev_allocate(name); 896af4f09f2SNélio Laranjeiro if (eth_dev == NULL) { 897*a170a30dSNélio Laranjeiro DRV_LOG(ERR, "can not allocate rte ethdev"); 898af4f09f2SNélio Laranjeiro err = ENOMEM; 899af4f09f2SNélio Laranjeiro goto port_error; 900af4f09f2SNélio Laranjeiro } 901af4f09f2SNélio Laranjeiro eth_dev->data->dev_private = priv; 902af4f09f2SNélio Laranjeiro priv->dev = eth_dev; 903af4f09f2SNélio Laranjeiro eth_dev->data->mac_addrs = priv->mac; 904af4f09f2SNélio Laranjeiro eth_dev->device = &pci_dev->device; 905af4f09f2SNélio Laranjeiro rte_eth_copy_pci_info(eth_dev, pci_dev); 906af4f09f2SNélio Laranjeiro eth_dev->device->driver = &mlx5_driver.driver; 907af4f09f2SNélio Laranjeiro err = mlx5_uar_init_primary(eth_dev); 9084a984153SXueming Li if (err) 9094a984153SXueming Li goto port_error; 910771fa900SAdrien Mazarguil /* Configure the first MAC address by default. */ 911af4f09f2SNélio Laranjeiro if (mlx5_get_mac(eth_dev, &mac.addr_bytes)) { 912*a170a30dSNélio Laranjeiro DRV_LOG(ERR, 913*a170a30dSNélio Laranjeiro "port %u cannot get MAC address, is mlx5_en" 914*a170a30dSNélio Laranjeiro " loaded? (errno: %s)", 915*a170a30dSNélio Laranjeiro eth_dev->data->port_id, strerror(errno)); 916e1c3e305SMatan Azrad err = ENODEV; 917771fa900SAdrien Mazarguil goto port_error; 918771fa900SAdrien Mazarguil } 919*a170a30dSNélio Laranjeiro DRV_LOG(INFO, 920*a170a30dSNélio Laranjeiro "port %u MAC address is %02x:%02x:%02x:%02x:%02x:%02x", 9210f99970bSNélio Laranjeiro eth_dev->data->port_id, 922771fa900SAdrien Mazarguil mac.addr_bytes[0], mac.addr_bytes[1], 923771fa900SAdrien Mazarguil mac.addr_bytes[2], mac.addr_bytes[3], 924771fa900SAdrien Mazarguil mac.addr_bytes[4], mac.addr_bytes[5]); 925771fa900SAdrien Mazarguil #ifndef NDEBUG 926771fa900SAdrien Mazarguil { 927771fa900SAdrien Mazarguil char ifname[IF_NAMESIZE]; 928771fa900SAdrien Mazarguil 929af4f09f2SNélio Laranjeiro if (mlx5_get_ifname(eth_dev, &ifname) == 0) 930*a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %u ifname is \"%s\"", 9310f99970bSNélio Laranjeiro eth_dev->data->port_id, ifname); 932771fa900SAdrien Mazarguil else 933*a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %u ifname is unknown", 9340f99970bSNélio Laranjeiro eth_dev->data->port_id); 935771fa900SAdrien Mazarguil } 936771fa900SAdrien Mazarguil #endif 937771fa900SAdrien Mazarguil /* Get actual MTU if possible. */ 938a6d83b6aSNélio Laranjeiro err = mlx5_get_mtu(eth_dev, &priv->mtu); 939a6d83b6aSNélio Laranjeiro if (err) 940a6d83b6aSNélio Laranjeiro goto port_error; 941*a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %u MTU is %u", eth_dev->data->port_id, 942*a170a30dSNélio Laranjeiro priv->mtu); 943e313ef4cSShahaf Shuler /* 944e313ef4cSShahaf Shuler * Initialize burst functions to prevent crashes before link-up. 945e313ef4cSShahaf Shuler */ 946e313ef4cSShahaf Shuler eth_dev->rx_pkt_burst = removed_rx_burst; 947e313ef4cSShahaf Shuler eth_dev->tx_pkt_burst = removed_tx_burst; 948771fa900SAdrien Mazarguil eth_dev->dev_ops = &mlx5_dev_ops; 949272733b5SNélio Laranjeiro /* Register MAC address. */ 950272733b5SNélio Laranjeiro claim_zero(mlx5_mac_addr_add(eth_dev, &mac, 0, 0)); 951c8ffb8a9SNélio Laranjeiro TAILQ_INIT(&priv->flows); 9521b37f5d8SNélio Laranjeiro TAILQ_INIT(&priv->ctrl_flows); 9531e3a39f7SXueming Li /* Hint libmlx5 to use PMD allocator for data plane resources */ 9541e3a39f7SXueming Li struct mlx5dv_ctx_allocators alctr = { 9551e3a39f7SXueming Li .alloc = &mlx5_alloc_verbs_buf, 9561e3a39f7SXueming Li .free = &mlx5_free_verbs_buf, 9571e3a39f7SXueming Li .data = priv, 9581e3a39f7SXueming Li }; 9590e83b8e5SNelio Laranjeiro mlx5_glue->dv_set_context_attr(ctx, 9600e83b8e5SNelio Laranjeiro MLX5DV_CTX_ATTR_BUF_ALLOCATORS, 9611e3a39f7SXueming Li (void *)((uintptr_t)&alctr)); 962771fa900SAdrien Mazarguil /* Bring Ethernet device up. */ 963*a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %u forcing Ethernet interface up", 9640f99970bSNélio Laranjeiro eth_dev->data->port_id); 965af4f09f2SNélio Laranjeiro mlx5_set_flags(eth_dev, ~IFF_UP, IFF_UP); 9667fe24446SShahaf Shuler /* Store device configuration on private structure. */ 9677fe24446SShahaf Shuler priv->config = config; 968771fa900SAdrien Mazarguil continue; 969771fa900SAdrien Mazarguil port_error: 97029c1d8bbSNélio Laranjeiro if (priv) 971771fa900SAdrien Mazarguil rte_free(priv); 972771fa900SAdrien Mazarguil if (pd) 9730e83b8e5SNelio Laranjeiro claim_zero(mlx5_glue->dealloc_pd(pd)); 974771fa900SAdrien Mazarguil if (ctx) 9750e83b8e5SNelio Laranjeiro claim_zero(mlx5_glue->close_device(ctx)); 976771fa900SAdrien Mazarguil break; 977771fa900SAdrien Mazarguil } 978771fa900SAdrien Mazarguil /* 979771fa900SAdrien Mazarguil * XXX if something went wrong in the loop above, there is a resource 980771fa900SAdrien Mazarguil * leak (ctx, pd, priv, dpdk ethdev) but we can do nothing about it as 981771fa900SAdrien Mazarguil * long as the dpdk does not provide a way to deallocate a ethdev and a 982771fa900SAdrien Mazarguil * way to enumerate the registered ethdevs to free the previous ones. 983771fa900SAdrien Mazarguil */ 984771fa900SAdrien Mazarguil /* no port found, complain */ 985771fa900SAdrien Mazarguil if (!mlx5_dev[idx].ports) { 986a6d83b6aSNélio Laranjeiro rte_errno = ENODEV; 987a6d83b6aSNélio Laranjeiro err = rte_errno; 988771fa900SAdrien Mazarguil } 989771fa900SAdrien Mazarguil error: 990771fa900SAdrien Mazarguil if (attr_ctx) 9910e83b8e5SNelio Laranjeiro claim_zero(mlx5_glue->close_device(attr_ctx)); 992771fa900SAdrien Mazarguil if (list) 9930e83b8e5SNelio Laranjeiro mlx5_glue->free_device_list(list); 994a6d83b6aSNélio Laranjeiro if (err) { 995a6d83b6aSNélio Laranjeiro rte_errno = err; 996a6d83b6aSNélio Laranjeiro return -rte_errno; 997a6d83b6aSNélio Laranjeiro } 998a6d83b6aSNélio Laranjeiro return 0; 999771fa900SAdrien Mazarguil } 1000771fa900SAdrien Mazarguil 1001771fa900SAdrien Mazarguil static const struct rte_pci_id mlx5_pci_id_map[] = { 1002771fa900SAdrien Mazarguil { 10031d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 10041d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4) 1005771fa900SAdrien Mazarguil }, 1006771fa900SAdrien Mazarguil { 10071d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 10081d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4VF) 1009771fa900SAdrien Mazarguil }, 1010771fa900SAdrien Mazarguil { 10111d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 10121d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4LX) 1013771fa900SAdrien Mazarguil }, 1014771fa900SAdrien Mazarguil { 10151d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 10161d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF) 1017771fa900SAdrien Mazarguil }, 1018771fa900SAdrien Mazarguil { 1019528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 1020528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5) 1021528a9fbeSYongseok Koh }, 1022528a9fbeSYongseok Koh { 1023528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 1024528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5VF) 1025528a9fbeSYongseok Koh }, 1026528a9fbeSYongseok Koh { 1027528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 1028528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5EX) 1029528a9fbeSYongseok Koh }, 1030528a9fbeSYongseok Koh { 1031528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 1032528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF) 1033528a9fbeSYongseok Koh }, 1034528a9fbeSYongseok Koh { 1035771fa900SAdrien Mazarguil .vendor_id = 0 1036771fa900SAdrien Mazarguil } 1037771fa900SAdrien Mazarguil }; 1038771fa900SAdrien Mazarguil 1039fdf91e0fSJan Blunck static struct rte_pci_driver mlx5_driver = { 10402f3193cfSJan Viktorin .driver = { 10412f3193cfSJan Viktorin .name = MLX5_DRIVER_NAME 10422f3193cfSJan Viktorin }, 1043771fa900SAdrien Mazarguil .id_table = mlx5_pci_id_map, 1044af424af8SShreyansh Jain .probe = mlx5_pci_probe, 10457d7d7ad1SMatan Azrad .drv_flags = RTE_PCI_DRV_INTR_LSC | RTE_PCI_DRV_INTR_RMV, 1046771fa900SAdrien Mazarguil }; 1047771fa900SAdrien Mazarguil 104859b91becSAdrien Mazarguil #ifdef RTE_LIBRTE_MLX5_DLOPEN_DEPS 104959b91becSAdrien Mazarguil 105059b91becSAdrien Mazarguil /** 105108c028d0SAdrien Mazarguil * Suffix RTE_EAL_PMD_PATH with "-glue". 105208c028d0SAdrien Mazarguil * 105308c028d0SAdrien Mazarguil * This function performs a sanity check on RTE_EAL_PMD_PATH before 105408c028d0SAdrien Mazarguil * suffixing its last component. 105508c028d0SAdrien Mazarguil * 105608c028d0SAdrien Mazarguil * @param buf[out] 105708c028d0SAdrien Mazarguil * Output buffer, should be large enough otherwise NULL is returned. 105808c028d0SAdrien Mazarguil * @param size 105908c028d0SAdrien Mazarguil * Size of @p out. 106008c028d0SAdrien Mazarguil * 106108c028d0SAdrien Mazarguil * @return 106208c028d0SAdrien Mazarguil * Pointer to @p buf or @p NULL in case suffix cannot be appended. 106308c028d0SAdrien Mazarguil */ 106408c028d0SAdrien Mazarguil static char * 106508c028d0SAdrien Mazarguil mlx5_glue_path(char *buf, size_t size) 106608c028d0SAdrien Mazarguil { 106708c028d0SAdrien Mazarguil static const char *const bad[] = { "/", ".", "..", NULL }; 106808c028d0SAdrien Mazarguil const char *path = RTE_EAL_PMD_PATH; 106908c028d0SAdrien Mazarguil size_t len = strlen(path); 107008c028d0SAdrien Mazarguil size_t off; 107108c028d0SAdrien Mazarguil int i; 107208c028d0SAdrien Mazarguil 107308c028d0SAdrien Mazarguil while (len && path[len - 1] == '/') 107408c028d0SAdrien Mazarguil --len; 107508c028d0SAdrien Mazarguil for (off = len; off && path[off - 1] != '/'; --off) 107608c028d0SAdrien Mazarguil ; 107708c028d0SAdrien Mazarguil for (i = 0; bad[i]; ++i) 107808c028d0SAdrien Mazarguil if (!strncmp(path + off, bad[i], (int)(len - off))) 107908c028d0SAdrien Mazarguil goto error; 108008c028d0SAdrien Mazarguil i = snprintf(buf, size, "%.*s-glue", (int)len, path); 108108c028d0SAdrien Mazarguil if (i == -1 || (size_t)i >= size) 108208c028d0SAdrien Mazarguil goto error; 108308c028d0SAdrien Mazarguil return buf; 108408c028d0SAdrien Mazarguil error: 1085*a170a30dSNélio Laranjeiro DRV_LOG(ERR, 1086*a170a30dSNélio Laranjeiro "unable to append \"-glue\" to last component of" 108708c028d0SAdrien Mazarguil " RTE_EAL_PMD_PATH (\"" RTE_EAL_PMD_PATH "\")," 108808c028d0SAdrien Mazarguil " please re-configure DPDK"); 108908c028d0SAdrien Mazarguil return NULL; 109008c028d0SAdrien Mazarguil } 109108c028d0SAdrien Mazarguil 109208c028d0SAdrien Mazarguil /** 109359b91becSAdrien Mazarguil * Initialization routine for run-time dependency on rdma-core. 109459b91becSAdrien Mazarguil */ 109559b91becSAdrien Mazarguil static int 109659b91becSAdrien Mazarguil mlx5_glue_init(void) 109759b91becSAdrien Mazarguil { 109808c028d0SAdrien Mazarguil char glue_path[sizeof(RTE_EAL_PMD_PATH) - 1 + sizeof("-glue")]; 1099f6242d06SAdrien Mazarguil const char *path[] = { 1100f6242d06SAdrien Mazarguil /* 1101f6242d06SAdrien Mazarguil * A basic security check is necessary before trusting 1102f6242d06SAdrien Mazarguil * MLX5_GLUE_PATH, which may override RTE_EAL_PMD_PATH. 1103f6242d06SAdrien Mazarguil */ 1104f6242d06SAdrien Mazarguil (geteuid() == getuid() && getegid() == getgid() ? 1105f6242d06SAdrien Mazarguil getenv("MLX5_GLUE_PATH") : NULL), 110608c028d0SAdrien Mazarguil /* 110708c028d0SAdrien Mazarguil * When RTE_EAL_PMD_PATH is set, use its glue-suffixed 110808c028d0SAdrien Mazarguil * variant, otherwise let dlopen() look up libraries on its 110908c028d0SAdrien Mazarguil * own. 111008c028d0SAdrien Mazarguil */ 111108c028d0SAdrien Mazarguil (*RTE_EAL_PMD_PATH ? 111208c028d0SAdrien Mazarguil mlx5_glue_path(glue_path, sizeof(glue_path)) : ""), 1113f6242d06SAdrien Mazarguil }; 1114f6242d06SAdrien Mazarguil unsigned int i = 0; 111559b91becSAdrien Mazarguil void *handle = NULL; 111659b91becSAdrien Mazarguil void **sym; 111759b91becSAdrien Mazarguil const char *dlmsg; 111859b91becSAdrien Mazarguil 1119f6242d06SAdrien Mazarguil while (!handle && i != RTE_DIM(path)) { 1120f6242d06SAdrien Mazarguil const char *end; 1121f6242d06SAdrien Mazarguil size_t len; 1122f6242d06SAdrien Mazarguil int ret; 1123f6242d06SAdrien Mazarguil 1124f6242d06SAdrien Mazarguil if (!path[i]) { 1125f6242d06SAdrien Mazarguil ++i; 1126f6242d06SAdrien Mazarguil continue; 1127f6242d06SAdrien Mazarguil } 1128f6242d06SAdrien Mazarguil end = strpbrk(path[i], ":;"); 1129f6242d06SAdrien Mazarguil if (!end) 1130f6242d06SAdrien Mazarguil end = path[i] + strlen(path[i]); 1131f6242d06SAdrien Mazarguil len = end - path[i]; 1132f6242d06SAdrien Mazarguil ret = 0; 1133f6242d06SAdrien Mazarguil do { 1134f6242d06SAdrien Mazarguil char name[ret + 1]; 1135f6242d06SAdrien Mazarguil 1136f6242d06SAdrien Mazarguil ret = snprintf(name, sizeof(name), "%.*s%s" MLX5_GLUE, 1137f6242d06SAdrien Mazarguil (int)len, path[i], 1138f6242d06SAdrien Mazarguil (!len || *(end - 1) == '/') ? "" : "/"); 1139f6242d06SAdrien Mazarguil if (ret == -1) 1140f6242d06SAdrien Mazarguil break; 1141f6242d06SAdrien Mazarguil if (sizeof(name) != (size_t)ret + 1) 1142f6242d06SAdrien Mazarguil continue; 1143*a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "looking for rdma-core glue as \"%s\"", 1144*a170a30dSNélio Laranjeiro name); 1145f6242d06SAdrien Mazarguil handle = dlopen(name, RTLD_LAZY); 1146f6242d06SAdrien Mazarguil break; 1147f6242d06SAdrien Mazarguil } while (1); 1148f6242d06SAdrien Mazarguil path[i] = end + 1; 1149f6242d06SAdrien Mazarguil if (!*end) 1150f6242d06SAdrien Mazarguil ++i; 1151f6242d06SAdrien Mazarguil } 115259b91becSAdrien Mazarguil if (!handle) { 115359b91becSAdrien Mazarguil rte_errno = EINVAL; 115459b91becSAdrien Mazarguil dlmsg = dlerror(); 115559b91becSAdrien Mazarguil if (dlmsg) 1156*a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "cannot load glue library: %s", dlmsg); 115759b91becSAdrien Mazarguil goto glue_error; 115859b91becSAdrien Mazarguil } 115959b91becSAdrien Mazarguil sym = dlsym(handle, "mlx5_glue"); 116059b91becSAdrien Mazarguil if (!sym || !*sym) { 116159b91becSAdrien Mazarguil rte_errno = EINVAL; 116259b91becSAdrien Mazarguil dlmsg = dlerror(); 116359b91becSAdrien Mazarguil if (dlmsg) 1164*a170a30dSNélio Laranjeiro DRV_LOG(ERR, "cannot resolve glue symbol: %s", dlmsg); 116559b91becSAdrien Mazarguil goto glue_error; 116659b91becSAdrien Mazarguil } 116759b91becSAdrien Mazarguil mlx5_glue = *sym; 116859b91becSAdrien Mazarguil return 0; 116959b91becSAdrien Mazarguil glue_error: 117059b91becSAdrien Mazarguil if (handle) 117159b91becSAdrien Mazarguil dlclose(handle); 1172*a170a30dSNélio Laranjeiro DRV_LOG(WARNING, 1173*a170a30dSNélio Laranjeiro "cannot initialize PMD due to missing run-time dependency on" 1174*a170a30dSNélio Laranjeiro " rdma-core libraries (libibverbs, libmlx5)"); 117559b91becSAdrien Mazarguil return -rte_errno; 117659b91becSAdrien Mazarguil } 117759b91becSAdrien Mazarguil 117859b91becSAdrien Mazarguil #endif 117959b91becSAdrien Mazarguil 1180771fa900SAdrien Mazarguil /** 1181771fa900SAdrien Mazarguil * Driver initialization routine. 1182771fa900SAdrien Mazarguil */ 1183c830cb29SDavid Marchand RTE_INIT(rte_mlx5_pmd_init); 1184c830cb29SDavid Marchand static void 1185c830cb29SDavid Marchand rte_mlx5_pmd_init(void) 1186771fa900SAdrien Mazarguil { 1187ea16068cSYongseok Koh /* Build the static table for ptype conversion. */ 1188ea16068cSYongseok Koh mlx5_set_ptype_table(); 1189771fa900SAdrien Mazarguil /* 1190771fa900SAdrien Mazarguil * RDMAV_HUGEPAGES_SAFE tells ibv_fork_init() we intend to use 1191771fa900SAdrien Mazarguil * huge pages. Calling ibv_fork_init() during init allows 1192771fa900SAdrien Mazarguil * applications to use fork() safely for purposes other than 1193771fa900SAdrien Mazarguil * using this PMD, which is not supported in forked processes. 1194771fa900SAdrien Mazarguil */ 1195771fa900SAdrien Mazarguil setenv("RDMAV_HUGEPAGES_SAFE", "1", 1); 1196161b93e5SYongseok Koh /* Match the size of Rx completion entry to the size of a cacheline. */ 1197161b93e5SYongseok Koh if (RTE_CACHE_LINE_SIZE == 128) 1198161b93e5SYongseok Koh setenv("MLX5_CQE_SIZE", "128", 0); 119959b91becSAdrien Mazarguil #ifdef RTE_LIBRTE_MLX5_DLOPEN_DEPS 120059b91becSAdrien Mazarguil if (mlx5_glue_init()) 120159b91becSAdrien Mazarguil return; 120259b91becSAdrien Mazarguil assert(mlx5_glue); 120359b91becSAdrien Mazarguil #endif 12042a3b0097SAdrien Mazarguil #ifndef NDEBUG 12052a3b0097SAdrien Mazarguil /* Glue structure must not contain any NULL pointers. */ 12062a3b0097SAdrien Mazarguil { 12072a3b0097SAdrien Mazarguil unsigned int i; 12082a3b0097SAdrien Mazarguil 12092a3b0097SAdrien Mazarguil for (i = 0; i != sizeof(*mlx5_glue) / sizeof(void *); ++i) 12102a3b0097SAdrien Mazarguil assert(((const void *const *)mlx5_glue)[i]); 12112a3b0097SAdrien Mazarguil } 12122a3b0097SAdrien Mazarguil #endif 12136d5df2eaSAdrien Mazarguil if (strcmp(mlx5_glue->version, MLX5_GLUE_VERSION)) { 1214*a170a30dSNélio Laranjeiro DRV_LOG(ERR, 1215*a170a30dSNélio Laranjeiro "rdma-core glue \"%s\" mismatch: \"%s\" is required", 12166d5df2eaSAdrien Mazarguil mlx5_glue->version, MLX5_GLUE_VERSION); 12176d5df2eaSAdrien Mazarguil return; 12186d5df2eaSAdrien Mazarguil } 12190e83b8e5SNelio Laranjeiro mlx5_glue->fork_init(); 12203dcfe039SThomas Monjalon rte_pci_register(&mlx5_driver); 1221771fa900SAdrien Mazarguil } 1222771fa900SAdrien Mazarguil 122301f19227SShreyansh Jain RTE_PMD_EXPORT_NAME(net_mlx5, __COUNTER__); 122401f19227SShreyansh Jain RTE_PMD_REGISTER_PCI_TABLE(net_mlx5, mlx5_pci_id_map); 12250880c401SOlivier Matz RTE_PMD_REGISTER_KMOD_DEP(net_mlx5, "* ib_uverbs & mlx5_core & mlx5_ib"); 1226*a170a30dSNélio Laranjeiro 1227*a170a30dSNélio Laranjeiro /** Initialize driver log type. */ 1228*a170a30dSNélio Laranjeiro RTE_INIT(vdev_netvsc_init_log) 1229*a170a30dSNélio Laranjeiro { 1230*a170a30dSNélio Laranjeiro mlx5_logtype = rte_log_register("pmd.net.mlx5"); 1231*a170a30dSNélio Laranjeiro if (mlx5_logtype >= 0) 1232*a170a30dSNélio Laranjeiro rte_log_set_level(mlx5_logtype, RTE_LOG_NOTICE); 1233*a170a30dSNélio Laranjeiro } 1234