xref: /dpdk/drivers/net/mlx5/mlx5.c (revision 5644d5b94e2fe78d33981816af125c7a7da9244c)
1771fa900SAdrien Mazarguil /*-
2771fa900SAdrien Mazarguil  *   BSD LICENSE
3771fa900SAdrien Mazarguil  *
4771fa900SAdrien Mazarguil  *   Copyright 2015 6WIND S.A.
5771fa900SAdrien Mazarguil  *   Copyright 2015 Mellanox.
6771fa900SAdrien Mazarguil  *
7771fa900SAdrien Mazarguil  *   Redistribution and use in source and binary forms, with or without
8771fa900SAdrien Mazarguil  *   modification, are permitted provided that the following conditions
9771fa900SAdrien Mazarguil  *   are met:
10771fa900SAdrien Mazarguil  *
11771fa900SAdrien Mazarguil  *     * Redistributions of source code must retain the above copyright
12771fa900SAdrien Mazarguil  *       notice, this list of conditions and the following disclaimer.
13771fa900SAdrien Mazarguil  *     * Redistributions in binary form must reproduce the above copyright
14771fa900SAdrien Mazarguil  *       notice, this list of conditions and the following disclaimer in
15771fa900SAdrien Mazarguil  *       the documentation and/or other materials provided with the
16771fa900SAdrien Mazarguil  *       distribution.
17771fa900SAdrien Mazarguil  *     * Neither the name of 6WIND S.A. nor the names of its
18771fa900SAdrien Mazarguil  *       contributors may be used to endorse or promote products derived
19771fa900SAdrien Mazarguil  *       from this software without specific prior written permission.
20771fa900SAdrien Mazarguil  *
21771fa900SAdrien Mazarguil  *   THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
22771fa900SAdrien Mazarguil  *   "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
23771fa900SAdrien Mazarguil  *   LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
24771fa900SAdrien Mazarguil  *   A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
25771fa900SAdrien Mazarguil  *   OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
26771fa900SAdrien Mazarguil  *   SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
27771fa900SAdrien Mazarguil  *   LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
28771fa900SAdrien Mazarguil  *   DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
29771fa900SAdrien Mazarguil  *   THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30771fa900SAdrien Mazarguil  *   (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
31771fa900SAdrien Mazarguil  *   OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32771fa900SAdrien Mazarguil  */
33771fa900SAdrien Mazarguil 
34771fa900SAdrien Mazarguil #include <stddef.h>
35771fa900SAdrien Mazarguil #include <unistd.h>
36771fa900SAdrien Mazarguil #include <string.h>
37771fa900SAdrien Mazarguil #include <assert.h>
38771fa900SAdrien Mazarguil #include <stdint.h>
39771fa900SAdrien Mazarguil #include <stdlib.h>
40e72dd09bSNélio Laranjeiro #include <errno.h>
41771fa900SAdrien Mazarguil #include <net/if.h>
42771fa900SAdrien Mazarguil 
43771fa900SAdrien Mazarguil /* Verbs header. */
44771fa900SAdrien Mazarguil /* ISO C doesn't support unnamed structs/unions, disabling -pedantic. */
45771fa900SAdrien Mazarguil #ifdef PEDANTIC
46fc5b160fSBruce Richardson #pragma GCC diagnostic ignored "-Wpedantic"
47771fa900SAdrien Mazarguil #endif
48771fa900SAdrien Mazarguil #include <infiniband/verbs.h>
49771fa900SAdrien Mazarguil #ifdef PEDANTIC
50fc5b160fSBruce Richardson #pragma GCC diagnostic error "-Wpedantic"
51771fa900SAdrien Mazarguil #endif
52771fa900SAdrien Mazarguil 
53771fa900SAdrien Mazarguil /* DPDK headers don't like -pedantic. */
54771fa900SAdrien Mazarguil #ifdef PEDANTIC
55fc5b160fSBruce Richardson #pragma GCC diagnostic ignored "-Wpedantic"
56771fa900SAdrien Mazarguil #endif
57771fa900SAdrien Mazarguil #include <rte_malloc.h>
58771fa900SAdrien Mazarguil #include <rte_ethdev.h>
59fdf91e0fSJan Blunck #include <rte_ethdev_pci.h>
60771fa900SAdrien Mazarguil #include <rte_pci.h>
61771fa900SAdrien Mazarguil #include <rte_common.h>
62e72dd09bSNélio Laranjeiro #include <rte_kvargs.h>
63771fa900SAdrien Mazarguil #ifdef PEDANTIC
64fc5b160fSBruce Richardson #pragma GCC diagnostic error "-Wpedantic"
65771fa900SAdrien Mazarguil #endif
66771fa900SAdrien Mazarguil 
67771fa900SAdrien Mazarguil #include "mlx5.h"
68771fa900SAdrien Mazarguil #include "mlx5_utils.h"
692e22920bSAdrien Mazarguil #include "mlx5_rxtx.h"
70771fa900SAdrien Mazarguil #include "mlx5_autoconf.h"
7113d57bd5SAdrien Mazarguil #include "mlx5_defs.h"
72771fa900SAdrien Mazarguil 
7399c12dccSNélio Laranjeiro /* Device parameter to enable RX completion queue compression. */
7499c12dccSNélio Laranjeiro #define MLX5_RXQ_CQE_COMP_EN "rxq_cqe_comp_en"
7599c12dccSNélio Laranjeiro 
762a66cf37SYaacov Hazan /* Device parameter to configure inline send. */
772a66cf37SYaacov Hazan #define MLX5_TXQ_INLINE "txq_inline"
782a66cf37SYaacov Hazan 
792a66cf37SYaacov Hazan /*
802a66cf37SYaacov Hazan  * Device parameter to configure the number of TX queues threshold for
812a66cf37SYaacov Hazan  * enabling inline send.
822a66cf37SYaacov Hazan  */
832a66cf37SYaacov Hazan #define MLX5_TXQS_MIN_INLINE "txqs_min_inline"
842a66cf37SYaacov Hazan 
85230189d9SNélio Laranjeiro /* Device parameter to enable multi-packet send WQEs. */
86230189d9SNélio Laranjeiro #define MLX5_TXQ_MPW_EN "txq_mpw_en"
87230189d9SNélio Laranjeiro 
886ce84bd8SYongseok Koh /* Device parameter to include 2 dsegs in the title WQEBB. */
896ce84bd8SYongseok Koh #define MLX5_TXQ_MPW_HDR_DSEG_EN "txq_mpw_hdr_dseg_en"
906ce84bd8SYongseok Koh 
916ce84bd8SYongseok Koh /* Device parameter to limit the size of inlining packet. */
926ce84bd8SYongseok Koh #define MLX5_TXQ_MAX_INLINE_LEN "txq_max_inline_len"
936ce84bd8SYongseok Koh 
943f13f8c2SShahaf Shuler /* Device parameter to enable hardware TSO offload. */
953f13f8c2SShahaf Shuler #define MLX5_TSO "tso"
963f13f8c2SShahaf Shuler 
97*5644d5b9SNelio Laranjeiro /* Device parameter to enable hardware Tx vector. */
98*5644d5b9SNelio Laranjeiro #define MLX5_TX_VEC_EN "tx_vec_en"
99*5644d5b9SNelio Laranjeiro 
100*5644d5b9SNelio Laranjeiro /* Device parameter to enable hardware Rx vector. */
101*5644d5b9SNelio Laranjeiro #define MLX5_RX_VEC_EN "rx_vec_en"
102*5644d5b9SNelio Laranjeiro 
10350b244a1SShahaf Shuler /* Default PMD specific parameter value. */
10450b244a1SShahaf Shuler #define MLX5_ARG_UNSET (-1)
10550b244a1SShahaf Shuler 
10650b244a1SShahaf Shuler struct mlx5_args {
10750b244a1SShahaf Shuler 	int cqe_comp;
10850b244a1SShahaf Shuler 	int txq_inline;
10950b244a1SShahaf Shuler 	int txqs_inline;
11050b244a1SShahaf Shuler 	int mps;
11150b244a1SShahaf Shuler 	int mpw_hdr_dseg;
11250b244a1SShahaf Shuler 	int inline_max_packet_sz;
11350b244a1SShahaf Shuler 	int tso;
114*5644d5b9SNelio Laranjeiro 	int tx_vec_en;
115*5644d5b9SNelio Laranjeiro 	int rx_vec_en;
11650b244a1SShahaf Shuler };
117771fa900SAdrien Mazarguil /**
1184d803a72SOlga Shern  * Retrieve integer value from environment variable.
1194d803a72SOlga Shern  *
1204d803a72SOlga Shern  * @param[in] name
1214d803a72SOlga Shern  *   Environment variable name.
1224d803a72SOlga Shern  *
1234d803a72SOlga Shern  * @return
1244d803a72SOlga Shern  *   Integer value, 0 if the variable is not set.
1254d803a72SOlga Shern  */
1264d803a72SOlga Shern int
1274d803a72SOlga Shern mlx5_getenv_int(const char *name)
1284d803a72SOlga Shern {
1294d803a72SOlga Shern 	const char *val = getenv(name);
1304d803a72SOlga Shern 
1314d803a72SOlga Shern 	if (val == NULL)
1324d803a72SOlga Shern 		return 0;
1334d803a72SOlga Shern 	return atoi(val);
1344d803a72SOlga Shern }
1354d803a72SOlga Shern 
1364d803a72SOlga Shern /**
137771fa900SAdrien Mazarguil  * DPDK callback to close the device.
138771fa900SAdrien Mazarguil  *
139771fa900SAdrien Mazarguil  * Destroy all queues and objects, free memory.
140771fa900SAdrien Mazarguil  *
141771fa900SAdrien Mazarguil  * @param dev
142771fa900SAdrien Mazarguil  *   Pointer to Ethernet device structure.
143771fa900SAdrien Mazarguil  */
144771fa900SAdrien Mazarguil static void
145771fa900SAdrien Mazarguil mlx5_dev_close(struct rte_eth_dev *dev)
146771fa900SAdrien Mazarguil {
147a48deadaSOr Ami 	struct priv *priv = mlx5_get_priv(dev);
1482e22920bSAdrien Mazarguil 	unsigned int i;
149771fa900SAdrien Mazarguil 
150771fa900SAdrien Mazarguil 	priv_lock(priv);
151771fa900SAdrien Mazarguil 	DEBUG("%p: closing device \"%s\"",
152771fa900SAdrien Mazarguil 	      (void *)dev,
153771fa900SAdrien Mazarguil 	      ((priv->ctx != NULL) ? priv->ctx->device->name : ""));
154ecc1c29dSAdrien Mazarguil 	/* In case mlx5_dev_stop() has not been called. */
155198a3c33SNelio Laranjeiro 	priv_dev_interrupt_handler_uninstall(priv, dev);
1560d218674SAdrien Mazarguil 	priv_special_flow_disable_all(priv);
157ecc1c29dSAdrien Mazarguil 	priv_mac_addrs_disable(priv);
158ecc1c29dSAdrien Mazarguil 	priv_destroy_hash_rxqs(priv);
15976f5c99eSYaacov Hazan 
16076f5c99eSYaacov Hazan 	/* Remove flow director elements. */
16176f5c99eSYaacov Hazan 	priv_fdir_disable(priv);
16276f5c99eSYaacov Hazan 	priv_fdir_delete_filters_list(priv);
16376f5c99eSYaacov Hazan 
1642e22920bSAdrien Mazarguil 	/* Prevent crashes when queues are still in use. */
1652e22920bSAdrien Mazarguil 	dev->rx_pkt_burst = removed_rx_burst;
1662e22920bSAdrien Mazarguil 	dev->tx_pkt_burst = removed_tx_burst;
1672e22920bSAdrien Mazarguil 	if (priv->rxqs != NULL) {
1682e22920bSAdrien Mazarguil 		/* XXX race condition if mlx5_rx_burst() is still running. */
1692e22920bSAdrien Mazarguil 		usleep(1000);
1702e22920bSAdrien Mazarguil 		for (i = 0; (i != priv->rxqs_n); ++i) {
17121c8bb49SNélio Laranjeiro 			struct rxq *rxq = (*priv->rxqs)[i];
1720cdddf4dSNélio Laranjeiro 			struct rxq_ctrl *rxq_ctrl;
17321c8bb49SNélio Laranjeiro 
17421c8bb49SNélio Laranjeiro 			if (rxq == NULL)
1752e22920bSAdrien Mazarguil 				continue;
1760cdddf4dSNélio Laranjeiro 			rxq_ctrl = container_of(rxq, struct rxq_ctrl, rxq);
1772e22920bSAdrien Mazarguil 			(*priv->rxqs)[i] = NULL;
1780cdddf4dSNélio Laranjeiro 			rxq_cleanup(rxq_ctrl);
1790cdddf4dSNélio Laranjeiro 			rte_free(rxq_ctrl);
1802e22920bSAdrien Mazarguil 		}
1812e22920bSAdrien Mazarguil 		priv->rxqs_n = 0;
1822e22920bSAdrien Mazarguil 		priv->rxqs = NULL;
1832e22920bSAdrien Mazarguil 	}
1842e22920bSAdrien Mazarguil 	if (priv->txqs != NULL) {
1852e22920bSAdrien Mazarguil 		/* XXX race condition if mlx5_tx_burst() is still running. */
1862e22920bSAdrien Mazarguil 		usleep(1000);
1872e22920bSAdrien Mazarguil 		for (i = 0; (i != priv->txqs_n); ++i) {
18821c8bb49SNélio Laranjeiro 			struct txq *txq = (*priv->txqs)[i];
18921c8bb49SNélio Laranjeiro 			struct txq_ctrl *txq_ctrl;
19021c8bb49SNélio Laranjeiro 
19121c8bb49SNélio Laranjeiro 			if (txq == NULL)
1922e22920bSAdrien Mazarguil 				continue;
19321c8bb49SNélio Laranjeiro 			txq_ctrl = container_of(txq, struct txq_ctrl, txq);
1942e22920bSAdrien Mazarguil 			(*priv->txqs)[i] = NULL;
19521c8bb49SNélio Laranjeiro 			txq_cleanup(txq_ctrl);
19621c8bb49SNélio Laranjeiro 			rte_free(txq_ctrl);
1972e22920bSAdrien Mazarguil 		}
1982e22920bSAdrien Mazarguil 		priv->txqs_n = 0;
1992e22920bSAdrien Mazarguil 		priv->txqs = NULL;
2002e22920bSAdrien Mazarguil 	}
201771fa900SAdrien Mazarguil 	if (priv->pd != NULL) {
202771fa900SAdrien Mazarguil 		assert(priv->ctx != NULL);
203771fa900SAdrien Mazarguil 		claim_zero(ibv_dealloc_pd(priv->pd));
204771fa900SAdrien Mazarguil 		claim_zero(ibv_close_device(priv->ctx));
205771fa900SAdrien Mazarguil 	} else
206771fa900SAdrien Mazarguil 		assert(priv->ctx == NULL);
2070573873dSNelio Laranjeiro 	if (priv->rss_conf != NULL) {
2080573873dSNelio Laranjeiro 		for (i = 0; (i != hash_rxq_init_n); ++i)
2090573873dSNelio Laranjeiro 			rte_free((*priv->rss_conf)[i]);
2102f97422eSNelio Laranjeiro 		rte_free(priv->rss_conf);
2110573873dSNelio Laranjeiro 	}
212634efbc2SNelio Laranjeiro 	if (priv->reta_idx != NULL)
213634efbc2SNelio Laranjeiro 		rte_free(priv->reta_idx);
214771fa900SAdrien Mazarguil 	priv_unlock(priv);
215771fa900SAdrien Mazarguil 	memset(priv, 0, sizeof(*priv));
216771fa900SAdrien Mazarguil }
217771fa900SAdrien Mazarguil 
218771fa900SAdrien Mazarguil static const struct eth_dev_ops mlx5_dev_ops = {
219e60fbd5bSAdrien Mazarguil 	.dev_configure = mlx5_dev_configure,
220e60fbd5bSAdrien Mazarguil 	.dev_start = mlx5_dev_start,
221e60fbd5bSAdrien Mazarguil 	.dev_stop = mlx5_dev_stop,
22262072098SOr Ami 	.dev_set_link_down = mlx5_set_link_down,
22362072098SOr Ami 	.dev_set_link_up = mlx5_set_link_up,
224771fa900SAdrien Mazarguil 	.dev_close = mlx5_dev_close,
2251bdbe1afSAdrien Mazarguil 	.promiscuous_enable = mlx5_promiscuous_enable,
2261bdbe1afSAdrien Mazarguil 	.promiscuous_disable = mlx5_promiscuous_disable,
2271bdbe1afSAdrien Mazarguil 	.allmulticast_enable = mlx5_allmulticast_enable,
2281bdbe1afSAdrien Mazarguil 	.allmulticast_disable = mlx5_allmulticast_disable,
229cb8faed7SAdrien Mazarguil 	.link_update = mlx5_link_update,
23087011737SAdrien Mazarguil 	.stats_get = mlx5_stats_get,
23187011737SAdrien Mazarguil 	.stats_reset = mlx5_stats_reset,
232a4193ae3SShahaf Shuler 	.xstats_get = mlx5_xstats_get,
233a4193ae3SShahaf Shuler 	.xstats_reset = mlx5_xstats_reset,
234a4193ae3SShahaf Shuler 	.xstats_get_names = mlx5_xstats_get_names,
235e60fbd5bSAdrien Mazarguil 	.dev_infos_get = mlx5_dev_infos_get,
23678a38edfSJianfeng Tan 	.dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get,
237e9086978SAdrien Mazarguil 	.vlan_filter_set = mlx5_vlan_filter_set,
2382e22920bSAdrien Mazarguil 	.rx_queue_setup = mlx5_rx_queue_setup,
2392e22920bSAdrien Mazarguil 	.tx_queue_setup = mlx5_tx_queue_setup,
2402e22920bSAdrien Mazarguil 	.rx_queue_release = mlx5_rx_queue_release,
2412e22920bSAdrien Mazarguil 	.tx_queue_release = mlx5_tx_queue_release,
24202d75430SAdrien Mazarguil 	.flow_ctrl_get = mlx5_dev_get_flow_ctrl,
24302d75430SAdrien Mazarguil 	.flow_ctrl_set = mlx5_dev_set_flow_ctrl,
2443318aef7SAdrien Mazarguil 	.mac_addr_remove = mlx5_mac_addr_remove,
2453318aef7SAdrien Mazarguil 	.mac_addr_add = mlx5_mac_addr_add,
24686977fccSDavid Marchand 	.mac_addr_set = mlx5_mac_addr_set,
247cf37ca95SAdrien Mazarguil 	.mtu_set = mlx5_dev_set_mtu,
248f3db9489SYaacov Hazan 	.vlan_strip_queue_set = mlx5_vlan_strip_queue_set,
249f3db9489SYaacov Hazan 	.vlan_offload_set = mlx5_vlan_offload_set,
250634efbc2SNelio Laranjeiro 	.reta_update = mlx5_dev_rss_reta_update,
251634efbc2SNelio Laranjeiro 	.reta_query = mlx5_dev_rss_reta_query,
2522f97422eSNelio Laranjeiro 	.rss_hash_update = mlx5_rss_hash_update,
2532f97422eSNelio Laranjeiro 	.rss_hash_conf_get = mlx5_rss_hash_conf_get,
25476f5c99eSYaacov Hazan 	.filter_ctrl = mlx5_dev_filter_ctrl,
2558788fec1SOlivier Matz 	.rx_descriptor_status = mlx5_rx_descriptor_status,
2568788fec1SOlivier Matz 	.tx_descriptor_status = mlx5_tx_descriptor_status,
2579f91fb54SAdrien Mazarguil #ifdef HAVE_UPDATE_CQ_CI
2583c7d44afSShahaf Shuler 	.rx_queue_intr_enable = mlx5_rx_intr_enable,
2593c7d44afSShahaf Shuler 	.rx_queue_intr_disable = mlx5_rx_intr_disable,
2609f91fb54SAdrien Mazarguil #endif
261771fa900SAdrien Mazarguil };
262771fa900SAdrien Mazarguil 
263771fa900SAdrien Mazarguil static struct {
264771fa900SAdrien Mazarguil 	struct rte_pci_addr pci_addr; /* associated PCI address */
265771fa900SAdrien Mazarguil 	uint32_t ports; /* physical ports bitfield. */
266771fa900SAdrien Mazarguil } mlx5_dev[32];
267771fa900SAdrien Mazarguil 
268771fa900SAdrien Mazarguil /**
269771fa900SAdrien Mazarguil  * Get device index in mlx5_dev[] from PCI bus address.
270771fa900SAdrien Mazarguil  *
271771fa900SAdrien Mazarguil  * @param[in] pci_addr
272771fa900SAdrien Mazarguil  *   PCI bus address to look for.
273771fa900SAdrien Mazarguil  *
274771fa900SAdrien Mazarguil  * @return
275771fa900SAdrien Mazarguil  *   mlx5_dev[] index on success, -1 on failure.
276771fa900SAdrien Mazarguil  */
277771fa900SAdrien Mazarguil static int
278771fa900SAdrien Mazarguil mlx5_dev_idx(struct rte_pci_addr *pci_addr)
279771fa900SAdrien Mazarguil {
280771fa900SAdrien Mazarguil 	unsigned int i;
281771fa900SAdrien Mazarguil 	int ret = -1;
282771fa900SAdrien Mazarguil 
283771fa900SAdrien Mazarguil 	assert(pci_addr != NULL);
284771fa900SAdrien Mazarguil 	for (i = 0; (i != RTE_DIM(mlx5_dev)); ++i) {
285771fa900SAdrien Mazarguil 		if ((mlx5_dev[i].pci_addr.domain == pci_addr->domain) &&
286771fa900SAdrien Mazarguil 		    (mlx5_dev[i].pci_addr.bus == pci_addr->bus) &&
287771fa900SAdrien Mazarguil 		    (mlx5_dev[i].pci_addr.devid == pci_addr->devid) &&
288771fa900SAdrien Mazarguil 		    (mlx5_dev[i].pci_addr.function == pci_addr->function))
289771fa900SAdrien Mazarguil 			return i;
290771fa900SAdrien Mazarguil 		if ((mlx5_dev[i].ports == 0) && (ret == -1))
291771fa900SAdrien Mazarguil 			ret = i;
292771fa900SAdrien Mazarguil 	}
293771fa900SAdrien Mazarguil 	return ret;
294771fa900SAdrien Mazarguil }
295771fa900SAdrien Mazarguil 
296e72dd09bSNélio Laranjeiro /**
297e72dd09bSNélio Laranjeiro  * Verify and store value for device argument.
298e72dd09bSNélio Laranjeiro  *
299e72dd09bSNélio Laranjeiro  * @param[in] key
300e72dd09bSNélio Laranjeiro  *   Key argument to verify.
301e72dd09bSNélio Laranjeiro  * @param[in] val
302e72dd09bSNélio Laranjeiro  *   Value associated with key.
303e72dd09bSNélio Laranjeiro  * @param opaque
304e72dd09bSNélio Laranjeiro  *   User data.
305e72dd09bSNélio Laranjeiro  *
306e72dd09bSNélio Laranjeiro  * @return
307e72dd09bSNélio Laranjeiro  *   0 on success, negative errno value on failure.
308e72dd09bSNélio Laranjeiro  */
309e72dd09bSNélio Laranjeiro static int
310e72dd09bSNélio Laranjeiro mlx5_args_check(const char *key, const char *val, void *opaque)
311e72dd09bSNélio Laranjeiro {
31250b244a1SShahaf Shuler 	struct mlx5_args *args = opaque;
31399c12dccSNélio Laranjeiro 	unsigned long tmp;
314e72dd09bSNélio Laranjeiro 
31599c12dccSNélio Laranjeiro 	errno = 0;
31699c12dccSNélio Laranjeiro 	tmp = strtoul(val, NULL, 0);
31799c12dccSNélio Laranjeiro 	if (errno) {
31899c12dccSNélio Laranjeiro 		WARN("%s: \"%s\" is not a valid integer", key, val);
31999c12dccSNélio Laranjeiro 		return errno;
32099c12dccSNélio Laranjeiro 	}
32199c12dccSNélio Laranjeiro 	if (strcmp(MLX5_RXQ_CQE_COMP_EN, key) == 0) {
32250b244a1SShahaf Shuler 		args->cqe_comp = !!tmp;
3232a66cf37SYaacov Hazan 	} else if (strcmp(MLX5_TXQ_INLINE, key) == 0) {
32450b244a1SShahaf Shuler 		args->txq_inline = tmp;
3252a66cf37SYaacov Hazan 	} else if (strcmp(MLX5_TXQS_MIN_INLINE, key) == 0) {
32650b244a1SShahaf Shuler 		args->txqs_inline = tmp;
327230189d9SNélio Laranjeiro 	} else if (strcmp(MLX5_TXQ_MPW_EN, key) == 0) {
32850b244a1SShahaf Shuler 		args->mps = !!tmp;
3296ce84bd8SYongseok Koh 	} else if (strcmp(MLX5_TXQ_MPW_HDR_DSEG_EN, key) == 0) {
33050b244a1SShahaf Shuler 		args->mpw_hdr_dseg = !!tmp;
3316ce84bd8SYongseok Koh 	} else if (strcmp(MLX5_TXQ_MAX_INLINE_LEN, key) == 0) {
33250b244a1SShahaf Shuler 		args->inline_max_packet_sz = tmp;
3333f13f8c2SShahaf Shuler 	} else if (strcmp(MLX5_TSO, key) == 0) {
33450b244a1SShahaf Shuler 		args->tso = !!tmp;
335*5644d5b9SNelio Laranjeiro 	} else if (strcmp(MLX5_TX_VEC_EN, key) == 0) {
336*5644d5b9SNelio Laranjeiro 		args->tx_vec_en = !!tmp;
337*5644d5b9SNelio Laranjeiro 	} else if (strcmp(MLX5_RX_VEC_EN, key) == 0) {
338*5644d5b9SNelio Laranjeiro 		args->rx_vec_en = !!tmp;
33999c12dccSNélio Laranjeiro 	} else {
340e72dd09bSNélio Laranjeiro 		WARN("%s: unknown parameter", key);
341e72dd09bSNélio Laranjeiro 		return -EINVAL;
342e72dd09bSNélio Laranjeiro 	}
34399c12dccSNélio Laranjeiro 	return 0;
34499c12dccSNélio Laranjeiro }
345e72dd09bSNélio Laranjeiro 
346e72dd09bSNélio Laranjeiro /**
347e72dd09bSNélio Laranjeiro  * Parse device parameters.
348e72dd09bSNélio Laranjeiro  *
349e72dd09bSNélio Laranjeiro  * @param priv
350e72dd09bSNélio Laranjeiro  *   Pointer to private structure.
351e72dd09bSNélio Laranjeiro  * @param devargs
352e72dd09bSNélio Laranjeiro  *   Device arguments structure.
353e72dd09bSNélio Laranjeiro  *
354e72dd09bSNélio Laranjeiro  * @return
355e72dd09bSNélio Laranjeiro  *   0 on success, errno value on failure.
356e72dd09bSNélio Laranjeiro  */
357e72dd09bSNélio Laranjeiro static int
35850b244a1SShahaf Shuler mlx5_args(struct mlx5_args *args, struct rte_devargs *devargs)
359e72dd09bSNélio Laranjeiro {
360e72dd09bSNélio Laranjeiro 	const char **params = (const char *[]){
36199c12dccSNélio Laranjeiro 		MLX5_RXQ_CQE_COMP_EN,
3622a66cf37SYaacov Hazan 		MLX5_TXQ_INLINE,
3632a66cf37SYaacov Hazan 		MLX5_TXQS_MIN_INLINE,
364230189d9SNélio Laranjeiro 		MLX5_TXQ_MPW_EN,
3656ce84bd8SYongseok Koh 		MLX5_TXQ_MPW_HDR_DSEG_EN,
3666ce84bd8SYongseok Koh 		MLX5_TXQ_MAX_INLINE_LEN,
3673f13f8c2SShahaf Shuler 		MLX5_TSO,
368*5644d5b9SNelio Laranjeiro 		MLX5_TX_VEC_EN,
369*5644d5b9SNelio Laranjeiro 		MLX5_RX_VEC_EN,
370e72dd09bSNélio Laranjeiro 		NULL,
371e72dd09bSNélio Laranjeiro 	};
372e72dd09bSNélio Laranjeiro 	struct rte_kvargs *kvlist;
373e72dd09bSNélio Laranjeiro 	int ret = 0;
374e72dd09bSNélio Laranjeiro 	int i;
375e72dd09bSNélio Laranjeiro 
376e72dd09bSNélio Laranjeiro 	if (devargs == NULL)
377e72dd09bSNélio Laranjeiro 		return 0;
378e72dd09bSNélio Laranjeiro 	/* Following UGLY cast is done to pass checkpatch. */
379e72dd09bSNélio Laranjeiro 	kvlist = rte_kvargs_parse(devargs->args, params);
380e72dd09bSNélio Laranjeiro 	if (kvlist == NULL)
381e72dd09bSNélio Laranjeiro 		return 0;
382e72dd09bSNélio Laranjeiro 	/* Process parameters. */
383e72dd09bSNélio Laranjeiro 	for (i = 0; (params[i] != NULL); ++i) {
384e72dd09bSNélio Laranjeiro 		if (rte_kvargs_count(kvlist, params[i])) {
385e72dd09bSNélio Laranjeiro 			ret = rte_kvargs_process(kvlist, params[i],
38650b244a1SShahaf Shuler 						 mlx5_args_check, args);
387a67323e4SShahaf Shuler 			if (ret != 0) {
388a67323e4SShahaf Shuler 				rte_kvargs_free(kvlist);
389e72dd09bSNélio Laranjeiro 				return ret;
390e72dd09bSNélio Laranjeiro 			}
391e72dd09bSNélio Laranjeiro 		}
392a67323e4SShahaf Shuler 	}
393e72dd09bSNélio Laranjeiro 	rte_kvargs_free(kvlist);
394e72dd09bSNélio Laranjeiro 	return 0;
395e72dd09bSNélio Laranjeiro }
396e72dd09bSNélio Laranjeiro 
397fdf91e0fSJan Blunck static struct rte_pci_driver mlx5_driver;
398771fa900SAdrien Mazarguil 
399771fa900SAdrien Mazarguil /**
40050b244a1SShahaf Shuler  * Assign parameters from args into priv, only non default
40150b244a1SShahaf Shuler  * values are considered.
40250b244a1SShahaf Shuler  *
40350b244a1SShahaf Shuler  * @param[out] priv
40450b244a1SShahaf Shuler  *   Pointer to private structure.
40550b244a1SShahaf Shuler  * @param[in] args
40650b244a1SShahaf Shuler  *   Pointer to args values.
40750b244a1SShahaf Shuler  */
40850b244a1SShahaf Shuler static void
40950b244a1SShahaf Shuler mlx5_args_assign(struct priv *priv, struct mlx5_args *args)
41050b244a1SShahaf Shuler {
41150b244a1SShahaf Shuler 	if (args->cqe_comp != MLX5_ARG_UNSET)
41250b244a1SShahaf Shuler 		priv->cqe_comp = args->cqe_comp;
41350b244a1SShahaf Shuler 	if (args->txq_inline != MLX5_ARG_UNSET)
41450b244a1SShahaf Shuler 		priv->txq_inline = args->txq_inline;
41550b244a1SShahaf Shuler 	if (args->txqs_inline != MLX5_ARG_UNSET)
41650b244a1SShahaf Shuler 		priv->txqs_inline = args->txqs_inline;
41750b244a1SShahaf Shuler 	if (args->mps != MLX5_ARG_UNSET)
41850b244a1SShahaf Shuler 		priv->mps = args->mps ? priv->mps : 0;
41950b244a1SShahaf Shuler 	if (args->mpw_hdr_dseg != MLX5_ARG_UNSET)
42050b244a1SShahaf Shuler 		priv->mpw_hdr_dseg = args->mpw_hdr_dseg;
42150b244a1SShahaf Shuler 	if (args->inline_max_packet_sz != MLX5_ARG_UNSET)
42250b244a1SShahaf Shuler 		priv->inline_max_packet_sz = args->inline_max_packet_sz;
42350b244a1SShahaf Shuler 	if (args->tso != MLX5_ARG_UNSET)
42450b244a1SShahaf Shuler 		priv->tso = args->tso;
425*5644d5b9SNelio Laranjeiro 	if (args->tx_vec_en != MLX5_ARG_UNSET)
426*5644d5b9SNelio Laranjeiro 		priv->tx_vec_en = args->tx_vec_en;
427*5644d5b9SNelio Laranjeiro 	if (args->rx_vec_en != MLX5_ARG_UNSET)
428*5644d5b9SNelio Laranjeiro 		priv->rx_vec_en = args->rx_vec_en;
42950b244a1SShahaf Shuler }
43050b244a1SShahaf Shuler 
43150b244a1SShahaf Shuler /**
432771fa900SAdrien Mazarguil  * DPDK callback to register a PCI device.
433771fa900SAdrien Mazarguil  *
434771fa900SAdrien Mazarguil  * This function creates an Ethernet device for each port of a given
435771fa900SAdrien Mazarguil  * PCI device.
436771fa900SAdrien Mazarguil  *
437771fa900SAdrien Mazarguil  * @param[in] pci_drv
438771fa900SAdrien Mazarguil  *   PCI driver structure (mlx5_driver).
439771fa900SAdrien Mazarguil  * @param[in] pci_dev
440771fa900SAdrien Mazarguil  *   PCI device information.
441771fa900SAdrien Mazarguil  *
442771fa900SAdrien Mazarguil  * @return
443771fa900SAdrien Mazarguil  *   0 on success, negative errno value on failure.
444771fa900SAdrien Mazarguil  */
445771fa900SAdrien Mazarguil static int
446af424af8SShreyansh Jain mlx5_pci_probe(struct rte_pci_driver *pci_drv, struct rte_pci_device *pci_dev)
447771fa900SAdrien Mazarguil {
448771fa900SAdrien Mazarguil 	struct ibv_device **list;
449771fa900SAdrien Mazarguil 	struct ibv_device *ibv_dev;
450771fa900SAdrien Mazarguil 	int err = 0;
451771fa900SAdrien Mazarguil 	struct ibv_context *attr_ctx = NULL;
452771fa900SAdrien Mazarguil 	struct ibv_device_attr device_attr;
45385e347dbSNélio Laranjeiro 	unsigned int sriov;
454e192ef80SYaacov Hazan 	unsigned int mps;
455f5fde520SShahaf Shuler 	unsigned int tunnel_en;
456771fa900SAdrien Mazarguil 	int idx;
457771fa900SAdrien Mazarguil 	int i;
458771fa900SAdrien Mazarguil 
459771fa900SAdrien Mazarguil 	(void)pci_drv;
460fdf91e0fSJan Blunck 	assert(pci_drv == &mlx5_driver);
461771fa900SAdrien Mazarguil 	/* Get mlx5_dev[] index. */
462771fa900SAdrien Mazarguil 	idx = mlx5_dev_idx(&pci_dev->addr);
463771fa900SAdrien Mazarguil 	if (idx == -1) {
464771fa900SAdrien Mazarguil 		ERROR("this driver cannot support any more adapters");
465771fa900SAdrien Mazarguil 		return -ENOMEM;
466771fa900SAdrien Mazarguil 	}
467771fa900SAdrien Mazarguil 	DEBUG("using driver device index %d", idx);
468771fa900SAdrien Mazarguil 
469771fa900SAdrien Mazarguil 	/* Save PCI address. */
470771fa900SAdrien Mazarguil 	mlx5_dev[idx].pci_addr = pci_dev->addr;
471771fa900SAdrien Mazarguil 	list = ibv_get_device_list(&i);
472771fa900SAdrien Mazarguil 	if (list == NULL) {
473771fa900SAdrien Mazarguil 		assert(errno);
4745525aa8fSGaetan Rivet 		if (errno == ENOSYS)
4755525aa8fSGaetan Rivet 			ERROR("cannot list devices, is ib_uverbs loaded?");
476771fa900SAdrien Mazarguil 		return -errno;
477771fa900SAdrien Mazarguil 	}
478771fa900SAdrien Mazarguil 	assert(i >= 0);
479771fa900SAdrien Mazarguil 	/*
480771fa900SAdrien Mazarguil 	 * For each listed device, check related sysfs entry against
481771fa900SAdrien Mazarguil 	 * the provided PCI ID.
482771fa900SAdrien Mazarguil 	 */
483771fa900SAdrien Mazarguil 	while (i != 0) {
484771fa900SAdrien Mazarguil 		struct rte_pci_addr pci_addr;
485771fa900SAdrien Mazarguil 
486771fa900SAdrien Mazarguil 		--i;
487771fa900SAdrien Mazarguil 		DEBUG("checking device \"%s\"", list[i]->name);
488771fa900SAdrien Mazarguil 		if (mlx5_ibv_device_to_pci_addr(list[i], &pci_addr))
489771fa900SAdrien Mazarguil 			continue;
490771fa900SAdrien Mazarguil 		if ((pci_dev->addr.domain != pci_addr.domain) ||
491771fa900SAdrien Mazarguil 		    (pci_dev->addr.bus != pci_addr.bus) ||
492771fa900SAdrien Mazarguil 		    (pci_dev->addr.devid != pci_addr.devid) ||
493771fa900SAdrien Mazarguil 		    (pci_dev->addr.function != pci_addr.function))
494771fa900SAdrien Mazarguil 			continue;
49585e347dbSNélio Laranjeiro 		sriov = ((pci_dev->id.device_id ==
496771fa900SAdrien Mazarguil 		       PCI_DEVICE_ID_MELLANOX_CONNECTX4VF) ||
497771fa900SAdrien Mazarguil 		      (pci_dev->id.device_id ==
498528a9fbeSYongseok Koh 		       PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF) ||
499528a9fbeSYongseok Koh 		      (pci_dev->id.device_id ==
500528a9fbeSYongseok Koh 		       PCI_DEVICE_ID_MELLANOX_CONNECTX5VF) ||
501528a9fbeSYongseok Koh 		      (pci_dev->id.device_id ==
502528a9fbeSYongseok Koh 		       PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF));
503528a9fbeSYongseok Koh 		/*
504528a9fbeSYongseok Koh 		 * Multi-packet send is supported by ConnectX-4 Lx PF as well
505528a9fbeSYongseok Koh 		 * as all ConnectX-5 devices.
506528a9fbeSYongseok Koh 		 */
507528a9fbeSYongseok Koh 		switch (pci_dev->id.device_id) {
508f5fde520SShahaf Shuler 		case PCI_DEVICE_ID_MELLANOX_CONNECTX4:
509f5fde520SShahaf Shuler 			tunnel_en = 1;
5106ce84bd8SYongseok Koh 			mps = MLX5_MPW_DISABLED;
511f5fde520SShahaf Shuler 			break;
512528a9fbeSYongseok Koh 		case PCI_DEVICE_ID_MELLANOX_CONNECTX4LX:
5136ce84bd8SYongseok Koh 			mps = MLX5_MPW;
5146ce84bd8SYongseok Koh 			break;
515528a9fbeSYongseok Koh 		case PCI_DEVICE_ID_MELLANOX_CONNECTX5:
516528a9fbeSYongseok Koh 		case PCI_DEVICE_ID_MELLANOX_CONNECTX5VF:
517528a9fbeSYongseok Koh 		case PCI_DEVICE_ID_MELLANOX_CONNECTX5EX:
518528a9fbeSYongseok Koh 		case PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF:
519f5fde520SShahaf Shuler 			tunnel_en = 1;
5206ce84bd8SYongseok Koh 			mps = MLX5_MPW_ENHANCED;
521528a9fbeSYongseok Koh 			break;
522528a9fbeSYongseok Koh 		default:
5236ce84bd8SYongseok Koh 			mps = MLX5_MPW_DISABLED;
524528a9fbeSYongseok Koh 		}
52585e347dbSNélio Laranjeiro 		INFO("PCI information matches, using device \"%s\""
5266ce84bd8SYongseok Koh 		     " (SR-IOV: %s, %sMPS: %s)",
527e192ef80SYaacov Hazan 		     list[i]->name,
52885e347dbSNélio Laranjeiro 		     sriov ? "true" : "false",
5296ce84bd8SYongseok Koh 		     mps == MLX5_MPW_ENHANCED ? "Enhanced " : "",
5306ce84bd8SYongseok Koh 		     mps != MLX5_MPW_DISABLED ? "true" : "false");
531771fa900SAdrien Mazarguil 		attr_ctx = ibv_open_device(list[i]);
532771fa900SAdrien Mazarguil 		err = errno;
533771fa900SAdrien Mazarguil 		break;
534771fa900SAdrien Mazarguil 	}
535771fa900SAdrien Mazarguil 	if (attr_ctx == NULL) {
536771fa900SAdrien Mazarguil 		ibv_free_device_list(list);
537771fa900SAdrien Mazarguil 		switch (err) {
538771fa900SAdrien Mazarguil 		case 0:
5395525aa8fSGaetan Rivet 			ERROR("cannot access device, is mlx5_ib loaded?");
5405525aa8fSGaetan Rivet 			return -ENODEV;
541771fa900SAdrien Mazarguil 		case EINVAL:
5425525aa8fSGaetan Rivet 			ERROR("cannot use device, are drivers up to date?");
5435525aa8fSGaetan Rivet 			return -EINVAL;
544771fa900SAdrien Mazarguil 		}
545771fa900SAdrien Mazarguil 		assert(err > 0);
546771fa900SAdrien Mazarguil 		return -err;
547771fa900SAdrien Mazarguil 	}
548771fa900SAdrien Mazarguil 	ibv_dev = list[i];
549771fa900SAdrien Mazarguil 
550771fa900SAdrien Mazarguil 	DEBUG("device opened");
551771fa900SAdrien Mazarguil 	if (ibv_query_device(attr_ctx, &device_attr))
552771fa900SAdrien Mazarguil 		goto error;
553771fa900SAdrien Mazarguil 	INFO("%u port(s) detected", device_attr.phys_port_cnt);
554771fa900SAdrien Mazarguil 
555771fa900SAdrien Mazarguil 	for (i = 0; i < device_attr.phys_port_cnt; i++) {
556771fa900SAdrien Mazarguil 		uint32_t port = i + 1; /* ports are indexed from one */
557771fa900SAdrien Mazarguil 		uint32_t test = (1 << i);
558771fa900SAdrien Mazarguil 		struct ibv_context *ctx = NULL;
559771fa900SAdrien Mazarguil 		struct ibv_port_attr port_attr;
560771fa900SAdrien Mazarguil 		struct ibv_pd *pd = NULL;
561771fa900SAdrien Mazarguil 		struct priv *priv = NULL;
562771fa900SAdrien Mazarguil 		struct rte_eth_dev *eth_dev;
563771fa900SAdrien Mazarguil 		struct ibv_exp_device_attr exp_device_attr;
564771fa900SAdrien Mazarguil 		struct ether_addr mac;
56585e347dbSNélio Laranjeiro 		uint16_t num_vfs = 0;
56650b244a1SShahaf Shuler 		struct mlx5_args args = {
56750b244a1SShahaf Shuler 			.cqe_comp = MLX5_ARG_UNSET,
56850b244a1SShahaf Shuler 			.txq_inline = MLX5_ARG_UNSET,
56950b244a1SShahaf Shuler 			.txqs_inline = MLX5_ARG_UNSET,
57050b244a1SShahaf Shuler 			.mps = MLX5_ARG_UNSET,
57150b244a1SShahaf Shuler 			.mpw_hdr_dseg = MLX5_ARG_UNSET,
57250b244a1SShahaf Shuler 			.inline_max_packet_sz = MLX5_ARG_UNSET,
57350b244a1SShahaf Shuler 			.tso = MLX5_ARG_UNSET,
574*5644d5b9SNelio Laranjeiro 			.tx_vec_en = MLX5_ARG_UNSET,
575*5644d5b9SNelio Laranjeiro 			.rx_vec_en = MLX5_ARG_UNSET,
57650b244a1SShahaf Shuler 		};
577771fa900SAdrien Mazarguil 
57895e16ef3SNelio Laranjeiro 		exp_device_attr.comp_mask =
57995e16ef3SNelio Laranjeiro 			IBV_EXP_DEVICE_ATTR_EXP_CAP_FLAGS |
580f3db9489SYaacov Hazan 			IBV_EXP_DEVICE_ATTR_RX_HASH |
581f3db9489SYaacov Hazan 			IBV_EXP_DEVICE_ATTR_VLAN_OFFLOADS |
5824d803a72SOlga Shern 			IBV_EXP_DEVICE_ATTR_RX_PAD_END_ALIGN |
5833f13f8c2SShahaf Shuler 			IBV_EXP_DEVICE_ATTR_TSO_CAPS |
584f3db9489SYaacov Hazan 			0;
585771fa900SAdrien Mazarguil 
586771fa900SAdrien Mazarguil 		DEBUG("using port %u (%08" PRIx32 ")", port, test);
587771fa900SAdrien Mazarguil 
588771fa900SAdrien Mazarguil 		ctx = ibv_open_device(ibv_dev);
589771fa900SAdrien Mazarguil 		if (ctx == NULL)
590771fa900SAdrien Mazarguil 			goto port_error;
591771fa900SAdrien Mazarguil 
592771fa900SAdrien Mazarguil 		/* Check port status. */
593771fa900SAdrien Mazarguil 		err = ibv_query_port(ctx, port, &port_attr);
594771fa900SAdrien Mazarguil 		if (err) {
595771fa900SAdrien Mazarguil 			ERROR("port query failed: %s", strerror(err));
596771fa900SAdrien Mazarguil 			goto port_error;
597771fa900SAdrien Mazarguil 		}
5981371f4dfSOr Ami 
5991371f4dfSOr Ami 		if (port_attr.link_layer != IBV_LINK_LAYER_ETHERNET) {
6001371f4dfSOr Ami 			ERROR("port %d is not configured in Ethernet mode",
6011371f4dfSOr Ami 			      port);
6021371f4dfSOr Ami 			goto port_error;
6031371f4dfSOr Ami 		}
6041371f4dfSOr Ami 
605771fa900SAdrien Mazarguil 		if (port_attr.state != IBV_PORT_ACTIVE)
606771fa900SAdrien Mazarguil 			DEBUG("port %d is not active: \"%s\" (%d)",
607771fa900SAdrien Mazarguil 			      port, ibv_port_state_str(port_attr.state),
608771fa900SAdrien Mazarguil 			      port_attr.state);
609771fa900SAdrien Mazarguil 
610771fa900SAdrien Mazarguil 		/* Allocate protection domain. */
611771fa900SAdrien Mazarguil 		pd = ibv_alloc_pd(ctx);
612771fa900SAdrien Mazarguil 		if (pd == NULL) {
613771fa900SAdrien Mazarguil 			ERROR("PD allocation failure");
614771fa900SAdrien Mazarguil 			err = ENOMEM;
615771fa900SAdrien Mazarguil 			goto port_error;
616771fa900SAdrien Mazarguil 		}
617771fa900SAdrien Mazarguil 
618771fa900SAdrien Mazarguil 		mlx5_dev[idx].ports |= test;
619771fa900SAdrien Mazarguil 
620771fa900SAdrien Mazarguil 		/* from rte_ethdev.c */
621771fa900SAdrien Mazarguil 		priv = rte_zmalloc("ethdev private structure",
622771fa900SAdrien Mazarguil 				   sizeof(*priv),
623771fa900SAdrien Mazarguil 				   RTE_CACHE_LINE_SIZE);
624771fa900SAdrien Mazarguil 		if (priv == NULL) {
625771fa900SAdrien Mazarguil 			ERROR("priv allocation failure");
626771fa900SAdrien Mazarguil 			err = ENOMEM;
627771fa900SAdrien Mazarguil 			goto port_error;
628771fa900SAdrien Mazarguil 		}
629771fa900SAdrien Mazarguil 
630771fa900SAdrien Mazarguil 		priv->ctx = ctx;
631771fa900SAdrien Mazarguil 		priv->device_attr = device_attr;
632771fa900SAdrien Mazarguil 		priv->port = port;
633771fa900SAdrien Mazarguil 		priv->pd = pd;
634771fa900SAdrien Mazarguil 		priv->mtu = ETHER_MTU;
635230189d9SNélio Laranjeiro 		priv->mps = mps; /* Enable MPW by default if supported. */
63699c12dccSNélio Laranjeiro 		priv->cqe_comp = 1; /* Enable compression by default. */
637f5fde520SShahaf Shuler 		priv->tunnel_en = tunnel_en;
638*5644d5b9SNelio Laranjeiro 		/* Enable vector by default if supported. */
639*5644d5b9SNelio Laranjeiro 		priv->tx_vec_en = 1;
640*5644d5b9SNelio Laranjeiro 		priv->rx_vec_en = 1;
64150b244a1SShahaf Shuler 		err = mlx5_args(&args, pci_dev->device.devargs);
642e72dd09bSNélio Laranjeiro 		if (err) {
643e72dd09bSNélio Laranjeiro 			ERROR("failed to process device arguments: %s",
644e72dd09bSNélio Laranjeiro 			      strerror(err));
645e72dd09bSNélio Laranjeiro 			goto port_error;
646e72dd09bSNélio Laranjeiro 		}
64750b244a1SShahaf Shuler 		mlx5_args_assign(priv, &args);
648771fa900SAdrien Mazarguil 		if (ibv_exp_query_device(ctx, &exp_device_attr)) {
649771fa900SAdrien Mazarguil 			ERROR("ibv_exp_query_device() failed");
650771fa900SAdrien Mazarguil 			goto port_error;
651771fa900SAdrien Mazarguil 		}
652771fa900SAdrien Mazarguil 
653771fa900SAdrien Mazarguil 		priv->hw_csum =
654771fa900SAdrien Mazarguil 			((exp_device_attr.exp_device_cap_flags &
655771fa900SAdrien Mazarguil 			  IBV_EXP_DEVICE_RX_CSUM_TCP_UDP_PKT) &&
656771fa900SAdrien Mazarguil 			 (exp_device_attr.exp_device_cap_flags &
657771fa900SAdrien Mazarguil 			  IBV_EXP_DEVICE_RX_CSUM_IP_PKT));
658771fa900SAdrien Mazarguil 		DEBUG("checksum offloading is %ssupported",
659771fa900SAdrien Mazarguil 		      (priv->hw_csum ? "" : "not "));
660771fa900SAdrien Mazarguil 
661771fa900SAdrien Mazarguil 		priv->hw_csum_l2tun = !!(exp_device_attr.exp_device_cap_flags &
662771fa900SAdrien Mazarguil 					 IBV_EXP_DEVICE_VXLAN_SUPPORT);
663771fa900SAdrien Mazarguil 		DEBUG("L2 tunnel checksum offloads are %ssupported",
664771fa900SAdrien Mazarguil 		      (priv->hw_csum_l2tun ? "" : "not "));
665771fa900SAdrien Mazarguil 
66613d57bd5SAdrien Mazarguil 		priv->ind_table_max_size = exp_device_attr.rx_hash_caps.max_rwq_indirection_table_size;
66713d57bd5SAdrien Mazarguil 		/* Remove this check once DPDK supports larger/variable
66813d57bd5SAdrien Mazarguil 		 * indirection tables. */
669ec1fed22SYongseok Koh 		if (priv->ind_table_max_size >
670ec1fed22SYongseok Koh 				(unsigned int)ETH_RSS_RETA_SIZE_512)
671ec1fed22SYongseok Koh 			priv->ind_table_max_size = ETH_RSS_RETA_SIZE_512;
67295e16ef3SNelio Laranjeiro 		DEBUG("maximum RX indirection table size is %u",
67395e16ef3SNelio Laranjeiro 		      priv->ind_table_max_size);
674f3db9489SYaacov Hazan 		priv->hw_vlan_strip = !!(exp_device_attr.wq_vlan_offloads_cap &
675f3db9489SYaacov Hazan 					 IBV_EXP_RECEIVE_WQ_CVLAN_STRIP);
676f3db9489SYaacov Hazan 		DEBUG("VLAN stripping is %ssupported",
677f3db9489SYaacov Hazan 		      (priv->hw_vlan_strip ? "" : "not "));
67895e16ef3SNelio Laranjeiro 
6794d326709SOlga Shern 		priv->hw_fcs_strip = !!(exp_device_attr.exp_device_cap_flags &
6804d326709SOlga Shern 					IBV_EXP_DEVICE_SCATTER_FCS);
6814d326709SOlga Shern 		DEBUG("FCS stripping configuration is %ssupported",
6824d326709SOlga Shern 		      (priv->hw_fcs_strip ? "" : "not "));
6834d326709SOlga Shern 
6844d803a72SOlga Shern 		priv->hw_padding = !!exp_device_attr.rx_pad_end_addr_align;
6854d803a72SOlga Shern 		DEBUG("hardware RX end alignment padding is %ssupported",
6864d803a72SOlga Shern 		      (priv->hw_padding ? "" : "not "));
6874d803a72SOlga Shern 
68885e347dbSNélio Laranjeiro 		priv_get_num_vfs(priv, &num_vfs);
68985e347dbSNélio Laranjeiro 		priv->sriov = (num_vfs || sriov);
6903f13f8c2SShahaf Shuler 		priv->tso = ((priv->tso) &&
6913f13f8c2SShahaf Shuler 			    (exp_device_attr.tso_caps.max_tso > 0) &&
6923f13f8c2SShahaf Shuler 			    (exp_device_attr.tso_caps.supported_qpts &
6933f13f8c2SShahaf Shuler 			    (1 << IBV_QPT_RAW_ETH)));
6943f13f8c2SShahaf Shuler 		if (priv->tso)
6953f13f8c2SShahaf Shuler 			priv->max_tso_payload_sz =
6963f13f8c2SShahaf Shuler 				exp_device_attr.tso_caps.max_tso;
697230189d9SNélio Laranjeiro 		if (priv->mps && !mps) {
698230189d9SNélio Laranjeiro 			ERROR("multi-packet send not supported on this device"
699230189d9SNélio Laranjeiro 			      " (" MLX5_TXQ_MPW_EN ")");
700230189d9SNélio Laranjeiro 			err = ENOTSUP;
701230189d9SNélio Laranjeiro 			goto port_error;
7023f13f8c2SShahaf Shuler 		} else if (priv->mps && priv->tso) {
7033f13f8c2SShahaf Shuler 			WARN("multi-packet send not supported in conjunction "
7043f13f8c2SShahaf Shuler 			      "with TSO. MPS disabled");
7053f13f8c2SShahaf Shuler 			priv->mps = 0;
706230189d9SNélio Laranjeiro 		}
7076ce84bd8SYongseok Koh 		INFO("%sMPS is %s",
7086ce84bd8SYongseok Koh 		     priv->mps == MLX5_MPW_ENHANCED ? "Enhanced " : "",
7096ce84bd8SYongseok Koh 		     priv->mps != MLX5_MPW_DISABLED ? "enabled" : "disabled");
7102dfbbd92SShahaf Shuler 		/* Set default values for Enhanced MPW, a.k.a MPWv2. */
7112dfbbd92SShahaf Shuler 		if (priv->mps == MLX5_MPW_ENHANCED) {
7122dfbbd92SShahaf Shuler 			if (args.txqs_inline == MLX5_ARG_UNSET)
7132dfbbd92SShahaf Shuler 				priv->txqs_inline = MLX5_EMPW_MIN_TXQS;
7142dfbbd92SShahaf Shuler 			if (args.inline_max_packet_sz == MLX5_ARG_UNSET)
7152dfbbd92SShahaf Shuler 				priv->inline_max_packet_sz =
7162dfbbd92SShahaf Shuler 					MLX5_EMPW_MAX_INLINE_LEN;
7172dfbbd92SShahaf Shuler 			if (args.txq_inline == MLX5_ARG_UNSET)
7182dfbbd92SShahaf Shuler 				priv->txq_inline = MLX5_WQE_SIZE_MAX -
7192dfbbd92SShahaf Shuler 						   MLX5_WQE_SIZE;
7202dfbbd92SShahaf Shuler 		}
7210573873dSNelio Laranjeiro 		/* Allocate and register default RSS hash keys. */
7220573873dSNelio Laranjeiro 		priv->rss_conf = rte_calloc(__func__, hash_rxq_init_n,
7230573873dSNelio Laranjeiro 					    sizeof((*priv->rss_conf)[0]), 0);
7240573873dSNelio Laranjeiro 		if (priv->rss_conf == NULL) {
7250573873dSNelio Laranjeiro 			err = ENOMEM;
7260573873dSNelio Laranjeiro 			goto port_error;
7270573873dSNelio Laranjeiro 		}
7282f97422eSNelio Laranjeiro 		err = rss_hash_rss_conf_new_key(priv,
7292f97422eSNelio Laranjeiro 						rss_hash_default_key,
7300573873dSNelio Laranjeiro 						rss_hash_default_key_len,
7310573873dSNelio Laranjeiro 						ETH_RSS_PROTO_MASK);
7322f97422eSNelio Laranjeiro 		if (err)
7332f97422eSNelio Laranjeiro 			goto port_error;
734771fa900SAdrien Mazarguil 		/* Configure the first MAC address by default. */
735771fa900SAdrien Mazarguil 		if (priv_get_mac(priv, &mac.addr_bytes)) {
736771fa900SAdrien Mazarguil 			ERROR("cannot get MAC address, is mlx5_en loaded?"
737771fa900SAdrien Mazarguil 			      " (errno: %s)", strerror(errno));
738771fa900SAdrien Mazarguil 			goto port_error;
739771fa900SAdrien Mazarguil 		}
740771fa900SAdrien Mazarguil 		INFO("port %u MAC address is %02x:%02x:%02x:%02x:%02x:%02x",
741771fa900SAdrien Mazarguil 		     priv->port,
742771fa900SAdrien Mazarguil 		     mac.addr_bytes[0], mac.addr_bytes[1],
743771fa900SAdrien Mazarguil 		     mac.addr_bytes[2], mac.addr_bytes[3],
744771fa900SAdrien Mazarguil 		     mac.addr_bytes[4], mac.addr_bytes[5]);
7450497ddaaSYaacov Hazan 		/* Register MAC address. */
746771fa900SAdrien Mazarguil 		claim_zero(priv_mac_addr_add(priv, 0,
747771fa900SAdrien Mazarguil 					     (const uint8_t (*)[ETHER_ADDR_LEN])
748771fa900SAdrien Mazarguil 					     mac.addr_bytes));
74976f5c99eSYaacov Hazan 		/* Initialize FD filters list. */
75076f5c99eSYaacov Hazan 		err = fdir_init_filters_list(priv);
75176f5c99eSYaacov Hazan 		if (err)
75276f5c99eSYaacov Hazan 			goto port_error;
753771fa900SAdrien Mazarguil #ifndef NDEBUG
754771fa900SAdrien Mazarguil 		{
755771fa900SAdrien Mazarguil 			char ifname[IF_NAMESIZE];
756771fa900SAdrien Mazarguil 
757771fa900SAdrien Mazarguil 			if (priv_get_ifname(priv, &ifname) == 0)
758771fa900SAdrien Mazarguil 				DEBUG("port %u ifname is \"%s\"",
759771fa900SAdrien Mazarguil 				      priv->port, ifname);
760771fa900SAdrien Mazarguil 			else
761771fa900SAdrien Mazarguil 				DEBUG("port %u ifname is unknown", priv->port);
762771fa900SAdrien Mazarguil 		}
763771fa900SAdrien Mazarguil #endif
764771fa900SAdrien Mazarguil 		/* Get actual MTU if possible. */
765771fa900SAdrien Mazarguil 		priv_get_mtu(priv, &priv->mtu);
766771fa900SAdrien Mazarguil 		DEBUG("port %u MTU is %u", priv->port, priv->mtu);
767771fa900SAdrien Mazarguil 
768771fa900SAdrien Mazarguil 		/* from rte_ethdev.c */
769771fa900SAdrien Mazarguil 		{
770771fa900SAdrien Mazarguil 			char name[RTE_ETH_NAME_MAX_LEN];
771771fa900SAdrien Mazarguil 
772771fa900SAdrien Mazarguil 			snprintf(name, sizeof(name), "%s port %u",
773771fa900SAdrien Mazarguil 				 ibv_get_device_name(ibv_dev), port);
7746751f6deSDavid Marchand 			eth_dev = rte_eth_dev_allocate(name);
775771fa900SAdrien Mazarguil 		}
776771fa900SAdrien Mazarguil 		if (eth_dev == NULL) {
777771fa900SAdrien Mazarguil 			ERROR("can not allocate rte ethdev");
778771fa900SAdrien Mazarguil 			err = ENOMEM;
779771fa900SAdrien Mazarguil 			goto port_error;
780771fa900SAdrien Mazarguil 		}
781771fa900SAdrien Mazarguil 
782a48deadaSOr Ami 		/* Secondary processes have to use local storage for their
783a48deadaSOr Ami 		 * private data as well as a copy of eth_dev->data, but this
784a48deadaSOr Ami 		 * pointer must not be modified before burst functions are
785a48deadaSOr Ami 		 * actually called. */
786a48deadaSOr Ami 		if (mlx5_is_secondary()) {
787a48deadaSOr Ami 			struct mlx5_secondary_data *sd =
788a48deadaSOr Ami 				&mlx5_secondary_data[eth_dev->data->port_id];
789a48deadaSOr Ami 			sd->primary_priv = eth_dev->data->dev_private;
790a48deadaSOr Ami 			if (sd->primary_priv == NULL) {
791a48deadaSOr Ami 				ERROR("no private data for port %u",
792a48deadaSOr Ami 						eth_dev->data->port_id);
793a48deadaSOr Ami 				err = EINVAL;
794a48deadaSOr Ami 				goto port_error;
795a48deadaSOr Ami 			}
796a48deadaSOr Ami 			sd->shared_dev_data = eth_dev->data;
797a48deadaSOr Ami 			rte_spinlock_init(&sd->lock);
798a48deadaSOr Ami 			memcpy(sd->data.name, sd->shared_dev_data->name,
799a48deadaSOr Ami 				   sizeof(sd->data.name));
800a48deadaSOr Ami 			sd->data.dev_private = priv;
801a48deadaSOr Ami 			sd->data.rx_mbuf_alloc_failed = 0;
802a48deadaSOr Ami 			sd->data.mtu = ETHER_MTU;
803a48deadaSOr Ami 			sd->data.port_id = sd->shared_dev_data->port_id;
804a48deadaSOr Ami 			sd->data.mac_addrs = priv->mac;
805a48deadaSOr Ami 			eth_dev->tx_pkt_burst = mlx5_tx_burst_secondary_setup;
806a48deadaSOr Ami 			eth_dev->rx_pkt_burst = mlx5_rx_burst_secondary_setup;
807a48deadaSOr Ami 		} else {
808771fa900SAdrien Mazarguil 			eth_dev->data->dev_private = priv;
809a48deadaSOr Ami 			eth_dev->data->mac_addrs = priv->mac;
810a48deadaSOr Ami 		}
811771fa900SAdrien Mazarguil 
812eac901ceSJan Blunck 		eth_dev->device = &pci_dev->device;
813a48deadaSOr Ami 		rte_eth_copy_pci_info(eth_dev, pci_dev);
814bd735c31SGaetan Rivet 		eth_dev->data->dev_flags |= RTE_ETH_DEV_DETACHABLE;
815fdf91e0fSJan Blunck 		eth_dev->device->driver = &mlx5_driver.driver;
816771fa900SAdrien Mazarguil 		priv->dev = eth_dev;
817771fa900SAdrien Mazarguil 		eth_dev->dev_ops = &mlx5_dev_ops;
818c8ffb8a9SNélio Laranjeiro 		TAILQ_INIT(&priv->flows);
819a48deadaSOr Ami 
820771fa900SAdrien Mazarguil 		/* Bring Ethernet device up. */
821771fa900SAdrien Mazarguil 		DEBUG("forcing Ethernet interface up");
822771fa900SAdrien Mazarguil 		priv_set_flags(priv, ~IFF_UP, IFF_UP);
8232c960a51SMatthieu Ternisien d'Ouville 		mlx5_link_update(priv->dev, 1);
824771fa900SAdrien Mazarguil 		continue;
825771fa900SAdrien Mazarguil 
826771fa900SAdrien Mazarguil port_error:
8272f636ae5SOr Ami 		if (priv) {
8282f97422eSNelio Laranjeiro 			rte_free(priv->rss_conf);
829771fa900SAdrien Mazarguil 			rte_free(priv);
8302f636ae5SOr Ami 		}
831771fa900SAdrien Mazarguil 		if (pd)
832771fa900SAdrien Mazarguil 			claim_zero(ibv_dealloc_pd(pd));
833771fa900SAdrien Mazarguil 		if (ctx)
834771fa900SAdrien Mazarguil 			claim_zero(ibv_close_device(ctx));
835771fa900SAdrien Mazarguil 		break;
836771fa900SAdrien Mazarguil 	}
837771fa900SAdrien Mazarguil 
838771fa900SAdrien Mazarguil 	/*
839771fa900SAdrien Mazarguil 	 * XXX if something went wrong in the loop above, there is a resource
840771fa900SAdrien Mazarguil 	 * leak (ctx, pd, priv, dpdk ethdev) but we can do nothing about it as
841771fa900SAdrien Mazarguil 	 * long as the dpdk does not provide a way to deallocate a ethdev and a
842771fa900SAdrien Mazarguil 	 * way to enumerate the registered ethdevs to free the previous ones.
843771fa900SAdrien Mazarguil 	 */
844771fa900SAdrien Mazarguil 
845771fa900SAdrien Mazarguil 	/* no port found, complain */
846771fa900SAdrien Mazarguil 	if (!mlx5_dev[idx].ports) {
847771fa900SAdrien Mazarguil 		err = ENODEV;
848771fa900SAdrien Mazarguil 		goto error;
849771fa900SAdrien Mazarguil 	}
850771fa900SAdrien Mazarguil 
851771fa900SAdrien Mazarguil error:
852771fa900SAdrien Mazarguil 	if (attr_ctx)
853771fa900SAdrien Mazarguil 		claim_zero(ibv_close_device(attr_ctx));
854771fa900SAdrien Mazarguil 	if (list)
855771fa900SAdrien Mazarguil 		ibv_free_device_list(list);
856771fa900SAdrien Mazarguil 	assert(err >= 0);
857771fa900SAdrien Mazarguil 	return -err;
858771fa900SAdrien Mazarguil }
859771fa900SAdrien Mazarguil 
860771fa900SAdrien Mazarguil static const struct rte_pci_id mlx5_pci_id_map[] = {
861771fa900SAdrien Mazarguil 	{
8621d1bc870SNélio Laranjeiro 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
8631d1bc870SNélio Laranjeiro 			       PCI_DEVICE_ID_MELLANOX_CONNECTX4)
864771fa900SAdrien Mazarguil 	},
865771fa900SAdrien Mazarguil 	{
8661d1bc870SNélio Laranjeiro 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
8671d1bc870SNélio Laranjeiro 			       PCI_DEVICE_ID_MELLANOX_CONNECTX4VF)
868771fa900SAdrien Mazarguil 	},
869771fa900SAdrien Mazarguil 	{
8701d1bc870SNélio Laranjeiro 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
8711d1bc870SNélio Laranjeiro 			       PCI_DEVICE_ID_MELLANOX_CONNECTX4LX)
872771fa900SAdrien Mazarguil 	},
873771fa900SAdrien Mazarguil 	{
8741d1bc870SNélio Laranjeiro 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
8751d1bc870SNélio Laranjeiro 			       PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF)
876771fa900SAdrien Mazarguil 	},
877771fa900SAdrien Mazarguil 	{
878528a9fbeSYongseok Koh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
879528a9fbeSYongseok Koh 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5)
880528a9fbeSYongseok Koh 	},
881528a9fbeSYongseok Koh 	{
882528a9fbeSYongseok Koh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
883528a9fbeSYongseok Koh 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5VF)
884528a9fbeSYongseok Koh 	},
885528a9fbeSYongseok Koh 	{
886528a9fbeSYongseok Koh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
887528a9fbeSYongseok Koh 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5EX)
888528a9fbeSYongseok Koh 	},
889528a9fbeSYongseok Koh 	{
890528a9fbeSYongseok Koh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
891528a9fbeSYongseok Koh 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF)
892528a9fbeSYongseok Koh 	},
893528a9fbeSYongseok Koh 	{
894771fa900SAdrien Mazarguil 		.vendor_id = 0
895771fa900SAdrien Mazarguil 	}
896771fa900SAdrien Mazarguil };
897771fa900SAdrien Mazarguil 
898fdf91e0fSJan Blunck static struct rte_pci_driver mlx5_driver = {
8992f3193cfSJan Viktorin 	.driver = {
9002f3193cfSJan Viktorin 		.name = MLX5_DRIVER_NAME
9012f3193cfSJan Viktorin 	},
902771fa900SAdrien Mazarguil 	.id_table = mlx5_pci_id_map,
903af424af8SShreyansh Jain 	.probe = mlx5_pci_probe,
904198a3c33SNelio Laranjeiro 	.drv_flags = RTE_PCI_DRV_INTR_LSC,
905771fa900SAdrien Mazarguil };
906771fa900SAdrien Mazarguil 
907771fa900SAdrien Mazarguil /**
908771fa900SAdrien Mazarguil  * Driver initialization routine.
909771fa900SAdrien Mazarguil  */
910c830cb29SDavid Marchand RTE_INIT(rte_mlx5_pmd_init);
911c830cb29SDavid Marchand static void
912c830cb29SDavid Marchand rte_mlx5_pmd_init(void)
913771fa900SAdrien Mazarguil {
914ea16068cSYongseok Koh 	/* Build the static table for ptype conversion. */
915ea16068cSYongseok Koh 	mlx5_set_ptype_table();
916771fa900SAdrien Mazarguil 	/*
917771fa900SAdrien Mazarguil 	 * RDMAV_HUGEPAGES_SAFE tells ibv_fork_init() we intend to use
918771fa900SAdrien Mazarguil 	 * huge pages. Calling ibv_fork_init() during init allows
919771fa900SAdrien Mazarguil 	 * applications to use fork() safely for purposes other than
920771fa900SAdrien Mazarguil 	 * using this PMD, which is not supported in forked processes.
921771fa900SAdrien Mazarguil 	 */
922771fa900SAdrien Mazarguil 	setenv("RDMAV_HUGEPAGES_SAFE", "1", 1);
923771fa900SAdrien Mazarguil 	ibv_fork_init();
9243dcfe039SThomas Monjalon 	rte_pci_register(&mlx5_driver);
925771fa900SAdrien Mazarguil }
926771fa900SAdrien Mazarguil 
92701f19227SShreyansh Jain RTE_PMD_EXPORT_NAME(net_mlx5, __COUNTER__);
92801f19227SShreyansh Jain RTE_PMD_REGISTER_PCI_TABLE(net_mlx5, mlx5_pci_id_map);
9290880c401SOlivier Matz RTE_PMD_REGISTER_KMOD_DEP(net_mlx5, "* ib_uverbs & mlx5_core & mlx5_ib");
930