18fd92a66SOlivier Matz /* SPDX-License-Identifier: BSD-3-Clause 2771fa900SAdrien Mazarguil * Copyright 2015 6WIND S.A. 35feecc57SShahaf Shuler * Copyright 2015 Mellanox Technologies, Ltd 4771fa900SAdrien Mazarguil */ 5771fa900SAdrien Mazarguil 6771fa900SAdrien Mazarguil #include <stddef.h> 7771fa900SAdrien Mazarguil #include <unistd.h> 8771fa900SAdrien Mazarguil #include <string.h> 9771fa900SAdrien Mazarguil #include <stdint.h> 10771fa900SAdrien Mazarguil #include <stdlib.h> 11e72dd09bSNélio Laranjeiro #include <errno.h> 12771fa900SAdrien Mazarguil 13771fa900SAdrien Mazarguil #include <rte_malloc.h> 14df96fd0dSBruce Richardson #include <ethdev_driver.h> 15df96fd0dSBruce Richardson #include <ethdev_pci.h> 16771fa900SAdrien Mazarguil #include <rte_pci.h> 17c752998bSGaetan Rivet #include <rte_bus_pci.h> 18771fa900SAdrien Mazarguil #include <rte_common.h> 19e72dd09bSNélio Laranjeiro #include <rte_kvargs.h> 20e89c15b6SAdrien Mazarguil #include <rte_rwlock.h> 21e89c15b6SAdrien Mazarguil #include <rte_spinlock.h> 22f38c5457SAdrien Mazarguil #include <rte_string_fns.h> 23f15db67dSMatan Azrad #include <rte_alarm.h> 2420698c9fSOphir Munk #include <rte_cycles.h> 25771fa900SAdrien Mazarguil 267b4f1e6bSMatan Azrad #include <mlx5_glue.h> 277b4f1e6bSMatan Azrad #include <mlx5_devx_cmds.h> 2893e30982SMatan Azrad #include <mlx5_common.h> 29391b8bccSOphir Munk #include <mlx5_common_os.h> 30a4de9586SVu Pham #include <mlx5_common_mp.h> 31392bf908SParav Pandit #include <mlx5_common_pci.h> 3283c2047cSSuanming Mou #include <mlx5_malloc.h> 337b4f1e6bSMatan Azrad 347b4f1e6bSMatan Azrad #include "mlx5_defs.h" 35771fa900SAdrien Mazarguil #include "mlx5.h" 36771fa900SAdrien Mazarguil #include "mlx5_utils.h" 372e22920bSAdrien Mazarguil #include "mlx5_rxtx.h" 38151cbe3aSMichael Baum #include "mlx5_rx.h" 39377b69fbSMichael Baum #include "mlx5_tx.h" 40771fa900SAdrien Mazarguil #include "mlx5_autoconf.h" 41974f1e7eSYongseok Koh #include "mlx5_mr.h" 4284c406e7SOri Kam #include "mlx5_flow.h" 43223f2c21SOphir Munk #include "mlx5_flow_os.h" 44efa79e68SOri Kam #include "rte_pmd_mlx5.h" 45771fa900SAdrien Mazarguil 4699c12dccSNélio Laranjeiro /* Device parameter to enable RX completion queue compression. */ 4799c12dccSNélio Laranjeiro #define MLX5_RXQ_CQE_COMP_EN "rxq_cqe_comp_en" 4899c12dccSNélio Laranjeiro 4978c7a16dSYongseok Koh /* Device parameter to enable padding Rx packet to cacheline size. */ 5078c7a16dSYongseok Koh #define MLX5_RXQ_PKT_PAD_EN "rxq_pkt_pad_en" 5178c7a16dSYongseok Koh 527d6bf6b8SYongseok Koh /* Device parameter to enable Multi-Packet Rx queue. */ 537d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_EN "mprq_en" 547d6bf6b8SYongseok Koh 557d6bf6b8SYongseok Koh /* Device parameter to configure log 2 of the number of strides for MPRQ. */ 567d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_LOG_STRIDE_NUM "mprq_log_stride_num" 577d6bf6b8SYongseok Koh 58ecb16045SAlexander Kozyrev /* Device parameter to configure log 2 of the stride size for MPRQ. */ 59ecb16045SAlexander Kozyrev #define MLX5_RX_MPRQ_LOG_STRIDE_SIZE "mprq_log_stride_size" 60ecb16045SAlexander Kozyrev 617d6bf6b8SYongseok Koh /* Device parameter to limit the size of memcpy'd packet for MPRQ. */ 627d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_MAX_MEMCPY_LEN "mprq_max_memcpy_len" 637d6bf6b8SYongseok Koh 647d6bf6b8SYongseok Koh /* Device parameter to set the minimum number of Rx queues to enable MPRQ. */ 657d6bf6b8SYongseok Koh #define MLX5_RXQS_MIN_MPRQ "rxqs_min_mprq" 667d6bf6b8SYongseok Koh 67a6bd4911SViacheslav Ovsiienko /* Device parameter to configure inline send. Deprecated, ignored.*/ 682a66cf37SYaacov Hazan #define MLX5_TXQ_INLINE "txq_inline" 692a66cf37SYaacov Hazan 70505f1fe4SViacheslav Ovsiienko /* Device parameter to limit packet size to inline with ordinary SEND. */ 71505f1fe4SViacheslav Ovsiienko #define MLX5_TXQ_INLINE_MAX "txq_inline_max" 72505f1fe4SViacheslav Ovsiienko 73505f1fe4SViacheslav Ovsiienko /* Device parameter to configure minimal data size to inline. */ 74505f1fe4SViacheslav Ovsiienko #define MLX5_TXQ_INLINE_MIN "txq_inline_min" 75505f1fe4SViacheslav Ovsiienko 76505f1fe4SViacheslav Ovsiienko /* Device parameter to limit packet size to inline with Enhanced MPW. */ 77505f1fe4SViacheslav Ovsiienko #define MLX5_TXQ_INLINE_MPW "txq_inline_mpw" 78505f1fe4SViacheslav Ovsiienko 792a66cf37SYaacov Hazan /* 802a66cf37SYaacov Hazan * Device parameter to configure the number of TX queues threshold for 812a66cf37SYaacov Hazan * enabling inline send. 822a66cf37SYaacov Hazan */ 832a66cf37SYaacov Hazan #define MLX5_TXQS_MIN_INLINE "txqs_min_inline" 842a66cf37SYaacov Hazan 8509d8b416SYongseok Koh /* 8609d8b416SYongseok Koh * Device parameter to configure the number of TX queues threshold for 87a6bd4911SViacheslav Ovsiienko * enabling vectorized Tx, deprecated, ignored (no vectorized Tx routines). 8809d8b416SYongseok Koh */ 8909d8b416SYongseok Koh #define MLX5_TXQS_MAX_VEC "txqs_max_vec" 9009d8b416SYongseok Koh 91230189d9SNélio Laranjeiro /* Device parameter to enable multi-packet send WQEs. */ 92230189d9SNélio Laranjeiro #define MLX5_TXQ_MPW_EN "txq_mpw_en" 93230189d9SNélio Laranjeiro 94a6bd4911SViacheslav Ovsiienko /* 958409a285SViacheslav Ovsiienko * Device parameter to force doorbell register mapping 968409a285SViacheslav Ovsiienko * to non-cahed region eliminating the extra write memory barrier. 978409a285SViacheslav Ovsiienko */ 988409a285SViacheslav Ovsiienko #define MLX5_TX_DB_NC "tx_db_nc" 998409a285SViacheslav Ovsiienko 1008409a285SViacheslav Ovsiienko /* 101a6bd4911SViacheslav Ovsiienko * Device parameter to include 2 dsegs in the title WQEBB. 102a6bd4911SViacheslav Ovsiienko * Deprecated, ignored. 103a6bd4911SViacheslav Ovsiienko */ 1046ce84bd8SYongseok Koh #define MLX5_TXQ_MPW_HDR_DSEG_EN "txq_mpw_hdr_dseg_en" 1056ce84bd8SYongseok Koh 106a6bd4911SViacheslav Ovsiienko /* 107a6bd4911SViacheslav Ovsiienko * Device parameter to limit the size of inlining packet. 108a6bd4911SViacheslav Ovsiienko * Deprecated, ignored. 109a6bd4911SViacheslav Ovsiienko */ 1106ce84bd8SYongseok Koh #define MLX5_TXQ_MAX_INLINE_LEN "txq_max_inline_len" 1116ce84bd8SYongseok Koh 112a6bd4911SViacheslav Ovsiienko /* 1138f848f32SViacheslav Ovsiienko * Device parameter to enable Tx scheduling on timestamps 1148f848f32SViacheslav Ovsiienko * and specify the packet pacing granularity in nanoseconds. 1158f848f32SViacheslav Ovsiienko */ 1168f848f32SViacheslav Ovsiienko #define MLX5_TX_PP "tx_pp" 1178f848f32SViacheslav Ovsiienko 1188f848f32SViacheslav Ovsiienko /* 1198f848f32SViacheslav Ovsiienko * Device parameter to specify skew in nanoseconds on Tx datapath, 1208f848f32SViacheslav Ovsiienko * it represents the time between SQ start WQE processing and 1218f848f32SViacheslav Ovsiienko * appearing actual packet data on the wire. 1228f848f32SViacheslav Ovsiienko */ 1238f848f32SViacheslav Ovsiienko #define MLX5_TX_SKEW "tx_skew" 1248f848f32SViacheslav Ovsiienko 1258f848f32SViacheslav Ovsiienko /* 126a6bd4911SViacheslav Ovsiienko * Device parameter to enable hardware Tx vector. 127a6bd4911SViacheslav Ovsiienko * Deprecated, ignored (no vectorized Tx routines anymore). 128a6bd4911SViacheslav Ovsiienko */ 1295644d5b9SNelio Laranjeiro #define MLX5_TX_VEC_EN "tx_vec_en" 1305644d5b9SNelio Laranjeiro 1315644d5b9SNelio Laranjeiro /* Device parameter to enable hardware Rx vector. */ 1325644d5b9SNelio Laranjeiro #define MLX5_RX_VEC_EN "rx_vec_en" 1335644d5b9SNelio Laranjeiro 13478a54648SXueming Li /* Allow L3 VXLAN flow creation. */ 13578a54648SXueming Li #define MLX5_L3_VXLAN_EN "l3_vxlan_en" 13678a54648SXueming Li 137e2b4925eSOri Kam /* Activate DV E-Switch flow steering. */ 138e2b4925eSOri Kam #define MLX5_DV_ESW_EN "dv_esw_en" 139e2b4925eSOri Kam 14051e72d38SOri Kam /* Activate DV flow steering. */ 14151e72d38SOri Kam #define MLX5_DV_FLOW_EN "dv_flow_en" 14251e72d38SOri Kam 1432d241515SViacheslav Ovsiienko /* Enable extensive flow metadata support. */ 1442d241515SViacheslav Ovsiienko #define MLX5_DV_XMETA_EN "dv_xmeta_en" 1452d241515SViacheslav Ovsiienko 1460f0ae73aSShiri Kuzin /* Device parameter to let the user manage the lacp traffic of bonded device */ 1470f0ae73aSShiri Kuzin #define MLX5_LACP_BY_USER "lacp_by_user" 1480f0ae73aSShiri Kuzin 149db209cc3SNélio Laranjeiro /* Activate Netlink support in VF mode. */ 150db209cc3SNélio Laranjeiro #define MLX5_VF_NL_EN "vf_nl_en" 151db209cc3SNélio Laranjeiro 152dceb5029SYongseok Koh /* Enable extending memsegs when creating a MR. */ 153dceb5029SYongseok Koh #define MLX5_MR_EXT_MEMSEG_EN "mr_ext_memseg_en" 154dceb5029SYongseok Koh 1556de569f5SAdrien Mazarguil /* Select port representors to instantiate. */ 1566de569f5SAdrien Mazarguil #define MLX5_REPRESENTOR "representor" 1576de569f5SAdrien Mazarguil 158066cfecdSMatan Azrad /* Device parameter to configure the maximum number of dump files per queue. */ 159066cfecdSMatan Azrad #define MLX5_MAX_DUMP_FILES_NUM "max_dump_files_num" 160066cfecdSMatan Azrad 16121bb6c7eSDekel Peled /* Configure timeout of LRO session (in microseconds). */ 16221bb6c7eSDekel Peled #define MLX5_LRO_TIMEOUT_USEC "lro_timeout_usec" 16321bb6c7eSDekel Peled 1641ad9a3d0SBing Zhao /* 1651ad9a3d0SBing Zhao * Device parameter to configure the total data buffer size for a single 1661ad9a3d0SBing Zhao * hairpin queue (logarithm value). 1671ad9a3d0SBing Zhao */ 1681ad9a3d0SBing Zhao #define MLX5_HP_BUF_SIZE "hp_buf_log_sz" 1691ad9a3d0SBing Zhao 170a1da6f62SSuanming Mou /* Flow memory reclaim mode. */ 171a1da6f62SSuanming Mou #define MLX5_RECLAIM_MEM "reclaim_mem_mode" 172a1da6f62SSuanming Mou 1735522da6bSSuanming Mou /* The default memory allocator used in PMD. */ 1745522da6bSSuanming Mou #define MLX5_SYS_MEM_EN "sys_mem_en" 17550f95b23SSuanming Mou /* Decap will be used or not. */ 17650f95b23SSuanming Mou #define MLX5_DECAP_EN "decap_en" 1775522da6bSSuanming Mou 178974f1e7eSYongseok Koh /* Shared memory between primary and secondary processes. */ 179974f1e7eSYongseok Koh struct mlx5_shared_data *mlx5_shared_data; 180974f1e7eSYongseok Koh 1812e86c4e5SOphir Munk /** Driver-specific log messages type. */ 1822e86c4e5SOphir Munk int mlx5_logtype; 183a170a30dSNélio Laranjeiro 18491389890SOphir Munk static LIST_HEAD(, mlx5_dev_ctx_shared) mlx5_dev_ctx_list = 18591389890SOphir Munk LIST_HEAD_INITIALIZER(); 186ef65067cSTal Shnaiderman static pthread_mutex_t mlx5_dev_ctx_list_mutex; 1875c761238SGregory Etelson static const struct mlx5_indexed_pool_config mlx5_ipool_cfg[] = { 188f1ae0b35SOphir Munk #if defined(HAVE_IBV_FLOW_DV_SUPPORT) || !defined(HAVE_INFINIBAND_VERBS_H) 1899cac7dedSGregory Etelson [MLX5_IPOOL_DECAP_ENCAP] = { 190014d1cbeSSuanming Mou .size = sizeof(struct mlx5_flow_dv_encap_decap_resource), 191014d1cbeSSuanming Mou .trunk_size = 64, 192014d1cbeSSuanming Mou .grow_trunk = 3, 193014d1cbeSSuanming Mou .grow_shift = 2, 1942f3dc1f4SSuanming Mou .need_lock = 1, 195014d1cbeSSuanming Mou .release_mem_en = 1, 19683c2047cSSuanming Mou .malloc = mlx5_malloc, 19783c2047cSSuanming Mou .free = mlx5_free, 198014d1cbeSSuanming Mou .type = "mlx5_encap_decap_ipool", 199014d1cbeSSuanming Mou }, 2009cac7dedSGregory Etelson [MLX5_IPOOL_PUSH_VLAN] = { 2018acf8ac9SSuanming Mou .size = sizeof(struct mlx5_flow_dv_push_vlan_action_resource), 2028acf8ac9SSuanming Mou .trunk_size = 64, 2038acf8ac9SSuanming Mou .grow_trunk = 3, 2048acf8ac9SSuanming Mou .grow_shift = 2, 2052f3dc1f4SSuanming Mou .need_lock = 1, 2068acf8ac9SSuanming Mou .release_mem_en = 1, 20783c2047cSSuanming Mou .malloc = mlx5_malloc, 20883c2047cSSuanming Mou .free = mlx5_free, 2098acf8ac9SSuanming Mou .type = "mlx5_push_vlan_ipool", 2108acf8ac9SSuanming Mou }, 2119cac7dedSGregory Etelson [MLX5_IPOOL_TAG] = { 2125f114269SSuanming Mou .size = sizeof(struct mlx5_flow_dv_tag_resource), 2135f114269SSuanming Mou .trunk_size = 64, 2145f114269SSuanming Mou .grow_trunk = 3, 2155f114269SSuanming Mou .grow_shift = 2, 2162f3dc1f4SSuanming Mou .need_lock = 1, 2175f114269SSuanming Mou .release_mem_en = 1, 21883c2047cSSuanming Mou .malloc = mlx5_malloc, 21983c2047cSSuanming Mou .free = mlx5_free, 2205f114269SSuanming Mou .type = "mlx5_tag_ipool", 2215f114269SSuanming Mou }, 2229cac7dedSGregory Etelson [MLX5_IPOOL_PORT_ID] = { 223f3faf9eaSSuanming Mou .size = sizeof(struct mlx5_flow_dv_port_id_action_resource), 224f3faf9eaSSuanming Mou .trunk_size = 64, 225f3faf9eaSSuanming Mou .grow_trunk = 3, 226f3faf9eaSSuanming Mou .grow_shift = 2, 2272f3dc1f4SSuanming Mou .need_lock = 1, 228f3faf9eaSSuanming Mou .release_mem_en = 1, 22983c2047cSSuanming Mou .malloc = mlx5_malloc, 23083c2047cSSuanming Mou .free = mlx5_free, 231f3faf9eaSSuanming Mou .type = "mlx5_port_id_ipool", 232f3faf9eaSSuanming Mou }, 2339cac7dedSGregory Etelson [MLX5_IPOOL_JUMP] = { 2347ac99475SSuanming Mou .size = sizeof(struct mlx5_flow_tbl_data_entry), 2357ac99475SSuanming Mou .trunk_size = 64, 2367ac99475SSuanming Mou .grow_trunk = 3, 2377ac99475SSuanming Mou .grow_shift = 2, 2382f3dc1f4SSuanming Mou .need_lock = 1, 2397ac99475SSuanming Mou .release_mem_en = 1, 24083c2047cSSuanming Mou .malloc = mlx5_malloc, 24183c2047cSSuanming Mou .free = mlx5_free, 2427ac99475SSuanming Mou .type = "mlx5_jump_ipool", 2437ac99475SSuanming Mou }, 2449cac7dedSGregory Etelson [MLX5_IPOOL_SAMPLE] = { 245b4c0ddbfSJiawei Wang .size = sizeof(struct mlx5_flow_dv_sample_resource), 246b4c0ddbfSJiawei Wang .trunk_size = 64, 247b4c0ddbfSJiawei Wang .grow_trunk = 3, 248b4c0ddbfSJiawei Wang .grow_shift = 2, 2492f3dc1f4SSuanming Mou .need_lock = 1, 250b4c0ddbfSJiawei Wang .release_mem_en = 1, 251b4c0ddbfSJiawei Wang .malloc = mlx5_malloc, 252b4c0ddbfSJiawei Wang .free = mlx5_free, 253b4c0ddbfSJiawei Wang .type = "mlx5_sample_ipool", 254b4c0ddbfSJiawei Wang }, 2559cac7dedSGregory Etelson [MLX5_IPOOL_DEST_ARRAY] = { 25600c10c22SJiawei Wang .size = sizeof(struct mlx5_flow_dv_dest_array_resource), 25700c10c22SJiawei Wang .trunk_size = 64, 25800c10c22SJiawei Wang .grow_trunk = 3, 25900c10c22SJiawei Wang .grow_shift = 2, 2602f3dc1f4SSuanming Mou .need_lock = 1, 26100c10c22SJiawei Wang .release_mem_en = 1, 26200c10c22SJiawei Wang .malloc = mlx5_malloc, 26300c10c22SJiawei Wang .free = mlx5_free, 26400c10c22SJiawei Wang .type = "mlx5_dest_array_ipool", 26500c10c22SJiawei Wang }, 2669cac7dedSGregory Etelson [MLX5_IPOOL_TUNNEL_ID] = { 2679cac7dedSGregory Etelson .size = sizeof(struct mlx5_flow_tunnel), 268495b2ed4SSuanming Mou .trunk_size = MLX5_MAX_TUNNELS, 2699cac7dedSGregory Etelson .need_lock = 1, 2709cac7dedSGregory Etelson .release_mem_en = 1, 2719cac7dedSGregory Etelson .type = "mlx5_tunnel_offload", 2729cac7dedSGregory Etelson }, 2739cac7dedSGregory Etelson [MLX5_IPOOL_TNL_TBL_ID] = { 2749cac7dedSGregory Etelson .size = 0, 2759cac7dedSGregory Etelson .need_lock = 1, 2769cac7dedSGregory Etelson .type = "mlx5_flow_tnl_tbl_ipool", 2779cac7dedSGregory Etelson }, 278b88341caSSuanming Mou #endif 2799cac7dedSGregory Etelson [MLX5_IPOOL_MTR] = { 2808638e2b0SSuanming Mou .size = sizeof(struct mlx5_flow_meter), 2818638e2b0SSuanming Mou .trunk_size = 64, 2828638e2b0SSuanming Mou .grow_trunk = 3, 2838638e2b0SSuanming Mou .grow_shift = 2, 2842f3dc1f4SSuanming Mou .need_lock = 1, 2858638e2b0SSuanming Mou .release_mem_en = 1, 28683c2047cSSuanming Mou .malloc = mlx5_malloc, 28783c2047cSSuanming Mou .free = mlx5_free, 2888638e2b0SSuanming Mou .type = "mlx5_meter_ipool", 2898638e2b0SSuanming Mou }, 2909cac7dedSGregory Etelson [MLX5_IPOOL_MCP] = { 29190e6053aSSuanming Mou .size = sizeof(struct mlx5_flow_mreg_copy_resource), 29290e6053aSSuanming Mou .trunk_size = 64, 29390e6053aSSuanming Mou .grow_trunk = 3, 29490e6053aSSuanming Mou .grow_shift = 2, 2952f3dc1f4SSuanming Mou .need_lock = 1, 29690e6053aSSuanming Mou .release_mem_en = 1, 29783c2047cSSuanming Mou .malloc = mlx5_malloc, 29883c2047cSSuanming Mou .free = mlx5_free, 29990e6053aSSuanming Mou .type = "mlx5_mcp_ipool", 30090e6053aSSuanming Mou }, 3019cac7dedSGregory Etelson [MLX5_IPOOL_HRXQ] = { 302772dc0ebSSuanming Mou .size = (sizeof(struct mlx5_hrxq) + MLX5_RSS_HASH_KEY_LEN), 303772dc0ebSSuanming Mou .trunk_size = 64, 304772dc0ebSSuanming Mou .grow_trunk = 3, 305772dc0ebSSuanming Mou .grow_shift = 2, 3062f3dc1f4SSuanming Mou .need_lock = 1, 307772dc0ebSSuanming Mou .release_mem_en = 1, 30883c2047cSSuanming Mou .malloc = mlx5_malloc, 30983c2047cSSuanming Mou .free = mlx5_free, 310772dc0ebSSuanming Mou .type = "mlx5_hrxq_ipool", 311772dc0ebSSuanming Mou }, 3129cac7dedSGregory Etelson [MLX5_IPOOL_MLX5_FLOW] = { 3135c761238SGregory Etelson /* 3145c761238SGregory Etelson * MLX5_IPOOL_MLX5_FLOW size varies for DV and VERBS flows. 3155c761238SGregory Etelson * It set in run time according to PCI function configuration. 3165c761238SGregory Etelson */ 3175c761238SGregory Etelson .size = 0, 318b88341caSSuanming Mou .trunk_size = 64, 319b88341caSSuanming Mou .grow_trunk = 3, 320b88341caSSuanming Mou .grow_shift = 2, 3212f3dc1f4SSuanming Mou .need_lock = 1, 322b88341caSSuanming Mou .release_mem_en = 1, 32383c2047cSSuanming Mou .malloc = mlx5_malloc, 32483c2047cSSuanming Mou .free = mlx5_free, 325b88341caSSuanming Mou .type = "mlx5_flow_handle_ipool", 326b88341caSSuanming Mou }, 3279cac7dedSGregory Etelson [MLX5_IPOOL_RTE_FLOW] = { 328ab612adcSSuanming Mou .size = sizeof(struct rte_flow), 329ab612adcSSuanming Mou .trunk_size = 4096, 330ab612adcSSuanming Mou .need_lock = 1, 331ab612adcSSuanming Mou .release_mem_en = 1, 33283c2047cSSuanming Mou .malloc = mlx5_malloc, 33383c2047cSSuanming Mou .free = mlx5_free, 334ab612adcSSuanming Mou .type = "rte_flow_ipool", 335ab612adcSSuanming Mou }, 3369cac7dedSGregory Etelson [MLX5_IPOOL_RSS_EXPANTION_FLOW_ID] = { 3374ae8825cSXueming Li .size = 0, 3384ae8825cSXueming Li .need_lock = 1, 3394ae8825cSXueming Li .type = "mlx5_flow_rss_id_ipool", 3404ae8825cSXueming Li }, 3419cac7dedSGregory Etelson [MLX5_IPOOL_RSS_SHARED_ACTIONS] = { 3424a42ac1fSMatan Azrad .size = sizeof(struct mlx5_shared_action_rss), 3434a42ac1fSMatan Azrad .trunk_size = 64, 3444a42ac1fSMatan Azrad .grow_trunk = 3, 3454a42ac1fSMatan Azrad .grow_shift = 2, 3464a42ac1fSMatan Azrad .need_lock = 1, 3474a42ac1fSMatan Azrad .release_mem_en = 1, 3484a42ac1fSMatan Azrad .malloc = mlx5_malloc, 3494a42ac1fSMatan Azrad .free = mlx5_free, 3504a42ac1fSMatan Azrad .type = "mlx5_shared_action_rss", 3514a42ac1fSMatan Azrad }, 352014d1cbeSSuanming Mou }; 353014d1cbeSSuanming Mou 354014d1cbeSSuanming Mou 355830d2091SOri Kam #define MLX5_FLOW_MIN_ID_POOL_SIZE 512 356830d2091SOri Kam #define MLX5_ID_GENERATION_ARRAY_FACTOR 16 357830d2091SOri Kam 358860897d2SBing Zhao #define MLX5_FLOW_TABLE_HLIST_ARRAY_SIZE 4096 359860897d2SBing Zhao 360830d2091SOri Kam /** 361f926cce3SXueming Li * Decide whether representor ID is a HPF(host PF) port on BF2. 362f926cce3SXueming Li * 363f926cce3SXueming Li * @param dev 364f926cce3SXueming Li * Pointer to Ethernet device structure. 365f926cce3SXueming Li * 366f926cce3SXueming Li * @return 367f926cce3SXueming Li * Non-zero if HPF, otherwise 0. 368f926cce3SXueming Li */ 369f926cce3SXueming Li bool 370f926cce3SXueming Li mlx5_is_hpf(struct rte_eth_dev *dev) 371f926cce3SXueming Li { 372f926cce3SXueming Li struct mlx5_priv *priv = dev->data->dev_private; 373f926cce3SXueming Li uint16_t repr = MLX5_REPRESENTOR_REPR(priv->representor_id); 374f926cce3SXueming Li int type = MLX5_REPRESENTOR_TYPE(priv->representor_id); 375f926cce3SXueming Li 376f926cce3SXueming Li return priv->representor != 0 && type == RTE_ETH_REPRESENTOR_VF && 377f926cce3SXueming Li MLX5_REPRESENTOR_REPR(-1) == repr; 378f926cce3SXueming Li } 379f926cce3SXueming Li 380f926cce3SXueming Li /** 381f935ed4bSDekel Peled * Initialize the ASO aging management structure. 382f935ed4bSDekel Peled * 383f935ed4bSDekel Peled * @param[in] sh 384f935ed4bSDekel Peled * Pointer to mlx5_dev_ctx_shared object to free 385f935ed4bSDekel Peled * 386f935ed4bSDekel Peled * @return 387f935ed4bSDekel Peled * 0 on success, a negative errno value otherwise and rte_errno is set. 388f935ed4bSDekel Peled */ 389f935ed4bSDekel Peled int 390f935ed4bSDekel Peled mlx5_flow_aso_age_mng_init(struct mlx5_dev_ctx_shared *sh) 391f935ed4bSDekel Peled { 392f935ed4bSDekel Peled int err; 393f935ed4bSDekel Peled 394f935ed4bSDekel Peled if (sh->aso_age_mng) 395f935ed4bSDekel Peled return 0; 396f935ed4bSDekel Peled sh->aso_age_mng = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*sh->aso_age_mng), 397f935ed4bSDekel Peled RTE_CACHE_LINE_SIZE, SOCKET_ID_ANY); 398f935ed4bSDekel Peled if (!sh->aso_age_mng) { 399f935ed4bSDekel Peled DRV_LOG(ERR, "aso_age_mng allocation was failed."); 400f935ed4bSDekel Peled rte_errno = ENOMEM; 401f935ed4bSDekel Peled return -ENOMEM; 402f935ed4bSDekel Peled } 403f935ed4bSDekel Peled err = mlx5_aso_queue_init(sh); 404f935ed4bSDekel Peled if (err) { 405f935ed4bSDekel Peled mlx5_free(sh->aso_age_mng); 406f935ed4bSDekel Peled return -1; 407f935ed4bSDekel Peled } 408f935ed4bSDekel Peled rte_spinlock_init(&sh->aso_age_mng->resize_sl); 409f935ed4bSDekel Peled rte_spinlock_init(&sh->aso_age_mng->free_sl); 410f935ed4bSDekel Peled LIST_INIT(&sh->aso_age_mng->free); 411f935ed4bSDekel Peled return 0; 412f935ed4bSDekel Peled } 413f935ed4bSDekel Peled 414f935ed4bSDekel Peled /** 415f935ed4bSDekel Peled * Close and release all the resources of the ASO aging management structure. 416f935ed4bSDekel Peled * 417f935ed4bSDekel Peled * @param[in] sh 418f935ed4bSDekel Peled * Pointer to mlx5_dev_ctx_shared object to free. 419f935ed4bSDekel Peled */ 420f935ed4bSDekel Peled static void 421f935ed4bSDekel Peled mlx5_flow_aso_age_mng_close(struct mlx5_dev_ctx_shared *sh) 422f935ed4bSDekel Peled { 423f935ed4bSDekel Peled int i, j; 424f935ed4bSDekel Peled 425f935ed4bSDekel Peled mlx5_aso_queue_stop(sh); 426f935ed4bSDekel Peled mlx5_aso_queue_uninit(sh); 427f935ed4bSDekel Peled if (sh->aso_age_mng->pools) { 428f935ed4bSDekel Peled struct mlx5_aso_age_pool *pool; 429f935ed4bSDekel Peled 430f935ed4bSDekel Peled for (i = 0; i < sh->aso_age_mng->next; ++i) { 431f935ed4bSDekel Peled pool = sh->aso_age_mng->pools[i]; 432f935ed4bSDekel Peled claim_zero(mlx5_devx_cmd_destroy 433f935ed4bSDekel Peled (pool->flow_hit_aso_obj)); 434f935ed4bSDekel Peled for (j = 0; j < MLX5_COUNTERS_PER_POOL; ++j) 435f935ed4bSDekel Peled if (pool->actions[j].dr_action) 436f935ed4bSDekel Peled claim_zero 437223f2c21SOphir Munk (mlx5_flow_os_destroy_flow_action 438f935ed4bSDekel Peled (pool->actions[j].dr_action)); 439f935ed4bSDekel Peled mlx5_free(pool); 440f935ed4bSDekel Peled } 441f935ed4bSDekel Peled mlx5_free(sh->aso_age_mng->pools); 442f935ed4bSDekel Peled } 4437ad0b6d9SDekel Peled mlx5_free(sh->aso_age_mng); 444f935ed4bSDekel Peled } 445f935ed4bSDekel Peled 446f935ed4bSDekel Peled /** 447fa2d01c8SDong Zhou * Initialize the shared aging list information per port. 448fa2d01c8SDong Zhou * 449fa2d01c8SDong Zhou * @param[in] sh 4506e88bc42SOphir Munk * Pointer to mlx5_dev_ctx_shared object. 451fa2d01c8SDong Zhou */ 452fa2d01c8SDong Zhou static void 4536e88bc42SOphir Munk mlx5_flow_aging_init(struct mlx5_dev_ctx_shared *sh) 454fa2d01c8SDong Zhou { 455fa2d01c8SDong Zhou uint32_t i; 456fa2d01c8SDong Zhou struct mlx5_age_info *age_info; 457fa2d01c8SDong Zhou 458fa2d01c8SDong Zhou for (i = 0; i < sh->max_port; i++) { 459fa2d01c8SDong Zhou age_info = &sh->port[i].age_info; 460fa2d01c8SDong Zhou age_info->flags = 0; 461fa2d01c8SDong Zhou TAILQ_INIT(&age_info->aged_counters); 462f9bc5274SMatan Azrad LIST_INIT(&age_info->aged_aso); 463fa2d01c8SDong Zhou rte_spinlock_init(&age_info->aged_sl); 464fa2d01c8SDong Zhou MLX5_AGE_SET(age_info, MLX5_AGE_TRIGGER); 465fa2d01c8SDong Zhou } 466fa2d01c8SDong Zhou } 467fa2d01c8SDong Zhou 468fa2d01c8SDong Zhou /** 4695382d28cSMatan Azrad * Initialize the counters management structure. 4705382d28cSMatan Azrad * 4715382d28cSMatan Azrad * @param[in] sh 4726e88bc42SOphir Munk * Pointer to mlx5_dev_ctx_shared object to free 4735382d28cSMatan Azrad */ 4745382d28cSMatan Azrad static void 4756e88bc42SOphir Munk mlx5_flow_counters_mng_init(struct mlx5_dev_ctx_shared *sh) 4765382d28cSMatan Azrad { 477994829e6SSuanming Mou int i; 4785382d28cSMatan Azrad 4795af61440SMatan Azrad memset(&sh->cmng, 0, sizeof(sh->cmng)); 4805382d28cSMatan Azrad TAILQ_INIT(&sh->cmng.flow_counters); 481994829e6SSuanming Mou sh->cmng.min_id = MLX5_CNT_BATCH_OFFSET; 482994829e6SSuanming Mou sh->cmng.max_id = -1; 483994829e6SSuanming Mou sh->cmng.last_pool_idx = POOL_IDX_INVALID; 4843aa27915SSuanming Mou rte_spinlock_init(&sh->cmng.pool_update_sl); 485994829e6SSuanming Mou for (i = 0; i < MLX5_COUNTER_TYPE_MAX; i++) { 486994829e6SSuanming Mou TAILQ_INIT(&sh->cmng.counters[i]); 487994829e6SSuanming Mou rte_spinlock_init(&sh->cmng.csl[i]); 488fa2d01c8SDong Zhou } 4895382d28cSMatan Azrad } 4905382d28cSMatan Azrad 4915382d28cSMatan Azrad /** 4925382d28cSMatan Azrad * Destroy all the resources allocated for a counter memory management. 4935382d28cSMatan Azrad * 4945382d28cSMatan Azrad * @param[in] mng 4955382d28cSMatan Azrad * Pointer to the memory management structure. 4965382d28cSMatan Azrad */ 4975382d28cSMatan Azrad static void 4985382d28cSMatan Azrad mlx5_flow_destroy_counter_stat_mem_mng(struct mlx5_counter_stats_mem_mng *mng) 4995382d28cSMatan Azrad { 5005382d28cSMatan Azrad uint8_t *mem = (uint8_t *)(uintptr_t)mng->raws[0].data; 5015382d28cSMatan Azrad 5025382d28cSMatan Azrad LIST_REMOVE(mng, next); 5035382d28cSMatan Azrad claim_zero(mlx5_devx_cmd_destroy(mng->dm)); 50407a99de8STal Shnaiderman claim_zero(mlx5_os_umem_dereg(mng->umem)); 50583c2047cSSuanming Mou mlx5_free(mem); 5065382d28cSMatan Azrad } 5075382d28cSMatan Azrad 5085382d28cSMatan Azrad /** 5095382d28cSMatan Azrad * Close and release all the resources of the counters management. 5105382d28cSMatan Azrad * 5115382d28cSMatan Azrad * @param[in] sh 5126e88bc42SOphir Munk * Pointer to mlx5_dev_ctx_shared object to free. 5135382d28cSMatan Azrad */ 5145382d28cSMatan Azrad static void 5156e88bc42SOphir Munk mlx5_flow_counters_mng_close(struct mlx5_dev_ctx_shared *sh) 5165382d28cSMatan Azrad { 5175382d28cSMatan Azrad struct mlx5_counter_stats_mem_mng *mng; 5183aa27915SSuanming Mou int i, j; 519f15db67dSMatan Azrad int retries = 1024; 5205382d28cSMatan Azrad 521f15db67dSMatan Azrad rte_errno = 0; 522f15db67dSMatan Azrad while (--retries) { 523f15db67dSMatan Azrad rte_eal_alarm_cancel(mlx5_flow_query_alarm, sh); 524f15db67dSMatan Azrad if (rte_errno != EINPROGRESS) 525f15db67dSMatan Azrad break; 526f15db67dSMatan Azrad rte_pause(); 527f15db67dSMatan Azrad } 5285382d28cSMatan Azrad 529994829e6SSuanming Mou if (sh->cmng.pools) { 530994829e6SSuanming Mou struct mlx5_flow_counter_pool *pool; 5313aa27915SSuanming Mou uint16_t n_valid = sh->cmng.n_valid; 5322b5b1aebSSuanming Mou bool fallback = sh->cmng.counter_fallback; 533994829e6SSuanming Mou 5343aa27915SSuanming Mou for (i = 0; i < n_valid; ++i) { 5353aa27915SSuanming Mou pool = sh->cmng.pools[i]; 5362b5b1aebSSuanming Mou if (!fallback && pool->min_dcs) 5375af61440SMatan Azrad claim_zero(mlx5_devx_cmd_destroy 538fa2d01c8SDong Zhou (pool->min_dcs)); 5395382d28cSMatan Azrad for (j = 0; j < MLX5_COUNTERS_PER_POOL; ++j) { 5402b5b1aebSSuanming Mou struct mlx5_flow_counter *cnt = 5412b5b1aebSSuanming Mou MLX5_POOL_GET_CNT(pool, j); 5422b5b1aebSSuanming Mou 5432b5b1aebSSuanming Mou if (cnt->action) 5445382d28cSMatan Azrad claim_zero 545223f2c21SOphir Munk (mlx5_flow_os_destroy_flow_action 5462b5b1aebSSuanming Mou (cnt->action)); 5472b5b1aebSSuanming Mou if (fallback && MLX5_POOL_GET_CNT 5482b5b1aebSSuanming Mou (pool, j)->dcs_when_free) 5495382d28cSMatan Azrad claim_zero(mlx5_devx_cmd_destroy 5502b5b1aebSSuanming Mou (cnt->dcs_when_free)); 5515382d28cSMatan Azrad } 55283c2047cSSuanming Mou mlx5_free(pool); 5535382d28cSMatan Azrad } 554994829e6SSuanming Mou mlx5_free(sh->cmng.pools); 5555382d28cSMatan Azrad } 5565382d28cSMatan Azrad mng = LIST_FIRST(&sh->cmng.mem_mngs); 5575382d28cSMatan Azrad while (mng) { 5585382d28cSMatan Azrad mlx5_flow_destroy_counter_stat_mem_mng(mng); 5595382d28cSMatan Azrad mng = LIST_FIRST(&sh->cmng.mem_mngs); 5605382d28cSMatan Azrad } 5615382d28cSMatan Azrad memset(&sh->cmng, 0, sizeof(sh->cmng)); 5625382d28cSMatan Azrad } 5635382d28cSMatan Azrad 564f935ed4bSDekel Peled /* Send FLOW_AGED event if needed. */ 565f935ed4bSDekel Peled void 566f935ed4bSDekel Peled mlx5_age_event_prepare(struct mlx5_dev_ctx_shared *sh) 567f935ed4bSDekel Peled { 568f935ed4bSDekel Peled struct mlx5_age_info *age_info; 569f935ed4bSDekel Peled uint32_t i; 570f935ed4bSDekel Peled 571f935ed4bSDekel Peled for (i = 0; i < sh->max_port; i++) { 572f935ed4bSDekel Peled age_info = &sh->port[i].age_info; 573f935ed4bSDekel Peled if (!MLX5_AGE_GET(age_info, MLX5_AGE_EVENT_NEW)) 574f935ed4bSDekel Peled continue; 575f935ed4bSDekel Peled if (MLX5_AGE_GET(age_info, MLX5_AGE_TRIGGER)) 576f935ed4bSDekel Peled rte_eth_dev_callback_process 577f935ed4bSDekel Peled (&rte_eth_devices[sh->port[i].devx_ih_port_id], 578f935ed4bSDekel Peled RTE_ETH_EVENT_FLOW_AGED, NULL); 579f935ed4bSDekel Peled age_info->flags = 0; 580f935ed4bSDekel Peled } 581f935ed4bSDekel Peled } 582f935ed4bSDekel Peled 5835382d28cSMatan Azrad /** 584014d1cbeSSuanming Mou * Initialize the flow resources' indexed mempool. 585014d1cbeSSuanming Mou * 586014d1cbeSSuanming Mou * @param[in] sh 5876e88bc42SOphir Munk * Pointer to mlx5_dev_ctx_shared object. 588b88341caSSuanming Mou * @param[in] sh 589b88341caSSuanming Mou * Pointer to user dev config. 590014d1cbeSSuanming Mou */ 591014d1cbeSSuanming Mou static void 5926e88bc42SOphir Munk mlx5_flow_ipool_create(struct mlx5_dev_ctx_shared *sh, 5935c761238SGregory Etelson const struct mlx5_dev_config *config) 594014d1cbeSSuanming Mou { 595014d1cbeSSuanming Mou uint8_t i; 5965c761238SGregory Etelson struct mlx5_indexed_pool_config cfg; 597014d1cbeSSuanming Mou 598a1da6f62SSuanming Mou for (i = 0; i < MLX5_IPOOL_MAX; ++i) { 5995c761238SGregory Etelson cfg = mlx5_ipool_cfg[i]; 6005c761238SGregory Etelson switch (i) { 6015c761238SGregory Etelson default: 6025c761238SGregory Etelson break; 6035c761238SGregory Etelson /* 6045c761238SGregory Etelson * Set MLX5_IPOOL_MLX5_FLOW ipool size 6055c761238SGregory Etelson * according to PCI function flow configuration. 6065c761238SGregory Etelson */ 6075c761238SGregory Etelson case MLX5_IPOOL_MLX5_FLOW: 6085c761238SGregory Etelson cfg.size = config->dv_flow_en ? 6095c761238SGregory Etelson sizeof(struct mlx5_flow_handle) : 6105c761238SGregory Etelson MLX5_FLOW_HANDLE_VERBS_SIZE; 6115c761238SGregory Etelson break; 6125c761238SGregory Etelson } 613a1da6f62SSuanming Mou if (config->reclaim_mode) 6145c761238SGregory Etelson cfg.release_mem_en = 1; 6155c761238SGregory Etelson sh->ipool[i] = mlx5_ipool_create(&cfg); 616014d1cbeSSuanming Mou } 617a1da6f62SSuanming Mou } 618014d1cbeSSuanming Mou 619014d1cbeSSuanming Mou /** 620014d1cbeSSuanming Mou * Release the flow resources' indexed mempool. 621014d1cbeSSuanming Mou * 622014d1cbeSSuanming Mou * @param[in] sh 6236e88bc42SOphir Munk * Pointer to mlx5_dev_ctx_shared object. 624014d1cbeSSuanming Mou */ 625014d1cbeSSuanming Mou static void 6266e88bc42SOphir Munk mlx5_flow_ipool_destroy(struct mlx5_dev_ctx_shared *sh) 627014d1cbeSSuanming Mou { 628014d1cbeSSuanming Mou uint8_t i; 629014d1cbeSSuanming Mou 630014d1cbeSSuanming Mou for (i = 0; i < MLX5_IPOOL_MAX; ++i) 631014d1cbeSSuanming Mou mlx5_ipool_destroy(sh->ipool[i]); 632014d1cbeSSuanming Mou } 633014d1cbeSSuanming Mou 634daa38a89SBing Zhao /* 635daa38a89SBing Zhao * Check if dynamic flex parser for eCPRI already exists. 636daa38a89SBing Zhao * 637daa38a89SBing Zhao * @param dev 638daa38a89SBing Zhao * Pointer to Ethernet device structure. 639daa38a89SBing Zhao * 640daa38a89SBing Zhao * @return 641daa38a89SBing Zhao * true on exists, false on not. 642daa38a89SBing Zhao */ 643daa38a89SBing Zhao bool 644daa38a89SBing Zhao mlx5_flex_parser_ecpri_exist(struct rte_eth_dev *dev) 645daa38a89SBing Zhao { 646daa38a89SBing Zhao struct mlx5_priv *priv = dev->data->dev_private; 647daa38a89SBing Zhao struct mlx5_flex_parser_profiles *prf = 648daa38a89SBing Zhao &priv->sh->fp[MLX5_FLEX_PARSER_ECPRI_0]; 649daa38a89SBing Zhao 650daa38a89SBing Zhao return !!prf->obj; 651daa38a89SBing Zhao } 652daa38a89SBing Zhao 653daa38a89SBing Zhao /* 654daa38a89SBing Zhao * Allocation of a flex parser for eCPRI. Once created, this parser related 655daa38a89SBing Zhao * resources will be held until the device is closed. 656daa38a89SBing Zhao * 657daa38a89SBing Zhao * @param dev 658daa38a89SBing Zhao * Pointer to Ethernet device structure. 659daa38a89SBing Zhao * 660daa38a89SBing Zhao * @return 661daa38a89SBing Zhao * 0 on success, a negative errno value otherwise and rte_errno is set. 662daa38a89SBing Zhao */ 663daa38a89SBing Zhao int 664daa38a89SBing Zhao mlx5_flex_parser_ecpri_alloc(struct rte_eth_dev *dev) 665daa38a89SBing Zhao { 666daa38a89SBing Zhao struct mlx5_priv *priv = dev->data->dev_private; 667daa38a89SBing Zhao struct mlx5_flex_parser_profiles *prf = 668daa38a89SBing Zhao &priv->sh->fp[MLX5_FLEX_PARSER_ECPRI_0]; 6691c506404SBing Zhao struct mlx5_devx_graph_node_attr node = { 6701c506404SBing Zhao .modify_field_select = 0, 6711c506404SBing Zhao }; 6721c506404SBing Zhao uint32_t ids[8]; 6731c506404SBing Zhao int ret; 674daa38a89SBing Zhao 675d7c49561SBing Zhao if (!priv->config.hca_attr.parse_graph_flex_node) { 676d7c49561SBing Zhao DRV_LOG(ERR, "Dynamic flex parser is not supported " 677d7c49561SBing Zhao "for device %s.", priv->dev_data->name); 678d7c49561SBing Zhao return -ENOTSUP; 679d7c49561SBing Zhao } 6801c506404SBing Zhao node.header_length_mode = MLX5_GRAPH_NODE_LEN_FIXED; 6811c506404SBing Zhao /* 8 bytes now: 4B common header + 4B message body header. */ 6821c506404SBing Zhao node.header_length_base_value = 0x8; 6831c506404SBing Zhao /* After MAC layer: Ether / VLAN. */ 6841c506404SBing Zhao node.in[0].arc_parse_graph_node = MLX5_GRAPH_ARC_NODE_MAC; 6851c506404SBing Zhao /* Type of compared condition should be 0xAEFE in the L2 layer. */ 6861c506404SBing Zhao node.in[0].compare_condition_value = RTE_ETHER_TYPE_ECPRI; 6871c506404SBing Zhao /* Sample #0: type in common header. */ 6881c506404SBing Zhao node.sample[0].flow_match_sample_en = 1; 6891c506404SBing Zhao /* Fixed offset. */ 6901c506404SBing Zhao node.sample[0].flow_match_sample_offset_mode = 0x0; 6911c506404SBing Zhao /* Only the 2nd byte will be used. */ 6921c506404SBing Zhao node.sample[0].flow_match_sample_field_base_offset = 0x0; 6931c506404SBing Zhao /* Sample #1: message payload. */ 6941c506404SBing Zhao node.sample[1].flow_match_sample_en = 1; 6951c506404SBing Zhao /* Fixed offset. */ 6961c506404SBing Zhao node.sample[1].flow_match_sample_offset_mode = 0x0; 6971c506404SBing Zhao /* 6981c506404SBing Zhao * Only the first two bytes will be used right now, and its offset will 6991c506404SBing Zhao * start after the common header that with the length of a DW(u32). 7001c506404SBing Zhao */ 7011c506404SBing Zhao node.sample[1].flow_match_sample_field_base_offset = sizeof(uint32_t); 7021c506404SBing Zhao prf->obj = mlx5_devx_cmd_create_flex_parser(priv->sh->ctx, &node); 7031c506404SBing Zhao if (!prf->obj) { 7041c506404SBing Zhao DRV_LOG(ERR, "Failed to create flex parser node object."); 7051c506404SBing Zhao return (rte_errno == 0) ? -ENODEV : -rte_errno; 7061c506404SBing Zhao } 7071c506404SBing Zhao prf->num = 2; 7081c506404SBing Zhao ret = mlx5_devx_cmd_query_parse_samples(prf->obj, ids, prf->num); 7091c506404SBing Zhao if (ret) { 7101c506404SBing Zhao DRV_LOG(ERR, "Failed to query sample IDs."); 7111c506404SBing Zhao return (rte_errno == 0) ? -ENODEV : -rte_errno; 7121c506404SBing Zhao } 7131c506404SBing Zhao prf->offset[0] = 0x0; 7141c506404SBing Zhao prf->offset[1] = sizeof(uint32_t); 7151c506404SBing Zhao prf->ids[0] = ids[0]; 7161c506404SBing Zhao prf->ids[1] = ids[1]; 717daa38a89SBing Zhao return 0; 718daa38a89SBing Zhao } 719daa38a89SBing Zhao 7201c506404SBing Zhao /* 7211c506404SBing Zhao * Destroy the flex parser node, including the parser itself, input / output 7221c506404SBing Zhao * arcs and DW samples. Resources could be reused then. 7231c506404SBing Zhao * 7241c506404SBing Zhao * @param dev 7251c506404SBing Zhao * Pointer to Ethernet device structure. 7261c506404SBing Zhao */ 7271c506404SBing Zhao static void 7281c506404SBing Zhao mlx5_flex_parser_ecpri_release(struct rte_eth_dev *dev) 7291c506404SBing Zhao { 7301c506404SBing Zhao struct mlx5_priv *priv = dev->data->dev_private; 7311c506404SBing Zhao struct mlx5_flex_parser_profiles *prf = 7321c506404SBing Zhao &priv->sh->fp[MLX5_FLEX_PARSER_ECPRI_0]; 7331c506404SBing Zhao 7341c506404SBing Zhao if (prf->obj) 7351c506404SBing Zhao mlx5_devx_cmd_destroy(prf->obj); 7361c506404SBing Zhao prf->obj = NULL; 7371c506404SBing Zhao } 7381c506404SBing Zhao 739a0bfe9d5SViacheslav Ovsiienko /* 740a0bfe9d5SViacheslav Ovsiienko * Allocate Rx and Tx UARs in robust fashion. 741a0bfe9d5SViacheslav Ovsiienko * This routine handles the following UAR allocation issues: 742a0bfe9d5SViacheslav Ovsiienko * 743a0bfe9d5SViacheslav Ovsiienko * - tries to allocate the UAR with the most appropriate memory 744a0bfe9d5SViacheslav Ovsiienko * mapping type from the ones supported by the host 745a0bfe9d5SViacheslav Ovsiienko * 746a0bfe9d5SViacheslav Ovsiienko * - tries to allocate the UAR with non-NULL base address 747a0bfe9d5SViacheslav Ovsiienko * OFED 5.0.x and Upstream rdma_core before v29 returned the NULL as 748a0bfe9d5SViacheslav Ovsiienko * UAR base address if UAR was not the first object in the UAR page. 749a0bfe9d5SViacheslav Ovsiienko * It caused the PMD failure and we should try to get another UAR 750a0bfe9d5SViacheslav Ovsiienko * till we get the first one with non-NULL base address returned. 751a0bfe9d5SViacheslav Ovsiienko */ 752a0bfe9d5SViacheslav Ovsiienko static int 753a0bfe9d5SViacheslav Ovsiienko mlx5_alloc_rxtx_uars(struct mlx5_dev_ctx_shared *sh, 754a0bfe9d5SViacheslav Ovsiienko const struct mlx5_dev_config *config) 755a0bfe9d5SViacheslav Ovsiienko { 756a0bfe9d5SViacheslav Ovsiienko uint32_t uar_mapping, retry; 757a0bfe9d5SViacheslav Ovsiienko int err = 0; 7581f66ac5bSOphir Munk void *base_addr; 759a0bfe9d5SViacheslav Ovsiienko 760a0bfe9d5SViacheslav Ovsiienko for (retry = 0; retry < MLX5_ALLOC_UAR_RETRY; ++retry) { 761a0bfe9d5SViacheslav Ovsiienko #ifdef MLX5DV_UAR_ALLOC_TYPE_NC 762a0bfe9d5SViacheslav Ovsiienko /* Control the mapping type according to the settings. */ 763a0bfe9d5SViacheslav Ovsiienko uar_mapping = (config->dbnc == MLX5_TXDB_NCACHED) ? 764a0bfe9d5SViacheslav Ovsiienko MLX5DV_UAR_ALLOC_TYPE_NC : 765a0bfe9d5SViacheslav Ovsiienko MLX5DV_UAR_ALLOC_TYPE_BF; 766a0bfe9d5SViacheslav Ovsiienko #else 767a0bfe9d5SViacheslav Ovsiienko RTE_SET_USED(config); 768a0bfe9d5SViacheslav Ovsiienko /* 769a0bfe9d5SViacheslav Ovsiienko * It seems we have no way to control the memory mapping type 770a0bfe9d5SViacheslav Ovsiienko * for the UAR, the default "Write-Combining" type is supposed. 771a0bfe9d5SViacheslav Ovsiienko * The UAR initialization on queue creation queries the 772a0bfe9d5SViacheslav Ovsiienko * actual mapping type done by Verbs/kernel and setups the 773a0bfe9d5SViacheslav Ovsiienko * PMD datapath accordingly. 774a0bfe9d5SViacheslav Ovsiienko */ 775a0bfe9d5SViacheslav Ovsiienko uar_mapping = 0; 776a0bfe9d5SViacheslav Ovsiienko #endif 777a0bfe9d5SViacheslav Ovsiienko sh->tx_uar = mlx5_glue->devx_alloc_uar(sh->ctx, uar_mapping); 778a0bfe9d5SViacheslav Ovsiienko #ifdef MLX5DV_UAR_ALLOC_TYPE_NC 779a0bfe9d5SViacheslav Ovsiienko if (!sh->tx_uar && 780a0bfe9d5SViacheslav Ovsiienko uar_mapping == MLX5DV_UAR_ALLOC_TYPE_BF) { 781a0bfe9d5SViacheslav Ovsiienko if (config->dbnc == MLX5_TXDB_CACHED || 782a0bfe9d5SViacheslav Ovsiienko config->dbnc == MLX5_TXDB_HEURISTIC) 783a0bfe9d5SViacheslav Ovsiienko DRV_LOG(WARNING, "Devarg tx_db_nc setting " 784a0bfe9d5SViacheslav Ovsiienko "is not supported by DevX"); 785a0bfe9d5SViacheslav Ovsiienko /* 786a0bfe9d5SViacheslav Ovsiienko * In some environments like virtual machine 787a0bfe9d5SViacheslav Ovsiienko * the Write Combining mapped might be not supported 788a0bfe9d5SViacheslav Ovsiienko * and UAR allocation fails. We try "Non-Cached" 789a0bfe9d5SViacheslav Ovsiienko * mapping for the case. The tx_burst routines take 790a0bfe9d5SViacheslav Ovsiienko * the UAR mapping type into account on UAR setup 791a0bfe9d5SViacheslav Ovsiienko * on queue creation. 792a0bfe9d5SViacheslav Ovsiienko */ 79309d196c0SViacheslav Ovsiienko DRV_LOG(DEBUG, "Failed to allocate Tx DevX UAR (BF)"); 794a0bfe9d5SViacheslav Ovsiienko uar_mapping = MLX5DV_UAR_ALLOC_TYPE_NC; 795a0bfe9d5SViacheslav Ovsiienko sh->tx_uar = mlx5_glue->devx_alloc_uar 796a0bfe9d5SViacheslav Ovsiienko (sh->ctx, uar_mapping); 797a0bfe9d5SViacheslav Ovsiienko } else if (!sh->tx_uar && 798a0bfe9d5SViacheslav Ovsiienko uar_mapping == MLX5DV_UAR_ALLOC_TYPE_NC) { 799a0bfe9d5SViacheslav Ovsiienko if (config->dbnc == MLX5_TXDB_NCACHED) 800a0bfe9d5SViacheslav Ovsiienko DRV_LOG(WARNING, "Devarg tx_db_nc settings " 801a0bfe9d5SViacheslav Ovsiienko "is not supported by DevX"); 802a0bfe9d5SViacheslav Ovsiienko /* 803a0bfe9d5SViacheslav Ovsiienko * If Verbs/kernel does not support "Non-Cached" 804a0bfe9d5SViacheslav Ovsiienko * try the "Write-Combining". 805a0bfe9d5SViacheslav Ovsiienko */ 80609d196c0SViacheslav Ovsiienko DRV_LOG(DEBUG, "Failed to allocate Tx DevX UAR (NC)"); 807a0bfe9d5SViacheslav Ovsiienko uar_mapping = MLX5DV_UAR_ALLOC_TYPE_BF; 808a0bfe9d5SViacheslav Ovsiienko sh->tx_uar = mlx5_glue->devx_alloc_uar 809a0bfe9d5SViacheslav Ovsiienko (sh->ctx, uar_mapping); 810a0bfe9d5SViacheslav Ovsiienko } 811a0bfe9d5SViacheslav Ovsiienko #endif 812a0bfe9d5SViacheslav Ovsiienko if (!sh->tx_uar) { 813a0bfe9d5SViacheslav Ovsiienko DRV_LOG(ERR, "Failed to allocate Tx DevX UAR (BF/NC)"); 814a0bfe9d5SViacheslav Ovsiienko err = ENOMEM; 815a0bfe9d5SViacheslav Ovsiienko goto exit; 816a0bfe9d5SViacheslav Ovsiienko } 8171f66ac5bSOphir Munk base_addr = mlx5_os_get_devx_uar_base_addr(sh->tx_uar); 8181f66ac5bSOphir Munk if (base_addr) 819a0bfe9d5SViacheslav Ovsiienko break; 820a0bfe9d5SViacheslav Ovsiienko /* 821a0bfe9d5SViacheslav Ovsiienko * The UARs are allocated by rdma_core within the 822a0bfe9d5SViacheslav Ovsiienko * IB device context, on context closure all UARs 823a0bfe9d5SViacheslav Ovsiienko * will be freed, should be no memory/object leakage. 824a0bfe9d5SViacheslav Ovsiienko */ 82509d196c0SViacheslav Ovsiienko DRV_LOG(DEBUG, "Retrying to allocate Tx DevX UAR"); 826a0bfe9d5SViacheslav Ovsiienko sh->tx_uar = NULL; 827a0bfe9d5SViacheslav Ovsiienko } 828a0bfe9d5SViacheslav Ovsiienko /* Check whether we finally succeeded with valid UAR allocation. */ 829a0bfe9d5SViacheslav Ovsiienko if (!sh->tx_uar) { 830a0bfe9d5SViacheslav Ovsiienko DRV_LOG(ERR, "Failed to allocate Tx DevX UAR (NULL base)"); 831a0bfe9d5SViacheslav Ovsiienko err = ENOMEM; 832a0bfe9d5SViacheslav Ovsiienko goto exit; 833a0bfe9d5SViacheslav Ovsiienko } 834a0bfe9d5SViacheslav Ovsiienko for (retry = 0; retry < MLX5_ALLOC_UAR_RETRY; ++retry) { 835a0bfe9d5SViacheslav Ovsiienko uar_mapping = 0; 836a0bfe9d5SViacheslav Ovsiienko sh->devx_rx_uar = mlx5_glue->devx_alloc_uar 837a0bfe9d5SViacheslav Ovsiienko (sh->ctx, uar_mapping); 838a0bfe9d5SViacheslav Ovsiienko #ifdef MLX5DV_UAR_ALLOC_TYPE_NC 839a0bfe9d5SViacheslav Ovsiienko if (!sh->devx_rx_uar && 840a0bfe9d5SViacheslav Ovsiienko uar_mapping == MLX5DV_UAR_ALLOC_TYPE_BF) { 841a0bfe9d5SViacheslav Ovsiienko /* 842a0bfe9d5SViacheslav Ovsiienko * Rx UAR is used to control interrupts only, 843a0bfe9d5SViacheslav Ovsiienko * should be no datapath noticeable impact, 844a0bfe9d5SViacheslav Ovsiienko * can try "Non-Cached" mapping safely. 845a0bfe9d5SViacheslav Ovsiienko */ 84609d196c0SViacheslav Ovsiienko DRV_LOG(DEBUG, "Failed to allocate Rx DevX UAR (BF)"); 847a0bfe9d5SViacheslav Ovsiienko uar_mapping = MLX5DV_UAR_ALLOC_TYPE_NC; 848a0bfe9d5SViacheslav Ovsiienko sh->devx_rx_uar = mlx5_glue->devx_alloc_uar 849a0bfe9d5SViacheslav Ovsiienko (sh->ctx, uar_mapping); 850a0bfe9d5SViacheslav Ovsiienko } 851a0bfe9d5SViacheslav Ovsiienko #endif 852a0bfe9d5SViacheslav Ovsiienko if (!sh->devx_rx_uar) { 853a0bfe9d5SViacheslav Ovsiienko DRV_LOG(ERR, "Failed to allocate Rx DevX UAR (BF/NC)"); 854a0bfe9d5SViacheslav Ovsiienko err = ENOMEM; 855a0bfe9d5SViacheslav Ovsiienko goto exit; 856a0bfe9d5SViacheslav Ovsiienko } 8571f66ac5bSOphir Munk base_addr = mlx5_os_get_devx_uar_base_addr(sh->devx_rx_uar); 8581f66ac5bSOphir Munk if (base_addr) 859a0bfe9d5SViacheslav Ovsiienko break; 860a0bfe9d5SViacheslav Ovsiienko /* 861a0bfe9d5SViacheslav Ovsiienko * The UARs are allocated by rdma_core within the 862a0bfe9d5SViacheslav Ovsiienko * IB device context, on context closure all UARs 863a0bfe9d5SViacheslav Ovsiienko * will be freed, should be no memory/object leakage. 864a0bfe9d5SViacheslav Ovsiienko */ 86509d196c0SViacheslav Ovsiienko DRV_LOG(DEBUG, "Retrying to allocate Rx DevX UAR"); 866a0bfe9d5SViacheslav Ovsiienko sh->devx_rx_uar = NULL; 867a0bfe9d5SViacheslav Ovsiienko } 868a0bfe9d5SViacheslav Ovsiienko /* Check whether we finally succeeded with valid UAR allocation. */ 869a0bfe9d5SViacheslav Ovsiienko if (!sh->devx_rx_uar) { 870a0bfe9d5SViacheslav Ovsiienko DRV_LOG(ERR, "Failed to allocate Rx DevX UAR (NULL base)"); 871a0bfe9d5SViacheslav Ovsiienko err = ENOMEM; 872a0bfe9d5SViacheslav Ovsiienko } 873a0bfe9d5SViacheslav Ovsiienko exit: 874a0bfe9d5SViacheslav Ovsiienko return err; 875a0bfe9d5SViacheslav Ovsiienko } 876a0bfe9d5SViacheslav Ovsiienko 877014d1cbeSSuanming Mou /** 87891389890SOphir Munk * Allocate shared device context. If there is multiport device the 87917e19bc4SViacheslav Ovsiienko * master and representors will share this context, if there is single 88091389890SOphir Munk * port dedicated device, the context will be used by only given 88117e19bc4SViacheslav Ovsiienko * port due to unification. 88217e19bc4SViacheslav Ovsiienko * 88391389890SOphir Munk * Routine first searches the context for the specified device name, 88417e19bc4SViacheslav Ovsiienko * if found the shared context assumed and reference counter is incremented. 88517e19bc4SViacheslav Ovsiienko * If no context found the new one is created and initialized with specified 88691389890SOphir Munk * device context and parameters. 88717e19bc4SViacheslav Ovsiienko * 88817e19bc4SViacheslav Ovsiienko * @param[in] spawn 88991389890SOphir Munk * Pointer to the device attributes (name, port, etc). 8908409a285SViacheslav Ovsiienko * @param[in] config 8918409a285SViacheslav Ovsiienko * Pointer to device configuration structure. 89217e19bc4SViacheslav Ovsiienko * 89317e19bc4SViacheslav Ovsiienko * @return 8946e88bc42SOphir Munk * Pointer to mlx5_dev_ctx_shared object on success, 89517e19bc4SViacheslav Ovsiienko * otherwise NULL and rte_errno is set. 89617e19bc4SViacheslav Ovsiienko */ 8972eb4d010SOphir Munk struct mlx5_dev_ctx_shared * 89891389890SOphir Munk mlx5_alloc_shared_dev_ctx(const struct mlx5_dev_spawn_data *spawn, 8998409a285SViacheslav Ovsiienko const struct mlx5_dev_config *config) 90017e19bc4SViacheslav Ovsiienko { 9016e88bc42SOphir Munk struct mlx5_dev_ctx_shared *sh; 90217e19bc4SViacheslav Ovsiienko int err = 0; 90353e5a82fSViacheslav Ovsiienko uint32_t i; 904ae18a1aeSOri Kam struct mlx5_devx_tis_attr tis_attr = { 0 }; 90517e19bc4SViacheslav Ovsiienko 9068e46d4e1SAlexander Kozyrev MLX5_ASSERT(spawn); 90717e19bc4SViacheslav Ovsiienko /* Secondary process should not create the shared context. */ 9088e46d4e1SAlexander Kozyrev MLX5_ASSERT(rte_eal_process_type() == RTE_PROC_PRIMARY); 90991389890SOphir Munk pthread_mutex_lock(&mlx5_dev_ctx_list_mutex); 91017e19bc4SViacheslav Ovsiienko /* Search for IB context by device name. */ 91191389890SOphir Munk LIST_FOREACH(sh, &mlx5_dev_ctx_list, next) { 912834a9019SOphir Munk if (!strcmp(sh->ibdev_name, 913834a9019SOphir Munk mlx5_os_get_dev_device_name(spawn->phys_dev))) { 91417e19bc4SViacheslav Ovsiienko sh->refcnt++; 91517e19bc4SViacheslav Ovsiienko goto exit; 91617e19bc4SViacheslav Ovsiienko } 91717e19bc4SViacheslav Ovsiienko } 918ae4eb7dcSViacheslav Ovsiienko /* No device found, we have to create new shared context. */ 9198e46d4e1SAlexander Kozyrev MLX5_ASSERT(spawn->max_port); 9202175c4dcSSuanming Mou sh = mlx5_malloc(MLX5_MEM_ZERO | MLX5_MEM_RTE, 9216e88bc42SOphir Munk sizeof(struct mlx5_dev_ctx_shared) + 92217e19bc4SViacheslav Ovsiienko spawn->max_port * 92391389890SOphir Munk sizeof(struct mlx5_dev_shared_port), 9242175c4dcSSuanming Mou RTE_CACHE_LINE_SIZE, SOCKET_ID_ANY); 92517e19bc4SViacheslav Ovsiienko if (!sh) { 92617e19bc4SViacheslav Ovsiienko DRV_LOG(ERR, "shared context allocation failure"); 92717e19bc4SViacheslav Ovsiienko rte_errno = ENOMEM; 92817e19bc4SViacheslav Ovsiienko goto exit; 92917e19bc4SViacheslav Ovsiienko } 930f5f4c482SXueming Li if (spawn->bond_info) 931f5f4c482SXueming Li sh->bond = *spawn->bond_info; 9322eb4d010SOphir Munk err = mlx5_os_open_device(spawn, config, sh); 93306f78b5eSViacheslav Ovsiienko if (!sh->ctx) 93417e19bc4SViacheslav Ovsiienko goto error; 935e85f623eSOphir Munk err = mlx5_os_get_dev_attr(sh->ctx, &sh->device_attr); 93617e19bc4SViacheslav Ovsiienko if (err) { 937e85f623eSOphir Munk DRV_LOG(DEBUG, "mlx5_os_get_dev_attr() failed"); 93817e19bc4SViacheslav Ovsiienko goto error; 93917e19bc4SViacheslav Ovsiienko } 94017e19bc4SViacheslav Ovsiienko sh->refcnt = 1; 94117e19bc4SViacheslav Ovsiienko sh->max_port = spawn->max_port; 942f44b09f9SOphir Munk strncpy(sh->ibdev_name, mlx5_os_get_ctx_device_name(sh->ctx), 943f44b09f9SOphir Munk sizeof(sh->ibdev_name) - 1); 944f44b09f9SOphir Munk strncpy(sh->ibdev_path, mlx5_os_get_ctx_device_path(sh->ctx), 945f44b09f9SOphir Munk sizeof(sh->ibdev_path) - 1); 94653e5a82fSViacheslav Ovsiienko /* 94753e5a82fSViacheslav Ovsiienko * Setting port_id to max unallowed value means 94853e5a82fSViacheslav Ovsiienko * there is no interrupt subhandler installed for 94953e5a82fSViacheslav Ovsiienko * the given port index i. 95053e5a82fSViacheslav Ovsiienko */ 95123242063SMatan Azrad for (i = 0; i < sh->max_port; i++) { 95253e5a82fSViacheslav Ovsiienko sh->port[i].ih_port_id = RTE_MAX_ETHPORTS; 95323242063SMatan Azrad sh->port[i].devx_ih_port_id = RTE_MAX_ETHPORTS; 95423242063SMatan Azrad } 9551cb210abSOphir Munk sh->pd = mlx5_os_alloc_pd(sh->ctx); 95617e19bc4SViacheslav Ovsiienko if (sh->pd == NULL) { 95717e19bc4SViacheslav Ovsiienko DRV_LOG(ERR, "PD allocation failure"); 95817e19bc4SViacheslav Ovsiienko err = ENOMEM; 95917e19bc4SViacheslav Ovsiienko goto error; 96017e19bc4SViacheslav Ovsiienko } 961ae18a1aeSOri Kam if (sh->devx) { 9622eb4d010SOphir Munk err = mlx5_os_get_pdn(sh->pd, &sh->pdn); 963b9d86122SDekel Peled if (err) { 964b9d86122SDekel Peled DRV_LOG(ERR, "Fail to extract pdn from PD"); 965b9d86122SDekel Peled goto error; 966b9d86122SDekel Peled } 967ae18a1aeSOri Kam sh->td = mlx5_devx_cmd_create_td(sh->ctx); 968ae18a1aeSOri Kam if (!sh->td) { 969ae18a1aeSOri Kam DRV_LOG(ERR, "TD allocation failure"); 970ae18a1aeSOri Kam err = ENOMEM; 971ae18a1aeSOri Kam goto error; 972ae18a1aeSOri Kam } 973ae18a1aeSOri Kam tis_attr.transport_domain = sh->td->id; 974ae18a1aeSOri Kam sh->tis = mlx5_devx_cmd_create_tis(sh->ctx, &tis_attr); 975ae18a1aeSOri Kam if (!sh->tis) { 976ae18a1aeSOri Kam DRV_LOG(ERR, "TIS allocation failure"); 977ae18a1aeSOri Kam err = ENOMEM; 978ae18a1aeSOri Kam goto error; 979ae18a1aeSOri Kam } 980a0bfe9d5SViacheslav Ovsiienko err = mlx5_alloc_rxtx_uars(sh, config); 981a0bfe9d5SViacheslav Ovsiienko if (err) 982fc4d4f73SViacheslav Ovsiienko goto error; 9831f66ac5bSOphir Munk MLX5_ASSERT(sh->tx_uar); 9841f66ac5bSOphir Munk MLX5_ASSERT(mlx5_os_get_devx_uar_base_addr(sh->tx_uar)); 9851f66ac5bSOphir Munk 9861f66ac5bSOphir Munk MLX5_ASSERT(sh->devx_rx_uar); 9871f66ac5bSOphir Munk MLX5_ASSERT(mlx5_os_get_devx_uar_base_addr(sh->devx_rx_uar)); 988ae18a1aeSOri Kam } 98924feb045SViacheslav Ovsiienko #ifndef RTE_ARCH_64 99024feb045SViacheslav Ovsiienko /* Initialize UAR access locks for 32bit implementations. */ 99124feb045SViacheslav Ovsiienko rte_spinlock_init(&sh->uar_lock_cq); 99224feb045SViacheslav Ovsiienko for (i = 0; i < MLX5_UAR_PAGE_NUM_MAX; i++) 99324feb045SViacheslav Ovsiienko rte_spinlock_init(&sh->uar_lock[i]); 99424feb045SViacheslav Ovsiienko #endif 995ab3cffcfSViacheslav Ovsiienko /* 996ab3cffcfSViacheslav Ovsiienko * Once the device is added to the list of memory event 997ab3cffcfSViacheslav Ovsiienko * callback, its global MR cache table cannot be expanded 998ab3cffcfSViacheslav Ovsiienko * on the fly because of deadlock. If it overflows, lookup 999ab3cffcfSViacheslav Ovsiienko * should be done by searching MR list linearly, which is slow. 1000ab3cffcfSViacheslav Ovsiienko * 1001ab3cffcfSViacheslav Ovsiienko * At this point the device is not added to the memory 1002ab3cffcfSViacheslav Ovsiienko * event list yet, context is just being created. 1003ab3cffcfSViacheslav Ovsiienko */ 1004b8dc6b0eSVu Pham err = mlx5_mr_btree_init(&sh->share_cache.cache, 1005ab3cffcfSViacheslav Ovsiienko MLX5_MR_BTREE_CACHE_N * 2, 100646e10a4cSViacheslav Ovsiienko spawn->pci_dev->device.numa_node); 1007ab3cffcfSViacheslav Ovsiienko if (err) { 1008ab3cffcfSViacheslav Ovsiienko err = rte_errno; 1009ab3cffcfSViacheslav Ovsiienko goto error; 1010ab3cffcfSViacheslav Ovsiienko } 1011d5ed8aa9SOphir Munk mlx5_os_set_reg_mr_cb(&sh->share_cache.reg_mr_cb, 1012d5ed8aa9SOphir Munk &sh->share_cache.dereg_mr_cb); 10132eb4d010SOphir Munk mlx5_os_dev_shared_handler_install(sh); 1014632f0f19SSuanming Mou sh->cnt_id_tbl = mlx5_l3t_create(MLX5_L3T_TYPE_DWORD); 1015632f0f19SSuanming Mou if (!sh->cnt_id_tbl) { 1016632f0f19SSuanming Mou err = rte_errno; 1017632f0f19SSuanming Mou goto error; 1018632f0f19SSuanming Mou } 10195d55a494STal Shnaiderman if (LIST_EMPTY(&mlx5_dev_ctx_list)) { 10205d55a494STal Shnaiderman err = mlx5_flow_os_init_workspace_once(); 10215d55a494STal Shnaiderman if (err) 10225d55a494STal Shnaiderman goto error; 10235d55a494STal Shnaiderman } 1024fa2d01c8SDong Zhou mlx5_flow_aging_init(sh); 10255382d28cSMatan Azrad mlx5_flow_counters_mng_init(sh); 1026b88341caSSuanming Mou mlx5_flow_ipool_create(sh, config); 10270e3d0525SViacheslav Ovsiienko /* Add device to memory callback list. */ 10280e3d0525SViacheslav Ovsiienko rte_rwlock_write_lock(&mlx5_shared_data->mem_event_rwlock); 10290e3d0525SViacheslav Ovsiienko LIST_INSERT_HEAD(&mlx5_shared_data->mem_event_cb_list, 10300e3d0525SViacheslav Ovsiienko sh, mem_event_cb); 10310e3d0525SViacheslav Ovsiienko rte_rwlock_write_unlock(&mlx5_shared_data->mem_event_rwlock); 10320e3d0525SViacheslav Ovsiienko /* Add context to the global device list. */ 103391389890SOphir Munk LIST_INSERT_HEAD(&mlx5_dev_ctx_list, sh, next); 1034f15f0c38SShiri Kuzin rte_spinlock_init(&sh->geneve_tlv_opt_sl); 103517e19bc4SViacheslav Ovsiienko exit: 103691389890SOphir Munk pthread_mutex_unlock(&mlx5_dev_ctx_list_mutex); 103717e19bc4SViacheslav Ovsiienko return sh; 103817e19bc4SViacheslav Ovsiienko error: 1039d133f4cdSViacheslav Ovsiienko pthread_mutex_destroy(&sh->txpp.mutex); 104091389890SOphir Munk pthread_mutex_unlock(&mlx5_dev_ctx_list_mutex); 10418e46d4e1SAlexander Kozyrev MLX5_ASSERT(sh); 1042a0bfe9d5SViacheslav Ovsiienko if (sh->cnt_id_tbl) 1043632f0f19SSuanming Mou mlx5_l3t_destroy(sh->cnt_id_tbl); 1044ae18a1aeSOri Kam if (sh->tis) 1045ae18a1aeSOri Kam claim_zero(mlx5_devx_cmd_destroy(sh->tis)); 1046ae18a1aeSOri Kam if (sh->td) 1047ae18a1aeSOri Kam claim_zero(mlx5_devx_cmd_destroy(sh->td)); 104808d1838fSDekel Peled if (sh->devx_rx_uar) 104908d1838fSDekel Peled mlx5_glue->devx_free_uar(sh->devx_rx_uar); 1050a0bfe9d5SViacheslav Ovsiienko if (sh->tx_uar) 1051a0bfe9d5SViacheslav Ovsiienko mlx5_glue->devx_free_uar(sh->tx_uar); 105217e19bc4SViacheslav Ovsiienko if (sh->pd) 10531cb210abSOphir Munk claim_zero(mlx5_os_dealloc_pd(sh->pd)); 105417e19bc4SViacheslav Ovsiienko if (sh->ctx) 105517e19bc4SViacheslav Ovsiienko claim_zero(mlx5_glue->close_device(sh->ctx)); 10562175c4dcSSuanming Mou mlx5_free(sh); 10578e46d4e1SAlexander Kozyrev MLX5_ASSERT(err > 0); 105817e19bc4SViacheslav Ovsiienko rte_errno = err; 105917e19bc4SViacheslav Ovsiienko return NULL; 106017e19bc4SViacheslav Ovsiienko } 106117e19bc4SViacheslav Ovsiienko 106217e19bc4SViacheslav Ovsiienko /** 106317e19bc4SViacheslav Ovsiienko * Free shared IB device context. Decrement counter and if zero free 106417e19bc4SViacheslav Ovsiienko * all allocated resources and close handles. 106517e19bc4SViacheslav Ovsiienko * 106617e19bc4SViacheslav Ovsiienko * @param[in] sh 10676e88bc42SOphir Munk * Pointer to mlx5_dev_ctx_shared object to free 106817e19bc4SViacheslav Ovsiienko */ 10692eb4d010SOphir Munk void 107091389890SOphir Munk mlx5_free_shared_dev_ctx(struct mlx5_dev_ctx_shared *sh) 107117e19bc4SViacheslav Ovsiienko { 107291389890SOphir Munk pthread_mutex_lock(&mlx5_dev_ctx_list_mutex); 10730afacb04SAlexander Kozyrev #ifdef RTE_LIBRTE_MLX5_DEBUG 107417e19bc4SViacheslav Ovsiienko /* Check the object presence in the list. */ 10756e88bc42SOphir Munk struct mlx5_dev_ctx_shared *lctx; 107617e19bc4SViacheslav Ovsiienko 107791389890SOphir Munk LIST_FOREACH(lctx, &mlx5_dev_ctx_list, next) 107817e19bc4SViacheslav Ovsiienko if (lctx == sh) 107917e19bc4SViacheslav Ovsiienko break; 10808e46d4e1SAlexander Kozyrev MLX5_ASSERT(lctx); 108117e19bc4SViacheslav Ovsiienko if (lctx != sh) { 108217e19bc4SViacheslav Ovsiienko DRV_LOG(ERR, "Freeing non-existing shared IB context"); 108317e19bc4SViacheslav Ovsiienko goto exit; 108417e19bc4SViacheslav Ovsiienko } 108517e19bc4SViacheslav Ovsiienko #endif 10868e46d4e1SAlexander Kozyrev MLX5_ASSERT(sh); 10878e46d4e1SAlexander Kozyrev MLX5_ASSERT(sh->refcnt); 108817e19bc4SViacheslav Ovsiienko /* Secondary process should not free the shared context. */ 10898e46d4e1SAlexander Kozyrev MLX5_ASSERT(rte_eal_process_type() == RTE_PROC_PRIMARY); 109017e19bc4SViacheslav Ovsiienko if (--sh->refcnt) 109117e19bc4SViacheslav Ovsiienko goto exit; 10920e3d0525SViacheslav Ovsiienko /* Remove from memory callback device list. */ 10930e3d0525SViacheslav Ovsiienko rte_rwlock_write_lock(&mlx5_shared_data->mem_event_rwlock); 10940e3d0525SViacheslav Ovsiienko LIST_REMOVE(sh, mem_event_cb); 10950e3d0525SViacheslav Ovsiienko rte_rwlock_write_unlock(&mlx5_shared_data->mem_event_rwlock); 10964f8e6befSMichael Baum /* Release created Memory Regions. */ 1097b8dc6b0eSVu Pham mlx5_mr_release_cache(&sh->share_cache); 10980e3d0525SViacheslav Ovsiienko /* Remove context from the global device list. */ 109917e19bc4SViacheslav Ovsiienko LIST_REMOVE(sh, next); 11005d55a494STal Shnaiderman /* Release flow workspaces objects on the last device. */ 11015d55a494STal Shnaiderman if (LIST_EMPTY(&mlx5_dev_ctx_list)) 11025d55a494STal Shnaiderman mlx5_flow_os_release_workspace(); 1103f4a08731SMichael Baum pthread_mutex_unlock(&mlx5_dev_ctx_list_mutex); 110453e5a82fSViacheslav Ovsiienko /* 110553e5a82fSViacheslav Ovsiienko * Ensure there is no async event handler installed. 110653e5a82fSViacheslav Ovsiienko * Only primary process handles async device events. 110753e5a82fSViacheslav Ovsiienko **/ 11085382d28cSMatan Azrad mlx5_flow_counters_mng_close(sh); 1109f935ed4bSDekel Peled if (sh->aso_age_mng) { 1110f935ed4bSDekel Peled mlx5_flow_aso_age_mng_close(sh); 1111f935ed4bSDekel Peled sh->aso_age_mng = NULL; 1112f935ed4bSDekel Peled } 1113014d1cbeSSuanming Mou mlx5_flow_ipool_destroy(sh); 11142eb4d010SOphir Munk mlx5_os_dev_shared_handler_uninstall(sh); 1115632f0f19SSuanming Mou if (sh->cnt_id_tbl) { 1116632f0f19SSuanming Mou mlx5_l3t_destroy(sh->cnt_id_tbl); 1117632f0f19SSuanming Mou sh->cnt_id_tbl = NULL; 1118632f0f19SSuanming Mou } 1119fc4d4f73SViacheslav Ovsiienko if (sh->tx_uar) { 1120fc4d4f73SViacheslav Ovsiienko mlx5_glue->devx_free_uar(sh->tx_uar); 1121fc4d4f73SViacheslav Ovsiienko sh->tx_uar = NULL; 1122fc4d4f73SViacheslav Ovsiienko } 112317e19bc4SViacheslav Ovsiienko if (sh->pd) 11241cb210abSOphir Munk claim_zero(mlx5_os_dealloc_pd(sh->pd)); 1125ae18a1aeSOri Kam if (sh->tis) 1126ae18a1aeSOri Kam claim_zero(mlx5_devx_cmd_destroy(sh->tis)); 1127ae18a1aeSOri Kam if (sh->td) 1128ae18a1aeSOri Kam claim_zero(mlx5_devx_cmd_destroy(sh->td)); 112908d1838fSDekel Peled if (sh->devx_rx_uar) 113008d1838fSDekel Peled mlx5_glue->devx_free_uar(sh->devx_rx_uar); 113117e19bc4SViacheslav Ovsiienko if (sh->ctx) 113217e19bc4SViacheslav Ovsiienko claim_zero(mlx5_glue->close_device(sh->ctx)); 1133f15f0c38SShiri Kuzin MLX5_ASSERT(sh->geneve_tlv_option_resource == NULL); 1134d133f4cdSViacheslav Ovsiienko pthread_mutex_destroy(&sh->txpp.mutex); 11352175c4dcSSuanming Mou mlx5_free(sh); 1136f4a08731SMichael Baum return; 113717e19bc4SViacheslav Ovsiienko exit: 113891389890SOphir Munk pthread_mutex_unlock(&mlx5_dev_ctx_list_mutex); 113917e19bc4SViacheslav Ovsiienko } 114017e19bc4SViacheslav Ovsiienko 1141771fa900SAdrien Mazarguil /** 1142afd7a625SXueming Li * Destroy table hash list. 114354534725SMatan Azrad * 114454534725SMatan Azrad * @param[in] priv 114554534725SMatan Azrad * Pointer to the private device data structure. 114654534725SMatan Azrad */ 11472eb4d010SOphir Munk void 114854534725SMatan Azrad mlx5_free_table_hash_list(struct mlx5_priv *priv) 114954534725SMatan Azrad { 11506e88bc42SOphir Munk struct mlx5_dev_ctx_shared *sh = priv->sh; 115154534725SMatan Azrad 115254534725SMatan Azrad if (!sh->flow_tbls) 115354534725SMatan Azrad return; 1154e69a5922SXueming Li mlx5_hlist_destroy(sh->flow_tbls); 115554534725SMatan Azrad } 115654534725SMatan Azrad 115754534725SMatan Azrad /** 115854534725SMatan Azrad * Initialize flow table hash list and create the root tables entry 115954534725SMatan Azrad * for each domain. 116054534725SMatan Azrad * 116154534725SMatan Azrad * @param[in] priv 116254534725SMatan Azrad * Pointer to the private device data structure. 116354534725SMatan Azrad * 116454534725SMatan Azrad * @return 116554534725SMatan Azrad * Zero on success, positive error code otherwise. 116654534725SMatan Azrad */ 11672eb4d010SOphir Munk int 1168afd7a625SXueming Li mlx5_alloc_table_hash_list(struct mlx5_priv *priv __rte_unused) 116954534725SMatan Azrad { 1170afd7a625SXueming Li int err = 0; 1171afd7a625SXueming Li /* Tables are only used in DV and DR modes. */ 1172f1ae0b35SOphir Munk #if defined(HAVE_IBV_FLOW_DV_SUPPORT) || !defined(HAVE_INFINIBAND_VERBS_H) 11736e88bc42SOphir Munk struct mlx5_dev_ctx_shared *sh = priv->sh; 117454534725SMatan Azrad char s[MLX5_HLIST_NAMESIZE]; 117554534725SMatan Azrad 11768e46d4e1SAlexander Kozyrev MLX5_ASSERT(sh); 117754534725SMatan Azrad snprintf(s, sizeof(s), "%s_flow_table", priv->sh->ibdev_name); 1178e69a5922SXueming Li sh->flow_tbls = mlx5_hlist_create(s, MLX5_FLOW_TABLE_HLIST_ARRAY_SIZE, 1179f5b0aed2SSuanming Mou 0, 0, flow_dv_tbl_create_cb, 1180f5b0aed2SSuanming Mou flow_dv_tbl_match_cb, 1181afd7a625SXueming Li flow_dv_tbl_remove_cb); 118254534725SMatan Azrad if (!sh->flow_tbls) { 118363783b01SDavid Marchand DRV_LOG(ERR, "flow tables with hash creation failed."); 118454534725SMatan Azrad err = ENOMEM; 118554534725SMatan Azrad return err; 118654534725SMatan Azrad } 1187afd7a625SXueming Li sh->flow_tbls->ctx = sh; 118854534725SMatan Azrad #ifndef HAVE_MLX5DV_DR 1189afd7a625SXueming Li struct rte_flow_error error; 1190afd7a625SXueming Li struct rte_eth_dev *dev = &rte_eth_devices[priv->dev_data->port_id]; 1191afd7a625SXueming Li 119254534725SMatan Azrad /* 119354534725SMatan Azrad * In case we have not DR support, the zero tables should be created 119454534725SMatan Azrad * because DV expect to see them even if they cannot be created by 119554534725SMatan Azrad * RDMA-CORE. 119654534725SMatan Azrad */ 1197afd7a625SXueming Li if (!flow_dv_tbl_resource_get(dev, 0, 0, 0, 0, NULL, 0, 1, &error) || 1198afd7a625SXueming Li !flow_dv_tbl_resource_get(dev, 0, 1, 0, 0, NULL, 0, 1, &error) || 1199afd7a625SXueming Li !flow_dv_tbl_resource_get(dev, 0, 0, 1, 0, NULL, 0, 1, &error)) { 120054534725SMatan Azrad err = ENOMEM; 120154534725SMatan Azrad goto error; 120254534725SMatan Azrad } 120354534725SMatan Azrad return err; 120454534725SMatan Azrad error: 120554534725SMatan Azrad mlx5_free_table_hash_list(priv); 120654534725SMatan Azrad #endif /* HAVE_MLX5DV_DR */ 1207afd7a625SXueming Li #endif 120854534725SMatan Azrad return err; 120954534725SMatan Azrad } 121054534725SMatan Azrad 121154534725SMatan Azrad /** 12124d803a72SOlga Shern * Retrieve integer value from environment variable. 12134d803a72SOlga Shern * 12144d803a72SOlga Shern * @param[in] name 12154d803a72SOlga Shern * Environment variable name. 12164d803a72SOlga Shern * 12174d803a72SOlga Shern * @return 12184d803a72SOlga Shern * Integer value, 0 if the variable is not set. 12194d803a72SOlga Shern */ 12204d803a72SOlga Shern int 12214d803a72SOlga Shern mlx5_getenv_int(const char *name) 12224d803a72SOlga Shern { 12234d803a72SOlga Shern const char *val = getenv(name); 12244d803a72SOlga Shern 12254d803a72SOlga Shern if (val == NULL) 12264d803a72SOlga Shern return 0; 12274d803a72SOlga Shern return atoi(val); 12284d803a72SOlga Shern } 12294d803a72SOlga Shern 12304d803a72SOlga Shern /** 1231c9ba7523SRaslan Darawsheh * DPDK callback to add udp tunnel port 1232c9ba7523SRaslan Darawsheh * 1233c9ba7523SRaslan Darawsheh * @param[in] dev 1234c9ba7523SRaslan Darawsheh * A pointer to eth_dev 1235c9ba7523SRaslan Darawsheh * @param[in] udp_tunnel 1236c9ba7523SRaslan Darawsheh * A pointer to udp tunnel 1237c9ba7523SRaslan Darawsheh * 1238c9ba7523SRaslan Darawsheh * @return 1239c9ba7523SRaslan Darawsheh * 0 on valid udp ports and tunnels, -ENOTSUP otherwise. 1240c9ba7523SRaslan Darawsheh */ 1241c9ba7523SRaslan Darawsheh int 1242c9ba7523SRaslan Darawsheh mlx5_udp_tunnel_port_add(struct rte_eth_dev *dev __rte_unused, 1243c9ba7523SRaslan Darawsheh struct rte_eth_udp_tunnel *udp_tunnel) 1244c9ba7523SRaslan Darawsheh { 12458e46d4e1SAlexander Kozyrev MLX5_ASSERT(udp_tunnel != NULL); 1246c9ba7523SRaslan Darawsheh if (udp_tunnel->prot_type == RTE_TUNNEL_TYPE_VXLAN && 1247c9ba7523SRaslan Darawsheh udp_tunnel->udp_port == 4789) 1248c9ba7523SRaslan Darawsheh return 0; 1249c9ba7523SRaslan Darawsheh if (udp_tunnel->prot_type == RTE_TUNNEL_TYPE_VXLAN_GPE && 1250c9ba7523SRaslan Darawsheh udp_tunnel->udp_port == 4790) 1251c9ba7523SRaslan Darawsheh return 0; 1252c9ba7523SRaslan Darawsheh return -ENOTSUP; 1253c9ba7523SRaslan Darawsheh } 1254c9ba7523SRaslan Darawsheh 1255c9ba7523SRaslan Darawsheh /** 1256120dc4a7SYongseok Koh * Initialize process private data structure. 1257120dc4a7SYongseok Koh * 1258120dc4a7SYongseok Koh * @param dev 1259120dc4a7SYongseok Koh * Pointer to Ethernet device structure. 1260120dc4a7SYongseok Koh * 1261120dc4a7SYongseok Koh * @return 1262120dc4a7SYongseok Koh * 0 on success, a negative errno value otherwise and rte_errno is set. 1263120dc4a7SYongseok Koh */ 1264120dc4a7SYongseok Koh int 1265120dc4a7SYongseok Koh mlx5_proc_priv_init(struct rte_eth_dev *dev) 1266120dc4a7SYongseok Koh { 1267120dc4a7SYongseok Koh struct mlx5_priv *priv = dev->data->dev_private; 1268120dc4a7SYongseok Koh struct mlx5_proc_priv *ppriv; 1269120dc4a7SYongseok Koh size_t ppriv_size; 1270120dc4a7SYongseok Koh 1271120dc4a7SYongseok Koh /* 1272120dc4a7SYongseok Koh * UAR register table follows the process private structure. BlueFlame 1273120dc4a7SYongseok Koh * registers for Tx queues are stored in the table. 1274120dc4a7SYongseok Koh */ 1275120dc4a7SYongseok Koh ppriv_size = 1276120dc4a7SYongseok Koh sizeof(struct mlx5_proc_priv) + priv->txqs_n * sizeof(void *); 127784a22cbcSSuanming Mou ppriv = mlx5_malloc(MLX5_MEM_RTE | MLX5_MEM_ZERO, ppriv_size, 127884a22cbcSSuanming Mou RTE_CACHE_LINE_SIZE, dev->device->numa_node); 1279120dc4a7SYongseok Koh if (!ppriv) { 1280120dc4a7SYongseok Koh rte_errno = ENOMEM; 1281120dc4a7SYongseok Koh return -rte_errno; 1282120dc4a7SYongseok Koh } 128384a22cbcSSuanming Mou ppriv->uar_table_sz = priv->txqs_n; 1284120dc4a7SYongseok Koh dev->process_private = ppriv; 1285120dc4a7SYongseok Koh return 0; 1286120dc4a7SYongseok Koh } 1287120dc4a7SYongseok Koh 1288120dc4a7SYongseok Koh /** 1289120dc4a7SYongseok Koh * Un-initialize process private data structure. 1290120dc4a7SYongseok Koh * 1291120dc4a7SYongseok Koh * @param dev 1292120dc4a7SYongseok Koh * Pointer to Ethernet device structure. 1293120dc4a7SYongseok Koh */ 12942b36c30bSSuanming Mou void 1295120dc4a7SYongseok Koh mlx5_proc_priv_uninit(struct rte_eth_dev *dev) 1296120dc4a7SYongseok Koh { 1297120dc4a7SYongseok Koh if (!dev->process_private) 1298120dc4a7SYongseok Koh return; 12992175c4dcSSuanming Mou mlx5_free(dev->process_private); 1300120dc4a7SYongseok Koh dev->process_private = NULL; 1301120dc4a7SYongseok Koh } 1302120dc4a7SYongseok Koh 1303120dc4a7SYongseok Koh /** 1304771fa900SAdrien Mazarguil * DPDK callback to close the device. 1305771fa900SAdrien Mazarguil * 1306771fa900SAdrien Mazarguil * Destroy all queues and objects, free memory. 1307771fa900SAdrien Mazarguil * 1308771fa900SAdrien Mazarguil * @param dev 1309771fa900SAdrien Mazarguil * Pointer to Ethernet device structure. 1310771fa900SAdrien Mazarguil */ 1311b142387bSThomas Monjalon int 1312771fa900SAdrien Mazarguil mlx5_dev_close(struct rte_eth_dev *dev) 1313771fa900SAdrien Mazarguil { 1314dbeba4cfSThomas Monjalon struct mlx5_priv *priv = dev->data->dev_private; 13152e22920bSAdrien Mazarguil unsigned int i; 13166af6b973SNélio Laranjeiro int ret; 1317771fa900SAdrien Mazarguil 13182786b7bfSSuanming Mou if (rte_eal_process_type() == RTE_PROC_SECONDARY) { 13192786b7bfSSuanming Mou /* Check if process_private released. */ 13202786b7bfSSuanming Mou if (!dev->process_private) 1321b142387bSThomas Monjalon return 0; 13222786b7bfSSuanming Mou mlx5_tx_uar_uninit_secondary(dev); 13232786b7bfSSuanming Mou mlx5_proc_priv_uninit(dev); 13242786b7bfSSuanming Mou rte_eth_dev_release_port(dev); 1325b142387bSThomas Monjalon return 0; 13262786b7bfSSuanming Mou } 13272786b7bfSSuanming Mou if (!priv->sh) 1328b142387bSThomas Monjalon return 0; 1329a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %u closing device \"%s\"", 13300f99970bSNélio Laranjeiro dev->data->port_id, 1331f44b09f9SOphir Munk ((priv->sh->ctx != NULL) ? 1332f44b09f9SOphir Munk mlx5_os_get_ctx_device_name(priv->sh->ctx) : "")); 13338db7e3b6SBing Zhao /* 13348db7e3b6SBing Zhao * If default mreg copy action is removed at the stop stage, 13358db7e3b6SBing Zhao * the search will return none and nothing will be done anymore. 13368db7e3b6SBing Zhao */ 13378db7e3b6SBing Zhao mlx5_flow_stop_default(dev); 1338af4f09f2SNélio Laranjeiro mlx5_traffic_disable(dev); 13398db7e3b6SBing Zhao /* 13408db7e3b6SBing Zhao * If all the flows are already flushed in the device stop stage, 13418db7e3b6SBing Zhao * then this will return directly without any action. 13428db7e3b6SBing Zhao */ 13438db7e3b6SBing Zhao mlx5_flow_list_flush(dev, &priv->flows, true); 1344*4b61b877SBing Zhao mlx5_action_handle_flush(dev); 134502e76468SSuanming Mou mlx5_flow_meter_flush(dev, NULL); 13462e22920bSAdrien Mazarguil /* Prevent crashes when queues are still in use. */ 13472e22920bSAdrien Mazarguil dev->rx_pkt_burst = removed_rx_burst; 13482e22920bSAdrien Mazarguil dev->tx_pkt_burst = removed_tx_burst; 13492aac5b5dSYongseok Koh rte_wmb(); 13502aac5b5dSYongseok Koh /* Disable datapath on secondary process. */ 13512e86c4e5SOphir Munk mlx5_mp_os_req_stop_rxtx(dev); 13521c506404SBing Zhao /* Free the eCPRI flex parser resource. */ 13531c506404SBing Zhao mlx5_flex_parser_ecpri_release(dev); 13542e22920bSAdrien Mazarguil if (priv->rxqs != NULL) { 13552e22920bSAdrien Mazarguil /* XXX race condition if mlx5_rx_burst() is still running. */ 135620698c9fSOphir Munk rte_delay_us_sleep(1000); 1357a1366b1aSNélio Laranjeiro for (i = 0; (i != priv->rxqs_n); ++i) 1358af4f09f2SNélio Laranjeiro mlx5_rxq_release(dev, i); 13592e22920bSAdrien Mazarguil priv->rxqs_n = 0; 13602e22920bSAdrien Mazarguil priv->rxqs = NULL; 13612e22920bSAdrien Mazarguil } 13622e22920bSAdrien Mazarguil if (priv->txqs != NULL) { 13632e22920bSAdrien Mazarguil /* XXX race condition if mlx5_tx_burst() is still running. */ 136420698c9fSOphir Munk rte_delay_us_sleep(1000); 13656e78005aSNélio Laranjeiro for (i = 0; (i != priv->txqs_n); ++i) 1366af4f09f2SNélio Laranjeiro mlx5_txq_release(dev, i); 13672e22920bSAdrien Mazarguil priv->txqs_n = 0; 13682e22920bSAdrien Mazarguil priv->txqs = NULL; 13692e22920bSAdrien Mazarguil } 1370120dc4a7SYongseok Koh mlx5_proc_priv_uninit(dev); 1371e6988afdSMatan Azrad if (priv->q_counters) { 1372e6988afdSMatan Azrad mlx5_devx_cmd_destroy(priv->q_counters); 1373e6988afdSMatan Azrad priv->q_counters = NULL; 1374e6988afdSMatan Azrad } 137565b3cd0dSSuanming Mou if (priv->drop_queue.hrxq) 137665b3cd0dSSuanming Mou mlx5_drop_action_destroy(dev); 1377dd3c774fSViacheslav Ovsiienko if (priv->mreg_cp_tbl) 1378e69a5922SXueming Li mlx5_hlist_destroy(priv->mreg_cp_tbl); 13797d6bf6b8SYongseok Koh mlx5_mprq_free_mp(dev); 13802eb4d010SOphir Munk mlx5_os_free_shared_dr(priv); 138129c1d8bbSNélio Laranjeiro if (priv->rss_conf.rss_key != NULL) 138283c2047cSSuanming Mou mlx5_free(priv->rss_conf.rss_key); 1383634efbc2SNelio Laranjeiro if (priv->reta_idx != NULL) 138483c2047cSSuanming Mou mlx5_free(priv->reta_idx); 1385ccdcba53SNélio Laranjeiro if (priv->config.vf) 1386f00f6562SOphir Munk mlx5_os_mac_addr_flush(dev); 138726c08b97SAdrien Mazarguil if (priv->nl_socket_route >= 0) 138826c08b97SAdrien Mazarguil close(priv->nl_socket_route); 138926c08b97SAdrien Mazarguil if (priv->nl_socket_rdma >= 0) 139026c08b97SAdrien Mazarguil close(priv->nl_socket_rdma); 1391dfedf3e3SViacheslav Ovsiienko if (priv->vmwa_context) 1392dfedf3e3SViacheslav Ovsiienko mlx5_vlan_vmwa_exit(priv->vmwa_context); 139323820a79SDekel Peled ret = mlx5_hrxq_verify(dev); 1394f5479b68SNélio Laranjeiro if (ret) 1395a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some hash Rx queue still remain", 13960f99970bSNélio Laranjeiro dev->data->port_id); 139715c80a12SDekel Peled ret = mlx5_ind_table_obj_verify(dev); 13984c7a0f5fSNélio Laranjeiro if (ret) 1399a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some indirection table still remain", 14000f99970bSNélio Laranjeiro dev->data->port_id); 140193403560SDekel Peled ret = mlx5_rxq_obj_verify(dev); 140209cb5b58SNélio Laranjeiro if (ret) 140393403560SDekel Peled DRV_LOG(WARNING, "port %u some Rx queue objects still remain", 14040f99970bSNélio Laranjeiro dev->data->port_id); 1405af4f09f2SNélio Laranjeiro ret = mlx5_rxq_verify(dev); 1406a1366b1aSNélio Laranjeiro if (ret) 1407a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some Rx queues still remain", 14080f99970bSNélio Laranjeiro dev->data->port_id); 1409894c4a8eSOri Kam ret = mlx5_txq_obj_verify(dev); 1410faf2667fSNélio Laranjeiro if (ret) 1411a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some Verbs Tx queue still remain", 14120f99970bSNélio Laranjeiro dev->data->port_id); 1413af4f09f2SNélio Laranjeiro ret = mlx5_txq_verify(dev); 14146e78005aSNélio Laranjeiro if (ret) 1415a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some Tx queues still remain", 14160f99970bSNélio Laranjeiro dev->data->port_id); 1417af4f09f2SNélio Laranjeiro ret = mlx5_flow_verify(dev); 14186af6b973SNélio Laranjeiro if (ret) 1419a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some flows still remain", 1420a170a30dSNélio Laranjeiro dev->data->port_id); 1421e1592b6cSSuanming Mou mlx5_cache_list_destroy(&priv->hrxqs); 1422772dc0ebSSuanming Mou /* 1423772dc0ebSSuanming Mou * Free the shared context in last turn, because the cleanup 1424772dc0ebSSuanming Mou * routines above may use some shared fields, like 1425f00f6562SOphir Munk * mlx5_os_mac_addr_flush() uses ibdev_path for retrieveing 1426772dc0ebSSuanming Mou * ifindex if Netlink fails. 1427772dc0ebSSuanming Mou */ 142891389890SOphir Munk mlx5_free_shared_dev_ctx(priv->sh); 14292b730263SAdrien Mazarguil if (priv->domain_id != RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID) { 14302b730263SAdrien Mazarguil unsigned int c = 0; 1431d874a4eeSThomas Monjalon uint16_t port_id; 14322b730263SAdrien Mazarguil 1433fbc83412SViacheslav Ovsiienko MLX5_ETH_FOREACH_DEV(port_id, priv->pci_dev) { 1434dbeba4cfSThomas Monjalon struct mlx5_priv *opriv = 1435d874a4eeSThomas Monjalon rte_eth_devices[port_id].data->dev_private; 14362b730263SAdrien Mazarguil 14372b730263SAdrien Mazarguil if (!opriv || 14382b730263SAdrien Mazarguil opriv->domain_id != priv->domain_id || 1439d874a4eeSThomas Monjalon &rte_eth_devices[port_id] == dev) 14402b730263SAdrien Mazarguil continue; 14412b730263SAdrien Mazarguil ++c; 1442f7e95215SViacheslav Ovsiienko break; 14432b730263SAdrien Mazarguil } 14442b730263SAdrien Mazarguil if (!c) 14452b730263SAdrien Mazarguil claim_zero(rte_eth_switch_domain_free(priv->domain_id)); 14462b730263SAdrien Mazarguil } 1447771fa900SAdrien Mazarguil memset(priv, 0, sizeof(*priv)); 14482b730263SAdrien Mazarguil priv->domain_id = RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID; 144942603bbdSOphir Munk /* 145042603bbdSOphir Munk * Reset mac_addrs to NULL such that it is not freed as part of 145142603bbdSOphir Munk * rte_eth_dev_release_port(). mac_addrs is part of dev_private so 145242603bbdSOphir Munk * it is freed when dev_private is freed. 145342603bbdSOphir Munk */ 145442603bbdSOphir Munk dev->data->mac_addrs = NULL; 1455b142387bSThomas Monjalon return 0; 1456771fa900SAdrien Mazarguil } 1457771fa900SAdrien Mazarguil 1458b012b4ceSOphir Munk const struct eth_dev_ops mlx5_dev_ops = { 1459b012b4ceSOphir Munk .dev_configure = mlx5_dev_configure, 1460b012b4ceSOphir Munk .dev_start = mlx5_dev_start, 1461b012b4ceSOphir Munk .dev_stop = mlx5_dev_stop, 1462b012b4ceSOphir Munk .dev_set_link_down = mlx5_set_link_down, 1463b012b4ceSOphir Munk .dev_set_link_up = mlx5_set_link_up, 1464b012b4ceSOphir Munk .dev_close = mlx5_dev_close, 1465b012b4ceSOphir Munk .promiscuous_enable = mlx5_promiscuous_enable, 1466b012b4ceSOphir Munk .promiscuous_disable = mlx5_promiscuous_disable, 1467b012b4ceSOphir Munk .allmulticast_enable = mlx5_allmulticast_enable, 1468b012b4ceSOphir Munk .allmulticast_disable = mlx5_allmulticast_disable, 1469b012b4ceSOphir Munk .link_update = mlx5_link_update, 1470b012b4ceSOphir Munk .stats_get = mlx5_stats_get, 1471b012b4ceSOphir Munk .stats_reset = mlx5_stats_reset, 1472b012b4ceSOphir Munk .xstats_get = mlx5_xstats_get, 1473b012b4ceSOphir Munk .xstats_reset = mlx5_xstats_reset, 1474b012b4ceSOphir Munk .xstats_get_names = mlx5_xstats_get_names, 1475b012b4ceSOphir Munk .fw_version_get = mlx5_fw_version_get, 1476b012b4ceSOphir Munk .dev_infos_get = mlx5_dev_infos_get, 1477cb95feefSXueming Li .representor_info_get = mlx5_representor_info_get, 1478b012b4ceSOphir Munk .read_clock = mlx5_txpp_read_clock, 1479b012b4ceSOphir Munk .dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get, 1480b012b4ceSOphir Munk .vlan_filter_set = mlx5_vlan_filter_set, 1481b012b4ceSOphir Munk .rx_queue_setup = mlx5_rx_queue_setup, 1482b012b4ceSOphir Munk .rx_hairpin_queue_setup = mlx5_rx_hairpin_queue_setup, 1483b012b4ceSOphir Munk .tx_queue_setup = mlx5_tx_queue_setup, 1484b012b4ceSOphir Munk .tx_hairpin_queue_setup = mlx5_tx_hairpin_queue_setup, 1485b012b4ceSOphir Munk .rx_queue_release = mlx5_rx_queue_release, 1486b012b4ceSOphir Munk .tx_queue_release = mlx5_tx_queue_release, 1487b012b4ceSOphir Munk .rx_queue_start = mlx5_rx_queue_start, 1488b012b4ceSOphir Munk .rx_queue_stop = mlx5_rx_queue_stop, 1489b012b4ceSOphir Munk .tx_queue_start = mlx5_tx_queue_start, 1490b012b4ceSOphir Munk .tx_queue_stop = mlx5_tx_queue_stop, 1491b012b4ceSOphir Munk .flow_ctrl_get = mlx5_dev_get_flow_ctrl, 1492b012b4ceSOphir Munk .flow_ctrl_set = mlx5_dev_set_flow_ctrl, 1493b012b4ceSOphir Munk .mac_addr_remove = mlx5_mac_addr_remove, 1494b012b4ceSOphir Munk .mac_addr_add = mlx5_mac_addr_add, 1495b012b4ceSOphir Munk .mac_addr_set = mlx5_mac_addr_set, 1496b012b4ceSOphir Munk .set_mc_addr_list = mlx5_set_mc_addr_list, 1497b012b4ceSOphir Munk .mtu_set = mlx5_dev_set_mtu, 1498b012b4ceSOphir Munk .vlan_strip_queue_set = mlx5_vlan_strip_queue_set, 1499b012b4ceSOphir Munk .vlan_offload_set = mlx5_vlan_offload_set, 1500b012b4ceSOphir Munk .reta_update = mlx5_dev_rss_reta_update, 1501b012b4ceSOphir Munk .reta_query = mlx5_dev_rss_reta_query, 1502b012b4ceSOphir Munk .rss_hash_update = mlx5_rss_hash_update, 1503b012b4ceSOphir Munk .rss_hash_conf_get = mlx5_rss_hash_conf_get, 1504fb7ad441SThomas Monjalon .flow_ops_get = mlx5_flow_ops_get, 1505b012b4ceSOphir Munk .rxq_info_get = mlx5_rxq_info_get, 1506b012b4ceSOphir Munk .txq_info_get = mlx5_txq_info_get, 1507b012b4ceSOphir Munk .rx_burst_mode_get = mlx5_rx_burst_mode_get, 1508b012b4ceSOphir Munk .tx_burst_mode_get = mlx5_tx_burst_mode_get, 1509b012b4ceSOphir Munk .rx_queue_intr_enable = mlx5_rx_intr_enable, 1510b012b4ceSOphir Munk .rx_queue_intr_disable = mlx5_rx_intr_disable, 1511b012b4ceSOphir Munk .is_removed = mlx5_is_removed, 1512b012b4ceSOphir Munk .udp_tunnel_port_add = mlx5_udp_tunnel_port_add, 1513b012b4ceSOphir Munk .get_module_info = mlx5_get_module_info, 1514b012b4ceSOphir Munk .get_module_eeprom = mlx5_get_module_eeprom, 1515b012b4ceSOphir Munk .hairpin_cap_get = mlx5_hairpin_cap_get, 1516b012b4ceSOphir Munk .mtr_ops_get = mlx5_flow_meter_ops_get, 1517b012b4ceSOphir Munk .hairpin_bind = mlx5_hairpin_bind, 1518b012b4ceSOphir Munk .hairpin_unbind = mlx5_hairpin_unbind, 1519b012b4ceSOphir Munk .hairpin_get_peer_ports = mlx5_hairpin_get_peer_ports, 1520b012b4ceSOphir Munk .hairpin_queue_peer_update = mlx5_hairpin_queue_peer_update, 1521b012b4ceSOphir Munk .hairpin_queue_peer_bind = mlx5_hairpin_queue_peer_bind, 1522b012b4ceSOphir Munk .hairpin_queue_peer_unbind = mlx5_hairpin_queue_peer_unbind, 1523b012b4ceSOphir Munk }; 1524b012b4ceSOphir Munk 1525b012b4ceSOphir Munk /* Available operations from secondary process. */ 1526b012b4ceSOphir Munk const struct eth_dev_ops mlx5_dev_sec_ops = { 1527b012b4ceSOphir Munk .stats_get = mlx5_stats_get, 1528b012b4ceSOphir Munk .stats_reset = mlx5_stats_reset, 1529b012b4ceSOphir Munk .xstats_get = mlx5_xstats_get, 1530b012b4ceSOphir Munk .xstats_reset = mlx5_xstats_reset, 1531b012b4ceSOphir Munk .xstats_get_names = mlx5_xstats_get_names, 1532b012b4ceSOphir Munk .fw_version_get = mlx5_fw_version_get, 1533b012b4ceSOphir Munk .dev_infos_get = mlx5_dev_infos_get, 1534b012b4ceSOphir Munk .read_clock = mlx5_txpp_read_clock, 1535b012b4ceSOphir Munk .rx_queue_start = mlx5_rx_queue_start, 1536b012b4ceSOphir Munk .rx_queue_stop = mlx5_rx_queue_stop, 1537b012b4ceSOphir Munk .tx_queue_start = mlx5_tx_queue_start, 1538b012b4ceSOphir Munk .tx_queue_stop = mlx5_tx_queue_stop, 1539b012b4ceSOphir Munk .rxq_info_get = mlx5_rxq_info_get, 1540b012b4ceSOphir Munk .txq_info_get = mlx5_txq_info_get, 1541b012b4ceSOphir Munk .rx_burst_mode_get = mlx5_rx_burst_mode_get, 1542b012b4ceSOphir Munk .tx_burst_mode_get = mlx5_tx_burst_mode_get, 1543b012b4ceSOphir Munk .get_module_info = mlx5_get_module_info, 1544b012b4ceSOphir Munk .get_module_eeprom = mlx5_get_module_eeprom, 1545b012b4ceSOphir Munk }; 1546b012b4ceSOphir Munk 1547b012b4ceSOphir Munk /* Available operations in flow isolated mode. */ 1548b012b4ceSOphir Munk const struct eth_dev_ops mlx5_dev_ops_isolate = { 1549b012b4ceSOphir Munk .dev_configure = mlx5_dev_configure, 1550b012b4ceSOphir Munk .dev_start = mlx5_dev_start, 1551b012b4ceSOphir Munk .dev_stop = mlx5_dev_stop, 1552b012b4ceSOphir Munk .dev_set_link_down = mlx5_set_link_down, 1553b012b4ceSOphir Munk .dev_set_link_up = mlx5_set_link_up, 1554b012b4ceSOphir Munk .dev_close = mlx5_dev_close, 1555b012b4ceSOphir Munk .promiscuous_enable = mlx5_promiscuous_enable, 1556b012b4ceSOphir Munk .promiscuous_disable = mlx5_promiscuous_disable, 1557b012b4ceSOphir Munk .allmulticast_enable = mlx5_allmulticast_enable, 1558b012b4ceSOphir Munk .allmulticast_disable = mlx5_allmulticast_disable, 1559b012b4ceSOphir Munk .link_update = mlx5_link_update, 1560b012b4ceSOphir Munk .stats_get = mlx5_stats_get, 1561b012b4ceSOphir Munk .stats_reset = mlx5_stats_reset, 1562b012b4ceSOphir Munk .xstats_get = mlx5_xstats_get, 1563b012b4ceSOphir Munk .xstats_reset = mlx5_xstats_reset, 1564b012b4ceSOphir Munk .xstats_get_names = mlx5_xstats_get_names, 1565b012b4ceSOphir Munk .fw_version_get = mlx5_fw_version_get, 1566b012b4ceSOphir Munk .dev_infos_get = mlx5_dev_infos_get, 1567b012b4ceSOphir Munk .read_clock = mlx5_txpp_read_clock, 1568b012b4ceSOphir Munk .dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get, 1569b012b4ceSOphir Munk .vlan_filter_set = mlx5_vlan_filter_set, 1570b012b4ceSOphir Munk .rx_queue_setup = mlx5_rx_queue_setup, 1571b012b4ceSOphir Munk .rx_hairpin_queue_setup = mlx5_rx_hairpin_queue_setup, 1572b012b4ceSOphir Munk .tx_queue_setup = mlx5_tx_queue_setup, 1573b012b4ceSOphir Munk .tx_hairpin_queue_setup = mlx5_tx_hairpin_queue_setup, 1574b012b4ceSOphir Munk .rx_queue_release = mlx5_rx_queue_release, 1575b012b4ceSOphir Munk .tx_queue_release = mlx5_tx_queue_release, 1576b012b4ceSOphir Munk .rx_queue_start = mlx5_rx_queue_start, 1577b012b4ceSOphir Munk .rx_queue_stop = mlx5_rx_queue_stop, 1578b012b4ceSOphir Munk .tx_queue_start = mlx5_tx_queue_start, 1579b012b4ceSOphir Munk .tx_queue_stop = mlx5_tx_queue_stop, 1580b012b4ceSOphir Munk .flow_ctrl_get = mlx5_dev_get_flow_ctrl, 1581b012b4ceSOphir Munk .flow_ctrl_set = mlx5_dev_set_flow_ctrl, 1582b012b4ceSOphir Munk .mac_addr_remove = mlx5_mac_addr_remove, 1583b012b4ceSOphir Munk .mac_addr_add = mlx5_mac_addr_add, 1584b012b4ceSOphir Munk .mac_addr_set = mlx5_mac_addr_set, 1585b012b4ceSOphir Munk .set_mc_addr_list = mlx5_set_mc_addr_list, 1586b012b4ceSOphir Munk .mtu_set = mlx5_dev_set_mtu, 1587b012b4ceSOphir Munk .vlan_strip_queue_set = mlx5_vlan_strip_queue_set, 1588b012b4ceSOphir Munk .vlan_offload_set = mlx5_vlan_offload_set, 1589fb7ad441SThomas Monjalon .flow_ops_get = mlx5_flow_ops_get, 1590b012b4ceSOphir Munk .rxq_info_get = mlx5_rxq_info_get, 1591b012b4ceSOphir Munk .txq_info_get = mlx5_txq_info_get, 1592b012b4ceSOphir Munk .rx_burst_mode_get = mlx5_rx_burst_mode_get, 1593b012b4ceSOphir Munk .tx_burst_mode_get = mlx5_tx_burst_mode_get, 1594b012b4ceSOphir Munk .rx_queue_intr_enable = mlx5_rx_intr_enable, 1595b012b4ceSOphir Munk .rx_queue_intr_disable = mlx5_rx_intr_disable, 1596b012b4ceSOphir Munk .is_removed = mlx5_is_removed, 1597b012b4ceSOphir Munk .get_module_info = mlx5_get_module_info, 1598b012b4ceSOphir Munk .get_module_eeprom = mlx5_get_module_eeprom, 1599b012b4ceSOphir Munk .hairpin_cap_get = mlx5_hairpin_cap_get, 1600b012b4ceSOphir Munk .mtr_ops_get = mlx5_flow_meter_ops_get, 1601b012b4ceSOphir Munk .hairpin_bind = mlx5_hairpin_bind, 1602b012b4ceSOphir Munk .hairpin_unbind = mlx5_hairpin_unbind, 1603b012b4ceSOphir Munk .hairpin_get_peer_ports = mlx5_hairpin_get_peer_ports, 1604b012b4ceSOphir Munk .hairpin_queue_peer_update = mlx5_hairpin_queue_peer_update, 1605b012b4ceSOphir Munk .hairpin_queue_peer_bind = mlx5_hairpin_queue_peer_bind, 1606b012b4ceSOphir Munk .hairpin_queue_peer_unbind = mlx5_hairpin_queue_peer_unbind, 1607b012b4ceSOphir Munk }; 1608b012b4ceSOphir Munk 1609e72dd09bSNélio Laranjeiro /** 1610e72dd09bSNélio Laranjeiro * Verify and store value for device argument. 1611e72dd09bSNélio Laranjeiro * 1612e72dd09bSNélio Laranjeiro * @param[in] key 1613e72dd09bSNélio Laranjeiro * Key argument to verify. 1614e72dd09bSNélio Laranjeiro * @param[in] val 1615e72dd09bSNélio Laranjeiro * Value associated with key. 1616e72dd09bSNélio Laranjeiro * @param opaque 1617e72dd09bSNélio Laranjeiro * User data. 1618e72dd09bSNélio Laranjeiro * 1619e72dd09bSNélio Laranjeiro * @return 1620a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 1621e72dd09bSNélio Laranjeiro */ 1622e72dd09bSNélio Laranjeiro static int 1623e72dd09bSNélio Laranjeiro mlx5_args_check(const char *key, const char *val, void *opaque) 1624e72dd09bSNélio Laranjeiro { 16257fe24446SShahaf Shuler struct mlx5_dev_config *config = opaque; 16268f848f32SViacheslav Ovsiienko unsigned long mod; 16278f848f32SViacheslav Ovsiienko signed long tmp; 1628e72dd09bSNélio Laranjeiro 16296de569f5SAdrien Mazarguil /* No-op, port representors are processed in mlx5_dev_spawn(). */ 16306de569f5SAdrien Mazarguil if (!strcmp(MLX5_REPRESENTOR, key)) 16316de569f5SAdrien Mazarguil return 0; 163299c12dccSNélio Laranjeiro errno = 0; 16338f848f32SViacheslav Ovsiienko tmp = strtol(val, NULL, 0); 163499c12dccSNélio Laranjeiro if (errno) { 1635a6d83b6aSNélio Laranjeiro rte_errno = errno; 1636a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "%s: \"%s\" is not a valid integer", key, val); 1637a6d83b6aSNélio Laranjeiro return -rte_errno; 163899c12dccSNélio Laranjeiro } 16398f848f32SViacheslav Ovsiienko if (tmp < 0 && strcmp(MLX5_TX_PP, key) && strcmp(MLX5_TX_SKEW, key)) { 16408f848f32SViacheslav Ovsiienko /* Negative values are acceptable for some keys only. */ 16418f848f32SViacheslav Ovsiienko rte_errno = EINVAL; 16428f848f32SViacheslav Ovsiienko DRV_LOG(WARNING, "%s: invalid negative value \"%s\"", key, val); 16438f848f32SViacheslav Ovsiienko return -rte_errno; 16448f848f32SViacheslav Ovsiienko } 16458f848f32SViacheslav Ovsiienko mod = tmp >= 0 ? tmp : -tmp; 164699c12dccSNélio Laranjeiro if (strcmp(MLX5_RXQ_CQE_COMP_EN, key) == 0) { 164754c2d46bSAlexander Kozyrev if (tmp > MLX5_CQE_RESP_FORMAT_L34H_STRIDX) { 164854c2d46bSAlexander Kozyrev DRV_LOG(ERR, "invalid CQE compression " 164954c2d46bSAlexander Kozyrev "format parameter"); 165054c2d46bSAlexander Kozyrev rte_errno = EINVAL; 165154c2d46bSAlexander Kozyrev return -rte_errno; 165254c2d46bSAlexander Kozyrev } 16537fe24446SShahaf Shuler config->cqe_comp = !!tmp; 165454c2d46bSAlexander Kozyrev config->cqe_comp_fmt = tmp; 165578c7a16dSYongseok Koh } else if (strcmp(MLX5_RXQ_PKT_PAD_EN, key) == 0) { 165678c7a16dSYongseok Koh config->hw_padding = !!tmp; 16577d6bf6b8SYongseok Koh } else if (strcmp(MLX5_RX_MPRQ_EN, key) == 0) { 16587d6bf6b8SYongseok Koh config->mprq.enabled = !!tmp; 16597d6bf6b8SYongseok Koh } else if (strcmp(MLX5_RX_MPRQ_LOG_STRIDE_NUM, key) == 0) { 16607d6bf6b8SYongseok Koh config->mprq.stride_num_n = tmp; 1661ecb16045SAlexander Kozyrev } else if (strcmp(MLX5_RX_MPRQ_LOG_STRIDE_SIZE, key) == 0) { 1662ecb16045SAlexander Kozyrev config->mprq.stride_size_n = tmp; 16637d6bf6b8SYongseok Koh } else if (strcmp(MLX5_RX_MPRQ_MAX_MEMCPY_LEN, key) == 0) { 16647d6bf6b8SYongseok Koh config->mprq.max_memcpy_len = tmp; 16657d6bf6b8SYongseok Koh } else if (strcmp(MLX5_RXQS_MIN_MPRQ, key) == 0) { 16667d6bf6b8SYongseok Koh config->mprq.min_rxqs_num = tmp; 16672a66cf37SYaacov Hazan } else if (strcmp(MLX5_TXQ_INLINE, key) == 0) { 1668505f1fe4SViacheslav Ovsiienko DRV_LOG(WARNING, "%s: deprecated parameter," 1669505f1fe4SViacheslav Ovsiienko " converted to txq_inline_max", key); 1670505f1fe4SViacheslav Ovsiienko config->txq_inline_max = tmp; 1671505f1fe4SViacheslav Ovsiienko } else if (strcmp(MLX5_TXQ_INLINE_MAX, key) == 0) { 1672505f1fe4SViacheslav Ovsiienko config->txq_inline_max = tmp; 1673505f1fe4SViacheslav Ovsiienko } else if (strcmp(MLX5_TXQ_INLINE_MIN, key) == 0) { 1674505f1fe4SViacheslav Ovsiienko config->txq_inline_min = tmp; 1675505f1fe4SViacheslav Ovsiienko } else if (strcmp(MLX5_TXQ_INLINE_MPW, key) == 0) { 1676505f1fe4SViacheslav Ovsiienko config->txq_inline_mpw = tmp; 16772a66cf37SYaacov Hazan } else if (strcmp(MLX5_TXQS_MIN_INLINE, key) == 0) { 16787fe24446SShahaf Shuler config->txqs_inline = tmp; 167909d8b416SYongseok Koh } else if (strcmp(MLX5_TXQS_MAX_VEC, key) == 0) { 1680a6bd4911SViacheslav Ovsiienko DRV_LOG(WARNING, "%s: deprecated parameter, ignored", key); 1681230189d9SNélio Laranjeiro } else if (strcmp(MLX5_TXQ_MPW_EN, key) == 0) { 1682f9de8718SShahaf Shuler config->mps = !!tmp; 16838409a285SViacheslav Ovsiienko } else if (strcmp(MLX5_TX_DB_NC, key) == 0) { 1684f078ceb6SViacheslav Ovsiienko if (tmp != MLX5_TXDB_CACHED && 1685f078ceb6SViacheslav Ovsiienko tmp != MLX5_TXDB_NCACHED && 1686f078ceb6SViacheslav Ovsiienko tmp != MLX5_TXDB_HEURISTIC) { 1687f078ceb6SViacheslav Ovsiienko DRV_LOG(ERR, "invalid Tx doorbell " 1688f078ceb6SViacheslav Ovsiienko "mapping parameter"); 1689f078ceb6SViacheslav Ovsiienko rte_errno = EINVAL; 1690f078ceb6SViacheslav Ovsiienko return -rte_errno; 1691f078ceb6SViacheslav Ovsiienko } 1692f078ceb6SViacheslav Ovsiienko config->dbnc = tmp; 16936ce84bd8SYongseok Koh } else if (strcmp(MLX5_TXQ_MPW_HDR_DSEG_EN, key) == 0) { 1694a6bd4911SViacheslav Ovsiienko DRV_LOG(WARNING, "%s: deprecated parameter, ignored", key); 16956ce84bd8SYongseok Koh } else if (strcmp(MLX5_TXQ_MAX_INLINE_LEN, key) == 0) { 1696505f1fe4SViacheslav Ovsiienko DRV_LOG(WARNING, "%s: deprecated parameter," 1697505f1fe4SViacheslav Ovsiienko " converted to txq_inline_mpw", key); 1698505f1fe4SViacheslav Ovsiienko config->txq_inline_mpw = tmp; 16995644d5b9SNelio Laranjeiro } else if (strcmp(MLX5_TX_VEC_EN, key) == 0) { 1700a6bd4911SViacheslav Ovsiienko DRV_LOG(WARNING, "%s: deprecated parameter, ignored", key); 17018f848f32SViacheslav Ovsiienko } else if (strcmp(MLX5_TX_PP, key) == 0) { 17028f848f32SViacheslav Ovsiienko if (!mod) { 17038f848f32SViacheslav Ovsiienko DRV_LOG(ERR, "Zero Tx packet pacing parameter"); 17048f848f32SViacheslav Ovsiienko rte_errno = EINVAL; 17058f848f32SViacheslav Ovsiienko return -rte_errno; 17068f848f32SViacheslav Ovsiienko } 17078f848f32SViacheslav Ovsiienko config->tx_pp = tmp; 17088f848f32SViacheslav Ovsiienko } else if (strcmp(MLX5_TX_SKEW, key) == 0) { 17098f848f32SViacheslav Ovsiienko config->tx_skew = tmp; 17105644d5b9SNelio Laranjeiro } else if (strcmp(MLX5_RX_VEC_EN, key) == 0) { 17117fe24446SShahaf Shuler config->rx_vec_en = !!tmp; 171278a54648SXueming Li } else if (strcmp(MLX5_L3_VXLAN_EN, key) == 0) { 171378a54648SXueming Li config->l3_vxlan_en = !!tmp; 1714db209cc3SNélio Laranjeiro } else if (strcmp(MLX5_VF_NL_EN, key) == 0) { 1715db209cc3SNélio Laranjeiro config->vf_nl_en = !!tmp; 1716e2b4925eSOri Kam } else if (strcmp(MLX5_DV_ESW_EN, key) == 0) { 1717e2b4925eSOri Kam config->dv_esw_en = !!tmp; 171851e72d38SOri Kam } else if (strcmp(MLX5_DV_FLOW_EN, key) == 0) { 171951e72d38SOri Kam config->dv_flow_en = !!tmp; 17202d241515SViacheslav Ovsiienko } else if (strcmp(MLX5_DV_XMETA_EN, key) == 0) { 17212d241515SViacheslav Ovsiienko if (tmp != MLX5_XMETA_MODE_LEGACY && 17222d241515SViacheslav Ovsiienko tmp != MLX5_XMETA_MODE_META16 && 17234ec6360dSGregory Etelson tmp != MLX5_XMETA_MODE_META32 && 17244ec6360dSGregory Etelson tmp != MLX5_XMETA_MODE_MISS_INFO) { 1725f078ceb6SViacheslav Ovsiienko DRV_LOG(ERR, "invalid extensive " 17262d241515SViacheslav Ovsiienko "metadata parameter"); 17272d241515SViacheslav Ovsiienko rte_errno = EINVAL; 17282d241515SViacheslav Ovsiienko return -rte_errno; 17292d241515SViacheslav Ovsiienko } 17304ec6360dSGregory Etelson if (tmp != MLX5_XMETA_MODE_MISS_INFO) 17312d241515SViacheslav Ovsiienko config->dv_xmeta_en = tmp; 17324ec6360dSGregory Etelson else 17334ec6360dSGregory Etelson config->dv_miss_info = 1; 17340f0ae73aSShiri Kuzin } else if (strcmp(MLX5_LACP_BY_USER, key) == 0) { 17350f0ae73aSShiri Kuzin config->lacp_by_user = !!tmp; 1736dceb5029SYongseok Koh } else if (strcmp(MLX5_MR_EXT_MEMSEG_EN, key) == 0) { 1737dceb5029SYongseok Koh config->mr_ext_memseg_en = !!tmp; 1738066cfecdSMatan Azrad } else if (strcmp(MLX5_MAX_DUMP_FILES_NUM, key) == 0) { 1739066cfecdSMatan Azrad config->max_dump_files_num = tmp; 174021bb6c7eSDekel Peled } else if (strcmp(MLX5_LRO_TIMEOUT_USEC, key) == 0) { 174121bb6c7eSDekel Peled config->lro.timeout = tmp; 1742d768f324SMatan Azrad } else if (strcmp(MLX5_CLASS_ARG_NAME, key) == 0) { 1743d768f324SMatan Azrad DRV_LOG(DEBUG, "class argument is %s.", val); 17441ad9a3d0SBing Zhao } else if (strcmp(MLX5_HP_BUF_SIZE, key) == 0) { 17451ad9a3d0SBing Zhao config->log_hp_size = tmp; 1746a1da6f62SSuanming Mou } else if (strcmp(MLX5_RECLAIM_MEM, key) == 0) { 1747a1da6f62SSuanming Mou if (tmp != MLX5_RCM_NONE && 1748a1da6f62SSuanming Mou tmp != MLX5_RCM_LIGHT && 1749a1da6f62SSuanming Mou tmp != MLX5_RCM_AGGR) { 1750a1da6f62SSuanming Mou DRV_LOG(ERR, "Unrecognize %s: \"%s\"", key, val); 1751a1da6f62SSuanming Mou rte_errno = EINVAL; 1752a1da6f62SSuanming Mou return -rte_errno; 1753a1da6f62SSuanming Mou } 1754a1da6f62SSuanming Mou config->reclaim_mode = tmp; 17555522da6bSSuanming Mou } else if (strcmp(MLX5_SYS_MEM_EN, key) == 0) { 17565522da6bSSuanming Mou config->sys_mem_en = !!tmp; 175750f95b23SSuanming Mou } else if (strcmp(MLX5_DECAP_EN, key) == 0) { 175850f95b23SSuanming Mou config->decap_en = !!tmp; 175999c12dccSNélio Laranjeiro } else { 1760a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "%s: unknown parameter", key); 1761a6d83b6aSNélio Laranjeiro rte_errno = EINVAL; 1762a6d83b6aSNélio Laranjeiro return -rte_errno; 1763e72dd09bSNélio Laranjeiro } 176499c12dccSNélio Laranjeiro return 0; 176599c12dccSNélio Laranjeiro } 1766e72dd09bSNélio Laranjeiro 1767e72dd09bSNélio Laranjeiro /** 1768e72dd09bSNélio Laranjeiro * Parse device parameters. 1769e72dd09bSNélio Laranjeiro * 17707fe24446SShahaf Shuler * @param config 17717fe24446SShahaf Shuler * Pointer to device configuration structure. 1772e72dd09bSNélio Laranjeiro * @param devargs 1773e72dd09bSNélio Laranjeiro * Device arguments structure. 1774e72dd09bSNélio Laranjeiro * 1775e72dd09bSNélio Laranjeiro * @return 1776a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 1777e72dd09bSNélio Laranjeiro */ 17782eb4d010SOphir Munk int 17797fe24446SShahaf Shuler mlx5_args(struct mlx5_dev_config *config, struct rte_devargs *devargs) 1780e72dd09bSNélio Laranjeiro { 1781e72dd09bSNélio Laranjeiro const char **params = (const char *[]){ 178299c12dccSNélio Laranjeiro MLX5_RXQ_CQE_COMP_EN, 178378c7a16dSYongseok Koh MLX5_RXQ_PKT_PAD_EN, 17847d6bf6b8SYongseok Koh MLX5_RX_MPRQ_EN, 17857d6bf6b8SYongseok Koh MLX5_RX_MPRQ_LOG_STRIDE_NUM, 1786ecb16045SAlexander Kozyrev MLX5_RX_MPRQ_LOG_STRIDE_SIZE, 17877d6bf6b8SYongseok Koh MLX5_RX_MPRQ_MAX_MEMCPY_LEN, 17887d6bf6b8SYongseok Koh MLX5_RXQS_MIN_MPRQ, 17892a66cf37SYaacov Hazan MLX5_TXQ_INLINE, 1790505f1fe4SViacheslav Ovsiienko MLX5_TXQ_INLINE_MIN, 1791505f1fe4SViacheslav Ovsiienko MLX5_TXQ_INLINE_MAX, 1792505f1fe4SViacheslav Ovsiienko MLX5_TXQ_INLINE_MPW, 17932a66cf37SYaacov Hazan MLX5_TXQS_MIN_INLINE, 179409d8b416SYongseok Koh MLX5_TXQS_MAX_VEC, 1795230189d9SNélio Laranjeiro MLX5_TXQ_MPW_EN, 17966ce84bd8SYongseok Koh MLX5_TXQ_MPW_HDR_DSEG_EN, 17976ce84bd8SYongseok Koh MLX5_TXQ_MAX_INLINE_LEN, 17988409a285SViacheslav Ovsiienko MLX5_TX_DB_NC, 17998f848f32SViacheslav Ovsiienko MLX5_TX_PP, 18008f848f32SViacheslav Ovsiienko MLX5_TX_SKEW, 18015644d5b9SNelio Laranjeiro MLX5_TX_VEC_EN, 18025644d5b9SNelio Laranjeiro MLX5_RX_VEC_EN, 180378a54648SXueming Li MLX5_L3_VXLAN_EN, 1804db209cc3SNélio Laranjeiro MLX5_VF_NL_EN, 1805e2b4925eSOri Kam MLX5_DV_ESW_EN, 180651e72d38SOri Kam MLX5_DV_FLOW_EN, 18072d241515SViacheslav Ovsiienko MLX5_DV_XMETA_EN, 18080f0ae73aSShiri Kuzin MLX5_LACP_BY_USER, 1809dceb5029SYongseok Koh MLX5_MR_EXT_MEMSEG_EN, 18106de569f5SAdrien Mazarguil MLX5_REPRESENTOR, 1811066cfecdSMatan Azrad MLX5_MAX_DUMP_FILES_NUM, 181221bb6c7eSDekel Peled MLX5_LRO_TIMEOUT_USEC, 1813d768f324SMatan Azrad MLX5_CLASS_ARG_NAME, 18141ad9a3d0SBing Zhao MLX5_HP_BUF_SIZE, 1815a1da6f62SSuanming Mou MLX5_RECLAIM_MEM, 18165522da6bSSuanming Mou MLX5_SYS_MEM_EN, 181750f95b23SSuanming Mou MLX5_DECAP_EN, 1818e72dd09bSNélio Laranjeiro NULL, 1819e72dd09bSNélio Laranjeiro }; 1820e72dd09bSNélio Laranjeiro struct rte_kvargs *kvlist; 1821e72dd09bSNélio Laranjeiro int ret = 0; 1822e72dd09bSNélio Laranjeiro int i; 1823e72dd09bSNélio Laranjeiro 1824e72dd09bSNélio Laranjeiro if (devargs == NULL) 1825e72dd09bSNélio Laranjeiro return 0; 1826e72dd09bSNélio Laranjeiro /* Following UGLY cast is done to pass checkpatch. */ 1827e72dd09bSNélio Laranjeiro kvlist = rte_kvargs_parse(devargs->args, params); 182815b0ea00SMatan Azrad if (kvlist == NULL) { 182915b0ea00SMatan Azrad rte_errno = EINVAL; 183015b0ea00SMatan Azrad return -rte_errno; 183115b0ea00SMatan Azrad } 1832e72dd09bSNélio Laranjeiro /* Process parameters. */ 1833e72dd09bSNélio Laranjeiro for (i = 0; (params[i] != NULL); ++i) { 1834e72dd09bSNélio Laranjeiro if (rte_kvargs_count(kvlist, params[i])) { 1835e72dd09bSNélio Laranjeiro ret = rte_kvargs_process(kvlist, params[i], 18367fe24446SShahaf Shuler mlx5_args_check, config); 1837a6d83b6aSNélio Laranjeiro if (ret) { 1838a6d83b6aSNélio Laranjeiro rte_errno = EINVAL; 1839a67323e4SShahaf Shuler rte_kvargs_free(kvlist); 1840a6d83b6aSNélio Laranjeiro return -rte_errno; 1841e72dd09bSNélio Laranjeiro } 1842e72dd09bSNélio Laranjeiro } 1843a67323e4SShahaf Shuler } 1844e72dd09bSNélio Laranjeiro rte_kvargs_free(kvlist); 1845e72dd09bSNélio Laranjeiro return 0; 1846e72dd09bSNélio Laranjeiro } 1847e72dd09bSNélio Laranjeiro 18487be600c8SYongseok Koh /** 184938b4b397SViacheslav Ovsiienko * Configures the minimal amount of data to inline into WQE 185038b4b397SViacheslav Ovsiienko * while sending packets. 185138b4b397SViacheslav Ovsiienko * 185238b4b397SViacheslav Ovsiienko * - the txq_inline_min has the maximal priority, if this 185338b4b397SViacheslav Ovsiienko * key is specified in devargs 185438b4b397SViacheslav Ovsiienko * - if DevX is enabled the inline mode is queried from the 185538b4b397SViacheslav Ovsiienko * device (HCA attributes and NIC vport context if needed). 1856ee76bddcSThomas Monjalon * - otherwise L2 mode (18 bytes) is assumed for ConnectX-4/4 Lx 185738b4b397SViacheslav Ovsiienko * and none (0 bytes) for other NICs 185838b4b397SViacheslav Ovsiienko * 185938b4b397SViacheslav Ovsiienko * @param spawn 186038b4b397SViacheslav Ovsiienko * Verbs device parameters (name, port, switch_info) to spawn. 186138b4b397SViacheslav Ovsiienko * @param config 186238b4b397SViacheslav Ovsiienko * Device configuration parameters. 186338b4b397SViacheslav Ovsiienko */ 18642eb4d010SOphir Munk void 186538b4b397SViacheslav Ovsiienko mlx5_set_min_inline(struct mlx5_dev_spawn_data *spawn, 186638b4b397SViacheslav Ovsiienko struct mlx5_dev_config *config) 186738b4b397SViacheslav Ovsiienko { 186838b4b397SViacheslav Ovsiienko if (config->txq_inline_min != MLX5_ARG_UNSET) { 186938b4b397SViacheslav Ovsiienko /* Application defines size of inlined data explicitly. */ 187038b4b397SViacheslav Ovsiienko switch (spawn->pci_dev->id.device_id) { 187138b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX4: 187238b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX4VF: 187338b4b397SViacheslav Ovsiienko if (config->txq_inline_min < 187438b4b397SViacheslav Ovsiienko (int)MLX5_INLINE_HSIZE_L2) { 187538b4b397SViacheslav Ovsiienko DRV_LOG(DEBUG, 187638b4b397SViacheslav Ovsiienko "txq_inline_mix aligned to minimal" 187738b4b397SViacheslav Ovsiienko " ConnectX-4 required value %d", 187838b4b397SViacheslav Ovsiienko (int)MLX5_INLINE_HSIZE_L2); 187938b4b397SViacheslav Ovsiienko config->txq_inline_min = MLX5_INLINE_HSIZE_L2; 188038b4b397SViacheslav Ovsiienko } 188138b4b397SViacheslav Ovsiienko break; 188238b4b397SViacheslav Ovsiienko } 188338b4b397SViacheslav Ovsiienko goto exit; 188438b4b397SViacheslav Ovsiienko } 188538b4b397SViacheslav Ovsiienko if (config->hca_attr.eth_net_offloads) { 188638b4b397SViacheslav Ovsiienko /* We have DevX enabled, inline mode queried successfully. */ 188738b4b397SViacheslav Ovsiienko switch (config->hca_attr.wqe_inline_mode) { 188838b4b397SViacheslav Ovsiienko case MLX5_CAP_INLINE_MODE_L2: 188938b4b397SViacheslav Ovsiienko /* outer L2 header must be inlined. */ 189038b4b397SViacheslav Ovsiienko config->txq_inline_min = MLX5_INLINE_HSIZE_L2; 189138b4b397SViacheslav Ovsiienko goto exit; 189238b4b397SViacheslav Ovsiienko case MLX5_CAP_INLINE_MODE_NOT_REQUIRED: 189338b4b397SViacheslav Ovsiienko /* No inline data are required by NIC. */ 189438b4b397SViacheslav Ovsiienko config->txq_inline_min = MLX5_INLINE_HSIZE_NONE; 189538b4b397SViacheslav Ovsiienko config->hw_vlan_insert = 189638b4b397SViacheslav Ovsiienko config->hca_attr.wqe_vlan_insert; 189738b4b397SViacheslav Ovsiienko DRV_LOG(DEBUG, "Tx VLAN insertion is supported"); 189838b4b397SViacheslav Ovsiienko goto exit; 189938b4b397SViacheslav Ovsiienko case MLX5_CAP_INLINE_MODE_VPORT_CONTEXT: 190038b4b397SViacheslav Ovsiienko /* inline mode is defined by NIC vport context. */ 190138b4b397SViacheslav Ovsiienko if (!config->hca_attr.eth_virt) 190238b4b397SViacheslav Ovsiienko break; 190338b4b397SViacheslav Ovsiienko switch (config->hca_attr.vport_inline_mode) { 190438b4b397SViacheslav Ovsiienko case MLX5_INLINE_MODE_NONE: 190538b4b397SViacheslav Ovsiienko config->txq_inline_min = 190638b4b397SViacheslav Ovsiienko MLX5_INLINE_HSIZE_NONE; 190738b4b397SViacheslav Ovsiienko goto exit; 190838b4b397SViacheslav Ovsiienko case MLX5_INLINE_MODE_L2: 190938b4b397SViacheslav Ovsiienko config->txq_inline_min = 191038b4b397SViacheslav Ovsiienko MLX5_INLINE_HSIZE_L2; 191138b4b397SViacheslav Ovsiienko goto exit; 191238b4b397SViacheslav Ovsiienko case MLX5_INLINE_MODE_IP: 191338b4b397SViacheslav Ovsiienko config->txq_inline_min = 191438b4b397SViacheslav Ovsiienko MLX5_INLINE_HSIZE_L3; 191538b4b397SViacheslav Ovsiienko goto exit; 191638b4b397SViacheslav Ovsiienko case MLX5_INLINE_MODE_TCP_UDP: 191738b4b397SViacheslav Ovsiienko config->txq_inline_min = 191838b4b397SViacheslav Ovsiienko MLX5_INLINE_HSIZE_L4; 191938b4b397SViacheslav Ovsiienko goto exit; 192038b4b397SViacheslav Ovsiienko case MLX5_INLINE_MODE_INNER_L2: 192138b4b397SViacheslav Ovsiienko config->txq_inline_min = 192238b4b397SViacheslav Ovsiienko MLX5_INLINE_HSIZE_INNER_L2; 192338b4b397SViacheslav Ovsiienko goto exit; 192438b4b397SViacheslav Ovsiienko case MLX5_INLINE_MODE_INNER_IP: 192538b4b397SViacheslav Ovsiienko config->txq_inline_min = 192638b4b397SViacheslav Ovsiienko MLX5_INLINE_HSIZE_INNER_L3; 192738b4b397SViacheslav Ovsiienko goto exit; 192838b4b397SViacheslav Ovsiienko case MLX5_INLINE_MODE_INNER_TCP_UDP: 192938b4b397SViacheslav Ovsiienko config->txq_inline_min = 193038b4b397SViacheslav Ovsiienko MLX5_INLINE_HSIZE_INNER_L4; 193138b4b397SViacheslav Ovsiienko goto exit; 193238b4b397SViacheslav Ovsiienko } 193338b4b397SViacheslav Ovsiienko } 193438b4b397SViacheslav Ovsiienko } 193538b4b397SViacheslav Ovsiienko /* 193638b4b397SViacheslav Ovsiienko * We get here if we are unable to deduce 193738b4b397SViacheslav Ovsiienko * inline data size with DevX. Try PCI ID 193838b4b397SViacheslav Ovsiienko * to determine old NICs. 193938b4b397SViacheslav Ovsiienko */ 194038b4b397SViacheslav Ovsiienko switch (spawn->pci_dev->id.device_id) { 194138b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX4: 194238b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX4VF: 194338b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX4LX: 194438b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF: 1945614de6c8SViacheslav Ovsiienko config->txq_inline_min = MLX5_INLINE_HSIZE_L2; 194638b4b397SViacheslav Ovsiienko config->hw_vlan_insert = 0; 194738b4b397SViacheslav Ovsiienko break; 194838b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX5: 194938b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX5VF: 195038b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX5EX: 195138b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF: 195238b4b397SViacheslav Ovsiienko /* 195338b4b397SViacheslav Ovsiienko * These NICs support VLAN insertion from WQE and 195438b4b397SViacheslav Ovsiienko * report the wqe_vlan_insert flag. But there is the bug 195538b4b397SViacheslav Ovsiienko * and PFC control may be broken, so disable feature. 195638b4b397SViacheslav Ovsiienko */ 195738b4b397SViacheslav Ovsiienko config->hw_vlan_insert = 0; 195820215627SDavid Christensen config->txq_inline_min = MLX5_INLINE_HSIZE_NONE; 195938b4b397SViacheslav Ovsiienko break; 196038b4b397SViacheslav Ovsiienko default: 196138b4b397SViacheslav Ovsiienko config->txq_inline_min = MLX5_INLINE_HSIZE_NONE; 196238b4b397SViacheslav Ovsiienko break; 196338b4b397SViacheslav Ovsiienko } 196438b4b397SViacheslav Ovsiienko exit: 196538b4b397SViacheslav Ovsiienko DRV_LOG(DEBUG, "min tx inline configured: %d", config->txq_inline_min); 196638b4b397SViacheslav Ovsiienko } 196738b4b397SViacheslav Ovsiienko 196838b4b397SViacheslav Ovsiienko /** 196939139371SViacheslav Ovsiienko * Configures the metadata mask fields in the shared context. 197039139371SViacheslav Ovsiienko * 197139139371SViacheslav Ovsiienko * @param [in] dev 197239139371SViacheslav Ovsiienko * Pointer to Ethernet device. 197339139371SViacheslav Ovsiienko */ 19742eb4d010SOphir Munk void 197539139371SViacheslav Ovsiienko mlx5_set_metadata_mask(struct rte_eth_dev *dev) 197639139371SViacheslav Ovsiienko { 197739139371SViacheslav Ovsiienko struct mlx5_priv *priv = dev->data->dev_private; 19786e88bc42SOphir Munk struct mlx5_dev_ctx_shared *sh = priv->sh; 197939139371SViacheslav Ovsiienko uint32_t meta, mark, reg_c0; 198039139371SViacheslav Ovsiienko 198139139371SViacheslav Ovsiienko reg_c0 = ~priv->vport_meta_mask; 198239139371SViacheslav Ovsiienko switch (priv->config.dv_xmeta_en) { 198339139371SViacheslav Ovsiienko case MLX5_XMETA_MODE_LEGACY: 198439139371SViacheslav Ovsiienko meta = UINT32_MAX; 198539139371SViacheslav Ovsiienko mark = MLX5_FLOW_MARK_MASK; 198639139371SViacheslav Ovsiienko break; 198739139371SViacheslav Ovsiienko case MLX5_XMETA_MODE_META16: 198839139371SViacheslav Ovsiienko meta = reg_c0 >> rte_bsf32(reg_c0); 198939139371SViacheslav Ovsiienko mark = MLX5_FLOW_MARK_MASK; 199039139371SViacheslav Ovsiienko break; 199139139371SViacheslav Ovsiienko case MLX5_XMETA_MODE_META32: 199239139371SViacheslav Ovsiienko meta = UINT32_MAX; 199339139371SViacheslav Ovsiienko mark = (reg_c0 >> rte_bsf32(reg_c0)) & MLX5_FLOW_MARK_MASK; 199439139371SViacheslav Ovsiienko break; 199539139371SViacheslav Ovsiienko default: 199639139371SViacheslav Ovsiienko meta = 0; 199739139371SViacheslav Ovsiienko mark = 0; 19988e46d4e1SAlexander Kozyrev MLX5_ASSERT(false); 199939139371SViacheslav Ovsiienko break; 200039139371SViacheslav Ovsiienko } 200139139371SViacheslav Ovsiienko if (sh->dv_mark_mask && sh->dv_mark_mask != mark) 200239139371SViacheslav Ovsiienko DRV_LOG(WARNING, "metadata MARK mask mismatche %08X:%08X", 200339139371SViacheslav Ovsiienko sh->dv_mark_mask, mark); 200439139371SViacheslav Ovsiienko else 200539139371SViacheslav Ovsiienko sh->dv_mark_mask = mark; 200639139371SViacheslav Ovsiienko if (sh->dv_meta_mask && sh->dv_meta_mask != meta) 200739139371SViacheslav Ovsiienko DRV_LOG(WARNING, "metadata META mask mismatche %08X:%08X", 200839139371SViacheslav Ovsiienko sh->dv_meta_mask, meta); 200939139371SViacheslav Ovsiienko else 201039139371SViacheslav Ovsiienko sh->dv_meta_mask = meta; 201139139371SViacheslav Ovsiienko if (sh->dv_regc0_mask && sh->dv_regc0_mask != reg_c0) 201239139371SViacheslav Ovsiienko DRV_LOG(WARNING, "metadata reg_c0 mask mismatche %08X:%08X", 201339139371SViacheslav Ovsiienko sh->dv_meta_mask, reg_c0); 201439139371SViacheslav Ovsiienko else 201539139371SViacheslav Ovsiienko sh->dv_regc0_mask = reg_c0; 201639139371SViacheslav Ovsiienko DRV_LOG(DEBUG, "metadata mode %u", priv->config.dv_xmeta_en); 201739139371SViacheslav Ovsiienko DRV_LOG(DEBUG, "metadata MARK mask %08X", sh->dv_mark_mask); 201839139371SViacheslav Ovsiienko DRV_LOG(DEBUG, "metadata META mask %08X", sh->dv_meta_mask); 201939139371SViacheslav Ovsiienko DRV_LOG(DEBUG, "metadata reg_c0 mask %08X", sh->dv_regc0_mask); 202039139371SViacheslav Ovsiienko } 202139139371SViacheslav Ovsiienko 2022efa79e68SOri Kam int 2023efa79e68SOri Kam rte_pmd_mlx5_get_dyn_flag_names(char *names[], unsigned int n) 2024efa79e68SOri Kam { 2025efa79e68SOri Kam static const char *const dynf_names[] = { 2026efa79e68SOri Kam RTE_PMD_MLX5_FINE_GRANULARITY_INLINE, 20278f848f32SViacheslav Ovsiienko RTE_MBUF_DYNFLAG_METADATA_NAME, 20288f848f32SViacheslav Ovsiienko RTE_MBUF_DYNFLAG_TX_TIMESTAMP_NAME 2029efa79e68SOri Kam }; 2030efa79e68SOri Kam unsigned int i; 2031efa79e68SOri Kam 2032efa79e68SOri Kam if (n < RTE_DIM(dynf_names)) 2033efa79e68SOri Kam return -ENOMEM; 2034efa79e68SOri Kam for (i = 0; i < RTE_DIM(dynf_names); i++) { 2035efa79e68SOri Kam if (names[i] == NULL) 2036efa79e68SOri Kam return -EINVAL; 2037efa79e68SOri Kam strcpy(names[i], dynf_names[i]); 2038efa79e68SOri Kam } 2039efa79e68SOri Kam return RTE_DIM(dynf_names); 2040efa79e68SOri Kam } 2041efa79e68SOri Kam 204221cae858SDekel Peled /** 20432eb4d010SOphir Munk * Comparison callback to sort device data. 204492d5dd48SViacheslav Ovsiienko * 20452eb4d010SOphir Munk * This is meant to be used with qsort(). 204692d5dd48SViacheslav Ovsiienko * 20472eb4d010SOphir Munk * @param a[in] 20482eb4d010SOphir Munk * Pointer to pointer to first data object. 20492eb4d010SOphir Munk * @param b[in] 20502eb4d010SOphir Munk * Pointer to pointer to second data object. 205192d5dd48SViacheslav Ovsiienko * 205292d5dd48SViacheslav Ovsiienko * @return 20532eb4d010SOphir Munk * 0 if both objects are equal, less than 0 if the first argument is less 20542eb4d010SOphir Munk * than the second, greater than 0 otherwise. 205592d5dd48SViacheslav Ovsiienko */ 20562eb4d010SOphir Munk int 205792d5dd48SViacheslav Ovsiienko mlx5_dev_check_sibling_config(struct mlx5_priv *priv, 205892d5dd48SViacheslav Ovsiienko struct mlx5_dev_config *config) 205992d5dd48SViacheslav Ovsiienko { 20606e88bc42SOphir Munk struct mlx5_dev_ctx_shared *sh = priv->sh; 206192d5dd48SViacheslav Ovsiienko struct mlx5_dev_config *sh_conf = NULL; 206292d5dd48SViacheslav Ovsiienko uint16_t port_id; 206392d5dd48SViacheslav Ovsiienko 20648e46d4e1SAlexander Kozyrev MLX5_ASSERT(sh); 206592d5dd48SViacheslav Ovsiienko /* Nothing to compare for the single/first device. */ 206692d5dd48SViacheslav Ovsiienko if (sh->refcnt == 1) 206792d5dd48SViacheslav Ovsiienko return 0; 206892d5dd48SViacheslav Ovsiienko /* Find the device with shared context. */ 2069fbc83412SViacheslav Ovsiienko MLX5_ETH_FOREACH_DEV(port_id, priv->pci_dev) { 207092d5dd48SViacheslav Ovsiienko struct mlx5_priv *opriv = 207192d5dd48SViacheslav Ovsiienko rte_eth_devices[port_id].data->dev_private; 207292d5dd48SViacheslav Ovsiienko 207392d5dd48SViacheslav Ovsiienko if (opriv && opriv != priv && opriv->sh == sh) { 207492d5dd48SViacheslav Ovsiienko sh_conf = &opriv->config; 207592d5dd48SViacheslav Ovsiienko break; 207692d5dd48SViacheslav Ovsiienko } 207792d5dd48SViacheslav Ovsiienko } 207892d5dd48SViacheslav Ovsiienko if (!sh_conf) 207992d5dd48SViacheslav Ovsiienko return 0; 208092d5dd48SViacheslav Ovsiienko if (sh_conf->dv_flow_en ^ config->dv_flow_en) { 208192d5dd48SViacheslav Ovsiienko DRV_LOG(ERR, "\"dv_flow_en\" configuration mismatch" 208292d5dd48SViacheslav Ovsiienko " for shared %s context", sh->ibdev_name); 208392d5dd48SViacheslav Ovsiienko rte_errno = EINVAL; 208492d5dd48SViacheslav Ovsiienko return rte_errno; 208592d5dd48SViacheslav Ovsiienko } 20862d241515SViacheslav Ovsiienko if (sh_conf->dv_xmeta_en ^ config->dv_xmeta_en) { 20872d241515SViacheslav Ovsiienko DRV_LOG(ERR, "\"dv_xmeta_en\" configuration mismatch" 20882d241515SViacheslav Ovsiienko " for shared %s context", sh->ibdev_name); 20892d241515SViacheslav Ovsiienko rte_errno = EINVAL; 20902d241515SViacheslav Ovsiienko return rte_errno; 20912d241515SViacheslav Ovsiienko } 209292d5dd48SViacheslav Ovsiienko return 0; 209392d5dd48SViacheslav Ovsiienko } 2094771fa900SAdrien Mazarguil 2095fbc83412SViacheslav Ovsiienko /** 2096fbc83412SViacheslav Ovsiienko * Look for the ethernet device belonging to mlx5 driver. 2097fbc83412SViacheslav Ovsiienko * 2098fbc83412SViacheslav Ovsiienko * @param[in] port_id 2099fbc83412SViacheslav Ovsiienko * port_id to start looking for device. 2100fbc83412SViacheslav Ovsiienko * @param[in] pci_dev 2101fbc83412SViacheslav Ovsiienko * Pointer to the hint PCI device. When device is being probed 2102fbc83412SViacheslav Ovsiienko * the its siblings (master and preceding representors might 21032eb4d010SOphir Munk * not have assigned driver yet (because the mlx5_os_pci_probe() 2104fbc83412SViacheslav Ovsiienko * is not completed yet, for this case match on hint PCI 2105fbc83412SViacheslav Ovsiienko * device may be used to detect sibling device. 2106fbc83412SViacheslav Ovsiienko * 2107fbc83412SViacheslav Ovsiienko * @return 2108fbc83412SViacheslav Ovsiienko * port_id of found device, RTE_MAX_ETHPORT if not found. 2109fbc83412SViacheslav Ovsiienko */ 2110f7e95215SViacheslav Ovsiienko uint16_t 2111fbc83412SViacheslav Ovsiienko mlx5_eth_find_next(uint16_t port_id, struct rte_pci_device *pci_dev) 2112f7e95215SViacheslav Ovsiienko { 2113f7e95215SViacheslav Ovsiienko while (port_id < RTE_MAX_ETHPORTS) { 2114f7e95215SViacheslav Ovsiienko struct rte_eth_dev *dev = &rte_eth_devices[port_id]; 2115f7e95215SViacheslav Ovsiienko 2116f7e95215SViacheslav Ovsiienko if (dev->state != RTE_ETH_DEV_UNUSED && 2117f7e95215SViacheslav Ovsiienko dev->device && 2118fbc83412SViacheslav Ovsiienko (dev->device == &pci_dev->device || 2119fbc83412SViacheslav Ovsiienko (dev->device->driver && 2120f7e95215SViacheslav Ovsiienko dev->device->driver->name && 2121188773a2SAsaf Penso !strcmp(dev->device->driver->name, MLX5_PCI_DRIVER_NAME)))) 2122f7e95215SViacheslav Ovsiienko break; 2123f7e95215SViacheslav Ovsiienko port_id++; 2124f7e95215SViacheslav Ovsiienko } 2125f7e95215SViacheslav Ovsiienko if (port_id >= RTE_MAX_ETHPORTS) 2126f7e95215SViacheslav Ovsiienko return RTE_MAX_ETHPORTS; 2127f7e95215SViacheslav Ovsiienko return port_id; 2128f7e95215SViacheslav Ovsiienko } 2129f7e95215SViacheslav Ovsiienko 21303a820742SOphir Munk /** 21313a820742SOphir Munk * DPDK callback to remove a PCI device. 21323a820742SOphir Munk * 21333a820742SOphir Munk * This function removes all Ethernet devices belong to a given PCI device. 21343a820742SOphir Munk * 21353a820742SOphir Munk * @param[in] pci_dev 21363a820742SOphir Munk * Pointer to the PCI device. 21373a820742SOphir Munk * 21383a820742SOphir Munk * @return 21393a820742SOphir Munk * 0 on success, the function cannot fail. 21403a820742SOphir Munk */ 21413a820742SOphir Munk static int 21423a820742SOphir Munk mlx5_pci_remove(struct rte_pci_device *pci_dev) 21433a820742SOphir Munk { 21443a820742SOphir Munk uint16_t port_id; 21458a5a0aadSThomas Monjalon int ret = 0; 21463a820742SOphir Munk 21472786b7bfSSuanming Mou RTE_ETH_FOREACH_DEV_OF(port_id, &pci_dev->device) { 21482786b7bfSSuanming Mou /* 21492786b7bfSSuanming Mou * mlx5_dev_close() is not registered to secondary process, 21502786b7bfSSuanming Mou * call the close function explicitly for secondary process. 21512786b7bfSSuanming Mou */ 21522786b7bfSSuanming Mou if (rte_eal_process_type() == RTE_PROC_SECONDARY) 21538a5a0aadSThomas Monjalon ret |= mlx5_dev_close(&rte_eth_devices[port_id]); 21542786b7bfSSuanming Mou else 21558a5a0aadSThomas Monjalon ret |= rte_eth_dev_close(port_id); 21562786b7bfSSuanming Mou } 21578a5a0aadSThomas Monjalon return ret == 0 ? 0 : -EIO; 21583a820742SOphir Munk } 21593a820742SOphir Munk 2160771fa900SAdrien Mazarguil static const struct rte_pci_id mlx5_pci_id_map[] = { 2161771fa900SAdrien Mazarguil { 21621d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 21631d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4) 2164771fa900SAdrien Mazarguil }, 2165771fa900SAdrien Mazarguil { 21661d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 21671d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4VF) 2168771fa900SAdrien Mazarguil }, 2169771fa900SAdrien Mazarguil { 21701d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 21711d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4LX) 2172771fa900SAdrien Mazarguil }, 2173771fa900SAdrien Mazarguil { 21741d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 21751d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF) 2176771fa900SAdrien Mazarguil }, 2177771fa900SAdrien Mazarguil { 2178528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 2179528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5) 2180528a9fbeSYongseok Koh }, 2181528a9fbeSYongseok Koh { 2182528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 2183528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5VF) 2184528a9fbeSYongseok Koh }, 2185528a9fbeSYongseok Koh { 2186528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 2187528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5EX) 2188528a9fbeSYongseok Koh }, 2189528a9fbeSYongseok Koh { 2190528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 2191528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF) 2192528a9fbeSYongseok Koh }, 2193528a9fbeSYongseok Koh { 2194dd3331c6SShahaf Shuler RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 2195dd3331c6SShahaf Shuler PCI_DEVICE_ID_MELLANOX_CONNECTX5BF) 2196dd3331c6SShahaf Shuler }, 2197dd3331c6SShahaf Shuler { 2198c322c0e5SOri Kam RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 2199c322c0e5SOri Kam PCI_DEVICE_ID_MELLANOX_CONNECTX5BFVF) 2200c322c0e5SOri Kam }, 2201c322c0e5SOri Kam { 2202f0354d84SWisam Jaddo RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 2203f0354d84SWisam Jaddo PCI_DEVICE_ID_MELLANOX_CONNECTX6) 2204f0354d84SWisam Jaddo }, 2205f0354d84SWisam Jaddo { 2206f0354d84SWisam Jaddo RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 2207f0354d84SWisam Jaddo PCI_DEVICE_ID_MELLANOX_CONNECTX6VF) 2208f0354d84SWisam Jaddo }, 2209f0354d84SWisam Jaddo { 22105fc66630SRaslan Darawsheh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 22115fc66630SRaslan Darawsheh PCI_DEVICE_ID_MELLANOX_CONNECTX6DX) 22125fc66630SRaslan Darawsheh }, 22135fc66630SRaslan Darawsheh { 22145fc66630SRaslan Darawsheh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 22153ea12cadSRaslan Darawsheh PCI_DEVICE_ID_MELLANOX_CONNECTXVF) 22165fc66630SRaslan Darawsheh }, 22175fc66630SRaslan Darawsheh { 221858b4a2b1SRaslan Darawsheh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 221958b4a2b1SRaslan Darawsheh PCI_DEVICE_ID_MELLANOX_CONNECTX6DXBF) 222058b4a2b1SRaslan Darawsheh }, 222158b4a2b1SRaslan Darawsheh { 222228c9a7d7SAli Alnubani RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 222328c9a7d7SAli Alnubani PCI_DEVICE_ID_MELLANOX_CONNECTX6LX) 222428c9a7d7SAli Alnubani }, 222528c9a7d7SAli Alnubani { 22266ca37b06SRaslan Darawsheh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 22276ca37b06SRaslan Darawsheh PCI_DEVICE_ID_MELLANOX_CONNECTX7) 22286ca37b06SRaslan Darawsheh }, 22296ca37b06SRaslan Darawsheh { 22306ca37b06SRaslan Darawsheh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 22316ca37b06SRaslan Darawsheh PCI_DEVICE_ID_MELLANOX_CONNECTX7BF) 22326ca37b06SRaslan Darawsheh }, 22336ca37b06SRaslan Darawsheh { 2234771fa900SAdrien Mazarguil .vendor_id = 0 2235771fa900SAdrien Mazarguil } 2236771fa900SAdrien Mazarguil }; 2237771fa900SAdrien Mazarguil 2238392bf908SParav Pandit static struct mlx5_pci_driver mlx5_driver = { 2239392bf908SParav Pandit .driver_class = MLX5_CLASS_NET, 2240392bf908SParav Pandit .pci_driver = { 22412f3193cfSJan Viktorin .driver = { 2242188773a2SAsaf Penso .name = MLX5_PCI_DRIVER_NAME, 22432f3193cfSJan Viktorin }, 2244771fa900SAdrien Mazarguil .id_table = mlx5_pci_id_map, 22452eb4d010SOphir Munk .probe = mlx5_os_pci_probe, 22463a820742SOphir Munk .remove = mlx5_pci_remove, 2247989e999dSShahaf Shuler .dma_map = mlx5_dma_map, 2248989e999dSShahaf Shuler .dma_unmap = mlx5_dma_unmap, 224910f3581dSOphir Munk .drv_flags = PCI_DRV_FLAGS, 2250392bf908SParav Pandit }, 2251771fa900SAdrien Mazarguil }; 2252771fa900SAdrien Mazarguil 22539c99878aSJerin Jacob /* Initialize driver log type. */ 22549c99878aSJerin Jacob RTE_LOG_REGISTER(mlx5_logtype, pmd.net.mlx5, NOTICE) 22559c99878aSJerin Jacob 2256771fa900SAdrien Mazarguil /** 2257771fa900SAdrien Mazarguil * Driver initialization routine. 2258771fa900SAdrien Mazarguil */ 2259f8e99896SThomas Monjalon RTE_INIT(rte_mlx5_pmd_init) 2260771fa900SAdrien Mazarguil { 2261ef65067cSTal Shnaiderman pthread_mutex_init(&mlx5_dev_ctx_list_mutex, NULL); 226282088001SParav Pandit mlx5_common_init(); 22635f8ba81cSXueming Li /* Build the static tables for Verbs conversion. */ 2264ea16068cSYongseok Koh mlx5_set_ptype_table(); 22655f8ba81cSXueming Li mlx5_set_cksum_table(); 22665f8ba81cSXueming Li mlx5_set_swp_types_table(); 22677b4f1e6bSMatan Azrad if (mlx5_glue) 2268392bf908SParav Pandit mlx5_pci_driver_register(&mlx5_driver); 2269771fa900SAdrien Mazarguil } 2270771fa900SAdrien Mazarguil 227101f19227SShreyansh Jain RTE_PMD_EXPORT_NAME(net_mlx5, __COUNTER__); 227201f19227SShreyansh Jain RTE_PMD_REGISTER_PCI_TABLE(net_mlx5, mlx5_pci_id_map); 22730880c401SOlivier Matz RTE_PMD_REGISTER_KMOD_DEP(net_mlx5, "* ib_uverbs & mlx5_core & mlx5_ib"); 2274