1771fa900SAdrien Mazarguil /*- 2771fa900SAdrien Mazarguil * BSD LICENSE 3771fa900SAdrien Mazarguil * 4771fa900SAdrien Mazarguil * Copyright 2015 6WIND S.A. 5771fa900SAdrien Mazarguil * Copyright 2015 Mellanox. 6771fa900SAdrien Mazarguil * 7771fa900SAdrien Mazarguil * Redistribution and use in source and binary forms, with or without 8771fa900SAdrien Mazarguil * modification, are permitted provided that the following conditions 9771fa900SAdrien Mazarguil * are met: 10771fa900SAdrien Mazarguil * 11771fa900SAdrien Mazarguil * * Redistributions of source code must retain the above copyright 12771fa900SAdrien Mazarguil * notice, this list of conditions and the following disclaimer. 13771fa900SAdrien Mazarguil * * Redistributions in binary form must reproduce the above copyright 14771fa900SAdrien Mazarguil * notice, this list of conditions and the following disclaimer in 15771fa900SAdrien Mazarguil * the documentation and/or other materials provided with the 16771fa900SAdrien Mazarguil * distribution. 17771fa900SAdrien Mazarguil * * Neither the name of 6WIND S.A. nor the names of its 18771fa900SAdrien Mazarguil * contributors may be used to endorse or promote products derived 19771fa900SAdrien Mazarguil * from this software without specific prior written permission. 20771fa900SAdrien Mazarguil * 21771fa900SAdrien Mazarguil * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 22771fa900SAdrien Mazarguil * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 23771fa900SAdrien Mazarguil * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 24771fa900SAdrien Mazarguil * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 25771fa900SAdrien Mazarguil * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 26771fa900SAdrien Mazarguil * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 27771fa900SAdrien Mazarguil * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 28771fa900SAdrien Mazarguil * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 29771fa900SAdrien Mazarguil * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 30771fa900SAdrien Mazarguil * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 31771fa900SAdrien Mazarguil * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 32771fa900SAdrien Mazarguil */ 33771fa900SAdrien Mazarguil 34771fa900SAdrien Mazarguil #include <stddef.h> 35771fa900SAdrien Mazarguil #include <unistd.h> 36771fa900SAdrien Mazarguil #include <string.h> 37771fa900SAdrien Mazarguil #include <assert.h> 38771fa900SAdrien Mazarguil #include <stdint.h> 39771fa900SAdrien Mazarguil #include <stdlib.h> 40e72dd09bSNélio Laranjeiro #include <errno.h> 41771fa900SAdrien Mazarguil #include <net/if.h> 42771fa900SAdrien Mazarguil 43771fa900SAdrien Mazarguil /* Verbs header. */ 44771fa900SAdrien Mazarguil /* ISO C doesn't support unnamed structs/unions, disabling -pedantic. */ 45771fa900SAdrien Mazarguil #ifdef PEDANTIC 46fc5b160fSBruce Richardson #pragma GCC diagnostic ignored "-Wpedantic" 47771fa900SAdrien Mazarguil #endif 48771fa900SAdrien Mazarguil #include <infiniband/verbs.h> 49771fa900SAdrien Mazarguil #ifdef PEDANTIC 50fc5b160fSBruce Richardson #pragma GCC diagnostic error "-Wpedantic" 51771fa900SAdrien Mazarguil #endif 52771fa900SAdrien Mazarguil 53771fa900SAdrien Mazarguil #include <rte_malloc.h> 54771fa900SAdrien Mazarguil #include <rte_ethdev.h> 55fdf91e0fSJan Blunck #include <rte_ethdev_pci.h> 56771fa900SAdrien Mazarguil #include <rte_pci.h> 57771fa900SAdrien Mazarguil #include <rte_common.h> 58e72dd09bSNélio Laranjeiro #include <rte_kvargs.h> 59771fa900SAdrien Mazarguil 60771fa900SAdrien Mazarguil #include "mlx5.h" 61771fa900SAdrien Mazarguil #include "mlx5_utils.h" 622e22920bSAdrien Mazarguil #include "mlx5_rxtx.h" 63771fa900SAdrien Mazarguil #include "mlx5_autoconf.h" 6413d57bd5SAdrien Mazarguil #include "mlx5_defs.h" 65771fa900SAdrien Mazarguil 6699c12dccSNélio Laranjeiro /* Device parameter to enable RX completion queue compression. */ 6799c12dccSNélio Laranjeiro #define MLX5_RXQ_CQE_COMP_EN "rxq_cqe_comp_en" 6899c12dccSNélio Laranjeiro 692a66cf37SYaacov Hazan /* Device parameter to configure inline send. */ 702a66cf37SYaacov Hazan #define MLX5_TXQ_INLINE "txq_inline" 712a66cf37SYaacov Hazan 722a66cf37SYaacov Hazan /* 732a66cf37SYaacov Hazan * Device parameter to configure the number of TX queues threshold for 742a66cf37SYaacov Hazan * enabling inline send. 752a66cf37SYaacov Hazan */ 762a66cf37SYaacov Hazan #define MLX5_TXQS_MIN_INLINE "txqs_min_inline" 772a66cf37SYaacov Hazan 78230189d9SNélio Laranjeiro /* Device parameter to enable multi-packet send WQEs. */ 79230189d9SNélio Laranjeiro #define MLX5_TXQ_MPW_EN "txq_mpw_en" 80230189d9SNélio Laranjeiro 816ce84bd8SYongseok Koh /* Device parameter to include 2 dsegs in the title WQEBB. */ 826ce84bd8SYongseok Koh #define MLX5_TXQ_MPW_HDR_DSEG_EN "txq_mpw_hdr_dseg_en" 836ce84bd8SYongseok Koh 846ce84bd8SYongseok Koh /* Device parameter to limit the size of inlining packet. */ 856ce84bd8SYongseok Koh #define MLX5_TXQ_MAX_INLINE_LEN "txq_max_inline_len" 866ce84bd8SYongseok Koh 873f13f8c2SShahaf Shuler /* Device parameter to enable hardware TSO offload. */ 883f13f8c2SShahaf Shuler #define MLX5_TSO "tso" 893f13f8c2SShahaf Shuler 905644d5b9SNelio Laranjeiro /* Device parameter to enable hardware Tx vector. */ 915644d5b9SNelio Laranjeiro #define MLX5_TX_VEC_EN "tx_vec_en" 925644d5b9SNelio Laranjeiro 935644d5b9SNelio Laranjeiro /* Device parameter to enable hardware Rx vector. */ 945644d5b9SNelio Laranjeiro #define MLX5_RX_VEC_EN "rx_vec_en" 955644d5b9SNelio Laranjeiro 9650b244a1SShahaf Shuler /* Default PMD specific parameter value. */ 9750b244a1SShahaf Shuler #define MLX5_ARG_UNSET (-1) 9850b244a1SShahaf Shuler 99*43e9d979SShachar Beiser #ifndef HAVE_IBV_MLX5_MOD_MPW 100*43e9d979SShachar Beiser #define MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED (1 << 2) 101*43e9d979SShachar Beiser #define MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW (1 << 3) 102*43e9d979SShachar Beiser #endif 103*43e9d979SShachar Beiser 10450b244a1SShahaf Shuler struct mlx5_args { 10550b244a1SShahaf Shuler int cqe_comp; 10650b244a1SShahaf Shuler int txq_inline; 10750b244a1SShahaf Shuler int txqs_inline; 10850b244a1SShahaf Shuler int mps; 10950b244a1SShahaf Shuler int mpw_hdr_dseg; 11050b244a1SShahaf Shuler int inline_max_packet_sz; 11150b244a1SShahaf Shuler int tso; 1125644d5b9SNelio Laranjeiro int tx_vec_en; 1135644d5b9SNelio Laranjeiro int rx_vec_en; 11450b244a1SShahaf Shuler }; 115771fa900SAdrien Mazarguil /** 1164d803a72SOlga Shern * Retrieve integer value from environment variable. 1174d803a72SOlga Shern * 1184d803a72SOlga Shern * @param[in] name 1194d803a72SOlga Shern * Environment variable name. 1204d803a72SOlga Shern * 1214d803a72SOlga Shern * @return 1224d803a72SOlga Shern * Integer value, 0 if the variable is not set. 1234d803a72SOlga Shern */ 1244d803a72SOlga Shern int 1254d803a72SOlga Shern mlx5_getenv_int(const char *name) 1264d803a72SOlga Shern { 1274d803a72SOlga Shern const char *val = getenv(name); 1284d803a72SOlga Shern 1294d803a72SOlga Shern if (val == NULL) 1304d803a72SOlga Shern return 0; 1314d803a72SOlga Shern return atoi(val); 1324d803a72SOlga Shern } 1334d803a72SOlga Shern 1344d803a72SOlga Shern /** 135771fa900SAdrien Mazarguil * DPDK callback to close the device. 136771fa900SAdrien Mazarguil * 137771fa900SAdrien Mazarguil * Destroy all queues and objects, free memory. 138771fa900SAdrien Mazarguil * 139771fa900SAdrien Mazarguil * @param dev 140771fa900SAdrien Mazarguil * Pointer to Ethernet device structure. 141771fa900SAdrien Mazarguil */ 142771fa900SAdrien Mazarguil static void 143771fa900SAdrien Mazarguil mlx5_dev_close(struct rte_eth_dev *dev) 144771fa900SAdrien Mazarguil { 145a48deadaSOr Ami struct priv *priv = mlx5_get_priv(dev); 1462e22920bSAdrien Mazarguil unsigned int i; 147771fa900SAdrien Mazarguil 148771fa900SAdrien Mazarguil priv_lock(priv); 149771fa900SAdrien Mazarguil DEBUG("%p: closing device \"%s\"", 150771fa900SAdrien Mazarguil (void *)dev, 151771fa900SAdrien Mazarguil ((priv->ctx != NULL) ? priv->ctx->device->name : "")); 152ecc1c29dSAdrien Mazarguil /* In case mlx5_dev_stop() has not been called. */ 153198a3c33SNelio Laranjeiro priv_dev_interrupt_handler_uninstall(priv, dev); 1540d218674SAdrien Mazarguil priv_special_flow_disable_all(priv); 155ecc1c29dSAdrien Mazarguil priv_mac_addrs_disable(priv); 156ecc1c29dSAdrien Mazarguil priv_destroy_hash_rxqs(priv); 15776f5c99eSYaacov Hazan 15876f5c99eSYaacov Hazan /* Remove flow director elements. */ 15976f5c99eSYaacov Hazan priv_fdir_disable(priv); 16076f5c99eSYaacov Hazan priv_fdir_delete_filters_list(priv); 16176f5c99eSYaacov Hazan 1622e22920bSAdrien Mazarguil /* Prevent crashes when queues are still in use. */ 1632e22920bSAdrien Mazarguil dev->rx_pkt_burst = removed_rx_burst; 1642e22920bSAdrien Mazarguil dev->tx_pkt_burst = removed_tx_burst; 1652e22920bSAdrien Mazarguil if (priv->rxqs != NULL) { 1662e22920bSAdrien Mazarguil /* XXX race condition if mlx5_rx_burst() is still running. */ 1672e22920bSAdrien Mazarguil usleep(1000); 1682e22920bSAdrien Mazarguil for (i = 0; (i != priv->rxqs_n); ++i) { 16921c8bb49SNélio Laranjeiro struct rxq *rxq = (*priv->rxqs)[i]; 1700cdddf4dSNélio Laranjeiro struct rxq_ctrl *rxq_ctrl; 17121c8bb49SNélio Laranjeiro 17221c8bb49SNélio Laranjeiro if (rxq == NULL) 1732e22920bSAdrien Mazarguil continue; 1740cdddf4dSNélio Laranjeiro rxq_ctrl = container_of(rxq, struct rxq_ctrl, rxq); 1752e22920bSAdrien Mazarguil (*priv->rxqs)[i] = NULL; 1760cdddf4dSNélio Laranjeiro rxq_cleanup(rxq_ctrl); 1770cdddf4dSNélio Laranjeiro rte_free(rxq_ctrl); 1782e22920bSAdrien Mazarguil } 1792e22920bSAdrien Mazarguil priv->rxqs_n = 0; 1802e22920bSAdrien Mazarguil priv->rxqs = NULL; 1812e22920bSAdrien Mazarguil } 1822e22920bSAdrien Mazarguil if (priv->txqs != NULL) { 1832e22920bSAdrien Mazarguil /* XXX race condition if mlx5_tx_burst() is still running. */ 1842e22920bSAdrien Mazarguil usleep(1000); 1852e22920bSAdrien Mazarguil for (i = 0; (i != priv->txqs_n); ++i) { 18621c8bb49SNélio Laranjeiro struct txq *txq = (*priv->txqs)[i]; 18721c8bb49SNélio Laranjeiro struct txq_ctrl *txq_ctrl; 18821c8bb49SNélio Laranjeiro 18921c8bb49SNélio Laranjeiro if (txq == NULL) 1902e22920bSAdrien Mazarguil continue; 19121c8bb49SNélio Laranjeiro txq_ctrl = container_of(txq, struct txq_ctrl, txq); 1922e22920bSAdrien Mazarguil (*priv->txqs)[i] = NULL; 19321c8bb49SNélio Laranjeiro txq_cleanup(txq_ctrl); 19421c8bb49SNélio Laranjeiro rte_free(txq_ctrl); 1952e22920bSAdrien Mazarguil } 1962e22920bSAdrien Mazarguil priv->txqs_n = 0; 1972e22920bSAdrien Mazarguil priv->txqs = NULL; 1982e22920bSAdrien Mazarguil } 199771fa900SAdrien Mazarguil if (priv->pd != NULL) { 200771fa900SAdrien Mazarguil assert(priv->ctx != NULL); 201771fa900SAdrien Mazarguil claim_zero(ibv_dealloc_pd(priv->pd)); 202771fa900SAdrien Mazarguil claim_zero(ibv_close_device(priv->ctx)); 203771fa900SAdrien Mazarguil } else 204771fa900SAdrien Mazarguil assert(priv->ctx == NULL); 2050573873dSNelio Laranjeiro if (priv->rss_conf != NULL) { 2060573873dSNelio Laranjeiro for (i = 0; (i != hash_rxq_init_n); ++i) 2070573873dSNelio Laranjeiro rte_free((*priv->rss_conf)[i]); 2082f97422eSNelio Laranjeiro rte_free(priv->rss_conf); 2090573873dSNelio Laranjeiro } 210634efbc2SNelio Laranjeiro if (priv->reta_idx != NULL) 211634efbc2SNelio Laranjeiro rte_free(priv->reta_idx); 212771fa900SAdrien Mazarguil priv_unlock(priv); 213771fa900SAdrien Mazarguil memset(priv, 0, sizeof(*priv)); 214771fa900SAdrien Mazarguil } 215771fa900SAdrien Mazarguil 216771fa900SAdrien Mazarguil static const struct eth_dev_ops mlx5_dev_ops = { 217e60fbd5bSAdrien Mazarguil .dev_configure = mlx5_dev_configure, 218e60fbd5bSAdrien Mazarguil .dev_start = mlx5_dev_start, 219e60fbd5bSAdrien Mazarguil .dev_stop = mlx5_dev_stop, 22062072098SOr Ami .dev_set_link_down = mlx5_set_link_down, 22162072098SOr Ami .dev_set_link_up = mlx5_set_link_up, 222771fa900SAdrien Mazarguil .dev_close = mlx5_dev_close, 2231bdbe1afSAdrien Mazarguil .promiscuous_enable = mlx5_promiscuous_enable, 2241bdbe1afSAdrien Mazarguil .promiscuous_disable = mlx5_promiscuous_disable, 2251bdbe1afSAdrien Mazarguil .allmulticast_enable = mlx5_allmulticast_enable, 2261bdbe1afSAdrien Mazarguil .allmulticast_disable = mlx5_allmulticast_disable, 227cb8faed7SAdrien Mazarguil .link_update = mlx5_link_update, 22887011737SAdrien Mazarguil .stats_get = mlx5_stats_get, 22987011737SAdrien Mazarguil .stats_reset = mlx5_stats_reset, 230a4193ae3SShahaf Shuler .xstats_get = mlx5_xstats_get, 231a4193ae3SShahaf Shuler .xstats_reset = mlx5_xstats_reset, 232a4193ae3SShahaf Shuler .xstats_get_names = mlx5_xstats_get_names, 233e60fbd5bSAdrien Mazarguil .dev_infos_get = mlx5_dev_infos_get, 23478a38edfSJianfeng Tan .dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get, 235e9086978SAdrien Mazarguil .vlan_filter_set = mlx5_vlan_filter_set, 2362e22920bSAdrien Mazarguil .rx_queue_setup = mlx5_rx_queue_setup, 2372e22920bSAdrien Mazarguil .tx_queue_setup = mlx5_tx_queue_setup, 2382e22920bSAdrien Mazarguil .rx_queue_release = mlx5_rx_queue_release, 2392e22920bSAdrien Mazarguil .tx_queue_release = mlx5_tx_queue_release, 24002d75430SAdrien Mazarguil .flow_ctrl_get = mlx5_dev_get_flow_ctrl, 24102d75430SAdrien Mazarguil .flow_ctrl_set = mlx5_dev_set_flow_ctrl, 2423318aef7SAdrien Mazarguil .mac_addr_remove = mlx5_mac_addr_remove, 2433318aef7SAdrien Mazarguil .mac_addr_add = mlx5_mac_addr_add, 24486977fccSDavid Marchand .mac_addr_set = mlx5_mac_addr_set, 245cf37ca95SAdrien Mazarguil .mtu_set = mlx5_dev_set_mtu, 246f3db9489SYaacov Hazan .vlan_strip_queue_set = mlx5_vlan_strip_queue_set, 247f3db9489SYaacov Hazan .vlan_offload_set = mlx5_vlan_offload_set, 248634efbc2SNelio Laranjeiro .reta_update = mlx5_dev_rss_reta_update, 249634efbc2SNelio Laranjeiro .reta_query = mlx5_dev_rss_reta_query, 2502f97422eSNelio Laranjeiro .rss_hash_update = mlx5_rss_hash_update, 2512f97422eSNelio Laranjeiro .rss_hash_conf_get = mlx5_rss_hash_conf_get, 25276f5c99eSYaacov Hazan .filter_ctrl = mlx5_dev_filter_ctrl, 2538788fec1SOlivier Matz .rx_descriptor_status = mlx5_rx_descriptor_status, 2548788fec1SOlivier Matz .tx_descriptor_status = mlx5_tx_descriptor_status, 2553c7d44afSShahaf Shuler .rx_queue_intr_enable = mlx5_rx_intr_enable, 2563c7d44afSShahaf Shuler .rx_queue_intr_disable = mlx5_rx_intr_disable, 257771fa900SAdrien Mazarguil }; 258771fa900SAdrien Mazarguil 259771fa900SAdrien Mazarguil static struct { 260771fa900SAdrien Mazarguil struct rte_pci_addr pci_addr; /* associated PCI address */ 261771fa900SAdrien Mazarguil uint32_t ports; /* physical ports bitfield. */ 262771fa900SAdrien Mazarguil } mlx5_dev[32]; 263771fa900SAdrien Mazarguil 264771fa900SAdrien Mazarguil /** 265771fa900SAdrien Mazarguil * Get device index in mlx5_dev[] from PCI bus address. 266771fa900SAdrien Mazarguil * 267771fa900SAdrien Mazarguil * @param[in] pci_addr 268771fa900SAdrien Mazarguil * PCI bus address to look for. 269771fa900SAdrien Mazarguil * 270771fa900SAdrien Mazarguil * @return 271771fa900SAdrien Mazarguil * mlx5_dev[] index on success, -1 on failure. 272771fa900SAdrien Mazarguil */ 273771fa900SAdrien Mazarguil static int 274771fa900SAdrien Mazarguil mlx5_dev_idx(struct rte_pci_addr *pci_addr) 275771fa900SAdrien Mazarguil { 276771fa900SAdrien Mazarguil unsigned int i; 277771fa900SAdrien Mazarguil int ret = -1; 278771fa900SAdrien Mazarguil 279771fa900SAdrien Mazarguil assert(pci_addr != NULL); 280771fa900SAdrien Mazarguil for (i = 0; (i != RTE_DIM(mlx5_dev)); ++i) { 281771fa900SAdrien Mazarguil if ((mlx5_dev[i].pci_addr.domain == pci_addr->domain) && 282771fa900SAdrien Mazarguil (mlx5_dev[i].pci_addr.bus == pci_addr->bus) && 283771fa900SAdrien Mazarguil (mlx5_dev[i].pci_addr.devid == pci_addr->devid) && 284771fa900SAdrien Mazarguil (mlx5_dev[i].pci_addr.function == pci_addr->function)) 285771fa900SAdrien Mazarguil return i; 286771fa900SAdrien Mazarguil if ((mlx5_dev[i].ports == 0) && (ret == -1)) 287771fa900SAdrien Mazarguil ret = i; 288771fa900SAdrien Mazarguil } 289771fa900SAdrien Mazarguil return ret; 290771fa900SAdrien Mazarguil } 291771fa900SAdrien Mazarguil 292e72dd09bSNélio Laranjeiro /** 293e72dd09bSNélio Laranjeiro * Verify and store value for device argument. 294e72dd09bSNélio Laranjeiro * 295e72dd09bSNélio Laranjeiro * @param[in] key 296e72dd09bSNélio Laranjeiro * Key argument to verify. 297e72dd09bSNélio Laranjeiro * @param[in] val 298e72dd09bSNélio Laranjeiro * Value associated with key. 299e72dd09bSNélio Laranjeiro * @param opaque 300e72dd09bSNélio Laranjeiro * User data. 301e72dd09bSNélio Laranjeiro * 302e72dd09bSNélio Laranjeiro * @return 303e72dd09bSNélio Laranjeiro * 0 on success, negative errno value on failure. 304e72dd09bSNélio Laranjeiro */ 305e72dd09bSNélio Laranjeiro static int 306e72dd09bSNélio Laranjeiro mlx5_args_check(const char *key, const char *val, void *opaque) 307e72dd09bSNélio Laranjeiro { 30850b244a1SShahaf Shuler struct mlx5_args *args = opaque; 30999c12dccSNélio Laranjeiro unsigned long tmp; 310e72dd09bSNélio Laranjeiro 31199c12dccSNélio Laranjeiro errno = 0; 31299c12dccSNélio Laranjeiro tmp = strtoul(val, NULL, 0); 31399c12dccSNélio Laranjeiro if (errno) { 31499c12dccSNélio Laranjeiro WARN("%s: \"%s\" is not a valid integer", key, val); 31599c12dccSNélio Laranjeiro return errno; 31699c12dccSNélio Laranjeiro } 31799c12dccSNélio Laranjeiro if (strcmp(MLX5_RXQ_CQE_COMP_EN, key) == 0) { 31850b244a1SShahaf Shuler args->cqe_comp = !!tmp; 3192a66cf37SYaacov Hazan } else if (strcmp(MLX5_TXQ_INLINE, key) == 0) { 32050b244a1SShahaf Shuler args->txq_inline = tmp; 3212a66cf37SYaacov Hazan } else if (strcmp(MLX5_TXQS_MIN_INLINE, key) == 0) { 32250b244a1SShahaf Shuler args->txqs_inline = tmp; 323230189d9SNélio Laranjeiro } else if (strcmp(MLX5_TXQ_MPW_EN, key) == 0) { 32450b244a1SShahaf Shuler args->mps = !!tmp; 3256ce84bd8SYongseok Koh } else if (strcmp(MLX5_TXQ_MPW_HDR_DSEG_EN, key) == 0) { 32650b244a1SShahaf Shuler args->mpw_hdr_dseg = !!tmp; 3276ce84bd8SYongseok Koh } else if (strcmp(MLX5_TXQ_MAX_INLINE_LEN, key) == 0) { 32850b244a1SShahaf Shuler args->inline_max_packet_sz = tmp; 3293f13f8c2SShahaf Shuler } else if (strcmp(MLX5_TSO, key) == 0) { 33050b244a1SShahaf Shuler args->tso = !!tmp; 3315644d5b9SNelio Laranjeiro } else if (strcmp(MLX5_TX_VEC_EN, key) == 0) { 3325644d5b9SNelio Laranjeiro args->tx_vec_en = !!tmp; 3335644d5b9SNelio Laranjeiro } else if (strcmp(MLX5_RX_VEC_EN, key) == 0) { 3345644d5b9SNelio Laranjeiro args->rx_vec_en = !!tmp; 33599c12dccSNélio Laranjeiro } else { 336e72dd09bSNélio Laranjeiro WARN("%s: unknown parameter", key); 337e72dd09bSNélio Laranjeiro return -EINVAL; 338e72dd09bSNélio Laranjeiro } 33999c12dccSNélio Laranjeiro return 0; 34099c12dccSNélio Laranjeiro } 341e72dd09bSNélio Laranjeiro 342e72dd09bSNélio Laranjeiro /** 343e72dd09bSNélio Laranjeiro * Parse device parameters. 344e72dd09bSNélio Laranjeiro * 345e72dd09bSNélio Laranjeiro * @param priv 346e72dd09bSNélio Laranjeiro * Pointer to private structure. 347e72dd09bSNélio Laranjeiro * @param devargs 348e72dd09bSNélio Laranjeiro * Device arguments structure. 349e72dd09bSNélio Laranjeiro * 350e72dd09bSNélio Laranjeiro * @return 351e72dd09bSNélio Laranjeiro * 0 on success, errno value on failure. 352e72dd09bSNélio Laranjeiro */ 353e72dd09bSNélio Laranjeiro static int 35450b244a1SShahaf Shuler mlx5_args(struct mlx5_args *args, struct rte_devargs *devargs) 355e72dd09bSNélio Laranjeiro { 356e72dd09bSNélio Laranjeiro const char **params = (const char *[]){ 35799c12dccSNélio Laranjeiro MLX5_RXQ_CQE_COMP_EN, 3582a66cf37SYaacov Hazan MLX5_TXQ_INLINE, 3592a66cf37SYaacov Hazan MLX5_TXQS_MIN_INLINE, 360230189d9SNélio Laranjeiro MLX5_TXQ_MPW_EN, 3616ce84bd8SYongseok Koh MLX5_TXQ_MPW_HDR_DSEG_EN, 3626ce84bd8SYongseok Koh MLX5_TXQ_MAX_INLINE_LEN, 3633f13f8c2SShahaf Shuler MLX5_TSO, 3645644d5b9SNelio Laranjeiro MLX5_TX_VEC_EN, 3655644d5b9SNelio Laranjeiro MLX5_RX_VEC_EN, 366e72dd09bSNélio Laranjeiro NULL, 367e72dd09bSNélio Laranjeiro }; 368e72dd09bSNélio Laranjeiro struct rte_kvargs *kvlist; 369e72dd09bSNélio Laranjeiro int ret = 0; 370e72dd09bSNélio Laranjeiro int i; 371e72dd09bSNélio Laranjeiro 372e72dd09bSNélio Laranjeiro if (devargs == NULL) 373e72dd09bSNélio Laranjeiro return 0; 374e72dd09bSNélio Laranjeiro /* Following UGLY cast is done to pass checkpatch. */ 375e72dd09bSNélio Laranjeiro kvlist = rte_kvargs_parse(devargs->args, params); 376e72dd09bSNélio Laranjeiro if (kvlist == NULL) 377e72dd09bSNélio Laranjeiro return 0; 378e72dd09bSNélio Laranjeiro /* Process parameters. */ 379e72dd09bSNélio Laranjeiro for (i = 0; (params[i] != NULL); ++i) { 380e72dd09bSNélio Laranjeiro if (rte_kvargs_count(kvlist, params[i])) { 381e72dd09bSNélio Laranjeiro ret = rte_kvargs_process(kvlist, params[i], 38250b244a1SShahaf Shuler mlx5_args_check, args); 383a67323e4SShahaf Shuler if (ret != 0) { 384a67323e4SShahaf Shuler rte_kvargs_free(kvlist); 385e72dd09bSNélio Laranjeiro return ret; 386e72dd09bSNélio Laranjeiro } 387e72dd09bSNélio Laranjeiro } 388a67323e4SShahaf Shuler } 389e72dd09bSNélio Laranjeiro rte_kvargs_free(kvlist); 390e72dd09bSNélio Laranjeiro return 0; 391e72dd09bSNélio Laranjeiro } 392e72dd09bSNélio Laranjeiro 393fdf91e0fSJan Blunck static struct rte_pci_driver mlx5_driver; 394771fa900SAdrien Mazarguil 395771fa900SAdrien Mazarguil /** 39650b244a1SShahaf Shuler * Assign parameters from args into priv, only non default 39750b244a1SShahaf Shuler * values are considered. 39850b244a1SShahaf Shuler * 39950b244a1SShahaf Shuler * @param[out] priv 40050b244a1SShahaf Shuler * Pointer to private structure. 40150b244a1SShahaf Shuler * @param[in] args 40250b244a1SShahaf Shuler * Pointer to args values. 40350b244a1SShahaf Shuler */ 40450b244a1SShahaf Shuler static void 40550b244a1SShahaf Shuler mlx5_args_assign(struct priv *priv, struct mlx5_args *args) 40650b244a1SShahaf Shuler { 40750b244a1SShahaf Shuler if (args->cqe_comp != MLX5_ARG_UNSET) 40850b244a1SShahaf Shuler priv->cqe_comp = args->cqe_comp; 40950b244a1SShahaf Shuler if (args->txq_inline != MLX5_ARG_UNSET) 41050b244a1SShahaf Shuler priv->txq_inline = args->txq_inline; 41150b244a1SShahaf Shuler if (args->txqs_inline != MLX5_ARG_UNSET) 41250b244a1SShahaf Shuler priv->txqs_inline = args->txqs_inline; 41350b244a1SShahaf Shuler if (args->mps != MLX5_ARG_UNSET) 41450b244a1SShahaf Shuler priv->mps = args->mps ? priv->mps : 0; 41550b244a1SShahaf Shuler if (args->mpw_hdr_dseg != MLX5_ARG_UNSET) 41650b244a1SShahaf Shuler priv->mpw_hdr_dseg = args->mpw_hdr_dseg; 41750b244a1SShahaf Shuler if (args->inline_max_packet_sz != MLX5_ARG_UNSET) 41850b244a1SShahaf Shuler priv->inline_max_packet_sz = args->inline_max_packet_sz; 41950b244a1SShahaf Shuler if (args->tso != MLX5_ARG_UNSET) 42050b244a1SShahaf Shuler priv->tso = args->tso; 4215644d5b9SNelio Laranjeiro if (args->tx_vec_en != MLX5_ARG_UNSET) 4225644d5b9SNelio Laranjeiro priv->tx_vec_en = args->tx_vec_en; 4235644d5b9SNelio Laranjeiro if (args->rx_vec_en != MLX5_ARG_UNSET) 4245644d5b9SNelio Laranjeiro priv->rx_vec_en = args->rx_vec_en; 42550b244a1SShahaf Shuler } 42650b244a1SShahaf Shuler 42750b244a1SShahaf Shuler /** 428771fa900SAdrien Mazarguil * DPDK callback to register a PCI device. 429771fa900SAdrien Mazarguil * 430771fa900SAdrien Mazarguil * This function creates an Ethernet device for each port of a given 431771fa900SAdrien Mazarguil * PCI device. 432771fa900SAdrien Mazarguil * 433771fa900SAdrien Mazarguil * @param[in] pci_drv 434771fa900SAdrien Mazarguil * PCI driver structure (mlx5_driver). 435771fa900SAdrien Mazarguil * @param[in] pci_dev 436771fa900SAdrien Mazarguil * PCI device information. 437771fa900SAdrien Mazarguil * 438771fa900SAdrien Mazarguil * @return 439771fa900SAdrien Mazarguil * 0 on success, negative errno value on failure. 440771fa900SAdrien Mazarguil */ 441771fa900SAdrien Mazarguil static int 442af424af8SShreyansh Jain mlx5_pci_probe(struct rte_pci_driver *pci_drv, struct rte_pci_device *pci_dev) 443771fa900SAdrien Mazarguil { 444771fa900SAdrien Mazarguil struct ibv_device **list; 445771fa900SAdrien Mazarguil struct ibv_device *ibv_dev; 446771fa900SAdrien Mazarguil int err = 0; 447771fa900SAdrien Mazarguil struct ibv_context *attr_ctx = NULL; 448*43e9d979SShachar Beiser struct ibv_device_attr_ex device_attr; 44985e347dbSNélio Laranjeiro unsigned int sriov; 450e192ef80SYaacov Hazan unsigned int mps; 451772d3435SXueming Li unsigned int tunnel_en = 0; 452771fa900SAdrien Mazarguil int idx; 453771fa900SAdrien Mazarguil int i; 454*43e9d979SShachar Beiser struct mlx5dv_context attrs_out; 455771fa900SAdrien Mazarguil 456771fa900SAdrien Mazarguil (void)pci_drv; 457fdf91e0fSJan Blunck assert(pci_drv == &mlx5_driver); 458771fa900SAdrien Mazarguil /* Get mlx5_dev[] index. */ 459771fa900SAdrien Mazarguil idx = mlx5_dev_idx(&pci_dev->addr); 460771fa900SAdrien Mazarguil if (idx == -1) { 461771fa900SAdrien Mazarguil ERROR("this driver cannot support any more adapters"); 462771fa900SAdrien Mazarguil return -ENOMEM; 463771fa900SAdrien Mazarguil } 464771fa900SAdrien Mazarguil DEBUG("using driver device index %d", idx); 465771fa900SAdrien Mazarguil 466771fa900SAdrien Mazarguil /* Save PCI address. */ 467771fa900SAdrien Mazarguil mlx5_dev[idx].pci_addr = pci_dev->addr; 468771fa900SAdrien Mazarguil list = ibv_get_device_list(&i); 469771fa900SAdrien Mazarguil if (list == NULL) { 470771fa900SAdrien Mazarguil assert(errno); 4715525aa8fSGaetan Rivet if (errno == ENOSYS) 4725525aa8fSGaetan Rivet ERROR("cannot list devices, is ib_uverbs loaded?"); 473771fa900SAdrien Mazarguil return -errno; 474771fa900SAdrien Mazarguil } 475771fa900SAdrien Mazarguil assert(i >= 0); 476771fa900SAdrien Mazarguil /* 477771fa900SAdrien Mazarguil * For each listed device, check related sysfs entry against 478771fa900SAdrien Mazarguil * the provided PCI ID. 479771fa900SAdrien Mazarguil */ 480771fa900SAdrien Mazarguil while (i != 0) { 481771fa900SAdrien Mazarguil struct rte_pci_addr pci_addr; 482771fa900SAdrien Mazarguil 483771fa900SAdrien Mazarguil --i; 484771fa900SAdrien Mazarguil DEBUG("checking device \"%s\"", list[i]->name); 485771fa900SAdrien Mazarguil if (mlx5_ibv_device_to_pci_addr(list[i], &pci_addr)) 486771fa900SAdrien Mazarguil continue; 487771fa900SAdrien Mazarguil if ((pci_dev->addr.domain != pci_addr.domain) || 488771fa900SAdrien Mazarguil (pci_dev->addr.bus != pci_addr.bus) || 489771fa900SAdrien Mazarguil (pci_dev->addr.devid != pci_addr.devid) || 490771fa900SAdrien Mazarguil (pci_dev->addr.function != pci_addr.function)) 491771fa900SAdrien Mazarguil continue; 49285e347dbSNélio Laranjeiro sriov = ((pci_dev->id.device_id == 493771fa900SAdrien Mazarguil PCI_DEVICE_ID_MELLANOX_CONNECTX4VF) || 494771fa900SAdrien Mazarguil (pci_dev->id.device_id == 495528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF) || 496528a9fbeSYongseok Koh (pci_dev->id.device_id == 497528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5VF) || 498528a9fbeSYongseok Koh (pci_dev->id.device_id == 499528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF)); 500528a9fbeSYongseok Koh switch (pci_dev->id.device_id) { 501f5fde520SShahaf Shuler case PCI_DEVICE_ID_MELLANOX_CONNECTX4: 502f5fde520SShahaf Shuler tunnel_en = 1; 503f5fde520SShahaf Shuler break; 504528a9fbeSYongseok Koh case PCI_DEVICE_ID_MELLANOX_CONNECTX4LX: 505528a9fbeSYongseok Koh case PCI_DEVICE_ID_MELLANOX_CONNECTX5: 506528a9fbeSYongseok Koh case PCI_DEVICE_ID_MELLANOX_CONNECTX5VF: 507528a9fbeSYongseok Koh case PCI_DEVICE_ID_MELLANOX_CONNECTX5EX: 508528a9fbeSYongseok Koh case PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF: 509f5fde520SShahaf Shuler tunnel_en = 1; 510528a9fbeSYongseok Koh break; 511528a9fbeSYongseok Koh default: 512*43e9d979SShachar Beiser break; 513528a9fbeSYongseok Koh } 51485e347dbSNélio Laranjeiro INFO("PCI information matches, using device \"%s\"" 515*43e9d979SShachar Beiser " (SR-IOV: %s)", 516e192ef80SYaacov Hazan list[i]->name, 517*43e9d979SShachar Beiser sriov ? "true" : "false"); 518771fa900SAdrien Mazarguil attr_ctx = ibv_open_device(list[i]); 519771fa900SAdrien Mazarguil err = errno; 520771fa900SAdrien Mazarguil break; 521771fa900SAdrien Mazarguil } 522771fa900SAdrien Mazarguil if (attr_ctx == NULL) { 523771fa900SAdrien Mazarguil ibv_free_device_list(list); 524771fa900SAdrien Mazarguil switch (err) { 525771fa900SAdrien Mazarguil case 0: 5265525aa8fSGaetan Rivet ERROR("cannot access device, is mlx5_ib loaded?"); 5275525aa8fSGaetan Rivet return -ENODEV; 528771fa900SAdrien Mazarguil case EINVAL: 5295525aa8fSGaetan Rivet ERROR("cannot use device, are drivers up to date?"); 5305525aa8fSGaetan Rivet return -EINVAL; 531771fa900SAdrien Mazarguil } 532771fa900SAdrien Mazarguil assert(err > 0); 533771fa900SAdrien Mazarguil return -err; 534771fa900SAdrien Mazarguil } 535771fa900SAdrien Mazarguil ibv_dev = list[i]; 536771fa900SAdrien Mazarguil 537771fa900SAdrien Mazarguil DEBUG("device opened"); 538*43e9d979SShachar Beiser /* 539*43e9d979SShachar Beiser * Multi-packet send is supported by ConnectX-4 Lx PF as well 540*43e9d979SShachar Beiser * as all ConnectX-5 devices. 541*43e9d979SShachar Beiser */ 542*43e9d979SShachar Beiser mlx5dv_query_device(attr_ctx, &attrs_out); 543*43e9d979SShachar Beiser if (attrs_out.flags & (MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW | 544*43e9d979SShachar Beiser MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED)) { 545*43e9d979SShachar Beiser INFO("Enhanced MPW is detected\n"); 546*43e9d979SShachar Beiser mps = MLX5_MPW_ENHANCED; 547*43e9d979SShachar Beiser } else if (attrs_out.flags & MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED) { 548*43e9d979SShachar Beiser INFO("MPW is detected\n"); 549*43e9d979SShachar Beiser mps = MLX5_MPW; 550*43e9d979SShachar Beiser } else { 551*43e9d979SShachar Beiser INFO("MPW is disabled\n"); 552*43e9d979SShachar Beiser mps = MLX5_MPW_DISABLED; 553*43e9d979SShachar Beiser } 554*43e9d979SShachar Beiser if (ibv_query_device_ex(attr_ctx, NULL, &device_attr)) 555771fa900SAdrien Mazarguil goto error; 556*43e9d979SShachar Beiser INFO("%u port(s) detected", device_attr.orig_attr.phys_port_cnt); 557771fa900SAdrien Mazarguil 558*43e9d979SShachar Beiser for (i = 0; i < device_attr.orig_attr.phys_port_cnt; i++) { 559771fa900SAdrien Mazarguil uint32_t port = i + 1; /* ports are indexed from one */ 560771fa900SAdrien Mazarguil uint32_t test = (1 << i); 561771fa900SAdrien Mazarguil struct ibv_context *ctx = NULL; 562771fa900SAdrien Mazarguil struct ibv_port_attr port_attr; 563771fa900SAdrien Mazarguil struct ibv_pd *pd = NULL; 564771fa900SAdrien Mazarguil struct priv *priv = NULL; 565771fa900SAdrien Mazarguil struct rte_eth_dev *eth_dev; 566*43e9d979SShachar Beiser struct ibv_device_attr_ex device_attr_ex; 567771fa900SAdrien Mazarguil struct ether_addr mac; 56885e347dbSNélio Laranjeiro uint16_t num_vfs = 0; 56950b244a1SShahaf Shuler struct mlx5_args args = { 57050b244a1SShahaf Shuler .cqe_comp = MLX5_ARG_UNSET, 57150b244a1SShahaf Shuler .txq_inline = MLX5_ARG_UNSET, 57250b244a1SShahaf Shuler .txqs_inline = MLX5_ARG_UNSET, 57350b244a1SShahaf Shuler .mps = MLX5_ARG_UNSET, 57450b244a1SShahaf Shuler .mpw_hdr_dseg = MLX5_ARG_UNSET, 57550b244a1SShahaf Shuler .inline_max_packet_sz = MLX5_ARG_UNSET, 57650b244a1SShahaf Shuler .tso = MLX5_ARG_UNSET, 5775644d5b9SNelio Laranjeiro .tx_vec_en = MLX5_ARG_UNSET, 5785644d5b9SNelio Laranjeiro .rx_vec_en = MLX5_ARG_UNSET, 57950b244a1SShahaf Shuler }; 580771fa900SAdrien Mazarguil 581771fa900SAdrien Mazarguil DEBUG("using port %u (%08" PRIx32 ")", port, test); 582771fa900SAdrien Mazarguil 583771fa900SAdrien Mazarguil ctx = ibv_open_device(ibv_dev); 584e1c3e305SMatan Azrad if (ctx == NULL) { 585e1c3e305SMatan Azrad err = ENODEV; 586771fa900SAdrien Mazarguil goto port_error; 587e1c3e305SMatan Azrad } 588771fa900SAdrien Mazarguil 589771fa900SAdrien Mazarguil /* Check port status. */ 590771fa900SAdrien Mazarguil err = ibv_query_port(ctx, port, &port_attr); 591771fa900SAdrien Mazarguil if (err) { 592771fa900SAdrien Mazarguil ERROR("port query failed: %s", strerror(err)); 593771fa900SAdrien Mazarguil goto port_error; 594771fa900SAdrien Mazarguil } 5951371f4dfSOr Ami 5961371f4dfSOr Ami if (port_attr.link_layer != IBV_LINK_LAYER_ETHERNET) { 5971371f4dfSOr Ami ERROR("port %d is not configured in Ethernet mode", 5981371f4dfSOr Ami port); 599e1c3e305SMatan Azrad err = EINVAL; 6001371f4dfSOr Ami goto port_error; 6011371f4dfSOr Ami } 6021371f4dfSOr Ami 603771fa900SAdrien Mazarguil if (port_attr.state != IBV_PORT_ACTIVE) 604771fa900SAdrien Mazarguil DEBUG("port %d is not active: \"%s\" (%d)", 605771fa900SAdrien Mazarguil port, ibv_port_state_str(port_attr.state), 606771fa900SAdrien Mazarguil port_attr.state); 607771fa900SAdrien Mazarguil 608771fa900SAdrien Mazarguil /* Allocate protection domain. */ 609771fa900SAdrien Mazarguil pd = ibv_alloc_pd(ctx); 610771fa900SAdrien Mazarguil if (pd == NULL) { 611771fa900SAdrien Mazarguil ERROR("PD allocation failure"); 612771fa900SAdrien Mazarguil err = ENOMEM; 613771fa900SAdrien Mazarguil goto port_error; 614771fa900SAdrien Mazarguil } 615771fa900SAdrien Mazarguil 616771fa900SAdrien Mazarguil mlx5_dev[idx].ports |= test; 617771fa900SAdrien Mazarguil 618771fa900SAdrien Mazarguil /* from rte_ethdev.c */ 619771fa900SAdrien Mazarguil priv = rte_zmalloc("ethdev private structure", 620771fa900SAdrien Mazarguil sizeof(*priv), 621771fa900SAdrien Mazarguil RTE_CACHE_LINE_SIZE); 622771fa900SAdrien Mazarguil if (priv == NULL) { 623771fa900SAdrien Mazarguil ERROR("priv allocation failure"); 624771fa900SAdrien Mazarguil err = ENOMEM; 625771fa900SAdrien Mazarguil goto port_error; 626771fa900SAdrien Mazarguil } 627771fa900SAdrien Mazarguil 628771fa900SAdrien Mazarguil priv->ctx = ctx; 629771fa900SAdrien Mazarguil priv->device_attr = device_attr; 630771fa900SAdrien Mazarguil priv->port = port; 631771fa900SAdrien Mazarguil priv->pd = pd; 632771fa900SAdrien Mazarguil priv->mtu = ETHER_MTU; 633230189d9SNélio Laranjeiro priv->mps = mps; /* Enable MPW by default if supported. */ 63499c12dccSNélio Laranjeiro priv->cqe_comp = 1; /* Enable compression by default. */ 635f5fde520SShahaf Shuler priv->tunnel_en = tunnel_en; 6365644d5b9SNelio Laranjeiro /* Enable vector by default if supported. */ 6375644d5b9SNelio Laranjeiro priv->tx_vec_en = 1; 6385644d5b9SNelio Laranjeiro priv->rx_vec_en = 1; 63950b244a1SShahaf Shuler err = mlx5_args(&args, pci_dev->device.devargs); 640e72dd09bSNélio Laranjeiro if (err) { 641e72dd09bSNélio Laranjeiro ERROR("failed to process device arguments: %s", 642e72dd09bSNélio Laranjeiro strerror(err)); 643e72dd09bSNélio Laranjeiro goto port_error; 644e72dd09bSNélio Laranjeiro } 64550b244a1SShahaf Shuler mlx5_args_assign(priv, &args); 646*43e9d979SShachar Beiser if (ibv_query_device_ex(ctx, NULL, &device_attr_ex)) { 647*43e9d979SShachar Beiser ERROR("ibv_query_device_ex() failed"); 648771fa900SAdrien Mazarguil goto port_error; 649771fa900SAdrien Mazarguil } 650771fa900SAdrien Mazarguil 651771fa900SAdrien Mazarguil priv->hw_csum = 652*43e9d979SShachar Beiser !!(device_attr_ex.device_cap_flags_ex & 653*43e9d979SShachar Beiser IBV_DEVICE_RAW_IP_CSUM); 654771fa900SAdrien Mazarguil DEBUG("checksum offloading is %ssupported", 655771fa900SAdrien Mazarguil (priv->hw_csum ? "" : "not ")); 656771fa900SAdrien Mazarguil 657*43e9d979SShachar Beiser #ifdef HAVE_IBV_DEVICE_VXLAN_SUPPORT 658771fa900SAdrien Mazarguil priv->hw_csum_l2tun = !!(exp_device_attr.exp_device_cap_flags & 659*43e9d979SShachar Beiser IBV_DEVICE_VXLAN_SUPPORT); 660*43e9d979SShachar Beiser #endif 661771fa900SAdrien Mazarguil DEBUG("L2 tunnel checksum offloads are %ssupported", 662771fa900SAdrien Mazarguil (priv->hw_csum_l2tun ? "" : "not ")); 663771fa900SAdrien Mazarguil 664*43e9d979SShachar Beiser priv->ind_table_max_size = 665*43e9d979SShachar Beiser device_attr_ex.rss_caps.max_rwq_indirection_table_size; 66613d57bd5SAdrien Mazarguil /* Remove this check once DPDK supports larger/variable 66713d57bd5SAdrien Mazarguil * indirection tables. */ 668ec1fed22SYongseok Koh if (priv->ind_table_max_size > 669ec1fed22SYongseok Koh (unsigned int)ETH_RSS_RETA_SIZE_512) 670ec1fed22SYongseok Koh priv->ind_table_max_size = ETH_RSS_RETA_SIZE_512; 67195e16ef3SNelio Laranjeiro DEBUG("maximum RX indirection table size is %u", 67295e16ef3SNelio Laranjeiro priv->ind_table_max_size); 673*43e9d979SShachar Beiser priv->hw_vlan_strip = !!(device_attr_ex.raw_packet_caps & 674*43e9d979SShachar Beiser IBV_RAW_PACKET_CAP_CVLAN_STRIPPING); 675f3db9489SYaacov Hazan DEBUG("VLAN stripping is %ssupported", 676f3db9489SYaacov Hazan (priv->hw_vlan_strip ? "" : "not ")); 67795e16ef3SNelio Laranjeiro 678*43e9d979SShachar Beiser priv->hw_fcs_strip = 679*43e9d979SShachar Beiser !!(device_attr_ex.orig_attr.device_cap_flags & 680*43e9d979SShachar Beiser IBV_WQ_FLAGS_SCATTER_FCS); 6814d326709SOlga Shern DEBUG("FCS stripping configuration is %ssupported", 6824d326709SOlga Shern (priv->hw_fcs_strip ? "" : "not ")); 6834d326709SOlga Shern 684*43e9d979SShachar Beiser #ifdef HAVE_IBV_WQ_FLAG_RX_END_PADDING 685*43e9d979SShachar Beiser priv->hw_padding = !!device_attr_ex.rx_pad_end_addr_align; 686*43e9d979SShachar Beiser #endif 6874d803a72SOlga Shern DEBUG("hardware RX end alignment padding is %ssupported", 6884d803a72SOlga Shern (priv->hw_padding ? "" : "not ")); 6894d803a72SOlga Shern 69085e347dbSNélio Laranjeiro priv_get_num_vfs(priv, &num_vfs); 69185e347dbSNélio Laranjeiro priv->sriov = (num_vfs || sriov); 6923f13f8c2SShahaf Shuler priv->tso = ((priv->tso) && 693*43e9d979SShachar Beiser (device_attr_ex.tso_caps.max_tso > 0) && 694*43e9d979SShachar Beiser (device_attr_ex.tso_caps.supported_qpts & 695*43e9d979SShachar Beiser (1 << IBV_QPT_RAW_PACKET))); 6963f13f8c2SShahaf Shuler if (priv->tso) 6973f13f8c2SShahaf Shuler priv->max_tso_payload_sz = 698*43e9d979SShachar Beiser device_attr_ex.tso_caps.max_tso; 699230189d9SNélio Laranjeiro if (priv->mps && !mps) { 700230189d9SNélio Laranjeiro ERROR("multi-packet send not supported on this device" 701230189d9SNélio Laranjeiro " (" MLX5_TXQ_MPW_EN ")"); 702230189d9SNélio Laranjeiro err = ENOTSUP; 703230189d9SNélio Laranjeiro goto port_error; 7043f13f8c2SShahaf Shuler } else if (priv->mps && priv->tso) { 7053f13f8c2SShahaf Shuler WARN("multi-packet send not supported in conjunction " 7063f13f8c2SShahaf Shuler "with TSO. MPS disabled"); 7073f13f8c2SShahaf Shuler priv->mps = 0; 708230189d9SNélio Laranjeiro } 7096ce84bd8SYongseok Koh INFO("%sMPS is %s", 7106ce84bd8SYongseok Koh priv->mps == MLX5_MPW_ENHANCED ? "Enhanced " : "", 7116ce84bd8SYongseok Koh priv->mps != MLX5_MPW_DISABLED ? "enabled" : "disabled"); 7122dfbbd92SShahaf Shuler /* Set default values for Enhanced MPW, a.k.a MPWv2. */ 7132dfbbd92SShahaf Shuler if (priv->mps == MLX5_MPW_ENHANCED) { 7142dfbbd92SShahaf Shuler if (args.txqs_inline == MLX5_ARG_UNSET) 7152dfbbd92SShahaf Shuler priv->txqs_inline = MLX5_EMPW_MIN_TXQS; 7162dfbbd92SShahaf Shuler if (args.inline_max_packet_sz == MLX5_ARG_UNSET) 7172dfbbd92SShahaf Shuler priv->inline_max_packet_sz = 7182dfbbd92SShahaf Shuler MLX5_EMPW_MAX_INLINE_LEN; 7192dfbbd92SShahaf Shuler if (args.txq_inline == MLX5_ARG_UNSET) 7202dfbbd92SShahaf Shuler priv->txq_inline = MLX5_WQE_SIZE_MAX - 7212dfbbd92SShahaf Shuler MLX5_WQE_SIZE; 7222dfbbd92SShahaf Shuler } 7230573873dSNelio Laranjeiro /* Allocate and register default RSS hash keys. */ 7240573873dSNelio Laranjeiro priv->rss_conf = rte_calloc(__func__, hash_rxq_init_n, 7250573873dSNelio Laranjeiro sizeof((*priv->rss_conf)[0]), 0); 7260573873dSNelio Laranjeiro if (priv->rss_conf == NULL) { 7270573873dSNelio Laranjeiro err = ENOMEM; 7280573873dSNelio Laranjeiro goto port_error; 7290573873dSNelio Laranjeiro } 7302f97422eSNelio Laranjeiro err = rss_hash_rss_conf_new_key(priv, 7312f97422eSNelio Laranjeiro rss_hash_default_key, 7320573873dSNelio Laranjeiro rss_hash_default_key_len, 7330573873dSNelio Laranjeiro ETH_RSS_PROTO_MASK); 7342f97422eSNelio Laranjeiro if (err) 7352f97422eSNelio Laranjeiro goto port_error; 736771fa900SAdrien Mazarguil /* Configure the first MAC address by default. */ 737771fa900SAdrien Mazarguil if (priv_get_mac(priv, &mac.addr_bytes)) { 738771fa900SAdrien Mazarguil ERROR("cannot get MAC address, is mlx5_en loaded?" 739771fa900SAdrien Mazarguil " (errno: %s)", strerror(errno)); 740e1c3e305SMatan Azrad err = ENODEV; 741771fa900SAdrien Mazarguil goto port_error; 742771fa900SAdrien Mazarguil } 743771fa900SAdrien Mazarguil INFO("port %u MAC address is %02x:%02x:%02x:%02x:%02x:%02x", 744771fa900SAdrien Mazarguil priv->port, 745771fa900SAdrien Mazarguil mac.addr_bytes[0], mac.addr_bytes[1], 746771fa900SAdrien Mazarguil mac.addr_bytes[2], mac.addr_bytes[3], 747771fa900SAdrien Mazarguil mac.addr_bytes[4], mac.addr_bytes[5]); 7480497ddaaSYaacov Hazan /* Register MAC address. */ 749771fa900SAdrien Mazarguil claim_zero(priv_mac_addr_add(priv, 0, 750771fa900SAdrien Mazarguil (const uint8_t (*)[ETHER_ADDR_LEN]) 751771fa900SAdrien Mazarguil mac.addr_bytes)); 75276f5c99eSYaacov Hazan /* Initialize FD filters list. */ 75376f5c99eSYaacov Hazan err = fdir_init_filters_list(priv); 75476f5c99eSYaacov Hazan if (err) 75576f5c99eSYaacov Hazan goto port_error; 756771fa900SAdrien Mazarguil #ifndef NDEBUG 757771fa900SAdrien Mazarguil { 758771fa900SAdrien Mazarguil char ifname[IF_NAMESIZE]; 759771fa900SAdrien Mazarguil 760771fa900SAdrien Mazarguil if (priv_get_ifname(priv, &ifname) == 0) 761771fa900SAdrien Mazarguil DEBUG("port %u ifname is \"%s\"", 762771fa900SAdrien Mazarguil priv->port, ifname); 763771fa900SAdrien Mazarguil else 764771fa900SAdrien Mazarguil DEBUG("port %u ifname is unknown", priv->port); 765771fa900SAdrien Mazarguil } 766771fa900SAdrien Mazarguil #endif 767771fa900SAdrien Mazarguil /* Get actual MTU if possible. */ 768771fa900SAdrien Mazarguil priv_get_mtu(priv, &priv->mtu); 769771fa900SAdrien Mazarguil DEBUG("port %u MTU is %u", priv->port, priv->mtu); 770771fa900SAdrien Mazarguil 771771fa900SAdrien Mazarguil /* from rte_ethdev.c */ 772771fa900SAdrien Mazarguil { 773771fa900SAdrien Mazarguil char name[RTE_ETH_NAME_MAX_LEN]; 774771fa900SAdrien Mazarguil 775771fa900SAdrien Mazarguil snprintf(name, sizeof(name), "%s port %u", 776771fa900SAdrien Mazarguil ibv_get_device_name(ibv_dev), port); 7776751f6deSDavid Marchand eth_dev = rte_eth_dev_allocate(name); 778771fa900SAdrien Mazarguil } 779771fa900SAdrien Mazarguil if (eth_dev == NULL) { 780771fa900SAdrien Mazarguil ERROR("can not allocate rte ethdev"); 781771fa900SAdrien Mazarguil err = ENOMEM; 782771fa900SAdrien Mazarguil goto port_error; 783771fa900SAdrien Mazarguil } 784771fa900SAdrien Mazarguil eth_dev->data->dev_private = priv; 785a48deadaSOr Ami eth_dev->data->mac_addrs = priv->mac; 786eac901ceSJan Blunck eth_dev->device = &pci_dev->device; 787a48deadaSOr Ami rte_eth_copy_pci_info(eth_dev, pci_dev); 788bd735c31SGaetan Rivet eth_dev->data->dev_flags |= RTE_ETH_DEV_DETACHABLE; 789fdf91e0fSJan Blunck eth_dev->device->driver = &mlx5_driver.driver; 790771fa900SAdrien Mazarguil priv->dev = eth_dev; 791771fa900SAdrien Mazarguil eth_dev->dev_ops = &mlx5_dev_ops; 792c8ffb8a9SNélio Laranjeiro TAILQ_INIT(&priv->flows); 793a48deadaSOr Ami 794771fa900SAdrien Mazarguil /* Bring Ethernet device up. */ 795771fa900SAdrien Mazarguil DEBUG("forcing Ethernet interface up"); 796771fa900SAdrien Mazarguil priv_set_flags(priv, ~IFF_UP, IFF_UP); 7972c960a51SMatthieu Ternisien d'Ouville mlx5_link_update(priv->dev, 1); 798771fa900SAdrien Mazarguil continue; 799771fa900SAdrien Mazarguil 800771fa900SAdrien Mazarguil port_error: 8012f636ae5SOr Ami if (priv) { 8022f97422eSNelio Laranjeiro rte_free(priv->rss_conf); 803771fa900SAdrien Mazarguil rte_free(priv); 8042f636ae5SOr Ami } 805771fa900SAdrien Mazarguil if (pd) 806771fa900SAdrien Mazarguil claim_zero(ibv_dealloc_pd(pd)); 807771fa900SAdrien Mazarguil if (ctx) 808771fa900SAdrien Mazarguil claim_zero(ibv_close_device(ctx)); 809771fa900SAdrien Mazarguil break; 810771fa900SAdrien Mazarguil } 811771fa900SAdrien Mazarguil 812771fa900SAdrien Mazarguil /* 813771fa900SAdrien Mazarguil * XXX if something went wrong in the loop above, there is a resource 814771fa900SAdrien Mazarguil * leak (ctx, pd, priv, dpdk ethdev) but we can do nothing about it as 815771fa900SAdrien Mazarguil * long as the dpdk does not provide a way to deallocate a ethdev and a 816771fa900SAdrien Mazarguil * way to enumerate the registered ethdevs to free the previous ones. 817771fa900SAdrien Mazarguil */ 818771fa900SAdrien Mazarguil 819771fa900SAdrien Mazarguil /* no port found, complain */ 820771fa900SAdrien Mazarguil if (!mlx5_dev[idx].ports) { 821771fa900SAdrien Mazarguil err = ENODEV; 822771fa900SAdrien Mazarguil goto error; 823771fa900SAdrien Mazarguil } 824771fa900SAdrien Mazarguil 825771fa900SAdrien Mazarguil error: 826771fa900SAdrien Mazarguil if (attr_ctx) 827771fa900SAdrien Mazarguil claim_zero(ibv_close_device(attr_ctx)); 828771fa900SAdrien Mazarguil if (list) 829771fa900SAdrien Mazarguil ibv_free_device_list(list); 830771fa900SAdrien Mazarguil assert(err >= 0); 831771fa900SAdrien Mazarguil return -err; 832771fa900SAdrien Mazarguil } 833771fa900SAdrien Mazarguil 834771fa900SAdrien Mazarguil static const struct rte_pci_id mlx5_pci_id_map[] = { 835771fa900SAdrien Mazarguil { 8361d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 8371d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4) 838771fa900SAdrien Mazarguil }, 839771fa900SAdrien Mazarguil { 8401d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 8411d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4VF) 842771fa900SAdrien Mazarguil }, 843771fa900SAdrien Mazarguil { 8441d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 8451d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4LX) 846771fa900SAdrien Mazarguil }, 847771fa900SAdrien Mazarguil { 8481d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 8491d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF) 850771fa900SAdrien Mazarguil }, 851771fa900SAdrien Mazarguil { 852528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 853528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5) 854528a9fbeSYongseok Koh }, 855528a9fbeSYongseok Koh { 856528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 857528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5VF) 858528a9fbeSYongseok Koh }, 859528a9fbeSYongseok Koh { 860528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 861528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5EX) 862528a9fbeSYongseok Koh }, 863528a9fbeSYongseok Koh { 864528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 865528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF) 866528a9fbeSYongseok Koh }, 867528a9fbeSYongseok Koh { 868771fa900SAdrien Mazarguil .vendor_id = 0 869771fa900SAdrien Mazarguil } 870771fa900SAdrien Mazarguil }; 871771fa900SAdrien Mazarguil 872fdf91e0fSJan Blunck static struct rte_pci_driver mlx5_driver = { 8732f3193cfSJan Viktorin .driver = { 8742f3193cfSJan Viktorin .name = MLX5_DRIVER_NAME 8752f3193cfSJan Viktorin }, 876771fa900SAdrien Mazarguil .id_table = mlx5_pci_id_map, 877af424af8SShreyansh Jain .probe = mlx5_pci_probe, 8787d7d7ad1SMatan Azrad .drv_flags = RTE_PCI_DRV_INTR_LSC | RTE_PCI_DRV_INTR_RMV, 879771fa900SAdrien Mazarguil }; 880771fa900SAdrien Mazarguil 881771fa900SAdrien Mazarguil /** 882771fa900SAdrien Mazarguil * Driver initialization routine. 883771fa900SAdrien Mazarguil */ 884c830cb29SDavid Marchand RTE_INIT(rte_mlx5_pmd_init); 885c830cb29SDavid Marchand static void 886c830cb29SDavid Marchand rte_mlx5_pmd_init(void) 887771fa900SAdrien Mazarguil { 888ea16068cSYongseok Koh /* Build the static table for ptype conversion. */ 889ea16068cSYongseok Koh mlx5_set_ptype_table(); 890771fa900SAdrien Mazarguil /* 891771fa900SAdrien Mazarguil * RDMAV_HUGEPAGES_SAFE tells ibv_fork_init() we intend to use 892771fa900SAdrien Mazarguil * huge pages. Calling ibv_fork_init() during init allows 893771fa900SAdrien Mazarguil * applications to use fork() safely for purposes other than 894771fa900SAdrien Mazarguil * using this PMD, which is not supported in forked processes. 895771fa900SAdrien Mazarguil */ 896771fa900SAdrien Mazarguil setenv("RDMAV_HUGEPAGES_SAFE", "1", 1); 8979f9bebaeSShahaf Shuler /* Don't map UAR to WC if BlueFlame is not used.*/ 8989f9bebaeSShahaf Shuler setenv("MLX5_SHUT_UP_BF", "1", 1); 899771fa900SAdrien Mazarguil ibv_fork_init(); 9003dcfe039SThomas Monjalon rte_pci_register(&mlx5_driver); 901771fa900SAdrien Mazarguil } 902771fa900SAdrien Mazarguil 90301f19227SShreyansh Jain RTE_PMD_EXPORT_NAME(net_mlx5, __COUNTER__); 90401f19227SShreyansh Jain RTE_PMD_REGISTER_PCI_TABLE(net_mlx5, mlx5_pci_id_map); 9050880c401SOlivier Matz RTE_PMD_REGISTER_KMOD_DEP(net_mlx5, "* ib_uverbs & mlx5_core & mlx5_ib"); 906