18fd92a66SOlivier Matz /* SPDX-License-Identifier: BSD-3-Clause 2771fa900SAdrien Mazarguil * Copyright 2015 6WIND S.A. 35feecc57SShahaf Shuler * Copyright 2015 Mellanox Technologies, Ltd 4771fa900SAdrien Mazarguil */ 5771fa900SAdrien Mazarguil 6771fa900SAdrien Mazarguil #include <stddef.h> 7771fa900SAdrien Mazarguil #include <unistd.h> 8771fa900SAdrien Mazarguil #include <string.h> 9771fa900SAdrien Mazarguil #include <assert.h> 1059b91becSAdrien Mazarguil #include <dlfcn.h> 11771fa900SAdrien Mazarguil #include <stdint.h> 12771fa900SAdrien Mazarguil #include <stdlib.h> 13e72dd09bSNélio Laranjeiro #include <errno.h> 14771fa900SAdrien Mazarguil #include <net/if.h> 154a984153SXueming Li #include <sys/mman.h> 1626c08b97SAdrien Mazarguil #include <linux/netlink.h> 17ccdcba53SNélio Laranjeiro #include <linux/rtnetlink.h> 18771fa900SAdrien Mazarguil 19771fa900SAdrien Mazarguil /* Verbs header. */ 20771fa900SAdrien Mazarguil /* ISO C doesn't support unnamed structs/unions, disabling -pedantic. */ 21771fa900SAdrien Mazarguil #ifdef PEDANTIC 22fc5b160fSBruce Richardson #pragma GCC diagnostic ignored "-Wpedantic" 23771fa900SAdrien Mazarguil #endif 24771fa900SAdrien Mazarguil #include <infiniband/verbs.h> 25771fa900SAdrien Mazarguil #ifdef PEDANTIC 26fc5b160fSBruce Richardson #pragma GCC diagnostic error "-Wpedantic" 27771fa900SAdrien Mazarguil #endif 28771fa900SAdrien Mazarguil 29771fa900SAdrien Mazarguil #include <rte_malloc.h> 30ffc905f3SFerruh Yigit #include <rte_ethdev_driver.h> 31fdf91e0fSJan Blunck #include <rte_ethdev_pci.h> 32771fa900SAdrien Mazarguil #include <rte_pci.h> 33c752998bSGaetan Rivet #include <rte_bus_pci.h> 34771fa900SAdrien Mazarguil #include <rte_common.h> 3559b91becSAdrien Mazarguil #include <rte_config.h> 364a984153SXueming Li #include <rte_eal_memconfig.h> 37e72dd09bSNélio Laranjeiro #include <rte_kvargs.h> 38e89c15b6SAdrien Mazarguil #include <rte_rwlock.h> 39e89c15b6SAdrien Mazarguil #include <rte_spinlock.h> 40f38c5457SAdrien Mazarguil #include <rte_string_fns.h> 41771fa900SAdrien Mazarguil 42771fa900SAdrien Mazarguil #include "mlx5.h" 43771fa900SAdrien Mazarguil #include "mlx5_utils.h" 442e22920bSAdrien Mazarguil #include "mlx5_rxtx.h" 45771fa900SAdrien Mazarguil #include "mlx5_autoconf.h" 4613d57bd5SAdrien Mazarguil #include "mlx5_defs.h" 470e83b8e5SNelio Laranjeiro #include "mlx5_glue.h" 48974f1e7eSYongseok Koh #include "mlx5_mr.h" 4984c406e7SOri Kam #include "mlx5_flow.h" 50771fa900SAdrien Mazarguil 5199c12dccSNélio Laranjeiro /* Device parameter to enable RX completion queue compression. */ 5299c12dccSNélio Laranjeiro #define MLX5_RXQ_CQE_COMP_EN "rxq_cqe_comp_en" 5399c12dccSNélio Laranjeiro 547d6bf6b8SYongseok Koh /* Device parameter to enable Multi-Packet Rx queue. */ 557d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_EN "mprq_en" 567d6bf6b8SYongseok Koh 577d6bf6b8SYongseok Koh /* Device parameter to configure log 2 of the number of strides for MPRQ. */ 587d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_LOG_STRIDE_NUM "mprq_log_stride_num" 597d6bf6b8SYongseok Koh 607d6bf6b8SYongseok Koh /* Device parameter to limit the size of memcpy'd packet for MPRQ. */ 617d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_MAX_MEMCPY_LEN "mprq_max_memcpy_len" 627d6bf6b8SYongseok Koh 637d6bf6b8SYongseok Koh /* Device parameter to set the minimum number of Rx queues to enable MPRQ. */ 647d6bf6b8SYongseok Koh #define MLX5_RXQS_MIN_MPRQ "rxqs_min_mprq" 657d6bf6b8SYongseok Koh 662a66cf37SYaacov Hazan /* Device parameter to configure inline send. */ 672a66cf37SYaacov Hazan #define MLX5_TXQ_INLINE "txq_inline" 682a66cf37SYaacov Hazan 692a66cf37SYaacov Hazan /* 702a66cf37SYaacov Hazan * Device parameter to configure the number of TX queues threshold for 712a66cf37SYaacov Hazan * enabling inline send. 722a66cf37SYaacov Hazan */ 732a66cf37SYaacov Hazan #define MLX5_TXQS_MIN_INLINE "txqs_min_inline" 742a66cf37SYaacov Hazan 75230189d9SNélio Laranjeiro /* Device parameter to enable multi-packet send WQEs. */ 76230189d9SNélio Laranjeiro #define MLX5_TXQ_MPW_EN "txq_mpw_en" 77230189d9SNélio Laranjeiro 786ce84bd8SYongseok Koh /* Device parameter to include 2 dsegs in the title WQEBB. */ 796ce84bd8SYongseok Koh #define MLX5_TXQ_MPW_HDR_DSEG_EN "txq_mpw_hdr_dseg_en" 806ce84bd8SYongseok Koh 816ce84bd8SYongseok Koh /* Device parameter to limit the size of inlining packet. */ 826ce84bd8SYongseok Koh #define MLX5_TXQ_MAX_INLINE_LEN "txq_max_inline_len" 836ce84bd8SYongseok Koh 845644d5b9SNelio Laranjeiro /* Device parameter to enable hardware Tx vector. */ 855644d5b9SNelio Laranjeiro #define MLX5_TX_VEC_EN "tx_vec_en" 865644d5b9SNelio Laranjeiro 875644d5b9SNelio Laranjeiro /* Device parameter to enable hardware Rx vector. */ 885644d5b9SNelio Laranjeiro #define MLX5_RX_VEC_EN "rx_vec_en" 895644d5b9SNelio Laranjeiro 9078a54648SXueming Li /* Allow L3 VXLAN flow creation. */ 9178a54648SXueming Li #define MLX5_L3_VXLAN_EN "l3_vxlan_en" 9278a54648SXueming Li 9351e72d38SOri Kam /* Activate DV flow steering. */ 9451e72d38SOri Kam #define MLX5_DV_FLOW_EN "dv_flow_en" 9551e72d38SOri Kam 96db209cc3SNélio Laranjeiro /* Activate Netlink support in VF mode. */ 97db209cc3SNélio Laranjeiro #define MLX5_VF_NL_EN "vf_nl_en" 98db209cc3SNélio Laranjeiro 996de569f5SAdrien Mazarguil /* Select port representors to instantiate. */ 1006de569f5SAdrien Mazarguil #define MLX5_REPRESENTOR "representor" 1016de569f5SAdrien Mazarguil 10243e9d979SShachar Beiser #ifndef HAVE_IBV_MLX5_MOD_MPW 10343e9d979SShachar Beiser #define MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED (1 << 2) 10443e9d979SShachar Beiser #define MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW (1 << 3) 10543e9d979SShachar Beiser #endif 10643e9d979SShachar Beiser 107523f5a74SYongseok Koh #ifndef HAVE_IBV_MLX5_MOD_CQE_128B_COMP 108523f5a74SYongseok Koh #define MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP (1 << 4) 109523f5a74SYongseok Koh #endif 110523f5a74SYongseok Koh 111974f1e7eSYongseok Koh static const char *MZ_MLX5_PMD_SHARED_DATA = "mlx5_pmd_shared_data"; 112974f1e7eSYongseok Koh 113974f1e7eSYongseok Koh /* Shared memory between primary and secondary processes. */ 114974f1e7eSYongseok Koh struct mlx5_shared_data *mlx5_shared_data; 115974f1e7eSYongseok Koh 116974f1e7eSYongseok Koh /* Spinlock for mlx5_shared_data allocation. */ 117974f1e7eSYongseok Koh static rte_spinlock_t mlx5_shared_data_lock = RTE_SPINLOCK_INITIALIZER; 118974f1e7eSYongseok Koh 119a170a30dSNélio Laranjeiro /** Driver-specific log messages type. */ 120a170a30dSNélio Laranjeiro int mlx5_logtype; 121a170a30dSNélio Laranjeiro 122771fa900SAdrien Mazarguil /** 123974f1e7eSYongseok Koh * Prepare shared data between primary and secondary process. 124974f1e7eSYongseok Koh */ 125974f1e7eSYongseok Koh static void 126974f1e7eSYongseok Koh mlx5_prepare_shared_data(void) 127974f1e7eSYongseok Koh { 128974f1e7eSYongseok Koh const struct rte_memzone *mz; 129974f1e7eSYongseok Koh 130974f1e7eSYongseok Koh rte_spinlock_lock(&mlx5_shared_data_lock); 131974f1e7eSYongseok Koh if (mlx5_shared_data == NULL) { 132974f1e7eSYongseok Koh if (rte_eal_process_type() == RTE_PROC_PRIMARY) { 133974f1e7eSYongseok Koh /* Allocate shared memory. */ 134974f1e7eSYongseok Koh mz = rte_memzone_reserve(MZ_MLX5_PMD_SHARED_DATA, 135974f1e7eSYongseok Koh sizeof(*mlx5_shared_data), 136974f1e7eSYongseok Koh SOCKET_ID_ANY, 0); 137974f1e7eSYongseok Koh } else { 138974f1e7eSYongseok Koh /* Lookup allocated shared memory. */ 139974f1e7eSYongseok Koh mz = rte_memzone_lookup(MZ_MLX5_PMD_SHARED_DATA); 140974f1e7eSYongseok Koh } 141974f1e7eSYongseok Koh if (mz == NULL) 142974f1e7eSYongseok Koh rte_panic("Cannot allocate mlx5 shared data\n"); 143974f1e7eSYongseok Koh mlx5_shared_data = mz->addr; 144974f1e7eSYongseok Koh /* Initialize shared data. */ 145974f1e7eSYongseok Koh if (rte_eal_process_type() == RTE_PROC_PRIMARY) { 146974f1e7eSYongseok Koh LIST_INIT(&mlx5_shared_data->mem_event_cb_list); 147974f1e7eSYongseok Koh rte_rwlock_init(&mlx5_shared_data->mem_event_rwlock); 148974f1e7eSYongseok Koh } 14944b1d513SDavid Marchand rte_mem_event_callback_register("MLX5_MEM_EVENT_CB", 15044b1d513SDavid Marchand mlx5_mr_mem_event_cb, NULL); 151974f1e7eSYongseok Koh } 152974f1e7eSYongseok Koh rte_spinlock_unlock(&mlx5_shared_data_lock); 153974f1e7eSYongseok Koh } 154974f1e7eSYongseok Koh 155974f1e7eSYongseok Koh /** 1564d803a72SOlga Shern * Retrieve integer value from environment variable. 1574d803a72SOlga Shern * 1584d803a72SOlga Shern * @param[in] name 1594d803a72SOlga Shern * Environment variable name. 1604d803a72SOlga Shern * 1614d803a72SOlga Shern * @return 1624d803a72SOlga Shern * Integer value, 0 if the variable is not set. 1634d803a72SOlga Shern */ 1644d803a72SOlga Shern int 1654d803a72SOlga Shern mlx5_getenv_int(const char *name) 1664d803a72SOlga Shern { 1674d803a72SOlga Shern const char *val = getenv(name); 1684d803a72SOlga Shern 1694d803a72SOlga Shern if (val == NULL) 1704d803a72SOlga Shern return 0; 1714d803a72SOlga Shern return atoi(val); 1724d803a72SOlga Shern } 1734d803a72SOlga Shern 1744d803a72SOlga Shern /** 1751e3a39f7SXueming Li * Verbs callback to allocate a memory. This function should allocate the space 1761e3a39f7SXueming Li * according to the size provided residing inside a huge page. 1771e3a39f7SXueming Li * Please note that all allocation must respect the alignment from libmlx5 1781e3a39f7SXueming Li * (i.e. currently sysconf(_SC_PAGESIZE)). 1791e3a39f7SXueming Li * 1801e3a39f7SXueming Li * @param[in] size 1811e3a39f7SXueming Li * The size in bytes of the memory to allocate. 1821e3a39f7SXueming Li * @param[in] data 1831e3a39f7SXueming Li * A pointer to the callback data. 1841e3a39f7SXueming Li * 1851e3a39f7SXueming Li * @return 186a6d83b6aSNélio Laranjeiro * Allocated buffer, NULL otherwise and rte_errno is set. 1871e3a39f7SXueming Li */ 1881e3a39f7SXueming Li static void * 1891e3a39f7SXueming Li mlx5_alloc_verbs_buf(size_t size, void *data) 1901e3a39f7SXueming Li { 1911e3a39f7SXueming Li struct priv *priv = data; 1921e3a39f7SXueming Li void *ret; 1931e3a39f7SXueming Li size_t alignment = sysconf(_SC_PAGESIZE); 194d10b09dbSOlivier Matz unsigned int socket = SOCKET_ID_ANY; 1951e3a39f7SXueming Li 196d10b09dbSOlivier Matz if (priv->verbs_alloc_ctx.type == MLX5_VERBS_ALLOC_TYPE_TX_QUEUE) { 197d10b09dbSOlivier Matz const struct mlx5_txq_ctrl *ctrl = priv->verbs_alloc_ctx.obj; 198d10b09dbSOlivier Matz 199d10b09dbSOlivier Matz socket = ctrl->socket; 200d10b09dbSOlivier Matz } else if (priv->verbs_alloc_ctx.type == 201d10b09dbSOlivier Matz MLX5_VERBS_ALLOC_TYPE_RX_QUEUE) { 202d10b09dbSOlivier Matz const struct mlx5_rxq_ctrl *ctrl = priv->verbs_alloc_ctx.obj; 203d10b09dbSOlivier Matz 204d10b09dbSOlivier Matz socket = ctrl->socket; 205d10b09dbSOlivier Matz } 2061e3a39f7SXueming Li assert(data != NULL); 207d10b09dbSOlivier Matz ret = rte_malloc_socket(__func__, size, alignment, socket); 208a6d83b6aSNélio Laranjeiro if (!ret && size) 209a6d83b6aSNélio Laranjeiro rte_errno = ENOMEM; 2101e3a39f7SXueming Li return ret; 2111e3a39f7SXueming Li } 2121e3a39f7SXueming Li 2131e3a39f7SXueming Li /** 2141e3a39f7SXueming Li * Verbs callback to free a memory. 2151e3a39f7SXueming Li * 2161e3a39f7SXueming Li * @param[in] ptr 2171e3a39f7SXueming Li * A pointer to the memory to free. 2181e3a39f7SXueming Li * @param[in] data 2191e3a39f7SXueming Li * A pointer to the callback data. 2201e3a39f7SXueming Li */ 2211e3a39f7SXueming Li static void 2221e3a39f7SXueming Li mlx5_free_verbs_buf(void *ptr, void *data __rte_unused) 2231e3a39f7SXueming Li { 2241e3a39f7SXueming Li assert(data != NULL); 2251e3a39f7SXueming Li rte_free(ptr); 2261e3a39f7SXueming Li } 2271e3a39f7SXueming Li 2281e3a39f7SXueming Li /** 229771fa900SAdrien Mazarguil * DPDK callback to close the device. 230771fa900SAdrien Mazarguil * 231771fa900SAdrien Mazarguil * Destroy all queues and objects, free memory. 232771fa900SAdrien Mazarguil * 233771fa900SAdrien Mazarguil * @param dev 234771fa900SAdrien Mazarguil * Pointer to Ethernet device structure. 235771fa900SAdrien Mazarguil */ 236771fa900SAdrien Mazarguil static void 237771fa900SAdrien Mazarguil mlx5_dev_close(struct rte_eth_dev *dev) 238771fa900SAdrien Mazarguil { 23901d79216SNélio Laranjeiro struct priv *priv = dev->data->dev_private; 2402e22920bSAdrien Mazarguil unsigned int i; 2416af6b973SNélio Laranjeiro int ret; 242771fa900SAdrien Mazarguil 243a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %u closing device \"%s\"", 2440f99970bSNélio Laranjeiro dev->data->port_id, 245771fa900SAdrien Mazarguil ((priv->ctx != NULL) ? priv->ctx->device->name : "")); 246ecc1c29dSAdrien Mazarguil /* In case mlx5_dev_stop() has not been called. */ 247af4f09f2SNélio Laranjeiro mlx5_dev_interrupt_handler_uninstall(dev); 248af4f09f2SNélio Laranjeiro mlx5_traffic_disable(dev); 249af689f1fSNelio Laranjeiro mlx5_flow_flush(dev, NULL); 2502e22920bSAdrien Mazarguil /* Prevent crashes when queues are still in use. */ 2512e22920bSAdrien Mazarguil dev->rx_pkt_burst = removed_rx_burst; 2522e22920bSAdrien Mazarguil dev->tx_pkt_burst = removed_tx_burst; 2532e22920bSAdrien Mazarguil if (priv->rxqs != NULL) { 2542e22920bSAdrien Mazarguil /* XXX race condition if mlx5_rx_burst() is still running. */ 2552e22920bSAdrien Mazarguil usleep(1000); 256a1366b1aSNélio Laranjeiro for (i = 0; (i != priv->rxqs_n); ++i) 257af4f09f2SNélio Laranjeiro mlx5_rxq_release(dev, i); 2582e22920bSAdrien Mazarguil priv->rxqs_n = 0; 2592e22920bSAdrien Mazarguil priv->rxqs = NULL; 2602e22920bSAdrien Mazarguil } 2612e22920bSAdrien Mazarguil if (priv->txqs != NULL) { 2622e22920bSAdrien Mazarguil /* XXX race condition if mlx5_tx_burst() is still running. */ 2632e22920bSAdrien Mazarguil usleep(1000); 2646e78005aSNélio Laranjeiro for (i = 0; (i != priv->txqs_n); ++i) 265af4f09f2SNélio Laranjeiro mlx5_txq_release(dev, i); 2662e22920bSAdrien Mazarguil priv->txqs_n = 0; 2672e22920bSAdrien Mazarguil priv->txqs = NULL; 2682e22920bSAdrien Mazarguil } 2697d6bf6b8SYongseok Koh mlx5_mprq_free_mp(dev); 270974f1e7eSYongseok Koh mlx5_mr_release(dev); 271771fa900SAdrien Mazarguil if (priv->pd != NULL) { 272771fa900SAdrien Mazarguil assert(priv->ctx != NULL); 2730e83b8e5SNelio Laranjeiro claim_zero(mlx5_glue->dealloc_pd(priv->pd)); 2740e83b8e5SNelio Laranjeiro claim_zero(mlx5_glue->close_device(priv->ctx)); 275771fa900SAdrien Mazarguil } else 276771fa900SAdrien Mazarguil assert(priv->ctx == NULL); 27729c1d8bbSNélio Laranjeiro if (priv->rss_conf.rss_key != NULL) 27829c1d8bbSNélio Laranjeiro rte_free(priv->rss_conf.rss_key); 279634efbc2SNelio Laranjeiro if (priv->reta_idx != NULL) 280634efbc2SNelio Laranjeiro rte_free(priv->reta_idx); 2818c5bca92SXueming Li if (priv->primary_socket) 282af4f09f2SNélio Laranjeiro mlx5_socket_uninit(dev); 283ccdcba53SNélio Laranjeiro if (priv->config.vf) 284ccdcba53SNélio Laranjeiro mlx5_nl_mac_addr_flush(dev); 28526c08b97SAdrien Mazarguil if (priv->nl_socket_route >= 0) 28626c08b97SAdrien Mazarguil close(priv->nl_socket_route); 28726c08b97SAdrien Mazarguil if (priv->nl_socket_rdma >= 0) 28826c08b97SAdrien Mazarguil close(priv->nl_socket_rdma); 289d53180afSMoti Haimovsky if (priv->tcf_context) 290d53180afSMoti Haimovsky mlx5_flow_tcf_context_destroy(priv->tcf_context); 291af4f09f2SNélio Laranjeiro ret = mlx5_hrxq_ibv_verify(dev); 292f5479b68SNélio Laranjeiro if (ret) 293a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some hash Rx queue still remain", 2940f99970bSNélio Laranjeiro dev->data->port_id); 295af4f09f2SNélio Laranjeiro ret = mlx5_ind_table_ibv_verify(dev); 2964c7a0f5fSNélio Laranjeiro if (ret) 297a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some indirection table still remain", 2980f99970bSNélio Laranjeiro dev->data->port_id); 299af4f09f2SNélio Laranjeiro ret = mlx5_rxq_ibv_verify(dev); 30009cb5b58SNélio Laranjeiro if (ret) 301a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some Verbs Rx queue still remain", 3020f99970bSNélio Laranjeiro dev->data->port_id); 303af4f09f2SNélio Laranjeiro ret = mlx5_rxq_verify(dev); 304a1366b1aSNélio Laranjeiro if (ret) 305a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some Rx queues still remain", 3060f99970bSNélio Laranjeiro dev->data->port_id); 307af4f09f2SNélio Laranjeiro ret = mlx5_txq_ibv_verify(dev); 308faf2667fSNélio Laranjeiro if (ret) 309a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some Verbs Tx queue still remain", 3100f99970bSNélio Laranjeiro dev->data->port_id); 311af4f09f2SNélio Laranjeiro ret = mlx5_txq_verify(dev); 3126e78005aSNélio Laranjeiro if (ret) 313a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some Tx queues still remain", 3140f99970bSNélio Laranjeiro dev->data->port_id); 315af4f09f2SNélio Laranjeiro ret = mlx5_flow_verify(dev); 3166af6b973SNélio Laranjeiro if (ret) 317a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some flows still remain", 318a170a30dSNélio Laranjeiro dev->data->port_id); 3192b730263SAdrien Mazarguil if (priv->domain_id != RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID) { 3202b730263SAdrien Mazarguil unsigned int c = 0; 3212b730263SAdrien Mazarguil unsigned int i = mlx5_dev_to_port_id(dev->device, NULL, 0); 3222b730263SAdrien Mazarguil uint16_t port_id[i]; 3232b730263SAdrien Mazarguil 3242b730263SAdrien Mazarguil i = RTE_MIN(mlx5_dev_to_port_id(dev->device, port_id, i), i); 3252b730263SAdrien Mazarguil while (i--) { 3262b730263SAdrien Mazarguil struct priv *opriv = 3272b730263SAdrien Mazarguil rte_eth_devices[port_id[i]].data->dev_private; 3282b730263SAdrien Mazarguil 3292b730263SAdrien Mazarguil if (!opriv || 3302b730263SAdrien Mazarguil opriv->domain_id != priv->domain_id || 3312b730263SAdrien Mazarguil &rte_eth_devices[port_id[i]] == dev) 3322b730263SAdrien Mazarguil continue; 3332b730263SAdrien Mazarguil ++c; 3342b730263SAdrien Mazarguil } 3352b730263SAdrien Mazarguil if (!c) 3362b730263SAdrien Mazarguil claim_zero(rte_eth_switch_domain_free(priv->domain_id)); 3372b730263SAdrien Mazarguil } 338771fa900SAdrien Mazarguil memset(priv, 0, sizeof(*priv)); 3392b730263SAdrien Mazarguil priv->domain_id = RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID; 340*42603bbdSOphir Munk /* 341*42603bbdSOphir Munk * flag to rte_eth_dev_close() that it should release the port resources 342*42603bbdSOphir Munk * (calling rte_eth_dev_release_port()) in addition to closing it. 343*42603bbdSOphir Munk */ 344*42603bbdSOphir Munk dev->data->dev_flags |= RTE_ETH_DEV_CLOSE_REMOVE; 345*42603bbdSOphir Munk /* 346*42603bbdSOphir Munk * Reset mac_addrs to NULL such that it is not freed as part of 347*42603bbdSOphir Munk * rte_eth_dev_release_port(). mac_addrs is part of dev_private so 348*42603bbdSOphir Munk * it is freed when dev_private is freed. 349*42603bbdSOphir Munk */ 350*42603bbdSOphir Munk dev->data->mac_addrs = NULL; 351771fa900SAdrien Mazarguil } 352771fa900SAdrien Mazarguil 3530887aa7fSNélio Laranjeiro const struct eth_dev_ops mlx5_dev_ops = { 354e60fbd5bSAdrien Mazarguil .dev_configure = mlx5_dev_configure, 355e60fbd5bSAdrien Mazarguil .dev_start = mlx5_dev_start, 356e60fbd5bSAdrien Mazarguil .dev_stop = mlx5_dev_stop, 35762072098SOr Ami .dev_set_link_down = mlx5_set_link_down, 35862072098SOr Ami .dev_set_link_up = mlx5_set_link_up, 359771fa900SAdrien Mazarguil .dev_close = mlx5_dev_close, 3601bdbe1afSAdrien Mazarguil .promiscuous_enable = mlx5_promiscuous_enable, 3611bdbe1afSAdrien Mazarguil .promiscuous_disable = mlx5_promiscuous_disable, 3621bdbe1afSAdrien Mazarguil .allmulticast_enable = mlx5_allmulticast_enable, 3631bdbe1afSAdrien Mazarguil .allmulticast_disable = mlx5_allmulticast_disable, 364cb8faed7SAdrien Mazarguil .link_update = mlx5_link_update, 36587011737SAdrien Mazarguil .stats_get = mlx5_stats_get, 36687011737SAdrien Mazarguil .stats_reset = mlx5_stats_reset, 367a4193ae3SShahaf Shuler .xstats_get = mlx5_xstats_get, 368a4193ae3SShahaf Shuler .xstats_reset = mlx5_xstats_reset, 369a4193ae3SShahaf Shuler .xstats_get_names = mlx5_xstats_get_names, 370e60fbd5bSAdrien Mazarguil .dev_infos_get = mlx5_dev_infos_get, 37178a38edfSJianfeng Tan .dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get, 372e9086978SAdrien Mazarguil .vlan_filter_set = mlx5_vlan_filter_set, 3732e22920bSAdrien Mazarguil .rx_queue_setup = mlx5_rx_queue_setup, 3742e22920bSAdrien Mazarguil .tx_queue_setup = mlx5_tx_queue_setup, 3752e22920bSAdrien Mazarguil .rx_queue_release = mlx5_rx_queue_release, 3762e22920bSAdrien Mazarguil .tx_queue_release = mlx5_tx_queue_release, 37702d75430SAdrien Mazarguil .flow_ctrl_get = mlx5_dev_get_flow_ctrl, 37802d75430SAdrien Mazarguil .flow_ctrl_set = mlx5_dev_set_flow_ctrl, 3793318aef7SAdrien Mazarguil .mac_addr_remove = mlx5_mac_addr_remove, 3803318aef7SAdrien Mazarguil .mac_addr_add = mlx5_mac_addr_add, 38186977fccSDavid Marchand .mac_addr_set = mlx5_mac_addr_set, 382e0586a8dSNélio Laranjeiro .set_mc_addr_list = mlx5_set_mc_addr_list, 383cf37ca95SAdrien Mazarguil .mtu_set = mlx5_dev_set_mtu, 384f3db9489SYaacov Hazan .vlan_strip_queue_set = mlx5_vlan_strip_queue_set, 385f3db9489SYaacov Hazan .vlan_offload_set = mlx5_vlan_offload_set, 386634efbc2SNelio Laranjeiro .reta_update = mlx5_dev_rss_reta_update, 387634efbc2SNelio Laranjeiro .reta_query = mlx5_dev_rss_reta_query, 3882f97422eSNelio Laranjeiro .rss_hash_update = mlx5_rss_hash_update, 3892f97422eSNelio Laranjeiro .rss_hash_conf_get = mlx5_rss_hash_conf_get, 39076f5c99eSYaacov Hazan .filter_ctrl = mlx5_dev_filter_ctrl, 3918788fec1SOlivier Matz .rx_descriptor_status = mlx5_rx_descriptor_status, 3928788fec1SOlivier Matz .tx_descriptor_status = mlx5_tx_descriptor_status, 3933c7d44afSShahaf Shuler .rx_queue_intr_enable = mlx5_rx_intr_enable, 3943c7d44afSShahaf Shuler .rx_queue_intr_disable = mlx5_rx_intr_disable, 395d3e0f392SMatan Azrad .is_removed = mlx5_is_removed, 396771fa900SAdrien Mazarguil }; 397771fa900SAdrien Mazarguil 39887ec44ceSXueming Li static const struct eth_dev_ops mlx5_dev_sec_ops = { 39987ec44ceSXueming Li .stats_get = mlx5_stats_get, 40087ec44ceSXueming Li .stats_reset = mlx5_stats_reset, 40187ec44ceSXueming Li .xstats_get = mlx5_xstats_get, 40287ec44ceSXueming Li .xstats_reset = mlx5_xstats_reset, 40387ec44ceSXueming Li .xstats_get_names = mlx5_xstats_get_names, 40487ec44ceSXueming Li .dev_infos_get = mlx5_dev_infos_get, 40587ec44ceSXueming Li .rx_descriptor_status = mlx5_rx_descriptor_status, 40687ec44ceSXueming Li .tx_descriptor_status = mlx5_tx_descriptor_status, 40787ec44ceSXueming Li }; 40887ec44ceSXueming Li 4090887aa7fSNélio Laranjeiro /* Available operators in flow isolated mode. */ 4100887aa7fSNélio Laranjeiro const struct eth_dev_ops mlx5_dev_ops_isolate = { 4110887aa7fSNélio Laranjeiro .dev_configure = mlx5_dev_configure, 4120887aa7fSNélio Laranjeiro .dev_start = mlx5_dev_start, 4130887aa7fSNélio Laranjeiro .dev_stop = mlx5_dev_stop, 4140887aa7fSNélio Laranjeiro .dev_set_link_down = mlx5_set_link_down, 4150887aa7fSNélio Laranjeiro .dev_set_link_up = mlx5_set_link_up, 4160887aa7fSNélio Laranjeiro .dev_close = mlx5_dev_close, 41724b068adSYongseok Koh .promiscuous_enable = mlx5_promiscuous_enable, 41824b068adSYongseok Koh .promiscuous_disable = mlx5_promiscuous_disable, 4192547ee74SYongseok Koh .allmulticast_enable = mlx5_allmulticast_enable, 4202547ee74SYongseok Koh .allmulticast_disable = mlx5_allmulticast_disable, 4210887aa7fSNélio Laranjeiro .link_update = mlx5_link_update, 4220887aa7fSNélio Laranjeiro .stats_get = mlx5_stats_get, 4230887aa7fSNélio Laranjeiro .stats_reset = mlx5_stats_reset, 4240887aa7fSNélio Laranjeiro .xstats_get = mlx5_xstats_get, 4250887aa7fSNélio Laranjeiro .xstats_reset = mlx5_xstats_reset, 4260887aa7fSNélio Laranjeiro .xstats_get_names = mlx5_xstats_get_names, 4270887aa7fSNélio Laranjeiro .dev_infos_get = mlx5_dev_infos_get, 4280887aa7fSNélio Laranjeiro .dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get, 4290887aa7fSNélio Laranjeiro .vlan_filter_set = mlx5_vlan_filter_set, 4300887aa7fSNélio Laranjeiro .rx_queue_setup = mlx5_rx_queue_setup, 4310887aa7fSNélio Laranjeiro .tx_queue_setup = mlx5_tx_queue_setup, 4320887aa7fSNélio Laranjeiro .rx_queue_release = mlx5_rx_queue_release, 4330887aa7fSNélio Laranjeiro .tx_queue_release = mlx5_tx_queue_release, 4340887aa7fSNélio Laranjeiro .flow_ctrl_get = mlx5_dev_get_flow_ctrl, 4350887aa7fSNélio Laranjeiro .flow_ctrl_set = mlx5_dev_set_flow_ctrl, 4360887aa7fSNélio Laranjeiro .mac_addr_remove = mlx5_mac_addr_remove, 4370887aa7fSNélio Laranjeiro .mac_addr_add = mlx5_mac_addr_add, 4380887aa7fSNélio Laranjeiro .mac_addr_set = mlx5_mac_addr_set, 439e0586a8dSNélio Laranjeiro .set_mc_addr_list = mlx5_set_mc_addr_list, 4400887aa7fSNélio Laranjeiro .mtu_set = mlx5_dev_set_mtu, 4410887aa7fSNélio Laranjeiro .vlan_strip_queue_set = mlx5_vlan_strip_queue_set, 4420887aa7fSNélio Laranjeiro .vlan_offload_set = mlx5_vlan_offload_set, 4430887aa7fSNélio Laranjeiro .filter_ctrl = mlx5_dev_filter_ctrl, 4440887aa7fSNélio Laranjeiro .rx_descriptor_status = mlx5_rx_descriptor_status, 4450887aa7fSNélio Laranjeiro .tx_descriptor_status = mlx5_tx_descriptor_status, 4460887aa7fSNélio Laranjeiro .rx_queue_intr_enable = mlx5_rx_intr_enable, 4470887aa7fSNélio Laranjeiro .rx_queue_intr_disable = mlx5_rx_intr_disable, 448d3e0f392SMatan Azrad .is_removed = mlx5_is_removed, 4490887aa7fSNélio Laranjeiro }; 4500887aa7fSNélio Laranjeiro 451e72dd09bSNélio Laranjeiro /** 452e72dd09bSNélio Laranjeiro * Verify and store value for device argument. 453e72dd09bSNélio Laranjeiro * 454e72dd09bSNélio Laranjeiro * @param[in] key 455e72dd09bSNélio Laranjeiro * Key argument to verify. 456e72dd09bSNélio Laranjeiro * @param[in] val 457e72dd09bSNélio Laranjeiro * Value associated with key. 458e72dd09bSNélio Laranjeiro * @param opaque 459e72dd09bSNélio Laranjeiro * User data. 460e72dd09bSNélio Laranjeiro * 461e72dd09bSNélio Laranjeiro * @return 462a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 463e72dd09bSNélio Laranjeiro */ 464e72dd09bSNélio Laranjeiro static int 465e72dd09bSNélio Laranjeiro mlx5_args_check(const char *key, const char *val, void *opaque) 466e72dd09bSNélio Laranjeiro { 4677fe24446SShahaf Shuler struct mlx5_dev_config *config = opaque; 46899c12dccSNélio Laranjeiro unsigned long tmp; 469e72dd09bSNélio Laranjeiro 4706de569f5SAdrien Mazarguil /* No-op, port representors are processed in mlx5_dev_spawn(). */ 4716de569f5SAdrien Mazarguil if (!strcmp(MLX5_REPRESENTOR, key)) 4726de569f5SAdrien Mazarguil return 0; 47399c12dccSNélio Laranjeiro errno = 0; 47499c12dccSNélio Laranjeiro tmp = strtoul(val, NULL, 0); 47599c12dccSNélio Laranjeiro if (errno) { 476a6d83b6aSNélio Laranjeiro rte_errno = errno; 477a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "%s: \"%s\" is not a valid integer", key, val); 478a6d83b6aSNélio Laranjeiro return -rte_errno; 47999c12dccSNélio Laranjeiro } 48099c12dccSNélio Laranjeiro if (strcmp(MLX5_RXQ_CQE_COMP_EN, key) == 0) { 4817fe24446SShahaf Shuler config->cqe_comp = !!tmp; 4827d6bf6b8SYongseok Koh } else if (strcmp(MLX5_RX_MPRQ_EN, key) == 0) { 4837d6bf6b8SYongseok Koh config->mprq.enabled = !!tmp; 4847d6bf6b8SYongseok Koh } else if (strcmp(MLX5_RX_MPRQ_LOG_STRIDE_NUM, key) == 0) { 4857d6bf6b8SYongseok Koh config->mprq.stride_num_n = tmp; 4867d6bf6b8SYongseok Koh } else if (strcmp(MLX5_RX_MPRQ_MAX_MEMCPY_LEN, key) == 0) { 4877d6bf6b8SYongseok Koh config->mprq.max_memcpy_len = tmp; 4887d6bf6b8SYongseok Koh } else if (strcmp(MLX5_RXQS_MIN_MPRQ, key) == 0) { 4897d6bf6b8SYongseok Koh config->mprq.min_rxqs_num = tmp; 4902a66cf37SYaacov Hazan } else if (strcmp(MLX5_TXQ_INLINE, key) == 0) { 4917fe24446SShahaf Shuler config->txq_inline = tmp; 4922a66cf37SYaacov Hazan } else if (strcmp(MLX5_TXQS_MIN_INLINE, key) == 0) { 4937fe24446SShahaf Shuler config->txqs_inline = tmp; 494230189d9SNélio Laranjeiro } else if (strcmp(MLX5_TXQ_MPW_EN, key) == 0) { 495f9de8718SShahaf Shuler config->mps = !!tmp; 4966ce84bd8SYongseok Koh } else if (strcmp(MLX5_TXQ_MPW_HDR_DSEG_EN, key) == 0) { 4977fe24446SShahaf Shuler config->mpw_hdr_dseg = !!tmp; 4986ce84bd8SYongseok Koh } else if (strcmp(MLX5_TXQ_MAX_INLINE_LEN, key) == 0) { 4997fe24446SShahaf Shuler config->inline_max_packet_sz = tmp; 5005644d5b9SNelio Laranjeiro } else if (strcmp(MLX5_TX_VEC_EN, key) == 0) { 5017fe24446SShahaf Shuler config->tx_vec_en = !!tmp; 5025644d5b9SNelio Laranjeiro } else if (strcmp(MLX5_RX_VEC_EN, key) == 0) { 5037fe24446SShahaf Shuler config->rx_vec_en = !!tmp; 50478a54648SXueming Li } else if (strcmp(MLX5_L3_VXLAN_EN, key) == 0) { 50578a54648SXueming Li config->l3_vxlan_en = !!tmp; 506db209cc3SNélio Laranjeiro } else if (strcmp(MLX5_VF_NL_EN, key) == 0) { 507db209cc3SNélio Laranjeiro config->vf_nl_en = !!tmp; 50851e72d38SOri Kam } else if (strcmp(MLX5_DV_FLOW_EN, key) == 0) { 50951e72d38SOri Kam config->dv_flow_en = !!tmp; 51099c12dccSNélio Laranjeiro } else { 511a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "%s: unknown parameter", key); 512a6d83b6aSNélio Laranjeiro rte_errno = EINVAL; 513a6d83b6aSNélio Laranjeiro return -rte_errno; 514e72dd09bSNélio Laranjeiro } 51599c12dccSNélio Laranjeiro return 0; 51699c12dccSNélio Laranjeiro } 517e72dd09bSNélio Laranjeiro 518e72dd09bSNélio Laranjeiro /** 519e72dd09bSNélio Laranjeiro * Parse device parameters. 520e72dd09bSNélio Laranjeiro * 5217fe24446SShahaf Shuler * @param config 5227fe24446SShahaf Shuler * Pointer to device configuration structure. 523e72dd09bSNélio Laranjeiro * @param devargs 524e72dd09bSNélio Laranjeiro * Device arguments structure. 525e72dd09bSNélio Laranjeiro * 526e72dd09bSNélio Laranjeiro * @return 527a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 528e72dd09bSNélio Laranjeiro */ 529e72dd09bSNélio Laranjeiro static int 5307fe24446SShahaf Shuler mlx5_args(struct mlx5_dev_config *config, struct rte_devargs *devargs) 531e72dd09bSNélio Laranjeiro { 532e72dd09bSNélio Laranjeiro const char **params = (const char *[]){ 53399c12dccSNélio Laranjeiro MLX5_RXQ_CQE_COMP_EN, 5347d6bf6b8SYongseok Koh MLX5_RX_MPRQ_EN, 5357d6bf6b8SYongseok Koh MLX5_RX_MPRQ_LOG_STRIDE_NUM, 5367d6bf6b8SYongseok Koh MLX5_RX_MPRQ_MAX_MEMCPY_LEN, 5377d6bf6b8SYongseok Koh MLX5_RXQS_MIN_MPRQ, 5382a66cf37SYaacov Hazan MLX5_TXQ_INLINE, 5392a66cf37SYaacov Hazan MLX5_TXQS_MIN_INLINE, 540230189d9SNélio Laranjeiro MLX5_TXQ_MPW_EN, 5416ce84bd8SYongseok Koh MLX5_TXQ_MPW_HDR_DSEG_EN, 5426ce84bd8SYongseok Koh MLX5_TXQ_MAX_INLINE_LEN, 5435644d5b9SNelio Laranjeiro MLX5_TX_VEC_EN, 5445644d5b9SNelio Laranjeiro MLX5_RX_VEC_EN, 54578a54648SXueming Li MLX5_L3_VXLAN_EN, 546db209cc3SNélio Laranjeiro MLX5_VF_NL_EN, 54751e72d38SOri Kam MLX5_DV_FLOW_EN, 5486de569f5SAdrien Mazarguil MLX5_REPRESENTOR, 549e72dd09bSNélio Laranjeiro NULL, 550e72dd09bSNélio Laranjeiro }; 551e72dd09bSNélio Laranjeiro struct rte_kvargs *kvlist; 552e72dd09bSNélio Laranjeiro int ret = 0; 553e72dd09bSNélio Laranjeiro int i; 554e72dd09bSNélio Laranjeiro 555e72dd09bSNélio Laranjeiro if (devargs == NULL) 556e72dd09bSNélio Laranjeiro return 0; 557e72dd09bSNélio Laranjeiro /* Following UGLY cast is done to pass checkpatch. */ 558e72dd09bSNélio Laranjeiro kvlist = rte_kvargs_parse(devargs->args, params); 559e72dd09bSNélio Laranjeiro if (kvlist == NULL) 560e72dd09bSNélio Laranjeiro return 0; 561e72dd09bSNélio Laranjeiro /* Process parameters. */ 562e72dd09bSNélio Laranjeiro for (i = 0; (params[i] != NULL); ++i) { 563e72dd09bSNélio Laranjeiro if (rte_kvargs_count(kvlist, params[i])) { 564e72dd09bSNélio Laranjeiro ret = rte_kvargs_process(kvlist, params[i], 5657fe24446SShahaf Shuler mlx5_args_check, config); 566a6d83b6aSNélio Laranjeiro if (ret) { 567a6d83b6aSNélio Laranjeiro rte_errno = EINVAL; 568a67323e4SShahaf Shuler rte_kvargs_free(kvlist); 569a6d83b6aSNélio Laranjeiro return -rte_errno; 570e72dd09bSNélio Laranjeiro } 571e72dd09bSNélio Laranjeiro } 572a67323e4SShahaf Shuler } 573e72dd09bSNélio Laranjeiro rte_kvargs_free(kvlist); 574e72dd09bSNélio Laranjeiro return 0; 575e72dd09bSNélio Laranjeiro } 576e72dd09bSNélio Laranjeiro 577fdf91e0fSJan Blunck static struct rte_pci_driver mlx5_driver; 578771fa900SAdrien Mazarguil 5794a984153SXueming Li /* 5804a984153SXueming Li * Reserved UAR address space for TXQ UAR(hw doorbell) mapping, process 5814a984153SXueming Li * local resource used by both primary and secondary to avoid duplicate 5824a984153SXueming Li * reservation. 5834a984153SXueming Li * The space has to be available on both primary and secondary process, 5844a984153SXueming Li * TXQ UAR maps to this area using fixed mmap w/o double check. 5854a984153SXueming Li */ 5864a984153SXueming Li static void *uar_base; 5874a984153SXueming Li 5888594a202SAnatoly Burakov static int 5895282bb1cSAnatoly Burakov find_lower_va_bound(const struct rte_memseg_list *msl, 59066cc45e2SAnatoly Burakov const struct rte_memseg *ms, void *arg) 5918594a202SAnatoly Burakov { 5928594a202SAnatoly Burakov void **addr = arg; 5938594a202SAnatoly Burakov 5945282bb1cSAnatoly Burakov if (msl->external) 5955282bb1cSAnatoly Burakov return 0; 5968594a202SAnatoly Burakov if (*addr == NULL) 5978594a202SAnatoly Burakov *addr = ms->addr; 5988594a202SAnatoly Burakov else 5998594a202SAnatoly Burakov *addr = RTE_MIN(*addr, ms->addr); 6008594a202SAnatoly Burakov 6018594a202SAnatoly Burakov return 0; 6028594a202SAnatoly Burakov } 6038594a202SAnatoly Burakov 6044a984153SXueming Li /** 6054a984153SXueming Li * Reserve UAR address space for primary process. 6064a984153SXueming Li * 607af4f09f2SNélio Laranjeiro * @param[in] dev 608af4f09f2SNélio Laranjeiro * Pointer to Ethernet device. 6094a984153SXueming Li * 6104a984153SXueming Li * @return 611a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 6124a984153SXueming Li */ 6134a984153SXueming Li static int 614af4f09f2SNélio Laranjeiro mlx5_uar_init_primary(struct rte_eth_dev *dev) 6154a984153SXueming Li { 616af4f09f2SNélio Laranjeiro struct priv *priv = dev->data->dev_private; 6174a984153SXueming Li void *addr = (void *)0; 6184a984153SXueming Li 6194a984153SXueming Li if (uar_base) { /* UAR address space mapped. */ 6204a984153SXueming Li priv->uar_base = uar_base; 6214a984153SXueming Li return 0; 6224a984153SXueming Li } 6234a984153SXueming Li /* find out lower bound of hugepage segments */ 6248594a202SAnatoly Burakov rte_memseg_walk(find_lower_va_bound, &addr); 6258594a202SAnatoly Burakov 6264a984153SXueming Li /* keep distance to hugepages to minimize potential conflicts. */ 6276bf10ab6SMoti Haimovsky addr = RTE_PTR_SUB(addr, (uintptr_t)(MLX5_UAR_OFFSET + MLX5_UAR_SIZE)); 6284a984153SXueming Li /* anonymous mmap, no real memory consumption. */ 6294a984153SXueming Li addr = mmap(addr, MLX5_UAR_SIZE, 6304a984153SXueming Li PROT_NONE, MAP_PRIVATE | MAP_ANONYMOUS, -1, 0); 6314a984153SXueming Li if (addr == MAP_FAILED) { 632a170a30dSNélio Laranjeiro DRV_LOG(ERR, 633a170a30dSNélio Laranjeiro "port %u failed to reserve UAR address space, please" 6340f99970bSNélio Laranjeiro " adjust MLX5_UAR_SIZE or try --base-virtaddr", 6350f99970bSNélio Laranjeiro dev->data->port_id); 636a6d83b6aSNélio Laranjeiro rte_errno = ENOMEM; 637a6d83b6aSNélio Laranjeiro return -rte_errno; 6384a984153SXueming Li } 6394a984153SXueming Li /* Accept either same addr or a new addr returned from mmap if target 6404a984153SXueming Li * range occupied. 6414a984153SXueming Li */ 642a170a30dSNélio Laranjeiro DRV_LOG(INFO, "port %u reserved UAR address space: %p", 643a170a30dSNélio Laranjeiro dev->data->port_id, addr); 6444a984153SXueming Li priv->uar_base = addr; /* for primary and secondary UAR re-mmap. */ 6454a984153SXueming Li uar_base = addr; /* process local, don't reserve again. */ 6464a984153SXueming Li return 0; 6474a984153SXueming Li } 6484a984153SXueming Li 6494a984153SXueming Li /** 6504a984153SXueming Li * Reserve UAR address space for secondary process, align with 6514a984153SXueming Li * primary process. 6524a984153SXueming Li * 653af4f09f2SNélio Laranjeiro * @param[in] dev 654af4f09f2SNélio Laranjeiro * Pointer to Ethernet device. 6554a984153SXueming Li * 6564a984153SXueming Li * @return 657a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 6584a984153SXueming Li */ 6594a984153SXueming Li static int 660af4f09f2SNélio Laranjeiro mlx5_uar_init_secondary(struct rte_eth_dev *dev) 6614a984153SXueming Li { 662af4f09f2SNélio Laranjeiro struct priv *priv = dev->data->dev_private; 6634a984153SXueming Li void *addr; 6644a984153SXueming Li 6654a984153SXueming Li assert(priv->uar_base); 6664a984153SXueming Li if (uar_base) { /* already reserved. */ 6674a984153SXueming Li assert(uar_base == priv->uar_base); 6684a984153SXueming Li return 0; 6694a984153SXueming Li } 6704a984153SXueming Li /* anonymous mmap, no real memory consumption. */ 6714a984153SXueming Li addr = mmap(priv->uar_base, MLX5_UAR_SIZE, 6724a984153SXueming Li PROT_NONE, MAP_PRIVATE | MAP_ANONYMOUS, -1, 0); 6734a984153SXueming Li if (addr == MAP_FAILED) { 674a170a30dSNélio Laranjeiro DRV_LOG(ERR, "port %u UAR mmap failed: %p size: %llu", 6750f99970bSNélio Laranjeiro dev->data->port_id, priv->uar_base, MLX5_UAR_SIZE); 676a6d83b6aSNélio Laranjeiro rte_errno = ENXIO; 677a6d83b6aSNélio Laranjeiro return -rte_errno; 6784a984153SXueming Li } 6794a984153SXueming Li if (priv->uar_base != addr) { 680a170a30dSNélio Laranjeiro DRV_LOG(ERR, 681a170a30dSNélio Laranjeiro "port %u UAR address %p size %llu occupied, please" 682a170a30dSNélio Laranjeiro " adjust MLX5_UAR_OFFSET or try EAL parameter" 683a170a30dSNélio Laranjeiro " --base-virtaddr", 6840f99970bSNélio Laranjeiro dev->data->port_id, priv->uar_base, MLX5_UAR_SIZE); 685a6d83b6aSNélio Laranjeiro rte_errno = ENXIO; 686a6d83b6aSNélio Laranjeiro return -rte_errno; 6874a984153SXueming Li } 6884a984153SXueming Li uar_base = addr; /* process local, don't reserve again */ 689a170a30dSNélio Laranjeiro DRV_LOG(INFO, "port %u reserved UAR address space: %p", 690a170a30dSNélio Laranjeiro dev->data->port_id, addr); 6914a984153SXueming Li return 0; 6924a984153SXueming Li } 6934a984153SXueming Li 694771fa900SAdrien Mazarguil /** 695f38c5457SAdrien Mazarguil * Spawn an Ethernet device from Verbs information. 696771fa900SAdrien Mazarguil * 697f38c5457SAdrien Mazarguil * @param dpdk_dev 698f38c5457SAdrien Mazarguil * Backing DPDK device. 699f38c5457SAdrien Mazarguil * @param ibv_dev 700f38c5457SAdrien Mazarguil * Verbs device. 701f38c5457SAdrien Mazarguil * @param vf 702f38c5457SAdrien Mazarguil * If nonzero, enable VF-specific features. 7032b730263SAdrien Mazarguil * @param[in] switch_info 7042b730263SAdrien Mazarguil * Switch properties of Ethernet device. 705771fa900SAdrien Mazarguil * 706771fa900SAdrien Mazarguil * @return 707f38c5457SAdrien Mazarguil * A valid Ethernet device object on success, NULL otherwise and rte_errno 708206254b7SOphir Munk * is set. The following errors are defined: 7096de569f5SAdrien Mazarguil * 7106de569f5SAdrien Mazarguil * EBUSY: device is not supposed to be spawned. 711206254b7SOphir Munk * EEXIST: device is already spawned 712771fa900SAdrien Mazarguil */ 713f38c5457SAdrien Mazarguil static struct rte_eth_dev * 714f38c5457SAdrien Mazarguil mlx5_dev_spawn(struct rte_device *dpdk_dev, 715f38c5457SAdrien Mazarguil struct ibv_device *ibv_dev, 7162b730263SAdrien Mazarguil int vf, 7172b730263SAdrien Mazarguil const struct mlx5_switch_info *switch_info) 718771fa900SAdrien Mazarguil { 719f38c5457SAdrien Mazarguil struct ibv_context *ctx; 7203ff4b086SAdrien Mazarguil struct ibv_device_attr_ex attr; 72168128934SAdrien Mazarguil struct ibv_port_attr port_attr; 7229083982cSAdrien Mazarguil struct ibv_pd *pd = NULL; 7236057a10bSAdrien Mazarguil struct mlx5dv_context dv_attr = { .comp_mask = 0 }; 72468128934SAdrien Mazarguil struct mlx5_dev_config config = { 72568128934SAdrien Mazarguil .vf = !!vf, 726f9de8718SShahaf Shuler .mps = MLX5_ARG_UNSET, 72768128934SAdrien Mazarguil .tx_vec_en = 1, 72868128934SAdrien Mazarguil .rx_vec_en = 1, 72968128934SAdrien Mazarguil .mpw_hdr_dseg = 0, 73068128934SAdrien Mazarguil .txq_inline = MLX5_ARG_UNSET, 73168128934SAdrien Mazarguil .txqs_inline = MLX5_ARG_UNSET, 73268128934SAdrien Mazarguil .inline_max_packet_sz = MLX5_ARG_UNSET, 73368128934SAdrien Mazarguil .vf_nl_en = 1, 73468128934SAdrien Mazarguil .mprq = { 73568128934SAdrien Mazarguil .enabled = 0, 73668128934SAdrien Mazarguil .stride_num_n = MLX5_MPRQ_STRIDE_NUM_N, 73768128934SAdrien Mazarguil .max_memcpy_len = MLX5_MPRQ_MEMCPY_DEFAULT_LEN, 73868128934SAdrien Mazarguil .min_rxqs_num = MLX5_MPRQ_MIN_RXQS, 73968128934SAdrien Mazarguil }, 74068128934SAdrien Mazarguil }; 7419083982cSAdrien Mazarguil struct rte_eth_dev *eth_dev = NULL; 7429083982cSAdrien Mazarguil struct priv *priv = NULL; 743771fa900SAdrien Mazarguil int err = 0; 744e192ef80SYaacov Hazan unsigned int mps; 745523f5a74SYongseok Koh unsigned int cqe_comp; 746772d3435SXueming Li unsigned int tunnel_en = 0; 7471f106da2SMatan Azrad unsigned int mpls_en = 0; 7485f8ba81cSXueming Li unsigned int swp = 0; 7497d6bf6b8SYongseok Koh unsigned int mprq = 0; 7507d6bf6b8SYongseok Koh unsigned int mprq_min_stride_size_n = 0; 7517d6bf6b8SYongseok Koh unsigned int mprq_max_stride_size_n = 0; 7527d6bf6b8SYongseok Koh unsigned int mprq_min_stride_num_n = 0; 7537d6bf6b8SYongseok Koh unsigned int mprq_max_stride_num_n = 0; 75468128934SAdrien Mazarguil struct ether_addr mac; 75568128934SAdrien Mazarguil char name[RTE_ETH_NAME_MAX_LEN]; 7562b730263SAdrien Mazarguil int own_domain_id = 0; 757206254b7SOphir Munk uint16_t port_id; 7582b730263SAdrien Mazarguil unsigned int i; 759771fa900SAdrien Mazarguil 7606de569f5SAdrien Mazarguil /* Determine if this port representor is supposed to be spawned. */ 7616de569f5SAdrien Mazarguil if (switch_info->representor && dpdk_dev->devargs) { 7626de569f5SAdrien Mazarguil struct rte_eth_devargs eth_da; 7636de569f5SAdrien Mazarguil 7646de569f5SAdrien Mazarguil err = rte_eth_devargs_parse(dpdk_dev->devargs->args, ð_da); 7656de569f5SAdrien Mazarguil if (err) { 7666de569f5SAdrien Mazarguil rte_errno = -err; 7676de569f5SAdrien Mazarguil DRV_LOG(ERR, "failed to process device arguments: %s", 7686de569f5SAdrien Mazarguil strerror(rte_errno)); 7696de569f5SAdrien Mazarguil return NULL; 7706de569f5SAdrien Mazarguil } 7716de569f5SAdrien Mazarguil for (i = 0; i < eth_da.nb_representor_ports; ++i) 7726de569f5SAdrien Mazarguil if (eth_da.representor_ports[i] == 7736de569f5SAdrien Mazarguil (uint16_t)switch_info->port_name) 7746de569f5SAdrien Mazarguil break; 7756de569f5SAdrien Mazarguil if (i == eth_da.nb_representor_ports) { 7766de569f5SAdrien Mazarguil rte_errno = EBUSY; 7776de569f5SAdrien Mazarguil return NULL; 7786de569f5SAdrien Mazarguil } 7796de569f5SAdrien Mazarguil } 780206254b7SOphir Munk /* Build device name. */ 781206254b7SOphir Munk if (!switch_info->representor) 782206254b7SOphir Munk rte_strlcpy(name, dpdk_dev->name, sizeof(name)); 783206254b7SOphir Munk else 784206254b7SOphir Munk snprintf(name, sizeof(name), "%s_representor_%u", 785206254b7SOphir Munk dpdk_dev->name, switch_info->port_name); 786206254b7SOphir Munk /* check if the device is already spawned */ 787206254b7SOphir Munk if (rte_eth_dev_get_port_by_name(name, &port_id) == 0) { 788206254b7SOphir Munk rte_errno = EEXIST; 789206254b7SOphir Munk return NULL; 790206254b7SOphir Munk } 791974f1e7eSYongseok Koh /* Prepare shared data between primary and secondary process. */ 792974f1e7eSYongseok Koh mlx5_prepare_shared_data(); 793f38c5457SAdrien Mazarguil errno = 0; 794f38c5457SAdrien Mazarguil ctx = mlx5_glue->open_device(ibv_dev); 795f38c5457SAdrien Mazarguil if (!ctx) { 796f38c5457SAdrien Mazarguil rte_errno = errno ? errno : ENODEV; 797f38c5457SAdrien Mazarguil return NULL; 798771fa900SAdrien Mazarguil } 7995f8ba81cSXueming Li #ifdef HAVE_IBV_MLX5_MOD_SWP 8006057a10bSAdrien Mazarguil dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_SWP; 8015f8ba81cSXueming Li #endif 80243e9d979SShachar Beiser /* 80343e9d979SShachar Beiser * Multi-packet send is supported by ConnectX-4 Lx PF as well 80443e9d979SShachar Beiser * as all ConnectX-5 devices. 80543e9d979SShachar Beiser */ 806038e7251SShahaf Shuler #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT 8076057a10bSAdrien Mazarguil dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS; 808038e7251SShahaf Shuler #endif 8097d6bf6b8SYongseok Koh #ifdef HAVE_IBV_DEVICE_STRIDING_RQ_SUPPORT 8106057a10bSAdrien Mazarguil dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_STRIDING_RQ; 8117d6bf6b8SYongseok Koh #endif 8123ff4b086SAdrien Mazarguil mlx5_glue->dv_query_device(ctx, &dv_attr); 8136057a10bSAdrien Mazarguil if (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED) { 8146057a10bSAdrien Mazarguil if (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW) { 815a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "enhanced MPW is supported"); 81643e9d979SShachar Beiser mps = MLX5_MPW_ENHANCED; 81743e9d979SShachar Beiser } else { 818a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "MPW is supported"); 819e589960cSYongseok Koh mps = MLX5_MPW; 820e589960cSYongseok Koh } 821e589960cSYongseok Koh } else { 822a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "MPW isn't supported"); 82343e9d979SShachar Beiser mps = MLX5_MPW_DISABLED; 82443e9d979SShachar Beiser } 8255f8ba81cSXueming Li #ifdef HAVE_IBV_MLX5_MOD_SWP 8266057a10bSAdrien Mazarguil if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_SWP) 8276057a10bSAdrien Mazarguil swp = dv_attr.sw_parsing_caps.sw_parsing_offloads; 8285f8ba81cSXueming Li DRV_LOG(DEBUG, "SWP support: %u", swp); 8295f8ba81cSXueming Li #endif 83068128934SAdrien Mazarguil config.swp = !!swp; 8317d6bf6b8SYongseok Koh #ifdef HAVE_IBV_DEVICE_STRIDING_RQ_SUPPORT 8326057a10bSAdrien Mazarguil if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_STRIDING_RQ) { 8337d6bf6b8SYongseok Koh struct mlx5dv_striding_rq_caps mprq_caps = 8346057a10bSAdrien Mazarguil dv_attr.striding_rq_caps; 8357d6bf6b8SYongseok Koh 8367d6bf6b8SYongseok Koh DRV_LOG(DEBUG, "\tmin_single_stride_log_num_of_bytes: %d", 8377d6bf6b8SYongseok Koh mprq_caps.min_single_stride_log_num_of_bytes); 8387d6bf6b8SYongseok Koh DRV_LOG(DEBUG, "\tmax_single_stride_log_num_of_bytes: %d", 8397d6bf6b8SYongseok Koh mprq_caps.max_single_stride_log_num_of_bytes); 8407d6bf6b8SYongseok Koh DRV_LOG(DEBUG, "\tmin_single_wqe_log_num_of_strides: %d", 8417d6bf6b8SYongseok Koh mprq_caps.min_single_wqe_log_num_of_strides); 8427d6bf6b8SYongseok Koh DRV_LOG(DEBUG, "\tmax_single_wqe_log_num_of_strides: %d", 8437d6bf6b8SYongseok Koh mprq_caps.max_single_wqe_log_num_of_strides); 8447d6bf6b8SYongseok Koh DRV_LOG(DEBUG, "\tsupported_qpts: %d", 8457d6bf6b8SYongseok Koh mprq_caps.supported_qpts); 8467d6bf6b8SYongseok Koh DRV_LOG(DEBUG, "device supports Multi-Packet RQ"); 8477d6bf6b8SYongseok Koh mprq = 1; 8487d6bf6b8SYongseok Koh mprq_min_stride_size_n = 8497d6bf6b8SYongseok Koh mprq_caps.min_single_stride_log_num_of_bytes; 8507d6bf6b8SYongseok Koh mprq_max_stride_size_n = 8517d6bf6b8SYongseok Koh mprq_caps.max_single_stride_log_num_of_bytes; 8527d6bf6b8SYongseok Koh mprq_min_stride_num_n = 8537d6bf6b8SYongseok Koh mprq_caps.min_single_wqe_log_num_of_strides; 8547d6bf6b8SYongseok Koh mprq_max_stride_num_n = 8557d6bf6b8SYongseok Koh mprq_caps.max_single_wqe_log_num_of_strides; 85668128934SAdrien Mazarguil config.mprq.stride_num_n = RTE_MAX(MLX5_MPRQ_STRIDE_NUM_N, 85768128934SAdrien Mazarguil mprq_min_stride_num_n); 8587d6bf6b8SYongseok Koh } 8597d6bf6b8SYongseok Koh #endif 860523f5a74SYongseok Koh if (RTE_CACHE_LINE_SIZE == 128 && 8616057a10bSAdrien Mazarguil !(dv_attr.flags & MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP)) 862523f5a74SYongseok Koh cqe_comp = 0; 863523f5a74SYongseok Koh else 864523f5a74SYongseok Koh cqe_comp = 1; 86568128934SAdrien Mazarguil config.cqe_comp = cqe_comp; 866038e7251SShahaf Shuler #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT 8676057a10bSAdrien Mazarguil if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS) { 8686057a10bSAdrien Mazarguil tunnel_en = ((dv_attr.tunnel_offloads_caps & 869038e7251SShahaf Shuler MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_VXLAN) && 8706057a10bSAdrien Mazarguil (dv_attr.tunnel_offloads_caps & 871038e7251SShahaf Shuler MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_GRE)); 872038e7251SShahaf Shuler } 873a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "tunnel offloading is %ssupported", 874a170a30dSNélio Laranjeiro tunnel_en ? "" : "not "); 875038e7251SShahaf Shuler #else 876a170a30dSNélio Laranjeiro DRV_LOG(WARNING, 877a170a30dSNélio Laranjeiro "tunnel offloading disabled due to old OFED/rdma-core version"); 878038e7251SShahaf Shuler #endif 87968128934SAdrien Mazarguil config.tunnel_en = tunnel_en; 8801f106da2SMatan Azrad #ifdef HAVE_IBV_DEVICE_MPLS_SUPPORT 8816057a10bSAdrien Mazarguil mpls_en = ((dv_attr.tunnel_offloads_caps & 8821f106da2SMatan Azrad MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_CW_MPLS_OVER_GRE) && 8836057a10bSAdrien Mazarguil (dv_attr.tunnel_offloads_caps & 8841f106da2SMatan Azrad MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_CW_MPLS_OVER_UDP)); 8851f106da2SMatan Azrad DRV_LOG(DEBUG, "MPLS over GRE/UDP tunnel offloading is %ssupported", 8861f106da2SMatan Azrad mpls_en ? "" : "not "); 8871f106da2SMatan Azrad #else 8881f106da2SMatan Azrad DRV_LOG(WARNING, "MPLS over GRE/UDP tunnel offloading disabled due to" 8891f106da2SMatan Azrad " old OFED/rdma-core version or firmware configuration"); 8901f106da2SMatan Azrad #endif 89168128934SAdrien Mazarguil config.mpls_en = mpls_en; 8923ff4b086SAdrien Mazarguil err = mlx5_glue->query_device_ex(ctx, NULL, &attr); 893012ad994SShahaf Shuler if (err) { 894012ad994SShahaf Shuler DEBUG("ibv_query_device_ex() failed"); 895771fa900SAdrien Mazarguil goto error; 896a6d83b6aSNélio Laranjeiro } 8972b730263SAdrien Mazarguil DRV_LOG(DEBUG, "naming Ethernet device \"%s\"", name); 89851e7fa8dSNélio Laranjeiro if (rte_eal_process_type() == RTE_PROC_SECONDARY) { 899f8b9a3baSXueming Li eth_dev = rte_eth_dev_attach_secondary(name); 900f8b9a3baSXueming Li if (eth_dev == NULL) { 901a170a30dSNélio Laranjeiro DRV_LOG(ERR, "can not attach rte ethdev"); 902a6d83b6aSNélio Laranjeiro rte_errno = ENOMEM; 903a6d83b6aSNélio Laranjeiro err = rte_errno; 904f8b9a3baSXueming Li goto error; 905f8b9a3baSXueming Li } 906f38c5457SAdrien Mazarguil eth_dev->device = dpdk_dev; 90787ec44ceSXueming Li eth_dev->dev_ops = &mlx5_dev_sec_ops; 908af4f09f2SNélio Laranjeiro err = mlx5_uar_init_secondary(eth_dev); 909012ad994SShahaf Shuler if (err) { 910012ad994SShahaf Shuler err = rte_errno; 9114a984153SXueming Li goto error; 912012ad994SShahaf Shuler } 913f8b9a3baSXueming Li /* Receive command fd from primary process */ 914af4f09f2SNélio Laranjeiro err = mlx5_socket_connect(eth_dev); 915012ad994SShahaf Shuler if (err < 0) { 916012ad994SShahaf Shuler err = rte_errno; 917f8b9a3baSXueming Li goto error; 918012ad994SShahaf Shuler } 919f8b9a3baSXueming Li /* Remap UAR for Tx queues. */ 920af4f09f2SNélio Laranjeiro err = mlx5_tx_uar_remap(eth_dev, err); 921012ad994SShahaf Shuler if (err) { 922012ad994SShahaf Shuler err = rte_errno; 923f8b9a3baSXueming Li goto error; 924012ad994SShahaf Shuler } 9251cfa649bSShahaf Shuler /* 9261cfa649bSShahaf Shuler * Ethdev pointer is still required as input since 9271cfa649bSShahaf Shuler * the primary device is not accessible from the 9281cfa649bSShahaf Shuler * secondary process. 9291cfa649bSShahaf Shuler */ 93068128934SAdrien Mazarguil eth_dev->rx_pkt_burst = mlx5_select_rx_function(eth_dev); 93168128934SAdrien Mazarguil eth_dev->tx_pkt_burst = mlx5_select_tx_function(eth_dev); 9329083982cSAdrien Mazarguil claim_zero(mlx5_glue->close_device(ctx)); 933f38c5457SAdrien Mazarguil return eth_dev; 934e1c3e305SMatan Azrad } 935771fa900SAdrien Mazarguil /* Check port status. */ 9369083982cSAdrien Mazarguil err = mlx5_glue->query_port(ctx, 1, &port_attr); 937771fa900SAdrien Mazarguil if (err) { 938a170a30dSNélio Laranjeiro DRV_LOG(ERR, "port query failed: %s", strerror(err)); 9399083982cSAdrien Mazarguil goto error; 940771fa900SAdrien Mazarguil } 9411371f4dfSOr Ami if (port_attr.link_layer != IBV_LINK_LAYER_ETHERNET) { 9429083982cSAdrien Mazarguil DRV_LOG(ERR, "port is not configured in Ethernet mode"); 943e1c3e305SMatan Azrad err = EINVAL; 9449083982cSAdrien Mazarguil goto error; 9451371f4dfSOr Ami } 946771fa900SAdrien Mazarguil if (port_attr.state != IBV_PORT_ACTIVE) 9479083982cSAdrien Mazarguil DRV_LOG(DEBUG, "port is not active: \"%s\" (%d)", 948a170a30dSNélio Laranjeiro mlx5_glue->port_state_str(port_attr.state), 949771fa900SAdrien Mazarguil port_attr.state); 950771fa900SAdrien Mazarguil /* Allocate protection domain. */ 9510e83b8e5SNelio Laranjeiro pd = mlx5_glue->alloc_pd(ctx); 952771fa900SAdrien Mazarguil if (pd == NULL) { 953a170a30dSNélio Laranjeiro DRV_LOG(ERR, "PD allocation failure"); 954771fa900SAdrien Mazarguil err = ENOMEM; 9559083982cSAdrien Mazarguil goto error; 956771fa900SAdrien Mazarguil } 957771fa900SAdrien Mazarguil priv = rte_zmalloc("ethdev private structure", 958771fa900SAdrien Mazarguil sizeof(*priv), 959771fa900SAdrien Mazarguil RTE_CACHE_LINE_SIZE); 960771fa900SAdrien Mazarguil if (priv == NULL) { 961a170a30dSNélio Laranjeiro DRV_LOG(ERR, "priv allocation failure"); 962771fa900SAdrien Mazarguil err = ENOMEM; 9639083982cSAdrien Mazarguil goto error; 964771fa900SAdrien Mazarguil } 965771fa900SAdrien Mazarguil priv->ctx = ctx; 9662b730263SAdrien Mazarguil strncpy(priv->ibdev_name, priv->ctx->device->name, 9672b730263SAdrien Mazarguil sizeof(priv->ibdev_name)); 96887ec44ceSXueming Li strncpy(priv->ibdev_path, priv->ctx->device->ibdev_path, 96987ec44ceSXueming Li sizeof(priv->ibdev_path)); 9703ff4b086SAdrien Mazarguil priv->device_attr = attr; 971771fa900SAdrien Mazarguil priv->pd = pd; 972771fa900SAdrien Mazarguil priv->mtu = ETHER_MTU; 9736bf10ab6SMoti Haimovsky #ifndef RTE_ARCH_64 9746bf10ab6SMoti Haimovsky /* Initialize UAR access locks for 32bit implementations. */ 9756bf10ab6SMoti Haimovsky rte_spinlock_init(&priv->uar_lock_cq); 9766bf10ab6SMoti Haimovsky for (i = 0; i < MLX5_UAR_PAGE_NUM_MAX; i++) 9776bf10ab6SMoti Haimovsky rte_spinlock_init(&priv->uar_lock[i]); 9786bf10ab6SMoti Haimovsky #endif 97926c08b97SAdrien Mazarguil /* Some internal functions rely on Netlink sockets, open them now. */ 9805366074bSNelio Laranjeiro priv->nl_socket_rdma = mlx5_nl_init(NETLINK_RDMA); 9815366074bSNelio Laranjeiro priv->nl_socket_route = mlx5_nl_init(NETLINK_ROUTE); 98226c08b97SAdrien Mazarguil priv->nl_sn = 0; 9832b730263SAdrien Mazarguil priv->representor = !!switch_info->representor; 9842b730263SAdrien Mazarguil priv->domain_id = RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID; 9852b730263SAdrien Mazarguil priv->representor_id = 9862b730263SAdrien Mazarguil switch_info->representor ? switch_info->port_name : -1; 9872b730263SAdrien Mazarguil /* 9882b730263SAdrien Mazarguil * Look for sibling devices in order to reuse their switch domain 9892b730263SAdrien Mazarguil * if any, otherwise allocate one. 9902b730263SAdrien Mazarguil */ 9912b730263SAdrien Mazarguil i = mlx5_dev_to_port_id(dpdk_dev, NULL, 0); 9922b730263SAdrien Mazarguil if (i > 0) { 9932b730263SAdrien Mazarguil uint16_t port_id[i]; 9942b730263SAdrien Mazarguil 9952b730263SAdrien Mazarguil i = RTE_MIN(mlx5_dev_to_port_id(dpdk_dev, port_id, i), i); 9962b730263SAdrien Mazarguil while (i--) { 9972b730263SAdrien Mazarguil const struct priv *opriv = 9982b730263SAdrien Mazarguil rte_eth_devices[port_id[i]].data->dev_private; 9992b730263SAdrien Mazarguil 10002b730263SAdrien Mazarguil if (!opriv || 10012b730263SAdrien Mazarguil opriv->domain_id == 10022b730263SAdrien Mazarguil RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID) 10032b730263SAdrien Mazarguil continue; 10042b730263SAdrien Mazarguil priv->domain_id = opriv->domain_id; 10052b730263SAdrien Mazarguil break; 10062b730263SAdrien Mazarguil } 10072b730263SAdrien Mazarguil } 10082b730263SAdrien Mazarguil if (priv->domain_id == RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID) { 10092b730263SAdrien Mazarguil err = rte_eth_switch_domain_alloc(&priv->domain_id); 10102b730263SAdrien Mazarguil if (err) { 10112b730263SAdrien Mazarguil err = rte_errno; 10122b730263SAdrien Mazarguil DRV_LOG(ERR, "unable to allocate switch domain: %s", 10132b730263SAdrien Mazarguil strerror(rte_errno)); 10142b730263SAdrien Mazarguil goto error; 10152b730263SAdrien Mazarguil } 10162b730263SAdrien Mazarguil own_domain_id = 1; 10172b730263SAdrien Mazarguil } 1018f38c5457SAdrien Mazarguil err = mlx5_args(&config, dpdk_dev->devargs); 1019e72dd09bSNélio Laranjeiro if (err) { 1020012ad994SShahaf Shuler err = rte_errno; 102193068a9dSAdrien Mazarguil DRV_LOG(ERR, "failed to process device arguments: %s", 102293068a9dSAdrien Mazarguil strerror(rte_errno)); 10239083982cSAdrien Mazarguil goto error; 1024e72dd09bSNélio Laranjeiro } 102568128934SAdrien Mazarguil config.hw_csum = !!(attr.device_cap_flags_ex & IBV_DEVICE_RAW_IP_CSUM); 1026a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "checksum offloading is %ssupported", 10277fe24446SShahaf Shuler (config.hw_csum ? "" : "not ")); 10282dd8b721SViacheslav Ovsiienko #if !defined(HAVE_IBV_DEVICE_COUNTERS_SET_V42) && \ 10292dd8b721SViacheslav Ovsiienko !defined(HAVE_IBV_DEVICE_COUNTERS_SET_V45) 10302dd8b721SViacheslav Ovsiienko DRV_LOG(DEBUG, "counters are not supported"); 10319a761de8SOri Kam #endif 103258b1312eSYongseok Koh #ifndef HAVE_IBV_FLOW_DV_SUPPORT 103358b1312eSYongseok Koh if (config.dv_flow_en) { 103458b1312eSYongseok Koh DRV_LOG(WARNING, "DV flow is not supported"); 103558b1312eSYongseok Koh config.dv_flow_en = 0; 103658b1312eSYongseok Koh } 103758b1312eSYongseok Koh #endif 10387fe24446SShahaf Shuler config.ind_table_max_size = 10393ff4b086SAdrien Mazarguil attr.rss_caps.max_rwq_indirection_table_size; 104068128934SAdrien Mazarguil /* 104168128934SAdrien Mazarguil * Remove this check once DPDK supports larger/variable 104268128934SAdrien Mazarguil * indirection tables. 104368128934SAdrien Mazarguil */ 104468128934SAdrien Mazarguil if (config.ind_table_max_size > (unsigned int)ETH_RSS_RETA_SIZE_512) 10457fe24446SShahaf Shuler config.ind_table_max_size = ETH_RSS_RETA_SIZE_512; 1046a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "maximum Rx indirection table size is %u", 10477fe24446SShahaf Shuler config.ind_table_max_size); 10483ff4b086SAdrien Mazarguil config.hw_vlan_strip = !!(attr.raw_packet_caps & 104943e9d979SShachar Beiser IBV_RAW_PACKET_CAP_CVLAN_STRIPPING); 1050a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "VLAN stripping is %ssupported", 10517fe24446SShahaf Shuler (config.hw_vlan_strip ? "" : "not ")); 10523ff4b086SAdrien Mazarguil config.hw_fcs_strip = !!(attr.raw_packet_caps & 1053cd230a3eSShahaf Shuler IBV_RAW_PACKET_CAP_SCATTER_FCS); 1054a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "FCS stripping configuration is %ssupported", 10557fe24446SShahaf Shuler (config.hw_fcs_strip ? "" : "not ")); 105643e9d979SShachar Beiser #ifdef HAVE_IBV_WQ_FLAG_RX_END_PADDING 10573ff4b086SAdrien Mazarguil config.hw_padding = !!attr.rx_pad_end_addr_align; 105843e9d979SShachar Beiser #endif 105968128934SAdrien Mazarguil DRV_LOG(DEBUG, "hardware Rx end alignment padding is %ssupported", 10607fe24446SShahaf Shuler (config.hw_padding ? "" : "not ")); 10613ff4b086SAdrien Mazarguil config.tso = (attr.tso_caps.max_tso > 0 && 10623ff4b086SAdrien Mazarguil (attr.tso_caps.supported_qpts & 106343e9d979SShachar Beiser (1 << IBV_QPT_RAW_PACKET))); 10647fe24446SShahaf Shuler if (config.tso) 10653ff4b086SAdrien Mazarguil config.tso_max_payload_sz = attr.tso_caps.max_tso; 1066f9de8718SShahaf Shuler /* 1067f9de8718SShahaf Shuler * MPW is disabled by default, while the Enhanced MPW is enabled 1068f9de8718SShahaf Shuler * by default. 1069f9de8718SShahaf Shuler */ 1070f9de8718SShahaf Shuler if (config.mps == MLX5_ARG_UNSET) 1071f9de8718SShahaf Shuler config.mps = (mps == MLX5_MPW_ENHANCED) ? MLX5_MPW_ENHANCED : 1072f9de8718SShahaf Shuler MLX5_MPW_DISABLED; 1073f9de8718SShahaf Shuler else 1074f9de8718SShahaf Shuler config.mps = config.mps ? mps : MLX5_MPW_DISABLED; 1075a170a30dSNélio Laranjeiro DRV_LOG(INFO, "%sMPS is %s", 10760f99970bSNélio Laranjeiro config.mps == MLX5_MPW_ENHANCED ? "enhanced " : "", 107768128934SAdrien Mazarguil config.mps != MLX5_MPW_DISABLED ? "enabled" : "disabled"); 10787fe24446SShahaf Shuler if (config.cqe_comp && !cqe_comp) { 1079a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "Rx CQE compression isn't supported"); 10807fe24446SShahaf Shuler config.cqe_comp = 0; 1081523f5a74SYongseok Koh } 10825c0e2db6SYongseok Koh if (config.mprq.enabled && mprq) { 10837d6bf6b8SYongseok Koh if (config.mprq.stride_num_n > mprq_max_stride_num_n || 10847d6bf6b8SYongseok Koh config.mprq.stride_num_n < mprq_min_stride_num_n) { 10857d6bf6b8SYongseok Koh config.mprq.stride_num_n = 10867d6bf6b8SYongseok Koh RTE_MAX(MLX5_MPRQ_STRIDE_NUM_N, 10877d6bf6b8SYongseok Koh mprq_min_stride_num_n); 10887d6bf6b8SYongseok Koh DRV_LOG(WARNING, 10897d6bf6b8SYongseok Koh "the number of strides" 10907d6bf6b8SYongseok Koh " for Multi-Packet RQ is out of range," 10917d6bf6b8SYongseok Koh " setting default value (%u)", 10927d6bf6b8SYongseok Koh 1 << config.mprq.stride_num_n); 10937d6bf6b8SYongseok Koh } 10947d6bf6b8SYongseok Koh config.mprq.min_stride_size_n = mprq_min_stride_size_n; 10957d6bf6b8SYongseok Koh config.mprq.max_stride_size_n = mprq_max_stride_size_n; 10965c0e2db6SYongseok Koh } else if (config.mprq.enabled && !mprq) { 10975c0e2db6SYongseok Koh DRV_LOG(WARNING, "Multi-Packet RQ isn't supported"); 10985c0e2db6SYongseok Koh config.mprq.enabled = 0; 10997d6bf6b8SYongseok Koh } 1100af4f09f2SNélio Laranjeiro eth_dev = rte_eth_dev_allocate(name); 1101af4f09f2SNélio Laranjeiro if (eth_dev == NULL) { 1102a170a30dSNélio Laranjeiro DRV_LOG(ERR, "can not allocate rte ethdev"); 1103af4f09f2SNélio Laranjeiro err = ENOMEM; 11049083982cSAdrien Mazarguil goto error; 1105af4f09f2SNélio Laranjeiro } 1106a7d3c627SThomas Monjalon if (priv->representor) { 11072b730263SAdrien Mazarguil eth_dev->data->dev_flags |= RTE_ETH_DEV_REPRESENTOR; 1108a7d3c627SThomas Monjalon eth_dev->data->representor_id = priv->representor_id; 1109a7d3c627SThomas Monjalon } 1110af4f09f2SNélio Laranjeiro eth_dev->data->dev_private = priv; 1111df428ceeSYongseok Koh priv->dev_data = eth_dev->data; 1112af4f09f2SNélio Laranjeiro eth_dev->data->mac_addrs = priv->mac; 1113f38c5457SAdrien Mazarguil eth_dev->device = dpdk_dev; 1114af4f09f2SNélio Laranjeiro err = mlx5_uar_init_primary(eth_dev); 1115012ad994SShahaf Shuler if (err) { 1116012ad994SShahaf Shuler err = rte_errno; 11179083982cSAdrien Mazarguil goto error; 1118012ad994SShahaf Shuler } 1119771fa900SAdrien Mazarguil /* Configure the first MAC address by default. */ 1120af4f09f2SNélio Laranjeiro if (mlx5_get_mac(eth_dev, &mac.addr_bytes)) { 1121a170a30dSNélio Laranjeiro DRV_LOG(ERR, 1122a170a30dSNélio Laranjeiro "port %u cannot get MAC address, is mlx5_en" 1123a170a30dSNélio Laranjeiro " loaded? (errno: %s)", 11248c3c2372SAdrien Mazarguil eth_dev->data->port_id, strerror(rte_errno)); 1125e1c3e305SMatan Azrad err = ENODEV; 11269083982cSAdrien Mazarguil goto error; 1127771fa900SAdrien Mazarguil } 1128a170a30dSNélio Laranjeiro DRV_LOG(INFO, 1129a170a30dSNélio Laranjeiro "port %u MAC address is %02x:%02x:%02x:%02x:%02x:%02x", 11300f99970bSNélio Laranjeiro eth_dev->data->port_id, 1131771fa900SAdrien Mazarguil mac.addr_bytes[0], mac.addr_bytes[1], 1132771fa900SAdrien Mazarguil mac.addr_bytes[2], mac.addr_bytes[3], 1133771fa900SAdrien Mazarguil mac.addr_bytes[4], mac.addr_bytes[5]); 1134771fa900SAdrien Mazarguil #ifndef NDEBUG 1135771fa900SAdrien Mazarguil { 1136771fa900SAdrien Mazarguil char ifname[IF_NAMESIZE]; 1137771fa900SAdrien Mazarguil 1138af4f09f2SNélio Laranjeiro if (mlx5_get_ifname(eth_dev, &ifname) == 0) 1139a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %u ifname is \"%s\"", 11400f99970bSNélio Laranjeiro eth_dev->data->port_id, ifname); 1141771fa900SAdrien Mazarguil else 1142a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %u ifname is unknown", 11430f99970bSNélio Laranjeiro eth_dev->data->port_id); 1144771fa900SAdrien Mazarguil } 1145771fa900SAdrien Mazarguil #endif 1146771fa900SAdrien Mazarguil /* Get actual MTU if possible. */ 1147a6d83b6aSNélio Laranjeiro err = mlx5_get_mtu(eth_dev, &priv->mtu); 1148012ad994SShahaf Shuler if (err) { 1149012ad994SShahaf Shuler err = rte_errno; 11509083982cSAdrien Mazarguil goto error; 1151012ad994SShahaf Shuler } 1152a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %u MTU is %u", eth_dev->data->port_id, 1153a170a30dSNélio Laranjeiro priv->mtu); 115468128934SAdrien Mazarguil /* Initialize burst functions to prevent crashes before link-up. */ 1155e313ef4cSShahaf Shuler eth_dev->rx_pkt_burst = removed_rx_burst; 1156e313ef4cSShahaf Shuler eth_dev->tx_pkt_burst = removed_tx_burst; 1157771fa900SAdrien Mazarguil eth_dev->dev_ops = &mlx5_dev_ops; 1158272733b5SNélio Laranjeiro /* Register MAC address. */ 1159272733b5SNélio Laranjeiro claim_zero(mlx5_mac_addr_add(eth_dev, &mac, 0, 0)); 116026c08b97SAdrien Mazarguil if (vf && config.vf_nl_en) 1161ccdcba53SNélio Laranjeiro mlx5_nl_mac_addr_sync(eth_dev); 1162d53180afSMoti Haimovsky priv->tcf_context = mlx5_flow_tcf_context_create(); 1163d53180afSMoti Haimovsky if (!priv->tcf_context) { 116457123c00SYongseok Koh err = -rte_errno; 116557123c00SYongseok Koh DRV_LOG(WARNING, 116657123c00SYongseok Koh "flow rules relying on switch offloads will not be" 116757123c00SYongseok Koh " supported: cannot open libmnl socket: %s", 116857123c00SYongseok Koh strerror(rte_errno)); 116957123c00SYongseok Koh } else { 117057123c00SYongseok Koh struct rte_flow_error error; 117157123c00SYongseok Koh unsigned int ifindex = mlx5_ifindex(eth_dev); 117257123c00SYongseok Koh 117357123c00SYongseok Koh if (!ifindex) { 117457123c00SYongseok Koh err = -rte_errno; 117557123c00SYongseok Koh error.message = 117657123c00SYongseok Koh "cannot retrieve network interface index"; 117757123c00SYongseok Koh } else { 1178d53180afSMoti Haimovsky err = mlx5_flow_tcf_init(priv->tcf_context, 1179d53180afSMoti Haimovsky ifindex, &error); 118057123c00SYongseok Koh } 118157123c00SYongseok Koh if (err) { 118257123c00SYongseok Koh DRV_LOG(WARNING, 118357123c00SYongseok Koh "flow rules relying on switch offloads will" 118457123c00SYongseok Koh " not be supported: %s: %s", 118557123c00SYongseok Koh error.message, strerror(rte_errno)); 1186d53180afSMoti Haimovsky mlx5_flow_tcf_context_destroy(priv->tcf_context); 1187d53180afSMoti Haimovsky priv->tcf_context = NULL; 118857123c00SYongseok Koh } 118957123c00SYongseok Koh } 1190c8ffb8a9SNélio Laranjeiro TAILQ_INIT(&priv->flows); 11911b37f5d8SNélio Laranjeiro TAILQ_INIT(&priv->ctrl_flows); 11921e3a39f7SXueming Li /* Hint libmlx5 to use PMD allocator for data plane resources */ 11931e3a39f7SXueming Li struct mlx5dv_ctx_allocators alctr = { 11941e3a39f7SXueming Li .alloc = &mlx5_alloc_verbs_buf, 11951e3a39f7SXueming Li .free = &mlx5_free_verbs_buf, 11961e3a39f7SXueming Li .data = priv, 11971e3a39f7SXueming Li }; 119868128934SAdrien Mazarguil mlx5_glue->dv_set_context_attr(ctx, MLX5DV_CTX_ATTR_BUF_ALLOCATORS, 11991e3a39f7SXueming Li (void *)((uintptr_t)&alctr)); 1200771fa900SAdrien Mazarguil /* Bring Ethernet device up. */ 1201a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %u forcing Ethernet interface up", 12020f99970bSNélio Laranjeiro eth_dev->data->port_id); 12037ba5320bSNélio Laranjeiro mlx5_set_link_up(eth_dev); 1204a85a606cSShahaf Shuler /* 1205a85a606cSShahaf Shuler * Even though the interrupt handler is not installed yet, 1206a85a606cSShahaf Shuler * interrupts will still trigger on the asyn_fd from 1207a85a606cSShahaf Shuler * Verbs context returned by ibv_open_device(). 1208a85a606cSShahaf Shuler */ 1209a85a606cSShahaf Shuler mlx5_link_update(eth_dev, 0); 12107fe24446SShahaf Shuler /* Store device configuration on private structure. */ 12117fe24446SShahaf Shuler priv->config = config; 121278be8852SNelio Laranjeiro /* Supported Verbs flow priority number detection. */ 12132815702bSNelio Laranjeiro err = mlx5_flow_discover_priorities(eth_dev); 12142815702bSNelio Laranjeiro if (err < 0) 12159083982cSAdrien Mazarguil goto error; 12162815702bSNelio Laranjeiro priv->config.flow_prio = err; 12170ace586dSXueming Li /* 12180ace586dSXueming Li * Once the device is added to the list of memory event 12190ace586dSXueming Li * callback, its global MR cache table cannot be expanded 12200ace586dSXueming Li * on the fly because of deadlock. If it overflows, lookup 12210ace586dSXueming Li * should be done by searching MR list linearly, which is slow. 12220ace586dSXueming Li */ 12230ace586dSXueming Li err = mlx5_mr_btree_init(&priv->mr.cache, 12240ace586dSXueming Li MLX5_MR_BTREE_CACHE_N * 2, 12250ace586dSXueming Li eth_dev->device->numa_node); 12260ace586dSXueming Li if (err) { 12270ace586dSXueming Li err = rte_errno; 12289083982cSAdrien Mazarguil goto error; 12290ace586dSXueming Li } 1230e89c15b6SAdrien Mazarguil /* Add device to memory callback list. */ 1231e89c15b6SAdrien Mazarguil rte_rwlock_write_lock(&mlx5_shared_data->mem_event_rwlock); 1232e89c15b6SAdrien Mazarguil LIST_INSERT_HEAD(&mlx5_shared_data->mem_event_cb_list, 1233e89c15b6SAdrien Mazarguil priv, mem_event_cb); 1234e89c15b6SAdrien Mazarguil rte_rwlock_write_unlock(&mlx5_shared_data->mem_event_rwlock); 1235f38c5457SAdrien Mazarguil return eth_dev; 12369083982cSAdrien Mazarguil error: 123726c08b97SAdrien Mazarguil if (priv) { 123826c08b97SAdrien Mazarguil if (priv->nl_socket_route >= 0) 123926c08b97SAdrien Mazarguil close(priv->nl_socket_route); 124026c08b97SAdrien Mazarguil if (priv->nl_socket_rdma >= 0) 124126c08b97SAdrien Mazarguil close(priv->nl_socket_rdma); 1242d53180afSMoti Haimovsky if (priv->tcf_context) 1243d53180afSMoti Haimovsky mlx5_flow_tcf_context_destroy(priv->tcf_context); 12442b730263SAdrien Mazarguil if (own_domain_id) 12452b730263SAdrien Mazarguil claim_zero(rte_eth_switch_domain_free(priv->domain_id)); 1246771fa900SAdrien Mazarguil rte_free(priv); 1247e16adf08SThomas Monjalon if (eth_dev != NULL) 1248e16adf08SThomas Monjalon eth_dev->data->dev_private = NULL; 124926c08b97SAdrien Mazarguil } 1250771fa900SAdrien Mazarguil if (pd) 12510e83b8e5SNelio Laranjeiro claim_zero(mlx5_glue->dealloc_pd(pd)); 1252e16adf08SThomas Monjalon if (eth_dev != NULL) { 1253e16adf08SThomas Monjalon /* mac_addrs must not be freed alone because part of dev_private */ 1254e16adf08SThomas Monjalon eth_dev->data->mac_addrs = NULL; 1255690de285SRaslan Darawsheh rte_eth_dev_release_port(eth_dev); 1256e16adf08SThomas Monjalon } 12573ff4b086SAdrien Mazarguil if (ctx) 12583ff4b086SAdrien Mazarguil claim_zero(mlx5_glue->close_device(ctx)); 1259f38c5457SAdrien Mazarguil assert(err > 0); 1260a6d83b6aSNélio Laranjeiro rte_errno = err; 1261f38c5457SAdrien Mazarguil return NULL; 1262f38c5457SAdrien Mazarguil } 1263f38c5457SAdrien Mazarguil 1264116f90adSAdrien Mazarguil /** Data associated with devices to spawn. */ 1265116f90adSAdrien Mazarguil struct mlx5_dev_spawn_data { 1266116f90adSAdrien Mazarguil unsigned int ifindex; /**< Network interface index. */ 1267116f90adSAdrien Mazarguil struct mlx5_switch_info info; /**< Switch information. */ 1268116f90adSAdrien Mazarguil struct ibv_device *ibv_dev; /**< Associated IB device. */ 1269116f90adSAdrien Mazarguil struct rte_eth_dev *eth_dev; /**< Associated Ethernet device. */ 1270116f90adSAdrien Mazarguil }; 1271116f90adSAdrien Mazarguil 1272116f90adSAdrien Mazarguil /** 1273116f90adSAdrien Mazarguil * Comparison callback to sort device data. 1274116f90adSAdrien Mazarguil * 1275116f90adSAdrien Mazarguil * This is meant to be used with qsort(). 1276116f90adSAdrien Mazarguil * 1277116f90adSAdrien Mazarguil * @param a[in] 1278116f90adSAdrien Mazarguil * Pointer to pointer to first data object. 1279116f90adSAdrien Mazarguil * @param b[in] 1280116f90adSAdrien Mazarguil * Pointer to pointer to second data object. 1281116f90adSAdrien Mazarguil * 1282116f90adSAdrien Mazarguil * @return 1283116f90adSAdrien Mazarguil * 0 if both objects are equal, less than 0 if the first argument is less 1284116f90adSAdrien Mazarguil * than the second, greater than 0 otherwise. 1285116f90adSAdrien Mazarguil */ 1286116f90adSAdrien Mazarguil static int 1287116f90adSAdrien Mazarguil mlx5_dev_spawn_data_cmp(const void *a, const void *b) 1288116f90adSAdrien Mazarguil { 1289116f90adSAdrien Mazarguil const struct mlx5_switch_info *si_a = 1290116f90adSAdrien Mazarguil &((const struct mlx5_dev_spawn_data *)a)->info; 1291116f90adSAdrien Mazarguil const struct mlx5_switch_info *si_b = 1292116f90adSAdrien Mazarguil &((const struct mlx5_dev_spawn_data *)b)->info; 1293116f90adSAdrien Mazarguil int ret; 1294116f90adSAdrien Mazarguil 1295116f90adSAdrien Mazarguil /* Master device first. */ 1296116f90adSAdrien Mazarguil ret = si_b->master - si_a->master; 1297116f90adSAdrien Mazarguil if (ret) 1298116f90adSAdrien Mazarguil return ret; 1299116f90adSAdrien Mazarguil /* Then representor devices. */ 1300116f90adSAdrien Mazarguil ret = si_b->representor - si_a->representor; 1301116f90adSAdrien Mazarguil if (ret) 1302116f90adSAdrien Mazarguil return ret; 1303116f90adSAdrien Mazarguil /* Unidentified devices come last in no specific order. */ 1304116f90adSAdrien Mazarguil if (!si_a->representor) 1305116f90adSAdrien Mazarguil return 0; 1306116f90adSAdrien Mazarguil /* Order representors by name. */ 1307116f90adSAdrien Mazarguil return si_a->port_name - si_b->port_name; 1308116f90adSAdrien Mazarguil } 1309116f90adSAdrien Mazarguil 1310f38c5457SAdrien Mazarguil /** 1311f38c5457SAdrien Mazarguil * DPDK callback to register a PCI device. 1312f38c5457SAdrien Mazarguil * 13132b730263SAdrien Mazarguil * This function spawns Ethernet devices out of a given PCI device. 1314f38c5457SAdrien Mazarguil * 1315f38c5457SAdrien Mazarguil * @param[in] pci_drv 1316f38c5457SAdrien Mazarguil * PCI driver structure (mlx5_driver). 1317f38c5457SAdrien Mazarguil * @param[in] pci_dev 1318f38c5457SAdrien Mazarguil * PCI device information. 1319f38c5457SAdrien Mazarguil * 1320f38c5457SAdrien Mazarguil * @return 1321f38c5457SAdrien Mazarguil * 0 on success, a negative errno value otherwise and rte_errno is set. 1322f38c5457SAdrien Mazarguil */ 1323f38c5457SAdrien Mazarguil static int 1324f38c5457SAdrien Mazarguil mlx5_pci_probe(struct rte_pci_driver *pci_drv __rte_unused, 1325f38c5457SAdrien Mazarguil struct rte_pci_device *pci_dev) 1326f38c5457SAdrien Mazarguil { 1327f38c5457SAdrien Mazarguil struct ibv_device **ibv_list; 132826c08b97SAdrien Mazarguil unsigned int n = 0; 1329f38c5457SAdrien Mazarguil int vf; 1330f38c5457SAdrien Mazarguil int ret; 1331f38c5457SAdrien Mazarguil 1332f38c5457SAdrien Mazarguil assert(pci_drv == &mlx5_driver); 1333f38c5457SAdrien Mazarguil errno = 0; 1334f38c5457SAdrien Mazarguil ibv_list = mlx5_glue->get_device_list(&ret); 1335f38c5457SAdrien Mazarguil if (!ibv_list) { 1336f38c5457SAdrien Mazarguil rte_errno = errno ? errno : ENOSYS; 1337f38c5457SAdrien Mazarguil DRV_LOG(ERR, "cannot list devices, is ib_uverbs loaded?"); 1338a6d83b6aSNélio Laranjeiro return -rte_errno; 1339a6d83b6aSNélio Laranjeiro } 134026c08b97SAdrien Mazarguil 134126c08b97SAdrien Mazarguil struct ibv_device *ibv_match[ret + 1]; 134226c08b97SAdrien Mazarguil 1343f38c5457SAdrien Mazarguil while (ret-- > 0) { 1344f38c5457SAdrien Mazarguil struct rte_pci_addr pci_addr; 1345f38c5457SAdrien Mazarguil 1346f38c5457SAdrien Mazarguil DRV_LOG(DEBUG, "checking device \"%s\"", ibv_list[ret]->name); 1347f38c5457SAdrien Mazarguil if (mlx5_ibv_device_to_pci_addr(ibv_list[ret], &pci_addr)) 1348f38c5457SAdrien Mazarguil continue; 1349f38c5457SAdrien Mazarguil if (pci_dev->addr.domain != pci_addr.domain || 1350f38c5457SAdrien Mazarguil pci_dev->addr.bus != pci_addr.bus || 1351f38c5457SAdrien Mazarguil pci_dev->addr.devid != pci_addr.devid || 1352f38c5457SAdrien Mazarguil pci_dev->addr.function != pci_addr.function) 1353f38c5457SAdrien Mazarguil continue; 135426c08b97SAdrien Mazarguil DRV_LOG(INFO, "PCI information matches for device \"%s\"", 1355f38c5457SAdrien Mazarguil ibv_list[ret]->name); 135626c08b97SAdrien Mazarguil ibv_match[n++] = ibv_list[ret]; 135726c08b97SAdrien Mazarguil } 135826c08b97SAdrien Mazarguil ibv_match[n] = NULL; 135926c08b97SAdrien Mazarguil 1360116f90adSAdrien Mazarguil struct mlx5_dev_spawn_data list[n]; 13615366074bSNelio Laranjeiro int nl_route = n ? mlx5_nl_init(NETLINK_ROUTE) : -1; 13625366074bSNelio Laranjeiro int nl_rdma = n ? mlx5_nl_init(NETLINK_RDMA) : -1; 136326c08b97SAdrien Mazarguil unsigned int i; 13642b730263SAdrien Mazarguil unsigned int u; 136526c08b97SAdrien Mazarguil 136626c08b97SAdrien Mazarguil /* 136726c08b97SAdrien Mazarguil * The existence of several matching entries (n > 1) means port 136826c08b97SAdrien Mazarguil * representors have been instantiated. No existing Verbs call nor 136926c08b97SAdrien Mazarguil * /sys entries can tell them apart, this can only be done through 137026c08b97SAdrien Mazarguil * Netlink calls assuming kernel drivers are recent enough to 137126c08b97SAdrien Mazarguil * support them. 137226c08b97SAdrien Mazarguil * 1373f872b4b9SNelio Laranjeiro * In the event of identification failure through Netlink, try again 1374f872b4b9SNelio Laranjeiro * through sysfs, then either: 137526c08b97SAdrien Mazarguil * 137626c08b97SAdrien Mazarguil * 1. No device matches (n == 0), complain and bail out. 137726c08b97SAdrien Mazarguil * 2. A single IB device matches (n == 1) and is not a representor, 137826c08b97SAdrien Mazarguil * assume no switch support. 137926c08b97SAdrien Mazarguil * 3. Otherwise no safe assumptions can be made; complain louder and 138026c08b97SAdrien Mazarguil * bail out. 138126c08b97SAdrien Mazarguil */ 138226c08b97SAdrien Mazarguil for (i = 0; i != n; ++i) { 1383116f90adSAdrien Mazarguil list[i].ibv_dev = ibv_match[i]; 1384116f90adSAdrien Mazarguil list[i].eth_dev = NULL; 138526c08b97SAdrien Mazarguil if (nl_rdma < 0) 1386116f90adSAdrien Mazarguil list[i].ifindex = 0; 138726c08b97SAdrien Mazarguil else 1388116f90adSAdrien Mazarguil list[i].ifindex = mlx5_nl_ifindex 1389116f90adSAdrien Mazarguil (nl_rdma, list[i].ibv_dev->name); 139026c08b97SAdrien Mazarguil if (nl_route < 0 || 1391116f90adSAdrien Mazarguil !list[i].ifindex || 1392116f90adSAdrien Mazarguil mlx5_nl_switch_info(nl_route, list[i].ifindex, 1393f872b4b9SNelio Laranjeiro &list[i].info) || 1394f872b4b9SNelio Laranjeiro ((!list[i].info.representor && !list[i].info.master) && 1395f872b4b9SNelio Laranjeiro mlx5_sysfs_switch_info(list[i].ifindex, &list[i].info))) { 1396116f90adSAdrien Mazarguil list[i].ifindex = 0; 1397116f90adSAdrien Mazarguil memset(&list[i].info, 0, sizeof(list[i].info)); 139826c08b97SAdrien Mazarguil continue; 139926c08b97SAdrien Mazarguil } 140026c08b97SAdrien Mazarguil } 140126c08b97SAdrien Mazarguil if (nl_rdma >= 0) 140226c08b97SAdrien Mazarguil close(nl_rdma); 140326c08b97SAdrien Mazarguil if (nl_route >= 0) 140426c08b97SAdrien Mazarguil close(nl_route); 14052b730263SAdrien Mazarguil /* Count unidentified devices. */ 14062b730263SAdrien Mazarguil for (u = 0, i = 0; i != n; ++i) 1407116f90adSAdrien Mazarguil if (!list[i].info.master && !list[i].info.representor) 14082b730263SAdrien Mazarguil ++u; 14092b730263SAdrien Mazarguil if (u) { 14102b730263SAdrien Mazarguil if (n == 1 && u == 1) { 141126c08b97SAdrien Mazarguil /* Case #2. */ 141226c08b97SAdrien Mazarguil DRV_LOG(INFO, "no switch support detected"); 141326c08b97SAdrien Mazarguil } else { 141426c08b97SAdrien Mazarguil /* Case #3. */ 141526c08b97SAdrien Mazarguil DRV_LOG(ERR, 141626c08b97SAdrien Mazarguil "unable to tell which of the matching devices" 141726c08b97SAdrien Mazarguil " is the master (lack of kernel support?)"); 141826c08b97SAdrien Mazarguil n = 0; 141926c08b97SAdrien Mazarguil } 1420f38c5457SAdrien Mazarguil } 1421116f90adSAdrien Mazarguil /* 1422116f90adSAdrien Mazarguil * Sort list to probe devices in natural order for users convenience 1423116f90adSAdrien Mazarguil * (i.e. master first, then representors from lowest to highest ID). 1424116f90adSAdrien Mazarguil */ 1425116f90adSAdrien Mazarguil if (n) 1426116f90adSAdrien Mazarguil qsort(list, n, sizeof(*list), mlx5_dev_spawn_data_cmp); 1427f38c5457SAdrien Mazarguil switch (pci_dev->id.device_id) { 1428f38c5457SAdrien Mazarguil case PCI_DEVICE_ID_MELLANOX_CONNECTX4VF: 1429f38c5457SAdrien Mazarguil case PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF: 1430f38c5457SAdrien Mazarguil case PCI_DEVICE_ID_MELLANOX_CONNECTX5VF: 1431f38c5457SAdrien Mazarguil case PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF: 1432f38c5457SAdrien Mazarguil vf = 1; 1433f38c5457SAdrien Mazarguil break; 1434f38c5457SAdrien Mazarguil default: 1435f38c5457SAdrien Mazarguil vf = 0; 1436f38c5457SAdrien Mazarguil } 14372b730263SAdrien Mazarguil for (i = 0; i != n; ++i) { 14382b730263SAdrien Mazarguil uint32_t restore; 14392b730263SAdrien Mazarguil 1440116f90adSAdrien Mazarguil list[i].eth_dev = mlx5_dev_spawn 1441116f90adSAdrien Mazarguil (&pci_dev->device, list[i].ibv_dev, vf, &list[i].info); 14426de569f5SAdrien Mazarguil if (!list[i].eth_dev) { 1443206254b7SOphir Munk if (rte_errno != EBUSY && rte_errno != EEXIST) 14442b730263SAdrien Mazarguil break; 1445206254b7SOphir Munk /* Device is disabled or already spawned. Ignore it. */ 14466de569f5SAdrien Mazarguil continue; 14476de569f5SAdrien Mazarguil } 1448116f90adSAdrien Mazarguil restore = list[i].eth_dev->data->dev_flags; 1449116f90adSAdrien Mazarguil rte_eth_copy_pci_info(list[i].eth_dev, pci_dev); 14502b730263SAdrien Mazarguil /* Restore non-PCI flags cleared by the above call. */ 1451116f90adSAdrien Mazarguil list[i].eth_dev->data->dev_flags |= restore; 1452116f90adSAdrien Mazarguil rte_eth_dev_probing_finish(list[i].eth_dev); 14532b730263SAdrien Mazarguil } 1454f38c5457SAdrien Mazarguil mlx5_glue->free_device_list(ibv_list); 145526c08b97SAdrien Mazarguil if (!n) { 1456f38c5457SAdrien Mazarguil DRV_LOG(WARNING, 1457f38c5457SAdrien Mazarguil "no Verbs device matches PCI device " PCI_PRI_FMT "," 1458f38c5457SAdrien Mazarguil " are kernel drivers loaded?", 1459f38c5457SAdrien Mazarguil pci_dev->addr.domain, pci_dev->addr.bus, 1460f38c5457SAdrien Mazarguil pci_dev->addr.devid, pci_dev->addr.function); 1461f38c5457SAdrien Mazarguil rte_errno = ENOENT; 1462f38c5457SAdrien Mazarguil ret = -rte_errno; 14632b730263SAdrien Mazarguil } else if (i != n) { 1464f38c5457SAdrien Mazarguil DRV_LOG(ERR, 1465f38c5457SAdrien Mazarguil "probe of PCI device " PCI_PRI_FMT " aborted after" 1466f38c5457SAdrien Mazarguil " encountering an error: %s", 1467f38c5457SAdrien Mazarguil pci_dev->addr.domain, pci_dev->addr.bus, 1468f38c5457SAdrien Mazarguil pci_dev->addr.devid, pci_dev->addr.function, 1469f38c5457SAdrien Mazarguil strerror(rte_errno)); 1470f38c5457SAdrien Mazarguil ret = -rte_errno; 14712b730263SAdrien Mazarguil /* Roll back. */ 14722b730263SAdrien Mazarguil while (i--) { 14736de569f5SAdrien Mazarguil if (!list[i].eth_dev) 14746de569f5SAdrien Mazarguil continue; 1475116f90adSAdrien Mazarguil mlx5_dev_close(list[i].eth_dev); 1476e16adf08SThomas Monjalon /* mac_addrs must not be freed because in dev_private */ 1477e16adf08SThomas Monjalon list[i].eth_dev->data->mac_addrs = NULL; 1478116f90adSAdrien Mazarguil claim_zero(rte_eth_dev_release_port(list[i].eth_dev)); 14792b730263SAdrien Mazarguil } 14802b730263SAdrien Mazarguil /* Restore original error. */ 14812b730263SAdrien Mazarguil rte_errno = -ret; 1482f38c5457SAdrien Mazarguil } else { 1483f38c5457SAdrien Mazarguil ret = 0; 1484f38c5457SAdrien Mazarguil } 1485f38c5457SAdrien Mazarguil return ret; 1486771fa900SAdrien Mazarguil } 1487771fa900SAdrien Mazarguil 1488771fa900SAdrien Mazarguil static const struct rte_pci_id mlx5_pci_id_map[] = { 1489771fa900SAdrien Mazarguil { 14901d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 14911d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4) 1492771fa900SAdrien Mazarguil }, 1493771fa900SAdrien Mazarguil { 14941d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 14951d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4VF) 1496771fa900SAdrien Mazarguil }, 1497771fa900SAdrien Mazarguil { 14981d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 14991d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4LX) 1500771fa900SAdrien Mazarguil }, 1501771fa900SAdrien Mazarguil { 15021d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 15031d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF) 1504771fa900SAdrien Mazarguil }, 1505771fa900SAdrien Mazarguil { 1506528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 1507528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5) 1508528a9fbeSYongseok Koh }, 1509528a9fbeSYongseok Koh { 1510528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 1511528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5VF) 1512528a9fbeSYongseok Koh }, 1513528a9fbeSYongseok Koh { 1514528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 1515528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5EX) 1516528a9fbeSYongseok Koh }, 1517528a9fbeSYongseok Koh { 1518528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 1519528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF) 1520528a9fbeSYongseok Koh }, 1521528a9fbeSYongseok Koh { 1522dd3331c6SShahaf Shuler RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 1523dd3331c6SShahaf Shuler PCI_DEVICE_ID_MELLANOX_CONNECTX5BF) 1524dd3331c6SShahaf Shuler }, 1525dd3331c6SShahaf Shuler { 1526c322c0e5SOri Kam RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 1527c322c0e5SOri Kam PCI_DEVICE_ID_MELLANOX_CONNECTX5BFVF) 1528c322c0e5SOri Kam }, 1529c322c0e5SOri Kam { 1530771fa900SAdrien Mazarguil .vendor_id = 0 1531771fa900SAdrien Mazarguil } 1532771fa900SAdrien Mazarguil }; 1533771fa900SAdrien Mazarguil 1534fdf91e0fSJan Blunck static struct rte_pci_driver mlx5_driver = { 15352f3193cfSJan Viktorin .driver = { 15362f3193cfSJan Viktorin .name = MLX5_DRIVER_NAME 15372f3193cfSJan Viktorin }, 1538771fa900SAdrien Mazarguil .id_table = mlx5_pci_id_map, 1539af424af8SShreyansh Jain .probe = mlx5_pci_probe, 1540206254b7SOphir Munk .drv_flags = (RTE_PCI_DRV_INTR_LSC | RTE_PCI_DRV_INTR_RMV | 1541206254b7SOphir Munk RTE_PCI_DRV_PROBE_AGAIN), 1542771fa900SAdrien Mazarguil }; 1543771fa900SAdrien Mazarguil 154459b91becSAdrien Mazarguil #ifdef RTE_LIBRTE_MLX5_DLOPEN_DEPS 154559b91becSAdrien Mazarguil 154659b91becSAdrien Mazarguil /** 154708c028d0SAdrien Mazarguil * Suffix RTE_EAL_PMD_PATH with "-glue". 154808c028d0SAdrien Mazarguil * 154908c028d0SAdrien Mazarguil * This function performs a sanity check on RTE_EAL_PMD_PATH before 155008c028d0SAdrien Mazarguil * suffixing its last component. 155108c028d0SAdrien Mazarguil * 155208c028d0SAdrien Mazarguil * @param buf[out] 155308c028d0SAdrien Mazarguil * Output buffer, should be large enough otherwise NULL is returned. 155408c028d0SAdrien Mazarguil * @param size 155508c028d0SAdrien Mazarguil * Size of @p out. 155608c028d0SAdrien Mazarguil * 155708c028d0SAdrien Mazarguil * @return 155808c028d0SAdrien Mazarguil * Pointer to @p buf or @p NULL in case suffix cannot be appended. 155908c028d0SAdrien Mazarguil */ 156008c028d0SAdrien Mazarguil static char * 156108c028d0SAdrien Mazarguil mlx5_glue_path(char *buf, size_t size) 156208c028d0SAdrien Mazarguil { 156308c028d0SAdrien Mazarguil static const char *const bad[] = { "/", ".", "..", NULL }; 156408c028d0SAdrien Mazarguil const char *path = RTE_EAL_PMD_PATH; 156508c028d0SAdrien Mazarguil size_t len = strlen(path); 156608c028d0SAdrien Mazarguil size_t off; 156708c028d0SAdrien Mazarguil int i; 156808c028d0SAdrien Mazarguil 156908c028d0SAdrien Mazarguil while (len && path[len - 1] == '/') 157008c028d0SAdrien Mazarguil --len; 157108c028d0SAdrien Mazarguil for (off = len; off && path[off - 1] != '/'; --off) 157208c028d0SAdrien Mazarguil ; 157308c028d0SAdrien Mazarguil for (i = 0; bad[i]; ++i) 157408c028d0SAdrien Mazarguil if (!strncmp(path + off, bad[i], (int)(len - off))) 157508c028d0SAdrien Mazarguil goto error; 157608c028d0SAdrien Mazarguil i = snprintf(buf, size, "%.*s-glue", (int)len, path); 157708c028d0SAdrien Mazarguil if (i == -1 || (size_t)i >= size) 157808c028d0SAdrien Mazarguil goto error; 157908c028d0SAdrien Mazarguil return buf; 158008c028d0SAdrien Mazarguil error: 1581a170a30dSNélio Laranjeiro DRV_LOG(ERR, 1582a170a30dSNélio Laranjeiro "unable to append \"-glue\" to last component of" 158308c028d0SAdrien Mazarguil " RTE_EAL_PMD_PATH (\"" RTE_EAL_PMD_PATH "\")," 158408c028d0SAdrien Mazarguil " please re-configure DPDK"); 158508c028d0SAdrien Mazarguil return NULL; 158608c028d0SAdrien Mazarguil } 158708c028d0SAdrien Mazarguil 158808c028d0SAdrien Mazarguil /** 158959b91becSAdrien Mazarguil * Initialization routine for run-time dependency on rdma-core. 159059b91becSAdrien Mazarguil */ 159159b91becSAdrien Mazarguil static int 159259b91becSAdrien Mazarguil mlx5_glue_init(void) 159359b91becSAdrien Mazarguil { 159408c028d0SAdrien Mazarguil char glue_path[sizeof(RTE_EAL_PMD_PATH) - 1 + sizeof("-glue")]; 1595f6242d06SAdrien Mazarguil const char *path[] = { 1596f6242d06SAdrien Mazarguil /* 1597f6242d06SAdrien Mazarguil * A basic security check is necessary before trusting 1598f6242d06SAdrien Mazarguil * MLX5_GLUE_PATH, which may override RTE_EAL_PMD_PATH. 1599f6242d06SAdrien Mazarguil */ 1600f6242d06SAdrien Mazarguil (geteuid() == getuid() && getegid() == getgid() ? 1601f6242d06SAdrien Mazarguil getenv("MLX5_GLUE_PATH") : NULL), 160208c028d0SAdrien Mazarguil /* 160308c028d0SAdrien Mazarguil * When RTE_EAL_PMD_PATH is set, use its glue-suffixed 160408c028d0SAdrien Mazarguil * variant, otherwise let dlopen() look up libraries on its 160508c028d0SAdrien Mazarguil * own. 160608c028d0SAdrien Mazarguil */ 160708c028d0SAdrien Mazarguil (*RTE_EAL_PMD_PATH ? 160808c028d0SAdrien Mazarguil mlx5_glue_path(glue_path, sizeof(glue_path)) : ""), 1609f6242d06SAdrien Mazarguil }; 1610f6242d06SAdrien Mazarguil unsigned int i = 0; 161159b91becSAdrien Mazarguil void *handle = NULL; 161259b91becSAdrien Mazarguil void **sym; 161359b91becSAdrien Mazarguil const char *dlmsg; 161459b91becSAdrien Mazarguil 1615f6242d06SAdrien Mazarguil while (!handle && i != RTE_DIM(path)) { 1616f6242d06SAdrien Mazarguil const char *end; 1617f6242d06SAdrien Mazarguil size_t len; 1618f6242d06SAdrien Mazarguil int ret; 1619f6242d06SAdrien Mazarguil 1620f6242d06SAdrien Mazarguil if (!path[i]) { 1621f6242d06SAdrien Mazarguil ++i; 1622f6242d06SAdrien Mazarguil continue; 1623f6242d06SAdrien Mazarguil } 1624f6242d06SAdrien Mazarguil end = strpbrk(path[i], ":;"); 1625f6242d06SAdrien Mazarguil if (!end) 1626f6242d06SAdrien Mazarguil end = path[i] + strlen(path[i]); 1627f6242d06SAdrien Mazarguil len = end - path[i]; 1628f6242d06SAdrien Mazarguil ret = 0; 1629f6242d06SAdrien Mazarguil do { 1630f6242d06SAdrien Mazarguil char name[ret + 1]; 1631f6242d06SAdrien Mazarguil 1632f6242d06SAdrien Mazarguil ret = snprintf(name, sizeof(name), "%.*s%s" MLX5_GLUE, 1633f6242d06SAdrien Mazarguil (int)len, path[i], 1634f6242d06SAdrien Mazarguil (!len || *(end - 1) == '/') ? "" : "/"); 1635f6242d06SAdrien Mazarguil if (ret == -1) 1636f6242d06SAdrien Mazarguil break; 1637f6242d06SAdrien Mazarguil if (sizeof(name) != (size_t)ret + 1) 1638f6242d06SAdrien Mazarguil continue; 1639a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "looking for rdma-core glue as \"%s\"", 1640a170a30dSNélio Laranjeiro name); 1641f6242d06SAdrien Mazarguil handle = dlopen(name, RTLD_LAZY); 1642f6242d06SAdrien Mazarguil break; 1643f6242d06SAdrien Mazarguil } while (1); 1644f6242d06SAdrien Mazarguil path[i] = end + 1; 1645f6242d06SAdrien Mazarguil if (!*end) 1646f6242d06SAdrien Mazarguil ++i; 1647f6242d06SAdrien Mazarguil } 164859b91becSAdrien Mazarguil if (!handle) { 164959b91becSAdrien Mazarguil rte_errno = EINVAL; 165059b91becSAdrien Mazarguil dlmsg = dlerror(); 165159b91becSAdrien Mazarguil if (dlmsg) 1652a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "cannot load glue library: %s", dlmsg); 165359b91becSAdrien Mazarguil goto glue_error; 165459b91becSAdrien Mazarguil } 165559b91becSAdrien Mazarguil sym = dlsym(handle, "mlx5_glue"); 165659b91becSAdrien Mazarguil if (!sym || !*sym) { 165759b91becSAdrien Mazarguil rte_errno = EINVAL; 165859b91becSAdrien Mazarguil dlmsg = dlerror(); 165959b91becSAdrien Mazarguil if (dlmsg) 1660a170a30dSNélio Laranjeiro DRV_LOG(ERR, "cannot resolve glue symbol: %s", dlmsg); 166159b91becSAdrien Mazarguil goto glue_error; 166259b91becSAdrien Mazarguil } 166359b91becSAdrien Mazarguil mlx5_glue = *sym; 166459b91becSAdrien Mazarguil return 0; 166559b91becSAdrien Mazarguil glue_error: 166659b91becSAdrien Mazarguil if (handle) 166759b91becSAdrien Mazarguil dlclose(handle); 1668a170a30dSNélio Laranjeiro DRV_LOG(WARNING, 1669a170a30dSNélio Laranjeiro "cannot initialize PMD due to missing run-time dependency on" 1670a170a30dSNélio Laranjeiro " rdma-core libraries (libibverbs, libmlx5)"); 167159b91becSAdrien Mazarguil return -rte_errno; 167259b91becSAdrien Mazarguil } 167359b91becSAdrien Mazarguil 167459b91becSAdrien Mazarguil #endif 167559b91becSAdrien Mazarguil 1676771fa900SAdrien Mazarguil /** 1677771fa900SAdrien Mazarguil * Driver initialization routine. 1678771fa900SAdrien Mazarguil */ 1679f8e99896SThomas Monjalon RTE_INIT(rte_mlx5_pmd_init) 1680771fa900SAdrien Mazarguil { 16813d96644aSStephen Hemminger /* Initialize driver log type. */ 16823d96644aSStephen Hemminger mlx5_logtype = rte_log_register("pmd.net.mlx5"); 16833d96644aSStephen Hemminger if (mlx5_logtype >= 0) 16843d96644aSStephen Hemminger rte_log_set_level(mlx5_logtype, RTE_LOG_NOTICE); 16853d96644aSStephen Hemminger 16865f8ba81cSXueming Li /* Build the static tables for Verbs conversion. */ 1687ea16068cSYongseok Koh mlx5_set_ptype_table(); 16885f8ba81cSXueming Li mlx5_set_cksum_table(); 16895f8ba81cSXueming Li mlx5_set_swp_types_table(); 1690771fa900SAdrien Mazarguil /* 1691771fa900SAdrien Mazarguil * RDMAV_HUGEPAGES_SAFE tells ibv_fork_init() we intend to use 1692771fa900SAdrien Mazarguil * huge pages. Calling ibv_fork_init() during init allows 1693771fa900SAdrien Mazarguil * applications to use fork() safely for purposes other than 1694771fa900SAdrien Mazarguil * using this PMD, which is not supported in forked processes. 1695771fa900SAdrien Mazarguil */ 1696771fa900SAdrien Mazarguil setenv("RDMAV_HUGEPAGES_SAFE", "1", 1); 1697161b93e5SYongseok Koh /* Match the size of Rx completion entry to the size of a cacheline. */ 1698161b93e5SYongseok Koh if (RTE_CACHE_LINE_SIZE == 128) 1699161b93e5SYongseok Koh setenv("MLX5_CQE_SIZE", "128", 0); 17001ff30d18SMatan Azrad /* 17011ff30d18SMatan Azrad * MLX5_DEVICE_FATAL_CLEANUP tells ibv_destroy functions to 17021ff30d18SMatan Azrad * cleanup all the Verbs resources even when the device was removed. 17031ff30d18SMatan Azrad */ 17041ff30d18SMatan Azrad setenv("MLX5_DEVICE_FATAL_CLEANUP", "1", 1); 170559b91becSAdrien Mazarguil #ifdef RTE_LIBRTE_MLX5_DLOPEN_DEPS 170659b91becSAdrien Mazarguil if (mlx5_glue_init()) 170759b91becSAdrien Mazarguil return; 170859b91becSAdrien Mazarguil assert(mlx5_glue); 170959b91becSAdrien Mazarguil #endif 17102a3b0097SAdrien Mazarguil #ifndef NDEBUG 17112a3b0097SAdrien Mazarguil /* Glue structure must not contain any NULL pointers. */ 17122a3b0097SAdrien Mazarguil { 17132a3b0097SAdrien Mazarguil unsigned int i; 17142a3b0097SAdrien Mazarguil 17152a3b0097SAdrien Mazarguil for (i = 0; i != sizeof(*mlx5_glue) / sizeof(void *); ++i) 17162a3b0097SAdrien Mazarguil assert(((const void *const *)mlx5_glue)[i]); 17172a3b0097SAdrien Mazarguil } 17182a3b0097SAdrien Mazarguil #endif 17196d5df2eaSAdrien Mazarguil if (strcmp(mlx5_glue->version, MLX5_GLUE_VERSION)) { 1720a170a30dSNélio Laranjeiro DRV_LOG(ERR, 1721a170a30dSNélio Laranjeiro "rdma-core glue \"%s\" mismatch: \"%s\" is required", 17226d5df2eaSAdrien Mazarguil mlx5_glue->version, MLX5_GLUE_VERSION); 17236d5df2eaSAdrien Mazarguil return; 17246d5df2eaSAdrien Mazarguil } 17250e83b8e5SNelio Laranjeiro mlx5_glue->fork_init(); 17263dcfe039SThomas Monjalon rte_pci_register(&mlx5_driver); 1727771fa900SAdrien Mazarguil } 1728771fa900SAdrien Mazarguil 172901f19227SShreyansh Jain RTE_PMD_EXPORT_NAME(net_mlx5, __COUNTER__); 173001f19227SShreyansh Jain RTE_PMD_REGISTER_PCI_TABLE(net_mlx5, mlx5_pci_id_map); 17310880c401SOlivier Matz RTE_PMD_REGISTER_KMOD_DEP(net_mlx5, "* ib_uverbs & mlx5_core & mlx5_ib"); 1732