18fd92a66SOlivier Matz /* SPDX-License-Identifier: BSD-3-Clause 2771fa900SAdrien Mazarguil * Copyright 2015 6WIND S.A. 35feecc57SShahaf Shuler * Copyright 2015 Mellanox Technologies, Ltd 4771fa900SAdrien Mazarguil */ 5771fa900SAdrien Mazarguil 6771fa900SAdrien Mazarguil #include <stddef.h> 7771fa900SAdrien Mazarguil #include <unistd.h> 8771fa900SAdrien Mazarguil #include <string.h> 9771fa900SAdrien Mazarguil #include <assert.h> 1059b91becSAdrien Mazarguil #include <dlfcn.h> 11771fa900SAdrien Mazarguil #include <stdint.h> 12771fa900SAdrien Mazarguil #include <stdlib.h> 13e72dd09bSNélio Laranjeiro #include <errno.h> 14771fa900SAdrien Mazarguil #include <net/if.h> 154a984153SXueming Li #include <sys/mman.h> 16ccdcba53SNélio Laranjeiro #include <linux/rtnetlink.h> 17771fa900SAdrien Mazarguil 18771fa900SAdrien Mazarguil /* Verbs header. */ 19771fa900SAdrien Mazarguil /* ISO C doesn't support unnamed structs/unions, disabling -pedantic. */ 20771fa900SAdrien Mazarguil #ifdef PEDANTIC 21fc5b160fSBruce Richardson #pragma GCC diagnostic ignored "-Wpedantic" 22771fa900SAdrien Mazarguil #endif 23771fa900SAdrien Mazarguil #include <infiniband/verbs.h> 24771fa900SAdrien Mazarguil #ifdef PEDANTIC 25fc5b160fSBruce Richardson #pragma GCC diagnostic error "-Wpedantic" 26771fa900SAdrien Mazarguil #endif 27771fa900SAdrien Mazarguil 28771fa900SAdrien Mazarguil #include <rte_malloc.h> 29ffc905f3SFerruh Yigit #include <rte_ethdev_driver.h> 30fdf91e0fSJan Blunck #include <rte_ethdev_pci.h> 31771fa900SAdrien Mazarguil #include <rte_pci.h> 32c752998bSGaetan Rivet #include <rte_bus_pci.h> 33771fa900SAdrien Mazarguil #include <rte_common.h> 3459b91becSAdrien Mazarguil #include <rte_config.h> 35e72dd09bSNélio Laranjeiro #include <rte_kvargs.h> 36e89c15b6SAdrien Mazarguil #include <rte_rwlock.h> 37e89c15b6SAdrien Mazarguil #include <rte_spinlock.h> 38f38c5457SAdrien Mazarguil #include <rte_string_fns.h> 39f15db67dSMatan Azrad #include <rte_alarm.h> 40771fa900SAdrien Mazarguil 41771fa900SAdrien Mazarguil #include "mlx5.h" 42771fa900SAdrien Mazarguil #include "mlx5_utils.h" 432e22920bSAdrien Mazarguil #include "mlx5_rxtx.h" 44771fa900SAdrien Mazarguil #include "mlx5_autoconf.h" 4513d57bd5SAdrien Mazarguil #include "mlx5_defs.h" 460e83b8e5SNelio Laranjeiro #include "mlx5_glue.h" 47974f1e7eSYongseok Koh #include "mlx5_mr.h" 4884c406e7SOri Kam #include "mlx5_flow.h" 49771fa900SAdrien Mazarguil 5099c12dccSNélio Laranjeiro /* Device parameter to enable RX completion queue compression. */ 5199c12dccSNélio Laranjeiro #define MLX5_RXQ_CQE_COMP_EN "rxq_cqe_comp_en" 5299c12dccSNélio Laranjeiro 53bc91e8dbSYongseok Koh /* Device parameter to enable RX completion entry padding to 128B. */ 54bc91e8dbSYongseok Koh #define MLX5_RXQ_CQE_PAD_EN "rxq_cqe_pad_en" 55bc91e8dbSYongseok Koh 5678c7a16dSYongseok Koh /* Device parameter to enable padding Rx packet to cacheline size. */ 5778c7a16dSYongseok Koh #define MLX5_RXQ_PKT_PAD_EN "rxq_pkt_pad_en" 5878c7a16dSYongseok Koh 597d6bf6b8SYongseok Koh /* Device parameter to enable Multi-Packet Rx queue. */ 607d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_EN "mprq_en" 617d6bf6b8SYongseok Koh 627d6bf6b8SYongseok Koh /* Device parameter to configure log 2 of the number of strides for MPRQ. */ 637d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_LOG_STRIDE_NUM "mprq_log_stride_num" 647d6bf6b8SYongseok Koh 657d6bf6b8SYongseok Koh /* Device parameter to limit the size of memcpy'd packet for MPRQ. */ 667d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_MAX_MEMCPY_LEN "mprq_max_memcpy_len" 677d6bf6b8SYongseok Koh 687d6bf6b8SYongseok Koh /* Device parameter to set the minimum number of Rx queues to enable MPRQ. */ 697d6bf6b8SYongseok Koh #define MLX5_RXQS_MIN_MPRQ "rxqs_min_mprq" 707d6bf6b8SYongseok Koh 71a6bd4911SViacheslav Ovsiienko /* Device parameter to configure inline send. Deprecated, ignored.*/ 722a66cf37SYaacov Hazan #define MLX5_TXQ_INLINE "txq_inline" 732a66cf37SYaacov Hazan 74505f1fe4SViacheslav Ovsiienko /* Device parameter to limit packet size to inline with ordinary SEND. */ 75505f1fe4SViacheslav Ovsiienko #define MLX5_TXQ_INLINE_MAX "txq_inline_max" 76505f1fe4SViacheslav Ovsiienko 77505f1fe4SViacheslav Ovsiienko /* Device parameter to configure minimal data size to inline. */ 78505f1fe4SViacheslav Ovsiienko #define MLX5_TXQ_INLINE_MIN "txq_inline_min" 79505f1fe4SViacheslav Ovsiienko 80505f1fe4SViacheslav Ovsiienko /* Device parameter to limit packet size to inline with Enhanced MPW. */ 81505f1fe4SViacheslav Ovsiienko #define MLX5_TXQ_INLINE_MPW "txq_inline_mpw" 82505f1fe4SViacheslav Ovsiienko 832a66cf37SYaacov Hazan /* 842a66cf37SYaacov Hazan * Device parameter to configure the number of TX queues threshold for 852a66cf37SYaacov Hazan * enabling inline send. 862a66cf37SYaacov Hazan */ 872a66cf37SYaacov Hazan #define MLX5_TXQS_MIN_INLINE "txqs_min_inline" 882a66cf37SYaacov Hazan 8909d8b416SYongseok Koh /* 9009d8b416SYongseok Koh * Device parameter to configure the number of TX queues threshold for 91a6bd4911SViacheslav Ovsiienko * enabling vectorized Tx, deprecated, ignored (no vectorized Tx routines). 9209d8b416SYongseok Koh */ 9309d8b416SYongseok Koh #define MLX5_TXQS_MAX_VEC "txqs_max_vec" 9409d8b416SYongseok Koh 95230189d9SNélio Laranjeiro /* Device parameter to enable multi-packet send WQEs. */ 96230189d9SNélio Laranjeiro #define MLX5_TXQ_MPW_EN "txq_mpw_en" 97230189d9SNélio Laranjeiro 98a6bd4911SViacheslav Ovsiienko /* 99a6bd4911SViacheslav Ovsiienko * Device parameter to include 2 dsegs in the title WQEBB. 100a6bd4911SViacheslav Ovsiienko * Deprecated, ignored. 101a6bd4911SViacheslav Ovsiienko */ 1026ce84bd8SYongseok Koh #define MLX5_TXQ_MPW_HDR_DSEG_EN "txq_mpw_hdr_dseg_en" 1036ce84bd8SYongseok Koh 104a6bd4911SViacheslav Ovsiienko /* 105a6bd4911SViacheslav Ovsiienko * Device parameter to limit the size of inlining packet. 106a6bd4911SViacheslav Ovsiienko * Deprecated, ignored. 107a6bd4911SViacheslav Ovsiienko */ 1086ce84bd8SYongseok Koh #define MLX5_TXQ_MAX_INLINE_LEN "txq_max_inline_len" 1096ce84bd8SYongseok Koh 110a6bd4911SViacheslav Ovsiienko /* 111a6bd4911SViacheslav Ovsiienko * Device parameter to enable hardware Tx vector. 112a6bd4911SViacheslav Ovsiienko * Deprecated, ignored (no vectorized Tx routines anymore). 113a6bd4911SViacheslav Ovsiienko */ 1145644d5b9SNelio Laranjeiro #define MLX5_TX_VEC_EN "tx_vec_en" 1155644d5b9SNelio Laranjeiro 1165644d5b9SNelio Laranjeiro /* Device parameter to enable hardware Rx vector. */ 1175644d5b9SNelio Laranjeiro #define MLX5_RX_VEC_EN "rx_vec_en" 1185644d5b9SNelio Laranjeiro 11978a54648SXueming Li /* Allow L3 VXLAN flow creation. */ 12078a54648SXueming Li #define MLX5_L3_VXLAN_EN "l3_vxlan_en" 12178a54648SXueming Li 122e2b4925eSOri Kam /* Activate DV E-Switch flow steering. */ 123e2b4925eSOri Kam #define MLX5_DV_ESW_EN "dv_esw_en" 124e2b4925eSOri Kam 12551e72d38SOri Kam /* Activate DV flow steering. */ 12651e72d38SOri Kam #define MLX5_DV_FLOW_EN "dv_flow_en" 12751e72d38SOri Kam 1282d241515SViacheslav Ovsiienko /* Enable extensive flow metadata support. */ 1292d241515SViacheslav Ovsiienko #define MLX5_DV_XMETA_EN "dv_xmeta_en" 1302d241515SViacheslav Ovsiienko 131db209cc3SNélio Laranjeiro /* Activate Netlink support in VF mode. */ 132db209cc3SNélio Laranjeiro #define MLX5_VF_NL_EN "vf_nl_en" 133db209cc3SNélio Laranjeiro 134dceb5029SYongseok Koh /* Enable extending memsegs when creating a MR. */ 135dceb5029SYongseok Koh #define MLX5_MR_EXT_MEMSEG_EN "mr_ext_memseg_en" 136dceb5029SYongseok Koh 1376de569f5SAdrien Mazarguil /* Select port representors to instantiate. */ 1386de569f5SAdrien Mazarguil #define MLX5_REPRESENTOR "representor" 1396de569f5SAdrien Mazarguil 140066cfecdSMatan Azrad /* Device parameter to configure the maximum number of dump files per queue. */ 141066cfecdSMatan Azrad #define MLX5_MAX_DUMP_FILES_NUM "max_dump_files_num" 142066cfecdSMatan Azrad 14321bb6c7eSDekel Peled /* Configure timeout of LRO session (in microseconds). */ 14421bb6c7eSDekel Peled #define MLX5_LRO_TIMEOUT_USEC "lro_timeout_usec" 14521bb6c7eSDekel Peled 14643e9d979SShachar Beiser #ifndef HAVE_IBV_MLX5_MOD_MPW 14743e9d979SShachar Beiser #define MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED (1 << 2) 14843e9d979SShachar Beiser #define MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW (1 << 3) 14943e9d979SShachar Beiser #endif 15043e9d979SShachar Beiser 151523f5a74SYongseok Koh #ifndef HAVE_IBV_MLX5_MOD_CQE_128B_COMP 152523f5a74SYongseok Koh #define MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP (1 << 4) 153523f5a74SYongseok Koh #endif 154523f5a74SYongseok Koh 155974f1e7eSYongseok Koh static const char *MZ_MLX5_PMD_SHARED_DATA = "mlx5_pmd_shared_data"; 156974f1e7eSYongseok Koh 157974f1e7eSYongseok Koh /* Shared memory between primary and secondary processes. */ 158974f1e7eSYongseok Koh struct mlx5_shared_data *mlx5_shared_data; 159974f1e7eSYongseok Koh 160974f1e7eSYongseok Koh /* Spinlock for mlx5_shared_data allocation. */ 161974f1e7eSYongseok Koh static rte_spinlock_t mlx5_shared_data_lock = RTE_SPINLOCK_INITIALIZER; 162974f1e7eSYongseok Koh 1637be600c8SYongseok Koh /* Process local data for secondary processes. */ 1647be600c8SYongseok Koh static struct mlx5_local_data mlx5_local_data; 1657be600c8SYongseok Koh 166a170a30dSNélio Laranjeiro /** Driver-specific log messages type. */ 167a170a30dSNélio Laranjeiro int mlx5_logtype; 168a170a30dSNélio Laranjeiro 169ad74bc61SViacheslav Ovsiienko /** Data associated with devices to spawn. */ 170ad74bc61SViacheslav Ovsiienko struct mlx5_dev_spawn_data { 171ad74bc61SViacheslav Ovsiienko uint32_t ifindex; /**< Network interface index. */ 172ad74bc61SViacheslav Ovsiienko uint32_t max_port; /**< IB device maximal port index. */ 173ad74bc61SViacheslav Ovsiienko uint32_t ibv_port; /**< IB device physical port index. */ 1742e569a37SViacheslav Ovsiienko int pf_bond; /**< bonding device PF index. < 0 - no bonding */ 175ad74bc61SViacheslav Ovsiienko struct mlx5_switch_info info; /**< Switch information. */ 176ad74bc61SViacheslav Ovsiienko struct ibv_device *ibv_dev; /**< Associated IB device. */ 177ad74bc61SViacheslav Ovsiienko struct rte_eth_dev *eth_dev; /**< Associated Ethernet device. */ 178ab3cffcfSViacheslav Ovsiienko struct rte_pci_device *pci_dev; /**< Backend PCI device. */ 179ad74bc61SViacheslav Ovsiienko }; 180ad74bc61SViacheslav Ovsiienko 18117e19bc4SViacheslav Ovsiienko static LIST_HEAD(, mlx5_ibv_shared) mlx5_ibv_list = LIST_HEAD_INITIALIZER(); 18217e19bc4SViacheslav Ovsiienko static pthread_mutex_t mlx5_ibv_list_mutex = PTHREAD_MUTEX_INITIALIZER; 18317e19bc4SViacheslav Ovsiienko 184830d2091SOri Kam #define MLX5_FLOW_MIN_ID_POOL_SIZE 512 185830d2091SOri Kam #define MLX5_ID_GENERATION_ARRAY_FACTOR 16 186830d2091SOri Kam 187830d2091SOri Kam /** 188830d2091SOri Kam * Allocate ID pool structure. 189830d2091SOri Kam * 190830d2091SOri Kam * @return 191830d2091SOri Kam * Pointer to pool object, NULL value otherwise. 192830d2091SOri Kam */ 193830d2091SOri Kam struct mlx5_flow_id_pool * 194830d2091SOri Kam mlx5_flow_id_pool_alloc(void) 195830d2091SOri Kam { 196830d2091SOri Kam struct mlx5_flow_id_pool *pool; 197830d2091SOri Kam void *mem; 198830d2091SOri Kam 199830d2091SOri Kam pool = rte_zmalloc("id pool allocation", sizeof(*pool), 200830d2091SOri Kam RTE_CACHE_LINE_SIZE); 201830d2091SOri Kam if (!pool) { 202830d2091SOri Kam DRV_LOG(ERR, "can't allocate id pool"); 203830d2091SOri Kam rte_errno = ENOMEM; 204830d2091SOri Kam return NULL; 205830d2091SOri Kam } 206830d2091SOri Kam mem = rte_zmalloc("", MLX5_FLOW_MIN_ID_POOL_SIZE * sizeof(uint32_t), 207830d2091SOri Kam RTE_CACHE_LINE_SIZE); 208830d2091SOri Kam if (!mem) { 209830d2091SOri Kam DRV_LOG(ERR, "can't allocate mem for id pool"); 210830d2091SOri Kam rte_errno = ENOMEM; 211830d2091SOri Kam goto error; 212830d2091SOri Kam } 213830d2091SOri Kam pool->free_arr = mem; 214830d2091SOri Kam pool->curr = pool->free_arr; 215830d2091SOri Kam pool->last = pool->free_arr + MLX5_FLOW_MIN_ID_POOL_SIZE; 216830d2091SOri Kam pool->base_index = 0; 217830d2091SOri Kam return pool; 218830d2091SOri Kam error: 219830d2091SOri Kam rte_free(pool); 220830d2091SOri Kam return NULL; 221830d2091SOri Kam } 222830d2091SOri Kam 223830d2091SOri Kam /** 224830d2091SOri Kam * Release ID pool structure. 225830d2091SOri Kam * 226830d2091SOri Kam * @param[in] pool 227830d2091SOri Kam * Pointer to flow id pool object to free. 228830d2091SOri Kam */ 229830d2091SOri Kam void 230830d2091SOri Kam mlx5_flow_id_pool_release(struct mlx5_flow_id_pool *pool) 231830d2091SOri Kam { 232830d2091SOri Kam rte_free(pool->free_arr); 233830d2091SOri Kam rte_free(pool); 234830d2091SOri Kam } 235830d2091SOri Kam 236830d2091SOri Kam /** 237830d2091SOri Kam * Generate ID. 238830d2091SOri Kam * 239830d2091SOri Kam * @param[in] pool 240830d2091SOri Kam * Pointer to flow id pool. 241830d2091SOri Kam * @param[out] id 242830d2091SOri Kam * The generated ID. 243830d2091SOri Kam * 244830d2091SOri Kam * @return 245830d2091SOri Kam * 0 on success, error value otherwise. 246830d2091SOri Kam */ 247830d2091SOri Kam uint32_t 248830d2091SOri Kam mlx5_flow_id_get(struct mlx5_flow_id_pool *pool, uint32_t *id) 249830d2091SOri Kam { 250830d2091SOri Kam if (pool->curr == pool->free_arr) { 251830d2091SOri Kam if (pool->base_index == UINT32_MAX) { 252830d2091SOri Kam rte_errno = ENOMEM; 253830d2091SOri Kam DRV_LOG(ERR, "no free id"); 254830d2091SOri Kam return -rte_errno; 255830d2091SOri Kam } 256830d2091SOri Kam *id = ++pool->base_index; 257830d2091SOri Kam return 0; 258830d2091SOri Kam } 259830d2091SOri Kam *id = *(--pool->curr); 260830d2091SOri Kam return 0; 261830d2091SOri Kam } 262830d2091SOri Kam 263830d2091SOri Kam /** 264830d2091SOri Kam * Release ID. 265830d2091SOri Kam * 266830d2091SOri Kam * @param[in] pool 267830d2091SOri Kam * Pointer to flow id pool. 268830d2091SOri Kam * @param[out] id 269830d2091SOri Kam * The generated ID. 270830d2091SOri Kam * 271830d2091SOri Kam * @return 272830d2091SOri Kam * 0 on success, error value otherwise. 273830d2091SOri Kam */ 274830d2091SOri Kam uint32_t 275830d2091SOri Kam mlx5_flow_id_release(struct mlx5_flow_id_pool *pool, uint32_t id) 276830d2091SOri Kam { 277830d2091SOri Kam uint32_t size; 278830d2091SOri Kam uint32_t size2; 279830d2091SOri Kam void *mem; 280830d2091SOri Kam 281830d2091SOri Kam if (pool->curr == pool->last) { 282830d2091SOri Kam size = pool->curr - pool->free_arr; 283830d2091SOri Kam size2 = size * MLX5_ID_GENERATION_ARRAY_FACTOR; 284830d2091SOri Kam assert(size2 > size); 285830d2091SOri Kam mem = rte_malloc("", size2 * sizeof(uint32_t), 0); 286830d2091SOri Kam if (!mem) { 287830d2091SOri Kam DRV_LOG(ERR, "can't allocate mem for id pool"); 288830d2091SOri Kam rte_errno = ENOMEM; 289830d2091SOri Kam return -rte_errno; 290830d2091SOri Kam } 291830d2091SOri Kam memcpy(mem, pool->free_arr, size * sizeof(uint32_t)); 292830d2091SOri Kam rte_free(pool->free_arr); 293830d2091SOri Kam pool->free_arr = mem; 294830d2091SOri Kam pool->curr = pool->free_arr + size; 295830d2091SOri Kam pool->last = pool->free_arr + size2; 296830d2091SOri Kam } 297830d2091SOri Kam *pool->curr = id; 298830d2091SOri Kam pool->curr++; 299830d2091SOri Kam return 0; 300830d2091SOri Kam } 301830d2091SOri Kam 30217e19bc4SViacheslav Ovsiienko /** 3035382d28cSMatan Azrad * Initialize the counters management structure. 3045382d28cSMatan Azrad * 3055382d28cSMatan Azrad * @param[in] sh 3065382d28cSMatan Azrad * Pointer to mlx5_ibv_shared object to free 3075382d28cSMatan Azrad */ 3085382d28cSMatan Azrad static void 3095382d28cSMatan Azrad mlx5_flow_counters_mng_init(struct mlx5_ibv_shared *sh) 3105382d28cSMatan Azrad { 3115382d28cSMatan Azrad uint8_t i; 3125382d28cSMatan Azrad 3135382d28cSMatan Azrad TAILQ_INIT(&sh->cmng.flow_counters); 3145382d28cSMatan Azrad for (i = 0; i < RTE_DIM(sh->cmng.ccont); ++i) 3155382d28cSMatan Azrad TAILQ_INIT(&sh->cmng.ccont[i].pool_list); 3165382d28cSMatan Azrad } 3175382d28cSMatan Azrad 3185382d28cSMatan Azrad /** 3195382d28cSMatan Azrad * Destroy all the resources allocated for a counter memory management. 3205382d28cSMatan Azrad * 3215382d28cSMatan Azrad * @param[in] mng 3225382d28cSMatan Azrad * Pointer to the memory management structure. 3235382d28cSMatan Azrad */ 3245382d28cSMatan Azrad static void 3255382d28cSMatan Azrad mlx5_flow_destroy_counter_stat_mem_mng(struct mlx5_counter_stats_mem_mng *mng) 3265382d28cSMatan Azrad { 3275382d28cSMatan Azrad uint8_t *mem = (uint8_t *)(uintptr_t)mng->raws[0].data; 3285382d28cSMatan Azrad 3295382d28cSMatan Azrad LIST_REMOVE(mng, next); 3305382d28cSMatan Azrad claim_zero(mlx5_devx_cmd_destroy(mng->dm)); 3315382d28cSMatan Azrad claim_zero(mlx5_glue->devx_umem_dereg(mng->umem)); 3325382d28cSMatan Azrad rte_free(mem); 3335382d28cSMatan Azrad } 3345382d28cSMatan Azrad 3355382d28cSMatan Azrad /** 3365382d28cSMatan Azrad * Close and release all the resources of the counters management. 3375382d28cSMatan Azrad * 3385382d28cSMatan Azrad * @param[in] sh 3395382d28cSMatan Azrad * Pointer to mlx5_ibv_shared object to free. 3405382d28cSMatan Azrad */ 3415382d28cSMatan Azrad static void 3425382d28cSMatan Azrad mlx5_flow_counters_mng_close(struct mlx5_ibv_shared *sh) 3435382d28cSMatan Azrad { 3445382d28cSMatan Azrad struct mlx5_counter_stats_mem_mng *mng; 3455382d28cSMatan Azrad uint8_t i; 3465382d28cSMatan Azrad int j; 347f15db67dSMatan Azrad int retries = 1024; 3485382d28cSMatan Azrad 349f15db67dSMatan Azrad rte_errno = 0; 350f15db67dSMatan Azrad while (--retries) { 351f15db67dSMatan Azrad rte_eal_alarm_cancel(mlx5_flow_query_alarm, sh); 352f15db67dSMatan Azrad if (rte_errno != EINPROGRESS) 353f15db67dSMatan Azrad break; 354f15db67dSMatan Azrad rte_pause(); 355f15db67dSMatan Azrad } 3565382d28cSMatan Azrad for (i = 0; i < RTE_DIM(sh->cmng.ccont); ++i) { 3575382d28cSMatan Azrad struct mlx5_flow_counter_pool *pool; 3585382d28cSMatan Azrad uint32_t batch = !!(i % 2); 3595382d28cSMatan Azrad 3605382d28cSMatan Azrad if (!sh->cmng.ccont[i].pools) 3615382d28cSMatan Azrad continue; 3625382d28cSMatan Azrad pool = TAILQ_FIRST(&sh->cmng.ccont[i].pool_list); 3635382d28cSMatan Azrad while (pool) { 3645382d28cSMatan Azrad if (batch) { 3655382d28cSMatan Azrad if (pool->min_dcs) 3665382d28cSMatan Azrad claim_zero 3675382d28cSMatan Azrad (mlx5_devx_cmd_destroy(pool->min_dcs)); 3685382d28cSMatan Azrad } 3695382d28cSMatan Azrad for (j = 0; j < MLX5_COUNTERS_PER_POOL; ++j) { 3705382d28cSMatan Azrad if (pool->counters_raw[j].action) 3715382d28cSMatan Azrad claim_zero 3725382d28cSMatan Azrad (mlx5_glue->destroy_flow_action 3735382d28cSMatan Azrad (pool->counters_raw[j].action)); 3745382d28cSMatan Azrad if (!batch && pool->counters_raw[j].dcs) 3755382d28cSMatan Azrad claim_zero(mlx5_devx_cmd_destroy 3765382d28cSMatan Azrad (pool->counters_raw[j].dcs)); 3775382d28cSMatan Azrad } 3785382d28cSMatan Azrad TAILQ_REMOVE(&sh->cmng.ccont[i].pool_list, pool, 3795382d28cSMatan Azrad next); 3805382d28cSMatan Azrad rte_free(pool); 3815382d28cSMatan Azrad pool = TAILQ_FIRST(&sh->cmng.ccont[i].pool_list); 3825382d28cSMatan Azrad } 3835382d28cSMatan Azrad rte_free(sh->cmng.ccont[i].pools); 3845382d28cSMatan Azrad } 3855382d28cSMatan Azrad mng = LIST_FIRST(&sh->cmng.mem_mngs); 3865382d28cSMatan Azrad while (mng) { 3875382d28cSMatan Azrad mlx5_flow_destroy_counter_stat_mem_mng(mng); 3885382d28cSMatan Azrad mng = LIST_FIRST(&sh->cmng.mem_mngs); 3895382d28cSMatan Azrad } 3905382d28cSMatan Azrad memset(&sh->cmng, 0, sizeof(sh->cmng)); 3915382d28cSMatan Azrad } 3925382d28cSMatan Azrad 3935382d28cSMatan Azrad /** 394b9d86122SDekel Peled * Extract pdn of PD object using DV API. 395b9d86122SDekel Peled * 396b9d86122SDekel Peled * @param[in] pd 397b9d86122SDekel Peled * Pointer to the verbs PD object. 398b9d86122SDekel Peled * @param[out] pdn 399b9d86122SDekel Peled * Pointer to the PD object number variable. 400b9d86122SDekel Peled * 401b9d86122SDekel Peled * @return 402b9d86122SDekel Peled * 0 on success, error value otherwise. 403b9d86122SDekel Peled */ 404b9d86122SDekel Peled #ifdef HAVE_IBV_FLOW_DV_SUPPORT 405b9d86122SDekel Peled static int 406b9d86122SDekel Peled mlx5_get_pdn(struct ibv_pd *pd __rte_unused, uint32_t *pdn __rte_unused) 407b9d86122SDekel Peled { 408b9d86122SDekel Peled struct mlx5dv_obj obj; 409b9d86122SDekel Peled struct mlx5dv_pd pd_info; 410b9d86122SDekel Peled int ret = 0; 411b9d86122SDekel Peled 412b9d86122SDekel Peled obj.pd.in = pd; 413b9d86122SDekel Peled obj.pd.out = &pd_info; 414b9d86122SDekel Peled ret = mlx5_glue->dv_init_obj(&obj, MLX5DV_OBJ_PD); 415b9d86122SDekel Peled if (ret) { 416b9d86122SDekel Peled DRV_LOG(DEBUG, "Fail to get PD object info"); 417b9d86122SDekel Peled return ret; 418b9d86122SDekel Peled } 419b9d86122SDekel Peled *pdn = pd_info.pdn; 420b9d86122SDekel Peled return 0; 421b9d86122SDekel Peled } 422b9d86122SDekel Peled #endif /* HAVE_IBV_FLOW_DV_SUPPORT */ 423b9d86122SDekel Peled 424b9d86122SDekel Peled /** 42517e19bc4SViacheslav Ovsiienko * Allocate shared IB device context. If there is multiport device the 42617e19bc4SViacheslav Ovsiienko * master and representors will share this context, if there is single 42717e19bc4SViacheslav Ovsiienko * port dedicated IB device, the context will be used by only given 42817e19bc4SViacheslav Ovsiienko * port due to unification. 42917e19bc4SViacheslav Ovsiienko * 430ae4eb7dcSViacheslav Ovsiienko * Routine first searches the context for the specified IB device name, 43117e19bc4SViacheslav Ovsiienko * if found the shared context assumed and reference counter is incremented. 43217e19bc4SViacheslav Ovsiienko * If no context found the new one is created and initialized with specified 43317e19bc4SViacheslav Ovsiienko * IB device context and parameters. 43417e19bc4SViacheslav Ovsiienko * 43517e19bc4SViacheslav Ovsiienko * @param[in] spawn 43617e19bc4SViacheslav Ovsiienko * Pointer to the IB device attributes (name, port, etc). 43717e19bc4SViacheslav Ovsiienko * 43817e19bc4SViacheslav Ovsiienko * @return 43917e19bc4SViacheslav Ovsiienko * Pointer to mlx5_ibv_shared object on success, 44017e19bc4SViacheslav Ovsiienko * otherwise NULL and rte_errno is set. 44117e19bc4SViacheslav Ovsiienko */ 44217e19bc4SViacheslav Ovsiienko static struct mlx5_ibv_shared * 44317e19bc4SViacheslav Ovsiienko mlx5_alloc_shared_ibctx(const struct mlx5_dev_spawn_data *spawn) 44417e19bc4SViacheslav Ovsiienko { 44517e19bc4SViacheslav Ovsiienko struct mlx5_ibv_shared *sh; 44617e19bc4SViacheslav Ovsiienko int err = 0; 44753e5a82fSViacheslav Ovsiienko uint32_t i; 448ae18a1aeSOri Kam #ifdef HAVE_IBV_FLOW_DV_SUPPORT 449ae18a1aeSOri Kam struct mlx5_devx_tis_attr tis_attr = { 0 }; 450ae18a1aeSOri Kam #endif 45117e19bc4SViacheslav Ovsiienko 45217e19bc4SViacheslav Ovsiienko assert(spawn); 45317e19bc4SViacheslav Ovsiienko /* Secondary process should not create the shared context. */ 45417e19bc4SViacheslav Ovsiienko assert(rte_eal_process_type() == RTE_PROC_PRIMARY); 45517e19bc4SViacheslav Ovsiienko pthread_mutex_lock(&mlx5_ibv_list_mutex); 45617e19bc4SViacheslav Ovsiienko /* Search for IB context by device name. */ 45717e19bc4SViacheslav Ovsiienko LIST_FOREACH(sh, &mlx5_ibv_list, next) { 45817e19bc4SViacheslav Ovsiienko if (!strcmp(sh->ibdev_name, spawn->ibv_dev->name)) { 45917e19bc4SViacheslav Ovsiienko sh->refcnt++; 46017e19bc4SViacheslav Ovsiienko goto exit; 46117e19bc4SViacheslav Ovsiienko } 46217e19bc4SViacheslav Ovsiienko } 463ae4eb7dcSViacheslav Ovsiienko /* No device found, we have to create new shared context. */ 46417e19bc4SViacheslav Ovsiienko assert(spawn->max_port); 46517e19bc4SViacheslav Ovsiienko sh = rte_zmalloc("ethdev shared ib context", 46617e19bc4SViacheslav Ovsiienko sizeof(struct mlx5_ibv_shared) + 46717e19bc4SViacheslav Ovsiienko spawn->max_port * 46817e19bc4SViacheslav Ovsiienko sizeof(struct mlx5_ibv_shared_port), 46917e19bc4SViacheslav Ovsiienko RTE_CACHE_LINE_SIZE); 47017e19bc4SViacheslav Ovsiienko if (!sh) { 47117e19bc4SViacheslav Ovsiienko DRV_LOG(ERR, "shared context allocation failure"); 47217e19bc4SViacheslav Ovsiienko rte_errno = ENOMEM; 47317e19bc4SViacheslav Ovsiienko goto exit; 47417e19bc4SViacheslav Ovsiienko } 47517e19bc4SViacheslav Ovsiienko /* Try to open IB device with DV first, then usual Verbs. */ 47617e19bc4SViacheslav Ovsiienko errno = 0; 47717e19bc4SViacheslav Ovsiienko sh->ctx = mlx5_glue->dv_open_device(spawn->ibv_dev); 47817e19bc4SViacheslav Ovsiienko if (sh->ctx) { 47917e19bc4SViacheslav Ovsiienko sh->devx = 1; 48017e19bc4SViacheslav Ovsiienko DRV_LOG(DEBUG, "DevX is supported"); 48117e19bc4SViacheslav Ovsiienko } else { 48217e19bc4SViacheslav Ovsiienko sh->ctx = mlx5_glue->open_device(spawn->ibv_dev); 48317e19bc4SViacheslav Ovsiienko if (!sh->ctx) { 48417e19bc4SViacheslav Ovsiienko err = errno ? errno : ENODEV; 48517e19bc4SViacheslav Ovsiienko goto error; 48617e19bc4SViacheslav Ovsiienko } 48717e19bc4SViacheslav Ovsiienko DRV_LOG(DEBUG, "DevX is NOT supported"); 48817e19bc4SViacheslav Ovsiienko } 48917e19bc4SViacheslav Ovsiienko err = mlx5_glue->query_device_ex(sh->ctx, NULL, &sh->device_attr); 49017e19bc4SViacheslav Ovsiienko if (err) { 49117e19bc4SViacheslav Ovsiienko DRV_LOG(DEBUG, "ibv_query_device_ex() failed"); 49217e19bc4SViacheslav Ovsiienko goto error; 49317e19bc4SViacheslav Ovsiienko } 49417e19bc4SViacheslav Ovsiienko sh->refcnt = 1; 49517e19bc4SViacheslav Ovsiienko sh->max_port = spawn->max_port; 49617e19bc4SViacheslav Ovsiienko strncpy(sh->ibdev_name, sh->ctx->device->name, 49717e19bc4SViacheslav Ovsiienko sizeof(sh->ibdev_name)); 49817e19bc4SViacheslav Ovsiienko strncpy(sh->ibdev_path, sh->ctx->device->ibdev_path, 49917e19bc4SViacheslav Ovsiienko sizeof(sh->ibdev_path)); 50053e5a82fSViacheslav Ovsiienko pthread_mutex_init(&sh->intr_mutex, NULL); 50153e5a82fSViacheslav Ovsiienko /* 50253e5a82fSViacheslav Ovsiienko * Setting port_id to max unallowed value means 50353e5a82fSViacheslav Ovsiienko * there is no interrupt subhandler installed for 50453e5a82fSViacheslav Ovsiienko * the given port index i. 50553e5a82fSViacheslav Ovsiienko */ 50623242063SMatan Azrad for (i = 0; i < sh->max_port; i++) { 50753e5a82fSViacheslav Ovsiienko sh->port[i].ih_port_id = RTE_MAX_ETHPORTS; 50823242063SMatan Azrad sh->port[i].devx_ih_port_id = RTE_MAX_ETHPORTS; 50923242063SMatan Azrad } 51017e19bc4SViacheslav Ovsiienko sh->pd = mlx5_glue->alloc_pd(sh->ctx); 51117e19bc4SViacheslav Ovsiienko if (sh->pd == NULL) { 51217e19bc4SViacheslav Ovsiienko DRV_LOG(ERR, "PD allocation failure"); 51317e19bc4SViacheslav Ovsiienko err = ENOMEM; 51417e19bc4SViacheslav Ovsiienko goto error; 51517e19bc4SViacheslav Ovsiienko } 516b9d86122SDekel Peled #ifdef HAVE_IBV_FLOW_DV_SUPPORT 517ae18a1aeSOri Kam if (sh->devx) { 518b9d86122SDekel Peled err = mlx5_get_pdn(sh->pd, &sh->pdn); 519b9d86122SDekel Peled if (err) { 520b9d86122SDekel Peled DRV_LOG(ERR, "Fail to extract pdn from PD"); 521b9d86122SDekel Peled goto error; 522b9d86122SDekel Peled } 523ae18a1aeSOri Kam sh->td = mlx5_devx_cmd_create_td(sh->ctx); 524ae18a1aeSOri Kam if (!sh->td) { 525ae18a1aeSOri Kam DRV_LOG(ERR, "TD allocation failure"); 526ae18a1aeSOri Kam err = ENOMEM; 527ae18a1aeSOri Kam goto error; 528ae18a1aeSOri Kam } 529ae18a1aeSOri Kam tis_attr.transport_domain = sh->td->id; 530ae18a1aeSOri Kam sh->tis = mlx5_devx_cmd_create_tis(sh->ctx, &tis_attr); 531ae18a1aeSOri Kam if (!sh->tis) { 532ae18a1aeSOri Kam DRV_LOG(ERR, "TIS allocation failure"); 533ae18a1aeSOri Kam err = ENOMEM; 534ae18a1aeSOri Kam goto error; 535ae18a1aeSOri Kam } 536ae18a1aeSOri Kam } 537d85c7b5eSOri Kam sh->flow_id_pool = mlx5_flow_id_pool_alloc(); 538d85c7b5eSOri Kam if (!sh->flow_id_pool) { 539d85c7b5eSOri Kam DRV_LOG(ERR, "can't create flow id pool"); 540d85c7b5eSOri Kam err = ENOMEM; 541d85c7b5eSOri Kam goto error; 542d85c7b5eSOri Kam } 543b9d86122SDekel Peled #endif /* HAVE_IBV_FLOW_DV_SUPPORT */ 544ab3cffcfSViacheslav Ovsiienko /* 545ab3cffcfSViacheslav Ovsiienko * Once the device is added to the list of memory event 546ab3cffcfSViacheslav Ovsiienko * callback, its global MR cache table cannot be expanded 547ab3cffcfSViacheslav Ovsiienko * on the fly because of deadlock. If it overflows, lookup 548ab3cffcfSViacheslav Ovsiienko * should be done by searching MR list linearly, which is slow. 549ab3cffcfSViacheslav Ovsiienko * 550ab3cffcfSViacheslav Ovsiienko * At this point the device is not added to the memory 551ab3cffcfSViacheslav Ovsiienko * event list yet, context is just being created. 552ab3cffcfSViacheslav Ovsiienko */ 553ab3cffcfSViacheslav Ovsiienko err = mlx5_mr_btree_init(&sh->mr.cache, 554ab3cffcfSViacheslav Ovsiienko MLX5_MR_BTREE_CACHE_N * 2, 55546e10a4cSViacheslav Ovsiienko spawn->pci_dev->device.numa_node); 556ab3cffcfSViacheslav Ovsiienko if (err) { 557ab3cffcfSViacheslav Ovsiienko err = rte_errno; 558ab3cffcfSViacheslav Ovsiienko goto error; 559ab3cffcfSViacheslav Ovsiienko } 5605382d28cSMatan Azrad mlx5_flow_counters_mng_init(sh); 5610e3d0525SViacheslav Ovsiienko /* Add device to memory callback list. */ 5620e3d0525SViacheslav Ovsiienko rte_rwlock_write_lock(&mlx5_shared_data->mem_event_rwlock); 5630e3d0525SViacheslav Ovsiienko LIST_INSERT_HEAD(&mlx5_shared_data->mem_event_cb_list, 5640e3d0525SViacheslav Ovsiienko sh, mem_event_cb); 5650e3d0525SViacheslav Ovsiienko rte_rwlock_write_unlock(&mlx5_shared_data->mem_event_rwlock); 5660e3d0525SViacheslav Ovsiienko /* Add context to the global device list. */ 56717e19bc4SViacheslav Ovsiienko LIST_INSERT_HEAD(&mlx5_ibv_list, sh, next); 56817e19bc4SViacheslav Ovsiienko exit: 56917e19bc4SViacheslav Ovsiienko pthread_mutex_unlock(&mlx5_ibv_list_mutex); 57017e19bc4SViacheslav Ovsiienko return sh; 57117e19bc4SViacheslav Ovsiienko error: 57217e19bc4SViacheslav Ovsiienko pthread_mutex_unlock(&mlx5_ibv_list_mutex); 57317e19bc4SViacheslav Ovsiienko assert(sh); 574ae18a1aeSOri Kam if (sh->tis) 575ae18a1aeSOri Kam claim_zero(mlx5_devx_cmd_destroy(sh->tis)); 576ae18a1aeSOri Kam if (sh->td) 577ae18a1aeSOri Kam claim_zero(mlx5_devx_cmd_destroy(sh->td)); 57817e19bc4SViacheslav Ovsiienko if (sh->pd) 57917e19bc4SViacheslav Ovsiienko claim_zero(mlx5_glue->dealloc_pd(sh->pd)); 58017e19bc4SViacheslav Ovsiienko if (sh->ctx) 58117e19bc4SViacheslav Ovsiienko claim_zero(mlx5_glue->close_device(sh->ctx)); 582d85c7b5eSOri Kam if (sh->flow_id_pool) 583d85c7b5eSOri Kam mlx5_flow_id_pool_release(sh->flow_id_pool); 58417e19bc4SViacheslav Ovsiienko rte_free(sh); 58517e19bc4SViacheslav Ovsiienko assert(err > 0); 58617e19bc4SViacheslav Ovsiienko rte_errno = err; 58717e19bc4SViacheslav Ovsiienko return NULL; 58817e19bc4SViacheslav Ovsiienko } 58917e19bc4SViacheslav Ovsiienko 59017e19bc4SViacheslav Ovsiienko /** 59117e19bc4SViacheslav Ovsiienko * Free shared IB device context. Decrement counter and if zero free 59217e19bc4SViacheslav Ovsiienko * all allocated resources and close handles. 59317e19bc4SViacheslav Ovsiienko * 59417e19bc4SViacheslav Ovsiienko * @param[in] sh 59517e19bc4SViacheslav Ovsiienko * Pointer to mlx5_ibv_shared object to free 59617e19bc4SViacheslav Ovsiienko */ 59717e19bc4SViacheslav Ovsiienko static void 59817e19bc4SViacheslav Ovsiienko mlx5_free_shared_ibctx(struct mlx5_ibv_shared *sh) 59917e19bc4SViacheslav Ovsiienko { 60017e19bc4SViacheslav Ovsiienko pthread_mutex_lock(&mlx5_ibv_list_mutex); 60117e19bc4SViacheslav Ovsiienko #ifndef NDEBUG 60217e19bc4SViacheslav Ovsiienko /* Check the object presence in the list. */ 60317e19bc4SViacheslav Ovsiienko struct mlx5_ibv_shared *lctx; 60417e19bc4SViacheslav Ovsiienko 60517e19bc4SViacheslav Ovsiienko LIST_FOREACH(lctx, &mlx5_ibv_list, next) 60617e19bc4SViacheslav Ovsiienko if (lctx == sh) 60717e19bc4SViacheslav Ovsiienko break; 60817e19bc4SViacheslav Ovsiienko assert(lctx); 60917e19bc4SViacheslav Ovsiienko if (lctx != sh) { 61017e19bc4SViacheslav Ovsiienko DRV_LOG(ERR, "Freeing non-existing shared IB context"); 61117e19bc4SViacheslav Ovsiienko goto exit; 61217e19bc4SViacheslav Ovsiienko } 61317e19bc4SViacheslav Ovsiienko #endif 61417e19bc4SViacheslav Ovsiienko assert(sh); 61517e19bc4SViacheslav Ovsiienko assert(sh->refcnt); 61617e19bc4SViacheslav Ovsiienko /* Secondary process should not free the shared context. */ 61717e19bc4SViacheslav Ovsiienko assert(rte_eal_process_type() == RTE_PROC_PRIMARY); 61817e19bc4SViacheslav Ovsiienko if (--sh->refcnt) 61917e19bc4SViacheslav Ovsiienko goto exit; 620ab3cffcfSViacheslav Ovsiienko /* Release created Memory Regions. */ 621ab3cffcfSViacheslav Ovsiienko mlx5_mr_release(sh); 6220e3d0525SViacheslav Ovsiienko /* Remove from memory callback device list. */ 6230e3d0525SViacheslav Ovsiienko rte_rwlock_write_lock(&mlx5_shared_data->mem_event_rwlock); 6240e3d0525SViacheslav Ovsiienko LIST_REMOVE(sh, mem_event_cb); 6250e3d0525SViacheslav Ovsiienko rte_rwlock_write_unlock(&mlx5_shared_data->mem_event_rwlock); 6260e3d0525SViacheslav Ovsiienko /* Remove context from the global device list. */ 62717e19bc4SViacheslav Ovsiienko LIST_REMOVE(sh, next); 62853e5a82fSViacheslav Ovsiienko /* 62953e5a82fSViacheslav Ovsiienko * Ensure there is no async event handler installed. 63053e5a82fSViacheslav Ovsiienko * Only primary process handles async device events. 63153e5a82fSViacheslav Ovsiienko **/ 6325382d28cSMatan Azrad mlx5_flow_counters_mng_close(sh); 63353e5a82fSViacheslav Ovsiienko assert(!sh->intr_cnt); 63453e5a82fSViacheslav Ovsiienko if (sh->intr_cnt) 6355897ac13SViacheslav Ovsiienko mlx5_intr_callback_unregister 63653e5a82fSViacheslav Ovsiienko (&sh->intr_handle, mlx5_dev_interrupt_handler, sh); 63723242063SMatan Azrad #ifdef HAVE_MLX5_DEVX_ASYNC_SUPPORT 63823242063SMatan Azrad if (sh->devx_intr_cnt) { 63923242063SMatan Azrad if (sh->intr_handle_devx.fd) 64023242063SMatan Azrad rte_intr_callback_unregister(&sh->intr_handle_devx, 64123242063SMatan Azrad mlx5_dev_interrupt_handler_devx, sh); 64223242063SMatan Azrad if (sh->devx_comp) 64323242063SMatan Azrad mlx5dv_devx_destroy_cmd_comp(sh->devx_comp); 64423242063SMatan Azrad } 64523242063SMatan Azrad #endif 64653e5a82fSViacheslav Ovsiienko pthread_mutex_destroy(&sh->intr_mutex); 64717e19bc4SViacheslav Ovsiienko if (sh->pd) 64817e19bc4SViacheslav Ovsiienko claim_zero(mlx5_glue->dealloc_pd(sh->pd)); 649ae18a1aeSOri Kam if (sh->tis) 650ae18a1aeSOri Kam claim_zero(mlx5_devx_cmd_destroy(sh->tis)); 651ae18a1aeSOri Kam if (sh->td) 652ae18a1aeSOri Kam claim_zero(mlx5_devx_cmd_destroy(sh->td)); 65317e19bc4SViacheslav Ovsiienko if (sh->ctx) 65417e19bc4SViacheslav Ovsiienko claim_zero(mlx5_glue->close_device(sh->ctx)); 655d85c7b5eSOri Kam if (sh->flow_id_pool) 656d85c7b5eSOri Kam mlx5_flow_id_pool_release(sh->flow_id_pool); 65717e19bc4SViacheslav Ovsiienko rte_free(sh); 65817e19bc4SViacheslav Ovsiienko exit: 65917e19bc4SViacheslav Ovsiienko pthread_mutex_unlock(&mlx5_ibv_list_mutex); 66017e19bc4SViacheslav Ovsiienko } 66117e19bc4SViacheslav Ovsiienko 662771fa900SAdrien Mazarguil /** 663b2177648SViacheslav Ovsiienko * Initialize DR related data within private structure. 664b2177648SViacheslav Ovsiienko * Routine checks the reference counter and does actual 665ae4eb7dcSViacheslav Ovsiienko * resources creation/initialization only if counter is zero. 666b2177648SViacheslav Ovsiienko * 667b2177648SViacheslav Ovsiienko * @param[in] priv 668b2177648SViacheslav Ovsiienko * Pointer to the private device data structure. 669b2177648SViacheslav Ovsiienko * 670b2177648SViacheslav Ovsiienko * @return 671b2177648SViacheslav Ovsiienko * Zero on success, positive error code otherwise. 672b2177648SViacheslav Ovsiienko */ 673b2177648SViacheslav Ovsiienko static int 674b2177648SViacheslav Ovsiienko mlx5_alloc_shared_dr(struct mlx5_priv *priv) 675b2177648SViacheslav Ovsiienko { 676b2177648SViacheslav Ovsiienko #ifdef HAVE_MLX5DV_DR 677b2177648SViacheslav Ovsiienko struct mlx5_ibv_shared *sh = priv->sh; 678b2177648SViacheslav Ovsiienko int err = 0; 679d1e64fbfSOri Kam void *domain; 680b2177648SViacheslav Ovsiienko 681b2177648SViacheslav Ovsiienko assert(sh); 682b2177648SViacheslav Ovsiienko if (sh->dv_refcnt) { 683b2177648SViacheslav Ovsiienko /* Shared DV/DR structures is already initialized. */ 684b2177648SViacheslav Ovsiienko sh->dv_refcnt++; 685b2177648SViacheslav Ovsiienko priv->dr_shared = 1; 686b2177648SViacheslav Ovsiienko return 0; 687b2177648SViacheslav Ovsiienko } 688b2177648SViacheslav Ovsiienko /* Reference counter is zero, we should initialize structures. */ 689d1e64fbfSOri Kam domain = mlx5_glue->dr_create_domain(sh->ctx, 690d1e64fbfSOri Kam MLX5DV_DR_DOMAIN_TYPE_NIC_RX); 691d1e64fbfSOri Kam if (!domain) { 692d1e64fbfSOri Kam DRV_LOG(ERR, "ingress mlx5dv_dr_create_domain failed"); 693b2177648SViacheslav Ovsiienko err = errno; 694b2177648SViacheslav Ovsiienko goto error; 695b2177648SViacheslav Ovsiienko } 696d1e64fbfSOri Kam sh->rx_domain = domain; 697d1e64fbfSOri Kam domain = mlx5_glue->dr_create_domain(sh->ctx, 698d1e64fbfSOri Kam MLX5DV_DR_DOMAIN_TYPE_NIC_TX); 699d1e64fbfSOri Kam if (!domain) { 700d1e64fbfSOri Kam DRV_LOG(ERR, "egress mlx5dv_dr_create_domain failed"); 701b2177648SViacheslav Ovsiienko err = errno; 702b2177648SViacheslav Ovsiienko goto error; 703b2177648SViacheslav Ovsiienko } 70479e35d0dSViacheslav Ovsiienko pthread_mutex_init(&sh->dv_mutex, NULL); 705d1e64fbfSOri Kam sh->tx_domain = domain; 706e2b4925eSOri Kam #ifdef HAVE_MLX5DV_DR_ESWITCH 707e2b4925eSOri Kam if (priv->config.dv_esw_en) { 708d1e64fbfSOri Kam domain = mlx5_glue->dr_create_domain 709d1e64fbfSOri Kam (sh->ctx, MLX5DV_DR_DOMAIN_TYPE_FDB); 710d1e64fbfSOri Kam if (!domain) { 711d1e64fbfSOri Kam DRV_LOG(ERR, "FDB mlx5dv_dr_create_domain failed"); 712e2b4925eSOri Kam err = errno; 713e2b4925eSOri Kam goto error; 714e2b4925eSOri Kam } 715d1e64fbfSOri Kam sh->fdb_domain = domain; 71634fa7c02SOri Kam sh->esw_drop_action = mlx5_glue->dr_create_flow_action_drop(); 717e2b4925eSOri Kam } 718e2b4925eSOri Kam #endif 719b41e47daSMoti Haimovsky sh->pop_vlan_action = mlx5_glue->dr_create_flow_action_pop_vlan(); 720b2177648SViacheslav Ovsiienko sh->dv_refcnt++; 721b2177648SViacheslav Ovsiienko priv->dr_shared = 1; 722b2177648SViacheslav Ovsiienko return 0; 723b2177648SViacheslav Ovsiienko 724b2177648SViacheslav Ovsiienko error: 725b2177648SViacheslav Ovsiienko /* Rollback the created objects. */ 726d1e64fbfSOri Kam if (sh->rx_domain) { 727d1e64fbfSOri Kam mlx5_glue->dr_destroy_domain(sh->rx_domain); 728d1e64fbfSOri Kam sh->rx_domain = NULL; 729b2177648SViacheslav Ovsiienko } 730d1e64fbfSOri Kam if (sh->tx_domain) { 731d1e64fbfSOri Kam mlx5_glue->dr_destroy_domain(sh->tx_domain); 732d1e64fbfSOri Kam sh->tx_domain = NULL; 733b2177648SViacheslav Ovsiienko } 734d1e64fbfSOri Kam if (sh->fdb_domain) { 735d1e64fbfSOri Kam mlx5_glue->dr_destroy_domain(sh->fdb_domain); 736d1e64fbfSOri Kam sh->fdb_domain = NULL; 737e2b4925eSOri Kam } 73834fa7c02SOri Kam if (sh->esw_drop_action) { 73934fa7c02SOri Kam mlx5_glue->destroy_flow_action(sh->esw_drop_action); 74034fa7c02SOri Kam sh->esw_drop_action = NULL; 74134fa7c02SOri Kam } 742b41e47daSMoti Haimovsky if (sh->pop_vlan_action) { 743b41e47daSMoti Haimovsky mlx5_glue->destroy_flow_action(sh->pop_vlan_action); 744b41e47daSMoti Haimovsky sh->pop_vlan_action = NULL; 745b41e47daSMoti Haimovsky } 746b2177648SViacheslav Ovsiienko return err; 747b2177648SViacheslav Ovsiienko #else 748b2177648SViacheslav Ovsiienko (void)priv; 749b2177648SViacheslav Ovsiienko return 0; 750b2177648SViacheslav Ovsiienko #endif 751b2177648SViacheslav Ovsiienko } 752b2177648SViacheslav Ovsiienko 753b2177648SViacheslav Ovsiienko /** 754b2177648SViacheslav Ovsiienko * Destroy DR related data within private structure. 755b2177648SViacheslav Ovsiienko * 756b2177648SViacheslav Ovsiienko * @param[in] priv 757b2177648SViacheslav Ovsiienko * Pointer to the private device data structure. 758b2177648SViacheslav Ovsiienko */ 759b2177648SViacheslav Ovsiienko static void 760b2177648SViacheslav Ovsiienko mlx5_free_shared_dr(struct mlx5_priv *priv) 761b2177648SViacheslav Ovsiienko { 762b2177648SViacheslav Ovsiienko #ifdef HAVE_MLX5DV_DR 763b2177648SViacheslav Ovsiienko struct mlx5_ibv_shared *sh; 764b2177648SViacheslav Ovsiienko 765b2177648SViacheslav Ovsiienko if (!priv->dr_shared) 766b2177648SViacheslav Ovsiienko return; 767b2177648SViacheslav Ovsiienko priv->dr_shared = 0; 768b2177648SViacheslav Ovsiienko sh = priv->sh; 769b2177648SViacheslav Ovsiienko assert(sh); 770b2177648SViacheslav Ovsiienko assert(sh->dv_refcnt); 771b2177648SViacheslav Ovsiienko if (sh->dv_refcnt && --sh->dv_refcnt) 772b2177648SViacheslav Ovsiienko return; 773d1e64fbfSOri Kam if (sh->rx_domain) { 774d1e64fbfSOri Kam mlx5_glue->dr_destroy_domain(sh->rx_domain); 775d1e64fbfSOri Kam sh->rx_domain = NULL; 776b2177648SViacheslav Ovsiienko } 777d1e64fbfSOri Kam if (sh->tx_domain) { 778d1e64fbfSOri Kam mlx5_glue->dr_destroy_domain(sh->tx_domain); 779d1e64fbfSOri Kam sh->tx_domain = NULL; 780b2177648SViacheslav Ovsiienko } 781e2b4925eSOri Kam #ifdef HAVE_MLX5DV_DR_ESWITCH 782d1e64fbfSOri Kam if (sh->fdb_domain) { 783d1e64fbfSOri Kam mlx5_glue->dr_destroy_domain(sh->fdb_domain); 784d1e64fbfSOri Kam sh->fdb_domain = NULL; 785e2b4925eSOri Kam } 78634fa7c02SOri Kam if (sh->esw_drop_action) { 78734fa7c02SOri Kam mlx5_glue->destroy_flow_action(sh->esw_drop_action); 78834fa7c02SOri Kam sh->esw_drop_action = NULL; 78934fa7c02SOri Kam } 790e2b4925eSOri Kam #endif 791b41e47daSMoti Haimovsky if (sh->pop_vlan_action) { 792b41e47daSMoti Haimovsky mlx5_glue->destroy_flow_action(sh->pop_vlan_action); 793b41e47daSMoti Haimovsky sh->pop_vlan_action = NULL; 794b41e47daSMoti Haimovsky } 79579e35d0dSViacheslav Ovsiienko pthread_mutex_destroy(&sh->dv_mutex); 796b2177648SViacheslav Ovsiienko #else 797b2177648SViacheslav Ovsiienko (void)priv; 798b2177648SViacheslav Ovsiienko #endif 799b2177648SViacheslav Ovsiienko } 800b2177648SViacheslav Ovsiienko 801b2177648SViacheslav Ovsiienko /** 8027be600c8SYongseok Koh * Initialize shared data between primary and secondary process. 8037be600c8SYongseok Koh * 8047be600c8SYongseok Koh * A memzone is reserved by primary process and secondary processes attach to 8057be600c8SYongseok Koh * the memzone. 8067be600c8SYongseok Koh * 8077be600c8SYongseok Koh * @return 8087be600c8SYongseok Koh * 0 on success, a negative errno value otherwise and rte_errno is set. 809974f1e7eSYongseok Koh */ 8107be600c8SYongseok Koh static int 8117be600c8SYongseok Koh mlx5_init_shared_data(void) 812974f1e7eSYongseok Koh { 813974f1e7eSYongseok Koh const struct rte_memzone *mz; 8147be600c8SYongseok Koh int ret = 0; 815974f1e7eSYongseok Koh 816974f1e7eSYongseok Koh rte_spinlock_lock(&mlx5_shared_data_lock); 817974f1e7eSYongseok Koh if (mlx5_shared_data == NULL) { 818974f1e7eSYongseok Koh if (rte_eal_process_type() == RTE_PROC_PRIMARY) { 819974f1e7eSYongseok Koh /* Allocate shared memory. */ 820974f1e7eSYongseok Koh mz = rte_memzone_reserve(MZ_MLX5_PMD_SHARED_DATA, 821974f1e7eSYongseok Koh sizeof(*mlx5_shared_data), 822974f1e7eSYongseok Koh SOCKET_ID_ANY, 0); 8237be600c8SYongseok Koh if (mz == NULL) { 8247be600c8SYongseok Koh DRV_LOG(ERR, 82506fa6988SDekel Peled "Cannot allocate mlx5 shared data"); 8267be600c8SYongseok Koh ret = -rte_errno; 8277be600c8SYongseok Koh goto error; 8287be600c8SYongseok Koh } 8297be600c8SYongseok Koh mlx5_shared_data = mz->addr; 8307be600c8SYongseok Koh memset(mlx5_shared_data, 0, sizeof(*mlx5_shared_data)); 8317be600c8SYongseok Koh rte_spinlock_init(&mlx5_shared_data->lock); 832974f1e7eSYongseok Koh } else { 833974f1e7eSYongseok Koh /* Lookup allocated shared memory. */ 834974f1e7eSYongseok Koh mz = rte_memzone_lookup(MZ_MLX5_PMD_SHARED_DATA); 8357be600c8SYongseok Koh if (mz == NULL) { 8367be600c8SYongseok Koh DRV_LOG(ERR, 83706fa6988SDekel Peled "Cannot attach mlx5 shared data"); 8387be600c8SYongseok Koh ret = -rte_errno; 8397be600c8SYongseok Koh goto error; 840974f1e7eSYongseok Koh } 841974f1e7eSYongseok Koh mlx5_shared_data = mz->addr; 8427be600c8SYongseok Koh memset(&mlx5_local_data, 0, sizeof(mlx5_local_data)); 8433ebe6580SYongseok Koh } 844974f1e7eSYongseok Koh } 8457be600c8SYongseok Koh error: 8467be600c8SYongseok Koh rte_spinlock_unlock(&mlx5_shared_data_lock); 8477be600c8SYongseok Koh return ret; 8487be600c8SYongseok Koh } 8497be600c8SYongseok Koh 8507be600c8SYongseok Koh /** 8514d803a72SOlga Shern * Retrieve integer value from environment variable. 8524d803a72SOlga Shern * 8534d803a72SOlga Shern * @param[in] name 8544d803a72SOlga Shern * Environment variable name. 8554d803a72SOlga Shern * 8564d803a72SOlga Shern * @return 8574d803a72SOlga Shern * Integer value, 0 if the variable is not set. 8584d803a72SOlga Shern */ 8594d803a72SOlga Shern int 8604d803a72SOlga Shern mlx5_getenv_int(const char *name) 8614d803a72SOlga Shern { 8624d803a72SOlga Shern const char *val = getenv(name); 8634d803a72SOlga Shern 8644d803a72SOlga Shern if (val == NULL) 8654d803a72SOlga Shern return 0; 8664d803a72SOlga Shern return atoi(val); 8674d803a72SOlga Shern } 8684d803a72SOlga Shern 8694d803a72SOlga Shern /** 8701e3a39f7SXueming Li * Verbs callback to allocate a memory. This function should allocate the space 8711e3a39f7SXueming Li * according to the size provided residing inside a huge page. 8721e3a39f7SXueming Li * Please note that all allocation must respect the alignment from libmlx5 8731e3a39f7SXueming Li * (i.e. currently sysconf(_SC_PAGESIZE)). 8741e3a39f7SXueming Li * 8751e3a39f7SXueming Li * @param[in] size 8761e3a39f7SXueming Li * The size in bytes of the memory to allocate. 8771e3a39f7SXueming Li * @param[in] data 8781e3a39f7SXueming Li * A pointer to the callback data. 8791e3a39f7SXueming Li * 8801e3a39f7SXueming Li * @return 881a6d83b6aSNélio Laranjeiro * Allocated buffer, NULL otherwise and rte_errno is set. 8821e3a39f7SXueming Li */ 8831e3a39f7SXueming Li static void * 8841e3a39f7SXueming Li mlx5_alloc_verbs_buf(size_t size, void *data) 8851e3a39f7SXueming Li { 886dbeba4cfSThomas Monjalon struct mlx5_priv *priv = data; 8871e3a39f7SXueming Li void *ret; 8881e3a39f7SXueming Li size_t alignment = sysconf(_SC_PAGESIZE); 889d10b09dbSOlivier Matz unsigned int socket = SOCKET_ID_ANY; 8901e3a39f7SXueming Li 891d10b09dbSOlivier Matz if (priv->verbs_alloc_ctx.type == MLX5_VERBS_ALLOC_TYPE_TX_QUEUE) { 892d10b09dbSOlivier Matz const struct mlx5_txq_ctrl *ctrl = priv->verbs_alloc_ctx.obj; 893d10b09dbSOlivier Matz 894d10b09dbSOlivier Matz socket = ctrl->socket; 895d10b09dbSOlivier Matz } else if (priv->verbs_alloc_ctx.type == 896d10b09dbSOlivier Matz MLX5_VERBS_ALLOC_TYPE_RX_QUEUE) { 897d10b09dbSOlivier Matz const struct mlx5_rxq_ctrl *ctrl = priv->verbs_alloc_ctx.obj; 898d10b09dbSOlivier Matz 899d10b09dbSOlivier Matz socket = ctrl->socket; 900d10b09dbSOlivier Matz } 9011e3a39f7SXueming Li assert(data != NULL); 902d10b09dbSOlivier Matz ret = rte_malloc_socket(__func__, size, alignment, socket); 903a6d83b6aSNélio Laranjeiro if (!ret && size) 904a6d83b6aSNélio Laranjeiro rte_errno = ENOMEM; 9051e3a39f7SXueming Li return ret; 9061e3a39f7SXueming Li } 9071e3a39f7SXueming Li 9081e3a39f7SXueming Li /** 9091e3a39f7SXueming Li * Verbs callback to free a memory. 9101e3a39f7SXueming Li * 9111e3a39f7SXueming Li * @param[in] ptr 9121e3a39f7SXueming Li * A pointer to the memory to free. 9131e3a39f7SXueming Li * @param[in] data 9141e3a39f7SXueming Li * A pointer to the callback data. 9151e3a39f7SXueming Li */ 9161e3a39f7SXueming Li static void 9171e3a39f7SXueming Li mlx5_free_verbs_buf(void *ptr, void *data __rte_unused) 9181e3a39f7SXueming Li { 9191e3a39f7SXueming Li assert(data != NULL); 9201e3a39f7SXueming Li rte_free(ptr); 9211e3a39f7SXueming Li } 9221e3a39f7SXueming Li 9231e3a39f7SXueming Li /** 924c9ba7523SRaslan Darawsheh * DPDK callback to add udp tunnel port 925c9ba7523SRaslan Darawsheh * 926c9ba7523SRaslan Darawsheh * @param[in] dev 927c9ba7523SRaslan Darawsheh * A pointer to eth_dev 928c9ba7523SRaslan Darawsheh * @param[in] udp_tunnel 929c9ba7523SRaslan Darawsheh * A pointer to udp tunnel 930c9ba7523SRaslan Darawsheh * 931c9ba7523SRaslan Darawsheh * @return 932c9ba7523SRaslan Darawsheh * 0 on valid udp ports and tunnels, -ENOTSUP otherwise. 933c9ba7523SRaslan Darawsheh */ 934c9ba7523SRaslan Darawsheh int 935c9ba7523SRaslan Darawsheh mlx5_udp_tunnel_port_add(struct rte_eth_dev *dev __rte_unused, 936c9ba7523SRaslan Darawsheh struct rte_eth_udp_tunnel *udp_tunnel) 937c9ba7523SRaslan Darawsheh { 938c9ba7523SRaslan Darawsheh assert(udp_tunnel != NULL); 939c9ba7523SRaslan Darawsheh if (udp_tunnel->prot_type == RTE_TUNNEL_TYPE_VXLAN && 940c9ba7523SRaslan Darawsheh udp_tunnel->udp_port == 4789) 941c9ba7523SRaslan Darawsheh return 0; 942c9ba7523SRaslan Darawsheh if (udp_tunnel->prot_type == RTE_TUNNEL_TYPE_VXLAN_GPE && 943c9ba7523SRaslan Darawsheh udp_tunnel->udp_port == 4790) 944c9ba7523SRaslan Darawsheh return 0; 945c9ba7523SRaslan Darawsheh return -ENOTSUP; 946c9ba7523SRaslan Darawsheh } 947c9ba7523SRaslan Darawsheh 948c9ba7523SRaslan Darawsheh /** 949120dc4a7SYongseok Koh * Initialize process private data structure. 950120dc4a7SYongseok Koh * 951120dc4a7SYongseok Koh * @param dev 952120dc4a7SYongseok Koh * Pointer to Ethernet device structure. 953120dc4a7SYongseok Koh * 954120dc4a7SYongseok Koh * @return 955120dc4a7SYongseok Koh * 0 on success, a negative errno value otherwise and rte_errno is set. 956120dc4a7SYongseok Koh */ 957120dc4a7SYongseok Koh int 958120dc4a7SYongseok Koh mlx5_proc_priv_init(struct rte_eth_dev *dev) 959120dc4a7SYongseok Koh { 960120dc4a7SYongseok Koh struct mlx5_priv *priv = dev->data->dev_private; 961120dc4a7SYongseok Koh struct mlx5_proc_priv *ppriv; 962120dc4a7SYongseok Koh size_t ppriv_size; 963120dc4a7SYongseok Koh 964120dc4a7SYongseok Koh /* 965120dc4a7SYongseok Koh * UAR register table follows the process private structure. BlueFlame 966120dc4a7SYongseok Koh * registers for Tx queues are stored in the table. 967120dc4a7SYongseok Koh */ 968120dc4a7SYongseok Koh ppriv_size = 969120dc4a7SYongseok Koh sizeof(struct mlx5_proc_priv) + priv->txqs_n * sizeof(void *); 970120dc4a7SYongseok Koh ppriv = rte_malloc_socket("mlx5_proc_priv", ppriv_size, 971120dc4a7SYongseok Koh RTE_CACHE_LINE_SIZE, dev->device->numa_node); 972120dc4a7SYongseok Koh if (!ppriv) { 973120dc4a7SYongseok Koh rte_errno = ENOMEM; 974120dc4a7SYongseok Koh return -rte_errno; 975120dc4a7SYongseok Koh } 976120dc4a7SYongseok Koh ppriv->uar_table_sz = ppriv_size; 977120dc4a7SYongseok Koh dev->process_private = ppriv; 978120dc4a7SYongseok Koh return 0; 979120dc4a7SYongseok Koh } 980120dc4a7SYongseok Koh 981120dc4a7SYongseok Koh /** 982120dc4a7SYongseok Koh * Un-initialize process private data structure. 983120dc4a7SYongseok Koh * 984120dc4a7SYongseok Koh * @param dev 985120dc4a7SYongseok Koh * Pointer to Ethernet device structure. 986120dc4a7SYongseok Koh */ 987120dc4a7SYongseok Koh static void 988120dc4a7SYongseok Koh mlx5_proc_priv_uninit(struct rte_eth_dev *dev) 989120dc4a7SYongseok Koh { 990120dc4a7SYongseok Koh if (!dev->process_private) 991120dc4a7SYongseok Koh return; 992120dc4a7SYongseok Koh rte_free(dev->process_private); 993120dc4a7SYongseok Koh dev->process_private = NULL; 994120dc4a7SYongseok Koh } 995120dc4a7SYongseok Koh 996120dc4a7SYongseok Koh /** 997771fa900SAdrien Mazarguil * DPDK callback to close the device. 998771fa900SAdrien Mazarguil * 999771fa900SAdrien Mazarguil * Destroy all queues and objects, free memory. 1000771fa900SAdrien Mazarguil * 1001771fa900SAdrien Mazarguil * @param dev 1002771fa900SAdrien Mazarguil * Pointer to Ethernet device structure. 1003771fa900SAdrien Mazarguil */ 1004771fa900SAdrien Mazarguil static void 1005771fa900SAdrien Mazarguil mlx5_dev_close(struct rte_eth_dev *dev) 1006771fa900SAdrien Mazarguil { 1007dbeba4cfSThomas Monjalon struct mlx5_priv *priv = dev->data->dev_private; 10082e22920bSAdrien Mazarguil unsigned int i; 10096af6b973SNélio Laranjeiro int ret; 1010771fa900SAdrien Mazarguil 1011a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %u closing device \"%s\"", 10120f99970bSNélio Laranjeiro dev->data->port_id, 1013f048f3d4SViacheslav Ovsiienko ((priv->sh->ctx != NULL) ? priv->sh->ctx->device->name : "")); 1014ecc1c29dSAdrien Mazarguil /* In case mlx5_dev_stop() has not been called. */ 1015af4f09f2SNélio Laranjeiro mlx5_dev_interrupt_handler_uninstall(dev); 101623242063SMatan Azrad mlx5_dev_interrupt_handler_devx_uninstall(dev); 1017af4f09f2SNélio Laranjeiro mlx5_traffic_disable(dev); 1018af689f1fSNelio Laranjeiro mlx5_flow_flush(dev, NULL); 10192e22920bSAdrien Mazarguil /* Prevent crashes when queues are still in use. */ 10202e22920bSAdrien Mazarguil dev->rx_pkt_burst = removed_rx_burst; 10212e22920bSAdrien Mazarguil dev->tx_pkt_burst = removed_tx_burst; 10222aac5b5dSYongseok Koh rte_wmb(); 10232aac5b5dSYongseok Koh /* Disable datapath on secondary process. */ 10242aac5b5dSYongseok Koh mlx5_mp_req_stop_rxtx(dev); 10252e22920bSAdrien Mazarguil if (priv->rxqs != NULL) { 10262e22920bSAdrien Mazarguil /* XXX race condition if mlx5_rx_burst() is still running. */ 10272e22920bSAdrien Mazarguil usleep(1000); 1028a1366b1aSNélio Laranjeiro for (i = 0; (i != priv->rxqs_n); ++i) 1029af4f09f2SNélio Laranjeiro mlx5_rxq_release(dev, i); 10302e22920bSAdrien Mazarguil priv->rxqs_n = 0; 10312e22920bSAdrien Mazarguil priv->rxqs = NULL; 10322e22920bSAdrien Mazarguil } 10332e22920bSAdrien Mazarguil if (priv->txqs != NULL) { 10342e22920bSAdrien Mazarguil /* XXX race condition if mlx5_tx_burst() is still running. */ 10352e22920bSAdrien Mazarguil usleep(1000); 10366e78005aSNélio Laranjeiro for (i = 0; (i != priv->txqs_n); ++i) 1037af4f09f2SNélio Laranjeiro mlx5_txq_release(dev, i); 10382e22920bSAdrien Mazarguil priv->txqs_n = 0; 10392e22920bSAdrien Mazarguil priv->txqs = NULL; 10402e22920bSAdrien Mazarguil } 1041120dc4a7SYongseok Koh mlx5_proc_priv_uninit(dev); 1042dd3c774fSViacheslav Ovsiienko if (priv->mreg_cp_tbl) 1043dd3c774fSViacheslav Ovsiienko mlx5_hlist_destroy(priv->mreg_cp_tbl, NULL, NULL); 10447d6bf6b8SYongseok Koh mlx5_mprq_free_mp(dev); 1045b2177648SViacheslav Ovsiienko mlx5_free_shared_dr(priv); 104629c1d8bbSNélio Laranjeiro if (priv->rss_conf.rss_key != NULL) 104729c1d8bbSNélio Laranjeiro rte_free(priv->rss_conf.rss_key); 1048634efbc2SNelio Laranjeiro if (priv->reta_idx != NULL) 1049634efbc2SNelio Laranjeiro rte_free(priv->reta_idx); 1050ccdcba53SNélio Laranjeiro if (priv->config.vf) 1051ccdcba53SNélio Laranjeiro mlx5_nl_mac_addr_flush(dev); 105226c08b97SAdrien Mazarguil if (priv->nl_socket_route >= 0) 105326c08b97SAdrien Mazarguil close(priv->nl_socket_route); 105426c08b97SAdrien Mazarguil if (priv->nl_socket_rdma >= 0) 105526c08b97SAdrien Mazarguil close(priv->nl_socket_rdma); 1056dfedf3e3SViacheslav Ovsiienko if (priv->vmwa_context) 1057dfedf3e3SViacheslav Ovsiienko mlx5_vlan_vmwa_exit(priv->vmwa_context); 1058942d13e6SViacheslav Ovsiienko if (priv->sh) { 1059942d13e6SViacheslav Ovsiienko /* 1060942d13e6SViacheslav Ovsiienko * Free the shared context in last turn, because the cleanup 1061942d13e6SViacheslav Ovsiienko * routines above may use some shared fields, like 1062942d13e6SViacheslav Ovsiienko * mlx5_nl_mac_addr_flush() uses ibdev_path for retrieveing 1063942d13e6SViacheslav Ovsiienko * ifindex if Netlink fails. 1064942d13e6SViacheslav Ovsiienko */ 1065942d13e6SViacheslav Ovsiienko mlx5_free_shared_ibctx(priv->sh); 1066942d13e6SViacheslav Ovsiienko priv->sh = NULL; 1067942d13e6SViacheslav Ovsiienko } 106823820a79SDekel Peled ret = mlx5_hrxq_verify(dev); 1069f5479b68SNélio Laranjeiro if (ret) 1070a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some hash Rx queue still remain", 10710f99970bSNélio Laranjeiro dev->data->port_id); 107215c80a12SDekel Peled ret = mlx5_ind_table_obj_verify(dev); 10734c7a0f5fSNélio Laranjeiro if (ret) 1074a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some indirection table still remain", 10750f99970bSNélio Laranjeiro dev->data->port_id); 107693403560SDekel Peled ret = mlx5_rxq_obj_verify(dev); 107709cb5b58SNélio Laranjeiro if (ret) 107893403560SDekel Peled DRV_LOG(WARNING, "port %u some Rx queue objects still remain", 10790f99970bSNélio Laranjeiro dev->data->port_id); 1080af4f09f2SNélio Laranjeiro ret = mlx5_rxq_verify(dev); 1081a1366b1aSNélio Laranjeiro if (ret) 1082a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some Rx queues still remain", 10830f99970bSNélio Laranjeiro dev->data->port_id); 1084894c4a8eSOri Kam ret = mlx5_txq_obj_verify(dev); 1085faf2667fSNélio Laranjeiro if (ret) 1086a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some Verbs Tx queue still remain", 10870f99970bSNélio Laranjeiro dev->data->port_id); 1088af4f09f2SNélio Laranjeiro ret = mlx5_txq_verify(dev); 10896e78005aSNélio Laranjeiro if (ret) 1090a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some Tx queues still remain", 10910f99970bSNélio Laranjeiro dev->data->port_id); 1092af4f09f2SNélio Laranjeiro ret = mlx5_flow_verify(dev); 10936af6b973SNélio Laranjeiro if (ret) 1094a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some flows still remain", 1095a170a30dSNélio Laranjeiro dev->data->port_id); 10962b730263SAdrien Mazarguil if (priv->domain_id != RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID) { 10972b730263SAdrien Mazarguil unsigned int c = 0; 1098d874a4eeSThomas Monjalon uint16_t port_id; 10992b730263SAdrien Mazarguil 1100fbc83412SViacheslav Ovsiienko MLX5_ETH_FOREACH_DEV(port_id, priv->pci_dev) { 1101dbeba4cfSThomas Monjalon struct mlx5_priv *opriv = 1102d874a4eeSThomas Monjalon rte_eth_devices[port_id].data->dev_private; 11032b730263SAdrien Mazarguil 11042b730263SAdrien Mazarguil if (!opriv || 11052b730263SAdrien Mazarguil opriv->domain_id != priv->domain_id || 1106d874a4eeSThomas Monjalon &rte_eth_devices[port_id] == dev) 11072b730263SAdrien Mazarguil continue; 11082b730263SAdrien Mazarguil ++c; 1109f7e95215SViacheslav Ovsiienko break; 11102b730263SAdrien Mazarguil } 11112b730263SAdrien Mazarguil if (!c) 11122b730263SAdrien Mazarguil claim_zero(rte_eth_switch_domain_free(priv->domain_id)); 11132b730263SAdrien Mazarguil } 1114771fa900SAdrien Mazarguil memset(priv, 0, sizeof(*priv)); 11152b730263SAdrien Mazarguil priv->domain_id = RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID; 111642603bbdSOphir Munk /* 111742603bbdSOphir Munk * Reset mac_addrs to NULL such that it is not freed as part of 111842603bbdSOphir Munk * rte_eth_dev_release_port(). mac_addrs is part of dev_private so 111942603bbdSOphir Munk * it is freed when dev_private is freed. 112042603bbdSOphir Munk */ 112142603bbdSOphir Munk dev->data->mac_addrs = NULL; 1122771fa900SAdrien Mazarguil } 1123771fa900SAdrien Mazarguil 11240887aa7fSNélio Laranjeiro const struct eth_dev_ops mlx5_dev_ops = { 1125e60fbd5bSAdrien Mazarguil .dev_configure = mlx5_dev_configure, 1126e60fbd5bSAdrien Mazarguil .dev_start = mlx5_dev_start, 1127e60fbd5bSAdrien Mazarguil .dev_stop = mlx5_dev_stop, 112862072098SOr Ami .dev_set_link_down = mlx5_set_link_down, 112962072098SOr Ami .dev_set_link_up = mlx5_set_link_up, 1130771fa900SAdrien Mazarguil .dev_close = mlx5_dev_close, 11311bdbe1afSAdrien Mazarguil .promiscuous_enable = mlx5_promiscuous_enable, 11321bdbe1afSAdrien Mazarguil .promiscuous_disable = mlx5_promiscuous_disable, 11331bdbe1afSAdrien Mazarguil .allmulticast_enable = mlx5_allmulticast_enable, 11341bdbe1afSAdrien Mazarguil .allmulticast_disable = mlx5_allmulticast_disable, 1135cb8faed7SAdrien Mazarguil .link_update = mlx5_link_update, 113687011737SAdrien Mazarguil .stats_get = mlx5_stats_get, 113787011737SAdrien Mazarguil .stats_reset = mlx5_stats_reset, 1138a4193ae3SShahaf Shuler .xstats_get = mlx5_xstats_get, 1139a4193ae3SShahaf Shuler .xstats_reset = mlx5_xstats_reset, 1140a4193ae3SShahaf Shuler .xstats_get_names = mlx5_xstats_get_names, 1141714bf46eSThomas Monjalon .fw_version_get = mlx5_fw_version_get, 1142e60fbd5bSAdrien Mazarguil .dev_infos_get = mlx5_dev_infos_get, 1143e571ad55STom Barbette .read_clock = mlx5_read_clock, 114478a38edfSJianfeng Tan .dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get, 1145e9086978SAdrien Mazarguil .vlan_filter_set = mlx5_vlan_filter_set, 11462e22920bSAdrien Mazarguil .rx_queue_setup = mlx5_rx_queue_setup, 1147e79c9be9SOri Kam .rx_hairpin_queue_setup = mlx5_rx_hairpin_queue_setup, 11482e22920bSAdrien Mazarguil .tx_queue_setup = mlx5_tx_queue_setup, 1149ae18a1aeSOri Kam .tx_hairpin_queue_setup = mlx5_tx_hairpin_queue_setup, 11502e22920bSAdrien Mazarguil .rx_queue_release = mlx5_rx_queue_release, 11512e22920bSAdrien Mazarguil .tx_queue_release = mlx5_tx_queue_release, 115202d75430SAdrien Mazarguil .flow_ctrl_get = mlx5_dev_get_flow_ctrl, 115302d75430SAdrien Mazarguil .flow_ctrl_set = mlx5_dev_set_flow_ctrl, 11543318aef7SAdrien Mazarguil .mac_addr_remove = mlx5_mac_addr_remove, 11553318aef7SAdrien Mazarguil .mac_addr_add = mlx5_mac_addr_add, 115686977fccSDavid Marchand .mac_addr_set = mlx5_mac_addr_set, 1157e0586a8dSNélio Laranjeiro .set_mc_addr_list = mlx5_set_mc_addr_list, 1158cf37ca95SAdrien Mazarguil .mtu_set = mlx5_dev_set_mtu, 1159f3db9489SYaacov Hazan .vlan_strip_queue_set = mlx5_vlan_strip_queue_set, 1160f3db9489SYaacov Hazan .vlan_offload_set = mlx5_vlan_offload_set, 1161634efbc2SNelio Laranjeiro .reta_update = mlx5_dev_rss_reta_update, 1162634efbc2SNelio Laranjeiro .reta_query = mlx5_dev_rss_reta_query, 11632f97422eSNelio Laranjeiro .rss_hash_update = mlx5_rss_hash_update, 11642f97422eSNelio Laranjeiro .rss_hash_conf_get = mlx5_rss_hash_conf_get, 116576f5c99eSYaacov Hazan .filter_ctrl = mlx5_dev_filter_ctrl, 11668788fec1SOlivier Matz .rx_descriptor_status = mlx5_rx_descriptor_status, 11678788fec1SOlivier Matz .tx_descriptor_status = mlx5_tx_descriptor_status, 116826f04883STom Barbette .rx_queue_count = mlx5_rx_queue_count, 11693c7d44afSShahaf Shuler .rx_queue_intr_enable = mlx5_rx_intr_enable, 11703c7d44afSShahaf Shuler .rx_queue_intr_disable = mlx5_rx_intr_disable, 1171d3e0f392SMatan Azrad .is_removed = mlx5_is_removed, 1172c9ba7523SRaslan Darawsheh .udp_tunnel_port_add = mlx5_udp_tunnel_port_add, 11738a6a09f8SDekel Peled .get_module_info = mlx5_get_module_info, 11748a6a09f8SDekel Peled .get_module_eeprom = mlx5_get_module_eeprom, 1175b6b3bf86SOri Kam .hairpin_cap_get = mlx5_hairpin_cap_get, 1176d740eb50SSuanming Mou .mtr_ops_get = mlx5_flow_meter_ops_get, 1177771fa900SAdrien Mazarguil }; 1178771fa900SAdrien Mazarguil 1179714bf46eSThomas Monjalon /* Available operations from secondary process. */ 118087ec44ceSXueming Li static const struct eth_dev_ops mlx5_dev_sec_ops = { 118187ec44ceSXueming Li .stats_get = mlx5_stats_get, 118287ec44ceSXueming Li .stats_reset = mlx5_stats_reset, 118387ec44ceSXueming Li .xstats_get = mlx5_xstats_get, 118487ec44ceSXueming Li .xstats_reset = mlx5_xstats_reset, 118587ec44ceSXueming Li .xstats_get_names = mlx5_xstats_get_names, 1186714bf46eSThomas Monjalon .fw_version_get = mlx5_fw_version_get, 118787ec44ceSXueming Li .dev_infos_get = mlx5_dev_infos_get, 118887ec44ceSXueming Li .rx_descriptor_status = mlx5_rx_descriptor_status, 118987ec44ceSXueming Li .tx_descriptor_status = mlx5_tx_descriptor_status, 11908a6a09f8SDekel Peled .get_module_info = mlx5_get_module_info, 11918a6a09f8SDekel Peled .get_module_eeprom = mlx5_get_module_eeprom, 119287ec44ceSXueming Li }; 119387ec44ceSXueming Li 1194714bf46eSThomas Monjalon /* Available operations in flow isolated mode. */ 11950887aa7fSNélio Laranjeiro const struct eth_dev_ops mlx5_dev_ops_isolate = { 11960887aa7fSNélio Laranjeiro .dev_configure = mlx5_dev_configure, 11970887aa7fSNélio Laranjeiro .dev_start = mlx5_dev_start, 11980887aa7fSNélio Laranjeiro .dev_stop = mlx5_dev_stop, 11990887aa7fSNélio Laranjeiro .dev_set_link_down = mlx5_set_link_down, 12000887aa7fSNélio Laranjeiro .dev_set_link_up = mlx5_set_link_up, 12010887aa7fSNélio Laranjeiro .dev_close = mlx5_dev_close, 120224b068adSYongseok Koh .promiscuous_enable = mlx5_promiscuous_enable, 120324b068adSYongseok Koh .promiscuous_disable = mlx5_promiscuous_disable, 12042547ee74SYongseok Koh .allmulticast_enable = mlx5_allmulticast_enable, 12052547ee74SYongseok Koh .allmulticast_disable = mlx5_allmulticast_disable, 12060887aa7fSNélio Laranjeiro .link_update = mlx5_link_update, 12070887aa7fSNélio Laranjeiro .stats_get = mlx5_stats_get, 12080887aa7fSNélio Laranjeiro .stats_reset = mlx5_stats_reset, 12090887aa7fSNélio Laranjeiro .xstats_get = mlx5_xstats_get, 12100887aa7fSNélio Laranjeiro .xstats_reset = mlx5_xstats_reset, 12110887aa7fSNélio Laranjeiro .xstats_get_names = mlx5_xstats_get_names, 1212714bf46eSThomas Monjalon .fw_version_get = mlx5_fw_version_get, 12130887aa7fSNélio Laranjeiro .dev_infos_get = mlx5_dev_infos_get, 12140887aa7fSNélio Laranjeiro .dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get, 12150887aa7fSNélio Laranjeiro .vlan_filter_set = mlx5_vlan_filter_set, 12160887aa7fSNélio Laranjeiro .rx_queue_setup = mlx5_rx_queue_setup, 1217e79c9be9SOri Kam .rx_hairpin_queue_setup = mlx5_rx_hairpin_queue_setup, 12180887aa7fSNélio Laranjeiro .tx_queue_setup = mlx5_tx_queue_setup, 1219ae18a1aeSOri Kam .tx_hairpin_queue_setup = mlx5_tx_hairpin_queue_setup, 12200887aa7fSNélio Laranjeiro .rx_queue_release = mlx5_rx_queue_release, 12210887aa7fSNélio Laranjeiro .tx_queue_release = mlx5_tx_queue_release, 12220887aa7fSNélio Laranjeiro .flow_ctrl_get = mlx5_dev_get_flow_ctrl, 12230887aa7fSNélio Laranjeiro .flow_ctrl_set = mlx5_dev_set_flow_ctrl, 12240887aa7fSNélio Laranjeiro .mac_addr_remove = mlx5_mac_addr_remove, 12250887aa7fSNélio Laranjeiro .mac_addr_add = mlx5_mac_addr_add, 12260887aa7fSNélio Laranjeiro .mac_addr_set = mlx5_mac_addr_set, 1227e0586a8dSNélio Laranjeiro .set_mc_addr_list = mlx5_set_mc_addr_list, 12280887aa7fSNélio Laranjeiro .mtu_set = mlx5_dev_set_mtu, 12290887aa7fSNélio Laranjeiro .vlan_strip_queue_set = mlx5_vlan_strip_queue_set, 12300887aa7fSNélio Laranjeiro .vlan_offload_set = mlx5_vlan_offload_set, 12310887aa7fSNélio Laranjeiro .filter_ctrl = mlx5_dev_filter_ctrl, 12320887aa7fSNélio Laranjeiro .rx_descriptor_status = mlx5_rx_descriptor_status, 12330887aa7fSNélio Laranjeiro .tx_descriptor_status = mlx5_tx_descriptor_status, 12340887aa7fSNélio Laranjeiro .rx_queue_intr_enable = mlx5_rx_intr_enable, 12350887aa7fSNélio Laranjeiro .rx_queue_intr_disable = mlx5_rx_intr_disable, 1236d3e0f392SMatan Azrad .is_removed = mlx5_is_removed, 12378a6a09f8SDekel Peled .get_module_info = mlx5_get_module_info, 12388a6a09f8SDekel Peled .get_module_eeprom = mlx5_get_module_eeprom, 1239b6b3bf86SOri Kam .hairpin_cap_get = mlx5_hairpin_cap_get, 1240d740eb50SSuanming Mou .mtr_ops_get = mlx5_flow_meter_ops_get, 12410887aa7fSNélio Laranjeiro }; 12420887aa7fSNélio Laranjeiro 1243e72dd09bSNélio Laranjeiro /** 1244e72dd09bSNélio Laranjeiro * Verify and store value for device argument. 1245e72dd09bSNélio Laranjeiro * 1246e72dd09bSNélio Laranjeiro * @param[in] key 1247e72dd09bSNélio Laranjeiro * Key argument to verify. 1248e72dd09bSNélio Laranjeiro * @param[in] val 1249e72dd09bSNélio Laranjeiro * Value associated with key. 1250e72dd09bSNélio Laranjeiro * @param opaque 1251e72dd09bSNélio Laranjeiro * User data. 1252e72dd09bSNélio Laranjeiro * 1253e72dd09bSNélio Laranjeiro * @return 1254a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 1255e72dd09bSNélio Laranjeiro */ 1256e72dd09bSNélio Laranjeiro static int 1257e72dd09bSNélio Laranjeiro mlx5_args_check(const char *key, const char *val, void *opaque) 1258e72dd09bSNélio Laranjeiro { 12597fe24446SShahaf Shuler struct mlx5_dev_config *config = opaque; 126099c12dccSNélio Laranjeiro unsigned long tmp; 1261e72dd09bSNélio Laranjeiro 12626de569f5SAdrien Mazarguil /* No-op, port representors are processed in mlx5_dev_spawn(). */ 12636de569f5SAdrien Mazarguil if (!strcmp(MLX5_REPRESENTOR, key)) 12646de569f5SAdrien Mazarguil return 0; 126599c12dccSNélio Laranjeiro errno = 0; 126699c12dccSNélio Laranjeiro tmp = strtoul(val, NULL, 0); 126799c12dccSNélio Laranjeiro if (errno) { 1268a6d83b6aSNélio Laranjeiro rte_errno = errno; 1269a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "%s: \"%s\" is not a valid integer", key, val); 1270a6d83b6aSNélio Laranjeiro return -rte_errno; 127199c12dccSNélio Laranjeiro } 127299c12dccSNélio Laranjeiro if (strcmp(MLX5_RXQ_CQE_COMP_EN, key) == 0) { 12737fe24446SShahaf Shuler config->cqe_comp = !!tmp; 1274bc91e8dbSYongseok Koh } else if (strcmp(MLX5_RXQ_CQE_PAD_EN, key) == 0) { 1275bc91e8dbSYongseok Koh config->cqe_pad = !!tmp; 127678c7a16dSYongseok Koh } else if (strcmp(MLX5_RXQ_PKT_PAD_EN, key) == 0) { 127778c7a16dSYongseok Koh config->hw_padding = !!tmp; 12787d6bf6b8SYongseok Koh } else if (strcmp(MLX5_RX_MPRQ_EN, key) == 0) { 12797d6bf6b8SYongseok Koh config->mprq.enabled = !!tmp; 12807d6bf6b8SYongseok Koh } else if (strcmp(MLX5_RX_MPRQ_LOG_STRIDE_NUM, key) == 0) { 12817d6bf6b8SYongseok Koh config->mprq.stride_num_n = tmp; 12827d6bf6b8SYongseok Koh } else if (strcmp(MLX5_RX_MPRQ_MAX_MEMCPY_LEN, key) == 0) { 12837d6bf6b8SYongseok Koh config->mprq.max_memcpy_len = tmp; 12847d6bf6b8SYongseok Koh } else if (strcmp(MLX5_RXQS_MIN_MPRQ, key) == 0) { 12857d6bf6b8SYongseok Koh config->mprq.min_rxqs_num = tmp; 12862a66cf37SYaacov Hazan } else if (strcmp(MLX5_TXQ_INLINE, key) == 0) { 1287505f1fe4SViacheslav Ovsiienko DRV_LOG(WARNING, "%s: deprecated parameter," 1288505f1fe4SViacheslav Ovsiienko " converted to txq_inline_max", key); 1289505f1fe4SViacheslav Ovsiienko config->txq_inline_max = tmp; 1290505f1fe4SViacheslav Ovsiienko } else if (strcmp(MLX5_TXQ_INLINE_MAX, key) == 0) { 1291505f1fe4SViacheslav Ovsiienko config->txq_inline_max = tmp; 1292505f1fe4SViacheslav Ovsiienko } else if (strcmp(MLX5_TXQ_INLINE_MIN, key) == 0) { 1293505f1fe4SViacheslav Ovsiienko config->txq_inline_min = tmp; 1294505f1fe4SViacheslav Ovsiienko } else if (strcmp(MLX5_TXQ_INLINE_MPW, key) == 0) { 1295505f1fe4SViacheslav Ovsiienko config->txq_inline_mpw = tmp; 12962a66cf37SYaacov Hazan } else if (strcmp(MLX5_TXQS_MIN_INLINE, key) == 0) { 12977fe24446SShahaf Shuler config->txqs_inline = tmp; 129809d8b416SYongseok Koh } else if (strcmp(MLX5_TXQS_MAX_VEC, key) == 0) { 1299a6bd4911SViacheslav Ovsiienko DRV_LOG(WARNING, "%s: deprecated parameter, ignored", key); 1300230189d9SNélio Laranjeiro } else if (strcmp(MLX5_TXQ_MPW_EN, key) == 0) { 1301f9de8718SShahaf Shuler config->mps = !!tmp; 13026ce84bd8SYongseok Koh } else if (strcmp(MLX5_TXQ_MPW_HDR_DSEG_EN, key) == 0) { 1303a6bd4911SViacheslav Ovsiienko DRV_LOG(WARNING, "%s: deprecated parameter, ignored", key); 13046ce84bd8SYongseok Koh } else if (strcmp(MLX5_TXQ_MAX_INLINE_LEN, key) == 0) { 1305505f1fe4SViacheslav Ovsiienko DRV_LOG(WARNING, "%s: deprecated parameter," 1306505f1fe4SViacheslav Ovsiienko " converted to txq_inline_mpw", key); 1307505f1fe4SViacheslav Ovsiienko config->txq_inline_mpw = tmp; 13085644d5b9SNelio Laranjeiro } else if (strcmp(MLX5_TX_VEC_EN, key) == 0) { 1309a6bd4911SViacheslav Ovsiienko DRV_LOG(WARNING, "%s: deprecated parameter, ignored", key); 13105644d5b9SNelio Laranjeiro } else if (strcmp(MLX5_RX_VEC_EN, key) == 0) { 13117fe24446SShahaf Shuler config->rx_vec_en = !!tmp; 131278a54648SXueming Li } else if (strcmp(MLX5_L3_VXLAN_EN, key) == 0) { 131378a54648SXueming Li config->l3_vxlan_en = !!tmp; 1314db209cc3SNélio Laranjeiro } else if (strcmp(MLX5_VF_NL_EN, key) == 0) { 1315db209cc3SNélio Laranjeiro config->vf_nl_en = !!tmp; 1316e2b4925eSOri Kam } else if (strcmp(MLX5_DV_ESW_EN, key) == 0) { 1317e2b4925eSOri Kam config->dv_esw_en = !!tmp; 131851e72d38SOri Kam } else if (strcmp(MLX5_DV_FLOW_EN, key) == 0) { 131951e72d38SOri Kam config->dv_flow_en = !!tmp; 13202d241515SViacheslav Ovsiienko } else if (strcmp(MLX5_DV_XMETA_EN, key) == 0) { 13212d241515SViacheslav Ovsiienko if (tmp != MLX5_XMETA_MODE_LEGACY && 13222d241515SViacheslav Ovsiienko tmp != MLX5_XMETA_MODE_META16 && 13232d241515SViacheslav Ovsiienko tmp != MLX5_XMETA_MODE_META32) { 13242d241515SViacheslav Ovsiienko DRV_LOG(WARNING, "invalid extensive " 13252d241515SViacheslav Ovsiienko "metadata parameter"); 13262d241515SViacheslav Ovsiienko rte_errno = EINVAL; 13272d241515SViacheslav Ovsiienko return -rte_errno; 13282d241515SViacheslav Ovsiienko } 13292d241515SViacheslav Ovsiienko config->dv_xmeta_en = tmp; 1330dceb5029SYongseok Koh } else if (strcmp(MLX5_MR_EXT_MEMSEG_EN, key) == 0) { 1331dceb5029SYongseok Koh config->mr_ext_memseg_en = !!tmp; 1332066cfecdSMatan Azrad } else if (strcmp(MLX5_MAX_DUMP_FILES_NUM, key) == 0) { 1333066cfecdSMatan Azrad config->max_dump_files_num = tmp; 133421bb6c7eSDekel Peled } else if (strcmp(MLX5_LRO_TIMEOUT_USEC, key) == 0) { 133521bb6c7eSDekel Peled config->lro.timeout = tmp; 133699c12dccSNélio Laranjeiro } else { 1337a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "%s: unknown parameter", key); 1338a6d83b6aSNélio Laranjeiro rte_errno = EINVAL; 1339a6d83b6aSNélio Laranjeiro return -rte_errno; 1340e72dd09bSNélio Laranjeiro } 134199c12dccSNélio Laranjeiro return 0; 134299c12dccSNélio Laranjeiro } 1343e72dd09bSNélio Laranjeiro 1344e72dd09bSNélio Laranjeiro /** 1345e72dd09bSNélio Laranjeiro * Parse device parameters. 1346e72dd09bSNélio Laranjeiro * 13477fe24446SShahaf Shuler * @param config 13487fe24446SShahaf Shuler * Pointer to device configuration structure. 1349e72dd09bSNélio Laranjeiro * @param devargs 1350e72dd09bSNélio Laranjeiro * Device arguments structure. 1351e72dd09bSNélio Laranjeiro * 1352e72dd09bSNélio Laranjeiro * @return 1353a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 1354e72dd09bSNélio Laranjeiro */ 1355e72dd09bSNélio Laranjeiro static int 13567fe24446SShahaf Shuler mlx5_args(struct mlx5_dev_config *config, struct rte_devargs *devargs) 1357e72dd09bSNélio Laranjeiro { 1358e72dd09bSNélio Laranjeiro const char **params = (const char *[]){ 135999c12dccSNélio Laranjeiro MLX5_RXQ_CQE_COMP_EN, 1360bc91e8dbSYongseok Koh MLX5_RXQ_CQE_PAD_EN, 136178c7a16dSYongseok Koh MLX5_RXQ_PKT_PAD_EN, 13627d6bf6b8SYongseok Koh MLX5_RX_MPRQ_EN, 13637d6bf6b8SYongseok Koh MLX5_RX_MPRQ_LOG_STRIDE_NUM, 13647d6bf6b8SYongseok Koh MLX5_RX_MPRQ_MAX_MEMCPY_LEN, 13657d6bf6b8SYongseok Koh MLX5_RXQS_MIN_MPRQ, 13662a66cf37SYaacov Hazan MLX5_TXQ_INLINE, 1367505f1fe4SViacheslav Ovsiienko MLX5_TXQ_INLINE_MIN, 1368505f1fe4SViacheslav Ovsiienko MLX5_TXQ_INLINE_MAX, 1369505f1fe4SViacheslav Ovsiienko MLX5_TXQ_INLINE_MPW, 13702a66cf37SYaacov Hazan MLX5_TXQS_MIN_INLINE, 137109d8b416SYongseok Koh MLX5_TXQS_MAX_VEC, 1372230189d9SNélio Laranjeiro MLX5_TXQ_MPW_EN, 13736ce84bd8SYongseok Koh MLX5_TXQ_MPW_HDR_DSEG_EN, 13746ce84bd8SYongseok Koh MLX5_TXQ_MAX_INLINE_LEN, 13755644d5b9SNelio Laranjeiro MLX5_TX_VEC_EN, 13765644d5b9SNelio Laranjeiro MLX5_RX_VEC_EN, 137778a54648SXueming Li MLX5_L3_VXLAN_EN, 1378db209cc3SNélio Laranjeiro MLX5_VF_NL_EN, 1379e2b4925eSOri Kam MLX5_DV_ESW_EN, 138051e72d38SOri Kam MLX5_DV_FLOW_EN, 13812d241515SViacheslav Ovsiienko MLX5_DV_XMETA_EN, 1382dceb5029SYongseok Koh MLX5_MR_EXT_MEMSEG_EN, 13836de569f5SAdrien Mazarguil MLX5_REPRESENTOR, 1384066cfecdSMatan Azrad MLX5_MAX_DUMP_FILES_NUM, 138521bb6c7eSDekel Peled MLX5_LRO_TIMEOUT_USEC, 1386e72dd09bSNélio Laranjeiro NULL, 1387e72dd09bSNélio Laranjeiro }; 1388e72dd09bSNélio Laranjeiro struct rte_kvargs *kvlist; 1389e72dd09bSNélio Laranjeiro int ret = 0; 1390e72dd09bSNélio Laranjeiro int i; 1391e72dd09bSNélio Laranjeiro 1392e72dd09bSNélio Laranjeiro if (devargs == NULL) 1393e72dd09bSNélio Laranjeiro return 0; 1394e72dd09bSNélio Laranjeiro /* Following UGLY cast is done to pass checkpatch. */ 1395e72dd09bSNélio Laranjeiro kvlist = rte_kvargs_parse(devargs->args, params); 139615b0ea00SMatan Azrad if (kvlist == NULL) { 139715b0ea00SMatan Azrad rte_errno = EINVAL; 139815b0ea00SMatan Azrad return -rte_errno; 139915b0ea00SMatan Azrad } 1400e72dd09bSNélio Laranjeiro /* Process parameters. */ 1401e72dd09bSNélio Laranjeiro for (i = 0; (params[i] != NULL); ++i) { 1402e72dd09bSNélio Laranjeiro if (rte_kvargs_count(kvlist, params[i])) { 1403e72dd09bSNélio Laranjeiro ret = rte_kvargs_process(kvlist, params[i], 14047fe24446SShahaf Shuler mlx5_args_check, config); 1405a6d83b6aSNélio Laranjeiro if (ret) { 1406a6d83b6aSNélio Laranjeiro rte_errno = EINVAL; 1407a67323e4SShahaf Shuler rte_kvargs_free(kvlist); 1408a6d83b6aSNélio Laranjeiro return -rte_errno; 1409e72dd09bSNélio Laranjeiro } 1410e72dd09bSNélio Laranjeiro } 1411a67323e4SShahaf Shuler } 1412e72dd09bSNélio Laranjeiro rte_kvargs_free(kvlist); 1413e72dd09bSNélio Laranjeiro return 0; 1414e72dd09bSNélio Laranjeiro } 1415e72dd09bSNélio Laranjeiro 1416fdf91e0fSJan Blunck static struct rte_pci_driver mlx5_driver; 1417771fa900SAdrien Mazarguil 14187be600c8SYongseok Koh /** 14197be600c8SYongseok Koh * PMD global initialization. 14207be600c8SYongseok Koh * 14217be600c8SYongseok Koh * Independent from individual device, this function initializes global 14227be600c8SYongseok Koh * per-PMD data structures distinguishing primary and secondary processes. 14237be600c8SYongseok Koh * Hence, each initialization is called once per a process. 14247be600c8SYongseok Koh * 14257be600c8SYongseok Koh * @return 14267be600c8SYongseok Koh * 0 on success, a negative errno value otherwise and rte_errno is set. 14277be600c8SYongseok Koh */ 14287be600c8SYongseok Koh static int 14297be600c8SYongseok Koh mlx5_init_once(void) 14307be600c8SYongseok Koh { 14317be600c8SYongseok Koh struct mlx5_shared_data *sd; 14327be600c8SYongseok Koh struct mlx5_local_data *ld = &mlx5_local_data; 1433edf73dd3SAnatoly Burakov int ret = 0; 14347be600c8SYongseok Koh 14357be600c8SYongseok Koh if (mlx5_init_shared_data()) 14367be600c8SYongseok Koh return -rte_errno; 14377be600c8SYongseok Koh sd = mlx5_shared_data; 14387be600c8SYongseok Koh assert(sd); 14397be600c8SYongseok Koh rte_spinlock_lock(&sd->lock); 14407be600c8SYongseok Koh switch (rte_eal_process_type()) { 14417be600c8SYongseok Koh case RTE_PROC_PRIMARY: 14427be600c8SYongseok Koh if (sd->init_done) 14437be600c8SYongseok Koh break; 14447be600c8SYongseok Koh LIST_INIT(&sd->mem_event_cb_list); 14457be600c8SYongseok Koh rte_rwlock_init(&sd->mem_event_rwlock); 14467be600c8SYongseok Koh rte_mem_event_callback_register("MLX5_MEM_EVENT_CB", 14477be600c8SYongseok Koh mlx5_mr_mem_event_cb, NULL); 1448edf73dd3SAnatoly Burakov ret = mlx5_mp_init_primary(); 1449edf73dd3SAnatoly Burakov if (ret) 1450edf73dd3SAnatoly Burakov goto out; 14517be600c8SYongseok Koh sd->init_done = true; 14527be600c8SYongseok Koh break; 14537be600c8SYongseok Koh case RTE_PROC_SECONDARY: 14547be600c8SYongseok Koh if (ld->init_done) 14557be600c8SYongseok Koh break; 1456edf73dd3SAnatoly Burakov ret = mlx5_mp_init_secondary(); 1457edf73dd3SAnatoly Burakov if (ret) 1458edf73dd3SAnatoly Burakov goto out; 14597be600c8SYongseok Koh ++sd->secondary_cnt; 14607be600c8SYongseok Koh ld->init_done = true; 14617be600c8SYongseok Koh break; 14627be600c8SYongseok Koh default: 14637be600c8SYongseok Koh break; 14647be600c8SYongseok Koh } 1465edf73dd3SAnatoly Burakov out: 14667be600c8SYongseok Koh rte_spinlock_unlock(&sd->lock); 1467edf73dd3SAnatoly Burakov return ret; 14687be600c8SYongseok Koh } 14697be600c8SYongseok Koh 14707be600c8SYongseok Koh /** 147138b4b397SViacheslav Ovsiienko * Configures the minimal amount of data to inline into WQE 147238b4b397SViacheslav Ovsiienko * while sending packets. 147338b4b397SViacheslav Ovsiienko * 147438b4b397SViacheslav Ovsiienko * - the txq_inline_min has the maximal priority, if this 147538b4b397SViacheslav Ovsiienko * key is specified in devargs 147638b4b397SViacheslav Ovsiienko * - if DevX is enabled the inline mode is queried from the 147738b4b397SViacheslav Ovsiienko * device (HCA attributes and NIC vport context if needed). 147838b4b397SViacheslav Ovsiienko * - otherwise L2 mode (18 bytes) is assumed for ConnectX-4/4LX 147938b4b397SViacheslav Ovsiienko * and none (0 bytes) for other NICs 148038b4b397SViacheslav Ovsiienko * 148138b4b397SViacheslav Ovsiienko * @param spawn 148238b4b397SViacheslav Ovsiienko * Verbs device parameters (name, port, switch_info) to spawn. 148338b4b397SViacheslav Ovsiienko * @param config 148438b4b397SViacheslav Ovsiienko * Device configuration parameters. 148538b4b397SViacheslav Ovsiienko */ 148638b4b397SViacheslav Ovsiienko static void 148738b4b397SViacheslav Ovsiienko mlx5_set_min_inline(struct mlx5_dev_spawn_data *spawn, 148838b4b397SViacheslav Ovsiienko struct mlx5_dev_config *config) 148938b4b397SViacheslav Ovsiienko { 149038b4b397SViacheslav Ovsiienko if (config->txq_inline_min != MLX5_ARG_UNSET) { 149138b4b397SViacheslav Ovsiienko /* Application defines size of inlined data explicitly. */ 149238b4b397SViacheslav Ovsiienko switch (spawn->pci_dev->id.device_id) { 149338b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX4: 149438b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX4VF: 149538b4b397SViacheslav Ovsiienko if (config->txq_inline_min < 149638b4b397SViacheslav Ovsiienko (int)MLX5_INLINE_HSIZE_L2) { 149738b4b397SViacheslav Ovsiienko DRV_LOG(DEBUG, 149838b4b397SViacheslav Ovsiienko "txq_inline_mix aligned to minimal" 149938b4b397SViacheslav Ovsiienko " ConnectX-4 required value %d", 150038b4b397SViacheslav Ovsiienko (int)MLX5_INLINE_HSIZE_L2); 150138b4b397SViacheslav Ovsiienko config->txq_inline_min = MLX5_INLINE_HSIZE_L2; 150238b4b397SViacheslav Ovsiienko } 150338b4b397SViacheslav Ovsiienko break; 150438b4b397SViacheslav Ovsiienko } 150538b4b397SViacheslav Ovsiienko goto exit; 150638b4b397SViacheslav Ovsiienko } 150738b4b397SViacheslav Ovsiienko if (config->hca_attr.eth_net_offloads) { 150838b4b397SViacheslav Ovsiienko /* We have DevX enabled, inline mode queried successfully. */ 150938b4b397SViacheslav Ovsiienko switch (config->hca_attr.wqe_inline_mode) { 151038b4b397SViacheslav Ovsiienko case MLX5_CAP_INLINE_MODE_L2: 151138b4b397SViacheslav Ovsiienko /* outer L2 header must be inlined. */ 151238b4b397SViacheslav Ovsiienko config->txq_inline_min = MLX5_INLINE_HSIZE_L2; 151338b4b397SViacheslav Ovsiienko goto exit; 151438b4b397SViacheslav Ovsiienko case MLX5_CAP_INLINE_MODE_NOT_REQUIRED: 151538b4b397SViacheslav Ovsiienko /* No inline data are required by NIC. */ 151638b4b397SViacheslav Ovsiienko config->txq_inline_min = MLX5_INLINE_HSIZE_NONE; 151738b4b397SViacheslav Ovsiienko config->hw_vlan_insert = 151838b4b397SViacheslav Ovsiienko config->hca_attr.wqe_vlan_insert; 151938b4b397SViacheslav Ovsiienko DRV_LOG(DEBUG, "Tx VLAN insertion is supported"); 152038b4b397SViacheslav Ovsiienko goto exit; 152138b4b397SViacheslav Ovsiienko case MLX5_CAP_INLINE_MODE_VPORT_CONTEXT: 152238b4b397SViacheslav Ovsiienko /* inline mode is defined by NIC vport context. */ 152338b4b397SViacheslav Ovsiienko if (!config->hca_attr.eth_virt) 152438b4b397SViacheslav Ovsiienko break; 152538b4b397SViacheslav Ovsiienko switch (config->hca_attr.vport_inline_mode) { 152638b4b397SViacheslav Ovsiienko case MLX5_INLINE_MODE_NONE: 152738b4b397SViacheslav Ovsiienko config->txq_inline_min = 152838b4b397SViacheslav Ovsiienko MLX5_INLINE_HSIZE_NONE; 152938b4b397SViacheslav Ovsiienko goto exit; 153038b4b397SViacheslav Ovsiienko case MLX5_INLINE_MODE_L2: 153138b4b397SViacheslav Ovsiienko config->txq_inline_min = 153238b4b397SViacheslav Ovsiienko MLX5_INLINE_HSIZE_L2; 153338b4b397SViacheslav Ovsiienko goto exit; 153438b4b397SViacheslav Ovsiienko case MLX5_INLINE_MODE_IP: 153538b4b397SViacheslav Ovsiienko config->txq_inline_min = 153638b4b397SViacheslav Ovsiienko MLX5_INLINE_HSIZE_L3; 153738b4b397SViacheslav Ovsiienko goto exit; 153838b4b397SViacheslav Ovsiienko case MLX5_INLINE_MODE_TCP_UDP: 153938b4b397SViacheslav Ovsiienko config->txq_inline_min = 154038b4b397SViacheslav Ovsiienko MLX5_INLINE_HSIZE_L4; 154138b4b397SViacheslav Ovsiienko goto exit; 154238b4b397SViacheslav Ovsiienko case MLX5_INLINE_MODE_INNER_L2: 154338b4b397SViacheslav Ovsiienko config->txq_inline_min = 154438b4b397SViacheslav Ovsiienko MLX5_INLINE_HSIZE_INNER_L2; 154538b4b397SViacheslav Ovsiienko goto exit; 154638b4b397SViacheslav Ovsiienko case MLX5_INLINE_MODE_INNER_IP: 154738b4b397SViacheslav Ovsiienko config->txq_inline_min = 154838b4b397SViacheslav Ovsiienko MLX5_INLINE_HSIZE_INNER_L3; 154938b4b397SViacheslav Ovsiienko goto exit; 155038b4b397SViacheslav Ovsiienko case MLX5_INLINE_MODE_INNER_TCP_UDP: 155138b4b397SViacheslav Ovsiienko config->txq_inline_min = 155238b4b397SViacheslav Ovsiienko MLX5_INLINE_HSIZE_INNER_L4; 155338b4b397SViacheslav Ovsiienko goto exit; 155438b4b397SViacheslav Ovsiienko } 155538b4b397SViacheslav Ovsiienko } 155638b4b397SViacheslav Ovsiienko } 155738b4b397SViacheslav Ovsiienko /* 155838b4b397SViacheslav Ovsiienko * We get here if we are unable to deduce 155938b4b397SViacheslav Ovsiienko * inline data size with DevX. Try PCI ID 156038b4b397SViacheslav Ovsiienko * to determine old NICs. 156138b4b397SViacheslav Ovsiienko */ 156238b4b397SViacheslav Ovsiienko switch (spawn->pci_dev->id.device_id) { 156338b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX4: 156438b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX4VF: 156538b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX4LX: 156638b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF: 1567614de6c8SViacheslav Ovsiienko config->txq_inline_min = MLX5_INLINE_HSIZE_L2; 156838b4b397SViacheslav Ovsiienko config->hw_vlan_insert = 0; 156938b4b397SViacheslav Ovsiienko break; 157038b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX5: 157138b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX5VF: 157238b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX5EX: 157338b4b397SViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF: 157438b4b397SViacheslav Ovsiienko /* 157538b4b397SViacheslav Ovsiienko * These NICs support VLAN insertion from WQE and 157638b4b397SViacheslav Ovsiienko * report the wqe_vlan_insert flag. But there is the bug 157738b4b397SViacheslav Ovsiienko * and PFC control may be broken, so disable feature. 157838b4b397SViacheslav Ovsiienko */ 157938b4b397SViacheslav Ovsiienko config->hw_vlan_insert = 0; 158020215627SDavid Christensen config->txq_inline_min = MLX5_INLINE_HSIZE_NONE; 158138b4b397SViacheslav Ovsiienko break; 158238b4b397SViacheslav Ovsiienko default: 158338b4b397SViacheslav Ovsiienko config->txq_inline_min = MLX5_INLINE_HSIZE_NONE; 158438b4b397SViacheslav Ovsiienko break; 158538b4b397SViacheslav Ovsiienko } 158638b4b397SViacheslav Ovsiienko exit: 158738b4b397SViacheslav Ovsiienko DRV_LOG(DEBUG, "min tx inline configured: %d", config->txq_inline_min); 158838b4b397SViacheslav Ovsiienko } 158938b4b397SViacheslav Ovsiienko 159038b4b397SViacheslav Ovsiienko /** 159139139371SViacheslav Ovsiienko * Configures the metadata mask fields in the shared context. 159239139371SViacheslav Ovsiienko * 159339139371SViacheslav Ovsiienko * @param [in] dev 159439139371SViacheslav Ovsiienko * Pointer to Ethernet device. 159539139371SViacheslav Ovsiienko */ 159639139371SViacheslav Ovsiienko static void 159739139371SViacheslav Ovsiienko mlx5_set_metadata_mask(struct rte_eth_dev *dev) 159839139371SViacheslav Ovsiienko { 159939139371SViacheslav Ovsiienko struct mlx5_priv *priv = dev->data->dev_private; 160039139371SViacheslav Ovsiienko struct mlx5_ibv_shared *sh = priv->sh; 160139139371SViacheslav Ovsiienko uint32_t meta, mark, reg_c0; 160239139371SViacheslav Ovsiienko 160339139371SViacheslav Ovsiienko reg_c0 = ~priv->vport_meta_mask; 160439139371SViacheslav Ovsiienko switch (priv->config.dv_xmeta_en) { 160539139371SViacheslav Ovsiienko case MLX5_XMETA_MODE_LEGACY: 160639139371SViacheslav Ovsiienko meta = UINT32_MAX; 160739139371SViacheslav Ovsiienko mark = MLX5_FLOW_MARK_MASK; 160839139371SViacheslav Ovsiienko break; 160939139371SViacheslav Ovsiienko case MLX5_XMETA_MODE_META16: 161039139371SViacheslav Ovsiienko meta = reg_c0 >> rte_bsf32(reg_c0); 161139139371SViacheslav Ovsiienko mark = MLX5_FLOW_MARK_MASK; 161239139371SViacheslav Ovsiienko break; 161339139371SViacheslav Ovsiienko case MLX5_XMETA_MODE_META32: 161439139371SViacheslav Ovsiienko meta = UINT32_MAX; 161539139371SViacheslav Ovsiienko mark = (reg_c0 >> rte_bsf32(reg_c0)) & MLX5_FLOW_MARK_MASK; 161639139371SViacheslav Ovsiienko break; 161739139371SViacheslav Ovsiienko default: 161839139371SViacheslav Ovsiienko meta = 0; 161939139371SViacheslav Ovsiienko mark = 0; 162039139371SViacheslav Ovsiienko assert(false); 162139139371SViacheslav Ovsiienko break; 162239139371SViacheslav Ovsiienko } 162339139371SViacheslav Ovsiienko if (sh->dv_mark_mask && sh->dv_mark_mask != mark) 162439139371SViacheslav Ovsiienko DRV_LOG(WARNING, "metadata MARK mask mismatche %08X:%08X", 162539139371SViacheslav Ovsiienko sh->dv_mark_mask, mark); 162639139371SViacheslav Ovsiienko else 162739139371SViacheslav Ovsiienko sh->dv_mark_mask = mark; 162839139371SViacheslav Ovsiienko if (sh->dv_meta_mask && sh->dv_meta_mask != meta) 162939139371SViacheslav Ovsiienko DRV_LOG(WARNING, "metadata META mask mismatche %08X:%08X", 163039139371SViacheslav Ovsiienko sh->dv_meta_mask, meta); 163139139371SViacheslav Ovsiienko else 163239139371SViacheslav Ovsiienko sh->dv_meta_mask = meta; 163339139371SViacheslav Ovsiienko if (sh->dv_regc0_mask && sh->dv_regc0_mask != reg_c0) 163439139371SViacheslav Ovsiienko DRV_LOG(WARNING, "metadata reg_c0 mask mismatche %08X:%08X", 163539139371SViacheslav Ovsiienko sh->dv_meta_mask, reg_c0); 163639139371SViacheslav Ovsiienko else 163739139371SViacheslav Ovsiienko sh->dv_regc0_mask = reg_c0; 163839139371SViacheslav Ovsiienko DRV_LOG(DEBUG, "metadata mode %u", priv->config.dv_xmeta_en); 163939139371SViacheslav Ovsiienko DRV_LOG(DEBUG, "metadata MARK mask %08X", sh->dv_mark_mask); 164039139371SViacheslav Ovsiienko DRV_LOG(DEBUG, "metadata META mask %08X", sh->dv_meta_mask); 164139139371SViacheslav Ovsiienko DRV_LOG(DEBUG, "metadata reg_c0 mask %08X", sh->dv_regc0_mask); 164239139371SViacheslav Ovsiienko } 164339139371SViacheslav Ovsiienko 164439139371SViacheslav Ovsiienko /** 164521cae858SDekel Peled * Allocate page of door-bells and register it using DevX API. 164621cae858SDekel Peled * 164721cae858SDekel Peled * @param [in] dev 164821cae858SDekel Peled * Pointer to Ethernet device. 164921cae858SDekel Peled * 165021cae858SDekel Peled * @return 165121cae858SDekel Peled * Pointer to new page on success, NULL otherwise. 165221cae858SDekel Peled */ 165321cae858SDekel Peled static struct mlx5_devx_dbr_page * 165421cae858SDekel Peled mlx5_alloc_dbr_page(struct rte_eth_dev *dev) 165521cae858SDekel Peled { 165621cae858SDekel Peled struct mlx5_priv *priv = dev->data->dev_private; 165721cae858SDekel Peled struct mlx5_devx_dbr_page *page; 165821cae858SDekel Peled 165921cae858SDekel Peled /* Allocate space for door-bell page and management data. */ 166021cae858SDekel Peled page = rte_calloc_socket(__func__, 1, sizeof(struct mlx5_devx_dbr_page), 166121cae858SDekel Peled RTE_CACHE_LINE_SIZE, dev->device->numa_node); 166221cae858SDekel Peled if (!page) { 166321cae858SDekel Peled DRV_LOG(ERR, "port %u cannot allocate dbr page", 166421cae858SDekel Peled dev->data->port_id); 166521cae858SDekel Peled return NULL; 166621cae858SDekel Peled } 166721cae858SDekel Peled /* Register allocated memory. */ 166821cae858SDekel Peled page->umem = mlx5_glue->devx_umem_reg(priv->sh->ctx, page->dbrs, 166921cae858SDekel Peled MLX5_DBR_PAGE_SIZE, 0); 167021cae858SDekel Peled if (!page->umem) { 167121cae858SDekel Peled DRV_LOG(ERR, "port %u cannot umem reg dbr page", 167221cae858SDekel Peled dev->data->port_id); 167321cae858SDekel Peled rte_free(page); 167421cae858SDekel Peled return NULL; 167521cae858SDekel Peled } 167621cae858SDekel Peled return page; 167721cae858SDekel Peled } 167821cae858SDekel Peled 167921cae858SDekel Peled /** 168021cae858SDekel Peled * Find the next available door-bell, allocate new page if needed. 168121cae858SDekel Peled * 168221cae858SDekel Peled * @param [in] dev 168321cae858SDekel Peled * Pointer to Ethernet device. 168421cae858SDekel Peled * @param [out] dbr_page 168521cae858SDekel Peled * Door-bell page containing the page data. 168621cae858SDekel Peled * 168721cae858SDekel Peled * @return 168821cae858SDekel Peled * Door-bell address offset on success, a negative error value otherwise. 168921cae858SDekel Peled */ 169021cae858SDekel Peled int64_t 169121cae858SDekel Peled mlx5_get_dbr(struct rte_eth_dev *dev, struct mlx5_devx_dbr_page **dbr_page) 169221cae858SDekel Peled { 169321cae858SDekel Peled struct mlx5_priv *priv = dev->data->dev_private; 169421cae858SDekel Peled struct mlx5_devx_dbr_page *page = NULL; 169521cae858SDekel Peled uint32_t i, j; 169621cae858SDekel Peled 169721cae858SDekel Peled LIST_FOREACH(page, &priv->dbrpgs, next) 169821cae858SDekel Peled if (page->dbr_count < MLX5_DBR_PER_PAGE) 169921cae858SDekel Peled break; 170021cae858SDekel Peled if (!page) { /* No page with free door-bell exists. */ 170121cae858SDekel Peled page = mlx5_alloc_dbr_page(dev); 170221cae858SDekel Peled if (!page) /* Failed to allocate new page. */ 170321cae858SDekel Peled return (-1); 170421cae858SDekel Peled LIST_INSERT_HEAD(&priv->dbrpgs, page, next); 170521cae858SDekel Peled } 170621cae858SDekel Peled /* Loop to find bitmap part with clear bit. */ 170721cae858SDekel Peled for (i = 0; 170821cae858SDekel Peled i < MLX5_DBR_BITMAP_SIZE && page->dbr_bitmap[i] == UINT64_MAX; 170921cae858SDekel Peled i++) 171021cae858SDekel Peled ; /* Empty. */ 171121cae858SDekel Peled /* Find the first clear bit. */ 171221cae858SDekel Peled j = rte_bsf64(~page->dbr_bitmap[i]); 171321cae858SDekel Peled assert(i < (MLX5_DBR_PER_PAGE / 64)); 171421cae858SDekel Peled page->dbr_bitmap[i] |= (1 << j); 171521cae858SDekel Peled page->dbr_count++; 171621cae858SDekel Peled *dbr_page = page; 171721cae858SDekel Peled return (((i * 64) + j) * sizeof(uint64_t)); 171821cae858SDekel Peled } 171921cae858SDekel Peled 172021cae858SDekel Peled /** 172121cae858SDekel Peled * Release a door-bell record. 172221cae858SDekel Peled * 172321cae858SDekel Peled * @param [in] dev 172421cae858SDekel Peled * Pointer to Ethernet device. 172521cae858SDekel Peled * @param [in] umem_id 172621cae858SDekel Peled * UMEM ID of page containing the door-bell record to release. 172721cae858SDekel Peled * @param [in] offset 172821cae858SDekel Peled * Offset of door-bell record in page. 172921cae858SDekel Peled * 173021cae858SDekel Peled * @return 173121cae858SDekel Peled * 0 on success, a negative error value otherwise. 173221cae858SDekel Peled */ 173321cae858SDekel Peled int32_t 173421cae858SDekel Peled mlx5_release_dbr(struct rte_eth_dev *dev, uint32_t umem_id, uint64_t offset) 173521cae858SDekel Peled { 173621cae858SDekel Peled struct mlx5_priv *priv = dev->data->dev_private; 173721cae858SDekel Peled struct mlx5_devx_dbr_page *page = NULL; 173821cae858SDekel Peled int ret = 0; 173921cae858SDekel Peled 174021cae858SDekel Peled LIST_FOREACH(page, &priv->dbrpgs, next) 174121cae858SDekel Peled /* Find the page this address belongs to. */ 174221cae858SDekel Peled if (page->umem->umem_id == umem_id) 174321cae858SDekel Peled break; 174421cae858SDekel Peled if (!page) 174521cae858SDekel Peled return -EINVAL; 174621cae858SDekel Peled page->dbr_count--; 174721cae858SDekel Peled if (!page->dbr_count) { 174821cae858SDekel Peled /* Page not used, free it and remove from list. */ 174921cae858SDekel Peled LIST_REMOVE(page, next); 175021cae858SDekel Peled if (page->umem) 175121cae858SDekel Peled ret = -mlx5_glue->devx_umem_dereg(page->umem); 175221cae858SDekel Peled rte_free(page); 175321cae858SDekel Peled } else { 175421cae858SDekel Peled /* Mark in bitmap that this door-bell is not in use. */ 1755a88209b0SDekel Peled offset /= MLX5_DBR_SIZE; 175621cae858SDekel Peled int i = offset / 64; 175721cae858SDekel Peled int j = offset % 64; 175821cae858SDekel Peled 175921cae858SDekel Peled page->dbr_bitmap[i] &= ~(1 << j); 176021cae858SDekel Peled } 176121cae858SDekel Peled return ret; 176221cae858SDekel Peled } 176321cae858SDekel Peled 176421cae858SDekel Peled /** 176592d5dd48SViacheslav Ovsiienko * Check sibling device configurations. 176692d5dd48SViacheslav Ovsiienko * 176792d5dd48SViacheslav Ovsiienko * Sibling devices sharing the Infiniband device context 176892d5dd48SViacheslav Ovsiienko * should have compatible configurations. This regards 176992d5dd48SViacheslav Ovsiienko * representors and bonding slaves. 177092d5dd48SViacheslav Ovsiienko * 177192d5dd48SViacheslav Ovsiienko * @param priv 177292d5dd48SViacheslav Ovsiienko * Private device descriptor. 177392d5dd48SViacheslav Ovsiienko * @param config 177492d5dd48SViacheslav Ovsiienko * Configuration of the device is going to be created. 177592d5dd48SViacheslav Ovsiienko * 177692d5dd48SViacheslav Ovsiienko * @return 177792d5dd48SViacheslav Ovsiienko * 0 on success, EINVAL otherwise 177892d5dd48SViacheslav Ovsiienko */ 177992d5dd48SViacheslav Ovsiienko static int 178092d5dd48SViacheslav Ovsiienko mlx5_dev_check_sibling_config(struct mlx5_priv *priv, 178192d5dd48SViacheslav Ovsiienko struct mlx5_dev_config *config) 178292d5dd48SViacheslav Ovsiienko { 178392d5dd48SViacheslav Ovsiienko struct mlx5_ibv_shared *sh = priv->sh; 178492d5dd48SViacheslav Ovsiienko struct mlx5_dev_config *sh_conf = NULL; 178592d5dd48SViacheslav Ovsiienko uint16_t port_id; 178692d5dd48SViacheslav Ovsiienko 178792d5dd48SViacheslav Ovsiienko assert(sh); 178892d5dd48SViacheslav Ovsiienko /* Nothing to compare for the single/first device. */ 178992d5dd48SViacheslav Ovsiienko if (sh->refcnt == 1) 179092d5dd48SViacheslav Ovsiienko return 0; 179192d5dd48SViacheslav Ovsiienko /* Find the device with shared context. */ 1792fbc83412SViacheslav Ovsiienko MLX5_ETH_FOREACH_DEV(port_id, priv->pci_dev) { 179392d5dd48SViacheslav Ovsiienko struct mlx5_priv *opriv = 179492d5dd48SViacheslav Ovsiienko rte_eth_devices[port_id].data->dev_private; 179592d5dd48SViacheslav Ovsiienko 179692d5dd48SViacheslav Ovsiienko if (opriv && opriv != priv && opriv->sh == sh) { 179792d5dd48SViacheslav Ovsiienko sh_conf = &opriv->config; 179892d5dd48SViacheslav Ovsiienko break; 179992d5dd48SViacheslav Ovsiienko } 180092d5dd48SViacheslav Ovsiienko } 180192d5dd48SViacheslav Ovsiienko if (!sh_conf) 180292d5dd48SViacheslav Ovsiienko return 0; 180392d5dd48SViacheslav Ovsiienko if (sh_conf->dv_flow_en ^ config->dv_flow_en) { 180492d5dd48SViacheslav Ovsiienko DRV_LOG(ERR, "\"dv_flow_en\" configuration mismatch" 180592d5dd48SViacheslav Ovsiienko " for shared %s context", sh->ibdev_name); 180692d5dd48SViacheslav Ovsiienko rte_errno = EINVAL; 180792d5dd48SViacheslav Ovsiienko return rte_errno; 180892d5dd48SViacheslav Ovsiienko } 18092d241515SViacheslav Ovsiienko if (sh_conf->dv_xmeta_en ^ config->dv_xmeta_en) { 18102d241515SViacheslav Ovsiienko DRV_LOG(ERR, "\"dv_xmeta_en\" configuration mismatch" 18112d241515SViacheslav Ovsiienko " for shared %s context", sh->ibdev_name); 18122d241515SViacheslav Ovsiienko rte_errno = EINVAL; 18132d241515SViacheslav Ovsiienko return rte_errno; 18142d241515SViacheslav Ovsiienko } 181592d5dd48SViacheslav Ovsiienko return 0; 181692d5dd48SViacheslav Ovsiienko } 181792d5dd48SViacheslav Ovsiienko /** 1818f38c5457SAdrien Mazarguil * Spawn an Ethernet device from Verbs information. 1819771fa900SAdrien Mazarguil * 1820f38c5457SAdrien Mazarguil * @param dpdk_dev 1821f38c5457SAdrien Mazarguil * Backing DPDK device. 1822ad74bc61SViacheslav Ovsiienko * @param spawn 1823ad74bc61SViacheslav Ovsiienko * Verbs device parameters (name, port, switch_info) to spawn. 1824f87bfa8eSYongseok Koh * @param config 1825f87bfa8eSYongseok Koh * Device configuration parameters. 1826771fa900SAdrien Mazarguil * 1827771fa900SAdrien Mazarguil * @return 1828f38c5457SAdrien Mazarguil * A valid Ethernet device object on success, NULL otherwise and rte_errno 1829206254b7SOphir Munk * is set. The following errors are defined: 18306de569f5SAdrien Mazarguil * 18316de569f5SAdrien Mazarguil * EBUSY: device is not supposed to be spawned. 1832206254b7SOphir Munk * EEXIST: device is already spawned 1833771fa900SAdrien Mazarguil */ 1834f38c5457SAdrien Mazarguil static struct rte_eth_dev * 1835f38c5457SAdrien Mazarguil mlx5_dev_spawn(struct rte_device *dpdk_dev, 1836ad74bc61SViacheslav Ovsiienko struct mlx5_dev_spawn_data *spawn, 1837ad74bc61SViacheslav Ovsiienko struct mlx5_dev_config config) 1838771fa900SAdrien Mazarguil { 1839ad74bc61SViacheslav Ovsiienko const struct mlx5_switch_info *switch_info = &spawn->info; 184017e19bc4SViacheslav Ovsiienko struct mlx5_ibv_shared *sh = NULL; 184168128934SAdrien Mazarguil struct ibv_port_attr port_attr; 18426057a10bSAdrien Mazarguil struct mlx5dv_context dv_attr = { .comp_mask = 0 }; 18439083982cSAdrien Mazarguil struct rte_eth_dev *eth_dev = NULL; 1844dbeba4cfSThomas Monjalon struct mlx5_priv *priv = NULL; 1845771fa900SAdrien Mazarguil int err = 0; 184678c7a16dSYongseok Koh unsigned int hw_padding = 0; 1847e192ef80SYaacov Hazan unsigned int mps; 1848523f5a74SYongseok Koh unsigned int cqe_comp; 1849bc91e8dbSYongseok Koh unsigned int cqe_pad = 0; 1850772d3435SXueming Li unsigned int tunnel_en = 0; 18511f106da2SMatan Azrad unsigned int mpls_en = 0; 18525f8ba81cSXueming Li unsigned int swp = 0; 18537d6bf6b8SYongseok Koh unsigned int mprq = 0; 18547d6bf6b8SYongseok Koh unsigned int mprq_min_stride_size_n = 0; 18557d6bf6b8SYongseok Koh unsigned int mprq_max_stride_size_n = 0; 18567d6bf6b8SYongseok Koh unsigned int mprq_min_stride_num_n = 0; 18577d6bf6b8SYongseok Koh unsigned int mprq_max_stride_num_n = 0; 18586d13ea8eSOlivier Matz struct rte_ether_addr mac; 185968128934SAdrien Mazarguil char name[RTE_ETH_NAME_MAX_LEN]; 18602b730263SAdrien Mazarguil int own_domain_id = 0; 1861206254b7SOphir Munk uint16_t port_id; 18622b730263SAdrien Mazarguil unsigned int i; 1863d5c06b1bSViacheslav Ovsiienko #ifdef HAVE_MLX5DV_DR_DEVX_PORT 186439139371SViacheslav Ovsiienko struct mlx5dv_devx_port devx_port = { .comp_mask = 0 }; 1865d5c06b1bSViacheslav Ovsiienko #endif 1866771fa900SAdrien Mazarguil 18676de569f5SAdrien Mazarguil /* Determine if this port representor is supposed to be spawned. */ 18686de569f5SAdrien Mazarguil if (switch_info->representor && dpdk_dev->devargs) { 18696de569f5SAdrien Mazarguil struct rte_eth_devargs eth_da; 18706de569f5SAdrien Mazarguil 18716de569f5SAdrien Mazarguil err = rte_eth_devargs_parse(dpdk_dev->devargs->args, ð_da); 18726de569f5SAdrien Mazarguil if (err) { 18736de569f5SAdrien Mazarguil rte_errno = -err; 18746de569f5SAdrien Mazarguil DRV_LOG(ERR, "failed to process device arguments: %s", 18756de569f5SAdrien Mazarguil strerror(rte_errno)); 18766de569f5SAdrien Mazarguil return NULL; 18776de569f5SAdrien Mazarguil } 18786de569f5SAdrien Mazarguil for (i = 0; i < eth_da.nb_representor_ports; ++i) 18796de569f5SAdrien Mazarguil if (eth_da.representor_ports[i] == 18806de569f5SAdrien Mazarguil (uint16_t)switch_info->port_name) 18816de569f5SAdrien Mazarguil break; 18826de569f5SAdrien Mazarguil if (i == eth_da.nb_representor_ports) { 18836de569f5SAdrien Mazarguil rte_errno = EBUSY; 18846de569f5SAdrien Mazarguil return NULL; 18856de569f5SAdrien Mazarguil } 18866de569f5SAdrien Mazarguil } 1887206254b7SOphir Munk /* Build device name. */ 188810dadfcbSViacheslav Ovsiienko if (spawn->pf_bond < 0) { 188910dadfcbSViacheslav Ovsiienko /* Single device. */ 1890206254b7SOphir Munk if (!switch_info->representor) 189109c9c4d2SThomas Monjalon strlcpy(name, dpdk_dev->name, sizeof(name)); 1892206254b7SOphir Munk else 1893206254b7SOphir Munk snprintf(name, sizeof(name), "%s_representor_%u", 1894206254b7SOphir Munk dpdk_dev->name, switch_info->port_name); 189510dadfcbSViacheslav Ovsiienko } else { 189610dadfcbSViacheslav Ovsiienko /* Bonding device. */ 189710dadfcbSViacheslav Ovsiienko if (!switch_info->representor) 189810dadfcbSViacheslav Ovsiienko snprintf(name, sizeof(name), "%s_%s", 189910dadfcbSViacheslav Ovsiienko dpdk_dev->name, spawn->ibv_dev->name); 190010dadfcbSViacheslav Ovsiienko else 190110dadfcbSViacheslav Ovsiienko snprintf(name, sizeof(name), "%s_%s_representor_%u", 190210dadfcbSViacheslav Ovsiienko dpdk_dev->name, spawn->ibv_dev->name, 190310dadfcbSViacheslav Ovsiienko switch_info->port_name); 190410dadfcbSViacheslav Ovsiienko } 1905206254b7SOphir Munk /* check if the device is already spawned */ 1906206254b7SOphir Munk if (rte_eth_dev_get_port_by_name(name, &port_id) == 0) { 1907206254b7SOphir Munk rte_errno = EEXIST; 1908206254b7SOphir Munk return NULL; 1909206254b7SOphir Munk } 191017e19bc4SViacheslav Ovsiienko DRV_LOG(DEBUG, "naming Ethernet device \"%s\"", name); 191117e19bc4SViacheslav Ovsiienko if (rte_eal_process_type() == RTE_PROC_SECONDARY) { 191217e19bc4SViacheslav Ovsiienko eth_dev = rte_eth_dev_attach_secondary(name); 191317e19bc4SViacheslav Ovsiienko if (eth_dev == NULL) { 191417e19bc4SViacheslav Ovsiienko DRV_LOG(ERR, "can not attach rte ethdev"); 191517e19bc4SViacheslav Ovsiienko rte_errno = ENOMEM; 1916f38c5457SAdrien Mazarguil return NULL; 1917771fa900SAdrien Mazarguil } 191817e19bc4SViacheslav Ovsiienko eth_dev->device = dpdk_dev; 191917e19bc4SViacheslav Ovsiienko eth_dev->dev_ops = &mlx5_dev_sec_ops; 1920120dc4a7SYongseok Koh err = mlx5_proc_priv_init(eth_dev); 1921120dc4a7SYongseok Koh if (err) 1922120dc4a7SYongseok Koh return NULL; 192317e19bc4SViacheslav Ovsiienko /* Receive command fd from primary process */ 19249a8ab29bSYongseok Koh err = mlx5_mp_req_verbs_cmd_fd(eth_dev); 192517e19bc4SViacheslav Ovsiienko if (err < 0) 192617e19bc4SViacheslav Ovsiienko return NULL; 192717e19bc4SViacheslav Ovsiienko /* Remap UAR for Tx queues. */ 1928120dc4a7SYongseok Koh err = mlx5_tx_uar_init_secondary(eth_dev, err); 192917e19bc4SViacheslav Ovsiienko if (err) 193017e19bc4SViacheslav Ovsiienko return NULL; 193117e19bc4SViacheslav Ovsiienko /* 193217e19bc4SViacheslav Ovsiienko * Ethdev pointer is still required as input since 193317e19bc4SViacheslav Ovsiienko * the primary device is not accessible from the 193417e19bc4SViacheslav Ovsiienko * secondary process. 193517e19bc4SViacheslav Ovsiienko */ 193617e19bc4SViacheslav Ovsiienko eth_dev->rx_pkt_burst = mlx5_select_rx_function(eth_dev); 193717e19bc4SViacheslav Ovsiienko eth_dev->tx_pkt_burst = mlx5_select_tx_function(eth_dev); 193817e19bc4SViacheslav Ovsiienko return eth_dev; 1939f5bf91deSMoti Haimovsky } 194017e19bc4SViacheslav Ovsiienko sh = mlx5_alloc_shared_ibctx(spawn); 194117e19bc4SViacheslav Ovsiienko if (!sh) 194217e19bc4SViacheslav Ovsiienko return NULL; 194317e19bc4SViacheslav Ovsiienko config.devx = sh->devx; 19443075bd23SDekel Peled #ifdef HAVE_MLX5DV_DR_ACTION_DEST_DEVX_TIR 19453075bd23SDekel Peled config.dest_tir = 1; 19463075bd23SDekel Peled #endif 19475f8ba81cSXueming Li #ifdef HAVE_IBV_MLX5_MOD_SWP 19486057a10bSAdrien Mazarguil dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_SWP; 19495f8ba81cSXueming Li #endif 195043e9d979SShachar Beiser /* 195143e9d979SShachar Beiser * Multi-packet send is supported by ConnectX-4 Lx PF as well 195243e9d979SShachar Beiser * as all ConnectX-5 devices. 195343e9d979SShachar Beiser */ 1954038e7251SShahaf Shuler #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT 19556057a10bSAdrien Mazarguil dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS; 1956038e7251SShahaf Shuler #endif 19577d6bf6b8SYongseok Koh #ifdef HAVE_IBV_DEVICE_STRIDING_RQ_SUPPORT 19586057a10bSAdrien Mazarguil dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_STRIDING_RQ; 19597d6bf6b8SYongseok Koh #endif 196017e19bc4SViacheslav Ovsiienko mlx5_glue->dv_query_device(sh->ctx, &dv_attr); 19616057a10bSAdrien Mazarguil if (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED) { 19626057a10bSAdrien Mazarguil if (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW) { 1963a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "enhanced MPW is supported"); 196443e9d979SShachar Beiser mps = MLX5_MPW_ENHANCED; 196543e9d979SShachar Beiser } else { 1966a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "MPW is supported"); 1967e589960cSYongseok Koh mps = MLX5_MPW; 1968e589960cSYongseok Koh } 1969e589960cSYongseok Koh } else { 1970a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "MPW isn't supported"); 197143e9d979SShachar Beiser mps = MLX5_MPW_DISABLED; 197243e9d979SShachar Beiser } 19735f8ba81cSXueming Li #ifdef HAVE_IBV_MLX5_MOD_SWP 19746057a10bSAdrien Mazarguil if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_SWP) 19756057a10bSAdrien Mazarguil swp = dv_attr.sw_parsing_caps.sw_parsing_offloads; 19765f8ba81cSXueming Li DRV_LOG(DEBUG, "SWP support: %u", swp); 19775f8ba81cSXueming Li #endif 197868128934SAdrien Mazarguil config.swp = !!swp; 19797d6bf6b8SYongseok Koh #ifdef HAVE_IBV_DEVICE_STRIDING_RQ_SUPPORT 19806057a10bSAdrien Mazarguil if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_STRIDING_RQ) { 19817d6bf6b8SYongseok Koh struct mlx5dv_striding_rq_caps mprq_caps = 19826057a10bSAdrien Mazarguil dv_attr.striding_rq_caps; 19837d6bf6b8SYongseok Koh 19847d6bf6b8SYongseok Koh DRV_LOG(DEBUG, "\tmin_single_stride_log_num_of_bytes: %d", 19857d6bf6b8SYongseok Koh mprq_caps.min_single_stride_log_num_of_bytes); 19867d6bf6b8SYongseok Koh DRV_LOG(DEBUG, "\tmax_single_stride_log_num_of_bytes: %d", 19877d6bf6b8SYongseok Koh mprq_caps.max_single_stride_log_num_of_bytes); 19887d6bf6b8SYongseok Koh DRV_LOG(DEBUG, "\tmin_single_wqe_log_num_of_strides: %d", 19897d6bf6b8SYongseok Koh mprq_caps.min_single_wqe_log_num_of_strides); 19907d6bf6b8SYongseok Koh DRV_LOG(DEBUG, "\tmax_single_wqe_log_num_of_strides: %d", 19917d6bf6b8SYongseok Koh mprq_caps.max_single_wqe_log_num_of_strides); 19927d6bf6b8SYongseok Koh DRV_LOG(DEBUG, "\tsupported_qpts: %d", 19937d6bf6b8SYongseok Koh mprq_caps.supported_qpts); 19947d6bf6b8SYongseok Koh DRV_LOG(DEBUG, "device supports Multi-Packet RQ"); 19957d6bf6b8SYongseok Koh mprq = 1; 19967d6bf6b8SYongseok Koh mprq_min_stride_size_n = 19977d6bf6b8SYongseok Koh mprq_caps.min_single_stride_log_num_of_bytes; 19987d6bf6b8SYongseok Koh mprq_max_stride_size_n = 19997d6bf6b8SYongseok Koh mprq_caps.max_single_stride_log_num_of_bytes; 20007d6bf6b8SYongseok Koh mprq_min_stride_num_n = 20017d6bf6b8SYongseok Koh mprq_caps.min_single_wqe_log_num_of_strides; 20027d6bf6b8SYongseok Koh mprq_max_stride_num_n = 20037d6bf6b8SYongseok Koh mprq_caps.max_single_wqe_log_num_of_strides; 200468128934SAdrien Mazarguil config.mprq.stride_num_n = RTE_MAX(MLX5_MPRQ_STRIDE_NUM_N, 200568128934SAdrien Mazarguil mprq_min_stride_num_n); 20067d6bf6b8SYongseok Koh } 20077d6bf6b8SYongseok Koh #endif 2008523f5a74SYongseok Koh if (RTE_CACHE_LINE_SIZE == 128 && 20096057a10bSAdrien Mazarguil !(dv_attr.flags & MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP)) 2010523f5a74SYongseok Koh cqe_comp = 0; 2011523f5a74SYongseok Koh else 2012523f5a74SYongseok Koh cqe_comp = 1; 201368128934SAdrien Mazarguil config.cqe_comp = cqe_comp; 2014bc91e8dbSYongseok Koh #ifdef HAVE_IBV_MLX5_MOD_CQE_128B_PAD 2015bc91e8dbSYongseok Koh /* Whether device supports 128B Rx CQE padding. */ 2016bc91e8dbSYongseok Koh cqe_pad = RTE_CACHE_LINE_SIZE == 128 && 2017bc91e8dbSYongseok Koh (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_CQE_128B_PAD); 2018bc91e8dbSYongseok Koh #endif 2019038e7251SShahaf Shuler #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT 20206057a10bSAdrien Mazarguil if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS) { 20216057a10bSAdrien Mazarguil tunnel_en = ((dv_attr.tunnel_offloads_caps & 2022038e7251SShahaf Shuler MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_VXLAN) && 20236057a10bSAdrien Mazarguil (dv_attr.tunnel_offloads_caps & 2024038e7251SShahaf Shuler MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_GRE)); 2025038e7251SShahaf Shuler } 2026a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "tunnel offloading is %ssupported", 2027a170a30dSNélio Laranjeiro tunnel_en ? "" : "not "); 2028038e7251SShahaf Shuler #else 2029a170a30dSNélio Laranjeiro DRV_LOG(WARNING, 2030a170a30dSNélio Laranjeiro "tunnel offloading disabled due to old OFED/rdma-core version"); 2031038e7251SShahaf Shuler #endif 203268128934SAdrien Mazarguil config.tunnel_en = tunnel_en; 20331f106da2SMatan Azrad #ifdef HAVE_IBV_DEVICE_MPLS_SUPPORT 20346057a10bSAdrien Mazarguil mpls_en = ((dv_attr.tunnel_offloads_caps & 20351f106da2SMatan Azrad MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_CW_MPLS_OVER_GRE) && 20366057a10bSAdrien Mazarguil (dv_attr.tunnel_offloads_caps & 20371f106da2SMatan Azrad MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_CW_MPLS_OVER_UDP)); 20381f106da2SMatan Azrad DRV_LOG(DEBUG, "MPLS over GRE/UDP tunnel offloading is %ssupported", 20391f106da2SMatan Azrad mpls_en ? "" : "not "); 20401f106da2SMatan Azrad #else 20411f106da2SMatan Azrad DRV_LOG(WARNING, "MPLS over GRE/UDP tunnel offloading disabled due to" 20421f106da2SMatan Azrad " old OFED/rdma-core version or firmware configuration"); 20431f106da2SMatan Azrad #endif 204468128934SAdrien Mazarguil config.mpls_en = mpls_en; 2045771fa900SAdrien Mazarguil /* Check port status. */ 204617e19bc4SViacheslav Ovsiienko err = mlx5_glue->query_port(sh->ctx, spawn->ibv_port, &port_attr); 2047771fa900SAdrien Mazarguil if (err) { 2048a170a30dSNélio Laranjeiro DRV_LOG(ERR, "port query failed: %s", strerror(err)); 20499083982cSAdrien Mazarguil goto error; 2050771fa900SAdrien Mazarguil } 20511371f4dfSOr Ami if (port_attr.link_layer != IBV_LINK_LAYER_ETHERNET) { 20529083982cSAdrien Mazarguil DRV_LOG(ERR, "port is not configured in Ethernet mode"); 2053e1c3e305SMatan Azrad err = EINVAL; 20549083982cSAdrien Mazarguil goto error; 20551371f4dfSOr Ami } 2056771fa900SAdrien Mazarguil if (port_attr.state != IBV_PORT_ACTIVE) 20579083982cSAdrien Mazarguil DRV_LOG(DEBUG, "port is not active: \"%s\" (%d)", 2058a170a30dSNélio Laranjeiro mlx5_glue->port_state_str(port_attr.state), 2059771fa900SAdrien Mazarguil port_attr.state); 206017e19bc4SViacheslav Ovsiienko /* Allocate private eth device data. */ 2061771fa900SAdrien Mazarguil priv = rte_zmalloc("ethdev private structure", 2062771fa900SAdrien Mazarguil sizeof(*priv), 2063771fa900SAdrien Mazarguil RTE_CACHE_LINE_SIZE); 2064771fa900SAdrien Mazarguil if (priv == NULL) { 2065a170a30dSNélio Laranjeiro DRV_LOG(ERR, "priv allocation failure"); 2066771fa900SAdrien Mazarguil err = ENOMEM; 20679083982cSAdrien Mazarguil goto error; 2068771fa900SAdrien Mazarguil } 206917e19bc4SViacheslav Ovsiienko priv->sh = sh; 207017e19bc4SViacheslav Ovsiienko priv->ibv_port = spawn->ibv_port; 207146e10a4cSViacheslav Ovsiienko priv->pci_dev = spawn->pci_dev; 207235b2d13fSOlivier Matz priv->mtu = RTE_ETHER_MTU; 20736bf10ab6SMoti Haimovsky #ifndef RTE_ARCH_64 20746bf10ab6SMoti Haimovsky /* Initialize UAR access locks for 32bit implementations. */ 20756bf10ab6SMoti Haimovsky rte_spinlock_init(&priv->uar_lock_cq); 20766bf10ab6SMoti Haimovsky for (i = 0; i < MLX5_UAR_PAGE_NUM_MAX; i++) 20776bf10ab6SMoti Haimovsky rte_spinlock_init(&priv->uar_lock[i]); 20786bf10ab6SMoti Haimovsky #endif 207926c08b97SAdrien Mazarguil /* Some internal functions rely on Netlink sockets, open them now. */ 20805366074bSNelio Laranjeiro priv->nl_socket_rdma = mlx5_nl_init(NETLINK_RDMA); 20815366074bSNelio Laranjeiro priv->nl_socket_route = mlx5_nl_init(NETLINK_ROUTE); 208226c08b97SAdrien Mazarguil priv->nl_sn = 0; 20832b730263SAdrien Mazarguil priv->representor = !!switch_info->representor; 2084299d7dc2SViacheslav Ovsiienko priv->master = !!switch_info->master; 20852b730263SAdrien Mazarguil priv->domain_id = RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID; 2086d5c06b1bSViacheslav Ovsiienko priv->vport_meta_tag = 0; 2087d5c06b1bSViacheslav Ovsiienko priv->vport_meta_mask = 0; 2088bee57a0aSViacheslav Ovsiienko priv->pf_bond = spawn->pf_bond; 2089d5c06b1bSViacheslav Ovsiienko #ifdef HAVE_MLX5DV_DR_DEVX_PORT 2090299d7dc2SViacheslav Ovsiienko /* 2091d5c06b1bSViacheslav Ovsiienko * The DevX port query API is implemented. E-Switch may use 2092d5c06b1bSViacheslav Ovsiienko * either vport or reg_c[0] metadata register to match on 2093d5c06b1bSViacheslav Ovsiienko * vport index. The engaged part of metadata register is 2094d5c06b1bSViacheslav Ovsiienko * defined by mask. 2095d5c06b1bSViacheslav Ovsiienko */ 209639139371SViacheslav Ovsiienko if (switch_info->representor || switch_info->master) { 2097d5c06b1bSViacheslav Ovsiienko devx_port.comp_mask = MLX5DV_DEVX_PORT_VPORT | 2098d5c06b1bSViacheslav Ovsiienko MLX5DV_DEVX_PORT_MATCH_REG_C_0; 209939139371SViacheslav Ovsiienko err = mlx5_glue->devx_port_query(sh->ctx, spawn->ibv_port, 210039139371SViacheslav Ovsiienko &devx_port); 2101d5c06b1bSViacheslav Ovsiienko if (err) { 210239139371SViacheslav Ovsiienko DRV_LOG(WARNING, 210339139371SViacheslav Ovsiienko "can't query devx port %d on device %s", 2104d5c06b1bSViacheslav Ovsiienko spawn->ibv_port, spawn->ibv_dev->name); 2105d5c06b1bSViacheslav Ovsiienko devx_port.comp_mask = 0; 2106d5c06b1bSViacheslav Ovsiienko } 210739139371SViacheslav Ovsiienko } 2108d5c06b1bSViacheslav Ovsiienko if (devx_port.comp_mask & MLX5DV_DEVX_PORT_MATCH_REG_C_0) { 2109d5c06b1bSViacheslav Ovsiienko priv->vport_meta_tag = devx_port.reg_c_0.value; 2110d5c06b1bSViacheslav Ovsiienko priv->vport_meta_mask = devx_port.reg_c_0.mask; 2111d5c06b1bSViacheslav Ovsiienko if (!priv->vport_meta_mask) { 2112d5c06b1bSViacheslav Ovsiienko DRV_LOG(ERR, "vport zero mask for port %d" 211306fa6988SDekel Peled " on bonding device %s", 2114d5c06b1bSViacheslav Ovsiienko spawn->ibv_port, spawn->ibv_dev->name); 2115d5c06b1bSViacheslav Ovsiienko err = ENOTSUP; 2116d5c06b1bSViacheslav Ovsiienko goto error; 2117d5c06b1bSViacheslav Ovsiienko } 2118d5c06b1bSViacheslav Ovsiienko if (priv->vport_meta_tag & ~priv->vport_meta_mask) { 2119d5c06b1bSViacheslav Ovsiienko DRV_LOG(ERR, "invalid vport tag for port %d" 212006fa6988SDekel Peled " on bonding device %s", 2121d5c06b1bSViacheslav Ovsiienko spawn->ibv_port, spawn->ibv_dev->name); 2122d5c06b1bSViacheslav Ovsiienko err = ENOTSUP; 2123d5c06b1bSViacheslav Ovsiienko goto error; 2124d5c06b1bSViacheslav Ovsiienko } 2125d5c06b1bSViacheslav Ovsiienko } else if (devx_port.comp_mask & MLX5DV_DEVX_PORT_VPORT) { 2126d5c06b1bSViacheslav Ovsiienko priv->vport_id = devx_port.vport_num; 2127d5c06b1bSViacheslav Ovsiienko } else if (spawn->pf_bond >= 0) { 2128d5c06b1bSViacheslav Ovsiienko DRV_LOG(ERR, "can't deduce vport index for port %d" 212906fa6988SDekel Peled " on bonding device %s", 2130d5c06b1bSViacheslav Ovsiienko spawn->ibv_port, spawn->ibv_dev->name); 2131d5c06b1bSViacheslav Ovsiienko err = ENOTSUP; 2132d5c06b1bSViacheslav Ovsiienko goto error; 2133d5c06b1bSViacheslav Ovsiienko } else { 2134d5c06b1bSViacheslav Ovsiienko /* Suppose vport index in compatible way. */ 2135d5c06b1bSViacheslav Ovsiienko priv->vport_id = switch_info->representor ? 2136d5c06b1bSViacheslav Ovsiienko switch_info->port_name + 1 : -1; 2137d5c06b1bSViacheslav Ovsiienko } 2138d5c06b1bSViacheslav Ovsiienko #else 2139d5c06b1bSViacheslav Ovsiienko /* 2140d5c06b1bSViacheslav Ovsiienko * Kernel/rdma_core support single E-Switch per PF configurations 2141299d7dc2SViacheslav Ovsiienko * only and vport_id field contains the vport index for 2142299d7dc2SViacheslav Ovsiienko * associated VF, which is deduced from representor port name. 2143ae4eb7dcSViacheslav Ovsiienko * For example, let's have the IB device port 10, it has 2144299d7dc2SViacheslav Ovsiienko * attached network device eth0, which has port name attribute 2145299d7dc2SViacheslav Ovsiienko * pf0vf2, we can deduce the VF number as 2, and set vport index 2146299d7dc2SViacheslav Ovsiienko * as 3 (2+1). This assigning schema should be changed if the 2147299d7dc2SViacheslav Ovsiienko * multiple E-Switch instances per PF configurations or/and PCI 2148299d7dc2SViacheslav Ovsiienko * subfunctions are added. 2149299d7dc2SViacheslav Ovsiienko */ 2150299d7dc2SViacheslav Ovsiienko priv->vport_id = switch_info->representor ? 2151299d7dc2SViacheslav Ovsiienko switch_info->port_name + 1 : -1; 2152d5c06b1bSViacheslav Ovsiienko #endif 2153d5c06b1bSViacheslav Ovsiienko /* representor_id field keeps the unmodified VF index. */ 2154299d7dc2SViacheslav Ovsiienko priv->representor_id = switch_info->representor ? 2155299d7dc2SViacheslav Ovsiienko switch_info->port_name : -1; 21562b730263SAdrien Mazarguil /* 21572b730263SAdrien Mazarguil * Look for sibling devices in order to reuse their switch domain 21582b730263SAdrien Mazarguil * if any, otherwise allocate one. 21592b730263SAdrien Mazarguil */ 2160fbc83412SViacheslav Ovsiienko MLX5_ETH_FOREACH_DEV(port_id, priv->pci_dev) { 2161dbeba4cfSThomas Monjalon const struct mlx5_priv *opriv = 2162d874a4eeSThomas Monjalon rte_eth_devices[port_id].data->dev_private; 21632b730263SAdrien Mazarguil 21642b730263SAdrien Mazarguil if (!opriv || 2165f7e95215SViacheslav Ovsiienko opriv->sh != priv->sh || 21662b730263SAdrien Mazarguil opriv->domain_id == 21672b730263SAdrien Mazarguil RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID) 21682b730263SAdrien Mazarguil continue; 21692b730263SAdrien Mazarguil priv->domain_id = opriv->domain_id; 21702b730263SAdrien Mazarguil break; 21712b730263SAdrien Mazarguil } 21722b730263SAdrien Mazarguil if (priv->domain_id == RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID) { 21732b730263SAdrien Mazarguil err = rte_eth_switch_domain_alloc(&priv->domain_id); 21742b730263SAdrien Mazarguil if (err) { 21752b730263SAdrien Mazarguil err = rte_errno; 21762b730263SAdrien Mazarguil DRV_LOG(ERR, "unable to allocate switch domain: %s", 21772b730263SAdrien Mazarguil strerror(rte_errno)); 21782b730263SAdrien Mazarguil goto error; 21792b730263SAdrien Mazarguil } 21802b730263SAdrien Mazarguil own_domain_id = 1; 21812b730263SAdrien Mazarguil } 2182f38c5457SAdrien Mazarguil err = mlx5_args(&config, dpdk_dev->devargs); 2183e72dd09bSNélio Laranjeiro if (err) { 2184012ad994SShahaf Shuler err = rte_errno; 218593068a9dSAdrien Mazarguil DRV_LOG(ERR, "failed to process device arguments: %s", 218693068a9dSAdrien Mazarguil strerror(rte_errno)); 21879083982cSAdrien Mazarguil goto error; 2188e72dd09bSNélio Laranjeiro } 218992d5dd48SViacheslav Ovsiienko err = mlx5_dev_check_sibling_config(priv, &config); 219092d5dd48SViacheslav Ovsiienko if (err) 219192d5dd48SViacheslav Ovsiienko goto error; 219217e19bc4SViacheslav Ovsiienko config.hw_csum = !!(sh->device_attr.device_cap_flags_ex & 219317e19bc4SViacheslav Ovsiienko IBV_DEVICE_RAW_IP_CSUM); 2194a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "checksum offloading is %ssupported", 21957fe24446SShahaf Shuler (config.hw_csum ? "" : "not ")); 21962dd8b721SViacheslav Ovsiienko #if !defined(HAVE_IBV_DEVICE_COUNTERS_SET_V42) && \ 21972dd8b721SViacheslav Ovsiienko !defined(HAVE_IBV_DEVICE_COUNTERS_SET_V45) 21982dd8b721SViacheslav Ovsiienko DRV_LOG(DEBUG, "counters are not supported"); 21999a761de8SOri Kam #endif 220058b1312eSYongseok Koh #ifndef HAVE_IBV_FLOW_DV_SUPPORT 220158b1312eSYongseok Koh if (config.dv_flow_en) { 220258b1312eSYongseok Koh DRV_LOG(WARNING, "DV flow is not supported"); 220358b1312eSYongseok Koh config.dv_flow_en = 0; 220458b1312eSYongseok Koh } 220558b1312eSYongseok Koh #endif 22067fe24446SShahaf Shuler config.ind_table_max_size = 220717e19bc4SViacheslav Ovsiienko sh->device_attr.rss_caps.max_rwq_indirection_table_size; 220868128934SAdrien Mazarguil /* 220968128934SAdrien Mazarguil * Remove this check once DPDK supports larger/variable 221068128934SAdrien Mazarguil * indirection tables. 221168128934SAdrien Mazarguil */ 221268128934SAdrien Mazarguil if (config.ind_table_max_size > (unsigned int)ETH_RSS_RETA_SIZE_512) 22137fe24446SShahaf Shuler config.ind_table_max_size = ETH_RSS_RETA_SIZE_512; 2214a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "maximum Rx indirection table size is %u", 22157fe24446SShahaf Shuler config.ind_table_max_size); 221617e19bc4SViacheslav Ovsiienko config.hw_vlan_strip = !!(sh->device_attr.raw_packet_caps & 221743e9d979SShachar Beiser IBV_RAW_PACKET_CAP_CVLAN_STRIPPING); 2218a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "VLAN stripping is %ssupported", 22197fe24446SShahaf Shuler (config.hw_vlan_strip ? "" : "not ")); 222017e19bc4SViacheslav Ovsiienko config.hw_fcs_strip = !!(sh->device_attr.raw_packet_caps & 2221cd230a3eSShahaf Shuler IBV_RAW_PACKET_CAP_SCATTER_FCS); 2222a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "FCS stripping configuration is %ssupported", 22237fe24446SShahaf Shuler (config.hw_fcs_strip ? "" : "not ")); 22242014a7fbSYongseok Koh #if defined(HAVE_IBV_WQ_FLAG_RX_END_PADDING) 222517e19bc4SViacheslav Ovsiienko hw_padding = !!sh->device_attr.rx_pad_end_addr_align; 22262014a7fbSYongseok Koh #elif defined(HAVE_IBV_WQ_FLAGS_PCI_WRITE_END_PADDING) 222717e19bc4SViacheslav Ovsiienko hw_padding = !!(sh->device_attr.device_cap_flags_ex & 22282014a7fbSYongseok Koh IBV_DEVICE_PCI_WRITE_END_PADDING); 222943e9d979SShachar Beiser #endif 223078c7a16dSYongseok Koh if (config.hw_padding && !hw_padding) { 223178c7a16dSYongseok Koh DRV_LOG(DEBUG, "Rx end alignment padding isn't supported"); 223278c7a16dSYongseok Koh config.hw_padding = 0; 223378c7a16dSYongseok Koh } else if (config.hw_padding) { 223478c7a16dSYongseok Koh DRV_LOG(DEBUG, "Rx end alignment padding is enabled"); 223578c7a16dSYongseok Koh } 223617e19bc4SViacheslav Ovsiienko config.tso = (sh->device_attr.tso_caps.max_tso > 0 && 223717e19bc4SViacheslav Ovsiienko (sh->device_attr.tso_caps.supported_qpts & 223843e9d979SShachar Beiser (1 << IBV_QPT_RAW_PACKET))); 22397fe24446SShahaf Shuler if (config.tso) 224017e19bc4SViacheslav Ovsiienko config.tso_max_payload_sz = sh->device_attr.tso_caps.max_tso; 2241f9de8718SShahaf Shuler /* 2242f9de8718SShahaf Shuler * MPW is disabled by default, while the Enhanced MPW is enabled 2243f9de8718SShahaf Shuler * by default. 2244f9de8718SShahaf Shuler */ 2245f9de8718SShahaf Shuler if (config.mps == MLX5_ARG_UNSET) 2246f9de8718SShahaf Shuler config.mps = (mps == MLX5_MPW_ENHANCED) ? MLX5_MPW_ENHANCED : 2247f9de8718SShahaf Shuler MLX5_MPW_DISABLED; 2248f9de8718SShahaf Shuler else 2249f9de8718SShahaf Shuler config.mps = config.mps ? mps : MLX5_MPW_DISABLED; 2250a170a30dSNélio Laranjeiro DRV_LOG(INFO, "%sMPS is %s", 22510f99970bSNélio Laranjeiro config.mps == MLX5_MPW_ENHANCED ? "enhanced " : "", 225268128934SAdrien Mazarguil config.mps != MLX5_MPW_DISABLED ? "enabled" : "disabled"); 22537fe24446SShahaf Shuler if (config.cqe_comp && !cqe_comp) { 2254a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "Rx CQE compression isn't supported"); 22557fe24446SShahaf Shuler config.cqe_comp = 0; 2256523f5a74SYongseok Koh } 2257bc91e8dbSYongseok Koh if (config.cqe_pad && !cqe_pad) { 2258bc91e8dbSYongseok Koh DRV_LOG(WARNING, "Rx CQE padding isn't supported"); 2259bc91e8dbSYongseok Koh config.cqe_pad = 0; 2260bc91e8dbSYongseok Koh } else if (config.cqe_pad) { 2261bc91e8dbSYongseok Koh DRV_LOG(INFO, "Rx CQE padding is enabled"); 2262bc91e8dbSYongseok Koh } 2263175f1c21SDekel Peled if (config.devx) { 2264175f1c21SDekel Peled priv->counter_fallback = 0; 2265175f1c21SDekel Peled err = mlx5_devx_cmd_query_hca_attr(sh->ctx, &config.hca_attr); 2266175f1c21SDekel Peled if (err) { 2267175f1c21SDekel Peled err = -err; 2268175f1c21SDekel Peled goto error; 2269175f1c21SDekel Peled } 2270175f1c21SDekel Peled if (!config.hca_attr.flow_counters_dump) 2271175f1c21SDekel Peled priv->counter_fallback = 1; 2272175f1c21SDekel Peled #ifndef HAVE_IBV_DEVX_ASYNC 2273175f1c21SDekel Peled priv->counter_fallback = 1; 2274175f1c21SDekel Peled #endif 2275175f1c21SDekel Peled if (priv->counter_fallback) 227606fa6988SDekel Peled DRV_LOG(INFO, "Use fall-back DV counter management"); 2277175f1c21SDekel Peled /* Check for LRO support. */ 22782eb5dce8SDekel Peled if (config.dest_tir && config.hca_attr.lro_cap && 22792eb5dce8SDekel Peled config.dv_flow_en) { 2280175f1c21SDekel Peled /* TBD check tunnel lro caps. */ 2281175f1c21SDekel Peled config.lro.supported = config.hca_attr.lro_cap; 2282175f1c21SDekel Peled DRV_LOG(DEBUG, "Device supports LRO"); 2283175f1c21SDekel Peled /* 2284175f1c21SDekel Peled * If LRO timeout is not configured by application, 2285175f1c21SDekel Peled * use the minimal supported value. 2286175f1c21SDekel Peled */ 2287175f1c21SDekel Peled if (!config.lro.timeout) 2288175f1c21SDekel Peled config.lro.timeout = 2289175f1c21SDekel Peled config.hca_attr.lro_timer_supported_periods[0]; 2290175f1c21SDekel Peled DRV_LOG(DEBUG, "LRO session timeout set to %d usec", 2291175f1c21SDekel Peled config.lro.timeout); 2292175f1c21SDekel Peled } 22936bc327b9SSuanming Mou #if defined(HAVE_MLX5DV_DR) && defined(HAVE_MLX5_DR_CREATE_ACTION_FLOW_METER) 22946bc327b9SSuanming Mou if (config.hca_attr.qos.sup && config.hca_attr.qos.srtcm_sup && 22956bc327b9SSuanming Mou config.dv_flow_en) { 229627efd5deSSuanming Mou uint8_t reg_c_mask = 229727efd5deSSuanming Mou config.hca_attr.qos.flow_meter_reg_c_ids; 229827efd5deSSuanming Mou /* 229927efd5deSSuanming Mou * Meter needs two REG_C's for color match and pre-sfx 230027efd5deSSuanming Mou * flow match. Here get the REG_C for color match. 230127efd5deSSuanming Mou * REG_C_0 and REG_C_1 is reserved for metadata feature. 230227efd5deSSuanming Mou */ 230327efd5deSSuanming Mou reg_c_mask &= 0xfc; 230427efd5deSSuanming Mou if (__builtin_popcount(reg_c_mask) < 1) { 230527efd5deSSuanming Mou priv->mtr_en = 0; 230627efd5deSSuanming Mou DRV_LOG(WARNING, "No available register for" 230727efd5deSSuanming Mou " meter."); 230827efd5deSSuanming Mou } else { 230927efd5deSSuanming Mou priv->mtr_color_reg = ffs(reg_c_mask) - 1 + 231027efd5deSSuanming Mou REG_C_0; 23116bc327b9SSuanming Mou priv->mtr_en = 1; 231227efd5deSSuanming Mou DRV_LOG(DEBUG, "The REG_C meter uses is %d", 231327efd5deSSuanming Mou priv->mtr_color_reg); 231427efd5deSSuanming Mou } 23156bc327b9SSuanming Mou } 23166bc327b9SSuanming Mou #endif 2317175f1c21SDekel Peled } 23185c0e2db6SYongseok Koh if (config.mprq.enabled && mprq) { 23197d6bf6b8SYongseok Koh if (config.mprq.stride_num_n > mprq_max_stride_num_n || 23207d6bf6b8SYongseok Koh config.mprq.stride_num_n < mprq_min_stride_num_n) { 23217d6bf6b8SYongseok Koh config.mprq.stride_num_n = 23227d6bf6b8SYongseok Koh RTE_MAX(MLX5_MPRQ_STRIDE_NUM_N, 23237d6bf6b8SYongseok Koh mprq_min_stride_num_n); 23247d6bf6b8SYongseok Koh DRV_LOG(WARNING, 23257d6bf6b8SYongseok Koh "the number of strides" 23267d6bf6b8SYongseok Koh " for Multi-Packet RQ is out of range," 23277d6bf6b8SYongseok Koh " setting default value (%u)", 23287d6bf6b8SYongseok Koh 1 << config.mprq.stride_num_n); 23297d6bf6b8SYongseok Koh } 23307d6bf6b8SYongseok Koh config.mprq.min_stride_size_n = mprq_min_stride_size_n; 23317d6bf6b8SYongseok Koh config.mprq.max_stride_size_n = mprq_max_stride_size_n; 23325c0e2db6SYongseok Koh } else if (config.mprq.enabled && !mprq) { 23335c0e2db6SYongseok Koh DRV_LOG(WARNING, "Multi-Packet RQ isn't supported"); 23345c0e2db6SYongseok Koh config.mprq.enabled = 0; 23357d6bf6b8SYongseok Koh } 2336066cfecdSMatan Azrad if (config.max_dump_files_num == 0) 2337066cfecdSMatan Azrad config.max_dump_files_num = 128; 2338af4f09f2SNélio Laranjeiro eth_dev = rte_eth_dev_allocate(name); 2339af4f09f2SNélio Laranjeiro if (eth_dev == NULL) { 2340a170a30dSNélio Laranjeiro DRV_LOG(ERR, "can not allocate rte ethdev"); 2341af4f09f2SNélio Laranjeiro err = ENOMEM; 23429083982cSAdrien Mazarguil goto error; 2343af4f09f2SNélio Laranjeiro } 234415febafdSThomas Monjalon /* Flag to call rte_eth_dev_release_port() in rte_eth_dev_close(). */ 234515febafdSThomas Monjalon eth_dev->data->dev_flags |= RTE_ETH_DEV_CLOSE_REMOVE; 2346a7d3c627SThomas Monjalon if (priv->representor) { 23472b730263SAdrien Mazarguil eth_dev->data->dev_flags |= RTE_ETH_DEV_REPRESENTOR; 2348a7d3c627SThomas Monjalon eth_dev->data->representor_id = priv->representor_id; 2349a7d3c627SThomas Monjalon } 2350fa2e14d4SViacheslav Ovsiienko /* 2351fa2e14d4SViacheslav Ovsiienko * Store associated network device interface index. This index 2352fa2e14d4SViacheslav Ovsiienko * is permanent throughout the lifetime of device. So, we may store 2353fa2e14d4SViacheslav Ovsiienko * the ifindex here and use the cached value further. 2354fa2e14d4SViacheslav Ovsiienko */ 2355fa2e14d4SViacheslav Ovsiienko assert(spawn->ifindex); 2356fa2e14d4SViacheslav Ovsiienko priv->if_index = spawn->ifindex; 2357af4f09f2SNélio Laranjeiro eth_dev->data->dev_private = priv; 2358df428ceeSYongseok Koh priv->dev_data = eth_dev->data; 2359af4f09f2SNélio Laranjeiro eth_dev->data->mac_addrs = priv->mac; 2360f38c5457SAdrien Mazarguil eth_dev->device = dpdk_dev; 2361771fa900SAdrien Mazarguil /* Configure the first MAC address by default. */ 2362af4f09f2SNélio Laranjeiro if (mlx5_get_mac(eth_dev, &mac.addr_bytes)) { 2363a170a30dSNélio Laranjeiro DRV_LOG(ERR, 2364a170a30dSNélio Laranjeiro "port %u cannot get MAC address, is mlx5_en" 2365a170a30dSNélio Laranjeiro " loaded? (errno: %s)", 23668c3c2372SAdrien Mazarguil eth_dev->data->port_id, strerror(rte_errno)); 2367e1c3e305SMatan Azrad err = ENODEV; 23689083982cSAdrien Mazarguil goto error; 2369771fa900SAdrien Mazarguil } 2370a170a30dSNélio Laranjeiro DRV_LOG(INFO, 2371a170a30dSNélio Laranjeiro "port %u MAC address is %02x:%02x:%02x:%02x:%02x:%02x", 23720f99970bSNélio Laranjeiro eth_dev->data->port_id, 2373771fa900SAdrien Mazarguil mac.addr_bytes[0], mac.addr_bytes[1], 2374771fa900SAdrien Mazarguil mac.addr_bytes[2], mac.addr_bytes[3], 2375771fa900SAdrien Mazarguil mac.addr_bytes[4], mac.addr_bytes[5]); 2376771fa900SAdrien Mazarguil #ifndef NDEBUG 2377771fa900SAdrien Mazarguil { 2378771fa900SAdrien Mazarguil char ifname[IF_NAMESIZE]; 2379771fa900SAdrien Mazarguil 2380af4f09f2SNélio Laranjeiro if (mlx5_get_ifname(eth_dev, &ifname) == 0) 2381a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %u ifname is \"%s\"", 23820f99970bSNélio Laranjeiro eth_dev->data->port_id, ifname); 2383771fa900SAdrien Mazarguil else 2384a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %u ifname is unknown", 23850f99970bSNélio Laranjeiro eth_dev->data->port_id); 2386771fa900SAdrien Mazarguil } 2387771fa900SAdrien Mazarguil #endif 2388771fa900SAdrien Mazarguil /* Get actual MTU if possible. */ 2389a6d83b6aSNélio Laranjeiro err = mlx5_get_mtu(eth_dev, &priv->mtu); 2390012ad994SShahaf Shuler if (err) { 2391012ad994SShahaf Shuler err = rte_errno; 23929083982cSAdrien Mazarguil goto error; 2393012ad994SShahaf Shuler } 2394a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %u MTU is %u", eth_dev->data->port_id, 2395a170a30dSNélio Laranjeiro priv->mtu); 239668128934SAdrien Mazarguil /* Initialize burst functions to prevent crashes before link-up. */ 2397e313ef4cSShahaf Shuler eth_dev->rx_pkt_burst = removed_rx_burst; 2398e313ef4cSShahaf Shuler eth_dev->tx_pkt_burst = removed_tx_burst; 2399771fa900SAdrien Mazarguil eth_dev->dev_ops = &mlx5_dev_ops; 2400272733b5SNélio Laranjeiro /* Register MAC address. */ 2401272733b5SNélio Laranjeiro claim_zero(mlx5_mac_addr_add(eth_dev, &mac, 0, 0)); 2402f87bfa8eSYongseok Koh if (config.vf && config.vf_nl_en) 2403ccdcba53SNélio Laranjeiro mlx5_nl_mac_addr_sync(eth_dev); 2404c8ffb8a9SNélio Laranjeiro TAILQ_INIT(&priv->flows); 24051b37f5d8SNélio Laranjeiro TAILQ_INIT(&priv->ctrl_flows); 2406*3f373f35SSuanming Mou TAILQ_INIT(&priv->flow_meters); 24073bd26b23SSuanming Mou TAILQ_INIT(&priv->flow_meter_profiles); 24081e3a39f7SXueming Li /* Hint libmlx5 to use PMD allocator for data plane resources */ 24091e3a39f7SXueming Li struct mlx5dv_ctx_allocators alctr = { 24101e3a39f7SXueming Li .alloc = &mlx5_alloc_verbs_buf, 24111e3a39f7SXueming Li .free = &mlx5_free_verbs_buf, 24121e3a39f7SXueming Li .data = priv, 24131e3a39f7SXueming Li }; 241417e19bc4SViacheslav Ovsiienko mlx5_glue->dv_set_context_attr(sh->ctx, 241517e19bc4SViacheslav Ovsiienko MLX5DV_CTX_ATTR_BUF_ALLOCATORS, 24161e3a39f7SXueming Li (void *)((uintptr_t)&alctr)); 2417771fa900SAdrien Mazarguil /* Bring Ethernet device up. */ 2418a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %u forcing Ethernet interface up", 24190f99970bSNélio Laranjeiro eth_dev->data->port_id); 24207ba5320bSNélio Laranjeiro mlx5_set_link_up(eth_dev); 2421a85a606cSShahaf Shuler /* 2422a85a606cSShahaf Shuler * Even though the interrupt handler is not installed yet, 2423ae4eb7dcSViacheslav Ovsiienko * interrupts will still trigger on the async_fd from 2424a85a606cSShahaf Shuler * Verbs context returned by ibv_open_device(). 2425a85a606cSShahaf Shuler */ 2426a85a606cSShahaf Shuler mlx5_link_update(eth_dev, 0); 2427e2b4925eSOri Kam #ifdef HAVE_MLX5DV_DR_ESWITCH 2428e2b4925eSOri Kam if (!(config.hca_attr.eswitch_manager && config.dv_flow_en && 2429e2b4925eSOri Kam (switch_info->representor || switch_info->master))) 2430e2b4925eSOri Kam config.dv_esw_en = 0; 2431e2b4925eSOri Kam #else 2432e2b4925eSOri Kam config.dv_esw_en = 0; 2433e2b4925eSOri Kam #endif 243438b4b397SViacheslav Ovsiienko /* Detect minimal data bytes to inline. */ 243538b4b397SViacheslav Ovsiienko mlx5_set_min_inline(spawn, &config); 24367fe24446SShahaf Shuler /* Store device configuration on private structure. */ 24377fe24446SShahaf Shuler priv->config = config; 2438dfedf3e3SViacheslav Ovsiienko /* Create context for virtual machine VLAN workaround. */ 2439dfedf3e3SViacheslav Ovsiienko priv->vmwa_context = mlx5_vlan_vmwa_init(eth_dev, spawn->ifindex); 2440e2b4925eSOri Kam if (config.dv_flow_en) { 2441e2b4925eSOri Kam err = mlx5_alloc_shared_dr(priv); 2442e2b4925eSOri Kam if (err) 2443e2b4925eSOri Kam goto error; 244471e254bcSViacheslav Ovsiienko priv->qrss_id_pool = mlx5_flow_id_pool_alloc(); 244571e254bcSViacheslav Ovsiienko if (!priv->qrss_id_pool) { 244671e254bcSViacheslav Ovsiienko DRV_LOG(ERR, "can't create flow id pool"); 244771e254bcSViacheslav Ovsiienko err = ENOMEM; 244871e254bcSViacheslav Ovsiienko goto error; 244971e254bcSViacheslav Ovsiienko } 2450e2b4925eSOri Kam } 245178be8852SNelio Laranjeiro /* Supported Verbs flow priority number detection. */ 24522815702bSNelio Laranjeiro err = mlx5_flow_discover_priorities(eth_dev); 24534fb27c1dSViacheslav Ovsiienko if (err < 0) { 24544fb27c1dSViacheslav Ovsiienko err = -err; 24559083982cSAdrien Mazarguil goto error; 24564fb27c1dSViacheslav Ovsiienko } 24572815702bSNelio Laranjeiro priv->config.flow_prio = err; 24582d241515SViacheslav Ovsiienko if (!priv->config.dv_esw_en && 24592d241515SViacheslav Ovsiienko priv->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY) { 24602d241515SViacheslav Ovsiienko DRV_LOG(WARNING, "metadata mode %u is not supported " 24612d241515SViacheslav Ovsiienko "(no E-Switch)", priv->config.dv_xmeta_en); 24622d241515SViacheslav Ovsiienko priv->config.dv_xmeta_en = MLX5_XMETA_MODE_LEGACY; 24632d241515SViacheslav Ovsiienko } 246439139371SViacheslav Ovsiienko mlx5_set_metadata_mask(eth_dev); 246539139371SViacheslav Ovsiienko if (priv->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY && 246639139371SViacheslav Ovsiienko !priv->sh->dv_regc0_mask) { 246739139371SViacheslav Ovsiienko DRV_LOG(ERR, "metadata mode %u is not supported " 246839139371SViacheslav Ovsiienko "(no metadata reg_c[0] is available)", 246939139371SViacheslav Ovsiienko priv->config.dv_xmeta_en); 247039139371SViacheslav Ovsiienko err = ENOTSUP; 247139139371SViacheslav Ovsiienko goto error; 247239139371SViacheslav Ovsiienko } 247339139371SViacheslav Ovsiienko /* Query availibility of metadata reg_c's. */ 247439139371SViacheslav Ovsiienko err = mlx5_flow_discover_mreg_c(eth_dev); 247539139371SViacheslav Ovsiienko if (err < 0) { 247639139371SViacheslav Ovsiienko err = -err; 247739139371SViacheslav Ovsiienko goto error; 247839139371SViacheslav Ovsiienko } 24795e61bcddSViacheslav Ovsiienko if (!mlx5_flow_ext_mreg_supported(eth_dev)) { 24805e61bcddSViacheslav Ovsiienko DRV_LOG(DEBUG, 24815e61bcddSViacheslav Ovsiienko "port %u extensive metadata register is not supported", 24825e61bcddSViacheslav Ovsiienko eth_dev->data->port_id); 24832d241515SViacheslav Ovsiienko if (priv->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY) { 24842d241515SViacheslav Ovsiienko DRV_LOG(ERR, "metadata mode %u is not supported " 24852d241515SViacheslav Ovsiienko "(no metadata registers available)", 24862d241515SViacheslav Ovsiienko priv->config.dv_xmeta_en); 24872d241515SViacheslav Ovsiienko err = ENOTSUP; 24882d241515SViacheslav Ovsiienko goto error; 24892d241515SViacheslav Ovsiienko } 24905e61bcddSViacheslav Ovsiienko } 2491dd3c774fSViacheslav Ovsiienko if (priv->config.dv_flow_en && 2492dd3c774fSViacheslav Ovsiienko priv->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY && 2493dd3c774fSViacheslav Ovsiienko mlx5_flow_ext_mreg_supported(eth_dev) && 2494dd3c774fSViacheslav Ovsiienko priv->sh->dv_regc0_mask) { 2495dd3c774fSViacheslav Ovsiienko priv->mreg_cp_tbl = mlx5_hlist_create(MLX5_FLOW_MREG_HNAME, 2496dd3c774fSViacheslav Ovsiienko MLX5_FLOW_MREG_HTABLE_SZ); 2497dd3c774fSViacheslav Ovsiienko if (!priv->mreg_cp_tbl) { 2498dd3c774fSViacheslav Ovsiienko err = ENOMEM; 2499dd3c774fSViacheslav Ovsiienko goto error; 2500dd3c774fSViacheslav Ovsiienko } 2501dd3c774fSViacheslav Ovsiienko } 2502f38c5457SAdrien Mazarguil return eth_dev; 25039083982cSAdrien Mazarguil error: 250426c08b97SAdrien Mazarguil if (priv) { 2505dd3c774fSViacheslav Ovsiienko if (priv->mreg_cp_tbl) 2506dd3c774fSViacheslav Ovsiienko mlx5_hlist_destroy(priv->mreg_cp_tbl, NULL, NULL); 2507b2177648SViacheslav Ovsiienko if (priv->sh) 2508b2177648SViacheslav Ovsiienko mlx5_free_shared_dr(priv); 250926c08b97SAdrien Mazarguil if (priv->nl_socket_route >= 0) 251026c08b97SAdrien Mazarguil close(priv->nl_socket_route); 251126c08b97SAdrien Mazarguil if (priv->nl_socket_rdma >= 0) 251226c08b97SAdrien Mazarguil close(priv->nl_socket_rdma); 2513dfedf3e3SViacheslav Ovsiienko if (priv->vmwa_context) 2514dfedf3e3SViacheslav Ovsiienko mlx5_vlan_vmwa_exit(priv->vmwa_context); 251571e254bcSViacheslav Ovsiienko if (priv->qrss_id_pool) 251671e254bcSViacheslav Ovsiienko mlx5_flow_id_pool_release(priv->qrss_id_pool); 25172b730263SAdrien Mazarguil if (own_domain_id) 25182b730263SAdrien Mazarguil claim_zero(rte_eth_switch_domain_free(priv->domain_id)); 2519771fa900SAdrien Mazarguil rte_free(priv); 2520e16adf08SThomas Monjalon if (eth_dev != NULL) 2521e16adf08SThomas Monjalon eth_dev->data->dev_private = NULL; 252226c08b97SAdrien Mazarguil } 2523e16adf08SThomas Monjalon if (eth_dev != NULL) { 2524e16adf08SThomas Monjalon /* mac_addrs must not be freed alone because part of dev_private */ 2525e16adf08SThomas Monjalon eth_dev->data->mac_addrs = NULL; 2526690de285SRaslan Darawsheh rte_eth_dev_release_port(eth_dev); 2527e16adf08SThomas Monjalon } 252817e19bc4SViacheslav Ovsiienko if (sh) 252917e19bc4SViacheslav Ovsiienko mlx5_free_shared_ibctx(sh); 2530f38c5457SAdrien Mazarguil assert(err > 0); 2531a6d83b6aSNélio Laranjeiro rte_errno = err; 2532f38c5457SAdrien Mazarguil return NULL; 2533f38c5457SAdrien Mazarguil } 2534f38c5457SAdrien Mazarguil 2535116f90adSAdrien Mazarguil /** 2536116f90adSAdrien Mazarguil * Comparison callback to sort device data. 2537116f90adSAdrien Mazarguil * 2538116f90adSAdrien Mazarguil * This is meant to be used with qsort(). 2539116f90adSAdrien Mazarguil * 2540116f90adSAdrien Mazarguil * @param a[in] 2541116f90adSAdrien Mazarguil * Pointer to pointer to first data object. 2542116f90adSAdrien Mazarguil * @param b[in] 2543116f90adSAdrien Mazarguil * Pointer to pointer to second data object. 2544116f90adSAdrien Mazarguil * 2545116f90adSAdrien Mazarguil * @return 2546116f90adSAdrien Mazarguil * 0 if both objects are equal, less than 0 if the first argument is less 2547116f90adSAdrien Mazarguil * than the second, greater than 0 otherwise. 2548116f90adSAdrien Mazarguil */ 2549116f90adSAdrien Mazarguil static int 2550116f90adSAdrien Mazarguil mlx5_dev_spawn_data_cmp(const void *a, const void *b) 2551116f90adSAdrien Mazarguil { 2552116f90adSAdrien Mazarguil const struct mlx5_switch_info *si_a = 2553116f90adSAdrien Mazarguil &((const struct mlx5_dev_spawn_data *)a)->info; 2554116f90adSAdrien Mazarguil const struct mlx5_switch_info *si_b = 2555116f90adSAdrien Mazarguil &((const struct mlx5_dev_spawn_data *)b)->info; 2556116f90adSAdrien Mazarguil int ret; 2557116f90adSAdrien Mazarguil 2558116f90adSAdrien Mazarguil /* Master device first. */ 2559116f90adSAdrien Mazarguil ret = si_b->master - si_a->master; 2560116f90adSAdrien Mazarguil if (ret) 2561116f90adSAdrien Mazarguil return ret; 2562116f90adSAdrien Mazarguil /* Then representor devices. */ 2563116f90adSAdrien Mazarguil ret = si_b->representor - si_a->representor; 2564116f90adSAdrien Mazarguil if (ret) 2565116f90adSAdrien Mazarguil return ret; 2566116f90adSAdrien Mazarguil /* Unidentified devices come last in no specific order. */ 2567116f90adSAdrien Mazarguil if (!si_a->representor) 2568116f90adSAdrien Mazarguil return 0; 2569116f90adSAdrien Mazarguil /* Order representors by name. */ 2570116f90adSAdrien Mazarguil return si_a->port_name - si_b->port_name; 2571116f90adSAdrien Mazarguil } 2572116f90adSAdrien Mazarguil 2573f38c5457SAdrien Mazarguil /** 25742e569a37SViacheslav Ovsiienko * Match PCI information for possible slaves of bonding device. 25752e569a37SViacheslav Ovsiienko * 25762e569a37SViacheslav Ovsiienko * @param[in] ibv_dev 25772e569a37SViacheslav Ovsiienko * Pointer to Infiniband device structure. 25782e569a37SViacheslav Ovsiienko * @param[in] pci_dev 25792e569a37SViacheslav Ovsiienko * Pointer to PCI device structure to match PCI address. 25802e569a37SViacheslav Ovsiienko * @param[in] nl_rdma 25812e569a37SViacheslav Ovsiienko * Netlink RDMA group socket handle. 25822e569a37SViacheslav Ovsiienko * 25832e569a37SViacheslav Ovsiienko * @return 25842e569a37SViacheslav Ovsiienko * negative value if no bonding device found, otherwise 25852e569a37SViacheslav Ovsiienko * positive index of slave PF in bonding. 25862e569a37SViacheslav Ovsiienko */ 25872e569a37SViacheslav Ovsiienko static int 25882e569a37SViacheslav Ovsiienko mlx5_device_bond_pci_match(const struct ibv_device *ibv_dev, 25892e569a37SViacheslav Ovsiienko const struct rte_pci_device *pci_dev, 25902e569a37SViacheslav Ovsiienko int nl_rdma) 25912e569a37SViacheslav Ovsiienko { 25922e569a37SViacheslav Ovsiienko char ifname[IF_NAMESIZE + 1]; 25932e569a37SViacheslav Ovsiienko unsigned int ifindex; 25942e569a37SViacheslav Ovsiienko unsigned int np, i; 25952e569a37SViacheslav Ovsiienko FILE *file = NULL; 25962e569a37SViacheslav Ovsiienko int pf = -1; 25972e569a37SViacheslav Ovsiienko 25982e569a37SViacheslav Ovsiienko /* 25992e569a37SViacheslav Ovsiienko * Try to get master device name. If something goes 26002e569a37SViacheslav Ovsiienko * wrong suppose the lack of kernel support and no 26012e569a37SViacheslav Ovsiienko * bonding devices. 26022e569a37SViacheslav Ovsiienko */ 26032e569a37SViacheslav Ovsiienko if (nl_rdma < 0) 26042e569a37SViacheslav Ovsiienko return -1; 26052e569a37SViacheslav Ovsiienko if (!strstr(ibv_dev->name, "bond")) 26062e569a37SViacheslav Ovsiienko return -1; 26072e569a37SViacheslav Ovsiienko np = mlx5_nl_portnum(nl_rdma, ibv_dev->name); 26082e569a37SViacheslav Ovsiienko if (!np) 26092e569a37SViacheslav Ovsiienko return -1; 26102e569a37SViacheslav Ovsiienko /* 26112e569a37SViacheslav Ovsiienko * The Master device might not be on the predefined 26122e569a37SViacheslav Ovsiienko * port (not on port index 1, it is not garanted), 26132e569a37SViacheslav Ovsiienko * we have to scan all Infiniband device port and 26142e569a37SViacheslav Ovsiienko * find master. 26152e569a37SViacheslav Ovsiienko */ 26162e569a37SViacheslav Ovsiienko for (i = 1; i <= np; ++i) { 26172e569a37SViacheslav Ovsiienko /* Check whether Infiniband port is populated. */ 26182e569a37SViacheslav Ovsiienko ifindex = mlx5_nl_ifindex(nl_rdma, ibv_dev->name, i); 26192e569a37SViacheslav Ovsiienko if (!ifindex) 26202e569a37SViacheslav Ovsiienko continue; 26212e569a37SViacheslav Ovsiienko if (!if_indextoname(ifindex, ifname)) 26222e569a37SViacheslav Ovsiienko continue; 26232e569a37SViacheslav Ovsiienko /* Try to read bonding slave names from sysfs. */ 26242e569a37SViacheslav Ovsiienko MKSTR(slaves, 26252e569a37SViacheslav Ovsiienko "/sys/class/net/%s/master/bonding/slaves", ifname); 26262e569a37SViacheslav Ovsiienko file = fopen(slaves, "r"); 26272e569a37SViacheslav Ovsiienko if (file) 26282e569a37SViacheslav Ovsiienko break; 26292e569a37SViacheslav Ovsiienko } 26302e569a37SViacheslav Ovsiienko if (!file) 26312e569a37SViacheslav Ovsiienko return -1; 26322e569a37SViacheslav Ovsiienko /* Use safe format to check maximal buffer length. */ 26332e569a37SViacheslav Ovsiienko assert(atol(RTE_STR(IF_NAMESIZE)) == IF_NAMESIZE); 26342e569a37SViacheslav Ovsiienko while (fscanf(file, "%" RTE_STR(IF_NAMESIZE) "s", ifname) == 1) { 26352e569a37SViacheslav Ovsiienko char tmp_str[IF_NAMESIZE + 32]; 26362e569a37SViacheslav Ovsiienko struct rte_pci_addr pci_addr; 26372e569a37SViacheslav Ovsiienko struct mlx5_switch_info info; 26382e569a37SViacheslav Ovsiienko 26392e569a37SViacheslav Ovsiienko /* Process slave interface names in the loop. */ 26402e569a37SViacheslav Ovsiienko snprintf(tmp_str, sizeof(tmp_str), 26412e569a37SViacheslav Ovsiienko "/sys/class/net/%s", ifname); 26422e569a37SViacheslav Ovsiienko if (mlx5_dev_to_pci_addr(tmp_str, &pci_addr)) { 26432e569a37SViacheslav Ovsiienko DRV_LOG(WARNING, "can not get PCI address" 26442e569a37SViacheslav Ovsiienko " for netdev \"%s\"", ifname); 26452e569a37SViacheslav Ovsiienko continue; 26462e569a37SViacheslav Ovsiienko } 26472e569a37SViacheslav Ovsiienko if (pci_dev->addr.domain != pci_addr.domain || 26482e569a37SViacheslav Ovsiienko pci_dev->addr.bus != pci_addr.bus || 26492e569a37SViacheslav Ovsiienko pci_dev->addr.devid != pci_addr.devid || 26502e569a37SViacheslav Ovsiienko pci_dev->addr.function != pci_addr.function) 26512e569a37SViacheslav Ovsiienko continue; 26522e569a37SViacheslav Ovsiienko /* Slave interface PCI address match found. */ 26532e569a37SViacheslav Ovsiienko fclose(file); 26542e569a37SViacheslav Ovsiienko snprintf(tmp_str, sizeof(tmp_str), 26552e569a37SViacheslav Ovsiienko "/sys/class/net/%s/phys_port_name", ifname); 26562e569a37SViacheslav Ovsiienko file = fopen(tmp_str, "rb"); 26572e569a37SViacheslav Ovsiienko if (!file) 26582e569a37SViacheslav Ovsiienko break; 26592e569a37SViacheslav Ovsiienko info.name_type = MLX5_PHYS_PORT_NAME_TYPE_NOTSET; 26602e569a37SViacheslav Ovsiienko if (fscanf(file, "%32s", tmp_str) == 1) 26612e569a37SViacheslav Ovsiienko mlx5_translate_port_name(tmp_str, &info); 26622e569a37SViacheslav Ovsiienko if (info.name_type == MLX5_PHYS_PORT_NAME_TYPE_LEGACY || 26632e569a37SViacheslav Ovsiienko info.name_type == MLX5_PHYS_PORT_NAME_TYPE_UPLINK) 26642e569a37SViacheslav Ovsiienko pf = info.port_name; 26652e569a37SViacheslav Ovsiienko break; 26662e569a37SViacheslav Ovsiienko } 26672e569a37SViacheslav Ovsiienko if (file) 26682e569a37SViacheslav Ovsiienko fclose(file); 26692e569a37SViacheslav Ovsiienko return pf; 26702e569a37SViacheslav Ovsiienko } 26712e569a37SViacheslav Ovsiienko 26722e569a37SViacheslav Ovsiienko /** 2673f38c5457SAdrien Mazarguil * DPDK callback to register a PCI device. 2674f38c5457SAdrien Mazarguil * 26752b730263SAdrien Mazarguil * This function spawns Ethernet devices out of a given PCI device. 2676f38c5457SAdrien Mazarguil * 2677f38c5457SAdrien Mazarguil * @param[in] pci_drv 2678f38c5457SAdrien Mazarguil * PCI driver structure (mlx5_driver). 2679f38c5457SAdrien Mazarguil * @param[in] pci_dev 2680f38c5457SAdrien Mazarguil * PCI device information. 2681f38c5457SAdrien Mazarguil * 2682f38c5457SAdrien Mazarguil * @return 2683f38c5457SAdrien Mazarguil * 0 on success, a negative errno value otherwise and rte_errno is set. 2684f38c5457SAdrien Mazarguil */ 2685f38c5457SAdrien Mazarguil static int 2686f38c5457SAdrien Mazarguil mlx5_pci_probe(struct rte_pci_driver *pci_drv __rte_unused, 2687f38c5457SAdrien Mazarguil struct rte_pci_device *pci_dev) 2688f38c5457SAdrien Mazarguil { 2689f38c5457SAdrien Mazarguil struct ibv_device **ibv_list; 2690ad74bc61SViacheslav Ovsiienko /* 2691ad74bc61SViacheslav Ovsiienko * Number of found IB Devices matching with requested PCI BDF. 2692ad74bc61SViacheslav Ovsiienko * nd != 1 means there are multiple IB devices over the same 2693ad74bc61SViacheslav Ovsiienko * PCI device and we have representors and master. 2694ad74bc61SViacheslav Ovsiienko */ 2695ad74bc61SViacheslav Ovsiienko unsigned int nd = 0; 2696ad74bc61SViacheslav Ovsiienko /* 2697ad74bc61SViacheslav Ovsiienko * Number of found IB device Ports. nd = 1 and np = 1..n means 2698ad74bc61SViacheslav Ovsiienko * we have the single multiport IB device, and there may be 2699ad74bc61SViacheslav Ovsiienko * representors attached to some of found ports. 2700ad74bc61SViacheslav Ovsiienko */ 2701ad74bc61SViacheslav Ovsiienko unsigned int np = 0; 2702ad74bc61SViacheslav Ovsiienko /* 2703ad74bc61SViacheslav Ovsiienko * Number of DPDK ethernet devices to Spawn - either over 2704ad74bc61SViacheslav Ovsiienko * multiple IB devices or multiple ports of single IB device. 2705ad74bc61SViacheslav Ovsiienko * Actually this is the number of iterations to spawn. 2706ad74bc61SViacheslav Ovsiienko */ 2707ad74bc61SViacheslav Ovsiienko unsigned int ns = 0; 27082e569a37SViacheslav Ovsiienko /* 27092e569a37SViacheslav Ovsiienko * Bonding device 27102e569a37SViacheslav Ovsiienko * < 0 - no bonding device (single one) 27112e569a37SViacheslav Ovsiienko * >= 0 - bonding device (value is slave PF index) 27122e569a37SViacheslav Ovsiienko */ 27132e569a37SViacheslav Ovsiienko int bd = -1; 2714a62ec991SViacheslav Ovsiienko struct mlx5_dev_spawn_data *list = NULL; 2715f87bfa8eSYongseok Koh struct mlx5_dev_config dev_config; 2716f38c5457SAdrien Mazarguil int ret; 2717f38c5457SAdrien Mazarguil 27187be600c8SYongseok Koh ret = mlx5_init_once(); 27197be600c8SYongseok Koh if (ret) { 27207be600c8SYongseok Koh DRV_LOG(ERR, "unable to init PMD global data: %s", 27217be600c8SYongseok Koh strerror(rte_errno)); 27227be600c8SYongseok Koh return -rte_errno; 27237be600c8SYongseok Koh } 2724f38c5457SAdrien Mazarguil assert(pci_drv == &mlx5_driver); 2725f38c5457SAdrien Mazarguil errno = 0; 2726f38c5457SAdrien Mazarguil ibv_list = mlx5_glue->get_device_list(&ret); 2727f38c5457SAdrien Mazarguil if (!ibv_list) { 2728f38c5457SAdrien Mazarguil rte_errno = errno ? errno : ENOSYS; 2729f38c5457SAdrien Mazarguil DRV_LOG(ERR, "cannot list devices, is ib_uverbs loaded?"); 2730a6d83b6aSNélio Laranjeiro return -rte_errno; 2731a6d83b6aSNélio Laranjeiro } 2732ad74bc61SViacheslav Ovsiienko /* 2733ad74bc61SViacheslav Ovsiienko * First scan the list of all Infiniband devices to find 2734ad74bc61SViacheslav Ovsiienko * matching ones, gathering into the list. 2735ad74bc61SViacheslav Ovsiienko */ 273626c08b97SAdrien Mazarguil struct ibv_device *ibv_match[ret + 1]; 2737a62ec991SViacheslav Ovsiienko int nl_route = mlx5_nl_init(NETLINK_ROUTE); 2738a62ec991SViacheslav Ovsiienko int nl_rdma = mlx5_nl_init(NETLINK_RDMA); 2739ad74bc61SViacheslav Ovsiienko unsigned int i; 274026c08b97SAdrien Mazarguil 2741f38c5457SAdrien Mazarguil while (ret-- > 0) { 2742f38c5457SAdrien Mazarguil struct rte_pci_addr pci_addr; 2743f38c5457SAdrien Mazarguil 2744f38c5457SAdrien Mazarguil DRV_LOG(DEBUG, "checking device \"%s\"", ibv_list[ret]->name); 27452e569a37SViacheslav Ovsiienko bd = mlx5_device_bond_pci_match 27462e569a37SViacheslav Ovsiienko (ibv_list[ret], pci_dev, nl_rdma); 27472e569a37SViacheslav Ovsiienko if (bd >= 0) { 27482e569a37SViacheslav Ovsiienko /* 27492e569a37SViacheslav Ovsiienko * Bonding device detected. Only one match is allowed, 27502e569a37SViacheslav Ovsiienko * the bonding is supported over multi-port IB device, 27512e569a37SViacheslav Ovsiienko * there should be no matches on representor PCI 27522e569a37SViacheslav Ovsiienko * functions or non VF LAG bonding devices with 27532e569a37SViacheslav Ovsiienko * specified address. 27542e569a37SViacheslav Ovsiienko */ 27552e569a37SViacheslav Ovsiienko if (nd) { 27562e569a37SViacheslav Ovsiienko DRV_LOG(ERR, 27572e569a37SViacheslav Ovsiienko "multiple PCI match on bonding device" 27582e569a37SViacheslav Ovsiienko "\"%s\" found", ibv_list[ret]->name); 27592e569a37SViacheslav Ovsiienko rte_errno = ENOENT; 27602e569a37SViacheslav Ovsiienko ret = -rte_errno; 27612e569a37SViacheslav Ovsiienko goto exit; 27622e569a37SViacheslav Ovsiienko } 27632e569a37SViacheslav Ovsiienko DRV_LOG(INFO, "PCI information matches for" 27642e569a37SViacheslav Ovsiienko " slave %d bonding device \"%s\"", 27652e569a37SViacheslav Ovsiienko bd, ibv_list[ret]->name); 27662e569a37SViacheslav Ovsiienko ibv_match[nd++] = ibv_list[ret]; 27672e569a37SViacheslav Ovsiienko break; 27682e569a37SViacheslav Ovsiienko } 27695cf5f710SViacheslav Ovsiienko if (mlx5_dev_to_pci_addr 27705cf5f710SViacheslav Ovsiienko (ibv_list[ret]->ibdev_path, &pci_addr)) 2771f38c5457SAdrien Mazarguil continue; 2772f38c5457SAdrien Mazarguil if (pci_dev->addr.domain != pci_addr.domain || 2773f38c5457SAdrien Mazarguil pci_dev->addr.bus != pci_addr.bus || 2774f38c5457SAdrien Mazarguil pci_dev->addr.devid != pci_addr.devid || 2775f38c5457SAdrien Mazarguil pci_dev->addr.function != pci_addr.function) 2776f38c5457SAdrien Mazarguil continue; 277726c08b97SAdrien Mazarguil DRV_LOG(INFO, "PCI information matches for device \"%s\"", 2778f38c5457SAdrien Mazarguil ibv_list[ret]->name); 2779ad74bc61SViacheslav Ovsiienko ibv_match[nd++] = ibv_list[ret]; 278026c08b97SAdrien Mazarguil } 2781ad74bc61SViacheslav Ovsiienko ibv_match[nd] = NULL; 2782ad74bc61SViacheslav Ovsiienko if (!nd) { 2783ae4eb7dcSViacheslav Ovsiienko /* No device matches, just complain and bail out. */ 2784ad74bc61SViacheslav Ovsiienko DRV_LOG(WARNING, 2785ad74bc61SViacheslav Ovsiienko "no Verbs device matches PCI device " PCI_PRI_FMT "," 2786ad74bc61SViacheslav Ovsiienko " are kernel drivers loaded?", 2787ad74bc61SViacheslav Ovsiienko pci_dev->addr.domain, pci_dev->addr.bus, 2788ad74bc61SViacheslav Ovsiienko pci_dev->addr.devid, pci_dev->addr.function); 2789ad74bc61SViacheslav Ovsiienko rte_errno = ENOENT; 2790ad74bc61SViacheslav Ovsiienko ret = -rte_errno; 2791a62ec991SViacheslav Ovsiienko goto exit; 2792ad74bc61SViacheslav Ovsiienko } 2793ad74bc61SViacheslav Ovsiienko if (nd == 1) { 279426c08b97SAdrien Mazarguil /* 2795ad74bc61SViacheslav Ovsiienko * Found single matching device may have multiple ports. 2796ad74bc61SViacheslav Ovsiienko * Each port may be representor, we have to check the port 2797ad74bc61SViacheslav Ovsiienko * number and check the representors existence. 279826c08b97SAdrien Mazarguil */ 2799ad74bc61SViacheslav Ovsiienko if (nl_rdma >= 0) 2800ad74bc61SViacheslav Ovsiienko np = mlx5_nl_portnum(nl_rdma, ibv_match[0]->name); 2801ad74bc61SViacheslav Ovsiienko if (!np) 2802ad74bc61SViacheslav Ovsiienko DRV_LOG(WARNING, "can not get IB device \"%s\"" 2803ad74bc61SViacheslav Ovsiienko " ports number", ibv_match[0]->name); 28042e569a37SViacheslav Ovsiienko if (bd >= 0 && !np) { 28052e569a37SViacheslav Ovsiienko DRV_LOG(ERR, "can not get ports" 28062e569a37SViacheslav Ovsiienko " for bonding device"); 28072e569a37SViacheslav Ovsiienko rte_errno = ENOENT; 28082e569a37SViacheslav Ovsiienko ret = -rte_errno; 28092e569a37SViacheslav Ovsiienko goto exit; 28102e569a37SViacheslav Ovsiienko } 2811ad74bc61SViacheslav Ovsiienko } 2812790164ceSViacheslav Ovsiienko #ifndef HAVE_MLX5DV_DR_DEVX_PORT 2813790164ceSViacheslav Ovsiienko if (bd >= 0) { 2814790164ceSViacheslav Ovsiienko /* 2815790164ceSViacheslav Ovsiienko * This may happen if there is VF LAG kernel support and 2816790164ceSViacheslav Ovsiienko * application is compiled with older rdma_core library. 2817790164ceSViacheslav Ovsiienko */ 2818790164ceSViacheslav Ovsiienko DRV_LOG(ERR, 2819790164ceSViacheslav Ovsiienko "No kernel/verbs support for VF LAG bonding found."); 2820790164ceSViacheslav Ovsiienko rte_errno = ENOTSUP; 2821790164ceSViacheslav Ovsiienko ret = -rte_errno; 2822790164ceSViacheslav Ovsiienko goto exit; 2823790164ceSViacheslav Ovsiienko } 2824790164ceSViacheslav Ovsiienko #endif 2825ad74bc61SViacheslav Ovsiienko /* 2826ad74bc61SViacheslav Ovsiienko * Now we can determine the maximal 2827ad74bc61SViacheslav Ovsiienko * amount of devices to be spawned. 2828ad74bc61SViacheslav Ovsiienko */ 2829a62ec991SViacheslav Ovsiienko list = rte_zmalloc("device spawn data", 2830a62ec991SViacheslav Ovsiienko sizeof(struct mlx5_dev_spawn_data) * 2831a62ec991SViacheslav Ovsiienko (np ? np : nd), 2832a62ec991SViacheslav Ovsiienko RTE_CACHE_LINE_SIZE); 2833a62ec991SViacheslav Ovsiienko if (!list) { 2834a62ec991SViacheslav Ovsiienko DRV_LOG(ERR, "spawn data array allocation failure"); 2835a62ec991SViacheslav Ovsiienko rte_errno = ENOMEM; 2836a62ec991SViacheslav Ovsiienko ret = -rte_errno; 2837a62ec991SViacheslav Ovsiienko goto exit; 2838a62ec991SViacheslav Ovsiienko } 28392e569a37SViacheslav Ovsiienko if (bd >= 0 || np > 1) { 2840ad74bc61SViacheslav Ovsiienko /* 2841ae4eb7dcSViacheslav Ovsiienko * Single IB device with multiple ports found, 2842ad74bc61SViacheslav Ovsiienko * it may be E-Switch master device and representors. 2843ad74bc61SViacheslav Ovsiienko * We have to perform identification trough the ports. 2844ad74bc61SViacheslav Ovsiienko */ 2845ad74bc61SViacheslav Ovsiienko assert(nl_rdma >= 0); 2846ad74bc61SViacheslav Ovsiienko assert(ns == 0); 2847ad74bc61SViacheslav Ovsiienko assert(nd == 1); 28482e569a37SViacheslav Ovsiienko assert(np); 2849ad74bc61SViacheslav Ovsiienko for (i = 1; i <= np; ++i) { 2850ad74bc61SViacheslav Ovsiienko list[ns].max_port = np; 2851ad74bc61SViacheslav Ovsiienko list[ns].ibv_port = i; 2852ad74bc61SViacheslav Ovsiienko list[ns].ibv_dev = ibv_match[0]; 2853ad74bc61SViacheslav Ovsiienko list[ns].eth_dev = NULL; 2854ab3cffcfSViacheslav Ovsiienko list[ns].pci_dev = pci_dev; 28552e569a37SViacheslav Ovsiienko list[ns].pf_bond = bd; 2856ad74bc61SViacheslav Ovsiienko list[ns].ifindex = mlx5_nl_ifindex 2857ad74bc61SViacheslav Ovsiienko (nl_rdma, list[ns].ibv_dev->name, i); 2858ad74bc61SViacheslav Ovsiienko if (!list[ns].ifindex) { 2859ad74bc61SViacheslav Ovsiienko /* 2860ad74bc61SViacheslav Ovsiienko * No network interface index found for the 2861ad74bc61SViacheslav Ovsiienko * specified port, it means there is no 2862ad74bc61SViacheslav Ovsiienko * representor on this port. It's OK, 2863ad74bc61SViacheslav Ovsiienko * there can be disabled ports, for example 2864ad74bc61SViacheslav Ovsiienko * if sriov_numvfs < sriov_totalvfs. 2865ad74bc61SViacheslav Ovsiienko */ 286626c08b97SAdrien Mazarguil continue; 286726c08b97SAdrien Mazarguil } 2868ad74bc61SViacheslav Ovsiienko ret = -1; 286926c08b97SAdrien Mazarguil if (nl_route >= 0) 2870ad74bc61SViacheslav Ovsiienko ret = mlx5_nl_switch_info 2871ad74bc61SViacheslav Ovsiienko (nl_route, 2872ad74bc61SViacheslav Ovsiienko list[ns].ifindex, 2873ad74bc61SViacheslav Ovsiienko &list[ns].info); 2874ad74bc61SViacheslav Ovsiienko if (ret || (!list[ns].info.representor && 2875ad74bc61SViacheslav Ovsiienko !list[ns].info.master)) { 2876ad74bc61SViacheslav Ovsiienko /* 2877ad74bc61SViacheslav Ovsiienko * We failed to recognize representors with 2878ad74bc61SViacheslav Ovsiienko * Netlink, let's try to perform the task 2879ad74bc61SViacheslav Ovsiienko * with sysfs. 2880ad74bc61SViacheslav Ovsiienko */ 2881ad74bc61SViacheslav Ovsiienko ret = mlx5_sysfs_switch_info 2882ad74bc61SViacheslav Ovsiienko (list[ns].ifindex, 2883ad74bc61SViacheslav Ovsiienko &list[ns].info); 2884ad74bc61SViacheslav Ovsiienko } 28852e569a37SViacheslav Ovsiienko if (!ret && bd >= 0) { 28862e569a37SViacheslav Ovsiienko switch (list[ns].info.name_type) { 28872e569a37SViacheslav Ovsiienko case MLX5_PHYS_PORT_NAME_TYPE_UPLINK: 28882e569a37SViacheslav Ovsiienko if (list[ns].info.port_name == bd) 28892e569a37SViacheslav Ovsiienko ns++; 28902e569a37SViacheslav Ovsiienko break; 28912e569a37SViacheslav Ovsiienko case MLX5_PHYS_PORT_NAME_TYPE_PFVF: 28922e569a37SViacheslav Ovsiienko if (list[ns].info.pf_num == bd) 28932e569a37SViacheslav Ovsiienko ns++; 28942e569a37SViacheslav Ovsiienko break; 28952e569a37SViacheslav Ovsiienko default: 28962e569a37SViacheslav Ovsiienko break; 28972e569a37SViacheslav Ovsiienko } 28982e569a37SViacheslav Ovsiienko continue; 28992e569a37SViacheslav Ovsiienko } 2900ad74bc61SViacheslav Ovsiienko if (!ret && (list[ns].info.representor ^ 2901ad74bc61SViacheslav Ovsiienko list[ns].info.master)) 2902ad74bc61SViacheslav Ovsiienko ns++; 2903ad74bc61SViacheslav Ovsiienko } 2904ad74bc61SViacheslav Ovsiienko if (!ns) { 290526c08b97SAdrien Mazarguil DRV_LOG(ERR, 2906ad74bc61SViacheslav Ovsiienko "unable to recognize master/representors" 2907ad74bc61SViacheslav Ovsiienko " on the IB device with multiple ports"); 2908ad74bc61SViacheslav Ovsiienko rte_errno = ENOENT; 2909ad74bc61SViacheslav Ovsiienko ret = -rte_errno; 2910ad74bc61SViacheslav Ovsiienko goto exit; 2911ad74bc61SViacheslav Ovsiienko } 2912ad74bc61SViacheslav Ovsiienko } else { 2913ad74bc61SViacheslav Ovsiienko /* 2914ad74bc61SViacheslav Ovsiienko * The existence of several matching entries (nd > 1) means 2915ad74bc61SViacheslav Ovsiienko * port representors have been instantiated. No existing Verbs 2916ad74bc61SViacheslav Ovsiienko * call nor sysfs entries can tell them apart, this can only 2917ad74bc61SViacheslav Ovsiienko * be done through Netlink calls assuming kernel drivers are 2918ad74bc61SViacheslav Ovsiienko * recent enough to support them. 2919ad74bc61SViacheslav Ovsiienko * 2920ad74bc61SViacheslav Ovsiienko * In the event of identification failure through Netlink, 2921ad74bc61SViacheslav Ovsiienko * try again through sysfs, then: 2922ad74bc61SViacheslav Ovsiienko * 2923ad74bc61SViacheslav Ovsiienko * 1. A single IB device matches (nd == 1) with single 2924ad74bc61SViacheslav Ovsiienko * port (np=0/1) and is not a representor, assume 2925ad74bc61SViacheslav Ovsiienko * no switch support. 2926ad74bc61SViacheslav Ovsiienko * 2927ad74bc61SViacheslav Ovsiienko * 2. Otherwise no safe assumptions can be made; 2928ad74bc61SViacheslav Ovsiienko * complain louder and bail out. 2929ad74bc61SViacheslav Ovsiienko */ 2930ad74bc61SViacheslav Ovsiienko np = 1; 2931ad74bc61SViacheslav Ovsiienko for (i = 0; i != nd; ++i) { 2932ad74bc61SViacheslav Ovsiienko memset(&list[ns].info, 0, sizeof(list[ns].info)); 2933ad74bc61SViacheslav Ovsiienko list[ns].max_port = 1; 2934ad74bc61SViacheslav Ovsiienko list[ns].ibv_port = 1; 2935ad74bc61SViacheslav Ovsiienko list[ns].ibv_dev = ibv_match[i]; 2936ad74bc61SViacheslav Ovsiienko list[ns].eth_dev = NULL; 2937ab3cffcfSViacheslav Ovsiienko list[ns].pci_dev = pci_dev; 29382e569a37SViacheslav Ovsiienko list[ns].pf_bond = -1; 2939ad74bc61SViacheslav Ovsiienko list[ns].ifindex = 0; 2940ad74bc61SViacheslav Ovsiienko if (nl_rdma >= 0) 2941ad74bc61SViacheslav Ovsiienko list[ns].ifindex = mlx5_nl_ifindex 2942ad74bc61SViacheslav Ovsiienko (nl_rdma, list[ns].ibv_dev->name, 1); 2943ad74bc61SViacheslav Ovsiienko if (!list[ns].ifindex) { 29449c2bbd04SViacheslav Ovsiienko char ifname[IF_NAMESIZE]; 29459c2bbd04SViacheslav Ovsiienko 2946ad74bc61SViacheslav Ovsiienko /* 29479c2bbd04SViacheslav Ovsiienko * Netlink failed, it may happen with old 29489c2bbd04SViacheslav Ovsiienko * ib_core kernel driver (before 4.16). 29499c2bbd04SViacheslav Ovsiienko * We can assume there is old driver because 29509c2bbd04SViacheslav Ovsiienko * here we are processing single ports IB 29519c2bbd04SViacheslav Ovsiienko * devices. Let's try sysfs to retrieve 29529c2bbd04SViacheslav Ovsiienko * the ifindex. The method works for 29539c2bbd04SViacheslav Ovsiienko * master device only. 29549c2bbd04SViacheslav Ovsiienko */ 29559c2bbd04SViacheslav Ovsiienko if (nd > 1) { 29569c2bbd04SViacheslav Ovsiienko /* 29579c2bbd04SViacheslav Ovsiienko * Multiple devices found, assume 29589c2bbd04SViacheslav Ovsiienko * representors, can not distinguish 29599c2bbd04SViacheslav Ovsiienko * master/representor and retrieve 29609c2bbd04SViacheslav Ovsiienko * ifindex via sysfs. 2961ad74bc61SViacheslav Ovsiienko */ 2962ad74bc61SViacheslav Ovsiienko continue; 2963ad74bc61SViacheslav Ovsiienko } 29649c2bbd04SViacheslav Ovsiienko ret = mlx5_get_master_ifname 29659c2bbd04SViacheslav Ovsiienko (ibv_match[i]->ibdev_path, &ifname); 29669c2bbd04SViacheslav Ovsiienko if (!ret) 29679c2bbd04SViacheslav Ovsiienko list[ns].ifindex = 29689c2bbd04SViacheslav Ovsiienko if_nametoindex(ifname); 29699c2bbd04SViacheslav Ovsiienko if (!list[ns].ifindex) { 29709c2bbd04SViacheslav Ovsiienko /* 29719c2bbd04SViacheslav Ovsiienko * No network interface index found 29729c2bbd04SViacheslav Ovsiienko * for the specified device, it means 29739c2bbd04SViacheslav Ovsiienko * there it is neither representor 29749c2bbd04SViacheslav Ovsiienko * nor master. 29759c2bbd04SViacheslav Ovsiienko */ 29769c2bbd04SViacheslav Ovsiienko continue; 29779c2bbd04SViacheslav Ovsiienko } 29789c2bbd04SViacheslav Ovsiienko } 2979ad74bc61SViacheslav Ovsiienko ret = -1; 2980ad74bc61SViacheslav Ovsiienko if (nl_route >= 0) 2981ad74bc61SViacheslav Ovsiienko ret = mlx5_nl_switch_info 2982ad74bc61SViacheslav Ovsiienko (nl_route, 2983ad74bc61SViacheslav Ovsiienko list[ns].ifindex, 2984ad74bc61SViacheslav Ovsiienko &list[ns].info); 2985ad74bc61SViacheslav Ovsiienko if (ret || (!list[ns].info.representor && 2986ad74bc61SViacheslav Ovsiienko !list[ns].info.master)) { 2987ad74bc61SViacheslav Ovsiienko /* 2988ad74bc61SViacheslav Ovsiienko * We failed to recognize representors with 2989ad74bc61SViacheslav Ovsiienko * Netlink, let's try to perform the task 2990ad74bc61SViacheslav Ovsiienko * with sysfs. 2991ad74bc61SViacheslav Ovsiienko */ 2992ad74bc61SViacheslav Ovsiienko ret = mlx5_sysfs_switch_info 2993ad74bc61SViacheslav Ovsiienko (list[ns].ifindex, 2994ad74bc61SViacheslav Ovsiienko &list[ns].info); 2995ad74bc61SViacheslav Ovsiienko } 2996ad74bc61SViacheslav Ovsiienko if (!ret && (list[ns].info.representor ^ 2997ad74bc61SViacheslav Ovsiienko list[ns].info.master)) { 2998ad74bc61SViacheslav Ovsiienko ns++; 2999ad74bc61SViacheslav Ovsiienko } else if ((nd == 1) && 3000ad74bc61SViacheslav Ovsiienko !list[ns].info.representor && 3001ad74bc61SViacheslav Ovsiienko !list[ns].info.master) { 3002ad74bc61SViacheslav Ovsiienko /* 3003ad74bc61SViacheslav Ovsiienko * Single IB device with 3004ad74bc61SViacheslav Ovsiienko * one physical port and 3005ad74bc61SViacheslav Ovsiienko * attached network device. 3006ad74bc61SViacheslav Ovsiienko * May be SRIOV is not enabled 3007ad74bc61SViacheslav Ovsiienko * or there is no representors. 3008ad74bc61SViacheslav Ovsiienko */ 3009ad74bc61SViacheslav Ovsiienko DRV_LOG(INFO, "no E-Switch support detected"); 3010ad74bc61SViacheslav Ovsiienko ns++; 3011ad74bc61SViacheslav Ovsiienko break; 301226c08b97SAdrien Mazarguil } 3013f38c5457SAdrien Mazarguil } 3014ad74bc61SViacheslav Ovsiienko if (!ns) { 3015ad74bc61SViacheslav Ovsiienko DRV_LOG(ERR, 3016ad74bc61SViacheslav Ovsiienko "unable to recognize master/representors" 3017ad74bc61SViacheslav Ovsiienko " on the multiple IB devices"); 3018ad74bc61SViacheslav Ovsiienko rte_errno = ENOENT; 3019ad74bc61SViacheslav Ovsiienko ret = -rte_errno; 3020ad74bc61SViacheslav Ovsiienko goto exit; 3021ad74bc61SViacheslav Ovsiienko } 3022ad74bc61SViacheslav Ovsiienko } 3023ad74bc61SViacheslav Ovsiienko assert(ns); 3024116f90adSAdrien Mazarguil /* 3025116f90adSAdrien Mazarguil * Sort list to probe devices in natural order for users convenience 3026116f90adSAdrien Mazarguil * (i.e. master first, then representors from lowest to highest ID). 3027116f90adSAdrien Mazarguil */ 3028ad74bc61SViacheslav Ovsiienko qsort(list, ns, sizeof(*list), mlx5_dev_spawn_data_cmp); 3029f87bfa8eSYongseok Koh /* Default configuration. */ 3030f87bfa8eSYongseok Koh dev_config = (struct mlx5_dev_config){ 303178c7a16dSYongseok Koh .hw_padding = 0, 3032f87bfa8eSYongseok Koh .mps = MLX5_ARG_UNSET, 3033f87bfa8eSYongseok Koh .rx_vec_en = 1, 3034505f1fe4SViacheslav Ovsiienko .txq_inline_max = MLX5_ARG_UNSET, 3035505f1fe4SViacheslav Ovsiienko .txq_inline_min = MLX5_ARG_UNSET, 3036505f1fe4SViacheslav Ovsiienko .txq_inline_mpw = MLX5_ARG_UNSET, 3037f87bfa8eSYongseok Koh .txqs_inline = MLX5_ARG_UNSET, 3038f87bfa8eSYongseok Koh .vf_nl_en = 1, 3039dceb5029SYongseok Koh .mr_ext_memseg_en = 1, 3040f87bfa8eSYongseok Koh .mprq = { 3041f87bfa8eSYongseok Koh .enabled = 0, /* Disabled by default. */ 3042f87bfa8eSYongseok Koh .stride_num_n = MLX5_MPRQ_STRIDE_NUM_N, 3043f87bfa8eSYongseok Koh .max_memcpy_len = MLX5_MPRQ_MEMCPY_DEFAULT_LEN, 3044f87bfa8eSYongseok Koh .min_rxqs_num = MLX5_MPRQ_MIN_RXQS, 3045f87bfa8eSYongseok Koh }, 3046e2b4925eSOri Kam .dv_esw_en = 1, 3047f87bfa8eSYongseok Koh }; 3048ad74bc61SViacheslav Ovsiienko /* Device specific configuration. */ 3049f38c5457SAdrien Mazarguil switch (pci_dev->id.device_id) { 3050f38c5457SAdrien Mazarguil case PCI_DEVICE_ID_MELLANOX_CONNECTX4VF: 3051f38c5457SAdrien Mazarguil case PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF: 3052f38c5457SAdrien Mazarguil case PCI_DEVICE_ID_MELLANOX_CONNECTX5VF: 3053f38c5457SAdrien Mazarguil case PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF: 3054a40b734bSViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX5BFVF: 3055c930f02cSViacheslav Ovsiienko case PCI_DEVICE_ID_MELLANOX_CONNECTX6VF: 30565fc66630SRaslan Darawsheh case PCI_DEVICE_ID_MELLANOX_CONNECTX6DXVF: 3057f87bfa8eSYongseok Koh dev_config.vf = 1; 3058f38c5457SAdrien Mazarguil break; 3059f38c5457SAdrien Mazarguil default: 3060f87bfa8eSYongseok Koh break; 3061f38c5457SAdrien Mazarguil } 3062ad74bc61SViacheslav Ovsiienko for (i = 0; i != ns; ++i) { 30632b730263SAdrien Mazarguil uint32_t restore; 30642b730263SAdrien Mazarguil 3065f87bfa8eSYongseok Koh list[i].eth_dev = mlx5_dev_spawn(&pci_dev->device, 3066ad74bc61SViacheslav Ovsiienko &list[i], 3067ad74bc61SViacheslav Ovsiienko dev_config); 30686de569f5SAdrien Mazarguil if (!list[i].eth_dev) { 3069206254b7SOphir Munk if (rte_errno != EBUSY && rte_errno != EEXIST) 30702b730263SAdrien Mazarguil break; 3071206254b7SOphir Munk /* Device is disabled or already spawned. Ignore it. */ 30726de569f5SAdrien Mazarguil continue; 30736de569f5SAdrien Mazarguil } 3074116f90adSAdrien Mazarguil restore = list[i].eth_dev->data->dev_flags; 3075116f90adSAdrien Mazarguil rte_eth_copy_pci_info(list[i].eth_dev, pci_dev); 30762b730263SAdrien Mazarguil /* Restore non-PCI flags cleared by the above call. */ 3077116f90adSAdrien Mazarguil list[i].eth_dev->data->dev_flags |= restore; 307823242063SMatan Azrad mlx5_dev_interrupt_handler_devx_install(list[i].eth_dev); 3079116f90adSAdrien Mazarguil rte_eth_dev_probing_finish(list[i].eth_dev); 30802b730263SAdrien Mazarguil } 3081ad74bc61SViacheslav Ovsiienko if (i != ns) { 3082f38c5457SAdrien Mazarguil DRV_LOG(ERR, 3083f38c5457SAdrien Mazarguil "probe of PCI device " PCI_PRI_FMT " aborted after" 3084f38c5457SAdrien Mazarguil " encountering an error: %s", 3085f38c5457SAdrien Mazarguil pci_dev->addr.domain, pci_dev->addr.bus, 3086f38c5457SAdrien Mazarguil pci_dev->addr.devid, pci_dev->addr.function, 3087f38c5457SAdrien Mazarguil strerror(rte_errno)); 3088f38c5457SAdrien Mazarguil ret = -rte_errno; 30892b730263SAdrien Mazarguil /* Roll back. */ 30902b730263SAdrien Mazarguil while (i--) { 30916de569f5SAdrien Mazarguil if (!list[i].eth_dev) 30926de569f5SAdrien Mazarguil continue; 3093116f90adSAdrien Mazarguil mlx5_dev_close(list[i].eth_dev); 3094e16adf08SThomas Monjalon /* mac_addrs must not be freed because in dev_private */ 3095e16adf08SThomas Monjalon list[i].eth_dev->data->mac_addrs = NULL; 3096116f90adSAdrien Mazarguil claim_zero(rte_eth_dev_release_port(list[i].eth_dev)); 30972b730263SAdrien Mazarguil } 30982b730263SAdrien Mazarguil /* Restore original error. */ 30992b730263SAdrien Mazarguil rte_errno = -ret; 3100f38c5457SAdrien Mazarguil } else { 3101f38c5457SAdrien Mazarguil ret = 0; 3102f38c5457SAdrien Mazarguil } 3103ad74bc61SViacheslav Ovsiienko exit: 3104ad74bc61SViacheslav Ovsiienko /* 3105ad74bc61SViacheslav Ovsiienko * Do the routine cleanup: 3106ad74bc61SViacheslav Ovsiienko * - close opened Netlink sockets 3107a62ec991SViacheslav Ovsiienko * - free allocated spawn data array 3108ad74bc61SViacheslav Ovsiienko * - free the Infiniband device list 3109ad74bc61SViacheslav Ovsiienko */ 3110ad74bc61SViacheslav Ovsiienko if (nl_rdma >= 0) 3111ad74bc61SViacheslav Ovsiienko close(nl_rdma); 3112ad74bc61SViacheslav Ovsiienko if (nl_route >= 0) 3113ad74bc61SViacheslav Ovsiienko close(nl_route); 3114a62ec991SViacheslav Ovsiienko if (list) 3115a62ec991SViacheslav Ovsiienko rte_free(list); 3116ad74bc61SViacheslav Ovsiienko assert(ibv_list); 3117ad74bc61SViacheslav Ovsiienko mlx5_glue->free_device_list(ibv_list); 3118f38c5457SAdrien Mazarguil return ret; 3119771fa900SAdrien Mazarguil } 3120771fa900SAdrien Mazarguil 3121fbc83412SViacheslav Ovsiienko /** 3122fbc83412SViacheslav Ovsiienko * Look for the ethernet device belonging to mlx5 driver. 3123fbc83412SViacheslav Ovsiienko * 3124fbc83412SViacheslav Ovsiienko * @param[in] port_id 3125fbc83412SViacheslav Ovsiienko * port_id to start looking for device. 3126fbc83412SViacheslav Ovsiienko * @param[in] pci_dev 3127fbc83412SViacheslav Ovsiienko * Pointer to the hint PCI device. When device is being probed 3128fbc83412SViacheslav Ovsiienko * the its siblings (master and preceding representors might 3129fbc83412SViacheslav Ovsiienko * not have assigned driver yet (because the mlx5_pci_probe() 3130fbc83412SViacheslav Ovsiienko * is not completed yet, for this case match on hint PCI 3131fbc83412SViacheslav Ovsiienko * device may be used to detect sibling device. 3132fbc83412SViacheslav Ovsiienko * 3133fbc83412SViacheslav Ovsiienko * @return 3134fbc83412SViacheslav Ovsiienko * port_id of found device, RTE_MAX_ETHPORT if not found. 3135fbc83412SViacheslav Ovsiienko */ 3136f7e95215SViacheslav Ovsiienko uint16_t 3137fbc83412SViacheslav Ovsiienko mlx5_eth_find_next(uint16_t port_id, struct rte_pci_device *pci_dev) 3138f7e95215SViacheslav Ovsiienko { 3139f7e95215SViacheslav Ovsiienko while (port_id < RTE_MAX_ETHPORTS) { 3140f7e95215SViacheslav Ovsiienko struct rte_eth_dev *dev = &rte_eth_devices[port_id]; 3141f7e95215SViacheslav Ovsiienko 3142f7e95215SViacheslav Ovsiienko if (dev->state != RTE_ETH_DEV_UNUSED && 3143f7e95215SViacheslav Ovsiienko dev->device && 3144fbc83412SViacheslav Ovsiienko (dev->device == &pci_dev->device || 3145fbc83412SViacheslav Ovsiienko (dev->device->driver && 3146f7e95215SViacheslav Ovsiienko dev->device->driver->name && 3147fbc83412SViacheslav Ovsiienko !strcmp(dev->device->driver->name, MLX5_DRIVER_NAME)))) 3148f7e95215SViacheslav Ovsiienko break; 3149f7e95215SViacheslav Ovsiienko port_id++; 3150f7e95215SViacheslav Ovsiienko } 3151f7e95215SViacheslav Ovsiienko if (port_id >= RTE_MAX_ETHPORTS) 3152f7e95215SViacheslav Ovsiienko return RTE_MAX_ETHPORTS; 3153f7e95215SViacheslav Ovsiienko return port_id; 3154f7e95215SViacheslav Ovsiienko } 3155f7e95215SViacheslav Ovsiienko 31563a820742SOphir Munk /** 31573a820742SOphir Munk * DPDK callback to remove a PCI device. 31583a820742SOphir Munk * 31593a820742SOphir Munk * This function removes all Ethernet devices belong to a given PCI device. 31603a820742SOphir Munk * 31613a820742SOphir Munk * @param[in] pci_dev 31623a820742SOphir Munk * Pointer to the PCI device. 31633a820742SOphir Munk * 31643a820742SOphir Munk * @return 31653a820742SOphir Munk * 0 on success, the function cannot fail. 31663a820742SOphir Munk */ 31673a820742SOphir Munk static int 31683a820742SOphir Munk mlx5_pci_remove(struct rte_pci_device *pci_dev) 31693a820742SOphir Munk { 31703a820742SOphir Munk uint16_t port_id; 31713a820742SOphir Munk 31725294b800SThomas Monjalon RTE_ETH_FOREACH_DEV_OF(port_id, &pci_dev->device) 31733a820742SOphir Munk rte_eth_dev_close(port_id); 31743a820742SOphir Munk return 0; 31753a820742SOphir Munk } 31763a820742SOphir Munk 3177771fa900SAdrien Mazarguil static const struct rte_pci_id mlx5_pci_id_map[] = { 3178771fa900SAdrien Mazarguil { 31791d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 31801d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4) 3181771fa900SAdrien Mazarguil }, 3182771fa900SAdrien Mazarguil { 31831d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 31841d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4VF) 3185771fa900SAdrien Mazarguil }, 3186771fa900SAdrien Mazarguil { 31871d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 31881d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4LX) 3189771fa900SAdrien Mazarguil }, 3190771fa900SAdrien Mazarguil { 31911d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 31921d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF) 3193771fa900SAdrien Mazarguil }, 3194771fa900SAdrien Mazarguil { 3195528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 3196528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5) 3197528a9fbeSYongseok Koh }, 3198528a9fbeSYongseok Koh { 3199528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 3200528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5VF) 3201528a9fbeSYongseok Koh }, 3202528a9fbeSYongseok Koh { 3203528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 3204528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5EX) 3205528a9fbeSYongseok Koh }, 3206528a9fbeSYongseok Koh { 3207528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 3208528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF) 3209528a9fbeSYongseok Koh }, 3210528a9fbeSYongseok Koh { 3211dd3331c6SShahaf Shuler RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 3212dd3331c6SShahaf Shuler PCI_DEVICE_ID_MELLANOX_CONNECTX5BF) 3213dd3331c6SShahaf Shuler }, 3214dd3331c6SShahaf Shuler { 3215c322c0e5SOri Kam RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 3216c322c0e5SOri Kam PCI_DEVICE_ID_MELLANOX_CONNECTX5BFVF) 3217c322c0e5SOri Kam }, 3218c322c0e5SOri Kam { 3219f0354d84SWisam Jaddo RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 3220f0354d84SWisam Jaddo PCI_DEVICE_ID_MELLANOX_CONNECTX6) 3221f0354d84SWisam Jaddo }, 3222f0354d84SWisam Jaddo { 3223f0354d84SWisam Jaddo RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 3224f0354d84SWisam Jaddo PCI_DEVICE_ID_MELLANOX_CONNECTX6VF) 3225f0354d84SWisam Jaddo }, 3226f0354d84SWisam Jaddo { 32275fc66630SRaslan Darawsheh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 32285fc66630SRaslan Darawsheh PCI_DEVICE_ID_MELLANOX_CONNECTX6DX) 32295fc66630SRaslan Darawsheh }, 32305fc66630SRaslan Darawsheh { 32315fc66630SRaslan Darawsheh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 32325fc66630SRaslan Darawsheh PCI_DEVICE_ID_MELLANOX_CONNECTX6DXVF) 32335fc66630SRaslan Darawsheh }, 32345fc66630SRaslan Darawsheh { 3235771fa900SAdrien Mazarguil .vendor_id = 0 3236771fa900SAdrien Mazarguil } 3237771fa900SAdrien Mazarguil }; 3238771fa900SAdrien Mazarguil 3239fdf91e0fSJan Blunck static struct rte_pci_driver mlx5_driver = { 32402f3193cfSJan Viktorin .driver = { 32412f3193cfSJan Viktorin .name = MLX5_DRIVER_NAME 32422f3193cfSJan Viktorin }, 3243771fa900SAdrien Mazarguil .id_table = mlx5_pci_id_map, 3244af424af8SShreyansh Jain .probe = mlx5_pci_probe, 32453a820742SOphir Munk .remove = mlx5_pci_remove, 3246989e999dSShahaf Shuler .dma_map = mlx5_dma_map, 3247989e999dSShahaf Shuler .dma_unmap = mlx5_dma_unmap, 324869c06d0eSYongseok Koh .drv_flags = RTE_PCI_DRV_INTR_LSC | RTE_PCI_DRV_INTR_RMV | 3249b76fafb1SDavid Marchand RTE_PCI_DRV_PROBE_AGAIN, 3250771fa900SAdrien Mazarguil }; 3251771fa900SAdrien Mazarguil 325272b934adSThomas Monjalon #ifdef RTE_IBVERBS_LINK_DLOPEN 325359b91becSAdrien Mazarguil 325459b91becSAdrien Mazarguil /** 325508c028d0SAdrien Mazarguil * Suffix RTE_EAL_PMD_PATH with "-glue". 325608c028d0SAdrien Mazarguil * 325708c028d0SAdrien Mazarguil * This function performs a sanity check on RTE_EAL_PMD_PATH before 325808c028d0SAdrien Mazarguil * suffixing its last component. 325908c028d0SAdrien Mazarguil * 326008c028d0SAdrien Mazarguil * @param buf[out] 326108c028d0SAdrien Mazarguil * Output buffer, should be large enough otherwise NULL is returned. 326208c028d0SAdrien Mazarguil * @param size 326308c028d0SAdrien Mazarguil * Size of @p out. 326408c028d0SAdrien Mazarguil * 326508c028d0SAdrien Mazarguil * @return 326608c028d0SAdrien Mazarguil * Pointer to @p buf or @p NULL in case suffix cannot be appended. 326708c028d0SAdrien Mazarguil */ 326808c028d0SAdrien Mazarguil static char * 326908c028d0SAdrien Mazarguil mlx5_glue_path(char *buf, size_t size) 327008c028d0SAdrien Mazarguil { 327108c028d0SAdrien Mazarguil static const char *const bad[] = { "/", ".", "..", NULL }; 327208c028d0SAdrien Mazarguil const char *path = RTE_EAL_PMD_PATH; 327308c028d0SAdrien Mazarguil size_t len = strlen(path); 327408c028d0SAdrien Mazarguil size_t off; 327508c028d0SAdrien Mazarguil int i; 327608c028d0SAdrien Mazarguil 327708c028d0SAdrien Mazarguil while (len && path[len - 1] == '/') 327808c028d0SAdrien Mazarguil --len; 327908c028d0SAdrien Mazarguil for (off = len; off && path[off - 1] != '/'; --off) 328008c028d0SAdrien Mazarguil ; 328108c028d0SAdrien Mazarguil for (i = 0; bad[i]; ++i) 328208c028d0SAdrien Mazarguil if (!strncmp(path + off, bad[i], (int)(len - off))) 328308c028d0SAdrien Mazarguil goto error; 328408c028d0SAdrien Mazarguil i = snprintf(buf, size, "%.*s-glue", (int)len, path); 328508c028d0SAdrien Mazarguil if (i == -1 || (size_t)i >= size) 328608c028d0SAdrien Mazarguil goto error; 328708c028d0SAdrien Mazarguil return buf; 328808c028d0SAdrien Mazarguil error: 3289a170a30dSNélio Laranjeiro DRV_LOG(ERR, 3290a170a30dSNélio Laranjeiro "unable to append \"-glue\" to last component of" 329108c028d0SAdrien Mazarguil " RTE_EAL_PMD_PATH (\"" RTE_EAL_PMD_PATH "\")," 329208c028d0SAdrien Mazarguil " please re-configure DPDK"); 329308c028d0SAdrien Mazarguil return NULL; 329408c028d0SAdrien Mazarguil } 329508c028d0SAdrien Mazarguil 329608c028d0SAdrien Mazarguil /** 329759b91becSAdrien Mazarguil * Initialization routine for run-time dependency on rdma-core. 329859b91becSAdrien Mazarguil */ 329959b91becSAdrien Mazarguil static int 330059b91becSAdrien Mazarguil mlx5_glue_init(void) 330159b91becSAdrien Mazarguil { 330208c028d0SAdrien Mazarguil char glue_path[sizeof(RTE_EAL_PMD_PATH) - 1 + sizeof("-glue")]; 3303f6242d06SAdrien Mazarguil const char *path[] = { 3304f6242d06SAdrien Mazarguil /* 3305f6242d06SAdrien Mazarguil * A basic security check is necessary before trusting 3306f6242d06SAdrien Mazarguil * MLX5_GLUE_PATH, which may override RTE_EAL_PMD_PATH. 3307f6242d06SAdrien Mazarguil */ 3308f6242d06SAdrien Mazarguil (geteuid() == getuid() && getegid() == getgid() ? 3309f6242d06SAdrien Mazarguil getenv("MLX5_GLUE_PATH") : NULL), 331008c028d0SAdrien Mazarguil /* 331108c028d0SAdrien Mazarguil * When RTE_EAL_PMD_PATH is set, use its glue-suffixed 331208c028d0SAdrien Mazarguil * variant, otherwise let dlopen() look up libraries on its 331308c028d0SAdrien Mazarguil * own. 331408c028d0SAdrien Mazarguil */ 331508c028d0SAdrien Mazarguil (*RTE_EAL_PMD_PATH ? 331608c028d0SAdrien Mazarguil mlx5_glue_path(glue_path, sizeof(glue_path)) : ""), 3317f6242d06SAdrien Mazarguil }; 3318f6242d06SAdrien Mazarguil unsigned int i = 0; 331959b91becSAdrien Mazarguil void *handle = NULL; 332059b91becSAdrien Mazarguil void **sym; 332159b91becSAdrien Mazarguil const char *dlmsg; 332259b91becSAdrien Mazarguil 3323f6242d06SAdrien Mazarguil while (!handle && i != RTE_DIM(path)) { 3324f6242d06SAdrien Mazarguil const char *end; 3325f6242d06SAdrien Mazarguil size_t len; 3326f6242d06SAdrien Mazarguil int ret; 3327f6242d06SAdrien Mazarguil 3328f6242d06SAdrien Mazarguil if (!path[i]) { 3329f6242d06SAdrien Mazarguil ++i; 3330f6242d06SAdrien Mazarguil continue; 3331f6242d06SAdrien Mazarguil } 3332f6242d06SAdrien Mazarguil end = strpbrk(path[i], ":;"); 3333f6242d06SAdrien Mazarguil if (!end) 3334f6242d06SAdrien Mazarguil end = path[i] + strlen(path[i]); 3335f6242d06SAdrien Mazarguil len = end - path[i]; 3336f6242d06SAdrien Mazarguil ret = 0; 3337f6242d06SAdrien Mazarguil do { 3338f6242d06SAdrien Mazarguil char name[ret + 1]; 3339f6242d06SAdrien Mazarguil 3340f6242d06SAdrien Mazarguil ret = snprintf(name, sizeof(name), "%.*s%s" MLX5_GLUE, 3341f6242d06SAdrien Mazarguil (int)len, path[i], 3342f6242d06SAdrien Mazarguil (!len || *(end - 1) == '/') ? "" : "/"); 3343f6242d06SAdrien Mazarguil if (ret == -1) 3344f6242d06SAdrien Mazarguil break; 3345f6242d06SAdrien Mazarguil if (sizeof(name) != (size_t)ret + 1) 3346f6242d06SAdrien Mazarguil continue; 3347a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "looking for rdma-core glue as \"%s\"", 3348a170a30dSNélio Laranjeiro name); 3349f6242d06SAdrien Mazarguil handle = dlopen(name, RTLD_LAZY); 3350f6242d06SAdrien Mazarguil break; 3351f6242d06SAdrien Mazarguil } while (1); 3352f6242d06SAdrien Mazarguil path[i] = end + 1; 3353f6242d06SAdrien Mazarguil if (!*end) 3354f6242d06SAdrien Mazarguil ++i; 3355f6242d06SAdrien Mazarguil } 335659b91becSAdrien Mazarguil if (!handle) { 335759b91becSAdrien Mazarguil rte_errno = EINVAL; 335859b91becSAdrien Mazarguil dlmsg = dlerror(); 335959b91becSAdrien Mazarguil if (dlmsg) 3360a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "cannot load glue library: %s", dlmsg); 336159b91becSAdrien Mazarguil goto glue_error; 336259b91becSAdrien Mazarguil } 336359b91becSAdrien Mazarguil sym = dlsym(handle, "mlx5_glue"); 336459b91becSAdrien Mazarguil if (!sym || !*sym) { 336559b91becSAdrien Mazarguil rte_errno = EINVAL; 336659b91becSAdrien Mazarguil dlmsg = dlerror(); 336759b91becSAdrien Mazarguil if (dlmsg) 3368a170a30dSNélio Laranjeiro DRV_LOG(ERR, "cannot resolve glue symbol: %s", dlmsg); 336959b91becSAdrien Mazarguil goto glue_error; 337059b91becSAdrien Mazarguil } 337159b91becSAdrien Mazarguil mlx5_glue = *sym; 337259b91becSAdrien Mazarguil return 0; 337359b91becSAdrien Mazarguil glue_error: 337459b91becSAdrien Mazarguil if (handle) 337559b91becSAdrien Mazarguil dlclose(handle); 3376a170a30dSNélio Laranjeiro DRV_LOG(WARNING, 3377a170a30dSNélio Laranjeiro "cannot initialize PMD due to missing run-time dependency on" 3378a170a30dSNélio Laranjeiro " rdma-core libraries (libibverbs, libmlx5)"); 337959b91becSAdrien Mazarguil return -rte_errno; 338059b91becSAdrien Mazarguil } 338159b91becSAdrien Mazarguil 338259b91becSAdrien Mazarguil #endif 338359b91becSAdrien Mazarguil 3384771fa900SAdrien Mazarguil /** 3385771fa900SAdrien Mazarguil * Driver initialization routine. 3386771fa900SAdrien Mazarguil */ 3387f8e99896SThomas Monjalon RTE_INIT(rte_mlx5_pmd_init) 3388771fa900SAdrien Mazarguil { 33893d96644aSStephen Hemminger /* Initialize driver log type. */ 33903d96644aSStephen Hemminger mlx5_logtype = rte_log_register("pmd.net.mlx5"); 33913d96644aSStephen Hemminger if (mlx5_logtype >= 0) 33923d96644aSStephen Hemminger rte_log_set_level(mlx5_logtype, RTE_LOG_NOTICE); 33933d96644aSStephen Hemminger 33945f8ba81cSXueming Li /* Build the static tables for Verbs conversion. */ 3395ea16068cSYongseok Koh mlx5_set_ptype_table(); 33965f8ba81cSXueming Li mlx5_set_cksum_table(); 33975f8ba81cSXueming Li mlx5_set_swp_types_table(); 3398771fa900SAdrien Mazarguil /* 3399771fa900SAdrien Mazarguil * RDMAV_HUGEPAGES_SAFE tells ibv_fork_init() we intend to use 3400771fa900SAdrien Mazarguil * huge pages. Calling ibv_fork_init() during init allows 3401771fa900SAdrien Mazarguil * applications to use fork() safely for purposes other than 3402771fa900SAdrien Mazarguil * using this PMD, which is not supported in forked processes. 3403771fa900SAdrien Mazarguil */ 3404771fa900SAdrien Mazarguil setenv("RDMAV_HUGEPAGES_SAFE", "1", 1); 3405161b93e5SYongseok Koh /* Match the size of Rx completion entry to the size of a cacheline. */ 3406161b93e5SYongseok Koh if (RTE_CACHE_LINE_SIZE == 128) 3407161b93e5SYongseok Koh setenv("MLX5_CQE_SIZE", "128", 0); 34081ff30d18SMatan Azrad /* 34091ff30d18SMatan Azrad * MLX5_DEVICE_FATAL_CLEANUP tells ibv_destroy functions to 34101ff30d18SMatan Azrad * cleanup all the Verbs resources even when the device was removed. 34111ff30d18SMatan Azrad */ 34121ff30d18SMatan Azrad setenv("MLX5_DEVICE_FATAL_CLEANUP", "1", 1); 341372b934adSThomas Monjalon #ifdef RTE_IBVERBS_LINK_DLOPEN 341459b91becSAdrien Mazarguil if (mlx5_glue_init()) 341559b91becSAdrien Mazarguil return; 341659b91becSAdrien Mazarguil assert(mlx5_glue); 341759b91becSAdrien Mazarguil #endif 34182a3b0097SAdrien Mazarguil #ifndef NDEBUG 34192a3b0097SAdrien Mazarguil /* Glue structure must not contain any NULL pointers. */ 34202a3b0097SAdrien Mazarguil { 34212a3b0097SAdrien Mazarguil unsigned int i; 34222a3b0097SAdrien Mazarguil 34232a3b0097SAdrien Mazarguil for (i = 0; i != sizeof(*mlx5_glue) / sizeof(void *); ++i) 34242a3b0097SAdrien Mazarguil assert(((const void *const *)mlx5_glue)[i]); 34252a3b0097SAdrien Mazarguil } 34262a3b0097SAdrien Mazarguil #endif 34276d5df2eaSAdrien Mazarguil if (strcmp(mlx5_glue->version, MLX5_GLUE_VERSION)) { 3428a170a30dSNélio Laranjeiro DRV_LOG(ERR, 3429a170a30dSNélio Laranjeiro "rdma-core glue \"%s\" mismatch: \"%s\" is required", 34306d5df2eaSAdrien Mazarguil mlx5_glue->version, MLX5_GLUE_VERSION); 34316d5df2eaSAdrien Mazarguil return; 34326d5df2eaSAdrien Mazarguil } 34330e83b8e5SNelio Laranjeiro mlx5_glue->fork_init(); 34343dcfe039SThomas Monjalon rte_pci_register(&mlx5_driver); 3435771fa900SAdrien Mazarguil } 3436771fa900SAdrien Mazarguil 343701f19227SShreyansh Jain RTE_PMD_EXPORT_NAME(net_mlx5, __COUNTER__); 343801f19227SShreyansh Jain RTE_PMD_REGISTER_PCI_TABLE(net_mlx5, mlx5_pci_id_map); 34390880c401SOlivier Matz RTE_PMD_REGISTER_KMOD_DEP(net_mlx5, "* ib_uverbs & mlx5_core & mlx5_ib"); 3440