xref: /dpdk/drivers/net/mlx5/mlx5.c (revision 299d7dc28c37afc459a802f6f1ef9ece9f9c0a0c)
18fd92a66SOlivier Matz /* SPDX-License-Identifier: BSD-3-Clause
2771fa900SAdrien Mazarguil  * Copyright 2015 6WIND S.A.
35feecc57SShahaf Shuler  * Copyright 2015 Mellanox Technologies, Ltd
4771fa900SAdrien Mazarguil  */
5771fa900SAdrien Mazarguil 
6771fa900SAdrien Mazarguil #include <stddef.h>
7771fa900SAdrien Mazarguil #include <unistd.h>
8771fa900SAdrien Mazarguil #include <string.h>
9771fa900SAdrien Mazarguil #include <assert.h>
1059b91becSAdrien Mazarguil #include <dlfcn.h>
11771fa900SAdrien Mazarguil #include <stdint.h>
12771fa900SAdrien Mazarguil #include <stdlib.h>
13e72dd09bSNélio Laranjeiro #include <errno.h>
14771fa900SAdrien Mazarguil #include <net/if.h>
154a984153SXueming Li #include <sys/mman.h>
16ccdcba53SNélio Laranjeiro #include <linux/rtnetlink.h>
17771fa900SAdrien Mazarguil 
18771fa900SAdrien Mazarguil /* Verbs header. */
19771fa900SAdrien Mazarguil /* ISO C doesn't support unnamed structs/unions, disabling -pedantic. */
20771fa900SAdrien Mazarguil #ifdef PEDANTIC
21fc5b160fSBruce Richardson #pragma GCC diagnostic ignored "-Wpedantic"
22771fa900SAdrien Mazarguil #endif
23771fa900SAdrien Mazarguil #include <infiniband/verbs.h>
24771fa900SAdrien Mazarguil #ifdef PEDANTIC
25fc5b160fSBruce Richardson #pragma GCC diagnostic error "-Wpedantic"
26771fa900SAdrien Mazarguil #endif
27771fa900SAdrien Mazarguil 
28771fa900SAdrien Mazarguil #include <rte_malloc.h>
29ffc905f3SFerruh Yigit #include <rte_ethdev_driver.h>
30fdf91e0fSJan Blunck #include <rte_ethdev_pci.h>
31771fa900SAdrien Mazarguil #include <rte_pci.h>
32c752998bSGaetan Rivet #include <rte_bus_pci.h>
33771fa900SAdrien Mazarguil #include <rte_common.h>
3459b91becSAdrien Mazarguil #include <rte_config.h>
354a984153SXueming Li #include <rte_eal_memconfig.h>
36e72dd09bSNélio Laranjeiro #include <rte_kvargs.h>
37e89c15b6SAdrien Mazarguil #include <rte_rwlock.h>
38e89c15b6SAdrien Mazarguil #include <rte_spinlock.h>
39f38c5457SAdrien Mazarguil #include <rte_string_fns.h>
40771fa900SAdrien Mazarguil 
41771fa900SAdrien Mazarguil #include "mlx5.h"
42771fa900SAdrien Mazarguil #include "mlx5_utils.h"
432e22920bSAdrien Mazarguil #include "mlx5_rxtx.h"
44771fa900SAdrien Mazarguil #include "mlx5_autoconf.h"
4513d57bd5SAdrien Mazarguil #include "mlx5_defs.h"
460e83b8e5SNelio Laranjeiro #include "mlx5_glue.h"
47974f1e7eSYongseok Koh #include "mlx5_mr.h"
4884c406e7SOri Kam #include "mlx5_flow.h"
49771fa900SAdrien Mazarguil 
5099c12dccSNélio Laranjeiro /* Device parameter to enable RX completion queue compression. */
5199c12dccSNélio Laranjeiro #define MLX5_RXQ_CQE_COMP_EN "rxq_cqe_comp_en"
5299c12dccSNélio Laranjeiro 
53bc91e8dbSYongseok Koh /* Device parameter to enable RX completion entry padding to 128B. */
54bc91e8dbSYongseok Koh #define MLX5_RXQ_CQE_PAD_EN "rxq_cqe_pad_en"
55bc91e8dbSYongseok Koh 
5678c7a16dSYongseok Koh /* Device parameter to enable padding Rx packet to cacheline size. */
5778c7a16dSYongseok Koh #define MLX5_RXQ_PKT_PAD_EN "rxq_pkt_pad_en"
5878c7a16dSYongseok Koh 
597d6bf6b8SYongseok Koh /* Device parameter to enable Multi-Packet Rx queue. */
607d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_EN "mprq_en"
617d6bf6b8SYongseok Koh 
627d6bf6b8SYongseok Koh /* Device parameter to configure log 2 of the number of strides for MPRQ. */
637d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_LOG_STRIDE_NUM "mprq_log_stride_num"
647d6bf6b8SYongseok Koh 
657d6bf6b8SYongseok Koh /* Device parameter to limit the size of memcpy'd packet for MPRQ. */
667d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_MAX_MEMCPY_LEN "mprq_max_memcpy_len"
677d6bf6b8SYongseok Koh 
687d6bf6b8SYongseok Koh /* Device parameter to set the minimum number of Rx queues to enable MPRQ. */
697d6bf6b8SYongseok Koh #define MLX5_RXQS_MIN_MPRQ "rxqs_min_mprq"
707d6bf6b8SYongseok Koh 
712a66cf37SYaacov Hazan /* Device parameter to configure inline send. */
722a66cf37SYaacov Hazan #define MLX5_TXQ_INLINE "txq_inline"
732a66cf37SYaacov Hazan 
742a66cf37SYaacov Hazan /*
752a66cf37SYaacov Hazan  * Device parameter to configure the number of TX queues threshold for
762a66cf37SYaacov Hazan  * enabling inline send.
772a66cf37SYaacov Hazan  */
782a66cf37SYaacov Hazan #define MLX5_TXQS_MIN_INLINE "txqs_min_inline"
792a66cf37SYaacov Hazan 
8009d8b416SYongseok Koh /*
8109d8b416SYongseok Koh  * Device parameter to configure the number of TX queues threshold for
8209d8b416SYongseok Koh  * enabling vectorized Tx.
8309d8b416SYongseok Koh  */
8409d8b416SYongseok Koh #define MLX5_TXQS_MAX_VEC "txqs_max_vec"
8509d8b416SYongseok Koh 
86230189d9SNélio Laranjeiro /* Device parameter to enable multi-packet send WQEs. */
87230189d9SNélio Laranjeiro #define MLX5_TXQ_MPW_EN "txq_mpw_en"
88230189d9SNélio Laranjeiro 
896ce84bd8SYongseok Koh /* Device parameter to include 2 dsegs in the title WQEBB. */
906ce84bd8SYongseok Koh #define MLX5_TXQ_MPW_HDR_DSEG_EN "txq_mpw_hdr_dseg_en"
916ce84bd8SYongseok Koh 
926ce84bd8SYongseok Koh /* Device parameter to limit the size of inlining packet. */
936ce84bd8SYongseok Koh #define MLX5_TXQ_MAX_INLINE_LEN "txq_max_inline_len"
946ce84bd8SYongseok Koh 
955644d5b9SNelio Laranjeiro /* Device parameter to enable hardware Tx vector. */
965644d5b9SNelio Laranjeiro #define MLX5_TX_VEC_EN "tx_vec_en"
975644d5b9SNelio Laranjeiro 
985644d5b9SNelio Laranjeiro /* Device parameter to enable hardware Rx vector. */
995644d5b9SNelio Laranjeiro #define MLX5_RX_VEC_EN "rx_vec_en"
1005644d5b9SNelio Laranjeiro 
10178a54648SXueming Li /* Allow L3 VXLAN flow creation. */
10278a54648SXueming Li #define MLX5_L3_VXLAN_EN "l3_vxlan_en"
10378a54648SXueming Li 
10451e72d38SOri Kam /* Activate DV flow steering. */
10551e72d38SOri Kam #define MLX5_DV_FLOW_EN "dv_flow_en"
10651e72d38SOri Kam 
107db209cc3SNélio Laranjeiro /* Activate Netlink support in VF mode. */
108db209cc3SNélio Laranjeiro #define MLX5_VF_NL_EN "vf_nl_en"
109db209cc3SNélio Laranjeiro 
1106de569f5SAdrien Mazarguil /* Select port representors to instantiate. */
1116de569f5SAdrien Mazarguil #define MLX5_REPRESENTOR "representor"
1126de569f5SAdrien Mazarguil 
11343e9d979SShachar Beiser #ifndef HAVE_IBV_MLX5_MOD_MPW
11443e9d979SShachar Beiser #define MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED (1 << 2)
11543e9d979SShachar Beiser #define MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW (1 << 3)
11643e9d979SShachar Beiser #endif
11743e9d979SShachar Beiser 
118523f5a74SYongseok Koh #ifndef HAVE_IBV_MLX5_MOD_CQE_128B_COMP
119523f5a74SYongseok Koh #define MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP (1 << 4)
120523f5a74SYongseok Koh #endif
121523f5a74SYongseok Koh 
122974f1e7eSYongseok Koh static const char *MZ_MLX5_PMD_SHARED_DATA = "mlx5_pmd_shared_data";
123974f1e7eSYongseok Koh 
124974f1e7eSYongseok Koh /* Shared memory between primary and secondary processes. */
125974f1e7eSYongseok Koh struct mlx5_shared_data *mlx5_shared_data;
126974f1e7eSYongseok Koh 
127974f1e7eSYongseok Koh /* Spinlock for mlx5_shared_data allocation. */
128974f1e7eSYongseok Koh static rte_spinlock_t mlx5_shared_data_lock = RTE_SPINLOCK_INITIALIZER;
129974f1e7eSYongseok Koh 
130a170a30dSNélio Laranjeiro /** Driver-specific log messages type. */
131a170a30dSNélio Laranjeiro int mlx5_logtype;
132a170a30dSNélio Laranjeiro 
133771fa900SAdrien Mazarguil /**
134974f1e7eSYongseok Koh  * Prepare shared data between primary and secondary process.
135974f1e7eSYongseok Koh  */
136974f1e7eSYongseok Koh static void
137974f1e7eSYongseok Koh mlx5_prepare_shared_data(void)
138974f1e7eSYongseok Koh {
139974f1e7eSYongseok Koh 	const struct rte_memzone *mz;
140974f1e7eSYongseok Koh 
141974f1e7eSYongseok Koh 	rte_spinlock_lock(&mlx5_shared_data_lock);
142974f1e7eSYongseok Koh 	if (mlx5_shared_data == NULL) {
143974f1e7eSYongseok Koh 		if (rte_eal_process_type() == RTE_PROC_PRIMARY) {
144974f1e7eSYongseok Koh 			/* Allocate shared memory. */
145974f1e7eSYongseok Koh 			mz = rte_memzone_reserve(MZ_MLX5_PMD_SHARED_DATA,
146974f1e7eSYongseok Koh 						 sizeof(*mlx5_shared_data),
147974f1e7eSYongseok Koh 						 SOCKET_ID_ANY, 0);
148974f1e7eSYongseok Koh 		} else {
149974f1e7eSYongseok Koh 			/* Lookup allocated shared memory. */
150974f1e7eSYongseok Koh 			mz = rte_memzone_lookup(MZ_MLX5_PMD_SHARED_DATA);
151974f1e7eSYongseok Koh 		}
152974f1e7eSYongseok Koh 		if (mz == NULL)
153974f1e7eSYongseok Koh 			rte_panic("Cannot allocate mlx5 shared data\n");
154974f1e7eSYongseok Koh 		mlx5_shared_data = mz->addr;
155974f1e7eSYongseok Koh 		/* Initialize shared data. */
156974f1e7eSYongseok Koh 		if (rte_eal_process_type() == RTE_PROC_PRIMARY) {
157974f1e7eSYongseok Koh 			LIST_INIT(&mlx5_shared_data->mem_event_cb_list);
158974f1e7eSYongseok Koh 			rte_rwlock_init(&mlx5_shared_data->mem_event_rwlock);
159974f1e7eSYongseok Koh 		}
16044b1d513SDavid Marchand 		rte_mem_event_callback_register("MLX5_MEM_EVENT_CB",
16144b1d513SDavid Marchand 						mlx5_mr_mem_event_cb, NULL);
162974f1e7eSYongseok Koh 	}
163974f1e7eSYongseok Koh 	rte_spinlock_unlock(&mlx5_shared_data_lock);
164974f1e7eSYongseok Koh }
165974f1e7eSYongseok Koh 
166974f1e7eSYongseok Koh /**
1674d803a72SOlga Shern  * Retrieve integer value from environment variable.
1684d803a72SOlga Shern  *
1694d803a72SOlga Shern  * @param[in] name
1704d803a72SOlga Shern  *   Environment variable name.
1714d803a72SOlga Shern  *
1724d803a72SOlga Shern  * @return
1734d803a72SOlga Shern  *   Integer value, 0 if the variable is not set.
1744d803a72SOlga Shern  */
1754d803a72SOlga Shern int
1764d803a72SOlga Shern mlx5_getenv_int(const char *name)
1774d803a72SOlga Shern {
1784d803a72SOlga Shern 	const char *val = getenv(name);
1794d803a72SOlga Shern 
1804d803a72SOlga Shern 	if (val == NULL)
1814d803a72SOlga Shern 		return 0;
1824d803a72SOlga Shern 	return atoi(val);
1834d803a72SOlga Shern }
1844d803a72SOlga Shern 
1854d803a72SOlga Shern /**
1861e3a39f7SXueming Li  * Verbs callback to allocate a memory. This function should allocate the space
1871e3a39f7SXueming Li  * according to the size provided residing inside a huge page.
1881e3a39f7SXueming Li  * Please note that all allocation must respect the alignment from libmlx5
1891e3a39f7SXueming Li  * (i.e. currently sysconf(_SC_PAGESIZE)).
1901e3a39f7SXueming Li  *
1911e3a39f7SXueming Li  * @param[in] size
1921e3a39f7SXueming Li  *   The size in bytes of the memory to allocate.
1931e3a39f7SXueming Li  * @param[in] data
1941e3a39f7SXueming Li  *   A pointer to the callback data.
1951e3a39f7SXueming Li  *
1961e3a39f7SXueming Li  * @return
197a6d83b6aSNélio Laranjeiro  *   Allocated buffer, NULL otherwise and rte_errno is set.
1981e3a39f7SXueming Li  */
1991e3a39f7SXueming Li static void *
2001e3a39f7SXueming Li mlx5_alloc_verbs_buf(size_t size, void *data)
2011e3a39f7SXueming Li {
202dbeba4cfSThomas Monjalon 	struct mlx5_priv *priv = data;
2031e3a39f7SXueming Li 	void *ret;
2041e3a39f7SXueming Li 	size_t alignment = sysconf(_SC_PAGESIZE);
205d10b09dbSOlivier Matz 	unsigned int socket = SOCKET_ID_ANY;
2061e3a39f7SXueming Li 
207d10b09dbSOlivier Matz 	if (priv->verbs_alloc_ctx.type == MLX5_VERBS_ALLOC_TYPE_TX_QUEUE) {
208d10b09dbSOlivier Matz 		const struct mlx5_txq_ctrl *ctrl = priv->verbs_alloc_ctx.obj;
209d10b09dbSOlivier Matz 
210d10b09dbSOlivier Matz 		socket = ctrl->socket;
211d10b09dbSOlivier Matz 	} else if (priv->verbs_alloc_ctx.type ==
212d10b09dbSOlivier Matz 		   MLX5_VERBS_ALLOC_TYPE_RX_QUEUE) {
213d10b09dbSOlivier Matz 		const struct mlx5_rxq_ctrl *ctrl = priv->verbs_alloc_ctx.obj;
214d10b09dbSOlivier Matz 
215d10b09dbSOlivier Matz 		socket = ctrl->socket;
216d10b09dbSOlivier Matz 	}
2171e3a39f7SXueming Li 	assert(data != NULL);
218d10b09dbSOlivier Matz 	ret = rte_malloc_socket(__func__, size, alignment, socket);
219a6d83b6aSNélio Laranjeiro 	if (!ret && size)
220a6d83b6aSNélio Laranjeiro 		rte_errno = ENOMEM;
2211e3a39f7SXueming Li 	return ret;
2221e3a39f7SXueming Li }
2231e3a39f7SXueming Li 
2241e3a39f7SXueming Li /**
2251e3a39f7SXueming Li  * Verbs callback to free a memory.
2261e3a39f7SXueming Li  *
2271e3a39f7SXueming Li  * @param[in] ptr
2281e3a39f7SXueming Li  *   A pointer to the memory to free.
2291e3a39f7SXueming Li  * @param[in] data
2301e3a39f7SXueming Li  *   A pointer to the callback data.
2311e3a39f7SXueming Li  */
2321e3a39f7SXueming Li static void
2331e3a39f7SXueming Li mlx5_free_verbs_buf(void *ptr, void *data __rte_unused)
2341e3a39f7SXueming Li {
2351e3a39f7SXueming Li 	assert(data != NULL);
2361e3a39f7SXueming Li 	rte_free(ptr);
2371e3a39f7SXueming Li }
2381e3a39f7SXueming Li 
2391e3a39f7SXueming Li /**
240771fa900SAdrien Mazarguil  * DPDK callback to close the device.
241771fa900SAdrien Mazarguil  *
242771fa900SAdrien Mazarguil  * Destroy all queues and objects, free memory.
243771fa900SAdrien Mazarguil  *
244771fa900SAdrien Mazarguil  * @param dev
245771fa900SAdrien Mazarguil  *   Pointer to Ethernet device structure.
246771fa900SAdrien Mazarguil  */
247771fa900SAdrien Mazarguil static void
248771fa900SAdrien Mazarguil mlx5_dev_close(struct rte_eth_dev *dev)
249771fa900SAdrien Mazarguil {
250dbeba4cfSThomas Monjalon 	struct mlx5_priv *priv = dev->data->dev_private;
2512e22920bSAdrien Mazarguil 	unsigned int i;
2526af6b973SNélio Laranjeiro 	int ret;
253771fa900SAdrien Mazarguil 
254a170a30dSNélio Laranjeiro 	DRV_LOG(DEBUG, "port %u closing device \"%s\"",
2550f99970bSNélio Laranjeiro 		dev->data->port_id,
256771fa900SAdrien Mazarguil 		((priv->ctx != NULL) ? priv->ctx->device->name : ""));
257ecc1c29dSAdrien Mazarguil 	/* In case mlx5_dev_stop() has not been called. */
258af4f09f2SNélio Laranjeiro 	mlx5_dev_interrupt_handler_uninstall(dev);
259af4f09f2SNélio Laranjeiro 	mlx5_traffic_disable(dev);
260af689f1fSNelio Laranjeiro 	mlx5_flow_flush(dev, NULL);
2612e22920bSAdrien Mazarguil 	/* Prevent crashes when queues are still in use. */
2622e22920bSAdrien Mazarguil 	dev->rx_pkt_burst = removed_rx_burst;
2632e22920bSAdrien Mazarguil 	dev->tx_pkt_burst = removed_tx_burst;
2642e22920bSAdrien Mazarguil 	if (priv->rxqs != NULL) {
2652e22920bSAdrien Mazarguil 		/* XXX race condition if mlx5_rx_burst() is still running. */
2662e22920bSAdrien Mazarguil 		usleep(1000);
267a1366b1aSNélio Laranjeiro 		for (i = 0; (i != priv->rxqs_n); ++i)
268af4f09f2SNélio Laranjeiro 			mlx5_rxq_release(dev, i);
2692e22920bSAdrien Mazarguil 		priv->rxqs_n = 0;
2702e22920bSAdrien Mazarguil 		priv->rxqs = NULL;
2712e22920bSAdrien Mazarguil 	}
2722e22920bSAdrien Mazarguil 	if (priv->txqs != NULL) {
2732e22920bSAdrien Mazarguil 		/* XXX race condition if mlx5_tx_burst() is still running. */
2742e22920bSAdrien Mazarguil 		usleep(1000);
2756e78005aSNélio Laranjeiro 		for (i = 0; (i != priv->txqs_n); ++i)
276af4f09f2SNélio Laranjeiro 			mlx5_txq_release(dev, i);
2772e22920bSAdrien Mazarguil 		priv->txqs_n = 0;
2782e22920bSAdrien Mazarguil 		priv->txqs = NULL;
2792e22920bSAdrien Mazarguil 	}
2807d6bf6b8SYongseok Koh 	mlx5_mprq_free_mp(dev);
281974f1e7eSYongseok Koh 	mlx5_mr_release(dev);
282771fa900SAdrien Mazarguil 	if (priv->pd != NULL) {
283771fa900SAdrien Mazarguil 		assert(priv->ctx != NULL);
2840e83b8e5SNelio Laranjeiro 		claim_zero(mlx5_glue->dealloc_pd(priv->pd));
2850e83b8e5SNelio Laranjeiro 		claim_zero(mlx5_glue->close_device(priv->ctx));
286771fa900SAdrien Mazarguil 	} else
287771fa900SAdrien Mazarguil 		assert(priv->ctx == NULL);
28829c1d8bbSNélio Laranjeiro 	if (priv->rss_conf.rss_key != NULL)
28929c1d8bbSNélio Laranjeiro 		rte_free(priv->rss_conf.rss_key);
290634efbc2SNelio Laranjeiro 	if (priv->reta_idx != NULL)
291634efbc2SNelio Laranjeiro 		rte_free(priv->reta_idx);
2928c5bca92SXueming Li 	if (priv->primary_socket)
293af4f09f2SNélio Laranjeiro 		mlx5_socket_uninit(dev);
294ccdcba53SNélio Laranjeiro 	if (priv->config.vf)
295ccdcba53SNélio Laranjeiro 		mlx5_nl_mac_addr_flush(dev);
29626c08b97SAdrien Mazarguil 	if (priv->nl_socket_route >= 0)
29726c08b97SAdrien Mazarguil 		close(priv->nl_socket_route);
29826c08b97SAdrien Mazarguil 	if (priv->nl_socket_rdma >= 0)
29926c08b97SAdrien Mazarguil 		close(priv->nl_socket_rdma);
300d53180afSMoti Haimovsky 	if (priv->tcf_context)
301d53180afSMoti Haimovsky 		mlx5_flow_tcf_context_destroy(priv->tcf_context);
302af4f09f2SNélio Laranjeiro 	ret = mlx5_hrxq_ibv_verify(dev);
303f5479b68SNélio Laranjeiro 	if (ret)
304a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some hash Rx queue still remain",
3050f99970bSNélio Laranjeiro 			dev->data->port_id);
306af4f09f2SNélio Laranjeiro 	ret = mlx5_ind_table_ibv_verify(dev);
3074c7a0f5fSNélio Laranjeiro 	if (ret)
308a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some indirection table still remain",
3090f99970bSNélio Laranjeiro 			dev->data->port_id);
310af4f09f2SNélio Laranjeiro 	ret = mlx5_rxq_ibv_verify(dev);
31109cb5b58SNélio Laranjeiro 	if (ret)
312a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some Verbs Rx queue still remain",
3130f99970bSNélio Laranjeiro 			dev->data->port_id);
314af4f09f2SNélio Laranjeiro 	ret = mlx5_rxq_verify(dev);
315a1366b1aSNélio Laranjeiro 	if (ret)
316a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some Rx queues still remain",
3170f99970bSNélio Laranjeiro 			dev->data->port_id);
318af4f09f2SNélio Laranjeiro 	ret = mlx5_txq_ibv_verify(dev);
319faf2667fSNélio Laranjeiro 	if (ret)
320a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some Verbs Tx queue still remain",
3210f99970bSNélio Laranjeiro 			dev->data->port_id);
322af4f09f2SNélio Laranjeiro 	ret = mlx5_txq_verify(dev);
3236e78005aSNélio Laranjeiro 	if (ret)
324a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some Tx queues still remain",
3250f99970bSNélio Laranjeiro 			dev->data->port_id);
326af4f09f2SNélio Laranjeiro 	ret = mlx5_flow_verify(dev);
3276af6b973SNélio Laranjeiro 	if (ret)
328a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some flows still remain",
329a170a30dSNélio Laranjeiro 			dev->data->port_id);
3302b730263SAdrien Mazarguil 	if (priv->domain_id != RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID) {
3312b730263SAdrien Mazarguil 		unsigned int c = 0;
3322b730263SAdrien Mazarguil 		unsigned int i = mlx5_dev_to_port_id(dev->device, NULL, 0);
3332b730263SAdrien Mazarguil 		uint16_t port_id[i];
3342b730263SAdrien Mazarguil 
3352b730263SAdrien Mazarguil 		i = RTE_MIN(mlx5_dev_to_port_id(dev->device, port_id, i), i);
3362b730263SAdrien Mazarguil 		while (i--) {
337dbeba4cfSThomas Monjalon 			struct mlx5_priv *opriv =
3382b730263SAdrien Mazarguil 				rte_eth_devices[port_id[i]].data->dev_private;
3392b730263SAdrien Mazarguil 
3402b730263SAdrien Mazarguil 			if (!opriv ||
3412b730263SAdrien Mazarguil 			    opriv->domain_id != priv->domain_id ||
3422b730263SAdrien Mazarguil 			    &rte_eth_devices[port_id[i]] == dev)
3432b730263SAdrien Mazarguil 				continue;
3442b730263SAdrien Mazarguil 			++c;
3452b730263SAdrien Mazarguil 		}
3462b730263SAdrien Mazarguil 		if (!c)
3472b730263SAdrien Mazarguil 			claim_zero(rte_eth_switch_domain_free(priv->domain_id));
3482b730263SAdrien Mazarguil 	}
349771fa900SAdrien Mazarguil 	memset(priv, 0, sizeof(*priv));
3502b730263SAdrien Mazarguil 	priv->domain_id = RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID;
35142603bbdSOphir Munk 	/*
35242603bbdSOphir Munk 	 * Reset mac_addrs to NULL such that it is not freed as part of
35342603bbdSOphir Munk 	 * rte_eth_dev_release_port(). mac_addrs is part of dev_private so
35442603bbdSOphir Munk 	 * it is freed when dev_private is freed.
35542603bbdSOphir Munk 	 */
35642603bbdSOphir Munk 	dev->data->mac_addrs = NULL;
357771fa900SAdrien Mazarguil }
358771fa900SAdrien Mazarguil 
3590887aa7fSNélio Laranjeiro const struct eth_dev_ops mlx5_dev_ops = {
360e60fbd5bSAdrien Mazarguil 	.dev_configure = mlx5_dev_configure,
361e60fbd5bSAdrien Mazarguil 	.dev_start = mlx5_dev_start,
362e60fbd5bSAdrien Mazarguil 	.dev_stop = mlx5_dev_stop,
36362072098SOr Ami 	.dev_set_link_down = mlx5_set_link_down,
36462072098SOr Ami 	.dev_set_link_up = mlx5_set_link_up,
365771fa900SAdrien Mazarguil 	.dev_close = mlx5_dev_close,
3661bdbe1afSAdrien Mazarguil 	.promiscuous_enable = mlx5_promiscuous_enable,
3671bdbe1afSAdrien Mazarguil 	.promiscuous_disable = mlx5_promiscuous_disable,
3681bdbe1afSAdrien Mazarguil 	.allmulticast_enable = mlx5_allmulticast_enable,
3691bdbe1afSAdrien Mazarguil 	.allmulticast_disable = mlx5_allmulticast_disable,
370cb8faed7SAdrien Mazarguil 	.link_update = mlx5_link_update,
37187011737SAdrien Mazarguil 	.stats_get = mlx5_stats_get,
37287011737SAdrien Mazarguil 	.stats_reset = mlx5_stats_reset,
373a4193ae3SShahaf Shuler 	.xstats_get = mlx5_xstats_get,
374a4193ae3SShahaf Shuler 	.xstats_reset = mlx5_xstats_reset,
375a4193ae3SShahaf Shuler 	.xstats_get_names = mlx5_xstats_get_names,
376714bf46eSThomas Monjalon 	.fw_version_get = mlx5_fw_version_get,
377e60fbd5bSAdrien Mazarguil 	.dev_infos_get = mlx5_dev_infos_get,
37878a38edfSJianfeng Tan 	.dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get,
379e9086978SAdrien Mazarguil 	.vlan_filter_set = mlx5_vlan_filter_set,
3802e22920bSAdrien Mazarguil 	.rx_queue_setup = mlx5_rx_queue_setup,
3812e22920bSAdrien Mazarguil 	.tx_queue_setup = mlx5_tx_queue_setup,
3822e22920bSAdrien Mazarguil 	.rx_queue_release = mlx5_rx_queue_release,
3832e22920bSAdrien Mazarguil 	.tx_queue_release = mlx5_tx_queue_release,
38402d75430SAdrien Mazarguil 	.flow_ctrl_get = mlx5_dev_get_flow_ctrl,
38502d75430SAdrien Mazarguil 	.flow_ctrl_set = mlx5_dev_set_flow_ctrl,
3863318aef7SAdrien Mazarguil 	.mac_addr_remove = mlx5_mac_addr_remove,
3873318aef7SAdrien Mazarguil 	.mac_addr_add = mlx5_mac_addr_add,
38886977fccSDavid Marchand 	.mac_addr_set = mlx5_mac_addr_set,
389e0586a8dSNélio Laranjeiro 	.set_mc_addr_list = mlx5_set_mc_addr_list,
390cf37ca95SAdrien Mazarguil 	.mtu_set = mlx5_dev_set_mtu,
391f3db9489SYaacov Hazan 	.vlan_strip_queue_set = mlx5_vlan_strip_queue_set,
392f3db9489SYaacov Hazan 	.vlan_offload_set = mlx5_vlan_offload_set,
393634efbc2SNelio Laranjeiro 	.reta_update = mlx5_dev_rss_reta_update,
394634efbc2SNelio Laranjeiro 	.reta_query = mlx5_dev_rss_reta_query,
3952f97422eSNelio Laranjeiro 	.rss_hash_update = mlx5_rss_hash_update,
3962f97422eSNelio Laranjeiro 	.rss_hash_conf_get = mlx5_rss_hash_conf_get,
39776f5c99eSYaacov Hazan 	.filter_ctrl = mlx5_dev_filter_ctrl,
3988788fec1SOlivier Matz 	.rx_descriptor_status = mlx5_rx_descriptor_status,
3998788fec1SOlivier Matz 	.tx_descriptor_status = mlx5_tx_descriptor_status,
40026f04883STom Barbette 	.rx_queue_count = mlx5_rx_queue_count,
4013c7d44afSShahaf Shuler 	.rx_queue_intr_enable = mlx5_rx_intr_enable,
4023c7d44afSShahaf Shuler 	.rx_queue_intr_disable = mlx5_rx_intr_disable,
403d3e0f392SMatan Azrad 	.is_removed = mlx5_is_removed,
404771fa900SAdrien Mazarguil };
405771fa900SAdrien Mazarguil 
406714bf46eSThomas Monjalon /* Available operations from secondary process. */
40787ec44ceSXueming Li static const struct eth_dev_ops mlx5_dev_sec_ops = {
40887ec44ceSXueming Li 	.stats_get = mlx5_stats_get,
40987ec44ceSXueming Li 	.stats_reset = mlx5_stats_reset,
41087ec44ceSXueming Li 	.xstats_get = mlx5_xstats_get,
41187ec44ceSXueming Li 	.xstats_reset = mlx5_xstats_reset,
41287ec44ceSXueming Li 	.xstats_get_names = mlx5_xstats_get_names,
413714bf46eSThomas Monjalon 	.fw_version_get = mlx5_fw_version_get,
41487ec44ceSXueming Li 	.dev_infos_get = mlx5_dev_infos_get,
41587ec44ceSXueming Li 	.rx_descriptor_status = mlx5_rx_descriptor_status,
41687ec44ceSXueming Li 	.tx_descriptor_status = mlx5_tx_descriptor_status,
41787ec44ceSXueming Li };
41887ec44ceSXueming Li 
419714bf46eSThomas Monjalon /* Available operations in flow isolated mode. */
4200887aa7fSNélio Laranjeiro const struct eth_dev_ops mlx5_dev_ops_isolate = {
4210887aa7fSNélio Laranjeiro 	.dev_configure = mlx5_dev_configure,
4220887aa7fSNélio Laranjeiro 	.dev_start = mlx5_dev_start,
4230887aa7fSNélio Laranjeiro 	.dev_stop = mlx5_dev_stop,
4240887aa7fSNélio Laranjeiro 	.dev_set_link_down = mlx5_set_link_down,
4250887aa7fSNélio Laranjeiro 	.dev_set_link_up = mlx5_set_link_up,
4260887aa7fSNélio Laranjeiro 	.dev_close = mlx5_dev_close,
42724b068adSYongseok Koh 	.promiscuous_enable = mlx5_promiscuous_enable,
42824b068adSYongseok Koh 	.promiscuous_disable = mlx5_promiscuous_disable,
4292547ee74SYongseok Koh 	.allmulticast_enable = mlx5_allmulticast_enable,
4302547ee74SYongseok Koh 	.allmulticast_disable = mlx5_allmulticast_disable,
4310887aa7fSNélio Laranjeiro 	.link_update = mlx5_link_update,
4320887aa7fSNélio Laranjeiro 	.stats_get = mlx5_stats_get,
4330887aa7fSNélio Laranjeiro 	.stats_reset = mlx5_stats_reset,
4340887aa7fSNélio Laranjeiro 	.xstats_get = mlx5_xstats_get,
4350887aa7fSNélio Laranjeiro 	.xstats_reset = mlx5_xstats_reset,
4360887aa7fSNélio Laranjeiro 	.xstats_get_names = mlx5_xstats_get_names,
437714bf46eSThomas Monjalon 	.fw_version_get = mlx5_fw_version_get,
4380887aa7fSNélio Laranjeiro 	.dev_infos_get = mlx5_dev_infos_get,
4390887aa7fSNélio Laranjeiro 	.dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get,
4400887aa7fSNélio Laranjeiro 	.vlan_filter_set = mlx5_vlan_filter_set,
4410887aa7fSNélio Laranjeiro 	.rx_queue_setup = mlx5_rx_queue_setup,
4420887aa7fSNélio Laranjeiro 	.tx_queue_setup = mlx5_tx_queue_setup,
4430887aa7fSNélio Laranjeiro 	.rx_queue_release = mlx5_rx_queue_release,
4440887aa7fSNélio Laranjeiro 	.tx_queue_release = mlx5_tx_queue_release,
4450887aa7fSNélio Laranjeiro 	.flow_ctrl_get = mlx5_dev_get_flow_ctrl,
4460887aa7fSNélio Laranjeiro 	.flow_ctrl_set = mlx5_dev_set_flow_ctrl,
4470887aa7fSNélio Laranjeiro 	.mac_addr_remove = mlx5_mac_addr_remove,
4480887aa7fSNélio Laranjeiro 	.mac_addr_add = mlx5_mac_addr_add,
4490887aa7fSNélio Laranjeiro 	.mac_addr_set = mlx5_mac_addr_set,
450e0586a8dSNélio Laranjeiro 	.set_mc_addr_list = mlx5_set_mc_addr_list,
4510887aa7fSNélio Laranjeiro 	.mtu_set = mlx5_dev_set_mtu,
4520887aa7fSNélio Laranjeiro 	.vlan_strip_queue_set = mlx5_vlan_strip_queue_set,
4530887aa7fSNélio Laranjeiro 	.vlan_offload_set = mlx5_vlan_offload_set,
4540887aa7fSNélio Laranjeiro 	.filter_ctrl = mlx5_dev_filter_ctrl,
4550887aa7fSNélio Laranjeiro 	.rx_descriptor_status = mlx5_rx_descriptor_status,
4560887aa7fSNélio Laranjeiro 	.tx_descriptor_status = mlx5_tx_descriptor_status,
4570887aa7fSNélio Laranjeiro 	.rx_queue_intr_enable = mlx5_rx_intr_enable,
4580887aa7fSNélio Laranjeiro 	.rx_queue_intr_disable = mlx5_rx_intr_disable,
459d3e0f392SMatan Azrad 	.is_removed = mlx5_is_removed,
4600887aa7fSNélio Laranjeiro };
4610887aa7fSNélio Laranjeiro 
462e72dd09bSNélio Laranjeiro /**
463e72dd09bSNélio Laranjeiro  * Verify and store value for device argument.
464e72dd09bSNélio Laranjeiro  *
465e72dd09bSNélio Laranjeiro  * @param[in] key
466e72dd09bSNélio Laranjeiro  *   Key argument to verify.
467e72dd09bSNélio Laranjeiro  * @param[in] val
468e72dd09bSNélio Laranjeiro  *   Value associated with key.
469e72dd09bSNélio Laranjeiro  * @param opaque
470e72dd09bSNélio Laranjeiro  *   User data.
471e72dd09bSNélio Laranjeiro  *
472e72dd09bSNélio Laranjeiro  * @return
473a6d83b6aSNélio Laranjeiro  *   0 on success, a negative errno value otherwise and rte_errno is set.
474e72dd09bSNélio Laranjeiro  */
475e72dd09bSNélio Laranjeiro static int
476e72dd09bSNélio Laranjeiro mlx5_args_check(const char *key, const char *val, void *opaque)
477e72dd09bSNélio Laranjeiro {
4787fe24446SShahaf Shuler 	struct mlx5_dev_config *config = opaque;
47999c12dccSNélio Laranjeiro 	unsigned long tmp;
480e72dd09bSNélio Laranjeiro 
4816de569f5SAdrien Mazarguil 	/* No-op, port representors are processed in mlx5_dev_spawn(). */
4826de569f5SAdrien Mazarguil 	if (!strcmp(MLX5_REPRESENTOR, key))
4836de569f5SAdrien Mazarguil 		return 0;
48499c12dccSNélio Laranjeiro 	errno = 0;
48599c12dccSNélio Laranjeiro 	tmp = strtoul(val, NULL, 0);
48699c12dccSNélio Laranjeiro 	if (errno) {
487a6d83b6aSNélio Laranjeiro 		rte_errno = errno;
488a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "%s: \"%s\" is not a valid integer", key, val);
489a6d83b6aSNélio Laranjeiro 		return -rte_errno;
49099c12dccSNélio Laranjeiro 	}
49199c12dccSNélio Laranjeiro 	if (strcmp(MLX5_RXQ_CQE_COMP_EN, key) == 0) {
4927fe24446SShahaf Shuler 		config->cqe_comp = !!tmp;
493bc91e8dbSYongseok Koh 	} else if (strcmp(MLX5_RXQ_CQE_PAD_EN, key) == 0) {
494bc91e8dbSYongseok Koh 		config->cqe_pad = !!tmp;
49578c7a16dSYongseok Koh 	} else if (strcmp(MLX5_RXQ_PKT_PAD_EN, key) == 0) {
49678c7a16dSYongseok Koh 		config->hw_padding = !!tmp;
4977d6bf6b8SYongseok Koh 	} else if (strcmp(MLX5_RX_MPRQ_EN, key) == 0) {
4987d6bf6b8SYongseok Koh 		config->mprq.enabled = !!tmp;
4997d6bf6b8SYongseok Koh 	} else if (strcmp(MLX5_RX_MPRQ_LOG_STRIDE_NUM, key) == 0) {
5007d6bf6b8SYongseok Koh 		config->mprq.stride_num_n = tmp;
5017d6bf6b8SYongseok Koh 	} else if (strcmp(MLX5_RX_MPRQ_MAX_MEMCPY_LEN, key) == 0) {
5027d6bf6b8SYongseok Koh 		config->mprq.max_memcpy_len = tmp;
5037d6bf6b8SYongseok Koh 	} else if (strcmp(MLX5_RXQS_MIN_MPRQ, key) == 0) {
5047d6bf6b8SYongseok Koh 		config->mprq.min_rxqs_num = tmp;
5052a66cf37SYaacov Hazan 	} else if (strcmp(MLX5_TXQ_INLINE, key) == 0) {
5067fe24446SShahaf Shuler 		config->txq_inline = tmp;
5072a66cf37SYaacov Hazan 	} else if (strcmp(MLX5_TXQS_MIN_INLINE, key) == 0) {
5087fe24446SShahaf Shuler 		config->txqs_inline = tmp;
50909d8b416SYongseok Koh 	} else if (strcmp(MLX5_TXQS_MAX_VEC, key) == 0) {
51009d8b416SYongseok Koh 		config->txqs_vec = tmp;
511230189d9SNélio Laranjeiro 	} else if (strcmp(MLX5_TXQ_MPW_EN, key) == 0) {
512f9de8718SShahaf Shuler 		config->mps = !!tmp;
5136ce84bd8SYongseok Koh 	} else if (strcmp(MLX5_TXQ_MPW_HDR_DSEG_EN, key) == 0) {
5147fe24446SShahaf Shuler 		config->mpw_hdr_dseg = !!tmp;
5156ce84bd8SYongseok Koh 	} else if (strcmp(MLX5_TXQ_MAX_INLINE_LEN, key) == 0) {
5167fe24446SShahaf Shuler 		config->inline_max_packet_sz = tmp;
5175644d5b9SNelio Laranjeiro 	} else if (strcmp(MLX5_TX_VEC_EN, key) == 0) {
5187fe24446SShahaf Shuler 		config->tx_vec_en = !!tmp;
5195644d5b9SNelio Laranjeiro 	} else if (strcmp(MLX5_RX_VEC_EN, key) == 0) {
5207fe24446SShahaf Shuler 		config->rx_vec_en = !!tmp;
52178a54648SXueming Li 	} else if (strcmp(MLX5_L3_VXLAN_EN, key) == 0) {
52278a54648SXueming Li 		config->l3_vxlan_en = !!tmp;
523db209cc3SNélio Laranjeiro 	} else if (strcmp(MLX5_VF_NL_EN, key) == 0) {
524db209cc3SNélio Laranjeiro 		config->vf_nl_en = !!tmp;
52551e72d38SOri Kam 	} else if (strcmp(MLX5_DV_FLOW_EN, key) == 0) {
52651e72d38SOri Kam 		config->dv_flow_en = !!tmp;
52799c12dccSNélio Laranjeiro 	} else {
528a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "%s: unknown parameter", key);
529a6d83b6aSNélio Laranjeiro 		rte_errno = EINVAL;
530a6d83b6aSNélio Laranjeiro 		return -rte_errno;
531e72dd09bSNélio Laranjeiro 	}
53299c12dccSNélio Laranjeiro 	return 0;
53399c12dccSNélio Laranjeiro }
534e72dd09bSNélio Laranjeiro 
535e72dd09bSNélio Laranjeiro /**
536e72dd09bSNélio Laranjeiro  * Parse device parameters.
537e72dd09bSNélio Laranjeiro  *
5387fe24446SShahaf Shuler  * @param config
5397fe24446SShahaf Shuler  *   Pointer to device configuration structure.
540e72dd09bSNélio Laranjeiro  * @param devargs
541e72dd09bSNélio Laranjeiro  *   Device arguments structure.
542e72dd09bSNélio Laranjeiro  *
543e72dd09bSNélio Laranjeiro  * @return
544a6d83b6aSNélio Laranjeiro  *   0 on success, a negative errno value otherwise and rte_errno is set.
545e72dd09bSNélio Laranjeiro  */
546e72dd09bSNélio Laranjeiro static int
5477fe24446SShahaf Shuler mlx5_args(struct mlx5_dev_config *config, struct rte_devargs *devargs)
548e72dd09bSNélio Laranjeiro {
549e72dd09bSNélio Laranjeiro 	const char **params = (const char *[]){
55099c12dccSNélio Laranjeiro 		MLX5_RXQ_CQE_COMP_EN,
551bc91e8dbSYongseok Koh 		MLX5_RXQ_CQE_PAD_EN,
55278c7a16dSYongseok Koh 		MLX5_RXQ_PKT_PAD_EN,
5537d6bf6b8SYongseok Koh 		MLX5_RX_MPRQ_EN,
5547d6bf6b8SYongseok Koh 		MLX5_RX_MPRQ_LOG_STRIDE_NUM,
5557d6bf6b8SYongseok Koh 		MLX5_RX_MPRQ_MAX_MEMCPY_LEN,
5567d6bf6b8SYongseok Koh 		MLX5_RXQS_MIN_MPRQ,
5572a66cf37SYaacov Hazan 		MLX5_TXQ_INLINE,
5582a66cf37SYaacov Hazan 		MLX5_TXQS_MIN_INLINE,
55909d8b416SYongseok Koh 		MLX5_TXQS_MAX_VEC,
560230189d9SNélio Laranjeiro 		MLX5_TXQ_MPW_EN,
5616ce84bd8SYongseok Koh 		MLX5_TXQ_MPW_HDR_DSEG_EN,
5626ce84bd8SYongseok Koh 		MLX5_TXQ_MAX_INLINE_LEN,
5635644d5b9SNelio Laranjeiro 		MLX5_TX_VEC_EN,
5645644d5b9SNelio Laranjeiro 		MLX5_RX_VEC_EN,
56578a54648SXueming Li 		MLX5_L3_VXLAN_EN,
566db209cc3SNélio Laranjeiro 		MLX5_VF_NL_EN,
56751e72d38SOri Kam 		MLX5_DV_FLOW_EN,
5686de569f5SAdrien Mazarguil 		MLX5_REPRESENTOR,
569e72dd09bSNélio Laranjeiro 		NULL,
570e72dd09bSNélio Laranjeiro 	};
571e72dd09bSNélio Laranjeiro 	struct rte_kvargs *kvlist;
572e72dd09bSNélio Laranjeiro 	int ret = 0;
573e72dd09bSNélio Laranjeiro 	int i;
574e72dd09bSNélio Laranjeiro 
575e72dd09bSNélio Laranjeiro 	if (devargs == NULL)
576e72dd09bSNélio Laranjeiro 		return 0;
577e72dd09bSNélio Laranjeiro 	/* Following UGLY cast is done to pass checkpatch. */
578e72dd09bSNélio Laranjeiro 	kvlist = rte_kvargs_parse(devargs->args, params);
579e72dd09bSNélio Laranjeiro 	if (kvlist == NULL)
580e72dd09bSNélio Laranjeiro 		return 0;
581e72dd09bSNélio Laranjeiro 	/* Process parameters. */
582e72dd09bSNélio Laranjeiro 	for (i = 0; (params[i] != NULL); ++i) {
583e72dd09bSNélio Laranjeiro 		if (rte_kvargs_count(kvlist, params[i])) {
584e72dd09bSNélio Laranjeiro 			ret = rte_kvargs_process(kvlist, params[i],
5857fe24446SShahaf Shuler 						 mlx5_args_check, config);
586a6d83b6aSNélio Laranjeiro 			if (ret) {
587a6d83b6aSNélio Laranjeiro 				rte_errno = EINVAL;
588a67323e4SShahaf Shuler 				rte_kvargs_free(kvlist);
589a6d83b6aSNélio Laranjeiro 				return -rte_errno;
590e72dd09bSNélio Laranjeiro 			}
591e72dd09bSNélio Laranjeiro 		}
592a67323e4SShahaf Shuler 	}
593e72dd09bSNélio Laranjeiro 	rte_kvargs_free(kvlist);
594e72dd09bSNélio Laranjeiro 	return 0;
595e72dd09bSNélio Laranjeiro }
596e72dd09bSNélio Laranjeiro 
597fdf91e0fSJan Blunck static struct rte_pci_driver mlx5_driver;
598771fa900SAdrien Mazarguil 
5994a984153SXueming Li /*
6004a984153SXueming Li  * Reserved UAR address space for TXQ UAR(hw doorbell) mapping, process
6014a984153SXueming Li  * local resource used by both primary and secondary to avoid duplicate
6024a984153SXueming Li  * reservation.
6034a984153SXueming Li  * The space has to be available on both primary and secondary process,
6044a984153SXueming Li  * TXQ UAR maps to this area using fixed mmap w/o double check.
6054a984153SXueming Li  */
6064a984153SXueming Li static void *uar_base;
6074a984153SXueming Li 
6088594a202SAnatoly Burakov static int
6095282bb1cSAnatoly Burakov find_lower_va_bound(const struct rte_memseg_list *msl,
61066cc45e2SAnatoly Burakov 		const struct rte_memseg *ms, void *arg)
6118594a202SAnatoly Burakov {
6128594a202SAnatoly Burakov 	void **addr = arg;
6138594a202SAnatoly Burakov 
6145282bb1cSAnatoly Burakov 	if (msl->external)
6155282bb1cSAnatoly Burakov 		return 0;
6168594a202SAnatoly Burakov 	if (*addr == NULL)
6178594a202SAnatoly Burakov 		*addr = ms->addr;
6188594a202SAnatoly Burakov 	else
6198594a202SAnatoly Burakov 		*addr = RTE_MIN(*addr, ms->addr);
6208594a202SAnatoly Burakov 
6218594a202SAnatoly Burakov 	return 0;
6228594a202SAnatoly Burakov }
6238594a202SAnatoly Burakov 
6244a984153SXueming Li /**
6254a984153SXueming Li  * Reserve UAR address space for primary process.
6264a984153SXueming Li  *
627af4f09f2SNélio Laranjeiro  * @param[in] dev
628af4f09f2SNélio Laranjeiro  *   Pointer to Ethernet device.
6294a984153SXueming Li  *
6304a984153SXueming Li  * @return
631a6d83b6aSNélio Laranjeiro  *   0 on success, a negative errno value otherwise and rte_errno is set.
6324a984153SXueming Li  */
6334a984153SXueming Li static int
634af4f09f2SNélio Laranjeiro mlx5_uar_init_primary(struct rte_eth_dev *dev)
6354a984153SXueming Li {
636dbeba4cfSThomas Monjalon 	struct mlx5_priv *priv = dev->data->dev_private;
6374a984153SXueming Li 	void *addr = (void *)0;
6384a984153SXueming Li 
6394a984153SXueming Li 	if (uar_base) { /* UAR address space mapped. */
6404a984153SXueming Li 		priv->uar_base = uar_base;
6414a984153SXueming Li 		return 0;
6424a984153SXueming Li 	}
6434a984153SXueming Li 	/* find out lower bound of hugepage segments */
6448594a202SAnatoly Burakov 	rte_memseg_walk(find_lower_va_bound, &addr);
6458594a202SAnatoly Burakov 
6464a984153SXueming Li 	/* keep distance to hugepages to minimize potential conflicts. */
6476bf10ab6SMoti Haimovsky 	addr = RTE_PTR_SUB(addr, (uintptr_t)(MLX5_UAR_OFFSET + MLX5_UAR_SIZE));
6484a984153SXueming Li 	/* anonymous mmap, no real memory consumption. */
6494a984153SXueming Li 	addr = mmap(addr, MLX5_UAR_SIZE,
6504a984153SXueming Li 		    PROT_NONE, MAP_PRIVATE | MAP_ANONYMOUS, -1, 0);
6514a984153SXueming Li 	if (addr == MAP_FAILED) {
652a170a30dSNélio Laranjeiro 		DRV_LOG(ERR,
653a170a30dSNélio Laranjeiro 			"port %u failed to reserve UAR address space, please"
6540f99970bSNélio Laranjeiro 			" adjust MLX5_UAR_SIZE or try --base-virtaddr",
6550f99970bSNélio Laranjeiro 			dev->data->port_id);
656a6d83b6aSNélio Laranjeiro 		rte_errno = ENOMEM;
657a6d83b6aSNélio Laranjeiro 		return -rte_errno;
6584a984153SXueming Li 	}
6594a984153SXueming Li 	/* Accept either same addr or a new addr returned from mmap if target
6604a984153SXueming Li 	 * range occupied.
6614a984153SXueming Li 	 */
662a170a30dSNélio Laranjeiro 	DRV_LOG(INFO, "port %u reserved UAR address space: %p",
663a170a30dSNélio Laranjeiro 		dev->data->port_id, addr);
6644a984153SXueming Li 	priv->uar_base = addr; /* for primary and secondary UAR re-mmap. */
6654a984153SXueming Li 	uar_base = addr; /* process local, don't reserve again. */
6664a984153SXueming Li 	return 0;
6674a984153SXueming Li }
6684a984153SXueming Li 
6694a984153SXueming Li /**
6704a984153SXueming Li  * Reserve UAR address space for secondary process, align with
6714a984153SXueming Li  * primary process.
6724a984153SXueming Li  *
673af4f09f2SNélio Laranjeiro  * @param[in] dev
674af4f09f2SNélio Laranjeiro  *   Pointer to Ethernet device.
6754a984153SXueming Li  *
6764a984153SXueming Li  * @return
677a6d83b6aSNélio Laranjeiro  *   0 on success, a negative errno value otherwise and rte_errno is set.
6784a984153SXueming Li  */
6794a984153SXueming Li static int
680af4f09f2SNélio Laranjeiro mlx5_uar_init_secondary(struct rte_eth_dev *dev)
6814a984153SXueming Li {
682dbeba4cfSThomas Monjalon 	struct mlx5_priv *priv = dev->data->dev_private;
6834a984153SXueming Li 	void *addr;
6844a984153SXueming Li 
6854a984153SXueming Li 	assert(priv->uar_base);
6864a984153SXueming Li 	if (uar_base) { /* already reserved. */
6874a984153SXueming Li 		assert(uar_base == priv->uar_base);
6884a984153SXueming Li 		return 0;
6894a984153SXueming Li 	}
6904a984153SXueming Li 	/* anonymous mmap, no real memory consumption. */
6914a984153SXueming Li 	addr = mmap(priv->uar_base, MLX5_UAR_SIZE,
6924a984153SXueming Li 		    PROT_NONE, MAP_PRIVATE | MAP_ANONYMOUS, -1, 0);
6934a984153SXueming Li 	if (addr == MAP_FAILED) {
694a170a30dSNélio Laranjeiro 		DRV_LOG(ERR, "port %u UAR mmap failed: %p size: %llu",
6950f99970bSNélio Laranjeiro 			dev->data->port_id, priv->uar_base, MLX5_UAR_SIZE);
696a6d83b6aSNélio Laranjeiro 		rte_errno = ENXIO;
697a6d83b6aSNélio Laranjeiro 		return -rte_errno;
6984a984153SXueming Li 	}
6994a984153SXueming Li 	if (priv->uar_base != addr) {
700a170a30dSNélio Laranjeiro 		DRV_LOG(ERR,
701a170a30dSNélio Laranjeiro 			"port %u UAR address %p size %llu occupied, please"
702a170a30dSNélio Laranjeiro 			" adjust MLX5_UAR_OFFSET or try EAL parameter"
703a170a30dSNélio Laranjeiro 			" --base-virtaddr",
7040f99970bSNélio Laranjeiro 			dev->data->port_id, priv->uar_base, MLX5_UAR_SIZE);
705a6d83b6aSNélio Laranjeiro 		rte_errno = ENXIO;
706a6d83b6aSNélio Laranjeiro 		return -rte_errno;
7074a984153SXueming Li 	}
7084a984153SXueming Li 	uar_base = addr; /* process local, don't reserve again */
709a170a30dSNélio Laranjeiro 	DRV_LOG(INFO, "port %u reserved UAR address space: %p",
710a170a30dSNélio Laranjeiro 		dev->data->port_id, addr);
7114a984153SXueming Li 	return 0;
7124a984153SXueming Li }
7134a984153SXueming Li 
714771fa900SAdrien Mazarguil /**
715f38c5457SAdrien Mazarguil  * Spawn an Ethernet device from Verbs information.
716771fa900SAdrien Mazarguil  *
717f38c5457SAdrien Mazarguil  * @param dpdk_dev
718f38c5457SAdrien Mazarguil  *   Backing DPDK device.
719f38c5457SAdrien Mazarguil  * @param ibv_dev
720f38c5457SAdrien Mazarguil  *   Verbs device.
721f87bfa8eSYongseok Koh  * @param config
722f87bfa8eSYongseok Koh  *   Device configuration parameters.
7232b730263SAdrien Mazarguil  * @param[in] switch_info
7242b730263SAdrien Mazarguil  *   Switch properties of Ethernet device.
725771fa900SAdrien Mazarguil  *
726771fa900SAdrien Mazarguil  * @return
727f38c5457SAdrien Mazarguil  *   A valid Ethernet device object on success, NULL otherwise and rte_errno
728206254b7SOphir Munk  *   is set. The following errors are defined:
7296de569f5SAdrien Mazarguil  *
7306de569f5SAdrien Mazarguil  *   EBUSY: device is not supposed to be spawned.
731206254b7SOphir Munk  *   EEXIST: device is already spawned
732771fa900SAdrien Mazarguil  */
733f38c5457SAdrien Mazarguil static struct rte_eth_dev *
734f38c5457SAdrien Mazarguil mlx5_dev_spawn(struct rte_device *dpdk_dev,
735f38c5457SAdrien Mazarguil 	       struct ibv_device *ibv_dev,
736f87bfa8eSYongseok Koh 	       struct mlx5_dev_config config,
7372b730263SAdrien Mazarguil 	       const struct mlx5_switch_info *switch_info)
738771fa900SAdrien Mazarguil {
739f5bf91deSMoti Haimovsky 	struct ibv_context *ctx = NULL;
7403ff4b086SAdrien Mazarguil 	struct ibv_device_attr_ex attr;
74168128934SAdrien Mazarguil 	struct ibv_port_attr port_attr;
7429083982cSAdrien Mazarguil 	struct ibv_pd *pd = NULL;
7436057a10bSAdrien Mazarguil 	struct mlx5dv_context dv_attr = { .comp_mask = 0 };
7449083982cSAdrien Mazarguil 	struct rte_eth_dev *eth_dev = NULL;
745dbeba4cfSThomas Monjalon 	struct mlx5_priv *priv = NULL;
746771fa900SAdrien Mazarguil 	int err = 0;
74778c7a16dSYongseok Koh 	unsigned int hw_padding = 0;
748e192ef80SYaacov Hazan 	unsigned int mps;
749523f5a74SYongseok Koh 	unsigned int cqe_comp;
750bc91e8dbSYongseok Koh 	unsigned int cqe_pad = 0;
751772d3435SXueming Li 	unsigned int tunnel_en = 0;
7521f106da2SMatan Azrad 	unsigned int mpls_en = 0;
7535f8ba81cSXueming Li 	unsigned int swp = 0;
7547d6bf6b8SYongseok Koh 	unsigned int mprq = 0;
7557d6bf6b8SYongseok Koh 	unsigned int mprq_min_stride_size_n = 0;
7567d6bf6b8SYongseok Koh 	unsigned int mprq_max_stride_size_n = 0;
7577d6bf6b8SYongseok Koh 	unsigned int mprq_min_stride_num_n = 0;
7587d6bf6b8SYongseok Koh 	unsigned int mprq_max_stride_num_n = 0;
75968128934SAdrien Mazarguil 	struct ether_addr mac;
76068128934SAdrien Mazarguil 	char name[RTE_ETH_NAME_MAX_LEN];
7612b730263SAdrien Mazarguil 	int own_domain_id = 0;
762206254b7SOphir Munk 	uint16_t port_id;
7632b730263SAdrien Mazarguil 	unsigned int i;
764771fa900SAdrien Mazarguil 
7656de569f5SAdrien Mazarguil 	/* Determine if this port representor is supposed to be spawned. */
7666de569f5SAdrien Mazarguil 	if (switch_info->representor && dpdk_dev->devargs) {
7676de569f5SAdrien Mazarguil 		struct rte_eth_devargs eth_da;
7686de569f5SAdrien Mazarguil 
7696de569f5SAdrien Mazarguil 		err = rte_eth_devargs_parse(dpdk_dev->devargs->args, &eth_da);
7706de569f5SAdrien Mazarguil 		if (err) {
7716de569f5SAdrien Mazarguil 			rte_errno = -err;
7726de569f5SAdrien Mazarguil 			DRV_LOG(ERR, "failed to process device arguments: %s",
7736de569f5SAdrien Mazarguil 				strerror(rte_errno));
7746de569f5SAdrien Mazarguil 			return NULL;
7756de569f5SAdrien Mazarguil 		}
7766de569f5SAdrien Mazarguil 		for (i = 0; i < eth_da.nb_representor_ports; ++i)
7776de569f5SAdrien Mazarguil 			if (eth_da.representor_ports[i] ==
7786de569f5SAdrien Mazarguil 			    (uint16_t)switch_info->port_name)
7796de569f5SAdrien Mazarguil 				break;
7806de569f5SAdrien Mazarguil 		if (i == eth_da.nb_representor_ports) {
7816de569f5SAdrien Mazarguil 			rte_errno = EBUSY;
7826de569f5SAdrien Mazarguil 			return NULL;
7836de569f5SAdrien Mazarguil 		}
7846de569f5SAdrien Mazarguil 	}
785206254b7SOphir Munk 	/* Build device name. */
786206254b7SOphir Munk 	if (!switch_info->representor)
78709c9c4d2SThomas Monjalon 		strlcpy(name, dpdk_dev->name, sizeof(name));
788206254b7SOphir Munk 	else
789206254b7SOphir Munk 		snprintf(name, sizeof(name), "%s_representor_%u",
790206254b7SOphir Munk 			 dpdk_dev->name, switch_info->port_name);
791206254b7SOphir Munk 	/* check if the device is already spawned */
792206254b7SOphir Munk 	if (rte_eth_dev_get_port_by_name(name, &port_id) == 0) {
793206254b7SOphir Munk 		rte_errno = EEXIST;
794206254b7SOphir Munk 		return NULL;
795206254b7SOphir Munk 	}
796974f1e7eSYongseok Koh 	/* Prepare shared data between primary and secondary process. */
797974f1e7eSYongseok Koh 	mlx5_prepare_shared_data();
798f38c5457SAdrien Mazarguil 	errno = 0;
799f5bf91deSMoti Haimovsky 	ctx = mlx5_glue->dv_open_device(ibv_dev);
800f5bf91deSMoti Haimovsky 	if (ctx) {
801f5bf91deSMoti Haimovsky 		config.devx = 1;
802f5bf91deSMoti Haimovsky 		DRV_LOG(DEBUG, "DEVX is supported");
803f5bf91deSMoti Haimovsky 	} else {
804f38c5457SAdrien Mazarguil 		ctx = mlx5_glue->open_device(ibv_dev);
805f38c5457SAdrien Mazarguil 		if (!ctx) {
806f38c5457SAdrien Mazarguil 			rte_errno = errno ? errno : ENODEV;
807f38c5457SAdrien Mazarguil 			return NULL;
808771fa900SAdrien Mazarguil 		}
809f5bf91deSMoti Haimovsky 	}
8105f8ba81cSXueming Li #ifdef HAVE_IBV_MLX5_MOD_SWP
8116057a10bSAdrien Mazarguil 	dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_SWP;
8125f8ba81cSXueming Li #endif
81343e9d979SShachar Beiser 	/*
81443e9d979SShachar Beiser 	 * Multi-packet send is supported by ConnectX-4 Lx PF as well
81543e9d979SShachar Beiser 	 * as all ConnectX-5 devices.
81643e9d979SShachar Beiser 	 */
817038e7251SShahaf Shuler #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT
8186057a10bSAdrien Mazarguil 	dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS;
819038e7251SShahaf Shuler #endif
8207d6bf6b8SYongseok Koh #ifdef HAVE_IBV_DEVICE_STRIDING_RQ_SUPPORT
8216057a10bSAdrien Mazarguil 	dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_STRIDING_RQ;
8227d6bf6b8SYongseok Koh #endif
8233ff4b086SAdrien Mazarguil 	mlx5_glue->dv_query_device(ctx, &dv_attr);
8246057a10bSAdrien Mazarguil 	if (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED) {
8256057a10bSAdrien Mazarguil 		if (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW) {
826a170a30dSNélio Laranjeiro 			DRV_LOG(DEBUG, "enhanced MPW is supported");
82743e9d979SShachar Beiser 			mps = MLX5_MPW_ENHANCED;
82843e9d979SShachar Beiser 		} else {
829a170a30dSNélio Laranjeiro 			DRV_LOG(DEBUG, "MPW is supported");
830e589960cSYongseok Koh 			mps = MLX5_MPW;
831e589960cSYongseok Koh 		}
832e589960cSYongseok Koh 	} else {
833a170a30dSNélio Laranjeiro 		DRV_LOG(DEBUG, "MPW isn't supported");
83443e9d979SShachar Beiser 		mps = MLX5_MPW_DISABLED;
83543e9d979SShachar Beiser 	}
8365f8ba81cSXueming Li #ifdef HAVE_IBV_MLX5_MOD_SWP
8376057a10bSAdrien Mazarguil 	if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_SWP)
8386057a10bSAdrien Mazarguil 		swp = dv_attr.sw_parsing_caps.sw_parsing_offloads;
8395f8ba81cSXueming Li 	DRV_LOG(DEBUG, "SWP support: %u", swp);
8405f8ba81cSXueming Li #endif
84168128934SAdrien Mazarguil 	config.swp = !!swp;
8427d6bf6b8SYongseok Koh #ifdef HAVE_IBV_DEVICE_STRIDING_RQ_SUPPORT
8436057a10bSAdrien Mazarguil 	if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_STRIDING_RQ) {
8447d6bf6b8SYongseok Koh 		struct mlx5dv_striding_rq_caps mprq_caps =
8456057a10bSAdrien Mazarguil 			dv_attr.striding_rq_caps;
8467d6bf6b8SYongseok Koh 
8477d6bf6b8SYongseok Koh 		DRV_LOG(DEBUG, "\tmin_single_stride_log_num_of_bytes: %d",
8487d6bf6b8SYongseok Koh 			mprq_caps.min_single_stride_log_num_of_bytes);
8497d6bf6b8SYongseok Koh 		DRV_LOG(DEBUG, "\tmax_single_stride_log_num_of_bytes: %d",
8507d6bf6b8SYongseok Koh 			mprq_caps.max_single_stride_log_num_of_bytes);
8517d6bf6b8SYongseok Koh 		DRV_LOG(DEBUG, "\tmin_single_wqe_log_num_of_strides: %d",
8527d6bf6b8SYongseok Koh 			mprq_caps.min_single_wqe_log_num_of_strides);
8537d6bf6b8SYongseok Koh 		DRV_LOG(DEBUG, "\tmax_single_wqe_log_num_of_strides: %d",
8547d6bf6b8SYongseok Koh 			mprq_caps.max_single_wqe_log_num_of_strides);
8557d6bf6b8SYongseok Koh 		DRV_LOG(DEBUG, "\tsupported_qpts: %d",
8567d6bf6b8SYongseok Koh 			mprq_caps.supported_qpts);
8577d6bf6b8SYongseok Koh 		DRV_LOG(DEBUG, "device supports Multi-Packet RQ");
8587d6bf6b8SYongseok Koh 		mprq = 1;
8597d6bf6b8SYongseok Koh 		mprq_min_stride_size_n =
8607d6bf6b8SYongseok Koh 			mprq_caps.min_single_stride_log_num_of_bytes;
8617d6bf6b8SYongseok Koh 		mprq_max_stride_size_n =
8627d6bf6b8SYongseok Koh 			mprq_caps.max_single_stride_log_num_of_bytes;
8637d6bf6b8SYongseok Koh 		mprq_min_stride_num_n =
8647d6bf6b8SYongseok Koh 			mprq_caps.min_single_wqe_log_num_of_strides;
8657d6bf6b8SYongseok Koh 		mprq_max_stride_num_n =
8667d6bf6b8SYongseok Koh 			mprq_caps.max_single_wqe_log_num_of_strides;
86768128934SAdrien Mazarguil 		config.mprq.stride_num_n = RTE_MAX(MLX5_MPRQ_STRIDE_NUM_N,
86868128934SAdrien Mazarguil 						   mprq_min_stride_num_n);
8697d6bf6b8SYongseok Koh 	}
8707d6bf6b8SYongseok Koh #endif
871523f5a74SYongseok Koh 	if (RTE_CACHE_LINE_SIZE == 128 &&
8726057a10bSAdrien Mazarguil 	    !(dv_attr.flags & MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP))
873523f5a74SYongseok Koh 		cqe_comp = 0;
874523f5a74SYongseok Koh 	else
875523f5a74SYongseok Koh 		cqe_comp = 1;
87668128934SAdrien Mazarguil 	config.cqe_comp = cqe_comp;
877bc91e8dbSYongseok Koh #ifdef HAVE_IBV_MLX5_MOD_CQE_128B_PAD
878bc91e8dbSYongseok Koh 	/* Whether device supports 128B Rx CQE padding. */
879bc91e8dbSYongseok Koh 	cqe_pad = RTE_CACHE_LINE_SIZE == 128 &&
880bc91e8dbSYongseok Koh 		  (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_CQE_128B_PAD);
881bc91e8dbSYongseok Koh #endif
882038e7251SShahaf Shuler #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT
8836057a10bSAdrien Mazarguil 	if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS) {
8846057a10bSAdrien Mazarguil 		tunnel_en = ((dv_attr.tunnel_offloads_caps &
885038e7251SShahaf Shuler 			      MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_VXLAN) &&
8866057a10bSAdrien Mazarguil 			     (dv_attr.tunnel_offloads_caps &
887038e7251SShahaf Shuler 			      MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_GRE));
888038e7251SShahaf Shuler 	}
889a170a30dSNélio Laranjeiro 	DRV_LOG(DEBUG, "tunnel offloading is %ssupported",
890a170a30dSNélio Laranjeiro 		tunnel_en ? "" : "not ");
891038e7251SShahaf Shuler #else
892a170a30dSNélio Laranjeiro 	DRV_LOG(WARNING,
893a170a30dSNélio Laranjeiro 		"tunnel offloading disabled due to old OFED/rdma-core version");
894038e7251SShahaf Shuler #endif
89568128934SAdrien Mazarguil 	config.tunnel_en = tunnel_en;
8961f106da2SMatan Azrad #ifdef HAVE_IBV_DEVICE_MPLS_SUPPORT
8976057a10bSAdrien Mazarguil 	mpls_en = ((dv_attr.tunnel_offloads_caps &
8981f106da2SMatan Azrad 		    MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_CW_MPLS_OVER_GRE) &&
8996057a10bSAdrien Mazarguil 		   (dv_attr.tunnel_offloads_caps &
9001f106da2SMatan Azrad 		    MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_CW_MPLS_OVER_UDP));
9011f106da2SMatan Azrad 	DRV_LOG(DEBUG, "MPLS over GRE/UDP tunnel offloading is %ssupported",
9021f106da2SMatan Azrad 		mpls_en ? "" : "not ");
9031f106da2SMatan Azrad #else
9041f106da2SMatan Azrad 	DRV_LOG(WARNING, "MPLS over GRE/UDP tunnel offloading disabled due to"
9051f106da2SMatan Azrad 		" old OFED/rdma-core version or firmware configuration");
9061f106da2SMatan Azrad #endif
90768128934SAdrien Mazarguil 	config.mpls_en = mpls_en;
9083ff4b086SAdrien Mazarguil 	err = mlx5_glue->query_device_ex(ctx, NULL, &attr);
909012ad994SShahaf Shuler 	if (err) {
910012ad994SShahaf Shuler 		DEBUG("ibv_query_device_ex() failed");
911771fa900SAdrien Mazarguil 		goto error;
912a6d83b6aSNélio Laranjeiro 	}
9132b730263SAdrien Mazarguil 	DRV_LOG(DEBUG, "naming Ethernet device \"%s\"", name);
91451e7fa8dSNélio Laranjeiro 	if (rte_eal_process_type() == RTE_PROC_SECONDARY) {
915f8b9a3baSXueming Li 		eth_dev = rte_eth_dev_attach_secondary(name);
916f8b9a3baSXueming Li 		if (eth_dev == NULL) {
917a170a30dSNélio Laranjeiro 			DRV_LOG(ERR, "can not attach rte ethdev");
918a6d83b6aSNélio Laranjeiro 			rte_errno = ENOMEM;
919a6d83b6aSNélio Laranjeiro 			err = rte_errno;
920f8b9a3baSXueming Li 			goto error;
921f8b9a3baSXueming Li 		}
922f38c5457SAdrien Mazarguil 		eth_dev->device = dpdk_dev;
92387ec44ceSXueming Li 		eth_dev->dev_ops = &mlx5_dev_sec_ops;
924af4f09f2SNélio Laranjeiro 		err = mlx5_uar_init_secondary(eth_dev);
925012ad994SShahaf Shuler 		if (err) {
926012ad994SShahaf Shuler 			err = rte_errno;
9274a984153SXueming Li 			goto error;
928012ad994SShahaf Shuler 		}
929f8b9a3baSXueming Li 		/* Receive command fd from primary process */
930af4f09f2SNélio Laranjeiro 		err = mlx5_socket_connect(eth_dev);
931012ad994SShahaf Shuler 		if (err < 0) {
932012ad994SShahaf Shuler 			err = rte_errno;
933f8b9a3baSXueming Li 			goto error;
934012ad994SShahaf Shuler 		}
935f8b9a3baSXueming Li 		/* Remap UAR for Tx queues. */
936af4f09f2SNélio Laranjeiro 		err = mlx5_tx_uar_remap(eth_dev, err);
937012ad994SShahaf Shuler 		if (err) {
938012ad994SShahaf Shuler 			err = rte_errno;
939f8b9a3baSXueming Li 			goto error;
940012ad994SShahaf Shuler 		}
9411cfa649bSShahaf Shuler 		/*
9421cfa649bSShahaf Shuler 		 * Ethdev pointer is still required as input since
9431cfa649bSShahaf Shuler 		 * the primary device is not accessible from the
9441cfa649bSShahaf Shuler 		 * secondary process.
9451cfa649bSShahaf Shuler 		 */
94668128934SAdrien Mazarguil 		eth_dev->rx_pkt_burst = mlx5_select_rx_function(eth_dev);
94768128934SAdrien Mazarguil 		eth_dev->tx_pkt_burst = mlx5_select_tx_function(eth_dev);
9489083982cSAdrien Mazarguil 		claim_zero(mlx5_glue->close_device(ctx));
949f38c5457SAdrien Mazarguil 		return eth_dev;
950e1c3e305SMatan Azrad 	}
951771fa900SAdrien Mazarguil 	/* Check port status. */
9529083982cSAdrien Mazarguil 	err = mlx5_glue->query_port(ctx, 1, &port_attr);
953771fa900SAdrien Mazarguil 	if (err) {
954a170a30dSNélio Laranjeiro 		DRV_LOG(ERR, "port query failed: %s", strerror(err));
9559083982cSAdrien Mazarguil 		goto error;
956771fa900SAdrien Mazarguil 	}
9571371f4dfSOr Ami 	if (port_attr.link_layer != IBV_LINK_LAYER_ETHERNET) {
9589083982cSAdrien Mazarguil 		DRV_LOG(ERR, "port is not configured in Ethernet mode");
959e1c3e305SMatan Azrad 		err = EINVAL;
9609083982cSAdrien Mazarguil 		goto error;
9611371f4dfSOr Ami 	}
962771fa900SAdrien Mazarguil 	if (port_attr.state != IBV_PORT_ACTIVE)
9639083982cSAdrien Mazarguil 		DRV_LOG(DEBUG, "port is not active: \"%s\" (%d)",
964a170a30dSNélio Laranjeiro 			mlx5_glue->port_state_str(port_attr.state),
965771fa900SAdrien Mazarguil 			port_attr.state);
966771fa900SAdrien Mazarguil 	/* Allocate protection domain. */
9670e83b8e5SNelio Laranjeiro 	pd = mlx5_glue->alloc_pd(ctx);
968771fa900SAdrien Mazarguil 	if (pd == NULL) {
969a170a30dSNélio Laranjeiro 		DRV_LOG(ERR, "PD allocation failure");
970771fa900SAdrien Mazarguil 		err = ENOMEM;
9719083982cSAdrien Mazarguil 		goto error;
972771fa900SAdrien Mazarguil 	}
973771fa900SAdrien Mazarguil 	priv = rte_zmalloc("ethdev private structure",
974771fa900SAdrien Mazarguil 			   sizeof(*priv),
975771fa900SAdrien Mazarguil 			   RTE_CACHE_LINE_SIZE);
976771fa900SAdrien Mazarguil 	if (priv == NULL) {
977a170a30dSNélio Laranjeiro 		DRV_LOG(ERR, "priv allocation failure");
978771fa900SAdrien Mazarguil 		err = ENOMEM;
9799083982cSAdrien Mazarguil 		goto error;
980771fa900SAdrien Mazarguil 	}
981771fa900SAdrien Mazarguil 	priv->ctx = ctx;
9822b730263SAdrien Mazarguil 	strncpy(priv->ibdev_name, priv->ctx->device->name,
9832b730263SAdrien Mazarguil 		sizeof(priv->ibdev_name));
98487ec44ceSXueming Li 	strncpy(priv->ibdev_path, priv->ctx->device->ibdev_path,
98587ec44ceSXueming Li 		sizeof(priv->ibdev_path));
9863ff4b086SAdrien Mazarguil 	priv->device_attr = attr;
987771fa900SAdrien Mazarguil 	priv->pd = pd;
988771fa900SAdrien Mazarguil 	priv->mtu = ETHER_MTU;
9896bf10ab6SMoti Haimovsky #ifndef RTE_ARCH_64
9906bf10ab6SMoti Haimovsky 	/* Initialize UAR access locks for 32bit implementations. */
9916bf10ab6SMoti Haimovsky 	rte_spinlock_init(&priv->uar_lock_cq);
9926bf10ab6SMoti Haimovsky 	for (i = 0; i < MLX5_UAR_PAGE_NUM_MAX; i++)
9936bf10ab6SMoti Haimovsky 		rte_spinlock_init(&priv->uar_lock[i]);
9946bf10ab6SMoti Haimovsky #endif
99526c08b97SAdrien Mazarguil 	/* Some internal functions rely on Netlink sockets, open them now. */
9965366074bSNelio Laranjeiro 	priv->nl_socket_rdma = mlx5_nl_init(NETLINK_RDMA);
9975366074bSNelio Laranjeiro 	priv->nl_socket_route =	mlx5_nl_init(NETLINK_ROUTE);
99826c08b97SAdrien Mazarguil 	priv->nl_sn = 0;
9992b730263SAdrien Mazarguil 	priv->representor = !!switch_info->representor;
1000*299d7dc2SViacheslav Ovsiienko 	priv->master = !!switch_info->master;
10012b730263SAdrien Mazarguil 	priv->domain_id = RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID;
1002*299d7dc2SViacheslav Ovsiienko 	/*
1003*299d7dc2SViacheslav Ovsiienko 	 * Currently we support single E-Switch per PF configurations
1004*299d7dc2SViacheslav Ovsiienko 	 * only and vport_id field contains the vport index for
1005*299d7dc2SViacheslav Ovsiienko 	 * associated VF, which is deduced from representor port name.
1006*299d7dc2SViacheslav Ovsiienko 	 * For exapmple, let's have the IB device port 10, it has
1007*299d7dc2SViacheslav Ovsiienko 	 * attached network device eth0, which has port name attribute
1008*299d7dc2SViacheslav Ovsiienko 	 * pf0vf2, we can deduce the VF number as 2, and set vport index
1009*299d7dc2SViacheslav Ovsiienko 	 * as 3 (2+1). This assigning schema should be changed if the
1010*299d7dc2SViacheslav Ovsiienko 	 * multiple E-Switch instances per PF configurations or/and PCI
1011*299d7dc2SViacheslav Ovsiienko 	 * subfunctions are added.
1012*299d7dc2SViacheslav Ovsiienko 	 */
1013*299d7dc2SViacheslav Ovsiienko 	priv->vport_id = switch_info->representor ?
1014*299d7dc2SViacheslav Ovsiienko 			 switch_info->port_name + 1 : -1;
1015*299d7dc2SViacheslav Ovsiienko 	/* representor_id field keeps the unmodified port/VF index. */
1016*299d7dc2SViacheslav Ovsiienko 	priv->representor_id = switch_info->representor ?
1017*299d7dc2SViacheslav Ovsiienko 			       switch_info->port_name : -1;
10182b730263SAdrien Mazarguil 	/*
10192b730263SAdrien Mazarguil 	 * Look for sibling devices in order to reuse their switch domain
10202b730263SAdrien Mazarguil 	 * if any, otherwise allocate one.
10212b730263SAdrien Mazarguil 	 */
10222b730263SAdrien Mazarguil 	i = mlx5_dev_to_port_id(dpdk_dev, NULL, 0);
10232b730263SAdrien Mazarguil 	if (i > 0) {
10242b730263SAdrien Mazarguil 		uint16_t port_id[i];
10252b730263SAdrien Mazarguil 
10262b730263SAdrien Mazarguil 		i = RTE_MIN(mlx5_dev_to_port_id(dpdk_dev, port_id, i), i);
10272b730263SAdrien Mazarguil 		while (i--) {
1028dbeba4cfSThomas Monjalon 			const struct mlx5_priv *opriv =
10292b730263SAdrien Mazarguil 				rte_eth_devices[port_id[i]].data->dev_private;
10302b730263SAdrien Mazarguil 
10312b730263SAdrien Mazarguil 			if (!opriv ||
10322b730263SAdrien Mazarguil 			    opriv->domain_id ==
10332b730263SAdrien Mazarguil 			    RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID)
10342b730263SAdrien Mazarguil 				continue;
10352b730263SAdrien Mazarguil 			priv->domain_id = opriv->domain_id;
10362b730263SAdrien Mazarguil 			break;
10372b730263SAdrien Mazarguil 		}
10382b730263SAdrien Mazarguil 	}
10392b730263SAdrien Mazarguil 	if (priv->domain_id == RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID) {
10402b730263SAdrien Mazarguil 		err = rte_eth_switch_domain_alloc(&priv->domain_id);
10412b730263SAdrien Mazarguil 		if (err) {
10422b730263SAdrien Mazarguil 			err = rte_errno;
10432b730263SAdrien Mazarguil 			DRV_LOG(ERR, "unable to allocate switch domain: %s",
10442b730263SAdrien Mazarguil 				strerror(rte_errno));
10452b730263SAdrien Mazarguil 			goto error;
10462b730263SAdrien Mazarguil 		}
10472b730263SAdrien Mazarguil 		own_domain_id = 1;
10482b730263SAdrien Mazarguil 	}
1049f38c5457SAdrien Mazarguil 	err = mlx5_args(&config, dpdk_dev->devargs);
1050e72dd09bSNélio Laranjeiro 	if (err) {
1051012ad994SShahaf Shuler 		err = rte_errno;
105293068a9dSAdrien Mazarguil 		DRV_LOG(ERR, "failed to process device arguments: %s",
105393068a9dSAdrien Mazarguil 			strerror(rte_errno));
10549083982cSAdrien Mazarguil 		goto error;
1055e72dd09bSNélio Laranjeiro 	}
105668128934SAdrien Mazarguil 	config.hw_csum = !!(attr.device_cap_flags_ex & IBV_DEVICE_RAW_IP_CSUM);
1057a170a30dSNélio Laranjeiro 	DRV_LOG(DEBUG, "checksum offloading is %ssupported",
10587fe24446SShahaf Shuler 		(config.hw_csum ? "" : "not "));
10592dd8b721SViacheslav Ovsiienko #if !defined(HAVE_IBV_DEVICE_COUNTERS_SET_V42) && \
10602dd8b721SViacheslav Ovsiienko 	!defined(HAVE_IBV_DEVICE_COUNTERS_SET_V45)
10612dd8b721SViacheslav Ovsiienko 	DRV_LOG(DEBUG, "counters are not supported");
10629a761de8SOri Kam #endif
106358b1312eSYongseok Koh #ifndef HAVE_IBV_FLOW_DV_SUPPORT
106458b1312eSYongseok Koh 	if (config.dv_flow_en) {
106558b1312eSYongseok Koh 		DRV_LOG(WARNING, "DV flow is not supported");
106658b1312eSYongseok Koh 		config.dv_flow_en = 0;
106758b1312eSYongseok Koh 	}
106858b1312eSYongseok Koh #endif
10697fe24446SShahaf Shuler 	config.ind_table_max_size =
10703ff4b086SAdrien Mazarguil 		attr.rss_caps.max_rwq_indirection_table_size;
107168128934SAdrien Mazarguil 	/*
107268128934SAdrien Mazarguil 	 * Remove this check once DPDK supports larger/variable
107368128934SAdrien Mazarguil 	 * indirection tables.
107468128934SAdrien Mazarguil 	 */
107568128934SAdrien Mazarguil 	if (config.ind_table_max_size > (unsigned int)ETH_RSS_RETA_SIZE_512)
10767fe24446SShahaf Shuler 		config.ind_table_max_size = ETH_RSS_RETA_SIZE_512;
1077a170a30dSNélio Laranjeiro 	DRV_LOG(DEBUG, "maximum Rx indirection table size is %u",
10787fe24446SShahaf Shuler 		config.ind_table_max_size);
10793ff4b086SAdrien Mazarguil 	config.hw_vlan_strip = !!(attr.raw_packet_caps &
108043e9d979SShachar Beiser 				  IBV_RAW_PACKET_CAP_CVLAN_STRIPPING);
1081a170a30dSNélio Laranjeiro 	DRV_LOG(DEBUG, "VLAN stripping is %ssupported",
10827fe24446SShahaf Shuler 		(config.hw_vlan_strip ? "" : "not "));
10833ff4b086SAdrien Mazarguil 	config.hw_fcs_strip = !!(attr.raw_packet_caps &
1084cd230a3eSShahaf Shuler 				 IBV_RAW_PACKET_CAP_SCATTER_FCS);
1085a170a30dSNélio Laranjeiro 	DRV_LOG(DEBUG, "FCS stripping configuration is %ssupported",
10867fe24446SShahaf Shuler 		(config.hw_fcs_strip ? "" : "not "));
10872014a7fbSYongseok Koh #if defined(HAVE_IBV_WQ_FLAG_RX_END_PADDING)
108878c7a16dSYongseok Koh 	hw_padding = !!attr.rx_pad_end_addr_align;
10892014a7fbSYongseok Koh #elif defined(HAVE_IBV_WQ_FLAGS_PCI_WRITE_END_PADDING)
10902014a7fbSYongseok Koh 	hw_padding = !!(attr.device_cap_flags_ex &
10912014a7fbSYongseok Koh 			IBV_DEVICE_PCI_WRITE_END_PADDING);
109243e9d979SShachar Beiser #endif
109378c7a16dSYongseok Koh 	if (config.hw_padding && !hw_padding) {
109478c7a16dSYongseok Koh 		DRV_LOG(DEBUG, "Rx end alignment padding isn't supported");
109578c7a16dSYongseok Koh 		config.hw_padding = 0;
109678c7a16dSYongseok Koh 	} else if (config.hw_padding) {
109778c7a16dSYongseok Koh 		DRV_LOG(DEBUG, "Rx end alignment padding is enabled");
109878c7a16dSYongseok Koh 	}
10993ff4b086SAdrien Mazarguil 	config.tso = (attr.tso_caps.max_tso > 0 &&
11003ff4b086SAdrien Mazarguil 		      (attr.tso_caps.supported_qpts &
110143e9d979SShachar Beiser 		       (1 << IBV_QPT_RAW_PACKET)));
11027fe24446SShahaf Shuler 	if (config.tso)
11033ff4b086SAdrien Mazarguil 		config.tso_max_payload_sz = attr.tso_caps.max_tso;
1104f9de8718SShahaf Shuler 	/*
1105f9de8718SShahaf Shuler 	 * MPW is disabled by default, while the Enhanced MPW is enabled
1106f9de8718SShahaf Shuler 	 * by default.
1107f9de8718SShahaf Shuler 	 */
1108f9de8718SShahaf Shuler 	if (config.mps == MLX5_ARG_UNSET)
1109f9de8718SShahaf Shuler 		config.mps = (mps == MLX5_MPW_ENHANCED) ? MLX5_MPW_ENHANCED :
1110f9de8718SShahaf Shuler 							  MLX5_MPW_DISABLED;
1111f9de8718SShahaf Shuler 	else
1112f9de8718SShahaf Shuler 		config.mps = config.mps ? mps : MLX5_MPW_DISABLED;
1113a170a30dSNélio Laranjeiro 	DRV_LOG(INFO, "%sMPS is %s",
11140f99970bSNélio Laranjeiro 		config.mps == MLX5_MPW_ENHANCED ? "enhanced " : "",
111568128934SAdrien Mazarguil 		config.mps != MLX5_MPW_DISABLED ? "enabled" : "disabled");
11167fe24446SShahaf Shuler 	if (config.cqe_comp && !cqe_comp) {
1117a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "Rx CQE compression isn't supported");
11187fe24446SShahaf Shuler 		config.cqe_comp = 0;
1119523f5a74SYongseok Koh 	}
1120bc91e8dbSYongseok Koh 	if (config.cqe_pad && !cqe_pad) {
1121bc91e8dbSYongseok Koh 		DRV_LOG(WARNING, "Rx CQE padding isn't supported");
1122bc91e8dbSYongseok Koh 		config.cqe_pad = 0;
1123bc91e8dbSYongseok Koh 	} else if (config.cqe_pad) {
1124bc91e8dbSYongseok Koh 		DRV_LOG(INFO, "Rx CQE padding is enabled");
1125bc91e8dbSYongseok Koh 	}
11265c0e2db6SYongseok Koh 	if (config.mprq.enabled && mprq) {
11277d6bf6b8SYongseok Koh 		if (config.mprq.stride_num_n > mprq_max_stride_num_n ||
11287d6bf6b8SYongseok Koh 		    config.mprq.stride_num_n < mprq_min_stride_num_n) {
11297d6bf6b8SYongseok Koh 			config.mprq.stride_num_n =
11307d6bf6b8SYongseok Koh 				RTE_MAX(MLX5_MPRQ_STRIDE_NUM_N,
11317d6bf6b8SYongseok Koh 					mprq_min_stride_num_n);
11327d6bf6b8SYongseok Koh 			DRV_LOG(WARNING,
11337d6bf6b8SYongseok Koh 				"the number of strides"
11347d6bf6b8SYongseok Koh 				" for Multi-Packet RQ is out of range,"
11357d6bf6b8SYongseok Koh 				" setting default value (%u)",
11367d6bf6b8SYongseok Koh 				1 << config.mprq.stride_num_n);
11377d6bf6b8SYongseok Koh 		}
11387d6bf6b8SYongseok Koh 		config.mprq.min_stride_size_n = mprq_min_stride_size_n;
11397d6bf6b8SYongseok Koh 		config.mprq.max_stride_size_n = mprq_max_stride_size_n;
11405c0e2db6SYongseok Koh 	} else if (config.mprq.enabled && !mprq) {
11415c0e2db6SYongseok Koh 		DRV_LOG(WARNING, "Multi-Packet RQ isn't supported");
11425c0e2db6SYongseok Koh 		config.mprq.enabled = 0;
11437d6bf6b8SYongseok Koh 	}
1144af4f09f2SNélio Laranjeiro 	eth_dev = rte_eth_dev_allocate(name);
1145af4f09f2SNélio Laranjeiro 	if (eth_dev == NULL) {
1146a170a30dSNélio Laranjeiro 		DRV_LOG(ERR, "can not allocate rte ethdev");
1147af4f09f2SNélio Laranjeiro 		err = ENOMEM;
11489083982cSAdrien Mazarguil 		goto error;
1149af4f09f2SNélio Laranjeiro 	}
115015febafdSThomas Monjalon 	/* Flag to call rte_eth_dev_release_port() in rte_eth_dev_close(). */
115115febafdSThomas Monjalon 	eth_dev->data->dev_flags |= RTE_ETH_DEV_CLOSE_REMOVE;
1152a7d3c627SThomas Monjalon 	if (priv->representor) {
11532b730263SAdrien Mazarguil 		eth_dev->data->dev_flags |= RTE_ETH_DEV_REPRESENTOR;
1154a7d3c627SThomas Monjalon 		eth_dev->data->representor_id = priv->representor_id;
1155a7d3c627SThomas Monjalon 	}
1156af4f09f2SNélio Laranjeiro 	eth_dev->data->dev_private = priv;
1157df428ceeSYongseok Koh 	priv->dev_data = eth_dev->data;
1158af4f09f2SNélio Laranjeiro 	eth_dev->data->mac_addrs = priv->mac;
1159f38c5457SAdrien Mazarguil 	eth_dev->device = dpdk_dev;
1160af4f09f2SNélio Laranjeiro 	err = mlx5_uar_init_primary(eth_dev);
1161012ad994SShahaf Shuler 	if (err) {
1162012ad994SShahaf Shuler 		err = rte_errno;
11639083982cSAdrien Mazarguil 		goto error;
1164012ad994SShahaf Shuler 	}
1165771fa900SAdrien Mazarguil 	/* Configure the first MAC address by default. */
1166af4f09f2SNélio Laranjeiro 	if (mlx5_get_mac(eth_dev, &mac.addr_bytes)) {
1167a170a30dSNélio Laranjeiro 		DRV_LOG(ERR,
1168a170a30dSNélio Laranjeiro 			"port %u cannot get MAC address, is mlx5_en"
1169a170a30dSNélio Laranjeiro 			" loaded? (errno: %s)",
11708c3c2372SAdrien Mazarguil 			eth_dev->data->port_id, strerror(rte_errno));
1171e1c3e305SMatan Azrad 		err = ENODEV;
11729083982cSAdrien Mazarguil 		goto error;
1173771fa900SAdrien Mazarguil 	}
1174a170a30dSNélio Laranjeiro 	DRV_LOG(INFO,
1175a170a30dSNélio Laranjeiro 		"port %u MAC address is %02x:%02x:%02x:%02x:%02x:%02x",
11760f99970bSNélio Laranjeiro 		eth_dev->data->port_id,
1177771fa900SAdrien Mazarguil 		mac.addr_bytes[0], mac.addr_bytes[1],
1178771fa900SAdrien Mazarguil 		mac.addr_bytes[2], mac.addr_bytes[3],
1179771fa900SAdrien Mazarguil 		mac.addr_bytes[4], mac.addr_bytes[5]);
1180771fa900SAdrien Mazarguil #ifndef NDEBUG
1181771fa900SAdrien Mazarguil 	{
1182771fa900SAdrien Mazarguil 		char ifname[IF_NAMESIZE];
1183771fa900SAdrien Mazarguil 
1184af4f09f2SNélio Laranjeiro 		if (mlx5_get_ifname(eth_dev, &ifname) == 0)
1185a170a30dSNélio Laranjeiro 			DRV_LOG(DEBUG, "port %u ifname is \"%s\"",
11860f99970bSNélio Laranjeiro 				eth_dev->data->port_id, ifname);
1187771fa900SAdrien Mazarguil 		else
1188a170a30dSNélio Laranjeiro 			DRV_LOG(DEBUG, "port %u ifname is unknown",
11890f99970bSNélio Laranjeiro 				eth_dev->data->port_id);
1190771fa900SAdrien Mazarguil 	}
1191771fa900SAdrien Mazarguil #endif
1192771fa900SAdrien Mazarguil 	/* Get actual MTU if possible. */
1193a6d83b6aSNélio Laranjeiro 	err = mlx5_get_mtu(eth_dev, &priv->mtu);
1194012ad994SShahaf Shuler 	if (err) {
1195012ad994SShahaf Shuler 		err = rte_errno;
11969083982cSAdrien Mazarguil 		goto error;
1197012ad994SShahaf Shuler 	}
1198a170a30dSNélio Laranjeiro 	DRV_LOG(DEBUG, "port %u MTU is %u", eth_dev->data->port_id,
1199a170a30dSNélio Laranjeiro 		priv->mtu);
120068128934SAdrien Mazarguil 	/* Initialize burst functions to prevent crashes before link-up. */
1201e313ef4cSShahaf Shuler 	eth_dev->rx_pkt_burst = removed_rx_burst;
1202e313ef4cSShahaf Shuler 	eth_dev->tx_pkt_burst = removed_tx_burst;
1203771fa900SAdrien Mazarguil 	eth_dev->dev_ops = &mlx5_dev_ops;
1204272733b5SNélio Laranjeiro 	/* Register MAC address. */
1205272733b5SNélio Laranjeiro 	claim_zero(mlx5_mac_addr_add(eth_dev, &mac, 0, 0));
1206f87bfa8eSYongseok Koh 	if (config.vf && config.vf_nl_en)
1207ccdcba53SNélio Laranjeiro 		mlx5_nl_mac_addr_sync(eth_dev);
1208d53180afSMoti Haimovsky 	priv->tcf_context = mlx5_flow_tcf_context_create();
1209d53180afSMoti Haimovsky 	if (!priv->tcf_context) {
121057123c00SYongseok Koh 		err = -rte_errno;
121157123c00SYongseok Koh 		DRV_LOG(WARNING,
121257123c00SYongseok Koh 			"flow rules relying on switch offloads will not be"
121357123c00SYongseok Koh 			" supported: cannot open libmnl socket: %s",
121457123c00SYongseok Koh 			strerror(rte_errno));
121557123c00SYongseok Koh 	} else {
121657123c00SYongseok Koh 		struct rte_flow_error error;
121757123c00SYongseok Koh 		unsigned int ifindex = mlx5_ifindex(eth_dev);
121857123c00SYongseok Koh 
121957123c00SYongseok Koh 		if (!ifindex) {
122057123c00SYongseok Koh 			err = -rte_errno;
122157123c00SYongseok Koh 			error.message =
122257123c00SYongseok Koh 				"cannot retrieve network interface index";
122357123c00SYongseok Koh 		} else {
1224d53180afSMoti Haimovsky 			err = mlx5_flow_tcf_init(priv->tcf_context,
1225d53180afSMoti Haimovsky 						 ifindex, &error);
122657123c00SYongseok Koh 		}
122757123c00SYongseok Koh 		if (err) {
122857123c00SYongseok Koh 			DRV_LOG(WARNING,
122957123c00SYongseok Koh 				"flow rules relying on switch offloads will"
123057123c00SYongseok Koh 				" not be supported: %s: %s",
123157123c00SYongseok Koh 				error.message, strerror(rte_errno));
1232d53180afSMoti Haimovsky 			mlx5_flow_tcf_context_destroy(priv->tcf_context);
1233d53180afSMoti Haimovsky 			priv->tcf_context = NULL;
123457123c00SYongseok Koh 		}
123557123c00SYongseok Koh 	}
1236c8ffb8a9SNélio Laranjeiro 	TAILQ_INIT(&priv->flows);
12371b37f5d8SNélio Laranjeiro 	TAILQ_INIT(&priv->ctrl_flows);
12381e3a39f7SXueming Li 	/* Hint libmlx5 to use PMD allocator for data plane resources */
12391e3a39f7SXueming Li 	struct mlx5dv_ctx_allocators alctr = {
12401e3a39f7SXueming Li 		.alloc = &mlx5_alloc_verbs_buf,
12411e3a39f7SXueming Li 		.free = &mlx5_free_verbs_buf,
12421e3a39f7SXueming Li 		.data = priv,
12431e3a39f7SXueming Li 	};
124468128934SAdrien Mazarguil 	mlx5_glue->dv_set_context_attr(ctx, MLX5DV_CTX_ATTR_BUF_ALLOCATORS,
12451e3a39f7SXueming Li 				       (void *)((uintptr_t)&alctr));
1246771fa900SAdrien Mazarguil 	/* Bring Ethernet device up. */
1247a170a30dSNélio Laranjeiro 	DRV_LOG(DEBUG, "port %u forcing Ethernet interface up",
12480f99970bSNélio Laranjeiro 		eth_dev->data->port_id);
12497ba5320bSNélio Laranjeiro 	mlx5_set_link_up(eth_dev);
1250a85a606cSShahaf Shuler 	/*
1251a85a606cSShahaf Shuler 	 * Even though the interrupt handler is not installed yet,
1252a85a606cSShahaf Shuler 	 * interrupts will still trigger on the asyn_fd from
1253a85a606cSShahaf Shuler 	 * Verbs context returned by ibv_open_device().
1254a85a606cSShahaf Shuler 	 */
1255a85a606cSShahaf Shuler 	mlx5_link_update(eth_dev, 0);
12567fe24446SShahaf Shuler 	/* Store device configuration on private structure. */
12577fe24446SShahaf Shuler 	priv->config = config;
125878be8852SNelio Laranjeiro 	/* Supported Verbs flow priority number detection. */
12592815702bSNelio Laranjeiro 	err = mlx5_flow_discover_priorities(eth_dev);
12604fb27c1dSViacheslav Ovsiienko 	if (err < 0) {
12614fb27c1dSViacheslav Ovsiienko 		err = -err;
12629083982cSAdrien Mazarguil 		goto error;
12634fb27c1dSViacheslav Ovsiienko 	}
12642815702bSNelio Laranjeiro 	priv->config.flow_prio = err;
12650ace586dSXueming Li 	/*
12660ace586dSXueming Li 	 * Once the device is added to the list of memory event
12670ace586dSXueming Li 	 * callback, its global MR cache table cannot be expanded
12680ace586dSXueming Li 	 * on the fly because of deadlock. If it overflows, lookup
12690ace586dSXueming Li 	 * should be done by searching MR list linearly, which is slow.
12700ace586dSXueming Li 	 */
12710ace586dSXueming Li 	err = mlx5_mr_btree_init(&priv->mr.cache,
12720ace586dSXueming Li 				 MLX5_MR_BTREE_CACHE_N * 2,
12730ace586dSXueming Li 				 eth_dev->device->numa_node);
12740ace586dSXueming Li 	if (err) {
12750ace586dSXueming Li 		err = rte_errno;
12769083982cSAdrien Mazarguil 		goto error;
12770ace586dSXueming Li 	}
1278e89c15b6SAdrien Mazarguil 	/* Add device to memory callback list. */
1279e89c15b6SAdrien Mazarguil 	rte_rwlock_write_lock(&mlx5_shared_data->mem_event_rwlock);
1280e89c15b6SAdrien Mazarguil 	LIST_INSERT_HEAD(&mlx5_shared_data->mem_event_cb_list,
1281e89c15b6SAdrien Mazarguil 			 priv, mem_event_cb);
1282e89c15b6SAdrien Mazarguil 	rte_rwlock_write_unlock(&mlx5_shared_data->mem_event_rwlock);
1283f38c5457SAdrien Mazarguil 	return eth_dev;
12849083982cSAdrien Mazarguil error:
128526c08b97SAdrien Mazarguil 	if (priv) {
128626c08b97SAdrien Mazarguil 		if (priv->nl_socket_route >= 0)
128726c08b97SAdrien Mazarguil 			close(priv->nl_socket_route);
128826c08b97SAdrien Mazarguil 		if (priv->nl_socket_rdma >= 0)
128926c08b97SAdrien Mazarguil 			close(priv->nl_socket_rdma);
1290d53180afSMoti Haimovsky 		if (priv->tcf_context)
1291d53180afSMoti Haimovsky 			mlx5_flow_tcf_context_destroy(priv->tcf_context);
12922b730263SAdrien Mazarguil 		if (own_domain_id)
12932b730263SAdrien Mazarguil 			claim_zero(rte_eth_switch_domain_free(priv->domain_id));
1294771fa900SAdrien Mazarguil 		rte_free(priv);
1295e16adf08SThomas Monjalon 		if (eth_dev != NULL)
1296e16adf08SThomas Monjalon 			eth_dev->data->dev_private = NULL;
129726c08b97SAdrien Mazarguil 	}
1298771fa900SAdrien Mazarguil 	if (pd)
12990e83b8e5SNelio Laranjeiro 		claim_zero(mlx5_glue->dealloc_pd(pd));
1300e16adf08SThomas Monjalon 	if (eth_dev != NULL) {
1301e16adf08SThomas Monjalon 		/* mac_addrs must not be freed alone because part of dev_private */
1302e16adf08SThomas Monjalon 		eth_dev->data->mac_addrs = NULL;
1303690de285SRaslan Darawsheh 		rte_eth_dev_release_port(eth_dev);
1304e16adf08SThomas Monjalon 	}
13053ff4b086SAdrien Mazarguil 	if (ctx)
13063ff4b086SAdrien Mazarguil 		claim_zero(mlx5_glue->close_device(ctx));
1307f38c5457SAdrien Mazarguil 	assert(err > 0);
1308a6d83b6aSNélio Laranjeiro 	rte_errno = err;
1309f38c5457SAdrien Mazarguil 	return NULL;
1310f38c5457SAdrien Mazarguil }
1311f38c5457SAdrien Mazarguil 
1312116f90adSAdrien Mazarguil /** Data associated with devices to spawn. */
1313116f90adSAdrien Mazarguil struct mlx5_dev_spawn_data {
1314116f90adSAdrien Mazarguil 	unsigned int ifindex; /**< Network interface index. */
1315116f90adSAdrien Mazarguil 	struct mlx5_switch_info info; /**< Switch information. */
1316116f90adSAdrien Mazarguil 	struct ibv_device *ibv_dev; /**< Associated IB device. */
1317116f90adSAdrien Mazarguil 	struct rte_eth_dev *eth_dev; /**< Associated Ethernet device. */
1318116f90adSAdrien Mazarguil };
1319116f90adSAdrien Mazarguil 
1320116f90adSAdrien Mazarguil /**
1321116f90adSAdrien Mazarguil  * Comparison callback to sort device data.
1322116f90adSAdrien Mazarguil  *
1323116f90adSAdrien Mazarguil  * This is meant to be used with qsort().
1324116f90adSAdrien Mazarguil  *
1325116f90adSAdrien Mazarguil  * @param a[in]
1326116f90adSAdrien Mazarguil  *   Pointer to pointer to first data object.
1327116f90adSAdrien Mazarguil  * @param b[in]
1328116f90adSAdrien Mazarguil  *   Pointer to pointer to second data object.
1329116f90adSAdrien Mazarguil  *
1330116f90adSAdrien Mazarguil  * @return
1331116f90adSAdrien Mazarguil  *   0 if both objects are equal, less than 0 if the first argument is less
1332116f90adSAdrien Mazarguil  *   than the second, greater than 0 otherwise.
1333116f90adSAdrien Mazarguil  */
1334116f90adSAdrien Mazarguil static int
1335116f90adSAdrien Mazarguil mlx5_dev_spawn_data_cmp(const void *a, const void *b)
1336116f90adSAdrien Mazarguil {
1337116f90adSAdrien Mazarguil 	const struct mlx5_switch_info *si_a =
1338116f90adSAdrien Mazarguil 		&((const struct mlx5_dev_spawn_data *)a)->info;
1339116f90adSAdrien Mazarguil 	const struct mlx5_switch_info *si_b =
1340116f90adSAdrien Mazarguil 		&((const struct mlx5_dev_spawn_data *)b)->info;
1341116f90adSAdrien Mazarguil 	int ret;
1342116f90adSAdrien Mazarguil 
1343116f90adSAdrien Mazarguil 	/* Master device first. */
1344116f90adSAdrien Mazarguil 	ret = si_b->master - si_a->master;
1345116f90adSAdrien Mazarguil 	if (ret)
1346116f90adSAdrien Mazarguil 		return ret;
1347116f90adSAdrien Mazarguil 	/* Then representor devices. */
1348116f90adSAdrien Mazarguil 	ret = si_b->representor - si_a->representor;
1349116f90adSAdrien Mazarguil 	if (ret)
1350116f90adSAdrien Mazarguil 		return ret;
1351116f90adSAdrien Mazarguil 	/* Unidentified devices come last in no specific order. */
1352116f90adSAdrien Mazarguil 	if (!si_a->representor)
1353116f90adSAdrien Mazarguil 		return 0;
1354116f90adSAdrien Mazarguil 	/* Order representors by name. */
1355116f90adSAdrien Mazarguil 	return si_a->port_name - si_b->port_name;
1356116f90adSAdrien Mazarguil }
1357116f90adSAdrien Mazarguil 
1358f38c5457SAdrien Mazarguil /**
1359f38c5457SAdrien Mazarguil  * DPDK callback to register a PCI device.
1360f38c5457SAdrien Mazarguil  *
13612b730263SAdrien Mazarguil  * This function spawns Ethernet devices out of a given PCI device.
1362f38c5457SAdrien Mazarguil  *
1363f38c5457SAdrien Mazarguil  * @param[in] pci_drv
1364f38c5457SAdrien Mazarguil  *   PCI driver structure (mlx5_driver).
1365f38c5457SAdrien Mazarguil  * @param[in] pci_dev
1366f38c5457SAdrien Mazarguil  *   PCI device information.
1367f38c5457SAdrien Mazarguil  *
1368f38c5457SAdrien Mazarguil  * @return
1369f38c5457SAdrien Mazarguil  *   0 on success, a negative errno value otherwise and rte_errno is set.
1370f38c5457SAdrien Mazarguil  */
1371f38c5457SAdrien Mazarguil static int
1372f38c5457SAdrien Mazarguil mlx5_pci_probe(struct rte_pci_driver *pci_drv __rte_unused,
1373f38c5457SAdrien Mazarguil 	       struct rte_pci_device *pci_dev)
1374f38c5457SAdrien Mazarguil {
1375f38c5457SAdrien Mazarguil 	struct ibv_device **ibv_list;
137626c08b97SAdrien Mazarguil 	unsigned int n = 0;
1377f87bfa8eSYongseok Koh 	struct mlx5_dev_config dev_config;
1378f38c5457SAdrien Mazarguil 	int ret;
1379f38c5457SAdrien Mazarguil 
1380f38c5457SAdrien Mazarguil 	assert(pci_drv == &mlx5_driver);
1381f38c5457SAdrien Mazarguil 	errno = 0;
1382f38c5457SAdrien Mazarguil 	ibv_list = mlx5_glue->get_device_list(&ret);
1383f38c5457SAdrien Mazarguil 	if (!ibv_list) {
1384f38c5457SAdrien Mazarguil 		rte_errno = errno ? errno : ENOSYS;
1385f38c5457SAdrien Mazarguil 		DRV_LOG(ERR, "cannot list devices, is ib_uverbs loaded?");
1386a6d83b6aSNélio Laranjeiro 		return -rte_errno;
1387a6d83b6aSNélio Laranjeiro 	}
138826c08b97SAdrien Mazarguil 
138926c08b97SAdrien Mazarguil 	struct ibv_device *ibv_match[ret + 1];
139026c08b97SAdrien Mazarguil 
1391f38c5457SAdrien Mazarguil 	while (ret-- > 0) {
1392f38c5457SAdrien Mazarguil 		struct rte_pci_addr pci_addr;
1393f38c5457SAdrien Mazarguil 
1394f38c5457SAdrien Mazarguil 		DRV_LOG(DEBUG, "checking device \"%s\"", ibv_list[ret]->name);
1395f38c5457SAdrien Mazarguil 		if (mlx5_ibv_device_to_pci_addr(ibv_list[ret], &pci_addr))
1396f38c5457SAdrien Mazarguil 			continue;
1397f38c5457SAdrien Mazarguil 		if (pci_dev->addr.domain != pci_addr.domain ||
1398f38c5457SAdrien Mazarguil 		    pci_dev->addr.bus != pci_addr.bus ||
1399f38c5457SAdrien Mazarguil 		    pci_dev->addr.devid != pci_addr.devid ||
1400f38c5457SAdrien Mazarguil 		    pci_dev->addr.function != pci_addr.function)
1401f38c5457SAdrien Mazarguil 			continue;
140226c08b97SAdrien Mazarguil 		DRV_LOG(INFO, "PCI information matches for device \"%s\"",
1403f38c5457SAdrien Mazarguil 			ibv_list[ret]->name);
140426c08b97SAdrien Mazarguil 		ibv_match[n++] = ibv_list[ret];
140526c08b97SAdrien Mazarguil 	}
140626c08b97SAdrien Mazarguil 	ibv_match[n] = NULL;
140726c08b97SAdrien Mazarguil 
1408116f90adSAdrien Mazarguil 	struct mlx5_dev_spawn_data list[n];
14095366074bSNelio Laranjeiro 	int nl_route = n ? mlx5_nl_init(NETLINK_ROUTE) : -1;
14105366074bSNelio Laranjeiro 	int nl_rdma = n ? mlx5_nl_init(NETLINK_RDMA) : -1;
141126c08b97SAdrien Mazarguil 	unsigned int i;
14122b730263SAdrien Mazarguil 	unsigned int u;
141326c08b97SAdrien Mazarguil 
141426c08b97SAdrien Mazarguil 	/*
141526c08b97SAdrien Mazarguil 	 * The existence of several matching entries (n > 1) means port
141626c08b97SAdrien Mazarguil 	 * representors have been instantiated. No existing Verbs call nor
141726c08b97SAdrien Mazarguil 	 * /sys entries can tell them apart, this can only be done through
141826c08b97SAdrien Mazarguil 	 * Netlink calls assuming kernel drivers are recent enough to
141926c08b97SAdrien Mazarguil 	 * support them.
142026c08b97SAdrien Mazarguil 	 *
1421f872b4b9SNelio Laranjeiro 	 * In the event of identification failure through Netlink, try again
1422f872b4b9SNelio Laranjeiro 	 * through sysfs, then either:
142326c08b97SAdrien Mazarguil 	 *
142426c08b97SAdrien Mazarguil 	 * 1. No device matches (n == 0), complain and bail out.
142526c08b97SAdrien Mazarguil 	 * 2. A single IB device matches (n == 1) and is not a representor,
142626c08b97SAdrien Mazarguil 	 *    assume no switch support.
142726c08b97SAdrien Mazarguil 	 * 3. Otherwise no safe assumptions can be made; complain louder and
142826c08b97SAdrien Mazarguil 	 *    bail out.
142926c08b97SAdrien Mazarguil 	 */
143026c08b97SAdrien Mazarguil 	for (i = 0; i != n; ++i) {
1431116f90adSAdrien Mazarguil 		list[i].ibv_dev = ibv_match[i];
1432116f90adSAdrien Mazarguil 		list[i].eth_dev = NULL;
143326c08b97SAdrien Mazarguil 		if (nl_rdma < 0)
1434116f90adSAdrien Mazarguil 			list[i].ifindex = 0;
143526c08b97SAdrien Mazarguil 		else
1436116f90adSAdrien Mazarguil 			list[i].ifindex = mlx5_nl_ifindex
1437116f90adSAdrien Mazarguil 				(nl_rdma, list[i].ibv_dev->name);
143826c08b97SAdrien Mazarguil 		if (nl_route < 0 ||
1439116f90adSAdrien Mazarguil 		    !list[i].ifindex ||
1440116f90adSAdrien Mazarguil 		    mlx5_nl_switch_info(nl_route, list[i].ifindex,
1441f872b4b9SNelio Laranjeiro 					&list[i].info) ||
1442f872b4b9SNelio Laranjeiro 		    ((!list[i].info.representor && !list[i].info.master) &&
1443f872b4b9SNelio Laranjeiro 		     mlx5_sysfs_switch_info(list[i].ifindex, &list[i].info))) {
1444116f90adSAdrien Mazarguil 			list[i].ifindex = 0;
1445116f90adSAdrien Mazarguil 			memset(&list[i].info, 0, sizeof(list[i].info));
144626c08b97SAdrien Mazarguil 			continue;
144726c08b97SAdrien Mazarguil 		}
144826c08b97SAdrien Mazarguil 	}
144926c08b97SAdrien Mazarguil 	if (nl_rdma >= 0)
145026c08b97SAdrien Mazarguil 		close(nl_rdma);
145126c08b97SAdrien Mazarguil 	if (nl_route >= 0)
145226c08b97SAdrien Mazarguil 		close(nl_route);
14532b730263SAdrien Mazarguil 	/* Count unidentified devices. */
14542b730263SAdrien Mazarguil 	for (u = 0, i = 0; i != n; ++i)
1455116f90adSAdrien Mazarguil 		if (!list[i].info.master && !list[i].info.representor)
14562b730263SAdrien Mazarguil 			++u;
14572b730263SAdrien Mazarguil 	if (u) {
14582b730263SAdrien Mazarguil 		if (n == 1 && u == 1) {
145926c08b97SAdrien Mazarguil 			/* Case #2. */
146026c08b97SAdrien Mazarguil 			DRV_LOG(INFO, "no switch support detected");
146126c08b97SAdrien Mazarguil 		} else {
146226c08b97SAdrien Mazarguil 			/* Case #3. */
146326c08b97SAdrien Mazarguil 			DRV_LOG(ERR,
146426c08b97SAdrien Mazarguil 				"unable to tell which of the matching devices"
146526c08b97SAdrien Mazarguil 				" is the master (lack of kernel support?)");
146626c08b97SAdrien Mazarguil 			n = 0;
146726c08b97SAdrien Mazarguil 		}
1468f38c5457SAdrien Mazarguil 	}
1469116f90adSAdrien Mazarguil 	/*
1470116f90adSAdrien Mazarguil 	 * Sort list to probe devices in natural order for users convenience
1471116f90adSAdrien Mazarguil 	 * (i.e. master first, then representors from lowest to highest ID).
1472116f90adSAdrien Mazarguil 	 */
1473116f90adSAdrien Mazarguil 	if (n)
1474116f90adSAdrien Mazarguil 		qsort(list, n, sizeof(*list), mlx5_dev_spawn_data_cmp);
1475f87bfa8eSYongseok Koh 	/* Default configuration. */
1476f87bfa8eSYongseok Koh 	dev_config = (struct mlx5_dev_config){
147778c7a16dSYongseok Koh 		.hw_padding = 0,
1478f87bfa8eSYongseok Koh 		.mps = MLX5_ARG_UNSET,
1479f87bfa8eSYongseok Koh 		.tx_vec_en = 1,
1480f87bfa8eSYongseok Koh 		.rx_vec_en = 1,
1481f87bfa8eSYongseok Koh 		.txq_inline = MLX5_ARG_UNSET,
1482f87bfa8eSYongseok Koh 		.txqs_inline = MLX5_ARG_UNSET,
148309d8b416SYongseok Koh 		.txqs_vec = MLX5_ARG_UNSET,
1484f87bfa8eSYongseok Koh 		.inline_max_packet_sz = MLX5_ARG_UNSET,
1485f87bfa8eSYongseok Koh 		.vf_nl_en = 1,
1486f87bfa8eSYongseok Koh 		.mprq = {
1487f87bfa8eSYongseok Koh 			.enabled = 0, /* Disabled by default. */
1488f87bfa8eSYongseok Koh 			.stride_num_n = MLX5_MPRQ_STRIDE_NUM_N,
1489f87bfa8eSYongseok Koh 			.max_memcpy_len = MLX5_MPRQ_MEMCPY_DEFAULT_LEN,
1490f87bfa8eSYongseok Koh 			.min_rxqs_num = MLX5_MPRQ_MIN_RXQS,
1491f87bfa8eSYongseok Koh 		},
1492f87bfa8eSYongseok Koh 	};
1493f87bfa8eSYongseok Koh 	/* Device speicific configuration. */
1494f38c5457SAdrien Mazarguil 	switch (pci_dev->id.device_id) {
149509d8b416SYongseok Koh 	case PCI_DEVICE_ID_MELLANOX_CONNECTX5BF:
149609d8b416SYongseok Koh 		dev_config.txqs_vec = MLX5_VPMD_MAX_TXQS_BLUEFIELD;
149709d8b416SYongseok Koh 		break;
1498f38c5457SAdrien Mazarguil 	case PCI_DEVICE_ID_MELLANOX_CONNECTX4VF:
1499f38c5457SAdrien Mazarguil 	case PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF:
1500f38c5457SAdrien Mazarguil 	case PCI_DEVICE_ID_MELLANOX_CONNECTX5VF:
1501f38c5457SAdrien Mazarguil 	case PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF:
1502f87bfa8eSYongseok Koh 		dev_config.vf = 1;
1503f38c5457SAdrien Mazarguil 		break;
1504f38c5457SAdrien Mazarguil 	default:
1505f87bfa8eSYongseok Koh 		break;
1506f38c5457SAdrien Mazarguil 	}
150709d8b416SYongseok Koh 	/* Set architecture-dependent default value if unset. */
150809d8b416SYongseok Koh 	if (dev_config.txqs_vec == MLX5_ARG_UNSET)
150909d8b416SYongseok Koh 		dev_config.txqs_vec = MLX5_VPMD_MAX_TXQS;
15102b730263SAdrien Mazarguil 	for (i = 0; i != n; ++i) {
15112b730263SAdrien Mazarguil 		uint32_t restore;
15122b730263SAdrien Mazarguil 
1513f87bfa8eSYongseok Koh 		list[i].eth_dev = mlx5_dev_spawn(&pci_dev->device,
1514f87bfa8eSYongseok Koh 						 list[i].ibv_dev, dev_config,
1515f87bfa8eSYongseok Koh 						 &list[i].info);
15166de569f5SAdrien Mazarguil 		if (!list[i].eth_dev) {
1517206254b7SOphir Munk 			if (rte_errno != EBUSY && rte_errno != EEXIST)
15182b730263SAdrien Mazarguil 				break;
1519206254b7SOphir Munk 			/* Device is disabled or already spawned. Ignore it. */
15206de569f5SAdrien Mazarguil 			continue;
15216de569f5SAdrien Mazarguil 		}
1522116f90adSAdrien Mazarguil 		restore = list[i].eth_dev->data->dev_flags;
1523116f90adSAdrien Mazarguil 		rte_eth_copy_pci_info(list[i].eth_dev, pci_dev);
15242b730263SAdrien Mazarguil 		/* Restore non-PCI flags cleared by the above call. */
1525116f90adSAdrien Mazarguil 		list[i].eth_dev->data->dev_flags |= restore;
1526116f90adSAdrien Mazarguil 		rte_eth_dev_probing_finish(list[i].eth_dev);
15272b730263SAdrien Mazarguil 	}
1528f38c5457SAdrien Mazarguil 	mlx5_glue->free_device_list(ibv_list);
152926c08b97SAdrien Mazarguil 	if (!n) {
1530f38c5457SAdrien Mazarguil 		DRV_LOG(WARNING,
1531f38c5457SAdrien Mazarguil 			"no Verbs device matches PCI device " PCI_PRI_FMT ","
1532f38c5457SAdrien Mazarguil 			" are kernel drivers loaded?",
1533f38c5457SAdrien Mazarguil 			pci_dev->addr.domain, pci_dev->addr.bus,
1534f38c5457SAdrien Mazarguil 			pci_dev->addr.devid, pci_dev->addr.function);
1535f38c5457SAdrien Mazarguil 		rte_errno = ENOENT;
1536f38c5457SAdrien Mazarguil 		ret = -rte_errno;
15372b730263SAdrien Mazarguil 	} else if (i != n) {
1538f38c5457SAdrien Mazarguil 		DRV_LOG(ERR,
1539f38c5457SAdrien Mazarguil 			"probe of PCI device " PCI_PRI_FMT " aborted after"
1540f38c5457SAdrien Mazarguil 			" encountering an error: %s",
1541f38c5457SAdrien Mazarguil 			pci_dev->addr.domain, pci_dev->addr.bus,
1542f38c5457SAdrien Mazarguil 			pci_dev->addr.devid, pci_dev->addr.function,
1543f38c5457SAdrien Mazarguil 			strerror(rte_errno));
1544f38c5457SAdrien Mazarguil 		ret = -rte_errno;
15452b730263SAdrien Mazarguil 		/* Roll back. */
15462b730263SAdrien Mazarguil 		while (i--) {
15476de569f5SAdrien Mazarguil 			if (!list[i].eth_dev)
15486de569f5SAdrien Mazarguil 				continue;
1549116f90adSAdrien Mazarguil 			mlx5_dev_close(list[i].eth_dev);
1550e16adf08SThomas Monjalon 			/* mac_addrs must not be freed because in dev_private */
1551e16adf08SThomas Monjalon 			list[i].eth_dev->data->mac_addrs = NULL;
1552116f90adSAdrien Mazarguil 			claim_zero(rte_eth_dev_release_port(list[i].eth_dev));
15532b730263SAdrien Mazarguil 		}
15542b730263SAdrien Mazarguil 		/* Restore original error. */
15552b730263SAdrien Mazarguil 		rte_errno = -ret;
1556f38c5457SAdrien Mazarguil 	} else {
1557f38c5457SAdrien Mazarguil 		ret = 0;
1558f38c5457SAdrien Mazarguil 	}
1559f38c5457SAdrien Mazarguil 	return ret;
1560771fa900SAdrien Mazarguil }
1561771fa900SAdrien Mazarguil 
15623a820742SOphir Munk /**
15633a820742SOphir Munk  * DPDK callback to remove a PCI device.
15643a820742SOphir Munk  *
15653a820742SOphir Munk  * This function removes all Ethernet devices belong to a given PCI device.
15663a820742SOphir Munk  *
15673a820742SOphir Munk  * @param[in] pci_dev
15683a820742SOphir Munk  *   Pointer to the PCI device.
15693a820742SOphir Munk  *
15703a820742SOphir Munk  * @return
15713a820742SOphir Munk  *   0 on success, the function cannot fail.
15723a820742SOphir Munk  */
15733a820742SOphir Munk static int
15743a820742SOphir Munk mlx5_pci_remove(struct rte_pci_device *pci_dev)
15753a820742SOphir Munk {
15763a820742SOphir Munk 	uint16_t port_id;
15773a820742SOphir Munk 	struct rte_eth_dev *port;
15783a820742SOphir Munk 
15793a820742SOphir Munk 	for (port_id = 0; port_id < RTE_MAX_ETHPORTS; port_id++) {
15803a820742SOphir Munk 		port = &rte_eth_devices[port_id];
15813a820742SOphir Munk 		if (port->state != RTE_ETH_DEV_UNUSED &&
15823a820742SOphir Munk 				port->device == &pci_dev->device)
15833a820742SOphir Munk 			rte_eth_dev_close(port_id);
15843a820742SOphir Munk 	}
15853a820742SOphir Munk 	return 0;
15863a820742SOphir Munk }
15873a820742SOphir Munk 
1588771fa900SAdrien Mazarguil static const struct rte_pci_id mlx5_pci_id_map[] = {
1589771fa900SAdrien Mazarguil 	{
15901d1bc870SNélio Laranjeiro 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
15911d1bc870SNélio Laranjeiro 			       PCI_DEVICE_ID_MELLANOX_CONNECTX4)
1592771fa900SAdrien Mazarguil 	},
1593771fa900SAdrien Mazarguil 	{
15941d1bc870SNélio Laranjeiro 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
15951d1bc870SNélio Laranjeiro 			       PCI_DEVICE_ID_MELLANOX_CONNECTX4VF)
1596771fa900SAdrien Mazarguil 	},
1597771fa900SAdrien Mazarguil 	{
15981d1bc870SNélio Laranjeiro 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
15991d1bc870SNélio Laranjeiro 			       PCI_DEVICE_ID_MELLANOX_CONNECTX4LX)
1600771fa900SAdrien Mazarguil 	},
1601771fa900SAdrien Mazarguil 	{
16021d1bc870SNélio Laranjeiro 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
16031d1bc870SNélio Laranjeiro 			       PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF)
1604771fa900SAdrien Mazarguil 	},
1605771fa900SAdrien Mazarguil 	{
1606528a9fbeSYongseok Koh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1607528a9fbeSYongseok Koh 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5)
1608528a9fbeSYongseok Koh 	},
1609528a9fbeSYongseok Koh 	{
1610528a9fbeSYongseok Koh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1611528a9fbeSYongseok Koh 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5VF)
1612528a9fbeSYongseok Koh 	},
1613528a9fbeSYongseok Koh 	{
1614528a9fbeSYongseok Koh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1615528a9fbeSYongseok Koh 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5EX)
1616528a9fbeSYongseok Koh 	},
1617528a9fbeSYongseok Koh 	{
1618528a9fbeSYongseok Koh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1619528a9fbeSYongseok Koh 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF)
1620528a9fbeSYongseok Koh 	},
1621528a9fbeSYongseok Koh 	{
1622dd3331c6SShahaf Shuler 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1623dd3331c6SShahaf Shuler 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5BF)
1624dd3331c6SShahaf Shuler 	},
1625dd3331c6SShahaf Shuler 	{
1626c322c0e5SOri Kam 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1627c322c0e5SOri Kam 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5BFVF)
1628c322c0e5SOri Kam 	},
1629c322c0e5SOri Kam 	{
1630f0354d84SWisam Jaddo 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1631f0354d84SWisam Jaddo 				PCI_DEVICE_ID_MELLANOX_CONNECTX6)
1632f0354d84SWisam Jaddo 	},
1633f0354d84SWisam Jaddo 	{
1634f0354d84SWisam Jaddo 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
1635f0354d84SWisam Jaddo 				PCI_DEVICE_ID_MELLANOX_CONNECTX6VF)
1636f0354d84SWisam Jaddo 	},
1637f0354d84SWisam Jaddo 	{
1638771fa900SAdrien Mazarguil 		.vendor_id = 0
1639771fa900SAdrien Mazarguil 	}
1640771fa900SAdrien Mazarguil };
1641771fa900SAdrien Mazarguil 
1642fdf91e0fSJan Blunck static struct rte_pci_driver mlx5_driver = {
16432f3193cfSJan Viktorin 	.driver = {
16442f3193cfSJan Viktorin 		.name = MLX5_DRIVER_NAME
16452f3193cfSJan Viktorin 	},
1646771fa900SAdrien Mazarguil 	.id_table = mlx5_pci_id_map,
1647af424af8SShreyansh Jain 	.probe = mlx5_pci_probe,
16483a820742SOphir Munk 	.remove = mlx5_pci_remove,
1649989e999dSShahaf Shuler 	.dma_map = mlx5_dma_map,
1650989e999dSShahaf Shuler 	.dma_unmap = mlx5_dma_unmap,
1651206254b7SOphir Munk 	.drv_flags = (RTE_PCI_DRV_INTR_LSC | RTE_PCI_DRV_INTR_RMV |
1652206254b7SOphir Munk 		      RTE_PCI_DRV_PROBE_AGAIN),
1653771fa900SAdrien Mazarguil };
1654771fa900SAdrien Mazarguil 
165572b934adSThomas Monjalon #ifdef RTE_IBVERBS_LINK_DLOPEN
165659b91becSAdrien Mazarguil 
165759b91becSAdrien Mazarguil /**
165808c028d0SAdrien Mazarguil  * Suffix RTE_EAL_PMD_PATH with "-glue".
165908c028d0SAdrien Mazarguil  *
166008c028d0SAdrien Mazarguil  * This function performs a sanity check on RTE_EAL_PMD_PATH before
166108c028d0SAdrien Mazarguil  * suffixing its last component.
166208c028d0SAdrien Mazarguil  *
166308c028d0SAdrien Mazarguil  * @param buf[out]
166408c028d0SAdrien Mazarguil  *   Output buffer, should be large enough otherwise NULL is returned.
166508c028d0SAdrien Mazarguil  * @param size
166608c028d0SAdrien Mazarguil  *   Size of @p out.
166708c028d0SAdrien Mazarguil  *
166808c028d0SAdrien Mazarguil  * @return
166908c028d0SAdrien Mazarguil  *   Pointer to @p buf or @p NULL in case suffix cannot be appended.
167008c028d0SAdrien Mazarguil  */
167108c028d0SAdrien Mazarguil static char *
167208c028d0SAdrien Mazarguil mlx5_glue_path(char *buf, size_t size)
167308c028d0SAdrien Mazarguil {
167408c028d0SAdrien Mazarguil 	static const char *const bad[] = { "/", ".", "..", NULL };
167508c028d0SAdrien Mazarguil 	const char *path = RTE_EAL_PMD_PATH;
167608c028d0SAdrien Mazarguil 	size_t len = strlen(path);
167708c028d0SAdrien Mazarguil 	size_t off;
167808c028d0SAdrien Mazarguil 	int i;
167908c028d0SAdrien Mazarguil 
168008c028d0SAdrien Mazarguil 	while (len && path[len - 1] == '/')
168108c028d0SAdrien Mazarguil 		--len;
168208c028d0SAdrien Mazarguil 	for (off = len; off && path[off - 1] != '/'; --off)
168308c028d0SAdrien Mazarguil 		;
168408c028d0SAdrien Mazarguil 	for (i = 0; bad[i]; ++i)
168508c028d0SAdrien Mazarguil 		if (!strncmp(path + off, bad[i], (int)(len - off)))
168608c028d0SAdrien Mazarguil 			goto error;
168708c028d0SAdrien Mazarguil 	i = snprintf(buf, size, "%.*s-glue", (int)len, path);
168808c028d0SAdrien Mazarguil 	if (i == -1 || (size_t)i >= size)
168908c028d0SAdrien Mazarguil 		goto error;
169008c028d0SAdrien Mazarguil 	return buf;
169108c028d0SAdrien Mazarguil error:
1692a170a30dSNélio Laranjeiro 	DRV_LOG(ERR,
1693a170a30dSNélio Laranjeiro 		"unable to append \"-glue\" to last component of"
169408c028d0SAdrien Mazarguil 		" RTE_EAL_PMD_PATH (\"" RTE_EAL_PMD_PATH "\"),"
169508c028d0SAdrien Mazarguil 		" please re-configure DPDK");
169608c028d0SAdrien Mazarguil 	return NULL;
169708c028d0SAdrien Mazarguil }
169808c028d0SAdrien Mazarguil 
169908c028d0SAdrien Mazarguil /**
170059b91becSAdrien Mazarguil  * Initialization routine for run-time dependency on rdma-core.
170159b91becSAdrien Mazarguil  */
170259b91becSAdrien Mazarguil static int
170359b91becSAdrien Mazarguil mlx5_glue_init(void)
170459b91becSAdrien Mazarguil {
170508c028d0SAdrien Mazarguil 	char glue_path[sizeof(RTE_EAL_PMD_PATH) - 1 + sizeof("-glue")];
1706f6242d06SAdrien Mazarguil 	const char *path[] = {
1707f6242d06SAdrien Mazarguil 		/*
1708f6242d06SAdrien Mazarguil 		 * A basic security check is necessary before trusting
1709f6242d06SAdrien Mazarguil 		 * MLX5_GLUE_PATH, which may override RTE_EAL_PMD_PATH.
1710f6242d06SAdrien Mazarguil 		 */
1711f6242d06SAdrien Mazarguil 		(geteuid() == getuid() && getegid() == getgid() ?
1712f6242d06SAdrien Mazarguil 		 getenv("MLX5_GLUE_PATH") : NULL),
171308c028d0SAdrien Mazarguil 		/*
171408c028d0SAdrien Mazarguil 		 * When RTE_EAL_PMD_PATH is set, use its glue-suffixed
171508c028d0SAdrien Mazarguil 		 * variant, otherwise let dlopen() look up libraries on its
171608c028d0SAdrien Mazarguil 		 * own.
171708c028d0SAdrien Mazarguil 		 */
171808c028d0SAdrien Mazarguil 		(*RTE_EAL_PMD_PATH ?
171908c028d0SAdrien Mazarguil 		 mlx5_glue_path(glue_path, sizeof(glue_path)) : ""),
1720f6242d06SAdrien Mazarguil 	};
1721f6242d06SAdrien Mazarguil 	unsigned int i = 0;
172259b91becSAdrien Mazarguil 	void *handle = NULL;
172359b91becSAdrien Mazarguil 	void **sym;
172459b91becSAdrien Mazarguil 	const char *dlmsg;
172559b91becSAdrien Mazarguil 
1726f6242d06SAdrien Mazarguil 	while (!handle && i != RTE_DIM(path)) {
1727f6242d06SAdrien Mazarguil 		const char *end;
1728f6242d06SAdrien Mazarguil 		size_t len;
1729f6242d06SAdrien Mazarguil 		int ret;
1730f6242d06SAdrien Mazarguil 
1731f6242d06SAdrien Mazarguil 		if (!path[i]) {
1732f6242d06SAdrien Mazarguil 			++i;
1733f6242d06SAdrien Mazarguil 			continue;
1734f6242d06SAdrien Mazarguil 		}
1735f6242d06SAdrien Mazarguil 		end = strpbrk(path[i], ":;");
1736f6242d06SAdrien Mazarguil 		if (!end)
1737f6242d06SAdrien Mazarguil 			end = path[i] + strlen(path[i]);
1738f6242d06SAdrien Mazarguil 		len = end - path[i];
1739f6242d06SAdrien Mazarguil 		ret = 0;
1740f6242d06SAdrien Mazarguil 		do {
1741f6242d06SAdrien Mazarguil 			char name[ret + 1];
1742f6242d06SAdrien Mazarguil 
1743f6242d06SAdrien Mazarguil 			ret = snprintf(name, sizeof(name), "%.*s%s" MLX5_GLUE,
1744f6242d06SAdrien Mazarguil 				       (int)len, path[i],
1745f6242d06SAdrien Mazarguil 				       (!len || *(end - 1) == '/') ? "" : "/");
1746f6242d06SAdrien Mazarguil 			if (ret == -1)
1747f6242d06SAdrien Mazarguil 				break;
1748f6242d06SAdrien Mazarguil 			if (sizeof(name) != (size_t)ret + 1)
1749f6242d06SAdrien Mazarguil 				continue;
1750a170a30dSNélio Laranjeiro 			DRV_LOG(DEBUG, "looking for rdma-core glue as \"%s\"",
1751a170a30dSNélio Laranjeiro 				name);
1752f6242d06SAdrien Mazarguil 			handle = dlopen(name, RTLD_LAZY);
1753f6242d06SAdrien Mazarguil 			break;
1754f6242d06SAdrien Mazarguil 		} while (1);
1755f6242d06SAdrien Mazarguil 		path[i] = end + 1;
1756f6242d06SAdrien Mazarguil 		if (!*end)
1757f6242d06SAdrien Mazarguil 			++i;
1758f6242d06SAdrien Mazarguil 	}
175959b91becSAdrien Mazarguil 	if (!handle) {
176059b91becSAdrien Mazarguil 		rte_errno = EINVAL;
176159b91becSAdrien Mazarguil 		dlmsg = dlerror();
176259b91becSAdrien Mazarguil 		if (dlmsg)
1763a170a30dSNélio Laranjeiro 			DRV_LOG(WARNING, "cannot load glue library: %s", dlmsg);
176459b91becSAdrien Mazarguil 		goto glue_error;
176559b91becSAdrien Mazarguil 	}
176659b91becSAdrien Mazarguil 	sym = dlsym(handle, "mlx5_glue");
176759b91becSAdrien Mazarguil 	if (!sym || !*sym) {
176859b91becSAdrien Mazarguil 		rte_errno = EINVAL;
176959b91becSAdrien Mazarguil 		dlmsg = dlerror();
177059b91becSAdrien Mazarguil 		if (dlmsg)
1771a170a30dSNélio Laranjeiro 			DRV_LOG(ERR, "cannot resolve glue symbol: %s", dlmsg);
177259b91becSAdrien Mazarguil 		goto glue_error;
177359b91becSAdrien Mazarguil 	}
177459b91becSAdrien Mazarguil 	mlx5_glue = *sym;
177559b91becSAdrien Mazarguil 	return 0;
177659b91becSAdrien Mazarguil glue_error:
177759b91becSAdrien Mazarguil 	if (handle)
177859b91becSAdrien Mazarguil 		dlclose(handle);
1779a170a30dSNélio Laranjeiro 	DRV_LOG(WARNING,
1780a170a30dSNélio Laranjeiro 		"cannot initialize PMD due to missing run-time dependency on"
1781a170a30dSNélio Laranjeiro 		" rdma-core libraries (libibverbs, libmlx5)");
178259b91becSAdrien Mazarguil 	return -rte_errno;
178359b91becSAdrien Mazarguil }
178459b91becSAdrien Mazarguil 
178559b91becSAdrien Mazarguil #endif
178659b91becSAdrien Mazarguil 
1787771fa900SAdrien Mazarguil /**
1788771fa900SAdrien Mazarguil  * Driver initialization routine.
1789771fa900SAdrien Mazarguil  */
1790f8e99896SThomas Monjalon RTE_INIT(rte_mlx5_pmd_init)
1791771fa900SAdrien Mazarguil {
17923d96644aSStephen Hemminger 	/* Initialize driver log type. */
17933d96644aSStephen Hemminger 	mlx5_logtype = rte_log_register("pmd.net.mlx5");
17943d96644aSStephen Hemminger 	if (mlx5_logtype >= 0)
17953d96644aSStephen Hemminger 		rte_log_set_level(mlx5_logtype, RTE_LOG_NOTICE);
17963d96644aSStephen Hemminger 
17975f8ba81cSXueming Li 	/* Build the static tables for Verbs conversion. */
1798ea16068cSYongseok Koh 	mlx5_set_ptype_table();
17995f8ba81cSXueming Li 	mlx5_set_cksum_table();
18005f8ba81cSXueming Li 	mlx5_set_swp_types_table();
1801771fa900SAdrien Mazarguil 	/*
1802771fa900SAdrien Mazarguil 	 * RDMAV_HUGEPAGES_SAFE tells ibv_fork_init() we intend to use
1803771fa900SAdrien Mazarguil 	 * huge pages. Calling ibv_fork_init() during init allows
1804771fa900SAdrien Mazarguil 	 * applications to use fork() safely for purposes other than
1805771fa900SAdrien Mazarguil 	 * using this PMD, which is not supported in forked processes.
1806771fa900SAdrien Mazarguil 	 */
1807771fa900SAdrien Mazarguil 	setenv("RDMAV_HUGEPAGES_SAFE", "1", 1);
1808161b93e5SYongseok Koh 	/* Match the size of Rx completion entry to the size of a cacheline. */
1809161b93e5SYongseok Koh 	if (RTE_CACHE_LINE_SIZE == 128)
1810161b93e5SYongseok Koh 		setenv("MLX5_CQE_SIZE", "128", 0);
18111ff30d18SMatan Azrad 	/*
18121ff30d18SMatan Azrad 	 * MLX5_DEVICE_FATAL_CLEANUP tells ibv_destroy functions to
18131ff30d18SMatan Azrad 	 * cleanup all the Verbs resources even when the device was removed.
18141ff30d18SMatan Azrad 	 */
18151ff30d18SMatan Azrad 	setenv("MLX5_DEVICE_FATAL_CLEANUP", "1", 1);
181672b934adSThomas Monjalon #ifdef RTE_IBVERBS_LINK_DLOPEN
181759b91becSAdrien Mazarguil 	if (mlx5_glue_init())
181859b91becSAdrien Mazarguil 		return;
181959b91becSAdrien Mazarguil 	assert(mlx5_glue);
182059b91becSAdrien Mazarguil #endif
18212a3b0097SAdrien Mazarguil #ifndef NDEBUG
18222a3b0097SAdrien Mazarguil 	/* Glue structure must not contain any NULL pointers. */
18232a3b0097SAdrien Mazarguil 	{
18242a3b0097SAdrien Mazarguil 		unsigned int i;
18252a3b0097SAdrien Mazarguil 
18262a3b0097SAdrien Mazarguil 		for (i = 0; i != sizeof(*mlx5_glue) / sizeof(void *); ++i)
18272a3b0097SAdrien Mazarguil 			assert(((const void *const *)mlx5_glue)[i]);
18282a3b0097SAdrien Mazarguil 	}
18292a3b0097SAdrien Mazarguil #endif
18306d5df2eaSAdrien Mazarguil 	if (strcmp(mlx5_glue->version, MLX5_GLUE_VERSION)) {
1831a170a30dSNélio Laranjeiro 		DRV_LOG(ERR,
1832a170a30dSNélio Laranjeiro 			"rdma-core glue \"%s\" mismatch: \"%s\" is required",
18336d5df2eaSAdrien Mazarguil 			mlx5_glue->version, MLX5_GLUE_VERSION);
18346d5df2eaSAdrien Mazarguil 		return;
18356d5df2eaSAdrien Mazarguil 	}
18360e83b8e5SNelio Laranjeiro 	mlx5_glue->fork_init();
18373dcfe039SThomas Monjalon 	rte_pci_register(&mlx5_driver);
1838771fa900SAdrien Mazarguil }
1839771fa900SAdrien Mazarguil 
184001f19227SShreyansh Jain RTE_PMD_EXPORT_NAME(net_mlx5, __COUNTER__);
184101f19227SShreyansh Jain RTE_PMD_REGISTER_PCI_TABLE(net_mlx5, mlx5_pci_id_map);
18420880c401SOlivier Matz RTE_PMD_REGISTER_KMOD_DEP(net_mlx5, "* ib_uverbs & mlx5_core & mlx5_ib");
1843