18fd92a66SOlivier Matz /* SPDX-License-Identifier: BSD-3-Clause 2771fa900SAdrien Mazarguil * Copyright 2015 6WIND S.A. 35feecc57SShahaf Shuler * Copyright 2015 Mellanox Technologies, Ltd 4771fa900SAdrien Mazarguil */ 5771fa900SAdrien Mazarguil 6771fa900SAdrien Mazarguil #include <stddef.h> 7771fa900SAdrien Mazarguil #include <unistd.h> 8771fa900SAdrien Mazarguil #include <string.h> 9771fa900SAdrien Mazarguil #include <assert.h> 1059b91becSAdrien Mazarguil #include <dlfcn.h> 11771fa900SAdrien Mazarguil #include <stdint.h> 12771fa900SAdrien Mazarguil #include <stdlib.h> 13e72dd09bSNélio Laranjeiro #include <errno.h> 14771fa900SAdrien Mazarguil #include <net/if.h> 154a984153SXueming Li #include <sys/mman.h> 16ccdcba53SNélio Laranjeiro #include <linux/rtnetlink.h> 17771fa900SAdrien Mazarguil 18771fa900SAdrien Mazarguil /* Verbs header. */ 19771fa900SAdrien Mazarguil /* ISO C doesn't support unnamed structs/unions, disabling -pedantic. */ 20771fa900SAdrien Mazarguil #ifdef PEDANTIC 21fc5b160fSBruce Richardson #pragma GCC diagnostic ignored "-Wpedantic" 22771fa900SAdrien Mazarguil #endif 23771fa900SAdrien Mazarguil #include <infiniband/verbs.h> 24771fa900SAdrien Mazarguil #ifdef PEDANTIC 25fc5b160fSBruce Richardson #pragma GCC diagnostic error "-Wpedantic" 26771fa900SAdrien Mazarguil #endif 27771fa900SAdrien Mazarguil 28771fa900SAdrien Mazarguil #include <rte_malloc.h> 29ffc905f3SFerruh Yigit #include <rte_ethdev_driver.h> 30fdf91e0fSJan Blunck #include <rte_ethdev_pci.h> 31771fa900SAdrien Mazarguil #include <rte_pci.h> 32c752998bSGaetan Rivet #include <rte_bus_pci.h> 33771fa900SAdrien Mazarguil #include <rte_common.h> 3459b91becSAdrien Mazarguil #include <rte_config.h> 354a984153SXueming Li #include <rte_eal_memconfig.h> 36e72dd09bSNélio Laranjeiro #include <rte_kvargs.h> 37771fa900SAdrien Mazarguil 38771fa900SAdrien Mazarguil #include "mlx5.h" 39771fa900SAdrien Mazarguil #include "mlx5_utils.h" 402e22920bSAdrien Mazarguil #include "mlx5_rxtx.h" 41771fa900SAdrien Mazarguil #include "mlx5_autoconf.h" 4213d57bd5SAdrien Mazarguil #include "mlx5_defs.h" 430e83b8e5SNelio Laranjeiro #include "mlx5_glue.h" 44974f1e7eSYongseok Koh #include "mlx5_mr.h" 45771fa900SAdrien Mazarguil 4699c12dccSNélio Laranjeiro /* Device parameter to enable RX completion queue compression. */ 4799c12dccSNélio Laranjeiro #define MLX5_RXQ_CQE_COMP_EN "rxq_cqe_comp_en" 4899c12dccSNélio Laranjeiro 497d6bf6b8SYongseok Koh /* Device parameter to enable Multi-Packet Rx queue. */ 507d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_EN "mprq_en" 517d6bf6b8SYongseok Koh 527d6bf6b8SYongseok Koh /* Device parameter to configure log 2 of the number of strides for MPRQ. */ 537d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_LOG_STRIDE_NUM "mprq_log_stride_num" 547d6bf6b8SYongseok Koh 557d6bf6b8SYongseok Koh /* Device parameter to limit the size of memcpy'd packet for MPRQ. */ 567d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_MAX_MEMCPY_LEN "mprq_max_memcpy_len" 577d6bf6b8SYongseok Koh 587d6bf6b8SYongseok Koh /* Device parameter to set the minimum number of Rx queues to enable MPRQ. */ 597d6bf6b8SYongseok Koh #define MLX5_RXQS_MIN_MPRQ "rxqs_min_mprq" 607d6bf6b8SYongseok Koh 612a66cf37SYaacov Hazan /* Device parameter to configure inline send. */ 622a66cf37SYaacov Hazan #define MLX5_TXQ_INLINE "txq_inline" 632a66cf37SYaacov Hazan 642a66cf37SYaacov Hazan /* 652a66cf37SYaacov Hazan * Device parameter to configure the number of TX queues threshold for 662a66cf37SYaacov Hazan * enabling inline send. 672a66cf37SYaacov Hazan */ 682a66cf37SYaacov Hazan #define MLX5_TXQS_MIN_INLINE "txqs_min_inline" 692a66cf37SYaacov Hazan 70230189d9SNélio Laranjeiro /* Device parameter to enable multi-packet send WQEs. */ 71230189d9SNélio Laranjeiro #define MLX5_TXQ_MPW_EN "txq_mpw_en" 72230189d9SNélio Laranjeiro 736ce84bd8SYongseok Koh /* Device parameter to include 2 dsegs in the title WQEBB. */ 746ce84bd8SYongseok Koh #define MLX5_TXQ_MPW_HDR_DSEG_EN "txq_mpw_hdr_dseg_en" 756ce84bd8SYongseok Koh 766ce84bd8SYongseok Koh /* Device parameter to limit the size of inlining packet. */ 776ce84bd8SYongseok Koh #define MLX5_TXQ_MAX_INLINE_LEN "txq_max_inline_len" 786ce84bd8SYongseok Koh 795644d5b9SNelio Laranjeiro /* Device parameter to enable hardware Tx vector. */ 805644d5b9SNelio Laranjeiro #define MLX5_TX_VEC_EN "tx_vec_en" 815644d5b9SNelio Laranjeiro 825644d5b9SNelio Laranjeiro /* Device parameter to enable hardware Rx vector. */ 835644d5b9SNelio Laranjeiro #define MLX5_RX_VEC_EN "rx_vec_en" 845644d5b9SNelio Laranjeiro 8578a54648SXueming Li /* Allow L3 VXLAN flow creation. */ 8678a54648SXueming Li #define MLX5_L3_VXLAN_EN "l3_vxlan_en" 8778a54648SXueming Li 88db209cc3SNélio Laranjeiro /* Activate Netlink support in VF mode. */ 89db209cc3SNélio Laranjeiro #define MLX5_VF_NL_EN "vf_nl_en" 90db209cc3SNélio Laranjeiro 9143e9d979SShachar Beiser #ifndef HAVE_IBV_MLX5_MOD_MPW 9243e9d979SShachar Beiser #define MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED (1 << 2) 9343e9d979SShachar Beiser #define MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW (1 << 3) 9443e9d979SShachar Beiser #endif 9543e9d979SShachar Beiser 96523f5a74SYongseok Koh #ifndef HAVE_IBV_MLX5_MOD_CQE_128B_COMP 97523f5a74SYongseok Koh #define MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP (1 << 4) 98523f5a74SYongseok Koh #endif 99523f5a74SYongseok Koh 100974f1e7eSYongseok Koh static const char *MZ_MLX5_PMD_SHARED_DATA = "mlx5_pmd_shared_data"; 101974f1e7eSYongseok Koh 102974f1e7eSYongseok Koh /* Shared memory between primary and secondary processes. */ 103974f1e7eSYongseok Koh struct mlx5_shared_data *mlx5_shared_data; 104974f1e7eSYongseok Koh 105974f1e7eSYongseok Koh /* Spinlock for mlx5_shared_data allocation. */ 106974f1e7eSYongseok Koh static rte_spinlock_t mlx5_shared_data_lock = RTE_SPINLOCK_INITIALIZER; 107974f1e7eSYongseok Koh 108a170a30dSNélio Laranjeiro /** Driver-specific log messages type. */ 109a170a30dSNélio Laranjeiro int mlx5_logtype; 110a170a30dSNélio Laranjeiro 111771fa900SAdrien Mazarguil /** 112974f1e7eSYongseok Koh * Prepare shared data between primary and secondary process. 113974f1e7eSYongseok Koh */ 114974f1e7eSYongseok Koh static void 115974f1e7eSYongseok Koh mlx5_prepare_shared_data(void) 116974f1e7eSYongseok Koh { 117974f1e7eSYongseok Koh const struct rte_memzone *mz; 118974f1e7eSYongseok Koh 119974f1e7eSYongseok Koh rte_spinlock_lock(&mlx5_shared_data_lock); 120974f1e7eSYongseok Koh if (mlx5_shared_data == NULL) { 121974f1e7eSYongseok Koh if (rte_eal_process_type() == RTE_PROC_PRIMARY) { 122974f1e7eSYongseok Koh /* Allocate shared memory. */ 123974f1e7eSYongseok Koh mz = rte_memzone_reserve(MZ_MLX5_PMD_SHARED_DATA, 124974f1e7eSYongseok Koh sizeof(*mlx5_shared_data), 125974f1e7eSYongseok Koh SOCKET_ID_ANY, 0); 126974f1e7eSYongseok Koh } else { 127974f1e7eSYongseok Koh /* Lookup allocated shared memory. */ 128974f1e7eSYongseok Koh mz = rte_memzone_lookup(MZ_MLX5_PMD_SHARED_DATA); 129974f1e7eSYongseok Koh } 130974f1e7eSYongseok Koh if (mz == NULL) 131974f1e7eSYongseok Koh rte_panic("Cannot allocate mlx5 shared data\n"); 132974f1e7eSYongseok Koh mlx5_shared_data = mz->addr; 133974f1e7eSYongseok Koh /* Initialize shared data. */ 134974f1e7eSYongseok Koh if (rte_eal_process_type() == RTE_PROC_PRIMARY) { 135974f1e7eSYongseok Koh LIST_INIT(&mlx5_shared_data->mem_event_cb_list); 136974f1e7eSYongseok Koh rte_rwlock_init(&mlx5_shared_data->mem_event_rwlock); 137974f1e7eSYongseok Koh } 138974f1e7eSYongseok Koh } 139974f1e7eSYongseok Koh rte_spinlock_unlock(&mlx5_shared_data_lock); 140974f1e7eSYongseok Koh } 141974f1e7eSYongseok Koh 142974f1e7eSYongseok Koh /** 1434d803a72SOlga Shern * Retrieve integer value from environment variable. 1444d803a72SOlga Shern * 1454d803a72SOlga Shern * @param[in] name 1464d803a72SOlga Shern * Environment variable name. 1474d803a72SOlga Shern * 1484d803a72SOlga Shern * @return 1494d803a72SOlga Shern * Integer value, 0 if the variable is not set. 1504d803a72SOlga Shern */ 1514d803a72SOlga Shern int 1524d803a72SOlga Shern mlx5_getenv_int(const char *name) 1534d803a72SOlga Shern { 1544d803a72SOlga Shern const char *val = getenv(name); 1554d803a72SOlga Shern 1564d803a72SOlga Shern if (val == NULL) 1574d803a72SOlga Shern return 0; 1584d803a72SOlga Shern return atoi(val); 1594d803a72SOlga Shern } 1604d803a72SOlga Shern 1614d803a72SOlga Shern /** 1621e3a39f7SXueming Li * Verbs callback to allocate a memory. This function should allocate the space 1631e3a39f7SXueming Li * according to the size provided residing inside a huge page. 1641e3a39f7SXueming Li * Please note that all allocation must respect the alignment from libmlx5 1651e3a39f7SXueming Li * (i.e. currently sysconf(_SC_PAGESIZE)). 1661e3a39f7SXueming Li * 1671e3a39f7SXueming Li * @param[in] size 1681e3a39f7SXueming Li * The size in bytes of the memory to allocate. 1691e3a39f7SXueming Li * @param[in] data 1701e3a39f7SXueming Li * A pointer to the callback data. 1711e3a39f7SXueming Li * 1721e3a39f7SXueming Li * @return 173a6d83b6aSNélio Laranjeiro * Allocated buffer, NULL otherwise and rte_errno is set. 1741e3a39f7SXueming Li */ 1751e3a39f7SXueming Li static void * 1761e3a39f7SXueming Li mlx5_alloc_verbs_buf(size_t size, void *data) 1771e3a39f7SXueming Li { 1781e3a39f7SXueming Li struct priv *priv = data; 1791e3a39f7SXueming Li void *ret; 1801e3a39f7SXueming Li size_t alignment = sysconf(_SC_PAGESIZE); 181d10b09dbSOlivier Matz unsigned int socket = SOCKET_ID_ANY; 1821e3a39f7SXueming Li 183d10b09dbSOlivier Matz if (priv->verbs_alloc_ctx.type == MLX5_VERBS_ALLOC_TYPE_TX_QUEUE) { 184d10b09dbSOlivier Matz const struct mlx5_txq_ctrl *ctrl = priv->verbs_alloc_ctx.obj; 185d10b09dbSOlivier Matz 186d10b09dbSOlivier Matz socket = ctrl->socket; 187d10b09dbSOlivier Matz } else if (priv->verbs_alloc_ctx.type == 188d10b09dbSOlivier Matz MLX5_VERBS_ALLOC_TYPE_RX_QUEUE) { 189d10b09dbSOlivier Matz const struct mlx5_rxq_ctrl *ctrl = priv->verbs_alloc_ctx.obj; 190d10b09dbSOlivier Matz 191d10b09dbSOlivier Matz socket = ctrl->socket; 192d10b09dbSOlivier Matz } 1931e3a39f7SXueming Li assert(data != NULL); 194d10b09dbSOlivier Matz ret = rte_malloc_socket(__func__, size, alignment, socket); 195a6d83b6aSNélio Laranjeiro if (!ret && size) 196a6d83b6aSNélio Laranjeiro rte_errno = ENOMEM; 1971e3a39f7SXueming Li return ret; 1981e3a39f7SXueming Li } 1991e3a39f7SXueming Li 2001e3a39f7SXueming Li /** 2011e3a39f7SXueming Li * Verbs callback to free a memory. 2021e3a39f7SXueming Li * 2031e3a39f7SXueming Li * @param[in] ptr 2041e3a39f7SXueming Li * A pointer to the memory to free. 2051e3a39f7SXueming Li * @param[in] data 2061e3a39f7SXueming Li * A pointer to the callback data. 2071e3a39f7SXueming Li */ 2081e3a39f7SXueming Li static void 2091e3a39f7SXueming Li mlx5_free_verbs_buf(void *ptr, void *data __rte_unused) 2101e3a39f7SXueming Li { 2111e3a39f7SXueming Li assert(data != NULL); 2121e3a39f7SXueming Li rte_free(ptr); 2131e3a39f7SXueming Li } 2141e3a39f7SXueming Li 2151e3a39f7SXueming Li /** 216771fa900SAdrien Mazarguil * DPDK callback to close the device. 217771fa900SAdrien Mazarguil * 218771fa900SAdrien Mazarguil * Destroy all queues and objects, free memory. 219771fa900SAdrien Mazarguil * 220771fa900SAdrien Mazarguil * @param dev 221771fa900SAdrien Mazarguil * Pointer to Ethernet device structure. 222771fa900SAdrien Mazarguil */ 223771fa900SAdrien Mazarguil static void 224771fa900SAdrien Mazarguil mlx5_dev_close(struct rte_eth_dev *dev) 225771fa900SAdrien Mazarguil { 22601d79216SNélio Laranjeiro struct priv *priv = dev->data->dev_private; 2272e22920bSAdrien Mazarguil unsigned int i; 2286af6b973SNélio Laranjeiro int ret; 229771fa900SAdrien Mazarguil 230a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %u closing device \"%s\"", 2310f99970bSNélio Laranjeiro dev->data->port_id, 232771fa900SAdrien Mazarguil ((priv->ctx != NULL) ? priv->ctx->device->name : "")); 233ecc1c29dSAdrien Mazarguil /* In case mlx5_dev_stop() has not been called. */ 234af4f09f2SNélio Laranjeiro mlx5_dev_interrupt_handler_uninstall(dev); 235af4f09f2SNélio Laranjeiro mlx5_traffic_disable(dev); 2362e22920bSAdrien Mazarguil /* Prevent crashes when queues are still in use. */ 2372e22920bSAdrien Mazarguil dev->rx_pkt_burst = removed_rx_burst; 2382e22920bSAdrien Mazarguil dev->tx_pkt_burst = removed_tx_burst; 2392e22920bSAdrien Mazarguil if (priv->rxqs != NULL) { 2402e22920bSAdrien Mazarguil /* XXX race condition if mlx5_rx_burst() is still running. */ 2412e22920bSAdrien Mazarguil usleep(1000); 242a1366b1aSNélio Laranjeiro for (i = 0; (i != priv->rxqs_n); ++i) 243af4f09f2SNélio Laranjeiro mlx5_rxq_release(dev, i); 2442e22920bSAdrien Mazarguil priv->rxqs_n = 0; 2452e22920bSAdrien Mazarguil priv->rxqs = NULL; 2462e22920bSAdrien Mazarguil } 2472e22920bSAdrien Mazarguil if (priv->txqs != NULL) { 2482e22920bSAdrien Mazarguil /* XXX race condition if mlx5_tx_burst() is still running. */ 2492e22920bSAdrien Mazarguil usleep(1000); 2506e78005aSNélio Laranjeiro for (i = 0; (i != priv->txqs_n); ++i) 251af4f09f2SNélio Laranjeiro mlx5_txq_release(dev, i); 2522e22920bSAdrien Mazarguil priv->txqs_n = 0; 2532e22920bSAdrien Mazarguil priv->txqs = NULL; 2542e22920bSAdrien Mazarguil } 255b43802b4SXueming Li mlx5_flow_delete_drop_queue(dev); 2567d6bf6b8SYongseok Koh mlx5_mprq_free_mp(dev); 257974f1e7eSYongseok Koh mlx5_mr_release(dev); 258771fa900SAdrien Mazarguil if (priv->pd != NULL) { 259771fa900SAdrien Mazarguil assert(priv->ctx != NULL); 2600e83b8e5SNelio Laranjeiro claim_zero(mlx5_glue->dealloc_pd(priv->pd)); 2610e83b8e5SNelio Laranjeiro claim_zero(mlx5_glue->close_device(priv->ctx)); 262771fa900SAdrien Mazarguil } else 263771fa900SAdrien Mazarguil assert(priv->ctx == NULL); 26429c1d8bbSNélio Laranjeiro if (priv->rss_conf.rss_key != NULL) 26529c1d8bbSNélio Laranjeiro rte_free(priv->rss_conf.rss_key); 266634efbc2SNelio Laranjeiro if (priv->reta_idx != NULL) 267634efbc2SNelio Laranjeiro rte_free(priv->reta_idx); 2688c5bca92SXueming Li if (priv->primary_socket) 269af4f09f2SNélio Laranjeiro mlx5_socket_uninit(dev); 270ccdcba53SNélio Laranjeiro if (priv->config.vf) 271ccdcba53SNélio Laranjeiro mlx5_nl_mac_addr_flush(dev); 272ccdcba53SNélio Laranjeiro if (priv->nl_socket >= 0) 273ccdcba53SNélio Laranjeiro close(priv->nl_socket); 274af4f09f2SNélio Laranjeiro ret = mlx5_hrxq_ibv_verify(dev); 275f5479b68SNélio Laranjeiro if (ret) 276a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some hash Rx queue still remain", 2770f99970bSNélio Laranjeiro dev->data->port_id); 278af4f09f2SNélio Laranjeiro ret = mlx5_ind_table_ibv_verify(dev); 2794c7a0f5fSNélio Laranjeiro if (ret) 280a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some indirection table still remain", 2810f99970bSNélio Laranjeiro dev->data->port_id); 282af4f09f2SNélio Laranjeiro ret = mlx5_rxq_ibv_verify(dev); 28309cb5b58SNélio Laranjeiro if (ret) 284a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some Verbs Rx queue still remain", 2850f99970bSNélio Laranjeiro dev->data->port_id); 286af4f09f2SNélio Laranjeiro ret = mlx5_rxq_verify(dev); 287a1366b1aSNélio Laranjeiro if (ret) 288a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some Rx queues still remain", 2890f99970bSNélio Laranjeiro dev->data->port_id); 290af4f09f2SNélio Laranjeiro ret = mlx5_txq_ibv_verify(dev); 291faf2667fSNélio Laranjeiro if (ret) 292a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some Verbs Tx queue still remain", 2930f99970bSNélio Laranjeiro dev->data->port_id); 294af4f09f2SNélio Laranjeiro ret = mlx5_txq_verify(dev); 2956e78005aSNélio Laranjeiro if (ret) 296a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some Tx queues still remain", 2970f99970bSNélio Laranjeiro dev->data->port_id); 298af4f09f2SNélio Laranjeiro ret = mlx5_flow_verify(dev); 2996af6b973SNélio Laranjeiro if (ret) 300a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some flows still remain", 301a170a30dSNélio Laranjeiro dev->data->port_id); 302771fa900SAdrien Mazarguil memset(priv, 0, sizeof(*priv)); 303771fa900SAdrien Mazarguil } 304771fa900SAdrien Mazarguil 3050887aa7fSNélio Laranjeiro const struct eth_dev_ops mlx5_dev_ops = { 306e60fbd5bSAdrien Mazarguil .dev_configure = mlx5_dev_configure, 307e60fbd5bSAdrien Mazarguil .dev_start = mlx5_dev_start, 308e60fbd5bSAdrien Mazarguil .dev_stop = mlx5_dev_stop, 30962072098SOr Ami .dev_set_link_down = mlx5_set_link_down, 31062072098SOr Ami .dev_set_link_up = mlx5_set_link_up, 311771fa900SAdrien Mazarguil .dev_close = mlx5_dev_close, 3121bdbe1afSAdrien Mazarguil .promiscuous_enable = mlx5_promiscuous_enable, 3131bdbe1afSAdrien Mazarguil .promiscuous_disable = mlx5_promiscuous_disable, 3141bdbe1afSAdrien Mazarguil .allmulticast_enable = mlx5_allmulticast_enable, 3151bdbe1afSAdrien Mazarguil .allmulticast_disable = mlx5_allmulticast_disable, 316cb8faed7SAdrien Mazarguil .link_update = mlx5_link_update, 31787011737SAdrien Mazarguil .stats_get = mlx5_stats_get, 31887011737SAdrien Mazarguil .stats_reset = mlx5_stats_reset, 319a4193ae3SShahaf Shuler .xstats_get = mlx5_xstats_get, 320a4193ae3SShahaf Shuler .xstats_reset = mlx5_xstats_reset, 321a4193ae3SShahaf Shuler .xstats_get_names = mlx5_xstats_get_names, 322e60fbd5bSAdrien Mazarguil .dev_infos_get = mlx5_dev_infos_get, 32378a38edfSJianfeng Tan .dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get, 324e9086978SAdrien Mazarguil .vlan_filter_set = mlx5_vlan_filter_set, 3252e22920bSAdrien Mazarguil .rx_queue_setup = mlx5_rx_queue_setup, 3262e22920bSAdrien Mazarguil .tx_queue_setup = mlx5_tx_queue_setup, 3272e22920bSAdrien Mazarguil .rx_queue_release = mlx5_rx_queue_release, 3282e22920bSAdrien Mazarguil .tx_queue_release = mlx5_tx_queue_release, 32902d75430SAdrien Mazarguil .flow_ctrl_get = mlx5_dev_get_flow_ctrl, 33002d75430SAdrien Mazarguil .flow_ctrl_set = mlx5_dev_set_flow_ctrl, 3313318aef7SAdrien Mazarguil .mac_addr_remove = mlx5_mac_addr_remove, 3323318aef7SAdrien Mazarguil .mac_addr_add = mlx5_mac_addr_add, 33386977fccSDavid Marchand .mac_addr_set = mlx5_mac_addr_set, 334e0586a8dSNélio Laranjeiro .set_mc_addr_list = mlx5_set_mc_addr_list, 335cf37ca95SAdrien Mazarguil .mtu_set = mlx5_dev_set_mtu, 336f3db9489SYaacov Hazan .vlan_strip_queue_set = mlx5_vlan_strip_queue_set, 337f3db9489SYaacov Hazan .vlan_offload_set = mlx5_vlan_offload_set, 338634efbc2SNelio Laranjeiro .reta_update = mlx5_dev_rss_reta_update, 339634efbc2SNelio Laranjeiro .reta_query = mlx5_dev_rss_reta_query, 3402f97422eSNelio Laranjeiro .rss_hash_update = mlx5_rss_hash_update, 3412f97422eSNelio Laranjeiro .rss_hash_conf_get = mlx5_rss_hash_conf_get, 34276f5c99eSYaacov Hazan .filter_ctrl = mlx5_dev_filter_ctrl, 3438788fec1SOlivier Matz .rx_descriptor_status = mlx5_rx_descriptor_status, 3448788fec1SOlivier Matz .tx_descriptor_status = mlx5_tx_descriptor_status, 3453c7d44afSShahaf Shuler .rx_queue_intr_enable = mlx5_rx_intr_enable, 3463c7d44afSShahaf Shuler .rx_queue_intr_disable = mlx5_rx_intr_disable, 347d3e0f392SMatan Azrad .is_removed = mlx5_is_removed, 348771fa900SAdrien Mazarguil }; 349771fa900SAdrien Mazarguil 35087ec44ceSXueming Li static const struct eth_dev_ops mlx5_dev_sec_ops = { 35187ec44ceSXueming Li .stats_get = mlx5_stats_get, 35287ec44ceSXueming Li .stats_reset = mlx5_stats_reset, 35387ec44ceSXueming Li .xstats_get = mlx5_xstats_get, 35487ec44ceSXueming Li .xstats_reset = mlx5_xstats_reset, 35587ec44ceSXueming Li .xstats_get_names = mlx5_xstats_get_names, 35687ec44ceSXueming Li .dev_infos_get = mlx5_dev_infos_get, 35787ec44ceSXueming Li .rx_descriptor_status = mlx5_rx_descriptor_status, 35887ec44ceSXueming Li .tx_descriptor_status = mlx5_tx_descriptor_status, 35987ec44ceSXueming Li }; 36087ec44ceSXueming Li 3610887aa7fSNélio Laranjeiro /* Available operators in flow isolated mode. */ 3620887aa7fSNélio Laranjeiro const struct eth_dev_ops mlx5_dev_ops_isolate = { 3630887aa7fSNélio Laranjeiro .dev_configure = mlx5_dev_configure, 3640887aa7fSNélio Laranjeiro .dev_start = mlx5_dev_start, 3650887aa7fSNélio Laranjeiro .dev_stop = mlx5_dev_stop, 3660887aa7fSNélio Laranjeiro .dev_set_link_down = mlx5_set_link_down, 3670887aa7fSNélio Laranjeiro .dev_set_link_up = mlx5_set_link_up, 3680887aa7fSNélio Laranjeiro .dev_close = mlx5_dev_close, 3690887aa7fSNélio Laranjeiro .link_update = mlx5_link_update, 3700887aa7fSNélio Laranjeiro .stats_get = mlx5_stats_get, 3710887aa7fSNélio Laranjeiro .stats_reset = mlx5_stats_reset, 3720887aa7fSNélio Laranjeiro .xstats_get = mlx5_xstats_get, 3730887aa7fSNélio Laranjeiro .xstats_reset = mlx5_xstats_reset, 3740887aa7fSNélio Laranjeiro .xstats_get_names = mlx5_xstats_get_names, 3750887aa7fSNélio Laranjeiro .dev_infos_get = mlx5_dev_infos_get, 3760887aa7fSNélio Laranjeiro .dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get, 3770887aa7fSNélio Laranjeiro .vlan_filter_set = mlx5_vlan_filter_set, 3780887aa7fSNélio Laranjeiro .rx_queue_setup = mlx5_rx_queue_setup, 3790887aa7fSNélio Laranjeiro .tx_queue_setup = mlx5_tx_queue_setup, 3800887aa7fSNélio Laranjeiro .rx_queue_release = mlx5_rx_queue_release, 3810887aa7fSNélio Laranjeiro .tx_queue_release = mlx5_tx_queue_release, 3820887aa7fSNélio Laranjeiro .flow_ctrl_get = mlx5_dev_get_flow_ctrl, 3830887aa7fSNélio Laranjeiro .flow_ctrl_set = mlx5_dev_set_flow_ctrl, 3840887aa7fSNélio Laranjeiro .mac_addr_remove = mlx5_mac_addr_remove, 3850887aa7fSNélio Laranjeiro .mac_addr_add = mlx5_mac_addr_add, 3860887aa7fSNélio Laranjeiro .mac_addr_set = mlx5_mac_addr_set, 387e0586a8dSNélio Laranjeiro .set_mc_addr_list = mlx5_set_mc_addr_list, 3880887aa7fSNélio Laranjeiro .mtu_set = mlx5_dev_set_mtu, 3890887aa7fSNélio Laranjeiro .vlan_strip_queue_set = mlx5_vlan_strip_queue_set, 3900887aa7fSNélio Laranjeiro .vlan_offload_set = mlx5_vlan_offload_set, 3910887aa7fSNélio Laranjeiro .filter_ctrl = mlx5_dev_filter_ctrl, 3920887aa7fSNélio Laranjeiro .rx_descriptor_status = mlx5_rx_descriptor_status, 3930887aa7fSNélio Laranjeiro .tx_descriptor_status = mlx5_tx_descriptor_status, 3940887aa7fSNélio Laranjeiro .rx_queue_intr_enable = mlx5_rx_intr_enable, 3950887aa7fSNélio Laranjeiro .rx_queue_intr_disable = mlx5_rx_intr_disable, 396d3e0f392SMatan Azrad .is_removed = mlx5_is_removed, 3970887aa7fSNélio Laranjeiro }; 3980887aa7fSNélio Laranjeiro 399771fa900SAdrien Mazarguil static struct { 400771fa900SAdrien Mazarguil struct rte_pci_addr pci_addr; /* associated PCI address */ 401771fa900SAdrien Mazarguil uint32_t ports; /* physical ports bitfield. */ 402771fa900SAdrien Mazarguil } mlx5_dev[32]; 403771fa900SAdrien Mazarguil 404771fa900SAdrien Mazarguil /** 405771fa900SAdrien Mazarguil * Get device index in mlx5_dev[] from PCI bus address. 406771fa900SAdrien Mazarguil * 407771fa900SAdrien Mazarguil * @param[in] pci_addr 408771fa900SAdrien Mazarguil * PCI bus address to look for. 409771fa900SAdrien Mazarguil * 410771fa900SAdrien Mazarguil * @return 411771fa900SAdrien Mazarguil * mlx5_dev[] index on success, -1 on failure. 412771fa900SAdrien Mazarguil */ 413771fa900SAdrien Mazarguil static int 414771fa900SAdrien Mazarguil mlx5_dev_idx(struct rte_pci_addr *pci_addr) 415771fa900SAdrien Mazarguil { 416771fa900SAdrien Mazarguil unsigned int i; 417771fa900SAdrien Mazarguil int ret = -1; 418771fa900SAdrien Mazarguil 419771fa900SAdrien Mazarguil assert(pci_addr != NULL); 420771fa900SAdrien Mazarguil for (i = 0; (i != RTE_DIM(mlx5_dev)); ++i) { 421771fa900SAdrien Mazarguil if ((mlx5_dev[i].pci_addr.domain == pci_addr->domain) && 422771fa900SAdrien Mazarguil (mlx5_dev[i].pci_addr.bus == pci_addr->bus) && 423771fa900SAdrien Mazarguil (mlx5_dev[i].pci_addr.devid == pci_addr->devid) && 424771fa900SAdrien Mazarguil (mlx5_dev[i].pci_addr.function == pci_addr->function)) 425771fa900SAdrien Mazarguil return i; 426771fa900SAdrien Mazarguil if ((mlx5_dev[i].ports == 0) && (ret == -1)) 427771fa900SAdrien Mazarguil ret = i; 428771fa900SAdrien Mazarguil } 429771fa900SAdrien Mazarguil return ret; 430771fa900SAdrien Mazarguil } 431771fa900SAdrien Mazarguil 432e72dd09bSNélio Laranjeiro /** 433e72dd09bSNélio Laranjeiro * Verify and store value for device argument. 434e72dd09bSNélio Laranjeiro * 435e72dd09bSNélio Laranjeiro * @param[in] key 436e72dd09bSNélio Laranjeiro * Key argument to verify. 437e72dd09bSNélio Laranjeiro * @param[in] val 438e72dd09bSNélio Laranjeiro * Value associated with key. 439e72dd09bSNélio Laranjeiro * @param opaque 440e72dd09bSNélio Laranjeiro * User data. 441e72dd09bSNélio Laranjeiro * 442e72dd09bSNélio Laranjeiro * @return 443a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 444e72dd09bSNélio Laranjeiro */ 445e72dd09bSNélio Laranjeiro static int 446e72dd09bSNélio Laranjeiro mlx5_args_check(const char *key, const char *val, void *opaque) 447e72dd09bSNélio Laranjeiro { 4487fe24446SShahaf Shuler struct mlx5_dev_config *config = opaque; 44999c12dccSNélio Laranjeiro unsigned long tmp; 450e72dd09bSNélio Laranjeiro 45199c12dccSNélio Laranjeiro errno = 0; 45299c12dccSNélio Laranjeiro tmp = strtoul(val, NULL, 0); 45399c12dccSNélio Laranjeiro if (errno) { 454a6d83b6aSNélio Laranjeiro rte_errno = errno; 455a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "%s: \"%s\" is not a valid integer", key, val); 456a6d83b6aSNélio Laranjeiro return -rte_errno; 45799c12dccSNélio Laranjeiro } 45899c12dccSNélio Laranjeiro if (strcmp(MLX5_RXQ_CQE_COMP_EN, key) == 0) { 4597fe24446SShahaf Shuler config->cqe_comp = !!tmp; 4607d6bf6b8SYongseok Koh } else if (strcmp(MLX5_RX_MPRQ_EN, key) == 0) { 4617d6bf6b8SYongseok Koh config->mprq.enabled = !!tmp; 4627d6bf6b8SYongseok Koh } else if (strcmp(MLX5_RX_MPRQ_LOG_STRIDE_NUM, key) == 0) { 4637d6bf6b8SYongseok Koh config->mprq.stride_num_n = tmp; 4647d6bf6b8SYongseok Koh } else if (strcmp(MLX5_RX_MPRQ_MAX_MEMCPY_LEN, key) == 0) { 4657d6bf6b8SYongseok Koh config->mprq.max_memcpy_len = tmp; 4667d6bf6b8SYongseok Koh } else if (strcmp(MLX5_RXQS_MIN_MPRQ, key) == 0) { 4677d6bf6b8SYongseok Koh config->mprq.min_rxqs_num = tmp; 4682a66cf37SYaacov Hazan } else if (strcmp(MLX5_TXQ_INLINE, key) == 0) { 4697fe24446SShahaf Shuler config->txq_inline = tmp; 4702a66cf37SYaacov Hazan } else if (strcmp(MLX5_TXQS_MIN_INLINE, key) == 0) { 4717fe24446SShahaf Shuler config->txqs_inline = tmp; 472230189d9SNélio Laranjeiro } else if (strcmp(MLX5_TXQ_MPW_EN, key) == 0) { 4737fe24446SShahaf Shuler config->mps = !!tmp ? config->mps : 0; 4746ce84bd8SYongseok Koh } else if (strcmp(MLX5_TXQ_MPW_HDR_DSEG_EN, key) == 0) { 4757fe24446SShahaf Shuler config->mpw_hdr_dseg = !!tmp; 4766ce84bd8SYongseok Koh } else if (strcmp(MLX5_TXQ_MAX_INLINE_LEN, key) == 0) { 4777fe24446SShahaf Shuler config->inline_max_packet_sz = tmp; 4785644d5b9SNelio Laranjeiro } else if (strcmp(MLX5_TX_VEC_EN, key) == 0) { 4797fe24446SShahaf Shuler config->tx_vec_en = !!tmp; 4805644d5b9SNelio Laranjeiro } else if (strcmp(MLX5_RX_VEC_EN, key) == 0) { 4817fe24446SShahaf Shuler config->rx_vec_en = !!tmp; 48278a54648SXueming Li } else if (strcmp(MLX5_L3_VXLAN_EN, key) == 0) { 48378a54648SXueming Li config->l3_vxlan_en = !!tmp; 484db209cc3SNélio Laranjeiro } else if (strcmp(MLX5_VF_NL_EN, key) == 0) { 485db209cc3SNélio Laranjeiro config->vf_nl_en = !!tmp; 48699c12dccSNélio Laranjeiro } else { 487a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "%s: unknown parameter", key); 488a6d83b6aSNélio Laranjeiro rte_errno = EINVAL; 489a6d83b6aSNélio Laranjeiro return -rte_errno; 490e72dd09bSNélio Laranjeiro } 49199c12dccSNélio Laranjeiro return 0; 49299c12dccSNélio Laranjeiro } 493e72dd09bSNélio Laranjeiro 494e72dd09bSNélio Laranjeiro /** 495e72dd09bSNélio Laranjeiro * Parse device parameters. 496e72dd09bSNélio Laranjeiro * 4977fe24446SShahaf Shuler * @param config 4987fe24446SShahaf Shuler * Pointer to device configuration structure. 499e72dd09bSNélio Laranjeiro * @param devargs 500e72dd09bSNélio Laranjeiro * Device arguments structure. 501e72dd09bSNélio Laranjeiro * 502e72dd09bSNélio Laranjeiro * @return 503a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 504e72dd09bSNélio Laranjeiro */ 505e72dd09bSNélio Laranjeiro static int 5067fe24446SShahaf Shuler mlx5_args(struct mlx5_dev_config *config, struct rte_devargs *devargs) 507e72dd09bSNélio Laranjeiro { 508e72dd09bSNélio Laranjeiro const char **params = (const char *[]){ 50999c12dccSNélio Laranjeiro MLX5_RXQ_CQE_COMP_EN, 5107d6bf6b8SYongseok Koh MLX5_RX_MPRQ_EN, 5117d6bf6b8SYongseok Koh MLX5_RX_MPRQ_LOG_STRIDE_NUM, 5127d6bf6b8SYongseok Koh MLX5_RX_MPRQ_MAX_MEMCPY_LEN, 5137d6bf6b8SYongseok Koh MLX5_RXQS_MIN_MPRQ, 5142a66cf37SYaacov Hazan MLX5_TXQ_INLINE, 5152a66cf37SYaacov Hazan MLX5_TXQS_MIN_INLINE, 516230189d9SNélio Laranjeiro MLX5_TXQ_MPW_EN, 5176ce84bd8SYongseok Koh MLX5_TXQ_MPW_HDR_DSEG_EN, 5186ce84bd8SYongseok Koh MLX5_TXQ_MAX_INLINE_LEN, 5195644d5b9SNelio Laranjeiro MLX5_TX_VEC_EN, 5205644d5b9SNelio Laranjeiro MLX5_RX_VEC_EN, 52178a54648SXueming Li MLX5_L3_VXLAN_EN, 522db209cc3SNélio Laranjeiro MLX5_VF_NL_EN, 523e72dd09bSNélio Laranjeiro NULL, 524e72dd09bSNélio Laranjeiro }; 525e72dd09bSNélio Laranjeiro struct rte_kvargs *kvlist; 526e72dd09bSNélio Laranjeiro int ret = 0; 527e72dd09bSNélio Laranjeiro int i; 528e72dd09bSNélio Laranjeiro 529e72dd09bSNélio Laranjeiro if (devargs == NULL) 530e72dd09bSNélio Laranjeiro return 0; 531e72dd09bSNélio Laranjeiro /* Following UGLY cast is done to pass checkpatch. */ 532e72dd09bSNélio Laranjeiro kvlist = rte_kvargs_parse(devargs->args, params); 533e72dd09bSNélio Laranjeiro if (kvlist == NULL) 534e72dd09bSNélio Laranjeiro return 0; 535e72dd09bSNélio Laranjeiro /* Process parameters. */ 536e72dd09bSNélio Laranjeiro for (i = 0; (params[i] != NULL); ++i) { 537e72dd09bSNélio Laranjeiro if (rte_kvargs_count(kvlist, params[i])) { 538e72dd09bSNélio Laranjeiro ret = rte_kvargs_process(kvlist, params[i], 5397fe24446SShahaf Shuler mlx5_args_check, config); 540a6d83b6aSNélio Laranjeiro if (ret) { 541a6d83b6aSNélio Laranjeiro rte_errno = EINVAL; 542a67323e4SShahaf Shuler rte_kvargs_free(kvlist); 543a6d83b6aSNélio Laranjeiro return -rte_errno; 544e72dd09bSNélio Laranjeiro } 545e72dd09bSNélio Laranjeiro } 546a67323e4SShahaf Shuler } 547e72dd09bSNélio Laranjeiro rte_kvargs_free(kvlist); 548e72dd09bSNélio Laranjeiro return 0; 549e72dd09bSNélio Laranjeiro } 550e72dd09bSNélio Laranjeiro 551fdf91e0fSJan Blunck static struct rte_pci_driver mlx5_driver; 552771fa900SAdrien Mazarguil 5534a984153SXueming Li /* 5544a984153SXueming Li * Reserved UAR address space for TXQ UAR(hw doorbell) mapping, process 5554a984153SXueming Li * local resource used by both primary and secondary to avoid duplicate 5564a984153SXueming Li * reservation. 5574a984153SXueming Li * The space has to be available on both primary and secondary process, 5584a984153SXueming Li * TXQ UAR maps to this area using fixed mmap w/o double check. 5594a984153SXueming Li */ 5604a984153SXueming Li static void *uar_base; 5614a984153SXueming Li 5628594a202SAnatoly Burakov static int 56366cc45e2SAnatoly Burakov find_lower_va_bound(const struct rte_memseg_list *msl __rte_unused, 56466cc45e2SAnatoly Burakov const struct rte_memseg *ms, void *arg) 5658594a202SAnatoly Burakov { 5668594a202SAnatoly Burakov void **addr = arg; 5678594a202SAnatoly Burakov 5688594a202SAnatoly Burakov if (*addr == NULL) 5698594a202SAnatoly Burakov *addr = ms->addr; 5708594a202SAnatoly Burakov else 5718594a202SAnatoly Burakov *addr = RTE_MIN(*addr, ms->addr); 5728594a202SAnatoly Burakov 5738594a202SAnatoly Burakov return 0; 5748594a202SAnatoly Burakov } 5758594a202SAnatoly Burakov 5764a984153SXueming Li /** 5774a984153SXueming Li * Reserve UAR address space for primary process. 5784a984153SXueming Li * 579af4f09f2SNélio Laranjeiro * @param[in] dev 580af4f09f2SNélio Laranjeiro * Pointer to Ethernet device. 5814a984153SXueming Li * 5824a984153SXueming Li * @return 583a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 5844a984153SXueming Li */ 5854a984153SXueming Li static int 586af4f09f2SNélio Laranjeiro mlx5_uar_init_primary(struct rte_eth_dev *dev) 5874a984153SXueming Li { 588af4f09f2SNélio Laranjeiro struct priv *priv = dev->data->dev_private; 5894a984153SXueming Li void *addr = (void *)0; 5904a984153SXueming Li 5914a984153SXueming Li if (uar_base) { /* UAR address space mapped. */ 5924a984153SXueming Li priv->uar_base = uar_base; 5934a984153SXueming Li return 0; 5944a984153SXueming Li } 5954a984153SXueming Li /* find out lower bound of hugepage segments */ 5968594a202SAnatoly Burakov rte_memseg_walk(find_lower_va_bound, &addr); 5978594a202SAnatoly Burakov 5984a984153SXueming Li /* keep distance to hugepages to minimize potential conflicts. */ 5994a984153SXueming Li addr = RTE_PTR_SUB(addr, MLX5_UAR_OFFSET + MLX5_UAR_SIZE); 6004a984153SXueming Li /* anonymous mmap, no real memory consumption. */ 6014a984153SXueming Li addr = mmap(addr, MLX5_UAR_SIZE, 6024a984153SXueming Li PROT_NONE, MAP_PRIVATE | MAP_ANONYMOUS, -1, 0); 6034a984153SXueming Li if (addr == MAP_FAILED) { 604a170a30dSNélio Laranjeiro DRV_LOG(ERR, 605a170a30dSNélio Laranjeiro "port %u failed to reserve UAR address space, please" 6060f99970bSNélio Laranjeiro " adjust MLX5_UAR_SIZE or try --base-virtaddr", 6070f99970bSNélio Laranjeiro dev->data->port_id); 608a6d83b6aSNélio Laranjeiro rte_errno = ENOMEM; 609a6d83b6aSNélio Laranjeiro return -rte_errno; 6104a984153SXueming Li } 6114a984153SXueming Li /* Accept either same addr or a new addr returned from mmap if target 6124a984153SXueming Li * range occupied. 6134a984153SXueming Li */ 614a170a30dSNélio Laranjeiro DRV_LOG(INFO, "port %u reserved UAR address space: %p", 615a170a30dSNélio Laranjeiro dev->data->port_id, addr); 6164a984153SXueming Li priv->uar_base = addr; /* for primary and secondary UAR re-mmap. */ 6174a984153SXueming Li uar_base = addr; /* process local, don't reserve again. */ 6184a984153SXueming Li return 0; 6194a984153SXueming Li } 6204a984153SXueming Li 6214a984153SXueming Li /** 6224a984153SXueming Li * Reserve UAR address space for secondary process, align with 6234a984153SXueming Li * primary process. 6244a984153SXueming Li * 625af4f09f2SNélio Laranjeiro * @param[in] dev 626af4f09f2SNélio Laranjeiro * Pointer to Ethernet device. 6274a984153SXueming Li * 6284a984153SXueming Li * @return 629a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 6304a984153SXueming Li */ 6314a984153SXueming Li static int 632af4f09f2SNélio Laranjeiro mlx5_uar_init_secondary(struct rte_eth_dev *dev) 6334a984153SXueming Li { 634af4f09f2SNélio Laranjeiro struct priv *priv = dev->data->dev_private; 6354a984153SXueming Li void *addr; 6364a984153SXueming Li 6374a984153SXueming Li assert(priv->uar_base); 6384a984153SXueming Li if (uar_base) { /* already reserved. */ 6394a984153SXueming Li assert(uar_base == priv->uar_base); 6404a984153SXueming Li return 0; 6414a984153SXueming Li } 6424a984153SXueming Li /* anonymous mmap, no real memory consumption. */ 6434a984153SXueming Li addr = mmap(priv->uar_base, MLX5_UAR_SIZE, 6444a984153SXueming Li PROT_NONE, MAP_PRIVATE | MAP_ANONYMOUS, -1, 0); 6454a984153SXueming Li if (addr == MAP_FAILED) { 646a170a30dSNélio Laranjeiro DRV_LOG(ERR, "port %u UAR mmap failed: %p size: %llu", 6470f99970bSNélio Laranjeiro dev->data->port_id, priv->uar_base, MLX5_UAR_SIZE); 648a6d83b6aSNélio Laranjeiro rte_errno = ENXIO; 649a6d83b6aSNélio Laranjeiro return -rte_errno; 6504a984153SXueming Li } 6514a984153SXueming Li if (priv->uar_base != addr) { 652a170a30dSNélio Laranjeiro DRV_LOG(ERR, 653a170a30dSNélio Laranjeiro "port %u UAR address %p size %llu occupied, please" 654a170a30dSNélio Laranjeiro " adjust MLX5_UAR_OFFSET or try EAL parameter" 655a170a30dSNélio Laranjeiro " --base-virtaddr", 6560f99970bSNélio Laranjeiro dev->data->port_id, priv->uar_base, MLX5_UAR_SIZE); 657a6d83b6aSNélio Laranjeiro rte_errno = ENXIO; 658a6d83b6aSNélio Laranjeiro return -rte_errno; 6594a984153SXueming Li } 6604a984153SXueming Li uar_base = addr; /* process local, don't reserve again */ 661a170a30dSNélio Laranjeiro DRV_LOG(INFO, "port %u reserved UAR address space: %p", 662a170a30dSNélio Laranjeiro dev->data->port_id, addr); 6634a984153SXueming Li return 0; 6644a984153SXueming Li } 6654a984153SXueming Li 666771fa900SAdrien Mazarguil /** 667771fa900SAdrien Mazarguil * DPDK callback to register a PCI device. 668771fa900SAdrien Mazarguil * 669771fa900SAdrien Mazarguil * This function creates an Ethernet device for each port of a given 670771fa900SAdrien Mazarguil * PCI device. 671771fa900SAdrien Mazarguil * 672771fa900SAdrien Mazarguil * @param[in] pci_drv 673771fa900SAdrien Mazarguil * PCI driver structure (mlx5_driver). 674771fa900SAdrien Mazarguil * @param[in] pci_dev 675771fa900SAdrien Mazarguil * PCI device information. 676771fa900SAdrien Mazarguil * 677771fa900SAdrien Mazarguil * @return 678a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 679771fa900SAdrien Mazarguil */ 680771fa900SAdrien Mazarguil static int 68156f08e16SNélio Laranjeiro mlx5_pci_probe(struct rte_pci_driver *pci_drv __rte_unused, 68256f08e16SNélio Laranjeiro struct rte_pci_device *pci_dev) 683771fa900SAdrien Mazarguil { 684a6d83b6aSNélio Laranjeiro struct ibv_device **list = NULL; 685771fa900SAdrien Mazarguil struct ibv_device *ibv_dev; 686771fa900SAdrien Mazarguil int err = 0; 687771fa900SAdrien Mazarguil struct ibv_context *attr_ctx = NULL; 68843e9d979SShachar Beiser struct ibv_device_attr_ex device_attr; 689f11a4a7dSAndy Green unsigned int vf = 0; 690e192ef80SYaacov Hazan unsigned int mps; 691523f5a74SYongseok Koh unsigned int cqe_comp; 692772d3435SXueming Li unsigned int tunnel_en = 0; 693*1f106da2SMatan Azrad unsigned int mpls_en = 0; 6945f8ba81cSXueming Li unsigned int swp = 0; 695b43802b4SXueming Li unsigned int verb_priorities = 0; 6967d6bf6b8SYongseok Koh unsigned int mprq = 0; 6977d6bf6b8SYongseok Koh unsigned int mprq_min_stride_size_n = 0; 6987d6bf6b8SYongseok Koh unsigned int mprq_max_stride_size_n = 0; 6997d6bf6b8SYongseok Koh unsigned int mprq_min_stride_num_n = 0; 7007d6bf6b8SYongseok Koh unsigned int mprq_max_stride_num_n = 0; 701771fa900SAdrien Mazarguil int idx; 702771fa900SAdrien Mazarguil int i; 703038e7251SShahaf Shuler struct mlx5dv_context attrs_out = {0}; 7049a761de8SOri Kam #ifdef HAVE_IBV_DEVICE_COUNTERS_SET_SUPPORT 7059a761de8SOri Kam struct ibv_counter_set_description cs_desc; 7069a761de8SOri Kam #endif 707771fa900SAdrien Mazarguil 708974f1e7eSYongseok Koh /* Prepare shared data between primary and secondary process. */ 709974f1e7eSYongseok Koh mlx5_prepare_shared_data(); 710fdf91e0fSJan Blunck assert(pci_drv == &mlx5_driver); 711771fa900SAdrien Mazarguil /* Get mlx5_dev[] index. */ 712771fa900SAdrien Mazarguil idx = mlx5_dev_idx(&pci_dev->addr); 713771fa900SAdrien Mazarguil if (idx == -1) { 714a170a30dSNélio Laranjeiro DRV_LOG(ERR, "this driver cannot support any more adapters"); 715a6d83b6aSNélio Laranjeiro err = ENOMEM; 716a6d83b6aSNélio Laranjeiro goto error; 717771fa900SAdrien Mazarguil } 718a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "using driver device index %d", idx); 719771fa900SAdrien Mazarguil /* Save PCI address. */ 720771fa900SAdrien Mazarguil mlx5_dev[idx].pci_addr = pci_dev->addr; 7210e83b8e5SNelio Laranjeiro list = mlx5_glue->get_device_list(&i); 722771fa900SAdrien Mazarguil if (list == NULL) { 723771fa900SAdrien Mazarguil assert(errno); 724a6d83b6aSNélio Laranjeiro err = errno; 7255525aa8fSGaetan Rivet if (errno == ENOSYS) 726a170a30dSNélio Laranjeiro DRV_LOG(ERR, 727a170a30dSNélio Laranjeiro "cannot list devices, is ib_uverbs loaded?"); 728a6d83b6aSNélio Laranjeiro goto error; 729771fa900SAdrien Mazarguil } 730771fa900SAdrien Mazarguil assert(i >= 0); 731771fa900SAdrien Mazarguil /* 732771fa900SAdrien Mazarguil * For each listed device, check related sysfs entry against 733771fa900SAdrien Mazarguil * the provided PCI ID. 734771fa900SAdrien Mazarguil */ 735771fa900SAdrien Mazarguil while (i != 0) { 736771fa900SAdrien Mazarguil struct rte_pci_addr pci_addr; 737771fa900SAdrien Mazarguil 738771fa900SAdrien Mazarguil --i; 739a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "checking device \"%s\"", list[i]->name); 740771fa900SAdrien Mazarguil if (mlx5_ibv_device_to_pci_addr(list[i], &pci_addr)) 741771fa900SAdrien Mazarguil continue; 742771fa900SAdrien Mazarguil if ((pci_dev->addr.domain != pci_addr.domain) || 743771fa900SAdrien Mazarguil (pci_dev->addr.bus != pci_addr.bus) || 744771fa900SAdrien Mazarguil (pci_dev->addr.devid != pci_addr.devid) || 745771fa900SAdrien Mazarguil (pci_dev->addr.function != pci_addr.function)) 746771fa900SAdrien Mazarguil continue; 747a170a30dSNélio Laranjeiro DRV_LOG(INFO, "PCI information matches, using device \"%s\"", 748a61888c8SNélio Laranjeiro list[i]->name); 749ccdcba53SNélio Laranjeiro vf = ((pci_dev->id.device_id == 750ccdcba53SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4VF) || 751ccdcba53SNélio Laranjeiro (pci_dev->id.device_id == 752ccdcba53SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF) || 753ccdcba53SNélio Laranjeiro (pci_dev->id.device_id == 754ccdcba53SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX5VF) || 755ccdcba53SNélio Laranjeiro (pci_dev->id.device_id == 756ccdcba53SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF)); 7570e83b8e5SNelio Laranjeiro attr_ctx = mlx5_glue->open_device(list[i]); 758a6d83b6aSNélio Laranjeiro rte_errno = errno; 759a6d83b6aSNélio Laranjeiro err = rte_errno; 760771fa900SAdrien Mazarguil break; 761771fa900SAdrien Mazarguil } 762771fa900SAdrien Mazarguil if (attr_ctx == NULL) { 763771fa900SAdrien Mazarguil switch (err) { 764771fa900SAdrien Mazarguil case 0: 765a170a30dSNélio Laranjeiro DRV_LOG(ERR, 766a170a30dSNélio Laranjeiro "cannot access device, is mlx5_ib loaded?"); 767a6d83b6aSNélio Laranjeiro err = ENODEV; 768e9f41660SRaslan Darawsheh break; 769771fa900SAdrien Mazarguil case EINVAL: 770a170a30dSNélio Laranjeiro DRV_LOG(ERR, 771a170a30dSNélio Laranjeiro "cannot use device, are drivers up to date?"); 772e9f41660SRaslan Darawsheh break; 773771fa900SAdrien Mazarguil } 774e9f41660SRaslan Darawsheh goto error; 775771fa900SAdrien Mazarguil } 776771fa900SAdrien Mazarguil ibv_dev = list[i]; 777a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "device opened"); 7785f8ba81cSXueming Li #ifdef HAVE_IBV_MLX5_MOD_SWP 7795f8ba81cSXueming Li attrs_out.comp_mask |= MLX5DV_CONTEXT_MASK_SWP; 7805f8ba81cSXueming Li #endif 78143e9d979SShachar Beiser /* 78243e9d979SShachar Beiser * Multi-packet send is supported by ConnectX-4 Lx PF as well 78343e9d979SShachar Beiser * as all ConnectX-5 devices. 78443e9d979SShachar Beiser */ 785038e7251SShahaf Shuler #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT 786038e7251SShahaf Shuler attrs_out.comp_mask |= MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS; 787038e7251SShahaf Shuler #endif 7887d6bf6b8SYongseok Koh #ifdef HAVE_IBV_DEVICE_STRIDING_RQ_SUPPORT 7897d6bf6b8SYongseok Koh attrs_out.comp_mask |= MLX5DV_CONTEXT_MASK_STRIDING_RQ; 7907d6bf6b8SYongseok Koh #endif 7910e83b8e5SNelio Laranjeiro mlx5_glue->dv_query_device(attr_ctx, &attrs_out); 792e589960cSYongseok Koh if (attrs_out.flags & MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED) { 793e589960cSYongseok Koh if (attrs_out.flags & MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW) { 794a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "enhanced MPW is supported"); 79543e9d979SShachar Beiser mps = MLX5_MPW_ENHANCED; 79643e9d979SShachar Beiser } else { 797a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "MPW is supported"); 798e589960cSYongseok Koh mps = MLX5_MPW; 799e589960cSYongseok Koh } 800e589960cSYongseok Koh } else { 801a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "MPW isn't supported"); 80243e9d979SShachar Beiser mps = MLX5_MPW_DISABLED; 80343e9d979SShachar Beiser } 8045f8ba81cSXueming Li #ifdef HAVE_IBV_MLX5_MOD_SWP 8055afda2c6SXueming Li if (attrs_out.comp_mask & MLX5DV_CONTEXT_MASK_SWP) 8065f8ba81cSXueming Li swp = attrs_out.sw_parsing_caps.sw_parsing_offloads; 8075f8ba81cSXueming Li DRV_LOG(DEBUG, "SWP support: %u", swp); 8085f8ba81cSXueming Li #endif 8097d6bf6b8SYongseok Koh #ifdef HAVE_IBV_DEVICE_STRIDING_RQ_SUPPORT 8107d6bf6b8SYongseok Koh if (attrs_out.comp_mask & MLX5DV_CONTEXT_MASK_STRIDING_RQ) { 8117d6bf6b8SYongseok Koh struct mlx5dv_striding_rq_caps mprq_caps = 8127d6bf6b8SYongseok Koh attrs_out.striding_rq_caps; 8137d6bf6b8SYongseok Koh 8147d6bf6b8SYongseok Koh DRV_LOG(DEBUG, "\tmin_single_stride_log_num_of_bytes: %d", 8157d6bf6b8SYongseok Koh mprq_caps.min_single_stride_log_num_of_bytes); 8167d6bf6b8SYongseok Koh DRV_LOG(DEBUG, "\tmax_single_stride_log_num_of_bytes: %d", 8177d6bf6b8SYongseok Koh mprq_caps.max_single_stride_log_num_of_bytes); 8187d6bf6b8SYongseok Koh DRV_LOG(DEBUG, "\tmin_single_wqe_log_num_of_strides: %d", 8197d6bf6b8SYongseok Koh mprq_caps.min_single_wqe_log_num_of_strides); 8207d6bf6b8SYongseok Koh DRV_LOG(DEBUG, "\tmax_single_wqe_log_num_of_strides: %d", 8217d6bf6b8SYongseok Koh mprq_caps.max_single_wqe_log_num_of_strides); 8227d6bf6b8SYongseok Koh DRV_LOG(DEBUG, "\tsupported_qpts: %d", 8237d6bf6b8SYongseok Koh mprq_caps.supported_qpts); 8247d6bf6b8SYongseok Koh DRV_LOG(DEBUG, "device supports Multi-Packet RQ"); 8257d6bf6b8SYongseok Koh mprq = 1; 8267d6bf6b8SYongseok Koh mprq_min_stride_size_n = 8277d6bf6b8SYongseok Koh mprq_caps.min_single_stride_log_num_of_bytes; 8287d6bf6b8SYongseok Koh mprq_max_stride_size_n = 8297d6bf6b8SYongseok Koh mprq_caps.max_single_stride_log_num_of_bytes; 8307d6bf6b8SYongseok Koh mprq_min_stride_num_n = 8317d6bf6b8SYongseok Koh mprq_caps.min_single_wqe_log_num_of_strides; 8327d6bf6b8SYongseok Koh mprq_max_stride_num_n = 8337d6bf6b8SYongseok Koh mprq_caps.max_single_wqe_log_num_of_strides; 8347d6bf6b8SYongseok Koh } 8357d6bf6b8SYongseok Koh #endif 836523f5a74SYongseok Koh if (RTE_CACHE_LINE_SIZE == 128 && 837523f5a74SYongseok Koh !(attrs_out.flags & MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP)) 838523f5a74SYongseok Koh cqe_comp = 0; 839523f5a74SYongseok Koh else 840523f5a74SYongseok Koh cqe_comp = 1; 841038e7251SShahaf Shuler #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT 842038e7251SShahaf Shuler if (attrs_out.comp_mask & MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS) { 843038e7251SShahaf Shuler tunnel_en = ((attrs_out.tunnel_offloads_caps & 844038e7251SShahaf Shuler MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_VXLAN) && 845038e7251SShahaf Shuler (attrs_out.tunnel_offloads_caps & 846038e7251SShahaf Shuler MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_GRE)); 847038e7251SShahaf Shuler } 848a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "tunnel offloading is %ssupported", 849a170a30dSNélio Laranjeiro tunnel_en ? "" : "not "); 850038e7251SShahaf Shuler #else 851a170a30dSNélio Laranjeiro DRV_LOG(WARNING, 852a170a30dSNélio Laranjeiro "tunnel offloading disabled due to old OFED/rdma-core version"); 853038e7251SShahaf Shuler #endif 854*1f106da2SMatan Azrad #ifdef HAVE_IBV_DEVICE_MPLS_SUPPORT 855*1f106da2SMatan Azrad mpls_en = ((attrs_out.tunnel_offloads_caps & 856*1f106da2SMatan Azrad MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_CW_MPLS_OVER_GRE) && 857*1f106da2SMatan Azrad (attrs_out.tunnel_offloads_caps & 858*1f106da2SMatan Azrad MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_CW_MPLS_OVER_UDP)); 859*1f106da2SMatan Azrad DRV_LOG(DEBUG, "MPLS over GRE/UDP tunnel offloading is %ssupported", 860*1f106da2SMatan Azrad mpls_en ? "" : "not "); 861*1f106da2SMatan Azrad #else 862*1f106da2SMatan Azrad DRV_LOG(WARNING, "MPLS over GRE/UDP tunnel offloading disabled due to" 863*1f106da2SMatan Azrad " old OFED/rdma-core version or firmware configuration"); 864*1f106da2SMatan Azrad #endif 865012ad994SShahaf Shuler err = mlx5_glue->query_device_ex(attr_ctx, NULL, &device_attr); 866012ad994SShahaf Shuler if (err) { 867012ad994SShahaf Shuler DEBUG("ibv_query_device_ex() failed"); 868771fa900SAdrien Mazarguil goto error; 869a6d83b6aSNélio Laranjeiro } 870a170a30dSNélio Laranjeiro DRV_LOG(INFO, "%u port(s) detected", 871a170a30dSNélio Laranjeiro device_attr.orig_attr.phys_port_cnt); 87243e9d979SShachar Beiser for (i = 0; i < device_attr.orig_attr.phys_port_cnt; i++) { 873ad831a11SYuanhan Liu char name[RTE_ETH_NAME_MAX_LEN]; 874ad831a11SYuanhan Liu int len; 875771fa900SAdrien Mazarguil uint32_t port = i + 1; /* ports are indexed from one */ 876771fa900SAdrien Mazarguil uint32_t test = (1 << i); 877771fa900SAdrien Mazarguil struct ibv_context *ctx = NULL; 878771fa900SAdrien Mazarguil struct ibv_port_attr port_attr; 879771fa900SAdrien Mazarguil struct ibv_pd *pd = NULL; 880771fa900SAdrien Mazarguil struct priv *priv = NULL; 881af4f09f2SNélio Laranjeiro struct rte_eth_dev *eth_dev = NULL; 88243e9d979SShachar Beiser struct ibv_device_attr_ex device_attr_ex; 883771fa900SAdrien Mazarguil struct ether_addr mac; 8847fe24446SShahaf Shuler struct mlx5_dev_config config = { 8857fe24446SShahaf Shuler .cqe_comp = cqe_comp, 8867fe24446SShahaf Shuler .mps = mps, 8877fe24446SShahaf Shuler .tunnel_en = tunnel_en, 888*1f106da2SMatan Azrad .mpls_en = mpls_en, 8897fe24446SShahaf Shuler .tx_vec_en = 1, 8907fe24446SShahaf Shuler .rx_vec_en = 1, 8917fe24446SShahaf Shuler .mpw_hdr_dseg = 0, 89250b244a1SShahaf Shuler .txq_inline = MLX5_ARG_UNSET, 89350b244a1SShahaf Shuler .txqs_inline = MLX5_ARG_UNSET, 89450b244a1SShahaf Shuler .inline_max_packet_sz = MLX5_ARG_UNSET, 895db209cc3SNélio Laranjeiro .vf_nl_en = 1, 8965f8ba81cSXueming Li .swp = !!swp, 8977d6bf6b8SYongseok Koh .mprq = { 8987d6bf6b8SYongseok Koh .enabled = 0, /* Disabled by default. */ 8997d6bf6b8SYongseok Koh .stride_num_n = RTE_MAX(MLX5_MPRQ_STRIDE_NUM_N, 9007d6bf6b8SYongseok Koh mprq_min_stride_num_n), 9017d6bf6b8SYongseok Koh .max_memcpy_len = MLX5_MPRQ_MEMCPY_DEFAULT_LEN, 9027d6bf6b8SYongseok Koh .min_rxqs_num = MLX5_MPRQ_MIN_RXQS, 9037d6bf6b8SYongseok Koh }, 90450b244a1SShahaf Shuler }; 905771fa900SAdrien Mazarguil 906ad831a11SYuanhan Liu len = snprintf(name, sizeof(name), PCI_PRI_FMT, 907ad831a11SYuanhan Liu pci_dev->addr.domain, pci_dev->addr.bus, 908ad831a11SYuanhan Liu pci_dev->addr.devid, pci_dev->addr.function); 909ad831a11SYuanhan Liu if (device_attr.orig_attr.phys_port_cnt > 1) 910ad831a11SYuanhan Liu snprintf(name + len, sizeof(name), " port %u", i); 911f8b9a3baSXueming Li mlx5_dev[idx].ports |= test; 91251e7fa8dSNélio Laranjeiro if (rte_eal_process_type() == RTE_PROC_SECONDARY) { 913f8b9a3baSXueming Li eth_dev = rte_eth_dev_attach_secondary(name); 914f8b9a3baSXueming Li if (eth_dev == NULL) { 915a170a30dSNélio Laranjeiro DRV_LOG(ERR, "can not attach rte ethdev"); 916a6d83b6aSNélio Laranjeiro rte_errno = ENOMEM; 917a6d83b6aSNélio Laranjeiro err = rte_errno; 918f8b9a3baSXueming Li goto error; 919f8b9a3baSXueming Li } 920f8b9a3baSXueming Li eth_dev->device = &pci_dev->device; 92187ec44ceSXueming Li eth_dev->dev_ops = &mlx5_dev_sec_ops; 922af4f09f2SNélio Laranjeiro err = mlx5_uar_init_secondary(eth_dev); 923012ad994SShahaf Shuler if (err) { 924012ad994SShahaf Shuler err = rte_errno; 9254a984153SXueming Li goto error; 926012ad994SShahaf Shuler } 927f8b9a3baSXueming Li /* Receive command fd from primary process */ 928af4f09f2SNélio Laranjeiro err = mlx5_socket_connect(eth_dev); 929012ad994SShahaf Shuler if (err < 0) { 930012ad994SShahaf Shuler err = rte_errno; 931f8b9a3baSXueming Li goto error; 932012ad994SShahaf Shuler } 933f8b9a3baSXueming Li /* Remap UAR for Tx queues. */ 934af4f09f2SNélio Laranjeiro err = mlx5_tx_uar_remap(eth_dev, err); 935012ad994SShahaf Shuler if (err) { 936012ad994SShahaf Shuler err = rte_errno; 937f8b9a3baSXueming Li goto error; 938012ad994SShahaf Shuler } 9391cfa649bSShahaf Shuler /* 9401cfa649bSShahaf Shuler * Ethdev pointer is still required as input since 9411cfa649bSShahaf Shuler * the primary device is not accessible from the 9421cfa649bSShahaf Shuler * secondary process. 9431cfa649bSShahaf Shuler */ 9441cfa649bSShahaf Shuler eth_dev->rx_pkt_burst = 945af4f09f2SNélio Laranjeiro mlx5_select_rx_function(eth_dev); 9461cfa649bSShahaf Shuler eth_dev->tx_pkt_burst = 947af4f09f2SNélio Laranjeiro mlx5_select_tx_function(eth_dev); 948fbe90cddSThomas Monjalon rte_eth_dev_probing_finish(eth_dev); 949f8b9a3baSXueming Li continue; 950f8b9a3baSXueming Li } 951a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "using port %u (%08" PRIx32 ")", port, test); 9520e83b8e5SNelio Laranjeiro ctx = mlx5_glue->open_device(ibv_dev); 953e1c3e305SMatan Azrad if (ctx == NULL) { 954e1c3e305SMatan Azrad err = ENODEV; 955771fa900SAdrien Mazarguil goto port_error; 956e1c3e305SMatan Azrad } 957771fa900SAdrien Mazarguil /* Check port status. */ 9580e83b8e5SNelio Laranjeiro err = mlx5_glue->query_port(ctx, port, &port_attr); 959771fa900SAdrien Mazarguil if (err) { 960a170a30dSNélio Laranjeiro DRV_LOG(ERR, "port query failed: %s", strerror(err)); 961771fa900SAdrien Mazarguil goto port_error; 962771fa900SAdrien Mazarguil } 9631371f4dfSOr Ami if (port_attr.link_layer != IBV_LINK_LAYER_ETHERNET) { 964a170a30dSNélio Laranjeiro DRV_LOG(ERR, 965a170a30dSNélio Laranjeiro "port %d is not configured in Ethernet mode", 9661371f4dfSOr Ami port); 967e1c3e305SMatan Azrad err = EINVAL; 9681371f4dfSOr Ami goto port_error; 9691371f4dfSOr Ami } 970771fa900SAdrien Mazarguil if (port_attr.state != IBV_PORT_ACTIVE) 971a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %d is not active: \"%s\" (%d)", 972a170a30dSNélio Laranjeiro port, 973a170a30dSNélio Laranjeiro mlx5_glue->port_state_str(port_attr.state), 974771fa900SAdrien Mazarguil port_attr.state); 975771fa900SAdrien Mazarguil /* Allocate protection domain. */ 9760e83b8e5SNelio Laranjeiro pd = mlx5_glue->alloc_pd(ctx); 977771fa900SAdrien Mazarguil if (pd == NULL) { 978a170a30dSNélio Laranjeiro DRV_LOG(ERR, "PD allocation failure"); 979771fa900SAdrien Mazarguil err = ENOMEM; 980771fa900SAdrien Mazarguil goto port_error; 981771fa900SAdrien Mazarguil } 982771fa900SAdrien Mazarguil mlx5_dev[idx].ports |= test; 983771fa900SAdrien Mazarguil /* from rte_ethdev.c */ 984771fa900SAdrien Mazarguil priv = rte_zmalloc("ethdev private structure", 985771fa900SAdrien Mazarguil sizeof(*priv), 986771fa900SAdrien Mazarguil RTE_CACHE_LINE_SIZE); 987771fa900SAdrien Mazarguil if (priv == NULL) { 988a170a30dSNélio Laranjeiro DRV_LOG(ERR, "priv allocation failure"); 989771fa900SAdrien Mazarguil err = ENOMEM; 990771fa900SAdrien Mazarguil goto port_error; 991771fa900SAdrien Mazarguil } 992771fa900SAdrien Mazarguil priv->ctx = ctx; 99387ec44ceSXueming Li strncpy(priv->ibdev_path, priv->ctx->device->ibdev_path, 99487ec44ceSXueming Li sizeof(priv->ibdev_path)); 995771fa900SAdrien Mazarguil priv->device_attr = device_attr; 996771fa900SAdrien Mazarguil priv->port = port; 997771fa900SAdrien Mazarguil priv->pd = pd; 998771fa900SAdrien Mazarguil priv->mtu = ETHER_MTU; 9997fe24446SShahaf Shuler err = mlx5_args(&config, pci_dev->device.devargs); 1000e72dd09bSNélio Laranjeiro if (err) { 1001a170a30dSNélio Laranjeiro DRV_LOG(ERR, "failed to process device arguments: %s", 1002e72dd09bSNélio Laranjeiro strerror(err)); 1003012ad994SShahaf Shuler err = rte_errno; 1004e72dd09bSNélio Laranjeiro goto port_error; 1005e72dd09bSNélio Laranjeiro } 1006012ad994SShahaf Shuler err = mlx5_glue->query_device_ex(ctx, NULL, &device_attr_ex); 1007012ad994SShahaf Shuler if (err) { 1008a170a30dSNélio Laranjeiro DRV_LOG(ERR, "ibv_query_device_ex() failed"); 1009771fa900SAdrien Mazarguil goto port_error; 1010771fa900SAdrien Mazarguil } 10117fe24446SShahaf Shuler config.hw_csum = !!(device_attr_ex.device_cap_flags_ex & 101243e9d979SShachar Beiser IBV_DEVICE_RAW_IP_CSUM); 1013a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "checksum offloading is %ssupported", 10147fe24446SShahaf Shuler (config.hw_csum ? "" : "not ")); 10159a761de8SOri Kam #ifdef HAVE_IBV_DEVICE_COUNTERS_SET_SUPPORT 101673b620f2SNelio Laranjeiro config.flow_counter_en = !!(device_attr.max_counter_sets); 10170e83b8e5SNelio Laranjeiro mlx5_glue->describe_counter_set(ctx, 0, &cs_desc); 1018a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, 1019a170a30dSNélio Laranjeiro "counter type = %d, num of cs = %ld, attributes = %d", 10209a761de8SOri Kam cs_desc.counter_type, cs_desc.num_of_cs, 10219a761de8SOri Kam cs_desc.attributes); 10229a761de8SOri Kam #endif 10237fe24446SShahaf Shuler config.ind_table_max_size = 102443e9d979SShachar Beiser device_attr_ex.rss_caps.max_rwq_indirection_table_size; 102513d57bd5SAdrien Mazarguil /* Remove this check once DPDK supports larger/variable 102613d57bd5SAdrien Mazarguil * indirection tables. */ 10277fe24446SShahaf Shuler if (config.ind_table_max_size > 1028ec1fed22SYongseok Koh (unsigned int)ETH_RSS_RETA_SIZE_512) 10297fe24446SShahaf Shuler config.ind_table_max_size = ETH_RSS_RETA_SIZE_512; 1030a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "maximum Rx indirection table size is %u", 10317fe24446SShahaf Shuler config.ind_table_max_size); 10327fe24446SShahaf Shuler config.hw_vlan_strip = !!(device_attr_ex.raw_packet_caps & 103343e9d979SShachar Beiser IBV_RAW_PACKET_CAP_CVLAN_STRIPPING); 1034a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "VLAN stripping is %ssupported", 10357fe24446SShahaf Shuler (config.hw_vlan_strip ? "" : "not ")); 103695e16ef3SNelio Laranjeiro 1037cd230a3eSShahaf Shuler config.hw_fcs_strip = !!(device_attr_ex.raw_packet_caps & 1038cd230a3eSShahaf Shuler IBV_RAW_PACKET_CAP_SCATTER_FCS); 1039a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "FCS stripping configuration is %ssupported", 10407fe24446SShahaf Shuler (config.hw_fcs_strip ? "" : "not ")); 10414d326709SOlga Shern 104243e9d979SShachar Beiser #ifdef HAVE_IBV_WQ_FLAG_RX_END_PADDING 10437fe24446SShahaf Shuler config.hw_padding = !!device_attr_ex.rx_pad_end_addr_align; 104443e9d979SShachar Beiser #endif 1045a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, 1046a170a30dSNélio Laranjeiro "hardware Rx end alignment padding is %ssupported", 10477fe24446SShahaf Shuler (config.hw_padding ? "" : "not ")); 1048ccdcba53SNélio Laranjeiro config.vf = vf; 10497fe24446SShahaf Shuler config.tso = ((device_attr_ex.tso_caps.max_tso > 0) && 105043e9d979SShachar Beiser (device_attr_ex.tso_caps.supported_qpts & 105143e9d979SShachar Beiser (1 << IBV_QPT_RAW_PACKET))); 10527fe24446SShahaf Shuler if (config.tso) 10537fe24446SShahaf Shuler config.tso_max_payload_sz = 105443e9d979SShachar Beiser device_attr_ex.tso_caps.max_tso; 10557fe24446SShahaf Shuler if (config.mps && !mps) { 1056a170a30dSNélio Laranjeiro DRV_LOG(ERR, 1057a170a30dSNélio Laranjeiro "multi-packet send not supported on this device" 1058230189d9SNélio Laranjeiro " (" MLX5_TXQ_MPW_EN ")"); 1059230189d9SNélio Laranjeiro err = ENOTSUP; 1060230189d9SNélio Laranjeiro goto port_error; 1061230189d9SNélio Laranjeiro } 1062a170a30dSNélio Laranjeiro DRV_LOG(INFO, "%s MPS is %s", 10630f99970bSNélio Laranjeiro config.mps == MLX5_MPW_ENHANCED ? "enhanced " : "", 1064a170a30dSNélio Laranjeiro config.mps != MLX5_MPW_DISABLED ? "enabled" : 1065a170a30dSNélio Laranjeiro "disabled"); 10667fe24446SShahaf Shuler if (config.cqe_comp && !cqe_comp) { 1067a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "Rx CQE compression isn't supported"); 10687fe24446SShahaf Shuler config.cqe_comp = 0; 1069523f5a74SYongseok Koh } 10707d6bf6b8SYongseok Koh config.mprq.enabled = config.mprq.enabled && mprq; 10717d6bf6b8SYongseok Koh if (config.mprq.enabled) { 10727d6bf6b8SYongseok Koh if (config.mprq.stride_num_n > mprq_max_stride_num_n || 10737d6bf6b8SYongseok Koh config.mprq.stride_num_n < mprq_min_stride_num_n) { 10747d6bf6b8SYongseok Koh config.mprq.stride_num_n = 10757d6bf6b8SYongseok Koh RTE_MAX(MLX5_MPRQ_STRIDE_NUM_N, 10767d6bf6b8SYongseok Koh mprq_min_stride_num_n); 10777d6bf6b8SYongseok Koh DRV_LOG(WARNING, 10787d6bf6b8SYongseok Koh "the number of strides" 10797d6bf6b8SYongseok Koh " for Multi-Packet RQ is out of range," 10807d6bf6b8SYongseok Koh " setting default value (%u)", 10817d6bf6b8SYongseok Koh 1 << config.mprq.stride_num_n); 10827d6bf6b8SYongseok Koh } 10837d6bf6b8SYongseok Koh config.mprq.min_stride_size_n = mprq_min_stride_size_n; 10847d6bf6b8SYongseok Koh config.mprq.max_stride_size_n = mprq_max_stride_size_n; 10857d6bf6b8SYongseok Koh } 1086af4f09f2SNélio Laranjeiro eth_dev = rte_eth_dev_allocate(name); 1087af4f09f2SNélio Laranjeiro if (eth_dev == NULL) { 1088a170a30dSNélio Laranjeiro DRV_LOG(ERR, "can not allocate rte ethdev"); 1089af4f09f2SNélio Laranjeiro err = ENOMEM; 1090af4f09f2SNélio Laranjeiro goto port_error; 1091af4f09f2SNélio Laranjeiro } 1092af4f09f2SNélio Laranjeiro eth_dev->data->dev_private = priv; 1093df428ceeSYongseok Koh priv->dev_data = eth_dev->data; 1094af4f09f2SNélio Laranjeiro eth_dev->data->mac_addrs = priv->mac; 1095af4f09f2SNélio Laranjeiro eth_dev->device = &pci_dev->device; 1096af4f09f2SNélio Laranjeiro rte_eth_copy_pci_info(eth_dev, pci_dev); 1097af4f09f2SNélio Laranjeiro eth_dev->device->driver = &mlx5_driver.driver; 1098af4f09f2SNélio Laranjeiro err = mlx5_uar_init_primary(eth_dev); 1099012ad994SShahaf Shuler if (err) { 1100012ad994SShahaf Shuler err = rte_errno; 11014a984153SXueming Li goto port_error; 1102012ad994SShahaf Shuler } 1103771fa900SAdrien Mazarguil /* Configure the first MAC address by default. */ 1104af4f09f2SNélio Laranjeiro if (mlx5_get_mac(eth_dev, &mac.addr_bytes)) { 1105a170a30dSNélio Laranjeiro DRV_LOG(ERR, 1106a170a30dSNélio Laranjeiro "port %u cannot get MAC address, is mlx5_en" 1107a170a30dSNélio Laranjeiro " loaded? (errno: %s)", 1108a170a30dSNélio Laranjeiro eth_dev->data->port_id, strerror(errno)); 1109e1c3e305SMatan Azrad err = ENODEV; 1110771fa900SAdrien Mazarguil goto port_error; 1111771fa900SAdrien Mazarguil } 1112a170a30dSNélio Laranjeiro DRV_LOG(INFO, 1113a170a30dSNélio Laranjeiro "port %u MAC address is %02x:%02x:%02x:%02x:%02x:%02x", 11140f99970bSNélio Laranjeiro eth_dev->data->port_id, 1115771fa900SAdrien Mazarguil mac.addr_bytes[0], mac.addr_bytes[1], 1116771fa900SAdrien Mazarguil mac.addr_bytes[2], mac.addr_bytes[3], 1117771fa900SAdrien Mazarguil mac.addr_bytes[4], mac.addr_bytes[5]); 1118771fa900SAdrien Mazarguil #ifndef NDEBUG 1119771fa900SAdrien Mazarguil { 1120771fa900SAdrien Mazarguil char ifname[IF_NAMESIZE]; 1121771fa900SAdrien Mazarguil 1122af4f09f2SNélio Laranjeiro if (mlx5_get_ifname(eth_dev, &ifname) == 0) 1123a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %u ifname is \"%s\"", 11240f99970bSNélio Laranjeiro eth_dev->data->port_id, ifname); 1125771fa900SAdrien Mazarguil else 1126a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %u ifname is unknown", 11270f99970bSNélio Laranjeiro eth_dev->data->port_id); 1128771fa900SAdrien Mazarguil } 1129771fa900SAdrien Mazarguil #endif 1130771fa900SAdrien Mazarguil /* Get actual MTU if possible. */ 1131a6d83b6aSNélio Laranjeiro err = mlx5_get_mtu(eth_dev, &priv->mtu); 1132012ad994SShahaf Shuler if (err) { 1133012ad994SShahaf Shuler err = rte_errno; 1134a6d83b6aSNélio Laranjeiro goto port_error; 1135012ad994SShahaf Shuler } 1136a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %u MTU is %u", eth_dev->data->port_id, 1137a170a30dSNélio Laranjeiro priv->mtu); 1138e313ef4cSShahaf Shuler /* 1139e313ef4cSShahaf Shuler * Initialize burst functions to prevent crashes before link-up. 1140e313ef4cSShahaf Shuler */ 1141e313ef4cSShahaf Shuler eth_dev->rx_pkt_burst = removed_rx_burst; 1142e313ef4cSShahaf Shuler eth_dev->tx_pkt_burst = removed_tx_burst; 1143771fa900SAdrien Mazarguil eth_dev->dev_ops = &mlx5_dev_ops; 1144272733b5SNélio Laranjeiro /* Register MAC address. */ 1145272733b5SNélio Laranjeiro claim_zero(mlx5_mac_addr_add(eth_dev, &mac, 0, 0)); 1146ccdcba53SNélio Laranjeiro priv->nl_socket = -1; 1147ccdcba53SNélio Laranjeiro priv->nl_sn = 0; 1148db209cc3SNélio Laranjeiro if (vf && config.vf_nl_en) { 1149ccdcba53SNélio Laranjeiro priv->nl_socket = mlx5_nl_init(RTMGRP_LINK); 1150ccdcba53SNélio Laranjeiro if (priv->nl_socket < 0) 1151ccdcba53SNélio Laranjeiro priv->nl_socket = -1; 1152ccdcba53SNélio Laranjeiro mlx5_nl_mac_addr_sync(eth_dev); 1153ccdcba53SNélio Laranjeiro } 1154c8ffb8a9SNélio Laranjeiro TAILQ_INIT(&priv->flows); 11551b37f5d8SNélio Laranjeiro TAILQ_INIT(&priv->ctrl_flows); 11561e3a39f7SXueming Li /* Hint libmlx5 to use PMD allocator for data plane resources */ 11571e3a39f7SXueming Li struct mlx5dv_ctx_allocators alctr = { 11581e3a39f7SXueming Li .alloc = &mlx5_alloc_verbs_buf, 11591e3a39f7SXueming Li .free = &mlx5_free_verbs_buf, 11601e3a39f7SXueming Li .data = priv, 11611e3a39f7SXueming Li }; 11620e83b8e5SNelio Laranjeiro mlx5_glue->dv_set_context_attr(ctx, 11630e83b8e5SNelio Laranjeiro MLX5DV_CTX_ATTR_BUF_ALLOCATORS, 11641e3a39f7SXueming Li (void *)((uintptr_t)&alctr)); 1165771fa900SAdrien Mazarguil /* Bring Ethernet device up. */ 1166a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %u forcing Ethernet interface up", 11670f99970bSNélio Laranjeiro eth_dev->data->port_id); 11687ba5320bSNélio Laranjeiro mlx5_set_link_up(eth_dev); 1169a85a606cSShahaf Shuler /* 1170a85a606cSShahaf Shuler * Even though the interrupt handler is not installed yet, 1171a85a606cSShahaf Shuler * interrupts will still trigger on the asyn_fd from 1172a85a606cSShahaf Shuler * Verbs context returned by ibv_open_device(). 1173a85a606cSShahaf Shuler */ 1174a85a606cSShahaf Shuler mlx5_link_update(eth_dev, 0); 11757fe24446SShahaf Shuler /* Store device configuration on private structure. */ 11767fe24446SShahaf Shuler priv->config = config; 1177b43802b4SXueming Li /* Create drop queue. */ 1178b43802b4SXueming Li err = mlx5_flow_create_drop_queue(eth_dev); 1179b43802b4SXueming Li if (err) { 1180b43802b4SXueming Li DRV_LOG(ERR, "port %u drop queue allocation failed: %s", 1181b43802b4SXueming Li eth_dev->data->port_id, strerror(rte_errno)); 1182012ad994SShahaf Shuler err = rte_errno; 1183b43802b4SXueming Li goto port_error; 1184b43802b4SXueming Li } 1185b43802b4SXueming Li /* Supported Verbs flow priority number detection. */ 1186b43802b4SXueming Li if (verb_priorities == 0) 1187b43802b4SXueming Li verb_priorities = mlx5_get_max_verbs_prio(eth_dev); 1188b43802b4SXueming Li if (verb_priorities < MLX5_VERBS_FLOW_PRIO_8) { 1189b43802b4SXueming Li DRV_LOG(ERR, "port %u wrong Verbs flow priorities: %u", 1190b43802b4SXueming Li eth_dev->data->port_id, verb_priorities); 1191b43802b4SXueming Li goto port_error; 1192b43802b4SXueming Li } 1193b43802b4SXueming Li priv->config.max_verbs_prio = verb_priorities; 1194fbe90cddSThomas Monjalon rte_eth_dev_probing_finish(eth_dev); 1195771fa900SAdrien Mazarguil continue; 1196771fa900SAdrien Mazarguil port_error: 119729c1d8bbSNélio Laranjeiro if (priv) 1198771fa900SAdrien Mazarguil rte_free(priv); 1199771fa900SAdrien Mazarguil if (pd) 12000e83b8e5SNelio Laranjeiro claim_zero(mlx5_glue->dealloc_pd(pd)); 1201771fa900SAdrien Mazarguil if (ctx) 12020e83b8e5SNelio Laranjeiro claim_zero(mlx5_glue->close_device(ctx)); 1203690de285SRaslan Darawsheh if (eth_dev && rte_eal_process_type() == RTE_PROC_PRIMARY) 1204690de285SRaslan Darawsheh rte_eth_dev_release_port(eth_dev); 1205771fa900SAdrien Mazarguil break; 1206771fa900SAdrien Mazarguil } 1207771fa900SAdrien Mazarguil /* 1208771fa900SAdrien Mazarguil * XXX if something went wrong in the loop above, there is a resource 1209771fa900SAdrien Mazarguil * leak (ctx, pd, priv, dpdk ethdev) but we can do nothing about it as 1210771fa900SAdrien Mazarguil * long as the dpdk does not provide a way to deallocate a ethdev and a 1211771fa900SAdrien Mazarguil * way to enumerate the registered ethdevs to free the previous ones. 1212771fa900SAdrien Mazarguil */ 1213771fa900SAdrien Mazarguil /* no port found, complain */ 1214771fa900SAdrien Mazarguil if (!mlx5_dev[idx].ports) { 1215a6d83b6aSNélio Laranjeiro rte_errno = ENODEV; 1216a6d83b6aSNélio Laranjeiro err = rte_errno; 1217771fa900SAdrien Mazarguil } 1218771fa900SAdrien Mazarguil error: 1219771fa900SAdrien Mazarguil if (attr_ctx) 12200e83b8e5SNelio Laranjeiro claim_zero(mlx5_glue->close_device(attr_ctx)); 1221771fa900SAdrien Mazarguil if (list) 12220e83b8e5SNelio Laranjeiro mlx5_glue->free_device_list(list); 1223a6d83b6aSNélio Laranjeiro if (err) { 1224a6d83b6aSNélio Laranjeiro rte_errno = err; 1225a6d83b6aSNélio Laranjeiro return -rte_errno; 1226a6d83b6aSNélio Laranjeiro } 1227a6d83b6aSNélio Laranjeiro return 0; 1228771fa900SAdrien Mazarguil } 1229771fa900SAdrien Mazarguil 1230771fa900SAdrien Mazarguil static const struct rte_pci_id mlx5_pci_id_map[] = { 1231771fa900SAdrien Mazarguil { 12321d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 12331d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4) 1234771fa900SAdrien Mazarguil }, 1235771fa900SAdrien Mazarguil { 12361d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 12371d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4VF) 1238771fa900SAdrien Mazarguil }, 1239771fa900SAdrien Mazarguil { 12401d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 12411d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4LX) 1242771fa900SAdrien Mazarguil }, 1243771fa900SAdrien Mazarguil { 12441d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 12451d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF) 1246771fa900SAdrien Mazarguil }, 1247771fa900SAdrien Mazarguil { 1248528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 1249528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5) 1250528a9fbeSYongseok Koh }, 1251528a9fbeSYongseok Koh { 1252528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 1253528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5VF) 1254528a9fbeSYongseok Koh }, 1255528a9fbeSYongseok Koh { 1256528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 1257528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5EX) 1258528a9fbeSYongseok Koh }, 1259528a9fbeSYongseok Koh { 1260528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 1261528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF) 1262528a9fbeSYongseok Koh }, 1263528a9fbeSYongseok Koh { 1264dd3331c6SShahaf Shuler RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 1265dd3331c6SShahaf Shuler PCI_DEVICE_ID_MELLANOX_CONNECTX5BF) 1266dd3331c6SShahaf Shuler }, 1267dd3331c6SShahaf Shuler { 1268771fa900SAdrien Mazarguil .vendor_id = 0 1269771fa900SAdrien Mazarguil } 1270771fa900SAdrien Mazarguil }; 1271771fa900SAdrien Mazarguil 1272fdf91e0fSJan Blunck static struct rte_pci_driver mlx5_driver = { 12732f3193cfSJan Viktorin .driver = { 12742f3193cfSJan Viktorin .name = MLX5_DRIVER_NAME 12752f3193cfSJan Viktorin }, 1276771fa900SAdrien Mazarguil .id_table = mlx5_pci_id_map, 1277af424af8SShreyansh Jain .probe = mlx5_pci_probe, 12787d7d7ad1SMatan Azrad .drv_flags = RTE_PCI_DRV_INTR_LSC | RTE_PCI_DRV_INTR_RMV, 1279771fa900SAdrien Mazarguil }; 1280771fa900SAdrien Mazarguil 128159b91becSAdrien Mazarguil #ifdef RTE_LIBRTE_MLX5_DLOPEN_DEPS 128259b91becSAdrien Mazarguil 128359b91becSAdrien Mazarguil /** 128408c028d0SAdrien Mazarguil * Suffix RTE_EAL_PMD_PATH with "-glue". 128508c028d0SAdrien Mazarguil * 128608c028d0SAdrien Mazarguil * This function performs a sanity check on RTE_EAL_PMD_PATH before 128708c028d0SAdrien Mazarguil * suffixing its last component. 128808c028d0SAdrien Mazarguil * 128908c028d0SAdrien Mazarguil * @param buf[out] 129008c028d0SAdrien Mazarguil * Output buffer, should be large enough otherwise NULL is returned. 129108c028d0SAdrien Mazarguil * @param size 129208c028d0SAdrien Mazarguil * Size of @p out. 129308c028d0SAdrien Mazarguil * 129408c028d0SAdrien Mazarguil * @return 129508c028d0SAdrien Mazarguil * Pointer to @p buf or @p NULL in case suffix cannot be appended. 129608c028d0SAdrien Mazarguil */ 129708c028d0SAdrien Mazarguil static char * 129808c028d0SAdrien Mazarguil mlx5_glue_path(char *buf, size_t size) 129908c028d0SAdrien Mazarguil { 130008c028d0SAdrien Mazarguil static const char *const bad[] = { "/", ".", "..", NULL }; 130108c028d0SAdrien Mazarguil const char *path = RTE_EAL_PMD_PATH; 130208c028d0SAdrien Mazarguil size_t len = strlen(path); 130308c028d0SAdrien Mazarguil size_t off; 130408c028d0SAdrien Mazarguil int i; 130508c028d0SAdrien Mazarguil 130608c028d0SAdrien Mazarguil while (len && path[len - 1] == '/') 130708c028d0SAdrien Mazarguil --len; 130808c028d0SAdrien Mazarguil for (off = len; off && path[off - 1] != '/'; --off) 130908c028d0SAdrien Mazarguil ; 131008c028d0SAdrien Mazarguil for (i = 0; bad[i]; ++i) 131108c028d0SAdrien Mazarguil if (!strncmp(path + off, bad[i], (int)(len - off))) 131208c028d0SAdrien Mazarguil goto error; 131308c028d0SAdrien Mazarguil i = snprintf(buf, size, "%.*s-glue", (int)len, path); 131408c028d0SAdrien Mazarguil if (i == -1 || (size_t)i >= size) 131508c028d0SAdrien Mazarguil goto error; 131608c028d0SAdrien Mazarguil return buf; 131708c028d0SAdrien Mazarguil error: 1318a170a30dSNélio Laranjeiro DRV_LOG(ERR, 1319a170a30dSNélio Laranjeiro "unable to append \"-glue\" to last component of" 132008c028d0SAdrien Mazarguil " RTE_EAL_PMD_PATH (\"" RTE_EAL_PMD_PATH "\")," 132108c028d0SAdrien Mazarguil " please re-configure DPDK"); 132208c028d0SAdrien Mazarguil return NULL; 132308c028d0SAdrien Mazarguil } 132408c028d0SAdrien Mazarguil 132508c028d0SAdrien Mazarguil /** 132659b91becSAdrien Mazarguil * Initialization routine for run-time dependency on rdma-core. 132759b91becSAdrien Mazarguil */ 132859b91becSAdrien Mazarguil static int 132959b91becSAdrien Mazarguil mlx5_glue_init(void) 133059b91becSAdrien Mazarguil { 133108c028d0SAdrien Mazarguil char glue_path[sizeof(RTE_EAL_PMD_PATH) - 1 + sizeof("-glue")]; 1332f6242d06SAdrien Mazarguil const char *path[] = { 1333f6242d06SAdrien Mazarguil /* 1334f6242d06SAdrien Mazarguil * A basic security check is necessary before trusting 1335f6242d06SAdrien Mazarguil * MLX5_GLUE_PATH, which may override RTE_EAL_PMD_PATH. 1336f6242d06SAdrien Mazarguil */ 1337f6242d06SAdrien Mazarguil (geteuid() == getuid() && getegid() == getgid() ? 1338f6242d06SAdrien Mazarguil getenv("MLX5_GLUE_PATH") : NULL), 133908c028d0SAdrien Mazarguil /* 134008c028d0SAdrien Mazarguil * When RTE_EAL_PMD_PATH is set, use its glue-suffixed 134108c028d0SAdrien Mazarguil * variant, otherwise let dlopen() look up libraries on its 134208c028d0SAdrien Mazarguil * own. 134308c028d0SAdrien Mazarguil */ 134408c028d0SAdrien Mazarguil (*RTE_EAL_PMD_PATH ? 134508c028d0SAdrien Mazarguil mlx5_glue_path(glue_path, sizeof(glue_path)) : ""), 1346f6242d06SAdrien Mazarguil }; 1347f6242d06SAdrien Mazarguil unsigned int i = 0; 134859b91becSAdrien Mazarguil void *handle = NULL; 134959b91becSAdrien Mazarguil void **sym; 135059b91becSAdrien Mazarguil const char *dlmsg; 135159b91becSAdrien Mazarguil 1352f6242d06SAdrien Mazarguil while (!handle && i != RTE_DIM(path)) { 1353f6242d06SAdrien Mazarguil const char *end; 1354f6242d06SAdrien Mazarguil size_t len; 1355f6242d06SAdrien Mazarguil int ret; 1356f6242d06SAdrien Mazarguil 1357f6242d06SAdrien Mazarguil if (!path[i]) { 1358f6242d06SAdrien Mazarguil ++i; 1359f6242d06SAdrien Mazarguil continue; 1360f6242d06SAdrien Mazarguil } 1361f6242d06SAdrien Mazarguil end = strpbrk(path[i], ":;"); 1362f6242d06SAdrien Mazarguil if (!end) 1363f6242d06SAdrien Mazarguil end = path[i] + strlen(path[i]); 1364f6242d06SAdrien Mazarguil len = end - path[i]; 1365f6242d06SAdrien Mazarguil ret = 0; 1366f6242d06SAdrien Mazarguil do { 1367f6242d06SAdrien Mazarguil char name[ret + 1]; 1368f6242d06SAdrien Mazarguil 1369f6242d06SAdrien Mazarguil ret = snprintf(name, sizeof(name), "%.*s%s" MLX5_GLUE, 1370f6242d06SAdrien Mazarguil (int)len, path[i], 1371f6242d06SAdrien Mazarguil (!len || *(end - 1) == '/') ? "" : "/"); 1372f6242d06SAdrien Mazarguil if (ret == -1) 1373f6242d06SAdrien Mazarguil break; 1374f6242d06SAdrien Mazarguil if (sizeof(name) != (size_t)ret + 1) 1375f6242d06SAdrien Mazarguil continue; 1376a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "looking for rdma-core glue as \"%s\"", 1377a170a30dSNélio Laranjeiro name); 1378f6242d06SAdrien Mazarguil handle = dlopen(name, RTLD_LAZY); 1379f6242d06SAdrien Mazarguil break; 1380f6242d06SAdrien Mazarguil } while (1); 1381f6242d06SAdrien Mazarguil path[i] = end + 1; 1382f6242d06SAdrien Mazarguil if (!*end) 1383f6242d06SAdrien Mazarguil ++i; 1384f6242d06SAdrien Mazarguil } 138559b91becSAdrien Mazarguil if (!handle) { 138659b91becSAdrien Mazarguil rte_errno = EINVAL; 138759b91becSAdrien Mazarguil dlmsg = dlerror(); 138859b91becSAdrien Mazarguil if (dlmsg) 1389a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "cannot load glue library: %s", dlmsg); 139059b91becSAdrien Mazarguil goto glue_error; 139159b91becSAdrien Mazarguil } 139259b91becSAdrien Mazarguil sym = dlsym(handle, "mlx5_glue"); 139359b91becSAdrien Mazarguil if (!sym || !*sym) { 139459b91becSAdrien Mazarguil rte_errno = EINVAL; 139559b91becSAdrien Mazarguil dlmsg = dlerror(); 139659b91becSAdrien Mazarguil if (dlmsg) 1397a170a30dSNélio Laranjeiro DRV_LOG(ERR, "cannot resolve glue symbol: %s", dlmsg); 139859b91becSAdrien Mazarguil goto glue_error; 139959b91becSAdrien Mazarguil } 140059b91becSAdrien Mazarguil mlx5_glue = *sym; 140159b91becSAdrien Mazarguil return 0; 140259b91becSAdrien Mazarguil glue_error: 140359b91becSAdrien Mazarguil if (handle) 140459b91becSAdrien Mazarguil dlclose(handle); 1405a170a30dSNélio Laranjeiro DRV_LOG(WARNING, 1406a170a30dSNélio Laranjeiro "cannot initialize PMD due to missing run-time dependency on" 1407a170a30dSNélio Laranjeiro " rdma-core libraries (libibverbs, libmlx5)"); 140859b91becSAdrien Mazarguil return -rte_errno; 140959b91becSAdrien Mazarguil } 141059b91becSAdrien Mazarguil 141159b91becSAdrien Mazarguil #endif 141259b91becSAdrien Mazarguil 1413771fa900SAdrien Mazarguil /** 1414771fa900SAdrien Mazarguil * Driver initialization routine. 1415771fa900SAdrien Mazarguil */ 1416c830cb29SDavid Marchand RTE_INIT(rte_mlx5_pmd_init); 1417c830cb29SDavid Marchand static void 1418c830cb29SDavid Marchand rte_mlx5_pmd_init(void) 1419771fa900SAdrien Mazarguil { 14205f8ba81cSXueming Li /* Build the static tables for Verbs conversion. */ 1421ea16068cSYongseok Koh mlx5_set_ptype_table(); 14225f8ba81cSXueming Li mlx5_set_cksum_table(); 14235f8ba81cSXueming Li mlx5_set_swp_types_table(); 1424771fa900SAdrien Mazarguil /* 1425771fa900SAdrien Mazarguil * RDMAV_HUGEPAGES_SAFE tells ibv_fork_init() we intend to use 1426771fa900SAdrien Mazarguil * huge pages. Calling ibv_fork_init() during init allows 1427771fa900SAdrien Mazarguil * applications to use fork() safely for purposes other than 1428771fa900SAdrien Mazarguil * using this PMD, which is not supported in forked processes. 1429771fa900SAdrien Mazarguil */ 1430771fa900SAdrien Mazarguil setenv("RDMAV_HUGEPAGES_SAFE", "1", 1); 1431161b93e5SYongseok Koh /* Match the size of Rx completion entry to the size of a cacheline. */ 1432161b93e5SYongseok Koh if (RTE_CACHE_LINE_SIZE == 128) 1433161b93e5SYongseok Koh setenv("MLX5_CQE_SIZE", "128", 0); 143459b91becSAdrien Mazarguil #ifdef RTE_LIBRTE_MLX5_DLOPEN_DEPS 143559b91becSAdrien Mazarguil if (mlx5_glue_init()) 143659b91becSAdrien Mazarguil return; 143759b91becSAdrien Mazarguil assert(mlx5_glue); 143859b91becSAdrien Mazarguil #endif 14392a3b0097SAdrien Mazarguil #ifndef NDEBUG 14402a3b0097SAdrien Mazarguil /* Glue structure must not contain any NULL pointers. */ 14412a3b0097SAdrien Mazarguil { 14422a3b0097SAdrien Mazarguil unsigned int i; 14432a3b0097SAdrien Mazarguil 14442a3b0097SAdrien Mazarguil for (i = 0; i != sizeof(*mlx5_glue) / sizeof(void *); ++i) 14452a3b0097SAdrien Mazarguil assert(((const void *const *)mlx5_glue)[i]); 14462a3b0097SAdrien Mazarguil } 14472a3b0097SAdrien Mazarguil #endif 14486d5df2eaSAdrien Mazarguil if (strcmp(mlx5_glue->version, MLX5_GLUE_VERSION)) { 1449a170a30dSNélio Laranjeiro DRV_LOG(ERR, 1450a170a30dSNélio Laranjeiro "rdma-core glue \"%s\" mismatch: \"%s\" is required", 14516d5df2eaSAdrien Mazarguil mlx5_glue->version, MLX5_GLUE_VERSION); 14526d5df2eaSAdrien Mazarguil return; 14536d5df2eaSAdrien Mazarguil } 14540e83b8e5SNelio Laranjeiro mlx5_glue->fork_init(); 14553dcfe039SThomas Monjalon rte_pci_register(&mlx5_driver); 1456974f1e7eSYongseok Koh rte_mem_event_callback_register("MLX5_MEM_EVENT_CB", 1457974f1e7eSYongseok Koh mlx5_mr_mem_event_cb, NULL); 1458771fa900SAdrien Mazarguil } 1459771fa900SAdrien Mazarguil 146001f19227SShreyansh Jain RTE_PMD_EXPORT_NAME(net_mlx5, __COUNTER__); 146101f19227SShreyansh Jain RTE_PMD_REGISTER_PCI_TABLE(net_mlx5, mlx5_pci_id_map); 14620880c401SOlivier Matz RTE_PMD_REGISTER_KMOD_DEP(net_mlx5, "* ib_uverbs & mlx5_core & mlx5_ib"); 1463a170a30dSNélio Laranjeiro 1464a170a30dSNélio Laranjeiro /** Initialize driver log type. */ 1465a170a30dSNélio Laranjeiro RTE_INIT(vdev_netvsc_init_log) 1466a170a30dSNélio Laranjeiro { 1467a170a30dSNélio Laranjeiro mlx5_logtype = rte_log_register("pmd.net.mlx5"); 1468a170a30dSNélio Laranjeiro if (mlx5_logtype >= 0) 1469a170a30dSNélio Laranjeiro rte_log_set_level(mlx5_logtype, RTE_LOG_NOTICE); 1470a170a30dSNélio Laranjeiro } 1471