xref: /dpdk/drivers/net/mlx5/mlx5.c (revision 1ef4cdef26822fc1adb05dd10878c35d48bbc9ab)
18fd92a66SOlivier Matz /* SPDX-License-Identifier: BSD-3-Clause
2771fa900SAdrien Mazarguil  * Copyright 2015 6WIND S.A.
35feecc57SShahaf Shuler  * Copyright 2015 Mellanox Technologies, Ltd
4771fa900SAdrien Mazarguil  */
5771fa900SAdrien Mazarguil 
6771fa900SAdrien Mazarguil #include <stddef.h>
7771fa900SAdrien Mazarguil #include <unistd.h>
8771fa900SAdrien Mazarguil #include <string.h>
9771fa900SAdrien Mazarguil #include <assert.h>
1059b91becSAdrien Mazarguil #include <dlfcn.h>
11771fa900SAdrien Mazarguil #include <stdint.h>
12771fa900SAdrien Mazarguil #include <stdlib.h>
13e72dd09bSNélio Laranjeiro #include <errno.h>
14771fa900SAdrien Mazarguil #include <net/if.h>
154a984153SXueming Li #include <sys/mman.h>
16ccdcba53SNélio Laranjeiro #include <linux/rtnetlink.h>
17771fa900SAdrien Mazarguil 
18771fa900SAdrien Mazarguil /* Verbs header. */
19771fa900SAdrien Mazarguil /* ISO C doesn't support unnamed structs/unions, disabling -pedantic. */
20771fa900SAdrien Mazarguil #ifdef PEDANTIC
21fc5b160fSBruce Richardson #pragma GCC diagnostic ignored "-Wpedantic"
22771fa900SAdrien Mazarguil #endif
23771fa900SAdrien Mazarguil #include <infiniband/verbs.h>
24771fa900SAdrien Mazarguil #ifdef PEDANTIC
25fc5b160fSBruce Richardson #pragma GCC diagnostic error "-Wpedantic"
26771fa900SAdrien Mazarguil #endif
27771fa900SAdrien Mazarguil 
28771fa900SAdrien Mazarguil #include <rte_malloc.h>
29ffc905f3SFerruh Yigit #include <rte_ethdev_driver.h>
30fdf91e0fSJan Blunck #include <rte_ethdev_pci.h>
31771fa900SAdrien Mazarguil #include <rte_pci.h>
32c752998bSGaetan Rivet #include <rte_bus_pci.h>
33771fa900SAdrien Mazarguil #include <rte_common.h>
3459b91becSAdrien Mazarguil #include <rte_config.h>
35e72dd09bSNélio Laranjeiro #include <rte_kvargs.h>
36e89c15b6SAdrien Mazarguil #include <rte_rwlock.h>
37e89c15b6SAdrien Mazarguil #include <rte_spinlock.h>
38f38c5457SAdrien Mazarguil #include <rte_string_fns.h>
39f15db67dSMatan Azrad #include <rte_alarm.h>
40771fa900SAdrien Mazarguil 
41771fa900SAdrien Mazarguil #include "mlx5.h"
42771fa900SAdrien Mazarguil #include "mlx5_utils.h"
432e22920bSAdrien Mazarguil #include "mlx5_rxtx.h"
44771fa900SAdrien Mazarguil #include "mlx5_autoconf.h"
4513d57bd5SAdrien Mazarguil #include "mlx5_defs.h"
460e83b8e5SNelio Laranjeiro #include "mlx5_glue.h"
47974f1e7eSYongseok Koh #include "mlx5_mr.h"
4884c406e7SOri Kam #include "mlx5_flow.h"
49771fa900SAdrien Mazarguil 
5099c12dccSNélio Laranjeiro /* Device parameter to enable RX completion queue compression. */
5199c12dccSNélio Laranjeiro #define MLX5_RXQ_CQE_COMP_EN "rxq_cqe_comp_en"
5299c12dccSNélio Laranjeiro 
53bc91e8dbSYongseok Koh /* Device parameter to enable RX completion entry padding to 128B. */
54bc91e8dbSYongseok Koh #define MLX5_RXQ_CQE_PAD_EN "rxq_cqe_pad_en"
55bc91e8dbSYongseok Koh 
5678c7a16dSYongseok Koh /* Device parameter to enable padding Rx packet to cacheline size. */
5778c7a16dSYongseok Koh #define MLX5_RXQ_PKT_PAD_EN "rxq_pkt_pad_en"
5878c7a16dSYongseok Koh 
597d6bf6b8SYongseok Koh /* Device parameter to enable Multi-Packet Rx queue. */
607d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_EN "mprq_en"
617d6bf6b8SYongseok Koh 
627d6bf6b8SYongseok Koh /* Device parameter to configure log 2 of the number of strides for MPRQ. */
637d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_LOG_STRIDE_NUM "mprq_log_stride_num"
647d6bf6b8SYongseok Koh 
657d6bf6b8SYongseok Koh /* Device parameter to limit the size of memcpy'd packet for MPRQ. */
667d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_MAX_MEMCPY_LEN "mprq_max_memcpy_len"
677d6bf6b8SYongseok Koh 
687d6bf6b8SYongseok Koh /* Device parameter to set the minimum number of Rx queues to enable MPRQ. */
697d6bf6b8SYongseok Koh #define MLX5_RXQS_MIN_MPRQ "rxqs_min_mprq"
707d6bf6b8SYongseok Koh 
71a6bd4911SViacheslav Ovsiienko /* Device parameter to configure inline send. Deprecated, ignored.*/
722a66cf37SYaacov Hazan #define MLX5_TXQ_INLINE "txq_inline"
732a66cf37SYaacov Hazan 
74505f1fe4SViacheslav Ovsiienko /* Device parameter to limit packet size to inline with ordinary SEND. */
75505f1fe4SViacheslav Ovsiienko #define MLX5_TXQ_INLINE_MAX "txq_inline_max"
76505f1fe4SViacheslav Ovsiienko 
77505f1fe4SViacheslav Ovsiienko /* Device parameter to configure minimal data size to inline. */
78505f1fe4SViacheslav Ovsiienko #define MLX5_TXQ_INLINE_MIN "txq_inline_min"
79505f1fe4SViacheslav Ovsiienko 
80505f1fe4SViacheslav Ovsiienko /* Device parameter to limit packet size to inline with Enhanced MPW. */
81505f1fe4SViacheslav Ovsiienko #define MLX5_TXQ_INLINE_MPW "txq_inline_mpw"
82505f1fe4SViacheslav Ovsiienko 
832a66cf37SYaacov Hazan /*
842a66cf37SYaacov Hazan  * Device parameter to configure the number of TX queues threshold for
852a66cf37SYaacov Hazan  * enabling inline send.
862a66cf37SYaacov Hazan  */
872a66cf37SYaacov Hazan #define MLX5_TXQS_MIN_INLINE "txqs_min_inline"
882a66cf37SYaacov Hazan 
8909d8b416SYongseok Koh /*
9009d8b416SYongseok Koh  * Device parameter to configure the number of TX queues threshold for
91a6bd4911SViacheslav Ovsiienko  * enabling vectorized Tx, deprecated, ignored (no vectorized Tx routines).
9209d8b416SYongseok Koh  */
9309d8b416SYongseok Koh #define MLX5_TXQS_MAX_VEC "txqs_max_vec"
9409d8b416SYongseok Koh 
95230189d9SNélio Laranjeiro /* Device parameter to enable multi-packet send WQEs. */
96230189d9SNélio Laranjeiro #define MLX5_TXQ_MPW_EN "txq_mpw_en"
97230189d9SNélio Laranjeiro 
98a6bd4911SViacheslav Ovsiienko /*
998409a285SViacheslav Ovsiienko  * Device parameter to force doorbell register mapping
1008409a285SViacheslav Ovsiienko  * to non-cahed region eliminating the extra write memory barrier.
1018409a285SViacheslav Ovsiienko  */
1028409a285SViacheslav Ovsiienko #define MLX5_TX_DB_NC "tx_db_nc"
1038409a285SViacheslav Ovsiienko 
1048409a285SViacheslav Ovsiienko /*
105a6bd4911SViacheslav Ovsiienko  * Device parameter to include 2 dsegs in the title WQEBB.
106a6bd4911SViacheslav Ovsiienko  * Deprecated, ignored.
107a6bd4911SViacheslav Ovsiienko  */
1086ce84bd8SYongseok Koh #define MLX5_TXQ_MPW_HDR_DSEG_EN "txq_mpw_hdr_dseg_en"
1096ce84bd8SYongseok Koh 
110a6bd4911SViacheslav Ovsiienko /*
111a6bd4911SViacheslav Ovsiienko  * Device parameter to limit the size of inlining packet.
112a6bd4911SViacheslav Ovsiienko  * Deprecated, ignored.
113a6bd4911SViacheslav Ovsiienko  */
1146ce84bd8SYongseok Koh #define MLX5_TXQ_MAX_INLINE_LEN "txq_max_inline_len"
1156ce84bd8SYongseok Koh 
116a6bd4911SViacheslav Ovsiienko /*
117a6bd4911SViacheslav Ovsiienko  * Device parameter to enable hardware Tx vector.
118a6bd4911SViacheslav Ovsiienko  * Deprecated, ignored (no vectorized Tx routines anymore).
119a6bd4911SViacheslav Ovsiienko  */
1205644d5b9SNelio Laranjeiro #define MLX5_TX_VEC_EN "tx_vec_en"
1215644d5b9SNelio Laranjeiro 
1225644d5b9SNelio Laranjeiro /* Device parameter to enable hardware Rx vector. */
1235644d5b9SNelio Laranjeiro #define MLX5_RX_VEC_EN "rx_vec_en"
1245644d5b9SNelio Laranjeiro 
12578a54648SXueming Li /* Allow L3 VXLAN flow creation. */
12678a54648SXueming Li #define MLX5_L3_VXLAN_EN "l3_vxlan_en"
12778a54648SXueming Li 
128e2b4925eSOri Kam /* Activate DV E-Switch flow steering. */
129e2b4925eSOri Kam #define MLX5_DV_ESW_EN "dv_esw_en"
130e2b4925eSOri Kam 
13151e72d38SOri Kam /* Activate DV flow steering. */
13251e72d38SOri Kam #define MLX5_DV_FLOW_EN "dv_flow_en"
13351e72d38SOri Kam 
1342d241515SViacheslav Ovsiienko /* Enable extensive flow metadata support. */
1352d241515SViacheslav Ovsiienko #define MLX5_DV_XMETA_EN "dv_xmeta_en"
1362d241515SViacheslav Ovsiienko 
137db209cc3SNélio Laranjeiro /* Activate Netlink support in VF mode. */
138db209cc3SNélio Laranjeiro #define MLX5_VF_NL_EN "vf_nl_en"
139db209cc3SNélio Laranjeiro 
140dceb5029SYongseok Koh /* Enable extending memsegs when creating a MR. */
141dceb5029SYongseok Koh #define MLX5_MR_EXT_MEMSEG_EN "mr_ext_memseg_en"
142dceb5029SYongseok Koh 
1436de569f5SAdrien Mazarguil /* Select port representors to instantiate. */
1446de569f5SAdrien Mazarguil #define MLX5_REPRESENTOR "representor"
1456de569f5SAdrien Mazarguil 
146066cfecdSMatan Azrad /* Device parameter to configure the maximum number of dump files per queue. */
147066cfecdSMatan Azrad #define MLX5_MAX_DUMP_FILES_NUM "max_dump_files_num"
148066cfecdSMatan Azrad 
14921bb6c7eSDekel Peled /* Configure timeout of LRO session (in microseconds). */
15021bb6c7eSDekel Peled #define MLX5_LRO_TIMEOUT_USEC "lro_timeout_usec"
15121bb6c7eSDekel Peled 
15243e9d979SShachar Beiser #ifndef HAVE_IBV_MLX5_MOD_MPW
15343e9d979SShachar Beiser #define MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED (1 << 2)
15443e9d979SShachar Beiser #define MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW (1 << 3)
15543e9d979SShachar Beiser #endif
15643e9d979SShachar Beiser 
157523f5a74SYongseok Koh #ifndef HAVE_IBV_MLX5_MOD_CQE_128B_COMP
158523f5a74SYongseok Koh #define MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP (1 << 4)
159523f5a74SYongseok Koh #endif
160523f5a74SYongseok Koh 
161974f1e7eSYongseok Koh static const char *MZ_MLX5_PMD_SHARED_DATA = "mlx5_pmd_shared_data";
162974f1e7eSYongseok Koh 
163974f1e7eSYongseok Koh /* Shared memory between primary and secondary processes. */
164974f1e7eSYongseok Koh struct mlx5_shared_data *mlx5_shared_data;
165974f1e7eSYongseok Koh 
166974f1e7eSYongseok Koh /* Spinlock for mlx5_shared_data allocation. */
167974f1e7eSYongseok Koh static rte_spinlock_t mlx5_shared_data_lock = RTE_SPINLOCK_INITIALIZER;
168974f1e7eSYongseok Koh 
1697be600c8SYongseok Koh /* Process local data for secondary processes. */
1707be600c8SYongseok Koh static struct mlx5_local_data mlx5_local_data;
1717be600c8SYongseok Koh 
172a170a30dSNélio Laranjeiro /** Driver-specific log messages type. */
173a170a30dSNélio Laranjeiro int mlx5_logtype;
174a170a30dSNélio Laranjeiro 
175ad74bc61SViacheslav Ovsiienko /** Data associated with devices to spawn. */
176ad74bc61SViacheslav Ovsiienko struct mlx5_dev_spawn_data {
177ad74bc61SViacheslav Ovsiienko 	uint32_t ifindex; /**< Network interface index. */
178ad74bc61SViacheslav Ovsiienko 	uint32_t max_port; /**< IB device maximal port index. */
179ad74bc61SViacheslav Ovsiienko 	uint32_t ibv_port; /**< IB device physical port index. */
1802e569a37SViacheslav Ovsiienko 	int pf_bond; /**< bonding device PF index. < 0 - no bonding */
181ad74bc61SViacheslav Ovsiienko 	struct mlx5_switch_info info; /**< Switch information. */
182ad74bc61SViacheslav Ovsiienko 	struct ibv_device *ibv_dev; /**< Associated IB device. */
183ad74bc61SViacheslav Ovsiienko 	struct rte_eth_dev *eth_dev; /**< Associated Ethernet device. */
184ab3cffcfSViacheslav Ovsiienko 	struct rte_pci_device *pci_dev; /**< Backend PCI device. */
185ad74bc61SViacheslav Ovsiienko };
186ad74bc61SViacheslav Ovsiienko 
18717e19bc4SViacheslav Ovsiienko static LIST_HEAD(, mlx5_ibv_shared) mlx5_ibv_list = LIST_HEAD_INITIALIZER();
18817e19bc4SViacheslav Ovsiienko static pthread_mutex_t mlx5_ibv_list_mutex = PTHREAD_MUTEX_INITIALIZER;
18917e19bc4SViacheslav Ovsiienko 
190830d2091SOri Kam #define MLX5_FLOW_MIN_ID_POOL_SIZE 512
191830d2091SOri Kam #define MLX5_ID_GENERATION_ARRAY_FACTOR 16
192830d2091SOri Kam 
193860897d2SBing Zhao #define MLX5_FLOW_TABLE_HLIST_ARRAY_SIZE 4096
194e484e403SBing Zhao #define MLX5_TAGS_HLIST_ARRAY_SIZE 8192
195860897d2SBing Zhao 
196830d2091SOri Kam /**
197830d2091SOri Kam  * Allocate ID pool structure.
198830d2091SOri Kam  *
199830d2091SOri Kam  * @return
200830d2091SOri Kam  *   Pointer to pool object, NULL value otherwise.
201830d2091SOri Kam  */
202830d2091SOri Kam struct mlx5_flow_id_pool *
203830d2091SOri Kam mlx5_flow_id_pool_alloc(void)
204830d2091SOri Kam {
205830d2091SOri Kam 	struct mlx5_flow_id_pool *pool;
206830d2091SOri Kam 	void *mem;
207830d2091SOri Kam 
208830d2091SOri Kam 	pool = rte_zmalloc("id pool allocation", sizeof(*pool),
209830d2091SOri Kam 			   RTE_CACHE_LINE_SIZE);
210830d2091SOri Kam 	if (!pool) {
211830d2091SOri Kam 		DRV_LOG(ERR, "can't allocate id pool");
212830d2091SOri Kam 		rte_errno  = ENOMEM;
213830d2091SOri Kam 		return NULL;
214830d2091SOri Kam 	}
215830d2091SOri Kam 	mem = rte_zmalloc("", MLX5_FLOW_MIN_ID_POOL_SIZE * sizeof(uint32_t),
216830d2091SOri Kam 			  RTE_CACHE_LINE_SIZE);
217830d2091SOri Kam 	if (!mem) {
218830d2091SOri Kam 		DRV_LOG(ERR, "can't allocate mem for id pool");
219830d2091SOri Kam 		rte_errno  = ENOMEM;
220830d2091SOri Kam 		goto error;
221830d2091SOri Kam 	}
222830d2091SOri Kam 	pool->free_arr = mem;
223830d2091SOri Kam 	pool->curr = pool->free_arr;
224830d2091SOri Kam 	pool->last = pool->free_arr + MLX5_FLOW_MIN_ID_POOL_SIZE;
225830d2091SOri Kam 	pool->base_index = 0;
226830d2091SOri Kam 	return pool;
227830d2091SOri Kam error:
228830d2091SOri Kam 	rte_free(pool);
229830d2091SOri Kam 	return NULL;
230830d2091SOri Kam }
231830d2091SOri Kam 
232830d2091SOri Kam /**
233830d2091SOri Kam  * Release ID pool structure.
234830d2091SOri Kam  *
235830d2091SOri Kam  * @param[in] pool
236830d2091SOri Kam  *   Pointer to flow id pool object to free.
237830d2091SOri Kam  */
238830d2091SOri Kam void
239830d2091SOri Kam mlx5_flow_id_pool_release(struct mlx5_flow_id_pool *pool)
240830d2091SOri Kam {
241830d2091SOri Kam 	rte_free(pool->free_arr);
242830d2091SOri Kam 	rte_free(pool);
243830d2091SOri Kam }
244830d2091SOri Kam 
245830d2091SOri Kam /**
246830d2091SOri Kam  * Generate ID.
247830d2091SOri Kam  *
248830d2091SOri Kam  * @param[in] pool
249830d2091SOri Kam  *   Pointer to flow id pool.
250830d2091SOri Kam  * @param[out] id
251830d2091SOri Kam  *   The generated ID.
252830d2091SOri Kam  *
253830d2091SOri Kam  * @return
254830d2091SOri Kam  *   0 on success, error value otherwise.
255830d2091SOri Kam  */
256830d2091SOri Kam uint32_t
257830d2091SOri Kam mlx5_flow_id_get(struct mlx5_flow_id_pool *pool, uint32_t *id)
258830d2091SOri Kam {
259830d2091SOri Kam 	if (pool->curr == pool->free_arr) {
260830d2091SOri Kam 		if (pool->base_index == UINT32_MAX) {
261830d2091SOri Kam 			rte_errno  = ENOMEM;
262830d2091SOri Kam 			DRV_LOG(ERR, "no free id");
263830d2091SOri Kam 			return -rte_errno;
264830d2091SOri Kam 		}
265830d2091SOri Kam 		*id = ++pool->base_index;
266830d2091SOri Kam 		return 0;
267830d2091SOri Kam 	}
268830d2091SOri Kam 	*id = *(--pool->curr);
269830d2091SOri Kam 	return 0;
270830d2091SOri Kam }
271830d2091SOri Kam 
272830d2091SOri Kam /**
273830d2091SOri Kam  * Release ID.
274830d2091SOri Kam  *
275830d2091SOri Kam  * @param[in] pool
276830d2091SOri Kam  *   Pointer to flow id pool.
277830d2091SOri Kam  * @param[out] id
278830d2091SOri Kam  *   The generated ID.
279830d2091SOri Kam  *
280830d2091SOri Kam  * @return
281830d2091SOri Kam  *   0 on success, error value otherwise.
282830d2091SOri Kam  */
283830d2091SOri Kam uint32_t
284830d2091SOri Kam mlx5_flow_id_release(struct mlx5_flow_id_pool *pool, uint32_t id)
285830d2091SOri Kam {
286830d2091SOri Kam 	uint32_t size;
287830d2091SOri Kam 	uint32_t size2;
288830d2091SOri Kam 	void *mem;
289830d2091SOri Kam 
290830d2091SOri Kam 	if (pool->curr == pool->last) {
291830d2091SOri Kam 		size = pool->curr - pool->free_arr;
292830d2091SOri Kam 		size2 = size * MLX5_ID_GENERATION_ARRAY_FACTOR;
293830d2091SOri Kam 		assert(size2 > size);
294830d2091SOri Kam 		mem = rte_malloc("", size2 * sizeof(uint32_t), 0);
295830d2091SOri Kam 		if (!mem) {
296830d2091SOri Kam 			DRV_LOG(ERR, "can't allocate mem for id pool");
297830d2091SOri Kam 			rte_errno  = ENOMEM;
298830d2091SOri Kam 			return -rte_errno;
299830d2091SOri Kam 		}
300830d2091SOri Kam 		memcpy(mem, pool->free_arr, size * sizeof(uint32_t));
301830d2091SOri Kam 		rte_free(pool->free_arr);
302830d2091SOri Kam 		pool->free_arr = mem;
303830d2091SOri Kam 		pool->curr = pool->free_arr + size;
304830d2091SOri Kam 		pool->last = pool->free_arr + size2;
305830d2091SOri Kam 	}
306830d2091SOri Kam 	*pool->curr = id;
307830d2091SOri Kam 	pool->curr++;
308830d2091SOri Kam 	return 0;
309830d2091SOri Kam }
310830d2091SOri Kam 
31117e19bc4SViacheslav Ovsiienko /**
3125382d28cSMatan Azrad  * Initialize the counters management structure.
3135382d28cSMatan Azrad  *
3145382d28cSMatan Azrad  * @param[in] sh
3155382d28cSMatan Azrad  *   Pointer to mlx5_ibv_shared object to free
3165382d28cSMatan Azrad  */
3175382d28cSMatan Azrad static void
3185382d28cSMatan Azrad mlx5_flow_counters_mng_init(struct mlx5_ibv_shared *sh)
3195382d28cSMatan Azrad {
3205382d28cSMatan Azrad 	uint8_t i;
3215382d28cSMatan Azrad 
3225382d28cSMatan Azrad 	TAILQ_INIT(&sh->cmng.flow_counters);
3235382d28cSMatan Azrad 	for (i = 0; i < RTE_DIM(sh->cmng.ccont); ++i)
3245382d28cSMatan Azrad 		TAILQ_INIT(&sh->cmng.ccont[i].pool_list);
3255382d28cSMatan Azrad }
3265382d28cSMatan Azrad 
3275382d28cSMatan Azrad /**
3285382d28cSMatan Azrad  * Destroy all the resources allocated for a counter memory management.
3295382d28cSMatan Azrad  *
3305382d28cSMatan Azrad  * @param[in] mng
3315382d28cSMatan Azrad  *   Pointer to the memory management structure.
3325382d28cSMatan Azrad  */
3335382d28cSMatan Azrad static void
3345382d28cSMatan Azrad mlx5_flow_destroy_counter_stat_mem_mng(struct mlx5_counter_stats_mem_mng *mng)
3355382d28cSMatan Azrad {
3365382d28cSMatan Azrad 	uint8_t *mem = (uint8_t *)(uintptr_t)mng->raws[0].data;
3375382d28cSMatan Azrad 
3385382d28cSMatan Azrad 	LIST_REMOVE(mng, next);
3395382d28cSMatan Azrad 	claim_zero(mlx5_devx_cmd_destroy(mng->dm));
3405382d28cSMatan Azrad 	claim_zero(mlx5_glue->devx_umem_dereg(mng->umem));
3415382d28cSMatan Azrad 	rte_free(mem);
3425382d28cSMatan Azrad }
3435382d28cSMatan Azrad 
3445382d28cSMatan Azrad /**
3455382d28cSMatan Azrad  * Close and release all the resources of the counters management.
3465382d28cSMatan Azrad  *
3475382d28cSMatan Azrad  * @param[in] sh
3485382d28cSMatan Azrad  *   Pointer to mlx5_ibv_shared object to free.
3495382d28cSMatan Azrad  */
3505382d28cSMatan Azrad static void
3515382d28cSMatan Azrad mlx5_flow_counters_mng_close(struct mlx5_ibv_shared *sh)
3525382d28cSMatan Azrad {
3535382d28cSMatan Azrad 	struct mlx5_counter_stats_mem_mng *mng;
3545382d28cSMatan Azrad 	uint8_t i;
3555382d28cSMatan Azrad 	int j;
356f15db67dSMatan Azrad 	int retries = 1024;
3575382d28cSMatan Azrad 
358f15db67dSMatan Azrad 	rte_errno = 0;
359f15db67dSMatan Azrad 	while (--retries) {
360f15db67dSMatan Azrad 		rte_eal_alarm_cancel(mlx5_flow_query_alarm, sh);
361f15db67dSMatan Azrad 		if (rte_errno != EINPROGRESS)
362f15db67dSMatan Azrad 			break;
363f15db67dSMatan Azrad 		rte_pause();
364f15db67dSMatan Azrad 	}
3655382d28cSMatan Azrad 	for (i = 0; i < RTE_DIM(sh->cmng.ccont); ++i) {
3665382d28cSMatan Azrad 		struct mlx5_flow_counter_pool *pool;
3675382d28cSMatan Azrad 		uint32_t batch = !!(i % 2);
3685382d28cSMatan Azrad 
3695382d28cSMatan Azrad 		if (!sh->cmng.ccont[i].pools)
3705382d28cSMatan Azrad 			continue;
3715382d28cSMatan Azrad 		pool = TAILQ_FIRST(&sh->cmng.ccont[i].pool_list);
3725382d28cSMatan Azrad 		while (pool) {
3735382d28cSMatan Azrad 			if (batch) {
3745382d28cSMatan Azrad 				if (pool->min_dcs)
3755382d28cSMatan Azrad 					claim_zero
3765382d28cSMatan Azrad 					(mlx5_devx_cmd_destroy(pool->min_dcs));
3775382d28cSMatan Azrad 			}
3785382d28cSMatan Azrad 			for (j = 0; j < MLX5_COUNTERS_PER_POOL; ++j) {
3795382d28cSMatan Azrad 				if (pool->counters_raw[j].action)
3805382d28cSMatan Azrad 					claim_zero
3815382d28cSMatan Azrad 					(mlx5_glue->destroy_flow_action
3825382d28cSMatan Azrad 					       (pool->counters_raw[j].action));
3835382d28cSMatan Azrad 				if (!batch && pool->counters_raw[j].dcs)
3845382d28cSMatan Azrad 					claim_zero(mlx5_devx_cmd_destroy
3855382d28cSMatan Azrad 						  (pool->counters_raw[j].dcs));
3865382d28cSMatan Azrad 			}
3875382d28cSMatan Azrad 			TAILQ_REMOVE(&sh->cmng.ccont[i].pool_list, pool,
3885382d28cSMatan Azrad 				     next);
3895382d28cSMatan Azrad 			rte_free(pool);
3905382d28cSMatan Azrad 			pool = TAILQ_FIRST(&sh->cmng.ccont[i].pool_list);
3915382d28cSMatan Azrad 		}
3925382d28cSMatan Azrad 		rte_free(sh->cmng.ccont[i].pools);
3935382d28cSMatan Azrad 	}
3945382d28cSMatan Azrad 	mng = LIST_FIRST(&sh->cmng.mem_mngs);
3955382d28cSMatan Azrad 	while (mng) {
3965382d28cSMatan Azrad 		mlx5_flow_destroy_counter_stat_mem_mng(mng);
3975382d28cSMatan Azrad 		mng = LIST_FIRST(&sh->cmng.mem_mngs);
3985382d28cSMatan Azrad 	}
3995382d28cSMatan Azrad 	memset(&sh->cmng, 0, sizeof(sh->cmng));
4005382d28cSMatan Azrad }
4015382d28cSMatan Azrad 
4025382d28cSMatan Azrad /**
403b9d86122SDekel Peled  * Extract pdn of PD object using DV API.
404b9d86122SDekel Peled  *
405b9d86122SDekel Peled  * @param[in] pd
406b9d86122SDekel Peled  *   Pointer to the verbs PD object.
407b9d86122SDekel Peled  * @param[out] pdn
408b9d86122SDekel Peled  *   Pointer to the PD object number variable.
409b9d86122SDekel Peled  *
410b9d86122SDekel Peled  * @return
411b9d86122SDekel Peled  *   0 on success, error value otherwise.
412b9d86122SDekel Peled  */
413b9d86122SDekel Peled #ifdef HAVE_IBV_FLOW_DV_SUPPORT
414b9d86122SDekel Peled static int
415b9d86122SDekel Peled mlx5_get_pdn(struct ibv_pd *pd __rte_unused, uint32_t *pdn __rte_unused)
416b9d86122SDekel Peled {
417b9d86122SDekel Peled 	struct mlx5dv_obj obj;
418b9d86122SDekel Peled 	struct mlx5dv_pd pd_info;
419b9d86122SDekel Peled 	int ret = 0;
420b9d86122SDekel Peled 
421b9d86122SDekel Peled 	obj.pd.in = pd;
422b9d86122SDekel Peled 	obj.pd.out = &pd_info;
423b9d86122SDekel Peled 	ret = mlx5_glue->dv_init_obj(&obj, MLX5DV_OBJ_PD);
424b9d86122SDekel Peled 	if (ret) {
425b9d86122SDekel Peled 		DRV_LOG(DEBUG, "Fail to get PD object info");
426b9d86122SDekel Peled 		return ret;
427b9d86122SDekel Peled 	}
428b9d86122SDekel Peled 	*pdn = pd_info.pdn;
429b9d86122SDekel Peled 	return 0;
430b9d86122SDekel Peled }
431b9d86122SDekel Peled #endif /* HAVE_IBV_FLOW_DV_SUPPORT */
432b9d86122SDekel Peled 
4338409a285SViacheslav Ovsiienko static int
4348409a285SViacheslav Ovsiienko mlx5_config_doorbell_mapping_env(const struct mlx5_dev_config *config)
4358409a285SViacheslav Ovsiienko {
4368409a285SViacheslav Ovsiienko 	char *env;
4378409a285SViacheslav Ovsiienko 	int value;
4388409a285SViacheslav Ovsiienko 
4398409a285SViacheslav Ovsiienko 	assert(rte_eal_process_type() == RTE_PROC_PRIMARY);
4408409a285SViacheslav Ovsiienko 	/* Get environment variable to store. */
4418409a285SViacheslav Ovsiienko 	env = getenv(MLX5_SHUT_UP_BF);
4428409a285SViacheslav Ovsiienko 	value = env ? !!strcmp(env, "0") : MLX5_ARG_UNSET;
4438409a285SViacheslav Ovsiienko 	if (config->dbnc == MLX5_ARG_UNSET)
4448409a285SViacheslav Ovsiienko 		setenv(MLX5_SHUT_UP_BF, MLX5_SHUT_UP_BF_DEFAULT, 1);
4458409a285SViacheslav Ovsiienko 	else
446f078ceb6SViacheslav Ovsiienko 		setenv(MLX5_SHUT_UP_BF,
447f078ceb6SViacheslav Ovsiienko 		       config->dbnc == MLX5_TXDB_NCACHED ? "1" : "0", 1);
4488409a285SViacheslav Ovsiienko 	return value;
4498409a285SViacheslav Ovsiienko }
4508409a285SViacheslav Ovsiienko 
4518409a285SViacheslav Ovsiienko static void
45206f78b5eSViacheslav Ovsiienko mlx5_restore_doorbell_mapping_env(int value)
4538409a285SViacheslav Ovsiienko {
4548409a285SViacheslav Ovsiienko 	assert(rte_eal_process_type() == RTE_PROC_PRIMARY);
4558409a285SViacheslav Ovsiienko 	/* Restore the original environment variable state. */
4568409a285SViacheslav Ovsiienko 	if (value == MLX5_ARG_UNSET)
4578409a285SViacheslav Ovsiienko 		unsetenv(MLX5_SHUT_UP_BF);
4588409a285SViacheslav Ovsiienko 	else
4598409a285SViacheslav Ovsiienko 		setenv(MLX5_SHUT_UP_BF, value ? "1" : "0", 1);
4608409a285SViacheslav Ovsiienko }
4618409a285SViacheslav Ovsiienko 
462b9d86122SDekel Peled /**
46317e19bc4SViacheslav Ovsiienko  * Allocate shared IB device context. If there is multiport device the
46417e19bc4SViacheslav Ovsiienko  * master and representors will share this context, if there is single
46517e19bc4SViacheslav Ovsiienko  * port dedicated IB device, the context will be used by only given
46617e19bc4SViacheslav Ovsiienko  * port due to unification.
46717e19bc4SViacheslav Ovsiienko  *
468ae4eb7dcSViacheslav Ovsiienko  * Routine first searches the context for the specified IB device name,
46917e19bc4SViacheslav Ovsiienko  * if found the shared context assumed and reference counter is incremented.
47017e19bc4SViacheslav Ovsiienko  * If no context found the new one is created and initialized with specified
47117e19bc4SViacheslav Ovsiienko  * IB device context and parameters.
47217e19bc4SViacheslav Ovsiienko  *
47317e19bc4SViacheslav Ovsiienko  * @param[in] spawn
47417e19bc4SViacheslav Ovsiienko  *   Pointer to the IB device attributes (name, port, etc).
4758409a285SViacheslav Ovsiienko  * @param[in] config
4768409a285SViacheslav Ovsiienko  *   Pointer to device configuration structure.
47717e19bc4SViacheslav Ovsiienko  *
47817e19bc4SViacheslav Ovsiienko  * @return
47917e19bc4SViacheslav Ovsiienko  *   Pointer to mlx5_ibv_shared object on success,
48017e19bc4SViacheslav Ovsiienko  *   otherwise NULL and rte_errno is set.
48117e19bc4SViacheslav Ovsiienko  */
48217e19bc4SViacheslav Ovsiienko static struct mlx5_ibv_shared *
4838409a285SViacheslav Ovsiienko mlx5_alloc_shared_ibctx(const struct mlx5_dev_spawn_data *spawn,
4848409a285SViacheslav Ovsiienko 			const struct mlx5_dev_config *config)
48517e19bc4SViacheslav Ovsiienko {
48617e19bc4SViacheslav Ovsiienko 	struct mlx5_ibv_shared *sh;
4878409a285SViacheslav Ovsiienko 	int dbmap_env;
48817e19bc4SViacheslav Ovsiienko 	int err = 0;
48953e5a82fSViacheslav Ovsiienko 	uint32_t i;
490ae18a1aeSOri Kam #ifdef HAVE_IBV_FLOW_DV_SUPPORT
491ae18a1aeSOri Kam 	struct mlx5_devx_tis_attr tis_attr = { 0 };
492ae18a1aeSOri Kam #endif
49317e19bc4SViacheslav Ovsiienko 
49417e19bc4SViacheslav Ovsiienko 	assert(spawn);
49517e19bc4SViacheslav Ovsiienko 	/* Secondary process should not create the shared context. */
49617e19bc4SViacheslav Ovsiienko 	assert(rte_eal_process_type() == RTE_PROC_PRIMARY);
49717e19bc4SViacheslav Ovsiienko 	pthread_mutex_lock(&mlx5_ibv_list_mutex);
49817e19bc4SViacheslav Ovsiienko 	/* Search for IB context by device name. */
49917e19bc4SViacheslav Ovsiienko 	LIST_FOREACH(sh, &mlx5_ibv_list, next) {
50017e19bc4SViacheslav Ovsiienko 		if (!strcmp(sh->ibdev_name, spawn->ibv_dev->name)) {
50117e19bc4SViacheslav Ovsiienko 			sh->refcnt++;
50217e19bc4SViacheslav Ovsiienko 			goto exit;
50317e19bc4SViacheslav Ovsiienko 		}
50417e19bc4SViacheslav Ovsiienko 	}
505ae4eb7dcSViacheslav Ovsiienko 	/* No device found, we have to create new shared context. */
50617e19bc4SViacheslav Ovsiienko 	assert(spawn->max_port);
50717e19bc4SViacheslav Ovsiienko 	sh = rte_zmalloc("ethdev shared ib context",
50817e19bc4SViacheslav Ovsiienko 			 sizeof(struct mlx5_ibv_shared) +
50917e19bc4SViacheslav Ovsiienko 			 spawn->max_port *
51017e19bc4SViacheslav Ovsiienko 			 sizeof(struct mlx5_ibv_shared_port),
51117e19bc4SViacheslav Ovsiienko 			 RTE_CACHE_LINE_SIZE);
51217e19bc4SViacheslav Ovsiienko 	if (!sh) {
51317e19bc4SViacheslav Ovsiienko 		DRV_LOG(ERR, "shared context allocation failure");
51417e19bc4SViacheslav Ovsiienko 		rte_errno  = ENOMEM;
51517e19bc4SViacheslav Ovsiienko 		goto exit;
51617e19bc4SViacheslav Ovsiienko 	}
5178409a285SViacheslav Ovsiienko 	/*
5188409a285SViacheslav Ovsiienko 	 * Configure environment variable "MLX5_BF_SHUT_UP"
5198409a285SViacheslav Ovsiienko 	 * before the device creation. The rdma_core library
5208409a285SViacheslav Ovsiienko 	 * checks the variable at device creation and
5218409a285SViacheslav Ovsiienko 	 * stores the result internally.
5228409a285SViacheslav Ovsiienko 	 */
5238409a285SViacheslav Ovsiienko 	dbmap_env = mlx5_config_doorbell_mapping_env(config);
52417e19bc4SViacheslav Ovsiienko 	/* Try to open IB device with DV first, then usual Verbs. */
52517e19bc4SViacheslav Ovsiienko 	errno = 0;
52617e19bc4SViacheslav Ovsiienko 	sh->ctx = mlx5_glue->dv_open_device(spawn->ibv_dev);
52717e19bc4SViacheslav Ovsiienko 	if (sh->ctx) {
52817e19bc4SViacheslav Ovsiienko 		sh->devx = 1;
52917e19bc4SViacheslav Ovsiienko 		DRV_LOG(DEBUG, "DevX is supported");
5308409a285SViacheslav Ovsiienko 		/* The device is created, no need for environment. */
53106f78b5eSViacheslav Ovsiienko 		mlx5_restore_doorbell_mapping_env(dbmap_env);
53217e19bc4SViacheslav Ovsiienko 	} else {
5338409a285SViacheslav Ovsiienko 		/* The environment variable is still configured. */
53417e19bc4SViacheslav Ovsiienko 		sh->ctx = mlx5_glue->open_device(spawn->ibv_dev);
53517e19bc4SViacheslav Ovsiienko 		err = errno ? errno : ENODEV;
5368409a285SViacheslav Ovsiienko 		/*
5378409a285SViacheslav Ovsiienko 		 * The environment variable is not needed anymore,
5388409a285SViacheslav Ovsiienko 		 * all device creation attempts are completed.
5398409a285SViacheslav Ovsiienko 		 */
54006f78b5eSViacheslav Ovsiienko 		mlx5_restore_doorbell_mapping_env(dbmap_env);
54106f78b5eSViacheslav Ovsiienko 		if (!sh->ctx)
54217e19bc4SViacheslav Ovsiienko 			goto error;
54317e19bc4SViacheslav Ovsiienko 		DRV_LOG(DEBUG, "DevX is NOT supported");
54417e19bc4SViacheslav Ovsiienko 	}
54517e19bc4SViacheslav Ovsiienko 	err = mlx5_glue->query_device_ex(sh->ctx, NULL, &sh->device_attr);
54617e19bc4SViacheslav Ovsiienko 	if (err) {
54717e19bc4SViacheslav Ovsiienko 		DRV_LOG(DEBUG, "ibv_query_device_ex() failed");
54817e19bc4SViacheslav Ovsiienko 		goto error;
54917e19bc4SViacheslav Ovsiienko 	}
55017e19bc4SViacheslav Ovsiienko 	sh->refcnt = 1;
55117e19bc4SViacheslav Ovsiienko 	sh->max_port = spawn->max_port;
55217e19bc4SViacheslav Ovsiienko 	strncpy(sh->ibdev_name, sh->ctx->device->name,
55317e19bc4SViacheslav Ovsiienko 		sizeof(sh->ibdev_name));
55417e19bc4SViacheslav Ovsiienko 	strncpy(sh->ibdev_path, sh->ctx->device->ibdev_path,
55517e19bc4SViacheslav Ovsiienko 		sizeof(sh->ibdev_path));
55653e5a82fSViacheslav Ovsiienko 	pthread_mutex_init(&sh->intr_mutex, NULL);
55753e5a82fSViacheslav Ovsiienko 	/*
55853e5a82fSViacheslav Ovsiienko 	 * Setting port_id to max unallowed value means
55953e5a82fSViacheslav Ovsiienko 	 * there is no interrupt subhandler installed for
56053e5a82fSViacheslav Ovsiienko 	 * the given port index i.
56153e5a82fSViacheslav Ovsiienko 	 */
56223242063SMatan Azrad 	for (i = 0; i < sh->max_port; i++) {
56353e5a82fSViacheslav Ovsiienko 		sh->port[i].ih_port_id = RTE_MAX_ETHPORTS;
56423242063SMatan Azrad 		sh->port[i].devx_ih_port_id = RTE_MAX_ETHPORTS;
56523242063SMatan Azrad 	}
56617e19bc4SViacheslav Ovsiienko 	sh->pd = mlx5_glue->alloc_pd(sh->ctx);
56717e19bc4SViacheslav Ovsiienko 	if (sh->pd == NULL) {
56817e19bc4SViacheslav Ovsiienko 		DRV_LOG(ERR, "PD allocation failure");
56917e19bc4SViacheslav Ovsiienko 		err = ENOMEM;
57017e19bc4SViacheslav Ovsiienko 		goto error;
57117e19bc4SViacheslav Ovsiienko 	}
572b9d86122SDekel Peled #ifdef HAVE_IBV_FLOW_DV_SUPPORT
573ae18a1aeSOri Kam 	if (sh->devx) {
574b9d86122SDekel Peled 		err = mlx5_get_pdn(sh->pd, &sh->pdn);
575b9d86122SDekel Peled 		if (err) {
576b9d86122SDekel Peled 			DRV_LOG(ERR, "Fail to extract pdn from PD");
577b9d86122SDekel Peled 			goto error;
578b9d86122SDekel Peled 		}
579ae18a1aeSOri Kam 		sh->td = mlx5_devx_cmd_create_td(sh->ctx);
580ae18a1aeSOri Kam 		if (!sh->td) {
581ae18a1aeSOri Kam 			DRV_LOG(ERR, "TD allocation failure");
582ae18a1aeSOri Kam 			err = ENOMEM;
583ae18a1aeSOri Kam 			goto error;
584ae18a1aeSOri Kam 		}
585ae18a1aeSOri Kam 		tis_attr.transport_domain = sh->td->id;
586ae18a1aeSOri Kam 		sh->tis = mlx5_devx_cmd_create_tis(sh->ctx, &tis_attr);
587ae18a1aeSOri Kam 		if (!sh->tis) {
588ae18a1aeSOri Kam 			DRV_LOG(ERR, "TIS allocation failure");
589ae18a1aeSOri Kam 			err = ENOMEM;
590ae18a1aeSOri Kam 			goto error;
591ae18a1aeSOri Kam 		}
592ae18a1aeSOri Kam 	}
593d85c7b5eSOri Kam 	sh->flow_id_pool = mlx5_flow_id_pool_alloc();
594d85c7b5eSOri Kam 	if (!sh->flow_id_pool) {
595d85c7b5eSOri Kam 		DRV_LOG(ERR, "can't create flow id pool");
596d85c7b5eSOri Kam 		err = ENOMEM;
597d85c7b5eSOri Kam 		goto error;
598d85c7b5eSOri Kam 	}
599b9d86122SDekel Peled #endif /* HAVE_IBV_FLOW_DV_SUPPORT */
600ab3cffcfSViacheslav Ovsiienko 	/*
601ab3cffcfSViacheslav Ovsiienko 	 * Once the device is added to the list of memory event
602ab3cffcfSViacheslav Ovsiienko 	 * callback, its global MR cache table cannot be expanded
603ab3cffcfSViacheslav Ovsiienko 	 * on the fly because of deadlock. If it overflows, lookup
604ab3cffcfSViacheslav Ovsiienko 	 * should be done by searching MR list linearly, which is slow.
605ab3cffcfSViacheslav Ovsiienko 	 *
606ab3cffcfSViacheslav Ovsiienko 	 * At this point the device is not added to the memory
607ab3cffcfSViacheslav Ovsiienko 	 * event list yet, context is just being created.
608ab3cffcfSViacheslav Ovsiienko 	 */
609ab3cffcfSViacheslav Ovsiienko 	err = mlx5_mr_btree_init(&sh->mr.cache,
610ab3cffcfSViacheslav Ovsiienko 				 MLX5_MR_BTREE_CACHE_N * 2,
61146e10a4cSViacheslav Ovsiienko 				 spawn->pci_dev->device.numa_node);
612ab3cffcfSViacheslav Ovsiienko 	if (err) {
613ab3cffcfSViacheslav Ovsiienko 		err = rte_errno;
614ab3cffcfSViacheslav Ovsiienko 		goto error;
615ab3cffcfSViacheslav Ovsiienko 	}
6165382d28cSMatan Azrad 	mlx5_flow_counters_mng_init(sh);
6170e3d0525SViacheslav Ovsiienko 	/* Add device to memory callback list. */
6180e3d0525SViacheslav Ovsiienko 	rte_rwlock_write_lock(&mlx5_shared_data->mem_event_rwlock);
6190e3d0525SViacheslav Ovsiienko 	LIST_INSERT_HEAD(&mlx5_shared_data->mem_event_cb_list,
6200e3d0525SViacheslav Ovsiienko 			 sh, mem_event_cb);
6210e3d0525SViacheslav Ovsiienko 	rte_rwlock_write_unlock(&mlx5_shared_data->mem_event_rwlock);
6220e3d0525SViacheslav Ovsiienko 	/* Add context to the global device list. */
62317e19bc4SViacheslav Ovsiienko 	LIST_INSERT_HEAD(&mlx5_ibv_list, sh, next);
62417e19bc4SViacheslav Ovsiienko exit:
62517e19bc4SViacheslav Ovsiienko 	pthread_mutex_unlock(&mlx5_ibv_list_mutex);
62617e19bc4SViacheslav Ovsiienko 	return sh;
62717e19bc4SViacheslav Ovsiienko error:
62817e19bc4SViacheslav Ovsiienko 	pthread_mutex_unlock(&mlx5_ibv_list_mutex);
62917e19bc4SViacheslav Ovsiienko 	assert(sh);
630ae18a1aeSOri Kam 	if (sh->tis)
631ae18a1aeSOri Kam 		claim_zero(mlx5_devx_cmd_destroy(sh->tis));
632ae18a1aeSOri Kam 	if (sh->td)
633ae18a1aeSOri Kam 		claim_zero(mlx5_devx_cmd_destroy(sh->td));
63417e19bc4SViacheslav Ovsiienko 	if (sh->pd)
63517e19bc4SViacheslav Ovsiienko 		claim_zero(mlx5_glue->dealloc_pd(sh->pd));
63617e19bc4SViacheslav Ovsiienko 	if (sh->ctx)
63717e19bc4SViacheslav Ovsiienko 		claim_zero(mlx5_glue->close_device(sh->ctx));
638d85c7b5eSOri Kam 	if (sh->flow_id_pool)
639d85c7b5eSOri Kam 		mlx5_flow_id_pool_release(sh->flow_id_pool);
64017e19bc4SViacheslav Ovsiienko 	rte_free(sh);
64117e19bc4SViacheslav Ovsiienko 	assert(err > 0);
64217e19bc4SViacheslav Ovsiienko 	rte_errno = err;
64317e19bc4SViacheslav Ovsiienko 	return NULL;
64417e19bc4SViacheslav Ovsiienko }
64517e19bc4SViacheslav Ovsiienko 
64617e19bc4SViacheslav Ovsiienko /**
64717e19bc4SViacheslav Ovsiienko  * Free shared IB device context. Decrement counter and if zero free
64817e19bc4SViacheslav Ovsiienko  * all allocated resources and close handles.
64917e19bc4SViacheslav Ovsiienko  *
65017e19bc4SViacheslav Ovsiienko  * @param[in] sh
65117e19bc4SViacheslav Ovsiienko  *   Pointer to mlx5_ibv_shared object to free
65217e19bc4SViacheslav Ovsiienko  */
65317e19bc4SViacheslav Ovsiienko static void
65417e19bc4SViacheslav Ovsiienko mlx5_free_shared_ibctx(struct mlx5_ibv_shared *sh)
65517e19bc4SViacheslav Ovsiienko {
65617e19bc4SViacheslav Ovsiienko 	pthread_mutex_lock(&mlx5_ibv_list_mutex);
65717e19bc4SViacheslav Ovsiienko #ifndef NDEBUG
65817e19bc4SViacheslav Ovsiienko 	/* Check the object presence in the list. */
65917e19bc4SViacheslav Ovsiienko 	struct mlx5_ibv_shared *lctx;
66017e19bc4SViacheslav Ovsiienko 
66117e19bc4SViacheslav Ovsiienko 	LIST_FOREACH(lctx, &mlx5_ibv_list, next)
66217e19bc4SViacheslav Ovsiienko 		if (lctx == sh)
66317e19bc4SViacheslav Ovsiienko 			break;
66417e19bc4SViacheslav Ovsiienko 	assert(lctx);
66517e19bc4SViacheslav Ovsiienko 	if (lctx != sh) {
66617e19bc4SViacheslav Ovsiienko 		DRV_LOG(ERR, "Freeing non-existing shared IB context");
66717e19bc4SViacheslav Ovsiienko 		goto exit;
66817e19bc4SViacheslav Ovsiienko 	}
66917e19bc4SViacheslav Ovsiienko #endif
67017e19bc4SViacheslav Ovsiienko 	assert(sh);
67117e19bc4SViacheslav Ovsiienko 	assert(sh->refcnt);
67217e19bc4SViacheslav Ovsiienko 	/* Secondary process should not free the shared context. */
67317e19bc4SViacheslav Ovsiienko 	assert(rte_eal_process_type() == RTE_PROC_PRIMARY);
67417e19bc4SViacheslav Ovsiienko 	if (--sh->refcnt)
67517e19bc4SViacheslav Ovsiienko 		goto exit;
676ab3cffcfSViacheslav Ovsiienko 	/* Release created Memory Regions. */
677ab3cffcfSViacheslav Ovsiienko 	mlx5_mr_release(sh);
6780e3d0525SViacheslav Ovsiienko 	/* Remove from memory callback device list. */
6790e3d0525SViacheslav Ovsiienko 	rte_rwlock_write_lock(&mlx5_shared_data->mem_event_rwlock);
6800e3d0525SViacheslav Ovsiienko 	LIST_REMOVE(sh, mem_event_cb);
6810e3d0525SViacheslav Ovsiienko 	rte_rwlock_write_unlock(&mlx5_shared_data->mem_event_rwlock);
6820e3d0525SViacheslav Ovsiienko 	/* Remove context from the global device list. */
68317e19bc4SViacheslav Ovsiienko 	LIST_REMOVE(sh, next);
68453e5a82fSViacheslav Ovsiienko 	/*
68553e5a82fSViacheslav Ovsiienko 	 *  Ensure there is no async event handler installed.
68653e5a82fSViacheslav Ovsiienko 	 *  Only primary process handles async device events.
68753e5a82fSViacheslav Ovsiienko 	 **/
6885382d28cSMatan Azrad 	mlx5_flow_counters_mng_close(sh);
68953e5a82fSViacheslav Ovsiienko 	assert(!sh->intr_cnt);
69053e5a82fSViacheslav Ovsiienko 	if (sh->intr_cnt)
6915897ac13SViacheslav Ovsiienko 		mlx5_intr_callback_unregister
69253e5a82fSViacheslav Ovsiienko 			(&sh->intr_handle, mlx5_dev_interrupt_handler, sh);
69323242063SMatan Azrad #ifdef HAVE_MLX5_DEVX_ASYNC_SUPPORT
69423242063SMatan Azrad 	if (sh->devx_intr_cnt) {
69523242063SMatan Azrad 		if (sh->intr_handle_devx.fd)
69623242063SMatan Azrad 			rte_intr_callback_unregister(&sh->intr_handle_devx,
69723242063SMatan Azrad 					  mlx5_dev_interrupt_handler_devx, sh);
69823242063SMatan Azrad 		if (sh->devx_comp)
69923242063SMatan Azrad 			mlx5dv_devx_destroy_cmd_comp(sh->devx_comp);
70023242063SMatan Azrad 	}
70123242063SMatan Azrad #endif
70253e5a82fSViacheslav Ovsiienko 	pthread_mutex_destroy(&sh->intr_mutex);
70317e19bc4SViacheslav Ovsiienko 	if (sh->pd)
70417e19bc4SViacheslav Ovsiienko 		claim_zero(mlx5_glue->dealloc_pd(sh->pd));
705ae18a1aeSOri Kam 	if (sh->tis)
706ae18a1aeSOri Kam 		claim_zero(mlx5_devx_cmd_destroy(sh->tis));
707ae18a1aeSOri Kam 	if (sh->td)
708ae18a1aeSOri Kam 		claim_zero(mlx5_devx_cmd_destroy(sh->td));
70917e19bc4SViacheslav Ovsiienko 	if (sh->ctx)
71017e19bc4SViacheslav Ovsiienko 		claim_zero(mlx5_glue->close_device(sh->ctx));
711d85c7b5eSOri Kam 	if (sh->flow_id_pool)
712d85c7b5eSOri Kam 		mlx5_flow_id_pool_release(sh->flow_id_pool);
71317e19bc4SViacheslav Ovsiienko 	rte_free(sh);
71417e19bc4SViacheslav Ovsiienko exit:
71517e19bc4SViacheslav Ovsiienko 	pthread_mutex_unlock(&mlx5_ibv_list_mutex);
71617e19bc4SViacheslav Ovsiienko }
71717e19bc4SViacheslav Ovsiienko 
718771fa900SAdrien Mazarguil /**
71954534725SMatan Azrad  * Destroy table hash list and all the root entries per domain.
72054534725SMatan Azrad  *
72154534725SMatan Azrad  * @param[in] priv
72254534725SMatan Azrad  *   Pointer to the private device data structure.
72354534725SMatan Azrad  */
72454534725SMatan Azrad static void
72554534725SMatan Azrad mlx5_free_table_hash_list(struct mlx5_priv *priv)
72654534725SMatan Azrad {
72754534725SMatan Azrad 	struct mlx5_ibv_shared *sh = priv->sh;
72854534725SMatan Azrad 	struct mlx5_flow_tbl_data_entry *tbl_data;
72954534725SMatan Azrad 	union mlx5_flow_tbl_key table_key = {
73054534725SMatan Azrad 		{
73154534725SMatan Azrad 			.table_id = 0,
73254534725SMatan Azrad 			.reserved = 0,
73354534725SMatan Azrad 			.domain = 0,
73454534725SMatan Azrad 			.direction = 0,
73554534725SMatan Azrad 		}
73654534725SMatan Azrad 	};
73754534725SMatan Azrad 	struct mlx5_hlist_entry *pos;
73854534725SMatan Azrad 
73954534725SMatan Azrad 	if (!sh->flow_tbls)
74054534725SMatan Azrad 		return;
74154534725SMatan Azrad 	pos = mlx5_hlist_lookup(sh->flow_tbls, table_key.v64);
74254534725SMatan Azrad 	if (pos) {
74354534725SMatan Azrad 		tbl_data = container_of(pos, struct mlx5_flow_tbl_data_entry,
74454534725SMatan Azrad 					entry);
74554534725SMatan Azrad 		assert(tbl_data);
74654534725SMatan Azrad 		mlx5_hlist_remove(sh->flow_tbls, pos);
74754534725SMatan Azrad 		rte_free(tbl_data);
74854534725SMatan Azrad 	}
74954534725SMatan Azrad 	table_key.direction = 1;
75054534725SMatan Azrad 	pos = mlx5_hlist_lookup(sh->flow_tbls, table_key.v64);
75154534725SMatan Azrad 	if (pos) {
75254534725SMatan Azrad 		tbl_data = container_of(pos, struct mlx5_flow_tbl_data_entry,
75354534725SMatan Azrad 					entry);
75454534725SMatan Azrad 		assert(tbl_data);
75554534725SMatan Azrad 		mlx5_hlist_remove(sh->flow_tbls, pos);
75654534725SMatan Azrad 		rte_free(tbl_data);
75754534725SMatan Azrad 	}
75854534725SMatan Azrad 	table_key.direction = 0;
75954534725SMatan Azrad 	table_key.domain = 1;
76054534725SMatan Azrad 	pos = mlx5_hlist_lookup(sh->flow_tbls, table_key.v64);
76154534725SMatan Azrad 	if (pos) {
76254534725SMatan Azrad 		tbl_data = container_of(pos, struct mlx5_flow_tbl_data_entry,
76354534725SMatan Azrad 					entry);
76454534725SMatan Azrad 		assert(tbl_data);
76554534725SMatan Azrad 		mlx5_hlist_remove(sh->flow_tbls, pos);
76654534725SMatan Azrad 		rte_free(tbl_data);
76754534725SMatan Azrad 	}
76854534725SMatan Azrad 	mlx5_hlist_destroy(sh->flow_tbls, NULL, NULL);
76954534725SMatan Azrad }
77054534725SMatan Azrad 
77154534725SMatan Azrad /**
77254534725SMatan Azrad  * Initialize flow table hash list and create the root tables entry
77354534725SMatan Azrad  * for each domain.
77454534725SMatan Azrad  *
77554534725SMatan Azrad  * @param[in] priv
77654534725SMatan Azrad  *   Pointer to the private device data structure.
77754534725SMatan Azrad  *
77854534725SMatan Azrad  * @return
77954534725SMatan Azrad  *   Zero on success, positive error code otherwise.
78054534725SMatan Azrad  */
78154534725SMatan Azrad static int
78254534725SMatan Azrad mlx5_alloc_table_hash_list(struct mlx5_priv *priv)
78354534725SMatan Azrad {
78454534725SMatan Azrad 	struct mlx5_ibv_shared *sh = priv->sh;
78554534725SMatan Azrad 	char s[MLX5_HLIST_NAMESIZE];
78654534725SMatan Azrad 	int err = 0;
78754534725SMatan Azrad 
78854534725SMatan Azrad 	assert(sh);
78954534725SMatan Azrad 	snprintf(s, sizeof(s), "%s_flow_table", priv->sh->ibdev_name);
79054534725SMatan Azrad 	sh->flow_tbls = mlx5_hlist_create(s, MLX5_FLOW_TABLE_HLIST_ARRAY_SIZE);
79154534725SMatan Azrad 	if (!sh->flow_tbls) {
79254534725SMatan Azrad 		DRV_LOG(ERR, "flow tables with hash creation failed.\n");
79354534725SMatan Azrad 		err = ENOMEM;
79454534725SMatan Azrad 		return err;
79554534725SMatan Azrad 	}
79654534725SMatan Azrad #ifndef HAVE_MLX5DV_DR
79754534725SMatan Azrad 	/*
79854534725SMatan Azrad 	 * In case we have not DR support, the zero tables should be created
79954534725SMatan Azrad 	 * because DV expect to see them even if they cannot be created by
80054534725SMatan Azrad 	 * RDMA-CORE.
80154534725SMatan Azrad 	 */
80254534725SMatan Azrad 	union mlx5_flow_tbl_key table_key = {
80354534725SMatan Azrad 		{
80454534725SMatan Azrad 			.table_id = 0,
80554534725SMatan Azrad 			.reserved = 0,
80654534725SMatan Azrad 			.domain = 0,
80754534725SMatan Azrad 			.direction = 0,
80854534725SMatan Azrad 		}
80954534725SMatan Azrad 	};
81054534725SMatan Azrad 	struct mlx5_flow_tbl_data_entry *tbl_data = rte_zmalloc(NULL,
81154534725SMatan Azrad 							  sizeof(*tbl_data), 0);
81254534725SMatan Azrad 
81354534725SMatan Azrad 	if (!tbl_data) {
81454534725SMatan Azrad 		err = ENOMEM;
81554534725SMatan Azrad 		goto error;
81654534725SMatan Azrad 	}
81754534725SMatan Azrad 	tbl_data->entry.key = table_key.v64;
81854534725SMatan Azrad 	err = mlx5_hlist_insert(sh->flow_tbls, &tbl_data->entry);
81954534725SMatan Azrad 	if (err)
82054534725SMatan Azrad 		goto error;
82154534725SMatan Azrad 	rte_atomic32_init(&tbl_data->tbl.refcnt);
82254534725SMatan Azrad 	rte_atomic32_inc(&tbl_data->tbl.refcnt);
82354534725SMatan Azrad 	table_key.direction = 1;
82454534725SMatan Azrad 	tbl_data = rte_zmalloc(NULL, sizeof(*tbl_data), 0);
82554534725SMatan Azrad 	if (!tbl_data) {
82654534725SMatan Azrad 		err = ENOMEM;
82754534725SMatan Azrad 		goto error;
82854534725SMatan Azrad 	}
82954534725SMatan Azrad 	tbl_data->entry.key = table_key.v64;
83054534725SMatan Azrad 	err = mlx5_hlist_insert(sh->flow_tbls, &tbl_data->entry);
83154534725SMatan Azrad 	if (err)
83254534725SMatan Azrad 		goto error;
83354534725SMatan Azrad 	rte_atomic32_init(&tbl_data->tbl.refcnt);
83454534725SMatan Azrad 	rte_atomic32_inc(&tbl_data->tbl.refcnt);
83554534725SMatan Azrad 	table_key.direction = 0;
83654534725SMatan Azrad 	table_key.domain = 1;
83754534725SMatan Azrad 	tbl_data = rte_zmalloc(NULL, sizeof(*tbl_data), 0);
83854534725SMatan Azrad 	if (!tbl_data) {
83954534725SMatan Azrad 		err = ENOMEM;
84054534725SMatan Azrad 		goto error;
84154534725SMatan Azrad 	}
84254534725SMatan Azrad 	tbl_data->entry.key = table_key.v64;
84354534725SMatan Azrad 	err = mlx5_hlist_insert(sh->flow_tbls, &tbl_data->entry);
84454534725SMatan Azrad 	if (err)
84554534725SMatan Azrad 		goto error;
84654534725SMatan Azrad 	rte_atomic32_init(&tbl_data->tbl.refcnt);
84754534725SMatan Azrad 	rte_atomic32_inc(&tbl_data->tbl.refcnt);
84854534725SMatan Azrad 	return err;
84954534725SMatan Azrad error:
85054534725SMatan Azrad 	mlx5_free_table_hash_list(priv);
85154534725SMatan Azrad #endif /* HAVE_MLX5DV_DR */
85254534725SMatan Azrad 	return err;
85354534725SMatan Azrad }
85454534725SMatan Azrad 
85554534725SMatan Azrad /**
856b2177648SViacheslav Ovsiienko  * Initialize DR related data within private structure.
857b2177648SViacheslav Ovsiienko  * Routine checks the reference counter and does actual
858ae4eb7dcSViacheslav Ovsiienko  * resources creation/initialization only if counter is zero.
859b2177648SViacheslav Ovsiienko  *
860b2177648SViacheslav Ovsiienko  * @param[in] priv
861b2177648SViacheslav Ovsiienko  *   Pointer to the private device data structure.
862b2177648SViacheslav Ovsiienko  *
863b2177648SViacheslav Ovsiienko  * @return
864b2177648SViacheslav Ovsiienko  *   Zero on success, positive error code otherwise.
865b2177648SViacheslav Ovsiienko  */
866b2177648SViacheslav Ovsiienko static int
867b2177648SViacheslav Ovsiienko mlx5_alloc_shared_dr(struct mlx5_priv *priv)
868b2177648SViacheslav Ovsiienko {
869*1ef4cdefSMatan Azrad 	struct mlx5_ibv_shared *sh = priv->sh;
870*1ef4cdefSMatan Azrad 	char s[MLX5_HLIST_NAMESIZE];
87154534725SMatan Azrad 	int err = mlx5_alloc_table_hash_list(priv);
87254534725SMatan Azrad 
87354534725SMatan Azrad 	if (err)
87454534725SMatan Azrad 		return err;
875*1ef4cdefSMatan Azrad 	/* Create tags hash list table. */
876*1ef4cdefSMatan Azrad 	snprintf(s, sizeof(s), "%s_tags", sh->ibdev_name);
877*1ef4cdefSMatan Azrad 	sh->tag_table = mlx5_hlist_create(s, MLX5_TAGS_HLIST_ARRAY_SIZE);
878*1ef4cdefSMatan Azrad 	if (!sh->tag_table) {
879*1ef4cdefSMatan Azrad 		DRV_LOG(ERR, "tags with hash creation failed.\n");
880*1ef4cdefSMatan Azrad 		err = ENOMEM;
881*1ef4cdefSMatan Azrad 		goto error;
882*1ef4cdefSMatan Azrad 	}
883b2177648SViacheslav Ovsiienko #ifdef HAVE_MLX5DV_DR
88454534725SMatan Azrad 	void *domain;
885b2177648SViacheslav Ovsiienko 
886b2177648SViacheslav Ovsiienko 	if (sh->dv_refcnt) {
887b2177648SViacheslav Ovsiienko 		/* Shared DV/DR structures is already initialized. */
888b2177648SViacheslav Ovsiienko 		sh->dv_refcnt++;
889b2177648SViacheslav Ovsiienko 		priv->dr_shared = 1;
890b2177648SViacheslav Ovsiienko 		return 0;
891b2177648SViacheslav Ovsiienko 	}
892b2177648SViacheslav Ovsiienko 	/* Reference counter is zero, we should initialize structures. */
893d1e64fbfSOri Kam 	domain = mlx5_glue->dr_create_domain(sh->ctx,
894d1e64fbfSOri Kam 					     MLX5DV_DR_DOMAIN_TYPE_NIC_RX);
895d1e64fbfSOri Kam 	if (!domain) {
896d1e64fbfSOri Kam 		DRV_LOG(ERR, "ingress mlx5dv_dr_create_domain failed");
897b2177648SViacheslav Ovsiienko 		err = errno;
898b2177648SViacheslav Ovsiienko 		goto error;
899b2177648SViacheslav Ovsiienko 	}
900d1e64fbfSOri Kam 	sh->rx_domain = domain;
901d1e64fbfSOri Kam 	domain = mlx5_glue->dr_create_domain(sh->ctx,
902d1e64fbfSOri Kam 					     MLX5DV_DR_DOMAIN_TYPE_NIC_TX);
903d1e64fbfSOri Kam 	if (!domain) {
904d1e64fbfSOri Kam 		DRV_LOG(ERR, "egress mlx5dv_dr_create_domain failed");
905b2177648SViacheslav Ovsiienko 		err = errno;
906b2177648SViacheslav Ovsiienko 		goto error;
907b2177648SViacheslav Ovsiienko 	}
90879e35d0dSViacheslav Ovsiienko 	pthread_mutex_init(&sh->dv_mutex, NULL);
909d1e64fbfSOri Kam 	sh->tx_domain = domain;
910e2b4925eSOri Kam #ifdef HAVE_MLX5DV_DR_ESWITCH
911e2b4925eSOri Kam 	if (priv->config.dv_esw_en) {
912d1e64fbfSOri Kam 		domain  = mlx5_glue->dr_create_domain
913d1e64fbfSOri Kam 			(sh->ctx, MLX5DV_DR_DOMAIN_TYPE_FDB);
914d1e64fbfSOri Kam 		if (!domain) {
915d1e64fbfSOri Kam 			DRV_LOG(ERR, "FDB mlx5dv_dr_create_domain failed");
916e2b4925eSOri Kam 			err = errno;
917e2b4925eSOri Kam 			goto error;
918e2b4925eSOri Kam 		}
919d1e64fbfSOri Kam 		sh->fdb_domain = domain;
92034fa7c02SOri Kam 		sh->esw_drop_action = mlx5_glue->dr_create_flow_action_drop();
921e2b4925eSOri Kam 	}
922e2b4925eSOri Kam #endif
923b41e47daSMoti Haimovsky 	sh->pop_vlan_action = mlx5_glue->dr_create_flow_action_pop_vlan();
924*1ef4cdefSMatan Azrad #endif /* HAVE_MLX5DV_DR */
925b2177648SViacheslav Ovsiienko 	sh->dv_refcnt++;
926b2177648SViacheslav Ovsiienko 	priv->dr_shared = 1;
927b2177648SViacheslav Ovsiienko 	return 0;
928b2177648SViacheslav Ovsiienko error:
929b2177648SViacheslav Ovsiienko 	/* Rollback the created objects. */
930d1e64fbfSOri Kam 	if (sh->rx_domain) {
931d1e64fbfSOri Kam 		mlx5_glue->dr_destroy_domain(sh->rx_domain);
932d1e64fbfSOri Kam 		sh->rx_domain = NULL;
933b2177648SViacheslav Ovsiienko 	}
934d1e64fbfSOri Kam 	if (sh->tx_domain) {
935d1e64fbfSOri Kam 		mlx5_glue->dr_destroy_domain(sh->tx_domain);
936d1e64fbfSOri Kam 		sh->tx_domain = NULL;
937b2177648SViacheslav Ovsiienko 	}
938d1e64fbfSOri Kam 	if (sh->fdb_domain) {
939d1e64fbfSOri Kam 		mlx5_glue->dr_destroy_domain(sh->fdb_domain);
940d1e64fbfSOri Kam 		sh->fdb_domain = NULL;
941e2b4925eSOri Kam 	}
94234fa7c02SOri Kam 	if (sh->esw_drop_action) {
94334fa7c02SOri Kam 		mlx5_glue->destroy_flow_action(sh->esw_drop_action);
94434fa7c02SOri Kam 		sh->esw_drop_action = NULL;
94534fa7c02SOri Kam 	}
946b41e47daSMoti Haimovsky 	if (sh->pop_vlan_action) {
947b41e47daSMoti Haimovsky 		mlx5_glue->destroy_flow_action(sh->pop_vlan_action);
948b41e47daSMoti Haimovsky 		sh->pop_vlan_action = NULL;
949b41e47daSMoti Haimovsky 	}
950*1ef4cdefSMatan Azrad 	if (sh->tag_table) {
951*1ef4cdefSMatan Azrad 		/* tags should be destroyed with flow before. */
952*1ef4cdefSMatan Azrad 		mlx5_hlist_destroy(sh->tag_table, NULL, NULL);
953*1ef4cdefSMatan Azrad 		sh->tag_table = NULL;
954*1ef4cdefSMatan Azrad 	}
95554534725SMatan Azrad 	mlx5_free_table_hash_list(priv);
95654534725SMatan Azrad 	return err;
957b2177648SViacheslav Ovsiienko }
958b2177648SViacheslav Ovsiienko 
959b2177648SViacheslav Ovsiienko /**
960b2177648SViacheslav Ovsiienko  * Destroy DR related data within private structure.
961b2177648SViacheslav Ovsiienko  *
962b2177648SViacheslav Ovsiienko  * @param[in] priv
963b2177648SViacheslav Ovsiienko  *   Pointer to the private device data structure.
964b2177648SViacheslav Ovsiienko  */
965b2177648SViacheslav Ovsiienko static void
966b2177648SViacheslav Ovsiienko mlx5_free_shared_dr(struct mlx5_priv *priv)
967b2177648SViacheslav Ovsiienko {
968b2177648SViacheslav Ovsiienko 	struct mlx5_ibv_shared *sh;
969b2177648SViacheslav Ovsiienko 
970b2177648SViacheslav Ovsiienko 	if (!priv->dr_shared)
971b2177648SViacheslav Ovsiienko 		return;
972b2177648SViacheslav Ovsiienko 	priv->dr_shared = 0;
973b2177648SViacheslav Ovsiienko 	sh = priv->sh;
974b2177648SViacheslav Ovsiienko 	assert(sh);
975*1ef4cdefSMatan Azrad #ifdef HAVE_MLX5DV_DR
976b2177648SViacheslav Ovsiienko 	assert(sh->dv_refcnt);
977b2177648SViacheslav Ovsiienko 	if (sh->dv_refcnt && --sh->dv_refcnt)
978b2177648SViacheslav Ovsiienko 		return;
979d1e64fbfSOri Kam 	if (sh->rx_domain) {
980d1e64fbfSOri Kam 		mlx5_glue->dr_destroy_domain(sh->rx_domain);
981d1e64fbfSOri Kam 		sh->rx_domain = NULL;
982b2177648SViacheslav Ovsiienko 	}
983d1e64fbfSOri Kam 	if (sh->tx_domain) {
984d1e64fbfSOri Kam 		mlx5_glue->dr_destroy_domain(sh->tx_domain);
985d1e64fbfSOri Kam 		sh->tx_domain = NULL;
986b2177648SViacheslav Ovsiienko 	}
987e2b4925eSOri Kam #ifdef HAVE_MLX5DV_DR_ESWITCH
988d1e64fbfSOri Kam 	if (sh->fdb_domain) {
989d1e64fbfSOri Kam 		mlx5_glue->dr_destroy_domain(sh->fdb_domain);
990d1e64fbfSOri Kam 		sh->fdb_domain = NULL;
991e2b4925eSOri Kam 	}
99234fa7c02SOri Kam 	if (sh->esw_drop_action) {
99334fa7c02SOri Kam 		mlx5_glue->destroy_flow_action(sh->esw_drop_action);
99434fa7c02SOri Kam 		sh->esw_drop_action = NULL;
99534fa7c02SOri Kam 	}
996e2b4925eSOri Kam #endif
997b41e47daSMoti Haimovsky 	if (sh->pop_vlan_action) {
998b41e47daSMoti Haimovsky 		mlx5_glue->destroy_flow_action(sh->pop_vlan_action);
999b41e47daSMoti Haimovsky 		sh->pop_vlan_action = NULL;
1000b41e47daSMoti Haimovsky 	}
100179e35d0dSViacheslav Ovsiienko 	pthread_mutex_destroy(&sh->dv_mutex);
100254534725SMatan Azrad #endif /* HAVE_MLX5DV_DR */
1003*1ef4cdefSMatan Azrad 	if (sh->tag_table) {
1004*1ef4cdefSMatan Azrad 		/* tags should be destroyed with flow before. */
1005*1ef4cdefSMatan Azrad 		mlx5_hlist_destroy(sh->tag_table, NULL, NULL);
1006*1ef4cdefSMatan Azrad 		sh->tag_table = NULL;
1007*1ef4cdefSMatan Azrad 	}
100854534725SMatan Azrad 	mlx5_free_table_hash_list(priv);
1009b2177648SViacheslav Ovsiienko }
1010b2177648SViacheslav Ovsiienko 
1011b2177648SViacheslav Ovsiienko /**
10127be600c8SYongseok Koh  * Initialize shared data between primary and secondary process.
10137be600c8SYongseok Koh  *
10147be600c8SYongseok Koh  * A memzone is reserved by primary process and secondary processes attach to
10157be600c8SYongseok Koh  * the memzone.
10167be600c8SYongseok Koh  *
10177be600c8SYongseok Koh  * @return
10187be600c8SYongseok Koh  *   0 on success, a negative errno value otherwise and rte_errno is set.
1019974f1e7eSYongseok Koh  */
10207be600c8SYongseok Koh static int
10217be600c8SYongseok Koh mlx5_init_shared_data(void)
1022974f1e7eSYongseok Koh {
1023974f1e7eSYongseok Koh 	const struct rte_memzone *mz;
10247be600c8SYongseok Koh 	int ret = 0;
1025974f1e7eSYongseok Koh 
1026974f1e7eSYongseok Koh 	rte_spinlock_lock(&mlx5_shared_data_lock);
1027974f1e7eSYongseok Koh 	if (mlx5_shared_data == NULL) {
1028974f1e7eSYongseok Koh 		if (rte_eal_process_type() == RTE_PROC_PRIMARY) {
1029974f1e7eSYongseok Koh 			/* Allocate shared memory. */
1030974f1e7eSYongseok Koh 			mz = rte_memzone_reserve(MZ_MLX5_PMD_SHARED_DATA,
1031974f1e7eSYongseok Koh 						 sizeof(*mlx5_shared_data),
1032974f1e7eSYongseok Koh 						 SOCKET_ID_ANY, 0);
10337be600c8SYongseok Koh 			if (mz == NULL) {
10347be600c8SYongseok Koh 				DRV_LOG(ERR,
103506fa6988SDekel Peled 					"Cannot allocate mlx5 shared data");
10367be600c8SYongseok Koh 				ret = -rte_errno;
10377be600c8SYongseok Koh 				goto error;
10387be600c8SYongseok Koh 			}
10397be600c8SYongseok Koh 			mlx5_shared_data = mz->addr;
10407be600c8SYongseok Koh 			memset(mlx5_shared_data, 0, sizeof(*mlx5_shared_data));
10417be600c8SYongseok Koh 			rte_spinlock_init(&mlx5_shared_data->lock);
1042974f1e7eSYongseok Koh 		} else {
1043974f1e7eSYongseok Koh 			/* Lookup allocated shared memory. */
1044974f1e7eSYongseok Koh 			mz = rte_memzone_lookup(MZ_MLX5_PMD_SHARED_DATA);
10457be600c8SYongseok Koh 			if (mz == NULL) {
10467be600c8SYongseok Koh 				DRV_LOG(ERR,
104706fa6988SDekel Peled 					"Cannot attach mlx5 shared data");
10487be600c8SYongseok Koh 				ret = -rte_errno;
10497be600c8SYongseok Koh 				goto error;
1050974f1e7eSYongseok Koh 			}
1051974f1e7eSYongseok Koh 			mlx5_shared_data = mz->addr;
10527be600c8SYongseok Koh 			memset(&mlx5_local_data, 0, sizeof(mlx5_local_data));
10533ebe6580SYongseok Koh 		}
1054974f1e7eSYongseok Koh 	}
10557be600c8SYongseok Koh error:
10567be600c8SYongseok Koh 	rte_spinlock_unlock(&mlx5_shared_data_lock);
10577be600c8SYongseok Koh 	return ret;
10587be600c8SYongseok Koh }
10597be600c8SYongseok Koh 
10607be600c8SYongseok Koh /**
10614d803a72SOlga Shern  * Retrieve integer value from environment variable.
10624d803a72SOlga Shern  *
10634d803a72SOlga Shern  * @param[in] name
10644d803a72SOlga Shern  *   Environment variable name.
10654d803a72SOlga Shern  *
10664d803a72SOlga Shern  * @return
10674d803a72SOlga Shern  *   Integer value, 0 if the variable is not set.
10684d803a72SOlga Shern  */
10694d803a72SOlga Shern int
10704d803a72SOlga Shern mlx5_getenv_int(const char *name)
10714d803a72SOlga Shern {
10724d803a72SOlga Shern 	const char *val = getenv(name);
10734d803a72SOlga Shern 
10744d803a72SOlga Shern 	if (val == NULL)
10754d803a72SOlga Shern 		return 0;
10764d803a72SOlga Shern 	return atoi(val);
10774d803a72SOlga Shern }
10784d803a72SOlga Shern 
10794d803a72SOlga Shern /**
10801e3a39f7SXueming Li  * Verbs callback to allocate a memory. This function should allocate the space
10811e3a39f7SXueming Li  * according to the size provided residing inside a huge page.
10821e3a39f7SXueming Li  * Please note that all allocation must respect the alignment from libmlx5
10831e3a39f7SXueming Li  * (i.e. currently sysconf(_SC_PAGESIZE)).
10841e3a39f7SXueming Li  *
10851e3a39f7SXueming Li  * @param[in] size
10861e3a39f7SXueming Li  *   The size in bytes of the memory to allocate.
10871e3a39f7SXueming Li  * @param[in] data
10881e3a39f7SXueming Li  *   A pointer to the callback data.
10891e3a39f7SXueming Li  *
10901e3a39f7SXueming Li  * @return
1091a6d83b6aSNélio Laranjeiro  *   Allocated buffer, NULL otherwise and rte_errno is set.
10921e3a39f7SXueming Li  */
10931e3a39f7SXueming Li static void *
10941e3a39f7SXueming Li mlx5_alloc_verbs_buf(size_t size, void *data)
10951e3a39f7SXueming Li {
1096dbeba4cfSThomas Monjalon 	struct mlx5_priv *priv = data;
10971e3a39f7SXueming Li 	void *ret;
10981e3a39f7SXueming Li 	size_t alignment = sysconf(_SC_PAGESIZE);
1099d10b09dbSOlivier Matz 	unsigned int socket = SOCKET_ID_ANY;
11001e3a39f7SXueming Li 
1101d10b09dbSOlivier Matz 	if (priv->verbs_alloc_ctx.type == MLX5_VERBS_ALLOC_TYPE_TX_QUEUE) {
1102d10b09dbSOlivier Matz 		const struct mlx5_txq_ctrl *ctrl = priv->verbs_alloc_ctx.obj;
1103d10b09dbSOlivier Matz 
1104d10b09dbSOlivier Matz 		socket = ctrl->socket;
1105d10b09dbSOlivier Matz 	} else if (priv->verbs_alloc_ctx.type ==
1106d10b09dbSOlivier Matz 		   MLX5_VERBS_ALLOC_TYPE_RX_QUEUE) {
1107d10b09dbSOlivier Matz 		const struct mlx5_rxq_ctrl *ctrl = priv->verbs_alloc_ctx.obj;
1108d10b09dbSOlivier Matz 
1109d10b09dbSOlivier Matz 		socket = ctrl->socket;
1110d10b09dbSOlivier Matz 	}
11111e3a39f7SXueming Li 	assert(data != NULL);
1112d10b09dbSOlivier Matz 	ret = rte_malloc_socket(__func__, size, alignment, socket);
1113a6d83b6aSNélio Laranjeiro 	if (!ret && size)
1114a6d83b6aSNélio Laranjeiro 		rte_errno = ENOMEM;
11151e3a39f7SXueming Li 	return ret;
11161e3a39f7SXueming Li }
11171e3a39f7SXueming Li 
11181e3a39f7SXueming Li /**
11191e3a39f7SXueming Li  * Verbs callback to free a memory.
11201e3a39f7SXueming Li  *
11211e3a39f7SXueming Li  * @param[in] ptr
11221e3a39f7SXueming Li  *   A pointer to the memory to free.
11231e3a39f7SXueming Li  * @param[in] data
11241e3a39f7SXueming Li  *   A pointer to the callback data.
11251e3a39f7SXueming Li  */
11261e3a39f7SXueming Li static void
11271e3a39f7SXueming Li mlx5_free_verbs_buf(void *ptr, void *data __rte_unused)
11281e3a39f7SXueming Li {
11291e3a39f7SXueming Li 	assert(data != NULL);
11301e3a39f7SXueming Li 	rte_free(ptr);
11311e3a39f7SXueming Li }
11321e3a39f7SXueming Li 
11331e3a39f7SXueming Li /**
1134c9ba7523SRaslan Darawsheh  * DPDK callback to add udp tunnel port
1135c9ba7523SRaslan Darawsheh  *
1136c9ba7523SRaslan Darawsheh  * @param[in] dev
1137c9ba7523SRaslan Darawsheh  *   A pointer to eth_dev
1138c9ba7523SRaslan Darawsheh  * @param[in] udp_tunnel
1139c9ba7523SRaslan Darawsheh  *   A pointer to udp tunnel
1140c9ba7523SRaslan Darawsheh  *
1141c9ba7523SRaslan Darawsheh  * @return
1142c9ba7523SRaslan Darawsheh  *   0 on valid udp ports and tunnels, -ENOTSUP otherwise.
1143c9ba7523SRaslan Darawsheh  */
1144c9ba7523SRaslan Darawsheh int
1145c9ba7523SRaslan Darawsheh mlx5_udp_tunnel_port_add(struct rte_eth_dev *dev __rte_unused,
1146c9ba7523SRaslan Darawsheh 			 struct rte_eth_udp_tunnel *udp_tunnel)
1147c9ba7523SRaslan Darawsheh {
1148c9ba7523SRaslan Darawsheh 	assert(udp_tunnel != NULL);
1149c9ba7523SRaslan Darawsheh 	if (udp_tunnel->prot_type == RTE_TUNNEL_TYPE_VXLAN &&
1150c9ba7523SRaslan Darawsheh 	    udp_tunnel->udp_port == 4789)
1151c9ba7523SRaslan Darawsheh 		return 0;
1152c9ba7523SRaslan Darawsheh 	if (udp_tunnel->prot_type == RTE_TUNNEL_TYPE_VXLAN_GPE &&
1153c9ba7523SRaslan Darawsheh 	    udp_tunnel->udp_port == 4790)
1154c9ba7523SRaslan Darawsheh 		return 0;
1155c9ba7523SRaslan Darawsheh 	return -ENOTSUP;
1156c9ba7523SRaslan Darawsheh }
1157c9ba7523SRaslan Darawsheh 
1158c9ba7523SRaslan Darawsheh /**
1159120dc4a7SYongseok Koh  * Initialize process private data structure.
1160120dc4a7SYongseok Koh  *
1161120dc4a7SYongseok Koh  * @param dev
1162120dc4a7SYongseok Koh  *   Pointer to Ethernet device structure.
1163120dc4a7SYongseok Koh  *
1164120dc4a7SYongseok Koh  * @return
1165120dc4a7SYongseok Koh  *   0 on success, a negative errno value otherwise and rte_errno is set.
1166120dc4a7SYongseok Koh  */
1167120dc4a7SYongseok Koh int
1168120dc4a7SYongseok Koh mlx5_proc_priv_init(struct rte_eth_dev *dev)
1169120dc4a7SYongseok Koh {
1170120dc4a7SYongseok Koh 	struct mlx5_priv *priv = dev->data->dev_private;
1171120dc4a7SYongseok Koh 	struct mlx5_proc_priv *ppriv;
1172120dc4a7SYongseok Koh 	size_t ppriv_size;
1173120dc4a7SYongseok Koh 
1174120dc4a7SYongseok Koh 	/*
1175120dc4a7SYongseok Koh 	 * UAR register table follows the process private structure. BlueFlame
1176120dc4a7SYongseok Koh 	 * registers for Tx queues are stored in the table.
1177120dc4a7SYongseok Koh 	 */
1178120dc4a7SYongseok Koh 	ppriv_size =
1179120dc4a7SYongseok Koh 		sizeof(struct mlx5_proc_priv) + priv->txqs_n * sizeof(void *);
1180120dc4a7SYongseok Koh 	ppriv = rte_malloc_socket("mlx5_proc_priv", ppriv_size,
1181120dc4a7SYongseok Koh 				  RTE_CACHE_LINE_SIZE, dev->device->numa_node);
1182120dc4a7SYongseok Koh 	if (!ppriv) {
1183120dc4a7SYongseok Koh 		rte_errno = ENOMEM;
1184120dc4a7SYongseok Koh 		return -rte_errno;
1185120dc4a7SYongseok Koh 	}
1186120dc4a7SYongseok Koh 	ppriv->uar_table_sz = ppriv_size;
1187120dc4a7SYongseok Koh 	dev->process_private = ppriv;
1188120dc4a7SYongseok Koh 	return 0;
1189120dc4a7SYongseok Koh }
1190120dc4a7SYongseok Koh 
1191120dc4a7SYongseok Koh /**
1192120dc4a7SYongseok Koh  * Un-initialize process private data structure.
1193120dc4a7SYongseok Koh  *
1194120dc4a7SYongseok Koh  * @param dev
1195120dc4a7SYongseok Koh  *   Pointer to Ethernet device structure.
1196120dc4a7SYongseok Koh  */
1197120dc4a7SYongseok Koh static void
1198120dc4a7SYongseok Koh mlx5_proc_priv_uninit(struct rte_eth_dev *dev)
1199120dc4a7SYongseok Koh {
1200120dc4a7SYongseok Koh 	if (!dev->process_private)
1201120dc4a7SYongseok Koh 		return;
1202120dc4a7SYongseok Koh 	rte_free(dev->process_private);
1203120dc4a7SYongseok Koh 	dev->process_private = NULL;
1204120dc4a7SYongseok Koh }
1205120dc4a7SYongseok Koh 
1206120dc4a7SYongseok Koh /**
1207771fa900SAdrien Mazarguil  * DPDK callback to close the device.
1208771fa900SAdrien Mazarguil  *
1209771fa900SAdrien Mazarguil  * Destroy all queues and objects, free memory.
1210771fa900SAdrien Mazarguil  *
1211771fa900SAdrien Mazarguil  * @param dev
1212771fa900SAdrien Mazarguil  *   Pointer to Ethernet device structure.
1213771fa900SAdrien Mazarguil  */
1214771fa900SAdrien Mazarguil static void
1215771fa900SAdrien Mazarguil mlx5_dev_close(struct rte_eth_dev *dev)
1216771fa900SAdrien Mazarguil {
1217dbeba4cfSThomas Monjalon 	struct mlx5_priv *priv = dev->data->dev_private;
12182e22920bSAdrien Mazarguil 	unsigned int i;
12196af6b973SNélio Laranjeiro 	int ret;
1220771fa900SAdrien Mazarguil 
1221a170a30dSNélio Laranjeiro 	DRV_LOG(DEBUG, "port %u closing device \"%s\"",
12220f99970bSNélio Laranjeiro 		dev->data->port_id,
1223f048f3d4SViacheslav Ovsiienko 		((priv->sh->ctx != NULL) ? priv->sh->ctx->device->name : ""));
1224ecc1c29dSAdrien Mazarguil 	/* In case mlx5_dev_stop() has not been called. */
1225af4f09f2SNélio Laranjeiro 	mlx5_dev_interrupt_handler_uninstall(dev);
122623242063SMatan Azrad 	mlx5_dev_interrupt_handler_devx_uninstall(dev);
1227af4f09f2SNélio Laranjeiro 	mlx5_traffic_disable(dev);
1228af689f1fSNelio Laranjeiro 	mlx5_flow_flush(dev, NULL);
122902e76468SSuanming Mou 	mlx5_flow_meter_flush(dev, NULL);
12302e22920bSAdrien Mazarguil 	/* Prevent crashes when queues are still in use. */
12312e22920bSAdrien Mazarguil 	dev->rx_pkt_burst = removed_rx_burst;
12322e22920bSAdrien Mazarguil 	dev->tx_pkt_burst = removed_tx_burst;
12332aac5b5dSYongseok Koh 	rte_wmb();
12342aac5b5dSYongseok Koh 	/* Disable datapath on secondary process. */
12352aac5b5dSYongseok Koh 	mlx5_mp_req_stop_rxtx(dev);
12362e22920bSAdrien Mazarguil 	if (priv->rxqs != NULL) {
12372e22920bSAdrien Mazarguil 		/* XXX race condition if mlx5_rx_burst() is still running. */
12382e22920bSAdrien Mazarguil 		usleep(1000);
1239a1366b1aSNélio Laranjeiro 		for (i = 0; (i != priv->rxqs_n); ++i)
1240af4f09f2SNélio Laranjeiro 			mlx5_rxq_release(dev, i);
12412e22920bSAdrien Mazarguil 		priv->rxqs_n = 0;
12422e22920bSAdrien Mazarguil 		priv->rxqs = NULL;
12432e22920bSAdrien Mazarguil 	}
12442e22920bSAdrien Mazarguil 	if (priv->txqs != NULL) {
12452e22920bSAdrien Mazarguil 		/* XXX race condition if mlx5_tx_burst() is still running. */
12462e22920bSAdrien Mazarguil 		usleep(1000);
12476e78005aSNélio Laranjeiro 		for (i = 0; (i != priv->txqs_n); ++i)
1248af4f09f2SNélio Laranjeiro 			mlx5_txq_release(dev, i);
12492e22920bSAdrien Mazarguil 		priv->txqs_n = 0;
12502e22920bSAdrien Mazarguil 		priv->txqs = NULL;
12512e22920bSAdrien Mazarguil 	}
1252120dc4a7SYongseok Koh 	mlx5_proc_priv_uninit(dev);
1253dd3c774fSViacheslav Ovsiienko 	if (priv->mreg_cp_tbl)
1254dd3c774fSViacheslav Ovsiienko 		mlx5_hlist_destroy(priv->mreg_cp_tbl, NULL, NULL);
12557d6bf6b8SYongseok Koh 	mlx5_mprq_free_mp(dev);
1256b2177648SViacheslav Ovsiienko 	mlx5_free_shared_dr(priv);
125729c1d8bbSNélio Laranjeiro 	if (priv->rss_conf.rss_key != NULL)
125829c1d8bbSNélio Laranjeiro 		rte_free(priv->rss_conf.rss_key);
1259634efbc2SNelio Laranjeiro 	if (priv->reta_idx != NULL)
1260634efbc2SNelio Laranjeiro 		rte_free(priv->reta_idx);
1261ccdcba53SNélio Laranjeiro 	if (priv->config.vf)
1262ccdcba53SNélio Laranjeiro 		mlx5_nl_mac_addr_flush(dev);
126326c08b97SAdrien Mazarguil 	if (priv->nl_socket_route >= 0)
126426c08b97SAdrien Mazarguil 		close(priv->nl_socket_route);
126526c08b97SAdrien Mazarguil 	if (priv->nl_socket_rdma >= 0)
126626c08b97SAdrien Mazarguil 		close(priv->nl_socket_rdma);
1267dfedf3e3SViacheslav Ovsiienko 	if (priv->vmwa_context)
1268dfedf3e3SViacheslav Ovsiienko 		mlx5_vlan_vmwa_exit(priv->vmwa_context);
1269942d13e6SViacheslav Ovsiienko 	if (priv->sh) {
1270942d13e6SViacheslav Ovsiienko 		/*
1271942d13e6SViacheslav Ovsiienko 		 * Free the shared context in last turn, because the cleanup
1272942d13e6SViacheslav Ovsiienko 		 * routines above may use some shared fields, like
1273942d13e6SViacheslav Ovsiienko 		 * mlx5_nl_mac_addr_flush() uses ibdev_path for retrieveing
1274942d13e6SViacheslav Ovsiienko 		 * ifindex if Netlink fails.
1275942d13e6SViacheslav Ovsiienko 		 */
1276942d13e6SViacheslav Ovsiienko 		mlx5_free_shared_ibctx(priv->sh);
1277942d13e6SViacheslav Ovsiienko 		priv->sh = NULL;
1278942d13e6SViacheslav Ovsiienko 	}
127923820a79SDekel Peled 	ret = mlx5_hrxq_verify(dev);
1280f5479b68SNélio Laranjeiro 	if (ret)
1281a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some hash Rx queue still remain",
12820f99970bSNélio Laranjeiro 			dev->data->port_id);
128315c80a12SDekel Peled 	ret = mlx5_ind_table_obj_verify(dev);
12844c7a0f5fSNélio Laranjeiro 	if (ret)
1285a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some indirection table still remain",
12860f99970bSNélio Laranjeiro 			dev->data->port_id);
128793403560SDekel Peled 	ret = mlx5_rxq_obj_verify(dev);
128809cb5b58SNélio Laranjeiro 	if (ret)
128993403560SDekel Peled 		DRV_LOG(WARNING, "port %u some Rx queue objects still remain",
12900f99970bSNélio Laranjeiro 			dev->data->port_id);
1291af4f09f2SNélio Laranjeiro 	ret = mlx5_rxq_verify(dev);
1292a1366b1aSNélio Laranjeiro 	if (ret)
1293a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some Rx queues still remain",
12940f99970bSNélio Laranjeiro 			dev->data->port_id);
1295894c4a8eSOri Kam 	ret = mlx5_txq_obj_verify(dev);
1296faf2667fSNélio Laranjeiro 	if (ret)
1297a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some Verbs Tx queue still remain",
12980f99970bSNélio Laranjeiro 			dev->data->port_id);
1299af4f09f2SNélio Laranjeiro 	ret = mlx5_txq_verify(dev);
13006e78005aSNélio Laranjeiro 	if (ret)
1301a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some Tx queues still remain",
13020f99970bSNélio Laranjeiro 			dev->data->port_id);
1303af4f09f2SNélio Laranjeiro 	ret = mlx5_flow_verify(dev);
13046af6b973SNélio Laranjeiro 	if (ret)
1305a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some flows still remain",
1306a170a30dSNélio Laranjeiro 			dev->data->port_id);
13072b730263SAdrien Mazarguil 	if (priv->domain_id != RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID) {
13082b730263SAdrien Mazarguil 		unsigned int c = 0;
1309d874a4eeSThomas Monjalon 		uint16_t port_id;
13102b730263SAdrien Mazarguil 
1311fbc83412SViacheslav Ovsiienko 		MLX5_ETH_FOREACH_DEV(port_id, priv->pci_dev) {
1312dbeba4cfSThomas Monjalon 			struct mlx5_priv *opriv =
1313d874a4eeSThomas Monjalon 				rte_eth_devices[port_id].data->dev_private;
13142b730263SAdrien Mazarguil 
13152b730263SAdrien Mazarguil 			if (!opriv ||
13162b730263SAdrien Mazarguil 			    opriv->domain_id != priv->domain_id ||
1317d874a4eeSThomas Monjalon 			    &rte_eth_devices[port_id] == dev)
13182b730263SAdrien Mazarguil 				continue;
13192b730263SAdrien Mazarguil 			++c;
1320f7e95215SViacheslav Ovsiienko 			break;
13212b730263SAdrien Mazarguil 		}
13222b730263SAdrien Mazarguil 		if (!c)
13232b730263SAdrien Mazarguil 			claim_zero(rte_eth_switch_domain_free(priv->domain_id));
13242b730263SAdrien Mazarguil 	}
1325771fa900SAdrien Mazarguil 	memset(priv, 0, sizeof(*priv));
13262b730263SAdrien Mazarguil 	priv->domain_id = RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID;
132742603bbdSOphir Munk 	/*
132842603bbdSOphir Munk 	 * Reset mac_addrs to NULL such that it is not freed as part of
132942603bbdSOphir Munk 	 * rte_eth_dev_release_port(). mac_addrs is part of dev_private so
133042603bbdSOphir Munk 	 * it is freed when dev_private is freed.
133142603bbdSOphir Munk 	 */
133242603bbdSOphir Munk 	dev->data->mac_addrs = NULL;
1333771fa900SAdrien Mazarguil }
1334771fa900SAdrien Mazarguil 
13350887aa7fSNélio Laranjeiro const struct eth_dev_ops mlx5_dev_ops = {
1336e60fbd5bSAdrien Mazarguil 	.dev_configure = mlx5_dev_configure,
1337e60fbd5bSAdrien Mazarguil 	.dev_start = mlx5_dev_start,
1338e60fbd5bSAdrien Mazarguil 	.dev_stop = mlx5_dev_stop,
133962072098SOr Ami 	.dev_set_link_down = mlx5_set_link_down,
134062072098SOr Ami 	.dev_set_link_up = mlx5_set_link_up,
1341771fa900SAdrien Mazarguil 	.dev_close = mlx5_dev_close,
13421bdbe1afSAdrien Mazarguil 	.promiscuous_enable = mlx5_promiscuous_enable,
13431bdbe1afSAdrien Mazarguil 	.promiscuous_disable = mlx5_promiscuous_disable,
13441bdbe1afSAdrien Mazarguil 	.allmulticast_enable = mlx5_allmulticast_enable,
13451bdbe1afSAdrien Mazarguil 	.allmulticast_disable = mlx5_allmulticast_disable,
1346cb8faed7SAdrien Mazarguil 	.link_update = mlx5_link_update,
134787011737SAdrien Mazarguil 	.stats_get = mlx5_stats_get,
134887011737SAdrien Mazarguil 	.stats_reset = mlx5_stats_reset,
1349a4193ae3SShahaf Shuler 	.xstats_get = mlx5_xstats_get,
1350a4193ae3SShahaf Shuler 	.xstats_reset = mlx5_xstats_reset,
1351a4193ae3SShahaf Shuler 	.xstats_get_names = mlx5_xstats_get_names,
1352714bf46eSThomas Monjalon 	.fw_version_get = mlx5_fw_version_get,
1353e60fbd5bSAdrien Mazarguil 	.dev_infos_get = mlx5_dev_infos_get,
1354e571ad55STom Barbette 	.read_clock = mlx5_read_clock,
135578a38edfSJianfeng Tan 	.dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get,
1356e9086978SAdrien Mazarguil 	.vlan_filter_set = mlx5_vlan_filter_set,
13572e22920bSAdrien Mazarguil 	.rx_queue_setup = mlx5_rx_queue_setup,
1358e79c9be9SOri Kam 	.rx_hairpin_queue_setup = mlx5_rx_hairpin_queue_setup,
13592e22920bSAdrien Mazarguil 	.tx_queue_setup = mlx5_tx_queue_setup,
1360ae18a1aeSOri Kam 	.tx_hairpin_queue_setup = mlx5_tx_hairpin_queue_setup,
13612e22920bSAdrien Mazarguil 	.rx_queue_release = mlx5_rx_queue_release,
13622e22920bSAdrien Mazarguil 	.tx_queue_release = mlx5_tx_queue_release,
136302d75430SAdrien Mazarguil 	.flow_ctrl_get = mlx5_dev_get_flow_ctrl,
136402d75430SAdrien Mazarguil 	.flow_ctrl_set = mlx5_dev_set_flow_ctrl,
13653318aef7SAdrien Mazarguil 	.mac_addr_remove = mlx5_mac_addr_remove,
13663318aef7SAdrien Mazarguil 	.mac_addr_add = mlx5_mac_addr_add,
136786977fccSDavid Marchand 	.mac_addr_set = mlx5_mac_addr_set,
1368e0586a8dSNélio Laranjeiro 	.set_mc_addr_list = mlx5_set_mc_addr_list,
1369cf37ca95SAdrien Mazarguil 	.mtu_set = mlx5_dev_set_mtu,
1370f3db9489SYaacov Hazan 	.vlan_strip_queue_set = mlx5_vlan_strip_queue_set,
1371f3db9489SYaacov Hazan 	.vlan_offload_set = mlx5_vlan_offload_set,
1372634efbc2SNelio Laranjeiro 	.reta_update = mlx5_dev_rss_reta_update,
1373634efbc2SNelio Laranjeiro 	.reta_query = mlx5_dev_rss_reta_query,
13742f97422eSNelio Laranjeiro 	.rss_hash_update = mlx5_rss_hash_update,
13752f97422eSNelio Laranjeiro 	.rss_hash_conf_get = mlx5_rss_hash_conf_get,
137676f5c99eSYaacov Hazan 	.filter_ctrl = mlx5_dev_filter_ctrl,
13778788fec1SOlivier Matz 	.rx_descriptor_status = mlx5_rx_descriptor_status,
13788788fec1SOlivier Matz 	.tx_descriptor_status = mlx5_tx_descriptor_status,
137926f04883STom Barbette 	.rx_queue_count = mlx5_rx_queue_count,
13803c7d44afSShahaf Shuler 	.rx_queue_intr_enable = mlx5_rx_intr_enable,
13813c7d44afSShahaf Shuler 	.rx_queue_intr_disable = mlx5_rx_intr_disable,
1382d3e0f392SMatan Azrad 	.is_removed = mlx5_is_removed,
1383c9ba7523SRaslan Darawsheh 	.udp_tunnel_port_add  = mlx5_udp_tunnel_port_add,
13848a6a09f8SDekel Peled 	.get_module_info = mlx5_get_module_info,
13858a6a09f8SDekel Peled 	.get_module_eeprom = mlx5_get_module_eeprom,
1386b6b3bf86SOri Kam 	.hairpin_cap_get = mlx5_hairpin_cap_get,
1387d740eb50SSuanming Mou 	.mtr_ops_get = mlx5_flow_meter_ops_get,
1388771fa900SAdrien Mazarguil };
1389771fa900SAdrien Mazarguil 
1390714bf46eSThomas Monjalon /* Available operations from secondary process. */
139187ec44ceSXueming Li static const struct eth_dev_ops mlx5_dev_sec_ops = {
139287ec44ceSXueming Li 	.stats_get = mlx5_stats_get,
139387ec44ceSXueming Li 	.stats_reset = mlx5_stats_reset,
139487ec44ceSXueming Li 	.xstats_get = mlx5_xstats_get,
139587ec44ceSXueming Li 	.xstats_reset = mlx5_xstats_reset,
139687ec44ceSXueming Li 	.xstats_get_names = mlx5_xstats_get_names,
1397714bf46eSThomas Monjalon 	.fw_version_get = mlx5_fw_version_get,
139887ec44ceSXueming Li 	.dev_infos_get = mlx5_dev_infos_get,
139987ec44ceSXueming Li 	.rx_descriptor_status = mlx5_rx_descriptor_status,
140087ec44ceSXueming Li 	.tx_descriptor_status = mlx5_tx_descriptor_status,
14018a6a09f8SDekel Peled 	.get_module_info = mlx5_get_module_info,
14028a6a09f8SDekel Peled 	.get_module_eeprom = mlx5_get_module_eeprom,
140387ec44ceSXueming Li };
140487ec44ceSXueming Li 
1405714bf46eSThomas Monjalon /* Available operations in flow isolated mode. */
14060887aa7fSNélio Laranjeiro const struct eth_dev_ops mlx5_dev_ops_isolate = {
14070887aa7fSNélio Laranjeiro 	.dev_configure = mlx5_dev_configure,
14080887aa7fSNélio Laranjeiro 	.dev_start = mlx5_dev_start,
14090887aa7fSNélio Laranjeiro 	.dev_stop = mlx5_dev_stop,
14100887aa7fSNélio Laranjeiro 	.dev_set_link_down = mlx5_set_link_down,
14110887aa7fSNélio Laranjeiro 	.dev_set_link_up = mlx5_set_link_up,
14120887aa7fSNélio Laranjeiro 	.dev_close = mlx5_dev_close,
141324b068adSYongseok Koh 	.promiscuous_enable = mlx5_promiscuous_enable,
141424b068adSYongseok Koh 	.promiscuous_disable = mlx5_promiscuous_disable,
14152547ee74SYongseok Koh 	.allmulticast_enable = mlx5_allmulticast_enable,
14162547ee74SYongseok Koh 	.allmulticast_disable = mlx5_allmulticast_disable,
14170887aa7fSNélio Laranjeiro 	.link_update = mlx5_link_update,
14180887aa7fSNélio Laranjeiro 	.stats_get = mlx5_stats_get,
14190887aa7fSNélio Laranjeiro 	.stats_reset = mlx5_stats_reset,
14200887aa7fSNélio Laranjeiro 	.xstats_get = mlx5_xstats_get,
14210887aa7fSNélio Laranjeiro 	.xstats_reset = mlx5_xstats_reset,
14220887aa7fSNélio Laranjeiro 	.xstats_get_names = mlx5_xstats_get_names,
1423714bf46eSThomas Monjalon 	.fw_version_get = mlx5_fw_version_get,
14240887aa7fSNélio Laranjeiro 	.dev_infos_get = mlx5_dev_infos_get,
14250887aa7fSNélio Laranjeiro 	.dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get,
14260887aa7fSNélio Laranjeiro 	.vlan_filter_set = mlx5_vlan_filter_set,
14270887aa7fSNélio Laranjeiro 	.rx_queue_setup = mlx5_rx_queue_setup,
1428e79c9be9SOri Kam 	.rx_hairpin_queue_setup = mlx5_rx_hairpin_queue_setup,
14290887aa7fSNélio Laranjeiro 	.tx_queue_setup = mlx5_tx_queue_setup,
1430ae18a1aeSOri Kam 	.tx_hairpin_queue_setup = mlx5_tx_hairpin_queue_setup,
14310887aa7fSNélio Laranjeiro 	.rx_queue_release = mlx5_rx_queue_release,
14320887aa7fSNélio Laranjeiro 	.tx_queue_release = mlx5_tx_queue_release,
14330887aa7fSNélio Laranjeiro 	.flow_ctrl_get = mlx5_dev_get_flow_ctrl,
14340887aa7fSNélio Laranjeiro 	.flow_ctrl_set = mlx5_dev_set_flow_ctrl,
14350887aa7fSNélio Laranjeiro 	.mac_addr_remove = mlx5_mac_addr_remove,
14360887aa7fSNélio Laranjeiro 	.mac_addr_add = mlx5_mac_addr_add,
14370887aa7fSNélio Laranjeiro 	.mac_addr_set = mlx5_mac_addr_set,
1438e0586a8dSNélio Laranjeiro 	.set_mc_addr_list = mlx5_set_mc_addr_list,
14390887aa7fSNélio Laranjeiro 	.mtu_set = mlx5_dev_set_mtu,
14400887aa7fSNélio Laranjeiro 	.vlan_strip_queue_set = mlx5_vlan_strip_queue_set,
14410887aa7fSNélio Laranjeiro 	.vlan_offload_set = mlx5_vlan_offload_set,
14420887aa7fSNélio Laranjeiro 	.filter_ctrl = mlx5_dev_filter_ctrl,
14430887aa7fSNélio Laranjeiro 	.rx_descriptor_status = mlx5_rx_descriptor_status,
14440887aa7fSNélio Laranjeiro 	.tx_descriptor_status = mlx5_tx_descriptor_status,
14450887aa7fSNélio Laranjeiro 	.rx_queue_intr_enable = mlx5_rx_intr_enable,
14460887aa7fSNélio Laranjeiro 	.rx_queue_intr_disable = mlx5_rx_intr_disable,
1447d3e0f392SMatan Azrad 	.is_removed = mlx5_is_removed,
14488a6a09f8SDekel Peled 	.get_module_info = mlx5_get_module_info,
14498a6a09f8SDekel Peled 	.get_module_eeprom = mlx5_get_module_eeprom,
1450b6b3bf86SOri Kam 	.hairpin_cap_get = mlx5_hairpin_cap_get,
1451d740eb50SSuanming Mou 	.mtr_ops_get = mlx5_flow_meter_ops_get,
14520887aa7fSNélio Laranjeiro };
14530887aa7fSNélio Laranjeiro 
1454e72dd09bSNélio Laranjeiro /**
1455e72dd09bSNélio Laranjeiro  * Verify and store value for device argument.
1456e72dd09bSNélio Laranjeiro  *
1457e72dd09bSNélio Laranjeiro  * @param[in] key
1458e72dd09bSNélio Laranjeiro  *   Key argument to verify.
1459e72dd09bSNélio Laranjeiro  * @param[in] val
1460e72dd09bSNélio Laranjeiro  *   Value associated with key.
1461e72dd09bSNélio Laranjeiro  * @param opaque
1462e72dd09bSNélio Laranjeiro  *   User data.
1463e72dd09bSNélio Laranjeiro  *
1464e72dd09bSNélio Laranjeiro  * @return
1465a6d83b6aSNélio Laranjeiro  *   0 on success, a negative errno value otherwise and rte_errno is set.
1466e72dd09bSNélio Laranjeiro  */
1467e72dd09bSNélio Laranjeiro static int
1468e72dd09bSNélio Laranjeiro mlx5_args_check(const char *key, const char *val, void *opaque)
1469e72dd09bSNélio Laranjeiro {
14707fe24446SShahaf Shuler 	struct mlx5_dev_config *config = opaque;
147199c12dccSNélio Laranjeiro 	unsigned long tmp;
1472e72dd09bSNélio Laranjeiro 
14736de569f5SAdrien Mazarguil 	/* No-op, port representors are processed in mlx5_dev_spawn(). */
14746de569f5SAdrien Mazarguil 	if (!strcmp(MLX5_REPRESENTOR, key))
14756de569f5SAdrien Mazarguil 		return 0;
147699c12dccSNélio Laranjeiro 	errno = 0;
147799c12dccSNélio Laranjeiro 	tmp = strtoul(val, NULL, 0);
147899c12dccSNélio Laranjeiro 	if (errno) {
1479a6d83b6aSNélio Laranjeiro 		rte_errno = errno;
1480a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "%s: \"%s\" is not a valid integer", key, val);
1481a6d83b6aSNélio Laranjeiro 		return -rte_errno;
148299c12dccSNélio Laranjeiro 	}
148399c12dccSNélio Laranjeiro 	if (strcmp(MLX5_RXQ_CQE_COMP_EN, key) == 0) {
14847fe24446SShahaf Shuler 		config->cqe_comp = !!tmp;
1485bc91e8dbSYongseok Koh 	} else if (strcmp(MLX5_RXQ_CQE_PAD_EN, key) == 0) {
1486bc91e8dbSYongseok Koh 		config->cqe_pad = !!tmp;
148778c7a16dSYongseok Koh 	} else if (strcmp(MLX5_RXQ_PKT_PAD_EN, key) == 0) {
148878c7a16dSYongseok Koh 		config->hw_padding = !!tmp;
14897d6bf6b8SYongseok Koh 	} else if (strcmp(MLX5_RX_MPRQ_EN, key) == 0) {
14907d6bf6b8SYongseok Koh 		config->mprq.enabled = !!tmp;
14917d6bf6b8SYongseok Koh 	} else if (strcmp(MLX5_RX_MPRQ_LOG_STRIDE_NUM, key) == 0) {
14927d6bf6b8SYongseok Koh 		config->mprq.stride_num_n = tmp;
14937d6bf6b8SYongseok Koh 	} else if (strcmp(MLX5_RX_MPRQ_MAX_MEMCPY_LEN, key) == 0) {
14947d6bf6b8SYongseok Koh 		config->mprq.max_memcpy_len = tmp;
14957d6bf6b8SYongseok Koh 	} else if (strcmp(MLX5_RXQS_MIN_MPRQ, key) == 0) {
14967d6bf6b8SYongseok Koh 		config->mprq.min_rxqs_num = tmp;
14972a66cf37SYaacov Hazan 	} else if (strcmp(MLX5_TXQ_INLINE, key) == 0) {
1498505f1fe4SViacheslav Ovsiienko 		DRV_LOG(WARNING, "%s: deprecated parameter,"
1499505f1fe4SViacheslav Ovsiienko 				 " converted to txq_inline_max", key);
1500505f1fe4SViacheslav Ovsiienko 		config->txq_inline_max = tmp;
1501505f1fe4SViacheslav Ovsiienko 	} else if (strcmp(MLX5_TXQ_INLINE_MAX, key) == 0) {
1502505f1fe4SViacheslav Ovsiienko 		config->txq_inline_max = tmp;
1503505f1fe4SViacheslav Ovsiienko 	} else if (strcmp(MLX5_TXQ_INLINE_MIN, key) == 0) {
1504505f1fe4SViacheslav Ovsiienko 		config->txq_inline_min = tmp;
1505505f1fe4SViacheslav Ovsiienko 	} else if (strcmp(MLX5_TXQ_INLINE_MPW, key) == 0) {
1506505f1fe4SViacheslav Ovsiienko 		config->txq_inline_mpw = tmp;
15072a66cf37SYaacov Hazan 	} else if (strcmp(MLX5_TXQS_MIN_INLINE, key) == 0) {
15087fe24446SShahaf Shuler 		config->txqs_inline = tmp;
150909d8b416SYongseok Koh 	} else if (strcmp(MLX5_TXQS_MAX_VEC, key) == 0) {
1510a6bd4911SViacheslav Ovsiienko 		DRV_LOG(WARNING, "%s: deprecated parameter, ignored", key);
1511230189d9SNélio Laranjeiro 	} else if (strcmp(MLX5_TXQ_MPW_EN, key) == 0) {
1512f9de8718SShahaf Shuler 		config->mps = !!tmp;
15138409a285SViacheslav Ovsiienko 	} else if (strcmp(MLX5_TX_DB_NC, key) == 0) {
1514f078ceb6SViacheslav Ovsiienko 		if (tmp != MLX5_TXDB_CACHED &&
1515f078ceb6SViacheslav Ovsiienko 		    tmp != MLX5_TXDB_NCACHED &&
1516f078ceb6SViacheslav Ovsiienko 		    tmp != MLX5_TXDB_HEURISTIC) {
1517f078ceb6SViacheslav Ovsiienko 			DRV_LOG(ERR, "invalid Tx doorbell "
1518f078ceb6SViacheslav Ovsiienko 				     "mapping parameter");
1519f078ceb6SViacheslav Ovsiienko 			rte_errno = EINVAL;
1520f078ceb6SViacheslav Ovsiienko 			return -rte_errno;
1521f078ceb6SViacheslav Ovsiienko 		}
1522f078ceb6SViacheslav Ovsiienko 		config->dbnc = tmp;
15236ce84bd8SYongseok Koh 	} else if (strcmp(MLX5_TXQ_MPW_HDR_DSEG_EN, key) == 0) {
1524a6bd4911SViacheslav Ovsiienko 		DRV_LOG(WARNING, "%s: deprecated parameter, ignored", key);
15256ce84bd8SYongseok Koh 	} else if (strcmp(MLX5_TXQ_MAX_INLINE_LEN, key) == 0) {
1526505f1fe4SViacheslav Ovsiienko 		DRV_LOG(WARNING, "%s: deprecated parameter,"
1527505f1fe4SViacheslav Ovsiienko 				 " converted to txq_inline_mpw", key);
1528505f1fe4SViacheslav Ovsiienko 		config->txq_inline_mpw = tmp;
15295644d5b9SNelio Laranjeiro 	} else if (strcmp(MLX5_TX_VEC_EN, key) == 0) {
1530a6bd4911SViacheslav Ovsiienko 		DRV_LOG(WARNING, "%s: deprecated parameter, ignored", key);
15315644d5b9SNelio Laranjeiro 	} else if (strcmp(MLX5_RX_VEC_EN, key) == 0) {
15327fe24446SShahaf Shuler 		config->rx_vec_en = !!tmp;
153378a54648SXueming Li 	} else if (strcmp(MLX5_L3_VXLAN_EN, key) == 0) {
153478a54648SXueming Li 		config->l3_vxlan_en = !!tmp;
1535db209cc3SNélio Laranjeiro 	} else if (strcmp(MLX5_VF_NL_EN, key) == 0) {
1536db209cc3SNélio Laranjeiro 		config->vf_nl_en = !!tmp;
1537e2b4925eSOri Kam 	} else if (strcmp(MLX5_DV_ESW_EN, key) == 0) {
1538e2b4925eSOri Kam 		config->dv_esw_en = !!tmp;
153951e72d38SOri Kam 	} else if (strcmp(MLX5_DV_FLOW_EN, key) == 0) {
154051e72d38SOri Kam 		config->dv_flow_en = !!tmp;
15412d241515SViacheslav Ovsiienko 	} else if (strcmp(MLX5_DV_XMETA_EN, key) == 0) {
15422d241515SViacheslav Ovsiienko 		if (tmp != MLX5_XMETA_MODE_LEGACY &&
15432d241515SViacheslav Ovsiienko 		    tmp != MLX5_XMETA_MODE_META16 &&
15442d241515SViacheslav Ovsiienko 		    tmp != MLX5_XMETA_MODE_META32) {
1545f078ceb6SViacheslav Ovsiienko 			DRV_LOG(ERR, "invalid extensive "
15462d241515SViacheslav Ovsiienko 				     "metadata parameter");
15472d241515SViacheslav Ovsiienko 			rte_errno = EINVAL;
15482d241515SViacheslav Ovsiienko 			return -rte_errno;
15492d241515SViacheslav Ovsiienko 		}
15502d241515SViacheslav Ovsiienko 		config->dv_xmeta_en = tmp;
1551dceb5029SYongseok Koh 	} else if (strcmp(MLX5_MR_EXT_MEMSEG_EN, key) == 0) {
1552dceb5029SYongseok Koh 		config->mr_ext_memseg_en = !!tmp;
1553066cfecdSMatan Azrad 	} else if (strcmp(MLX5_MAX_DUMP_FILES_NUM, key) == 0) {
1554066cfecdSMatan Azrad 		config->max_dump_files_num = tmp;
155521bb6c7eSDekel Peled 	} else if (strcmp(MLX5_LRO_TIMEOUT_USEC, key) == 0) {
155621bb6c7eSDekel Peled 		config->lro.timeout = tmp;
155799c12dccSNélio Laranjeiro 	} else {
1558a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "%s: unknown parameter", key);
1559a6d83b6aSNélio Laranjeiro 		rte_errno = EINVAL;
1560a6d83b6aSNélio Laranjeiro 		return -rte_errno;
1561e72dd09bSNélio Laranjeiro 	}
156299c12dccSNélio Laranjeiro 	return 0;
156399c12dccSNélio Laranjeiro }
1564e72dd09bSNélio Laranjeiro 
1565e72dd09bSNélio Laranjeiro /**
1566e72dd09bSNélio Laranjeiro  * Parse device parameters.
1567e72dd09bSNélio Laranjeiro  *
15687fe24446SShahaf Shuler  * @param config
15697fe24446SShahaf Shuler  *   Pointer to device configuration structure.
1570e72dd09bSNélio Laranjeiro  * @param devargs
1571e72dd09bSNélio Laranjeiro  *   Device arguments structure.
1572e72dd09bSNélio Laranjeiro  *
1573e72dd09bSNélio Laranjeiro  * @return
1574a6d83b6aSNélio Laranjeiro  *   0 on success, a negative errno value otherwise and rte_errno is set.
1575e72dd09bSNélio Laranjeiro  */
1576e72dd09bSNélio Laranjeiro static int
15777fe24446SShahaf Shuler mlx5_args(struct mlx5_dev_config *config, struct rte_devargs *devargs)
1578e72dd09bSNélio Laranjeiro {
1579e72dd09bSNélio Laranjeiro 	const char **params = (const char *[]){
158099c12dccSNélio Laranjeiro 		MLX5_RXQ_CQE_COMP_EN,
1581bc91e8dbSYongseok Koh 		MLX5_RXQ_CQE_PAD_EN,
158278c7a16dSYongseok Koh 		MLX5_RXQ_PKT_PAD_EN,
15837d6bf6b8SYongseok Koh 		MLX5_RX_MPRQ_EN,
15847d6bf6b8SYongseok Koh 		MLX5_RX_MPRQ_LOG_STRIDE_NUM,
15857d6bf6b8SYongseok Koh 		MLX5_RX_MPRQ_MAX_MEMCPY_LEN,
15867d6bf6b8SYongseok Koh 		MLX5_RXQS_MIN_MPRQ,
15872a66cf37SYaacov Hazan 		MLX5_TXQ_INLINE,
1588505f1fe4SViacheslav Ovsiienko 		MLX5_TXQ_INLINE_MIN,
1589505f1fe4SViacheslav Ovsiienko 		MLX5_TXQ_INLINE_MAX,
1590505f1fe4SViacheslav Ovsiienko 		MLX5_TXQ_INLINE_MPW,
15912a66cf37SYaacov Hazan 		MLX5_TXQS_MIN_INLINE,
159209d8b416SYongseok Koh 		MLX5_TXQS_MAX_VEC,
1593230189d9SNélio Laranjeiro 		MLX5_TXQ_MPW_EN,
15946ce84bd8SYongseok Koh 		MLX5_TXQ_MPW_HDR_DSEG_EN,
15956ce84bd8SYongseok Koh 		MLX5_TXQ_MAX_INLINE_LEN,
15968409a285SViacheslav Ovsiienko 		MLX5_TX_DB_NC,
15975644d5b9SNelio Laranjeiro 		MLX5_TX_VEC_EN,
15985644d5b9SNelio Laranjeiro 		MLX5_RX_VEC_EN,
159978a54648SXueming Li 		MLX5_L3_VXLAN_EN,
1600db209cc3SNélio Laranjeiro 		MLX5_VF_NL_EN,
1601e2b4925eSOri Kam 		MLX5_DV_ESW_EN,
160251e72d38SOri Kam 		MLX5_DV_FLOW_EN,
16032d241515SViacheslav Ovsiienko 		MLX5_DV_XMETA_EN,
1604dceb5029SYongseok Koh 		MLX5_MR_EXT_MEMSEG_EN,
16056de569f5SAdrien Mazarguil 		MLX5_REPRESENTOR,
1606066cfecdSMatan Azrad 		MLX5_MAX_DUMP_FILES_NUM,
160721bb6c7eSDekel Peled 		MLX5_LRO_TIMEOUT_USEC,
1608e72dd09bSNélio Laranjeiro 		NULL,
1609e72dd09bSNélio Laranjeiro 	};
1610e72dd09bSNélio Laranjeiro 	struct rte_kvargs *kvlist;
1611e72dd09bSNélio Laranjeiro 	int ret = 0;
1612e72dd09bSNélio Laranjeiro 	int i;
1613e72dd09bSNélio Laranjeiro 
1614e72dd09bSNélio Laranjeiro 	if (devargs == NULL)
1615e72dd09bSNélio Laranjeiro 		return 0;
1616e72dd09bSNélio Laranjeiro 	/* Following UGLY cast is done to pass checkpatch. */
1617e72dd09bSNélio Laranjeiro 	kvlist = rte_kvargs_parse(devargs->args, params);
161815b0ea00SMatan Azrad 	if (kvlist == NULL) {
161915b0ea00SMatan Azrad 		rte_errno = EINVAL;
162015b0ea00SMatan Azrad 		return -rte_errno;
162115b0ea00SMatan Azrad 	}
1622e72dd09bSNélio Laranjeiro 	/* Process parameters. */
1623e72dd09bSNélio Laranjeiro 	for (i = 0; (params[i] != NULL); ++i) {
1624e72dd09bSNélio Laranjeiro 		if (rte_kvargs_count(kvlist, params[i])) {
1625e72dd09bSNélio Laranjeiro 			ret = rte_kvargs_process(kvlist, params[i],
16267fe24446SShahaf Shuler 						 mlx5_args_check, config);
1627a6d83b6aSNélio Laranjeiro 			if (ret) {
1628a6d83b6aSNélio Laranjeiro 				rte_errno = EINVAL;
1629a67323e4SShahaf Shuler 				rte_kvargs_free(kvlist);
1630a6d83b6aSNélio Laranjeiro 				return -rte_errno;
1631e72dd09bSNélio Laranjeiro 			}
1632e72dd09bSNélio Laranjeiro 		}
1633a67323e4SShahaf Shuler 	}
1634e72dd09bSNélio Laranjeiro 	rte_kvargs_free(kvlist);
1635e72dd09bSNélio Laranjeiro 	return 0;
1636e72dd09bSNélio Laranjeiro }
1637e72dd09bSNélio Laranjeiro 
1638fdf91e0fSJan Blunck static struct rte_pci_driver mlx5_driver;
1639771fa900SAdrien Mazarguil 
16407be600c8SYongseok Koh /**
16417be600c8SYongseok Koh  * PMD global initialization.
16427be600c8SYongseok Koh  *
16437be600c8SYongseok Koh  * Independent from individual device, this function initializes global
16447be600c8SYongseok Koh  * per-PMD data structures distinguishing primary and secondary processes.
16457be600c8SYongseok Koh  * Hence, each initialization is called once per a process.
16467be600c8SYongseok Koh  *
16477be600c8SYongseok Koh  * @return
16487be600c8SYongseok Koh  *   0 on success, a negative errno value otherwise and rte_errno is set.
16497be600c8SYongseok Koh  */
16507be600c8SYongseok Koh static int
16517be600c8SYongseok Koh mlx5_init_once(void)
16527be600c8SYongseok Koh {
16537be600c8SYongseok Koh 	struct mlx5_shared_data *sd;
16547be600c8SYongseok Koh 	struct mlx5_local_data *ld = &mlx5_local_data;
1655edf73dd3SAnatoly Burakov 	int ret = 0;
16567be600c8SYongseok Koh 
16577be600c8SYongseok Koh 	if (mlx5_init_shared_data())
16587be600c8SYongseok Koh 		return -rte_errno;
16597be600c8SYongseok Koh 	sd = mlx5_shared_data;
16607be600c8SYongseok Koh 	assert(sd);
16617be600c8SYongseok Koh 	rte_spinlock_lock(&sd->lock);
16627be600c8SYongseok Koh 	switch (rte_eal_process_type()) {
16637be600c8SYongseok Koh 	case RTE_PROC_PRIMARY:
16647be600c8SYongseok Koh 		if (sd->init_done)
16657be600c8SYongseok Koh 			break;
16667be600c8SYongseok Koh 		LIST_INIT(&sd->mem_event_cb_list);
16677be600c8SYongseok Koh 		rte_rwlock_init(&sd->mem_event_rwlock);
16687be600c8SYongseok Koh 		rte_mem_event_callback_register("MLX5_MEM_EVENT_CB",
16697be600c8SYongseok Koh 						mlx5_mr_mem_event_cb, NULL);
1670edf73dd3SAnatoly Burakov 		ret = mlx5_mp_init_primary();
1671edf73dd3SAnatoly Burakov 		if (ret)
1672edf73dd3SAnatoly Burakov 			goto out;
16737be600c8SYongseok Koh 		sd->init_done = true;
16747be600c8SYongseok Koh 		break;
16757be600c8SYongseok Koh 	case RTE_PROC_SECONDARY:
16767be600c8SYongseok Koh 		if (ld->init_done)
16777be600c8SYongseok Koh 			break;
1678edf73dd3SAnatoly Burakov 		ret = mlx5_mp_init_secondary();
1679edf73dd3SAnatoly Burakov 		if (ret)
1680edf73dd3SAnatoly Burakov 			goto out;
16817be600c8SYongseok Koh 		++sd->secondary_cnt;
16827be600c8SYongseok Koh 		ld->init_done = true;
16837be600c8SYongseok Koh 		break;
16847be600c8SYongseok Koh 	default:
16857be600c8SYongseok Koh 		break;
16867be600c8SYongseok Koh 	}
1687edf73dd3SAnatoly Burakov out:
16887be600c8SYongseok Koh 	rte_spinlock_unlock(&sd->lock);
1689edf73dd3SAnatoly Burakov 	return ret;
16907be600c8SYongseok Koh }
16917be600c8SYongseok Koh 
16927be600c8SYongseok Koh /**
169338b4b397SViacheslav Ovsiienko  * Configures the minimal amount of data to inline into WQE
169438b4b397SViacheslav Ovsiienko  * while sending packets.
169538b4b397SViacheslav Ovsiienko  *
169638b4b397SViacheslav Ovsiienko  * - the txq_inline_min has the maximal priority, if this
169738b4b397SViacheslav Ovsiienko  *   key is specified in devargs
169838b4b397SViacheslav Ovsiienko  * - if DevX is enabled the inline mode is queried from the
169938b4b397SViacheslav Ovsiienko  *   device (HCA attributes and NIC vport context if needed).
170038b4b397SViacheslav Ovsiienko  * - otherwise L2 mode (18 bytes) is assumed for ConnectX-4/4LX
170138b4b397SViacheslav Ovsiienko  *   and none (0 bytes) for other NICs
170238b4b397SViacheslav Ovsiienko  *
170338b4b397SViacheslav Ovsiienko  * @param spawn
170438b4b397SViacheslav Ovsiienko  *   Verbs device parameters (name, port, switch_info) to spawn.
170538b4b397SViacheslav Ovsiienko  * @param config
170638b4b397SViacheslav Ovsiienko  *   Device configuration parameters.
170738b4b397SViacheslav Ovsiienko  */
170838b4b397SViacheslav Ovsiienko static void
170938b4b397SViacheslav Ovsiienko mlx5_set_min_inline(struct mlx5_dev_spawn_data *spawn,
171038b4b397SViacheslav Ovsiienko 		    struct mlx5_dev_config *config)
171138b4b397SViacheslav Ovsiienko {
171238b4b397SViacheslav Ovsiienko 	if (config->txq_inline_min != MLX5_ARG_UNSET) {
171338b4b397SViacheslav Ovsiienko 		/* Application defines size of inlined data explicitly. */
171438b4b397SViacheslav Ovsiienko 		switch (spawn->pci_dev->id.device_id) {
171538b4b397SViacheslav Ovsiienko 		case PCI_DEVICE_ID_MELLANOX_CONNECTX4:
171638b4b397SViacheslav Ovsiienko 		case PCI_DEVICE_ID_MELLANOX_CONNECTX4VF:
171738b4b397SViacheslav Ovsiienko 			if (config->txq_inline_min <
171838b4b397SViacheslav Ovsiienko 				       (int)MLX5_INLINE_HSIZE_L2) {
171938b4b397SViacheslav Ovsiienko 				DRV_LOG(DEBUG,
172038b4b397SViacheslav Ovsiienko 					"txq_inline_mix aligned to minimal"
172138b4b397SViacheslav Ovsiienko 					" ConnectX-4 required value %d",
172238b4b397SViacheslav Ovsiienko 					(int)MLX5_INLINE_HSIZE_L2);
172338b4b397SViacheslav Ovsiienko 				config->txq_inline_min = MLX5_INLINE_HSIZE_L2;
172438b4b397SViacheslav Ovsiienko 			}
172538b4b397SViacheslav Ovsiienko 			break;
172638b4b397SViacheslav Ovsiienko 		}
172738b4b397SViacheslav Ovsiienko 		goto exit;
172838b4b397SViacheslav Ovsiienko 	}
172938b4b397SViacheslav Ovsiienko 	if (config->hca_attr.eth_net_offloads) {
173038b4b397SViacheslav Ovsiienko 		/* We have DevX enabled, inline mode queried successfully. */
173138b4b397SViacheslav Ovsiienko 		switch (config->hca_attr.wqe_inline_mode) {
173238b4b397SViacheslav Ovsiienko 		case MLX5_CAP_INLINE_MODE_L2:
173338b4b397SViacheslav Ovsiienko 			/* outer L2 header must be inlined. */
173438b4b397SViacheslav Ovsiienko 			config->txq_inline_min = MLX5_INLINE_HSIZE_L2;
173538b4b397SViacheslav Ovsiienko 			goto exit;
173638b4b397SViacheslav Ovsiienko 		case MLX5_CAP_INLINE_MODE_NOT_REQUIRED:
173738b4b397SViacheslav Ovsiienko 			/* No inline data are required by NIC. */
173838b4b397SViacheslav Ovsiienko 			config->txq_inline_min = MLX5_INLINE_HSIZE_NONE;
173938b4b397SViacheslav Ovsiienko 			config->hw_vlan_insert =
174038b4b397SViacheslav Ovsiienko 				config->hca_attr.wqe_vlan_insert;
174138b4b397SViacheslav Ovsiienko 			DRV_LOG(DEBUG, "Tx VLAN insertion is supported");
174238b4b397SViacheslav Ovsiienko 			goto exit;
174338b4b397SViacheslav Ovsiienko 		case MLX5_CAP_INLINE_MODE_VPORT_CONTEXT:
174438b4b397SViacheslav Ovsiienko 			/* inline mode is defined by NIC vport context. */
174538b4b397SViacheslav Ovsiienko 			if (!config->hca_attr.eth_virt)
174638b4b397SViacheslav Ovsiienko 				break;
174738b4b397SViacheslav Ovsiienko 			switch (config->hca_attr.vport_inline_mode) {
174838b4b397SViacheslav Ovsiienko 			case MLX5_INLINE_MODE_NONE:
174938b4b397SViacheslav Ovsiienko 				config->txq_inline_min =
175038b4b397SViacheslav Ovsiienko 					MLX5_INLINE_HSIZE_NONE;
175138b4b397SViacheslav Ovsiienko 				goto exit;
175238b4b397SViacheslav Ovsiienko 			case MLX5_INLINE_MODE_L2:
175338b4b397SViacheslav Ovsiienko 				config->txq_inline_min =
175438b4b397SViacheslav Ovsiienko 					MLX5_INLINE_HSIZE_L2;
175538b4b397SViacheslav Ovsiienko 				goto exit;
175638b4b397SViacheslav Ovsiienko 			case MLX5_INLINE_MODE_IP:
175738b4b397SViacheslav Ovsiienko 				config->txq_inline_min =
175838b4b397SViacheslav Ovsiienko 					MLX5_INLINE_HSIZE_L3;
175938b4b397SViacheslav Ovsiienko 				goto exit;
176038b4b397SViacheslav Ovsiienko 			case MLX5_INLINE_MODE_TCP_UDP:
176138b4b397SViacheslav Ovsiienko 				config->txq_inline_min =
176238b4b397SViacheslav Ovsiienko 					MLX5_INLINE_HSIZE_L4;
176338b4b397SViacheslav Ovsiienko 				goto exit;
176438b4b397SViacheslav Ovsiienko 			case MLX5_INLINE_MODE_INNER_L2:
176538b4b397SViacheslav Ovsiienko 				config->txq_inline_min =
176638b4b397SViacheslav Ovsiienko 					MLX5_INLINE_HSIZE_INNER_L2;
176738b4b397SViacheslav Ovsiienko 				goto exit;
176838b4b397SViacheslav Ovsiienko 			case MLX5_INLINE_MODE_INNER_IP:
176938b4b397SViacheslav Ovsiienko 				config->txq_inline_min =
177038b4b397SViacheslav Ovsiienko 					MLX5_INLINE_HSIZE_INNER_L3;
177138b4b397SViacheslav Ovsiienko 				goto exit;
177238b4b397SViacheslav Ovsiienko 			case MLX5_INLINE_MODE_INNER_TCP_UDP:
177338b4b397SViacheslav Ovsiienko 				config->txq_inline_min =
177438b4b397SViacheslav Ovsiienko 					MLX5_INLINE_HSIZE_INNER_L4;
177538b4b397SViacheslav Ovsiienko 				goto exit;
177638b4b397SViacheslav Ovsiienko 			}
177738b4b397SViacheslav Ovsiienko 		}
177838b4b397SViacheslav Ovsiienko 	}
177938b4b397SViacheslav Ovsiienko 	/*
178038b4b397SViacheslav Ovsiienko 	 * We get here if we are unable to deduce
178138b4b397SViacheslav Ovsiienko 	 * inline data size with DevX. Try PCI ID
178238b4b397SViacheslav Ovsiienko 	 * to determine old NICs.
178338b4b397SViacheslav Ovsiienko 	 */
178438b4b397SViacheslav Ovsiienko 	switch (spawn->pci_dev->id.device_id) {
178538b4b397SViacheslav Ovsiienko 	case PCI_DEVICE_ID_MELLANOX_CONNECTX4:
178638b4b397SViacheslav Ovsiienko 	case PCI_DEVICE_ID_MELLANOX_CONNECTX4VF:
178738b4b397SViacheslav Ovsiienko 	case PCI_DEVICE_ID_MELLANOX_CONNECTX4LX:
178838b4b397SViacheslav Ovsiienko 	case PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF:
1789614de6c8SViacheslav Ovsiienko 		config->txq_inline_min = MLX5_INLINE_HSIZE_L2;
179038b4b397SViacheslav Ovsiienko 		config->hw_vlan_insert = 0;
179138b4b397SViacheslav Ovsiienko 		break;
179238b4b397SViacheslav Ovsiienko 	case PCI_DEVICE_ID_MELLANOX_CONNECTX5:
179338b4b397SViacheslav Ovsiienko 	case PCI_DEVICE_ID_MELLANOX_CONNECTX5VF:
179438b4b397SViacheslav Ovsiienko 	case PCI_DEVICE_ID_MELLANOX_CONNECTX5EX:
179538b4b397SViacheslav Ovsiienko 	case PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF:
179638b4b397SViacheslav Ovsiienko 		/*
179738b4b397SViacheslav Ovsiienko 		 * These NICs support VLAN insertion from WQE and
179838b4b397SViacheslav Ovsiienko 		 * report the wqe_vlan_insert flag. But there is the bug
179938b4b397SViacheslav Ovsiienko 		 * and PFC control may be broken, so disable feature.
180038b4b397SViacheslav Ovsiienko 		 */
180138b4b397SViacheslav Ovsiienko 		config->hw_vlan_insert = 0;
180220215627SDavid Christensen 		config->txq_inline_min = MLX5_INLINE_HSIZE_NONE;
180338b4b397SViacheslav Ovsiienko 		break;
180438b4b397SViacheslav Ovsiienko 	default:
180538b4b397SViacheslav Ovsiienko 		config->txq_inline_min = MLX5_INLINE_HSIZE_NONE;
180638b4b397SViacheslav Ovsiienko 		break;
180738b4b397SViacheslav Ovsiienko 	}
180838b4b397SViacheslav Ovsiienko exit:
180938b4b397SViacheslav Ovsiienko 	DRV_LOG(DEBUG, "min tx inline configured: %d", config->txq_inline_min);
181038b4b397SViacheslav Ovsiienko }
181138b4b397SViacheslav Ovsiienko 
181238b4b397SViacheslav Ovsiienko /**
181339139371SViacheslav Ovsiienko  * Configures the metadata mask fields in the shared context.
181439139371SViacheslav Ovsiienko  *
181539139371SViacheslav Ovsiienko  * @param [in] dev
181639139371SViacheslav Ovsiienko  *   Pointer to Ethernet device.
181739139371SViacheslav Ovsiienko  */
181839139371SViacheslav Ovsiienko static void
181939139371SViacheslav Ovsiienko mlx5_set_metadata_mask(struct rte_eth_dev *dev)
182039139371SViacheslav Ovsiienko {
182139139371SViacheslav Ovsiienko 	struct mlx5_priv *priv = dev->data->dev_private;
182239139371SViacheslav Ovsiienko 	struct mlx5_ibv_shared *sh = priv->sh;
182339139371SViacheslav Ovsiienko 	uint32_t meta, mark, reg_c0;
182439139371SViacheslav Ovsiienko 
182539139371SViacheslav Ovsiienko 	reg_c0 = ~priv->vport_meta_mask;
182639139371SViacheslav Ovsiienko 	switch (priv->config.dv_xmeta_en) {
182739139371SViacheslav Ovsiienko 	case MLX5_XMETA_MODE_LEGACY:
182839139371SViacheslav Ovsiienko 		meta = UINT32_MAX;
182939139371SViacheslav Ovsiienko 		mark = MLX5_FLOW_MARK_MASK;
183039139371SViacheslav Ovsiienko 		break;
183139139371SViacheslav Ovsiienko 	case MLX5_XMETA_MODE_META16:
183239139371SViacheslav Ovsiienko 		meta = reg_c0 >> rte_bsf32(reg_c0);
183339139371SViacheslav Ovsiienko 		mark = MLX5_FLOW_MARK_MASK;
183439139371SViacheslav Ovsiienko 		break;
183539139371SViacheslav Ovsiienko 	case MLX5_XMETA_MODE_META32:
183639139371SViacheslav Ovsiienko 		meta = UINT32_MAX;
183739139371SViacheslav Ovsiienko 		mark = (reg_c0 >> rte_bsf32(reg_c0)) & MLX5_FLOW_MARK_MASK;
183839139371SViacheslav Ovsiienko 		break;
183939139371SViacheslav Ovsiienko 	default:
184039139371SViacheslav Ovsiienko 		meta = 0;
184139139371SViacheslav Ovsiienko 		mark = 0;
184239139371SViacheslav Ovsiienko 		assert(false);
184339139371SViacheslav Ovsiienko 		break;
184439139371SViacheslav Ovsiienko 	}
184539139371SViacheslav Ovsiienko 	if (sh->dv_mark_mask && sh->dv_mark_mask != mark)
184639139371SViacheslav Ovsiienko 		DRV_LOG(WARNING, "metadata MARK mask mismatche %08X:%08X",
184739139371SViacheslav Ovsiienko 				 sh->dv_mark_mask, mark);
184839139371SViacheslav Ovsiienko 	else
184939139371SViacheslav Ovsiienko 		sh->dv_mark_mask = mark;
185039139371SViacheslav Ovsiienko 	if (sh->dv_meta_mask && sh->dv_meta_mask != meta)
185139139371SViacheslav Ovsiienko 		DRV_LOG(WARNING, "metadata META mask mismatche %08X:%08X",
185239139371SViacheslav Ovsiienko 				 sh->dv_meta_mask, meta);
185339139371SViacheslav Ovsiienko 	else
185439139371SViacheslav Ovsiienko 		sh->dv_meta_mask = meta;
185539139371SViacheslav Ovsiienko 	if (sh->dv_regc0_mask && sh->dv_regc0_mask != reg_c0)
185639139371SViacheslav Ovsiienko 		DRV_LOG(WARNING, "metadata reg_c0 mask mismatche %08X:%08X",
185739139371SViacheslav Ovsiienko 				 sh->dv_meta_mask, reg_c0);
185839139371SViacheslav Ovsiienko 	else
185939139371SViacheslav Ovsiienko 		sh->dv_regc0_mask = reg_c0;
186039139371SViacheslav Ovsiienko 	DRV_LOG(DEBUG, "metadata mode %u", priv->config.dv_xmeta_en);
186139139371SViacheslav Ovsiienko 	DRV_LOG(DEBUG, "metadata MARK mask %08X", sh->dv_mark_mask);
186239139371SViacheslav Ovsiienko 	DRV_LOG(DEBUG, "metadata META mask %08X", sh->dv_meta_mask);
186339139371SViacheslav Ovsiienko 	DRV_LOG(DEBUG, "metadata reg_c0 mask %08X", sh->dv_regc0_mask);
186439139371SViacheslav Ovsiienko }
186539139371SViacheslav Ovsiienko 
186639139371SViacheslav Ovsiienko /**
186721cae858SDekel Peled  * Allocate page of door-bells and register it using DevX API.
186821cae858SDekel Peled  *
186921cae858SDekel Peled  * @param [in] dev
187021cae858SDekel Peled  *   Pointer to Ethernet device.
187121cae858SDekel Peled  *
187221cae858SDekel Peled  * @return
187321cae858SDekel Peled  *   Pointer to new page on success, NULL otherwise.
187421cae858SDekel Peled  */
187521cae858SDekel Peled static struct mlx5_devx_dbr_page *
187621cae858SDekel Peled mlx5_alloc_dbr_page(struct rte_eth_dev *dev)
187721cae858SDekel Peled {
187821cae858SDekel Peled 	struct mlx5_priv *priv = dev->data->dev_private;
187921cae858SDekel Peled 	struct mlx5_devx_dbr_page *page;
188021cae858SDekel Peled 
188121cae858SDekel Peled 	/* Allocate space for door-bell page and management data. */
188221cae858SDekel Peled 	page = rte_calloc_socket(__func__, 1, sizeof(struct mlx5_devx_dbr_page),
188321cae858SDekel Peled 				 RTE_CACHE_LINE_SIZE, dev->device->numa_node);
188421cae858SDekel Peled 	if (!page) {
188521cae858SDekel Peled 		DRV_LOG(ERR, "port %u cannot allocate dbr page",
188621cae858SDekel Peled 			dev->data->port_id);
188721cae858SDekel Peled 		return NULL;
188821cae858SDekel Peled 	}
188921cae858SDekel Peled 	/* Register allocated memory. */
189021cae858SDekel Peled 	page->umem = mlx5_glue->devx_umem_reg(priv->sh->ctx, page->dbrs,
189121cae858SDekel Peled 					      MLX5_DBR_PAGE_SIZE, 0);
189221cae858SDekel Peled 	if (!page->umem) {
189321cae858SDekel Peled 		DRV_LOG(ERR, "port %u cannot umem reg dbr page",
189421cae858SDekel Peled 			dev->data->port_id);
189521cae858SDekel Peled 		rte_free(page);
189621cae858SDekel Peled 		return NULL;
189721cae858SDekel Peled 	}
189821cae858SDekel Peled 	return page;
189921cae858SDekel Peled }
190021cae858SDekel Peled 
190121cae858SDekel Peled /**
190221cae858SDekel Peled  * Find the next available door-bell, allocate new page if needed.
190321cae858SDekel Peled  *
190421cae858SDekel Peled  * @param [in] dev
190521cae858SDekel Peled  *   Pointer to Ethernet device.
190621cae858SDekel Peled  * @param [out] dbr_page
190721cae858SDekel Peled  *   Door-bell page containing the page data.
190821cae858SDekel Peled  *
190921cae858SDekel Peled  * @return
191021cae858SDekel Peled  *   Door-bell address offset on success, a negative error value otherwise.
191121cae858SDekel Peled  */
191221cae858SDekel Peled int64_t
191321cae858SDekel Peled mlx5_get_dbr(struct rte_eth_dev *dev, struct mlx5_devx_dbr_page **dbr_page)
191421cae858SDekel Peled {
191521cae858SDekel Peled 	struct mlx5_priv *priv = dev->data->dev_private;
191621cae858SDekel Peled 	struct mlx5_devx_dbr_page *page = NULL;
191721cae858SDekel Peled 	uint32_t i, j;
191821cae858SDekel Peled 
191921cae858SDekel Peled 	LIST_FOREACH(page, &priv->dbrpgs, next)
192021cae858SDekel Peled 		if (page->dbr_count < MLX5_DBR_PER_PAGE)
192121cae858SDekel Peled 			break;
192221cae858SDekel Peled 	if (!page) { /* No page with free door-bell exists. */
192321cae858SDekel Peled 		page = mlx5_alloc_dbr_page(dev);
192421cae858SDekel Peled 		if (!page) /* Failed to allocate new page. */
192521cae858SDekel Peled 			return (-1);
192621cae858SDekel Peled 		LIST_INSERT_HEAD(&priv->dbrpgs, page, next);
192721cae858SDekel Peled 	}
192821cae858SDekel Peled 	/* Loop to find bitmap part with clear bit. */
192921cae858SDekel Peled 	for (i = 0;
193021cae858SDekel Peled 	     i < MLX5_DBR_BITMAP_SIZE && page->dbr_bitmap[i] == UINT64_MAX;
193121cae858SDekel Peled 	     i++)
193221cae858SDekel Peled 		; /* Empty. */
193321cae858SDekel Peled 	/* Find the first clear bit. */
193421cae858SDekel Peled 	j = rte_bsf64(~page->dbr_bitmap[i]);
193521cae858SDekel Peled 	assert(i < (MLX5_DBR_PER_PAGE / 64));
193621cae858SDekel Peled 	page->dbr_bitmap[i] |= (1 << j);
193721cae858SDekel Peled 	page->dbr_count++;
193821cae858SDekel Peled 	*dbr_page = page;
193921cae858SDekel Peled 	return (((i * 64) + j) * sizeof(uint64_t));
194021cae858SDekel Peled }
194121cae858SDekel Peled 
194221cae858SDekel Peled /**
194321cae858SDekel Peled  * Release a door-bell record.
194421cae858SDekel Peled  *
194521cae858SDekel Peled  * @param [in] dev
194621cae858SDekel Peled  *   Pointer to Ethernet device.
194721cae858SDekel Peled  * @param [in] umem_id
194821cae858SDekel Peled  *   UMEM ID of page containing the door-bell record to release.
194921cae858SDekel Peled  * @param [in] offset
195021cae858SDekel Peled  *   Offset of door-bell record in page.
195121cae858SDekel Peled  *
195221cae858SDekel Peled  * @return
195321cae858SDekel Peled  *   0 on success, a negative error value otherwise.
195421cae858SDekel Peled  */
195521cae858SDekel Peled int32_t
195621cae858SDekel Peled mlx5_release_dbr(struct rte_eth_dev *dev, uint32_t umem_id, uint64_t offset)
195721cae858SDekel Peled {
195821cae858SDekel Peled 	struct mlx5_priv *priv = dev->data->dev_private;
195921cae858SDekel Peled 	struct mlx5_devx_dbr_page *page = NULL;
196021cae858SDekel Peled 	int ret = 0;
196121cae858SDekel Peled 
196221cae858SDekel Peled 	LIST_FOREACH(page, &priv->dbrpgs, next)
196321cae858SDekel Peled 		/* Find the page this address belongs to. */
196421cae858SDekel Peled 		if (page->umem->umem_id == umem_id)
196521cae858SDekel Peled 			break;
196621cae858SDekel Peled 	if (!page)
196721cae858SDekel Peled 		return -EINVAL;
196821cae858SDekel Peled 	page->dbr_count--;
196921cae858SDekel Peled 	if (!page->dbr_count) {
197021cae858SDekel Peled 		/* Page not used, free it and remove from list. */
197121cae858SDekel Peled 		LIST_REMOVE(page, next);
197221cae858SDekel Peled 		if (page->umem)
197321cae858SDekel Peled 			ret = -mlx5_glue->devx_umem_dereg(page->umem);
197421cae858SDekel Peled 		rte_free(page);
197521cae858SDekel Peled 	} else {
197621cae858SDekel Peled 		/* Mark in bitmap that this door-bell is not in use. */
1977a88209b0SDekel Peled 		offset /= MLX5_DBR_SIZE;
197821cae858SDekel Peled 		int i = offset / 64;
197921cae858SDekel Peled 		int j = offset % 64;
198021cae858SDekel Peled 
198121cae858SDekel Peled 		page->dbr_bitmap[i] &= ~(1 << j);
198221cae858SDekel Peled 	}
198321cae858SDekel Peled 	return ret;
198421cae858SDekel Peled }
198521cae858SDekel Peled 
198621cae858SDekel Peled /**
198792d5dd48SViacheslav Ovsiienko  * Check sibling device configurations.
198892d5dd48SViacheslav Ovsiienko  *
198992d5dd48SViacheslav Ovsiienko  * Sibling devices sharing the Infiniband device context
199092d5dd48SViacheslav Ovsiienko  * should have compatible configurations. This regards
199192d5dd48SViacheslav Ovsiienko  * representors and bonding slaves.
199292d5dd48SViacheslav Ovsiienko  *
199392d5dd48SViacheslav Ovsiienko  * @param priv
199492d5dd48SViacheslav Ovsiienko  *   Private device descriptor.
199592d5dd48SViacheslav Ovsiienko  * @param config
199692d5dd48SViacheslav Ovsiienko  *   Configuration of the device is going to be created.
199792d5dd48SViacheslav Ovsiienko  *
199892d5dd48SViacheslav Ovsiienko  * @return
199992d5dd48SViacheslav Ovsiienko  *   0 on success, EINVAL otherwise
200092d5dd48SViacheslav Ovsiienko  */
200192d5dd48SViacheslav Ovsiienko static int
200292d5dd48SViacheslav Ovsiienko mlx5_dev_check_sibling_config(struct mlx5_priv *priv,
200392d5dd48SViacheslav Ovsiienko 			      struct mlx5_dev_config *config)
200492d5dd48SViacheslav Ovsiienko {
200592d5dd48SViacheslav Ovsiienko 	struct mlx5_ibv_shared *sh = priv->sh;
200692d5dd48SViacheslav Ovsiienko 	struct mlx5_dev_config *sh_conf = NULL;
200792d5dd48SViacheslav Ovsiienko 	uint16_t port_id;
200892d5dd48SViacheslav Ovsiienko 
200992d5dd48SViacheslav Ovsiienko 	assert(sh);
201092d5dd48SViacheslav Ovsiienko 	/* Nothing to compare for the single/first device. */
201192d5dd48SViacheslav Ovsiienko 	if (sh->refcnt == 1)
201292d5dd48SViacheslav Ovsiienko 		return 0;
201392d5dd48SViacheslav Ovsiienko 	/* Find the device with shared context. */
2014fbc83412SViacheslav Ovsiienko 	MLX5_ETH_FOREACH_DEV(port_id, priv->pci_dev) {
201592d5dd48SViacheslav Ovsiienko 		struct mlx5_priv *opriv =
201692d5dd48SViacheslav Ovsiienko 			rte_eth_devices[port_id].data->dev_private;
201792d5dd48SViacheslav Ovsiienko 
201892d5dd48SViacheslav Ovsiienko 		if (opriv && opriv != priv && opriv->sh == sh) {
201992d5dd48SViacheslav Ovsiienko 			sh_conf = &opriv->config;
202092d5dd48SViacheslav Ovsiienko 			break;
202192d5dd48SViacheslav Ovsiienko 		}
202292d5dd48SViacheslav Ovsiienko 	}
202392d5dd48SViacheslav Ovsiienko 	if (!sh_conf)
202492d5dd48SViacheslav Ovsiienko 		return 0;
202592d5dd48SViacheslav Ovsiienko 	if (sh_conf->dv_flow_en ^ config->dv_flow_en) {
202692d5dd48SViacheslav Ovsiienko 		DRV_LOG(ERR, "\"dv_flow_en\" configuration mismatch"
202792d5dd48SViacheslav Ovsiienko 			     " for shared %s context", sh->ibdev_name);
202892d5dd48SViacheslav Ovsiienko 		rte_errno = EINVAL;
202992d5dd48SViacheslav Ovsiienko 		return rte_errno;
203092d5dd48SViacheslav Ovsiienko 	}
20312d241515SViacheslav Ovsiienko 	if (sh_conf->dv_xmeta_en ^ config->dv_xmeta_en) {
20322d241515SViacheslav Ovsiienko 		DRV_LOG(ERR, "\"dv_xmeta_en\" configuration mismatch"
20332d241515SViacheslav Ovsiienko 			     " for shared %s context", sh->ibdev_name);
20342d241515SViacheslav Ovsiienko 		rte_errno = EINVAL;
20352d241515SViacheslav Ovsiienko 		return rte_errno;
20362d241515SViacheslav Ovsiienko 	}
203792d5dd48SViacheslav Ovsiienko 	return 0;
203892d5dd48SViacheslav Ovsiienko }
203992d5dd48SViacheslav Ovsiienko /**
2040f38c5457SAdrien Mazarguil  * Spawn an Ethernet device from Verbs information.
2041771fa900SAdrien Mazarguil  *
2042f38c5457SAdrien Mazarguil  * @param dpdk_dev
2043f38c5457SAdrien Mazarguil  *   Backing DPDK device.
2044ad74bc61SViacheslav Ovsiienko  * @param spawn
2045ad74bc61SViacheslav Ovsiienko  *   Verbs device parameters (name, port, switch_info) to spawn.
2046f87bfa8eSYongseok Koh  * @param config
2047f87bfa8eSYongseok Koh  *   Device configuration parameters.
2048771fa900SAdrien Mazarguil  *
2049771fa900SAdrien Mazarguil  * @return
2050f38c5457SAdrien Mazarguil  *   A valid Ethernet device object on success, NULL otherwise and rte_errno
2051206254b7SOphir Munk  *   is set. The following errors are defined:
20526de569f5SAdrien Mazarguil  *
20536de569f5SAdrien Mazarguil  *   EBUSY: device is not supposed to be spawned.
2054206254b7SOphir Munk  *   EEXIST: device is already spawned
2055771fa900SAdrien Mazarguil  */
2056f38c5457SAdrien Mazarguil static struct rte_eth_dev *
2057f38c5457SAdrien Mazarguil mlx5_dev_spawn(struct rte_device *dpdk_dev,
2058ad74bc61SViacheslav Ovsiienko 	       struct mlx5_dev_spawn_data *spawn,
2059ad74bc61SViacheslav Ovsiienko 	       struct mlx5_dev_config config)
2060771fa900SAdrien Mazarguil {
2061ad74bc61SViacheslav Ovsiienko 	const struct mlx5_switch_info *switch_info = &spawn->info;
206217e19bc4SViacheslav Ovsiienko 	struct mlx5_ibv_shared *sh = NULL;
206368128934SAdrien Mazarguil 	struct ibv_port_attr port_attr;
20646057a10bSAdrien Mazarguil 	struct mlx5dv_context dv_attr = { .comp_mask = 0 };
20659083982cSAdrien Mazarguil 	struct rte_eth_dev *eth_dev = NULL;
2066dbeba4cfSThomas Monjalon 	struct mlx5_priv *priv = NULL;
2067771fa900SAdrien Mazarguil 	int err = 0;
206878c7a16dSYongseok Koh 	unsigned int hw_padding = 0;
2069e192ef80SYaacov Hazan 	unsigned int mps;
2070523f5a74SYongseok Koh 	unsigned int cqe_comp;
2071bc91e8dbSYongseok Koh 	unsigned int cqe_pad = 0;
2072772d3435SXueming Li 	unsigned int tunnel_en = 0;
20731f106da2SMatan Azrad 	unsigned int mpls_en = 0;
20745f8ba81cSXueming Li 	unsigned int swp = 0;
20757d6bf6b8SYongseok Koh 	unsigned int mprq = 0;
20767d6bf6b8SYongseok Koh 	unsigned int mprq_min_stride_size_n = 0;
20777d6bf6b8SYongseok Koh 	unsigned int mprq_max_stride_size_n = 0;
20787d6bf6b8SYongseok Koh 	unsigned int mprq_min_stride_num_n = 0;
20797d6bf6b8SYongseok Koh 	unsigned int mprq_max_stride_num_n = 0;
20806d13ea8eSOlivier Matz 	struct rte_ether_addr mac;
208168128934SAdrien Mazarguil 	char name[RTE_ETH_NAME_MAX_LEN];
20822b730263SAdrien Mazarguil 	int own_domain_id = 0;
2083206254b7SOphir Munk 	uint16_t port_id;
20842b730263SAdrien Mazarguil 	unsigned int i;
2085d5c06b1bSViacheslav Ovsiienko #ifdef HAVE_MLX5DV_DR_DEVX_PORT
208639139371SViacheslav Ovsiienko 	struct mlx5dv_devx_port devx_port = { .comp_mask = 0 };
2087d5c06b1bSViacheslav Ovsiienko #endif
2088771fa900SAdrien Mazarguil 
20896de569f5SAdrien Mazarguil 	/* Determine if this port representor is supposed to be spawned. */
20906de569f5SAdrien Mazarguil 	if (switch_info->representor && dpdk_dev->devargs) {
20916de569f5SAdrien Mazarguil 		struct rte_eth_devargs eth_da;
20926de569f5SAdrien Mazarguil 
20936de569f5SAdrien Mazarguil 		err = rte_eth_devargs_parse(dpdk_dev->devargs->args, &eth_da);
20946de569f5SAdrien Mazarguil 		if (err) {
20956de569f5SAdrien Mazarguil 			rte_errno = -err;
20966de569f5SAdrien Mazarguil 			DRV_LOG(ERR, "failed to process device arguments: %s",
20976de569f5SAdrien Mazarguil 				strerror(rte_errno));
20986de569f5SAdrien Mazarguil 			return NULL;
20996de569f5SAdrien Mazarguil 		}
21006de569f5SAdrien Mazarguil 		for (i = 0; i < eth_da.nb_representor_ports; ++i)
21016de569f5SAdrien Mazarguil 			if (eth_da.representor_ports[i] ==
21026de569f5SAdrien Mazarguil 			    (uint16_t)switch_info->port_name)
21036de569f5SAdrien Mazarguil 				break;
21046de569f5SAdrien Mazarguil 		if (i == eth_da.nb_representor_ports) {
21056de569f5SAdrien Mazarguil 			rte_errno = EBUSY;
21066de569f5SAdrien Mazarguil 			return NULL;
21076de569f5SAdrien Mazarguil 		}
21086de569f5SAdrien Mazarguil 	}
2109206254b7SOphir Munk 	/* Build device name. */
211010dadfcbSViacheslav Ovsiienko 	if (spawn->pf_bond <  0) {
211110dadfcbSViacheslav Ovsiienko 		/* Single device. */
2112206254b7SOphir Munk 		if (!switch_info->representor)
211309c9c4d2SThomas Monjalon 			strlcpy(name, dpdk_dev->name, sizeof(name));
2114206254b7SOphir Munk 		else
2115206254b7SOphir Munk 			snprintf(name, sizeof(name), "%s_representor_%u",
2116206254b7SOphir Munk 				 dpdk_dev->name, switch_info->port_name);
211710dadfcbSViacheslav Ovsiienko 	} else {
211810dadfcbSViacheslav Ovsiienko 		/* Bonding device. */
211910dadfcbSViacheslav Ovsiienko 		if (!switch_info->representor)
212010dadfcbSViacheslav Ovsiienko 			snprintf(name, sizeof(name), "%s_%s",
212110dadfcbSViacheslav Ovsiienko 				 dpdk_dev->name, spawn->ibv_dev->name);
212210dadfcbSViacheslav Ovsiienko 		else
212310dadfcbSViacheslav Ovsiienko 			snprintf(name, sizeof(name), "%s_%s_representor_%u",
212410dadfcbSViacheslav Ovsiienko 				 dpdk_dev->name, spawn->ibv_dev->name,
212510dadfcbSViacheslav Ovsiienko 				 switch_info->port_name);
212610dadfcbSViacheslav Ovsiienko 	}
2127206254b7SOphir Munk 	/* check if the device is already spawned */
2128206254b7SOphir Munk 	if (rte_eth_dev_get_port_by_name(name, &port_id) == 0) {
2129206254b7SOphir Munk 		rte_errno = EEXIST;
2130206254b7SOphir Munk 		return NULL;
2131206254b7SOphir Munk 	}
213217e19bc4SViacheslav Ovsiienko 	DRV_LOG(DEBUG, "naming Ethernet device \"%s\"", name);
213317e19bc4SViacheslav Ovsiienko 	if (rte_eal_process_type() == RTE_PROC_SECONDARY) {
213417e19bc4SViacheslav Ovsiienko 		eth_dev = rte_eth_dev_attach_secondary(name);
213517e19bc4SViacheslav Ovsiienko 		if (eth_dev == NULL) {
213617e19bc4SViacheslav Ovsiienko 			DRV_LOG(ERR, "can not attach rte ethdev");
213717e19bc4SViacheslav Ovsiienko 			rte_errno = ENOMEM;
2138f38c5457SAdrien Mazarguil 			return NULL;
2139771fa900SAdrien Mazarguil 		}
214017e19bc4SViacheslav Ovsiienko 		eth_dev->device = dpdk_dev;
214117e19bc4SViacheslav Ovsiienko 		eth_dev->dev_ops = &mlx5_dev_sec_ops;
2142120dc4a7SYongseok Koh 		err = mlx5_proc_priv_init(eth_dev);
2143120dc4a7SYongseok Koh 		if (err)
2144120dc4a7SYongseok Koh 			return NULL;
214517e19bc4SViacheslav Ovsiienko 		/* Receive command fd from primary process */
21469a8ab29bSYongseok Koh 		err = mlx5_mp_req_verbs_cmd_fd(eth_dev);
214717e19bc4SViacheslav Ovsiienko 		if (err < 0)
214817e19bc4SViacheslav Ovsiienko 			return NULL;
214917e19bc4SViacheslav Ovsiienko 		/* Remap UAR for Tx queues. */
2150120dc4a7SYongseok Koh 		err = mlx5_tx_uar_init_secondary(eth_dev, err);
215117e19bc4SViacheslav Ovsiienko 		if (err)
215217e19bc4SViacheslav Ovsiienko 			return NULL;
215317e19bc4SViacheslav Ovsiienko 		/*
215417e19bc4SViacheslav Ovsiienko 		 * Ethdev pointer is still required as input since
215517e19bc4SViacheslav Ovsiienko 		 * the primary device is not accessible from the
215617e19bc4SViacheslav Ovsiienko 		 * secondary process.
215717e19bc4SViacheslav Ovsiienko 		 */
215817e19bc4SViacheslav Ovsiienko 		eth_dev->rx_pkt_burst = mlx5_select_rx_function(eth_dev);
215917e19bc4SViacheslav Ovsiienko 		eth_dev->tx_pkt_burst = mlx5_select_tx_function(eth_dev);
216017e19bc4SViacheslav Ovsiienko 		return eth_dev;
2161f5bf91deSMoti Haimovsky 	}
21628409a285SViacheslav Ovsiienko 	/*
21638409a285SViacheslav Ovsiienko 	 * Some parameters ("tx_db_nc" in particularly) are needed in
21648409a285SViacheslav Ovsiienko 	 * advance to create dv/verbs device context. We proceed the
21658409a285SViacheslav Ovsiienko 	 * devargs here to get ones, and later proceed devargs again
21668409a285SViacheslav Ovsiienko 	 * to override some hardware settings.
21678409a285SViacheslav Ovsiienko 	 */
21688409a285SViacheslav Ovsiienko 	err = mlx5_args(&config, dpdk_dev->devargs);
21698409a285SViacheslav Ovsiienko 	if (err) {
21708409a285SViacheslav Ovsiienko 		err = rte_errno;
21718409a285SViacheslav Ovsiienko 		DRV_LOG(ERR, "failed to process device arguments: %s",
21728409a285SViacheslav Ovsiienko 			strerror(rte_errno));
21738409a285SViacheslav Ovsiienko 		goto error;
21748409a285SViacheslav Ovsiienko 	}
21758409a285SViacheslav Ovsiienko 	sh = mlx5_alloc_shared_ibctx(spawn, &config);
217617e19bc4SViacheslav Ovsiienko 	if (!sh)
217717e19bc4SViacheslav Ovsiienko 		return NULL;
217817e19bc4SViacheslav Ovsiienko 	config.devx = sh->devx;
21793075bd23SDekel Peled #ifdef HAVE_MLX5DV_DR_ACTION_DEST_DEVX_TIR
21803075bd23SDekel Peled 	config.dest_tir = 1;
21813075bd23SDekel Peled #endif
21825f8ba81cSXueming Li #ifdef HAVE_IBV_MLX5_MOD_SWP
21836057a10bSAdrien Mazarguil 	dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_SWP;
21845f8ba81cSXueming Li #endif
218543e9d979SShachar Beiser 	/*
218643e9d979SShachar Beiser 	 * Multi-packet send is supported by ConnectX-4 Lx PF as well
218743e9d979SShachar Beiser 	 * as all ConnectX-5 devices.
218843e9d979SShachar Beiser 	 */
2189038e7251SShahaf Shuler #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT
21906057a10bSAdrien Mazarguil 	dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS;
2191038e7251SShahaf Shuler #endif
21927d6bf6b8SYongseok Koh #ifdef HAVE_IBV_DEVICE_STRIDING_RQ_SUPPORT
21936057a10bSAdrien Mazarguil 	dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_STRIDING_RQ;
21947d6bf6b8SYongseok Koh #endif
219517e19bc4SViacheslav Ovsiienko 	mlx5_glue->dv_query_device(sh->ctx, &dv_attr);
21966057a10bSAdrien Mazarguil 	if (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED) {
21976057a10bSAdrien Mazarguil 		if (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW) {
2198a170a30dSNélio Laranjeiro 			DRV_LOG(DEBUG, "enhanced MPW is supported");
219943e9d979SShachar Beiser 			mps = MLX5_MPW_ENHANCED;
220043e9d979SShachar Beiser 		} else {
2201a170a30dSNélio Laranjeiro 			DRV_LOG(DEBUG, "MPW is supported");
2202e589960cSYongseok Koh 			mps = MLX5_MPW;
2203e589960cSYongseok Koh 		}
2204e589960cSYongseok Koh 	} else {
2205a170a30dSNélio Laranjeiro 		DRV_LOG(DEBUG, "MPW isn't supported");
220643e9d979SShachar Beiser 		mps = MLX5_MPW_DISABLED;
220743e9d979SShachar Beiser 	}
22085f8ba81cSXueming Li #ifdef HAVE_IBV_MLX5_MOD_SWP
22096057a10bSAdrien Mazarguil 	if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_SWP)
22106057a10bSAdrien Mazarguil 		swp = dv_attr.sw_parsing_caps.sw_parsing_offloads;
22115f8ba81cSXueming Li 	DRV_LOG(DEBUG, "SWP support: %u", swp);
22125f8ba81cSXueming Li #endif
221368128934SAdrien Mazarguil 	config.swp = !!swp;
22147d6bf6b8SYongseok Koh #ifdef HAVE_IBV_DEVICE_STRIDING_RQ_SUPPORT
22156057a10bSAdrien Mazarguil 	if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_STRIDING_RQ) {
22167d6bf6b8SYongseok Koh 		struct mlx5dv_striding_rq_caps mprq_caps =
22176057a10bSAdrien Mazarguil 			dv_attr.striding_rq_caps;
22187d6bf6b8SYongseok Koh 
22197d6bf6b8SYongseok Koh 		DRV_LOG(DEBUG, "\tmin_single_stride_log_num_of_bytes: %d",
22207d6bf6b8SYongseok Koh 			mprq_caps.min_single_stride_log_num_of_bytes);
22217d6bf6b8SYongseok Koh 		DRV_LOG(DEBUG, "\tmax_single_stride_log_num_of_bytes: %d",
22227d6bf6b8SYongseok Koh 			mprq_caps.max_single_stride_log_num_of_bytes);
22237d6bf6b8SYongseok Koh 		DRV_LOG(DEBUG, "\tmin_single_wqe_log_num_of_strides: %d",
22247d6bf6b8SYongseok Koh 			mprq_caps.min_single_wqe_log_num_of_strides);
22257d6bf6b8SYongseok Koh 		DRV_LOG(DEBUG, "\tmax_single_wqe_log_num_of_strides: %d",
22267d6bf6b8SYongseok Koh 			mprq_caps.max_single_wqe_log_num_of_strides);
22277d6bf6b8SYongseok Koh 		DRV_LOG(DEBUG, "\tsupported_qpts: %d",
22287d6bf6b8SYongseok Koh 			mprq_caps.supported_qpts);
22297d6bf6b8SYongseok Koh 		DRV_LOG(DEBUG, "device supports Multi-Packet RQ");
22307d6bf6b8SYongseok Koh 		mprq = 1;
22317d6bf6b8SYongseok Koh 		mprq_min_stride_size_n =
22327d6bf6b8SYongseok Koh 			mprq_caps.min_single_stride_log_num_of_bytes;
22337d6bf6b8SYongseok Koh 		mprq_max_stride_size_n =
22347d6bf6b8SYongseok Koh 			mprq_caps.max_single_stride_log_num_of_bytes;
22357d6bf6b8SYongseok Koh 		mprq_min_stride_num_n =
22367d6bf6b8SYongseok Koh 			mprq_caps.min_single_wqe_log_num_of_strides;
22377d6bf6b8SYongseok Koh 		mprq_max_stride_num_n =
22387d6bf6b8SYongseok Koh 			mprq_caps.max_single_wqe_log_num_of_strides;
223968128934SAdrien Mazarguil 		config.mprq.stride_num_n = RTE_MAX(MLX5_MPRQ_STRIDE_NUM_N,
224068128934SAdrien Mazarguil 						   mprq_min_stride_num_n);
22417d6bf6b8SYongseok Koh 	}
22427d6bf6b8SYongseok Koh #endif
2243523f5a74SYongseok Koh 	if (RTE_CACHE_LINE_SIZE == 128 &&
22446057a10bSAdrien Mazarguil 	    !(dv_attr.flags & MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP))
2245523f5a74SYongseok Koh 		cqe_comp = 0;
2246523f5a74SYongseok Koh 	else
2247523f5a74SYongseok Koh 		cqe_comp = 1;
224868128934SAdrien Mazarguil 	config.cqe_comp = cqe_comp;
2249bc91e8dbSYongseok Koh #ifdef HAVE_IBV_MLX5_MOD_CQE_128B_PAD
2250bc91e8dbSYongseok Koh 	/* Whether device supports 128B Rx CQE padding. */
2251bc91e8dbSYongseok Koh 	cqe_pad = RTE_CACHE_LINE_SIZE == 128 &&
2252bc91e8dbSYongseok Koh 		  (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_CQE_128B_PAD);
2253bc91e8dbSYongseok Koh #endif
2254038e7251SShahaf Shuler #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT
22556057a10bSAdrien Mazarguil 	if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS) {
22566057a10bSAdrien Mazarguil 		tunnel_en = ((dv_attr.tunnel_offloads_caps &
2257038e7251SShahaf Shuler 			      MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_VXLAN) &&
22586057a10bSAdrien Mazarguil 			     (dv_attr.tunnel_offloads_caps &
2259038e7251SShahaf Shuler 			      MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_GRE));
2260038e7251SShahaf Shuler 	}
2261a170a30dSNélio Laranjeiro 	DRV_LOG(DEBUG, "tunnel offloading is %ssupported",
2262a170a30dSNélio Laranjeiro 		tunnel_en ? "" : "not ");
2263038e7251SShahaf Shuler #else
2264a170a30dSNélio Laranjeiro 	DRV_LOG(WARNING,
2265a170a30dSNélio Laranjeiro 		"tunnel offloading disabled due to old OFED/rdma-core version");
2266038e7251SShahaf Shuler #endif
226768128934SAdrien Mazarguil 	config.tunnel_en = tunnel_en;
22681f106da2SMatan Azrad #ifdef HAVE_IBV_DEVICE_MPLS_SUPPORT
22696057a10bSAdrien Mazarguil 	mpls_en = ((dv_attr.tunnel_offloads_caps &
22701f106da2SMatan Azrad 		    MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_CW_MPLS_OVER_GRE) &&
22716057a10bSAdrien Mazarguil 		   (dv_attr.tunnel_offloads_caps &
22721f106da2SMatan Azrad 		    MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_CW_MPLS_OVER_UDP));
22731f106da2SMatan Azrad 	DRV_LOG(DEBUG, "MPLS over GRE/UDP tunnel offloading is %ssupported",
22741f106da2SMatan Azrad 		mpls_en ? "" : "not ");
22751f106da2SMatan Azrad #else
22761f106da2SMatan Azrad 	DRV_LOG(WARNING, "MPLS over GRE/UDP tunnel offloading disabled due to"
22771f106da2SMatan Azrad 		" old OFED/rdma-core version or firmware configuration");
22781f106da2SMatan Azrad #endif
227968128934SAdrien Mazarguil 	config.mpls_en = mpls_en;
2280771fa900SAdrien Mazarguil 	/* Check port status. */
228117e19bc4SViacheslav Ovsiienko 	err = mlx5_glue->query_port(sh->ctx, spawn->ibv_port, &port_attr);
2282771fa900SAdrien Mazarguil 	if (err) {
2283a170a30dSNélio Laranjeiro 		DRV_LOG(ERR, "port query failed: %s", strerror(err));
22849083982cSAdrien Mazarguil 		goto error;
2285771fa900SAdrien Mazarguil 	}
22861371f4dfSOr Ami 	if (port_attr.link_layer != IBV_LINK_LAYER_ETHERNET) {
22879083982cSAdrien Mazarguil 		DRV_LOG(ERR, "port is not configured in Ethernet mode");
2288e1c3e305SMatan Azrad 		err = EINVAL;
22899083982cSAdrien Mazarguil 		goto error;
22901371f4dfSOr Ami 	}
2291771fa900SAdrien Mazarguil 	if (port_attr.state != IBV_PORT_ACTIVE)
22929083982cSAdrien Mazarguil 		DRV_LOG(DEBUG, "port is not active: \"%s\" (%d)",
2293a170a30dSNélio Laranjeiro 			mlx5_glue->port_state_str(port_attr.state),
2294771fa900SAdrien Mazarguil 			port_attr.state);
229517e19bc4SViacheslav Ovsiienko 	/* Allocate private eth device data. */
2296771fa900SAdrien Mazarguil 	priv = rte_zmalloc("ethdev private structure",
2297771fa900SAdrien Mazarguil 			   sizeof(*priv),
2298771fa900SAdrien Mazarguil 			   RTE_CACHE_LINE_SIZE);
2299771fa900SAdrien Mazarguil 	if (priv == NULL) {
2300a170a30dSNélio Laranjeiro 		DRV_LOG(ERR, "priv allocation failure");
2301771fa900SAdrien Mazarguil 		err = ENOMEM;
23029083982cSAdrien Mazarguil 		goto error;
2303771fa900SAdrien Mazarguil 	}
230417e19bc4SViacheslav Ovsiienko 	priv->sh = sh;
230517e19bc4SViacheslav Ovsiienko 	priv->ibv_port = spawn->ibv_port;
230646e10a4cSViacheslav Ovsiienko 	priv->pci_dev = spawn->pci_dev;
230735b2d13fSOlivier Matz 	priv->mtu = RTE_ETHER_MTU;
23086bf10ab6SMoti Haimovsky #ifndef RTE_ARCH_64
23096bf10ab6SMoti Haimovsky 	/* Initialize UAR access locks for 32bit implementations. */
23106bf10ab6SMoti Haimovsky 	rte_spinlock_init(&priv->uar_lock_cq);
23116bf10ab6SMoti Haimovsky 	for (i = 0; i < MLX5_UAR_PAGE_NUM_MAX; i++)
23126bf10ab6SMoti Haimovsky 		rte_spinlock_init(&priv->uar_lock[i]);
23136bf10ab6SMoti Haimovsky #endif
231426c08b97SAdrien Mazarguil 	/* Some internal functions rely on Netlink sockets, open them now. */
23155366074bSNelio Laranjeiro 	priv->nl_socket_rdma = mlx5_nl_init(NETLINK_RDMA);
23165366074bSNelio Laranjeiro 	priv->nl_socket_route =	mlx5_nl_init(NETLINK_ROUTE);
231726c08b97SAdrien Mazarguil 	priv->nl_sn = 0;
23182b730263SAdrien Mazarguil 	priv->representor = !!switch_info->representor;
2319299d7dc2SViacheslav Ovsiienko 	priv->master = !!switch_info->master;
23202b730263SAdrien Mazarguil 	priv->domain_id = RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID;
2321d5c06b1bSViacheslav Ovsiienko 	priv->vport_meta_tag = 0;
2322d5c06b1bSViacheslav Ovsiienko 	priv->vport_meta_mask = 0;
2323bee57a0aSViacheslav Ovsiienko 	priv->pf_bond = spawn->pf_bond;
2324d5c06b1bSViacheslav Ovsiienko #ifdef HAVE_MLX5DV_DR_DEVX_PORT
2325299d7dc2SViacheslav Ovsiienko 	/*
2326d5c06b1bSViacheslav Ovsiienko 	 * The DevX port query API is implemented. E-Switch may use
2327d5c06b1bSViacheslav Ovsiienko 	 * either vport or reg_c[0] metadata register to match on
2328d5c06b1bSViacheslav Ovsiienko 	 * vport index. The engaged part of metadata register is
2329d5c06b1bSViacheslav Ovsiienko 	 * defined by mask.
2330d5c06b1bSViacheslav Ovsiienko 	 */
233139139371SViacheslav Ovsiienko 	if (switch_info->representor || switch_info->master) {
2332d5c06b1bSViacheslav Ovsiienko 		devx_port.comp_mask = MLX5DV_DEVX_PORT_VPORT |
2333d5c06b1bSViacheslav Ovsiienko 				      MLX5DV_DEVX_PORT_MATCH_REG_C_0;
233439139371SViacheslav Ovsiienko 		err = mlx5_glue->devx_port_query(sh->ctx, spawn->ibv_port,
233539139371SViacheslav Ovsiienko 						 &devx_port);
2336d5c06b1bSViacheslav Ovsiienko 		if (err) {
233739139371SViacheslav Ovsiienko 			DRV_LOG(WARNING,
233839139371SViacheslav Ovsiienko 				"can't query devx port %d on device %s",
2339d5c06b1bSViacheslav Ovsiienko 				spawn->ibv_port, spawn->ibv_dev->name);
2340d5c06b1bSViacheslav Ovsiienko 			devx_port.comp_mask = 0;
2341d5c06b1bSViacheslav Ovsiienko 		}
234239139371SViacheslav Ovsiienko 	}
2343d5c06b1bSViacheslav Ovsiienko 	if (devx_port.comp_mask & MLX5DV_DEVX_PORT_MATCH_REG_C_0) {
2344d5c06b1bSViacheslav Ovsiienko 		priv->vport_meta_tag = devx_port.reg_c_0.value;
2345d5c06b1bSViacheslav Ovsiienko 		priv->vport_meta_mask = devx_port.reg_c_0.mask;
2346d5c06b1bSViacheslav Ovsiienko 		if (!priv->vport_meta_mask) {
2347d5c06b1bSViacheslav Ovsiienko 			DRV_LOG(ERR, "vport zero mask for port %d"
234806fa6988SDekel Peled 				     " on bonding device %s",
2349d5c06b1bSViacheslav Ovsiienko 				     spawn->ibv_port, spawn->ibv_dev->name);
2350d5c06b1bSViacheslav Ovsiienko 			err = ENOTSUP;
2351d5c06b1bSViacheslav Ovsiienko 			goto error;
2352d5c06b1bSViacheslav Ovsiienko 		}
2353d5c06b1bSViacheslav Ovsiienko 		if (priv->vport_meta_tag & ~priv->vport_meta_mask) {
2354d5c06b1bSViacheslav Ovsiienko 			DRV_LOG(ERR, "invalid vport tag for port %d"
235506fa6988SDekel Peled 				     " on bonding device %s",
2356d5c06b1bSViacheslav Ovsiienko 				     spawn->ibv_port, spawn->ibv_dev->name);
2357d5c06b1bSViacheslav Ovsiienko 			err = ENOTSUP;
2358d5c06b1bSViacheslav Ovsiienko 			goto error;
2359d5c06b1bSViacheslav Ovsiienko 		}
236085c4bcbcSViacheslav Ovsiienko 	}
236185c4bcbcSViacheslav Ovsiienko 	if (devx_port.comp_mask & MLX5DV_DEVX_PORT_VPORT) {
2362d5c06b1bSViacheslav Ovsiienko 		priv->vport_id = devx_port.vport_num;
2363d5c06b1bSViacheslav Ovsiienko 	} else if (spawn->pf_bond >= 0) {
2364d5c06b1bSViacheslav Ovsiienko 		DRV_LOG(ERR, "can't deduce vport index for port %d"
236506fa6988SDekel Peled 			     " on bonding device %s",
2366d5c06b1bSViacheslav Ovsiienko 			     spawn->ibv_port, spawn->ibv_dev->name);
2367d5c06b1bSViacheslav Ovsiienko 		err = ENOTSUP;
2368d5c06b1bSViacheslav Ovsiienko 		goto error;
2369d5c06b1bSViacheslav Ovsiienko 	} else {
2370d5c06b1bSViacheslav Ovsiienko 		/* Suppose vport index in compatible way. */
2371d5c06b1bSViacheslav Ovsiienko 		priv->vport_id = switch_info->representor ?
2372d5c06b1bSViacheslav Ovsiienko 				 switch_info->port_name + 1 : -1;
2373d5c06b1bSViacheslav Ovsiienko 	}
2374d5c06b1bSViacheslav Ovsiienko #else
2375d5c06b1bSViacheslav Ovsiienko 	/*
2376d5c06b1bSViacheslav Ovsiienko 	 * Kernel/rdma_core support single E-Switch per PF configurations
2377299d7dc2SViacheslav Ovsiienko 	 * only and vport_id field contains the vport index for
2378299d7dc2SViacheslav Ovsiienko 	 * associated VF, which is deduced from representor port name.
2379ae4eb7dcSViacheslav Ovsiienko 	 * For example, let's have the IB device port 10, it has
2380299d7dc2SViacheslav Ovsiienko 	 * attached network device eth0, which has port name attribute
2381299d7dc2SViacheslav Ovsiienko 	 * pf0vf2, we can deduce the VF number as 2, and set vport index
2382299d7dc2SViacheslav Ovsiienko 	 * as 3 (2+1). This assigning schema should be changed if the
2383299d7dc2SViacheslav Ovsiienko 	 * multiple E-Switch instances per PF configurations or/and PCI
2384299d7dc2SViacheslav Ovsiienko 	 * subfunctions are added.
2385299d7dc2SViacheslav Ovsiienko 	 */
2386299d7dc2SViacheslav Ovsiienko 	priv->vport_id = switch_info->representor ?
2387299d7dc2SViacheslav Ovsiienko 			 switch_info->port_name + 1 : -1;
2388d5c06b1bSViacheslav Ovsiienko #endif
2389d5c06b1bSViacheslav Ovsiienko 	/* representor_id field keeps the unmodified VF index. */
2390299d7dc2SViacheslav Ovsiienko 	priv->representor_id = switch_info->representor ?
2391299d7dc2SViacheslav Ovsiienko 			       switch_info->port_name : -1;
23922b730263SAdrien Mazarguil 	/*
23932b730263SAdrien Mazarguil 	 * Look for sibling devices in order to reuse their switch domain
23942b730263SAdrien Mazarguil 	 * if any, otherwise allocate one.
23952b730263SAdrien Mazarguil 	 */
2396fbc83412SViacheslav Ovsiienko 	MLX5_ETH_FOREACH_DEV(port_id, priv->pci_dev) {
2397dbeba4cfSThomas Monjalon 		const struct mlx5_priv *opriv =
2398d874a4eeSThomas Monjalon 			rte_eth_devices[port_id].data->dev_private;
23992b730263SAdrien Mazarguil 
24002b730263SAdrien Mazarguil 		if (!opriv ||
2401f7e95215SViacheslav Ovsiienko 		    opriv->sh != priv->sh ||
24022b730263SAdrien Mazarguil 			opriv->domain_id ==
24032b730263SAdrien Mazarguil 			RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID)
24042b730263SAdrien Mazarguil 			continue;
24052b730263SAdrien Mazarguil 		priv->domain_id = opriv->domain_id;
24062b730263SAdrien Mazarguil 		break;
24072b730263SAdrien Mazarguil 	}
24082b730263SAdrien Mazarguil 	if (priv->domain_id == RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID) {
24092b730263SAdrien Mazarguil 		err = rte_eth_switch_domain_alloc(&priv->domain_id);
24102b730263SAdrien Mazarguil 		if (err) {
24112b730263SAdrien Mazarguil 			err = rte_errno;
24122b730263SAdrien Mazarguil 			DRV_LOG(ERR, "unable to allocate switch domain: %s",
24132b730263SAdrien Mazarguil 				strerror(rte_errno));
24142b730263SAdrien Mazarguil 			goto error;
24152b730263SAdrien Mazarguil 		}
24162b730263SAdrien Mazarguil 		own_domain_id = 1;
24172b730263SAdrien Mazarguil 	}
24188409a285SViacheslav Ovsiienko 	/* Override some values set by hardware configuration. */
24198409a285SViacheslav Ovsiienko 	mlx5_args(&config, dpdk_dev->devargs);
242092d5dd48SViacheslav Ovsiienko 	err = mlx5_dev_check_sibling_config(priv, &config);
242192d5dd48SViacheslav Ovsiienko 	if (err)
242292d5dd48SViacheslav Ovsiienko 		goto error;
242317e19bc4SViacheslav Ovsiienko 	config.hw_csum = !!(sh->device_attr.device_cap_flags_ex &
242417e19bc4SViacheslav Ovsiienko 			    IBV_DEVICE_RAW_IP_CSUM);
2425a170a30dSNélio Laranjeiro 	DRV_LOG(DEBUG, "checksum offloading is %ssupported",
24267fe24446SShahaf Shuler 		(config.hw_csum ? "" : "not "));
24272dd8b721SViacheslav Ovsiienko #if !defined(HAVE_IBV_DEVICE_COUNTERS_SET_V42) && \
24282dd8b721SViacheslav Ovsiienko 	!defined(HAVE_IBV_DEVICE_COUNTERS_SET_V45)
24292dd8b721SViacheslav Ovsiienko 	DRV_LOG(DEBUG, "counters are not supported");
24309a761de8SOri Kam #endif
243158b1312eSYongseok Koh #ifndef HAVE_IBV_FLOW_DV_SUPPORT
243258b1312eSYongseok Koh 	if (config.dv_flow_en) {
243358b1312eSYongseok Koh 		DRV_LOG(WARNING, "DV flow is not supported");
243458b1312eSYongseok Koh 		config.dv_flow_en = 0;
243558b1312eSYongseok Koh 	}
243658b1312eSYongseok Koh #endif
24377fe24446SShahaf Shuler 	config.ind_table_max_size =
243817e19bc4SViacheslav Ovsiienko 		sh->device_attr.rss_caps.max_rwq_indirection_table_size;
243968128934SAdrien Mazarguil 	/*
244068128934SAdrien Mazarguil 	 * Remove this check once DPDK supports larger/variable
244168128934SAdrien Mazarguil 	 * indirection tables.
244268128934SAdrien Mazarguil 	 */
244368128934SAdrien Mazarguil 	if (config.ind_table_max_size > (unsigned int)ETH_RSS_RETA_SIZE_512)
24447fe24446SShahaf Shuler 		config.ind_table_max_size = ETH_RSS_RETA_SIZE_512;
2445a170a30dSNélio Laranjeiro 	DRV_LOG(DEBUG, "maximum Rx indirection table size is %u",
24467fe24446SShahaf Shuler 		config.ind_table_max_size);
244717e19bc4SViacheslav Ovsiienko 	config.hw_vlan_strip = !!(sh->device_attr.raw_packet_caps &
244843e9d979SShachar Beiser 				  IBV_RAW_PACKET_CAP_CVLAN_STRIPPING);
2449a170a30dSNélio Laranjeiro 	DRV_LOG(DEBUG, "VLAN stripping is %ssupported",
24507fe24446SShahaf Shuler 		(config.hw_vlan_strip ? "" : "not "));
245117e19bc4SViacheslav Ovsiienko 	config.hw_fcs_strip = !!(sh->device_attr.raw_packet_caps &
2452cd230a3eSShahaf Shuler 				 IBV_RAW_PACKET_CAP_SCATTER_FCS);
2453a170a30dSNélio Laranjeiro 	DRV_LOG(DEBUG, "FCS stripping configuration is %ssupported",
24547fe24446SShahaf Shuler 		(config.hw_fcs_strip ? "" : "not "));
24552014a7fbSYongseok Koh #if defined(HAVE_IBV_WQ_FLAG_RX_END_PADDING)
245617e19bc4SViacheslav Ovsiienko 	hw_padding = !!sh->device_attr.rx_pad_end_addr_align;
24572014a7fbSYongseok Koh #elif defined(HAVE_IBV_WQ_FLAGS_PCI_WRITE_END_PADDING)
245817e19bc4SViacheslav Ovsiienko 	hw_padding = !!(sh->device_attr.device_cap_flags_ex &
24592014a7fbSYongseok Koh 			IBV_DEVICE_PCI_WRITE_END_PADDING);
246043e9d979SShachar Beiser #endif
246178c7a16dSYongseok Koh 	if (config.hw_padding && !hw_padding) {
246278c7a16dSYongseok Koh 		DRV_LOG(DEBUG, "Rx end alignment padding isn't supported");
246378c7a16dSYongseok Koh 		config.hw_padding = 0;
246478c7a16dSYongseok Koh 	} else if (config.hw_padding) {
246578c7a16dSYongseok Koh 		DRV_LOG(DEBUG, "Rx end alignment padding is enabled");
246678c7a16dSYongseok Koh 	}
246717e19bc4SViacheslav Ovsiienko 	config.tso = (sh->device_attr.tso_caps.max_tso > 0 &&
246817e19bc4SViacheslav Ovsiienko 		      (sh->device_attr.tso_caps.supported_qpts &
246943e9d979SShachar Beiser 		       (1 << IBV_QPT_RAW_PACKET)));
24707fe24446SShahaf Shuler 	if (config.tso)
247117e19bc4SViacheslav Ovsiienko 		config.tso_max_payload_sz = sh->device_attr.tso_caps.max_tso;
2472f9de8718SShahaf Shuler 	/*
2473f9de8718SShahaf Shuler 	 * MPW is disabled by default, while the Enhanced MPW is enabled
2474f9de8718SShahaf Shuler 	 * by default.
2475f9de8718SShahaf Shuler 	 */
2476f9de8718SShahaf Shuler 	if (config.mps == MLX5_ARG_UNSET)
2477f9de8718SShahaf Shuler 		config.mps = (mps == MLX5_MPW_ENHANCED) ? MLX5_MPW_ENHANCED :
2478f9de8718SShahaf Shuler 							  MLX5_MPW_DISABLED;
2479f9de8718SShahaf Shuler 	else
2480f9de8718SShahaf Shuler 		config.mps = config.mps ? mps : MLX5_MPW_DISABLED;
2481a170a30dSNélio Laranjeiro 	DRV_LOG(INFO, "%sMPS is %s",
24820f99970bSNélio Laranjeiro 		config.mps == MLX5_MPW_ENHANCED ? "enhanced " : "",
248368128934SAdrien Mazarguil 		config.mps != MLX5_MPW_DISABLED ? "enabled" : "disabled");
24847fe24446SShahaf Shuler 	if (config.cqe_comp && !cqe_comp) {
2485a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "Rx CQE compression isn't supported");
24867fe24446SShahaf Shuler 		config.cqe_comp = 0;
2487523f5a74SYongseok Koh 	}
2488bc91e8dbSYongseok Koh 	if (config.cqe_pad && !cqe_pad) {
2489bc91e8dbSYongseok Koh 		DRV_LOG(WARNING, "Rx CQE padding isn't supported");
2490bc91e8dbSYongseok Koh 		config.cqe_pad = 0;
2491bc91e8dbSYongseok Koh 	} else if (config.cqe_pad) {
2492bc91e8dbSYongseok Koh 		DRV_LOG(INFO, "Rx CQE padding is enabled");
2493bc91e8dbSYongseok Koh 	}
2494175f1c21SDekel Peled 	if (config.devx) {
2495175f1c21SDekel Peled 		priv->counter_fallback = 0;
2496175f1c21SDekel Peled 		err = mlx5_devx_cmd_query_hca_attr(sh->ctx, &config.hca_attr);
2497175f1c21SDekel Peled 		if (err) {
2498175f1c21SDekel Peled 			err = -err;
2499175f1c21SDekel Peled 			goto error;
2500175f1c21SDekel Peled 		}
2501175f1c21SDekel Peled 		if (!config.hca_attr.flow_counters_dump)
2502175f1c21SDekel Peled 			priv->counter_fallback = 1;
2503175f1c21SDekel Peled #ifndef HAVE_IBV_DEVX_ASYNC
2504175f1c21SDekel Peled 		priv->counter_fallback = 1;
2505175f1c21SDekel Peled #endif
2506175f1c21SDekel Peled 		if (priv->counter_fallback)
250706fa6988SDekel Peled 			DRV_LOG(INFO, "Use fall-back DV counter management");
2508175f1c21SDekel Peled 		/* Check for LRO support. */
25092eb5dce8SDekel Peled 		if (config.dest_tir && config.hca_attr.lro_cap &&
25102eb5dce8SDekel Peled 		    config.dv_flow_en) {
2511175f1c21SDekel Peled 			/* TBD check tunnel lro caps. */
2512175f1c21SDekel Peled 			config.lro.supported = config.hca_attr.lro_cap;
2513175f1c21SDekel Peled 			DRV_LOG(DEBUG, "Device supports LRO");
2514175f1c21SDekel Peled 			/*
2515175f1c21SDekel Peled 			 * If LRO timeout is not configured by application,
2516175f1c21SDekel Peled 			 * use the minimal supported value.
2517175f1c21SDekel Peled 			 */
2518175f1c21SDekel Peled 			if (!config.lro.timeout)
2519175f1c21SDekel Peled 				config.lro.timeout =
2520175f1c21SDekel Peled 				config.hca_attr.lro_timer_supported_periods[0];
2521175f1c21SDekel Peled 			DRV_LOG(DEBUG, "LRO session timeout set to %d usec",
2522175f1c21SDekel Peled 				config.lro.timeout);
2523175f1c21SDekel Peled 		}
25246bc327b9SSuanming Mou #if defined(HAVE_MLX5DV_DR) && defined(HAVE_MLX5_DR_CREATE_ACTION_FLOW_METER)
25256bc327b9SSuanming Mou 		if (config.hca_attr.qos.sup && config.hca_attr.qos.srtcm_sup &&
25266bc327b9SSuanming Mou 		    config.dv_flow_en) {
252727efd5deSSuanming Mou 			uint8_t reg_c_mask =
252827efd5deSSuanming Mou 				config.hca_attr.qos.flow_meter_reg_c_ids;
252927efd5deSSuanming Mou 			/*
253027efd5deSSuanming Mou 			 * Meter needs two REG_C's for color match and pre-sfx
253127efd5deSSuanming Mou 			 * flow match. Here get the REG_C for color match.
253227efd5deSSuanming Mou 			 * REG_C_0 and REG_C_1 is reserved for metadata feature.
253327efd5deSSuanming Mou 			 */
253427efd5deSSuanming Mou 			reg_c_mask &= 0xfc;
253527efd5deSSuanming Mou 			if (__builtin_popcount(reg_c_mask) < 1) {
253627efd5deSSuanming Mou 				priv->mtr_en = 0;
253727efd5deSSuanming Mou 				DRV_LOG(WARNING, "No available register for"
253827efd5deSSuanming Mou 					" meter.");
253927efd5deSSuanming Mou 			} else {
254027efd5deSSuanming Mou 				priv->mtr_color_reg = ffs(reg_c_mask) - 1 +
254127efd5deSSuanming Mou 						      REG_C_0;
25426bc327b9SSuanming Mou 				priv->mtr_en = 1;
254327efd5deSSuanming Mou 				DRV_LOG(DEBUG, "The REG_C meter uses is %d",
254427efd5deSSuanming Mou 					priv->mtr_color_reg);
254527efd5deSSuanming Mou 			}
25466bc327b9SSuanming Mou 		}
25476bc327b9SSuanming Mou #endif
2548175f1c21SDekel Peled 	}
25495c0e2db6SYongseok Koh 	if (config.mprq.enabled && mprq) {
25507d6bf6b8SYongseok Koh 		if (config.mprq.stride_num_n > mprq_max_stride_num_n ||
25517d6bf6b8SYongseok Koh 		    config.mprq.stride_num_n < mprq_min_stride_num_n) {
25527d6bf6b8SYongseok Koh 			config.mprq.stride_num_n =
25537d6bf6b8SYongseok Koh 				RTE_MAX(MLX5_MPRQ_STRIDE_NUM_N,
25547d6bf6b8SYongseok Koh 					mprq_min_stride_num_n);
25557d6bf6b8SYongseok Koh 			DRV_LOG(WARNING,
25567d6bf6b8SYongseok Koh 				"the number of strides"
25577d6bf6b8SYongseok Koh 				" for Multi-Packet RQ is out of range,"
25587d6bf6b8SYongseok Koh 				" setting default value (%u)",
25597d6bf6b8SYongseok Koh 				1 << config.mprq.stride_num_n);
25607d6bf6b8SYongseok Koh 		}
25617d6bf6b8SYongseok Koh 		config.mprq.min_stride_size_n = mprq_min_stride_size_n;
25627d6bf6b8SYongseok Koh 		config.mprq.max_stride_size_n = mprq_max_stride_size_n;
25635c0e2db6SYongseok Koh 	} else if (config.mprq.enabled && !mprq) {
25645c0e2db6SYongseok Koh 		DRV_LOG(WARNING, "Multi-Packet RQ isn't supported");
25655c0e2db6SYongseok Koh 		config.mprq.enabled = 0;
25667d6bf6b8SYongseok Koh 	}
2567066cfecdSMatan Azrad 	if (config.max_dump_files_num == 0)
2568066cfecdSMatan Azrad 		config.max_dump_files_num = 128;
2569af4f09f2SNélio Laranjeiro 	eth_dev = rte_eth_dev_allocate(name);
2570af4f09f2SNélio Laranjeiro 	if (eth_dev == NULL) {
2571a170a30dSNélio Laranjeiro 		DRV_LOG(ERR, "can not allocate rte ethdev");
2572af4f09f2SNélio Laranjeiro 		err = ENOMEM;
25739083982cSAdrien Mazarguil 		goto error;
2574af4f09f2SNélio Laranjeiro 	}
257515febafdSThomas Monjalon 	/* Flag to call rte_eth_dev_release_port() in rte_eth_dev_close(). */
257615febafdSThomas Monjalon 	eth_dev->data->dev_flags |= RTE_ETH_DEV_CLOSE_REMOVE;
2577a7d3c627SThomas Monjalon 	if (priv->representor) {
25782b730263SAdrien Mazarguil 		eth_dev->data->dev_flags |= RTE_ETH_DEV_REPRESENTOR;
2579a7d3c627SThomas Monjalon 		eth_dev->data->representor_id = priv->representor_id;
2580a7d3c627SThomas Monjalon 	}
2581fa2e14d4SViacheslav Ovsiienko 	/*
2582fa2e14d4SViacheslav Ovsiienko 	 * Store associated network device interface index. This index
2583fa2e14d4SViacheslav Ovsiienko 	 * is permanent throughout the lifetime of device. So, we may store
2584fa2e14d4SViacheslav Ovsiienko 	 * the ifindex here and use the cached value further.
2585fa2e14d4SViacheslav Ovsiienko 	 */
2586fa2e14d4SViacheslav Ovsiienko 	assert(spawn->ifindex);
2587fa2e14d4SViacheslav Ovsiienko 	priv->if_index = spawn->ifindex;
2588af4f09f2SNélio Laranjeiro 	eth_dev->data->dev_private = priv;
2589df428ceeSYongseok Koh 	priv->dev_data = eth_dev->data;
2590af4f09f2SNélio Laranjeiro 	eth_dev->data->mac_addrs = priv->mac;
2591f38c5457SAdrien Mazarguil 	eth_dev->device = dpdk_dev;
2592771fa900SAdrien Mazarguil 	/* Configure the first MAC address by default. */
2593af4f09f2SNélio Laranjeiro 	if (mlx5_get_mac(eth_dev, &mac.addr_bytes)) {
2594a170a30dSNélio Laranjeiro 		DRV_LOG(ERR,
2595a170a30dSNélio Laranjeiro 			"port %u cannot get MAC address, is mlx5_en"
2596a170a30dSNélio Laranjeiro 			" loaded? (errno: %s)",
25978c3c2372SAdrien Mazarguil 			eth_dev->data->port_id, strerror(rte_errno));
2598e1c3e305SMatan Azrad 		err = ENODEV;
25999083982cSAdrien Mazarguil 		goto error;
2600771fa900SAdrien Mazarguil 	}
2601a170a30dSNélio Laranjeiro 	DRV_LOG(INFO,
2602a170a30dSNélio Laranjeiro 		"port %u MAC address is %02x:%02x:%02x:%02x:%02x:%02x",
26030f99970bSNélio Laranjeiro 		eth_dev->data->port_id,
2604771fa900SAdrien Mazarguil 		mac.addr_bytes[0], mac.addr_bytes[1],
2605771fa900SAdrien Mazarguil 		mac.addr_bytes[2], mac.addr_bytes[3],
2606771fa900SAdrien Mazarguil 		mac.addr_bytes[4], mac.addr_bytes[5]);
2607771fa900SAdrien Mazarguil #ifndef NDEBUG
2608771fa900SAdrien Mazarguil 	{
2609771fa900SAdrien Mazarguil 		char ifname[IF_NAMESIZE];
2610771fa900SAdrien Mazarguil 
2611af4f09f2SNélio Laranjeiro 		if (mlx5_get_ifname(eth_dev, &ifname) == 0)
2612a170a30dSNélio Laranjeiro 			DRV_LOG(DEBUG, "port %u ifname is \"%s\"",
26130f99970bSNélio Laranjeiro 				eth_dev->data->port_id, ifname);
2614771fa900SAdrien Mazarguil 		else
2615a170a30dSNélio Laranjeiro 			DRV_LOG(DEBUG, "port %u ifname is unknown",
26160f99970bSNélio Laranjeiro 				eth_dev->data->port_id);
2617771fa900SAdrien Mazarguil 	}
2618771fa900SAdrien Mazarguil #endif
2619771fa900SAdrien Mazarguil 	/* Get actual MTU if possible. */
2620a6d83b6aSNélio Laranjeiro 	err = mlx5_get_mtu(eth_dev, &priv->mtu);
2621012ad994SShahaf Shuler 	if (err) {
2622012ad994SShahaf Shuler 		err = rte_errno;
26239083982cSAdrien Mazarguil 		goto error;
2624012ad994SShahaf Shuler 	}
2625a170a30dSNélio Laranjeiro 	DRV_LOG(DEBUG, "port %u MTU is %u", eth_dev->data->port_id,
2626a170a30dSNélio Laranjeiro 		priv->mtu);
262768128934SAdrien Mazarguil 	/* Initialize burst functions to prevent crashes before link-up. */
2628e313ef4cSShahaf Shuler 	eth_dev->rx_pkt_burst = removed_rx_burst;
2629e313ef4cSShahaf Shuler 	eth_dev->tx_pkt_burst = removed_tx_burst;
2630771fa900SAdrien Mazarguil 	eth_dev->dev_ops = &mlx5_dev_ops;
2631272733b5SNélio Laranjeiro 	/* Register MAC address. */
2632272733b5SNélio Laranjeiro 	claim_zero(mlx5_mac_addr_add(eth_dev, &mac, 0, 0));
2633f87bfa8eSYongseok Koh 	if (config.vf && config.vf_nl_en)
2634ccdcba53SNélio Laranjeiro 		mlx5_nl_mac_addr_sync(eth_dev);
2635c8ffb8a9SNélio Laranjeiro 	TAILQ_INIT(&priv->flows);
26361b37f5d8SNélio Laranjeiro 	TAILQ_INIT(&priv->ctrl_flows);
26373f373f35SSuanming Mou 	TAILQ_INIT(&priv->flow_meters);
26383bd26b23SSuanming Mou 	TAILQ_INIT(&priv->flow_meter_profiles);
26391e3a39f7SXueming Li 	/* Hint libmlx5 to use PMD allocator for data plane resources */
26401e3a39f7SXueming Li 	struct mlx5dv_ctx_allocators alctr = {
26411e3a39f7SXueming Li 		.alloc = &mlx5_alloc_verbs_buf,
26421e3a39f7SXueming Li 		.free = &mlx5_free_verbs_buf,
26431e3a39f7SXueming Li 		.data = priv,
26441e3a39f7SXueming Li 	};
264517e19bc4SViacheslav Ovsiienko 	mlx5_glue->dv_set_context_attr(sh->ctx,
264617e19bc4SViacheslav Ovsiienko 				       MLX5DV_CTX_ATTR_BUF_ALLOCATORS,
26471e3a39f7SXueming Li 				       (void *)((uintptr_t)&alctr));
2648771fa900SAdrien Mazarguil 	/* Bring Ethernet device up. */
2649a170a30dSNélio Laranjeiro 	DRV_LOG(DEBUG, "port %u forcing Ethernet interface up",
26500f99970bSNélio Laranjeiro 		eth_dev->data->port_id);
26517ba5320bSNélio Laranjeiro 	mlx5_set_link_up(eth_dev);
2652a85a606cSShahaf Shuler 	/*
2653a85a606cSShahaf Shuler 	 * Even though the interrupt handler is not installed yet,
2654ae4eb7dcSViacheslav Ovsiienko 	 * interrupts will still trigger on the async_fd from
2655a85a606cSShahaf Shuler 	 * Verbs context returned by ibv_open_device().
2656a85a606cSShahaf Shuler 	 */
2657a85a606cSShahaf Shuler 	mlx5_link_update(eth_dev, 0);
2658e2b4925eSOri Kam #ifdef HAVE_MLX5DV_DR_ESWITCH
2659e2b4925eSOri Kam 	if (!(config.hca_attr.eswitch_manager && config.dv_flow_en &&
2660e2b4925eSOri Kam 	      (switch_info->representor || switch_info->master)))
2661e2b4925eSOri Kam 		config.dv_esw_en = 0;
2662e2b4925eSOri Kam #else
2663e2b4925eSOri Kam 	config.dv_esw_en = 0;
2664e2b4925eSOri Kam #endif
266538b4b397SViacheslav Ovsiienko 	/* Detect minimal data bytes to inline. */
266638b4b397SViacheslav Ovsiienko 	mlx5_set_min_inline(spawn, &config);
26677fe24446SShahaf Shuler 	/* Store device configuration on private structure. */
26687fe24446SShahaf Shuler 	priv->config = config;
2669dfedf3e3SViacheslav Ovsiienko 	/* Create context for virtual machine VLAN workaround. */
2670dfedf3e3SViacheslav Ovsiienko 	priv->vmwa_context = mlx5_vlan_vmwa_init(eth_dev, spawn->ifindex);
2671e2b4925eSOri Kam 	if (config.dv_flow_en) {
2672e2b4925eSOri Kam 		err = mlx5_alloc_shared_dr(priv);
2673e2b4925eSOri Kam 		if (err)
2674e2b4925eSOri Kam 			goto error;
267571e254bcSViacheslav Ovsiienko 		priv->qrss_id_pool = mlx5_flow_id_pool_alloc();
267671e254bcSViacheslav Ovsiienko 		if (!priv->qrss_id_pool) {
267771e254bcSViacheslav Ovsiienko 			DRV_LOG(ERR, "can't create flow id pool");
267871e254bcSViacheslav Ovsiienko 			err = ENOMEM;
267971e254bcSViacheslav Ovsiienko 			goto error;
268071e254bcSViacheslav Ovsiienko 		}
2681e2b4925eSOri Kam 	}
268278be8852SNelio Laranjeiro 	/* Supported Verbs flow priority number detection. */
26832815702bSNelio Laranjeiro 	err = mlx5_flow_discover_priorities(eth_dev);
26844fb27c1dSViacheslav Ovsiienko 	if (err < 0) {
26854fb27c1dSViacheslav Ovsiienko 		err = -err;
26869083982cSAdrien Mazarguil 		goto error;
26874fb27c1dSViacheslav Ovsiienko 	}
26882815702bSNelio Laranjeiro 	priv->config.flow_prio = err;
26892d241515SViacheslav Ovsiienko 	if (!priv->config.dv_esw_en &&
26902d241515SViacheslav Ovsiienko 	    priv->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY) {
26912d241515SViacheslav Ovsiienko 		DRV_LOG(WARNING, "metadata mode %u is not supported "
26922d241515SViacheslav Ovsiienko 				 "(no E-Switch)", priv->config.dv_xmeta_en);
26932d241515SViacheslav Ovsiienko 		priv->config.dv_xmeta_en = MLX5_XMETA_MODE_LEGACY;
26942d241515SViacheslav Ovsiienko 	}
269539139371SViacheslav Ovsiienko 	mlx5_set_metadata_mask(eth_dev);
269639139371SViacheslav Ovsiienko 	if (priv->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY &&
269739139371SViacheslav Ovsiienko 	    !priv->sh->dv_regc0_mask) {
269839139371SViacheslav Ovsiienko 		DRV_LOG(ERR, "metadata mode %u is not supported "
269939139371SViacheslav Ovsiienko 			     "(no metadata reg_c[0] is available)",
270039139371SViacheslav Ovsiienko 			     priv->config.dv_xmeta_en);
270139139371SViacheslav Ovsiienko 			err = ENOTSUP;
270239139371SViacheslav Ovsiienko 			goto error;
270339139371SViacheslav Ovsiienko 	}
270439139371SViacheslav Ovsiienko 	/* Query availibility of metadata reg_c's. */
270539139371SViacheslav Ovsiienko 	err = mlx5_flow_discover_mreg_c(eth_dev);
270639139371SViacheslav Ovsiienko 	if (err < 0) {
270739139371SViacheslav Ovsiienko 		err = -err;
270839139371SViacheslav Ovsiienko 		goto error;
270939139371SViacheslav Ovsiienko 	}
27105e61bcddSViacheslav Ovsiienko 	if (!mlx5_flow_ext_mreg_supported(eth_dev)) {
27115e61bcddSViacheslav Ovsiienko 		DRV_LOG(DEBUG,
27125e61bcddSViacheslav Ovsiienko 			"port %u extensive metadata register is not supported",
27135e61bcddSViacheslav Ovsiienko 			eth_dev->data->port_id);
27142d241515SViacheslav Ovsiienko 		if (priv->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY) {
27152d241515SViacheslav Ovsiienko 			DRV_LOG(ERR, "metadata mode %u is not supported "
27162d241515SViacheslav Ovsiienko 				     "(no metadata registers available)",
27172d241515SViacheslav Ovsiienko 				     priv->config.dv_xmeta_en);
27182d241515SViacheslav Ovsiienko 			err = ENOTSUP;
27192d241515SViacheslav Ovsiienko 			goto error;
27202d241515SViacheslav Ovsiienko 		}
27215e61bcddSViacheslav Ovsiienko 	}
2722dd3c774fSViacheslav Ovsiienko 	if (priv->config.dv_flow_en &&
2723dd3c774fSViacheslav Ovsiienko 	    priv->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY &&
2724dd3c774fSViacheslav Ovsiienko 	    mlx5_flow_ext_mreg_supported(eth_dev) &&
2725dd3c774fSViacheslav Ovsiienko 	    priv->sh->dv_regc0_mask) {
2726dd3c774fSViacheslav Ovsiienko 		priv->mreg_cp_tbl = mlx5_hlist_create(MLX5_FLOW_MREG_HNAME,
2727dd3c774fSViacheslav Ovsiienko 						      MLX5_FLOW_MREG_HTABLE_SZ);
2728dd3c774fSViacheslav Ovsiienko 		if (!priv->mreg_cp_tbl) {
2729dd3c774fSViacheslav Ovsiienko 			err = ENOMEM;
2730dd3c774fSViacheslav Ovsiienko 			goto error;
2731dd3c774fSViacheslav Ovsiienko 		}
2732dd3c774fSViacheslav Ovsiienko 	}
2733f38c5457SAdrien Mazarguil 	return eth_dev;
27349083982cSAdrien Mazarguil error:
273526c08b97SAdrien Mazarguil 	if (priv) {
2736dd3c774fSViacheslav Ovsiienko 		if (priv->mreg_cp_tbl)
2737dd3c774fSViacheslav Ovsiienko 			mlx5_hlist_destroy(priv->mreg_cp_tbl, NULL, NULL);
2738b2177648SViacheslav Ovsiienko 		if (priv->sh)
2739b2177648SViacheslav Ovsiienko 			mlx5_free_shared_dr(priv);
274026c08b97SAdrien Mazarguil 		if (priv->nl_socket_route >= 0)
274126c08b97SAdrien Mazarguil 			close(priv->nl_socket_route);
274226c08b97SAdrien Mazarguil 		if (priv->nl_socket_rdma >= 0)
274326c08b97SAdrien Mazarguil 			close(priv->nl_socket_rdma);
2744dfedf3e3SViacheslav Ovsiienko 		if (priv->vmwa_context)
2745dfedf3e3SViacheslav Ovsiienko 			mlx5_vlan_vmwa_exit(priv->vmwa_context);
274671e254bcSViacheslav Ovsiienko 		if (priv->qrss_id_pool)
274771e254bcSViacheslav Ovsiienko 			mlx5_flow_id_pool_release(priv->qrss_id_pool);
27482b730263SAdrien Mazarguil 		if (own_domain_id)
27492b730263SAdrien Mazarguil 			claim_zero(rte_eth_switch_domain_free(priv->domain_id));
2750771fa900SAdrien Mazarguil 		rte_free(priv);
2751e16adf08SThomas Monjalon 		if (eth_dev != NULL)
2752e16adf08SThomas Monjalon 			eth_dev->data->dev_private = NULL;
275326c08b97SAdrien Mazarguil 	}
2754e16adf08SThomas Monjalon 	if (eth_dev != NULL) {
2755e16adf08SThomas Monjalon 		/* mac_addrs must not be freed alone because part of dev_private */
2756e16adf08SThomas Monjalon 		eth_dev->data->mac_addrs = NULL;
2757690de285SRaslan Darawsheh 		rte_eth_dev_release_port(eth_dev);
2758e16adf08SThomas Monjalon 	}
275917e19bc4SViacheslav Ovsiienko 	if (sh)
276017e19bc4SViacheslav Ovsiienko 		mlx5_free_shared_ibctx(sh);
2761f38c5457SAdrien Mazarguil 	assert(err > 0);
2762a6d83b6aSNélio Laranjeiro 	rte_errno = err;
2763f38c5457SAdrien Mazarguil 	return NULL;
2764f38c5457SAdrien Mazarguil }
2765f38c5457SAdrien Mazarguil 
2766116f90adSAdrien Mazarguil /**
2767116f90adSAdrien Mazarguil  * Comparison callback to sort device data.
2768116f90adSAdrien Mazarguil  *
2769116f90adSAdrien Mazarguil  * This is meant to be used with qsort().
2770116f90adSAdrien Mazarguil  *
2771116f90adSAdrien Mazarguil  * @param a[in]
2772116f90adSAdrien Mazarguil  *   Pointer to pointer to first data object.
2773116f90adSAdrien Mazarguil  * @param b[in]
2774116f90adSAdrien Mazarguil  *   Pointer to pointer to second data object.
2775116f90adSAdrien Mazarguil  *
2776116f90adSAdrien Mazarguil  * @return
2777116f90adSAdrien Mazarguil  *   0 if both objects are equal, less than 0 if the first argument is less
2778116f90adSAdrien Mazarguil  *   than the second, greater than 0 otherwise.
2779116f90adSAdrien Mazarguil  */
2780116f90adSAdrien Mazarguil static int
2781116f90adSAdrien Mazarguil mlx5_dev_spawn_data_cmp(const void *a, const void *b)
2782116f90adSAdrien Mazarguil {
2783116f90adSAdrien Mazarguil 	const struct mlx5_switch_info *si_a =
2784116f90adSAdrien Mazarguil 		&((const struct mlx5_dev_spawn_data *)a)->info;
2785116f90adSAdrien Mazarguil 	const struct mlx5_switch_info *si_b =
2786116f90adSAdrien Mazarguil 		&((const struct mlx5_dev_spawn_data *)b)->info;
2787116f90adSAdrien Mazarguil 	int ret;
2788116f90adSAdrien Mazarguil 
2789116f90adSAdrien Mazarguil 	/* Master device first. */
2790116f90adSAdrien Mazarguil 	ret = si_b->master - si_a->master;
2791116f90adSAdrien Mazarguil 	if (ret)
2792116f90adSAdrien Mazarguil 		return ret;
2793116f90adSAdrien Mazarguil 	/* Then representor devices. */
2794116f90adSAdrien Mazarguil 	ret = si_b->representor - si_a->representor;
2795116f90adSAdrien Mazarguil 	if (ret)
2796116f90adSAdrien Mazarguil 		return ret;
2797116f90adSAdrien Mazarguil 	/* Unidentified devices come last in no specific order. */
2798116f90adSAdrien Mazarguil 	if (!si_a->representor)
2799116f90adSAdrien Mazarguil 		return 0;
2800116f90adSAdrien Mazarguil 	/* Order representors by name. */
2801116f90adSAdrien Mazarguil 	return si_a->port_name - si_b->port_name;
2802116f90adSAdrien Mazarguil }
2803116f90adSAdrien Mazarguil 
2804f38c5457SAdrien Mazarguil /**
28052e569a37SViacheslav Ovsiienko  * Match PCI information for possible slaves of bonding device.
28062e569a37SViacheslav Ovsiienko  *
28072e569a37SViacheslav Ovsiienko  * @param[in] ibv_dev
28082e569a37SViacheslav Ovsiienko  *   Pointer to Infiniband device structure.
28092e569a37SViacheslav Ovsiienko  * @param[in] pci_dev
28102e569a37SViacheslav Ovsiienko  *   Pointer to PCI device structure to match PCI address.
28112e569a37SViacheslav Ovsiienko  * @param[in] nl_rdma
28122e569a37SViacheslav Ovsiienko  *   Netlink RDMA group socket handle.
28132e569a37SViacheslav Ovsiienko  *
28142e569a37SViacheslav Ovsiienko  * @return
28152e569a37SViacheslav Ovsiienko  *   negative value if no bonding device found, otherwise
28162e569a37SViacheslav Ovsiienko  *   positive index of slave PF in bonding.
28172e569a37SViacheslav Ovsiienko  */
28182e569a37SViacheslav Ovsiienko static int
28192e569a37SViacheslav Ovsiienko mlx5_device_bond_pci_match(const struct ibv_device *ibv_dev,
28202e569a37SViacheslav Ovsiienko 			   const struct rte_pci_device *pci_dev,
28212e569a37SViacheslav Ovsiienko 			   int nl_rdma)
28222e569a37SViacheslav Ovsiienko {
28232e569a37SViacheslav Ovsiienko 	char ifname[IF_NAMESIZE + 1];
28242e569a37SViacheslav Ovsiienko 	unsigned int ifindex;
28252e569a37SViacheslav Ovsiienko 	unsigned int np, i;
28262e569a37SViacheslav Ovsiienko 	FILE *file = NULL;
28272e569a37SViacheslav Ovsiienko 	int pf = -1;
28282e569a37SViacheslav Ovsiienko 
28292e569a37SViacheslav Ovsiienko 	/*
28302e569a37SViacheslav Ovsiienko 	 * Try to get master device name. If something goes
28312e569a37SViacheslav Ovsiienko 	 * wrong suppose the lack of kernel support and no
28322e569a37SViacheslav Ovsiienko 	 * bonding devices.
28332e569a37SViacheslav Ovsiienko 	 */
28342e569a37SViacheslav Ovsiienko 	if (nl_rdma < 0)
28352e569a37SViacheslav Ovsiienko 		return -1;
28362e569a37SViacheslav Ovsiienko 	if (!strstr(ibv_dev->name, "bond"))
28372e569a37SViacheslav Ovsiienko 		return -1;
28382e569a37SViacheslav Ovsiienko 	np = mlx5_nl_portnum(nl_rdma, ibv_dev->name);
28392e569a37SViacheslav Ovsiienko 	if (!np)
28402e569a37SViacheslav Ovsiienko 		return -1;
28412e569a37SViacheslav Ovsiienko 	/*
28422e569a37SViacheslav Ovsiienko 	 * The Master device might not be on the predefined
28432e569a37SViacheslav Ovsiienko 	 * port (not on port index 1, it is not garanted),
28442e569a37SViacheslav Ovsiienko 	 * we have to scan all Infiniband device port and
28452e569a37SViacheslav Ovsiienko 	 * find master.
28462e569a37SViacheslav Ovsiienko 	 */
28472e569a37SViacheslav Ovsiienko 	for (i = 1; i <= np; ++i) {
28482e569a37SViacheslav Ovsiienko 		/* Check whether Infiniband port is populated. */
28492e569a37SViacheslav Ovsiienko 		ifindex = mlx5_nl_ifindex(nl_rdma, ibv_dev->name, i);
28502e569a37SViacheslav Ovsiienko 		if (!ifindex)
28512e569a37SViacheslav Ovsiienko 			continue;
28522e569a37SViacheslav Ovsiienko 		if (!if_indextoname(ifindex, ifname))
28532e569a37SViacheslav Ovsiienko 			continue;
28542e569a37SViacheslav Ovsiienko 		/* Try to read bonding slave names from sysfs. */
28552e569a37SViacheslav Ovsiienko 		MKSTR(slaves,
28562e569a37SViacheslav Ovsiienko 		      "/sys/class/net/%s/master/bonding/slaves", ifname);
28572e569a37SViacheslav Ovsiienko 		file = fopen(slaves, "r");
28582e569a37SViacheslav Ovsiienko 		if (file)
28592e569a37SViacheslav Ovsiienko 			break;
28602e569a37SViacheslav Ovsiienko 	}
28612e569a37SViacheslav Ovsiienko 	if (!file)
28622e569a37SViacheslav Ovsiienko 		return -1;
28632e569a37SViacheslav Ovsiienko 	/* Use safe format to check maximal buffer length. */
28642e569a37SViacheslav Ovsiienko 	assert(atol(RTE_STR(IF_NAMESIZE)) == IF_NAMESIZE);
28652e569a37SViacheslav Ovsiienko 	while (fscanf(file, "%" RTE_STR(IF_NAMESIZE) "s", ifname) == 1) {
28662e569a37SViacheslav Ovsiienko 		char tmp_str[IF_NAMESIZE + 32];
28672e569a37SViacheslav Ovsiienko 		struct rte_pci_addr pci_addr;
28682e569a37SViacheslav Ovsiienko 		struct mlx5_switch_info	info;
28692e569a37SViacheslav Ovsiienko 
28702e569a37SViacheslav Ovsiienko 		/* Process slave interface names in the loop. */
28712e569a37SViacheslav Ovsiienko 		snprintf(tmp_str, sizeof(tmp_str),
28722e569a37SViacheslav Ovsiienko 			 "/sys/class/net/%s", ifname);
28732e569a37SViacheslav Ovsiienko 		if (mlx5_dev_to_pci_addr(tmp_str, &pci_addr)) {
28742e569a37SViacheslav Ovsiienko 			DRV_LOG(WARNING, "can not get PCI address"
28752e569a37SViacheslav Ovsiienko 					 " for netdev \"%s\"", ifname);
28762e569a37SViacheslav Ovsiienko 			continue;
28772e569a37SViacheslav Ovsiienko 		}
28782e569a37SViacheslav Ovsiienko 		if (pci_dev->addr.domain != pci_addr.domain ||
28792e569a37SViacheslav Ovsiienko 		    pci_dev->addr.bus != pci_addr.bus ||
28802e569a37SViacheslav Ovsiienko 		    pci_dev->addr.devid != pci_addr.devid ||
28812e569a37SViacheslav Ovsiienko 		    pci_dev->addr.function != pci_addr.function)
28822e569a37SViacheslav Ovsiienko 			continue;
28832e569a37SViacheslav Ovsiienko 		/* Slave interface PCI address match found. */
28842e569a37SViacheslav Ovsiienko 		fclose(file);
28852e569a37SViacheslav Ovsiienko 		snprintf(tmp_str, sizeof(tmp_str),
28862e569a37SViacheslav Ovsiienko 			 "/sys/class/net/%s/phys_port_name", ifname);
28872e569a37SViacheslav Ovsiienko 		file = fopen(tmp_str, "rb");
28882e569a37SViacheslav Ovsiienko 		if (!file)
28892e569a37SViacheslav Ovsiienko 			break;
28902e569a37SViacheslav Ovsiienko 		info.name_type = MLX5_PHYS_PORT_NAME_TYPE_NOTSET;
28912e569a37SViacheslav Ovsiienko 		if (fscanf(file, "%32s", tmp_str) == 1)
28922e569a37SViacheslav Ovsiienko 			mlx5_translate_port_name(tmp_str, &info);
28932e569a37SViacheslav Ovsiienko 		if (info.name_type == MLX5_PHYS_PORT_NAME_TYPE_LEGACY ||
28942e569a37SViacheslav Ovsiienko 		    info.name_type == MLX5_PHYS_PORT_NAME_TYPE_UPLINK)
28952e569a37SViacheslav Ovsiienko 			pf = info.port_name;
28962e569a37SViacheslav Ovsiienko 		break;
28972e569a37SViacheslav Ovsiienko 	}
28982e569a37SViacheslav Ovsiienko 	if (file)
28992e569a37SViacheslav Ovsiienko 		fclose(file);
29002e569a37SViacheslav Ovsiienko 	return pf;
29012e569a37SViacheslav Ovsiienko }
29022e569a37SViacheslav Ovsiienko 
29032e569a37SViacheslav Ovsiienko /**
2904f38c5457SAdrien Mazarguil  * DPDK callback to register a PCI device.
2905f38c5457SAdrien Mazarguil  *
29062b730263SAdrien Mazarguil  * This function spawns Ethernet devices out of a given PCI device.
2907f38c5457SAdrien Mazarguil  *
2908f38c5457SAdrien Mazarguil  * @param[in] pci_drv
2909f38c5457SAdrien Mazarguil  *   PCI driver structure (mlx5_driver).
2910f38c5457SAdrien Mazarguil  * @param[in] pci_dev
2911f38c5457SAdrien Mazarguil  *   PCI device information.
2912f38c5457SAdrien Mazarguil  *
2913f38c5457SAdrien Mazarguil  * @return
2914f38c5457SAdrien Mazarguil  *   0 on success, a negative errno value otherwise and rte_errno is set.
2915f38c5457SAdrien Mazarguil  */
2916f38c5457SAdrien Mazarguil static int
2917f38c5457SAdrien Mazarguil mlx5_pci_probe(struct rte_pci_driver *pci_drv __rte_unused,
2918f38c5457SAdrien Mazarguil 	       struct rte_pci_device *pci_dev)
2919f38c5457SAdrien Mazarguil {
2920f38c5457SAdrien Mazarguil 	struct ibv_device **ibv_list;
2921ad74bc61SViacheslav Ovsiienko 	/*
2922ad74bc61SViacheslav Ovsiienko 	 * Number of found IB Devices matching with requested PCI BDF.
2923ad74bc61SViacheslav Ovsiienko 	 * nd != 1 means there are multiple IB devices over the same
2924ad74bc61SViacheslav Ovsiienko 	 * PCI device and we have representors and master.
2925ad74bc61SViacheslav Ovsiienko 	 */
2926ad74bc61SViacheslav Ovsiienko 	unsigned int nd = 0;
2927ad74bc61SViacheslav Ovsiienko 	/*
2928ad74bc61SViacheslav Ovsiienko 	 * Number of found IB device Ports. nd = 1 and np = 1..n means
2929ad74bc61SViacheslav Ovsiienko 	 * we have the single multiport IB device, and there may be
2930ad74bc61SViacheslav Ovsiienko 	 * representors attached to some of found ports.
2931ad74bc61SViacheslav Ovsiienko 	 */
2932ad74bc61SViacheslav Ovsiienko 	unsigned int np = 0;
2933ad74bc61SViacheslav Ovsiienko 	/*
2934ad74bc61SViacheslav Ovsiienko 	 * Number of DPDK ethernet devices to Spawn - either over
2935ad74bc61SViacheslav Ovsiienko 	 * multiple IB devices or multiple ports of single IB device.
2936ad74bc61SViacheslav Ovsiienko 	 * Actually this is the number of iterations to spawn.
2937ad74bc61SViacheslav Ovsiienko 	 */
2938ad74bc61SViacheslav Ovsiienko 	unsigned int ns = 0;
29392e569a37SViacheslav Ovsiienko 	/*
29402e569a37SViacheslav Ovsiienko 	 * Bonding device
29412e569a37SViacheslav Ovsiienko 	 *   < 0 - no bonding device (single one)
29422e569a37SViacheslav Ovsiienko 	 *  >= 0 - bonding device (value is slave PF index)
29432e569a37SViacheslav Ovsiienko 	 */
29442e569a37SViacheslav Ovsiienko 	int bd = -1;
2945a62ec991SViacheslav Ovsiienko 	struct mlx5_dev_spawn_data *list = NULL;
2946f87bfa8eSYongseok Koh 	struct mlx5_dev_config dev_config;
2947f38c5457SAdrien Mazarguil 	int ret;
2948f38c5457SAdrien Mazarguil 
29497be600c8SYongseok Koh 	ret = mlx5_init_once();
29507be600c8SYongseok Koh 	if (ret) {
29517be600c8SYongseok Koh 		DRV_LOG(ERR, "unable to init PMD global data: %s",
29527be600c8SYongseok Koh 			strerror(rte_errno));
29537be600c8SYongseok Koh 		return -rte_errno;
29547be600c8SYongseok Koh 	}
2955f38c5457SAdrien Mazarguil 	assert(pci_drv == &mlx5_driver);
2956f38c5457SAdrien Mazarguil 	errno = 0;
2957f38c5457SAdrien Mazarguil 	ibv_list = mlx5_glue->get_device_list(&ret);
2958f38c5457SAdrien Mazarguil 	if (!ibv_list) {
2959f38c5457SAdrien Mazarguil 		rte_errno = errno ? errno : ENOSYS;
2960f38c5457SAdrien Mazarguil 		DRV_LOG(ERR, "cannot list devices, is ib_uverbs loaded?");
2961a6d83b6aSNélio Laranjeiro 		return -rte_errno;
2962a6d83b6aSNélio Laranjeiro 	}
2963ad74bc61SViacheslav Ovsiienko 	/*
2964ad74bc61SViacheslav Ovsiienko 	 * First scan the list of all Infiniband devices to find
2965ad74bc61SViacheslav Ovsiienko 	 * matching ones, gathering into the list.
2966ad74bc61SViacheslav Ovsiienko 	 */
296726c08b97SAdrien Mazarguil 	struct ibv_device *ibv_match[ret + 1];
2968a62ec991SViacheslav Ovsiienko 	int nl_route = mlx5_nl_init(NETLINK_ROUTE);
2969a62ec991SViacheslav Ovsiienko 	int nl_rdma = mlx5_nl_init(NETLINK_RDMA);
2970ad74bc61SViacheslav Ovsiienko 	unsigned int i;
297126c08b97SAdrien Mazarguil 
2972f38c5457SAdrien Mazarguil 	while (ret-- > 0) {
2973f38c5457SAdrien Mazarguil 		struct rte_pci_addr pci_addr;
2974f38c5457SAdrien Mazarguil 
2975f38c5457SAdrien Mazarguil 		DRV_LOG(DEBUG, "checking device \"%s\"", ibv_list[ret]->name);
29762e569a37SViacheslav Ovsiienko 		bd = mlx5_device_bond_pci_match
29772e569a37SViacheslav Ovsiienko 				(ibv_list[ret], pci_dev, nl_rdma);
29782e569a37SViacheslav Ovsiienko 		if (bd >= 0) {
29792e569a37SViacheslav Ovsiienko 			/*
29802e569a37SViacheslav Ovsiienko 			 * Bonding device detected. Only one match is allowed,
29812e569a37SViacheslav Ovsiienko 			 * the bonding is supported over multi-port IB device,
29822e569a37SViacheslav Ovsiienko 			 * there should be no matches on representor PCI
29832e569a37SViacheslav Ovsiienko 			 * functions or non VF LAG bonding devices with
29842e569a37SViacheslav Ovsiienko 			 * specified address.
29852e569a37SViacheslav Ovsiienko 			 */
29862e569a37SViacheslav Ovsiienko 			if (nd) {
29872e569a37SViacheslav Ovsiienko 				DRV_LOG(ERR,
29882e569a37SViacheslav Ovsiienko 					"multiple PCI match on bonding device"
29892e569a37SViacheslav Ovsiienko 					"\"%s\" found", ibv_list[ret]->name);
29902e569a37SViacheslav Ovsiienko 				rte_errno = ENOENT;
29912e569a37SViacheslav Ovsiienko 				ret = -rte_errno;
29922e569a37SViacheslav Ovsiienko 				goto exit;
29932e569a37SViacheslav Ovsiienko 			}
29942e569a37SViacheslav Ovsiienko 			DRV_LOG(INFO, "PCI information matches for"
29952e569a37SViacheslav Ovsiienko 				      " slave %d bonding device \"%s\"",
29962e569a37SViacheslav Ovsiienko 				      bd, ibv_list[ret]->name);
29972e569a37SViacheslav Ovsiienko 			ibv_match[nd++] = ibv_list[ret];
29982e569a37SViacheslav Ovsiienko 			break;
29992e569a37SViacheslav Ovsiienko 		}
30005cf5f710SViacheslav Ovsiienko 		if (mlx5_dev_to_pci_addr
30015cf5f710SViacheslav Ovsiienko 			(ibv_list[ret]->ibdev_path, &pci_addr))
3002f38c5457SAdrien Mazarguil 			continue;
3003f38c5457SAdrien Mazarguil 		if (pci_dev->addr.domain != pci_addr.domain ||
3004f38c5457SAdrien Mazarguil 		    pci_dev->addr.bus != pci_addr.bus ||
3005f38c5457SAdrien Mazarguil 		    pci_dev->addr.devid != pci_addr.devid ||
3006f38c5457SAdrien Mazarguil 		    pci_dev->addr.function != pci_addr.function)
3007f38c5457SAdrien Mazarguil 			continue;
300826c08b97SAdrien Mazarguil 		DRV_LOG(INFO, "PCI information matches for device \"%s\"",
3009f38c5457SAdrien Mazarguil 			ibv_list[ret]->name);
3010ad74bc61SViacheslav Ovsiienko 		ibv_match[nd++] = ibv_list[ret];
301126c08b97SAdrien Mazarguil 	}
3012ad74bc61SViacheslav Ovsiienko 	ibv_match[nd] = NULL;
3013ad74bc61SViacheslav Ovsiienko 	if (!nd) {
3014ae4eb7dcSViacheslav Ovsiienko 		/* No device matches, just complain and bail out. */
3015ad74bc61SViacheslav Ovsiienko 		DRV_LOG(WARNING,
3016ad74bc61SViacheslav Ovsiienko 			"no Verbs device matches PCI device " PCI_PRI_FMT ","
3017ad74bc61SViacheslav Ovsiienko 			" are kernel drivers loaded?",
3018ad74bc61SViacheslav Ovsiienko 			pci_dev->addr.domain, pci_dev->addr.bus,
3019ad74bc61SViacheslav Ovsiienko 			pci_dev->addr.devid, pci_dev->addr.function);
3020ad74bc61SViacheslav Ovsiienko 		rte_errno = ENOENT;
3021ad74bc61SViacheslav Ovsiienko 		ret = -rte_errno;
3022a62ec991SViacheslav Ovsiienko 		goto exit;
3023ad74bc61SViacheslav Ovsiienko 	}
3024ad74bc61SViacheslav Ovsiienko 	if (nd == 1) {
302526c08b97SAdrien Mazarguil 		/*
3026ad74bc61SViacheslav Ovsiienko 		 * Found single matching device may have multiple ports.
3027ad74bc61SViacheslav Ovsiienko 		 * Each port may be representor, we have to check the port
3028ad74bc61SViacheslav Ovsiienko 		 * number and check the representors existence.
302926c08b97SAdrien Mazarguil 		 */
3030ad74bc61SViacheslav Ovsiienko 		if (nl_rdma >= 0)
3031ad74bc61SViacheslav Ovsiienko 			np = mlx5_nl_portnum(nl_rdma, ibv_match[0]->name);
3032ad74bc61SViacheslav Ovsiienko 		if (!np)
3033ad74bc61SViacheslav Ovsiienko 			DRV_LOG(WARNING, "can not get IB device \"%s\""
3034ad74bc61SViacheslav Ovsiienko 					 " ports number", ibv_match[0]->name);
30352e569a37SViacheslav Ovsiienko 		if (bd >= 0 && !np) {
30362e569a37SViacheslav Ovsiienko 			DRV_LOG(ERR, "can not get ports"
30372e569a37SViacheslav Ovsiienko 				     " for bonding device");
30382e569a37SViacheslav Ovsiienko 			rte_errno = ENOENT;
30392e569a37SViacheslav Ovsiienko 			ret = -rte_errno;
30402e569a37SViacheslav Ovsiienko 			goto exit;
30412e569a37SViacheslav Ovsiienko 		}
3042ad74bc61SViacheslav Ovsiienko 	}
3043790164ceSViacheslav Ovsiienko #ifndef HAVE_MLX5DV_DR_DEVX_PORT
3044790164ceSViacheslav Ovsiienko 	if (bd >= 0) {
3045790164ceSViacheslav Ovsiienko 		/*
3046790164ceSViacheslav Ovsiienko 		 * This may happen if there is VF LAG kernel support and
3047790164ceSViacheslav Ovsiienko 		 * application is compiled with older rdma_core library.
3048790164ceSViacheslav Ovsiienko 		 */
3049790164ceSViacheslav Ovsiienko 		DRV_LOG(ERR,
3050790164ceSViacheslav Ovsiienko 			"No kernel/verbs support for VF LAG bonding found.");
3051790164ceSViacheslav Ovsiienko 		rte_errno = ENOTSUP;
3052790164ceSViacheslav Ovsiienko 		ret = -rte_errno;
3053790164ceSViacheslav Ovsiienko 		goto exit;
3054790164ceSViacheslav Ovsiienko 	}
3055790164ceSViacheslav Ovsiienko #endif
3056ad74bc61SViacheslav Ovsiienko 	/*
3057ad74bc61SViacheslav Ovsiienko 	 * Now we can determine the maximal
3058ad74bc61SViacheslav Ovsiienko 	 * amount of devices to be spawned.
3059ad74bc61SViacheslav Ovsiienko 	 */
3060a62ec991SViacheslav Ovsiienko 	list = rte_zmalloc("device spawn data",
3061a62ec991SViacheslav Ovsiienko 			 sizeof(struct mlx5_dev_spawn_data) *
3062a62ec991SViacheslav Ovsiienko 			 (np ? np : nd),
3063a62ec991SViacheslav Ovsiienko 			 RTE_CACHE_LINE_SIZE);
3064a62ec991SViacheslav Ovsiienko 	if (!list) {
3065a62ec991SViacheslav Ovsiienko 		DRV_LOG(ERR, "spawn data array allocation failure");
3066a62ec991SViacheslav Ovsiienko 		rte_errno = ENOMEM;
3067a62ec991SViacheslav Ovsiienko 		ret = -rte_errno;
3068a62ec991SViacheslav Ovsiienko 		goto exit;
3069a62ec991SViacheslav Ovsiienko 	}
30702e569a37SViacheslav Ovsiienko 	if (bd >= 0 || np > 1) {
3071ad74bc61SViacheslav Ovsiienko 		/*
3072ae4eb7dcSViacheslav Ovsiienko 		 * Single IB device with multiple ports found,
3073ad74bc61SViacheslav Ovsiienko 		 * it may be E-Switch master device and representors.
3074ad74bc61SViacheslav Ovsiienko 		 * We have to perform identification trough the ports.
3075ad74bc61SViacheslav Ovsiienko 		 */
3076ad74bc61SViacheslav Ovsiienko 		assert(nl_rdma >= 0);
3077ad74bc61SViacheslav Ovsiienko 		assert(ns == 0);
3078ad74bc61SViacheslav Ovsiienko 		assert(nd == 1);
30792e569a37SViacheslav Ovsiienko 		assert(np);
3080ad74bc61SViacheslav Ovsiienko 		for (i = 1; i <= np; ++i) {
3081ad74bc61SViacheslav Ovsiienko 			list[ns].max_port = np;
3082ad74bc61SViacheslav Ovsiienko 			list[ns].ibv_port = i;
3083ad74bc61SViacheslav Ovsiienko 			list[ns].ibv_dev = ibv_match[0];
3084ad74bc61SViacheslav Ovsiienko 			list[ns].eth_dev = NULL;
3085ab3cffcfSViacheslav Ovsiienko 			list[ns].pci_dev = pci_dev;
30862e569a37SViacheslav Ovsiienko 			list[ns].pf_bond = bd;
3087ad74bc61SViacheslav Ovsiienko 			list[ns].ifindex = mlx5_nl_ifindex
3088ad74bc61SViacheslav Ovsiienko 					(nl_rdma, list[ns].ibv_dev->name, i);
3089ad74bc61SViacheslav Ovsiienko 			if (!list[ns].ifindex) {
3090ad74bc61SViacheslav Ovsiienko 				/*
3091ad74bc61SViacheslav Ovsiienko 				 * No network interface index found for the
3092ad74bc61SViacheslav Ovsiienko 				 * specified port, it means there is no
3093ad74bc61SViacheslav Ovsiienko 				 * representor on this port. It's OK,
3094ad74bc61SViacheslav Ovsiienko 				 * there can be disabled ports, for example
3095ad74bc61SViacheslav Ovsiienko 				 * if sriov_numvfs < sriov_totalvfs.
3096ad74bc61SViacheslav Ovsiienko 				 */
309726c08b97SAdrien Mazarguil 				continue;
309826c08b97SAdrien Mazarguil 			}
3099ad74bc61SViacheslav Ovsiienko 			ret = -1;
310026c08b97SAdrien Mazarguil 			if (nl_route >= 0)
3101ad74bc61SViacheslav Ovsiienko 				ret = mlx5_nl_switch_info
3102ad74bc61SViacheslav Ovsiienko 					       (nl_route,
3103ad74bc61SViacheslav Ovsiienko 						list[ns].ifindex,
3104ad74bc61SViacheslav Ovsiienko 						&list[ns].info);
3105ad74bc61SViacheslav Ovsiienko 			if (ret || (!list[ns].info.representor &&
3106ad74bc61SViacheslav Ovsiienko 				    !list[ns].info.master)) {
3107ad74bc61SViacheslav Ovsiienko 				/*
3108ad74bc61SViacheslav Ovsiienko 				 * We failed to recognize representors with
3109ad74bc61SViacheslav Ovsiienko 				 * Netlink, let's try to perform the task
3110ad74bc61SViacheslav Ovsiienko 				 * with sysfs.
3111ad74bc61SViacheslav Ovsiienko 				 */
3112ad74bc61SViacheslav Ovsiienko 				ret =  mlx5_sysfs_switch_info
3113ad74bc61SViacheslav Ovsiienko 						(list[ns].ifindex,
3114ad74bc61SViacheslav Ovsiienko 						 &list[ns].info);
3115ad74bc61SViacheslav Ovsiienko 			}
31162e569a37SViacheslav Ovsiienko 			if (!ret && bd >= 0) {
31172e569a37SViacheslav Ovsiienko 				switch (list[ns].info.name_type) {
31182e569a37SViacheslav Ovsiienko 				case MLX5_PHYS_PORT_NAME_TYPE_UPLINK:
31192e569a37SViacheslav Ovsiienko 					if (list[ns].info.port_name == bd)
31202e569a37SViacheslav Ovsiienko 						ns++;
31212e569a37SViacheslav Ovsiienko 					break;
31222e569a37SViacheslav Ovsiienko 				case MLX5_PHYS_PORT_NAME_TYPE_PFVF:
31232e569a37SViacheslav Ovsiienko 					if (list[ns].info.pf_num == bd)
31242e569a37SViacheslav Ovsiienko 						ns++;
31252e569a37SViacheslav Ovsiienko 					break;
31262e569a37SViacheslav Ovsiienko 				default:
31272e569a37SViacheslav Ovsiienko 					break;
31282e569a37SViacheslav Ovsiienko 				}
31292e569a37SViacheslav Ovsiienko 				continue;
31302e569a37SViacheslav Ovsiienko 			}
3131ad74bc61SViacheslav Ovsiienko 			if (!ret && (list[ns].info.representor ^
3132ad74bc61SViacheslav Ovsiienko 				     list[ns].info.master))
3133ad74bc61SViacheslav Ovsiienko 				ns++;
3134ad74bc61SViacheslav Ovsiienko 		}
3135ad74bc61SViacheslav Ovsiienko 		if (!ns) {
313626c08b97SAdrien Mazarguil 			DRV_LOG(ERR,
3137ad74bc61SViacheslav Ovsiienko 				"unable to recognize master/representors"
3138ad74bc61SViacheslav Ovsiienko 				" on the IB device with multiple ports");
3139ad74bc61SViacheslav Ovsiienko 			rte_errno = ENOENT;
3140ad74bc61SViacheslav Ovsiienko 			ret = -rte_errno;
3141ad74bc61SViacheslav Ovsiienko 			goto exit;
3142ad74bc61SViacheslav Ovsiienko 		}
3143ad74bc61SViacheslav Ovsiienko 	} else {
3144ad74bc61SViacheslav Ovsiienko 		/*
3145ad74bc61SViacheslav Ovsiienko 		 * The existence of several matching entries (nd > 1) means
3146ad74bc61SViacheslav Ovsiienko 		 * port representors have been instantiated. No existing Verbs
3147ad74bc61SViacheslav Ovsiienko 		 * call nor sysfs entries can tell them apart, this can only
3148ad74bc61SViacheslav Ovsiienko 		 * be done through Netlink calls assuming kernel drivers are
3149ad74bc61SViacheslav Ovsiienko 		 * recent enough to support them.
3150ad74bc61SViacheslav Ovsiienko 		 *
3151ad74bc61SViacheslav Ovsiienko 		 * In the event of identification failure through Netlink,
3152ad74bc61SViacheslav Ovsiienko 		 * try again through sysfs, then:
3153ad74bc61SViacheslav Ovsiienko 		 *
3154ad74bc61SViacheslav Ovsiienko 		 * 1. A single IB device matches (nd == 1) with single
3155ad74bc61SViacheslav Ovsiienko 		 *    port (np=0/1) and is not a representor, assume
3156ad74bc61SViacheslav Ovsiienko 		 *    no switch support.
3157ad74bc61SViacheslav Ovsiienko 		 *
3158ad74bc61SViacheslav Ovsiienko 		 * 2. Otherwise no safe assumptions can be made;
3159ad74bc61SViacheslav Ovsiienko 		 *    complain louder and bail out.
3160ad74bc61SViacheslav Ovsiienko 		 */
3161ad74bc61SViacheslav Ovsiienko 		np = 1;
3162ad74bc61SViacheslav Ovsiienko 		for (i = 0; i != nd; ++i) {
3163ad74bc61SViacheslav Ovsiienko 			memset(&list[ns].info, 0, sizeof(list[ns].info));
3164ad74bc61SViacheslav Ovsiienko 			list[ns].max_port = 1;
3165ad74bc61SViacheslav Ovsiienko 			list[ns].ibv_port = 1;
3166ad74bc61SViacheslav Ovsiienko 			list[ns].ibv_dev = ibv_match[i];
3167ad74bc61SViacheslav Ovsiienko 			list[ns].eth_dev = NULL;
3168ab3cffcfSViacheslav Ovsiienko 			list[ns].pci_dev = pci_dev;
31692e569a37SViacheslav Ovsiienko 			list[ns].pf_bond = -1;
3170ad74bc61SViacheslav Ovsiienko 			list[ns].ifindex = 0;
3171ad74bc61SViacheslav Ovsiienko 			if (nl_rdma >= 0)
3172ad74bc61SViacheslav Ovsiienko 				list[ns].ifindex = mlx5_nl_ifindex
3173ad74bc61SViacheslav Ovsiienko 					(nl_rdma, list[ns].ibv_dev->name, 1);
3174ad74bc61SViacheslav Ovsiienko 			if (!list[ns].ifindex) {
31759c2bbd04SViacheslav Ovsiienko 				char ifname[IF_NAMESIZE];
31769c2bbd04SViacheslav Ovsiienko 
3177ad74bc61SViacheslav Ovsiienko 				/*
31789c2bbd04SViacheslav Ovsiienko 				 * Netlink failed, it may happen with old
31799c2bbd04SViacheslav Ovsiienko 				 * ib_core kernel driver (before 4.16).
31809c2bbd04SViacheslav Ovsiienko 				 * We can assume there is old driver because
31819c2bbd04SViacheslav Ovsiienko 				 * here we are processing single ports IB
31829c2bbd04SViacheslav Ovsiienko 				 * devices. Let's try sysfs to retrieve
31839c2bbd04SViacheslav Ovsiienko 				 * the ifindex. The method works for
31849c2bbd04SViacheslav Ovsiienko 				 * master device only.
31859c2bbd04SViacheslav Ovsiienko 				 */
31869c2bbd04SViacheslav Ovsiienko 				if (nd > 1) {
31879c2bbd04SViacheslav Ovsiienko 					/*
31889c2bbd04SViacheslav Ovsiienko 					 * Multiple devices found, assume
31899c2bbd04SViacheslav Ovsiienko 					 * representors, can not distinguish
31909c2bbd04SViacheslav Ovsiienko 					 * master/representor and retrieve
31919c2bbd04SViacheslav Ovsiienko 					 * ifindex via sysfs.
3192ad74bc61SViacheslav Ovsiienko 					 */
3193ad74bc61SViacheslav Ovsiienko 					continue;
3194ad74bc61SViacheslav Ovsiienko 				}
31959c2bbd04SViacheslav Ovsiienko 				ret = mlx5_get_master_ifname
31969c2bbd04SViacheslav Ovsiienko 					(ibv_match[i]->ibdev_path, &ifname);
31979c2bbd04SViacheslav Ovsiienko 				if (!ret)
31989c2bbd04SViacheslav Ovsiienko 					list[ns].ifindex =
31999c2bbd04SViacheslav Ovsiienko 						if_nametoindex(ifname);
32009c2bbd04SViacheslav Ovsiienko 				if (!list[ns].ifindex) {
32019c2bbd04SViacheslav Ovsiienko 					/*
32029c2bbd04SViacheslav Ovsiienko 					 * No network interface index found
32039c2bbd04SViacheslav Ovsiienko 					 * for the specified device, it means
32049c2bbd04SViacheslav Ovsiienko 					 * there it is neither representor
32059c2bbd04SViacheslav Ovsiienko 					 * nor master.
32069c2bbd04SViacheslav Ovsiienko 					 */
32079c2bbd04SViacheslav Ovsiienko 					continue;
32089c2bbd04SViacheslav Ovsiienko 				}
32099c2bbd04SViacheslav Ovsiienko 			}
3210ad74bc61SViacheslav Ovsiienko 			ret = -1;
3211ad74bc61SViacheslav Ovsiienko 			if (nl_route >= 0)
3212ad74bc61SViacheslav Ovsiienko 				ret = mlx5_nl_switch_info
3213ad74bc61SViacheslav Ovsiienko 					       (nl_route,
3214ad74bc61SViacheslav Ovsiienko 						list[ns].ifindex,
3215ad74bc61SViacheslav Ovsiienko 						&list[ns].info);
3216ad74bc61SViacheslav Ovsiienko 			if (ret || (!list[ns].info.representor &&
3217ad74bc61SViacheslav Ovsiienko 				    !list[ns].info.master)) {
3218ad74bc61SViacheslav Ovsiienko 				/*
3219ad74bc61SViacheslav Ovsiienko 				 * We failed to recognize representors with
3220ad74bc61SViacheslav Ovsiienko 				 * Netlink, let's try to perform the task
3221ad74bc61SViacheslav Ovsiienko 				 * with sysfs.
3222ad74bc61SViacheslav Ovsiienko 				 */
3223ad74bc61SViacheslav Ovsiienko 				ret =  mlx5_sysfs_switch_info
3224ad74bc61SViacheslav Ovsiienko 						(list[ns].ifindex,
3225ad74bc61SViacheslav Ovsiienko 						 &list[ns].info);
3226ad74bc61SViacheslav Ovsiienko 			}
3227ad74bc61SViacheslav Ovsiienko 			if (!ret && (list[ns].info.representor ^
3228ad74bc61SViacheslav Ovsiienko 				     list[ns].info.master)) {
3229ad74bc61SViacheslav Ovsiienko 				ns++;
3230ad74bc61SViacheslav Ovsiienko 			} else if ((nd == 1) &&
3231ad74bc61SViacheslav Ovsiienko 				   !list[ns].info.representor &&
3232ad74bc61SViacheslav Ovsiienko 				   !list[ns].info.master) {
3233ad74bc61SViacheslav Ovsiienko 				/*
3234ad74bc61SViacheslav Ovsiienko 				 * Single IB device with
3235ad74bc61SViacheslav Ovsiienko 				 * one physical port and
3236ad74bc61SViacheslav Ovsiienko 				 * attached network device.
3237ad74bc61SViacheslav Ovsiienko 				 * May be SRIOV is not enabled
3238ad74bc61SViacheslav Ovsiienko 				 * or there is no representors.
3239ad74bc61SViacheslav Ovsiienko 				 */
3240ad74bc61SViacheslav Ovsiienko 				DRV_LOG(INFO, "no E-Switch support detected");
3241ad74bc61SViacheslav Ovsiienko 				ns++;
3242ad74bc61SViacheslav Ovsiienko 				break;
324326c08b97SAdrien Mazarguil 			}
3244f38c5457SAdrien Mazarguil 		}
3245ad74bc61SViacheslav Ovsiienko 		if (!ns) {
3246ad74bc61SViacheslav Ovsiienko 			DRV_LOG(ERR,
3247ad74bc61SViacheslav Ovsiienko 				"unable to recognize master/representors"
3248ad74bc61SViacheslav Ovsiienko 				" on the multiple IB devices");
3249ad74bc61SViacheslav Ovsiienko 			rte_errno = ENOENT;
3250ad74bc61SViacheslav Ovsiienko 			ret = -rte_errno;
3251ad74bc61SViacheslav Ovsiienko 			goto exit;
3252ad74bc61SViacheslav Ovsiienko 		}
3253ad74bc61SViacheslav Ovsiienko 	}
3254ad74bc61SViacheslav Ovsiienko 	assert(ns);
3255116f90adSAdrien Mazarguil 	/*
3256116f90adSAdrien Mazarguil 	 * Sort list to probe devices in natural order for users convenience
3257116f90adSAdrien Mazarguil 	 * (i.e. master first, then representors from lowest to highest ID).
3258116f90adSAdrien Mazarguil 	 */
3259ad74bc61SViacheslav Ovsiienko 	qsort(list, ns, sizeof(*list), mlx5_dev_spawn_data_cmp);
3260f87bfa8eSYongseok Koh 	/* Default configuration. */
3261f87bfa8eSYongseok Koh 	dev_config = (struct mlx5_dev_config){
326278c7a16dSYongseok Koh 		.hw_padding = 0,
3263f87bfa8eSYongseok Koh 		.mps = MLX5_ARG_UNSET,
32648409a285SViacheslav Ovsiienko 		.dbnc = MLX5_ARG_UNSET,
3265f87bfa8eSYongseok Koh 		.rx_vec_en = 1,
3266505f1fe4SViacheslav Ovsiienko 		.txq_inline_max = MLX5_ARG_UNSET,
3267505f1fe4SViacheslav Ovsiienko 		.txq_inline_min = MLX5_ARG_UNSET,
3268505f1fe4SViacheslav Ovsiienko 		.txq_inline_mpw = MLX5_ARG_UNSET,
3269f87bfa8eSYongseok Koh 		.txqs_inline = MLX5_ARG_UNSET,
3270f87bfa8eSYongseok Koh 		.vf_nl_en = 1,
3271dceb5029SYongseok Koh 		.mr_ext_memseg_en = 1,
3272f87bfa8eSYongseok Koh 		.mprq = {
3273f87bfa8eSYongseok Koh 			.enabled = 0, /* Disabled by default. */
3274f87bfa8eSYongseok Koh 			.stride_num_n = MLX5_MPRQ_STRIDE_NUM_N,
3275f87bfa8eSYongseok Koh 			.max_memcpy_len = MLX5_MPRQ_MEMCPY_DEFAULT_LEN,
3276f87bfa8eSYongseok Koh 			.min_rxqs_num = MLX5_MPRQ_MIN_RXQS,
3277f87bfa8eSYongseok Koh 		},
3278e2b4925eSOri Kam 		.dv_esw_en = 1,
3279cd4569d2SDekel Peled 		.dv_flow_en = 1,
3280f87bfa8eSYongseok Koh 	};
3281ad74bc61SViacheslav Ovsiienko 	/* Device specific configuration. */
3282f38c5457SAdrien Mazarguil 	switch (pci_dev->id.device_id) {
3283f38c5457SAdrien Mazarguil 	case PCI_DEVICE_ID_MELLANOX_CONNECTX4VF:
3284f38c5457SAdrien Mazarguil 	case PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF:
3285f38c5457SAdrien Mazarguil 	case PCI_DEVICE_ID_MELLANOX_CONNECTX5VF:
3286f38c5457SAdrien Mazarguil 	case PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF:
3287a40b734bSViacheslav Ovsiienko 	case PCI_DEVICE_ID_MELLANOX_CONNECTX5BFVF:
3288c930f02cSViacheslav Ovsiienko 	case PCI_DEVICE_ID_MELLANOX_CONNECTX6VF:
32895fc66630SRaslan Darawsheh 	case PCI_DEVICE_ID_MELLANOX_CONNECTX6DXVF:
3290f87bfa8eSYongseok Koh 		dev_config.vf = 1;
3291f38c5457SAdrien Mazarguil 		break;
3292f38c5457SAdrien Mazarguil 	default:
3293f87bfa8eSYongseok Koh 		break;
3294f38c5457SAdrien Mazarguil 	}
3295ad74bc61SViacheslav Ovsiienko 	for (i = 0; i != ns; ++i) {
32962b730263SAdrien Mazarguil 		uint32_t restore;
32972b730263SAdrien Mazarguil 
3298f87bfa8eSYongseok Koh 		list[i].eth_dev = mlx5_dev_spawn(&pci_dev->device,
3299ad74bc61SViacheslav Ovsiienko 						 &list[i],
3300ad74bc61SViacheslav Ovsiienko 						 dev_config);
33016de569f5SAdrien Mazarguil 		if (!list[i].eth_dev) {
3302206254b7SOphir Munk 			if (rte_errno != EBUSY && rte_errno != EEXIST)
33032b730263SAdrien Mazarguil 				break;
3304206254b7SOphir Munk 			/* Device is disabled or already spawned. Ignore it. */
33056de569f5SAdrien Mazarguil 			continue;
33066de569f5SAdrien Mazarguil 		}
3307116f90adSAdrien Mazarguil 		restore = list[i].eth_dev->data->dev_flags;
3308116f90adSAdrien Mazarguil 		rte_eth_copy_pci_info(list[i].eth_dev, pci_dev);
33092b730263SAdrien Mazarguil 		/* Restore non-PCI flags cleared by the above call. */
3310116f90adSAdrien Mazarguil 		list[i].eth_dev->data->dev_flags |= restore;
331123242063SMatan Azrad 		mlx5_dev_interrupt_handler_devx_install(list[i].eth_dev);
3312116f90adSAdrien Mazarguil 		rte_eth_dev_probing_finish(list[i].eth_dev);
33132b730263SAdrien Mazarguil 	}
3314ad74bc61SViacheslav Ovsiienko 	if (i != ns) {
3315f38c5457SAdrien Mazarguil 		DRV_LOG(ERR,
3316f38c5457SAdrien Mazarguil 			"probe of PCI device " PCI_PRI_FMT " aborted after"
3317f38c5457SAdrien Mazarguil 			" encountering an error: %s",
3318f38c5457SAdrien Mazarguil 			pci_dev->addr.domain, pci_dev->addr.bus,
3319f38c5457SAdrien Mazarguil 			pci_dev->addr.devid, pci_dev->addr.function,
3320f38c5457SAdrien Mazarguil 			strerror(rte_errno));
3321f38c5457SAdrien Mazarguil 		ret = -rte_errno;
33222b730263SAdrien Mazarguil 		/* Roll back. */
33232b730263SAdrien Mazarguil 		while (i--) {
33246de569f5SAdrien Mazarguil 			if (!list[i].eth_dev)
33256de569f5SAdrien Mazarguil 				continue;
3326116f90adSAdrien Mazarguil 			mlx5_dev_close(list[i].eth_dev);
3327e16adf08SThomas Monjalon 			/* mac_addrs must not be freed because in dev_private */
3328e16adf08SThomas Monjalon 			list[i].eth_dev->data->mac_addrs = NULL;
3329116f90adSAdrien Mazarguil 			claim_zero(rte_eth_dev_release_port(list[i].eth_dev));
33302b730263SAdrien Mazarguil 		}
33312b730263SAdrien Mazarguil 		/* Restore original error. */
33322b730263SAdrien Mazarguil 		rte_errno = -ret;
3333f38c5457SAdrien Mazarguil 	} else {
3334f38c5457SAdrien Mazarguil 		ret = 0;
3335f38c5457SAdrien Mazarguil 	}
3336ad74bc61SViacheslav Ovsiienko exit:
3337ad74bc61SViacheslav Ovsiienko 	/*
3338ad74bc61SViacheslav Ovsiienko 	 * Do the routine cleanup:
3339ad74bc61SViacheslav Ovsiienko 	 * - close opened Netlink sockets
3340a62ec991SViacheslav Ovsiienko 	 * - free allocated spawn data array
3341ad74bc61SViacheslav Ovsiienko 	 * - free the Infiniband device list
3342ad74bc61SViacheslav Ovsiienko 	 */
3343ad74bc61SViacheslav Ovsiienko 	if (nl_rdma >= 0)
3344ad74bc61SViacheslav Ovsiienko 		close(nl_rdma);
3345ad74bc61SViacheslav Ovsiienko 	if (nl_route >= 0)
3346ad74bc61SViacheslav Ovsiienko 		close(nl_route);
3347a62ec991SViacheslav Ovsiienko 	if (list)
3348a62ec991SViacheslav Ovsiienko 		rte_free(list);
3349ad74bc61SViacheslav Ovsiienko 	assert(ibv_list);
3350ad74bc61SViacheslav Ovsiienko 	mlx5_glue->free_device_list(ibv_list);
3351f38c5457SAdrien Mazarguil 	return ret;
3352771fa900SAdrien Mazarguil }
3353771fa900SAdrien Mazarguil 
3354fbc83412SViacheslav Ovsiienko /**
3355fbc83412SViacheslav Ovsiienko  * Look for the ethernet device belonging to mlx5 driver.
3356fbc83412SViacheslav Ovsiienko  *
3357fbc83412SViacheslav Ovsiienko  * @param[in] port_id
3358fbc83412SViacheslav Ovsiienko  *   port_id to start looking for device.
3359fbc83412SViacheslav Ovsiienko  * @param[in] pci_dev
3360fbc83412SViacheslav Ovsiienko  *   Pointer to the hint PCI device. When device is being probed
3361fbc83412SViacheslav Ovsiienko  *   the its siblings (master and preceding representors might
3362fbc83412SViacheslav Ovsiienko  *   not have assigned driver yet (because the mlx5_pci_probe()
3363fbc83412SViacheslav Ovsiienko  *   is not completed yet, for this case match on hint PCI
3364fbc83412SViacheslav Ovsiienko  *   device may be used to detect sibling device.
3365fbc83412SViacheslav Ovsiienko  *
3366fbc83412SViacheslav Ovsiienko  * @return
3367fbc83412SViacheslav Ovsiienko  *   port_id of found device, RTE_MAX_ETHPORT if not found.
3368fbc83412SViacheslav Ovsiienko  */
3369f7e95215SViacheslav Ovsiienko uint16_t
3370fbc83412SViacheslav Ovsiienko mlx5_eth_find_next(uint16_t port_id, struct rte_pci_device *pci_dev)
3371f7e95215SViacheslav Ovsiienko {
3372f7e95215SViacheslav Ovsiienko 	while (port_id < RTE_MAX_ETHPORTS) {
3373f7e95215SViacheslav Ovsiienko 		struct rte_eth_dev *dev = &rte_eth_devices[port_id];
3374f7e95215SViacheslav Ovsiienko 
3375f7e95215SViacheslav Ovsiienko 		if (dev->state != RTE_ETH_DEV_UNUSED &&
3376f7e95215SViacheslav Ovsiienko 		    dev->device &&
3377fbc83412SViacheslav Ovsiienko 		    (dev->device == &pci_dev->device ||
3378fbc83412SViacheslav Ovsiienko 		     (dev->device->driver &&
3379f7e95215SViacheslav Ovsiienko 		     dev->device->driver->name &&
3380fbc83412SViacheslav Ovsiienko 		     !strcmp(dev->device->driver->name, MLX5_DRIVER_NAME))))
3381f7e95215SViacheslav Ovsiienko 			break;
3382f7e95215SViacheslav Ovsiienko 		port_id++;
3383f7e95215SViacheslav Ovsiienko 	}
3384f7e95215SViacheslav Ovsiienko 	if (port_id >= RTE_MAX_ETHPORTS)
3385f7e95215SViacheslav Ovsiienko 		return RTE_MAX_ETHPORTS;
3386f7e95215SViacheslav Ovsiienko 	return port_id;
3387f7e95215SViacheslav Ovsiienko }
3388f7e95215SViacheslav Ovsiienko 
33893a820742SOphir Munk /**
33903a820742SOphir Munk  * DPDK callback to remove a PCI device.
33913a820742SOphir Munk  *
33923a820742SOphir Munk  * This function removes all Ethernet devices belong to a given PCI device.
33933a820742SOphir Munk  *
33943a820742SOphir Munk  * @param[in] pci_dev
33953a820742SOphir Munk  *   Pointer to the PCI device.
33963a820742SOphir Munk  *
33973a820742SOphir Munk  * @return
33983a820742SOphir Munk  *   0 on success, the function cannot fail.
33993a820742SOphir Munk  */
34003a820742SOphir Munk static int
34013a820742SOphir Munk mlx5_pci_remove(struct rte_pci_device *pci_dev)
34023a820742SOphir Munk {
34033a820742SOphir Munk 	uint16_t port_id;
34043a820742SOphir Munk 
34055294b800SThomas Monjalon 	RTE_ETH_FOREACH_DEV_OF(port_id, &pci_dev->device)
34063a820742SOphir Munk 		rte_eth_dev_close(port_id);
34073a820742SOphir Munk 	return 0;
34083a820742SOphir Munk }
34093a820742SOphir Munk 
3410771fa900SAdrien Mazarguil static const struct rte_pci_id mlx5_pci_id_map[] = {
3411771fa900SAdrien Mazarguil 	{
34121d1bc870SNélio Laranjeiro 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
34131d1bc870SNélio Laranjeiro 			       PCI_DEVICE_ID_MELLANOX_CONNECTX4)
3414771fa900SAdrien Mazarguil 	},
3415771fa900SAdrien Mazarguil 	{
34161d1bc870SNélio Laranjeiro 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
34171d1bc870SNélio Laranjeiro 			       PCI_DEVICE_ID_MELLANOX_CONNECTX4VF)
3418771fa900SAdrien Mazarguil 	},
3419771fa900SAdrien Mazarguil 	{
34201d1bc870SNélio Laranjeiro 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
34211d1bc870SNélio Laranjeiro 			       PCI_DEVICE_ID_MELLANOX_CONNECTX4LX)
3422771fa900SAdrien Mazarguil 	},
3423771fa900SAdrien Mazarguil 	{
34241d1bc870SNélio Laranjeiro 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
34251d1bc870SNélio Laranjeiro 			       PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF)
3426771fa900SAdrien Mazarguil 	},
3427771fa900SAdrien Mazarguil 	{
3428528a9fbeSYongseok Koh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
3429528a9fbeSYongseok Koh 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5)
3430528a9fbeSYongseok Koh 	},
3431528a9fbeSYongseok Koh 	{
3432528a9fbeSYongseok Koh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
3433528a9fbeSYongseok Koh 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5VF)
3434528a9fbeSYongseok Koh 	},
3435528a9fbeSYongseok Koh 	{
3436528a9fbeSYongseok Koh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
3437528a9fbeSYongseok Koh 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5EX)
3438528a9fbeSYongseok Koh 	},
3439528a9fbeSYongseok Koh 	{
3440528a9fbeSYongseok Koh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
3441528a9fbeSYongseok Koh 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF)
3442528a9fbeSYongseok Koh 	},
3443528a9fbeSYongseok Koh 	{
3444dd3331c6SShahaf Shuler 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
3445dd3331c6SShahaf Shuler 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5BF)
3446dd3331c6SShahaf Shuler 	},
3447dd3331c6SShahaf Shuler 	{
3448c322c0e5SOri Kam 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
3449c322c0e5SOri Kam 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5BFVF)
3450c322c0e5SOri Kam 	},
3451c322c0e5SOri Kam 	{
3452f0354d84SWisam Jaddo 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
3453f0354d84SWisam Jaddo 				PCI_DEVICE_ID_MELLANOX_CONNECTX6)
3454f0354d84SWisam Jaddo 	},
3455f0354d84SWisam Jaddo 	{
3456f0354d84SWisam Jaddo 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
3457f0354d84SWisam Jaddo 				PCI_DEVICE_ID_MELLANOX_CONNECTX6VF)
3458f0354d84SWisam Jaddo 	},
3459f0354d84SWisam Jaddo 	{
34605fc66630SRaslan Darawsheh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
34615fc66630SRaslan Darawsheh 				PCI_DEVICE_ID_MELLANOX_CONNECTX6DX)
34625fc66630SRaslan Darawsheh 	},
34635fc66630SRaslan Darawsheh 	{
34645fc66630SRaslan Darawsheh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
34655fc66630SRaslan Darawsheh 				PCI_DEVICE_ID_MELLANOX_CONNECTX6DXVF)
34665fc66630SRaslan Darawsheh 	},
34675fc66630SRaslan Darawsheh 	{
3468771fa900SAdrien Mazarguil 		.vendor_id = 0
3469771fa900SAdrien Mazarguil 	}
3470771fa900SAdrien Mazarguil };
3471771fa900SAdrien Mazarguil 
3472fdf91e0fSJan Blunck static struct rte_pci_driver mlx5_driver = {
34732f3193cfSJan Viktorin 	.driver = {
34742f3193cfSJan Viktorin 		.name = MLX5_DRIVER_NAME
34752f3193cfSJan Viktorin 	},
3476771fa900SAdrien Mazarguil 	.id_table = mlx5_pci_id_map,
3477af424af8SShreyansh Jain 	.probe = mlx5_pci_probe,
34783a820742SOphir Munk 	.remove = mlx5_pci_remove,
3479989e999dSShahaf Shuler 	.dma_map = mlx5_dma_map,
3480989e999dSShahaf Shuler 	.dma_unmap = mlx5_dma_unmap,
348169c06d0eSYongseok Koh 	.drv_flags = RTE_PCI_DRV_INTR_LSC | RTE_PCI_DRV_INTR_RMV |
3482b76fafb1SDavid Marchand 		     RTE_PCI_DRV_PROBE_AGAIN,
3483771fa900SAdrien Mazarguil };
3484771fa900SAdrien Mazarguil 
348572b934adSThomas Monjalon #ifdef RTE_IBVERBS_LINK_DLOPEN
348659b91becSAdrien Mazarguil 
348759b91becSAdrien Mazarguil /**
348808c028d0SAdrien Mazarguil  * Suffix RTE_EAL_PMD_PATH with "-glue".
348908c028d0SAdrien Mazarguil  *
349008c028d0SAdrien Mazarguil  * This function performs a sanity check on RTE_EAL_PMD_PATH before
349108c028d0SAdrien Mazarguil  * suffixing its last component.
349208c028d0SAdrien Mazarguil  *
349308c028d0SAdrien Mazarguil  * @param buf[out]
349408c028d0SAdrien Mazarguil  *   Output buffer, should be large enough otherwise NULL is returned.
349508c028d0SAdrien Mazarguil  * @param size
349608c028d0SAdrien Mazarguil  *   Size of @p out.
349708c028d0SAdrien Mazarguil  *
349808c028d0SAdrien Mazarguil  * @return
349908c028d0SAdrien Mazarguil  *   Pointer to @p buf or @p NULL in case suffix cannot be appended.
350008c028d0SAdrien Mazarguil  */
350108c028d0SAdrien Mazarguil static char *
350208c028d0SAdrien Mazarguil mlx5_glue_path(char *buf, size_t size)
350308c028d0SAdrien Mazarguil {
350408c028d0SAdrien Mazarguil 	static const char *const bad[] = { "/", ".", "..", NULL };
350508c028d0SAdrien Mazarguil 	const char *path = RTE_EAL_PMD_PATH;
350608c028d0SAdrien Mazarguil 	size_t len = strlen(path);
350708c028d0SAdrien Mazarguil 	size_t off;
350808c028d0SAdrien Mazarguil 	int i;
350908c028d0SAdrien Mazarguil 
351008c028d0SAdrien Mazarguil 	while (len && path[len - 1] == '/')
351108c028d0SAdrien Mazarguil 		--len;
351208c028d0SAdrien Mazarguil 	for (off = len; off && path[off - 1] != '/'; --off)
351308c028d0SAdrien Mazarguil 		;
351408c028d0SAdrien Mazarguil 	for (i = 0; bad[i]; ++i)
351508c028d0SAdrien Mazarguil 		if (!strncmp(path + off, bad[i], (int)(len - off)))
351608c028d0SAdrien Mazarguil 			goto error;
351708c028d0SAdrien Mazarguil 	i = snprintf(buf, size, "%.*s-glue", (int)len, path);
351808c028d0SAdrien Mazarguil 	if (i == -1 || (size_t)i >= size)
351908c028d0SAdrien Mazarguil 		goto error;
352008c028d0SAdrien Mazarguil 	return buf;
352108c028d0SAdrien Mazarguil error:
3522a170a30dSNélio Laranjeiro 	DRV_LOG(ERR,
3523a170a30dSNélio Laranjeiro 		"unable to append \"-glue\" to last component of"
352408c028d0SAdrien Mazarguil 		" RTE_EAL_PMD_PATH (\"" RTE_EAL_PMD_PATH "\"),"
352508c028d0SAdrien Mazarguil 		" please re-configure DPDK");
352608c028d0SAdrien Mazarguil 	return NULL;
352708c028d0SAdrien Mazarguil }
352808c028d0SAdrien Mazarguil 
352908c028d0SAdrien Mazarguil /**
353059b91becSAdrien Mazarguil  * Initialization routine for run-time dependency on rdma-core.
353159b91becSAdrien Mazarguil  */
353259b91becSAdrien Mazarguil static int
353359b91becSAdrien Mazarguil mlx5_glue_init(void)
353459b91becSAdrien Mazarguil {
353508c028d0SAdrien Mazarguil 	char glue_path[sizeof(RTE_EAL_PMD_PATH) - 1 + sizeof("-glue")];
3536f6242d06SAdrien Mazarguil 	const char *path[] = {
3537f6242d06SAdrien Mazarguil 		/*
3538f6242d06SAdrien Mazarguil 		 * A basic security check is necessary before trusting
3539f6242d06SAdrien Mazarguil 		 * MLX5_GLUE_PATH, which may override RTE_EAL_PMD_PATH.
3540f6242d06SAdrien Mazarguil 		 */
3541f6242d06SAdrien Mazarguil 		(geteuid() == getuid() && getegid() == getgid() ?
3542f6242d06SAdrien Mazarguil 		 getenv("MLX5_GLUE_PATH") : NULL),
354308c028d0SAdrien Mazarguil 		/*
354408c028d0SAdrien Mazarguil 		 * When RTE_EAL_PMD_PATH is set, use its glue-suffixed
354508c028d0SAdrien Mazarguil 		 * variant, otherwise let dlopen() look up libraries on its
354608c028d0SAdrien Mazarguil 		 * own.
354708c028d0SAdrien Mazarguil 		 */
354808c028d0SAdrien Mazarguil 		(*RTE_EAL_PMD_PATH ?
354908c028d0SAdrien Mazarguil 		 mlx5_glue_path(glue_path, sizeof(glue_path)) : ""),
3550f6242d06SAdrien Mazarguil 	};
3551f6242d06SAdrien Mazarguil 	unsigned int i = 0;
355259b91becSAdrien Mazarguil 	void *handle = NULL;
355359b91becSAdrien Mazarguil 	void **sym;
355459b91becSAdrien Mazarguil 	const char *dlmsg;
355559b91becSAdrien Mazarguil 
3556f6242d06SAdrien Mazarguil 	while (!handle && i != RTE_DIM(path)) {
3557f6242d06SAdrien Mazarguil 		const char *end;
3558f6242d06SAdrien Mazarguil 		size_t len;
3559f6242d06SAdrien Mazarguil 		int ret;
3560f6242d06SAdrien Mazarguil 
3561f6242d06SAdrien Mazarguil 		if (!path[i]) {
3562f6242d06SAdrien Mazarguil 			++i;
3563f6242d06SAdrien Mazarguil 			continue;
3564f6242d06SAdrien Mazarguil 		}
3565f6242d06SAdrien Mazarguil 		end = strpbrk(path[i], ":;");
3566f6242d06SAdrien Mazarguil 		if (!end)
3567f6242d06SAdrien Mazarguil 			end = path[i] + strlen(path[i]);
3568f6242d06SAdrien Mazarguil 		len = end - path[i];
3569f6242d06SAdrien Mazarguil 		ret = 0;
3570f6242d06SAdrien Mazarguil 		do {
3571f6242d06SAdrien Mazarguil 			char name[ret + 1];
3572f6242d06SAdrien Mazarguil 
3573f6242d06SAdrien Mazarguil 			ret = snprintf(name, sizeof(name), "%.*s%s" MLX5_GLUE,
3574f6242d06SAdrien Mazarguil 				       (int)len, path[i],
3575f6242d06SAdrien Mazarguil 				       (!len || *(end - 1) == '/') ? "" : "/");
3576f6242d06SAdrien Mazarguil 			if (ret == -1)
3577f6242d06SAdrien Mazarguil 				break;
3578f6242d06SAdrien Mazarguil 			if (sizeof(name) != (size_t)ret + 1)
3579f6242d06SAdrien Mazarguil 				continue;
3580a170a30dSNélio Laranjeiro 			DRV_LOG(DEBUG, "looking for rdma-core glue as \"%s\"",
3581a170a30dSNélio Laranjeiro 				name);
3582f6242d06SAdrien Mazarguil 			handle = dlopen(name, RTLD_LAZY);
3583f6242d06SAdrien Mazarguil 			break;
3584f6242d06SAdrien Mazarguil 		} while (1);
3585f6242d06SAdrien Mazarguil 		path[i] = end + 1;
3586f6242d06SAdrien Mazarguil 		if (!*end)
3587f6242d06SAdrien Mazarguil 			++i;
3588f6242d06SAdrien Mazarguil 	}
358959b91becSAdrien Mazarguil 	if (!handle) {
359059b91becSAdrien Mazarguil 		rte_errno = EINVAL;
359159b91becSAdrien Mazarguil 		dlmsg = dlerror();
359259b91becSAdrien Mazarguil 		if (dlmsg)
3593a170a30dSNélio Laranjeiro 			DRV_LOG(WARNING, "cannot load glue library: %s", dlmsg);
359459b91becSAdrien Mazarguil 		goto glue_error;
359559b91becSAdrien Mazarguil 	}
359659b91becSAdrien Mazarguil 	sym = dlsym(handle, "mlx5_glue");
359759b91becSAdrien Mazarguil 	if (!sym || !*sym) {
359859b91becSAdrien Mazarguil 		rte_errno = EINVAL;
359959b91becSAdrien Mazarguil 		dlmsg = dlerror();
360059b91becSAdrien Mazarguil 		if (dlmsg)
3601a170a30dSNélio Laranjeiro 			DRV_LOG(ERR, "cannot resolve glue symbol: %s", dlmsg);
360259b91becSAdrien Mazarguil 		goto glue_error;
360359b91becSAdrien Mazarguil 	}
360459b91becSAdrien Mazarguil 	mlx5_glue = *sym;
360559b91becSAdrien Mazarguil 	return 0;
360659b91becSAdrien Mazarguil glue_error:
360759b91becSAdrien Mazarguil 	if (handle)
360859b91becSAdrien Mazarguil 		dlclose(handle);
3609a170a30dSNélio Laranjeiro 	DRV_LOG(WARNING,
3610a170a30dSNélio Laranjeiro 		"cannot initialize PMD due to missing run-time dependency on"
3611a170a30dSNélio Laranjeiro 		" rdma-core libraries (libibverbs, libmlx5)");
361259b91becSAdrien Mazarguil 	return -rte_errno;
361359b91becSAdrien Mazarguil }
361459b91becSAdrien Mazarguil 
361559b91becSAdrien Mazarguil #endif
361659b91becSAdrien Mazarguil 
3617771fa900SAdrien Mazarguil /**
3618771fa900SAdrien Mazarguil  * Driver initialization routine.
3619771fa900SAdrien Mazarguil  */
3620f8e99896SThomas Monjalon RTE_INIT(rte_mlx5_pmd_init)
3621771fa900SAdrien Mazarguil {
36223d96644aSStephen Hemminger 	/* Initialize driver log type. */
36233d96644aSStephen Hemminger 	mlx5_logtype = rte_log_register("pmd.net.mlx5");
36243d96644aSStephen Hemminger 	if (mlx5_logtype >= 0)
36253d96644aSStephen Hemminger 		rte_log_set_level(mlx5_logtype, RTE_LOG_NOTICE);
36263d96644aSStephen Hemminger 
36275f8ba81cSXueming Li 	/* Build the static tables for Verbs conversion. */
3628ea16068cSYongseok Koh 	mlx5_set_ptype_table();
36295f8ba81cSXueming Li 	mlx5_set_cksum_table();
36305f8ba81cSXueming Li 	mlx5_set_swp_types_table();
3631771fa900SAdrien Mazarguil 	/*
3632771fa900SAdrien Mazarguil 	 * RDMAV_HUGEPAGES_SAFE tells ibv_fork_init() we intend to use
3633771fa900SAdrien Mazarguil 	 * huge pages. Calling ibv_fork_init() during init allows
3634771fa900SAdrien Mazarguil 	 * applications to use fork() safely for purposes other than
3635771fa900SAdrien Mazarguil 	 * using this PMD, which is not supported in forked processes.
3636771fa900SAdrien Mazarguil 	 */
3637771fa900SAdrien Mazarguil 	setenv("RDMAV_HUGEPAGES_SAFE", "1", 1);
3638161b93e5SYongseok Koh 	/* Match the size of Rx completion entry to the size of a cacheline. */
3639161b93e5SYongseok Koh 	if (RTE_CACHE_LINE_SIZE == 128)
3640161b93e5SYongseok Koh 		setenv("MLX5_CQE_SIZE", "128", 0);
36411ff30d18SMatan Azrad 	/*
36421ff30d18SMatan Azrad 	 * MLX5_DEVICE_FATAL_CLEANUP tells ibv_destroy functions to
36431ff30d18SMatan Azrad 	 * cleanup all the Verbs resources even when the device was removed.
36441ff30d18SMatan Azrad 	 */
36451ff30d18SMatan Azrad 	setenv("MLX5_DEVICE_FATAL_CLEANUP", "1", 1);
364672b934adSThomas Monjalon #ifdef RTE_IBVERBS_LINK_DLOPEN
364759b91becSAdrien Mazarguil 	if (mlx5_glue_init())
364859b91becSAdrien Mazarguil 		return;
364959b91becSAdrien Mazarguil 	assert(mlx5_glue);
365059b91becSAdrien Mazarguil #endif
36512a3b0097SAdrien Mazarguil #ifndef NDEBUG
36522a3b0097SAdrien Mazarguil 	/* Glue structure must not contain any NULL pointers. */
36532a3b0097SAdrien Mazarguil 	{
36542a3b0097SAdrien Mazarguil 		unsigned int i;
36552a3b0097SAdrien Mazarguil 
36562a3b0097SAdrien Mazarguil 		for (i = 0; i != sizeof(*mlx5_glue) / sizeof(void *); ++i)
36572a3b0097SAdrien Mazarguil 			assert(((const void *const *)mlx5_glue)[i]);
36582a3b0097SAdrien Mazarguil 	}
36592a3b0097SAdrien Mazarguil #endif
36606d5df2eaSAdrien Mazarguil 	if (strcmp(mlx5_glue->version, MLX5_GLUE_VERSION)) {
3661a170a30dSNélio Laranjeiro 		DRV_LOG(ERR,
3662a170a30dSNélio Laranjeiro 			"rdma-core glue \"%s\" mismatch: \"%s\" is required",
36636d5df2eaSAdrien Mazarguil 			mlx5_glue->version, MLX5_GLUE_VERSION);
36646d5df2eaSAdrien Mazarguil 		return;
36656d5df2eaSAdrien Mazarguil 	}
36660e83b8e5SNelio Laranjeiro 	mlx5_glue->fork_init();
36673dcfe039SThomas Monjalon 	rte_pci_register(&mlx5_driver);
3668771fa900SAdrien Mazarguil }
3669771fa900SAdrien Mazarguil 
367001f19227SShreyansh Jain RTE_PMD_EXPORT_NAME(net_mlx5, __COUNTER__);
367101f19227SShreyansh Jain RTE_PMD_REGISTER_PCI_TABLE(net_mlx5, mlx5_pci_id_map);
36720880c401SOlivier Matz RTE_PMD_REGISTER_KMOD_DEP(net_mlx5, "* ib_uverbs & mlx5_core & mlx5_ib");
3673