1771fa900SAdrien Mazarguil /*- 2771fa900SAdrien Mazarguil * BSD LICENSE 3771fa900SAdrien Mazarguil * 4771fa900SAdrien Mazarguil * Copyright 2015 6WIND S.A. 5771fa900SAdrien Mazarguil * Copyright 2015 Mellanox. 6771fa900SAdrien Mazarguil * 7771fa900SAdrien Mazarguil * Redistribution and use in source and binary forms, with or without 8771fa900SAdrien Mazarguil * modification, are permitted provided that the following conditions 9771fa900SAdrien Mazarguil * are met: 10771fa900SAdrien Mazarguil * 11771fa900SAdrien Mazarguil * * Redistributions of source code must retain the above copyright 12771fa900SAdrien Mazarguil * notice, this list of conditions and the following disclaimer. 13771fa900SAdrien Mazarguil * * Redistributions in binary form must reproduce the above copyright 14771fa900SAdrien Mazarguil * notice, this list of conditions and the following disclaimer in 15771fa900SAdrien Mazarguil * the documentation and/or other materials provided with the 16771fa900SAdrien Mazarguil * distribution. 17771fa900SAdrien Mazarguil * * Neither the name of 6WIND S.A. nor the names of its 18771fa900SAdrien Mazarguil * contributors may be used to endorse or promote products derived 19771fa900SAdrien Mazarguil * from this software without specific prior written permission. 20771fa900SAdrien Mazarguil * 21771fa900SAdrien Mazarguil * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 22771fa900SAdrien Mazarguil * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 23771fa900SAdrien Mazarguil * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 24771fa900SAdrien Mazarguil * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 25771fa900SAdrien Mazarguil * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 26771fa900SAdrien Mazarguil * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 27771fa900SAdrien Mazarguil * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 28771fa900SAdrien Mazarguil * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 29771fa900SAdrien Mazarguil * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 30771fa900SAdrien Mazarguil * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 31771fa900SAdrien Mazarguil * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 32771fa900SAdrien Mazarguil */ 33771fa900SAdrien Mazarguil 34771fa900SAdrien Mazarguil #include <stddef.h> 35771fa900SAdrien Mazarguil #include <unistd.h> 36771fa900SAdrien Mazarguil #include <string.h> 37771fa900SAdrien Mazarguil #include <assert.h> 38771fa900SAdrien Mazarguil #include <stdint.h> 39771fa900SAdrien Mazarguil #include <stdlib.h> 40e72dd09bSNélio Laranjeiro #include <errno.h> 41771fa900SAdrien Mazarguil #include <net/if.h> 42771fa900SAdrien Mazarguil 43771fa900SAdrien Mazarguil /* Verbs header. */ 44771fa900SAdrien Mazarguil /* ISO C doesn't support unnamed structs/unions, disabling -pedantic. */ 45771fa900SAdrien Mazarguil #ifdef PEDANTIC 46fc5b160fSBruce Richardson #pragma GCC diagnostic ignored "-Wpedantic" 47771fa900SAdrien Mazarguil #endif 48771fa900SAdrien Mazarguil #include <infiniband/verbs.h> 49771fa900SAdrien Mazarguil #ifdef PEDANTIC 50fc5b160fSBruce Richardson #pragma GCC diagnostic error "-Wpedantic" 51771fa900SAdrien Mazarguil #endif 52771fa900SAdrien Mazarguil 53771fa900SAdrien Mazarguil #include <rte_malloc.h> 54771fa900SAdrien Mazarguil #include <rte_ethdev.h> 55fdf91e0fSJan Blunck #include <rte_ethdev_pci.h> 56771fa900SAdrien Mazarguil #include <rte_pci.h> 57771fa900SAdrien Mazarguil #include <rte_common.h> 58e72dd09bSNélio Laranjeiro #include <rte_kvargs.h> 59771fa900SAdrien Mazarguil 60771fa900SAdrien Mazarguil #include "mlx5.h" 61771fa900SAdrien Mazarguil #include "mlx5_utils.h" 622e22920bSAdrien Mazarguil #include "mlx5_rxtx.h" 63771fa900SAdrien Mazarguil #include "mlx5_autoconf.h" 6413d57bd5SAdrien Mazarguil #include "mlx5_defs.h" 65771fa900SAdrien Mazarguil 6699c12dccSNélio Laranjeiro /* Device parameter to enable RX completion queue compression. */ 6799c12dccSNélio Laranjeiro #define MLX5_RXQ_CQE_COMP_EN "rxq_cqe_comp_en" 6899c12dccSNélio Laranjeiro 692a66cf37SYaacov Hazan /* Device parameter to configure inline send. */ 702a66cf37SYaacov Hazan #define MLX5_TXQ_INLINE "txq_inline" 712a66cf37SYaacov Hazan 722a66cf37SYaacov Hazan /* 732a66cf37SYaacov Hazan * Device parameter to configure the number of TX queues threshold for 742a66cf37SYaacov Hazan * enabling inline send. 752a66cf37SYaacov Hazan */ 762a66cf37SYaacov Hazan #define MLX5_TXQS_MIN_INLINE "txqs_min_inline" 772a66cf37SYaacov Hazan 78230189d9SNélio Laranjeiro /* Device parameter to enable multi-packet send WQEs. */ 79230189d9SNélio Laranjeiro #define MLX5_TXQ_MPW_EN "txq_mpw_en" 80230189d9SNélio Laranjeiro 816ce84bd8SYongseok Koh /* Device parameter to include 2 dsegs in the title WQEBB. */ 826ce84bd8SYongseok Koh #define MLX5_TXQ_MPW_HDR_DSEG_EN "txq_mpw_hdr_dseg_en" 836ce84bd8SYongseok Koh 846ce84bd8SYongseok Koh /* Device parameter to limit the size of inlining packet. */ 856ce84bd8SYongseok Koh #define MLX5_TXQ_MAX_INLINE_LEN "txq_max_inline_len" 866ce84bd8SYongseok Koh 873f13f8c2SShahaf Shuler /* Device parameter to enable hardware TSO offload. */ 883f13f8c2SShahaf Shuler #define MLX5_TSO "tso" 893f13f8c2SShahaf Shuler 905644d5b9SNelio Laranjeiro /* Device parameter to enable hardware Tx vector. */ 915644d5b9SNelio Laranjeiro #define MLX5_TX_VEC_EN "tx_vec_en" 925644d5b9SNelio Laranjeiro 935644d5b9SNelio Laranjeiro /* Device parameter to enable hardware Rx vector. */ 945644d5b9SNelio Laranjeiro #define MLX5_RX_VEC_EN "rx_vec_en" 955644d5b9SNelio Laranjeiro 9650b244a1SShahaf Shuler /* Default PMD specific parameter value. */ 9750b244a1SShahaf Shuler #define MLX5_ARG_UNSET (-1) 9850b244a1SShahaf Shuler 9943e9d979SShachar Beiser #ifndef HAVE_IBV_MLX5_MOD_MPW 10043e9d979SShachar Beiser #define MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED (1 << 2) 10143e9d979SShachar Beiser #define MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW (1 << 3) 10243e9d979SShachar Beiser #endif 10343e9d979SShachar Beiser 10450b244a1SShahaf Shuler struct mlx5_args { 10550b244a1SShahaf Shuler int cqe_comp; 10650b244a1SShahaf Shuler int txq_inline; 10750b244a1SShahaf Shuler int txqs_inline; 10850b244a1SShahaf Shuler int mps; 10950b244a1SShahaf Shuler int mpw_hdr_dseg; 11050b244a1SShahaf Shuler int inline_max_packet_sz; 11150b244a1SShahaf Shuler int tso; 1125644d5b9SNelio Laranjeiro int tx_vec_en; 1135644d5b9SNelio Laranjeiro int rx_vec_en; 11450b244a1SShahaf Shuler }; 115771fa900SAdrien Mazarguil /** 1164d803a72SOlga Shern * Retrieve integer value from environment variable. 1174d803a72SOlga Shern * 1184d803a72SOlga Shern * @param[in] name 1194d803a72SOlga Shern * Environment variable name. 1204d803a72SOlga Shern * 1214d803a72SOlga Shern * @return 1224d803a72SOlga Shern * Integer value, 0 if the variable is not set. 1234d803a72SOlga Shern */ 1244d803a72SOlga Shern int 1254d803a72SOlga Shern mlx5_getenv_int(const char *name) 1264d803a72SOlga Shern { 1274d803a72SOlga Shern const char *val = getenv(name); 1284d803a72SOlga Shern 1294d803a72SOlga Shern if (val == NULL) 1304d803a72SOlga Shern return 0; 1314d803a72SOlga Shern return atoi(val); 1324d803a72SOlga Shern } 1334d803a72SOlga Shern 1344d803a72SOlga Shern /** 1351e3a39f7SXueming Li * Verbs callback to allocate a memory. This function should allocate the space 1361e3a39f7SXueming Li * according to the size provided residing inside a huge page. 1371e3a39f7SXueming Li * Please note that all allocation must respect the alignment from libmlx5 1381e3a39f7SXueming Li * (i.e. currently sysconf(_SC_PAGESIZE)). 1391e3a39f7SXueming Li * 1401e3a39f7SXueming Li * @param[in] size 1411e3a39f7SXueming Li * The size in bytes of the memory to allocate. 1421e3a39f7SXueming Li * @param[in] data 1431e3a39f7SXueming Li * A pointer to the callback data. 1441e3a39f7SXueming Li * 1451e3a39f7SXueming Li * @return 1461e3a39f7SXueming Li * a pointer to the allocate space. 1471e3a39f7SXueming Li */ 1481e3a39f7SXueming Li static void * 1491e3a39f7SXueming Li mlx5_alloc_verbs_buf(size_t size, void *data) 1501e3a39f7SXueming Li { 1511e3a39f7SXueming Li struct priv *priv = data; 1521e3a39f7SXueming Li void *ret; 1531e3a39f7SXueming Li size_t alignment = sysconf(_SC_PAGESIZE); 1541e3a39f7SXueming Li 1551e3a39f7SXueming Li assert(data != NULL); 1561e3a39f7SXueming Li assert(!mlx5_is_secondary()); 1571e3a39f7SXueming Li ret = rte_malloc_socket(__func__, size, alignment, 1581e3a39f7SXueming Li priv->dev->device->numa_node); 1591e3a39f7SXueming Li DEBUG("Extern alloc size: %lu, align: %lu: %p", size, alignment, ret); 1601e3a39f7SXueming Li return ret; 1611e3a39f7SXueming Li } 1621e3a39f7SXueming Li 1631e3a39f7SXueming Li /** 1641e3a39f7SXueming Li * Verbs callback to free a memory. 1651e3a39f7SXueming Li * 1661e3a39f7SXueming Li * @param[in] ptr 1671e3a39f7SXueming Li * A pointer to the memory to free. 1681e3a39f7SXueming Li * @param[in] data 1691e3a39f7SXueming Li * A pointer to the callback data. 1701e3a39f7SXueming Li */ 1711e3a39f7SXueming Li static void 1721e3a39f7SXueming Li mlx5_free_verbs_buf(void *ptr, void *data __rte_unused) 1731e3a39f7SXueming Li { 1741e3a39f7SXueming Li assert(data != NULL); 1751e3a39f7SXueming Li assert(!mlx5_is_secondary()); 1761e3a39f7SXueming Li DEBUG("Extern free request: %p", ptr); 1771e3a39f7SXueming Li rte_free(ptr); 1781e3a39f7SXueming Li } 1791e3a39f7SXueming Li 1801e3a39f7SXueming Li /** 181771fa900SAdrien Mazarguil * DPDK callback to close the device. 182771fa900SAdrien Mazarguil * 183771fa900SAdrien Mazarguil * Destroy all queues and objects, free memory. 184771fa900SAdrien Mazarguil * 185771fa900SAdrien Mazarguil * @param dev 186771fa900SAdrien Mazarguil * Pointer to Ethernet device structure. 187771fa900SAdrien Mazarguil */ 188771fa900SAdrien Mazarguil static void 189771fa900SAdrien Mazarguil mlx5_dev_close(struct rte_eth_dev *dev) 190771fa900SAdrien Mazarguil { 191a48deadaSOr Ami struct priv *priv = mlx5_get_priv(dev); 1922e22920bSAdrien Mazarguil unsigned int i; 1936af6b973SNélio Laranjeiro int ret; 194771fa900SAdrien Mazarguil 195771fa900SAdrien Mazarguil priv_lock(priv); 196771fa900SAdrien Mazarguil DEBUG("%p: closing device \"%s\"", 197771fa900SAdrien Mazarguil (void *)dev, 198771fa900SAdrien Mazarguil ((priv->ctx != NULL) ? priv->ctx->device->name : "")); 199ecc1c29dSAdrien Mazarguil /* In case mlx5_dev_stop() has not been called. */ 200198a3c33SNelio Laranjeiro priv_dev_interrupt_handler_uninstall(priv, dev); 2010d218674SAdrien Mazarguil priv_special_flow_disable_all(priv); 202ecc1c29dSAdrien Mazarguil priv_mac_addrs_disable(priv); 203ecc1c29dSAdrien Mazarguil priv_destroy_hash_rxqs(priv); 204*1b37f5d8SNélio Laranjeiro priv_flow_flush(priv, &priv->flows); 2052e22920bSAdrien Mazarguil /* Prevent crashes when queues are still in use. */ 2062e22920bSAdrien Mazarguil dev->rx_pkt_burst = removed_rx_burst; 2072e22920bSAdrien Mazarguil dev->tx_pkt_burst = removed_tx_burst; 2082e22920bSAdrien Mazarguil if (priv->rxqs != NULL) { 2092e22920bSAdrien Mazarguil /* XXX race condition if mlx5_rx_burst() is still running. */ 2102e22920bSAdrien Mazarguil usleep(1000); 211a1366b1aSNélio Laranjeiro for (i = 0; (i != priv->rxqs_n); ++i) 212a1366b1aSNélio Laranjeiro mlx5_priv_rxq_release(priv, i); 2132e22920bSAdrien Mazarguil priv->rxqs_n = 0; 2142e22920bSAdrien Mazarguil priv->rxqs = NULL; 2152e22920bSAdrien Mazarguil } 2162e22920bSAdrien Mazarguil if (priv->txqs != NULL) { 2172e22920bSAdrien Mazarguil /* XXX race condition if mlx5_tx_burst() is still running. */ 2182e22920bSAdrien Mazarguil usleep(1000); 2196e78005aSNélio Laranjeiro for (i = 0; (i != priv->txqs_n); ++i) 2206e78005aSNélio Laranjeiro mlx5_priv_txq_release(priv, i); 2212e22920bSAdrien Mazarguil priv->txqs_n = 0; 2222e22920bSAdrien Mazarguil priv->txqs = NULL; 2232e22920bSAdrien Mazarguil } 224771fa900SAdrien Mazarguil if (priv->pd != NULL) { 225771fa900SAdrien Mazarguil assert(priv->ctx != NULL); 226771fa900SAdrien Mazarguil claim_zero(ibv_dealloc_pd(priv->pd)); 227771fa900SAdrien Mazarguil claim_zero(ibv_close_device(priv->ctx)); 228771fa900SAdrien Mazarguil } else 229771fa900SAdrien Mazarguil assert(priv->ctx == NULL); 2300573873dSNelio Laranjeiro if (priv->rss_conf != NULL) { 2310573873dSNelio Laranjeiro for (i = 0; (i != hash_rxq_init_n); ++i) 2320573873dSNelio Laranjeiro rte_free((*priv->rss_conf)[i]); 2332f97422eSNelio Laranjeiro rte_free(priv->rss_conf); 2340573873dSNelio Laranjeiro } 235634efbc2SNelio Laranjeiro if (priv->reta_idx != NULL) 236634efbc2SNelio Laranjeiro rte_free(priv->reta_idx); 237f8b9a3baSXueming Li priv_socket_uninit(priv); 238f5479b68SNélio Laranjeiro ret = mlx5_priv_hrxq_ibv_verify(priv); 239f5479b68SNélio Laranjeiro if (ret) 240f5479b68SNélio Laranjeiro WARN("%p: some Hash Rx queue still remain", (void *)priv); 2414c7a0f5fSNélio Laranjeiro ret = mlx5_priv_ind_table_ibv_verify(priv); 2424c7a0f5fSNélio Laranjeiro if (ret) 2434c7a0f5fSNélio Laranjeiro WARN("%p: some Indirection table still remain", (void *)priv); 24409cb5b58SNélio Laranjeiro ret = mlx5_priv_rxq_ibv_verify(priv); 24509cb5b58SNélio Laranjeiro if (ret) 24609cb5b58SNélio Laranjeiro WARN("%p: some Verbs Rx queue still remain", (void *)priv); 247a1366b1aSNélio Laranjeiro ret = mlx5_priv_rxq_verify(priv); 248a1366b1aSNélio Laranjeiro if (ret) 249a1366b1aSNélio Laranjeiro WARN("%p: some Rx Queues still remain", (void *)priv); 250faf2667fSNélio Laranjeiro ret = mlx5_priv_txq_ibv_verify(priv); 251faf2667fSNélio Laranjeiro if (ret) 252faf2667fSNélio Laranjeiro WARN("%p: some Verbs Tx queue still remain", (void *)priv); 2536e78005aSNélio Laranjeiro ret = mlx5_priv_txq_verify(priv); 2546e78005aSNélio Laranjeiro if (ret) 2556e78005aSNélio Laranjeiro WARN("%p: some Tx Queues still remain", (void *)priv); 2566af6b973SNélio Laranjeiro ret = priv_flow_verify(priv); 2576af6b973SNélio Laranjeiro if (ret) 2586af6b973SNélio Laranjeiro WARN("%p: some flows still remain", (void *)priv); 259f8fb87d5SNélio Laranjeiro ret = priv_mr_verify(priv); 260f8fb87d5SNélio Laranjeiro if (ret) 261f8fb87d5SNélio Laranjeiro WARN("%p: some Memory Region still remain", (void *)priv); 262771fa900SAdrien Mazarguil priv_unlock(priv); 263771fa900SAdrien Mazarguil memset(priv, 0, sizeof(*priv)); 264771fa900SAdrien Mazarguil } 265771fa900SAdrien Mazarguil 266771fa900SAdrien Mazarguil static const struct eth_dev_ops mlx5_dev_ops = { 267e60fbd5bSAdrien Mazarguil .dev_configure = mlx5_dev_configure, 268e60fbd5bSAdrien Mazarguil .dev_start = mlx5_dev_start, 269e60fbd5bSAdrien Mazarguil .dev_stop = mlx5_dev_stop, 27062072098SOr Ami .dev_set_link_down = mlx5_set_link_down, 27162072098SOr Ami .dev_set_link_up = mlx5_set_link_up, 272771fa900SAdrien Mazarguil .dev_close = mlx5_dev_close, 2731bdbe1afSAdrien Mazarguil .promiscuous_enable = mlx5_promiscuous_enable, 2741bdbe1afSAdrien Mazarguil .promiscuous_disable = mlx5_promiscuous_disable, 2751bdbe1afSAdrien Mazarguil .allmulticast_enable = mlx5_allmulticast_enable, 2761bdbe1afSAdrien Mazarguil .allmulticast_disable = mlx5_allmulticast_disable, 277cb8faed7SAdrien Mazarguil .link_update = mlx5_link_update, 27887011737SAdrien Mazarguil .stats_get = mlx5_stats_get, 27987011737SAdrien Mazarguil .stats_reset = mlx5_stats_reset, 280a4193ae3SShahaf Shuler .xstats_get = mlx5_xstats_get, 281a4193ae3SShahaf Shuler .xstats_reset = mlx5_xstats_reset, 282a4193ae3SShahaf Shuler .xstats_get_names = mlx5_xstats_get_names, 283e60fbd5bSAdrien Mazarguil .dev_infos_get = mlx5_dev_infos_get, 28478a38edfSJianfeng Tan .dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get, 285e9086978SAdrien Mazarguil .vlan_filter_set = mlx5_vlan_filter_set, 2862e22920bSAdrien Mazarguil .rx_queue_setup = mlx5_rx_queue_setup, 2872e22920bSAdrien Mazarguil .tx_queue_setup = mlx5_tx_queue_setup, 2882e22920bSAdrien Mazarguil .rx_queue_release = mlx5_rx_queue_release, 2892e22920bSAdrien Mazarguil .tx_queue_release = mlx5_tx_queue_release, 29002d75430SAdrien Mazarguil .flow_ctrl_get = mlx5_dev_get_flow_ctrl, 29102d75430SAdrien Mazarguil .flow_ctrl_set = mlx5_dev_set_flow_ctrl, 2923318aef7SAdrien Mazarguil .mac_addr_remove = mlx5_mac_addr_remove, 2933318aef7SAdrien Mazarguil .mac_addr_add = mlx5_mac_addr_add, 29486977fccSDavid Marchand .mac_addr_set = mlx5_mac_addr_set, 295cf37ca95SAdrien Mazarguil .mtu_set = mlx5_dev_set_mtu, 296f3db9489SYaacov Hazan .vlan_strip_queue_set = mlx5_vlan_strip_queue_set, 297f3db9489SYaacov Hazan .vlan_offload_set = mlx5_vlan_offload_set, 298634efbc2SNelio Laranjeiro .reta_update = mlx5_dev_rss_reta_update, 299634efbc2SNelio Laranjeiro .reta_query = mlx5_dev_rss_reta_query, 3002f97422eSNelio Laranjeiro .rss_hash_update = mlx5_rss_hash_update, 3012f97422eSNelio Laranjeiro .rss_hash_conf_get = mlx5_rss_hash_conf_get, 30276f5c99eSYaacov Hazan .filter_ctrl = mlx5_dev_filter_ctrl, 3038788fec1SOlivier Matz .rx_descriptor_status = mlx5_rx_descriptor_status, 3048788fec1SOlivier Matz .tx_descriptor_status = mlx5_tx_descriptor_status, 3053c7d44afSShahaf Shuler .rx_queue_intr_enable = mlx5_rx_intr_enable, 3063c7d44afSShahaf Shuler .rx_queue_intr_disable = mlx5_rx_intr_disable, 307771fa900SAdrien Mazarguil }; 308771fa900SAdrien Mazarguil 30987ec44ceSXueming Li 31087ec44ceSXueming Li static const struct eth_dev_ops mlx5_dev_sec_ops = { 31187ec44ceSXueming Li .stats_get = mlx5_stats_get, 31287ec44ceSXueming Li .stats_reset = mlx5_stats_reset, 31387ec44ceSXueming Li .xstats_get = mlx5_xstats_get, 31487ec44ceSXueming Li .xstats_reset = mlx5_xstats_reset, 31587ec44ceSXueming Li .xstats_get_names = mlx5_xstats_get_names, 31687ec44ceSXueming Li .dev_infos_get = mlx5_dev_infos_get, 31787ec44ceSXueming Li .rx_descriptor_status = mlx5_rx_descriptor_status, 31887ec44ceSXueming Li .tx_descriptor_status = mlx5_tx_descriptor_status, 31987ec44ceSXueming Li }; 32087ec44ceSXueming Li 321771fa900SAdrien Mazarguil static struct { 322771fa900SAdrien Mazarguil struct rte_pci_addr pci_addr; /* associated PCI address */ 323771fa900SAdrien Mazarguil uint32_t ports; /* physical ports bitfield. */ 324771fa900SAdrien Mazarguil } mlx5_dev[32]; 325771fa900SAdrien Mazarguil 326771fa900SAdrien Mazarguil /** 327771fa900SAdrien Mazarguil * Get device index in mlx5_dev[] from PCI bus address. 328771fa900SAdrien Mazarguil * 329771fa900SAdrien Mazarguil * @param[in] pci_addr 330771fa900SAdrien Mazarguil * PCI bus address to look for. 331771fa900SAdrien Mazarguil * 332771fa900SAdrien Mazarguil * @return 333771fa900SAdrien Mazarguil * mlx5_dev[] index on success, -1 on failure. 334771fa900SAdrien Mazarguil */ 335771fa900SAdrien Mazarguil static int 336771fa900SAdrien Mazarguil mlx5_dev_idx(struct rte_pci_addr *pci_addr) 337771fa900SAdrien Mazarguil { 338771fa900SAdrien Mazarguil unsigned int i; 339771fa900SAdrien Mazarguil int ret = -1; 340771fa900SAdrien Mazarguil 341771fa900SAdrien Mazarguil assert(pci_addr != NULL); 342771fa900SAdrien Mazarguil for (i = 0; (i != RTE_DIM(mlx5_dev)); ++i) { 343771fa900SAdrien Mazarguil if ((mlx5_dev[i].pci_addr.domain == pci_addr->domain) && 344771fa900SAdrien Mazarguil (mlx5_dev[i].pci_addr.bus == pci_addr->bus) && 345771fa900SAdrien Mazarguil (mlx5_dev[i].pci_addr.devid == pci_addr->devid) && 346771fa900SAdrien Mazarguil (mlx5_dev[i].pci_addr.function == pci_addr->function)) 347771fa900SAdrien Mazarguil return i; 348771fa900SAdrien Mazarguil if ((mlx5_dev[i].ports == 0) && (ret == -1)) 349771fa900SAdrien Mazarguil ret = i; 350771fa900SAdrien Mazarguil } 351771fa900SAdrien Mazarguil return ret; 352771fa900SAdrien Mazarguil } 353771fa900SAdrien Mazarguil 354e72dd09bSNélio Laranjeiro /** 355e72dd09bSNélio Laranjeiro * Verify and store value for device argument. 356e72dd09bSNélio Laranjeiro * 357e72dd09bSNélio Laranjeiro * @param[in] key 358e72dd09bSNélio Laranjeiro * Key argument to verify. 359e72dd09bSNélio Laranjeiro * @param[in] val 360e72dd09bSNélio Laranjeiro * Value associated with key. 361e72dd09bSNélio Laranjeiro * @param opaque 362e72dd09bSNélio Laranjeiro * User data. 363e72dd09bSNélio Laranjeiro * 364e72dd09bSNélio Laranjeiro * @return 365e72dd09bSNélio Laranjeiro * 0 on success, negative errno value on failure. 366e72dd09bSNélio Laranjeiro */ 367e72dd09bSNélio Laranjeiro static int 368e72dd09bSNélio Laranjeiro mlx5_args_check(const char *key, const char *val, void *opaque) 369e72dd09bSNélio Laranjeiro { 37050b244a1SShahaf Shuler struct mlx5_args *args = opaque; 37199c12dccSNélio Laranjeiro unsigned long tmp; 372e72dd09bSNélio Laranjeiro 37399c12dccSNélio Laranjeiro errno = 0; 37499c12dccSNélio Laranjeiro tmp = strtoul(val, NULL, 0); 37599c12dccSNélio Laranjeiro if (errno) { 37699c12dccSNélio Laranjeiro WARN("%s: \"%s\" is not a valid integer", key, val); 37799c12dccSNélio Laranjeiro return errno; 37899c12dccSNélio Laranjeiro } 37999c12dccSNélio Laranjeiro if (strcmp(MLX5_RXQ_CQE_COMP_EN, key) == 0) { 38050b244a1SShahaf Shuler args->cqe_comp = !!tmp; 3812a66cf37SYaacov Hazan } else if (strcmp(MLX5_TXQ_INLINE, key) == 0) { 38250b244a1SShahaf Shuler args->txq_inline = tmp; 3832a66cf37SYaacov Hazan } else if (strcmp(MLX5_TXQS_MIN_INLINE, key) == 0) { 38450b244a1SShahaf Shuler args->txqs_inline = tmp; 385230189d9SNélio Laranjeiro } else if (strcmp(MLX5_TXQ_MPW_EN, key) == 0) { 38650b244a1SShahaf Shuler args->mps = !!tmp; 3876ce84bd8SYongseok Koh } else if (strcmp(MLX5_TXQ_MPW_HDR_DSEG_EN, key) == 0) { 38850b244a1SShahaf Shuler args->mpw_hdr_dseg = !!tmp; 3896ce84bd8SYongseok Koh } else if (strcmp(MLX5_TXQ_MAX_INLINE_LEN, key) == 0) { 39050b244a1SShahaf Shuler args->inline_max_packet_sz = tmp; 3913f13f8c2SShahaf Shuler } else if (strcmp(MLX5_TSO, key) == 0) { 39250b244a1SShahaf Shuler args->tso = !!tmp; 3935644d5b9SNelio Laranjeiro } else if (strcmp(MLX5_TX_VEC_EN, key) == 0) { 3945644d5b9SNelio Laranjeiro args->tx_vec_en = !!tmp; 3955644d5b9SNelio Laranjeiro } else if (strcmp(MLX5_RX_VEC_EN, key) == 0) { 3965644d5b9SNelio Laranjeiro args->rx_vec_en = !!tmp; 39799c12dccSNélio Laranjeiro } else { 398e72dd09bSNélio Laranjeiro WARN("%s: unknown parameter", key); 399e72dd09bSNélio Laranjeiro return -EINVAL; 400e72dd09bSNélio Laranjeiro } 40199c12dccSNélio Laranjeiro return 0; 40299c12dccSNélio Laranjeiro } 403e72dd09bSNélio Laranjeiro 404e72dd09bSNélio Laranjeiro /** 405e72dd09bSNélio Laranjeiro * Parse device parameters. 406e72dd09bSNélio Laranjeiro * 407e72dd09bSNélio Laranjeiro * @param priv 408e72dd09bSNélio Laranjeiro * Pointer to private structure. 409e72dd09bSNélio Laranjeiro * @param devargs 410e72dd09bSNélio Laranjeiro * Device arguments structure. 411e72dd09bSNélio Laranjeiro * 412e72dd09bSNélio Laranjeiro * @return 413e72dd09bSNélio Laranjeiro * 0 on success, errno value on failure. 414e72dd09bSNélio Laranjeiro */ 415e72dd09bSNélio Laranjeiro static int 41650b244a1SShahaf Shuler mlx5_args(struct mlx5_args *args, struct rte_devargs *devargs) 417e72dd09bSNélio Laranjeiro { 418e72dd09bSNélio Laranjeiro const char **params = (const char *[]){ 41999c12dccSNélio Laranjeiro MLX5_RXQ_CQE_COMP_EN, 4202a66cf37SYaacov Hazan MLX5_TXQ_INLINE, 4212a66cf37SYaacov Hazan MLX5_TXQS_MIN_INLINE, 422230189d9SNélio Laranjeiro MLX5_TXQ_MPW_EN, 4236ce84bd8SYongseok Koh MLX5_TXQ_MPW_HDR_DSEG_EN, 4246ce84bd8SYongseok Koh MLX5_TXQ_MAX_INLINE_LEN, 4253f13f8c2SShahaf Shuler MLX5_TSO, 4265644d5b9SNelio Laranjeiro MLX5_TX_VEC_EN, 4275644d5b9SNelio Laranjeiro MLX5_RX_VEC_EN, 428e72dd09bSNélio Laranjeiro NULL, 429e72dd09bSNélio Laranjeiro }; 430e72dd09bSNélio Laranjeiro struct rte_kvargs *kvlist; 431e72dd09bSNélio Laranjeiro int ret = 0; 432e72dd09bSNélio Laranjeiro int i; 433e72dd09bSNélio Laranjeiro 434e72dd09bSNélio Laranjeiro if (devargs == NULL) 435e72dd09bSNélio Laranjeiro return 0; 436e72dd09bSNélio Laranjeiro /* Following UGLY cast is done to pass checkpatch. */ 437e72dd09bSNélio Laranjeiro kvlist = rte_kvargs_parse(devargs->args, params); 438e72dd09bSNélio Laranjeiro if (kvlist == NULL) 439e72dd09bSNélio Laranjeiro return 0; 440e72dd09bSNélio Laranjeiro /* Process parameters. */ 441e72dd09bSNélio Laranjeiro for (i = 0; (params[i] != NULL); ++i) { 442e72dd09bSNélio Laranjeiro if (rte_kvargs_count(kvlist, params[i])) { 443e72dd09bSNélio Laranjeiro ret = rte_kvargs_process(kvlist, params[i], 44450b244a1SShahaf Shuler mlx5_args_check, args); 445a67323e4SShahaf Shuler if (ret != 0) { 446a67323e4SShahaf Shuler rte_kvargs_free(kvlist); 447e72dd09bSNélio Laranjeiro return ret; 448e72dd09bSNélio Laranjeiro } 449e72dd09bSNélio Laranjeiro } 450a67323e4SShahaf Shuler } 451e72dd09bSNélio Laranjeiro rte_kvargs_free(kvlist); 452e72dd09bSNélio Laranjeiro return 0; 453e72dd09bSNélio Laranjeiro } 454e72dd09bSNélio Laranjeiro 455fdf91e0fSJan Blunck static struct rte_pci_driver mlx5_driver; 456771fa900SAdrien Mazarguil 457771fa900SAdrien Mazarguil /** 45850b244a1SShahaf Shuler * Assign parameters from args into priv, only non default 45950b244a1SShahaf Shuler * values are considered. 46050b244a1SShahaf Shuler * 46150b244a1SShahaf Shuler * @param[out] priv 46250b244a1SShahaf Shuler * Pointer to private structure. 46350b244a1SShahaf Shuler * @param[in] args 46450b244a1SShahaf Shuler * Pointer to args values. 46550b244a1SShahaf Shuler */ 46650b244a1SShahaf Shuler static void 46750b244a1SShahaf Shuler mlx5_args_assign(struct priv *priv, struct mlx5_args *args) 46850b244a1SShahaf Shuler { 46950b244a1SShahaf Shuler if (args->cqe_comp != MLX5_ARG_UNSET) 47050b244a1SShahaf Shuler priv->cqe_comp = args->cqe_comp; 47150b244a1SShahaf Shuler if (args->txq_inline != MLX5_ARG_UNSET) 47250b244a1SShahaf Shuler priv->txq_inline = args->txq_inline; 47350b244a1SShahaf Shuler if (args->txqs_inline != MLX5_ARG_UNSET) 47450b244a1SShahaf Shuler priv->txqs_inline = args->txqs_inline; 47550b244a1SShahaf Shuler if (args->mps != MLX5_ARG_UNSET) 47650b244a1SShahaf Shuler priv->mps = args->mps ? priv->mps : 0; 47750b244a1SShahaf Shuler if (args->mpw_hdr_dseg != MLX5_ARG_UNSET) 47850b244a1SShahaf Shuler priv->mpw_hdr_dseg = args->mpw_hdr_dseg; 47950b244a1SShahaf Shuler if (args->inline_max_packet_sz != MLX5_ARG_UNSET) 48050b244a1SShahaf Shuler priv->inline_max_packet_sz = args->inline_max_packet_sz; 48150b244a1SShahaf Shuler if (args->tso != MLX5_ARG_UNSET) 48250b244a1SShahaf Shuler priv->tso = args->tso; 4835644d5b9SNelio Laranjeiro if (args->tx_vec_en != MLX5_ARG_UNSET) 4845644d5b9SNelio Laranjeiro priv->tx_vec_en = args->tx_vec_en; 4855644d5b9SNelio Laranjeiro if (args->rx_vec_en != MLX5_ARG_UNSET) 4865644d5b9SNelio Laranjeiro priv->rx_vec_en = args->rx_vec_en; 48750b244a1SShahaf Shuler } 48850b244a1SShahaf Shuler 48950b244a1SShahaf Shuler /** 490771fa900SAdrien Mazarguil * DPDK callback to register a PCI device. 491771fa900SAdrien Mazarguil * 492771fa900SAdrien Mazarguil * This function creates an Ethernet device for each port of a given 493771fa900SAdrien Mazarguil * PCI device. 494771fa900SAdrien Mazarguil * 495771fa900SAdrien Mazarguil * @param[in] pci_drv 496771fa900SAdrien Mazarguil * PCI driver structure (mlx5_driver). 497771fa900SAdrien Mazarguil * @param[in] pci_dev 498771fa900SAdrien Mazarguil * PCI device information. 499771fa900SAdrien Mazarguil * 500771fa900SAdrien Mazarguil * @return 501771fa900SAdrien Mazarguil * 0 on success, negative errno value on failure. 502771fa900SAdrien Mazarguil */ 503771fa900SAdrien Mazarguil static int 504af424af8SShreyansh Jain mlx5_pci_probe(struct rte_pci_driver *pci_drv, struct rte_pci_device *pci_dev) 505771fa900SAdrien Mazarguil { 506771fa900SAdrien Mazarguil struct ibv_device **list; 507771fa900SAdrien Mazarguil struct ibv_device *ibv_dev; 508771fa900SAdrien Mazarguil int err = 0; 509771fa900SAdrien Mazarguil struct ibv_context *attr_ctx = NULL; 51043e9d979SShachar Beiser struct ibv_device_attr_ex device_attr; 51185e347dbSNélio Laranjeiro unsigned int sriov; 512e192ef80SYaacov Hazan unsigned int mps; 513772d3435SXueming Li unsigned int tunnel_en = 0; 514771fa900SAdrien Mazarguil int idx; 515771fa900SAdrien Mazarguil int i; 51643e9d979SShachar Beiser struct mlx5dv_context attrs_out; 517771fa900SAdrien Mazarguil 518771fa900SAdrien Mazarguil (void)pci_drv; 519fdf91e0fSJan Blunck assert(pci_drv == &mlx5_driver); 520771fa900SAdrien Mazarguil /* Get mlx5_dev[] index. */ 521771fa900SAdrien Mazarguil idx = mlx5_dev_idx(&pci_dev->addr); 522771fa900SAdrien Mazarguil if (idx == -1) { 523771fa900SAdrien Mazarguil ERROR("this driver cannot support any more adapters"); 524771fa900SAdrien Mazarguil return -ENOMEM; 525771fa900SAdrien Mazarguil } 526771fa900SAdrien Mazarguil DEBUG("using driver device index %d", idx); 527771fa900SAdrien Mazarguil 528771fa900SAdrien Mazarguil /* Save PCI address. */ 529771fa900SAdrien Mazarguil mlx5_dev[idx].pci_addr = pci_dev->addr; 530771fa900SAdrien Mazarguil list = ibv_get_device_list(&i); 531771fa900SAdrien Mazarguil if (list == NULL) { 532771fa900SAdrien Mazarguil assert(errno); 5335525aa8fSGaetan Rivet if (errno == ENOSYS) 5345525aa8fSGaetan Rivet ERROR("cannot list devices, is ib_uverbs loaded?"); 535771fa900SAdrien Mazarguil return -errno; 536771fa900SAdrien Mazarguil } 537771fa900SAdrien Mazarguil assert(i >= 0); 538771fa900SAdrien Mazarguil /* 539771fa900SAdrien Mazarguil * For each listed device, check related sysfs entry against 540771fa900SAdrien Mazarguil * the provided PCI ID. 541771fa900SAdrien Mazarguil */ 542771fa900SAdrien Mazarguil while (i != 0) { 543771fa900SAdrien Mazarguil struct rte_pci_addr pci_addr; 544771fa900SAdrien Mazarguil 545771fa900SAdrien Mazarguil --i; 546771fa900SAdrien Mazarguil DEBUG("checking device \"%s\"", list[i]->name); 547771fa900SAdrien Mazarguil if (mlx5_ibv_device_to_pci_addr(list[i], &pci_addr)) 548771fa900SAdrien Mazarguil continue; 549771fa900SAdrien Mazarguil if ((pci_dev->addr.domain != pci_addr.domain) || 550771fa900SAdrien Mazarguil (pci_dev->addr.bus != pci_addr.bus) || 551771fa900SAdrien Mazarguil (pci_dev->addr.devid != pci_addr.devid) || 552771fa900SAdrien Mazarguil (pci_dev->addr.function != pci_addr.function)) 553771fa900SAdrien Mazarguil continue; 55485e347dbSNélio Laranjeiro sriov = ((pci_dev->id.device_id == 555771fa900SAdrien Mazarguil PCI_DEVICE_ID_MELLANOX_CONNECTX4VF) || 556771fa900SAdrien Mazarguil (pci_dev->id.device_id == 557528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF) || 558528a9fbeSYongseok Koh (pci_dev->id.device_id == 559528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5VF) || 560528a9fbeSYongseok Koh (pci_dev->id.device_id == 561528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF)); 562528a9fbeSYongseok Koh switch (pci_dev->id.device_id) { 563f5fde520SShahaf Shuler case PCI_DEVICE_ID_MELLANOX_CONNECTX4: 564f5fde520SShahaf Shuler tunnel_en = 1; 565f5fde520SShahaf Shuler break; 566528a9fbeSYongseok Koh case PCI_DEVICE_ID_MELLANOX_CONNECTX4LX: 567528a9fbeSYongseok Koh case PCI_DEVICE_ID_MELLANOX_CONNECTX5: 568528a9fbeSYongseok Koh case PCI_DEVICE_ID_MELLANOX_CONNECTX5VF: 569528a9fbeSYongseok Koh case PCI_DEVICE_ID_MELLANOX_CONNECTX5EX: 570528a9fbeSYongseok Koh case PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF: 571f5fde520SShahaf Shuler tunnel_en = 1; 572528a9fbeSYongseok Koh break; 573528a9fbeSYongseok Koh default: 57443e9d979SShachar Beiser break; 575528a9fbeSYongseok Koh } 57685e347dbSNélio Laranjeiro INFO("PCI information matches, using device \"%s\"" 57743e9d979SShachar Beiser " (SR-IOV: %s)", 578e192ef80SYaacov Hazan list[i]->name, 57943e9d979SShachar Beiser sriov ? "true" : "false"); 580771fa900SAdrien Mazarguil attr_ctx = ibv_open_device(list[i]); 581771fa900SAdrien Mazarguil err = errno; 582771fa900SAdrien Mazarguil break; 583771fa900SAdrien Mazarguil } 584771fa900SAdrien Mazarguil if (attr_ctx == NULL) { 585771fa900SAdrien Mazarguil ibv_free_device_list(list); 586771fa900SAdrien Mazarguil switch (err) { 587771fa900SAdrien Mazarguil case 0: 5885525aa8fSGaetan Rivet ERROR("cannot access device, is mlx5_ib loaded?"); 5895525aa8fSGaetan Rivet return -ENODEV; 590771fa900SAdrien Mazarguil case EINVAL: 5915525aa8fSGaetan Rivet ERROR("cannot use device, are drivers up to date?"); 5925525aa8fSGaetan Rivet return -EINVAL; 593771fa900SAdrien Mazarguil } 594771fa900SAdrien Mazarguil assert(err > 0); 595771fa900SAdrien Mazarguil return -err; 596771fa900SAdrien Mazarguil } 597771fa900SAdrien Mazarguil ibv_dev = list[i]; 598771fa900SAdrien Mazarguil 599771fa900SAdrien Mazarguil DEBUG("device opened"); 60043e9d979SShachar Beiser /* 60143e9d979SShachar Beiser * Multi-packet send is supported by ConnectX-4 Lx PF as well 60243e9d979SShachar Beiser * as all ConnectX-5 devices. 60343e9d979SShachar Beiser */ 60443e9d979SShachar Beiser mlx5dv_query_device(attr_ctx, &attrs_out); 60543e9d979SShachar Beiser if (attrs_out.flags & (MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW | 60643e9d979SShachar Beiser MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED)) { 60743e9d979SShachar Beiser INFO("Enhanced MPW is detected\n"); 60843e9d979SShachar Beiser mps = MLX5_MPW_ENHANCED; 60943e9d979SShachar Beiser } else if (attrs_out.flags & MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED) { 61043e9d979SShachar Beiser INFO("MPW is detected\n"); 61143e9d979SShachar Beiser mps = MLX5_MPW; 61243e9d979SShachar Beiser } else { 61343e9d979SShachar Beiser INFO("MPW is disabled\n"); 61443e9d979SShachar Beiser mps = MLX5_MPW_DISABLED; 61543e9d979SShachar Beiser } 61643e9d979SShachar Beiser if (ibv_query_device_ex(attr_ctx, NULL, &device_attr)) 617771fa900SAdrien Mazarguil goto error; 61843e9d979SShachar Beiser INFO("%u port(s) detected", device_attr.orig_attr.phys_port_cnt); 619771fa900SAdrien Mazarguil 62043e9d979SShachar Beiser for (i = 0; i < device_attr.orig_attr.phys_port_cnt; i++) { 621771fa900SAdrien Mazarguil uint32_t port = i + 1; /* ports are indexed from one */ 622771fa900SAdrien Mazarguil uint32_t test = (1 << i); 623771fa900SAdrien Mazarguil struct ibv_context *ctx = NULL; 624771fa900SAdrien Mazarguil struct ibv_port_attr port_attr; 625771fa900SAdrien Mazarguil struct ibv_pd *pd = NULL; 626771fa900SAdrien Mazarguil struct priv *priv = NULL; 627771fa900SAdrien Mazarguil struct rte_eth_dev *eth_dev; 62843e9d979SShachar Beiser struct ibv_device_attr_ex device_attr_ex; 629771fa900SAdrien Mazarguil struct ether_addr mac; 63085e347dbSNélio Laranjeiro uint16_t num_vfs = 0; 63150b244a1SShahaf Shuler struct mlx5_args args = { 63250b244a1SShahaf Shuler .cqe_comp = MLX5_ARG_UNSET, 63350b244a1SShahaf Shuler .txq_inline = MLX5_ARG_UNSET, 63450b244a1SShahaf Shuler .txqs_inline = MLX5_ARG_UNSET, 63550b244a1SShahaf Shuler .mps = MLX5_ARG_UNSET, 63650b244a1SShahaf Shuler .mpw_hdr_dseg = MLX5_ARG_UNSET, 63750b244a1SShahaf Shuler .inline_max_packet_sz = MLX5_ARG_UNSET, 63850b244a1SShahaf Shuler .tso = MLX5_ARG_UNSET, 6395644d5b9SNelio Laranjeiro .tx_vec_en = MLX5_ARG_UNSET, 6405644d5b9SNelio Laranjeiro .rx_vec_en = MLX5_ARG_UNSET, 64150b244a1SShahaf Shuler }; 642771fa900SAdrien Mazarguil 643f8b9a3baSXueming Li mlx5_dev[idx].ports |= test; 644f8b9a3baSXueming Li 645f8b9a3baSXueming Li if (mlx5_is_secondary()) { 646f8b9a3baSXueming Li /* from rte_ethdev.c */ 647f8b9a3baSXueming Li char name[RTE_ETH_NAME_MAX_LEN]; 648f8b9a3baSXueming Li 649f8b9a3baSXueming Li snprintf(name, sizeof(name), "%s port %u", 650f8b9a3baSXueming Li ibv_get_device_name(ibv_dev), port); 651f8b9a3baSXueming Li eth_dev = rte_eth_dev_attach_secondary(name); 652f8b9a3baSXueming Li if (eth_dev == NULL) { 653f8b9a3baSXueming Li ERROR("can not attach rte ethdev"); 654f8b9a3baSXueming Li err = ENOMEM; 655f8b9a3baSXueming Li goto error; 656f8b9a3baSXueming Li } 657f8b9a3baSXueming Li eth_dev->device = &pci_dev->device; 65887ec44ceSXueming Li eth_dev->dev_ops = &mlx5_dev_sec_ops; 659f8b9a3baSXueming Li priv = eth_dev->data->dev_private; 660f8b9a3baSXueming Li /* Receive command fd from primary process */ 661f8b9a3baSXueming Li err = priv_socket_connect(priv); 662f8b9a3baSXueming Li if (err < 0) { 663f8b9a3baSXueming Li err = -err; 664f8b9a3baSXueming Li goto error; 665f8b9a3baSXueming Li } 666f8b9a3baSXueming Li /* Remap UAR for Tx queues. */ 667f8b9a3baSXueming Li err = priv_tx_uar_remap(priv, err); 668f8b9a3baSXueming Li if (err < 0) { 669f8b9a3baSXueming Li err = -err; 670f8b9a3baSXueming Li goto error; 671f8b9a3baSXueming Li } 672f8b9a3baSXueming Li priv_dev_select_rx_function(priv, eth_dev); 673f8b9a3baSXueming Li priv_dev_select_tx_function(priv, eth_dev); 674f8b9a3baSXueming Li continue; 675f8b9a3baSXueming Li } 676f8b9a3baSXueming Li 677771fa900SAdrien Mazarguil DEBUG("using port %u (%08" PRIx32 ")", port, test); 678771fa900SAdrien Mazarguil 679771fa900SAdrien Mazarguil ctx = ibv_open_device(ibv_dev); 680e1c3e305SMatan Azrad if (ctx == NULL) { 681e1c3e305SMatan Azrad err = ENODEV; 682771fa900SAdrien Mazarguil goto port_error; 683e1c3e305SMatan Azrad } 684771fa900SAdrien Mazarguil 685771fa900SAdrien Mazarguil /* Check port status. */ 686771fa900SAdrien Mazarguil err = ibv_query_port(ctx, port, &port_attr); 687771fa900SAdrien Mazarguil if (err) { 688771fa900SAdrien Mazarguil ERROR("port query failed: %s", strerror(err)); 689771fa900SAdrien Mazarguil goto port_error; 690771fa900SAdrien Mazarguil } 6911371f4dfSOr Ami 6921371f4dfSOr Ami if (port_attr.link_layer != IBV_LINK_LAYER_ETHERNET) { 6931371f4dfSOr Ami ERROR("port %d is not configured in Ethernet mode", 6941371f4dfSOr Ami port); 695e1c3e305SMatan Azrad err = EINVAL; 6961371f4dfSOr Ami goto port_error; 6971371f4dfSOr Ami } 6981371f4dfSOr Ami 699771fa900SAdrien Mazarguil if (port_attr.state != IBV_PORT_ACTIVE) 700771fa900SAdrien Mazarguil DEBUG("port %d is not active: \"%s\" (%d)", 701771fa900SAdrien Mazarguil port, ibv_port_state_str(port_attr.state), 702771fa900SAdrien Mazarguil port_attr.state); 703771fa900SAdrien Mazarguil 704771fa900SAdrien Mazarguil /* Allocate protection domain. */ 705771fa900SAdrien Mazarguil pd = ibv_alloc_pd(ctx); 706771fa900SAdrien Mazarguil if (pd == NULL) { 707771fa900SAdrien Mazarguil ERROR("PD allocation failure"); 708771fa900SAdrien Mazarguil err = ENOMEM; 709771fa900SAdrien Mazarguil goto port_error; 710771fa900SAdrien Mazarguil } 711771fa900SAdrien Mazarguil 712771fa900SAdrien Mazarguil mlx5_dev[idx].ports |= test; 713771fa900SAdrien Mazarguil 714771fa900SAdrien Mazarguil /* from rte_ethdev.c */ 715771fa900SAdrien Mazarguil priv = rte_zmalloc("ethdev private structure", 716771fa900SAdrien Mazarguil sizeof(*priv), 717771fa900SAdrien Mazarguil RTE_CACHE_LINE_SIZE); 718771fa900SAdrien Mazarguil if (priv == NULL) { 719771fa900SAdrien Mazarguil ERROR("priv allocation failure"); 720771fa900SAdrien Mazarguil err = ENOMEM; 721771fa900SAdrien Mazarguil goto port_error; 722771fa900SAdrien Mazarguil } 723771fa900SAdrien Mazarguil 724771fa900SAdrien Mazarguil priv->ctx = ctx; 72587ec44ceSXueming Li strncpy(priv->ibdev_path, priv->ctx->device->ibdev_path, 72687ec44ceSXueming Li sizeof(priv->ibdev_path)); 727771fa900SAdrien Mazarguil priv->device_attr = device_attr; 728771fa900SAdrien Mazarguil priv->port = port; 729771fa900SAdrien Mazarguil priv->pd = pd; 730771fa900SAdrien Mazarguil priv->mtu = ETHER_MTU; 731230189d9SNélio Laranjeiro priv->mps = mps; /* Enable MPW by default if supported. */ 73299c12dccSNélio Laranjeiro priv->cqe_comp = 1; /* Enable compression by default. */ 733f5fde520SShahaf Shuler priv->tunnel_en = tunnel_en; 7345644d5b9SNelio Laranjeiro /* Enable vector by default if supported. */ 7355644d5b9SNelio Laranjeiro priv->tx_vec_en = 1; 7365644d5b9SNelio Laranjeiro priv->rx_vec_en = 1; 73750b244a1SShahaf Shuler err = mlx5_args(&args, pci_dev->device.devargs); 738e72dd09bSNélio Laranjeiro if (err) { 739e72dd09bSNélio Laranjeiro ERROR("failed to process device arguments: %s", 740e72dd09bSNélio Laranjeiro strerror(err)); 741e72dd09bSNélio Laranjeiro goto port_error; 742e72dd09bSNélio Laranjeiro } 74350b244a1SShahaf Shuler mlx5_args_assign(priv, &args); 74443e9d979SShachar Beiser if (ibv_query_device_ex(ctx, NULL, &device_attr_ex)) { 74543e9d979SShachar Beiser ERROR("ibv_query_device_ex() failed"); 746771fa900SAdrien Mazarguil goto port_error; 747771fa900SAdrien Mazarguil } 748771fa900SAdrien Mazarguil 749771fa900SAdrien Mazarguil priv->hw_csum = 75043e9d979SShachar Beiser !!(device_attr_ex.device_cap_flags_ex & 75143e9d979SShachar Beiser IBV_DEVICE_RAW_IP_CSUM); 752771fa900SAdrien Mazarguil DEBUG("checksum offloading is %ssupported", 753771fa900SAdrien Mazarguil (priv->hw_csum ? "" : "not ")); 754771fa900SAdrien Mazarguil 75543e9d979SShachar Beiser #ifdef HAVE_IBV_DEVICE_VXLAN_SUPPORT 756771fa900SAdrien Mazarguil priv->hw_csum_l2tun = !!(exp_device_attr.exp_device_cap_flags & 75743e9d979SShachar Beiser IBV_DEVICE_VXLAN_SUPPORT); 75843e9d979SShachar Beiser #endif 759771fa900SAdrien Mazarguil DEBUG("L2 tunnel checksum offloads are %ssupported", 760771fa900SAdrien Mazarguil (priv->hw_csum_l2tun ? "" : "not ")); 761771fa900SAdrien Mazarguil 76243e9d979SShachar Beiser priv->ind_table_max_size = 76343e9d979SShachar Beiser device_attr_ex.rss_caps.max_rwq_indirection_table_size; 76413d57bd5SAdrien Mazarguil /* Remove this check once DPDK supports larger/variable 76513d57bd5SAdrien Mazarguil * indirection tables. */ 766ec1fed22SYongseok Koh if (priv->ind_table_max_size > 767ec1fed22SYongseok Koh (unsigned int)ETH_RSS_RETA_SIZE_512) 768ec1fed22SYongseok Koh priv->ind_table_max_size = ETH_RSS_RETA_SIZE_512; 76995e16ef3SNelio Laranjeiro DEBUG("maximum RX indirection table size is %u", 77095e16ef3SNelio Laranjeiro priv->ind_table_max_size); 77143e9d979SShachar Beiser priv->hw_vlan_strip = !!(device_attr_ex.raw_packet_caps & 77243e9d979SShachar Beiser IBV_RAW_PACKET_CAP_CVLAN_STRIPPING); 773f3db9489SYaacov Hazan DEBUG("VLAN stripping is %ssupported", 774f3db9489SYaacov Hazan (priv->hw_vlan_strip ? "" : "not ")); 77595e16ef3SNelio Laranjeiro 77643e9d979SShachar Beiser priv->hw_fcs_strip = 77743e9d979SShachar Beiser !!(device_attr_ex.orig_attr.device_cap_flags & 77843e9d979SShachar Beiser IBV_WQ_FLAGS_SCATTER_FCS); 7794d326709SOlga Shern DEBUG("FCS stripping configuration is %ssupported", 7804d326709SOlga Shern (priv->hw_fcs_strip ? "" : "not ")); 7814d326709SOlga Shern 78243e9d979SShachar Beiser #ifdef HAVE_IBV_WQ_FLAG_RX_END_PADDING 78343e9d979SShachar Beiser priv->hw_padding = !!device_attr_ex.rx_pad_end_addr_align; 78443e9d979SShachar Beiser #endif 7854d803a72SOlga Shern DEBUG("hardware RX end alignment padding is %ssupported", 7864d803a72SOlga Shern (priv->hw_padding ? "" : "not ")); 7874d803a72SOlga Shern 78885e347dbSNélio Laranjeiro priv_get_num_vfs(priv, &num_vfs); 78985e347dbSNélio Laranjeiro priv->sriov = (num_vfs || sriov); 7903f13f8c2SShahaf Shuler priv->tso = ((priv->tso) && 79143e9d979SShachar Beiser (device_attr_ex.tso_caps.max_tso > 0) && 79243e9d979SShachar Beiser (device_attr_ex.tso_caps.supported_qpts & 79343e9d979SShachar Beiser (1 << IBV_QPT_RAW_PACKET))); 7943f13f8c2SShahaf Shuler if (priv->tso) 7953f13f8c2SShahaf Shuler priv->max_tso_payload_sz = 79643e9d979SShachar Beiser device_attr_ex.tso_caps.max_tso; 797230189d9SNélio Laranjeiro if (priv->mps && !mps) { 798230189d9SNélio Laranjeiro ERROR("multi-packet send not supported on this device" 799230189d9SNélio Laranjeiro " (" MLX5_TXQ_MPW_EN ")"); 800230189d9SNélio Laranjeiro err = ENOTSUP; 801230189d9SNélio Laranjeiro goto port_error; 8023f13f8c2SShahaf Shuler } else if (priv->mps && priv->tso) { 8033f13f8c2SShahaf Shuler WARN("multi-packet send not supported in conjunction " 8043f13f8c2SShahaf Shuler "with TSO. MPS disabled"); 8053f13f8c2SShahaf Shuler priv->mps = 0; 806230189d9SNélio Laranjeiro } 8076ce84bd8SYongseok Koh INFO("%sMPS is %s", 8086ce84bd8SYongseok Koh priv->mps == MLX5_MPW_ENHANCED ? "Enhanced " : "", 8096ce84bd8SYongseok Koh priv->mps != MLX5_MPW_DISABLED ? "enabled" : "disabled"); 8102dfbbd92SShahaf Shuler /* Set default values for Enhanced MPW, a.k.a MPWv2. */ 8112dfbbd92SShahaf Shuler if (priv->mps == MLX5_MPW_ENHANCED) { 8122dfbbd92SShahaf Shuler if (args.txqs_inline == MLX5_ARG_UNSET) 8132dfbbd92SShahaf Shuler priv->txqs_inline = MLX5_EMPW_MIN_TXQS; 8142dfbbd92SShahaf Shuler if (args.inline_max_packet_sz == MLX5_ARG_UNSET) 8152dfbbd92SShahaf Shuler priv->inline_max_packet_sz = 8162dfbbd92SShahaf Shuler MLX5_EMPW_MAX_INLINE_LEN; 8172dfbbd92SShahaf Shuler if (args.txq_inline == MLX5_ARG_UNSET) 8182dfbbd92SShahaf Shuler priv->txq_inline = MLX5_WQE_SIZE_MAX - 8192dfbbd92SShahaf Shuler MLX5_WQE_SIZE; 8202dfbbd92SShahaf Shuler } 8210573873dSNelio Laranjeiro /* Allocate and register default RSS hash keys. */ 8220573873dSNelio Laranjeiro priv->rss_conf = rte_calloc(__func__, hash_rxq_init_n, 8230573873dSNelio Laranjeiro sizeof((*priv->rss_conf)[0]), 0); 8240573873dSNelio Laranjeiro if (priv->rss_conf == NULL) { 8250573873dSNelio Laranjeiro err = ENOMEM; 8260573873dSNelio Laranjeiro goto port_error; 8270573873dSNelio Laranjeiro } 8282f97422eSNelio Laranjeiro err = rss_hash_rss_conf_new_key(priv, 8292f97422eSNelio Laranjeiro rss_hash_default_key, 8300573873dSNelio Laranjeiro rss_hash_default_key_len, 8310573873dSNelio Laranjeiro ETH_RSS_PROTO_MASK); 8322f97422eSNelio Laranjeiro if (err) 8332f97422eSNelio Laranjeiro goto port_error; 834771fa900SAdrien Mazarguil /* Configure the first MAC address by default. */ 835771fa900SAdrien Mazarguil if (priv_get_mac(priv, &mac.addr_bytes)) { 836771fa900SAdrien Mazarguil ERROR("cannot get MAC address, is mlx5_en loaded?" 837771fa900SAdrien Mazarguil " (errno: %s)", strerror(errno)); 838e1c3e305SMatan Azrad err = ENODEV; 839771fa900SAdrien Mazarguil goto port_error; 840771fa900SAdrien Mazarguil } 841771fa900SAdrien Mazarguil INFO("port %u MAC address is %02x:%02x:%02x:%02x:%02x:%02x", 842771fa900SAdrien Mazarguil priv->port, 843771fa900SAdrien Mazarguil mac.addr_bytes[0], mac.addr_bytes[1], 844771fa900SAdrien Mazarguil mac.addr_bytes[2], mac.addr_bytes[3], 845771fa900SAdrien Mazarguil mac.addr_bytes[4], mac.addr_bytes[5]); 8460497ddaaSYaacov Hazan /* Register MAC address. */ 847771fa900SAdrien Mazarguil claim_zero(priv_mac_addr_add(priv, 0, 848771fa900SAdrien Mazarguil (const uint8_t (*)[ETHER_ADDR_LEN]) 849771fa900SAdrien Mazarguil mac.addr_bytes)); 850771fa900SAdrien Mazarguil #ifndef NDEBUG 851771fa900SAdrien Mazarguil { 852771fa900SAdrien Mazarguil char ifname[IF_NAMESIZE]; 853771fa900SAdrien Mazarguil 854771fa900SAdrien Mazarguil if (priv_get_ifname(priv, &ifname) == 0) 855771fa900SAdrien Mazarguil DEBUG("port %u ifname is \"%s\"", 856771fa900SAdrien Mazarguil priv->port, ifname); 857771fa900SAdrien Mazarguil else 858771fa900SAdrien Mazarguil DEBUG("port %u ifname is unknown", priv->port); 859771fa900SAdrien Mazarguil } 860771fa900SAdrien Mazarguil #endif 861771fa900SAdrien Mazarguil /* Get actual MTU if possible. */ 862771fa900SAdrien Mazarguil priv_get_mtu(priv, &priv->mtu); 863771fa900SAdrien Mazarguil DEBUG("port %u MTU is %u", priv->port, priv->mtu); 864771fa900SAdrien Mazarguil 865771fa900SAdrien Mazarguil /* from rte_ethdev.c */ 866771fa900SAdrien Mazarguil { 867771fa900SAdrien Mazarguil char name[RTE_ETH_NAME_MAX_LEN]; 868771fa900SAdrien Mazarguil 869771fa900SAdrien Mazarguil snprintf(name, sizeof(name), "%s port %u", 870771fa900SAdrien Mazarguil ibv_get_device_name(ibv_dev), port); 8716751f6deSDavid Marchand eth_dev = rte_eth_dev_allocate(name); 872771fa900SAdrien Mazarguil } 873771fa900SAdrien Mazarguil if (eth_dev == NULL) { 874771fa900SAdrien Mazarguil ERROR("can not allocate rte ethdev"); 875771fa900SAdrien Mazarguil err = ENOMEM; 876771fa900SAdrien Mazarguil goto port_error; 877771fa900SAdrien Mazarguil } 878771fa900SAdrien Mazarguil eth_dev->data->dev_private = priv; 879a48deadaSOr Ami eth_dev->data->mac_addrs = priv->mac; 880eac901ceSJan Blunck eth_dev->device = &pci_dev->device; 881a48deadaSOr Ami rte_eth_copy_pci_info(eth_dev, pci_dev); 882bd735c31SGaetan Rivet eth_dev->data->dev_flags |= RTE_ETH_DEV_DETACHABLE; 883fdf91e0fSJan Blunck eth_dev->device->driver = &mlx5_driver.driver; 884771fa900SAdrien Mazarguil priv->dev = eth_dev; 885771fa900SAdrien Mazarguil eth_dev->dev_ops = &mlx5_dev_ops; 886c8ffb8a9SNélio Laranjeiro TAILQ_INIT(&priv->flows); 887*1b37f5d8SNélio Laranjeiro TAILQ_INIT(&priv->ctrl_flows); 888a48deadaSOr Ami 8891e3a39f7SXueming Li /* Hint libmlx5 to use PMD allocator for data plane resources */ 8901e3a39f7SXueming Li struct mlx5dv_ctx_allocators alctr = { 8911e3a39f7SXueming Li .alloc = &mlx5_alloc_verbs_buf, 8921e3a39f7SXueming Li .free = &mlx5_free_verbs_buf, 8931e3a39f7SXueming Li .data = priv, 8941e3a39f7SXueming Li }; 8951e3a39f7SXueming Li mlx5dv_set_context_attr(ctx, MLX5DV_CTX_ATTR_BUF_ALLOCATORS, 8961e3a39f7SXueming Li (void *)((uintptr_t)&alctr)); 8971e3a39f7SXueming Li 898771fa900SAdrien Mazarguil /* Bring Ethernet device up. */ 899771fa900SAdrien Mazarguil DEBUG("forcing Ethernet interface up"); 900771fa900SAdrien Mazarguil priv_set_flags(priv, ~IFF_UP, IFF_UP); 9012c960a51SMatthieu Ternisien d'Ouville mlx5_link_update(priv->dev, 1); 902771fa900SAdrien Mazarguil continue; 903771fa900SAdrien Mazarguil 904771fa900SAdrien Mazarguil port_error: 9052f636ae5SOr Ami if (priv) { 9062f97422eSNelio Laranjeiro rte_free(priv->rss_conf); 907771fa900SAdrien Mazarguil rte_free(priv); 9082f636ae5SOr Ami } 909771fa900SAdrien Mazarguil if (pd) 910771fa900SAdrien Mazarguil claim_zero(ibv_dealloc_pd(pd)); 911771fa900SAdrien Mazarguil if (ctx) 912771fa900SAdrien Mazarguil claim_zero(ibv_close_device(ctx)); 913771fa900SAdrien Mazarguil break; 914771fa900SAdrien Mazarguil } 915771fa900SAdrien Mazarguil 916771fa900SAdrien Mazarguil /* 917771fa900SAdrien Mazarguil * XXX if something went wrong in the loop above, there is a resource 918771fa900SAdrien Mazarguil * leak (ctx, pd, priv, dpdk ethdev) but we can do nothing about it as 919771fa900SAdrien Mazarguil * long as the dpdk does not provide a way to deallocate a ethdev and a 920771fa900SAdrien Mazarguil * way to enumerate the registered ethdevs to free the previous ones. 921771fa900SAdrien Mazarguil */ 922771fa900SAdrien Mazarguil 923771fa900SAdrien Mazarguil /* no port found, complain */ 924771fa900SAdrien Mazarguil if (!mlx5_dev[idx].ports) { 925771fa900SAdrien Mazarguil err = ENODEV; 926771fa900SAdrien Mazarguil goto error; 927771fa900SAdrien Mazarguil } 928771fa900SAdrien Mazarguil 929771fa900SAdrien Mazarguil error: 930771fa900SAdrien Mazarguil if (attr_ctx) 931771fa900SAdrien Mazarguil claim_zero(ibv_close_device(attr_ctx)); 932771fa900SAdrien Mazarguil if (list) 933771fa900SAdrien Mazarguil ibv_free_device_list(list); 934771fa900SAdrien Mazarguil assert(err >= 0); 935771fa900SAdrien Mazarguil return -err; 936771fa900SAdrien Mazarguil } 937771fa900SAdrien Mazarguil 938771fa900SAdrien Mazarguil static const struct rte_pci_id mlx5_pci_id_map[] = { 939771fa900SAdrien Mazarguil { 9401d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 9411d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4) 942771fa900SAdrien Mazarguil }, 943771fa900SAdrien Mazarguil { 9441d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 9451d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4VF) 946771fa900SAdrien Mazarguil }, 947771fa900SAdrien Mazarguil { 9481d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 9491d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4LX) 950771fa900SAdrien Mazarguil }, 951771fa900SAdrien Mazarguil { 9521d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 9531d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF) 954771fa900SAdrien Mazarguil }, 955771fa900SAdrien Mazarguil { 956528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 957528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5) 958528a9fbeSYongseok Koh }, 959528a9fbeSYongseok Koh { 960528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 961528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5VF) 962528a9fbeSYongseok Koh }, 963528a9fbeSYongseok Koh { 964528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 965528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5EX) 966528a9fbeSYongseok Koh }, 967528a9fbeSYongseok Koh { 968528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 969528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF) 970528a9fbeSYongseok Koh }, 971528a9fbeSYongseok Koh { 972771fa900SAdrien Mazarguil .vendor_id = 0 973771fa900SAdrien Mazarguil } 974771fa900SAdrien Mazarguil }; 975771fa900SAdrien Mazarguil 976fdf91e0fSJan Blunck static struct rte_pci_driver mlx5_driver = { 9772f3193cfSJan Viktorin .driver = { 9782f3193cfSJan Viktorin .name = MLX5_DRIVER_NAME 9792f3193cfSJan Viktorin }, 980771fa900SAdrien Mazarguil .id_table = mlx5_pci_id_map, 981af424af8SShreyansh Jain .probe = mlx5_pci_probe, 9827d7d7ad1SMatan Azrad .drv_flags = RTE_PCI_DRV_INTR_LSC | RTE_PCI_DRV_INTR_RMV, 983771fa900SAdrien Mazarguil }; 984771fa900SAdrien Mazarguil 985771fa900SAdrien Mazarguil /** 986771fa900SAdrien Mazarguil * Driver initialization routine. 987771fa900SAdrien Mazarguil */ 988c830cb29SDavid Marchand RTE_INIT(rte_mlx5_pmd_init); 989c830cb29SDavid Marchand static void 990c830cb29SDavid Marchand rte_mlx5_pmd_init(void) 991771fa900SAdrien Mazarguil { 992ea16068cSYongseok Koh /* Build the static table for ptype conversion. */ 993ea16068cSYongseok Koh mlx5_set_ptype_table(); 994771fa900SAdrien Mazarguil /* 995771fa900SAdrien Mazarguil * RDMAV_HUGEPAGES_SAFE tells ibv_fork_init() we intend to use 996771fa900SAdrien Mazarguil * huge pages. Calling ibv_fork_init() during init allows 997771fa900SAdrien Mazarguil * applications to use fork() safely for purposes other than 998771fa900SAdrien Mazarguil * using this PMD, which is not supported in forked processes. 999771fa900SAdrien Mazarguil */ 1000771fa900SAdrien Mazarguil setenv("RDMAV_HUGEPAGES_SAFE", "1", 1); 10019f9bebaeSShahaf Shuler /* Don't map UAR to WC if BlueFlame is not used.*/ 10029f9bebaeSShahaf Shuler setenv("MLX5_SHUT_UP_BF", "1", 1); 1003771fa900SAdrien Mazarguil ibv_fork_init(); 10043dcfe039SThomas Monjalon rte_pci_register(&mlx5_driver); 1005771fa900SAdrien Mazarguil } 1006771fa900SAdrien Mazarguil 100701f19227SShreyansh Jain RTE_PMD_EXPORT_NAME(net_mlx5, __COUNTER__); 100801f19227SShreyansh Jain RTE_PMD_REGISTER_PCI_TABLE(net_mlx5, mlx5_pci_id_map); 10090880c401SOlivier Matz RTE_PMD_REGISTER_KMOD_DEP(net_mlx5, "* ib_uverbs & mlx5_core & mlx5_ib"); 1010