xref: /dpdk/drivers/net/mlx5/mlx5.c (revision 188773a2ee516fb790b0787b0da13c84fc1a984c)
18fd92a66SOlivier Matz /* SPDX-License-Identifier: BSD-3-Clause
2771fa900SAdrien Mazarguil  * Copyright 2015 6WIND S.A.
35feecc57SShahaf Shuler  * Copyright 2015 Mellanox Technologies, Ltd
4771fa900SAdrien Mazarguil  */
5771fa900SAdrien Mazarguil 
6771fa900SAdrien Mazarguil #include <stddef.h>
7771fa900SAdrien Mazarguil #include <unistd.h>
8771fa900SAdrien Mazarguil #include <string.h>
9771fa900SAdrien Mazarguil #include <stdint.h>
10771fa900SAdrien Mazarguil #include <stdlib.h>
11e72dd09bSNélio Laranjeiro #include <errno.h>
12771fa900SAdrien Mazarguil 
13771fa900SAdrien Mazarguil #include <rte_malloc.h>
14df96fd0dSBruce Richardson #include <ethdev_driver.h>
15df96fd0dSBruce Richardson #include <ethdev_pci.h>
16771fa900SAdrien Mazarguil #include <rte_pci.h>
17c752998bSGaetan Rivet #include <rte_bus_pci.h>
18771fa900SAdrien Mazarguil #include <rte_common.h>
19e72dd09bSNélio Laranjeiro #include <rte_kvargs.h>
20e89c15b6SAdrien Mazarguil #include <rte_rwlock.h>
21e89c15b6SAdrien Mazarguil #include <rte_spinlock.h>
22f38c5457SAdrien Mazarguil #include <rte_string_fns.h>
23f15db67dSMatan Azrad #include <rte_alarm.h>
2420698c9fSOphir Munk #include <rte_cycles.h>
25771fa900SAdrien Mazarguil 
267b4f1e6bSMatan Azrad #include <mlx5_glue.h>
277b4f1e6bSMatan Azrad #include <mlx5_devx_cmds.h>
2893e30982SMatan Azrad #include <mlx5_common.h>
29391b8bccSOphir Munk #include <mlx5_common_os.h>
30a4de9586SVu Pham #include <mlx5_common_mp.h>
31392bf908SParav Pandit #include <mlx5_common_pci.h>
3283c2047cSSuanming Mou #include <mlx5_malloc.h>
337b4f1e6bSMatan Azrad 
347b4f1e6bSMatan Azrad #include "mlx5_defs.h"
35771fa900SAdrien Mazarguil #include "mlx5.h"
36771fa900SAdrien Mazarguil #include "mlx5_utils.h"
372e22920bSAdrien Mazarguil #include "mlx5_rxtx.h"
38771fa900SAdrien Mazarguil #include "mlx5_autoconf.h"
39974f1e7eSYongseok Koh #include "mlx5_mr.h"
4084c406e7SOri Kam #include "mlx5_flow.h"
41223f2c21SOphir Munk #include "mlx5_flow_os.h"
42efa79e68SOri Kam #include "rte_pmd_mlx5.h"
43771fa900SAdrien Mazarguil 
4499c12dccSNélio Laranjeiro /* Device parameter to enable RX completion queue compression. */
4599c12dccSNélio Laranjeiro #define MLX5_RXQ_CQE_COMP_EN "rxq_cqe_comp_en"
4699c12dccSNélio Laranjeiro 
4778c7a16dSYongseok Koh /* Device parameter to enable padding Rx packet to cacheline size. */
4878c7a16dSYongseok Koh #define MLX5_RXQ_PKT_PAD_EN "rxq_pkt_pad_en"
4978c7a16dSYongseok Koh 
507d6bf6b8SYongseok Koh /* Device parameter to enable Multi-Packet Rx queue. */
517d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_EN "mprq_en"
527d6bf6b8SYongseok Koh 
537d6bf6b8SYongseok Koh /* Device parameter to configure log 2 of the number of strides for MPRQ. */
547d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_LOG_STRIDE_NUM "mprq_log_stride_num"
557d6bf6b8SYongseok Koh 
56ecb16045SAlexander Kozyrev /* Device parameter to configure log 2 of the stride size for MPRQ. */
57ecb16045SAlexander Kozyrev #define MLX5_RX_MPRQ_LOG_STRIDE_SIZE "mprq_log_stride_size"
58ecb16045SAlexander Kozyrev 
597d6bf6b8SYongseok Koh /* Device parameter to limit the size of memcpy'd packet for MPRQ. */
607d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_MAX_MEMCPY_LEN "mprq_max_memcpy_len"
617d6bf6b8SYongseok Koh 
627d6bf6b8SYongseok Koh /* Device parameter to set the minimum number of Rx queues to enable MPRQ. */
637d6bf6b8SYongseok Koh #define MLX5_RXQS_MIN_MPRQ "rxqs_min_mprq"
647d6bf6b8SYongseok Koh 
65a6bd4911SViacheslav Ovsiienko /* Device parameter to configure inline send. Deprecated, ignored.*/
662a66cf37SYaacov Hazan #define MLX5_TXQ_INLINE "txq_inline"
672a66cf37SYaacov Hazan 
68505f1fe4SViacheslav Ovsiienko /* Device parameter to limit packet size to inline with ordinary SEND. */
69505f1fe4SViacheslav Ovsiienko #define MLX5_TXQ_INLINE_MAX "txq_inline_max"
70505f1fe4SViacheslav Ovsiienko 
71505f1fe4SViacheslav Ovsiienko /* Device parameter to configure minimal data size to inline. */
72505f1fe4SViacheslav Ovsiienko #define MLX5_TXQ_INLINE_MIN "txq_inline_min"
73505f1fe4SViacheslav Ovsiienko 
74505f1fe4SViacheslav Ovsiienko /* Device parameter to limit packet size to inline with Enhanced MPW. */
75505f1fe4SViacheslav Ovsiienko #define MLX5_TXQ_INLINE_MPW "txq_inline_mpw"
76505f1fe4SViacheslav Ovsiienko 
772a66cf37SYaacov Hazan /*
782a66cf37SYaacov Hazan  * Device parameter to configure the number of TX queues threshold for
792a66cf37SYaacov Hazan  * enabling inline send.
802a66cf37SYaacov Hazan  */
812a66cf37SYaacov Hazan #define MLX5_TXQS_MIN_INLINE "txqs_min_inline"
822a66cf37SYaacov Hazan 
8309d8b416SYongseok Koh /*
8409d8b416SYongseok Koh  * Device parameter to configure the number of TX queues threshold for
85a6bd4911SViacheslav Ovsiienko  * enabling vectorized Tx, deprecated, ignored (no vectorized Tx routines).
8609d8b416SYongseok Koh  */
8709d8b416SYongseok Koh #define MLX5_TXQS_MAX_VEC "txqs_max_vec"
8809d8b416SYongseok Koh 
89230189d9SNélio Laranjeiro /* Device parameter to enable multi-packet send WQEs. */
90230189d9SNélio Laranjeiro #define MLX5_TXQ_MPW_EN "txq_mpw_en"
91230189d9SNélio Laranjeiro 
92a6bd4911SViacheslav Ovsiienko /*
938409a285SViacheslav Ovsiienko  * Device parameter to force doorbell register mapping
948409a285SViacheslav Ovsiienko  * to non-cahed region eliminating the extra write memory barrier.
958409a285SViacheslav Ovsiienko  */
968409a285SViacheslav Ovsiienko #define MLX5_TX_DB_NC "tx_db_nc"
978409a285SViacheslav Ovsiienko 
988409a285SViacheslav Ovsiienko /*
99a6bd4911SViacheslav Ovsiienko  * Device parameter to include 2 dsegs in the title WQEBB.
100a6bd4911SViacheslav Ovsiienko  * Deprecated, ignored.
101a6bd4911SViacheslav Ovsiienko  */
1026ce84bd8SYongseok Koh #define MLX5_TXQ_MPW_HDR_DSEG_EN "txq_mpw_hdr_dseg_en"
1036ce84bd8SYongseok Koh 
104a6bd4911SViacheslav Ovsiienko /*
105a6bd4911SViacheslav Ovsiienko  * Device parameter to limit the size of inlining packet.
106a6bd4911SViacheslav Ovsiienko  * Deprecated, ignored.
107a6bd4911SViacheslav Ovsiienko  */
1086ce84bd8SYongseok Koh #define MLX5_TXQ_MAX_INLINE_LEN "txq_max_inline_len"
1096ce84bd8SYongseok Koh 
110a6bd4911SViacheslav Ovsiienko /*
1118f848f32SViacheslav Ovsiienko  * Device parameter to enable Tx scheduling on timestamps
1128f848f32SViacheslav Ovsiienko  * and specify the packet pacing granularity in nanoseconds.
1138f848f32SViacheslav Ovsiienko  */
1148f848f32SViacheslav Ovsiienko #define MLX5_TX_PP "tx_pp"
1158f848f32SViacheslav Ovsiienko 
1168f848f32SViacheslav Ovsiienko /*
1178f848f32SViacheslav Ovsiienko  * Device parameter to specify skew in nanoseconds on Tx datapath,
1188f848f32SViacheslav Ovsiienko  * it represents the time between SQ start WQE processing and
1198f848f32SViacheslav Ovsiienko  * appearing actual packet data on the wire.
1208f848f32SViacheslav Ovsiienko  */
1218f848f32SViacheslav Ovsiienko #define MLX5_TX_SKEW "tx_skew"
1228f848f32SViacheslav Ovsiienko 
1238f848f32SViacheslav Ovsiienko /*
124a6bd4911SViacheslav Ovsiienko  * Device parameter to enable hardware Tx vector.
125a6bd4911SViacheslav Ovsiienko  * Deprecated, ignored (no vectorized Tx routines anymore).
126a6bd4911SViacheslav Ovsiienko  */
1275644d5b9SNelio Laranjeiro #define MLX5_TX_VEC_EN "tx_vec_en"
1285644d5b9SNelio Laranjeiro 
1295644d5b9SNelio Laranjeiro /* Device parameter to enable hardware Rx vector. */
1305644d5b9SNelio Laranjeiro #define MLX5_RX_VEC_EN "rx_vec_en"
1315644d5b9SNelio Laranjeiro 
13278a54648SXueming Li /* Allow L3 VXLAN flow creation. */
13378a54648SXueming Li #define MLX5_L3_VXLAN_EN "l3_vxlan_en"
13478a54648SXueming Li 
135e2b4925eSOri Kam /* Activate DV E-Switch flow steering. */
136e2b4925eSOri Kam #define MLX5_DV_ESW_EN "dv_esw_en"
137e2b4925eSOri Kam 
13851e72d38SOri Kam /* Activate DV flow steering. */
13951e72d38SOri Kam #define MLX5_DV_FLOW_EN "dv_flow_en"
14051e72d38SOri Kam 
1412d241515SViacheslav Ovsiienko /* Enable extensive flow metadata support. */
1422d241515SViacheslav Ovsiienko #define MLX5_DV_XMETA_EN "dv_xmeta_en"
1432d241515SViacheslav Ovsiienko 
1440f0ae73aSShiri Kuzin /* Device parameter to let the user manage the lacp traffic of bonded device */
1450f0ae73aSShiri Kuzin #define MLX5_LACP_BY_USER "lacp_by_user"
1460f0ae73aSShiri Kuzin 
147db209cc3SNélio Laranjeiro /* Activate Netlink support in VF mode. */
148db209cc3SNélio Laranjeiro #define MLX5_VF_NL_EN "vf_nl_en"
149db209cc3SNélio Laranjeiro 
150dceb5029SYongseok Koh /* Enable extending memsegs when creating a MR. */
151dceb5029SYongseok Koh #define MLX5_MR_EXT_MEMSEG_EN "mr_ext_memseg_en"
152dceb5029SYongseok Koh 
1536de569f5SAdrien Mazarguil /* Select port representors to instantiate. */
1546de569f5SAdrien Mazarguil #define MLX5_REPRESENTOR "representor"
1556de569f5SAdrien Mazarguil 
156066cfecdSMatan Azrad /* Device parameter to configure the maximum number of dump files per queue. */
157066cfecdSMatan Azrad #define MLX5_MAX_DUMP_FILES_NUM "max_dump_files_num"
158066cfecdSMatan Azrad 
15921bb6c7eSDekel Peled /* Configure timeout of LRO session (in microseconds). */
16021bb6c7eSDekel Peled #define MLX5_LRO_TIMEOUT_USEC "lro_timeout_usec"
16121bb6c7eSDekel Peled 
1621ad9a3d0SBing Zhao /*
1631ad9a3d0SBing Zhao  * Device parameter to configure the total data buffer size for a single
1641ad9a3d0SBing Zhao  * hairpin queue (logarithm value).
1651ad9a3d0SBing Zhao  */
1661ad9a3d0SBing Zhao #define MLX5_HP_BUF_SIZE "hp_buf_log_sz"
1671ad9a3d0SBing Zhao 
168a1da6f62SSuanming Mou /* Flow memory reclaim mode. */
169a1da6f62SSuanming Mou #define MLX5_RECLAIM_MEM "reclaim_mem_mode"
170a1da6f62SSuanming Mou 
1715522da6bSSuanming Mou /* The default memory allocator used in PMD. */
1725522da6bSSuanming Mou #define MLX5_SYS_MEM_EN "sys_mem_en"
17350f95b23SSuanming Mou /* Decap will be used or not. */
17450f95b23SSuanming Mou #define MLX5_DECAP_EN "decap_en"
1755522da6bSSuanming Mou 
176974f1e7eSYongseok Koh /* Shared memory between primary and secondary processes. */
177974f1e7eSYongseok Koh struct mlx5_shared_data *mlx5_shared_data;
178974f1e7eSYongseok Koh 
1792e86c4e5SOphir Munk /** Driver-specific log messages type. */
1802e86c4e5SOphir Munk int mlx5_logtype;
181a170a30dSNélio Laranjeiro 
18291389890SOphir Munk static LIST_HEAD(, mlx5_dev_ctx_shared) mlx5_dev_ctx_list =
18391389890SOphir Munk 						LIST_HEAD_INITIALIZER();
184ef65067cSTal Shnaiderman static pthread_mutex_t mlx5_dev_ctx_list_mutex;
1855c761238SGregory Etelson static const struct mlx5_indexed_pool_config mlx5_ipool_cfg[] = {
186f1ae0b35SOphir Munk #if defined(HAVE_IBV_FLOW_DV_SUPPORT) || !defined(HAVE_INFINIBAND_VERBS_H)
1879cac7dedSGregory Etelson 	[MLX5_IPOOL_DECAP_ENCAP] = {
188014d1cbeSSuanming Mou 		.size = sizeof(struct mlx5_flow_dv_encap_decap_resource),
189014d1cbeSSuanming Mou 		.trunk_size = 64,
190014d1cbeSSuanming Mou 		.grow_trunk = 3,
191014d1cbeSSuanming Mou 		.grow_shift = 2,
1922f3dc1f4SSuanming Mou 		.need_lock = 1,
193014d1cbeSSuanming Mou 		.release_mem_en = 1,
19483c2047cSSuanming Mou 		.malloc = mlx5_malloc,
19583c2047cSSuanming Mou 		.free = mlx5_free,
196014d1cbeSSuanming Mou 		.type = "mlx5_encap_decap_ipool",
197014d1cbeSSuanming Mou 	},
1989cac7dedSGregory Etelson 	[MLX5_IPOOL_PUSH_VLAN] = {
1998acf8ac9SSuanming Mou 		.size = sizeof(struct mlx5_flow_dv_push_vlan_action_resource),
2008acf8ac9SSuanming Mou 		.trunk_size = 64,
2018acf8ac9SSuanming Mou 		.grow_trunk = 3,
2028acf8ac9SSuanming Mou 		.grow_shift = 2,
2032f3dc1f4SSuanming Mou 		.need_lock = 1,
2048acf8ac9SSuanming Mou 		.release_mem_en = 1,
20583c2047cSSuanming Mou 		.malloc = mlx5_malloc,
20683c2047cSSuanming Mou 		.free = mlx5_free,
2078acf8ac9SSuanming Mou 		.type = "mlx5_push_vlan_ipool",
2088acf8ac9SSuanming Mou 	},
2099cac7dedSGregory Etelson 	[MLX5_IPOOL_TAG] = {
2105f114269SSuanming Mou 		.size = sizeof(struct mlx5_flow_dv_tag_resource),
2115f114269SSuanming Mou 		.trunk_size = 64,
2125f114269SSuanming Mou 		.grow_trunk = 3,
2135f114269SSuanming Mou 		.grow_shift = 2,
2142f3dc1f4SSuanming Mou 		.need_lock = 1,
2155f114269SSuanming Mou 		.release_mem_en = 1,
21683c2047cSSuanming Mou 		.malloc = mlx5_malloc,
21783c2047cSSuanming Mou 		.free = mlx5_free,
2185f114269SSuanming Mou 		.type = "mlx5_tag_ipool",
2195f114269SSuanming Mou 	},
2209cac7dedSGregory Etelson 	[MLX5_IPOOL_PORT_ID] = {
221f3faf9eaSSuanming Mou 		.size = sizeof(struct mlx5_flow_dv_port_id_action_resource),
222f3faf9eaSSuanming Mou 		.trunk_size = 64,
223f3faf9eaSSuanming Mou 		.grow_trunk = 3,
224f3faf9eaSSuanming Mou 		.grow_shift = 2,
2252f3dc1f4SSuanming Mou 		.need_lock = 1,
226f3faf9eaSSuanming Mou 		.release_mem_en = 1,
22783c2047cSSuanming Mou 		.malloc = mlx5_malloc,
22883c2047cSSuanming Mou 		.free = mlx5_free,
229f3faf9eaSSuanming Mou 		.type = "mlx5_port_id_ipool",
230f3faf9eaSSuanming Mou 	},
2319cac7dedSGregory Etelson 	[MLX5_IPOOL_JUMP] = {
2327ac99475SSuanming Mou 		.size = sizeof(struct mlx5_flow_tbl_data_entry),
2337ac99475SSuanming Mou 		.trunk_size = 64,
2347ac99475SSuanming Mou 		.grow_trunk = 3,
2357ac99475SSuanming Mou 		.grow_shift = 2,
2362f3dc1f4SSuanming Mou 		.need_lock = 1,
2377ac99475SSuanming Mou 		.release_mem_en = 1,
23883c2047cSSuanming Mou 		.malloc = mlx5_malloc,
23983c2047cSSuanming Mou 		.free = mlx5_free,
2407ac99475SSuanming Mou 		.type = "mlx5_jump_ipool",
2417ac99475SSuanming Mou 	},
2429cac7dedSGregory Etelson 	[MLX5_IPOOL_SAMPLE] = {
243b4c0ddbfSJiawei Wang 		.size = sizeof(struct mlx5_flow_dv_sample_resource),
244b4c0ddbfSJiawei Wang 		.trunk_size = 64,
245b4c0ddbfSJiawei Wang 		.grow_trunk = 3,
246b4c0ddbfSJiawei Wang 		.grow_shift = 2,
2472f3dc1f4SSuanming Mou 		.need_lock = 1,
248b4c0ddbfSJiawei Wang 		.release_mem_en = 1,
249b4c0ddbfSJiawei Wang 		.malloc = mlx5_malloc,
250b4c0ddbfSJiawei Wang 		.free = mlx5_free,
251b4c0ddbfSJiawei Wang 		.type = "mlx5_sample_ipool",
252b4c0ddbfSJiawei Wang 	},
2539cac7dedSGregory Etelson 	[MLX5_IPOOL_DEST_ARRAY] = {
25400c10c22SJiawei Wang 		.size = sizeof(struct mlx5_flow_dv_dest_array_resource),
25500c10c22SJiawei Wang 		.trunk_size = 64,
25600c10c22SJiawei Wang 		.grow_trunk = 3,
25700c10c22SJiawei Wang 		.grow_shift = 2,
2582f3dc1f4SSuanming Mou 		.need_lock = 1,
25900c10c22SJiawei Wang 		.release_mem_en = 1,
26000c10c22SJiawei Wang 		.malloc = mlx5_malloc,
26100c10c22SJiawei Wang 		.free = mlx5_free,
26200c10c22SJiawei Wang 		.type = "mlx5_dest_array_ipool",
26300c10c22SJiawei Wang 	},
2649cac7dedSGregory Etelson 	[MLX5_IPOOL_TUNNEL_ID] = {
2659cac7dedSGregory Etelson 		.size = sizeof(struct mlx5_flow_tunnel),
266495b2ed4SSuanming Mou 		.trunk_size = MLX5_MAX_TUNNELS,
2679cac7dedSGregory Etelson 		.need_lock = 1,
2689cac7dedSGregory Etelson 		.release_mem_en = 1,
2699cac7dedSGregory Etelson 		.type = "mlx5_tunnel_offload",
2709cac7dedSGregory Etelson 	},
2719cac7dedSGregory Etelson 	[MLX5_IPOOL_TNL_TBL_ID] = {
2729cac7dedSGregory Etelson 		.size = 0,
2739cac7dedSGregory Etelson 		.need_lock = 1,
2749cac7dedSGregory Etelson 		.type = "mlx5_flow_tnl_tbl_ipool",
2759cac7dedSGregory Etelson 	},
276b88341caSSuanming Mou #endif
2779cac7dedSGregory Etelson 	[MLX5_IPOOL_MTR] = {
2788638e2b0SSuanming Mou 		.size = sizeof(struct mlx5_flow_meter),
2798638e2b0SSuanming Mou 		.trunk_size = 64,
2808638e2b0SSuanming Mou 		.grow_trunk = 3,
2818638e2b0SSuanming Mou 		.grow_shift = 2,
2822f3dc1f4SSuanming Mou 		.need_lock = 1,
2838638e2b0SSuanming Mou 		.release_mem_en = 1,
28483c2047cSSuanming Mou 		.malloc = mlx5_malloc,
28583c2047cSSuanming Mou 		.free = mlx5_free,
2868638e2b0SSuanming Mou 		.type = "mlx5_meter_ipool",
2878638e2b0SSuanming Mou 	},
2889cac7dedSGregory Etelson 	[MLX5_IPOOL_MCP] = {
28990e6053aSSuanming Mou 		.size = sizeof(struct mlx5_flow_mreg_copy_resource),
29090e6053aSSuanming Mou 		.trunk_size = 64,
29190e6053aSSuanming Mou 		.grow_trunk = 3,
29290e6053aSSuanming Mou 		.grow_shift = 2,
2932f3dc1f4SSuanming Mou 		.need_lock = 1,
29490e6053aSSuanming Mou 		.release_mem_en = 1,
29583c2047cSSuanming Mou 		.malloc = mlx5_malloc,
29683c2047cSSuanming Mou 		.free = mlx5_free,
29790e6053aSSuanming Mou 		.type = "mlx5_mcp_ipool",
29890e6053aSSuanming Mou 	},
2999cac7dedSGregory Etelson 	[MLX5_IPOOL_HRXQ] = {
300772dc0ebSSuanming Mou 		.size = (sizeof(struct mlx5_hrxq) + MLX5_RSS_HASH_KEY_LEN),
301772dc0ebSSuanming Mou 		.trunk_size = 64,
302772dc0ebSSuanming Mou 		.grow_trunk = 3,
303772dc0ebSSuanming Mou 		.grow_shift = 2,
3042f3dc1f4SSuanming Mou 		.need_lock = 1,
305772dc0ebSSuanming Mou 		.release_mem_en = 1,
30683c2047cSSuanming Mou 		.malloc = mlx5_malloc,
30783c2047cSSuanming Mou 		.free = mlx5_free,
308772dc0ebSSuanming Mou 		.type = "mlx5_hrxq_ipool",
309772dc0ebSSuanming Mou 	},
3109cac7dedSGregory Etelson 	[MLX5_IPOOL_MLX5_FLOW] = {
3115c761238SGregory Etelson 		/*
3125c761238SGregory Etelson 		 * MLX5_IPOOL_MLX5_FLOW size varies for DV and VERBS flows.
3135c761238SGregory Etelson 		 * It set in run time according to PCI function configuration.
3145c761238SGregory Etelson 		 */
3155c761238SGregory Etelson 		.size = 0,
316b88341caSSuanming Mou 		.trunk_size = 64,
317b88341caSSuanming Mou 		.grow_trunk = 3,
318b88341caSSuanming Mou 		.grow_shift = 2,
3192f3dc1f4SSuanming Mou 		.need_lock = 1,
320b88341caSSuanming Mou 		.release_mem_en = 1,
32183c2047cSSuanming Mou 		.malloc = mlx5_malloc,
32283c2047cSSuanming Mou 		.free = mlx5_free,
323b88341caSSuanming Mou 		.type = "mlx5_flow_handle_ipool",
324b88341caSSuanming Mou 	},
3259cac7dedSGregory Etelson 	[MLX5_IPOOL_RTE_FLOW] = {
326ab612adcSSuanming Mou 		.size = sizeof(struct rte_flow),
327ab612adcSSuanming Mou 		.trunk_size = 4096,
328ab612adcSSuanming Mou 		.need_lock = 1,
329ab612adcSSuanming Mou 		.release_mem_en = 1,
33083c2047cSSuanming Mou 		.malloc = mlx5_malloc,
33183c2047cSSuanming Mou 		.free = mlx5_free,
332ab612adcSSuanming Mou 		.type = "rte_flow_ipool",
333ab612adcSSuanming Mou 	},
3349cac7dedSGregory Etelson 	[MLX5_IPOOL_RSS_EXPANTION_FLOW_ID] = {
3354ae8825cSXueming Li 		.size = 0,
3364ae8825cSXueming Li 		.need_lock = 1,
3374ae8825cSXueming Li 		.type = "mlx5_flow_rss_id_ipool",
3384ae8825cSXueming Li 	},
3399cac7dedSGregory Etelson 	[MLX5_IPOOL_RSS_SHARED_ACTIONS] = {
3404a42ac1fSMatan Azrad 		.size = sizeof(struct mlx5_shared_action_rss),
3414a42ac1fSMatan Azrad 		.trunk_size = 64,
3424a42ac1fSMatan Azrad 		.grow_trunk = 3,
3434a42ac1fSMatan Azrad 		.grow_shift = 2,
3444a42ac1fSMatan Azrad 		.need_lock = 1,
3454a42ac1fSMatan Azrad 		.release_mem_en = 1,
3464a42ac1fSMatan Azrad 		.malloc = mlx5_malloc,
3474a42ac1fSMatan Azrad 		.free = mlx5_free,
3484a42ac1fSMatan Azrad 		.type = "mlx5_shared_action_rss",
3494a42ac1fSMatan Azrad 	},
350014d1cbeSSuanming Mou };
351014d1cbeSSuanming Mou 
352014d1cbeSSuanming Mou 
353830d2091SOri Kam #define MLX5_FLOW_MIN_ID_POOL_SIZE 512
354830d2091SOri Kam #define MLX5_ID_GENERATION_ARRAY_FACTOR 16
355830d2091SOri Kam 
356860897d2SBing Zhao #define MLX5_FLOW_TABLE_HLIST_ARRAY_SIZE 4096
357860897d2SBing Zhao 
358830d2091SOri Kam /**
359f926cce3SXueming Li  * Decide whether representor ID is a HPF(host PF) port on BF2.
360f926cce3SXueming Li  *
361f926cce3SXueming Li  * @param dev
362f926cce3SXueming Li  *   Pointer to Ethernet device structure.
363f926cce3SXueming Li  *
364f926cce3SXueming Li  * @return
365f926cce3SXueming Li  *   Non-zero if HPF, otherwise 0.
366f926cce3SXueming Li  */
367f926cce3SXueming Li bool
368f926cce3SXueming Li mlx5_is_hpf(struct rte_eth_dev *dev)
369f926cce3SXueming Li {
370f926cce3SXueming Li 	struct mlx5_priv *priv = dev->data->dev_private;
371f926cce3SXueming Li 	uint16_t repr = MLX5_REPRESENTOR_REPR(priv->representor_id);
372f926cce3SXueming Li 	int type = MLX5_REPRESENTOR_TYPE(priv->representor_id);
373f926cce3SXueming Li 
374f926cce3SXueming Li 	return priv->representor != 0 && type == RTE_ETH_REPRESENTOR_VF &&
375f926cce3SXueming Li 	       MLX5_REPRESENTOR_REPR(-1) == repr;
376f926cce3SXueming Li }
377f926cce3SXueming Li 
378f926cce3SXueming Li /**
379f935ed4bSDekel Peled  * Initialize the ASO aging management structure.
380f935ed4bSDekel Peled  *
381f935ed4bSDekel Peled  * @param[in] sh
382f935ed4bSDekel Peled  *   Pointer to mlx5_dev_ctx_shared object to free
383f935ed4bSDekel Peled  *
384f935ed4bSDekel Peled  * @return
385f935ed4bSDekel Peled  *   0 on success, a negative errno value otherwise and rte_errno is set.
386f935ed4bSDekel Peled  */
387f935ed4bSDekel Peled int
388f935ed4bSDekel Peled mlx5_flow_aso_age_mng_init(struct mlx5_dev_ctx_shared *sh)
389f935ed4bSDekel Peled {
390f935ed4bSDekel Peled 	int err;
391f935ed4bSDekel Peled 
392f935ed4bSDekel Peled 	if (sh->aso_age_mng)
393f935ed4bSDekel Peled 		return 0;
394f935ed4bSDekel Peled 	sh->aso_age_mng = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*sh->aso_age_mng),
395f935ed4bSDekel Peled 				      RTE_CACHE_LINE_SIZE, SOCKET_ID_ANY);
396f935ed4bSDekel Peled 	if (!sh->aso_age_mng) {
397f935ed4bSDekel Peled 		DRV_LOG(ERR, "aso_age_mng allocation was failed.");
398f935ed4bSDekel Peled 		rte_errno = ENOMEM;
399f935ed4bSDekel Peled 		return -ENOMEM;
400f935ed4bSDekel Peled 	}
401f935ed4bSDekel Peled 	err = mlx5_aso_queue_init(sh);
402f935ed4bSDekel Peled 	if (err) {
403f935ed4bSDekel Peled 		mlx5_free(sh->aso_age_mng);
404f935ed4bSDekel Peled 		return -1;
405f935ed4bSDekel Peled 	}
406f935ed4bSDekel Peled 	rte_spinlock_init(&sh->aso_age_mng->resize_sl);
407f935ed4bSDekel Peled 	rte_spinlock_init(&sh->aso_age_mng->free_sl);
408f935ed4bSDekel Peled 	LIST_INIT(&sh->aso_age_mng->free);
409f935ed4bSDekel Peled 	return 0;
410f935ed4bSDekel Peled }
411f935ed4bSDekel Peled 
412f935ed4bSDekel Peled /**
413f935ed4bSDekel Peled  * Close and release all the resources of the ASO aging management structure.
414f935ed4bSDekel Peled  *
415f935ed4bSDekel Peled  * @param[in] sh
416f935ed4bSDekel Peled  *   Pointer to mlx5_dev_ctx_shared object to free.
417f935ed4bSDekel Peled  */
418f935ed4bSDekel Peled static void
419f935ed4bSDekel Peled mlx5_flow_aso_age_mng_close(struct mlx5_dev_ctx_shared *sh)
420f935ed4bSDekel Peled {
421f935ed4bSDekel Peled 	int i, j;
422f935ed4bSDekel Peled 
423f935ed4bSDekel Peled 	mlx5_aso_queue_stop(sh);
424f935ed4bSDekel Peled 	mlx5_aso_queue_uninit(sh);
425f935ed4bSDekel Peled 	if (sh->aso_age_mng->pools) {
426f935ed4bSDekel Peled 		struct mlx5_aso_age_pool *pool;
427f935ed4bSDekel Peled 
428f935ed4bSDekel Peled 		for (i = 0; i < sh->aso_age_mng->next; ++i) {
429f935ed4bSDekel Peled 			pool = sh->aso_age_mng->pools[i];
430f935ed4bSDekel Peled 			claim_zero(mlx5_devx_cmd_destroy
431f935ed4bSDekel Peled 						(pool->flow_hit_aso_obj));
432f935ed4bSDekel Peled 			for (j = 0; j < MLX5_COUNTERS_PER_POOL; ++j)
433f935ed4bSDekel Peled 				if (pool->actions[j].dr_action)
434f935ed4bSDekel Peled 					claim_zero
435223f2c21SOphir Munk 					    (mlx5_flow_os_destroy_flow_action
436f935ed4bSDekel Peled 					      (pool->actions[j].dr_action));
437f935ed4bSDekel Peled 			mlx5_free(pool);
438f935ed4bSDekel Peled 		}
439f935ed4bSDekel Peled 		mlx5_free(sh->aso_age_mng->pools);
440f935ed4bSDekel Peled 	}
4417ad0b6d9SDekel Peled 	mlx5_free(sh->aso_age_mng);
442f935ed4bSDekel Peled }
443f935ed4bSDekel Peled 
444f935ed4bSDekel Peled /**
445fa2d01c8SDong Zhou  * Initialize the shared aging list information per port.
446fa2d01c8SDong Zhou  *
447fa2d01c8SDong Zhou  * @param[in] sh
4486e88bc42SOphir Munk  *   Pointer to mlx5_dev_ctx_shared object.
449fa2d01c8SDong Zhou  */
450fa2d01c8SDong Zhou static void
4516e88bc42SOphir Munk mlx5_flow_aging_init(struct mlx5_dev_ctx_shared *sh)
452fa2d01c8SDong Zhou {
453fa2d01c8SDong Zhou 	uint32_t i;
454fa2d01c8SDong Zhou 	struct mlx5_age_info *age_info;
455fa2d01c8SDong Zhou 
456fa2d01c8SDong Zhou 	for (i = 0; i < sh->max_port; i++) {
457fa2d01c8SDong Zhou 		age_info = &sh->port[i].age_info;
458fa2d01c8SDong Zhou 		age_info->flags = 0;
459fa2d01c8SDong Zhou 		TAILQ_INIT(&age_info->aged_counters);
460f9bc5274SMatan Azrad 		LIST_INIT(&age_info->aged_aso);
461fa2d01c8SDong Zhou 		rte_spinlock_init(&age_info->aged_sl);
462fa2d01c8SDong Zhou 		MLX5_AGE_SET(age_info, MLX5_AGE_TRIGGER);
463fa2d01c8SDong Zhou 	}
464fa2d01c8SDong Zhou }
465fa2d01c8SDong Zhou 
466fa2d01c8SDong Zhou /**
4675382d28cSMatan Azrad  * Initialize the counters management structure.
4685382d28cSMatan Azrad  *
4695382d28cSMatan Azrad  * @param[in] sh
4706e88bc42SOphir Munk  *   Pointer to mlx5_dev_ctx_shared object to free
4715382d28cSMatan Azrad  */
4725382d28cSMatan Azrad static void
4736e88bc42SOphir Munk mlx5_flow_counters_mng_init(struct mlx5_dev_ctx_shared *sh)
4745382d28cSMatan Azrad {
475994829e6SSuanming Mou 	int i;
4765382d28cSMatan Azrad 
4775af61440SMatan Azrad 	memset(&sh->cmng, 0, sizeof(sh->cmng));
4785382d28cSMatan Azrad 	TAILQ_INIT(&sh->cmng.flow_counters);
479994829e6SSuanming Mou 	sh->cmng.min_id = MLX5_CNT_BATCH_OFFSET;
480994829e6SSuanming Mou 	sh->cmng.max_id = -1;
481994829e6SSuanming Mou 	sh->cmng.last_pool_idx = POOL_IDX_INVALID;
4823aa27915SSuanming Mou 	rte_spinlock_init(&sh->cmng.pool_update_sl);
483994829e6SSuanming Mou 	for (i = 0; i < MLX5_COUNTER_TYPE_MAX; i++) {
484994829e6SSuanming Mou 		TAILQ_INIT(&sh->cmng.counters[i]);
485994829e6SSuanming Mou 		rte_spinlock_init(&sh->cmng.csl[i]);
486fa2d01c8SDong Zhou 	}
4875382d28cSMatan Azrad }
4885382d28cSMatan Azrad 
4895382d28cSMatan Azrad /**
4905382d28cSMatan Azrad  * Destroy all the resources allocated for a counter memory management.
4915382d28cSMatan Azrad  *
4925382d28cSMatan Azrad  * @param[in] mng
4935382d28cSMatan Azrad  *   Pointer to the memory management structure.
4945382d28cSMatan Azrad  */
4955382d28cSMatan Azrad static void
4965382d28cSMatan Azrad mlx5_flow_destroy_counter_stat_mem_mng(struct mlx5_counter_stats_mem_mng *mng)
4975382d28cSMatan Azrad {
4985382d28cSMatan Azrad 	uint8_t *mem = (uint8_t *)(uintptr_t)mng->raws[0].data;
4995382d28cSMatan Azrad 
5005382d28cSMatan Azrad 	LIST_REMOVE(mng, next);
5015382d28cSMatan Azrad 	claim_zero(mlx5_devx_cmd_destroy(mng->dm));
50207a99de8STal Shnaiderman 	claim_zero(mlx5_os_umem_dereg(mng->umem));
50383c2047cSSuanming Mou 	mlx5_free(mem);
5045382d28cSMatan Azrad }
5055382d28cSMatan Azrad 
5065382d28cSMatan Azrad /**
5075382d28cSMatan Azrad  * Close and release all the resources of the counters management.
5085382d28cSMatan Azrad  *
5095382d28cSMatan Azrad  * @param[in] sh
5106e88bc42SOphir Munk  *   Pointer to mlx5_dev_ctx_shared object to free.
5115382d28cSMatan Azrad  */
5125382d28cSMatan Azrad static void
5136e88bc42SOphir Munk mlx5_flow_counters_mng_close(struct mlx5_dev_ctx_shared *sh)
5145382d28cSMatan Azrad {
5155382d28cSMatan Azrad 	struct mlx5_counter_stats_mem_mng *mng;
5163aa27915SSuanming Mou 	int i, j;
517f15db67dSMatan Azrad 	int retries = 1024;
5185382d28cSMatan Azrad 
519f15db67dSMatan Azrad 	rte_errno = 0;
520f15db67dSMatan Azrad 	while (--retries) {
521f15db67dSMatan Azrad 		rte_eal_alarm_cancel(mlx5_flow_query_alarm, sh);
522f15db67dSMatan Azrad 		if (rte_errno != EINPROGRESS)
523f15db67dSMatan Azrad 			break;
524f15db67dSMatan Azrad 		rte_pause();
525f15db67dSMatan Azrad 	}
5265382d28cSMatan Azrad 
527994829e6SSuanming Mou 	if (sh->cmng.pools) {
528994829e6SSuanming Mou 		struct mlx5_flow_counter_pool *pool;
5293aa27915SSuanming Mou 		uint16_t n_valid = sh->cmng.n_valid;
5302b5b1aebSSuanming Mou 		bool fallback = sh->cmng.counter_fallback;
531994829e6SSuanming Mou 
5323aa27915SSuanming Mou 		for (i = 0; i < n_valid; ++i) {
5333aa27915SSuanming Mou 			pool = sh->cmng.pools[i];
5342b5b1aebSSuanming Mou 			if (!fallback && pool->min_dcs)
5355af61440SMatan Azrad 				claim_zero(mlx5_devx_cmd_destroy
536fa2d01c8SDong Zhou 							       (pool->min_dcs));
5375382d28cSMatan Azrad 			for (j = 0; j < MLX5_COUNTERS_PER_POOL; ++j) {
5382b5b1aebSSuanming Mou 				struct mlx5_flow_counter *cnt =
5392b5b1aebSSuanming Mou 						MLX5_POOL_GET_CNT(pool, j);
5402b5b1aebSSuanming Mou 
5412b5b1aebSSuanming Mou 				if (cnt->action)
5425382d28cSMatan Azrad 					claim_zero
543223f2c21SOphir Munk 					 (mlx5_flow_os_destroy_flow_action
5442b5b1aebSSuanming Mou 					  (cnt->action));
5452b5b1aebSSuanming Mou 				if (fallback && MLX5_POOL_GET_CNT
5462b5b1aebSSuanming Mou 				    (pool, j)->dcs_when_free)
5475382d28cSMatan Azrad 					claim_zero(mlx5_devx_cmd_destroy
5482b5b1aebSSuanming Mou 						   (cnt->dcs_when_free));
5495382d28cSMatan Azrad 			}
55083c2047cSSuanming Mou 			mlx5_free(pool);
5515382d28cSMatan Azrad 		}
552994829e6SSuanming Mou 		mlx5_free(sh->cmng.pools);
5535382d28cSMatan Azrad 	}
5545382d28cSMatan Azrad 	mng = LIST_FIRST(&sh->cmng.mem_mngs);
5555382d28cSMatan Azrad 	while (mng) {
5565382d28cSMatan Azrad 		mlx5_flow_destroy_counter_stat_mem_mng(mng);
5575382d28cSMatan Azrad 		mng = LIST_FIRST(&sh->cmng.mem_mngs);
5585382d28cSMatan Azrad 	}
5595382d28cSMatan Azrad 	memset(&sh->cmng, 0, sizeof(sh->cmng));
5605382d28cSMatan Azrad }
5615382d28cSMatan Azrad 
562f935ed4bSDekel Peled /* Send FLOW_AGED event if needed. */
563f935ed4bSDekel Peled void
564f935ed4bSDekel Peled mlx5_age_event_prepare(struct mlx5_dev_ctx_shared *sh)
565f935ed4bSDekel Peled {
566f935ed4bSDekel Peled 	struct mlx5_age_info *age_info;
567f935ed4bSDekel Peled 	uint32_t i;
568f935ed4bSDekel Peled 
569f935ed4bSDekel Peled 	for (i = 0; i < sh->max_port; i++) {
570f935ed4bSDekel Peled 		age_info = &sh->port[i].age_info;
571f935ed4bSDekel Peled 		if (!MLX5_AGE_GET(age_info, MLX5_AGE_EVENT_NEW))
572f935ed4bSDekel Peled 			continue;
573f935ed4bSDekel Peled 		if (MLX5_AGE_GET(age_info, MLX5_AGE_TRIGGER))
574f935ed4bSDekel Peled 			rte_eth_dev_callback_process
575f935ed4bSDekel Peled 				(&rte_eth_devices[sh->port[i].devx_ih_port_id],
576f935ed4bSDekel Peled 				RTE_ETH_EVENT_FLOW_AGED, NULL);
577f935ed4bSDekel Peled 		age_info->flags = 0;
578f935ed4bSDekel Peled 	}
579f935ed4bSDekel Peled }
580f935ed4bSDekel Peled 
5815382d28cSMatan Azrad /**
582014d1cbeSSuanming Mou  * Initialize the flow resources' indexed mempool.
583014d1cbeSSuanming Mou  *
584014d1cbeSSuanming Mou  * @param[in] sh
5856e88bc42SOphir Munk  *   Pointer to mlx5_dev_ctx_shared object.
586b88341caSSuanming Mou  * @param[in] sh
587b88341caSSuanming Mou  *   Pointer to user dev config.
588014d1cbeSSuanming Mou  */
589014d1cbeSSuanming Mou static void
5906e88bc42SOphir Munk mlx5_flow_ipool_create(struct mlx5_dev_ctx_shared *sh,
5915c761238SGregory Etelson 		       const struct mlx5_dev_config *config)
592014d1cbeSSuanming Mou {
593014d1cbeSSuanming Mou 	uint8_t i;
5945c761238SGregory Etelson 	struct mlx5_indexed_pool_config cfg;
595014d1cbeSSuanming Mou 
596a1da6f62SSuanming Mou 	for (i = 0; i < MLX5_IPOOL_MAX; ++i) {
5975c761238SGregory Etelson 		cfg = mlx5_ipool_cfg[i];
5985c761238SGregory Etelson 		switch (i) {
5995c761238SGregory Etelson 		default:
6005c761238SGregory Etelson 			break;
6015c761238SGregory Etelson 		/*
6025c761238SGregory Etelson 		 * Set MLX5_IPOOL_MLX5_FLOW ipool size
6035c761238SGregory Etelson 		 * according to PCI function flow configuration.
6045c761238SGregory Etelson 		 */
6055c761238SGregory Etelson 		case MLX5_IPOOL_MLX5_FLOW:
6065c761238SGregory Etelson 			cfg.size = config->dv_flow_en ?
6075c761238SGregory Etelson 				sizeof(struct mlx5_flow_handle) :
6085c761238SGregory Etelson 				MLX5_FLOW_HANDLE_VERBS_SIZE;
6095c761238SGregory Etelson 			break;
6105c761238SGregory Etelson 		}
611a1da6f62SSuanming Mou 		if (config->reclaim_mode)
6125c761238SGregory Etelson 			cfg.release_mem_en = 1;
6135c761238SGregory Etelson 		sh->ipool[i] = mlx5_ipool_create(&cfg);
614014d1cbeSSuanming Mou 	}
615a1da6f62SSuanming Mou }
616014d1cbeSSuanming Mou 
617014d1cbeSSuanming Mou /**
618014d1cbeSSuanming Mou  * Release the flow resources' indexed mempool.
619014d1cbeSSuanming Mou  *
620014d1cbeSSuanming Mou  * @param[in] sh
6216e88bc42SOphir Munk  *   Pointer to mlx5_dev_ctx_shared object.
622014d1cbeSSuanming Mou  */
623014d1cbeSSuanming Mou static void
6246e88bc42SOphir Munk mlx5_flow_ipool_destroy(struct mlx5_dev_ctx_shared *sh)
625014d1cbeSSuanming Mou {
626014d1cbeSSuanming Mou 	uint8_t i;
627014d1cbeSSuanming Mou 
628014d1cbeSSuanming Mou 	for (i = 0; i < MLX5_IPOOL_MAX; ++i)
629014d1cbeSSuanming Mou 		mlx5_ipool_destroy(sh->ipool[i]);
630014d1cbeSSuanming Mou }
631014d1cbeSSuanming Mou 
632daa38a89SBing Zhao /*
633daa38a89SBing Zhao  * Check if dynamic flex parser for eCPRI already exists.
634daa38a89SBing Zhao  *
635daa38a89SBing Zhao  * @param dev
636daa38a89SBing Zhao  *   Pointer to Ethernet device structure.
637daa38a89SBing Zhao  *
638daa38a89SBing Zhao  * @return
639daa38a89SBing Zhao  *   true on exists, false on not.
640daa38a89SBing Zhao  */
641daa38a89SBing Zhao bool
642daa38a89SBing Zhao mlx5_flex_parser_ecpri_exist(struct rte_eth_dev *dev)
643daa38a89SBing Zhao {
644daa38a89SBing Zhao 	struct mlx5_priv *priv = dev->data->dev_private;
645daa38a89SBing Zhao 	struct mlx5_flex_parser_profiles *prf =
646daa38a89SBing Zhao 				&priv->sh->fp[MLX5_FLEX_PARSER_ECPRI_0];
647daa38a89SBing Zhao 
648daa38a89SBing Zhao 	return !!prf->obj;
649daa38a89SBing Zhao }
650daa38a89SBing Zhao 
651daa38a89SBing Zhao /*
652daa38a89SBing Zhao  * Allocation of a flex parser for eCPRI. Once created, this parser related
653daa38a89SBing Zhao  * resources will be held until the device is closed.
654daa38a89SBing Zhao  *
655daa38a89SBing Zhao  * @param dev
656daa38a89SBing Zhao  *   Pointer to Ethernet device structure.
657daa38a89SBing Zhao  *
658daa38a89SBing Zhao  * @return
659daa38a89SBing Zhao  *   0 on success, a negative errno value otherwise and rte_errno is set.
660daa38a89SBing Zhao  */
661daa38a89SBing Zhao int
662daa38a89SBing Zhao mlx5_flex_parser_ecpri_alloc(struct rte_eth_dev *dev)
663daa38a89SBing Zhao {
664daa38a89SBing Zhao 	struct mlx5_priv *priv = dev->data->dev_private;
665daa38a89SBing Zhao 	struct mlx5_flex_parser_profiles *prf =
666daa38a89SBing Zhao 				&priv->sh->fp[MLX5_FLEX_PARSER_ECPRI_0];
6671c506404SBing Zhao 	struct mlx5_devx_graph_node_attr node = {
6681c506404SBing Zhao 		.modify_field_select = 0,
6691c506404SBing Zhao 	};
6701c506404SBing Zhao 	uint32_t ids[8];
6711c506404SBing Zhao 	int ret;
672daa38a89SBing Zhao 
673d7c49561SBing Zhao 	if (!priv->config.hca_attr.parse_graph_flex_node) {
674d7c49561SBing Zhao 		DRV_LOG(ERR, "Dynamic flex parser is not supported "
675d7c49561SBing Zhao 			"for device %s.", priv->dev_data->name);
676d7c49561SBing Zhao 		return -ENOTSUP;
677d7c49561SBing Zhao 	}
6781c506404SBing Zhao 	node.header_length_mode = MLX5_GRAPH_NODE_LEN_FIXED;
6791c506404SBing Zhao 	/* 8 bytes now: 4B common header + 4B message body header. */
6801c506404SBing Zhao 	node.header_length_base_value = 0x8;
6811c506404SBing Zhao 	/* After MAC layer: Ether / VLAN. */
6821c506404SBing Zhao 	node.in[0].arc_parse_graph_node = MLX5_GRAPH_ARC_NODE_MAC;
6831c506404SBing Zhao 	/* Type of compared condition should be 0xAEFE in the L2 layer. */
6841c506404SBing Zhao 	node.in[0].compare_condition_value = RTE_ETHER_TYPE_ECPRI;
6851c506404SBing Zhao 	/* Sample #0: type in common header. */
6861c506404SBing Zhao 	node.sample[0].flow_match_sample_en = 1;
6871c506404SBing Zhao 	/* Fixed offset. */
6881c506404SBing Zhao 	node.sample[0].flow_match_sample_offset_mode = 0x0;
6891c506404SBing Zhao 	/* Only the 2nd byte will be used. */
6901c506404SBing Zhao 	node.sample[0].flow_match_sample_field_base_offset = 0x0;
6911c506404SBing Zhao 	/* Sample #1: message payload. */
6921c506404SBing Zhao 	node.sample[1].flow_match_sample_en = 1;
6931c506404SBing Zhao 	/* Fixed offset. */
6941c506404SBing Zhao 	node.sample[1].flow_match_sample_offset_mode = 0x0;
6951c506404SBing Zhao 	/*
6961c506404SBing Zhao 	 * Only the first two bytes will be used right now, and its offset will
6971c506404SBing Zhao 	 * start after the common header that with the length of a DW(u32).
6981c506404SBing Zhao 	 */
6991c506404SBing Zhao 	node.sample[1].flow_match_sample_field_base_offset = sizeof(uint32_t);
7001c506404SBing Zhao 	prf->obj = mlx5_devx_cmd_create_flex_parser(priv->sh->ctx, &node);
7011c506404SBing Zhao 	if (!prf->obj) {
7021c506404SBing Zhao 		DRV_LOG(ERR, "Failed to create flex parser node object.");
7031c506404SBing Zhao 		return (rte_errno == 0) ? -ENODEV : -rte_errno;
7041c506404SBing Zhao 	}
7051c506404SBing Zhao 	prf->num = 2;
7061c506404SBing Zhao 	ret = mlx5_devx_cmd_query_parse_samples(prf->obj, ids, prf->num);
7071c506404SBing Zhao 	if (ret) {
7081c506404SBing Zhao 		DRV_LOG(ERR, "Failed to query sample IDs.");
7091c506404SBing Zhao 		return (rte_errno == 0) ? -ENODEV : -rte_errno;
7101c506404SBing Zhao 	}
7111c506404SBing Zhao 	prf->offset[0] = 0x0;
7121c506404SBing Zhao 	prf->offset[1] = sizeof(uint32_t);
7131c506404SBing Zhao 	prf->ids[0] = ids[0];
7141c506404SBing Zhao 	prf->ids[1] = ids[1];
715daa38a89SBing Zhao 	return 0;
716daa38a89SBing Zhao }
717daa38a89SBing Zhao 
7181c506404SBing Zhao /*
7191c506404SBing Zhao  * Destroy the flex parser node, including the parser itself, input / output
7201c506404SBing Zhao  * arcs and DW samples. Resources could be reused then.
7211c506404SBing Zhao  *
7221c506404SBing Zhao  * @param dev
7231c506404SBing Zhao  *   Pointer to Ethernet device structure.
7241c506404SBing Zhao  */
7251c506404SBing Zhao static void
7261c506404SBing Zhao mlx5_flex_parser_ecpri_release(struct rte_eth_dev *dev)
7271c506404SBing Zhao {
7281c506404SBing Zhao 	struct mlx5_priv *priv = dev->data->dev_private;
7291c506404SBing Zhao 	struct mlx5_flex_parser_profiles *prf =
7301c506404SBing Zhao 				&priv->sh->fp[MLX5_FLEX_PARSER_ECPRI_0];
7311c506404SBing Zhao 
7321c506404SBing Zhao 	if (prf->obj)
7331c506404SBing Zhao 		mlx5_devx_cmd_destroy(prf->obj);
7341c506404SBing Zhao 	prf->obj = NULL;
7351c506404SBing Zhao }
7361c506404SBing Zhao 
737a0bfe9d5SViacheslav Ovsiienko /*
738a0bfe9d5SViacheslav Ovsiienko  * Allocate Rx and Tx UARs in robust fashion.
739a0bfe9d5SViacheslav Ovsiienko  * This routine handles the following UAR allocation issues:
740a0bfe9d5SViacheslav Ovsiienko  *
741a0bfe9d5SViacheslav Ovsiienko  *  - tries to allocate the UAR with the most appropriate memory
742a0bfe9d5SViacheslav Ovsiienko  *    mapping type from the ones supported by the host
743a0bfe9d5SViacheslav Ovsiienko  *
744a0bfe9d5SViacheslav Ovsiienko  *  - tries to allocate the UAR with non-NULL base address
745a0bfe9d5SViacheslav Ovsiienko  *    OFED 5.0.x and Upstream rdma_core before v29 returned the NULL as
746a0bfe9d5SViacheslav Ovsiienko  *    UAR base address if UAR was not the first object in the UAR page.
747a0bfe9d5SViacheslav Ovsiienko  *    It caused the PMD failure and we should try to get another UAR
748a0bfe9d5SViacheslav Ovsiienko  *    till we get the first one with non-NULL base address returned.
749a0bfe9d5SViacheslav Ovsiienko  */
750a0bfe9d5SViacheslav Ovsiienko static int
751a0bfe9d5SViacheslav Ovsiienko mlx5_alloc_rxtx_uars(struct mlx5_dev_ctx_shared *sh,
752a0bfe9d5SViacheslav Ovsiienko 		     const struct mlx5_dev_config *config)
753a0bfe9d5SViacheslav Ovsiienko {
754a0bfe9d5SViacheslav Ovsiienko 	uint32_t uar_mapping, retry;
755a0bfe9d5SViacheslav Ovsiienko 	int err = 0;
7561f66ac5bSOphir Munk 	void *base_addr;
757a0bfe9d5SViacheslav Ovsiienko 
758a0bfe9d5SViacheslav Ovsiienko 	for (retry = 0; retry < MLX5_ALLOC_UAR_RETRY; ++retry) {
759a0bfe9d5SViacheslav Ovsiienko #ifdef MLX5DV_UAR_ALLOC_TYPE_NC
760a0bfe9d5SViacheslav Ovsiienko 		/* Control the mapping type according to the settings. */
761a0bfe9d5SViacheslav Ovsiienko 		uar_mapping = (config->dbnc == MLX5_TXDB_NCACHED) ?
762a0bfe9d5SViacheslav Ovsiienko 			      MLX5DV_UAR_ALLOC_TYPE_NC :
763a0bfe9d5SViacheslav Ovsiienko 			      MLX5DV_UAR_ALLOC_TYPE_BF;
764a0bfe9d5SViacheslav Ovsiienko #else
765a0bfe9d5SViacheslav Ovsiienko 		RTE_SET_USED(config);
766a0bfe9d5SViacheslav Ovsiienko 		/*
767a0bfe9d5SViacheslav Ovsiienko 		 * It seems we have no way to control the memory mapping type
768a0bfe9d5SViacheslav Ovsiienko 		 * for the UAR, the default "Write-Combining" type is supposed.
769a0bfe9d5SViacheslav Ovsiienko 		 * The UAR initialization on queue creation queries the
770a0bfe9d5SViacheslav Ovsiienko 		 * actual mapping type done by Verbs/kernel and setups the
771a0bfe9d5SViacheslav Ovsiienko 		 * PMD datapath accordingly.
772a0bfe9d5SViacheslav Ovsiienko 		 */
773a0bfe9d5SViacheslav Ovsiienko 		uar_mapping = 0;
774a0bfe9d5SViacheslav Ovsiienko #endif
775a0bfe9d5SViacheslav Ovsiienko 		sh->tx_uar = mlx5_glue->devx_alloc_uar(sh->ctx, uar_mapping);
776a0bfe9d5SViacheslav Ovsiienko #ifdef MLX5DV_UAR_ALLOC_TYPE_NC
777a0bfe9d5SViacheslav Ovsiienko 		if (!sh->tx_uar &&
778a0bfe9d5SViacheslav Ovsiienko 		    uar_mapping == MLX5DV_UAR_ALLOC_TYPE_BF) {
779a0bfe9d5SViacheslav Ovsiienko 			if (config->dbnc == MLX5_TXDB_CACHED ||
780a0bfe9d5SViacheslav Ovsiienko 			    config->dbnc == MLX5_TXDB_HEURISTIC)
781a0bfe9d5SViacheslav Ovsiienko 				DRV_LOG(WARNING, "Devarg tx_db_nc setting "
782a0bfe9d5SViacheslav Ovsiienko 						 "is not supported by DevX");
783a0bfe9d5SViacheslav Ovsiienko 			/*
784a0bfe9d5SViacheslav Ovsiienko 			 * In some environments like virtual machine
785a0bfe9d5SViacheslav Ovsiienko 			 * the Write Combining mapped might be not supported
786a0bfe9d5SViacheslav Ovsiienko 			 * and UAR allocation fails. We try "Non-Cached"
787a0bfe9d5SViacheslav Ovsiienko 			 * mapping for the case. The tx_burst routines take
788a0bfe9d5SViacheslav Ovsiienko 			 * the UAR mapping type into account on UAR setup
789a0bfe9d5SViacheslav Ovsiienko 			 * on queue creation.
790a0bfe9d5SViacheslav Ovsiienko 			 */
79109d196c0SViacheslav Ovsiienko 			DRV_LOG(DEBUG, "Failed to allocate Tx DevX UAR (BF)");
792a0bfe9d5SViacheslav Ovsiienko 			uar_mapping = MLX5DV_UAR_ALLOC_TYPE_NC;
793a0bfe9d5SViacheslav Ovsiienko 			sh->tx_uar = mlx5_glue->devx_alloc_uar
794a0bfe9d5SViacheslav Ovsiienko 							(sh->ctx, uar_mapping);
795a0bfe9d5SViacheslav Ovsiienko 		} else if (!sh->tx_uar &&
796a0bfe9d5SViacheslav Ovsiienko 			   uar_mapping == MLX5DV_UAR_ALLOC_TYPE_NC) {
797a0bfe9d5SViacheslav Ovsiienko 			if (config->dbnc == MLX5_TXDB_NCACHED)
798a0bfe9d5SViacheslav Ovsiienko 				DRV_LOG(WARNING, "Devarg tx_db_nc settings "
799a0bfe9d5SViacheslav Ovsiienko 						 "is not supported by DevX");
800a0bfe9d5SViacheslav Ovsiienko 			/*
801a0bfe9d5SViacheslav Ovsiienko 			 * If Verbs/kernel does not support "Non-Cached"
802a0bfe9d5SViacheslav Ovsiienko 			 * try the "Write-Combining".
803a0bfe9d5SViacheslav Ovsiienko 			 */
80409d196c0SViacheslav Ovsiienko 			DRV_LOG(DEBUG, "Failed to allocate Tx DevX UAR (NC)");
805a0bfe9d5SViacheslav Ovsiienko 			uar_mapping = MLX5DV_UAR_ALLOC_TYPE_BF;
806a0bfe9d5SViacheslav Ovsiienko 			sh->tx_uar = mlx5_glue->devx_alloc_uar
807a0bfe9d5SViacheslav Ovsiienko 							(sh->ctx, uar_mapping);
808a0bfe9d5SViacheslav Ovsiienko 		}
809a0bfe9d5SViacheslav Ovsiienko #endif
810a0bfe9d5SViacheslav Ovsiienko 		if (!sh->tx_uar) {
811a0bfe9d5SViacheslav Ovsiienko 			DRV_LOG(ERR, "Failed to allocate Tx DevX UAR (BF/NC)");
812a0bfe9d5SViacheslav Ovsiienko 			err = ENOMEM;
813a0bfe9d5SViacheslav Ovsiienko 			goto exit;
814a0bfe9d5SViacheslav Ovsiienko 		}
8151f66ac5bSOphir Munk 		base_addr = mlx5_os_get_devx_uar_base_addr(sh->tx_uar);
8161f66ac5bSOphir Munk 		if (base_addr)
817a0bfe9d5SViacheslav Ovsiienko 			break;
818a0bfe9d5SViacheslav Ovsiienko 		/*
819a0bfe9d5SViacheslav Ovsiienko 		 * The UARs are allocated by rdma_core within the
820a0bfe9d5SViacheslav Ovsiienko 		 * IB device context, on context closure all UARs
821a0bfe9d5SViacheslav Ovsiienko 		 * will be freed, should be no memory/object leakage.
822a0bfe9d5SViacheslav Ovsiienko 		 */
82309d196c0SViacheslav Ovsiienko 		DRV_LOG(DEBUG, "Retrying to allocate Tx DevX UAR");
824a0bfe9d5SViacheslav Ovsiienko 		sh->tx_uar = NULL;
825a0bfe9d5SViacheslav Ovsiienko 	}
826a0bfe9d5SViacheslav Ovsiienko 	/* Check whether we finally succeeded with valid UAR allocation. */
827a0bfe9d5SViacheslav Ovsiienko 	if (!sh->tx_uar) {
828a0bfe9d5SViacheslav Ovsiienko 		DRV_LOG(ERR, "Failed to allocate Tx DevX UAR (NULL base)");
829a0bfe9d5SViacheslav Ovsiienko 		err = ENOMEM;
830a0bfe9d5SViacheslav Ovsiienko 		goto exit;
831a0bfe9d5SViacheslav Ovsiienko 	}
832a0bfe9d5SViacheslav Ovsiienko 	for (retry = 0; retry < MLX5_ALLOC_UAR_RETRY; ++retry) {
833a0bfe9d5SViacheslav Ovsiienko 		uar_mapping = 0;
834a0bfe9d5SViacheslav Ovsiienko 		sh->devx_rx_uar = mlx5_glue->devx_alloc_uar
835a0bfe9d5SViacheslav Ovsiienko 							(sh->ctx, uar_mapping);
836a0bfe9d5SViacheslav Ovsiienko #ifdef MLX5DV_UAR_ALLOC_TYPE_NC
837a0bfe9d5SViacheslav Ovsiienko 		if (!sh->devx_rx_uar &&
838a0bfe9d5SViacheslav Ovsiienko 		    uar_mapping == MLX5DV_UAR_ALLOC_TYPE_BF) {
839a0bfe9d5SViacheslav Ovsiienko 			/*
840a0bfe9d5SViacheslav Ovsiienko 			 * Rx UAR is used to control interrupts only,
841a0bfe9d5SViacheslav Ovsiienko 			 * should be no datapath noticeable impact,
842a0bfe9d5SViacheslav Ovsiienko 			 * can try "Non-Cached" mapping safely.
843a0bfe9d5SViacheslav Ovsiienko 			 */
84409d196c0SViacheslav Ovsiienko 			DRV_LOG(DEBUG, "Failed to allocate Rx DevX UAR (BF)");
845a0bfe9d5SViacheslav Ovsiienko 			uar_mapping = MLX5DV_UAR_ALLOC_TYPE_NC;
846a0bfe9d5SViacheslav Ovsiienko 			sh->devx_rx_uar = mlx5_glue->devx_alloc_uar
847a0bfe9d5SViacheslav Ovsiienko 							(sh->ctx, uar_mapping);
848a0bfe9d5SViacheslav Ovsiienko 		}
849a0bfe9d5SViacheslav Ovsiienko #endif
850a0bfe9d5SViacheslav Ovsiienko 		if (!sh->devx_rx_uar) {
851a0bfe9d5SViacheslav Ovsiienko 			DRV_LOG(ERR, "Failed to allocate Rx DevX UAR (BF/NC)");
852a0bfe9d5SViacheslav Ovsiienko 			err = ENOMEM;
853a0bfe9d5SViacheslav Ovsiienko 			goto exit;
854a0bfe9d5SViacheslav Ovsiienko 		}
8551f66ac5bSOphir Munk 		base_addr = mlx5_os_get_devx_uar_base_addr(sh->devx_rx_uar);
8561f66ac5bSOphir Munk 		if (base_addr)
857a0bfe9d5SViacheslav Ovsiienko 			break;
858a0bfe9d5SViacheslav Ovsiienko 		/*
859a0bfe9d5SViacheslav Ovsiienko 		 * The UARs are allocated by rdma_core within the
860a0bfe9d5SViacheslav Ovsiienko 		 * IB device context, on context closure all UARs
861a0bfe9d5SViacheslav Ovsiienko 		 * will be freed, should be no memory/object leakage.
862a0bfe9d5SViacheslav Ovsiienko 		 */
86309d196c0SViacheslav Ovsiienko 		DRV_LOG(DEBUG, "Retrying to allocate Rx DevX UAR");
864a0bfe9d5SViacheslav Ovsiienko 		sh->devx_rx_uar = NULL;
865a0bfe9d5SViacheslav Ovsiienko 	}
866a0bfe9d5SViacheslav Ovsiienko 	/* Check whether we finally succeeded with valid UAR allocation. */
867a0bfe9d5SViacheslav Ovsiienko 	if (!sh->devx_rx_uar) {
868a0bfe9d5SViacheslav Ovsiienko 		DRV_LOG(ERR, "Failed to allocate Rx DevX UAR (NULL base)");
869a0bfe9d5SViacheslav Ovsiienko 		err = ENOMEM;
870a0bfe9d5SViacheslav Ovsiienko 	}
871a0bfe9d5SViacheslav Ovsiienko exit:
872a0bfe9d5SViacheslav Ovsiienko 	return err;
873a0bfe9d5SViacheslav Ovsiienko }
874a0bfe9d5SViacheslav Ovsiienko 
875014d1cbeSSuanming Mou /**
87691389890SOphir Munk  * Allocate shared device context. If there is multiport device the
87717e19bc4SViacheslav Ovsiienko  * master and representors will share this context, if there is single
87891389890SOphir Munk  * port dedicated device, the context will be used by only given
87917e19bc4SViacheslav Ovsiienko  * port due to unification.
88017e19bc4SViacheslav Ovsiienko  *
88191389890SOphir Munk  * Routine first searches the context for the specified device name,
88217e19bc4SViacheslav Ovsiienko  * if found the shared context assumed and reference counter is incremented.
88317e19bc4SViacheslav Ovsiienko  * If no context found the new one is created and initialized with specified
88491389890SOphir Munk  * device context and parameters.
88517e19bc4SViacheslav Ovsiienko  *
88617e19bc4SViacheslav Ovsiienko  * @param[in] spawn
88791389890SOphir Munk  *   Pointer to the device attributes (name, port, etc).
8888409a285SViacheslav Ovsiienko  * @param[in] config
8898409a285SViacheslav Ovsiienko  *   Pointer to device configuration structure.
89017e19bc4SViacheslav Ovsiienko  *
89117e19bc4SViacheslav Ovsiienko  * @return
8926e88bc42SOphir Munk  *   Pointer to mlx5_dev_ctx_shared object on success,
89317e19bc4SViacheslav Ovsiienko  *   otherwise NULL and rte_errno is set.
89417e19bc4SViacheslav Ovsiienko  */
8952eb4d010SOphir Munk struct mlx5_dev_ctx_shared *
89691389890SOphir Munk mlx5_alloc_shared_dev_ctx(const struct mlx5_dev_spawn_data *spawn,
8978409a285SViacheslav Ovsiienko 			   const struct mlx5_dev_config *config)
89817e19bc4SViacheslav Ovsiienko {
8996e88bc42SOphir Munk 	struct mlx5_dev_ctx_shared *sh;
90017e19bc4SViacheslav Ovsiienko 	int err = 0;
90153e5a82fSViacheslav Ovsiienko 	uint32_t i;
902ae18a1aeSOri Kam 	struct mlx5_devx_tis_attr tis_attr = { 0 };
90317e19bc4SViacheslav Ovsiienko 
9048e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(spawn);
90517e19bc4SViacheslav Ovsiienko 	/* Secondary process should not create the shared context. */
9068e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(rte_eal_process_type() == RTE_PROC_PRIMARY);
90791389890SOphir Munk 	pthread_mutex_lock(&mlx5_dev_ctx_list_mutex);
90817e19bc4SViacheslav Ovsiienko 	/* Search for IB context by device name. */
90991389890SOphir Munk 	LIST_FOREACH(sh, &mlx5_dev_ctx_list, next) {
910834a9019SOphir Munk 		if (!strcmp(sh->ibdev_name,
911834a9019SOphir Munk 			mlx5_os_get_dev_device_name(spawn->phys_dev))) {
91217e19bc4SViacheslav Ovsiienko 			sh->refcnt++;
91317e19bc4SViacheslav Ovsiienko 			goto exit;
91417e19bc4SViacheslav Ovsiienko 		}
91517e19bc4SViacheslav Ovsiienko 	}
916ae4eb7dcSViacheslav Ovsiienko 	/* No device found, we have to create new shared context. */
9178e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(spawn->max_port);
9182175c4dcSSuanming Mou 	sh = mlx5_malloc(MLX5_MEM_ZERO | MLX5_MEM_RTE,
9196e88bc42SOphir Munk 			 sizeof(struct mlx5_dev_ctx_shared) +
92017e19bc4SViacheslav Ovsiienko 			 spawn->max_port *
92191389890SOphir Munk 			 sizeof(struct mlx5_dev_shared_port),
9222175c4dcSSuanming Mou 			 RTE_CACHE_LINE_SIZE, SOCKET_ID_ANY);
92317e19bc4SViacheslav Ovsiienko 	if (!sh) {
92417e19bc4SViacheslav Ovsiienko 		DRV_LOG(ERR, "shared context allocation failure");
92517e19bc4SViacheslav Ovsiienko 		rte_errno  = ENOMEM;
92617e19bc4SViacheslav Ovsiienko 		goto exit;
92717e19bc4SViacheslav Ovsiienko 	}
928f5f4c482SXueming Li 	if (spawn->bond_info)
929f5f4c482SXueming Li 		sh->bond = *spawn->bond_info;
9302eb4d010SOphir Munk 	err = mlx5_os_open_device(spawn, config, sh);
93106f78b5eSViacheslav Ovsiienko 	if (!sh->ctx)
93217e19bc4SViacheslav Ovsiienko 		goto error;
933e85f623eSOphir Munk 	err = mlx5_os_get_dev_attr(sh->ctx, &sh->device_attr);
93417e19bc4SViacheslav Ovsiienko 	if (err) {
935e85f623eSOphir Munk 		DRV_LOG(DEBUG, "mlx5_os_get_dev_attr() failed");
93617e19bc4SViacheslav Ovsiienko 		goto error;
93717e19bc4SViacheslav Ovsiienko 	}
93817e19bc4SViacheslav Ovsiienko 	sh->refcnt = 1;
93917e19bc4SViacheslav Ovsiienko 	sh->max_port = spawn->max_port;
940f44b09f9SOphir Munk 	strncpy(sh->ibdev_name, mlx5_os_get_ctx_device_name(sh->ctx),
941f44b09f9SOphir Munk 		sizeof(sh->ibdev_name) - 1);
942f44b09f9SOphir Munk 	strncpy(sh->ibdev_path, mlx5_os_get_ctx_device_path(sh->ctx),
943f44b09f9SOphir Munk 		sizeof(sh->ibdev_path) - 1);
94453e5a82fSViacheslav Ovsiienko 	/*
94553e5a82fSViacheslav Ovsiienko 	 * Setting port_id to max unallowed value means
94653e5a82fSViacheslav Ovsiienko 	 * there is no interrupt subhandler installed for
94753e5a82fSViacheslav Ovsiienko 	 * the given port index i.
94853e5a82fSViacheslav Ovsiienko 	 */
94923242063SMatan Azrad 	for (i = 0; i < sh->max_port; i++) {
95053e5a82fSViacheslav Ovsiienko 		sh->port[i].ih_port_id = RTE_MAX_ETHPORTS;
95123242063SMatan Azrad 		sh->port[i].devx_ih_port_id = RTE_MAX_ETHPORTS;
95223242063SMatan Azrad 	}
9531cb210abSOphir Munk 	sh->pd = mlx5_os_alloc_pd(sh->ctx);
95417e19bc4SViacheslav Ovsiienko 	if (sh->pd == NULL) {
95517e19bc4SViacheslav Ovsiienko 		DRV_LOG(ERR, "PD allocation failure");
95617e19bc4SViacheslav Ovsiienko 		err = ENOMEM;
95717e19bc4SViacheslav Ovsiienko 		goto error;
95817e19bc4SViacheslav Ovsiienko 	}
959ae18a1aeSOri Kam 	if (sh->devx) {
9602eb4d010SOphir Munk 		err = mlx5_os_get_pdn(sh->pd, &sh->pdn);
961b9d86122SDekel Peled 		if (err) {
962b9d86122SDekel Peled 			DRV_LOG(ERR, "Fail to extract pdn from PD");
963b9d86122SDekel Peled 			goto error;
964b9d86122SDekel Peled 		}
965ae18a1aeSOri Kam 		sh->td = mlx5_devx_cmd_create_td(sh->ctx);
966ae18a1aeSOri Kam 		if (!sh->td) {
967ae18a1aeSOri Kam 			DRV_LOG(ERR, "TD allocation failure");
968ae18a1aeSOri Kam 			err = ENOMEM;
969ae18a1aeSOri Kam 			goto error;
970ae18a1aeSOri Kam 		}
971ae18a1aeSOri Kam 		tis_attr.transport_domain = sh->td->id;
972ae18a1aeSOri Kam 		sh->tis = mlx5_devx_cmd_create_tis(sh->ctx, &tis_attr);
973ae18a1aeSOri Kam 		if (!sh->tis) {
974ae18a1aeSOri Kam 			DRV_LOG(ERR, "TIS allocation failure");
975ae18a1aeSOri Kam 			err = ENOMEM;
976ae18a1aeSOri Kam 			goto error;
977ae18a1aeSOri Kam 		}
978a0bfe9d5SViacheslav Ovsiienko 		err = mlx5_alloc_rxtx_uars(sh, config);
979a0bfe9d5SViacheslav Ovsiienko 		if (err)
980fc4d4f73SViacheslav Ovsiienko 			goto error;
9811f66ac5bSOphir Munk 		MLX5_ASSERT(sh->tx_uar);
9821f66ac5bSOphir Munk 		MLX5_ASSERT(mlx5_os_get_devx_uar_base_addr(sh->tx_uar));
9831f66ac5bSOphir Munk 
9841f66ac5bSOphir Munk 		MLX5_ASSERT(sh->devx_rx_uar);
9851f66ac5bSOphir Munk 		MLX5_ASSERT(mlx5_os_get_devx_uar_base_addr(sh->devx_rx_uar));
986ae18a1aeSOri Kam 	}
98724feb045SViacheslav Ovsiienko #ifndef RTE_ARCH_64
98824feb045SViacheslav Ovsiienko 	/* Initialize UAR access locks for 32bit implementations. */
98924feb045SViacheslav Ovsiienko 	rte_spinlock_init(&sh->uar_lock_cq);
99024feb045SViacheslav Ovsiienko 	for (i = 0; i < MLX5_UAR_PAGE_NUM_MAX; i++)
99124feb045SViacheslav Ovsiienko 		rte_spinlock_init(&sh->uar_lock[i]);
99224feb045SViacheslav Ovsiienko #endif
993ab3cffcfSViacheslav Ovsiienko 	/*
994ab3cffcfSViacheslav Ovsiienko 	 * Once the device is added to the list of memory event
995ab3cffcfSViacheslav Ovsiienko 	 * callback, its global MR cache table cannot be expanded
996ab3cffcfSViacheslav Ovsiienko 	 * on the fly because of deadlock. If it overflows, lookup
997ab3cffcfSViacheslav Ovsiienko 	 * should be done by searching MR list linearly, which is slow.
998ab3cffcfSViacheslav Ovsiienko 	 *
999ab3cffcfSViacheslav Ovsiienko 	 * At this point the device is not added to the memory
1000ab3cffcfSViacheslav Ovsiienko 	 * event list yet, context is just being created.
1001ab3cffcfSViacheslav Ovsiienko 	 */
1002b8dc6b0eSVu Pham 	err = mlx5_mr_btree_init(&sh->share_cache.cache,
1003ab3cffcfSViacheslav Ovsiienko 				 MLX5_MR_BTREE_CACHE_N * 2,
100446e10a4cSViacheslav Ovsiienko 				 spawn->pci_dev->device.numa_node);
1005ab3cffcfSViacheslav Ovsiienko 	if (err) {
1006ab3cffcfSViacheslav Ovsiienko 		err = rte_errno;
1007ab3cffcfSViacheslav Ovsiienko 		goto error;
1008ab3cffcfSViacheslav Ovsiienko 	}
1009d5ed8aa9SOphir Munk 	mlx5_os_set_reg_mr_cb(&sh->share_cache.reg_mr_cb,
1010d5ed8aa9SOphir Munk 			      &sh->share_cache.dereg_mr_cb);
10112eb4d010SOphir Munk 	mlx5_os_dev_shared_handler_install(sh);
1012632f0f19SSuanming Mou 	sh->cnt_id_tbl = mlx5_l3t_create(MLX5_L3T_TYPE_DWORD);
1013632f0f19SSuanming Mou 	if (!sh->cnt_id_tbl) {
1014632f0f19SSuanming Mou 		err = rte_errno;
1015632f0f19SSuanming Mou 		goto error;
1016632f0f19SSuanming Mou 	}
10175d55a494STal Shnaiderman 	if (LIST_EMPTY(&mlx5_dev_ctx_list)) {
10185d55a494STal Shnaiderman 		err = mlx5_flow_os_init_workspace_once();
10195d55a494STal Shnaiderman 		if (err)
10205d55a494STal Shnaiderman 			goto error;
10215d55a494STal Shnaiderman 	}
1022fa2d01c8SDong Zhou 	mlx5_flow_aging_init(sh);
10235382d28cSMatan Azrad 	mlx5_flow_counters_mng_init(sh);
1024b88341caSSuanming Mou 	mlx5_flow_ipool_create(sh, config);
10250e3d0525SViacheslav Ovsiienko 	/* Add device to memory callback list. */
10260e3d0525SViacheslav Ovsiienko 	rte_rwlock_write_lock(&mlx5_shared_data->mem_event_rwlock);
10270e3d0525SViacheslav Ovsiienko 	LIST_INSERT_HEAD(&mlx5_shared_data->mem_event_cb_list,
10280e3d0525SViacheslav Ovsiienko 			 sh, mem_event_cb);
10290e3d0525SViacheslav Ovsiienko 	rte_rwlock_write_unlock(&mlx5_shared_data->mem_event_rwlock);
10300e3d0525SViacheslav Ovsiienko 	/* Add context to the global device list. */
103191389890SOphir Munk 	LIST_INSERT_HEAD(&mlx5_dev_ctx_list, sh, next);
1032f15f0c38SShiri Kuzin 	rte_spinlock_init(&sh->geneve_tlv_opt_sl);
103317e19bc4SViacheslav Ovsiienko exit:
103491389890SOphir Munk 	pthread_mutex_unlock(&mlx5_dev_ctx_list_mutex);
103517e19bc4SViacheslav Ovsiienko 	return sh;
103617e19bc4SViacheslav Ovsiienko error:
1037d133f4cdSViacheslav Ovsiienko 	pthread_mutex_destroy(&sh->txpp.mutex);
103891389890SOphir Munk 	pthread_mutex_unlock(&mlx5_dev_ctx_list_mutex);
10398e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(sh);
1040a0bfe9d5SViacheslav Ovsiienko 	if (sh->cnt_id_tbl)
1041632f0f19SSuanming Mou 		mlx5_l3t_destroy(sh->cnt_id_tbl);
1042ae18a1aeSOri Kam 	if (sh->tis)
1043ae18a1aeSOri Kam 		claim_zero(mlx5_devx_cmd_destroy(sh->tis));
1044ae18a1aeSOri Kam 	if (sh->td)
1045ae18a1aeSOri Kam 		claim_zero(mlx5_devx_cmd_destroy(sh->td));
104608d1838fSDekel Peled 	if (sh->devx_rx_uar)
104708d1838fSDekel Peled 		mlx5_glue->devx_free_uar(sh->devx_rx_uar);
1048a0bfe9d5SViacheslav Ovsiienko 	if (sh->tx_uar)
1049a0bfe9d5SViacheslav Ovsiienko 		mlx5_glue->devx_free_uar(sh->tx_uar);
105017e19bc4SViacheslav Ovsiienko 	if (sh->pd)
10511cb210abSOphir Munk 		claim_zero(mlx5_os_dealloc_pd(sh->pd));
105217e19bc4SViacheslav Ovsiienko 	if (sh->ctx)
105317e19bc4SViacheslav Ovsiienko 		claim_zero(mlx5_glue->close_device(sh->ctx));
10542175c4dcSSuanming Mou 	mlx5_free(sh);
10558e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(err > 0);
105617e19bc4SViacheslav Ovsiienko 	rte_errno = err;
105717e19bc4SViacheslav Ovsiienko 	return NULL;
105817e19bc4SViacheslav Ovsiienko }
105917e19bc4SViacheslav Ovsiienko 
106017e19bc4SViacheslav Ovsiienko /**
106117e19bc4SViacheslav Ovsiienko  * Free shared IB device context. Decrement counter and if zero free
106217e19bc4SViacheslav Ovsiienko  * all allocated resources and close handles.
106317e19bc4SViacheslav Ovsiienko  *
106417e19bc4SViacheslav Ovsiienko  * @param[in] sh
10656e88bc42SOphir Munk  *   Pointer to mlx5_dev_ctx_shared object to free
106617e19bc4SViacheslav Ovsiienko  */
10672eb4d010SOphir Munk void
106891389890SOphir Munk mlx5_free_shared_dev_ctx(struct mlx5_dev_ctx_shared *sh)
106917e19bc4SViacheslav Ovsiienko {
107091389890SOphir Munk 	pthread_mutex_lock(&mlx5_dev_ctx_list_mutex);
10710afacb04SAlexander Kozyrev #ifdef RTE_LIBRTE_MLX5_DEBUG
107217e19bc4SViacheslav Ovsiienko 	/* Check the object presence in the list. */
10736e88bc42SOphir Munk 	struct mlx5_dev_ctx_shared *lctx;
107417e19bc4SViacheslav Ovsiienko 
107591389890SOphir Munk 	LIST_FOREACH(lctx, &mlx5_dev_ctx_list, next)
107617e19bc4SViacheslav Ovsiienko 		if (lctx == sh)
107717e19bc4SViacheslav Ovsiienko 			break;
10788e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(lctx);
107917e19bc4SViacheslav Ovsiienko 	if (lctx != sh) {
108017e19bc4SViacheslav Ovsiienko 		DRV_LOG(ERR, "Freeing non-existing shared IB context");
108117e19bc4SViacheslav Ovsiienko 		goto exit;
108217e19bc4SViacheslav Ovsiienko 	}
108317e19bc4SViacheslav Ovsiienko #endif
10848e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(sh);
10858e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(sh->refcnt);
108617e19bc4SViacheslav Ovsiienko 	/* Secondary process should not free the shared context. */
10878e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(rte_eal_process_type() == RTE_PROC_PRIMARY);
108817e19bc4SViacheslav Ovsiienko 	if (--sh->refcnt)
108917e19bc4SViacheslav Ovsiienko 		goto exit;
10900e3d0525SViacheslav Ovsiienko 	/* Remove from memory callback device list. */
10910e3d0525SViacheslav Ovsiienko 	rte_rwlock_write_lock(&mlx5_shared_data->mem_event_rwlock);
10920e3d0525SViacheslav Ovsiienko 	LIST_REMOVE(sh, mem_event_cb);
10930e3d0525SViacheslav Ovsiienko 	rte_rwlock_write_unlock(&mlx5_shared_data->mem_event_rwlock);
10944f8e6befSMichael Baum 	/* Release created Memory Regions. */
1095b8dc6b0eSVu Pham 	mlx5_mr_release_cache(&sh->share_cache);
10960e3d0525SViacheslav Ovsiienko 	/* Remove context from the global device list. */
109717e19bc4SViacheslav Ovsiienko 	LIST_REMOVE(sh, next);
10985d55a494STal Shnaiderman 	/* Release flow workspaces objects on the last device. */
10995d55a494STal Shnaiderman 	if (LIST_EMPTY(&mlx5_dev_ctx_list))
11005d55a494STal Shnaiderman 		mlx5_flow_os_release_workspace();
1101f4a08731SMichael Baum 	pthread_mutex_unlock(&mlx5_dev_ctx_list_mutex);
110253e5a82fSViacheslav Ovsiienko 	/*
110353e5a82fSViacheslav Ovsiienko 	 *  Ensure there is no async event handler installed.
110453e5a82fSViacheslav Ovsiienko 	 *  Only primary process handles async device events.
110553e5a82fSViacheslav Ovsiienko 	 **/
11065382d28cSMatan Azrad 	mlx5_flow_counters_mng_close(sh);
1107f935ed4bSDekel Peled 	if (sh->aso_age_mng) {
1108f935ed4bSDekel Peled 		mlx5_flow_aso_age_mng_close(sh);
1109f935ed4bSDekel Peled 		sh->aso_age_mng = NULL;
1110f935ed4bSDekel Peled 	}
1111014d1cbeSSuanming Mou 	mlx5_flow_ipool_destroy(sh);
11122eb4d010SOphir Munk 	mlx5_os_dev_shared_handler_uninstall(sh);
1113632f0f19SSuanming Mou 	if (sh->cnt_id_tbl) {
1114632f0f19SSuanming Mou 		mlx5_l3t_destroy(sh->cnt_id_tbl);
1115632f0f19SSuanming Mou 		sh->cnt_id_tbl = NULL;
1116632f0f19SSuanming Mou 	}
1117fc4d4f73SViacheslav Ovsiienko 	if (sh->tx_uar) {
1118fc4d4f73SViacheslav Ovsiienko 		mlx5_glue->devx_free_uar(sh->tx_uar);
1119fc4d4f73SViacheslav Ovsiienko 		sh->tx_uar = NULL;
1120fc4d4f73SViacheslav Ovsiienko 	}
112117e19bc4SViacheslav Ovsiienko 	if (sh->pd)
11221cb210abSOphir Munk 		claim_zero(mlx5_os_dealloc_pd(sh->pd));
1123ae18a1aeSOri Kam 	if (sh->tis)
1124ae18a1aeSOri Kam 		claim_zero(mlx5_devx_cmd_destroy(sh->tis));
1125ae18a1aeSOri Kam 	if (sh->td)
1126ae18a1aeSOri Kam 		claim_zero(mlx5_devx_cmd_destroy(sh->td));
112708d1838fSDekel Peled 	if (sh->devx_rx_uar)
112808d1838fSDekel Peled 		mlx5_glue->devx_free_uar(sh->devx_rx_uar);
112917e19bc4SViacheslav Ovsiienko 	if (sh->ctx)
113017e19bc4SViacheslav Ovsiienko 		claim_zero(mlx5_glue->close_device(sh->ctx));
1131f15f0c38SShiri Kuzin 	MLX5_ASSERT(sh->geneve_tlv_option_resource == NULL);
1132d133f4cdSViacheslav Ovsiienko 	pthread_mutex_destroy(&sh->txpp.mutex);
11332175c4dcSSuanming Mou 	mlx5_free(sh);
1134f4a08731SMichael Baum 	return;
113517e19bc4SViacheslav Ovsiienko exit:
113691389890SOphir Munk 	pthread_mutex_unlock(&mlx5_dev_ctx_list_mutex);
113717e19bc4SViacheslav Ovsiienko }
113817e19bc4SViacheslav Ovsiienko 
1139771fa900SAdrien Mazarguil /**
1140afd7a625SXueming Li  * Destroy table hash list.
114154534725SMatan Azrad  *
114254534725SMatan Azrad  * @param[in] priv
114354534725SMatan Azrad  *   Pointer to the private device data structure.
114454534725SMatan Azrad  */
11452eb4d010SOphir Munk void
114654534725SMatan Azrad mlx5_free_table_hash_list(struct mlx5_priv *priv)
114754534725SMatan Azrad {
11486e88bc42SOphir Munk 	struct mlx5_dev_ctx_shared *sh = priv->sh;
114954534725SMatan Azrad 
115054534725SMatan Azrad 	if (!sh->flow_tbls)
115154534725SMatan Azrad 		return;
1152e69a5922SXueming Li 	mlx5_hlist_destroy(sh->flow_tbls);
115354534725SMatan Azrad }
115454534725SMatan Azrad 
115554534725SMatan Azrad /**
115654534725SMatan Azrad  * Initialize flow table hash list and create the root tables entry
115754534725SMatan Azrad  * for each domain.
115854534725SMatan Azrad  *
115954534725SMatan Azrad  * @param[in] priv
116054534725SMatan Azrad  *   Pointer to the private device data structure.
116154534725SMatan Azrad  *
116254534725SMatan Azrad  * @return
116354534725SMatan Azrad  *   Zero on success, positive error code otherwise.
116454534725SMatan Azrad  */
11652eb4d010SOphir Munk int
1166afd7a625SXueming Li mlx5_alloc_table_hash_list(struct mlx5_priv *priv __rte_unused)
116754534725SMatan Azrad {
1168afd7a625SXueming Li 	int err = 0;
1169afd7a625SXueming Li 	/* Tables are only used in DV and DR modes. */
1170f1ae0b35SOphir Munk #if defined(HAVE_IBV_FLOW_DV_SUPPORT) || !defined(HAVE_INFINIBAND_VERBS_H)
11716e88bc42SOphir Munk 	struct mlx5_dev_ctx_shared *sh = priv->sh;
117254534725SMatan Azrad 	char s[MLX5_HLIST_NAMESIZE];
117354534725SMatan Azrad 
11748e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(sh);
117554534725SMatan Azrad 	snprintf(s, sizeof(s), "%s_flow_table", priv->sh->ibdev_name);
1176e69a5922SXueming Li 	sh->flow_tbls = mlx5_hlist_create(s, MLX5_FLOW_TABLE_HLIST_ARRAY_SIZE,
1177f5b0aed2SSuanming Mou 					  0, 0, flow_dv_tbl_create_cb,
1178f5b0aed2SSuanming Mou 					  flow_dv_tbl_match_cb,
1179afd7a625SXueming Li 					  flow_dv_tbl_remove_cb);
118054534725SMatan Azrad 	if (!sh->flow_tbls) {
118163783b01SDavid Marchand 		DRV_LOG(ERR, "flow tables with hash creation failed.");
118254534725SMatan Azrad 		err = ENOMEM;
118354534725SMatan Azrad 		return err;
118454534725SMatan Azrad 	}
1185afd7a625SXueming Li 	sh->flow_tbls->ctx = sh;
118654534725SMatan Azrad #ifndef HAVE_MLX5DV_DR
1187afd7a625SXueming Li 	struct rte_flow_error error;
1188afd7a625SXueming Li 	struct rte_eth_dev *dev = &rte_eth_devices[priv->dev_data->port_id];
1189afd7a625SXueming Li 
119054534725SMatan Azrad 	/*
119154534725SMatan Azrad 	 * In case we have not DR support, the zero tables should be created
119254534725SMatan Azrad 	 * because DV expect to see them even if they cannot be created by
119354534725SMatan Azrad 	 * RDMA-CORE.
119454534725SMatan Azrad 	 */
1195afd7a625SXueming Li 	if (!flow_dv_tbl_resource_get(dev, 0, 0, 0, 0, NULL, 0, 1, &error) ||
1196afd7a625SXueming Li 	    !flow_dv_tbl_resource_get(dev, 0, 1, 0, 0, NULL, 0, 1, &error) ||
1197afd7a625SXueming Li 	    !flow_dv_tbl_resource_get(dev, 0, 0, 1, 0, NULL, 0, 1, &error)) {
119854534725SMatan Azrad 		err = ENOMEM;
119954534725SMatan Azrad 		goto error;
120054534725SMatan Azrad 	}
120154534725SMatan Azrad 	return err;
120254534725SMatan Azrad error:
120354534725SMatan Azrad 	mlx5_free_table_hash_list(priv);
120454534725SMatan Azrad #endif /* HAVE_MLX5DV_DR */
1205afd7a625SXueming Li #endif
120654534725SMatan Azrad 	return err;
120754534725SMatan Azrad }
120854534725SMatan Azrad 
120954534725SMatan Azrad /**
12104d803a72SOlga Shern  * Retrieve integer value from environment variable.
12114d803a72SOlga Shern  *
12124d803a72SOlga Shern  * @param[in] name
12134d803a72SOlga Shern  *   Environment variable name.
12144d803a72SOlga Shern  *
12154d803a72SOlga Shern  * @return
12164d803a72SOlga Shern  *   Integer value, 0 if the variable is not set.
12174d803a72SOlga Shern  */
12184d803a72SOlga Shern int
12194d803a72SOlga Shern mlx5_getenv_int(const char *name)
12204d803a72SOlga Shern {
12214d803a72SOlga Shern 	const char *val = getenv(name);
12224d803a72SOlga Shern 
12234d803a72SOlga Shern 	if (val == NULL)
12244d803a72SOlga Shern 		return 0;
12254d803a72SOlga Shern 	return atoi(val);
12264d803a72SOlga Shern }
12274d803a72SOlga Shern 
12284d803a72SOlga Shern /**
1229c9ba7523SRaslan Darawsheh  * DPDK callback to add udp tunnel port
1230c9ba7523SRaslan Darawsheh  *
1231c9ba7523SRaslan Darawsheh  * @param[in] dev
1232c9ba7523SRaslan Darawsheh  *   A pointer to eth_dev
1233c9ba7523SRaslan Darawsheh  * @param[in] udp_tunnel
1234c9ba7523SRaslan Darawsheh  *   A pointer to udp tunnel
1235c9ba7523SRaslan Darawsheh  *
1236c9ba7523SRaslan Darawsheh  * @return
1237c9ba7523SRaslan Darawsheh  *   0 on valid udp ports and tunnels, -ENOTSUP otherwise.
1238c9ba7523SRaslan Darawsheh  */
1239c9ba7523SRaslan Darawsheh int
1240c9ba7523SRaslan Darawsheh mlx5_udp_tunnel_port_add(struct rte_eth_dev *dev __rte_unused,
1241c9ba7523SRaslan Darawsheh 			 struct rte_eth_udp_tunnel *udp_tunnel)
1242c9ba7523SRaslan Darawsheh {
12438e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(udp_tunnel != NULL);
1244c9ba7523SRaslan Darawsheh 	if (udp_tunnel->prot_type == RTE_TUNNEL_TYPE_VXLAN &&
1245c9ba7523SRaslan Darawsheh 	    udp_tunnel->udp_port == 4789)
1246c9ba7523SRaslan Darawsheh 		return 0;
1247c9ba7523SRaslan Darawsheh 	if (udp_tunnel->prot_type == RTE_TUNNEL_TYPE_VXLAN_GPE &&
1248c9ba7523SRaslan Darawsheh 	    udp_tunnel->udp_port == 4790)
1249c9ba7523SRaslan Darawsheh 		return 0;
1250c9ba7523SRaslan Darawsheh 	return -ENOTSUP;
1251c9ba7523SRaslan Darawsheh }
1252c9ba7523SRaslan Darawsheh 
1253c9ba7523SRaslan Darawsheh /**
1254120dc4a7SYongseok Koh  * Initialize process private data structure.
1255120dc4a7SYongseok Koh  *
1256120dc4a7SYongseok Koh  * @param dev
1257120dc4a7SYongseok Koh  *   Pointer to Ethernet device structure.
1258120dc4a7SYongseok Koh  *
1259120dc4a7SYongseok Koh  * @return
1260120dc4a7SYongseok Koh  *   0 on success, a negative errno value otherwise and rte_errno is set.
1261120dc4a7SYongseok Koh  */
1262120dc4a7SYongseok Koh int
1263120dc4a7SYongseok Koh mlx5_proc_priv_init(struct rte_eth_dev *dev)
1264120dc4a7SYongseok Koh {
1265120dc4a7SYongseok Koh 	struct mlx5_priv *priv = dev->data->dev_private;
1266120dc4a7SYongseok Koh 	struct mlx5_proc_priv *ppriv;
1267120dc4a7SYongseok Koh 	size_t ppriv_size;
1268120dc4a7SYongseok Koh 
1269120dc4a7SYongseok Koh 	/*
1270120dc4a7SYongseok Koh 	 * UAR register table follows the process private structure. BlueFlame
1271120dc4a7SYongseok Koh 	 * registers for Tx queues are stored in the table.
1272120dc4a7SYongseok Koh 	 */
1273120dc4a7SYongseok Koh 	ppriv_size =
1274120dc4a7SYongseok Koh 		sizeof(struct mlx5_proc_priv) + priv->txqs_n * sizeof(void *);
127584a22cbcSSuanming Mou 	ppriv = mlx5_malloc(MLX5_MEM_RTE | MLX5_MEM_ZERO, ppriv_size,
127684a22cbcSSuanming Mou 			    RTE_CACHE_LINE_SIZE, dev->device->numa_node);
1277120dc4a7SYongseok Koh 	if (!ppriv) {
1278120dc4a7SYongseok Koh 		rte_errno = ENOMEM;
1279120dc4a7SYongseok Koh 		return -rte_errno;
1280120dc4a7SYongseok Koh 	}
128184a22cbcSSuanming Mou 	ppriv->uar_table_sz = priv->txqs_n;
1282120dc4a7SYongseok Koh 	dev->process_private = ppriv;
1283120dc4a7SYongseok Koh 	return 0;
1284120dc4a7SYongseok Koh }
1285120dc4a7SYongseok Koh 
1286120dc4a7SYongseok Koh /**
1287120dc4a7SYongseok Koh  * Un-initialize process private data structure.
1288120dc4a7SYongseok Koh  *
1289120dc4a7SYongseok Koh  * @param dev
1290120dc4a7SYongseok Koh  *   Pointer to Ethernet device structure.
1291120dc4a7SYongseok Koh  */
12922b36c30bSSuanming Mou void
1293120dc4a7SYongseok Koh mlx5_proc_priv_uninit(struct rte_eth_dev *dev)
1294120dc4a7SYongseok Koh {
1295120dc4a7SYongseok Koh 	if (!dev->process_private)
1296120dc4a7SYongseok Koh 		return;
12972175c4dcSSuanming Mou 	mlx5_free(dev->process_private);
1298120dc4a7SYongseok Koh 	dev->process_private = NULL;
1299120dc4a7SYongseok Koh }
1300120dc4a7SYongseok Koh 
1301120dc4a7SYongseok Koh /**
1302771fa900SAdrien Mazarguil  * DPDK callback to close the device.
1303771fa900SAdrien Mazarguil  *
1304771fa900SAdrien Mazarguil  * Destroy all queues and objects, free memory.
1305771fa900SAdrien Mazarguil  *
1306771fa900SAdrien Mazarguil  * @param dev
1307771fa900SAdrien Mazarguil  *   Pointer to Ethernet device structure.
1308771fa900SAdrien Mazarguil  */
1309b142387bSThomas Monjalon int
1310771fa900SAdrien Mazarguil mlx5_dev_close(struct rte_eth_dev *dev)
1311771fa900SAdrien Mazarguil {
1312dbeba4cfSThomas Monjalon 	struct mlx5_priv *priv = dev->data->dev_private;
13132e22920bSAdrien Mazarguil 	unsigned int i;
13146af6b973SNélio Laranjeiro 	int ret;
1315771fa900SAdrien Mazarguil 
13162786b7bfSSuanming Mou 	if (rte_eal_process_type() == RTE_PROC_SECONDARY) {
13172786b7bfSSuanming Mou 		/* Check if process_private released. */
13182786b7bfSSuanming Mou 		if (!dev->process_private)
1319b142387bSThomas Monjalon 			return 0;
13202786b7bfSSuanming Mou 		mlx5_tx_uar_uninit_secondary(dev);
13212786b7bfSSuanming Mou 		mlx5_proc_priv_uninit(dev);
13222786b7bfSSuanming Mou 		rte_eth_dev_release_port(dev);
1323b142387bSThomas Monjalon 		return 0;
13242786b7bfSSuanming Mou 	}
13252786b7bfSSuanming Mou 	if (!priv->sh)
1326b142387bSThomas Monjalon 		return 0;
1327a170a30dSNélio Laranjeiro 	DRV_LOG(DEBUG, "port %u closing device \"%s\"",
13280f99970bSNélio Laranjeiro 		dev->data->port_id,
1329f44b09f9SOphir Munk 		((priv->sh->ctx != NULL) ?
1330f44b09f9SOphir Munk 		mlx5_os_get_ctx_device_name(priv->sh->ctx) : ""));
13318db7e3b6SBing Zhao 	/*
13328db7e3b6SBing Zhao 	 * If default mreg copy action is removed at the stop stage,
13338db7e3b6SBing Zhao 	 * the search will return none and nothing will be done anymore.
13348db7e3b6SBing Zhao 	 */
13358db7e3b6SBing Zhao 	mlx5_flow_stop_default(dev);
1336af4f09f2SNélio Laranjeiro 	mlx5_traffic_disable(dev);
13378db7e3b6SBing Zhao 	/*
13388db7e3b6SBing Zhao 	 * If all the flows are already flushed in the device stop stage,
13398db7e3b6SBing Zhao 	 * then this will return directly without any action.
13408db7e3b6SBing Zhao 	 */
13418db7e3b6SBing Zhao 	mlx5_flow_list_flush(dev, &priv->flows, true);
1342d7cfcdddSAndrey Vesnovaty 	mlx5_shared_action_flush(dev);
134302e76468SSuanming Mou 	mlx5_flow_meter_flush(dev, NULL);
13442e22920bSAdrien Mazarguil 	/* Prevent crashes when queues are still in use. */
13452e22920bSAdrien Mazarguil 	dev->rx_pkt_burst = removed_rx_burst;
13462e22920bSAdrien Mazarguil 	dev->tx_pkt_burst = removed_tx_burst;
13472aac5b5dSYongseok Koh 	rte_wmb();
13482aac5b5dSYongseok Koh 	/* Disable datapath on secondary process. */
13492e86c4e5SOphir Munk 	mlx5_mp_os_req_stop_rxtx(dev);
13501c506404SBing Zhao 	/* Free the eCPRI flex parser resource. */
13511c506404SBing Zhao 	mlx5_flex_parser_ecpri_release(dev);
13522e22920bSAdrien Mazarguil 	if (priv->rxqs != NULL) {
13532e22920bSAdrien Mazarguil 		/* XXX race condition if mlx5_rx_burst() is still running. */
135420698c9fSOphir Munk 		rte_delay_us_sleep(1000);
1355a1366b1aSNélio Laranjeiro 		for (i = 0; (i != priv->rxqs_n); ++i)
1356af4f09f2SNélio Laranjeiro 			mlx5_rxq_release(dev, i);
13572e22920bSAdrien Mazarguil 		priv->rxqs_n = 0;
13582e22920bSAdrien Mazarguil 		priv->rxqs = NULL;
13592e22920bSAdrien Mazarguil 	}
13602e22920bSAdrien Mazarguil 	if (priv->txqs != NULL) {
13612e22920bSAdrien Mazarguil 		/* XXX race condition if mlx5_tx_burst() is still running. */
136220698c9fSOphir Munk 		rte_delay_us_sleep(1000);
13636e78005aSNélio Laranjeiro 		for (i = 0; (i != priv->txqs_n); ++i)
1364af4f09f2SNélio Laranjeiro 			mlx5_txq_release(dev, i);
13652e22920bSAdrien Mazarguil 		priv->txqs_n = 0;
13662e22920bSAdrien Mazarguil 		priv->txqs = NULL;
13672e22920bSAdrien Mazarguil 	}
1368120dc4a7SYongseok Koh 	mlx5_proc_priv_uninit(dev);
1369e6988afdSMatan Azrad 	if (priv->q_counters) {
1370e6988afdSMatan Azrad 		mlx5_devx_cmd_destroy(priv->q_counters);
1371e6988afdSMatan Azrad 		priv->q_counters = NULL;
1372e6988afdSMatan Azrad 	}
137365b3cd0dSSuanming Mou 	if (priv->drop_queue.hrxq)
137465b3cd0dSSuanming Mou 		mlx5_drop_action_destroy(dev);
1375dd3c774fSViacheslav Ovsiienko 	if (priv->mreg_cp_tbl)
1376e69a5922SXueming Li 		mlx5_hlist_destroy(priv->mreg_cp_tbl);
13777d6bf6b8SYongseok Koh 	mlx5_mprq_free_mp(dev);
13782eb4d010SOphir Munk 	mlx5_os_free_shared_dr(priv);
137929c1d8bbSNélio Laranjeiro 	if (priv->rss_conf.rss_key != NULL)
138083c2047cSSuanming Mou 		mlx5_free(priv->rss_conf.rss_key);
1381634efbc2SNelio Laranjeiro 	if (priv->reta_idx != NULL)
138283c2047cSSuanming Mou 		mlx5_free(priv->reta_idx);
1383ccdcba53SNélio Laranjeiro 	if (priv->config.vf)
1384f00f6562SOphir Munk 		mlx5_os_mac_addr_flush(dev);
138526c08b97SAdrien Mazarguil 	if (priv->nl_socket_route >= 0)
138626c08b97SAdrien Mazarguil 		close(priv->nl_socket_route);
138726c08b97SAdrien Mazarguil 	if (priv->nl_socket_rdma >= 0)
138826c08b97SAdrien Mazarguil 		close(priv->nl_socket_rdma);
1389dfedf3e3SViacheslav Ovsiienko 	if (priv->vmwa_context)
1390dfedf3e3SViacheslav Ovsiienko 		mlx5_vlan_vmwa_exit(priv->vmwa_context);
139123820a79SDekel Peled 	ret = mlx5_hrxq_verify(dev);
1392f5479b68SNélio Laranjeiro 	if (ret)
1393a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some hash Rx queue still remain",
13940f99970bSNélio Laranjeiro 			dev->data->port_id);
139515c80a12SDekel Peled 	ret = mlx5_ind_table_obj_verify(dev);
13964c7a0f5fSNélio Laranjeiro 	if (ret)
1397a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some indirection table still remain",
13980f99970bSNélio Laranjeiro 			dev->data->port_id);
139993403560SDekel Peled 	ret = mlx5_rxq_obj_verify(dev);
140009cb5b58SNélio Laranjeiro 	if (ret)
140193403560SDekel Peled 		DRV_LOG(WARNING, "port %u some Rx queue objects still remain",
14020f99970bSNélio Laranjeiro 			dev->data->port_id);
1403af4f09f2SNélio Laranjeiro 	ret = mlx5_rxq_verify(dev);
1404a1366b1aSNélio Laranjeiro 	if (ret)
1405a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some Rx queues still remain",
14060f99970bSNélio Laranjeiro 			dev->data->port_id);
1407894c4a8eSOri Kam 	ret = mlx5_txq_obj_verify(dev);
1408faf2667fSNélio Laranjeiro 	if (ret)
1409a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some Verbs Tx queue still remain",
14100f99970bSNélio Laranjeiro 			dev->data->port_id);
1411af4f09f2SNélio Laranjeiro 	ret = mlx5_txq_verify(dev);
14126e78005aSNélio Laranjeiro 	if (ret)
1413a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some Tx queues still remain",
14140f99970bSNélio Laranjeiro 			dev->data->port_id);
1415af4f09f2SNélio Laranjeiro 	ret = mlx5_flow_verify(dev);
14166af6b973SNélio Laranjeiro 	if (ret)
1417a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some flows still remain",
1418a170a30dSNélio Laranjeiro 			dev->data->port_id);
1419e1592b6cSSuanming Mou 	mlx5_cache_list_destroy(&priv->hrxqs);
1420772dc0ebSSuanming Mou 	/*
1421772dc0ebSSuanming Mou 	 * Free the shared context in last turn, because the cleanup
1422772dc0ebSSuanming Mou 	 * routines above may use some shared fields, like
1423f00f6562SOphir Munk 	 * mlx5_os_mac_addr_flush() uses ibdev_path for retrieveing
1424772dc0ebSSuanming Mou 	 * ifindex if Netlink fails.
1425772dc0ebSSuanming Mou 	 */
142691389890SOphir Munk 	mlx5_free_shared_dev_ctx(priv->sh);
14272b730263SAdrien Mazarguil 	if (priv->domain_id != RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID) {
14282b730263SAdrien Mazarguil 		unsigned int c = 0;
1429d874a4eeSThomas Monjalon 		uint16_t port_id;
14302b730263SAdrien Mazarguil 
1431fbc83412SViacheslav Ovsiienko 		MLX5_ETH_FOREACH_DEV(port_id, priv->pci_dev) {
1432dbeba4cfSThomas Monjalon 			struct mlx5_priv *opriv =
1433d874a4eeSThomas Monjalon 				rte_eth_devices[port_id].data->dev_private;
14342b730263SAdrien Mazarguil 
14352b730263SAdrien Mazarguil 			if (!opriv ||
14362b730263SAdrien Mazarguil 			    opriv->domain_id != priv->domain_id ||
1437d874a4eeSThomas Monjalon 			    &rte_eth_devices[port_id] == dev)
14382b730263SAdrien Mazarguil 				continue;
14392b730263SAdrien Mazarguil 			++c;
1440f7e95215SViacheslav Ovsiienko 			break;
14412b730263SAdrien Mazarguil 		}
14422b730263SAdrien Mazarguil 		if (!c)
14432b730263SAdrien Mazarguil 			claim_zero(rte_eth_switch_domain_free(priv->domain_id));
14442b730263SAdrien Mazarguil 	}
1445771fa900SAdrien Mazarguil 	memset(priv, 0, sizeof(*priv));
14462b730263SAdrien Mazarguil 	priv->domain_id = RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID;
144742603bbdSOphir Munk 	/*
144842603bbdSOphir Munk 	 * Reset mac_addrs to NULL such that it is not freed as part of
144942603bbdSOphir Munk 	 * rte_eth_dev_release_port(). mac_addrs is part of dev_private so
145042603bbdSOphir Munk 	 * it is freed when dev_private is freed.
145142603bbdSOphir Munk 	 */
145242603bbdSOphir Munk 	dev->data->mac_addrs = NULL;
1453b142387bSThomas Monjalon 	return 0;
1454771fa900SAdrien Mazarguil }
1455771fa900SAdrien Mazarguil 
1456b012b4ceSOphir Munk const struct eth_dev_ops mlx5_dev_ops = {
1457b012b4ceSOphir Munk 	.dev_configure = mlx5_dev_configure,
1458b012b4ceSOphir Munk 	.dev_start = mlx5_dev_start,
1459b012b4ceSOphir Munk 	.dev_stop = mlx5_dev_stop,
1460b012b4ceSOphir Munk 	.dev_set_link_down = mlx5_set_link_down,
1461b012b4ceSOphir Munk 	.dev_set_link_up = mlx5_set_link_up,
1462b012b4ceSOphir Munk 	.dev_close = mlx5_dev_close,
1463b012b4ceSOphir Munk 	.promiscuous_enable = mlx5_promiscuous_enable,
1464b012b4ceSOphir Munk 	.promiscuous_disable = mlx5_promiscuous_disable,
1465b012b4ceSOphir Munk 	.allmulticast_enable = mlx5_allmulticast_enable,
1466b012b4ceSOphir Munk 	.allmulticast_disable = mlx5_allmulticast_disable,
1467b012b4ceSOphir Munk 	.link_update = mlx5_link_update,
1468b012b4ceSOphir Munk 	.stats_get = mlx5_stats_get,
1469b012b4ceSOphir Munk 	.stats_reset = mlx5_stats_reset,
1470b012b4ceSOphir Munk 	.xstats_get = mlx5_xstats_get,
1471b012b4ceSOphir Munk 	.xstats_reset = mlx5_xstats_reset,
1472b012b4ceSOphir Munk 	.xstats_get_names = mlx5_xstats_get_names,
1473b012b4ceSOphir Munk 	.fw_version_get = mlx5_fw_version_get,
1474b012b4ceSOphir Munk 	.dev_infos_get = mlx5_dev_infos_get,
1475cb95feefSXueming Li 	.representor_info_get = mlx5_representor_info_get,
1476b012b4ceSOphir Munk 	.read_clock = mlx5_txpp_read_clock,
1477b012b4ceSOphir Munk 	.dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get,
1478b012b4ceSOphir Munk 	.vlan_filter_set = mlx5_vlan_filter_set,
1479b012b4ceSOphir Munk 	.rx_queue_setup = mlx5_rx_queue_setup,
1480b012b4ceSOphir Munk 	.rx_hairpin_queue_setup = mlx5_rx_hairpin_queue_setup,
1481b012b4ceSOphir Munk 	.tx_queue_setup = mlx5_tx_queue_setup,
1482b012b4ceSOphir Munk 	.tx_hairpin_queue_setup = mlx5_tx_hairpin_queue_setup,
1483b012b4ceSOphir Munk 	.rx_queue_release = mlx5_rx_queue_release,
1484b012b4ceSOphir Munk 	.tx_queue_release = mlx5_tx_queue_release,
1485b012b4ceSOphir Munk 	.rx_queue_start = mlx5_rx_queue_start,
1486b012b4ceSOphir Munk 	.rx_queue_stop = mlx5_rx_queue_stop,
1487b012b4ceSOphir Munk 	.tx_queue_start = mlx5_tx_queue_start,
1488b012b4ceSOphir Munk 	.tx_queue_stop = mlx5_tx_queue_stop,
1489b012b4ceSOphir Munk 	.flow_ctrl_get = mlx5_dev_get_flow_ctrl,
1490b012b4ceSOphir Munk 	.flow_ctrl_set = mlx5_dev_set_flow_ctrl,
1491b012b4ceSOphir Munk 	.mac_addr_remove = mlx5_mac_addr_remove,
1492b012b4ceSOphir Munk 	.mac_addr_add = mlx5_mac_addr_add,
1493b012b4ceSOphir Munk 	.mac_addr_set = mlx5_mac_addr_set,
1494b012b4ceSOphir Munk 	.set_mc_addr_list = mlx5_set_mc_addr_list,
1495b012b4ceSOphir Munk 	.mtu_set = mlx5_dev_set_mtu,
1496b012b4ceSOphir Munk 	.vlan_strip_queue_set = mlx5_vlan_strip_queue_set,
1497b012b4ceSOphir Munk 	.vlan_offload_set = mlx5_vlan_offload_set,
1498b012b4ceSOphir Munk 	.reta_update = mlx5_dev_rss_reta_update,
1499b012b4ceSOphir Munk 	.reta_query = mlx5_dev_rss_reta_query,
1500b012b4ceSOphir Munk 	.rss_hash_update = mlx5_rss_hash_update,
1501b012b4ceSOphir Munk 	.rss_hash_conf_get = mlx5_rss_hash_conf_get,
1502fb7ad441SThomas Monjalon 	.flow_ops_get = mlx5_flow_ops_get,
1503b012b4ceSOphir Munk 	.rxq_info_get = mlx5_rxq_info_get,
1504b012b4ceSOphir Munk 	.txq_info_get = mlx5_txq_info_get,
1505b012b4ceSOphir Munk 	.rx_burst_mode_get = mlx5_rx_burst_mode_get,
1506b012b4ceSOphir Munk 	.tx_burst_mode_get = mlx5_tx_burst_mode_get,
1507b012b4ceSOphir Munk 	.rx_queue_intr_enable = mlx5_rx_intr_enable,
1508b012b4ceSOphir Munk 	.rx_queue_intr_disable = mlx5_rx_intr_disable,
1509b012b4ceSOphir Munk 	.is_removed = mlx5_is_removed,
1510b012b4ceSOphir Munk 	.udp_tunnel_port_add  = mlx5_udp_tunnel_port_add,
1511b012b4ceSOphir Munk 	.get_module_info = mlx5_get_module_info,
1512b012b4ceSOphir Munk 	.get_module_eeprom = mlx5_get_module_eeprom,
1513b012b4ceSOphir Munk 	.hairpin_cap_get = mlx5_hairpin_cap_get,
1514b012b4ceSOphir Munk 	.mtr_ops_get = mlx5_flow_meter_ops_get,
1515b012b4ceSOphir Munk 	.hairpin_bind = mlx5_hairpin_bind,
1516b012b4ceSOphir Munk 	.hairpin_unbind = mlx5_hairpin_unbind,
1517b012b4ceSOphir Munk 	.hairpin_get_peer_ports = mlx5_hairpin_get_peer_ports,
1518b012b4ceSOphir Munk 	.hairpin_queue_peer_update = mlx5_hairpin_queue_peer_update,
1519b012b4ceSOphir Munk 	.hairpin_queue_peer_bind = mlx5_hairpin_queue_peer_bind,
1520b012b4ceSOphir Munk 	.hairpin_queue_peer_unbind = mlx5_hairpin_queue_peer_unbind,
1521b012b4ceSOphir Munk };
1522b012b4ceSOphir Munk 
1523b012b4ceSOphir Munk /* Available operations from secondary process. */
1524b012b4ceSOphir Munk const struct eth_dev_ops mlx5_dev_sec_ops = {
1525b012b4ceSOphir Munk 	.stats_get = mlx5_stats_get,
1526b012b4ceSOphir Munk 	.stats_reset = mlx5_stats_reset,
1527b012b4ceSOphir Munk 	.xstats_get = mlx5_xstats_get,
1528b012b4ceSOphir Munk 	.xstats_reset = mlx5_xstats_reset,
1529b012b4ceSOphir Munk 	.xstats_get_names = mlx5_xstats_get_names,
1530b012b4ceSOphir Munk 	.fw_version_get = mlx5_fw_version_get,
1531b012b4ceSOphir Munk 	.dev_infos_get = mlx5_dev_infos_get,
1532b012b4ceSOphir Munk 	.read_clock = mlx5_txpp_read_clock,
1533b012b4ceSOphir Munk 	.rx_queue_start = mlx5_rx_queue_start,
1534b012b4ceSOphir Munk 	.rx_queue_stop = mlx5_rx_queue_stop,
1535b012b4ceSOphir Munk 	.tx_queue_start = mlx5_tx_queue_start,
1536b012b4ceSOphir Munk 	.tx_queue_stop = mlx5_tx_queue_stop,
1537b012b4ceSOphir Munk 	.rxq_info_get = mlx5_rxq_info_get,
1538b012b4ceSOphir Munk 	.txq_info_get = mlx5_txq_info_get,
1539b012b4ceSOphir Munk 	.rx_burst_mode_get = mlx5_rx_burst_mode_get,
1540b012b4ceSOphir Munk 	.tx_burst_mode_get = mlx5_tx_burst_mode_get,
1541b012b4ceSOphir Munk 	.get_module_info = mlx5_get_module_info,
1542b012b4ceSOphir Munk 	.get_module_eeprom = mlx5_get_module_eeprom,
1543b012b4ceSOphir Munk };
1544b012b4ceSOphir Munk 
1545b012b4ceSOphir Munk /* Available operations in flow isolated mode. */
1546b012b4ceSOphir Munk const struct eth_dev_ops mlx5_dev_ops_isolate = {
1547b012b4ceSOphir Munk 	.dev_configure = mlx5_dev_configure,
1548b012b4ceSOphir Munk 	.dev_start = mlx5_dev_start,
1549b012b4ceSOphir Munk 	.dev_stop = mlx5_dev_stop,
1550b012b4ceSOphir Munk 	.dev_set_link_down = mlx5_set_link_down,
1551b012b4ceSOphir Munk 	.dev_set_link_up = mlx5_set_link_up,
1552b012b4ceSOphir Munk 	.dev_close = mlx5_dev_close,
1553b012b4ceSOphir Munk 	.promiscuous_enable = mlx5_promiscuous_enable,
1554b012b4ceSOphir Munk 	.promiscuous_disable = mlx5_promiscuous_disable,
1555b012b4ceSOphir Munk 	.allmulticast_enable = mlx5_allmulticast_enable,
1556b012b4ceSOphir Munk 	.allmulticast_disable = mlx5_allmulticast_disable,
1557b012b4ceSOphir Munk 	.link_update = mlx5_link_update,
1558b012b4ceSOphir Munk 	.stats_get = mlx5_stats_get,
1559b012b4ceSOphir Munk 	.stats_reset = mlx5_stats_reset,
1560b012b4ceSOphir Munk 	.xstats_get = mlx5_xstats_get,
1561b012b4ceSOphir Munk 	.xstats_reset = mlx5_xstats_reset,
1562b012b4ceSOphir Munk 	.xstats_get_names = mlx5_xstats_get_names,
1563b012b4ceSOphir Munk 	.fw_version_get = mlx5_fw_version_get,
1564b012b4ceSOphir Munk 	.dev_infos_get = mlx5_dev_infos_get,
1565b012b4ceSOphir Munk 	.read_clock = mlx5_txpp_read_clock,
1566b012b4ceSOphir Munk 	.dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get,
1567b012b4ceSOphir Munk 	.vlan_filter_set = mlx5_vlan_filter_set,
1568b012b4ceSOphir Munk 	.rx_queue_setup = mlx5_rx_queue_setup,
1569b012b4ceSOphir Munk 	.rx_hairpin_queue_setup = mlx5_rx_hairpin_queue_setup,
1570b012b4ceSOphir Munk 	.tx_queue_setup = mlx5_tx_queue_setup,
1571b012b4ceSOphir Munk 	.tx_hairpin_queue_setup = mlx5_tx_hairpin_queue_setup,
1572b012b4ceSOphir Munk 	.rx_queue_release = mlx5_rx_queue_release,
1573b012b4ceSOphir Munk 	.tx_queue_release = mlx5_tx_queue_release,
1574b012b4ceSOphir Munk 	.rx_queue_start = mlx5_rx_queue_start,
1575b012b4ceSOphir Munk 	.rx_queue_stop = mlx5_rx_queue_stop,
1576b012b4ceSOphir Munk 	.tx_queue_start = mlx5_tx_queue_start,
1577b012b4ceSOphir Munk 	.tx_queue_stop = mlx5_tx_queue_stop,
1578b012b4ceSOphir Munk 	.flow_ctrl_get = mlx5_dev_get_flow_ctrl,
1579b012b4ceSOphir Munk 	.flow_ctrl_set = mlx5_dev_set_flow_ctrl,
1580b012b4ceSOphir Munk 	.mac_addr_remove = mlx5_mac_addr_remove,
1581b012b4ceSOphir Munk 	.mac_addr_add = mlx5_mac_addr_add,
1582b012b4ceSOphir Munk 	.mac_addr_set = mlx5_mac_addr_set,
1583b012b4ceSOphir Munk 	.set_mc_addr_list = mlx5_set_mc_addr_list,
1584b012b4ceSOphir Munk 	.mtu_set = mlx5_dev_set_mtu,
1585b012b4ceSOphir Munk 	.vlan_strip_queue_set = mlx5_vlan_strip_queue_set,
1586b012b4ceSOphir Munk 	.vlan_offload_set = mlx5_vlan_offload_set,
1587fb7ad441SThomas Monjalon 	.flow_ops_get = mlx5_flow_ops_get,
1588b012b4ceSOphir Munk 	.rxq_info_get = mlx5_rxq_info_get,
1589b012b4ceSOphir Munk 	.txq_info_get = mlx5_txq_info_get,
1590b012b4ceSOphir Munk 	.rx_burst_mode_get = mlx5_rx_burst_mode_get,
1591b012b4ceSOphir Munk 	.tx_burst_mode_get = mlx5_tx_burst_mode_get,
1592b012b4ceSOphir Munk 	.rx_queue_intr_enable = mlx5_rx_intr_enable,
1593b012b4ceSOphir Munk 	.rx_queue_intr_disable = mlx5_rx_intr_disable,
1594b012b4ceSOphir Munk 	.is_removed = mlx5_is_removed,
1595b012b4ceSOphir Munk 	.get_module_info = mlx5_get_module_info,
1596b012b4ceSOphir Munk 	.get_module_eeprom = mlx5_get_module_eeprom,
1597b012b4ceSOphir Munk 	.hairpin_cap_get = mlx5_hairpin_cap_get,
1598b012b4ceSOphir Munk 	.mtr_ops_get = mlx5_flow_meter_ops_get,
1599b012b4ceSOphir Munk 	.hairpin_bind = mlx5_hairpin_bind,
1600b012b4ceSOphir Munk 	.hairpin_unbind = mlx5_hairpin_unbind,
1601b012b4ceSOphir Munk 	.hairpin_get_peer_ports = mlx5_hairpin_get_peer_ports,
1602b012b4ceSOphir Munk 	.hairpin_queue_peer_update = mlx5_hairpin_queue_peer_update,
1603b012b4ceSOphir Munk 	.hairpin_queue_peer_bind = mlx5_hairpin_queue_peer_bind,
1604b012b4ceSOphir Munk 	.hairpin_queue_peer_unbind = mlx5_hairpin_queue_peer_unbind,
1605b012b4ceSOphir Munk };
1606b012b4ceSOphir Munk 
1607e72dd09bSNélio Laranjeiro /**
1608e72dd09bSNélio Laranjeiro  * Verify and store value for device argument.
1609e72dd09bSNélio Laranjeiro  *
1610e72dd09bSNélio Laranjeiro  * @param[in] key
1611e72dd09bSNélio Laranjeiro  *   Key argument to verify.
1612e72dd09bSNélio Laranjeiro  * @param[in] val
1613e72dd09bSNélio Laranjeiro  *   Value associated with key.
1614e72dd09bSNélio Laranjeiro  * @param opaque
1615e72dd09bSNélio Laranjeiro  *   User data.
1616e72dd09bSNélio Laranjeiro  *
1617e72dd09bSNélio Laranjeiro  * @return
1618a6d83b6aSNélio Laranjeiro  *   0 on success, a negative errno value otherwise and rte_errno is set.
1619e72dd09bSNélio Laranjeiro  */
1620e72dd09bSNélio Laranjeiro static int
1621e72dd09bSNélio Laranjeiro mlx5_args_check(const char *key, const char *val, void *opaque)
1622e72dd09bSNélio Laranjeiro {
16237fe24446SShahaf Shuler 	struct mlx5_dev_config *config = opaque;
16248f848f32SViacheslav Ovsiienko 	unsigned long mod;
16258f848f32SViacheslav Ovsiienko 	signed long tmp;
1626e72dd09bSNélio Laranjeiro 
16276de569f5SAdrien Mazarguil 	/* No-op, port representors are processed in mlx5_dev_spawn(). */
16286de569f5SAdrien Mazarguil 	if (!strcmp(MLX5_REPRESENTOR, key))
16296de569f5SAdrien Mazarguil 		return 0;
163099c12dccSNélio Laranjeiro 	errno = 0;
16318f848f32SViacheslav Ovsiienko 	tmp = strtol(val, NULL, 0);
163299c12dccSNélio Laranjeiro 	if (errno) {
1633a6d83b6aSNélio Laranjeiro 		rte_errno = errno;
1634a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "%s: \"%s\" is not a valid integer", key, val);
1635a6d83b6aSNélio Laranjeiro 		return -rte_errno;
163699c12dccSNélio Laranjeiro 	}
16378f848f32SViacheslav Ovsiienko 	if (tmp < 0 && strcmp(MLX5_TX_PP, key) && strcmp(MLX5_TX_SKEW, key)) {
16388f848f32SViacheslav Ovsiienko 		/* Negative values are acceptable for some keys only. */
16398f848f32SViacheslav Ovsiienko 		rte_errno = EINVAL;
16408f848f32SViacheslav Ovsiienko 		DRV_LOG(WARNING, "%s: invalid negative value \"%s\"", key, val);
16418f848f32SViacheslav Ovsiienko 		return -rte_errno;
16428f848f32SViacheslav Ovsiienko 	}
16438f848f32SViacheslav Ovsiienko 	mod = tmp >= 0 ? tmp : -tmp;
164499c12dccSNélio Laranjeiro 	if (strcmp(MLX5_RXQ_CQE_COMP_EN, key) == 0) {
164554c2d46bSAlexander Kozyrev 		if (tmp > MLX5_CQE_RESP_FORMAT_L34H_STRIDX) {
164654c2d46bSAlexander Kozyrev 			DRV_LOG(ERR, "invalid CQE compression "
164754c2d46bSAlexander Kozyrev 				     "format parameter");
164854c2d46bSAlexander Kozyrev 			rte_errno = EINVAL;
164954c2d46bSAlexander Kozyrev 			return -rte_errno;
165054c2d46bSAlexander Kozyrev 		}
16517fe24446SShahaf Shuler 		config->cqe_comp = !!tmp;
165254c2d46bSAlexander Kozyrev 		config->cqe_comp_fmt = tmp;
165378c7a16dSYongseok Koh 	} else if (strcmp(MLX5_RXQ_PKT_PAD_EN, key) == 0) {
165478c7a16dSYongseok Koh 		config->hw_padding = !!tmp;
16557d6bf6b8SYongseok Koh 	} else if (strcmp(MLX5_RX_MPRQ_EN, key) == 0) {
16567d6bf6b8SYongseok Koh 		config->mprq.enabled = !!tmp;
16577d6bf6b8SYongseok Koh 	} else if (strcmp(MLX5_RX_MPRQ_LOG_STRIDE_NUM, key) == 0) {
16587d6bf6b8SYongseok Koh 		config->mprq.stride_num_n = tmp;
1659ecb16045SAlexander Kozyrev 	} else if (strcmp(MLX5_RX_MPRQ_LOG_STRIDE_SIZE, key) == 0) {
1660ecb16045SAlexander Kozyrev 		config->mprq.stride_size_n = tmp;
16617d6bf6b8SYongseok Koh 	} else if (strcmp(MLX5_RX_MPRQ_MAX_MEMCPY_LEN, key) == 0) {
16627d6bf6b8SYongseok Koh 		config->mprq.max_memcpy_len = tmp;
16637d6bf6b8SYongseok Koh 	} else if (strcmp(MLX5_RXQS_MIN_MPRQ, key) == 0) {
16647d6bf6b8SYongseok Koh 		config->mprq.min_rxqs_num = tmp;
16652a66cf37SYaacov Hazan 	} else if (strcmp(MLX5_TXQ_INLINE, key) == 0) {
1666505f1fe4SViacheslav Ovsiienko 		DRV_LOG(WARNING, "%s: deprecated parameter,"
1667505f1fe4SViacheslav Ovsiienko 				 " converted to txq_inline_max", key);
1668505f1fe4SViacheslav Ovsiienko 		config->txq_inline_max = tmp;
1669505f1fe4SViacheslav Ovsiienko 	} else if (strcmp(MLX5_TXQ_INLINE_MAX, key) == 0) {
1670505f1fe4SViacheslav Ovsiienko 		config->txq_inline_max = tmp;
1671505f1fe4SViacheslav Ovsiienko 	} else if (strcmp(MLX5_TXQ_INLINE_MIN, key) == 0) {
1672505f1fe4SViacheslav Ovsiienko 		config->txq_inline_min = tmp;
1673505f1fe4SViacheslav Ovsiienko 	} else if (strcmp(MLX5_TXQ_INLINE_MPW, key) == 0) {
1674505f1fe4SViacheslav Ovsiienko 		config->txq_inline_mpw = tmp;
16752a66cf37SYaacov Hazan 	} else if (strcmp(MLX5_TXQS_MIN_INLINE, key) == 0) {
16767fe24446SShahaf Shuler 		config->txqs_inline = tmp;
167709d8b416SYongseok Koh 	} else if (strcmp(MLX5_TXQS_MAX_VEC, key) == 0) {
1678a6bd4911SViacheslav Ovsiienko 		DRV_LOG(WARNING, "%s: deprecated parameter, ignored", key);
1679230189d9SNélio Laranjeiro 	} else if (strcmp(MLX5_TXQ_MPW_EN, key) == 0) {
1680f9de8718SShahaf Shuler 		config->mps = !!tmp;
16818409a285SViacheslav Ovsiienko 	} else if (strcmp(MLX5_TX_DB_NC, key) == 0) {
1682f078ceb6SViacheslav Ovsiienko 		if (tmp != MLX5_TXDB_CACHED &&
1683f078ceb6SViacheslav Ovsiienko 		    tmp != MLX5_TXDB_NCACHED &&
1684f078ceb6SViacheslav Ovsiienko 		    tmp != MLX5_TXDB_HEURISTIC) {
1685f078ceb6SViacheslav Ovsiienko 			DRV_LOG(ERR, "invalid Tx doorbell "
1686f078ceb6SViacheslav Ovsiienko 				     "mapping parameter");
1687f078ceb6SViacheslav Ovsiienko 			rte_errno = EINVAL;
1688f078ceb6SViacheslav Ovsiienko 			return -rte_errno;
1689f078ceb6SViacheslav Ovsiienko 		}
1690f078ceb6SViacheslav Ovsiienko 		config->dbnc = tmp;
16916ce84bd8SYongseok Koh 	} else if (strcmp(MLX5_TXQ_MPW_HDR_DSEG_EN, key) == 0) {
1692a6bd4911SViacheslav Ovsiienko 		DRV_LOG(WARNING, "%s: deprecated parameter, ignored", key);
16936ce84bd8SYongseok Koh 	} else if (strcmp(MLX5_TXQ_MAX_INLINE_LEN, key) == 0) {
1694505f1fe4SViacheslav Ovsiienko 		DRV_LOG(WARNING, "%s: deprecated parameter,"
1695505f1fe4SViacheslav Ovsiienko 				 " converted to txq_inline_mpw", key);
1696505f1fe4SViacheslav Ovsiienko 		config->txq_inline_mpw = tmp;
16975644d5b9SNelio Laranjeiro 	} else if (strcmp(MLX5_TX_VEC_EN, key) == 0) {
1698a6bd4911SViacheslav Ovsiienko 		DRV_LOG(WARNING, "%s: deprecated parameter, ignored", key);
16998f848f32SViacheslav Ovsiienko 	} else if (strcmp(MLX5_TX_PP, key) == 0) {
17008f848f32SViacheslav Ovsiienko 		if (!mod) {
17018f848f32SViacheslav Ovsiienko 			DRV_LOG(ERR, "Zero Tx packet pacing parameter");
17028f848f32SViacheslav Ovsiienko 			rte_errno = EINVAL;
17038f848f32SViacheslav Ovsiienko 			return -rte_errno;
17048f848f32SViacheslav Ovsiienko 		}
17058f848f32SViacheslav Ovsiienko 		config->tx_pp = tmp;
17068f848f32SViacheslav Ovsiienko 	} else if (strcmp(MLX5_TX_SKEW, key) == 0) {
17078f848f32SViacheslav Ovsiienko 		config->tx_skew = tmp;
17085644d5b9SNelio Laranjeiro 	} else if (strcmp(MLX5_RX_VEC_EN, key) == 0) {
17097fe24446SShahaf Shuler 		config->rx_vec_en = !!tmp;
171078a54648SXueming Li 	} else if (strcmp(MLX5_L3_VXLAN_EN, key) == 0) {
171178a54648SXueming Li 		config->l3_vxlan_en = !!tmp;
1712db209cc3SNélio Laranjeiro 	} else if (strcmp(MLX5_VF_NL_EN, key) == 0) {
1713db209cc3SNélio Laranjeiro 		config->vf_nl_en = !!tmp;
1714e2b4925eSOri Kam 	} else if (strcmp(MLX5_DV_ESW_EN, key) == 0) {
1715e2b4925eSOri Kam 		config->dv_esw_en = !!tmp;
171651e72d38SOri Kam 	} else if (strcmp(MLX5_DV_FLOW_EN, key) == 0) {
171751e72d38SOri Kam 		config->dv_flow_en = !!tmp;
17182d241515SViacheslav Ovsiienko 	} else if (strcmp(MLX5_DV_XMETA_EN, key) == 0) {
17192d241515SViacheslav Ovsiienko 		if (tmp != MLX5_XMETA_MODE_LEGACY &&
17202d241515SViacheslav Ovsiienko 		    tmp != MLX5_XMETA_MODE_META16 &&
17214ec6360dSGregory Etelson 		    tmp != MLX5_XMETA_MODE_META32 &&
17224ec6360dSGregory Etelson 		    tmp != MLX5_XMETA_MODE_MISS_INFO) {
1723f078ceb6SViacheslav Ovsiienko 			DRV_LOG(ERR, "invalid extensive "
17242d241515SViacheslav Ovsiienko 				     "metadata parameter");
17252d241515SViacheslav Ovsiienko 			rte_errno = EINVAL;
17262d241515SViacheslav Ovsiienko 			return -rte_errno;
17272d241515SViacheslav Ovsiienko 		}
17284ec6360dSGregory Etelson 		if (tmp != MLX5_XMETA_MODE_MISS_INFO)
17292d241515SViacheslav Ovsiienko 			config->dv_xmeta_en = tmp;
17304ec6360dSGregory Etelson 		else
17314ec6360dSGregory Etelson 			config->dv_miss_info = 1;
17320f0ae73aSShiri Kuzin 	} else if (strcmp(MLX5_LACP_BY_USER, key) == 0) {
17330f0ae73aSShiri Kuzin 		config->lacp_by_user = !!tmp;
1734dceb5029SYongseok Koh 	} else if (strcmp(MLX5_MR_EXT_MEMSEG_EN, key) == 0) {
1735dceb5029SYongseok Koh 		config->mr_ext_memseg_en = !!tmp;
1736066cfecdSMatan Azrad 	} else if (strcmp(MLX5_MAX_DUMP_FILES_NUM, key) == 0) {
1737066cfecdSMatan Azrad 		config->max_dump_files_num = tmp;
173821bb6c7eSDekel Peled 	} else if (strcmp(MLX5_LRO_TIMEOUT_USEC, key) == 0) {
173921bb6c7eSDekel Peled 		config->lro.timeout = tmp;
1740d768f324SMatan Azrad 	} else if (strcmp(MLX5_CLASS_ARG_NAME, key) == 0) {
1741d768f324SMatan Azrad 		DRV_LOG(DEBUG, "class argument is %s.", val);
17421ad9a3d0SBing Zhao 	} else if (strcmp(MLX5_HP_BUF_SIZE, key) == 0) {
17431ad9a3d0SBing Zhao 		config->log_hp_size = tmp;
1744a1da6f62SSuanming Mou 	} else if (strcmp(MLX5_RECLAIM_MEM, key) == 0) {
1745a1da6f62SSuanming Mou 		if (tmp != MLX5_RCM_NONE &&
1746a1da6f62SSuanming Mou 		    tmp != MLX5_RCM_LIGHT &&
1747a1da6f62SSuanming Mou 		    tmp != MLX5_RCM_AGGR) {
1748a1da6f62SSuanming Mou 			DRV_LOG(ERR, "Unrecognize %s: \"%s\"", key, val);
1749a1da6f62SSuanming Mou 			rte_errno = EINVAL;
1750a1da6f62SSuanming Mou 			return -rte_errno;
1751a1da6f62SSuanming Mou 		}
1752a1da6f62SSuanming Mou 		config->reclaim_mode = tmp;
17535522da6bSSuanming Mou 	} else if (strcmp(MLX5_SYS_MEM_EN, key) == 0) {
17545522da6bSSuanming Mou 		config->sys_mem_en = !!tmp;
175550f95b23SSuanming Mou 	} else if (strcmp(MLX5_DECAP_EN, key) == 0) {
175650f95b23SSuanming Mou 		config->decap_en = !!tmp;
175799c12dccSNélio Laranjeiro 	} else {
1758a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "%s: unknown parameter", key);
1759a6d83b6aSNélio Laranjeiro 		rte_errno = EINVAL;
1760a6d83b6aSNélio Laranjeiro 		return -rte_errno;
1761e72dd09bSNélio Laranjeiro 	}
176299c12dccSNélio Laranjeiro 	return 0;
176399c12dccSNélio Laranjeiro }
1764e72dd09bSNélio Laranjeiro 
1765e72dd09bSNélio Laranjeiro /**
1766e72dd09bSNélio Laranjeiro  * Parse device parameters.
1767e72dd09bSNélio Laranjeiro  *
17687fe24446SShahaf Shuler  * @param config
17697fe24446SShahaf Shuler  *   Pointer to device configuration structure.
1770e72dd09bSNélio Laranjeiro  * @param devargs
1771e72dd09bSNélio Laranjeiro  *   Device arguments structure.
1772e72dd09bSNélio Laranjeiro  *
1773e72dd09bSNélio Laranjeiro  * @return
1774a6d83b6aSNélio Laranjeiro  *   0 on success, a negative errno value otherwise and rte_errno is set.
1775e72dd09bSNélio Laranjeiro  */
17762eb4d010SOphir Munk int
17777fe24446SShahaf Shuler mlx5_args(struct mlx5_dev_config *config, struct rte_devargs *devargs)
1778e72dd09bSNélio Laranjeiro {
1779e72dd09bSNélio Laranjeiro 	const char **params = (const char *[]){
178099c12dccSNélio Laranjeiro 		MLX5_RXQ_CQE_COMP_EN,
178178c7a16dSYongseok Koh 		MLX5_RXQ_PKT_PAD_EN,
17827d6bf6b8SYongseok Koh 		MLX5_RX_MPRQ_EN,
17837d6bf6b8SYongseok Koh 		MLX5_RX_MPRQ_LOG_STRIDE_NUM,
1784ecb16045SAlexander Kozyrev 		MLX5_RX_MPRQ_LOG_STRIDE_SIZE,
17857d6bf6b8SYongseok Koh 		MLX5_RX_MPRQ_MAX_MEMCPY_LEN,
17867d6bf6b8SYongseok Koh 		MLX5_RXQS_MIN_MPRQ,
17872a66cf37SYaacov Hazan 		MLX5_TXQ_INLINE,
1788505f1fe4SViacheslav Ovsiienko 		MLX5_TXQ_INLINE_MIN,
1789505f1fe4SViacheslav Ovsiienko 		MLX5_TXQ_INLINE_MAX,
1790505f1fe4SViacheslav Ovsiienko 		MLX5_TXQ_INLINE_MPW,
17912a66cf37SYaacov Hazan 		MLX5_TXQS_MIN_INLINE,
179209d8b416SYongseok Koh 		MLX5_TXQS_MAX_VEC,
1793230189d9SNélio Laranjeiro 		MLX5_TXQ_MPW_EN,
17946ce84bd8SYongseok Koh 		MLX5_TXQ_MPW_HDR_DSEG_EN,
17956ce84bd8SYongseok Koh 		MLX5_TXQ_MAX_INLINE_LEN,
17968409a285SViacheslav Ovsiienko 		MLX5_TX_DB_NC,
17978f848f32SViacheslav Ovsiienko 		MLX5_TX_PP,
17988f848f32SViacheslav Ovsiienko 		MLX5_TX_SKEW,
17995644d5b9SNelio Laranjeiro 		MLX5_TX_VEC_EN,
18005644d5b9SNelio Laranjeiro 		MLX5_RX_VEC_EN,
180178a54648SXueming Li 		MLX5_L3_VXLAN_EN,
1802db209cc3SNélio Laranjeiro 		MLX5_VF_NL_EN,
1803e2b4925eSOri Kam 		MLX5_DV_ESW_EN,
180451e72d38SOri Kam 		MLX5_DV_FLOW_EN,
18052d241515SViacheslav Ovsiienko 		MLX5_DV_XMETA_EN,
18060f0ae73aSShiri Kuzin 		MLX5_LACP_BY_USER,
1807dceb5029SYongseok Koh 		MLX5_MR_EXT_MEMSEG_EN,
18086de569f5SAdrien Mazarguil 		MLX5_REPRESENTOR,
1809066cfecdSMatan Azrad 		MLX5_MAX_DUMP_FILES_NUM,
181021bb6c7eSDekel Peled 		MLX5_LRO_TIMEOUT_USEC,
1811d768f324SMatan Azrad 		MLX5_CLASS_ARG_NAME,
18121ad9a3d0SBing Zhao 		MLX5_HP_BUF_SIZE,
1813a1da6f62SSuanming Mou 		MLX5_RECLAIM_MEM,
18145522da6bSSuanming Mou 		MLX5_SYS_MEM_EN,
181550f95b23SSuanming Mou 		MLX5_DECAP_EN,
1816e72dd09bSNélio Laranjeiro 		NULL,
1817e72dd09bSNélio Laranjeiro 	};
1818e72dd09bSNélio Laranjeiro 	struct rte_kvargs *kvlist;
1819e72dd09bSNélio Laranjeiro 	int ret = 0;
1820e72dd09bSNélio Laranjeiro 	int i;
1821e72dd09bSNélio Laranjeiro 
1822e72dd09bSNélio Laranjeiro 	if (devargs == NULL)
1823e72dd09bSNélio Laranjeiro 		return 0;
1824e72dd09bSNélio Laranjeiro 	/* Following UGLY cast is done to pass checkpatch. */
1825e72dd09bSNélio Laranjeiro 	kvlist = rte_kvargs_parse(devargs->args, params);
182615b0ea00SMatan Azrad 	if (kvlist == NULL) {
182715b0ea00SMatan Azrad 		rte_errno = EINVAL;
182815b0ea00SMatan Azrad 		return -rte_errno;
182915b0ea00SMatan Azrad 	}
1830e72dd09bSNélio Laranjeiro 	/* Process parameters. */
1831e72dd09bSNélio Laranjeiro 	for (i = 0; (params[i] != NULL); ++i) {
1832e72dd09bSNélio Laranjeiro 		if (rte_kvargs_count(kvlist, params[i])) {
1833e72dd09bSNélio Laranjeiro 			ret = rte_kvargs_process(kvlist, params[i],
18347fe24446SShahaf Shuler 						 mlx5_args_check, config);
1835a6d83b6aSNélio Laranjeiro 			if (ret) {
1836a6d83b6aSNélio Laranjeiro 				rte_errno = EINVAL;
1837a67323e4SShahaf Shuler 				rte_kvargs_free(kvlist);
1838a6d83b6aSNélio Laranjeiro 				return -rte_errno;
1839e72dd09bSNélio Laranjeiro 			}
1840e72dd09bSNélio Laranjeiro 		}
1841a67323e4SShahaf Shuler 	}
1842e72dd09bSNélio Laranjeiro 	rte_kvargs_free(kvlist);
1843e72dd09bSNélio Laranjeiro 	return 0;
1844e72dd09bSNélio Laranjeiro }
1845e72dd09bSNélio Laranjeiro 
18467be600c8SYongseok Koh /**
184738b4b397SViacheslav Ovsiienko  * Configures the minimal amount of data to inline into WQE
184838b4b397SViacheslav Ovsiienko  * while sending packets.
184938b4b397SViacheslav Ovsiienko  *
185038b4b397SViacheslav Ovsiienko  * - the txq_inline_min has the maximal priority, if this
185138b4b397SViacheslav Ovsiienko  *   key is specified in devargs
185238b4b397SViacheslav Ovsiienko  * - if DevX is enabled the inline mode is queried from the
185338b4b397SViacheslav Ovsiienko  *   device (HCA attributes and NIC vport context if needed).
1854ee76bddcSThomas Monjalon  * - otherwise L2 mode (18 bytes) is assumed for ConnectX-4/4 Lx
185538b4b397SViacheslav Ovsiienko  *   and none (0 bytes) for other NICs
185638b4b397SViacheslav Ovsiienko  *
185738b4b397SViacheslav Ovsiienko  * @param spawn
185838b4b397SViacheslav Ovsiienko  *   Verbs device parameters (name, port, switch_info) to spawn.
185938b4b397SViacheslav Ovsiienko  * @param config
186038b4b397SViacheslav Ovsiienko  *   Device configuration parameters.
186138b4b397SViacheslav Ovsiienko  */
18622eb4d010SOphir Munk void
186338b4b397SViacheslav Ovsiienko mlx5_set_min_inline(struct mlx5_dev_spawn_data *spawn,
186438b4b397SViacheslav Ovsiienko 		    struct mlx5_dev_config *config)
186538b4b397SViacheslav Ovsiienko {
186638b4b397SViacheslav Ovsiienko 	if (config->txq_inline_min != MLX5_ARG_UNSET) {
186738b4b397SViacheslav Ovsiienko 		/* Application defines size of inlined data explicitly. */
186838b4b397SViacheslav Ovsiienko 		switch (spawn->pci_dev->id.device_id) {
186938b4b397SViacheslav Ovsiienko 		case PCI_DEVICE_ID_MELLANOX_CONNECTX4:
187038b4b397SViacheslav Ovsiienko 		case PCI_DEVICE_ID_MELLANOX_CONNECTX4VF:
187138b4b397SViacheslav Ovsiienko 			if (config->txq_inline_min <
187238b4b397SViacheslav Ovsiienko 				       (int)MLX5_INLINE_HSIZE_L2) {
187338b4b397SViacheslav Ovsiienko 				DRV_LOG(DEBUG,
187438b4b397SViacheslav Ovsiienko 					"txq_inline_mix aligned to minimal"
187538b4b397SViacheslav Ovsiienko 					" ConnectX-4 required value %d",
187638b4b397SViacheslav Ovsiienko 					(int)MLX5_INLINE_HSIZE_L2);
187738b4b397SViacheslav Ovsiienko 				config->txq_inline_min = MLX5_INLINE_HSIZE_L2;
187838b4b397SViacheslav Ovsiienko 			}
187938b4b397SViacheslav Ovsiienko 			break;
188038b4b397SViacheslav Ovsiienko 		}
188138b4b397SViacheslav Ovsiienko 		goto exit;
188238b4b397SViacheslav Ovsiienko 	}
188338b4b397SViacheslav Ovsiienko 	if (config->hca_attr.eth_net_offloads) {
188438b4b397SViacheslav Ovsiienko 		/* We have DevX enabled, inline mode queried successfully. */
188538b4b397SViacheslav Ovsiienko 		switch (config->hca_attr.wqe_inline_mode) {
188638b4b397SViacheslav Ovsiienko 		case MLX5_CAP_INLINE_MODE_L2:
188738b4b397SViacheslav Ovsiienko 			/* outer L2 header must be inlined. */
188838b4b397SViacheslav Ovsiienko 			config->txq_inline_min = MLX5_INLINE_HSIZE_L2;
188938b4b397SViacheslav Ovsiienko 			goto exit;
189038b4b397SViacheslav Ovsiienko 		case MLX5_CAP_INLINE_MODE_NOT_REQUIRED:
189138b4b397SViacheslav Ovsiienko 			/* No inline data are required by NIC. */
189238b4b397SViacheslav Ovsiienko 			config->txq_inline_min = MLX5_INLINE_HSIZE_NONE;
189338b4b397SViacheslav Ovsiienko 			config->hw_vlan_insert =
189438b4b397SViacheslav Ovsiienko 				config->hca_attr.wqe_vlan_insert;
189538b4b397SViacheslav Ovsiienko 			DRV_LOG(DEBUG, "Tx VLAN insertion is supported");
189638b4b397SViacheslav Ovsiienko 			goto exit;
189738b4b397SViacheslav Ovsiienko 		case MLX5_CAP_INLINE_MODE_VPORT_CONTEXT:
189838b4b397SViacheslav Ovsiienko 			/* inline mode is defined by NIC vport context. */
189938b4b397SViacheslav Ovsiienko 			if (!config->hca_attr.eth_virt)
190038b4b397SViacheslav Ovsiienko 				break;
190138b4b397SViacheslav Ovsiienko 			switch (config->hca_attr.vport_inline_mode) {
190238b4b397SViacheslav Ovsiienko 			case MLX5_INLINE_MODE_NONE:
190338b4b397SViacheslav Ovsiienko 				config->txq_inline_min =
190438b4b397SViacheslav Ovsiienko 					MLX5_INLINE_HSIZE_NONE;
190538b4b397SViacheslav Ovsiienko 				goto exit;
190638b4b397SViacheslav Ovsiienko 			case MLX5_INLINE_MODE_L2:
190738b4b397SViacheslav Ovsiienko 				config->txq_inline_min =
190838b4b397SViacheslav Ovsiienko 					MLX5_INLINE_HSIZE_L2;
190938b4b397SViacheslav Ovsiienko 				goto exit;
191038b4b397SViacheslav Ovsiienko 			case MLX5_INLINE_MODE_IP:
191138b4b397SViacheslav Ovsiienko 				config->txq_inline_min =
191238b4b397SViacheslav Ovsiienko 					MLX5_INLINE_HSIZE_L3;
191338b4b397SViacheslav Ovsiienko 				goto exit;
191438b4b397SViacheslav Ovsiienko 			case MLX5_INLINE_MODE_TCP_UDP:
191538b4b397SViacheslav Ovsiienko 				config->txq_inline_min =
191638b4b397SViacheslav Ovsiienko 					MLX5_INLINE_HSIZE_L4;
191738b4b397SViacheslav Ovsiienko 				goto exit;
191838b4b397SViacheslav Ovsiienko 			case MLX5_INLINE_MODE_INNER_L2:
191938b4b397SViacheslav Ovsiienko 				config->txq_inline_min =
192038b4b397SViacheslav Ovsiienko 					MLX5_INLINE_HSIZE_INNER_L2;
192138b4b397SViacheslav Ovsiienko 				goto exit;
192238b4b397SViacheslav Ovsiienko 			case MLX5_INLINE_MODE_INNER_IP:
192338b4b397SViacheslav Ovsiienko 				config->txq_inline_min =
192438b4b397SViacheslav Ovsiienko 					MLX5_INLINE_HSIZE_INNER_L3;
192538b4b397SViacheslav Ovsiienko 				goto exit;
192638b4b397SViacheslav Ovsiienko 			case MLX5_INLINE_MODE_INNER_TCP_UDP:
192738b4b397SViacheslav Ovsiienko 				config->txq_inline_min =
192838b4b397SViacheslav Ovsiienko 					MLX5_INLINE_HSIZE_INNER_L4;
192938b4b397SViacheslav Ovsiienko 				goto exit;
193038b4b397SViacheslav Ovsiienko 			}
193138b4b397SViacheslav Ovsiienko 		}
193238b4b397SViacheslav Ovsiienko 	}
193338b4b397SViacheslav Ovsiienko 	/*
193438b4b397SViacheslav Ovsiienko 	 * We get here if we are unable to deduce
193538b4b397SViacheslav Ovsiienko 	 * inline data size with DevX. Try PCI ID
193638b4b397SViacheslav Ovsiienko 	 * to determine old NICs.
193738b4b397SViacheslav Ovsiienko 	 */
193838b4b397SViacheslav Ovsiienko 	switch (spawn->pci_dev->id.device_id) {
193938b4b397SViacheslav Ovsiienko 	case PCI_DEVICE_ID_MELLANOX_CONNECTX4:
194038b4b397SViacheslav Ovsiienko 	case PCI_DEVICE_ID_MELLANOX_CONNECTX4VF:
194138b4b397SViacheslav Ovsiienko 	case PCI_DEVICE_ID_MELLANOX_CONNECTX4LX:
194238b4b397SViacheslav Ovsiienko 	case PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF:
1943614de6c8SViacheslav Ovsiienko 		config->txq_inline_min = MLX5_INLINE_HSIZE_L2;
194438b4b397SViacheslav Ovsiienko 		config->hw_vlan_insert = 0;
194538b4b397SViacheslav Ovsiienko 		break;
194638b4b397SViacheslav Ovsiienko 	case PCI_DEVICE_ID_MELLANOX_CONNECTX5:
194738b4b397SViacheslav Ovsiienko 	case PCI_DEVICE_ID_MELLANOX_CONNECTX5VF:
194838b4b397SViacheslav Ovsiienko 	case PCI_DEVICE_ID_MELLANOX_CONNECTX5EX:
194938b4b397SViacheslav Ovsiienko 	case PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF:
195038b4b397SViacheslav Ovsiienko 		/*
195138b4b397SViacheslav Ovsiienko 		 * These NICs support VLAN insertion from WQE and
195238b4b397SViacheslav Ovsiienko 		 * report the wqe_vlan_insert flag. But there is the bug
195338b4b397SViacheslav Ovsiienko 		 * and PFC control may be broken, so disable feature.
195438b4b397SViacheslav Ovsiienko 		 */
195538b4b397SViacheslav Ovsiienko 		config->hw_vlan_insert = 0;
195620215627SDavid Christensen 		config->txq_inline_min = MLX5_INLINE_HSIZE_NONE;
195738b4b397SViacheslav Ovsiienko 		break;
195838b4b397SViacheslav Ovsiienko 	default:
195938b4b397SViacheslav Ovsiienko 		config->txq_inline_min = MLX5_INLINE_HSIZE_NONE;
196038b4b397SViacheslav Ovsiienko 		break;
196138b4b397SViacheslav Ovsiienko 	}
196238b4b397SViacheslav Ovsiienko exit:
196338b4b397SViacheslav Ovsiienko 	DRV_LOG(DEBUG, "min tx inline configured: %d", config->txq_inline_min);
196438b4b397SViacheslav Ovsiienko }
196538b4b397SViacheslav Ovsiienko 
196638b4b397SViacheslav Ovsiienko /**
196739139371SViacheslav Ovsiienko  * Configures the metadata mask fields in the shared context.
196839139371SViacheslav Ovsiienko  *
196939139371SViacheslav Ovsiienko  * @param [in] dev
197039139371SViacheslav Ovsiienko  *   Pointer to Ethernet device.
197139139371SViacheslav Ovsiienko  */
19722eb4d010SOphir Munk void
197339139371SViacheslav Ovsiienko mlx5_set_metadata_mask(struct rte_eth_dev *dev)
197439139371SViacheslav Ovsiienko {
197539139371SViacheslav Ovsiienko 	struct mlx5_priv *priv = dev->data->dev_private;
19766e88bc42SOphir Munk 	struct mlx5_dev_ctx_shared *sh = priv->sh;
197739139371SViacheslav Ovsiienko 	uint32_t meta, mark, reg_c0;
197839139371SViacheslav Ovsiienko 
197939139371SViacheslav Ovsiienko 	reg_c0 = ~priv->vport_meta_mask;
198039139371SViacheslav Ovsiienko 	switch (priv->config.dv_xmeta_en) {
198139139371SViacheslav Ovsiienko 	case MLX5_XMETA_MODE_LEGACY:
198239139371SViacheslav Ovsiienko 		meta = UINT32_MAX;
198339139371SViacheslav Ovsiienko 		mark = MLX5_FLOW_MARK_MASK;
198439139371SViacheslav Ovsiienko 		break;
198539139371SViacheslav Ovsiienko 	case MLX5_XMETA_MODE_META16:
198639139371SViacheslav Ovsiienko 		meta = reg_c0 >> rte_bsf32(reg_c0);
198739139371SViacheslav Ovsiienko 		mark = MLX5_FLOW_MARK_MASK;
198839139371SViacheslav Ovsiienko 		break;
198939139371SViacheslav Ovsiienko 	case MLX5_XMETA_MODE_META32:
199039139371SViacheslav Ovsiienko 		meta = UINT32_MAX;
199139139371SViacheslav Ovsiienko 		mark = (reg_c0 >> rte_bsf32(reg_c0)) & MLX5_FLOW_MARK_MASK;
199239139371SViacheslav Ovsiienko 		break;
199339139371SViacheslav Ovsiienko 	default:
199439139371SViacheslav Ovsiienko 		meta = 0;
199539139371SViacheslav Ovsiienko 		mark = 0;
19968e46d4e1SAlexander Kozyrev 		MLX5_ASSERT(false);
199739139371SViacheslav Ovsiienko 		break;
199839139371SViacheslav Ovsiienko 	}
199939139371SViacheslav Ovsiienko 	if (sh->dv_mark_mask && sh->dv_mark_mask != mark)
200039139371SViacheslav Ovsiienko 		DRV_LOG(WARNING, "metadata MARK mask mismatche %08X:%08X",
200139139371SViacheslav Ovsiienko 				 sh->dv_mark_mask, mark);
200239139371SViacheslav Ovsiienko 	else
200339139371SViacheslav Ovsiienko 		sh->dv_mark_mask = mark;
200439139371SViacheslav Ovsiienko 	if (sh->dv_meta_mask && sh->dv_meta_mask != meta)
200539139371SViacheslav Ovsiienko 		DRV_LOG(WARNING, "metadata META mask mismatche %08X:%08X",
200639139371SViacheslav Ovsiienko 				 sh->dv_meta_mask, meta);
200739139371SViacheslav Ovsiienko 	else
200839139371SViacheslav Ovsiienko 		sh->dv_meta_mask = meta;
200939139371SViacheslav Ovsiienko 	if (sh->dv_regc0_mask && sh->dv_regc0_mask != reg_c0)
201039139371SViacheslav Ovsiienko 		DRV_LOG(WARNING, "metadata reg_c0 mask mismatche %08X:%08X",
201139139371SViacheslav Ovsiienko 				 sh->dv_meta_mask, reg_c0);
201239139371SViacheslav Ovsiienko 	else
201339139371SViacheslav Ovsiienko 		sh->dv_regc0_mask = reg_c0;
201439139371SViacheslav Ovsiienko 	DRV_LOG(DEBUG, "metadata mode %u", priv->config.dv_xmeta_en);
201539139371SViacheslav Ovsiienko 	DRV_LOG(DEBUG, "metadata MARK mask %08X", sh->dv_mark_mask);
201639139371SViacheslav Ovsiienko 	DRV_LOG(DEBUG, "metadata META mask %08X", sh->dv_meta_mask);
201739139371SViacheslav Ovsiienko 	DRV_LOG(DEBUG, "metadata reg_c0 mask %08X", sh->dv_regc0_mask);
201839139371SViacheslav Ovsiienko }
201939139371SViacheslav Ovsiienko 
2020efa79e68SOri Kam int
2021efa79e68SOri Kam rte_pmd_mlx5_get_dyn_flag_names(char *names[], unsigned int n)
2022efa79e68SOri Kam {
2023efa79e68SOri Kam 	static const char *const dynf_names[] = {
2024efa79e68SOri Kam 		RTE_PMD_MLX5_FINE_GRANULARITY_INLINE,
20258f848f32SViacheslav Ovsiienko 		RTE_MBUF_DYNFLAG_METADATA_NAME,
20268f848f32SViacheslav Ovsiienko 		RTE_MBUF_DYNFLAG_TX_TIMESTAMP_NAME
2027efa79e68SOri Kam 	};
2028efa79e68SOri Kam 	unsigned int i;
2029efa79e68SOri Kam 
2030efa79e68SOri Kam 	if (n < RTE_DIM(dynf_names))
2031efa79e68SOri Kam 		return -ENOMEM;
2032efa79e68SOri Kam 	for (i = 0; i < RTE_DIM(dynf_names); i++) {
2033efa79e68SOri Kam 		if (names[i] == NULL)
2034efa79e68SOri Kam 			return -EINVAL;
2035efa79e68SOri Kam 		strcpy(names[i], dynf_names[i]);
2036efa79e68SOri Kam 	}
2037efa79e68SOri Kam 	return RTE_DIM(dynf_names);
2038efa79e68SOri Kam }
2039efa79e68SOri Kam 
204021cae858SDekel Peled /**
20412eb4d010SOphir Munk  * Comparison callback to sort device data.
204292d5dd48SViacheslav Ovsiienko  *
20432eb4d010SOphir Munk  * This is meant to be used with qsort().
204492d5dd48SViacheslav Ovsiienko  *
20452eb4d010SOphir Munk  * @param a[in]
20462eb4d010SOphir Munk  *   Pointer to pointer to first data object.
20472eb4d010SOphir Munk  * @param b[in]
20482eb4d010SOphir Munk  *   Pointer to pointer to second data object.
204992d5dd48SViacheslav Ovsiienko  *
205092d5dd48SViacheslav Ovsiienko  * @return
20512eb4d010SOphir Munk  *   0 if both objects are equal, less than 0 if the first argument is less
20522eb4d010SOphir Munk  *   than the second, greater than 0 otherwise.
205392d5dd48SViacheslav Ovsiienko  */
20542eb4d010SOphir Munk int
205592d5dd48SViacheslav Ovsiienko mlx5_dev_check_sibling_config(struct mlx5_priv *priv,
205692d5dd48SViacheslav Ovsiienko 			      struct mlx5_dev_config *config)
205792d5dd48SViacheslav Ovsiienko {
20586e88bc42SOphir Munk 	struct mlx5_dev_ctx_shared *sh = priv->sh;
205992d5dd48SViacheslav Ovsiienko 	struct mlx5_dev_config *sh_conf = NULL;
206092d5dd48SViacheslav Ovsiienko 	uint16_t port_id;
206192d5dd48SViacheslav Ovsiienko 
20628e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(sh);
206392d5dd48SViacheslav Ovsiienko 	/* Nothing to compare for the single/first device. */
206492d5dd48SViacheslav Ovsiienko 	if (sh->refcnt == 1)
206592d5dd48SViacheslav Ovsiienko 		return 0;
206692d5dd48SViacheslav Ovsiienko 	/* Find the device with shared context. */
2067fbc83412SViacheslav Ovsiienko 	MLX5_ETH_FOREACH_DEV(port_id, priv->pci_dev) {
206892d5dd48SViacheslav Ovsiienko 		struct mlx5_priv *opriv =
206992d5dd48SViacheslav Ovsiienko 			rte_eth_devices[port_id].data->dev_private;
207092d5dd48SViacheslav Ovsiienko 
207192d5dd48SViacheslav Ovsiienko 		if (opriv && opriv != priv && opriv->sh == sh) {
207292d5dd48SViacheslav Ovsiienko 			sh_conf = &opriv->config;
207392d5dd48SViacheslav Ovsiienko 			break;
207492d5dd48SViacheslav Ovsiienko 		}
207592d5dd48SViacheslav Ovsiienko 	}
207692d5dd48SViacheslav Ovsiienko 	if (!sh_conf)
207792d5dd48SViacheslav Ovsiienko 		return 0;
207892d5dd48SViacheslav Ovsiienko 	if (sh_conf->dv_flow_en ^ config->dv_flow_en) {
207992d5dd48SViacheslav Ovsiienko 		DRV_LOG(ERR, "\"dv_flow_en\" configuration mismatch"
208092d5dd48SViacheslav Ovsiienko 			     " for shared %s context", sh->ibdev_name);
208192d5dd48SViacheslav Ovsiienko 		rte_errno = EINVAL;
208292d5dd48SViacheslav Ovsiienko 		return rte_errno;
208392d5dd48SViacheslav Ovsiienko 	}
20842d241515SViacheslav Ovsiienko 	if (sh_conf->dv_xmeta_en ^ config->dv_xmeta_en) {
20852d241515SViacheslav Ovsiienko 		DRV_LOG(ERR, "\"dv_xmeta_en\" configuration mismatch"
20862d241515SViacheslav Ovsiienko 			     " for shared %s context", sh->ibdev_name);
20872d241515SViacheslav Ovsiienko 		rte_errno = EINVAL;
20882d241515SViacheslav Ovsiienko 		return rte_errno;
20892d241515SViacheslav Ovsiienko 	}
209092d5dd48SViacheslav Ovsiienko 	return 0;
209192d5dd48SViacheslav Ovsiienko }
2092771fa900SAdrien Mazarguil 
2093fbc83412SViacheslav Ovsiienko /**
2094fbc83412SViacheslav Ovsiienko  * Look for the ethernet device belonging to mlx5 driver.
2095fbc83412SViacheslav Ovsiienko  *
2096fbc83412SViacheslav Ovsiienko  * @param[in] port_id
2097fbc83412SViacheslav Ovsiienko  *   port_id to start looking for device.
2098fbc83412SViacheslav Ovsiienko  * @param[in] pci_dev
2099fbc83412SViacheslav Ovsiienko  *   Pointer to the hint PCI device. When device is being probed
2100fbc83412SViacheslav Ovsiienko  *   the its siblings (master and preceding representors might
21012eb4d010SOphir Munk  *   not have assigned driver yet (because the mlx5_os_pci_probe()
2102fbc83412SViacheslav Ovsiienko  *   is not completed yet, for this case match on hint PCI
2103fbc83412SViacheslav Ovsiienko  *   device may be used to detect sibling device.
2104fbc83412SViacheslav Ovsiienko  *
2105fbc83412SViacheslav Ovsiienko  * @return
2106fbc83412SViacheslav Ovsiienko  *   port_id of found device, RTE_MAX_ETHPORT if not found.
2107fbc83412SViacheslav Ovsiienko  */
2108f7e95215SViacheslav Ovsiienko uint16_t
2109fbc83412SViacheslav Ovsiienko mlx5_eth_find_next(uint16_t port_id, struct rte_pci_device *pci_dev)
2110f7e95215SViacheslav Ovsiienko {
2111f7e95215SViacheslav Ovsiienko 	while (port_id < RTE_MAX_ETHPORTS) {
2112f7e95215SViacheslav Ovsiienko 		struct rte_eth_dev *dev = &rte_eth_devices[port_id];
2113f7e95215SViacheslav Ovsiienko 
2114f7e95215SViacheslav Ovsiienko 		if (dev->state != RTE_ETH_DEV_UNUSED &&
2115f7e95215SViacheslav Ovsiienko 		    dev->device &&
2116fbc83412SViacheslav Ovsiienko 		    (dev->device == &pci_dev->device ||
2117fbc83412SViacheslav Ovsiienko 		     (dev->device->driver &&
2118f7e95215SViacheslav Ovsiienko 		     dev->device->driver->name &&
2119*188773a2SAsaf Penso 		     !strcmp(dev->device->driver->name, MLX5_PCI_DRIVER_NAME))))
2120f7e95215SViacheslav Ovsiienko 			break;
2121f7e95215SViacheslav Ovsiienko 		port_id++;
2122f7e95215SViacheslav Ovsiienko 	}
2123f7e95215SViacheslav Ovsiienko 	if (port_id >= RTE_MAX_ETHPORTS)
2124f7e95215SViacheslav Ovsiienko 		return RTE_MAX_ETHPORTS;
2125f7e95215SViacheslav Ovsiienko 	return port_id;
2126f7e95215SViacheslav Ovsiienko }
2127f7e95215SViacheslav Ovsiienko 
21283a820742SOphir Munk /**
21293a820742SOphir Munk  * DPDK callback to remove a PCI device.
21303a820742SOphir Munk  *
21313a820742SOphir Munk  * This function removes all Ethernet devices belong to a given PCI device.
21323a820742SOphir Munk  *
21333a820742SOphir Munk  * @param[in] pci_dev
21343a820742SOphir Munk  *   Pointer to the PCI device.
21353a820742SOphir Munk  *
21363a820742SOphir Munk  * @return
21373a820742SOphir Munk  *   0 on success, the function cannot fail.
21383a820742SOphir Munk  */
21393a820742SOphir Munk static int
21403a820742SOphir Munk mlx5_pci_remove(struct rte_pci_device *pci_dev)
21413a820742SOphir Munk {
21423a820742SOphir Munk 	uint16_t port_id;
21438a5a0aadSThomas Monjalon 	int ret = 0;
21443a820742SOphir Munk 
21452786b7bfSSuanming Mou 	RTE_ETH_FOREACH_DEV_OF(port_id, &pci_dev->device) {
21462786b7bfSSuanming Mou 		/*
21472786b7bfSSuanming Mou 		 * mlx5_dev_close() is not registered to secondary process,
21482786b7bfSSuanming Mou 		 * call the close function explicitly for secondary process.
21492786b7bfSSuanming Mou 		 */
21502786b7bfSSuanming Mou 		if (rte_eal_process_type() == RTE_PROC_SECONDARY)
21518a5a0aadSThomas Monjalon 			ret |= mlx5_dev_close(&rte_eth_devices[port_id]);
21522786b7bfSSuanming Mou 		else
21538a5a0aadSThomas Monjalon 			ret |= rte_eth_dev_close(port_id);
21542786b7bfSSuanming Mou 	}
21558a5a0aadSThomas Monjalon 	return ret == 0 ? 0 : -EIO;
21563a820742SOphir Munk }
21573a820742SOphir Munk 
2158771fa900SAdrien Mazarguil static const struct rte_pci_id mlx5_pci_id_map[] = {
2159771fa900SAdrien Mazarguil 	{
21601d1bc870SNélio Laranjeiro 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
21611d1bc870SNélio Laranjeiro 			       PCI_DEVICE_ID_MELLANOX_CONNECTX4)
2162771fa900SAdrien Mazarguil 	},
2163771fa900SAdrien Mazarguil 	{
21641d1bc870SNélio Laranjeiro 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
21651d1bc870SNélio Laranjeiro 			       PCI_DEVICE_ID_MELLANOX_CONNECTX4VF)
2166771fa900SAdrien Mazarguil 	},
2167771fa900SAdrien Mazarguil 	{
21681d1bc870SNélio Laranjeiro 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
21691d1bc870SNélio Laranjeiro 			       PCI_DEVICE_ID_MELLANOX_CONNECTX4LX)
2170771fa900SAdrien Mazarguil 	},
2171771fa900SAdrien Mazarguil 	{
21721d1bc870SNélio Laranjeiro 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
21731d1bc870SNélio Laranjeiro 			       PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF)
2174771fa900SAdrien Mazarguil 	},
2175771fa900SAdrien Mazarguil 	{
2176528a9fbeSYongseok Koh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
2177528a9fbeSYongseok Koh 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5)
2178528a9fbeSYongseok Koh 	},
2179528a9fbeSYongseok Koh 	{
2180528a9fbeSYongseok Koh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
2181528a9fbeSYongseok Koh 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5VF)
2182528a9fbeSYongseok Koh 	},
2183528a9fbeSYongseok Koh 	{
2184528a9fbeSYongseok Koh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
2185528a9fbeSYongseok Koh 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5EX)
2186528a9fbeSYongseok Koh 	},
2187528a9fbeSYongseok Koh 	{
2188528a9fbeSYongseok Koh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
2189528a9fbeSYongseok Koh 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF)
2190528a9fbeSYongseok Koh 	},
2191528a9fbeSYongseok Koh 	{
2192dd3331c6SShahaf Shuler 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
2193dd3331c6SShahaf Shuler 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5BF)
2194dd3331c6SShahaf Shuler 	},
2195dd3331c6SShahaf Shuler 	{
2196c322c0e5SOri Kam 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
2197c322c0e5SOri Kam 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5BFVF)
2198c322c0e5SOri Kam 	},
2199c322c0e5SOri Kam 	{
2200f0354d84SWisam Jaddo 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
2201f0354d84SWisam Jaddo 				PCI_DEVICE_ID_MELLANOX_CONNECTX6)
2202f0354d84SWisam Jaddo 	},
2203f0354d84SWisam Jaddo 	{
2204f0354d84SWisam Jaddo 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
2205f0354d84SWisam Jaddo 				PCI_DEVICE_ID_MELLANOX_CONNECTX6VF)
2206f0354d84SWisam Jaddo 	},
2207f0354d84SWisam Jaddo 	{
22085fc66630SRaslan Darawsheh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
22095fc66630SRaslan Darawsheh 				PCI_DEVICE_ID_MELLANOX_CONNECTX6DX)
22105fc66630SRaslan Darawsheh 	},
22115fc66630SRaslan Darawsheh 	{
22125fc66630SRaslan Darawsheh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
22133ea12cadSRaslan Darawsheh 				PCI_DEVICE_ID_MELLANOX_CONNECTXVF)
22145fc66630SRaslan Darawsheh 	},
22155fc66630SRaslan Darawsheh 	{
221658b4a2b1SRaslan Darawsheh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
221758b4a2b1SRaslan Darawsheh 				PCI_DEVICE_ID_MELLANOX_CONNECTX6DXBF)
221858b4a2b1SRaslan Darawsheh 	},
221958b4a2b1SRaslan Darawsheh 	{
222028c9a7d7SAli Alnubani 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
222128c9a7d7SAli Alnubani 				PCI_DEVICE_ID_MELLANOX_CONNECTX6LX)
222228c9a7d7SAli Alnubani 	},
222328c9a7d7SAli Alnubani 	{
22246ca37b06SRaslan Darawsheh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
22256ca37b06SRaslan Darawsheh 				PCI_DEVICE_ID_MELLANOX_CONNECTX7)
22266ca37b06SRaslan Darawsheh 	},
22276ca37b06SRaslan Darawsheh 	{
22286ca37b06SRaslan Darawsheh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
22296ca37b06SRaslan Darawsheh 				PCI_DEVICE_ID_MELLANOX_CONNECTX7BF)
22306ca37b06SRaslan Darawsheh 	},
22316ca37b06SRaslan Darawsheh 	{
2232771fa900SAdrien Mazarguil 		.vendor_id = 0
2233771fa900SAdrien Mazarguil 	}
2234771fa900SAdrien Mazarguil };
2235771fa900SAdrien Mazarguil 
2236392bf908SParav Pandit static struct mlx5_pci_driver mlx5_driver = {
2237392bf908SParav Pandit 	.driver_class = MLX5_CLASS_NET,
2238392bf908SParav Pandit 	.pci_driver = {
22392f3193cfSJan Viktorin 		.driver = {
2240*188773a2SAsaf Penso 			.name = MLX5_PCI_DRIVER_NAME,
22412f3193cfSJan Viktorin 		},
2242771fa900SAdrien Mazarguil 		.id_table = mlx5_pci_id_map,
22432eb4d010SOphir Munk 		.probe = mlx5_os_pci_probe,
22443a820742SOphir Munk 		.remove = mlx5_pci_remove,
2245989e999dSShahaf Shuler 		.dma_map = mlx5_dma_map,
2246989e999dSShahaf Shuler 		.dma_unmap = mlx5_dma_unmap,
224710f3581dSOphir Munk 		.drv_flags = PCI_DRV_FLAGS,
2248392bf908SParav Pandit 	},
2249771fa900SAdrien Mazarguil };
2250771fa900SAdrien Mazarguil 
22519c99878aSJerin Jacob /* Initialize driver log type. */
22529c99878aSJerin Jacob RTE_LOG_REGISTER(mlx5_logtype, pmd.net.mlx5, NOTICE)
22539c99878aSJerin Jacob 
2254771fa900SAdrien Mazarguil /**
2255771fa900SAdrien Mazarguil  * Driver initialization routine.
2256771fa900SAdrien Mazarguil  */
2257f8e99896SThomas Monjalon RTE_INIT(rte_mlx5_pmd_init)
2258771fa900SAdrien Mazarguil {
2259ef65067cSTal Shnaiderman 	pthread_mutex_init(&mlx5_dev_ctx_list_mutex, NULL);
226082088001SParav Pandit 	mlx5_common_init();
22615f8ba81cSXueming Li 	/* Build the static tables for Verbs conversion. */
2262ea16068cSYongseok Koh 	mlx5_set_ptype_table();
22635f8ba81cSXueming Li 	mlx5_set_cksum_table();
22645f8ba81cSXueming Li 	mlx5_set_swp_types_table();
22657b4f1e6bSMatan Azrad 	if (mlx5_glue)
2266392bf908SParav Pandit 		mlx5_pci_driver_register(&mlx5_driver);
2267771fa900SAdrien Mazarguil }
2268771fa900SAdrien Mazarguil 
226901f19227SShreyansh Jain RTE_PMD_EXPORT_NAME(net_mlx5, __COUNTER__);
227001f19227SShreyansh Jain RTE_PMD_REGISTER_PCI_TABLE(net_mlx5, mlx5_pci_id_map);
22710880c401SOlivier Matz RTE_PMD_REGISTER_KMOD_DEP(net_mlx5, "* ib_uverbs & mlx5_core & mlx5_ib");
2272