18fd92a66SOlivier Matz /* SPDX-License-Identifier: BSD-3-Clause 2771fa900SAdrien Mazarguil * Copyright 2015 6WIND S.A. 35feecc57SShahaf Shuler * Copyright 2015 Mellanox Technologies, Ltd 4771fa900SAdrien Mazarguil */ 5771fa900SAdrien Mazarguil 6771fa900SAdrien Mazarguil #include <stddef.h> 7771fa900SAdrien Mazarguil #include <unistd.h> 8771fa900SAdrien Mazarguil #include <string.h> 9771fa900SAdrien Mazarguil #include <assert.h> 1059b91becSAdrien Mazarguil #include <dlfcn.h> 11771fa900SAdrien Mazarguil #include <stdint.h> 12771fa900SAdrien Mazarguil #include <stdlib.h> 13e72dd09bSNélio Laranjeiro #include <errno.h> 14771fa900SAdrien Mazarguil #include <net/if.h> 154a984153SXueming Li #include <sys/mman.h> 16ccdcba53SNélio Laranjeiro #include <linux/rtnetlink.h> 17771fa900SAdrien Mazarguil 18771fa900SAdrien Mazarguil /* Verbs header. */ 19771fa900SAdrien Mazarguil /* ISO C doesn't support unnamed structs/unions, disabling -pedantic. */ 20771fa900SAdrien Mazarguil #ifdef PEDANTIC 21fc5b160fSBruce Richardson #pragma GCC diagnostic ignored "-Wpedantic" 22771fa900SAdrien Mazarguil #endif 23771fa900SAdrien Mazarguil #include <infiniband/verbs.h> 24771fa900SAdrien Mazarguil #ifdef PEDANTIC 25fc5b160fSBruce Richardson #pragma GCC diagnostic error "-Wpedantic" 26771fa900SAdrien Mazarguil #endif 27771fa900SAdrien Mazarguil 28771fa900SAdrien Mazarguil #include <rte_malloc.h> 29ffc905f3SFerruh Yigit #include <rte_ethdev_driver.h> 30fdf91e0fSJan Blunck #include <rte_ethdev_pci.h> 31771fa900SAdrien Mazarguil #include <rte_pci.h> 32c752998bSGaetan Rivet #include <rte_bus_pci.h> 33771fa900SAdrien Mazarguil #include <rte_common.h> 3459b91becSAdrien Mazarguil #include <rte_config.h> 354a984153SXueming Li #include <rte_eal_memconfig.h> 36e72dd09bSNélio Laranjeiro #include <rte_kvargs.h> 37e89c15b6SAdrien Mazarguil #include <rte_rwlock.h> 38e89c15b6SAdrien Mazarguil #include <rte_spinlock.h> 39771fa900SAdrien Mazarguil 40771fa900SAdrien Mazarguil #include "mlx5.h" 41771fa900SAdrien Mazarguil #include "mlx5_utils.h" 422e22920bSAdrien Mazarguil #include "mlx5_rxtx.h" 43771fa900SAdrien Mazarguil #include "mlx5_autoconf.h" 4413d57bd5SAdrien Mazarguil #include "mlx5_defs.h" 450e83b8e5SNelio Laranjeiro #include "mlx5_glue.h" 46974f1e7eSYongseok Koh #include "mlx5_mr.h" 47771fa900SAdrien Mazarguil 4899c12dccSNélio Laranjeiro /* Device parameter to enable RX completion queue compression. */ 4999c12dccSNélio Laranjeiro #define MLX5_RXQ_CQE_COMP_EN "rxq_cqe_comp_en" 5099c12dccSNélio Laranjeiro 517d6bf6b8SYongseok Koh /* Device parameter to enable Multi-Packet Rx queue. */ 527d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_EN "mprq_en" 537d6bf6b8SYongseok Koh 547d6bf6b8SYongseok Koh /* Device parameter to configure log 2 of the number of strides for MPRQ. */ 557d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_LOG_STRIDE_NUM "mprq_log_stride_num" 567d6bf6b8SYongseok Koh 577d6bf6b8SYongseok Koh /* Device parameter to limit the size of memcpy'd packet for MPRQ. */ 587d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_MAX_MEMCPY_LEN "mprq_max_memcpy_len" 597d6bf6b8SYongseok Koh 607d6bf6b8SYongseok Koh /* Device parameter to set the minimum number of Rx queues to enable MPRQ. */ 617d6bf6b8SYongseok Koh #define MLX5_RXQS_MIN_MPRQ "rxqs_min_mprq" 627d6bf6b8SYongseok Koh 632a66cf37SYaacov Hazan /* Device parameter to configure inline send. */ 642a66cf37SYaacov Hazan #define MLX5_TXQ_INLINE "txq_inline" 652a66cf37SYaacov Hazan 662a66cf37SYaacov Hazan /* 672a66cf37SYaacov Hazan * Device parameter to configure the number of TX queues threshold for 682a66cf37SYaacov Hazan * enabling inline send. 692a66cf37SYaacov Hazan */ 702a66cf37SYaacov Hazan #define MLX5_TXQS_MIN_INLINE "txqs_min_inline" 712a66cf37SYaacov Hazan 72230189d9SNélio Laranjeiro /* Device parameter to enable multi-packet send WQEs. */ 73230189d9SNélio Laranjeiro #define MLX5_TXQ_MPW_EN "txq_mpw_en" 74230189d9SNélio Laranjeiro 756ce84bd8SYongseok Koh /* Device parameter to include 2 dsegs in the title WQEBB. */ 766ce84bd8SYongseok Koh #define MLX5_TXQ_MPW_HDR_DSEG_EN "txq_mpw_hdr_dseg_en" 776ce84bd8SYongseok Koh 786ce84bd8SYongseok Koh /* Device parameter to limit the size of inlining packet. */ 796ce84bd8SYongseok Koh #define MLX5_TXQ_MAX_INLINE_LEN "txq_max_inline_len" 806ce84bd8SYongseok Koh 815644d5b9SNelio Laranjeiro /* Device parameter to enable hardware Tx vector. */ 825644d5b9SNelio Laranjeiro #define MLX5_TX_VEC_EN "tx_vec_en" 835644d5b9SNelio Laranjeiro 845644d5b9SNelio Laranjeiro /* Device parameter to enable hardware Rx vector. */ 855644d5b9SNelio Laranjeiro #define MLX5_RX_VEC_EN "rx_vec_en" 865644d5b9SNelio Laranjeiro 8778a54648SXueming Li /* Allow L3 VXLAN flow creation. */ 8878a54648SXueming Li #define MLX5_L3_VXLAN_EN "l3_vxlan_en" 8978a54648SXueming Li 90db209cc3SNélio Laranjeiro /* Activate Netlink support in VF mode. */ 91db209cc3SNélio Laranjeiro #define MLX5_VF_NL_EN "vf_nl_en" 92db209cc3SNélio Laranjeiro 9343e9d979SShachar Beiser #ifndef HAVE_IBV_MLX5_MOD_MPW 9443e9d979SShachar Beiser #define MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED (1 << 2) 9543e9d979SShachar Beiser #define MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW (1 << 3) 9643e9d979SShachar Beiser #endif 9743e9d979SShachar Beiser 98523f5a74SYongseok Koh #ifndef HAVE_IBV_MLX5_MOD_CQE_128B_COMP 99523f5a74SYongseok Koh #define MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP (1 << 4) 100523f5a74SYongseok Koh #endif 101523f5a74SYongseok Koh 102974f1e7eSYongseok Koh static const char *MZ_MLX5_PMD_SHARED_DATA = "mlx5_pmd_shared_data"; 103974f1e7eSYongseok Koh 104974f1e7eSYongseok Koh /* Shared memory between primary and secondary processes. */ 105974f1e7eSYongseok Koh struct mlx5_shared_data *mlx5_shared_data; 106974f1e7eSYongseok Koh 107974f1e7eSYongseok Koh /* Spinlock for mlx5_shared_data allocation. */ 108974f1e7eSYongseok Koh static rte_spinlock_t mlx5_shared_data_lock = RTE_SPINLOCK_INITIALIZER; 109974f1e7eSYongseok Koh 110a170a30dSNélio Laranjeiro /** Driver-specific log messages type. */ 111a170a30dSNélio Laranjeiro int mlx5_logtype; 112a170a30dSNélio Laranjeiro 113771fa900SAdrien Mazarguil /** 114974f1e7eSYongseok Koh * Prepare shared data between primary and secondary process. 115974f1e7eSYongseok Koh */ 116974f1e7eSYongseok Koh static void 117974f1e7eSYongseok Koh mlx5_prepare_shared_data(void) 118974f1e7eSYongseok Koh { 119974f1e7eSYongseok Koh const struct rte_memzone *mz; 120974f1e7eSYongseok Koh 121974f1e7eSYongseok Koh rte_spinlock_lock(&mlx5_shared_data_lock); 122974f1e7eSYongseok Koh if (mlx5_shared_data == NULL) { 123974f1e7eSYongseok Koh if (rte_eal_process_type() == RTE_PROC_PRIMARY) { 124974f1e7eSYongseok Koh /* Allocate shared memory. */ 125974f1e7eSYongseok Koh mz = rte_memzone_reserve(MZ_MLX5_PMD_SHARED_DATA, 126974f1e7eSYongseok Koh sizeof(*mlx5_shared_data), 127974f1e7eSYongseok Koh SOCKET_ID_ANY, 0); 128974f1e7eSYongseok Koh } else { 129974f1e7eSYongseok Koh /* Lookup allocated shared memory. */ 130974f1e7eSYongseok Koh mz = rte_memzone_lookup(MZ_MLX5_PMD_SHARED_DATA); 131974f1e7eSYongseok Koh } 132974f1e7eSYongseok Koh if (mz == NULL) 133974f1e7eSYongseok Koh rte_panic("Cannot allocate mlx5 shared data\n"); 134974f1e7eSYongseok Koh mlx5_shared_data = mz->addr; 135974f1e7eSYongseok Koh /* Initialize shared data. */ 136974f1e7eSYongseok Koh if (rte_eal_process_type() == RTE_PROC_PRIMARY) { 137974f1e7eSYongseok Koh LIST_INIT(&mlx5_shared_data->mem_event_cb_list); 138974f1e7eSYongseok Koh rte_rwlock_init(&mlx5_shared_data->mem_event_rwlock); 139974f1e7eSYongseok Koh } 140974f1e7eSYongseok Koh } 141974f1e7eSYongseok Koh rte_spinlock_unlock(&mlx5_shared_data_lock); 142974f1e7eSYongseok Koh } 143974f1e7eSYongseok Koh 144974f1e7eSYongseok Koh /** 1454d803a72SOlga Shern * Retrieve integer value from environment variable. 1464d803a72SOlga Shern * 1474d803a72SOlga Shern * @param[in] name 1484d803a72SOlga Shern * Environment variable name. 1494d803a72SOlga Shern * 1504d803a72SOlga Shern * @return 1514d803a72SOlga Shern * Integer value, 0 if the variable is not set. 1524d803a72SOlga Shern */ 1534d803a72SOlga Shern int 1544d803a72SOlga Shern mlx5_getenv_int(const char *name) 1554d803a72SOlga Shern { 1564d803a72SOlga Shern const char *val = getenv(name); 1574d803a72SOlga Shern 1584d803a72SOlga Shern if (val == NULL) 1594d803a72SOlga Shern return 0; 1604d803a72SOlga Shern return atoi(val); 1614d803a72SOlga Shern } 1624d803a72SOlga Shern 1634d803a72SOlga Shern /** 1641e3a39f7SXueming Li * Verbs callback to allocate a memory. This function should allocate the space 1651e3a39f7SXueming Li * according to the size provided residing inside a huge page. 1661e3a39f7SXueming Li * Please note that all allocation must respect the alignment from libmlx5 1671e3a39f7SXueming Li * (i.e. currently sysconf(_SC_PAGESIZE)). 1681e3a39f7SXueming Li * 1691e3a39f7SXueming Li * @param[in] size 1701e3a39f7SXueming Li * The size in bytes of the memory to allocate. 1711e3a39f7SXueming Li * @param[in] data 1721e3a39f7SXueming Li * A pointer to the callback data. 1731e3a39f7SXueming Li * 1741e3a39f7SXueming Li * @return 175a6d83b6aSNélio Laranjeiro * Allocated buffer, NULL otherwise and rte_errno is set. 1761e3a39f7SXueming Li */ 1771e3a39f7SXueming Li static void * 1781e3a39f7SXueming Li mlx5_alloc_verbs_buf(size_t size, void *data) 1791e3a39f7SXueming Li { 1801e3a39f7SXueming Li struct priv *priv = data; 1811e3a39f7SXueming Li void *ret; 1821e3a39f7SXueming Li size_t alignment = sysconf(_SC_PAGESIZE); 183d10b09dbSOlivier Matz unsigned int socket = SOCKET_ID_ANY; 1841e3a39f7SXueming Li 185d10b09dbSOlivier Matz if (priv->verbs_alloc_ctx.type == MLX5_VERBS_ALLOC_TYPE_TX_QUEUE) { 186d10b09dbSOlivier Matz const struct mlx5_txq_ctrl *ctrl = priv->verbs_alloc_ctx.obj; 187d10b09dbSOlivier Matz 188d10b09dbSOlivier Matz socket = ctrl->socket; 189d10b09dbSOlivier Matz } else if (priv->verbs_alloc_ctx.type == 190d10b09dbSOlivier Matz MLX5_VERBS_ALLOC_TYPE_RX_QUEUE) { 191d10b09dbSOlivier Matz const struct mlx5_rxq_ctrl *ctrl = priv->verbs_alloc_ctx.obj; 192d10b09dbSOlivier Matz 193d10b09dbSOlivier Matz socket = ctrl->socket; 194d10b09dbSOlivier Matz } 1951e3a39f7SXueming Li assert(data != NULL); 196d10b09dbSOlivier Matz ret = rte_malloc_socket(__func__, size, alignment, socket); 197a6d83b6aSNélio Laranjeiro if (!ret && size) 198a6d83b6aSNélio Laranjeiro rte_errno = ENOMEM; 1991e3a39f7SXueming Li return ret; 2001e3a39f7SXueming Li } 2011e3a39f7SXueming Li 2021e3a39f7SXueming Li /** 2031e3a39f7SXueming Li * Verbs callback to free a memory. 2041e3a39f7SXueming Li * 2051e3a39f7SXueming Li * @param[in] ptr 2061e3a39f7SXueming Li * A pointer to the memory to free. 2071e3a39f7SXueming Li * @param[in] data 2081e3a39f7SXueming Li * A pointer to the callback data. 2091e3a39f7SXueming Li */ 2101e3a39f7SXueming Li static void 2111e3a39f7SXueming Li mlx5_free_verbs_buf(void *ptr, void *data __rte_unused) 2121e3a39f7SXueming Li { 2131e3a39f7SXueming Li assert(data != NULL); 2141e3a39f7SXueming Li rte_free(ptr); 2151e3a39f7SXueming Li } 2161e3a39f7SXueming Li 2171e3a39f7SXueming Li /** 218771fa900SAdrien Mazarguil * DPDK callback to close the device. 219771fa900SAdrien Mazarguil * 220771fa900SAdrien Mazarguil * Destroy all queues and objects, free memory. 221771fa900SAdrien Mazarguil * 222771fa900SAdrien Mazarguil * @param dev 223771fa900SAdrien Mazarguil * Pointer to Ethernet device structure. 224771fa900SAdrien Mazarguil */ 225771fa900SAdrien Mazarguil static void 226771fa900SAdrien Mazarguil mlx5_dev_close(struct rte_eth_dev *dev) 227771fa900SAdrien Mazarguil { 22801d79216SNélio Laranjeiro struct priv *priv = dev->data->dev_private; 2292e22920bSAdrien Mazarguil unsigned int i; 2306af6b973SNélio Laranjeiro int ret; 231771fa900SAdrien Mazarguil 232a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %u closing device \"%s\"", 2330f99970bSNélio Laranjeiro dev->data->port_id, 234771fa900SAdrien Mazarguil ((priv->ctx != NULL) ? priv->ctx->device->name : "")); 235ecc1c29dSAdrien Mazarguil /* In case mlx5_dev_stop() has not been called. */ 236af4f09f2SNélio Laranjeiro mlx5_dev_interrupt_handler_uninstall(dev); 237af4f09f2SNélio Laranjeiro mlx5_traffic_disable(dev); 2382e22920bSAdrien Mazarguil /* Prevent crashes when queues are still in use. */ 2392e22920bSAdrien Mazarguil dev->rx_pkt_burst = removed_rx_burst; 2402e22920bSAdrien Mazarguil dev->tx_pkt_burst = removed_tx_burst; 2412e22920bSAdrien Mazarguil if (priv->rxqs != NULL) { 2422e22920bSAdrien Mazarguil /* XXX race condition if mlx5_rx_burst() is still running. */ 2432e22920bSAdrien Mazarguil usleep(1000); 244a1366b1aSNélio Laranjeiro for (i = 0; (i != priv->rxqs_n); ++i) 245af4f09f2SNélio Laranjeiro mlx5_rxq_release(dev, i); 2462e22920bSAdrien Mazarguil priv->rxqs_n = 0; 2472e22920bSAdrien Mazarguil priv->rxqs = NULL; 2482e22920bSAdrien Mazarguil } 2492e22920bSAdrien Mazarguil if (priv->txqs != NULL) { 2502e22920bSAdrien Mazarguil /* XXX race condition if mlx5_tx_burst() is still running. */ 2512e22920bSAdrien Mazarguil usleep(1000); 2526e78005aSNélio Laranjeiro for (i = 0; (i != priv->txqs_n); ++i) 253af4f09f2SNélio Laranjeiro mlx5_txq_release(dev, i); 2542e22920bSAdrien Mazarguil priv->txqs_n = 0; 2552e22920bSAdrien Mazarguil priv->txqs = NULL; 2562e22920bSAdrien Mazarguil } 257b43802b4SXueming Li mlx5_flow_delete_drop_queue(dev); 2587d6bf6b8SYongseok Koh mlx5_mprq_free_mp(dev); 259974f1e7eSYongseok Koh mlx5_mr_release(dev); 260771fa900SAdrien Mazarguil if (priv->pd != NULL) { 261771fa900SAdrien Mazarguil assert(priv->ctx != NULL); 2620e83b8e5SNelio Laranjeiro claim_zero(mlx5_glue->dealloc_pd(priv->pd)); 2630e83b8e5SNelio Laranjeiro claim_zero(mlx5_glue->close_device(priv->ctx)); 264771fa900SAdrien Mazarguil } else 265771fa900SAdrien Mazarguil assert(priv->ctx == NULL); 26629c1d8bbSNélio Laranjeiro if (priv->rss_conf.rss_key != NULL) 26729c1d8bbSNélio Laranjeiro rte_free(priv->rss_conf.rss_key); 268634efbc2SNelio Laranjeiro if (priv->reta_idx != NULL) 269634efbc2SNelio Laranjeiro rte_free(priv->reta_idx); 2708c5bca92SXueming Li if (priv->primary_socket) 271af4f09f2SNélio Laranjeiro mlx5_socket_uninit(dev); 272ccdcba53SNélio Laranjeiro if (priv->config.vf) 273ccdcba53SNélio Laranjeiro mlx5_nl_mac_addr_flush(dev); 274ccdcba53SNélio Laranjeiro if (priv->nl_socket >= 0) 275ccdcba53SNélio Laranjeiro close(priv->nl_socket); 276af4f09f2SNélio Laranjeiro ret = mlx5_hrxq_ibv_verify(dev); 277f5479b68SNélio Laranjeiro if (ret) 278a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some hash Rx queue still remain", 2790f99970bSNélio Laranjeiro dev->data->port_id); 280af4f09f2SNélio Laranjeiro ret = mlx5_ind_table_ibv_verify(dev); 2814c7a0f5fSNélio Laranjeiro if (ret) 282a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some indirection table still remain", 2830f99970bSNélio Laranjeiro dev->data->port_id); 284af4f09f2SNélio Laranjeiro ret = mlx5_rxq_ibv_verify(dev); 28509cb5b58SNélio Laranjeiro if (ret) 286a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some Verbs Rx queue still remain", 2870f99970bSNélio Laranjeiro dev->data->port_id); 288af4f09f2SNélio Laranjeiro ret = mlx5_rxq_verify(dev); 289a1366b1aSNélio Laranjeiro if (ret) 290a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some Rx queues still remain", 2910f99970bSNélio Laranjeiro dev->data->port_id); 292af4f09f2SNélio Laranjeiro ret = mlx5_txq_ibv_verify(dev); 293faf2667fSNélio Laranjeiro if (ret) 294a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some Verbs Tx queue still remain", 2950f99970bSNélio Laranjeiro dev->data->port_id); 296af4f09f2SNélio Laranjeiro ret = mlx5_txq_verify(dev); 2976e78005aSNélio Laranjeiro if (ret) 298a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some Tx queues still remain", 2990f99970bSNélio Laranjeiro dev->data->port_id); 300af4f09f2SNélio Laranjeiro ret = mlx5_flow_verify(dev); 3016af6b973SNélio Laranjeiro if (ret) 302a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "port %u some flows still remain", 303a170a30dSNélio Laranjeiro dev->data->port_id); 304771fa900SAdrien Mazarguil memset(priv, 0, sizeof(*priv)); 305771fa900SAdrien Mazarguil } 306771fa900SAdrien Mazarguil 3070887aa7fSNélio Laranjeiro const struct eth_dev_ops mlx5_dev_ops = { 308e60fbd5bSAdrien Mazarguil .dev_configure = mlx5_dev_configure, 309e60fbd5bSAdrien Mazarguil .dev_start = mlx5_dev_start, 310e60fbd5bSAdrien Mazarguil .dev_stop = mlx5_dev_stop, 31162072098SOr Ami .dev_set_link_down = mlx5_set_link_down, 31262072098SOr Ami .dev_set_link_up = mlx5_set_link_up, 313771fa900SAdrien Mazarguil .dev_close = mlx5_dev_close, 3141bdbe1afSAdrien Mazarguil .promiscuous_enable = mlx5_promiscuous_enable, 3151bdbe1afSAdrien Mazarguil .promiscuous_disable = mlx5_promiscuous_disable, 3161bdbe1afSAdrien Mazarguil .allmulticast_enable = mlx5_allmulticast_enable, 3171bdbe1afSAdrien Mazarguil .allmulticast_disable = mlx5_allmulticast_disable, 318cb8faed7SAdrien Mazarguil .link_update = mlx5_link_update, 31987011737SAdrien Mazarguil .stats_get = mlx5_stats_get, 32087011737SAdrien Mazarguil .stats_reset = mlx5_stats_reset, 321a4193ae3SShahaf Shuler .xstats_get = mlx5_xstats_get, 322a4193ae3SShahaf Shuler .xstats_reset = mlx5_xstats_reset, 323a4193ae3SShahaf Shuler .xstats_get_names = mlx5_xstats_get_names, 324e60fbd5bSAdrien Mazarguil .dev_infos_get = mlx5_dev_infos_get, 32578a38edfSJianfeng Tan .dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get, 326e9086978SAdrien Mazarguil .vlan_filter_set = mlx5_vlan_filter_set, 3272e22920bSAdrien Mazarguil .rx_queue_setup = mlx5_rx_queue_setup, 3282e22920bSAdrien Mazarguil .tx_queue_setup = mlx5_tx_queue_setup, 3292e22920bSAdrien Mazarguil .rx_queue_release = mlx5_rx_queue_release, 3302e22920bSAdrien Mazarguil .tx_queue_release = mlx5_tx_queue_release, 33102d75430SAdrien Mazarguil .flow_ctrl_get = mlx5_dev_get_flow_ctrl, 33202d75430SAdrien Mazarguil .flow_ctrl_set = mlx5_dev_set_flow_ctrl, 3333318aef7SAdrien Mazarguil .mac_addr_remove = mlx5_mac_addr_remove, 3343318aef7SAdrien Mazarguil .mac_addr_add = mlx5_mac_addr_add, 33586977fccSDavid Marchand .mac_addr_set = mlx5_mac_addr_set, 336e0586a8dSNélio Laranjeiro .set_mc_addr_list = mlx5_set_mc_addr_list, 337cf37ca95SAdrien Mazarguil .mtu_set = mlx5_dev_set_mtu, 338f3db9489SYaacov Hazan .vlan_strip_queue_set = mlx5_vlan_strip_queue_set, 339f3db9489SYaacov Hazan .vlan_offload_set = mlx5_vlan_offload_set, 340634efbc2SNelio Laranjeiro .reta_update = mlx5_dev_rss_reta_update, 341634efbc2SNelio Laranjeiro .reta_query = mlx5_dev_rss_reta_query, 3422f97422eSNelio Laranjeiro .rss_hash_update = mlx5_rss_hash_update, 3432f97422eSNelio Laranjeiro .rss_hash_conf_get = mlx5_rss_hash_conf_get, 34476f5c99eSYaacov Hazan .filter_ctrl = mlx5_dev_filter_ctrl, 3458788fec1SOlivier Matz .rx_descriptor_status = mlx5_rx_descriptor_status, 3468788fec1SOlivier Matz .tx_descriptor_status = mlx5_tx_descriptor_status, 3473c7d44afSShahaf Shuler .rx_queue_intr_enable = mlx5_rx_intr_enable, 3483c7d44afSShahaf Shuler .rx_queue_intr_disable = mlx5_rx_intr_disable, 349d3e0f392SMatan Azrad .is_removed = mlx5_is_removed, 350771fa900SAdrien Mazarguil }; 351771fa900SAdrien Mazarguil 35287ec44ceSXueming Li static const struct eth_dev_ops mlx5_dev_sec_ops = { 35387ec44ceSXueming Li .stats_get = mlx5_stats_get, 35487ec44ceSXueming Li .stats_reset = mlx5_stats_reset, 35587ec44ceSXueming Li .xstats_get = mlx5_xstats_get, 35687ec44ceSXueming Li .xstats_reset = mlx5_xstats_reset, 35787ec44ceSXueming Li .xstats_get_names = mlx5_xstats_get_names, 35887ec44ceSXueming Li .dev_infos_get = mlx5_dev_infos_get, 35987ec44ceSXueming Li .rx_descriptor_status = mlx5_rx_descriptor_status, 36087ec44ceSXueming Li .tx_descriptor_status = mlx5_tx_descriptor_status, 36187ec44ceSXueming Li }; 36287ec44ceSXueming Li 3630887aa7fSNélio Laranjeiro /* Available operators in flow isolated mode. */ 3640887aa7fSNélio Laranjeiro const struct eth_dev_ops mlx5_dev_ops_isolate = { 3650887aa7fSNélio Laranjeiro .dev_configure = mlx5_dev_configure, 3660887aa7fSNélio Laranjeiro .dev_start = mlx5_dev_start, 3670887aa7fSNélio Laranjeiro .dev_stop = mlx5_dev_stop, 3680887aa7fSNélio Laranjeiro .dev_set_link_down = mlx5_set_link_down, 3690887aa7fSNélio Laranjeiro .dev_set_link_up = mlx5_set_link_up, 3700887aa7fSNélio Laranjeiro .dev_close = mlx5_dev_close, 3710887aa7fSNélio Laranjeiro .link_update = mlx5_link_update, 3720887aa7fSNélio Laranjeiro .stats_get = mlx5_stats_get, 3730887aa7fSNélio Laranjeiro .stats_reset = mlx5_stats_reset, 3740887aa7fSNélio Laranjeiro .xstats_get = mlx5_xstats_get, 3750887aa7fSNélio Laranjeiro .xstats_reset = mlx5_xstats_reset, 3760887aa7fSNélio Laranjeiro .xstats_get_names = mlx5_xstats_get_names, 3770887aa7fSNélio Laranjeiro .dev_infos_get = mlx5_dev_infos_get, 3780887aa7fSNélio Laranjeiro .dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get, 3790887aa7fSNélio Laranjeiro .vlan_filter_set = mlx5_vlan_filter_set, 3800887aa7fSNélio Laranjeiro .rx_queue_setup = mlx5_rx_queue_setup, 3810887aa7fSNélio Laranjeiro .tx_queue_setup = mlx5_tx_queue_setup, 3820887aa7fSNélio Laranjeiro .rx_queue_release = mlx5_rx_queue_release, 3830887aa7fSNélio Laranjeiro .tx_queue_release = mlx5_tx_queue_release, 3840887aa7fSNélio Laranjeiro .flow_ctrl_get = mlx5_dev_get_flow_ctrl, 3850887aa7fSNélio Laranjeiro .flow_ctrl_set = mlx5_dev_set_flow_ctrl, 3860887aa7fSNélio Laranjeiro .mac_addr_remove = mlx5_mac_addr_remove, 3870887aa7fSNélio Laranjeiro .mac_addr_add = mlx5_mac_addr_add, 3880887aa7fSNélio Laranjeiro .mac_addr_set = mlx5_mac_addr_set, 389e0586a8dSNélio Laranjeiro .set_mc_addr_list = mlx5_set_mc_addr_list, 3900887aa7fSNélio Laranjeiro .mtu_set = mlx5_dev_set_mtu, 3910887aa7fSNélio Laranjeiro .vlan_strip_queue_set = mlx5_vlan_strip_queue_set, 3920887aa7fSNélio Laranjeiro .vlan_offload_set = mlx5_vlan_offload_set, 3930887aa7fSNélio Laranjeiro .filter_ctrl = mlx5_dev_filter_ctrl, 3940887aa7fSNélio Laranjeiro .rx_descriptor_status = mlx5_rx_descriptor_status, 3950887aa7fSNélio Laranjeiro .tx_descriptor_status = mlx5_tx_descriptor_status, 3960887aa7fSNélio Laranjeiro .rx_queue_intr_enable = mlx5_rx_intr_enable, 3970887aa7fSNélio Laranjeiro .rx_queue_intr_disable = mlx5_rx_intr_disable, 398d3e0f392SMatan Azrad .is_removed = mlx5_is_removed, 3990887aa7fSNélio Laranjeiro }; 4000887aa7fSNélio Laranjeiro 401771fa900SAdrien Mazarguil static struct { 402771fa900SAdrien Mazarguil struct rte_pci_addr pci_addr; /* associated PCI address */ 403771fa900SAdrien Mazarguil uint32_t ports; /* physical ports bitfield. */ 404771fa900SAdrien Mazarguil } mlx5_dev[32]; 405771fa900SAdrien Mazarguil 406771fa900SAdrien Mazarguil /** 407771fa900SAdrien Mazarguil * Get device index in mlx5_dev[] from PCI bus address. 408771fa900SAdrien Mazarguil * 409771fa900SAdrien Mazarguil * @param[in] pci_addr 410771fa900SAdrien Mazarguil * PCI bus address to look for. 411771fa900SAdrien Mazarguil * 412771fa900SAdrien Mazarguil * @return 413771fa900SAdrien Mazarguil * mlx5_dev[] index on success, -1 on failure. 414771fa900SAdrien Mazarguil */ 415771fa900SAdrien Mazarguil static int 416771fa900SAdrien Mazarguil mlx5_dev_idx(struct rte_pci_addr *pci_addr) 417771fa900SAdrien Mazarguil { 418771fa900SAdrien Mazarguil unsigned int i; 419771fa900SAdrien Mazarguil int ret = -1; 420771fa900SAdrien Mazarguil 421771fa900SAdrien Mazarguil assert(pci_addr != NULL); 422771fa900SAdrien Mazarguil for (i = 0; (i != RTE_DIM(mlx5_dev)); ++i) { 423771fa900SAdrien Mazarguil if ((mlx5_dev[i].pci_addr.domain == pci_addr->domain) && 424771fa900SAdrien Mazarguil (mlx5_dev[i].pci_addr.bus == pci_addr->bus) && 425771fa900SAdrien Mazarguil (mlx5_dev[i].pci_addr.devid == pci_addr->devid) && 426771fa900SAdrien Mazarguil (mlx5_dev[i].pci_addr.function == pci_addr->function)) 427771fa900SAdrien Mazarguil return i; 428771fa900SAdrien Mazarguil if ((mlx5_dev[i].ports == 0) && (ret == -1)) 429771fa900SAdrien Mazarguil ret = i; 430771fa900SAdrien Mazarguil } 431771fa900SAdrien Mazarguil return ret; 432771fa900SAdrien Mazarguil } 433771fa900SAdrien Mazarguil 434e72dd09bSNélio Laranjeiro /** 435e72dd09bSNélio Laranjeiro * Verify and store value for device argument. 436e72dd09bSNélio Laranjeiro * 437e72dd09bSNélio Laranjeiro * @param[in] key 438e72dd09bSNélio Laranjeiro * Key argument to verify. 439e72dd09bSNélio Laranjeiro * @param[in] val 440e72dd09bSNélio Laranjeiro * Value associated with key. 441e72dd09bSNélio Laranjeiro * @param opaque 442e72dd09bSNélio Laranjeiro * User data. 443e72dd09bSNélio Laranjeiro * 444e72dd09bSNélio Laranjeiro * @return 445a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 446e72dd09bSNélio Laranjeiro */ 447e72dd09bSNélio Laranjeiro static int 448e72dd09bSNélio Laranjeiro mlx5_args_check(const char *key, const char *val, void *opaque) 449e72dd09bSNélio Laranjeiro { 4507fe24446SShahaf Shuler struct mlx5_dev_config *config = opaque; 45199c12dccSNélio Laranjeiro unsigned long tmp; 452e72dd09bSNélio Laranjeiro 45399c12dccSNélio Laranjeiro errno = 0; 45499c12dccSNélio Laranjeiro tmp = strtoul(val, NULL, 0); 45599c12dccSNélio Laranjeiro if (errno) { 456a6d83b6aSNélio Laranjeiro rte_errno = errno; 457a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "%s: \"%s\" is not a valid integer", key, val); 458a6d83b6aSNélio Laranjeiro return -rte_errno; 45999c12dccSNélio Laranjeiro } 46099c12dccSNélio Laranjeiro if (strcmp(MLX5_RXQ_CQE_COMP_EN, key) == 0) { 4617fe24446SShahaf Shuler config->cqe_comp = !!tmp; 4627d6bf6b8SYongseok Koh } else if (strcmp(MLX5_RX_MPRQ_EN, key) == 0) { 4637d6bf6b8SYongseok Koh config->mprq.enabled = !!tmp; 4647d6bf6b8SYongseok Koh } else if (strcmp(MLX5_RX_MPRQ_LOG_STRIDE_NUM, key) == 0) { 4657d6bf6b8SYongseok Koh config->mprq.stride_num_n = tmp; 4667d6bf6b8SYongseok Koh } else if (strcmp(MLX5_RX_MPRQ_MAX_MEMCPY_LEN, key) == 0) { 4677d6bf6b8SYongseok Koh config->mprq.max_memcpy_len = tmp; 4687d6bf6b8SYongseok Koh } else if (strcmp(MLX5_RXQS_MIN_MPRQ, key) == 0) { 4697d6bf6b8SYongseok Koh config->mprq.min_rxqs_num = tmp; 4702a66cf37SYaacov Hazan } else if (strcmp(MLX5_TXQ_INLINE, key) == 0) { 4717fe24446SShahaf Shuler config->txq_inline = tmp; 4722a66cf37SYaacov Hazan } else if (strcmp(MLX5_TXQS_MIN_INLINE, key) == 0) { 4737fe24446SShahaf Shuler config->txqs_inline = tmp; 474230189d9SNélio Laranjeiro } else if (strcmp(MLX5_TXQ_MPW_EN, key) == 0) { 4757fe24446SShahaf Shuler config->mps = !!tmp ? config->mps : 0; 4766ce84bd8SYongseok Koh } else if (strcmp(MLX5_TXQ_MPW_HDR_DSEG_EN, key) == 0) { 4777fe24446SShahaf Shuler config->mpw_hdr_dseg = !!tmp; 4786ce84bd8SYongseok Koh } else if (strcmp(MLX5_TXQ_MAX_INLINE_LEN, key) == 0) { 4797fe24446SShahaf Shuler config->inline_max_packet_sz = tmp; 4805644d5b9SNelio Laranjeiro } else if (strcmp(MLX5_TX_VEC_EN, key) == 0) { 4817fe24446SShahaf Shuler config->tx_vec_en = !!tmp; 4825644d5b9SNelio Laranjeiro } else if (strcmp(MLX5_RX_VEC_EN, key) == 0) { 4837fe24446SShahaf Shuler config->rx_vec_en = !!tmp; 48478a54648SXueming Li } else if (strcmp(MLX5_L3_VXLAN_EN, key) == 0) { 48578a54648SXueming Li config->l3_vxlan_en = !!tmp; 486db209cc3SNélio Laranjeiro } else if (strcmp(MLX5_VF_NL_EN, key) == 0) { 487db209cc3SNélio Laranjeiro config->vf_nl_en = !!tmp; 48899c12dccSNélio Laranjeiro } else { 489a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "%s: unknown parameter", key); 490a6d83b6aSNélio Laranjeiro rte_errno = EINVAL; 491a6d83b6aSNélio Laranjeiro return -rte_errno; 492e72dd09bSNélio Laranjeiro } 49399c12dccSNélio Laranjeiro return 0; 49499c12dccSNélio Laranjeiro } 495e72dd09bSNélio Laranjeiro 496e72dd09bSNélio Laranjeiro /** 497e72dd09bSNélio Laranjeiro * Parse device parameters. 498e72dd09bSNélio Laranjeiro * 4997fe24446SShahaf Shuler * @param config 5007fe24446SShahaf Shuler * Pointer to device configuration structure. 501e72dd09bSNélio Laranjeiro * @param devargs 502e72dd09bSNélio Laranjeiro * Device arguments structure. 503e72dd09bSNélio Laranjeiro * 504e72dd09bSNélio Laranjeiro * @return 505a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 506e72dd09bSNélio Laranjeiro */ 507e72dd09bSNélio Laranjeiro static int 5087fe24446SShahaf Shuler mlx5_args(struct mlx5_dev_config *config, struct rte_devargs *devargs) 509e72dd09bSNélio Laranjeiro { 510e72dd09bSNélio Laranjeiro const char **params = (const char *[]){ 51199c12dccSNélio Laranjeiro MLX5_RXQ_CQE_COMP_EN, 5127d6bf6b8SYongseok Koh MLX5_RX_MPRQ_EN, 5137d6bf6b8SYongseok Koh MLX5_RX_MPRQ_LOG_STRIDE_NUM, 5147d6bf6b8SYongseok Koh MLX5_RX_MPRQ_MAX_MEMCPY_LEN, 5157d6bf6b8SYongseok Koh MLX5_RXQS_MIN_MPRQ, 5162a66cf37SYaacov Hazan MLX5_TXQ_INLINE, 5172a66cf37SYaacov Hazan MLX5_TXQS_MIN_INLINE, 518230189d9SNélio Laranjeiro MLX5_TXQ_MPW_EN, 5196ce84bd8SYongseok Koh MLX5_TXQ_MPW_HDR_DSEG_EN, 5206ce84bd8SYongseok Koh MLX5_TXQ_MAX_INLINE_LEN, 5215644d5b9SNelio Laranjeiro MLX5_TX_VEC_EN, 5225644d5b9SNelio Laranjeiro MLX5_RX_VEC_EN, 52378a54648SXueming Li MLX5_L3_VXLAN_EN, 524db209cc3SNélio Laranjeiro MLX5_VF_NL_EN, 525e72dd09bSNélio Laranjeiro NULL, 526e72dd09bSNélio Laranjeiro }; 527e72dd09bSNélio Laranjeiro struct rte_kvargs *kvlist; 528e72dd09bSNélio Laranjeiro int ret = 0; 529e72dd09bSNélio Laranjeiro int i; 530e72dd09bSNélio Laranjeiro 531e72dd09bSNélio Laranjeiro if (devargs == NULL) 532e72dd09bSNélio Laranjeiro return 0; 533e72dd09bSNélio Laranjeiro /* Following UGLY cast is done to pass checkpatch. */ 534e72dd09bSNélio Laranjeiro kvlist = rte_kvargs_parse(devargs->args, params); 535e72dd09bSNélio Laranjeiro if (kvlist == NULL) 536e72dd09bSNélio Laranjeiro return 0; 537e72dd09bSNélio Laranjeiro /* Process parameters. */ 538e72dd09bSNélio Laranjeiro for (i = 0; (params[i] != NULL); ++i) { 539e72dd09bSNélio Laranjeiro if (rte_kvargs_count(kvlist, params[i])) { 540e72dd09bSNélio Laranjeiro ret = rte_kvargs_process(kvlist, params[i], 5417fe24446SShahaf Shuler mlx5_args_check, config); 542a6d83b6aSNélio Laranjeiro if (ret) { 543a6d83b6aSNélio Laranjeiro rte_errno = EINVAL; 544a67323e4SShahaf Shuler rte_kvargs_free(kvlist); 545a6d83b6aSNélio Laranjeiro return -rte_errno; 546e72dd09bSNélio Laranjeiro } 547e72dd09bSNélio Laranjeiro } 548a67323e4SShahaf Shuler } 549e72dd09bSNélio Laranjeiro rte_kvargs_free(kvlist); 550e72dd09bSNélio Laranjeiro return 0; 551e72dd09bSNélio Laranjeiro } 552e72dd09bSNélio Laranjeiro 553fdf91e0fSJan Blunck static struct rte_pci_driver mlx5_driver; 554771fa900SAdrien Mazarguil 5554a984153SXueming Li /* 5564a984153SXueming Li * Reserved UAR address space for TXQ UAR(hw doorbell) mapping, process 5574a984153SXueming Li * local resource used by both primary and secondary to avoid duplicate 5584a984153SXueming Li * reservation. 5594a984153SXueming Li * The space has to be available on both primary and secondary process, 5604a984153SXueming Li * TXQ UAR maps to this area using fixed mmap w/o double check. 5614a984153SXueming Li */ 5624a984153SXueming Li static void *uar_base; 5634a984153SXueming Li 5648594a202SAnatoly Burakov static int 56566cc45e2SAnatoly Burakov find_lower_va_bound(const struct rte_memseg_list *msl __rte_unused, 56666cc45e2SAnatoly Burakov const struct rte_memseg *ms, void *arg) 5678594a202SAnatoly Burakov { 5688594a202SAnatoly Burakov void **addr = arg; 5698594a202SAnatoly Burakov 5708594a202SAnatoly Burakov if (*addr == NULL) 5718594a202SAnatoly Burakov *addr = ms->addr; 5728594a202SAnatoly Burakov else 5738594a202SAnatoly Burakov *addr = RTE_MIN(*addr, ms->addr); 5748594a202SAnatoly Burakov 5758594a202SAnatoly Burakov return 0; 5768594a202SAnatoly Burakov } 5778594a202SAnatoly Burakov 5784a984153SXueming Li /** 5794a984153SXueming Li * Reserve UAR address space for primary process. 5804a984153SXueming Li * 581af4f09f2SNélio Laranjeiro * @param[in] dev 582af4f09f2SNélio Laranjeiro * Pointer to Ethernet device. 5834a984153SXueming Li * 5844a984153SXueming Li * @return 585a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 5864a984153SXueming Li */ 5874a984153SXueming Li static int 588af4f09f2SNélio Laranjeiro mlx5_uar_init_primary(struct rte_eth_dev *dev) 5894a984153SXueming Li { 590af4f09f2SNélio Laranjeiro struct priv *priv = dev->data->dev_private; 5914a984153SXueming Li void *addr = (void *)0; 5924a984153SXueming Li 5934a984153SXueming Li if (uar_base) { /* UAR address space mapped. */ 5944a984153SXueming Li priv->uar_base = uar_base; 5954a984153SXueming Li return 0; 5964a984153SXueming Li } 5974a984153SXueming Li /* find out lower bound of hugepage segments */ 5988594a202SAnatoly Burakov rte_memseg_walk(find_lower_va_bound, &addr); 5998594a202SAnatoly Burakov 6004a984153SXueming Li /* keep distance to hugepages to minimize potential conflicts. */ 6014a984153SXueming Li addr = RTE_PTR_SUB(addr, MLX5_UAR_OFFSET + MLX5_UAR_SIZE); 6024a984153SXueming Li /* anonymous mmap, no real memory consumption. */ 6034a984153SXueming Li addr = mmap(addr, MLX5_UAR_SIZE, 6044a984153SXueming Li PROT_NONE, MAP_PRIVATE | MAP_ANONYMOUS, -1, 0); 6054a984153SXueming Li if (addr == MAP_FAILED) { 606a170a30dSNélio Laranjeiro DRV_LOG(ERR, 607a170a30dSNélio Laranjeiro "port %u failed to reserve UAR address space, please" 6080f99970bSNélio Laranjeiro " adjust MLX5_UAR_SIZE or try --base-virtaddr", 6090f99970bSNélio Laranjeiro dev->data->port_id); 610a6d83b6aSNélio Laranjeiro rte_errno = ENOMEM; 611a6d83b6aSNélio Laranjeiro return -rte_errno; 6124a984153SXueming Li } 6134a984153SXueming Li /* Accept either same addr or a new addr returned from mmap if target 6144a984153SXueming Li * range occupied. 6154a984153SXueming Li */ 616a170a30dSNélio Laranjeiro DRV_LOG(INFO, "port %u reserved UAR address space: %p", 617a170a30dSNélio Laranjeiro dev->data->port_id, addr); 6184a984153SXueming Li priv->uar_base = addr; /* for primary and secondary UAR re-mmap. */ 6194a984153SXueming Li uar_base = addr; /* process local, don't reserve again. */ 6204a984153SXueming Li return 0; 6214a984153SXueming Li } 6224a984153SXueming Li 6234a984153SXueming Li /** 6244a984153SXueming Li * Reserve UAR address space for secondary process, align with 6254a984153SXueming Li * primary process. 6264a984153SXueming Li * 627af4f09f2SNélio Laranjeiro * @param[in] dev 628af4f09f2SNélio Laranjeiro * Pointer to Ethernet device. 6294a984153SXueming Li * 6304a984153SXueming Li * @return 631a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 6324a984153SXueming Li */ 6334a984153SXueming Li static int 634af4f09f2SNélio Laranjeiro mlx5_uar_init_secondary(struct rte_eth_dev *dev) 6354a984153SXueming Li { 636af4f09f2SNélio Laranjeiro struct priv *priv = dev->data->dev_private; 6374a984153SXueming Li void *addr; 6384a984153SXueming Li 6394a984153SXueming Li assert(priv->uar_base); 6404a984153SXueming Li if (uar_base) { /* already reserved. */ 6414a984153SXueming Li assert(uar_base == priv->uar_base); 6424a984153SXueming Li return 0; 6434a984153SXueming Li } 6444a984153SXueming Li /* anonymous mmap, no real memory consumption. */ 6454a984153SXueming Li addr = mmap(priv->uar_base, MLX5_UAR_SIZE, 6464a984153SXueming Li PROT_NONE, MAP_PRIVATE | MAP_ANONYMOUS, -1, 0); 6474a984153SXueming Li if (addr == MAP_FAILED) { 648a170a30dSNélio Laranjeiro DRV_LOG(ERR, "port %u UAR mmap failed: %p size: %llu", 6490f99970bSNélio Laranjeiro dev->data->port_id, priv->uar_base, MLX5_UAR_SIZE); 650a6d83b6aSNélio Laranjeiro rte_errno = ENXIO; 651a6d83b6aSNélio Laranjeiro return -rte_errno; 6524a984153SXueming Li } 6534a984153SXueming Li if (priv->uar_base != addr) { 654a170a30dSNélio Laranjeiro DRV_LOG(ERR, 655a170a30dSNélio Laranjeiro "port %u UAR address %p size %llu occupied, please" 656a170a30dSNélio Laranjeiro " adjust MLX5_UAR_OFFSET or try EAL parameter" 657a170a30dSNélio Laranjeiro " --base-virtaddr", 6580f99970bSNélio Laranjeiro dev->data->port_id, priv->uar_base, MLX5_UAR_SIZE); 659a6d83b6aSNélio Laranjeiro rte_errno = ENXIO; 660a6d83b6aSNélio Laranjeiro return -rte_errno; 6614a984153SXueming Li } 6624a984153SXueming Li uar_base = addr; /* process local, don't reserve again */ 663a170a30dSNélio Laranjeiro DRV_LOG(INFO, "port %u reserved UAR address space: %p", 664a170a30dSNélio Laranjeiro dev->data->port_id, addr); 6654a984153SXueming Li return 0; 6664a984153SXueming Li } 6674a984153SXueming Li 668771fa900SAdrien Mazarguil /** 669771fa900SAdrien Mazarguil * DPDK callback to register a PCI device. 670771fa900SAdrien Mazarguil * 671771fa900SAdrien Mazarguil * This function creates an Ethernet device for each port of a given 672771fa900SAdrien Mazarguil * PCI device. 673771fa900SAdrien Mazarguil * 674771fa900SAdrien Mazarguil * @param[in] pci_drv 675771fa900SAdrien Mazarguil * PCI driver structure (mlx5_driver). 676771fa900SAdrien Mazarguil * @param[in] pci_dev 677771fa900SAdrien Mazarguil * PCI device information. 678771fa900SAdrien Mazarguil * 679771fa900SAdrien Mazarguil * @return 680a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 681771fa900SAdrien Mazarguil */ 682771fa900SAdrien Mazarguil static int 68356f08e16SNélio Laranjeiro mlx5_pci_probe(struct rte_pci_driver *pci_drv __rte_unused, 68456f08e16SNélio Laranjeiro struct rte_pci_device *pci_dev) 685771fa900SAdrien Mazarguil { 686a6d83b6aSNélio Laranjeiro struct ibv_device **list = NULL; 687771fa900SAdrien Mazarguil struct ibv_device *ibv_dev; 688771fa900SAdrien Mazarguil int err = 0; 689771fa900SAdrien Mazarguil struct ibv_context *attr_ctx = NULL; 69043e9d979SShachar Beiser struct ibv_device_attr_ex device_attr; 691f11a4a7dSAndy Green unsigned int vf = 0; 692e192ef80SYaacov Hazan unsigned int mps; 693523f5a74SYongseok Koh unsigned int cqe_comp; 694772d3435SXueming Li unsigned int tunnel_en = 0; 6951f106da2SMatan Azrad unsigned int mpls_en = 0; 6965f8ba81cSXueming Li unsigned int swp = 0; 697b43802b4SXueming Li unsigned int verb_priorities = 0; 6987d6bf6b8SYongseok Koh unsigned int mprq = 0; 6997d6bf6b8SYongseok Koh unsigned int mprq_min_stride_size_n = 0; 7007d6bf6b8SYongseok Koh unsigned int mprq_max_stride_size_n = 0; 7017d6bf6b8SYongseok Koh unsigned int mprq_min_stride_num_n = 0; 7027d6bf6b8SYongseok Koh unsigned int mprq_max_stride_num_n = 0; 703771fa900SAdrien Mazarguil int idx; 704771fa900SAdrien Mazarguil int i; 705038e7251SShahaf Shuler struct mlx5dv_context attrs_out = {0}; 7069a761de8SOri Kam #ifdef HAVE_IBV_DEVICE_COUNTERS_SET_SUPPORT 7079a761de8SOri Kam struct ibv_counter_set_description cs_desc; 7089a761de8SOri Kam #endif 709771fa900SAdrien Mazarguil 710974f1e7eSYongseok Koh /* Prepare shared data between primary and secondary process. */ 711974f1e7eSYongseok Koh mlx5_prepare_shared_data(); 712fdf91e0fSJan Blunck assert(pci_drv == &mlx5_driver); 713771fa900SAdrien Mazarguil /* Get mlx5_dev[] index. */ 714771fa900SAdrien Mazarguil idx = mlx5_dev_idx(&pci_dev->addr); 715771fa900SAdrien Mazarguil if (idx == -1) { 716a170a30dSNélio Laranjeiro DRV_LOG(ERR, "this driver cannot support any more adapters"); 717a6d83b6aSNélio Laranjeiro err = ENOMEM; 718a6d83b6aSNélio Laranjeiro goto error; 719771fa900SAdrien Mazarguil } 720a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "using driver device index %d", idx); 721771fa900SAdrien Mazarguil /* Save PCI address. */ 722771fa900SAdrien Mazarguil mlx5_dev[idx].pci_addr = pci_dev->addr; 7230e83b8e5SNelio Laranjeiro list = mlx5_glue->get_device_list(&i); 724771fa900SAdrien Mazarguil if (list == NULL) { 725771fa900SAdrien Mazarguil assert(errno); 726a6d83b6aSNélio Laranjeiro err = errno; 7275525aa8fSGaetan Rivet if (errno == ENOSYS) 728a170a30dSNélio Laranjeiro DRV_LOG(ERR, 729a170a30dSNélio Laranjeiro "cannot list devices, is ib_uverbs loaded?"); 730a6d83b6aSNélio Laranjeiro goto error; 731771fa900SAdrien Mazarguil } 732771fa900SAdrien Mazarguil assert(i >= 0); 733771fa900SAdrien Mazarguil /* 734771fa900SAdrien Mazarguil * For each listed device, check related sysfs entry against 735771fa900SAdrien Mazarguil * the provided PCI ID. 736771fa900SAdrien Mazarguil */ 737771fa900SAdrien Mazarguil while (i != 0) { 738771fa900SAdrien Mazarguil struct rte_pci_addr pci_addr; 739771fa900SAdrien Mazarguil 740771fa900SAdrien Mazarguil --i; 741a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "checking device \"%s\"", list[i]->name); 742771fa900SAdrien Mazarguil if (mlx5_ibv_device_to_pci_addr(list[i], &pci_addr)) 743771fa900SAdrien Mazarguil continue; 744771fa900SAdrien Mazarguil if ((pci_dev->addr.domain != pci_addr.domain) || 745771fa900SAdrien Mazarguil (pci_dev->addr.bus != pci_addr.bus) || 746771fa900SAdrien Mazarguil (pci_dev->addr.devid != pci_addr.devid) || 747771fa900SAdrien Mazarguil (pci_dev->addr.function != pci_addr.function)) 748771fa900SAdrien Mazarguil continue; 749a170a30dSNélio Laranjeiro DRV_LOG(INFO, "PCI information matches, using device \"%s\"", 750a61888c8SNélio Laranjeiro list[i]->name); 751ccdcba53SNélio Laranjeiro vf = ((pci_dev->id.device_id == 752ccdcba53SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4VF) || 753ccdcba53SNélio Laranjeiro (pci_dev->id.device_id == 754ccdcba53SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF) || 755ccdcba53SNélio Laranjeiro (pci_dev->id.device_id == 756ccdcba53SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX5VF) || 757ccdcba53SNélio Laranjeiro (pci_dev->id.device_id == 758ccdcba53SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF)); 7590e83b8e5SNelio Laranjeiro attr_ctx = mlx5_glue->open_device(list[i]); 760a6d83b6aSNélio Laranjeiro rte_errno = errno; 761a6d83b6aSNélio Laranjeiro err = rte_errno; 762771fa900SAdrien Mazarguil break; 763771fa900SAdrien Mazarguil } 764771fa900SAdrien Mazarguil if (attr_ctx == NULL) { 765771fa900SAdrien Mazarguil switch (err) { 766771fa900SAdrien Mazarguil case 0: 767a170a30dSNélio Laranjeiro DRV_LOG(ERR, 768a170a30dSNélio Laranjeiro "cannot access device, is mlx5_ib loaded?"); 769a6d83b6aSNélio Laranjeiro err = ENODEV; 770e9f41660SRaslan Darawsheh break; 771771fa900SAdrien Mazarguil case EINVAL: 772a170a30dSNélio Laranjeiro DRV_LOG(ERR, 773a170a30dSNélio Laranjeiro "cannot use device, are drivers up to date?"); 774e9f41660SRaslan Darawsheh break; 775771fa900SAdrien Mazarguil } 776e9f41660SRaslan Darawsheh goto error; 777771fa900SAdrien Mazarguil } 778771fa900SAdrien Mazarguil ibv_dev = list[i]; 779a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "device opened"); 7805f8ba81cSXueming Li #ifdef HAVE_IBV_MLX5_MOD_SWP 7815f8ba81cSXueming Li attrs_out.comp_mask |= MLX5DV_CONTEXT_MASK_SWP; 7825f8ba81cSXueming Li #endif 78343e9d979SShachar Beiser /* 78443e9d979SShachar Beiser * Multi-packet send is supported by ConnectX-4 Lx PF as well 78543e9d979SShachar Beiser * as all ConnectX-5 devices. 78643e9d979SShachar Beiser */ 787038e7251SShahaf Shuler #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT 788038e7251SShahaf Shuler attrs_out.comp_mask |= MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS; 789038e7251SShahaf Shuler #endif 7907d6bf6b8SYongseok Koh #ifdef HAVE_IBV_DEVICE_STRIDING_RQ_SUPPORT 7917d6bf6b8SYongseok Koh attrs_out.comp_mask |= MLX5DV_CONTEXT_MASK_STRIDING_RQ; 7927d6bf6b8SYongseok Koh #endif 7930e83b8e5SNelio Laranjeiro mlx5_glue->dv_query_device(attr_ctx, &attrs_out); 794e589960cSYongseok Koh if (attrs_out.flags & MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED) { 795e589960cSYongseok Koh if (attrs_out.flags & MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW) { 796a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "enhanced MPW is supported"); 79743e9d979SShachar Beiser mps = MLX5_MPW_ENHANCED; 79843e9d979SShachar Beiser } else { 799a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "MPW is supported"); 800e589960cSYongseok Koh mps = MLX5_MPW; 801e589960cSYongseok Koh } 802e589960cSYongseok Koh } else { 803a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "MPW isn't supported"); 80443e9d979SShachar Beiser mps = MLX5_MPW_DISABLED; 80543e9d979SShachar Beiser } 8065f8ba81cSXueming Li #ifdef HAVE_IBV_MLX5_MOD_SWP 8075afda2c6SXueming Li if (attrs_out.comp_mask & MLX5DV_CONTEXT_MASK_SWP) 8085f8ba81cSXueming Li swp = attrs_out.sw_parsing_caps.sw_parsing_offloads; 8095f8ba81cSXueming Li DRV_LOG(DEBUG, "SWP support: %u", swp); 8105f8ba81cSXueming Li #endif 8117d6bf6b8SYongseok Koh #ifdef HAVE_IBV_DEVICE_STRIDING_RQ_SUPPORT 8127d6bf6b8SYongseok Koh if (attrs_out.comp_mask & MLX5DV_CONTEXT_MASK_STRIDING_RQ) { 8137d6bf6b8SYongseok Koh struct mlx5dv_striding_rq_caps mprq_caps = 8147d6bf6b8SYongseok Koh attrs_out.striding_rq_caps; 8157d6bf6b8SYongseok Koh 8167d6bf6b8SYongseok Koh DRV_LOG(DEBUG, "\tmin_single_stride_log_num_of_bytes: %d", 8177d6bf6b8SYongseok Koh mprq_caps.min_single_stride_log_num_of_bytes); 8187d6bf6b8SYongseok Koh DRV_LOG(DEBUG, "\tmax_single_stride_log_num_of_bytes: %d", 8197d6bf6b8SYongseok Koh mprq_caps.max_single_stride_log_num_of_bytes); 8207d6bf6b8SYongseok Koh DRV_LOG(DEBUG, "\tmin_single_wqe_log_num_of_strides: %d", 8217d6bf6b8SYongseok Koh mprq_caps.min_single_wqe_log_num_of_strides); 8227d6bf6b8SYongseok Koh DRV_LOG(DEBUG, "\tmax_single_wqe_log_num_of_strides: %d", 8237d6bf6b8SYongseok Koh mprq_caps.max_single_wqe_log_num_of_strides); 8247d6bf6b8SYongseok Koh DRV_LOG(DEBUG, "\tsupported_qpts: %d", 8257d6bf6b8SYongseok Koh mprq_caps.supported_qpts); 8267d6bf6b8SYongseok Koh DRV_LOG(DEBUG, "device supports Multi-Packet RQ"); 8277d6bf6b8SYongseok Koh mprq = 1; 8287d6bf6b8SYongseok Koh mprq_min_stride_size_n = 8297d6bf6b8SYongseok Koh mprq_caps.min_single_stride_log_num_of_bytes; 8307d6bf6b8SYongseok Koh mprq_max_stride_size_n = 8317d6bf6b8SYongseok Koh mprq_caps.max_single_stride_log_num_of_bytes; 8327d6bf6b8SYongseok Koh mprq_min_stride_num_n = 8337d6bf6b8SYongseok Koh mprq_caps.min_single_wqe_log_num_of_strides; 8347d6bf6b8SYongseok Koh mprq_max_stride_num_n = 8357d6bf6b8SYongseok Koh mprq_caps.max_single_wqe_log_num_of_strides; 8367d6bf6b8SYongseok Koh } 8377d6bf6b8SYongseok Koh #endif 838523f5a74SYongseok Koh if (RTE_CACHE_LINE_SIZE == 128 && 839523f5a74SYongseok Koh !(attrs_out.flags & MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP)) 840523f5a74SYongseok Koh cqe_comp = 0; 841523f5a74SYongseok Koh else 842523f5a74SYongseok Koh cqe_comp = 1; 843038e7251SShahaf Shuler #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT 844038e7251SShahaf Shuler if (attrs_out.comp_mask & MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS) { 845038e7251SShahaf Shuler tunnel_en = ((attrs_out.tunnel_offloads_caps & 846038e7251SShahaf Shuler MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_VXLAN) && 847038e7251SShahaf Shuler (attrs_out.tunnel_offloads_caps & 848038e7251SShahaf Shuler MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_GRE)); 849038e7251SShahaf Shuler } 850a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "tunnel offloading is %ssupported", 851a170a30dSNélio Laranjeiro tunnel_en ? "" : "not "); 852038e7251SShahaf Shuler #else 853a170a30dSNélio Laranjeiro DRV_LOG(WARNING, 854a170a30dSNélio Laranjeiro "tunnel offloading disabled due to old OFED/rdma-core version"); 855038e7251SShahaf Shuler #endif 8561f106da2SMatan Azrad #ifdef HAVE_IBV_DEVICE_MPLS_SUPPORT 8571f106da2SMatan Azrad mpls_en = ((attrs_out.tunnel_offloads_caps & 8581f106da2SMatan Azrad MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_CW_MPLS_OVER_GRE) && 8591f106da2SMatan Azrad (attrs_out.tunnel_offloads_caps & 8601f106da2SMatan Azrad MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_CW_MPLS_OVER_UDP)); 8611f106da2SMatan Azrad DRV_LOG(DEBUG, "MPLS over GRE/UDP tunnel offloading is %ssupported", 8621f106da2SMatan Azrad mpls_en ? "" : "not "); 8631f106da2SMatan Azrad #else 8641f106da2SMatan Azrad DRV_LOG(WARNING, "MPLS over GRE/UDP tunnel offloading disabled due to" 8651f106da2SMatan Azrad " old OFED/rdma-core version or firmware configuration"); 8661f106da2SMatan Azrad #endif 867012ad994SShahaf Shuler err = mlx5_glue->query_device_ex(attr_ctx, NULL, &device_attr); 868012ad994SShahaf Shuler if (err) { 869012ad994SShahaf Shuler DEBUG("ibv_query_device_ex() failed"); 870771fa900SAdrien Mazarguil goto error; 871a6d83b6aSNélio Laranjeiro } 872a170a30dSNélio Laranjeiro DRV_LOG(INFO, "%u port(s) detected", 873a170a30dSNélio Laranjeiro device_attr.orig_attr.phys_port_cnt); 87443e9d979SShachar Beiser for (i = 0; i < device_attr.orig_attr.phys_port_cnt; i++) { 875ad831a11SYuanhan Liu char name[RTE_ETH_NAME_MAX_LEN]; 876ad831a11SYuanhan Liu int len; 877771fa900SAdrien Mazarguil uint32_t port = i + 1; /* ports are indexed from one */ 878771fa900SAdrien Mazarguil uint32_t test = (1 << i); 879771fa900SAdrien Mazarguil struct ibv_context *ctx = NULL; 880771fa900SAdrien Mazarguil struct ibv_port_attr port_attr; 881771fa900SAdrien Mazarguil struct ibv_pd *pd = NULL; 882771fa900SAdrien Mazarguil struct priv *priv = NULL; 883af4f09f2SNélio Laranjeiro struct rte_eth_dev *eth_dev = NULL; 88443e9d979SShachar Beiser struct ibv_device_attr_ex device_attr_ex; 885771fa900SAdrien Mazarguil struct ether_addr mac; 8867fe24446SShahaf Shuler struct mlx5_dev_config config = { 8877fe24446SShahaf Shuler .cqe_comp = cqe_comp, 8887fe24446SShahaf Shuler .mps = mps, 8897fe24446SShahaf Shuler .tunnel_en = tunnel_en, 8901f106da2SMatan Azrad .mpls_en = mpls_en, 8917fe24446SShahaf Shuler .tx_vec_en = 1, 8927fe24446SShahaf Shuler .rx_vec_en = 1, 8937fe24446SShahaf Shuler .mpw_hdr_dseg = 0, 89450b244a1SShahaf Shuler .txq_inline = MLX5_ARG_UNSET, 89550b244a1SShahaf Shuler .txqs_inline = MLX5_ARG_UNSET, 89650b244a1SShahaf Shuler .inline_max_packet_sz = MLX5_ARG_UNSET, 897db209cc3SNélio Laranjeiro .vf_nl_en = 1, 8985f8ba81cSXueming Li .swp = !!swp, 8997d6bf6b8SYongseok Koh .mprq = { 9007d6bf6b8SYongseok Koh .enabled = 0, /* Disabled by default. */ 9017d6bf6b8SYongseok Koh .stride_num_n = RTE_MAX(MLX5_MPRQ_STRIDE_NUM_N, 9027d6bf6b8SYongseok Koh mprq_min_stride_num_n), 9037d6bf6b8SYongseok Koh .max_memcpy_len = MLX5_MPRQ_MEMCPY_DEFAULT_LEN, 9047d6bf6b8SYongseok Koh .min_rxqs_num = MLX5_MPRQ_MIN_RXQS, 9057d6bf6b8SYongseok Koh }, 90650b244a1SShahaf Shuler }; 907771fa900SAdrien Mazarguil 908ad831a11SYuanhan Liu len = snprintf(name, sizeof(name), PCI_PRI_FMT, 909ad831a11SYuanhan Liu pci_dev->addr.domain, pci_dev->addr.bus, 910ad831a11SYuanhan Liu pci_dev->addr.devid, pci_dev->addr.function); 911ad831a11SYuanhan Liu if (device_attr.orig_attr.phys_port_cnt > 1) 912ad831a11SYuanhan Liu snprintf(name + len, sizeof(name), " port %u", i); 913f8b9a3baSXueming Li mlx5_dev[idx].ports |= test; 91451e7fa8dSNélio Laranjeiro if (rte_eal_process_type() == RTE_PROC_SECONDARY) { 915f8b9a3baSXueming Li eth_dev = rte_eth_dev_attach_secondary(name); 916f8b9a3baSXueming Li if (eth_dev == NULL) { 917a170a30dSNélio Laranjeiro DRV_LOG(ERR, "can not attach rte ethdev"); 918a6d83b6aSNélio Laranjeiro rte_errno = ENOMEM; 919a6d83b6aSNélio Laranjeiro err = rte_errno; 920f8b9a3baSXueming Li goto error; 921f8b9a3baSXueming Li } 922f8b9a3baSXueming Li eth_dev->device = &pci_dev->device; 92387ec44ceSXueming Li eth_dev->dev_ops = &mlx5_dev_sec_ops; 924af4f09f2SNélio Laranjeiro err = mlx5_uar_init_secondary(eth_dev); 925012ad994SShahaf Shuler if (err) { 926012ad994SShahaf Shuler err = rte_errno; 9274a984153SXueming Li goto error; 928012ad994SShahaf Shuler } 929f8b9a3baSXueming Li /* Receive command fd from primary process */ 930af4f09f2SNélio Laranjeiro err = mlx5_socket_connect(eth_dev); 931012ad994SShahaf Shuler if (err < 0) { 932012ad994SShahaf Shuler err = rte_errno; 933f8b9a3baSXueming Li goto error; 934012ad994SShahaf Shuler } 935f8b9a3baSXueming Li /* Remap UAR for Tx queues. */ 936af4f09f2SNélio Laranjeiro err = mlx5_tx_uar_remap(eth_dev, err); 937012ad994SShahaf Shuler if (err) { 938012ad994SShahaf Shuler err = rte_errno; 939f8b9a3baSXueming Li goto error; 940012ad994SShahaf Shuler } 9411cfa649bSShahaf Shuler /* 9421cfa649bSShahaf Shuler * Ethdev pointer is still required as input since 9431cfa649bSShahaf Shuler * the primary device is not accessible from the 9441cfa649bSShahaf Shuler * secondary process. 9451cfa649bSShahaf Shuler */ 9461cfa649bSShahaf Shuler eth_dev->rx_pkt_burst = 947af4f09f2SNélio Laranjeiro mlx5_select_rx_function(eth_dev); 9481cfa649bSShahaf Shuler eth_dev->tx_pkt_burst = 949af4f09f2SNélio Laranjeiro mlx5_select_tx_function(eth_dev); 950fbe90cddSThomas Monjalon rte_eth_dev_probing_finish(eth_dev); 951f8b9a3baSXueming Li continue; 952f8b9a3baSXueming Li } 953a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "using port %u (%08" PRIx32 ")", port, test); 9540e83b8e5SNelio Laranjeiro ctx = mlx5_glue->open_device(ibv_dev); 955e1c3e305SMatan Azrad if (ctx == NULL) { 956e1c3e305SMatan Azrad err = ENODEV; 957771fa900SAdrien Mazarguil goto port_error; 958e1c3e305SMatan Azrad } 959771fa900SAdrien Mazarguil /* Check port status. */ 9600e83b8e5SNelio Laranjeiro err = mlx5_glue->query_port(ctx, port, &port_attr); 961771fa900SAdrien Mazarguil if (err) { 962a170a30dSNélio Laranjeiro DRV_LOG(ERR, "port query failed: %s", strerror(err)); 963771fa900SAdrien Mazarguil goto port_error; 964771fa900SAdrien Mazarguil } 9651371f4dfSOr Ami if (port_attr.link_layer != IBV_LINK_LAYER_ETHERNET) { 966a170a30dSNélio Laranjeiro DRV_LOG(ERR, 967a170a30dSNélio Laranjeiro "port %d is not configured in Ethernet mode", 9681371f4dfSOr Ami port); 969e1c3e305SMatan Azrad err = EINVAL; 9701371f4dfSOr Ami goto port_error; 9711371f4dfSOr Ami } 972771fa900SAdrien Mazarguil if (port_attr.state != IBV_PORT_ACTIVE) 973a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %d is not active: \"%s\" (%d)", 974a170a30dSNélio Laranjeiro port, 975a170a30dSNélio Laranjeiro mlx5_glue->port_state_str(port_attr.state), 976771fa900SAdrien Mazarguil port_attr.state); 977771fa900SAdrien Mazarguil /* Allocate protection domain. */ 9780e83b8e5SNelio Laranjeiro pd = mlx5_glue->alloc_pd(ctx); 979771fa900SAdrien Mazarguil if (pd == NULL) { 980a170a30dSNélio Laranjeiro DRV_LOG(ERR, "PD allocation failure"); 981771fa900SAdrien Mazarguil err = ENOMEM; 982771fa900SAdrien Mazarguil goto port_error; 983771fa900SAdrien Mazarguil } 984771fa900SAdrien Mazarguil mlx5_dev[idx].ports |= test; 985771fa900SAdrien Mazarguil /* from rte_ethdev.c */ 986771fa900SAdrien Mazarguil priv = rte_zmalloc("ethdev private structure", 987771fa900SAdrien Mazarguil sizeof(*priv), 988771fa900SAdrien Mazarguil RTE_CACHE_LINE_SIZE); 989771fa900SAdrien Mazarguil if (priv == NULL) { 990a170a30dSNélio Laranjeiro DRV_LOG(ERR, "priv allocation failure"); 991771fa900SAdrien Mazarguil err = ENOMEM; 992771fa900SAdrien Mazarguil goto port_error; 993771fa900SAdrien Mazarguil } 994771fa900SAdrien Mazarguil priv->ctx = ctx; 99587ec44ceSXueming Li strncpy(priv->ibdev_path, priv->ctx->device->ibdev_path, 99687ec44ceSXueming Li sizeof(priv->ibdev_path)); 997771fa900SAdrien Mazarguil priv->device_attr = device_attr; 998771fa900SAdrien Mazarguil priv->port = port; 999771fa900SAdrien Mazarguil priv->pd = pd; 1000771fa900SAdrien Mazarguil priv->mtu = ETHER_MTU; 10017fe24446SShahaf Shuler err = mlx5_args(&config, pci_dev->device.devargs); 1002e72dd09bSNélio Laranjeiro if (err) { 1003a170a30dSNélio Laranjeiro DRV_LOG(ERR, "failed to process device arguments: %s", 1004e72dd09bSNélio Laranjeiro strerror(err)); 1005012ad994SShahaf Shuler err = rte_errno; 1006e72dd09bSNélio Laranjeiro goto port_error; 1007e72dd09bSNélio Laranjeiro } 1008012ad994SShahaf Shuler err = mlx5_glue->query_device_ex(ctx, NULL, &device_attr_ex); 1009012ad994SShahaf Shuler if (err) { 1010a170a30dSNélio Laranjeiro DRV_LOG(ERR, "ibv_query_device_ex() failed"); 1011771fa900SAdrien Mazarguil goto port_error; 1012771fa900SAdrien Mazarguil } 10137fe24446SShahaf Shuler config.hw_csum = !!(device_attr_ex.device_cap_flags_ex & 101443e9d979SShachar Beiser IBV_DEVICE_RAW_IP_CSUM); 1015a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "checksum offloading is %ssupported", 10167fe24446SShahaf Shuler (config.hw_csum ? "" : "not ")); 10179a761de8SOri Kam #ifdef HAVE_IBV_DEVICE_COUNTERS_SET_SUPPORT 101873b620f2SNelio Laranjeiro config.flow_counter_en = !!(device_attr.max_counter_sets); 10190e83b8e5SNelio Laranjeiro mlx5_glue->describe_counter_set(ctx, 0, &cs_desc); 1020a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, 1021a170a30dSNélio Laranjeiro "counter type = %d, num of cs = %ld, attributes = %d", 10229a761de8SOri Kam cs_desc.counter_type, cs_desc.num_of_cs, 10239a761de8SOri Kam cs_desc.attributes); 10249a761de8SOri Kam #endif 10257fe24446SShahaf Shuler config.ind_table_max_size = 102643e9d979SShachar Beiser device_attr_ex.rss_caps.max_rwq_indirection_table_size; 102713d57bd5SAdrien Mazarguil /* Remove this check once DPDK supports larger/variable 102813d57bd5SAdrien Mazarguil * indirection tables. */ 10297fe24446SShahaf Shuler if (config.ind_table_max_size > 1030ec1fed22SYongseok Koh (unsigned int)ETH_RSS_RETA_SIZE_512) 10317fe24446SShahaf Shuler config.ind_table_max_size = ETH_RSS_RETA_SIZE_512; 1032a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "maximum Rx indirection table size is %u", 10337fe24446SShahaf Shuler config.ind_table_max_size); 10347fe24446SShahaf Shuler config.hw_vlan_strip = !!(device_attr_ex.raw_packet_caps & 103543e9d979SShachar Beiser IBV_RAW_PACKET_CAP_CVLAN_STRIPPING); 1036a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "VLAN stripping is %ssupported", 10377fe24446SShahaf Shuler (config.hw_vlan_strip ? "" : "not ")); 103895e16ef3SNelio Laranjeiro 1039cd230a3eSShahaf Shuler config.hw_fcs_strip = !!(device_attr_ex.raw_packet_caps & 1040cd230a3eSShahaf Shuler IBV_RAW_PACKET_CAP_SCATTER_FCS); 1041a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "FCS stripping configuration is %ssupported", 10427fe24446SShahaf Shuler (config.hw_fcs_strip ? "" : "not ")); 10434d326709SOlga Shern 104443e9d979SShachar Beiser #ifdef HAVE_IBV_WQ_FLAG_RX_END_PADDING 10457fe24446SShahaf Shuler config.hw_padding = !!device_attr_ex.rx_pad_end_addr_align; 104643e9d979SShachar Beiser #endif 1047a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, 1048a170a30dSNélio Laranjeiro "hardware Rx end alignment padding is %ssupported", 10497fe24446SShahaf Shuler (config.hw_padding ? "" : "not ")); 1050ccdcba53SNélio Laranjeiro config.vf = vf; 10517fe24446SShahaf Shuler config.tso = ((device_attr_ex.tso_caps.max_tso > 0) && 105243e9d979SShachar Beiser (device_attr_ex.tso_caps.supported_qpts & 105343e9d979SShachar Beiser (1 << IBV_QPT_RAW_PACKET))); 10547fe24446SShahaf Shuler if (config.tso) 10557fe24446SShahaf Shuler config.tso_max_payload_sz = 105643e9d979SShachar Beiser device_attr_ex.tso_caps.max_tso; 10577fe24446SShahaf Shuler if (config.mps && !mps) { 1058a170a30dSNélio Laranjeiro DRV_LOG(ERR, 1059a170a30dSNélio Laranjeiro "multi-packet send not supported on this device" 1060230189d9SNélio Laranjeiro " (" MLX5_TXQ_MPW_EN ")"); 1061230189d9SNélio Laranjeiro err = ENOTSUP; 1062230189d9SNélio Laranjeiro goto port_error; 1063230189d9SNélio Laranjeiro } 1064a170a30dSNélio Laranjeiro DRV_LOG(INFO, "%s MPS is %s", 10650f99970bSNélio Laranjeiro config.mps == MLX5_MPW_ENHANCED ? "enhanced " : "", 1066a170a30dSNélio Laranjeiro config.mps != MLX5_MPW_DISABLED ? "enabled" : 1067a170a30dSNélio Laranjeiro "disabled"); 10687fe24446SShahaf Shuler if (config.cqe_comp && !cqe_comp) { 1069a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "Rx CQE compression isn't supported"); 10707fe24446SShahaf Shuler config.cqe_comp = 0; 1071523f5a74SYongseok Koh } 10727d6bf6b8SYongseok Koh config.mprq.enabled = config.mprq.enabled && mprq; 10737d6bf6b8SYongseok Koh if (config.mprq.enabled) { 10747d6bf6b8SYongseok Koh if (config.mprq.stride_num_n > mprq_max_stride_num_n || 10757d6bf6b8SYongseok Koh config.mprq.stride_num_n < mprq_min_stride_num_n) { 10767d6bf6b8SYongseok Koh config.mprq.stride_num_n = 10777d6bf6b8SYongseok Koh RTE_MAX(MLX5_MPRQ_STRIDE_NUM_N, 10787d6bf6b8SYongseok Koh mprq_min_stride_num_n); 10797d6bf6b8SYongseok Koh DRV_LOG(WARNING, 10807d6bf6b8SYongseok Koh "the number of strides" 10817d6bf6b8SYongseok Koh " for Multi-Packet RQ is out of range," 10827d6bf6b8SYongseok Koh " setting default value (%u)", 10837d6bf6b8SYongseok Koh 1 << config.mprq.stride_num_n); 10847d6bf6b8SYongseok Koh } 10857d6bf6b8SYongseok Koh config.mprq.min_stride_size_n = mprq_min_stride_size_n; 10867d6bf6b8SYongseok Koh config.mprq.max_stride_size_n = mprq_max_stride_size_n; 10877d6bf6b8SYongseok Koh } 1088af4f09f2SNélio Laranjeiro eth_dev = rte_eth_dev_allocate(name); 1089af4f09f2SNélio Laranjeiro if (eth_dev == NULL) { 1090a170a30dSNélio Laranjeiro DRV_LOG(ERR, "can not allocate rte ethdev"); 1091af4f09f2SNélio Laranjeiro err = ENOMEM; 1092af4f09f2SNélio Laranjeiro goto port_error; 1093af4f09f2SNélio Laranjeiro } 1094af4f09f2SNélio Laranjeiro eth_dev->data->dev_private = priv; 1095df428ceeSYongseok Koh priv->dev_data = eth_dev->data; 1096af4f09f2SNélio Laranjeiro eth_dev->data->mac_addrs = priv->mac; 1097af4f09f2SNélio Laranjeiro eth_dev->device = &pci_dev->device; 1098af4f09f2SNélio Laranjeiro rte_eth_copy_pci_info(eth_dev, pci_dev); 1099af4f09f2SNélio Laranjeiro eth_dev->device->driver = &mlx5_driver.driver; 1100af4f09f2SNélio Laranjeiro err = mlx5_uar_init_primary(eth_dev); 1101012ad994SShahaf Shuler if (err) { 1102012ad994SShahaf Shuler err = rte_errno; 11034a984153SXueming Li goto port_error; 1104012ad994SShahaf Shuler } 1105771fa900SAdrien Mazarguil /* Configure the first MAC address by default. */ 1106af4f09f2SNélio Laranjeiro if (mlx5_get_mac(eth_dev, &mac.addr_bytes)) { 1107a170a30dSNélio Laranjeiro DRV_LOG(ERR, 1108a170a30dSNélio Laranjeiro "port %u cannot get MAC address, is mlx5_en" 1109a170a30dSNélio Laranjeiro " loaded? (errno: %s)", 1110a170a30dSNélio Laranjeiro eth_dev->data->port_id, strerror(errno)); 1111e1c3e305SMatan Azrad err = ENODEV; 1112771fa900SAdrien Mazarguil goto port_error; 1113771fa900SAdrien Mazarguil } 1114a170a30dSNélio Laranjeiro DRV_LOG(INFO, 1115a170a30dSNélio Laranjeiro "port %u MAC address is %02x:%02x:%02x:%02x:%02x:%02x", 11160f99970bSNélio Laranjeiro eth_dev->data->port_id, 1117771fa900SAdrien Mazarguil mac.addr_bytes[0], mac.addr_bytes[1], 1118771fa900SAdrien Mazarguil mac.addr_bytes[2], mac.addr_bytes[3], 1119771fa900SAdrien Mazarguil mac.addr_bytes[4], mac.addr_bytes[5]); 1120771fa900SAdrien Mazarguil #ifndef NDEBUG 1121771fa900SAdrien Mazarguil { 1122771fa900SAdrien Mazarguil char ifname[IF_NAMESIZE]; 1123771fa900SAdrien Mazarguil 1124af4f09f2SNélio Laranjeiro if (mlx5_get_ifname(eth_dev, &ifname) == 0) 1125a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %u ifname is \"%s\"", 11260f99970bSNélio Laranjeiro eth_dev->data->port_id, ifname); 1127771fa900SAdrien Mazarguil else 1128a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %u ifname is unknown", 11290f99970bSNélio Laranjeiro eth_dev->data->port_id); 1130771fa900SAdrien Mazarguil } 1131771fa900SAdrien Mazarguil #endif 1132771fa900SAdrien Mazarguil /* Get actual MTU if possible. */ 1133a6d83b6aSNélio Laranjeiro err = mlx5_get_mtu(eth_dev, &priv->mtu); 1134012ad994SShahaf Shuler if (err) { 1135012ad994SShahaf Shuler err = rte_errno; 1136a6d83b6aSNélio Laranjeiro goto port_error; 1137012ad994SShahaf Shuler } 1138a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %u MTU is %u", eth_dev->data->port_id, 1139a170a30dSNélio Laranjeiro priv->mtu); 1140e313ef4cSShahaf Shuler /* 1141e313ef4cSShahaf Shuler * Initialize burst functions to prevent crashes before link-up. 1142e313ef4cSShahaf Shuler */ 1143e313ef4cSShahaf Shuler eth_dev->rx_pkt_burst = removed_rx_burst; 1144e313ef4cSShahaf Shuler eth_dev->tx_pkt_burst = removed_tx_burst; 1145771fa900SAdrien Mazarguil eth_dev->dev_ops = &mlx5_dev_ops; 1146272733b5SNélio Laranjeiro /* Register MAC address. */ 1147272733b5SNélio Laranjeiro claim_zero(mlx5_mac_addr_add(eth_dev, &mac, 0, 0)); 1148ccdcba53SNélio Laranjeiro priv->nl_socket = -1; 1149ccdcba53SNélio Laranjeiro priv->nl_sn = 0; 1150db209cc3SNélio Laranjeiro if (vf && config.vf_nl_en) { 1151ccdcba53SNélio Laranjeiro priv->nl_socket = mlx5_nl_init(RTMGRP_LINK); 1152ccdcba53SNélio Laranjeiro if (priv->nl_socket < 0) 1153ccdcba53SNélio Laranjeiro priv->nl_socket = -1; 1154ccdcba53SNélio Laranjeiro mlx5_nl_mac_addr_sync(eth_dev); 1155ccdcba53SNélio Laranjeiro } 1156c8ffb8a9SNélio Laranjeiro TAILQ_INIT(&priv->flows); 11571b37f5d8SNélio Laranjeiro TAILQ_INIT(&priv->ctrl_flows); 11581e3a39f7SXueming Li /* Hint libmlx5 to use PMD allocator for data plane resources */ 11591e3a39f7SXueming Li struct mlx5dv_ctx_allocators alctr = { 11601e3a39f7SXueming Li .alloc = &mlx5_alloc_verbs_buf, 11611e3a39f7SXueming Li .free = &mlx5_free_verbs_buf, 11621e3a39f7SXueming Li .data = priv, 11631e3a39f7SXueming Li }; 11640e83b8e5SNelio Laranjeiro mlx5_glue->dv_set_context_attr(ctx, 11650e83b8e5SNelio Laranjeiro MLX5DV_CTX_ATTR_BUF_ALLOCATORS, 11661e3a39f7SXueming Li (void *)((uintptr_t)&alctr)); 1167771fa900SAdrien Mazarguil /* Bring Ethernet device up. */ 1168a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "port %u forcing Ethernet interface up", 11690f99970bSNélio Laranjeiro eth_dev->data->port_id); 11707ba5320bSNélio Laranjeiro mlx5_set_link_up(eth_dev); 1171a85a606cSShahaf Shuler /* 1172a85a606cSShahaf Shuler * Even though the interrupt handler is not installed yet, 1173a85a606cSShahaf Shuler * interrupts will still trigger on the asyn_fd from 1174a85a606cSShahaf Shuler * Verbs context returned by ibv_open_device(). 1175a85a606cSShahaf Shuler */ 1176a85a606cSShahaf Shuler mlx5_link_update(eth_dev, 0); 11777fe24446SShahaf Shuler /* Store device configuration on private structure. */ 11787fe24446SShahaf Shuler priv->config = config; 1179b43802b4SXueming Li /* Create drop queue. */ 1180b43802b4SXueming Li err = mlx5_flow_create_drop_queue(eth_dev); 1181b43802b4SXueming Li if (err) { 1182b43802b4SXueming Li DRV_LOG(ERR, "port %u drop queue allocation failed: %s", 1183b43802b4SXueming Li eth_dev->data->port_id, strerror(rte_errno)); 1184012ad994SShahaf Shuler err = rte_errno; 1185b43802b4SXueming Li goto port_error; 1186b43802b4SXueming Li } 1187b43802b4SXueming Li /* Supported Verbs flow priority number detection. */ 1188b43802b4SXueming Li if (verb_priorities == 0) 1189b43802b4SXueming Li verb_priorities = mlx5_get_max_verbs_prio(eth_dev); 1190b43802b4SXueming Li if (verb_priorities < MLX5_VERBS_FLOW_PRIO_8) { 1191b43802b4SXueming Li DRV_LOG(ERR, "port %u wrong Verbs flow priorities: %u", 1192b43802b4SXueming Li eth_dev->data->port_id, verb_priorities); 1193b43802b4SXueming Li goto port_error; 1194b43802b4SXueming Li } 1195b43802b4SXueming Li priv->config.max_verbs_prio = verb_priorities; 1196*0ace586dSXueming Li /* 1197*0ace586dSXueming Li * Once the device is added to the list of memory event 1198*0ace586dSXueming Li * callback, its global MR cache table cannot be expanded 1199*0ace586dSXueming Li * on the fly because of deadlock. If it overflows, lookup 1200*0ace586dSXueming Li * should be done by searching MR list linearly, which is slow. 1201*0ace586dSXueming Li */ 1202*0ace586dSXueming Li err = mlx5_mr_btree_init(&priv->mr.cache, 1203*0ace586dSXueming Li MLX5_MR_BTREE_CACHE_N * 2, 1204*0ace586dSXueming Li eth_dev->device->numa_node); 1205*0ace586dSXueming Li if (err) { 1206*0ace586dSXueming Li err = rte_errno; 1207*0ace586dSXueming Li goto port_error; 1208*0ace586dSXueming Li } 1209e89c15b6SAdrien Mazarguil /* Add device to memory callback list. */ 1210e89c15b6SAdrien Mazarguil rte_rwlock_write_lock(&mlx5_shared_data->mem_event_rwlock); 1211e89c15b6SAdrien Mazarguil LIST_INSERT_HEAD(&mlx5_shared_data->mem_event_cb_list, 1212e89c15b6SAdrien Mazarguil priv, mem_event_cb); 1213e89c15b6SAdrien Mazarguil rte_rwlock_write_unlock(&mlx5_shared_data->mem_event_rwlock); 1214fbe90cddSThomas Monjalon rte_eth_dev_probing_finish(eth_dev); 1215771fa900SAdrien Mazarguil continue; 1216771fa900SAdrien Mazarguil port_error: 121729c1d8bbSNélio Laranjeiro if (priv) 1218771fa900SAdrien Mazarguil rte_free(priv); 1219771fa900SAdrien Mazarguil if (pd) 12200e83b8e5SNelio Laranjeiro claim_zero(mlx5_glue->dealloc_pd(pd)); 1221771fa900SAdrien Mazarguil if (ctx) 12220e83b8e5SNelio Laranjeiro claim_zero(mlx5_glue->close_device(ctx)); 1223690de285SRaslan Darawsheh if (eth_dev && rte_eal_process_type() == RTE_PROC_PRIMARY) 1224690de285SRaslan Darawsheh rte_eth_dev_release_port(eth_dev); 1225771fa900SAdrien Mazarguil break; 1226771fa900SAdrien Mazarguil } 1227771fa900SAdrien Mazarguil /* 1228771fa900SAdrien Mazarguil * XXX if something went wrong in the loop above, there is a resource 1229771fa900SAdrien Mazarguil * leak (ctx, pd, priv, dpdk ethdev) but we can do nothing about it as 1230771fa900SAdrien Mazarguil * long as the dpdk does not provide a way to deallocate a ethdev and a 1231771fa900SAdrien Mazarguil * way to enumerate the registered ethdevs to free the previous ones. 1232771fa900SAdrien Mazarguil */ 1233771fa900SAdrien Mazarguil /* no port found, complain */ 1234771fa900SAdrien Mazarguil if (!mlx5_dev[idx].ports) { 1235a6d83b6aSNélio Laranjeiro rte_errno = ENODEV; 1236a6d83b6aSNélio Laranjeiro err = rte_errno; 1237771fa900SAdrien Mazarguil } 1238771fa900SAdrien Mazarguil error: 1239771fa900SAdrien Mazarguil if (attr_ctx) 12400e83b8e5SNelio Laranjeiro claim_zero(mlx5_glue->close_device(attr_ctx)); 1241771fa900SAdrien Mazarguil if (list) 12420e83b8e5SNelio Laranjeiro mlx5_glue->free_device_list(list); 1243a6d83b6aSNélio Laranjeiro if (err) { 1244a6d83b6aSNélio Laranjeiro rte_errno = err; 1245a6d83b6aSNélio Laranjeiro return -rte_errno; 1246a6d83b6aSNélio Laranjeiro } 1247a6d83b6aSNélio Laranjeiro return 0; 1248771fa900SAdrien Mazarguil } 1249771fa900SAdrien Mazarguil 1250771fa900SAdrien Mazarguil static const struct rte_pci_id mlx5_pci_id_map[] = { 1251771fa900SAdrien Mazarguil { 12521d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 12531d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4) 1254771fa900SAdrien Mazarguil }, 1255771fa900SAdrien Mazarguil { 12561d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 12571d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4VF) 1258771fa900SAdrien Mazarguil }, 1259771fa900SAdrien Mazarguil { 12601d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 12611d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4LX) 1262771fa900SAdrien Mazarguil }, 1263771fa900SAdrien Mazarguil { 12641d1bc870SNélio Laranjeiro RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 12651d1bc870SNélio Laranjeiro PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF) 1266771fa900SAdrien Mazarguil }, 1267771fa900SAdrien Mazarguil { 1268528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 1269528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5) 1270528a9fbeSYongseok Koh }, 1271528a9fbeSYongseok Koh { 1272528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 1273528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5VF) 1274528a9fbeSYongseok Koh }, 1275528a9fbeSYongseok Koh { 1276528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 1277528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5EX) 1278528a9fbeSYongseok Koh }, 1279528a9fbeSYongseok Koh { 1280528a9fbeSYongseok Koh RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 1281528a9fbeSYongseok Koh PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF) 1282528a9fbeSYongseok Koh }, 1283528a9fbeSYongseok Koh { 1284dd3331c6SShahaf Shuler RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX, 1285dd3331c6SShahaf Shuler PCI_DEVICE_ID_MELLANOX_CONNECTX5BF) 1286dd3331c6SShahaf Shuler }, 1287dd3331c6SShahaf Shuler { 1288771fa900SAdrien Mazarguil .vendor_id = 0 1289771fa900SAdrien Mazarguil } 1290771fa900SAdrien Mazarguil }; 1291771fa900SAdrien Mazarguil 1292fdf91e0fSJan Blunck static struct rte_pci_driver mlx5_driver = { 12932f3193cfSJan Viktorin .driver = { 12942f3193cfSJan Viktorin .name = MLX5_DRIVER_NAME 12952f3193cfSJan Viktorin }, 1296771fa900SAdrien Mazarguil .id_table = mlx5_pci_id_map, 1297af424af8SShreyansh Jain .probe = mlx5_pci_probe, 12987d7d7ad1SMatan Azrad .drv_flags = RTE_PCI_DRV_INTR_LSC | RTE_PCI_DRV_INTR_RMV, 1299771fa900SAdrien Mazarguil }; 1300771fa900SAdrien Mazarguil 130159b91becSAdrien Mazarguil #ifdef RTE_LIBRTE_MLX5_DLOPEN_DEPS 130259b91becSAdrien Mazarguil 130359b91becSAdrien Mazarguil /** 130408c028d0SAdrien Mazarguil * Suffix RTE_EAL_PMD_PATH with "-glue". 130508c028d0SAdrien Mazarguil * 130608c028d0SAdrien Mazarguil * This function performs a sanity check on RTE_EAL_PMD_PATH before 130708c028d0SAdrien Mazarguil * suffixing its last component. 130808c028d0SAdrien Mazarguil * 130908c028d0SAdrien Mazarguil * @param buf[out] 131008c028d0SAdrien Mazarguil * Output buffer, should be large enough otherwise NULL is returned. 131108c028d0SAdrien Mazarguil * @param size 131208c028d0SAdrien Mazarguil * Size of @p out. 131308c028d0SAdrien Mazarguil * 131408c028d0SAdrien Mazarguil * @return 131508c028d0SAdrien Mazarguil * Pointer to @p buf or @p NULL in case suffix cannot be appended. 131608c028d0SAdrien Mazarguil */ 131708c028d0SAdrien Mazarguil static char * 131808c028d0SAdrien Mazarguil mlx5_glue_path(char *buf, size_t size) 131908c028d0SAdrien Mazarguil { 132008c028d0SAdrien Mazarguil static const char *const bad[] = { "/", ".", "..", NULL }; 132108c028d0SAdrien Mazarguil const char *path = RTE_EAL_PMD_PATH; 132208c028d0SAdrien Mazarguil size_t len = strlen(path); 132308c028d0SAdrien Mazarguil size_t off; 132408c028d0SAdrien Mazarguil int i; 132508c028d0SAdrien Mazarguil 132608c028d0SAdrien Mazarguil while (len && path[len - 1] == '/') 132708c028d0SAdrien Mazarguil --len; 132808c028d0SAdrien Mazarguil for (off = len; off && path[off - 1] != '/'; --off) 132908c028d0SAdrien Mazarguil ; 133008c028d0SAdrien Mazarguil for (i = 0; bad[i]; ++i) 133108c028d0SAdrien Mazarguil if (!strncmp(path + off, bad[i], (int)(len - off))) 133208c028d0SAdrien Mazarguil goto error; 133308c028d0SAdrien Mazarguil i = snprintf(buf, size, "%.*s-glue", (int)len, path); 133408c028d0SAdrien Mazarguil if (i == -1 || (size_t)i >= size) 133508c028d0SAdrien Mazarguil goto error; 133608c028d0SAdrien Mazarguil return buf; 133708c028d0SAdrien Mazarguil error: 1338a170a30dSNélio Laranjeiro DRV_LOG(ERR, 1339a170a30dSNélio Laranjeiro "unable to append \"-glue\" to last component of" 134008c028d0SAdrien Mazarguil " RTE_EAL_PMD_PATH (\"" RTE_EAL_PMD_PATH "\")," 134108c028d0SAdrien Mazarguil " please re-configure DPDK"); 134208c028d0SAdrien Mazarguil return NULL; 134308c028d0SAdrien Mazarguil } 134408c028d0SAdrien Mazarguil 134508c028d0SAdrien Mazarguil /** 134659b91becSAdrien Mazarguil * Initialization routine for run-time dependency on rdma-core. 134759b91becSAdrien Mazarguil */ 134859b91becSAdrien Mazarguil static int 134959b91becSAdrien Mazarguil mlx5_glue_init(void) 135059b91becSAdrien Mazarguil { 135108c028d0SAdrien Mazarguil char glue_path[sizeof(RTE_EAL_PMD_PATH) - 1 + sizeof("-glue")]; 1352f6242d06SAdrien Mazarguil const char *path[] = { 1353f6242d06SAdrien Mazarguil /* 1354f6242d06SAdrien Mazarguil * A basic security check is necessary before trusting 1355f6242d06SAdrien Mazarguil * MLX5_GLUE_PATH, which may override RTE_EAL_PMD_PATH. 1356f6242d06SAdrien Mazarguil */ 1357f6242d06SAdrien Mazarguil (geteuid() == getuid() && getegid() == getgid() ? 1358f6242d06SAdrien Mazarguil getenv("MLX5_GLUE_PATH") : NULL), 135908c028d0SAdrien Mazarguil /* 136008c028d0SAdrien Mazarguil * When RTE_EAL_PMD_PATH is set, use its glue-suffixed 136108c028d0SAdrien Mazarguil * variant, otherwise let dlopen() look up libraries on its 136208c028d0SAdrien Mazarguil * own. 136308c028d0SAdrien Mazarguil */ 136408c028d0SAdrien Mazarguil (*RTE_EAL_PMD_PATH ? 136508c028d0SAdrien Mazarguil mlx5_glue_path(glue_path, sizeof(glue_path)) : ""), 1366f6242d06SAdrien Mazarguil }; 1367f6242d06SAdrien Mazarguil unsigned int i = 0; 136859b91becSAdrien Mazarguil void *handle = NULL; 136959b91becSAdrien Mazarguil void **sym; 137059b91becSAdrien Mazarguil const char *dlmsg; 137159b91becSAdrien Mazarguil 1372f6242d06SAdrien Mazarguil while (!handle && i != RTE_DIM(path)) { 1373f6242d06SAdrien Mazarguil const char *end; 1374f6242d06SAdrien Mazarguil size_t len; 1375f6242d06SAdrien Mazarguil int ret; 1376f6242d06SAdrien Mazarguil 1377f6242d06SAdrien Mazarguil if (!path[i]) { 1378f6242d06SAdrien Mazarguil ++i; 1379f6242d06SAdrien Mazarguil continue; 1380f6242d06SAdrien Mazarguil } 1381f6242d06SAdrien Mazarguil end = strpbrk(path[i], ":;"); 1382f6242d06SAdrien Mazarguil if (!end) 1383f6242d06SAdrien Mazarguil end = path[i] + strlen(path[i]); 1384f6242d06SAdrien Mazarguil len = end - path[i]; 1385f6242d06SAdrien Mazarguil ret = 0; 1386f6242d06SAdrien Mazarguil do { 1387f6242d06SAdrien Mazarguil char name[ret + 1]; 1388f6242d06SAdrien Mazarguil 1389f6242d06SAdrien Mazarguil ret = snprintf(name, sizeof(name), "%.*s%s" MLX5_GLUE, 1390f6242d06SAdrien Mazarguil (int)len, path[i], 1391f6242d06SAdrien Mazarguil (!len || *(end - 1) == '/') ? "" : "/"); 1392f6242d06SAdrien Mazarguil if (ret == -1) 1393f6242d06SAdrien Mazarguil break; 1394f6242d06SAdrien Mazarguil if (sizeof(name) != (size_t)ret + 1) 1395f6242d06SAdrien Mazarguil continue; 1396a170a30dSNélio Laranjeiro DRV_LOG(DEBUG, "looking for rdma-core glue as \"%s\"", 1397a170a30dSNélio Laranjeiro name); 1398f6242d06SAdrien Mazarguil handle = dlopen(name, RTLD_LAZY); 1399f6242d06SAdrien Mazarguil break; 1400f6242d06SAdrien Mazarguil } while (1); 1401f6242d06SAdrien Mazarguil path[i] = end + 1; 1402f6242d06SAdrien Mazarguil if (!*end) 1403f6242d06SAdrien Mazarguil ++i; 1404f6242d06SAdrien Mazarguil } 140559b91becSAdrien Mazarguil if (!handle) { 140659b91becSAdrien Mazarguil rte_errno = EINVAL; 140759b91becSAdrien Mazarguil dlmsg = dlerror(); 140859b91becSAdrien Mazarguil if (dlmsg) 1409a170a30dSNélio Laranjeiro DRV_LOG(WARNING, "cannot load glue library: %s", dlmsg); 141059b91becSAdrien Mazarguil goto glue_error; 141159b91becSAdrien Mazarguil } 141259b91becSAdrien Mazarguil sym = dlsym(handle, "mlx5_glue"); 141359b91becSAdrien Mazarguil if (!sym || !*sym) { 141459b91becSAdrien Mazarguil rte_errno = EINVAL; 141559b91becSAdrien Mazarguil dlmsg = dlerror(); 141659b91becSAdrien Mazarguil if (dlmsg) 1417a170a30dSNélio Laranjeiro DRV_LOG(ERR, "cannot resolve glue symbol: %s", dlmsg); 141859b91becSAdrien Mazarguil goto glue_error; 141959b91becSAdrien Mazarguil } 142059b91becSAdrien Mazarguil mlx5_glue = *sym; 142159b91becSAdrien Mazarguil return 0; 142259b91becSAdrien Mazarguil glue_error: 142359b91becSAdrien Mazarguil if (handle) 142459b91becSAdrien Mazarguil dlclose(handle); 1425a170a30dSNélio Laranjeiro DRV_LOG(WARNING, 1426a170a30dSNélio Laranjeiro "cannot initialize PMD due to missing run-time dependency on" 1427a170a30dSNélio Laranjeiro " rdma-core libraries (libibverbs, libmlx5)"); 142859b91becSAdrien Mazarguil return -rte_errno; 142959b91becSAdrien Mazarguil } 143059b91becSAdrien Mazarguil 143159b91becSAdrien Mazarguil #endif 143259b91becSAdrien Mazarguil 1433771fa900SAdrien Mazarguil /** 1434771fa900SAdrien Mazarguil * Driver initialization routine. 1435771fa900SAdrien Mazarguil */ 1436c830cb29SDavid Marchand RTE_INIT(rte_mlx5_pmd_init); 1437c830cb29SDavid Marchand static void 1438c830cb29SDavid Marchand rte_mlx5_pmd_init(void) 1439771fa900SAdrien Mazarguil { 14405f8ba81cSXueming Li /* Build the static tables for Verbs conversion. */ 1441ea16068cSYongseok Koh mlx5_set_ptype_table(); 14425f8ba81cSXueming Li mlx5_set_cksum_table(); 14435f8ba81cSXueming Li mlx5_set_swp_types_table(); 1444771fa900SAdrien Mazarguil /* 1445771fa900SAdrien Mazarguil * RDMAV_HUGEPAGES_SAFE tells ibv_fork_init() we intend to use 1446771fa900SAdrien Mazarguil * huge pages. Calling ibv_fork_init() during init allows 1447771fa900SAdrien Mazarguil * applications to use fork() safely for purposes other than 1448771fa900SAdrien Mazarguil * using this PMD, which is not supported in forked processes. 1449771fa900SAdrien Mazarguil */ 1450771fa900SAdrien Mazarguil setenv("RDMAV_HUGEPAGES_SAFE", "1", 1); 1451161b93e5SYongseok Koh /* Match the size of Rx completion entry to the size of a cacheline. */ 1452161b93e5SYongseok Koh if (RTE_CACHE_LINE_SIZE == 128) 1453161b93e5SYongseok Koh setenv("MLX5_CQE_SIZE", "128", 0); 145459b91becSAdrien Mazarguil #ifdef RTE_LIBRTE_MLX5_DLOPEN_DEPS 145559b91becSAdrien Mazarguil if (mlx5_glue_init()) 145659b91becSAdrien Mazarguil return; 145759b91becSAdrien Mazarguil assert(mlx5_glue); 145859b91becSAdrien Mazarguil #endif 14592a3b0097SAdrien Mazarguil #ifndef NDEBUG 14602a3b0097SAdrien Mazarguil /* Glue structure must not contain any NULL pointers. */ 14612a3b0097SAdrien Mazarguil { 14622a3b0097SAdrien Mazarguil unsigned int i; 14632a3b0097SAdrien Mazarguil 14642a3b0097SAdrien Mazarguil for (i = 0; i != sizeof(*mlx5_glue) / sizeof(void *); ++i) 14652a3b0097SAdrien Mazarguil assert(((const void *const *)mlx5_glue)[i]); 14662a3b0097SAdrien Mazarguil } 14672a3b0097SAdrien Mazarguil #endif 14686d5df2eaSAdrien Mazarguil if (strcmp(mlx5_glue->version, MLX5_GLUE_VERSION)) { 1469a170a30dSNélio Laranjeiro DRV_LOG(ERR, 1470a170a30dSNélio Laranjeiro "rdma-core glue \"%s\" mismatch: \"%s\" is required", 14716d5df2eaSAdrien Mazarguil mlx5_glue->version, MLX5_GLUE_VERSION); 14726d5df2eaSAdrien Mazarguil return; 14736d5df2eaSAdrien Mazarguil } 14740e83b8e5SNelio Laranjeiro mlx5_glue->fork_init(); 14753dcfe039SThomas Monjalon rte_pci_register(&mlx5_driver); 1476974f1e7eSYongseok Koh rte_mem_event_callback_register("MLX5_MEM_EVENT_CB", 1477974f1e7eSYongseok Koh mlx5_mr_mem_event_cb, NULL); 1478771fa900SAdrien Mazarguil } 1479771fa900SAdrien Mazarguil 148001f19227SShreyansh Jain RTE_PMD_EXPORT_NAME(net_mlx5, __COUNTER__); 148101f19227SShreyansh Jain RTE_PMD_REGISTER_PCI_TABLE(net_mlx5, mlx5_pci_id_map); 14820880c401SOlivier Matz RTE_PMD_REGISTER_KMOD_DEP(net_mlx5, "* ib_uverbs & mlx5_core & mlx5_ib"); 1483a170a30dSNélio Laranjeiro 1484a170a30dSNélio Laranjeiro /** Initialize driver log type. */ 1485a170a30dSNélio Laranjeiro RTE_INIT(vdev_netvsc_init_log) 1486a170a30dSNélio Laranjeiro { 1487a170a30dSNélio Laranjeiro mlx5_logtype = rte_log_register("pmd.net.mlx5"); 1488a170a30dSNélio Laranjeiro if (mlx5_logtype >= 0) 1489a170a30dSNélio Laranjeiro rte_log_set_level(mlx5_logtype, RTE_LOG_NOTICE); 1490a170a30dSNélio Laranjeiro } 1491