xref: /dpdk/drivers/net/mlx5/mlx5.c (revision 07b51bb9fe6d347213a57730ed646813e2f11371)
18fd92a66SOlivier Matz /* SPDX-License-Identifier: BSD-3-Clause
2771fa900SAdrien Mazarguil  * Copyright 2015 6WIND S.A.
35feecc57SShahaf Shuler  * Copyright 2015 Mellanox Technologies, Ltd
4771fa900SAdrien Mazarguil  */
5771fa900SAdrien Mazarguil 
6771fa900SAdrien Mazarguil #include <stddef.h>
7771fa900SAdrien Mazarguil #include <unistd.h>
8771fa900SAdrien Mazarguil #include <string.h>
9771fa900SAdrien Mazarguil #include <stdint.h>
10771fa900SAdrien Mazarguil #include <stdlib.h>
11e72dd09bSNélio Laranjeiro #include <errno.h>
12771fa900SAdrien Mazarguil 
13771fa900SAdrien Mazarguil #include <rte_malloc.h>
14df96fd0dSBruce Richardson #include <ethdev_driver.h>
15df96fd0dSBruce Richardson #include <ethdev_pci.h>
16771fa900SAdrien Mazarguil #include <rte_pci.h>
17c752998bSGaetan Rivet #include <rte_bus_pci.h>
18771fa900SAdrien Mazarguil #include <rte_common.h>
19e72dd09bSNélio Laranjeiro #include <rte_kvargs.h>
20e89c15b6SAdrien Mazarguil #include <rte_rwlock.h>
21e89c15b6SAdrien Mazarguil #include <rte_spinlock.h>
22f38c5457SAdrien Mazarguil #include <rte_string_fns.h>
23f15db67dSMatan Azrad #include <rte_alarm.h>
2420698c9fSOphir Munk #include <rte_cycles.h>
25771fa900SAdrien Mazarguil 
267b4f1e6bSMatan Azrad #include <mlx5_glue.h>
277b4f1e6bSMatan Azrad #include <mlx5_devx_cmds.h>
2893e30982SMatan Azrad #include <mlx5_common.h>
29391b8bccSOphir Munk #include <mlx5_common_os.h>
30a4de9586SVu Pham #include <mlx5_common_mp.h>
31392bf908SParav Pandit #include <mlx5_common_pci.h>
3283c2047cSSuanming Mou #include <mlx5_malloc.h>
337b4f1e6bSMatan Azrad 
347b4f1e6bSMatan Azrad #include "mlx5_defs.h"
35771fa900SAdrien Mazarguil #include "mlx5.h"
36771fa900SAdrien Mazarguil #include "mlx5_utils.h"
372e22920bSAdrien Mazarguil #include "mlx5_rxtx.h"
38151cbe3aSMichael Baum #include "mlx5_rx.h"
39377b69fbSMichael Baum #include "mlx5_tx.h"
40771fa900SAdrien Mazarguil #include "mlx5_autoconf.h"
41974f1e7eSYongseok Koh #include "mlx5_mr.h"
4284c406e7SOri Kam #include "mlx5_flow.h"
43223f2c21SOphir Munk #include "mlx5_flow_os.h"
44efa79e68SOri Kam #include "rte_pmd_mlx5.h"
45771fa900SAdrien Mazarguil 
4699c12dccSNélio Laranjeiro /* Device parameter to enable RX completion queue compression. */
4799c12dccSNélio Laranjeiro #define MLX5_RXQ_CQE_COMP_EN "rxq_cqe_comp_en"
4899c12dccSNélio Laranjeiro 
4978c7a16dSYongseok Koh /* Device parameter to enable padding Rx packet to cacheline size. */
5078c7a16dSYongseok Koh #define MLX5_RXQ_PKT_PAD_EN "rxq_pkt_pad_en"
5178c7a16dSYongseok Koh 
527d6bf6b8SYongseok Koh /* Device parameter to enable Multi-Packet Rx queue. */
537d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_EN "mprq_en"
547d6bf6b8SYongseok Koh 
557d6bf6b8SYongseok Koh /* Device parameter to configure log 2 of the number of strides for MPRQ. */
567d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_LOG_STRIDE_NUM "mprq_log_stride_num"
577d6bf6b8SYongseok Koh 
58ecb16045SAlexander Kozyrev /* Device parameter to configure log 2 of the stride size for MPRQ. */
59ecb16045SAlexander Kozyrev #define MLX5_RX_MPRQ_LOG_STRIDE_SIZE "mprq_log_stride_size"
60ecb16045SAlexander Kozyrev 
617d6bf6b8SYongseok Koh /* Device parameter to limit the size of memcpy'd packet for MPRQ. */
627d6bf6b8SYongseok Koh #define MLX5_RX_MPRQ_MAX_MEMCPY_LEN "mprq_max_memcpy_len"
637d6bf6b8SYongseok Koh 
647d6bf6b8SYongseok Koh /* Device parameter to set the minimum number of Rx queues to enable MPRQ. */
657d6bf6b8SYongseok Koh #define MLX5_RXQS_MIN_MPRQ "rxqs_min_mprq"
667d6bf6b8SYongseok Koh 
67a6bd4911SViacheslav Ovsiienko /* Device parameter to configure inline send. Deprecated, ignored.*/
682a66cf37SYaacov Hazan #define MLX5_TXQ_INLINE "txq_inline"
692a66cf37SYaacov Hazan 
70505f1fe4SViacheslav Ovsiienko /* Device parameter to limit packet size to inline with ordinary SEND. */
71505f1fe4SViacheslav Ovsiienko #define MLX5_TXQ_INLINE_MAX "txq_inline_max"
72505f1fe4SViacheslav Ovsiienko 
73505f1fe4SViacheslav Ovsiienko /* Device parameter to configure minimal data size to inline. */
74505f1fe4SViacheslav Ovsiienko #define MLX5_TXQ_INLINE_MIN "txq_inline_min"
75505f1fe4SViacheslav Ovsiienko 
76505f1fe4SViacheslav Ovsiienko /* Device parameter to limit packet size to inline with Enhanced MPW. */
77505f1fe4SViacheslav Ovsiienko #define MLX5_TXQ_INLINE_MPW "txq_inline_mpw"
78505f1fe4SViacheslav Ovsiienko 
792a66cf37SYaacov Hazan /*
802a66cf37SYaacov Hazan  * Device parameter to configure the number of TX queues threshold for
812a66cf37SYaacov Hazan  * enabling inline send.
822a66cf37SYaacov Hazan  */
832a66cf37SYaacov Hazan #define MLX5_TXQS_MIN_INLINE "txqs_min_inline"
842a66cf37SYaacov Hazan 
8509d8b416SYongseok Koh /*
8609d8b416SYongseok Koh  * Device parameter to configure the number of TX queues threshold for
87a6bd4911SViacheslav Ovsiienko  * enabling vectorized Tx, deprecated, ignored (no vectorized Tx routines).
8809d8b416SYongseok Koh  */
8909d8b416SYongseok Koh #define MLX5_TXQS_MAX_VEC "txqs_max_vec"
9009d8b416SYongseok Koh 
91230189d9SNélio Laranjeiro /* Device parameter to enable multi-packet send WQEs. */
92230189d9SNélio Laranjeiro #define MLX5_TXQ_MPW_EN "txq_mpw_en"
93230189d9SNélio Laranjeiro 
94a6bd4911SViacheslav Ovsiienko /*
958409a285SViacheslav Ovsiienko  * Device parameter to force doorbell register mapping
968409a285SViacheslav Ovsiienko  * to non-cahed region eliminating the extra write memory barrier.
978409a285SViacheslav Ovsiienko  */
988409a285SViacheslav Ovsiienko #define MLX5_TX_DB_NC "tx_db_nc"
998409a285SViacheslav Ovsiienko 
1008409a285SViacheslav Ovsiienko /*
101a6bd4911SViacheslav Ovsiienko  * Device parameter to include 2 dsegs in the title WQEBB.
102a6bd4911SViacheslav Ovsiienko  * Deprecated, ignored.
103a6bd4911SViacheslav Ovsiienko  */
1046ce84bd8SYongseok Koh #define MLX5_TXQ_MPW_HDR_DSEG_EN "txq_mpw_hdr_dseg_en"
1056ce84bd8SYongseok Koh 
106a6bd4911SViacheslav Ovsiienko /*
107a6bd4911SViacheslav Ovsiienko  * Device parameter to limit the size of inlining packet.
108a6bd4911SViacheslav Ovsiienko  * Deprecated, ignored.
109a6bd4911SViacheslav Ovsiienko  */
1106ce84bd8SYongseok Koh #define MLX5_TXQ_MAX_INLINE_LEN "txq_max_inline_len"
1116ce84bd8SYongseok Koh 
112a6bd4911SViacheslav Ovsiienko /*
1138f848f32SViacheslav Ovsiienko  * Device parameter to enable Tx scheduling on timestamps
1148f848f32SViacheslav Ovsiienko  * and specify the packet pacing granularity in nanoseconds.
1158f848f32SViacheslav Ovsiienko  */
1168f848f32SViacheslav Ovsiienko #define MLX5_TX_PP "tx_pp"
1178f848f32SViacheslav Ovsiienko 
1188f848f32SViacheslav Ovsiienko /*
1198f848f32SViacheslav Ovsiienko  * Device parameter to specify skew in nanoseconds on Tx datapath,
1208f848f32SViacheslav Ovsiienko  * it represents the time between SQ start WQE processing and
1218f848f32SViacheslav Ovsiienko  * appearing actual packet data on the wire.
1228f848f32SViacheslav Ovsiienko  */
1238f848f32SViacheslav Ovsiienko #define MLX5_TX_SKEW "tx_skew"
1248f848f32SViacheslav Ovsiienko 
1258f848f32SViacheslav Ovsiienko /*
126a6bd4911SViacheslav Ovsiienko  * Device parameter to enable hardware Tx vector.
127a6bd4911SViacheslav Ovsiienko  * Deprecated, ignored (no vectorized Tx routines anymore).
128a6bd4911SViacheslav Ovsiienko  */
1295644d5b9SNelio Laranjeiro #define MLX5_TX_VEC_EN "tx_vec_en"
1305644d5b9SNelio Laranjeiro 
1315644d5b9SNelio Laranjeiro /* Device parameter to enable hardware Rx vector. */
1325644d5b9SNelio Laranjeiro #define MLX5_RX_VEC_EN "rx_vec_en"
1335644d5b9SNelio Laranjeiro 
13478a54648SXueming Li /* Allow L3 VXLAN flow creation. */
13578a54648SXueming Li #define MLX5_L3_VXLAN_EN "l3_vxlan_en"
13678a54648SXueming Li 
137e2b4925eSOri Kam /* Activate DV E-Switch flow steering. */
138e2b4925eSOri Kam #define MLX5_DV_ESW_EN "dv_esw_en"
139e2b4925eSOri Kam 
14051e72d38SOri Kam /* Activate DV flow steering. */
14151e72d38SOri Kam #define MLX5_DV_FLOW_EN "dv_flow_en"
14251e72d38SOri Kam 
1432d241515SViacheslav Ovsiienko /* Enable extensive flow metadata support. */
1442d241515SViacheslav Ovsiienko #define MLX5_DV_XMETA_EN "dv_xmeta_en"
1452d241515SViacheslav Ovsiienko 
1460f0ae73aSShiri Kuzin /* Device parameter to let the user manage the lacp traffic of bonded device */
1470f0ae73aSShiri Kuzin #define MLX5_LACP_BY_USER "lacp_by_user"
1480f0ae73aSShiri Kuzin 
149db209cc3SNélio Laranjeiro /* Activate Netlink support in VF mode. */
150db209cc3SNélio Laranjeiro #define MLX5_VF_NL_EN "vf_nl_en"
151db209cc3SNélio Laranjeiro 
152dceb5029SYongseok Koh /* Enable extending memsegs when creating a MR. */
153dceb5029SYongseok Koh #define MLX5_MR_EXT_MEMSEG_EN "mr_ext_memseg_en"
154dceb5029SYongseok Koh 
1556de569f5SAdrien Mazarguil /* Select port representors to instantiate. */
1566de569f5SAdrien Mazarguil #define MLX5_REPRESENTOR "representor"
1576de569f5SAdrien Mazarguil 
158066cfecdSMatan Azrad /* Device parameter to configure the maximum number of dump files per queue. */
159066cfecdSMatan Azrad #define MLX5_MAX_DUMP_FILES_NUM "max_dump_files_num"
160066cfecdSMatan Azrad 
16121bb6c7eSDekel Peled /* Configure timeout of LRO session (in microseconds). */
16221bb6c7eSDekel Peled #define MLX5_LRO_TIMEOUT_USEC "lro_timeout_usec"
16321bb6c7eSDekel Peled 
1641ad9a3d0SBing Zhao /*
1651ad9a3d0SBing Zhao  * Device parameter to configure the total data buffer size for a single
1661ad9a3d0SBing Zhao  * hairpin queue (logarithm value).
1671ad9a3d0SBing Zhao  */
1681ad9a3d0SBing Zhao #define MLX5_HP_BUF_SIZE "hp_buf_log_sz"
1691ad9a3d0SBing Zhao 
170a1da6f62SSuanming Mou /* Flow memory reclaim mode. */
171a1da6f62SSuanming Mou #define MLX5_RECLAIM_MEM "reclaim_mem_mode"
172a1da6f62SSuanming Mou 
1735522da6bSSuanming Mou /* The default memory allocator used in PMD. */
1745522da6bSSuanming Mou #define MLX5_SYS_MEM_EN "sys_mem_en"
17550f95b23SSuanming Mou /* Decap will be used or not. */
17650f95b23SSuanming Mou #define MLX5_DECAP_EN "decap_en"
1775522da6bSSuanming Mou 
178e39226bdSJiawei Wang /* Device parameter to configure allow or prevent duplicate rules pattern. */
179e39226bdSJiawei Wang #define MLX5_ALLOW_DUPLICATE_PATTERN "allow_duplicate_pattern"
180e39226bdSJiawei Wang 
181974f1e7eSYongseok Koh /* Shared memory between primary and secondary processes. */
182974f1e7eSYongseok Koh struct mlx5_shared_data *mlx5_shared_data;
183974f1e7eSYongseok Koh 
1842e86c4e5SOphir Munk /** Driver-specific log messages type. */
1852e86c4e5SOphir Munk int mlx5_logtype;
186a170a30dSNélio Laranjeiro 
18791389890SOphir Munk static LIST_HEAD(, mlx5_dev_ctx_shared) mlx5_dev_ctx_list =
18891389890SOphir Munk 						LIST_HEAD_INITIALIZER();
189ef65067cSTal Shnaiderman static pthread_mutex_t mlx5_dev_ctx_list_mutex;
1905c761238SGregory Etelson static const struct mlx5_indexed_pool_config mlx5_ipool_cfg[] = {
191f1ae0b35SOphir Munk #if defined(HAVE_IBV_FLOW_DV_SUPPORT) || !defined(HAVE_INFINIBAND_VERBS_H)
1929cac7dedSGregory Etelson 	[MLX5_IPOOL_DECAP_ENCAP] = {
193014d1cbeSSuanming Mou 		.size = sizeof(struct mlx5_flow_dv_encap_decap_resource),
194014d1cbeSSuanming Mou 		.trunk_size = 64,
195014d1cbeSSuanming Mou 		.grow_trunk = 3,
196014d1cbeSSuanming Mou 		.grow_shift = 2,
1972f3dc1f4SSuanming Mou 		.need_lock = 1,
198014d1cbeSSuanming Mou 		.release_mem_en = 1,
19983c2047cSSuanming Mou 		.malloc = mlx5_malloc,
20083c2047cSSuanming Mou 		.free = mlx5_free,
201014d1cbeSSuanming Mou 		.type = "mlx5_encap_decap_ipool",
202014d1cbeSSuanming Mou 	},
2039cac7dedSGregory Etelson 	[MLX5_IPOOL_PUSH_VLAN] = {
2048acf8ac9SSuanming Mou 		.size = sizeof(struct mlx5_flow_dv_push_vlan_action_resource),
2058acf8ac9SSuanming Mou 		.trunk_size = 64,
2068acf8ac9SSuanming Mou 		.grow_trunk = 3,
2078acf8ac9SSuanming Mou 		.grow_shift = 2,
2082f3dc1f4SSuanming Mou 		.need_lock = 1,
2098acf8ac9SSuanming Mou 		.release_mem_en = 1,
21083c2047cSSuanming Mou 		.malloc = mlx5_malloc,
21183c2047cSSuanming Mou 		.free = mlx5_free,
2128acf8ac9SSuanming Mou 		.type = "mlx5_push_vlan_ipool",
2138acf8ac9SSuanming Mou 	},
2149cac7dedSGregory Etelson 	[MLX5_IPOOL_TAG] = {
2155f114269SSuanming Mou 		.size = sizeof(struct mlx5_flow_dv_tag_resource),
2165f114269SSuanming Mou 		.trunk_size = 64,
2175f114269SSuanming Mou 		.grow_trunk = 3,
2185f114269SSuanming Mou 		.grow_shift = 2,
2192f3dc1f4SSuanming Mou 		.need_lock = 1,
220*07b51bb9SSuanming Mou 		.release_mem_en = 0,
221*07b51bb9SSuanming Mou 		.per_core_cache = (1 << 16),
22283c2047cSSuanming Mou 		.malloc = mlx5_malloc,
22383c2047cSSuanming Mou 		.free = mlx5_free,
2245f114269SSuanming Mou 		.type = "mlx5_tag_ipool",
2255f114269SSuanming Mou 	},
2269cac7dedSGregory Etelson 	[MLX5_IPOOL_PORT_ID] = {
227f3faf9eaSSuanming Mou 		.size = sizeof(struct mlx5_flow_dv_port_id_action_resource),
228f3faf9eaSSuanming Mou 		.trunk_size = 64,
229f3faf9eaSSuanming Mou 		.grow_trunk = 3,
230f3faf9eaSSuanming Mou 		.grow_shift = 2,
2312f3dc1f4SSuanming Mou 		.need_lock = 1,
232f3faf9eaSSuanming Mou 		.release_mem_en = 1,
23383c2047cSSuanming Mou 		.malloc = mlx5_malloc,
23483c2047cSSuanming Mou 		.free = mlx5_free,
235f3faf9eaSSuanming Mou 		.type = "mlx5_port_id_ipool",
236f3faf9eaSSuanming Mou 	},
2379cac7dedSGregory Etelson 	[MLX5_IPOOL_JUMP] = {
2387ac99475SSuanming Mou 		.size = sizeof(struct mlx5_flow_tbl_data_entry),
2397ac99475SSuanming Mou 		.trunk_size = 64,
2407ac99475SSuanming Mou 		.grow_trunk = 3,
2417ac99475SSuanming Mou 		.grow_shift = 2,
2422f3dc1f4SSuanming Mou 		.need_lock = 1,
2437ac99475SSuanming Mou 		.release_mem_en = 1,
24483c2047cSSuanming Mou 		.malloc = mlx5_malloc,
24583c2047cSSuanming Mou 		.free = mlx5_free,
2467ac99475SSuanming Mou 		.type = "mlx5_jump_ipool",
2477ac99475SSuanming Mou 	},
2489cac7dedSGregory Etelson 	[MLX5_IPOOL_SAMPLE] = {
249b4c0ddbfSJiawei Wang 		.size = sizeof(struct mlx5_flow_dv_sample_resource),
250b4c0ddbfSJiawei Wang 		.trunk_size = 64,
251b4c0ddbfSJiawei Wang 		.grow_trunk = 3,
252b4c0ddbfSJiawei Wang 		.grow_shift = 2,
2532f3dc1f4SSuanming Mou 		.need_lock = 1,
254b4c0ddbfSJiawei Wang 		.release_mem_en = 1,
255b4c0ddbfSJiawei Wang 		.malloc = mlx5_malloc,
256b4c0ddbfSJiawei Wang 		.free = mlx5_free,
257b4c0ddbfSJiawei Wang 		.type = "mlx5_sample_ipool",
258b4c0ddbfSJiawei Wang 	},
2599cac7dedSGregory Etelson 	[MLX5_IPOOL_DEST_ARRAY] = {
26000c10c22SJiawei Wang 		.size = sizeof(struct mlx5_flow_dv_dest_array_resource),
26100c10c22SJiawei Wang 		.trunk_size = 64,
26200c10c22SJiawei Wang 		.grow_trunk = 3,
26300c10c22SJiawei Wang 		.grow_shift = 2,
2642f3dc1f4SSuanming Mou 		.need_lock = 1,
26500c10c22SJiawei Wang 		.release_mem_en = 1,
26600c10c22SJiawei Wang 		.malloc = mlx5_malloc,
26700c10c22SJiawei Wang 		.free = mlx5_free,
26800c10c22SJiawei Wang 		.type = "mlx5_dest_array_ipool",
26900c10c22SJiawei Wang 	},
2709cac7dedSGregory Etelson 	[MLX5_IPOOL_TUNNEL_ID] = {
2719cac7dedSGregory Etelson 		.size = sizeof(struct mlx5_flow_tunnel),
272495b2ed4SSuanming Mou 		.trunk_size = MLX5_MAX_TUNNELS,
2739cac7dedSGregory Etelson 		.need_lock = 1,
2749cac7dedSGregory Etelson 		.release_mem_en = 1,
2759cac7dedSGregory Etelson 		.type = "mlx5_tunnel_offload",
2769cac7dedSGregory Etelson 	},
2779cac7dedSGregory Etelson 	[MLX5_IPOOL_TNL_TBL_ID] = {
2789cac7dedSGregory Etelson 		.size = 0,
2799cac7dedSGregory Etelson 		.need_lock = 1,
2809cac7dedSGregory Etelson 		.type = "mlx5_flow_tnl_tbl_ipool",
2819cac7dedSGregory Etelson 	},
282b88341caSSuanming Mou #endif
2839cac7dedSGregory Etelson 	[MLX5_IPOOL_MTR] = {
28483306d6cSShun Hao 		/**
28583306d6cSShun Hao 		 * The ipool index should grow continually from small to big,
28683306d6cSShun Hao 		 * for meter idx, so not set grow_trunk to avoid meter index
28783306d6cSShun Hao 		 * not jump continually.
28883306d6cSShun Hao 		 */
289e6100c7bSLi Zhang 		.size = sizeof(struct mlx5_legacy_flow_meter),
2908638e2b0SSuanming Mou 		.trunk_size = 64,
2912f3dc1f4SSuanming Mou 		.need_lock = 1,
2928638e2b0SSuanming Mou 		.release_mem_en = 1,
29383c2047cSSuanming Mou 		.malloc = mlx5_malloc,
29483c2047cSSuanming Mou 		.free = mlx5_free,
2958638e2b0SSuanming Mou 		.type = "mlx5_meter_ipool",
2968638e2b0SSuanming Mou 	},
2979cac7dedSGregory Etelson 	[MLX5_IPOOL_MCP] = {
29890e6053aSSuanming Mou 		.size = sizeof(struct mlx5_flow_mreg_copy_resource),
29990e6053aSSuanming Mou 		.trunk_size = 64,
30090e6053aSSuanming Mou 		.grow_trunk = 3,
30190e6053aSSuanming Mou 		.grow_shift = 2,
3022f3dc1f4SSuanming Mou 		.need_lock = 1,
30390e6053aSSuanming Mou 		.release_mem_en = 1,
30483c2047cSSuanming Mou 		.malloc = mlx5_malloc,
30583c2047cSSuanming Mou 		.free = mlx5_free,
30690e6053aSSuanming Mou 		.type = "mlx5_mcp_ipool",
30790e6053aSSuanming Mou 	},
3089cac7dedSGregory Etelson 	[MLX5_IPOOL_HRXQ] = {
309772dc0ebSSuanming Mou 		.size = (sizeof(struct mlx5_hrxq) + MLX5_RSS_HASH_KEY_LEN),
310772dc0ebSSuanming Mou 		.trunk_size = 64,
311772dc0ebSSuanming Mou 		.grow_trunk = 3,
312772dc0ebSSuanming Mou 		.grow_shift = 2,
3132f3dc1f4SSuanming Mou 		.need_lock = 1,
314772dc0ebSSuanming Mou 		.release_mem_en = 1,
31583c2047cSSuanming Mou 		.malloc = mlx5_malloc,
31683c2047cSSuanming Mou 		.free = mlx5_free,
317772dc0ebSSuanming Mou 		.type = "mlx5_hrxq_ipool",
318772dc0ebSSuanming Mou 	},
3199cac7dedSGregory Etelson 	[MLX5_IPOOL_MLX5_FLOW] = {
3205c761238SGregory Etelson 		/*
3215c761238SGregory Etelson 		 * MLX5_IPOOL_MLX5_FLOW size varies for DV and VERBS flows.
3225c761238SGregory Etelson 		 * It set in run time according to PCI function configuration.
3235c761238SGregory Etelson 		 */
3245c761238SGregory Etelson 		.size = 0,
325b88341caSSuanming Mou 		.trunk_size = 64,
326b88341caSSuanming Mou 		.grow_trunk = 3,
327b88341caSSuanming Mou 		.grow_shift = 2,
3282f3dc1f4SSuanming Mou 		.need_lock = 1,
329b4edeaf3SSuanming Mou 		.release_mem_en = 0,
330b4edeaf3SSuanming Mou 		.per_core_cache = 1 << 19,
33183c2047cSSuanming Mou 		.malloc = mlx5_malloc,
33283c2047cSSuanming Mou 		.free = mlx5_free,
333b88341caSSuanming Mou 		.type = "mlx5_flow_handle_ipool",
334b88341caSSuanming Mou 	},
3359cac7dedSGregory Etelson 	[MLX5_IPOOL_RTE_FLOW] = {
336ab612adcSSuanming Mou 		.size = sizeof(struct rte_flow),
337ab612adcSSuanming Mou 		.trunk_size = 4096,
338ab612adcSSuanming Mou 		.need_lock = 1,
339ab612adcSSuanming Mou 		.release_mem_en = 1,
34083c2047cSSuanming Mou 		.malloc = mlx5_malloc,
34183c2047cSSuanming Mou 		.free = mlx5_free,
342ab612adcSSuanming Mou 		.type = "rte_flow_ipool",
343ab612adcSSuanming Mou 	},
3449cac7dedSGregory Etelson 	[MLX5_IPOOL_RSS_EXPANTION_FLOW_ID] = {
3454ae8825cSXueming Li 		.size = 0,
3464ae8825cSXueming Li 		.need_lock = 1,
3474ae8825cSXueming Li 		.type = "mlx5_flow_rss_id_ipool",
3484ae8825cSXueming Li 	},
3499cac7dedSGregory Etelson 	[MLX5_IPOOL_RSS_SHARED_ACTIONS] = {
3504a42ac1fSMatan Azrad 		.size = sizeof(struct mlx5_shared_action_rss),
3514a42ac1fSMatan Azrad 		.trunk_size = 64,
3524a42ac1fSMatan Azrad 		.grow_trunk = 3,
3534a42ac1fSMatan Azrad 		.grow_shift = 2,
3544a42ac1fSMatan Azrad 		.need_lock = 1,
3554a42ac1fSMatan Azrad 		.release_mem_en = 1,
3564a42ac1fSMatan Azrad 		.malloc = mlx5_malloc,
3574a42ac1fSMatan Azrad 		.free = mlx5_free,
3584a42ac1fSMatan Azrad 		.type = "mlx5_shared_action_rss",
3594a42ac1fSMatan Azrad 	},
360afb4aa4fSLi Zhang 	[MLX5_IPOOL_MTR_POLICY] = {
361afb4aa4fSLi Zhang 		/**
362afb4aa4fSLi Zhang 		 * The ipool index should grow continually from small to big,
363afb4aa4fSLi Zhang 		 * for policy idx, so not set grow_trunk to avoid policy index
364afb4aa4fSLi Zhang 		 * not jump continually.
365afb4aa4fSLi Zhang 		 */
366afb4aa4fSLi Zhang 		.size = sizeof(struct mlx5_flow_meter_sub_policy),
367afb4aa4fSLi Zhang 		.trunk_size = 64,
368afb4aa4fSLi Zhang 		.need_lock = 1,
369afb4aa4fSLi Zhang 		.release_mem_en = 1,
370afb4aa4fSLi Zhang 		.malloc = mlx5_malloc,
371afb4aa4fSLi Zhang 		.free = mlx5_free,
372afb4aa4fSLi Zhang 		.type = "mlx5_meter_policy_ipool",
373afb4aa4fSLi Zhang 	},
374014d1cbeSSuanming Mou };
375014d1cbeSSuanming Mou 
376014d1cbeSSuanming Mou 
377830d2091SOri Kam #define MLX5_FLOW_MIN_ID_POOL_SIZE 512
378830d2091SOri Kam #define MLX5_ID_GENERATION_ARRAY_FACTOR 16
379830d2091SOri Kam 
380f7c3f3c2SSuanming Mou #define MLX5_FLOW_TABLE_HLIST_ARRAY_SIZE 1024
381860897d2SBing Zhao 
382830d2091SOri Kam /**
383f926cce3SXueming Li  * Decide whether representor ID is a HPF(host PF) port on BF2.
384f926cce3SXueming Li  *
385f926cce3SXueming Li  * @param dev
386f926cce3SXueming Li  *   Pointer to Ethernet device structure.
387f926cce3SXueming Li  *
388f926cce3SXueming Li  * @return
389f926cce3SXueming Li  *   Non-zero if HPF, otherwise 0.
390f926cce3SXueming Li  */
391f926cce3SXueming Li bool
392f926cce3SXueming Li mlx5_is_hpf(struct rte_eth_dev *dev)
393f926cce3SXueming Li {
394f926cce3SXueming Li 	struct mlx5_priv *priv = dev->data->dev_private;
395f926cce3SXueming Li 	uint16_t repr = MLX5_REPRESENTOR_REPR(priv->representor_id);
396f926cce3SXueming Li 	int type = MLX5_REPRESENTOR_TYPE(priv->representor_id);
397f926cce3SXueming Li 
398f926cce3SXueming Li 	return priv->representor != 0 && type == RTE_ETH_REPRESENTOR_VF &&
399f926cce3SXueming Li 	       MLX5_REPRESENTOR_REPR(-1) == repr;
400f926cce3SXueming Li }
401f926cce3SXueming Li 
402f926cce3SXueming Li /**
403f935ed4bSDekel Peled  * Initialize the ASO aging management structure.
404f935ed4bSDekel Peled  *
405f935ed4bSDekel Peled  * @param[in] sh
406f935ed4bSDekel Peled  *   Pointer to mlx5_dev_ctx_shared object to free
407f935ed4bSDekel Peled  *
408f935ed4bSDekel Peled  * @return
409f935ed4bSDekel Peled  *   0 on success, a negative errno value otherwise and rte_errno is set.
410f935ed4bSDekel Peled  */
411f935ed4bSDekel Peled int
412f935ed4bSDekel Peled mlx5_flow_aso_age_mng_init(struct mlx5_dev_ctx_shared *sh)
413f935ed4bSDekel Peled {
414f935ed4bSDekel Peled 	int err;
415f935ed4bSDekel Peled 
416f935ed4bSDekel Peled 	if (sh->aso_age_mng)
417f935ed4bSDekel Peled 		return 0;
418f935ed4bSDekel Peled 	sh->aso_age_mng = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*sh->aso_age_mng),
419f935ed4bSDekel Peled 				      RTE_CACHE_LINE_SIZE, SOCKET_ID_ANY);
420f935ed4bSDekel Peled 	if (!sh->aso_age_mng) {
421f935ed4bSDekel Peled 		DRV_LOG(ERR, "aso_age_mng allocation was failed.");
422f935ed4bSDekel Peled 		rte_errno = ENOMEM;
423f935ed4bSDekel Peled 		return -ENOMEM;
424f935ed4bSDekel Peled 	}
42529efa63aSLi Zhang 	err = mlx5_aso_queue_init(sh, ASO_OPC_MOD_FLOW_HIT);
426f935ed4bSDekel Peled 	if (err) {
427f935ed4bSDekel Peled 		mlx5_free(sh->aso_age_mng);
428f935ed4bSDekel Peled 		return -1;
429f935ed4bSDekel Peled 	}
430f935ed4bSDekel Peled 	rte_spinlock_init(&sh->aso_age_mng->resize_sl);
431f935ed4bSDekel Peled 	rte_spinlock_init(&sh->aso_age_mng->free_sl);
432f935ed4bSDekel Peled 	LIST_INIT(&sh->aso_age_mng->free);
433f935ed4bSDekel Peled 	return 0;
434f935ed4bSDekel Peled }
435f935ed4bSDekel Peled 
436f935ed4bSDekel Peled /**
437f935ed4bSDekel Peled  * Close and release all the resources of the ASO aging management structure.
438f935ed4bSDekel Peled  *
439f935ed4bSDekel Peled  * @param[in] sh
440f935ed4bSDekel Peled  *   Pointer to mlx5_dev_ctx_shared object to free.
441f935ed4bSDekel Peled  */
442f935ed4bSDekel Peled static void
443f935ed4bSDekel Peled mlx5_flow_aso_age_mng_close(struct mlx5_dev_ctx_shared *sh)
444f935ed4bSDekel Peled {
445f935ed4bSDekel Peled 	int i, j;
446f935ed4bSDekel Peled 
44729efa63aSLi Zhang 	mlx5_aso_flow_hit_queue_poll_stop(sh);
44829efa63aSLi Zhang 	mlx5_aso_queue_uninit(sh, ASO_OPC_MOD_FLOW_HIT);
449f935ed4bSDekel Peled 	if (sh->aso_age_mng->pools) {
450f935ed4bSDekel Peled 		struct mlx5_aso_age_pool *pool;
451f935ed4bSDekel Peled 
452f935ed4bSDekel Peled 		for (i = 0; i < sh->aso_age_mng->next; ++i) {
453f935ed4bSDekel Peled 			pool = sh->aso_age_mng->pools[i];
454f935ed4bSDekel Peled 			claim_zero(mlx5_devx_cmd_destroy
455f935ed4bSDekel Peled 						(pool->flow_hit_aso_obj));
456f935ed4bSDekel Peled 			for (j = 0; j < MLX5_COUNTERS_PER_POOL; ++j)
457f935ed4bSDekel Peled 				if (pool->actions[j].dr_action)
458f935ed4bSDekel Peled 					claim_zero
459223f2c21SOphir Munk 					    (mlx5_flow_os_destroy_flow_action
460f935ed4bSDekel Peled 					      (pool->actions[j].dr_action));
461f935ed4bSDekel Peled 			mlx5_free(pool);
462f935ed4bSDekel Peled 		}
463f935ed4bSDekel Peled 		mlx5_free(sh->aso_age_mng->pools);
464f935ed4bSDekel Peled 	}
4657ad0b6d9SDekel Peled 	mlx5_free(sh->aso_age_mng);
466f935ed4bSDekel Peled }
467f935ed4bSDekel Peled 
468f935ed4bSDekel Peled /**
469fa2d01c8SDong Zhou  * Initialize the shared aging list information per port.
470fa2d01c8SDong Zhou  *
471fa2d01c8SDong Zhou  * @param[in] sh
4726e88bc42SOphir Munk  *   Pointer to mlx5_dev_ctx_shared object.
473fa2d01c8SDong Zhou  */
474fa2d01c8SDong Zhou static void
4756e88bc42SOphir Munk mlx5_flow_aging_init(struct mlx5_dev_ctx_shared *sh)
476fa2d01c8SDong Zhou {
477fa2d01c8SDong Zhou 	uint32_t i;
478fa2d01c8SDong Zhou 	struct mlx5_age_info *age_info;
479fa2d01c8SDong Zhou 
480fa2d01c8SDong Zhou 	for (i = 0; i < sh->max_port; i++) {
481fa2d01c8SDong Zhou 		age_info = &sh->port[i].age_info;
482fa2d01c8SDong Zhou 		age_info->flags = 0;
483fa2d01c8SDong Zhou 		TAILQ_INIT(&age_info->aged_counters);
484f9bc5274SMatan Azrad 		LIST_INIT(&age_info->aged_aso);
485fa2d01c8SDong Zhou 		rte_spinlock_init(&age_info->aged_sl);
486fa2d01c8SDong Zhou 		MLX5_AGE_SET(age_info, MLX5_AGE_TRIGGER);
487fa2d01c8SDong Zhou 	}
488fa2d01c8SDong Zhou }
489fa2d01c8SDong Zhou 
490fa2d01c8SDong Zhou /**
4915382d28cSMatan Azrad  * Initialize the counters management structure.
4925382d28cSMatan Azrad  *
4935382d28cSMatan Azrad  * @param[in] sh
4946e88bc42SOphir Munk  *   Pointer to mlx5_dev_ctx_shared object to free
4955382d28cSMatan Azrad  */
4965382d28cSMatan Azrad static void
4976e88bc42SOphir Munk mlx5_flow_counters_mng_init(struct mlx5_dev_ctx_shared *sh)
4985382d28cSMatan Azrad {
499994829e6SSuanming Mou 	int i;
5005382d28cSMatan Azrad 
5015af61440SMatan Azrad 	memset(&sh->cmng, 0, sizeof(sh->cmng));
5025382d28cSMatan Azrad 	TAILQ_INIT(&sh->cmng.flow_counters);
503994829e6SSuanming Mou 	sh->cmng.min_id = MLX5_CNT_BATCH_OFFSET;
504994829e6SSuanming Mou 	sh->cmng.max_id = -1;
505994829e6SSuanming Mou 	sh->cmng.last_pool_idx = POOL_IDX_INVALID;
5063aa27915SSuanming Mou 	rte_spinlock_init(&sh->cmng.pool_update_sl);
507994829e6SSuanming Mou 	for (i = 0; i < MLX5_COUNTER_TYPE_MAX; i++) {
508994829e6SSuanming Mou 		TAILQ_INIT(&sh->cmng.counters[i]);
509994829e6SSuanming Mou 		rte_spinlock_init(&sh->cmng.csl[i]);
510fa2d01c8SDong Zhou 	}
5115382d28cSMatan Azrad }
5125382d28cSMatan Azrad 
5135382d28cSMatan Azrad /**
5145382d28cSMatan Azrad  * Destroy all the resources allocated for a counter memory management.
5155382d28cSMatan Azrad  *
5165382d28cSMatan Azrad  * @param[in] mng
5175382d28cSMatan Azrad  *   Pointer to the memory management structure.
5185382d28cSMatan Azrad  */
5195382d28cSMatan Azrad static void
5205382d28cSMatan Azrad mlx5_flow_destroy_counter_stat_mem_mng(struct mlx5_counter_stats_mem_mng *mng)
5215382d28cSMatan Azrad {
5225382d28cSMatan Azrad 	uint8_t *mem = (uint8_t *)(uintptr_t)mng->raws[0].data;
5235382d28cSMatan Azrad 
5245382d28cSMatan Azrad 	LIST_REMOVE(mng, next);
5255382d28cSMatan Azrad 	claim_zero(mlx5_devx_cmd_destroy(mng->dm));
52607a99de8STal Shnaiderman 	claim_zero(mlx5_os_umem_dereg(mng->umem));
52783c2047cSSuanming Mou 	mlx5_free(mem);
5285382d28cSMatan Azrad }
5295382d28cSMatan Azrad 
5305382d28cSMatan Azrad /**
5315382d28cSMatan Azrad  * Close and release all the resources of the counters management.
5325382d28cSMatan Azrad  *
5335382d28cSMatan Azrad  * @param[in] sh
5346e88bc42SOphir Munk  *   Pointer to mlx5_dev_ctx_shared object to free.
5355382d28cSMatan Azrad  */
5365382d28cSMatan Azrad static void
5376e88bc42SOphir Munk mlx5_flow_counters_mng_close(struct mlx5_dev_ctx_shared *sh)
5385382d28cSMatan Azrad {
5395382d28cSMatan Azrad 	struct mlx5_counter_stats_mem_mng *mng;
5403aa27915SSuanming Mou 	int i, j;
541f15db67dSMatan Azrad 	int retries = 1024;
5425382d28cSMatan Azrad 
543f15db67dSMatan Azrad 	rte_errno = 0;
544f15db67dSMatan Azrad 	while (--retries) {
545f15db67dSMatan Azrad 		rte_eal_alarm_cancel(mlx5_flow_query_alarm, sh);
546f15db67dSMatan Azrad 		if (rte_errno != EINPROGRESS)
547f15db67dSMatan Azrad 			break;
548f15db67dSMatan Azrad 		rte_pause();
549f15db67dSMatan Azrad 	}
5505382d28cSMatan Azrad 
551994829e6SSuanming Mou 	if (sh->cmng.pools) {
552994829e6SSuanming Mou 		struct mlx5_flow_counter_pool *pool;
5533aa27915SSuanming Mou 		uint16_t n_valid = sh->cmng.n_valid;
5542b5b1aebSSuanming Mou 		bool fallback = sh->cmng.counter_fallback;
555994829e6SSuanming Mou 
5563aa27915SSuanming Mou 		for (i = 0; i < n_valid; ++i) {
5573aa27915SSuanming Mou 			pool = sh->cmng.pools[i];
5582b5b1aebSSuanming Mou 			if (!fallback && pool->min_dcs)
5595af61440SMatan Azrad 				claim_zero(mlx5_devx_cmd_destroy
560fa2d01c8SDong Zhou 							       (pool->min_dcs));
5615382d28cSMatan Azrad 			for (j = 0; j < MLX5_COUNTERS_PER_POOL; ++j) {
5622b5b1aebSSuanming Mou 				struct mlx5_flow_counter *cnt =
5632b5b1aebSSuanming Mou 						MLX5_POOL_GET_CNT(pool, j);
5642b5b1aebSSuanming Mou 
5652b5b1aebSSuanming Mou 				if (cnt->action)
5665382d28cSMatan Azrad 					claim_zero
567223f2c21SOphir Munk 					 (mlx5_flow_os_destroy_flow_action
5682b5b1aebSSuanming Mou 					  (cnt->action));
5692b5b1aebSSuanming Mou 				if (fallback && MLX5_POOL_GET_CNT
5702b5b1aebSSuanming Mou 				    (pool, j)->dcs_when_free)
5715382d28cSMatan Azrad 					claim_zero(mlx5_devx_cmd_destroy
5722b5b1aebSSuanming Mou 						   (cnt->dcs_when_free));
5735382d28cSMatan Azrad 			}
57483c2047cSSuanming Mou 			mlx5_free(pool);
5755382d28cSMatan Azrad 		}
576994829e6SSuanming Mou 		mlx5_free(sh->cmng.pools);
5775382d28cSMatan Azrad 	}
5785382d28cSMatan Azrad 	mng = LIST_FIRST(&sh->cmng.mem_mngs);
5795382d28cSMatan Azrad 	while (mng) {
5805382d28cSMatan Azrad 		mlx5_flow_destroy_counter_stat_mem_mng(mng);
5815382d28cSMatan Azrad 		mng = LIST_FIRST(&sh->cmng.mem_mngs);
5825382d28cSMatan Azrad 	}
5835382d28cSMatan Azrad 	memset(&sh->cmng, 0, sizeof(sh->cmng));
5845382d28cSMatan Azrad }
5855382d28cSMatan Azrad 
58629efa63aSLi Zhang /**
58729efa63aSLi Zhang  * Initialize the aso flow meters management structure.
58829efa63aSLi Zhang  *
58929efa63aSLi Zhang  * @param[in] sh
59029efa63aSLi Zhang  *   Pointer to mlx5_dev_ctx_shared object to free
59129efa63aSLi Zhang  */
59229efa63aSLi Zhang int
593afb4aa4fSLi Zhang mlx5_aso_flow_mtrs_mng_init(struct mlx5_dev_ctx_shared *sh)
59429efa63aSLi Zhang {
595afb4aa4fSLi Zhang 	if (!sh->mtrmng) {
596afb4aa4fSLi Zhang 		sh->mtrmng = mlx5_malloc(MLX5_MEM_ZERO,
597afb4aa4fSLi Zhang 			sizeof(*sh->mtrmng),
59829efa63aSLi Zhang 			RTE_CACHE_LINE_SIZE, SOCKET_ID_ANY);
599afb4aa4fSLi Zhang 		if (!sh->mtrmng) {
600afb4aa4fSLi Zhang 			DRV_LOG(ERR,
601afb4aa4fSLi Zhang 			"meter management allocation was failed.");
60229efa63aSLi Zhang 			rte_errno = ENOMEM;
60329efa63aSLi Zhang 			return -ENOMEM;
60429efa63aSLi Zhang 		}
605afb4aa4fSLi Zhang 		if (sh->meter_aso_en) {
606afb4aa4fSLi Zhang 			rte_spinlock_init(&sh->mtrmng->pools_mng.mtrsl);
607afb4aa4fSLi Zhang 			LIST_INIT(&sh->mtrmng->pools_mng.meters);
608afb4aa4fSLi Zhang 		}
609afb4aa4fSLi Zhang 		sh->mtrmng->def_policy_id = MLX5_INVALID_POLICY_ID;
61029efa63aSLi Zhang 	}
61129efa63aSLi Zhang 	return 0;
61229efa63aSLi Zhang }
61329efa63aSLi Zhang 
61429efa63aSLi Zhang /**
61529efa63aSLi Zhang  * Close and release all the resources of
61629efa63aSLi Zhang  * the ASO flow meter management structure.
61729efa63aSLi Zhang  *
61829efa63aSLi Zhang  * @param[in] sh
61929efa63aSLi Zhang  *   Pointer to mlx5_dev_ctx_shared object to free.
62029efa63aSLi Zhang  */
62129efa63aSLi Zhang static void
62229efa63aSLi Zhang mlx5_aso_flow_mtrs_mng_close(struct mlx5_dev_ctx_shared *sh)
62329efa63aSLi Zhang {
62429efa63aSLi Zhang 	struct mlx5_aso_mtr_pool *mtr_pool;
625afb4aa4fSLi Zhang 	struct mlx5_flow_mtr_mng *mtrmng = sh->mtrmng;
62629efa63aSLi Zhang 	uint32_t idx;
627c99b4f8bSLi Zhang #ifdef HAVE_MLX5_DR_CREATE_ACTION_ASO
628c99b4f8bSLi Zhang 	struct mlx5_aso_mtr *aso_mtr;
629c99b4f8bSLi Zhang 	int i;
630c99b4f8bSLi Zhang #endif /* HAVE_MLX5_DR_CREATE_ACTION_ASO */
63129efa63aSLi Zhang 
632afb4aa4fSLi Zhang 	if (sh->meter_aso_en) {
63329efa63aSLi Zhang 		mlx5_aso_queue_uninit(sh, ASO_OPC_MOD_POLICER);
634afb4aa4fSLi Zhang 		idx = mtrmng->pools_mng.n_valid;
63529efa63aSLi Zhang 		while (idx--) {
636afb4aa4fSLi Zhang 			mtr_pool = mtrmng->pools_mng.pools[idx];
637c99b4f8bSLi Zhang #ifdef HAVE_MLX5_DR_CREATE_ACTION_ASO
638c99b4f8bSLi Zhang 			for (i = 0; i < MLX5_ASO_MTRS_PER_POOL; i++) {
639c99b4f8bSLi Zhang 				aso_mtr = &mtr_pool->mtrs[i];
640c99b4f8bSLi Zhang 				if (aso_mtr->fm.meter_action)
641afb4aa4fSLi Zhang 					claim_zero
642afb4aa4fSLi Zhang 					(mlx5_glue->destroy_flow_action
643c99b4f8bSLi Zhang 					(aso_mtr->fm.meter_action));
644c99b4f8bSLi Zhang 			}
645c99b4f8bSLi Zhang #endif /* HAVE_MLX5_DR_CREATE_ACTION_ASO */
64629efa63aSLi Zhang 			claim_zero(mlx5_devx_cmd_destroy
64729efa63aSLi Zhang 						(mtr_pool->devx_obj));
648afb4aa4fSLi Zhang 			mtrmng->pools_mng.n_valid--;
64929efa63aSLi Zhang 			mlx5_free(mtr_pool);
65029efa63aSLi Zhang 		}
651afb4aa4fSLi Zhang 		mlx5_free(sh->mtrmng->pools_mng.pools);
652afb4aa4fSLi Zhang 	}
65329efa63aSLi Zhang 	mlx5_free(sh->mtrmng);
65429efa63aSLi Zhang 	sh->mtrmng = NULL;
65529efa63aSLi Zhang }
65629efa63aSLi Zhang 
657f935ed4bSDekel Peled /* Send FLOW_AGED event if needed. */
658f935ed4bSDekel Peled void
659f935ed4bSDekel Peled mlx5_age_event_prepare(struct mlx5_dev_ctx_shared *sh)
660f935ed4bSDekel Peled {
661f935ed4bSDekel Peled 	struct mlx5_age_info *age_info;
662f935ed4bSDekel Peled 	uint32_t i;
663f935ed4bSDekel Peled 
664f935ed4bSDekel Peled 	for (i = 0; i < sh->max_port; i++) {
665f935ed4bSDekel Peled 		age_info = &sh->port[i].age_info;
666f935ed4bSDekel Peled 		if (!MLX5_AGE_GET(age_info, MLX5_AGE_EVENT_NEW))
667f935ed4bSDekel Peled 			continue;
668447d4d79SMichael Baum 		MLX5_AGE_UNSET(age_info, MLX5_AGE_EVENT_NEW);
669447d4d79SMichael Baum 		if (MLX5_AGE_GET(age_info, MLX5_AGE_TRIGGER)) {
670447d4d79SMichael Baum 			MLX5_AGE_UNSET(age_info, MLX5_AGE_TRIGGER);
671f935ed4bSDekel Peled 			rte_eth_dev_callback_process
672f935ed4bSDekel Peled 				(&rte_eth_devices[sh->port[i].devx_ih_port_id],
673f935ed4bSDekel Peled 				RTE_ETH_EVENT_FLOW_AGED, NULL);
674447d4d79SMichael Baum 		}
675f935ed4bSDekel Peled 	}
676f935ed4bSDekel Peled }
677f935ed4bSDekel Peled 
678ee9e5fadSBing Zhao /*
679ee9e5fadSBing Zhao  * Initialize the ASO connection tracking structure.
680ee9e5fadSBing Zhao  *
681ee9e5fadSBing Zhao  * @param[in] sh
682ee9e5fadSBing Zhao  *   Pointer to mlx5_dev_ctx_shared object.
683ee9e5fadSBing Zhao  *
684ee9e5fadSBing Zhao  * @return
685ee9e5fadSBing Zhao  *   0 on success, a negative errno value otherwise and rte_errno is set.
686ee9e5fadSBing Zhao  */
687ee9e5fadSBing Zhao int
688ee9e5fadSBing Zhao mlx5_flow_aso_ct_mng_init(struct mlx5_dev_ctx_shared *sh)
689ee9e5fadSBing Zhao {
690ee9e5fadSBing Zhao 	int err;
691ee9e5fadSBing Zhao 
692ee9e5fadSBing Zhao 	if (sh->ct_mng)
693ee9e5fadSBing Zhao 		return 0;
694ee9e5fadSBing Zhao 	sh->ct_mng = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*sh->ct_mng),
695ee9e5fadSBing Zhao 				 RTE_CACHE_LINE_SIZE, SOCKET_ID_ANY);
696ee9e5fadSBing Zhao 	if (!sh->ct_mng) {
697ee9e5fadSBing Zhao 		DRV_LOG(ERR, "ASO CT management allocation failed.");
698ee9e5fadSBing Zhao 		rte_errno = ENOMEM;
699ee9e5fadSBing Zhao 		return -rte_errno;
700ee9e5fadSBing Zhao 	}
701ee9e5fadSBing Zhao 	err = mlx5_aso_queue_init(sh, ASO_OPC_MOD_CONNECTION_TRACKING);
702ee9e5fadSBing Zhao 	if (err) {
703ee9e5fadSBing Zhao 		mlx5_free(sh->ct_mng);
704ee9e5fadSBing Zhao 		/* rte_errno should be extracted from the failure. */
705ee9e5fadSBing Zhao 		rte_errno = EINVAL;
706ee9e5fadSBing Zhao 		return -rte_errno;
707ee9e5fadSBing Zhao 	}
708ee9e5fadSBing Zhao 	rte_spinlock_init(&sh->ct_mng->ct_sl);
709ee9e5fadSBing Zhao 	rte_rwlock_init(&sh->ct_mng->resize_rwl);
710ee9e5fadSBing Zhao 	LIST_INIT(&sh->ct_mng->free_cts);
711ee9e5fadSBing Zhao 	return 0;
712ee9e5fadSBing Zhao }
713ee9e5fadSBing Zhao 
7140af8a229SBing Zhao /*
7150af8a229SBing Zhao  * Close and release all the resources of the
7160af8a229SBing Zhao  * ASO connection tracking management structure.
7170af8a229SBing Zhao  *
7180af8a229SBing Zhao  * @param[in] sh
7190af8a229SBing Zhao  *   Pointer to mlx5_dev_ctx_shared object to free.
7200af8a229SBing Zhao  */
7210af8a229SBing Zhao static void
7220af8a229SBing Zhao mlx5_flow_aso_ct_mng_close(struct mlx5_dev_ctx_shared *sh)
7230af8a229SBing Zhao {
7240af8a229SBing Zhao 	struct mlx5_aso_ct_pools_mng *mng = sh->ct_mng;
7250af8a229SBing Zhao 	struct mlx5_aso_ct_pool *ct_pool;
7260af8a229SBing Zhao 	struct mlx5_aso_ct_action *ct;
7270af8a229SBing Zhao 	uint32_t idx;
7280af8a229SBing Zhao 	uint32_t val;
7290af8a229SBing Zhao 	uint32_t cnt;
7300af8a229SBing Zhao 	int i;
7310af8a229SBing Zhao 
7320af8a229SBing Zhao 	mlx5_aso_queue_uninit(sh, ASO_OPC_MOD_CONNECTION_TRACKING);
7330af8a229SBing Zhao 	idx = mng->next;
7340af8a229SBing Zhao 	while (idx--) {
7350af8a229SBing Zhao 		cnt = 0;
7360af8a229SBing Zhao 		ct_pool = mng->pools[idx];
7370af8a229SBing Zhao 		for (i = 0; i < MLX5_ASO_CT_ACTIONS_PER_POOL; i++) {
7380af8a229SBing Zhao 			ct = &ct_pool->actions[i];
7390af8a229SBing Zhao 			val = __atomic_fetch_sub(&ct->refcnt, 1,
7400af8a229SBing Zhao 						 __ATOMIC_RELAXED);
7410af8a229SBing Zhao 			MLX5_ASSERT(val == 1);
7420af8a229SBing Zhao 			if (val > 1)
7430af8a229SBing Zhao 				cnt++;
7440af8a229SBing Zhao #ifdef HAVE_MLX5_DR_ACTION_ASO_CT
7450af8a229SBing Zhao 			if (ct->dr_action_orig)
7460af8a229SBing Zhao 				claim_zero(mlx5_glue->destroy_flow_action
7470af8a229SBing Zhao 							(ct->dr_action_orig));
7480af8a229SBing Zhao 			if (ct->dr_action_rply)
7490af8a229SBing Zhao 				claim_zero(mlx5_glue->destroy_flow_action
7500af8a229SBing Zhao 							(ct->dr_action_rply));
7510af8a229SBing Zhao #endif
7520af8a229SBing Zhao 		}
7530af8a229SBing Zhao 		claim_zero(mlx5_devx_cmd_destroy(ct_pool->devx_obj));
7540af8a229SBing Zhao 		if (cnt) {
7550af8a229SBing Zhao 			DRV_LOG(DEBUG, "%u ASO CT objects are being used in the pool %u",
7560af8a229SBing Zhao 				cnt, i);
7570af8a229SBing Zhao 		}
7580af8a229SBing Zhao 		mlx5_free(ct_pool);
7590af8a229SBing Zhao 		/* in case of failure. */
7600af8a229SBing Zhao 		mng->next--;
7610af8a229SBing Zhao 	}
7620af8a229SBing Zhao 	mlx5_free(mng->pools);
7630af8a229SBing Zhao 	mlx5_free(mng);
7640af8a229SBing Zhao 	/* Management structure must be cleared to 0s during allocation. */
7650af8a229SBing Zhao 	sh->ct_mng = NULL;
7660af8a229SBing Zhao }
7670af8a229SBing Zhao 
7685382d28cSMatan Azrad /**
769014d1cbeSSuanming Mou  * Initialize the flow resources' indexed mempool.
770014d1cbeSSuanming Mou  *
771014d1cbeSSuanming Mou  * @param[in] sh
7726e88bc42SOphir Munk  *   Pointer to mlx5_dev_ctx_shared object.
773447d4d79SMichael Baum  * @param[in] config
774b88341caSSuanming Mou  *   Pointer to user dev config.
775014d1cbeSSuanming Mou  */
776014d1cbeSSuanming Mou static void
7776e88bc42SOphir Munk mlx5_flow_ipool_create(struct mlx5_dev_ctx_shared *sh,
7785c761238SGregory Etelson 		       const struct mlx5_dev_config *config)
779014d1cbeSSuanming Mou {
780014d1cbeSSuanming Mou 	uint8_t i;
7815c761238SGregory Etelson 	struct mlx5_indexed_pool_config cfg;
782014d1cbeSSuanming Mou 
783a1da6f62SSuanming Mou 	for (i = 0; i < MLX5_IPOOL_MAX; ++i) {
7845c761238SGregory Etelson 		cfg = mlx5_ipool_cfg[i];
7855c761238SGregory Etelson 		switch (i) {
7865c761238SGregory Etelson 		default:
7875c761238SGregory Etelson 			break;
7885c761238SGregory Etelson 		/*
7895c761238SGregory Etelson 		 * Set MLX5_IPOOL_MLX5_FLOW ipool size
7905c761238SGregory Etelson 		 * according to PCI function flow configuration.
7915c761238SGregory Etelson 		 */
7925c761238SGregory Etelson 		case MLX5_IPOOL_MLX5_FLOW:
7935c761238SGregory Etelson 			cfg.size = config->dv_flow_en ?
7945c761238SGregory Etelson 				sizeof(struct mlx5_flow_handle) :
7955c761238SGregory Etelson 				MLX5_FLOW_HANDLE_VERBS_SIZE;
7965c761238SGregory Etelson 			break;
7975c761238SGregory Etelson 		}
798b4edeaf3SSuanming Mou 		if (config->reclaim_mode) {
7995c761238SGregory Etelson 			cfg.release_mem_en = 1;
800b4edeaf3SSuanming Mou 			cfg.per_core_cache = 0;
801b4edeaf3SSuanming Mou 		}
8025c761238SGregory Etelson 		sh->ipool[i] = mlx5_ipool_create(&cfg);
803014d1cbeSSuanming Mou 	}
804a1da6f62SSuanming Mou }
805014d1cbeSSuanming Mou 
8064f3d8d0eSMatan Azrad 
807014d1cbeSSuanming Mou /**
808014d1cbeSSuanming Mou  * Release the flow resources' indexed mempool.
809014d1cbeSSuanming Mou  *
810014d1cbeSSuanming Mou  * @param[in] sh
8116e88bc42SOphir Munk  *   Pointer to mlx5_dev_ctx_shared object.
812014d1cbeSSuanming Mou  */
813014d1cbeSSuanming Mou static void
8146e88bc42SOphir Munk mlx5_flow_ipool_destroy(struct mlx5_dev_ctx_shared *sh)
815014d1cbeSSuanming Mou {
816014d1cbeSSuanming Mou 	uint8_t i;
817014d1cbeSSuanming Mou 
818014d1cbeSSuanming Mou 	for (i = 0; i < MLX5_IPOOL_MAX; ++i)
819014d1cbeSSuanming Mou 		mlx5_ipool_destroy(sh->ipool[i]);
8204f3d8d0eSMatan Azrad 	for (i = 0; i < MLX5_MAX_MODIFY_NUM; ++i)
8214f3d8d0eSMatan Azrad 		if (sh->mdh_ipools[i])
8224f3d8d0eSMatan Azrad 			mlx5_ipool_destroy(sh->mdh_ipools[i]);
823014d1cbeSSuanming Mou }
824014d1cbeSSuanming Mou 
825daa38a89SBing Zhao /*
826daa38a89SBing Zhao  * Check if dynamic flex parser for eCPRI already exists.
827daa38a89SBing Zhao  *
828daa38a89SBing Zhao  * @param dev
829daa38a89SBing Zhao  *   Pointer to Ethernet device structure.
830daa38a89SBing Zhao  *
831daa38a89SBing Zhao  * @return
832daa38a89SBing Zhao  *   true on exists, false on not.
833daa38a89SBing Zhao  */
834daa38a89SBing Zhao bool
835daa38a89SBing Zhao mlx5_flex_parser_ecpri_exist(struct rte_eth_dev *dev)
836daa38a89SBing Zhao {
837daa38a89SBing Zhao 	struct mlx5_priv *priv = dev->data->dev_private;
838daa38a89SBing Zhao 	struct mlx5_flex_parser_profiles *prf =
839daa38a89SBing Zhao 				&priv->sh->fp[MLX5_FLEX_PARSER_ECPRI_0];
840daa38a89SBing Zhao 
841daa38a89SBing Zhao 	return !!prf->obj;
842daa38a89SBing Zhao }
843daa38a89SBing Zhao 
844daa38a89SBing Zhao /*
845daa38a89SBing Zhao  * Allocation of a flex parser for eCPRI. Once created, this parser related
846daa38a89SBing Zhao  * resources will be held until the device is closed.
847daa38a89SBing Zhao  *
848daa38a89SBing Zhao  * @param dev
849daa38a89SBing Zhao  *   Pointer to Ethernet device structure.
850daa38a89SBing Zhao  *
851daa38a89SBing Zhao  * @return
852daa38a89SBing Zhao  *   0 on success, a negative errno value otherwise and rte_errno is set.
853daa38a89SBing Zhao  */
854daa38a89SBing Zhao int
855daa38a89SBing Zhao mlx5_flex_parser_ecpri_alloc(struct rte_eth_dev *dev)
856daa38a89SBing Zhao {
857daa38a89SBing Zhao 	struct mlx5_priv *priv = dev->data->dev_private;
858daa38a89SBing Zhao 	struct mlx5_flex_parser_profiles *prf =
859daa38a89SBing Zhao 				&priv->sh->fp[MLX5_FLEX_PARSER_ECPRI_0];
8601c506404SBing Zhao 	struct mlx5_devx_graph_node_attr node = {
8611c506404SBing Zhao 		.modify_field_select = 0,
8621c506404SBing Zhao 	};
8631c506404SBing Zhao 	uint32_t ids[8];
8641c506404SBing Zhao 	int ret;
865daa38a89SBing Zhao 
866d7c49561SBing Zhao 	if (!priv->config.hca_attr.parse_graph_flex_node) {
867d7c49561SBing Zhao 		DRV_LOG(ERR, "Dynamic flex parser is not supported "
868d7c49561SBing Zhao 			"for device %s.", priv->dev_data->name);
869d7c49561SBing Zhao 		return -ENOTSUP;
870d7c49561SBing Zhao 	}
8711c506404SBing Zhao 	node.header_length_mode = MLX5_GRAPH_NODE_LEN_FIXED;
8721c506404SBing Zhao 	/* 8 bytes now: 4B common header + 4B message body header. */
8731c506404SBing Zhao 	node.header_length_base_value = 0x8;
8741c506404SBing Zhao 	/* After MAC layer: Ether / VLAN. */
8751c506404SBing Zhao 	node.in[0].arc_parse_graph_node = MLX5_GRAPH_ARC_NODE_MAC;
8761c506404SBing Zhao 	/* Type of compared condition should be 0xAEFE in the L2 layer. */
8771c506404SBing Zhao 	node.in[0].compare_condition_value = RTE_ETHER_TYPE_ECPRI;
8781c506404SBing Zhao 	/* Sample #0: type in common header. */
8791c506404SBing Zhao 	node.sample[0].flow_match_sample_en = 1;
8801c506404SBing Zhao 	/* Fixed offset. */
8811c506404SBing Zhao 	node.sample[0].flow_match_sample_offset_mode = 0x0;
8821c506404SBing Zhao 	/* Only the 2nd byte will be used. */
8831c506404SBing Zhao 	node.sample[0].flow_match_sample_field_base_offset = 0x0;
8841c506404SBing Zhao 	/* Sample #1: message payload. */
8851c506404SBing Zhao 	node.sample[1].flow_match_sample_en = 1;
8861c506404SBing Zhao 	/* Fixed offset. */
8871c506404SBing Zhao 	node.sample[1].flow_match_sample_offset_mode = 0x0;
8881c506404SBing Zhao 	/*
8891c506404SBing Zhao 	 * Only the first two bytes will be used right now, and its offset will
8901c506404SBing Zhao 	 * start after the common header that with the length of a DW(u32).
8911c506404SBing Zhao 	 */
8921c506404SBing Zhao 	node.sample[1].flow_match_sample_field_base_offset = sizeof(uint32_t);
8931c506404SBing Zhao 	prf->obj = mlx5_devx_cmd_create_flex_parser(priv->sh->ctx, &node);
8941c506404SBing Zhao 	if (!prf->obj) {
8951c506404SBing Zhao 		DRV_LOG(ERR, "Failed to create flex parser node object.");
8961c506404SBing Zhao 		return (rte_errno == 0) ? -ENODEV : -rte_errno;
8971c506404SBing Zhao 	}
8981c506404SBing Zhao 	prf->num = 2;
8991c506404SBing Zhao 	ret = mlx5_devx_cmd_query_parse_samples(prf->obj, ids, prf->num);
9001c506404SBing Zhao 	if (ret) {
9011c506404SBing Zhao 		DRV_LOG(ERR, "Failed to query sample IDs.");
9021c506404SBing Zhao 		return (rte_errno == 0) ? -ENODEV : -rte_errno;
9031c506404SBing Zhao 	}
9041c506404SBing Zhao 	prf->offset[0] = 0x0;
9051c506404SBing Zhao 	prf->offset[1] = sizeof(uint32_t);
9061c506404SBing Zhao 	prf->ids[0] = ids[0];
9071c506404SBing Zhao 	prf->ids[1] = ids[1];
908daa38a89SBing Zhao 	return 0;
909daa38a89SBing Zhao }
910daa38a89SBing Zhao 
9111c506404SBing Zhao /*
9121c506404SBing Zhao  * Destroy the flex parser node, including the parser itself, input / output
9131c506404SBing Zhao  * arcs and DW samples. Resources could be reused then.
9141c506404SBing Zhao  *
9151c506404SBing Zhao  * @param dev
9161c506404SBing Zhao  *   Pointer to Ethernet device structure.
9171c506404SBing Zhao  */
9181c506404SBing Zhao static void
9191c506404SBing Zhao mlx5_flex_parser_ecpri_release(struct rte_eth_dev *dev)
9201c506404SBing Zhao {
9211c506404SBing Zhao 	struct mlx5_priv *priv = dev->data->dev_private;
9221c506404SBing Zhao 	struct mlx5_flex_parser_profiles *prf =
9231c506404SBing Zhao 				&priv->sh->fp[MLX5_FLEX_PARSER_ECPRI_0];
9241c506404SBing Zhao 
9251c506404SBing Zhao 	if (prf->obj)
9261c506404SBing Zhao 		mlx5_devx_cmd_destroy(prf->obj);
9271c506404SBing Zhao 	prf->obj = NULL;
9281c506404SBing Zhao }
9291c506404SBing Zhao 
930a0bfe9d5SViacheslav Ovsiienko /*
931a0bfe9d5SViacheslav Ovsiienko  * Allocate Rx and Tx UARs in robust fashion.
932a0bfe9d5SViacheslav Ovsiienko  * This routine handles the following UAR allocation issues:
933a0bfe9d5SViacheslav Ovsiienko  *
934a0bfe9d5SViacheslav Ovsiienko  *  - tries to allocate the UAR with the most appropriate memory
935a0bfe9d5SViacheslav Ovsiienko  *    mapping type from the ones supported by the host
936a0bfe9d5SViacheslav Ovsiienko  *
937a0bfe9d5SViacheslav Ovsiienko  *  - tries to allocate the UAR with non-NULL base address
938a0bfe9d5SViacheslav Ovsiienko  *    OFED 5.0.x and Upstream rdma_core before v29 returned the NULL as
939a0bfe9d5SViacheslav Ovsiienko  *    UAR base address if UAR was not the first object in the UAR page.
940a0bfe9d5SViacheslav Ovsiienko  *    It caused the PMD failure and we should try to get another UAR
941a0bfe9d5SViacheslav Ovsiienko  *    till we get the first one with non-NULL base address returned.
942a0bfe9d5SViacheslav Ovsiienko  */
943a0bfe9d5SViacheslav Ovsiienko static int
944a0bfe9d5SViacheslav Ovsiienko mlx5_alloc_rxtx_uars(struct mlx5_dev_ctx_shared *sh,
945a0bfe9d5SViacheslav Ovsiienko 		     const struct mlx5_dev_config *config)
946a0bfe9d5SViacheslav Ovsiienko {
947a0bfe9d5SViacheslav Ovsiienko 	uint32_t uar_mapping, retry;
948a0bfe9d5SViacheslav Ovsiienko 	int err = 0;
9491f66ac5bSOphir Munk 	void *base_addr;
950a0bfe9d5SViacheslav Ovsiienko 
951a0bfe9d5SViacheslav Ovsiienko 	for (retry = 0; retry < MLX5_ALLOC_UAR_RETRY; ++retry) {
952a0bfe9d5SViacheslav Ovsiienko #ifdef MLX5DV_UAR_ALLOC_TYPE_NC
953a0bfe9d5SViacheslav Ovsiienko 		/* Control the mapping type according to the settings. */
954a0bfe9d5SViacheslav Ovsiienko 		uar_mapping = (config->dbnc == MLX5_TXDB_NCACHED) ?
955a0bfe9d5SViacheslav Ovsiienko 			      MLX5DV_UAR_ALLOC_TYPE_NC :
956a0bfe9d5SViacheslav Ovsiienko 			      MLX5DV_UAR_ALLOC_TYPE_BF;
957a0bfe9d5SViacheslav Ovsiienko #else
958a0bfe9d5SViacheslav Ovsiienko 		RTE_SET_USED(config);
959a0bfe9d5SViacheslav Ovsiienko 		/*
960a0bfe9d5SViacheslav Ovsiienko 		 * It seems we have no way to control the memory mapping type
961a0bfe9d5SViacheslav Ovsiienko 		 * for the UAR, the default "Write-Combining" type is supposed.
962a0bfe9d5SViacheslav Ovsiienko 		 * The UAR initialization on queue creation queries the
963a0bfe9d5SViacheslav Ovsiienko 		 * actual mapping type done by Verbs/kernel and setups the
964a0bfe9d5SViacheslav Ovsiienko 		 * PMD datapath accordingly.
965a0bfe9d5SViacheslav Ovsiienko 		 */
966a0bfe9d5SViacheslav Ovsiienko 		uar_mapping = 0;
967a0bfe9d5SViacheslav Ovsiienko #endif
968a0bfe9d5SViacheslav Ovsiienko 		sh->tx_uar = mlx5_glue->devx_alloc_uar(sh->ctx, uar_mapping);
969a0bfe9d5SViacheslav Ovsiienko #ifdef MLX5DV_UAR_ALLOC_TYPE_NC
970a0bfe9d5SViacheslav Ovsiienko 		if (!sh->tx_uar &&
971a0bfe9d5SViacheslav Ovsiienko 		    uar_mapping == MLX5DV_UAR_ALLOC_TYPE_BF) {
972a0bfe9d5SViacheslav Ovsiienko 			if (config->dbnc == MLX5_TXDB_CACHED ||
973a0bfe9d5SViacheslav Ovsiienko 			    config->dbnc == MLX5_TXDB_HEURISTIC)
974a0bfe9d5SViacheslav Ovsiienko 				DRV_LOG(WARNING, "Devarg tx_db_nc setting "
975a0bfe9d5SViacheslav Ovsiienko 						 "is not supported by DevX");
976a0bfe9d5SViacheslav Ovsiienko 			/*
977a0bfe9d5SViacheslav Ovsiienko 			 * In some environments like virtual machine
978a0bfe9d5SViacheslav Ovsiienko 			 * the Write Combining mapped might be not supported
979a0bfe9d5SViacheslav Ovsiienko 			 * and UAR allocation fails. We try "Non-Cached"
980a0bfe9d5SViacheslav Ovsiienko 			 * mapping for the case. The tx_burst routines take
981a0bfe9d5SViacheslav Ovsiienko 			 * the UAR mapping type into account on UAR setup
982a0bfe9d5SViacheslav Ovsiienko 			 * on queue creation.
983a0bfe9d5SViacheslav Ovsiienko 			 */
98409d196c0SViacheslav Ovsiienko 			DRV_LOG(DEBUG, "Failed to allocate Tx DevX UAR (BF)");
985a0bfe9d5SViacheslav Ovsiienko 			uar_mapping = MLX5DV_UAR_ALLOC_TYPE_NC;
986a0bfe9d5SViacheslav Ovsiienko 			sh->tx_uar = mlx5_glue->devx_alloc_uar
987a0bfe9d5SViacheslav Ovsiienko 							(sh->ctx, uar_mapping);
988a0bfe9d5SViacheslav Ovsiienko 		} else if (!sh->tx_uar &&
989a0bfe9d5SViacheslav Ovsiienko 			   uar_mapping == MLX5DV_UAR_ALLOC_TYPE_NC) {
990a0bfe9d5SViacheslav Ovsiienko 			if (config->dbnc == MLX5_TXDB_NCACHED)
991a0bfe9d5SViacheslav Ovsiienko 				DRV_LOG(WARNING, "Devarg tx_db_nc settings "
992a0bfe9d5SViacheslav Ovsiienko 						 "is not supported by DevX");
993a0bfe9d5SViacheslav Ovsiienko 			/*
994a0bfe9d5SViacheslav Ovsiienko 			 * If Verbs/kernel does not support "Non-Cached"
995a0bfe9d5SViacheslav Ovsiienko 			 * try the "Write-Combining".
996a0bfe9d5SViacheslav Ovsiienko 			 */
99709d196c0SViacheslav Ovsiienko 			DRV_LOG(DEBUG, "Failed to allocate Tx DevX UAR (NC)");
998a0bfe9d5SViacheslav Ovsiienko 			uar_mapping = MLX5DV_UAR_ALLOC_TYPE_BF;
999a0bfe9d5SViacheslav Ovsiienko 			sh->tx_uar = mlx5_glue->devx_alloc_uar
1000a0bfe9d5SViacheslav Ovsiienko 							(sh->ctx, uar_mapping);
1001a0bfe9d5SViacheslav Ovsiienko 		}
1002a0bfe9d5SViacheslav Ovsiienko #endif
1003a0bfe9d5SViacheslav Ovsiienko 		if (!sh->tx_uar) {
1004a0bfe9d5SViacheslav Ovsiienko 			DRV_LOG(ERR, "Failed to allocate Tx DevX UAR (BF/NC)");
1005a0bfe9d5SViacheslav Ovsiienko 			err = ENOMEM;
1006a0bfe9d5SViacheslav Ovsiienko 			goto exit;
1007a0bfe9d5SViacheslav Ovsiienko 		}
10081f66ac5bSOphir Munk 		base_addr = mlx5_os_get_devx_uar_base_addr(sh->tx_uar);
10091f66ac5bSOphir Munk 		if (base_addr)
1010a0bfe9d5SViacheslav Ovsiienko 			break;
1011a0bfe9d5SViacheslav Ovsiienko 		/*
1012a0bfe9d5SViacheslav Ovsiienko 		 * The UARs are allocated by rdma_core within the
1013a0bfe9d5SViacheslav Ovsiienko 		 * IB device context, on context closure all UARs
1014a0bfe9d5SViacheslav Ovsiienko 		 * will be freed, should be no memory/object leakage.
1015a0bfe9d5SViacheslav Ovsiienko 		 */
101609d196c0SViacheslav Ovsiienko 		DRV_LOG(DEBUG, "Retrying to allocate Tx DevX UAR");
1017a0bfe9d5SViacheslav Ovsiienko 		sh->tx_uar = NULL;
1018a0bfe9d5SViacheslav Ovsiienko 	}
1019a0bfe9d5SViacheslav Ovsiienko 	/* Check whether we finally succeeded with valid UAR allocation. */
1020a0bfe9d5SViacheslav Ovsiienko 	if (!sh->tx_uar) {
1021a0bfe9d5SViacheslav Ovsiienko 		DRV_LOG(ERR, "Failed to allocate Tx DevX UAR (NULL base)");
1022a0bfe9d5SViacheslav Ovsiienko 		err = ENOMEM;
1023a0bfe9d5SViacheslav Ovsiienko 		goto exit;
1024a0bfe9d5SViacheslav Ovsiienko 	}
1025a0bfe9d5SViacheslav Ovsiienko 	for (retry = 0; retry < MLX5_ALLOC_UAR_RETRY; ++retry) {
1026a0bfe9d5SViacheslav Ovsiienko 		uar_mapping = 0;
1027a0bfe9d5SViacheslav Ovsiienko 		sh->devx_rx_uar = mlx5_glue->devx_alloc_uar
1028a0bfe9d5SViacheslav Ovsiienko 							(sh->ctx, uar_mapping);
1029a0bfe9d5SViacheslav Ovsiienko #ifdef MLX5DV_UAR_ALLOC_TYPE_NC
1030a0bfe9d5SViacheslav Ovsiienko 		if (!sh->devx_rx_uar &&
1031a0bfe9d5SViacheslav Ovsiienko 		    uar_mapping == MLX5DV_UAR_ALLOC_TYPE_BF) {
1032a0bfe9d5SViacheslav Ovsiienko 			/*
1033a0bfe9d5SViacheslav Ovsiienko 			 * Rx UAR is used to control interrupts only,
1034a0bfe9d5SViacheslav Ovsiienko 			 * should be no datapath noticeable impact,
1035a0bfe9d5SViacheslav Ovsiienko 			 * can try "Non-Cached" mapping safely.
1036a0bfe9d5SViacheslav Ovsiienko 			 */
103709d196c0SViacheslav Ovsiienko 			DRV_LOG(DEBUG, "Failed to allocate Rx DevX UAR (BF)");
1038a0bfe9d5SViacheslav Ovsiienko 			uar_mapping = MLX5DV_UAR_ALLOC_TYPE_NC;
1039a0bfe9d5SViacheslav Ovsiienko 			sh->devx_rx_uar = mlx5_glue->devx_alloc_uar
1040a0bfe9d5SViacheslav Ovsiienko 							(sh->ctx, uar_mapping);
1041a0bfe9d5SViacheslav Ovsiienko 		}
1042a0bfe9d5SViacheslav Ovsiienko #endif
1043a0bfe9d5SViacheslav Ovsiienko 		if (!sh->devx_rx_uar) {
1044a0bfe9d5SViacheslav Ovsiienko 			DRV_LOG(ERR, "Failed to allocate Rx DevX UAR (BF/NC)");
1045a0bfe9d5SViacheslav Ovsiienko 			err = ENOMEM;
1046a0bfe9d5SViacheslav Ovsiienko 			goto exit;
1047a0bfe9d5SViacheslav Ovsiienko 		}
10481f66ac5bSOphir Munk 		base_addr = mlx5_os_get_devx_uar_base_addr(sh->devx_rx_uar);
10491f66ac5bSOphir Munk 		if (base_addr)
1050a0bfe9d5SViacheslav Ovsiienko 			break;
1051a0bfe9d5SViacheslav Ovsiienko 		/*
1052a0bfe9d5SViacheslav Ovsiienko 		 * The UARs are allocated by rdma_core within the
1053a0bfe9d5SViacheslav Ovsiienko 		 * IB device context, on context closure all UARs
1054a0bfe9d5SViacheslav Ovsiienko 		 * will be freed, should be no memory/object leakage.
1055a0bfe9d5SViacheslav Ovsiienko 		 */
105609d196c0SViacheslav Ovsiienko 		DRV_LOG(DEBUG, "Retrying to allocate Rx DevX UAR");
1057a0bfe9d5SViacheslav Ovsiienko 		sh->devx_rx_uar = NULL;
1058a0bfe9d5SViacheslav Ovsiienko 	}
1059a0bfe9d5SViacheslav Ovsiienko 	/* Check whether we finally succeeded with valid UAR allocation. */
1060a0bfe9d5SViacheslav Ovsiienko 	if (!sh->devx_rx_uar) {
1061a0bfe9d5SViacheslav Ovsiienko 		DRV_LOG(ERR, "Failed to allocate Rx DevX UAR (NULL base)");
1062a0bfe9d5SViacheslav Ovsiienko 		err = ENOMEM;
1063a0bfe9d5SViacheslav Ovsiienko 	}
1064a0bfe9d5SViacheslav Ovsiienko exit:
1065a0bfe9d5SViacheslav Ovsiienko 	return err;
1066a0bfe9d5SViacheslav Ovsiienko }
1067a0bfe9d5SViacheslav Ovsiienko 
1068014d1cbeSSuanming Mou /**
106991389890SOphir Munk  * Allocate shared device context. If there is multiport device the
107017e19bc4SViacheslav Ovsiienko  * master and representors will share this context, if there is single
107191389890SOphir Munk  * port dedicated device, the context will be used by only given
107217e19bc4SViacheslav Ovsiienko  * port due to unification.
107317e19bc4SViacheslav Ovsiienko  *
107491389890SOphir Munk  * Routine first searches the context for the specified device name,
107517e19bc4SViacheslav Ovsiienko  * if found the shared context assumed and reference counter is incremented.
107617e19bc4SViacheslav Ovsiienko  * If no context found the new one is created and initialized with specified
107791389890SOphir Munk  * device context and parameters.
107817e19bc4SViacheslav Ovsiienko  *
107917e19bc4SViacheslav Ovsiienko  * @param[in] spawn
108091389890SOphir Munk  *   Pointer to the device attributes (name, port, etc).
10818409a285SViacheslav Ovsiienko  * @param[in] config
10828409a285SViacheslav Ovsiienko  *   Pointer to device configuration structure.
108317e19bc4SViacheslav Ovsiienko  *
108417e19bc4SViacheslav Ovsiienko  * @return
10856e88bc42SOphir Munk  *   Pointer to mlx5_dev_ctx_shared object on success,
108617e19bc4SViacheslav Ovsiienko  *   otherwise NULL and rte_errno is set.
108717e19bc4SViacheslav Ovsiienko  */
10882eb4d010SOphir Munk struct mlx5_dev_ctx_shared *
108991389890SOphir Munk mlx5_alloc_shared_dev_ctx(const struct mlx5_dev_spawn_data *spawn,
10908409a285SViacheslav Ovsiienko 			   const struct mlx5_dev_config *config)
109117e19bc4SViacheslav Ovsiienko {
10926e88bc42SOphir Munk 	struct mlx5_dev_ctx_shared *sh;
109317e19bc4SViacheslav Ovsiienko 	int err = 0;
109453e5a82fSViacheslav Ovsiienko 	uint32_t i;
1095ae18a1aeSOri Kam 	struct mlx5_devx_tis_attr tis_attr = { 0 };
109617e19bc4SViacheslav Ovsiienko 
10978e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(spawn);
109817e19bc4SViacheslav Ovsiienko 	/* Secondary process should not create the shared context. */
10998e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(rte_eal_process_type() == RTE_PROC_PRIMARY);
110091389890SOphir Munk 	pthread_mutex_lock(&mlx5_dev_ctx_list_mutex);
110117e19bc4SViacheslav Ovsiienko 	/* Search for IB context by device name. */
110291389890SOphir Munk 	LIST_FOREACH(sh, &mlx5_dev_ctx_list, next) {
1103834a9019SOphir Munk 		if (!strcmp(sh->ibdev_name,
1104834a9019SOphir Munk 			mlx5_os_get_dev_device_name(spawn->phys_dev))) {
110517e19bc4SViacheslav Ovsiienko 			sh->refcnt++;
110617e19bc4SViacheslav Ovsiienko 			goto exit;
110717e19bc4SViacheslav Ovsiienko 		}
110817e19bc4SViacheslav Ovsiienko 	}
1109ae4eb7dcSViacheslav Ovsiienko 	/* No device found, we have to create new shared context. */
11108e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(spawn->max_port);
11112175c4dcSSuanming Mou 	sh = mlx5_malloc(MLX5_MEM_ZERO | MLX5_MEM_RTE,
11126e88bc42SOphir Munk 			 sizeof(struct mlx5_dev_ctx_shared) +
111317e19bc4SViacheslav Ovsiienko 			 spawn->max_port *
111491389890SOphir Munk 			 sizeof(struct mlx5_dev_shared_port),
11152175c4dcSSuanming Mou 			 RTE_CACHE_LINE_SIZE, SOCKET_ID_ANY);
111617e19bc4SViacheslav Ovsiienko 	if (!sh) {
111717e19bc4SViacheslav Ovsiienko 		DRV_LOG(ERR, "shared context allocation failure");
111817e19bc4SViacheslav Ovsiienko 		rte_errno  = ENOMEM;
111917e19bc4SViacheslav Ovsiienko 		goto exit;
112017e19bc4SViacheslav Ovsiienko 	}
1121f5f4c482SXueming Li 	if (spawn->bond_info)
1122f5f4c482SXueming Li 		sh->bond = *spawn->bond_info;
11232eb4d010SOphir Munk 	err = mlx5_os_open_device(spawn, config, sh);
112406f78b5eSViacheslav Ovsiienko 	if (!sh->ctx)
112517e19bc4SViacheslav Ovsiienko 		goto error;
1126e85f623eSOphir Munk 	err = mlx5_os_get_dev_attr(sh->ctx, &sh->device_attr);
112717e19bc4SViacheslav Ovsiienko 	if (err) {
1128e85f623eSOphir Munk 		DRV_LOG(DEBUG, "mlx5_os_get_dev_attr() failed");
112917e19bc4SViacheslav Ovsiienko 		goto error;
113017e19bc4SViacheslav Ovsiienko 	}
113117e19bc4SViacheslav Ovsiienko 	sh->refcnt = 1;
113217e19bc4SViacheslav Ovsiienko 	sh->max_port = spawn->max_port;
1133*07b51bb9SSuanming Mou 	sh->reclaim_mode = config->reclaim_mode;
1134f44b09f9SOphir Munk 	strncpy(sh->ibdev_name, mlx5_os_get_ctx_device_name(sh->ctx),
1135f44b09f9SOphir Munk 		sizeof(sh->ibdev_name) - 1);
1136f44b09f9SOphir Munk 	strncpy(sh->ibdev_path, mlx5_os_get_ctx_device_path(sh->ctx),
1137f44b09f9SOphir Munk 		sizeof(sh->ibdev_path) - 1);
113853e5a82fSViacheslav Ovsiienko 	/*
113953e5a82fSViacheslav Ovsiienko 	 * Setting port_id to max unallowed value means
114053e5a82fSViacheslav Ovsiienko 	 * there is no interrupt subhandler installed for
114153e5a82fSViacheslav Ovsiienko 	 * the given port index i.
114253e5a82fSViacheslav Ovsiienko 	 */
114323242063SMatan Azrad 	for (i = 0; i < sh->max_port; i++) {
114453e5a82fSViacheslav Ovsiienko 		sh->port[i].ih_port_id = RTE_MAX_ETHPORTS;
114523242063SMatan Azrad 		sh->port[i].devx_ih_port_id = RTE_MAX_ETHPORTS;
114623242063SMatan Azrad 	}
11471cb210abSOphir Munk 	sh->pd = mlx5_os_alloc_pd(sh->ctx);
114817e19bc4SViacheslav Ovsiienko 	if (sh->pd == NULL) {
114917e19bc4SViacheslav Ovsiienko 		DRV_LOG(ERR, "PD allocation failure");
115017e19bc4SViacheslav Ovsiienko 		err = ENOMEM;
115117e19bc4SViacheslav Ovsiienko 		goto error;
115217e19bc4SViacheslav Ovsiienko 	}
1153ae18a1aeSOri Kam 	if (sh->devx) {
11542eb4d010SOphir Munk 		err = mlx5_os_get_pdn(sh->pd, &sh->pdn);
1155b9d86122SDekel Peled 		if (err) {
1156b9d86122SDekel Peled 			DRV_LOG(ERR, "Fail to extract pdn from PD");
1157b9d86122SDekel Peled 			goto error;
1158b9d86122SDekel Peled 		}
1159ae18a1aeSOri Kam 		sh->td = mlx5_devx_cmd_create_td(sh->ctx);
1160ae18a1aeSOri Kam 		if (!sh->td) {
1161ae18a1aeSOri Kam 			DRV_LOG(ERR, "TD allocation failure");
1162ae18a1aeSOri Kam 			err = ENOMEM;
1163ae18a1aeSOri Kam 			goto error;
1164ae18a1aeSOri Kam 		}
1165ae18a1aeSOri Kam 		tis_attr.transport_domain = sh->td->id;
1166ae18a1aeSOri Kam 		sh->tis = mlx5_devx_cmd_create_tis(sh->ctx, &tis_attr);
1167ae18a1aeSOri Kam 		if (!sh->tis) {
1168ae18a1aeSOri Kam 			DRV_LOG(ERR, "TIS allocation failure");
1169ae18a1aeSOri Kam 			err = ENOMEM;
1170ae18a1aeSOri Kam 			goto error;
1171ae18a1aeSOri Kam 		}
1172a0bfe9d5SViacheslav Ovsiienko 		err = mlx5_alloc_rxtx_uars(sh, config);
1173a0bfe9d5SViacheslav Ovsiienko 		if (err)
1174fc4d4f73SViacheslav Ovsiienko 			goto error;
11751f66ac5bSOphir Munk 		MLX5_ASSERT(sh->tx_uar);
11761f66ac5bSOphir Munk 		MLX5_ASSERT(mlx5_os_get_devx_uar_base_addr(sh->tx_uar));
11771f66ac5bSOphir Munk 
11781f66ac5bSOphir Munk 		MLX5_ASSERT(sh->devx_rx_uar);
11791f66ac5bSOphir Munk 		MLX5_ASSERT(mlx5_os_get_devx_uar_base_addr(sh->devx_rx_uar));
1180ae18a1aeSOri Kam 	}
118124feb045SViacheslav Ovsiienko #ifndef RTE_ARCH_64
118224feb045SViacheslav Ovsiienko 	/* Initialize UAR access locks for 32bit implementations. */
118324feb045SViacheslav Ovsiienko 	rte_spinlock_init(&sh->uar_lock_cq);
118424feb045SViacheslav Ovsiienko 	for (i = 0; i < MLX5_UAR_PAGE_NUM_MAX; i++)
118524feb045SViacheslav Ovsiienko 		rte_spinlock_init(&sh->uar_lock[i]);
118624feb045SViacheslav Ovsiienko #endif
1187ab3cffcfSViacheslav Ovsiienko 	/*
1188ab3cffcfSViacheslav Ovsiienko 	 * Once the device is added to the list of memory event
1189ab3cffcfSViacheslav Ovsiienko 	 * callback, its global MR cache table cannot be expanded
1190ab3cffcfSViacheslav Ovsiienko 	 * on the fly because of deadlock. If it overflows, lookup
1191ab3cffcfSViacheslav Ovsiienko 	 * should be done by searching MR list linearly, which is slow.
1192ab3cffcfSViacheslav Ovsiienko 	 *
1193ab3cffcfSViacheslav Ovsiienko 	 * At this point the device is not added to the memory
1194ab3cffcfSViacheslav Ovsiienko 	 * event list yet, context is just being created.
1195ab3cffcfSViacheslav Ovsiienko 	 */
1196b8dc6b0eSVu Pham 	err = mlx5_mr_btree_init(&sh->share_cache.cache,
1197ab3cffcfSViacheslav Ovsiienko 				 MLX5_MR_BTREE_CACHE_N * 2,
119846e10a4cSViacheslav Ovsiienko 				 spawn->pci_dev->device.numa_node);
1199ab3cffcfSViacheslav Ovsiienko 	if (err) {
1200ab3cffcfSViacheslav Ovsiienko 		err = rte_errno;
1201ab3cffcfSViacheslav Ovsiienko 		goto error;
1202ab3cffcfSViacheslav Ovsiienko 	}
1203d5ed8aa9SOphir Munk 	mlx5_os_set_reg_mr_cb(&sh->share_cache.reg_mr_cb,
1204d5ed8aa9SOphir Munk 			      &sh->share_cache.dereg_mr_cb);
12052eb4d010SOphir Munk 	mlx5_os_dev_shared_handler_install(sh);
1206632f0f19SSuanming Mou 	sh->cnt_id_tbl = mlx5_l3t_create(MLX5_L3T_TYPE_DWORD);
1207632f0f19SSuanming Mou 	if (!sh->cnt_id_tbl) {
1208632f0f19SSuanming Mou 		err = rte_errno;
1209632f0f19SSuanming Mou 		goto error;
1210632f0f19SSuanming Mou 	}
12115d55a494STal Shnaiderman 	if (LIST_EMPTY(&mlx5_dev_ctx_list)) {
12125d55a494STal Shnaiderman 		err = mlx5_flow_os_init_workspace_once();
12135d55a494STal Shnaiderman 		if (err)
12145d55a494STal Shnaiderman 			goto error;
12155d55a494STal Shnaiderman 	}
1216fa2d01c8SDong Zhou 	mlx5_flow_aging_init(sh);
12175382d28cSMatan Azrad 	mlx5_flow_counters_mng_init(sh);
1218b88341caSSuanming Mou 	mlx5_flow_ipool_create(sh, config);
12190e3d0525SViacheslav Ovsiienko 	/* Add device to memory callback list. */
12200e3d0525SViacheslav Ovsiienko 	rte_rwlock_write_lock(&mlx5_shared_data->mem_event_rwlock);
12210e3d0525SViacheslav Ovsiienko 	LIST_INSERT_HEAD(&mlx5_shared_data->mem_event_cb_list,
12220e3d0525SViacheslav Ovsiienko 			 sh, mem_event_cb);
12230e3d0525SViacheslav Ovsiienko 	rte_rwlock_write_unlock(&mlx5_shared_data->mem_event_rwlock);
12240e3d0525SViacheslav Ovsiienko 	/* Add context to the global device list. */
122591389890SOphir Munk 	LIST_INSERT_HEAD(&mlx5_dev_ctx_list, sh, next);
1226f15f0c38SShiri Kuzin 	rte_spinlock_init(&sh->geneve_tlv_opt_sl);
122717e19bc4SViacheslav Ovsiienko exit:
122891389890SOphir Munk 	pthread_mutex_unlock(&mlx5_dev_ctx_list_mutex);
122917e19bc4SViacheslav Ovsiienko 	return sh;
123017e19bc4SViacheslav Ovsiienko error:
1231d133f4cdSViacheslav Ovsiienko 	pthread_mutex_destroy(&sh->txpp.mutex);
123291389890SOphir Munk 	pthread_mutex_unlock(&mlx5_dev_ctx_list_mutex);
12338e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(sh);
1234a0bfe9d5SViacheslav Ovsiienko 	if (sh->cnt_id_tbl)
1235632f0f19SSuanming Mou 		mlx5_l3t_destroy(sh->cnt_id_tbl);
1236ae18a1aeSOri Kam 	if (sh->tis)
1237ae18a1aeSOri Kam 		claim_zero(mlx5_devx_cmd_destroy(sh->tis));
1238ae18a1aeSOri Kam 	if (sh->td)
1239ae18a1aeSOri Kam 		claim_zero(mlx5_devx_cmd_destroy(sh->td));
124008d1838fSDekel Peled 	if (sh->devx_rx_uar)
124108d1838fSDekel Peled 		mlx5_glue->devx_free_uar(sh->devx_rx_uar);
1242a0bfe9d5SViacheslav Ovsiienko 	if (sh->tx_uar)
1243a0bfe9d5SViacheslav Ovsiienko 		mlx5_glue->devx_free_uar(sh->tx_uar);
124417e19bc4SViacheslav Ovsiienko 	if (sh->pd)
12451cb210abSOphir Munk 		claim_zero(mlx5_os_dealloc_pd(sh->pd));
124617e19bc4SViacheslav Ovsiienko 	if (sh->ctx)
124717e19bc4SViacheslav Ovsiienko 		claim_zero(mlx5_glue->close_device(sh->ctx));
12482175c4dcSSuanming Mou 	mlx5_free(sh);
12498e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(err > 0);
125017e19bc4SViacheslav Ovsiienko 	rte_errno = err;
125117e19bc4SViacheslav Ovsiienko 	return NULL;
125217e19bc4SViacheslav Ovsiienko }
125317e19bc4SViacheslav Ovsiienko 
125417e19bc4SViacheslav Ovsiienko /**
125517e19bc4SViacheslav Ovsiienko  * Free shared IB device context. Decrement counter and if zero free
125617e19bc4SViacheslav Ovsiienko  * all allocated resources and close handles.
125717e19bc4SViacheslav Ovsiienko  *
125817e19bc4SViacheslav Ovsiienko  * @param[in] sh
12596e88bc42SOphir Munk  *   Pointer to mlx5_dev_ctx_shared object to free
126017e19bc4SViacheslav Ovsiienko  */
12612eb4d010SOphir Munk void
126291389890SOphir Munk mlx5_free_shared_dev_ctx(struct mlx5_dev_ctx_shared *sh)
126317e19bc4SViacheslav Ovsiienko {
126491389890SOphir Munk 	pthread_mutex_lock(&mlx5_dev_ctx_list_mutex);
12650afacb04SAlexander Kozyrev #ifdef RTE_LIBRTE_MLX5_DEBUG
126617e19bc4SViacheslav Ovsiienko 	/* Check the object presence in the list. */
12676e88bc42SOphir Munk 	struct mlx5_dev_ctx_shared *lctx;
126817e19bc4SViacheslav Ovsiienko 
126991389890SOphir Munk 	LIST_FOREACH(lctx, &mlx5_dev_ctx_list, next)
127017e19bc4SViacheslav Ovsiienko 		if (lctx == sh)
127117e19bc4SViacheslav Ovsiienko 			break;
12728e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(lctx);
127317e19bc4SViacheslav Ovsiienko 	if (lctx != sh) {
127417e19bc4SViacheslav Ovsiienko 		DRV_LOG(ERR, "Freeing non-existing shared IB context");
127517e19bc4SViacheslav Ovsiienko 		goto exit;
127617e19bc4SViacheslav Ovsiienko 	}
127717e19bc4SViacheslav Ovsiienko #endif
12788e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(sh);
12798e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(sh->refcnt);
128017e19bc4SViacheslav Ovsiienko 	/* Secondary process should not free the shared context. */
12818e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(rte_eal_process_type() == RTE_PROC_PRIMARY);
128217e19bc4SViacheslav Ovsiienko 	if (--sh->refcnt)
128317e19bc4SViacheslav Ovsiienko 		goto exit;
12840e3d0525SViacheslav Ovsiienko 	/* Remove from memory callback device list. */
12850e3d0525SViacheslav Ovsiienko 	rte_rwlock_write_lock(&mlx5_shared_data->mem_event_rwlock);
12860e3d0525SViacheslav Ovsiienko 	LIST_REMOVE(sh, mem_event_cb);
12870e3d0525SViacheslav Ovsiienko 	rte_rwlock_write_unlock(&mlx5_shared_data->mem_event_rwlock);
12884f8e6befSMichael Baum 	/* Release created Memory Regions. */
1289b8dc6b0eSVu Pham 	mlx5_mr_release_cache(&sh->share_cache);
12900e3d0525SViacheslav Ovsiienko 	/* Remove context from the global device list. */
129117e19bc4SViacheslav Ovsiienko 	LIST_REMOVE(sh, next);
12925d55a494STal Shnaiderman 	/* Release flow workspaces objects on the last device. */
12935d55a494STal Shnaiderman 	if (LIST_EMPTY(&mlx5_dev_ctx_list))
12945d55a494STal Shnaiderman 		mlx5_flow_os_release_workspace();
1295f4a08731SMichael Baum 	pthread_mutex_unlock(&mlx5_dev_ctx_list_mutex);
129653e5a82fSViacheslav Ovsiienko 	/*
129753e5a82fSViacheslav Ovsiienko 	 *  Ensure there is no async event handler installed.
129853e5a82fSViacheslav Ovsiienko 	 *  Only primary process handles async device events.
129953e5a82fSViacheslav Ovsiienko 	 **/
13005382d28cSMatan Azrad 	mlx5_flow_counters_mng_close(sh);
1301f935ed4bSDekel Peled 	if (sh->aso_age_mng) {
1302f935ed4bSDekel Peled 		mlx5_flow_aso_age_mng_close(sh);
1303f935ed4bSDekel Peled 		sh->aso_age_mng = NULL;
1304f935ed4bSDekel Peled 	}
130529efa63aSLi Zhang 	if (sh->mtrmng)
130629efa63aSLi Zhang 		mlx5_aso_flow_mtrs_mng_close(sh);
1307014d1cbeSSuanming Mou 	mlx5_flow_ipool_destroy(sh);
13082eb4d010SOphir Munk 	mlx5_os_dev_shared_handler_uninstall(sh);
1309632f0f19SSuanming Mou 	if (sh->cnt_id_tbl) {
1310632f0f19SSuanming Mou 		mlx5_l3t_destroy(sh->cnt_id_tbl);
1311632f0f19SSuanming Mou 		sh->cnt_id_tbl = NULL;
1312632f0f19SSuanming Mou 	}
1313fc4d4f73SViacheslav Ovsiienko 	if (sh->tx_uar) {
1314fc4d4f73SViacheslav Ovsiienko 		mlx5_glue->devx_free_uar(sh->tx_uar);
1315fc4d4f73SViacheslav Ovsiienko 		sh->tx_uar = NULL;
1316fc4d4f73SViacheslav Ovsiienko 	}
131717e19bc4SViacheslav Ovsiienko 	if (sh->pd)
13181cb210abSOphir Munk 		claim_zero(mlx5_os_dealloc_pd(sh->pd));
1319ae18a1aeSOri Kam 	if (sh->tis)
1320ae18a1aeSOri Kam 		claim_zero(mlx5_devx_cmd_destroy(sh->tis));
1321ae18a1aeSOri Kam 	if (sh->td)
1322ae18a1aeSOri Kam 		claim_zero(mlx5_devx_cmd_destroy(sh->td));
132308d1838fSDekel Peled 	if (sh->devx_rx_uar)
132408d1838fSDekel Peled 		mlx5_glue->devx_free_uar(sh->devx_rx_uar);
132517e19bc4SViacheslav Ovsiienko 	if (sh->ctx)
132617e19bc4SViacheslav Ovsiienko 		claim_zero(mlx5_glue->close_device(sh->ctx));
1327f15f0c38SShiri Kuzin 	MLX5_ASSERT(sh->geneve_tlv_option_resource == NULL);
1328d133f4cdSViacheslav Ovsiienko 	pthread_mutex_destroy(&sh->txpp.mutex);
13292175c4dcSSuanming Mou 	mlx5_free(sh);
1330f4a08731SMichael Baum 	return;
133117e19bc4SViacheslav Ovsiienko exit:
133291389890SOphir Munk 	pthread_mutex_unlock(&mlx5_dev_ctx_list_mutex);
133317e19bc4SViacheslav Ovsiienko }
133417e19bc4SViacheslav Ovsiienko 
1335771fa900SAdrien Mazarguil /**
1336afd7a625SXueming Li  * Destroy table hash list.
133754534725SMatan Azrad  *
133854534725SMatan Azrad  * @param[in] priv
133954534725SMatan Azrad  *   Pointer to the private device data structure.
134054534725SMatan Azrad  */
13412eb4d010SOphir Munk void
134254534725SMatan Azrad mlx5_free_table_hash_list(struct mlx5_priv *priv)
134354534725SMatan Azrad {
13446e88bc42SOphir Munk 	struct mlx5_dev_ctx_shared *sh = priv->sh;
134554534725SMatan Azrad 
134654534725SMatan Azrad 	if (!sh->flow_tbls)
134754534725SMatan Azrad 		return;
1348e69a5922SXueming Li 	mlx5_hlist_destroy(sh->flow_tbls);
134954534725SMatan Azrad }
135054534725SMatan Azrad 
135154534725SMatan Azrad /**
135254534725SMatan Azrad  * Initialize flow table hash list and create the root tables entry
135354534725SMatan Azrad  * for each domain.
135454534725SMatan Azrad  *
135554534725SMatan Azrad  * @param[in] priv
135654534725SMatan Azrad  *   Pointer to the private device data structure.
135754534725SMatan Azrad  *
135854534725SMatan Azrad  * @return
135954534725SMatan Azrad  *   Zero on success, positive error code otherwise.
136054534725SMatan Azrad  */
13612eb4d010SOphir Munk int
1362afd7a625SXueming Li mlx5_alloc_table_hash_list(struct mlx5_priv *priv __rte_unused)
136354534725SMatan Azrad {
1364afd7a625SXueming Li 	int err = 0;
1365afd7a625SXueming Li 	/* Tables are only used in DV and DR modes. */
1366f1ae0b35SOphir Munk #if defined(HAVE_IBV_FLOW_DV_SUPPORT) || !defined(HAVE_INFINIBAND_VERBS_H)
13676e88bc42SOphir Munk 	struct mlx5_dev_ctx_shared *sh = priv->sh;
1368961b6774SMatan Azrad 	char s[MLX5_NAME_SIZE];
136954534725SMatan Azrad 
13708e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(sh);
137154534725SMatan Azrad 	snprintf(s, sizeof(s), "%s_flow_table", priv->sh->ibdev_name);
1372e69a5922SXueming Li 	sh->flow_tbls = mlx5_hlist_create(s, MLX5_FLOW_TABLE_HLIST_ARRAY_SIZE,
1373961b6774SMatan Azrad 					  false, true, sh,
1374961b6774SMatan Azrad 					  flow_dv_tbl_create_cb,
1375f5b0aed2SSuanming Mou 					  flow_dv_tbl_match_cb,
1376961b6774SMatan Azrad 					  flow_dv_tbl_remove_cb,
1377961b6774SMatan Azrad 					  flow_dv_tbl_clone_cb,
1378961b6774SMatan Azrad 					  flow_dv_tbl_clone_free_cb);
137954534725SMatan Azrad 	if (!sh->flow_tbls) {
138063783b01SDavid Marchand 		DRV_LOG(ERR, "flow tables with hash creation failed.");
138154534725SMatan Azrad 		err = ENOMEM;
138254534725SMatan Azrad 		return err;
138354534725SMatan Azrad 	}
138454534725SMatan Azrad #ifndef HAVE_MLX5DV_DR
1385afd7a625SXueming Li 	struct rte_flow_error error;
1386afd7a625SXueming Li 	struct rte_eth_dev *dev = &rte_eth_devices[priv->dev_data->port_id];
1387afd7a625SXueming Li 
138854534725SMatan Azrad 	/*
138954534725SMatan Azrad 	 * In case we have not DR support, the zero tables should be created
139054534725SMatan Azrad 	 * because DV expect to see them even if they cannot be created by
139154534725SMatan Azrad 	 * RDMA-CORE.
139254534725SMatan Azrad 	 */
13932d2cef5dSLi Zhang 	if (!flow_dv_tbl_resource_get(dev, 0, 0, 0, 0,
13942d2cef5dSLi Zhang 		NULL, 0, 1, 0, &error) ||
13952d2cef5dSLi Zhang 	    !flow_dv_tbl_resource_get(dev, 0, 1, 0, 0,
13962d2cef5dSLi Zhang 		NULL, 0, 1, 0, &error) ||
13972d2cef5dSLi Zhang 	    !flow_dv_tbl_resource_get(dev, 0, 0, 1, 0,
13982d2cef5dSLi Zhang 		NULL, 0, 1, 0, &error)) {
139954534725SMatan Azrad 		err = ENOMEM;
140054534725SMatan Azrad 		goto error;
140154534725SMatan Azrad 	}
140254534725SMatan Azrad 	return err;
140354534725SMatan Azrad error:
140454534725SMatan Azrad 	mlx5_free_table_hash_list(priv);
140554534725SMatan Azrad #endif /* HAVE_MLX5DV_DR */
1406afd7a625SXueming Li #endif
140754534725SMatan Azrad 	return err;
140854534725SMatan Azrad }
140954534725SMatan Azrad 
141054534725SMatan Azrad /**
14114d803a72SOlga Shern  * Retrieve integer value from environment variable.
14124d803a72SOlga Shern  *
14134d803a72SOlga Shern  * @param[in] name
14144d803a72SOlga Shern  *   Environment variable name.
14154d803a72SOlga Shern  *
14164d803a72SOlga Shern  * @return
14174d803a72SOlga Shern  *   Integer value, 0 if the variable is not set.
14184d803a72SOlga Shern  */
14194d803a72SOlga Shern int
14204d803a72SOlga Shern mlx5_getenv_int(const char *name)
14214d803a72SOlga Shern {
14224d803a72SOlga Shern 	const char *val = getenv(name);
14234d803a72SOlga Shern 
14244d803a72SOlga Shern 	if (val == NULL)
14254d803a72SOlga Shern 		return 0;
14264d803a72SOlga Shern 	return atoi(val);
14274d803a72SOlga Shern }
14284d803a72SOlga Shern 
14294d803a72SOlga Shern /**
1430c9ba7523SRaslan Darawsheh  * DPDK callback to add udp tunnel port
1431c9ba7523SRaslan Darawsheh  *
1432c9ba7523SRaslan Darawsheh  * @param[in] dev
1433c9ba7523SRaslan Darawsheh  *   A pointer to eth_dev
1434c9ba7523SRaslan Darawsheh  * @param[in] udp_tunnel
1435c9ba7523SRaslan Darawsheh  *   A pointer to udp tunnel
1436c9ba7523SRaslan Darawsheh  *
1437c9ba7523SRaslan Darawsheh  * @return
1438c9ba7523SRaslan Darawsheh  *   0 on valid udp ports and tunnels, -ENOTSUP otherwise.
1439c9ba7523SRaslan Darawsheh  */
1440c9ba7523SRaslan Darawsheh int
1441c9ba7523SRaslan Darawsheh mlx5_udp_tunnel_port_add(struct rte_eth_dev *dev __rte_unused,
1442c9ba7523SRaslan Darawsheh 			 struct rte_eth_udp_tunnel *udp_tunnel)
1443c9ba7523SRaslan Darawsheh {
14448e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(udp_tunnel != NULL);
1445c9ba7523SRaslan Darawsheh 	if (udp_tunnel->prot_type == RTE_TUNNEL_TYPE_VXLAN &&
1446c9ba7523SRaslan Darawsheh 	    udp_tunnel->udp_port == 4789)
1447c9ba7523SRaslan Darawsheh 		return 0;
1448c9ba7523SRaslan Darawsheh 	if (udp_tunnel->prot_type == RTE_TUNNEL_TYPE_VXLAN_GPE &&
1449c9ba7523SRaslan Darawsheh 	    udp_tunnel->udp_port == 4790)
1450c9ba7523SRaslan Darawsheh 		return 0;
1451c9ba7523SRaslan Darawsheh 	return -ENOTSUP;
1452c9ba7523SRaslan Darawsheh }
1453c9ba7523SRaslan Darawsheh 
1454c9ba7523SRaslan Darawsheh /**
1455120dc4a7SYongseok Koh  * Initialize process private data structure.
1456120dc4a7SYongseok Koh  *
1457120dc4a7SYongseok Koh  * @param dev
1458120dc4a7SYongseok Koh  *   Pointer to Ethernet device structure.
1459120dc4a7SYongseok Koh  *
1460120dc4a7SYongseok Koh  * @return
1461120dc4a7SYongseok Koh  *   0 on success, a negative errno value otherwise and rte_errno is set.
1462120dc4a7SYongseok Koh  */
1463120dc4a7SYongseok Koh int
1464120dc4a7SYongseok Koh mlx5_proc_priv_init(struct rte_eth_dev *dev)
1465120dc4a7SYongseok Koh {
1466120dc4a7SYongseok Koh 	struct mlx5_priv *priv = dev->data->dev_private;
1467120dc4a7SYongseok Koh 	struct mlx5_proc_priv *ppriv;
1468120dc4a7SYongseok Koh 	size_t ppriv_size;
1469120dc4a7SYongseok Koh 
14706dad8b3aSYunjian Wang 	mlx5_proc_priv_uninit(dev);
1471120dc4a7SYongseok Koh 	/*
1472120dc4a7SYongseok Koh 	 * UAR register table follows the process private structure. BlueFlame
1473120dc4a7SYongseok Koh 	 * registers for Tx queues are stored in the table.
1474120dc4a7SYongseok Koh 	 */
1475120dc4a7SYongseok Koh 	ppriv_size =
1476120dc4a7SYongseok Koh 		sizeof(struct mlx5_proc_priv) + priv->txqs_n * sizeof(void *);
147784a22cbcSSuanming Mou 	ppriv = mlx5_malloc(MLX5_MEM_RTE | MLX5_MEM_ZERO, ppriv_size,
147884a22cbcSSuanming Mou 			    RTE_CACHE_LINE_SIZE, dev->device->numa_node);
1479120dc4a7SYongseok Koh 	if (!ppriv) {
1480120dc4a7SYongseok Koh 		rte_errno = ENOMEM;
1481120dc4a7SYongseok Koh 		return -rte_errno;
1482120dc4a7SYongseok Koh 	}
148384a22cbcSSuanming Mou 	ppriv->uar_table_sz = priv->txqs_n;
1484120dc4a7SYongseok Koh 	dev->process_private = ppriv;
1485120dc4a7SYongseok Koh 	return 0;
1486120dc4a7SYongseok Koh }
1487120dc4a7SYongseok Koh 
1488120dc4a7SYongseok Koh /**
1489120dc4a7SYongseok Koh  * Un-initialize process private data structure.
1490120dc4a7SYongseok Koh  *
1491120dc4a7SYongseok Koh  * @param dev
1492120dc4a7SYongseok Koh  *   Pointer to Ethernet device structure.
1493120dc4a7SYongseok Koh  */
14942b36c30bSSuanming Mou void
1495120dc4a7SYongseok Koh mlx5_proc_priv_uninit(struct rte_eth_dev *dev)
1496120dc4a7SYongseok Koh {
1497120dc4a7SYongseok Koh 	if (!dev->process_private)
1498120dc4a7SYongseok Koh 		return;
14992175c4dcSSuanming Mou 	mlx5_free(dev->process_private);
1500120dc4a7SYongseok Koh 	dev->process_private = NULL;
1501120dc4a7SYongseok Koh }
1502120dc4a7SYongseok Koh 
1503120dc4a7SYongseok Koh /**
1504771fa900SAdrien Mazarguil  * DPDK callback to close the device.
1505771fa900SAdrien Mazarguil  *
1506771fa900SAdrien Mazarguil  * Destroy all queues and objects, free memory.
1507771fa900SAdrien Mazarguil  *
1508771fa900SAdrien Mazarguil  * @param dev
1509771fa900SAdrien Mazarguil  *   Pointer to Ethernet device structure.
1510771fa900SAdrien Mazarguil  */
1511b142387bSThomas Monjalon int
1512771fa900SAdrien Mazarguil mlx5_dev_close(struct rte_eth_dev *dev)
1513771fa900SAdrien Mazarguil {
1514dbeba4cfSThomas Monjalon 	struct mlx5_priv *priv = dev->data->dev_private;
15152e22920bSAdrien Mazarguil 	unsigned int i;
15166af6b973SNélio Laranjeiro 	int ret;
1517771fa900SAdrien Mazarguil 
15182786b7bfSSuanming Mou 	if (rte_eal_process_type() == RTE_PROC_SECONDARY) {
15192786b7bfSSuanming Mou 		/* Check if process_private released. */
15202786b7bfSSuanming Mou 		if (!dev->process_private)
1521b142387bSThomas Monjalon 			return 0;
15222786b7bfSSuanming Mou 		mlx5_tx_uar_uninit_secondary(dev);
15232786b7bfSSuanming Mou 		mlx5_proc_priv_uninit(dev);
15242786b7bfSSuanming Mou 		rte_eth_dev_release_port(dev);
1525b142387bSThomas Monjalon 		return 0;
15262786b7bfSSuanming Mou 	}
15272786b7bfSSuanming Mou 	if (!priv->sh)
1528b142387bSThomas Monjalon 		return 0;
1529a170a30dSNélio Laranjeiro 	DRV_LOG(DEBUG, "port %u closing device \"%s\"",
15300f99970bSNélio Laranjeiro 		dev->data->port_id,
1531f44b09f9SOphir Munk 		((priv->sh->ctx != NULL) ?
1532f44b09f9SOphir Munk 		mlx5_os_get_ctx_device_name(priv->sh->ctx) : ""));
15338db7e3b6SBing Zhao 	/*
15348db7e3b6SBing Zhao 	 * If default mreg copy action is removed at the stop stage,
15358db7e3b6SBing Zhao 	 * the search will return none and nothing will be done anymore.
15368db7e3b6SBing Zhao 	 */
15378db7e3b6SBing Zhao 	mlx5_flow_stop_default(dev);
1538af4f09f2SNélio Laranjeiro 	mlx5_traffic_disable(dev);
15398db7e3b6SBing Zhao 	/*
15408db7e3b6SBing Zhao 	 * If all the flows are already flushed in the device stop stage,
15418db7e3b6SBing Zhao 	 * then this will return directly without any action.
15428db7e3b6SBing Zhao 	 */
1543b4edeaf3SSuanming Mou 	mlx5_flow_list_flush(dev, MLX5_FLOW_TYPE_GEN, true);
15444b61b877SBing Zhao 	mlx5_action_handle_flush(dev);
154502e76468SSuanming Mou 	mlx5_flow_meter_flush(dev, NULL);
15462e22920bSAdrien Mazarguil 	/* Prevent crashes when queues are still in use. */
15472e22920bSAdrien Mazarguil 	dev->rx_pkt_burst = removed_rx_burst;
15482e22920bSAdrien Mazarguil 	dev->tx_pkt_burst = removed_tx_burst;
15492aac5b5dSYongseok Koh 	rte_wmb();
15502aac5b5dSYongseok Koh 	/* Disable datapath on secondary process. */
15512e86c4e5SOphir Munk 	mlx5_mp_os_req_stop_rxtx(dev);
15521c506404SBing Zhao 	/* Free the eCPRI flex parser resource. */
15531c506404SBing Zhao 	mlx5_flex_parser_ecpri_release(dev);
15542e22920bSAdrien Mazarguil 	if (priv->rxqs != NULL) {
15552e22920bSAdrien Mazarguil 		/* XXX race condition if mlx5_rx_burst() is still running. */
155620698c9fSOphir Munk 		rte_delay_us_sleep(1000);
1557a1366b1aSNélio Laranjeiro 		for (i = 0; (i != priv->rxqs_n); ++i)
1558af4f09f2SNélio Laranjeiro 			mlx5_rxq_release(dev, i);
15592e22920bSAdrien Mazarguil 		priv->rxqs_n = 0;
15602e22920bSAdrien Mazarguil 		priv->rxqs = NULL;
15612e22920bSAdrien Mazarguil 	}
15622e22920bSAdrien Mazarguil 	if (priv->txqs != NULL) {
15632e22920bSAdrien Mazarguil 		/* XXX race condition if mlx5_tx_burst() is still running. */
156420698c9fSOphir Munk 		rte_delay_us_sleep(1000);
15656e78005aSNélio Laranjeiro 		for (i = 0; (i != priv->txqs_n); ++i)
1566af4f09f2SNélio Laranjeiro 			mlx5_txq_release(dev, i);
15672e22920bSAdrien Mazarguil 		priv->txqs_n = 0;
15682e22920bSAdrien Mazarguil 		priv->txqs = NULL;
15692e22920bSAdrien Mazarguil 	}
1570120dc4a7SYongseok Koh 	mlx5_proc_priv_uninit(dev);
1571e6988afdSMatan Azrad 	if (priv->q_counters) {
1572e6988afdSMatan Azrad 		mlx5_devx_cmd_destroy(priv->q_counters);
1573e6988afdSMatan Azrad 		priv->q_counters = NULL;
1574e6988afdSMatan Azrad 	}
157565b3cd0dSSuanming Mou 	if (priv->drop_queue.hrxq)
157665b3cd0dSSuanming Mou 		mlx5_drop_action_destroy(dev);
1577dd3c774fSViacheslav Ovsiienko 	if (priv->mreg_cp_tbl)
1578e69a5922SXueming Li 		mlx5_hlist_destroy(priv->mreg_cp_tbl);
15797d6bf6b8SYongseok Koh 	mlx5_mprq_free_mp(dev);
15800af8a229SBing Zhao 	if (priv->sh->ct_mng)
15810af8a229SBing Zhao 		mlx5_flow_aso_ct_mng_close(priv->sh);
15822eb4d010SOphir Munk 	mlx5_os_free_shared_dr(priv);
158329c1d8bbSNélio Laranjeiro 	if (priv->rss_conf.rss_key != NULL)
158483c2047cSSuanming Mou 		mlx5_free(priv->rss_conf.rss_key);
1585634efbc2SNelio Laranjeiro 	if (priv->reta_idx != NULL)
158683c2047cSSuanming Mou 		mlx5_free(priv->reta_idx);
1587ccdcba53SNélio Laranjeiro 	if (priv->config.vf)
1588f00f6562SOphir Munk 		mlx5_os_mac_addr_flush(dev);
158926c08b97SAdrien Mazarguil 	if (priv->nl_socket_route >= 0)
159026c08b97SAdrien Mazarguil 		close(priv->nl_socket_route);
159126c08b97SAdrien Mazarguil 	if (priv->nl_socket_rdma >= 0)
159226c08b97SAdrien Mazarguil 		close(priv->nl_socket_rdma);
1593dfedf3e3SViacheslav Ovsiienko 	if (priv->vmwa_context)
1594dfedf3e3SViacheslav Ovsiienko 		mlx5_vlan_vmwa_exit(priv->vmwa_context);
159523820a79SDekel Peled 	ret = mlx5_hrxq_verify(dev);
1596f5479b68SNélio Laranjeiro 	if (ret)
1597a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some hash Rx queue still remain",
15980f99970bSNélio Laranjeiro 			dev->data->port_id);
159915c80a12SDekel Peled 	ret = mlx5_ind_table_obj_verify(dev);
16004c7a0f5fSNélio Laranjeiro 	if (ret)
1601a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some indirection table still remain",
16020f99970bSNélio Laranjeiro 			dev->data->port_id);
160393403560SDekel Peled 	ret = mlx5_rxq_obj_verify(dev);
160409cb5b58SNélio Laranjeiro 	if (ret)
160593403560SDekel Peled 		DRV_LOG(WARNING, "port %u some Rx queue objects still remain",
16060f99970bSNélio Laranjeiro 			dev->data->port_id);
1607af4f09f2SNélio Laranjeiro 	ret = mlx5_rxq_verify(dev);
1608a1366b1aSNélio Laranjeiro 	if (ret)
1609a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some Rx queues still remain",
16100f99970bSNélio Laranjeiro 			dev->data->port_id);
1611894c4a8eSOri Kam 	ret = mlx5_txq_obj_verify(dev);
1612faf2667fSNélio Laranjeiro 	if (ret)
1613a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some Verbs Tx queue still remain",
16140f99970bSNélio Laranjeiro 			dev->data->port_id);
1615af4f09f2SNélio Laranjeiro 	ret = mlx5_txq_verify(dev);
16166e78005aSNélio Laranjeiro 	if (ret)
1617a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some Tx queues still remain",
16180f99970bSNélio Laranjeiro 			dev->data->port_id);
1619af4f09f2SNélio Laranjeiro 	ret = mlx5_flow_verify(dev);
16206af6b973SNélio Laranjeiro 	if (ret)
1621a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "port %u some flows still remain",
1622a170a30dSNélio Laranjeiro 			dev->data->port_id);
1623679f46c7SMatan Azrad 	if (priv->hrxqs)
1624679f46c7SMatan Azrad 		mlx5_list_destroy(priv->hrxqs);
1625772dc0ebSSuanming Mou 	/*
1626772dc0ebSSuanming Mou 	 * Free the shared context in last turn, because the cleanup
1627772dc0ebSSuanming Mou 	 * routines above may use some shared fields, like
1628f00f6562SOphir Munk 	 * mlx5_os_mac_addr_flush() uses ibdev_path for retrieveing
1629772dc0ebSSuanming Mou 	 * ifindex if Netlink fails.
1630772dc0ebSSuanming Mou 	 */
163191389890SOphir Munk 	mlx5_free_shared_dev_ctx(priv->sh);
16322b730263SAdrien Mazarguil 	if (priv->domain_id != RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID) {
16332b730263SAdrien Mazarguil 		unsigned int c = 0;
1634d874a4eeSThomas Monjalon 		uint16_t port_id;
16352b730263SAdrien Mazarguil 
1636fbc83412SViacheslav Ovsiienko 		MLX5_ETH_FOREACH_DEV(port_id, priv->pci_dev) {
1637dbeba4cfSThomas Monjalon 			struct mlx5_priv *opriv =
1638d874a4eeSThomas Monjalon 				rte_eth_devices[port_id].data->dev_private;
16392b730263SAdrien Mazarguil 
16402b730263SAdrien Mazarguil 			if (!opriv ||
16412b730263SAdrien Mazarguil 			    opriv->domain_id != priv->domain_id ||
1642d874a4eeSThomas Monjalon 			    &rte_eth_devices[port_id] == dev)
16432b730263SAdrien Mazarguil 				continue;
16442b730263SAdrien Mazarguil 			++c;
1645f7e95215SViacheslav Ovsiienko 			break;
16462b730263SAdrien Mazarguil 		}
16472b730263SAdrien Mazarguil 		if (!c)
16482b730263SAdrien Mazarguil 			claim_zero(rte_eth_switch_domain_free(priv->domain_id));
16492b730263SAdrien Mazarguil 	}
1650771fa900SAdrien Mazarguil 	memset(priv, 0, sizeof(*priv));
16512b730263SAdrien Mazarguil 	priv->domain_id = RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID;
165242603bbdSOphir Munk 	/*
165342603bbdSOphir Munk 	 * Reset mac_addrs to NULL such that it is not freed as part of
165442603bbdSOphir Munk 	 * rte_eth_dev_release_port(). mac_addrs is part of dev_private so
165542603bbdSOphir Munk 	 * it is freed when dev_private is freed.
165642603bbdSOphir Munk 	 */
165742603bbdSOphir Munk 	dev->data->mac_addrs = NULL;
1658b142387bSThomas Monjalon 	return 0;
1659771fa900SAdrien Mazarguil }
1660771fa900SAdrien Mazarguil 
1661b012b4ceSOphir Munk const struct eth_dev_ops mlx5_dev_ops = {
1662b012b4ceSOphir Munk 	.dev_configure = mlx5_dev_configure,
1663b012b4ceSOphir Munk 	.dev_start = mlx5_dev_start,
1664b012b4ceSOphir Munk 	.dev_stop = mlx5_dev_stop,
1665b012b4ceSOphir Munk 	.dev_set_link_down = mlx5_set_link_down,
1666b012b4ceSOphir Munk 	.dev_set_link_up = mlx5_set_link_up,
1667b012b4ceSOphir Munk 	.dev_close = mlx5_dev_close,
1668b012b4ceSOphir Munk 	.promiscuous_enable = mlx5_promiscuous_enable,
1669b012b4ceSOphir Munk 	.promiscuous_disable = mlx5_promiscuous_disable,
1670b012b4ceSOphir Munk 	.allmulticast_enable = mlx5_allmulticast_enable,
1671b012b4ceSOphir Munk 	.allmulticast_disable = mlx5_allmulticast_disable,
1672b012b4ceSOphir Munk 	.link_update = mlx5_link_update,
1673b012b4ceSOphir Munk 	.stats_get = mlx5_stats_get,
1674b012b4ceSOphir Munk 	.stats_reset = mlx5_stats_reset,
1675b012b4ceSOphir Munk 	.xstats_get = mlx5_xstats_get,
1676b012b4ceSOphir Munk 	.xstats_reset = mlx5_xstats_reset,
1677b012b4ceSOphir Munk 	.xstats_get_names = mlx5_xstats_get_names,
1678b012b4ceSOphir Munk 	.fw_version_get = mlx5_fw_version_get,
1679b012b4ceSOphir Munk 	.dev_infos_get = mlx5_dev_infos_get,
1680cb95feefSXueming Li 	.representor_info_get = mlx5_representor_info_get,
1681b012b4ceSOphir Munk 	.read_clock = mlx5_txpp_read_clock,
1682b012b4ceSOphir Munk 	.dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get,
1683b012b4ceSOphir Munk 	.vlan_filter_set = mlx5_vlan_filter_set,
1684b012b4ceSOphir Munk 	.rx_queue_setup = mlx5_rx_queue_setup,
1685b012b4ceSOphir Munk 	.rx_hairpin_queue_setup = mlx5_rx_hairpin_queue_setup,
1686b012b4ceSOphir Munk 	.tx_queue_setup = mlx5_tx_queue_setup,
1687b012b4ceSOphir Munk 	.tx_hairpin_queue_setup = mlx5_tx_hairpin_queue_setup,
1688b012b4ceSOphir Munk 	.rx_queue_release = mlx5_rx_queue_release,
1689b012b4ceSOphir Munk 	.tx_queue_release = mlx5_tx_queue_release,
1690b012b4ceSOphir Munk 	.rx_queue_start = mlx5_rx_queue_start,
1691b012b4ceSOphir Munk 	.rx_queue_stop = mlx5_rx_queue_stop,
1692b012b4ceSOphir Munk 	.tx_queue_start = mlx5_tx_queue_start,
1693b012b4ceSOphir Munk 	.tx_queue_stop = mlx5_tx_queue_stop,
1694b012b4ceSOphir Munk 	.flow_ctrl_get = mlx5_dev_get_flow_ctrl,
1695b012b4ceSOphir Munk 	.flow_ctrl_set = mlx5_dev_set_flow_ctrl,
1696b012b4ceSOphir Munk 	.mac_addr_remove = mlx5_mac_addr_remove,
1697b012b4ceSOphir Munk 	.mac_addr_add = mlx5_mac_addr_add,
1698b012b4ceSOphir Munk 	.mac_addr_set = mlx5_mac_addr_set,
1699b012b4ceSOphir Munk 	.set_mc_addr_list = mlx5_set_mc_addr_list,
1700b012b4ceSOphir Munk 	.mtu_set = mlx5_dev_set_mtu,
1701b012b4ceSOphir Munk 	.vlan_strip_queue_set = mlx5_vlan_strip_queue_set,
1702b012b4ceSOphir Munk 	.vlan_offload_set = mlx5_vlan_offload_set,
1703b012b4ceSOphir Munk 	.reta_update = mlx5_dev_rss_reta_update,
1704b012b4ceSOphir Munk 	.reta_query = mlx5_dev_rss_reta_query,
1705b012b4ceSOphir Munk 	.rss_hash_update = mlx5_rss_hash_update,
1706b012b4ceSOphir Munk 	.rss_hash_conf_get = mlx5_rss_hash_conf_get,
1707fb7ad441SThomas Monjalon 	.flow_ops_get = mlx5_flow_ops_get,
1708b012b4ceSOphir Munk 	.rxq_info_get = mlx5_rxq_info_get,
1709b012b4ceSOphir Munk 	.txq_info_get = mlx5_txq_info_get,
1710b012b4ceSOphir Munk 	.rx_burst_mode_get = mlx5_rx_burst_mode_get,
1711b012b4ceSOphir Munk 	.tx_burst_mode_get = mlx5_tx_burst_mode_get,
1712b012b4ceSOphir Munk 	.rx_queue_intr_enable = mlx5_rx_intr_enable,
1713b012b4ceSOphir Munk 	.rx_queue_intr_disable = mlx5_rx_intr_disable,
1714b012b4ceSOphir Munk 	.is_removed = mlx5_is_removed,
1715b012b4ceSOphir Munk 	.udp_tunnel_port_add  = mlx5_udp_tunnel_port_add,
1716b012b4ceSOphir Munk 	.get_module_info = mlx5_get_module_info,
1717b012b4ceSOphir Munk 	.get_module_eeprom = mlx5_get_module_eeprom,
1718b012b4ceSOphir Munk 	.hairpin_cap_get = mlx5_hairpin_cap_get,
1719b012b4ceSOphir Munk 	.mtr_ops_get = mlx5_flow_meter_ops_get,
1720b012b4ceSOphir Munk 	.hairpin_bind = mlx5_hairpin_bind,
1721b012b4ceSOphir Munk 	.hairpin_unbind = mlx5_hairpin_unbind,
1722b012b4ceSOphir Munk 	.hairpin_get_peer_ports = mlx5_hairpin_get_peer_ports,
1723b012b4ceSOphir Munk 	.hairpin_queue_peer_update = mlx5_hairpin_queue_peer_update,
1724b012b4ceSOphir Munk 	.hairpin_queue_peer_bind = mlx5_hairpin_queue_peer_bind,
1725b012b4ceSOphir Munk 	.hairpin_queue_peer_unbind = mlx5_hairpin_queue_peer_unbind,
1726a8f0df6bSAlexander Kozyrev 	.get_monitor_addr = mlx5_get_monitor_addr,
1727b012b4ceSOphir Munk };
1728b012b4ceSOphir Munk 
1729b012b4ceSOphir Munk /* Available operations from secondary process. */
1730b012b4ceSOphir Munk const struct eth_dev_ops mlx5_dev_sec_ops = {
1731b012b4ceSOphir Munk 	.stats_get = mlx5_stats_get,
1732b012b4ceSOphir Munk 	.stats_reset = mlx5_stats_reset,
1733b012b4ceSOphir Munk 	.xstats_get = mlx5_xstats_get,
1734b012b4ceSOphir Munk 	.xstats_reset = mlx5_xstats_reset,
1735b012b4ceSOphir Munk 	.xstats_get_names = mlx5_xstats_get_names,
1736b012b4ceSOphir Munk 	.fw_version_get = mlx5_fw_version_get,
1737b012b4ceSOphir Munk 	.dev_infos_get = mlx5_dev_infos_get,
1738b012b4ceSOphir Munk 	.read_clock = mlx5_txpp_read_clock,
1739b012b4ceSOphir Munk 	.rx_queue_start = mlx5_rx_queue_start,
1740b012b4ceSOphir Munk 	.rx_queue_stop = mlx5_rx_queue_stop,
1741b012b4ceSOphir Munk 	.tx_queue_start = mlx5_tx_queue_start,
1742b012b4ceSOphir Munk 	.tx_queue_stop = mlx5_tx_queue_stop,
1743b012b4ceSOphir Munk 	.rxq_info_get = mlx5_rxq_info_get,
1744b012b4ceSOphir Munk 	.txq_info_get = mlx5_txq_info_get,
1745b012b4ceSOphir Munk 	.rx_burst_mode_get = mlx5_rx_burst_mode_get,
1746b012b4ceSOphir Munk 	.tx_burst_mode_get = mlx5_tx_burst_mode_get,
1747b012b4ceSOphir Munk 	.get_module_info = mlx5_get_module_info,
1748b012b4ceSOphir Munk 	.get_module_eeprom = mlx5_get_module_eeprom,
1749b012b4ceSOphir Munk };
1750b012b4ceSOphir Munk 
1751b012b4ceSOphir Munk /* Available operations in flow isolated mode. */
1752b012b4ceSOphir Munk const struct eth_dev_ops mlx5_dev_ops_isolate = {
1753b012b4ceSOphir Munk 	.dev_configure = mlx5_dev_configure,
1754b012b4ceSOphir Munk 	.dev_start = mlx5_dev_start,
1755b012b4ceSOphir Munk 	.dev_stop = mlx5_dev_stop,
1756b012b4ceSOphir Munk 	.dev_set_link_down = mlx5_set_link_down,
1757b012b4ceSOphir Munk 	.dev_set_link_up = mlx5_set_link_up,
1758b012b4ceSOphir Munk 	.dev_close = mlx5_dev_close,
1759b012b4ceSOphir Munk 	.promiscuous_enable = mlx5_promiscuous_enable,
1760b012b4ceSOphir Munk 	.promiscuous_disable = mlx5_promiscuous_disable,
1761b012b4ceSOphir Munk 	.allmulticast_enable = mlx5_allmulticast_enable,
1762b012b4ceSOphir Munk 	.allmulticast_disable = mlx5_allmulticast_disable,
1763b012b4ceSOphir Munk 	.link_update = mlx5_link_update,
1764b012b4ceSOphir Munk 	.stats_get = mlx5_stats_get,
1765b012b4ceSOphir Munk 	.stats_reset = mlx5_stats_reset,
1766b012b4ceSOphir Munk 	.xstats_get = mlx5_xstats_get,
1767b012b4ceSOphir Munk 	.xstats_reset = mlx5_xstats_reset,
1768b012b4ceSOphir Munk 	.xstats_get_names = mlx5_xstats_get_names,
1769b012b4ceSOphir Munk 	.fw_version_get = mlx5_fw_version_get,
1770b012b4ceSOphir Munk 	.dev_infos_get = mlx5_dev_infos_get,
1771b012b4ceSOphir Munk 	.read_clock = mlx5_txpp_read_clock,
1772b012b4ceSOphir Munk 	.dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get,
1773b012b4ceSOphir Munk 	.vlan_filter_set = mlx5_vlan_filter_set,
1774b012b4ceSOphir Munk 	.rx_queue_setup = mlx5_rx_queue_setup,
1775b012b4ceSOphir Munk 	.rx_hairpin_queue_setup = mlx5_rx_hairpin_queue_setup,
1776b012b4ceSOphir Munk 	.tx_queue_setup = mlx5_tx_queue_setup,
1777b012b4ceSOphir Munk 	.tx_hairpin_queue_setup = mlx5_tx_hairpin_queue_setup,
1778b012b4ceSOphir Munk 	.rx_queue_release = mlx5_rx_queue_release,
1779b012b4ceSOphir Munk 	.tx_queue_release = mlx5_tx_queue_release,
1780b012b4ceSOphir Munk 	.rx_queue_start = mlx5_rx_queue_start,
1781b012b4ceSOphir Munk 	.rx_queue_stop = mlx5_rx_queue_stop,
1782b012b4ceSOphir Munk 	.tx_queue_start = mlx5_tx_queue_start,
1783b012b4ceSOphir Munk 	.tx_queue_stop = mlx5_tx_queue_stop,
1784b012b4ceSOphir Munk 	.flow_ctrl_get = mlx5_dev_get_flow_ctrl,
1785b012b4ceSOphir Munk 	.flow_ctrl_set = mlx5_dev_set_flow_ctrl,
1786b012b4ceSOphir Munk 	.mac_addr_remove = mlx5_mac_addr_remove,
1787b012b4ceSOphir Munk 	.mac_addr_add = mlx5_mac_addr_add,
1788b012b4ceSOphir Munk 	.mac_addr_set = mlx5_mac_addr_set,
1789b012b4ceSOphir Munk 	.set_mc_addr_list = mlx5_set_mc_addr_list,
1790b012b4ceSOphir Munk 	.mtu_set = mlx5_dev_set_mtu,
1791b012b4ceSOphir Munk 	.vlan_strip_queue_set = mlx5_vlan_strip_queue_set,
1792b012b4ceSOphir Munk 	.vlan_offload_set = mlx5_vlan_offload_set,
1793fb7ad441SThomas Monjalon 	.flow_ops_get = mlx5_flow_ops_get,
1794b012b4ceSOphir Munk 	.rxq_info_get = mlx5_rxq_info_get,
1795b012b4ceSOphir Munk 	.txq_info_get = mlx5_txq_info_get,
1796b012b4ceSOphir Munk 	.rx_burst_mode_get = mlx5_rx_burst_mode_get,
1797b012b4ceSOphir Munk 	.tx_burst_mode_get = mlx5_tx_burst_mode_get,
1798b012b4ceSOphir Munk 	.rx_queue_intr_enable = mlx5_rx_intr_enable,
1799b012b4ceSOphir Munk 	.rx_queue_intr_disable = mlx5_rx_intr_disable,
1800b012b4ceSOphir Munk 	.is_removed = mlx5_is_removed,
1801b012b4ceSOphir Munk 	.get_module_info = mlx5_get_module_info,
1802b012b4ceSOphir Munk 	.get_module_eeprom = mlx5_get_module_eeprom,
1803b012b4ceSOphir Munk 	.hairpin_cap_get = mlx5_hairpin_cap_get,
1804b012b4ceSOphir Munk 	.mtr_ops_get = mlx5_flow_meter_ops_get,
1805b012b4ceSOphir Munk 	.hairpin_bind = mlx5_hairpin_bind,
1806b012b4ceSOphir Munk 	.hairpin_unbind = mlx5_hairpin_unbind,
1807b012b4ceSOphir Munk 	.hairpin_get_peer_ports = mlx5_hairpin_get_peer_ports,
1808b012b4ceSOphir Munk 	.hairpin_queue_peer_update = mlx5_hairpin_queue_peer_update,
1809b012b4ceSOphir Munk 	.hairpin_queue_peer_bind = mlx5_hairpin_queue_peer_bind,
1810b012b4ceSOphir Munk 	.hairpin_queue_peer_unbind = mlx5_hairpin_queue_peer_unbind,
1811a8f0df6bSAlexander Kozyrev 	.get_monitor_addr = mlx5_get_monitor_addr,
1812b012b4ceSOphir Munk };
1813b012b4ceSOphir Munk 
1814e72dd09bSNélio Laranjeiro /**
1815e72dd09bSNélio Laranjeiro  * Verify and store value for device argument.
1816e72dd09bSNélio Laranjeiro  *
1817e72dd09bSNélio Laranjeiro  * @param[in] key
1818e72dd09bSNélio Laranjeiro  *   Key argument to verify.
1819e72dd09bSNélio Laranjeiro  * @param[in] val
1820e72dd09bSNélio Laranjeiro  *   Value associated with key.
1821e72dd09bSNélio Laranjeiro  * @param opaque
1822e72dd09bSNélio Laranjeiro  *   User data.
1823e72dd09bSNélio Laranjeiro  *
1824e72dd09bSNélio Laranjeiro  * @return
1825a6d83b6aSNélio Laranjeiro  *   0 on success, a negative errno value otherwise and rte_errno is set.
1826e72dd09bSNélio Laranjeiro  */
1827e72dd09bSNélio Laranjeiro static int
1828e72dd09bSNélio Laranjeiro mlx5_args_check(const char *key, const char *val, void *opaque)
1829e72dd09bSNélio Laranjeiro {
18307fe24446SShahaf Shuler 	struct mlx5_dev_config *config = opaque;
18318f848f32SViacheslav Ovsiienko 	unsigned long mod;
18328f848f32SViacheslav Ovsiienko 	signed long tmp;
1833e72dd09bSNélio Laranjeiro 
18346de569f5SAdrien Mazarguil 	/* No-op, port representors are processed in mlx5_dev_spawn(). */
18356de569f5SAdrien Mazarguil 	if (!strcmp(MLX5_REPRESENTOR, key))
18366de569f5SAdrien Mazarguil 		return 0;
183799c12dccSNélio Laranjeiro 	errno = 0;
18388f848f32SViacheslav Ovsiienko 	tmp = strtol(val, NULL, 0);
183999c12dccSNélio Laranjeiro 	if (errno) {
1840a6d83b6aSNélio Laranjeiro 		rte_errno = errno;
1841a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "%s: \"%s\" is not a valid integer", key, val);
1842a6d83b6aSNélio Laranjeiro 		return -rte_errno;
184399c12dccSNélio Laranjeiro 	}
18448f848f32SViacheslav Ovsiienko 	if (tmp < 0 && strcmp(MLX5_TX_PP, key) && strcmp(MLX5_TX_SKEW, key)) {
18458f848f32SViacheslav Ovsiienko 		/* Negative values are acceptable for some keys only. */
18468f848f32SViacheslav Ovsiienko 		rte_errno = EINVAL;
18478f848f32SViacheslav Ovsiienko 		DRV_LOG(WARNING, "%s: invalid negative value \"%s\"", key, val);
18488f848f32SViacheslav Ovsiienko 		return -rte_errno;
18498f848f32SViacheslav Ovsiienko 	}
18508f848f32SViacheslav Ovsiienko 	mod = tmp >= 0 ? tmp : -tmp;
185199c12dccSNélio Laranjeiro 	if (strcmp(MLX5_RXQ_CQE_COMP_EN, key) == 0) {
185254c2d46bSAlexander Kozyrev 		if (tmp > MLX5_CQE_RESP_FORMAT_L34H_STRIDX) {
185354c2d46bSAlexander Kozyrev 			DRV_LOG(ERR, "invalid CQE compression "
185454c2d46bSAlexander Kozyrev 				     "format parameter");
185554c2d46bSAlexander Kozyrev 			rte_errno = EINVAL;
185654c2d46bSAlexander Kozyrev 			return -rte_errno;
185754c2d46bSAlexander Kozyrev 		}
18587fe24446SShahaf Shuler 		config->cqe_comp = !!tmp;
185954c2d46bSAlexander Kozyrev 		config->cqe_comp_fmt = tmp;
186078c7a16dSYongseok Koh 	} else if (strcmp(MLX5_RXQ_PKT_PAD_EN, key) == 0) {
186178c7a16dSYongseok Koh 		config->hw_padding = !!tmp;
18627d6bf6b8SYongseok Koh 	} else if (strcmp(MLX5_RX_MPRQ_EN, key) == 0) {
18637d6bf6b8SYongseok Koh 		config->mprq.enabled = !!tmp;
18647d6bf6b8SYongseok Koh 	} else if (strcmp(MLX5_RX_MPRQ_LOG_STRIDE_NUM, key) == 0) {
18657d6bf6b8SYongseok Koh 		config->mprq.stride_num_n = tmp;
1866ecb16045SAlexander Kozyrev 	} else if (strcmp(MLX5_RX_MPRQ_LOG_STRIDE_SIZE, key) == 0) {
1867ecb16045SAlexander Kozyrev 		config->mprq.stride_size_n = tmp;
18687d6bf6b8SYongseok Koh 	} else if (strcmp(MLX5_RX_MPRQ_MAX_MEMCPY_LEN, key) == 0) {
18697d6bf6b8SYongseok Koh 		config->mprq.max_memcpy_len = tmp;
18707d6bf6b8SYongseok Koh 	} else if (strcmp(MLX5_RXQS_MIN_MPRQ, key) == 0) {
18717d6bf6b8SYongseok Koh 		config->mprq.min_rxqs_num = tmp;
18722a66cf37SYaacov Hazan 	} else if (strcmp(MLX5_TXQ_INLINE, key) == 0) {
1873505f1fe4SViacheslav Ovsiienko 		DRV_LOG(WARNING, "%s: deprecated parameter,"
1874505f1fe4SViacheslav Ovsiienko 				 " converted to txq_inline_max", key);
1875505f1fe4SViacheslav Ovsiienko 		config->txq_inline_max = tmp;
1876505f1fe4SViacheslav Ovsiienko 	} else if (strcmp(MLX5_TXQ_INLINE_MAX, key) == 0) {
1877505f1fe4SViacheslav Ovsiienko 		config->txq_inline_max = tmp;
1878505f1fe4SViacheslav Ovsiienko 	} else if (strcmp(MLX5_TXQ_INLINE_MIN, key) == 0) {
1879505f1fe4SViacheslav Ovsiienko 		config->txq_inline_min = tmp;
1880505f1fe4SViacheslav Ovsiienko 	} else if (strcmp(MLX5_TXQ_INLINE_MPW, key) == 0) {
1881505f1fe4SViacheslav Ovsiienko 		config->txq_inline_mpw = tmp;
18822a66cf37SYaacov Hazan 	} else if (strcmp(MLX5_TXQS_MIN_INLINE, key) == 0) {
18837fe24446SShahaf Shuler 		config->txqs_inline = tmp;
188409d8b416SYongseok Koh 	} else if (strcmp(MLX5_TXQS_MAX_VEC, key) == 0) {
1885a6bd4911SViacheslav Ovsiienko 		DRV_LOG(WARNING, "%s: deprecated parameter, ignored", key);
1886230189d9SNélio Laranjeiro 	} else if (strcmp(MLX5_TXQ_MPW_EN, key) == 0) {
1887f9de8718SShahaf Shuler 		config->mps = !!tmp;
18888409a285SViacheslav Ovsiienko 	} else if (strcmp(MLX5_TX_DB_NC, key) == 0) {
1889f078ceb6SViacheslav Ovsiienko 		if (tmp != MLX5_TXDB_CACHED &&
1890f078ceb6SViacheslav Ovsiienko 		    tmp != MLX5_TXDB_NCACHED &&
1891f078ceb6SViacheslav Ovsiienko 		    tmp != MLX5_TXDB_HEURISTIC) {
1892f078ceb6SViacheslav Ovsiienko 			DRV_LOG(ERR, "invalid Tx doorbell "
1893f078ceb6SViacheslav Ovsiienko 				     "mapping parameter");
1894f078ceb6SViacheslav Ovsiienko 			rte_errno = EINVAL;
1895f078ceb6SViacheslav Ovsiienko 			return -rte_errno;
1896f078ceb6SViacheslav Ovsiienko 		}
1897f078ceb6SViacheslav Ovsiienko 		config->dbnc = tmp;
18986ce84bd8SYongseok Koh 	} else if (strcmp(MLX5_TXQ_MPW_HDR_DSEG_EN, key) == 0) {
1899a6bd4911SViacheslav Ovsiienko 		DRV_LOG(WARNING, "%s: deprecated parameter, ignored", key);
19006ce84bd8SYongseok Koh 	} else if (strcmp(MLX5_TXQ_MAX_INLINE_LEN, key) == 0) {
1901505f1fe4SViacheslav Ovsiienko 		DRV_LOG(WARNING, "%s: deprecated parameter,"
1902505f1fe4SViacheslav Ovsiienko 				 " converted to txq_inline_mpw", key);
1903505f1fe4SViacheslav Ovsiienko 		config->txq_inline_mpw = tmp;
19045644d5b9SNelio Laranjeiro 	} else if (strcmp(MLX5_TX_VEC_EN, key) == 0) {
1905a6bd4911SViacheslav Ovsiienko 		DRV_LOG(WARNING, "%s: deprecated parameter, ignored", key);
19068f848f32SViacheslav Ovsiienko 	} else if (strcmp(MLX5_TX_PP, key) == 0) {
19078f848f32SViacheslav Ovsiienko 		if (!mod) {
19088f848f32SViacheslav Ovsiienko 			DRV_LOG(ERR, "Zero Tx packet pacing parameter");
19098f848f32SViacheslav Ovsiienko 			rte_errno = EINVAL;
19108f848f32SViacheslav Ovsiienko 			return -rte_errno;
19118f848f32SViacheslav Ovsiienko 		}
19128f848f32SViacheslav Ovsiienko 		config->tx_pp = tmp;
19138f848f32SViacheslav Ovsiienko 	} else if (strcmp(MLX5_TX_SKEW, key) == 0) {
19148f848f32SViacheslav Ovsiienko 		config->tx_skew = tmp;
19155644d5b9SNelio Laranjeiro 	} else if (strcmp(MLX5_RX_VEC_EN, key) == 0) {
19167fe24446SShahaf Shuler 		config->rx_vec_en = !!tmp;
191778a54648SXueming Li 	} else if (strcmp(MLX5_L3_VXLAN_EN, key) == 0) {
191878a54648SXueming Li 		config->l3_vxlan_en = !!tmp;
1919db209cc3SNélio Laranjeiro 	} else if (strcmp(MLX5_VF_NL_EN, key) == 0) {
1920db209cc3SNélio Laranjeiro 		config->vf_nl_en = !!tmp;
1921e2b4925eSOri Kam 	} else if (strcmp(MLX5_DV_ESW_EN, key) == 0) {
1922e2b4925eSOri Kam 		config->dv_esw_en = !!tmp;
192351e72d38SOri Kam 	} else if (strcmp(MLX5_DV_FLOW_EN, key) == 0) {
192451e72d38SOri Kam 		config->dv_flow_en = !!tmp;
19252d241515SViacheslav Ovsiienko 	} else if (strcmp(MLX5_DV_XMETA_EN, key) == 0) {
19262d241515SViacheslav Ovsiienko 		if (tmp != MLX5_XMETA_MODE_LEGACY &&
19272d241515SViacheslav Ovsiienko 		    tmp != MLX5_XMETA_MODE_META16 &&
19284ec6360dSGregory Etelson 		    tmp != MLX5_XMETA_MODE_META32 &&
19294ec6360dSGregory Etelson 		    tmp != MLX5_XMETA_MODE_MISS_INFO) {
1930f078ceb6SViacheslav Ovsiienko 			DRV_LOG(ERR, "invalid extensive "
19312d241515SViacheslav Ovsiienko 				     "metadata parameter");
19322d241515SViacheslav Ovsiienko 			rte_errno = EINVAL;
19332d241515SViacheslav Ovsiienko 			return -rte_errno;
19342d241515SViacheslav Ovsiienko 		}
19354ec6360dSGregory Etelson 		if (tmp != MLX5_XMETA_MODE_MISS_INFO)
19362d241515SViacheslav Ovsiienko 			config->dv_xmeta_en = tmp;
19374ec6360dSGregory Etelson 		else
19384ec6360dSGregory Etelson 			config->dv_miss_info = 1;
19390f0ae73aSShiri Kuzin 	} else if (strcmp(MLX5_LACP_BY_USER, key) == 0) {
19400f0ae73aSShiri Kuzin 		config->lacp_by_user = !!tmp;
1941dceb5029SYongseok Koh 	} else if (strcmp(MLX5_MR_EXT_MEMSEG_EN, key) == 0) {
1942dceb5029SYongseok Koh 		config->mr_ext_memseg_en = !!tmp;
1943066cfecdSMatan Azrad 	} else if (strcmp(MLX5_MAX_DUMP_FILES_NUM, key) == 0) {
1944066cfecdSMatan Azrad 		config->max_dump_files_num = tmp;
194521bb6c7eSDekel Peled 	} else if (strcmp(MLX5_LRO_TIMEOUT_USEC, key) == 0) {
194621bb6c7eSDekel Peled 		config->lro.timeout = tmp;
194735d4f17bSXueming Li 	} else if (strcmp(RTE_DEVARGS_KEY_CLASS, key) == 0) {
1948d768f324SMatan Azrad 		DRV_LOG(DEBUG, "class argument is %s.", val);
19491ad9a3d0SBing Zhao 	} else if (strcmp(MLX5_HP_BUF_SIZE, key) == 0) {
19501ad9a3d0SBing Zhao 		config->log_hp_size = tmp;
1951a1da6f62SSuanming Mou 	} else if (strcmp(MLX5_RECLAIM_MEM, key) == 0) {
1952a1da6f62SSuanming Mou 		if (tmp != MLX5_RCM_NONE &&
1953a1da6f62SSuanming Mou 		    tmp != MLX5_RCM_LIGHT &&
1954a1da6f62SSuanming Mou 		    tmp != MLX5_RCM_AGGR) {
1955a1da6f62SSuanming Mou 			DRV_LOG(ERR, "Unrecognize %s: \"%s\"", key, val);
1956a1da6f62SSuanming Mou 			rte_errno = EINVAL;
1957a1da6f62SSuanming Mou 			return -rte_errno;
1958a1da6f62SSuanming Mou 		}
1959a1da6f62SSuanming Mou 		config->reclaim_mode = tmp;
19605522da6bSSuanming Mou 	} else if (strcmp(MLX5_SYS_MEM_EN, key) == 0) {
19615522da6bSSuanming Mou 		config->sys_mem_en = !!tmp;
196250f95b23SSuanming Mou 	} else if (strcmp(MLX5_DECAP_EN, key) == 0) {
196350f95b23SSuanming Mou 		config->decap_en = !!tmp;
1964e39226bdSJiawei Wang 	} else if (strcmp(MLX5_ALLOW_DUPLICATE_PATTERN, key) == 0) {
1965e39226bdSJiawei Wang 		config->allow_duplicate_pattern = !!tmp;
196699c12dccSNélio Laranjeiro 	} else {
1967a170a30dSNélio Laranjeiro 		DRV_LOG(WARNING, "%s: unknown parameter", key);
1968a6d83b6aSNélio Laranjeiro 		rte_errno = EINVAL;
1969a6d83b6aSNélio Laranjeiro 		return -rte_errno;
1970e72dd09bSNélio Laranjeiro 	}
197199c12dccSNélio Laranjeiro 	return 0;
197299c12dccSNélio Laranjeiro }
1973e72dd09bSNélio Laranjeiro 
1974e72dd09bSNélio Laranjeiro /**
1975e72dd09bSNélio Laranjeiro  * Parse device parameters.
1976e72dd09bSNélio Laranjeiro  *
19777fe24446SShahaf Shuler  * @param config
19787fe24446SShahaf Shuler  *   Pointer to device configuration structure.
1979e72dd09bSNélio Laranjeiro  * @param devargs
1980e72dd09bSNélio Laranjeiro  *   Device arguments structure.
1981e72dd09bSNélio Laranjeiro  *
1982e72dd09bSNélio Laranjeiro  * @return
1983a6d83b6aSNélio Laranjeiro  *   0 on success, a negative errno value otherwise and rte_errno is set.
1984e72dd09bSNélio Laranjeiro  */
19852eb4d010SOphir Munk int
19867fe24446SShahaf Shuler mlx5_args(struct mlx5_dev_config *config, struct rte_devargs *devargs)
1987e72dd09bSNélio Laranjeiro {
1988e72dd09bSNélio Laranjeiro 	const char **params = (const char *[]){
198999c12dccSNélio Laranjeiro 		MLX5_RXQ_CQE_COMP_EN,
199078c7a16dSYongseok Koh 		MLX5_RXQ_PKT_PAD_EN,
19917d6bf6b8SYongseok Koh 		MLX5_RX_MPRQ_EN,
19927d6bf6b8SYongseok Koh 		MLX5_RX_MPRQ_LOG_STRIDE_NUM,
1993ecb16045SAlexander Kozyrev 		MLX5_RX_MPRQ_LOG_STRIDE_SIZE,
19947d6bf6b8SYongseok Koh 		MLX5_RX_MPRQ_MAX_MEMCPY_LEN,
19957d6bf6b8SYongseok Koh 		MLX5_RXQS_MIN_MPRQ,
19962a66cf37SYaacov Hazan 		MLX5_TXQ_INLINE,
1997505f1fe4SViacheslav Ovsiienko 		MLX5_TXQ_INLINE_MIN,
1998505f1fe4SViacheslav Ovsiienko 		MLX5_TXQ_INLINE_MAX,
1999505f1fe4SViacheslav Ovsiienko 		MLX5_TXQ_INLINE_MPW,
20002a66cf37SYaacov Hazan 		MLX5_TXQS_MIN_INLINE,
200109d8b416SYongseok Koh 		MLX5_TXQS_MAX_VEC,
2002230189d9SNélio Laranjeiro 		MLX5_TXQ_MPW_EN,
20036ce84bd8SYongseok Koh 		MLX5_TXQ_MPW_HDR_DSEG_EN,
20046ce84bd8SYongseok Koh 		MLX5_TXQ_MAX_INLINE_LEN,
20058409a285SViacheslav Ovsiienko 		MLX5_TX_DB_NC,
20068f848f32SViacheslav Ovsiienko 		MLX5_TX_PP,
20078f848f32SViacheslav Ovsiienko 		MLX5_TX_SKEW,
20085644d5b9SNelio Laranjeiro 		MLX5_TX_VEC_EN,
20095644d5b9SNelio Laranjeiro 		MLX5_RX_VEC_EN,
201078a54648SXueming Li 		MLX5_L3_VXLAN_EN,
2011db209cc3SNélio Laranjeiro 		MLX5_VF_NL_EN,
2012e2b4925eSOri Kam 		MLX5_DV_ESW_EN,
201351e72d38SOri Kam 		MLX5_DV_FLOW_EN,
20142d241515SViacheslav Ovsiienko 		MLX5_DV_XMETA_EN,
20150f0ae73aSShiri Kuzin 		MLX5_LACP_BY_USER,
2016dceb5029SYongseok Koh 		MLX5_MR_EXT_MEMSEG_EN,
20176de569f5SAdrien Mazarguil 		MLX5_REPRESENTOR,
2018066cfecdSMatan Azrad 		MLX5_MAX_DUMP_FILES_NUM,
201921bb6c7eSDekel Peled 		MLX5_LRO_TIMEOUT_USEC,
202035d4f17bSXueming Li 		RTE_DEVARGS_KEY_CLASS,
20211ad9a3d0SBing Zhao 		MLX5_HP_BUF_SIZE,
2022a1da6f62SSuanming Mou 		MLX5_RECLAIM_MEM,
20235522da6bSSuanming Mou 		MLX5_SYS_MEM_EN,
202450f95b23SSuanming Mou 		MLX5_DECAP_EN,
2025e39226bdSJiawei Wang 		MLX5_ALLOW_DUPLICATE_PATTERN,
2026e72dd09bSNélio Laranjeiro 		NULL,
2027e72dd09bSNélio Laranjeiro 	};
2028e72dd09bSNélio Laranjeiro 	struct rte_kvargs *kvlist;
2029e72dd09bSNélio Laranjeiro 	int ret = 0;
2030e72dd09bSNélio Laranjeiro 	int i;
2031e72dd09bSNélio Laranjeiro 
2032e72dd09bSNélio Laranjeiro 	if (devargs == NULL)
2033e72dd09bSNélio Laranjeiro 		return 0;
2034e72dd09bSNélio Laranjeiro 	/* Following UGLY cast is done to pass checkpatch. */
2035e72dd09bSNélio Laranjeiro 	kvlist = rte_kvargs_parse(devargs->args, params);
203615b0ea00SMatan Azrad 	if (kvlist == NULL) {
203715b0ea00SMatan Azrad 		rte_errno = EINVAL;
203815b0ea00SMatan Azrad 		return -rte_errno;
203915b0ea00SMatan Azrad 	}
2040e72dd09bSNélio Laranjeiro 	/* Process parameters. */
2041e72dd09bSNélio Laranjeiro 	for (i = 0; (params[i] != NULL); ++i) {
2042e72dd09bSNélio Laranjeiro 		if (rte_kvargs_count(kvlist, params[i])) {
2043e72dd09bSNélio Laranjeiro 			ret = rte_kvargs_process(kvlist, params[i],
20447fe24446SShahaf Shuler 						 mlx5_args_check, config);
2045a6d83b6aSNélio Laranjeiro 			if (ret) {
2046a6d83b6aSNélio Laranjeiro 				rte_errno = EINVAL;
2047a67323e4SShahaf Shuler 				rte_kvargs_free(kvlist);
2048a6d83b6aSNélio Laranjeiro 				return -rte_errno;
2049e72dd09bSNélio Laranjeiro 			}
2050e72dd09bSNélio Laranjeiro 		}
2051a67323e4SShahaf Shuler 	}
2052e72dd09bSNélio Laranjeiro 	rte_kvargs_free(kvlist);
2053e72dd09bSNélio Laranjeiro 	return 0;
2054e72dd09bSNélio Laranjeiro }
2055e72dd09bSNélio Laranjeiro 
20567be600c8SYongseok Koh /**
205738b4b397SViacheslav Ovsiienko  * Configures the minimal amount of data to inline into WQE
205838b4b397SViacheslav Ovsiienko  * while sending packets.
205938b4b397SViacheslav Ovsiienko  *
206038b4b397SViacheslav Ovsiienko  * - the txq_inline_min has the maximal priority, if this
206138b4b397SViacheslav Ovsiienko  *   key is specified in devargs
206238b4b397SViacheslav Ovsiienko  * - if DevX is enabled the inline mode is queried from the
206338b4b397SViacheslav Ovsiienko  *   device (HCA attributes and NIC vport context if needed).
2064ee76bddcSThomas Monjalon  * - otherwise L2 mode (18 bytes) is assumed for ConnectX-4/4 Lx
206538b4b397SViacheslav Ovsiienko  *   and none (0 bytes) for other NICs
206638b4b397SViacheslav Ovsiienko  *
206738b4b397SViacheslav Ovsiienko  * @param spawn
206838b4b397SViacheslav Ovsiienko  *   Verbs device parameters (name, port, switch_info) to spawn.
206938b4b397SViacheslav Ovsiienko  * @param config
207038b4b397SViacheslav Ovsiienko  *   Device configuration parameters.
207138b4b397SViacheslav Ovsiienko  */
20722eb4d010SOphir Munk void
207338b4b397SViacheslav Ovsiienko mlx5_set_min_inline(struct mlx5_dev_spawn_data *spawn,
207438b4b397SViacheslav Ovsiienko 		    struct mlx5_dev_config *config)
207538b4b397SViacheslav Ovsiienko {
207638b4b397SViacheslav Ovsiienko 	if (config->txq_inline_min != MLX5_ARG_UNSET) {
207738b4b397SViacheslav Ovsiienko 		/* Application defines size of inlined data explicitly. */
207838b4b397SViacheslav Ovsiienko 		switch (spawn->pci_dev->id.device_id) {
207938b4b397SViacheslav Ovsiienko 		case PCI_DEVICE_ID_MELLANOX_CONNECTX4:
208038b4b397SViacheslav Ovsiienko 		case PCI_DEVICE_ID_MELLANOX_CONNECTX4VF:
208138b4b397SViacheslav Ovsiienko 			if (config->txq_inline_min <
208238b4b397SViacheslav Ovsiienko 				       (int)MLX5_INLINE_HSIZE_L2) {
208338b4b397SViacheslav Ovsiienko 				DRV_LOG(DEBUG,
208438b4b397SViacheslav Ovsiienko 					"txq_inline_mix aligned to minimal"
208538b4b397SViacheslav Ovsiienko 					" ConnectX-4 required value %d",
208638b4b397SViacheslav Ovsiienko 					(int)MLX5_INLINE_HSIZE_L2);
208738b4b397SViacheslav Ovsiienko 				config->txq_inline_min = MLX5_INLINE_HSIZE_L2;
208838b4b397SViacheslav Ovsiienko 			}
208938b4b397SViacheslav Ovsiienko 			break;
209038b4b397SViacheslav Ovsiienko 		}
209138b4b397SViacheslav Ovsiienko 		goto exit;
209238b4b397SViacheslav Ovsiienko 	}
209338b4b397SViacheslav Ovsiienko 	if (config->hca_attr.eth_net_offloads) {
209438b4b397SViacheslav Ovsiienko 		/* We have DevX enabled, inline mode queried successfully. */
209538b4b397SViacheslav Ovsiienko 		switch (config->hca_attr.wqe_inline_mode) {
209638b4b397SViacheslav Ovsiienko 		case MLX5_CAP_INLINE_MODE_L2:
209738b4b397SViacheslav Ovsiienko 			/* outer L2 header must be inlined. */
209838b4b397SViacheslav Ovsiienko 			config->txq_inline_min = MLX5_INLINE_HSIZE_L2;
209938b4b397SViacheslav Ovsiienko 			goto exit;
210038b4b397SViacheslav Ovsiienko 		case MLX5_CAP_INLINE_MODE_NOT_REQUIRED:
210138b4b397SViacheslav Ovsiienko 			/* No inline data are required by NIC. */
210238b4b397SViacheslav Ovsiienko 			config->txq_inline_min = MLX5_INLINE_HSIZE_NONE;
210338b4b397SViacheslav Ovsiienko 			config->hw_vlan_insert =
210438b4b397SViacheslav Ovsiienko 				config->hca_attr.wqe_vlan_insert;
210538b4b397SViacheslav Ovsiienko 			DRV_LOG(DEBUG, "Tx VLAN insertion is supported");
210638b4b397SViacheslav Ovsiienko 			goto exit;
210738b4b397SViacheslav Ovsiienko 		case MLX5_CAP_INLINE_MODE_VPORT_CONTEXT:
210838b4b397SViacheslav Ovsiienko 			/* inline mode is defined by NIC vport context. */
210938b4b397SViacheslav Ovsiienko 			if (!config->hca_attr.eth_virt)
211038b4b397SViacheslav Ovsiienko 				break;
211138b4b397SViacheslav Ovsiienko 			switch (config->hca_attr.vport_inline_mode) {
211238b4b397SViacheslav Ovsiienko 			case MLX5_INLINE_MODE_NONE:
211338b4b397SViacheslav Ovsiienko 				config->txq_inline_min =
211438b4b397SViacheslav Ovsiienko 					MLX5_INLINE_HSIZE_NONE;
211538b4b397SViacheslav Ovsiienko 				goto exit;
211638b4b397SViacheslav Ovsiienko 			case MLX5_INLINE_MODE_L2:
211738b4b397SViacheslav Ovsiienko 				config->txq_inline_min =
211838b4b397SViacheslav Ovsiienko 					MLX5_INLINE_HSIZE_L2;
211938b4b397SViacheslav Ovsiienko 				goto exit;
212038b4b397SViacheslav Ovsiienko 			case MLX5_INLINE_MODE_IP:
212138b4b397SViacheslav Ovsiienko 				config->txq_inline_min =
212238b4b397SViacheslav Ovsiienko 					MLX5_INLINE_HSIZE_L3;
212338b4b397SViacheslav Ovsiienko 				goto exit;
212438b4b397SViacheslav Ovsiienko 			case MLX5_INLINE_MODE_TCP_UDP:
212538b4b397SViacheslav Ovsiienko 				config->txq_inline_min =
212638b4b397SViacheslav Ovsiienko 					MLX5_INLINE_HSIZE_L4;
212738b4b397SViacheslav Ovsiienko 				goto exit;
212838b4b397SViacheslav Ovsiienko 			case MLX5_INLINE_MODE_INNER_L2:
212938b4b397SViacheslav Ovsiienko 				config->txq_inline_min =
213038b4b397SViacheslav Ovsiienko 					MLX5_INLINE_HSIZE_INNER_L2;
213138b4b397SViacheslav Ovsiienko 				goto exit;
213238b4b397SViacheslav Ovsiienko 			case MLX5_INLINE_MODE_INNER_IP:
213338b4b397SViacheslav Ovsiienko 				config->txq_inline_min =
213438b4b397SViacheslav Ovsiienko 					MLX5_INLINE_HSIZE_INNER_L3;
213538b4b397SViacheslav Ovsiienko 				goto exit;
213638b4b397SViacheslav Ovsiienko 			case MLX5_INLINE_MODE_INNER_TCP_UDP:
213738b4b397SViacheslav Ovsiienko 				config->txq_inline_min =
213838b4b397SViacheslav Ovsiienko 					MLX5_INLINE_HSIZE_INNER_L4;
213938b4b397SViacheslav Ovsiienko 				goto exit;
214038b4b397SViacheslav Ovsiienko 			}
214138b4b397SViacheslav Ovsiienko 		}
214238b4b397SViacheslav Ovsiienko 	}
214338b4b397SViacheslav Ovsiienko 	/*
214438b4b397SViacheslav Ovsiienko 	 * We get here if we are unable to deduce
214538b4b397SViacheslav Ovsiienko 	 * inline data size with DevX. Try PCI ID
214638b4b397SViacheslav Ovsiienko 	 * to determine old NICs.
214738b4b397SViacheslav Ovsiienko 	 */
214838b4b397SViacheslav Ovsiienko 	switch (spawn->pci_dev->id.device_id) {
214938b4b397SViacheslav Ovsiienko 	case PCI_DEVICE_ID_MELLANOX_CONNECTX4:
215038b4b397SViacheslav Ovsiienko 	case PCI_DEVICE_ID_MELLANOX_CONNECTX4VF:
215138b4b397SViacheslav Ovsiienko 	case PCI_DEVICE_ID_MELLANOX_CONNECTX4LX:
215238b4b397SViacheslav Ovsiienko 	case PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF:
2153614de6c8SViacheslav Ovsiienko 		config->txq_inline_min = MLX5_INLINE_HSIZE_L2;
215438b4b397SViacheslav Ovsiienko 		config->hw_vlan_insert = 0;
215538b4b397SViacheslav Ovsiienko 		break;
215638b4b397SViacheslav Ovsiienko 	case PCI_DEVICE_ID_MELLANOX_CONNECTX5:
215738b4b397SViacheslav Ovsiienko 	case PCI_DEVICE_ID_MELLANOX_CONNECTX5VF:
215838b4b397SViacheslav Ovsiienko 	case PCI_DEVICE_ID_MELLANOX_CONNECTX5EX:
215938b4b397SViacheslav Ovsiienko 	case PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF:
216038b4b397SViacheslav Ovsiienko 		/*
216138b4b397SViacheslav Ovsiienko 		 * These NICs support VLAN insertion from WQE and
216238b4b397SViacheslav Ovsiienko 		 * report the wqe_vlan_insert flag. But there is the bug
216338b4b397SViacheslav Ovsiienko 		 * and PFC control may be broken, so disable feature.
216438b4b397SViacheslav Ovsiienko 		 */
216538b4b397SViacheslav Ovsiienko 		config->hw_vlan_insert = 0;
216620215627SDavid Christensen 		config->txq_inline_min = MLX5_INLINE_HSIZE_NONE;
216738b4b397SViacheslav Ovsiienko 		break;
216838b4b397SViacheslav Ovsiienko 	default:
216938b4b397SViacheslav Ovsiienko 		config->txq_inline_min = MLX5_INLINE_HSIZE_NONE;
217038b4b397SViacheslav Ovsiienko 		break;
217138b4b397SViacheslav Ovsiienko 	}
217238b4b397SViacheslav Ovsiienko exit:
217338b4b397SViacheslav Ovsiienko 	DRV_LOG(DEBUG, "min tx inline configured: %d", config->txq_inline_min);
217438b4b397SViacheslav Ovsiienko }
217538b4b397SViacheslav Ovsiienko 
217638b4b397SViacheslav Ovsiienko /**
217739139371SViacheslav Ovsiienko  * Configures the metadata mask fields in the shared context.
217839139371SViacheslav Ovsiienko  *
217939139371SViacheslav Ovsiienko  * @param [in] dev
218039139371SViacheslav Ovsiienko  *   Pointer to Ethernet device.
218139139371SViacheslav Ovsiienko  */
21822eb4d010SOphir Munk void
218339139371SViacheslav Ovsiienko mlx5_set_metadata_mask(struct rte_eth_dev *dev)
218439139371SViacheslav Ovsiienko {
218539139371SViacheslav Ovsiienko 	struct mlx5_priv *priv = dev->data->dev_private;
21866e88bc42SOphir Munk 	struct mlx5_dev_ctx_shared *sh = priv->sh;
218739139371SViacheslav Ovsiienko 	uint32_t meta, mark, reg_c0;
218839139371SViacheslav Ovsiienko 
218939139371SViacheslav Ovsiienko 	reg_c0 = ~priv->vport_meta_mask;
219039139371SViacheslav Ovsiienko 	switch (priv->config.dv_xmeta_en) {
219139139371SViacheslav Ovsiienko 	case MLX5_XMETA_MODE_LEGACY:
219239139371SViacheslav Ovsiienko 		meta = UINT32_MAX;
219339139371SViacheslav Ovsiienko 		mark = MLX5_FLOW_MARK_MASK;
219439139371SViacheslav Ovsiienko 		break;
219539139371SViacheslav Ovsiienko 	case MLX5_XMETA_MODE_META16:
219639139371SViacheslav Ovsiienko 		meta = reg_c0 >> rte_bsf32(reg_c0);
219739139371SViacheslav Ovsiienko 		mark = MLX5_FLOW_MARK_MASK;
219839139371SViacheslav Ovsiienko 		break;
219939139371SViacheslav Ovsiienko 	case MLX5_XMETA_MODE_META32:
220039139371SViacheslav Ovsiienko 		meta = UINT32_MAX;
220139139371SViacheslav Ovsiienko 		mark = (reg_c0 >> rte_bsf32(reg_c0)) & MLX5_FLOW_MARK_MASK;
220239139371SViacheslav Ovsiienko 		break;
220339139371SViacheslav Ovsiienko 	default:
220439139371SViacheslav Ovsiienko 		meta = 0;
220539139371SViacheslav Ovsiienko 		mark = 0;
22068e46d4e1SAlexander Kozyrev 		MLX5_ASSERT(false);
220739139371SViacheslav Ovsiienko 		break;
220839139371SViacheslav Ovsiienko 	}
220939139371SViacheslav Ovsiienko 	if (sh->dv_mark_mask && sh->dv_mark_mask != mark)
221039139371SViacheslav Ovsiienko 		DRV_LOG(WARNING, "metadata MARK mask mismatche %08X:%08X",
221139139371SViacheslav Ovsiienko 				 sh->dv_mark_mask, mark);
221239139371SViacheslav Ovsiienko 	else
221339139371SViacheslav Ovsiienko 		sh->dv_mark_mask = mark;
221439139371SViacheslav Ovsiienko 	if (sh->dv_meta_mask && sh->dv_meta_mask != meta)
221539139371SViacheslav Ovsiienko 		DRV_LOG(WARNING, "metadata META mask mismatche %08X:%08X",
221639139371SViacheslav Ovsiienko 				 sh->dv_meta_mask, meta);
221739139371SViacheslav Ovsiienko 	else
221839139371SViacheslav Ovsiienko 		sh->dv_meta_mask = meta;
221939139371SViacheslav Ovsiienko 	if (sh->dv_regc0_mask && sh->dv_regc0_mask != reg_c0)
222039139371SViacheslav Ovsiienko 		DRV_LOG(WARNING, "metadata reg_c0 mask mismatche %08X:%08X",
222139139371SViacheslav Ovsiienko 				 sh->dv_meta_mask, reg_c0);
222239139371SViacheslav Ovsiienko 	else
222339139371SViacheslav Ovsiienko 		sh->dv_regc0_mask = reg_c0;
222439139371SViacheslav Ovsiienko 	DRV_LOG(DEBUG, "metadata mode %u", priv->config.dv_xmeta_en);
222539139371SViacheslav Ovsiienko 	DRV_LOG(DEBUG, "metadata MARK mask %08X", sh->dv_mark_mask);
222639139371SViacheslav Ovsiienko 	DRV_LOG(DEBUG, "metadata META mask %08X", sh->dv_meta_mask);
222739139371SViacheslav Ovsiienko 	DRV_LOG(DEBUG, "metadata reg_c0 mask %08X", sh->dv_regc0_mask);
222839139371SViacheslav Ovsiienko }
222939139371SViacheslav Ovsiienko 
2230efa79e68SOri Kam int
2231efa79e68SOri Kam rte_pmd_mlx5_get_dyn_flag_names(char *names[], unsigned int n)
2232efa79e68SOri Kam {
2233efa79e68SOri Kam 	static const char *const dynf_names[] = {
2234efa79e68SOri Kam 		RTE_PMD_MLX5_FINE_GRANULARITY_INLINE,
22358f848f32SViacheslav Ovsiienko 		RTE_MBUF_DYNFLAG_METADATA_NAME,
22368f848f32SViacheslav Ovsiienko 		RTE_MBUF_DYNFLAG_TX_TIMESTAMP_NAME
2237efa79e68SOri Kam 	};
2238efa79e68SOri Kam 	unsigned int i;
2239efa79e68SOri Kam 
2240efa79e68SOri Kam 	if (n < RTE_DIM(dynf_names))
2241efa79e68SOri Kam 		return -ENOMEM;
2242efa79e68SOri Kam 	for (i = 0; i < RTE_DIM(dynf_names); i++) {
2243efa79e68SOri Kam 		if (names[i] == NULL)
2244efa79e68SOri Kam 			return -EINVAL;
2245efa79e68SOri Kam 		strcpy(names[i], dynf_names[i]);
2246efa79e68SOri Kam 	}
2247efa79e68SOri Kam 	return RTE_DIM(dynf_names);
2248efa79e68SOri Kam }
2249efa79e68SOri Kam 
225021cae858SDekel Peled /**
22512eb4d010SOphir Munk  * Comparison callback to sort device data.
225292d5dd48SViacheslav Ovsiienko  *
22532eb4d010SOphir Munk  * This is meant to be used with qsort().
225492d5dd48SViacheslav Ovsiienko  *
22552eb4d010SOphir Munk  * @param a[in]
22562eb4d010SOphir Munk  *   Pointer to pointer to first data object.
22572eb4d010SOphir Munk  * @param b[in]
22582eb4d010SOphir Munk  *   Pointer to pointer to second data object.
225992d5dd48SViacheslav Ovsiienko  *
226092d5dd48SViacheslav Ovsiienko  * @return
22612eb4d010SOphir Munk  *   0 if both objects are equal, less than 0 if the first argument is less
22622eb4d010SOphir Munk  *   than the second, greater than 0 otherwise.
226392d5dd48SViacheslav Ovsiienko  */
22642eb4d010SOphir Munk int
226592d5dd48SViacheslav Ovsiienko mlx5_dev_check_sibling_config(struct mlx5_priv *priv,
226692d5dd48SViacheslav Ovsiienko 			      struct mlx5_dev_config *config)
226792d5dd48SViacheslav Ovsiienko {
22686e88bc42SOphir Munk 	struct mlx5_dev_ctx_shared *sh = priv->sh;
226992d5dd48SViacheslav Ovsiienko 	struct mlx5_dev_config *sh_conf = NULL;
227092d5dd48SViacheslav Ovsiienko 	uint16_t port_id;
227192d5dd48SViacheslav Ovsiienko 
22728e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(sh);
227392d5dd48SViacheslav Ovsiienko 	/* Nothing to compare for the single/first device. */
227492d5dd48SViacheslav Ovsiienko 	if (sh->refcnt == 1)
227592d5dd48SViacheslav Ovsiienko 		return 0;
227692d5dd48SViacheslav Ovsiienko 	/* Find the device with shared context. */
2277fbc83412SViacheslav Ovsiienko 	MLX5_ETH_FOREACH_DEV(port_id, priv->pci_dev) {
227892d5dd48SViacheslav Ovsiienko 		struct mlx5_priv *opriv =
227992d5dd48SViacheslav Ovsiienko 			rte_eth_devices[port_id].data->dev_private;
228092d5dd48SViacheslav Ovsiienko 
228192d5dd48SViacheslav Ovsiienko 		if (opriv && opriv != priv && opriv->sh == sh) {
228292d5dd48SViacheslav Ovsiienko 			sh_conf = &opriv->config;
228392d5dd48SViacheslav Ovsiienko 			break;
228492d5dd48SViacheslav Ovsiienko 		}
228592d5dd48SViacheslav Ovsiienko 	}
228692d5dd48SViacheslav Ovsiienko 	if (!sh_conf)
228792d5dd48SViacheslav Ovsiienko 		return 0;
228892d5dd48SViacheslav Ovsiienko 	if (sh_conf->dv_flow_en ^ config->dv_flow_en) {
228992d5dd48SViacheslav Ovsiienko 		DRV_LOG(ERR, "\"dv_flow_en\" configuration mismatch"
229092d5dd48SViacheslav Ovsiienko 			     " for shared %s context", sh->ibdev_name);
229192d5dd48SViacheslav Ovsiienko 		rte_errno = EINVAL;
229292d5dd48SViacheslav Ovsiienko 		return rte_errno;
229392d5dd48SViacheslav Ovsiienko 	}
22942d241515SViacheslav Ovsiienko 	if (sh_conf->dv_xmeta_en ^ config->dv_xmeta_en) {
22952d241515SViacheslav Ovsiienko 		DRV_LOG(ERR, "\"dv_xmeta_en\" configuration mismatch"
22962d241515SViacheslav Ovsiienko 			     " for shared %s context", sh->ibdev_name);
22972d241515SViacheslav Ovsiienko 		rte_errno = EINVAL;
22982d241515SViacheslav Ovsiienko 		return rte_errno;
22992d241515SViacheslav Ovsiienko 	}
230092d5dd48SViacheslav Ovsiienko 	return 0;
230192d5dd48SViacheslav Ovsiienko }
2302771fa900SAdrien Mazarguil 
2303fbc83412SViacheslav Ovsiienko /**
2304fbc83412SViacheslav Ovsiienko  * Look for the ethernet device belonging to mlx5 driver.
2305fbc83412SViacheslav Ovsiienko  *
2306fbc83412SViacheslav Ovsiienko  * @param[in] port_id
2307fbc83412SViacheslav Ovsiienko  *   port_id to start looking for device.
2308fbc83412SViacheslav Ovsiienko  * @param[in] pci_dev
2309fbc83412SViacheslav Ovsiienko  *   Pointer to the hint PCI device. When device is being probed
2310fbc83412SViacheslav Ovsiienko  *   the its siblings (master and preceding representors might
23112eb4d010SOphir Munk  *   not have assigned driver yet (because the mlx5_os_pci_probe()
2312fbc83412SViacheslav Ovsiienko  *   is not completed yet, for this case match on hint PCI
2313fbc83412SViacheslav Ovsiienko  *   device may be used to detect sibling device.
2314fbc83412SViacheslav Ovsiienko  *
2315fbc83412SViacheslav Ovsiienko  * @return
2316fbc83412SViacheslav Ovsiienko  *   port_id of found device, RTE_MAX_ETHPORT if not found.
2317fbc83412SViacheslav Ovsiienko  */
2318f7e95215SViacheslav Ovsiienko uint16_t
2319fbc83412SViacheslav Ovsiienko mlx5_eth_find_next(uint16_t port_id, struct rte_pci_device *pci_dev)
2320f7e95215SViacheslav Ovsiienko {
2321f7e95215SViacheslav Ovsiienko 	while (port_id < RTE_MAX_ETHPORTS) {
2322f7e95215SViacheslav Ovsiienko 		struct rte_eth_dev *dev = &rte_eth_devices[port_id];
2323f7e95215SViacheslav Ovsiienko 
2324f7e95215SViacheslav Ovsiienko 		if (dev->state != RTE_ETH_DEV_UNUSED &&
2325f7e95215SViacheslav Ovsiienko 		    dev->device &&
2326fbc83412SViacheslav Ovsiienko 		    (dev->device == &pci_dev->device ||
2327fbc83412SViacheslav Ovsiienko 		     (dev->device->driver &&
2328f7e95215SViacheslav Ovsiienko 		     dev->device->driver->name &&
2329188773a2SAsaf Penso 		     !strcmp(dev->device->driver->name, MLX5_PCI_DRIVER_NAME))))
2330f7e95215SViacheslav Ovsiienko 			break;
2331f7e95215SViacheslav Ovsiienko 		port_id++;
2332f7e95215SViacheslav Ovsiienko 	}
2333f7e95215SViacheslav Ovsiienko 	if (port_id >= RTE_MAX_ETHPORTS)
2334f7e95215SViacheslav Ovsiienko 		return RTE_MAX_ETHPORTS;
2335f7e95215SViacheslav Ovsiienko 	return port_id;
2336f7e95215SViacheslav Ovsiienko }
2337f7e95215SViacheslav Ovsiienko 
23383a820742SOphir Munk /**
23393a820742SOphir Munk  * DPDK callback to remove a PCI device.
23403a820742SOphir Munk  *
23413a820742SOphir Munk  * This function removes all Ethernet devices belong to a given PCI device.
23423a820742SOphir Munk  *
23433a820742SOphir Munk  * @param[in] pci_dev
23443a820742SOphir Munk  *   Pointer to the PCI device.
23453a820742SOphir Munk  *
23463a820742SOphir Munk  * @return
23473a820742SOphir Munk  *   0 on success, the function cannot fail.
23483a820742SOphir Munk  */
23493a820742SOphir Munk static int
23503a820742SOphir Munk mlx5_pci_remove(struct rte_pci_device *pci_dev)
23513a820742SOphir Munk {
23523a820742SOphir Munk 	uint16_t port_id;
23538a5a0aadSThomas Monjalon 	int ret = 0;
23543a820742SOphir Munk 
23552786b7bfSSuanming Mou 	RTE_ETH_FOREACH_DEV_OF(port_id, &pci_dev->device) {
23562786b7bfSSuanming Mou 		/*
23572786b7bfSSuanming Mou 		 * mlx5_dev_close() is not registered to secondary process,
23582786b7bfSSuanming Mou 		 * call the close function explicitly for secondary process.
23592786b7bfSSuanming Mou 		 */
23602786b7bfSSuanming Mou 		if (rte_eal_process_type() == RTE_PROC_SECONDARY)
23618a5a0aadSThomas Monjalon 			ret |= mlx5_dev_close(&rte_eth_devices[port_id]);
23622786b7bfSSuanming Mou 		else
23638a5a0aadSThomas Monjalon 			ret |= rte_eth_dev_close(port_id);
23642786b7bfSSuanming Mou 	}
23658a5a0aadSThomas Monjalon 	return ret == 0 ? 0 : -EIO;
23663a820742SOphir Munk }
23673a820742SOphir Munk 
2368771fa900SAdrien Mazarguil static const struct rte_pci_id mlx5_pci_id_map[] = {
2369771fa900SAdrien Mazarguil 	{
23701d1bc870SNélio Laranjeiro 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
23711d1bc870SNélio Laranjeiro 			       PCI_DEVICE_ID_MELLANOX_CONNECTX4)
2372771fa900SAdrien Mazarguil 	},
2373771fa900SAdrien Mazarguil 	{
23741d1bc870SNélio Laranjeiro 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
23751d1bc870SNélio Laranjeiro 			       PCI_DEVICE_ID_MELLANOX_CONNECTX4VF)
2376771fa900SAdrien Mazarguil 	},
2377771fa900SAdrien Mazarguil 	{
23781d1bc870SNélio Laranjeiro 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
23791d1bc870SNélio Laranjeiro 			       PCI_DEVICE_ID_MELLANOX_CONNECTX4LX)
2380771fa900SAdrien Mazarguil 	},
2381771fa900SAdrien Mazarguil 	{
23821d1bc870SNélio Laranjeiro 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
23831d1bc870SNélio Laranjeiro 			       PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF)
2384771fa900SAdrien Mazarguil 	},
2385771fa900SAdrien Mazarguil 	{
2386528a9fbeSYongseok Koh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
2387528a9fbeSYongseok Koh 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5)
2388528a9fbeSYongseok Koh 	},
2389528a9fbeSYongseok Koh 	{
2390528a9fbeSYongseok Koh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
2391528a9fbeSYongseok Koh 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5VF)
2392528a9fbeSYongseok Koh 	},
2393528a9fbeSYongseok Koh 	{
2394528a9fbeSYongseok Koh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
2395528a9fbeSYongseok Koh 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5EX)
2396528a9fbeSYongseok Koh 	},
2397528a9fbeSYongseok Koh 	{
2398528a9fbeSYongseok Koh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
2399528a9fbeSYongseok Koh 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF)
2400528a9fbeSYongseok Koh 	},
2401528a9fbeSYongseok Koh 	{
2402dd3331c6SShahaf Shuler 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
2403dd3331c6SShahaf Shuler 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5BF)
2404dd3331c6SShahaf Shuler 	},
2405dd3331c6SShahaf Shuler 	{
2406c322c0e5SOri Kam 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
2407c322c0e5SOri Kam 			       PCI_DEVICE_ID_MELLANOX_CONNECTX5BFVF)
2408c322c0e5SOri Kam 	},
2409c322c0e5SOri Kam 	{
2410f0354d84SWisam Jaddo 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
2411f0354d84SWisam Jaddo 				PCI_DEVICE_ID_MELLANOX_CONNECTX6)
2412f0354d84SWisam Jaddo 	},
2413f0354d84SWisam Jaddo 	{
2414f0354d84SWisam Jaddo 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
2415f0354d84SWisam Jaddo 				PCI_DEVICE_ID_MELLANOX_CONNECTX6VF)
2416f0354d84SWisam Jaddo 	},
2417f0354d84SWisam Jaddo 	{
24185fc66630SRaslan Darawsheh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
24195fc66630SRaslan Darawsheh 				PCI_DEVICE_ID_MELLANOX_CONNECTX6DX)
24205fc66630SRaslan Darawsheh 	},
24215fc66630SRaslan Darawsheh 	{
24225fc66630SRaslan Darawsheh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
24233ea12cadSRaslan Darawsheh 				PCI_DEVICE_ID_MELLANOX_CONNECTXVF)
24245fc66630SRaslan Darawsheh 	},
24255fc66630SRaslan Darawsheh 	{
242658b4a2b1SRaslan Darawsheh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
242758b4a2b1SRaslan Darawsheh 				PCI_DEVICE_ID_MELLANOX_CONNECTX6DXBF)
242858b4a2b1SRaslan Darawsheh 	},
242958b4a2b1SRaslan Darawsheh 	{
243028c9a7d7SAli Alnubani 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
243128c9a7d7SAli Alnubani 				PCI_DEVICE_ID_MELLANOX_CONNECTX6LX)
243228c9a7d7SAli Alnubani 	},
243328c9a7d7SAli Alnubani 	{
24346ca37b06SRaslan Darawsheh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
24356ca37b06SRaslan Darawsheh 				PCI_DEVICE_ID_MELLANOX_CONNECTX7)
24366ca37b06SRaslan Darawsheh 	},
24376ca37b06SRaslan Darawsheh 	{
24386ca37b06SRaslan Darawsheh 		RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
24396ca37b06SRaslan Darawsheh 				PCI_DEVICE_ID_MELLANOX_CONNECTX7BF)
24406ca37b06SRaslan Darawsheh 	},
24416ca37b06SRaslan Darawsheh 	{
2442771fa900SAdrien Mazarguil 		.vendor_id = 0
2443771fa900SAdrien Mazarguil 	}
2444771fa900SAdrien Mazarguil };
2445771fa900SAdrien Mazarguil 
2446392bf908SParav Pandit static struct mlx5_pci_driver mlx5_driver = {
2447392bf908SParav Pandit 	.driver_class = MLX5_CLASS_NET,
2448392bf908SParav Pandit 	.pci_driver = {
24492f3193cfSJan Viktorin 		.driver = {
2450188773a2SAsaf Penso 			.name = MLX5_PCI_DRIVER_NAME,
24512f3193cfSJan Viktorin 		},
2452771fa900SAdrien Mazarguil 		.id_table = mlx5_pci_id_map,
24532eb4d010SOphir Munk 		.probe = mlx5_os_pci_probe,
24543a820742SOphir Munk 		.remove = mlx5_pci_remove,
2455989e999dSShahaf Shuler 		.dma_map = mlx5_dma_map,
2456989e999dSShahaf Shuler 		.dma_unmap = mlx5_dma_unmap,
245710f3581dSOphir Munk 		.drv_flags = PCI_DRV_FLAGS,
2458392bf908SParav Pandit 	},
2459771fa900SAdrien Mazarguil };
2460771fa900SAdrien Mazarguil 
24619c99878aSJerin Jacob /* Initialize driver log type. */
2462eeded204SDavid Marchand RTE_LOG_REGISTER_DEFAULT(mlx5_logtype, NOTICE)
24639c99878aSJerin Jacob 
2464771fa900SAdrien Mazarguil /**
2465771fa900SAdrien Mazarguil  * Driver initialization routine.
2466771fa900SAdrien Mazarguil  */
2467f8e99896SThomas Monjalon RTE_INIT(rte_mlx5_pmd_init)
2468771fa900SAdrien Mazarguil {
2469ef65067cSTal Shnaiderman 	pthread_mutex_init(&mlx5_dev_ctx_list_mutex, NULL);
247082088001SParav Pandit 	mlx5_common_init();
24715f8ba81cSXueming Li 	/* Build the static tables for Verbs conversion. */
2472ea16068cSYongseok Koh 	mlx5_set_ptype_table();
24735f8ba81cSXueming Li 	mlx5_set_cksum_table();
24745f8ba81cSXueming Li 	mlx5_set_swp_types_table();
24757b4f1e6bSMatan Azrad 	if (mlx5_glue)
2476392bf908SParav Pandit 		mlx5_pci_driver_register(&mlx5_driver);
2477771fa900SAdrien Mazarguil }
2478771fa900SAdrien Mazarguil 
247901f19227SShreyansh Jain RTE_PMD_EXPORT_NAME(net_mlx5, __COUNTER__);
248001f19227SShreyansh Jain RTE_PMD_REGISTER_PCI_TABLE(net_mlx5, mlx5_pci_id_map);
24810880c401SOlivier Matz RTE_PMD_REGISTER_KMOD_DEP(net_mlx5, "* ib_uverbs & mlx5_core & mlx5_ib");
2482