1 /* SPDX-License-Identifier: BSD-3-Clause 2 * Copyright 2015 6WIND S.A. 3 * Copyright 2020 Mellanox Technologies, Ltd 4 */ 5 6 #include <stddef.h> 7 #include <unistd.h> 8 #include <string.h> 9 #include <stdint.h> 10 #include <stdlib.h> 11 #include <errno.h> 12 #include <net/if.h> 13 #include <sys/mman.h> 14 #include <linux/rtnetlink.h> 15 #include <linux/sockios.h> 16 #include <linux/ethtool.h> 17 #include <fcntl.h> 18 19 /* Verbs header. */ 20 /* ISO C doesn't support unnamed structs/unions, disabling -pedantic. */ 21 #ifdef PEDANTIC 22 #pragma GCC diagnostic ignored "-Wpedantic" 23 #endif 24 #include <infiniband/verbs.h> 25 #ifdef PEDANTIC 26 #pragma GCC diagnostic error "-Wpedantic" 27 #endif 28 29 #include <rte_malloc.h> 30 #include <rte_ethdev_driver.h> 31 #include <rte_ethdev_pci.h> 32 #include <rte_pci.h> 33 #include <rte_bus_pci.h> 34 #include <rte_common.h> 35 #include <rte_kvargs.h> 36 #include <rte_rwlock.h> 37 #include <rte_spinlock.h> 38 #include <rte_string_fns.h> 39 #include <rte_alarm.h> 40 41 #include <mlx5_glue.h> 42 #include <mlx5_devx_cmds.h> 43 #include <mlx5_common.h> 44 #include <mlx5_common_mp.h> 45 #include <mlx5_common_mr.h> 46 47 #include "mlx5_defs.h" 48 #include "mlx5.h" 49 #include "mlx5_common_os.h" 50 #include "mlx5_utils.h" 51 #include "mlx5_rxtx.h" 52 #include "mlx5_autoconf.h" 53 #include "mlx5_mr.h" 54 #include "mlx5_flow.h" 55 #include "rte_pmd_mlx5.h" 56 #include "mlx5_verbs.h" 57 58 #define MLX5_TAGS_HLIST_ARRAY_SIZE 8192 59 60 #ifndef HAVE_IBV_MLX5_MOD_MPW 61 #define MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED (1 << 2) 62 #define MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW (1 << 3) 63 #endif 64 65 #ifndef HAVE_IBV_MLX5_MOD_CQE_128B_COMP 66 #define MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP (1 << 4) 67 #endif 68 69 /** 70 * Get mlx5 device attributes. The glue function query_device_ex() is called 71 * with out parameter of type 'struct ibv_device_attr_ex *'. Then fill in mlx5 72 * device attributes from the glue out parameter. 73 * 74 * @param dev 75 * Pointer to ibv context. 76 * 77 * @param device_attr 78 * Pointer to mlx5 device attributes. 79 * 80 * @return 81 * 0 on success, non zero error number otherwise 82 */ 83 int 84 mlx5_os_get_dev_attr(void *ctx, struct mlx5_dev_attr *device_attr) 85 { 86 int err; 87 struct ibv_device_attr_ex attr_ex; 88 memset(device_attr, 0, sizeof(*device_attr)); 89 err = mlx5_glue->query_device_ex(ctx, NULL, &attr_ex); 90 if (err) 91 return err; 92 93 device_attr->device_cap_flags_ex = attr_ex.device_cap_flags_ex; 94 device_attr->max_qp_wr = attr_ex.orig_attr.max_qp_wr; 95 device_attr->max_sge = attr_ex.orig_attr.max_sge; 96 device_attr->max_cq = attr_ex.orig_attr.max_cq; 97 device_attr->max_qp = attr_ex.orig_attr.max_qp; 98 device_attr->raw_packet_caps = attr_ex.raw_packet_caps; 99 device_attr->max_rwq_indirection_table_size = 100 attr_ex.rss_caps.max_rwq_indirection_table_size; 101 device_attr->max_tso = attr_ex.tso_caps.max_tso; 102 device_attr->tso_supported_qpts = attr_ex.tso_caps.supported_qpts; 103 104 struct mlx5dv_context dv_attr = { .comp_mask = 0 }; 105 err = mlx5_glue->dv_query_device(ctx, &dv_attr); 106 if (err) 107 return err; 108 109 device_attr->flags = dv_attr.flags; 110 device_attr->comp_mask = dv_attr.comp_mask; 111 #ifdef HAVE_IBV_MLX5_MOD_SWP 112 device_attr->sw_parsing_offloads = 113 dv_attr.sw_parsing_caps.sw_parsing_offloads; 114 #endif 115 device_attr->min_single_stride_log_num_of_bytes = 116 dv_attr.striding_rq_caps.min_single_stride_log_num_of_bytes; 117 device_attr->max_single_stride_log_num_of_bytes = 118 dv_attr.striding_rq_caps.max_single_stride_log_num_of_bytes; 119 device_attr->min_single_wqe_log_num_of_strides = 120 dv_attr.striding_rq_caps.min_single_wqe_log_num_of_strides; 121 device_attr->max_single_wqe_log_num_of_strides = 122 dv_attr.striding_rq_caps.max_single_wqe_log_num_of_strides; 123 device_attr->stride_supported_qpts = 124 dv_attr.striding_rq_caps.supported_qpts; 125 #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT 126 device_attr->tunnel_offloads_caps = dv_attr.tunnel_offloads_caps; 127 #endif 128 129 return err; 130 } 131 132 /** 133 * Verbs callback to allocate a memory. This function should allocate the space 134 * according to the size provided residing inside a huge page. 135 * Please note that all allocation must respect the alignment from libmlx5 136 * (i.e. currently sysconf(_SC_PAGESIZE)). 137 * 138 * @param[in] size 139 * The size in bytes of the memory to allocate. 140 * @param[in] data 141 * A pointer to the callback data. 142 * 143 * @return 144 * Allocated buffer, NULL otherwise and rte_errno is set. 145 */ 146 static void * 147 mlx5_alloc_verbs_buf(size_t size, void *data) 148 { 149 struct mlx5_priv *priv = data; 150 void *ret; 151 size_t alignment = sysconf(_SC_PAGESIZE); 152 unsigned int socket = SOCKET_ID_ANY; 153 154 if (priv->verbs_alloc_ctx.type == MLX5_VERBS_ALLOC_TYPE_TX_QUEUE) { 155 const struct mlx5_txq_ctrl *ctrl = priv->verbs_alloc_ctx.obj; 156 157 socket = ctrl->socket; 158 } else if (priv->verbs_alloc_ctx.type == 159 MLX5_VERBS_ALLOC_TYPE_RX_QUEUE) { 160 const struct mlx5_rxq_ctrl *ctrl = priv->verbs_alloc_ctx.obj; 161 162 socket = ctrl->socket; 163 } 164 MLX5_ASSERT(data != NULL); 165 ret = rte_malloc_socket(__func__, size, alignment, socket); 166 if (!ret && size) 167 rte_errno = ENOMEM; 168 return ret; 169 } 170 171 /** 172 * Verbs callback to free a memory. 173 * 174 * @param[in] ptr 175 * A pointer to the memory to free. 176 * @param[in] data 177 * A pointer to the callback data. 178 */ 179 static void 180 mlx5_free_verbs_buf(void *ptr, void *data __rte_unused) 181 { 182 MLX5_ASSERT(data != NULL); 183 rte_free(ptr); 184 } 185 186 /** 187 * Initialize DR related data within private structure. 188 * Routine checks the reference counter and does actual 189 * resources creation/initialization only if counter is zero. 190 * 191 * @param[in] priv 192 * Pointer to the private device data structure. 193 * 194 * @return 195 * Zero on success, positive error code otherwise. 196 */ 197 static int 198 mlx5_alloc_shared_dr(struct mlx5_priv *priv) 199 { 200 struct mlx5_dev_ctx_shared *sh = priv->sh; 201 char s[MLX5_HLIST_NAMESIZE]; 202 int err = 0; 203 204 if (!sh->flow_tbls) 205 err = mlx5_alloc_table_hash_list(priv); 206 else 207 DRV_LOG(DEBUG, "sh->flow_tbls[%p] already created, reuse\n", 208 (void *)sh->flow_tbls); 209 if (err) 210 return err; 211 /* Create tags hash list table. */ 212 snprintf(s, sizeof(s), "%s_tags", sh->ibdev_name); 213 sh->tag_table = mlx5_hlist_create(s, MLX5_TAGS_HLIST_ARRAY_SIZE); 214 if (!sh->tag_table) { 215 DRV_LOG(ERR, "tags with hash creation failed."); 216 err = ENOMEM; 217 goto error; 218 } 219 #ifdef HAVE_MLX5DV_DR 220 void *domain; 221 222 if (sh->dv_refcnt) { 223 /* Shared DV/DR structures is already initialized. */ 224 sh->dv_refcnt++; 225 priv->dr_shared = 1; 226 return 0; 227 } 228 /* Reference counter is zero, we should initialize structures. */ 229 domain = mlx5_glue->dr_create_domain(sh->ctx, 230 MLX5DV_DR_DOMAIN_TYPE_NIC_RX); 231 if (!domain) { 232 DRV_LOG(ERR, "ingress mlx5dv_dr_create_domain failed"); 233 err = errno; 234 goto error; 235 } 236 sh->rx_domain = domain; 237 domain = mlx5_glue->dr_create_domain(sh->ctx, 238 MLX5DV_DR_DOMAIN_TYPE_NIC_TX); 239 if (!domain) { 240 DRV_LOG(ERR, "egress mlx5dv_dr_create_domain failed"); 241 err = errno; 242 goto error; 243 } 244 pthread_mutex_init(&sh->dv_mutex, NULL); 245 sh->tx_domain = domain; 246 #ifdef HAVE_MLX5DV_DR_ESWITCH 247 if (priv->config.dv_esw_en) { 248 domain = mlx5_glue->dr_create_domain 249 (sh->ctx, MLX5DV_DR_DOMAIN_TYPE_FDB); 250 if (!domain) { 251 DRV_LOG(ERR, "FDB mlx5dv_dr_create_domain failed"); 252 err = errno; 253 goto error; 254 } 255 sh->fdb_domain = domain; 256 sh->esw_drop_action = mlx5_glue->dr_create_flow_action_drop(); 257 } 258 #endif 259 if (priv->config.reclaim_mode == MLX5_RCM_AGGR) { 260 mlx5_glue->dr_reclaim_domain_memory(sh->rx_domain, 1); 261 mlx5_glue->dr_reclaim_domain_memory(sh->tx_domain, 1); 262 if (sh->fdb_domain) 263 mlx5_glue->dr_reclaim_domain_memory(sh->fdb_domain, 1); 264 } 265 sh->pop_vlan_action = mlx5_glue->dr_create_flow_action_pop_vlan(); 266 #endif /* HAVE_MLX5DV_DR */ 267 sh->dv_refcnt++; 268 priv->dr_shared = 1; 269 return 0; 270 error: 271 /* Rollback the created objects. */ 272 if (sh->rx_domain) { 273 mlx5_glue->dr_destroy_domain(sh->rx_domain); 274 sh->rx_domain = NULL; 275 } 276 if (sh->tx_domain) { 277 mlx5_glue->dr_destroy_domain(sh->tx_domain); 278 sh->tx_domain = NULL; 279 } 280 if (sh->fdb_domain) { 281 mlx5_glue->dr_destroy_domain(sh->fdb_domain); 282 sh->fdb_domain = NULL; 283 } 284 if (sh->esw_drop_action) { 285 mlx5_glue->destroy_flow_action(sh->esw_drop_action); 286 sh->esw_drop_action = NULL; 287 } 288 if (sh->pop_vlan_action) { 289 mlx5_glue->destroy_flow_action(sh->pop_vlan_action); 290 sh->pop_vlan_action = NULL; 291 } 292 if (sh->tag_table) { 293 /* tags should be destroyed with flow before. */ 294 mlx5_hlist_destroy(sh->tag_table, NULL, NULL); 295 sh->tag_table = NULL; 296 } 297 mlx5_free_table_hash_list(priv); 298 return err; 299 } 300 301 /** 302 * Destroy DR related data within private structure. 303 * 304 * @param[in] priv 305 * Pointer to the private device data structure. 306 */ 307 void 308 mlx5_os_free_shared_dr(struct mlx5_priv *priv) 309 { 310 struct mlx5_dev_ctx_shared *sh; 311 312 if (!priv->dr_shared) 313 return; 314 priv->dr_shared = 0; 315 sh = priv->sh; 316 MLX5_ASSERT(sh); 317 #ifdef HAVE_MLX5DV_DR 318 MLX5_ASSERT(sh->dv_refcnt); 319 if (sh->dv_refcnt && --sh->dv_refcnt) 320 return; 321 if (sh->rx_domain) { 322 mlx5_glue->dr_destroy_domain(sh->rx_domain); 323 sh->rx_domain = NULL; 324 } 325 if (sh->tx_domain) { 326 mlx5_glue->dr_destroy_domain(sh->tx_domain); 327 sh->tx_domain = NULL; 328 } 329 #ifdef HAVE_MLX5DV_DR_ESWITCH 330 if (sh->fdb_domain) { 331 mlx5_glue->dr_destroy_domain(sh->fdb_domain); 332 sh->fdb_domain = NULL; 333 } 334 if (sh->esw_drop_action) { 335 mlx5_glue->destroy_flow_action(sh->esw_drop_action); 336 sh->esw_drop_action = NULL; 337 } 338 #endif 339 if (sh->pop_vlan_action) { 340 mlx5_glue->destroy_flow_action(sh->pop_vlan_action); 341 sh->pop_vlan_action = NULL; 342 } 343 pthread_mutex_destroy(&sh->dv_mutex); 344 #endif /* HAVE_MLX5DV_DR */ 345 if (sh->tag_table) { 346 /* tags should be destroyed with flow before. */ 347 mlx5_hlist_destroy(sh->tag_table, NULL, NULL); 348 sh->tag_table = NULL; 349 } 350 mlx5_free_table_hash_list(priv); 351 } 352 353 /** 354 * Spawn an Ethernet device from Verbs information. 355 * 356 * @param dpdk_dev 357 * Backing DPDK device. 358 * @param spawn 359 * Verbs device parameters (name, port, switch_info) to spawn. 360 * @param config 361 * Device configuration parameters. 362 * 363 * @return 364 * A valid Ethernet device object on success, NULL otherwise and rte_errno 365 * is set. The following errors are defined: 366 * 367 * EBUSY: device is not supposed to be spawned. 368 * EEXIST: device is already spawned 369 */ 370 static struct rte_eth_dev * 371 mlx5_dev_spawn(struct rte_device *dpdk_dev, 372 struct mlx5_dev_spawn_data *spawn, 373 struct mlx5_dev_config config) 374 { 375 const struct mlx5_switch_info *switch_info = &spawn->info; 376 struct mlx5_dev_ctx_shared *sh = NULL; 377 struct ibv_port_attr port_attr; 378 struct mlx5dv_context dv_attr = { .comp_mask = 0 }; 379 struct rte_eth_dev *eth_dev = NULL; 380 struct mlx5_priv *priv = NULL; 381 int err = 0; 382 unsigned int hw_padding = 0; 383 unsigned int mps; 384 unsigned int cqe_comp; 385 unsigned int cqe_pad = 0; 386 unsigned int tunnel_en = 0; 387 unsigned int mpls_en = 0; 388 unsigned int swp = 0; 389 unsigned int mprq = 0; 390 unsigned int mprq_min_stride_size_n = 0; 391 unsigned int mprq_max_stride_size_n = 0; 392 unsigned int mprq_min_stride_num_n = 0; 393 unsigned int mprq_max_stride_num_n = 0; 394 struct rte_ether_addr mac; 395 char name[RTE_ETH_NAME_MAX_LEN]; 396 int own_domain_id = 0; 397 uint16_t port_id; 398 unsigned int i; 399 #ifdef HAVE_MLX5DV_DR_DEVX_PORT 400 struct mlx5dv_devx_port devx_port = { .comp_mask = 0 }; 401 #endif 402 403 /* Determine if this port representor is supposed to be spawned. */ 404 if (switch_info->representor && dpdk_dev->devargs) { 405 struct rte_eth_devargs eth_da; 406 407 err = rte_eth_devargs_parse(dpdk_dev->devargs->args, ð_da); 408 if (err) { 409 rte_errno = -err; 410 DRV_LOG(ERR, "failed to process device arguments: %s", 411 strerror(rte_errno)); 412 return NULL; 413 } 414 for (i = 0; i < eth_da.nb_representor_ports; ++i) 415 if (eth_da.representor_ports[i] == 416 (uint16_t)switch_info->port_name) 417 break; 418 if (i == eth_da.nb_representor_ports) { 419 rte_errno = EBUSY; 420 return NULL; 421 } 422 } 423 /* Build device name. */ 424 if (spawn->pf_bond < 0) { 425 /* Single device. */ 426 if (!switch_info->representor) 427 strlcpy(name, dpdk_dev->name, sizeof(name)); 428 else 429 snprintf(name, sizeof(name), "%s_representor_%u", 430 dpdk_dev->name, switch_info->port_name); 431 } else { 432 /* Bonding device. */ 433 if (!switch_info->representor) 434 snprintf(name, sizeof(name), "%s_%s", 435 dpdk_dev->name, 436 mlx5_os_get_dev_device_name(spawn->phys_dev)); 437 else 438 snprintf(name, sizeof(name), "%s_%s_representor_%u", 439 dpdk_dev->name, 440 mlx5_os_get_dev_device_name(spawn->phys_dev), 441 switch_info->port_name); 442 } 443 /* check if the device is already spawned */ 444 if (rte_eth_dev_get_port_by_name(name, &port_id) == 0) { 445 rte_errno = EEXIST; 446 return NULL; 447 } 448 DRV_LOG(DEBUG, "naming Ethernet device \"%s\"", name); 449 if (rte_eal_process_type() == RTE_PROC_SECONDARY) { 450 struct mlx5_mp_id mp_id; 451 452 eth_dev = rte_eth_dev_attach_secondary(name); 453 if (eth_dev == NULL) { 454 DRV_LOG(ERR, "can not attach rte ethdev"); 455 rte_errno = ENOMEM; 456 return NULL; 457 } 458 eth_dev->device = dpdk_dev; 459 eth_dev->dev_ops = &mlx5_os_dev_sec_ops; 460 err = mlx5_proc_priv_init(eth_dev); 461 if (err) 462 return NULL; 463 mp_id.port_id = eth_dev->data->port_id; 464 strlcpy(mp_id.name, MLX5_MP_NAME, RTE_MP_MAX_NAME_LEN); 465 /* Receive command fd from primary process */ 466 err = mlx5_mp_req_verbs_cmd_fd(&mp_id); 467 if (err < 0) 468 goto err_secondary; 469 /* Remap UAR for Tx queues. */ 470 err = mlx5_tx_uar_init_secondary(eth_dev, err); 471 if (err) 472 goto err_secondary; 473 /* 474 * Ethdev pointer is still required as input since 475 * the primary device is not accessible from the 476 * secondary process. 477 */ 478 eth_dev->rx_pkt_burst = mlx5_select_rx_function(eth_dev); 479 eth_dev->tx_pkt_burst = mlx5_select_tx_function(eth_dev); 480 return eth_dev; 481 err_secondary: 482 mlx5_dev_close(eth_dev); 483 return NULL; 484 } 485 /* 486 * Some parameters ("tx_db_nc" in particularly) are needed in 487 * advance to create dv/verbs device context. We proceed the 488 * devargs here to get ones, and later proceed devargs again 489 * to override some hardware settings. 490 */ 491 err = mlx5_args(&config, dpdk_dev->devargs); 492 if (err) { 493 err = rte_errno; 494 DRV_LOG(ERR, "failed to process device arguments: %s", 495 strerror(rte_errno)); 496 goto error; 497 } 498 sh = mlx5_alloc_shared_dev_ctx(spawn, &config); 499 if (!sh) 500 return NULL; 501 config.devx = sh->devx; 502 #ifdef HAVE_MLX5DV_DR_ACTION_DEST_DEVX_TIR 503 config.dest_tir = 1; 504 #endif 505 #ifdef HAVE_IBV_MLX5_MOD_SWP 506 dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_SWP; 507 #endif 508 /* 509 * Multi-packet send is supported by ConnectX-4 Lx PF as well 510 * as all ConnectX-5 devices. 511 */ 512 #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT 513 dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS; 514 #endif 515 #ifdef HAVE_IBV_DEVICE_STRIDING_RQ_SUPPORT 516 dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_STRIDING_RQ; 517 #endif 518 mlx5_glue->dv_query_device(sh->ctx, &dv_attr); 519 if (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED) { 520 if (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW) { 521 DRV_LOG(DEBUG, "enhanced MPW is supported"); 522 mps = MLX5_MPW_ENHANCED; 523 } else { 524 DRV_LOG(DEBUG, "MPW is supported"); 525 mps = MLX5_MPW; 526 } 527 } else { 528 DRV_LOG(DEBUG, "MPW isn't supported"); 529 mps = MLX5_MPW_DISABLED; 530 } 531 #ifdef HAVE_IBV_MLX5_MOD_SWP 532 if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_SWP) 533 swp = dv_attr.sw_parsing_caps.sw_parsing_offloads; 534 DRV_LOG(DEBUG, "SWP support: %u", swp); 535 #endif 536 config.swp = !!swp; 537 #ifdef HAVE_IBV_DEVICE_STRIDING_RQ_SUPPORT 538 if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_STRIDING_RQ) { 539 struct mlx5dv_striding_rq_caps mprq_caps = 540 dv_attr.striding_rq_caps; 541 542 DRV_LOG(DEBUG, "\tmin_single_stride_log_num_of_bytes: %d", 543 mprq_caps.min_single_stride_log_num_of_bytes); 544 DRV_LOG(DEBUG, "\tmax_single_stride_log_num_of_bytes: %d", 545 mprq_caps.max_single_stride_log_num_of_bytes); 546 DRV_LOG(DEBUG, "\tmin_single_wqe_log_num_of_strides: %d", 547 mprq_caps.min_single_wqe_log_num_of_strides); 548 DRV_LOG(DEBUG, "\tmax_single_wqe_log_num_of_strides: %d", 549 mprq_caps.max_single_wqe_log_num_of_strides); 550 DRV_LOG(DEBUG, "\tsupported_qpts: %d", 551 mprq_caps.supported_qpts); 552 DRV_LOG(DEBUG, "device supports Multi-Packet RQ"); 553 mprq = 1; 554 mprq_min_stride_size_n = 555 mprq_caps.min_single_stride_log_num_of_bytes; 556 mprq_max_stride_size_n = 557 mprq_caps.max_single_stride_log_num_of_bytes; 558 mprq_min_stride_num_n = 559 mprq_caps.min_single_wqe_log_num_of_strides; 560 mprq_max_stride_num_n = 561 mprq_caps.max_single_wqe_log_num_of_strides; 562 } 563 #endif 564 if (RTE_CACHE_LINE_SIZE == 128 && 565 !(dv_attr.flags & MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP)) 566 cqe_comp = 0; 567 else 568 cqe_comp = 1; 569 config.cqe_comp = cqe_comp; 570 #ifdef HAVE_IBV_MLX5_MOD_CQE_128B_PAD 571 /* Whether device supports 128B Rx CQE padding. */ 572 cqe_pad = RTE_CACHE_LINE_SIZE == 128 && 573 (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_CQE_128B_PAD); 574 #endif 575 #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT 576 if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS) { 577 tunnel_en = ((dv_attr.tunnel_offloads_caps & 578 MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_VXLAN) && 579 (dv_attr.tunnel_offloads_caps & 580 MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_GRE) && 581 (dv_attr.tunnel_offloads_caps & 582 MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_GENEVE)); 583 } 584 DRV_LOG(DEBUG, "tunnel offloading is %ssupported", 585 tunnel_en ? "" : "not "); 586 #else 587 DRV_LOG(WARNING, 588 "tunnel offloading disabled due to old OFED/rdma-core version"); 589 #endif 590 config.tunnel_en = tunnel_en; 591 #ifdef HAVE_IBV_DEVICE_MPLS_SUPPORT 592 mpls_en = ((dv_attr.tunnel_offloads_caps & 593 MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_CW_MPLS_OVER_GRE) && 594 (dv_attr.tunnel_offloads_caps & 595 MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_CW_MPLS_OVER_UDP)); 596 DRV_LOG(DEBUG, "MPLS over GRE/UDP tunnel offloading is %ssupported", 597 mpls_en ? "" : "not "); 598 #else 599 DRV_LOG(WARNING, "MPLS over GRE/UDP tunnel offloading disabled due to" 600 " old OFED/rdma-core version or firmware configuration"); 601 #endif 602 config.mpls_en = mpls_en; 603 /* Check port status. */ 604 err = mlx5_glue->query_port(sh->ctx, spawn->phys_port, &port_attr); 605 if (err) { 606 DRV_LOG(ERR, "port query failed: %s", strerror(err)); 607 goto error; 608 } 609 if (port_attr.link_layer != IBV_LINK_LAYER_ETHERNET) { 610 DRV_LOG(ERR, "port is not configured in Ethernet mode"); 611 err = EINVAL; 612 goto error; 613 } 614 if (port_attr.state != IBV_PORT_ACTIVE) 615 DRV_LOG(DEBUG, "port is not active: \"%s\" (%d)", 616 mlx5_glue->port_state_str(port_attr.state), 617 port_attr.state); 618 /* Allocate private eth device data. */ 619 priv = rte_zmalloc("ethdev private structure", 620 sizeof(*priv), 621 RTE_CACHE_LINE_SIZE); 622 if (priv == NULL) { 623 DRV_LOG(ERR, "priv allocation failure"); 624 err = ENOMEM; 625 goto error; 626 } 627 priv->sh = sh; 628 priv->dev_port = spawn->phys_port; 629 priv->pci_dev = spawn->pci_dev; 630 priv->mtu = RTE_ETHER_MTU; 631 priv->mp_id.port_id = port_id; 632 strlcpy(priv->mp_id.name, MLX5_MP_NAME, RTE_MP_MAX_NAME_LEN); 633 #ifndef RTE_ARCH_64 634 /* Initialize UAR access locks for 32bit implementations. */ 635 rte_spinlock_init(&priv->uar_lock_cq); 636 for (i = 0; i < MLX5_UAR_PAGE_NUM_MAX; i++) 637 rte_spinlock_init(&priv->uar_lock[i]); 638 #endif 639 /* Some internal functions rely on Netlink sockets, open them now. */ 640 priv->nl_socket_rdma = mlx5_nl_init(NETLINK_RDMA); 641 priv->nl_socket_route = mlx5_nl_init(NETLINK_ROUTE); 642 priv->representor = !!switch_info->representor; 643 priv->master = !!switch_info->master; 644 priv->domain_id = RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID; 645 priv->vport_meta_tag = 0; 646 priv->vport_meta_mask = 0; 647 priv->pf_bond = spawn->pf_bond; 648 #ifdef HAVE_MLX5DV_DR_DEVX_PORT 649 /* 650 * The DevX port query API is implemented. E-Switch may use 651 * either vport or reg_c[0] metadata register to match on 652 * vport index. The engaged part of metadata register is 653 * defined by mask. 654 */ 655 if (switch_info->representor || switch_info->master) { 656 devx_port.comp_mask = MLX5DV_DEVX_PORT_VPORT | 657 MLX5DV_DEVX_PORT_MATCH_REG_C_0; 658 err = mlx5_glue->devx_port_query(sh->ctx, spawn->phys_port, 659 &devx_port); 660 if (err) { 661 DRV_LOG(WARNING, 662 "can't query devx port %d on device %s", 663 spawn->phys_port, 664 mlx5_os_get_dev_device_name(spawn->phys_dev)); 665 devx_port.comp_mask = 0; 666 } 667 } 668 if (devx_port.comp_mask & MLX5DV_DEVX_PORT_MATCH_REG_C_0) { 669 priv->vport_meta_tag = devx_port.reg_c_0.value; 670 priv->vport_meta_mask = devx_port.reg_c_0.mask; 671 if (!priv->vport_meta_mask) { 672 DRV_LOG(ERR, "vport zero mask for port %d" 673 " on bonding device %s", 674 spawn->phys_port, 675 mlx5_os_get_dev_device_name 676 (spawn->phys_dev)); 677 err = ENOTSUP; 678 goto error; 679 } 680 if (priv->vport_meta_tag & ~priv->vport_meta_mask) { 681 DRV_LOG(ERR, "invalid vport tag for port %d" 682 " on bonding device %s", 683 spawn->phys_port, 684 mlx5_os_get_dev_device_name 685 (spawn->phys_dev)); 686 err = ENOTSUP; 687 goto error; 688 } 689 } 690 if (devx_port.comp_mask & MLX5DV_DEVX_PORT_VPORT) { 691 priv->vport_id = devx_port.vport_num; 692 } else if (spawn->pf_bond >= 0) { 693 DRV_LOG(ERR, "can't deduce vport index for port %d" 694 " on bonding device %s", 695 spawn->phys_port, 696 mlx5_os_get_dev_device_name(spawn->phys_dev)); 697 err = ENOTSUP; 698 goto error; 699 } else { 700 /* Suppose vport index in compatible way. */ 701 priv->vport_id = switch_info->representor ? 702 switch_info->port_name + 1 : -1; 703 } 704 #else 705 /* 706 * Kernel/rdma_core support single E-Switch per PF configurations 707 * only and vport_id field contains the vport index for 708 * associated VF, which is deduced from representor port name. 709 * For example, let's have the IB device port 10, it has 710 * attached network device eth0, which has port name attribute 711 * pf0vf2, we can deduce the VF number as 2, and set vport index 712 * as 3 (2+1). This assigning schema should be changed if the 713 * multiple E-Switch instances per PF configurations or/and PCI 714 * subfunctions are added. 715 */ 716 priv->vport_id = switch_info->representor ? 717 switch_info->port_name + 1 : -1; 718 #endif 719 /* representor_id field keeps the unmodified VF index. */ 720 priv->representor_id = switch_info->representor ? 721 switch_info->port_name : -1; 722 /* 723 * Look for sibling devices in order to reuse their switch domain 724 * if any, otherwise allocate one. 725 */ 726 MLX5_ETH_FOREACH_DEV(port_id, priv->pci_dev) { 727 const struct mlx5_priv *opriv = 728 rte_eth_devices[port_id].data->dev_private; 729 730 if (!opriv || 731 opriv->sh != priv->sh || 732 opriv->domain_id == 733 RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID) 734 continue; 735 priv->domain_id = opriv->domain_id; 736 break; 737 } 738 if (priv->domain_id == RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID) { 739 err = rte_eth_switch_domain_alloc(&priv->domain_id); 740 if (err) { 741 err = rte_errno; 742 DRV_LOG(ERR, "unable to allocate switch domain: %s", 743 strerror(rte_errno)); 744 goto error; 745 } 746 own_domain_id = 1; 747 } 748 /* Override some values set by hardware configuration. */ 749 mlx5_args(&config, dpdk_dev->devargs); 750 err = mlx5_dev_check_sibling_config(priv, &config); 751 if (err) 752 goto error; 753 config.hw_csum = !!(sh->device_attr.device_cap_flags_ex & 754 IBV_DEVICE_RAW_IP_CSUM); 755 DRV_LOG(DEBUG, "checksum offloading is %ssupported", 756 (config.hw_csum ? "" : "not ")); 757 #if !defined(HAVE_IBV_DEVICE_COUNTERS_SET_V42) && \ 758 !defined(HAVE_IBV_DEVICE_COUNTERS_SET_V45) 759 DRV_LOG(DEBUG, "counters are not supported"); 760 #endif 761 #if !defined(HAVE_IBV_FLOW_DV_SUPPORT) || !defined(HAVE_MLX5DV_DR) 762 if (config.dv_flow_en) { 763 DRV_LOG(WARNING, "DV flow is not supported"); 764 config.dv_flow_en = 0; 765 } 766 #endif 767 config.ind_table_max_size = 768 sh->device_attr.max_rwq_indirection_table_size; 769 /* 770 * Remove this check once DPDK supports larger/variable 771 * indirection tables. 772 */ 773 if (config.ind_table_max_size > (unsigned int)ETH_RSS_RETA_SIZE_512) 774 config.ind_table_max_size = ETH_RSS_RETA_SIZE_512; 775 DRV_LOG(DEBUG, "maximum Rx indirection table size is %u", 776 config.ind_table_max_size); 777 config.hw_vlan_strip = !!(sh->device_attr.raw_packet_caps & 778 IBV_RAW_PACKET_CAP_CVLAN_STRIPPING); 779 DRV_LOG(DEBUG, "VLAN stripping is %ssupported", 780 (config.hw_vlan_strip ? "" : "not ")); 781 config.hw_fcs_strip = !!(sh->device_attr.raw_packet_caps & 782 IBV_RAW_PACKET_CAP_SCATTER_FCS); 783 DRV_LOG(DEBUG, "FCS stripping configuration is %ssupported", 784 (config.hw_fcs_strip ? "" : "not ")); 785 #if defined(HAVE_IBV_WQ_FLAG_RX_END_PADDING) 786 hw_padding = !!sh->device_attr.rx_pad_end_addr_align; 787 #elif defined(HAVE_IBV_WQ_FLAGS_PCI_WRITE_END_PADDING) 788 hw_padding = !!(sh->device_attr.device_cap_flags_ex & 789 IBV_DEVICE_PCI_WRITE_END_PADDING); 790 #endif 791 if (config.hw_padding && !hw_padding) { 792 DRV_LOG(DEBUG, "Rx end alignment padding isn't supported"); 793 config.hw_padding = 0; 794 } else if (config.hw_padding) { 795 DRV_LOG(DEBUG, "Rx end alignment padding is enabled"); 796 } 797 config.tso = (sh->device_attr.max_tso > 0 && 798 (sh->device_attr.tso_supported_qpts & 799 (1 << IBV_QPT_RAW_PACKET))); 800 if (config.tso) 801 config.tso_max_payload_sz = sh->device_attr.max_tso; 802 /* 803 * MPW is disabled by default, while the Enhanced MPW is enabled 804 * by default. 805 */ 806 if (config.mps == MLX5_ARG_UNSET) 807 config.mps = (mps == MLX5_MPW_ENHANCED) ? MLX5_MPW_ENHANCED : 808 MLX5_MPW_DISABLED; 809 else 810 config.mps = config.mps ? mps : MLX5_MPW_DISABLED; 811 DRV_LOG(INFO, "%sMPS is %s", 812 config.mps == MLX5_MPW_ENHANCED ? "enhanced " : 813 config.mps == MLX5_MPW ? "legacy " : "", 814 config.mps != MLX5_MPW_DISABLED ? "enabled" : "disabled"); 815 if (config.cqe_comp && !cqe_comp) { 816 DRV_LOG(WARNING, "Rx CQE compression isn't supported"); 817 config.cqe_comp = 0; 818 } 819 if (config.cqe_pad && !cqe_pad) { 820 DRV_LOG(WARNING, "Rx CQE padding isn't supported"); 821 config.cqe_pad = 0; 822 } else if (config.cqe_pad) { 823 DRV_LOG(INFO, "Rx CQE padding is enabled"); 824 } 825 if (config.devx) { 826 priv->counter_fallback = 0; 827 err = mlx5_devx_cmd_query_hca_attr(sh->ctx, &config.hca_attr); 828 if (err) { 829 err = -err; 830 goto error; 831 } 832 if (!config.hca_attr.flow_counters_dump) 833 priv->counter_fallback = 1; 834 #ifndef HAVE_IBV_DEVX_ASYNC 835 priv->counter_fallback = 1; 836 #endif 837 if (priv->counter_fallback) 838 DRV_LOG(INFO, "Use fall-back DV counter management"); 839 /* Check for LRO support. */ 840 if (config.dest_tir && config.hca_attr.lro_cap && 841 config.dv_flow_en) { 842 /* TBD check tunnel lro caps. */ 843 config.lro.supported = config.hca_attr.lro_cap; 844 DRV_LOG(DEBUG, "Device supports LRO"); 845 /* 846 * If LRO timeout is not configured by application, 847 * use the minimal supported value. 848 */ 849 if (!config.lro.timeout) 850 config.lro.timeout = 851 config.hca_attr.lro_timer_supported_periods[0]; 852 DRV_LOG(DEBUG, "LRO session timeout set to %d usec", 853 config.lro.timeout); 854 } 855 #if defined(HAVE_MLX5DV_DR) && defined(HAVE_MLX5_DR_CREATE_ACTION_FLOW_METER) 856 if (config.hca_attr.qos.sup && config.hca_attr.qos.srtcm_sup && 857 config.dv_flow_en) { 858 uint8_t reg_c_mask = 859 config.hca_attr.qos.flow_meter_reg_c_ids; 860 /* 861 * Meter needs two REG_C's for color match and pre-sfx 862 * flow match. Here get the REG_C for color match. 863 * REG_C_0 and REG_C_1 is reserved for metadata feature. 864 */ 865 reg_c_mask &= 0xfc; 866 if (__builtin_popcount(reg_c_mask) < 1) { 867 priv->mtr_en = 0; 868 DRV_LOG(WARNING, "No available register for" 869 " meter."); 870 } else { 871 priv->mtr_color_reg = ffs(reg_c_mask) - 1 + 872 REG_C_0; 873 priv->mtr_en = 1; 874 priv->mtr_reg_share = 875 config.hca_attr.qos.flow_meter_reg_share; 876 DRV_LOG(DEBUG, "The REG_C meter uses is %d", 877 priv->mtr_color_reg); 878 } 879 } 880 #endif 881 } 882 if (config.mprq.enabled && mprq) { 883 if (config.mprq.stride_num_n && 884 (config.mprq.stride_num_n > mprq_max_stride_num_n || 885 config.mprq.stride_num_n < mprq_min_stride_num_n)) { 886 config.mprq.stride_num_n = 887 RTE_MIN(RTE_MAX(MLX5_MPRQ_STRIDE_NUM_N, 888 mprq_min_stride_num_n), 889 mprq_max_stride_num_n); 890 DRV_LOG(WARNING, 891 "the number of strides" 892 " for Multi-Packet RQ is out of range," 893 " setting default value (%u)", 894 1 << config.mprq.stride_num_n); 895 } 896 if (config.mprq.stride_size_n && 897 (config.mprq.stride_size_n > mprq_max_stride_size_n || 898 config.mprq.stride_size_n < mprq_min_stride_size_n)) { 899 config.mprq.stride_size_n = 900 RTE_MIN(RTE_MAX(MLX5_MPRQ_STRIDE_SIZE_N, 901 mprq_min_stride_size_n), 902 mprq_max_stride_size_n); 903 DRV_LOG(WARNING, 904 "the size of a stride" 905 " for Multi-Packet RQ is out of range," 906 " setting default value (%u)", 907 1 << config.mprq.stride_size_n); 908 } 909 config.mprq.min_stride_size_n = mprq_min_stride_size_n; 910 config.mprq.max_stride_size_n = mprq_max_stride_size_n; 911 } else if (config.mprq.enabled && !mprq) { 912 DRV_LOG(WARNING, "Multi-Packet RQ isn't supported"); 913 config.mprq.enabled = 0; 914 } 915 if (config.max_dump_files_num == 0) 916 config.max_dump_files_num = 128; 917 eth_dev = rte_eth_dev_allocate(name); 918 if (eth_dev == NULL) { 919 DRV_LOG(ERR, "can not allocate rte ethdev"); 920 err = ENOMEM; 921 goto error; 922 } 923 /* Flag to call rte_eth_dev_release_port() in rte_eth_dev_close(). */ 924 eth_dev->data->dev_flags |= RTE_ETH_DEV_CLOSE_REMOVE; 925 if (priv->representor) { 926 eth_dev->data->dev_flags |= RTE_ETH_DEV_REPRESENTOR; 927 eth_dev->data->representor_id = priv->representor_id; 928 } 929 /* 930 * Store associated network device interface index. This index 931 * is permanent throughout the lifetime of device. So, we may store 932 * the ifindex here and use the cached value further. 933 */ 934 MLX5_ASSERT(spawn->ifindex); 935 priv->if_index = spawn->ifindex; 936 eth_dev->data->dev_private = priv; 937 priv->dev_data = eth_dev->data; 938 eth_dev->data->mac_addrs = priv->mac; 939 eth_dev->device = dpdk_dev; 940 /* Configure the first MAC address by default. */ 941 if (mlx5_get_mac(eth_dev, &mac.addr_bytes)) { 942 DRV_LOG(ERR, 943 "port %u cannot get MAC address, is mlx5_en" 944 " loaded? (errno: %s)", 945 eth_dev->data->port_id, strerror(rte_errno)); 946 err = ENODEV; 947 goto error; 948 } 949 DRV_LOG(INFO, 950 "port %u MAC address is %02x:%02x:%02x:%02x:%02x:%02x", 951 eth_dev->data->port_id, 952 mac.addr_bytes[0], mac.addr_bytes[1], 953 mac.addr_bytes[2], mac.addr_bytes[3], 954 mac.addr_bytes[4], mac.addr_bytes[5]); 955 #ifdef RTE_LIBRTE_MLX5_DEBUG 956 { 957 char ifname[IF_NAMESIZE]; 958 959 if (mlx5_get_ifname(eth_dev, &ifname) == 0) 960 DRV_LOG(DEBUG, "port %u ifname is \"%s\"", 961 eth_dev->data->port_id, ifname); 962 else 963 DRV_LOG(DEBUG, "port %u ifname is unknown", 964 eth_dev->data->port_id); 965 } 966 #endif 967 /* Get actual MTU if possible. */ 968 err = mlx5_get_mtu(eth_dev, &priv->mtu); 969 if (err) { 970 err = rte_errno; 971 goto error; 972 } 973 DRV_LOG(DEBUG, "port %u MTU is %u", eth_dev->data->port_id, 974 priv->mtu); 975 /* Initialize burst functions to prevent crashes before link-up. */ 976 eth_dev->rx_pkt_burst = removed_rx_burst; 977 eth_dev->tx_pkt_burst = removed_tx_burst; 978 eth_dev->dev_ops = &mlx5_os_dev_ops; 979 /* Register MAC address. */ 980 claim_zero(mlx5_mac_addr_add(eth_dev, &mac, 0, 0)); 981 if (config.vf && config.vf_nl_en) 982 mlx5_nl_mac_addr_sync(priv->nl_socket_route, 983 mlx5_ifindex(eth_dev), 984 eth_dev->data->mac_addrs, 985 MLX5_MAX_MAC_ADDRESSES); 986 priv->flows = 0; 987 priv->ctrl_flows = 0; 988 TAILQ_INIT(&priv->flow_meters); 989 TAILQ_INIT(&priv->flow_meter_profiles); 990 /* Hint libmlx5 to use PMD allocator for data plane resources */ 991 mlx5_glue->dv_set_context_attr(sh->ctx, 992 MLX5DV_CTX_ATTR_BUF_ALLOCATORS, 993 (void *)((uintptr_t)&(struct mlx5dv_ctx_allocators){ 994 .alloc = &mlx5_alloc_verbs_buf, 995 .free = &mlx5_free_verbs_buf, 996 .data = priv, 997 })); 998 /* Bring Ethernet device up. */ 999 DRV_LOG(DEBUG, "port %u forcing Ethernet interface up", 1000 eth_dev->data->port_id); 1001 mlx5_set_link_up(eth_dev); 1002 /* 1003 * Even though the interrupt handler is not installed yet, 1004 * interrupts will still trigger on the async_fd from 1005 * Verbs context returned by ibv_open_device(). 1006 */ 1007 mlx5_link_update(eth_dev, 0); 1008 #ifdef HAVE_MLX5DV_DR_ESWITCH 1009 if (!(config.hca_attr.eswitch_manager && config.dv_flow_en && 1010 (switch_info->representor || switch_info->master))) 1011 config.dv_esw_en = 0; 1012 #else 1013 config.dv_esw_en = 0; 1014 #endif 1015 /* Detect minimal data bytes to inline. */ 1016 mlx5_set_min_inline(spawn, &config); 1017 /* Store device configuration on private structure. */ 1018 priv->config = config; 1019 /* Create context for virtual machine VLAN workaround. */ 1020 priv->vmwa_context = mlx5_vlan_vmwa_init(eth_dev, spawn->ifindex); 1021 if (config.dv_flow_en) { 1022 err = mlx5_alloc_shared_dr(priv); 1023 if (err) 1024 goto error; 1025 /* 1026 * RSS id is shared with meter flow id. Meter flow id can only 1027 * use the 24 MSB of the register. 1028 */ 1029 priv->qrss_id_pool = mlx5_flow_id_pool_alloc(UINT32_MAX >> 1030 MLX5_MTR_COLOR_BITS); 1031 if (!priv->qrss_id_pool) { 1032 DRV_LOG(ERR, "can't create flow id pool"); 1033 err = ENOMEM; 1034 goto error; 1035 } 1036 } 1037 /* Supported Verbs flow priority number detection. */ 1038 err = mlx5_flow_discover_priorities(eth_dev); 1039 if (err < 0) { 1040 err = -err; 1041 goto error; 1042 } 1043 priv->config.flow_prio = err; 1044 if (!priv->config.dv_esw_en && 1045 priv->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY) { 1046 DRV_LOG(WARNING, "metadata mode %u is not supported " 1047 "(no E-Switch)", priv->config.dv_xmeta_en); 1048 priv->config.dv_xmeta_en = MLX5_XMETA_MODE_LEGACY; 1049 } 1050 mlx5_set_metadata_mask(eth_dev); 1051 if (priv->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY && 1052 !priv->sh->dv_regc0_mask) { 1053 DRV_LOG(ERR, "metadata mode %u is not supported " 1054 "(no metadata reg_c[0] is available)", 1055 priv->config.dv_xmeta_en); 1056 err = ENOTSUP; 1057 goto error; 1058 } 1059 /* 1060 * Allocate the buffer for flow creating, just once. 1061 * The allocation must be done before any flow creating. 1062 */ 1063 mlx5_flow_alloc_intermediate(eth_dev); 1064 /* Query availability of metadata reg_c's. */ 1065 err = mlx5_flow_discover_mreg_c(eth_dev); 1066 if (err < 0) { 1067 err = -err; 1068 goto error; 1069 } 1070 if (!mlx5_flow_ext_mreg_supported(eth_dev)) { 1071 DRV_LOG(DEBUG, 1072 "port %u extensive metadata register is not supported", 1073 eth_dev->data->port_id); 1074 if (priv->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY) { 1075 DRV_LOG(ERR, "metadata mode %u is not supported " 1076 "(no metadata registers available)", 1077 priv->config.dv_xmeta_en); 1078 err = ENOTSUP; 1079 goto error; 1080 } 1081 } 1082 if (priv->config.dv_flow_en && 1083 priv->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY && 1084 mlx5_flow_ext_mreg_supported(eth_dev) && 1085 priv->sh->dv_regc0_mask) { 1086 priv->mreg_cp_tbl = mlx5_hlist_create(MLX5_FLOW_MREG_HNAME, 1087 MLX5_FLOW_MREG_HTABLE_SZ); 1088 if (!priv->mreg_cp_tbl) { 1089 err = ENOMEM; 1090 goto error; 1091 } 1092 } 1093 return eth_dev; 1094 error: 1095 if (priv) { 1096 if (priv->mreg_cp_tbl) 1097 mlx5_hlist_destroy(priv->mreg_cp_tbl, NULL, NULL); 1098 if (priv->sh) 1099 mlx5_os_free_shared_dr(priv); 1100 if (priv->nl_socket_route >= 0) 1101 close(priv->nl_socket_route); 1102 if (priv->nl_socket_rdma >= 0) 1103 close(priv->nl_socket_rdma); 1104 if (priv->vmwa_context) 1105 mlx5_vlan_vmwa_exit(priv->vmwa_context); 1106 if (priv->qrss_id_pool) 1107 mlx5_flow_id_pool_release(priv->qrss_id_pool); 1108 if (own_domain_id) 1109 claim_zero(rte_eth_switch_domain_free(priv->domain_id)); 1110 rte_free(priv); 1111 if (eth_dev != NULL) 1112 eth_dev->data->dev_private = NULL; 1113 } 1114 if (eth_dev != NULL) { 1115 /* mac_addrs must not be freed alone because part of 1116 * dev_private 1117 **/ 1118 eth_dev->data->mac_addrs = NULL; 1119 rte_eth_dev_release_port(eth_dev); 1120 } 1121 if (sh) 1122 mlx5_free_shared_dev_ctx(sh); 1123 MLX5_ASSERT(err > 0); 1124 rte_errno = err; 1125 return NULL; 1126 } 1127 1128 /** 1129 * Comparison callback to sort device data. 1130 * 1131 * This is meant to be used with qsort(). 1132 * 1133 * @param a[in] 1134 * Pointer to pointer to first data object. 1135 * @param b[in] 1136 * Pointer to pointer to second data object. 1137 * 1138 * @return 1139 * 0 if both objects are equal, less than 0 if the first argument is less 1140 * than the second, greater than 0 otherwise. 1141 */ 1142 static int 1143 mlx5_dev_spawn_data_cmp(const void *a, const void *b) 1144 { 1145 const struct mlx5_switch_info *si_a = 1146 &((const struct mlx5_dev_spawn_data *)a)->info; 1147 const struct mlx5_switch_info *si_b = 1148 &((const struct mlx5_dev_spawn_data *)b)->info; 1149 int ret; 1150 1151 /* Master device first. */ 1152 ret = si_b->master - si_a->master; 1153 if (ret) 1154 return ret; 1155 /* Then representor devices. */ 1156 ret = si_b->representor - si_a->representor; 1157 if (ret) 1158 return ret; 1159 /* Unidentified devices come last in no specific order. */ 1160 if (!si_a->representor) 1161 return 0; 1162 /* Order representors by name. */ 1163 return si_a->port_name - si_b->port_name; 1164 } 1165 1166 /** 1167 * Match PCI information for possible slaves of bonding device. 1168 * 1169 * @param[in] ibv_dev 1170 * Pointer to Infiniband device structure. 1171 * @param[in] pci_dev 1172 * Pointer to PCI device structure to match PCI address. 1173 * @param[in] nl_rdma 1174 * Netlink RDMA group socket handle. 1175 * 1176 * @return 1177 * negative value if no bonding device found, otherwise 1178 * positive index of slave PF in bonding. 1179 */ 1180 static int 1181 mlx5_device_bond_pci_match(const struct ibv_device *ibv_dev, 1182 const struct rte_pci_device *pci_dev, 1183 int nl_rdma) 1184 { 1185 char ifname[IF_NAMESIZE + 1]; 1186 unsigned int ifindex; 1187 unsigned int np, i; 1188 FILE *file = NULL; 1189 int pf = -1; 1190 1191 /* 1192 * Try to get master device name. If something goes 1193 * wrong suppose the lack of kernel support and no 1194 * bonding devices. 1195 */ 1196 if (nl_rdma < 0) 1197 return -1; 1198 if (!strstr(ibv_dev->name, "bond")) 1199 return -1; 1200 np = mlx5_nl_portnum(nl_rdma, ibv_dev->name); 1201 if (!np) 1202 return -1; 1203 /* 1204 * The Master device might not be on the predefined 1205 * port (not on port index 1, it is not garanted), 1206 * we have to scan all Infiniband device port and 1207 * find master. 1208 */ 1209 for (i = 1; i <= np; ++i) { 1210 /* Check whether Infiniband port is populated. */ 1211 ifindex = mlx5_nl_ifindex(nl_rdma, ibv_dev->name, i); 1212 if (!ifindex) 1213 continue; 1214 if (!if_indextoname(ifindex, ifname)) 1215 continue; 1216 /* Try to read bonding slave names from sysfs. */ 1217 MKSTR(slaves, 1218 "/sys/class/net/%s/master/bonding/slaves", ifname); 1219 file = fopen(slaves, "r"); 1220 if (file) 1221 break; 1222 } 1223 if (!file) 1224 return -1; 1225 /* Use safe format to check maximal buffer length. */ 1226 MLX5_ASSERT(atol(RTE_STR(IF_NAMESIZE)) == IF_NAMESIZE); 1227 while (fscanf(file, "%" RTE_STR(IF_NAMESIZE) "s", ifname) == 1) { 1228 char tmp_str[IF_NAMESIZE + 32]; 1229 struct rte_pci_addr pci_addr; 1230 struct mlx5_switch_info info; 1231 1232 /* Process slave interface names in the loop. */ 1233 snprintf(tmp_str, sizeof(tmp_str), 1234 "/sys/class/net/%s", ifname); 1235 if (mlx5_dev_to_pci_addr(tmp_str, &pci_addr)) { 1236 DRV_LOG(WARNING, "can not get PCI address" 1237 " for netdev \"%s\"", ifname); 1238 continue; 1239 } 1240 if (pci_dev->addr.domain != pci_addr.domain || 1241 pci_dev->addr.bus != pci_addr.bus || 1242 pci_dev->addr.devid != pci_addr.devid || 1243 pci_dev->addr.function != pci_addr.function) 1244 continue; 1245 /* Slave interface PCI address match found. */ 1246 fclose(file); 1247 snprintf(tmp_str, sizeof(tmp_str), 1248 "/sys/class/net/%s/phys_port_name", ifname); 1249 file = fopen(tmp_str, "rb"); 1250 if (!file) 1251 break; 1252 info.name_type = MLX5_PHYS_PORT_NAME_TYPE_NOTSET; 1253 if (fscanf(file, "%32s", tmp_str) == 1) 1254 mlx5_translate_port_name(tmp_str, &info); 1255 if (info.name_type == MLX5_PHYS_PORT_NAME_TYPE_LEGACY || 1256 info.name_type == MLX5_PHYS_PORT_NAME_TYPE_UPLINK) 1257 pf = info.port_name; 1258 break; 1259 } 1260 if (file) 1261 fclose(file); 1262 return pf; 1263 } 1264 1265 /** 1266 * DPDK callback to register a PCI device. 1267 * 1268 * This function spawns Ethernet devices out of a given PCI device. 1269 * 1270 * @param[in] pci_drv 1271 * PCI driver structure (mlx5_driver). 1272 * @param[in] pci_dev 1273 * PCI device information. 1274 * 1275 * @return 1276 * 0 on success, a negative errno value otherwise and rte_errno is set. 1277 */ 1278 int 1279 mlx5_os_pci_probe(struct rte_pci_driver *pci_drv __rte_unused, 1280 struct rte_pci_device *pci_dev) 1281 { 1282 struct ibv_device **ibv_list; 1283 /* 1284 * Number of found IB Devices matching with requested PCI BDF. 1285 * nd != 1 means there are multiple IB devices over the same 1286 * PCI device and we have representors and master. 1287 */ 1288 unsigned int nd = 0; 1289 /* 1290 * Number of found IB device Ports. nd = 1 and np = 1..n means 1291 * we have the single multiport IB device, and there may be 1292 * representors attached to some of found ports. 1293 */ 1294 unsigned int np = 0; 1295 /* 1296 * Number of DPDK ethernet devices to Spawn - either over 1297 * multiple IB devices or multiple ports of single IB device. 1298 * Actually this is the number of iterations to spawn. 1299 */ 1300 unsigned int ns = 0; 1301 /* 1302 * Bonding device 1303 * < 0 - no bonding device (single one) 1304 * >= 0 - bonding device (value is slave PF index) 1305 */ 1306 int bd = -1; 1307 struct mlx5_dev_spawn_data *list = NULL; 1308 struct mlx5_dev_config dev_config; 1309 int ret; 1310 1311 if (mlx5_class_get(pci_dev->device.devargs) != MLX5_CLASS_NET) { 1312 DRV_LOG(DEBUG, "Skip probing - should be probed by other mlx5" 1313 " driver."); 1314 return 1; 1315 } 1316 if (rte_eal_process_type() == RTE_PROC_PRIMARY) 1317 mlx5_pmd_socket_init(); 1318 ret = mlx5_init_once(); 1319 if (ret) { 1320 DRV_LOG(ERR, "unable to init PMD global data: %s", 1321 strerror(rte_errno)); 1322 return -rte_errno; 1323 } 1324 MLX5_ASSERT(pci_drv == &mlx5_driver); 1325 errno = 0; 1326 ibv_list = mlx5_glue->get_device_list(&ret); 1327 if (!ibv_list) { 1328 rte_errno = errno ? errno : ENOSYS; 1329 DRV_LOG(ERR, "cannot list devices, is ib_uverbs loaded?"); 1330 return -rte_errno; 1331 } 1332 /* 1333 * First scan the list of all Infiniband devices to find 1334 * matching ones, gathering into the list. 1335 */ 1336 struct ibv_device *ibv_match[ret + 1]; 1337 int nl_route = mlx5_nl_init(NETLINK_ROUTE); 1338 int nl_rdma = mlx5_nl_init(NETLINK_RDMA); 1339 unsigned int i; 1340 1341 while (ret-- > 0) { 1342 struct rte_pci_addr pci_addr; 1343 1344 DRV_LOG(DEBUG, "checking device \"%s\"", ibv_list[ret]->name); 1345 bd = mlx5_device_bond_pci_match 1346 (ibv_list[ret], pci_dev, nl_rdma); 1347 if (bd >= 0) { 1348 /* 1349 * Bonding device detected. Only one match is allowed, 1350 * the bonding is supported over multi-port IB device, 1351 * there should be no matches on representor PCI 1352 * functions or non VF LAG bonding devices with 1353 * specified address. 1354 */ 1355 if (nd) { 1356 DRV_LOG(ERR, 1357 "multiple PCI match on bonding device" 1358 "\"%s\" found", ibv_list[ret]->name); 1359 rte_errno = ENOENT; 1360 ret = -rte_errno; 1361 goto exit; 1362 } 1363 DRV_LOG(INFO, "PCI information matches for" 1364 " slave %d bonding device \"%s\"", 1365 bd, ibv_list[ret]->name); 1366 ibv_match[nd++] = ibv_list[ret]; 1367 break; 1368 } 1369 if (mlx5_dev_to_pci_addr 1370 (ibv_list[ret]->ibdev_path, &pci_addr)) 1371 continue; 1372 if (pci_dev->addr.domain != pci_addr.domain || 1373 pci_dev->addr.bus != pci_addr.bus || 1374 pci_dev->addr.devid != pci_addr.devid || 1375 pci_dev->addr.function != pci_addr.function) 1376 continue; 1377 DRV_LOG(INFO, "PCI information matches for device \"%s\"", 1378 ibv_list[ret]->name); 1379 ibv_match[nd++] = ibv_list[ret]; 1380 } 1381 ibv_match[nd] = NULL; 1382 if (!nd) { 1383 /* No device matches, just complain and bail out. */ 1384 DRV_LOG(WARNING, 1385 "no Verbs device matches PCI device " PCI_PRI_FMT "," 1386 " are kernel drivers loaded?", 1387 pci_dev->addr.domain, pci_dev->addr.bus, 1388 pci_dev->addr.devid, pci_dev->addr.function); 1389 rte_errno = ENOENT; 1390 ret = -rte_errno; 1391 goto exit; 1392 } 1393 if (nd == 1) { 1394 /* 1395 * Found single matching device may have multiple ports. 1396 * Each port may be representor, we have to check the port 1397 * number and check the representors existence. 1398 */ 1399 if (nl_rdma >= 0) 1400 np = mlx5_nl_portnum(nl_rdma, ibv_match[0]->name); 1401 if (!np) 1402 DRV_LOG(WARNING, "can not get IB device \"%s\"" 1403 " ports number", ibv_match[0]->name); 1404 if (bd >= 0 && !np) { 1405 DRV_LOG(ERR, "can not get ports" 1406 " for bonding device"); 1407 rte_errno = ENOENT; 1408 ret = -rte_errno; 1409 goto exit; 1410 } 1411 } 1412 #ifndef HAVE_MLX5DV_DR_DEVX_PORT 1413 if (bd >= 0) { 1414 /* 1415 * This may happen if there is VF LAG kernel support and 1416 * application is compiled with older rdma_core library. 1417 */ 1418 DRV_LOG(ERR, 1419 "No kernel/verbs support for VF LAG bonding found."); 1420 rte_errno = ENOTSUP; 1421 ret = -rte_errno; 1422 goto exit; 1423 } 1424 #endif 1425 /* 1426 * Now we can determine the maximal 1427 * amount of devices to be spawned. 1428 */ 1429 list = rte_zmalloc("device spawn data", 1430 sizeof(struct mlx5_dev_spawn_data) * 1431 (np ? np : nd), 1432 RTE_CACHE_LINE_SIZE); 1433 if (!list) { 1434 DRV_LOG(ERR, "spawn data array allocation failure"); 1435 rte_errno = ENOMEM; 1436 ret = -rte_errno; 1437 goto exit; 1438 } 1439 if (bd >= 0 || np > 1) { 1440 /* 1441 * Single IB device with multiple ports found, 1442 * it may be E-Switch master device and representors. 1443 * We have to perform identification through the ports. 1444 */ 1445 MLX5_ASSERT(nl_rdma >= 0); 1446 MLX5_ASSERT(ns == 0); 1447 MLX5_ASSERT(nd == 1); 1448 MLX5_ASSERT(np); 1449 for (i = 1; i <= np; ++i) { 1450 list[ns].max_port = np; 1451 list[ns].phys_port = i; 1452 list[ns].phys_dev = ibv_match[0]; 1453 list[ns].eth_dev = NULL; 1454 list[ns].pci_dev = pci_dev; 1455 list[ns].pf_bond = bd; 1456 list[ns].ifindex = mlx5_nl_ifindex 1457 (nl_rdma, 1458 mlx5_os_get_dev_device_name 1459 (list[ns].phys_dev), i); 1460 if (!list[ns].ifindex) { 1461 /* 1462 * No network interface index found for the 1463 * specified port, it means there is no 1464 * representor on this port. It's OK, 1465 * there can be disabled ports, for example 1466 * if sriov_numvfs < sriov_totalvfs. 1467 */ 1468 continue; 1469 } 1470 ret = -1; 1471 if (nl_route >= 0) 1472 ret = mlx5_nl_switch_info 1473 (nl_route, 1474 list[ns].ifindex, 1475 &list[ns].info); 1476 if (ret || (!list[ns].info.representor && 1477 !list[ns].info.master)) { 1478 /* 1479 * We failed to recognize representors with 1480 * Netlink, let's try to perform the task 1481 * with sysfs. 1482 */ 1483 ret = mlx5_sysfs_switch_info 1484 (list[ns].ifindex, 1485 &list[ns].info); 1486 } 1487 if (!ret && bd >= 0) { 1488 switch (list[ns].info.name_type) { 1489 case MLX5_PHYS_PORT_NAME_TYPE_UPLINK: 1490 if (list[ns].info.port_name == bd) 1491 ns++; 1492 break; 1493 case MLX5_PHYS_PORT_NAME_TYPE_PFHPF: 1494 /* Fallthrough */ 1495 case MLX5_PHYS_PORT_NAME_TYPE_PFVF: 1496 if (list[ns].info.pf_num == bd) 1497 ns++; 1498 break; 1499 default: 1500 break; 1501 } 1502 continue; 1503 } 1504 if (!ret && (list[ns].info.representor ^ 1505 list[ns].info.master)) 1506 ns++; 1507 } 1508 if (!ns) { 1509 DRV_LOG(ERR, 1510 "unable to recognize master/representors" 1511 " on the IB device with multiple ports"); 1512 rte_errno = ENOENT; 1513 ret = -rte_errno; 1514 goto exit; 1515 } 1516 } else { 1517 /* 1518 * The existence of several matching entries (nd > 1) means 1519 * port representors have been instantiated. No existing Verbs 1520 * call nor sysfs entries can tell them apart, this can only 1521 * be done through Netlink calls assuming kernel drivers are 1522 * recent enough to support them. 1523 * 1524 * In the event of identification failure through Netlink, 1525 * try again through sysfs, then: 1526 * 1527 * 1. A single IB device matches (nd == 1) with single 1528 * port (np=0/1) and is not a representor, assume 1529 * no switch support. 1530 * 1531 * 2. Otherwise no safe assumptions can be made; 1532 * complain louder and bail out. 1533 */ 1534 for (i = 0; i != nd; ++i) { 1535 memset(&list[ns].info, 0, sizeof(list[ns].info)); 1536 list[ns].max_port = 1; 1537 list[ns].phys_port = 1; 1538 list[ns].phys_dev = ibv_match[i]; 1539 list[ns].eth_dev = NULL; 1540 list[ns].pci_dev = pci_dev; 1541 list[ns].pf_bond = -1; 1542 list[ns].ifindex = 0; 1543 if (nl_rdma >= 0) 1544 list[ns].ifindex = mlx5_nl_ifindex 1545 (nl_rdma, 1546 mlx5_os_get_dev_device_name 1547 (list[ns].phys_dev), 1); 1548 if (!list[ns].ifindex) { 1549 char ifname[IF_NAMESIZE]; 1550 1551 /* 1552 * Netlink failed, it may happen with old 1553 * ib_core kernel driver (before 4.16). 1554 * We can assume there is old driver because 1555 * here we are processing single ports IB 1556 * devices. Let's try sysfs to retrieve 1557 * the ifindex. The method works for 1558 * master device only. 1559 */ 1560 if (nd > 1) { 1561 /* 1562 * Multiple devices found, assume 1563 * representors, can not distinguish 1564 * master/representor and retrieve 1565 * ifindex via sysfs. 1566 */ 1567 continue; 1568 } 1569 ret = mlx5_get_ifname_sysfs 1570 (ibv_match[i]->ibdev_path, ifname); 1571 if (!ret) 1572 list[ns].ifindex = 1573 if_nametoindex(ifname); 1574 if (!list[ns].ifindex) { 1575 /* 1576 * No network interface index found 1577 * for the specified device, it means 1578 * there it is neither representor 1579 * nor master. 1580 */ 1581 continue; 1582 } 1583 } 1584 ret = -1; 1585 if (nl_route >= 0) 1586 ret = mlx5_nl_switch_info 1587 (nl_route, 1588 list[ns].ifindex, 1589 &list[ns].info); 1590 if (ret || (!list[ns].info.representor && 1591 !list[ns].info.master)) { 1592 /* 1593 * We failed to recognize representors with 1594 * Netlink, let's try to perform the task 1595 * with sysfs. 1596 */ 1597 ret = mlx5_sysfs_switch_info 1598 (list[ns].ifindex, 1599 &list[ns].info); 1600 } 1601 if (!ret && (list[ns].info.representor ^ 1602 list[ns].info.master)) { 1603 ns++; 1604 } else if ((nd == 1) && 1605 !list[ns].info.representor && 1606 !list[ns].info.master) { 1607 /* 1608 * Single IB device with 1609 * one physical port and 1610 * attached network device. 1611 * May be SRIOV is not enabled 1612 * or there is no representors. 1613 */ 1614 DRV_LOG(INFO, "no E-Switch support detected"); 1615 ns++; 1616 break; 1617 } 1618 } 1619 if (!ns) { 1620 DRV_LOG(ERR, 1621 "unable to recognize master/representors" 1622 " on the multiple IB devices"); 1623 rte_errno = ENOENT; 1624 ret = -rte_errno; 1625 goto exit; 1626 } 1627 } 1628 MLX5_ASSERT(ns); 1629 /* 1630 * Sort list to probe devices in natural order for users convenience 1631 * (i.e. master first, then representors from lowest to highest ID). 1632 */ 1633 qsort(list, ns, sizeof(*list), mlx5_dev_spawn_data_cmp); 1634 /* Default configuration. */ 1635 dev_config = (struct mlx5_dev_config){ 1636 .hw_padding = 0, 1637 .mps = MLX5_ARG_UNSET, 1638 .dbnc = MLX5_ARG_UNSET, 1639 .rx_vec_en = 1, 1640 .txq_inline_max = MLX5_ARG_UNSET, 1641 .txq_inline_min = MLX5_ARG_UNSET, 1642 .txq_inline_mpw = MLX5_ARG_UNSET, 1643 .txqs_inline = MLX5_ARG_UNSET, 1644 .vf_nl_en = 1, 1645 .mr_ext_memseg_en = 1, 1646 .mprq = { 1647 .enabled = 0, /* Disabled by default. */ 1648 .stride_num_n = 0, 1649 .stride_size_n = 0, 1650 .max_memcpy_len = MLX5_MPRQ_MEMCPY_DEFAULT_LEN, 1651 .min_rxqs_num = MLX5_MPRQ_MIN_RXQS, 1652 }, 1653 .dv_esw_en = 1, 1654 .dv_flow_en = 1, 1655 .log_hp_size = MLX5_ARG_UNSET, 1656 }; 1657 /* Device specific configuration. */ 1658 switch (pci_dev->id.device_id) { 1659 case PCI_DEVICE_ID_MELLANOX_CONNECTX4VF: 1660 case PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF: 1661 case PCI_DEVICE_ID_MELLANOX_CONNECTX5VF: 1662 case PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF: 1663 case PCI_DEVICE_ID_MELLANOX_CONNECTX5BFVF: 1664 case PCI_DEVICE_ID_MELLANOX_CONNECTX6VF: 1665 case PCI_DEVICE_ID_MELLANOX_CONNECTX6DXVF: 1666 dev_config.vf = 1; 1667 break; 1668 default: 1669 break; 1670 } 1671 for (i = 0; i != ns; ++i) { 1672 uint32_t restore; 1673 1674 list[i].eth_dev = mlx5_dev_spawn(&pci_dev->device, 1675 &list[i], 1676 dev_config); 1677 if (!list[i].eth_dev) { 1678 if (rte_errno != EBUSY && rte_errno != EEXIST) 1679 break; 1680 /* Device is disabled or already spawned. Ignore it. */ 1681 continue; 1682 } 1683 restore = list[i].eth_dev->data->dev_flags; 1684 rte_eth_copy_pci_info(list[i].eth_dev, pci_dev); 1685 /* Restore non-PCI flags cleared by the above call. */ 1686 list[i].eth_dev->data->dev_flags |= restore; 1687 rte_eth_dev_probing_finish(list[i].eth_dev); 1688 } 1689 if (i != ns) { 1690 DRV_LOG(ERR, 1691 "probe of PCI device " PCI_PRI_FMT " aborted after" 1692 " encountering an error: %s", 1693 pci_dev->addr.domain, pci_dev->addr.bus, 1694 pci_dev->addr.devid, pci_dev->addr.function, 1695 strerror(rte_errno)); 1696 ret = -rte_errno; 1697 /* Roll back. */ 1698 while (i--) { 1699 if (!list[i].eth_dev) 1700 continue; 1701 mlx5_dev_close(list[i].eth_dev); 1702 /* mac_addrs must not be freed because in dev_private */ 1703 list[i].eth_dev->data->mac_addrs = NULL; 1704 claim_zero(rte_eth_dev_release_port(list[i].eth_dev)); 1705 } 1706 /* Restore original error. */ 1707 rte_errno = -ret; 1708 } else { 1709 ret = 0; 1710 } 1711 exit: 1712 /* 1713 * Do the routine cleanup: 1714 * - close opened Netlink sockets 1715 * - free allocated spawn data array 1716 * - free the Infiniband device list 1717 */ 1718 if (nl_rdma >= 0) 1719 close(nl_rdma); 1720 if (nl_route >= 0) 1721 close(nl_route); 1722 if (list) 1723 rte_free(list); 1724 MLX5_ASSERT(ibv_list); 1725 mlx5_glue->free_device_list(ibv_list); 1726 return ret; 1727 } 1728 1729 static int 1730 mlx5_config_doorbell_mapping_env(const struct mlx5_dev_config *config) 1731 { 1732 char *env; 1733 int value; 1734 1735 MLX5_ASSERT(rte_eal_process_type() == RTE_PROC_PRIMARY); 1736 /* Get environment variable to store. */ 1737 env = getenv(MLX5_SHUT_UP_BF); 1738 value = env ? !!strcmp(env, "0") : MLX5_ARG_UNSET; 1739 if (config->dbnc == MLX5_ARG_UNSET) 1740 setenv(MLX5_SHUT_UP_BF, MLX5_SHUT_UP_BF_DEFAULT, 1); 1741 else 1742 setenv(MLX5_SHUT_UP_BF, 1743 config->dbnc == MLX5_TXDB_NCACHED ? "1" : "0", 1); 1744 return value; 1745 } 1746 1747 static void 1748 mlx5_restore_doorbell_mapping_env(int value) 1749 { 1750 MLX5_ASSERT(rte_eal_process_type() == RTE_PROC_PRIMARY); 1751 /* Restore the original environment variable state. */ 1752 if (value == MLX5_ARG_UNSET) 1753 unsetenv(MLX5_SHUT_UP_BF); 1754 else 1755 setenv(MLX5_SHUT_UP_BF, value ? "1" : "0", 1); 1756 } 1757 1758 /** 1759 * Extract pdn of PD object using DV API. 1760 * 1761 * @param[in] pd 1762 * Pointer to the verbs PD object. 1763 * @param[out] pdn 1764 * Pointer to the PD object number variable. 1765 * 1766 * @return 1767 * 0 on success, error value otherwise. 1768 */ 1769 int 1770 mlx5_os_get_pdn(void *pd, uint32_t *pdn) 1771 { 1772 #ifdef HAVE_IBV_FLOW_DV_SUPPORT 1773 struct mlx5dv_obj obj; 1774 struct mlx5dv_pd pd_info; 1775 int ret = 0; 1776 1777 obj.pd.in = pd; 1778 obj.pd.out = &pd_info; 1779 ret = mlx5_glue->dv_init_obj(&obj, MLX5DV_OBJ_PD); 1780 if (ret) { 1781 DRV_LOG(DEBUG, "Fail to get PD object info"); 1782 return ret; 1783 } 1784 *pdn = pd_info.pdn; 1785 return 0; 1786 #else 1787 (void)pd; 1788 (void)pdn; 1789 return -ENOTSUP; 1790 #endif /* HAVE_IBV_FLOW_DV_SUPPORT */ 1791 } 1792 1793 /** 1794 * Function API to open IB device. 1795 * 1796 * This function calls the Linux glue APIs to open a device. 1797 * 1798 * @param[in] spawn 1799 * Pointer to the IB device attributes (name, port, etc). 1800 * @param[out] config 1801 * Pointer to device configuration structure. 1802 * @param[out] sh 1803 * Pointer to shared context structure. 1804 * 1805 * @return 1806 * 0 on success, a positive error value otherwise. 1807 */ 1808 int 1809 mlx5_os_open_device(const struct mlx5_dev_spawn_data *spawn, 1810 const struct mlx5_dev_config *config, 1811 struct mlx5_dev_ctx_shared *sh) 1812 { 1813 int dbmap_env; 1814 int err = 0; 1815 /* 1816 * Configure environment variable "MLX5_BF_SHUT_UP" 1817 * before the device creation. The rdma_core library 1818 * checks the variable at device creation and 1819 * stores the result internally. 1820 */ 1821 dbmap_env = mlx5_config_doorbell_mapping_env(config); 1822 /* Try to open IB device with DV first, then usual Verbs. */ 1823 errno = 0; 1824 sh->ctx = mlx5_glue->dv_open_device(spawn->phys_dev); 1825 if (sh->ctx) { 1826 sh->devx = 1; 1827 DRV_LOG(DEBUG, "DevX is supported"); 1828 /* The device is created, no need for environment. */ 1829 mlx5_restore_doorbell_mapping_env(dbmap_env); 1830 } else { 1831 /* The environment variable is still configured. */ 1832 sh->ctx = mlx5_glue->open_device(spawn->phys_dev); 1833 err = errno ? errno : ENODEV; 1834 /* 1835 * The environment variable is not needed anymore, 1836 * all device creation attempts are completed. 1837 */ 1838 mlx5_restore_doorbell_mapping_env(dbmap_env); 1839 if (!sh->ctx) 1840 return err; 1841 DRV_LOG(DEBUG, "DevX is NOT supported"); 1842 err = 0; 1843 } 1844 return err; 1845 } 1846 1847 /** 1848 * Install shared asynchronous device events handler. 1849 * This function is implemented to support event sharing 1850 * between multiple ports of single IB device. 1851 * 1852 * @param sh 1853 * Pointer to mlx5_dev_ctx_shared object. 1854 */ 1855 void 1856 mlx5_os_dev_shared_handler_install(struct mlx5_dev_ctx_shared *sh) 1857 { 1858 int ret; 1859 int flags; 1860 1861 sh->intr_handle.fd = -1; 1862 flags = fcntl(((struct ibv_context *)sh->ctx)->async_fd, F_GETFL); 1863 ret = fcntl(((struct ibv_context *)sh->ctx)->async_fd, 1864 F_SETFL, flags | O_NONBLOCK); 1865 if (ret) { 1866 DRV_LOG(INFO, "failed to change file descriptor async event" 1867 " queue"); 1868 } else { 1869 sh->intr_handle.fd = ((struct ibv_context *)sh->ctx)->async_fd; 1870 sh->intr_handle.type = RTE_INTR_HANDLE_EXT; 1871 if (rte_intr_callback_register(&sh->intr_handle, 1872 mlx5_dev_interrupt_handler, sh)) { 1873 DRV_LOG(INFO, "Fail to install the shared interrupt."); 1874 sh->intr_handle.fd = -1; 1875 } 1876 } 1877 if (sh->devx) { 1878 #ifdef HAVE_IBV_DEVX_ASYNC 1879 sh->intr_handle_devx.fd = -1; 1880 sh->devx_comp = 1881 (void *)mlx5_glue->devx_create_cmd_comp(sh->ctx); 1882 struct mlx5dv_devx_cmd_comp *devx_comp = sh->devx_comp; 1883 if (!devx_comp) { 1884 DRV_LOG(INFO, "failed to allocate devx_comp."); 1885 return; 1886 } 1887 flags = fcntl(devx_comp->fd, F_GETFL); 1888 ret = fcntl(devx_comp->fd, F_SETFL, flags | O_NONBLOCK); 1889 if (ret) { 1890 DRV_LOG(INFO, "failed to change file descriptor" 1891 " devx comp"); 1892 return; 1893 } 1894 sh->intr_handle_devx.fd = devx_comp->fd; 1895 sh->intr_handle_devx.type = RTE_INTR_HANDLE_EXT; 1896 if (rte_intr_callback_register(&sh->intr_handle_devx, 1897 mlx5_dev_interrupt_handler_devx, sh)) { 1898 DRV_LOG(INFO, "Fail to install the devx shared" 1899 " interrupt."); 1900 sh->intr_handle_devx.fd = -1; 1901 } 1902 #endif /* HAVE_IBV_DEVX_ASYNC */ 1903 } 1904 } 1905 1906 /** 1907 * Uninstall shared asynchronous device events handler. 1908 * This function is implemented to support event sharing 1909 * between multiple ports of single IB device. 1910 * 1911 * @param dev 1912 * Pointer to mlx5_dev_ctx_shared object. 1913 */ 1914 void 1915 mlx5_os_dev_shared_handler_uninstall(struct mlx5_dev_ctx_shared *sh) 1916 { 1917 if (sh->intr_handle.fd >= 0) 1918 mlx5_intr_callback_unregister(&sh->intr_handle, 1919 mlx5_dev_interrupt_handler, sh); 1920 #ifdef HAVE_IBV_DEVX_ASYNC 1921 if (sh->intr_handle_devx.fd >= 0) 1922 rte_intr_callback_unregister(&sh->intr_handle_devx, 1923 mlx5_dev_interrupt_handler_devx, sh); 1924 if (sh->devx_comp) 1925 mlx5_glue->devx_destroy_cmd_comp(sh->devx_comp); 1926 #endif 1927 } 1928 1929 /** 1930 * Read statistics by a named counter. 1931 * 1932 * @param[in] priv 1933 * Pointer to the private device data structure. 1934 * @param[in] ctr_name 1935 * Pointer to the name of the statistic counter to read 1936 * @param[out] stat 1937 * Pointer to read statistic value. 1938 * @return 1939 * 0 on success and stat is valud, 1 if failed to read the value 1940 * rte_errno is set. 1941 * 1942 */ 1943 int 1944 mlx5_os_read_dev_stat(struct mlx5_priv *priv, const char *ctr_name, 1945 uint64_t *stat) 1946 { 1947 int fd; 1948 1949 if (priv->sh) { 1950 MKSTR(path, "%s/ports/%d/hw_counters/%s", 1951 priv->sh->ibdev_path, 1952 priv->dev_port, 1953 ctr_name); 1954 fd = open(path, O_RDONLY); 1955 if (fd != -1) { 1956 char buf[21] = {'\0'}; 1957 ssize_t n = read(fd, buf, sizeof(buf)); 1958 1959 close(fd); 1960 if (n != -1) { 1961 *stat = strtoull(buf, NULL, 10); 1962 return 0; 1963 } 1964 } 1965 } 1966 *stat = 0; 1967 return 1; 1968 } 1969 1970 /** 1971 * Read device counters table. 1972 * 1973 * @param dev 1974 * Pointer to Ethernet device. 1975 * @param[out] stats 1976 * Counters table output buffer. 1977 * 1978 * @return 1979 * 0 on success and stats is filled, negative errno value otherwise and 1980 * rte_errno is set. 1981 */ 1982 int 1983 mlx5_os_read_dev_counters(struct rte_eth_dev *dev, uint64_t *stats) 1984 { 1985 struct mlx5_priv *priv = dev->data->dev_private; 1986 struct mlx5_xstats_ctrl *xstats_ctrl = &priv->xstats_ctrl; 1987 unsigned int i; 1988 struct ifreq ifr; 1989 unsigned int stats_sz = xstats_ctrl->stats_n * sizeof(uint64_t); 1990 unsigned char et_stat_buf[sizeof(struct ethtool_stats) + stats_sz]; 1991 struct ethtool_stats *et_stats = (struct ethtool_stats *)et_stat_buf; 1992 int ret; 1993 1994 et_stats->cmd = ETHTOOL_GSTATS; 1995 et_stats->n_stats = xstats_ctrl->stats_n; 1996 ifr.ifr_data = (caddr_t)et_stats; 1997 ret = mlx5_ifreq(dev, SIOCETHTOOL, &ifr); 1998 if (ret) { 1999 DRV_LOG(WARNING, 2000 "port %u unable to read statistic values from device", 2001 dev->data->port_id); 2002 return ret; 2003 } 2004 for (i = 0; i != xstats_ctrl->mlx5_stats_n; ++i) { 2005 if (xstats_ctrl->info[i].dev) { 2006 ret = mlx5_os_read_dev_stat(priv, 2007 xstats_ctrl->info[i].ctr_name, 2008 &stats[i]); 2009 /* return last xstats counter if fail to read. */ 2010 if (ret == 0) 2011 xstats_ctrl->xstats[i] = stats[i]; 2012 else 2013 stats[i] = xstats_ctrl->xstats[i]; 2014 } else { 2015 stats[i] = (uint64_t) 2016 et_stats->data[xstats_ctrl->dev_table_idx[i]]; 2017 } 2018 } 2019 return 0; 2020 } 2021 2022 /** 2023 * Query the number of statistics provided by ETHTOOL. 2024 * 2025 * @param dev 2026 * Pointer to Ethernet device. 2027 * 2028 * @return 2029 * Number of statistics on success, negative errno value otherwise and 2030 * rte_errno is set. 2031 */ 2032 int 2033 mlx5_os_get_stats_n(struct rte_eth_dev *dev) 2034 { 2035 struct ethtool_drvinfo drvinfo; 2036 struct ifreq ifr; 2037 int ret; 2038 2039 drvinfo.cmd = ETHTOOL_GDRVINFO; 2040 ifr.ifr_data = (caddr_t)&drvinfo; 2041 ret = mlx5_ifreq(dev, SIOCETHTOOL, &ifr); 2042 if (ret) { 2043 DRV_LOG(WARNING, "port %u unable to query number of statistics", 2044 dev->data->port_id); 2045 return ret; 2046 } 2047 return drvinfo.n_stats; 2048 } 2049 2050 static const struct mlx5_counter_ctrl mlx5_counters_init[] = { 2051 { 2052 .dpdk_name = "rx_port_unicast_bytes", 2053 .ctr_name = "rx_vport_unicast_bytes", 2054 }, 2055 { 2056 .dpdk_name = "rx_port_multicast_bytes", 2057 .ctr_name = "rx_vport_multicast_bytes", 2058 }, 2059 { 2060 .dpdk_name = "rx_port_broadcast_bytes", 2061 .ctr_name = "rx_vport_broadcast_bytes", 2062 }, 2063 { 2064 .dpdk_name = "rx_port_unicast_packets", 2065 .ctr_name = "rx_vport_unicast_packets", 2066 }, 2067 { 2068 .dpdk_name = "rx_port_multicast_packets", 2069 .ctr_name = "rx_vport_multicast_packets", 2070 }, 2071 { 2072 .dpdk_name = "rx_port_broadcast_packets", 2073 .ctr_name = "rx_vport_broadcast_packets", 2074 }, 2075 { 2076 .dpdk_name = "tx_port_unicast_bytes", 2077 .ctr_name = "tx_vport_unicast_bytes", 2078 }, 2079 { 2080 .dpdk_name = "tx_port_multicast_bytes", 2081 .ctr_name = "tx_vport_multicast_bytes", 2082 }, 2083 { 2084 .dpdk_name = "tx_port_broadcast_bytes", 2085 .ctr_name = "tx_vport_broadcast_bytes", 2086 }, 2087 { 2088 .dpdk_name = "tx_port_unicast_packets", 2089 .ctr_name = "tx_vport_unicast_packets", 2090 }, 2091 { 2092 .dpdk_name = "tx_port_multicast_packets", 2093 .ctr_name = "tx_vport_multicast_packets", 2094 }, 2095 { 2096 .dpdk_name = "tx_port_broadcast_packets", 2097 .ctr_name = "tx_vport_broadcast_packets", 2098 }, 2099 { 2100 .dpdk_name = "rx_wqe_err", 2101 .ctr_name = "rx_wqe_err", 2102 }, 2103 { 2104 .dpdk_name = "rx_crc_errors_phy", 2105 .ctr_name = "rx_crc_errors_phy", 2106 }, 2107 { 2108 .dpdk_name = "rx_in_range_len_errors_phy", 2109 .ctr_name = "rx_in_range_len_errors_phy", 2110 }, 2111 { 2112 .dpdk_name = "rx_symbol_err_phy", 2113 .ctr_name = "rx_symbol_err_phy", 2114 }, 2115 { 2116 .dpdk_name = "tx_errors_phy", 2117 .ctr_name = "tx_errors_phy", 2118 }, 2119 { 2120 .dpdk_name = "rx_out_of_buffer", 2121 .ctr_name = "out_of_buffer", 2122 .dev = 1, 2123 }, 2124 { 2125 .dpdk_name = "tx_packets_phy", 2126 .ctr_name = "tx_packets_phy", 2127 }, 2128 { 2129 .dpdk_name = "rx_packets_phy", 2130 .ctr_name = "rx_packets_phy", 2131 }, 2132 { 2133 .dpdk_name = "tx_discards_phy", 2134 .ctr_name = "tx_discards_phy", 2135 }, 2136 { 2137 .dpdk_name = "rx_discards_phy", 2138 .ctr_name = "rx_discards_phy", 2139 }, 2140 { 2141 .dpdk_name = "tx_bytes_phy", 2142 .ctr_name = "tx_bytes_phy", 2143 }, 2144 { 2145 .dpdk_name = "rx_bytes_phy", 2146 .ctr_name = "rx_bytes_phy", 2147 }, 2148 /* Representor only */ 2149 { 2150 .dpdk_name = "rx_packets", 2151 .ctr_name = "vport_rx_packets", 2152 }, 2153 { 2154 .dpdk_name = "rx_bytes", 2155 .ctr_name = "vport_rx_bytes", 2156 }, 2157 { 2158 .dpdk_name = "tx_packets", 2159 .ctr_name = "vport_tx_packets", 2160 }, 2161 { 2162 .dpdk_name = "tx_bytes", 2163 .ctr_name = "vport_tx_bytes", 2164 }, 2165 }; 2166 2167 static const unsigned int xstats_n = RTE_DIM(mlx5_counters_init); 2168 2169 /** 2170 * Init the structures to read device counters. 2171 * 2172 * @param dev 2173 * Pointer to Ethernet device. 2174 */ 2175 void 2176 mlx5_os_stats_init(struct rte_eth_dev *dev) 2177 { 2178 struct mlx5_priv *priv = dev->data->dev_private; 2179 struct mlx5_xstats_ctrl *xstats_ctrl = &priv->xstats_ctrl; 2180 struct mlx5_stats_ctrl *stats_ctrl = &priv->stats_ctrl; 2181 unsigned int i; 2182 unsigned int j; 2183 struct ifreq ifr; 2184 struct ethtool_gstrings *strings = NULL; 2185 unsigned int dev_stats_n; 2186 unsigned int str_sz; 2187 int ret; 2188 2189 /* So that it won't aggregate for each init. */ 2190 xstats_ctrl->mlx5_stats_n = 0; 2191 ret = mlx5_os_get_stats_n(dev); 2192 if (ret < 0) { 2193 DRV_LOG(WARNING, "port %u no extended statistics available", 2194 dev->data->port_id); 2195 return; 2196 } 2197 dev_stats_n = ret; 2198 /* Allocate memory to grab stat names and values. */ 2199 str_sz = dev_stats_n * ETH_GSTRING_LEN; 2200 strings = (struct ethtool_gstrings *) 2201 rte_malloc("xstats_strings", 2202 str_sz + sizeof(struct ethtool_gstrings), 0); 2203 if (!strings) { 2204 DRV_LOG(WARNING, "port %u unable to allocate memory for xstats", 2205 dev->data->port_id); 2206 return; 2207 } 2208 strings->cmd = ETHTOOL_GSTRINGS; 2209 strings->string_set = ETH_SS_STATS; 2210 strings->len = dev_stats_n; 2211 ifr.ifr_data = (caddr_t)strings; 2212 ret = mlx5_ifreq(dev, SIOCETHTOOL, &ifr); 2213 if (ret) { 2214 DRV_LOG(WARNING, "port %u unable to get statistic names", 2215 dev->data->port_id); 2216 goto free; 2217 } 2218 for (i = 0; i != dev_stats_n; ++i) { 2219 const char *curr_string = (const char *) 2220 &strings->data[i * ETH_GSTRING_LEN]; 2221 2222 for (j = 0; j != xstats_n; ++j) { 2223 if (!strcmp(mlx5_counters_init[j].ctr_name, 2224 curr_string)) { 2225 unsigned int idx = xstats_ctrl->mlx5_stats_n++; 2226 2227 xstats_ctrl->dev_table_idx[idx] = i; 2228 xstats_ctrl->info[idx] = mlx5_counters_init[j]; 2229 break; 2230 } 2231 } 2232 } 2233 /* Add dev counters. */ 2234 for (i = 0; i != xstats_n; ++i) { 2235 if (mlx5_counters_init[i].dev) { 2236 unsigned int idx = xstats_ctrl->mlx5_stats_n++; 2237 2238 xstats_ctrl->info[idx] = mlx5_counters_init[i]; 2239 xstats_ctrl->hw_stats[idx] = 0; 2240 } 2241 } 2242 MLX5_ASSERT(xstats_ctrl->mlx5_stats_n <= MLX5_MAX_XSTATS); 2243 xstats_ctrl->stats_n = dev_stats_n; 2244 /* Copy to base at first time. */ 2245 ret = mlx5_os_read_dev_counters(dev, xstats_ctrl->base); 2246 if (ret) 2247 DRV_LOG(ERR, "port %u cannot read device counters: %s", 2248 dev->data->port_id, strerror(rte_errno)); 2249 mlx5_os_read_dev_stat(priv, "out_of_buffer", &stats_ctrl->imissed_base); 2250 stats_ctrl->imissed = 0; 2251 free: 2252 rte_free(strings); 2253 } 2254 2255 /** 2256 * Set the reg_mr and dereg_mr call backs 2257 * 2258 * @param reg_mr_cb[out] 2259 * Pointer to reg_mr func 2260 * @param dereg_mr_cb[out] 2261 * Pointer to dereg_mr func 2262 * 2263 */ 2264 void 2265 mlx5_os_set_reg_mr_cb(mlx5_reg_mr_t *reg_mr_cb, 2266 mlx5_dereg_mr_t *dereg_mr_cb) 2267 { 2268 *reg_mr_cb = mlx5_verbs_ops.reg_mr; 2269 *dereg_mr_cb = mlx5_verbs_ops.dereg_mr; 2270 } 2271 2272 const struct eth_dev_ops mlx5_os_dev_ops = { 2273 .dev_configure = mlx5_dev_configure, 2274 .dev_start = mlx5_dev_start, 2275 .dev_stop = mlx5_dev_stop, 2276 .dev_set_link_down = mlx5_set_link_down, 2277 .dev_set_link_up = mlx5_set_link_up, 2278 .dev_close = mlx5_dev_close, 2279 .promiscuous_enable = mlx5_promiscuous_enable, 2280 .promiscuous_disable = mlx5_promiscuous_disable, 2281 .allmulticast_enable = mlx5_allmulticast_enable, 2282 .allmulticast_disable = mlx5_allmulticast_disable, 2283 .link_update = mlx5_link_update, 2284 .stats_get = mlx5_stats_get, 2285 .stats_reset = mlx5_stats_reset, 2286 .xstats_get = mlx5_xstats_get, 2287 .xstats_reset = mlx5_xstats_reset, 2288 .xstats_get_names = mlx5_xstats_get_names, 2289 .fw_version_get = mlx5_fw_version_get, 2290 .dev_infos_get = mlx5_dev_infos_get, 2291 .read_clock = mlx5_read_clock, 2292 .dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get, 2293 .vlan_filter_set = mlx5_vlan_filter_set, 2294 .rx_queue_setup = mlx5_rx_queue_setup, 2295 .rx_hairpin_queue_setup = mlx5_rx_hairpin_queue_setup, 2296 .tx_queue_setup = mlx5_tx_queue_setup, 2297 .tx_hairpin_queue_setup = mlx5_tx_hairpin_queue_setup, 2298 .rx_queue_release = mlx5_rx_queue_release, 2299 .tx_queue_release = mlx5_tx_queue_release, 2300 .flow_ctrl_get = mlx5_dev_get_flow_ctrl, 2301 .flow_ctrl_set = mlx5_dev_set_flow_ctrl, 2302 .mac_addr_remove = mlx5_mac_addr_remove, 2303 .mac_addr_add = mlx5_mac_addr_add, 2304 .mac_addr_set = mlx5_mac_addr_set, 2305 .set_mc_addr_list = mlx5_set_mc_addr_list, 2306 .mtu_set = mlx5_dev_set_mtu, 2307 .vlan_strip_queue_set = mlx5_vlan_strip_queue_set, 2308 .vlan_offload_set = mlx5_vlan_offload_set, 2309 .reta_update = mlx5_dev_rss_reta_update, 2310 .reta_query = mlx5_dev_rss_reta_query, 2311 .rss_hash_update = mlx5_rss_hash_update, 2312 .rss_hash_conf_get = mlx5_rss_hash_conf_get, 2313 .filter_ctrl = mlx5_dev_filter_ctrl, 2314 .rx_descriptor_status = mlx5_rx_descriptor_status, 2315 .tx_descriptor_status = mlx5_tx_descriptor_status, 2316 .rxq_info_get = mlx5_rxq_info_get, 2317 .txq_info_get = mlx5_txq_info_get, 2318 .rx_burst_mode_get = mlx5_rx_burst_mode_get, 2319 .tx_burst_mode_get = mlx5_tx_burst_mode_get, 2320 .rx_queue_count = mlx5_rx_queue_count, 2321 .rx_queue_intr_enable = mlx5_rx_intr_enable, 2322 .rx_queue_intr_disable = mlx5_rx_intr_disable, 2323 .is_removed = mlx5_is_removed, 2324 .udp_tunnel_port_add = mlx5_udp_tunnel_port_add, 2325 .get_module_info = mlx5_get_module_info, 2326 .get_module_eeprom = mlx5_get_module_eeprom, 2327 .hairpin_cap_get = mlx5_hairpin_cap_get, 2328 .mtr_ops_get = mlx5_flow_meter_ops_get, 2329 }; 2330 2331 /* Available operations from secondary process. */ 2332 const struct eth_dev_ops mlx5_os_dev_sec_ops = { 2333 .stats_get = mlx5_stats_get, 2334 .stats_reset = mlx5_stats_reset, 2335 .xstats_get = mlx5_xstats_get, 2336 .xstats_reset = mlx5_xstats_reset, 2337 .xstats_get_names = mlx5_xstats_get_names, 2338 .fw_version_get = mlx5_fw_version_get, 2339 .dev_infos_get = mlx5_dev_infos_get, 2340 .rx_descriptor_status = mlx5_rx_descriptor_status, 2341 .tx_descriptor_status = mlx5_tx_descriptor_status, 2342 .rxq_info_get = mlx5_rxq_info_get, 2343 .txq_info_get = mlx5_txq_info_get, 2344 .rx_burst_mode_get = mlx5_rx_burst_mode_get, 2345 .tx_burst_mode_get = mlx5_tx_burst_mode_get, 2346 .get_module_info = mlx5_get_module_info, 2347 .get_module_eeprom = mlx5_get_module_eeprom, 2348 }; 2349 2350 /* Available operations in flow isolated mode. */ 2351 const struct eth_dev_ops mlx5_os_dev_ops_isolate = { 2352 .dev_configure = mlx5_dev_configure, 2353 .dev_start = mlx5_dev_start, 2354 .dev_stop = mlx5_dev_stop, 2355 .dev_set_link_down = mlx5_set_link_down, 2356 .dev_set_link_up = mlx5_set_link_up, 2357 .dev_close = mlx5_dev_close, 2358 .promiscuous_enable = mlx5_promiscuous_enable, 2359 .promiscuous_disable = mlx5_promiscuous_disable, 2360 .allmulticast_enable = mlx5_allmulticast_enable, 2361 .allmulticast_disable = mlx5_allmulticast_disable, 2362 .link_update = mlx5_link_update, 2363 .stats_get = mlx5_stats_get, 2364 .stats_reset = mlx5_stats_reset, 2365 .xstats_get = mlx5_xstats_get, 2366 .xstats_reset = mlx5_xstats_reset, 2367 .xstats_get_names = mlx5_xstats_get_names, 2368 .fw_version_get = mlx5_fw_version_get, 2369 .dev_infos_get = mlx5_dev_infos_get, 2370 .dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get, 2371 .vlan_filter_set = mlx5_vlan_filter_set, 2372 .rx_queue_setup = mlx5_rx_queue_setup, 2373 .rx_hairpin_queue_setup = mlx5_rx_hairpin_queue_setup, 2374 .tx_queue_setup = mlx5_tx_queue_setup, 2375 .tx_hairpin_queue_setup = mlx5_tx_hairpin_queue_setup, 2376 .rx_queue_release = mlx5_rx_queue_release, 2377 .tx_queue_release = mlx5_tx_queue_release, 2378 .flow_ctrl_get = mlx5_dev_get_flow_ctrl, 2379 .flow_ctrl_set = mlx5_dev_set_flow_ctrl, 2380 .mac_addr_remove = mlx5_mac_addr_remove, 2381 .mac_addr_add = mlx5_mac_addr_add, 2382 .mac_addr_set = mlx5_mac_addr_set, 2383 .set_mc_addr_list = mlx5_set_mc_addr_list, 2384 .mtu_set = mlx5_dev_set_mtu, 2385 .vlan_strip_queue_set = mlx5_vlan_strip_queue_set, 2386 .vlan_offload_set = mlx5_vlan_offload_set, 2387 .filter_ctrl = mlx5_dev_filter_ctrl, 2388 .rx_descriptor_status = mlx5_rx_descriptor_status, 2389 .tx_descriptor_status = mlx5_tx_descriptor_status, 2390 .rxq_info_get = mlx5_rxq_info_get, 2391 .txq_info_get = mlx5_txq_info_get, 2392 .rx_burst_mode_get = mlx5_rx_burst_mode_get, 2393 .tx_burst_mode_get = mlx5_tx_burst_mode_get, 2394 .rx_queue_intr_enable = mlx5_rx_intr_enable, 2395 .rx_queue_intr_disable = mlx5_rx_intr_disable, 2396 .is_removed = mlx5_is_removed, 2397 .get_module_info = mlx5_get_module_info, 2398 .get_module_eeprom = mlx5_get_module_eeprom, 2399 .hairpin_cap_get = mlx5_hairpin_cap_get, 2400 .mtr_ops_get = mlx5_flow_meter_ops_get, 2401 }; 2402