xref: /dpdk/drivers/net/mlx5/linux/mlx5_os.c (revision febcac7b46cdff5e3e12dd049ea191963cabbff7)
1f44b09f9SOphir Munk /* SPDX-License-Identifier: BSD-3-Clause
2f44b09f9SOphir Munk  * Copyright 2015 6WIND S.A.
3f44b09f9SOphir Munk  * Copyright 2020 Mellanox Technologies, Ltd
4f44b09f9SOphir Munk  */
5f44b09f9SOphir Munk 
6f44b09f9SOphir Munk #include <stddef.h>
7f44b09f9SOphir Munk #include <unistd.h>
8f44b09f9SOphir Munk #include <string.h>
9f44b09f9SOphir Munk #include <stdint.h>
10f44b09f9SOphir Munk #include <stdlib.h>
11f44b09f9SOphir Munk #include <errno.h>
12f44b09f9SOphir Munk #include <net/if.h>
13f44b09f9SOphir Munk #include <linux/rtnetlink.h>
1473bf9235SOphir Munk #include <linux/sockios.h>
1573bf9235SOphir Munk #include <linux/ethtool.h>
16f44b09f9SOphir Munk #include <fcntl.h>
17f44b09f9SOphir Munk 
18f44b09f9SOphir Munk #include <rte_malloc.h>
19df96fd0dSBruce Richardson #include <ethdev_driver.h>
20df96fd0dSBruce Richardson #include <ethdev_pci.h>
21f44b09f9SOphir Munk #include <rte_pci.h>
22f44b09f9SOphir Munk #include <rte_bus_pci.h>
23919488fbSXueming Li #include <rte_bus_auxiliary.h>
24f44b09f9SOphir Munk #include <rte_common.h>
25f44b09f9SOphir Munk #include <rte_kvargs.h>
26f44b09f9SOphir Munk #include <rte_rwlock.h>
27f44b09f9SOphir Munk #include <rte_spinlock.h>
28f44b09f9SOphir Munk #include <rte_string_fns.h>
29f44b09f9SOphir Munk #include <rte_alarm.h>
302aba9fc7SOphir Munk #include <rte_eal_paging.h>
31f44b09f9SOphir Munk 
32f44b09f9SOphir Munk #include <mlx5_glue.h>
33f44b09f9SOphir Munk #include <mlx5_devx_cmds.h>
34f44b09f9SOphir Munk #include <mlx5_common.h>
352eb4d010SOphir Munk #include <mlx5_common_mp.h>
36d5ed8aa9SOphir Munk #include <mlx5_common_mr.h>
375522da6bSSuanming Mou #include <mlx5_malloc.h>
38f44b09f9SOphir Munk 
39f44b09f9SOphir Munk #include "mlx5_defs.h"
40f44b09f9SOphir Munk #include "mlx5.h"
41391b8bccSOphir Munk #include "mlx5_common_os.h"
42f44b09f9SOphir Munk #include "mlx5_utils.h"
43f44b09f9SOphir Munk #include "mlx5_rxtx.h"
44151cbe3aSMichael Baum #include "mlx5_rx.h"
45377b69fbSMichael Baum #include "mlx5_tx.h"
46f44b09f9SOphir Munk #include "mlx5_autoconf.h"
47f44b09f9SOphir Munk #include "mlx5_flow.h"
48f44b09f9SOphir Munk #include "rte_pmd_mlx5.h"
494f96d913SOphir Munk #include "mlx5_verbs.h"
50f00f6562SOphir Munk #include "mlx5_nl.h"
516deb19e1SMichael Baum #include "mlx5_devx.h"
52f44b09f9SOphir Munk 
532eb4d010SOphir Munk #ifndef HAVE_IBV_MLX5_MOD_MPW
542eb4d010SOphir Munk #define MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED (1 << 2)
552eb4d010SOphir Munk #define MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW (1 << 3)
562eb4d010SOphir Munk #endif
572eb4d010SOphir Munk 
582eb4d010SOphir Munk #ifndef HAVE_IBV_MLX5_MOD_CQE_128B_COMP
592eb4d010SOphir Munk #define MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP (1 << 4)
602eb4d010SOphir Munk #endif
612eb4d010SOphir Munk 
622e86c4e5SOphir Munk static const char *MZ_MLX5_PMD_SHARED_DATA = "mlx5_pmd_shared_data";
632e86c4e5SOphir Munk 
642e86c4e5SOphir Munk /* Spinlock for mlx5_shared_data allocation. */
652e86c4e5SOphir Munk static rte_spinlock_t mlx5_shared_data_lock = RTE_SPINLOCK_INITIALIZER;
662e86c4e5SOphir Munk 
672e86c4e5SOphir Munk /* Process local data for secondary processes. */
682e86c4e5SOphir Munk static struct mlx5_local_data mlx5_local_data;
692e86c4e5SOphir Munk 
70b4edeaf3SSuanming Mou /* rte flow indexed pool configuration. */
71b4edeaf3SSuanming Mou static struct mlx5_indexed_pool_config icfg[] = {
72b4edeaf3SSuanming Mou 	{
73b4edeaf3SSuanming Mou 		.size = sizeof(struct rte_flow),
74b4edeaf3SSuanming Mou 		.trunk_size = 64,
75b4edeaf3SSuanming Mou 		.need_lock = 1,
76b4edeaf3SSuanming Mou 		.release_mem_en = 0,
77b4edeaf3SSuanming Mou 		.malloc = mlx5_malloc,
78b4edeaf3SSuanming Mou 		.free = mlx5_free,
79b4edeaf3SSuanming Mou 		.per_core_cache = 0,
80b4edeaf3SSuanming Mou 		.type = "ctl_flow_ipool",
81b4edeaf3SSuanming Mou 	},
82b4edeaf3SSuanming Mou 	{
83b4edeaf3SSuanming Mou 		.size = sizeof(struct rte_flow),
84b4edeaf3SSuanming Mou 		.trunk_size = 64,
85b4edeaf3SSuanming Mou 		.grow_trunk = 3,
86b4edeaf3SSuanming Mou 		.grow_shift = 2,
87b4edeaf3SSuanming Mou 		.need_lock = 1,
88b4edeaf3SSuanming Mou 		.release_mem_en = 0,
89b4edeaf3SSuanming Mou 		.malloc = mlx5_malloc,
90b4edeaf3SSuanming Mou 		.free = mlx5_free,
91b4edeaf3SSuanming Mou 		.per_core_cache = 1 << 14,
92b4edeaf3SSuanming Mou 		.type = "rte_flow_ipool",
93b4edeaf3SSuanming Mou 	},
94b4edeaf3SSuanming Mou 	{
95b4edeaf3SSuanming Mou 		.size = sizeof(struct rte_flow),
96b4edeaf3SSuanming Mou 		.trunk_size = 64,
97b4edeaf3SSuanming Mou 		.grow_trunk = 3,
98b4edeaf3SSuanming Mou 		.grow_shift = 2,
99b4edeaf3SSuanming Mou 		.need_lock = 1,
100b4edeaf3SSuanming Mou 		.release_mem_en = 0,
101b4edeaf3SSuanming Mou 		.malloc = mlx5_malloc,
102b4edeaf3SSuanming Mou 		.free = mlx5_free,
103b4edeaf3SSuanming Mou 		.per_core_cache = 0,
104b4edeaf3SSuanming Mou 		.type = "mcp_flow_ipool",
105b4edeaf3SSuanming Mou 	},
106b4edeaf3SSuanming Mou };
107b4edeaf3SSuanming Mou 
108f44b09f9SOphir Munk /**
10908d1838fSDekel Peled  * Set the completion channel file descriptor interrupt as non-blocking.
11008d1838fSDekel Peled  *
11108d1838fSDekel Peled  * @param[in] rxq_obj
11208d1838fSDekel Peled  *   Pointer to RQ channel object, which includes the channel fd
11308d1838fSDekel Peled  *
11408d1838fSDekel Peled  * @param[out] fd
11508d1838fSDekel Peled  *   The file descriptor (representing the intetrrupt) used in this channel.
11608d1838fSDekel Peled  *
11708d1838fSDekel Peled  * @return
11808d1838fSDekel Peled  *   0 on successfully setting the fd to non-blocking, non-zero otherwise.
11908d1838fSDekel Peled  */
12008d1838fSDekel Peled int
12108d1838fSDekel Peled mlx5_os_set_nonblock_channel_fd(int fd)
12208d1838fSDekel Peled {
12308d1838fSDekel Peled 	int flags;
12408d1838fSDekel Peled 
12508d1838fSDekel Peled 	flags = fcntl(fd, F_GETFL);
12608d1838fSDekel Peled 	return fcntl(fd, F_SETFL, flags | O_NONBLOCK);
12708d1838fSDekel Peled }
12808d1838fSDekel Peled 
12908d1838fSDekel Peled /**
130e85f623eSOphir Munk  * Get mlx5 device attributes. The glue function query_device_ex() is called
131e85f623eSOphir Munk  * with out parameter of type 'struct ibv_device_attr_ex *'. Then fill in mlx5
132e85f623eSOphir Munk  * device attributes from the glue out parameter.
133e85f623eSOphir Munk  *
134fe46b20cSMichael Baum  * @param cdev
135fe46b20cSMichael Baum  *   Pointer to mlx5 device.
136e85f623eSOphir Munk  *
137e85f623eSOphir Munk  * @param device_attr
138e85f623eSOphir Munk  *   Pointer to mlx5 device attributes.
139e85f623eSOphir Munk  *
140e85f623eSOphir Munk  * @return
141e85f623eSOphir Munk  *   0 on success, non zero error number otherwise
142e85f623eSOphir Munk  */
143e85f623eSOphir Munk int
144fe46b20cSMichael Baum mlx5_os_get_dev_attr(struct mlx5_common_device *cdev,
145fe46b20cSMichael Baum 		     struct mlx5_dev_attr *device_attr)
146e85f623eSOphir Munk {
147e85f623eSOphir Munk 	int err;
148fe46b20cSMichael Baum 	struct ibv_context *ctx = cdev->ctx;
149e85f623eSOphir Munk 	struct ibv_device_attr_ex attr_ex;
150fe46b20cSMichael Baum 
151e85f623eSOphir Munk 	memset(device_attr, 0, sizeof(*device_attr));
152e85f623eSOphir Munk 	err = mlx5_glue->query_device_ex(ctx, NULL, &attr_ex);
153e85f623eSOphir Munk 	if (err)
154e85f623eSOphir Munk 		return err;
155e85f623eSOphir Munk 	device_attr->device_cap_flags_ex = attr_ex.device_cap_flags_ex;
156e85f623eSOphir Munk 	device_attr->max_qp_wr = attr_ex.orig_attr.max_qp_wr;
157e85f623eSOphir Munk 	device_attr->max_sge = attr_ex.orig_attr.max_sge;
158e85f623eSOphir Munk 	device_attr->max_cq = attr_ex.orig_attr.max_cq;
1591f29d15eSOphir Munk 	device_attr->max_cqe = attr_ex.orig_attr.max_cqe;
1601f29d15eSOphir Munk 	device_attr->max_mr = attr_ex.orig_attr.max_mr;
1611f29d15eSOphir Munk 	device_attr->max_pd = attr_ex.orig_attr.max_pd;
162e85f623eSOphir Munk 	device_attr->max_qp = attr_ex.orig_attr.max_qp;
1631f29d15eSOphir Munk 	device_attr->max_srq = attr_ex.orig_attr.max_srq;
1641f29d15eSOphir Munk 	device_attr->max_srq_wr = attr_ex.orig_attr.max_srq_wr;
165e85f623eSOphir Munk 	device_attr->raw_packet_caps = attr_ex.raw_packet_caps;
166e85f623eSOphir Munk 	device_attr->max_rwq_indirection_table_size =
167e85f623eSOphir Munk 		attr_ex.rss_caps.max_rwq_indirection_table_size;
168e85f623eSOphir Munk 	device_attr->max_tso = attr_ex.tso_caps.max_tso;
169e85f623eSOphir Munk 	device_attr->tso_supported_qpts = attr_ex.tso_caps.supported_qpts;
170e85f623eSOphir Munk 
171e85f623eSOphir Munk 	struct mlx5dv_context dv_attr = { .comp_mask = 0 };
172e85f623eSOphir Munk 	err = mlx5_glue->dv_query_device(ctx, &dv_attr);
173e85f623eSOphir Munk 	if (err)
174e85f623eSOphir Munk 		return err;
175e85f623eSOphir Munk 
176e85f623eSOphir Munk 	device_attr->flags = dv_attr.flags;
177e85f623eSOphir Munk 	device_attr->comp_mask = dv_attr.comp_mask;
178e85f623eSOphir Munk #ifdef HAVE_IBV_MLX5_MOD_SWP
179e85f623eSOphir Munk 	device_attr->sw_parsing_offloads =
180e85f623eSOphir Munk 		dv_attr.sw_parsing_caps.sw_parsing_offloads;
181e85f623eSOphir Munk #endif
182e85f623eSOphir Munk 	device_attr->min_single_stride_log_num_of_bytes =
183e85f623eSOphir Munk 		dv_attr.striding_rq_caps.min_single_stride_log_num_of_bytes;
184e85f623eSOphir Munk 	device_attr->max_single_stride_log_num_of_bytes =
185e85f623eSOphir Munk 		dv_attr.striding_rq_caps.max_single_stride_log_num_of_bytes;
186e85f623eSOphir Munk 	device_attr->min_single_wqe_log_num_of_strides =
187e85f623eSOphir Munk 		dv_attr.striding_rq_caps.min_single_wqe_log_num_of_strides;
188e85f623eSOphir Munk 	device_attr->max_single_wqe_log_num_of_strides =
189e85f623eSOphir Munk 		dv_attr.striding_rq_caps.max_single_wqe_log_num_of_strides;
190e85f623eSOphir Munk 	device_attr->stride_supported_qpts =
191e85f623eSOphir Munk 		dv_attr.striding_rq_caps.supported_qpts;
192e85f623eSOphir Munk #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT
193e85f623eSOphir Munk 	device_attr->tunnel_offloads_caps = dv_attr.tunnel_offloads_caps;
194e85f623eSOphir Munk #endif
195520e3f48SKamil Vojanec 	strlcpy(device_attr->fw_ver, attr_ex.orig_attr.fw_ver,
196520e3f48SKamil Vojanec 		sizeof(device_attr->fw_ver));
197e85f623eSOphir Munk 
198e85f623eSOphir Munk 	return err;
199e85f623eSOphir Munk }
2002eb4d010SOphir Munk 
2012eb4d010SOphir Munk /**
202630a587bSRongwei Liu  * Detect misc5 support or not
203630a587bSRongwei Liu  *
204630a587bSRongwei Liu  * @param[in] priv
205630a587bSRongwei Liu  *   Device private data pointer
206630a587bSRongwei Liu  */
207630a587bSRongwei Liu #ifdef HAVE_MLX5DV_DR
208630a587bSRongwei Liu static void
209630a587bSRongwei Liu __mlx5_discovery_misc5_cap(struct mlx5_priv *priv)
210630a587bSRongwei Liu {
211630a587bSRongwei Liu #ifdef HAVE_IBV_FLOW_DV_SUPPORT
212630a587bSRongwei Liu 	/* Dummy VxLAN matcher to detect rdma-core misc5 cap
213630a587bSRongwei Liu 	 * Case: IPv4--->UDP--->VxLAN--->vni
214630a587bSRongwei Liu 	 */
215630a587bSRongwei Liu 	void *tbl;
216630a587bSRongwei Liu 	struct mlx5_flow_dv_match_params matcher_mask;
217630a587bSRongwei Liu 	void *match_m;
218630a587bSRongwei Liu 	void *matcher;
219630a587bSRongwei Liu 	void *headers_m;
220630a587bSRongwei Liu 	void *misc5_m;
221630a587bSRongwei Liu 	uint32_t *tunnel_header_m;
222630a587bSRongwei Liu 	struct mlx5dv_flow_matcher_attr dv_attr;
223630a587bSRongwei Liu 
224630a587bSRongwei Liu 	memset(&matcher_mask, 0, sizeof(matcher_mask));
225630a587bSRongwei Liu 	matcher_mask.size = sizeof(matcher_mask.buf);
226630a587bSRongwei Liu 	match_m = matcher_mask.buf;
227630a587bSRongwei Liu 	headers_m = MLX5_ADDR_OF(fte_match_param, match_m, outer_headers);
228630a587bSRongwei Liu 	misc5_m = MLX5_ADDR_OF(fte_match_param,
229630a587bSRongwei Liu 			       match_m, misc_parameters_5);
230630a587bSRongwei Liu 	tunnel_header_m = (uint32_t *)
231630a587bSRongwei Liu 				MLX5_ADDR_OF(fte_match_set_misc5,
232630a587bSRongwei Liu 				misc5_m, tunnel_header_1);
233630a587bSRongwei Liu 	MLX5_SET(fte_match_set_lyr_2_4, headers_m, ip_protocol, 0xff);
234630a587bSRongwei Liu 	MLX5_SET(fte_match_set_lyr_2_4, headers_m, ip_version, 4);
235630a587bSRongwei Liu 	MLX5_SET(fte_match_set_lyr_2_4, headers_m, udp_dport, 0xffff);
236630a587bSRongwei Liu 	*tunnel_header_m = 0xffffff;
237630a587bSRongwei Liu 
238630a587bSRongwei Liu 	tbl = mlx5_glue->dr_create_flow_tbl(priv->sh->rx_domain, 1);
239630a587bSRongwei Liu 	if (!tbl) {
240630a587bSRongwei Liu 		DRV_LOG(INFO, "No SW steering support");
241630a587bSRongwei Liu 		return;
242630a587bSRongwei Liu 	}
243630a587bSRongwei Liu 	dv_attr.type = IBV_FLOW_ATTR_NORMAL,
244630a587bSRongwei Liu 	dv_attr.match_mask = (void *)&matcher_mask,
245630a587bSRongwei Liu 	dv_attr.match_criteria_enable =
246630a587bSRongwei Liu 			(1 << MLX5_MATCH_CRITERIA_ENABLE_OUTER_BIT) |
247630a587bSRongwei Liu 			(1 << MLX5_MATCH_CRITERIA_ENABLE_MISC5_BIT);
248630a587bSRongwei Liu 	dv_attr.priority = 3;
249630a587bSRongwei Liu #ifdef HAVE_MLX5DV_DR_ESWITCH
250630a587bSRongwei Liu 	void *misc2_m;
251630a587bSRongwei Liu 	if (priv->config.dv_esw_en) {
252630a587bSRongwei Liu 		/* FDB enabled reg_c_0 */
253630a587bSRongwei Liu 		dv_attr.match_criteria_enable |=
254630a587bSRongwei Liu 				(1 << MLX5_MATCH_CRITERIA_ENABLE_MISC2_BIT);
255630a587bSRongwei Liu 		misc2_m = MLX5_ADDR_OF(fte_match_param,
256630a587bSRongwei Liu 				       match_m, misc_parameters_2);
257630a587bSRongwei Liu 		MLX5_SET(fte_match_set_misc2, misc2_m,
258630a587bSRongwei Liu 			 metadata_reg_c_0, 0xffff);
259630a587bSRongwei Liu 	}
260630a587bSRongwei Liu #endif
261ca1418ceSMichael Baum 	matcher = mlx5_glue->dv_create_flow_matcher(priv->sh->cdev->ctx,
262630a587bSRongwei Liu 						    &dv_attr, tbl);
263630a587bSRongwei Liu 	if (matcher) {
264630a587bSRongwei Liu 		priv->sh->misc5_cap = 1;
265630a587bSRongwei Liu 		mlx5_glue->dv_destroy_flow_matcher(matcher);
266630a587bSRongwei Liu 	}
267630a587bSRongwei Liu 	mlx5_glue->dr_destroy_flow_tbl(tbl);
268630a587bSRongwei Liu #else
269630a587bSRongwei Liu 	RTE_SET_USED(priv);
270630a587bSRongwei Liu #endif
271630a587bSRongwei Liu }
272630a587bSRongwei Liu #endif
273630a587bSRongwei Liu 
274630a587bSRongwei Liu /**
2752eb4d010SOphir Munk  * Initialize DR related data within private structure.
2762eb4d010SOphir Munk  * Routine checks the reference counter and does actual
2772eb4d010SOphir Munk  * resources creation/initialization only if counter is zero.
2782eb4d010SOphir Munk  *
2792eb4d010SOphir Munk  * @param[in] priv
2802eb4d010SOphir Munk  *   Pointer to the private device data structure.
2812eb4d010SOphir Munk  *
2822eb4d010SOphir Munk  * @return
2832eb4d010SOphir Munk  *   Zero on success, positive error code otherwise.
2842eb4d010SOphir Munk  */
2852eb4d010SOphir Munk static int
2862eb4d010SOphir Munk mlx5_alloc_shared_dr(struct mlx5_priv *priv)
2872eb4d010SOphir Munk {
2882eb4d010SOphir Munk 	struct mlx5_dev_ctx_shared *sh = priv->sh;
289961b6774SMatan Azrad 	char s[MLX5_NAME_SIZE] __rte_unused;
29016dbba25SXueming Li 	int err;
2912eb4d010SOphir Munk 
29216dbba25SXueming Li 	MLX5_ASSERT(sh && sh->refcnt);
29316dbba25SXueming Li 	if (sh->refcnt > 1)
29416dbba25SXueming Li 		return 0;
2952eb4d010SOphir Munk 	err = mlx5_alloc_table_hash_list(priv);
2962eb4d010SOphir Munk 	if (err)
297291140c6SSuanming Mou 		goto error;
298291140c6SSuanming Mou 	/* The resources below are only valid with DV support. */
299291140c6SSuanming Mou #ifdef HAVE_IBV_FLOW_DV_SUPPORT
300491b7137SMatan Azrad 	/* Init port id action list. */
301e78e5408SMatan Azrad 	snprintf(s, sizeof(s), "%s_port_id_action_list", sh->ibdev_name);
302d03b7860SSuanming Mou 	sh->port_id_action_list = mlx5_list_create(s, sh, true,
3030fd5f82aSXueming Li 						   flow_dv_port_id_create_cb,
3040fd5f82aSXueming Li 						   flow_dv_port_id_match_cb,
305491b7137SMatan Azrad 						   flow_dv_port_id_remove_cb,
306491b7137SMatan Azrad 						   flow_dv_port_id_clone_cb,
307491b7137SMatan Azrad 						 flow_dv_port_id_clone_free_cb);
308679f46c7SMatan Azrad 	if (!sh->port_id_action_list)
309679f46c7SMatan Azrad 		goto error;
310491b7137SMatan Azrad 	/* Init push vlan action list. */
311e78e5408SMatan Azrad 	snprintf(s, sizeof(s), "%s_push_vlan_action_list", sh->ibdev_name);
312d03b7860SSuanming Mou 	sh->push_vlan_action_list = mlx5_list_create(s, sh, true,
3133422af2aSXueming Li 						    flow_dv_push_vlan_create_cb,
3143422af2aSXueming Li 						    flow_dv_push_vlan_match_cb,
315491b7137SMatan Azrad 						    flow_dv_push_vlan_remove_cb,
316491b7137SMatan Azrad 						    flow_dv_push_vlan_clone_cb,
317491b7137SMatan Azrad 					       flow_dv_push_vlan_clone_free_cb);
318679f46c7SMatan Azrad 	if (!sh->push_vlan_action_list)
319679f46c7SMatan Azrad 		goto error;
320491b7137SMatan Azrad 	/* Init sample action list. */
321e78e5408SMatan Azrad 	snprintf(s, sizeof(s), "%s_sample_action_list", sh->ibdev_name);
322d03b7860SSuanming Mou 	sh->sample_action_list = mlx5_list_create(s, sh, true,
32319784141SSuanming Mou 						  flow_dv_sample_create_cb,
32419784141SSuanming Mou 						  flow_dv_sample_match_cb,
325491b7137SMatan Azrad 						  flow_dv_sample_remove_cb,
326491b7137SMatan Azrad 						  flow_dv_sample_clone_cb,
327491b7137SMatan Azrad 						  flow_dv_sample_clone_free_cb);
328679f46c7SMatan Azrad 	if (!sh->sample_action_list)
329679f46c7SMatan Azrad 		goto error;
330491b7137SMatan Azrad 	/* Init dest array action list. */
331e78e5408SMatan Azrad 	snprintf(s, sizeof(s), "%s_dest_array_list", sh->ibdev_name);
332d03b7860SSuanming Mou 	sh->dest_array_list = mlx5_list_create(s, sh, true,
33319784141SSuanming Mou 					       flow_dv_dest_array_create_cb,
33419784141SSuanming Mou 					       flow_dv_dest_array_match_cb,
335491b7137SMatan Azrad 					       flow_dv_dest_array_remove_cb,
336491b7137SMatan Azrad 					       flow_dv_dest_array_clone_cb,
337491b7137SMatan Azrad 					      flow_dv_dest_array_clone_free_cb);
338679f46c7SMatan Azrad 	if (!sh->dest_array_list)
339679f46c7SMatan Azrad 		goto error;
3409086ac09SGregory Etelson 	/* Init shared flex parsers list, no need lcore_share */
3419086ac09SGregory Etelson 	snprintf(s, sizeof(s), "%s_flex_parsers_list", sh->ibdev_name);
3429086ac09SGregory Etelson 	sh->flex_parsers_dv = mlx5_list_create(s, sh, false,
3439086ac09SGregory Etelson 					       mlx5_flex_parser_create_cb,
3449086ac09SGregory Etelson 					       mlx5_flex_parser_match_cb,
3459086ac09SGregory Etelson 					       mlx5_flex_parser_remove_cb,
3469086ac09SGregory Etelson 					       mlx5_flex_parser_clone_cb,
3479086ac09SGregory Etelson 					       mlx5_flex_parser_clone_free_cb);
3489086ac09SGregory Etelson 	if (!sh->flex_parsers_dv)
3499086ac09SGregory Etelson 		goto error;
350291140c6SSuanming Mou #endif
3512eb4d010SOphir Munk #ifdef HAVE_MLX5DV_DR
3522eb4d010SOphir Munk 	void *domain;
3532eb4d010SOphir Munk 
3542eb4d010SOphir Munk 	/* Reference counter is zero, we should initialize structures. */
355ca1418ceSMichael Baum 	domain = mlx5_glue->dr_create_domain(sh->cdev->ctx,
3562eb4d010SOphir Munk 					     MLX5DV_DR_DOMAIN_TYPE_NIC_RX);
3572eb4d010SOphir Munk 	if (!domain) {
3582eb4d010SOphir Munk 		DRV_LOG(ERR, "ingress mlx5dv_dr_create_domain failed");
3592eb4d010SOphir Munk 		err = errno;
3602eb4d010SOphir Munk 		goto error;
3612eb4d010SOphir Munk 	}
3622eb4d010SOphir Munk 	sh->rx_domain = domain;
363ca1418ceSMichael Baum 	domain = mlx5_glue->dr_create_domain(sh->cdev->ctx,
3642eb4d010SOphir Munk 					     MLX5DV_DR_DOMAIN_TYPE_NIC_TX);
3652eb4d010SOphir Munk 	if (!domain) {
3662eb4d010SOphir Munk 		DRV_LOG(ERR, "egress mlx5dv_dr_create_domain failed");
3672eb4d010SOphir Munk 		err = errno;
3682eb4d010SOphir Munk 		goto error;
3692eb4d010SOphir Munk 	}
3702eb4d010SOphir Munk 	sh->tx_domain = domain;
3712eb4d010SOphir Munk #ifdef HAVE_MLX5DV_DR_ESWITCH
3722eb4d010SOphir Munk 	if (priv->config.dv_esw_en) {
373ca1418ceSMichael Baum 		domain = mlx5_glue->dr_create_domain(sh->cdev->ctx,
374ca1418ceSMichael Baum 						     MLX5DV_DR_DOMAIN_TYPE_FDB);
3752eb4d010SOphir Munk 		if (!domain) {
3762eb4d010SOphir Munk 			DRV_LOG(ERR, "FDB mlx5dv_dr_create_domain failed");
3772eb4d010SOphir Munk 			err = errno;
3782eb4d010SOphir Munk 			goto error;
3792eb4d010SOphir Munk 		}
3802eb4d010SOphir Munk 		sh->fdb_domain = domain;
381da845ae9SViacheslav Ovsiienko 	}
382da845ae9SViacheslav Ovsiienko 	/*
383da845ae9SViacheslav Ovsiienko 	 * The drop action is just some dummy placeholder in rdma-core. It
384da845ae9SViacheslav Ovsiienko 	 * does not belong to domains and has no any attributes, and, can be
385da845ae9SViacheslav Ovsiienko 	 * shared by the entire device.
386da845ae9SViacheslav Ovsiienko 	 */
387da845ae9SViacheslav Ovsiienko 	sh->dr_drop_action = mlx5_glue->dr_create_flow_action_drop();
388da845ae9SViacheslav Ovsiienko 	if (!sh->dr_drop_action) {
389da845ae9SViacheslav Ovsiienko 		DRV_LOG(ERR, "FDB mlx5dv_dr_create_flow_action_drop");
390da845ae9SViacheslav Ovsiienko 		err = errno;
391da845ae9SViacheslav Ovsiienko 		goto error;
3922eb4d010SOphir Munk 	}
3932eb4d010SOphir Munk #endif
394f3020a33SSuanming Mou 	if (!sh->tunnel_hub && priv->config.dv_miss_info)
3954ec6360dSGregory Etelson 		err = mlx5_alloc_tunnel_hub(sh);
3964ec6360dSGregory Etelson 	if (err) {
3974ec6360dSGregory Etelson 		DRV_LOG(ERR, "mlx5_alloc_tunnel_hub failed err=%d", err);
3984ec6360dSGregory Etelson 		goto error;
3994ec6360dSGregory Etelson 	}
4002eb4d010SOphir Munk 	if (priv->config.reclaim_mode == MLX5_RCM_AGGR) {
4012eb4d010SOphir Munk 		mlx5_glue->dr_reclaim_domain_memory(sh->rx_domain, 1);
4022eb4d010SOphir Munk 		mlx5_glue->dr_reclaim_domain_memory(sh->tx_domain, 1);
4032eb4d010SOphir Munk 		if (sh->fdb_domain)
4042eb4d010SOphir Munk 			mlx5_glue->dr_reclaim_domain_memory(sh->fdb_domain, 1);
4052eb4d010SOphir Munk 	}
4062eb4d010SOphir Munk 	sh->pop_vlan_action = mlx5_glue->dr_create_flow_action_pop_vlan();
407e39226bdSJiawei Wang 	if (!priv->config.allow_duplicate_pattern) {
408e39226bdSJiawei Wang #ifndef HAVE_MLX5_DR_ALLOW_DUPLICATE
409e39226bdSJiawei Wang 		DRV_LOG(WARNING, "Disallow duplicate pattern is not supported - maybe old rdma-core version?");
410e39226bdSJiawei Wang #endif
411e39226bdSJiawei Wang 		mlx5_glue->dr_allow_duplicate_rules(sh->rx_domain, 0);
412e39226bdSJiawei Wang 		mlx5_glue->dr_allow_duplicate_rules(sh->tx_domain, 0);
413e39226bdSJiawei Wang 		if (sh->fdb_domain)
414e39226bdSJiawei Wang 			mlx5_glue->dr_allow_duplicate_rules(sh->fdb_domain, 0);
415e39226bdSJiawei Wang 	}
416630a587bSRongwei Liu 
417630a587bSRongwei Liu 	__mlx5_discovery_misc5_cap(priv);
4182eb4d010SOphir Munk #endif /* HAVE_MLX5DV_DR */
419b80726dcSSuanming Mou 	sh->default_miss_action =
420b80726dcSSuanming Mou 			mlx5_glue->dr_create_flow_action_default_miss();
421b80726dcSSuanming Mou 	if (!sh->default_miss_action)
422b80726dcSSuanming Mou 		DRV_LOG(WARNING, "Default miss action is not supported.");
42309c25553SXueming Li 	LIST_INIT(&sh->shared_rxqs);
4242eb4d010SOphir Munk 	return 0;
4252eb4d010SOphir Munk error:
4262eb4d010SOphir Munk 	/* Rollback the created objects. */
4272eb4d010SOphir Munk 	if (sh->rx_domain) {
4282eb4d010SOphir Munk 		mlx5_glue->dr_destroy_domain(sh->rx_domain);
4292eb4d010SOphir Munk 		sh->rx_domain = NULL;
4302eb4d010SOphir Munk 	}
4312eb4d010SOphir Munk 	if (sh->tx_domain) {
4322eb4d010SOphir Munk 		mlx5_glue->dr_destroy_domain(sh->tx_domain);
4332eb4d010SOphir Munk 		sh->tx_domain = NULL;
4342eb4d010SOphir Munk 	}
4352eb4d010SOphir Munk 	if (sh->fdb_domain) {
4362eb4d010SOphir Munk 		mlx5_glue->dr_destroy_domain(sh->fdb_domain);
4372eb4d010SOphir Munk 		sh->fdb_domain = NULL;
4382eb4d010SOphir Munk 	}
439da845ae9SViacheslav Ovsiienko 	if (sh->dr_drop_action) {
440da845ae9SViacheslav Ovsiienko 		mlx5_glue->destroy_flow_action(sh->dr_drop_action);
441da845ae9SViacheslav Ovsiienko 		sh->dr_drop_action = NULL;
4422eb4d010SOphir Munk 	}
4432eb4d010SOphir Munk 	if (sh->pop_vlan_action) {
4442eb4d010SOphir Munk 		mlx5_glue->destroy_flow_action(sh->pop_vlan_action);
4452eb4d010SOphir Munk 		sh->pop_vlan_action = NULL;
4462eb4d010SOphir Munk 	}
447bf615b07SSuanming Mou 	if (sh->encaps_decaps) {
448e69a5922SXueming Li 		mlx5_hlist_destroy(sh->encaps_decaps);
449bf615b07SSuanming Mou 		sh->encaps_decaps = NULL;
450bf615b07SSuanming Mou 	}
4513fe88961SSuanming Mou 	if (sh->modify_cmds) {
452e69a5922SXueming Li 		mlx5_hlist_destroy(sh->modify_cmds);
4533fe88961SSuanming Mou 		sh->modify_cmds = NULL;
4543fe88961SSuanming Mou 	}
4552eb4d010SOphir Munk 	if (sh->tag_table) {
4562eb4d010SOphir Munk 		/* tags should be destroyed with flow before. */
457e69a5922SXueming Li 		mlx5_hlist_destroy(sh->tag_table);
4582eb4d010SOphir Munk 		sh->tag_table = NULL;
4592eb4d010SOphir Munk 	}
4604ec6360dSGregory Etelson 	if (sh->tunnel_hub) {
4614ec6360dSGregory Etelson 		mlx5_release_tunnel_hub(sh, priv->dev_port);
4624ec6360dSGregory Etelson 		sh->tunnel_hub = NULL;
4634ec6360dSGregory Etelson 	}
4642eb4d010SOphir Munk 	mlx5_free_table_hash_list(priv);
465679f46c7SMatan Azrad 	if (sh->port_id_action_list) {
466679f46c7SMatan Azrad 		mlx5_list_destroy(sh->port_id_action_list);
467679f46c7SMatan Azrad 		sh->port_id_action_list = NULL;
468679f46c7SMatan Azrad 	}
469679f46c7SMatan Azrad 	if (sh->push_vlan_action_list) {
470679f46c7SMatan Azrad 		mlx5_list_destroy(sh->push_vlan_action_list);
471679f46c7SMatan Azrad 		sh->push_vlan_action_list = NULL;
472679f46c7SMatan Azrad 	}
473679f46c7SMatan Azrad 	if (sh->sample_action_list) {
474679f46c7SMatan Azrad 		mlx5_list_destroy(sh->sample_action_list);
475679f46c7SMatan Azrad 		sh->sample_action_list = NULL;
476679f46c7SMatan Azrad 	}
477679f46c7SMatan Azrad 	if (sh->dest_array_list) {
478679f46c7SMatan Azrad 		mlx5_list_destroy(sh->dest_array_list);
479679f46c7SMatan Azrad 		sh->dest_array_list = NULL;
480679f46c7SMatan Azrad 	}
4812eb4d010SOphir Munk 	return err;
4822eb4d010SOphir Munk }
4832eb4d010SOphir Munk 
4842eb4d010SOphir Munk /**
4852eb4d010SOphir Munk  * Destroy DR related data within private structure.
4862eb4d010SOphir Munk  *
4872eb4d010SOphir Munk  * @param[in] priv
4882eb4d010SOphir Munk  *   Pointer to the private device data structure.
4892eb4d010SOphir Munk  */
4902eb4d010SOphir Munk void
4912eb4d010SOphir Munk mlx5_os_free_shared_dr(struct mlx5_priv *priv)
4922eb4d010SOphir Munk {
49316dbba25SXueming Li 	struct mlx5_dev_ctx_shared *sh = priv->sh;
4942eb4d010SOphir Munk 
49516dbba25SXueming Li 	MLX5_ASSERT(sh && sh->refcnt);
49616dbba25SXueming Li 	if (sh->refcnt > 1)
4972eb4d010SOphir Munk 		return;
49809c25553SXueming Li 	MLX5_ASSERT(LIST_EMPTY(&sh->shared_rxqs));
4992eb4d010SOphir Munk #ifdef HAVE_MLX5DV_DR
5002eb4d010SOphir Munk 	if (sh->rx_domain) {
5012eb4d010SOphir Munk 		mlx5_glue->dr_destroy_domain(sh->rx_domain);
5022eb4d010SOphir Munk 		sh->rx_domain = NULL;
5032eb4d010SOphir Munk 	}
5042eb4d010SOphir Munk 	if (sh->tx_domain) {
5052eb4d010SOphir Munk 		mlx5_glue->dr_destroy_domain(sh->tx_domain);
5062eb4d010SOphir Munk 		sh->tx_domain = NULL;
5072eb4d010SOphir Munk 	}
5082eb4d010SOphir Munk #ifdef HAVE_MLX5DV_DR_ESWITCH
5092eb4d010SOphir Munk 	if (sh->fdb_domain) {
5102eb4d010SOphir Munk 		mlx5_glue->dr_destroy_domain(sh->fdb_domain);
5112eb4d010SOphir Munk 		sh->fdb_domain = NULL;
5122eb4d010SOphir Munk 	}
513da845ae9SViacheslav Ovsiienko 	if (sh->dr_drop_action) {
514da845ae9SViacheslav Ovsiienko 		mlx5_glue->destroy_flow_action(sh->dr_drop_action);
515da845ae9SViacheslav Ovsiienko 		sh->dr_drop_action = NULL;
5162eb4d010SOphir Munk 	}
5172eb4d010SOphir Munk #endif
5182eb4d010SOphir Munk 	if (sh->pop_vlan_action) {
5192eb4d010SOphir Munk 		mlx5_glue->destroy_flow_action(sh->pop_vlan_action);
5202eb4d010SOphir Munk 		sh->pop_vlan_action = NULL;
5212eb4d010SOphir Munk 	}
5222eb4d010SOphir Munk #endif /* HAVE_MLX5DV_DR */
523b80726dcSSuanming Mou 	if (sh->default_miss_action)
524b80726dcSSuanming Mou 		mlx5_glue->destroy_flow_action
525b80726dcSSuanming Mou 				(sh->default_miss_action);
526bf615b07SSuanming Mou 	if (sh->encaps_decaps) {
527e69a5922SXueming Li 		mlx5_hlist_destroy(sh->encaps_decaps);
528bf615b07SSuanming Mou 		sh->encaps_decaps = NULL;
529bf615b07SSuanming Mou 	}
5303fe88961SSuanming Mou 	if (sh->modify_cmds) {
531e69a5922SXueming Li 		mlx5_hlist_destroy(sh->modify_cmds);
5323fe88961SSuanming Mou 		sh->modify_cmds = NULL;
5333fe88961SSuanming Mou 	}
5342eb4d010SOphir Munk 	if (sh->tag_table) {
5352eb4d010SOphir Munk 		/* tags should be destroyed with flow before. */
536e69a5922SXueming Li 		mlx5_hlist_destroy(sh->tag_table);
5372eb4d010SOphir Munk 		sh->tag_table = NULL;
5382eb4d010SOphir Munk 	}
5394ec6360dSGregory Etelson 	if (sh->tunnel_hub) {
5404ec6360dSGregory Etelson 		mlx5_release_tunnel_hub(sh, priv->dev_port);
5414ec6360dSGregory Etelson 		sh->tunnel_hub = NULL;
5424ec6360dSGregory Etelson 	}
5432eb4d010SOphir Munk 	mlx5_free_table_hash_list(priv);
544679f46c7SMatan Azrad 	if (sh->port_id_action_list) {
545679f46c7SMatan Azrad 		mlx5_list_destroy(sh->port_id_action_list);
546679f46c7SMatan Azrad 		sh->port_id_action_list = NULL;
547679f46c7SMatan Azrad 	}
548679f46c7SMatan Azrad 	if (sh->push_vlan_action_list) {
549679f46c7SMatan Azrad 		mlx5_list_destroy(sh->push_vlan_action_list);
550679f46c7SMatan Azrad 		sh->push_vlan_action_list = NULL;
551679f46c7SMatan Azrad 	}
552679f46c7SMatan Azrad 	if (sh->sample_action_list) {
553679f46c7SMatan Azrad 		mlx5_list_destroy(sh->sample_action_list);
554679f46c7SMatan Azrad 		sh->sample_action_list = NULL;
555679f46c7SMatan Azrad 	}
556679f46c7SMatan Azrad 	if (sh->dest_array_list) {
557679f46c7SMatan Azrad 		mlx5_list_destroy(sh->dest_array_list);
558679f46c7SMatan Azrad 		sh->dest_array_list = NULL;
559679f46c7SMatan Azrad 	}
5602eb4d010SOphir Munk }
5612eb4d010SOphir Munk 
5622eb4d010SOphir Munk /**
5632e86c4e5SOphir Munk  * Initialize shared data between primary and secondary process.
5642e86c4e5SOphir Munk  *
5652e86c4e5SOphir Munk  * A memzone is reserved by primary process and secondary processes attach to
5662e86c4e5SOphir Munk  * the memzone.
5672e86c4e5SOphir Munk  *
5682e86c4e5SOphir Munk  * @return
5692e86c4e5SOphir Munk  *   0 on success, a negative errno value otherwise and rte_errno is set.
5702e86c4e5SOphir Munk  */
5712e86c4e5SOphir Munk static int
5722e86c4e5SOphir Munk mlx5_init_shared_data(void)
5732e86c4e5SOphir Munk {
5742e86c4e5SOphir Munk 	const struct rte_memzone *mz;
5752e86c4e5SOphir Munk 	int ret = 0;
5762e86c4e5SOphir Munk 
5772e86c4e5SOphir Munk 	rte_spinlock_lock(&mlx5_shared_data_lock);
5782e86c4e5SOphir Munk 	if (mlx5_shared_data == NULL) {
5792e86c4e5SOphir Munk 		if (rte_eal_process_type() == RTE_PROC_PRIMARY) {
5802e86c4e5SOphir Munk 			/* Allocate shared memory. */
5812e86c4e5SOphir Munk 			mz = rte_memzone_reserve(MZ_MLX5_PMD_SHARED_DATA,
5822e86c4e5SOphir Munk 						 sizeof(*mlx5_shared_data),
5832e86c4e5SOphir Munk 						 SOCKET_ID_ANY, 0);
5842e86c4e5SOphir Munk 			if (mz == NULL) {
5852e86c4e5SOphir Munk 				DRV_LOG(ERR,
5862e86c4e5SOphir Munk 					"Cannot allocate mlx5 shared data");
5872e86c4e5SOphir Munk 				ret = -rte_errno;
5882e86c4e5SOphir Munk 				goto error;
5892e86c4e5SOphir Munk 			}
5902e86c4e5SOphir Munk 			mlx5_shared_data = mz->addr;
5912e86c4e5SOphir Munk 			memset(mlx5_shared_data, 0, sizeof(*mlx5_shared_data));
5922e86c4e5SOphir Munk 			rte_spinlock_init(&mlx5_shared_data->lock);
5932e86c4e5SOphir Munk 		} else {
5942e86c4e5SOphir Munk 			/* Lookup allocated shared memory. */
5952e86c4e5SOphir Munk 			mz = rte_memzone_lookup(MZ_MLX5_PMD_SHARED_DATA);
5962e86c4e5SOphir Munk 			if (mz == NULL) {
5972e86c4e5SOphir Munk 				DRV_LOG(ERR,
5982e86c4e5SOphir Munk 					"Cannot attach mlx5 shared data");
5992e86c4e5SOphir Munk 				ret = -rte_errno;
6002e86c4e5SOphir Munk 				goto error;
6012e86c4e5SOphir Munk 			}
6022e86c4e5SOphir Munk 			mlx5_shared_data = mz->addr;
6032e86c4e5SOphir Munk 			memset(&mlx5_local_data, 0, sizeof(mlx5_local_data));
6042e86c4e5SOphir Munk 		}
6052e86c4e5SOphir Munk 	}
6062e86c4e5SOphir Munk error:
6072e86c4e5SOphir Munk 	rte_spinlock_unlock(&mlx5_shared_data_lock);
6082e86c4e5SOphir Munk 	return ret;
6092e86c4e5SOphir Munk }
6102e86c4e5SOphir Munk 
6112e86c4e5SOphir Munk /**
6122e86c4e5SOphir Munk  * PMD global initialization.
6132e86c4e5SOphir Munk  *
6142e86c4e5SOphir Munk  * Independent from individual device, this function initializes global
6152e86c4e5SOphir Munk  * per-PMD data structures distinguishing primary and secondary processes.
6162e86c4e5SOphir Munk  * Hence, each initialization is called once per a process.
6172e86c4e5SOphir Munk  *
6182e86c4e5SOphir Munk  * @return
6192e86c4e5SOphir Munk  *   0 on success, a negative errno value otherwise and rte_errno is set.
6202e86c4e5SOphir Munk  */
6212e86c4e5SOphir Munk static int
6222e86c4e5SOphir Munk mlx5_init_once(void)
6232e86c4e5SOphir Munk {
6242e86c4e5SOphir Munk 	struct mlx5_shared_data *sd;
6252e86c4e5SOphir Munk 	struct mlx5_local_data *ld = &mlx5_local_data;
6262e86c4e5SOphir Munk 	int ret = 0;
6272e86c4e5SOphir Munk 
6282e86c4e5SOphir Munk 	if (mlx5_init_shared_data())
6292e86c4e5SOphir Munk 		return -rte_errno;
6302e86c4e5SOphir Munk 	sd = mlx5_shared_data;
6312e86c4e5SOphir Munk 	MLX5_ASSERT(sd);
6322e86c4e5SOphir Munk 	rte_spinlock_lock(&sd->lock);
6332e86c4e5SOphir Munk 	switch (rte_eal_process_type()) {
6342e86c4e5SOphir Munk 	case RTE_PROC_PRIMARY:
6352e86c4e5SOphir Munk 		if (sd->init_done)
6362e86c4e5SOphir Munk 			break;
6372e86c4e5SOphir Munk 		ret = mlx5_mp_init_primary(MLX5_MP_NAME,
6382e86c4e5SOphir Munk 					   mlx5_mp_os_primary_handle);
6392e86c4e5SOphir Munk 		if (ret)
6402e86c4e5SOphir Munk 			goto out;
6412e86c4e5SOphir Munk 		sd->init_done = true;
6422e86c4e5SOphir Munk 		break;
6432e86c4e5SOphir Munk 	case RTE_PROC_SECONDARY:
6442e86c4e5SOphir Munk 		if (ld->init_done)
6452e86c4e5SOphir Munk 			break;
6462e86c4e5SOphir Munk 		ret = mlx5_mp_init_secondary(MLX5_MP_NAME,
6472e86c4e5SOphir Munk 					     mlx5_mp_os_secondary_handle);
6482e86c4e5SOphir Munk 		if (ret)
6492e86c4e5SOphir Munk 			goto out;
6502e86c4e5SOphir Munk 		++sd->secondary_cnt;
6512e86c4e5SOphir Munk 		ld->init_done = true;
6522e86c4e5SOphir Munk 		break;
6532e86c4e5SOphir Munk 	default:
6542e86c4e5SOphir Munk 		break;
6552e86c4e5SOphir Munk 	}
6562e86c4e5SOphir Munk out:
6572e86c4e5SOphir Munk 	rte_spinlock_unlock(&sd->lock);
6582e86c4e5SOphir Munk 	return ret;
6592e86c4e5SOphir Munk }
6602e86c4e5SOphir Munk 
6612e86c4e5SOphir Munk /**
662994829e6SSuanming Mou  * DV flow counter mode detect and config.
663994829e6SSuanming Mou  *
664994829e6SSuanming Mou  * @param dev
665994829e6SSuanming Mou  *   Pointer to rte_eth_dev structure.
666994829e6SSuanming Mou  *
667994829e6SSuanming Mou  */
668994829e6SSuanming Mou static void
669994829e6SSuanming Mou mlx5_flow_counter_mode_config(struct rte_eth_dev *dev __rte_unused)
670994829e6SSuanming Mou {
671994829e6SSuanming Mou #ifdef HAVE_IBV_FLOW_DV_SUPPORT
672994829e6SSuanming Mou 	struct mlx5_priv *priv = dev->data->dev_private;
6732b5b1aebSSuanming Mou 	struct mlx5_dev_ctx_shared *sh = priv->sh;
6742b5b1aebSSuanming Mou 	bool fallback;
675994829e6SSuanming Mou 
676994829e6SSuanming Mou #ifndef HAVE_IBV_DEVX_ASYNC
6772b5b1aebSSuanming Mou 	fallback = true;
678994829e6SSuanming Mou #else
6792b5b1aebSSuanming Mou 	fallback = false;
6805bc38358SMichael Baum 	if (!sh->devx || !priv->config.dv_flow_en ||
6812b5b1aebSSuanming Mou 	    !priv->config.hca_attr.flow_counters_dump ||
682994829e6SSuanming Mou 	    !(priv->config.hca_attr.flow_counter_bulk_alloc_bitmap & 0x4) ||
683994829e6SSuanming Mou 	    (mlx5_flow_dv_discover_counter_offset_support(dev) == -ENOTSUP))
6842b5b1aebSSuanming Mou 		fallback = true;
685994829e6SSuanming Mou #endif
6862b5b1aebSSuanming Mou 	if (fallback)
687994829e6SSuanming Mou 		DRV_LOG(INFO, "Use fall-back DV counter management. Flow "
688994829e6SSuanming Mou 			"counter dump:%d, bulk_alloc_bitmap:0x%hhx.",
689994829e6SSuanming Mou 			priv->config.hca_attr.flow_counters_dump,
690994829e6SSuanming Mou 			priv->config.hca_attr.flow_counter_bulk_alloc_bitmap);
6912b5b1aebSSuanming Mou 	/* Initialize fallback mode only on the port initializes sh. */
6922b5b1aebSSuanming Mou 	if (sh->refcnt == 1)
6932b5b1aebSSuanming Mou 		sh->cmng.counter_fallback = fallback;
6942b5b1aebSSuanming Mou 	else if (fallback != sh->cmng.counter_fallback)
6952b5b1aebSSuanming Mou 		DRV_LOG(WARNING, "Port %d in sh has different fallback mode "
6962b5b1aebSSuanming Mou 			"with others:%d.", PORT_ID(priv), fallback);
697994829e6SSuanming Mou #endif
698994829e6SSuanming Mou }
699994829e6SSuanming Mou 
70045633c46SSuanming Mou /**
70145633c46SSuanming Mou  * DR flow drop action support detect.
70245633c46SSuanming Mou  *
70345633c46SSuanming Mou  * @param dev
70445633c46SSuanming Mou  *   Pointer to rte_eth_dev structure.
70545633c46SSuanming Mou  *
70645633c46SSuanming Mou  */
70745633c46SSuanming Mou static void
70845633c46SSuanming Mou mlx5_flow_drop_action_config(struct rte_eth_dev *dev __rte_unused)
70945633c46SSuanming Mou {
71045633c46SSuanming Mou #ifdef HAVE_MLX5DV_DR
71145633c46SSuanming Mou 	struct mlx5_priv *priv = dev->data->dev_private;
71245633c46SSuanming Mou 
71345633c46SSuanming Mou 	if (!priv->config.dv_flow_en || !priv->sh->dr_drop_action)
71445633c46SSuanming Mou 		return;
71545633c46SSuanming Mou 	/**
71645633c46SSuanming Mou 	 * DR supports drop action placeholder when it is supported;
71745633c46SSuanming Mou 	 * otherwise, use the queue drop action.
71845633c46SSuanming Mou 	 */
7193c4338a4SJiawei Wang 	if (!priv->sh->drop_action_check_flag) {
7203c4338a4SJiawei Wang 		if (!mlx5_flow_discover_dr_action_support(dev))
7213c4338a4SJiawei Wang 			priv->sh->dr_drop_action_en = 1;
7223c4338a4SJiawei Wang 		priv->sh->drop_action_check_flag = 1;
7233c4338a4SJiawei Wang 	}
7243c4338a4SJiawei Wang 	if (priv->sh->dr_drop_action_en)
72545633c46SSuanming Mou 		priv->root_drop_action = priv->sh->dr_drop_action;
7263c4338a4SJiawei Wang 	else
7273c4338a4SJiawei Wang 		priv->root_drop_action = priv->drop_queue.hrxq->action;
72845633c46SSuanming Mou #endif
72945633c46SSuanming Mou }
73045633c46SSuanming Mou 
731e6988afdSMatan Azrad static void
732e6988afdSMatan Azrad mlx5_queue_counter_id_prepare(struct rte_eth_dev *dev)
733e6988afdSMatan Azrad {
734e6988afdSMatan Azrad 	struct mlx5_priv *priv = dev->data->dev_private;
735ca1418ceSMichael Baum 	void *ctx = priv->sh->cdev->ctx;
736e6988afdSMatan Azrad 
737e6988afdSMatan Azrad 	priv->q_counters = mlx5_devx_cmd_queue_counter_alloc(ctx);
738e6988afdSMatan Azrad 	if (!priv->q_counters) {
739e6988afdSMatan Azrad 		struct ibv_cq *cq = mlx5_glue->create_cq(ctx, 1, NULL, NULL, 0);
740e6988afdSMatan Azrad 		struct ibv_wq *wq;
741e6988afdSMatan Azrad 
742e6988afdSMatan Azrad 		DRV_LOG(DEBUG, "Port %d queue counter object cannot be created "
743e6988afdSMatan Azrad 			"by DevX - fall-back to use the kernel driver global "
744e6988afdSMatan Azrad 			"queue counter.", dev->data->port_id);
745e6988afdSMatan Azrad 		/* Create WQ by kernel and query its queue counter ID. */
746e6988afdSMatan Azrad 		if (cq) {
747e6988afdSMatan Azrad 			wq = mlx5_glue->create_wq(ctx,
748e6988afdSMatan Azrad 						  &(struct ibv_wq_init_attr){
749e6988afdSMatan Azrad 						    .wq_type = IBV_WQT_RQ,
750e6988afdSMatan Azrad 						    .max_wr = 1,
751e6988afdSMatan Azrad 						    .max_sge = 1,
752e35ccf24SMichael Baum 						    .pd = priv->sh->cdev->pd,
753e6988afdSMatan Azrad 						    .cq = cq,
754e6988afdSMatan Azrad 						});
755e6988afdSMatan Azrad 			if (wq) {
756e6988afdSMatan Azrad 				/* Counter is assigned only on RDY state. */
757e6988afdSMatan Azrad 				int ret = mlx5_glue->modify_wq(wq,
758e6988afdSMatan Azrad 						 &(struct ibv_wq_attr){
759e6988afdSMatan Azrad 						 .attr_mask = IBV_WQ_ATTR_STATE,
760e6988afdSMatan Azrad 						 .wq_state = IBV_WQS_RDY,
761e6988afdSMatan Azrad 						});
762e6988afdSMatan Azrad 
763e6988afdSMatan Azrad 				if (ret == 0)
764e6988afdSMatan Azrad 					mlx5_devx_cmd_wq_query(wq,
765e6988afdSMatan Azrad 							 &priv->counter_set_id);
766e6988afdSMatan Azrad 				claim_zero(mlx5_glue->destroy_wq(wq));
767e6988afdSMatan Azrad 			}
768e6988afdSMatan Azrad 			claim_zero(mlx5_glue->destroy_cq(cq));
769e6988afdSMatan Azrad 		}
770e6988afdSMatan Azrad 	} else {
771e6988afdSMatan Azrad 		priv->counter_set_id = priv->q_counters->id;
772e6988afdSMatan Azrad 	}
773e6988afdSMatan Azrad 	if (priv->counter_set_id == 0)
774e6988afdSMatan Azrad 		DRV_LOG(INFO, "Part of the port %d statistics will not be "
775e6988afdSMatan Azrad 			"available.", dev->data->port_id);
776e6988afdSMatan Azrad }
777e6988afdSMatan Azrad 
778994829e6SSuanming Mou /**
779f926cce3SXueming Li  * Check if representor spawn info match devargs.
780f926cce3SXueming Li  *
781f926cce3SXueming Li  * @param spawn
782f926cce3SXueming Li  *   Verbs device parameters (name, port, switch_info) to spawn.
783f926cce3SXueming Li  * @param eth_da
784f926cce3SXueming Li  *   Device devargs to probe.
785f926cce3SXueming Li  *
786f926cce3SXueming Li  * @return
787f926cce3SXueming Li  *   Match result.
788f926cce3SXueming Li  */
789f926cce3SXueming Li static bool
790f926cce3SXueming Li mlx5_representor_match(struct mlx5_dev_spawn_data *spawn,
791f926cce3SXueming Li 		       struct rte_eth_devargs *eth_da)
792f926cce3SXueming Li {
793f926cce3SXueming Li 	struct mlx5_switch_info *switch_info = &spawn->info;
794f926cce3SXueming Li 	unsigned int p, f;
795f926cce3SXueming Li 	uint16_t id;
79691766faeSXueming Li 	uint16_t repr_id = mlx5_representor_id_encode(switch_info,
79791766faeSXueming Li 						      eth_da->type);
798f926cce3SXueming Li 
799f926cce3SXueming Li 	switch (eth_da->type) {
800f926cce3SXueming Li 	case RTE_ETH_REPRESENTOR_SF:
80191766faeSXueming Li 		if (!(spawn->info.port_name == -1 &&
80291766faeSXueming Li 		      switch_info->name_type ==
80391766faeSXueming Li 				MLX5_PHYS_PORT_NAME_TYPE_PFHPF) &&
80491766faeSXueming Li 		    switch_info->name_type != MLX5_PHYS_PORT_NAME_TYPE_PFSF) {
805f926cce3SXueming Li 			rte_errno = EBUSY;
806f926cce3SXueming Li 			return false;
807f926cce3SXueming Li 		}
808f926cce3SXueming Li 		break;
809f926cce3SXueming Li 	case RTE_ETH_REPRESENTOR_VF:
810f926cce3SXueming Li 		/* Allows HPF representor index -1 as exception. */
811f926cce3SXueming Li 		if (!(spawn->info.port_name == -1 &&
812f926cce3SXueming Li 		      switch_info->name_type ==
813f926cce3SXueming Li 				MLX5_PHYS_PORT_NAME_TYPE_PFHPF) &&
814f926cce3SXueming Li 		    switch_info->name_type != MLX5_PHYS_PORT_NAME_TYPE_PFVF) {
815f926cce3SXueming Li 			rte_errno = EBUSY;
816f926cce3SXueming Li 			return false;
817f926cce3SXueming Li 		}
818f926cce3SXueming Li 		break;
819f926cce3SXueming Li 	case RTE_ETH_REPRESENTOR_NONE:
820f926cce3SXueming Li 		rte_errno = EBUSY;
821f926cce3SXueming Li 		return false;
822f926cce3SXueming Li 	default:
823f926cce3SXueming Li 		rte_errno = ENOTSUP;
824f926cce3SXueming Li 		DRV_LOG(ERR, "unsupported representor type");
825f926cce3SXueming Li 		return false;
826f926cce3SXueming Li 	}
827f926cce3SXueming Li 	/* Check representor ID: */
828f926cce3SXueming Li 	for (p = 0; p < eth_da->nb_ports; ++p) {
829f926cce3SXueming Li 		if (spawn->pf_bond < 0) {
830f926cce3SXueming Li 			/* For non-LAG mode, allow and ignore pf. */
831f926cce3SXueming Li 			switch_info->pf_num = eth_da->ports[p];
83291766faeSXueming Li 			repr_id = mlx5_representor_id_encode(switch_info,
83391766faeSXueming Li 							     eth_da->type);
834f926cce3SXueming Li 		}
835f926cce3SXueming Li 		for (f = 0; f < eth_da->nb_representor_ports; ++f) {
836f926cce3SXueming Li 			id = MLX5_REPRESENTOR_ID
837f926cce3SXueming Li 				(eth_da->ports[p], eth_da->type,
838f926cce3SXueming Li 				 eth_da->representor_ports[f]);
839f926cce3SXueming Li 			if (repr_id == id)
840f926cce3SXueming Li 				return true;
841f926cce3SXueming Li 		}
842f926cce3SXueming Li 	}
843f926cce3SXueming Li 	rte_errno = EBUSY;
844f926cce3SXueming Li 	return false;
845f926cce3SXueming Li }
846f926cce3SXueming Li 
847f926cce3SXueming Li /**
8482eb4d010SOphir Munk  * Spawn an Ethernet device from Verbs information.
8492eb4d010SOphir Munk  *
8502eb4d010SOphir Munk  * @param dpdk_dev
8512eb4d010SOphir Munk  *   Backing DPDK device.
8522eb4d010SOphir Munk  * @param spawn
8532eb4d010SOphir Munk  *   Verbs device parameters (name, port, switch_info) to spawn.
8542eb4d010SOphir Munk  * @param config
8552eb4d010SOphir Munk  *   Device configuration parameters.
856887183efSMichael Baum  * @param eth_da
857cb95feefSXueming Li  *   Device arguments.
8582eb4d010SOphir Munk  *
8592eb4d010SOphir Munk  * @return
8602eb4d010SOphir Munk  *   A valid Ethernet device object on success, NULL otherwise and rte_errno
8612eb4d010SOphir Munk  *   is set. The following errors are defined:
8622eb4d010SOphir Munk  *
8632eb4d010SOphir Munk  *   EBUSY: device is not supposed to be spawned.
8642eb4d010SOphir Munk  *   EEXIST: device is already spawned
8652eb4d010SOphir Munk  */
8662eb4d010SOphir Munk static struct rte_eth_dev *
8672eb4d010SOphir Munk mlx5_dev_spawn(struct rte_device *dpdk_dev,
8682eb4d010SOphir Munk 	       struct mlx5_dev_spawn_data *spawn,
869cb95feefSXueming Li 	       struct mlx5_dev_config *config,
870cb95feefSXueming Li 	       struct rte_eth_devargs *eth_da)
8712eb4d010SOphir Munk {
8722eb4d010SOphir Munk 	const struct mlx5_switch_info *switch_info = &spawn->info;
8732eb4d010SOphir Munk 	struct mlx5_dev_ctx_shared *sh = NULL;
8743fd2961eSXueming Li 	struct ibv_port_attr port_attr = { .state = IBV_PORT_NOP };
8752eb4d010SOphir Munk 	struct mlx5dv_context dv_attr = { .comp_mask = 0 };
8762eb4d010SOphir Munk 	struct rte_eth_dev *eth_dev = NULL;
8772eb4d010SOphir Munk 	struct mlx5_priv *priv = NULL;
8782eb4d010SOphir Munk 	int err = 0;
8792eb4d010SOphir Munk 	unsigned int hw_padding = 0;
8802eb4d010SOphir Munk 	unsigned int mps;
8812eb4d010SOphir Munk 	unsigned int mpls_en = 0;
8822eb4d010SOphir Munk 	unsigned int swp = 0;
8832eb4d010SOphir Munk 	unsigned int mprq = 0;
8842eb4d010SOphir Munk 	unsigned int mprq_min_stride_size_n = 0;
8852eb4d010SOphir Munk 	unsigned int mprq_max_stride_size_n = 0;
8862eb4d010SOphir Munk 	unsigned int mprq_min_stride_num_n = 0;
8872eb4d010SOphir Munk 	unsigned int mprq_max_stride_num_n = 0;
8882eb4d010SOphir Munk 	struct rte_ether_addr mac;
8892eb4d010SOphir Munk 	char name[RTE_ETH_NAME_MAX_LEN];
8902eb4d010SOphir Munk 	int own_domain_id = 0;
8912eb4d010SOphir Munk 	uint16_t port_id;
892d0cf77e8SViacheslav Ovsiienko 	struct mlx5_port_info vport_info = { .query_flags = 0 };
8933fd2961eSXueming Li 	int nl_rdma = -1;
894b4edeaf3SSuanming Mou 	int i;
8952eb4d010SOphir Munk 
8962eb4d010SOphir Munk 	/* Determine if this port representor is supposed to be spawned. */
897f926cce3SXueming Li 	if (switch_info->representor && dpdk_dev->devargs &&
898f926cce3SXueming Li 	    !mlx5_representor_match(spawn, eth_da))
899d6541676SXueming Li 		return NULL;
9002eb4d010SOphir Munk 	/* Build device name. */
9012eb4d010SOphir Munk 	if (spawn->pf_bond < 0) {
9022eb4d010SOphir Munk 		/* Single device. */
9032eb4d010SOphir Munk 		if (!switch_info->representor)
9042eb4d010SOphir Munk 			strlcpy(name, dpdk_dev->name, sizeof(name));
9052eb4d010SOphir Munk 		else
906f926cce3SXueming Li 			err = snprintf(name, sizeof(name), "%s_representor_%s%u",
907cb95feefSXueming Li 				 dpdk_dev->name,
908cb95feefSXueming Li 				 switch_info->name_type ==
909cb95feefSXueming Li 				 MLX5_PHYS_PORT_NAME_TYPE_PFSF ? "sf" : "vf",
910cb95feefSXueming Li 				 switch_info->port_name);
9112eb4d010SOphir Munk 	} else {
9122eb4d010SOphir Munk 		/* Bonding device. */
913f926cce3SXueming Li 		if (!switch_info->representor) {
914f926cce3SXueming Li 			err = snprintf(name, sizeof(name), "%s_%s",
915887183efSMichael Baum 				       dpdk_dev->name, spawn->phys_dev_name);
916f926cce3SXueming Li 		} else {
917f926cce3SXueming Li 			err = snprintf(name, sizeof(name), "%s_%s_representor_c%dpf%d%s%u",
918887183efSMichael Baum 				dpdk_dev->name, spawn->phys_dev_name,
919f926cce3SXueming Li 				switch_info->ctrl_num,
920f926cce3SXueming Li 				switch_info->pf_num,
921cb95feefSXueming Li 				switch_info->name_type ==
922cb95feefSXueming Li 				MLX5_PHYS_PORT_NAME_TYPE_PFSF ? "sf" : "vf",
9232eb4d010SOphir Munk 				switch_info->port_name);
9242eb4d010SOphir Munk 		}
925f926cce3SXueming Li 	}
926f926cce3SXueming Li 	if (err >= (int)sizeof(name))
927f926cce3SXueming Li 		DRV_LOG(WARNING, "device name overflow %s", name);
9282eb4d010SOphir Munk 	/* check if the device is already spawned */
9292eb4d010SOphir Munk 	if (rte_eth_dev_get_port_by_name(name, &port_id) == 0) {
9302eb4d010SOphir Munk 		rte_errno = EEXIST;
9312eb4d010SOphir Munk 		return NULL;
9322eb4d010SOphir Munk 	}
9332eb4d010SOphir Munk 	DRV_LOG(DEBUG, "naming Ethernet device \"%s\"", name);
9342eb4d010SOphir Munk 	if (rte_eal_process_type() == RTE_PROC_SECONDARY) {
9352eb4d010SOphir Munk 		struct mlx5_mp_id mp_id;
9362eb4d010SOphir Munk 
9372eb4d010SOphir Munk 		eth_dev = rte_eth_dev_attach_secondary(name);
9382eb4d010SOphir Munk 		if (eth_dev == NULL) {
9392eb4d010SOphir Munk 			DRV_LOG(ERR, "can not attach rte ethdev");
9402eb4d010SOphir Munk 			rte_errno = ENOMEM;
9412eb4d010SOphir Munk 			return NULL;
9422eb4d010SOphir Munk 		}
9432eb4d010SOphir Munk 		eth_dev->device = dpdk_dev;
944b012b4ceSOphir Munk 		eth_dev->dev_ops = &mlx5_dev_sec_ops;
945cbfc6111SFerruh Yigit 		eth_dev->rx_descriptor_status = mlx5_rx_descriptor_status;
946cbfc6111SFerruh Yigit 		eth_dev->tx_descriptor_status = mlx5_tx_descriptor_status;
9472eb4d010SOphir Munk 		err = mlx5_proc_priv_init(eth_dev);
9482eb4d010SOphir Munk 		if (err)
9492eb4d010SOphir Munk 			return NULL;
950fec28ca0SDmitry Kozlyuk 		mlx5_mp_id_init(&mp_id, eth_dev->data->port_id);
9512eb4d010SOphir Munk 		/* Receive command fd from primary process */
9522eb4d010SOphir Munk 		err = mlx5_mp_req_verbs_cmd_fd(&mp_id);
9532eb4d010SOphir Munk 		if (err < 0)
9542eb4d010SOphir Munk 			goto err_secondary;
9552eb4d010SOphir Munk 		/* Remap UAR for Tx queues. */
9562eb4d010SOphir Munk 		err = mlx5_tx_uar_init_secondary(eth_dev, err);
9572eb4d010SOphir Munk 		if (err)
9582eb4d010SOphir Munk 			goto err_secondary;
9592eb4d010SOphir Munk 		/*
9602eb4d010SOphir Munk 		 * Ethdev pointer is still required as input since
9612eb4d010SOphir Munk 		 * the primary device is not accessible from the
9622eb4d010SOphir Munk 		 * secondary process.
9632eb4d010SOphir Munk 		 */
9642eb4d010SOphir Munk 		eth_dev->rx_pkt_burst = mlx5_select_rx_function(eth_dev);
9652eb4d010SOphir Munk 		eth_dev->tx_pkt_burst = mlx5_select_tx_function(eth_dev);
9662eb4d010SOphir Munk 		return eth_dev;
9672eb4d010SOphir Munk err_secondary:
9682eb4d010SOphir Munk 		mlx5_dev_close(eth_dev);
9692eb4d010SOphir Munk 		return NULL;
9702eb4d010SOphir Munk 	}
9712eb4d010SOphir Munk 	/*
9722eb4d010SOphir Munk 	 * Some parameters ("tx_db_nc" in particularly) are needed in
9732eb4d010SOphir Munk 	 * advance to create dv/verbs device context. We proceed the
9742eb4d010SOphir Munk 	 * devargs here to get ones, and later proceed devargs again
9752eb4d010SOphir Munk 	 * to override some hardware settings.
9762eb4d010SOphir Munk 	 */
977d462a83cSMichael Baum 	err = mlx5_args(config, dpdk_dev->devargs);
9782eb4d010SOphir Munk 	if (err) {
9792eb4d010SOphir Munk 		err = rte_errno;
9802eb4d010SOphir Munk 		DRV_LOG(ERR, "failed to process device arguments: %s",
9812eb4d010SOphir Munk 			strerror(rte_errno));
9822eb4d010SOphir Munk 		goto error;
9832eb4d010SOphir Munk 	}
9844ec6360dSGregory Etelson 	if (config->dv_miss_info) {
9854ec6360dSGregory Etelson 		if (switch_info->master || switch_info->representor)
9864ec6360dSGregory Etelson 			config->dv_xmeta_en = MLX5_XMETA_MODE_META16;
9874ec6360dSGregory Etelson 	}
988d462a83cSMichael Baum 	sh = mlx5_alloc_shared_dev_ctx(spawn, config);
9892eb4d010SOphir Munk 	if (!sh)
9902eb4d010SOphir Munk 		return NULL;
9912eb4d010SOphir Munk #ifdef HAVE_MLX5DV_DR_ACTION_DEST_DEVX_TIR
992d462a83cSMichael Baum 	config->dest_tir = 1;
9932eb4d010SOphir Munk #endif
9942eb4d010SOphir Munk #ifdef HAVE_IBV_MLX5_MOD_SWP
9952eb4d010SOphir Munk 	dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_SWP;
9962eb4d010SOphir Munk #endif
9972eb4d010SOphir Munk 	/*
9982eb4d010SOphir Munk 	 * Multi-packet send is supported by ConnectX-4 Lx PF as well
9992eb4d010SOphir Munk 	 * as all ConnectX-5 devices.
10002eb4d010SOphir Munk 	 */
10012eb4d010SOphir Munk #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT
10022eb4d010SOphir Munk 	dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS;
10032eb4d010SOphir Munk #endif
10042eb4d010SOphir Munk #ifdef HAVE_IBV_DEVICE_STRIDING_RQ_SUPPORT
10052eb4d010SOphir Munk 	dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_STRIDING_RQ;
10062eb4d010SOphir Munk #endif
1007ca1418ceSMichael Baum 	mlx5_glue->dv_query_device(sh->cdev->ctx, &dv_attr);
10082eb4d010SOphir Munk 	if (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED) {
10092eb4d010SOphir Munk 		if (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW) {
10102eb4d010SOphir Munk 			DRV_LOG(DEBUG, "enhanced MPW is supported");
10112eb4d010SOphir Munk 			mps = MLX5_MPW_ENHANCED;
10122eb4d010SOphir Munk 		} else {
10132eb4d010SOphir Munk 			DRV_LOG(DEBUG, "MPW is supported");
10142eb4d010SOphir Munk 			mps = MLX5_MPW;
10152eb4d010SOphir Munk 		}
10162eb4d010SOphir Munk 	} else {
10172eb4d010SOphir Munk 		DRV_LOG(DEBUG, "MPW isn't supported");
10182eb4d010SOphir Munk 		mps = MLX5_MPW_DISABLED;
10192eb4d010SOphir Munk 	}
10202eb4d010SOphir Munk #ifdef HAVE_IBV_MLX5_MOD_SWP
10212eb4d010SOphir Munk 	if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_SWP)
10222eb4d010SOphir Munk 		swp = dv_attr.sw_parsing_caps.sw_parsing_offloads;
10232eb4d010SOphir Munk 	DRV_LOG(DEBUG, "SWP support: %u", swp);
10242eb4d010SOphir Munk #endif
1025accf3cfcSTal Shnaiderman 	config->swp = swp & (MLX5_SW_PARSING_CAP | MLX5_SW_PARSING_CSUM_CAP |
1026accf3cfcSTal Shnaiderman 		MLX5_SW_PARSING_TSO_CAP);
10272eb4d010SOphir Munk #ifdef HAVE_IBV_DEVICE_STRIDING_RQ_SUPPORT
10282eb4d010SOphir Munk 	if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_STRIDING_RQ) {
10292eb4d010SOphir Munk 		struct mlx5dv_striding_rq_caps mprq_caps =
10302eb4d010SOphir Munk 			dv_attr.striding_rq_caps;
10312eb4d010SOphir Munk 
10322eb4d010SOphir Munk 		DRV_LOG(DEBUG, "\tmin_single_stride_log_num_of_bytes: %d",
10332eb4d010SOphir Munk 			mprq_caps.min_single_stride_log_num_of_bytes);
10342eb4d010SOphir Munk 		DRV_LOG(DEBUG, "\tmax_single_stride_log_num_of_bytes: %d",
10352eb4d010SOphir Munk 			mprq_caps.max_single_stride_log_num_of_bytes);
10362eb4d010SOphir Munk 		DRV_LOG(DEBUG, "\tmin_single_wqe_log_num_of_strides: %d",
10372eb4d010SOphir Munk 			mprq_caps.min_single_wqe_log_num_of_strides);
10382eb4d010SOphir Munk 		DRV_LOG(DEBUG, "\tmax_single_wqe_log_num_of_strides: %d",
10392eb4d010SOphir Munk 			mprq_caps.max_single_wqe_log_num_of_strides);
10402eb4d010SOphir Munk 		DRV_LOG(DEBUG, "\tsupported_qpts: %d",
10412eb4d010SOphir Munk 			mprq_caps.supported_qpts);
10422eb4d010SOphir Munk 		DRV_LOG(DEBUG, "device supports Multi-Packet RQ");
10432eb4d010SOphir Munk 		mprq = 1;
10442eb4d010SOphir Munk 		mprq_min_stride_size_n =
10452eb4d010SOphir Munk 			mprq_caps.min_single_stride_log_num_of_bytes;
10462eb4d010SOphir Munk 		mprq_max_stride_size_n =
10472eb4d010SOphir Munk 			mprq_caps.max_single_stride_log_num_of_bytes;
10482eb4d010SOphir Munk 		mprq_min_stride_num_n =
10492eb4d010SOphir Munk 			mprq_caps.min_single_wqe_log_num_of_strides;
10502eb4d010SOphir Munk 		mprq_max_stride_num_n =
10512eb4d010SOphir Munk 			mprq_caps.max_single_wqe_log_num_of_strides;
10522eb4d010SOphir Munk 	}
10532eb4d010SOphir Munk #endif
10543d3f4e6dSAlexander Kozyrev 	/* Rx CQE compression is enabled by default. */
10553d3f4e6dSAlexander Kozyrev 	config->cqe_comp = 1;
10562eb4d010SOphir Munk #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT
10572eb4d010SOphir Munk 	if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS) {
1058c1a320bfSTal Shnaiderman 		config->tunnel_en = dv_attr.tunnel_offloads_caps &
1059c1a320bfSTal Shnaiderman 			     (MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_VXLAN |
1060c1a320bfSTal Shnaiderman 			      MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_GRE |
1061c1a320bfSTal Shnaiderman 			      MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_GENEVE);
10622eb4d010SOphir Munk 	}
1063c1a320bfSTal Shnaiderman 	if (config->tunnel_en) {
1064c1a320bfSTal Shnaiderman 		DRV_LOG(DEBUG, "tunnel offloading is supported for %s%s%s",
1065c1a320bfSTal Shnaiderman 		config->tunnel_en &
1066c1a320bfSTal Shnaiderman 		MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_VXLAN ? "[VXLAN]" : "",
1067c1a320bfSTal Shnaiderman 		config->tunnel_en &
1068c1a320bfSTal Shnaiderman 		MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_GRE ? "[GRE]" : "",
1069c1a320bfSTal Shnaiderman 		config->tunnel_en &
1070c1a320bfSTal Shnaiderman 		MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_GENEVE ? "[GENEVE]" : ""
1071c1a320bfSTal Shnaiderman 		);
1072c1a320bfSTal Shnaiderman 	} else {
1073c1a320bfSTal Shnaiderman 		DRV_LOG(DEBUG, "tunnel offloading is not supported");
1074c1a320bfSTal Shnaiderman 	}
10752eb4d010SOphir Munk #else
10762eb4d010SOphir Munk 	DRV_LOG(WARNING,
10772eb4d010SOphir Munk 		"tunnel offloading disabled due to old OFED/rdma-core version");
10782eb4d010SOphir Munk #endif
10792eb4d010SOphir Munk #ifdef HAVE_IBV_DEVICE_MPLS_SUPPORT
10802eb4d010SOphir Munk 	mpls_en = ((dv_attr.tunnel_offloads_caps &
10812eb4d010SOphir Munk 		    MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_CW_MPLS_OVER_GRE) &&
10822eb4d010SOphir Munk 		   (dv_attr.tunnel_offloads_caps &
10832eb4d010SOphir Munk 		    MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_CW_MPLS_OVER_UDP));
10842eb4d010SOphir Munk 	DRV_LOG(DEBUG, "MPLS over GRE/UDP tunnel offloading is %ssupported",
10852eb4d010SOphir Munk 		mpls_en ? "" : "not ");
10862eb4d010SOphir Munk #else
10872eb4d010SOphir Munk 	DRV_LOG(WARNING, "MPLS over GRE/UDP tunnel offloading disabled due to"
10882eb4d010SOphir Munk 		" old OFED/rdma-core version or firmware configuration");
10892eb4d010SOphir Munk #endif
1090d462a83cSMichael Baum 	config->mpls_en = mpls_en;
10913fd2961eSXueming Li 	nl_rdma = mlx5_nl_init(NETLINK_RDMA);
10922eb4d010SOphir Munk 	/* Check port status. */
10933fd2961eSXueming Li 	if (spawn->phys_port <= UINT8_MAX) {
10943fd2961eSXueming Li 		/* Legacy Verbs api only support u8 port number. */
1095ca1418ceSMichael Baum 		err = mlx5_glue->query_port(sh->cdev->ctx, spawn->phys_port,
1096ca1418ceSMichael Baum 					    &port_attr);
10972eb4d010SOphir Munk 		if (err) {
10982eb4d010SOphir Munk 			DRV_LOG(ERR, "port query failed: %s", strerror(err));
10992eb4d010SOphir Munk 			goto error;
11002eb4d010SOphir Munk 		}
11012eb4d010SOphir Munk 		if (port_attr.link_layer != IBV_LINK_LAYER_ETHERNET) {
11022eb4d010SOphir Munk 			DRV_LOG(ERR, "port is not configured in Ethernet mode");
11032eb4d010SOphir Munk 			err = EINVAL;
11042eb4d010SOphir Munk 			goto error;
11052eb4d010SOphir Munk 		}
11063fd2961eSXueming Li 	} else if (nl_rdma >= 0) {
11073fd2961eSXueming Li 		/* IB doesn't allow more than 255 ports, must be Ethernet. */
11083fd2961eSXueming Li 		err = mlx5_nl_port_state(nl_rdma,
11093fd2961eSXueming Li 			spawn->phys_dev_name,
11103fd2961eSXueming Li 			spawn->phys_port);
11113fd2961eSXueming Li 		if (err < 0) {
11123fd2961eSXueming Li 			DRV_LOG(INFO, "Failed to get netlink port state: %s",
11133fd2961eSXueming Li 				strerror(rte_errno));
11143fd2961eSXueming Li 			err = -rte_errno;
11153fd2961eSXueming Li 			goto error;
11163fd2961eSXueming Li 		}
11173fd2961eSXueming Li 		port_attr.state = (enum ibv_port_state)err;
11183fd2961eSXueming Li 	}
11192eb4d010SOphir Munk 	if (port_attr.state != IBV_PORT_ACTIVE)
11203fd2961eSXueming Li 		DRV_LOG(INFO, "port is not active: \"%s\" (%d)",
11212eb4d010SOphir Munk 			mlx5_glue->port_state_str(port_attr.state),
11222eb4d010SOphir Munk 			port_attr.state);
11232eb4d010SOphir Munk 	/* Allocate private eth device data. */
11242175c4dcSSuanming Mou 	priv = mlx5_malloc(MLX5_MEM_ZERO | MLX5_MEM_RTE,
11252eb4d010SOphir Munk 			   sizeof(*priv),
11262175c4dcSSuanming Mou 			   RTE_CACHE_LINE_SIZE, SOCKET_ID_ANY);
11272eb4d010SOphir Munk 	if (priv == NULL) {
11282eb4d010SOphir Munk 		DRV_LOG(ERR, "priv allocation failure");
11292eb4d010SOphir Munk 		err = ENOMEM;
11302eb4d010SOphir Munk 		goto error;
11312eb4d010SOphir Munk 	}
11322eb4d010SOphir Munk 	priv->sh = sh;
113391389890SOphir Munk 	priv->dev_port = spawn->phys_port;
11342eb4d010SOphir Munk 	priv->pci_dev = spawn->pci_dev;
11352eb4d010SOphir Munk 	priv->mtu = RTE_ETHER_MTU;
11362eb4d010SOphir Munk 	/* Some internal functions rely on Netlink sockets, open them now. */
11373fd2961eSXueming Li 	priv->nl_socket_rdma = nl_rdma;
11382eb4d010SOphir Munk 	priv->nl_socket_route =	mlx5_nl_init(NETLINK_ROUTE);
11392eb4d010SOphir Munk 	priv->representor = !!switch_info->representor;
11402eb4d010SOphir Munk 	priv->master = !!switch_info->master;
11412eb4d010SOphir Munk 	priv->domain_id = RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID;
11422eb4d010SOphir Munk 	priv->vport_meta_tag = 0;
11432eb4d010SOphir Munk 	priv->vport_meta_mask = 0;
11442eb4d010SOphir Munk 	priv->pf_bond = spawn->pf_bond;
1145ce4062cbSGregory Etelson 
1146ce4062cbSGregory Etelson 	DRV_LOG(DEBUG,
1147ce4062cbSGregory Etelson 		"dev_port=%u bus=%s pci=%s master=%d representor=%d pf_bond=%d\n",
1148ce4062cbSGregory Etelson 		priv->dev_port, dpdk_dev->bus->name,
1149ce4062cbSGregory Etelson 		priv->pci_dev ? priv->pci_dev->name : "NONE",
1150ce4062cbSGregory Etelson 		priv->master, priv->representor, priv->pf_bond);
1151ce4062cbSGregory Etelson 
11522eb4d010SOphir Munk 	/*
1153d0cf77e8SViacheslav Ovsiienko 	 * If we have E-Switch we should determine the vport attributes.
1154d0cf77e8SViacheslav Ovsiienko 	 * E-Switch may use either source vport field or reg_c[0] metadata
1155d0cf77e8SViacheslav Ovsiienko 	 * register to match on vport index. The engaged part of metadata
1156d0cf77e8SViacheslav Ovsiienko 	 * register is defined by mask.
11572eb4d010SOphir Munk 	 */
11582eb4d010SOphir Munk 	if (switch_info->representor || switch_info->master) {
1159ca1418ceSMichael Baum 		err = mlx5_glue->devx_port_query(sh->cdev->ctx,
1160d0cf77e8SViacheslav Ovsiienko 						 spawn->phys_port,
1161d0cf77e8SViacheslav Ovsiienko 						 &vport_info);
11622eb4d010SOphir Munk 		if (err) {
11632eb4d010SOphir Munk 			DRV_LOG(WARNING,
1164887183efSMichael Baum 				"Cannot query devx port %d on device %s",
1165887183efSMichael Baum 				spawn->phys_port, spawn->phys_dev_name);
1166d0cf77e8SViacheslav Ovsiienko 			vport_info.query_flags = 0;
11672eb4d010SOphir Munk 		}
11682eb4d010SOphir Munk 	}
1169d0cf77e8SViacheslav Ovsiienko 	if (vport_info.query_flags & MLX5_PORT_QUERY_REG_C0) {
1170d0cf77e8SViacheslav Ovsiienko 		priv->vport_meta_tag = vport_info.vport_meta_tag;
1171d0cf77e8SViacheslav Ovsiienko 		priv->vport_meta_mask = vport_info.vport_meta_mask;
11722eb4d010SOphir Munk 		if (!priv->vport_meta_mask) {
1173887183efSMichael Baum 			DRV_LOG(ERR,
1174887183efSMichael Baum 				"vport zero mask for port %d on bonding device %s",
1175887183efSMichael Baum 				spawn->phys_port, spawn->phys_dev_name);
11762eb4d010SOphir Munk 			err = ENOTSUP;
11772eb4d010SOphir Munk 			goto error;
11782eb4d010SOphir Munk 		}
11792eb4d010SOphir Munk 		if (priv->vport_meta_tag & ~priv->vport_meta_mask) {
1180887183efSMichael Baum 			DRV_LOG(ERR,
1181887183efSMichael Baum 				"Invalid vport tag for port %d on bonding device %s",
1182887183efSMichael Baum 				spawn->phys_port, spawn->phys_dev_name);
11832eb4d010SOphir Munk 			err = ENOTSUP;
11842eb4d010SOphir Munk 			goto error;
11852eb4d010SOphir Munk 		}
11862eb4d010SOphir Munk 	}
1187d0cf77e8SViacheslav Ovsiienko 	if (vport_info.query_flags & MLX5_PORT_QUERY_VPORT) {
1188d0cf77e8SViacheslav Ovsiienko 		priv->vport_id = vport_info.vport_id;
1189ecaee305SViacheslav Ovsiienko 	} else if (spawn->pf_bond >= 0 &&
1190ecaee305SViacheslav Ovsiienko 		   (switch_info->representor || switch_info->master)) {
1191887183efSMichael Baum 		DRV_LOG(ERR,
1192887183efSMichael Baum 			"Cannot deduce vport index for port %d on bonding device %s",
1193887183efSMichael Baum 			spawn->phys_port, spawn->phys_dev_name);
11942eb4d010SOphir Munk 		err = ENOTSUP;
11952eb4d010SOphir Munk 		goto error;
11962eb4d010SOphir Munk 	} else {
11972eb4d010SOphir Munk 		/*
1198d0cf77e8SViacheslav Ovsiienko 		 * Suppose vport index in compatible way. Kernel/rdma_core
1199d0cf77e8SViacheslav Ovsiienko 		 * support single E-Switch per PF configurations only and
1200d0cf77e8SViacheslav Ovsiienko 		 * vport_id field contains the vport index for associated VF,
1201d0cf77e8SViacheslav Ovsiienko 		 * which is deduced from representor port name.
12022eb4d010SOphir Munk 		 * For example, let's have the IB device port 10, it has
12032eb4d010SOphir Munk 		 * attached network device eth0, which has port name attribute
12042eb4d010SOphir Munk 		 * pf0vf2, we can deduce the VF number as 2, and set vport index
12052eb4d010SOphir Munk 		 * as 3 (2+1). This assigning schema should be changed if the
12062eb4d010SOphir Munk 		 * multiple E-Switch instances per PF configurations or/and PCI
12072eb4d010SOphir Munk 		 * subfunctions are added.
12082eb4d010SOphir Munk 		 */
12092eb4d010SOphir Munk 		priv->vport_id = switch_info->representor ?
12102eb4d010SOphir Munk 				 switch_info->port_name + 1 : -1;
1211d0cf77e8SViacheslav Ovsiienko 	}
121291766faeSXueming Li 	priv->representor_id = mlx5_representor_id_encode(switch_info,
121391766faeSXueming Li 							  eth_da->type);
12142eb4d010SOphir Munk 	/*
12152eb4d010SOphir Munk 	 * Look for sibling devices in order to reuse their switch domain
12162eb4d010SOphir Munk 	 * if any, otherwise allocate one.
12172eb4d010SOphir Munk 	 */
1218ce4062cbSGregory Etelson 	MLX5_ETH_FOREACH_DEV(port_id, dpdk_dev) {
12192eb4d010SOphir Munk 		const struct mlx5_priv *opriv =
12202eb4d010SOphir Munk 			rte_eth_devices[port_id].data->dev_private;
12212eb4d010SOphir Munk 
12222eb4d010SOphir Munk 		if (!opriv ||
12232eb4d010SOphir Munk 		    opriv->sh != priv->sh ||
12242eb4d010SOphir Munk 			opriv->domain_id ==
12252eb4d010SOphir Munk 			RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID)
12262eb4d010SOphir Munk 			continue;
12272eb4d010SOphir Munk 		priv->domain_id = opriv->domain_id;
1228ce4062cbSGregory Etelson 		DRV_LOG(DEBUG, "dev_port-%u inherit domain_id=%u\n",
1229ce4062cbSGregory Etelson 			priv->dev_port, priv->domain_id);
12302eb4d010SOphir Munk 		break;
12312eb4d010SOphir Munk 	}
12322eb4d010SOphir Munk 	if (priv->domain_id == RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID) {
12332eb4d010SOphir Munk 		err = rte_eth_switch_domain_alloc(&priv->domain_id);
12342eb4d010SOphir Munk 		if (err) {
12352eb4d010SOphir Munk 			err = rte_errno;
12362eb4d010SOphir Munk 			DRV_LOG(ERR, "unable to allocate switch domain: %s",
12372eb4d010SOphir Munk 				strerror(rte_errno));
12382eb4d010SOphir Munk 			goto error;
12392eb4d010SOphir Munk 		}
12402eb4d010SOphir Munk 		own_domain_id = 1;
1241ce4062cbSGregory Etelson 		DRV_LOG(DEBUG, "dev_port-%u new domain_id=%u\n",
1242ce4062cbSGregory Etelson 			priv->dev_port, priv->domain_id);
12432eb4d010SOphir Munk 	}
12442eb4d010SOphir Munk 	/* Override some values set by hardware configuration. */
1245d462a83cSMichael Baum 	mlx5_args(config, dpdk_dev->devargs);
1246e9d420dfSGregory Etelson 	err = mlx5_dev_check_sibling_config(priv, config, dpdk_dev);
12472eb4d010SOphir Munk 	if (err)
12482eb4d010SOphir Munk 		goto error;
1249d462a83cSMichael Baum 	config->hw_csum = !!(sh->device_attr.device_cap_flags_ex &
12502eb4d010SOphir Munk 			    IBV_DEVICE_RAW_IP_CSUM);
12512eb4d010SOphir Munk 	DRV_LOG(DEBUG, "checksum offloading is %ssupported",
1252d462a83cSMichael Baum 		(config->hw_csum ? "" : "not "));
12532eb4d010SOphir Munk #if !defined(HAVE_IBV_DEVICE_COUNTERS_SET_V42) && \
12542eb4d010SOphir Munk 	!defined(HAVE_IBV_DEVICE_COUNTERS_SET_V45)
12552eb4d010SOphir Munk 	DRV_LOG(DEBUG, "counters are not supported");
12562eb4d010SOphir Munk #endif
12572eb4d010SOphir Munk #if !defined(HAVE_IBV_FLOW_DV_SUPPORT) || !defined(HAVE_MLX5DV_DR)
1258d462a83cSMichael Baum 	if (config->dv_flow_en) {
12592eb4d010SOphir Munk 		DRV_LOG(WARNING, "DV flow is not supported");
1260d462a83cSMichael Baum 		config->dv_flow_en = 0;
12612eb4d010SOphir Munk 	}
12622eb4d010SOphir Munk #endif
1263d462a83cSMichael Baum 	config->ind_table_max_size =
12642eb4d010SOphir Munk 		sh->device_attr.max_rwq_indirection_table_size;
12652eb4d010SOphir Munk 	/*
12662eb4d010SOphir Munk 	 * Remove this check once DPDK supports larger/variable
12672eb4d010SOphir Munk 	 * indirection tables.
12682eb4d010SOphir Munk 	 */
1269295968d1SFerruh Yigit 	if (config->ind_table_max_size > (unsigned int)RTE_ETH_RSS_RETA_SIZE_512)
1270295968d1SFerruh Yigit 		config->ind_table_max_size = RTE_ETH_RSS_RETA_SIZE_512;
12712eb4d010SOphir Munk 	DRV_LOG(DEBUG, "maximum Rx indirection table size is %u",
1272d462a83cSMichael Baum 		config->ind_table_max_size);
1273d462a83cSMichael Baum 	config->hw_vlan_strip = !!(sh->device_attr.raw_packet_caps &
12742eb4d010SOphir Munk 				  IBV_RAW_PACKET_CAP_CVLAN_STRIPPING);
12752eb4d010SOphir Munk 	DRV_LOG(DEBUG, "VLAN stripping is %ssupported",
1276d462a83cSMichael Baum 		(config->hw_vlan_strip ? "" : "not "));
1277d462a83cSMichael Baum 	config->hw_fcs_strip = !!(sh->device_attr.raw_packet_caps &
12782eb4d010SOphir Munk 				 IBV_RAW_PACKET_CAP_SCATTER_FCS);
12792eb4d010SOphir Munk #if defined(HAVE_IBV_WQ_FLAG_RX_END_PADDING)
12802eb4d010SOphir Munk 	hw_padding = !!sh->device_attr.rx_pad_end_addr_align;
12812eb4d010SOphir Munk #elif defined(HAVE_IBV_WQ_FLAGS_PCI_WRITE_END_PADDING)
12822eb4d010SOphir Munk 	hw_padding = !!(sh->device_attr.device_cap_flags_ex &
12832eb4d010SOphir Munk 			IBV_DEVICE_PCI_WRITE_END_PADDING);
12842eb4d010SOphir Munk #endif
1285d462a83cSMichael Baum 	if (config->hw_padding && !hw_padding) {
12862eb4d010SOphir Munk 		DRV_LOG(DEBUG, "Rx end alignment padding isn't supported");
1287d462a83cSMichael Baum 		config->hw_padding = 0;
1288d462a83cSMichael Baum 	} else if (config->hw_padding) {
12892eb4d010SOphir Munk 		DRV_LOG(DEBUG, "Rx end alignment padding is enabled");
12902eb4d010SOphir Munk 	}
1291d462a83cSMichael Baum 	config->tso = (sh->device_attr.max_tso > 0 &&
12922eb4d010SOphir Munk 		      (sh->device_attr.tso_supported_qpts &
12932eb4d010SOphir Munk 		       (1 << IBV_QPT_RAW_PACKET)));
1294d462a83cSMichael Baum 	if (config->tso)
1295d462a83cSMichael Baum 		config->tso_max_payload_sz = sh->device_attr.max_tso;
12962eb4d010SOphir Munk 	/*
12972eb4d010SOphir Munk 	 * MPW is disabled by default, while the Enhanced MPW is enabled
12982eb4d010SOphir Munk 	 * by default.
12992eb4d010SOphir Munk 	 */
1300d462a83cSMichael Baum 	if (config->mps == MLX5_ARG_UNSET)
1301d462a83cSMichael Baum 		config->mps = (mps == MLX5_MPW_ENHANCED) ? MLX5_MPW_ENHANCED :
13022eb4d010SOphir Munk 							  MLX5_MPW_DISABLED;
13032eb4d010SOphir Munk 	else
1304d462a83cSMichael Baum 		config->mps = config->mps ? mps : MLX5_MPW_DISABLED;
13052eb4d010SOphir Munk 	DRV_LOG(INFO, "%sMPS is %s",
1306d462a83cSMichael Baum 		config->mps == MLX5_MPW_ENHANCED ? "enhanced " :
1307d462a83cSMichael Baum 		config->mps == MLX5_MPW ? "legacy " : "",
1308d462a83cSMichael Baum 		config->mps != MLX5_MPW_DISABLED ? "enabled" : "disabled");
13095bc38358SMichael Baum 	if (sh->devx) {
1310fe46b20cSMichael Baum 		config->hca_attr = sh->cdev->config.hca_attr;
131196f85ec4SDong Zhou 		sh->steering_format_version =
131296f85ec4SDong Zhou 			config->hca_attr.steering_format_version;
13132eb4d010SOphir Munk 		/* Check for LRO support. */
1314d462a83cSMichael Baum 		if (config->dest_tir && config->hca_attr.lro_cap &&
1315d462a83cSMichael Baum 		    config->dv_flow_en) {
13162eb4d010SOphir Munk 			/* TBD check tunnel lro caps. */
1317d462a83cSMichael Baum 			config->lro.supported = config->hca_attr.lro_cap;
13182eb4d010SOphir Munk 			DRV_LOG(DEBUG, "Device supports LRO");
13192eb4d010SOphir Munk 			/*
13202eb4d010SOphir Munk 			 * If LRO timeout is not configured by application,
13212eb4d010SOphir Munk 			 * use the minimal supported value.
13222eb4d010SOphir Munk 			 */
1323d462a83cSMichael Baum 			if (!config->lro.timeout)
1324d462a83cSMichael Baum 				config->lro.timeout =
1325d462a83cSMichael Baum 				config->hca_attr.lro_timer_supported_periods[0];
13262eb4d010SOphir Munk 			DRV_LOG(DEBUG, "LRO session timeout set to %d usec",
1327d462a83cSMichael Baum 				config->lro.timeout);
1328613d64e4SDekel Peled 			DRV_LOG(DEBUG, "LRO minimal size of TCP segment "
1329613d64e4SDekel Peled 				"required for coalescing is %d bytes",
1330613d64e4SDekel Peled 				config->hca_attr.lro_min_mss_size);
13312eb4d010SOphir Munk 		}
1332c99b4f8bSLi Zhang #if defined(HAVE_MLX5DV_DR) && \
1333c99b4f8bSLi Zhang 	(defined(HAVE_MLX5_DR_CREATE_ACTION_FLOW_METER) || \
1334c99b4f8bSLi Zhang 	 defined(HAVE_MLX5_DR_CREATE_ACTION_ASO))
1335d462a83cSMichael Baum 		if (config->hca_attr.qos.sup &&
1336b6505738SDekel Peled 		    config->hca_attr.qos.flow_meter_old &&
1337d462a83cSMichael Baum 		    config->dv_flow_en) {
13382eb4d010SOphir Munk 			uint8_t reg_c_mask =
1339d462a83cSMichael Baum 				config->hca_attr.qos.flow_meter_reg_c_ids;
13402eb4d010SOphir Munk 			/*
13412eb4d010SOphir Munk 			 * Meter needs two REG_C's for color match and pre-sfx
13422eb4d010SOphir Munk 			 * flow match. Here get the REG_C for color match.
13432eb4d010SOphir Munk 			 * REG_C_0 and REG_C_1 is reserved for metadata feature.
13442eb4d010SOphir Munk 			 */
13452eb4d010SOphir Munk 			reg_c_mask &= 0xfc;
13462eb4d010SOphir Munk 			if (__builtin_popcount(reg_c_mask) < 1) {
13472eb4d010SOphir Munk 				priv->mtr_en = 0;
13482eb4d010SOphir Munk 				DRV_LOG(WARNING, "No available register for"
13492eb4d010SOphir Munk 					" meter.");
13502eb4d010SOphir Munk 			} else {
135131ef2982SDekel Peled 				/*
135231ef2982SDekel Peled 				 * The meter color register is used by the
135331ef2982SDekel Peled 				 * flow-hit feature as well.
135431ef2982SDekel Peled 				 * The flow-hit feature must use REG_C_3
135531ef2982SDekel Peled 				 * Prefer REG_C_3 if it is available.
135631ef2982SDekel Peled 				 */
135731ef2982SDekel Peled 				if (reg_c_mask & (1 << (REG_C_3 - REG_C_0)))
135831ef2982SDekel Peled 					priv->mtr_color_reg = REG_C_3;
135931ef2982SDekel Peled 				else
136031ef2982SDekel Peled 					priv->mtr_color_reg = ffs(reg_c_mask)
136131ef2982SDekel Peled 							      - 1 + REG_C_0;
13622eb4d010SOphir Munk 				priv->mtr_en = 1;
13632eb4d010SOphir Munk 				priv->mtr_reg_share =
1364b6505738SDekel Peled 				      config->hca_attr.qos.flow_meter;
13652eb4d010SOphir Munk 				DRV_LOG(DEBUG, "The REG_C meter uses is %d",
13662eb4d010SOphir Munk 					priv->mtr_color_reg);
13672eb4d010SOphir Munk 			}
13682eb4d010SOphir Munk 		}
136929efa63aSLi Zhang 		if (config->hca_attr.qos.sup &&
137029efa63aSLi Zhang 			config->hca_attr.qos.flow_meter_aso_sup) {
137129efa63aSLi Zhang 			uint32_t log_obj_size =
137229efa63aSLi Zhang 				rte_log2_u32(MLX5_ASO_MTRS_PER_POOL >> 1);
137329efa63aSLi Zhang 			if (log_obj_size >=
137429efa63aSLi Zhang 			config->hca_attr.qos.log_meter_aso_granularity &&
137529efa63aSLi Zhang 			log_obj_size <=
137644432018SLi Zhang 			config->hca_attr.qos.log_meter_aso_max_alloc)
137729efa63aSLi Zhang 				sh->meter_aso_en = 1;
137844432018SLi Zhang 		}
137944432018SLi Zhang 		if (priv->mtr_en) {
1380afb4aa4fSLi Zhang 			err = mlx5_aso_flow_mtrs_mng_init(priv->sh);
138129efa63aSLi Zhang 			if (err) {
138229efa63aSLi Zhang 				err = -err;
138329efa63aSLi Zhang 				goto error;
138429efa63aSLi Zhang 			}
138529efa63aSLi Zhang 		}
1386630a587bSRongwei Liu 		if (config->hca_attr.flow.tunnel_header_0_1)
1387630a587bSRongwei Liu 			sh->tunnel_header_0_1 = 1;
13882eb4d010SOphir Munk #endif
1389a2999c7bSDekel Peled #ifdef HAVE_MLX5_DR_CREATE_ACTION_ASO
139031ef2982SDekel Peled 		if (config->hca_attr.flow_hit_aso &&
139131ef2982SDekel Peled 		    priv->mtr_color_reg == REG_C_3) {
139231ef2982SDekel Peled 			sh->flow_hit_aso_en = 1;
139331ef2982SDekel Peled 			err = mlx5_flow_aso_age_mng_init(sh);
139431ef2982SDekel Peled 			if (err) {
139531ef2982SDekel Peled 				err = -err;
139631ef2982SDekel Peled 				goto error;
139731ef2982SDekel Peled 			}
139831ef2982SDekel Peled 			DRV_LOG(DEBUG, "Flow Hit ASO is supported.");
139931ef2982SDekel Peled 		}
1400a2999c7bSDekel Peled #endif /* HAVE_MLX5_DR_CREATE_ACTION_ASO */
1401ee9e5fadSBing Zhao #if defined(HAVE_MLX5_DR_CREATE_ACTION_ASO) && \
1402ee9e5fadSBing Zhao 	defined(HAVE_MLX5_DR_ACTION_ASO_CT)
1403ee9e5fadSBing Zhao 		if (config->hca_attr.ct_offload &&
1404ee9e5fadSBing Zhao 		    priv->mtr_color_reg == REG_C_3) {
1405ee9e5fadSBing Zhao 			err = mlx5_flow_aso_ct_mng_init(sh);
1406ee9e5fadSBing Zhao 			if (err) {
1407ee9e5fadSBing Zhao 				err = -err;
1408ee9e5fadSBing Zhao 				goto error;
1409ee9e5fadSBing Zhao 			}
1410ee9e5fadSBing Zhao 			DRV_LOG(DEBUG, "CT ASO is supported.");
1411ee9e5fadSBing Zhao 			sh->ct_aso_en = 1;
1412ee9e5fadSBing Zhao 		}
1413ee9e5fadSBing Zhao #endif /* HAVE_MLX5_DR_CREATE_ACTION_ASO && HAVE_MLX5_DR_ACTION_ASO_CT */
141496b1f027SJiawei Wang #if defined(HAVE_MLX5DV_DR) && defined(HAVE_MLX5_DR_CREATE_ACTION_FLOW_SAMPLE)
141596b1f027SJiawei Wang 		if (config->hca_attr.log_max_ft_sampler_num > 0  &&
141696b1f027SJiawei Wang 		    config->dv_flow_en) {
141796b1f027SJiawei Wang 			priv->sampler_en = 1;
14181b9e9826SThomas Monjalon 			DRV_LOG(DEBUG, "Sampler enabled!");
141996b1f027SJiawei Wang 		} else {
142096b1f027SJiawei Wang 			priv->sampler_en = 0;
142196b1f027SJiawei Wang 			if (!config->hca_attr.log_max_ft_sampler_num)
14221b9e9826SThomas Monjalon 				DRV_LOG(WARNING,
14231b9e9826SThomas Monjalon 					"No available register for sampler.");
142496b1f027SJiawei Wang 			else
14251b9e9826SThomas Monjalon 				DRV_LOG(DEBUG, "DV flow is not supported!");
142696b1f027SJiawei Wang 		}
142796b1f027SJiawei Wang #endif
14282eb4d010SOphir Munk 	}
14293d3f4e6dSAlexander Kozyrev 	if (config->cqe_comp && RTE_CACHE_LINE_SIZE == 128 &&
14303d3f4e6dSAlexander Kozyrev 	    !(dv_attr.flags & MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP)) {
14313d3f4e6dSAlexander Kozyrev 		DRV_LOG(WARNING, "Rx CQE 128B compression is not supported");
14323d3f4e6dSAlexander Kozyrev 		config->cqe_comp = 0;
14333d3f4e6dSAlexander Kozyrev 	}
14343d3f4e6dSAlexander Kozyrev 	if (config->cqe_comp_fmt == MLX5_CQE_RESP_FORMAT_FTAG_STRIDX &&
14355bc38358SMichael Baum 	    (!sh->devx || !config->hca_attr.mini_cqe_resp_flow_tag)) {
14363d3f4e6dSAlexander Kozyrev 		DRV_LOG(WARNING, "Flow Tag CQE compression"
14373d3f4e6dSAlexander Kozyrev 				 " format isn't supported.");
14383d3f4e6dSAlexander Kozyrev 		config->cqe_comp = 0;
14393d3f4e6dSAlexander Kozyrev 	}
14403d3f4e6dSAlexander Kozyrev 	if (config->cqe_comp_fmt == MLX5_CQE_RESP_FORMAT_L34H_STRIDX &&
14415bc38358SMichael Baum 	    (!sh->devx || !config->hca_attr.mini_cqe_resp_l3_l4_tag)) {
14423d3f4e6dSAlexander Kozyrev 		DRV_LOG(WARNING, "L3/L4 Header CQE compression"
14433d3f4e6dSAlexander Kozyrev 				 " format isn't supported.");
14443d3f4e6dSAlexander Kozyrev 		config->cqe_comp = 0;
14453d3f4e6dSAlexander Kozyrev 	}
14463d3f4e6dSAlexander Kozyrev 	DRV_LOG(DEBUG, "Rx CQE compression is %ssupported",
14473d3f4e6dSAlexander Kozyrev 			config->cqe_comp ? "" : "not ");
1448d462a83cSMichael Baum 	if (config->tx_pp) {
14498f848f32SViacheslav Ovsiienko 		DRV_LOG(DEBUG, "Timestamp counter frequency %u kHz",
1450d462a83cSMichael Baum 			config->hca_attr.dev_freq_khz);
14518f848f32SViacheslav Ovsiienko 		DRV_LOG(DEBUG, "Packet pacing is %ssupported",
1452d462a83cSMichael Baum 			config->hca_attr.qos.packet_pacing ? "" : "not ");
14538f848f32SViacheslav Ovsiienko 		DRV_LOG(DEBUG, "Cross channel ops are %ssupported",
1454d462a83cSMichael Baum 			config->hca_attr.cross_channel ? "" : "not ");
14558f848f32SViacheslav Ovsiienko 		DRV_LOG(DEBUG, "WQE index ignore is %ssupported",
1456d462a83cSMichael Baum 			config->hca_attr.wqe_index_ignore ? "" : "not ");
14578f848f32SViacheslav Ovsiienko 		DRV_LOG(DEBUG, "Non-wire SQ feature is %ssupported",
1458d462a83cSMichael Baum 			config->hca_attr.non_wire_sq ? "" : "not ");
14598f848f32SViacheslav Ovsiienko 		DRV_LOG(DEBUG, "Static WQE SQ feature is %ssupported (%d)",
1460d462a83cSMichael Baum 			config->hca_attr.log_max_static_sq_wq ? "" : "not ",
1461d462a83cSMichael Baum 			config->hca_attr.log_max_static_sq_wq);
14628f848f32SViacheslav Ovsiienko 		DRV_LOG(DEBUG, "WQE rate PP mode is %ssupported",
1463d462a83cSMichael Baum 			config->hca_attr.qos.wqe_rate_pp ? "" : "not ");
14645bc38358SMichael Baum 		if (!sh->devx) {
14658f848f32SViacheslav Ovsiienko 			DRV_LOG(ERR, "DevX is required for packet pacing");
14668f848f32SViacheslav Ovsiienko 			err = ENODEV;
14678f848f32SViacheslav Ovsiienko 			goto error;
14688f848f32SViacheslav Ovsiienko 		}
1469d462a83cSMichael Baum 		if (!config->hca_attr.qos.packet_pacing) {
14708f848f32SViacheslav Ovsiienko 			DRV_LOG(ERR, "Packet pacing is not supported");
14718f848f32SViacheslav Ovsiienko 			err = ENODEV;
14728f848f32SViacheslav Ovsiienko 			goto error;
14738f848f32SViacheslav Ovsiienko 		}
1474d462a83cSMichael Baum 		if (!config->hca_attr.cross_channel) {
14758f848f32SViacheslav Ovsiienko 			DRV_LOG(ERR, "Cross channel operations are"
14768f848f32SViacheslav Ovsiienko 				     " required for packet pacing");
14778f848f32SViacheslav Ovsiienko 			err = ENODEV;
14788f848f32SViacheslav Ovsiienko 			goto error;
14798f848f32SViacheslav Ovsiienko 		}
1480d462a83cSMichael Baum 		if (!config->hca_attr.wqe_index_ignore) {
14818f848f32SViacheslav Ovsiienko 			DRV_LOG(ERR, "WQE index ignore feature is"
14828f848f32SViacheslav Ovsiienko 				     " required for packet pacing");
14838f848f32SViacheslav Ovsiienko 			err = ENODEV;
14848f848f32SViacheslav Ovsiienko 			goto error;
14858f848f32SViacheslav Ovsiienko 		}
1486d462a83cSMichael Baum 		if (!config->hca_attr.non_wire_sq) {
14878f848f32SViacheslav Ovsiienko 			DRV_LOG(ERR, "Non-wire SQ feature is"
14888f848f32SViacheslav Ovsiienko 				     " required for packet pacing");
14898f848f32SViacheslav Ovsiienko 			err = ENODEV;
14908f848f32SViacheslav Ovsiienko 			goto error;
14918f848f32SViacheslav Ovsiienko 		}
1492d462a83cSMichael Baum 		if (!config->hca_attr.log_max_static_sq_wq) {
14938f848f32SViacheslav Ovsiienko 			DRV_LOG(ERR, "Static WQE SQ feature is"
14948f848f32SViacheslav Ovsiienko 				     " required for packet pacing");
14958f848f32SViacheslav Ovsiienko 			err = ENODEV;
14968f848f32SViacheslav Ovsiienko 			goto error;
14978f848f32SViacheslav Ovsiienko 		}
1498d462a83cSMichael Baum 		if (!config->hca_attr.qos.wqe_rate_pp) {
14998f848f32SViacheslav Ovsiienko 			DRV_LOG(ERR, "WQE rate mode is required"
15008f848f32SViacheslav Ovsiienko 				     " for packet pacing");
15018f848f32SViacheslav Ovsiienko 			err = ENODEV;
15028f848f32SViacheslav Ovsiienko 			goto error;
15038f848f32SViacheslav Ovsiienko 		}
15048f848f32SViacheslav Ovsiienko #ifndef HAVE_MLX5DV_DEVX_UAR_OFFSET
15058f848f32SViacheslav Ovsiienko 		DRV_LOG(ERR, "DevX does not provide UAR offset,"
15068f848f32SViacheslav Ovsiienko 			     " can't create queues for packet pacing");
15078f848f32SViacheslav Ovsiienko 		err = ENODEV;
15088f848f32SViacheslav Ovsiienko 		goto error;
15098f848f32SViacheslav Ovsiienko #endif
15108f848f32SViacheslav Ovsiienko 	}
1511*febcac7bSBing Zhao 	if (config->std_delay_drop || config->hp_delay_drop) {
1512*febcac7bSBing Zhao 		if (!config->hca_attr.rq_delay_drop) {
1513*febcac7bSBing Zhao 			config->std_delay_drop = 0;
1514*febcac7bSBing Zhao 			config->hp_delay_drop = 0;
1515*febcac7bSBing Zhao 			DRV_LOG(WARNING,
1516*febcac7bSBing Zhao 				"dev_port-%u: Rxq delay drop is not supported",
1517*febcac7bSBing Zhao 				priv->dev_port);
1518*febcac7bSBing Zhao 		}
1519*febcac7bSBing Zhao 	}
15205bc38358SMichael Baum 	if (sh->devx) {
1521a2854c4dSViacheslav Ovsiienko 		uint32_t reg[MLX5_ST_SZ_DW(register_mtutc)];
1522a2854c4dSViacheslav Ovsiienko 
1523972a1bf8SViacheslav Ovsiienko 		err = config->hca_attr.access_register_user ?
1524972a1bf8SViacheslav Ovsiienko 			mlx5_devx_cmd_register_read
1525ca1418ceSMichael Baum 				(sh->cdev->ctx, MLX5_REGISTER_ID_MTUTC, 0,
1526972a1bf8SViacheslav Ovsiienko 				reg, MLX5_ST_SZ_DW(register_mtutc)) : ENOTSUP;
1527a2854c4dSViacheslav Ovsiienko 		if (!err) {
1528a2854c4dSViacheslav Ovsiienko 			uint32_t ts_mode;
1529a2854c4dSViacheslav Ovsiienko 
1530a2854c4dSViacheslav Ovsiienko 			/* MTUTC register is read successfully. */
1531a2854c4dSViacheslav Ovsiienko 			ts_mode = MLX5_GET(register_mtutc, reg,
1532a2854c4dSViacheslav Ovsiienko 					   time_stamp_mode);
1533a2854c4dSViacheslav Ovsiienko 			if (ts_mode == MLX5_MTUTC_TIMESTAMP_MODE_REAL_TIME)
1534d462a83cSMichael Baum 				config->rt_timestamp = 1;
1535a2854c4dSViacheslav Ovsiienko 		} else {
1536a2854c4dSViacheslav Ovsiienko 			/* Kernel does not support register reading. */
1537d462a83cSMichael Baum 			if (config->hca_attr.dev_freq_khz ==
1538a2854c4dSViacheslav Ovsiienko 						 (NS_PER_S / MS_PER_S))
1539d462a83cSMichael Baum 				config->rt_timestamp = 1;
1540a2854c4dSViacheslav Ovsiienko 		}
1541a2854c4dSViacheslav Ovsiienko 	}
154250f95b23SSuanming Mou 	/*
154350f95b23SSuanming Mou 	 * If HW has bug working with tunnel packet decapsulation and
154450f95b23SSuanming Mou 	 * scatter FCS, and decapsulation is needed, clear the hw_fcs_strip
1545295968d1SFerruh Yigit 	 * bit. Then RTE_ETH_RX_OFFLOAD_KEEP_CRC bit will not be set anymore.
154650f95b23SSuanming Mou 	 */
1547d462a83cSMichael Baum 	if (config->hca_attr.scatter_fcs_w_decap_disable && config->decap_en)
1548d462a83cSMichael Baum 		config->hw_fcs_strip = 0;
154950f95b23SSuanming Mou 	DRV_LOG(DEBUG, "FCS stripping configuration is %ssupported",
1550d462a83cSMichael Baum 		(config->hw_fcs_strip ? "" : "not "));
1551d462a83cSMichael Baum 	if (config->mprq.enabled && mprq) {
1552d462a83cSMichael Baum 		if (config->mprq.stride_num_n &&
1553d462a83cSMichael Baum 		    (config->mprq.stride_num_n > mprq_max_stride_num_n ||
1554d462a83cSMichael Baum 		     config->mprq.stride_num_n < mprq_min_stride_num_n)) {
1555d462a83cSMichael Baum 			config->mprq.stride_num_n =
15562eb4d010SOphir Munk 				RTE_MIN(RTE_MAX(MLX5_MPRQ_STRIDE_NUM_N,
15572eb4d010SOphir Munk 						mprq_min_stride_num_n),
15582eb4d010SOphir Munk 					mprq_max_stride_num_n);
15592eb4d010SOphir Munk 			DRV_LOG(WARNING,
15602eb4d010SOphir Munk 				"the number of strides"
15612eb4d010SOphir Munk 				" for Multi-Packet RQ is out of range,"
15622eb4d010SOphir Munk 				" setting default value (%u)",
1563d462a83cSMichael Baum 				1 << config->mprq.stride_num_n);
15642eb4d010SOphir Munk 		}
1565d462a83cSMichael Baum 		if (config->mprq.stride_size_n &&
1566d462a83cSMichael Baum 		    (config->mprq.stride_size_n > mprq_max_stride_size_n ||
1567d462a83cSMichael Baum 		     config->mprq.stride_size_n < mprq_min_stride_size_n)) {
1568d462a83cSMichael Baum 			config->mprq.stride_size_n =
15692eb4d010SOphir Munk 				RTE_MIN(RTE_MAX(MLX5_MPRQ_STRIDE_SIZE_N,
15702eb4d010SOphir Munk 						mprq_min_stride_size_n),
15712eb4d010SOphir Munk 					mprq_max_stride_size_n);
15722eb4d010SOphir Munk 			DRV_LOG(WARNING,
15732eb4d010SOphir Munk 				"the size of a stride"
15742eb4d010SOphir Munk 				" for Multi-Packet RQ is out of range,"
15752eb4d010SOphir Munk 				" setting default value (%u)",
1576d462a83cSMichael Baum 				1 << config->mprq.stride_size_n);
15772eb4d010SOphir Munk 		}
1578d462a83cSMichael Baum 		config->mprq.min_stride_size_n = mprq_min_stride_size_n;
1579d462a83cSMichael Baum 		config->mprq.max_stride_size_n = mprq_max_stride_size_n;
1580d462a83cSMichael Baum 	} else if (config->mprq.enabled && !mprq) {
15812eb4d010SOphir Munk 		DRV_LOG(WARNING, "Multi-Packet RQ isn't supported");
1582d462a83cSMichael Baum 		config->mprq.enabled = 0;
15832eb4d010SOphir Munk 	}
1584d462a83cSMichael Baum 	if (config->max_dump_files_num == 0)
1585d462a83cSMichael Baum 		config->max_dump_files_num = 128;
15862eb4d010SOphir Munk 	eth_dev = rte_eth_dev_allocate(name);
15872eb4d010SOphir Munk 	if (eth_dev == NULL) {
15882eb4d010SOphir Munk 		DRV_LOG(ERR, "can not allocate rte ethdev");
15892eb4d010SOphir Munk 		err = ENOMEM;
15902eb4d010SOphir Munk 		goto error;
15912eb4d010SOphir Munk 	}
15922eb4d010SOphir Munk 	if (priv->representor) {
15932eb4d010SOphir Munk 		eth_dev->data->dev_flags |= RTE_ETH_DEV_REPRESENTOR;
15942eb4d010SOphir Munk 		eth_dev->data->representor_id = priv->representor_id;
1595ff4e52efSViacheslav Galaktionov 		MLX5_ETH_FOREACH_DEV(port_id, dpdk_dev) {
1596ff4e52efSViacheslav Galaktionov 			struct mlx5_priv *opriv =
1597ff4e52efSViacheslav Galaktionov 				rte_eth_devices[port_id].data->dev_private;
1598ff4e52efSViacheslav Galaktionov 			if (opriv &&
1599ff4e52efSViacheslav Galaktionov 			    opriv->master &&
1600ff4e52efSViacheslav Galaktionov 			    opriv->domain_id == priv->domain_id &&
1601ff4e52efSViacheslav Galaktionov 			    opriv->sh == priv->sh) {
1602ff4e52efSViacheslav Galaktionov 				eth_dev->data->backer_port_id = port_id;
1603ff4e52efSViacheslav Galaktionov 				break;
1604ff4e52efSViacheslav Galaktionov 			}
1605ff4e52efSViacheslav Galaktionov 		}
1606ff4e52efSViacheslav Galaktionov 		if (port_id >= RTE_MAX_ETHPORTS)
1607ff4e52efSViacheslav Galaktionov 			eth_dev->data->backer_port_id = eth_dev->data->port_id;
16082eb4d010SOphir Munk 	}
160939ae7577SSuanming Mou 	priv->mp_id.port_id = eth_dev->data->port_id;
161039ae7577SSuanming Mou 	strlcpy(priv->mp_id.name, MLX5_MP_NAME, RTE_MP_MAX_NAME_LEN);
16112eb4d010SOphir Munk 	/*
16122eb4d010SOphir Munk 	 * Store associated network device interface index. This index
16132eb4d010SOphir Munk 	 * is permanent throughout the lifetime of device. So, we may store
16142eb4d010SOphir Munk 	 * the ifindex here and use the cached value further.
16152eb4d010SOphir Munk 	 */
16162eb4d010SOphir Munk 	MLX5_ASSERT(spawn->ifindex);
16172eb4d010SOphir Munk 	priv->if_index = spawn->ifindex;
1618a89f6433SRongwei Liu 	priv->lag_affinity_idx = sh->refcnt - 1;
16192eb4d010SOphir Munk 	eth_dev->data->dev_private = priv;
16202eb4d010SOphir Munk 	priv->dev_data = eth_dev->data;
16212eb4d010SOphir Munk 	eth_dev->data->mac_addrs = priv->mac;
16222eb4d010SOphir Munk 	eth_dev->device = dpdk_dev;
1623f30e69b4SFerruh Yigit 	eth_dev->data->dev_flags |= RTE_ETH_DEV_AUTOFILL_QUEUE_XSTATS;
16242eb4d010SOphir Munk 	/* Configure the first MAC address by default. */
16252eb4d010SOphir Munk 	if (mlx5_get_mac(eth_dev, &mac.addr_bytes)) {
16262eb4d010SOphir Munk 		DRV_LOG(ERR,
16272eb4d010SOphir Munk 			"port %u cannot get MAC address, is mlx5_en"
16282eb4d010SOphir Munk 			" loaded? (errno: %s)",
16292eb4d010SOphir Munk 			eth_dev->data->port_id, strerror(rte_errno));
16302eb4d010SOphir Munk 		err = ENODEV;
16312eb4d010SOphir Munk 		goto error;
16322eb4d010SOphir Munk 	}
16332eb4d010SOphir Munk 	DRV_LOG(INFO,
1634c2c4f87bSAman Deep Singh 		"port %u MAC address is " RTE_ETHER_ADDR_PRT_FMT,
1635a7db3afcSAman Deep Singh 		eth_dev->data->port_id, RTE_ETHER_ADDR_BYTES(&mac));
16362eb4d010SOphir Munk #ifdef RTE_LIBRTE_MLX5_DEBUG
16372eb4d010SOphir Munk 	{
163828743807STal Shnaiderman 		char ifname[MLX5_NAMESIZE];
16392eb4d010SOphir Munk 
16402eb4d010SOphir Munk 		if (mlx5_get_ifname(eth_dev, &ifname) == 0)
16412eb4d010SOphir Munk 			DRV_LOG(DEBUG, "port %u ifname is \"%s\"",
16422eb4d010SOphir Munk 				eth_dev->data->port_id, ifname);
16432eb4d010SOphir Munk 		else
16442eb4d010SOphir Munk 			DRV_LOG(DEBUG, "port %u ifname is unknown",
16452eb4d010SOphir Munk 				eth_dev->data->port_id);
16462eb4d010SOphir Munk 	}
16472eb4d010SOphir Munk #endif
16482eb4d010SOphir Munk 	/* Get actual MTU if possible. */
16492eb4d010SOphir Munk 	err = mlx5_get_mtu(eth_dev, &priv->mtu);
16502eb4d010SOphir Munk 	if (err) {
16512eb4d010SOphir Munk 		err = rte_errno;
16522eb4d010SOphir Munk 		goto error;
16532eb4d010SOphir Munk 	}
16542eb4d010SOphir Munk 	DRV_LOG(DEBUG, "port %u MTU is %u", eth_dev->data->port_id,
16552eb4d010SOphir Munk 		priv->mtu);
16562eb4d010SOphir Munk 	/* Initialize burst functions to prevent crashes before link-up. */
16572eb4d010SOphir Munk 	eth_dev->rx_pkt_burst = removed_rx_burst;
16582eb4d010SOphir Munk 	eth_dev->tx_pkt_burst = removed_tx_burst;
1659b012b4ceSOphir Munk 	eth_dev->dev_ops = &mlx5_dev_ops;
1660cbfc6111SFerruh Yigit 	eth_dev->rx_descriptor_status = mlx5_rx_descriptor_status;
1661cbfc6111SFerruh Yigit 	eth_dev->tx_descriptor_status = mlx5_tx_descriptor_status;
1662cbfc6111SFerruh Yigit 	eth_dev->rx_queue_count = mlx5_rx_queue_count;
16632eb4d010SOphir Munk 	/* Register MAC address. */
16642eb4d010SOphir Munk 	claim_zero(mlx5_mac_addr_add(eth_dev, &mac, 0, 0));
1665d462a83cSMichael Baum 	if (config->vf && config->vf_nl_en)
16662eb4d010SOphir Munk 		mlx5_nl_mac_addr_sync(priv->nl_socket_route,
16672eb4d010SOphir Munk 				      mlx5_ifindex(eth_dev),
16682eb4d010SOphir Munk 				      eth_dev->data->mac_addrs,
16692eb4d010SOphir Munk 				      MLX5_MAX_MAC_ADDRESSES);
16702eb4d010SOphir Munk 	priv->ctrl_flows = 0;
1671d163fc2dSXueming Li 	rte_spinlock_init(&priv->flow_list_lock);
16722eb4d010SOphir Munk 	TAILQ_INIT(&priv->flow_meters);
1673a295c69aSShun Hao 	priv->mtr_profile_tbl = mlx5_l3t_create(MLX5_L3T_TYPE_PTR);
1674a295c69aSShun Hao 	if (!priv->mtr_profile_tbl)
1675a295c69aSShun Hao 		goto error;
16762eb4d010SOphir Munk 	/* Bring Ethernet device up. */
16772eb4d010SOphir Munk 	DRV_LOG(DEBUG, "port %u forcing Ethernet interface up",
16782eb4d010SOphir Munk 		eth_dev->data->port_id);
16792eb4d010SOphir Munk 	mlx5_set_link_up(eth_dev);
16802eb4d010SOphir Munk 	/*
16812eb4d010SOphir Munk 	 * Even though the interrupt handler is not installed yet,
16822eb4d010SOphir Munk 	 * interrupts will still trigger on the async_fd from
16832eb4d010SOphir Munk 	 * Verbs context returned by ibv_open_device().
16842eb4d010SOphir Munk 	 */
16852eb4d010SOphir Munk 	mlx5_link_update(eth_dev, 0);
16862eb4d010SOphir Munk #ifdef HAVE_MLX5DV_DR_ESWITCH
1687d462a83cSMichael Baum 	if (!(config->hca_attr.eswitch_manager && config->dv_flow_en &&
16882eb4d010SOphir Munk 	      (switch_info->representor || switch_info->master)))
1689d462a83cSMichael Baum 		config->dv_esw_en = 0;
16902eb4d010SOphir Munk #else
1691d462a83cSMichael Baum 	config->dv_esw_en = 0;
16922eb4d010SOphir Munk #endif
16932eb4d010SOphir Munk 	/* Detect minimal data bytes to inline. */
1694d462a83cSMichael Baum 	mlx5_set_min_inline(spawn, config);
16952eb4d010SOphir Munk 	/* Store device configuration on private structure. */
1696d462a83cSMichael Baum 	priv->config = *config;
1697b4edeaf3SSuanming Mou 	for (i = 0; i < MLX5_FLOW_TYPE_MAXI; i++) {
1698b4edeaf3SSuanming Mou 		icfg[i].release_mem_en = !!config->reclaim_mode;
1699b4edeaf3SSuanming Mou 		if (config->reclaim_mode)
1700b4edeaf3SSuanming Mou 			icfg[i].per_core_cache = 0;
1701b4edeaf3SSuanming Mou 		priv->flows[i] = mlx5_ipool_create(&icfg[i]);
1702b4edeaf3SSuanming Mou 		if (!priv->flows[i])
1703b4edeaf3SSuanming Mou 			goto error;
1704b4edeaf3SSuanming Mou 	}
17052eb4d010SOphir Munk 	/* Create context for virtual machine VLAN workaround. */
17062eb4d010SOphir Munk 	priv->vmwa_context = mlx5_vlan_vmwa_init(eth_dev, spawn->ifindex);
1707d462a83cSMichael Baum 	if (config->dv_flow_en) {
17082eb4d010SOphir Munk 		err = mlx5_alloc_shared_dr(priv);
17092eb4d010SOphir Munk 		if (err)
17102eb4d010SOphir Munk 			goto error;
1711db25cadcSViacheslav Ovsiienko 		if (mlx5_flex_item_port_init(eth_dev) < 0)
1712db25cadcSViacheslav Ovsiienko 			goto error;
17132eb4d010SOphir Munk 	}
17145bc38358SMichael Baum 	if (sh->devx && config->dv_flow_en && config->dest_tir) {
17155eaf882eSMichael Baum 		priv->obj_ops = devx_obj_ops;
1716e6988afdSMatan Azrad 		mlx5_queue_counter_id_prepare(eth_dev);
171723233fd6SBing Zhao 		priv->obj_ops.lb_dummy_queue_create =
171823233fd6SBing Zhao 					mlx5_rxq_ibv_obj_dummy_lb_create;
171923233fd6SBing Zhao 		priv->obj_ops.lb_dummy_queue_release =
172023233fd6SBing Zhao 					mlx5_rxq_ibv_obj_dummy_lb_release;
1721614966c2SXueming Li 	} else if (spawn->max_port > UINT8_MAX) {
1722614966c2SXueming Li 		/* Verbs can't support ports larger than 255 by design. */
1723614966c2SXueming Li 		DRV_LOG(ERR, "must enable DV and ESW when RDMA link ports > 255");
1724614966c2SXueming Li 		err = ENOTSUP;
1725614966c2SXueming Li 		goto error;
17265eaf882eSMichael Baum 	} else {
17275eaf882eSMichael Baum 		priv->obj_ops = ibv_obj_ops;
17285eaf882eSMichael Baum 	}
1729f17e4b4fSViacheslav Ovsiienko 	if (config->tx_pp &&
1730f17e4b4fSViacheslav Ovsiienko 	    (priv->config.dv_esw_en ||
1731686d05b6SXueming Li 	     priv->obj_ops.txq_obj_new != mlx5_txq_devx_obj_new)) {
1732f17e4b4fSViacheslav Ovsiienko 		/*
1733f17e4b4fSViacheslav Ovsiienko 		 * HAVE_MLX5DV_DEVX_UAR_OFFSET is required to support
1734f17e4b4fSViacheslav Ovsiienko 		 * packet pacing and already checked above.
1735f17e4b4fSViacheslav Ovsiienko 		 * Hence, we should only make sure the SQs will be created
1736f17e4b4fSViacheslav Ovsiienko 		 * with DevX, not with Verbs.
1737f17e4b4fSViacheslav Ovsiienko 		 * Verbs allocates the SQ UAR on its own and it can't be shared
1738f17e4b4fSViacheslav Ovsiienko 		 * with Clock Queue UAR as required for Tx scheduling.
1739f17e4b4fSViacheslav Ovsiienko 		 */
1740f17e4b4fSViacheslav Ovsiienko 		DRV_LOG(ERR, "Verbs SQs, UAR can't be shared as required for packet pacing");
1741f17e4b4fSViacheslav Ovsiienko 		err = ENODEV;
1742f17e4b4fSViacheslav Ovsiienko 		goto error;
1743f17e4b4fSViacheslav Ovsiienko 	}
174465b3cd0dSSuanming Mou 	priv->drop_queue.hrxq = mlx5_drop_action_create(eth_dev);
174565b3cd0dSSuanming Mou 	if (!priv->drop_queue.hrxq)
174665b3cd0dSSuanming Mou 		goto error;
17473c4338a4SJiawei Wang 	/* Port representor shares the same max prioirity with pf port. */
17483c4338a4SJiawei Wang 	if (!priv->sh->flow_priority_check_flag) {
17492eb4d010SOphir Munk 		/* Supported Verbs flow priority number detection. */
17502eb4d010SOphir Munk 		err = mlx5_flow_discover_priorities(eth_dev);
17513c4338a4SJiawei Wang 		priv->sh->flow_max_priority = err;
17523c4338a4SJiawei Wang 		priv->sh->flow_priority_check_flag = 1;
17533c4338a4SJiawei Wang 	} else {
17543c4338a4SJiawei Wang 		err = priv->sh->flow_max_priority;
17553c4338a4SJiawei Wang 	}
17562eb4d010SOphir Munk 	if (err < 0) {
17572eb4d010SOphir Munk 		err = -err;
17582eb4d010SOphir Munk 		goto error;
17592eb4d010SOphir Munk 	}
17602eb4d010SOphir Munk 	if (!priv->config.dv_esw_en &&
17612eb4d010SOphir Munk 	    priv->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY) {
17622eb4d010SOphir Munk 		DRV_LOG(WARNING, "metadata mode %u is not supported "
17632eb4d010SOphir Munk 				 "(no E-Switch)", priv->config.dv_xmeta_en);
17642eb4d010SOphir Munk 		priv->config.dv_xmeta_en = MLX5_XMETA_MODE_LEGACY;
17652eb4d010SOphir Munk 	}
17662eb4d010SOphir Munk 	mlx5_set_metadata_mask(eth_dev);
17672eb4d010SOphir Munk 	if (priv->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY &&
17682eb4d010SOphir Munk 	    !priv->sh->dv_regc0_mask) {
17692eb4d010SOphir Munk 		DRV_LOG(ERR, "metadata mode %u is not supported "
17702eb4d010SOphir Munk 			     "(no metadata reg_c[0] is available)",
17712eb4d010SOphir Munk 			     priv->config.dv_xmeta_en);
17722eb4d010SOphir Munk 			err = ENOTSUP;
17732eb4d010SOphir Munk 			goto error;
17742eb4d010SOphir Munk 	}
1775d03b7860SSuanming Mou 	priv->hrxqs = mlx5_list_create("hrxq", eth_dev, true,
1776d03b7860SSuanming Mou 				       mlx5_hrxq_create_cb,
1777e1592b6cSSuanming Mou 				       mlx5_hrxq_match_cb,
1778491b7137SMatan Azrad 				       mlx5_hrxq_remove_cb,
1779491b7137SMatan Azrad 				       mlx5_hrxq_clone_cb,
1780491b7137SMatan Azrad 				       mlx5_hrxq_clone_free_cb);
1781679f46c7SMatan Azrad 	if (!priv->hrxqs)
1782679f46c7SMatan Azrad 		goto error;
1783491b7137SMatan Azrad 	rte_rwlock_init(&priv->ind_tbls_lock);
17842eb4d010SOphir Munk 	/* Query availability of metadata reg_c's. */
17853c4338a4SJiawei Wang 	if (!priv->sh->metadata_regc_check_flag) {
17862eb4d010SOphir Munk 		err = mlx5_flow_discover_mreg_c(eth_dev);
17872eb4d010SOphir Munk 		if (err < 0) {
17882eb4d010SOphir Munk 			err = -err;
17892eb4d010SOphir Munk 			goto error;
17902eb4d010SOphir Munk 		}
17913c4338a4SJiawei Wang 	}
17922eb4d010SOphir Munk 	if (!mlx5_flow_ext_mreg_supported(eth_dev)) {
17932eb4d010SOphir Munk 		DRV_LOG(DEBUG,
17942eb4d010SOphir Munk 			"port %u extensive metadata register is not supported",
17952eb4d010SOphir Munk 			eth_dev->data->port_id);
17962eb4d010SOphir Munk 		if (priv->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY) {
17972eb4d010SOphir Munk 			DRV_LOG(ERR, "metadata mode %u is not supported "
17982eb4d010SOphir Munk 				     "(no metadata registers available)",
17992eb4d010SOphir Munk 				     priv->config.dv_xmeta_en);
18002eb4d010SOphir Munk 			err = ENOTSUP;
18012eb4d010SOphir Munk 			goto error;
18022eb4d010SOphir Munk 		}
18032eb4d010SOphir Munk 	}
18042eb4d010SOphir Munk 	if (priv->config.dv_flow_en &&
18052eb4d010SOphir Munk 	    priv->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY &&
18062eb4d010SOphir Munk 	    mlx5_flow_ext_mreg_supported(eth_dev) &&
18072eb4d010SOphir Munk 	    priv->sh->dv_regc0_mask) {
18082eb4d010SOphir Munk 		priv->mreg_cp_tbl = mlx5_hlist_create(MLX5_FLOW_MREG_HNAME,
1809e69a5922SXueming Li 						      MLX5_FLOW_MREG_HTABLE_SZ,
1810961b6774SMatan Azrad 						      false, true, eth_dev,
1811f7f73ac1SXueming Li 						      flow_dv_mreg_create_cb,
1812f5b0aed2SSuanming Mou 						      flow_dv_mreg_match_cb,
1813961b6774SMatan Azrad 						      flow_dv_mreg_remove_cb,
1814961b6774SMatan Azrad 						      flow_dv_mreg_clone_cb,
1815961b6774SMatan Azrad 						    flow_dv_mreg_clone_free_cb);
18162eb4d010SOphir Munk 		if (!priv->mreg_cp_tbl) {
18172eb4d010SOphir Munk 			err = ENOMEM;
18182eb4d010SOphir Munk 			goto error;
18192eb4d010SOphir Munk 		}
18202eb4d010SOphir Munk 	}
1821cc608e4dSSuanming Mou 	rte_spinlock_init(&priv->shared_act_sl);
1822994829e6SSuanming Mou 	mlx5_flow_counter_mode_config(eth_dev);
182345633c46SSuanming Mou 	mlx5_flow_drop_action_config(eth_dev);
18249fbe97f0SXueming Li 	if (priv->config.dv_flow_en)
18259fbe97f0SXueming Li 		eth_dev->data->dev_flags |= RTE_ETH_DEV_FLOW_OPS_THREAD_SAFE;
18262eb4d010SOphir Munk 	return eth_dev;
18272eb4d010SOphir Munk error:
18282eb4d010SOphir Munk 	if (priv) {
18292eb4d010SOphir Munk 		if (priv->mreg_cp_tbl)
1830e69a5922SXueming Li 			mlx5_hlist_destroy(priv->mreg_cp_tbl);
18312eb4d010SOphir Munk 		if (priv->sh)
18322eb4d010SOphir Munk 			mlx5_os_free_shared_dr(priv);
18332eb4d010SOphir Munk 		if (priv->nl_socket_route >= 0)
18342eb4d010SOphir Munk 			close(priv->nl_socket_route);
18352eb4d010SOphir Munk 		if (priv->vmwa_context)
18362eb4d010SOphir Munk 			mlx5_vlan_vmwa_exit(priv->vmwa_context);
183765b3cd0dSSuanming Mou 		if (eth_dev && priv->drop_queue.hrxq)
183865b3cd0dSSuanming Mou 			mlx5_drop_action_destroy(eth_dev);
1839a295c69aSShun Hao 		if (priv->mtr_profile_tbl)
1840a295c69aSShun Hao 			mlx5_l3t_destroy(priv->mtr_profile_tbl);
18412eb4d010SOphir Munk 		if (own_domain_id)
18422eb4d010SOphir Munk 			claim_zero(rte_eth_switch_domain_free(priv->domain_id));
1843679f46c7SMatan Azrad 		if (priv->hrxqs)
1844679f46c7SMatan Azrad 			mlx5_list_destroy(priv->hrxqs);
1845db25cadcSViacheslav Ovsiienko 		if (eth_dev && priv->flex_item_map)
1846db25cadcSViacheslav Ovsiienko 			mlx5_flex_item_port_cleanup(eth_dev);
18472175c4dcSSuanming Mou 		mlx5_free(priv);
18482eb4d010SOphir Munk 		if (eth_dev != NULL)
18492eb4d010SOphir Munk 			eth_dev->data->dev_private = NULL;
18502eb4d010SOphir Munk 	}
18512eb4d010SOphir Munk 	if (eth_dev != NULL) {
18522eb4d010SOphir Munk 		/* mac_addrs must not be freed alone because part of
18532eb4d010SOphir Munk 		 * dev_private
18542eb4d010SOphir Munk 		 **/
18552eb4d010SOphir Munk 		eth_dev->data->mac_addrs = NULL;
18562eb4d010SOphir Munk 		rte_eth_dev_release_port(eth_dev);
18572eb4d010SOphir Munk 	}
18582eb4d010SOphir Munk 	if (sh)
185991389890SOphir Munk 		mlx5_free_shared_dev_ctx(sh);
18603fd2961eSXueming Li 	if (nl_rdma >= 0)
18613fd2961eSXueming Li 		close(nl_rdma);
18622eb4d010SOphir Munk 	MLX5_ASSERT(err > 0);
18632eb4d010SOphir Munk 	rte_errno = err;
18642eb4d010SOphir Munk 	return NULL;
18652eb4d010SOphir Munk }
18662eb4d010SOphir Munk 
18672eb4d010SOphir Munk /**
18682eb4d010SOphir Munk  * Comparison callback to sort device data.
18692eb4d010SOphir Munk  *
18702eb4d010SOphir Munk  * This is meant to be used with qsort().
18712eb4d010SOphir Munk  *
18722eb4d010SOphir Munk  * @param a[in]
18732eb4d010SOphir Munk  *   Pointer to pointer to first data object.
18742eb4d010SOphir Munk  * @param b[in]
18752eb4d010SOphir Munk  *   Pointer to pointer to second data object.
18762eb4d010SOphir Munk  *
18772eb4d010SOphir Munk  * @return
18782eb4d010SOphir Munk  *   0 if both objects are equal, less than 0 if the first argument is less
18792eb4d010SOphir Munk  *   than the second, greater than 0 otherwise.
18802eb4d010SOphir Munk  */
18812eb4d010SOphir Munk static int
18822eb4d010SOphir Munk mlx5_dev_spawn_data_cmp(const void *a, const void *b)
18832eb4d010SOphir Munk {
18842eb4d010SOphir Munk 	const struct mlx5_switch_info *si_a =
18852eb4d010SOphir Munk 		&((const struct mlx5_dev_spawn_data *)a)->info;
18862eb4d010SOphir Munk 	const struct mlx5_switch_info *si_b =
18872eb4d010SOphir Munk 		&((const struct mlx5_dev_spawn_data *)b)->info;
18882eb4d010SOphir Munk 	int ret;
18892eb4d010SOphir Munk 
18902eb4d010SOphir Munk 	/* Master device first. */
18912eb4d010SOphir Munk 	ret = si_b->master - si_a->master;
18922eb4d010SOphir Munk 	if (ret)
18932eb4d010SOphir Munk 		return ret;
18942eb4d010SOphir Munk 	/* Then representor devices. */
18952eb4d010SOphir Munk 	ret = si_b->representor - si_a->representor;
18962eb4d010SOphir Munk 	if (ret)
18972eb4d010SOphir Munk 		return ret;
18982eb4d010SOphir Munk 	/* Unidentified devices come last in no specific order. */
18992eb4d010SOphir Munk 	if (!si_a->representor)
19002eb4d010SOphir Munk 		return 0;
19012eb4d010SOphir Munk 	/* Order representors by name. */
19022eb4d010SOphir Munk 	return si_a->port_name - si_b->port_name;
19032eb4d010SOphir Munk }
19042eb4d010SOphir Munk 
19052eb4d010SOphir Munk /**
19062eb4d010SOphir Munk  * Match PCI information for possible slaves of bonding device.
19072eb4d010SOphir Munk  *
1908ca1418ceSMichael Baum  * @param[in] ibdev_name
1909ca1418ceSMichael Baum  *   Name of Infiniband device.
19102eb4d010SOphir Munk  * @param[in] pci_dev
1911f926cce3SXueming Li  *   Pointer to primary PCI address structure to match.
19122eb4d010SOphir Munk  * @param[in] nl_rdma
19132eb4d010SOphir Munk  *   Netlink RDMA group socket handle.
1914f926cce3SXueming Li  * @param[in] owner
1915ca1418ceSMichael Baum  *   Representor owner PF index.
1916f5f4c482SXueming Li  * @param[out] bond_info
1917f5f4c482SXueming Li  *   Pointer to bonding information.
19182eb4d010SOphir Munk  *
19192eb4d010SOphir Munk  * @return
19202eb4d010SOphir Munk  *   negative value if no bonding device found, otherwise
19212eb4d010SOphir Munk  *   positive index of slave PF in bonding.
19222eb4d010SOphir Munk  */
19232eb4d010SOphir Munk static int
1924ca1418ceSMichael Baum mlx5_device_bond_pci_match(const char *ibdev_name,
1925f926cce3SXueming Li 			   const struct rte_pci_addr *pci_dev,
1926f5f4c482SXueming Li 			   int nl_rdma, uint16_t owner,
1927f5f4c482SXueming Li 			   struct mlx5_bond_info *bond_info)
19282eb4d010SOphir Munk {
19292eb4d010SOphir Munk 	char ifname[IF_NAMESIZE + 1];
19302eb4d010SOphir Munk 	unsigned int ifindex;
19312eb4d010SOphir Munk 	unsigned int np, i;
1932f5f4c482SXueming Li 	FILE *bond_file = NULL, *file;
19332eb4d010SOphir Munk 	int pf = -1;
1934f5f4c482SXueming Li 	int ret;
19357299ab68SRongwei Liu 	uint8_t cur_guid[32] = {0};
19367299ab68SRongwei Liu 	uint8_t guid[32] = {0};
19372eb4d010SOphir Munk 
19382eb4d010SOphir Munk 	/*
1939ca1418ceSMichael Baum 	 * Try to get master device name. If something goes wrong suppose
1940ca1418ceSMichael Baum 	 * the lack of kernel support and no bonding devices.
19412eb4d010SOphir Munk 	 */
1942f5f4c482SXueming Li 	memset(bond_info, 0, sizeof(*bond_info));
19432eb4d010SOphir Munk 	if (nl_rdma < 0)
19442eb4d010SOphir Munk 		return -1;
1945ca1418ceSMichael Baum 	if (!strstr(ibdev_name, "bond"))
19462eb4d010SOphir Munk 		return -1;
1947ca1418ceSMichael Baum 	np = mlx5_nl_portnum(nl_rdma, ibdev_name);
19482eb4d010SOphir Munk 	if (!np)
19492eb4d010SOphir Munk 		return -1;
19507299ab68SRongwei Liu 	if (mlx5_get_device_guid(pci_dev, cur_guid, sizeof(cur_guid)) < 0)
19517299ab68SRongwei Liu 		return -1;
19522eb4d010SOphir Munk 	/*
1953ca1418ceSMichael Baum 	 * The master device might not be on the predefined port(not on port
1954ca1418ceSMichael Baum 	 * index 1, it is not guaranteed), we have to scan all Infiniband
1955ca1418ceSMichael Baum 	 * device ports and find master.
19562eb4d010SOphir Munk 	 */
19572eb4d010SOphir Munk 	for (i = 1; i <= np; ++i) {
19582eb4d010SOphir Munk 		/* Check whether Infiniband port is populated. */
1959ca1418ceSMichael Baum 		ifindex = mlx5_nl_ifindex(nl_rdma, ibdev_name, i);
19602eb4d010SOphir Munk 		if (!ifindex)
19612eb4d010SOphir Munk 			continue;
19622eb4d010SOphir Munk 		if (!if_indextoname(ifindex, ifname))
19632eb4d010SOphir Munk 			continue;
19642eb4d010SOphir Munk 		/* Try to read bonding slave names from sysfs. */
19652eb4d010SOphir Munk 		MKSTR(slaves,
19662eb4d010SOphir Munk 		      "/sys/class/net/%s/master/bonding/slaves", ifname);
1967f5f4c482SXueming Li 		bond_file = fopen(slaves, "r");
1968f5f4c482SXueming Li 		if (bond_file)
19692eb4d010SOphir Munk 			break;
19702eb4d010SOphir Munk 	}
1971f5f4c482SXueming Li 	if (!bond_file)
19722eb4d010SOphir Munk 		return -1;
19732eb4d010SOphir Munk 	/* Use safe format to check maximal buffer length. */
19742eb4d010SOphir Munk 	MLX5_ASSERT(atol(RTE_STR(IF_NAMESIZE)) == IF_NAMESIZE);
1975f5f4c482SXueming Li 	while (fscanf(bond_file, "%" RTE_STR(IF_NAMESIZE) "s", ifname) == 1) {
19762eb4d010SOphir Munk 		char tmp_str[IF_NAMESIZE + 32];
19772eb4d010SOphir Munk 		struct rte_pci_addr pci_addr;
19782eb4d010SOphir Munk 		struct mlx5_switch_info	info;
19797299ab68SRongwei Liu 		int ret;
19802eb4d010SOphir Munk 
19812eb4d010SOphir Munk 		/* Process slave interface names in the loop. */
19822eb4d010SOphir Munk 		snprintf(tmp_str, sizeof(tmp_str),
19832eb4d010SOphir Munk 			 "/sys/class/net/%s", ifname);
19844d567938SThomas Monjalon 		if (mlx5_get_pci_addr(tmp_str, &pci_addr)) {
1985ca1418ceSMichael Baum 			DRV_LOG(WARNING,
1986ca1418ceSMichael Baum 				"Cannot get PCI address for netdev \"%s\".",
1987ca1418ceSMichael Baum 				ifname);
19882eb4d010SOphir Munk 			continue;
19892eb4d010SOphir Munk 		}
19902eb4d010SOphir Munk 		/* Slave interface PCI address match found. */
19912eb4d010SOphir Munk 		snprintf(tmp_str, sizeof(tmp_str),
19922eb4d010SOphir Munk 			 "/sys/class/net/%s/phys_port_name", ifname);
19932eb4d010SOphir Munk 		file = fopen(tmp_str, "rb");
19942eb4d010SOphir Munk 		if (!file)
19952eb4d010SOphir Munk 			break;
19962eb4d010SOphir Munk 		info.name_type = MLX5_PHYS_PORT_NAME_TYPE_NOTSET;
19972eb4d010SOphir Munk 		if (fscanf(file, "%32s", tmp_str) == 1)
19982eb4d010SOphir Munk 			mlx5_translate_port_name(tmp_str, &info);
1999f5f4c482SXueming Li 		fclose(file);
2000f5f4c482SXueming Li 		/* Only process PF ports. */
2001f5f4c482SXueming Li 		if (info.name_type != MLX5_PHYS_PORT_NAME_TYPE_LEGACY &&
2002f5f4c482SXueming Li 		    info.name_type != MLX5_PHYS_PORT_NAME_TYPE_UPLINK)
2003f5f4c482SXueming Li 			continue;
2004f5f4c482SXueming Li 		/* Check max bonding member. */
2005f5f4c482SXueming Li 		if (info.port_name >= MLX5_BOND_MAX_PORTS) {
2006f5f4c482SXueming Li 			DRV_LOG(WARNING, "bonding index out of range, "
2007f5f4c482SXueming Li 				"please increase MLX5_BOND_MAX_PORTS: %s",
2008f5f4c482SXueming Li 				tmp_str);
20092eb4d010SOphir Munk 			break;
20102eb4d010SOphir Munk 		}
2011f5f4c482SXueming Li 		/* Get ifindex. */
2012f5f4c482SXueming Li 		snprintf(tmp_str, sizeof(tmp_str),
2013f5f4c482SXueming Li 			 "/sys/class/net/%s/ifindex", ifname);
2014f5f4c482SXueming Li 		file = fopen(tmp_str, "rb");
2015f5f4c482SXueming Li 		if (!file)
2016f5f4c482SXueming Li 			break;
2017f5f4c482SXueming Li 		ret = fscanf(file, "%u", &ifindex);
20182eb4d010SOphir Munk 		fclose(file);
2019f5f4c482SXueming Li 		if (ret != 1)
2020f5f4c482SXueming Li 			break;
2021f5f4c482SXueming Li 		/* Save bonding info. */
2022f5f4c482SXueming Li 		strncpy(bond_info->ports[info.port_name].ifname, ifname,
2023f5f4c482SXueming Li 			sizeof(bond_info->ports[0].ifname));
2024f5f4c482SXueming Li 		bond_info->ports[info.port_name].pci_addr = pci_addr;
2025f5f4c482SXueming Li 		bond_info->ports[info.port_name].ifindex = ifindex;
2026f5f4c482SXueming Li 		bond_info->n_port++;
20277299ab68SRongwei Liu 		/*
20287299ab68SRongwei Liu 		 * Under socket direct mode, bonding will use
20297299ab68SRongwei Liu 		 * system_image_guid as identification.
20307299ab68SRongwei Liu 		 * After OFED 5.4, guid is readable (ret >= 0) under sysfs.
20317299ab68SRongwei Liu 		 * All bonding members should have the same guid even if driver
20327299ab68SRongwei Liu 		 * is using PCIe BDF.
20337299ab68SRongwei Liu 		 */
20347299ab68SRongwei Liu 		ret = mlx5_get_device_guid(&pci_addr, guid, sizeof(guid));
20357299ab68SRongwei Liu 		if (ret < 0)
20367299ab68SRongwei Liu 			break;
20377299ab68SRongwei Liu 		else if (ret > 0) {
20387299ab68SRongwei Liu 			if (!memcmp(guid, cur_guid, sizeof(guid)) &&
20397299ab68SRongwei Liu 			    owner == info.port_name &&
20407299ab68SRongwei Liu 			    (owner != 0 || (owner == 0 &&
20417299ab68SRongwei Liu 			    !rte_pci_addr_cmp(pci_dev, &pci_addr))))
20427299ab68SRongwei Liu 				pf = info.port_name;
20437299ab68SRongwei Liu 		} else if (pci_dev->domain == pci_addr.domain &&
20447299ab68SRongwei Liu 		    pci_dev->bus == pci_addr.bus &&
20457299ab68SRongwei Liu 		    pci_dev->devid == pci_addr.devid &&
20467299ab68SRongwei Liu 		    ((pci_dev->function == 0 &&
20477299ab68SRongwei Liu 		      pci_dev->function + owner == pci_addr.function) ||
20487299ab68SRongwei Liu 		     (pci_dev->function == owner &&
20497299ab68SRongwei Liu 		      pci_addr.function == owner)))
20507299ab68SRongwei Liu 			pf = info.port_name;
2051f5f4c482SXueming Li 	}
2052f5f4c482SXueming Li 	if (pf >= 0) {
2053f5f4c482SXueming Li 		/* Get bond interface info */
2054f5f4c482SXueming Li 		ret = mlx5_sysfs_bond_info(ifindex, &bond_info->ifindex,
2055f5f4c482SXueming Li 					   bond_info->ifname);
2056f5f4c482SXueming Li 		if (ret)
2057f5f4c482SXueming Li 			DRV_LOG(ERR, "unable to get bond info: %s",
2058f5f4c482SXueming Li 				strerror(rte_errno));
2059f5f4c482SXueming Li 		else
2060f5f4c482SXueming Li 			DRV_LOG(INFO, "PF device %u, bond device %u(%s)",
2061f5f4c482SXueming Li 				ifindex, bond_info->ifindex, bond_info->ifname);
2062f5f4c482SXueming Li 	}
20637299ab68SRongwei Liu 	if (owner == 0 && pf != 0) {
20647299ab68SRongwei Liu 		DRV_LOG(INFO, "PCIe instance %04x:%02x:%02x.%x isn't bonding owner",
20657299ab68SRongwei Liu 				pci_dev->domain, pci_dev->bus, pci_dev->devid,
20667299ab68SRongwei Liu 				pci_dev->function);
20677299ab68SRongwei Liu 	}
20682eb4d010SOphir Munk 	return pf;
20692eb4d010SOphir Munk }
20702eb4d010SOphir Munk 
2071919488fbSXueming Li static void
2072919488fbSXueming Li mlx5_os_config_default(struct mlx5_dev_config *config)
2073919488fbSXueming Li {
2074919488fbSXueming Li 	memset(config, 0, sizeof(*config));
2075919488fbSXueming Li 	config->mps = MLX5_ARG_UNSET;
2076919488fbSXueming Li 	config->rx_vec_en = 1;
2077919488fbSXueming Li 	config->txq_inline_max = MLX5_ARG_UNSET;
2078919488fbSXueming Li 	config->txq_inline_min = MLX5_ARG_UNSET;
2079919488fbSXueming Li 	config->txq_inline_mpw = MLX5_ARG_UNSET;
2080919488fbSXueming Li 	config->txqs_inline = MLX5_ARG_UNSET;
2081919488fbSXueming Li 	config->vf_nl_en = 1;
2082919488fbSXueming Li 	config->mprq.max_memcpy_len = MLX5_MPRQ_MEMCPY_DEFAULT_LEN;
2083919488fbSXueming Li 	config->mprq.min_rxqs_num = MLX5_MPRQ_MIN_RXQS;
2084919488fbSXueming Li 	config->dv_esw_en = 1;
2085919488fbSXueming Li 	config->dv_flow_en = 1;
2086919488fbSXueming Li 	config->decap_en = 1;
2087919488fbSXueming Li 	config->log_hp_size = MLX5_ARG_UNSET;
208897c9b0aaSMichael Baum 	config->allow_duplicate_pattern = 1;
2089*febcac7bSBing Zhao 	config->std_delay_drop = 0;
2090*febcac7bSBing Zhao 	config->hp_delay_drop = 0;
2091919488fbSXueming Li }
2092919488fbSXueming Li 
20932eb4d010SOphir Munk /**
209408c2772fSXueming Li  * Register a PCI device within bonding.
20952eb4d010SOphir Munk  *
209608c2772fSXueming Li  * This function spawns Ethernet devices out of a given PCI device and
209708c2772fSXueming Li  * bonding owner PF index.
20982eb4d010SOphir Munk  *
20997af08c8fSMichael Baum  * @param[in] cdev
21007af08c8fSMichael Baum  *   Pointer to common mlx5 device structure.
210108c2772fSXueming Li  * @param[in] req_eth_da
210208c2772fSXueming Li  *   Requested ethdev device argument.
210308c2772fSXueming Li  * @param[in] owner_id
210408c2772fSXueming Li  *   Requested owner PF port ID within bonding device, default to 0.
21052eb4d010SOphir Munk  *
21062eb4d010SOphir Munk  * @return
21072eb4d010SOphir Munk  *   0 on success, a negative errno value otherwise and rte_errno is set.
21082eb4d010SOphir Munk  */
210908c2772fSXueming Li static int
2110ca1418ceSMichael Baum mlx5_os_pci_probe_pf(struct mlx5_common_device *cdev,
211108c2772fSXueming Li 		     struct rte_eth_devargs *req_eth_da,
211208c2772fSXueming Li 		     uint16_t owner_id)
21132eb4d010SOphir Munk {
21142eb4d010SOphir Munk 	struct ibv_device **ibv_list;
21152eb4d010SOphir Munk 	/*
21162eb4d010SOphir Munk 	 * Number of found IB Devices matching with requested PCI BDF.
21172eb4d010SOphir Munk 	 * nd != 1 means there are multiple IB devices over the same
21182eb4d010SOphir Munk 	 * PCI device and we have representors and master.
21192eb4d010SOphir Munk 	 */
21202eb4d010SOphir Munk 	unsigned int nd = 0;
21212eb4d010SOphir Munk 	/*
21222eb4d010SOphir Munk 	 * Number of found IB device Ports. nd = 1 and np = 1..n means
21232eb4d010SOphir Munk 	 * we have the single multiport IB device, and there may be
21242eb4d010SOphir Munk 	 * representors attached to some of found ports.
21252eb4d010SOphir Munk 	 */
21262eb4d010SOphir Munk 	unsigned int np = 0;
21272eb4d010SOphir Munk 	/*
21282eb4d010SOphir Munk 	 * Number of DPDK ethernet devices to Spawn - either over
21292eb4d010SOphir Munk 	 * multiple IB devices or multiple ports of single IB device.
21302eb4d010SOphir Munk 	 * Actually this is the number of iterations to spawn.
21312eb4d010SOphir Munk 	 */
21322eb4d010SOphir Munk 	unsigned int ns = 0;
21332eb4d010SOphir Munk 	/*
21342eb4d010SOphir Munk 	 * Bonding device
21352eb4d010SOphir Munk 	 *   < 0 - no bonding device (single one)
21362eb4d010SOphir Munk 	 *  >= 0 - bonding device (value is slave PF index)
21372eb4d010SOphir Munk 	 */
21382eb4d010SOphir Munk 	int bd = -1;
21397af08c8fSMichael Baum 	struct rte_pci_device *pci_dev = RTE_DEV_TO_PCI(cdev->dev);
21402eb4d010SOphir Munk 	struct mlx5_dev_spawn_data *list = NULL;
21412eb4d010SOphir Munk 	struct mlx5_dev_config dev_config;
2142d462a83cSMichael Baum 	unsigned int dev_config_vf;
214308c2772fSXueming Li 	struct rte_eth_devargs eth_da = *req_eth_da;
2144f926cce3SXueming Li 	struct rte_pci_addr owner_pci = pci_dev->addr; /* Owner PF. */
2145f5f4c482SXueming Li 	struct mlx5_bond_info bond_info;
2146f926cce3SXueming Li 	int ret = -1;
21472eb4d010SOphir Munk 
21482eb4d010SOphir Munk 	errno = 0;
21492eb4d010SOphir Munk 	ibv_list = mlx5_glue->get_device_list(&ret);
21502eb4d010SOphir Munk 	if (!ibv_list) {
21512eb4d010SOphir Munk 		rte_errno = errno ? errno : ENOSYS;
2152887183efSMichael Baum 		DRV_LOG(ERR, "Cannot list devices, is ib_uverbs loaded?");
21532eb4d010SOphir Munk 		return -rte_errno;
21542eb4d010SOphir Munk 	}
21552eb4d010SOphir Munk 	/*
21562eb4d010SOphir Munk 	 * First scan the list of all Infiniband devices to find
21572eb4d010SOphir Munk 	 * matching ones, gathering into the list.
21582eb4d010SOphir Munk 	 */
21592eb4d010SOphir Munk 	struct ibv_device *ibv_match[ret + 1];
21602eb4d010SOphir Munk 	int nl_route = mlx5_nl_init(NETLINK_ROUTE);
21612eb4d010SOphir Munk 	int nl_rdma = mlx5_nl_init(NETLINK_RDMA);
21622eb4d010SOphir Munk 	unsigned int i;
21632eb4d010SOphir Munk 
21642eb4d010SOphir Munk 	while (ret-- > 0) {
21652eb4d010SOphir Munk 		struct rte_pci_addr pci_addr;
21662eb4d010SOphir Munk 
2167887183efSMichael Baum 		DRV_LOG(DEBUG, "Checking device \"%s\"", ibv_list[ret]->name);
2168ca1418ceSMichael Baum 		bd = mlx5_device_bond_pci_match(ibv_list[ret]->name, &owner_pci,
2169ca1418ceSMichael Baum 						nl_rdma, owner_id, &bond_info);
21702eb4d010SOphir Munk 		if (bd >= 0) {
21712eb4d010SOphir Munk 			/*
21722eb4d010SOphir Munk 			 * Bonding device detected. Only one match is allowed,
21732eb4d010SOphir Munk 			 * the bonding is supported over multi-port IB device,
21742eb4d010SOphir Munk 			 * there should be no matches on representor PCI
21752eb4d010SOphir Munk 			 * functions or non VF LAG bonding devices with
21762eb4d010SOphir Munk 			 * specified address.
21772eb4d010SOphir Munk 			 */
21782eb4d010SOphir Munk 			if (nd) {
21792eb4d010SOphir Munk 				DRV_LOG(ERR,
21802eb4d010SOphir Munk 					"multiple PCI match on bonding device"
21812eb4d010SOphir Munk 					"\"%s\" found", ibv_list[ret]->name);
21822eb4d010SOphir Munk 				rte_errno = ENOENT;
21832eb4d010SOphir Munk 				ret = -rte_errno;
21842eb4d010SOphir Munk 				goto exit;
21852eb4d010SOphir Munk 			}
2186f926cce3SXueming Li 			/* Amend owner pci address if owner PF ID specified. */
2187f926cce3SXueming Li 			if (eth_da.nb_representor_ports)
218808c2772fSXueming Li 				owner_pci.function += owner_id;
2189ca1418ceSMichael Baum 			DRV_LOG(INFO,
2190ca1418ceSMichael Baum 				"PCI information matches for slave %d bonding device \"%s\"",
21912eb4d010SOphir Munk 				bd, ibv_list[ret]->name);
21922eb4d010SOphir Munk 			ibv_match[nd++] = ibv_list[ret];
21932eb4d010SOphir Munk 			break;
2194f926cce3SXueming Li 		} else {
2195f926cce3SXueming Li 			/* Bonding device not found. */
21964d567938SThomas Monjalon 			if (mlx5_get_pci_addr(ibv_list[ret]->ibdev_path,
21974d567938SThomas Monjalon 					      &pci_addr))
21982eb4d010SOphir Munk 				continue;
2199f926cce3SXueming Li 			if (owner_pci.domain != pci_addr.domain ||
2200f926cce3SXueming Li 			    owner_pci.bus != pci_addr.bus ||
2201f926cce3SXueming Li 			    owner_pci.devid != pci_addr.devid ||
2202f926cce3SXueming Li 			    owner_pci.function != pci_addr.function)
22032eb4d010SOphir Munk 				continue;
22042eb4d010SOphir Munk 			DRV_LOG(INFO, "PCI information matches for device \"%s\"",
22052eb4d010SOphir Munk 				ibv_list[ret]->name);
22062eb4d010SOphir Munk 			ibv_match[nd++] = ibv_list[ret];
22072eb4d010SOphir Munk 		}
2208f926cce3SXueming Li 	}
22092eb4d010SOphir Munk 	ibv_match[nd] = NULL;
22102eb4d010SOphir Munk 	if (!nd) {
22112eb4d010SOphir Munk 		/* No device matches, just complain and bail out. */
22122eb4d010SOphir Munk 		DRV_LOG(WARNING,
2213887183efSMichael Baum 			"No Verbs device matches PCI device " PCI_PRI_FMT ","
22142eb4d010SOphir Munk 			" are kernel drivers loaded?",
2215f926cce3SXueming Li 			owner_pci.domain, owner_pci.bus,
2216f926cce3SXueming Li 			owner_pci.devid, owner_pci.function);
22172eb4d010SOphir Munk 		rte_errno = ENOENT;
22182eb4d010SOphir Munk 		ret = -rte_errno;
22192eb4d010SOphir Munk 		goto exit;
22202eb4d010SOphir Munk 	}
22212eb4d010SOphir Munk 	if (nd == 1) {
22222eb4d010SOphir Munk 		/*
22232eb4d010SOphir Munk 		 * Found single matching device may have multiple ports.
22242eb4d010SOphir Munk 		 * Each port may be representor, we have to check the port
22252eb4d010SOphir Munk 		 * number and check the representors existence.
22262eb4d010SOphir Munk 		 */
22272eb4d010SOphir Munk 		if (nl_rdma >= 0)
22282eb4d010SOphir Munk 			np = mlx5_nl_portnum(nl_rdma, ibv_match[0]->name);
22292eb4d010SOphir Munk 		if (!np)
2230887183efSMichael Baum 			DRV_LOG(WARNING,
2231887183efSMichael Baum 				"Cannot get IB device \"%s\" ports number.",
2232887183efSMichael Baum 				ibv_match[0]->name);
22332eb4d010SOphir Munk 		if (bd >= 0 && !np) {
2234887183efSMichael Baum 			DRV_LOG(ERR, "Cannot get ports for bonding device.");
22352eb4d010SOphir Munk 			rte_errno = ENOENT;
22362eb4d010SOphir Munk 			ret = -rte_errno;
22372eb4d010SOphir Munk 			goto exit;
22382eb4d010SOphir Munk 		}
22392eb4d010SOphir Munk 	}
2240887183efSMichael Baum 	/* Now we can determine the maximal amount of devices to be spawned. */
22412175c4dcSSuanming Mou 	list = mlx5_malloc(MLX5_MEM_ZERO,
2242887183efSMichael Baum 			   sizeof(struct mlx5_dev_spawn_data) * (np ? np : nd),
22432175c4dcSSuanming Mou 			   RTE_CACHE_LINE_SIZE, SOCKET_ID_ANY);
22442eb4d010SOphir Munk 	if (!list) {
2245887183efSMichael Baum 		DRV_LOG(ERR, "Spawn data array allocation failure.");
22462eb4d010SOphir Munk 		rte_errno = ENOMEM;
22472eb4d010SOphir Munk 		ret = -rte_errno;
22482eb4d010SOphir Munk 		goto exit;
22492eb4d010SOphir Munk 	}
22502eb4d010SOphir Munk 	if (bd >= 0 || np > 1) {
22512eb4d010SOphir Munk 		/*
22522eb4d010SOphir Munk 		 * Single IB device with multiple ports found,
22532eb4d010SOphir Munk 		 * it may be E-Switch master device and representors.
22542eb4d010SOphir Munk 		 * We have to perform identification through the ports.
22552eb4d010SOphir Munk 		 */
22562eb4d010SOphir Munk 		MLX5_ASSERT(nl_rdma >= 0);
22572eb4d010SOphir Munk 		MLX5_ASSERT(ns == 0);
22582eb4d010SOphir Munk 		MLX5_ASSERT(nd == 1);
22592eb4d010SOphir Munk 		MLX5_ASSERT(np);
22602eb4d010SOphir Munk 		for (i = 1; i <= np; ++i) {
2261f5f4c482SXueming Li 			list[ns].bond_info = &bond_info;
22622eb4d010SOphir Munk 			list[ns].max_port = np;
2263834a9019SOphir Munk 			list[ns].phys_port = i;
2264887183efSMichael Baum 			list[ns].phys_dev_name = ibv_match[0]->name;
22652eb4d010SOphir Munk 			list[ns].eth_dev = NULL;
22662eb4d010SOphir Munk 			list[ns].pci_dev = pci_dev;
22677af08c8fSMichael Baum 			list[ns].cdev = cdev;
22682eb4d010SOphir Munk 			list[ns].pf_bond = bd;
2269887183efSMichael Baum 			list[ns].ifindex = mlx5_nl_ifindex(nl_rdma,
2270887183efSMichael Baum 							   ibv_match[0]->name,
2271887183efSMichael Baum 							   i);
22722eb4d010SOphir Munk 			if (!list[ns].ifindex) {
22732eb4d010SOphir Munk 				/*
22742eb4d010SOphir Munk 				 * No network interface index found for the
22752eb4d010SOphir Munk 				 * specified port, it means there is no
22762eb4d010SOphir Munk 				 * representor on this port. It's OK,
22772eb4d010SOphir Munk 				 * there can be disabled ports, for example
22782eb4d010SOphir Munk 				 * if sriov_numvfs < sriov_totalvfs.
22792eb4d010SOphir Munk 				 */
22802eb4d010SOphir Munk 				continue;
22812eb4d010SOphir Munk 			}
22822eb4d010SOphir Munk 			ret = -1;
22832eb4d010SOphir Munk 			if (nl_route >= 0)
2284887183efSMichael Baum 				ret = mlx5_nl_switch_info(nl_route,
22852eb4d010SOphir Munk 							  list[ns].ifindex,
22862eb4d010SOphir Munk 							  &list[ns].info);
22872eb4d010SOphir Munk 			if (ret || (!list[ns].info.representor &&
22882eb4d010SOphir Munk 				    !list[ns].info.master)) {
22892eb4d010SOphir Munk 				/*
22902eb4d010SOphir Munk 				 * We failed to recognize representors with
22912eb4d010SOphir Munk 				 * Netlink, let's try to perform the task
22922eb4d010SOphir Munk 				 * with sysfs.
22932eb4d010SOphir Munk 				 */
2294887183efSMichael Baum 				ret = mlx5_sysfs_switch_info(list[ns].ifindex,
22952eb4d010SOphir Munk 							     &list[ns].info);
22962eb4d010SOphir Munk 			}
22972eb4d010SOphir Munk 			if (!ret && bd >= 0) {
22982eb4d010SOphir Munk 				switch (list[ns].info.name_type) {
22992eb4d010SOphir Munk 				case MLX5_PHYS_PORT_NAME_TYPE_UPLINK:
23009f430dd7SViacheslav Ovsiienko 					if (np == 1) {
23019f430dd7SViacheslav Ovsiienko 						/*
23029f430dd7SViacheslav Ovsiienko 						 * Force standalone bonding
23039f430dd7SViacheslav Ovsiienko 						 * device for ROCE LAG
23049f430dd7SViacheslav Ovsiienko 						 * confgiurations.
23059f430dd7SViacheslav Ovsiienko 						 */
23069f430dd7SViacheslav Ovsiienko 						list[ns].info.master = 0;
23079f430dd7SViacheslav Ovsiienko 						list[ns].info.representor = 0;
23089f430dd7SViacheslav Ovsiienko 					}
23092eb4d010SOphir Munk 					if (list[ns].info.port_name == bd)
23102eb4d010SOphir Munk 						ns++;
23112eb4d010SOphir Munk 					break;
2312420bbdaeSViacheslav Ovsiienko 				case MLX5_PHYS_PORT_NAME_TYPE_PFHPF:
2313420bbdaeSViacheslav Ovsiienko 					/* Fallthrough */
23142eb4d010SOphir Munk 				case MLX5_PHYS_PORT_NAME_TYPE_PFVF:
2315cb95feefSXueming Li 					/* Fallthrough */
2316cb95feefSXueming Li 				case MLX5_PHYS_PORT_NAME_TYPE_PFSF:
23172eb4d010SOphir Munk 					if (list[ns].info.pf_num == bd)
23182eb4d010SOphir Munk 						ns++;
23192eb4d010SOphir Munk 					break;
23202eb4d010SOphir Munk 				default:
23212eb4d010SOphir Munk 					break;
23222eb4d010SOphir Munk 				}
23232eb4d010SOphir Munk 				continue;
23242eb4d010SOphir Munk 			}
23252eb4d010SOphir Munk 			if (!ret && (list[ns].info.representor ^
23262eb4d010SOphir Munk 				     list[ns].info.master))
23272eb4d010SOphir Munk 				ns++;
23282eb4d010SOphir Munk 		}
23292eb4d010SOphir Munk 		if (!ns) {
23302eb4d010SOphir Munk 			DRV_LOG(ERR,
2331887183efSMichael Baum 				"Unable to recognize master/representors on the IB device with multiple ports.");
23322eb4d010SOphir Munk 			rte_errno = ENOENT;
23332eb4d010SOphir Munk 			ret = -rte_errno;
23342eb4d010SOphir Munk 			goto exit;
23352eb4d010SOphir Munk 		}
23362eb4d010SOphir Munk 	} else {
23372eb4d010SOphir Munk 		/*
23382eb4d010SOphir Munk 		 * The existence of several matching entries (nd > 1) means
23392eb4d010SOphir Munk 		 * port representors have been instantiated. No existing Verbs
23402eb4d010SOphir Munk 		 * call nor sysfs entries can tell them apart, this can only
23412eb4d010SOphir Munk 		 * be done through Netlink calls assuming kernel drivers are
23422eb4d010SOphir Munk 		 * recent enough to support them.
23432eb4d010SOphir Munk 		 *
23442eb4d010SOphir Munk 		 * In the event of identification failure through Netlink,
23452eb4d010SOphir Munk 		 * try again through sysfs, then:
23462eb4d010SOphir Munk 		 *
23472eb4d010SOphir Munk 		 * 1. A single IB device matches (nd == 1) with single
23482eb4d010SOphir Munk 		 *    port (np=0/1) and is not a representor, assume
23492eb4d010SOphir Munk 		 *    no switch support.
23502eb4d010SOphir Munk 		 *
23512eb4d010SOphir Munk 		 * 2. Otherwise no safe assumptions can be made;
23522eb4d010SOphir Munk 		 *    complain louder and bail out.
23532eb4d010SOphir Munk 		 */
23542eb4d010SOphir Munk 		for (i = 0; i != nd; ++i) {
23552eb4d010SOphir Munk 			memset(&list[ns].info, 0, sizeof(list[ns].info));
2356f5f4c482SXueming Li 			list[ns].bond_info = NULL;
23572eb4d010SOphir Munk 			list[ns].max_port = 1;
2358834a9019SOphir Munk 			list[ns].phys_port = 1;
2359887183efSMichael Baum 			list[ns].phys_dev_name = ibv_match[i]->name;
23602eb4d010SOphir Munk 			list[ns].eth_dev = NULL;
23612eb4d010SOphir Munk 			list[ns].pci_dev = pci_dev;
23627af08c8fSMichael Baum 			list[ns].cdev = cdev;
23632eb4d010SOphir Munk 			list[ns].pf_bond = -1;
23642eb4d010SOphir Munk 			list[ns].ifindex = 0;
23652eb4d010SOphir Munk 			if (nl_rdma >= 0)
23662eb4d010SOphir Munk 				list[ns].ifindex = mlx5_nl_ifindex
2367834a9019SOphir Munk 							    (nl_rdma,
2368887183efSMichael Baum 							     ibv_match[i]->name,
2369887183efSMichael Baum 							     1);
23702eb4d010SOphir Munk 			if (!list[ns].ifindex) {
23712eb4d010SOphir Munk 				char ifname[IF_NAMESIZE];
23722eb4d010SOphir Munk 
23732eb4d010SOphir Munk 				/*
23742eb4d010SOphir Munk 				 * Netlink failed, it may happen with old
23752eb4d010SOphir Munk 				 * ib_core kernel driver (before 4.16).
23762eb4d010SOphir Munk 				 * We can assume there is old driver because
23772eb4d010SOphir Munk 				 * here we are processing single ports IB
23782eb4d010SOphir Munk 				 * devices. Let's try sysfs to retrieve
23792eb4d010SOphir Munk 				 * the ifindex. The method works for
23802eb4d010SOphir Munk 				 * master device only.
23812eb4d010SOphir Munk 				 */
23822eb4d010SOphir Munk 				if (nd > 1) {
23832eb4d010SOphir Munk 					/*
23842eb4d010SOphir Munk 					 * Multiple devices found, assume
23852eb4d010SOphir Munk 					 * representors, can not distinguish
23862eb4d010SOphir Munk 					 * master/representor and retrieve
23872eb4d010SOphir Munk 					 * ifindex via sysfs.
23882eb4d010SOphir Munk 					 */
23892eb4d010SOphir Munk 					continue;
23902eb4d010SOphir Munk 				}
2391aec086c9SMatan Azrad 				ret = mlx5_get_ifname_sysfs
2392aec086c9SMatan Azrad 					(ibv_match[i]->ibdev_path, ifname);
23932eb4d010SOphir Munk 				if (!ret)
23942eb4d010SOphir Munk 					list[ns].ifindex =
23952eb4d010SOphir Munk 						if_nametoindex(ifname);
23962eb4d010SOphir Munk 				if (!list[ns].ifindex) {
23972eb4d010SOphir Munk 					/*
23982eb4d010SOphir Munk 					 * No network interface index found
23992eb4d010SOphir Munk 					 * for the specified device, it means
24002eb4d010SOphir Munk 					 * there it is neither representor
24012eb4d010SOphir Munk 					 * nor master.
24022eb4d010SOphir Munk 					 */
24032eb4d010SOphir Munk 					continue;
24042eb4d010SOphir Munk 				}
24052eb4d010SOphir Munk 			}
24062eb4d010SOphir Munk 			ret = -1;
24072eb4d010SOphir Munk 			if (nl_route >= 0)
2408ca1418ceSMichael Baum 				ret = mlx5_nl_switch_info(nl_route,
24092eb4d010SOphir Munk 							  list[ns].ifindex,
24102eb4d010SOphir Munk 							  &list[ns].info);
24112eb4d010SOphir Munk 			if (ret || (!list[ns].info.representor &&
24122eb4d010SOphir Munk 				    !list[ns].info.master)) {
24132eb4d010SOphir Munk 				/*
24142eb4d010SOphir Munk 				 * We failed to recognize representors with
24152eb4d010SOphir Munk 				 * Netlink, let's try to perform the task
24162eb4d010SOphir Munk 				 * with sysfs.
24172eb4d010SOphir Munk 				 */
2418887183efSMichael Baum 				ret = mlx5_sysfs_switch_info(list[ns].ifindex,
24192eb4d010SOphir Munk 							     &list[ns].info);
24202eb4d010SOphir Munk 			}
24212eb4d010SOphir Munk 			if (!ret && (list[ns].info.representor ^
24222eb4d010SOphir Munk 				     list[ns].info.master)) {
24232eb4d010SOphir Munk 				ns++;
24242eb4d010SOphir Munk 			} else if ((nd == 1) &&
24252eb4d010SOphir Munk 				   !list[ns].info.representor &&
24262eb4d010SOphir Munk 				   !list[ns].info.master) {
24272eb4d010SOphir Munk 				/*
2428887183efSMichael Baum 				 * Single IB device with one physical port and
24292eb4d010SOphir Munk 				 * attached network device.
2430887183efSMichael Baum 				 * May be SRIOV is not enabled or there is no
2431887183efSMichael Baum 				 * representors.
24322eb4d010SOphir Munk 				 */
2433887183efSMichael Baum 				DRV_LOG(INFO, "No E-Switch support detected.");
24342eb4d010SOphir Munk 				ns++;
24352eb4d010SOphir Munk 				break;
24362eb4d010SOphir Munk 			}
24372eb4d010SOphir Munk 		}
24382eb4d010SOphir Munk 		if (!ns) {
24392eb4d010SOphir Munk 			DRV_LOG(ERR,
2440887183efSMichael Baum 				"Unable to recognize master/representors on the multiple IB devices.");
24412eb4d010SOphir Munk 			rte_errno = ENOENT;
24422eb4d010SOphir Munk 			ret = -rte_errno;
24432eb4d010SOphir Munk 			goto exit;
24442eb4d010SOphir Munk 		}
24456b157f3bSViacheslav Ovsiienko 		/*
24466b157f3bSViacheslav Ovsiienko 		 * New kernels may add the switch_id attribute for the case
2447ca1418ceSMichael Baum 		 * there is no E-Switch and we wrongly recognized the only
2448ca1418ceSMichael Baum 		 * device as master. Override this if there is the single
2449ca1418ceSMichael Baum 		 * device with single port and new device name format present.
24506b157f3bSViacheslav Ovsiienko 		 */
24516b157f3bSViacheslav Ovsiienko 		if (nd == 1 &&
24526b157f3bSViacheslav Ovsiienko 		    list[0].info.name_type == MLX5_PHYS_PORT_NAME_TYPE_UPLINK) {
24536b157f3bSViacheslav Ovsiienko 			list[0].info.master = 0;
24546b157f3bSViacheslav Ovsiienko 			list[0].info.representor = 0;
24556b157f3bSViacheslav Ovsiienko 		}
24562eb4d010SOphir Munk 	}
24572eb4d010SOphir Munk 	MLX5_ASSERT(ns);
24582eb4d010SOphir Munk 	/*
24592eb4d010SOphir Munk 	 * Sort list to probe devices in natural order for users convenience
24602eb4d010SOphir Munk 	 * (i.e. master first, then representors from lowest to highest ID).
24612eb4d010SOphir Munk 	 */
24622eb4d010SOphir Munk 	qsort(list, ns, sizeof(*list), mlx5_dev_spawn_data_cmp);
24632eb4d010SOphir Munk 	/* Device specific configuration. */
24642eb4d010SOphir Munk 	switch (pci_dev->id.device_id) {
24652eb4d010SOphir Munk 	case PCI_DEVICE_ID_MELLANOX_CONNECTX4VF:
24662eb4d010SOphir Munk 	case PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF:
24672eb4d010SOphir Munk 	case PCI_DEVICE_ID_MELLANOX_CONNECTX5VF:
24682eb4d010SOphir Munk 	case PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF:
24692eb4d010SOphir Munk 	case PCI_DEVICE_ID_MELLANOX_CONNECTX5BFVF:
24702eb4d010SOphir Munk 	case PCI_DEVICE_ID_MELLANOX_CONNECTX6VF:
24713ea12cadSRaslan Darawsheh 	case PCI_DEVICE_ID_MELLANOX_CONNECTXVF:
2472d462a83cSMichael Baum 		dev_config_vf = 1;
24732eb4d010SOphir Munk 		break;
24742eb4d010SOphir Munk 	default:
2475d462a83cSMichael Baum 		dev_config_vf = 0;
24762eb4d010SOphir Munk 		break;
24772eb4d010SOphir Munk 	}
2478f926cce3SXueming Li 	if (eth_da.type != RTE_ETH_REPRESENTOR_NONE) {
2479f926cce3SXueming Li 		/* Set devargs default values. */
2480f926cce3SXueming Li 		if (eth_da.nb_mh_controllers == 0) {
2481f926cce3SXueming Li 			eth_da.nb_mh_controllers = 1;
2482f926cce3SXueming Li 			eth_da.mh_controllers[0] = 0;
2483f926cce3SXueming Li 		}
2484f926cce3SXueming Li 		if (eth_da.nb_ports == 0 && ns > 0) {
2485f926cce3SXueming Li 			if (list[0].pf_bond >= 0 && list[0].info.representor)
2486f926cce3SXueming Li 				DRV_LOG(WARNING, "Representor on Bonding device should use pf#vf# syntax: %s",
2487f926cce3SXueming Li 					pci_dev->device.devargs->args);
2488f926cce3SXueming Li 			eth_da.nb_ports = 1;
2489f926cce3SXueming Li 			eth_da.ports[0] = list[0].info.pf_num;
2490f926cce3SXueming Li 		}
2491f926cce3SXueming Li 		if (eth_da.nb_representor_ports == 0) {
2492f926cce3SXueming Li 			eth_da.nb_representor_ports = 1;
2493f926cce3SXueming Li 			eth_da.representor_ports[0] = 0;
2494f926cce3SXueming Li 		}
2495f926cce3SXueming Li 	}
24962eb4d010SOphir Munk 	for (i = 0; i != ns; ++i) {
24972eb4d010SOphir Munk 		uint32_t restore;
24982eb4d010SOphir Munk 
2499d462a83cSMichael Baum 		/* Default configuration. */
2500919488fbSXueming Li 		mlx5_os_config_default(&dev_config);
2501d462a83cSMichael Baum 		dev_config.vf = dev_config_vf;
25027af08c8fSMichael Baum 		list[i].eth_dev = mlx5_dev_spawn(cdev->dev, &list[i],
25037af08c8fSMichael Baum 						 &dev_config, &eth_da);
25042eb4d010SOphir Munk 		if (!list[i].eth_dev) {
25052eb4d010SOphir Munk 			if (rte_errno != EBUSY && rte_errno != EEXIST)
25062eb4d010SOphir Munk 				break;
25072eb4d010SOphir Munk 			/* Device is disabled or already spawned. Ignore it. */
25082eb4d010SOphir Munk 			continue;
25092eb4d010SOphir Munk 		}
25102eb4d010SOphir Munk 		restore = list[i].eth_dev->data->dev_flags;
25112eb4d010SOphir Munk 		rte_eth_copy_pci_info(list[i].eth_dev, pci_dev);
2512494d6863SGregory Etelson 		/**
2513494d6863SGregory Etelson 		 * Each representor has a dedicated interrupts vector.
2514494d6863SGregory Etelson 		 * rte_eth_copy_pci_info() assigns PF interrupts handle to
2515494d6863SGregory Etelson 		 * representor eth_dev object because representor and PF
2516494d6863SGregory Etelson 		 * share the same PCI address.
2517494d6863SGregory Etelson 		 * Override representor device with a dedicated
2518494d6863SGregory Etelson 		 * interrupts handle here.
2519494d6863SGregory Etelson 		 * Representor interrupts handle is released in mlx5_dev_stop().
2520494d6863SGregory Etelson 		 */
2521494d6863SGregory Etelson 		if (list[i].info.representor) {
2522d61138d4SHarman Kalra 			struct rte_intr_handle *intr_handle =
2523d61138d4SHarman Kalra 				rte_intr_instance_alloc(RTE_INTR_INSTANCE_F_SHARED);
2524d61138d4SHarman Kalra 			if (intr_handle == NULL) {
2525494d6863SGregory Etelson 				DRV_LOG(ERR,
2526494d6863SGregory Etelson 					"port %u failed to allocate memory for interrupt handler "
2527494d6863SGregory Etelson 					"Rx interrupts will not be supported",
2528494d6863SGregory Etelson 					i);
2529494d6863SGregory Etelson 				rte_errno = ENOMEM;
2530494d6863SGregory Etelson 				ret = -rte_errno;
2531494d6863SGregory Etelson 				goto exit;
2532494d6863SGregory Etelson 			}
2533494d6863SGregory Etelson 			list[i].eth_dev->intr_handle = intr_handle;
2534494d6863SGregory Etelson 		}
25352eb4d010SOphir Munk 		/* Restore non-PCI flags cleared by the above call. */
25362eb4d010SOphir Munk 		list[i].eth_dev->data->dev_flags |= restore;
25372eb4d010SOphir Munk 		rte_eth_dev_probing_finish(list[i].eth_dev);
25382eb4d010SOphir Munk 	}
25392eb4d010SOphir Munk 	if (i != ns) {
25402eb4d010SOphir Munk 		DRV_LOG(ERR,
25412eb4d010SOphir Munk 			"probe of PCI device " PCI_PRI_FMT " aborted after"
25422eb4d010SOphir Munk 			" encountering an error: %s",
2543f926cce3SXueming Li 			owner_pci.domain, owner_pci.bus,
2544f926cce3SXueming Li 			owner_pci.devid, owner_pci.function,
25452eb4d010SOphir Munk 			strerror(rte_errno));
25462eb4d010SOphir Munk 		ret = -rte_errno;
25472eb4d010SOphir Munk 		/* Roll back. */
25482eb4d010SOphir Munk 		while (i--) {
25492eb4d010SOphir Munk 			if (!list[i].eth_dev)
25502eb4d010SOphir Munk 				continue;
25512eb4d010SOphir Munk 			mlx5_dev_close(list[i].eth_dev);
25522eb4d010SOphir Munk 			/* mac_addrs must not be freed because in dev_private */
25532eb4d010SOphir Munk 			list[i].eth_dev->data->mac_addrs = NULL;
25542eb4d010SOphir Munk 			claim_zero(rte_eth_dev_release_port(list[i].eth_dev));
25552eb4d010SOphir Munk 		}
25562eb4d010SOphir Munk 		/* Restore original error. */
25572eb4d010SOphir Munk 		rte_errno = -ret;
25582eb4d010SOphir Munk 	} else {
25592eb4d010SOphir Munk 		ret = 0;
25602eb4d010SOphir Munk 	}
25612eb4d010SOphir Munk exit:
25622eb4d010SOphir Munk 	/*
25632eb4d010SOphir Munk 	 * Do the routine cleanup:
25642eb4d010SOphir Munk 	 * - close opened Netlink sockets
25652eb4d010SOphir Munk 	 * - free allocated spawn data array
25662eb4d010SOphir Munk 	 * - free the Infiniband device list
25672eb4d010SOphir Munk 	 */
25682eb4d010SOphir Munk 	if (nl_rdma >= 0)
25692eb4d010SOphir Munk 		close(nl_rdma);
25702eb4d010SOphir Munk 	if (nl_route >= 0)
25712eb4d010SOphir Munk 		close(nl_route);
25722eb4d010SOphir Munk 	if (list)
25732175c4dcSSuanming Mou 		mlx5_free(list);
25742eb4d010SOphir Munk 	MLX5_ASSERT(ibv_list);
25752eb4d010SOphir Munk 	mlx5_glue->free_device_list(ibv_list);
25762eb4d010SOphir Munk 	return ret;
25772eb4d010SOphir Munk }
25782eb4d010SOphir Munk 
2579919488fbSXueming Li static int
2580919488fbSXueming Li mlx5_os_parse_eth_devargs(struct rte_device *dev,
2581919488fbSXueming Li 			  struct rte_eth_devargs *eth_da)
2582919488fbSXueming Li {
2583919488fbSXueming Li 	int ret = 0;
2584919488fbSXueming Li 
2585919488fbSXueming Li 	if (dev->devargs == NULL)
2586919488fbSXueming Li 		return 0;
2587919488fbSXueming Li 	memset(eth_da, 0, sizeof(*eth_da));
2588919488fbSXueming Li 	/* Parse representor information first from class argument. */
2589919488fbSXueming Li 	if (dev->devargs->cls_str)
2590919488fbSXueming Li 		ret = rte_eth_devargs_parse(dev->devargs->cls_str, eth_da);
2591919488fbSXueming Li 	if (ret != 0) {
2592919488fbSXueming Li 		DRV_LOG(ERR, "failed to parse device arguments: %s",
2593919488fbSXueming Li 			dev->devargs->cls_str);
2594919488fbSXueming Li 		return -rte_errno;
2595919488fbSXueming Li 	}
2596919488fbSXueming Li 	if (eth_da->type == RTE_ETH_REPRESENTOR_NONE) {
2597919488fbSXueming Li 		/* Parse legacy device argument */
2598919488fbSXueming Li 		ret = rte_eth_devargs_parse(dev->devargs->args, eth_da);
2599919488fbSXueming Li 		if (ret) {
2600919488fbSXueming Li 			DRV_LOG(ERR, "failed to parse device arguments: %s",
2601919488fbSXueming Li 				dev->devargs->args);
2602919488fbSXueming Li 			return -rte_errno;
2603919488fbSXueming Li 		}
2604919488fbSXueming Li 	}
2605919488fbSXueming Li 	return 0;
2606919488fbSXueming Li }
2607919488fbSXueming Li 
260808c2772fSXueming Li /**
2609a7f34989SXueming Li  * Callback to register a PCI device.
261008c2772fSXueming Li  *
261108c2772fSXueming Li  * This function spawns Ethernet devices out of a given PCI device.
261208c2772fSXueming Li  *
26137af08c8fSMichael Baum  * @param[in] cdev
26147af08c8fSMichael Baum  *   Pointer to common mlx5 device structure.
261508c2772fSXueming Li  *
261608c2772fSXueming Li  * @return
261708c2772fSXueming Li  *   0 on success, a negative errno value otherwise and rte_errno is set.
261808c2772fSXueming Li  */
2619a7f34989SXueming Li static int
2620ca1418ceSMichael Baum mlx5_os_pci_probe(struct mlx5_common_device *cdev)
262108c2772fSXueming Li {
26227af08c8fSMichael Baum 	struct rte_pci_device *pci_dev = RTE_DEV_TO_PCI(cdev->dev);
2623919488fbSXueming Li 	struct rte_eth_devargs eth_da = { .nb_ports = 0 };
262408c2772fSXueming Li 	int ret = 0;
262508c2772fSXueming Li 	uint16_t p;
262608c2772fSXueming Li 
26277af08c8fSMichael Baum 	ret = mlx5_os_parse_eth_devargs(cdev->dev, &eth_da);
2628919488fbSXueming Li 	if (ret != 0)
2629919488fbSXueming Li 		return ret;
263008c2772fSXueming Li 
263108c2772fSXueming Li 	if (eth_da.nb_ports > 0) {
263208c2772fSXueming Li 		/* Iterate all port if devargs pf is range: "pf[0-1]vf[...]". */
26336856efa5SMichael Baum 		for (p = 0; p < eth_da.nb_ports; p++) {
2634ca1418ceSMichael Baum 			ret = mlx5_os_pci_probe_pf(cdev, &eth_da,
263508c2772fSXueming Li 						   eth_da.ports[p]);
26366856efa5SMichael Baum 			if (ret)
26376856efa5SMichael Baum 				break;
26386856efa5SMichael Baum 		}
26396856efa5SMichael Baum 		if (ret) {
26406856efa5SMichael Baum 			DRV_LOG(ERR, "Probe of PCI device " PCI_PRI_FMT " "
26416856efa5SMichael Baum 				"aborted due to proding failure of PF %u",
26426856efa5SMichael Baum 				pci_dev->addr.domain, pci_dev->addr.bus,
26436856efa5SMichael Baum 				pci_dev->addr.devid, pci_dev->addr.function,
26446856efa5SMichael Baum 				eth_da.ports[p]);
26457af08c8fSMichael Baum 			mlx5_net_remove(cdev);
26466856efa5SMichael Baum 		}
264708c2772fSXueming Li 	} else {
2648ca1418ceSMichael Baum 		ret = mlx5_os_pci_probe_pf(cdev, &eth_da, 0);
264908c2772fSXueming Li 	}
265008c2772fSXueming Li 	return ret;
265108c2772fSXueming Li }
265208c2772fSXueming Li 
2653919488fbSXueming Li /* Probe a single SF device on auxiliary bus, no representor support. */
2654919488fbSXueming Li static int
2655ca1418ceSMichael Baum mlx5_os_auxiliary_probe(struct mlx5_common_device *cdev)
2656919488fbSXueming Li {
2657919488fbSXueming Li 	struct rte_eth_devargs eth_da = { .nb_ports = 0 };
2658919488fbSXueming Li 	struct mlx5_dev_config config;
2659919488fbSXueming Li 	struct mlx5_dev_spawn_data spawn = { .pf_bond = -1 };
26607af08c8fSMichael Baum 	struct rte_device *dev = cdev->dev;
2661919488fbSXueming Li 	struct rte_auxiliary_device *adev = RTE_DEV_TO_AUXILIARY(dev);
2662919488fbSXueming Li 	struct rte_eth_dev *eth_dev;
2663919488fbSXueming Li 	int ret = 0;
2664919488fbSXueming Li 
2665919488fbSXueming Li 	/* Parse ethdev devargs. */
2666919488fbSXueming Li 	ret = mlx5_os_parse_eth_devargs(dev, &eth_da);
2667919488fbSXueming Li 	if (ret != 0)
2668919488fbSXueming Li 		return ret;
2669919488fbSXueming Li 	/* Set default config data. */
2670919488fbSXueming Li 	mlx5_os_config_default(&config);
2671919488fbSXueming Li 	config.sf = 1;
2672919488fbSXueming Li 	/* Init spawn data. */
2673919488fbSXueming Li 	spawn.max_port = 1;
2674919488fbSXueming Li 	spawn.phys_port = 1;
2675ca1418ceSMichael Baum 	spawn.phys_dev_name = mlx5_os_get_ctx_device_name(cdev->ctx);
2676919488fbSXueming Li 	ret = mlx5_auxiliary_get_ifindex(dev->name);
2677919488fbSXueming Li 	if (ret < 0) {
2678919488fbSXueming Li 		DRV_LOG(ERR, "failed to get ethdev ifindex: %s", dev->name);
2679919488fbSXueming Li 		return ret;
2680919488fbSXueming Li 	}
2681919488fbSXueming Li 	spawn.ifindex = ret;
26827af08c8fSMichael Baum 	spawn.cdev = cdev;
2683919488fbSXueming Li 	/* Spawn device. */
2684919488fbSXueming Li 	eth_dev = mlx5_dev_spawn(dev, &spawn, &config, &eth_da);
2685919488fbSXueming Li 	if (eth_dev == NULL)
2686919488fbSXueming Li 		return -rte_errno;
2687919488fbSXueming Li 	/* Post create. */
2688d61138d4SHarman Kalra 	eth_dev->intr_handle = adev->intr_handle;
2689919488fbSXueming Li 	if (rte_eal_process_type() == RTE_PROC_PRIMARY) {
2690919488fbSXueming Li 		eth_dev->data->dev_flags |= RTE_ETH_DEV_INTR_LSC;
2691919488fbSXueming Li 		eth_dev->data->dev_flags |= RTE_ETH_DEV_INTR_RMV;
2692919488fbSXueming Li 		eth_dev->data->numa_node = dev->numa_node;
2693919488fbSXueming Li 	}
2694919488fbSXueming Li 	rte_eth_dev_probing_finish(eth_dev);
2695919488fbSXueming Li 	return 0;
2696919488fbSXueming Li }
2697919488fbSXueming Li 
2698a7f34989SXueming Li /**
2699a7f34989SXueming Li  * Net class driver callback to probe a device.
2700a7f34989SXueming Li  *
2701919488fbSXueming Li  * This function probe PCI bus device(s) or a single SF on auxiliary bus.
2702a7f34989SXueming Li  *
27037af08c8fSMichael Baum  * @param[in] cdev
27047af08c8fSMichael Baum  *   Pointer to the common mlx5 device.
2705a7f34989SXueming Li  *
2706a7f34989SXueming Li  * @return
27077af08c8fSMichael Baum  *   0 on success, a negative errno value otherwise and rte_errno is set.
2708a7f34989SXueming Li  */
2709a7f34989SXueming Li int
27107af08c8fSMichael Baum mlx5_os_net_probe(struct mlx5_common_device *cdev)
2711a7f34989SXueming Li {
2712a7f34989SXueming Li 	int ret;
2713a7f34989SXueming Li 
2714ca1418ceSMichael Baum 	if (rte_eal_process_type() == RTE_PROC_PRIMARY)
2715a7f34989SXueming Li 		mlx5_pmd_socket_init();
2716a7f34989SXueming Li 	ret = mlx5_init_once();
2717a7f34989SXueming Li 	if (ret) {
27187af08c8fSMichael Baum 		DRV_LOG(ERR, "Unable to init PMD global data: %s",
2719a7f34989SXueming Li 			strerror(rte_errno));
2720a7f34989SXueming Li 		return -rte_errno;
2721a7f34989SXueming Li 	}
27227af08c8fSMichael Baum 	if (mlx5_dev_is_pci(cdev->dev))
2723ca1418ceSMichael Baum 		return mlx5_os_pci_probe(cdev);
2724919488fbSXueming Li 	else
2725ca1418ceSMichael Baum 		return mlx5_os_auxiliary_probe(cdev);
27262eb4d010SOphir Munk }
27272eb4d010SOphir Munk 
27282eb4d010SOphir Munk /**
2729ea823b2cSDmitry Kozlyuk  * Cleanup resources when the last device is closed.
2730ea823b2cSDmitry Kozlyuk  */
2731ea823b2cSDmitry Kozlyuk void
2732ea823b2cSDmitry Kozlyuk mlx5_os_net_cleanup(void)
2733ea823b2cSDmitry Kozlyuk {
2734ea823b2cSDmitry Kozlyuk 	mlx5_pmd_socket_uninit();
2735ea823b2cSDmitry Kozlyuk }
2736ea823b2cSDmitry Kozlyuk 
2737ea823b2cSDmitry Kozlyuk /**
27382eb4d010SOphir Munk  * Install shared asynchronous device events handler.
27392eb4d010SOphir Munk  * This function is implemented to support event sharing
27402eb4d010SOphir Munk  * between multiple ports of single IB device.
27412eb4d010SOphir Munk  *
27422eb4d010SOphir Munk  * @param sh
27432eb4d010SOphir Munk  *   Pointer to mlx5_dev_ctx_shared object.
27442eb4d010SOphir Munk  */
27452eb4d010SOphir Munk void
27462eb4d010SOphir Munk mlx5_os_dev_shared_handler_install(struct mlx5_dev_ctx_shared *sh)
27472eb4d010SOphir Munk {
27482eb4d010SOphir Munk 	int ret;
27492eb4d010SOphir Munk 	int flags;
2750ca1418ceSMichael Baum 	struct ibv_context *ctx = sh->cdev->ctx;
27512eb4d010SOphir Munk 
2752d61138d4SHarman Kalra 	sh->intr_handle = rte_intr_instance_alloc(RTE_INTR_INSTANCE_F_SHARED);
2753d61138d4SHarman Kalra 	if (sh->intr_handle == NULL) {
2754d61138d4SHarman Kalra 		DRV_LOG(ERR, "Fail to allocate intr_handle");
2755d61138d4SHarman Kalra 		rte_errno = ENOMEM;
2756d61138d4SHarman Kalra 		return;
2757d61138d4SHarman Kalra 	}
2758d61138d4SHarman Kalra 	rte_intr_fd_set(sh->intr_handle, -1);
2759d61138d4SHarman Kalra 
2760ca1418ceSMichael Baum 	flags = fcntl(ctx->async_fd, F_GETFL);
2761ca1418ceSMichael Baum 	ret = fcntl(ctx->async_fd, F_SETFL, flags | O_NONBLOCK);
27622eb4d010SOphir Munk 	if (ret) {
27632eb4d010SOphir Munk 		DRV_LOG(INFO, "failed to change file descriptor async event"
27642eb4d010SOphir Munk 			" queue");
27652eb4d010SOphir Munk 	} else {
2766d61138d4SHarman Kalra 		rte_intr_fd_set(sh->intr_handle, ctx->async_fd);
2767d61138d4SHarman Kalra 		rte_intr_type_set(sh->intr_handle, RTE_INTR_HANDLE_EXT);
2768d61138d4SHarman Kalra 		if (rte_intr_callback_register(sh->intr_handle,
27692eb4d010SOphir Munk 					mlx5_dev_interrupt_handler, sh)) {
27702eb4d010SOphir Munk 			DRV_LOG(INFO, "Fail to install the shared interrupt.");
2771d61138d4SHarman Kalra 			rte_intr_fd_set(sh->intr_handle, -1);
27722eb4d010SOphir Munk 		}
27732eb4d010SOphir Munk 	}
27742eb4d010SOphir Munk 	if (sh->devx) {
27752eb4d010SOphir Munk #ifdef HAVE_IBV_DEVX_ASYNC
2776d61138d4SHarman Kalra 		sh->intr_handle_devx =
2777d61138d4SHarman Kalra 			rte_intr_instance_alloc(RTE_INTR_INSTANCE_F_SHARED);
2778d61138d4SHarman Kalra 		if (!sh->intr_handle_devx) {
2779d61138d4SHarman Kalra 			DRV_LOG(ERR, "Fail to allocate intr_handle");
2780d61138d4SHarman Kalra 			rte_errno = ENOMEM;
2781d61138d4SHarman Kalra 			return;
2782d61138d4SHarman Kalra 		}
2783d61138d4SHarman Kalra 		rte_intr_fd_set(sh->intr_handle_devx, -1);
2784ca1418ceSMichael Baum 		sh->devx_comp = (void *)mlx5_glue->devx_create_cmd_comp(ctx);
278521b7c452SOphir Munk 		struct mlx5dv_devx_cmd_comp *devx_comp = sh->devx_comp;
278621b7c452SOphir Munk 		if (!devx_comp) {
27872eb4d010SOphir Munk 			DRV_LOG(INFO, "failed to allocate devx_comp.");
27882eb4d010SOphir Munk 			return;
27892eb4d010SOphir Munk 		}
279021b7c452SOphir Munk 		flags = fcntl(devx_comp->fd, F_GETFL);
279121b7c452SOphir Munk 		ret = fcntl(devx_comp->fd, F_SETFL, flags | O_NONBLOCK);
27922eb4d010SOphir Munk 		if (ret) {
27932eb4d010SOphir Munk 			DRV_LOG(INFO, "failed to change file descriptor"
27942eb4d010SOphir Munk 				" devx comp");
27952eb4d010SOphir Munk 			return;
27962eb4d010SOphir Munk 		}
2797d61138d4SHarman Kalra 		rte_intr_fd_set(sh->intr_handle_devx, devx_comp->fd);
2798d61138d4SHarman Kalra 		rte_intr_type_set(sh->intr_handle_devx,
2799d61138d4SHarman Kalra 					 RTE_INTR_HANDLE_EXT);
2800d61138d4SHarman Kalra 		if (rte_intr_callback_register(sh->intr_handle_devx,
28012eb4d010SOphir Munk 					mlx5_dev_interrupt_handler_devx, sh)) {
28022eb4d010SOphir Munk 			DRV_LOG(INFO, "Fail to install the devx shared"
28032eb4d010SOphir Munk 				" interrupt.");
2804d61138d4SHarman Kalra 			rte_intr_fd_set(sh->intr_handle_devx, -1);
28052eb4d010SOphir Munk 		}
28062eb4d010SOphir Munk #endif /* HAVE_IBV_DEVX_ASYNC */
28072eb4d010SOphir Munk 	}
28082eb4d010SOphir Munk }
28092eb4d010SOphir Munk 
28102eb4d010SOphir Munk /**
28112eb4d010SOphir Munk  * Uninstall shared asynchronous device events handler.
28122eb4d010SOphir Munk  * This function is implemented to support event sharing
28132eb4d010SOphir Munk  * between multiple ports of single IB device.
28142eb4d010SOphir Munk  *
28152eb4d010SOphir Munk  * @param dev
28162eb4d010SOphir Munk  *   Pointer to mlx5_dev_ctx_shared object.
28172eb4d010SOphir Munk  */
28182eb4d010SOphir Munk void
28192eb4d010SOphir Munk mlx5_os_dev_shared_handler_uninstall(struct mlx5_dev_ctx_shared *sh)
28202eb4d010SOphir Munk {
2821d61138d4SHarman Kalra 	if (rte_intr_fd_get(sh->intr_handle) >= 0)
2822d61138d4SHarman Kalra 		mlx5_intr_callback_unregister(sh->intr_handle,
28232eb4d010SOphir Munk 					      mlx5_dev_interrupt_handler, sh);
2824d61138d4SHarman Kalra 	rte_intr_instance_free(sh->intr_handle);
28252eb4d010SOphir Munk #ifdef HAVE_IBV_DEVX_ASYNC
2826d61138d4SHarman Kalra 	if (rte_intr_fd_get(sh->intr_handle_devx) >= 0)
2827d61138d4SHarman Kalra 		rte_intr_callback_unregister(sh->intr_handle_devx,
28282eb4d010SOphir Munk 				  mlx5_dev_interrupt_handler_devx, sh);
2829d61138d4SHarman Kalra 	rte_intr_instance_free(sh->intr_handle_devx);
28302eb4d010SOphir Munk 	if (sh->devx_comp)
28312eb4d010SOphir Munk 		mlx5_glue->devx_destroy_cmd_comp(sh->devx_comp);
28322eb4d010SOphir Munk #endif
28332eb4d010SOphir Munk }
2834042f5c94SOphir Munk 
283573bf9235SOphir Munk /**
283673bf9235SOphir Munk  * Read statistics by a named counter.
283773bf9235SOphir Munk  *
283873bf9235SOphir Munk  * @param[in] priv
283973bf9235SOphir Munk  *   Pointer to the private device data structure.
284073bf9235SOphir Munk  * @param[in] ctr_name
284173bf9235SOphir Munk  *   Pointer to the name of the statistic counter to read
284273bf9235SOphir Munk  * @param[out] stat
284373bf9235SOphir Munk  *   Pointer to read statistic value.
284473bf9235SOphir Munk  * @return
284573bf9235SOphir Munk  *   0 on success and stat is valud, 1 if failed to read the value
284673bf9235SOphir Munk  *   rte_errno is set.
284773bf9235SOphir Munk  *
284873bf9235SOphir Munk  */
284973bf9235SOphir Munk int
285073bf9235SOphir Munk mlx5_os_read_dev_stat(struct mlx5_priv *priv, const char *ctr_name,
285173bf9235SOphir Munk 		      uint64_t *stat)
285273bf9235SOphir Munk {
285373bf9235SOphir Munk 	int fd;
285473bf9235SOphir Munk 
285573bf9235SOphir Munk 	if (priv->sh) {
2856e6988afdSMatan Azrad 		if (priv->q_counters != NULL &&
2857e6988afdSMatan Azrad 		    strcmp(ctr_name, "out_of_buffer") == 0)
2858978a0303SViacheslav Ovsiienko 			return mlx5_devx_cmd_queue_counter_query
2859978a0303SViacheslav Ovsiienko 					(priv->q_counters, 0, (uint32_t *)stat);
286073bf9235SOphir Munk 		MKSTR(path, "%s/ports/%d/hw_counters/%s",
286173bf9235SOphir Munk 		      priv->sh->ibdev_path,
286273bf9235SOphir Munk 		      priv->dev_port,
286373bf9235SOphir Munk 		      ctr_name);
286473bf9235SOphir Munk 		fd = open(path, O_RDONLY);
2865038e7fc0SShy Shyman 		/*
2866038e7fc0SShy Shyman 		 * in switchdev the file location is not per port
2867038e7fc0SShy Shyman 		 * but rather in <ibdev_path>/hw_counters/<file_name>.
2868038e7fc0SShy Shyman 		 */
2869038e7fc0SShy Shyman 		if (fd == -1) {
2870038e7fc0SShy Shyman 			MKSTR(path1, "%s/hw_counters/%s",
2871038e7fc0SShy Shyman 			      priv->sh->ibdev_path,
2872038e7fc0SShy Shyman 			      ctr_name);
2873038e7fc0SShy Shyman 			fd = open(path1, O_RDONLY);
2874038e7fc0SShy Shyman 		}
287573bf9235SOphir Munk 		if (fd != -1) {
287673bf9235SOphir Munk 			char buf[21] = {'\0'};
287773bf9235SOphir Munk 			ssize_t n = read(fd, buf, sizeof(buf));
287873bf9235SOphir Munk 
287973bf9235SOphir Munk 			close(fd);
288073bf9235SOphir Munk 			if (n != -1) {
288173bf9235SOphir Munk 				*stat = strtoull(buf, NULL, 10);
288273bf9235SOphir Munk 				return 0;
288373bf9235SOphir Munk 			}
288473bf9235SOphir Munk 		}
288573bf9235SOphir Munk 	}
288673bf9235SOphir Munk 	*stat = 0;
288773bf9235SOphir Munk 	return 1;
288873bf9235SOphir Munk }
288973bf9235SOphir Munk 
289073bf9235SOphir Munk /**
2891ab27cdd9SOphir Munk  * Remove a MAC address from device
2892ab27cdd9SOphir Munk  *
2893ab27cdd9SOphir Munk  * @param dev
2894ab27cdd9SOphir Munk  *   Pointer to Ethernet device structure.
2895ab27cdd9SOphir Munk  * @param index
2896ab27cdd9SOphir Munk  *   MAC address index.
2897ab27cdd9SOphir Munk  */
2898ab27cdd9SOphir Munk void
2899ab27cdd9SOphir Munk mlx5_os_mac_addr_remove(struct rte_eth_dev *dev, uint32_t index)
2900ab27cdd9SOphir Munk {
2901ab27cdd9SOphir Munk 	struct mlx5_priv *priv = dev->data->dev_private;
2902ab27cdd9SOphir Munk 	const int vf = priv->config.vf;
2903ab27cdd9SOphir Munk 
2904ab27cdd9SOphir Munk 	if (vf)
2905ab27cdd9SOphir Munk 		mlx5_nl_mac_addr_remove(priv->nl_socket_route,
2906ab27cdd9SOphir Munk 					mlx5_ifindex(dev), priv->mac_own,
2907ab27cdd9SOphir Munk 					&dev->data->mac_addrs[index], index);
2908ab27cdd9SOphir Munk }
2909ab27cdd9SOphir Munk 
2910ab27cdd9SOphir Munk /**
2911ab27cdd9SOphir Munk  * Adds a MAC address to the device
2912ab27cdd9SOphir Munk  *
2913ab27cdd9SOphir Munk  * @param dev
2914ab27cdd9SOphir Munk  *   Pointer to Ethernet device structure.
2915ab27cdd9SOphir Munk  * @param mac_addr
2916ab27cdd9SOphir Munk  *   MAC address to register.
2917ab27cdd9SOphir Munk  * @param index
2918ab27cdd9SOphir Munk  *   MAC address index.
2919ab27cdd9SOphir Munk  *
2920ab27cdd9SOphir Munk  * @return
2921ab27cdd9SOphir Munk  *   0 on success, a negative errno value otherwise
2922ab27cdd9SOphir Munk  */
2923ab27cdd9SOphir Munk int
2924ab27cdd9SOphir Munk mlx5_os_mac_addr_add(struct rte_eth_dev *dev, struct rte_ether_addr *mac,
2925ab27cdd9SOphir Munk 		     uint32_t index)
2926ab27cdd9SOphir Munk {
2927ab27cdd9SOphir Munk 	struct mlx5_priv *priv = dev->data->dev_private;
2928ab27cdd9SOphir Munk 	const int vf = priv->config.vf;
2929ab27cdd9SOphir Munk 	int ret = 0;
2930ab27cdd9SOphir Munk 
2931ab27cdd9SOphir Munk 	if (vf)
2932ab27cdd9SOphir Munk 		ret = mlx5_nl_mac_addr_add(priv->nl_socket_route,
2933ab27cdd9SOphir Munk 					   mlx5_ifindex(dev), priv->mac_own,
2934ab27cdd9SOphir Munk 					   mac, index);
2935ab27cdd9SOphir Munk 	return ret;
2936ab27cdd9SOphir Munk }
2937ab27cdd9SOphir Munk 
2938ab27cdd9SOphir Munk /**
2939ab27cdd9SOphir Munk  * Modify a VF MAC address
2940ab27cdd9SOphir Munk  *
2941ab27cdd9SOphir Munk  * @param priv
2942ab27cdd9SOphir Munk  *   Pointer to device private data.
2943ab27cdd9SOphir Munk  * @param mac_addr
2944ab27cdd9SOphir Munk  *   MAC address to modify into.
2945ab27cdd9SOphir Munk  * @param iface_idx
2946ab27cdd9SOphir Munk  *   Net device interface index
2947ab27cdd9SOphir Munk  * @param vf_index
2948ab27cdd9SOphir Munk  *   VF index
2949ab27cdd9SOphir Munk  *
2950ab27cdd9SOphir Munk  * @return
2951ab27cdd9SOphir Munk  *   0 on success, a negative errno value otherwise
2952ab27cdd9SOphir Munk  */
2953ab27cdd9SOphir Munk int
2954ab27cdd9SOphir Munk mlx5_os_vf_mac_addr_modify(struct mlx5_priv *priv,
2955ab27cdd9SOphir Munk 			   unsigned int iface_idx,
2956ab27cdd9SOphir Munk 			   struct rte_ether_addr *mac_addr,
2957ab27cdd9SOphir Munk 			   int vf_index)
2958ab27cdd9SOphir Munk {
2959ab27cdd9SOphir Munk 	return mlx5_nl_vf_mac_addr_modify
2960ab27cdd9SOphir Munk 		(priv->nl_socket_route, iface_idx, mac_addr, vf_index);
2961ab27cdd9SOphir Munk }
2962ab27cdd9SOphir Munk 
29634d18abd1SOphir Munk /**
29644d18abd1SOphir Munk  * Set device promiscuous mode
29654d18abd1SOphir Munk  *
29664d18abd1SOphir Munk  * @param dev
29674d18abd1SOphir Munk  *   Pointer to Ethernet device structure.
29684d18abd1SOphir Munk  * @param enable
29694d18abd1SOphir Munk  *   0 - promiscuous is disabled, otherwise - enabled
29704d18abd1SOphir Munk  *
29714d18abd1SOphir Munk  * @return
29724d18abd1SOphir Munk  *   0 on success, a negative error value otherwise
29734d18abd1SOphir Munk  */
29744d18abd1SOphir Munk int
29754d18abd1SOphir Munk mlx5_os_set_promisc(struct rte_eth_dev *dev, int enable)
29764d18abd1SOphir Munk {
29774d18abd1SOphir Munk 	struct mlx5_priv *priv = dev->data->dev_private;
29784d18abd1SOphir Munk 
29794d18abd1SOphir Munk 	return mlx5_nl_promisc(priv->nl_socket_route,
29804d18abd1SOphir Munk 			       mlx5_ifindex(dev), !!enable);
29814d18abd1SOphir Munk }
29824d18abd1SOphir Munk 
29834d18abd1SOphir Munk /**
29844d18abd1SOphir Munk  * Set device promiscuous mode
29854d18abd1SOphir Munk  *
29864d18abd1SOphir Munk  * @param dev
29874d18abd1SOphir Munk  *   Pointer to Ethernet device structure.
29884d18abd1SOphir Munk  * @param enable
29894d18abd1SOphir Munk  *   0 - all multicase is disabled, otherwise - enabled
29904d18abd1SOphir Munk  *
29914d18abd1SOphir Munk  * @return
29924d18abd1SOphir Munk  *   0 on success, a negative error value otherwise
29934d18abd1SOphir Munk  */
29944d18abd1SOphir Munk int
29954d18abd1SOphir Munk mlx5_os_set_allmulti(struct rte_eth_dev *dev, int enable)
29964d18abd1SOphir Munk {
29974d18abd1SOphir Munk 	struct mlx5_priv *priv = dev->data->dev_private;
29984d18abd1SOphir Munk 
29994d18abd1SOphir Munk 	return mlx5_nl_allmulti(priv->nl_socket_route,
30004d18abd1SOphir Munk 				mlx5_ifindex(dev), !!enable);
30014d18abd1SOphir Munk }
30024d18abd1SOphir Munk 
3003f00f6562SOphir Munk /**
3004f00f6562SOphir Munk  * Flush device MAC addresses
3005f00f6562SOphir Munk  *
3006f00f6562SOphir Munk  * @param dev
3007f00f6562SOphir Munk  *   Pointer to Ethernet device structure.
3008f00f6562SOphir Munk  *
3009f00f6562SOphir Munk  */
3010f00f6562SOphir Munk void
3011f00f6562SOphir Munk mlx5_os_mac_addr_flush(struct rte_eth_dev *dev)
3012f00f6562SOphir Munk {
3013f00f6562SOphir Munk 	struct mlx5_priv *priv = dev->data->dev_private;
3014f00f6562SOphir Munk 
3015f00f6562SOphir Munk 	mlx5_nl_mac_addr_flush(priv->nl_socket_route, mlx5_ifindex(dev),
3016f00f6562SOphir Munk 			       dev->data->mac_addrs,
3017f00f6562SOphir Munk 			       MLX5_MAX_MAC_ADDRESSES, priv->mac_own);
3018f00f6562SOphir Munk }
3019