xref: /dpdk/drivers/net/mlx5/linux/mlx5_os.c (revision ee9e5fad03ebe04b434eb0c413b131252e154e8f)
1f44b09f9SOphir Munk /* SPDX-License-Identifier: BSD-3-Clause
2f44b09f9SOphir Munk  * Copyright 2015 6WIND S.A.
3f44b09f9SOphir Munk  * Copyright 2020 Mellanox Technologies, Ltd
4f44b09f9SOphir Munk  */
5f44b09f9SOphir Munk 
6f44b09f9SOphir Munk #include <stddef.h>
7f44b09f9SOphir Munk #include <unistd.h>
8f44b09f9SOphir Munk #include <string.h>
9f44b09f9SOphir Munk #include <stdint.h>
10f44b09f9SOphir Munk #include <stdlib.h>
11f44b09f9SOphir Munk #include <errno.h>
12f44b09f9SOphir Munk #include <net/if.h>
13f44b09f9SOphir Munk #include <linux/rtnetlink.h>
1473bf9235SOphir Munk #include <linux/sockios.h>
1573bf9235SOphir Munk #include <linux/ethtool.h>
16f44b09f9SOphir Munk #include <fcntl.h>
17f44b09f9SOphir Munk 
18f44b09f9SOphir Munk #include <rte_malloc.h>
19df96fd0dSBruce Richardson #include <ethdev_driver.h>
20df96fd0dSBruce Richardson #include <ethdev_pci.h>
21f44b09f9SOphir Munk #include <rte_pci.h>
22f44b09f9SOphir Munk #include <rte_bus_pci.h>
23f44b09f9SOphir Munk #include <rte_common.h>
24f44b09f9SOphir Munk #include <rte_kvargs.h>
25f44b09f9SOphir Munk #include <rte_rwlock.h>
26f44b09f9SOphir Munk #include <rte_spinlock.h>
27f44b09f9SOphir Munk #include <rte_string_fns.h>
28f44b09f9SOphir Munk #include <rte_alarm.h>
292aba9fc7SOphir Munk #include <rte_eal_paging.h>
30f44b09f9SOphir Munk 
31f44b09f9SOphir Munk #include <mlx5_glue.h>
32f44b09f9SOphir Munk #include <mlx5_devx_cmds.h>
33f44b09f9SOphir Munk #include <mlx5_common.h>
342eb4d010SOphir Munk #include <mlx5_common_mp.h>
35d5ed8aa9SOphir Munk #include <mlx5_common_mr.h>
365522da6bSSuanming Mou #include <mlx5_malloc.h>
37f44b09f9SOphir Munk 
38f44b09f9SOphir Munk #include "mlx5_defs.h"
39f44b09f9SOphir Munk #include "mlx5.h"
40391b8bccSOphir Munk #include "mlx5_common_os.h"
41f44b09f9SOphir Munk #include "mlx5_utils.h"
42f44b09f9SOphir Munk #include "mlx5_rxtx.h"
43151cbe3aSMichael Baum #include "mlx5_rx.h"
44377b69fbSMichael Baum #include "mlx5_tx.h"
45f44b09f9SOphir Munk #include "mlx5_autoconf.h"
46f44b09f9SOphir Munk #include "mlx5_mr.h"
47f44b09f9SOphir Munk #include "mlx5_flow.h"
48f44b09f9SOphir Munk #include "rte_pmd_mlx5.h"
494f96d913SOphir Munk #include "mlx5_verbs.h"
50f00f6562SOphir Munk #include "mlx5_nl.h"
516deb19e1SMichael Baum #include "mlx5_devx.h"
52f44b09f9SOphir Munk 
532eb4d010SOphir Munk #define MLX5_TAGS_HLIST_ARRAY_SIZE 8192
542eb4d010SOphir Munk 
552eb4d010SOphir Munk #ifndef HAVE_IBV_MLX5_MOD_MPW
562eb4d010SOphir Munk #define MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED (1 << 2)
572eb4d010SOphir Munk #define MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW (1 << 3)
582eb4d010SOphir Munk #endif
592eb4d010SOphir Munk 
602eb4d010SOphir Munk #ifndef HAVE_IBV_MLX5_MOD_CQE_128B_COMP
612eb4d010SOphir Munk #define MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP (1 << 4)
622eb4d010SOphir Munk #endif
632eb4d010SOphir Munk 
642e86c4e5SOphir Munk static const char *MZ_MLX5_PMD_SHARED_DATA = "mlx5_pmd_shared_data";
652e86c4e5SOphir Munk 
662e86c4e5SOphir Munk /* Spinlock for mlx5_shared_data allocation. */
672e86c4e5SOphir Munk static rte_spinlock_t mlx5_shared_data_lock = RTE_SPINLOCK_INITIALIZER;
682e86c4e5SOphir Munk 
692e86c4e5SOphir Munk /* Process local data for secondary processes. */
702e86c4e5SOphir Munk static struct mlx5_local_data mlx5_local_data;
712e86c4e5SOphir Munk 
72f44b09f9SOphir Munk /**
7308d1838fSDekel Peled  * Set the completion channel file descriptor interrupt as non-blocking.
7408d1838fSDekel Peled  *
7508d1838fSDekel Peled  * @param[in] rxq_obj
7608d1838fSDekel Peled  *   Pointer to RQ channel object, which includes the channel fd
7708d1838fSDekel Peled  *
7808d1838fSDekel Peled  * @param[out] fd
7908d1838fSDekel Peled  *   The file descriptor (representing the intetrrupt) used in this channel.
8008d1838fSDekel Peled  *
8108d1838fSDekel Peled  * @return
8208d1838fSDekel Peled  *   0 on successfully setting the fd to non-blocking, non-zero otherwise.
8308d1838fSDekel Peled  */
8408d1838fSDekel Peled int
8508d1838fSDekel Peled mlx5_os_set_nonblock_channel_fd(int fd)
8608d1838fSDekel Peled {
8708d1838fSDekel Peled 	int flags;
8808d1838fSDekel Peled 
8908d1838fSDekel Peled 	flags = fcntl(fd, F_GETFL);
9008d1838fSDekel Peled 	return fcntl(fd, F_SETFL, flags | O_NONBLOCK);
9108d1838fSDekel Peled }
9208d1838fSDekel Peled 
9308d1838fSDekel Peled /**
94e85f623eSOphir Munk  * Get mlx5 device attributes. The glue function query_device_ex() is called
95e85f623eSOphir Munk  * with out parameter of type 'struct ibv_device_attr_ex *'. Then fill in mlx5
96e85f623eSOphir Munk  * device attributes from the glue out parameter.
97e85f623eSOphir Munk  *
98e85f623eSOphir Munk  * @param dev
99e85f623eSOphir Munk  *   Pointer to ibv context.
100e85f623eSOphir Munk  *
101e85f623eSOphir Munk  * @param device_attr
102e85f623eSOphir Munk  *   Pointer to mlx5 device attributes.
103e85f623eSOphir Munk  *
104e85f623eSOphir Munk  * @return
105e85f623eSOphir Munk  *   0 on success, non zero error number otherwise
106e85f623eSOphir Munk  */
107e85f623eSOphir Munk int
108e85f623eSOphir Munk mlx5_os_get_dev_attr(void *ctx, struct mlx5_dev_attr *device_attr)
109e85f623eSOphir Munk {
110e85f623eSOphir Munk 	int err;
111e85f623eSOphir Munk 	struct ibv_device_attr_ex attr_ex;
112e85f623eSOphir Munk 	memset(device_attr, 0, sizeof(*device_attr));
113e85f623eSOphir Munk 	err = mlx5_glue->query_device_ex(ctx, NULL, &attr_ex);
114e85f623eSOphir Munk 	if (err)
115e85f623eSOphir Munk 		return err;
116e85f623eSOphir Munk 
117e85f623eSOphir Munk 	device_attr->device_cap_flags_ex = attr_ex.device_cap_flags_ex;
118e85f623eSOphir Munk 	device_attr->max_qp_wr = attr_ex.orig_attr.max_qp_wr;
119e85f623eSOphir Munk 	device_attr->max_sge = attr_ex.orig_attr.max_sge;
120e85f623eSOphir Munk 	device_attr->max_cq = attr_ex.orig_attr.max_cq;
1211f29d15eSOphir Munk 	device_attr->max_cqe = attr_ex.orig_attr.max_cqe;
1221f29d15eSOphir Munk 	device_attr->max_mr = attr_ex.orig_attr.max_mr;
1231f29d15eSOphir Munk 	device_attr->max_pd = attr_ex.orig_attr.max_pd;
124e85f623eSOphir Munk 	device_attr->max_qp = attr_ex.orig_attr.max_qp;
1251f29d15eSOphir Munk 	device_attr->max_srq = attr_ex.orig_attr.max_srq;
1261f29d15eSOphir Munk 	device_attr->max_srq_wr = attr_ex.orig_attr.max_srq_wr;
127e85f623eSOphir Munk 	device_attr->raw_packet_caps = attr_ex.raw_packet_caps;
128e85f623eSOphir Munk 	device_attr->max_rwq_indirection_table_size =
129e85f623eSOphir Munk 		attr_ex.rss_caps.max_rwq_indirection_table_size;
130e85f623eSOphir Munk 	device_attr->max_tso = attr_ex.tso_caps.max_tso;
131e85f623eSOphir Munk 	device_attr->tso_supported_qpts = attr_ex.tso_caps.supported_qpts;
132e85f623eSOphir Munk 
133e85f623eSOphir Munk 	struct mlx5dv_context dv_attr = { .comp_mask = 0 };
134e85f623eSOphir Munk 	err = mlx5_glue->dv_query_device(ctx, &dv_attr);
135e85f623eSOphir Munk 	if (err)
136e85f623eSOphir Munk 		return err;
137e85f623eSOphir Munk 
138e85f623eSOphir Munk 	device_attr->flags = dv_attr.flags;
139e85f623eSOphir Munk 	device_attr->comp_mask = dv_attr.comp_mask;
140e85f623eSOphir Munk #ifdef HAVE_IBV_MLX5_MOD_SWP
141e85f623eSOphir Munk 	device_attr->sw_parsing_offloads =
142e85f623eSOphir Munk 		dv_attr.sw_parsing_caps.sw_parsing_offloads;
143e85f623eSOphir Munk #endif
144e85f623eSOphir Munk 	device_attr->min_single_stride_log_num_of_bytes =
145e85f623eSOphir Munk 		dv_attr.striding_rq_caps.min_single_stride_log_num_of_bytes;
146e85f623eSOphir Munk 	device_attr->max_single_stride_log_num_of_bytes =
147e85f623eSOphir Munk 		dv_attr.striding_rq_caps.max_single_stride_log_num_of_bytes;
148e85f623eSOphir Munk 	device_attr->min_single_wqe_log_num_of_strides =
149e85f623eSOphir Munk 		dv_attr.striding_rq_caps.min_single_wqe_log_num_of_strides;
150e85f623eSOphir Munk 	device_attr->max_single_wqe_log_num_of_strides =
151e85f623eSOphir Munk 		dv_attr.striding_rq_caps.max_single_wqe_log_num_of_strides;
152e85f623eSOphir Munk 	device_attr->stride_supported_qpts =
153e85f623eSOphir Munk 		dv_attr.striding_rq_caps.supported_qpts;
154e85f623eSOphir Munk #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT
155e85f623eSOphir Munk 	device_attr->tunnel_offloads_caps = dv_attr.tunnel_offloads_caps;
156e85f623eSOphir Munk #endif
157e85f623eSOphir Munk 
158e85f623eSOphir Munk 	return err;
159e85f623eSOphir Munk }
1602eb4d010SOphir Munk 
1612eb4d010SOphir Munk /**
1622eb4d010SOphir Munk  * Verbs callback to allocate a memory. This function should allocate the space
1632eb4d010SOphir Munk  * according to the size provided residing inside a huge page.
1642eb4d010SOphir Munk  * Please note that all allocation must respect the alignment from libmlx5
1652aba9fc7SOphir Munk  * (i.e. currently rte_mem_page_size()).
1662eb4d010SOphir Munk  *
1672eb4d010SOphir Munk  * @param[in] size
1682eb4d010SOphir Munk  *   The size in bytes of the memory to allocate.
1692eb4d010SOphir Munk  * @param[in] data
1702eb4d010SOphir Munk  *   A pointer to the callback data.
1712eb4d010SOphir Munk  *
1722eb4d010SOphir Munk  * @return
1732eb4d010SOphir Munk  *   Allocated buffer, NULL otherwise and rte_errno is set.
1742eb4d010SOphir Munk  */
1752eb4d010SOphir Munk static void *
1762eb4d010SOphir Munk mlx5_alloc_verbs_buf(size_t size, void *data)
1772eb4d010SOphir Munk {
17881c3b977SViacheslav Ovsiienko 	struct mlx5_dev_ctx_shared *sh = data;
1792eb4d010SOphir Munk 	void *ret;
1802aba9fc7SOphir Munk 	size_t alignment = rte_mem_page_size();
1812aba9fc7SOphir Munk 	if (alignment == (size_t)-1) {
1822aba9fc7SOphir Munk 		DRV_LOG(ERR, "Failed to get mem page size");
1832aba9fc7SOphir Munk 		rte_errno = ENOMEM;
1842aba9fc7SOphir Munk 		return NULL;
1852aba9fc7SOphir Munk 	}
1862eb4d010SOphir Munk 
1872eb4d010SOphir Munk 	MLX5_ASSERT(data != NULL);
18881c3b977SViacheslav Ovsiienko 	ret = mlx5_malloc(0, size, alignment, sh->numa_node);
1892eb4d010SOphir Munk 	if (!ret && size)
1902eb4d010SOphir Munk 		rte_errno = ENOMEM;
1912eb4d010SOphir Munk 	return ret;
1922eb4d010SOphir Munk }
1932eb4d010SOphir Munk 
1942eb4d010SOphir Munk /**
1952eb4d010SOphir Munk  * Verbs callback to free a memory.
1962eb4d010SOphir Munk  *
1972eb4d010SOphir Munk  * @param[in] ptr
1982eb4d010SOphir Munk  *   A pointer to the memory to free.
1992eb4d010SOphir Munk  * @param[in] data
2002eb4d010SOphir Munk  *   A pointer to the callback data.
2012eb4d010SOphir Munk  */
2022eb4d010SOphir Munk static void
2032eb4d010SOphir Munk mlx5_free_verbs_buf(void *ptr, void *data __rte_unused)
2042eb4d010SOphir Munk {
2052eb4d010SOphir Munk 	MLX5_ASSERT(data != NULL);
2062175c4dcSSuanming Mou 	mlx5_free(ptr);
2072eb4d010SOphir Munk }
2082eb4d010SOphir Munk 
2092eb4d010SOphir Munk /**
2102eb4d010SOphir Munk  * Initialize DR related data within private structure.
2112eb4d010SOphir Munk  * Routine checks the reference counter and does actual
2122eb4d010SOphir Munk  * resources creation/initialization only if counter is zero.
2132eb4d010SOphir Munk  *
2142eb4d010SOphir Munk  * @param[in] priv
2152eb4d010SOphir Munk  *   Pointer to the private device data structure.
2162eb4d010SOphir Munk  *
2172eb4d010SOphir Munk  * @return
2182eb4d010SOphir Munk  *   Zero on success, positive error code otherwise.
2192eb4d010SOphir Munk  */
2202eb4d010SOphir Munk static int
2212eb4d010SOphir Munk mlx5_alloc_shared_dr(struct mlx5_priv *priv)
2222eb4d010SOphir Munk {
2232eb4d010SOphir Munk 	struct mlx5_dev_ctx_shared *sh = priv->sh;
224291140c6SSuanming Mou 	char s[MLX5_HLIST_NAMESIZE] __rte_unused;
22516dbba25SXueming Li 	int err;
2262eb4d010SOphir Munk 
22716dbba25SXueming Li 	MLX5_ASSERT(sh && sh->refcnt);
22816dbba25SXueming Li 	if (sh->refcnt > 1)
22916dbba25SXueming Li 		return 0;
2302eb4d010SOphir Munk 	err = mlx5_alloc_table_hash_list(priv);
2312eb4d010SOphir Munk 	if (err)
232291140c6SSuanming Mou 		goto error;
233291140c6SSuanming Mou 	/* The resources below are only valid with DV support. */
234291140c6SSuanming Mou #ifdef HAVE_IBV_FLOW_DV_SUPPORT
2350fd5f82aSXueming Li 	/* Init port id action cache list. */
2360fd5f82aSXueming Li 	snprintf(s, sizeof(s), "%s_port_id_action_cache", sh->ibdev_name);
2370fd5f82aSXueming Li 	mlx5_cache_list_init(&sh->port_id_action_list, s, 0, sh,
2380fd5f82aSXueming Li 			     flow_dv_port_id_create_cb,
2390fd5f82aSXueming Li 			     flow_dv_port_id_match_cb,
2400fd5f82aSXueming Li 			     flow_dv_port_id_remove_cb);
2413422af2aSXueming Li 	/* Init push vlan action cache list. */
2423422af2aSXueming Li 	snprintf(s, sizeof(s), "%s_push_vlan_action_cache", sh->ibdev_name);
2433422af2aSXueming Li 	mlx5_cache_list_init(&sh->push_vlan_action_list, s, 0, sh,
2443422af2aSXueming Li 			     flow_dv_push_vlan_create_cb,
2453422af2aSXueming Li 			     flow_dv_push_vlan_match_cb,
2463422af2aSXueming Li 			     flow_dv_push_vlan_remove_cb);
24719784141SSuanming Mou 	/* Init sample action cache list. */
24819784141SSuanming Mou 	snprintf(s, sizeof(s), "%s_sample_action_cache", sh->ibdev_name);
24901c05ee0SSuanming Mou 	mlx5_cache_list_init(&sh->sample_action_list, s, 0, sh,
25019784141SSuanming Mou 			     flow_dv_sample_create_cb,
25119784141SSuanming Mou 			     flow_dv_sample_match_cb,
25219784141SSuanming Mou 			     flow_dv_sample_remove_cb);
25319784141SSuanming Mou 	/* Init dest array action cache list. */
25419784141SSuanming Mou 	snprintf(s, sizeof(s), "%s_dest_array_cache", sh->ibdev_name);
25501c05ee0SSuanming Mou 	mlx5_cache_list_init(&sh->dest_array_list, s, 0, sh,
25619784141SSuanming Mou 			     flow_dv_dest_array_create_cb,
25719784141SSuanming Mou 			     flow_dv_dest_array_match_cb,
25819784141SSuanming Mou 			     flow_dv_dest_array_remove_cb);
2592eb4d010SOphir Munk 	/* Create tags hash list table. */
2602eb4d010SOphir Munk 	snprintf(s, sizeof(s), "%s_tags", sh->ibdev_name);
261e69a5922SXueming Li 	sh->tag_table = mlx5_hlist_create(s, MLX5_TAGS_HLIST_ARRAY_SIZE, 0,
262fe3f8c52SXueming Li 					  MLX5_HLIST_WRITE_MOST,
263f5b0aed2SSuanming Mou 					  flow_dv_tag_create_cb,
264f5b0aed2SSuanming Mou 					  flow_dv_tag_match_cb,
265fe3f8c52SXueming Li 					  flow_dv_tag_remove_cb);
2662eb4d010SOphir Munk 	if (!sh->tag_table) {
26763783b01SDavid Marchand 		DRV_LOG(ERR, "tags with hash creation failed.");
2682eb4d010SOphir Munk 		err = ENOMEM;
2692eb4d010SOphir Munk 		goto error;
2702eb4d010SOphir Munk 	}
271fe3f8c52SXueming Li 	sh->tag_table->ctx = sh;
2723fe88961SSuanming Mou 	snprintf(s, sizeof(s), "%s_hdr_modify", sh->ibdev_name);
273e69a5922SXueming Li 	sh->modify_cmds = mlx5_hlist_create(s, MLX5_FLOW_HDR_MODIFY_HTABLE_SZ,
27416a7dbc4SXueming Li 					    0, MLX5_HLIST_WRITE_MOST |
27516a7dbc4SXueming Li 					    MLX5_HLIST_DIRECT_KEY,
27616a7dbc4SXueming Li 					    flow_dv_modify_create_cb,
27716a7dbc4SXueming Li 					    flow_dv_modify_match_cb,
27816a7dbc4SXueming Li 					    flow_dv_modify_remove_cb);
2793fe88961SSuanming Mou 	if (!sh->modify_cmds) {
2803fe88961SSuanming Mou 		DRV_LOG(ERR, "hdr modify hash creation failed");
2813fe88961SSuanming Mou 		err = ENOMEM;
2823fe88961SSuanming Mou 		goto error;
2833fe88961SSuanming Mou 	}
28416a7dbc4SXueming Li 	sh->modify_cmds->ctx = sh;
285bf615b07SSuanming Mou 	snprintf(s, sizeof(s), "%s_encaps_decaps", sh->ibdev_name);
286bf615b07SSuanming Mou 	sh->encaps_decaps = mlx5_hlist_create(s,
287e69a5922SXueming Li 					      MLX5_FLOW_ENCAP_DECAP_HTABLE_SZ,
288f961fd49SSuanming Mou 					      0, MLX5_HLIST_DIRECT_KEY |
289f961fd49SSuanming Mou 					      MLX5_HLIST_WRITE_MOST,
290f961fd49SSuanming Mou 					      flow_dv_encap_decap_create_cb,
291f961fd49SSuanming Mou 					      flow_dv_encap_decap_match_cb,
292f961fd49SSuanming Mou 					      flow_dv_encap_decap_remove_cb);
293bf615b07SSuanming Mou 	if (!sh->encaps_decaps) {
294bf615b07SSuanming Mou 		DRV_LOG(ERR, "encap decap hash creation failed");
295bf615b07SSuanming Mou 		err = ENOMEM;
296bf615b07SSuanming Mou 		goto error;
297bf615b07SSuanming Mou 	}
298f961fd49SSuanming Mou 	sh->encaps_decaps->ctx = sh;
299291140c6SSuanming Mou #endif
3002eb4d010SOphir Munk #ifdef HAVE_MLX5DV_DR
3012eb4d010SOphir Munk 	void *domain;
3022eb4d010SOphir Munk 
3032eb4d010SOphir Munk 	/* Reference counter is zero, we should initialize structures. */
3042eb4d010SOphir Munk 	domain = mlx5_glue->dr_create_domain(sh->ctx,
3052eb4d010SOphir Munk 					     MLX5DV_DR_DOMAIN_TYPE_NIC_RX);
3062eb4d010SOphir Munk 	if (!domain) {
3072eb4d010SOphir Munk 		DRV_LOG(ERR, "ingress mlx5dv_dr_create_domain failed");
3082eb4d010SOphir Munk 		err = errno;
3092eb4d010SOphir Munk 		goto error;
3102eb4d010SOphir Munk 	}
3112eb4d010SOphir Munk 	sh->rx_domain = domain;
3122eb4d010SOphir Munk 	domain = mlx5_glue->dr_create_domain(sh->ctx,
3132eb4d010SOphir Munk 					     MLX5DV_DR_DOMAIN_TYPE_NIC_TX);
3142eb4d010SOphir Munk 	if (!domain) {
3152eb4d010SOphir Munk 		DRV_LOG(ERR, "egress mlx5dv_dr_create_domain failed");
3162eb4d010SOphir Munk 		err = errno;
3172eb4d010SOphir Munk 		goto error;
3182eb4d010SOphir Munk 	}
3192eb4d010SOphir Munk 	sh->tx_domain = domain;
3202eb4d010SOphir Munk #ifdef HAVE_MLX5DV_DR_ESWITCH
3212eb4d010SOphir Munk 	if (priv->config.dv_esw_en) {
3222eb4d010SOphir Munk 		domain  = mlx5_glue->dr_create_domain
3232eb4d010SOphir Munk 			(sh->ctx, MLX5DV_DR_DOMAIN_TYPE_FDB);
3242eb4d010SOphir Munk 		if (!domain) {
3252eb4d010SOphir Munk 			DRV_LOG(ERR, "FDB mlx5dv_dr_create_domain failed");
3262eb4d010SOphir Munk 			err = errno;
3272eb4d010SOphir Munk 			goto error;
3282eb4d010SOphir Munk 		}
3292eb4d010SOphir Munk 		sh->fdb_domain = domain;
330da845ae9SViacheslav Ovsiienko 	}
331da845ae9SViacheslav Ovsiienko 	/*
332da845ae9SViacheslav Ovsiienko 	 * The drop action is just some dummy placeholder in rdma-core. It
333da845ae9SViacheslav Ovsiienko 	 * does not belong to domains and has no any attributes, and, can be
334da845ae9SViacheslav Ovsiienko 	 * shared by the entire device.
335da845ae9SViacheslav Ovsiienko 	 */
336da845ae9SViacheslav Ovsiienko 	sh->dr_drop_action = mlx5_glue->dr_create_flow_action_drop();
337da845ae9SViacheslav Ovsiienko 	if (!sh->dr_drop_action) {
338da845ae9SViacheslav Ovsiienko 		DRV_LOG(ERR, "FDB mlx5dv_dr_create_flow_action_drop");
339da845ae9SViacheslav Ovsiienko 		err = errno;
340da845ae9SViacheslav Ovsiienko 		goto error;
3412eb4d010SOphir Munk 	}
3422eb4d010SOphir Munk #endif
3434ec6360dSGregory Etelson 	if (!sh->tunnel_hub)
3444ec6360dSGregory Etelson 		err = mlx5_alloc_tunnel_hub(sh);
3454ec6360dSGregory Etelson 	if (err) {
3464ec6360dSGregory Etelson 		DRV_LOG(ERR, "mlx5_alloc_tunnel_hub failed err=%d", err);
3474ec6360dSGregory Etelson 		goto error;
3484ec6360dSGregory Etelson 	}
3492eb4d010SOphir Munk 	if (priv->config.reclaim_mode == MLX5_RCM_AGGR) {
3502eb4d010SOphir Munk 		mlx5_glue->dr_reclaim_domain_memory(sh->rx_domain, 1);
3512eb4d010SOphir Munk 		mlx5_glue->dr_reclaim_domain_memory(sh->tx_domain, 1);
3522eb4d010SOphir Munk 		if (sh->fdb_domain)
3532eb4d010SOphir Munk 			mlx5_glue->dr_reclaim_domain_memory(sh->fdb_domain, 1);
3542eb4d010SOphir Munk 	}
3552eb4d010SOphir Munk 	sh->pop_vlan_action = mlx5_glue->dr_create_flow_action_pop_vlan();
3562eb4d010SOphir Munk #endif /* HAVE_MLX5DV_DR */
357b80726dcSSuanming Mou 	sh->default_miss_action =
358b80726dcSSuanming Mou 			mlx5_glue->dr_create_flow_action_default_miss();
359b80726dcSSuanming Mou 	if (!sh->default_miss_action)
360b80726dcSSuanming Mou 		DRV_LOG(WARNING, "Default miss action is not supported.");
3612eb4d010SOphir Munk 	return 0;
3622eb4d010SOphir Munk error:
3632eb4d010SOphir Munk 	/* Rollback the created objects. */
3642eb4d010SOphir Munk 	if (sh->rx_domain) {
3652eb4d010SOphir Munk 		mlx5_glue->dr_destroy_domain(sh->rx_domain);
3662eb4d010SOphir Munk 		sh->rx_domain = NULL;
3672eb4d010SOphir Munk 	}
3682eb4d010SOphir Munk 	if (sh->tx_domain) {
3692eb4d010SOphir Munk 		mlx5_glue->dr_destroy_domain(sh->tx_domain);
3702eb4d010SOphir Munk 		sh->tx_domain = NULL;
3712eb4d010SOphir Munk 	}
3722eb4d010SOphir Munk 	if (sh->fdb_domain) {
3732eb4d010SOphir Munk 		mlx5_glue->dr_destroy_domain(sh->fdb_domain);
3742eb4d010SOphir Munk 		sh->fdb_domain = NULL;
3752eb4d010SOphir Munk 	}
376da845ae9SViacheslav Ovsiienko 	if (sh->dr_drop_action) {
377da845ae9SViacheslav Ovsiienko 		mlx5_glue->destroy_flow_action(sh->dr_drop_action);
378da845ae9SViacheslav Ovsiienko 		sh->dr_drop_action = NULL;
3792eb4d010SOphir Munk 	}
3802eb4d010SOphir Munk 	if (sh->pop_vlan_action) {
3812eb4d010SOphir Munk 		mlx5_glue->destroy_flow_action(sh->pop_vlan_action);
3822eb4d010SOphir Munk 		sh->pop_vlan_action = NULL;
3832eb4d010SOphir Munk 	}
384bf615b07SSuanming Mou 	if (sh->encaps_decaps) {
385e69a5922SXueming Li 		mlx5_hlist_destroy(sh->encaps_decaps);
386bf615b07SSuanming Mou 		sh->encaps_decaps = NULL;
387bf615b07SSuanming Mou 	}
3883fe88961SSuanming Mou 	if (sh->modify_cmds) {
389e69a5922SXueming Li 		mlx5_hlist_destroy(sh->modify_cmds);
3903fe88961SSuanming Mou 		sh->modify_cmds = NULL;
3913fe88961SSuanming Mou 	}
3922eb4d010SOphir Munk 	if (sh->tag_table) {
3932eb4d010SOphir Munk 		/* tags should be destroyed with flow before. */
394e69a5922SXueming Li 		mlx5_hlist_destroy(sh->tag_table);
3952eb4d010SOphir Munk 		sh->tag_table = NULL;
3962eb4d010SOphir Munk 	}
3974ec6360dSGregory Etelson 	if (sh->tunnel_hub) {
3984ec6360dSGregory Etelson 		mlx5_release_tunnel_hub(sh, priv->dev_port);
3994ec6360dSGregory Etelson 		sh->tunnel_hub = NULL;
4004ec6360dSGregory Etelson 	}
4012eb4d010SOphir Munk 	mlx5_free_table_hash_list(priv);
4022eb4d010SOphir Munk 	return err;
4032eb4d010SOphir Munk }
4042eb4d010SOphir Munk 
4052eb4d010SOphir Munk /**
4062eb4d010SOphir Munk  * Destroy DR related data within private structure.
4072eb4d010SOphir Munk  *
4082eb4d010SOphir Munk  * @param[in] priv
4092eb4d010SOphir Munk  *   Pointer to the private device data structure.
4102eb4d010SOphir Munk  */
4112eb4d010SOphir Munk void
4122eb4d010SOphir Munk mlx5_os_free_shared_dr(struct mlx5_priv *priv)
4132eb4d010SOphir Munk {
41416dbba25SXueming Li 	struct mlx5_dev_ctx_shared *sh = priv->sh;
4152eb4d010SOphir Munk 
41616dbba25SXueming Li 	MLX5_ASSERT(sh && sh->refcnt);
41716dbba25SXueming Li 	if (sh->refcnt > 1)
4182eb4d010SOphir Munk 		return;
4192eb4d010SOphir Munk #ifdef HAVE_MLX5DV_DR
4202eb4d010SOphir Munk 	if (sh->rx_domain) {
4212eb4d010SOphir Munk 		mlx5_glue->dr_destroy_domain(sh->rx_domain);
4222eb4d010SOphir Munk 		sh->rx_domain = NULL;
4232eb4d010SOphir Munk 	}
4242eb4d010SOphir Munk 	if (sh->tx_domain) {
4252eb4d010SOphir Munk 		mlx5_glue->dr_destroy_domain(sh->tx_domain);
4262eb4d010SOphir Munk 		sh->tx_domain = NULL;
4272eb4d010SOphir Munk 	}
4282eb4d010SOphir Munk #ifdef HAVE_MLX5DV_DR_ESWITCH
4292eb4d010SOphir Munk 	if (sh->fdb_domain) {
4302eb4d010SOphir Munk 		mlx5_glue->dr_destroy_domain(sh->fdb_domain);
4312eb4d010SOphir Munk 		sh->fdb_domain = NULL;
4322eb4d010SOphir Munk 	}
433da845ae9SViacheslav Ovsiienko 	if (sh->dr_drop_action) {
434da845ae9SViacheslav Ovsiienko 		mlx5_glue->destroy_flow_action(sh->dr_drop_action);
435da845ae9SViacheslav Ovsiienko 		sh->dr_drop_action = NULL;
4362eb4d010SOphir Munk 	}
4372eb4d010SOphir Munk #endif
4382eb4d010SOphir Munk 	if (sh->pop_vlan_action) {
4392eb4d010SOphir Munk 		mlx5_glue->destroy_flow_action(sh->pop_vlan_action);
4402eb4d010SOphir Munk 		sh->pop_vlan_action = NULL;
4412eb4d010SOphir Munk 	}
4422eb4d010SOphir Munk #endif /* HAVE_MLX5DV_DR */
443b80726dcSSuanming Mou 	if (sh->default_miss_action)
444b80726dcSSuanming Mou 		mlx5_glue->destroy_flow_action
445b80726dcSSuanming Mou 				(sh->default_miss_action);
446bf615b07SSuanming Mou 	if (sh->encaps_decaps) {
447e69a5922SXueming Li 		mlx5_hlist_destroy(sh->encaps_decaps);
448bf615b07SSuanming Mou 		sh->encaps_decaps = NULL;
449bf615b07SSuanming Mou 	}
4503fe88961SSuanming Mou 	if (sh->modify_cmds) {
451e69a5922SXueming Li 		mlx5_hlist_destroy(sh->modify_cmds);
4523fe88961SSuanming Mou 		sh->modify_cmds = NULL;
4533fe88961SSuanming Mou 	}
4542eb4d010SOphir Munk 	if (sh->tag_table) {
4552eb4d010SOphir Munk 		/* tags should be destroyed with flow before. */
456e69a5922SXueming Li 		mlx5_hlist_destroy(sh->tag_table);
4572eb4d010SOphir Munk 		sh->tag_table = NULL;
4582eb4d010SOphir Munk 	}
4594ec6360dSGregory Etelson 	if (sh->tunnel_hub) {
4604ec6360dSGregory Etelson 		mlx5_release_tunnel_hub(sh, priv->dev_port);
4614ec6360dSGregory Etelson 		sh->tunnel_hub = NULL;
4624ec6360dSGregory Etelson 	}
4630fd5f82aSXueming Li 	mlx5_cache_list_destroy(&sh->port_id_action_list);
4643422af2aSXueming Li 	mlx5_cache_list_destroy(&sh->push_vlan_action_list);
4652eb4d010SOphir Munk 	mlx5_free_table_hash_list(priv);
4662eb4d010SOphir Munk }
4672eb4d010SOphir Munk 
4682eb4d010SOphir Munk /**
4692e86c4e5SOphir Munk  * Initialize shared data between primary and secondary process.
4702e86c4e5SOphir Munk  *
4712e86c4e5SOphir Munk  * A memzone is reserved by primary process and secondary processes attach to
4722e86c4e5SOphir Munk  * the memzone.
4732e86c4e5SOphir Munk  *
4742e86c4e5SOphir Munk  * @return
4752e86c4e5SOphir Munk  *   0 on success, a negative errno value otherwise and rte_errno is set.
4762e86c4e5SOphir Munk  */
4772e86c4e5SOphir Munk static int
4782e86c4e5SOphir Munk mlx5_init_shared_data(void)
4792e86c4e5SOphir Munk {
4802e86c4e5SOphir Munk 	const struct rte_memzone *mz;
4812e86c4e5SOphir Munk 	int ret = 0;
4822e86c4e5SOphir Munk 
4832e86c4e5SOphir Munk 	rte_spinlock_lock(&mlx5_shared_data_lock);
4842e86c4e5SOphir Munk 	if (mlx5_shared_data == NULL) {
4852e86c4e5SOphir Munk 		if (rte_eal_process_type() == RTE_PROC_PRIMARY) {
4862e86c4e5SOphir Munk 			/* Allocate shared memory. */
4872e86c4e5SOphir Munk 			mz = rte_memzone_reserve(MZ_MLX5_PMD_SHARED_DATA,
4882e86c4e5SOphir Munk 						 sizeof(*mlx5_shared_data),
4892e86c4e5SOphir Munk 						 SOCKET_ID_ANY, 0);
4902e86c4e5SOphir Munk 			if (mz == NULL) {
4912e86c4e5SOphir Munk 				DRV_LOG(ERR,
4922e86c4e5SOphir Munk 					"Cannot allocate mlx5 shared data");
4932e86c4e5SOphir Munk 				ret = -rte_errno;
4942e86c4e5SOphir Munk 				goto error;
4952e86c4e5SOphir Munk 			}
4962e86c4e5SOphir Munk 			mlx5_shared_data = mz->addr;
4972e86c4e5SOphir Munk 			memset(mlx5_shared_data, 0, sizeof(*mlx5_shared_data));
4982e86c4e5SOphir Munk 			rte_spinlock_init(&mlx5_shared_data->lock);
4992e86c4e5SOphir Munk 		} else {
5002e86c4e5SOphir Munk 			/* Lookup allocated shared memory. */
5012e86c4e5SOphir Munk 			mz = rte_memzone_lookup(MZ_MLX5_PMD_SHARED_DATA);
5022e86c4e5SOphir Munk 			if (mz == NULL) {
5032e86c4e5SOphir Munk 				DRV_LOG(ERR,
5042e86c4e5SOphir Munk 					"Cannot attach mlx5 shared data");
5052e86c4e5SOphir Munk 				ret = -rte_errno;
5062e86c4e5SOphir Munk 				goto error;
5072e86c4e5SOphir Munk 			}
5082e86c4e5SOphir Munk 			mlx5_shared_data = mz->addr;
5092e86c4e5SOphir Munk 			memset(&mlx5_local_data, 0, sizeof(mlx5_local_data));
5102e86c4e5SOphir Munk 		}
5112e86c4e5SOphir Munk 	}
5122e86c4e5SOphir Munk error:
5132e86c4e5SOphir Munk 	rte_spinlock_unlock(&mlx5_shared_data_lock);
5142e86c4e5SOphir Munk 	return ret;
5152e86c4e5SOphir Munk }
5162e86c4e5SOphir Munk 
5172e86c4e5SOphir Munk /**
5182e86c4e5SOphir Munk  * PMD global initialization.
5192e86c4e5SOphir Munk  *
5202e86c4e5SOphir Munk  * Independent from individual device, this function initializes global
5212e86c4e5SOphir Munk  * per-PMD data structures distinguishing primary and secondary processes.
5222e86c4e5SOphir Munk  * Hence, each initialization is called once per a process.
5232e86c4e5SOphir Munk  *
5242e86c4e5SOphir Munk  * @return
5252e86c4e5SOphir Munk  *   0 on success, a negative errno value otherwise and rte_errno is set.
5262e86c4e5SOphir Munk  */
5272e86c4e5SOphir Munk static int
5282e86c4e5SOphir Munk mlx5_init_once(void)
5292e86c4e5SOphir Munk {
5302e86c4e5SOphir Munk 	struct mlx5_shared_data *sd;
5312e86c4e5SOphir Munk 	struct mlx5_local_data *ld = &mlx5_local_data;
5322e86c4e5SOphir Munk 	int ret = 0;
5332e86c4e5SOphir Munk 
5342e86c4e5SOphir Munk 	if (mlx5_init_shared_data())
5352e86c4e5SOphir Munk 		return -rte_errno;
5362e86c4e5SOphir Munk 	sd = mlx5_shared_data;
5372e86c4e5SOphir Munk 	MLX5_ASSERT(sd);
5382e86c4e5SOphir Munk 	rte_spinlock_lock(&sd->lock);
5392e86c4e5SOphir Munk 	switch (rte_eal_process_type()) {
5402e86c4e5SOphir Munk 	case RTE_PROC_PRIMARY:
5412e86c4e5SOphir Munk 		if (sd->init_done)
5422e86c4e5SOphir Munk 			break;
5432e86c4e5SOphir Munk 		LIST_INIT(&sd->mem_event_cb_list);
5442e86c4e5SOphir Munk 		rte_rwlock_init(&sd->mem_event_rwlock);
5452e86c4e5SOphir Munk 		rte_mem_event_callback_register("MLX5_MEM_EVENT_CB",
5462e86c4e5SOphir Munk 						mlx5_mr_mem_event_cb, NULL);
5472e86c4e5SOphir Munk 		ret = mlx5_mp_init_primary(MLX5_MP_NAME,
5482e86c4e5SOphir Munk 					   mlx5_mp_os_primary_handle);
5492e86c4e5SOphir Munk 		if (ret)
5502e86c4e5SOphir Munk 			goto out;
5512e86c4e5SOphir Munk 		sd->init_done = true;
5522e86c4e5SOphir Munk 		break;
5532e86c4e5SOphir Munk 	case RTE_PROC_SECONDARY:
5542e86c4e5SOphir Munk 		if (ld->init_done)
5552e86c4e5SOphir Munk 			break;
5562e86c4e5SOphir Munk 		ret = mlx5_mp_init_secondary(MLX5_MP_NAME,
5572e86c4e5SOphir Munk 					     mlx5_mp_os_secondary_handle);
5582e86c4e5SOphir Munk 		if (ret)
5592e86c4e5SOphir Munk 			goto out;
5602e86c4e5SOphir Munk 		++sd->secondary_cnt;
5612e86c4e5SOphir Munk 		ld->init_done = true;
5622e86c4e5SOphir Munk 		break;
5632e86c4e5SOphir Munk 	default:
5642e86c4e5SOphir Munk 		break;
5652e86c4e5SOphir Munk 	}
5662e86c4e5SOphir Munk out:
5672e86c4e5SOphir Munk 	rte_spinlock_unlock(&sd->lock);
5682e86c4e5SOphir Munk 	return ret;
5692e86c4e5SOphir Munk }
5702e86c4e5SOphir Munk 
5712e86c4e5SOphir Munk /**
57286d259ceSMichael Baum  * Create the Tx queue DevX/Verbs object.
57386d259ceSMichael Baum  *
57486d259ceSMichael Baum  * @param dev
57586d259ceSMichael Baum  *   Pointer to Ethernet device.
57686d259ceSMichael Baum  * @param idx
57786d259ceSMichael Baum  *   Queue index in DPDK Tx queue array.
57886d259ceSMichael Baum  *
57986d259ceSMichael Baum  * @return
580f49f4483SMichael Baum  *   0 on success, a negative errno value otherwise and rte_errno is set.
58186d259ceSMichael Baum  */
582f49f4483SMichael Baum static int
58386d259ceSMichael Baum mlx5_os_txq_obj_new(struct rte_eth_dev *dev, uint16_t idx)
58486d259ceSMichael Baum {
58586d259ceSMichael Baum 	struct mlx5_priv *priv = dev->data->dev_private;
58686d259ceSMichael Baum 	struct mlx5_txq_data *txq_data = (*priv->txqs)[idx];
58786d259ceSMichael Baum 	struct mlx5_txq_ctrl *txq_ctrl =
58886d259ceSMichael Baum 			container_of(txq_data, struct mlx5_txq_ctrl, txq);
58986d259ceSMichael Baum 
59086d259ceSMichael Baum 	if (txq_ctrl->type == MLX5_TXQ_TYPE_HAIRPIN)
59186d259ceSMichael Baum 		return mlx5_txq_devx_obj_new(dev, idx);
59286d259ceSMichael Baum #ifdef HAVE_MLX5DV_DEVX_UAR_OFFSET
5933ec73abeSMatan Azrad 	if (!priv->config.dv_esw_en)
59486d259ceSMichael Baum 		return mlx5_txq_devx_obj_new(dev, idx);
59586d259ceSMichael Baum #endif
59686d259ceSMichael Baum 	return mlx5_txq_ibv_obj_new(dev, idx);
59786d259ceSMichael Baum }
59886d259ceSMichael Baum 
59986d259ceSMichael Baum /**
60086d259ceSMichael Baum  * Release an Tx DevX/verbs queue object.
60186d259ceSMichael Baum  *
60286d259ceSMichael Baum  * @param txq_obj
60386d259ceSMichael Baum  *   DevX/Verbs Tx queue object.
60486d259ceSMichael Baum  */
60586d259ceSMichael Baum static void
60686d259ceSMichael Baum mlx5_os_txq_obj_release(struct mlx5_txq_obj *txq_obj)
60786d259ceSMichael Baum {
60886d259ceSMichael Baum 	if (txq_obj->txq_ctrl->type == MLX5_TXQ_TYPE_HAIRPIN) {
60986d259ceSMichael Baum 		mlx5_txq_devx_obj_release(txq_obj);
61086d259ceSMichael Baum 		return;
61186d259ceSMichael Baum 	}
6123ec73abeSMatan Azrad #ifdef HAVE_MLX5DV_DEVX_UAR_OFFSET
6133ec73abeSMatan Azrad 	if (!txq_obj->txq_ctrl->priv->config.dv_esw_en) {
6143ec73abeSMatan Azrad 		mlx5_txq_devx_obj_release(txq_obj);
6153ec73abeSMatan Azrad 		return;
61686d259ceSMichael Baum 	}
6173ec73abeSMatan Azrad #endif
61886d259ceSMichael Baum 	mlx5_txq_ibv_obj_release(txq_obj);
61986d259ceSMichael Baum }
62086d259ceSMichael Baum 
62186d259ceSMichael Baum /**
622994829e6SSuanming Mou  * DV flow counter mode detect and config.
623994829e6SSuanming Mou  *
624994829e6SSuanming Mou  * @param dev
625994829e6SSuanming Mou  *   Pointer to rte_eth_dev structure.
626994829e6SSuanming Mou  *
627994829e6SSuanming Mou  */
628994829e6SSuanming Mou static void
629994829e6SSuanming Mou mlx5_flow_counter_mode_config(struct rte_eth_dev *dev __rte_unused)
630994829e6SSuanming Mou {
631994829e6SSuanming Mou #ifdef HAVE_IBV_FLOW_DV_SUPPORT
632994829e6SSuanming Mou 	struct mlx5_priv *priv = dev->data->dev_private;
6332b5b1aebSSuanming Mou 	struct mlx5_dev_ctx_shared *sh = priv->sh;
6342b5b1aebSSuanming Mou 	bool fallback;
635994829e6SSuanming Mou 
636994829e6SSuanming Mou #ifndef HAVE_IBV_DEVX_ASYNC
6372b5b1aebSSuanming Mou 	fallback = true;
638994829e6SSuanming Mou #else
6392b5b1aebSSuanming Mou 	fallback = false;
6402b5b1aebSSuanming Mou 	if (!priv->config.devx || !priv->config.dv_flow_en ||
6412b5b1aebSSuanming Mou 	    !priv->config.hca_attr.flow_counters_dump ||
642994829e6SSuanming Mou 	    !(priv->config.hca_attr.flow_counter_bulk_alloc_bitmap & 0x4) ||
643994829e6SSuanming Mou 	    (mlx5_flow_dv_discover_counter_offset_support(dev) == -ENOTSUP))
6442b5b1aebSSuanming Mou 		fallback = true;
645994829e6SSuanming Mou #endif
6462b5b1aebSSuanming Mou 	if (fallback)
647994829e6SSuanming Mou 		DRV_LOG(INFO, "Use fall-back DV counter management. Flow "
648994829e6SSuanming Mou 			"counter dump:%d, bulk_alloc_bitmap:0x%hhx.",
649994829e6SSuanming Mou 			priv->config.hca_attr.flow_counters_dump,
650994829e6SSuanming Mou 			priv->config.hca_attr.flow_counter_bulk_alloc_bitmap);
6512b5b1aebSSuanming Mou 	/* Initialize fallback mode only on the port initializes sh. */
6522b5b1aebSSuanming Mou 	if (sh->refcnt == 1)
6532b5b1aebSSuanming Mou 		sh->cmng.counter_fallback = fallback;
6542b5b1aebSSuanming Mou 	else if (fallback != sh->cmng.counter_fallback)
6552b5b1aebSSuanming Mou 		DRV_LOG(WARNING, "Port %d in sh has different fallback mode "
6562b5b1aebSSuanming Mou 			"with others:%d.", PORT_ID(priv), fallback);
657994829e6SSuanming Mou #endif
658994829e6SSuanming Mou }
659994829e6SSuanming Mou 
660e6988afdSMatan Azrad static void
661e6988afdSMatan Azrad mlx5_queue_counter_id_prepare(struct rte_eth_dev *dev)
662e6988afdSMatan Azrad {
663e6988afdSMatan Azrad 	struct mlx5_priv *priv = dev->data->dev_private;
664e6988afdSMatan Azrad 	void *ctx = priv->sh->ctx;
665e6988afdSMatan Azrad 
666e6988afdSMatan Azrad 	priv->q_counters = mlx5_devx_cmd_queue_counter_alloc(ctx);
667e6988afdSMatan Azrad 	if (!priv->q_counters) {
668e6988afdSMatan Azrad 		struct ibv_cq *cq = mlx5_glue->create_cq(ctx, 1, NULL, NULL, 0);
669e6988afdSMatan Azrad 		struct ibv_wq *wq;
670e6988afdSMatan Azrad 
671e6988afdSMatan Azrad 		DRV_LOG(DEBUG, "Port %d queue counter object cannot be created "
672e6988afdSMatan Azrad 			"by DevX - fall-back to use the kernel driver global "
673e6988afdSMatan Azrad 			"queue counter.", dev->data->port_id);
674e6988afdSMatan Azrad 		/* Create WQ by kernel and query its queue counter ID. */
675e6988afdSMatan Azrad 		if (cq) {
676e6988afdSMatan Azrad 			wq = mlx5_glue->create_wq(ctx,
677e6988afdSMatan Azrad 						  &(struct ibv_wq_init_attr){
678e6988afdSMatan Azrad 						    .wq_type = IBV_WQT_RQ,
679e6988afdSMatan Azrad 						    .max_wr = 1,
680e6988afdSMatan Azrad 						    .max_sge = 1,
681e6988afdSMatan Azrad 						    .pd = priv->sh->pd,
682e6988afdSMatan Azrad 						    .cq = cq,
683e6988afdSMatan Azrad 						});
684e6988afdSMatan Azrad 			if (wq) {
685e6988afdSMatan Azrad 				/* Counter is assigned only on RDY state. */
686e6988afdSMatan Azrad 				int ret = mlx5_glue->modify_wq(wq,
687e6988afdSMatan Azrad 						 &(struct ibv_wq_attr){
688e6988afdSMatan Azrad 						 .attr_mask = IBV_WQ_ATTR_STATE,
689e6988afdSMatan Azrad 						 .wq_state = IBV_WQS_RDY,
690e6988afdSMatan Azrad 						});
691e6988afdSMatan Azrad 
692e6988afdSMatan Azrad 				if (ret == 0)
693e6988afdSMatan Azrad 					mlx5_devx_cmd_wq_query(wq,
694e6988afdSMatan Azrad 							 &priv->counter_set_id);
695e6988afdSMatan Azrad 				claim_zero(mlx5_glue->destroy_wq(wq));
696e6988afdSMatan Azrad 			}
697e6988afdSMatan Azrad 			claim_zero(mlx5_glue->destroy_cq(cq));
698e6988afdSMatan Azrad 		}
699e6988afdSMatan Azrad 	} else {
700e6988afdSMatan Azrad 		priv->counter_set_id = priv->q_counters->id;
701e6988afdSMatan Azrad 	}
702e6988afdSMatan Azrad 	if (priv->counter_set_id == 0)
703e6988afdSMatan Azrad 		DRV_LOG(INFO, "Part of the port %d statistics will not be "
704e6988afdSMatan Azrad 			"available.", dev->data->port_id);
705e6988afdSMatan Azrad }
706e6988afdSMatan Azrad 
707994829e6SSuanming Mou /**
708f926cce3SXueming Li  * Check if representor spawn info match devargs.
709f926cce3SXueming Li  *
710f926cce3SXueming Li  * @param spawn
711f926cce3SXueming Li  *   Verbs device parameters (name, port, switch_info) to spawn.
712f926cce3SXueming Li  * @param eth_da
713f926cce3SXueming Li  *   Device devargs to probe.
714f926cce3SXueming Li  *
715f926cce3SXueming Li  * @return
716f926cce3SXueming Li  *   Match result.
717f926cce3SXueming Li  */
718f926cce3SXueming Li static bool
719f926cce3SXueming Li mlx5_representor_match(struct mlx5_dev_spawn_data *spawn,
720f926cce3SXueming Li 		       struct rte_eth_devargs *eth_da)
721f926cce3SXueming Li {
722f926cce3SXueming Li 	struct mlx5_switch_info *switch_info = &spawn->info;
723f926cce3SXueming Li 	unsigned int p, f;
724f926cce3SXueming Li 	uint16_t id;
72591766faeSXueming Li 	uint16_t repr_id = mlx5_representor_id_encode(switch_info,
72691766faeSXueming Li 						      eth_da->type);
727f926cce3SXueming Li 
728f926cce3SXueming Li 	switch (eth_da->type) {
729f926cce3SXueming Li 	case RTE_ETH_REPRESENTOR_SF:
73091766faeSXueming Li 		if (!(spawn->info.port_name == -1 &&
73191766faeSXueming Li 		      switch_info->name_type ==
73291766faeSXueming Li 				MLX5_PHYS_PORT_NAME_TYPE_PFHPF) &&
73391766faeSXueming Li 		    switch_info->name_type != MLX5_PHYS_PORT_NAME_TYPE_PFSF) {
734f926cce3SXueming Li 			rte_errno = EBUSY;
735f926cce3SXueming Li 			return false;
736f926cce3SXueming Li 		}
737f926cce3SXueming Li 		break;
738f926cce3SXueming Li 	case RTE_ETH_REPRESENTOR_VF:
739f926cce3SXueming Li 		/* Allows HPF representor index -1 as exception. */
740f926cce3SXueming Li 		if (!(spawn->info.port_name == -1 &&
741f926cce3SXueming Li 		      switch_info->name_type ==
742f926cce3SXueming Li 				MLX5_PHYS_PORT_NAME_TYPE_PFHPF) &&
743f926cce3SXueming Li 		    switch_info->name_type != MLX5_PHYS_PORT_NAME_TYPE_PFVF) {
744f926cce3SXueming Li 			rte_errno = EBUSY;
745f926cce3SXueming Li 			return false;
746f926cce3SXueming Li 		}
747f926cce3SXueming Li 		break;
748f926cce3SXueming Li 	case RTE_ETH_REPRESENTOR_NONE:
749f926cce3SXueming Li 		rte_errno = EBUSY;
750f926cce3SXueming Li 		return false;
751f926cce3SXueming Li 	default:
752f926cce3SXueming Li 		rte_errno = ENOTSUP;
753f926cce3SXueming Li 		DRV_LOG(ERR, "unsupported representor type");
754f926cce3SXueming Li 		return false;
755f926cce3SXueming Li 	}
756f926cce3SXueming Li 	/* Check representor ID: */
757f926cce3SXueming Li 	for (p = 0; p < eth_da->nb_ports; ++p) {
758f926cce3SXueming Li 		if (spawn->pf_bond < 0) {
759f926cce3SXueming Li 			/* For non-LAG mode, allow and ignore pf. */
760f926cce3SXueming Li 			switch_info->pf_num = eth_da->ports[p];
76191766faeSXueming Li 			repr_id = mlx5_representor_id_encode(switch_info,
76291766faeSXueming Li 							     eth_da->type);
763f926cce3SXueming Li 		}
764f926cce3SXueming Li 		for (f = 0; f < eth_da->nb_representor_ports; ++f) {
765f926cce3SXueming Li 			id = MLX5_REPRESENTOR_ID
766f926cce3SXueming Li 				(eth_da->ports[p], eth_da->type,
767f926cce3SXueming Li 				 eth_da->representor_ports[f]);
768f926cce3SXueming Li 			if (repr_id == id)
769f926cce3SXueming Li 				return true;
770f926cce3SXueming Li 		}
771f926cce3SXueming Li 	}
772f926cce3SXueming Li 	rte_errno = EBUSY;
773f926cce3SXueming Li 	return false;
774f926cce3SXueming Li }
775f926cce3SXueming Li 
776f926cce3SXueming Li 
777f926cce3SXueming Li /**
7782eb4d010SOphir Munk  * Spawn an Ethernet device from Verbs information.
7792eb4d010SOphir Munk  *
7802eb4d010SOphir Munk  * @param dpdk_dev
7812eb4d010SOphir Munk  *   Backing DPDK device.
7822eb4d010SOphir Munk  * @param spawn
7832eb4d010SOphir Munk  *   Verbs device parameters (name, port, switch_info) to spawn.
7842eb4d010SOphir Munk  * @param config
7852eb4d010SOphir Munk  *   Device configuration parameters.
786cb95feefSXueming Li  * @param config
787cb95feefSXueming Li  *   Device arguments.
7882eb4d010SOphir Munk  *
7892eb4d010SOphir Munk  * @return
7902eb4d010SOphir Munk  *   A valid Ethernet device object on success, NULL otherwise and rte_errno
7912eb4d010SOphir Munk  *   is set. The following errors are defined:
7922eb4d010SOphir Munk  *
7932eb4d010SOphir Munk  *   EBUSY: device is not supposed to be spawned.
7942eb4d010SOphir Munk  *   EEXIST: device is already spawned
7952eb4d010SOphir Munk  */
7962eb4d010SOphir Munk static struct rte_eth_dev *
7972eb4d010SOphir Munk mlx5_dev_spawn(struct rte_device *dpdk_dev,
7982eb4d010SOphir Munk 	       struct mlx5_dev_spawn_data *spawn,
799cb95feefSXueming Li 	       struct mlx5_dev_config *config,
800cb95feefSXueming Li 	       struct rte_eth_devargs *eth_da)
8012eb4d010SOphir Munk {
8022eb4d010SOphir Munk 	const struct mlx5_switch_info *switch_info = &spawn->info;
8032eb4d010SOphir Munk 	struct mlx5_dev_ctx_shared *sh = NULL;
8042eb4d010SOphir Munk 	struct ibv_port_attr port_attr;
8052eb4d010SOphir Munk 	struct mlx5dv_context dv_attr = { .comp_mask = 0 };
8062eb4d010SOphir Munk 	struct rte_eth_dev *eth_dev = NULL;
8072eb4d010SOphir Munk 	struct mlx5_priv *priv = NULL;
8082eb4d010SOphir Munk 	int err = 0;
8092eb4d010SOphir Munk 	unsigned int hw_padding = 0;
8102eb4d010SOphir Munk 	unsigned int mps;
8112eb4d010SOphir Munk 	unsigned int tunnel_en = 0;
8122eb4d010SOphir Munk 	unsigned int mpls_en = 0;
8132eb4d010SOphir Munk 	unsigned int swp = 0;
8142eb4d010SOphir Munk 	unsigned int mprq = 0;
8152eb4d010SOphir Munk 	unsigned int mprq_min_stride_size_n = 0;
8162eb4d010SOphir Munk 	unsigned int mprq_max_stride_size_n = 0;
8172eb4d010SOphir Munk 	unsigned int mprq_min_stride_num_n = 0;
8182eb4d010SOphir Munk 	unsigned int mprq_max_stride_num_n = 0;
8192eb4d010SOphir Munk 	struct rte_ether_addr mac;
8202eb4d010SOphir Munk 	char name[RTE_ETH_NAME_MAX_LEN];
8212eb4d010SOphir Munk 	int own_domain_id = 0;
8222eb4d010SOphir Munk 	uint16_t port_id;
8232eb4d010SOphir Munk #ifdef HAVE_MLX5DV_DR_DEVX_PORT
8242eb4d010SOphir Munk 	struct mlx5dv_devx_port devx_port = { .comp_mask = 0 };
8252eb4d010SOphir Munk #endif
8262eb4d010SOphir Munk 
8272eb4d010SOphir Munk 	/* Determine if this port representor is supposed to be spawned. */
828f926cce3SXueming Li 	if (switch_info->representor && dpdk_dev->devargs &&
829f926cce3SXueming Li 	    !mlx5_representor_match(spawn, eth_da))
830d6541676SXueming Li 		return NULL;
8312eb4d010SOphir Munk 	/* Build device name. */
8322eb4d010SOphir Munk 	if (spawn->pf_bond < 0) {
8332eb4d010SOphir Munk 		/* Single device. */
8342eb4d010SOphir Munk 		if (!switch_info->representor)
8352eb4d010SOphir Munk 			strlcpy(name, dpdk_dev->name, sizeof(name));
8362eb4d010SOphir Munk 		else
837f926cce3SXueming Li 			err = snprintf(name, sizeof(name), "%s_representor_%s%u",
838cb95feefSXueming Li 				 dpdk_dev->name,
839cb95feefSXueming Li 				 switch_info->name_type ==
840cb95feefSXueming Li 				 MLX5_PHYS_PORT_NAME_TYPE_PFSF ? "sf" : "vf",
841cb95feefSXueming Li 				 switch_info->port_name);
8422eb4d010SOphir Munk 	} else {
8432eb4d010SOphir Munk 		/* Bonding device. */
844f926cce3SXueming Li 		if (!switch_info->representor) {
845f926cce3SXueming Li 			err = snprintf(name, sizeof(name), "%s_%s",
846834a9019SOphir Munk 				 dpdk_dev->name,
847834a9019SOphir Munk 				 mlx5_os_get_dev_device_name(spawn->phys_dev));
848f926cce3SXueming Li 		} else {
849f926cce3SXueming Li 			err = snprintf(name, sizeof(name), "%s_%s_representor_c%dpf%d%s%u",
850834a9019SOphir Munk 				dpdk_dev->name,
851834a9019SOphir Munk 				mlx5_os_get_dev_device_name(spawn->phys_dev),
852f926cce3SXueming Li 				switch_info->ctrl_num,
853f926cce3SXueming Li 				switch_info->pf_num,
854cb95feefSXueming Li 				switch_info->name_type ==
855cb95feefSXueming Li 				MLX5_PHYS_PORT_NAME_TYPE_PFSF ? "sf" : "vf",
8562eb4d010SOphir Munk 				switch_info->port_name);
8572eb4d010SOphir Munk 		}
858f926cce3SXueming Li 	}
859f926cce3SXueming Li 	if (err >= (int)sizeof(name))
860f926cce3SXueming Li 		DRV_LOG(WARNING, "device name overflow %s", name);
8612eb4d010SOphir Munk 	/* check if the device is already spawned */
8622eb4d010SOphir Munk 	if (rte_eth_dev_get_port_by_name(name, &port_id) == 0) {
8632eb4d010SOphir Munk 		rte_errno = EEXIST;
8642eb4d010SOphir Munk 		return NULL;
8652eb4d010SOphir Munk 	}
8662eb4d010SOphir Munk 	DRV_LOG(DEBUG, "naming Ethernet device \"%s\"", name);
8672eb4d010SOphir Munk 	if (rte_eal_process_type() == RTE_PROC_SECONDARY) {
8682eb4d010SOphir Munk 		struct mlx5_mp_id mp_id;
8692eb4d010SOphir Munk 
8702eb4d010SOphir Munk 		eth_dev = rte_eth_dev_attach_secondary(name);
8712eb4d010SOphir Munk 		if (eth_dev == NULL) {
8722eb4d010SOphir Munk 			DRV_LOG(ERR, "can not attach rte ethdev");
8732eb4d010SOphir Munk 			rte_errno = ENOMEM;
8742eb4d010SOphir Munk 			return NULL;
8752eb4d010SOphir Munk 		}
8762eb4d010SOphir Munk 		eth_dev->device = dpdk_dev;
877b012b4ceSOphir Munk 		eth_dev->dev_ops = &mlx5_dev_sec_ops;
878cbfc6111SFerruh Yigit 		eth_dev->rx_descriptor_status = mlx5_rx_descriptor_status;
879cbfc6111SFerruh Yigit 		eth_dev->tx_descriptor_status = mlx5_tx_descriptor_status;
8802eb4d010SOphir Munk 		err = mlx5_proc_priv_init(eth_dev);
8812eb4d010SOphir Munk 		if (err)
8822eb4d010SOphir Munk 			return NULL;
8832eb4d010SOphir Munk 		mp_id.port_id = eth_dev->data->port_id;
8842eb4d010SOphir Munk 		strlcpy(mp_id.name, MLX5_MP_NAME, RTE_MP_MAX_NAME_LEN);
8852eb4d010SOphir Munk 		/* Receive command fd from primary process */
8862eb4d010SOphir Munk 		err = mlx5_mp_req_verbs_cmd_fd(&mp_id);
8872eb4d010SOphir Munk 		if (err < 0)
8882eb4d010SOphir Munk 			goto err_secondary;
8892eb4d010SOphir Munk 		/* Remap UAR for Tx queues. */
8902eb4d010SOphir Munk 		err = mlx5_tx_uar_init_secondary(eth_dev, err);
8912eb4d010SOphir Munk 		if (err)
8922eb4d010SOphir Munk 			goto err_secondary;
8932eb4d010SOphir Munk 		/*
8942eb4d010SOphir Munk 		 * Ethdev pointer is still required as input since
8952eb4d010SOphir Munk 		 * the primary device is not accessible from the
8962eb4d010SOphir Munk 		 * secondary process.
8972eb4d010SOphir Munk 		 */
8982eb4d010SOphir Munk 		eth_dev->rx_pkt_burst = mlx5_select_rx_function(eth_dev);
8992eb4d010SOphir Munk 		eth_dev->tx_pkt_burst = mlx5_select_tx_function(eth_dev);
9002eb4d010SOphir Munk 		return eth_dev;
9012eb4d010SOphir Munk err_secondary:
9022eb4d010SOphir Munk 		mlx5_dev_close(eth_dev);
9032eb4d010SOphir Munk 		return NULL;
9042eb4d010SOphir Munk 	}
9052eb4d010SOphir Munk 	/*
9062eb4d010SOphir Munk 	 * Some parameters ("tx_db_nc" in particularly) are needed in
9072eb4d010SOphir Munk 	 * advance to create dv/verbs device context. We proceed the
9082eb4d010SOphir Munk 	 * devargs here to get ones, and later proceed devargs again
9092eb4d010SOphir Munk 	 * to override some hardware settings.
9102eb4d010SOphir Munk 	 */
911d462a83cSMichael Baum 	err = mlx5_args(config, dpdk_dev->devargs);
9122eb4d010SOphir Munk 	if (err) {
9132eb4d010SOphir Munk 		err = rte_errno;
9142eb4d010SOphir Munk 		DRV_LOG(ERR, "failed to process device arguments: %s",
9152eb4d010SOphir Munk 			strerror(rte_errno));
9162eb4d010SOphir Munk 		goto error;
9172eb4d010SOphir Munk 	}
9184ec6360dSGregory Etelson 	if (config->dv_miss_info) {
9194ec6360dSGregory Etelson 		if (switch_info->master || switch_info->representor)
9204ec6360dSGregory Etelson 			config->dv_xmeta_en = MLX5_XMETA_MODE_META16;
9214ec6360dSGregory Etelson 	}
922d462a83cSMichael Baum 	mlx5_malloc_mem_select(config->sys_mem_en);
923d462a83cSMichael Baum 	sh = mlx5_alloc_shared_dev_ctx(spawn, config);
9242eb4d010SOphir Munk 	if (!sh)
9252eb4d010SOphir Munk 		return NULL;
926d462a83cSMichael Baum 	config->devx = sh->devx;
9272eb4d010SOphir Munk #ifdef HAVE_MLX5DV_DR_ACTION_DEST_DEVX_TIR
928d462a83cSMichael Baum 	config->dest_tir = 1;
9292eb4d010SOphir Munk #endif
9302eb4d010SOphir Munk #ifdef HAVE_IBV_MLX5_MOD_SWP
9312eb4d010SOphir Munk 	dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_SWP;
9322eb4d010SOphir Munk #endif
9332eb4d010SOphir Munk 	/*
9342eb4d010SOphir Munk 	 * Multi-packet send is supported by ConnectX-4 Lx PF as well
9352eb4d010SOphir Munk 	 * as all ConnectX-5 devices.
9362eb4d010SOphir Munk 	 */
9372eb4d010SOphir Munk #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT
9382eb4d010SOphir Munk 	dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS;
9392eb4d010SOphir Munk #endif
9402eb4d010SOphir Munk #ifdef HAVE_IBV_DEVICE_STRIDING_RQ_SUPPORT
9412eb4d010SOphir Munk 	dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_STRIDING_RQ;
9422eb4d010SOphir Munk #endif
9432eb4d010SOphir Munk 	mlx5_glue->dv_query_device(sh->ctx, &dv_attr);
9442eb4d010SOphir Munk 	if (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED) {
9452eb4d010SOphir Munk 		if (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW) {
9462eb4d010SOphir Munk 			DRV_LOG(DEBUG, "enhanced MPW is supported");
9472eb4d010SOphir Munk 			mps = MLX5_MPW_ENHANCED;
9482eb4d010SOphir Munk 		} else {
9492eb4d010SOphir Munk 			DRV_LOG(DEBUG, "MPW is supported");
9502eb4d010SOphir Munk 			mps = MLX5_MPW;
9512eb4d010SOphir Munk 		}
9522eb4d010SOphir Munk 	} else {
9532eb4d010SOphir Munk 		DRV_LOG(DEBUG, "MPW isn't supported");
9542eb4d010SOphir Munk 		mps = MLX5_MPW_DISABLED;
9552eb4d010SOphir Munk 	}
9562eb4d010SOphir Munk #ifdef HAVE_IBV_MLX5_MOD_SWP
9572eb4d010SOphir Munk 	if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_SWP)
9582eb4d010SOphir Munk 		swp = dv_attr.sw_parsing_caps.sw_parsing_offloads;
9592eb4d010SOphir Munk 	DRV_LOG(DEBUG, "SWP support: %u", swp);
9602eb4d010SOphir Munk #endif
961d462a83cSMichael Baum 	config->swp = !!swp;
9622eb4d010SOphir Munk #ifdef HAVE_IBV_DEVICE_STRIDING_RQ_SUPPORT
9632eb4d010SOphir Munk 	if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_STRIDING_RQ) {
9642eb4d010SOphir Munk 		struct mlx5dv_striding_rq_caps mprq_caps =
9652eb4d010SOphir Munk 			dv_attr.striding_rq_caps;
9662eb4d010SOphir Munk 
9672eb4d010SOphir Munk 		DRV_LOG(DEBUG, "\tmin_single_stride_log_num_of_bytes: %d",
9682eb4d010SOphir Munk 			mprq_caps.min_single_stride_log_num_of_bytes);
9692eb4d010SOphir Munk 		DRV_LOG(DEBUG, "\tmax_single_stride_log_num_of_bytes: %d",
9702eb4d010SOphir Munk 			mprq_caps.max_single_stride_log_num_of_bytes);
9712eb4d010SOphir Munk 		DRV_LOG(DEBUG, "\tmin_single_wqe_log_num_of_strides: %d",
9722eb4d010SOphir Munk 			mprq_caps.min_single_wqe_log_num_of_strides);
9732eb4d010SOphir Munk 		DRV_LOG(DEBUG, "\tmax_single_wqe_log_num_of_strides: %d",
9742eb4d010SOphir Munk 			mprq_caps.max_single_wqe_log_num_of_strides);
9752eb4d010SOphir Munk 		DRV_LOG(DEBUG, "\tsupported_qpts: %d",
9762eb4d010SOphir Munk 			mprq_caps.supported_qpts);
9772eb4d010SOphir Munk 		DRV_LOG(DEBUG, "device supports Multi-Packet RQ");
9782eb4d010SOphir Munk 		mprq = 1;
9792eb4d010SOphir Munk 		mprq_min_stride_size_n =
9802eb4d010SOphir Munk 			mprq_caps.min_single_stride_log_num_of_bytes;
9812eb4d010SOphir Munk 		mprq_max_stride_size_n =
9822eb4d010SOphir Munk 			mprq_caps.max_single_stride_log_num_of_bytes;
9832eb4d010SOphir Munk 		mprq_min_stride_num_n =
9842eb4d010SOphir Munk 			mprq_caps.min_single_wqe_log_num_of_strides;
9852eb4d010SOphir Munk 		mprq_max_stride_num_n =
9862eb4d010SOphir Munk 			mprq_caps.max_single_wqe_log_num_of_strides;
9872eb4d010SOphir Munk 	}
9882eb4d010SOphir Munk #endif
9893d3f4e6dSAlexander Kozyrev 	/* Rx CQE compression is enabled by default. */
9903d3f4e6dSAlexander Kozyrev 	config->cqe_comp = 1;
9912eb4d010SOphir Munk #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT
9922eb4d010SOphir Munk 	if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS) {
9932eb4d010SOphir Munk 		tunnel_en = ((dv_attr.tunnel_offloads_caps &
9942eb4d010SOphir Munk 			      MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_VXLAN) &&
9952eb4d010SOphir Munk 			     (dv_attr.tunnel_offloads_caps &
9962eb4d010SOphir Munk 			      MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_GRE) &&
9972eb4d010SOphir Munk 			     (dv_attr.tunnel_offloads_caps &
9982eb4d010SOphir Munk 			      MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_GENEVE));
9992eb4d010SOphir Munk 	}
10002eb4d010SOphir Munk 	DRV_LOG(DEBUG, "tunnel offloading is %ssupported",
10012eb4d010SOphir Munk 		tunnel_en ? "" : "not ");
10022eb4d010SOphir Munk #else
10032eb4d010SOphir Munk 	DRV_LOG(WARNING,
10042eb4d010SOphir Munk 		"tunnel offloading disabled due to old OFED/rdma-core version");
10052eb4d010SOphir Munk #endif
1006d462a83cSMichael Baum 	config->tunnel_en = tunnel_en;
10072eb4d010SOphir Munk #ifdef HAVE_IBV_DEVICE_MPLS_SUPPORT
10082eb4d010SOphir Munk 	mpls_en = ((dv_attr.tunnel_offloads_caps &
10092eb4d010SOphir Munk 		    MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_CW_MPLS_OVER_GRE) &&
10102eb4d010SOphir Munk 		   (dv_attr.tunnel_offloads_caps &
10112eb4d010SOphir Munk 		    MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_CW_MPLS_OVER_UDP));
10122eb4d010SOphir Munk 	DRV_LOG(DEBUG, "MPLS over GRE/UDP tunnel offloading is %ssupported",
10132eb4d010SOphir Munk 		mpls_en ? "" : "not ");
10142eb4d010SOphir Munk #else
10152eb4d010SOphir Munk 	DRV_LOG(WARNING, "MPLS over GRE/UDP tunnel offloading disabled due to"
10162eb4d010SOphir Munk 		" old OFED/rdma-core version or firmware configuration");
10172eb4d010SOphir Munk #endif
1018d462a83cSMichael Baum 	config->mpls_en = mpls_en;
10192eb4d010SOphir Munk 	/* Check port status. */
1020834a9019SOphir Munk 	err = mlx5_glue->query_port(sh->ctx, spawn->phys_port, &port_attr);
10212eb4d010SOphir Munk 	if (err) {
10222eb4d010SOphir Munk 		DRV_LOG(ERR, "port query failed: %s", strerror(err));
10232eb4d010SOphir Munk 		goto error;
10242eb4d010SOphir Munk 	}
10252eb4d010SOphir Munk 	if (port_attr.link_layer != IBV_LINK_LAYER_ETHERNET) {
10262eb4d010SOphir Munk 		DRV_LOG(ERR, "port is not configured in Ethernet mode");
10272eb4d010SOphir Munk 		err = EINVAL;
10282eb4d010SOphir Munk 		goto error;
10292eb4d010SOphir Munk 	}
10302eb4d010SOphir Munk 	if (port_attr.state != IBV_PORT_ACTIVE)
10312eb4d010SOphir Munk 		DRV_LOG(DEBUG, "port is not active: \"%s\" (%d)",
10322eb4d010SOphir Munk 			mlx5_glue->port_state_str(port_attr.state),
10332eb4d010SOphir Munk 			port_attr.state);
10342eb4d010SOphir Munk 	/* Allocate private eth device data. */
10352175c4dcSSuanming Mou 	priv = mlx5_malloc(MLX5_MEM_ZERO | MLX5_MEM_RTE,
10362eb4d010SOphir Munk 			   sizeof(*priv),
10372175c4dcSSuanming Mou 			   RTE_CACHE_LINE_SIZE, SOCKET_ID_ANY);
10382eb4d010SOphir Munk 	if (priv == NULL) {
10392eb4d010SOphir Munk 		DRV_LOG(ERR, "priv allocation failure");
10402eb4d010SOphir Munk 		err = ENOMEM;
10412eb4d010SOphir Munk 		goto error;
10422eb4d010SOphir Munk 	}
10432eb4d010SOphir Munk 	priv->sh = sh;
104491389890SOphir Munk 	priv->dev_port = spawn->phys_port;
10452eb4d010SOphir Munk 	priv->pci_dev = spawn->pci_dev;
10462eb4d010SOphir Munk 	priv->mtu = RTE_ETHER_MTU;
10472eb4d010SOphir Munk 	/* Some internal functions rely on Netlink sockets, open them now. */
10482eb4d010SOphir Munk 	priv->nl_socket_rdma = mlx5_nl_init(NETLINK_RDMA);
10492eb4d010SOphir Munk 	priv->nl_socket_route =	mlx5_nl_init(NETLINK_ROUTE);
10502eb4d010SOphir Munk 	priv->representor = !!switch_info->representor;
10512eb4d010SOphir Munk 	priv->master = !!switch_info->master;
10522eb4d010SOphir Munk 	priv->domain_id = RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID;
10532eb4d010SOphir Munk 	priv->vport_meta_tag = 0;
10542eb4d010SOphir Munk 	priv->vport_meta_mask = 0;
10552eb4d010SOphir Munk 	priv->pf_bond = spawn->pf_bond;
10562eb4d010SOphir Munk #ifdef HAVE_MLX5DV_DR_DEVX_PORT
10572eb4d010SOphir Munk 	/*
10582eb4d010SOphir Munk 	 * The DevX port query API is implemented. E-Switch may use
10592eb4d010SOphir Munk 	 * either vport or reg_c[0] metadata register to match on
10602eb4d010SOphir Munk 	 * vport index. The engaged part of metadata register is
10612eb4d010SOphir Munk 	 * defined by mask.
10622eb4d010SOphir Munk 	 */
10632eb4d010SOphir Munk 	if (switch_info->representor || switch_info->master) {
10642eb4d010SOphir Munk 		devx_port.comp_mask = MLX5DV_DEVX_PORT_VPORT |
10652eb4d010SOphir Munk 				      MLX5DV_DEVX_PORT_MATCH_REG_C_0;
1066834a9019SOphir Munk 		err = mlx5_glue->devx_port_query(sh->ctx, spawn->phys_port,
10672eb4d010SOphir Munk 						 &devx_port);
10682eb4d010SOphir Munk 		if (err) {
10692eb4d010SOphir Munk 			DRV_LOG(WARNING,
10702eb4d010SOphir Munk 				"can't query devx port %d on device %s",
1071834a9019SOphir Munk 				spawn->phys_port,
1072834a9019SOphir Munk 				mlx5_os_get_dev_device_name(spawn->phys_dev));
10732eb4d010SOphir Munk 			devx_port.comp_mask = 0;
10742eb4d010SOphir Munk 		}
10752eb4d010SOphir Munk 	}
10762eb4d010SOphir Munk 	if (devx_port.comp_mask & MLX5DV_DEVX_PORT_MATCH_REG_C_0) {
10772eb4d010SOphir Munk 		priv->vport_meta_tag = devx_port.reg_c_0.value;
10782eb4d010SOphir Munk 		priv->vport_meta_mask = devx_port.reg_c_0.mask;
10792eb4d010SOphir Munk 		if (!priv->vport_meta_mask) {
10802eb4d010SOphir Munk 			DRV_LOG(ERR, "vport zero mask for port %d"
10812eb4d010SOphir Munk 				     " on bonding device %s",
1082834a9019SOphir Munk 				     spawn->phys_port,
1083834a9019SOphir Munk 				     mlx5_os_get_dev_device_name
1084834a9019SOphir Munk 							(spawn->phys_dev));
10852eb4d010SOphir Munk 			err = ENOTSUP;
10862eb4d010SOphir Munk 			goto error;
10872eb4d010SOphir Munk 		}
10882eb4d010SOphir Munk 		if (priv->vport_meta_tag & ~priv->vport_meta_mask) {
10892eb4d010SOphir Munk 			DRV_LOG(ERR, "invalid vport tag for port %d"
10902eb4d010SOphir Munk 				     " on bonding device %s",
1091834a9019SOphir Munk 				     spawn->phys_port,
1092834a9019SOphir Munk 				     mlx5_os_get_dev_device_name
1093834a9019SOphir Munk 							(spawn->phys_dev));
10942eb4d010SOphir Munk 			err = ENOTSUP;
10952eb4d010SOphir Munk 			goto error;
10962eb4d010SOphir Munk 		}
10972eb4d010SOphir Munk 	}
10982eb4d010SOphir Munk 	if (devx_port.comp_mask & MLX5DV_DEVX_PORT_VPORT) {
10992eb4d010SOphir Munk 		priv->vport_id = devx_port.vport_num;
1100ecaee305SViacheslav Ovsiienko 	} else if (spawn->pf_bond >= 0 &&
1101ecaee305SViacheslav Ovsiienko 		   (switch_info->representor || switch_info->master)) {
11022eb4d010SOphir Munk 		DRV_LOG(ERR, "can't deduce vport index for port %d"
11032eb4d010SOphir Munk 			     " on bonding device %s",
1104834a9019SOphir Munk 			     spawn->phys_port,
1105834a9019SOphir Munk 			     mlx5_os_get_dev_device_name(spawn->phys_dev));
11062eb4d010SOphir Munk 		err = ENOTSUP;
11072eb4d010SOphir Munk 		goto error;
11082eb4d010SOphir Munk 	} else {
11092eb4d010SOphir Munk 		/* Suppose vport index in compatible way. */
11102eb4d010SOphir Munk 		priv->vport_id = switch_info->representor ?
11112eb4d010SOphir Munk 				 switch_info->port_name + 1 : -1;
11122eb4d010SOphir Munk 	}
11132eb4d010SOphir Munk #else
11142eb4d010SOphir Munk 	/*
11152eb4d010SOphir Munk 	 * Kernel/rdma_core support single E-Switch per PF configurations
11162eb4d010SOphir Munk 	 * only and vport_id field contains the vport index for
11172eb4d010SOphir Munk 	 * associated VF, which is deduced from representor port name.
11182eb4d010SOphir Munk 	 * For example, let's have the IB device port 10, it has
11192eb4d010SOphir Munk 	 * attached network device eth0, which has port name attribute
11202eb4d010SOphir Munk 	 * pf0vf2, we can deduce the VF number as 2, and set vport index
11212eb4d010SOphir Munk 	 * as 3 (2+1). This assigning schema should be changed if the
11222eb4d010SOphir Munk 	 * multiple E-Switch instances per PF configurations or/and PCI
11232eb4d010SOphir Munk 	 * subfunctions are added.
11242eb4d010SOphir Munk 	 */
11252eb4d010SOphir Munk 	priv->vport_id = switch_info->representor ?
11262eb4d010SOphir Munk 			 switch_info->port_name + 1 : -1;
11272eb4d010SOphir Munk #endif
112891766faeSXueming Li 	priv->representor_id = mlx5_representor_id_encode(switch_info,
112991766faeSXueming Li 							  eth_da->type);
11302eb4d010SOphir Munk 	/*
11312eb4d010SOphir Munk 	 * Look for sibling devices in order to reuse their switch domain
11322eb4d010SOphir Munk 	 * if any, otherwise allocate one.
11332eb4d010SOphir Munk 	 */
11342eb4d010SOphir Munk 	MLX5_ETH_FOREACH_DEV(port_id, priv->pci_dev) {
11352eb4d010SOphir Munk 		const struct mlx5_priv *opriv =
11362eb4d010SOphir Munk 			rte_eth_devices[port_id].data->dev_private;
11372eb4d010SOphir Munk 
11382eb4d010SOphir Munk 		if (!opriv ||
11392eb4d010SOphir Munk 		    opriv->sh != priv->sh ||
11402eb4d010SOphir Munk 			opriv->domain_id ==
11412eb4d010SOphir Munk 			RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID)
11422eb4d010SOphir Munk 			continue;
11432eb4d010SOphir Munk 		priv->domain_id = opriv->domain_id;
11442eb4d010SOphir Munk 		break;
11452eb4d010SOphir Munk 	}
11462eb4d010SOphir Munk 	if (priv->domain_id == RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID) {
11472eb4d010SOphir Munk 		err = rte_eth_switch_domain_alloc(&priv->domain_id);
11482eb4d010SOphir Munk 		if (err) {
11492eb4d010SOphir Munk 			err = rte_errno;
11502eb4d010SOphir Munk 			DRV_LOG(ERR, "unable to allocate switch domain: %s",
11512eb4d010SOphir Munk 				strerror(rte_errno));
11522eb4d010SOphir Munk 			goto error;
11532eb4d010SOphir Munk 		}
11542eb4d010SOphir Munk 		own_domain_id = 1;
11552eb4d010SOphir Munk 	}
11562eb4d010SOphir Munk 	/* Override some values set by hardware configuration. */
1157d462a83cSMichael Baum 	mlx5_args(config, dpdk_dev->devargs);
1158d462a83cSMichael Baum 	err = mlx5_dev_check_sibling_config(priv, config);
11592eb4d010SOphir Munk 	if (err)
11602eb4d010SOphir Munk 		goto error;
1161d462a83cSMichael Baum 	config->hw_csum = !!(sh->device_attr.device_cap_flags_ex &
11622eb4d010SOphir Munk 			    IBV_DEVICE_RAW_IP_CSUM);
11632eb4d010SOphir Munk 	DRV_LOG(DEBUG, "checksum offloading is %ssupported",
1164d462a83cSMichael Baum 		(config->hw_csum ? "" : "not "));
11652eb4d010SOphir Munk #if !defined(HAVE_IBV_DEVICE_COUNTERS_SET_V42) && \
11662eb4d010SOphir Munk 	!defined(HAVE_IBV_DEVICE_COUNTERS_SET_V45)
11672eb4d010SOphir Munk 	DRV_LOG(DEBUG, "counters are not supported");
11682eb4d010SOphir Munk #endif
11692eb4d010SOphir Munk #if !defined(HAVE_IBV_FLOW_DV_SUPPORT) || !defined(HAVE_MLX5DV_DR)
1170d462a83cSMichael Baum 	if (config->dv_flow_en) {
11712eb4d010SOphir Munk 		DRV_LOG(WARNING, "DV flow is not supported");
1172d462a83cSMichael Baum 		config->dv_flow_en = 0;
11732eb4d010SOphir Munk 	}
11742eb4d010SOphir Munk #endif
1175d462a83cSMichael Baum 	config->ind_table_max_size =
11762eb4d010SOphir Munk 		sh->device_attr.max_rwq_indirection_table_size;
11772eb4d010SOphir Munk 	/*
11782eb4d010SOphir Munk 	 * Remove this check once DPDK supports larger/variable
11792eb4d010SOphir Munk 	 * indirection tables.
11802eb4d010SOphir Munk 	 */
1181d462a83cSMichael Baum 	if (config->ind_table_max_size > (unsigned int)ETH_RSS_RETA_SIZE_512)
1182d462a83cSMichael Baum 		config->ind_table_max_size = ETH_RSS_RETA_SIZE_512;
11832eb4d010SOphir Munk 	DRV_LOG(DEBUG, "maximum Rx indirection table size is %u",
1184d462a83cSMichael Baum 		config->ind_table_max_size);
1185d462a83cSMichael Baum 	config->hw_vlan_strip = !!(sh->device_attr.raw_packet_caps &
11862eb4d010SOphir Munk 				  IBV_RAW_PACKET_CAP_CVLAN_STRIPPING);
11872eb4d010SOphir Munk 	DRV_LOG(DEBUG, "VLAN stripping is %ssupported",
1188d462a83cSMichael Baum 		(config->hw_vlan_strip ? "" : "not "));
1189d462a83cSMichael Baum 	config->hw_fcs_strip = !!(sh->device_attr.raw_packet_caps &
11902eb4d010SOphir Munk 				 IBV_RAW_PACKET_CAP_SCATTER_FCS);
11912eb4d010SOphir Munk #if defined(HAVE_IBV_WQ_FLAG_RX_END_PADDING)
11922eb4d010SOphir Munk 	hw_padding = !!sh->device_attr.rx_pad_end_addr_align;
11932eb4d010SOphir Munk #elif defined(HAVE_IBV_WQ_FLAGS_PCI_WRITE_END_PADDING)
11942eb4d010SOphir Munk 	hw_padding = !!(sh->device_attr.device_cap_flags_ex &
11952eb4d010SOphir Munk 			IBV_DEVICE_PCI_WRITE_END_PADDING);
11962eb4d010SOphir Munk #endif
1197d462a83cSMichael Baum 	if (config->hw_padding && !hw_padding) {
11982eb4d010SOphir Munk 		DRV_LOG(DEBUG, "Rx end alignment padding isn't supported");
1199d462a83cSMichael Baum 		config->hw_padding = 0;
1200d462a83cSMichael Baum 	} else if (config->hw_padding) {
12012eb4d010SOphir Munk 		DRV_LOG(DEBUG, "Rx end alignment padding is enabled");
12022eb4d010SOphir Munk 	}
1203d462a83cSMichael Baum 	config->tso = (sh->device_attr.max_tso > 0 &&
12042eb4d010SOphir Munk 		      (sh->device_attr.tso_supported_qpts &
12052eb4d010SOphir Munk 		       (1 << IBV_QPT_RAW_PACKET)));
1206d462a83cSMichael Baum 	if (config->tso)
1207d462a83cSMichael Baum 		config->tso_max_payload_sz = sh->device_attr.max_tso;
12082eb4d010SOphir Munk 	/*
12092eb4d010SOphir Munk 	 * MPW is disabled by default, while the Enhanced MPW is enabled
12102eb4d010SOphir Munk 	 * by default.
12112eb4d010SOphir Munk 	 */
1212d462a83cSMichael Baum 	if (config->mps == MLX5_ARG_UNSET)
1213d462a83cSMichael Baum 		config->mps = (mps == MLX5_MPW_ENHANCED) ? MLX5_MPW_ENHANCED :
12142eb4d010SOphir Munk 							  MLX5_MPW_DISABLED;
12152eb4d010SOphir Munk 	else
1216d462a83cSMichael Baum 		config->mps = config->mps ? mps : MLX5_MPW_DISABLED;
12172eb4d010SOphir Munk 	DRV_LOG(INFO, "%sMPS is %s",
1218d462a83cSMichael Baum 		config->mps == MLX5_MPW_ENHANCED ? "enhanced " :
1219d462a83cSMichael Baum 		config->mps == MLX5_MPW ? "legacy " : "",
1220d462a83cSMichael Baum 		config->mps != MLX5_MPW_DISABLED ? "enabled" : "disabled");
1221d462a83cSMichael Baum 	if (config->devx) {
1222d462a83cSMichael Baum 		err = mlx5_devx_cmd_query_hca_attr(sh->ctx, &config->hca_attr);
12232eb4d010SOphir Munk 		if (err) {
12242eb4d010SOphir Munk 			err = -err;
12252eb4d010SOphir Munk 			goto error;
12262eb4d010SOphir Munk 		}
12273aa27915SSuanming Mou 		/* Check relax ordering support. */
1228e82ddd28STal Shnaiderman 		if (!haswell_broadwell_cpu) {
1229e82ddd28STal Shnaiderman 			sh->cmng.relaxed_ordering_write =
1230e82ddd28STal Shnaiderman 				config->hca_attr.relaxed_ordering_write;
1231e82ddd28STal Shnaiderman 			sh->cmng.relaxed_ordering_read =
1232e82ddd28STal Shnaiderman 				config->hca_attr.relaxed_ordering_read;
1233e82ddd28STal Shnaiderman 		} else {
1234e82ddd28STal Shnaiderman 			sh->cmng.relaxed_ordering_read = 0;
1235e82ddd28STal Shnaiderman 			sh->cmng.relaxed_ordering_write = 0;
1236e82ddd28STal Shnaiderman 		}
1237d61381adSViacheslav Ovsiienko 		sh->rq_ts_format = config->hca_attr.rq_ts_format;
1238d61381adSViacheslav Ovsiienko 		sh->sq_ts_format = config->hca_attr.sq_ts_format;
1239d61381adSViacheslav Ovsiienko 		sh->qp_ts_format = config->hca_attr.qp_ts_format;
12402eb4d010SOphir Munk 		/* Check for LRO support. */
1241d462a83cSMichael Baum 		if (config->dest_tir && config->hca_attr.lro_cap &&
1242d462a83cSMichael Baum 		    config->dv_flow_en) {
12432eb4d010SOphir Munk 			/* TBD check tunnel lro caps. */
1244d462a83cSMichael Baum 			config->lro.supported = config->hca_attr.lro_cap;
12452eb4d010SOphir Munk 			DRV_LOG(DEBUG, "Device supports LRO");
12462eb4d010SOphir Munk 			/*
12472eb4d010SOphir Munk 			 * If LRO timeout is not configured by application,
12482eb4d010SOphir Munk 			 * use the minimal supported value.
12492eb4d010SOphir Munk 			 */
1250d462a83cSMichael Baum 			if (!config->lro.timeout)
1251d462a83cSMichael Baum 				config->lro.timeout =
1252d462a83cSMichael Baum 				config->hca_attr.lro_timer_supported_periods[0];
12532eb4d010SOphir Munk 			DRV_LOG(DEBUG, "LRO session timeout set to %d usec",
1254d462a83cSMichael Baum 				config->lro.timeout);
1255613d64e4SDekel Peled 			DRV_LOG(DEBUG, "LRO minimal size of TCP segment "
1256613d64e4SDekel Peled 				"required for coalescing is %d bytes",
1257613d64e4SDekel Peled 				config->hca_attr.lro_min_mss_size);
12582eb4d010SOphir Munk 		}
1259c99b4f8bSLi Zhang #if defined(HAVE_MLX5DV_DR) && \
1260c99b4f8bSLi Zhang 	(defined(HAVE_MLX5_DR_CREATE_ACTION_FLOW_METER) || \
1261c99b4f8bSLi Zhang 	 defined(HAVE_MLX5_DR_CREATE_ACTION_ASO))
1262d462a83cSMichael Baum 		if (config->hca_attr.qos.sup &&
1263b6505738SDekel Peled 		    config->hca_attr.qos.flow_meter_old &&
1264d462a83cSMichael Baum 		    config->dv_flow_en) {
12652eb4d010SOphir Munk 			uint8_t reg_c_mask =
1266d462a83cSMichael Baum 				config->hca_attr.qos.flow_meter_reg_c_ids;
12672eb4d010SOphir Munk 			/*
12682eb4d010SOphir Munk 			 * Meter needs two REG_C's for color match and pre-sfx
12692eb4d010SOphir Munk 			 * flow match. Here get the REG_C for color match.
12702eb4d010SOphir Munk 			 * REG_C_0 and REG_C_1 is reserved for metadata feature.
12712eb4d010SOphir Munk 			 */
12722eb4d010SOphir Munk 			reg_c_mask &= 0xfc;
12732eb4d010SOphir Munk 			if (__builtin_popcount(reg_c_mask) < 1) {
12742eb4d010SOphir Munk 				priv->mtr_en = 0;
12752eb4d010SOphir Munk 				DRV_LOG(WARNING, "No available register for"
12762eb4d010SOphir Munk 					" meter.");
12772eb4d010SOphir Munk 			} else {
127831ef2982SDekel Peled 				/*
127931ef2982SDekel Peled 				 * The meter color register is used by the
128031ef2982SDekel Peled 				 * flow-hit feature as well.
128131ef2982SDekel Peled 				 * The flow-hit feature must use REG_C_3
128231ef2982SDekel Peled 				 * Prefer REG_C_3 if it is available.
128331ef2982SDekel Peled 				 */
128431ef2982SDekel Peled 				if (reg_c_mask & (1 << (REG_C_3 - REG_C_0)))
128531ef2982SDekel Peled 					priv->mtr_color_reg = REG_C_3;
128631ef2982SDekel Peled 				else
128731ef2982SDekel Peled 					priv->mtr_color_reg = ffs(reg_c_mask)
128831ef2982SDekel Peled 							      - 1 + REG_C_0;
12892eb4d010SOphir Munk 				priv->mtr_en = 1;
12902eb4d010SOphir Munk 				priv->mtr_reg_share =
1291b6505738SDekel Peled 				      config->hca_attr.qos.flow_meter;
12922eb4d010SOphir Munk 				DRV_LOG(DEBUG, "The REG_C meter uses is %d",
12932eb4d010SOphir Munk 					priv->mtr_color_reg);
12942eb4d010SOphir Munk 			}
12952eb4d010SOphir Munk 		}
129629efa63aSLi Zhang 		if (config->hca_attr.qos.sup &&
129729efa63aSLi Zhang 			config->hca_attr.qos.flow_meter_aso_sup) {
129829efa63aSLi Zhang 			uint32_t log_obj_size =
129929efa63aSLi Zhang 				rte_log2_u32(MLX5_ASO_MTRS_PER_POOL >> 1);
130029efa63aSLi Zhang 			if (log_obj_size >=
130129efa63aSLi Zhang 			config->hca_attr.qos.log_meter_aso_granularity &&
130229efa63aSLi Zhang 			log_obj_size <=
130344432018SLi Zhang 			config->hca_attr.qos.log_meter_aso_max_alloc)
130429efa63aSLi Zhang 				sh->meter_aso_en = 1;
130544432018SLi Zhang 		}
130644432018SLi Zhang 		if (priv->mtr_en) {
1307afb4aa4fSLi Zhang 			err = mlx5_aso_flow_mtrs_mng_init(priv->sh);
130829efa63aSLi Zhang 			if (err) {
130929efa63aSLi Zhang 				err = -err;
131029efa63aSLi Zhang 				goto error;
131129efa63aSLi Zhang 			}
131229efa63aSLi Zhang 		}
13132eb4d010SOphir Munk #endif
1314a2999c7bSDekel Peled #ifdef HAVE_MLX5_DR_CREATE_ACTION_ASO
131531ef2982SDekel Peled 		if (config->hca_attr.flow_hit_aso &&
131631ef2982SDekel Peled 		    priv->mtr_color_reg == REG_C_3) {
131731ef2982SDekel Peled 			sh->flow_hit_aso_en = 1;
131831ef2982SDekel Peled 			err = mlx5_flow_aso_age_mng_init(sh);
131931ef2982SDekel Peled 			if (err) {
132031ef2982SDekel Peled 				err = -err;
132131ef2982SDekel Peled 				goto error;
132231ef2982SDekel Peled 			}
132331ef2982SDekel Peled 			DRV_LOG(DEBUG, "Flow Hit ASO is supported.");
132431ef2982SDekel Peled 		}
1325a2999c7bSDekel Peled #endif /* HAVE_MLX5_DR_CREATE_ACTION_ASO */
1326*ee9e5fadSBing Zhao #if defined(HAVE_MLX5_DR_CREATE_ACTION_ASO) && \
1327*ee9e5fadSBing Zhao 	defined(HAVE_MLX5_DR_ACTION_ASO_CT)
1328*ee9e5fadSBing Zhao 		if (config->hca_attr.ct_offload &&
1329*ee9e5fadSBing Zhao 		    priv->mtr_color_reg == REG_C_3) {
1330*ee9e5fadSBing Zhao 			err = mlx5_flow_aso_ct_mng_init(sh);
1331*ee9e5fadSBing Zhao 			if (err) {
1332*ee9e5fadSBing Zhao 				err = -err;
1333*ee9e5fadSBing Zhao 				goto error;
1334*ee9e5fadSBing Zhao 			}
1335*ee9e5fadSBing Zhao 			DRV_LOG(DEBUG, "CT ASO is supported.");
1336*ee9e5fadSBing Zhao 			sh->ct_aso_en = 1;
1337*ee9e5fadSBing Zhao 		}
1338*ee9e5fadSBing Zhao #endif /* HAVE_MLX5_DR_CREATE_ACTION_ASO && HAVE_MLX5_DR_ACTION_ASO_CT */
133996b1f027SJiawei Wang #if defined(HAVE_MLX5DV_DR) && defined(HAVE_MLX5_DR_CREATE_ACTION_FLOW_SAMPLE)
134096b1f027SJiawei Wang 		if (config->hca_attr.log_max_ft_sampler_num > 0  &&
134196b1f027SJiawei Wang 		    config->dv_flow_en) {
134296b1f027SJiawei Wang 			priv->sampler_en = 1;
13431b9e9826SThomas Monjalon 			DRV_LOG(DEBUG, "Sampler enabled!");
134496b1f027SJiawei Wang 		} else {
134596b1f027SJiawei Wang 			priv->sampler_en = 0;
134696b1f027SJiawei Wang 			if (!config->hca_attr.log_max_ft_sampler_num)
13471b9e9826SThomas Monjalon 				DRV_LOG(WARNING,
13481b9e9826SThomas Monjalon 					"No available register for sampler.");
134996b1f027SJiawei Wang 			else
13501b9e9826SThomas Monjalon 				DRV_LOG(DEBUG, "DV flow is not supported!");
135196b1f027SJiawei Wang 		}
135296b1f027SJiawei Wang #endif
13532eb4d010SOphir Munk 	}
13543d3f4e6dSAlexander Kozyrev 	if (config->cqe_comp && RTE_CACHE_LINE_SIZE == 128 &&
13553d3f4e6dSAlexander Kozyrev 	    !(dv_attr.flags & MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP)) {
13563d3f4e6dSAlexander Kozyrev 		DRV_LOG(WARNING, "Rx CQE 128B compression is not supported");
13573d3f4e6dSAlexander Kozyrev 		config->cqe_comp = 0;
13583d3f4e6dSAlexander Kozyrev 	}
13593d3f4e6dSAlexander Kozyrev 	if (config->cqe_comp_fmt == MLX5_CQE_RESP_FORMAT_FTAG_STRIDX &&
13603d3f4e6dSAlexander Kozyrev 	    (!config->devx || !config->hca_attr.mini_cqe_resp_flow_tag)) {
13613d3f4e6dSAlexander Kozyrev 		DRV_LOG(WARNING, "Flow Tag CQE compression"
13623d3f4e6dSAlexander Kozyrev 				 " format isn't supported.");
13633d3f4e6dSAlexander Kozyrev 		config->cqe_comp = 0;
13643d3f4e6dSAlexander Kozyrev 	}
13653d3f4e6dSAlexander Kozyrev 	if (config->cqe_comp_fmt == MLX5_CQE_RESP_FORMAT_L34H_STRIDX &&
13663d3f4e6dSAlexander Kozyrev 	    (!config->devx || !config->hca_attr.mini_cqe_resp_l3_l4_tag)) {
13673d3f4e6dSAlexander Kozyrev 		DRV_LOG(WARNING, "L3/L4 Header CQE compression"
13683d3f4e6dSAlexander Kozyrev 				 " format isn't supported.");
13693d3f4e6dSAlexander Kozyrev 		config->cqe_comp = 0;
13703d3f4e6dSAlexander Kozyrev 	}
13713d3f4e6dSAlexander Kozyrev 	DRV_LOG(DEBUG, "Rx CQE compression is %ssupported",
13723d3f4e6dSAlexander Kozyrev 			config->cqe_comp ? "" : "not ");
1373d462a83cSMichael Baum 	if (config->tx_pp) {
13748f848f32SViacheslav Ovsiienko 		DRV_LOG(DEBUG, "Timestamp counter frequency %u kHz",
1375d462a83cSMichael Baum 			config->hca_attr.dev_freq_khz);
13768f848f32SViacheslav Ovsiienko 		DRV_LOG(DEBUG, "Packet pacing is %ssupported",
1377d462a83cSMichael Baum 			config->hca_attr.qos.packet_pacing ? "" : "not ");
13788f848f32SViacheslav Ovsiienko 		DRV_LOG(DEBUG, "Cross channel ops are %ssupported",
1379d462a83cSMichael Baum 			config->hca_attr.cross_channel ? "" : "not ");
13808f848f32SViacheslav Ovsiienko 		DRV_LOG(DEBUG, "WQE index ignore is %ssupported",
1381d462a83cSMichael Baum 			config->hca_attr.wqe_index_ignore ? "" : "not ");
13828f848f32SViacheslav Ovsiienko 		DRV_LOG(DEBUG, "Non-wire SQ feature is %ssupported",
1383d462a83cSMichael Baum 			config->hca_attr.non_wire_sq ? "" : "not ");
13848f848f32SViacheslav Ovsiienko 		DRV_LOG(DEBUG, "Static WQE SQ feature is %ssupported (%d)",
1385d462a83cSMichael Baum 			config->hca_attr.log_max_static_sq_wq ? "" : "not ",
1386d462a83cSMichael Baum 			config->hca_attr.log_max_static_sq_wq);
13878f848f32SViacheslav Ovsiienko 		DRV_LOG(DEBUG, "WQE rate PP mode is %ssupported",
1388d462a83cSMichael Baum 			config->hca_attr.qos.wqe_rate_pp ? "" : "not ");
1389d462a83cSMichael Baum 		if (!config->devx) {
13908f848f32SViacheslav Ovsiienko 			DRV_LOG(ERR, "DevX is required for packet pacing");
13918f848f32SViacheslav Ovsiienko 			err = ENODEV;
13928f848f32SViacheslav Ovsiienko 			goto error;
13938f848f32SViacheslav Ovsiienko 		}
1394d462a83cSMichael Baum 		if (!config->hca_attr.qos.packet_pacing) {
13958f848f32SViacheslav Ovsiienko 			DRV_LOG(ERR, "Packet pacing is not supported");
13968f848f32SViacheslav Ovsiienko 			err = ENODEV;
13978f848f32SViacheslav Ovsiienko 			goto error;
13988f848f32SViacheslav Ovsiienko 		}
1399d462a83cSMichael Baum 		if (!config->hca_attr.cross_channel) {
14008f848f32SViacheslav Ovsiienko 			DRV_LOG(ERR, "Cross channel operations are"
14018f848f32SViacheslav Ovsiienko 				     " required for packet pacing");
14028f848f32SViacheslav Ovsiienko 			err = ENODEV;
14038f848f32SViacheslav Ovsiienko 			goto error;
14048f848f32SViacheslav Ovsiienko 		}
1405d462a83cSMichael Baum 		if (!config->hca_attr.wqe_index_ignore) {
14068f848f32SViacheslav Ovsiienko 			DRV_LOG(ERR, "WQE index ignore feature is"
14078f848f32SViacheslav Ovsiienko 				     " required for packet pacing");
14088f848f32SViacheslav Ovsiienko 			err = ENODEV;
14098f848f32SViacheslav Ovsiienko 			goto error;
14108f848f32SViacheslav Ovsiienko 		}
1411d462a83cSMichael Baum 		if (!config->hca_attr.non_wire_sq) {
14128f848f32SViacheslav Ovsiienko 			DRV_LOG(ERR, "Non-wire SQ feature is"
14138f848f32SViacheslav Ovsiienko 				     " required for packet pacing");
14148f848f32SViacheslav Ovsiienko 			err = ENODEV;
14158f848f32SViacheslav Ovsiienko 			goto error;
14168f848f32SViacheslav Ovsiienko 		}
1417d462a83cSMichael Baum 		if (!config->hca_attr.log_max_static_sq_wq) {
14188f848f32SViacheslav Ovsiienko 			DRV_LOG(ERR, "Static WQE SQ feature is"
14198f848f32SViacheslav Ovsiienko 				     " required for packet pacing");
14208f848f32SViacheslav Ovsiienko 			err = ENODEV;
14218f848f32SViacheslav Ovsiienko 			goto error;
14228f848f32SViacheslav Ovsiienko 		}
1423d462a83cSMichael Baum 		if (!config->hca_attr.qos.wqe_rate_pp) {
14248f848f32SViacheslav Ovsiienko 			DRV_LOG(ERR, "WQE rate mode is required"
14258f848f32SViacheslav Ovsiienko 				     " for packet pacing");
14268f848f32SViacheslav Ovsiienko 			err = ENODEV;
14278f848f32SViacheslav Ovsiienko 			goto error;
14288f848f32SViacheslav Ovsiienko 		}
14298f848f32SViacheslav Ovsiienko #ifndef HAVE_MLX5DV_DEVX_UAR_OFFSET
14308f848f32SViacheslav Ovsiienko 		DRV_LOG(ERR, "DevX does not provide UAR offset,"
14318f848f32SViacheslav Ovsiienko 			     " can't create queues for packet pacing");
14328f848f32SViacheslav Ovsiienko 		err = ENODEV;
14338f848f32SViacheslav Ovsiienko 		goto error;
14348f848f32SViacheslav Ovsiienko #endif
14358f848f32SViacheslav Ovsiienko 	}
1436d462a83cSMichael Baum 	if (config->devx) {
1437a2854c4dSViacheslav Ovsiienko 		uint32_t reg[MLX5_ST_SZ_DW(register_mtutc)];
1438a2854c4dSViacheslav Ovsiienko 
1439972a1bf8SViacheslav Ovsiienko 		err = config->hca_attr.access_register_user ?
1440972a1bf8SViacheslav Ovsiienko 			mlx5_devx_cmd_register_read
1441a2854c4dSViacheslav Ovsiienko 				(sh->ctx, MLX5_REGISTER_ID_MTUTC, 0,
1442972a1bf8SViacheslav Ovsiienko 				reg, MLX5_ST_SZ_DW(register_mtutc)) : ENOTSUP;
1443a2854c4dSViacheslav Ovsiienko 		if (!err) {
1444a2854c4dSViacheslav Ovsiienko 			uint32_t ts_mode;
1445a2854c4dSViacheslav Ovsiienko 
1446a2854c4dSViacheslav Ovsiienko 			/* MTUTC register is read successfully. */
1447a2854c4dSViacheslav Ovsiienko 			ts_mode = MLX5_GET(register_mtutc, reg,
1448a2854c4dSViacheslav Ovsiienko 					   time_stamp_mode);
1449a2854c4dSViacheslav Ovsiienko 			if (ts_mode == MLX5_MTUTC_TIMESTAMP_MODE_REAL_TIME)
1450d462a83cSMichael Baum 				config->rt_timestamp = 1;
1451a2854c4dSViacheslav Ovsiienko 		} else {
1452a2854c4dSViacheslav Ovsiienko 			/* Kernel does not support register reading. */
1453d462a83cSMichael Baum 			if (config->hca_attr.dev_freq_khz ==
1454a2854c4dSViacheslav Ovsiienko 						 (NS_PER_S / MS_PER_S))
1455d462a83cSMichael Baum 				config->rt_timestamp = 1;
1456a2854c4dSViacheslav Ovsiienko 		}
1457a2854c4dSViacheslav Ovsiienko 	}
145850f95b23SSuanming Mou 	/*
145950f95b23SSuanming Mou 	 * If HW has bug working with tunnel packet decapsulation and
146050f95b23SSuanming Mou 	 * scatter FCS, and decapsulation is needed, clear the hw_fcs_strip
146150f95b23SSuanming Mou 	 * bit. Then DEV_RX_OFFLOAD_KEEP_CRC bit will not be set anymore.
146250f95b23SSuanming Mou 	 */
1463d462a83cSMichael Baum 	if (config->hca_attr.scatter_fcs_w_decap_disable && config->decap_en)
1464d462a83cSMichael Baum 		config->hw_fcs_strip = 0;
146550f95b23SSuanming Mou 	DRV_LOG(DEBUG, "FCS stripping configuration is %ssupported",
1466d462a83cSMichael Baum 		(config->hw_fcs_strip ? "" : "not "));
1467d462a83cSMichael Baum 	if (config->mprq.enabled && mprq) {
1468d462a83cSMichael Baum 		if (config->mprq.stride_num_n &&
1469d462a83cSMichael Baum 		    (config->mprq.stride_num_n > mprq_max_stride_num_n ||
1470d462a83cSMichael Baum 		     config->mprq.stride_num_n < mprq_min_stride_num_n)) {
1471d462a83cSMichael Baum 			config->mprq.stride_num_n =
14722eb4d010SOphir Munk 				RTE_MIN(RTE_MAX(MLX5_MPRQ_STRIDE_NUM_N,
14732eb4d010SOphir Munk 						mprq_min_stride_num_n),
14742eb4d010SOphir Munk 					mprq_max_stride_num_n);
14752eb4d010SOphir Munk 			DRV_LOG(WARNING,
14762eb4d010SOphir Munk 				"the number of strides"
14772eb4d010SOphir Munk 				" for Multi-Packet RQ is out of range,"
14782eb4d010SOphir Munk 				" setting default value (%u)",
1479d462a83cSMichael Baum 				1 << config->mprq.stride_num_n);
14802eb4d010SOphir Munk 		}
1481d462a83cSMichael Baum 		if (config->mprq.stride_size_n &&
1482d462a83cSMichael Baum 		    (config->mprq.stride_size_n > mprq_max_stride_size_n ||
1483d462a83cSMichael Baum 		     config->mprq.stride_size_n < mprq_min_stride_size_n)) {
1484d462a83cSMichael Baum 			config->mprq.stride_size_n =
14852eb4d010SOphir Munk 				RTE_MIN(RTE_MAX(MLX5_MPRQ_STRIDE_SIZE_N,
14862eb4d010SOphir Munk 						mprq_min_stride_size_n),
14872eb4d010SOphir Munk 					mprq_max_stride_size_n);
14882eb4d010SOphir Munk 			DRV_LOG(WARNING,
14892eb4d010SOphir Munk 				"the size of a stride"
14902eb4d010SOphir Munk 				" for Multi-Packet RQ is out of range,"
14912eb4d010SOphir Munk 				" setting default value (%u)",
1492d462a83cSMichael Baum 				1 << config->mprq.stride_size_n);
14932eb4d010SOphir Munk 		}
1494d462a83cSMichael Baum 		config->mprq.min_stride_size_n = mprq_min_stride_size_n;
1495d462a83cSMichael Baum 		config->mprq.max_stride_size_n = mprq_max_stride_size_n;
1496d462a83cSMichael Baum 	} else if (config->mprq.enabled && !mprq) {
14972eb4d010SOphir Munk 		DRV_LOG(WARNING, "Multi-Packet RQ isn't supported");
1498d462a83cSMichael Baum 		config->mprq.enabled = 0;
14992eb4d010SOphir Munk 	}
1500d462a83cSMichael Baum 	if (config->max_dump_files_num == 0)
1501d462a83cSMichael Baum 		config->max_dump_files_num = 128;
15022eb4d010SOphir Munk 	eth_dev = rte_eth_dev_allocate(name);
15032eb4d010SOphir Munk 	if (eth_dev == NULL) {
15042eb4d010SOphir Munk 		DRV_LOG(ERR, "can not allocate rte ethdev");
15052eb4d010SOphir Munk 		err = ENOMEM;
15062eb4d010SOphir Munk 		goto error;
15072eb4d010SOphir Munk 	}
15082eb4d010SOphir Munk 	if (priv->representor) {
15092eb4d010SOphir Munk 		eth_dev->data->dev_flags |= RTE_ETH_DEV_REPRESENTOR;
15102eb4d010SOphir Munk 		eth_dev->data->representor_id = priv->representor_id;
15112eb4d010SOphir Munk 	}
151239ae7577SSuanming Mou 	priv->mp_id.port_id = eth_dev->data->port_id;
151339ae7577SSuanming Mou 	strlcpy(priv->mp_id.name, MLX5_MP_NAME, RTE_MP_MAX_NAME_LEN);
15142eb4d010SOphir Munk 	/*
15152eb4d010SOphir Munk 	 * Store associated network device interface index. This index
15162eb4d010SOphir Munk 	 * is permanent throughout the lifetime of device. So, we may store
15172eb4d010SOphir Munk 	 * the ifindex here and use the cached value further.
15182eb4d010SOphir Munk 	 */
15192eb4d010SOphir Munk 	MLX5_ASSERT(spawn->ifindex);
15202eb4d010SOphir Munk 	priv->if_index = spawn->ifindex;
15212eb4d010SOphir Munk 	eth_dev->data->dev_private = priv;
15222eb4d010SOphir Munk 	priv->dev_data = eth_dev->data;
15232eb4d010SOphir Munk 	eth_dev->data->mac_addrs = priv->mac;
15242eb4d010SOphir Munk 	eth_dev->device = dpdk_dev;
1525f30e69b4SFerruh Yigit 	eth_dev->data->dev_flags |= RTE_ETH_DEV_AUTOFILL_QUEUE_XSTATS;
15262eb4d010SOphir Munk 	/* Configure the first MAC address by default. */
15272eb4d010SOphir Munk 	if (mlx5_get_mac(eth_dev, &mac.addr_bytes)) {
15282eb4d010SOphir Munk 		DRV_LOG(ERR,
15292eb4d010SOphir Munk 			"port %u cannot get MAC address, is mlx5_en"
15302eb4d010SOphir Munk 			" loaded? (errno: %s)",
15312eb4d010SOphir Munk 			eth_dev->data->port_id, strerror(rte_errno));
15322eb4d010SOphir Munk 		err = ENODEV;
15332eb4d010SOphir Munk 		goto error;
15342eb4d010SOphir Munk 	}
15352eb4d010SOphir Munk 	DRV_LOG(INFO,
15362eb4d010SOphir Munk 		"port %u MAC address is %02x:%02x:%02x:%02x:%02x:%02x",
15372eb4d010SOphir Munk 		eth_dev->data->port_id,
15382eb4d010SOphir Munk 		mac.addr_bytes[0], mac.addr_bytes[1],
15392eb4d010SOphir Munk 		mac.addr_bytes[2], mac.addr_bytes[3],
15402eb4d010SOphir Munk 		mac.addr_bytes[4], mac.addr_bytes[5]);
15412eb4d010SOphir Munk #ifdef RTE_LIBRTE_MLX5_DEBUG
15422eb4d010SOphir Munk 	{
154328743807STal Shnaiderman 		char ifname[MLX5_NAMESIZE];
15442eb4d010SOphir Munk 
15452eb4d010SOphir Munk 		if (mlx5_get_ifname(eth_dev, &ifname) == 0)
15462eb4d010SOphir Munk 			DRV_LOG(DEBUG, "port %u ifname is \"%s\"",
15472eb4d010SOphir Munk 				eth_dev->data->port_id, ifname);
15482eb4d010SOphir Munk 		else
15492eb4d010SOphir Munk 			DRV_LOG(DEBUG, "port %u ifname is unknown",
15502eb4d010SOphir Munk 				eth_dev->data->port_id);
15512eb4d010SOphir Munk 	}
15522eb4d010SOphir Munk #endif
15532eb4d010SOphir Munk 	/* Get actual MTU if possible. */
15542eb4d010SOphir Munk 	err = mlx5_get_mtu(eth_dev, &priv->mtu);
15552eb4d010SOphir Munk 	if (err) {
15562eb4d010SOphir Munk 		err = rte_errno;
15572eb4d010SOphir Munk 		goto error;
15582eb4d010SOphir Munk 	}
15592eb4d010SOphir Munk 	DRV_LOG(DEBUG, "port %u MTU is %u", eth_dev->data->port_id,
15602eb4d010SOphir Munk 		priv->mtu);
15612eb4d010SOphir Munk 	/* Initialize burst functions to prevent crashes before link-up. */
15622eb4d010SOphir Munk 	eth_dev->rx_pkt_burst = removed_rx_burst;
15632eb4d010SOphir Munk 	eth_dev->tx_pkt_burst = removed_tx_burst;
1564b012b4ceSOphir Munk 	eth_dev->dev_ops = &mlx5_dev_ops;
1565cbfc6111SFerruh Yigit 	eth_dev->rx_descriptor_status = mlx5_rx_descriptor_status;
1566cbfc6111SFerruh Yigit 	eth_dev->tx_descriptor_status = mlx5_tx_descriptor_status;
1567cbfc6111SFerruh Yigit 	eth_dev->rx_queue_count = mlx5_rx_queue_count;
15682eb4d010SOphir Munk 	/* Register MAC address. */
15692eb4d010SOphir Munk 	claim_zero(mlx5_mac_addr_add(eth_dev, &mac, 0, 0));
1570d462a83cSMichael Baum 	if (config->vf && config->vf_nl_en)
15712eb4d010SOphir Munk 		mlx5_nl_mac_addr_sync(priv->nl_socket_route,
15722eb4d010SOphir Munk 				      mlx5_ifindex(eth_dev),
15732eb4d010SOphir Munk 				      eth_dev->data->mac_addrs,
15742eb4d010SOphir Munk 				      MLX5_MAX_MAC_ADDRESSES);
15752eb4d010SOphir Munk 	priv->flows = 0;
15762eb4d010SOphir Munk 	priv->ctrl_flows = 0;
1577d163fc2dSXueming Li 	rte_spinlock_init(&priv->flow_list_lock);
15782eb4d010SOphir Munk 	TAILQ_INIT(&priv->flow_meters);
15792eb4d010SOphir Munk 	TAILQ_INIT(&priv->flow_meter_profiles);
15802eb4d010SOphir Munk 	/* Hint libmlx5 to use PMD allocator for data plane resources */
158136dabceaSMichael Baum 	mlx5_glue->dv_set_context_attr(sh->ctx,
158236dabceaSMichael Baum 			MLX5DV_CTX_ATTR_BUF_ALLOCATORS,
158336dabceaSMichael Baum 			(void *)((uintptr_t)&(struct mlx5dv_ctx_allocators){
15842eb4d010SOphir Munk 				.alloc = &mlx5_alloc_verbs_buf,
15852eb4d010SOphir Munk 				.free = &mlx5_free_verbs_buf,
158681c3b977SViacheslav Ovsiienko 				.data = sh,
158736dabceaSMichael Baum 			}));
15882eb4d010SOphir Munk 	/* Bring Ethernet device up. */
15892eb4d010SOphir Munk 	DRV_LOG(DEBUG, "port %u forcing Ethernet interface up",
15902eb4d010SOphir Munk 		eth_dev->data->port_id);
15912eb4d010SOphir Munk 	mlx5_set_link_up(eth_dev);
15922eb4d010SOphir Munk 	/*
15932eb4d010SOphir Munk 	 * Even though the interrupt handler is not installed yet,
15942eb4d010SOphir Munk 	 * interrupts will still trigger on the async_fd from
15952eb4d010SOphir Munk 	 * Verbs context returned by ibv_open_device().
15962eb4d010SOphir Munk 	 */
15972eb4d010SOphir Munk 	mlx5_link_update(eth_dev, 0);
15982eb4d010SOphir Munk #ifdef HAVE_MLX5DV_DR_ESWITCH
1599d462a83cSMichael Baum 	if (!(config->hca_attr.eswitch_manager && config->dv_flow_en &&
16002eb4d010SOphir Munk 	      (switch_info->representor || switch_info->master)))
1601d462a83cSMichael Baum 		config->dv_esw_en = 0;
16022eb4d010SOphir Munk #else
1603d462a83cSMichael Baum 	config->dv_esw_en = 0;
16042eb4d010SOphir Munk #endif
16052eb4d010SOphir Munk 	/* Detect minimal data bytes to inline. */
1606d462a83cSMichael Baum 	mlx5_set_min_inline(spawn, config);
16072eb4d010SOphir Munk 	/* Store device configuration on private structure. */
1608d462a83cSMichael Baum 	priv->config = *config;
16092eb4d010SOphir Munk 	/* Create context for virtual machine VLAN workaround. */
16102eb4d010SOphir Munk 	priv->vmwa_context = mlx5_vlan_vmwa_init(eth_dev, spawn->ifindex);
1611d462a83cSMichael Baum 	if (config->dv_flow_en) {
16122eb4d010SOphir Munk 		err = mlx5_alloc_shared_dr(priv);
16132eb4d010SOphir Munk 		if (err)
16142eb4d010SOphir Munk 			goto error;
16152eb4d010SOphir Munk 	}
16167aa9892fSMichael Baum 	if (config->devx && config->dv_flow_en && config->dest_tir) {
16175eaf882eSMichael Baum 		priv->obj_ops = devx_obj_ops;
16180c762e81SMichael Baum 		priv->obj_ops.drop_action_create =
16190c762e81SMichael Baum 						ibv_obj_ops.drop_action_create;
16200c762e81SMichael Baum 		priv->obj_ops.drop_action_destroy =
16210c762e81SMichael Baum 						ibv_obj_ops.drop_action_destroy;
16225d9f3c3fSMichael Baum #ifndef HAVE_MLX5DV_DEVX_UAR_OFFSET
16235d9f3c3fSMichael Baum 		priv->obj_ops.txq_obj_modify = ibv_obj_ops.txq_obj_modify;
16245d9f3c3fSMichael Baum #else
16253ec73abeSMatan Azrad 		if (config->dv_esw_en)
16265d9f3c3fSMichael Baum 			priv->obj_ops.txq_obj_modify =
16275d9f3c3fSMichael Baum 						ibv_obj_ops.txq_obj_modify;
16285d9f3c3fSMichael Baum #endif
16293ec73abeSMatan Azrad 		/* Use specific wrappers for Tx object. */
16303ec73abeSMatan Azrad 		priv->obj_ops.txq_obj_new = mlx5_os_txq_obj_new;
16313ec73abeSMatan Azrad 		priv->obj_ops.txq_obj_release = mlx5_os_txq_obj_release;
1632e6988afdSMatan Azrad 		mlx5_queue_counter_id_prepare(eth_dev);
16333ec73abeSMatan Azrad 
16345eaf882eSMichael Baum 	} else {
16355eaf882eSMichael Baum 		priv->obj_ops = ibv_obj_ops;
16365eaf882eSMichael Baum 	}
163765b3cd0dSSuanming Mou 	priv->drop_queue.hrxq = mlx5_drop_action_create(eth_dev);
163865b3cd0dSSuanming Mou 	if (!priv->drop_queue.hrxq)
163965b3cd0dSSuanming Mou 		goto error;
16402eb4d010SOphir Munk 	/* Supported Verbs flow priority number detection. */
16412eb4d010SOphir Munk 	err = mlx5_flow_discover_priorities(eth_dev);
16422eb4d010SOphir Munk 	if (err < 0) {
16432eb4d010SOphir Munk 		err = -err;
16442eb4d010SOphir Munk 		goto error;
16452eb4d010SOphir Munk 	}
16462eb4d010SOphir Munk 	priv->config.flow_prio = err;
16472eb4d010SOphir Munk 	if (!priv->config.dv_esw_en &&
16482eb4d010SOphir Munk 	    priv->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY) {
16492eb4d010SOphir Munk 		DRV_LOG(WARNING, "metadata mode %u is not supported "
16502eb4d010SOphir Munk 				 "(no E-Switch)", priv->config.dv_xmeta_en);
16512eb4d010SOphir Munk 		priv->config.dv_xmeta_en = MLX5_XMETA_MODE_LEGACY;
16522eb4d010SOphir Munk 	}
16532eb4d010SOphir Munk 	mlx5_set_metadata_mask(eth_dev);
16542eb4d010SOphir Munk 	if (priv->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY &&
16552eb4d010SOphir Munk 	    !priv->sh->dv_regc0_mask) {
16562eb4d010SOphir Munk 		DRV_LOG(ERR, "metadata mode %u is not supported "
16572eb4d010SOphir Munk 			     "(no metadata reg_c[0] is available)",
16582eb4d010SOphir Munk 			     priv->config.dv_xmeta_en);
16592eb4d010SOphir Munk 			err = ENOTSUP;
16602eb4d010SOphir Munk 			goto error;
16612eb4d010SOphir Munk 	}
1662e1592b6cSSuanming Mou 	mlx5_cache_list_init(&priv->hrxqs, "hrxq", 0, eth_dev,
1663e1592b6cSSuanming Mou 			     mlx5_hrxq_create_cb,
1664e1592b6cSSuanming Mou 			     mlx5_hrxq_match_cb,
1665e1592b6cSSuanming Mou 			     mlx5_hrxq_remove_cb);
16662eb4d010SOphir Munk 	/* Query availability of metadata reg_c's. */
16672eb4d010SOphir Munk 	err = mlx5_flow_discover_mreg_c(eth_dev);
16682eb4d010SOphir Munk 	if (err < 0) {
16692eb4d010SOphir Munk 		err = -err;
16702eb4d010SOphir Munk 		goto error;
16712eb4d010SOphir Munk 	}
16722eb4d010SOphir Munk 	if (!mlx5_flow_ext_mreg_supported(eth_dev)) {
16732eb4d010SOphir Munk 		DRV_LOG(DEBUG,
16742eb4d010SOphir Munk 			"port %u extensive metadata register is not supported",
16752eb4d010SOphir Munk 			eth_dev->data->port_id);
16762eb4d010SOphir Munk 		if (priv->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY) {
16772eb4d010SOphir Munk 			DRV_LOG(ERR, "metadata mode %u is not supported "
16782eb4d010SOphir Munk 				     "(no metadata registers available)",
16792eb4d010SOphir Munk 				     priv->config.dv_xmeta_en);
16802eb4d010SOphir Munk 			err = ENOTSUP;
16812eb4d010SOphir Munk 			goto error;
16822eb4d010SOphir Munk 		}
16832eb4d010SOphir Munk 	}
16842eb4d010SOphir Munk 	if (priv->config.dv_flow_en &&
16852eb4d010SOphir Munk 	    priv->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY &&
16862eb4d010SOphir Munk 	    mlx5_flow_ext_mreg_supported(eth_dev) &&
16872eb4d010SOphir Munk 	    priv->sh->dv_regc0_mask) {
16882eb4d010SOphir Munk 		priv->mreg_cp_tbl = mlx5_hlist_create(MLX5_FLOW_MREG_HNAME,
1689e69a5922SXueming Li 						      MLX5_FLOW_MREG_HTABLE_SZ,
1690e69a5922SXueming Li 						      0, 0,
1691f7f73ac1SXueming Li 						      flow_dv_mreg_create_cb,
1692f5b0aed2SSuanming Mou 						      flow_dv_mreg_match_cb,
1693f7f73ac1SXueming Li 						      flow_dv_mreg_remove_cb);
16942eb4d010SOphir Munk 		if (!priv->mreg_cp_tbl) {
16952eb4d010SOphir Munk 			err = ENOMEM;
16962eb4d010SOphir Munk 			goto error;
16972eb4d010SOphir Munk 		}
1698f7f73ac1SXueming Li 		priv->mreg_cp_tbl->ctx = eth_dev;
16992eb4d010SOphir Munk 	}
1700cc608e4dSSuanming Mou 	rte_spinlock_init(&priv->shared_act_sl);
1701994829e6SSuanming Mou 	mlx5_flow_counter_mode_config(eth_dev);
17029fbe97f0SXueming Li 	if (priv->config.dv_flow_en)
17039fbe97f0SXueming Li 		eth_dev->data->dev_flags |= RTE_ETH_DEV_FLOW_OPS_THREAD_SAFE;
17042eb4d010SOphir Munk 	return eth_dev;
17052eb4d010SOphir Munk error:
17062eb4d010SOphir Munk 	if (priv) {
17072eb4d010SOphir Munk 		if (priv->mreg_cp_tbl)
1708e69a5922SXueming Li 			mlx5_hlist_destroy(priv->mreg_cp_tbl);
17092eb4d010SOphir Munk 		if (priv->sh)
17102eb4d010SOphir Munk 			mlx5_os_free_shared_dr(priv);
17112eb4d010SOphir Munk 		if (priv->nl_socket_route >= 0)
17122eb4d010SOphir Munk 			close(priv->nl_socket_route);
17132eb4d010SOphir Munk 		if (priv->nl_socket_rdma >= 0)
17142eb4d010SOphir Munk 			close(priv->nl_socket_rdma);
17152eb4d010SOphir Munk 		if (priv->vmwa_context)
17162eb4d010SOphir Munk 			mlx5_vlan_vmwa_exit(priv->vmwa_context);
171765b3cd0dSSuanming Mou 		if (eth_dev && priv->drop_queue.hrxq)
171865b3cd0dSSuanming Mou 			mlx5_drop_action_destroy(eth_dev);
17192eb4d010SOphir Munk 		if (own_domain_id)
17202eb4d010SOphir Munk 			claim_zero(rte_eth_switch_domain_free(priv->domain_id));
1721e1592b6cSSuanming Mou 		mlx5_cache_list_destroy(&priv->hrxqs);
17222175c4dcSSuanming Mou 		mlx5_free(priv);
17232eb4d010SOphir Munk 		if (eth_dev != NULL)
17242eb4d010SOphir Munk 			eth_dev->data->dev_private = NULL;
17252eb4d010SOphir Munk 	}
17262eb4d010SOphir Munk 	if (eth_dev != NULL) {
17272eb4d010SOphir Munk 		/* mac_addrs must not be freed alone because part of
17282eb4d010SOphir Munk 		 * dev_private
17292eb4d010SOphir Munk 		 **/
17302eb4d010SOphir Munk 		eth_dev->data->mac_addrs = NULL;
17312eb4d010SOphir Munk 		rte_eth_dev_release_port(eth_dev);
17322eb4d010SOphir Munk 	}
17332eb4d010SOphir Munk 	if (sh)
173491389890SOphir Munk 		mlx5_free_shared_dev_ctx(sh);
17352eb4d010SOphir Munk 	MLX5_ASSERT(err > 0);
17362eb4d010SOphir Munk 	rte_errno = err;
17372eb4d010SOphir Munk 	return NULL;
17382eb4d010SOphir Munk }
17392eb4d010SOphir Munk 
17402eb4d010SOphir Munk /**
17412eb4d010SOphir Munk  * Comparison callback to sort device data.
17422eb4d010SOphir Munk  *
17432eb4d010SOphir Munk  * This is meant to be used with qsort().
17442eb4d010SOphir Munk  *
17452eb4d010SOphir Munk  * @param a[in]
17462eb4d010SOphir Munk  *   Pointer to pointer to first data object.
17472eb4d010SOphir Munk  * @param b[in]
17482eb4d010SOphir Munk  *   Pointer to pointer to second data object.
17492eb4d010SOphir Munk  *
17502eb4d010SOphir Munk  * @return
17512eb4d010SOphir Munk  *   0 if both objects are equal, less than 0 if the first argument is less
17522eb4d010SOphir Munk  *   than the second, greater than 0 otherwise.
17532eb4d010SOphir Munk  */
17542eb4d010SOphir Munk static int
17552eb4d010SOphir Munk mlx5_dev_spawn_data_cmp(const void *a, const void *b)
17562eb4d010SOphir Munk {
17572eb4d010SOphir Munk 	const struct mlx5_switch_info *si_a =
17582eb4d010SOphir Munk 		&((const struct mlx5_dev_spawn_data *)a)->info;
17592eb4d010SOphir Munk 	const struct mlx5_switch_info *si_b =
17602eb4d010SOphir Munk 		&((const struct mlx5_dev_spawn_data *)b)->info;
17612eb4d010SOphir Munk 	int ret;
17622eb4d010SOphir Munk 
17632eb4d010SOphir Munk 	/* Master device first. */
17642eb4d010SOphir Munk 	ret = si_b->master - si_a->master;
17652eb4d010SOphir Munk 	if (ret)
17662eb4d010SOphir Munk 		return ret;
17672eb4d010SOphir Munk 	/* Then representor devices. */
17682eb4d010SOphir Munk 	ret = si_b->representor - si_a->representor;
17692eb4d010SOphir Munk 	if (ret)
17702eb4d010SOphir Munk 		return ret;
17712eb4d010SOphir Munk 	/* Unidentified devices come last in no specific order. */
17722eb4d010SOphir Munk 	if (!si_a->representor)
17732eb4d010SOphir Munk 		return 0;
17742eb4d010SOphir Munk 	/* Order representors by name. */
17752eb4d010SOphir Munk 	return si_a->port_name - si_b->port_name;
17762eb4d010SOphir Munk }
17772eb4d010SOphir Munk 
17782eb4d010SOphir Munk /**
17792eb4d010SOphir Munk  * Match PCI information for possible slaves of bonding device.
17802eb4d010SOphir Munk  *
17812eb4d010SOphir Munk  * @param[in] ibv_dev
17822eb4d010SOphir Munk  *   Pointer to Infiniband device structure.
17832eb4d010SOphir Munk  * @param[in] pci_dev
1784f926cce3SXueming Li  *   Pointer to primary PCI address structure to match.
17852eb4d010SOphir Munk  * @param[in] nl_rdma
17862eb4d010SOphir Munk  *   Netlink RDMA group socket handle.
1787f926cce3SXueming Li  * @param[in] owner
1788f926cce3SXueming Li  *   Rerepsentor owner PF index.
1789f5f4c482SXueming Li  * @param[out] bond_info
1790f5f4c482SXueming Li  *   Pointer to bonding information.
17912eb4d010SOphir Munk  *
17922eb4d010SOphir Munk  * @return
17932eb4d010SOphir Munk  *   negative value if no bonding device found, otherwise
17942eb4d010SOphir Munk  *   positive index of slave PF in bonding.
17952eb4d010SOphir Munk  */
17962eb4d010SOphir Munk static int
17972eb4d010SOphir Munk mlx5_device_bond_pci_match(const struct ibv_device *ibv_dev,
1798f926cce3SXueming Li 			   const struct rte_pci_addr *pci_dev,
1799f5f4c482SXueming Li 			   int nl_rdma, uint16_t owner,
1800f5f4c482SXueming Li 			   struct mlx5_bond_info *bond_info)
18012eb4d010SOphir Munk {
18022eb4d010SOphir Munk 	char ifname[IF_NAMESIZE + 1];
18032eb4d010SOphir Munk 	unsigned int ifindex;
18042eb4d010SOphir Munk 	unsigned int np, i;
1805f5f4c482SXueming Li 	FILE *bond_file = NULL, *file;
18062eb4d010SOphir Munk 	int pf = -1;
1807f5f4c482SXueming Li 	int ret;
18082eb4d010SOphir Munk 
18092eb4d010SOphir Munk 	/*
18102eb4d010SOphir Munk 	 * Try to get master device name. If something goes
18112eb4d010SOphir Munk 	 * wrong suppose the lack of kernel support and no
18122eb4d010SOphir Munk 	 * bonding devices.
18132eb4d010SOphir Munk 	 */
1814f5f4c482SXueming Li 	memset(bond_info, 0, sizeof(*bond_info));
18152eb4d010SOphir Munk 	if (nl_rdma < 0)
18162eb4d010SOphir Munk 		return -1;
18172eb4d010SOphir Munk 	if (!strstr(ibv_dev->name, "bond"))
18182eb4d010SOphir Munk 		return -1;
18192eb4d010SOphir Munk 	np = mlx5_nl_portnum(nl_rdma, ibv_dev->name);
18202eb4d010SOphir Munk 	if (!np)
18212eb4d010SOphir Munk 		return -1;
18222eb4d010SOphir Munk 	/*
18232eb4d010SOphir Munk 	 * The Master device might not be on the predefined
18242eb4d010SOphir Munk 	 * port (not on port index 1, it is not garanted),
18252eb4d010SOphir Munk 	 * we have to scan all Infiniband device port and
18262eb4d010SOphir Munk 	 * find master.
18272eb4d010SOphir Munk 	 */
18282eb4d010SOphir Munk 	for (i = 1; i <= np; ++i) {
18292eb4d010SOphir Munk 		/* Check whether Infiniband port is populated. */
18302eb4d010SOphir Munk 		ifindex = mlx5_nl_ifindex(nl_rdma, ibv_dev->name, i);
18312eb4d010SOphir Munk 		if (!ifindex)
18322eb4d010SOphir Munk 			continue;
18332eb4d010SOphir Munk 		if (!if_indextoname(ifindex, ifname))
18342eb4d010SOphir Munk 			continue;
18352eb4d010SOphir Munk 		/* Try to read bonding slave names from sysfs. */
18362eb4d010SOphir Munk 		MKSTR(slaves,
18372eb4d010SOphir Munk 		      "/sys/class/net/%s/master/bonding/slaves", ifname);
1838f5f4c482SXueming Li 		bond_file = fopen(slaves, "r");
1839f5f4c482SXueming Li 		if (bond_file)
18402eb4d010SOphir Munk 			break;
18412eb4d010SOphir Munk 	}
1842f5f4c482SXueming Li 	if (!bond_file)
18432eb4d010SOphir Munk 		return -1;
18442eb4d010SOphir Munk 	/* Use safe format to check maximal buffer length. */
18452eb4d010SOphir Munk 	MLX5_ASSERT(atol(RTE_STR(IF_NAMESIZE)) == IF_NAMESIZE);
1846f5f4c482SXueming Li 	while (fscanf(bond_file, "%" RTE_STR(IF_NAMESIZE) "s", ifname) == 1) {
18472eb4d010SOphir Munk 		char tmp_str[IF_NAMESIZE + 32];
18482eb4d010SOphir Munk 		struct rte_pci_addr pci_addr;
18492eb4d010SOphir Munk 		struct mlx5_switch_info	info;
18502eb4d010SOphir Munk 
18512eb4d010SOphir Munk 		/* Process slave interface names in the loop. */
18522eb4d010SOphir Munk 		snprintf(tmp_str, sizeof(tmp_str),
18532eb4d010SOphir Munk 			 "/sys/class/net/%s", ifname);
18542eb4d010SOphir Munk 		if (mlx5_dev_to_pci_addr(tmp_str, &pci_addr)) {
18552eb4d010SOphir Munk 			DRV_LOG(WARNING, "can not get PCI address"
18562eb4d010SOphir Munk 					 " for netdev \"%s\"", ifname);
18572eb4d010SOphir Munk 			continue;
18582eb4d010SOphir Munk 		}
18592eb4d010SOphir Munk 		/* Slave interface PCI address match found. */
18602eb4d010SOphir Munk 		snprintf(tmp_str, sizeof(tmp_str),
18612eb4d010SOphir Munk 			 "/sys/class/net/%s/phys_port_name", ifname);
18622eb4d010SOphir Munk 		file = fopen(tmp_str, "rb");
18632eb4d010SOphir Munk 		if (!file)
18642eb4d010SOphir Munk 			break;
18652eb4d010SOphir Munk 		info.name_type = MLX5_PHYS_PORT_NAME_TYPE_NOTSET;
18662eb4d010SOphir Munk 		if (fscanf(file, "%32s", tmp_str) == 1)
18672eb4d010SOphir Munk 			mlx5_translate_port_name(tmp_str, &info);
1868f5f4c482SXueming Li 		fclose(file);
1869f5f4c482SXueming Li 		/* Only process PF ports. */
1870f5f4c482SXueming Li 		if (info.name_type != MLX5_PHYS_PORT_NAME_TYPE_LEGACY &&
1871f5f4c482SXueming Li 		    info.name_type != MLX5_PHYS_PORT_NAME_TYPE_UPLINK)
1872f5f4c482SXueming Li 			continue;
1873f5f4c482SXueming Li 		/* Check max bonding member. */
1874f5f4c482SXueming Li 		if (info.port_name >= MLX5_BOND_MAX_PORTS) {
1875f5f4c482SXueming Li 			DRV_LOG(WARNING, "bonding index out of range, "
1876f5f4c482SXueming Li 				"please increase MLX5_BOND_MAX_PORTS: %s",
1877f5f4c482SXueming Li 				tmp_str);
18782eb4d010SOphir Munk 			break;
18792eb4d010SOphir Munk 		}
1880f5f4c482SXueming Li 		/* Match PCI address. */
1881f5f4c482SXueming Li 		if (pci_dev->domain == pci_addr.domain &&
1882f5f4c482SXueming Li 		    pci_dev->bus == pci_addr.bus &&
1883f5f4c482SXueming Li 		    pci_dev->devid == pci_addr.devid &&
1884f5f4c482SXueming Li 		    pci_dev->function + owner == pci_addr.function)
1885f5f4c482SXueming Li 			pf = info.port_name;
1886f5f4c482SXueming Li 		/* Get ifindex. */
1887f5f4c482SXueming Li 		snprintf(tmp_str, sizeof(tmp_str),
1888f5f4c482SXueming Li 			 "/sys/class/net/%s/ifindex", ifname);
1889f5f4c482SXueming Li 		file = fopen(tmp_str, "rb");
1890f5f4c482SXueming Li 		if (!file)
1891f5f4c482SXueming Li 			break;
1892f5f4c482SXueming Li 		ret = fscanf(file, "%u", &ifindex);
18932eb4d010SOphir Munk 		fclose(file);
1894f5f4c482SXueming Li 		if (ret != 1)
1895f5f4c482SXueming Li 			break;
1896f5f4c482SXueming Li 		/* Save bonding info. */
1897f5f4c482SXueming Li 		strncpy(bond_info->ports[info.port_name].ifname, ifname,
1898f5f4c482SXueming Li 			sizeof(bond_info->ports[0].ifname));
1899f5f4c482SXueming Li 		bond_info->ports[info.port_name].pci_addr = pci_addr;
1900f5f4c482SXueming Li 		bond_info->ports[info.port_name].ifindex = ifindex;
1901f5f4c482SXueming Li 		bond_info->n_port++;
1902f5f4c482SXueming Li 	}
1903f5f4c482SXueming Li 	if (pf >= 0) {
1904f5f4c482SXueming Li 		/* Get bond interface info */
1905f5f4c482SXueming Li 		ret = mlx5_sysfs_bond_info(ifindex, &bond_info->ifindex,
1906f5f4c482SXueming Li 					   bond_info->ifname);
1907f5f4c482SXueming Li 		if (ret)
1908f5f4c482SXueming Li 			DRV_LOG(ERR, "unable to get bond info: %s",
1909f5f4c482SXueming Li 				strerror(rte_errno));
1910f5f4c482SXueming Li 		else
1911f5f4c482SXueming Li 			DRV_LOG(INFO, "PF device %u, bond device %u(%s)",
1912f5f4c482SXueming Li 				ifindex, bond_info->ifindex, bond_info->ifname);
1913f5f4c482SXueming Li 	}
19142eb4d010SOphir Munk 	return pf;
19152eb4d010SOphir Munk }
19162eb4d010SOphir Munk 
19172eb4d010SOphir Munk /**
191808c2772fSXueming Li  * Register a PCI device within bonding.
19192eb4d010SOphir Munk  *
192008c2772fSXueming Li  * This function spawns Ethernet devices out of a given PCI device and
192108c2772fSXueming Li  * bonding owner PF index.
19222eb4d010SOphir Munk  *
19232eb4d010SOphir Munk  * @param[in] pci_dev
19242eb4d010SOphir Munk  *   PCI device information.
192508c2772fSXueming Li  * @param[in] req_eth_da
192608c2772fSXueming Li  *   Requested ethdev device argument.
192708c2772fSXueming Li  * @param[in] owner_id
192808c2772fSXueming Li  *   Requested owner PF port ID within bonding device, default to 0.
19292eb4d010SOphir Munk  *
19302eb4d010SOphir Munk  * @return
19312eb4d010SOphir Munk  *   0 on success, a negative errno value otherwise and rte_errno is set.
19322eb4d010SOphir Munk  */
193308c2772fSXueming Li static int
193408c2772fSXueming Li mlx5_os_pci_probe_pf(struct rte_pci_device *pci_dev,
193508c2772fSXueming Li 		     struct rte_eth_devargs *req_eth_da,
193608c2772fSXueming Li 		     uint16_t owner_id)
19372eb4d010SOphir Munk {
19382eb4d010SOphir Munk 	struct ibv_device **ibv_list;
19392eb4d010SOphir Munk 	/*
19402eb4d010SOphir Munk 	 * Number of found IB Devices matching with requested PCI BDF.
19412eb4d010SOphir Munk 	 * nd != 1 means there are multiple IB devices over the same
19422eb4d010SOphir Munk 	 * PCI device and we have representors and master.
19432eb4d010SOphir Munk 	 */
19442eb4d010SOphir Munk 	unsigned int nd = 0;
19452eb4d010SOphir Munk 	/*
19462eb4d010SOphir Munk 	 * Number of found IB device Ports. nd = 1 and np = 1..n means
19472eb4d010SOphir Munk 	 * we have the single multiport IB device, and there may be
19482eb4d010SOphir Munk 	 * representors attached to some of found ports.
19492eb4d010SOphir Munk 	 */
19502eb4d010SOphir Munk 	unsigned int np = 0;
19512eb4d010SOphir Munk 	/*
19522eb4d010SOphir Munk 	 * Number of DPDK ethernet devices to Spawn - either over
19532eb4d010SOphir Munk 	 * multiple IB devices or multiple ports of single IB device.
19542eb4d010SOphir Munk 	 * Actually this is the number of iterations to spawn.
19552eb4d010SOphir Munk 	 */
19562eb4d010SOphir Munk 	unsigned int ns = 0;
19572eb4d010SOphir Munk 	/*
19582eb4d010SOphir Munk 	 * Bonding device
19592eb4d010SOphir Munk 	 *   < 0 - no bonding device (single one)
19602eb4d010SOphir Munk 	 *  >= 0 - bonding device (value is slave PF index)
19612eb4d010SOphir Munk 	 */
19622eb4d010SOphir Munk 	int bd = -1;
19632eb4d010SOphir Munk 	struct mlx5_dev_spawn_data *list = NULL;
19642eb4d010SOphir Munk 	struct mlx5_dev_config dev_config;
1965d462a83cSMichael Baum 	unsigned int dev_config_vf;
196608c2772fSXueming Li 	struct rte_eth_devargs eth_da = *req_eth_da;
1967f926cce3SXueming Li 	struct rte_pci_addr owner_pci = pci_dev->addr; /* Owner PF. */
1968f5f4c482SXueming Li 	struct mlx5_bond_info bond_info;
1969f926cce3SXueming Li 	int ret = -1;
19702eb4d010SOphir Munk 
19712eb4d010SOphir Munk 	if (rte_eal_process_type() == RTE_PROC_PRIMARY)
19722eb4d010SOphir Munk 		mlx5_pmd_socket_init();
19732eb4d010SOphir Munk 	ret = mlx5_init_once();
19742eb4d010SOphir Munk 	if (ret) {
19752eb4d010SOphir Munk 		DRV_LOG(ERR, "unable to init PMD global data: %s",
19762eb4d010SOphir Munk 			strerror(rte_errno));
19772eb4d010SOphir Munk 		return -rte_errno;
19782eb4d010SOphir Munk 	}
19792eb4d010SOphir Munk 	errno = 0;
19802eb4d010SOphir Munk 	ibv_list = mlx5_glue->get_device_list(&ret);
19812eb4d010SOphir Munk 	if (!ibv_list) {
19822eb4d010SOphir Munk 		rte_errno = errno ? errno : ENOSYS;
19832eb4d010SOphir Munk 		DRV_LOG(ERR, "cannot list devices, is ib_uverbs loaded?");
19842eb4d010SOphir Munk 		return -rte_errno;
19852eb4d010SOphir Munk 	}
19862eb4d010SOphir Munk 	/*
19872eb4d010SOphir Munk 	 * First scan the list of all Infiniband devices to find
19882eb4d010SOphir Munk 	 * matching ones, gathering into the list.
19892eb4d010SOphir Munk 	 */
19902eb4d010SOphir Munk 	struct ibv_device *ibv_match[ret + 1];
19912eb4d010SOphir Munk 	int nl_route = mlx5_nl_init(NETLINK_ROUTE);
19922eb4d010SOphir Munk 	int nl_rdma = mlx5_nl_init(NETLINK_RDMA);
19932eb4d010SOphir Munk 	unsigned int i;
19942eb4d010SOphir Munk 
19952eb4d010SOphir Munk 	while (ret-- > 0) {
19962eb4d010SOphir Munk 		struct rte_pci_addr pci_addr;
19972eb4d010SOphir Munk 
19982eb4d010SOphir Munk 		DRV_LOG(DEBUG, "checking device \"%s\"", ibv_list[ret]->name);
19992eb4d010SOphir Munk 		bd = mlx5_device_bond_pci_match
2000f5f4c482SXueming Li 				(ibv_list[ret], &owner_pci, nl_rdma, owner_id,
2001f5f4c482SXueming Li 				 &bond_info);
20022eb4d010SOphir Munk 		if (bd >= 0) {
20032eb4d010SOphir Munk 			/*
20042eb4d010SOphir Munk 			 * Bonding device detected. Only one match is allowed,
20052eb4d010SOphir Munk 			 * the bonding is supported over multi-port IB device,
20062eb4d010SOphir Munk 			 * there should be no matches on representor PCI
20072eb4d010SOphir Munk 			 * functions or non VF LAG bonding devices with
20082eb4d010SOphir Munk 			 * specified address.
20092eb4d010SOphir Munk 			 */
20102eb4d010SOphir Munk 			if (nd) {
20112eb4d010SOphir Munk 				DRV_LOG(ERR,
20122eb4d010SOphir Munk 					"multiple PCI match on bonding device"
20132eb4d010SOphir Munk 					"\"%s\" found", ibv_list[ret]->name);
20142eb4d010SOphir Munk 				rte_errno = ENOENT;
20152eb4d010SOphir Munk 				ret = -rte_errno;
20162eb4d010SOphir Munk 				goto exit;
20172eb4d010SOphir Munk 			}
2018f926cce3SXueming Li 			/* Amend owner pci address if owner PF ID specified. */
2019f926cce3SXueming Li 			if (eth_da.nb_representor_ports)
202008c2772fSXueming Li 				owner_pci.function += owner_id;
20212eb4d010SOphir Munk 			DRV_LOG(INFO, "PCI information matches for"
20222eb4d010SOphir Munk 				      " slave %d bonding device \"%s\"",
20232eb4d010SOphir Munk 				      bd, ibv_list[ret]->name);
20242eb4d010SOphir Munk 			ibv_match[nd++] = ibv_list[ret];
20252eb4d010SOphir Munk 			break;
2026f926cce3SXueming Li 		} else {
2027f926cce3SXueming Li 			/* Bonding device not found. */
20282eb4d010SOphir Munk 			if (mlx5_dev_to_pci_addr
20292eb4d010SOphir Munk 				(ibv_list[ret]->ibdev_path, &pci_addr))
20302eb4d010SOphir Munk 				continue;
2031f926cce3SXueming Li 			if (owner_pci.domain != pci_addr.domain ||
2032f926cce3SXueming Li 			    owner_pci.bus != pci_addr.bus ||
2033f926cce3SXueming Li 			    owner_pci.devid != pci_addr.devid ||
2034f926cce3SXueming Li 			    owner_pci.function != pci_addr.function)
20352eb4d010SOphir Munk 				continue;
20362eb4d010SOphir Munk 			DRV_LOG(INFO, "PCI information matches for device \"%s\"",
20372eb4d010SOphir Munk 				ibv_list[ret]->name);
20382eb4d010SOphir Munk 			ibv_match[nd++] = ibv_list[ret];
20392eb4d010SOphir Munk 		}
2040f926cce3SXueming Li 	}
20412eb4d010SOphir Munk 	ibv_match[nd] = NULL;
20422eb4d010SOphir Munk 	if (!nd) {
20432eb4d010SOphir Munk 		/* No device matches, just complain and bail out. */
20442eb4d010SOphir Munk 		DRV_LOG(WARNING,
20452eb4d010SOphir Munk 			"no Verbs device matches PCI device " PCI_PRI_FMT ","
20462eb4d010SOphir Munk 			" are kernel drivers loaded?",
2047f926cce3SXueming Li 			owner_pci.domain, owner_pci.bus,
2048f926cce3SXueming Li 			owner_pci.devid, owner_pci.function);
20492eb4d010SOphir Munk 		rte_errno = ENOENT;
20502eb4d010SOphir Munk 		ret = -rte_errno;
20512eb4d010SOphir Munk 		goto exit;
20522eb4d010SOphir Munk 	}
20532eb4d010SOphir Munk 	if (nd == 1) {
20542eb4d010SOphir Munk 		/*
20552eb4d010SOphir Munk 		 * Found single matching device may have multiple ports.
20562eb4d010SOphir Munk 		 * Each port may be representor, we have to check the port
20572eb4d010SOphir Munk 		 * number and check the representors existence.
20582eb4d010SOphir Munk 		 */
20592eb4d010SOphir Munk 		if (nl_rdma >= 0)
20602eb4d010SOphir Munk 			np = mlx5_nl_portnum(nl_rdma, ibv_match[0]->name);
20612eb4d010SOphir Munk 		if (!np)
20622eb4d010SOphir Munk 			DRV_LOG(WARNING, "can not get IB device \"%s\""
20632eb4d010SOphir Munk 					 " ports number", ibv_match[0]->name);
20642eb4d010SOphir Munk 		if (bd >= 0 && !np) {
20652eb4d010SOphir Munk 			DRV_LOG(ERR, "can not get ports"
20662eb4d010SOphir Munk 				     " for bonding device");
20672eb4d010SOphir Munk 			rte_errno = ENOENT;
20682eb4d010SOphir Munk 			ret = -rte_errno;
20692eb4d010SOphir Munk 			goto exit;
20702eb4d010SOphir Munk 		}
20712eb4d010SOphir Munk 	}
20722eb4d010SOphir Munk #ifndef HAVE_MLX5DV_DR_DEVX_PORT
20732eb4d010SOphir Munk 	if (bd >= 0) {
20742eb4d010SOphir Munk 		/*
20752eb4d010SOphir Munk 		 * This may happen if there is VF LAG kernel support and
20762eb4d010SOphir Munk 		 * application is compiled with older rdma_core library.
20772eb4d010SOphir Munk 		 */
20782eb4d010SOphir Munk 		DRV_LOG(ERR,
20792eb4d010SOphir Munk 			"No kernel/verbs support for VF LAG bonding found.");
20802eb4d010SOphir Munk 		rte_errno = ENOTSUP;
20812eb4d010SOphir Munk 		ret = -rte_errno;
20822eb4d010SOphir Munk 		goto exit;
20832eb4d010SOphir Munk 	}
20842eb4d010SOphir Munk #endif
20852eb4d010SOphir Munk 	/*
20862eb4d010SOphir Munk 	 * Now we can determine the maximal
20872eb4d010SOphir Munk 	 * amount of devices to be spawned.
20882eb4d010SOphir Munk 	 */
20892175c4dcSSuanming Mou 	list = mlx5_malloc(MLX5_MEM_ZERO,
20902eb4d010SOphir Munk 			   sizeof(struct mlx5_dev_spawn_data) *
20912eb4d010SOphir Munk 			   (np ? np : nd),
20922175c4dcSSuanming Mou 			   RTE_CACHE_LINE_SIZE, SOCKET_ID_ANY);
20932eb4d010SOphir Munk 	if (!list) {
20942eb4d010SOphir Munk 		DRV_LOG(ERR, "spawn data array allocation failure");
20952eb4d010SOphir Munk 		rte_errno = ENOMEM;
20962eb4d010SOphir Munk 		ret = -rte_errno;
20972eb4d010SOphir Munk 		goto exit;
20982eb4d010SOphir Munk 	}
20992eb4d010SOphir Munk 	if (bd >= 0 || np > 1) {
21002eb4d010SOphir Munk 		/*
21012eb4d010SOphir Munk 		 * Single IB device with multiple ports found,
21022eb4d010SOphir Munk 		 * it may be E-Switch master device and representors.
21032eb4d010SOphir Munk 		 * We have to perform identification through the ports.
21042eb4d010SOphir Munk 		 */
21052eb4d010SOphir Munk 		MLX5_ASSERT(nl_rdma >= 0);
21062eb4d010SOphir Munk 		MLX5_ASSERT(ns == 0);
21072eb4d010SOphir Munk 		MLX5_ASSERT(nd == 1);
21082eb4d010SOphir Munk 		MLX5_ASSERT(np);
21092eb4d010SOphir Munk 		for (i = 1; i <= np; ++i) {
2110f5f4c482SXueming Li 			list[ns].bond_info = &bond_info;
21112eb4d010SOphir Munk 			list[ns].max_port = np;
2112834a9019SOphir Munk 			list[ns].phys_port = i;
2113834a9019SOphir Munk 			list[ns].phys_dev = ibv_match[0];
21142eb4d010SOphir Munk 			list[ns].eth_dev = NULL;
21152eb4d010SOphir Munk 			list[ns].pci_dev = pci_dev;
21162eb4d010SOphir Munk 			list[ns].pf_bond = bd;
21172eb4d010SOphir Munk 			list[ns].ifindex = mlx5_nl_ifindex
2118834a9019SOphir Munk 				(nl_rdma,
2119834a9019SOphir Munk 				mlx5_os_get_dev_device_name
2120834a9019SOphir Munk 						(list[ns].phys_dev), i);
21212eb4d010SOphir Munk 			if (!list[ns].ifindex) {
21222eb4d010SOphir Munk 				/*
21232eb4d010SOphir Munk 				 * No network interface index found for the
21242eb4d010SOphir Munk 				 * specified port, it means there is no
21252eb4d010SOphir Munk 				 * representor on this port. It's OK,
21262eb4d010SOphir Munk 				 * there can be disabled ports, for example
21272eb4d010SOphir Munk 				 * if sriov_numvfs < sriov_totalvfs.
21282eb4d010SOphir Munk 				 */
21292eb4d010SOphir Munk 				continue;
21302eb4d010SOphir Munk 			}
21312eb4d010SOphir Munk 			ret = -1;
21322eb4d010SOphir Munk 			if (nl_route >= 0)
21332eb4d010SOphir Munk 				ret = mlx5_nl_switch_info
21342eb4d010SOphir Munk 					       (nl_route,
21352eb4d010SOphir Munk 						list[ns].ifindex,
21362eb4d010SOphir Munk 						&list[ns].info);
21372eb4d010SOphir Munk 			if (ret || (!list[ns].info.representor &&
21382eb4d010SOphir Munk 				    !list[ns].info.master)) {
21392eb4d010SOphir Munk 				/*
21402eb4d010SOphir Munk 				 * We failed to recognize representors with
21412eb4d010SOphir Munk 				 * Netlink, let's try to perform the task
21422eb4d010SOphir Munk 				 * with sysfs.
21432eb4d010SOphir Munk 				 */
21442eb4d010SOphir Munk 				ret =  mlx5_sysfs_switch_info
21452eb4d010SOphir Munk 						(list[ns].ifindex,
21462eb4d010SOphir Munk 						 &list[ns].info);
21472eb4d010SOphir Munk 			}
21482a87415cSMichael Baum #ifdef HAVE_MLX5DV_DR_DEVX_PORT
21492eb4d010SOphir Munk 			if (!ret && bd >= 0) {
21502eb4d010SOphir Munk 				switch (list[ns].info.name_type) {
21512eb4d010SOphir Munk 				case MLX5_PHYS_PORT_NAME_TYPE_UPLINK:
21522eb4d010SOphir Munk 					if (list[ns].info.port_name == bd)
21532eb4d010SOphir Munk 						ns++;
21542eb4d010SOphir Munk 					break;
2155420bbdaeSViacheslav Ovsiienko 				case MLX5_PHYS_PORT_NAME_TYPE_PFHPF:
2156420bbdaeSViacheslav Ovsiienko 					/* Fallthrough */
21572eb4d010SOphir Munk 				case MLX5_PHYS_PORT_NAME_TYPE_PFVF:
2158cb95feefSXueming Li 					/* Fallthrough */
2159cb95feefSXueming Li 				case MLX5_PHYS_PORT_NAME_TYPE_PFSF:
21602eb4d010SOphir Munk 					if (list[ns].info.pf_num == bd)
21612eb4d010SOphir Munk 						ns++;
21622eb4d010SOphir Munk 					break;
21632eb4d010SOphir Munk 				default:
21642eb4d010SOphir Munk 					break;
21652eb4d010SOphir Munk 				}
21662eb4d010SOphir Munk 				continue;
21672eb4d010SOphir Munk 			}
21682a87415cSMichael Baum #endif
21692eb4d010SOphir Munk 			if (!ret && (list[ns].info.representor ^
21702eb4d010SOphir Munk 				     list[ns].info.master))
21712eb4d010SOphir Munk 				ns++;
21722eb4d010SOphir Munk 		}
21732eb4d010SOphir Munk 		if (!ns) {
21742eb4d010SOphir Munk 			DRV_LOG(ERR,
21752eb4d010SOphir Munk 				"unable to recognize master/representors"
21762eb4d010SOphir Munk 				" on the IB device with multiple ports");
21772eb4d010SOphir Munk 			rte_errno = ENOENT;
21782eb4d010SOphir Munk 			ret = -rte_errno;
21792eb4d010SOphir Munk 			goto exit;
21802eb4d010SOphir Munk 		}
21812eb4d010SOphir Munk 	} else {
21822eb4d010SOphir Munk 		/*
21832eb4d010SOphir Munk 		 * The existence of several matching entries (nd > 1) means
21842eb4d010SOphir Munk 		 * port representors have been instantiated. No existing Verbs
21852eb4d010SOphir Munk 		 * call nor sysfs entries can tell them apart, this can only
21862eb4d010SOphir Munk 		 * be done through Netlink calls assuming kernel drivers are
21872eb4d010SOphir Munk 		 * recent enough to support them.
21882eb4d010SOphir Munk 		 *
21892eb4d010SOphir Munk 		 * In the event of identification failure through Netlink,
21902eb4d010SOphir Munk 		 * try again through sysfs, then:
21912eb4d010SOphir Munk 		 *
21922eb4d010SOphir Munk 		 * 1. A single IB device matches (nd == 1) with single
21932eb4d010SOphir Munk 		 *    port (np=0/1) and is not a representor, assume
21942eb4d010SOphir Munk 		 *    no switch support.
21952eb4d010SOphir Munk 		 *
21962eb4d010SOphir Munk 		 * 2. Otherwise no safe assumptions can be made;
21972eb4d010SOphir Munk 		 *    complain louder and bail out.
21982eb4d010SOphir Munk 		 */
21992eb4d010SOphir Munk 		for (i = 0; i != nd; ++i) {
22002eb4d010SOphir Munk 			memset(&list[ns].info, 0, sizeof(list[ns].info));
2201f5f4c482SXueming Li 			list[ns].bond_info = NULL;
22022eb4d010SOphir Munk 			list[ns].max_port = 1;
2203834a9019SOphir Munk 			list[ns].phys_port = 1;
2204834a9019SOphir Munk 			list[ns].phys_dev = ibv_match[i];
22052eb4d010SOphir Munk 			list[ns].eth_dev = NULL;
22062eb4d010SOphir Munk 			list[ns].pci_dev = pci_dev;
22072eb4d010SOphir Munk 			list[ns].pf_bond = -1;
22082eb4d010SOphir Munk 			list[ns].ifindex = 0;
22092eb4d010SOphir Munk 			if (nl_rdma >= 0)
22102eb4d010SOphir Munk 				list[ns].ifindex = mlx5_nl_ifindex
2211834a9019SOphir Munk 				(nl_rdma,
2212834a9019SOphir Munk 				mlx5_os_get_dev_device_name
2213834a9019SOphir Munk 						(list[ns].phys_dev), 1);
22142eb4d010SOphir Munk 			if (!list[ns].ifindex) {
22152eb4d010SOphir Munk 				char ifname[IF_NAMESIZE];
22162eb4d010SOphir Munk 
22172eb4d010SOphir Munk 				/*
22182eb4d010SOphir Munk 				 * Netlink failed, it may happen with old
22192eb4d010SOphir Munk 				 * ib_core kernel driver (before 4.16).
22202eb4d010SOphir Munk 				 * We can assume there is old driver because
22212eb4d010SOphir Munk 				 * here we are processing single ports IB
22222eb4d010SOphir Munk 				 * devices. Let's try sysfs to retrieve
22232eb4d010SOphir Munk 				 * the ifindex. The method works for
22242eb4d010SOphir Munk 				 * master device only.
22252eb4d010SOphir Munk 				 */
22262eb4d010SOphir Munk 				if (nd > 1) {
22272eb4d010SOphir Munk 					/*
22282eb4d010SOphir Munk 					 * Multiple devices found, assume
22292eb4d010SOphir Munk 					 * representors, can not distinguish
22302eb4d010SOphir Munk 					 * master/representor and retrieve
22312eb4d010SOphir Munk 					 * ifindex via sysfs.
22322eb4d010SOphir Munk 					 */
22332eb4d010SOphir Munk 					continue;
22342eb4d010SOphir Munk 				}
2235aec086c9SMatan Azrad 				ret = mlx5_get_ifname_sysfs
2236aec086c9SMatan Azrad 					(ibv_match[i]->ibdev_path, ifname);
22372eb4d010SOphir Munk 				if (!ret)
22382eb4d010SOphir Munk 					list[ns].ifindex =
22392eb4d010SOphir Munk 						if_nametoindex(ifname);
22402eb4d010SOphir Munk 				if (!list[ns].ifindex) {
22412eb4d010SOphir Munk 					/*
22422eb4d010SOphir Munk 					 * No network interface index found
22432eb4d010SOphir Munk 					 * for the specified device, it means
22442eb4d010SOphir Munk 					 * there it is neither representor
22452eb4d010SOphir Munk 					 * nor master.
22462eb4d010SOphir Munk 					 */
22472eb4d010SOphir Munk 					continue;
22482eb4d010SOphir Munk 				}
22492eb4d010SOphir Munk 			}
22502eb4d010SOphir Munk 			ret = -1;
22512eb4d010SOphir Munk 			if (nl_route >= 0)
22522eb4d010SOphir Munk 				ret = mlx5_nl_switch_info
22532eb4d010SOphir Munk 					       (nl_route,
22542eb4d010SOphir Munk 						list[ns].ifindex,
22552eb4d010SOphir Munk 						&list[ns].info);
22562eb4d010SOphir Munk 			if (ret || (!list[ns].info.representor &&
22572eb4d010SOphir Munk 				    !list[ns].info.master)) {
22582eb4d010SOphir Munk 				/*
22592eb4d010SOphir Munk 				 * We failed to recognize representors with
22602eb4d010SOphir Munk 				 * Netlink, let's try to perform the task
22612eb4d010SOphir Munk 				 * with sysfs.
22622eb4d010SOphir Munk 				 */
22632eb4d010SOphir Munk 				ret =  mlx5_sysfs_switch_info
22642eb4d010SOphir Munk 						(list[ns].ifindex,
22652eb4d010SOphir Munk 						 &list[ns].info);
22662eb4d010SOphir Munk 			}
22672eb4d010SOphir Munk 			if (!ret && (list[ns].info.representor ^
22682eb4d010SOphir Munk 				     list[ns].info.master)) {
22692eb4d010SOphir Munk 				ns++;
22702eb4d010SOphir Munk 			} else if ((nd == 1) &&
22712eb4d010SOphir Munk 				   !list[ns].info.representor &&
22722eb4d010SOphir Munk 				   !list[ns].info.master) {
22732eb4d010SOphir Munk 				/*
22742eb4d010SOphir Munk 				 * Single IB device with
22752eb4d010SOphir Munk 				 * one physical port and
22762eb4d010SOphir Munk 				 * attached network device.
22772eb4d010SOphir Munk 				 * May be SRIOV is not enabled
22782eb4d010SOphir Munk 				 * or there is no representors.
22792eb4d010SOphir Munk 				 */
22802eb4d010SOphir Munk 				DRV_LOG(INFO, "no E-Switch support detected");
22812eb4d010SOphir Munk 				ns++;
22822eb4d010SOphir Munk 				break;
22832eb4d010SOphir Munk 			}
22842eb4d010SOphir Munk 		}
22852eb4d010SOphir Munk 		if (!ns) {
22862eb4d010SOphir Munk 			DRV_LOG(ERR,
22872eb4d010SOphir Munk 				"unable to recognize master/representors"
22882eb4d010SOphir Munk 				" on the multiple IB devices");
22892eb4d010SOphir Munk 			rte_errno = ENOENT;
22902eb4d010SOphir Munk 			ret = -rte_errno;
22912eb4d010SOphir Munk 			goto exit;
22922eb4d010SOphir Munk 		}
22932eb4d010SOphir Munk 	}
22942eb4d010SOphir Munk 	MLX5_ASSERT(ns);
22952eb4d010SOphir Munk 	/*
22962eb4d010SOphir Munk 	 * Sort list to probe devices in natural order for users convenience
22972eb4d010SOphir Munk 	 * (i.e. master first, then representors from lowest to highest ID).
22982eb4d010SOphir Munk 	 */
22992eb4d010SOphir Munk 	qsort(list, ns, sizeof(*list), mlx5_dev_spawn_data_cmp);
23002eb4d010SOphir Munk 	/* Device specific configuration. */
23012eb4d010SOphir Munk 	switch (pci_dev->id.device_id) {
23022eb4d010SOphir Munk 	case PCI_DEVICE_ID_MELLANOX_CONNECTX4VF:
23032eb4d010SOphir Munk 	case PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF:
23042eb4d010SOphir Munk 	case PCI_DEVICE_ID_MELLANOX_CONNECTX5VF:
23052eb4d010SOphir Munk 	case PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF:
23062eb4d010SOphir Munk 	case PCI_DEVICE_ID_MELLANOX_CONNECTX5BFVF:
23072eb4d010SOphir Munk 	case PCI_DEVICE_ID_MELLANOX_CONNECTX6VF:
23083ea12cadSRaslan Darawsheh 	case PCI_DEVICE_ID_MELLANOX_CONNECTXVF:
2309d462a83cSMichael Baum 		dev_config_vf = 1;
23102eb4d010SOphir Munk 		break;
23112eb4d010SOphir Munk 	default:
2312d462a83cSMichael Baum 		dev_config_vf = 0;
23132eb4d010SOphir Munk 		break;
23142eb4d010SOphir Munk 	}
2315f926cce3SXueming Li 	if (eth_da.type != RTE_ETH_REPRESENTOR_NONE) {
2316f926cce3SXueming Li 		/* Set devargs default values. */
2317f926cce3SXueming Li 		if (eth_da.nb_mh_controllers == 0) {
2318f926cce3SXueming Li 			eth_da.nb_mh_controllers = 1;
2319f926cce3SXueming Li 			eth_da.mh_controllers[0] = 0;
2320f926cce3SXueming Li 		}
2321f926cce3SXueming Li 		if (eth_da.nb_ports == 0 && ns > 0) {
2322f926cce3SXueming Li 			if (list[0].pf_bond >= 0 && list[0].info.representor)
2323f926cce3SXueming Li 				DRV_LOG(WARNING, "Representor on Bonding device should use pf#vf# syntax: %s",
2324f926cce3SXueming Li 					pci_dev->device.devargs->args);
2325f926cce3SXueming Li 			eth_da.nb_ports = 1;
2326f926cce3SXueming Li 			eth_da.ports[0] = list[0].info.pf_num;
2327f926cce3SXueming Li 		}
2328f926cce3SXueming Li 		if (eth_da.nb_representor_ports == 0) {
2329f926cce3SXueming Li 			eth_da.nb_representor_ports = 1;
2330f926cce3SXueming Li 			eth_da.representor_ports[0] = 0;
2331f926cce3SXueming Li 		}
2332f926cce3SXueming Li 	}
23332eb4d010SOphir Munk 	for (i = 0; i != ns; ++i) {
23342eb4d010SOphir Munk 		uint32_t restore;
23352eb4d010SOphir Munk 
2336d462a83cSMichael Baum 		/* Default configuration. */
2337d462a83cSMichael Baum 		memset(&dev_config, 0, sizeof(struct mlx5_dev_config));
2338d462a83cSMichael Baum 		dev_config.vf = dev_config_vf;
2339d462a83cSMichael Baum 		dev_config.mps = MLX5_ARG_UNSET;
2340d462a83cSMichael Baum 		dev_config.dbnc = MLX5_ARG_UNSET;
2341d462a83cSMichael Baum 		dev_config.rx_vec_en = 1;
2342d462a83cSMichael Baum 		dev_config.txq_inline_max = MLX5_ARG_UNSET;
2343d462a83cSMichael Baum 		dev_config.txq_inline_min = MLX5_ARG_UNSET;
2344d462a83cSMichael Baum 		dev_config.txq_inline_mpw = MLX5_ARG_UNSET;
2345d462a83cSMichael Baum 		dev_config.txqs_inline = MLX5_ARG_UNSET;
2346d462a83cSMichael Baum 		dev_config.vf_nl_en = 1;
2347d462a83cSMichael Baum 		dev_config.mr_ext_memseg_en = 1;
2348d462a83cSMichael Baum 		dev_config.mprq.max_memcpy_len = MLX5_MPRQ_MEMCPY_DEFAULT_LEN;
2349d462a83cSMichael Baum 		dev_config.mprq.min_rxqs_num = MLX5_MPRQ_MIN_RXQS;
2350d462a83cSMichael Baum 		dev_config.dv_esw_en = 1;
2351d462a83cSMichael Baum 		dev_config.dv_flow_en = 1;
2352d462a83cSMichael Baum 		dev_config.decap_en = 1;
2353d462a83cSMichael Baum 		dev_config.log_hp_size = MLX5_ARG_UNSET;
23542eb4d010SOphir Munk 		list[i].eth_dev = mlx5_dev_spawn(&pci_dev->device,
23552eb4d010SOphir Munk 						 &list[i],
2356cb95feefSXueming Li 						 &dev_config,
2357cb95feefSXueming Li 						 &eth_da);
23582eb4d010SOphir Munk 		if (!list[i].eth_dev) {
23592eb4d010SOphir Munk 			if (rte_errno != EBUSY && rte_errno != EEXIST)
23602eb4d010SOphir Munk 				break;
23612eb4d010SOphir Munk 			/* Device is disabled or already spawned. Ignore it. */
23622eb4d010SOphir Munk 			continue;
23632eb4d010SOphir Munk 		}
23642eb4d010SOphir Munk 		restore = list[i].eth_dev->data->dev_flags;
23652eb4d010SOphir Munk 		rte_eth_copy_pci_info(list[i].eth_dev, pci_dev);
23662eb4d010SOphir Munk 		/* Restore non-PCI flags cleared by the above call. */
23672eb4d010SOphir Munk 		list[i].eth_dev->data->dev_flags |= restore;
23682eb4d010SOphir Munk 		rte_eth_dev_probing_finish(list[i].eth_dev);
23692eb4d010SOphir Munk 	}
23702eb4d010SOphir Munk 	if (i != ns) {
23712eb4d010SOphir Munk 		DRV_LOG(ERR,
23722eb4d010SOphir Munk 			"probe of PCI device " PCI_PRI_FMT " aborted after"
23732eb4d010SOphir Munk 			" encountering an error: %s",
2374f926cce3SXueming Li 			owner_pci.domain, owner_pci.bus,
2375f926cce3SXueming Li 			owner_pci.devid, owner_pci.function,
23762eb4d010SOphir Munk 			strerror(rte_errno));
23772eb4d010SOphir Munk 		ret = -rte_errno;
23782eb4d010SOphir Munk 		/* Roll back. */
23792eb4d010SOphir Munk 		while (i--) {
23802eb4d010SOphir Munk 			if (!list[i].eth_dev)
23812eb4d010SOphir Munk 				continue;
23822eb4d010SOphir Munk 			mlx5_dev_close(list[i].eth_dev);
23832eb4d010SOphir Munk 			/* mac_addrs must not be freed because in dev_private */
23842eb4d010SOphir Munk 			list[i].eth_dev->data->mac_addrs = NULL;
23852eb4d010SOphir Munk 			claim_zero(rte_eth_dev_release_port(list[i].eth_dev));
23862eb4d010SOphir Munk 		}
23872eb4d010SOphir Munk 		/* Restore original error. */
23882eb4d010SOphir Munk 		rte_errno = -ret;
23892eb4d010SOphir Munk 	} else {
23902eb4d010SOphir Munk 		ret = 0;
23912eb4d010SOphir Munk 	}
23922eb4d010SOphir Munk exit:
23932eb4d010SOphir Munk 	/*
23942eb4d010SOphir Munk 	 * Do the routine cleanup:
23952eb4d010SOphir Munk 	 * - close opened Netlink sockets
23962eb4d010SOphir Munk 	 * - free allocated spawn data array
23972eb4d010SOphir Munk 	 * - free the Infiniband device list
23982eb4d010SOphir Munk 	 */
23992eb4d010SOphir Munk 	if (nl_rdma >= 0)
24002eb4d010SOphir Munk 		close(nl_rdma);
24012eb4d010SOphir Munk 	if (nl_route >= 0)
24022eb4d010SOphir Munk 		close(nl_route);
24032eb4d010SOphir Munk 	if (list)
24042175c4dcSSuanming Mou 		mlx5_free(list);
24052eb4d010SOphir Munk 	MLX5_ASSERT(ibv_list);
24062eb4d010SOphir Munk 	mlx5_glue->free_device_list(ibv_list);
24072eb4d010SOphir Munk 	return ret;
24082eb4d010SOphir Munk }
24092eb4d010SOphir Munk 
241008c2772fSXueming Li /**
241108c2772fSXueming Li  * DPDK callback to register a PCI device.
241208c2772fSXueming Li  *
241308c2772fSXueming Li  * This function spawns Ethernet devices out of a given PCI device.
241408c2772fSXueming Li  *
241508c2772fSXueming Li  * @param[in] pci_drv
241608c2772fSXueming Li  *   PCI driver structure (mlx5_driver).
241708c2772fSXueming Li  * @param[in] pci_dev
241808c2772fSXueming Li  *   PCI device information.
241908c2772fSXueming Li  *
242008c2772fSXueming Li  * @return
242108c2772fSXueming Li  *   0 on success, a negative errno value otherwise and rte_errno is set.
242208c2772fSXueming Li  */
242308c2772fSXueming Li int
242408c2772fSXueming Li mlx5_os_pci_probe(struct rte_pci_driver *pci_drv __rte_unused,
242508c2772fSXueming Li 		  struct rte_pci_device *pci_dev)
242608c2772fSXueming Li {
242708c2772fSXueming Li 	struct rte_eth_devargs eth_da = { .type = RTE_ETH_REPRESENTOR_NONE };
242808c2772fSXueming Li 	int ret = 0;
242908c2772fSXueming Li 	uint16_t p;
243008c2772fSXueming Li 
243108c2772fSXueming Li 	if (pci_dev->device.devargs) {
243208c2772fSXueming Li 		/* Parse representor information from device argument. */
243308c2772fSXueming Li 		if (pci_dev->device.devargs->cls_str)
243408c2772fSXueming Li 			ret = rte_eth_devargs_parse
243508c2772fSXueming Li 				(pci_dev->device.devargs->cls_str, &eth_da);
243608c2772fSXueming Li 		if (ret) {
243708c2772fSXueming Li 			DRV_LOG(ERR, "failed to parse device arguments: %s",
243808c2772fSXueming Li 				pci_dev->device.devargs->cls_str);
243908c2772fSXueming Li 			return -rte_errno;
244008c2772fSXueming Li 		}
244108c2772fSXueming Li 		if (eth_da.type == RTE_ETH_REPRESENTOR_NONE) {
244208c2772fSXueming Li 			/* Support legacy device argument */
244308c2772fSXueming Li 			ret = rte_eth_devargs_parse
244408c2772fSXueming Li 				(pci_dev->device.devargs->args, &eth_da);
244508c2772fSXueming Li 			if (ret) {
244608c2772fSXueming Li 				DRV_LOG(ERR, "failed to parse device arguments: %s",
244708c2772fSXueming Li 					pci_dev->device.devargs->args);
244808c2772fSXueming Li 				return -rte_errno;
244908c2772fSXueming Li 			}
245008c2772fSXueming Li 		}
245108c2772fSXueming Li 	}
245208c2772fSXueming Li 
245308c2772fSXueming Li 	if (eth_da.nb_ports > 0) {
245408c2772fSXueming Li 		/* Iterate all port if devargs pf is range: "pf[0-1]vf[...]". */
245508c2772fSXueming Li 		for (p = 0; p < eth_da.nb_ports; p++)
245608c2772fSXueming Li 			ret = mlx5_os_pci_probe_pf(pci_dev, &eth_da,
245708c2772fSXueming Li 						   eth_da.ports[p]);
245808c2772fSXueming Li 	} else {
245908c2772fSXueming Li 		ret = mlx5_os_pci_probe_pf(pci_dev, &eth_da, 0);
246008c2772fSXueming Li 	}
246108c2772fSXueming Li 	return ret;
246208c2772fSXueming Li }
246308c2772fSXueming Li 
24642eb4d010SOphir Munk static int
24652eb4d010SOphir Munk mlx5_config_doorbell_mapping_env(const struct mlx5_dev_config *config)
24662eb4d010SOphir Munk {
24672eb4d010SOphir Munk 	char *env;
24682eb4d010SOphir Munk 	int value;
24692eb4d010SOphir Munk 
24702eb4d010SOphir Munk 	MLX5_ASSERT(rte_eal_process_type() == RTE_PROC_PRIMARY);
24712eb4d010SOphir Munk 	/* Get environment variable to store. */
24722eb4d010SOphir Munk 	env = getenv(MLX5_SHUT_UP_BF);
24732eb4d010SOphir Munk 	value = env ? !!strcmp(env, "0") : MLX5_ARG_UNSET;
24742eb4d010SOphir Munk 	if (config->dbnc == MLX5_ARG_UNSET)
24752eb4d010SOphir Munk 		setenv(MLX5_SHUT_UP_BF, MLX5_SHUT_UP_BF_DEFAULT, 1);
24762eb4d010SOphir Munk 	else
24772eb4d010SOphir Munk 		setenv(MLX5_SHUT_UP_BF,
24782eb4d010SOphir Munk 		       config->dbnc == MLX5_TXDB_NCACHED ? "1" : "0", 1);
24792eb4d010SOphir Munk 	return value;
24802eb4d010SOphir Munk }
24812eb4d010SOphir Munk 
24822eb4d010SOphir Munk static void
24832eb4d010SOphir Munk mlx5_restore_doorbell_mapping_env(int value)
24842eb4d010SOphir Munk {
24852eb4d010SOphir Munk 	MLX5_ASSERT(rte_eal_process_type() == RTE_PROC_PRIMARY);
24862eb4d010SOphir Munk 	/* Restore the original environment variable state. */
24872eb4d010SOphir Munk 	if (value == MLX5_ARG_UNSET)
24882eb4d010SOphir Munk 		unsetenv(MLX5_SHUT_UP_BF);
24892eb4d010SOphir Munk 	else
24902eb4d010SOphir Munk 		setenv(MLX5_SHUT_UP_BF, value ? "1" : "0", 1);
24912eb4d010SOphir Munk }
24922eb4d010SOphir Munk 
24932eb4d010SOphir Munk /**
24942eb4d010SOphir Munk  * Extract pdn of PD object using DV API.
24952eb4d010SOphir Munk  *
24962eb4d010SOphir Munk  * @param[in] pd
24972eb4d010SOphir Munk  *   Pointer to the verbs PD object.
24982eb4d010SOphir Munk  * @param[out] pdn
24992eb4d010SOphir Munk  *   Pointer to the PD object number variable.
25002eb4d010SOphir Munk  *
25012eb4d010SOphir Munk  * @return
25022eb4d010SOphir Munk  *   0 on success, error value otherwise.
25032eb4d010SOphir Munk  */
25042eb4d010SOphir Munk int
25052eb4d010SOphir Munk mlx5_os_get_pdn(void *pd, uint32_t *pdn)
25062eb4d010SOphir Munk {
25072eb4d010SOphir Munk #ifdef HAVE_IBV_FLOW_DV_SUPPORT
25082eb4d010SOphir Munk 	struct mlx5dv_obj obj;
25092eb4d010SOphir Munk 	struct mlx5dv_pd pd_info;
25102eb4d010SOphir Munk 	int ret = 0;
25112eb4d010SOphir Munk 
25122eb4d010SOphir Munk 	obj.pd.in = pd;
25132eb4d010SOphir Munk 	obj.pd.out = &pd_info;
25142eb4d010SOphir Munk 	ret = mlx5_glue->dv_init_obj(&obj, MLX5DV_OBJ_PD);
25152eb4d010SOphir Munk 	if (ret) {
25162eb4d010SOphir Munk 		DRV_LOG(DEBUG, "Fail to get PD object info");
25172eb4d010SOphir Munk 		return ret;
25182eb4d010SOphir Munk 	}
25192eb4d010SOphir Munk 	*pdn = pd_info.pdn;
25202eb4d010SOphir Munk 	return 0;
25212eb4d010SOphir Munk #else
25222eb4d010SOphir Munk 	(void)pd;
25232eb4d010SOphir Munk 	(void)pdn;
25242eb4d010SOphir Munk 	return -ENOTSUP;
25252eb4d010SOphir Munk #endif /* HAVE_IBV_FLOW_DV_SUPPORT */
25262eb4d010SOphir Munk }
25272eb4d010SOphir Munk 
25282eb4d010SOphir Munk /**
25292eb4d010SOphir Munk  * Function API to open IB device.
25302eb4d010SOphir Munk  *
25312eb4d010SOphir Munk  * This function calls the Linux glue APIs to open a device.
25322eb4d010SOphir Munk  *
25332eb4d010SOphir Munk  * @param[in] spawn
25342eb4d010SOphir Munk  *   Pointer to the IB device attributes (name, port, etc).
25352eb4d010SOphir Munk  * @param[out] config
25362eb4d010SOphir Munk  *   Pointer to device configuration structure.
25372eb4d010SOphir Munk  * @param[out] sh
25382eb4d010SOphir Munk  *   Pointer to shared context structure.
25392eb4d010SOphir Munk  *
25402eb4d010SOphir Munk  * @return
25412eb4d010SOphir Munk  *   0 on success, a positive error value otherwise.
25422eb4d010SOphir Munk  */
25432eb4d010SOphir Munk int
25442eb4d010SOphir Munk mlx5_os_open_device(const struct mlx5_dev_spawn_data *spawn,
25452eb4d010SOphir Munk 		     const struct mlx5_dev_config *config,
25462eb4d010SOphir Munk 		     struct mlx5_dev_ctx_shared *sh)
25472eb4d010SOphir Munk {
25482eb4d010SOphir Munk 	int dbmap_env;
25492eb4d010SOphir Munk 	int err = 0;
2550d133f4cdSViacheslav Ovsiienko 
2551d133f4cdSViacheslav Ovsiienko 	sh->numa_node = spawn->pci_dev->device.numa_node;
2552d133f4cdSViacheslav Ovsiienko 	pthread_mutex_init(&sh->txpp.mutex, NULL);
25532eb4d010SOphir Munk 	/*
25542eb4d010SOphir Munk 	 * Configure environment variable "MLX5_BF_SHUT_UP"
25552eb4d010SOphir Munk 	 * before the device creation. The rdma_core library
25562eb4d010SOphir Munk 	 * checks the variable at device creation and
25572eb4d010SOphir Munk 	 * stores the result internally.
25582eb4d010SOphir Munk 	 */
25592eb4d010SOphir Munk 	dbmap_env = mlx5_config_doorbell_mapping_env(config);
25602eb4d010SOphir Munk 	/* Try to open IB device with DV first, then usual Verbs. */
25612eb4d010SOphir Munk 	errno = 0;
2562834a9019SOphir Munk 	sh->ctx = mlx5_glue->dv_open_device(spawn->phys_dev);
25632eb4d010SOphir Munk 	if (sh->ctx) {
25642eb4d010SOphir Munk 		sh->devx = 1;
25652eb4d010SOphir Munk 		DRV_LOG(DEBUG, "DevX is supported");
25662eb4d010SOphir Munk 		/* The device is created, no need for environment. */
25672eb4d010SOphir Munk 		mlx5_restore_doorbell_mapping_env(dbmap_env);
25682eb4d010SOphir Munk 	} else {
25692eb4d010SOphir Munk 		/* The environment variable is still configured. */
2570834a9019SOphir Munk 		sh->ctx = mlx5_glue->open_device(spawn->phys_dev);
25712eb4d010SOphir Munk 		err = errno ? errno : ENODEV;
25722eb4d010SOphir Munk 		/*
25732eb4d010SOphir Munk 		 * The environment variable is not needed anymore,
25742eb4d010SOphir Munk 		 * all device creation attempts are completed.
25752eb4d010SOphir Munk 		 */
25762eb4d010SOphir Munk 		mlx5_restore_doorbell_mapping_env(dbmap_env);
25772eb4d010SOphir Munk 		if (!sh->ctx)
25782eb4d010SOphir Munk 			return err;
25792eb4d010SOphir Munk 		DRV_LOG(DEBUG, "DevX is NOT supported");
25802eb4d010SOphir Munk 		err = 0;
25812eb4d010SOphir Munk 	}
258281c3b977SViacheslav Ovsiienko 	if (!err && sh->ctx) {
258381c3b977SViacheslav Ovsiienko 		/* Hint libmlx5 to use PMD allocator for data plane resources */
258481c3b977SViacheslav Ovsiienko 		mlx5_glue->dv_set_context_attr(sh->ctx,
258581c3b977SViacheslav Ovsiienko 			MLX5DV_CTX_ATTR_BUF_ALLOCATORS,
258681c3b977SViacheslav Ovsiienko 			(void *)((uintptr_t)&(struct mlx5dv_ctx_allocators){
258781c3b977SViacheslav Ovsiienko 				.alloc = &mlx5_alloc_verbs_buf,
258881c3b977SViacheslav Ovsiienko 				.free = &mlx5_free_verbs_buf,
258981c3b977SViacheslav Ovsiienko 				.data = sh,
259081c3b977SViacheslav Ovsiienko 			}));
259181c3b977SViacheslav Ovsiienko 	}
25922eb4d010SOphir Munk 	return err;
25932eb4d010SOphir Munk }
25942eb4d010SOphir Munk 
25952eb4d010SOphir Munk /**
25962eb4d010SOphir Munk  * Install shared asynchronous device events handler.
25972eb4d010SOphir Munk  * This function is implemented to support event sharing
25982eb4d010SOphir Munk  * between multiple ports of single IB device.
25992eb4d010SOphir Munk  *
26002eb4d010SOphir Munk  * @param sh
26012eb4d010SOphir Munk  *   Pointer to mlx5_dev_ctx_shared object.
26022eb4d010SOphir Munk  */
26032eb4d010SOphir Munk void
26042eb4d010SOphir Munk mlx5_os_dev_shared_handler_install(struct mlx5_dev_ctx_shared *sh)
26052eb4d010SOphir Munk {
26062eb4d010SOphir Munk 	int ret;
26072eb4d010SOphir Munk 	int flags;
26082eb4d010SOphir Munk 
26092eb4d010SOphir Munk 	sh->intr_handle.fd = -1;
26102eb4d010SOphir Munk 	flags = fcntl(((struct ibv_context *)sh->ctx)->async_fd, F_GETFL);
26112eb4d010SOphir Munk 	ret = fcntl(((struct ibv_context *)sh->ctx)->async_fd,
26122eb4d010SOphir Munk 		    F_SETFL, flags | O_NONBLOCK);
26132eb4d010SOphir Munk 	if (ret) {
26142eb4d010SOphir Munk 		DRV_LOG(INFO, "failed to change file descriptor async event"
26152eb4d010SOphir Munk 			" queue");
26162eb4d010SOphir Munk 	} else {
26172eb4d010SOphir Munk 		sh->intr_handle.fd = ((struct ibv_context *)sh->ctx)->async_fd;
26182eb4d010SOphir Munk 		sh->intr_handle.type = RTE_INTR_HANDLE_EXT;
26192eb4d010SOphir Munk 		if (rte_intr_callback_register(&sh->intr_handle,
26202eb4d010SOphir Munk 					mlx5_dev_interrupt_handler, sh)) {
26212eb4d010SOphir Munk 			DRV_LOG(INFO, "Fail to install the shared interrupt.");
26222eb4d010SOphir Munk 			sh->intr_handle.fd = -1;
26232eb4d010SOphir Munk 		}
26242eb4d010SOphir Munk 	}
26252eb4d010SOphir Munk 	if (sh->devx) {
26262eb4d010SOphir Munk #ifdef HAVE_IBV_DEVX_ASYNC
26272eb4d010SOphir Munk 		sh->intr_handle_devx.fd = -1;
262821b7c452SOphir Munk 		sh->devx_comp =
262921b7c452SOphir Munk 			(void *)mlx5_glue->devx_create_cmd_comp(sh->ctx);
263021b7c452SOphir Munk 		struct mlx5dv_devx_cmd_comp *devx_comp = sh->devx_comp;
263121b7c452SOphir Munk 		if (!devx_comp) {
26322eb4d010SOphir Munk 			DRV_LOG(INFO, "failed to allocate devx_comp.");
26332eb4d010SOphir Munk 			return;
26342eb4d010SOphir Munk 		}
263521b7c452SOphir Munk 		flags = fcntl(devx_comp->fd, F_GETFL);
263621b7c452SOphir Munk 		ret = fcntl(devx_comp->fd, F_SETFL, flags | O_NONBLOCK);
26372eb4d010SOphir Munk 		if (ret) {
26382eb4d010SOphir Munk 			DRV_LOG(INFO, "failed to change file descriptor"
26392eb4d010SOphir Munk 				" devx comp");
26402eb4d010SOphir Munk 			return;
26412eb4d010SOphir Munk 		}
264221b7c452SOphir Munk 		sh->intr_handle_devx.fd = devx_comp->fd;
26432eb4d010SOphir Munk 		sh->intr_handle_devx.type = RTE_INTR_HANDLE_EXT;
26442eb4d010SOphir Munk 		if (rte_intr_callback_register(&sh->intr_handle_devx,
26452eb4d010SOphir Munk 					mlx5_dev_interrupt_handler_devx, sh)) {
26462eb4d010SOphir Munk 			DRV_LOG(INFO, "Fail to install the devx shared"
26472eb4d010SOphir Munk 				" interrupt.");
26482eb4d010SOphir Munk 			sh->intr_handle_devx.fd = -1;
26492eb4d010SOphir Munk 		}
26502eb4d010SOphir Munk #endif /* HAVE_IBV_DEVX_ASYNC */
26512eb4d010SOphir Munk 	}
26522eb4d010SOphir Munk }
26532eb4d010SOphir Munk 
26542eb4d010SOphir Munk /**
26552eb4d010SOphir Munk  * Uninstall shared asynchronous device events handler.
26562eb4d010SOphir Munk  * This function is implemented to support event sharing
26572eb4d010SOphir Munk  * between multiple ports of single IB device.
26582eb4d010SOphir Munk  *
26592eb4d010SOphir Munk  * @param dev
26602eb4d010SOphir Munk  *   Pointer to mlx5_dev_ctx_shared object.
26612eb4d010SOphir Munk  */
26622eb4d010SOphir Munk void
26632eb4d010SOphir Munk mlx5_os_dev_shared_handler_uninstall(struct mlx5_dev_ctx_shared *sh)
26642eb4d010SOphir Munk {
26652eb4d010SOphir Munk 	if (sh->intr_handle.fd >= 0)
26662eb4d010SOphir Munk 		mlx5_intr_callback_unregister(&sh->intr_handle,
26672eb4d010SOphir Munk 					      mlx5_dev_interrupt_handler, sh);
26682eb4d010SOphir Munk #ifdef HAVE_IBV_DEVX_ASYNC
26692eb4d010SOphir Munk 	if (sh->intr_handle_devx.fd >= 0)
26702eb4d010SOphir Munk 		rte_intr_callback_unregister(&sh->intr_handle_devx,
26712eb4d010SOphir Munk 				  mlx5_dev_interrupt_handler_devx, sh);
26722eb4d010SOphir Munk 	if (sh->devx_comp)
26732eb4d010SOphir Munk 		mlx5_glue->devx_destroy_cmd_comp(sh->devx_comp);
26742eb4d010SOphir Munk #endif
26752eb4d010SOphir Munk }
2676042f5c94SOphir Munk 
267773bf9235SOphir Munk /**
267873bf9235SOphir Munk  * Read statistics by a named counter.
267973bf9235SOphir Munk  *
268073bf9235SOphir Munk  * @param[in] priv
268173bf9235SOphir Munk  *   Pointer to the private device data structure.
268273bf9235SOphir Munk  * @param[in] ctr_name
268373bf9235SOphir Munk  *   Pointer to the name of the statistic counter to read
268473bf9235SOphir Munk  * @param[out] stat
268573bf9235SOphir Munk  *   Pointer to read statistic value.
268673bf9235SOphir Munk  * @return
268773bf9235SOphir Munk  *   0 on success and stat is valud, 1 if failed to read the value
268873bf9235SOphir Munk  *   rte_errno is set.
268973bf9235SOphir Munk  *
269073bf9235SOphir Munk  */
269173bf9235SOphir Munk int
269273bf9235SOphir Munk mlx5_os_read_dev_stat(struct mlx5_priv *priv, const char *ctr_name,
269373bf9235SOphir Munk 		      uint64_t *stat)
269473bf9235SOphir Munk {
269573bf9235SOphir Munk 	int fd;
269673bf9235SOphir Munk 
269773bf9235SOphir Munk 	if (priv->sh) {
2698e6988afdSMatan Azrad 		if (priv->q_counters != NULL &&
2699e6988afdSMatan Azrad 		    strcmp(ctr_name, "out_of_buffer") == 0)
2700e6988afdSMatan Azrad 			return mlx5_devx_cmd_queue_counter_query(priv->sh->ctx,
2701e6988afdSMatan Azrad 							   0, (uint32_t *)stat);
270273bf9235SOphir Munk 		MKSTR(path, "%s/ports/%d/hw_counters/%s",
270373bf9235SOphir Munk 		      priv->sh->ibdev_path,
270473bf9235SOphir Munk 		      priv->dev_port,
270573bf9235SOphir Munk 		      ctr_name);
270673bf9235SOphir Munk 		fd = open(path, O_RDONLY);
2707038e7fc0SShy Shyman 		/*
2708038e7fc0SShy Shyman 		 * in switchdev the file location is not per port
2709038e7fc0SShy Shyman 		 * but rather in <ibdev_path>/hw_counters/<file_name>.
2710038e7fc0SShy Shyman 		 */
2711038e7fc0SShy Shyman 		if (fd == -1) {
2712038e7fc0SShy Shyman 			MKSTR(path1, "%s/hw_counters/%s",
2713038e7fc0SShy Shyman 			      priv->sh->ibdev_path,
2714038e7fc0SShy Shyman 			      ctr_name);
2715038e7fc0SShy Shyman 			fd = open(path1, O_RDONLY);
2716038e7fc0SShy Shyman 		}
271773bf9235SOphir Munk 		if (fd != -1) {
271873bf9235SOphir Munk 			char buf[21] = {'\0'};
271973bf9235SOphir Munk 			ssize_t n = read(fd, buf, sizeof(buf));
272073bf9235SOphir Munk 
272173bf9235SOphir Munk 			close(fd);
272273bf9235SOphir Munk 			if (n != -1) {
272373bf9235SOphir Munk 				*stat = strtoull(buf, NULL, 10);
272473bf9235SOphir Munk 				return 0;
272573bf9235SOphir Munk 			}
272673bf9235SOphir Munk 		}
272773bf9235SOphir Munk 	}
272873bf9235SOphir Munk 	*stat = 0;
272973bf9235SOphir Munk 	return 1;
273073bf9235SOphir Munk }
273173bf9235SOphir Munk 
273273bf9235SOphir Munk /**
2733d5ed8aa9SOphir Munk  * Set the reg_mr and dereg_mr call backs
2734d5ed8aa9SOphir Munk  *
2735d5ed8aa9SOphir Munk  * @param reg_mr_cb[out]
2736d5ed8aa9SOphir Munk  *   Pointer to reg_mr func
2737d5ed8aa9SOphir Munk  * @param dereg_mr_cb[out]
2738d5ed8aa9SOphir Munk  *   Pointer to dereg_mr func
2739d5ed8aa9SOphir Munk  *
2740d5ed8aa9SOphir Munk  */
2741d5ed8aa9SOphir Munk void
2742d5ed8aa9SOphir Munk mlx5_os_set_reg_mr_cb(mlx5_reg_mr_t *reg_mr_cb,
2743d5ed8aa9SOphir Munk 		      mlx5_dereg_mr_t *dereg_mr_cb)
2744d5ed8aa9SOphir Munk {
2745db12615bSOphir Munk 	*reg_mr_cb = mlx5_mr_verbs_ops.reg_mr;
2746db12615bSOphir Munk 	*dereg_mr_cb = mlx5_mr_verbs_ops.dereg_mr;
2747d5ed8aa9SOphir Munk }
2748d5ed8aa9SOphir Munk 
2749ab27cdd9SOphir Munk /**
2750ab27cdd9SOphir Munk  * Remove a MAC address from device
2751ab27cdd9SOphir Munk  *
2752ab27cdd9SOphir Munk  * @param dev
2753ab27cdd9SOphir Munk  *   Pointer to Ethernet device structure.
2754ab27cdd9SOphir Munk  * @param index
2755ab27cdd9SOphir Munk  *   MAC address index.
2756ab27cdd9SOphir Munk  */
2757ab27cdd9SOphir Munk void
2758ab27cdd9SOphir Munk mlx5_os_mac_addr_remove(struct rte_eth_dev *dev, uint32_t index)
2759ab27cdd9SOphir Munk {
2760ab27cdd9SOphir Munk 	struct mlx5_priv *priv = dev->data->dev_private;
2761ab27cdd9SOphir Munk 	const int vf = priv->config.vf;
2762ab27cdd9SOphir Munk 
2763ab27cdd9SOphir Munk 	if (vf)
2764ab27cdd9SOphir Munk 		mlx5_nl_mac_addr_remove(priv->nl_socket_route,
2765ab27cdd9SOphir Munk 					mlx5_ifindex(dev), priv->mac_own,
2766ab27cdd9SOphir Munk 					&dev->data->mac_addrs[index], index);
2767ab27cdd9SOphir Munk }
2768ab27cdd9SOphir Munk 
2769ab27cdd9SOphir Munk /**
2770ab27cdd9SOphir Munk  * Adds a MAC address to the device
2771ab27cdd9SOphir Munk  *
2772ab27cdd9SOphir Munk  * @param dev
2773ab27cdd9SOphir Munk  *   Pointer to Ethernet device structure.
2774ab27cdd9SOphir Munk  * @param mac_addr
2775ab27cdd9SOphir Munk  *   MAC address to register.
2776ab27cdd9SOphir Munk  * @param index
2777ab27cdd9SOphir Munk  *   MAC address index.
2778ab27cdd9SOphir Munk  *
2779ab27cdd9SOphir Munk  * @return
2780ab27cdd9SOphir Munk  *   0 on success, a negative errno value otherwise
2781ab27cdd9SOphir Munk  */
2782ab27cdd9SOphir Munk int
2783ab27cdd9SOphir Munk mlx5_os_mac_addr_add(struct rte_eth_dev *dev, struct rte_ether_addr *mac,
2784ab27cdd9SOphir Munk 		     uint32_t index)
2785ab27cdd9SOphir Munk {
2786ab27cdd9SOphir Munk 	struct mlx5_priv *priv = dev->data->dev_private;
2787ab27cdd9SOphir Munk 	const int vf = priv->config.vf;
2788ab27cdd9SOphir Munk 	int ret = 0;
2789ab27cdd9SOphir Munk 
2790ab27cdd9SOphir Munk 	if (vf)
2791ab27cdd9SOphir Munk 		ret = mlx5_nl_mac_addr_add(priv->nl_socket_route,
2792ab27cdd9SOphir Munk 					   mlx5_ifindex(dev), priv->mac_own,
2793ab27cdd9SOphir Munk 					   mac, index);
2794ab27cdd9SOphir Munk 	return ret;
2795ab27cdd9SOphir Munk }
2796ab27cdd9SOphir Munk 
2797ab27cdd9SOphir Munk /**
2798ab27cdd9SOphir Munk  * Modify a VF MAC address
2799ab27cdd9SOphir Munk  *
2800ab27cdd9SOphir Munk  * @param priv
2801ab27cdd9SOphir Munk  *   Pointer to device private data.
2802ab27cdd9SOphir Munk  * @param mac_addr
2803ab27cdd9SOphir Munk  *   MAC address to modify into.
2804ab27cdd9SOphir Munk  * @param iface_idx
2805ab27cdd9SOphir Munk  *   Net device interface index
2806ab27cdd9SOphir Munk  * @param vf_index
2807ab27cdd9SOphir Munk  *   VF index
2808ab27cdd9SOphir Munk  *
2809ab27cdd9SOphir Munk  * @return
2810ab27cdd9SOphir Munk  *   0 on success, a negative errno value otherwise
2811ab27cdd9SOphir Munk  */
2812ab27cdd9SOphir Munk int
2813ab27cdd9SOphir Munk mlx5_os_vf_mac_addr_modify(struct mlx5_priv *priv,
2814ab27cdd9SOphir Munk 			   unsigned int iface_idx,
2815ab27cdd9SOphir Munk 			   struct rte_ether_addr *mac_addr,
2816ab27cdd9SOphir Munk 			   int vf_index)
2817ab27cdd9SOphir Munk {
2818ab27cdd9SOphir Munk 	return mlx5_nl_vf_mac_addr_modify
2819ab27cdd9SOphir Munk 		(priv->nl_socket_route, iface_idx, mac_addr, vf_index);
2820ab27cdd9SOphir Munk }
2821ab27cdd9SOphir Munk 
28224d18abd1SOphir Munk /**
28234d18abd1SOphir Munk  * Set device promiscuous mode
28244d18abd1SOphir Munk  *
28254d18abd1SOphir Munk  * @param dev
28264d18abd1SOphir Munk  *   Pointer to Ethernet device structure.
28274d18abd1SOphir Munk  * @param enable
28284d18abd1SOphir Munk  *   0 - promiscuous is disabled, otherwise - enabled
28294d18abd1SOphir Munk  *
28304d18abd1SOphir Munk  * @return
28314d18abd1SOphir Munk  *   0 on success, a negative error value otherwise
28324d18abd1SOphir Munk  */
28334d18abd1SOphir Munk int
28344d18abd1SOphir Munk mlx5_os_set_promisc(struct rte_eth_dev *dev, int enable)
28354d18abd1SOphir Munk {
28364d18abd1SOphir Munk 	struct mlx5_priv *priv = dev->data->dev_private;
28374d18abd1SOphir Munk 
28384d18abd1SOphir Munk 	return mlx5_nl_promisc(priv->nl_socket_route,
28394d18abd1SOphir Munk 			       mlx5_ifindex(dev), !!enable);
28404d18abd1SOphir Munk }
28414d18abd1SOphir Munk 
28424d18abd1SOphir Munk /**
28434d18abd1SOphir Munk  * Set device promiscuous mode
28444d18abd1SOphir Munk  *
28454d18abd1SOphir Munk  * @param dev
28464d18abd1SOphir Munk  *   Pointer to Ethernet device structure.
28474d18abd1SOphir Munk  * @param enable
28484d18abd1SOphir Munk  *   0 - all multicase is disabled, otherwise - enabled
28494d18abd1SOphir Munk  *
28504d18abd1SOphir Munk  * @return
28514d18abd1SOphir Munk  *   0 on success, a negative error value otherwise
28524d18abd1SOphir Munk  */
28534d18abd1SOphir Munk int
28544d18abd1SOphir Munk mlx5_os_set_allmulti(struct rte_eth_dev *dev, int enable)
28554d18abd1SOphir Munk {
28564d18abd1SOphir Munk 	struct mlx5_priv *priv = dev->data->dev_private;
28574d18abd1SOphir Munk 
28584d18abd1SOphir Munk 	return mlx5_nl_allmulti(priv->nl_socket_route,
28594d18abd1SOphir Munk 				mlx5_ifindex(dev), !!enable);
28604d18abd1SOphir Munk }
28614d18abd1SOphir Munk 
2862f00f6562SOphir Munk /**
2863f00f6562SOphir Munk  * Flush device MAC addresses
2864f00f6562SOphir Munk  *
2865f00f6562SOphir Munk  * @param dev
2866f00f6562SOphir Munk  *   Pointer to Ethernet device structure.
2867f00f6562SOphir Munk  *
2868f00f6562SOphir Munk  */
2869f00f6562SOphir Munk void
2870f00f6562SOphir Munk mlx5_os_mac_addr_flush(struct rte_eth_dev *dev)
2871f00f6562SOphir Munk {
2872f00f6562SOphir Munk 	struct mlx5_priv *priv = dev->data->dev_private;
2873f00f6562SOphir Munk 
2874f00f6562SOphir Munk 	mlx5_nl_mac_addr_flush(priv->nl_socket_route, mlx5_ifindex(dev),
2875f00f6562SOphir Munk 			       dev->data->mac_addrs,
2876f00f6562SOphir Munk 			       MLX5_MAX_MAC_ADDRESSES, priv->mac_own);
2877f00f6562SOphir Munk }
2878