xref: /dpdk/drivers/net/mlx5/linux/mlx5_os.c (revision e39226bde5862c7c66b3481c6cd8ff87623c24db)
1f44b09f9SOphir Munk /* SPDX-License-Identifier: BSD-3-Clause
2f44b09f9SOphir Munk  * Copyright 2015 6WIND S.A.
3f44b09f9SOphir Munk  * Copyright 2020 Mellanox Technologies, Ltd
4f44b09f9SOphir Munk  */
5f44b09f9SOphir Munk 
6f44b09f9SOphir Munk #include <stddef.h>
7f44b09f9SOphir Munk #include <unistd.h>
8f44b09f9SOphir Munk #include <string.h>
9f44b09f9SOphir Munk #include <stdint.h>
10f44b09f9SOphir Munk #include <stdlib.h>
11f44b09f9SOphir Munk #include <errno.h>
12f44b09f9SOphir Munk #include <net/if.h>
13f44b09f9SOphir Munk #include <linux/rtnetlink.h>
1473bf9235SOphir Munk #include <linux/sockios.h>
1573bf9235SOphir Munk #include <linux/ethtool.h>
16f44b09f9SOphir Munk #include <fcntl.h>
17f44b09f9SOphir Munk 
18f44b09f9SOphir Munk #include <rte_malloc.h>
19df96fd0dSBruce Richardson #include <ethdev_driver.h>
20df96fd0dSBruce Richardson #include <ethdev_pci.h>
21f44b09f9SOphir Munk #include <rte_pci.h>
22f44b09f9SOphir Munk #include <rte_bus_pci.h>
23f44b09f9SOphir Munk #include <rte_common.h>
24f44b09f9SOphir Munk #include <rte_kvargs.h>
25f44b09f9SOphir Munk #include <rte_rwlock.h>
26f44b09f9SOphir Munk #include <rte_spinlock.h>
27f44b09f9SOphir Munk #include <rte_string_fns.h>
28f44b09f9SOphir Munk #include <rte_alarm.h>
292aba9fc7SOphir Munk #include <rte_eal_paging.h>
30f44b09f9SOphir Munk 
31f44b09f9SOphir Munk #include <mlx5_glue.h>
32f44b09f9SOphir Munk #include <mlx5_devx_cmds.h>
33f44b09f9SOphir Munk #include <mlx5_common.h>
342eb4d010SOphir Munk #include <mlx5_common_mp.h>
35d5ed8aa9SOphir Munk #include <mlx5_common_mr.h>
365522da6bSSuanming Mou #include <mlx5_malloc.h>
37f44b09f9SOphir Munk 
38f44b09f9SOphir Munk #include "mlx5_defs.h"
39f44b09f9SOphir Munk #include "mlx5.h"
40391b8bccSOphir Munk #include "mlx5_common_os.h"
41f44b09f9SOphir Munk #include "mlx5_utils.h"
42f44b09f9SOphir Munk #include "mlx5_rxtx.h"
43151cbe3aSMichael Baum #include "mlx5_rx.h"
44377b69fbSMichael Baum #include "mlx5_tx.h"
45f44b09f9SOphir Munk #include "mlx5_autoconf.h"
46f44b09f9SOphir Munk #include "mlx5_mr.h"
47f44b09f9SOphir Munk #include "mlx5_flow.h"
48f44b09f9SOphir Munk #include "rte_pmd_mlx5.h"
494f96d913SOphir Munk #include "mlx5_verbs.h"
50f00f6562SOphir Munk #include "mlx5_nl.h"
516deb19e1SMichael Baum #include "mlx5_devx.h"
52f44b09f9SOphir Munk 
532eb4d010SOphir Munk #define MLX5_TAGS_HLIST_ARRAY_SIZE 8192
542eb4d010SOphir Munk 
552eb4d010SOphir Munk #ifndef HAVE_IBV_MLX5_MOD_MPW
562eb4d010SOphir Munk #define MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED (1 << 2)
572eb4d010SOphir Munk #define MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW (1 << 3)
582eb4d010SOphir Munk #endif
592eb4d010SOphir Munk 
602eb4d010SOphir Munk #ifndef HAVE_IBV_MLX5_MOD_CQE_128B_COMP
612eb4d010SOphir Munk #define MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP (1 << 4)
622eb4d010SOphir Munk #endif
632eb4d010SOphir Munk 
642e86c4e5SOphir Munk static const char *MZ_MLX5_PMD_SHARED_DATA = "mlx5_pmd_shared_data";
652e86c4e5SOphir Munk 
662e86c4e5SOphir Munk /* Spinlock for mlx5_shared_data allocation. */
672e86c4e5SOphir Munk static rte_spinlock_t mlx5_shared_data_lock = RTE_SPINLOCK_INITIALIZER;
682e86c4e5SOphir Munk 
692e86c4e5SOphir Munk /* Process local data for secondary processes. */
702e86c4e5SOphir Munk static struct mlx5_local_data mlx5_local_data;
712e86c4e5SOphir Munk 
72f44b09f9SOphir Munk /**
7308d1838fSDekel Peled  * Set the completion channel file descriptor interrupt as non-blocking.
7408d1838fSDekel Peled  *
7508d1838fSDekel Peled  * @param[in] rxq_obj
7608d1838fSDekel Peled  *   Pointer to RQ channel object, which includes the channel fd
7708d1838fSDekel Peled  *
7808d1838fSDekel Peled  * @param[out] fd
7908d1838fSDekel Peled  *   The file descriptor (representing the intetrrupt) used in this channel.
8008d1838fSDekel Peled  *
8108d1838fSDekel Peled  * @return
8208d1838fSDekel Peled  *   0 on successfully setting the fd to non-blocking, non-zero otherwise.
8308d1838fSDekel Peled  */
8408d1838fSDekel Peled int
8508d1838fSDekel Peled mlx5_os_set_nonblock_channel_fd(int fd)
8608d1838fSDekel Peled {
8708d1838fSDekel Peled 	int flags;
8808d1838fSDekel Peled 
8908d1838fSDekel Peled 	flags = fcntl(fd, F_GETFL);
9008d1838fSDekel Peled 	return fcntl(fd, F_SETFL, flags | O_NONBLOCK);
9108d1838fSDekel Peled }
9208d1838fSDekel Peled 
9308d1838fSDekel Peled /**
94e85f623eSOphir Munk  * Get mlx5 device attributes. The glue function query_device_ex() is called
95e85f623eSOphir Munk  * with out parameter of type 'struct ibv_device_attr_ex *'. Then fill in mlx5
96e85f623eSOphir Munk  * device attributes from the glue out parameter.
97e85f623eSOphir Munk  *
98e85f623eSOphir Munk  * @param dev
99e85f623eSOphir Munk  *   Pointer to ibv context.
100e85f623eSOphir Munk  *
101e85f623eSOphir Munk  * @param device_attr
102e85f623eSOphir Munk  *   Pointer to mlx5 device attributes.
103e85f623eSOphir Munk  *
104e85f623eSOphir Munk  * @return
105e85f623eSOphir Munk  *   0 on success, non zero error number otherwise
106e85f623eSOphir Munk  */
107e85f623eSOphir Munk int
108e85f623eSOphir Munk mlx5_os_get_dev_attr(void *ctx, struct mlx5_dev_attr *device_attr)
109e85f623eSOphir Munk {
110e85f623eSOphir Munk 	int err;
111e85f623eSOphir Munk 	struct ibv_device_attr_ex attr_ex;
112e85f623eSOphir Munk 	memset(device_attr, 0, sizeof(*device_attr));
113e85f623eSOphir Munk 	err = mlx5_glue->query_device_ex(ctx, NULL, &attr_ex);
114e85f623eSOphir Munk 	if (err)
115e85f623eSOphir Munk 		return err;
116e85f623eSOphir Munk 
117e85f623eSOphir Munk 	device_attr->device_cap_flags_ex = attr_ex.device_cap_flags_ex;
118e85f623eSOphir Munk 	device_attr->max_qp_wr = attr_ex.orig_attr.max_qp_wr;
119e85f623eSOphir Munk 	device_attr->max_sge = attr_ex.orig_attr.max_sge;
120e85f623eSOphir Munk 	device_attr->max_cq = attr_ex.orig_attr.max_cq;
1211f29d15eSOphir Munk 	device_attr->max_cqe = attr_ex.orig_attr.max_cqe;
1221f29d15eSOphir Munk 	device_attr->max_mr = attr_ex.orig_attr.max_mr;
1231f29d15eSOphir Munk 	device_attr->max_pd = attr_ex.orig_attr.max_pd;
124e85f623eSOphir Munk 	device_attr->max_qp = attr_ex.orig_attr.max_qp;
1251f29d15eSOphir Munk 	device_attr->max_srq = attr_ex.orig_attr.max_srq;
1261f29d15eSOphir Munk 	device_attr->max_srq_wr = attr_ex.orig_attr.max_srq_wr;
127e85f623eSOphir Munk 	device_attr->raw_packet_caps = attr_ex.raw_packet_caps;
128e85f623eSOphir Munk 	device_attr->max_rwq_indirection_table_size =
129e85f623eSOphir Munk 		attr_ex.rss_caps.max_rwq_indirection_table_size;
130e85f623eSOphir Munk 	device_attr->max_tso = attr_ex.tso_caps.max_tso;
131e85f623eSOphir Munk 	device_attr->tso_supported_qpts = attr_ex.tso_caps.supported_qpts;
132e85f623eSOphir Munk 
133e85f623eSOphir Munk 	struct mlx5dv_context dv_attr = { .comp_mask = 0 };
134e85f623eSOphir Munk 	err = mlx5_glue->dv_query_device(ctx, &dv_attr);
135e85f623eSOphir Munk 	if (err)
136e85f623eSOphir Munk 		return err;
137e85f623eSOphir Munk 
138e85f623eSOphir Munk 	device_attr->flags = dv_attr.flags;
139e85f623eSOphir Munk 	device_attr->comp_mask = dv_attr.comp_mask;
140e85f623eSOphir Munk #ifdef HAVE_IBV_MLX5_MOD_SWP
141e85f623eSOphir Munk 	device_attr->sw_parsing_offloads =
142e85f623eSOphir Munk 		dv_attr.sw_parsing_caps.sw_parsing_offloads;
143e85f623eSOphir Munk #endif
144e85f623eSOphir Munk 	device_attr->min_single_stride_log_num_of_bytes =
145e85f623eSOphir Munk 		dv_attr.striding_rq_caps.min_single_stride_log_num_of_bytes;
146e85f623eSOphir Munk 	device_attr->max_single_stride_log_num_of_bytes =
147e85f623eSOphir Munk 		dv_attr.striding_rq_caps.max_single_stride_log_num_of_bytes;
148e85f623eSOphir Munk 	device_attr->min_single_wqe_log_num_of_strides =
149e85f623eSOphir Munk 		dv_attr.striding_rq_caps.min_single_wqe_log_num_of_strides;
150e85f623eSOphir Munk 	device_attr->max_single_wqe_log_num_of_strides =
151e85f623eSOphir Munk 		dv_attr.striding_rq_caps.max_single_wqe_log_num_of_strides;
152e85f623eSOphir Munk 	device_attr->stride_supported_qpts =
153e85f623eSOphir Munk 		dv_attr.striding_rq_caps.supported_qpts;
154e85f623eSOphir Munk #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT
155e85f623eSOphir Munk 	device_attr->tunnel_offloads_caps = dv_attr.tunnel_offloads_caps;
156e85f623eSOphir Munk #endif
157520e3f48SKamil Vojanec 	strlcpy(device_attr->fw_ver, attr_ex.orig_attr.fw_ver,
158520e3f48SKamil Vojanec 		sizeof(device_attr->fw_ver));
159e85f623eSOphir Munk 
160e85f623eSOphir Munk 	return err;
161e85f623eSOphir Munk }
1622eb4d010SOphir Munk 
1632eb4d010SOphir Munk /**
1642eb4d010SOphir Munk  * Verbs callback to allocate a memory. This function should allocate the space
1652eb4d010SOphir Munk  * according to the size provided residing inside a huge page.
1662eb4d010SOphir Munk  * Please note that all allocation must respect the alignment from libmlx5
1672aba9fc7SOphir Munk  * (i.e. currently rte_mem_page_size()).
1682eb4d010SOphir Munk  *
1692eb4d010SOphir Munk  * @param[in] size
1702eb4d010SOphir Munk  *   The size in bytes of the memory to allocate.
1712eb4d010SOphir Munk  * @param[in] data
1722eb4d010SOphir Munk  *   A pointer to the callback data.
1732eb4d010SOphir Munk  *
1742eb4d010SOphir Munk  * @return
1752eb4d010SOphir Munk  *   Allocated buffer, NULL otherwise and rte_errno is set.
1762eb4d010SOphir Munk  */
1772eb4d010SOphir Munk static void *
1782eb4d010SOphir Munk mlx5_alloc_verbs_buf(size_t size, void *data)
1792eb4d010SOphir Munk {
18081c3b977SViacheslav Ovsiienko 	struct mlx5_dev_ctx_shared *sh = data;
1812eb4d010SOphir Munk 	void *ret;
1822aba9fc7SOphir Munk 	size_t alignment = rte_mem_page_size();
1832aba9fc7SOphir Munk 	if (alignment == (size_t)-1) {
1842aba9fc7SOphir Munk 		DRV_LOG(ERR, "Failed to get mem page size");
1852aba9fc7SOphir Munk 		rte_errno = ENOMEM;
1862aba9fc7SOphir Munk 		return NULL;
1872aba9fc7SOphir Munk 	}
1882eb4d010SOphir Munk 
1892eb4d010SOphir Munk 	MLX5_ASSERT(data != NULL);
19081c3b977SViacheslav Ovsiienko 	ret = mlx5_malloc(0, size, alignment, sh->numa_node);
1912eb4d010SOphir Munk 	if (!ret && size)
1922eb4d010SOphir Munk 		rte_errno = ENOMEM;
1932eb4d010SOphir Munk 	return ret;
1942eb4d010SOphir Munk }
1952eb4d010SOphir Munk 
1962eb4d010SOphir Munk /**
1972eb4d010SOphir Munk  * Verbs callback to free a memory.
1982eb4d010SOphir Munk  *
1992eb4d010SOphir Munk  * @param[in] ptr
2002eb4d010SOphir Munk  *   A pointer to the memory to free.
2012eb4d010SOphir Munk  * @param[in] data
2022eb4d010SOphir Munk  *   A pointer to the callback data.
2032eb4d010SOphir Munk  */
2042eb4d010SOphir Munk static void
2052eb4d010SOphir Munk mlx5_free_verbs_buf(void *ptr, void *data __rte_unused)
2062eb4d010SOphir Munk {
2072eb4d010SOphir Munk 	MLX5_ASSERT(data != NULL);
2082175c4dcSSuanming Mou 	mlx5_free(ptr);
2092eb4d010SOphir Munk }
2102eb4d010SOphir Munk 
2112eb4d010SOphir Munk /**
2122eb4d010SOphir Munk  * Initialize DR related data within private structure.
2132eb4d010SOphir Munk  * Routine checks the reference counter and does actual
2142eb4d010SOphir Munk  * resources creation/initialization only if counter is zero.
2152eb4d010SOphir Munk  *
2162eb4d010SOphir Munk  * @param[in] priv
2172eb4d010SOphir Munk  *   Pointer to the private device data structure.
2182eb4d010SOphir Munk  *
2192eb4d010SOphir Munk  * @return
2202eb4d010SOphir Munk  *   Zero on success, positive error code otherwise.
2212eb4d010SOphir Munk  */
2222eb4d010SOphir Munk static int
2232eb4d010SOphir Munk mlx5_alloc_shared_dr(struct mlx5_priv *priv)
2242eb4d010SOphir Munk {
2252eb4d010SOphir Munk 	struct mlx5_dev_ctx_shared *sh = priv->sh;
226291140c6SSuanming Mou 	char s[MLX5_HLIST_NAMESIZE] __rte_unused;
22716dbba25SXueming Li 	int err;
2282eb4d010SOphir Munk 
22916dbba25SXueming Li 	MLX5_ASSERT(sh && sh->refcnt);
23016dbba25SXueming Li 	if (sh->refcnt > 1)
23116dbba25SXueming Li 		return 0;
2322eb4d010SOphir Munk 	err = mlx5_alloc_table_hash_list(priv);
2332eb4d010SOphir Munk 	if (err)
234291140c6SSuanming Mou 		goto error;
235291140c6SSuanming Mou 	/* The resources below are only valid with DV support. */
236291140c6SSuanming Mou #ifdef HAVE_IBV_FLOW_DV_SUPPORT
2370fd5f82aSXueming Li 	/* Init port id action cache list. */
2380fd5f82aSXueming Li 	snprintf(s, sizeof(s), "%s_port_id_action_cache", sh->ibdev_name);
2390fd5f82aSXueming Li 	mlx5_cache_list_init(&sh->port_id_action_list, s, 0, sh,
2400fd5f82aSXueming Li 			     flow_dv_port_id_create_cb,
2410fd5f82aSXueming Li 			     flow_dv_port_id_match_cb,
2420fd5f82aSXueming Li 			     flow_dv_port_id_remove_cb);
2433422af2aSXueming Li 	/* Init push vlan action cache list. */
2443422af2aSXueming Li 	snprintf(s, sizeof(s), "%s_push_vlan_action_cache", sh->ibdev_name);
2453422af2aSXueming Li 	mlx5_cache_list_init(&sh->push_vlan_action_list, s, 0, sh,
2463422af2aSXueming Li 			     flow_dv_push_vlan_create_cb,
2473422af2aSXueming Li 			     flow_dv_push_vlan_match_cb,
2483422af2aSXueming Li 			     flow_dv_push_vlan_remove_cb);
24919784141SSuanming Mou 	/* Init sample action cache list. */
25019784141SSuanming Mou 	snprintf(s, sizeof(s), "%s_sample_action_cache", sh->ibdev_name);
25101c05ee0SSuanming Mou 	mlx5_cache_list_init(&sh->sample_action_list, s, 0, sh,
25219784141SSuanming Mou 			     flow_dv_sample_create_cb,
25319784141SSuanming Mou 			     flow_dv_sample_match_cb,
25419784141SSuanming Mou 			     flow_dv_sample_remove_cb);
25519784141SSuanming Mou 	/* Init dest array action cache list. */
25619784141SSuanming Mou 	snprintf(s, sizeof(s), "%s_dest_array_cache", sh->ibdev_name);
25701c05ee0SSuanming Mou 	mlx5_cache_list_init(&sh->dest_array_list, s, 0, sh,
25819784141SSuanming Mou 			     flow_dv_dest_array_create_cb,
25919784141SSuanming Mou 			     flow_dv_dest_array_match_cb,
26019784141SSuanming Mou 			     flow_dv_dest_array_remove_cb);
2612eb4d010SOphir Munk 	/* Create tags hash list table. */
2622eb4d010SOphir Munk 	snprintf(s, sizeof(s), "%s_tags", sh->ibdev_name);
263e69a5922SXueming Li 	sh->tag_table = mlx5_hlist_create(s, MLX5_TAGS_HLIST_ARRAY_SIZE, 0,
264fe3f8c52SXueming Li 					  MLX5_HLIST_WRITE_MOST,
265f5b0aed2SSuanming Mou 					  flow_dv_tag_create_cb,
266f5b0aed2SSuanming Mou 					  flow_dv_tag_match_cb,
267fe3f8c52SXueming Li 					  flow_dv_tag_remove_cb);
2682eb4d010SOphir Munk 	if (!sh->tag_table) {
26963783b01SDavid Marchand 		DRV_LOG(ERR, "tags with hash creation failed.");
2702eb4d010SOphir Munk 		err = ENOMEM;
2712eb4d010SOphir Munk 		goto error;
2722eb4d010SOphir Munk 	}
273fe3f8c52SXueming Li 	sh->tag_table->ctx = sh;
2743fe88961SSuanming Mou 	snprintf(s, sizeof(s), "%s_hdr_modify", sh->ibdev_name);
275e69a5922SXueming Li 	sh->modify_cmds = mlx5_hlist_create(s, MLX5_FLOW_HDR_MODIFY_HTABLE_SZ,
27616a7dbc4SXueming Li 					    0, MLX5_HLIST_WRITE_MOST |
27716a7dbc4SXueming Li 					    MLX5_HLIST_DIRECT_KEY,
27816a7dbc4SXueming Li 					    flow_dv_modify_create_cb,
27916a7dbc4SXueming Li 					    flow_dv_modify_match_cb,
28016a7dbc4SXueming Li 					    flow_dv_modify_remove_cb);
2813fe88961SSuanming Mou 	if (!sh->modify_cmds) {
2823fe88961SSuanming Mou 		DRV_LOG(ERR, "hdr modify hash creation failed");
2833fe88961SSuanming Mou 		err = ENOMEM;
2843fe88961SSuanming Mou 		goto error;
2853fe88961SSuanming Mou 	}
28616a7dbc4SXueming Li 	sh->modify_cmds->ctx = sh;
287bf615b07SSuanming Mou 	snprintf(s, sizeof(s), "%s_encaps_decaps", sh->ibdev_name);
288bf615b07SSuanming Mou 	sh->encaps_decaps = mlx5_hlist_create(s,
289e69a5922SXueming Li 					      MLX5_FLOW_ENCAP_DECAP_HTABLE_SZ,
290f961fd49SSuanming Mou 					      0, MLX5_HLIST_DIRECT_KEY |
291f961fd49SSuanming Mou 					      MLX5_HLIST_WRITE_MOST,
292f961fd49SSuanming Mou 					      flow_dv_encap_decap_create_cb,
293f961fd49SSuanming Mou 					      flow_dv_encap_decap_match_cb,
294f961fd49SSuanming Mou 					      flow_dv_encap_decap_remove_cb);
295bf615b07SSuanming Mou 	if (!sh->encaps_decaps) {
296bf615b07SSuanming Mou 		DRV_LOG(ERR, "encap decap hash creation failed");
297bf615b07SSuanming Mou 		err = ENOMEM;
298bf615b07SSuanming Mou 		goto error;
299bf615b07SSuanming Mou 	}
300f961fd49SSuanming Mou 	sh->encaps_decaps->ctx = sh;
301291140c6SSuanming Mou #endif
3022eb4d010SOphir Munk #ifdef HAVE_MLX5DV_DR
3032eb4d010SOphir Munk 	void *domain;
3042eb4d010SOphir Munk 
3052eb4d010SOphir Munk 	/* Reference counter is zero, we should initialize structures. */
3062eb4d010SOphir Munk 	domain = mlx5_glue->dr_create_domain(sh->ctx,
3072eb4d010SOphir Munk 					     MLX5DV_DR_DOMAIN_TYPE_NIC_RX);
3082eb4d010SOphir Munk 	if (!domain) {
3092eb4d010SOphir Munk 		DRV_LOG(ERR, "ingress mlx5dv_dr_create_domain failed");
3102eb4d010SOphir Munk 		err = errno;
3112eb4d010SOphir Munk 		goto error;
3122eb4d010SOphir Munk 	}
3132eb4d010SOphir Munk 	sh->rx_domain = domain;
3142eb4d010SOphir Munk 	domain = mlx5_glue->dr_create_domain(sh->ctx,
3152eb4d010SOphir Munk 					     MLX5DV_DR_DOMAIN_TYPE_NIC_TX);
3162eb4d010SOphir Munk 	if (!domain) {
3172eb4d010SOphir Munk 		DRV_LOG(ERR, "egress mlx5dv_dr_create_domain failed");
3182eb4d010SOphir Munk 		err = errno;
3192eb4d010SOphir Munk 		goto error;
3202eb4d010SOphir Munk 	}
3212eb4d010SOphir Munk 	sh->tx_domain = domain;
3222eb4d010SOphir Munk #ifdef HAVE_MLX5DV_DR_ESWITCH
3232eb4d010SOphir Munk 	if (priv->config.dv_esw_en) {
3242eb4d010SOphir Munk 		domain  = mlx5_glue->dr_create_domain
3252eb4d010SOphir Munk 			(sh->ctx, MLX5DV_DR_DOMAIN_TYPE_FDB);
3262eb4d010SOphir Munk 		if (!domain) {
3272eb4d010SOphir Munk 			DRV_LOG(ERR, "FDB mlx5dv_dr_create_domain failed");
3282eb4d010SOphir Munk 			err = errno;
3292eb4d010SOphir Munk 			goto error;
3302eb4d010SOphir Munk 		}
3312eb4d010SOphir Munk 		sh->fdb_domain = domain;
332da845ae9SViacheslav Ovsiienko 	}
333da845ae9SViacheslav Ovsiienko 	/*
334da845ae9SViacheslav Ovsiienko 	 * The drop action is just some dummy placeholder in rdma-core. It
335da845ae9SViacheslav Ovsiienko 	 * does not belong to domains and has no any attributes, and, can be
336da845ae9SViacheslav Ovsiienko 	 * shared by the entire device.
337da845ae9SViacheslav Ovsiienko 	 */
338da845ae9SViacheslav Ovsiienko 	sh->dr_drop_action = mlx5_glue->dr_create_flow_action_drop();
339da845ae9SViacheslav Ovsiienko 	if (!sh->dr_drop_action) {
340da845ae9SViacheslav Ovsiienko 		DRV_LOG(ERR, "FDB mlx5dv_dr_create_flow_action_drop");
341da845ae9SViacheslav Ovsiienko 		err = errno;
342da845ae9SViacheslav Ovsiienko 		goto error;
3432eb4d010SOphir Munk 	}
3442eb4d010SOphir Munk #endif
3454ec6360dSGregory Etelson 	if (!sh->tunnel_hub)
3464ec6360dSGregory Etelson 		err = mlx5_alloc_tunnel_hub(sh);
3474ec6360dSGregory Etelson 	if (err) {
3484ec6360dSGregory Etelson 		DRV_LOG(ERR, "mlx5_alloc_tunnel_hub failed err=%d", err);
3494ec6360dSGregory Etelson 		goto error;
3504ec6360dSGregory Etelson 	}
3512eb4d010SOphir Munk 	if (priv->config.reclaim_mode == MLX5_RCM_AGGR) {
3522eb4d010SOphir Munk 		mlx5_glue->dr_reclaim_domain_memory(sh->rx_domain, 1);
3532eb4d010SOphir Munk 		mlx5_glue->dr_reclaim_domain_memory(sh->tx_domain, 1);
3542eb4d010SOphir Munk 		if (sh->fdb_domain)
3552eb4d010SOphir Munk 			mlx5_glue->dr_reclaim_domain_memory(sh->fdb_domain, 1);
3562eb4d010SOphir Munk 	}
3572eb4d010SOphir Munk 	sh->pop_vlan_action = mlx5_glue->dr_create_flow_action_pop_vlan();
358*e39226bdSJiawei Wang 	if (!priv->config.allow_duplicate_pattern) {
359*e39226bdSJiawei Wang #ifndef HAVE_MLX5_DR_ALLOW_DUPLICATE
360*e39226bdSJiawei Wang 		DRV_LOG(WARNING, "Disallow duplicate pattern is not supported - maybe old rdma-core version?");
361*e39226bdSJiawei Wang #endif
362*e39226bdSJiawei Wang 		mlx5_glue->dr_allow_duplicate_rules(sh->rx_domain, 0);
363*e39226bdSJiawei Wang 		mlx5_glue->dr_allow_duplicate_rules(sh->tx_domain, 0);
364*e39226bdSJiawei Wang 		if (sh->fdb_domain)
365*e39226bdSJiawei Wang 			mlx5_glue->dr_allow_duplicate_rules(sh->fdb_domain, 0);
366*e39226bdSJiawei Wang 	}
3672eb4d010SOphir Munk #endif /* HAVE_MLX5DV_DR */
368b80726dcSSuanming Mou 	sh->default_miss_action =
369b80726dcSSuanming Mou 			mlx5_glue->dr_create_flow_action_default_miss();
370b80726dcSSuanming Mou 	if (!sh->default_miss_action)
371b80726dcSSuanming Mou 		DRV_LOG(WARNING, "Default miss action is not supported.");
3722eb4d010SOphir Munk 	return 0;
3732eb4d010SOphir Munk error:
3742eb4d010SOphir Munk 	/* Rollback the created objects. */
3752eb4d010SOphir Munk 	if (sh->rx_domain) {
3762eb4d010SOphir Munk 		mlx5_glue->dr_destroy_domain(sh->rx_domain);
3772eb4d010SOphir Munk 		sh->rx_domain = NULL;
3782eb4d010SOphir Munk 	}
3792eb4d010SOphir Munk 	if (sh->tx_domain) {
3802eb4d010SOphir Munk 		mlx5_glue->dr_destroy_domain(sh->tx_domain);
3812eb4d010SOphir Munk 		sh->tx_domain = NULL;
3822eb4d010SOphir Munk 	}
3832eb4d010SOphir Munk 	if (sh->fdb_domain) {
3842eb4d010SOphir Munk 		mlx5_glue->dr_destroy_domain(sh->fdb_domain);
3852eb4d010SOphir Munk 		sh->fdb_domain = NULL;
3862eb4d010SOphir Munk 	}
387da845ae9SViacheslav Ovsiienko 	if (sh->dr_drop_action) {
388da845ae9SViacheslav Ovsiienko 		mlx5_glue->destroy_flow_action(sh->dr_drop_action);
389da845ae9SViacheslav Ovsiienko 		sh->dr_drop_action = NULL;
3902eb4d010SOphir Munk 	}
3912eb4d010SOphir Munk 	if (sh->pop_vlan_action) {
3922eb4d010SOphir Munk 		mlx5_glue->destroy_flow_action(sh->pop_vlan_action);
3932eb4d010SOphir Munk 		sh->pop_vlan_action = NULL;
3942eb4d010SOphir Munk 	}
395bf615b07SSuanming Mou 	if (sh->encaps_decaps) {
396e69a5922SXueming Li 		mlx5_hlist_destroy(sh->encaps_decaps);
397bf615b07SSuanming Mou 		sh->encaps_decaps = NULL;
398bf615b07SSuanming Mou 	}
3993fe88961SSuanming Mou 	if (sh->modify_cmds) {
400e69a5922SXueming Li 		mlx5_hlist_destroy(sh->modify_cmds);
4013fe88961SSuanming Mou 		sh->modify_cmds = NULL;
4023fe88961SSuanming Mou 	}
4032eb4d010SOphir Munk 	if (sh->tag_table) {
4042eb4d010SOphir Munk 		/* tags should be destroyed with flow before. */
405e69a5922SXueming Li 		mlx5_hlist_destroy(sh->tag_table);
4062eb4d010SOphir Munk 		sh->tag_table = NULL;
4072eb4d010SOphir Munk 	}
4084ec6360dSGregory Etelson 	if (sh->tunnel_hub) {
4094ec6360dSGregory Etelson 		mlx5_release_tunnel_hub(sh, priv->dev_port);
4104ec6360dSGregory Etelson 		sh->tunnel_hub = NULL;
4114ec6360dSGregory Etelson 	}
4122eb4d010SOphir Munk 	mlx5_free_table_hash_list(priv);
4132eb4d010SOphir Munk 	return err;
4142eb4d010SOphir Munk }
4152eb4d010SOphir Munk 
4162eb4d010SOphir Munk /**
4172eb4d010SOphir Munk  * Destroy DR related data within private structure.
4182eb4d010SOphir Munk  *
4192eb4d010SOphir Munk  * @param[in] priv
4202eb4d010SOphir Munk  *   Pointer to the private device data structure.
4212eb4d010SOphir Munk  */
4222eb4d010SOphir Munk void
4232eb4d010SOphir Munk mlx5_os_free_shared_dr(struct mlx5_priv *priv)
4242eb4d010SOphir Munk {
42516dbba25SXueming Li 	struct mlx5_dev_ctx_shared *sh = priv->sh;
4262eb4d010SOphir Munk 
42716dbba25SXueming Li 	MLX5_ASSERT(sh && sh->refcnt);
42816dbba25SXueming Li 	if (sh->refcnt > 1)
4292eb4d010SOphir Munk 		return;
4302eb4d010SOphir Munk #ifdef HAVE_MLX5DV_DR
4312eb4d010SOphir Munk 	if (sh->rx_domain) {
4322eb4d010SOphir Munk 		mlx5_glue->dr_destroy_domain(sh->rx_domain);
4332eb4d010SOphir Munk 		sh->rx_domain = NULL;
4342eb4d010SOphir Munk 	}
4352eb4d010SOphir Munk 	if (sh->tx_domain) {
4362eb4d010SOphir Munk 		mlx5_glue->dr_destroy_domain(sh->tx_domain);
4372eb4d010SOphir Munk 		sh->tx_domain = NULL;
4382eb4d010SOphir Munk 	}
4392eb4d010SOphir Munk #ifdef HAVE_MLX5DV_DR_ESWITCH
4402eb4d010SOphir Munk 	if (sh->fdb_domain) {
4412eb4d010SOphir Munk 		mlx5_glue->dr_destroy_domain(sh->fdb_domain);
4422eb4d010SOphir Munk 		sh->fdb_domain = NULL;
4432eb4d010SOphir Munk 	}
444da845ae9SViacheslav Ovsiienko 	if (sh->dr_drop_action) {
445da845ae9SViacheslav Ovsiienko 		mlx5_glue->destroy_flow_action(sh->dr_drop_action);
446da845ae9SViacheslav Ovsiienko 		sh->dr_drop_action = NULL;
4472eb4d010SOphir Munk 	}
4482eb4d010SOphir Munk #endif
4492eb4d010SOphir Munk 	if (sh->pop_vlan_action) {
4502eb4d010SOphir Munk 		mlx5_glue->destroy_flow_action(sh->pop_vlan_action);
4512eb4d010SOphir Munk 		sh->pop_vlan_action = NULL;
4522eb4d010SOphir Munk 	}
4532eb4d010SOphir Munk #endif /* HAVE_MLX5DV_DR */
454b80726dcSSuanming Mou 	if (sh->default_miss_action)
455b80726dcSSuanming Mou 		mlx5_glue->destroy_flow_action
456b80726dcSSuanming Mou 				(sh->default_miss_action);
457bf615b07SSuanming Mou 	if (sh->encaps_decaps) {
458e69a5922SXueming Li 		mlx5_hlist_destroy(sh->encaps_decaps);
459bf615b07SSuanming Mou 		sh->encaps_decaps = NULL;
460bf615b07SSuanming Mou 	}
4613fe88961SSuanming Mou 	if (sh->modify_cmds) {
462e69a5922SXueming Li 		mlx5_hlist_destroy(sh->modify_cmds);
4633fe88961SSuanming Mou 		sh->modify_cmds = NULL;
4643fe88961SSuanming Mou 	}
4652eb4d010SOphir Munk 	if (sh->tag_table) {
4662eb4d010SOphir Munk 		/* tags should be destroyed with flow before. */
467e69a5922SXueming Li 		mlx5_hlist_destroy(sh->tag_table);
4682eb4d010SOphir Munk 		sh->tag_table = NULL;
4692eb4d010SOphir Munk 	}
4704ec6360dSGregory Etelson 	if (sh->tunnel_hub) {
4714ec6360dSGregory Etelson 		mlx5_release_tunnel_hub(sh, priv->dev_port);
4724ec6360dSGregory Etelson 		sh->tunnel_hub = NULL;
4734ec6360dSGregory Etelson 	}
4740fd5f82aSXueming Li 	mlx5_cache_list_destroy(&sh->port_id_action_list);
4753422af2aSXueming Li 	mlx5_cache_list_destroy(&sh->push_vlan_action_list);
4762eb4d010SOphir Munk 	mlx5_free_table_hash_list(priv);
4772eb4d010SOphir Munk }
4782eb4d010SOphir Munk 
4792eb4d010SOphir Munk /**
4802e86c4e5SOphir Munk  * Initialize shared data between primary and secondary process.
4812e86c4e5SOphir Munk  *
4822e86c4e5SOphir Munk  * A memzone is reserved by primary process and secondary processes attach to
4832e86c4e5SOphir Munk  * the memzone.
4842e86c4e5SOphir Munk  *
4852e86c4e5SOphir Munk  * @return
4862e86c4e5SOphir Munk  *   0 on success, a negative errno value otherwise and rte_errno is set.
4872e86c4e5SOphir Munk  */
4882e86c4e5SOphir Munk static int
4892e86c4e5SOphir Munk mlx5_init_shared_data(void)
4902e86c4e5SOphir Munk {
4912e86c4e5SOphir Munk 	const struct rte_memzone *mz;
4922e86c4e5SOphir Munk 	int ret = 0;
4932e86c4e5SOphir Munk 
4942e86c4e5SOphir Munk 	rte_spinlock_lock(&mlx5_shared_data_lock);
4952e86c4e5SOphir Munk 	if (mlx5_shared_data == NULL) {
4962e86c4e5SOphir Munk 		if (rte_eal_process_type() == RTE_PROC_PRIMARY) {
4972e86c4e5SOphir Munk 			/* Allocate shared memory. */
4982e86c4e5SOphir Munk 			mz = rte_memzone_reserve(MZ_MLX5_PMD_SHARED_DATA,
4992e86c4e5SOphir Munk 						 sizeof(*mlx5_shared_data),
5002e86c4e5SOphir Munk 						 SOCKET_ID_ANY, 0);
5012e86c4e5SOphir Munk 			if (mz == NULL) {
5022e86c4e5SOphir Munk 				DRV_LOG(ERR,
5032e86c4e5SOphir Munk 					"Cannot allocate mlx5 shared data");
5042e86c4e5SOphir Munk 				ret = -rte_errno;
5052e86c4e5SOphir Munk 				goto error;
5062e86c4e5SOphir Munk 			}
5072e86c4e5SOphir Munk 			mlx5_shared_data = mz->addr;
5082e86c4e5SOphir Munk 			memset(mlx5_shared_data, 0, sizeof(*mlx5_shared_data));
5092e86c4e5SOphir Munk 			rte_spinlock_init(&mlx5_shared_data->lock);
5102e86c4e5SOphir Munk 		} else {
5112e86c4e5SOphir Munk 			/* Lookup allocated shared memory. */
5122e86c4e5SOphir Munk 			mz = rte_memzone_lookup(MZ_MLX5_PMD_SHARED_DATA);
5132e86c4e5SOphir Munk 			if (mz == NULL) {
5142e86c4e5SOphir Munk 				DRV_LOG(ERR,
5152e86c4e5SOphir Munk 					"Cannot attach mlx5 shared data");
5162e86c4e5SOphir Munk 				ret = -rte_errno;
5172e86c4e5SOphir Munk 				goto error;
5182e86c4e5SOphir Munk 			}
5192e86c4e5SOphir Munk 			mlx5_shared_data = mz->addr;
5202e86c4e5SOphir Munk 			memset(&mlx5_local_data, 0, sizeof(mlx5_local_data));
5212e86c4e5SOphir Munk 		}
5222e86c4e5SOphir Munk 	}
5232e86c4e5SOphir Munk error:
5242e86c4e5SOphir Munk 	rte_spinlock_unlock(&mlx5_shared_data_lock);
5252e86c4e5SOphir Munk 	return ret;
5262e86c4e5SOphir Munk }
5272e86c4e5SOphir Munk 
5282e86c4e5SOphir Munk /**
5292e86c4e5SOphir Munk  * PMD global initialization.
5302e86c4e5SOphir Munk  *
5312e86c4e5SOphir Munk  * Independent from individual device, this function initializes global
5322e86c4e5SOphir Munk  * per-PMD data structures distinguishing primary and secondary processes.
5332e86c4e5SOphir Munk  * Hence, each initialization is called once per a process.
5342e86c4e5SOphir Munk  *
5352e86c4e5SOphir Munk  * @return
5362e86c4e5SOphir Munk  *   0 on success, a negative errno value otherwise and rte_errno is set.
5372e86c4e5SOphir Munk  */
5382e86c4e5SOphir Munk static int
5392e86c4e5SOphir Munk mlx5_init_once(void)
5402e86c4e5SOphir Munk {
5412e86c4e5SOphir Munk 	struct mlx5_shared_data *sd;
5422e86c4e5SOphir Munk 	struct mlx5_local_data *ld = &mlx5_local_data;
5432e86c4e5SOphir Munk 	int ret = 0;
5442e86c4e5SOphir Munk 
5452e86c4e5SOphir Munk 	if (mlx5_init_shared_data())
5462e86c4e5SOphir Munk 		return -rte_errno;
5472e86c4e5SOphir Munk 	sd = mlx5_shared_data;
5482e86c4e5SOphir Munk 	MLX5_ASSERT(sd);
5492e86c4e5SOphir Munk 	rte_spinlock_lock(&sd->lock);
5502e86c4e5SOphir Munk 	switch (rte_eal_process_type()) {
5512e86c4e5SOphir Munk 	case RTE_PROC_PRIMARY:
5522e86c4e5SOphir Munk 		if (sd->init_done)
5532e86c4e5SOphir Munk 			break;
5542e86c4e5SOphir Munk 		LIST_INIT(&sd->mem_event_cb_list);
5552e86c4e5SOphir Munk 		rte_rwlock_init(&sd->mem_event_rwlock);
5562e86c4e5SOphir Munk 		rte_mem_event_callback_register("MLX5_MEM_EVENT_CB",
5572e86c4e5SOphir Munk 						mlx5_mr_mem_event_cb, NULL);
5582e86c4e5SOphir Munk 		ret = mlx5_mp_init_primary(MLX5_MP_NAME,
5592e86c4e5SOphir Munk 					   mlx5_mp_os_primary_handle);
5602e86c4e5SOphir Munk 		if (ret)
5612e86c4e5SOphir Munk 			goto out;
5622e86c4e5SOphir Munk 		sd->init_done = true;
5632e86c4e5SOphir Munk 		break;
5642e86c4e5SOphir Munk 	case RTE_PROC_SECONDARY:
5652e86c4e5SOphir Munk 		if (ld->init_done)
5662e86c4e5SOphir Munk 			break;
5672e86c4e5SOphir Munk 		ret = mlx5_mp_init_secondary(MLX5_MP_NAME,
5682e86c4e5SOphir Munk 					     mlx5_mp_os_secondary_handle);
5692e86c4e5SOphir Munk 		if (ret)
5702e86c4e5SOphir Munk 			goto out;
5712e86c4e5SOphir Munk 		++sd->secondary_cnt;
5722e86c4e5SOphir Munk 		ld->init_done = true;
5732e86c4e5SOphir Munk 		break;
5742e86c4e5SOphir Munk 	default:
5752e86c4e5SOphir Munk 		break;
5762e86c4e5SOphir Munk 	}
5772e86c4e5SOphir Munk out:
5782e86c4e5SOphir Munk 	rte_spinlock_unlock(&sd->lock);
5792e86c4e5SOphir Munk 	return ret;
5802e86c4e5SOphir Munk }
5812e86c4e5SOphir Munk 
5822e86c4e5SOphir Munk /**
58386d259ceSMichael Baum  * Create the Tx queue DevX/Verbs object.
58486d259ceSMichael Baum  *
58586d259ceSMichael Baum  * @param dev
58686d259ceSMichael Baum  *   Pointer to Ethernet device.
58786d259ceSMichael Baum  * @param idx
58886d259ceSMichael Baum  *   Queue index in DPDK Tx queue array.
58986d259ceSMichael Baum  *
59086d259ceSMichael Baum  * @return
591f49f4483SMichael Baum  *   0 on success, a negative errno value otherwise and rte_errno is set.
59286d259ceSMichael Baum  */
593f49f4483SMichael Baum static int
59486d259ceSMichael Baum mlx5_os_txq_obj_new(struct rte_eth_dev *dev, uint16_t idx)
59586d259ceSMichael Baum {
59686d259ceSMichael Baum 	struct mlx5_priv *priv = dev->data->dev_private;
59786d259ceSMichael Baum 	struct mlx5_txq_data *txq_data = (*priv->txqs)[idx];
59886d259ceSMichael Baum 	struct mlx5_txq_ctrl *txq_ctrl =
59986d259ceSMichael Baum 			container_of(txq_data, struct mlx5_txq_ctrl, txq);
60086d259ceSMichael Baum 
60186d259ceSMichael Baum 	if (txq_ctrl->type == MLX5_TXQ_TYPE_HAIRPIN)
60286d259ceSMichael Baum 		return mlx5_txq_devx_obj_new(dev, idx);
60386d259ceSMichael Baum #ifdef HAVE_MLX5DV_DEVX_UAR_OFFSET
6043ec73abeSMatan Azrad 	if (!priv->config.dv_esw_en)
60586d259ceSMichael Baum 		return mlx5_txq_devx_obj_new(dev, idx);
60686d259ceSMichael Baum #endif
60786d259ceSMichael Baum 	return mlx5_txq_ibv_obj_new(dev, idx);
60886d259ceSMichael Baum }
60986d259ceSMichael Baum 
61086d259ceSMichael Baum /**
61186d259ceSMichael Baum  * Release an Tx DevX/verbs queue object.
61286d259ceSMichael Baum  *
61386d259ceSMichael Baum  * @param txq_obj
61486d259ceSMichael Baum  *   DevX/Verbs Tx queue object.
61586d259ceSMichael Baum  */
61686d259ceSMichael Baum static void
61786d259ceSMichael Baum mlx5_os_txq_obj_release(struct mlx5_txq_obj *txq_obj)
61886d259ceSMichael Baum {
61986d259ceSMichael Baum 	if (txq_obj->txq_ctrl->type == MLX5_TXQ_TYPE_HAIRPIN) {
62086d259ceSMichael Baum 		mlx5_txq_devx_obj_release(txq_obj);
62186d259ceSMichael Baum 		return;
62286d259ceSMichael Baum 	}
6233ec73abeSMatan Azrad #ifdef HAVE_MLX5DV_DEVX_UAR_OFFSET
6243ec73abeSMatan Azrad 	if (!txq_obj->txq_ctrl->priv->config.dv_esw_en) {
6253ec73abeSMatan Azrad 		mlx5_txq_devx_obj_release(txq_obj);
6263ec73abeSMatan Azrad 		return;
62786d259ceSMichael Baum 	}
6283ec73abeSMatan Azrad #endif
62986d259ceSMichael Baum 	mlx5_txq_ibv_obj_release(txq_obj);
63086d259ceSMichael Baum }
63186d259ceSMichael Baum 
63286d259ceSMichael Baum /**
633994829e6SSuanming Mou  * DV flow counter mode detect and config.
634994829e6SSuanming Mou  *
635994829e6SSuanming Mou  * @param dev
636994829e6SSuanming Mou  *   Pointer to rte_eth_dev structure.
637994829e6SSuanming Mou  *
638994829e6SSuanming Mou  */
639994829e6SSuanming Mou static void
640994829e6SSuanming Mou mlx5_flow_counter_mode_config(struct rte_eth_dev *dev __rte_unused)
641994829e6SSuanming Mou {
642994829e6SSuanming Mou #ifdef HAVE_IBV_FLOW_DV_SUPPORT
643994829e6SSuanming Mou 	struct mlx5_priv *priv = dev->data->dev_private;
6442b5b1aebSSuanming Mou 	struct mlx5_dev_ctx_shared *sh = priv->sh;
6452b5b1aebSSuanming Mou 	bool fallback;
646994829e6SSuanming Mou 
647994829e6SSuanming Mou #ifndef HAVE_IBV_DEVX_ASYNC
6482b5b1aebSSuanming Mou 	fallback = true;
649994829e6SSuanming Mou #else
6502b5b1aebSSuanming Mou 	fallback = false;
6512b5b1aebSSuanming Mou 	if (!priv->config.devx || !priv->config.dv_flow_en ||
6522b5b1aebSSuanming Mou 	    !priv->config.hca_attr.flow_counters_dump ||
653994829e6SSuanming Mou 	    !(priv->config.hca_attr.flow_counter_bulk_alloc_bitmap & 0x4) ||
654994829e6SSuanming Mou 	    (mlx5_flow_dv_discover_counter_offset_support(dev) == -ENOTSUP))
6552b5b1aebSSuanming Mou 		fallback = true;
656994829e6SSuanming Mou #endif
6572b5b1aebSSuanming Mou 	if (fallback)
658994829e6SSuanming Mou 		DRV_LOG(INFO, "Use fall-back DV counter management. Flow "
659994829e6SSuanming Mou 			"counter dump:%d, bulk_alloc_bitmap:0x%hhx.",
660994829e6SSuanming Mou 			priv->config.hca_attr.flow_counters_dump,
661994829e6SSuanming Mou 			priv->config.hca_attr.flow_counter_bulk_alloc_bitmap);
6622b5b1aebSSuanming Mou 	/* Initialize fallback mode only on the port initializes sh. */
6632b5b1aebSSuanming Mou 	if (sh->refcnt == 1)
6642b5b1aebSSuanming Mou 		sh->cmng.counter_fallback = fallback;
6652b5b1aebSSuanming Mou 	else if (fallback != sh->cmng.counter_fallback)
6662b5b1aebSSuanming Mou 		DRV_LOG(WARNING, "Port %d in sh has different fallback mode "
6672b5b1aebSSuanming Mou 			"with others:%d.", PORT_ID(priv), fallback);
668994829e6SSuanming Mou #endif
669994829e6SSuanming Mou }
670994829e6SSuanming Mou 
671e6988afdSMatan Azrad static void
672e6988afdSMatan Azrad mlx5_queue_counter_id_prepare(struct rte_eth_dev *dev)
673e6988afdSMatan Azrad {
674e6988afdSMatan Azrad 	struct mlx5_priv *priv = dev->data->dev_private;
675e6988afdSMatan Azrad 	void *ctx = priv->sh->ctx;
676e6988afdSMatan Azrad 
677e6988afdSMatan Azrad 	priv->q_counters = mlx5_devx_cmd_queue_counter_alloc(ctx);
678e6988afdSMatan Azrad 	if (!priv->q_counters) {
679e6988afdSMatan Azrad 		struct ibv_cq *cq = mlx5_glue->create_cq(ctx, 1, NULL, NULL, 0);
680e6988afdSMatan Azrad 		struct ibv_wq *wq;
681e6988afdSMatan Azrad 
682e6988afdSMatan Azrad 		DRV_LOG(DEBUG, "Port %d queue counter object cannot be created "
683e6988afdSMatan Azrad 			"by DevX - fall-back to use the kernel driver global "
684e6988afdSMatan Azrad 			"queue counter.", dev->data->port_id);
685e6988afdSMatan Azrad 		/* Create WQ by kernel and query its queue counter ID. */
686e6988afdSMatan Azrad 		if (cq) {
687e6988afdSMatan Azrad 			wq = mlx5_glue->create_wq(ctx,
688e6988afdSMatan Azrad 						  &(struct ibv_wq_init_attr){
689e6988afdSMatan Azrad 						    .wq_type = IBV_WQT_RQ,
690e6988afdSMatan Azrad 						    .max_wr = 1,
691e6988afdSMatan Azrad 						    .max_sge = 1,
692e6988afdSMatan Azrad 						    .pd = priv->sh->pd,
693e6988afdSMatan Azrad 						    .cq = cq,
694e6988afdSMatan Azrad 						});
695e6988afdSMatan Azrad 			if (wq) {
696e6988afdSMatan Azrad 				/* Counter is assigned only on RDY state. */
697e6988afdSMatan Azrad 				int ret = mlx5_glue->modify_wq(wq,
698e6988afdSMatan Azrad 						 &(struct ibv_wq_attr){
699e6988afdSMatan Azrad 						 .attr_mask = IBV_WQ_ATTR_STATE,
700e6988afdSMatan Azrad 						 .wq_state = IBV_WQS_RDY,
701e6988afdSMatan Azrad 						});
702e6988afdSMatan Azrad 
703e6988afdSMatan Azrad 				if (ret == 0)
704e6988afdSMatan Azrad 					mlx5_devx_cmd_wq_query(wq,
705e6988afdSMatan Azrad 							 &priv->counter_set_id);
706e6988afdSMatan Azrad 				claim_zero(mlx5_glue->destroy_wq(wq));
707e6988afdSMatan Azrad 			}
708e6988afdSMatan Azrad 			claim_zero(mlx5_glue->destroy_cq(cq));
709e6988afdSMatan Azrad 		}
710e6988afdSMatan Azrad 	} else {
711e6988afdSMatan Azrad 		priv->counter_set_id = priv->q_counters->id;
712e6988afdSMatan Azrad 	}
713e6988afdSMatan Azrad 	if (priv->counter_set_id == 0)
714e6988afdSMatan Azrad 		DRV_LOG(INFO, "Part of the port %d statistics will not be "
715e6988afdSMatan Azrad 			"available.", dev->data->port_id);
716e6988afdSMatan Azrad }
717e6988afdSMatan Azrad 
718994829e6SSuanming Mou /**
719f926cce3SXueming Li  * Check if representor spawn info match devargs.
720f926cce3SXueming Li  *
721f926cce3SXueming Li  * @param spawn
722f926cce3SXueming Li  *   Verbs device parameters (name, port, switch_info) to spawn.
723f926cce3SXueming Li  * @param eth_da
724f926cce3SXueming Li  *   Device devargs to probe.
725f926cce3SXueming Li  *
726f926cce3SXueming Li  * @return
727f926cce3SXueming Li  *   Match result.
728f926cce3SXueming Li  */
729f926cce3SXueming Li static bool
730f926cce3SXueming Li mlx5_representor_match(struct mlx5_dev_spawn_data *spawn,
731f926cce3SXueming Li 		       struct rte_eth_devargs *eth_da)
732f926cce3SXueming Li {
733f926cce3SXueming Li 	struct mlx5_switch_info *switch_info = &spawn->info;
734f926cce3SXueming Li 	unsigned int p, f;
735f926cce3SXueming Li 	uint16_t id;
73691766faeSXueming Li 	uint16_t repr_id = mlx5_representor_id_encode(switch_info,
73791766faeSXueming Li 						      eth_da->type);
738f926cce3SXueming Li 
739f926cce3SXueming Li 	switch (eth_da->type) {
740f926cce3SXueming Li 	case RTE_ETH_REPRESENTOR_SF:
74191766faeSXueming Li 		if (!(spawn->info.port_name == -1 &&
74291766faeSXueming Li 		      switch_info->name_type ==
74391766faeSXueming Li 				MLX5_PHYS_PORT_NAME_TYPE_PFHPF) &&
74491766faeSXueming Li 		    switch_info->name_type != MLX5_PHYS_PORT_NAME_TYPE_PFSF) {
745f926cce3SXueming Li 			rte_errno = EBUSY;
746f926cce3SXueming Li 			return false;
747f926cce3SXueming Li 		}
748f926cce3SXueming Li 		break;
749f926cce3SXueming Li 	case RTE_ETH_REPRESENTOR_VF:
750f926cce3SXueming Li 		/* Allows HPF representor index -1 as exception. */
751f926cce3SXueming Li 		if (!(spawn->info.port_name == -1 &&
752f926cce3SXueming Li 		      switch_info->name_type ==
753f926cce3SXueming Li 				MLX5_PHYS_PORT_NAME_TYPE_PFHPF) &&
754f926cce3SXueming Li 		    switch_info->name_type != MLX5_PHYS_PORT_NAME_TYPE_PFVF) {
755f926cce3SXueming Li 			rte_errno = EBUSY;
756f926cce3SXueming Li 			return false;
757f926cce3SXueming Li 		}
758f926cce3SXueming Li 		break;
759f926cce3SXueming Li 	case RTE_ETH_REPRESENTOR_NONE:
760f926cce3SXueming Li 		rte_errno = EBUSY;
761f926cce3SXueming Li 		return false;
762f926cce3SXueming Li 	default:
763f926cce3SXueming Li 		rte_errno = ENOTSUP;
764f926cce3SXueming Li 		DRV_LOG(ERR, "unsupported representor type");
765f926cce3SXueming Li 		return false;
766f926cce3SXueming Li 	}
767f926cce3SXueming Li 	/* Check representor ID: */
768f926cce3SXueming Li 	for (p = 0; p < eth_da->nb_ports; ++p) {
769f926cce3SXueming Li 		if (spawn->pf_bond < 0) {
770f926cce3SXueming Li 			/* For non-LAG mode, allow and ignore pf. */
771f926cce3SXueming Li 			switch_info->pf_num = eth_da->ports[p];
77291766faeSXueming Li 			repr_id = mlx5_representor_id_encode(switch_info,
77391766faeSXueming Li 							     eth_da->type);
774f926cce3SXueming Li 		}
775f926cce3SXueming Li 		for (f = 0; f < eth_da->nb_representor_ports; ++f) {
776f926cce3SXueming Li 			id = MLX5_REPRESENTOR_ID
777f926cce3SXueming Li 				(eth_da->ports[p], eth_da->type,
778f926cce3SXueming Li 				 eth_da->representor_ports[f]);
779f926cce3SXueming Li 			if (repr_id == id)
780f926cce3SXueming Li 				return true;
781f926cce3SXueming Li 		}
782f926cce3SXueming Li 	}
783f926cce3SXueming Li 	rte_errno = EBUSY;
784f926cce3SXueming Li 	return false;
785f926cce3SXueming Li }
786f926cce3SXueming Li 
787f926cce3SXueming Li 
788f926cce3SXueming Li /**
7892eb4d010SOphir Munk  * Spawn an Ethernet device from Verbs information.
7902eb4d010SOphir Munk  *
7912eb4d010SOphir Munk  * @param dpdk_dev
7922eb4d010SOphir Munk  *   Backing DPDK device.
7932eb4d010SOphir Munk  * @param spawn
7942eb4d010SOphir Munk  *   Verbs device parameters (name, port, switch_info) to spawn.
7952eb4d010SOphir Munk  * @param config
7962eb4d010SOphir Munk  *   Device configuration parameters.
797cb95feefSXueming Li  * @param config
798cb95feefSXueming Li  *   Device arguments.
7992eb4d010SOphir Munk  *
8002eb4d010SOphir Munk  * @return
8012eb4d010SOphir Munk  *   A valid Ethernet device object on success, NULL otherwise and rte_errno
8022eb4d010SOphir Munk  *   is set. The following errors are defined:
8032eb4d010SOphir Munk  *
8042eb4d010SOphir Munk  *   EBUSY: device is not supposed to be spawned.
8052eb4d010SOphir Munk  *   EEXIST: device is already spawned
8062eb4d010SOphir Munk  */
8072eb4d010SOphir Munk static struct rte_eth_dev *
8082eb4d010SOphir Munk mlx5_dev_spawn(struct rte_device *dpdk_dev,
8092eb4d010SOphir Munk 	       struct mlx5_dev_spawn_data *spawn,
810cb95feefSXueming Li 	       struct mlx5_dev_config *config,
811cb95feefSXueming Li 	       struct rte_eth_devargs *eth_da)
8122eb4d010SOphir Munk {
8132eb4d010SOphir Munk 	const struct mlx5_switch_info *switch_info = &spawn->info;
8142eb4d010SOphir Munk 	struct mlx5_dev_ctx_shared *sh = NULL;
8152eb4d010SOphir Munk 	struct ibv_port_attr port_attr;
8162eb4d010SOphir Munk 	struct mlx5dv_context dv_attr = { .comp_mask = 0 };
8172eb4d010SOphir Munk 	struct rte_eth_dev *eth_dev = NULL;
8182eb4d010SOphir Munk 	struct mlx5_priv *priv = NULL;
8192eb4d010SOphir Munk 	int err = 0;
8202eb4d010SOphir Munk 	unsigned int hw_padding = 0;
8212eb4d010SOphir Munk 	unsigned int mps;
8222eb4d010SOphir Munk 	unsigned int tunnel_en = 0;
8232eb4d010SOphir Munk 	unsigned int mpls_en = 0;
8242eb4d010SOphir Munk 	unsigned int swp = 0;
8252eb4d010SOphir Munk 	unsigned int mprq = 0;
8262eb4d010SOphir Munk 	unsigned int mprq_min_stride_size_n = 0;
8272eb4d010SOphir Munk 	unsigned int mprq_max_stride_size_n = 0;
8282eb4d010SOphir Munk 	unsigned int mprq_min_stride_num_n = 0;
8292eb4d010SOphir Munk 	unsigned int mprq_max_stride_num_n = 0;
8302eb4d010SOphir Munk 	struct rte_ether_addr mac;
8312eb4d010SOphir Munk 	char name[RTE_ETH_NAME_MAX_LEN];
8322eb4d010SOphir Munk 	int own_domain_id = 0;
8332eb4d010SOphir Munk 	uint16_t port_id;
8342eb4d010SOphir Munk #ifdef HAVE_MLX5DV_DR_DEVX_PORT
8352eb4d010SOphir Munk 	struct mlx5dv_devx_port devx_port = { .comp_mask = 0 };
8362eb4d010SOphir Munk #endif
8372eb4d010SOphir Munk 
8382eb4d010SOphir Munk 	/* Determine if this port representor is supposed to be spawned. */
839f926cce3SXueming Li 	if (switch_info->representor && dpdk_dev->devargs &&
840f926cce3SXueming Li 	    !mlx5_representor_match(spawn, eth_da))
841d6541676SXueming Li 		return NULL;
8422eb4d010SOphir Munk 	/* Build device name. */
8432eb4d010SOphir Munk 	if (spawn->pf_bond < 0) {
8442eb4d010SOphir Munk 		/* Single device. */
8452eb4d010SOphir Munk 		if (!switch_info->representor)
8462eb4d010SOphir Munk 			strlcpy(name, dpdk_dev->name, sizeof(name));
8472eb4d010SOphir Munk 		else
848f926cce3SXueming Li 			err = snprintf(name, sizeof(name), "%s_representor_%s%u",
849cb95feefSXueming Li 				 dpdk_dev->name,
850cb95feefSXueming Li 				 switch_info->name_type ==
851cb95feefSXueming Li 				 MLX5_PHYS_PORT_NAME_TYPE_PFSF ? "sf" : "vf",
852cb95feefSXueming Li 				 switch_info->port_name);
8532eb4d010SOphir Munk 	} else {
8542eb4d010SOphir Munk 		/* Bonding device. */
855f926cce3SXueming Li 		if (!switch_info->representor) {
856f926cce3SXueming Li 			err = snprintf(name, sizeof(name), "%s_%s",
857834a9019SOphir Munk 				 dpdk_dev->name,
858834a9019SOphir Munk 				 mlx5_os_get_dev_device_name(spawn->phys_dev));
859f926cce3SXueming Li 		} else {
860f926cce3SXueming Li 			err = snprintf(name, sizeof(name), "%s_%s_representor_c%dpf%d%s%u",
861834a9019SOphir Munk 				dpdk_dev->name,
862834a9019SOphir Munk 				mlx5_os_get_dev_device_name(spawn->phys_dev),
863f926cce3SXueming Li 				switch_info->ctrl_num,
864f926cce3SXueming Li 				switch_info->pf_num,
865cb95feefSXueming Li 				switch_info->name_type ==
866cb95feefSXueming Li 				MLX5_PHYS_PORT_NAME_TYPE_PFSF ? "sf" : "vf",
8672eb4d010SOphir Munk 				switch_info->port_name);
8682eb4d010SOphir Munk 		}
869f926cce3SXueming Li 	}
870f926cce3SXueming Li 	if (err >= (int)sizeof(name))
871f926cce3SXueming Li 		DRV_LOG(WARNING, "device name overflow %s", name);
8722eb4d010SOphir Munk 	/* check if the device is already spawned */
8732eb4d010SOphir Munk 	if (rte_eth_dev_get_port_by_name(name, &port_id) == 0) {
8742eb4d010SOphir Munk 		rte_errno = EEXIST;
8752eb4d010SOphir Munk 		return NULL;
8762eb4d010SOphir Munk 	}
8772eb4d010SOphir Munk 	DRV_LOG(DEBUG, "naming Ethernet device \"%s\"", name);
8782eb4d010SOphir Munk 	if (rte_eal_process_type() == RTE_PROC_SECONDARY) {
8792eb4d010SOphir Munk 		struct mlx5_mp_id mp_id;
8802eb4d010SOphir Munk 
8812eb4d010SOphir Munk 		eth_dev = rte_eth_dev_attach_secondary(name);
8822eb4d010SOphir Munk 		if (eth_dev == NULL) {
8832eb4d010SOphir Munk 			DRV_LOG(ERR, "can not attach rte ethdev");
8842eb4d010SOphir Munk 			rte_errno = ENOMEM;
8852eb4d010SOphir Munk 			return NULL;
8862eb4d010SOphir Munk 		}
8872eb4d010SOphir Munk 		eth_dev->device = dpdk_dev;
888b012b4ceSOphir Munk 		eth_dev->dev_ops = &mlx5_dev_sec_ops;
889cbfc6111SFerruh Yigit 		eth_dev->rx_descriptor_status = mlx5_rx_descriptor_status;
890cbfc6111SFerruh Yigit 		eth_dev->tx_descriptor_status = mlx5_tx_descriptor_status;
8912eb4d010SOphir Munk 		err = mlx5_proc_priv_init(eth_dev);
8922eb4d010SOphir Munk 		if (err)
8932eb4d010SOphir Munk 			return NULL;
8942eb4d010SOphir Munk 		mp_id.port_id = eth_dev->data->port_id;
8952eb4d010SOphir Munk 		strlcpy(mp_id.name, MLX5_MP_NAME, RTE_MP_MAX_NAME_LEN);
8962eb4d010SOphir Munk 		/* Receive command fd from primary process */
8972eb4d010SOphir Munk 		err = mlx5_mp_req_verbs_cmd_fd(&mp_id);
8982eb4d010SOphir Munk 		if (err < 0)
8992eb4d010SOphir Munk 			goto err_secondary;
9002eb4d010SOphir Munk 		/* Remap UAR for Tx queues. */
9012eb4d010SOphir Munk 		err = mlx5_tx_uar_init_secondary(eth_dev, err);
9022eb4d010SOphir Munk 		if (err)
9032eb4d010SOphir Munk 			goto err_secondary;
9042eb4d010SOphir Munk 		/*
9052eb4d010SOphir Munk 		 * Ethdev pointer is still required as input since
9062eb4d010SOphir Munk 		 * the primary device is not accessible from the
9072eb4d010SOphir Munk 		 * secondary process.
9082eb4d010SOphir Munk 		 */
9092eb4d010SOphir Munk 		eth_dev->rx_pkt_burst = mlx5_select_rx_function(eth_dev);
9102eb4d010SOphir Munk 		eth_dev->tx_pkt_burst = mlx5_select_tx_function(eth_dev);
9112eb4d010SOphir Munk 		return eth_dev;
9122eb4d010SOphir Munk err_secondary:
9132eb4d010SOphir Munk 		mlx5_dev_close(eth_dev);
9142eb4d010SOphir Munk 		return NULL;
9152eb4d010SOphir Munk 	}
9162eb4d010SOphir Munk 	/*
9172eb4d010SOphir Munk 	 * Some parameters ("tx_db_nc" in particularly) are needed in
9182eb4d010SOphir Munk 	 * advance to create dv/verbs device context. We proceed the
9192eb4d010SOphir Munk 	 * devargs here to get ones, and later proceed devargs again
9202eb4d010SOphir Munk 	 * to override some hardware settings.
9212eb4d010SOphir Munk 	 */
922d462a83cSMichael Baum 	err = mlx5_args(config, dpdk_dev->devargs);
9232eb4d010SOphir Munk 	if (err) {
9242eb4d010SOphir Munk 		err = rte_errno;
9252eb4d010SOphir Munk 		DRV_LOG(ERR, "failed to process device arguments: %s",
9262eb4d010SOphir Munk 			strerror(rte_errno));
9272eb4d010SOphir Munk 		goto error;
9282eb4d010SOphir Munk 	}
9294ec6360dSGregory Etelson 	if (config->dv_miss_info) {
9304ec6360dSGregory Etelson 		if (switch_info->master || switch_info->representor)
9314ec6360dSGregory Etelson 			config->dv_xmeta_en = MLX5_XMETA_MODE_META16;
9324ec6360dSGregory Etelson 	}
933d462a83cSMichael Baum 	mlx5_malloc_mem_select(config->sys_mem_en);
934d462a83cSMichael Baum 	sh = mlx5_alloc_shared_dev_ctx(spawn, config);
9352eb4d010SOphir Munk 	if (!sh)
9362eb4d010SOphir Munk 		return NULL;
937d462a83cSMichael Baum 	config->devx = sh->devx;
9382eb4d010SOphir Munk #ifdef HAVE_MLX5DV_DR_ACTION_DEST_DEVX_TIR
939d462a83cSMichael Baum 	config->dest_tir = 1;
9402eb4d010SOphir Munk #endif
9412eb4d010SOphir Munk #ifdef HAVE_IBV_MLX5_MOD_SWP
9422eb4d010SOphir Munk 	dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_SWP;
9432eb4d010SOphir Munk #endif
9442eb4d010SOphir Munk 	/*
9452eb4d010SOphir Munk 	 * Multi-packet send is supported by ConnectX-4 Lx PF as well
9462eb4d010SOphir Munk 	 * as all ConnectX-5 devices.
9472eb4d010SOphir Munk 	 */
9482eb4d010SOphir Munk #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT
9492eb4d010SOphir Munk 	dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS;
9502eb4d010SOphir Munk #endif
9512eb4d010SOphir Munk #ifdef HAVE_IBV_DEVICE_STRIDING_RQ_SUPPORT
9522eb4d010SOphir Munk 	dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_STRIDING_RQ;
9532eb4d010SOphir Munk #endif
9542eb4d010SOphir Munk 	mlx5_glue->dv_query_device(sh->ctx, &dv_attr);
9552eb4d010SOphir Munk 	if (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED) {
9562eb4d010SOphir Munk 		if (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW) {
9572eb4d010SOphir Munk 			DRV_LOG(DEBUG, "enhanced MPW is supported");
9582eb4d010SOphir Munk 			mps = MLX5_MPW_ENHANCED;
9592eb4d010SOphir Munk 		} else {
9602eb4d010SOphir Munk 			DRV_LOG(DEBUG, "MPW is supported");
9612eb4d010SOphir Munk 			mps = MLX5_MPW;
9622eb4d010SOphir Munk 		}
9632eb4d010SOphir Munk 	} else {
9642eb4d010SOphir Munk 		DRV_LOG(DEBUG, "MPW isn't supported");
9652eb4d010SOphir Munk 		mps = MLX5_MPW_DISABLED;
9662eb4d010SOphir Munk 	}
9672eb4d010SOphir Munk #ifdef HAVE_IBV_MLX5_MOD_SWP
9682eb4d010SOphir Munk 	if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_SWP)
9692eb4d010SOphir Munk 		swp = dv_attr.sw_parsing_caps.sw_parsing_offloads;
9702eb4d010SOphir Munk 	DRV_LOG(DEBUG, "SWP support: %u", swp);
9712eb4d010SOphir Munk #endif
972d462a83cSMichael Baum 	config->swp = !!swp;
9732eb4d010SOphir Munk #ifdef HAVE_IBV_DEVICE_STRIDING_RQ_SUPPORT
9742eb4d010SOphir Munk 	if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_STRIDING_RQ) {
9752eb4d010SOphir Munk 		struct mlx5dv_striding_rq_caps mprq_caps =
9762eb4d010SOphir Munk 			dv_attr.striding_rq_caps;
9772eb4d010SOphir Munk 
9782eb4d010SOphir Munk 		DRV_LOG(DEBUG, "\tmin_single_stride_log_num_of_bytes: %d",
9792eb4d010SOphir Munk 			mprq_caps.min_single_stride_log_num_of_bytes);
9802eb4d010SOphir Munk 		DRV_LOG(DEBUG, "\tmax_single_stride_log_num_of_bytes: %d",
9812eb4d010SOphir Munk 			mprq_caps.max_single_stride_log_num_of_bytes);
9822eb4d010SOphir Munk 		DRV_LOG(DEBUG, "\tmin_single_wqe_log_num_of_strides: %d",
9832eb4d010SOphir Munk 			mprq_caps.min_single_wqe_log_num_of_strides);
9842eb4d010SOphir Munk 		DRV_LOG(DEBUG, "\tmax_single_wqe_log_num_of_strides: %d",
9852eb4d010SOphir Munk 			mprq_caps.max_single_wqe_log_num_of_strides);
9862eb4d010SOphir Munk 		DRV_LOG(DEBUG, "\tsupported_qpts: %d",
9872eb4d010SOphir Munk 			mprq_caps.supported_qpts);
9882eb4d010SOphir Munk 		DRV_LOG(DEBUG, "device supports Multi-Packet RQ");
9892eb4d010SOphir Munk 		mprq = 1;
9902eb4d010SOphir Munk 		mprq_min_stride_size_n =
9912eb4d010SOphir Munk 			mprq_caps.min_single_stride_log_num_of_bytes;
9922eb4d010SOphir Munk 		mprq_max_stride_size_n =
9932eb4d010SOphir Munk 			mprq_caps.max_single_stride_log_num_of_bytes;
9942eb4d010SOphir Munk 		mprq_min_stride_num_n =
9952eb4d010SOphir Munk 			mprq_caps.min_single_wqe_log_num_of_strides;
9962eb4d010SOphir Munk 		mprq_max_stride_num_n =
9972eb4d010SOphir Munk 			mprq_caps.max_single_wqe_log_num_of_strides;
9982eb4d010SOphir Munk 	}
9992eb4d010SOphir Munk #endif
10003d3f4e6dSAlexander Kozyrev 	/* Rx CQE compression is enabled by default. */
10013d3f4e6dSAlexander Kozyrev 	config->cqe_comp = 1;
10022eb4d010SOphir Munk #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT
10032eb4d010SOphir Munk 	if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS) {
10042eb4d010SOphir Munk 		tunnel_en = ((dv_attr.tunnel_offloads_caps &
10052eb4d010SOphir Munk 			      MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_VXLAN) &&
10062eb4d010SOphir Munk 			     (dv_attr.tunnel_offloads_caps &
10072eb4d010SOphir Munk 			      MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_GRE) &&
10082eb4d010SOphir Munk 			     (dv_attr.tunnel_offloads_caps &
10092eb4d010SOphir Munk 			      MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_GENEVE));
10102eb4d010SOphir Munk 	}
10112eb4d010SOphir Munk 	DRV_LOG(DEBUG, "tunnel offloading is %ssupported",
10122eb4d010SOphir Munk 		tunnel_en ? "" : "not ");
10132eb4d010SOphir Munk #else
10142eb4d010SOphir Munk 	DRV_LOG(WARNING,
10152eb4d010SOphir Munk 		"tunnel offloading disabled due to old OFED/rdma-core version");
10162eb4d010SOphir Munk #endif
1017d462a83cSMichael Baum 	config->tunnel_en = tunnel_en;
10182eb4d010SOphir Munk #ifdef HAVE_IBV_DEVICE_MPLS_SUPPORT
10192eb4d010SOphir Munk 	mpls_en = ((dv_attr.tunnel_offloads_caps &
10202eb4d010SOphir Munk 		    MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_CW_MPLS_OVER_GRE) &&
10212eb4d010SOphir Munk 		   (dv_attr.tunnel_offloads_caps &
10222eb4d010SOphir Munk 		    MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_CW_MPLS_OVER_UDP));
10232eb4d010SOphir Munk 	DRV_LOG(DEBUG, "MPLS over GRE/UDP tunnel offloading is %ssupported",
10242eb4d010SOphir Munk 		mpls_en ? "" : "not ");
10252eb4d010SOphir Munk #else
10262eb4d010SOphir Munk 	DRV_LOG(WARNING, "MPLS over GRE/UDP tunnel offloading disabled due to"
10272eb4d010SOphir Munk 		" old OFED/rdma-core version or firmware configuration");
10282eb4d010SOphir Munk #endif
1029d462a83cSMichael Baum 	config->mpls_en = mpls_en;
10302eb4d010SOphir Munk 	/* Check port status. */
1031834a9019SOphir Munk 	err = mlx5_glue->query_port(sh->ctx, spawn->phys_port, &port_attr);
10322eb4d010SOphir Munk 	if (err) {
10332eb4d010SOphir Munk 		DRV_LOG(ERR, "port query failed: %s", strerror(err));
10342eb4d010SOphir Munk 		goto error;
10352eb4d010SOphir Munk 	}
10362eb4d010SOphir Munk 	if (port_attr.link_layer != IBV_LINK_LAYER_ETHERNET) {
10372eb4d010SOphir Munk 		DRV_LOG(ERR, "port is not configured in Ethernet mode");
10382eb4d010SOphir Munk 		err = EINVAL;
10392eb4d010SOphir Munk 		goto error;
10402eb4d010SOphir Munk 	}
10412eb4d010SOphir Munk 	if (port_attr.state != IBV_PORT_ACTIVE)
10422eb4d010SOphir Munk 		DRV_LOG(DEBUG, "port is not active: \"%s\" (%d)",
10432eb4d010SOphir Munk 			mlx5_glue->port_state_str(port_attr.state),
10442eb4d010SOphir Munk 			port_attr.state);
10452eb4d010SOphir Munk 	/* Allocate private eth device data. */
10462175c4dcSSuanming Mou 	priv = mlx5_malloc(MLX5_MEM_ZERO | MLX5_MEM_RTE,
10472eb4d010SOphir Munk 			   sizeof(*priv),
10482175c4dcSSuanming Mou 			   RTE_CACHE_LINE_SIZE, SOCKET_ID_ANY);
10492eb4d010SOphir Munk 	if (priv == NULL) {
10502eb4d010SOphir Munk 		DRV_LOG(ERR, "priv allocation failure");
10512eb4d010SOphir Munk 		err = ENOMEM;
10522eb4d010SOphir Munk 		goto error;
10532eb4d010SOphir Munk 	}
10542eb4d010SOphir Munk 	priv->sh = sh;
105591389890SOphir Munk 	priv->dev_port = spawn->phys_port;
10562eb4d010SOphir Munk 	priv->pci_dev = spawn->pci_dev;
10572eb4d010SOphir Munk 	priv->mtu = RTE_ETHER_MTU;
10582eb4d010SOphir Munk 	/* Some internal functions rely on Netlink sockets, open them now. */
10592eb4d010SOphir Munk 	priv->nl_socket_rdma = mlx5_nl_init(NETLINK_RDMA);
10602eb4d010SOphir Munk 	priv->nl_socket_route =	mlx5_nl_init(NETLINK_ROUTE);
10612eb4d010SOphir Munk 	priv->representor = !!switch_info->representor;
10622eb4d010SOphir Munk 	priv->master = !!switch_info->master;
10632eb4d010SOphir Munk 	priv->domain_id = RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID;
10642eb4d010SOphir Munk 	priv->vport_meta_tag = 0;
10652eb4d010SOphir Munk 	priv->vport_meta_mask = 0;
10662eb4d010SOphir Munk 	priv->pf_bond = spawn->pf_bond;
10672eb4d010SOphir Munk #ifdef HAVE_MLX5DV_DR_DEVX_PORT
10682eb4d010SOphir Munk 	/*
10692eb4d010SOphir Munk 	 * The DevX port query API is implemented. E-Switch may use
10702eb4d010SOphir Munk 	 * either vport or reg_c[0] metadata register to match on
10712eb4d010SOphir Munk 	 * vport index. The engaged part of metadata register is
10722eb4d010SOphir Munk 	 * defined by mask.
10732eb4d010SOphir Munk 	 */
10742eb4d010SOphir Munk 	if (switch_info->representor || switch_info->master) {
10752eb4d010SOphir Munk 		devx_port.comp_mask = MLX5DV_DEVX_PORT_VPORT |
10762eb4d010SOphir Munk 				      MLX5DV_DEVX_PORT_MATCH_REG_C_0;
1077834a9019SOphir Munk 		err = mlx5_glue->devx_port_query(sh->ctx, spawn->phys_port,
10782eb4d010SOphir Munk 						 &devx_port);
10792eb4d010SOphir Munk 		if (err) {
10802eb4d010SOphir Munk 			DRV_LOG(WARNING,
10812eb4d010SOphir Munk 				"can't query devx port %d on device %s",
1082834a9019SOphir Munk 				spawn->phys_port,
1083834a9019SOphir Munk 				mlx5_os_get_dev_device_name(spawn->phys_dev));
10842eb4d010SOphir Munk 			devx_port.comp_mask = 0;
10852eb4d010SOphir Munk 		}
10862eb4d010SOphir Munk 	}
10872eb4d010SOphir Munk 	if (devx_port.comp_mask & MLX5DV_DEVX_PORT_MATCH_REG_C_0) {
10882eb4d010SOphir Munk 		priv->vport_meta_tag = devx_port.reg_c_0.value;
10892eb4d010SOphir Munk 		priv->vport_meta_mask = devx_port.reg_c_0.mask;
10902eb4d010SOphir Munk 		if (!priv->vport_meta_mask) {
10912eb4d010SOphir Munk 			DRV_LOG(ERR, "vport zero mask for port %d"
10922eb4d010SOphir Munk 				     " on bonding device %s",
1093834a9019SOphir Munk 				     spawn->phys_port,
1094834a9019SOphir Munk 				     mlx5_os_get_dev_device_name
1095834a9019SOphir Munk 							(spawn->phys_dev));
10962eb4d010SOphir Munk 			err = ENOTSUP;
10972eb4d010SOphir Munk 			goto error;
10982eb4d010SOphir Munk 		}
10992eb4d010SOphir Munk 		if (priv->vport_meta_tag & ~priv->vport_meta_mask) {
11002eb4d010SOphir Munk 			DRV_LOG(ERR, "invalid vport tag for port %d"
11012eb4d010SOphir Munk 				     " on bonding device %s",
1102834a9019SOphir Munk 				     spawn->phys_port,
1103834a9019SOphir Munk 				     mlx5_os_get_dev_device_name
1104834a9019SOphir Munk 							(spawn->phys_dev));
11052eb4d010SOphir Munk 			err = ENOTSUP;
11062eb4d010SOphir Munk 			goto error;
11072eb4d010SOphir Munk 		}
11082eb4d010SOphir Munk 	}
11092eb4d010SOphir Munk 	if (devx_port.comp_mask & MLX5DV_DEVX_PORT_VPORT) {
11102eb4d010SOphir Munk 		priv->vport_id = devx_port.vport_num;
1111ecaee305SViacheslav Ovsiienko 	} else if (spawn->pf_bond >= 0 &&
1112ecaee305SViacheslav Ovsiienko 		   (switch_info->representor || switch_info->master)) {
11132eb4d010SOphir Munk 		DRV_LOG(ERR, "can't deduce vport index for port %d"
11142eb4d010SOphir Munk 			     " on bonding device %s",
1115834a9019SOphir Munk 			     spawn->phys_port,
1116834a9019SOphir Munk 			     mlx5_os_get_dev_device_name(spawn->phys_dev));
11172eb4d010SOphir Munk 		err = ENOTSUP;
11182eb4d010SOphir Munk 		goto error;
11192eb4d010SOphir Munk 	} else {
11202eb4d010SOphir Munk 		/* Suppose vport index in compatible way. */
11212eb4d010SOphir Munk 		priv->vport_id = switch_info->representor ?
11222eb4d010SOphir Munk 				 switch_info->port_name + 1 : -1;
11232eb4d010SOphir Munk 	}
11242eb4d010SOphir Munk #else
11252eb4d010SOphir Munk 	/*
11262eb4d010SOphir Munk 	 * Kernel/rdma_core support single E-Switch per PF configurations
11272eb4d010SOphir Munk 	 * only and vport_id field contains the vport index for
11282eb4d010SOphir Munk 	 * associated VF, which is deduced from representor port name.
11292eb4d010SOphir Munk 	 * For example, let's have the IB device port 10, it has
11302eb4d010SOphir Munk 	 * attached network device eth0, which has port name attribute
11312eb4d010SOphir Munk 	 * pf0vf2, we can deduce the VF number as 2, and set vport index
11322eb4d010SOphir Munk 	 * as 3 (2+1). This assigning schema should be changed if the
11332eb4d010SOphir Munk 	 * multiple E-Switch instances per PF configurations or/and PCI
11342eb4d010SOphir Munk 	 * subfunctions are added.
11352eb4d010SOphir Munk 	 */
11362eb4d010SOphir Munk 	priv->vport_id = switch_info->representor ?
11372eb4d010SOphir Munk 			 switch_info->port_name + 1 : -1;
11382eb4d010SOphir Munk #endif
113991766faeSXueming Li 	priv->representor_id = mlx5_representor_id_encode(switch_info,
114091766faeSXueming Li 							  eth_da->type);
11412eb4d010SOphir Munk 	/*
11422eb4d010SOphir Munk 	 * Look for sibling devices in order to reuse their switch domain
11432eb4d010SOphir Munk 	 * if any, otherwise allocate one.
11442eb4d010SOphir Munk 	 */
11452eb4d010SOphir Munk 	MLX5_ETH_FOREACH_DEV(port_id, priv->pci_dev) {
11462eb4d010SOphir Munk 		const struct mlx5_priv *opriv =
11472eb4d010SOphir Munk 			rte_eth_devices[port_id].data->dev_private;
11482eb4d010SOphir Munk 
11492eb4d010SOphir Munk 		if (!opriv ||
11502eb4d010SOphir Munk 		    opriv->sh != priv->sh ||
11512eb4d010SOphir Munk 			opriv->domain_id ==
11522eb4d010SOphir Munk 			RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID)
11532eb4d010SOphir Munk 			continue;
11542eb4d010SOphir Munk 		priv->domain_id = opriv->domain_id;
11552eb4d010SOphir Munk 		break;
11562eb4d010SOphir Munk 	}
11572eb4d010SOphir Munk 	if (priv->domain_id == RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID) {
11582eb4d010SOphir Munk 		err = rte_eth_switch_domain_alloc(&priv->domain_id);
11592eb4d010SOphir Munk 		if (err) {
11602eb4d010SOphir Munk 			err = rte_errno;
11612eb4d010SOphir Munk 			DRV_LOG(ERR, "unable to allocate switch domain: %s",
11622eb4d010SOphir Munk 				strerror(rte_errno));
11632eb4d010SOphir Munk 			goto error;
11642eb4d010SOphir Munk 		}
11652eb4d010SOphir Munk 		own_domain_id = 1;
11662eb4d010SOphir Munk 	}
11672eb4d010SOphir Munk 	/* Override some values set by hardware configuration. */
1168d462a83cSMichael Baum 	mlx5_args(config, dpdk_dev->devargs);
1169d462a83cSMichael Baum 	err = mlx5_dev_check_sibling_config(priv, config);
11702eb4d010SOphir Munk 	if (err)
11712eb4d010SOphir Munk 		goto error;
1172d462a83cSMichael Baum 	config->hw_csum = !!(sh->device_attr.device_cap_flags_ex &
11732eb4d010SOphir Munk 			    IBV_DEVICE_RAW_IP_CSUM);
11742eb4d010SOphir Munk 	DRV_LOG(DEBUG, "checksum offloading is %ssupported",
1175d462a83cSMichael Baum 		(config->hw_csum ? "" : "not "));
11762eb4d010SOphir Munk #if !defined(HAVE_IBV_DEVICE_COUNTERS_SET_V42) && \
11772eb4d010SOphir Munk 	!defined(HAVE_IBV_DEVICE_COUNTERS_SET_V45)
11782eb4d010SOphir Munk 	DRV_LOG(DEBUG, "counters are not supported");
11792eb4d010SOphir Munk #endif
11802eb4d010SOphir Munk #if !defined(HAVE_IBV_FLOW_DV_SUPPORT) || !defined(HAVE_MLX5DV_DR)
1181d462a83cSMichael Baum 	if (config->dv_flow_en) {
11822eb4d010SOphir Munk 		DRV_LOG(WARNING, "DV flow is not supported");
1183d462a83cSMichael Baum 		config->dv_flow_en = 0;
11842eb4d010SOphir Munk 	}
11852eb4d010SOphir Munk #endif
1186d462a83cSMichael Baum 	config->ind_table_max_size =
11872eb4d010SOphir Munk 		sh->device_attr.max_rwq_indirection_table_size;
11882eb4d010SOphir Munk 	/*
11892eb4d010SOphir Munk 	 * Remove this check once DPDK supports larger/variable
11902eb4d010SOphir Munk 	 * indirection tables.
11912eb4d010SOphir Munk 	 */
1192d462a83cSMichael Baum 	if (config->ind_table_max_size > (unsigned int)ETH_RSS_RETA_SIZE_512)
1193d462a83cSMichael Baum 		config->ind_table_max_size = ETH_RSS_RETA_SIZE_512;
11942eb4d010SOphir Munk 	DRV_LOG(DEBUG, "maximum Rx indirection table size is %u",
1195d462a83cSMichael Baum 		config->ind_table_max_size);
1196d462a83cSMichael Baum 	config->hw_vlan_strip = !!(sh->device_attr.raw_packet_caps &
11972eb4d010SOphir Munk 				  IBV_RAW_PACKET_CAP_CVLAN_STRIPPING);
11982eb4d010SOphir Munk 	DRV_LOG(DEBUG, "VLAN stripping is %ssupported",
1199d462a83cSMichael Baum 		(config->hw_vlan_strip ? "" : "not "));
1200d462a83cSMichael Baum 	config->hw_fcs_strip = !!(sh->device_attr.raw_packet_caps &
12012eb4d010SOphir Munk 				 IBV_RAW_PACKET_CAP_SCATTER_FCS);
12022eb4d010SOphir Munk #if defined(HAVE_IBV_WQ_FLAG_RX_END_PADDING)
12032eb4d010SOphir Munk 	hw_padding = !!sh->device_attr.rx_pad_end_addr_align;
12042eb4d010SOphir Munk #elif defined(HAVE_IBV_WQ_FLAGS_PCI_WRITE_END_PADDING)
12052eb4d010SOphir Munk 	hw_padding = !!(sh->device_attr.device_cap_flags_ex &
12062eb4d010SOphir Munk 			IBV_DEVICE_PCI_WRITE_END_PADDING);
12072eb4d010SOphir Munk #endif
1208d462a83cSMichael Baum 	if (config->hw_padding && !hw_padding) {
12092eb4d010SOphir Munk 		DRV_LOG(DEBUG, "Rx end alignment padding isn't supported");
1210d462a83cSMichael Baum 		config->hw_padding = 0;
1211d462a83cSMichael Baum 	} else if (config->hw_padding) {
12122eb4d010SOphir Munk 		DRV_LOG(DEBUG, "Rx end alignment padding is enabled");
12132eb4d010SOphir Munk 	}
1214d462a83cSMichael Baum 	config->tso = (sh->device_attr.max_tso > 0 &&
12152eb4d010SOphir Munk 		      (sh->device_attr.tso_supported_qpts &
12162eb4d010SOphir Munk 		       (1 << IBV_QPT_RAW_PACKET)));
1217d462a83cSMichael Baum 	if (config->tso)
1218d462a83cSMichael Baum 		config->tso_max_payload_sz = sh->device_attr.max_tso;
12192eb4d010SOphir Munk 	/*
12202eb4d010SOphir Munk 	 * MPW is disabled by default, while the Enhanced MPW is enabled
12212eb4d010SOphir Munk 	 * by default.
12222eb4d010SOphir Munk 	 */
1223d462a83cSMichael Baum 	if (config->mps == MLX5_ARG_UNSET)
1224d462a83cSMichael Baum 		config->mps = (mps == MLX5_MPW_ENHANCED) ? MLX5_MPW_ENHANCED :
12252eb4d010SOphir Munk 							  MLX5_MPW_DISABLED;
12262eb4d010SOphir Munk 	else
1227d462a83cSMichael Baum 		config->mps = config->mps ? mps : MLX5_MPW_DISABLED;
12282eb4d010SOphir Munk 	DRV_LOG(INFO, "%sMPS is %s",
1229d462a83cSMichael Baum 		config->mps == MLX5_MPW_ENHANCED ? "enhanced " :
1230d462a83cSMichael Baum 		config->mps == MLX5_MPW ? "legacy " : "",
1231d462a83cSMichael Baum 		config->mps != MLX5_MPW_DISABLED ? "enabled" : "disabled");
1232d462a83cSMichael Baum 	if (config->devx) {
1233d462a83cSMichael Baum 		err = mlx5_devx_cmd_query_hca_attr(sh->ctx, &config->hca_attr);
12342eb4d010SOphir Munk 		if (err) {
12352eb4d010SOphir Munk 			err = -err;
12362eb4d010SOphir Munk 			goto error;
12372eb4d010SOphir Munk 		}
12383aa27915SSuanming Mou 		/* Check relax ordering support. */
1239e82ddd28STal Shnaiderman 		if (!haswell_broadwell_cpu) {
1240e82ddd28STal Shnaiderman 			sh->cmng.relaxed_ordering_write =
1241e82ddd28STal Shnaiderman 				config->hca_attr.relaxed_ordering_write;
1242e82ddd28STal Shnaiderman 			sh->cmng.relaxed_ordering_read =
1243e82ddd28STal Shnaiderman 				config->hca_attr.relaxed_ordering_read;
1244e82ddd28STal Shnaiderman 		} else {
1245e82ddd28STal Shnaiderman 			sh->cmng.relaxed_ordering_read = 0;
1246e82ddd28STal Shnaiderman 			sh->cmng.relaxed_ordering_write = 0;
1247e82ddd28STal Shnaiderman 		}
1248d61381adSViacheslav Ovsiienko 		sh->rq_ts_format = config->hca_attr.rq_ts_format;
1249d61381adSViacheslav Ovsiienko 		sh->sq_ts_format = config->hca_attr.sq_ts_format;
1250d61381adSViacheslav Ovsiienko 		sh->qp_ts_format = config->hca_attr.qp_ts_format;
12512eb4d010SOphir Munk 		/* Check for LRO support. */
1252d462a83cSMichael Baum 		if (config->dest_tir && config->hca_attr.lro_cap &&
1253d462a83cSMichael Baum 		    config->dv_flow_en) {
12542eb4d010SOphir Munk 			/* TBD check tunnel lro caps. */
1255d462a83cSMichael Baum 			config->lro.supported = config->hca_attr.lro_cap;
12562eb4d010SOphir Munk 			DRV_LOG(DEBUG, "Device supports LRO");
12572eb4d010SOphir Munk 			/*
12582eb4d010SOphir Munk 			 * If LRO timeout is not configured by application,
12592eb4d010SOphir Munk 			 * use the minimal supported value.
12602eb4d010SOphir Munk 			 */
1261d462a83cSMichael Baum 			if (!config->lro.timeout)
1262d462a83cSMichael Baum 				config->lro.timeout =
1263d462a83cSMichael Baum 				config->hca_attr.lro_timer_supported_periods[0];
12642eb4d010SOphir Munk 			DRV_LOG(DEBUG, "LRO session timeout set to %d usec",
1265d462a83cSMichael Baum 				config->lro.timeout);
1266613d64e4SDekel Peled 			DRV_LOG(DEBUG, "LRO minimal size of TCP segment "
1267613d64e4SDekel Peled 				"required for coalescing is %d bytes",
1268613d64e4SDekel Peled 				config->hca_attr.lro_min_mss_size);
12692eb4d010SOphir Munk 		}
1270c99b4f8bSLi Zhang #if defined(HAVE_MLX5DV_DR) && \
1271c99b4f8bSLi Zhang 	(defined(HAVE_MLX5_DR_CREATE_ACTION_FLOW_METER) || \
1272c99b4f8bSLi Zhang 	 defined(HAVE_MLX5_DR_CREATE_ACTION_ASO))
1273d462a83cSMichael Baum 		if (config->hca_attr.qos.sup &&
1274b6505738SDekel Peled 		    config->hca_attr.qos.flow_meter_old &&
1275d462a83cSMichael Baum 		    config->dv_flow_en) {
12762eb4d010SOphir Munk 			uint8_t reg_c_mask =
1277d462a83cSMichael Baum 				config->hca_attr.qos.flow_meter_reg_c_ids;
12782eb4d010SOphir Munk 			/*
12792eb4d010SOphir Munk 			 * Meter needs two REG_C's for color match and pre-sfx
12802eb4d010SOphir Munk 			 * flow match. Here get the REG_C for color match.
12812eb4d010SOphir Munk 			 * REG_C_0 and REG_C_1 is reserved for metadata feature.
12822eb4d010SOphir Munk 			 */
12832eb4d010SOphir Munk 			reg_c_mask &= 0xfc;
12842eb4d010SOphir Munk 			if (__builtin_popcount(reg_c_mask) < 1) {
12852eb4d010SOphir Munk 				priv->mtr_en = 0;
12862eb4d010SOphir Munk 				DRV_LOG(WARNING, "No available register for"
12872eb4d010SOphir Munk 					" meter.");
12882eb4d010SOphir Munk 			} else {
128931ef2982SDekel Peled 				/*
129031ef2982SDekel Peled 				 * The meter color register is used by the
129131ef2982SDekel Peled 				 * flow-hit feature as well.
129231ef2982SDekel Peled 				 * The flow-hit feature must use REG_C_3
129331ef2982SDekel Peled 				 * Prefer REG_C_3 if it is available.
129431ef2982SDekel Peled 				 */
129531ef2982SDekel Peled 				if (reg_c_mask & (1 << (REG_C_3 - REG_C_0)))
129631ef2982SDekel Peled 					priv->mtr_color_reg = REG_C_3;
129731ef2982SDekel Peled 				else
129831ef2982SDekel Peled 					priv->mtr_color_reg = ffs(reg_c_mask)
129931ef2982SDekel Peled 							      - 1 + REG_C_0;
13002eb4d010SOphir Munk 				priv->mtr_en = 1;
13012eb4d010SOphir Munk 				priv->mtr_reg_share =
1302b6505738SDekel Peled 				      config->hca_attr.qos.flow_meter;
13032eb4d010SOphir Munk 				DRV_LOG(DEBUG, "The REG_C meter uses is %d",
13042eb4d010SOphir Munk 					priv->mtr_color_reg);
13052eb4d010SOphir Munk 			}
13062eb4d010SOphir Munk 		}
130729efa63aSLi Zhang 		if (config->hca_attr.qos.sup &&
130829efa63aSLi Zhang 			config->hca_attr.qos.flow_meter_aso_sup) {
130929efa63aSLi Zhang 			uint32_t log_obj_size =
131029efa63aSLi Zhang 				rte_log2_u32(MLX5_ASO_MTRS_PER_POOL >> 1);
131129efa63aSLi Zhang 			if (log_obj_size >=
131229efa63aSLi Zhang 			config->hca_attr.qos.log_meter_aso_granularity &&
131329efa63aSLi Zhang 			log_obj_size <=
131444432018SLi Zhang 			config->hca_attr.qos.log_meter_aso_max_alloc)
131529efa63aSLi Zhang 				sh->meter_aso_en = 1;
131644432018SLi Zhang 		}
131744432018SLi Zhang 		if (priv->mtr_en) {
1318afb4aa4fSLi Zhang 			err = mlx5_aso_flow_mtrs_mng_init(priv->sh);
131929efa63aSLi Zhang 			if (err) {
132029efa63aSLi Zhang 				err = -err;
132129efa63aSLi Zhang 				goto error;
132229efa63aSLi Zhang 			}
132329efa63aSLi Zhang 		}
13242eb4d010SOphir Munk #endif
1325a2999c7bSDekel Peled #ifdef HAVE_MLX5_DR_CREATE_ACTION_ASO
132631ef2982SDekel Peled 		if (config->hca_attr.flow_hit_aso &&
132731ef2982SDekel Peled 		    priv->mtr_color_reg == REG_C_3) {
132831ef2982SDekel Peled 			sh->flow_hit_aso_en = 1;
132931ef2982SDekel Peled 			err = mlx5_flow_aso_age_mng_init(sh);
133031ef2982SDekel Peled 			if (err) {
133131ef2982SDekel Peled 				err = -err;
133231ef2982SDekel Peled 				goto error;
133331ef2982SDekel Peled 			}
133431ef2982SDekel Peled 			DRV_LOG(DEBUG, "Flow Hit ASO is supported.");
133531ef2982SDekel Peled 		}
1336a2999c7bSDekel Peled #endif /* HAVE_MLX5_DR_CREATE_ACTION_ASO */
1337ee9e5fadSBing Zhao #if defined(HAVE_MLX5_DR_CREATE_ACTION_ASO) && \
1338ee9e5fadSBing Zhao 	defined(HAVE_MLX5_DR_ACTION_ASO_CT)
1339ee9e5fadSBing Zhao 		if (config->hca_attr.ct_offload &&
1340ee9e5fadSBing Zhao 		    priv->mtr_color_reg == REG_C_3) {
1341ee9e5fadSBing Zhao 			err = mlx5_flow_aso_ct_mng_init(sh);
1342ee9e5fadSBing Zhao 			if (err) {
1343ee9e5fadSBing Zhao 				err = -err;
1344ee9e5fadSBing Zhao 				goto error;
1345ee9e5fadSBing Zhao 			}
1346ee9e5fadSBing Zhao 			DRV_LOG(DEBUG, "CT ASO is supported.");
1347ee9e5fadSBing Zhao 			sh->ct_aso_en = 1;
1348ee9e5fadSBing Zhao 		}
1349ee9e5fadSBing Zhao #endif /* HAVE_MLX5_DR_CREATE_ACTION_ASO && HAVE_MLX5_DR_ACTION_ASO_CT */
135096b1f027SJiawei Wang #if defined(HAVE_MLX5DV_DR) && defined(HAVE_MLX5_DR_CREATE_ACTION_FLOW_SAMPLE)
135196b1f027SJiawei Wang 		if (config->hca_attr.log_max_ft_sampler_num > 0  &&
135296b1f027SJiawei Wang 		    config->dv_flow_en) {
135396b1f027SJiawei Wang 			priv->sampler_en = 1;
13541b9e9826SThomas Monjalon 			DRV_LOG(DEBUG, "Sampler enabled!");
135596b1f027SJiawei Wang 		} else {
135696b1f027SJiawei Wang 			priv->sampler_en = 0;
135796b1f027SJiawei Wang 			if (!config->hca_attr.log_max_ft_sampler_num)
13581b9e9826SThomas Monjalon 				DRV_LOG(WARNING,
13591b9e9826SThomas Monjalon 					"No available register for sampler.");
136096b1f027SJiawei Wang 			else
13611b9e9826SThomas Monjalon 				DRV_LOG(DEBUG, "DV flow is not supported!");
136296b1f027SJiawei Wang 		}
136396b1f027SJiawei Wang #endif
13642eb4d010SOphir Munk 	}
13653d3f4e6dSAlexander Kozyrev 	if (config->cqe_comp && RTE_CACHE_LINE_SIZE == 128 &&
13663d3f4e6dSAlexander Kozyrev 	    !(dv_attr.flags & MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP)) {
13673d3f4e6dSAlexander Kozyrev 		DRV_LOG(WARNING, "Rx CQE 128B compression is not supported");
13683d3f4e6dSAlexander Kozyrev 		config->cqe_comp = 0;
13693d3f4e6dSAlexander Kozyrev 	}
13703d3f4e6dSAlexander Kozyrev 	if (config->cqe_comp_fmt == MLX5_CQE_RESP_FORMAT_FTAG_STRIDX &&
13713d3f4e6dSAlexander Kozyrev 	    (!config->devx || !config->hca_attr.mini_cqe_resp_flow_tag)) {
13723d3f4e6dSAlexander Kozyrev 		DRV_LOG(WARNING, "Flow Tag CQE compression"
13733d3f4e6dSAlexander Kozyrev 				 " format isn't supported.");
13743d3f4e6dSAlexander Kozyrev 		config->cqe_comp = 0;
13753d3f4e6dSAlexander Kozyrev 	}
13763d3f4e6dSAlexander Kozyrev 	if (config->cqe_comp_fmt == MLX5_CQE_RESP_FORMAT_L34H_STRIDX &&
13773d3f4e6dSAlexander Kozyrev 	    (!config->devx || !config->hca_attr.mini_cqe_resp_l3_l4_tag)) {
13783d3f4e6dSAlexander Kozyrev 		DRV_LOG(WARNING, "L3/L4 Header CQE compression"
13793d3f4e6dSAlexander Kozyrev 				 " format isn't supported.");
13803d3f4e6dSAlexander Kozyrev 		config->cqe_comp = 0;
13813d3f4e6dSAlexander Kozyrev 	}
13823d3f4e6dSAlexander Kozyrev 	DRV_LOG(DEBUG, "Rx CQE compression is %ssupported",
13833d3f4e6dSAlexander Kozyrev 			config->cqe_comp ? "" : "not ");
1384d462a83cSMichael Baum 	if (config->tx_pp) {
13858f848f32SViacheslav Ovsiienko 		DRV_LOG(DEBUG, "Timestamp counter frequency %u kHz",
1386d462a83cSMichael Baum 			config->hca_attr.dev_freq_khz);
13878f848f32SViacheslav Ovsiienko 		DRV_LOG(DEBUG, "Packet pacing is %ssupported",
1388d462a83cSMichael Baum 			config->hca_attr.qos.packet_pacing ? "" : "not ");
13898f848f32SViacheslav Ovsiienko 		DRV_LOG(DEBUG, "Cross channel ops are %ssupported",
1390d462a83cSMichael Baum 			config->hca_attr.cross_channel ? "" : "not ");
13918f848f32SViacheslav Ovsiienko 		DRV_LOG(DEBUG, "WQE index ignore is %ssupported",
1392d462a83cSMichael Baum 			config->hca_attr.wqe_index_ignore ? "" : "not ");
13938f848f32SViacheslav Ovsiienko 		DRV_LOG(DEBUG, "Non-wire SQ feature is %ssupported",
1394d462a83cSMichael Baum 			config->hca_attr.non_wire_sq ? "" : "not ");
13958f848f32SViacheslav Ovsiienko 		DRV_LOG(DEBUG, "Static WQE SQ feature is %ssupported (%d)",
1396d462a83cSMichael Baum 			config->hca_attr.log_max_static_sq_wq ? "" : "not ",
1397d462a83cSMichael Baum 			config->hca_attr.log_max_static_sq_wq);
13988f848f32SViacheslav Ovsiienko 		DRV_LOG(DEBUG, "WQE rate PP mode is %ssupported",
1399d462a83cSMichael Baum 			config->hca_attr.qos.wqe_rate_pp ? "" : "not ");
1400d462a83cSMichael Baum 		if (!config->devx) {
14018f848f32SViacheslav Ovsiienko 			DRV_LOG(ERR, "DevX is required for packet pacing");
14028f848f32SViacheslav Ovsiienko 			err = ENODEV;
14038f848f32SViacheslav Ovsiienko 			goto error;
14048f848f32SViacheslav Ovsiienko 		}
1405d462a83cSMichael Baum 		if (!config->hca_attr.qos.packet_pacing) {
14068f848f32SViacheslav Ovsiienko 			DRV_LOG(ERR, "Packet pacing is not supported");
14078f848f32SViacheslav Ovsiienko 			err = ENODEV;
14088f848f32SViacheslav Ovsiienko 			goto error;
14098f848f32SViacheslav Ovsiienko 		}
1410d462a83cSMichael Baum 		if (!config->hca_attr.cross_channel) {
14118f848f32SViacheslav Ovsiienko 			DRV_LOG(ERR, "Cross channel operations are"
14128f848f32SViacheslav Ovsiienko 				     " required for packet pacing");
14138f848f32SViacheslav Ovsiienko 			err = ENODEV;
14148f848f32SViacheslav Ovsiienko 			goto error;
14158f848f32SViacheslav Ovsiienko 		}
1416d462a83cSMichael Baum 		if (!config->hca_attr.wqe_index_ignore) {
14178f848f32SViacheslav Ovsiienko 			DRV_LOG(ERR, "WQE index ignore feature is"
14188f848f32SViacheslav Ovsiienko 				     " required for packet pacing");
14198f848f32SViacheslav Ovsiienko 			err = ENODEV;
14208f848f32SViacheslav Ovsiienko 			goto error;
14218f848f32SViacheslav Ovsiienko 		}
1422d462a83cSMichael Baum 		if (!config->hca_attr.non_wire_sq) {
14238f848f32SViacheslav Ovsiienko 			DRV_LOG(ERR, "Non-wire SQ feature is"
14248f848f32SViacheslav Ovsiienko 				     " required for packet pacing");
14258f848f32SViacheslav Ovsiienko 			err = ENODEV;
14268f848f32SViacheslav Ovsiienko 			goto error;
14278f848f32SViacheslav Ovsiienko 		}
1428d462a83cSMichael Baum 		if (!config->hca_attr.log_max_static_sq_wq) {
14298f848f32SViacheslav Ovsiienko 			DRV_LOG(ERR, "Static WQE SQ feature is"
14308f848f32SViacheslav Ovsiienko 				     " required for packet pacing");
14318f848f32SViacheslav Ovsiienko 			err = ENODEV;
14328f848f32SViacheslav Ovsiienko 			goto error;
14338f848f32SViacheslav Ovsiienko 		}
1434d462a83cSMichael Baum 		if (!config->hca_attr.qos.wqe_rate_pp) {
14358f848f32SViacheslav Ovsiienko 			DRV_LOG(ERR, "WQE rate mode is required"
14368f848f32SViacheslav Ovsiienko 				     " for packet pacing");
14378f848f32SViacheslav Ovsiienko 			err = ENODEV;
14388f848f32SViacheslav Ovsiienko 			goto error;
14398f848f32SViacheslav Ovsiienko 		}
14408f848f32SViacheslav Ovsiienko #ifndef HAVE_MLX5DV_DEVX_UAR_OFFSET
14418f848f32SViacheslav Ovsiienko 		DRV_LOG(ERR, "DevX does not provide UAR offset,"
14428f848f32SViacheslav Ovsiienko 			     " can't create queues for packet pacing");
14438f848f32SViacheslav Ovsiienko 		err = ENODEV;
14448f848f32SViacheslav Ovsiienko 		goto error;
14458f848f32SViacheslav Ovsiienko #endif
14468f848f32SViacheslav Ovsiienko 	}
1447d462a83cSMichael Baum 	if (config->devx) {
1448a2854c4dSViacheslav Ovsiienko 		uint32_t reg[MLX5_ST_SZ_DW(register_mtutc)];
1449a2854c4dSViacheslav Ovsiienko 
1450972a1bf8SViacheslav Ovsiienko 		err = config->hca_attr.access_register_user ?
1451972a1bf8SViacheslav Ovsiienko 			mlx5_devx_cmd_register_read
1452a2854c4dSViacheslav Ovsiienko 				(sh->ctx, MLX5_REGISTER_ID_MTUTC, 0,
1453972a1bf8SViacheslav Ovsiienko 				reg, MLX5_ST_SZ_DW(register_mtutc)) : ENOTSUP;
1454a2854c4dSViacheslav Ovsiienko 		if (!err) {
1455a2854c4dSViacheslav Ovsiienko 			uint32_t ts_mode;
1456a2854c4dSViacheslav Ovsiienko 
1457a2854c4dSViacheslav Ovsiienko 			/* MTUTC register is read successfully. */
1458a2854c4dSViacheslav Ovsiienko 			ts_mode = MLX5_GET(register_mtutc, reg,
1459a2854c4dSViacheslav Ovsiienko 					   time_stamp_mode);
1460a2854c4dSViacheslav Ovsiienko 			if (ts_mode == MLX5_MTUTC_TIMESTAMP_MODE_REAL_TIME)
1461d462a83cSMichael Baum 				config->rt_timestamp = 1;
1462a2854c4dSViacheslav Ovsiienko 		} else {
1463a2854c4dSViacheslav Ovsiienko 			/* Kernel does not support register reading. */
1464d462a83cSMichael Baum 			if (config->hca_attr.dev_freq_khz ==
1465a2854c4dSViacheslav Ovsiienko 						 (NS_PER_S / MS_PER_S))
1466d462a83cSMichael Baum 				config->rt_timestamp = 1;
1467a2854c4dSViacheslav Ovsiienko 		}
1468a2854c4dSViacheslav Ovsiienko 	}
146950f95b23SSuanming Mou 	/*
147050f95b23SSuanming Mou 	 * If HW has bug working with tunnel packet decapsulation and
147150f95b23SSuanming Mou 	 * scatter FCS, and decapsulation is needed, clear the hw_fcs_strip
147250f95b23SSuanming Mou 	 * bit. Then DEV_RX_OFFLOAD_KEEP_CRC bit will not be set anymore.
147350f95b23SSuanming Mou 	 */
1474d462a83cSMichael Baum 	if (config->hca_attr.scatter_fcs_w_decap_disable && config->decap_en)
1475d462a83cSMichael Baum 		config->hw_fcs_strip = 0;
147650f95b23SSuanming Mou 	DRV_LOG(DEBUG, "FCS stripping configuration is %ssupported",
1477d462a83cSMichael Baum 		(config->hw_fcs_strip ? "" : "not "));
1478d462a83cSMichael Baum 	if (config->mprq.enabled && mprq) {
1479d462a83cSMichael Baum 		if (config->mprq.stride_num_n &&
1480d462a83cSMichael Baum 		    (config->mprq.stride_num_n > mprq_max_stride_num_n ||
1481d462a83cSMichael Baum 		     config->mprq.stride_num_n < mprq_min_stride_num_n)) {
1482d462a83cSMichael Baum 			config->mprq.stride_num_n =
14832eb4d010SOphir Munk 				RTE_MIN(RTE_MAX(MLX5_MPRQ_STRIDE_NUM_N,
14842eb4d010SOphir Munk 						mprq_min_stride_num_n),
14852eb4d010SOphir Munk 					mprq_max_stride_num_n);
14862eb4d010SOphir Munk 			DRV_LOG(WARNING,
14872eb4d010SOphir Munk 				"the number of strides"
14882eb4d010SOphir Munk 				" for Multi-Packet RQ is out of range,"
14892eb4d010SOphir Munk 				" setting default value (%u)",
1490d462a83cSMichael Baum 				1 << config->mprq.stride_num_n);
14912eb4d010SOphir Munk 		}
1492d462a83cSMichael Baum 		if (config->mprq.stride_size_n &&
1493d462a83cSMichael Baum 		    (config->mprq.stride_size_n > mprq_max_stride_size_n ||
1494d462a83cSMichael Baum 		     config->mprq.stride_size_n < mprq_min_stride_size_n)) {
1495d462a83cSMichael Baum 			config->mprq.stride_size_n =
14962eb4d010SOphir Munk 				RTE_MIN(RTE_MAX(MLX5_MPRQ_STRIDE_SIZE_N,
14972eb4d010SOphir Munk 						mprq_min_stride_size_n),
14982eb4d010SOphir Munk 					mprq_max_stride_size_n);
14992eb4d010SOphir Munk 			DRV_LOG(WARNING,
15002eb4d010SOphir Munk 				"the size of a stride"
15012eb4d010SOphir Munk 				" for Multi-Packet RQ is out of range,"
15022eb4d010SOphir Munk 				" setting default value (%u)",
1503d462a83cSMichael Baum 				1 << config->mprq.stride_size_n);
15042eb4d010SOphir Munk 		}
1505d462a83cSMichael Baum 		config->mprq.min_stride_size_n = mprq_min_stride_size_n;
1506d462a83cSMichael Baum 		config->mprq.max_stride_size_n = mprq_max_stride_size_n;
1507d462a83cSMichael Baum 	} else if (config->mprq.enabled && !mprq) {
15082eb4d010SOphir Munk 		DRV_LOG(WARNING, "Multi-Packet RQ isn't supported");
1509d462a83cSMichael Baum 		config->mprq.enabled = 0;
15102eb4d010SOphir Munk 	}
1511d462a83cSMichael Baum 	if (config->max_dump_files_num == 0)
1512d462a83cSMichael Baum 		config->max_dump_files_num = 128;
15132eb4d010SOphir Munk 	eth_dev = rte_eth_dev_allocate(name);
15142eb4d010SOphir Munk 	if (eth_dev == NULL) {
15152eb4d010SOphir Munk 		DRV_LOG(ERR, "can not allocate rte ethdev");
15162eb4d010SOphir Munk 		err = ENOMEM;
15172eb4d010SOphir Munk 		goto error;
15182eb4d010SOphir Munk 	}
15192eb4d010SOphir Munk 	if (priv->representor) {
15202eb4d010SOphir Munk 		eth_dev->data->dev_flags |= RTE_ETH_DEV_REPRESENTOR;
15212eb4d010SOphir Munk 		eth_dev->data->representor_id = priv->representor_id;
15222eb4d010SOphir Munk 	}
152339ae7577SSuanming Mou 	priv->mp_id.port_id = eth_dev->data->port_id;
152439ae7577SSuanming Mou 	strlcpy(priv->mp_id.name, MLX5_MP_NAME, RTE_MP_MAX_NAME_LEN);
15252eb4d010SOphir Munk 	/*
15262eb4d010SOphir Munk 	 * Store associated network device interface index. This index
15272eb4d010SOphir Munk 	 * is permanent throughout the lifetime of device. So, we may store
15282eb4d010SOphir Munk 	 * the ifindex here and use the cached value further.
15292eb4d010SOphir Munk 	 */
15302eb4d010SOphir Munk 	MLX5_ASSERT(spawn->ifindex);
15312eb4d010SOphir Munk 	priv->if_index = spawn->ifindex;
15322eb4d010SOphir Munk 	eth_dev->data->dev_private = priv;
15332eb4d010SOphir Munk 	priv->dev_data = eth_dev->data;
15342eb4d010SOphir Munk 	eth_dev->data->mac_addrs = priv->mac;
15352eb4d010SOphir Munk 	eth_dev->device = dpdk_dev;
1536f30e69b4SFerruh Yigit 	eth_dev->data->dev_flags |= RTE_ETH_DEV_AUTOFILL_QUEUE_XSTATS;
15372eb4d010SOphir Munk 	/* Configure the first MAC address by default. */
15382eb4d010SOphir Munk 	if (mlx5_get_mac(eth_dev, &mac.addr_bytes)) {
15392eb4d010SOphir Munk 		DRV_LOG(ERR,
15402eb4d010SOphir Munk 			"port %u cannot get MAC address, is mlx5_en"
15412eb4d010SOphir Munk 			" loaded? (errno: %s)",
15422eb4d010SOphir Munk 			eth_dev->data->port_id, strerror(rte_errno));
15432eb4d010SOphir Munk 		err = ENODEV;
15442eb4d010SOphir Munk 		goto error;
15452eb4d010SOphir Munk 	}
15462eb4d010SOphir Munk 	DRV_LOG(INFO,
15472eb4d010SOphir Munk 		"port %u MAC address is %02x:%02x:%02x:%02x:%02x:%02x",
15482eb4d010SOphir Munk 		eth_dev->data->port_id,
15492eb4d010SOphir Munk 		mac.addr_bytes[0], mac.addr_bytes[1],
15502eb4d010SOphir Munk 		mac.addr_bytes[2], mac.addr_bytes[3],
15512eb4d010SOphir Munk 		mac.addr_bytes[4], mac.addr_bytes[5]);
15522eb4d010SOphir Munk #ifdef RTE_LIBRTE_MLX5_DEBUG
15532eb4d010SOphir Munk 	{
155428743807STal Shnaiderman 		char ifname[MLX5_NAMESIZE];
15552eb4d010SOphir Munk 
15562eb4d010SOphir Munk 		if (mlx5_get_ifname(eth_dev, &ifname) == 0)
15572eb4d010SOphir Munk 			DRV_LOG(DEBUG, "port %u ifname is \"%s\"",
15582eb4d010SOphir Munk 				eth_dev->data->port_id, ifname);
15592eb4d010SOphir Munk 		else
15602eb4d010SOphir Munk 			DRV_LOG(DEBUG, "port %u ifname is unknown",
15612eb4d010SOphir Munk 				eth_dev->data->port_id);
15622eb4d010SOphir Munk 	}
15632eb4d010SOphir Munk #endif
15642eb4d010SOphir Munk 	/* Get actual MTU if possible. */
15652eb4d010SOphir Munk 	err = mlx5_get_mtu(eth_dev, &priv->mtu);
15662eb4d010SOphir Munk 	if (err) {
15672eb4d010SOphir Munk 		err = rte_errno;
15682eb4d010SOphir Munk 		goto error;
15692eb4d010SOphir Munk 	}
15702eb4d010SOphir Munk 	DRV_LOG(DEBUG, "port %u MTU is %u", eth_dev->data->port_id,
15712eb4d010SOphir Munk 		priv->mtu);
15722eb4d010SOphir Munk 	/* Initialize burst functions to prevent crashes before link-up. */
15732eb4d010SOphir Munk 	eth_dev->rx_pkt_burst = removed_rx_burst;
15742eb4d010SOphir Munk 	eth_dev->tx_pkt_burst = removed_tx_burst;
1575b012b4ceSOphir Munk 	eth_dev->dev_ops = &mlx5_dev_ops;
1576cbfc6111SFerruh Yigit 	eth_dev->rx_descriptor_status = mlx5_rx_descriptor_status;
1577cbfc6111SFerruh Yigit 	eth_dev->tx_descriptor_status = mlx5_tx_descriptor_status;
1578cbfc6111SFerruh Yigit 	eth_dev->rx_queue_count = mlx5_rx_queue_count;
15792eb4d010SOphir Munk 	/* Register MAC address. */
15802eb4d010SOphir Munk 	claim_zero(mlx5_mac_addr_add(eth_dev, &mac, 0, 0));
1581d462a83cSMichael Baum 	if (config->vf && config->vf_nl_en)
15822eb4d010SOphir Munk 		mlx5_nl_mac_addr_sync(priv->nl_socket_route,
15832eb4d010SOphir Munk 				      mlx5_ifindex(eth_dev),
15842eb4d010SOphir Munk 				      eth_dev->data->mac_addrs,
15852eb4d010SOphir Munk 				      MLX5_MAX_MAC_ADDRESSES);
15862eb4d010SOphir Munk 	priv->flows = 0;
15872eb4d010SOphir Munk 	priv->ctrl_flows = 0;
1588d163fc2dSXueming Li 	rte_spinlock_init(&priv->flow_list_lock);
15892eb4d010SOphir Munk 	TAILQ_INIT(&priv->flow_meters);
1590a295c69aSShun Hao 	priv->mtr_profile_tbl = mlx5_l3t_create(MLX5_L3T_TYPE_PTR);
1591a295c69aSShun Hao 	if (!priv->mtr_profile_tbl)
1592a295c69aSShun Hao 		goto error;
15932eb4d010SOphir Munk 	/* Hint libmlx5 to use PMD allocator for data plane resources */
159436dabceaSMichael Baum 	mlx5_glue->dv_set_context_attr(sh->ctx,
159536dabceaSMichael Baum 			MLX5DV_CTX_ATTR_BUF_ALLOCATORS,
159636dabceaSMichael Baum 			(void *)((uintptr_t)&(struct mlx5dv_ctx_allocators){
15972eb4d010SOphir Munk 				.alloc = &mlx5_alloc_verbs_buf,
15982eb4d010SOphir Munk 				.free = &mlx5_free_verbs_buf,
159981c3b977SViacheslav Ovsiienko 				.data = sh,
160036dabceaSMichael Baum 			}));
16012eb4d010SOphir Munk 	/* Bring Ethernet device up. */
16022eb4d010SOphir Munk 	DRV_LOG(DEBUG, "port %u forcing Ethernet interface up",
16032eb4d010SOphir Munk 		eth_dev->data->port_id);
16042eb4d010SOphir Munk 	mlx5_set_link_up(eth_dev);
16052eb4d010SOphir Munk 	/*
16062eb4d010SOphir Munk 	 * Even though the interrupt handler is not installed yet,
16072eb4d010SOphir Munk 	 * interrupts will still trigger on the async_fd from
16082eb4d010SOphir Munk 	 * Verbs context returned by ibv_open_device().
16092eb4d010SOphir Munk 	 */
16102eb4d010SOphir Munk 	mlx5_link_update(eth_dev, 0);
16112eb4d010SOphir Munk #ifdef HAVE_MLX5DV_DR_ESWITCH
1612d462a83cSMichael Baum 	if (!(config->hca_attr.eswitch_manager && config->dv_flow_en &&
16132eb4d010SOphir Munk 	      (switch_info->representor || switch_info->master)))
1614d462a83cSMichael Baum 		config->dv_esw_en = 0;
16152eb4d010SOphir Munk #else
1616d462a83cSMichael Baum 	config->dv_esw_en = 0;
16172eb4d010SOphir Munk #endif
16182eb4d010SOphir Munk 	/* Detect minimal data bytes to inline. */
1619d462a83cSMichael Baum 	mlx5_set_min_inline(spawn, config);
16202eb4d010SOphir Munk 	/* Store device configuration on private structure. */
1621d462a83cSMichael Baum 	priv->config = *config;
16222eb4d010SOphir Munk 	/* Create context for virtual machine VLAN workaround. */
16232eb4d010SOphir Munk 	priv->vmwa_context = mlx5_vlan_vmwa_init(eth_dev, spawn->ifindex);
1624d462a83cSMichael Baum 	if (config->dv_flow_en) {
16252eb4d010SOphir Munk 		err = mlx5_alloc_shared_dr(priv);
16262eb4d010SOphir Munk 		if (err)
16272eb4d010SOphir Munk 			goto error;
16282eb4d010SOphir Munk 	}
16297aa9892fSMichael Baum 	if (config->devx && config->dv_flow_en && config->dest_tir) {
16305eaf882eSMichael Baum 		priv->obj_ops = devx_obj_ops;
16310c762e81SMichael Baum 		priv->obj_ops.drop_action_create =
16320c762e81SMichael Baum 						ibv_obj_ops.drop_action_create;
16330c762e81SMichael Baum 		priv->obj_ops.drop_action_destroy =
16340c762e81SMichael Baum 						ibv_obj_ops.drop_action_destroy;
16355d9f3c3fSMichael Baum #ifndef HAVE_MLX5DV_DEVX_UAR_OFFSET
16365d9f3c3fSMichael Baum 		priv->obj_ops.txq_obj_modify = ibv_obj_ops.txq_obj_modify;
16375d9f3c3fSMichael Baum #else
16383ec73abeSMatan Azrad 		if (config->dv_esw_en)
16395d9f3c3fSMichael Baum 			priv->obj_ops.txq_obj_modify =
16405d9f3c3fSMichael Baum 						ibv_obj_ops.txq_obj_modify;
16415d9f3c3fSMichael Baum #endif
16423ec73abeSMatan Azrad 		/* Use specific wrappers for Tx object. */
16433ec73abeSMatan Azrad 		priv->obj_ops.txq_obj_new = mlx5_os_txq_obj_new;
16443ec73abeSMatan Azrad 		priv->obj_ops.txq_obj_release = mlx5_os_txq_obj_release;
1645e6988afdSMatan Azrad 		mlx5_queue_counter_id_prepare(eth_dev);
164623233fd6SBing Zhao 		priv->obj_ops.lb_dummy_queue_create =
164723233fd6SBing Zhao 					mlx5_rxq_ibv_obj_dummy_lb_create;
164823233fd6SBing Zhao 		priv->obj_ops.lb_dummy_queue_release =
164923233fd6SBing Zhao 					mlx5_rxq_ibv_obj_dummy_lb_release;
16505eaf882eSMichael Baum 	} else {
16515eaf882eSMichael Baum 		priv->obj_ops = ibv_obj_ops;
16525eaf882eSMichael Baum 	}
165365b3cd0dSSuanming Mou 	priv->drop_queue.hrxq = mlx5_drop_action_create(eth_dev);
165465b3cd0dSSuanming Mou 	if (!priv->drop_queue.hrxq)
165565b3cd0dSSuanming Mou 		goto error;
16562eb4d010SOphir Munk 	/* Supported Verbs flow priority number detection. */
16572eb4d010SOphir Munk 	err = mlx5_flow_discover_priorities(eth_dev);
16582eb4d010SOphir Munk 	if (err < 0) {
16592eb4d010SOphir Munk 		err = -err;
16602eb4d010SOphir Munk 		goto error;
16612eb4d010SOphir Munk 	}
16622eb4d010SOphir Munk 	priv->config.flow_prio = err;
16632eb4d010SOphir Munk 	if (!priv->config.dv_esw_en &&
16642eb4d010SOphir Munk 	    priv->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY) {
16652eb4d010SOphir Munk 		DRV_LOG(WARNING, "metadata mode %u is not supported "
16662eb4d010SOphir Munk 				 "(no E-Switch)", priv->config.dv_xmeta_en);
16672eb4d010SOphir Munk 		priv->config.dv_xmeta_en = MLX5_XMETA_MODE_LEGACY;
16682eb4d010SOphir Munk 	}
16692eb4d010SOphir Munk 	mlx5_set_metadata_mask(eth_dev);
16702eb4d010SOphir Munk 	if (priv->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY &&
16712eb4d010SOphir Munk 	    !priv->sh->dv_regc0_mask) {
16722eb4d010SOphir Munk 		DRV_LOG(ERR, "metadata mode %u is not supported "
16732eb4d010SOphir Munk 			     "(no metadata reg_c[0] is available)",
16742eb4d010SOphir Munk 			     priv->config.dv_xmeta_en);
16752eb4d010SOphir Munk 			err = ENOTSUP;
16762eb4d010SOphir Munk 			goto error;
16772eb4d010SOphir Munk 	}
1678e1592b6cSSuanming Mou 	mlx5_cache_list_init(&priv->hrxqs, "hrxq", 0, eth_dev,
1679e1592b6cSSuanming Mou 			     mlx5_hrxq_create_cb,
1680e1592b6cSSuanming Mou 			     mlx5_hrxq_match_cb,
1681e1592b6cSSuanming Mou 			     mlx5_hrxq_remove_cb);
16822eb4d010SOphir Munk 	/* Query availability of metadata reg_c's. */
16832eb4d010SOphir Munk 	err = mlx5_flow_discover_mreg_c(eth_dev);
16842eb4d010SOphir Munk 	if (err < 0) {
16852eb4d010SOphir Munk 		err = -err;
16862eb4d010SOphir Munk 		goto error;
16872eb4d010SOphir Munk 	}
16882eb4d010SOphir Munk 	if (!mlx5_flow_ext_mreg_supported(eth_dev)) {
16892eb4d010SOphir Munk 		DRV_LOG(DEBUG,
16902eb4d010SOphir Munk 			"port %u extensive metadata register is not supported",
16912eb4d010SOphir Munk 			eth_dev->data->port_id);
16922eb4d010SOphir Munk 		if (priv->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY) {
16932eb4d010SOphir Munk 			DRV_LOG(ERR, "metadata mode %u is not supported "
16942eb4d010SOphir Munk 				     "(no metadata registers available)",
16952eb4d010SOphir Munk 				     priv->config.dv_xmeta_en);
16962eb4d010SOphir Munk 			err = ENOTSUP;
16972eb4d010SOphir Munk 			goto error;
16982eb4d010SOphir Munk 		}
16992eb4d010SOphir Munk 	}
17002eb4d010SOphir Munk 	if (priv->config.dv_flow_en &&
17012eb4d010SOphir Munk 	    priv->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY &&
17022eb4d010SOphir Munk 	    mlx5_flow_ext_mreg_supported(eth_dev) &&
17032eb4d010SOphir Munk 	    priv->sh->dv_regc0_mask) {
17042eb4d010SOphir Munk 		priv->mreg_cp_tbl = mlx5_hlist_create(MLX5_FLOW_MREG_HNAME,
1705e69a5922SXueming Li 						      MLX5_FLOW_MREG_HTABLE_SZ,
1706e69a5922SXueming Li 						      0, 0,
1707f7f73ac1SXueming Li 						      flow_dv_mreg_create_cb,
1708f5b0aed2SSuanming Mou 						      flow_dv_mreg_match_cb,
1709f7f73ac1SXueming Li 						      flow_dv_mreg_remove_cb);
17102eb4d010SOphir Munk 		if (!priv->mreg_cp_tbl) {
17112eb4d010SOphir Munk 			err = ENOMEM;
17122eb4d010SOphir Munk 			goto error;
17132eb4d010SOphir Munk 		}
1714f7f73ac1SXueming Li 		priv->mreg_cp_tbl->ctx = eth_dev;
17152eb4d010SOphir Munk 	}
1716cc608e4dSSuanming Mou 	rte_spinlock_init(&priv->shared_act_sl);
1717994829e6SSuanming Mou 	mlx5_flow_counter_mode_config(eth_dev);
17189fbe97f0SXueming Li 	if (priv->config.dv_flow_en)
17199fbe97f0SXueming Li 		eth_dev->data->dev_flags |= RTE_ETH_DEV_FLOW_OPS_THREAD_SAFE;
17202eb4d010SOphir Munk 	return eth_dev;
17212eb4d010SOphir Munk error:
17222eb4d010SOphir Munk 	if (priv) {
17232eb4d010SOphir Munk 		if (priv->mreg_cp_tbl)
1724e69a5922SXueming Li 			mlx5_hlist_destroy(priv->mreg_cp_tbl);
17252eb4d010SOphir Munk 		if (priv->sh)
17262eb4d010SOphir Munk 			mlx5_os_free_shared_dr(priv);
17272eb4d010SOphir Munk 		if (priv->nl_socket_route >= 0)
17282eb4d010SOphir Munk 			close(priv->nl_socket_route);
17292eb4d010SOphir Munk 		if (priv->nl_socket_rdma >= 0)
17302eb4d010SOphir Munk 			close(priv->nl_socket_rdma);
17312eb4d010SOphir Munk 		if (priv->vmwa_context)
17322eb4d010SOphir Munk 			mlx5_vlan_vmwa_exit(priv->vmwa_context);
173365b3cd0dSSuanming Mou 		if (eth_dev && priv->drop_queue.hrxq)
173465b3cd0dSSuanming Mou 			mlx5_drop_action_destroy(eth_dev);
1735a295c69aSShun Hao 		if (priv->mtr_profile_tbl)
1736a295c69aSShun Hao 			mlx5_l3t_destroy(priv->mtr_profile_tbl);
17372eb4d010SOphir Munk 		if (own_domain_id)
17382eb4d010SOphir Munk 			claim_zero(rte_eth_switch_domain_free(priv->domain_id));
1739e1592b6cSSuanming Mou 		mlx5_cache_list_destroy(&priv->hrxqs);
17402175c4dcSSuanming Mou 		mlx5_free(priv);
17412eb4d010SOphir Munk 		if (eth_dev != NULL)
17422eb4d010SOphir Munk 			eth_dev->data->dev_private = NULL;
17432eb4d010SOphir Munk 	}
17442eb4d010SOphir Munk 	if (eth_dev != NULL) {
17452eb4d010SOphir Munk 		/* mac_addrs must not be freed alone because part of
17462eb4d010SOphir Munk 		 * dev_private
17472eb4d010SOphir Munk 		 **/
17482eb4d010SOphir Munk 		eth_dev->data->mac_addrs = NULL;
17492eb4d010SOphir Munk 		rte_eth_dev_release_port(eth_dev);
17502eb4d010SOphir Munk 	}
17512eb4d010SOphir Munk 	if (sh)
175291389890SOphir Munk 		mlx5_free_shared_dev_ctx(sh);
17532eb4d010SOphir Munk 	MLX5_ASSERT(err > 0);
17542eb4d010SOphir Munk 	rte_errno = err;
17552eb4d010SOphir Munk 	return NULL;
17562eb4d010SOphir Munk }
17572eb4d010SOphir Munk 
17582eb4d010SOphir Munk /**
17592eb4d010SOphir Munk  * Comparison callback to sort device data.
17602eb4d010SOphir Munk  *
17612eb4d010SOphir Munk  * This is meant to be used with qsort().
17622eb4d010SOphir Munk  *
17632eb4d010SOphir Munk  * @param a[in]
17642eb4d010SOphir Munk  *   Pointer to pointer to first data object.
17652eb4d010SOphir Munk  * @param b[in]
17662eb4d010SOphir Munk  *   Pointer to pointer to second data object.
17672eb4d010SOphir Munk  *
17682eb4d010SOphir Munk  * @return
17692eb4d010SOphir Munk  *   0 if both objects are equal, less than 0 if the first argument is less
17702eb4d010SOphir Munk  *   than the second, greater than 0 otherwise.
17712eb4d010SOphir Munk  */
17722eb4d010SOphir Munk static int
17732eb4d010SOphir Munk mlx5_dev_spawn_data_cmp(const void *a, const void *b)
17742eb4d010SOphir Munk {
17752eb4d010SOphir Munk 	const struct mlx5_switch_info *si_a =
17762eb4d010SOphir Munk 		&((const struct mlx5_dev_spawn_data *)a)->info;
17772eb4d010SOphir Munk 	const struct mlx5_switch_info *si_b =
17782eb4d010SOphir Munk 		&((const struct mlx5_dev_spawn_data *)b)->info;
17792eb4d010SOphir Munk 	int ret;
17802eb4d010SOphir Munk 
17812eb4d010SOphir Munk 	/* Master device first. */
17822eb4d010SOphir Munk 	ret = si_b->master - si_a->master;
17832eb4d010SOphir Munk 	if (ret)
17842eb4d010SOphir Munk 		return ret;
17852eb4d010SOphir Munk 	/* Then representor devices. */
17862eb4d010SOphir Munk 	ret = si_b->representor - si_a->representor;
17872eb4d010SOphir Munk 	if (ret)
17882eb4d010SOphir Munk 		return ret;
17892eb4d010SOphir Munk 	/* Unidentified devices come last in no specific order. */
17902eb4d010SOphir Munk 	if (!si_a->representor)
17912eb4d010SOphir Munk 		return 0;
17922eb4d010SOphir Munk 	/* Order representors by name. */
17932eb4d010SOphir Munk 	return si_a->port_name - si_b->port_name;
17942eb4d010SOphir Munk }
17952eb4d010SOphir Munk 
17962eb4d010SOphir Munk /**
17972eb4d010SOphir Munk  * Match PCI information for possible slaves of bonding device.
17982eb4d010SOphir Munk  *
17992eb4d010SOphir Munk  * @param[in] ibv_dev
18002eb4d010SOphir Munk  *   Pointer to Infiniband device structure.
18012eb4d010SOphir Munk  * @param[in] pci_dev
1802f926cce3SXueming Li  *   Pointer to primary PCI address structure to match.
18032eb4d010SOphir Munk  * @param[in] nl_rdma
18042eb4d010SOphir Munk  *   Netlink RDMA group socket handle.
1805f926cce3SXueming Li  * @param[in] owner
1806f926cce3SXueming Li  *   Rerepsentor owner PF index.
1807f5f4c482SXueming Li  * @param[out] bond_info
1808f5f4c482SXueming Li  *   Pointer to bonding information.
18092eb4d010SOphir Munk  *
18102eb4d010SOphir Munk  * @return
18112eb4d010SOphir Munk  *   negative value if no bonding device found, otherwise
18122eb4d010SOphir Munk  *   positive index of slave PF in bonding.
18132eb4d010SOphir Munk  */
18142eb4d010SOphir Munk static int
18152eb4d010SOphir Munk mlx5_device_bond_pci_match(const struct ibv_device *ibv_dev,
1816f926cce3SXueming Li 			   const struct rte_pci_addr *pci_dev,
1817f5f4c482SXueming Li 			   int nl_rdma, uint16_t owner,
1818f5f4c482SXueming Li 			   struct mlx5_bond_info *bond_info)
18192eb4d010SOphir Munk {
18202eb4d010SOphir Munk 	char ifname[IF_NAMESIZE + 1];
18212eb4d010SOphir Munk 	unsigned int ifindex;
18222eb4d010SOphir Munk 	unsigned int np, i;
1823f5f4c482SXueming Li 	FILE *bond_file = NULL, *file;
18242eb4d010SOphir Munk 	int pf = -1;
1825f5f4c482SXueming Li 	int ret;
18262eb4d010SOphir Munk 
18272eb4d010SOphir Munk 	/*
18282eb4d010SOphir Munk 	 * Try to get master device name. If something goes
18292eb4d010SOphir Munk 	 * wrong suppose the lack of kernel support and no
18302eb4d010SOphir Munk 	 * bonding devices.
18312eb4d010SOphir Munk 	 */
1832f5f4c482SXueming Li 	memset(bond_info, 0, sizeof(*bond_info));
18332eb4d010SOphir Munk 	if (nl_rdma < 0)
18342eb4d010SOphir Munk 		return -1;
18352eb4d010SOphir Munk 	if (!strstr(ibv_dev->name, "bond"))
18362eb4d010SOphir Munk 		return -1;
18372eb4d010SOphir Munk 	np = mlx5_nl_portnum(nl_rdma, ibv_dev->name);
18382eb4d010SOphir Munk 	if (!np)
18392eb4d010SOphir Munk 		return -1;
18402eb4d010SOphir Munk 	/*
18412eb4d010SOphir Munk 	 * The Master device might not be on the predefined
18422eb4d010SOphir Munk 	 * port (not on port index 1, it is not garanted),
18432eb4d010SOphir Munk 	 * we have to scan all Infiniband device port and
18442eb4d010SOphir Munk 	 * find master.
18452eb4d010SOphir Munk 	 */
18462eb4d010SOphir Munk 	for (i = 1; i <= np; ++i) {
18472eb4d010SOphir Munk 		/* Check whether Infiniband port is populated. */
18482eb4d010SOphir Munk 		ifindex = mlx5_nl_ifindex(nl_rdma, ibv_dev->name, i);
18492eb4d010SOphir Munk 		if (!ifindex)
18502eb4d010SOphir Munk 			continue;
18512eb4d010SOphir Munk 		if (!if_indextoname(ifindex, ifname))
18522eb4d010SOphir Munk 			continue;
18532eb4d010SOphir Munk 		/* Try to read bonding slave names from sysfs. */
18542eb4d010SOphir Munk 		MKSTR(slaves,
18552eb4d010SOphir Munk 		      "/sys/class/net/%s/master/bonding/slaves", ifname);
1856f5f4c482SXueming Li 		bond_file = fopen(slaves, "r");
1857f5f4c482SXueming Li 		if (bond_file)
18582eb4d010SOphir Munk 			break;
18592eb4d010SOphir Munk 	}
1860f5f4c482SXueming Li 	if (!bond_file)
18612eb4d010SOphir Munk 		return -1;
18622eb4d010SOphir Munk 	/* Use safe format to check maximal buffer length. */
18632eb4d010SOphir Munk 	MLX5_ASSERT(atol(RTE_STR(IF_NAMESIZE)) == IF_NAMESIZE);
1864f5f4c482SXueming Li 	while (fscanf(bond_file, "%" RTE_STR(IF_NAMESIZE) "s", ifname) == 1) {
18652eb4d010SOphir Munk 		char tmp_str[IF_NAMESIZE + 32];
18662eb4d010SOphir Munk 		struct rte_pci_addr pci_addr;
18672eb4d010SOphir Munk 		struct mlx5_switch_info	info;
18682eb4d010SOphir Munk 
18692eb4d010SOphir Munk 		/* Process slave interface names in the loop. */
18702eb4d010SOphir Munk 		snprintf(tmp_str, sizeof(tmp_str),
18712eb4d010SOphir Munk 			 "/sys/class/net/%s", ifname);
18722eb4d010SOphir Munk 		if (mlx5_dev_to_pci_addr(tmp_str, &pci_addr)) {
18732eb4d010SOphir Munk 			DRV_LOG(WARNING, "can not get PCI address"
18742eb4d010SOphir Munk 					 " for netdev \"%s\"", ifname);
18752eb4d010SOphir Munk 			continue;
18762eb4d010SOphir Munk 		}
18772eb4d010SOphir Munk 		/* Slave interface PCI address match found. */
18782eb4d010SOphir Munk 		snprintf(tmp_str, sizeof(tmp_str),
18792eb4d010SOphir Munk 			 "/sys/class/net/%s/phys_port_name", ifname);
18802eb4d010SOphir Munk 		file = fopen(tmp_str, "rb");
18812eb4d010SOphir Munk 		if (!file)
18822eb4d010SOphir Munk 			break;
18832eb4d010SOphir Munk 		info.name_type = MLX5_PHYS_PORT_NAME_TYPE_NOTSET;
18842eb4d010SOphir Munk 		if (fscanf(file, "%32s", tmp_str) == 1)
18852eb4d010SOphir Munk 			mlx5_translate_port_name(tmp_str, &info);
1886f5f4c482SXueming Li 		fclose(file);
1887f5f4c482SXueming Li 		/* Only process PF ports. */
1888f5f4c482SXueming Li 		if (info.name_type != MLX5_PHYS_PORT_NAME_TYPE_LEGACY &&
1889f5f4c482SXueming Li 		    info.name_type != MLX5_PHYS_PORT_NAME_TYPE_UPLINK)
1890f5f4c482SXueming Li 			continue;
1891f5f4c482SXueming Li 		/* Check max bonding member. */
1892f5f4c482SXueming Li 		if (info.port_name >= MLX5_BOND_MAX_PORTS) {
1893f5f4c482SXueming Li 			DRV_LOG(WARNING, "bonding index out of range, "
1894f5f4c482SXueming Li 				"please increase MLX5_BOND_MAX_PORTS: %s",
1895f5f4c482SXueming Li 				tmp_str);
18962eb4d010SOphir Munk 			break;
18972eb4d010SOphir Munk 		}
1898d31a8971SXueming Li 		/* Match PCI address, allows BDF0+pfx or BDFx+pfx. */
1899f5f4c482SXueming Li 		if (pci_dev->domain == pci_addr.domain &&
1900f5f4c482SXueming Li 		    pci_dev->bus == pci_addr.bus &&
1901f5f4c482SXueming Li 		    pci_dev->devid == pci_addr.devid &&
1902d31a8971SXueming Li 		    ((pci_dev->function == 0 &&
1903d31a8971SXueming Li 		      pci_dev->function + owner == pci_addr.function) ||
1904d31a8971SXueming Li 		     (pci_dev->function == owner &&
1905d31a8971SXueming Li 		      pci_addr.function == owner)))
1906f5f4c482SXueming Li 			pf = info.port_name;
1907f5f4c482SXueming Li 		/* Get ifindex. */
1908f5f4c482SXueming Li 		snprintf(tmp_str, sizeof(tmp_str),
1909f5f4c482SXueming Li 			 "/sys/class/net/%s/ifindex", ifname);
1910f5f4c482SXueming Li 		file = fopen(tmp_str, "rb");
1911f5f4c482SXueming Li 		if (!file)
1912f5f4c482SXueming Li 			break;
1913f5f4c482SXueming Li 		ret = fscanf(file, "%u", &ifindex);
19142eb4d010SOphir Munk 		fclose(file);
1915f5f4c482SXueming Li 		if (ret != 1)
1916f5f4c482SXueming Li 			break;
1917f5f4c482SXueming Li 		/* Save bonding info. */
1918f5f4c482SXueming Li 		strncpy(bond_info->ports[info.port_name].ifname, ifname,
1919f5f4c482SXueming Li 			sizeof(bond_info->ports[0].ifname));
1920f5f4c482SXueming Li 		bond_info->ports[info.port_name].pci_addr = pci_addr;
1921f5f4c482SXueming Li 		bond_info->ports[info.port_name].ifindex = ifindex;
1922f5f4c482SXueming Li 		bond_info->n_port++;
1923f5f4c482SXueming Li 	}
1924f5f4c482SXueming Li 	if (pf >= 0) {
1925f5f4c482SXueming Li 		/* Get bond interface info */
1926f5f4c482SXueming Li 		ret = mlx5_sysfs_bond_info(ifindex, &bond_info->ifindex,
1927f5f4c482SXueming Li 					   bond_info->ifname);
1928f5f4c482SXueming Li 		if (ret)
1929f5f4c482SXueming Li 			DRV_LOG(ERR, "unable to get bond info: %s",
1930f5f4c482SXueming Li 				strerror(rte_errno));
1931f5f4c482SXueming Li 		else
1932f5f4c482SXueming Li 			DRV_LOG(INFO, "PF device %u, bond device %u(%s)",
1933f5f4c482SXueming Li 				ifindex, bond_info->ifindex, bond_info->ifname);
1934f5f4c482SXueming Li 	}
19352eb4d010SOphir Munk 	return pf;
19362eb4d010SOphir Munk }
19372eb4d010SOphir Munk 
19382eb4d010SOphir Munk /**
193908c2772fSXueming Li  * Register a PCI device within bonding.
19402eb4d010SOphir Munk  *
194108c2772fSXueming Li  * This function spawns Ethernet devices out of a given PCI device and
194208c2772fSXueming Li  * bonding owner PF index.
19432eb4d010SOphir Munk  *
19442eb4d010SOphir Munk  * @param[in] pci_dev
19452eb4d010SOphir Munk  *   PCI device information.
194608c2772fSXueming Li  * @param[in] req_eth_da
194708c2772fSXueming Li  *   Requested ethdev device argument.
194808c2772fSXueming Li  * @param[in] owner_id
194908c2772fSXueming Li  *   Requested owner PF port ID within bonding device, default to 0.
19502eb4d010SOphir Munk  *
19512eb4d010SOphir Munk  * @return
19522eb4d010SOphir Munk  *   0 on success, a negative errno value otherwise and rte_errno is set.
19532eb4d010SOphir Munk  */
195408c2772fSXueming Li static int
195508c2772fSXueming Li mlx5_os_pci_probe_pf(struct rte_pci_device *pci_dev,
195608c2772fSXueming Li 		     struct rte_eth_devargs *req_eth_da,
195708c2772fSXueming Li 		     uint16_t owner_id)
19582eb4d010SOphir Munk {
19592eb4d010SOphir Munk 	struct ibv_device **ibv_list;
19602eb4d010SOphir Munk 	/*
19612eb4d010SOphir Munk 	 * Number of found IB Devices matching with requested PCI BDF.
19622eb4d010SOphir Munk 	 * nd != 1 means there are multiple IB devices over the same
19632eb4d010SOphir Munk 	 * PCI device and we have representors and master.
19642eb4d010SOphir Munk 	 */
19652eb4d010SOphir Munk 	unsigned int nd = 0;
19662eb4d010SOphir Munk 	/*
19672eb4d010SOphir Munk 	 * Number of found IB device Ports. nd = 1 and np = 1..n means
19682eb4d010SOphir Munk 	 * we have the single multiport IB device, and there may be
19692eb4d010SOphir Munk 	 * representors attached to some of found ports.
19702eb4d010SOphir Munk 	 */
19712eb4d010SOphir Munk 	unsigned int np = 0;
19722eb4d010SOphir Munk 	/*
19732eb4d010SOphir Munk 	 * Number of DPDK ethernet devices to Spawn - either over
19742eb4d010SOphir Munk 	 * multiple IB devices or multiple ports of single IB device.
19752eb4d010SOphir Munk 	 * Actually this is the number of iterations to spawn.
19762eb4d010SOphir Munk 	 */
19772eb4d010SOphir Munk 	unsigned int ns = 0;
19782eb4d010SOphir Munk 	/*
19792eb4d010SOphir Munk 	 * Bonding device
19802eb4d010SOphir Munk 	 *   < 0 - no bonding device (single one)
19812eb4d010SOphir Munk 	 *  >= 0 - bonding device (value is slave PF index)
19822eb4d010SOphir Munk 	 */
19832eb4d010SOphir Munk 	int bd = -1;
19842eb4d010SOphir Munk 	struct mlx5_dev_spawn_data *list = NULL;
19852eb4d010SOphir Munk 	struct mlx5_dev_config dev_config;
1986d462a83cSMichael Baum 	unsigned int dev_config_vf;
198708c2772fSXueming Li 	struct rte_eth_devargs eth_da = *req_eth_da;
1988f926cce3SXueming Li 	struct rte_pci_addr owner_pci = pci_dev->addr; /* Owner PF. */
1989f5f4c482SXueming Li 	struct mlx5_bond_info bond_info;
1990f926cce3SXueming Li 	int ret = -1;
19912eb4d010SOphir Munk 
19922eb4d010SOphir Munk 	if (rte_eal_process_type() == RTE_PROC_PRIMARY)
19932eb4d010SOphir Munk 		mlx5_pmd_socket_init();
19942eb4d010SOphir Munk 	ret = mlx5_init_once();
19952eb4d010SOphir Munk 	if (ret) {
19962eb4d010SOphir Munk 		DRV_LOG(ERR, "unable to init PMD global data: %s",
19972eb4d010SOphir Munk 			strerror(rte_errno));
19982eb4d010SOphir Munk 		return -rte_errno;
19992eb4d010SOphir Munk 	}
20002eb4d010SOphir Munk 	errno = 0;
20012eb4d010SOphir Munk 	ibv_list = mlx5_glue->get_device_list(&ret);
20022eb4d010SOphir Munk 	if (!ibv_list) {
20032eb4d010SOphir Munk 		rte_errno = errno ? errno : ENOSYS;
20042eb4d010SOphir Munk 		DRV_LOG(ERR, "cannot list devices, is ib_uverbs loaded?");
20052eb4d010SOphir Munk 		return -rte_errno;
20062eb4d010SOphir Munk 	}
20072eb4d010SOphir Munk 	/*
20082eb4d010SOphir Munk 	 * First scan the list of all Infiniband devices to find
20092eb4d010SOphir Munk 	 * matching ones, gathering into the list.
20102eb4d010SOphir Munk 	 */
20112eb4d010SOphir Munk 	struct ibv_device *ibv_match[ret + 1];
20122eb4d010SOphir Munk 	int nl_route = mlx5_nl_init(NETLINK_ROUTE);
20132eb4d010SOphir Munk 	int nl_rdma = mlx5_nl_init(NETLINK_RDMA);
20142eb4d010SOphir Munk 	unsigned int i;
20152eb4d010SOphir Munk 
20162eb4d010SOphir Munk 	while (ret-- > 0) {
20172eb4d010SOphir Munk 		struct rte_pci_addr pci_addr;
20182eb4d010SOphir Munk 
20192eb4d010SOphir Munk 		DRV_LOG(DEBUG, "checking device \"%s\"", ibv_list[ret]->name);
20202eb4d010SOphir Munk 		bd = mlx5_device_bond_pci_match
2021f5f4c482SXueming Li 				(ibv_list[ret], &owner_pci, nl_rdma, owner_id,
2022f5f4c482SXueming Li 				 &bond_info);
20232eb4d010SOphir Munk 		if (bd >= 0) {
20242eb4d010SOphir Munk 			/*
20252eb4d010SOphir Munk 			 * Bonding device detected. Only one match is allowed,
20262eb4d010SOphir Munk 			 * the bonding is supported over multi-port IB device,
20272eb4d010SOphir Munk 			 * there should be no matches on representor PCI
20282eb4d010SOphir Munk 			 * functions or non VF LAG bonding devices with
20292eb4d010SOphir Munk 			 * specified address.
20302eb4d010SOphir Munk 			 */
20312eb4d010SOphir Munk 			if (nd) {
20322eb4d010SOphir Munk 				DRV_LOG(ERR,
20332eb4d010SOphir Munk 					"multiple PCI match on bonding device"
20342eb4d010SOphir Munk 					"\"%s\" found", ibv_list[ret]->name);
20352eb4d010SOphir Munk 				rte_errno = ENOENT;
20362eb4d010SOphir Munk 				ret = -rte_errno;
20372eb4d010SOphir Munk 				goto exit;
20382eb4d010SOphir Munk 			}
2039f926cce3SXueming Li 			/* Amend owner pci address if owner PF ID specified. */
2040f926cce3SXueming Li 			if (eth_da.nb_representor_ports)
204108c2772fSXueming Li 				owner_pci.function += owner_id;
20422eb4d010SOphir Munk 			DRV_LOG(INFO, "PCI information matches for"
20432eb4d010SOphir Munk 				      " slave %d bonding device \"%s\"",
20442eb4d010SOphir Munk 				      bd, ibv_list[ret]->name);
20452eb4d010SOphir Munk 			ibv_match[nd++] = ibv_list[ret];
20462eb4d010SOphir Munk 			break;
2047f926cce3SXueming Li 		} else {
2048f926cce3SXueming Li 			/* Bonding device not found. */
20492eb4d010SOphir Munk 			if (mlx5_dev_to_pci_addr
20502eb4d010SOphir Munk 				(ibv_list[ret]->ibdev_path, &pci_addr))
20512eb4d010SOphir Munk 				continue;
2052f926cce3SXueming Li 			if (owner_pci.domain != pci_addr.domain ||
2053f926cce3SXueming Li 			    owner_pci.bus != pci_addr.bus ||
2054f926cce3SXueming Li 			    owner_pci.devid != pci_addr.devid ||
2055f926cce3SXueming Li 			    owner_pci.function != pci_addr.function)
20562eb4d010SOphir Munk 				continue;
20572eb4d010SOphir Munk 			DRV_LOG(INFO, "PCI information matches for device \"%s\"",
20582eb4d010SOphir Munk 				ibv_list[ret]->name);
20592eb4d010SOphir Munk 			ibv_match[nd++] = ibv_list[ret];
20602eb4d010SOphir Munk 		}
2061f926cce3SXueming Li 	}
20622eb4d010SOphir Munk 	ibv_match[nd] = NULL;
20632eb4d010SOphir Munk 	if (!nd) {
20642eb4d010SOphir Munk 		/* No device matches, just complain and bail out. */
20652eb4d010SOphir Munk 		DRV_LOG(WARNING,
20662eb4d010SOphir Munk 			"no Verbs device matches PCI device " PCI_PRI_FMT ","
20672eb4d010SOphir Munk 			" are kernel drivers loaded?",
2068f926cce3SXueming Li 			owner_pci.domain, owner_pci.bus,
2069f926cce3SXueming Li 			owner_pci.devid, owner_pci.function);
20702eb4d010SOphir Munk 		rte_errno = ENOENT;
20712eb4d010SOphir Munk 		ret = -rte_errno;
20722eb4d010SOphir Munk 		goto exit;
20732eb4d010SOphir Munk 	}
20742eb4d010SOphir Munk 	if (nd == 1) {
20752eb4d010SOphir Munk 		/*
20762eb4d010SOphir Munk 		 * Found single matching device may have multiple ports.
20772eb4d010SOphir Munk 		 * Each port may be representor, we have to check the port
20782eb4d010SOphir Munk 		 * number and check the representors existence.
20792eb4d010SOphir Munk 		 */
20802eb4d010SOphir Munk 		if (nl_rdma >= 0)
20812eb4d010SOphir Munk 			np = mlx5_nl_portnum(nl_rdma, ibv_match[0]->name);
20822eb4d010SOphir Munk 		if (!np)
20832eb4d010SOphir Munk 			DRV_LOG(WARNING, "can not get IB device \"%s\""
20842eb4d010SOphir Munk 					 " ports number", ibv_match[0]->name);
20852eb4d010SOphir Munk 		if (bd >= 0 && !np) {
20862eb4d010SOphir Munk 			DRV_LOG(ERR, "can not get ports"
20872eb4d010SOphir Munk 				     " for bonding device");
20882eb4d010SOphir Munk 			rte_errno = ENOENT;
20892eb4d010SOphir Munk 			ret = -rte_errno;
20902eb4d010SOphir Munk 			goto exit;
20912eb4d010SOphir Munk 		}
20922eb4d010SOphir Munk 	}
20932eb4d010SOphir Munk #ifndef HAVE_MLX5DV_DR_DEVX_PORT
20942eb4d010SOphir Munk 	if (bd >= 0) {
20952eb4d010SOphir Munk 		/*
20962eb4d010SOphir Munk 		 * This may happen if there is VF LAG kernel support and
20972eb4d010SOphir Munk 		 * application is compiled with older rdma_core library.
20982eb4d010SOphir Munk 		 */
20992eb4d010SOphir Munk 		DRV_LOG(ERR,
21002eb4d010SOphir Munk 			"No kernel/verbs support for VF LAG bonding found.");
21012eb4d010SOphir Munk 		rte_errno = ENOTSUP;
21022eb4d010SOphir Munk 		ret = -rte_errno;
21032eb4d010SOphir Munk 		goto exit;
21042eb4d010SOphir Munk 	}
21052eb4d010SOphir Munk #endif
21062eb4d010SOphir Munk 	/*
21072eb4d010SOphir Munk 	 * Now we can determine the maximal
21082eb4d010SOphir Munk 	 * amount of devices to be spawned.
21092eb4d010SOphir Munk 	 */
21102175c4dcSSuanming Mou 	list = mlx5_malloc(MLX5_MEM_ZERO,
21112eb4d010SOphir Munk 			   sizeof(struct mlx5_dev_spawn_data) *
21122eb4d010SOphir Munk 			   (np ? np : nd),
21132175c4dcSSuanming Mou 			   RTE_CACHE_LINE_SIZE, SOCKET_ID_ANY);
21142eb4d010SOphir Munk 	if (!list) {
21152eb4d010SOphir Munk 		DRV_LOG(ERR, "spawn data array allocation failure");
21162eb4d010SOphir Munk 		rte_errno = ENOMEM;
21172eb4d010SOphir Munk 		ret = -rte_errno;
21182eb4d010SOphir Munk 		goto exit;
21192eb4d010SOphir Munk 	}
21202eb4d010SOphir Munk 	if (bd >= 0 || np > 1) {
21212eb4d010SOphir Munk 		/*
21222eb4d010SOphir Munk 		 * Single IB device with multiple ports found,
21232eb4d010SOphir Munk 		 * it may be E-Switch master device and representors.
21242eb4d010SOphir Munk 		 * We have to perform identification through the ports.
21252eb4d010SOphir Munk 		 */
21262eb4d010SOphir Munk 		MLX5_ASSERT(nl_rdma >= 0);
21272eb4d010SOphir Munk 		MLX5_ASSERT(ns == 0);
21282eb4d010SOphir Munk 		MLX5_ASSERT(nd == 1);
21292eb4d010SOphir Munk 		MLX5_ASSERT(np);
21302eb4d010SOphir Munk 		for (i = 1; i <= np; ++i) {
2131f5f4c482SXueming Li 			list[ns].bond_info = &bond_info;
21322eb4d010SOphir Munk 			list[ns].max_port = np;
2133834a9019SOphir Munk 			list[ns].phys_port = i;
2134834a9019SOphir Munk 			list[ns].phys_dev = ibv_match[0];
21352eb4d010SOphir Munk 			list[ns].eth_dev = NULL;
21362eb4d010SOphir Munk 			list[ns].pci_dev = pci_dev;
21372eb4d010SOphir Munk 			list[ns].pf_bond = bd;
21382eb4d010SOphir Munk 			list[ns].ifindex = mlx5_nl_ifindex
2139834a9019SOphir Munk 				(nl_rdma,
2140834a9019SOphir Munk 				mlx5_os_get_dev_device_name
2141834a9019SOphir Munk 						(list[ns].phys_dev), i);
21422eb4d010SOphir Munk 			if (!list[ns].ifindex) {
21432eb4d010SOphir Munk 				/*
21442eb4d010SOphir Munk 				 * No network interface index found for the
21452eb4d010SOphir Munk 				 * specified port, it means there is no
21462eb4d010SOphir Munk 				 * representor on this port. It's OK,
21472eb4d010SOphir Munk 				 * there can be disabled ports, for example
21482eb4d010SOphir Munk 				 * if sriov_numvfs < sriov_totalvfs.
21492eb4d010SOphir Munk 				 */
21502eb4d010SOphir Munk 				continue;
21512eb4d010SOphir Munk 			}
21522eb4d010SOphir Munk 			ret = -1;
21532eb4d010SOphir Munk 			if (nl_route >= 0)
21542eb4d010SOphir Munk 				ret = mlx5_nl_switch_info
21552eb4d010SOphir Munk 					       (nl_route,
21562eb4d010SOphir Munk 						list[ns].ifindex,
21572eb4d010SOphir Munk 						&list[ns].info);
21582eb4d010SOphir Munk 			if (ret || (!list[ns].info.representor &&
21592eb4d010SOphir Munk 				    !list[ns].info.master)) {
21602eb4d010SOphir Munk 				/*
21612eb4d010SOphir Munk 				 * We failed to recognize representors with
21622eb4d010SOphir Munk 				 * Netlink, let's try to perform the task
21632eb4d010SOphir Munk 				 * with sysfs.
21642eb4d010SOphir Munk 				 */
21652eb4d010SOphir Munk 				ret =  mlx5_sysfs_switch_info
21662eb4d010SOphir Munk 						(list[ns].ifindex,
21672eb4d010SOphir Munk 						 &list[ns].info);
21682eb4d010SOphir Munk 			}
21692a87415cSMichael Baum #ifdef HAVE_MLX5DV_DR_DEVX_PORT
21702eb4d010SOphir Munk 			if (!ret && bd >= 0) {
21712eb4d010SOphir Munk 				switch (list[ns].info.name_type) {
21722eb4d010SOphir Munk 				case MLX5_PHYS_PORT_NAME_TYPE_UPLINK:
21732eb4d010SOphir Munk 					if (list[ns].info.port_name == bd)
21742eb4d010SOphir Munk 						ns++;
21752eb4d010SOphir Munk 					break;
2176420bbdaeSViacheslav Ovsiienko 				case MLX5_PHYS_PORT_NAME_TYPE_PFHPF:
2177420bbdaeSViacheslav Ovsiienko 					/* Fallthrough */
21782eb4d010SOphir Munk 				case MLX5_PHYS_PORT_NAME_TYPE_PFVF:
2179cb95feefSXueming Li 					/* Fallthrough */
2180cb95feefSXueming Li 				case MLX5_PHYS_PORT_NAME_TYPE_PFSF:
21812eb4d010SOphir Munk 					if (list[ns].info.pf_num == bd)
21822eb4d010SOphir Munk 						ns++;
21832eb4d010SOphir Munk 					break;
21842eb4d010SOphir Munk 				default:
21852eb4d010SOphir Munk 					break;
21862eb4d010SOphir Munk 				}
21872eb4d010SOphir Munk 				continue;
21882eb4d010SOphir Munk 			}
21892a87415cSMichael Baum #endif
21902eb4d010SOphir Munk 			if (!ret && (list[ns].info.representor ^
21912eb4d010SOphir Munk 				     list[ns].info.master))
21922eb4d010SOphir Munk 				ns++;
21932eb4d010SOphir Munk 		}
21942eb4d010SOphir Munk 		if (!ns) {
21952eb4d010SOphir Munk 			DRV_LOG(ERR,
21962eb4d010SOphir Munk 				"unable to recognize master/representors"
21972eb4d010SOphir Munk 				" on the IB device with multiple ports");
21982eb4d010SOphir Munk 			rte_errno = ENOENT;
21992eb4d010SOphir Munk 			ret = -rte_errno;
22002eb4d010SOphir Munk 			goto exit;
22012eb4d010SOphir Munk 		}
22022eb4d010SOphir Munk 	} else {
22032eb4d010SOphir Munk 		/*
22042eb4d010SOphir Munk 		 * The existence of several matching entries (nd > 1) means
22052eb4d010SOphir Munk 		 * port representors have been instantiated. No existing Verbs
22062eb4d010SOphir Munk 		 * call nor sysfs entries can tell them apart, this can only
22072eb4d010SOphir Munk 		 * be done through Netlink calls assuming kernel drivers are
22082eb4d010SOphir Munk 		 * recent enough to support them.
22092eb4d010SOphir Munk 		 *
22102eb4d010SOphir Munk 		 * In the event of identification failure through Netlink,
22112eb4d010SOphir Munk 		 * try again through sysfs, then:
22122eb4d010SOphir Munk 		 *
22132eb4d010SOphir Munk 		 * 1. A single IB device matches (nd == 1) with single
22142eb4d010SOphir Munk 		 *    port (np=0/1) and is not a representor, assume
22152eb4d010SOphir Munk 		 *    no switch support.
22162eb4d010SOphir Munk 		 *
22172eb4d010SOphir Munk 		 * 2. Otherwise no safe assumptions can be made;
22182eb4d010SOphir Munk 		 *    complain louder and bail out.
22192eb4d010SOphir Munk 		 */
22202eb4d010SOphir Munk 		for (i = 0; i != nd; ++i) {
22212eb4d010SOphir Munk 			memset(&list[ns].info, 0, sizeof(list[ns].info));
2222f5f4c482SXueming Li 			list[ns].bond_info = NULL;
22232eb4d010SOphir Munk 			list[ns].max_port = 1;
2224834a9019SOphir Munk 			list[ns].phys_port = 1;
2225834a9019SOphir Munk 			list[ns].phys_dev = ibv_match[i];
22262eb4d010SOphir Munk 			list[ns].eth_dev = NULL;
22272eb4d010SOphir Munk 			list[ns].pci_dev = pci_dev;
22282eb4d010SOphir Munk 			list[ns].pf_bond = -1;
22292eb4d010SOphir Munk 			list[ns].ifindex = 0;
22302eb4d010SOphir Munk 			if (nl_rdma >= 0)
22312eb4d010SOphir Munk 				list[ns].ifindex = mlx5_nl_ifindex
2232834a9019SOphir Munk 				(nl_rdma,
2233834a9019SOphir Munk 				mlx5_os_get_dev_device_name
2234834a9019SOphir Munk 						(list[ns].phys_dev), 1);
22352eb4d010SOphir Munk 			if (!list[ns].ifindex) {
22362eb4d010SOphir Munk 				char ifname[IF_NAMESIZE];
22372eb4d010SOphir Munk 
22382eb4d010SOphir Munk 				/*
22392eb4d010SOphir Munk 				 * Netlink failed, it may happen with old
22402eb4d010SOphir Munk 				 * ib_core kernel driver (before 4.16).
22412eb4d010SOphir Munk 				 * We can assume there is old driver because
22422eb4d010SOphir Munk 				 * here we are processing single ports IB
22432eb4d010SOphir Munk 				 * devices. Let's try sysfs to retrieve
22442eb4d010SOphir Munk 				 * the ifindex. The method works for
22452eb4d010SOphir Munk 				 * master device only.
22462eb4d010SOphir Munk 				 */
22472eb4d010SOphir Munk 				if (nd > 1) {
22482eb4d010SOphir Munk 					/*
22492eb4d010SOphir Munk 					 * Multiple devices found, assume
22502eb4d010SOphir Munk 					 * representors, can not distinguish
22512eb4d010SOphir Munk 					 * master/representor and retrieve
22522eb4d010SOphir Munk 					 * ifindex via sysfs.
22532eb4d010SOphir Munk 					 */
22542eb4d010SOphir Munk 					continue;
22552eb4d010SOphir Munk 				}
2256aec086c9SMatan Azrad 				ret = mlx5_get_ifname_sysfs
2257aec086c9SMatan Azrad 					(ibv_match[i]->ibdev_path, ifname);
22582eb4d010SOphir Munk 				if (!ret)
22592eb4d010SOphir Munk 					list[ns].ifindex =
22602eb4d010SOphir Munk 						if_nametoindex(ifname);
22612eb4d010SOphir Munk 				if (!list[ns].ifindex) {
22622eb4d010SOphir Munk 					/*
22632eb4d010SOphir Munk 					 * No network interface index found
22642eb4d010SOphir Munk 					 * for the specified device, it means
22652eb4d010SOphir Munk 					 * there it is neither representor
22662eb4d010SOphir Munk 					 * nor master.
22672eb4d010SOphir Munk 					 */
22682eb4d010SOphir Munk 					continue;
22692eb4d010SOphir Munk 				}
22702eb4d010SOphir Munk 			}
22712eb4d010SOphir Munk 			ret = -1;
22722eb4d010SOphir Munk 			if (nl_route >= 0)
22732eb4d010SOphir Munk 				ret = mlx5_nl_switch_info
22742eb4d010SOphir Munk 					       (nl_route,
22752eb4d010SOphir Munk 						list[ns].ifindex,
22762eb4d010SOphir Munk 						&list[ns].info);
22772eb4d010SOphir Munk 			if (ret || (!list[ns].info.representor &&
22782eb4d010SOphir Munk 				    !list[ns].info.master)) {
22792eb4d010SOphir Munk 				/*
22802eb4d010SOphir Munk 				 * We failed to recognize representors with
22812eb4d010SOphir Munk 				 * Netlink, let's try to perform the task
22822eb4d010SOphir Munk 				 * with sysfs.
22832eb4d010SOphir Munk 				 */
22842eb4d010SOphir Munk 				ret =  mlx5_sysfs_switch_info
22852eb4d010SOphir Munk 						(list[ns].ifindex,
22862eb4d010SOphir Munk 						 &list[ns].info);
22872eb4d010SOphir Munk 			}
22882eb4d010SOphir Munk 			if (!ret && (list[ns].info.representor ^
22892eb4d010SOphir Munk 				     list[ns].info.master)) {
22902eb4d010SOphir Munk 				ns++;
22912eb4d010SOphir Munk 			} else if ((nd == 1) &&
22922eb4d010SOphir Munk 				   !list[ns].info.representor &&
22932eb4d010SOphir Munk 				   !list[ns].info.master) {
22942eb4d010SOphir Munk 				/*
22952eb4d010SOphir Munk 				 * Single IB device with
22962eb4d010SOphir Munk 				 * one physical port and
22972eb4d010SOphir Munk 				 * attached network device.
22982eb4d010SOphir Munk 				 * May be SRIOV is not enabled
22992eb4d010SOphir Munk 				 * or there is no representors.
23002eb4d010SOphir Munk 				 */
23012eb4d010SOphir Munk 				DRV_LOG(INFO, "no E-Switch support detected");
23022eb4d010SOphir Munk 				ns++;
23032eb4d010SOphir Munk 				break;
23042eb4d010SOphir Munk 			}
23052eb4d010SOphir Munk 		}
23062eb4d010SOphir Munk 		if (!ns) {
23072eb4d010SOphir Munk 			DRV_LOG(ERR,
23082eb4d010SOphir Munk 				"unable to recognize master/representors"
23092eb4d010SOphir Munk 				" on the multiple IB devices");
23102eb4d010SOphir Munk 			rte_errno = ENOENT;
23112eb4d010SOphir Munk 			ret = -rte_errno;
23122eb4d010SOphir Munk 			goto exit;
23132eb4d010SOphir Munk 		}
23146b157f3bSViacheslav Ovsiienko 		/*
23156b157f3bSViacheslav Ovsiienko 		 * New kernels may add the switch_id attribute for the case
23166b157f3bSViacheslav Ovsiienko 		 * there is no E-Switch and we wrongly recognized the
23176b157f3bSViacheslav Ovsiienko 		 * only device as master. Override this if there is the
23186b157f3bSViacheslav Ovsiienko 		 * single device with single port and new device name
23196b157f3bSViacheslav Ovsiienko 		 * format present.
23206b157f3bSViacheslav Ovsiienko 		 */
23216b157f3bSViacheslav Ovsiienko 		if (nd == 1 &&
23226b157f3bSViacheslav Ovsiienko 		    list[0].info.name_type == MLX5_PHYS_PORT_NAME_TYPE_UPLINK) {
23236b157f3bSViacheslav Ovsiienko 			list[0].info.master = 0;
23246b157f3bSViacheslav Ovsiienko 			list[0].info.representor = 0;
23256b157f3bSViacheslav Ovsiienko 		}
23262eb4d010SOphir Munk 	}
23272eb4d010SOphir Munk 	MLX5_ASSERT(ns);
23282eb4d010SOphir Munk 	/*
23292eb4d010SOphir Munk 	 * Sort list to probe devices in natural order for users convenience
23302eb4d010SOphir Munk 	 * (i.e. master first, then representors from lowest to highest ID).
23312eb4d010SOphir Munk 	 */
23322eb4d010SOphir Munk 	qsort(list, ns, sizeof(*list), mlx5_dev_spawn_data_cmp);
23332eb4d010SOphir Munk 	/* Device specific configuration. */
23342eb4d010SOphir Munk 	switch (pci_dev->id.device_id) {
23352eb4d010SOphir Munk 	case PCI_DEVICE_ID_MELLANOX_CONNECTX4VF:
23362eb4d010SOphir Munk 	case PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF:
23372eb4d010SOphir Munk 	case PCI_DEVICE_ID_MELLANOX_CONNECTX5VF:
23382eb4d010SOphir Munk 	case PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF:
23392eb4d010SOphir Munk 	case PCI_DEVICE_ID_MELLANOX_CONNECTX5BFVF:
23402eb4d010SOphir Munk 	case PCI_DEVICE_ID_MELLANOX_CONNECTX6VF:
23413ea12cadSRaslan Darawsheh 	case PCI_DEVICE_ID_MELLANOX_CONNECTXVF:
2342d462a83cSMichael Baum 		dev_config_vf = 1;
23432eb4d010SOphir Munk 		break;
23442eb4d010SOphir Munk 	default:
2345d462a83cSMichael Baum 		dev_config_vf = 0;
23462eb4d010SOphir Munk 		break;
23472eb4d010SOphir Munk 	}
2348f926cce3SXueming Li 	if (eth_da.type != RTE_ETH_REPRESENTOR_NONE) {
2349f926cce3SXueming Li 		/* Set devargs default values. */
2350f926cce3SXueming Li 		if (eth_da.nb_mh_controllers == 0) {
2351f926cce3SXueming Li 			eth_da.nb_mh_controllers = 1;
2352f926cce3SXueming Li 			eth_da.mh_controllers[0] = 0;
2353f926cce3SXueming Li 		}
2354f926cce3SXueming Li 		if (eth_da.nb_ports == 0 && ns > 0) {
2355f926cce3SXueming Li 			if (list[0].pf_bond >= 0 && list[0].info.representor)
2356f926cce3SXueming Li 				DRV_LOG(WARNING, "Representor on Bonding device should use pf#vf# syntax: %s",
2357f926cce3SXueming Li 					pci_dev->device.devargs->args);
2358f926cce3SXueming Li 			eth_da.nb_ports = 1;
2359f926cce3SXueming Li 			eth_da.ports[0] = list[0].info.pf_num;
2360f926cce3SXueming Li 		}
2361f926cce3SXueming Li 		if (eth_da.nb_representor_ports == 0) {
2362f926cce3SXueming Li 			eth_da.nb_representor_ports = 1;
2363f926cce3SXueming Li 			eth_da.representor_ports[0] = 0;
2364f926cce3SXueming Li 		}
2365f926cce3SXueming Li 	}
23662eb4d010SOphir Munk 	for (i = 0; i != ns; ++i) {
23672eb4d010SOphir Munk 		uint32_t restore;
23682eb4d010SOphir Munk 
2369d462a83cSMichael Baum 		/* Default configuration. */
2370d462a83cSMichael Baum 		memset(&dev_config, 0, sizeof(struct mlx5_dev_config));
2371d462a83cSMichael Baum 		dev_config.vf = dev_config_vf;
2372d462a83cSMichael Baum 		dev_config.mps = MLX5_ARG_UNSET;
2373d462a83cSMichael Baum 		dev_config.dbnc = MLX5_ARG_UNSET;
2374d462a83cSMichael Baum 		dev_config.rx_vec_en = 1;
2375d462a83cSMichael Baum 		dev_config.txq_inline_max = MLX5_ARG_UNSET;
2376d462a83cSMichael Baum 		dev_config.txq_inline_min = MLX5_ARG_UNSET;
2377d462a83cSMichael Baum 		dev_config.txq_inline_mpw = MLX5_ARG_UNSET;
2378d462a83cSMichael Baum 		dev_config.txqs_inline = MLX5_ARG_UNSET;
2379d462a83cSMichael Baum 		dev_config.vf_nl_en = 1;
2380d462a83cSMichael Baum 		dev_config.mr_ext_memseg_en = 1;
2381d462a83cSMichael Baum 		dev_config.mprq.max_memcpy_len = MLX5_MPRQ_MEMCPY_DEFAULT_LEN;
2382d462a83cSMichael Baum 		dev_config.mprq.min_rxqs_num = MLX5_MPRQ_MIN_RXQS;
2383d462a83cSMichael Baum 		dev_config.dv_esw_en = 1;
2384d462a83cSMichael Baum 		dev_config.dv_flow_en = 1;
2385d462a83cSMichael Baum 		dev_config.decap_en = 1;
2386d462a83cSMichael Baum 		dev_config.log_hp_size = MLX5_ARG_UNSET;
2387*e39226bdSJiawei Wang 		dev_config.allow_duplicate_pattern = 1;
23882eb4d010SOphir Munk 		list[i].eth_dev = mlx5_dev_spawn(&pci_dev->device,
23892eb4d010SOphir Munk 						 &list[i],
2390cb95feefSXueming Li 						 &dev_config,
2391cb95feefSXueming Li 						 &eth_da);
23922eb4d010SOphir Munk 		if (!list[i].eth_dev) {
23932eb4d010SOphir Munk 			if (rte_errno != EBUSY && rte_errno != EEXIST)
23942eb4d010SOphir Munk 				break;
23952eb4d010SOphir Munk 			/* Device is disabled or already spawned. Ignore it. */
23962eb4d010SOphir Munk 			continue;
23972eb4d010SOphir Munk 		}
23982eb4d010SOphir Munk 		restore = list[i].eth_dev->data->dev_flags;
23992eb4d010SOphir Munk 		rte_eth_copy_pci_info(list[i].eth_dev, pci_dev);
24002eb4d010SOphir Munk 		/* Restore non-PCI flags cleared by the above call. */
24012eb4d010SOphir Munk 		list[i].eth_dev->data->dev_flags |= restore;
24022eb4d010SOphir Munk 		rte_eth_dev_probing_finish(list[i].eth_dev);
24032eb4d010SOphir Munk 	}
24042eb4d010SOphir Munk 	if (i != ns) {
24052eb4d010SOphir Munk 		DRV_LOG(ERR,
24062eb4d010SOphir Munk 			"probe of PCI device " PCI_PRI_FMT " aborted after"
24072eb4d010SOphir Munk 			" encountering an error: %s",
2408f926cce3SXueming Li 			owner_pci.domain, owner_pci.bus,
2409f926cce3SXueming Li 			owner_pci.devid, owner_pci.function,
24102eb4d010SOphir Munk 			strerror(rte_errno));
24112eb4d010SOphir Munk 		ret = -rte_errno;
24122eb4d010SOphir Munk 		/* Roll back. */
24132eb4d010SOphir Munk 		while (i--) {
24142eb4d010SOphir Munk 			if (!list[i].eth_dev)
24152eb4d010SOphir Munk 				continue;
24162eb4d010SOphir Munk 			mlx5_dev_close(list[i].eth_dev);
24172eb4d010SOphir Munk 			/* mac_addrs must not be freed because in dev_private */
24182eb4d010SOphir Munk 			list[i].eth_dev->data->mac_addrs = NULL;
24192eb4d010SOphir Munk 			claim_zero(rte_eth_dev_release_port(list[i].eth_dev));
24202eb4d010SOphir Munk 		}
24212eb4d010SOphir Munk 		/* Restore original error. */
24222eb4d010SOphir Munk 		rte_errno = -ret;
24232eb4d010SOphir Munk 	} else {
24242eb4d010SOphir Munk 		ret = 0;
24252eb4d010SOphir Munk 	}
24262eb4d010SOphir Munk exit:
24272eb4d010SOphir Munk 	/*
24282eb4d010SOphir Munk 	 * Do the routine cleanup:
24292eb4d010SOphir Munk 	 * - close opened Netlink sockets
24302eb4d010SOphir Munk 	 * - free allocated spawn data array
24312eb4d010SOphir Munk 	 * - free the Infiniband device list
24322eb4d010SOphir Munk 	 */
24332eb4d010SOphir Munk 	if (nl_rdma >= 0)
24342eb4d010SOphir Munk 		close(nl_rdma);
24352eb4d010SOphir Munk 	if (nl_route >= 0)
24362eb4d010SOphir Munk 		close(nl_route);
24372eb4d010SOphir Munk 	if (list)
24382175c4dcSSuanming Mou 		mlx5_free(list);
24392eb4d010SOphir Munk 	MLX5_ASSERT(ibv_list);
24402eb4d010SOphir Munk 	mlx5_glue->free_device_list(ibv_list);
24412eb4d010SOphir Munk 	return ret;
24422eb4d010SOphir Munk }
24432eb4d010SOphir Munk 
244408c2772fSXueming Li /**
244508c2772fSXueming Li  * DPDK callback to register a PCI device.
244608c2772fSXueming Li  *
244708c2772fSXueming Li  * This function spawns Ethernet devices out of a given PCI device.
244808c2772fSXueming Li  *
244908c2772fSXueming Li  * @param[in] pci_drv
245008c2772fSXueming Li  *   PCI driver structure (mlx5_driver).
245108c2772fSXueming Li  * @param[in] pci_dev
245208c2772fSXueming Li  *   PCI device information.
245308c2772fSXueming Li  *
245408c2772fSXueming Li  * @return
245508c2772fSXueming Li  *   0 on success, a negative errno value otherwise and rte_errno is set.
245608c2772fSXueming Li  */
245708c2772fSXueming Li int
245808c2772fSXueming Li mlx5_os_pci_probe(struct rte_pci_driver *pci_drv __rte_unused,
245908c2772fSXueming Li 		  struct rte_pci_device *pci_dev)
246008c2772fSXueming Li {
246108c2772fSXueming Li 	struct rte_eth_devargs eth_da = { .type = RTE_ETH_REPRESENTOR_NONE };
246208c2772fSXueming Li 	int ret = 0;
246308c2772fSXueming Li 	uint16_t p;
246408c2772fSXueming Li 
246508c2772fSXueming Li 	if (pci_dev->device.devargs) {
246608c2772fSXueming Li 		/* Parse representor information from device argument. */
246708c2772fSXueming Li 		if (pci_dev->device.devargs->cls_str)
246808c2772fSXueming Li 			ret = rte_eth_devargs_parse
246908c2772fSXueming Li 				(pci_dev->device.devargs->cls_str, &eth_da);
247008c2772fSXueming Li 		if (ret) {
247108c2772fSXueming Li 			DRV_LOG(ERR, "failed to parse device arguments: %s",
247208c2772fSXueming Li 				pci_dev->device.devargs->cls_str);
247308c2772fSXueming Li 			return -rte_errno;
247408c2772fSXueming Li 		}
247508c2772fSXueming Li 		if (eth_da.type == RTE_ETH_REPRESENTOR_NONE) {
247608c2772fSXueming Li 			/* Support legacy device argument */
247708c2772fSXueming Li 			ret = rte_eth_devargs_parse
247808c2772fSXueming Li 				(pci_dev->device.devargs->args, &eth_da);
247908c2772fSXueming Li 			if (ret) {
248008c2772fSXueming Li 				DRV_LOG(ERR, "failed to parse device arguments: %s",
248108c2772fSXueming Li 					pci_dev->device.devargs->args);
248208c2772fSXueming Li 				return -rte_errno;
248308c2772fSXueming Li 			}
248408c2772fSXueming Li 		}
248508c2772fSXueming Li 	}
248608c2772fSXueming Li 
248708c2772fSXueming Li 	if (eth_da.nb_ports > 0) {
248808c2772fSXueming Li 		/* Iterate all port if devargs pf is range: "pf[0-1]vf[...]". */
248908c2772fSXueming Li 		for (p = 0; p < eth_da.nb_ports; p++)
249008c2772fSXueming Li 			ret = mlx5_os_pci_probe_pf(pci_dev, &eth_da,
249108c2772fSXueming Li 						   eth_da.ports[p]);
249208c2772fSXueming Li 	} else {
249308c2772fSXueming Li 		ret = mlx5_os_pci_probe_pf(pci_dev, &eth_da, 0);
249408c2772fSXueming Li 	}
249508c2772fSXueming Li 	return ret;
249608c2772fSXueming Li }
249708c2772fSXueming Li 
24982eb4d010SOphir Munk static int
24992eb4d010SOphir Munk mlx5_config_doorbell_mapping_env(const struct mlx5_dev_config *config)
25002eb4d010SOphir Munk {
25012eb4d010SOphir Munk 	char *env;
25022eb4d010SOphir Munk 	int value;
25032eb4d010SOphir Munk 
25042eb4d010SOphir Munk 	MLX5_ASSERT(rte_eal_process_type() == RTE_PROC_PRIMARY);
25052eb4d010SOphir Munk 	/* Get environment variable to store. */
25062eb4d010SOphir Munk 	env = getenv(MLX5_SHUT_UP_BF);
25072eb4d010SOphir Munk 	value = env ? !!strcmp(env, "0") : MLX5_ARG_UNSET;
25082eb4d010SOphir Munk 	if (config->dbnc == MLX5_ARG_UNSET)
25092eb4d010SOphir Munk 		setenv(MLX5_SHUT_UP_BF, MLX5_SHUT_UP_BF_DEFAULT, 1);
25102eb4d010SOphir Munk 	else
25112eb4d010SOphir Munk 		setenv(MLX5_SHUT_UP_BF,
25122eb4d010SOphir Munk 		       config->dbnc == MLX5_TXDB_NCACHED ? "1" : "0", 1);
25132eb4d010SOphir Munk 	return value;
25142eb4d010SOphir Munk }
25152eb4d010SOphir Munk 
25162eb4d010SOphir Munk static void
25172eb4d010SOphir Munk mlx5_restore_doorbell_mapping_env(int value)
25182eb4d010SOphir Munk {
25192eb4d010SOphir Munk 	MLX5_ASSERT(rte_eal_process_type() == RTE_PROC_PRIMARY);
25202eb4d010SOphir Munk 	/* Restore the original environment variable state. */
25212eb4d010SOphir Munk 	if (value == MLX5_ARG_UNSET)
25222eb4d010SOphir Munk 		unsetenv(MLX5_SHUT_UP_BF);
25232eb4d010SOphir Munk 	else
25242eb4d010SOphir Munk 		setenv(MLX5_SHUT_UP_BF, value ? "1" : "0", 1);
25252eb4d010SOphir Munk }
25262eb4d010SOphir Munk 
25272eb4d010SOphir Munk /**
25282eb4d010SOphir Munk  * Extract pdn of PD object using DV API.
25292eb4d010SOphir Munk  *
25302eb4d010SOphir Munk  * @param[in] pd
25312eb4d010SOphir Munk  *   Pointer to the verbs PD object.
25322eb4d010SOphir Munk  * @param[out] pdn
25332eb4d010SOphir Munk  *   Pointer to the PD object number variable.
25342eb4d010SOphir Munk  *
25352eb4d010SOphir Munk  * @return
25362eb4d010SOphir Munk  *   0 on success, error value otherwise.
25372eb4d010SOphir Munk  */
25382eb4d010SOphir Munk int
25392eb4d010SOphir Munk mlx5_os_get_pdn(void *pd, uint32_t *pdn)
25402eb4d010SOphir Munk {
25412eb4d010SOphir Munk #ifdef HAVE_IBV_FLOW_DV_SUPPORT
25422eb4d010SOphir Munk 	struct mlx5dv_obj obj;
25432eb4d010SOphir Munk 	struct mlx5dv_pd pd_info;
25442eb4d010SOphir Munk 	int ret = 0;
25452eb4d010SOphir Munk 
25462eb4d010SOphir Munk 	obj.pd.in = pd;
25472eb4d010SOphir Munk 	obj.pd.out = &pd_info;
25482eb4d010SOphir Munk 	ret = mlx5_glue->dv_init_obj(&obj, MLX5DV_OBJ_PD);
25492eb4d010SOphir Munk 	if (ret) {
25502eb4d010SOphir Munk 		DRV_LOG(DEBUG, "Fail to get PD object info");
25512eb4d010SOphir Munk 		return ret;
25522eb4d010SOphir Munk 	}
25532eb4d010SOphir Munk 	*pdn = pd_info.pdn;
25542eb4d010SOphir Munk 	return 0;
25552eb4d010SOphir Munk #else
25562eb4d010SOphir Munk 	(void)pd;
25572eb4d010SOphir Munk 	(void)pdn;
25582eb4d010SOphir Munk 	return -ENOTSUP;
25592eb4d010SOphir Munk #endif /* HAVE_IBV_FLOW_DV_SUPPORT */
25602eb4d010SOphir Munk }
25612eb4d010SOphir Munk 
25622eb4d010SOphir Munk /**
25632eb4d010SOphir Munk  * Function API to open IB device.
25642eb4d010SOphir Munk  *
25652eb4d010SOphir Munk  * This function calls the Linux glue APIs to open a device.
25662eb4d010SOphir Munk  *
25672eb4d010SOphir Munk  * @param[in] spawn
25682eb4d010SOphir Munk  *   Pointer to the IB device attributes (name, port, etc).
25692eb4d010SOphir Munk  * @param[out] config
25702eb4d010SOphir Munk  *   Pointer to device configuration structure.
25712eb4d010SOphir Munk  * @param[out] sh
25722eb4d010SOphir Munk  *   Pointer to shared context structure.
25732eb4d010SOphir Munk  *
25742eb4d010SOphir Munk  * @return
25752eb4d010SOphir Munk  *   0 on success, a positive error value otherwise.
25762eb4d010SOphir Munk  */
25772eb4d010SOphir Munk int
25782eb4d010SOphir Munk mlx5_os_open_device(const struct mlx5_dev_spawn_data *spawn,
25792eb4d010SOphir Munk 		     const struct mlx5_dev_config *config,
25802eb4d010SOphir Munk 		     struct mlx5_dev_ctx_shared *sh)
25812eb4d010SOphir Munk {
25822eb4d010SOphir Munk 	int dbmap_env;
25832eb4d010SOphir Munk 	int err = 0;
2584d133f4cdSViacheslav Ovsiienko 
2585d133f4cdSViacheslav Ovsiienko 	sh->numa_node = spawn->pci_dev->device.numa_node;
2586d133f4cdSViacheslav Ovsiienko 	pthread_mutex_init(&sh->txpp.mutex, NULL);
25872eb4d010SOphir Munk 	/*
25882eb4d010SOphir Munk 	 * Configure environment variable "MLX5_BF_SHUT_UP"
25892eb4d010SOphir Munk 	 * before the device creation. The rdma_core library
25902eb4d010SOphir Munk 	 * checks the variable at device creation and
25912eb4d010SOphir Munk 	 * stores the result internally.
25922eb4d010SOphir Munk 	 */
25932eb4d010SOphir Munk 	dbmap_env = mlx5_config_doorbell_mapping_env(config);
25942eb4d010SOphir Munk 	/* Try to open IB device with DV first, then usual Verbs. */
25952eb4d010SOphir Munk 	errno = 0;
2596834a9019SOphir Munk 	sh->ctx = mlx5_glue->dv_open_device(spawn->phys_dev);
25972eb4d010SOphir Munk 	if (sh->ctx) {
25982eb4d010SOphir Munk 		sh->devx = 1;
25992eb4d010SOphir Munk 		DRV_LOG(DEBUG, "DevX is supported");
26002eb4d010SOphir Munk 		/* The device is created, no need for environment. */
26012eb4d010SOphir Munk 		mlx5_restore_doorbell_mapping_env(dbmap_env);
26022eb4d010SOphir Munk 	} else {
26032eb4d010SOphir Munk 		/* The environment variable is still configured. */
2604834a9019SOphir Munk 		sh->ctx = mlx5_glue->open_device(spawn->phys_dev);
26052eb4d010SOphir Munk 		err = errno ? errno : ENODEV;
26062eb4d010SOphir Munk 		/*
26072eb4d010SOphir Munk 		 * The environment variable is not needed anymore,
26082eb4d010SOphir Munk 		 * all device creation attempts are completed.
26092eb4d010SOphir Munk 		 */
26102eb4d010SOphir Munk 		mlx5_restore_doorbell_mapping_env(dbmap_env);
26112eb4d010SOphir Munk 		if (!sh->ctx)
26122eb4d010SOphir Munk 			return err;
26132eb4d010SOphir Munk 		DRV_LOG(DEBUG, "DevX is NOT supported");
26142eb4d010SOphir Munk 		err = 0;
26152eb4d010SOphir Munk 	}
261681c3b977SViacheslav Ovsiienko 	if (!err && sh->ctx) {
261781c3b977SViacheslav Ovsiienko 		/* Hint libmlx5 to use PMD allocator for data plane resources */
261881c3b977SViacheslav Ovsiienko 		mlx5_glue->dv_set_context_attr(sh->ctx,
261981c3b977SViacheslav Ovsiienko 			MLX5DV_CTX_ATTR_BUF_ALLOCATORS,
262081c3b977SViacheslav Ovsiienko 			(void *)((uintptr_t)&(struct mlx5dv_ctx_allocators){
262181c3b977SViacheslav Ovsiienko 				.alloc = &mlx5_alloc_verbs_buf,
262281c3b977SViacheslav Ovsiienko 				.free = &mlx5_free_verbs_buf,
262381c3b977SViacheslav Ovsiienko 				.data = sh,
262481c3b977SViacheslav Ovsiienko 			}));
262581c3b977SViacheslav Ovsiienko 	}
26262eb4d010SOphir Munk 	return err;
26272eb4d010SOphir Munk }
26282eb4d010SOphir Munk 
26292eb4d010SOphir Munk /**
26302eb4d010SOphir Munk  * Install shared asynchronous device events handler.
26312eb4d010SOphir Munk  * This function is implemented to support event sharing
26322eb4d010SOphir Munk  * between multiple ports of single IB device.
26332eb4d010SOphir Munk  *
26342eb4d010SOphir Munk  * @param sh
26352eb4d010SOphir Munk  *   Pointer to mlx5_dev_ctx_shared object.
26362eb4d010SOphir Munk  */
26372eb4d010SOphir Munk void
26382eb4d010SOphir Munk mlx5_os_dev_shared_handler_install(struct mlx5_dev_ctx_shared *sh)
26392eb4d010SOphir Munk {
26402eb4d010SOphir Munk 	int ret;
26412eb4d010SOphir Munk 	int flags;
26422eb4d010SOphir Munk 
26432eb4d010SOphir Munk 	sh->intr_handle.fd = -1;
26442eb4d010SOphir Munk 	flags = fcntl(((struct ibv_context *)sh->ctx)->async_fd, F_GETFL);
26452eb4d010SOphir Munk 	ret = fcntl(((struct ibv_context *)sh->ctx)->async_fd,
26462eb4d010SOphir Munk 		    F_SETFL, flags | O_NONBLOCK);
26472eb4d010SOphir Munk 	if (ret) {
26482eb4d010SOphir Munk 		DRV_LOG(INFO, "failed to change file descriptor async event"
26492eb4d010SOphir Munk 			" queue");
26502eb4d010SOphir Munk 	} else {
26512eb4d010SOphir Munk 		sh->intr_handle.fd = ((struct ibv_context *)sh->ctx)->async_fd;
26522eb4d010SOphir Munk 		sh->intr_handle.type = RTE_INTR_HANDLE_EXT;
26532eb4d010SOphir Munk 		if (rte_intr_callback_register(&sh->intr_handle,
26542eb4d010SOphir Munk 					mlx5_dev_interrupt_handler, sh)) {
26552eb4d010SOphir Munk 			DRV_LOG(INFO, "Fail to install the shared interrupt.");
26562eb4d010SOphir Munk 			sh->intr_handle.fd = -1;
26572eb4d010SOphir Munk 		}
26582eb4d010SOphir Munk 	}
26592eb4d010SOphir Munk 	if (sh->devx) {
26602eb4d010SOphir Munk #ifdef HAVE_IBV_DEVX_ASYNC
26612eb4d010SOphir Munk 		sh->intr_handle_devx.fd = -1;
266221b7c452SOphir Munk 		sh->devx_comp =
266321b7c452SOphir Munk 			(void *)mlx5_glue->devx_create_cmd_comp(sh->ctx);
266421b7c452SOphir Munk 		struct mlx5dv_devx_cmd_comp *devx_comp = sh->devx_comp;
266521b7c452SOphir Munk 		if (!devx_comp) {
26662eb4d010SOphir Munk 			DRV_LOG(INFO, "failed to allocate devx_comp.");
26672eb4d010SOphir Munk 			return;
26682eb4d010SOphir Munk 		}
266921b7c452SOphir Munk 		flags = fcntl(devx_comp->fd, F_GETFL);
267021b7c452SOphir Munk 		ret = fcntl(devx_comp->fd, F_SETFL, flags | O_NONBLOCK);
26712eb4d010SOphir Munk 		if (ret) {
26722eb4d010SOphir Munk 			DRV_LOG(INFO, "failed to change file descriptor"
26732eb4d010SOphir Munk 				" devx comp");
26742eb4d010SOphir Munk 			return;
26752eb4d010SOphir Munk 		}
267621b7c452SOphir Munk 		sh->intr_handle_devx.fd = devx_comp->fd;
26772eb4d010SOphir Munk 		sh->intr_handle_devx.type = RTE_INTR_HANDLE_EXT;
26782eb4d010SOphir Munk 		if (rte_intr_callback_register(&sh->intr_handle_devx,
26792eb4d010SOphir Munk 					mlx5_dev_interrupt_handler_devx, sh)) {
26802eb4d010SOphir Munk 			DRV_LOG(INFO, "Fail to install the devx shared"
26812eb4d010SOphir Munk 				" interrupt.");
26822eb4d010SOphir Munk 			sh->intr_handle_devx.fd = -1;
26832eb4d010SOphir Munk 		}
26842eb4d010SOphir Munk #endif /* HAVE_IBV_DEVX_ASYNC */
26852eb4d010SOphir Munk 	}
26862eb4d010SOphir Munk }
26872eb4d010SOphir Munk 
26882eb4d010SOphir Munk /**
26892eb4d010SOphir Munk  * Uninstall shared asynchronous device events handler.
26902eb4d010SOphir Munk  * This function is implemented to support event sharing
26912eb4d010SOphir Munk  * between multiple ports of single IB device.
26922eb4d010SOphir Munk  *
26932eb4d010SOphir Munk  * @param dev
26942eb4d010SOphir Munk  *   Pointer to mlx5_dev_ctx_shared object.
26952eb4d010SOphir Munk  */
26962eb4d010SOphir Munk void
26972eb4d010SOphir Munk mlx5_os_dev_shared_handler_uninstall(struct mlx5_dev_ctx_shared *sh)
26982eb4d010SOphir Munk {
26992eb4d010SOphir Munk 	if (sh->intr_handle.fd >= 0)
27002eb4d010SOphir Munk 		mlx5_intr_callback_unregister(&sh->intr_handle,
27012eb4d010SOphir Munk 					      mlx5_dev_interrupt_handler, sh);
27022eb4d010SOphir Munk #ifdef HAVE_IBV_DEVX_ASYNC
27032eb4d010SOphir Munk 	if (sh->intr_handle_devx.fd >= 0)
27042eb4d010SOphir Munk 		rte_intr_callback_unregister(&sh->intr_handle_devx,
27052eb4d010SOphir Munk 				  mlx5_dev_interrupt_handler_devx, sh);
27062eb4d010SOphir Munk 	if (sh->devx_comp)
27072eb4d010SOphir Munk 		mlx5_glue->devx_destroy_cmd_comp(sh->devx_comp);
27082eb4d010SOphir Munk #endif
27092eb4d010SOphir Munk }
2710042f5c94SOphir Munk 
271173bf9235SOphir Munk /**
271273bf9235SOphir Munk  * Read statistics by a named counter.
271373bf9235SOphir Munk  *
271473bf9235SOphir Munk  * @param[in] priv
271573bf9235SOphir Munk  *   Pointer to the private device data structure.
271673bf9235SOphir Munk  * @param[in] ctr_name
271773bf9235SOphir Munk  *   Pointer to the name of the statistic counter to read
271873bf9235SOphir Munk  * @param[out] stat
271973bf9235SOphir Munk  *   Pointer to read statistic value.
272073bf9235SOphir Munk  * @return
272173bf9235SOphir Munk  *   0 on success and stat is valud, 1 if failed to read the value
272273bf9235SOphir Munk  *   rte_errno is set.
272373bf9235SOphir Munk  *
272473bf9235SOphir Munk  */
272573bf9235SOphir Munk int
272673bf9235SOphir Munk mlx5_os_read_dev_stat(struct mlx5_priv *priv, const char *ctr_name,
272773bf9235SOphir Munk 		      uint64_t *stat)
272873bf9235SOphir Munk {
272973bf9235SOphir Munk 	int fd;
273073bf9235SOphir Munk 
273173bf9235SOphir Munk 	if (priv->sh) {
2732e6988afdSMatan Azrad 		if (priv->q_counters != NULL &&
2733e6988afdSMatan Azrad 		    strcmp(ctr_name, "out_of_buffer") == 0)
2734978a0303SViacheslav Ovsiienko 			return mlx5_devx_cmd_queue_counter_query
2735978a0303SViacheslav Ovsiienko 					(priv->q_counters, 0, (uint32_t *)stat);
273673bf9235SOphir Munk 		MKSTR(path, "%s/ports/%d/hw_counters/%s",
273773bf9235SOphir Munk 		      priv->sh->ibdev_path,
273873bf9235SOphir Munk 		      priv->dev_port,
273973bf9235SOphir Munk 		      ctr_name);
274073bf9235SOphir Munk 		fd = open(path, O_RDONLY);
2741038e7fc0SShy Shyman 		/*
2742038e7fc0SShy Shyman 		 * in switchdev the file location is not per port
2743038e7fc0SShy Shyman 		 * but rather in <ibdev_path>/hw_counters/<file_name>.
2744038e7fc0SShy Shyman 		 */
2745038e7fc0SShy Shyman 		if (fd == -1) {
2746038e7fc0SShy Shyman 			MKSTR(path1, "%s/hw_counters/%s",
2747038e7fc0SShy Shyman 			      priv->sh->ibdev_path,
2748038e7fc0SShy Shyman 			      ctr_name);
2749038e7fc0SShy Shyman 			fd = open(path1, O_RDONLY);
2750038e7fc0SShy Shyman 		}
275173bf9235SOphir Munk 		if (fd != -1) {
275273bf9235SOphir Munk 			char buf[21] = {'\0'};
275373bf9235SOphir Munk 			ssize_t n = read(fd, buf, sizeof(buf));
275473bf9235SOphir Munk 
275573bf9235SOphir Munk 			close(fd);
275673bf9235SOphir Munk 			if (n != -1) {
275773bf9235SOphir Munk 				*stat = strtoull(buf, NULL, 10);
275873bf9235SOphir Munk 				return 0;
275973bf9235SOphir Munk 			}
276073bf9235SOphir Munk 		}
276173bf9235SOphir Munk 	}
276273bf9235SOphir Munk 	*stat = 0;
276373bf9235SOphir Munk 	return 1;
276473bf9235SOphir Munk }
276573bf9235SOphir Munk 
276673bf9235SOphir Munk /**
2767d5ed8aa9SOphir Munk  * Set the reg_mr and dereg_mr call backs
2768d5ed8aa9SOphir Munk  *
2769d5ed8aa9SOphir Munk  * @param reg_mr_cb[out]
2770d5ed8aa9SOphir Munk  *   Pointer to reg_mr func
2771d5ed8aa9SOphir Munk  * @param dereg_mr_cb[out]
2772d5ed8aa9SOphir Munk  *   Pointer to dereg_mr func
2773d5ed8aa9SOphir Munk  *
2774d5ed8aa9SOphir Munk  */
2775d5ed8aa9SOphir Munk void
2776d5ed8aa9SOphir Munk mlx5_os_set_reg_mr_cb(mlx5_reg_mr_t *reg_mr_cb,
2777d5ed8aa9SOphir Munk 		      mlx5_dereg_mr_t *dereg_mr_cb)
2778d5ed8aa9SOphir Munk {
2779db12615bSOphir Munk 	*reg_mr_cb = mlx5_mr_verbs_ops.reg_mr;
2780db12615bSOphir Munk 	*dereg_mr_cb = mlx5_mr_verbs_ops.dereg_mr;
2781d5ed8aa9SOphir Munk }
2782d5ed8aa9SOphir Munk 
2783ab27cdd9SOphir Munk /**
2784ab27cdd9SOphir Munk  * Remove a MAC address from device
2785ab27cdd9SOphir Munk  *
2786ab27cdd9SOphir Munk  * @param dev
2787ab27cdd9SOphir Munk  *   Pointer to Ethernet device structure.
2788ab27cdd9SOphir Munk  * @param index
2789ab27cdd9SOphir Munk  *   MAC address index.
2790ab27cdd9SOphir Munk  */
2791ab27cdd9SOphir Munk void
2792ab27cdd9SOphir Munk mlx5_os_mac_addr_remove(struct rte_eth_dev *dev, uint32_t index)
2793ab27cdd9SOphir Munk {
2794ab27cdd9SOphir Munk 	struct mlx5_priv *priv = dev->data->dev_private;
2795ab27cdd9SOphir Munk 	const int vf = priv->config.vf;
2796ab27cdd9SOphir Munk 
2797ab27cdd9SOphir Munk 	if (vf)
2798ab27cdd9SOphir Munk 		mlx5_nl_mac_addr_remove(priv->nl_socket_route,
2799ab27cdd9SOphir Munk 					mlx5_ifindex(dev), priv->mac_own,
2800ab27cdd9SOphir Munk 					&dev->data->mac_addrs[index], index);
2801ab27cdd9SOphir Munk }
2802ab27cdd9SOphir Munk 
2803ab27cdd9SOphir Munk /**
2804ab27cdd9SOphir Munk  * Adds a MAC address to the device
2805ab27cdd9SOphir Munk  *
2806ab27cdd9SOphir Munk  * @param dev
2807ab27cdd9SOphir Munk  *   Pointer to Ethernet device structure.
2808ab27cdd9SOphir Munk  * @param mac_addr
2809ab27cdd9SOphir Munk  *   MAC address to register.
2810ab27cdd9SOphir Munk  * @param index
2811ab27cdd9SOphir Munk  *   MAC address index.
2812ab27cdd9SOphir Munk  *
2813ab27cdd9SOphir Munk  * @return
2814ab27cdd9SOphir Munk  *   0 on success, a negative errno value otherwise
2815ab27cdd9SOphir Munk  */
2816ab27cdd9SOphir Munk int
2817ab27cdd9SOphir Munk mlx5_os_mac_addr_add(struct rte_eth_dev *dev, struct rte_ether_addr *mac,
2818ab27cdd9SOphir Munk 		     uint32_t index)
2819ab27cdd9SOphir Munk {
2820ab27cdd9SOphir Munk 	struct mlx5_priv *priv = dev->data->dev_private;
2821ab27cdd9SOphir Munk 	const int vf = priv->config.vf;
2822ab27cdd9SOphir Munk 	int ret = 0;
2823ab27cdd9SOphir Munk 
2824ab27cdd9SOphir Munk 	if (vf)
2825ab27cdd9SOphir Munk 		ret = mlx5_nl_mac_addr_add(priv->nl_socket_route,
2826ab27cdd9SOphir Munk 					   mlx5_ifindex(dev), priv->mac_own,
2827ab27cdd9SOphir Munk 					   mac, index);
2828ab27cdd9SOphir Munk 	return ret;
2829ab27cdd9SOphir Munk }
2830ab27cdd9SOphir Munk 
2831ab27cdd9SOphir Munk /**
2832ab27cdd9SOphir Munk  * Modify a VF MAC address
2833ab27cdd9SOphir Munk  *
2834ab27cdd9SOphir Munk  * @param priv
2835ab27cdd9SOphir Munk  *   Pointer to device private data.
2836ab27cdd9SOphir Munk  * @param mac_addr
2837ab27cdd9SOphir Munk  *   MAC address to modify into.
2838ab27cdd9SOphir Munk  * @param iface_idx
2839ab27cdd9SOphir Munk  *   Net device interface index
2840ab27cdd9SOphir Munk  * @param vf_index
2841ab27cdd9SOphir Munk  *   VF index
2842ab27cdd9SOphir Munk  *
2843ab27cdd9SOphir Munk  * @return
2844ab27cdd9SOphir Munk  *   0 on success, a negative errno value otherwise
2845ab27cdd9SOphir Munk  */
2846ab27cdd9SOphir Munk int
2847ab27cdd9SOphir Munk mlx5_os_vf_mac_addr_modify(struct mlx5_priv *priv,
2848ab27cdd9SOphir Munk 			   unsigned int iface_idx,
2849ab27cdd9SOphir Munk 			   struct rte_ether_addr *mac_addr,
2850ab27cdd9SOphir Munk 			   int vf_index)
2851ab27cdd9SOphir Munk {
2852ab27cdd9SOphir Munk 	return mlx5_nl_vf_mac_addr_modify
2853ab27cdd9SOphir Munk 		(priv->nl_socket_route, iface_idx, mac_addr, vf_index);
2854ab27cdd9SOphir Munk }
2855ab27cdd9SOphir Munk 
28564d18abd1SOphir Munk /**
28574d18abd1SOphir Munk  * Set device promiscuous mode
28584d18abd1SOphir Munk  *
28594d18abd1SOphir Munk  * @param dev
28604d18abd1SOphir Munk  *   Pointer to Ethernet device structure.
28614d18abd1SOphir Munk  * @param enable
28624d18abd1SOphir Munk  *   0 - promiscuous is disabled, otherwise - enabled
28634d18abd1SOphir Munk  *
28644d18abd1SOphir Munk  * @return
28654d18abd1SOphir Munk  *   0 on success, a negative error value otherwise
28664d18abd1SOphir Munk  */
28674d18abd1SOphir Munk int
28684d18abd1SOphir Munk mlx5_os_set_promisc(struct rte_eth_dev *dev, int enable)
28694d18abd1SOphir Munk {
28704d18abd1SOphir Munk 	struct mlx5_priv *priv = dev->data->dev_private;
28714d18abd1SOphir Munk 
28724d18abd1SOphir Munk 	return mlx5_nl_promisc(priv->nl_socket_route,
28734d18abd1SOphir Munk 			       mlx5_ifindex(dev), !!enable);
28744d18abd1SOphir Munk }
28754d18abd1SOphir Munk 
28764d18abd1SOphir Munk /**
28774d18abd1SOphir Munk  * Set device promiscuous mode
28784d18abd1SOphir Munk  *
28794d18abd1SOphir Munk  * @param dev
28804d18abd1SOphir Munk  *   Pointer to Ethernet device structure.
28814d18abd1SOphir Munk  * @param enable
28824d18abd1SOphir Munk  *   0 - all multicase is disabled, otherwise - enabled
28834d18abd1SOphir Munk  *
28844d18abd1SOphir Munk  * @return
28854d18abd1SOphir Munk  *   0 on success, a negative error value otherwise
28864d18abd1SOphir Munk  */
28874d18abd1SOphir Munk int
28884d18abd1SOphir Munk mlx5_os_set_allmulti(struct rte_eth_dev *dev, int enable)
28894d18abd1SOphir Munk {
28904d18abd1SOphir Munk 	struct mlx5_priv *priv = dev->data->dev_private;
28914d18abd1SOphir Munk 
28924d18abd1SOphir Munk 	return mlx5_nl_allmulti(priv->nl_socket_route,
28934d18abd1SOphir Munk 				mlx5_ifindex(dev), !!enable);
28944d18abd1SOphir Munk }
28954d18abd1SOphir Munk 
2896f00f6562SOphir Munk /**
2897f00f6562SOphir Munk  * Flush device MAC addresses
2898f00f6562SOphir Munk  *
2899f00f6562SOphir Munk  * @param dev
2900f00f6562SOphir Munk  *   Pointer to Ethernet device structure.
2901f00f6562SOphir Munk  *
2902f00f6562SOphir Munk  */
2903f00f6562SOphir Munk void
2904f00f6562SOphir Munk mlx5_os_mac_addr_flush(struct rte_eth_dev *dev)
2905f00f6562SOphir Munk {
2906f00f6562SOphir Munk 	struct mlx5_priv *priv = dev->data->dev_private;
2907f00f6562SOphir Munk 
2908f00f6562SOphir Munk 	mlx5_nl_mac_addr_flush(priv->nl_socket_route, mlx5_ifindex(dev),
2909f00f6562SOphir Munk 			       dev->data->mac_addrs,
2910f00f6562SOphir Munk 			       MLX5_MAX_MAC_ADDRESSES, priv->mac_own);
2911f00f6562SOphir Munk }
2912