1f44b09f9SOphir Munk /* SPDX-License-Identifier: BSD-3-Clause 2f44b09f9SOphir Munk * Copyright 2015 6WIND S.A. 3f44b09f9SOphir Munk * Copyright 2020 Mellanox Technologies, Ltd 4f44b09f9SOphir Munk */ 5f44b09f9SOphir Munk 6f44b09f9SOphir Munk #include <stddef.h> 7f44b09f9SOphir Munk #include <unistd.h> 8f44b09f9SOphir Munk #include <string.h> 9f44b09f9SOphir Munk #include <stdint.h> 10f44b09f9SOphir Munk #include <stdlib.h> 11f44b09f9SOphir Munk #include <errno.h> 12f44b09f9SOphir Munk #include <net/if.h> 13f44b09f9SOphir Munk #include <linux/rtnetlink.h> 1473bf9235SOphir Munk #include <linux/sockios.h> 1573bf9235SOphir Munk #include <linux/ethtool.h> 16f44b09f9SOphir Munk #include <fcntl.h> 17f44b09f9SOphir Munk 18f44b09f9SOphir Munk #include <rte_malloc.h> 19df96fd0dSBruce Richardson #include <ethdev_driver.h> 20df96fd0dSBruce Richardson #include <ethdev_pci.h> 21f44b09f9SOphir Munk #include <rte_pci.h> 22a04322f6SDavid Marchand #include <bus_driver.h> 231f37cb2bSDavid Marchand #include <bus_pci_driver.h> 24b3f89090SDavid Marchand #include <bus_auxiliary_driver.h> 25f44b09f9SOphir Munk #include <rte_common.h> 26f44b09f9SOphir Munk #include <rte_kvargs.h> 27f44b09f9SOphir Munk #include <rte_rwlock.h> 28f44b09f9SOphir Munk #include <rte_spinlock.h> 29f44b09f9SOphir Munk #include <rte_string_fns.h> 30f44b09f9SOphir Munk #include <rte_alarm.h> 312aba9fc7SOphir Munk #include <rte_eal_paging.h> 32f44b09f9SOphir Munk 33f44b09f9SOphir Munk #include <mlx5_glue.h> 34f44b09f9SOphir Munk #include <mlx5_devx_cmds.h> 35f44b09f9SOphir Munk #include <mlx5_common.h> 362eb4d010SOphir Munk #include <mlx5_common_mp.h> 37d5ed8aa9SOphir Munk #include <mlx5_common_mr.h> 385522da6bSSuanming Mou #include <mlx5_malloc.h> 39f44b09f9SOphir Munk 40f44b09f9SOphir Munk #include "mlx5_defs.h" 41f44b09f9SOphir Munk #include "mlx5.h" 42391b8bccSOphir Munk #include "mlx5_common_os.h" 43f44b09f9SOphir Munk #include "mlx5_utils.h" 44f44b09f9SOphir Munk #include "mlx5_rxtx.h" 45151cbe3aSMichael Baum #include "mlx5_rx.h" 46377b69fbSMichael Baum #include "mlx5_tx.h" 47f44b09f9SOphir Munk #include "mlx5_autoconf.h" 48f44b09f9SOphir Munk #include "mlx5_flow.h" 49f44b09f9SOphir Munk #include "rte_pmd_mlx5.h" 504f96d913SOphir Munk #include "mlx5_verbs.h" 51f00f6562SOphir Munk #include "mlx5_nl.h" 526deb19e1SMichael Baum #include "mlx5_devx.h" 53f44b09f9SOphir Munk 542eb4d010SOphir Munk #ifndef HAVE_IBV_MLX5_MOD_MPW 552eb4d010SOphir Munk #define MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED (1 << 2) 562eb4d010SOphir Munk #define MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW (1 << 3) 572eb4d010SOphir Munk #endif 582eb4d010SOphir Munk 592eb4d010SOphir Munk #ifndef HAVE_IBV_MLX5_MOD_CQE_128B_COMP 602eb4d010SOphir Munk #define MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP (1 << 4) 612eb4d010SOphir Munk #endif 622eb4d010SOphir Munk 632e86c4e5SOphir Munk static const char *MZ_MLX5_PMD_SHARED_DATA = "mlx5_pmd_shared_data"; 642e86c4e5SOphir Munk 652e86c4e5SOphir Munk /* Spinlock for mlx5_shared_data allocation. */ 662e86c4e5SOphir Munk static rte_spinlock_t mlx5_shared_data_lock = RTE_SPINLOCK_INITIALIZER; 672e86c4e5SOphir Munk 682e86c4e5SOphir Munk /* Process local data for secondary processes. */ 692e86c4e5SOphir Munk static struct mlx5_local_data mlx5_local_data; 702e86c4e5SOphir Munk 71b4edeaf3SSuanming Mou /* rte flow indexed pool configuration. */ 72b4edeaf3SSuanming Mou static struct mlx5_indexed_pool_config icfg[] = { 73b4edeaf3SSuanming Mou { 74b4edeaf3SSuanming Mou .size = sizeof(struct rte_flow), 75b4edeaf3SSuanming Mou .trunk_size = 64, 76b4edeaf3SSuanming Mou .need_lock = 1, 77b4edeaf3SSuanming Mou .release_mem_en = 0, 78b4edeaf3SSuanming Mou .malloc = mlx5_malloc, 79b4edeaf3SSuanming Mou .free = mlx5_free, 80b4edeaf3SSuanming Mou .per_core_cache = 0, 81b4edeaf3SSuanming Mou .type = "ctl_flow_ipool", 82b4edeaf3SSuanming Mou }, 83b4edeaf3SSuanming Mou { 84b4edeaf3SSuanming Mou .size = sizeof(struct rte_flow), 85b4edeaf3SSuanming Mou .trunk_size = 64, 86b4edeaf3SSuanming Mou .grow_trunk = 3, 87b4edeaf3SSuanming Mou .grow_shift = 2, 88b4edeaf3SSuanming Mou .need_lock = 1, 89b4edeaf3SSuanming Mou .release_mem_en = 0, 90b4edeaf3SSuanming Mou .malloc = mlx5_malloc, 91b4edeaf3SSuanming Mou .free = mlx5_free, 92b4edeaf3SSuanming Mou .per_core_cache = 1 << 14, 93b4edeaf3SSuanming Mou .type = "rte_flow_ipool", 94b4edeaf3SSuanming Mou }, 95b4edeaf3SSuanming Mou { 96b4edeaf3SSuanming Mou .size = sizeof(struct rte_flow), 97b4edeaf3SSuanming Mou .trunk_size = 64, 98b4edeaf3SSuanming Mou .grow_trunk = 3, 99b4edeaf3SSuanming Mou .grow_shift = 2, 100b4edeaf3SSuanming Mou .need_lock = 1, 101b4edeaf3SSuanming Mou .release_mem_en = 0, 102b4edeaf3SSuanming Mou .malloc = mlx5_malloc, 103b4edeaf3SSuanming Mou .free = mlx5_free, 104b4edeaf3SSuanming Mou .per_core_cache = 0, 105b4edeaf3SSuanming Mou .type = "mcp_flow_ipool", 106b4edeaf3SSuanming Mou }, 107b4edeaf3SSuanming Mou }; 108b4edeaf3SSuanming Mou 109f44b09f9SOphir Munk /** 11008d1838fSDekel Peled * Set the completion channel file descriptor interrupt as non-blocking. 11108d1838fSDekel Peled * 11208d1838fSDekel Peled * @param[in] rxq_obj 11308d1838fSDekel Peled * Pointer to RQ channel object, which includes the channel fd 11408d1838fSDekel Peled * 11508d1838fSDekel Peled * @param[out] fd 1167be78d02SJosh Soref * The file descriptor (representing the interrupt) used in this channel. 11708d1838fSDekel Peled * 11808d1838fSDekel Peled * @return 11908d1838fSDekel Peled * 0 on successfully setting the fd to non-blocking, non-zero otherwise. 12008d1838fSDekel Peled */ 12108d1838fSDekel Peled int 12208d1838fSDekel Peled mlx5_os_set_nonblock_channel_fd(int fd) 12308d1838fSDekel Peled { 12408d1838fSDekel Peled int flags; 12508d1838fSDekel Peled 12608d1838fSDekel Peled flags = fcntl(fd, F_GETFL); 12708d1838fSDekel Peled return fcntl(fd, F_SETFL, flags | O_NONBLOCK); 12808d1838fSDekel Peled } 12908d1838fSDekel Peled 13008d1838fSDekel Peled /** 131e85f623eSOphir Munk * Get mlx5 device attributes. The glue function query_device_ex() is called 132e85f623eSOphir Munk * with out parameter of type 'struct ibv_device_attr_ex *'. Then fill in mlx5 133e85f623eSOphir Munk * device attributes from the glue out parameter. 134e85f623eSOphir Munk * 13591d1cfafSMichael Baum * @param sh 13691d1cfafSMichael Baum * Pointer to shared device context. 137e85f623eSOphir Munk * 138e85f623eSOphir Munk * @return 1396be4c57aSMichael Baum * 0 on success, a negative errno value otherwise and rte_errno is set. 140e85f623eSOphir Munk */ 141e85f623eSOphir Munk int 14291d1cfafSMichael Baum mlx5_os_capabilities_prepare(struct mlx5_dev_ctx_shared *sh) 143e85f623eSOphir Munk { 144e85f623eSOphir Munk int err; 14587af0d1eSMichael Baum struct mlx5_common_device *cdev = sh->cdev; 14687af0d1eSMichael Baum struct mlx5_hca_attr *hca_attr = &cdev->config.hca_attr; 14791d1cfafSMichael Baum struct ibv_device_attr_ex attr_ex = { .comp_mask = 0 }; 14891d1cfafSMichael Baum struct mlx5dv_context dv_attr = { .comp_mask = 0 }; 149fe46b20cSMichael Baum 15087af0d1eSMichael Baum err = mlx5_glue->query_device_ex(cdev->ctx, NULL, &attr_ex); 1516be4c57aSMichael Baum if (err) { 1526be4c57aSMichael Baum rte_errno = errno; 1536be4c57aSMichael Baum return -rte_errno; 1546be4c57aSMichael Baum } 1558f464810SMichael Baum #ifdef HAVE_IBV_MLX5_MOD_SWP 1568f464810SMichael Baum dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_SWP; 1578f464810SMichael Baum #endif 1588f464810SMichael Baum #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT 1598f464810SMichael Baum dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS; 1608f464810SMichael Baum #endif 1618f464810SMichael Baum #ifdef HAVE_IBV_DEVICE_STRIDING_RQ_SUPPORT 1628f464810SMichael Baum dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_STRIDING_RQ; 1638f464810SMichael Baum #endif 16487af0d1eSMichael Baum err = mlx5_glue->dv_query_device(cdev->ctx, &dv_attr); 1656be4c57aSMichael Baum if (err) { 1666be4c57aSMichael Baum rte_errno = errno; 1676be4c57aSMichael Baum return -rte_errno; 1686be4c57aSMichael Baum } 16991d1cfafSMichael Baum memset(&sh->dev_cap, 0, sizeof(struct mlx5_dev_cap)); 17087af0d1eSMichael Baum if (mlx5_dev_is_pci(cdev->dev)) 17187af0d1eSMichael Baum sh->dev_cap.vf = mlx5_dev_is_vf_pci(RTE_DEV_TO_PCI(cdev->dev)); 17287af0d1eSMichael Baum else 17387af0d1eSMichael Baum sh->dev_cap.sf = 1; 17491d1cfafSMichael Baum sh->dev_cap.max_qp_wr = attr_ex.orig_attr.max_qp_wr; 17591d1cfafSMichael Baum sh->dev_cap.max_sge = attr_ex.orig_attr.max_sge; 17691d1cfafSMichael Baum sh->dev_cap.max_cq = attr_ex.orig_attr.max_cq; 17791d1cfafSMichael Baum sh->dev_cap.max_qp = attr_ex.orig_attr.max_qp; 17887af0d1eSMichael Baum #ifdef HAVE_MLX5DV_DR_ACTION_DEST_DEVX_TIR 17987af0d1eSMichael Baum sh->dev_cap.dest_tir = 1; 18087af0d1eSMichael Baum #endif 18187af0d1eSMichael Baum #if defined(HAVE_IBV_FLOW_DV_SUPPORT) && defined(HAVE_MLX5DV_DR) 18287af0d1eSMichael Baum DRV_LOG(DEBUG, "DV flow is supported."); 18387af0d1eSMichael Baum sh->dev_cap.dv_flow_en = 1; 18487af0d1eSMichael Baum #endif 18587af0d1eSMichael Baum #ifdef HAVE_MLX5DV_DR_ESWITCH 18687af0d1eSMichael Baum if (hca_attr->eswitch_manager && sh->dev_cap.dv_flow_en && sh->esw_mode) 18787af0d1eSMichael Baum sh->dev_cap.dv_esw_en = 1; 18887af0d1eSMichael Baum #endif 18987af0d1eSMichael Baum /* 19087af0d1eSMichael Baum * Multi-packet send is supported by ConnectX-4 Lx PF as well 19187af0d1eSMichael Baum * as all ConnectX-5 devices. 19287af0d1eSMichael Baum */ 19387af0d1eSMichael Baum if (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED) { 19487af0d1eSMichael Baum if (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW) { 19587af0d1eSMichael Baum DRV_LOG(DEBUG, "Enhanced MPW is supported."); 19687af0d1eSMichael Baum sh->dev_cap.mps = MLX5_MPW_ENHANCED; 19787af0d1eSMichael Baum } else { 19887af0d1eSMichael Baum DRV_LOG(DEBUG, "MPW is supported."); 19987af0d1eSMichael Baum sh->dev_cap.mps = MLX5_MPW; 20087af0d1eSMichael Baum } 20187af0d1eSMichael Baum } else { 20287af0d1eSMichael Baum DRV_LOG(DEBUG, "MPW isn't supported."); 20387af0d1eSMichael Baum sh->dev_cap.mps = MLX5_MPW_DISABLED; 20487af0d1eSMichael Baum } 20587af0d1eSMichael Baum #if (RTE_CACHE_LINE_SIZE == 128) 20687af0d1eSMichael Baum if (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP) 20787af0d1eSMichael Baum sh->dev_cap.cqe_comp = 1; 20887af0d1eSMichael Baum DRV_LOG(DEBUG, "Rx CQE 128B compression is %ssupported.", 20987af0d1eSMichael Baum sh->dev_cap.cqe_comp ? "" : "not "); 21087af0d1eSMichael Baum #else 21187af0d1eSMichael Baum sh->dev_cap.cqe_comp = 1; 21287af0d1eSMichael Baum #endif 21387af0d1eSMichael Baum #ifdef HAVE_IBV_DEVICE_MPLS_SUPPORT 21487af0d1eSMichael Baum sh->dev_cap.mpls_en = 21587af0d1eSMichael Baum ((dv_attr.tunnel_offloads_caps & 21687af0d1eSMichael Baum MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_CW_MPLS_OVER_GRE) && 21787af0d1eSMichael Baum (dv_attr.tunnel_offloads_caps & 21887af0d1eSMichael Baum MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_CW_MPLS_OVER_UDP)); 21987af0d1eSMichael Baum DRV_LOG(DEBUG, "MPLS over GRE/UDP tunnel offloading is %ssupported.", 22087af0d1eSMichael Baum sh->dev_cap.mpls_en ? "" : "not "); 22187af0d1eSMichael Baum #else 22287af0d1eSMichael Baum DRV_LOG(WARNING, 22387af0d1eSMichael Baum "MPLS over GRE/UDP tunnel offloading disabled due to old OFED/rdma-core version or firmware configuration"); 22487af0d1eSMichael Baum #endif 22587af0d1eSMichael Baum #if defined(HAVE_IBV_WQ_FLAG_RX_END_PADDING) 22687af0d1eSMichael Baum sh->dev_cap.hw_padding = !!attr_ex.rx_pad_end_addr_align; 22787af0d1eSMichael Baum #elif defined(HAVE_IBV_WQ_FLAGS_PCI_WRITE_END_PADDING) 22887af0d1eSMichael Baum sh->dev_cap.hw_padding = !!(attr_ex.device_cap_flags_ex & 22987af0d1eSMichael Baum IBV_DEVICE_PCI_WRITE_END_PADDING); 23087af0d1eSMichael Baum #endif 23187af0d1eSMichael Baum sh->dev_cap.hw_csum = 23287af0d1eSMichael Baum !!(attr_ex.device_cap_flags_ex & IBV_DEVICE_RAW_IP_CSUM); 23387af0d1eSMichael Baum DRV_LOG(DEBUG, "Checksum offloading is %ssupported.", 23487af0d1eSMichael Baum sh->dev_cap.hw_csum ? "" : "not "); 23587af0d1eSMichael Baum sh->dev_cap.hw_vlan_strip = !!(attr_ex.raw_packet_caps & 23687af0d1eSMichael Baum IBV_RAW_PACKET_CAP_CVLAN_STRIPPING); 23787af0d1eSMichael Baum DRV_LOG(DEBUG, "VLAN stripping is %ssupported.", 23887af0d1eSMichael Baum (sh->dev_cap.hw_vlan_strip ? "" : "not ")); 23987af0d1eSMichael Baum sh->dev_cap.hw_fcs_strip = !!(attr_ex.raw_packet_caps & 24087af0d1eSMichael Baum IBV_RAW_PACKET_CAP_SCATTER_FCS); 24187af0d1eSMichael Baum #if !defined(HAVE_IBV_DEVICE_COUNTERS_SET_V42) && \ 24287af0d1eSMichael Baum !defined(HAVE_IBV_DEVICE_COUNTERS_SET_V45) 24387af0d1eSMichael Baum DRV_LOG(DEBUG, "Counters are not supported."); 24487af0d1eSMichael Baum #endif 24587af0d1eSMichael Baum /* 24687af0d1eSMichael Baum * DPDK doesn't support larger/variable indirection tables. 24787af0d1eSMichael Baum * Once DPDK supports it, take max size from device attr. 24887af0d1eSMichael Baum */ 24987af0d1eSMichael Baum sh->dev_cap.ind_table_max_size = 25087af0d1eSMichael Baum RTE_MIN(attr_ex.rss_caps.max_rwq_indirection_table_size, 25187af0d1eSMichael Baum (unsigned int)RTE_ETH_RSS_RETA_SIZE_512); 25287af0d1eSMichael Baum DRV_LOG(DEBUG, "Maximum Rx indirection table size is %u", 25387af0d1eSMichael Baum sh->dev_cap.ind_table_max_size); 25487af0d1eSMichael Baum sh->dev_cap.tso = (attr_ex.tso_caps.max_tso > 0 && 25587af0d1eSMichael Baum (attr_ex.tso_caps.supported_qpts & 25687af0d1eSMichael Baum (1 << IBV_QPT_RAW_PACKET))); 25787af0d1eSMichael Baum if (sh->dev_cap.tso) 25887af0d1eSMichael Baum sh->dev_cap.tso_max_payload_sz = attr_ex.tso_caps.max_tso; 25991d1cfafSMichael Baum strlcpy(sh->dev_cap.fw_ver, attr_ex.orig_attr.fw_ver, 26091d1cfafSMichael Baum sizeof(sh->dev_cap.fw_ver)); 261e85f623eSOphir Munk #ifdef HAVE_IBV_MLX5_MOD_SWP 26287af0d1eSMichael Baum if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_SWP) 26387af0d1eSMichael Baum sh->dev_cap.swp = dv_attr.sw_parsing_caps.sw_parsing_offloads & 26487af0d1eSMichael Baum (MLX5_SW_PARSING_CAP | 26587af0d1eSMichael Baum MLX5_SW_PARSING_CSUM_CAP | 26687af0d1eSMichael Baum MLX5_SW_PARSING_TSO_CAP); 26787af0d1eSMichael Baum DRV_LOG(DEBUG, "SWP support: %u", sh->dev_cap.swp); 268e85f623eSOphir Munk #endif 2698f464810SMichael Baum #ifdef HAVE_IBV_DEVICE_STRIDING_RQ_SUPPORT 27087af0d1eSMichael Baum if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_STRIDING_RQ) { 27187af0d1eSMichael Baum struct mlx5dv_striding_rq_caps *strd_rq_caps = 27287af0d1eSMichael Baum &dv_attr.striding_rq_caps; 27387af0d1eSMichael Baum 27487af0d1eSMichael Baum sh->dev_cap.mprq.enabled = 1; 27587af0d1eSMichael Baum sh->dev_cap.mprq.log_min_stride_size = 27687af0d1eSMichael Baum strd_rq_caps->min_single_stride_log_num_of_bytes; 27787af0d1eSMichael Baum sh->dev_cap.mprq.log_max_stride_size = 27887af0d1eSMichael Baum strd_rq_caps->max_single_stride_log_num_of_bytes; 27987af0d1eSMichael Baum sh->dev_cap.mprq.log_min_stride_num = 28087af0d1eSMichael Baum strd_rq_caps->min_single_wqe_log_num_of_strides; 28187af0d1eSMichael Baum sh->dev_cap.mprq.log_max_stride_num = 28287af0d1eSMichael Baum strd_rq_caps->max_single_wqe_log_num_of_strides; 28387af0d1eSMichael Baum sh->dev_cap.mprq.log_min_stride_wqe_size = 28487af0d1eSMichael Baum cdev->config.devx ? 28587af0d1eSMichael Baum hca_attr->log_min_stride_wqe_sz : 28687af0d1eSMichael Baum MLX5_MPRQ_LOG_MIN_STRIDE_WQE_SIZE; 28787af0d1eSMichael Baum DRV_LOG(DEBUG, "\tmin_single_stride_log_num_of_bytes: %u", 28887af0d1eSMichael Baum sh->dev_cap.mprq.log_min_stride_size); 28987af0d1eSMichael Baum DRV_LOG(DEBUG, "\tmax_single_stride_log_num_of_bytes: %u", 29087af0d1eSMichael Baum sh->dev_cap.mprq.log_max_stride_size); 29187af0d1eSMichael Baum DRV_LOG(DEBUG, "\tmin_single_wqe_log_num_of_strides: %u", 29287af0d1eSMichael Baum sh->dev_cap.mprq.log_min_stride_num); 29387af0d1eSMichael Baum DRV_LOG(DEBUG, "\tmax_single_wqe_log_num_of_strides: %u", 29487af0d1eSMichael Baum sh->dev_cap.mprq.log_max_stride_num); 29587af0d1eSMichael Baum DRV_LOG(DEBUG, "\tmin_stride_wqe_log_size: %u", 29687af0d1eSMichael Baum sh->dev_cap.mprq.log_min_stride_wqe_size); 29787af0d1eSMichael Baum DRV_LOG(DEBUG, "\tsupported_qpts: %d", 29887af0d1eSMichael Baum strd_rq_caps->supported_qpts); 29987af0d1eSMichael Baum DRV_LOG(DEBUG, "Device supports Multi-Packet RQ."); 30087af0d1eSMichael Baum } 3018f464810SMichael Baum #endif 302e85f623eSOphir Munk #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT 30387af0d1eSMichael Baum if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS) { 30487af0d1eSMichael Baum sh->dev_cap.tunnel_en = dv_attr.tunnel_offloads_caps & 30587af0d1eSMichael Baum (MLX5_TUNNELED_OFFLOADS_VXLAN_CAP | 30687af0d1eSMichael Baum MLX5_TUNNELED_OFFLOADS_GRE_CAP | 30787af0d1eSMichael Baum MLX5_TUNNELED_OFFLOADS_GENEVE_CAP); 30887af0d1eSMichael Baum } 30987af0d1eSMichael Baum if (sh->dev_cap.tunnel_en) { 31087af0d1eSMichael Baum DRV_LOG(DEBUG, "Tunnel offloading is supported for %s%s%s", 31187af0d1eSMichael Baum sh->dev_cap.tunnel_en & 31287af0d1eSMichael Baum MLX5_TUNNELED_OFFLOADS_VXLAN_CAP ? "[VXLAN]" : "", 31387af0d1eSMichael Baum sh->dev_cap.tunnel_en & 31487af0d1eSMichael Baum MLX5_TUNNELED_OFFLOADS_GRE_CAP ? "[GRE]" : "", 31587af0d1eSMichael Baum sh->dev_cap.tunnel_en & 31687af0d1eSMichael Baum MLX5_TUNNELED_OFFLOADS_GENEVE_CAP ? "[GENEVE]" : ""); 31787af0d1eSMichael Baum } else { 31887af0d1eSMichael Baum DRV_LOG(DEBUG, "Tunnel offloading is not supported."); 31987af0d1eSMichael Baum } 32087af0d1eSMichael Baum #else 32187af0d1eSMichael Baum DRV_LOG(WARNING, 32287af0d1eSMichael Baum "Tunnel offloading disabled due to old OFED/rdma-core version"); 323e85f623eSOphir Munk #endif 32487af0d1eSMichael Baum if (!sh->cdev->config.devx) 32587af0d1eSMichael Baum return 0; 32687af0d1eSMichael Baum /* Check capabilities for Packet Pacing. */ 32787af0d1eSMichael Baum DRV_LOG(DEBUG, "Timestamp counter frequency %u kHz.", 32887af0d1eSMichael Baum hca_attr->dev_freq_khz); 32987af0d1eSMichael Baum DRV_LOG(DEBUG, "Packet pacing is %ssupported.", 33087af0d1eSMichael Baum hca_attr->qos.packet_pacing ? "" : "not "); 33187af0d1eSMichael Baum DRV_LOG(DEBUG, "Cross channel ops are %ssupported.", 33287af0d1eSMichael Baum hca_attr->cross_channel ? "" : "not "); 33387af0d1eSMichael Baum DRV_LOG(DEBUG, "WQE index ignore is %ssupported.", 33487af0d1eSMichael Baum hca_attr->wqe_index_ignore ? "" : "not "); 33587af0d1eSMichael Baum DRV_LOG(DEBUG, "Non-wire SQ feature is %ssupported.", 33687af0d1eSMichael Baum hca_attr->non_wire_sq ? "" : "not "); 33787af0d1eSMichael Baum DRV_LOG(DEBUG, "Static WQE SQ feature is %ssupported (%d)", 33887af0d1eSMichael Baum hca_attr->log_max_static_sq_wq ? "" : "not ", 33987af0d1eSMichael Baum hca_attr->log_max_static_sq_wq); 34087af0d1eSMichael Baum DRV_LOG(DEBUG, "WQE rate PP mode is %ssupported.", 34187af0d1eSMichael Baum hca_attr->qos.wqe_rate_pp ? "" : "not "); 34287af0d1eSMichael Baum sh->dev_cap.txpp_en = hca_attr->qos.packet_pacing; 34387af0d1eSMichael Baum if (!hca_attr->cross_channel) { 34487af0d1eSMichael Baum DRV_LOG(DEBUG, 34587af0d1eSMichael Baum "Cross channel operations are required for packet pacing."); 34687af0d1eSMichael Baum sh->dev_cap.txpp_en = 0; 34787af0d1eSMichael Baum } 34887af0d1eSMichael Baum if (!hca_attr->wqe_index_ignore) { 34987af0d1eSMichael Baum DRV_LOG(DEBUG, 35087af0d1eSMichael Baum "WQE index ignore feature is required for packet pacing."); 35187af0d1eSMichael Baum sh->dev_cap.txpp_en = 0; 35287af0d1eSMichael Baum } 35387af0d1eSMichael Baum if (!hca_attr->non_wire_sq) { 35487af0d1eSMichael Baum DRV_LOG(DEBUG, 35587af0d1eSMichael Baum "Non-wire SQ feature is required for packet pacing."); 35687af0d1eSMichael Baum sh->dev_cap.txpp_en = 0; 35787af0d1eSMichael Baum } 35887af0d1eSMichael Baum if (!hca_attr->log_max_static_sq_wq) { 35987af0d1eSMichael Baum DRV_LOG(DEBUG, 36087af0d1eSMichael Baum "Static WQE SQ feature is required for packet pacing."); 36187af0d1eSMichael Baum sh->dev_cap.txpp_en = 0; 36287af0d1eSMichael Baum } 36387af0d1eSMichael Baum if (!hca_attr->qos.wqe_rate_pp) { 36487af0d1eSMichael Baum DRV_LOG(DEBUG, 36587af0d1eSMichael Baum "WQE rate mode is required for packet pacing."); 36687af0d1eSMichael Baum sh->dev_cap.txpp_en = 0; 36787af0d1eSMichael Baum } 36887af0d1eSMichael Baum #ifndef HAVE_MLX5DV_DEVX_UAR_OFFSET 36987af0d1eSMichael Baum DRV_LOG(DEBUG, 37087af0d1eSMichael Baum "DevX does not provide UAR offset, can't create queues for packet pacing."); 37187af0d1eSMichael Baum sh->dev_cap.txpp_en = 0; 37287af0d1eSMichael Baum #endif 37387af0d1eSMichael Baum sh->dev_cap.scatter_fcs_w_decap_disable = 37487af0d1eSMichael Baum hca_attr->scatter_fcs_w_decap_disable; 37587af0d1eSMichael Baum sh->dev_cap.rq_delay_drop_en = hca_attr->rq_delay_drop; 37687af0d1eSMichael Baum mlx5_rt_timestamp_config(sh, hca_attr); 3776be4c57aSMichael Baum return 0; 378e85f623eSOphir Munk } 3792eb4d010SOphir Munk 3802eb4d010SOphir Munk /** 381630a587bSRongwei Liu * Detect misc5 support or not 382630a587bSRongwei Liu * 383630a587bSRongwei Liu * @param[in] priv 384630a587bSRongwei Liu * Device private data pointer 385630a587bSRongwei Liu */ 386630a587bSRongwei Liu #ifdef HAVE_MLX5DV_DR 387630a587bSRongwei Liu static void 388630a587bSRongwei Liu __mlx5_discovery_misc5_cap(struct mlx5_priv *priv) 389630a587bSRongwei Liu { 390630a587bSRongwei Liu #ifdef HAVE_IBV_FLOW_DV_SUPPORT 391630a587bSRongwei Liu /* Dummy VxLAN matcher to detect rdma-core misc5 cap 392630a587bSRongwei Liu * Case: IPv4--->UDP--->VxLAN--->vni 393630a587bSRongwei Liu */ 394630a587bSRongwei Liu void *tbl; 395630a587bSRongwei Liu struct mlx5_flow_dv_match_params matcher_mask; 396630a587bSRongwei Liu void *match_m; 397630a587bSRongwei Liu void *matcher; 398630a587bSRongwei Liu void *headers_m; 399630a587bSRongwei Liu void *misc5_m; 400630a587bSRongwei Liu uint32_t *tunnel_header_m; 401630a587bSRongwei Liu struct mlx5dv_flow_matcher_attr dv_attr; 402630a587bSRongwei Liu 403630a587bSRongwei Liu memset(&matcher_mask, 0, sizeof(matcher_mask)); 404630a587bSRongwei Liu matcher_mask.size = sizeof(matcher_mask.buf); 405630a587bSRongwei Liu match_m = matcher_mask.buf; 406630a587bSRongwei Liu headers_m = MLX5_ADDR_OF(fte_match_param, match_m, outer_headers); 407630a587bSRongwei Liu misc5_m = MLX5_ADDR_OF(fte_match_param, 408630a587bSRongwei Liu match_m, misc_parameters_5); 409630a587bSRongwei Liu tunnel_header_m = (uint32_t *) 410630a587bSRongwei Liu MLX5_ADDR_OF(fte_match_set_misc5, 411630a587bSRongwei Liu misc5_m, tunnel_header_1); 412630a587bSRongwei Liu MLX5_SET(fte_match_set_lyr_2_4, headers_m, ip_protocol, 0xff); 413630a587bSRongwei Liu MLX5_SET(fte_match_set_lyr_2_4, headers_m, ip_version, 4); 414630a587bSRongwei Liu MLX5_SET(fte_match_set_lyr_2_4, headers_m, udp_dport, 0xffff); 415630a587bSRongwei Liu *tunnel_header_m = 0xffffff; 416630a587bSRongwei Liu 417630a587bSRongwei Liu tbl = mlx5_glue->dr_create_flow_tbl(priv->sh->rx_domain, 1); 418630a587bSRongwei Liu if (!tbl) { 419630a587bSRongwei Liu DRV_LOG(INFO, "No SW steering support"); 420630a587bSRongwei Liu return; 421630a587bSRongwei Liu } 422630a587bSRongwei Liu dv_attr.type = IBV_FLOW_ATTR_NORMAL, 423630a587bSRongwei Liu dv_attr.match_mask = (void *)&matcher_mask, 424630a587bSRongwei Liu dv_attr.match_criteria_enable = 425630a587bSRongwei Liu (1 << MLX5_MATCH_CRITERIA_ENABLE_OUTER_BIT) | 426630a587bSRongwei Liu (1 << MLX5_MATCH_CRITERIA_ENABLE_MISC5_BIT); 427630a587bSRongwei Liu dv_attr.priority = 3; 428630a587bSRongwei Liu #ifdef HAVE_MLX5DV_DR_ESWITCH 429630a587bSRongwei Liu void *misc2_m; 430a13ec19cSMichael Baum if (priv->sh->config.dv_esw_en) { 431630a587bSRongwei Liu /* FDB enabled reg_c_0 */ 432630a587bSRongwei Liu dv_attr.match_criteria_enable |= 433630a587bSRongwei Liu (1 << MLX5_MATCH_CRITERIA_ENABLE_MISC2_BIT); 434630a587bSRongwei Liu misc2_m = MLX5_ADDR_OF(fte_match_param, 435630a587bSRongwei Liu match_m, misc_parameters_2); 436630a587bSRongwei Liu MLX5_SET(fte_match_set_misc2, misc2_m, 437630a587bSRongwei Liu metadata_reg_c_0, 0xffff); 438630a587bSRongwei Liu } 439630a587bSRongwei Liu #endif 440ca1418ceSMichael Baum matcher = mlx5_glue->dv_create_flow_matcher(priv->sh->cdev->ctx, 441630a587bSRongwei Liu &dv_attr, tbl); 442630a587bSRongwei Liu if (matcher) { 443630a587bSRongwei Liu priv->sh->misc5_cap = 1; 444630a587bSRongwei Liu mlx5_glue->dv_destroy_flow_matcher(matcher); 445630a587bSRongwei Liu } 446630a587bSRongwei Liu mlx5_glue->dr_destroy_flow_tbl(tbl); 447630a587bSRongwei Liu #else 448630a587bSRongwei Liu RTE_SET_USED(priv); 449630a587bSRongwei Liu #endif 450630a587bSRongwei Liu } 451630a587bSRongwei Liu #endif 452630a587bSRongwei Liu 453630a587bSRongwei Liu /** 4542eb4d010SOphir Munk * Initialize DR related data within private structure. 4552eb4d010SOphir Munk * Routine checks the reference counter and does actual 4562eb4d010SOphir Munk * resources creation/initialization only if counter is zero. 4572eb4d010SOphir Munk * 4582eb4d010SOphir Munk * @param[in] priv 4592eb4d010SOphir Munk * Pointer to the private device data structure. 4602eb4d010SOphir Munk * 4612eb4d010SOphir Munk * @return 4622eb4d010SOphir Munk * Zero on success, positive error code otherwise. 4632eb4d010SOphir Munk */ 4642eb4d010SOphir Munk static int 4652eb4d010SOphir Munk mlx5_alloc_shared_dr(struct mlx5_priv *priv) 4662eb4d010SOphir Munk { 4672eb4d010SOphir Munk struct mlx5_dev_ctx_shared *sh = priv->sh; 468961b6774SMatan Azrad char s[MLX5_NAME_SIZE] __rte_unused; 46916dbba25SXueming Li int err; 4702eb4d010SOphir Munk 47116dbba25SXueming Li MLX5_ASSERT(sh && sh->refcnt); 47216dbba25SXueming Li if (sh->refcnt > 1) 47316dbba25SXueming Li return 0; 4742eb4d010SOphir Munk err = mlx5_alloc_table_hash_list(priv); 4752eb4d010SOphir Munk if (err) 476291140c6SSuanming Mou goto error; 477291140c6SSuanming Mou /* The resources below are only valid with DV support. */ 478291140c6SSuanming Mou #ifdef HAVE_IBV_FLOW_DV_SUPPORT 479612b619fSRongwei Liu /* Init shared flex parsers list, no need lcore_share */ 480612b619fSRongwei Liu snprintf(s, sizeof(s), "%s_flex_parsers_list", sh->ibdev_name); 481612b619fSRongwei Liu sh->flex_parsers_dv = mlx5_list_create(s, sh, false, 482612b619fSRongwei Liu mlx5_flex_parser_create_cb, 483612b619fSRongwei Liu mlx5_flex_parser_match_cb, 484612b619fSRongwei Liu mlx5_flex_parser_remove_cb, 485612b619fSRongwei Liu mlx5_flex_parser_clone_cb, 486612b619fSRongwei Liu mlx5_flex_parser_clone_free_cb); 487612b619fSRongwei Liu if (!sh->flex_parsers_dv) 488612b619fSRongwei Liu goto error; 489612b619fSRongwei Liu if (priv->sh->config.dv_flow_en == 2) 490612b619fSRongwei Liu return 0; 491491b7137SMatan Azrad /* Init port id action list. */ 492e78e5408SMatan Azrad snprintf(s, sizeof(s), "%s_port_id_action_list", sh->ibdev_name); 493d03b7860SSuanming Mou sh->port_id_action_list = mlx5_list_create(s, sh, true, 4940fd5f82aSXueming Li flow_dv_port_id_create_cb, 4950fd5f82aSXueming Li flow_dv_port_id_match_cb, 496491b7137SMatan Azrad flow_dv_port_id_remove_cb, 497491b7137SMatan Azrad flow_dv_port_id_clone_cb, 498491b7137SMatan Azrad flow_dv_port_id_clone_free_cb); 499679f46c7SMatan Azrad if (!sh->port_id_action_list) 500679f46c7SMatan Azrad goto error; 501491b7137SMatan Azrad /* Init push vlan action list. */ 502e78e5408SMatan Azrad snprintf(s, sizeof(s), "%s_push_vlan_action_list", sh->ibdev_name); 503d03b7860SSuanming Mou sh->push_vlan_action_list = mlx5_list_create(s, sh, true, 5043422af2aSXueming Li flow_dv_push_vlan_create_cb, 5053422af2aSXueming Li flow_dv_push_vlan_match_cb, 506491b7137SMatan Azrad flow_dv_push_vlan_remove_cb, 507491b7137SMatan Azrad flow_dv_push_vlan_clone_cb, 508491b7137SMatan Azrad flow_dv_push_vlan_clone_free_cb); 509679f46c7SMatan Azrad if (!sh->push_vlan_action_list) 510679f46c7SMatan Azrad goto error; 511491b7137SMatan Azrad /* Init sample action list. */ 512e78e5408SMatan Azrad snprintf(s, sizeof(s), "%s_sample_action_list", sh->ibdev_name); 513d03b7860SSuanming Mou sh->sample_action_list = mlx5_list_create(s, sh, true, 51419784141SSuanming Mou flow_dv_sample_create_cb, 51519784141SSuanming Mou flow_dv_sample_match_cb, 516491b7137SMatan Azrad flow_dv_sample_remove_cb, 517491b7137SMatan Azrad flow_dv_sample_clone_cb, 518491b7137SMatan Azrad flow_dv_sample_clone_free_cb); 519679f46c7SMatan Azrad if (!sh->sample_action_list) 520679f46c7SMatan Azrad goto error; 521491b7137SMatan Azrad /* Init dest array action list. */ 522e78e5408SMatan Azrad snprintf(s, sizeof(s), "%s_dest_array_list", sh->ibdev_name); 523d03b7860SSuanming Mou sh->dest_array_list = mlx5_list_create(s, sh, true, 52419784141SSuanming Mou flow_dv_dest_array_create_cb, 52519784141SSuanming Mou flow_dv_dest_array_match_cb, 526491b7137SMatan Azrad flow_dv_dest_array_remove_cb, 527491b7137SMatan Azrad flow_dv_dest_array_clone_cb, 528491b7137SMatan Azrad flow_dv_dest_array_clone_free_cb); 529679f46c7SMatan Azrad if (!sh->dest_array_list) 530679f46c7SMatan Azrad goto error; 531612b619fSRongwei Liu #else 532612b619fSRongwei Liu if (priv->sh->config.dv_flow_en == 2) 533612b619fSRongwei Liu return 0; 534291140c6SSuanming Mou #endif 5352eb4d010SOphir Munk #ifdef HAVE_MLX5DV_DR 5362eb4d010SOphir Munk void *domain; 5372eb4d010SOphir Munk 5382eb4d010SOphir Munk /* Reference counter is zero, we should initialize structures. */ 539ca1418ceSMichael Baum domain = mlx5_glue->dr_create_domain(sh->cdev->ctx, 5402eb4d010SOphir Munk MLX5DV_DR_DOMAIN_TYPE_NIC_RX); 5412eb4d010SOphir Munk if (!domain) { 5422eb4d010SOphir Munk DRV_LOG(ERR, "ingress mlx5dv_dr_create_domain failed"); 5432eb4d010SOphir Munk err = errno; 5442eb4d010SOphir Munk goto error; 5452eb4d010SOphir Munk } 5462eb4d010SOphir Munk sh->rx_domain = domain; 547ca1418ceSMichael Baum domain = mlx5_glue->dr_create_domain(sh->cdev->ctx, 5482eb4d010SOphir Munk MLX5DV_DR_DOMAIN_TYPE_NIC_TX); 5492eb4d010SOphir Munk if (!domain) { 5502eb4d010SOphir Munk DRV_LOG(ERR, "egress mlx5dv_dr_create_domain failed"); 5512eb4d010SOphir Munk err = errno; 5522eb4d010SOphir Munk goto error; 5532eb4d010SOphir Munk } 5542eb4d010SOphir Munk sh->tx_domain = domain; 5552eb4d010SOphir Munk #ifdef HAVE_MLX5DV_DR_ESWITCH 556a13ec19cSMichael Baum if (sh->config.dv_esw_en) { 557ca1418ceSMichael Baum domain = mlx5_glue->dr_create_domain(sh->cdev->ctx, 558ca1418ceSMichael Baum MLX5DV_DR_DOMAIN_TYPE_FDB); 5592eb4d010SOphir Munk if (!domain) { 5602eb4d010SOphir Munk DRV_LOG(ERR, "FDB mlx5dv_dr_create_domain failed"); 5612eb4d010SOphir Munk err = errno; 5622eb4d010SOphir Munk goto error; 5632eb4d010SOphir Munk } 5642eb4d010SOphir Munk sh->fdb_domain = domain; 565da845ae9SViacheslav Ovsiienko } 566da845ae9SViacheslav Ovsiienko /* 567da845ae9SViacheslav Ovsiienko * The drop action is just some dummy placeholder in rdma-core. It 568da845ae9SViacheslav Ovsiienko * does not belong to domains and has no any attributes, and, can be 569da845ae9SViacheslav Ovsiienko * shared by the entire device. 570da845ae9SViacheslav Ovsiienko */ 571da845ae9SViacheslav Ovsiienko sh->dr_drop_action = mlx5_glue->dr_create_flow_action_drop(); 572da845ae9SViacheslav Ovsiienko if (!sh->dr_drop_action) { 573da845ae9SViacheslav Ovsiienko DRV_LOG(ERR, "FDB mlx5dv_dr_create_flow_action_drop"); 574da845ae9SViacheslav Ovsiienko err = errno; 575da845ae9SViacheslav Ovsiienko goto error; 5762eb4d010SOphir Munk } 5772eb4d010SOphir Munk #endif 578a13ec19cSMichael Baum if (!sh->tunnel_hub && sh->config.dv_miss_info) 5794ec6360dSGregory Etelson err = mlx5_alloc_tunnel_hub(sh); 5804ec6360dSGregory Etelson if (err) { 5814ec6360dSGregory Etelson DRV_LOG(ERR, "mlx5_alloc_tunnel_hub failed err=%d", err); 5824ec6360dSGregory Etelson goto error; 5834ec6360dSGregory Etelson } 584a13ec19cSMichael Baum if (sh->config.reclaim_mode == MLX5_RCM_AGGR) { 5852eb4d010SOphir Munk mlx5_glue->dr_reclaim_domain_memory(sh->rx_domain, 1); 5862eb4d010SOphir Munk mlx5_glue->dr_reclaim_domain_memory(sh->tx_domain, 1); 5872eb4d010SOphir Munk if (sh->fdb_domain) 5882eb4d010SOphir Munk mlx5_glue->dr_reclaim_domain_memory(sh->fdb_domain, 1); 5892eb4d010SOphir Munk } 5902eb4d010SOphir Munk sh->pop_vlan_action = mlx5_glue->dr_create_flow_action_pop_vlan(); 591a13ec19cSMichael Baum if (!sh->config.allow_duplicate_pattern) { 592e39226bdSJiawei Wang #ifndef HAVE_MLX5_DR_ALLOW_DUPLICATE 593e39226bdSJiawei Wang DRV_LOG(WARNING, "Disallow duplicate pattern is not supported - maybe old rdma-core version?"); 594e39226bdSJiawei Wang #endif 595e39226bdSJiawei Wang mlx5_glue->dr_allow_duplicate_rules(sh->rx_domain, 0); 596e39226bdSJiawei Wang mlx5_glue->dr_allow_duplicate_rules(sh->tx_domain, 0); 597e39226bdSJiawei Wang if (sh->fdb_domain) 598e39226bdSJiawei Wang mlx5_glue->dr_allow_duplicate_rules(sh->fdb_domain, 0); 599e39226bdSJiawei Wang } 600630a587bSRongwei Liu 601630a587bSRongwei Liu __mlx5_discovery_misc5_cap(priv); 6022eb4d010SOphir Munk #endif /* HAVE_MLX5DV_DR */ 603b80726dcSSuanming Mou sh->default_miss_action = 604b80726dcSSuanming Mou mlx5_glue->dr_create_flow_action_default_miss(); 605b80726dcSSuanming Mou if (!sh->default_miss_action) 606b80726dcSSuanming Mou DRV_LOG(WARNING, "Default miss action is not supported."); 60709c25553SXueming Li LIST_INIT(&sh->shared_rxqs); 6082eb4d010SOphir Munk return 0; 6092eb4d010SOphir Munk error: 6102eb4d010SOphir Munk /* Rollback the created objects. */ 6112eb4d010SOphir Munk if (sh->rx_domain) { 6122eb4d010SOphir Munk mlx5_glue->dr_destroy_domain(sh->rx_domain); 6132eb4d010SOphir Munk sh->rx_domain = NULL; 6142eb4d010SOphir Munk } 6152eb4d010SOphir Munk if (sh->tx_domain) { 6162eb4d010SOphir Munk mlx5_glue->dr_destroy_domain(sh->tx_domain); 6172eb4d010SOphir Munk sh->tx_domain = NULL; 6182eb4d010SOphir Munk } 6192eb4d010SOphir Munk if (sh->fdb_domain) { 6202eb4d010SOphir Munk mlx5_glue->dr_destroy_domain(sh->fdb_domain); 6212eb4d010SOphir Munk sh->fdb_domain = NULL; 6222eb4d010SOphir Munk } 623da845ae9SViacheslav Ovsiienko if (sh->dr_drop_action) { 624da845ae9SViacheslav Ovsiienko mlx5_glue->destroy_flow_action(sh->dr_drop_action); 625da845ae9SViacheslav Ovsiienko sh->dr_drop_action = NULL; 6262eb4d010SOphir Munk } 6272eb4d010SOphir Munk if (sh->pop_vlan_action) { 6282eb4d010SOphir Munk mlx5_glue->destroy_flow_action(sh->pop_vlan_action); 6292eb4d010SOphir Munk sh->pop_vlan_action = NULL; 6302eb4d010SOphir Munk } 631bf615b07SSuanming Mou if (sh->encaps_decaps) { 632e69a5922SXueming Li mlx5_hlist_destroy(sh->encaps_decaps); 633bf615b07SSuanming Mou sh->encaps_decaps = NULL; 634bf615b07SSuanming Mou } 6353fe88961SSuanming Mou if (sh->modify_cmds) { 636e69a5922SXueming Li mlx5_hlist_destroy(sh->modify_cmds); 6373fe88961SSuanming Mou sh->modify_cmds = NULL; 6383fe88961SSuanming Mou } 6392eb4d010SOphir Munk if (sh->tag_table) { 6402eb4d010SOphir Munk /* tags should be destroyed with flow before. */ 641e69a5922SXueming Li mlx5_hlist_destroy(sh->tag_table); 6422eb4d010SOphir Munk sh->tag_table = NULL; 6432eb4d010SOphir Munk } 6444ec6360dSGregory Etelson if (sh->tunnel_hub) { 6454ec6360dSGregory Etelson mlx5_release_tunnel_hub(sh, priv->dev_port); 6464ec6360dSGregory Etelson sh->tunnel_hub = NULL; 6474ec6360dSGregory Etelson } 6482eb4d010SOphir Munk mlx5_free_table_hash_list(priv); 649679f46c7SMatan Azrad if (sh->port_id_action_list) { 650679f46c7SMatan Azrad mlx5_list_destroy(sh->port_id_action_list); 651679f46c7SMatan Azrad sh->port_id_action_list = NULL; 652679f46c7SMatan Azrad } 653679f46c7SMatan Azrad if (sh->push_vlan_action_list) { 654679f46c7SMatan Azrad mlx5_list_destroy(sh->push_vlan_action_list); 655679f46c7SMatan Azrad sh->push_vlan_action_list = NULL; 656679f46c7SMatan Azrad } 657679f46c7SMatan Azrad if (sh->sample_action_list) { 658679f46c7SMatan Azrad mlx5_list_destroy(sh->sample_action_list); 659679f46c7SMatan Azrad sh->sample_action_list = NULL; 660679f46c7SMatan Azrad } 661679f46c7SMatan Azrad if (sh->dest_array_list) { 662679f46c7SMatan Azrad mlx5_list_destroy(sh->dest_array_list); 663679f46c7SMatan Azrad sh->dest_array_list = NULL; 664679f46c7SMatan Azrad } 6652eb4d010SOphir Munk return err; 6662eb4d010SOphir Munk } 6672eb4d010SOphir Munk 6682eb4d010SOphir Munk /** 6692eb4d010SOphir Munk * Destroy DR related data within private structure. 6702eb4d010SOphir Munk * 6712eb4d010SOphir Munk * @param[in] priv 6722eb4d010SOphir Munk * Pointer to the private device data structure. 6732eb4d010SOphir Munk */ 6742eb4d010SOphir Munk void 6752eb4d010SOphir Munk mlx5_os_free_shared_dr(struct mlx5_priv *priv) 6762eb4d010SOphir Munk { 67716dbba25SXueming Li struct mlx5_dev_ctx_shared *sh = priv->sh; 678b2cd3918SJiawei Wang #ifdef HAVE_MLX5DV_DR 679b2cd3918SJiawei Wang int i; 680b2cd3918SJiawei Wang #endif 6812eb4d010SOphir Munk 68216dbba25SXueming Li MLX5_ASSERT(sh && sh->refcnt); 68316dbba25SXueming Li if (sh->refcnt > 1) 6842eb4d010SOphir Munk return; 68509c25553SXueming Li MLX5_ASSERT(LIST_EMPTY(&sh->shared_rxqs)); 6862eb4d010SOphir Munk #ifdef HAVE_MLX5DV_DR 6872eb4d010SOphir Munk if (sh->rx_domain) { 6882eb4d010SOphir Munk mlx5_glue->dr_destroy_domain(sh->rx_domain); 6892eb4d010SOphir Munk sh->rx_domain = NULL; 6902eb4d010SOphir Munk } 6912eb4d010SOphir Munk if (sh->tx_domain) { 6922eb4d010SOphir Munk mlx5_glue->dr_destroy_domain(sh->tx_domain); 6932eb4d010SOphir Munk sh->tx_domain = NULL; 6942eb4d010SOphir Munk } 6952eb4d010SOphir Munk #ifdef HAVE_MLX5DV_DR_ESWITCH 6962eb4d010SOphir Munk if (sh->fdb_domain) { 6972eb4d010SOphir Munk mlx5_glue->dr_destroy_domain(sh->fdb_domain); 6982eb4d010SOphir Munk sh->fdb_domain = NULL; 6992eb4d010SOphir Munk } 700da845ae9SViacheslav Ovsiienko if (sh->dr_drop_action) { 701da845ae9SViacheslav Ovsiienko mlx5_glue->destroy_flow_action(sh->dr_drop_action); 702da845ae9SViacheslav Ovsiienko sh->dr_drop_action = NULL; 7032eb4d010SOphir Munk } 7042eb4d010SOphir Munk #endif 7052eb4d010SOphir Munk if (sh->pop_vlan_action) { 7062eb4d010SOphir Munk mlx5_glue->destroy_flow_action(sh->pop_vlan_action); 7072eb4d010SOphir Munk sh->pop_vlan_action = NULL; 7082eb4d010SOphir Munk } 709b2cd3918SJiawei Wang for (i = 0; i < MLX5DR_TABLE_TYPE_MAX; i++) { 710b2cd3918SJiawei Wang if (sh->send_to_kernel_action[i].action) { 711b2cd3918SJiawei Wang void *action = sh->send_to_kernel_action[i].action; 712f31a141eSMichael Savisko 713f31a141eSMichael Savisko mlx5_glue->destroy_flow_action(action); 714b2cd3918SJiawei Wang sh->send_to_kernel_action[i].action = NULL; 715f31a141eSMichael Savisko } 716b2cd3918SJiawei Wang if (sh->send_to_kernel_action[i].tbl) { 717f31a141eSMichael Savisko struct mlx5_flow_tbl_resource *tbl = 718b2cd3918SJiawei Wang sh->send_to_kernel_action[i].tbl; 719f31a141eSMichael Savisko 720f31a141eSMichael Savisko flow_dv_tbl_resource_release(sh, tbl); 721b2cd3918SJiawei Wang sh->send_to_kernel_action[i].tbl = NULL; 722b2cd3918SJiawei Wang } 723f31a141eSMichael Savisko } 7242eb4d010SOphir Munk #endif /* HAVE_MLX5DV_DR */ 725b80726dcSSuanming Mou if (sh->default_miss_action) 726b80726dcSSuanming Mou mlx5_glue->destroy_flow_action 727b80726dcSSuanming Mou (sh->default_miss_action); 728bf615b07SSuanming Mou if (sh->encaps_decaps) { 729e69a5922SXueming Li mlx5_hlist_destroy(sh->encaps_decaps); 730bf615b07SSuanming Mou sh->encaps_decaps = NULL; 731bf615b07SSuanming Mou } 7323fe88961SSuanming Mou if (sh->modify_cmds) { 733e69a5922SXueming Li mlx5_hlist_destroy(sh->modify_cmds); 7343fe88961SSuanming Mou sh->modify_cmds = NULL; 7353fe88961SSuanming Mou } 7362eb4d010SOphir Munk if (sh->tag_table) { 7372eb4d010SOphir Munk /* tags should be destroyed with flow before. */ 738e69a5922SXueming Li mlx5_hlist_destroy(sh->tag_table); 7392eb4d010SOphir Munk sh->tag_table = NULL; 7402eb4d010SOphir Munk } 7414ec6360dSGregory Etelson if (sh->tunnel_hub) { 7424ec6360dSGregory Etelson mlx5_release_tunnel_hub(sh, priv->dev_port); 7434ec6360dSGregory Etelson sh->tunnel_hub = NULL; 7444ec6360dSGregory Etelson } 7452eb4d010SOphir Munk mlx5_free_table_hash_list(priv); 746679f46c7SMatan Azrad if (sh->port_id_action_list) { 747679f46c7SMatan Azrad mlx5_list_destroy(sh->port_id_action_list); 748679f46c7SMatan Azrad sh->port_id_action_list = NULL; 749679f46c7SMatan Azrad } 750679f46c7SMatan Azrad if (sh->push_vlan_action_list) { 751679f46c7SMatan Azrad mlx5_list_destroy(sh->push_vlan_action_list); 752679f46c7SMatan Azrad sh->push_vlan_action_list = NULL; 753679f46c7SMatan Azrad } 754679f46c7SMatan Azrad if (sh->sample_action_list) { 755679f46c7SMatan Azrad mlx5_list_destroy(sh->sample_action_list); 756679f46c7SMatan Azrad sh->sample_action_list = NULL; 757679f46c7SMatan Azrad } 758679f46c7SMatan Azrad if (sh->dest_array_list) { 759679f46c7SMatan Azrad mlx5_list_destroy(sh->dest_array_list); 760679f46c7SMatan Azrad sh->dest_array_list = NULL; 761679f46c7SMatan Azrad } 7622eb4d010SOphir Munk } 7632eb4d010SOphir Munk 7642eb4d010SOphir Munk /** 7652e86c4e5SOphir Munk * Initialize shared data between primary and secondary process. 7662e86c4e5SOphir Munk * 7672e86c4e5SOphir Munk * A memzone is reserved by primary process and secondary processes attach to 7682e86c4e5SOphir Munk * the memzone. 7692e86c4e5SOphir Munk * 7702e86c4e5SOphir Munk * @return 7712e86c4e5SOphir Munk * 0 on success, a negative errno value otherwise and rte_errno is set. 7722e86c4e5SOphir Munk */ 7732e86c4e5SOphir Munk static int 7742e86c4e5SOphir Munk mlx5_init_shared_data(void) 7752e86c4e5SOphir Munk { 7762e86c4e5SOphir Munk const struct rte_memzone *mz; 7772e86c4e5SOphir Munk int ret = 0; 7782e86c4e5SOphir Munk 7792e86c4e5SOphir Munk rte_spinlock_lock(&mlx5_shared_data_lock); 7802e86c4e5SOphir Munk if (mlx5_shared_data == NULL) { 7812e86c4e5SOphir Munk if (rte_eal_process_type() == RTE_PROC_PRIMARY) { 7822e86c4e5SOphir Munk /* Allocate shared memory. */ 7832e86c4e5SOphir Munk mz = rte_memzone_reserve(MZ_MLX5_PMD_SHARED_DATA, 7842e86c4e5SOphir Munk sizeof(*mlx5_shared_data), 7852e86c4e5SOphir Munk SOCKET_ID_ANY, 0); 7862e86c4e5SOphir Munk if (mz == NULL) { 7872e86c4e5SOphir Munk DRV_LOG(ERR, 7882e86c4e5SOphir Munk "Cannot allocate mlx5 shared data"); 7892e86c4e5SOphir Munk ret = -rte_errno; 7902e86c4e5SOphir Munk goto error; 7912e86c4e5SOphir Munk } 7922e86c4e5SOphir Munk mlx5_shared_data = mz->addr; 7932e86c4e5SOphir Munk memset(mlx5_shared_data, 0, sizeof(*mlx5_shared_data)); 7942e86c4e5SOphir Munk rte_spinlock_init(&mlx5_shared_data->lock); 7952e86c4e5SOphir Munk } else { 7962e86c4e5SOphir Munk /* Lookup allocated shared memory. */ 7972e86c4e5SOphir Munk mz = rte_memzone_lookup(MZ_MLX5_PMD_SHARED_DATA); 7982e86c4e5SOphir Munk if (mz == NULL) { 7992e86c4e5SOphir Munk DRV_LOG(ERR, 8002e86c4e5SOphir Munk "Cannot attach mlx5 shared data"); 8012e86c4e5SOphir Munk ret = -rte_errno; 8022e86c4e5SOphir Munk goto error; 8032e86c4e5SOphir Munk } 8042e86c4e5SOphir Munk mlx5_shared_data = mz->addr; 8052e86c4e5SOphir Munk memset(&mlx5_local_data, 0, sizeof(mlx5_local_data)); 8062e86c4e5SOphir Munk } 8072e86c4e5SOphir Munk } 8082e86c4e5SOphir Munk error: 8092e86c4e5SOphir Munk rte_spinlock_unlock(&mlx5_shared_data_lock); 8102e86c4e5SOphir Munk return ret; 8112e86c4e5SOphir Munk } 8122e86c4e5SOphir Munk 8132e86c4e5SOphir Munk /** 8142e86c4e5SOphir Munk * PMD global initialization. 8152e86c4e5SOphir Munk * 8162e86c4e5SOphir Munk * Independent from individual device, this function initializes global 8172e86c4e5SOphir Munk * per-PMD data structures distinguishing primary and secondary processes. 8182e86c4e5SOphir Munk * Hence, each initialization is called once per a process. 8192e86c4e5SOphir Munk * 8202e86c4e5SOphir Munk * @return 8212e86c4e5SOphir Munk * 0 on success, a negative errno value otherwise and rte_errno is set. 8222e86c4e5SOphir Munk */ 8232e86c4e5SOphir Munk static int 8242e86c4e5SOphir Munk mlx5_init_once(void) 8252e86c4e5SOphir Munk { 8262e86c4e5SOphir Munk struct mlx5_shared_data *sd; 8272e86c4e5SOphir Munk struct mlx5_local_data *ld = &mlx5_local_data; 8282e86c4e5SOphir Munk int ret = 0; 8292e86c4e5SOphir Munk 8302e86c4e5SOphir Munk if (mlx5_init_shared_data()) 8312e86c4e5SOphir Munk return -rte_errno; 8322e86c4e5SOphir Munk sd = mlx5_shared_data; 8332e86c4e5SOphir Munk MLX5_ASSERT(sd); 8342e86c4e5SOphir Munk rte_spinlock_lock(&sd->lock); 8352e86c4e5SOphir Munk switch (rte_eal_process_type()) { 8362e86c4e5SOphir Munk case RTE_PROC_PRIMARY: 8372e86c4e5SOphir Munk if (sd->init_done) 8382e86c4e5SOphir Munk break; 8392e86c4e5SOphir Munk ret = mlx5_mp_init_primary(MLX5_MP_NAME, 8402e86c4e5SOphir Munk mlx5_mp_os_primary_handle); 8412e86c4e5SOphir Munk if (ret) 8422e86c4e5SOphir Munk goto out; 8432e86c4e5SOphir Munk sd->init_done = true; 8442e86c4e5SOphir Munk break; 8452e86c4e5SOphir Munk case RTE_PROC_SECONDARY: 8462e86c4e5SOphir Munk if (ld->init_done) 8472e86c4e5SOphir Munk break; 8482e86c4e5SOphir Munk ret = mlx5_mp_init_secondary(MLX5_MP_NAME, 8492e86c4e5SOphir Munk mlx5_mp_os_secondary_handle); 8502e86c4e5SOphir Munk if (ret) 8512e86c4e5SOphir Munk goto out; 8522e86c4e5SOphir Munk ++sd->secondary_cnt; 8532e86c4e5SOphir Munk ld->init_done = true; 8542e86c4e5SOphir Munk break; 8552e86c4e5SOphir Munk default: 8562e86c4e5SOphir Munk break; 8572e86c4e5SOphir Munk } 8582e86c4e5SOphir Munk out: 8592e86c4e5SOphir Munk rte_spinlock_unlock(&sd->lock); 8602e86c4e5SOphir Munk return ret; 8612e86c4e5SOphir Munk } 8622e86c4e5SOphir Munk 8632e86c4e5SOphir Munk /** 86445633c46SSuanming Mou * DR flow drop action support detect. 86545633c46SSuanming Mou * 86645633c46SSuanming Mou * @param dev 86745633c46SSuanming Mou * Pointer to rte_eth_dev structure. 86845633c46SSuanming Mou * 86945633c46SSuanming Mou */ 87045633c46SSuanming Mou static void 87145633c46SSuanming Mou mlx5_flow_drop_action_config(struct rte_eth_dev *dev __rte_unused) 87245633c46SSuanming Mou { 87345633c46SSuanming Mou #ifdef HAVE_MLX5DV_DR 87445633c46SSuanming Mou struct mlx5_priv *priv = dev->data->dev_private; 87545633c46SSuanming Mou 876a13ec19cSMichael Baum if (!priv->sh->config.dv_flow_en || !priv->sh->dr_drop_action) 87745633c46SSuanming Mou return; 87845633c46SSuanming Mou /** 87945633c46SSuanming Mou * DR supports drop action placeholder when it is supported; 88045633c46SSuanming Mou * otherwise, use the queue drop action. 88145633c46SSuanming Mou */ 8823c4338a4SJiawei Wang if (!priv->sh->drop_action_check_flag) { 8833c4338a4SJiawei Wang if (!mlx5_flow_discover_dr_action_support(dev)) 884c1f0cdaeSDariusz Sosnowski priv->sh->dr_root_drop_action_en = 1; 8853c4338a4SJiawei Wang priv->sh->drop_action_check_flag = 1; 8863c4338a4SJiawei Wang } 887c1f0cdaeSDariusz Sosnowski if (priv->sh->dr_root_drop_action_en) 88845633c46SSuanming Mou priv->root_drop_action = priv->sh->dr_drop_action; 8893c4338a4SJiawei Wang else 8903c4338a4SJiawei Wang priv->root_drop_action = priv->drop_queue.hrxq->action; 89145633c46SSuanming Mou #endif 89245633c46SSuanming Mou } 89345633c46SSuanming Mou 894e6988afdSMatan Azrad static void 895e6988afdSMatan Azrad mlx5_queue_counter_id_prepare(struct rte_eth_dev *dev) 896e6988afdSMatan Azrad { 897e6988afdSMatan Azrad struct mlx5_priv *priv = dev->data->dev_private; 898ca1418ceSMichael Baum void *ctx = priv->sh->cdev->ctx; 899e6988afdSMatan Azrad 900e6988afdSMatan Azrad priv->q_counters = mlx5_devx_cmd_queue_counter_alloc(ctx); 901e6988afdSMatan Azrad if (!priv->q_counters) { 902e6988afdSMatan Azrad struct ibv_cq *cq = mlx5_glue->create_cq(ctx, 1, NULL, NULL, 0); 903e6988afdSMatan Azrad struct ibv_wq *wq; 904e6988afdSMatan Azrad 905e6988afdSMatan Azrad DRV_LOG(DEBUG, "Port %d queue counter object cannot be created " 906e6988afdSMatan Azrad "by DevX - fall-back to use the kernel driver global " 907e6988afdSMatan Azrad "queue counter.", dev->data->port_id); 908e6988afdSMatan Azrad /* Create WQ by kernel and query its queue counter ID. */ 909e6988afdSMatan Azrad if (cq) { 910e6988afdSMatan Azrad wq = mlx5_glue->create_wq(ctx, 911e6988afdSMatan Azrad &(struct ibv_wq_init_attr){ 912e6988afdSMatan Azrad .wq_type = IBV_WQT_RQ, 913e6988afdSMatan Azrad .max_wr = 1, 914e6988afdSMatan Azrad .max_sge = 1, 915e35ccf24SMichael Baum .pd = priv->sh->cdev->pd, 916e6988afdSMatan Azrad .cq = cq, 917e6988afdSMatan Azrad }); 918e6988afdSMatan Azrad if (wq) { 919e6988afdSMatan Azrad /* Counter is assigned only on RDY state. */ 920e6988afdSMatan Azrad int ret = mlx5_glue->modify_wq(wq, 921e6988afdSMatan Azrad &(struct ibv_wq_attr){ 922e6988afdSMatan Azrad .attr_mask = IBV_WQ_ATTR_STATE, 923e6988afdSMatan Azrad .wq_state = IBV_WQS_RDY, 924e6988afdSMatan Azrad }); 925e6988afdSMatan Azrad 926e6988afdSMatan Azrad if (ret == 0) 927e6988afdSMatan Azrad mlx5_devx_cmd_wq_query(wq, 928e6988afdSMatan Azrad &priv->counter_set_id); 929e6988afdSMatan Azrad claim_zero(mlx5_glue->destroy_wq(wq)); 930e6988afdSMatan Azrad } 931e6988afdSMatan Azrad claim_zero(mlx5_glue->destroy_cq(cq)); 932e6988afdSMatan Azrad } 933e6988afdSMatan Azrad } else { 934e6988afdSMatan Azrad priv->counter_set_id = priv->q_counters->id; 935e6988afdSMatan Azrad } 936e6988afdSMatan Azrad if (priv->counter_set_id == 0) 937e6988afdSMatan Azrad DRV_LOG(INFO, "Part of the port %d statistics will not be " 938e6988afdSMatan Azrad "available.", dev->data->port_id); 939e6988afdSMatan Azrad } 940e6988afdSMatan Azrad 941994829e6SSuanming Mou /** 942f926cce3SXueming Li * Check if representor spawn info match devargs. 943f926cce3SXueming Li * 944f926cce3SXueming Li * @param spawn 945f926cce3SXueming Li * Verbs device parameters (name, port, switch_info) to spawn. 946f926cce3SXueming Li * @param eth_da 947f926cce3SXueming Li * Device devargs to probe. 948f926cce3SXueming Li * 949f926cce3SXueming Li * @return 950f926cce3SXueming Li * Match result. 951f926cce3SXueming Li */ 952f926cce3SXueming Li static bool 953f926cce3SXueming Li mlx5_representor_match(struct mlx5_dev_spawn_data *spawn, 954f926cce3SXueming Li struct rte_eth_devargs *eth_da) 955f926cce3SXueming Li { 956f926cce3SXueming Li struct mlx5_switch_info *switch_info = &spawn->info; 957f926cce3SXueming Li unsigned int p, f; 958f926cce3SXueming Li uint16_t id; 95991766faeSXueming Li uint16_t repr_id = mlx5_representor_id_encode(switch_info, 96091766faeSXueming Li eth_da->type); 961f926cce3SXueming Li 962f926cce3SXueming Li switch (eth_da->type) { 963f926cce3SXueming Li case RTE_ETH_REPRESENTOR_SF: 96491766faeSXueming Li if (!(spawn->info.port_name == -1 && 96591766faeSXueming Li switch_info->name_type == 96691766faeSXueming Li MLX5_PHYS_PORT_NAME_TYPE_PFHPF) && 96791766faeSXueming Li switch_info->name_type != MLX5_PHYS_PORT_NAME_TYPE_PFSF) { 968f926cce3SXueming Li rte_errno = EBUSY; 969f926cce3SXueming Li return false; 970f926cce3SXueming Li } 971f926cce3SXueming Li break; 972f926cce3SXueming Li case RTE_ETH_REPRESENTOR_VF: 973f926cce3SXueming Li /* Allows HPF representor index -1 as exception. */ 974f926cce3SXueming Li if (!(spawn->info.port_name == -1 && 975f926cce3SXueming Li switch_info->name_type == 976f926cce3SXueming Li MLX5_PHYS_PORT_NAME_TYPE_PFHPF) && 977f926cce3SXueming Li switch_info->name_type != MLX5_PHYS_PORT_NAME_TYPE_PFVF) { 978f926cce3SXueming Li rte_errno = EBUSY; 979f926cce3SXueming Li return false; 980f926cce3SXueming Li } 981f926cce3SXueming Li break; 982f926cce3SXueming Li case RTE_ETH_REPRESENTOR_NONE: 983f926cce3SXueming Li rte_errno = EBUSY; 984f926cce3SXueming Li return false; 985f926cce3SXueming Li default: 986f926cce3SXueming Li rte_errno = ENOTSUP; 987f926cce3SXueming Li DRV_LOG(ERR, "unsupported representor type"); 988f926cce3SXueming Li return false; 989f926cce3SXueming Li } 990f926cce3SXueming Li /* Check representor ID: */ 991f926cce3SXueming Li for (p = 0; p < eth_da->nb_ports; ++p) { 992f926cce3SXueming Li if (spawn->pf_bond < 0) { 993f926cce3SXueming Li /* For non-LAG mode, allow and ignore pf. */ 994f926cce3SXueming Li switch_info->pf_num = eth_da->ports[p]; 99591766faeSXueming Li repr_id = mlx5_representor_id_encode(switch_info, 99691766faeSXueming Li eth_da->type); 997f926cce3SXueming Li } 998f926cce3SXueming Li for (f = 0; f < eth_da->nb_representor_ports; ++f) { 999f926cce3SXueming Li id = MLX5_REPRESENTOR_ID 1000f926cce3SXueming Li (eth_da->ports[p], eth_da->type, 1001f926cce3SXueming Li eth_da->representor_ports[f]); 1002f926cce3SXueming Li if (repr_id == id) 1003f926cce3SXueming Li return true; 1004f926cce3SXueming Li } 1005f926cce3SXueming Li } 1006f926cce3SXueming Li rte_errno = EBUSY; 1007f926cce3SXueming Li return false; 1008f926cce3SXueming Li } 1009f926cce3SXueming Li 1010f926cce3SXueming Li /** 10112eb4d010SOphir Munk * Spawn an Ethernet device from Verbs information. 10122eb4d010SOphir Munk * 10132eb4d010SOphir Munk * @param dpdk_dev 10142eb4d010SOphir Munk * Backing DPDK device. 10152eb4d010SOphir Munk * @param spawn 10162eb4d010SOphir Munk * Verbs device parameters (name, port, switch_info) to spawn. 1017887183efSMichael Baum * @param eth_da 1018cb95feefSXueming Li * Device arguments. 1019a729d2f0SMichael Baum * @param mkvlist 1020a729d2f0SMichael Baum * Pointer to mlx5 kvargs control, can be NULL if there is no devargs. 10212eb4d010SOphir Munk * 10222eb4d010SOphir Munk * @return 10232eb4d010SOphir Munk * A valid Ethernet device object on success, NULL otherwise and rte_errno 10242eb4d010SOphir Munk * is set. The following errors are defined: 10252eb4d010SOphir Munk * 10262eb4d010SOphir Munk * EBUSY: device is not supposed to be spawned. 10272eb4d010SOphir Munk * EEXIST: device is already spawned 10282eb4d010SOphir Munk */ 10292eb4d010SOphir Munk static struct rte_eth_dev * 10302eb4d010SOphir Munk mlx5_dev_spawn(struct rte_device *dpdk_dev, 10312eb4d010SOphir Munk struct mlx5_dev_spawn_data *spawn, 1032a729d2f0SMichael Baum struct rte_eth_devargs *eth_da, 1033a729d2f0SMichael Baum struct mlx5_kvargs_ctrl *mkvlist) 10342eb4d010SOphir Munk { 10352eb4d010SOphir Munk const struct mlx5_switch_info *switch_info = &spawn->info; 10362eb4d010SOphir Munk struct mlx5_dev_ctx_shared *sh = NULL; 10373fd2961eSXueming Li struct ibv_port_attr port_attr = { .state = IBV_PORT_NOP }; 10382eb4d010SOphir Munk struct rte_eth_dev *eth_dev = NULL; 10392eb4d010SOphir Munk struct mlx5_priv *priv = NULL; 10402eb4d010SOphir Munk int err = 0; 10412eb4d010SOphir Munk struct rte_ether_addr mac; 10422eb4d010SOphir Munk char name[RTE_ETH_NAME_MAX_LEN]; 10432eb4d010SOphir Munk int own_domain_id = 0; 10442eb4d010SOphir Munk uint16_t port_id; 1045d0cf77e8SViacheslav Ovsiienko struct mlx5_port_info vport_info = { .query_flags = 0 }; 104645a6df80SMichael Baum int nl_rdma; 1047b4edeaf3SSuanming Mou int i; 10482eb4d010SOphir Munk 10492eb4d010SOphir Munk /* Determine if this port representor is supposed to be spawned. */ 1050f926cce3SXueming Li if (switch_info->representor && dpdk_dev->devargs && 1051f926cce3SXueming Li !mlx5_representor_match(spawn, eth_da)) 1052d6541676SXueming Li return NULL; 10532eb4d010SOphir Munk /* Build device name. */ 10542eb4d010SOphir Munk if (spawn->pf_bond < 0) { 10552eb4d010SOphir Munk /* Single device. */ 10562eb4d010SOphir Munk if (!switch_info->representor) 10572eb4d010SOphir Munk strlcpy(name, dpdk_dev->name, sizeof(name)); 10582eb4d010SOphir Munk else 1059f926cce3SXueming Li err = snprintf(name, sizeof(name), "%s_representor_%s%u", 1060cb95feefSXueming Li dpdk_dev->name, 1061cb95feefSXueming Li switch_info->name_type == 1062cb95feefSXueming Li MLX5_PHYS_PORT_NAME_TYPE_PFSF ? "sf" : "vf", 1063cb95feefSXueming Li switch_info->port_name); 10642eb4d010SOphir Munk } else { 10652eb4d010SOphir Munk /* Bonding device. */ 1066f926cce3SXueming Li if (!switch_info->representor) { 1067f926cce3SXueming Li err = snprintf(name, sizeof(name), "%s_%s", 1068887183efSMichael Baum dpdk_dev->name, spawn->phys_dev_name); 1069f926cce3SXueming Li } else { 1070f926cce3SXueming Li err = snprintf(name, sizeof(name), "%s_%s_representor_c%dpf%d%s%u", 1071887183efSMichael Baum dpdk_dev->name, spawn->phys_dev_name, 1072f926cce3SXueming Li switch_info->ctrl_num, 1073f926cce3SXueming Li switch_info->pf_num, 1074cb95feefSXueming Li switch_info->name_type == 1075cb95feefSXueming Li MLX5_PHYS_PORT_NAME_TYPE_PFSF ? "sf" : "vf", 10762eb4d010SOphir Munk switch_info->port_name); 10772eb4d010SOphir Munk } 1078f926cce3SXueming Li } 1079f926cce3SXueming Li if (err >= (int)sizeof(name)) 1080f926cce3SXueming Li DRV_LOG(WARNING, "device name overflow %s", name); 10812eb4d010SOphir Munk /* check if the device is already spawned */ 10822eb4d010SOphir Munk if (rte_eth_dev_get_port_by_name(name, &port_id) == 0) { 1083a729d2f0SMichael Baum /* 1084a729d2f0SMichael Baum * When device is already spawned, its devargs should be set 1085a729d2f0SMichael Baum * as used. otherwise, mlx5_kvargs_validate() will fail. 1086a729d2f0SMichael Baum */ 1087a729d2f0SMichael Baum if (mkvlist) 1088a729d2f0SMichael Baum mlx5_port_args_set_used(name, port_id, mkvlist); 10892eb4d010SOphir Munk rte_errno = EEXIST; 10902eb4d010SOphir Munk return NULL; 10912eb4d010SOphir Munk } 10922eb4d010SOphir Munk DRV_LOG(DEBUG, "naming Ethernet device \"%s\"", name); 10932eb4d010SOphir Munk if (rte_eal_process_type() == RTE_PROC_SECONDARY) { 10942eb4d010SOphir Munk struct mlx5_mp_id mp_id; 1095bc5d8fdbSLong Li int fd; 10962eb4d010SOphir Munk 10972eb4d010SOphir Munk eth_dev = rte_eth_dev_attach_secondary(name); 10982eb4d010SOphir Munk if (eth_dev == NULL) { 10992eb4d010SOphir Munk DRV_LOG(ERR, "can not attach rte ethdev"); 11002eb4d010SOphir Munk rte_errno = ENOMEM; 11012eb4d010SOphir Munk return NULL; 11022eb4d010SOphir Munk } 11032eb4d010SOphir Munk eth_dev->device = dpdk_dev; 1104b012b4ceSOphir Munk eth_dev->dev_ops = &mlx5_dev_sec_ops; 1105cbfc6111SFerruh Yigit eth_dev->rx_descriptor_status = mlx5_rx_descriptor_status; 1106cbfc6111SFerruh Yigit eth_dev->tx_descriptor_status = mlx5_tx_descriptor_status; 11072eb4d010SOphir Munk err = mlx5_proc_priv_init(eth_dev); 11082eb4d010SOphir Munk if (err) 11092eb4d010SOphir Munk return NULL; 1110fec28ca0SDmitry Kozlyuk mlx5_mp_id_init(&mp_id, eth_dev->data->port_id); 11112eb4d010SOphir Munk /* Receive command fd from primary process */ 1112bc5d8fdbSLong Li fd = mlx5_mp_req_verbs_cmd_fd(&mp_id); 1113bc5d8fdbSLong Li if (fd < 0) 11142eb4d010SOphir Munk goto err_secondary; 11152eb4d010SOphir Munk /* Remap UAR for Tx queues. */ 1116bc5d8fdbSLong Li err = mlx5_tx_uar_init_secondary(eth_dev, fd); 1117bc5d8fdbSLong Li close(fd); 11182eb4d010SOphir Munk if (err) 11192eb4d010SOphir Munk goto err_secondary; 11202eb4d010SOphir Munk /* 11212eb4d010SOphir Munk * Ethdev pointer is still required as input since 11222eb4d010SOphir Munk * the primary device is not accessible from the 11232eb4d010SOphir Munk * secondary process. 11242eb4d010SOphir Munk */ 11252eb4d010SOphir Munk eth_dev->rx_pkt_burst = mlx5_select_rx_function(eth_dev); 11262eb4d010SOphir Munk eth_dev->tx_pkt_burst = mlx5_select_tx_function(eth_dev); 11272eb4d010SOphir Munk return eth_dev; 11282eb4d010SOphir Munk err_secondary: 11292eb4d010SOphir Munk mlx5_dev_close(eth_dev); 11302eb4d010SOphir Munk return NULL; 11312eb4d010SOphir Munk } 1132a729d2f0SMichael Baum sh = mlx5_alloc_shared_dev_ctx(spawn, mkvlist); 11332eb4d010SOphir Munk if (!sh) 11342eb4d010SOphir Munk return NULL; 1135be66461cSDmitry Kozlyuk nl_rdma = mlx5_nl_init(NETLINK_RDMA, 0); 11362eb4d010SOphir Munk /* Check port status. */ 11373fd2961eSXueming Li if (spawn->phys_port <= UINT8_MAX) { 11383fd2961eSXueming Li /* Legacy Verbs api only support u8 port number. */ 1139ca1418ceSMichael Baum err = mlx5_glue->query_port(sh->cdev->ctx, spawn->phys_port, 1140ca1418ceSMichael Baum &port_attr); 11412eb4d010SOphir Munk if (err) { 11422eb4d010SOphir Munk DRV_LOG(ERR, "port query failed: %s", strerror(err)); 11432eb4d010SOphir Munk goto error; 11442eb4d010SOphir Munk } 11452eb4d010SOphir Munk if (port_attr.link_layer != IBV_LINK_LAYER_ETHERNET) { 11462eb4d010SOphir Munk DRV_LOG(ERR, "port is not configured in Ethernet mode"); 11472eb4d010SOphir Munk err = EINVAL; 11482eb4d010SOphir Munk goto error; 11492eb4d010SOphir Munk } 11503fd2961eSXueming Li } else if (nl_rdma >= 0) { 11513fd2961eSXueming Li /* IB doesn't allow more than 255 ports, must be Ethernet. */ 11523fd2961eSXueming Li err = mlx5_nl_port_state(nl_rdma, 11533fd2961eSXueming Li spawn->phys_dev_name, 11543fd2961eSXueming Li spawn->phys_port); 11553fd2961eSXueming Li if (err < 0) { 11563fd2961eSXueming Li DRV_LOG(INFO, "Failed to get netlink port state: %s", 11573fd2961eSXueming Li strerror(rte_errno)); 11583fd2961eSXueming Li err = -rte_errno; 11593fd2961eSXueming Li goto error; 11603fd2961eSXueming Li } 11613fd2961eSXueming Li port_attr.state = (enum ibv_port_state)err; 11623fd2961eSXueming Li } 11632eb4d010SOphir Munk if (port_attr.state != IBV_PORT_ACTIVE) 11643fd2961eSXueming Li DRV_LOG(INFO, "port is not active: \"%s\" (%d)", 11652eb4d010SOphir Munk mlx5_glue->port_state_str(port_attr.state), 11662eb4d010SOphir Munk port_attr.state); 11672eb4d010SOphir Munk /* Allocate private eth device data. */ 11682175c4dcSSuanming Mou priv = mlx5_malloc(MLX5_MEM_ZERO | MLX5_MEM_RTE, 11692eb4d010SOphir Munk sizeof(*priv), 11702175c4dcSSuanming Mou RTE_CACHE_LINE_SIZE, SOCKET_ID_ANY); 11712eb4d010SOphir Munk if (priv == NULL) { 11722eb4d010SOphir Munk DRV_LOG(ERR, "priv allocation failure"); 11732eb4d010SOphir Munk err = ENOMEM; 11742eb4d010SOphir Munk goto error; 11752eb4d010SOphir Munk } 117680f872eeSMichael Baum /* 117780f872eeSMichael Baum * When user configures remote PD and CTX and device creates RxQ by 117880f872eeSMichael Baum * DevX, external RxQ is both supported and requested. 117980f872eeSMichael Baum */ 118080f872eeSMichael Baum if (mlx5_imported_pd_and_ctx(sh->cdev) && mlx5_devx_obj_ops_en(sh)) { 118180f872eeSMichael Baum priv->ext_rxqs = mlx5_malloc(MLX5_MEM_ZERO | MLX5_MEM_RTE, 118280f872eeSMichael Baum sizeof(struct mlx5_external_rxq) * 118380f872eeSMichael Baum MLX5_MAX_EXT_RX_QUEUES, 0, 118480f872eeSMichael Baum SOCKET_ID_ANY); 118580f872eeSMichael Baum if (priv->ext_rxqs == NULL) { 118680f872eeSMichael Baum DRV_LOG(ERR, "Fail to allocate external RxQ array."); 118780f872eeSMichael Baum err = ENOMEM; 118880f872eeSMichael Baum goto error; 118980f872eeSMichael Baum } 119080f872eeSMichael Baum DRV_LOG(DEBUG, "External RxQ is supported."); 119180f872eeSMichael Baum } 11922eb4d010SOphir Munk priv->sh = sh; 119391389890SOphir Munk priv->dev_port = spawn->phys_port; 11942eb4d010SOphir Munk priv->pci_dev = spawn->pci_dev; 11952eb4d010SOphir Munk priv->mtu = RTE_ETHER_MTU; 11962eb4d010SOphir Munk /* Some internal functions rely on Netlink sockets, open them now. */ 11973fd2961eSXueming Li priv->nl_socket_rdma = nl_rdma; 1198be66461cSDmitry Kozlyuk priv->nl_socket_route = mlx5_nl_init(NETLINK_ROUTE, 0); 11992eb4d010SOphir Munk priv->representor = !!switch_info->representor; 12002eb4d010SOphir Munk priv->master = !!switch_info->master; 12012eb4d010SOphir Munk priv->domain_id = RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID; 12022eb4d010SOphir Munk priv->vport_meta_tag = 0; 12032eb4d010SOphir Munk priv->vport_meta_mask = 0; 12042eb4d010SOphir Munk priv->pf_bond = spawn->pf_bond; 1205ce4062cbSGregory Etelson 1206ce4062cbSGregory Etelson DRV_LOG(DEBUG, 1207ce4062cbSGregory Etelson "dev_port=%u bus=%s pci=%s master=%d representor=%d pf_bond=%d\n", 1208ce4062cbSGregory Etelson priv->dev_port, dpdk_dev->bus->name, 1209ce4062cbSGregory Etelson priv->pci_dev ? priv->pci_dev->name : "NONE", 1210ce4062cbSGregory Etelson priv->master, priv->representor, priv->pf_bond); 1211ce4062cbSGregory Etelson 12122eb4d010SOphir Munk /* 1213d0cf77e8SViacheslav Ovsiienko * If we have E-Switch we should determine the vport attributes. 1214d0cf77e8SViacheslav Ovsiienko * E-Switch may use either source vport field or reg_c[0] metadata 1215d0cf77e8SViacheslav Ovsiienko * register to match on vport index. The engaged part of metadata 1216d0cf77e8SViacheslav Ovsiienko * register is defined by mask. 12172eb4d010SOphir Munk */ 1218cf004fd3SMichael Baum if (sh->esw_mode) { 1219ca1418ceSMichael Baum err = mlx5_glue->devx_port_query(sh->cdev->ctx, 1220d0cf77e8SViacheslav Ovsiienko spawn->phys_port, 1221d0cf77e8SViacheslav Ovsiienko &vport_info); 12222eb4d010SOphir Munk if (err) { 12232eb4d010SOphir Munk DRV_LOG(WARNING, 1224887183efSMichael Baum "Cannot query devx port %d on device %s", 1225887183efSMichael Baum spawn->phys_port, spawn->phys_dev_name); 1226d0cf77e8SViacheslav Ovsiienko vport_info.query_flags = 0; 12272eb4d010SOphir Munk } 12282eb4d010SOphir Munk } 1229d0cf77e8SViacheslav Ovsiienko if (vport_info.query_flags & MLX5_PORT_QUERY_REG_C0) { 1230d0cf77e8SViacheslav Ovsiienko priv->vport_meta_tag = vport_info.vport_meta_tag; 1231d0cf77e8SViacheslav Ovsiienko priv->vport_meta_mask = vport_info.vport_meta_mask; 12322eb4d010SOphir Munk if (!priv->vport_meta_mask) { 1233887183efSMichael Baum DRV_LOG(ERR, 1234887183efSMichael Baum "vport zero mask for port %d on bonding device %s", 1235887183efSMichael Baum spawn->phys_port, spawn->phys_dev_name); 12362eb4d010SOphir Munk err = ENOTSUP; 12372eb4d010SOphir Munk goto error; 12382eb4d010SOphir Munk } 12392eb4d010SOphir Munk if (priv->vport_meta_tag & ~priv->vport_meta_mask) { 1240887183efSMichael Baum DRV_LOG(ERR, 1241887183efSMichael Baum "Invalid vport tag for port %d on bonding device %s", 1242887183efSMichael Baum spawn->phys_port, spawn->phys_dev_name); 12432eb4d010SOphir Munk err = ENOTSUP; 12442eb4d010SOphir Munk goto error; 12452eb4d010SOphir Munk } 12462eb4d010SOphir Munk } 1247d0cf77e8SViacheslav Ovsiienko if (vport_info.query_flags & MLX5_PORT_QUERY_VPORT) { 1248d0cf77e8SViacheslav Ovsiienko priv->vport_id = vport_info.vport_id; 1249cf004fd3SMichael Baum } else if (spawn->pf_bond >= 0 && sh->esw_mode) { 1250887183efSMichael Baum DRV_LOG(ERR, 1251887183efSMichael Baum "Cannot deduce vport index for port %d on bonding device %s", 1252887183efSMichael Baum spawn->phys_port, spawn->phys_dev_name); 12532eb4d010SOphir Munk err = ENOTSUP; 12542eb4d010SOphir Munk goto error; 12552eb4d010SOphir Munk } else { 12562eb4d010SOphir Munk /* 1257d0cf77e8SViacheslav Ovsiienko * Suppose vport index in compatible way. Kernel/rdma_core 1258d0cf77e8SViacheslav Ovsiienko * support single E-Switch per PF configurations only and 1259d0cf77e8SViacheslav Ovsiienko * vport_id field contains the vport index for associated VF, 1260d0cf77e8SViacheslav Ovsiienko * which is deduced from representor port name. 12612eb4d010SOphir Munk * For example, let's have the IB device port 10, it has 12622eb4d010SOphir Munk * attached network device eth0, which has port name attribute 12632eb4d010SOphir Munk * pf0vf2, we can deduce the VF number as 2, and set vport index 12642eb4d010SOphir Munk * as 3 (2+1). This assigning schema should be changed if the 12652eb4d010SOphir Munk * multiple E-Switch instances per PF configurations or/and PCI 12662eb4d010SOphir Munk * subfunctions are added. 12672eb4d010SOphir Munk */ 12682eb4d010SOphir Munk priv->vport_id = switch_info->representor ? 12692eb4d010SOphir Munk switch_info->port_name + 1 : -1; 1270d0cf77e8SViacheslav Ovsiienko } 127191766faeSXueming Li priv->representor_id = mlx5_representor_id_encode(switch_info, 127291766faeSXueming Li eth_da->type); 12732eb4d010SOphir Munk /* 12742eb4d010SOphir Munk * Look for sibling devices in order to reuse their switch domain 12752eb4d010SOphir Munk * if any, otherwise allocate one. 12762eb4d010SOphir Munk */ 1277ce4062cbSGregory Etelson MLX5_ETH_FOREACH_DEV(port_id, dpdk_dev) { 12782eb4d010SOphir Munk const struct mlx5_priv *opriv = 12792eb4d010SOphir Munk rte_eth_devices[port_id].data->dev_private; 12802eb4d010SOphir Munk 12812eb4d010SOphir Munk if (!opriv || 12822eb4d010SOphir Munk opriv->sh != priv->sh || 12832eb4d010SOphir Munk opriv->domain_id == 12842eb4d010SOphir Munk RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID) 12852eb4d010SOphir Munk continue; 12862eb4d010SOphir Munk priv->domain_id = opriv->domain_id; 1287ce4062cbSGregory Etelson DRV_LOG(DEBUG, "dev_port-%u inherit domain_id=%u\n", 1288ce4062cbSGregory Etelson priv->dev_port, priv->domain_id); 12892eb4d010SOphir Munk break; 12902eb4d010SOphir Munk } 12912eb4d010SOphir Munk if (priv->domain_id == RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID) { 12922eb4d010SOphir Munk err = rte_eth_switch_domain_alloc(&priv->domain_id); 12932eb4d010SOphir Munk if (err) { 12942eb4d010SOphir Munk err = rte_errno; 12952eb4d010SOphir Munk DRV_LOG(ERR, "unable to allocate switch domain: %s", 12962eb4d010SOphir Munk strerror(rte_errno)); 12972eb4d010SOphir Munk goto error; 12982eb4d010SOphir Munk } 12992eb4d010SOphir Munk own_domain_id = 1; 1300ce4062cbSGregory Etelson DRV_LOG(DEBUG, "dev_port-%u new domain_id=%u\n", 1301ce4062cbSGregory Etelson priv->dev_port, priv->domain_id); 13022eb4d010SOphir Munk } 13036dc0cbc6SMichael Baum if (sh->cdev->config.devx) { 130445a6df80SMichael Baum struct mlx5_hca_attr *hca_attr = &sh->cdev->config.hca_attr; 130545a6df80SMichael Baum 130653820561SMichael Baum sh->steering_format_version = hca_attr->steering_format_version; 1307c99b4f8bSLi Zhang #if defined(HAVE_MLX5DV_DR) && \ 1308c99b4f8bSLi Zhang (defined(HAVE_MLX5_DR_CREATE_ACTION_FLOW_METER) || \ 1309c99b4f8bSLi Zhang defined(HAVE_MLX5_DR_CREATE_ACTION_ASO)) 131053820561SMichael Baum if (hca_attr->qos.sup && hca_attr->qos.flow_meter_old && 1311a13ec19cSMichael Baum sh->config.dv_flow_en) { 131253820561SMichael Baum uint8_t reg_c_mask = hca_attr->qos.flow_meter_reg_c_ids; 13132eb4d010SOphir Munk /* 13142eb4d010SOphir Munk * Meter needs two REG_C's for color match and pre-sfx 13152eb4d010SOphir Munk * flow match. Here get the REG_C for color match. 13162eb4d010SOphir Munk * REG_C_0 and REG_C_1 is reserved for metadata feature. 13172eb4d010SOphir Munk */ 13182eb4d010SOphir Munk reg_c_mask &= 0xfc; 13193d4e27fdSDavid Marchand if (rte_popcount32(reg_c_mask) < 1) { 13202eb4d010SOphir Munk priv->mtr_en = 0; 13212eb4d010SOphir Munk DRV_LOG(WARNING, "No available register for" 13222eb4d010SOphir Munk " meter."); 13232eb4d010SOphir Munk } else { 132431ef2982SDekel Peled /* 132531ef2982SDekel Peled * The meter color register is used by the 132631ef2982SDekel Peled * flow-hit feature as well. 132731ef2982SDekel Peled * The flow-hit feature must use REG_C_3 132831ef2982SDekel Peled * Prefer REG_C_3 if it is available. 132931ef2982SDekel Peled */ 133031ef2982SDekel Peled if (reg_c_mask & (1 << (REG_C_3 - REG_C_0))) 133131ef2982SDekel Peled priv->mtr_color_reg = REG_C_3; 133231ef2982SDekel Peled else 133331ef2982SDekel Peled priv->mtr_color_reg = ffs(reg_c_mask) 133431ef2982SDekel Peled - 1 + REG_C_0; 13352eb4d010SOphir Munk priv->mtr_en = 1; 133653820561SMichael Baum priv->mtr_reg_share = hca_attr->qos.flow_meter; 13372eb4d010SOphir Munk DRV_LOG(DEBUG, "The REG_C meter uses is %d", 13382eb4d010SOphir Munk priv->mtr_color_reg); 13392eb4d010SOphir Munk } 13402eb4d010SOphir Munk } 134153820561SMichael Baum if (hca_attr->qos.sup && hca_attr->qos.flow_meter_aso_sup) { 134229efa63aSLi Zhang uint32_t log_obj_size = 134329efa63aSLi Zhang rte_log2_u32(MLX5_ASO_MTRS_PER_POOL >> 1); 134429efa63aSLi Zhang if (log_obj_size >= 134553820561SMichael Baum hca_attr->qos.log_meter_aso_granularity && 134629efa63aSLi Zhang log_obj_size <= 134753820561SMichael Baum hca_attr->qos.log_meter_aso_max_alloc) 134829efa63aSLi Zhang sh->meter_aso_en = 1; 134944432018SLi Zhang } 135044432018SLi Zhang if (priv->mtr_en) { 1351afb4aa4fSLi Zhang err = mlx5_aso_flow_mtrs_mng_init(priv->sh); 135229efa63aSLi Zhang if (err) { 135329efa63aSLi Zhang err = -err; 135429efa63aSLi Zhang goto error; 135529efa63aSLi Zhang } 135629efa63aSLi Zhang } 135753820561SMichael Baum if (hca_attr->flow.tunnel_header_0_1) 1358630a587bSRongwei Liu sh->tunnel_header_0_1 = 1; 13595c4d4917SSean Zhang if (hca_attr->flow.tunnel_header_2_3) 13605c4d4917SSean Zhang sh->tunnel_header_2_3 = 1; 13612eb4d010SOphir Munk #endif 1362a2999c7bSDekel Peled #ifdef HAVE_MLX5_DR_CREATE_ACTION_ASO 136353820561SMichael Baum if (hca_attr->flow_hit_aso && priv->mtr_color_reg == REG_C_3) { 136431ef2982SDekel Peled sh->flow_hit_aso_en = 1; 136531ef2982SDekel Peled err = mlx5_flow_aso_age_mng_init(sh); 136631ef2982SDekel Peled if (err) { 136731ef2982SDekel Peled err = -err; 136831ef2982SDekel Peled goto error; 136931ef2982SDekel Peled } 137031ef2982SDekel Peled DRV_LOG(DEBUG, "Flow Hit ASO is supported."); 137131ef2982SDekel Peled } 1372a2999c7bSDekel Peled #endif /* HAVE_MLX5_DR_CREATE_ACTION_ASO */ 1373ee9e5fadSBing Zhao #if defined (HAVE_MLX5_DR_CREATE_ACTION_ASO) && \ 1374ee9e5fadSBing Zhao defined (HAVE_MLX5_DR_ACTION_ASO_CT) 1375463170a7SSuanming Mou /* HWS create CT ASO SQ based on HWS configure queue number. */ 1376463170a7SSuanming Mou if (sh->config.dv_flow_en != 2 && 1377463170a7SSuanming Mou hca_attr->ct_offload && priv->mtr_color_reg == REG_C_3) { 1378ee9e5fadSBing Zhao err = mlx5_flow_aso_ct_mng_init(sh); 1379ee9e5fadSBing Zhao if (err) { 1380ee9e5fadSBing Zhao err = -err; 1381ee9e5fadSBing Zhao goto error; 1382ee9e5fadSBing Zhao } 1383ee9e5fadSBing Zhao DRV_LOG(DEBUG, "CT ASO is supported."); 1384ee9e5fadSBing Zhao sh->ct_aso_en = 1; 1385ee9e5fadSBing Zhao } 1386ee9e5fadSBing Zhao #endif /* HAVE_MLX5_DR_CREATE_ACTION_ASO && HAVE_MLX5_DR_ACTION_ASO_CT */ 138796b1f027SJiawei Wang #if defined(HAVE_MLX5DV_DR) && defined(HAVE_MLX5_DR_CREATE_ACTION_FLOW_SAMPLE) 138853820561SMichael Baum if (hca_attr->log_max_ft_sampler_num > 0 && 1389a13ec19cSMichael Baum sh->config.dv_flow_en) { 139096b1f027SJiawei Wang priv->sampler_en = 1; 13911b9e9826SThomas Monjalon DRV_LOG(DEBUG, "Sampler enabled!"); 139296b1f027SJiawei Wang } else { 139396b1f027SJiawei Wang priv->sampler_en = 0; 139453820561SMichael Baum if (!hca_attr->log_max_ft_sampler_num) 13951b9e9826SThomas Monjalon DRV_LOG(WARNING, 13961b9e9826SThomas Monjalon "No available register for sampler."); 139796b1f027SJiawei Wang else 13981b9e9826SThomas Monjalon DRV_LOG(DEBUG, "DV flow is not supported!"); 139996b1f027SJiawei Wang } 140096b1f027SJiawei Wang #endif 140176895c7dSJiawei Wang if (hca_attr->lag_rx_port_affinity) { 140276895c7dSJiawei Wang sh->lag_rx_port_affinity_en = 1; 140376895c7dSJiawei Wang DRV_LOG(DEBUG, "LAG Rx Port Affinity enabled"); 140476895c7dSJiawei Wang } 1405674afdf0SJiawei Wang priv->num_lag_ports = hca_attr->num_lag_ports; 1406674afdf0SJiawei Wang DRV_LOG(DEBUG, "The number of lag ports is %d", priv->num_lag_ports); 14072eb4d010SOphir Munk } 140845a6df80SMichael Baum /* Process parameters and store port configuration on priv structure. */ 1409a729d2f0SMichael Baum err = mlx5_port_args_config(priv, mkvlist, &priv->config); 141045a6df80SMichael Baum if (err) { 141145a6df80SMichael Baum err = rte_errno; 141245a6df80SMichael Baum DRV_LOG(ERR, "Failed to process port configure: %s", 141345a6df80SMichael Baum strerror(rte_errno)); 141445a6df80SMichael Baum goto error; 14153d3f4e6dSAlexander Kozyrev } 14162eb4d010SOphir Munk eth_dev = rte_eth_dev_allocate(name); 14172eb4d010SOphir Munk if (eth_dev == NULL) { 14182eb4d010SOphir Munk DRV_LOG(ERR, "can not allocate rte ethdev"); 14192eb4d010SOphir Munk err = ENOMEM; 14202eb4d010SOphir Munk goto error; 14212eb4d010SOphir Munk } 14222eb4d010SOphir Munk if (priv->representor) { 14232eb4d010SOphir Munk eth_dev->data->dev_flags |= RTE_ETH_DEV_REPRESENTOR; 14242eb4d010SOphir Munk eth_dev->data->representor_id = priv->representor_id; 1425ff4e52efSViacheslav Galaktionov MLX5_ETH_FOREACH_DEV(port_id, dpdk_dev) { 1426ff4e52efSViacheslav Galaktionov struct mlx5_priv *opriv = 1427ff4e52efSViacheslav Galaktionov rte_eth_devices[port_id].data->dev_private; 1428ff4e52efSViacheslav Galaktionov if (opriv && 1429ff4e52efSViacheslav Galaktionov opriv->master && 1430ff4e52efSViacheslav Galaktionov opriv->domain_id == priv->domain_id && 1431ff4e52efSViacheslav Galaktionov opriv->sh == priv->sh) { 1432ff4e52efSViacheslav Galaktionov eth_dev->data->backer_port_id = port_id; 1433ff4e52efSViacheslav Galaktionov break; 1434ff4e52efSViacheslav Galaktionov } 1435ff4e52efSViacheslav Galaktionov } 1436ff4e52efSViacheslav Galaktionov if (port_id >= RTE_MAX_ETHPORTS) 1437ff4e52efSViacheslav Galaktionov eth_dev->data->backer_port_id = eth_dev->data->port_id; 14382eb4d010SOphir Munk } 143939ae7577SSuanming Mou priv->mp_id.port_id = eth_dev->data->port_id; 144039ae7577SSuanming Mou strlcpy(priv->mp_id.name, MLX5_MP_NAME, RTE_MP_MAX_NAME_LEN); 14412eb4d010SOphir Munk /* 14422eb4d010SOphir Munk * Store associated network device interface index. This index 14432eb4d010SOphir Munk * is permanent throughout the lifetime of device. So, we may store 14442eb4d010SOphir Munk * the ifindex here and use the cached value further. 14452eb4d010SOphir Munk */ 14462eb4d010SOphir Munk MLX5_ASSERT(spawn->ifindex); 14472eb4d010SOphir Munk priv->if_index = spawn->ifindex; 1448a89f6433SRongwei Liu priv->lag_affinity_idx = sh->refcnt - 1; 14492eb4d010SOphir Munk eth_dev->data->dev_private = priv; 14502eb4d010SOphir Munk priv->dev_data = eth_dev->data; 14512eb4d010SOphir Munk eth_dev->data->mac_addrs = priv->mac; 14522eb4d010SOphir Munk eth_dev->device = dpdk_dev; 1453f30e69b4SFerruh Yigit eth_dev->data->dev_flags |= RTE_ETH_DEV_AUTOFILL_QUEUE_XSTATS; 14542eb4d010SOphir Munk /* Configure the first MAC address by default. */ 14552eb4d010SOphir Munk if (mlx5_get_mac(eth_dev, &mac.addr_bytes)) { 14562eb4d010SOphir Munk DRV_LOG(ERR, 14572eb4d010SOphir Munk "port %u cannot get MAC address, is mlx5_en" 14582eb4d010SOphir Munk " loaded? (errno: %s)", 14592eb4d010SOphir Munk eth_dev->data->port_id, strerror(rte_errno)); 14602eb4d010SOphir Munk err = ENODEV; 14612eb4d010SOphir Munk goto error; 14622eb4d010SOphir Munk } 14632eb4d010SOphir Munk DRV_LOG(INFO, 1464c2c4f87bSAman Deep Singh "port %u MAC address is " RTE_ETHER_ADDR_PRT_FMT, 1465a7db3afcSAman Deep Singh eth_dev->data->port_id, RTE_ETHER_ADDR_BYTES(&mac)); 14662eb4d010SOphir Munk #ifdef RTE_LIBRTE_MLX5_DEBUG 14672eb4d010SOphir Munk { 146828743807STal Shnaiderman char ifname[MLX5_NAMESIZE]; 14692eb4d010SOphir Munk 14702eb4d010SOphir Munk if (mlx5_get_ifname(eth_dev, &ifname) == 0) 14712eb4d010SOphir Munk DRV_LOG(DEBUG, "port %u ifname is \"%s\"", 14722eb4d010SOphir Munk eth_dev->data->port_id, ifname); 14732eb4d010SOphir Munk else 14742eb4d010SOphir Munk DRV_LOG(DEBUG, "port %u ifname is unknown", 14752eb4d010SOphir Munk eth_dev->data->port_id); 14762eb4d010SOphir Munk } 14772eb4d010SOphir Munk #endif 14782eb4d010SOphir Munk /* Get actual MTU if possible. */ 14792eb4d010SOphir Munk err = mlx5_get_mtu(eth_dev, &priv->mtu); 14802eb4d010SOphir Munk if (err) { 14812eb4d010SOphir Munk err = rte_errno; 14822eb4d010SOphir Munk goto error; 14832eb4d010SOphir Munk } 14842eb4d010SOphir Munk DRV_LOG(DEBUG, "port %u MTU is %u", eth_dev->data->port_id, 14852eb4d010SOphir Munk priv->mtu); 14862eb4d010SOphir Munk /* Initialize burst functions to prevent crashes before link-up. */ 1487a41f593fSFerruh Yigit eth_dev->rx_pkt_burst = rte_eth_pkt_burst_dummy; 1488a41f593fSFerruh Yigit eth_dev->tx_pkt_burst = rte_eth_pkt_burst_dummy; 1489b012b4ceSOphir Munk eth_dev->dev_ops = &mlx5_dev_ops; 1490cbfc6111SFerruh Yigit eth_dev->rx_descriptor_status = mlx5_rx_descriptor_status; 1491cbfc6111SFerruh Yigit eth_dev->tx_descriptor_status = mlx5_tx_descriptor_status; 1492cbfc6111SFerruh Yigit eth_dev->rx_queue_count = mlx5_rx_queue_count; 14932eb4d010SOphir Munk /* Register MAC address. */ 14942eb4d010SOphir Munk claim_zero(mlx5_mac_addr_add(eth_dev, &mac, 0, 0)); 1495a13ec19cSMichael Baum if (sh->dev_cap.vf && sh->config.vf_nl_en) 14962eb4d010SOphir Munk mlx5_nl_mac_addr_sync(priv->nl_socket_route, 14972eb4d010SOphir Munk mlx5_ifindex(eth_dev), 14982eb4d010SOphir Munk eth_dev->data->mac_addrs, 14992eb4d010SOphir Munk MLX5_MAX_MAC_ADDRESSES); 15002eb4d010SOphir Munk priv->ctrl_flows = 0; 1501d163fc2dSXueming Li rte_spinlock_init(&priv->flow_list_lock); 15022eb4d010SOphir Munk TAILQ_INIT(&priv->flow_meters); 1503a295c69aSShun Hao priv->mtr_profile_tbl = mlx5_l3t_create(MLX5_L3T_TYPE_PTR); 1504a295c69aSShun Hao if (!priv->mtr_profile_tbl) 1505a295c69aSShun Hao goto error; 15062eb4d010SOphir Munk /* Bring Ethernet device up. */ 15072eb4d010SOphir Munk DRV_LOG(DEBUG, "port %u forcing Ethernet interface up", 15082eb4d010SOphir Munk eth_dev->data->port_id); 1509655c3c26SDmitry Kozlyuk /* Read link status in case it is up and there will be no event. */ 15102eb4d010SOphir Munk mlx5_link_update(eth_dev, 0); 1511655c3c26SDmitry Kozlyuk /* Watch LSC interrupts between port probe and port start. */ 1512655c3c26SDmitry Kozlyuk priv->sh->port[priv->dev_port - 1].nl_ih_port_id = 1513655c3c26SDmitry Kozlyuk eth_dev->data->port_id; 1514655c3c26SDmitry Kozlyuk mlx5_set_link_up(eth_dev); 1515b4edeaf3SSuanming Mou for (i = 0; i < MLX5_FLOW_TYPE_MAXI; i++) { 1516a13ec19cSMichael Baum icfg[i].release_mem_en = !!sh->config.reclaim_mode; 1517a13ec19cSMichael Baum if (sh->config.reclaim_mode) 1518b4edeaf3SSuanming Mou icfg[i].per_core_cache = 0; 1519b4edeaf3SSuanming Mou priv->flows[i] = mlx5_ipool_create(&icfg[i]); 1520b4edeaf3SSuanming Mou if (!priv->flows[i]) 1521b4edeaf3SSuanming Mou goto error; 1522b4edeaf3SSuanming Mou } 15232eb4d010SOphir Munk /* Create context for virtual machine VLAN workaround. */ 15242eb4d010SOphir Munk priv->vmwa_context = mlx5_vlan_vmwa_init(eth_dev, spawn->ifindex); 1525a13ec19cSMichael Baum if (sh->config.dv_flow_en) { 15262eb4d010SOphir Munk err = mlx5_alloc_shared_dr(priv); 15272eb4d010SOphir Munk if (err) 15282eb4d010SOphir Munk goto error; 1529db25cadcSViacheslav Ovsiienko if (mlx5_flex_item_port_init(eth_dev) < 0) 1530db25cadcSViacheslav Ovsiienko goto error; 15312eb4d010SOphir Munk } 1532c4b86201SMichael Baum if (mlx5_devx_obj_ops_en(sh)) { 15335eaf882eSMichael Baum priv->obj_ops = devx_obj_ops; 1534e6988afdSMatan Azrad mlx5_queue_counter_id_prepare(eth_dev); 153523233fd6SBing Zhao priv->obj_ops.lb_dummy_queue_create = 153623233fd6SBing Zhao mlx5_rxq_ibv_obj_dummy_lb_create; 153723233fd6SBing Zhao priv->obj_ops.lb_dummy_queue_release = 153823233fd6SBing Zhao mlx5_rxq_ibv_obj_dummy_lb_release; 1539614966c2SXueming Li } else if (spawn->max_port > UINT8_MAX) { 1540614966c2SXueming Li /* Verbs can't support ports larger than 255 by design. */ 1541614966c2SXueming Li DRV_LOG(ERR, "must enable DV and ESW when RDMA link ports > 255"); 1542614966c2SXueming Li err = ENOTSUP; 1543614966c2SXueming Li goto error; 15445eaf882eSMichael Baum } else { 15455eaf882eSMichael Baum priv->obj_ops = ibv_obj_ops; 15465eaf882eSMichael Baum } 1547a13ec19cSMichael Baum if (sh->config.tx_pp && 154811cfe349SViacheslav Ovsiienko priv->obj_ops.txq_obj_new != mlx5_txq_devx_obj_new) { 1549f17e4b4fSViacheslav Ovsiienko /* 1550f17e4b4fSViacheslav Ovsiienko * HAVE_MLX5DV_DEVX_UAR_OFFSET is required to support 1551f17e4b4fSViacheslav Ovsiienko * packet pacing and already checked above. 1552f17e4b4fSViacheslav Ovsiienko * Hence, we should only make sure the SQs will be created 1553f17e4b4fSViacheslav Ovsiienko * with DevX, not with Verbs. 1554f17e4b4fSViacheslav Ovsiienko * Verbs allocates the SQ UAR on its own and it can't be shared 1555f17e4b4fSViacheslav Ovsiienko * with Clock Queue UAR as required for Tx scheduling. 1556f17e4b4fSViacheslav Ovsiienko */ 1557f17e4b4fSViacheslav Ovsiienko DRV_LOG(ERR, "Verbs SQs, UAR can't be shared as required for packet pacing"); 1558f17e4b4fSViacheslav Ovsiienko err = ENODEV; 1559f17e4b4fSViacheslav Ovsiienko goto error; 1560f17e4b4fSViacheslav Ovsiienko } 156165b3cd0dSSuanming Mou priv->drop_queue.hrxq = mlx5_drop_action_create(eth_dev); 156265b3cd0dSSuanming Mou if (!priv->drop_queue.hrxq) 156365b3cd0dSSuanming Mou goto error; 15643a2f674bSSuanming Mou priv->hrxqs = mlx5_list_create("hrxq", eth_dev, true, 15653a2f674bSSuanming Mou mlx5_hrxq_create_cb, 15663a2f674bSSuanming Mou mlx5_hrxq_match_cb, 15673a2f674bSSuanming Mou mlx5_hrxq_remove_cb, 15683a2f674bSSuanming Mou mlx5_hrxq_clone_cb, 15693a2f674bSSuanming Mou mlx5_hrxq_clone_free_cb); 15703a2f674bSSuanming Mou if (!priv->hrxqs) 15713a2f674bSSuanming Mou goto error; 15720f4aa72bSSuanming Mou mlx5_set_metadata_mask(eth_dev); 15730f4aa72bSSuanming Mou if (sh->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY && 15740f4aa72bSSuanming Mou !priv->sh->dv_regc0_mask) { 15750f4aa72bSSuanming Mou DRV_LOG(ERR, "metadata mode %u is not supported " 15760f4aa72bSSuanming Mou "(no metadata reg_c[0] is available)", 15770f4aa72bSSuanming Mou sh->config.dv_xmeta_en); 15780f4aa72bSSuanming Mou err = ENOTSUP; 15790f4aa72bSSuanming Mou goto error; 15800f4aa72bSSuanming Mou } 15813a2f674bSSuanming Mou rte_rwlock_init(&priv->ind_tbls_lock); 15825bd0e3e6SDariusz Sosnowski if (priv->sh->config.dv_flow_en == 2) { 15831939eb6fSDariusz Sosnowski #ifdef HAVE_MLX5_HWS_SUPPORT 158426e1eaf2SDariusz Sosnowski if (priv->sh->config.dv_esw_en) { 1585483181f7SDariusz Sosnowski uint32_t usable_bits; 1586483181f7SDariusz Sosnowski uint32_t required_bits; 1587483181f7SDariusz Sosnowski 158826e1eaf2SDariusz Sosnowski if (priv->sh->dv_regc0_mask == UINT32_MAX) { 158926e1eaf2SDariusz Sosnowski DRV_LOG(ERR, "E-Switch port metadata is required when using HWS " 159026e1eaf2SDariusz Sosnowski "but it is disabled (configure it through devlink)"); 159126e1eaf2SDariusz Sosnowski err = ENOTSUP; 159226e1eaf2SDariusz Sosnowski goto error; 159326e1eaf2SDariusz Sosnowski } 159426e1eaf2SDariusz Sosnowski if (priv->sh->dv_regc0_mask == 0) { 159526e1eaf2SDariusz Sosnowski DRV_LOG(ERR, "E-Switch with HWS is not supported " 159626e1eaf2SDariusz Sosnowski "(no available bits in reg_c[0])"); 159726e1eaf2SDariusz Sosnowski err = ENOTSUP; 159826e1eaf2SDariusz Sosnowski goto error; 159926e1eaf2SDariusz Sosnowski } 16003d4e27fdSDavid Marchand usable_bits = rte_popcount32(priv->sh->dv_regc0_mask); 16013d4e27fdSDavid Marchand required_bits = rte_popcount32(priv->vport_meta_mask); 1602483181f7SDariusz Sosnowski if (usable_bits < required_bits) { 1603483181f7SDariusz Sosnowski DRV_LOG(ERR, "Not enough bits available in reg_c[0] to provide " 1604483181f7SDariusz Sosnowski "representor matching."); 1605483181f7SDariusz Sosnowski err = ENOTSUP; 1606483181f7SDariusz Sosnowski goto error; 1607483181f7SDariusz Sosnowski } 160826e1eaf2SDariusz Sosnowski } 16095bd0e3e6SDariusz Sosnowski if (priv->vport_meta_mask) 16105bd0e3e6SDariusz Sosnowski flow_hw_set_port_info(eth_dev); 1611ddb68e47SBing Zhao if (priv->sh->config.dv_esw_en && 1612ddb68e47SBing Zhao priv->sh->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY && 1613ddb68e47SBing Zhao priv->sh->config.dv_xmeta_en != MLX5_XMETA_MODE_META32_HWS) { 1614ddb68e47SBing Zhao DRV_LOG(ERR, 1615ddb68e47SBing Zhao "metadata mode %u is not supported in HWS eswitch mode", 1616ddb68e47SBing Zhao priv->sh->config.dv_xmeta_en); 1617ddb68e47SBing Zhao err = ENOTSUP; 1618ddb68e47SBing Zhao goto error; 1619ddb68e47SBing Zhao } 16208a89038fSBing Zhao /* Only HWS requires this information. */ 16218a89038fSBing Zhao flow_hw_init_tags_set(eth_dev); 1622f1fecffaSDariusz Sosnowski flow_hw_init_flow_metadata_config(eth_dev); 16231939eb6fSDariusz Sosnowski if (priv->sh->config.dv_esw_en && 16241939eb6fSDariusz Sosnowski flow_hw_create_vport_action(eth_dev)) { 16251939eb6fSDariusz Sosnowski DRV_LOG(ERR, "port %u failed to create vport action", 16261939eb6fSDariusz Sosnowski eth_dev->data->port_id); 16271939eb6fSDariusz Sosnowski err = EINVAL; 16281939eb6fSDariusz Sosnowski goto error; 16291939eb6fSDariusz Sosnowski } 1630042f52ddSDariusz Sosnowski /* 1631042f52ddSDariusz Sosnowski * If representor matching is disabled, PMD cannot create default flow rules 1632042f52ddSDariusz Sosnowski * to receive traffic for all ports, since implicit source port match is not added. 1633042f52ddSDariusz Sosnowski * Isolated mode is forced. 1634042f52ddSDariusz Sosnowski */ 1635042f52ddSDariusz Sosnowski if (priv->sh->config.dv_esw_en && !priv->sh->config.repr_matching) { 1636042f52ddSDariusz Sosnowski err = mlx5_flow_isolate(eth_dev, 1, NULL); 1637042f52ddSDariusz Sosnowski if (err < 0) { 1638042f52ddSDariusz Sosnowski err = -err; 1639042f52ddSDariusz Sosnowski goto error; 1640042f52ddSDariusz Sosnowski } 1641042f52ddSDariusz Sosnowski DRV_LOG(WARNING, "port %u ingress traffic is restricted to defined " 1642042f52ddSDariusz Sosnowski "flow rules (isolated mode) since representor " 1643042f52ddSDariusz Sosnowski "matching is disabled", 1644042f52ddSDariusz Sosnowski eth_dev->data->port_id); 1645042f52ddSDariusz Sosnowski } 1646d84c3cf7SSuanming Mou return eth_dev; 16475bd0e3e6SDariusz Sosnowski #else 16485bd0e3e6SDariusz Sosnowski DRV_LOG(ERR, "DV support is missing for HWS."); 16495bd0e3e6SDariusz Sosnowski goto error; 16505bd0e3e6SDariusz Sosnowski #endif 16515bd0e3e6SDariusz Sosnowski } 16523c4338a4SJiawei Wang if (!priv->sh->flow_priority_check_flag) { 16532eb4d010SOphir Munk /* Supported Verbs flow priority number detection. */ 16542eb4d010SOphir Munk err = mlx5_flow_discover_priorities(eth_dev); 16553c4338a4SJiawei Wang priv->sh->flow_max_priority = err; 16563c4338a4SJiawei Wang priv->sh->flow_priority_check_flag = 1; 16573c4338a4SJiawei Wang } else { 16583c4338a4SJiawei Wang err = priv->sh->flow_max_priority; 16593c4338a4SJiawei Wang } 16602eb4d010SOphir Munk if (err < 0) { 16612eb4d010SOphir Munk err = -err; 16622eb4d010SOphir Munk goto error; 16632eb4d010SOphir Munk } 16642eb4d010SOphir Munk /* Query availability of metadata reg_c's. */ 16653c4338a4SJiawei Wang if (!priv->sh->metadata_regc_check_flag) { 16662eb4d010SOphir Munk err = mlx5_flow_discover_mreg_c(eth_dev); 16672eb4d010SOphir Munk if (err < 0) { 16682eb4d010SOphir Munk err = -err; 16692eb4d010SOphir Munk goto error; 16702eb4d010SOphir Munk } 16713c4338a4SJiawei Wang } 16722eb4d010SOphir Munk if (!mlx5_flow_ext_mreg_supported(eth_dev)) { 16732eb4d010SOphir Munk DRV_LOG(DEBUG, 16742eb4d010SOphir Munk "port %u extensive metadata register is not supported", 16752eb4d010SOphir Munk eth_dev->data->port_id); 1676a13ec19cSMichael Baum if (sh->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY) { 16772eb4d010SOphir Munk DRV_LOG(ERR, "metadata mode %u is not supported " 16782eb4d010SOphir Munk "(no metadata registers available)", 1679a13ec19cSMichael Baum sh->config.dv_xmeta_en); 16802eb4d010SOphir Munk err = ENOTSUP; 16812eb4d010SOphir Munk goto error; 16822eb4d010SOphir Munk } 16832eb4d010SOphir Munk } 1684a13ec19cSMichael Baum if (sh->config.dv_flow_en && 1685a13ec19cSMichael Baum sh->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY && 16862eb4d010SOphir Munk mlx5_flow_ext_mreg_supported(eth_dev) && 16872eb4d010SOphir Munk priv->sh->dv_regc0_mask) { 16882eb4d010SOphir Munk priv->mreg_cp_tbl = mlx5_hlist_create(MLX5_FLOW_MREG_HNAME, 1689e69a5922SXueming Li MLX5_FLOW_MREG_HTABLE_SZ, 1690961b6774SMatan Azrad false, true, eth_dev, 1691f7f73ac1SXueming Li flow_dv_mreg_create_cb, 1692f5b0aed2SSuanming Mou flow_dv_mreg_match_cb, 1693961b6774SMatan Azrad flow_dv_mreg_remove_cb, 1694961b6774SMatan Azrad flow_dv_mreg_clone_cb, 1695961b6774SMatan Azrad flow_dv_mreg_clone_free_cb); 16962eb4d010SOphir Munk if (!priv->mreg_cp_tbl) { 16972eb4d010SOphir Munk err = ENOMEM; 16982eb4d010SOphir Munk goto error; 16992eb4d010SOphir Munk } 17002eb4d010SOphir Munk } 1701cc608e4dSSuanming Mou rte_spinlock_init(&priv->shared_act_sl); 1702994829e6SSuanming Mou mlx5_flow_counter_mode_config(eth_dev); 170345633c46SSuanming Mou mlx5_flow_drop_action_config(eth_dev); 1704a13ec19cSMichael Baum if (sh->config.dv_flow_en) 17059fbe97f0SXueming Li eth_dev->data->dev_flags |= RTE_ETH_DEV_FLOW_OPS_THREAD_SAFE; 17062eb4d010SOphir Munk return eth_dev; 17072eb4d010SOphir Munk error: 17082eb4d010SOphir Munk if (priv) { 170913c5c093SMichael Baum priv->sh->port[priv->dev_port - 1].nl_ih_port_id = 171013c5c093SMichael Baum RTE_MAX_ETHPORTS; 171113c5c093SMichael Baum rte_io_wmb(); 17121939eb6fSDariusz Sosnowski #ifdef HAVE_MLX5_HWS_SUPPORT 17131939eb6fSDariusz Sosnowski if (eth_dev && 17141939eb6fSDariusz Sosnowski priv->sh && 17151939eb6fSDariusz Sosnowski priv->sh->config.dv_flow_en == 2 && 17161939eb6fSDariusz Sosnowski priv->sh->config.dv_esw_en) 17171939eb6fSDariusz Sosnowski flow_hw_destroy_vport_action(eth_dev); 17181939eb6fSDariusz Sosnowski #endif 17192eb4d010SOphir Munk if (priv->mreg_cp_tbl) 1720e69a5922SXueming Li mlx5_hlist_destroy(priv->mreg_cp_tbl); 17212eb4d010SOphir Munk if (priv->sh) 17222eb4d010SOphir Munk mlx5_os_free_shared_dr(priv); 17232eb4d010SOphir Munk if (priv->nl_socket_route >= 0) 17242eb4d010SOphir Munk close(priv->nl_socket_route); 17252eb4d010SOphir Munk if (priv->vmwa_context) 17262eb4d010SOphir Munk mlx5_vlan_vmwa_exit(priv->vmwa_context); 172765b3cd0dSSuanming Mou if (eth_dev && priv->drop_queue.hrxq) 172865b3cd0dSSuanming Mou mlx5_drop_action_destroy(eth_dev); 1729a295c69aSShun Hao if (priv->mtr_profile_tbl) 1730a295c69aSShun Hao mlx5_l3t_destroy(priv->mtr_profile_tbl); 17312eb4d010SOphir Munk if (own_domain_id) 17322eb4d010SOphir Munk claim_zero(rte_eth_switch_domain_free(priv->domain_id)); 1733679f46c7SMatan Azrad if (priv->hrxqs) 1734679f46c7SMatan Azrad mlx5_list_destroy(priv->hrxqs); 1735db25cadcSViacheslav Ovsiienko if (eth_dev && priv->flex_item_map) 1736db25cadcSViacheslav Ovsiienko mlx5_flex_item_port_cleanup(eth_dev); 173780f872eeSMichael Baum mlx5_free(priv->ext_rxqs); 17382175c4dcSSuanming Mou mlx5_free(priv); 17392eb4d010SOphir Munk if (eth_dev != NULL) 17402eb4d010SOphir Munk eth_dev->data->dev_private = NULL; 17412eb4d010SOphir Munk } 17422eb4d010SOphir Munk if (eth_dev != NULL) { 17432eb4d010SOphir Munk /* mac_addrs must not be freed alone because part of 17442eb4d010SOphir Munk * dev_private 17452eb4d010SOphir Munk **/ 17462eb4d010SOphir Munk eth_dev->data->mac_addrs = NULL; 17472eb4d010SOphir Munk rte_eth_dev_release_port(eth_dev); 17482eb4d010SOphir Munk } 17492eb4d010SOphir Munk if (sh) 175091389890SOphir Munk mlx5_free_shared_dev_ctx(sh); 17513fd2961eSXueming Li if (nl_rdma >= 0) 17523fd2961eSXueming Li close(nl_rdma); 17532eb4d010SOphir Munk MLX5_ASSERT(err > 0); 17542eb4d010SOphir Munk rte_errno = err; 17552eb4d010SOphir Munk return NULL; 17562eb4d010SOphir Munk } 17572eb4d010SOphir Munk 17582eb4d010SOphir Munk /** 17592eb4d010SOphir Munk * Comparison callback to sort device data. 17602eb4d010SOphir Munk * 17612eb4d010SOphir Munk * This is meant to be used with qsort(). 17622eb4d010SOphir Munk * 17632eb4d010SOphir Munk * @param a[in] 17642eb4d010SOphir Munk * Pointer to pointer to first data object. 17652eb4d010SOphir Munk * @param b[in] 17662eb4d010SOphir Munk * Pointer to pointer to second data object. 17672eb4d010SOphir Munk * 17682eb4d010SOphir Munk * @return 17692eb4d010SOphir Munk * 0 if both objects are equal, less than 0 if the first argument is less 17702eb4d010SOphir Munk * than the second, greater than 0 otherwise. 17712eb4d010SOphir Munk */ 17722eb4d010SOphir Munk static int 17732eb4d010SOphir Munk mlx5_dev_spawn_data_cmp(const void *a, const void *b) 17742eb4d010SOphir Munk { 17752eb4d010SOphir Munk const struct mlx5_switch_info *si_a = 17762eb4d010SOphir Munk &((const struct mlx5_dev_spawn_data *)a)->info; 17772eb4d010SOphir Munk const struct mlx5_switch_info *si_b = 17782eb4d010SOphir Munk &((const struct mlx5_dev_spawn_data *)b)->info; 17792eb4d010SOphir Munk int ret; 17802eb4d010SOphir Munk 17812eb4d010SOphir Munk /* Master device first. */ 17822eb4d010SOphir Munk ret = si_b->master - si_a->master; 17832eb4d010SOphir Munk if (ret) 17842eb4d010SOphir Munk return ret; 17852eb4d010SOphir Munk /* Then representor devices. */ 17862eb4d010SOphir Munk ret = si_b->representor - si_a->representor; 17872eb4d010SOphir Munk if (ret) 17882eb4d010SOphir Munk return ret; 17892eb4d010SOphir Munk /* Unidentified devices come last in no specific order. */ 17902eb4d010SOphir Munk if (!si_a->representor) 17912eb4d010SOphir Munk return 0; 17922eb4d010SOphir Munk /* Order representors by name. */ 17932eb4d010SOphir Munk return si_a->port_name - si_b->port_name; 17942eb4d010SOphir Munk } 17952eb4d010SOphir Munk 17962eb4d010SOphir Munk /** 17972eb4d010SOphir Munk * Match PCI information for possible slaves of bonding device. 17982eb4d010SOphir Munk * 1799ca1418ceSMichael Baum * @param[in] ibdev_name 1800ca1418ceSMichael Baum * Name of Infiniband device. 18012eb4d010SOphir Munk * @param[in] pci_dev 1802f926cce3SXueming Li * Pointer to primary PCI address structure to match. 18032eb4d010SOphir Munk * @param[in] nl_rdma 18042eb4d010SOphir Munk * Netlink RDMA group socket handle. 1805f926cce3SXueming Li * @param[in] owner 1806ca1418ceSMichael Baum * Representor owner PF index. 1807f5f4c482SXueming Li * @param[out] bond_info 1808f5f4c482SXueming Li * Pointer to bonding information. 18092eb4d010SOphir Munk * 18102eb4d010SOphir Munk * @return 18112eb4d010SOphir Munk * negative value if no bonding device found, otherwise 18122eb4d010SOphir Munk * positive index of slave PF in bonding. 18132eb4d010SOphir Munk */ 18142eb4d010SOphir Munk static int 1815ca1418ceSMichael Baum mlx5_device_bond_pci_match(const char *ibdev_name, 1816f926cce3SXueming Li const struct rte_pci_addr *pci_dev, 1817f5f4c482SXueming Li int nl_rdma, uint16_t owner, 1818f5f4c482SXueming Li struct mlx5_bond_info *bond_info) 18192eb4d010SOphir Munk { 18202eb4d010SOphir Munk char ifname[IF_NAMESIZE + 1]; 18212eb4d010SOphir Munk unsigned int ifindex; 18222eb4d010SOphir Munk unsigned int np, i; 1823f5f4c482SXueming Li FILE *bond_file = NULL, *file; 18242eb4d010SOphir Munk int pf = -1; 1825f5f4c482SXueming Li int ret; 18267299ab68SRongwei Liu uint8_t cur_guid[32] = {0}; 18277299ab68SRongwei Liu uint8_t guid[32] = {0}; 18282eb4d010SOphir Munk 18292eb4d010SOphir Munk /* 1830ca1418ceSMichael Baum * Try to get master device name. If something goes wrong suppose 1831ca1418ceSMichael Baum * the lack of kernel support and no bonding devices. 18322eb4d010SOphir Munk */ 1833f5f4c482SXueming Li memset(bond_info, 0, sizeof(*bond_info)); 18342eb4d010SOphir Munk if (nl_rdma < 0) 18352eb4d010SOphir Munk return -1; 1836ca1418ceSMichael Baum if (!strstr(ibdev_name, "bond")) 18372eb4d010SOphir Munk return -1; 1838ca1418ceSMichael Baum np = mlx5_nl_portnum(nl_rdma, ibdev_name); 18392eb4d010SOphir Munk if (!np) 18402eb4d010SOphir Munk return -1; 18417299ab68SRongwei Liu if (mlx5_get_device_guid(pci_dev, cur_guid, sizeof(cur_guid)) < 0) 18427299ab68SRongwei Liu return -1; 18432eb4d010SOphir Munk /* 1844ca1418ceSMichael Baum * The master device might not be on the predefined port(not on port 1845ca1418ceSMichael Baum * index 1, it is not guaranteed), we have to scan all Infiniband 1846ca1418ceSMichael Baum * device ports and find master. 18472eb4d010SOphir Munk */ 18482eb4d010SOphir Munk for (i = 1; i <= np; ++i) { 18492eb4d010SOphir Munk /* Check whether Infiniband port is populated. */ 1850ca1418ceSMichael Baum ifindex = mlx5_nl_ifindex(nl_rdma, ibdev_name, i); 18512eb4d010SOphir Munk if (!ifindex) 18522eb4d010SOphir Munk continue; 18532eb4d010SOphir Munk if (!if_indextoname(ifindex, ifname)) 18542eb4d010SOphir Munk continue; 18552eb4d010SOphir Munk /* Try to read bonding slave names from sysfs. */ 18562eb4d010SOphir Munk MKSTR(slaves, 18572eb4d010SOphir Munk "/sys/class/net/%s/master/bonding/slaves", ifname); 1858f5f4c482SXueming Li bond_file = fopen(slaves, "r"); 1859f5f4c482SXueming Li if (bond_file) 18602eb4d010SOphir Munk break; 18612eb4d010SOphir Munk } 1862f5f4c482SXueming Li if (!bond_file) 18632eb4d010SOphir Munk return -1; 18642eb4d010SOphir Munk /* Use safe format to check maximal buffer length. */ 18652eb4d010SOphir Munk MLX5_ASSERT(atol(RTE_STR(IF_NAMESIZE)) == IF_NAMESIZE); 1866f5f4c482SXueming Li while (fscanf(bond_file, "%" RTE_STR(IF_NAMESIZE) "s", ifname) == 1) { 18672eb4d010SOphir Munk char tmp_str[IF_NAMESIZE + 32]; 18682eb4d010SOphir Munk struct rte_pci_addr pci_addr; 18692eb4d010SOphir Munk struct mlx5_switch_info info; 18707299ab68SRongwei Liu int ret; 18712eb4d010SOphir Munk 18722eb4d010SOphir Munk /* Process slave interface names in the loop. */ 18732eb4d010SOphir Munk snprintf(tmp_str, sizeof(tmp_str), 18742eb4d010SOphir Munk "/sys/class/net/%s", ifname); 18754d567938SThomas Monjalon if (mlx5_get_pci_addr(tmp_str, &pci_addr)) { 1876ca1418ceSMichael Baum DRV_LOG(WARNING, 1877ca1418ceSMichael Baum "Cannot get PCI address for netdev \"%s\".", 1878ca1418ceSMichael Baum ifname); 18792eb4d010SOphir Munk continue; 18802eb4d010SOphir Munk } 18812eb4d010SOphir Munk /* Slave interface PCI address match found. */ 18822eb4d010SOphir Munk snprintf(tmp_str, sizeof(tmp_str), 18832eb4d010SOphir Munk "/sys/class/net/%s/phys_port_name", ifname); 18842eb4d010SOphir Munk file = fopen(tmp_str, "rb"); 18852eb4d010SOphir Munk if (!file) 18862eb4d010SOphir Munk break; 18872eb4d010SOphir Munk info.name_type = MLX5_PHYS_PORT_NAME_TYPE_NOTSET; 18882eb4d010SOphir Munk if (fscanf(file, "%32s", tmp_str) == 1) 18892eb4d010SOphir Munk mlx5_translate_port_name(tmp_str, &info); 1890f5f4c482SXueming Li fclose(file); 1891f5f4c482SXueming Li /* Only process PF ports. */ 1892f5f4c482SXueming Li if (info.name_type != MLX5_PHYS_PORT_NAME_TYPE_LEGACY && 1893f5f4c482SXueming Li info.name_type != MLX5_PHYS_PORT_NAME_TYPE_UPLINK) 1894f5f4c482SXueming Li continue; 1895f5f4c482SXueming Li /* Check max bonding member. */ 1896f5f4c482SXueming Li if (info.port_name >= MLX5_BOND_MAX_PORTS) { 1897f5f4c482SXueming Li DRV_LOG(WARNING, "bonding index out of range, " 1898f5f4c482SXueming Li "please increase MLX5_BOND_MAX_PORTS: %s", 1899f5f4c482SXueming Li tmp_str); 19002eb4d010SOphir Munk break; 19012eb4d010SOphir Munk } 1902f5f4c482SXueming Li /* Get ifindex. */ 1903f5f4c482SXueming Li snprintf(tmp_str, sizeof(tmp_str), 1904f5f4c482SXueming Li "/sys/class/net/%s/ifindex", ifname); 1905f5f4c482SXueming Li file = fopen(tmp_str, "rb"); 1906f5f4c482SXueming Li if (!file) 1907f5f4c482SXueming Li break; 1908f5f4c482SXueming Li ret = fscanf(file, "%u", &ifindex); 19092eb4d010SOphir Munk fclose(file); 1910f5f4c482SXueming Li if (ret != 1) 1911f5f4c482SXueming Li break; 1912f5f4c482SXueming Li /* Save bonding info. */ 1913f5f4c482SXueming Li strncpy(bond_info->ports[info.port_name].ifname, ifname, 1914f5f4c482SXueming Li sizeof(bond_info->ports[0].ifname)); 1915f5f4c482SXueming Li bond_info->ports[info.port_name].pci_addr = pci_addr; 1916f5f4c482SXueming Li bond_info->ports[info.port_name].ifindex = ifindex; 1917f5f4c482SXueming Li bond_info->n_port++; 19187299ab68SRongwei Liu /* 19197299ab68SRongwei Liu * Under socket direct mode, bonding will use 19207299ab68SRongwei Liu * system_image_guid as identification. 19217299ab68SRongwei Liu * After OFED 5.4, guid is readable (ret >= 0) under sysfs. 19227299ab68SRongwei Liu * All bonding members should have the same guid even if driver 19237299ab68SRongwei Liu * is using PCIe BDF. 19247299ab68SRongwei Liu */ 19257299ab68SRongwei Liu ret = mlx5_get_device_guid(&pci_addr, guid, sizeof(guid)); 19267299ab68SRongwei Liu if (ret < 0) 19277299ab68SRongwei Liu break; 19287299ab68SRongwei Liu else if (ret > 0) { 19297299ab68SRongwei Liu if (!memcmp(guid, cur_guid, sizeof(guid)) && 19307299ab68SRongwei Liu owner == info.port_name && 19317299ab68SRongwei Liu (owner != 0 || (owner == 0 && 19327299ab68SRongwei Liu !rte_pci_addr_cmp(pci_dev, &pci_addr)))) 19337299ab68SRongwei Liu pf = info.port_name; 19347299ab68SRongwei Liu } else if (pci_dev->domain == pci_addr.domain && 19357299ab68SRongwei Liu pci_dev->bus == pci_addr.bus && 19367299ab68SRongwei Liu pci_dev->devid == pci_addr.devid && 19377299ab68SRongwei Liu ((pci_dev->function == 0 && 19387299ab68SRongwei Liu pci_dev->function + owner == pci_addr.function) || 19397299ab68SRongwei Liu (pci_dev->function == owner && 19407299ab68SRongwei Liu pci_addr.function == owner))) 19417299ab68SRongwei Liu pf = info.port_name; 1942f5f4c482SXueming Li } 1943f5f4c482SXueming Li if (pf >= 0) { 1944f5f4c482SXueming Li /* Get bond interface info */ 1945f5f4c482SXueming Li ret = mlx5_sysfs_bond_info(ifindex, &bond_info->ifindex, 1946f5f4c482SXueming Li bond_info->ifname); 1947f5f4c482SXueming Li if (ret) 1948f5f4c482SXueming Li DRV_LOG(ERR, "unable to get bond info: %s", 1949f5f4c482SXueming Li strerror(rte_errno)); 1950f5f4c482SXueming Li else 1951f5f4c482SXueming Li DRV_LOG(INFO, "PF device %u, bond device %u(%s)", 1952f5f4c482SXueming Li ifindex, bond_info->ifindex, bond_info->ifname); 1953f5f4c482SXueming Li } 19547299ab68SRongwei Liu if (owner == 0 && pf != 0) { 19552fc03b23SThomas Monjalon DRV_LOG(INFO, "PCIe instance " PCI_PRI_FMT " isn't bonding owner", 19567299ab68SRongwei Liu pci_dev->domain, pci_dev->bus, pci_dev->devid, 19577299ab68SRongwei Liu pci_dev->function); 19587299ab68SRongwei Liu } 19592eb4d010SOphir Munk return pf; 19602eb4d010SOphir Munk } 19612eb4d010SOphir Munk 19622eb4d010SOphir Munk /** 196308c2772fSXueming Li * Register a PCI device within bonding. 19642eb4d010SOphir Munk * 196508c2772fSXueming Li * This function spawns Ethernet devices out of a given PCI device and 196608c2772fSXueming Li * bonding owner PF index. 19672eb4d010SOphir Munk * 19687af08c8fSMichael Baum * @param[in] cdev 19697af08c8fSMichael Baum * Pointer to common mlx5 device structure. 197008c2772fSXueming Li * @param[in] req_eth_da 197108c2772fSXueming Li * Requested ethdev device argument. 197208c2772fSXueming Li * @param[in] owner_id 197308c2772fSXueming Li * Requested owner PF port ID within bonding device, default to 0. 1974a729d2f0SMichael Baum * @param[in, out] mkvlist 1975a729d2f0SMichael Baum * Pointer to mlx5 kvargs control, can be NULL if there is no devargs. 19762eb4d010SOphir Munk * 19772eb4d010SOphir Munk * @return 19782eb4d010SOphir Munk * 0 on success, a negative errno value otherwise and rte_errno is set. 19792eb4d010SOphir Munk */ 198008c2772fSXueming Li static int 1981ca1418ceSMichael Baum mlx5_os_pci_probe_pf(struct mlx5_common_device *cdev, 198208c2772fSXueming Li struct rte_eth_devargs *req_eth_da, 1983a729d2f0SMichael Baum uint16_t owner_id, struct mlx5_kvargs_ctrl *mkvlist) 19842eb4d010SOphir Munk { 19852eb4d010SOphir Munk struct ibv_device **ibv_list; 19862eb4d010SOphir Munk /* 19872eb4d010SOphir Munk * Number of found IB Devices matching with requested PCI BDF. 19882eb4d010SOphir Munk * nd != 1 means there are multiple IB devices over the same 19892eb4d010SOphir Munk * PCI device and we have representors and master. 19902eb4d010SOphir Munk */ 19912eb4d010SOphir Munk unsigned int nd = 0; 19922eb4d010SOphir Munk /* 19932eb4d010SOphir Munk * Number of found IB device Ports. nd = 1 and np = 1..n means 19942eb4d010SOphir Munk * we have the single multiport IB device, and there may be 19952eb4d010SOphir Munk * representors attached to some of found ports. 19962eb4d010SOphir Munk */ 19972eb4d010SOphir Munk unsigned int np = 0; 19982eb4d010SOphir Munk /* 19992eb4d010SOphir Munk * Number of DPDK ethernet devices to Spawn - either over 20002eb4d010SOphir Munk * multiple IB devices or multiple ports of single IB device. 20012eb4d010SOphir Munk * Actually this is the number of iterations to spawn. 20022eb4d010SOphir Munk */ 20032eb4d010SOphir Munk unsigned int ns = 0; 20042eb4d010SOphir Munk /* 20052eb4d010SOphir Munk * Bonding device 20062eb4d010SOphir Munk * < 0 - no bonding device (single one) 20072eb4d010SOphir Munk * >= 0 - bonding device (value is slave PF index) 20082eb4d010SOphir Munk */ 20092eb4d010SOphir Munk int bd = -1; 20107af08c8fSMichael Baum struct rte_pci_device *pci_dev = RTE_DEV_TO_PCI(cdev->dev); 20112eb4d010SOphir Munk struct mlx5_dev_spawn_data *list = NULL; 201208c2772fSXueming Li struct rte_eth_devargs eth_da = *req_eth_da; 2013f926cce3SXueming Li struct rte_pci_addr owner_pci = pci_dev->addr; /* Owner PF. */ 2014f5f4c482SXueming Li struct mlx5_bond_info bond_info; 2015f926cce3SXueming Li int ret = -1; 20162eb4d010SOphir Munk 20172eb4d010SOphir Munk errno = 0; 20182eb4d010SOphir Munk ibv_list = mlx5_glue->get_device_list(&ret); 20192eb4d010SOphir Munk if (!ibv_list) { 20202eb4d010SOphir Munk rte_errno = errno ? errno : ENOSYS; 2021887183efSMichael Baum DRV_LOG(ERR, "Cannot list devices, is ib_uverbs loaded?"); 20222eb4d010SOphir Munk return -rte_errno; 20232eb4d010SOphir Munk } 20242eb4d010SOphir Munk /* 20252eb4d010SOphir Munk * First scan the list of all Infiniband devices to find 20262eb4d010SOphir Munk * matching ones, gathering into the list. 20272eb4d010SOphir Munk */ 20282eb4d010SOphir Munk struct ibv_device *ibv_match[ret + 1]; 2029be66461cSDmitry Kozlyuk int nl_route = mlx5_nl_init(NETLINK_ROUTE, 0); 2030be66461cSDmitry Kozlyuk int nl_rdma = mlx5_nl_init(NETLINK_RDMA, 0); 20312eb4d010SOphir Munk unsigned int i; 20322eb4d010SOphir Munk 20332eb4d010SOphir Munk while (ret-- > 0) { 20342eb4d010SOphir Munk struct rte_pci_addr pci_addr; 20352eb4d010SOphir Munk 2036887183efSMichael Baum DRV_LOG(DEBUG, "Checking device \"%s\"", ibv_list[ret]->name); 2037ca1418ceSMichael Baum bd = mlx5_device_bond_pci_match(ibv_list[ret]->name, &owner_pci, 2038ca1418ceSMichael Baum nl_rdma, owner_id, &bond_info); 20392eb4d010SOphir Munk if (bd >= 0) { 20402eb4d010SOphir Munk /* 20412eb4d010SOphir Munk * Bonding device detected. Only one match is allowed, 20422eb4d010SOphir Munk * the bonding is supported over multi-port IB device, 20432eb4d010SOphir Munk * there should be no matches on representor PCI 20442eb4d010SOphir Munk * functions or non VF LAG bonding devices with 20452eb4d010SOphir Munk * specified address. 20462eb4d010SOphir Munk */ 20472eb4d010SOphir Munk if (nd) { 20482eb4d010SOphir Munk DRV_LOG(ERR, 20492eb4d010SOphir Munk "multiple PCI match on bonding device" 20502eb4d010SOphir Munk "\"%s\" found", ibv_list[ret]->name); 20512eb4d010SOphir Munk rte_errno = ENOENT; 20522eb4d010SOphir Munk ret = -rte_errno; 20532eb4d010SOphir Munk goto exit; 20542eb4d010SOphir Munk } 2055f926cce3SXueming Li /* Amend owner pci address if owner PF ID specified. */ 2056f926cce3SXueming Li if (eth_da.nb_representor_ports) 205708c2772fSXueming Li owner_pci.function += owner_id; 2058ca1418ceSMichael Baum DRV_LOG(INFO, 2059ca1418ceSMichael Baum "PCI information matches for slave %d bonding device \"%s\"", 20602eb4d010SOphir Munk bd, ibv_list[ret]->name); 20612eb4d010SOphir Munk ibv_match[nd++] = ibv_list[ret]; 20622eb4d010SOphir Munk break; 2063f926cce3SXueming Li } else { 2064f926cce3SXueming Li /* Bonding device not found. */ 20654d567938SThomas Monjalon if (mlx5_get_pci_addr(ibv_list[ret]->ibdev_path, 20664d567938SThomas Monjalon &pci_addr)) 20672eb4d010SOphir Munk continue; 2068*8fa22e1fSThomas Monjalon if (rte_pci_addr_cmp(&owner_pci, &pci_addr) != 0) 20692eb4d010SOphir Munk continue; 20702eb4d010SOphir Munk DRV_LOG(INFO, "PCI information matches for device \"%s\"", 20712eb4d010SOphir Munk ibv_list[ret]->name); 20722eb4d010SOphir Munk ibv_match[nd++] = ibv_list[ret]; 20732eb4d010SOphir Munk } 2074f926cce3SXueming Li } 20752eb4d010SOphir Munk ibv_match[nd] = NULL; 20762eb4d010SOphir Munk if (!nd) { 20772eb4d010SOphir Munk /* No device matches, just complain and bail out. */ 20782eb4d010SOphir Munk DRV_LOG(WARNING, 2079f956d3d4SRongwei Liu "PF %u doesn't have Verbs device matches PCI device " PCI_PRI_FMT "," 20802eb4d010SOphir Munk " are kernel drivers loaded?", 2081f956d3d4SRongwei Liu owner_id, owner_pci.domain, owner_pci.bus, 2082f926cce3SXueming Li owner_pci.devid, owner_pci.function); 20832eb4d010SOphir Munk rte_errno = ENOENT; 20842eb4d010SOphir Munk ret = -rte_errno; 20852eb4d010SOphir Munk goto exit; 20862eb4d010SOphir Munk } 20872eb4d010SOphir Munk if (nd == 1) { 20882eb4d010SOphir Munk /* 20892eb4d010SOphir Munk * Found single matching device may have multiple ports. 20902eb4d010SOphir Munk * Each port may be representor, we have to check the port 20912eb4d010SOphir Munk * number and check the representors existence. 20922eb4d010SOphir Munk */ 20932eb4d010SOphir Munk if (nl_rdma >= 0) 20942eb4d010SOphir Munk np = mlx5_nl_portnum(nl_rdma, ibv_match[0]->name); 20952eb4d010SOphir Munk if (!np) 2096887183efSMichael Baum DRV_LOG(WARNING, 2097887183efSMichael Baum "Cannot get IB device \"%s\" ports number.", 2098887183efSMichael Baum ibv_match[0]->name); 20992eb4d010SOphir Munk if (bd >= 0 && !np) { 2100887183efSMichael Baum DRV_LOG(ERR, "Cannot get ports for bonding device."); 21012eb4d010SOphir Munk rte_errno = ENOENT; 21022eb4d010SOphir Munk ret = -rte_errno; 21032eb4d010SOphir Munk goto exit; 21042eb4d010SOphir Munk } 21052eb4d010SOphir Munk } 2106887183efSMichael Baum /* Now we can determine the maximal amount of devices to be spawned. */ 21072175c4dcSSuanming Mou list = mlx5_malloc(MLX5_MEM_ZERO, 2108887183efSMichael Baum sizeof(struct mlx5_dev_spawn_data) * (np ? np : nd), 21092175c4dcSSuanming Mou RTE_CACHE_LINE_SIZE, SOCKET_ID_ANY); 21102eb4d010SOphir Munk if (!list) { 2111887183efSMichael Baum DRV_LOG(ERR, "Spawn data array allocation failure."); 21122eb4d010SOphir Munk rte_errno = ENOMEM; 21132eb4d010SOphir Munk ret = -rte_errno; 21142eb4d010SOphir Munk goto exit; 21152eb4d010SOphir Munk } 21162eb4d010SOphir Munk if (bd >= 0 || np > 1) { 21172eb4d010SOphir Munk /* 21182eb4d010SOphir Munk * Single IB device with multiple ports found, 21192eb4d010SOphir Munk * it may be E-Switch master device and representors. 21202eb4d010SOphir Munk * We have to perform identification through the ports. 21212eb4d010SOphir Munk */ 21222eb4d010SOphir Munk MLX5_ASSERT(nl_rdma >= 0); 21232eb4d010SOphir Munk MLX5_ASSERT(ns == 0); 21242eb4d010SOphir Munk MLX5_ASSERT(nd == 1); 21252eb4d010SOphir Munk MLX5_ASSERT(np); 21262eb4d010SOphir Munk for (i = 1; i <= np; ++i) { 2127f5f4c482SXueming Li list[ns].bond_info = &bond_info; 21282eb4d010SOphir Munk list[ns].max_port = np; 2129834a9019SOphir Munk list[ns].phys_port = i; 2130887183efSMichael Baum list[ns].phys_dev_name = ibv_match[0]->name; 21312eb4d010SOphir Munk list[ns].eth_dev = NULL; 21322eb4d010SOphir Munk list[ns].pci_dev = pci_dev; 21337af08c8fSMichael Baum list[ns].cdev = cdev; 21342eb4d010SOphir Munk list[ns].pf_bond = bd; 2135887183efSMichael Baum list[ns].ifindex = mlx5_nl_ifindex(nl_rdma, 2136887183efSMichael Baum ibv_match[0]->name, 2137887183efSMichael Baum i); 21382eb4d010SOphir Munk if (!list[ns].ifindex) { 21392eb4d010SOphir Munk /* 21402eb4d010SOphir Munk * No network interface index found for the 21412eb4d010SOphir Munk * specified port, it means there is no 21422eb4d010SOphir Munk * representor on this port. It's OK, 21432eb4d010SOphir Munk * there can be disabled ports, for example 21442eb4d010SOphir Munk * if sriov_numvfs < sriov_totalvfs. 21452eb4d010SOphir Munk */ 21462eb4d010SOphir Munk continue; 21472eb4d010SOphir Munk } 21482eb4d010SOphir Munk ret = -1; 21492eb4d010SOphir Munk if (nl_route >= 0) 2150887183efSMichael Baum ret = mlx5_nl_switch_info(nl_route, 21512eb4d010SOphir Munk list[ns].ifindex, 21522eb4d010SOphir Munk &list[ns].info); 21532eb4d010SOphir Munk if (ret || (!list[ns].info.representor && 21542eb4d010SOphir Munk !list[ns].info.master)) { 21552eb4d010SOphir Munk /* 21562eb4d010SOphir Munk * We failed to recognize representors with 21572eb4d010SOphir Munk * Netlink, let's try to perform the task 21582eb4d010SOphir Munk * with sysfs. 21592eb4d010SOphir Munk */ 2160887183efSMichael Baum ret = mlx5_sysfs_switch_info(list[ns].ifindex, 21612eb4d010SOphir Munk &list[ns].info); 21622eb4d010SOphir Munk } 21632eb4d010SOphir Munk if (!ret && bd >= 0) { 21642eb4d010SOphir Munk switch (list[ns].info.name_type) { 21652eb4d010SOphir Munk case MLX5_PHYS_PORT_NAME_TYPE_UPLINK: 21669f430dd7SViacheslav Ovsiienko if (np == 1) { 21679f430dd7SViacheslav Ovsiienko /* 21689f430dd7SViacheslav Ovsiienko * Force standalone bonding 21699f430dd7SViacheslav Ovsiienko * device for ROCE LAG 21707be78d02SJosh Soref * configurations. 21719f430dd7SViacheslav Ovsiienko */ 21729f430dd7SViacheslav Ovsiienko list[ns].info.master = 0; 21739f430dd7SViacheslav Ovsiienko list[ns].info.representor = 0; 21749f430dd7SViacheslav Ovsiienko } 21752eb4d010SOphir Munk if (list[ns].info.port_name == bd) 21762eb4d010SOphir Munk ns++; 21772eb4d010SOphir Munk break; 2178420bbdaeSViacheslav Ovsiienko case MLX5_PHYS_PORT_NAME_TYPE_PFHPF: 2179420bbdaeSViacheslav Ovsiienko /* Fallthrough */ 21802eb4d010SOphir Munk case MLX5_PHYS_PORT_NAME_TYPE_PFVF: 2181cb95feefSXueming Li /* Fallthrough */ 2182cb95feefSXueming Li case MLX5_PHYS_PORT_NAME_TYPE_PFSF: 21832eb4d010SOphir Munk if (list[ns].info.pf_num == bd) 21842eb4d010SOphir Munk ns++; 21852eb4d010SOphir Munk break; 21862eb4d010SOphir Munk default: 21872eb4d010SOphir Munk break; 21882eb4d010SOphir Munk } 21892eb4d010SOphir Munk continue; 21902eb4d010SOphir Munk } 21912eb4d010SOphir Munk if (!ret && (list[ns].info.representor ^ 21922eb4d010SOphir Munk list[ns].info.master)) 21932eb4d010SOphir Munk ns++; 21942eb4d010SOphir Munk } 21952eb4d010SOphir Munk if (!ns) { 21962eb4d010SOphir Munk DRV_LOG(ERR, 2197887183efSMichael Baum "Unable to recognize master/representors on the IB device with multiple ports."); 21982eb4d010SOphir Munk rte_errno = ENOENT; 21992eb4d010SOphir Munk ret = -rte_errno; 22002eb4d010SOphir Munk goto exit; 22012eb4d010SOphir Munk } 22022eb4d010SOphir Munk } else { 22032eb4d010SOphir Munk /* 22042eb4d010SOphir Munk * The existence of several matching entries (nd > 1) means 22052eb4d010SOphir Munk * port representors have been instantiated. No existing Verbs 22062eb4d010SOphir Munk * call nor sysfs entries can tell them apart, this can only 22072eb4d010SOphir Munk * be done through Netlink calls assuming kernel drivers are 22082eb4d010SOphir Munk * recent enough to support them. 22092eb4d010SOphir Munk * 22102eb4d010SOphir Munk * In the event of identification failure through Netlink, 22112eb4d010SOphir Munk * try again through sysfs, then: 22122eb4d010SOphir Munk * 22132eb4d010SOphir Munk * 1. A single IB device matches (nd == 1) with single 22142eb4d010SOphir Munk * port (np=0/1) and is not a representor, assume 22152eb4d010SOphir Munk * no switch support. 22162eb4d010SOphir Munk * 22172eb4d010SOphir Munk * 2. Otherwise no safe assumptions can be made; 22182eb4d010SOphir Munk * complain louder and bail out. 22192eb4d010SOphir Munk */ 22202eb4d010SOphir Munk for (i = 0; i != nd; ++i) { 22212eb4d010SOphir Munk memset(&list[ns].info, 0, sizeof(list[ns].info)); 2222f5f4c482SXueming Li list[ns].bond_info = NULL; 22232eb4d010SOphir Munk list[ns].max_port = 1; 2224834a9019SOphir Munk list[ns].phys_port = 1; 2225887183efSMichael Baum list[ns].phys_dev_name = ibv_match[i]->name; 22262eb4d010SOphir Munk list[ns].eth_dev = NULL; 22272eb4d010SOphir Munk list[ns].pci_dev = pci_dev; 22287af08c8fSMichael Baum list[ns].cdev = cdev; 22292eb4d010SOphir Munk list[ns].pf_bond = -1; 22302eb4d010SOphir Munk list[ns].ifindex = 0; 22312eb4d010SOphir Munk if (nl_rdma >= 0) 22322eb4d010SOphir Munk list[ns].ifindex = mlx5_nl_ifindex 2233834a9019SOphir Munk (nl_rdma, 2234887183efSMichael Baum ibv_match[i]->name, 2235887183efSMichael Baum 1); 22362eb4d010SOphir Munk if (!list[ns].ifindex) { 22372eb4d010SOphir Munk char ifname[IF_NAMESIZE]; 22382eb4d010SOphir Munk 22392eb4d010SOphir Munk /* 22402eb4d010SOphir Munk * Netlink failed, it may happen with old 22412eb4d010SOphir Munk * ib_core kernel driver (before 4.16). 22422eb4d010SOphir Munk * We can assume there is old driver because 22432eb4d010SOphir Munk * here we are processing single ports IB 22442eb4d010SOphir Munk * devices. Let's try sysfs to retrieve 22452eb4d010SOphir Munk * the ifindex. The method works for 22462eb4d010SOphir Munk * master device only. 22472eb4d010SOphir Munk */ 22482eb4d010SOphir Munk if (nd > 1) { 22492eb4d010SOphir Munk /* 22502eb4d010SOphir Munk * Multiple devices found, assume 22512eb4d010SOphir Munk * representors, can not distinguish 22522eb4d010SOphir Munk * master/representor and retrieve 22532eb4d010SOphir Munk * ifindex via sysfs. 22542eb4d010SOphir Munk */ 22552eb4d010SOphir Munk continue; 22562eb4d010SOphir Munk } 2257aec086c9SMatan Azrad ret = mlx5_get_ifname_sysfs 2258aec086c9SMatan Azrad (ibv_match[i]->ibdev_path, ifname); 22592eb4d010SOphir Munk if (!ret) 22602eb4d010SOphir Munk list[ns].ifindex = 22612eb4d010SOphir Munk if_nametoindex(ifname); 22622eb4d010SOphir Munk if (!list[ns].ifindex) { 22632eb4d010SOphir Munk /* 22642eb4d010SOphir Munk * No network interface index found 22652eb4d010SOphir Munk * for the specified device, it means 22662eb4d010SOphir Munk * there it is neither representor 22672eb4d010SOphir Munk * nor master. 22682eb4d010SOphir Munk */ 22692eb4d010SOphir Munk continue; 22702eb4d010SOphir Munk } 22712eb4d010SOphir Munk } 22722eb4d010SOphir Munk ret = -1; 22732eb4d010SOphir Munk if (nl_route >= 0) 2274ca1418ceSMichael Baum ret = mlx5_nl_switch_info(nl_route, 22752eb4d010SOphir Munk list[ns].ifindex, 22762eb4d010SOphir Munk &list[ns].info); 22772eb4d010SOphir Munk if (ret || (!list[ns].info.representor && 22782eb4d010SOphir Munk !list[ns].info.master)) { 22792eb4d010SOphir Munk /* 22802eb4d010SOphir Munk * We failed to recognize representors with 22812eb4d010SOphir Munk * Netlink, let's try to perform the task 22822eb4d010SOphir Munk * with sysfs. 22832eb4d010SOphir Munk */ 2284887183efSMichael Baum ret = mlx5_sysfs_switch_info(list[ns].ifindex, 22852eb4d010SOphir Munk &list[ns].info); 22862eb4d010SOphir Munk } 22872eb4d010SOphir Munk if (!ret && (list[ns].info.representor ^ 22882eb4d010SOphir Munk list[ns].info.master)) { 22892eb4d010SOphir Munk ns++; 22902eb4d010SOphir Munk } else if ((nd == 1) && 22912eb4d010SOphir Munk !list[ns].info.representor && 22922eb4d010SOphir Munk !list[ns].info.master) { 22932eb4d010SOphir Munk /* 2294887183efSMichael Baum * Single IB device with one physical port and 22952eb4d010SOphir Munk * attached network device. 2296887183efSMichael Baum * May be SRIOV is not enabled or there is no 2297887183efSMichael Baum * representors. 22982eb4d010SOphir Munk */ 2299887183efSMichael Baum DRV_LOG(INFO, "No E-Switch support detected."); 23002eb4d010SOphir Munk ns++; 23012eb4d010SOphir Munk break; 23022eb4d010SOphir Munk } 23032eb4d010SOphir Munk } 23042eb4d010SOphir Munk if (!ns) { 23052eb4d010SOphir Munk DRV_LOG(ERR, 2306887183efSMichael Baum "Unable to recognize master/representors on the multiple IB devices."); 23072eb4d010SOphir Munk rte_errno = ENOENT; 23082eb4d010SOphir Munk ret = -rte_errno; 23092eb4d010SOphir Munk goto exit; 23102eb4d010SOphir Munk } 23116b157f3bSViacheslav Ovsiienko /* 23126b157f3bSViacheslav Ovsiienko * New kernels may add the switch_id attribute for the case 2313ca1418ceSMichael Baum * there is no E-Switch and we wrongly recognized the only 2314ca1418ceSMichael Baum * device as master. Override this if there is the single 2315ca1418ceSMichael Baum * device with single port and new device name format present. 23166b157f3bSViacheslav Ovsiienko */ 23176b157f3bSViacheslav Ovsiienko if (nd == 1 && 23186b157f3bSViacheslav Ovsiienko list[0].info.name_type == MLX5_PHYS_PORT_NAME_TYPE_UPLINK) { 23196b157f3bSViacheslav Ovsiienko list[0].info.master = 0; 23206b157f3bSViacheslav Ovsiienko list[0].info.representor = 0; 23216b157f3bSViacheslav Ovsiienko } 23222eb4d010SOphir Munk } 23232eb4d010SOphir Munk MLX5_ASSERT(ns); 23242eb4d010SOphir Munk /* 23252eb4d010SOphir Munk * Sort list to probe devices in natural order for users convenience 23262eb4d010SOphir Munk * (i.e. master first, then representors from lowest to highest ID). 23272eb4d010SOphir Munk */ 23282eb4d010SOphir Munk qsort(list, ns, sizeof(*list), mlx5_dev_spawn_data_cmp); 2329f926cce3SXueming Li if (eth_da.type != RTE_ETH_REPRESENTOR_NONE) { 2330f926cce3SXueming Li /* Set devargs default values. */ 2331f926cce3SXueming Li if (eth_da.nb_mh_controllers == 0) { 2332f926cce3SXueming Li eth_da.nb_mh_controllers = 1; 2333f926cce3SXueming Li eth_da.mh_controllers[0] = 0; 2334f926cce3SXueming Li } 2335f926cce3SXueming Li if (eth_da.nb_ports == 0 && ns > 0) { 2336f926cce3SXueming Li if (list[0].pf_bond >= 0 && list[0].info.representor) 2337f926cce3SXueming Li DRV_LOG(WARNING, "Representor on Bonding device should use pf#vf# syntax: %s", 2338f926cce3SXueming Li pci_dev->device.devargs->args); 2339f926cce3SXueming Li eth_da.nb_ports = 1; 2340f926cce3SXueming Li eth_da.ports[0] = list[0].info.pf_num; 2341f926cce3SXueming Li } 2342f926cce3SXueming Li if (eth_da.nb_representor_ports == 0) { 2343f926cce3SXueming Li eth_da.nb_representor_ports = 1; 2344f926cce3SXueming Li eth_da.representor_ports[0] = 0; 2345f926cce3SXueming Li } 2346f926cce3SXueming Li } 23472eb4d010SOphir Munk for (i = 0; i != ns; ++i) { 23482eb4d010SOphir Munk uint32_t restore; 23492eb4d010SOphir Munk 2350a729d2f0SMichael Baum list[i].eth_dev = mlx5_dev_spawn(cdev->dev, &list[i], ð_da, 2351a729d2f0SMichael Baum mkvlist); 23522eb4d010SOphir Munk if (!list[i].eth_dev) { 23532eb4d010SOphir Munk if (rte_errno != EBUSY && rte_errno != EEXIST) 23542eb4d010SOphir Munk break; 23552eb4d010SOphir Munk /* Device is disabled or already spawned. Ignore it. */ 23562eb4d010SOphir Munk continue; 23572eb4d010SOphir Munk } 23582eb4d010SOphir Munk restore = list[i].eth_dev->data->dev_flags; 23592eb4d010SOphir Munk rte_eth_copy_pci_info(list[i].eth_dev, pci_dev); 2360494d6863SGregory Etelson /** 2361494d6863SGregory Etelson * Each representor has a dedicated interrupts vector. 2362494d6863SGregory Etelson * rte_eth_copy_pci_info() assigns PF interrupts handle to 2363494d6863SGregory Etelson * representor eth_dev object because representor and PF 2364494d6863SGregory Etelson * share the same PCI address. 2365494d6863SGregory Etelson * Override representor device with a dedicated 2366494d6863SGregory Etelson * interrupts handle here. 2367494d6863SGregory Etelson * Representor interrupts handle is released in mlx5_dev_stop(). 2368494d6863SGregory Etelson */ 2369494d6863SGregory Etelson if (list[i].info.representor) { 2370d61138d4SHarman Kalra struct rte_intr_handle *intr_handle = 2371d61138d4SHarman Kalra rte_intr_instance_alloc(RTE_INTR_INSTANCE_F_SHARED); 2372d61138d4SHarman Kalra if (intr_handle == NULL) { 2373494d6863SGregory Etelson DRV_LOG(ERR, 2374494d6863SGregory Etelson "port %u failed to allocate memory for interrupt handler " 2375494d6863SGregory Etelson "Rx interrupts will not be supported", 2376494d6863SGregory Etelson i); 2377494d6863SGregory Etelson rte_errno = ENOMEM; 2378494d6863SGregory Etelson ret = -rte_errno; 2379494d6863SGregory Etelson goto exit; 2380494d6863SGregory Etelson } 2381494d6863SGregory Etelson list[i].eth_dev->intr_handle = intr_handle; 2382494d6863SGregory Etelson } 23832eb4d010SOphir Munk /* Restore non-PCI flags cleared by the above call. */ 23842eb4d010SOphir Munk list[i].eth_dev->data->dev_flags |= restore; 23852eb4d010SOphir Munk rte_eth_dev_probing_finish(list[i].eth_dev); 23862eb4d010SOphir Munk } 23872eb4d010SOphir Munk if (i != ns) { 23882eb4d010SOphir Munk DRV_LOG(ERR, 23892eb4d010SOphir Munk "probe of PCI device " PCI_PRI_FMT " aborted after" 23902eb4d010SOphir Munk " encountering an error: %s", 2391f926cce3SXueming Li owner_pci.domain, owner_pci.bus, 2392f926cce3SXueming Li owner_pci.devid, owner_pci.function, 23932eb4d010SOphir Munk strerror(rte_errno)); 23942eb4d010SOphir Munk ret = -rte_errno; 23952eb4d010SOphir Munk /* Roll back. */ 23962eb4d010SOphir Munk while (i--) { 23972eb4d010SOphir Munk if (!list[i].eth_dev) 23982eb4d010SOphir Munk continue; 23992eb4d010SOphir Munk mlx5_dev_close(list[i].eth_dev); 24002eb4d010SOphir Munk /* mac_addrs must not be freed because in dev_private */ 24012eb4d010SOphir Munk list[i].eth_dev->data->mac_addrs = NULL; 24022eb4d010SOphir Munk claim_zero(rte_eth_dev_release_port(list[i].eth_dev)); 24032eb4d010SOphir Munk } 24042eb4d010SOphir Munk /* Restore original error. */ 24052eb4d010SOphir Munk rte_errno = -ret; 24062eb4d010SOphir Munk } else { 24072eb4d010SOphir Munk ret = 0; 24082eb4d010SOphir Munk } 24092eb4d010SOphir Munk exit: 24102eb4d010SOphir Munk /* 24112eb4d010SOphir Munk * Do the routine cleanup: 24122eb4d010SOphir Munk * - close opened Netlink sockets 24132eb4d010SOphir Munk * - free allocated spawn data array 24142eb4d010SOphir Munk * - free the Infiniband device list 24152eb4d010SOphir Munk */ 24162eb4d010SOphir Munk if (nl_rdma >= 0) 24172eb4d010SOphir Munk close(nl_rdma); 24182eb4d010SOphir Munk if (nl_route >= 0) 24192eb4d010SOphir Munk close(nl_route); 24202eb4d010SOphir Munk if (list) 24212175c4dcSSuanming Mou mlx5_free(list); 24222eb4d010SOphir Munk MLX5_ASSERT(ibv_list); 24232eb4d010SOphir Munk mlx5_glue->free_device_list(ibv_list); 24242eb4d010SOphir Munk return ret; 24252eb4d010SOphir Munk } 24262eb4d010SOphir Munk 2427919488fbSXueming Li static int 2428919488fbSXueming Li mlx5_os_parse_eth_devargs(struct rte_device *dev, 2429919488fbSXueming Li struct rte_eth_devargs *eth_da) 2430919488fbSXueming Li { 2431919488fbSXueming Li int ret = 0; 2432919488fbSXueming Li 2433919488fbSXueming Li if (dev->devargs == NULL) 2434919488fbSXueming Li return 0; 2435919488fbSXueming Li memset(eth_da, 0, sizeof(*eth_da)); 2436919488fbSXueming Li /* Parse representor information first from class argument. */ 2437919488fbSXueming Li if (dev->devargs->cls_str) 2438919488fbSXueming Li ret = rte_eth_devargs_parse(dev->devargs->cls_str, eth_da); 2439919488fbSXueming Li if (ret != 0) { 2440919488fbSXueming Li DRV_LOG(ERR, "failed to parse device arguments: %s", 2441919488fbSXueming Li dev->devargs->cls_str); 2442919488fbSXueming Li return -rte_errno; 2443919488fbSXueming Li } 2444c2e3b84eSMichael Baum if (eth_da->type == RTE_ETH_REPRESENTOR_NONE && dev->devargs->args) { 2445919488fbSXueming Li /* Parse legacy device argument */ 2446919488fbSXueming Li ret = rte_eth_devargs_parse(dev->devargs->args, eth_da); 2447919488fbSXueming Li if (ret) { 2448919488fbSXueming Li DRV_LOG(ERR, "failed to parse device arguments: %s", 2449919488fbSXueming Li dev->devargs->args); 2450919488fbSXueming Li return -rte_errno; 2451919488fbSXueming Li } 2452919488fbSXueming Li } 2453919488fbSXueming Li return 0; 2454919488fbSXueming Li } 2455919488fbSXueming Li 245608c2772fSXueming Li /** 2457a7f34989SXueming Li * Callback to register a PCI device. 245808c2772fSXueming Li * 245908c2772fSXueming Li * This function spawns Ethernet devices out of a given PCI device. 246008c2772fSXueming Li * 24617af08c8fSMichael Baum * @param[in] cdev 24627af08c8fSMichael Baum * Pointer to common mlx5 device structure. 2463a729d2f0SMichael Baum * @param[in, out] mkvlist 2464a729d2f0SMichael Baum * Pointer to mlx5 kvargs control, can be NULL if there is no devargs. 246508c2772fSXueming Li * 246608c2772fSXueming Li * @return 246708c2772fSXueming Li * 0 on success, a negative errno value otherwise and rte_errno is set. 246808c2772fSXueming Li */ 2469a7f34989SXueming Li static int 2470a729d2f0SMichael Baum mlx5_os_pci_probe(struct mlx5_common_device *cdev, 2471a729d2f0SMichael Baum struct mlx5_kvargs_ctrl *mkvlist) 247208c2772fSXueming Li { 24737af08c8fSMichael Baum struct rte_pci_device *pci_dev = RTE_DEV_TO_PCI(cdev->dev); 2474919488fbSXueming Li struct rte_eth_devargs eth_da = { .nb_ports = 0 }; 247508c2772fSXueming Li int ret = 0; 247608c2772fSXueming Li uint16_t p; 247708c2772fSXueming Li 24787af08c8fSMichael Baum ret = mlx5_os_parse_eth_devargs(cdev->dev, ð_da); 2479919488fbSXueming Li if (ret != 0) 2480919488fbSXueming Li return ret; 248108c2772fSXueming Li 248208c2772fSXueming Li if (eth_da.nb_ports > 0) { 248308c2772fSXueming Li /* Iterate all port if devargs pf is range: "pf[0-1]vf[...]". */ 24846856efa5SMichael Baum for (p = 0; p < eth_da.nb_ports; p++) { 2485ca1418ceSMichael Baum ret = mlx5_os_pci_probe_pf(cdev, ð_da, 2486a729d2f0SMichael Baum eth_da.ports[p], mkvlist); 24876856efa5SMichael Baum if (ret) { 2488f956d3d4SRongwei Liu DRV_LOG(INFO, "Probe of PCI device " PCI_PRI_FMT " " 2489f956d3d4SRongwei Liu "aborted due to proding failure of PF %u", 24906856efa5SMichael Baum pci_dev->addr.domain, pci_dev->addr.bus, 24916856efa5SMichael Baum pci_dev->addr.devid, pci_dev->addr.function, 24926856efa5SMichael Baum eth_da.ports[p]); 24937af08c8fSMichael Baum mlx5_net_remove(cdev); 2494f956d3d4SRongwei Liu if (p != 0) 2495f956d3d4SRongwei Liu break; 2496f956d3d4SRongwei Liu } 24976856efa5SMichael Baum } 249808c2772fSXueming Li } else { 2499a729d2f0SMichael Baum ret = mlx5_os_pci_probe_pf(cdev, ð_da, 0, mkvlist); 250008c2772fSXueming Li } 250108c2772fSXueming Li return ret; 250208c2772fSXueming Li } 250308c2772fSXueming Li 2504919488fbSXueming Li /* Probe a single SF device on auxiliary bus, no representor support. */ 2505919488fbSXueming Li static int 2506a729d2f0SMichael Baum mlx5_os_auxiliary_probe(struct mlx5_common_device *cdev, 2507a729d2f0SMichael Baum struct mlx5_kvargs_ctrl *mkvlist) 2508919488fbSXueming Li { 2509919488fbSXueming Li struct rte_eth_devargs eth_da = { .nb_ports = 0 }; 2510919488fbSXueming Li struct mlx5_dev_spawn_data spawn = { .pf_bond = -1 }; 25117af08c8fSMichael Baum struct rte_device *dev = cdev->dev; 2512919488fbSXueming Li struct rte_auxiliary_device *adev = RTE_DEV_TO_AUXILIARY(dev); 2513919488fbSXueming Li struct rte_eth_dev *eth_dev; 2514919488fbSXueming Li int ret = 0; 2515919488fbSXueming Li 2516919488fbSXueming Li /* Parse ethdev devargs. */ 2517919488fbSXueming Li ret = mlx5_os_parse_eth_devargs(dev, ð_da); 2518919488fbSXueming Li if (ret != 0) 2519919488fbSXueming Li return ret; 2520919488fbSXueming Li /* Init spawn data. */ 2521919488fbSXueming Li spawn.max_port = 1; 2522919488fbSXueming Li spawn.phys_port = 1; 2523ca1418ceSMichael Baum spawn.phys_dev_name = mlx5_os_get_ctx_device_name(cdev->ctx); 2524919488fbSXueming Li ret = mlx5_auxiliary_get_ifindex(dev->name); 2525919488fbSXueming Li if (ret < 0) { 2526919488fbSXueming Li DRV_LOG(ERR, "failed to get ethdev ifindex: %s", dev->name); 2527919488fbSXueming Li return ret; 2528919488fbSXueming Li } 2529919488fbSXueming Li spawn.ifindex = ret; 25307af08c8fSMichael Baum spawn.cdev = cdev; 2531919488fbSXueming Li /* Spawn device. */ 2532a729d2f0SMichael Baum eth_dev = mlx5_dev_spawn(dev, &spawn, ð_da, mkvlist); 2533919488fbSXueming Li if (eth_dev == NULL) 2534919488fbSXueming Li return -rte_errno; 2535919488fbSXueming Li /* Post create. */ 2536d61138d4SHarman Kalra eth_dev->intr_handle = adev->intr_handle; 2537919488fbSXueming Li if (rte_eal_process_type() == RTE_PROC_PRIMARY) { 2538919488fbSXueming Li eth_dev->data->dev_flags |= RTE_ETH_DEV_INTR_LSC; 2539919488fbSXueming Li eth_dev->data->dev_flags |= RTE_ETH_DEV_INTR_RMV; 2540919488fbSXueming Li eth_dev->data->numa_node = dev->numa_node; 2541919488fbSXueming Li } 2542919488fbSXueming Li rte_eth_dev_probing_finish(eth_dev); 2543919488fbSXueming Li return 0; 2544919488fbSXueming Li } 2545919488fbSXueming Li 2546a7f34989SXueming Li /** 2547a7f34989SXueming Li * Net class driver callback to probe a device. 2548a7f34989SXueming Li * 2549919488fbSXueming Li * This function probe PCI bus device(s) or a single SF on auxiliary bus. 2550a7f34989SXueming Li * 25517af08c8fSMichael Baum * @param[in] cdev 25527af08c8fSMichael Baum * Pointer to the common mlx5 device. 2553a729d2f0SMichael Baum * @param[in, out] mkvlist 2554a729d2f0SMichael Baum * Pointer to mlx5 kvargs control, can be NULL if there is no devargs. 2555a7f34989SXueming Li * 2556a7f34989SXueming Li * @return 25577af08c8fSMichael Baum * 0 on success, a negative errno value otherwise and rte_errno is set. 2558a7f34989SXueming Li */ 2559a7f34989SXueming Li int 2560a729d2f0SMichael Baum mlx5_os_net_probe(struct mlx5_common_device *cdev, 2561a729d2f0SMichael Baum struct mlx5_kvargs_ctrl *mkvlist) 2562a7f34989SXueming Li { 2563a7f34989SXueming Li int ret; 2564a7f34989SXueming Li 2565ca1418ceSMichael Baum if (rte_eal_process_type() == RTE_PROC_PRIMARY) 2566a7f34989SXueming Li mlx5_pmd_socket_init(); 2567a7f34989SXueming Li ret = mlx5_init_once(); 2568a7f34989SXueming Li if (ret) { 25697af08c8fSMichael Baum DRV_LOG(ERR, "Unable to init PMD global data: %s", 2570a7f34989SXueming Li strerror(rte_errno)); 2571a7f34989SXueming Li return -rte_errno; 2572a7f34989SXueming Li } 2573a729d2f0SMichael Baum ret = mlx5_probe_again_args_validate(cdev, mkvlist); 2574a13ec19cSMichael Baum if (ret) { 2575a13ec19cSMichael Baum DRV_LOG(ERR, "Probe again parameters are not compatible : %s", 2576a13ec19cSMichael Baum strerror(rte_errno)); 2577a13ec19cSMichael Baum return -rte_errno; 2578a13ec19cSMichael Baum } 25797af08c8fSMichael Baum if (mlx5_dev_is_pci(cdev->dev)) 2580a729d2f0SMichael Baum return mlx5_os_pci_probe(cdev, mkvlist); 2581919488fbSXueming Li else 2582a729d2f0SMichael Baum return mlx5_os_auxiliary_probe(cdev, mkvlist); 25832eb4d010SOphir Munk } 25842eb4d010SOphir Munk 25852eb4d010SOphir Munk /** 2586ea823b2cSDmitry Kozlyuk * Cleanup resources when the last device is closed. 2587ea823b2cSDmitry Kozlyuk */ 2588ea823b2cSDmitry Kozlyuk void 2589ea823b2cSDmitry Kozlyuk mlx5_os_net_cleanup(void) 2590ea823b2cSDmitry Kozlyuk { 2591ea823b2cSDmitry Kozlyuk mlx5_pmd_socket_uninit(); 2592ea823b2cSDmitry Kozlyuk } 2593ea823b2cSDmitry Kozlyuk 2594ea823b2cSDmitry Kozlyuk /** 25952eb4d010SOphir Munk * Install shared asynchronous device events handler. 25962eb4d010SOphir Munk * This function is implemented to support event sharing 25972eb4d010SOphir Munk * between multiple ports of single IB device. 25982eb4d010SOphir Munk * 25992eb4d010SOphir Munk * @param sh 26002eb4d010SOphir Munk * Pointer to mlx5_dev_ctx_shared object. 26012eb4d010SOphir Munk */ 26022eb4d010SOphir Munk void 26032eb4d010SOphir Munk mlx5_os_dev_shared_handler_install(struct mlx5_dev_ctx_shared *sh) 26042eb4d010SOphir Munk { 2605ca1418ceSMichael Baum struct ibv_context *ctx = sh->cdev->ctx; 260672d7efe4SSpike Du int nlsk_fd; 26072eb4d010SOphir Munk 260872d7efe4SSpike Du sh->intr_handle = mlx5_os_interrupt_handler_create 260972d7efe4SSpike Du (RTE_INTR_INSTANCE_F_SHARED, true, 261072d7efe4SSpike Du ctx->async_fd, mlx5_dev_interrupt_handler, sh); 261172d7efe4SSpike Du if (!sh->intr_handle) { 261272d7efe4SSpike Du DRV_LOG(ERR, "Failed to allocate intr_handle."); 2613d61138d4SHarman Kalra return; 2614d61138d4SHarman Kalra } 261572d7efe4SSpike Du nlsk_fd = mlx5_nl_init(NETLINK_ROUTE, RTMGRP_LINK); 261672d7efe4SSpike Du if (nlsk_fd < 0) { 261772d7efe4SSpike Du DRV_LOG(ERR, "Failed to create a socket for Netlink events: %s", 261872d7efe4SSpike Du rte_strerror(rte_errno)); 261972d7efe4SSpike Du return; 26202eb4d010SOphir Munk } 262172d7efe4SSpike Du sh->intr_handle_nl = mlx5_os_interrupt_handler_create 262272d7efe4SSpike Du (RTE_INTR_INSTANCE_F_SHARED, true, 262372d7efe4SSpike Du nlsk_fd, mlx5_dev_interrupt_handler_nl, sh); 262417f95513SDmitry Kozlyuk if (sh->intr_handle_nl == NULL) { 262517f95513SDmitry Kozlyuk DRV_LOG(ERR, "Fail to allocate intr_handle"); 262617f95513SDmitry Kozlyuk return; 262717f95513SDmitry Kozlyuk } 26286dc0cbc6SMichael Baum if (sh->cdev->config.devx) { 26292eb4d010SOphir Munk #ifdef HAVE_IBV_DEVX_ASYNC 263072d7efe4SSpike Du struct mlx5dv_devx_cmd_comp *devx_comp; 263172d7efe4SSpike Du 2632ca1418ceSMichael Baum sh->devx_comp = (void *)mlx5_glue->devx_create_cmd_comp(ctx); 263372d7efe4SSpike Du devx_comp = sh->devx_comp; 263421b7c452SOphir Munk if (!devx_comp) { 26352eb4d010SOphir Munk DRV_LOG(INFO, "failed to allocate devx_comp."); 26362eb4d010SOphir Munk return; 26372eb4d010SOphir Munk } 263872d7efe4SSpike Du sh->intr_handle_devx = mlx5_os_interrupt_handler_create 263972d7efe4SSpike Du (RTE_INTR_INSTANCE_F_SHARED, true, 264072d7efe4SSpike Du devx_comp->fd, 264172d7efe4SSpike Du mlx5_dev_interrupt_handler_devx, sh); 264272d7efe4SSpike Du if (!sh->intr_handle_devx) { 264372d7efe4SSpike Du DRV_LOG(ERR, "Failed to allocate intr_handle."); 26442eb4d010SOphir Munk return; 26452eb4d010SOphir Munk } 26462eb4d010SOphir Munk #endif /* HAVE_IBV_DEVX_ASYNC */ 26472eb4d010SOphir Munk } 26482eb4d010SOphir Munk } 26492eb4d010SOphir Munk 26502eb4d010SOphir Munk /** 26512eb4d010SOphir Munk * Uninstall shared asynchronous device events handler. 26522eb4d010SOphir Munk * This function is implemented to support event sharing 26532eb4d010SOphir Munk * between multiple ports of single IB device. 26542eb4d010SOphir Munk * 26552eb4d010SOphir Munk * @param dev 26562eb4d010SOphir Munk * Pointer to mlx5_dev_ctx_shared object. 26572eb4d010SOphir Munk */ 26582eb4d010SOphir Munk void 26592eb4d010SOphir Munk mlx5_os_dev_shared_handler_uninstall(struct mlx5_dev_ctx_shared *sh) 26602eb4d010SOphir Munk { 266172d7efe4SSpike Du mlx5_os_interrupt_handler_destroy(sh->intr_handle, 26622eb4d010SOphir Munk mlx5_dev_interrupt_handler, sh); 266372d7efe4SSpike Du mlx5_os_interrupt_handler_destroy(sh->intr_handle_nl, 266472d7efe4SSpike Du mlx5_dev_interrupt_handler_nl, sh); 26652eb4d010SOphir Munk #ifdef HAVE_IBV_DEVX_ASYNC 266672d7efe4SSpike Du mlx5_os_interrupt_handler_destroy(sh->intr_handle_devx, 26672eb4d010SOphir Munk mlx5_dev_interrupt_handler_devx, sh); 26682eb4d010SOphir Munk if (sh->devx_comp) 26692eb4d010SOphir Munk mlx5_glue->devx_destroy_cmd_comp(sh->devx_comp); 26702eb4d010SOphir Munk #endif 26712eb4d010SOphir Munk } 2672042f5c94SOphir Munk 267373bf9235SOphir Munk /** 267473bf9235SOphir Munk * Read statistics by a named counter. 267573bf9235SOphir Munk * 267673bf9235SOphir Munk * @param[in] priv 267773bf9235SOphir Munk * Pointer to the private device data structure. 267873bf9235SOphir Munk * @param[in] ctr_name 267973bf9235SOphir Munk * Pointer to the name of the statistic counter to read 268073bf9235SOphir Munk * @param[out] stat 268173bf9235SOphir Munk * Pointer to read statistic value. 268273bf9235SOphir Munk * @return 268373bf9235SOphir Munk * 0 on success and stat is valud, 1 if failed to read the value 268473bf9235SOphir Munk * rte_errno is set. 268573bf9235SOphir Munk * 268673bf9235SOphir Munk */ 268773bf9235SOphir Munk int 268873bf9235SOphir Munk mlx5_os_read_dev_stat(struct mlx5_priv *priv, const char *ctr_name, 268973bf9235SOphir Munk uint64_t *stat) 269073bf9235SOphir Munk { 269173bf9235SOphir Munk int fd; 269273bf9235SOphir Munk 269373bf9235SOphir Munk if (priv->sh) { 2694e6988afdSMatan Azrad if (priv->q_counters != NULL && 2695e6988afdSMatan Azrad strcmp(ctr_name, "out_of_buffer") == 0) 2696978a0303SViacheslav Ovsiienko return mlx5_devx_cmd_queue_counter_query 2697978a0303SViacheslav Ovsiienko (priv->q_counters, 0, (uint32_t *)stat); 269873bf9235SOphir Munk MKSTR(path, "%s/ports/%d/hw_counters/%s", 269973bf9235SOphir Munk priv->sh->ibdev_path, 270073bf9235SOphir Munk priv->dev_port, 270173bf9235SOphir Munk ctr_name); 270273bf9235SOphir Munk fd = open(path, O_RDONLY); 2703038e7fc0SShy Shyman /* 2704038e7fc0SShy Shyman * in switchdev the file location is not per port 2705038e7fc0SShy Shyman * but rather in <ibdev_path>/hw_counters/<file_name>. 2706038e7fc0SShy Shyman */ 2707038e7fc0SShy Shyman if (fd == -1) { 2708038e7fc0SShy Shyman MKSTR(path1, "%s/hw_counters/%s", 2709038e7fc0SShy Shyman priv->sh->ibdev_path, 2710038e7fc0SShy Shyman ctr_name); 2711038e7fc0SShy Shyman fd = open(path1, O_RDONLY); 2712038e7fc0SShy Shyman } 271373bf9235SOphir Munk if (fd != -1) { 271473bf9235SOphir Munk char buf[21] = {'\0'}; 271573bf9235SOphir Munk ssize_t n = read(fd, buf, sizeof(buf)); 271673bf9235SOphir Munk 271773bf9235SOphir Munk close(fd); 271873bf9235SOphir Munk if (n != -1) { 271973bf9235SOphir Munk *stat = strtoull(buf, NULL, 10); 272073bf9235SOphir Munk return 0; 272173bf9235SOphir Munk } 272273bf9235SOphir Munk } 272373bf9235SOphir Munk } 272473bf9235SOphir Munk *stat = 0; 272573bf9235SOphir Munk return 1; 272673bf9235SOphir Munk } 272773bf9235SOphir Munk 272873bf9235SOphir Munk /** 2729ab27cdd9SOphir Munk * Remove a MAC address from device 2730ab27cdd9SOphir Munk * 2731ab27cdd9SOphir Munk * @param dev 2732ab27cdd9SOphir Munk * Pointer to Ethernet device structure. 2733ab27cdd9SOphir Munk * @param index 2734ab27cdd9SOphir Munk * MAC address index. 2735ab27cdd9SOphir Munk */ 2736ab27cdd9SOphir Munk void 2737ab27cdd9SOphir Munk mlx5_os_mac_addr_remove(struct rte_eth_dev *dev, uint32_t index) 2738ab27cdd9SOphir Munk { 2739ab27cdd9SOphir Munk struct mlx5_priv *priv = dev->data->dev_private; 274087af0d1eSMichael Baum const int vf = priv->sh->dev_cap.vf; 2741ab27cdd9SOphir Munk 2742ab27cdd9SOphir Munk if (vf) 2743ab27cdd9SOphir Munk mlx5_nl_mac_addr_remove(priv->nl_socket_route, 2744ab27cdd9SOphir Munk mlx5_ifindex(dev), priv->mac_own, 2745ab27cdd9SOphir Munk &dev->data->mac_addrs[index], index); 2746ab27cdd9SOphir Munk } 2747ab27cdd9SOphir Munk 2748ab27cdd9SOphir Munk /** 2749ab27cdd9SOphir Munk * Adds a MAC address to the device 2750ab27cdd9SOphir Munk * 2751ab27cdd9SOphir Munk * @param dev 2752ab27cdd9SOphir Munk * Pointer to Ethernet device structure. 2753ab27cdd9SOphir Munk * @param mac_addr 2754ab27cdd9SOphir Munk * MAC address to register. 2755ab27cdd9SOphir Munk * @param index 2756ab27cdd9SOphir Munk * MAC address index. 2757ab27cdd9SOphir Munk * 2758ab27cdd9SOphir Munk * @return 2759ab27cdd9SOphir Munk * 0 on success, a negative errno value otherwise 2760ab27cdd9SOphir Munk */ 2761ab27cdd9SOphir Munk int 2762ab27cdd9SOphir Munk mlx5_os_mac_addr_add(struct rte_eth_dev *dev, struct rte_ether_addr *mac, 2763ab27cdd9SOphir Munk uint32_t index) 2764ab27cdd9SOphir Munk { 2765ab27cdd9SOphir Munk struct mlx5_priv *priv = dev->data->dev_private; 276687af0d1eSMichael Baum const int vf = priv->sh->dev_cap.vf; 2767ab27cdd9SOphir Munk int ret = 0; 2768ab27cdd9SOphir Munk 2769ab27cdd9SOphir Munk if (vf) 2770ab27cdd9SOphir Munk ret = mlx5_nl_mac_addr_add(priv->nl_socket_route, 2771ab27cdd9SOphir Munk mlx5_ifindex(dev), priv->mac_own, 2772ab27cdd9SOphir Munk mac, index); 2773ab27cdd9SOphir Munk return ret; 2774ab27cdd9SOphir Munk } 2775ab27cdd9SOphir Munk 2776ab27cdd9SOphir Munk /** 2777ab27cdd9SOphir Munk * Modify a VF MAC address 2778ab27cdd9SOphir Munk * 2779ab27cdd9SOphir Munk * @param priv 2780ab27cdd9SOphir Munk * Pointer to device private data. 2781ab27cdd9SOphir Munk * @param mac_addr 2782ab27cdd9SOphir Munk * MAC address to modify into. 2783ab27cdd9SOphir Munk * @param iface_idx 2784ab27cdd9SOphir Munk * Net device interface index 2785ab27cdd9SOphir Munk * @param vf_index 2786ab27cdd9SOphir Munk * VF index 2787ab27cdd9SOphir Munk * 2788ab27cdd9SOphir Munk * @return 2789ab27cdd9SOphir Munk * 0 on success, a negative errno value otherwise 2790ab27cdd9SOphir Munk */ 2791ab27cdd9SOphir Munk int 2792ab27cdd9SOphir Munk mlx5_os_vf_mac_addr_modify(struct mlx5_priv *priv, 2793ab27cdd9SOphir Munk unsigned int iface_idx, 2794ab27cdd9SOphir Munk struct rte_ether_addr *mac_addr, 2795ab27cdd9SOphir Munk int vf_index) 2796ab27cdd9SOphir Munk { 2797ab27cdd9SOphir Munk return mlx5_nl_vf_mac_addr_modify 2798ab27cdd9SOphir Munk (priv->nl_socket_route, iface_idx, mac_addr, vf_index); 2799ab27cdd9SOphir Munk } 2800ab27cdd9SOphir Munk 28014d18abd1SOphir Munk /** 28024d18abd1SOphir Munk * Set device promiscuous mode 28034d18abd1SOphir Munk * 28044d18abd1SOphir Munk * @param dev 28054d18abd1SOphir Munk * Pointer to Ethernet device structure. 28064d18abd1SOphir Munk * @param enable 28074d18abd1SOphir Munk * 0 - promiscuous is disabled, otherwise - enabled 28084d18abd1SOphir Munk * 28094d18abd1SOphir Munk * @return 28104d18abd1SOphir Munk * 0 on success, a negative error value otherwise 28114d18abd1SOphir Munk */ 28124d18abd1SOphir Munk int 28134d18abd1SOphir Munk mlx5_os_set_promisc(struct rte_eth_dev *dev, int enable) 28144d18abd1SOphir Munk { 28154d18abd1SOphir Munk struct mlx5_priv *priv = dev->data->dev_private; 28164d18abd1SOphir Munk 28174d18abd1SOphir Munk return mlx5_nl_promisc(priv->nl_socket_route, 28184d18abd1SOphir Munk mlx5_ifindex(dev), !!enable); 28194d18abd1SOphir Munk } 28204d18abd1SOphir Munk 28214d18abd1SOphir Munk /** 28224d18abd1SOphir Munk * Set device promiscuous mode 28234d18abd1SOphir Munk * 28244d18abd1SOphir Munk * @param dev 28254d18abd1SOphir Munk * Pointer to Ethernet device structure. 28264d18abd1SOphir Munk * @param enable 28274d18abd1SOphir Munk * 0 - all multicase is disabled, otherwise - enabled 28284d18abd1SOphir Munk * 28294d18abd1SOphir Munk * @return 28304d18abd1SOphir Munk * 0 on success, a negative error value otherwise 28314d18abd1SOphir Munk */ 28324d18abd1SOphir Munk int 28334d18abd1SOphir Munk mlx5_os_set_allmulti(struct rte_eth_dev *dev, int enable) 28344d18abd1SOphir Munk { 28354d18abd1SOphir Munk struct mlx5_priv *priv = dev->data->dev_private; 28364d18abd1SOphir Munk 28374d18abd1SOphir Munk return mlx5_nl_allmulti(priv->nl_socket_route, 28384d18abd1SOphir Munk mlx5_ifindex(dev), !!enable); 28394d18abd1SOphir Munk } 28404d18abd1SOphir Munk 2841f00f6562SOphir Munk /** 2842f00f6562SOphir Munk * Flush device MAC addresses 2843f00f6562SOphir Munk * 2844f00f6562SOphir Munk * @param dev 2845f00f6562SOphir Munk * Pointer to Ethernet device structure. 2846f00f6562SOphir Munk * 2847f00f6562SOphir Munk */ 2848f00f6562SOphir Munk void 2849f00f6562SOphir Munk mlx5_os_mac_addr_flush(struct rte_eth_dev *dev) 2850f00f6562SOphir Munk { 2851f00f6562SOphir Munk struct mlx5_priv *priv = dev->data->dev_private; 2852f00f6562SOphir Munk 2853f00f6562SOphir Munk mlx5_nl_mac_addr_flush(priv->nl_socket_route, mlx5_ifindex(dev), 2854f00f6562SOphir Munk dev->data->mac_addrs, 2855f00f6562SOphir Munk MLX5_MAX_MAC_ADDRESSES, priv->mac_own); 2856f00f6562SOphir Munk } 2857