xref: /dpdk/drivers/net/mlx5/linux/mlx5_os.c (revision 3ea12cad7165facd6bc8c4fa1cbc734ccbc71d2b)
1f44b09f9SOphir Munk /* SPDX-License-Identifier: BSD-3-Clause
2f44b09f9SOphir Munk  * Copyright 2015 6WIND S.A.
3f44b09f9SOphir Munk  * Copyright 2020 Mellanox Technologies, Ltd
4f44b09f9SOphir Munk  */
5f44b09f9SOphir Munk 
6f44b09f9SOphir Munk #include <stddef.h>
7f44b09f9SOphir Munk #include <unistd.h>
8f44b09f9SOphir Munk #include <string.h>
9f44b09f9SOphir Munk #include <stdint.h>
10f44b09f9SOphir Munk #include <stdlib.h>
11f44b09f9SOphir Munk #include <errno.h>
12f44b09f9SOphir Munk #include <net/if.h>
13f44b09f9SOphir Munk #include <linux/rtnetlink.h>
1473bf9235SOphir Munk #include <linux/sockios.h>
1573bf9235SOphir Munk #include <linux/ethtool.h>
16f44b09f9SOphir Munk #include <fcntl.h>
17f44b09f9SOphir Munk 
18f44b09f9SOphir Munk #include <rte_malloc.h>
19f44b09f9SOphir Munk #include <rte_ethdev_driver.h>
20f44b09f9SOphir Munk #include <rte_ethdev_pci.h>
21f44b09f9SOphir Munk #include <rte_pci.h>
22f44b09f9SOphir Munk #include <rte_bus_pci.h>
23f44b09f9SOphir Munk #include <rte_common.h>
24f44b09f9SOphir Munk #include <rte_kvargs.h>
25f44b09f9SOphir Munk #include <rte_rwlock.h>
26f44b09f9SOphir Munk #include <rte_spinlock.h>
27f44b09f9SOphir Munk #include <rte_string_fns.h>
28f44b09f9SOphir Munk #include <rte_alarm.h>
292aba9fc7SOphir Munk #include <rte_eal_paging.h>
30f44b09f9SOphir Munk 
31f44b09f9SOphir Munk #include <mlx5_glue.h>
32f44b09f9SOphir Munk #include <mlx5_devx_cmds.h>
33f44b09f9SOphir Munk #include <mlx5_common.h>
342eb4d010SOphir Munk #include <mlx5_common_mp.h>
35d5ed8aa9SOphir Munk #include <mlx5_common_mr.h>
365522da6bSSuanming Mou #include <mlx5_malloc.h>
37f44b09f9SOphir Munk 
38f44b09f9SOphir Munk #include "mlx5_defs.h"
39f44b09f9SOphir Munk #include "mlx5.h"
40391b8bccSOphir Munk #include "mlx5_common_os.h"
41f44b09f9SOphir Munk #include "mlx5_utils.h"
42f44b09f9SOphir Munk #include "mlx5_rxtx.h"
43f44b09f9SOphir Munk #include "mlx5_autoconf.h"
44f44b09f9SOphir Munk #include "mlx5_mr.h"
45f44b09f9SOphir Munk #include "mlx5_flow.h"
46f44b09f9SOphir Munk #include "rte_pmd_mlx5.h"
474f96d913SOphir Munk #include "mlx5_verbs.h"
48f00f6562SOphir Munk #include "mlx5_nl.h"
496deb19e1SMichael Baum #include "mlx5_devx.h"
50f44b09f9SOphir Munk 
512eb4d010SOphir Munk #define MLX5_TAGS_HLIST_ARRAY_SIZE 8192
522eb4d010SOphir Munk 
532eb4d010SOphir Munk #ifndef HAVE_IBV_MLX5_MOD_MPW
542eb4d010SOphir Munk #define MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED (1 << 2)
552eb4d010SOphir Munk #define MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW (1 << 3)
562eb4d010SOphir Munk #endif
572eb4d010SOphir Munk 
582eb4d010SOphir Munk #ifndef HAVE_IBV_MLX5_MOD_CQE_128B_COMP
592eb4d010SOphir Munk #define MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP (1 << 4)
602eb4d010SOphir Munk #endif
612eb4d010SOphir Munk 
622e86c4e5SOphir Munk static const char *MZ_MLX5_PMD_SHARED_DATA = "mlx5_pmd_shared_data";
632e86c4e5SOphir Munk 
642e86c4e5SOphir Munk /* Spinlock for mlx5_shared_data allocation. */
652e86c4e5SOphir Munk static rte_spinlock_t mlx5_shared_data_lock = RTE_SPINLOCK_INITIALIZER;
662e86c4e5SOphir Munk 
672e86c4e5SOphir Munk /* Process local data for secondary processes. */
682e86c4e5SOphir Munk static struct mlx5_local_data mlx5_local_data;
692e86c4e5SOphir Munk 
70f44b09f9SOphir Munk /**
7108d1838fSDekel Peled  * Set the completion channel file descriptor interrupt as non-blocking.
7208d1838fSDekel Peled  *
7308d1838fSDekel Peled  * @param[in] rxq_obj
7408d1838fSDekel Peled  *   Pointer to RQ channel object, which includes the channel fd
7508d1838fSDekel Peled  *
7608d1838fSDekel Peled  * @param[out] fd
7708d1838fSDekel Peled  *   The file descriptor (representing the intetrrupt) used in this channel.
7808d1838fSDekel Peled  *
7908d1838fSDekel Peled  * @return
8008d1838fSDekel Peled  *   0 on successfully setting the fd to non-blocking, non-zero otherwise.
8108d1838fSDekel Peled  */
8208d1838fSDekel Peled int
8308d1838fSDekel Peled mlx5_os_set_nonblock_channel_fd(int fd)
8408d1838fSDekel Peled {
8508d1838fSDekel Peled 	int flags;
8608d1838fSDekel Peled 
8708d1838fSDekel Peled 	flags = fcntl(fd, F_GETFL);
8808d1838fSDekel Peled 	return fcntl(fd, F_SETFL, flags | O_NONBLOCK);
8908d1838fSDekel Peled }
9008d1838fSDekel Peled 
9108d1838fSDekel Peled /**
92e85f623eSOphir Munk  * Get mlx5 device attributes. The glue function query_device_ex() is called
93e85f623eSOphir Munk  * with out parameter of type 'struct ibv_device_attr_ex *'. Then fill in mlx5
94e85f623eSOphir Munk  * device attributes from the glue out parameter.
95e85f623eSOphir Munk  *
96e85f623eSOphir Munk  * @param dev
97e85f623eSOphir Munk  *   Pointer to ibv context.
98e85f623eSOphir Munk  *
99e85f623eSOphir Munk  * @param device_attr
100e85f623eSOphir Munk  *   Pointer to mlx5 device attributes.
101e85f623eSOphir Munk  *
102e85f623eSOphir Munk  * @return
103e85f623eSOphir Munk  *   0 on success, non zero error number otherwise
104e85f623eSOphir Munk  */
105e85f623eSOphir Munk int
106e85f623eSOphir Munk mlx5_os_get_dev_attr(void *ctx, struct mlx5_dev_attr *device_attr)
107e85f623eSOphir Munk {
108e85f623eSOphir Munk 	int err;
109e85f623eSOphir Munk 	struct ibv_device_attr_ex attr_ex;
110e85f623eSOphir Munk 	memset(device_attr, 0, sizeof(*device_attr));
111e85f623eSOphir Munk 	err = mlx5_glue->query_device_ex(ctx, NULL, &attr_ex);
112e85f623eSOphir Munk 	if (err)
113e85f623eSOphir Munk 		return err;
114e85f623eSOphir Munk 
115e85f623eSOphir Munk 	device_attr->device_cap_flags_ex = attr_ex.device_cap_flags_ex;
116e85f623eSOphir Munk 	device_attr->max_qp_wr = attr_ex.orig_attr.max_qp_wr;
117e85f623eSOphir Munk 	device_attr->max_sge = attr_ex.orig_attr.max_sge;
118e85f623eSOphir Munk 	device_attr->max_cq = attr_ex.orig_attr.max_cq;
119e85f623eSOphir Munk 	device_attr->max_qp = attr_ex.orig_attr.max_qp;
120e85f623eSOphir Munk 	device_attr->raw_packet_caps = attr_ex.raw_packet_caps;
121e85f623eSOphir Munk 	device_attr->max_rwq_indirection_table_size =
122e85f623eSOphir Munk 		attr_ex.rss_caps.max_rwq_indirection_table_size;
123e85f623eSOphir Munk 	device_attr->max_tso = attr_ex.tso_caps.max_tso;
124e85f623eSOphir Munk 	device_attr->tso_supported_qpts = attr_ex.tso_caps.supported_qpts;
125e85f623eSOphir Munk 
126e85f623eSOphir Munk 	struct mlx5dv_context dv_attr = { .comp_mask = 0 };
127e85f623eSOphir Munk 	err = mlx5_glue->dv_query_device(ctx, &dv_attr);
128e85f623eSOphir Munk 	if (err)
129e85f623eSOphir Munk 		return err;
130e85f623eSOphir Munk 
131e85f623eSOphir Munk 	device_attr->flags = dv_attr.flags;
132e85f623eSOphir Munk 	device_attr->comp_mask = dv_attr.comp_mask;
133e85f623eSOphir Munk #ifdef HAVE_IBV_MLX5_MOD_SWP
134e85f623eSOphir Munk 	device_attr->sw_parsing_offloads =
135e85f623eSOphir Munk 		dv_attr.sw_parsing_caps.sw_parsing_offloads;
136e85f623eSOphir Munk #endif
137e85f623eSOphir Munk 	device_attr->min_single_stride_log_num_of_bytes =
138e85f623eSOphir Munk 		dv_attr.striding_rq_caps.min_single_stride_log_num_of_bytes;
139e85f623eSOphir Munk 	device_attr->max_single_stride_log_num_of_bytes =
140e85f623eSOphir Munk 		dv_attr.striding_rq_caps.max_single_stride_log_num_of_bytes;
141e85f623eSOphir Munk 	device_attr->min_single_wqe_log_num_of_strides =
142e85f623eSOphir Munk 		dv_attr.striding_rq_caps.min_single_wqe_log_num_of_strides;
143e85f623eSOphir Munk 	device_attr->max_single_wqe_log_num_of_strides =
144e85f623eSOphir Munk 		dv_attr.striding_rq_caps.max_single_wqe_log_num_of_strides;
145e85f623eSOphir Munk 	device_attr->stride_supported_qpts =
146e85f623eSOphir Munk 		dv_attr.striding_rq_caps.supported_qpts;
147e85f623eSOphir Munk #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT
148e85f623eSOphir Munk 	device_attr->tunnel_offloads_caps = dv_attr.tunnel_offloads_caps;
149e85f623eSOphir Munk #endif
150e85f623eSOphir Munk 
151e85f623eSOphir Munk 	return err;
152e85f623eSOphir Munk }
1532eb4d010SOphir Munk 
1542eb4d010SOphir Munk /**
1552eb4d010SOphir Munk  * Verbs callback to allocate a memory. This function should allocate the space
1562eb4d010SOphir Munk  * according to the size provided residing inside a huge page.
1572eb4d010SOphir Munk  * Please note that all allocation must respect the alignment from libmlx5
1582aba9fc7SOphir Munk  * (i.e. currently rte_mem_page_size()).
1592eb4d010SOphir Munk  *
1602eb4d010SOphir Munk  * @param[in] size
1612eb4d010SOphir Munk  *   The size in bytes of the memory to allocate.
1622eb4d010SOphir Munk  * @param[in] data
1632eb4d010SOphir Munk  *   A pointer to the callback data.
1642eb4d010SOphir Munk  *
1652eb4d010SOphir Munk  * @return
1662eb4d010SOphir Munk  *   Allocated buffer, NULL otherwise and rte_errno is set.
1672eb4d010SOphir Munk  */
1682eb4d010SOphir Munk static void *
1692eb4d010SOphir Munk mlx5_alloc_verbs_buf(size_t size, void *data)
1702eb4d010SOphir Munk {
1712eb4d010SOphir Munk 	struct mlx5_priv *priv = data;
1722eb4d010SOphir Munk 	void *ret;
1732eb4d010SOphir Munk 	unsigned int socket = SOCKET_ID_ANY;
1742aba9fc7SOphir Munk 	size_t alignment = rte_mem_page_size();
1752aba9fc7SOphir Munk 	if (alignment == (size_t)-1) {
1762aba9fc7SOphir Munk 		DRV_LOG(ERR, "Failed to get mem page size");
1772aba9fc7SOphir Munk 		rte_errno = ENOMEM;
1782aba9fc7SOphir Munk 		return NULL;
1792aba9fc7SOphir Munk 	}
1802eb4d010SOphir Munk 
1812eb4d010SOphir Munk 	if (priv->verbs_alloc_ctx.type == MLX5_VERBS_ALLOC_TYPE_TX_QUEUE) {
1822eb4d010SOphir Munk 		const struct mlx5_txq_ctrl *ctrl = priv->verbs_alloc_ctx.obj;
1832eb4d010SOphir Munk 
1842eb4d010SOphir Munk 		socket = ctrl->socket;
1852eb4d010SOphir Munk 	} else if (priv->verbs_alloc_ctx.type ==
1862eb4d010SOphir Munk 		   MLX5_VERBS_ALLOC_TYPE_RX_QUEUE) {
1872eb4d010SOphir Munk 		const struct mlx5_rxq_ctrl *ctrl = priv->verbs_alloc_ctx.obj;
1882eb4d010SOphir Munk 
1892eb4d010SOphir Munk 		socket = ctrl->socket;
1902eb4d010SOphir Munk 	}
1912eb4d010SOphir Munk 	MLX5_ASSERT(data != NULL);
1922175c4dcSSuanming Mou 	ret = mlx5_malloc(0, size, alignment, socket);
1932eb4d010SOphir Munk 	if (!ret && size)
1942eb4d010SOphir Munk 		rte_errno = ENOMEM;
1952eb4d010SOphir Munk 	return ret;
1962eb4d010SOphir Munk }
1972eb4d010SOphir Munk 
1982eb4d010SOphir Munk /**
1992eb4d010SOphir Munk  * Verbs callback to free a memory.
2002eb4d010SOphir Munk  *
2012eb4d010SOphir Munk  * @param[in] ptr
2022eb4d010SOphir Munk  *   A pointer to the memory to free.
2032eb4d010SOphir Munk  * @param[in] data
2042eb4d010SOphir Munk  *   A pointer to the callback data.
2052eb4d010SOphir Munk  */
2062eb4d010SOphir Munk static void
2072eb4d010SOphir Munk mlx5_free_verbs_buf(void *ptr, void *data __rte_unused)
2082eb4d010SOphir Munk {
2092eb4d010SOphir Munk 	MLX5_ASSERT(data != NULL);
2102175c4dcSSuanming Mou 	mlx5_free(ptr);
2112eb4d010SOphir Munk }
2122eb4d010SOphir Munk 
2132eb4d010SOphir Munk /**
2142eb4d010SOphir Munk  * Initialize DR related data within private structure.
2152eb4d010SOphir Munk  * Routine checks the reference counter and does actual
2162eb4d010SOphir Munk  * resources creation/initialization only if counter is zero.
2172eb4d010SOphir Munk  *
2182eb4d010SOphir Munk  * @param[in] priv
2192eb4d010SOphir Munk  *   Pointer to the private device data structure.
2202eb4d010SOphir Munk  *
2212eb4d010SOphir Munk  * @return
2222eb4d010SOphir Munk  *   Zero on success, positive error code otherwise.
2232eb4d010SOphir Munk  */
2242eb4d010SOphir Munk static int
2252eb4d010SOphir Munk mlx5_alloc_shared_dr(struct mlx5_priv *priv)
2262eb4d010SOphir Munk {
2272eb4d010SOphir Munk 	struct mlx5_dev_ctx_shared *sh = priv->sh;
228291140c6SSuanming Mou 	char s[MLX5_HLIST_NAMESIZE] __rte_unused;
22916dbba25SXueming Li 	int err;
2302eb4d010SOphir Munk 
23116dbba25SXueming Li 	MLX5_ASSERT(sh && sh->refcnt);
23216dbba25SXueming Li 	if (sh->refcnt > 1)
23316dbba25SXueming Li 		return 0;
2342eb4d010SOphir Munk 	err = mlx5_alloc_table_hash_list(priv);
2352eb4d010SOphir Munk 	if (err)
236291140c6SSuanming Mou 		goto error;
237291140c6SSuanming Mou 	/* The resources below are only valid with DV support. */
238291140c6SSuanming Mou #ifdef HAVE_IBV_FLOW_DV_SUPPORT
2390fd5f82aSXueming Li 	/* Init port id action cache list. */
2400fd5f82aSXueming Li 	snprintf(s, sizeof(s), "%s_port_id_action_cache", sh->ibdev_name);
2410fd5f82aSXueming Li 	mlx5_cache_list_init(&sh->port_id_action_list, s, 0, sh,
2420fd5f82aSXueming Li 			     flow_dv_port_id_create_cb,
2430fd5f82aSXueming Li 			     flow_dv_port_id_match_cb,
2440fd5f82aSXueming Li 			     flow_dv_port_id_remove_cb);
2453422af2aSXueming Li 	/* Init push vlan action cache list. */
2463422af2aSXueming Li 	snprintf(s, sizeof(s), "%s_push_vlan_action_cache", sh->ibdev_name);
2473422af2aSXueming Li 	mlx5_cache_list_init(&sh->push_vlan_action_list, s, 0, sh,
2483422af2aSXueming Li 			     flow_dv_push_vlan_create_cb,
2493422af2aSXueming Li 			     flow_dv_push_vlan_match_cb,
2503422af2aSXueming Li 			     flow_dv_push_vlan_remove_cb);
25119784141SSuanming Mou 	/* Init sample action cache list. */
25219784141SSuanming Mou 	snprintf(s, sizeof(s), "%s_sample_action_cache", sh->ibdev_name);
25301c05ee0SSuanming Mou 	mlx5_cache_list_init(&sh->sample_action_list, s, 0, sh,
25419784141SSuanming Mou 			     flow_dv_sample_create_cb,
25519784141SSuanming Mou 			     flow_dv_sample_match_cb,
25619784141SSuanming Mou 			     flow_dv_sample_remove_cb);
25719784141SSuanming Mou 	/* Init dest array action cache list. */
25819784141SSuanming Mou 	snprintf(s, sizeof(s), "%s_dest_array_cache", sh->ibdev_name);
25901c05ee0SSuanming Mou 	mlx5_cache_list_init(&sh->dest_array_list, s, 0, sh,
26019784141SSuanming Mou 			     flow_dv_dest_array_create_cb,
26119784141SSuanming Mou 			     flow_dv_dest_array_match_cb,
26219784141SSuanming Mou 			     flow_dv_dest_array_remove_cb);
2632eb4d010SOphir Munk 	/* Create tags hash list table. */
2642eb4d010SOphir Munk 	snprintf(s, sizeof(s), "%s_tags", sh->ibdev_name);
265e69a5922SXueming Li 	sh->tag_table = mlx5_hlist_create(s, MLX5_TAGS_HLIST_ARRAY_SIZE, 0,
266fe3f8c52SXueming Li 					  MLX5_HLIST_WRITE_MOST,
267fe3f8c52SXueming Li 					  flow_dv_tag_create_cb, NULL,
268fe3f8c52SXueming Li 					  flow_dv_tag_remove_cb);
2692eb4d010SOphir Munk 	if (!sh->tag_table) {
27063783b01SDavid Marchand 		DRV_LOG(ERR, "tags with hash creation failed.");
2712eb4d010SOphir Munk 		err = ENOMEM;
2722eb4d010SOphir Munk 		goto error;
2732eb4d010SOphir Munk 	}
274fe3f8c52SXueming Li 	sh->tag_table->ctx = sh;
2753fe88961SSuanming Mou 	snprintf(s, sizeof(s), "%s_hdr_modify", sh->ibdev_name);
276e69a5922SXueming Li 	sh->modify_cmds = mlx5_hlist_create(s, MLX5_FLOW_HDR_MODIFY_HTABLE_SZ,
27716a7dbc4SXueming Li 					    0, MLX5_HLIST_WRITE_MOST |
27816a7dbc4SXueming Li 					    MLX5_HLIST_DIRECT_KEY,
27916a7dbc4SXueming Li 					    flow_dv_modify_create_cb,
28016a7dbc4SXueming Li 					    flow_dv_modify_match_cb,
28116a7dbc4SXueming Li 					    flow_dv_modify_remove_cb);
2823fe88961SSuanming Mou 	if (!sh->modify_cmds) {
2833fe88961SSuanming Mou 		DRV_LOG(ERR, "hdr modify hash creation failed");
2843fe88961SSuanming Mou 		err = ENOMEM;
2853fe88961SSuanming Mou 		goto error;
2863fe88961SSuanming Mou 	}
28716a7dbc4SXueming Li 	sh->modify_cmds->ctx = sh;
288bf615b07SSuanming Mou 	snprintf(s, sizeof(s), "%s_encaps_decaps", sh->ibdev_name);
289bf615b07SSuanming Mou 	sh->encaps_decaps = mlx5_hlist_create(s,
290e69a5922SXueming Li 					      MLX5_FLOW_ENCAP_DECAP_HTABLE_SZ,
291f961fd49SSuanming Mou 					      0, MLX5_HLIST_DIRECT_KEY |
292f961fd49SSuanming Mou 					      MLX5_HLIST_WRITE_MOST,
293f961fd49SSuanming Mou 					      flow_dv_encap_decap_create_cb,
294f961fd49SSuanming Mou 					      flow_dv_encap_decap_match_cb,
295f961fd49SSuanming Mou 					      flow_dv_encap_decap_remove_cb);
296bf615b07SSuanming Mou 	if (!sh->encaps_decaps) {
297bf615b07SSuanming Mou 		DRV_LOG(ERR, "encap decap hash creation failed");
298bf615b07SSuanming Mou 		err = ENOMEM;
299bf615b07SSuanming Mou 		goto error;
300bf615b07SSuanming Mou 	}
301f961fd49SSuanming Mou 	sh->encaps_decaps->ctx = sh;
302291140c6SSuanming Mou #endif
3032eb4d010SOphir Munk #ifdef HAVE_MLX5DV_DR
3042eb4d010SOphir Munk 	void *domain;
3052eb4d010SOphir Munk 
3062eb4d010SOphir Munk 	/* Reference counter is zero, we should initialize structures. */
3072eb4d010SOphir Munk 	domain = mlx5_glue->dr_create_domain(sh->ctx,
3082eb4d010SOphir Munk 					     MLX5DV_DR_DOMAIN_TYPE_NIC_RX);
3092eb4d010SOphir Munk 	if (!domain) {
3102eb4d010SOphir Munk 		DRV_LOG(ERR, "ingress mlx5dv_dr_create_domain failed");
3112eb4d010SOphir Munk 		err = errno;
3122eb4d010SOphir Munk 		goto error;
3132eb4d010SOphir Munk 	}
3142eb4d010SOphir Munk 	sh->rx_domain = domain;
3152eb4d010SOphir Munk 	domain = mlx5_glue->dr_create_domain(sh->ctx,
3162eb4d010SOphir Munk 					     MLX5DV_DR_DOMAIN_TYPE_NIC_TX);
3172eb4d010SOphir Munk 	if (!domain) {
3182eb4d010SOphir Munk 		DRV_LOG(ERR, "egress mlx5dv_dr_create_domain failed");
3192eb4d010SOphir Munk 		err = errno;
3202eb4d010SOphir Munk 		goto error;
3212eb4d010SOphir Munk 	}
3222eb4d010SOphir Munk 	sh->tx_domain = domain;
3232eb4d010SOphir Munk #ifdef HAVE_MLX5DV_DR_ESWITCH
3242eb4d010SOphir Munk 	if (priv->config.dv_esw_en) {
3252eb4d010SOphir Munk 		domain  = mlx5_glue->dr_create_domain
3262eb4d010SOphir Munk 			(sh->ctx, MLX5DV_DR_DOMAIN_TYPE_FDB);
3272eb4d010SOphir Munk 		if (!domain) {
3282eb4d010SOphir Munk 			DRV_LOG(ERR, "FDB mlx5dv_dr_create_domain failed");
3292eb4d010SOphir Munk 			err = errno;
3302eb4d010SOphir Munk 			goto error;
3312eb4d010SOphir Munk 		}
3322eb4d010SOphir Munk 		sh->fdb_domain = domain;
3332eb4d010SOphir Munk 		sh->esw_drop_action = mlx5_glue->dr_create_flow_action_drop();
3342eb4d010SOphir Munk 	}
3352eb4d010SOphir Munk #endif
3364ec6360dSGregory Etelson 	if (!sh->tunnel_hub)
3374ec6360dSGregory Etelson 		err = mlx5_alloc_tunnel_hub(sh);
3384ec6360dSGregory Etelson 	if (err) {
3394ec6360dSGregory Etelson 		DRV_LOG(ERR, "mlx5_alloc_tunnel_hub failed err=%d", err);
3404ec6360dSGregory Etelson 		goto error;
3414ec6360dSGregory Etelson 	}
3422eb4d010SOphir Munk 	if (priv->config.reclaim_mode == MLX5_RCM_AGGR) {
3432eb4d010SOphir Munk 		mlx5_glue->dr_reclaim_domain_memory(sh->rx_domain, 1);
3442eb4d010SOphir Munk 		mlx5_glue->dr_reclaim_domain_memory(sh->tx_domain, 1);
3452eb4d010SOphir Munk 		if (sh->fdb_domain)
3462eb4d010SOphir Munk 			mlx5_glue->dr_reclaim_domain_memory(sh->fdb_domain, 1);
3472eb4d010SOphir Munk 	}
3482eb4d010SOphir Munk 	sh->pop_vlan_action = mlx5_glue->dr_create_flow_action_pop_vlan();
3492eb4d010SOphir Munk #endif /* HAVE_MLX5DV_DR */
350b80726dcSSuanming Mou 	sh->default_miss_action =
351b80726dcSSuanming Mou 			mlx5_glue->dr_create_flow_action_default_miss();
352b80726dcSSuanming Mou 	if (!sh->default_miss_action)
353b80726dcSSuanming Mou 		DRV_LOG(WARNING, "Default miss action is not supported.");
3542eb4d010SOphir Munk 	return 0;
3552eb4d010SOphir Munk error:
3562eb4d010SOphir Munk 	/* Rollback the created objects. */
3572eb4d010SOphir Munk 	if (sh->rx_domain) {
3582eb4d010SOphir Munk 		mlx5_glue->dr_destroy_domain(sh->rx_domain);
3592eb4d010SOphir Munk 		sh->rx_domain = NULL;
3602eb4d010SOphir Munk 	}
3612eb4d010SOphir Munk 	if (sh->tx_domain) {
3622eb4d010SOphir Munk 		mlx5_glue->dr_destroy_domain(sh->tx_domain);
3632eb4d010SOphir Munk 		sh->tx_domain = NULL;
3642eb4d010SOphir Munk 	}
3652eb4d010SOphir Munk 	if (sh->fdb_domain) {
3662eb4d010SOphir Munk 		mlx5_glue->dr_destroy_domain(sh->fdb_domain);
3672eb4d010SOphir Munk 		sh->fdb_domain = NULL;
3682eb4d010SOphir Munk 	}
3692eb4d010SOphir Munk 	if (sh->esw_drop_action) {
3702eb4d010SOphir Munk 		mlx5_glue->destroy_flow_action(sh->esw_drop_action);
3712eb4d010SOphir Munk 		sh->esw_drop_action = NULL;
3722eb4d010SOphir Munk 	}
3732eb4d010SOphir Munk 	if (sh->pop_vlan_action) {
3742eb4d010SOphir Munk 		mlx5_glue->destroy_flow_action(sh->pop_vlan_action);
3752eb4d010SOphir Munk 		sh->pop_vlan_action = NULL;
3762eb4d010SOphir Munk 	}
377bf615b07SSuanming Mou 	if (sh->encaps_decaps) {
378e69a5922SXueming Li 		mlx5_hlist_destroy(sh->encaps_decaps);
379bf615b07SSuanming Mou 		sh->encaps_decaps = NULL;
380bf615b07SSuanming Mou 	}
3813fe88961SSuanming Mou 	if (sh->modify_cmds) {
382e69a5922SXueming Li 		mlx5_hlist_destroy(sh->modify_cmds);
3833fe88961SSuanming Mou 		sh->modify_cmds = NULL;
3843fe88961SSuanming Mou 	}
3852eb4d010SOphir Munk 	if (sh->tag_table) {
3862eb4d010SOphir Munk 		/* tags should be destroyed with flow before. */
387e69a5922SXueming Li 		mlx5_hlist_destroy(sh->tag_table);
3882eb4d010SOphir Munk 		sh->tag_table = NULL;
3892eb4d010SOphir Munk 	}
3904ec6360dSGregory Etelson 	if (sh->tunnel_hub) {
3914ec6360dSGregory Etelson 		mlx5_release_tunnel_hub(sh, priv->dev_port);
3924ec6360dSGregory Etelson 		sh->tunnel_hub = NULL;
3934ec6360dSGregory Etelson 	}
3942eb4d010SOphir Munk 	mlx5_free_table_hash_list(priv);
3952eb4d010SOphir Munk 	return err;
3962eb4d010SOphir Munk }
3972eb4d010SOphir Munk 
3982eb4d010SOphir Munk /**
3992eb4d010SOphir Munk  * Destroy DR related data within private structure.
4002eb4d010SOphir Munk  *
4012eb4d010SOphir Munk  * @param[in] priv
4022eb4d010SOphir Munk  *   Pointer to the private device data structure.
4032eb4d010SOphir Munk  */
4042eb4d010SOphir Munk void
4052eb4d010SOphir Munk mlx5_os_free_shared_dr(struct mlx5_priv *priv)
4062eb4d010SOphir Munk {
40716dbba25SXueming Li 	struct mlx5_dev_ctx_shared *sh = priv->sh;
4082eb4d010SOphir Munk 
40916dbba25SXueming Li 	MLX5_ASSERT(sh && sh->refcnt);
41016dbba25SXueming Li 	if (sh->refcnt > 1)
4112eb4d010SOphir Munk 		return;
4122eb4d010SOphir Munk #ifdef HAVE_MLX5DV_DR
4132eb4d010SOphir Munk 	if (sh->rx_domain) {
4142eb4d010SOphir Munk 		mlx5_glue->dr_destroy_domain(sh->rx_domain);
4152eb4d010SOphir Munk 		sh->rx_domain = NULL;
4162eb4d010SOphir Munk 	}
4172eb4d010SOphir Munk 	if (sh->tx_domain) {
4182eb4d010SOphir Munk 		mlx5_glue->dr_destroy_domain(sh->tx_domain);
4192eb4d010SOphir Munk 		sh->tx_domain = NULL;
4202eb4d010SOphir Munk 	}
4212eb4d010SOphir Munk #ifdef HAVE_MLX5DV_DR_ESWITCH
4222eb4d010SOphir Munk 	if (sh->fdb_domain) {
4232eb4d010SOphir Munk 		mlx5_glue->dr_destroy_domain(sh->fdb_domain);
4242eb4d010SOphir Munk 		sh->fdb_domain = NULL;
4252eb4d010SOphir Munk 	}
4262eb4d010SOphir Munk 	if (sh->esw_drop_action) {
4272eb4d010SOphir Munk 		mlx5_glue->destroy_flow_action(sh->esw_drop_action);
4282eb4d010SOphir Munk 		sh->esw_drop_action = NULL;
4292eb4d010SOphir Munk 	}
4302eb4d010SOphir Munk #endif
4312eb4d010SOphir Munk 	if (sh->pop_vlan_action) {
4322eb4d010SOphir Munk 		mlx5_glue->destroy_flow_action(sh->pop_vlan_action);
4332eb4d010SOphir Munk 		sh->pop_vlan_action = NULL;
4342eb4d010SOphir Munk 	}
4352eb4d010SOphir Munk #endif /* HAVE_MLX5DV_DR */
436b80726dcSSuanming Mou 	if (sh->default_miss_action)
437b80726dcSSuanming Mou 		mlx5_glue->destroy_flow_action
438b80726dcSSuanming Mou 				(sh->default_miss_action);
439bf615b07SSuanming Mou 	if (sh->encaps_decaps) {
440e69a5922SXueming Li 		mlx5_hlist_destroy(sh->encaps_decaps);
441bf615b07SSuanming Mou 		sh->encaps_decaps = NULL;
442bf615b07SSuanming Mou 	}
4433fe88961SSuanming Mou 	if (sh->modify_cmds) {
444e69a5922SXueming Li 		mlx5_hlist_destroy(sh->modify_cmds);
4453fe88961SSuanming Mou 		sh->modify_cmds = NULL;
4463fe88961SSuanming Mou 	}
4472eb4d010SOphir Munk 	if (sh->tag_table) {
4482eb4d010SOphir Munk 		/* tags should be destroyed with flow before. */
449e69a5922SXueming Li 		mlx5_hlist_destroy(sh->tag_table);
4502eb4d010SOphir Munk 		sh->tag_table = NULL;
4512eb4d010SOphir Munk 	}
4524ec6360dSGregory Etelson 	if (sh->tunnel_hub) {
4534ec6360dSGregory Etelson 		mlx5_release_tunnel_hub(sh, priv->dev_port);
4544ec6360dSGregory Etelson 		sh->tunnel_hub = NULL;
4554ec6360dSGregory Etelson 	}
4560fd5f82aSXueming Li 	mlx5_cache_list_destroy(&sh->port_id_action_list);
4573422af2aSXueming Li 	mlx5_cache_list_destroy(&sh->push_vlan_action_list);
4582eb4d010SOphir Munk 	mlx5_free_table_hash_list(priv);
4592eb4d010SOphir Munk }
4602eb4d010SOphir Munk 
4612eb4d010SOphir Munk /**
4622e86c4e5SOphir Munk  * Initialize shared data between primary and secondary process.
4632e86c4e5SOphir Munk  *
4642e86c4e5SOphir Munk  * A memzone is reserved by primary process and secondary processes attach to
4652e86c4e5SOphir Munk  * the memzone.
4662e86c4e5SOphir Munk  *
4672e86c4e5SOphir Munk  * @return
4682e86c4e5SOphir Munk  *   0 on success, a negative errno value otherwise and rte_errno is set.
4692e86c4e5SOphir Munk  */
4702e86c4e5SOphir Munk static int
4712e86c4e5SOphir Munk mlx5_init_shared_data(void)
4722e86c4e5SOphir Munk {
4732e86c4e5SOphir Munk 	const struct rte_memzone *mz;
4742e86c4e5SOphir Munk 	int ret = 0;
4752e86c4e5SOphir Munk 
4762e86c4e5SOphir Munk 	rte_spinlock_lock(&mlx5_shared_data_lock);
4772e86c4e5SOphir Munk 	if (mlx5_shared_data == NULL) {
4782e86c4e5SOphir Munk 		if (rte_eal_process_type() == RTE_PROC_PRIMARY) {
4792e86c4e5SOphir Munk 			/* Allocate shared memory. */
4802e86c4e5SOphir Munk 			mz = rte_memzone_reserve(MZ_MLX5_PMD_SHARED_DATA,
4812e86c4e5SOphir Munk 						 sizeof(*mlx5_shared_data),
4822e86c4e5SOphir Munk 						 SOCKET_ID_ANY, 0);
4832e86c4e5SOphir Munk 			if (mz == NULL) {
4842e86c4e5SOphir Munk 				DRV_LOG(ERR,
4852e86c4e5SOphir Munk 					"Cannot allocate mlx5 shared data");
4862e86c4e5SOphir Munk 				ret = -rte_errno;
4872e86c4e5SOphir Munk 				goto error;
4882e86c4e5SOphir Munk 			}
4892e86c4e5SOphir Munk 			mlx5_shared_data = mz->addr;
4902e86c4e5SOphir Munk 			memset(mlx5_shared_data, 0, sizeof(*mlx5_shared_data));
4912e86c4e5SOphir Munk 			rte_spinlock_init(&mlx5_shared_data->lock);
4922e86c4e5SOphir Munk 		} else {
4932e86c4e5SOphir Munk 			/* Lookup allocated shared memory. */
4942e86c4e5SOphir Munk 			mz = rte_memzone_lookup(MZ_MLX5_PMD_SHARED_DATA);
4952e86c4e5SOphir Munk 			if (mz == NULL) {
4962e86c4e5SOphir Munk 				DRV_LOG(ERR,
4972e86c4e5SOphir Munk 					"Cannot attach mlx5 shared data");
4982e86c4e5SOphir Munk 				ret = -rte_errno;
4992e86c4e5SOphir Munk 				goto error;
5002e86c4e5SOphir Munk 			}
5012e86c4e5SOphir Munk 			mlx5_shared_data = mz->addr;
5022e86c4e5SOphir Munk 			memset(&mlx5_local_data, 0, sizeof(mlx5_local_data));
5032e86c4e5SOphir Munk 		}
5042e86c4e5SOphir Munk 	}
5052e86c4e5SOphir Munk error:
5062e86c4e5SOphir Munk 	rte_spinlock_unlock(&mlx5_shared_data_lock);
5072e86c4e5SOphir Munk 	return ret;
5082e86c4e5SOphir Munk }
5092e86c4e5SOphir Munk 
5102e86c4e5SOphir Munk /**
5112e86c4e5SOphir Munk  * PMD global initialization.
5122e86c4e5SOphir Munk  *
5132e86c4e5SOphir Munk  * Independent from individual device, this function initializes global
5142e86c4e5SOphir Munk  * per-PMD data structures distinguishing primary and secondary processes.
5152e86c4e5SOphir Munk  * Hence, each initialization is called once per a process.
5162e86c4e5SOphir Munk  *
5172e86c4e5SOphir Munk  * @return
5182e86c4e5SOphir Munk  *   0 on success, a negative errno value otherwise and rte_errno is set.
5192e86c4e5SOphir Munk  */
5202e86c4e5SOphir Munk static int
5212e86c4e5SOphir Munk mlx5_init_once(void)
5222e86c4e5SOphir Munk {
5232e86c4e5SOphir Munk 	struct mlx5_shared_data *sd;
5242e86c4e5SOphir Munk 	struct mlx5_local_data *ld = &mlx5_local_data;
5252e86c4e5SOphir Munk 	int ret = 0;
5262e86c4e5SOphir Munk 
5272e86c4e5SOphir Munk 	if (mlx5_init_shared_data())
5282e86c4e5SOphir Munk 		return -rte_errno;
5292e86c4e5SOphir Munk 	sd = mlx5_shared_data;
5302e86c4e5SOphir Munk 	MLX5_ASSERT(sd);
5312e86c4e5SOphir Munk 	rte_spinlock_lock(&sd->lock);
5322e86c4e5SOphir Munk 	switch (rte_eal_process_type()) {
5332e86c4e5SOphir Munk 	case RTE_PROC_PRIMARY:
5342e86c4e5SOphir Munk 		if (sd->init_done)
5352e86c4e5SOphir Munk 			break;
5362e86c4e5SOphir Munk 		LIST_INIT(&sd->mem_event_cb_list);
5372e86c4e5SOphir Munk 		rte_rwlock_init(&sd->mem_event_rwlock);
5382e86c4e5SOphir Munk 		rte_mem_event_callback_register("MLX5_MEM_EVENT_CB",
5392e86c4e5SOphir Munk 						mlx5_mr_mem_event_cb, NULL);
5402e86c4e5SOphir Munk 		ret = mlx5_mp_init_primary(MLX5_MP_NAME,
5412e86c4e5SOphir Munk 					   mlx5_mp_os_primary_handle);
5422e86c4e5SOphir Munk 		if (ret)
5432e86c4e5SOphir Munk 			goto out;
5442e86c4e5SOphir Munk 		sd->init_done = true;
5452e86c4e5SOphir Munk 		break;
5462e86c4e5SOphir Munk 	case RTE_PROC_SECONDARY:
5472e86c4e5SOphir Munk 		if (ld->init_done)
5482e86c4e5SOphir Munk 			break;
5492e86c4e5SOphir Munk 		ret = mlx5_mp_init_secondary(MLX5_MP_NAME,
5502e86c4e5SOphir Munk 					     mlx5_mp_os_secondary_handle);
5512e86c4e5SOphir Munk 		if (ret)
5522e86c4e5SOphir Munk 			goto out;
5532e86c4e5SOphir Munk 		++sd->secondary_cnt;
5542e86c4e5SOphir Munk 		ld->init_done = true;
5552e86c4e5SOphir Munk 		break;
5562e86c4e5SOphir Munk 	default:
5572e86c4e5SOphir Munk 		break;
5582e86c4e5SOphir Munk 	}
5592e86c4e5SOphir Munk out:
5602e86c4e5SOphir Munk 	rte_spinlock_unlock(&sd->lock);
5612e86c4e5SOphir Munk 	return ret;
5622e86c4e5SOphir Munk }
5632e86c4e5SOphir Munk 
5642e86c4e5SOphir Munk /**
56586d259ceSMichael Baum  * Create the Tx queue DevX/Verbs object.
56686d259ceSMichael Baum  *
56786d259ceSMichael Baum  * @param dev
56886d259ceSMichael Baum  *   Pointer to Ethernet device.
56986d259ceSMichael Baum  * @param idx
57086d259ceSMichael Baum  *   Queue index in DPDK Tx queue array.
57186d259ceSMichael Baum  *
57286d259ceSMichael Baum  * @return
573f49f4483SMichael Baum  *   0 on success, a negative errno value otherwise and rte_errno is set.
57486d259ceSMichael Baum  */
575f49f4483SMichael Baum static int
57686d259ceSMichael Baum mlx5_os_txq_obj_new(struct rte_eth_dev *dev, uint16_t idx)
57786d259ceSMichael Baum {
57886d259ceSMichael Baum 	struct mlx5_priv *priv = dev->data->dev_private;
57986d259ceSMichael Baum 	struct mlx5_txq_data *txq_data = (*priv->txqs)[idx];
58086d259ceSMichael Baum 	struct mlx5_txq_ctrl *txq_ctrl =
58186d259ceSMichael Baum 			container_of(txq_data, struct mlx5_txq_ctrl, txq);
58286d259ceSMichael Baum 
58386d259ceSMichael Baum 	if (txq_ctrl->type == MLX5_TXQ_TYPE_HAIRPIN)
58486d259ceSMichael Baum 		return mlx5_txq_devx_obj_new(dev, idx);
58586d259ceSMichael Baum #ifdef HAVE_MLX5DV_DEVX_UAR_OFFSET
5863ec73abeSMatan Azrad 	if (!priv->config.dv_esw_en)
58786d259ceSMichael Baum 		return mlx5_txq_devx_obj_new(dev, idx);
58886d259ceSMichael Baum #endif
58986d259ceSMichael Baum 	return mlx5_txq_ibv_obj_new(dev, idx);
59086d259ceSMichael Baum }
59186d259ceSMichael Baum 
59286d259ceSMichael Baum /**
59386d259ceSMichael Baum  * Release an Tx DevX/verbs queue object.
59486d259ceSMichael Baum  *
59586d259ceSMichael Baum  * @param txq_obj
59686d259ceSMichael Baum  *   DevX/Verbs Tx queue object.
59786d259ceSMichael Baum  */
59886d259ceSMichael Baum static void
59986d259ceSMichael Baum mlx5_os_txq_obj_release(struct mlx5_txq_obj *txq_obj)
60086d259ceSMichael Baum {
60186d259ceSMichael Baum 	if (txq_obj->txq_ctrl->type == MLX5_TXQ_TYPE_HAIRPIN) {
60286d259ceSMichael Baum 		mlx5_txq_devx_obj_release(txq_obj);
60386d259ceSMichael Baum 		return;
60486d259ceSMichael Baum 	}
6053ec73abeSMatan Azrad #ifdef HAVE_MLX5DV_DEVX_UAR_OFFSET
6063ec73abeSMatan Azrad 	if (!txq_obj->txq_ctrl->priv->config.dv_esw_en) {
6073ec73abeSMatan Azrad 		mlx5_txq_devx_obj_release(txq_obj);
6083ec73abeSMatan Azrad 		return;
60986d259ceSMichael Baum 	}
6103ec73abeSMatan Azrad #endif
61186d259ceSMichael Baum 	mlx5_txq_ibv_obj_release(txq_obj);
61286d259ceSMichael Baum }
61386d259ceSMichael Baum 
61486d259ceSMichael Baum /**
615994829e6SSuanming Mou  * DV flow counter mode detect and config.
616994829e6SSuanming Mou  *
617994829e6SSuanming Mou  * @param dev
618994829e6SSuanming Mou  *   Pointer to rte_eth_dev structure.
619994829e6SSuanming Mou  *
620994829e6SSuanming Mou  */
621994829e6SSuanming Mou static void
622994829e6SSuanming Mou mlx5_flow_counter_mode_config(struct rte_eth_dev *dev __rte_unused)
623994829e6SSuanming Mou {
624994829e6SSuanming Mou #ifdef HAVE_IBV_FLOW_DV_SUPPORT
625994829e6SSuanming Mou 	struct mlx5_priv *priv = dev->data->dev_private;
6262b5b1aebSSuanming Mou 	struct mlx5_dev_ctx_shared *sh = priv->sh;
6272b5b1aebSSuanming Mou 	bool fallback;
628994829e6SSuanming Mou 
629994829e6SSuanming Mou #ifndef HAVE_IBV_DEVX_ASYNC
6302b5b1aebSSuanming Mou 	fallback = true;
631994829e6SSuanming Mou #else
6322b5b1aebSSuanming Mou 	fallback = false;
6332b5b1aebSSuanming Mou 	if (!priv->config.devx || !priv->config.dv_flow_en ||
6342b5b1aebSSuanming Mou 	    !priv->config.hca_attr.flow_counters_dump ||
635994829e6SSuanming Mou 	    !(priv->config.hca_attr.flow_counter_bulk_alloc_bitmap & 0x4) ||
636994829e6SSuanming Mou 	    (mlx5_flow_dv_discover_counter_offset_support(dev) == -ENOTSUP))
6372b5b1aebSSuanming Mou 		fallback = true;
638994829e6SSuanming Mou #endif
6392b5b1aebSSuanming Mou 	if (fallback)
640994829e6SSuanming Mou 		DRV_LOG(INFO, "Use fall-back DV counter management. Flow "
641994829e6SSuanming Mou 			"counter dump:%d, bulk_alloc_bitmap:0x%hhx.",
642994829e6SSuanming Mou 			priv->config.hca_attr.flow_counters_dump,
643994829e6SSuanming Mou 			priv->config.hca_attr.flow_counter_bulk_alloc_bitmap);
6442b5b1aebSSuanming Mou 	/* Initialize fallback mode only on the port initializes sh. */
6452b5b1aebSSuanming Mou 	if (sh->refcnt == 1)
6462b5b1aebSSuanming Mou 		sh->cmng.counter_fallback = fallback;
6472b5b1aebSSuanming Mou 	else if (fallback != sh->cmng.counter_fallback)
6482b5b1aebSSuanming Mou 		DRV_LOG(WARNING, "Port %d in sh has different fallback mode "
6492b5b1aebSSuanming Mou 			"with others:%d.", PORT_ID(priv), fallback);
650994829e6SSuanming Mou #endif
651994829e6SSuanming Mou }
652994829e6SSuanming Mou 
653994829e6SSuanming Mou /**
6542eb4d010SOphir Munk  * Spawn an Ethernet device from Verbs information.
6552eb4d010SOphir Munk  *
6562eb4d010SOphir Munk  * @param dpdk_dev
6572eb4d010SOphir Munk  *   Backing DPDK device.
6582eb4d010SOphir Munk  * @param spawn
6592eb4d010SOphir Munk  *   Verbs device parameters (name, port, switch_info) to spawn.
6602eb4d010SOphir Munk  * @param config
6612eb4d010SOphir Munk  *   Device configuration parameters.
6622eb4d010SOphir Munk  *
6632eb4d010SOphir Munk  * @return
6642eb4d010SOphir Munk  *   A valid Ethernet device object on success, NULL otherwise and rte_errno
6652eb4d010SOphir Munk  *   is set. The following errors are defined:
6662eb4d010SOphir Munk  *
6672eb4d010SOphir Munk  *   EBUSY: device is not supposed to be spawned.
6682eb4d010SOphir Munk  *   EEXIST: device is already spawned
6692eb4d010SOphir Munk  */
6702eb4d010SOphir Munk static struct rte_eth_dev *
6712eb4d010SOphir Munk mlx5_dev_spawn(struct rte_device *dpdk_dev,
6722eb4d010SOphir Munk 	       struct mlx5_dev_spawn_data *spawn,
673d462a83cSMichael Baum 	       struct mlx5_dev_config *config)
6742eb4d010SOphir Munk {
6752eb4d010SOphir Munk 	const struct mlx5_switch_info *switch_info = &spawn->info;
6762eb4d010SOphir Munk 	struct mlx5_dev_ctx_shared *sh = NULL;
6772eb4d010SOphir Munk 	struct ibv_port_attr port_attr;
6782eb4d010SOphir Munk 	struct mlx5dv_context dv_attr = { .comp_mask = 0 };
6792eb4d010SOphir Munk 	struct rte_eth_dev *eth_dev = NULL;
6802eb4d010SOphir Munk 	struct mlx5_priv *priv = NULL;
6812eb4d010SOphir Munk 	int err = 0;
6822eb4d010SOphir Munk 	unsigned int hw_padding = 0;
6832eb4d010SOphir Munk 	unsigned int mps;
6842eb4d010SOphir Munk 	unsigned int cqe_comp;
6852eb4d010SOphir Munk 	unsigned int cqe_pad = 0;
6862eb4d010SOphir Munk 	unsigned int tunnel_en = 0;
6872eb4d010SOphir Munk 	unsigned int mpls_en = 0;
6882eb4d010SOphir Munk 	unsigned int swp = 0;
6892eb4d010SOphir Munk 	unsigned int mprq = 0;
6902eb4d010SOphir Munk 	unsigned int mprq_min_stride_size_n = 0;
6912eb4d010SOphir Munk 	unsigned int mprq_max_stride_size_n = 0;
6922eb4d010SOphir Munk 	unsigned int mprq_min_stride_num_n = 0;
6932eb4d010SOphir Munk 	unsigned int mprq_max_stride_num_n = 0;
6942eb4d010SOphir Munk 	struct rte_ether_addr mac;
6952eb4d010SOphir Munk 	char name[RTE_ETH_NAME_MAX_LEN];
6962eb4d010SOphir Munk 	int own_domain_id = 0;
6972eb4d010SOphir Munk 	uint16_t port_id;
6982eb4d010SOphir Munk 	unsigned int i;
6992eb4d010SOphir Munk #ifdef HAVE_MLX5DV_DR_DEVX_PORT
7002eb4d010SOphir Munk 	struct mlx5dv_devx_port devx_port = { .comp_mask = 0 };
7012eb4d010SOphir Munk #endif
7022eb4d010SOphir Munk 
7032eb4d010SOphir Munk 	/* Determine if this port representor is supposed to be spawned. */
7042eb4d010SOphir Munk 	if (switch_info->representor && dpdk_dev->devargs) {
7052eb4d010SOphir Munk 		struct rte_eth_devargs eth_da;
7062eb4d010SOphir Munk 
7072eb4d010SOphir Munk 		err = rte_eth_devargs_parse(dpdk_dev->devargs->args, &eth_da);
7082eb4d010SOphir Munk 		if (err) {
7092eb4d010SOphir Munk 			rte_errno = -err;
7102eb4d010SOphir Munk 			DRV_LOG(ERR, "failed to process device arguments: %s",
7112eb4d010SOphir Munk 				strerror(rte_errno));
7122eb4d010SOphir Munk 			return NULL;
7132eb4d010SOphir Munk 		}
7142eb4d010SOphir Munk 		for (i = 0; i < eth_da.nb_representor_ports; ++i)
7152eb4d010SOphir Munk 			if (eth_da.representor_ports[i] ==
7162eb4d010SOphir Munk 			    (uint16_t)switch_info->port_name)
7172eb4d010SOphir Munk 				break;
7182eb4d010SOphir Munk 		if (i == eth_da.nb_representor_ports) {
7192eb4d010SOphir Munk 			rte_errno = EBUSY;
7202eb4d010SOphir Munk 			return NULL;
7212eb4d010SOphir Munk 		}
7222eb4d010SOphir Munk 	}
7232eb4d010SOphir Munk 	/* Build device name. */
7242eb4d010SOphir Munk 	if (spawn->pf_bond <  0) {
7252eb4d010SOphir Munk 		/* Single device. */
7262eb4d010SOphir Munk 		if (!switch_info->representor)
7272eb4d010SOphir Munk 			strlcpy(name, dpdk_dev->name, sizeof(name));
7282eb4d010SOphir Munk 		else
7292eb4d010SOphir Munk 			snprintf(name, sizeof(name), "%s_representor_%u",
7302eb4d010SOphir Munk 				 dpdk_dev->name, switch_info->port_name);
7312eb4d010SOphir Munk 	} else {
7322eb4d010SOphir Munk 		/* Bonding device. */
7332eb4d010SOphir Munk 		if (!switch_info->representor)
7342eb4d010SOphir Munk 			snprintf(name, sizeof(name), "%s_%s",
735834a9019SOphir Munk 				 dpdk_dev->name,
736834a9019SOphir Munk 				 mlx5_os_get_dev_device_name(spawn->phys_dev));
7372eb4d010SOphir Munk 		else
7382eb4d010SOphir Munk 			snprintf(name, sizeof(name), "%s_%s_representor_%u",
739834a9019SOphir Munk 				 dpdk_dev->name,
740834a9019SOphir Munk 				 mlx5_os_get_dev_device_name(spawn->phys_dev),
7412eb4d010SOphir Munk 				 switch_info->port_name);
7422eb4d010SOphir Munk 	}
7432eb4d010SOphir Munk 	/* check if the device is already spawned */
7442eb4d010SOphir Munk 	if (rte_eth_dev_get_port_by_name(name, &port_id) == 0) {
7452eb4d010SOphir Munk 		rte_errno = EEXIST;
7462eb4d010SOphir Munk 		return NULL;
7472eb4d010SOphir Munk 	}
7482eb4d010SOphir Munk 	DRV_LOG(DEBUG, "naming Ethernet device \"%s\"", name);
7492eb4d010SOphir Munk 	if (rte_eal_process_type() == RTE_PROC_SECONDARY) {
7502eb4d010SOphir Munk 		struct mlx5_mp_id mp_id;
7512eb4d010SOphir Munk 
7522eb4d010SOphir Munk 		eth_dev = rte_eth_dev_attach_secondary(name);
7532eb4d010SOphir Munk 		if (eth_dev == NULL) {
7542eb4d010SOphir Munk 			DRV_LOG(ERR, "can not attach rte ethdev");
7552eb4d010SOphir Munk 			rte_errno = ENOMEM;
7562eb4d010SOphir Munk 			return NULL;
7572eb4d010SOphir Munk 		}
758e6818853SXueming Li 		priv = eth_dev->data->dev_private;
759e6818853SXueming Li 		if (priv->sh->bond_dev != UINT16_MAX)
760e6818853SXueming Li 			/* For bonding port, use primary PCI device. */
761e6818853SXueming Li 			eth_dev->device =
762e6818853SXueming Li 				rte_eth_devices[priv->sh->bond_dev].device;
763e6818853SXueming Li 		else
7642eb4d010SOphir Munk 			eth_dev->device = dpdk_dev;
765042f5c94SOphir Munk 		eth_dev->dev_ops = &mlx5_os_dev_sec_ops;
766cbfc6111SFerruh Yigit 		eth_dev->rx_descriptor_status = mlx5_rx_descriptor_status;
767cbfc6111SFerruh Yigit 		eth_dev->tx_descriptor_status = mlx5_tx_descriptor_status;
7682eb4d010SOphir Munk 		err = mlx5_proc_priv_init(eth_dev);
7692eb4d010SOphir Munk 		if (err)
7702eb4d010SOphir Munk 			return NULL;
7712eb4d010SOphir Munk 		mp_id.port_id = eth_dev->data->port_id;
7722eb4d010SOphir Munk 		strlcpy(mp_id.name, MLX5_MP_NAME, RTE_MP_MAX_NAME_LEN);
7732eb4d010SOphir Munk 		/* Receive command fd from primary process */
7742eb4d010SOphir Munk 		err = mlx5_mp_req_verbs_cmd_fd(&mp_id);
7752eb4d010SOphir Munk 		if (err < 0)
7762eb4d010SOphir Munk 			goto err_secondary;
7772eb4d010SOphir Munk 		/* Remap UAR for Tx queues. */
7782eb4d010SOphir Munk 		err = mlx5_tx_uar_init_secondary(eth_dev, err);
7792eb4d010SOphir Munk 		if (err)
7802eb4d010SOphir Munk 			goto err_secondary;
7812eb4d010SOphir Munk 		/*
7822eb4d010SOphir Munk 		 * Ethdev pointer is still required as input since
7832eb4d010SOphir Munk 		 * the primary device is not accessible from the
7842eb4d010SOphir Munk 		 * secondary process.
7852eb4d010SOphir Munk 		 */
7862eb4d010SOphir Munk 		eth_dev->rx_pkt_burst = mlx5_select_rx_function(eth_dev);
7872eb4d010SOphir Munk 		eth_dev->tx_pkt_burst = mlx5_select_tx_function(eth_dev);
7882eb4d010SOphir Munk 		return eth_dev;
7892eb4d010SOphir Munk err_secondary:
7902eb4d010SOphir Munk 		mlx5_dev_close(eth_dev);
7912eb4d010SOphir Munk 		return NULL;
7922eb4d010SOphir Munk 	}
7932eb4d010SOphir Munk 	/*
7942eb4d010SOphir Munk 	 * Some parameters ("tx_db_nc" in particularly) are needed in
7952eb4d010SOphir Munk 	 * advance to create dv/verbs device context. We proceed the
7962eb4d010SOphir Munk 	 * devargs here to get ones, and later proceed devargs again
7972eb4d010SOphir Munk 	 * to override some hardware settings.
7982eb4d010SOphir Munk 	 */
799d462a83cSMichael Baum 	err = mlx5_args(config, dpdk_dev->devargs);
8002eb4d010SOphir Munk 	if (err) {
8012eb4d010SOphir Munk 		err = rte_errno;
8022eb4d010SOphir Munk 		DRV_LOG(ERR, "failed to process device arguments: %s",
8032eb4d010SOphir Munk 			strerror(rte_errno));
8042eb4d010SOphir Munk 		goto error;
8052eb4d010SOphir Munk 	}
8064ec6360dSGregory Etelson 	if (config->dv_miss_info) {
8074ec6360dSGregory Etelson 		if (switch_info->master || switch_info->representor)
8084ec6360dSGregory Etelson 			config->dv_xmeta_en = MLX5_XMETA_MODE_META16;
8094ec6360dSGregory Etelson 	}
810d462a83cSMichael Baum 	mlx5_malloc_mem_select(config->sys_mem_en);
811d462a83cSMichael Baum 	sh = mlx5_alloc_shared_dev_ctx(spawn, config);
8122eb4d010SOphir Munk 	if (!sh)
8132eb4d010SOphir Munk 		return NULL;
814d462a83cSMichael Baum 	config->devx = sh->devx;
8152eb4d010SOphir Munk #ifdef HAVE_MLX5DV_DR_ACTION_DEST_DEVX_TIR
816d462a83cSMichael Baum 	config->dest_tir = 1;
8172eb4d010SOphir Munk #endif
8182eb4d010SOphir Munk #ifdef HAVE_IBV_MLX5_MOD_SWP
8192eb4d010SOphir Munk 	dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_SWP;
8202eb4d010SOphir Munk #endif
8212eb4d010SOphir Munk 	/*
8222eb4d010SOphir Munk 	 * Multi-packet send is supported by ConnectX-4 Lx PF as well
8232eb4d010SOphir Munk 	 * as all ConnectX-5 devices.
8242eb4d010SOphir Munk 	 */
8252eb4d010SOphir Munk #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT
8262eb4d010SOphir Munk 	dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS;
8272eb4d010SOphir Munk #endif
8282eb4d010SOphir Munk #ifdef HAVE_IBV_DEVICE_STRIDING_RQ_SUPPORT
8292eb4d010SOphir Munk 	dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_STRIDING_RQ;
8302eb4d010SOphir Munk #endif
8312eb4d010SOphir Munk 	mlx5_glue->dv_query_device(sh->ctx, &dv_attr);
8322eb4d010SOphir Munk 	if (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED) {
8332eb4d010SOphir Munk 		if (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW) {
8342eb4d010SOphir Munk 			DRV_LOG(DEBUG, "enhanced MPW is supported");
8352eb4d010SOphir Munk 			mps = MLX5_MPW_ENHANCED;
8362eb4d010SOphir Munk 		} else {
8372eb4d010SOphir Munk 			DRV_LOG(DEBUG, "MPW is supported");
8382eb4d010SOphir Munk 			mps = MLX5_MPW;
8392eb4d010SOphir Munk 		}
8402eb4d010SOphir Munk 	} else {
8412eb4d010SOphir Munk 		DRV_LOG(DEBUG, "MPW isn't supported");
8422eb4d010SOphir Munk 		mps = MLX5_MPW_DISABLED;
8432eb4d010SOphir Munk 	}
8442eb4d010SOphir Munk #ifdef HAVE_IBV_MLX5_MOD_SWP
8452eb4d010SOphir Munk 	if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_SWP)
8462eb4d010SOphir Munk 		swp = dv_attr.sw_parsing_caps.sw_parsing_offloads;
8472eb4d010SOphir Munk 	DRV_LOG(DEBUG, "SWP support: %u", swp);
8482eb4d010SOphir Munk #endif
849d462a83cSMichael Baum 	config->swp = !!swp;
8502eb4d010SOphir Munk #ifdef HAVE_IBV_DEVICE_STRIDING_RQ_SUPPORT
8512eb4d010SOphir Munk 	if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_STRIDING_RQ) {
8522eb4d010SOphir Munk 		struct mlx5dv_striding_rq_caps mprq_caps =
8532eb4d010SOphir Munk 			dv_attr.striding_rq_caps;
8542eb4d010SOphir Munk 
8552eb4d010SOphir Munk 		DRV_LOG(DEBUG, "\tmin_single_stride_log_num_of_bytes: %d",
8562eb4d010SOphir Munk 			mprq_caps.min_single_stride_log_num_of_bytes);
8572eb4d010SOphir Munk 		DRV_LOG(DEBUG, "\tmax_single_stride_log_num_of_bytes: %d",
8582eb4d010SOphir Munk 			mprq_caps.max_single_stride_log_num_of_bytes);
8592eb4d010SOphir Munk 		DRV_LOG(DEBUG, "\tmin_single_wqe_log_num_of_strides: %d",
8602eb4d010SOphir Munk 			mprq_caps.min_single_wqe_log_num_of_strides);
8612eb4d010SOphir Munk 		DRV_LOG(DEBUG, "\tmax_single_wqe_log_num_of_strides: %d",
8622eb4d010SOphir Munk 			mprq_caps.max_single_wqe_log_num_of_strides);
8632eb4d010SOphir Munk 		DRV_LOG(DEBUG, "\tsupported_qpts: %d",
8642eb4d010SOphir Munk 			mprq_caps.supported_qpts);
8652eb4d010SOphir Munk 		DRV_LOG(DEBUG, "device supports Multi-Packet RQ");
8662eb4d010SOphir Munk 		mprq = 1;
8672eb4d010SOphir Munk 		mprq_min_stride_size_n =
8682eb4d010SOphir Munk 			mprq_caps.min_single_stride_log_num_of_bytes;
8692eb4d010SOphir Munk 		mprq_max_stride_size_n =
8702eb4d010SOphir Munk 			mprq_caps.max_single_stride_log_num_of_bytes;
8712eb4d010SOphir Munk 		mprq_min_stride_num_n =
8722eb4d010SOphir Munk 			mprq_caps.min_single_wqe_log_num_of_strides;
8732eb4d010SOphir Munk 		mprq_max_stride_num_n =
8742eb4d010SOphir Munk 			mprq_caps.max_single_wqe_log_num_of_strides;
8752eb4d010SOphir Munk 	}
8762eb4d010SOphir Munk #endif
8772eb4d010SOphir Munk 	if (RTE_CACHE_LINE_SIZE == 128 &&
8782eb4d010SOphir Munk 	    !(dv_attr.flags & MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP))
8792eb4d010SOphir Munk 		cqe_comp = 0;
8802eb4d010SOphir Munk 	else
8812eb4d010SOphir Munk 		cqe_comp = 1;
882d462a83cSMichael Baum 	config->cqe_comp = cqe_comp;
8832eb4d010SOphir Munk #ifdef HAVE_IBV_MLX5_MOD_CQE_128B_PAD
8842eb4d010SOphir Munk 	/* Whether device supports 128B Rx CQE padding. */
8852eb4d010SOphir Munk 	cqe_pad = RTE_CACHE_LINE_SIZE == 128 &&
8862eb4d010SOphir Munk 		  (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_CQE_128B_PAD);
8872eb4d010SOphir Munk #endif
8882eb4d010SOphir Munk #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT
8892eb4d010SOphir Munk 	if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS) {
8902eb4d010SOphir Munk 		tunnel_en = ((dv_attr.tunnel_offloads_caps &
8912eb4d010SOphir Munk 			      MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_VXLAN) &&
8922eb4d010SOphir Munk 			     (dv_attr.tunnel_offloads_caps &
8932eb4d010SOphir Munk 			      MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_GRE) &&
8942eb4d010SOphir Munk 			     (dv_attr.tunnel_offloads_caps &
8952eb4d010SOphir Munk 			      MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_GENEVE));
8962eb4d010SOphir Munk 	}
8972eb4d010SOphir Munk 	DRV_LOG(DEBUG, "tunnel offloading is %ssupported",
8982eb4d010SOphir Munk 		tunnel_en ? "" : "not ");
8992eb4d010SOphir Munk #else
9002eb4d010SOphir Munk 	DRV_LOG(WARNING,
9012eb4d010SOphir Munk 		"tunnel offloading disabled due to old OFED/rdma-core version");
9022eb4d010SOphir Munk #endif
903d462a83cSMichael Baum 	config->tunnel_en = tunnel_en;
9042eb4d010SOphir Munk #ifdef HAVE_IBV_DEVICE_MPLS_SUPPORT
9052eb4d010SOphir Munk 	mpls_en = ((dv_attr.tunnel_offloads_caps &
9062eb4d010SOphir Munk 		    MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_CW_MPLS_OVER_GRE) &&
9072eb4d010SOphir Munk 		   (dv_attr.tunnel_offloads_caps &
9082eb4d010SOphir Munk 		    MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_CW_MPLS_OVER_UDP));
9092eb4d010SOphir Munk 	DRV_LOG(DEBUG, "MPLS over GRE/UDP tunnel offloading is %ssupported",
9102eb4d010SOphir Munk 		mpls_en ? "" : "not ");
9112eb4d010SOphir Munk #else
9122eb4d010SOphir Munk 	DRV_LOG(WARNING, "MPLS over GRE/UDP tunnel offloading disabled due to"
9132eb4d010SOphir Munk 		" old OFED/rdma-core version or firmware configuration");
9142eb4d010SOphir Munk #endif
915d462a83cSMichael Baum 	config->mpls_en = mpls_en;
9162eb4d010SOphir Munk 	/* Check port status. */
917834a9019SOphir Munk 	err = mlx5_glue->query_port(sh->ctx, spawn->phys_port, &port_attr);
9182eb4d010SOphir Munk 	if (err) {
9192eb4d010SOphir Munk 		DRV_LOG(ERR, "port query failed: %s", strerror(err));
9202eb4d010SOphir Munk 		goto error;
9212eb4d010SOphir Munk 	}
9222eb4d010SOphir Munk 	if (port_attr.link_layer != IBV_LINK_LAYER_ETHERNET) {
9232eb4d010SOphir Munk 		DRV_LOG(ERR, "port is not configured in Ethernet mode");
9242eb4d010SOphir Munk 		err = EINVAL;
9252eb4d010SOphir Munk 		goto error;
9262eb4d010SOphir Munk 	}
9272eb4d010SOphir Munk 	if (port_attr.state != IBV_PORT_ACTIVE)
9282eb4d010SOphir Munk 		DRV_LOG(DEBUG, "port is not active: \"%s\" (%d)",
9292eb4d010SOphir Munk 			mlx5_glue->port_state_str(port_attr.state),
9302eb4d010SOphir Munk 			port_attr.state);
9312eb4d010SOphir Munk 	/* Allocate private eth device data. */
9322175c4dcSSuanming Mou 	priv = mlx5_malloc(MLX5_MEM_ZERO | MLX5_MEM_RTE,
9332eb4d010SOphir Munk 			   sizeof(*priv),
9342175c4dcSSuanming Mou 			   RTE_CACHE_LINE_SIZE, SOCKET_ID_ANY);
9352eb4d010SOphir Munk 	if (priv == NULL) {
9362eb4d010SOphir Munk 		DRV_LOG(ERR, "priv allocation failure");
9372eb4d010SOphir Munk 		err = ENOMEM;
9382eb4d010SOphir Munk 		goto error;
9392eb4d010SOphir Munk 	}
9402eb4d010SOphir Munk 	priv->sh = sh;
94191389890SOphir Munk 	priv->dev_port = spawn->phys_port;
9422eb4d010SOphir Munk 	priv->pci_dev = spawn->pci_dev;
9432eb4d010SOphir Munk 	priv->mtu = RTE_ETHER_MTU;
9442eb4d010SOphir Munk 	priv->mp_id.port_id = port_id;
9452eb4d010SOphir Munk 	strlcpy(priv->mp_id.name, MLX5_MP_NAME, RTE_MP_MAX_NAME_LEN);
9462eb4d010SOphir Munk 	/* Some internal functions rely on Netlink sockets, open them now. */
9472eb4d010SOphir Munk 	priv->nl_socket_rdma = mlx5_nl_init(NETLINK_RDMA);
9482eb4d010SOphir Munk 	priv->nl_socket_route =	mlx5_nl_init(NETLINK_ROUTE);
9492eb4d010SOphir Munk 	priv->representor = !!switch_info->representor;
9502eb4d010SOphir Munk 	priv->master = !!switch_info->master;
9512eb4d010SOphir Munk 	priv->domain_id = RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID;
9522eb4d010SOphir Munk 	priv->vport_meta_tag = 0;
9532eb4d010SOphir Munk 	priv->vport_meta_mask = 0;
9542eb4d010SOphir Munk 	priv->pf_bond = spawn->pf_bond;
9552eb4d010SOphir Munk #ifdef HAVE_MLX5DV_DR_DEVX_PORT
9562eb4d010SOphir Munk 	/*
9572eb4d010SOphir Munk 	 * The DevX port query API is implemented. E-Switch may use
9582eb4d010SOphir Munk 	 * either vport or reg_c[0] metadata register to match on
9592eb4d010SOphir Munk 	 * vport index. The engaged part of metadata register is
9602eb4d010SOphir Munk 	 * defined by mask.
9612eb4d010SOphir Munk 	 */
9622eb4d010SOphir Munk 	if (switch_info->representor || switch_info->master) {
9632eb4d010SOphir Munk 		devx_port.comp_mask = MLX5DV_DEVX_PORT_VPORT |
9642eb4d010SOphir Munk 				      MLX5DV_DEVX_PORT_MATCH_REG_C_0;
965834a9019SOphir Munk 		err = mlx5_glue->devx_port_query(sh->ctx, spawn->phys_port,
9662eb4d010SOphir Munk 						 &devx_port);
9672eb4d010SOphir Munk 		if (err) {
9682eb4d010SOphir Munk 			DRV_LOG(WARNING,
9692eb4d010SOphir Munk 				"can't query devx port %d on device %s",
970834a9019SOphir Munk 				spawn->phys_port,
971834a9019SOphir Munk 				mlx5_os_get_dev_device_name(spawn->phys_dev));
9722eb4d010SOphir Munk 			devx_port.comp_mask = 0;
9732eb4d010SOphir Munk 		}
9742eb4d010SOphir Munk 	}
9752eb4d010SOphir Munk 	if (devx_port.comp_mask & MLX5DV_DEVX_PORT_MATCH_REG_C_0) {
9762eb4d010SOphir Munk 		priv->vport_meta_tag = devx_port.reg_c_0.value;
9772eb4d010SOphir Munk 		priv->vport_meta_mask = devx_port.reg_c_0.mask;
9782eb4d010SOphir Munk 		if (!priv->vport_meta_mask) {
9792eb4d010SOphir Munk 			DRV_LOG(ERR, "vport zero mask for port %d"
9802eb4d010SOphir Munk 				     " on bonding device %s",
981834a9019SOphir Munk 				     spawn->phys_port,
982834a9019SOphir Munk 				     mlx5_os_get_dev_device_name
983834a9019SOphir Munk 							(spawn->phys_dev));
9842eb4d010SOphir Munk 			err = ENOTSUP;
9852eb4d010SOphir Munk 			goto error;
9862eb4d010SOphir Munk 		}
9872eb4d010SOphir Munk 		if (priv->vport_meta_tag & ~priv->vport_meta_mask) {
9882eb4d010SOphir Munk 			DRV_LOG(ERR, "invalid vport tag for port %d"
9892eb4d010SOphir Munk 				     " on bonding device %s",
990834a9019SOphir Munk 				     spawn->phys_port,
991834a9019SOphir Munk 				     mlx5_os_get_dev_device_name
992834a9019SOphir Munk 							(spawn->phys_dev));
9932eb4d010SOphir Munk 			err = ENOTSUP;
9942eb4d010SOphir Munk 			goto error;
9952eb4d010SOphir Munk 		}
9962eb4d010SOphir Munk 	}
9972eb4d010SOphir Munk 	if (devx_port.comp_mask & MLX5DV_DEVX_PORT_VPORT) {
9982eb4d010SOphir Munk 		priv->vport_id = devx_port.vport_num;
9992eb4d010SOphir Munk 	} else if (spawn->pf_bond >= 0) {
10002eb4d010SOphir Munk 		DRV_LOG(ERR, "can't deduce vport index for port %d"
10012eb4d010SOphir Munk 			     " on bonding device %s",
1002834a9019SOphir Munk 			     spawn->phys_port,
1003834a9019SOphir Munk 			     mlx5_os_get_dev_device_name(spawn->phys_dev));
10042eb4d010SOphir Munk 		err = ENOTSUP;
10052eb4d010SOphir Munk 		goto error;
10062eb4d010SOphir Munk 	} else {
10072eb4d010SOphir Munk 		/* Suppose vport index in compatible way. */
10082eb4d010SOphir Munk 		priv->vport_id = switch_info->representor ?
10092eb4d010SOphir Munk 				 switch_info->port_name + 1 : -1;
10102eb4d010SOphir Munk 	}
10112eb4d010SOphir Munk #else
10122eb4d010SOphir Munk 	/*
10132eb4d010SOphir Munk 	 * Kernel/rdma_core support single E-Switch per PF configurations
10142eb4d010SOphir Munk 	 * only and vport_id field contains the vport index for
10152eb4d010SOphir Munk 	 * associated VF, which is deduced from representor port name.
10162eb4d010SOphir Munk 	 * For example, let's have the IB device port 10, it has
10172eb4d010SOphir Munk 	 * attached network device eth0, which has port name attribute
10182eb4d010SOphir Munk 	 * pf0vf2, we can deduce the VF number as 2, and set vport index
10192eb4d010SOphir Munk 	 * as 3 (2+1). This assigning schema should be changed if the
10202eb4d010SOphir Munk 	 * multiple E-Switch instances per PF configurations or/and PCI
10212eb4d010SOphir Munk 	 * subfunctions are added.
10222eb4d010SOphir Munk 	 */
10232eb4d010SOphir Munk 	priv->vport_id = switch_info->representor ?
10242eb4d010SOphir Munk 			 switch_info->port_name + 1 : -1;
10252eb4d010SOphir Munk #endif
10262eb4d010SOphir Munk 	/* representor_id field keeps the unmodified VF index. */
10272eb4d010SOphir Munk 	priv->representor_id = switch_info->representor ?
10282eb4d010SOphir Munk 			       switch_info->port_name : -1;
10292eb4d010SOphir Munk 	/*
10302eb4d010SOphir Munk 	 * Look for sibling devices in order to reuse their switch domain
10312eb4d010SOphir Munk 	 * if any, otherwise allocate one.
10322eb4d010SOphir Munk 	 */
10332eb4d010SOphir Munk 	MLX5_ETH_FOREACH_DEV(port_id, priv->pci_dev) {
10342eb4d010SOphir Munk 		const struct mlx5_priv *opriv =
10352eb4d010SOphir Munk 			rte_eth_devices[port_id].data->dev_private;
10362eb4d010SOphir Munk 
10372eb4d010SOphir Munk 		if (!opriv ||
10382eb4d010SOphir Munk 		    opriv->sh != priv->sh ||
10392eb4d010SOphir Munk 			opriv->domain_id ==
10402eb4d010SOphir Munk 			RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID)
10412eb4d010SOphir Munk 			continue;
10422eb4d010SOphir Munk 		priv->domain_id = opriv->domain_id;
10432eb4d010SOphir Munk 		break;
10442eb4d010SOphir Munk 	}
10452eb4d010SOphir Munk 	if (priv->domain_id == RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID) {
10462eb4d010SOphir Munk 		err = rte_eth_switch_domain_alloc(&priv->domain_id);
10472eb4d010SOphir Munk 		if (err) {
10482eb4d010SOphir Munk 			err = rte_errno;
10492eb4d010SOphir Munk 			DRV_LOG(ERR, "unable to allocate switch domain: %s",
10502eb4d010SOphir Munk 				strerror(rte_errno));
10512eb4d010SOphir Munk 			goto error;
10522eb4d010SOphir Munk 		}
10532eb4d010SOphir Munk 		own_domain_id = 1;
10542eb4d010SOphir Munk 	}
10552eb4d010SOphir Munk 	/* Override some values set by hardware configuration. */
1056d462a83cSMichael Baum 	mlx5_args(config, dpdk_dev->devargs);
1057d462a83cSMichael Baum 	err = mlx5_dev_check_sibling_config(priv, config);
10582eb4d010SOphir Munk 	if (err)
10592eb4d010SOphir Munk 		goto error;
1060d462a83cSMichael Baum 	config->hw_csum = !!(sh->device_attr.device_cap_flags_ex &
10612eb4d010SOphir Munk 			    IBV_DEVICE_RAW_IP_CSUM);
10622eb4d010SOphir Munk 	DRV_LOG(DEBUG, "checksum offloading is %ssupported",
1063d462a83cSMichael Baum 		(config->hw_csum ? "" : "not "));
10642eb4d010SOphir Munk #if !defined(HAVE_IBV_DEVICE_COUNTERS_SET_V42) && \
10652eb4d010SOphir Munk 	!defined(HAVE_IBV_DEVICE_COUNTERS_SET_V45)
10662eb4d010SOphir Munk 	DRV_LOG(DEBUG, "counters are not supported");
10672eb4d010SOphir Munk #endif
10682eb4d010SOphir Munk #if !defined(HAVE_IBV_FLOW_DV_SUPPORT) || !defined(HAVE_MLX5DV_DR)
1069d462a83cSMichael Baum 	if (config->dv_flow_en) {
10702eb4d010SOphir Munk 		DRV_LOG(WARNING, "DV flow is not supported");
1071d462a83cSMichael Baum 		config->dv_flow_en = 0;
10722eb4d010SOphir Munk 	}
10732eb4d010SOphir Munk #endif
1074d462a83cSMichael Baum 	config->ind_table_max_size =
10752eb4d010SOphir Munk 		sh->device_attr.max_rwq_indirection_table_size;
10762eb4d010SOphir Munk 	/*
10772eb4d010SOphir Munk 	 * Remove this check once DPDK supports larger/variable
10782eb4d010SOphir Munk 	 * indirection tables.
10792eb4d010SOphir Munk 	 */
1080d462a83cSMichael Baum 	if (config->ind_table_max_size > (unsigned int)ETH_RSS_RETA_SIZE_512)
1081d462a83cSMichael Baum 		config->ind_table_max_size = ETH_RSS_RETA_SIZE_512;
10822eb4d010SOphir Munk 	DRV_LOG(DEBUG, "maximum Rx indirection table size is %u",
1083d462a83cSMichael Baum 		config->ind_table_max_size);
1084d462a83cSMichael Baum 	config->hw_vlan_strip = !!(sh->device_attr.raw_packet_caps &
10852eb4d010SOphir Munk 				  IBV_RAW_PACKET_CAP_CVLAN_STRIPPING);
10862eb4d010SOphir Munk 	DRV_LOG(DEBUG, "VLAN stripping is %ssupported",
1087d462a83cSMichael Baum 		(config->hw_vlan_strip ? "" : "not "));
1088d462a83cSMichael Baum 	config->hw_fcs_strip = !!(sh->device_attr.raw_packet_caps &
10892eb4d010SOphir Munk 				 IBV_RAW_PACKET_CAP_SCATTER_FCS);
10902eb4d010SOphir Munk #if defined(HAVE_IBV_WQ_FLAG_RX_END_PADDING)
10912eb4d010SOphir Munk 	hw_padding = !!sh->device_attr.rx_pad_end_addr_align;
10922eb4d010SOphir Munk #elif defined(HAVE_IBV_WQ_FLAGS_PCI_WRITE_END_PADDING)
10932eb4d010SOphir Munk 	hw_padding = !!(sh->device_attr.device_cap_flags_ex &
10942eb4d010SOphir Munk 			IBV_DEVICE_PCI_WRITE_END_PADDING);
10952eb4d010SOphir Munk #endif
1096d462a83cSMichael Baum 	if (config->hw_padding && !hw_padding) {
10972eb4d010SOphir Munk 		DRV_LOG(DEBUG, "Rx end alignment padding isn't supported");
1098d462a83cSMichael Baum 		config->hw_padding = 0;
1099d462a83cSMichael Baum 	} else if (config->hw_padding) {
11002eb4d010SOphir Munk 		DRV_LOG(DEBUG, "Rx end alignment padding is enabled");
11012eb4d010SOphir Munk 	}
1102d462a83cSMichael Baum 	config->tso = (sh->device_attr.max_tso > 0 &&
11032eb4d010SOphir Munk 		      (sh->device_attr.tso_supported_qpts &
11042eb4d010SOphir Munk 		       (1 << IBV_QPT_RAW_PACKET)));
1105d462a83cSMichael Baum 	if (config->tso)
1106d462a83cSMichael Baum 		config->tso_max_payload_sz = sh->device_attr.max_tso;
11072eb4d010SOphir Munk 	/*
11082eb4d010SOphir Munk 	 * MPW is disabled by default, while the Enhanced MPW is enabled
11092eb4d010SOphir Munk 	 * by default.
11102eb4d010SOphir Munk 	 */
1111d462a83cSMichael Baum 	if (config->mps == MLX5_ARG_UNSET)
1112d462a83cSMichael Baum 		config->mps = (mps == MLX5_MPW_ENHANCED) ? MLX5_MPW_ENHANCED :
11132eb4d010SOphir Munk 							  MLX5_MPW_DISABLED;
11142eb4d010SOphir Munk 	else
1115d462a83cSMichael Baum 		config->mps = config->mps ? mps : MLX5_MPW_DISABLED;
11162eb4d010SOphir Munk 	DRV_LOG(INFO, "%sMPS is %s",
1117d462a83cSMichael Baum 		config->mps == MLX5_MPW_ENHANCED ? "enhanced " :
1118d462a83cSMichael Baum 		config->mps == MLX5_MPW ? "legacy " : "",
1119d462a83cSMichael Baum 		config->mps != MLX5_MPW_DISABLED ? "enabled" : "disabled");
1120d462a83cSMichael Baum 	if (config->cqe_comp && !cqe_comp) {
11212eb4d010SOphir Munk 		DRV_LOG(WARNING, "Rx CQE compression isn't supported");
1122d462a83cSMichael Baum 		config->cqe_comp = 0;
11232eb4d010SOphir Munk 	}
1124d462a83cSMichael Baum 	if (config->cqe_pad && !cqe_pad) {
11252eb4d010SOphir Munk 		DRV_LOG(WARNING, "Rx CQE padding isn't supported");
1126d462a83cSMichael Baum 		config->cqe_pad = 0;
1127d462a83cSMichael Baum 	} else if (config->cqe_pad) {
11282eb4d010SOphir Munk 		DRV_LOG(INFO, "Rx CQE padding is enabled");
11292eb4d010SOphir Munk 	}
1130d462a83cSMichael Baum 	if (config->devx) {
1131d462a83cSMichael Baum 		err = mlx5_devx_cmd_query_hca_attr(sh->ctx, &config->hca_attr);
11322eb4d010SOphir Munk 		if (err) {
11332eb4d010SOphir Munk 			err = -err;
11342eb4d010SOphir Munk 			goto error;
11352eb4d010SOphir Munk 		}
1136f935ed4bSDekel Peled #ifdef HAVE_MLX5DV_DR_ACTION_FLOW_HIT
1137f935ed4bSDekel Peled 		if (config->hca_attr.flow_hit_aso) {
1138f935ed4bSDekel Peled 			sh->flow_hit_aso_en = 1;
1139f935ed4bSDekel Peled 			err = mlx5_flow_aso_age_mng_init(sh);
1140f935ed4bSDekel Peled 			if (err) {
1141f935ed4bSDekel Peled 				err = -err;
1142f935ed4bSDekel Peled 				goto error;
1143f935ed4bSDekel Peled 			}
1144f935ed4bSDekel Peled 			DRV_LOG(DEBUG, "Flow Hit ASO is supported.");
1145f935ed4bSDekel Peled 		}
1146f935ed4bSDekel Peled #endif /* HAVE_MLX5DV_DR_ACTION_FLOW_HIT */
11473aa27915SSuanming Mou 		/* Check relax ordering support. */
1148e82ddd28STal Shnaiderman 		if (!haswell_broadwell_cpu) {
1149e82ddd28STal Shnaiderman 			sh->cmng.relaxed_ordering_write =
1150e82ddd28STal Shnaiderman 				config->hca_attr.relaxed_ordering_write;
1151e82ddd28STal Shnaiderman 			sh->cmng.relaxed_ordering_read =
1152e82ddd28STal Shnaiderman 				config->hca_attr.relaxed_ordering_read;
1153e82ddd28STal Shnaiderman 		} else {
1154e82ddd28STal Shnaiderman 			sh->cmng.relaxed_ordering_read = 0;
1155e82ddd28STal Shnaiderman 			sh->cmng.relaxed_ordering_write = 0;
1156e82ddd28STal Shnaiderman 		}
11572eb4d010SOphir Munk 		/* Check for LRO support. */
1158d462a83cSMichael Baum 		if (config->dest_tir && config->hca_attr.lro_cap &&
1159d462a83cSMichael Baum 		    config->dv_flow_en) {
11602eb4d010SOphir Munk 			/* TBD check tunnel lro caps. */
1161d462a83cSMichael Baum 			config->lro.supported = config->hca_attr.lro_cap;
11622eb4d010SOphir Munk 			DRV_LOG(DEBUG, "Device supports LRO");
11632eb4d010SOphir Munk 			/*
11642eb4d010SOphir Munk 			 * If LRO timeout is not configured by application,
11652eb4d010SOphir Munk 			 * use the minimal supported value.
11662eb4d010SOphir Munk 			 */
1167d462a83cSMichael Baum 			if (!config->lro.timeout)
1168d462a83cSMichael Baum 				config->lro.timeout =
1169d462a83cSMichael Baum 				config->hca_attr.lro_timer_supported_periods[0];
11702eb4d010SOphir Munk 			DRV_LOG(DEBUG, "LRO session timeout set to %d usec",
1171d462a83cSMichael Baum 				config->lro.timeout);
1172613d64e4SDekel Peled 			DRV_LOG(DEBUG, "LRO minimal size of TCP segment "
1173613d64e4SDekel Peled 				"required for coalescing is %d bytes",
1174613d64e4SDekel Peled 				config->hca_attr.lro_min_mss_size);
11752eb4d010SOphir Munk 		}
11762eb4d010SOphir Munk #if defined(HAVE_MLX5DV_DR) && defined(HAVE_MLX5_DR_CREATE_ACTION_FLOW_METER)
1177d462a83cSMichael Baum 		if (config->hca_attr.qos.sup &&
1178d462a83cSMichael Baum 		    config->hca_attr.qos.srtcm_sup &&
1179d462a83cSMichael Baum 		    config->dv_flow_en) {
11802eb4d010SOphir Munk 			uint8_t reg_c_mask =
1181d462a83cSMichael Baum 				config->hca_attr.qos.flow_meter_reg_c_ids;
11822eb4d010SOphir Munk 			/*
11832eb4d010SOphir Munk 			 * Meter needs two REG_C's for color match and pre-sfx
11842eb4d010SOphir Munk 			 * flow match. Here get the REG_C for color match.
11852eb4d010SOphir Munk 			 * REG_C_0 and REG_C_1 is reserved for metadata feature.
11862eb4d010SOphir Munk 			 */
11872eb4d010SOphir Munk 			reg_c_mask &= 0xfc;
11882eb4d010SOphir Munk 			if (__builtin_popcount(reg_c_mask) < 1) {
11892eb4d010SOphir Munk 				priv->mtr_en = 0;
11902eb4d010SOphir Munk 				DRV_LOG(WARNING, "No available register for"
11912eb4d010SOphir Munk 					" meter.");
11922eb4d010SOphir Munk 			} else {
11932eb4d010SOphir Munk 				priv->mtr_color_reg = ffs(reg_c_mask) - 1 +
11942eb4d010SOphir Munk 						      REG_C_0;
11952eb4d010SOphir Munk 				priv->mtr_en = 1;
11962eb4d010SOphir Munk 				priv->mtr_reg_share =
1197d462a83cSMichael Baum 				      config->hca_attr.qos.flow_meter_reg_share;
11982eb4d010SOphir Munk 				DRV_LOG(DEBUG, "The REG_C meter uses is %d",
11992eb4d010SOphir Munk 					priv->mtr_color_reg);
12002eb4d010SOphir Munk 			}
12012eb4d010SOphir Munk 		}
12022eb4d010SOphir Munk #endif
120396b1f027SJiawei Wang #if defined(HAVE_MLX5DV_DR) && defined(HAVE_MLX5_DR_CREATE_ACTION_FLOW_SAMPLE)
120496b1f027SJiawei Wang 		if (config->hca_attr.log_max_ft_sampler_num > 0  &&
120596b1f027SJiawei Wang 		    config->dv_flow_en) {
120696b1f027SJiawei Wang 			priv->sampler_en = 1;
120796b1f027SJiawei Wang 			DRV_LOG(DEBUG, "The Sampler enabled!\n");
120896b1f027SJiawei Wang 		} else {
120996b1f027SJiawei Wang 			priv->sampler_en = 0;
121096b1f027SJiawei Wang 			if (!config->hca_attr.log_max_ft_sampler_num)
121196b1f027SJiawei Wang 				DRV_LOG(WARNING, "No available register for"
121296b1f027SJiawei Wang 						" Sampler.");
121396b1f027SJiawei Wang 			else
121496b1f027SJiawei Wang 				DRV_LOG(DEBUG, "DV flow is not supported!\n");
121596b1f027SJiawei Wang 		}
121696b1f027SJiawei Wang #endif
12172eb4d010SOphir Munk 	}
1218d462a83cSMichael Baum 	if (config->tx_pp) {
12198f848f32SViacheslav Ovsiienko 		DRV_LOG(DEBUG, "Timestamp counter frequency %u kHz",
1220d462a83cSMichael Baum 			config->hca_attr.dev_freq_khz);
12218f848f32SViacheslav Ovsiienko 		DRV_LOG(DEBUG, "Packet pacing is %ssupported",
1222d462a83cSMichael Baum 			config->hca_attr.qos.packet_pacing ? "" : "not ");
12238f848f32SViacheslav Ovsiienko 		DRV_LOG(DEBUG, "Cross channel ops are %ssupported",
1224d462a83cSMichael Baum 			config->hca_attr.cross_channel ? "" : "not ");
12258f848f32SViacheslav Ovsiienko 		DRV_LOG(DEBUG, "WQE index ignore is %ssupported",
1226d462a83cSMichael Baum 			config->hca_attr.wqe_index_ignore ? "" : "not ");
12278f848f32SViacheslav Ovsiienko 		DRV_LOG(DEBUG, "Non-wire SQ feature is %ssupported",
1228d462a83cSMichael Baum 			config->hca_attr.non_wire_sq ? "" : "not ");
12298f848f32SViacheslav Ovsiienko 		DRV_LOG(DEBUG, "Static WQE SQ feature is %ssupported (%d)",
1230d462a83cSMichael Baum 			config->hca_attr.log_max_static_sq_wq ? "" : "not ",
1231d462a83cSMichael Baum 			config->hca_attr.log_max_static_sq_wq);
12328f848f32SViacheslav Ovsiienko 		DRV_LOG(DEBUG, "WQE rate PP mode is %ssupported",
1233d462a83cSMichael Baum 			config->hca_attr.qos.wqe_rate_pp ? "" : "not ");
1234d462a83cSMichael Baum 		if (!config->devx) {
12358f848f32SViacheslav Ovsiienko 			DRV_LOG(ERR, "DevX is required for packet pacing");
12368f848f32SViacheslav Ovsiienko 			err = ENODEV;
12378f848f32SViacheslav Ovsiienko 			goto error;
12388f848f32SViacheslav Ovsiienko 		}
1239d462a83cSMichael Baum 		if (!config->hca_attr.qos.packet_pacing) {
12408f848f32SViacheslav Ovsiienko 			DRV_LOG(ERR, "Packet pacing is not supported");
12418f848f32SViacheslav Ovsiienko 			err = ENODEV;
12428f848f32SViacheslav Ovsiienko 			goto error;
12438f848f32SViacheslav Ovsiienko 		}
1244d462a83cSMichael Baum 		if (!config->hca_attr.cross_channel) {
12458f848f32SViacheslav Ovsiienko 			DRV_LOG(ERR, "Cross channel operations are"
12468f848f32SViacheslav Ovsiienko 				     " required for packet pacing");
12478f848f32SViacheslav Ovsiienko 			err = ENODEV;
12488f848f32SViacheslav Ovsiienko 			goto error;
12498f848f32SViacheslav Ovsiienko 		}
1250d462a83cSMichael Baum 		if (!config->hca_attr.wqe_index_ignore) {
12518f848f32SViacheslav Ovsiienko 			DRV_LOG(ERR, "WQE index ignore feature is"
12528f848f32SViacheslav Ovsiienko 				     " required for packet pacing");
12538f848f32SViacheslav Ovsiienko 			err = ENODEV;
12548f848f32SViacheslav Ovsiienko 			goto error;
12558f848f32SViacheslav Ovsiienko 		}
1256d462a83cSMichael Baum 		if (!config->hca_attr.non_wire_sq) {
12578f848f32SViacheslav Ovsiienko 			DRV_LOG(ERR, "Non-wire SQ feature is"
12588f848f32SViacheslav Ovsiienko 				     " required for packet pacing");
12598f848f32SViacheslav Ovsiienko 			err = ENODEV;
12608f848f32SViacheslav Ovsiienko 			goto error;
12618f848f32SViacheslav Ovsiienko 		}
1262d462a83cSMichael Baum 		if (!config->hca_attr.log_max_static_sq_wq) {
12638f848f32SViacheslav Ovsiienko 			DRV_LOG(ERR, "Static WQE SQ feature is"
12648f848f32SViacheslav Ovsiienko 				     " required for packet pacing");
12658f848f32SViacheslav Ovsiienko 			err = ENODEV;
12668f848f32SViacheslav Ovsiienko 			goto error;
12678f848f32SViacheslav Ovsiienko 		}
1268d462a83cSMichael Baum 		if (!config->hca_attr.qos.wqe_rate_pp) {
12698f848f32SViacheslav Ovsiienko 			DRV_LOG(ERR, "WQE rate mode is required"
12708f848f32SViacheslav Ovsiienko 				     " for packet pacing");
12718f848f32SViacheslav Ovsiienko 			err = ENODEV;
12728f848f32SViacheslav Ovsiienko 			goto error;
12738f848f32SViacheslav Ovsiienko 		}
12748f848f32SViacheslav Ovsiienko #ifndef HAVE_MLX5DV_DEVX_UAR_OFFSET
12758f848f32SViacheslav Ovsiienko 		DRV_LOG(ERR, "DevX does not provide UAR offset,"
12768f848f32SViacheslav Ovsiienko 			     " can't create queues for packet pacing");
12778f848f32SViacheslav Ovsiienko 		err = ENODEV;
12788f848f32SViacheslav Ovsiienko 		goto error;
12798f848f32SViacheslav Ovsiienko #endif
12808f848f32SViacheslav Ovsiienko 	}
1281d462a83cSMichael Baum 	if (config->devx) {
1282a2854c4dSViacheslav Ovsiienko 		uint32_t reg[MLX5_ST_SZ_DW(register_mtutc)];
1283a2854c4dSViacheslav Ovsiienko 
1284972a1bf8SViacheslav Ovsiienko 		err = config->hca_attr.access_register_user ?
1285972a1bf8SViacheslav Ovsiienko 			mlx5_devx_cmd_register_read
1286a2854c4dSViacheslav Ovsiienko 				(sh->ctx, MLX5_REGISTER_ID_MTUTC, 0,
1287972a1bf8SViacheslav Ovsiienko 				reg, MLX5_ST_SZ_DW(register_mtutc)) : ENOTSUP;
1288a2854c4dSViacheslav Ovsiienko 		if (!err) {
1289a2854c4dSViacheslav Ovsiienko 			uint32_t ts_mode;
1290a2854c4dSViacheslav Ovsiienko 
1291a2854c4dSViacheslav Ovsiienko 			/* MTUTC register is read successfully. */
1292a2854c4dSViacheslav Ovsiienko 			ts_mode = MLX5_GET(register_mtutc, reg,
1293a2854c4dSViacheslav Ovsiienko 					   time_stamp_mode);
1294a2854c4dSViacheslav Ovsiienko 			if (ts_mode == MLX5_MTUTC_TIMESTAMP_MODE_REAL_TIME)
1295d462a83cSMichael Baum 				config->rt_timestamp = 1;
1296a2854c4dSViacheslav Ovsiienko 		} else {
1297a2854c4dSViacheslav Ovsiienko 			/* Kernel does not support register reading. */
1298d462a83cSMichael Baum 			if (config->hca_attr.dev_freq_khz ==
1299a2854c4dSViacheslav Ovsiienko 						 (NS_PER_S / MS_PER_S))
1300d462a83cSMichael Baum 				config->rt_timestamp = 1;
1301a2854c4dSViacheslav Ovsiienko 		}
1302a2854c4dSViacheslav Ovsiienko 	}
130350f95b23SSuanming Mou 	/*
130450f95b23SSuanming Mou 	 * If HW has bug working with tunnel packet decapsulation and
130550f95b23SSuanming Mou 	 * scatter FCS, and decapsulation is needed, clear the hw_fcs_strip
130650f95b23SSuanming Mou 	 * bit. Then DEV_RX_OFFLOAD_KEEP_CRC bit will not be set anymore.
130750f95b23SSuanming Mou 	 */
1308d462a83cSMichael Baum 	if (config->hca_attr.scatter_fcs_w_decap_disable && config->decap_en)
1309d462a83cSMichael Baum 		config->hw_fcs_strip = 0;
131050f95b23SSuanming Mou 	DRV_LOG(DEBUG, "FCS stripping configuration is %ssupported",
1311d462a83cSMichael Baum 		(config->hw_fcs_strip ? "" : "not "));
1312d462a83cSMichael Baum 	if (config->mprq.enabled && mprq) {
1313d462a83cSMichael Baum 		if (config->mprq.stride_num_n &&
1314d462a83cSMichael Baum 		    (config->mprq.stride_num_n > mprq_max_stride_num_n ||
1315d462a83cSMichael Baum 		     config->mprq.stride_num_n < mprq_min_stride_num_n)) {
1316d462a83cSMichael Baum 			config->mprq.stride_num_n =
13172eb4d010SOphir Munk 				RTE_MIN(RTE_MAX(MLX5_MPRQ_STRIDE_NUM_N,
13182eb4d010SOphir Munk 						mprq_min_stride_num_n),
13192eb4d010SOphir Munk 					mprq_max_stride_num_n);
13202eb4d010SOphir Munk 			DRV_LOG(WARNING,
13212eb4d010SOphir Munk 				"the number of strides"
13222eb4d010SOphir Munk 				" for Multi-Packet RQ is out of range,"
13232eb4d010SOphir Munk 				" setting default value (%u)",
1324d462a83cSMichael Baum 				1 << config->mprq.stride_num_n);
13252eb4d010SOphir Munk 		}
1326d462a83cSMichael Baum 		if (config->mprq.stride_size_n &&
1327d462a83cSMichael Baum 		    (config->mprq.stride_size_n > mprq_max_stride_size_n ||
1328d462a83cSMichael Baum 		     config->mprq.stride_size_n < mprq_min_stride_size_n)) {
1329d462a83cSMichael Baum 			config->mprq.stride_size_n =
13302eb4d010SOphir Munk 				RTE_MIN(RTE_MAX(MLX5_MPRQ_STRIDE_SIZE_N,
13312eb4d010SOphir Munk 						mprq_min_stride_size_n),
13322eb4d010SOphir Munk 					mprq_max_stride_size_n);
13332eb4d010SOphir Munk 			DRV_LOG(WARNING,
13342eb4d010SOphir Munk 				"the size of a stride"
13352eb4d010SOphir Munk 				" for Multi-Packet RQ is out of range,"
13362eb4d010SOphir Munk 				" setting default value (%u)",
1337d462a83cSMichael Baum 				1 << config->mprq.stride_size_n);
13382eb4d010SOphir Munk 		}
1339d462a83cSMichael Baum 		config->mprq.min_stride_size_n = mprq_min_stride_size_n;
1340d462a83cSMichael Baum 		config->mprq.max_stride_size_n = mprq_max_stride_size_n;
1341d462a83cSMichael Baum 	} else if (config->mprq.enabled && !mprq) {
13422eb4d010SOphir Munk 		DRV_LOG(WARNING, "Multi-Packet RQ isn't supported");
1343d462a83cSMichael Baum 		config->mprq.enabled = 0;
13442eb4d010SOphir Munk 	}
1345d462a83cSMichael Baum 	if (config->max_dump_files_num == 0)
1346d462a83cSMichael Baum 		config->max_dump_files_num = 128;
13472eb4d010SOphir Munk 	eth_dev = rte_eth_dev_allocate(name);
13482eb4d010SOphir Munk 	if (eth_dev == NULL) {
13492eb4d010SOphir Munk 		DRV_LOG(ERR, "can not allocate rte ethdev");
13502eb4d010SOphir Munk 		err = ENOMEM;
13512eb4d010SOphir Munk 		goto error;
13522eb4d010SOphir Munk 	}
13532eb4d010SOphir Munk 	if (priv->representor) {
13542eb4d010SOphir Munk 		eth_dev->data->dev_flags |= RTE_ETH_DEV_REPRESENTOR;
13552eb4d010SOphir Munk 		eth_dev->data->representor_id = priv->representor_id;
13562eb4d010SOphir Munk 	}
13572eb4d010SOphir Munk 	/*
13582eb4d010SOphir Munk 	 * Store associated network device interface index. This index
13592eb4d010SOphir Munk 	 * is permanent throughout the lifetime of device. So, we may store
13602eb4d010SOphir Munk 	 * the ifindex here and use the cached value further.
13612eb4d010SOphir Munk 	 */
13622eb4d010SOphir Munk 	MLX5_ASSERT(spawn->ifindex);
13632eb4d010SOphir Munk 	priv->if_index = spawn->ifindex;
1364c21e5facSXueming Li 	if (priv->pf_bond >= 0 && priv->master) {
1365c21e5facSXueming Li 		/* Get bond interface info */
1366c21e5facSXueming Li 		err = mlx5_sysfs_bond_info(priv->if_index,
1367c21e5facSXueming Li 				     &priv->bond_ifindex,
1368c21e5facSXueming Li 				     priv->bond_name);
1369c21e5facSXueming Li 		if (err)
1370c21e5facSXueming Li 			DRV_LOG(ERR, "unable to get bond info: %s",
1371c21e5facSXueming Li 				strerror(rte_errno));
1372c21e5facSXueming Li 		else
1373c21e5facSXueming Li 			DRV_LOG(INFO, "PF device %u, bond device %u(%s)",
1374c21e5facSXueming Li 				priv->if_index, priv->bond_ifindex,
1375c21e5facSXueming Li 				priv->bond_name);
1376c21e5facSXueming Li 	}
13772eb4d010SOphir Munk 	eth_dev->data->dev_private = priv;
13782eb4d010SOphir Munk 	priv->dev_data = eth_dev->data;
13792eb4d010SOphir Munk 	eth_dev->data->mac_addrs = priv->mac;
1380e6818853SXueming Li 	if (spawn->pf_bond < 0) {
13812eb4d010SOphir Munk 		eth_dev->device = dpdk_dev;
1382e6818853SXueming Li 	} else {
1383e6818853SXueming Li 		/* Use primary bond PCI as device. */
1384e6818853SXueming Li 		if (sh->bond_dev == UINT16_MAX) {
1385e6818853SXueming Li 			sh->bond_dev = eth_dev->data->port_id;
1386e6818853SXueming Li 			eth_dev->device = dpdk_dev;
1387e6818853SXueming Li 		} else {
1388e6818853SXueming Li 			eth_dev->device = rte_eth_devices[sh->bond_dev].device;
1389e6818853SXueming Li 		}
1390e6818853SXueming Li 	}
1391f30e69b4SFerruh Yigit 	eth_dev->data->dev_flags |= RTE_ETH_DEV_AUTOFILL_QUEUE_XSTATS;
13922eb4d010SOphir Munk 	/* Configure the first MAC address by default. */
13932eb4d010SOphir Munk 	if (mlx5_get_mac(eth_dev, &mac.addr_bytes)) {
13942eb4d010SOphir Munk 		DRV_LOG(ERR,
13952eb4d010SOphir Munk 			"port %u cannot get MAC address, is mlx5_en"
13962eb4d010SOphir Munk 			" loaded? (errno: %s)",
13972eb4d010SOphir Munk 			eth_dev->data->port_id, strerror(rte_errno));
13982eb4d010SOphir Munk 		err = ENODEV;
13992eb4d010SOphir Munk 		goto error;
14002eb4d010SOphir Munk 	}
14012eb4d010SOphir Munk 	DRV_LOG(INFO,
14022eb4d010SOphir Munk 		"port %u MAC address is %02x:%02x:%02x:%02x:%02x:%02x",
14032eb4d010SOphir Munk 		eth_dev->data->port_id,
14042eb4d010SOphir Munk 		mac.addr_bytes[0], mac.addr_bytes[1],
14052eb4d010SOphir Munk 		mac.addr_bytes[2], mac.addr_bytes[3],
14062eb4d010SOphir Munk 		mac.addr_bytes[4], mac.addr_bytes[5]);
14072eb4d010SOphir Munk #ifdef RTE_LIBRTE_MLX5_DEBUG
14082eb4d010SOphir Munk 	{
14092eb4d010SOphir Munk 		char ifname[IF_NAMESIZE];
14102eb4d010SOphir Munk 
14112eb4d010SOphir Munk 		if (mlx5_get_ifname(eth_dev, &ifname) == 0)
14122eb4d010SOphir Munk 			DRV_LOG(DEBUG, "port %u ifname is \"%s\"",
14132eb4d010SOphir Munk 				eth_dev->data->port_id, ifname);
14142eb4d010SOphir Munk 		else
14152eb4d010SOphir Munk 			DRV_LOG(DEBUG, "port %u ifname is unknown",
14162eb4d010SOphir Munk 				eth_dev->data->port_id);
14172eb4d010SOphir Munk 	}
14182eb4d010SOphir Munk #endif
14192eb4d010SOphir Munk 	/* Get actual MTU if possible. */
14202eb4d010SOphir Munk 	err = mlx5_get_mtu(eth_dev, &priv->mtu);
14212eb4d010SOphir Munk 	if (err) {
14222eb4d010SOphir Munk 		err = rte_errno;
14232eb4d010SOphir Munk 		goto error;
14242eb4d010SOphir Munk 	}
14252eb4d010SOphir Munk 	DRV_LOG(DEBUG, "port %u MTU is %u", eth_dev->data->port_id,
14262eb4d010SOphir Munk 		priv->mtu);
14272eb4d010SOphir Munk 	/* Initialize burst functions to prevent crashes before link-up. */
14282eb4d010SOphir Munk 	eth_dev->rx_pkt_burst = removed_rx_burst;
14292eb4d010SOphir Munk 	eth_dev->tx_pkt_burst = removed_tx_burst;
1430042f5c94SOphir Munk 	eth_dev->dev_ops = &mlx5_os_dev_ops;
1431cbfc6111SFerruh Yigit 	eth_dev->rx_descriptor_status = mlx5_rx_descriptor_status;
1432cbfc6111SFerruh Yigit 	eth_dev->tx_descriptor_status = mlx5_tx_descriptor_status;
1433cbfc6111SFerruh Yigit 	eth_dev->rx_queue_count = mlx5_rx_queue_count;
14342eb4d010SOphir Munk 	/* Register MAC address. */
14352eb4d010SOphir Munk 	claim_zero(mlx5_mac_addr_add(eth_dev, &mac, 0, 0));
1436d462a83cSMichael Baum 	if (config->vf && config->vf_nl_en)
14372eb4d010SOphir Munk 		mlx5_nl_mac_addr_sync(priv->nl_socket_route,
14382eb4d010SOphir Munk 				      mlx5_ifindex(eth_dev),
14392eb4d010SOphir Munk 				      eth_dev->data->mac_addrs,
14402eb4d010SOphir Munk 				      MLX5_MAX_MAC_ADDRESSES);
14412eb4d010SOphir Munk 	priv->flows = 0;
14422eb4d010SOphir Munk 	priv->ctrl_flows = 0;
1443d163fc2dSXueming Li 	rte_spinlock_init(&priv->flow_list_lock);
14442eb4d010SOphir Munk 	TAILQ_INIT(&priv->flow_meters);
14452eb4d010SOphir Munk 	TAILQ_INIT(&priv->flow_meter_profiles);
14462eb4d010SOphir Munk 	/* Hint libmlx5 to use PMD allocator for data plane resources */
144736dabceaSMichael Baum 	mlx5_glue->dv_set_context_attr(sh->ctx,
144836dabceaSMichael Baum 			MLX5DV_CTX_ATTR_BUF_ALLOCATORS,
144936dabceaSMichael Baum 			(void *)((uintptr_t)&(struct mlx5dv_ctx_allocators){
14502eb4d010SOphir Munk 				.alloc = &mlx5_alloc_verbs_buf,
14512eb4d010SOphir Munk 				.free = &mlx5_free_verbs_buf,
14522eb4d010SOphir Munk 				.data = priv,
145336dabceaSMichael Baum 			}));
14542eb4d010SOphir Munk 	/* Bring Ethernet device up. */
14552eb4d010SOphir Munk 	DRV_LOG(DEBUG, "port %u forcing Ethernet interface up",
14562eb4d010SOphir Munk 		eth_dev->data->port_id);
14572eb4d010SOphir Munk 	mlx5_set_link_up(eth_dev);
14582eb4d010SOphir Munk 	/*
14592eb4d010SOphir Munk 	 * Even though the interrupt handler is not installed yet,
14602eb4d010SOphir Munk 	 * interrupts will still trigger on the async_fd from
14612eb4d010SOphir Munk 	 * Verbs context returned by ibv_open_device().
14622eb4d010SOphir Munk 	 */
14632eb4d010SOphir Munk 	mlx5_link_update(eth_dev, 0);
14642eb4d010SOphir Munk #ifdef HAVE_MLX5DV_DR_ESWITCH
1465d462a83cSMichael Baum 	if (!(config->hca_attr.eswitch_manager && config->dv_flow_en &&
14662eb4d010SOphir Munk 	      (switch_info->representor || switch_info->master)))
1467d462a83cSMichael Baum 		config->dv_esw_en = 0;
14682eb4d010SOphir Munk #else
1469d462a83cSMichael Baum 	config->dv_esw_en = 0;
14702eb4d010SOphir Munk #endif
14712eb4d010SOphir Munk 	/* Detect minimal data bytes to inline. */
1472d462a83cSMichael Baum 	mlx5_set_min_inline(spawn, config);
14732eb4d010SOphir Munk 	/* Store device configuration on private structure. */
1474d462a83cSMichael Baum 	priv->config = *config;
14752eb4d010SOphir Munk 	/* Create context for virtual machine VLAN workaround. */
14762eb4d010SOphir Munk 	priv->vmwa_context = mlx5_vlan_vmwa_init(eth_dev, spawn->ifindex);
1477d462a83cSMichael Baum 	if (config->dv_flow_en) {
14782eb4d010SOphir Munk 		err = mlx5_alloc_shared_dr(priv);
14792eb4d010SOphir Munk 		if (err)
14802eb4d010SOphir Munk 			goto error;
14812eb4d010SOphir Munk 	}
14827aa9892fSMichael Baum 	if (config->devx && config->dv_flow_en && config->dest_tir) {
14835eaf882eSMichael Baum 		priv->obj_ops = devx_obj_ops;
14840c762e81SMichael Baum 		priv->obj_ops.drop_action_create =
14850c762e81SMichael Baum 						ibv_obj_ops.drop_action_create;
14860c762e81SMichael Baum 		priv->obj_ops.drop_action_destroy =
14870c762e81SMichael Baum 						ibv_obj_ops.drop_action_destroy;
14885d9f3c3fSMichael Baum #ifndef HAVE_MLX5DV_DEVX_UAR_OFFSET
14895d9f3c3fSMichael Baum 		priv->obj_ops.txq_obj_modify = ibv_obj_ops.txq_obj_modify;
14905d9f3c3fSMichael Baum #else
14913ec73abeSMatan Azrad 		if (config->dv_esw_en)
14925d9f3c3fSMichael Baum 			priv->obj_ops.txq_obj_modify =
14935d9f3c3fSMichael Baum 						ibv_obj_ops.txq_obj_modify;
14945d9f3c3fSMichael Baum #endif
14953ec73abeSMatan Azrad 		/* Use specific wrappers for Tx object. */
14963ec73abeSMatan Azrad 		priv->obj_ops.txq_obj_new = mlx5_os_txq_obj_new;
14973ec73abeSMatan Azrad 		priv->obj_ops.txq_obj_release = mlx5_os_txq_obj_release;
14983ec73abeSMatan Azrad 
14995eaf882eSMichael Baum 	} else {
15005eaf882eSMichael Baum 		priv->obj_ops = ibv_obj_ops;
15015eaf882eSMichael Baum 	}
150265b3cd0dSSuanming Mou 	priv->drop_queue.hrxq = mlx5_drop_action_create(eth_dev);
150365b3cd0dSSuanming Mou 	if (!priv->drop_queue.hrxq)
150465b3cd0dSSuanming Mou 		goto error;
15052eb4d010SOphir Munk 	/* Supported Verbs flow priority number detection. */
15062eb4d010SOphir Munk 	err = mlx5_flow_discover_priorities(eth_dev);
15072eb4d010SOphir Munk 	if (err < 0) {
15082eb4d010SOphir Munk 		err = -err;
15092eb4d010SOphir Munk 		goto error;
15102eb4d010SOphir Munk 	}
15112eb4d010SOphir Munk 	priv->config.flow_prio = err;
15122eb4d010SOphir Munk 	if (!priv->config.dv_esw_en &&
15132eb4d010SOphir Munk 	    priv->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY) {
15142eb4d010SOphir Munk 		DRV_LOG(WARNING, "metadata mode %u is not supported "
15152eb4d010SOphir Munk 				 "(no E-Switch)", priv->config.dv_xmeta_en);
15162eb4d010SOphir Munk 		priv->config.dv_xmeta_en = MLX5_XMETA_MODE_LEGACY;
15172eb4d010SOphir Munk 	}
15182eb4d010SOphir Munk 	mlx5_set_metadata_mask(eth_dev);
15192eb4d010SOphir Munk 	if (priv->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY &&
15202eb4d010SOphir Munk 	    !priv->sh->dv_regc0_mask) {
15212eb4d010SOphir Munk 		DRV_LOG(ERR, "metadata mode %u is not supported "
15222eb4d010SOphir Munk 			     "(no metadata reg_c[0] is available)",
15232eb4d010SOphir Munk 			     priv->config.dv_xmeta_en);
15242eb4d010SOphir Munk 			err = ENOTSUP;
15252eb4d010SOphir Munk 			goto error;
15262eb4d010SOphir Munk 	}
1527e1592b6cSSuanming Mou 	mlx5_cache_list_init(&priv->hrxqs, "hrxq", 0, eth_dev,
1528e1592b6cSSuanming Mou 			     mlx5_hrxq_create_cb,
1529e1592b6cSSuanming Mou 			     mlx5_hrxq_match_cb,
1530e1592b6cSSuanming Mou 			     mlx5_hrxq_remove_cb);
15312eb4d010SOphir Munk 	/* Query availability of metadata reg_c's. */
15322eb4d010SOphir Munk 	err = mlx5_flow_discover_mreg_c(eth_dev);
15332eb4d010SOphir Munk 	if (err < 0) {
15342eb4d010SOphir Munk 		err = -err;
15352eb4d010SOphir Munk 		goto error;
15362eb4d010SOphir Munk 	}
15372eb4d010SOphir Munk 	if (!mlx5_flow_ext_mreg_supported(eth_dev)) {
15382eb4d010SOphir Munk 		DRV_LOG(DEBUG,
15392eb4d010SOphir Munk 			"port %u extensive metadata register is not supported",
15402eb4d010SOphir Munk 			eth_dev->data->port_id);
15412eb4d010SOphir Munk 		if (priv->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY) {
15422eb4d010SOphir Munk 			DRV_LOG(ERR, "metadata mode %u is not supported "
15432eb4d010SOphir Munk 				     "(no metadata registers available)",
15442eb4d010SOphir Munk 				     priv->config.dv_xmeta_en);
15452eb4d010SOphir Munk 			err = ENOTSUP;
15462eb4d010SOphir Munk 			goto error;
15472eb4d010SOphir Munk 		}
15482eb4d010SOphir Munk 	}
15492eb4d010SOphir Munk 	if (priv->config.dv_flow_en &&
15502eb4d010SOphir Munk 	    priv->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY &&
15512eb4d010SOphir Munk 	    mlx5_flow_ext_mreg_supported(eth_dev) &&
15522eb4d010SOphir Munk 	    priv->sh->dv_regc0_mask) {
15532eb4d010SOphir Munk 		priv->mreg_cp_tbl = mlx5_hlist_create(MLX5_FLOW_MREG_HNAME,
1554e69a5922SXueming Li 						      MLX5_FLOW_MREG_HTABLE_SZ,
1555e69a5922SXueming Li 						      0, 0,
1556f7f73ac1SXueming Li 						      flow_dv_mreg_create_cb,
1557f7f73ac1SXueming Li 						      NULL,
1558f7f73ac1SXueming Li 						      flow_dv_mreg_remove_cb);
15592eb4d010SOphir Munk 		if (!priv->mreg_cp_tbl) {
15602eb4d010SOphir Munk 			err = ENOMEM;
15612eb4d010SOphir Munk 			goto error;
15622eb4d010SOphir Munk 		}
1563f7f73ac1SXueming Li 		priv->mreg_cp_tbl->ctx = eth_dev;
15642eb4d010SOphir Munk 	}
1565cc608e4dSSuanming Mou 	rte_spinlock_init(&priv->shared_act_sl);
1566994829e6SSuanming Mou 	mlx5_flow_counter_mode_config(eth_dev);
15679fbe97f0SXueming Li 	if (priv->config.dv_flow_en)
15689fbe97f0SXueming Li 		eth_dev->data->dev_flags |= RTE_ETH_DEV_FLOW_OPS_THREAD_SAFE;
15692eb4d010SOphir Munk 	return eth_dev;
15702eb4d010SOphir Munk error:
15712eb4d010SOphir Munk 	if (priv) {
15722eb4d010SOphir Munk 		if (priv->mreg_cp_tbl)
1573e69a5922SXueming Li 			mlx5_hlist_destroy(priv->mreg_cp_tbl);
15742eb4d010SOphir Munk 		if (priv->sh)
15752eb4d010SOphir Munk 			mlx5_os_free_shared_dr(priv);
15762eb4d010SOphir Munk 		if (priv->nl_socket_route >= 0)
15772eb4d010SOphir Munk 			close(priv->nl_socket_route);
15782eb4d010SOphir Munk 		if (priv->nl_socket_rdma >= 0)
15792eb4d010SOphir Munk 			close(priv->nl_socket_rdma);
15802eb4d010SOphir Munk 		if (priv->vmwa_context)
15812eb4d010SOphir Munk 			mlx5_vlan_vmwa_exit(priv->vmwa_context);
158265b3cd0dSSuanming Mou 		if (eth_dev && priv->drop_queue.hrxq)
158365b3cd0dSSuanming Mou 			mlx5_drop_action_destroy(eth_dev);
15842eb4d010SOphir Munk 		if (own_domain_id)
15852eb4d010SOphir Munk 			claim_zero(rte_eth_switch_domain_free(priv->domain_id));
1586e1592b6cSSuanming Mou 		mlx5_cache_list_destroy(&priv->hrxqs);
15872175c4dcSSuanming Mou 		mlx5_free(priv);
15882eb4d010SOphir Munk 		if (eth_dev != NULL)
15892eb4d010SOphir Munk 			eth_dev->data->dev_private = NULL;
15902eb4d010SOphir Munk 	}
15912eb4d010SOphir Munk 	if (eth_dev != NULL) {
15922eb4d010SOphir Munk 		/* mac_addrs must not be freed alone because part of
15932eb4d010SOphir Munk 		 * dev_private
15942eb4d010SOphir Munk 		 **/
15952eb4d010SOphir Munk 		eth_dev->data->mac_addrs = NULL;
15962eb4d010SOphir Munk 		rte_eth_dev_release_port(eth_dev);
15972eb4d010SOphir Munk 	}
15982eb4d010SOphir Munk 	if (sh)
159991389890SOphir Munk 		mlx5_free_shared_dev_ctx(sh);
16002eb4d010SOphir Munk 	MLX5_ASSERT(err > 0);
16012eb4d010SOphir Munk 	rte_errno = err;
16022eb4d010SOphir Munk 	return NULL;
16032eb4d010SOphir Munk }
16042eb4d010SOphir Munk 
16052eb4d010SOphir Munk /**
16062eb4d010SOphir Munk  * Comparison callback to sort device data.
16072eb4d010SOphir Munk  *
16082eb4d010SOphir Munk  * This is meant to be used with qsort().
16092eb4d010SOphir Munk  *
16102eb4d010SOphir Munk  * @param a[in]
16112eb4d010SOphir Munk  *   Pointer to pointer to first data object.
16122eb4d010SOphir Munk  * @param b[in]
16132eb4d010SOphir Munk  *   Pointer to pointer to second data object.
16142eb4d010SOphir Munk  *
16152eb4d010SOphir Munk  * @return
16162eb4d010SOphir Munk  *   0 if both objects are equal, less than 0 if the first argument is less
16172eb4d010SOphir Munk  *   than the second, greater than 0 otherwise.
16182eb4d010SOphir Munk  */
16192eb4d010SOphir Munk static int
16202eb4d010SOphir Munk mlx5_dev_spawn_data_cmp(const void *a, const void *b)
16212eb4d010SOphir Munk {
16222eb4d010SOphir Munk 	const struct mlx5_switch_info *si_a =
16232eb4d010SOphir Munk 		&((const struct mlx5_dev_spawn_data *)a)->info;
16242eb4d010SOphir Munk 	const struct mlx5_switch_info *si_b =
16252eb4d010SOphir Munk 		&((const struct mlx5_dev_spawn_data *)b)->info;
16262eb4d010SOphir Munk 	int ret;
16272eb4d010SOphir Munk 
16282eb4d010SOphir Munk 	/* Master device first. */
16292eb4d010SOphir Munk 	ret = si_b->master - si_a->master;
16302eb4d010SOphir Munk 	if (ret)
16312eb4d010SOphir Munk 		return ret;
16322eb4d010SOphir Munk 	/* Then representor devices. */
16332eb4d010SOphir Munk 	ret = si_b->representor - si_a->representor;
16342eb4d010SOphir Munk 	if (ret)
16352eb4d010SOphir Munk 		return ret;
16362eb4d010SOphir Munk 	/* Unidentified devices come last in no specific order. */
16372eb4d010SOphir Munk 	if (!si_a->representor)
16382eb4d010SOphir Munk 		return 0;
16392eb4d010SOphir Munk 	/* Order representors by name. */
16402eb4d010SOphir Munk 	return si_a->port_name - si_b->port_name;
16412eb4d010SOphir Munk }
16422eb4d010SOphir Munk 
16432eb4d010SOphir Munk /**
16442eb4d010SOphir Munk  * Match PCI information for possible slaves of bonding device.
16452eb4d010SOphir Munk  *
16462eb4d010SOphir Munk  * @param[in] ibv_dev
16472eb4d010SOphir Munk  *   Pointer to Infiniband device structure.
16482eb4d010SOphir Munk  * @param[in] pci_dev
16492eb4d010SOphir Munk  *   Pointer to PCI device structure to match PCI address.
16502eb4d010SOphir Munk  * @param[in] nl_rdma
16512eb4d010SOphir Munk  *   Netlink RDMA group socket handle.
16522eb4d010SOphir Munk  *
16532eb4d010SOphir Munk  * @return
16542eb4d010SOphir Munk  *   negative value if no bonding device found, otherwise
16552eb4d010SOphir Munk  *   positive index of slave PF in bonding.
16562eb4d010SOphir Munk  */
16572eb4d010SOphir Munk static int
16582eb4d010SOphir Munk mlx5_device_bond_pci_match(const struct ibv_device *ibv_dev,
16592eb4d010SOphir Munk 			   const struct rte_pci_device *pci_dev,
16602eb4d010SOphir Munk 			   int nl_rdma)
16612eb4d010SOphir Munk {
16622eb4d010SOphir Munk 	char ifname[IF_NAMESIZE + 1];
16632eb4d010SOphir Munk 	unsigned int ifindex;
16642eb4d010SOphir Munk 	unsigned int np, i;
16652eb4d010SOphir Munk 	FILE *file = NULL;
16662eb4d010SOphir Munk 	int pf = -1;
16672eb4d010SOphir Munk 
16682eb4d010SOphir Munk 	/*
16692eb4d010SOphir Munk 	 * Try to get master device name. If something goes
16702eb4d010SOphir Munk 	 * wrong suppose the lack of kernel support and no
16712eb4d010SOphir Munk 	 * bonding devices.
16722eb4d010SOphir Munk 	 */
16732eb4d010SOphir Munk 	if (nl_rdma < 0)
16742eb4d010SOphir Munk 		return -1;
16752eb4d010SOphir Munk 	if (!strstr(ibv_dev->name, "bond"))
16762eb4d010SOphir Munk 		return -1;
16772eb4d010SOphir Munk 	np = mlx5_nl_portnum(nl_rdma, ibv_dev->name);
16782eb4d010SOphir Munk 	if (!np)
16792eb4d010SOphir Munk 		return -1;
16802eb4d010SOphir Munk 	/*
16812eb4d010SOphir Munk 	 * The Master device might not be on the predefined
16822eb4d010SOphir Munk 	 * port (not on port index 1, it is not garanted),
16832eb4d010SOphir Munk 	 * we have to scan all Infiniband device port and
16842eb4d010SOphir Munk 	 * find master.
16852eb4d010SOphir Munk 	 */
16862eb4d010SOphir Munk 	for (i = 1; i <= np; ++i) {
16872eb4d010SOphir Munk 		/* Check whether Infiniband port is populated. */
16882eb4d010SOphir Munk 		ifindex = mlx5_nl_ifindex(nl_rdma, ibv_dev->name, i);
16892eb4d010SOphir Munk 		if (!ifindex)
16902eb4d010SOphir Munk 			continue;
16912eb4d010SOphir Munk 		if (!if_indextoname(ifindex, ifname))
16922eb4d010SOphir Munk 			continue;
16932eb4d010SOphir Munk 		/* Try to read bonding slave names from sysfs. */
16942eb4d010SOphir Munk 		MKSTR(slaves,
16952eb4d010SOphir Munk 		      "/sys/class/net/%s/master/bonding/slaves", ifname);
16962eb4d010SOphir Munk 		file = fopen(slaves, "r");
16972eb4d010SOphir Munk 		if (file)
16982eb4d010SOphir Munk 			break;
16992eb4d010SOphir Munk 	}
17002eb4d010SOphir Munk 	if (!file)
17012eb4d010SOphir Munk 		return -1;
17022eb4d010SOphir Munk 	/* Use safe format to check maximal buffer length. */
17032eb4d010SOphir Munk 	MLX5_ASSERT(atol(RTE_STR(IF_NAMESIZE)) == IF_NAMESIZE);
17042eb4d010SOphir Munk 	while (fscanf(file, "%" RTE_STR(IF_NAMESIZE) "s", ifname) == 1) {
17052eb4d010SOphir Munk 		char tmp_str[IF_NAMESIZE + 32];
17062eb4d010SOphir Munk 		struct rte_pci_addr pci_addr;
17072eb4d010SOphir Munk 		struct mlx5_switch_info	info;
17082eb4d010SOphir Munk 
17092eb4d010SOphir Munk 		/* Process slave interface names in the loop. */
17102eb4d010SOphir Munk 		snprintf(tmp_str, sizeof(tmp_str),
17112eb4d010SOphir Munk 			 "/sys/class/net/%s", ifname);
17122eb4d010SOphir Munk 		if (mlx5_dev_to_pci_addr(tmp_str, &pci_addr)) {
17132eb4d010SOphir Munk 			DRV_LOG(WARNING, "can not get PCI address"
17142eb4d010SOphir Munk 					 " for netdev \"%s\"", ifname);
17152eb4d010SOphir Munk 			continue;
17162eb4d010SOphir Munk 		}
17172eb4d010SOphir Munk 		if (pci_dev->addr.domain != pci_addr.domain ||
17182eb4d010SOphir Munk 		    pci_dev->addr.bus != pci_addr.bus ||
17192eb4d010SOphir Munk 		    pci_dev->addr.devid != pci_addr.devid ||
17202eb4d010SOphir Munk 		    pci_dev->addr.function != pci_addr.function)
17212eb4d010SOphir Munk 			continue;
17222eb4d010SOphir Munk 		/* Slave interface PCI address match found. */
17232eb4d010SOphir Munk 		fclose(file);
17242eb4d010SOphir Munk 		snprintf(tmp_str, sizeof(tmp_str),
17252eb4d010SOphir Munk 			 "/sys/class/net/%s/phys_port_name", ifname);
17262eb4d010SOphir Munk 		file = fopen(tmp_str, "rb");
17272eb4d010SOphir Munk 		if (!file)
17282eb4d010SOphir Munk 			break;
17292eb4d010SOphir Munk 		info.name_type = MLX5_PHYS_PORT_NAME_TYPE_NOTSET;
17302eb4d010SOphir Munk 		if (fscanf(file, "%32s", tmp_str) == 1)
17312eb4d010SOphir Munk 			mlx5_translate_port_name(tmp_str, &info);
17322eb4d010SOphir Munk 		if (info.name_type == MLX5_PHYS_PORT_NAME_TYPE_LEGACY ||
17332eb4d010SOphir Munk 		    info.name_type == MLX5_PHYS_PORT_NAME_TYPE_UPLINK)
17342eb4d010SOphir Munk 			pf = info.port_name;
17352eb4d010SOphir Munk 		break;
17362eb4d010SOphir Munk 	}
17372eb4d010SOphir Munk 	if (file)
17382eb4d010SOphir Munk 		fclose(file);
17392eb4d010SOphir Munk 	return pf;
17402eb4d010SOphir Munk }
17412eb4d010SOphir Munk 
17422eb4d010SOphir Munk /**
17432eb4d010SOphir Munk  * DPDK callback to register a PCI device.
17442eb4d010SOphir Munk  *
17452eb4d010SOphir Munk  * This function spawns Ethernet devices out of a given PCI device.
17462eb4d010SOphir Munk  *
17472eb4d010SOphir Munk  * @param[in] pci_drv
17482eb4d010SOphir Munk  *   PCI driver structure (mlx5_driver).
17492eb4d010SOphir Munk  * @param[in] pci_dev
17502eb4d010SOphir Munk  *   PCI device information.
17512eb4d010SOphir Munk  *
17522eb4d010SOphir Munk  * @return
17532eb4d010SOphir Munk  *   0 on success, a negative errno value otherwise and rte_errno is set.
17542eb4d010SOphir Munk  */
17552eb4d010SOphir Munk int
17562eb4d010SOphir Munk mlx5_os_pci_probe(struct rte_pci_driver *pci_drv __rte_unused,
17572eb4d010SOphir Munk 		  struct rte_pci_device *pci_dev)
17582eb4d010SOphir Munk {
17592eb4d010SOphir Munk 	struct ibv_device **ibv_list;
17602eb4d010SOphir Munk 	/*
17612eb4d010SOphir Munk 	 * Number of found IB Devices matching with requested PCI BDF.
17622eb4d010SOphir Munk 	 * nd != 1 means there are multiple IB devices over the same
17632eb4d010SOphir Munk 	 * PCI device and we have representors and master.
17642eb4d010SOphir Munk 	 */
17652eb4d010SOphir Munk 	unsigned int nd = 0;
17662eb4d010SOphir Munk 	/*
17672eb4d010SOphir Munk 	 * Number of found IB device Ports. nd = 1 and np = 1..n means
17682eb4d010SOphir Munk 	 * we have the single multiport IB device, and there may be
17692eb4d010SOphir Munk 	 * representors attached to some of found ports.
17702eb4d010SOphir Munk 	 */
17712eb4d010SOphir Munk 	unsigned int np = 0;
17722eb4d010SOphir Munk 	/*
17732eb4d010SOphir Munk 	 * Number of DPDK ethernet devices to Spawn - either over
17742eb4d010SOphir Munk 	 * multiple IB devices or multiple ports of single IB device.
17752eb4d010SOphir Munk 	 * Actually this is the number of iterations to spawn.
17762eb4d010SOphir Munk 	 */
17772eb4d010SOphir Munk 	unsigned int ns = 0;
17782eb4d010SOphir Munk 	/*
17792eb4d010SOphir Munk 	 * Bonding device
17802eb4d010SOphir Munk 	 *   < 0 - no bonding device (single one)
17812eb4d010SOphir Munk 	 *  >= 0 - bonding device (value is slave PF index)
17822eb4d010SOphir Munk 	 */
17832eb4d010SOphir Munk 	int bd = -1;
17842eb4d010SOphir Munk 	struct mlx5_dev_spawn_data *list = NULL;
17852eb4d010SOphir Munk 	struct mlx5_dev_config dev_config;
1786d462a83cSMichael Baum 	unsigned int dev_config_vf;
17872eb4d010SOphir Munk 	int ret;
17882eb4d010SOphir Munk 
17892eb4d010SOphir Munk 	if (rte_eal_process_type() == RTE_PROC_PRIMARY)
17902eb4d010SOphir Munk 		mlx5_pmd_socket_init();
17912eb4d010SOphir Munk 	ret = mlx5_init_once();
17922eb4d010SOphir Munk 	if (ret) {
17932eb4d010SOphir Munk 		DRV_LOG(ERR, "unable to init PMD global data: %s",
17942eb4d010SOphir Munk 			strerror(rte_errno));
17952eb4d010SOphir Munk 		return -rte_errno;
17962eb4d010SOphir Munk 	}
17972eb4d010SOphir Munk 	errno = 0;
17982eb4d010SOphir Munk 	ibv_list = mlx5_glue->get_device_list(&ret);
17992eb4d010SOphir Munk 	if (!ibv_list) {
18002eb4d010SOphir Munk 		rte_errno = errno ? errno : ENOSYS;
18012eb4d010SOphir Munk 		DRV_LOG(ERR, "cannot list devices, is ib_uverbs loaded?");
18022eb4d010SOphir Munk 		return -rte_errno;
18032eb4d010SOphir Munk 	}
18042eb4d010SOphir Munk 	/*
18052eb4d010SOphir Munk 	 * First scan the list of all Infiniband devices to find
18062eb4d010SOphir Munk 	 * matching ones, gathering into the list.
18072eb4d010SOphir Munk 	 */
18082eb4d010SOphir Munk 	struct ibv_device *ibv_match[ret + 1];
18092eb4d010SOphir Munk 	int nl_route = mlx5_nl_init(NETLINK_ROUTE);
18102eb4d010SOphir Munk 	int nl_rdma = mlx5_nl_init(NETLINK_RDMA);
18112eb4d010SOphir Munk 	unsigned int i;
18122eb4d010SOphir Munk 
18132eb4d010SOphir Munk 	while (ret-- > 0) {
18142eb4d010SOphir Munk 		struct rte_pci_addr pci_addr;
18152eb4d010SOphir Munk 
18162eb4d010SOphir Munk 		DRV_LOG(DEBUG, "checking device \"%s\"", ibv_list[ret]->name);
18172eb4d010SOphir Munk 		bd = mlx5_device_bond_pci_match
18182eb4d010SOphir Munk 				(ibv_list[ret], pci_dev, nl_rdma);
18192eb4d010SOphir Munk 		if (bd >= 0) {
18202eb4d010SOphir Munk 			/*
18212eb4d010SOphir Munk 			 * Bonding device detected. Only one match is allowed,
18222eb4d010SOphir Munk 			 * the bonding is supported over multi-port IB device,
18232eb4d010SOphir Munk 			 * there should be no matches on representor PCI
18242eb4d010SOphir Munk 			 * functions or non VF LAG bonding devices with
18252eb4d010SOphir Munk 			 * specified address.
18262eb4d010SOphir Munk 			 */
18272eb4d010SOphir Munk 			if (nd) {
18282eb4d010SOphir Munk 				DRV_LOG(ERR,
18292eb4d010SOphir Munk 					"multiple PCI match on bonding device"
18302eb4d010SOphir Munk 					"\"%s\" found", ibv_list[ret]->name);
18312eb4d010SOphir Munk 				rte_errno = ENOENT;
18322eb4d010SOphir Munk 				ret = -rte_errno;
18332eb4d010SOphir Munk 				goto exit;
18342eb4d010SOphir Munk 			}
18352eb4d010SOphir Munk 			DRV_LOG(INFO, "PCI information matches for"
18362eb4d010SOphir Munk 				      " slave %d bonding device \"%s\"",
18372eb4d010SOphir Munk 				      bd, ibv_list[ret]->name);
18382eb4d010SOphir Munk 			ibv_match[nd++] = ibv_list[ret];
18392eb4d010SOphir Munk 			break;
18402eb4d010SOphir Munk 		}
18412eb4d010SOphir Munk 		if (mlx5_dev_to_pci_addr
18422eb4d010SOphir Munk 			(ibv_list[ret]->ibdev_path, &pci_addr))
18432eb4d010SOphir Munk 			continue;
18442eb4d010SOphir Munk 		if (pci_dev->addr.domain != pci_addr.domain ||
18452eb4d010SOphir Munk 		    pci_dev->addr.bus != pci_addr.bus ||
18462eb4d010SOphir Munk 		    pci_dev->addr.devid != pci_addr.devid ||
18472eb4d010SOphir Munk 		    pci_dev->addr.function != pci_addr.function)
18482eb4d010SOphir Munk 			continue;
18492eb4d010SOphir Munk 		DRV_LOG(INFO, "PCI information matches for device \"%s\"",
18502eb4d010SOphir Munk 			ibv_list[ret]->name);
18512eb4d010SOphir Munk 		ibv_match[nd++] = ibv_list[ret];
18522eb4d010SOphir Munk 	}
18532eb4d010SOphir Munk 	ibv_match[nd] = NULL;
18542eb4d010SOphir Munk 	if (!nd) {
18552eb4d010SOphir Munk 		/* No device matches, just complain and bail out. */
18562eb4d010SOphir Munk 		DRV_LOG(WARNING,
18572eb4d010SOphir Munk 			"no Verbs device matches PCI device " PCI_PRI_FMT ","
18582eb4d010SOphir Munk 			" are kernel drivers loaded?",
18592eb4d010SOphir Munk 			pci_dev->addr.domain, pci_dev->addr.bus,
18602eb4d010SOphir Munk 			pci_dev->addr.devid, pci_dev->addr.function);
18612eb4d010SOphir Munk 		rte_errno = ENOENT;
18622eb4d010SOphir Munk 		ret = -rte_errno;
18632eb4d010SOphir Munk 		goto exit;
18642eb4d010SOphir Munk 	}
18652eb4d010SOphir Munk 	if (nd == 1) {
18662eb4d010SOphir Munk 		/*
18672eb4d010SOphir Munk 		 * Found single matching device may have multiple ports.
18682eb4d010SOphir Munk 		 * Each port may be representor, we have to check the port
18692eb4d010SOphir Munk 		 * number and check the representors existence.
18702eb4d010SOphir Munk 		 */
18712eb4d010SOphir Munk 		if (nl_rdma >= 0)
18722eb4d010SOphir Munk 			np = mlx5_nl_portnum(nl_rdma, ibv_match[0]->name);
18732eb4d010SOphir Munk 		if (!np)
18742eb4d010SOphir Munk 			DRV_LOG(WARNING, "can not get IB device \"%s\""
18752eb4d010SOphir Munk 					 " ports number", ibv_match[0]->name);
18762eb4d010SOphir Munk 		if (bd >= 0 && !np) {
18772eb4d010SOphir Munk 			DRV_LOG(ERR, "can not get ports"
18782eb4d010SOphir Munk 				     " for bonding device");
18792eb4d010SOphir Munk 			rte_errno = ENOENT;
18802eb4d010SOphir Munk 			ret = -rte_errno;
18812eb4d010SOphir Munk 			goto exit;
18822eb4d010SOphir Munk 		}
18832eb4d010SOphir Munk 	}
18842eb4d010SOphir Munk #ifndef HAVE_MLX5DV_DR_DEVX_PORT
18852eb4d010SOphir Munk 	if (bd >= 0) {
18862eb4d010SOphir Munk 		/*
18872eb4d010SOphir Munk 		 * This may happen if there is VF LAG kernel support and
18882eb4d010SOphir Munk 		 * application is compiled with older rdma_core library.
18892eb4d010SOphir Munk 		 */
18902eb4d010SOphir Munk 		DRV_LOG(ERR,
18912eb4d010SOphir Munk 			"No kernel/verbs support for VF LAG bonding found.");
18922eb4d010SOphir Munk 		rte_errno = ENOTSUP;
18932eb4d010SOphir Munk 		ret = -rte_errno;
18942eb4d010SOphir Munk 		goto exit;
18952eb4d010SOphir Munk 	}
18962eb4d010SOphir Munk #endif
18972eb4d010SOphir Munk 	/*
18982eb4d010SOphir Munk 	 * Now we can determine the maximal
18992eb4d010SOphir Munk 	 * amount of devices to be spawned.
19002eb4d010SOphir Munk 	 */
19012175c4dcSSuanming Mou 	list = mlx5_malloc(MLX5_MEM_ZERO,
19022eb4d010SOphir Munk 			   sizeof(struct mlx5_dev_spawn_data) *
19032eb4d010SOphir Munk 			   (np ? np : nd),
19042175c4dcSSuanming Mou 			   RTE_CACHE_LINE_SIZE, SOCKET_ID_ANY);
19052eb4d010SOphir Munk 	if (!list) {
19062eb4d010SOphir Munk 		DRV_LOG(ERR, "spawn data array allocation failure");
19072eb4d010SOphir Munk 		rte_errno = ENOMEM;
19082eb4d010SOphir Munk 		ret = -rte_errno;
19092eb4d010SOphir Munk 		goto exit;
19102eb4d010SOphir Munk 	}
19112eb4d010SOphir Munk 	if (bd >= 0 || np > 1) {
19122eb4d010SOphir Munk 		/*
19132eb4d010SOphir Munk 		 * Single IB device with multiple ports found,
19142eb4d010SOphir Munk 		 * it may be E-Switch master device and representors.
19152eb4d010SOphir Munk 		 * We have to perform identification through the ports.
19162eb4d010SOphir Munk 		 */
19172eb4d010SOphir Munk 		MLX5_ASSERT(nl_rdma >= 0);
19182eb4d010SOphir Munk 		MLX5_ASSERT(ns == 0);
19192eb4d010SOphir Munk 		MLX5_ASSERT(nd == 1);
19202eb4d010SOphir Munk 		MLX5_ASSERT(np);
19212eb4d010SOphir Munk 		for (i = 1; i <= np; ++i) {
19222eb4d010SOphir Munk 			list[ns].max_port = np;
1923834a9019SOphir Munk 			list[ns].phys_port = i;
1924834a9019SOphir Munk 			list[ns].phys_dev = ibv_match[0];
19252eb4d010SOphir Munk 			list[ns].eth_dev = NULL;
19262eb4d010SOphir Munk 			list[ns].pci_dev = pci_dev;
19272eb4d010SOphir Munk 			list[ns].pf_bond = bd;
19282eb4d010SOphir Munk 			list[ns].ifindex = mlx5_nl_ifindex
1929834a9019SOphir Munk 				(nl_rdma,
1930834a9019SOphir Munk 				mlx5_os_get_dev_device_name
1931834a9019SOphir Munk 						(list[ns].phys_dev), i);
19322eb4d010SOphir Munk 			if (!list[ns].ifindex) {
19332eb4d010SOphir Munk 				/*
19342eb4d010SOphir Munk 				 * No network interface index found for the
19352eb4d010SOphir Munk 				 * specified port, it means there is no
19362eb4d010SOphir Munk 				 * representor on this port. It's OK,
19372eb4d010SOphir Munk 				 * there can be disabled ports, for example
19382eb4d010SOphir Munk 				 * if sriov_numvfs < sriov_totalvfs.
19392eb4d010SOphir Munk 				 */
19402eb4d010SOphir Munk 				continue;
19412eb4d010SOphir Munk 			}
19422eb4d010SOphir Munk 			ret = -1;
19432eb4d010SOphir Munk 			if (nl_route >= 0)
19442eb4d010SOphir Munk 				ret = mlx5_nl_switch_info
19452eb4d010SOphir Munk 					       (nl_route,
19462eb4d010SOphir Munk 						list[ns].ifindex,
19472eb4d010SOphir Munk 						&list[ns].info);
19482eb4d010SOphir Munk 			if (ret || (!list[ns].info.representor &&
19492eb4d010SOphir Munk 				    !list[ns].info.master)) {
19502eb4d010SOphir Munk 				/*
19512eb4d010SOphir Munk 				 * We failed to recognize representors with
19522eb4d010SOphir Munk 				 * Netlink, let's try to perform the task
19532eb4d010SOphir Munk 				 * with sysfs.
19542eb4d010SOphir Munk 				 */
19552eb4d010SOphir Munk 				ret =  mlx5_sysfs_switch_info
19562eb4d010SOphir Munk 						(list[ns].ifindex,
19572eb4d010SOphir Munk 						 &list[ns].info);
19582eb4d010SOphir Munk 			}
19592a87415cSMichael Baum #ifdef HAVE_MLX5DV_DR_DEVX_PORT
19602eb4d010SOphir Munk 			if (!ret && bd >= 0) {
19612eb4d010SOphir Munk 				switch (list[ns].info.name_type) {
19622eb4d010SOphir Munk 				case MLX5_PHYS_PORT_NAME_TYPE_UPLINK:
19632eb4d010SOphir Munk 					if (list[ns].info.port_name == bd)
19642eb4d010SOphir Munk 						ns++;
19652eb4d010SOphir Munk 					break;
1966420bbdaeSViacheslav Ovsiienko 				case MLX5_PHYS_PORT_NAME_TYPE_PFHPF:
1967420bbdaeSViacheslav Ovsiienko 					/* Fallthrough */
19682eb4d010SOphir Munk 				case MLX5_PHYS_PORT_NAME_TYPE_PFVF:
19692eb4d010SOphir Munk 					if (list[ns].info.pf_num == bd)
19702eb4d010SOphir Munk 						ns++;
19712eb4d010SOphir Munk 					break;
19722eb4d010SOphir Munk 				default:
19732eb4d010SOphir Munk 					break;
19742eb4d010SOphir Munk 				}
19752eb4d010SOphir Munk 				continue;
19762eb4d010SOphir Munk 			}
19772a87415cSMichael Baum #endif
19782eb4d010SOphir Munk 			if (!ret && (list[ns].info.representor ^
19792eb4d010SOphir Munk 				     list[ns].info.master))
19802eb4d010SOphir Munk 				ns++;
19812eb4d010SOphir Munk 		}
19822eb4d010SOphir Munk 		if (!ns) {
19832eb4d010SOphir Munk 			DRV_LOG(ERR,
19842eb4d010SOphir Munk 				"unable to recognize master/representors"
19852eb4d010SOphir Munk 				" on the IB device with multiple ports");
19862eb4d010SOphir Munk 			rte_errno = ENOENT;
19872eb4d010SOphir Munk 			ret = -rte_errno;
19882eb4d010SOphir Munk 			goto exit;
19892eb4d010SOphir Munk 		}
19902eb4d010SOphir Munk 	} else {
19912eb4d010SOphir Munk 		/*
19922eb4d010SOphir Munk 		 * The existence of several matching entries (nd > 1) means
19932eb4d010SOphir Munk 		 * port representors have been instantiated. No existing Verbs
19942eb4d010SOphir Munk 		 * call nor sysfs entries can tell them apart, this can only
19952eb4d010SOphir Munk 		 * be done through Netlink calls assuming kernel drivers are
19962eb4d010SOphir Munk 		 * recent enough to support them.
19972eb4d010SOphir Munk 		 *
19982eb4d010SOphir Munk 		 * In the event of identification failure through Netlink,
19992eb4d010SOphir Munk 		 * try again through sysfs, then:
20002eb4d010SOphir Munk 		 *
20012eb4d010SOphir Munk 		 * 1. A single IB device matches (nd == 1) with single
20022eb4d010SOphir Munk 		 *    port (np=0/1) and is not a representor, assume
20032eb4d010SOphir Munk 		 *    no switch support.
20042eb4d010SOphir Munk 		 *
20052eb4d010SOphir Munk 		 * 2. Otherwise no safe assumptions can be made;
20062eb4d010SOphir Munk 		 *    complain louder and bail out.
20072eb4d010SOphir Munk 		 */
20082eb4d010SOphir Munk 		for (i = 0; i != nd; ++i) {
20092eb4d010SOphir Munk 			memset(&list[ns].info, 0, sizeof(list[ns].info));
20102eb4d010SOphir Munk 			list[ns].max_port = 1;
2011834a9019SOphir Munk 			list[ns].phys_port = 1;
2012834a9019SOphir Munk 			list[ns].phys_dev = ibv_match[i];
20132eb4d010SOphir Munk 			list[ns].eth_dev = NULL;
20142eb4d010SOphir Munk 			list[ns].pci_dev = pci_dev;
20152eb4d010SOphir Munk 			list[ns].pf_bond = -1;
20162eb4d010SOphir Munk 			list[ns].ifindex = 0;
20172eb4d010SOphir Munk 			if (nl_rdma >= 0)
20182eb4d010SOphir Munk 				list[ns].ifindex = mlx5_nl_ifindex
2019834a9019SOphir Munk 				(nl_rdma,
2020834a9019SOphir Munk 				mlx5_os_get_dev_device_name
2021834a9019SOphir Munk 						(list[ns].phys_dev), 1);
20222eb4d010SOphir Munk 			if (!list[ns].ifindex) {
20232eb4d010SOphir Munk 				char ifname[IF_NAMESIZE];
20242eb4d010SOphir Munk 
20252eb4d010SOphir Munk 				/*
20262eb4d010SOphir Munk 				 * Netlink failed, it may happen with old
20272eb4d010SOphir Munk 				 * ib_core kernel driver (before 4.16).
20282eb4d010SOphir Munk 				 * We can assume there is old driver because
20292eb4d010SOphir Munk 				 * here we are processing single ports IB
20302eb4d010SOphir Munk 				 * devices. Let's try sysfs to retrieve
20312eb4d010SOphir Munk 				 * the ifindex. The method works for
20322eb4d010SOphir Munk 				 * master device only.
20332eb4d010SOphir Munk 				 */
20342eb4d010SOphir Munk 				if (nd > 1) {
20352eb4d010SOphir Munk 					/*
20362eb4d010SOphir Munk 					 * Multiple devices found, assume
20372eb4d010SOphir Munk 					 * representors, can not distinguish
20382eb4d010SOphir Munk 					 * master/representor and retrieve
20392eb4d010SOphir Munk 					 * ifindex via sysfs.
20402eb4d010SOphir Munk 					 */
20412eb4d010SOphir Munk 					continue;
20422eb4d010SOphir Munk 				}
2043aec086c9SMatan Azrad 				ret = mlx5_get_ifname_sysfs
2044aec086c9SMatan Azrad 					(ibv_match[i]->ibdev_path, ifname);
20452eb4d010SOphir Munk 				if (!ret)
20462eb4d010SOphir Munk 					list[ns].ifindex =
20472eb4d010SOphir Munk 						if_nametoindex(ifname);
20482eb4d010SOphir Munk 				if (!list[ns].ifindex) {
20492eb4d010SOphir Munk 					/*
20502eb4d010SOphir Munk 					 * No network interface index found
20512eb4d010SOphir Munk 					 * for the specified device, it means
20522eb4d010SOphir Munk 					 * there it is neither representor
20532eb4d010SOphir Munk 					 * nor master.
20542eb4d010SOphir Munk 					 */
20552eb4d010SOphir Munk 					continue;
20562eb4d010SOphir Munk 				}
20572eb4d010SOphir Munk 			}
20582eb4d010SOphir Munk 			ret = -1;
20592eb4d010SOphir Munk 			if (nl_route >= 0)
20602eb4d010SOphir Munk 				ret = mlx5_nl_switch_info
20612eb4d010SOphir Munk 					       (nl_route,
20622eb4d010SOphir Munk 						list[ns].ifindex,
20632eb4d010SOphir Munk 						&list[ns].info);
20642eb4d010SOphir Munk 			if (ret || (!list[ns].info.representor &&
20652eb4d010SOphir Munk 				    !list[ns].info.master)) {
20662eb4d010SOphir Munk 				/*
20672eb4d010SOphir Munk 				 * We failed to recognize representors with
20682eb4d010SOphir Munk 				 * Netlink, let's try to perform the task
20692eb4d010SOphir Munk 				 * with sysfs.
20702eb4d010SOphir Munk 				 */
20712eb4d010SOphir Munk 				ret =  mlx5_sysfs_switch_info
20722eb4d010SOphir Munk 						(list[ns].ifindex,
20732eb4d010SOphir Munk 						 &list[ns].info);
20742eb4d010SOphir Munk 			}
20752eb4d010SOphir Munk 			if (!ret && (list[ns].info.representor ^
20762eb4d010SOphir Munk 				     list[ns].info.master)) {
20772eb4d010SOphir Munk 				ns++;
20782eb4d010SOphir Munk 			} else if ((nd == 1) &&
20792eb4d010SOphir Munk 				   !list[ns].info.representor &&
20802eb4d010SOphir Munk 				   !list[ns].info.master) {
20812eb4d010SOphir Munk 				/*
20822eb4d010SOphir Munk 				 * Single IB device with
20832eb4d010SOphir Munk 				 * one physical port and
20842eb4d010SOphir Munk 				 * attached network device.
20852eb4d010SOphir Munk 				 * May be SRIOV is not enabled
20862eb4d010SOphir Munk 				 * or there is no representors.
20872eb4d010SOphir Munk 				 */
20882eb4d010SOphir Munk 				DRV_LOG(INFO, "no E-Switch support detected");
20892eb4d010SOphir Munk 				ns++;
20902eb4d010SOphir Munk 				break;
20912eb4d010SOphir Munk 			}
20922eb4d010SOphir Munk 		}
20932eb4d010SOphir Munk 		if (!ns) {
20942eb4d010SOphir Munk 			DRV_LOG(ERR,
20952eb4d010SOphir Munk 				"unable to recognize master/representors"
20962eb4d010SOphir Munk 				" on the multiple IB devices");
20972eb4d010SOphir Munk 			rte_errno = ENOENT;
20982eb4d010SOphir Munk 			ret = -rte_errno;
20992eb4d010SOphir Munk 			goto exit;
21002eb4d010SOphir Munk 		}
21012eb4d010SOphir Munk 	}
21022eb4d010SOphir Munk 	MLX5_ASSERT(ns);
21032eb4d010SOphir Munk 	/*
21042eb4d010SOphir Munk 	 * Sort list to probe devices in natural order for users convenience
21052eb4d010SOphir Munk 	 * (i.e. master first, then representors from lowest to highest ID).
21062eb4d010SOphir Munk 	 */
21072eb4d010SOphir Munk 	qsort(list, ns, sizeof(*list), mlx5_dev_spawn_data_cmp);
21082eb4d010SOphir Munk 	/* Device specific configuration. */
21092eb4d010SOphir Munk 	switch (pci_dev->id.device_id) {
21102eb4d010SOphir Munk 	case PCI_DEVICE_ID_MELLANOX_CONNECTX4VF:
21112eb4d010SOphir Munk 	case PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF:
21122eb4d010SOphir Munk 	case PCI_DEVICE_ID_MELLANOX_CONNECTX5VF:
21132eb4d010SOphir Munk 	case PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF:
21142eb4d010SOphir Munk 	case PCI_DEVICE_ID_MELLANOX_CONNECTX5BFVF:
21152eb4d010SOphir Munk 	case PCI_DEVICE_ID_MELLANOX_CONNECTX6VF:
2116*3ea12cadSRaslan Darawsheh 	case PCI_DEVICE_ID_MELLANOX_CONNECTXVF:
2117d462a83cSMichael Baum 		dev_config_vf = 1;
21182eb4d010SOphir Munk 		break;
21192eb4d010SOphir Munk 	default:
2120d462a83cSMichael Baum 		dev_config_vf = 0;
21212eb4d010SOphir Munk 		break;
21222eb4d010SOphir Munk 	}
21232eb4d010SOphir Munk 	for (i = 0; i != ns; ++i) {
21242eb4d010SOphir Munk 		uint32_t restore;
21252eb4d010SOphir Munk 
2126d462a83cSMichael Baum 		/* Default configuration. */
2127d462a83cSMichael Baum 		memset(&dev_config, 0, sizeof(struct mlx5_dev_config));
2128d462a83cSMichael Baum 		dev_config.vf = dev_config_vf;
2129d462a83cSMichael Baum 		dev_config.mps = MLX5_ARG_UNSET;
2130d462a83cSMichael Baum 		dev_config.dbnc = MLX5_ARG_UNSET;
2131d462a83cSMichael Baum 		dev_config.rx_vec_en = 1;
2132d462a83cSMichael Baum 		dev_config.txq_inline_max = MLX5_ARG_UNSET;
2133d462a83cSMichael Baum 		dev_config.txq_inline_min = MLX5_ARG_UNSET;
2134d462a83cSMichael Baum 		dev_config.txq_inline_mpw = MLX5_ARG_UNSET;
2135d462a83cSMichael Baum 		dev_config.txqs_inline = MLX5_ARG_UNSET;
2136d462a83cSMichael Baum 		dev_config.vf_nl_en = 1;
2137d462a83cSMichael Baum 		dev_config.mr_ext_memseg_en = 1;
2138d462a83cSMichael Baum 		dev_config.mprq.max_memcpy_len = MLX5_MPRQ_MEMCPY_DEFAULT_LEN;
2139d462a83cSMichael Baum 		dev_config.mprq.min_rxqs_num = MLX5_MPRQ_MIN_RXQS;
2140d462a83cSMichael Baum 		dev_config.dv_esw_en = 1;
2141d462a83cSMichael Baum 		dev_config.dv_flow_en = 1;
2142d462a83cSMichael Baum 		dev_config.decap_en = 1;
2143d462a83cSMichael Baum 		dev_config.log_hp_size = MLX5_ARG_UNSET;
21442eb4d010SOphir Munk 		list[i].eth_dev = mlx5_dev_spawn(&pci_dev->device,
21452eb4d010SOphir Munk 						 &list[i],
2146d462a83cSMichael Baum 						 &dev_config);
21472eb4d010SOphir Munk 		if (!list[i].eth_dev) {
21482eb4d010SOphir Munk 			if (rte_errno != EBUSY && rte_errno != EEXIST)
21492eb4d010SOphir Munk 				break;
21502eb4d010SOphir Munk 			/* Device is disabled or already spawned. Ignore it. */
21512eb4d010SOphir Munk 			continue;
21522eb4d010SOphir Munk 		}
21532eb4d010SOphir Munk 		restore = list[i].eth_dev->data->dev_flags;
21542eb4d010SOphir Munk 		rte_eth_copy_pci_info(list[i].eth_dev, pci_dev);
21552eb4d010SOphir Munk 		/* Restore non-PCI flags cleared by the above call. */
21562eb4d010SOphir Munk 		list[i].eth_dev->data->dev_flags |= restore;
21572eb4d010SOphir Munk 		rte_eth_dev_probing_finish(list[i].eth_dev);
21582eb4d010SOphir Munk 	}
21592eb4d010SOphir Munk 	if (i != ns) {
21602eb4d010SOphir Munk 		DRV_LOG(ERR,
21612eb4d010SOphir Munk 			"probe of PCI device " PCI_PRI_FMT " aborted after"
21622eb4d010SOphir Munk 			" encountering an error: %s",
21632eb4d010SOphir Munk 			pci_dev->addr.domain, pci_dev->addr.bus,
21642eb4d010SOphir Munk 			pci_dev->addr.devid, pci_dev->addr.function,
21652eb4d010SOphir Munk 			strerror(rte_errno));
21662eb4d010SOphir Munk 		ret = -rte_errno;
21672eb4d010SOphir Munk 		/* Roll back. */
21682eb4d010SOphir Munk 		while (i--) {
21692eb4d010SOphir Munk 			if (!list[i].eth_dev)
21702eb4d010SOphir Munk 				continue;
21712eb4d010SOphir Munk 			mlx5_dev_close(list[i].eth_dev);
21722eb4d010SOphir Munk 			/* mac_addrs must not be freed because in dev_private */
21732eb4d010SOphir Munk 			list[i].eth_dev->data->mac_addrs = NULL;
21742eb4d010SOphir Munk 			claim_zero(rte_eth_dev_release_port(list[i].eth_dev));
21752eb4d010SOphir Munk 		}
21762eb4d010SOphir Munk 		/* Restore original error. */
21772eb4d010SOphir Munk 		rte_errno = -ret;
21782eb4d010SOphir Munk 	} else {
21792eb4d010SOphir Munk 		ret = 0;
21802eb4d010SOphir Munk 	}
21812eb4d010SOphir Munk exit:
21822eb4d010SOphir Munk 	/*
21832eb4d010SOphir Munk 	 * Do the routine cleanup:
21842eb4d010SOphir Munk 	 * - close opened Netlink sockets
21852eb4d010SOphir Munk 	 * - free allocated spawn data array
21862eb4d010SOphir Munk 	 * - free the Infiniband device list
21872eb4d010SOphir Munk 	 */
21882eb4d010SOphir Munk 	if (nl_rdma >= 0)
21892eb4d010SOphir Munk 		close(nl_rdma);
21902eb4d010SOphir Munk 	if (nl_route >= 0)
21912eb4d010SOphir Munk 		close(nl_route);
21922eb4d010SOphir Munk 	if (list)
21932175c4dcSSuanming Mou 		mlx5_free(list);
21942eb4d010SOphir Munk 	MLX5_ASSERT(ibv_list);
21952eb4d010SOphir Munk 	mlx5_glue->free_device_list(ibv_list);
21962eb4d010SOphir Munk 	return ret;
21972eb4d010SOphir Munk }
21982eb4d010SOphir Munk 
21992eb4d010SOphir Munk static int
22002eb4d010SOphir Munk mlx5_config_doorbell_mapping_env(const struct mlx5_dev_config *config)
22012eb4d010SOphir Munk {
22022eb4d010SOphir Munk 	char *env;
22032eb4d010SOphir Munk 	int value;
22042eb4d010SOphir Munk 
22052eb4d010SOphir Munk 	MLX5_ASSERT(rte_eal_process_type() == RTE_PROC_PRIMARY);
22062eb4d010SOphir Munk 	/* Get environment variable to store. */
22072eb4d010SOphir Munk 	env = getenv(MLX5_SHUT_UP_BF);
22082eb4d010SOphir Munk 	value = env ? !!strcmp(env, "0") : MLX5_ARG_UNSET;
22092eb4d010SOphir Munk 	if (config->dbnc == MLX5_ARG_UNSET)
22102eb4d010SOphir Munk 		setenv(MLX5_SHUT_UP_BF, MLX5_SHUT_UP_BF_DEFAULT, 1);
22112eb4d010SOphir Munk 	else
22122eb4d010SOphir Munk 		setenv(MLX5_SHUT_UP_BF,
22132eb4d010SOphir Munk 		       config->dbnc == MLX5_TXDB_NCACHED ? "1" : "0", 1);
22142eb4d010SOphir Munk 	return value;
22152eb4d010SOphir Munk }
22162eb4d010SOphir Munk 
22172eb4d010SOphir Munk static void
22182eb4d010SOphir Munk mlx5_restore_doorbell_mapping_env(int value)
22192eb4d010SOphir Munk {
22202eb4d010SOphir Munk 	MLX5_ASSERT(rte_eal_process_type() == RTE_PROC_PRIMARY);
22212eb4d010SOphir Munk 	/* Restore the original environment variable state. */
22222eb4d010SOphir Munk 	if (value == MLX5_ARG_UNSET)
22232eb4d010SOphir Munk 		unsetenv(MLX5_SHUT_UP_BF);
22242eb4d010SOphir Munk 	else
22252eb4d010SOphir Munk 		setenv(MLX5_SHUT_UP_BF, value ? "1" : "0", 1);
22262eb4d010SOphir Munk }
22272eb4d010SOphir Munk 
22282eb4d010SOphir Munk /**
22292eb4d010SOphir Munk  * Extract pdn of PD object using DV API.
22302eb4d010SOphir Munk  *
22312eb4d010SOphir Munk  * @param[in] pd
22322eb4d010SOphir Munk  *   Pointer to the verbs PD object.
22332eb4d010SOphir Munk  * @param[out] pdn
22342eb4d010SOphir Munk  *   Pointer to the PD object number variable.
22352eb4d010SOphir Munk  *
22362eb4d010SOphir Munk  * @return
22372eb4d010SOphir Munk  *   0 on success, error value otherwise.
22382eb4d010SOphir Munk  */
22392eb4d010SOphir Munk int
22402eb4d010SOphir Munk mlx5_os_get_pdn(void *pd, uint32_t *pdn)
22412eb4d010SOphir Munk {
22422eb4d010SOphir Munk #ifdef HAVE_IBV_FLOW_DV_SUPPORT
22432eb4d010SOphir Munk 	struct mlx5dv_obj obj;
22442eb4d010SOphir Munk 	struct mlx5dv_pd pd_info;
22452eb4d010SOphir Munk 	int ret = 0;
22462eb4d010SOphir Munk 
22472eb4d010SOphir Munk 	obj.pd.in = pd;
22482eb4d010SOphir Munk 	obj.pd.out = &pd_info;
22492eb4d010SOphir Munk 	ret = mlx5_glue->dv_init_obj(&obj, MLX5DV_OBJ_PD);
22502eb4d010SOphir Munk 	if (ret) {
22512eb4d010SOphir Munk 		DRV_LOG(DEBUG, "Fail to get PD object info");
22522eb4d010SOphir Munk 		return ret;
22532eb4d010SOphir Munk 	}
22542eb4d010SOphir Munk 	*pdn = pd_info.pdn;
22552eb4d010SOphir Munk 	return 0;
22562eb4d010SOphir Munk #else
22572eb4d010SOphir Munk 	(void)pd;
22582eb4d010SOphir Munk 	(void)pdn;
22592eb4d010SOphir Munk 	return -ENOTSUP;
22602eb4d010SOphir Munk #endif /* HAVE_IBV_FLOW_DV_SUPPORT */
22612eb4d010SOphir Munk }
22622eb4d010SOphir Munk 
22632eb4d010SOphir Munk /**
22642eb4d010SOphir Munk  * Function API to open IB device.
22652eb4d010SOphir Munk  *
22662eb4d010SOphir Munk  * This function calls the Linux glue APIs to open a device.
22672eb4d010SOphir Munk  *
22682eb4d010SOphir Munk  * @param[in] spawn
22692eb4d010SOphir Munk  *   Pointer to the IB device attributes (name, port, etc).
22702eb4d010SOphir Munk  * @param[out] config
22712eb4d010SOphir Munk  *   Pointer to device configuration structure.
22722eb4d010SOphir Munk  * @param[out] sh
22732eb4d010SOphir Munk  *   Pointer to shared context structure.
22742eb4d010SOphir Munk  *
22752eb4d010SOphir Munk  * @return
22762eb4d010SOphir Munk  *   0 on success, a positive error value otherwise.
22772eb4d010SOphir Munk  */
22782eb4d010SOphir Munk int
22792eb4d010SOphir Munk mlx5_os_open_device(const struct mlx5_dev_spawn_data *spawn,
22802eb4d010SOphir Munk 		     const struct mlx5_dev_config *config,
22812eb4d010SOphir Munk 		     struct mlx5_dev_ctx_shared *sh)
22822eb4d010SOphir Munk {
22832eb4d010SOphir Munk 	int dbmap_env;
22842eb4d010SOphir Munk 	int err = 0;
2285d133f4cdSViacheslav Ovsiienko 
2286d133f4cdSViacheslav Ovsiienko 	sh->numa_node = spawn->pci_dev->device.numa_node;
2287d133f4cdSViacheslav Ovsiienko 	pthread_mutex_init(&sh->txpp.mutex, NULL);
22882eb4d010SOphir Munk 	/*
22892eb4d010SOphir Munk 	 * Configure environment variable "MLX5_BF_SHUT_UP"
22902eb4d010SOphir Munk 	 * before the device creation. The rdma_core library
22912eb4d010SOphir Munk 	 * checks the variable at device creation and
22922eb4d010SOphir Munk 	 * stores the result internally.
22932eb4d010SOphir Munk 	 */
22942eb4d010SOphir Munk 	dbmap_env = mlx5_config_doorbell_mapping_env(config);
22952eb4d010SOphir Munk 	/* Try to open IB device with DV first, then usual Verbs. */
22962eb4d010SOphir Munk 	errno = 0;
2297834a9019SOphir Munk 	sh->ctx = mlx5_glue->dv_open_device(spawn->phys_dev);
22982eb4d010SOphir Munk 	if (sh->ctx) {
22992eb4d010SOphir Munk 		sh->devx = 1;
23002eb4d010SOphir Munk 		DRV_LOG(DEBUG, "DevX is supported");
23012eb4d010SOphir Munk 		/* The device is created, no need for environment. */
23022eb4d010SOphir Munk 		mlx5_restore_doorbell_mapping_env(dbmap_env);
23032eb4d010SOphir Munk 	} else {
23042eb4d010SOphir Munk 		/* The environment variable is still configured. */
2305834a9019SOphir Munk 		sh->ctx = mlx5_glue->open_device(spawn->phys_dev);
23062eb4d010SOphir Munk 		err = errno ? errno : ENODEV;
23072eb4d010SOphir Munk 		/*
23082eb4d010SOphir Munk 		 * The environment variable is not needed anymore,
23092eb4d010SOphir Munk 		 * all device creation attempts are completed.
23102eb4d010SOphir Munk 		 */
23112eb4d010SOphir Munk 		mlx5_restore_doorbell_mapping_env(dbmap_env);
23122eb4d010SOphir Munk 		if (!sh->ctx)
23132eb4d010SOphir Munk 			return err;
23142eb4d010SOphir Munk 		DRV_LOG(DEBUG, "DevX is NOT supported");
23152eb4d010SOphir Munk 		err = 0;
23162eb4d010SOphir Munk 	}
23172eb4d010SOphir Munk 	return err;
23182eb4d010SOphir Munk }
23192eb4d010SOphir Munk 
23202eb4d010SOphir Munk /**
23212eb4d010SOphir Munk  * Install shared asynchronous device events handler.
23222eb4d010SOphir Munk  * This function is implemented to support event sharing
23232eb4d010SOphir Munk  * between multiple ports of single IB device.
23242eb4d010SOphir Munk  *
23252eb4d010SOphir Munk  * @param sh
23262eb4d010SOphir Munk  *   Pointer to mlx5_dev_ctx_shared object.
23272eb4d010SOphir Munk  */
23282eb4d010SOphir Munk void
23292eb4d010SOphir Munk mlx5_os_dev_shared_handler_install(struct mlx5_dev_ctx_shared *sh)
23302eb4d010SOphir Munk {
23312eb4d010SOphir Munk 	int ret;
23322eb4d010SOphir Munk 	int flags;
23332eb4d010SOphir Munk 
23342eb4d010SOphir Munk 	sh->intr_handle.fd = -1;
23352eb4d010SOphir Munk 	flags = fcntl(((struct ibv_context *)sh->ctx)->async_fd, F_GETFL);
23362eb4d010SOphir Munk 	ret = fcntl(((struct ibv_context *)sh->ctx)->async_fd,
23372eb4d010SOphir Munk 		    F_SETFL, flags | O_NONBLOCK);
23382eb4d010SOphir Munk 	if (ret) {
23392eb4d010SOphir Munk 		DRV_LOG(INFO, "failed to change file descriptor async event"
23402eb4d010SOphir Munk 			" queue");
23412eb4d010SOphir Munk 	} else {
23422eb4d010SOphir Munk 		sh->intr_handle.fd = ((struct ibv_context *)sh->ctx)->async_fd;
23432eb4d010SOphir Munk 		sh->intr_handle.type = RTE_INTR_HANDLE_EXT;
23442eb4d010SOphir Munk 		if (rte_intr_callback_register(&sh->intr_handle,
23452eb4d010SOphir Munk 					mlx5_dev_interrupt_handler, sh)) {
23462eb4d010SOphir Munk 			DRV_LOG(INFO, "Fail to install the shared interrupt.");
23472eb4d010SOphir Munk 			sh->intr_handle.fd = -1;
23482eb4d010SOphir Munk 		}
23492eb4d010SOphir Munk 	}
23502eb4d010SOphir Munk 	if (sh->devx) {
23512eb4d010SOphir Munk #ifdef HAVE_IBV_DEVX_ASYNC
23522eb4d010SOphir Munk 		sh->intr_handle_devx.fd = -1;
235321b7c452SOphir Munk 		sh->devx_comp =
235421b7c452SOphir Munk 			(void *)mlx5_glue->devx_create_cmd_comp(sh->ctx);
235521b7c452SOphir Munk 		struct mlx5dv_devx_cmd_comp *devx_comp = sh->devx_comp;
235621b7c452SOphir Munk 		if (!devx_comp) {
23572eb4d010SOphir Munk 			DRV_LOG(INFO, "failed to allocate devx_comp.");
23582eb4d010SOphir Munk 			return;
23592eb4d010SOphir Munk 		}
236021b7c452SOphir Munk 		flags = fcntl(devx_comp->fd, F_GETFL);
236121b7c452SOphir Munk 		ret = fcntl(devx_comp->fd, F_SETFL, flags | O_NONBLOCK);
23622eb4d010SOphir Munk 		if (ret) {
23632eb4d010SOphir Munk 			DRV_LOG(INFO, "failed to change file descriptor"
23642eb4d010SOphir Munk 				" devx comp");
23652eb4d010SOphir Munk 			return;
23662eb4d010SOphir Munk 		}
236721b7c452SOphir Munk 		sh->intr_handle_devx.fd = devx_comp->fd;
23682eb4d010SOphir Munk 		sh->intr_handle_devx.type = RTE_INTR_HANDLE_EXT;
23692eb4d010SOphir Munk 		if (rte_intr_callback_register(&sh->intr_handle_devx,
23702eb4d010SOphir Munk 					mlx5_dev_interrupt_handler_devx, sh)) {
23712eb4d010SOphir Munk 			DRV_LOG(INFO, "Fail to install the devx shared"
23722eb4d010SOphir Munk 				" interrupt.");
23732eb4d010SOphir Munk 			sh->intr_handle_devx.fd = -1;
23742eb4d010SOphir Munk 		}
23752eb4d010SOphir Munk #endif /* HAVE_IBV_DEVX_ASYNC */
23762eb4d010SOphir Munk 	}
23772eb4d010SOphir Munk }
23782eb4d010SOphir Munk 
23792eb4d010SOphir Munk /**
23802eb4d010SOphir Munk  * Uninstall shared asynchronous device events handler.
23812eb4d010SOphir Munk  * This function is implemented to support event sharing
23822eb4d010SOphir Munk  * between multiple ports of single IB device.
23832eb4d010SOphir Munk  *
23842eb4d010SOphir Munk  * @param dev
23852eb4d010SOphir Munk  *   Pointer to mlx5_dev_ctx_shared object.
23862eb4d010SOphir Munk  */
23872eb4d010SOphir Munk void
23882eb4d010SOphir Munk mlx5_os_dev_shared_handler_uninstall(struct mlx5_dev_ctx_shared *sh)
23892eb4d010SOphir Munk {
23902eb4d010SOphir Munk 	if (sh->intr_handle.fd >= 0)
23912eb4d010SOphir Munk 		mlx5_intr_callback_unregister(&sh->intr_handle,
23922eb4d010SOphir Munk 					      mlx5_dev_interrupt_handler, sh);
23932eb4d010SOphir Munk #ifdef HAVE_IBV_DEVX_ASYNC
23942eb4d010SOphir Munk 	if (sh->intr_handle_devx.fd >= 0)
23952eb4d010SOphir Munk 		rte_intr_callback_unregister(&sh->intr_handle_devx,
23962eb4d010SOphir Munk 				  mlx5_dev_interrupt_handler_devx, sh);
23972eb4d010SOphir Munk 	if (sh->devx_comp)
23982eb4d010SOphir Munk 		mlx5_glue->devx_destroy_cmd_comp(sh->devx_comp);
23992eb4d010SOphir Munk #endif
24002eb4d010SOphir Munk }
2401042f5c94SOphir Munk 
240273bf9235SOphir Munk /**
240373bf9235SOphir Munk  * Read statistics by a named counter.
240473bf9235SOphir Munk  *
240573bf9235SOphir Munk  * @param[in] priv
240673bf9235SOphir Munk  *   Pointer to the private device data structure.
240773bf9235SOphir Munk  * @param[in] ctr_name
240873bf9235SOphir Munk  *   Pointer to the name of the statistic counter to read
240973bf9235SOphir Munk  * @param[out] stat
241073bf9235SOphir Munk  *   Pointer to read statistic value.
241173bf9235SOphir Munk  * @return
241273bf9235SOphir Munk  *   0 on success and stat is valud, 1 if failed to read the value
241373bf9235SOphir Munk  *   rte_errno is set.
241473bf9235SOphir Munk  *
241573bf9235SOphir Munk  */
241673bf9235SOphir Munk int
241773bf9235SOphir Munk mlx5_os_read_dev_stat(struct mlx5_priv *priv, const char *ctr_name,
241873bf9235SOphir Munk 		      uint64_t *stat)
241973bf9235SOphir Munk {
242073bf9235SOphir Munk 	int fd;
242173bf9235SOphir Munk 
242273bf9235SOphir Munk 	if (priv->sh) {
242373bf9235SOphir Munk 		MKSTR(path, "%s/ports/%d/hw_counters/%s",
242473bf9235SOphir Munk 		      priv->sh->ibdev_path,
242573bf9235SOphir Munk 		      priv->dev_port,
242673bf9235SOphir Munk 		      ctr_name);
242773bf9235SOphir Munk 		fd = open(path, O_RDONLY);
2428038e7fc0SShy Shyman 		/*
2429038e7fc0SShy Shyman 		 * in switchdev the file location is not per port
2430038e7fc0SShy Shyman 		 * but rather in <ibdev_path>/hw_counters/<file_name>.
2431038e7fc0SShy Shyman 		 */
2432038e7fc0SShy Shyman 		if (fd == -1) {
2433038e7fc0SShy Shyman 			MKSTR(path1, "%s/hw_counters/%s",
2434038e7fc0SShy Shyman 			      priv->sh->ibdev_path,
2435038e7fc0SShy Shyman 			      ctr_name);
2436038e7fc0SShy Shyman 			fd = open(path1, O_RDONLY);
2437038e7fc0SShy Shyman 		}
243873bf9235SOphir Munk 		if (fd != -1) {
243973bf9235SOphir Munk 			char buf[21] = {'\0'};
244073bf9235SOphir Munk 			ssize_t n = read(fd, buf, sizeof(buf));
244173bf9235SOphir Munk 
244273bf9235SOphir Munk 			close(fd);
244373bf9235SOphir Munk 			if (n != -1) {
244473bf9235SOphir Munk 				*stat = strtoull(buf, NULL, 10);
244573bf9235SOphir Munk 				return 0;
244673bf9235SOphir Munk 			}
244773bf9235SOphir Munk 		}
244873bf9235SOphir Munk 	}
244973bf9235SOphir Munk 	*stat = 0;
245073bf9235SOphir Munk 	return 1;
245173bf9235SOphir Munk }
245273bf9235SOphir Munk 
245373bf9235SOphir Munk /**
2454d5ed8aa9SOphir Munk  * Set the reg_mr and dereg_mr call backs
2455d5ed8aa9SOphir Munk  *
2456d5ed8aa9SOphir Munk  * @param reg_mr_cb[out]
2457d5ed8aa9SOphir Munk  *   Pointer to reg_mr func
2458d5ed8aa9SOphir Munk  * @param dereg_mr_cb[out]
2459d5ed8aa9SOphir Munk  *   Pointer to dereg_mr func
2460d5ed8aa9SOphir Munk  *
2461d5ed8aa9SOphir Munk  */
2462d5ed8aa9SOphir Munk void
2463d5ed8aa9SOphir Munk mlx5_os_set_reg_mr_cb(mlx5_reg_mr_t *reg_mr_cb,
2464d5ed8aa9SOphir Munk 		      mlx5_dereg_mr_t *dereg_mr_cb)
2465d5ed8aa9SOphir Munk {
24664f96d913SOphir Munk 	*reg_mr_cb = mlx5_verbs_ops.reg_mr;
24674f96d913SOphir Munk 	*dereg_mr_cb = mlx5_verbs_ops.dereg_mr;
2468d5ed8aa9SOphir Munk }
2469d5ed8aa9SOphir Munk 
2470ab27cdd9SOphir Munk /**
2471ab27cdd9SOphir Munk  * Remove a MAC address from device
2472ab27cdd9SOphir Munk  *
2473ab27cdd9SOphir Munk  * @param dev
2474ab27cdd9SOphir Munk  *   Pointer to Ethernet device structure.
2475ab27cdd9SOphir Munk  * @param index
2476ab27cdd9SOphir Munk  *   MAC address index.
2477ab27cdd9SOphir Munk  */
2478ab27cdd9SOphir Munk void
2479ab27cdd9SOphir Munk mlx5_os_mac_addr_remove(struct rte_eth_dev *dev, uint32_t index)
2480ab27cdd9SOphir Munk {
2481ab27cdd9SOphir Munk 	struct mlx5_priv *priv = dev->data->dev_private;
2482ab27cdd9SOphir Munk 	const int vf = priv->config.vf;
2483ab27cdd9SOphir Munk 
2484ab27cdd9SOphir Munk 	if (vf)
2485ab27cdd9SOphir Munk 		mlx5_nl_mac_addr_remove(priv->nl_socket_route,
2486ab27cdd9SOphir Munk 					mlx5_ifindex(dev), priv->mac_own,
2487ab27cdd9SOphir Munk 					&dev->data->mac_addrs[index], index);
2488ab27cdd9SOphir Munk }
2489ab27cdd9SOphir Munk 
2490ab27cdd9SOphir Munk /**
2491ab27cdd9SOphir Munk  * Adds a MAC address to the device
2492ab27cdd9SOphir Munk  *
2493ab27cdd9SOphir Munk  * @param dev
2494ab27cdd9SOphir Munk  *   Pointer to Ethernet device structure.
2495ab27cdd9SOphir Munk  * @param mac_addr
2496ab27cdd9SOphir Munk  *   MAC address to register.
2497ab27cdd9SOphir Munk  * @param index
2498ab27cdd9SOphir Munk  *   MAC address index.
2499ab27cdd9SOphir Munk  *
2500ab27cdd9SOphir Munk  * @return
2501ab27cdd9SOphir Munk  *   0 on success, a negative errno value otherwise
2502ab27cdd9SOphir Munk  */
2503ab27cdd9SOphir Munk int
2504ab27cdd9SOphir Munk mlx5_os_mac_addr_add(struct rte_eth_dev *dev, struct rte_ether_addr *mac,
2505ab27cdd9SOphir Munk 		     uint32_t index)
2506ab27cdd9SOphir Munk {
2507ab27cdd9SOphir Munk 	struct mlx5_priv *priv = dev->data->dev_private;
2508ab27cdd9SOphir Munk 	const int vf = priv->config.vf;
2509ab27cdd9SOphir Munk 	int ret = 0;
2510ab27cdd9SOphir Munk 
2511ab27cdd9SOphir Munk 	if (vf)
2512ab27cdd9SOphir Munk 		ret = mlx5_nl_mac_addr_add(priv->nl_socket_route,
2513ab27cdd9SOphir Munk 					   mlx5_ifindex(dev), priv->mac_own,
2514ab27cdd9SOphir Munk 					   mac, index);
2515ab27cdd9SOphir Munk 	return ret;
2516ab27cdd9SOphir Munk }
2517ab27cdd9SOphir Munk 
2518ab27cdd9SOphir Munk /**
2519ab27cdd9SOphir Munk  * Modify a VF MAC address
2520ab27cdd9SOphir Munk  *
2521ab27cdd9SOphir Munk  * @param priv
2522ab27cdd9SOphir Munk  *   Pointer to device private data.
2523ab27cdd9SOphir Munk  * @param mac_addr
2524ab27cdd9SOphir Munk  *   MAC address to modify into.
2525ab27cdd9SOphir Munk  * @param iface_idx
2526ab27cdd9SOphir Munk  *   Net device interface index
2527ab27cdd9SOphir Munk  * @param vf_index
2528ab27cdd9SOphir Munk  *   VF index
2529ab27cdd9SOphir Munk  *
2530ab27cdd9SOphir Munk  * @return
2531ab27cdd9SOphir Munk  *   0 on success, a negative errno value otherwise
2532ab27cdd9SOphir Munk  */
2533ab27cdd9SOphir Munk int
2534ab27cdd9SOphir Munk mlx5_os_vf_mac_addr_modify(struct mlx5_priv *priv,
2535ab27cdd9SOphir Munk 			   unsigned int iface_idx,
2536ab27cdd9SOphir Munk 			   struct rte_ether_addr *mac_addr,
2537ab27cdd9SOphir Munk 			   int vf_index)
2538ab27cdd9SOphir Munk {
2539ab27cdd9SOphir Munk 	return mlx5_nl_vf_mac_addr_modify
2540ab27cdd9SOphir Munk 		(priv->nl_socket_route, iface_idx, mac_addr, vf_index);
2541ab27cdd9SOphir Munk }
2542ab27cdd9SOphir Munk 
25434d18abd1SOphir Munk /**
25444d18abd1SOphir Munk  * Set device promiscuous mode
25454d18abd1SOphir Munk  *
25464d18abd1SOphir Munk  * @param dev
25474d18abd1SOphir Munk  *   Pointer to Ethernet device structure.
25484d18abd1SOphir Munk  * @param enable
25494d18abd1SOphir Munk  *   0 - promiscuous is disabled, otherwise - enabled
25504d18abd1SOphir Munk  *
25514d18abd1SOphir Munk  * @return
25524d18abd1SOphir Munk  *   0 on success, a negative error value otherwise
25534d18abd1SOphir Munk  */
25544d18abd1SOphir Munk int
25554d18abd1SOphir Munk mlx5_os_set_promisc(struct rte_eth_dev *dev, int enable)
25564d18abd1SOphir Munk {
25574d18abd1SOphir Munk 	struct mlx5_priv *priv = dev->data->dev_private;
25584d18abd1SOphir Munk 
25594d18abd1SOphir Munk 	return mlx5_nl_promisc(priv->nl_socket_route,
25604d18abd1SOphir Munk 			       mlx5_ifindex(dev), !!enable);
25614d18abd1SOphir Munk }
25624d18abd1SOphir Munk 
25634d18abd1SOphir Munk /**
25644d18abd1SOphir Munk  * Set device promiscuous mode
25654d18abd1SOphir Munk  *
25664d18abd1SOphir Munk  * @param dev
25674d18abd1SOphir Munk  *   Pointer to Ethernet device structure.
25684d18abd1SOphir Munk  * @param enable
25694d18abd1SOphir Munk  *   0 - all multicase is disabled, otherwise - enabled
25704d18abd1SOphir Munk  *
25714d18abd1SOphir Munk  * @return
25724d18abd1SOphir Munk  *   0 on success, a negative error value otherwise
25734d18abd1SOphir Munk  */
25744d18abd1SOphir Munk int
25754d18abd1SOphir Munk mlx5_os_set_allmulti(struct rte_eth_dev *dev, int enable)
25764d18abd1SOphir Munk {
25774d18abd1SOphir Munk 	struct mlx5_priv *priv = dev->data->dev_private;
25784d18abd1SOphir Munk 
25794d18abd1SOphir Munk 	return mlx5_nl_allmulti(priv->nl_socket_route,
25804d18abd1SOphir Munk 				mlx5_ifindex(dev), !!enable);
25814d18abd1SOphir Munk }
25824d18abd1SOphir Munk 
2583f00f6562SOphir Munk /**
2584f00f6562SOphir Munk  * Flush device MAC addresses
2585f00f6562SOphir Munk  *
2586f00f6562SOphir Munk  * @param dev
2587f00f6562SOphir Munk  *   Pointer to Ethernet device structure.
2588f00f6562SOphir Munk  *
2589f00f6562SOphir Munk  */
2590f00f6562SOphir Munk void
2591f00f6562SOphir Munk mlx5_os_mac_addr_flush(struct rte_eth_dev *dev)
2592f00f6562SOphir Munk {
2593f00f6562SOphir Munk 	struct mlx5_priv *priv = dev->data->dev_private;
2594f00f6562SOphir Munk 
2595f00f6562SOphir Munk 	mlx5_nl_mac_addr_flush(priv->nl_socket_route, mlx5_ifindex(dev),
2596f00f6562SOphir Munk 			       dev->data->mac_addrs,
2597f00f6562SOphir Munk 			       MLX5_MAX_MAC_ADDRESSES, priv->mac_own);
2598f00f6562SOphir Munk }
2599f00f6562SOphir Munk 
2600042f5c94SOphir Munk const struct eth_dev_ops mlx5_os_dev_ops = {
2601042f5c94SOphir Munk 	.dev_configure = mlx5_dev_configure,
2602042f5c94SOphir Munk 	.dev_start = mlx5_dev_start,
2603042f5c94SOphir Munk 	.dev_stop = mlx5_dev_stop,
2604042f5c94SOphir Munk 	.dev_set_link_down = mlx5_set_link_down,
2605042f5c94SOphir Munk 	.dev_set_link_up = mlx5_set_link_up,
2606042f5c94SOphir Munk 	.dev_close = mlx5_dev_close,
2607042f5c94SOphir Munk 	.promiscuous_enable = mlx5_promiscuous_enable,
2608042f5c94SOphir Munk 	.promiscuous_disable = mlx5_promiscuous_disable,
2609042f5c94SOphir Munk 	.allmulticast_enable = mlx5_allmulticast_enable,
2610042f5c94SOphir Munk 	.allmulticast_disable = mlx5_allmulticast_disable,
2611042f5c94SOphir Munk 	.link_update = mlx5_link_update,
2612042f5c94SOphir Munk 	.stats_get = mlx5_stats_get,
2613042f5c94SOphir Munk 	.stats_reset = mlx5_stats_reset,
2614042f5c94SOphir Munk 	.xstats_get = mlx5_xstats_get,
2615042f5c94SOphir Munk 	.xstats_reset = mlx5_xstats_reset,
2616042f5c94SOphir Munk 	.xstats_get_names = mlx5_xstats_get_names,
2617042f5c94SOphir Munk 	.fw_version_get = mlx5_fw_version_get,
2618042f5c94SOphir Munk 	.dev_infos_get = mlx5_dev_infos_get,
2619b94d93caSViacheslav Ovsiienko 	.read_clock = mlx5_txpp_read_clock,
2620042f5c94SOphir Munk 	.dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get,
2621042f5c94SOphir Munk 	.vlan_filter_set = mlx5_vlan_filter_set,
2622042f5c94SOphir Munk 	.rx_queue_setup = mlx5_rx_queue_setup,
2623042f5c94SOphir Munk 	.rx_hairpin_queue_setup = mlx5_rx_hairpin_queue_setup,
2624042f5c94SOphir Munk 	.tx_queue_setup = mlx5_tx_queue_setup,
2625042f5c94SOphir Munk 	.tx_hairpin_queue_setup = mlx5_tx_hairpin_queue_setup,
2626042f5c94SOphir Munk 	.rx_queue_release = mlx5_rx_queue_release,
2627042f5c94SOphir Munk 	.tx_queue_release = mlx5_tx_queue_release,
2628161d103bSViacheslav Ovsiienko 	.rx_queue_start = mlx5_rx_queue_start,
2629161d103bSViacheslav Ovsiienko 	.rx_queue_stop = mlx5_rx_queue_stop,
2630161d103bSViacheslav Ovsiienko 	.tx_queue_start = mlx5_tx_queue_start,
2631161d103bSViacheslav Ovsiienko 	.tx_queue_stop = mlx5_tx_queue_stop,
2632042f5c94SOphir Munk 	.flow_ctrl_get = mlx5_dev_get_flow_ctrl,
2633042f5c94SOphir Munk 	.flow_ctrl_set = mlx5_dev_set_flow_ctrl,
2634042f5c94SOphir Munk 	.mac_addr_remove = mlx5_mac_addr_remove,
2635042f5c94SOphir Munk 	.mac_addr_add = mlx5_mac_addr_add,
2636042f5c94SOphir Munk 	.mac_addr_set = mlx5_mac_addr_set,
2637042f5c94SOphir Munk 	.set_mc_addr_list = mlx5_set_mc_addr_list,
2638042f5c94SOphir Munk 	.mtu_set = mlx5_dev_set_mtu,
2639042f5c94SOphir Munk 	.vlan_strip_queue_set = mlx5_vlan_strip_queue_set,
2640042f5c94SOphir Munk 	.vlan_offload_set = mlx5_vlan_offload_set,
2641042f5c94SOphir Munk 	.reta_update = mlx5_dev_rss_reta_update,
2642042f5c94SOphir Munk 	.reta_query = mlx5_dev_rss_reta_query,
2643042f5c94SOphir Munk 	.rss_hash_update = mlx5_rss_hash_update,
2644042f5c94SOphir Munk 	.rss_hash_conf_get = mlx5_rss_hash_conf_get,
2645042f5c94SOphir Munk 	.filter_ctrl = mlx5_dev_filter_ctrl,
2646042f5c94SOphir Munk 	.rxq_info_get = mlx5_rxq_info_get,
2647042f5c94SOphir Munk 	.txq_info_get = mlx5_txq_info_get,
2648042f5c94SOphir Munk 	.rx_burst_mode_get = mlx5_rx_burst_mode_get,
2649042f5c94SOphir Munk 	.tx_burst_mode_get = mlx5_tx_burst_mode_get,
2650042f5c94SOphir Munk 	.rx_queue_intr_enable = mlx5_rx_intr_enable,
2651042f5c94SOphir Munk 	.rx_queue_intr_disable = mlx5_rx_intr_disable,
2652042f5c94SOphir Munk 	.is_removed = mlx5_is_removed,
2653042f5c94SOphir Munk 	.udp_tunnel_port_add  = mlx5_udp_tunnel_port_add,
2654042f5c94SOphir Munk 	.get_module_info = mlx5_get_module_info,
2655042f5c94SOphir Munk 	.get_module_eeprom = mlx5_get_module_eeprom,
2656042f5c94SOphir Munk 	.hairpin_cap_get = mlx5_hairpin_cap_get,
2657042f5c94SOphir Munk 	.mtr_ops_get = mlx5_flow_meter_ops_get,
265837cd4501SBing Zhao 	.hairpin_bind = mlx5_hairpin_bind,
265937cd4501SBing Zhao 	.hairpin_unbind = mlx5_hairpin_unbind,
266002109eaeSBing Zhao 	.hairpin_get_peer_ports = mlx5_hairpin_get_peer_ports,
266137cd4501SBing Zhao 	.hairpin_queue_peer_update = mlx5_hairpin_queue_peer_update,
266237cd4501SBing Zhao 	.hairpin_queue_peer_bind = mlx5_hairpin_queue_peer_bind,
266337cd4501SBing Zhao 	.hairpin_queue_peer_unbind = mlx5_hairpin_queue_peer_unbind,
2664042f5c94SOphir Munk };
2665042f5c94SOphir Munk 
2666042f5c94SOphir Munk /* Available operations from secondary process. */
2667042f5c94SOphir Munk const struct eth_dev_ops mlx5_os_dev_sec_ops = {
2668042f5c94SOphir Munk 	.stats_get = mlx5_stats_get,
2669042f5c94SOphir Munk 	.stats_reset = mlx5_stats_reset,
2670042f5c94SOphir Munk 	.xstats_get = mlx5_xstats_get,
2671042f5c94SOphir Munk 	.xstats_reset = mlx5_xstats_reset,
2672042f5c94SOphir Munk 	.xstats_get_names = mlx5_xstats_get_names,
2673042f5c94SOphir Munk 	.fw_version_get = mlx5_fw_version_get,
2674042f5c94SOphir Munk 	.dev_infos_get = mlx5_dev_infos_get,
2675b94d93caSViacheslav Ovsiienko 	.read_clock = mlx5_txpp_read_clock,
2676161d103bSViacheslav Ovsiienko 	.rx_queue_start = mlx5_rx_queue_start,
2677161d103bSViacheslav Ovsiienko 	.rx_queue_stop = mlx5_rx_queue_stop,
2678161d103bSViacheslav Ovsiienko 	.tx_queue_start = mlx5_tx_queue_start,
2679161d103bSViacheslav Ovsiienko 	.tx_queue_stop = mlx5_tx_queue_stop,
2680042f5c94SOphir Munk 	.rxq_info_get = mlx5_rxq_info_get,
2681042f5c94SOphir Munk 	.txq_info_get = mlx5_txq_info_get,
2682042f5c94SOphir Munk 	.rx_burst_mode_get = mlx5_rx_burst_mode_get,
2683042f5c94SOphir Munk 	.tx_burst_mode_get = mlx5_tx_burst_mode_get,
2684042f5c94SOphir Munk 	.get_module_info = mlx5_get_module_info,
2685042f5c94SOphir Munk 	.get_module_eeprom = mlx5_get_module_eeprom,
2686042f5c94SOphir Munk };
2687042f5c94SOphir Munk 
2688042f5c94SOphir Munk /* Available operations in flow isolated mode. */
2689042f5c94SOphir Munk const struct eth_dev_ops mlx5_os_dev_ops_isolate = {
2690042f5c94SOphir Munk 	.dev_configure = mlx5_dev_configure,
2691042f5c94SOphir Munk 	.dev_start = mlx5_dev_start,
2692042f5c94SOphir Munk 	.dev_stop = mlx5_dev_stop,
2693042f5c94SOphir Munk 	.dev_set_link_down = mlx5_set_link_down,
2694042f5c94SOphir Munk 	.dev_set_link_up = mlx5_set_link_up,
2695042f5c94SOphir Munk 	.dev_close = mlx5_dev_close,
2696042f5c94SOphir Munk 	.promiscuous_enable = mlx5_promiscuous_enable,
2697042f5c94SOphir Munk 	.promiscuous_disable = mlx5_promiscuous_disable,
2698042f5c94SOphir Munk 	.allmulticast_enable = mlx5_allmulticast_enable,
2699042f5c94SOphir Munk 	.allmulticast_disable = mlx5_allmulticast_disable,
2700042f5c94SOphir Munk 	.link_update = mlx5_link_update,
2701042f5c94SOphir Munk 	.stats_get = mlx5_stats_get,
2702042f5c94SOphir Munk 	.stats_reset = mlx5_stats_reset,
2703042f5c94SOphir Munk 	.xstats_get = mlx5_xstats_get,
2704042f5c94SOphir Munk 	.xstats_reset = mlx5_xstats_reset,
2705042f5c94SOphir Munk 	.xstats_get_names = mlx5_xstats_get_names,
2706042f5c94SOphir Munk 	.fw_version_get = mlx5_fw_version_get,
2707042f5c94SOphir Munk 	.dev_infos_get = mlx5_dev_infos_get,
2708b94d93caSViacheslav Ovsiienko 	.read_clock = mlx5_txpp_read_clock,
2709042f5c94SOphir Munk 	.dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get,
2710042f5c94SOphir Munk 	.vlan_filter_set = mlx5_vlan_filter_set,
2711042f5c94SOphir Munk 	.rx_queue_setup = mlx5_rx_queue_setup,
2712042f5c94SOphir Munk 	.rx_hairpin_queue_setup = mlx5_rx_hairpin_queue_setup,
2713042f5c94SOphir Munk 	.tx_queue_setup = mlx5_tx_queue_setup,
2714042f5c94SOphir Munk 	.tx_hairpin_queue_setup = mlx5_tx_hairpin_queue_setup,
2715042f5c94SOphir Munk 	.rx_queue_release = mlx5_rx_queue_release,
2716042f5c94SOphir Munk 	.tx_queue_release = mlx5_tx_queue_release,
2717161d103bSViacheslav Ovsiienko 	.rx_queue_start = mlx5_rx_queue_start,
2718161d103bSViacheslav Ovsiienko 	.rx_queue_stop = mlx5_rx_queue_stop,
2719161d103bSViacheslav Ovsiienko 	.tx_queue_start = mlx5_tx_queue_start,
2720161d103bSViacheslav Ovsiienko 	.tx_queue_stop = mlx5_tx_queue_stop,
2721042f5c94SOphir Munk 	.flow_ctrl_get = mlx5_dev_get_flow_ctrl,
2722042f5c94SOphir Munk 	.flow_ctrl_set = mlx5_dev_set_flow_ctrl,
2723042f5c94SOphir Munk 	.mac_addr_remove = mlx5_mac_addr_remove,
2724042f5c94SOphir Munk 	.mac_addr_add = mlx5_mac_addr_add,
2725042f5c94SOphir Munk 	.mac_addr_set = mlx5_mac_addr_set,
2726042f5c94SOphir Munk 	.set_mc_addr_list = mlx5_set_mc_addr_list,
2727042f5c94SOphir Munk 	.mtu_set = mlx5_dev_set_mtu,
2728042f5c94SOphir Munk 	.vlan_strip_queue_set = mlx5_vlan_strip_queue_set,
2729042f5c94SOphir Munk 	.vlan_offload_set = mlx5_vlan_offload_set,
2730042f5c94SOphir Munk 	.filter_ctrl = mlx5_dev_filter_ctrl,
2731042f5c94SOphir Munk 	.rxq_info_get = mlx5_rxq_info_get,
2732042f5c94SOphir Munk 	.txq_info_get = mlx5_txq_info_get,
2733042f5c94SOphir Munk 	.rx_burst_mode_get = mlx5_rx_burst_mode_get,
2734042f5c94SOphir Munk 	.tx_burst_mode_get = mlx5_tx_burst_mode_get,
2735042f5c94SOphir Munk 	.rx_queue_intr_enable = mlx5_rx_intr_enable,
2736042f5c94SOphir Munk 	.rx_queue_intr_disable = mlx5_rx_intr_disable,
2737042f5c94SOphir Munk 	.is_removed = mlx5_is_removed,
2738042f5c94SOphir Munk 	.get_module_info = mlx5_get_module_info,
2739042f5c94SOphir Munk 	.get_module_eeprom = mlx5_get_module_eeprom,
2740042f5c94SOphir Munk 	.hairpin_cap_get = mlx5_hairpin_cap_get,
2741042f5c94SOphir Munk 	.mtr_ops_get = mlx5_flow_meter_ops_get,
274237cd4501SBing Zhao 	.hairpin_bind = mlx5_hairpin_bind,
274337cd4501SBing Zhao 	.hairpin_unbind = mlx5_hairpin_unbind,
274402109eaeSBing Zhao 	.hairpin_get_peer_ports = mlx5_hairpin_get_peer_ports,
274537cd4501SBing Zhao 	.hairpin_queue_peer_update = mlx5_hairpin_queue_peer_update,
274637cd4501SBing Zhao 	.hairpin_queue_peer_bind = mlx5_hairpin_queue_peer_bind,
274737cd4501SBing Zhao 	.hairpin_queue_peer_unbind = mlx5_hairpin_queue_peer_unbind,
2748042f5c94SOphir Munk };
2749