1f44b09f9SOphir Munk /* SPDX-License-Identifier: BSD-3-Clause 2f44b09f9SOphir Munk * Copyright 2015 6WIND S.A. 3f44b09f9SOphir Munk * Copyright 2020 Mellanox Technologies, Ltd 4f44b09f9SOphir Munk */ 5f44b09f9SOphir Munk 6f44b09f9SOphir Munk #include <stddef.h> 7f44b09f9SOphir Munk #include <unistd.h> 8f44b09f9SOphir Munk #include <string.h> 9f44b09f9SOphir Munk #include <stdint.h> 10f44b09f9SOphir Munk #include <stdlib.h> 11f44b09f9SOphir Munk #include <errno.h> 12f44b09f9SOphir Munk #include <net/if.h> 13f44b09f9SOphir Munk #include <linux/rtnetlink.h> 1473bf9235SOphir Munk #include <linux/sockios.h> 1573bf9235SOphir Munk #include <linux/ethtool.h> 16f44b09f9SOphir Munk #include <fcntl.h> 17f44b09f9SOphir Munk 18f44b09f9SOphir Munk #include <rte_malloc.h> 19df96fd0dSBruce Richardson #include <ethdev_driver.h> 20df96fd0dSBruce Richardson #include <ethdev_pci.h> 21f44b09f9SOphir Munk #include <rte_pci.h> 22f44b09f9SOphir Munk #include <rte_bus_pci.h> 23f44b09f9SOphir Munk #include <rte_common.h> 24f44b09f9SOphir Munk #include <rte_kvargs.h> 25f44b09f9SOphir Munk #include <rte_rwlock.h> 26f44b09f9SOphir Munk #include <rte_spinlock.h> 27f44b09f9SOphir Munk #include <rte_string_fns.h> 28f44b09f9SOphir Munk #include <rte_alarm.h> 292aba9fc7SOphir Munk #include <rte_eal_paging.h> 30f44b09f9SOphir Munk 31f44b09f9SOphir Munk #include <mlx5_glue.h> 32f44b09f9SOphir Munk #include <mlx5_devx_cmds.h> 33f44b09f9SOphir Munk #include <mlx5_common.h> 342eb4d010SOphir Munk #include <mlx5_common_mp.h> 35d5ed8aa9SOphir Munk #include <mlx5_common_mr.h> 365522da6bSSuanming Mou #include <mlx5_malloc.h> 37f44b09f9SOphir Munk 38f44b09f9SOphir Munk #include "mlx5_defs.h" 39f44b09f9SOphir Munk #include "mlx5.h" 40391b8bccSOphir Munk #include "mlx5_common_os.h" 41f44b09f9SOphir Munk #include "mlx5_utils.h" 42f44b09f9SOphir Munk #include "mlx5_rxtx.h" 43151cbe3aSMichael Baum #include "mlx5_rx.h" 44377b69fbSMichael Baum #include "mlx5_tx.h" 45f44b09f9SOphir Munk #include "mlx5_autoconf.h" 46f44b09f9SOphir Munk #include "mlx5_mr.h" 47f44b09f9SOphir Munk #include "mlx5_flow.h" 48f44b09f9SOphir Munk #include "rte_pmd_mlx5.h" 494f96d913SOphir Munk #include "mlx5_verbs.h" 50f00f6562SOphir Munk #include "mlx5_nl.h" 516deb19e1SMichael Baum #include "mlx5_devx.h" 52f44b09f9SOphir Munk 532eb4d010SOphir Munk #define MLX5_TAGS_HLIST_ARRAY_SIZE 8192 542eb4d010SOphir Munk 552eb4d010SOphir Munk #ifndef HAVE_IBV_MLX5_MOD_MPW 562eb4d010SOphir Munk #define MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED (1 << 2) 572eb4d010SOphir Munk #define MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW (1 << 3) 582eb4d010SOphir Munk #endif 592eb4d010SOphir Munk 602eb4d010SOphir Munk #ifndef HAVE_IBV_MLX5_MOD_CQE_128B_COMP 612eb4d010SOphir Munk #define MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP (1 << 4) 622eb4d010SOphir Munk #endif 632eb4d010SOphir Munk 642e86c4e5SOphir Munk static const char *MZ_MLX5_PMD_SHARED_DATA = "mlx5_pmd_shared_data"; 652e86c4e5SOphir Munk 662e86c4e5SOphir Munk /* Spinlock for mlx5_shared_data allocation. */ 672e86c4e5SOphir Munk static rte_spinlock_t mlx5_shared_data_lock = RTE_SPINLOCK_INITIALIZER; 682e86c4e5SOphir Munk 692e86c4e5SOphir Munk /* Process local data for secondary processes. */ 702e86c4e5SOphir Munk static struct mlx5_local_data mlx5_local_data; 712e86c4e5SOphir Munk 72f44b09f9SOphir Munk /** 7308d1838fSDekel Peled * Set the completion channel file descriptor interrupt as non-blocking. 7408d1838fSDekel Peled * 7508d1838fSDekel Peled * @param[in] rxq_obj 7608d1838fSDekel Peled * Pointer to RQ channel object, which includes the channel fd 7708d1838fSDekel Peled * 7808d1838fSDekel Peled * @param[out] fd 7908d1838fSDekel Peled * The file descriptor (representing the intetrrupt) used in this channel. 8008d1838fSDekel Peled * 8108d1838fSDekel Peled * @return 8208d1838fSDekel Peled * 0 on successfully setting the fd to non-blocking, non-zero otherwise. 8308d1838fSDekel Peled */ 8408d1838fSDekel Peled int 8508d1838fSDekel Peled mlx5_os_set_nonblock_channel_fd(int fd) 8608d1838fSDekel Peled { 8708d1838fSDekel Peled int flags; 8808d1838fSDekel Peled 8908d1838fSDekel Peled flags = fcntl(fd, F_GETFL); 9008d1838fSDekel Peled return fcntl(fd, F_SETFL, flags | O_NONBLOCK); 9108d1838fSDekel Peled } 9208d1838fSDekel Peled 9308d1838fSDekel Peled /** 94e85f623eSOphir Munk * Get mlx5 device attributes. The glue function query_device_ex() is called 95e85f623eSOphir Munk * with out parameter of type 'struct ibv_device_attr_ex *'. Then fill in mlx5 96e85f623eSOphir Munk * device attributes from the glue out parameter. 97e85f623eSOphir Munk * 98e85f623eSOphir Munk * @param dev 99e85f623eSOphir Munk * Pointer to ibv context. 100e85f623eSOphir Munk * 101e85f623eSOphir Munk * @param device_attr 102e85f623eSOphir Munk * Pointer to mlx5 device attributes. 103e85f623eSOphir Munk * 104e85f623eSOphir Munk * @return 105e85f623eSOphir Munk * 0 on success, non zero error number otherwise 106e85f623eSOphir Munk */ 107e85f623eSOphir Munk int 108e85f623eSOphir Munk mlx5_os_get_dev_attr(void *ctx, struct mlx5_dev_attr *device_attr) 109e85f623eSOphir Munk { 110e85f623eSOphir Munk int err; 111e85f623eSOphir Munk struct ibv_device_attr_ex attr_ex; 112e85f623eSOphir Munk memset(device_attr, 0, sizeof(*device_attr)); 113e85f623eSOphir Munk err = mlx5_glue->query_device_ex(ctx, NULL, &attr_ex); 114e85f623eSOphir Munk if (err) 115e85f623eSOphir Munk return err; 116e85f623eSOphir Munk 117e85f623eSOphir Munk device_attr->device_cap_flags_ex = attr_ex.device_cap_flags_ex; 118e85f623eSOphir Munk device_attr->max_qp_wr = attr_ex.orig_attr.max_qp_wr; 119e85f623eSOphir Munk device_attr->max_sge = attr_ex.orig_attr.max_sge; 120e85f623eSOphir Munk device_attr->max_cq = attr_ex.orig_attr.max_cq; 1211f29d15eSOphir Munk device_attr->max_cqe = attr_ex.orig_attr.max_cqe; 1221f29d15eSOphir Munk device_attr->max_mr = attr_ex.orig_attr.max_mr; 1231f29d15eSOphir Munk device_attr->max_pd = attr_ex.orig_attr.max_pd; 124e85f623eSOphir Munk device_attr->max_qp = attr_ex.orig_attr.max_qp; 1251f29d15eSOphir Munk device_attr->max_srq = attr_ex.orig_attr.max_srq; 1261f29d15eSOphir Munk device_attr->max_srq_wr = attr_ex.orig_attr.max_srq_wr; 127e85f623eSOphir Munk device_attr->raw_packet_caps = attr_ex.raw_packet_caps; 128e85f623eSOphir Munk device_attr->max_rwq_indirection_table_size = 129e85f623eSOphir Munk attr_ex.rss_caps.max_rwq_indirection_table_size; 130e85f623eSOphir Munk device_attr->max_tso = attr_ex.tso_caps.max_tso; 131e85f623eSOphir Munk device_attr->tso_supported_qpts = attr_ex.tso_caps.supported_qpts; 132e85f623eSOphir Munk 133e85f623eSOphir Munk struct mlx5dv_context dv_attr = { .comp_mask = 0 }; 134e85f623eSOphir Munk err = mlx5_glue->dv_query_device(ctx, &dv_attr); 135e85f623eSOphir Munk if (err) 136e85f623eSOphir Munk return err; 137e85f623eSOphir Munk 138e85f623eSOphir Munk device_attr->flags = dv_attr.flags; 139e85f623eSOphir Munk device_attr->comp_mask = dv_attr.comp_mask; 140e85f623eSOphir Munk #ifdef HAVE_IBV_MLX5_MOD_SWP 141e85f623eSOphir Munk device_attr->sw_parsing_offloads = 142e85f623eSOphir Munk dv_attr.sw_parsing_caps.sw_parsing_offloads; 143e85f623eSOphir Munk #endif 144e85f623eSOphir Munk device_attr->min_single_stride_log_num_of_bytes = 145e85f623eSOphir Munk dv_attr.striding_rq_caps.min_single_stride_log_num_of_bytes; 146e85f623eSOphir Munk device_attr->max_single_stride_log_num_of_bytes = 147e85f623eSOphir Munk dv_attr.striding_rq_caps.max_single_stride_log_num_of_bytes; 148e85f623eSOphir Munk device_attr->min_single_wqe_log_num_of_strides = 149e85f623eSOphir Munk dv_attr.striding_rq_caps.min_single_wqe_log_num_of_strides; 150e85f623eSOphir Munk device_attr->max_single_wqe_log_num_of_strides = 151e85f623eSOphir Munk dv_attr.striding_rq_caps.max_single_wqe_log_num_of_strides; 152e85f623eSOphir Munk device_attr->stride_supported_qpts = 153e85f623eSOphir Munk dv_attr.striding_rq_caps.supported_qpts; 154e85f623eSOphir Munk #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT 155e85f623eSOphir Munk device_attr->tunnel_offloads_caps = dv_attr.tunnel_offloads_caps; 156e85f623eSOphir Munk #endif 157520e3f48SKamil Vojanec strlcpy(device_attr->fw_ver, attr_ex.orig_attr.fw_ver, 158520e3f48SKamil Vojanec sizeof(device_attr->fw_ver)); 159e85f623eSOphir Munk 160e85f623eSOphir Munk return err; 161e85f623eSOphir Munk } 1622eb4d010SOphir Munk 1632eb4d010SOphir Munk /** 1642eb4d010SOphir Munk * Verbs callback to allocate a memory. This function should allocate the space 1652eb4d010SOphir Munk * according to the size provided residing inside a huge page. 1662eb4d010SOphir Munk * Please note that all allocation must respect the alignment from libmlx5 1672aba9fc7SOphir Munk * (i.e. currently rte_mem_page_size()). 1682eb4d010SOphir Munk * 1692eb4d010SOphir Munk * @param[in] size 1702eb4d010SOphir Munk * The size in bytes of the memory to allocate. 1712eb4d010SOphir Munk * @param[in] data 1722eb4d010SOphir Munk * A pointer to the callback data. 1732eb4d010SOphir Munk * 1742eb4d010SOphir Munk * @return 1752eb4d010SOphir Munk * Allocated buffer, NULL otherwise and rte_errno is set. 1762eb4d010SOphir Munk */ 1772eb4d010SOphir Munk static void * 1782eb4d010SOphir Munk mlx5_alloc_verbs_buf(size_t size, void *data) 1792eb4d010SOphir Munk { 18081c3b977SViacheslav Ovsiienko struct mlx5_dev_ctx_shared *sh = data; 1812eb4d010SOphir Munk void *ret; 1822aba9fc7SOphir Munk size_t alignment = rte_mem_page_size(); 1832aba9fc7SOphir Munk if (alignment == (size_t)-1) { 1842aba9fc7SOphir Munk DRV_LOG(ERR, "Failed to get mem page size"); 1852aba9fc7SOphir Munk rte_errno = ENOMEM; 1862aba9fc7SOphir Munk return NULL; 1872aba9fc7SOphir Munk } 1882eb4d010SOphir Munk 1892eb4d010SOphir Munk MLX5_ASSERT(data != NULL); 19081c3b977SViacheslav Ovsiienko ret = mlx5_malloc(0, size, alignment, sh->numa_node); 1912eb4d010SOphir Munk if (!ret && size) 1922eb4d010SOphir Munk rte_errno = ENOMEM; 1932eb4d010SOphir Munk return ret; 1942eb4d010SOphir Munk } 1952eb4d010SOphir Munk 1962eb4d010SOphir Munk /** 1972eb4d010SOphir Munk * Verbs callback to free a memory. 1982eb4d010SOphir Munk * 1992eb4d010SOphir Munk * @param[in] ptr 2002eb4d010SOphir Munk * A pointer to the memory to free. 2012eb4d010SOphir Munk * @param[in] data 2022eb4d010SOphir Munk * A pointer to the callback data. 2032eb4d010SOphir Munk */ 2042eb4d010SOphir Munk static void 2052eb4d010SOphir Munk mlx5_free_verbs_buf(void *ptr, void *data __rte_unused) 2062eb4d010SOphir Munk { 2072eb4d010SOphir Munk MLX5_ASSERT(data != NULL); 2082175c4dcSSuanming Mou mlx5_free(ptr); 2092eb4d010SOphir Munk } 2102eb4d010SOphir Munk 2112eb4d010SOphir Munk /** 2122eb4d010SOphir Munk * Initialize DR related data within private structure. 2132eb4d010SOphir Munk * Routine checks the reference counter and does actual 2142eb4d010SOphir Munk * resources creation/initialization only if counter is zero. 2152eb4d010SOphir Munk * 2162eb4d010SOphir Munk * @param[in] priv 2172eb4d010SOphir Munk * Pointer to the private device data structure. 2182eb4d010SOphir Munk * 2192eb4d010SOphir Munk * @return 2202eb4d010SOphir Munk * Zero on success, positive error code otherwise. 2212eb4d010SOphir Munk */ 2222eb4d010SOphir Munk static int 2232eb4d010SOphir Munk mlx5_alloc_shared_dr(struct mlx5_priv *priv) 2242eb4d010SOphir Munk { 2252eb4d010SOphir Munk struct mlx5_dev_ctx_shared *sh = priv->sh; 226291140c6SSuanming Mou char s[MLX5_HLIST_NAMESIZE] __rte_unused; 22716dbba25SXueming Li int err; 2282eb4d010SOphir Munk 22916dbba25SXueming Li MLX5_ASSERT(sh && sh->refcnt); 23016dbba25SXueming Li if (sh->refcnt > 1) 23116dbba25SXueming Li return 0; 2322eb4d010SOphir Munk err = mlx5_alloc_table_hash_list(priv); 2332eb4d010SOphir Munk if (err) 234291140c6SSuanming Mou goto error; 235291140c6SSuanming Mou /* The resources below are only valid with DV support. */ 236291140c6SSuanming Mou #ifdef HAVE_IBV_FLOW_DV_SUPPORT 2370fd5f82aSXueming Li /* Init port id action cache list. */ 2380fd5f82aSXueming Li snprintf(s, sizeof(s), "%s_port_id_action_cache", sh->ibdev_name); 2390fd5f82aSXueming Li mlx5_cache_list_init(&sh->port_id_action_list, s, 0, sh, 2400fd5f82aSXueming Li flow_dv_port_id_create_cb, 2410fd5f82aSXueming Li flow_dv_port_id_match_cb, 2420fd5f82aSXueming Li flow_dv_port_id_remove_cb); 2433422af2aSXueming Li /* Init push vlan action cache list. */ 2443422af2aSXueming Li snprintf(s, sizeof(s), "%s_push_vlan_action_cache", sh->ibdev_name); 2453422af2aSXueming Li mlx5_cache_list_init(&sh->push_vlan_action_list, s, 0, sh, 2463422af2aSXueming Li flow_dv_push_vlan_create_cb, 2473422af2aSXueming Li flow_dv_push_vlan_match_cb, 2483422af2aSXueming Li flow_dv_push_vlan_remove_cb); 24919784141SSuanming Mou /* Init sample action cache list. */ 25019784141SSuanming Mou snprintf(s, sizeof(s), "%s_sample_action_cache", sh->ibdev_name); 25101c05ee0SSuanming Mou mlx5_cache_list_init(&sh->sample_action_list, s, 0, sh, 25219784141SSuanming Mou flow_dv_sample_create_cb, 25319784141SSuanming Mou flow_dv_sample_match_cb, 25419784141SSuanming Mou flow_dv_sample_remove_cb); 25519784141SSuanming Mou /* Init dest array action cache list. */ 25619784141SSuanming Mou snprintf(s, sizeof(s), "%s_dest_array_cache", sh->ibdev_name); 25701c05ee0SSuanming Mou mlx5_cache_list_init(&sh->dest_array_list, s, 0, sh, 25819784141SSuanming Mou flow_dv_dest_array_create_cb, 25919784141SSuanming Mou flow_dv_dest_array_match_cb, 26019784141SSuanming Mou flow_dv_dest_array_remove_cb); 2612eb4d010SOphir Munk /* Create tags hash list table. */ 2622eb4d010SOphir Munk snprintf(s, sizeof(s), "%s_tags", sh->ibdev_name); 263e69a5922SXueming Li sh->tag_table = mlx5_hlist_create(s, MLX5_TAGS_HLIST_ARRAY_SIZE, 0, 264fe3f8c52SXueming Li MLX5_HLIST_WRITE_MOST, 265f5b0aed2SSuanming Mou flow_dv_tag_create_cb, 266f5b0aed2SSuanming Mou flow_dv_tag_match_cb, 267fe3f8c52SXueming Li flow_dv_tag_remove_cb); 2682eb4d010SOphir Munk if (!sh->tag_table) { 26963783b01SDavid Marchand DRV_LOG(ERR, "tags with hash creation failed."); 2702eb4d010SOphir Munk err = ENOMEM; 2712eb4d010SOphir Munk goto error; 2722eb4d010SOphir Munk } 273fe3f8c52SXueming Li sh->tag_table->ctx = sh; 2743fe88961SSuanming Mou snprintf(s, sizeof(s), "%s_hdr_modify", sh->ibdev_name); 275e69a5922SXueming Li sh->modify_cmds = mlx5_hlist_create(s, MLX5_FLOW_HDR_MODIFY_HTABLE_SZ, 27616a7dbc4SXueming Li 0, MLX5_HLIST_WRITE_MOST | 27716a7dbc4SXueming Li MLX5_HLIST_DIRECT_KEY, 27816a7dbc4SXueming Li flow_dv_modify_create_cb, 27916a7dbc4SXueming Li flow_dv_modify_match_cb, 28016a7dbc4SXueming Li flow_dv_modify_remove_cb); 2813fe88961SSuanming Mou if (!sh->modify_cmds) { 2823fe88961SSuanming Mou DRV_LOG(ERR, "hdr modify hash creation failed"); 2833fe88961SSuanming Mou err = ENOMEM; 2843fe88961SSuanming Mou goto error; 2853fe88961SSuanming Mou } 28616a7dbc4SXueming Li sh->modify_cmds->ctx = sh; 287bf615b07SSuanming Mou snprintf(s, sizeof(s), "%s_encaps_decaps", sh->ibdev_name); 288bf615b07SSuanming Mou sh->encaps_decaps = mlx5_hlist_create(s, 289e69a5922SXueming Li MLX5_FLOW_ENCAP_DECAP_HTABLE_SZ, 290f961fd49SSuanming Mou 0, MLX5_HLIST_DIRECT_KEY | 291f961fd49SSuanming Mou MLX5_HLIST_WRITE_MOST, 292f961fd49SSuanming Mou flow_dv_encap_decap_create_cb, 293f961fd49SSuanming Mou flow_dv_encap_decap_match_cb, 294f961fd49SSuanming Mou flow_dv_encap_decap_remove_cb); 295bf615b07SSuanming Mou if (!sh->encaps_decaps) { 296bf615b07SSuanming Mou DRV_LOG(ERR, "encap decap hash creation failed"); 297bf615b07SSuanming Mou err = ENOMEM; 298bf615b07SSuanming Mou goto error; 299bf615b07SSuanming Mou } 300f961fd49SSuanming Mou sh->encaps_decaps->ctx = sh; 301291140c6SSuanming Mou #endif 3022eb4d010SOphir Munk #ifdef HAVE_MLX5DV_DR 3032eb4d010SOphir Munk void *domain; 3042eb4d010SOphir Munk 3052eb4d010SOphir Munk /* Reference counter is zero, we should initialize structures. */ 3062eb4d010SOphir Munk domain = mlx5_glue->dr_create_domain(sh->ctx, 3072eb4d010SOphir Munk MLX5DV_DR_DOMAIN_TYPE_NIC_RX); 3082eb4d010SOphir Munk if (!domain) { 3092eb4d010SOphir Munk DRV_LOG(ERR, "ingress mlx5dv_dr_create_domain failed"); 3102eb4d010SOphir Munk err = errno; 3112eb4d010SOphir Munk goto error; 3122eb4d010SOphir Munk } 3132eb4d010SOphir Munk sh->rx_domain = domain; 3142eb4d010SOphir Munk domain = mlx5_glue->dr_create_domain(sh->ctx, 3152eb4d010SOphir Munk MLX5DV_DR_DOMAIN_TYPE_NIC_TX); 3162eb4d010SOphir Munk if (!domain) { 3172eb4d010SOphir Munk DRV_LOG(ERR, "egress mlx5dv_dr_create_domain failed"); 3182eb4d010SOphir Munk err = errno; 3192eb4d010SOphir Munk goto error; 3202eb4d010SOphir Munk } 3212eb4d010SOphir Munk sh->tx_domain = domain; 3222eb4d010SOphir Munk #ifdef HAVE_MLX5DV_DR_ESWITCH 3232eb4d010SOphir Munk if (priv->config.dv_esw_en) { 3242eb4d010SOphir Munk domain = mlx5_glue->dr_create_domain 3252eb4d010SOphir Munk (sh->ctx, MLX5DV_DR_DOMAIN_TYPE_FDB); 3262eb4d010SOphir Munk if (!domain) { 3272eb4d010SOphir Munk DRV_LOG(ERR, "FDB mlx5dv_dr_create_domain failed"); 3282eb4d010SOphir Munk err = errno; 3292eb4d010SOphir Munk goto error; 3302eb4d010SOphir Munk } 3312eb4d010SOphir Munk sh->fdb_domain = domain; 332da845ae9SViacheslav Ovsiienko } 333da845ae9SViacheslav Ovsiienko /* 334da845ae9SViacheslav Ovsiienko * The drop action is just some dummy placeholder in rdma-core. It 335da845ae9SViacheslav Ovsiienko * does not belong to domains and has no any attributes, and, can be 336da845ae9SViacheslav Ovsiienko * shared by the entire device. 337da845ae9SViacheslav Ovsiienko */ 338da845ae9SViacheslav Ovsiienko sh->dr_drop_action = mlx5_glue->dr_create_flow_action_drop(); 339da845ae9SViacheslav Ovsiienko if (!sh->dr_drop_action) { 340da845ae9SViacheslav Ovsiienko DRV_LOG(ERR, "FDB mlx5dv_dr_create_flow_action_drop"); 341da845ae9SViacheslav Ovsiienko err = errno; 342da845ae9SViacheslav Ovsiienko goto error; 3432eb4d010SOphir Munk } 3442eb4d010SOphir Munk #endif 3454ec6360dSGregory Etelson if (!sh->tunnel_hub) 3464ec6360dSGregory Etelson err = mlx5_alloc_tunnel_hub(sh); 3474ec6360dSGregory Etelson if (err) { 3484ec6360dSGregory Etelson DRV_LOG(ERR, "mlx5_alloc_tunnel_hub failed err=%d", err); 3494ec6360dSGregory Etelson goto error; 3504ec6360dSGregory Etelson } 3512eb4d010SOphir Munk if (priv->config.reclaim_mode == MLX5_RCM_AGGR) { 3522eb4d010SOphir Munk mlx5_glue->dr_reclaim_domain_memory(sh->rx_domain, 1); 3532eb4d010SOphir Munk mlx5_glue->dr_reclaim_domain_memory(sh->tx_domain, 1); 3542eb4d010SOphir Munk if (sh->fdb_domain) 3552eb4d010SOphir Munk mlx5_glue->dr_reclaim_domain_memory(sh->fdb_domain, 1); 3562eb4d010SOphir Munk } 3572eb4d010SOphir Munk sh->pop_vlan_action = mlx5_glue->dr_create_flow_action_pop_vlan(); 3582eb4d010SOphir Munk #endif /* HAVE_MLX5DV_DR */ 359b80726dcSSuanming Mou sh->default_miss_action = 360b80726dcSSuanming Mou mlx5_glue->dr_create_flow_action_default_miss(); 361b80726dcSSuanming Mou if (!sh->default_miss_action) 362b80726dcSSuanming Mou DRV_LOG(WARNING, "Default miss action is not supported."); 3632eb4d010SOphir Munk return 0; 3642eb4d010SOphir Munk error: 3652eb4d010SOphir Munk /* Rollback the created objects. */ 3662eb4d010SOphir Munk if (sh->rx_domain) { 3672eb4d010SOphir Munk mlx5_glue->dr_destroy_domain(sh->rx_domain); 3682eb4d010SOphir Munk sh->rx_domain = NULL; 3692eb4d010SOphir Munk } 3702eb4d010SOphir Munk if (sh->tx_domain) { 3712eb4d010SOphir Munk mlx5_glue->dr_destroy_domain(sh->tx_domain); 3722eb4d010SOphir Munk sh->tx_domain = NULL; 3732eb4d010SOphir Munk } 3742eb4d010SOphir Munk if (sh->fdb_domain) { 3752eb4d010SOphir Munk mlx5_glue->dr_destroy_domain(sh->fdb_domain); 3762eb4d010SOphir Munk sh->fdb_domain = NULL; 3772eb4d010SOphir Munk } 378da845ae9SViacheslav Ovsiienko if (sh->dr_drop_action) { 379da845ae9SViacheslav Ovsiienko mlx5_glue->destroy_flow_action(sh->dr_drop_action); 380da845ae9SViacheslav Ovsiienko sh->dr_drop_action = NULL; 3812eb4d010SOphir Munk } 3822eb4d010SOphir Munk if (sh->pop_vlan_action) { 3832eb4d010SOphir Munk mlx5_glue->destroy_flow_action(sh->pop_vlan_action); 3842eb4d010SOphir Munk sh->pop_vlan_action = NULL; 3852eb4d010SOphir Munk } 386bf615b07SSuanming Mou if (sh->encaps_decaps) { 387e69a5922SXueming Li mlx5_hlist_destroy(sh->encaps_decaps); 388bf615b07SSuanming Mou sh->encaps_decaps = NULL; 389bf615b07SSuanming Mou } 3903fe88961SSuanming Mou if (sh->modify_cmds) { 391e69a5922SXueming Li mlx5_hlist_destroy(sh->modify_cmds); 3923fe88961SSuanming Mou sh->modify_cmds = NULL; 3933fe88961SSuanming Mou } 3942eb4d010SOphir Munk if (sh->tag_table) { 3952eb4d010SOphir Munk /* tags should be destroyed with flow before. */ 396e69a5922SXueming Li mlx5_hlist_destroy(sh->tag_table); 3972eb4d010SOphir Munk sh->tag_table = NULL; 3982eb4d010SOphir Munk } 3994ec6360dSGregory Etelson if (sh->tunnel_hub) { 4004ec6360dSGregory Etelson mlx5_release_tunnel_hub(sh, priv->dev_port); 4014ec6360dSGregory Etelson sh->tunnel_hub = NULL; 4024ec6360dSGregory Etelson } 4032eb4d010SOphir Munk mlx5_free_table_hash_list(priv); 4042eb4d010SOphir Munk return err; 4052eb4d010SOphir Munk } 4062eb4d010SOphir Munk 4072eb4d010SOphir Munk /** 4082eb4d010SOphir Munk * Destroy DR related data within private structure. 4092eb4d010SOphir Munk * 4102eb4d010SOphir Munk * @param[in] priv 4112eb4d010SOphir Munk * Pointer to the private device data structure. 4122eb4d010SOphir Munk */ 4132eb4d010SOphir Munk void 4142eb4d010SOphir Munk mlx5_os_free_shared_dr(struct mlx5_priv *priv) 4152eb4d010SOphir Munk { 41616dbba25SXueming Li struct mlx5_dev_ctx_shared *sh = priv->sh; 4172eb4d010SOphir Munk 41816dbba25SXueming Li MLX5_ASSERT(sh && sh->refcnt); 41916dbba25SXueming Li if (sh->refcnt > 1) 4202eb4d010SOphir Munk return; 4212eb4d010SOphir Munk #ifdef HAVE_MLX5DV_DR 4222eb4d010SOphir Munk if (sh->rx_domain) { 4232eb4d010SOphir Munk mlx5_glue->dr_destroy_domain(sh->rx_domain); 4242eb4d010SOphir Munk sh->rx_domain = NULL; 4252eb4d010SOphir Munk } 4262eb4d010SOphir Munk if (sh->tx_domain) { 4272eb4d010SOphir Munk mlx5_glue->dr_destroy_domain(sh->tx_domain); 4282eb4d010SOphir Munk sh->tx_domain = NULL; 4292eb4d010SOphir Munk } 4302eb4d010SOphir Munk #ifdef HAVE_MLX5DV_DR_ESWITCH 4312eb4d010SOphir Munk if (sh->fdb_domain) { 4322eb4d010SOphir Munk mlx5_glue->dr_destroy_domain(sh->fdb_domain); 4332eb4d010SOphir Munk sh->fdb_domain = NULL; 4342eb4d010SOphir Munk } 435da845ae9SViacheslav Ovsiienko if (sh->dr_drop_action) { 436da845ae9SViacheslav Ovsiienko mlx5_glue->destroy_flow_action(sh->dr_drop_action); 437da845ae9SViacheslav Ovsiienko sh->dr_drop_action = NULL; 4382eb4d010SOphir Munk } 4392eb4d010SOphir Munk #endif 4402eb4d010SOphir Munk if (sh->pop_vlan_action) { 4412eb4d010SOphir Munk mlx5_glue->destroy_flow_action(sh->pop_vlan_action); 4422eb4d010SOphir Munk sh->pop_vlan_action = NULL; 4432eb4d010SOphir Munk } 4442eb4d010SOphir Munk #endif /* HAVE_MLX5DV_DR */ 445b80726dcSSuanming Mou if (sh->default_miss_action) 446b80726dcSSuanming Mou mlx5_glue->destroy_flow_action 447b80726dcSSuanming Mou (sh->default_miss_action); 448bf615b07SSuanming Mou if (sh->encaps_decaps) { 449e69a5922SXueming Li mlx5_hlist_destroy(sh->encaps_decaps); 450bf615b07SSuanming Mou sh->encaps_decaps = NULL; 451bf615b07SSuanming Mou } 4523fe88961SSuanming Mou if (sh->modify_cmds) { 453e69a5922SXueming Li mlx5_hlist_destroy(sh->modify_cmds); 4543fe88961SSuanming Mou sh->modify_cmds = NULL; 4553fe88961SSuanming Mou } 4562eb4d010SOphir Munk if (sh->tag_table) { 4572eb4d010SOphir Munk /* tags should be destroyed with flow before. */ 458e69a5922SXueming Li mlx5_hlist_destroy(sh->tag_table); 4592eb4d010SOphir Munk sh->tag_table = NULL; 4602eb4d010SOphir Munk } 4614ec6360dSGregory Etelson if (sh->tunnel_hub) { 4624ec6360dSGregory Etelson mlx5_release_tunnel_hub(sh, priv->dev_port); 4634ec6360dSGregory Etelson sh->tunnel_hub = NULL; 4644ec6360dSGregory Etelson } 4650fd5f82aSXueming Li mlx5_cache_list_destroy(&sh->port_id_action_list); 4663422af2aSXueming Li mlx5_cache_list_destroy(&sh->push_vlan_action_list); 4672eb4d010SOphir Munk mlx5_free_table_hash_list(priv); 4682eb4d010SOphir Munk } 4692eb4d010SOphir Munk 4702eb4d010SOphir Munk /** 4712e86c4e5SOphir Munk * Initialize shared data between primary and secondary process. 4722e86c4e5SOphir Munk * 4732e86c4e5SOphir Munk * A memzone is reserved by primary process and secondary processes attach to 4742e86c4e5SOphir Munk * the memzone. 4752e86c4e5SOphir Munk * 4762e86c4e5SOphir Munk * @return 4772e86c4e5SOphir Munk * 0 on success, a negative errno value otherwise and rte_errno is set. 4782e86c4e5SOphir Munk */ 4792e86c4e5SOphir Munk static int 4802e86c4e5SOphir Munk mlx5_init_shared_data(void) 4812e86c4e5SOphir Munk { 4822e86c4e5SOphir Munk const struct rte_memzone *mz; 4832e86c4e5SOphir Munk int ret = 0; 4842e86c4e5SOphir Munk 4852e86c4e5SOphir Munk rte_spinlock_lock(&mlx5_shared_data_lock); 4862e86c4e5SOphir Munk if (mlx5_shared_data == NULL) { 4872e86c4e5SOphir Munk if (rte_eal_process_type() == RTE_PROC_PRIMARY) { 4882e86c4e5SOphir Munk /* Allocate shared memory. */ 4892e86c4e5SOphir Munk mz = rte_memzone_reserve(MZ_MLX5_PMD_SHARED_DATA, 4902e86c4e5SOphir Munk sizeof(*mlx5_shared_data), 4912e86c4e5SOphir Munk SOCKET_ID_ANY, 0); 4922e86c4e5SOphir Munk if (mz == NULL) { 4932e86c4e5SOphir Munk DRV_LOG(ERR, 4942e86c4e5SOphir Munk "Cannot allocate mlx5 shared data"); 4952e86c4e5SOphir Munk ret = -rte_errno; 4962e86c4e5SOphir Munk goto error; 4972e86c4e5SOphir Munk } 4982e86c4e5SOphir Munk mlx5_shared_data = mz->addr; 4992e86c4e5SOphir Munk memset(mlx5_shared_data, 0, sizeof(*mlx5_shared_data)); 5002e86c4e5SOphir Munk rte_spinlock_init(&mlx5_shared_data->lock); 5012e86c4e5SOphir Munk } else { 5022e86c4e5SOphir Munk /* Lookup allocated shared memory. */ 5032e86c4e5SOphir Munk mz = rte_memzone_lookup(MZ_MLX5_PMD_SHARED_DATA); 5042e86c4e5SOphir Munk if (mz == NULL) { 5052e86c4e5SOphir Munk DRV_LOG(ERR, 5062e86c4e5SOphir Munk "Cannot attach mlx5 shared data"); 5072e86c4e5SOphir Munk ret = -rte_errno; 5082e86c4e5SOphir Munk goto error; 5092e86c4e5SOphir Munk } 5102e86c4e5SOphir Munk mlx5_shared_data = mz->addr; 5112e86c4e5SOphir Munk memset(&mlx5_local_data, 0, sizeof(mlx5_local_data)); 5122e86c4e5SOphir Munk } 5132e86c4e5SOphir Munk } 5142e86c4e5SOphir Munk error: 5152e86c4e5SOphir Munk rte_spinlock_unlock(&mlx5_shared_data_lock); 5162e86c4e5SOphir Munk return ret; 5172e86c4e5SOphir Munk } 5182e86c4e5SOphir Munk 5192e86c4e5SOphir Munk /** 5202e86c4e5SOphir Munk * PMD global initialization. 5212e86c4e5SOphir Munk * 5222e86c4e5SOphir Munk * Independent from individual device, this function initializes global 5232e86c4e5SOphir Munk * per-PMD data structures distinguishing primary and secondary processes. 5242e86c4e5SOphir Munk * Hence, each initialization is called once per a process. 5252e86c4e5SOphir Munk * 5262e86c4e5SOphir Munk * @return 5272e86c4e5SOphir Munk * 0 on success, a negative errno value otherwise and rte_errno is set. 5282e86c4e5SOphir Munk */ 5292e86c4e5SOphir Munk static int 5302e86c4e5SOphir Munk mlx5_init_once(void) 5312e86c4e5SOphir Munk { 5322e86c4e5SOphir Munk struct mlx5_shared_data *sd; 5332e86c4e5SOphir Munk struct mlx5_local_data *ld = &mlx5_local_data; 5342e86c4e5SOphir Munk int ret = 0; 5352e86c4e5SOphir Munk 5362e86c4e5SOphir Munk if (mlx5_init_shared_data()) 5372e86c4e5SOphir Munk return -rte_errno; 5382e86c4e5SOphir Munk sd = mlx5_shared_data; 5392e86c4e5SOphir Munk MLX5_ASSERT(sd); 5402e86c4e5SOphir Munk rte_spinlock_lock(&sd->lock); 5412e86c4e5SOphir Munk switch (rte_eal_process_type()) { 5422e86c4e5SOphir Munk case RTE_PROC_PRIMARY: 5432e86c4e5SOphir Munk if (sd->init_done) 5442e86c4e5SOphir Munk break; 5452e86c4e5SOphir Munk LIST_INIT(&sd->mem_event_cb_list); 5462e86c4e5SOphir Munk rte_rwlock_init(&sd->mem_event_rwlock); 5472e86c4e5SOphir Munk rte_mem_event_callback_register("MLX5_MEM_EVENT_CB", 5482e86c4e5SOphir Munk mlx5_mr_mem_event_cb, NULL); 5492e86c4e5SOphir Munk ret = mlx5_mp_init_primary(MLX5_MP_NAME, 5502e86c4e5SOphir Munk mlx5_mp_os_primary_handle); 5512e86c4e5SOphir Munk if (ret) 5522e86c4e5SOphir Munk goto out; 5532e86c4e5SOphir Munk sd->init_done = true; 5542e86c4e5SOphir Munk break; 5552e86c4e5SOphir Munk case RTE_PROC_SECONDARY: 5562e86c4e5SOphir Munk if (ld->init_done) 5572e86c4e5SOphir Munk break; 5582e86c4e5SOphir Munk ret = mlx5_mp_init_secondary(MLX5_MP_NAME, 5592e86c4e5SOphir Munk mlx5_mp_os_secondary_handle); 5602e86c4e5SOphir Munk if (ret) 5612e86c4e5SOphir Munk goto out; 5622e86c4e5SOphir Munk ++sd->secondary_cnt; 5632e86c4e5SOphir Munk ld->init_done = true; 5642e86c4e5SOphir Munk break; 5652e86c4e5SOphir Munk default: 5662e86c4e5SOphir Munk break; 5672e86c4e5SOphir Munk } 5682e86c4e5SOphir Munk out: 5692e86c4e5SOphir Munk rte_spinlock_unlock(&sd->lock); 5702e86c4e5SOphir Munk return ret; 5712e86c4e5SOphir Munk } 5722e86c4e5SOphir Munk 5732e86c4e5SOphir Munk /** 57486d259ceSMichael Baum * Create the Tx queue DevX/Verbs object. 57586d259ceSMichael Baum * 57686d259ceSMichael Baum * @param dev 57786d259ceSMichael Baum * Pointer to Ethernet device. 57886d259ceSMichael Baum * @param idx 57986d259ceSMichael Baum * Queue index in DPDK Tx queue array. 58086d259ceSMichael Baum * 58186d259ceSMichael Baum * @return 582f49f4483SMichael Baum * 0 on success, a negative errno value otherwise and rte_errno is set. 58386d259ceSMichael Baum */ 584f49f4483SMichael Baum static int 58586d259ceSMichael Baum mlx5_os_txq_obj_new(struct rte_eth_dev *dev, uint16_t idx) 58686d259ceSMichael Baum { 58786d259ceSMichael Baum struct mlx5_priv *priv = dev->data->dev_private; 58886d259ceSMichael Baum struct mlx5_txq_data *txq_data = (*priv->txqs)[idx]; 58986d259ceSMichael Baum struct mlx5_txq_ctrl *txq_ctrl = 59086d259ceSMichael Baum container_of(txq_data, struct mlx5_txq_ctrl, txq); 59186d259ceSMichael Baum 59286d259ceSMichael Baum if (txq_ctrl->type == MLX5_TXQ_TYPE_HAIRPIN) 59386d259ceSMichael Baum return mlx5_txq_devx_obj_new(dev, idx); 59486d259ceSMichael Baum #ifdef HAVE_MLX5DV_DEVX_UAR_OFFSET 5953ec73abeSMatan Azrad if (!priv->config.dv_esw_en) 59686d259ceSMichael Baum return mlx5_txq_devx_obj_new(dev, idx); 59786d259ceSMichael Baum #endif 59886d259ceSMichael Baum return mlx5_txq_ibv_obj_new(dev, idx); 59986d259ceSMichael Baum } 60086d259ceSMichael Baum 60186d259ceSMichael Baum /** 60286d259ceSMichael Baum * Release an Tx DevX/verbs queue object. 60386d259ceSMichael Baum * 60486d259ceSMichael Baum * @param txq_obj 60586d259ceSMichael Baum * DevX/Verbs Tx queue object. 60686d259ceSMichael Baum */ 60786d259ceSMichael Baum static void 60886d259ceSMichael Baum mlx5_os_txq_obj_release(struct mlx5_txq_obj *txq_obj) 60986d259ceSMichael Baum { 61086d259ceSMichael Baum if (txq_obj->txq_ctrl->type == MLX5_TXQ_TYPE_HAIRPIN) { 61186d259ceSMichael Baum mlx5_txq_devx_obj_release(txq_obj); 61286d259ceSMichael Baum return; 61386d259ceSMichael Baum } 6143ec73abeSMatan Azrad #ifdef HAVE_MLX5DV_DEVX_UAR_OFFSET 6153ec73abeSMatan Azrad if (!txq_obj->txq_ctrl->priv->config.dv_esw_en) { 6163ec73abeSMatan Azrad mlx5_txq_devx_obj_release(txq_obj); 6173ec73abeSMatan Azrad return; 61886d259ceSMichael Baum } 6193ec73abeSMatan Azrad #endif 62086d259ceSMichael Baum mlx5_txq_ibv_obj_release(txq_obj); 62186d259ceSMichael Baum } 62286d259ceSMichael Baum 62386d259ceSMichael Baum /** 624994829e6SSuanming Mou * DV flow counter mode detect and config. 625994829e6SSuanming Mou * 626994829e6SSuanming Mou * @param dev 627994829e6SSuanming Mou * Pointer to rte_eth_dev structure. 628994829e6SSuanming Mou * 629994829e6SSuanming Mou */ 630994829e6SSuanming Mou static void 631994829e6SSuanming Mou mlx5_flow_counter_mode_config(struct rte_eth_dev *dev __rte_unused) 632994829e6SSuanming Mou { 633994829e6SSuanming Mou #ifdef HAVE_IBV_FLOW_DV_SUPPORT 634994829e6SSuanming Mou struct mlx5_priv *priv = dev->data->dev_private; 6352b5b1aebSSuanming Mou struct mlx5_dev_ctx_shared *sh = priv->sh; 6362b5b1aebSSuanming Mou bool fallback; 637994829e6SSuanming Mou 638994829e6SSuanming Mou #ifndef HAVE_IBV_DEVX_ASYNC 6392b5b1aebSSuanming Mou fallback = true; 640994829e6SSuanming Mou #else 6412b5b1aebSSuanming Mou fallback = false; 6422b5b1aebSSuanming Mou if (!priv->config.devx || !priv->config.dv_flow_en || 6432b5b1aebSSuanming Mou !priv->config.hca_attr.flow_counters_dump || 644994829e6SSuanming Mou !(priv->config.hca_attr.flow_counter_bulk_alloc_bitmap & 0x4) || 645994829e6SSuanming Mou (mlx5_flow_dv_discover_counter_offset_support(dev) == -ENOTSUP)) 6462b5b1aebSSuanming Mou fallback = true; 647994829e6SSuanming Mou #endif 6482b5b1aebSSuanming Mou if (fallback) 649994829e6SSuanming Mou DRV_LOG(INFO, "Use fall-back DV counter management. Flow " 650994829e6SSuanming Mou "counter dump:%d, bulk_alloc_bitmap:0x%hhx.", 651994829e6SSuanming Mou priv->config.hca_attr.flow_counters_dump, 652994829e6SSuanming Mou priv->config.hca_attr.flow_counter_bulk_alloc_bitmap); 6532b5b1aebSSuanming Mou /* Initialize fallback mode only on the port initializes sh. */ 6542b5b1aebSSuanming Mou if (sh->refcnt == 1) 6552b5b1aebSSuanming Mou sh->cmng.counter_fallback = fallback; 6562b5b1aebSSuanming Mou else if (fallback != sh->cmng.counter_fallback) 6572b5b1aebSSuanming Mou DRV_LOG(WARNING, "Port %d in sh has different fallback mode " 6582b5b1aebSSuanming Mou "with others:%d.", PORT_ID(priv), fallback); 659994829e6SSuanming Mou #endif 660994829e6SSuanming Mou } 661994829e6SSuanming Mou 662e6988afdSMatan Azrad static void 663e6988afdSMatan Azrad mlx5_queue_counter_id_prepare(struct rte_eth_dev *dev) 664e6988afdSMatan Azrad { 665e6988afdSMatan Azrad struct mlx5_priv *priv = dev->data->dev_private; 666e6988afdSMatan Azrad void *ctx = priv->sh->ctx; 667e6988afdSMatan Azrad 668e6988afdSMatan Azrad priv->q_counters = mlx5_devx_cmd_queue_counter_alloc(ctx); 669e6988afdSMatan Azrad if (!priv->q_counters) { 670e6988afdSMatan Azrad struct ibv_cq *cq = mlx5_glue->create_cq(ctx, 1, NULL, NULL, 0); 671e6988afdSMatan Azrad struct ibv_wq *wq; 672e6988afdSMatan Azrad 673e6988afdSMatan Azrad DRV_LOG(DEBUG, "Port %d queue counter object cannot be created " 674e6988afdSMatan Azrad "by DevX - fall-back to use the kernel driver global " 675e6988afdSMatan Azrad "queue counter.", dev->data->port_id); 676e6988afdSMatan Azrad /* Create WQ by kernel and query its queue counter ID. */ 677e6988afdSMatan Azrad if (cq) { 678e6988afdSMatan Azrad wq = mlx5_glue->create_wq(ctx, 679e6988afdSMatan Azrad &(struct ibv_wq_init_attr){ 680e6988afdSMatan Azrad .wq_type = IBV_WQT_RQ, 681e6988afdSMatan Azrad .max_wr = 1, 682e6988afdSMatan Azrad .max_sge = 1, 683e6988afdSMatan Azrad .pd = priv->sh->pd, 684e6988afdSMatan Azrad .cq = cq, 685e6988afdSMatan Azrad }); 686e6988afdSMatan Azrad if (wq) { 687e6988afdSMatan Azrad /* Counter is assigned only on RDY state. */ 688e6988afdSMatan Azrad int ret = mlx5_glue->modify_wq(wq, 689e6988afdSMatan Azrad &(struct ibv_wq_attr){ 690e6988afdSMatan Azrad .attr_mask = IBV_WQ_ATTR_STATE, 691e6988afdSMatan Azrad .wq_state = IBV_WQS_RDY, 692e6988afdSMatan Azrad }); 693e6988afdSMatan Azrad 694e6988afdSMatan Azrad if (ret == 0) 695e6988afdSMatan Azrad mlx5_devx_cmd_wq_query(wq, 696e6988afdSMatan Azrad &priv->counter_set_id); 697e6988afdSMatan Azrad claim_zero(mlx5_glue->destroy_wq(wq)); 698e6988afdSMatan Azrad } 699e6988afdSMatan Azrad claim_zero(mlx5_glue->destroy_cq(cq)); 700e6988afdSMatan Azrad } 701e6988afdSMatan Azrad } else { 702e6988afdSMatan Azrad priv->counter_set_id = priv->q_counters->id; 703e6988afdSMatan Azrad } 704e6988afdSMatan Azrad if (priv->counter_set_id == 0) 705e6988afdSMatan Azrad DRV_LOG(INFO, "Part of the port %d statistics will not be " 706e6988afdSMatan Azrad "available.", dev->data->port_id); 707e6988afdSMatan Azrad } 708e6988afdSMatan Azrad 709994829e6SSuanming Mou /** 710f926cce3SXueming Li * Check if representor spawn info match devargs. 711f926cce3SXueming Li * 712f926cce3SXueming Li * @param spawn 713f926cce3SXueming Li * Verbs device parameters (name, port, switch_info) to spawn. 714f926cce3SXueming Li * @param eth_da 715f926cce3SXueming Li * Device devargs to probe. 716f926cce3SXueming Li * 717f926cce3SXueming Li * @return 718f926cce3SXueming Li * Match result. 719f926cce3SXueming Li */ 720f926cce3SXueming Li static bool 721f926cce3SXueming Li mlx5_representor_match(struct mlx5_dev_spawn_data *spawn, 722f926cce3SXueming Li struct rte_eth_devargs *eth_da) 723f926cce3SXueming Li { 724f926cce3SXueming Li struct mlx5_switch_info *switch_info = &spawn->info; 725f926cce3SXueming Li unsigned int p, f; 726f926cce3SXueming Li uint16_t id; 72791766faeSXueming Li uint16_t repr_id = mlx5_representor_id_encode(switch_info, 72891766faeSXueming Li eth_da->type); 729f926cce3SXueming Li 730f926cce3SXueming Li switch (eth_da->type) { 731f926cce3SXueming Li case RTE_ETH_REPRESENTOR_SF: 73291766faeSXueming Li if (!(spawn->info.port_name == -1 && 73391766faeSXueming Li switch_info->name_type == 73491766faeSXueming Li MLX5_PHYS_PORT_NAME_TYPE_PFHPF) && 73591766faeSXueming Li switch_info->name_type != MLX5_PHYS_PORT_NAME_TYPE_PFSF) { 736f926cce3SXueming Li rte_errno = EBUSY; 737f926cce3SXueming Li return false; 738f926cce3SXueming Li } 739f926cce3SXueming Li break; 740f926cce3SXueming Li case RTE_ETH_REPRESENTOR_VF: 741f926cce3SXueming Li /* Allows HPF representor index -1 as exception. */ 742f926cce3SXueming Li if (!(spawn->info.port_name == -1 && 743f926cce3SXueming Li switch_info->name_type == 744f926cce3SXueming Li MLX5_PHYS_PORT_NAME_TYPE_PFHPF) && 745f926cce3SXueming Li switch_info->name_type != MLX5_PHYS_PORT_NAME_TYPE_PFVF) { 746f926cce3SXueming Li rte_errno = EBUSY; 747f926cce3SXueming Li return false; 748f926cce3SXueming Li } 749f926cce3SXueming Li break; 750f926cce3SXueming Li case RTE_ETH_REPRESENTOR_NONE: 751f926cce3SXueming Li rte_errno = EBUSY; 752f926cce3SXueming Li return false; 753f926cce3SXueming Li default: 754f926cce3SXueming Li rte_errno = ENOTSUP; 755f926cce3SXueming Li DRV_LOG(ERR, "unsupported representor type"); 756f926cce3SXueming Li return false; 757f926cce3SXueming Li } 758f926cce3SXueming Li /* Check representor ID: */ 759f926cce3SXueming Li for (p = 0; p < eth_da->nb_ports; ++p) { 760f926cce3SXueming Li if (spawn->pf_bond < 0) { 761f926cce3SXueming Li /* For non-LAG mode, allow and ignore pf. */ 762f926cce3SXueming Li switch_info->pf_num = eth_da->ports[p]; 76391766faeSXueming Li repr_id = mlx5_representor_id_encode(switch_info, 76491766faeSXueming Li eth_da->type); 765f926cce3SXueming Li } 766f926cce3SXueming Li for (f = 0; f < eth_da->nb_representor_ports; ++f) { 767f926cce3SXueming Li id = MLX5_REPRESENTOR_ID 768f926cce3SXueming Li (eth_da->ports[p], eth_da->type, 769f926cce3SXueming Li eth_da->representor_ports[f]); 770f926cce3SXueming Li if (repr_id == id) 771f926cce3SXueming Li return true; 772f926cce3SXueming Li } 773f926cce3SXueming Li } 774f926cce3SXueming Li rte_errno = EBUSY; 775f926cce3SXueming Li return false; 776f926cce3SXueming Li } 777f926cce3SXueming Li 778f926cce3SXueming Li 779f926cce3SXueming Li /** 7802eb4d010SOphir Munk * Spawn an Ethernet device from Verbs information. 7812eb4d010SOphir Munk * 7822eb4d010SOphir Munk * @param dpdk_dev 7832eb4d010SOphir Munk * Backing DPDK device. 7842eb4d010SOphir Munk * @param spawn 7852eb4d010SOphir Munk * Verbs device parameters (name, port, switch_info) to spawn. 7862eb4d010SOphir Munk * @param config 7872eb4d010SOphir Munk * Device configuration parameters. 788cb95feefSXueming Li * @param config 789cb95feefSXueming Li * Device arguments. 7902eb4d010SOphir Munk * 7912eb4d010SOphir Munk * @return 7922eb4d010SOphir Munk * A valid Ethernet device object on success, NULL otherwise and rte_errno 7932eb4d010SOphir Munk * is set. The following errors are defined: 7942eb4d010SOphir Munk * 7952eb4d010SOphir Munk * EBUSY: device is not supposed to be spawned. 7962eb4d010SOphir Munk * EEXIST: device is already spawned 7972eb4d010SOphir Munk */ 7982eb4d010SOphir Munk static struct rte_eth_dev * 7992eb4d010SOphir Munk mlx5_dev_spawn(struct rte_device *dpdk_dev, 8002eb4d010SOphir Munk struct mlx5_dev_spawn_data *spawn, 801cb95feefSXueming Li struct mlx5_dev_config *config, 802cb95feefSXueming Li struct rte_eth_devargs *eth_da) 8032eb4d010SOphir Munk { 8042eb4d010SOphir Munk const struct mlx5_switch_info *switch_info = &spawn->info; 8052eb4d010SOphir Munk struct mlx5_dev_ctx_shared *sh = NULL; 8062eb4d010SOphir Munk struct ibv_port_attr port_attr; 8072eb4d010SOphir Munk struct mlx5dv_context dv_attr = { .comp_mask = 0 }; 8082eb4d010SOphir Munk struct rte_eth_dev *eth_dev = NULL; 8092eb4d010SOphir Munk struct mlx5_priv *priv = NULL; 8102eb4d010SOphir Munk int err = 0; 8112eb4d010SOphir Munk unsigned int hw_padding = 0; 8122eb4d010SOphir Munk unsigned int mps; 8132eb4d010SOphir Munk unsigned int tunnel_en = 0; 8142eb4d010SOphir Munk unsigned int mpls_en = 0; 8152eb4d010SOphir Munk unsigned int swp = 0; 8162eb4d010SOphir Munk unsigned int mprq = 0; 8172eb4d010SOphir Munk unsigned int mprq_min_stride_size_n = 0; 8182eb4d010SOphir Munk unsigned int mprq_max_stride_size_n = 0; 8192eb4d010SOphir Munk unsigned int mprq_min_stride_num_n = 0; 8202eb4d010SOphir Munk unsigned int mprq_max_stride_num_n = 0; 8212eb4d010SOphir Munk struct rte_ether_addr mac; 8222eb4d010SOphir Munk char name[RTE_ETH_NAME_MAX_LEN]; 8232eb4d010SOphir Munk int own_domain_id = 0; 8242eb4d010SOphir Munk uint16_t port_id; 8252eb4d010SOphir Munk #ifdef HAVE_MLX5DV_DR_DEVX_PORT 8262eb4d010SOphir Munk struct mlx5dv_devx_port devx_port = { .comp_mask = 0 }; 8272eb4d010SOphir Munk #endif 8282eb4d010SOphir Munk 8292eb4d010SOphir Munk /* Determine if this port representor is supposed to be spawned. */ 830f926cce3SXueming Li if (switch_info->representor && dpdk_dev->devargs && 831f926cce3SXueming Li !mlx5_representor_match(spawn, eth_da)) 832d6541676SXueming Li return NULL; 8332eb4d010SOphir Munk /* Build device name. */ 8342eb4d010SOphir Munk if (spawn->pf_bond < 0) { 8352eb4d010SOphir Munk /* Single device. */ 8362eb4d010SOphir Munk if (!switch_info->representor) 8372eb4d010SOphir Munk strlcpy(name, dpdk_dev->name, sizeof(name)); 8382eb4d010SOphir Munk else 839f926cce3SXueming Li err = snprintf(name, sizeof(name), "%s_representor_%s%u", 840cb95feefSXueming Li dpdk_dev->name, 841cb95feefSXueming Li switch_info->name_type == 842cb95feefSXueming Li MLX5_PHYS_PORT_NAME_TYPE_PFSF ? "sf" : "vf", 843cb95feefSXueming Li switch_info->port_name); 8442eb4d010SOphir Munk } else { 8452eb4d010SOphir Munk /* Bonding device. */ 846f926cce3SXueming Li if (!switch_info->representor) { 847f926cce3SXueming Li err = snprintf(name, sizeof(name), "%s_%s", 848834a9019SOphir Munk dpdk_dev->name, 849834a9019SOphir Munk mlx5_os_get_dev_device_name(spawn->phys_dev)); 850f926cce3SXueming Li } else { 851f926cce3SXueming Li err = snprintf(name, sizeof(name), "%s_%s_representor_c%dpf%d%s%u", 852834a9019SOphir Munk dpdk_dev->name, 853834a9019SOphir Munk mlx5_os_get_dev_device_name(spawn->phys_dev), 854f926cce3SXueming Li switch_info->ctrl_num, 855f926cce3SXueming Li switch_info->pf_num, 856cb95feefSXueming Li switch_info->name_type == 857cb95feefSXueming Li MLX5_PHYS_PORT_NAME_TYPE_PFSF ? "sf" : "vf", 8582eb4d010SOphir Munk switch_info->port_name); 8592eb4d010SOphir Munk } 860f926cce3SXueming Li } 861f926cce3SXueming Li if (err >= (int)sizeof(name)) 862f926cce3SXueming Li DRV_LOG(WARNING, "device name overflow %s", name); 8632eb4d010SOphir Munk /* check if the device is already spawned */ 8642eb4d010SOphir Munk if (rte_eth_dev_get_port_by_name(name, &port_id) == 0) { 8652eb4d010SOphir Munk rte_errno = EEXIST; 8662eb4d010SOphir Munk return NULL; 8672eb4d010SOphir Munk } 8682eb4d010SOphir Munk DRV_LOG(DEBUG, "naming Ethernet device \"%s\"", name); 8692eb4d010SOphir Munk if (rte_eal_process_type() == RTE_PROC_SECONDARY) { 8702eb4d010SOphir Munk struct mlx5_mp_id mp_id; 8712eb4d010SOphir Munk 8722eb4d010SOphir Munk eth_dev = rte_eth_dev_attach_secondary(name); 8732eb4d010SOphir Munk if (eth_dev == NULL) { 8742eb4d010SOphir Munk DRV_LOG(ERR, "can not attach rte ethdev"); 8752eb4d010SOphir Munk rte_errno = ENOMEM; 8762eb4d010SOphir Munk return NULL; 8772eb4d010SOphir Munk } 8782eb4d010SOphir Munk eth_dev->device = dpdk_dev; 879b012b4ceSOphir Munk eth_dev->dev_ops = &mlx5_dev_sec_ops; 880cbfc6111SFerruh Yigit eth_dev->rx_descriptor_status = mlx5_rx_descriptor_status; 881cbfc6111SFerruh Yigit eth_dev->tx_descriptor_status = mlx5_tx_descriptor_status; 8822eb4d010SOphir Munk err = mlx5_proc_priv_init(eth_dev); 8832eb4d010SOphir Munk if (err) 8842eb4d010SOphir Munk return NULL; 8852eb4d010SOphir Munk mp_id.port_id = eth_dev->data->port_id; 8862eb4d010SOphir Munk strlcpy(mp_id.name, MLX5_MP_NAME, RTE_MP_MAX_NAME_LEN); 8872eb4d010SOphir Munk /* Receive command fd from primary process */ 8882eb4d010SOphir Munk err = mlx5_mp_req_verbs_cmd_fd(&mp_id); 8892eb4d010SOphir Munk if (err < 0) 8902eb4d010SOphir Munk goto err_secondary; 8912eb4d010SOphir Munk /* Remap UAR for Tx queues. */ 8922eb4d010SOphir Munk err = mlx5_tx_uar_init_secondary(eth_dev, err); 8932eb4d010SOphir Munk if (err) 8942eb4d010SOphir Munk goto err_secondary; 8952eb4d010SOphir Munk /* 8962eb4d010SOphir Munk * Ethdev pointer is still required as input since 8972eb4d010SOphir Munk * the primary device is not accessible from the 8982eb4d010SOphir Munk * secondary process. 8992eb4d010SOphir Munk */ 9002eb4d010SOphir Munk eth_dev->rx_pkt_burst = mlx5_select_rx_function(eth_dev); 9012eb4d010SOphir Munk eth_dev->tx_pkt_burst = mlx5_select_tx_function(eth_dev); 9022eb4d010SOphir Munk return eth_dev; 9032eb4d010SOphir Munk err_secondary: 9042eb4d010SOphir Munk mlx5_dev_close(eth_dev); 9052eb4d010SOphir Munk return NULL; 9062eb4d010SOphir Munk } 9072eb4d010SOphir Munk /* 9082eb4d010SOphir Munk * Some parameters ("tx_db_nc" in particularly) are needed in 9092eb4d010SOphir Munk * advance to create dv/verbs device context. We proceed the 9102eb4d010SOphir Munk * devargs here to get ones, and later proceed devargs again 9112eb4d010SOphir Munk * to override some hardware settings. 9122eb4d010SOphir Munk */ 913d462a83cSMichael Baum err = mlx5_args(config, dpdk_dev->devargs); 9142eb4d010SOphir Munk if (err) { 9152eb4d010SOphir Munk err = rte_errno; 9162eb4d010SOphir Munk DRV_LOG(ERR, "failed to process device arguments: %s", 9172eb4d010SOphir Munk strerror(rte_errno)); 9182eb4d010SOphir Munk goto error; 9192eb4d010SOphir Munk } 9204ec6360dSGregory Etelson if (config->dv_miss_info) { 9214ec6360dSGregory Etelson if (switch_info->master || switch_info->representor) 9224ec6360dSGregory Etelson config->dv_xmeta_en = MLX5_XMETA_MODE_META16; 9234ec6360dSGregory Etelson } 924d462a83cSMichael Baum mlx5_malloc_mem_select(config->sys_mem_en); 925d462a83cSMichael Baum sh = mlx5_alloc_shared_dev_ctx(spawn, config); 9262eb4d010SOphir Munk if (!sh) 9272eb4d010SOphir Munk return NULL; 928d462a83cSMichael Baum config->devx = sh->devx; 9292eb4d010SOphir Munk #ifdef HAVE_MLX5DV_DR_ACTION_DEST_DEVX_TIR 930d462a83cSMichael Baum config->dest_tir = 1; 9312eb4d010SOphir Munk #endif 9322eb4d010SOphir Munk #ifdef HAVE_IBV_MLX5_MOD_SWP 9332eb4d010SOphir Munk dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_SWP; 9342eb4d010SOphir Munk #endif 9352eb4d010SOphir Munk /* 9362eb4d010SOphir Munk * Multi-packet send is supported by ConnectX-4 Lx PF as well 9372eb4d010SOphir Munk * as all ConnectX-5 devices. 9382eb4d010SOphir Munk */ 9392eb4d010SOphir Munk #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT 9402eb4d010SOphir Munk dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS; 9412eb4d010SOphir Munk #endif 9422eb4d010SOphir Munk #ifdef HAVE_IBV_DEVICE_STRIDING_RQ_SUPPORT 9432eb4d010SOphir Munk dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_STRIDING_RQ; 9442eb4d010SOphir Munk #endif 9452eb4d010SOphir Munk mlx5_glue->dv_query_device(sh->ctx, &dv_attr); 9462eb4d010SOphir Munk if (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED) { 9472eb4d010SOphir Munk if (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW) { 9482eb4d010SOphir Munk DRV_LOG(DEBUG, "enhanced MPW is supported"); 9492eb4d010SOphir Munk mps = MLX5_MPW_ENHANCED; 9502eb4d010SOphir Munk } else { 9512eb4d010SOphir Munk DRV_LOG(DEBUG, "MPW is supported"); 9522eb4d010SOphir Munk mps = MLX5_MPW; 9532eb4d010SOphir Munk } 9542eb4d010SOphir Munk } else { 9552eb4d010SOphir Munk DRV_LOG(DEBUG, "MPW isn't supported"); 9562eb4d010SOphir Munk mps = MLX5_MPW_DISABLED; 9572eb4d010SOphir Munk } 9582eb4d010SOphir Munk #ifdef HAVE_IBV_MLX5_MOD_SWP 9592eb4d010SOphir Munk if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_SWP) 9602eb4d010SOphir Munk swp = dv_attr.sw_parsing_caps.sw_parsing_offloads; 9612eb4d010SOphir Munk DRV_LOG(DEBUG, "SWP support: %u", swp); 9622eb4d010SOphir Munk #endif 963d462a83cSMichael Baum config->swp = !!swp; 9642eb4d010SOphir Munk #ifdef HAVE_IBV_DEVICE_STRIDING_RQ_SUPPORT 9652eb4d010SOphir Munk if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_STRIDING_RQ) { 9662eb4d010SOphir Munk struct mlx5dv_striding_rq_caps mprq_caps = 9672eb4d010SOphir Munk dv_attr.striding_rq_caps; 9682eb4d010SOphir Munk 9692eb4d010SOphir Munk DRV_LOG(DEBUG, "\tmin_single_stride_log_num_of_bytes: %d", 9702eb4d010SOphir Munk mprq_caps.min_single_stride_log_num_of_bytes); 9712eb4d010SOphir Munk DRV_LOG(DEBUG, "\tmax_single_stride_log_num_of_bytes: %d", 9722eb4d010SOphir Munk mprq_caps.max_single_stride_log_num_of_bytes); 9732eb4d010SOphir Munk DRV_LOG(DEBUG, "\tmin_single_wqe_log_num_of_strides: %d", 9742eb4d010SOphir Munk mprq_caps.min_single_wqe_log_num_of_strides); 9752eb4d010SOphir Munk DRV_LOG(DEBUG, "\tmax_single_wqe_log_num_of_strides: %d", 9762eb4d010SOphir Munk mprq_caps.max_single_wqe_log_num_of_strides); 9772eb4d010SOphir Munk DRV_LOG(DEBUG, "\tsupported_qpts: %d", 9782eb4d010SOphir Munk mprq_caps.supported_qpts); 9792eb4d010SOphir Munk DRV_LOG(DEBUG, "device supports Multi-Packet RQ"); 9802eb4d010SOphir Munk mprq = 1; 9812eb4d010SOphir Munk mprq_min_stride_size_n = 9822eb4d010SOphir Munk mprq_caps.min_single_stride_log_num_of_bytes; 9832eb4d010SOphir Munk mprq_max_stride_size_n = 9842eb4d010SOphir Munk mprq_caps.max_single_stride_log_num_of_bytes; 9852eb4d010SOphir Munk mprq_min_stride_num_n = 9862eb4d010SOphir Munk mprq_caps.min_single_wqe_log_num_of_strides; 9872eb4d010SOphir Munk mprq_max_stride_num_n = 9882eb4d010SOphir Munk mprq_caps.max_single_wqe_log_num_of_strides; 9892eb4d010SOphir Munk } 9902eb4d010SOphir Munk #endif 9913d3f4e6dSAlexander Kozyrev /* Rx CQE compression is enabled by default. */ 9923d3f4e6dSAlexander Kozyrev config->cqe_comp = 1; 9932eb4d010SOphir Munk #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT 9942eb4d010SOphir Munk if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS) { 9952eb4d010SOphir Munk tunnel_en = ((dv_attr.tunnel_offloads_caps & 9962eb4d010SOphir Munk MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_VXLAN) && 9972eb4d010SOphir Munk (dv_attr.tunnel_offloads_caps & 9982eb4d010SOphir Munk MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_GRE) && 9992eb4d010SOphir Munk (dv_attr.tunnel_offloads_caps & 10002eb4d010SOphir Munk MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_GENEVE)); 10012eb4d010SOphir Munk } 10022eb4d010SOphir Munk DRV_LOG(DEBUG, "tunnel offloading is %ssupported", 10032eb4d010SOphir Munk tunnel_en ? "" : "not "); 10042eb4d010SOphir Munk #else 10052eb4d010SOphir Munk DRV_LOG(WARNING, 10062eb4d010SOphir Munk "tunnel offloading disabled due to old OFED/rdma-core version"); 10072eb4d010SOphir Munk #endif 1008d462a83cSMichael Baum config->tunnel_en = tunnel_en; 10092eb4d010SOphir Munk #ifdef HAVE_IBV_DEVICE_MPLS_SUPPORT 10102eb4d010SOphir Munk mpls_en = ((dv_attr.tunnel_offloads_caps & 10112eb4d010SOphir Munk MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_CW_MPLS_OVER_GRE) && 10122eb4d010SOphir Munk (dv_attr.tunnel_offloads_caps & 10132eb4d010SOphir Munk MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_CW_MPLS_OVER_UDP)); 10142eb4d010SOphir Munk DRV_LOG(DEBUG, "MPLS over GRE/UDP tunnel offloading is %ssupported", 10152eb4d010SOphir Munk mpls_en ? "" : "not "); 10162eb4d010SOphir Munk #else 10172eb4d010SOphir Munk DRV_LOG(WARNING, "MPLS over GRE/UDP tunnel offloading disabled due to" 10182eb4d010SOphir Munk " old OFED/rdma-core version or firmware configuration"); 10192eb4d010SOphir Munk #endif 1020d462a83cSMichael Baum config->mpls_en = mpls_en; 10212eb4d010SOphir Munk /* Check port status. */ 1022834a9019SOphir Munk err = mlx5_glue->query_port(sh->ctx, spawn->phys_port, &port_attr); 10232eb4d010SOphir Munk if (err) { 10242eb4d010SOphir Munk DRV_LOG(ERR, "port query failed: %s", strerror(err)); 10252eb4d010SOphir Munk goto error; 10262eb4d010SOphir Munk } 10272eb4d010SOphir Munk if (port_attr.link_layer != IBV_LINK_LAYER_ETHERNET) { 10282eb4d010SOphir Munk DRV_LOG(ERR, "port is not configured in Ethernet mode"); 10292eb4d010SOphir Munk err = EINVAL; 10302eb4d010SOphir Munk goto error; 10312eb4d010SOphir Munk } 10322eb4d010SOphir Munk if (port_attr.state != IBV_PORT_ACTIVE) 10332eb4d010SOphir Munk DRV_LOG(DEBUG, "port is not active: \"%s\" (%d)", 10342eb4d010SOphir Munk mlx5_glue->port_state_str(port_attr.state), 10352eb4d010SOphir Munk port_attr.state); 10362eb4d010SOphir Munk /* Allocate private eth device data. */ 10372175c4dcSSuanming Mou priv = mlx5_malloc(MLX5_MEM_ZERO | MLX5_MEM_RTE, 10382eb4d010SOphir Munk sizeof(*priv), 10392175c4dcSSuanming Mou RTE_CACHE_LINE_SIZE, SOCKET_ID_ANY); 10402eb4d010SOphir Munk if (priv == NULL) { 10412eb4d010SOphir Munk DRV_LOG(ERR, "priv allocation failure"); 10422eb4d010SOphir Munk err = ENOMEM; 10432eb4d010SOphir Munk goto error; 10442eb4d010SOphir Munk } 10452eb4d010SOphir Munk priv->sh = sh; 104691389890SOphir Munk priv->dev_port = spawn->phys_port; 10472eb4d010SOphir Munk priv->pci_dev = spawn->pci_dev; 10482eb4d010SOphir Munk priv->mtu = RTE_ETHER_MTU; 10492eb4d010SOphir Munk /* Some internal functions rely on Netlink sockets, open them now. */ 10502eb4d010SOphir Munk priv->nl_socket_rdma = mlx5_nl_init(NETLINK_RDMA); 10512eb4d010SOphir Munk priv->nl_socket_route = mlx5_nl_init(NETLINK_ROUTE); 10522eb4d010SOphir Munk priv->representor = !!switch_info->representor; 10532eb4d010SOphir Munk priv->master = !!switch_info->master; 10542eb4d010SOphir Munk priv->domain_id = RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID; 10552eb4d010SOphir Munk priv->vport_meta_tag = 0; 10562eb4d010SOphir Munk priv->vport_meta_mask = 0; 10572eb4d010SOphir Munk priv->pf_bond = spawn->pf_bond; 10582eb4d010SOphir Munk #ifdef HAVE_MLX5DV_DR_DEVX_PORT 10592eb4d010SOphir Munk /* 10602eb4d010SOphir Munk * The DevX port query API is implemented. E-Switch may use 10612eb4d010SOphir Munk * either vport or reg_c[0] metadata register to match on 10622eb4d010SOphir Munk * vport index. The engaged part of metadata register is 10632eb4d010SOphir Munk * defined by mask. 10642eb4d010SOphir Munk */ 10652eb4d010SOphir Munk if (switch_info->representor || switch_info->master) { 10662eb4d010SOphir Munk devx_port.comp_mask = MLX5DV_DEVX_PORT_VPORT | 10672eb4d010SOphir Munk MLX5DV_DEVX_PORT_MATCH_REG_C_0; 1068834a9019SOphir Munk err = mlx5_glue->devx_port_query(sh->ctx, spawn->phys_port, 10692eb4d010SOphir Munk &devx_port); 10702eb4d010SOphir Munk if (err) { 10712eb4d010SOphir Munk DRV_LOG(WARNING, 10722eb4d010SOphir Munk "can't query devx port %d on device %s", 1073834a9019SOphir Munk spawn->phys_port, 1074834a9019SOphir Munk mlx5_os_get_dev_device_name(spawn->phys_dev)); 10752eb4d010SOphir Munk devx_port.comp_mask = 0; 10762eb4d010SOphir Munk } 10772eb4d010SOphir Munk } 10782eb4d010SOphir Munk if (devx_port.comp_mask & MLX5DV_DEVX_PORT_MATCH_REG_C_0) { 10792eb4d010SOphir Munk priv->vport_meta_tag = devx_port.reg_c_0.value; 10802eb4d010SOphir Munk priv->vport_meta_mask = devx_port.reg_c_0.mask; 10812eb4d010SOphir Munk if (!priv->vport_meta_mask) { 10822eb4d010SOphir Munk DRV_LOG(ERR, "vport zero mask for port %d" 10832eb4d010SOphir Munk " on bonding device %s", 1084834a9019SOphir Munk spawn->phys_port, 1085834a9019SOphir Munk mlx5_os_get_dev_device_name 1086834a9019SOphir Munk (spawn->phys_dev)); 10872eb4d010SOphir Munk err = ENOTSUP; 10882eb4d010SOphir Munk goto error; 10892eb4d010SOphir Munk } 10902eb4d010SOphir Munk if (priv->vport_meta_tag & ~priv->vport_meta_mask) { 10912eb4d010SOphir Munk DRV_LOG(ERR, "invalid vport tag for port %d" 10922eb4d010SOphir Munk " on bonding device %s", 1093834a9019SOphir Munk spawn->phys_port, 1094834a9019SOphir Munk mlx5_os_get_dev_device_name 1095834a9019SOphir Munk (spawn->phys_dev)); 10962eb4d010SOphir Munk err = ENOTSUP; 10972eb4d010SOphir Munk goto error; 10982eb4d010SOphir Munk } 10992eb4d010SOphir Munk } 11002eb4d010SOphir Munk if (devx_port.comp_mask & MLX5DV_DEVX_PORT_VPORT) { 11012eb4d010SOphir Munk priv->vport_id = devx_port.vport_num; 1102ecaee305SViacheslav Ovsiienko } else if (spawn->pf_bond >= 0 && 1103ecaee305SViacheslav Ovsiienko (switch_info->representor || switch_info->master)) { 11042eb4d010SOphir Munk DRV_LOG(ERR, "can't deduce vport index for port %d" 11052eb4d010SOphir Munk " on bonding device %s", 1106834a9019SOphir Munk spawn->phys_port, 1107834a9019SOphir Munk mlx5_os_get_dev_device_name(spawn->phys_dev)); 11082eb4d010SOphir Munk err = ENOTSUP; 11092eb4d010SOphir Munk goto error; 11102eb4d010SOphir Munk } else { 11112eb4d010SOphir Munk /* Suppose vport index in compatible way. */ 11122eb4d010SOphir Munk priv->vport_id = switch_info->representor ? 11132eb4d010SOphir Munk switch_info->port_name + 1 : -1; 11142eb4d010SOphir Munk } 11152eb4d010SOphir Munk #else 11162eb4d010SOphir Munk /* 11172eb4d010SOphir Munk * Kernel/rdma_core support single E-Switch per PF configurations 11182eb4d010SOphir Munk * only and vport_id field contains the vport index for 11192eb4d010SOphir Munk * associated VF, which is deduced from representor port name. 11202eb4d010SOphir Munk * For example, let's have the IB device port 10, it has 11212eb4d010SOphir Munk * attached network device eth0, which has port name attribute 11222eb4d010SOphir Munk * pf0vf2, we can deduce the VF number as 2, and set vport index 11232eb4d010SOphir Munk * as 3 (2+1). This assigning schema should be changed if the 11242eb4d010SOphir Munk * multiple E-Switch instances per PF configurations or/and PCI 11252eb4d010SOphir Munk * subfunctions are added. 11262eb4d010SOphir Munk */ 11272eb4d010SOphir Munk priv->vport_id = switch_info->representor ? 11282eb4d010SOphir Munk switch_info->port_name + 1 : -1; 11292eb4d010SOphir Munk #endif 113091766faeSXueming Li priv->representor_id = mlx5_representor_id_encode(switch_info, 113191766faeSXueming Li eth_da->type); 11322eb4d010SOphir Munk /* 11332eb4d010SOphir Munk * Look for sibling devices in order to reuse their switch domain 11342eb4d010SOphir Munk * if any, otherwise allocate one. 11352eb4d010SOphir Munk */ 11362eb4d010SOphir Munk MLX5_ETH_FOREACH_DEV(port_id, priv->pci_dev) { 11372eb4d010SOphir Munk const struct mlx5_priv *opriv = 11382eb4d010SOphir Munk rte_eth_devices[port_id].data->dev_private; 11392eb4d010SOphir Munk 11402eb4d010SOphir Munk if (!opriv || 11412eb4d010SOphir Munk opriv->sh != priv->sh || 11422eb4d010SOphir Munk opriv->domain_id == 11432eb4d010SOphir Munk RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID) 11442eb4d010SOphir Munk continue; 11452eb4d010SOphir Munk priv->domain_id = opriv->domain_id; 11462eb4d010SOphir Munk break; 11472eb4d010SOphir Munk } 11482eb4d010SOphir Munk if (priv->domain_id == RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID) { 11492eb4d010SOphir Munk err = rte_eth_switch_domain_alloc(&priv->domain_id); 11502eb4d010SOphir Munk if (err) { 11512eb4d010SOphir Munk err = rte_errno; 11522eb4d010SOphir Munk DRV_LOG(ERR, "unable to allocate switch domain: %s", 11532eb4d010SOphir Munk strerror(rte_errno)); 11542eb4d010SOphir Munk goto error; 11552eb4d010SOphir Munk } 11562eb4d010SOphir Munk own_domain_id = 1; 11572eb4d010SOphir Munk } 11582eb4d010SOphir Munk /* Override some values set by hardware configuration. */ 1159d462a83cSMichael Baum mlx5_args(config, dpdk_dev->devargs); 1160d462a83cSMichael Baum err = mlx5_dev_check_sibling_config(priv, config); 11612eb4d010SOphir Munk if (err) 11622eb4d010SOphir Munk goto error; 1163d462a83cSMichael Baum config->hw_csum = !!(sh->device_attr.device_cap_flags_ex & 11642eb4d010SOphir Munk IBV_DEVICE_RAW_IP_CSUM); 11652eb4d010SOphir Munk DRV_LOG(DEBUG, "checksum offloading is %ssupported", 1166d462a83cSMichael Baum (config->hw_csum ? "" : "not ")); 11672eb4d010SOphir Munk #if !defined(HAVE_IBV_DEVICE_COUNTERS_SET_V42) && \ 11682eb4d010SOphir Munk !defined(HAVE_IBV_DEVICE_COUNTERS_SET_V45) 11692eb4d010SOphir Munk DRV_LOG(DEBUG, "counters are not supported"); 11702eb4d010SOphir Munk #endif 11712eb4d010SOphir Munk #if !defined(HAVE_IBV_FLOW_DV_SUPPORT) || !defined(HAVE_MLX5DV_DR) 1172d462a83cSMichael Baum if (config->dv_flow_en) { 11732eb4d010SOphir Munk DRV_LOG(WARNING, "DV flow is not supported"); 1174d462a83cSMichael Baum config->dv_flow_en = 0; 11752eb4d010SOphir Munk } 11762eb4d010SOphir Munk #endif 1177d462a83cSMichael Baum config->ind_table_max_size = 11782eb4d010SOphir Munk sh->device_attr.max_rwq_indirection_table_size; 11792eb4d010SOphir Munk /* 11802eb4d010SOphir Munk * Remove this check once DPDK supports larger/variable 11812eb4d010SOphir Munk * indirection tables. 11822eb4d010SOphir Munk */ 1183d462a83cSMichael Baum if (config->ind_table_max_size > (unsigned int)ETH_RSS_RETA_SIZE_512) 1184d462a83cSMichael Baum config->ind_table_max_size = ETH_RSS_RETA_SIZE_512; 11852eb4d010SOphir Munk DRV_LOG(DEBUG, "maximum Rx indirection table size is %u", 1186d462a83cSMichael Baum config->ind_table_max_size); 1187d462a83cSMichael Baum config->hw_vlan_strip = !!(sh->device_attr.raw_packet_caps & 11882eb4d010SOphir Munk IBV_RAW_PACKET_CAP_CVLAN_STRIPPING); 11892eb4d010SOphir Munk DRV_LOG(DEBUG, "VLAN stripping is %ssupported", 1190d462a83cSMichael Baum (config->hw_vlan_strip ? "" : "not ")); 1191d462a83cSMichael Baum config->hw_fcs_strip = !!(sh->device_attr.raw_packet_caps & 11922eb4d010SOphir Munk IBV_RAW_PACKET_CAP_SCATTER_FCS); 11932eb4d010SOphir Munk #if defined(HAVE_IBV_WQ_FLAG_RX_END_PADDING) 11942eb4d010SOphir Munk hw_padding = !!sh->device_attr.rx_pad_end_addr_align; 11952eb4d010SOphir Munk #elif defined(HAVE_IBV_WQ_FLAGS_PCI_WRITE_END_PADDING) 11962eb4d010SOphir Munk hw_padding = !!(sh->device_attr.device_cap_flags_ex & 11972eb4d010SOphir Munk IBV_DEVICE_PCI_WRITE_END_PADDING); 11982eb4d010SOphir Munk #endif 1199d462a83cSMichael Baum if (config->hw_padding && !hw_padding) { 12002eb4d010SOphir Munk DRV_LOG(DEBUG, "Rx end alignment padding isn't supported"); 1201d462a83cSMichael Baum config->hw_padding = 0; 1202d462a83cSMichael Baum } else if (config->hw_padding) { 12032eb4d010SOphir Munk DRV_LOG(DEBUG, "Rx end alignment padding is enabled"); 12042eb4d010SOphir Munk } 1205d462a83cSMichael Baum config->tso = (sh->device_attr.max_tso > 0 && 12062eb4d010SOphir Munk (sh->device_attr.tso_supported_qpts & 12072eb4d010SOphir Munk (1 << IBV_QPT_RAW_PACKET))); 1208d462a83cSMichael Baum if (config->tso) 1209d462a83cSMichael Baum config->tso_max_payload_sz = sh->device_attr.max_tso; 12102eb4d010SOphir Munk /* 12112eb4d010SOphir Munk * MPW is disabled by default, while the Enhanced MPW is enabled 12122eb4d010SOphir Munk * by default. 12132eb4d010SOphir Munk */ 1214d462a83cSMichael Baum if (config->mps == MLX5_ARG_UNSET) 1215d462a83cSMichael Baum config->mps = (mps == MLX5_MPW_ENHANCED) ? MLX5_MPW_ENHANCED : 12162eb4d010SOphir Munk MLX5_MPW_DISABLED; 12172eb4d010SOphir Munk else 1218d462a83cSMichael Baum config->mps = config->mps ? mps : MLX5_MPW_DISABLED; 12192eb4d010SOphir Munk DRV_LOG(INFO, "%sMPS is %s", 1220d462a83cSMichael Baum config->mps == MLX5_MPW_ENHANCED ? "enhanced " : 1221d462a83cSMichael Baum config->mps == MLX5_MPW ? "legacy " : "", 1222d462a83cSMichael Baum config->mps != MLX5_MPW_DISABLED ? "enabled" : "disabled"); 1223d462a83cSMichael Baum if (config->devx) { 1224d462a83cSMichael Baum err = mlx5_devx_cmd_query_hca_attr(sh->ctx, &config->hca_attr); 12252eb4d010SOphir Munk if (err) { 12262eb4d010SOphir Munk err = -err; 12272eb4d010SOphir Munk goto error; 12282eb4d010SOphir Munk } 12293aa27915SSuanming Mou /* Check relax ordering support. */ 1230e82ddd28STal Shnaiderman if (!haswell_broadwell_cpu) { 1231e82ddd28STal Shnaiderman sh->cmng.relaxed_ordering_write = 1232e82ddd28STal Shnaiderman config->hca_attr.relaxed_ordering_write; 1233e82ddd28STal Shnaiderman sh->cmng.relaxed_ordering_read = 1234e82ddd28STal Shnaiderman config->hca_attr.relaxed_ordering_read; 1235e82ddd28STal Shnaiderman } else { 1236e82ddd28STal Shnaiderman sh->cmng.relaxed_ordering_read = 0; 1237e82ddd28STal Shnaiderman sh->cmng.relaxed_ordering_write = 0; 1238e82ddd28STal Shnaiderman } 1239d61381adSViacheslav Ovsiienko sh->rq_ts_format = config->hca_attr.rq_ts_format; 1240d61381adSViacheslav Ovsiienko sh->sq_ts_format = config->hca_attr.sq_ts_format; 1241d61381adSViacheslav Ovsiienko sh->qp_ts_format = config->hca_attr.qp_ts_format; 12422eb4d010SOphir Munk /* Check for LRO support. */ 1243d462a83cSMichael Baum if (config->dest_tir && config->hca_attr.lro_cap && 1244d462a83cSMichael Baum config->dv_flow_en) { 12452eb4d010SOphir Munk /* TBD check tunnel lro caps. */ 1246d462a83cSMichael Baum config->lro.supported = config->hca_attr.lro_cap; 12472eb4d010SOphir Munk DRV_LOG(DEBUG, "Device supports LRO"); 12482eb4d010SOphir Munk /* 12492eb4d010SOphir Munk * If LRO timeout is not configured by application, 12502eb4d010SOphir Munk * use the minimal supported value. 12512eb4d010SOphir Munk */ 1252d462a83cSMichael Baum if (!config->lro.timeout) 1253d462a83cSMichael Baum config->lro.timeout = 1254d462a83cSMichael Baum config->hca_attr.lro_timer_supported_periods[0]; 12552eb4d010SOphir Munk DRV_LOG(DEBUG, "LRO session timeout set to %d usec", 1256d462a83cSMichael Baum config->lro.timeout); 1257613d64e4SDekel Peled DRV_LOG(DEBUG, "LRO minimal size of TCP segment " 1258613d64e4SDekel Peled "required for coalescing is %d bytes", 1259613d64e4SDekel Peled config->hca_attr.lro_min_mss_size); 12602eb4d010SOphir Munk } 1261c99b4f8bSLi Zhang #if defined(HAVE_MLX5DV_DR) && \ 1262c99b4f8bSLi Zhang (defined(HAVE_MLX5_DR_CREATE_ACTION_FLOW_METER) || \ 1263c99b4f8bSLi Zhang defined(HAVE_MLX5_DR_CREATE_ACTION_ASO)) 1264d462a83cSMichael Baum if (config->hca_attr.qos.sup && 1265b6505738SDekel Peled config->hca_attr.qos.flow_meter_old && 1266d462a83cSMichael Baum config->dv_flow_en) { 12672eb4d010SOphir Munk uint8_t reg_c_mask = 1268d462a83cSMichael Baum config->hca_attr.qos.flow_meter_reg_c_ids; 12692eb4d010SOphir Munk /* 12702eb4d010SOphir Munk * Meter needs two REG_C's for color match and pre-sfx 12712eb4d010SOphir Munk * flow match. Here get the REG_C for color match. 12722eb4d010SOphir Munk * REG_C_0 and REG_C_1 is reserved for metadata feature. 12732eb4d010SOphir Munk */ 12742eb4d010SOphir Munk reg_c_mask &= 0xfc; 12752eb4d010SOphir Munk if (__builtin_popcount(reg_c_mask) < 1) { 12762eb4d010SOphir Munk priv->mtr_en = 0; 12772eb4d010SOphir Munk DRV_LOG(WARNING, "No available register for" 12782eb4d010SOphir Munk " meter."); 12792eb4d010SOphir Munk } else { 128031ef2982SDekel Peled /* 128131ef2982SDekel Peled * The meter color register is used by the 128231ef2982SDekel Peled * flow-hit feature as well. 128331ef2982SDekel Peled * The flow-hit feature must use REG_C_3 128431ef2982SDekel Peled * Prefer REG_C_3 if it is available. 128531ef2982SDekel Peled */ 128631ef2982SDekel Peled if (reg_c_mask & (1 << (REG_C_3 - REG_C_0))) 128731ef2982SDekel Peled priv->mtr_color_reg = REG_C_3; 128831ef2982SDekel Peled else 128931ef2982SDekel Peled priv->mtr_color_reg = ffs(reg_c_mask) 129031ef2982SDekel Peled - 1 + REG_C_0; 12912eb4d010SOphir Munk priv->mtr_en = 1; 12922eb4d010SOphir Munk priv->mtr_reg_share = 1293b6505738SDekel Peled config->hca_attr.qos.flow_meter; 12942eb4d010SOphir Munk DRV_LOG(DEBUG, "The REG_C meter uses is %d", 12952eb4d010SOphir Munk priv->mtr_color_reg); 12962eb4d010SOphir Munk } 12972eb4d010SOphir Munk } 129829efa63aSLi Zhang if (config->hca_attr.qos.sup && 129929efa63aSLi Zhang config->hca_attr.qos.flow_meter_aso_sup) { 130029efa63aSLi Zhang uint32_t log_obj_size = 130129efa63aSLi Zhang rte_log2_u32(MLX5_ASO_MTRS_PER_POOL >> 1); 130229efa63aSLi Zhang if (log_obj_size >= 130329efa63aSLi Zhang config->hca_attr.qos.log_meter_aso_granularity && 130429efa63aSLi Zhang log_obj_size <= 130544432018SLi Zhang config->hca_attr.qos.log_meter_aso_max_alloc) 130629efa63aSLi Zhang sh->meter_aso_en = 1; 130744432018SLi Zhang } 130844432018SLi Zhang if (priv->mtr_en) { 1309afb4aa4fSLi Zhang err = mlx5_aso_flow_mtrs_mng_init(priv->sh); 131029efa63aSLi Zhang if (err) { 131129efa63aSLi Zhang err = -err; 131229efa63aSLi Zhang goto error; 131329efa63aSLi Zhang } 131429efa63aSLi Zhang } 13152eb4d010SOphir Munk #endif 1316a2999c7bSDekel Peled #ifdef HAVE_MLX5_DR_CREATE_ACTION_ASO 131731ef2982SDekel Peled if (config->hca_attr.flow_hit_aso && 131831ef2982SDekel Peled priv->mtr_color_reg == REG_C_3) { 131931ef2982SDekel Peled sh->flow_hit_aso_en = 1; 132031ef2982SDekel Peled err = mlx5_flow_aso_age_mng_init(sh); 132131ef2982SDekel Peled if (err) { 132231ef2982SDekel Peled err = -err; 132331ef2982SDekel Peled goto error; 132431ef2982SDekel Peled } 132531ef2982SDekel Peled DRV_LOG(DEBUG, "Flow Hit ASO is supported."); 132631ef2982SDekel Peled } 1327a2999c7bSDekel Peled #endif /* HAVE_MLX5_DR_CREATE_ACTION_ASO */ 1328ee9e5fadSBing Zhao #if defined(HAVE_MLX5_DR_CREATE_ACTION_ASO) && \ 1329ee9e5fadSBing Zhao defined(HAVE_MLX5_DR_ACTION_ASO_CT) 1330ee9e5fadSBing Zhao if (config->hca_attr.ct_offload && 1331ee9e5fadSBing Zhao priv->mtr_color_reg == REG_C_3) { 1332ee9e5fadSBing Zhao err = mlx5_flow_aso_ct_mng_init(sh); 1333ee9e5fadSBing Zhao if (err) { 1334ee9e5fadSBing Zhao err = -err; 1335ee9e5fadSBing Zhao goto error; 1336ee9e5fadSBing Zhao } 1337ee9e5fadSBing Zhao DRV_LOG(DEBUG, "CT ASO is supported."); 1338ee9e5fadSBing Zhao sh->ct_aso_en = 1; 1339ee9e5fadSBing Zhao } 1340ee9e5fadSBing Zhao #endif /* HAVE_MLX5_DR_CREATE_ACTION_ASO && HAVE_MLX5_DR_ACTION_ASO_CT */ 134196b1f027SJiawei Wang #if defined(HAVE_MLX5DV_DR) && defined(HAVE_MLX5_DR_CREATE_ACTION_FLOW_SAMPLE) 134296b1f027SJiawei Wang if (config->hca_attr.log_max_ft_sampler_num > 0 && 134396b1f027SJiawei Wang config->dv_flow_en) { 134496b1f027SJiawei Wang priv->sampler_en = 1; 13451b9e9826SThomas Monjalon DRV_LOG(DEBUG, "Sampler enabled!"); 134696b1f027SJiawei Wang } else { 134796b1f027SJiawei Wang priv->sampler_en = 0; 134896b1f027SJiawei Wang if (!config->hca_attr.log_max_ft_sampler_num) 13491b9e9826SThomas Monjalon DRV_LOG(WARNING, 13501b9e9826SThomas Monjalon "No available register for sampler."); 135196b1f027SJiawei Wang else 13521b9e9826SThomas Monjalon DRV_LOG(DEBUG, "DV flow is not supported!"); 135396b1f027SJiawei Wang } 135496b1f027SJiawei Wang #endif 13552eb4d010SOphir Munk } 13563d3f4e6dSAlexander Kozyrev if (config->cqe_comp && RTE_CACHE_LINE_SIZE == 128 && 13573d3f4e6dSAlexander Kozyrev !(dv_attr.flags & MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP)) { 13583d3f4e6dSAlexander Kozyrev DRV_LOG(WARNING, "Rx CQE 128B compression is not supported"); 13593d3f4e6dSAlexander Kozyrev config->cqe_comp = 0; 13603d3f4e6dSAlexander Kozyrev } 13613d3f4e6dSAlexander Kozyrev if (config->cqe_comp_fmt == MLX5_CQE_RESP_FORMAT_FTAG_STRIDX && 13623d3f4e6dSAlexander Kozyrev (!config->devx || !config->hca_attr.mini_cqe_resp_flow_tag)) { 13633d3f4e6dSAlexander Kozyrev DRV_LOG(WARNING, "Flow Tag CQE compression" 13643d3f4e6dSAlexander Kozyrev " format isn't supported."); 13653d3f4e6dSAlexander Kozyrev config->cqe_comp = 0; 13663d3f4e6dSAlexander Kozyrev } 13673d3f4e6dSAlexander Kozyrev if (config->cqe_comp_fmt == MLX5_CQE_RESP_FORMAT_L34H_STRIDX && 13683d3f4e6dSAlexander Kozyrev (!config->devx || !config->hca_attr.mini_cqe_resp_l3_l4_tag)) { 13693d3f4e6dSAlexander Kozyrev DRV_LOG(WARNING, "L3/L4 Header CQE compression" 13703d3f4e6dSAlexander Kozyrev " format isn't supported."); 13713d3f4e6dSAlexander Kozyrev config->cqe_comp = 0; 13723d3f4e6dSAlexander Kozyrev } 13733d3f4e6dSAlexander Kozyrev DRV_LOG(DEBUG, "Rx CQE compression is %ssupported", 13743d3f4e6dSAlexander Kozyrev config->cqe_comp ? "" : "not "); 1375d462a83cSMichael Baum if (config->tx_pp) { 13768f848f32SViacheslav Ovsiienko DRV_LOG(DEBUG, "Timestamp counter frequency %u kHz", 1377d462a83cSMichael Baum config->hca_attr.dev_freq_khz); 13788f848f32SViacheslav Ovsiienko DRV_LOG(DEBUG, "Packet pacing is %ssupported", 1379d462a83cSMichael Baum config->hca_attr.qos.packet_pacing ? "" : "not "); 13808f848f32SViacheslav Ovsiienko DRV_LOG(DEBUG, "Cross channel ops are %ssupported", 1381d462a83cSMichael Baum config->hca_attr.cross_channel ? "" : "not "); 13828f848f32SViacheslav Ovsiienko DRV_LOG(DEBUG, "WQE index ignore is %ssupported", 1383d462a83cSMichael Baum config->hca_attr.wqe_index_ignore ? "" : "not "); 13848f848f32SViacheslav Ovsiienko DRV_LOG(DEBUG, "Non-wire SQ feature is %ssupported", 1385d462a83cSMichael Baum config->hca_attr.non_wire_sq ? "" : "not "); 13868f848f32SViacheslav Ovsiienko DRV_LOG(DEBUG, "Static WQE SQ feature is %ssupported (%d)", 1387d462a83cSMichael Baum config->hca_attr.log_max_static_sq_wq ? "" : "not ", 1388d462a83cSMichael Baum config->hca_attr.log_max_static_sq_wq); 13898f848f32SViacheslav Ovsiienko DRV_LOG(DEBUG, "WQE rate PP mode is %ssupported", 1390d462a83cSMichael Baum config->hca_attr.qos.wqe_rate_pp ? "" : "not "); 1391d462a83cSMichael Baum if (!config->devx) { 13928f848f32SViacheslav Ovsiienko DRV_LOG(ERR, "DevX is required for packet pacing"); 13938f848f32SViacheslav Ovsiienko err = ENODEV; 13948f848f32SViacheslav Ovsiienko goto error; 13958f848f32SViacheslav Ovsiienko } 1396d462a83cSMichael Baum if (!config->hca_attr.qos.packet_pacing) { 13978f848f32SViacheslav Ovsiienko DRV_LOG(ERR, "Packet pacing is not supported"); 13988f848f32SViacheslav Ovsiienko err = ENODEV; 13998f848f32SViacheslav Ovsiienko goto error; 14008f848f32SViacheslav Ovsiienko } 1401d462a83cSMichael Baum if (!config->hca_attr.cross_channel) { 14028f848f32SViacheslav Ovsiienko DRV_LOG(ERR, "Cross channel operations are" 14038f848f32SViacheslav Ovsiienko " required for packet pacing"); 14048f848f32SViacheslav Ovsiienko err = ENODEV; 14058f848f32SViacheslav Ovsiienko goto error; 14068f848f32SViacheslav Ovsiienko } 1407d462a83cSMichael Baum if (!config->hca_attr.wqe_index_ignore) { 14088f848f32SViacheslav Ovsiienko DRV_LOG(ERR, "WQE index ignore feature is" 14098f848f32SViacheslav Ovsiienko " required for packet pacing"); 14108f848f32SViacheslav Ovsiienko err = ENODEV; 14118f848f32SViacheslav Ovsiienko goto error; 14128f848f32SViacheslav Ovsiienko } 1413d462a83cSMichael Baum if (!config->hca_attr.non_wire_sq) { 14148f848f32SViacheslav Ovsiienko DRV_LOG(ERR, "Non-wire SQ feature is" 14158f848f32SViacheslav Ovsiienko " required for packet pacing"); 14168f848f32SViacheslav Ovsiienko err = ENODEV; 14178f848f32SViacheslav Ovsiienko goto error; 14188f848f32SViacheslav Ovsiienko } 1419d462a83cSMichael Baum if (!config->hca_attr.log_max_static_sq_wq) { 14208f848f32SViacheslav Ovsiienko DRV_LOG(ERR, "Static WQE SQ feature is" 14218f848f32SViacheslav Ovsiienko " required for packet pacing"); 14228f848f32SViacheslav Ovsiienko err = ENODEV; 14238f848f32SViacheslav Ovsiienko goto error; 14248f848f32SViacheslav Ovsiienko } 1425d462a83cSMichael Baum if (!config->hca_attr.qos.wqe_rate_pp) { 14268f848f32SViacheslav Ovsiienko DRV_LOG(ERR, "WQE rate mode is required" 14278f848f32SViacheslav Ovsiienko " for packet pacing"); 14288f848f32SViacheslav Ovsiienko err = ENODEV; 14298f848f32SViacheslav Ovsiienko goto error; 14308f848f32SViacheslav Ovsiienko } 14318f848f32SViacheslav Ovsiienko #ifndef HAVE_MLX5DV_DEVX_UAR_OFFSET 14328f848f32SViacheslav Ovsiienko DRV_LOG(ERR, "DevX does not provide UAR offset," 14338f848f32SViacheslav Ovsiienko " can't create queues for packet pacing"); 14348f848f32SViacheslav Ovsiienko err = ENODEV; 14358f848f32SViacheslav Ovsiienko goto error; 14368f848f32SViacheslav Ovsiienko #endif 14378f848f32SViacheslav Ovsiienko } 1438d462a83cSMichael Baum if (config->devx) { 1439a2854c4dSViacheslav Ovsiienko uint32_t reg[MLX5_ST_SZ_DW(register_mtutc)]; 1440a2854c4dSViacheslav Ovsiienko 1441972a1bf8SViacheslav Ovsiienko err = config->hca_attr.access_register_user ? 1442972a1bf8SViacheslav Ovsiienko mlx5_devx_cmd_register_read 1443a2854c4dSViacheslav Ovsiienko (sh->ctx, MLX5_REGISTER_ID_MTUTC, 0, 1444972a1bf8SViacheslav Ovsiienko reg, MLX5_ST_SZ_DW(register_mtutc)) : ENOTSUP; 1445a2854c4dSViacheslav Ovsiienko if (!err) { 1446a2854c4dSViacheslav Ovsiienko uint32_t ts_mode; 1447a2854c4dSViacheslav Ovsiienko 1448a2854c4dSViacheslav Ovsiienko /* MTUTC register is read successfully. */ 1449a2854c4dSViacheslav Ovsiienko ts_mode = MLX5_GET(register_mtutc, reg, 1450a2854c4dSViacheslav Ovsiienko time_stamp_mode); 1451a2854c4dSViacheslav Ovsiienko if (ts_mode == MLX5_MTUTC_TIMESTAMP_MODE_REAL_TIME) 1452d462a83cSMichael Baum config->rt_timestamp = 1; 1453a2854c4dSViacheslav Ovsiienko } else { 1454a2854c4dSViacheslav Ovsiienko /* Kernel does not support register reading. */ 1455d462a83cSMichael Baum if (config->hca_attr.dev_freq_khz == 1456a2854c4dSViacheslav Ovsiienko (NS_PER_S / MS_PER_S)) 1457d462a83cSMichael Baum config->rt_timestamp = 1; 1458a2854c4dSViacheslav Ovsiienko } 1459a2854c4dSViacheslav Ovsiienko } 146050f95b23SSuanming Mou /* 146150f95b23SSuanming Mou * If HW has bug working with tunnel packet decapsulation and 146250f95b23SSuanming Mou * scatter FCS, and decapsulation is needed, clear the hw_fcs_strip 146350f95b23SSuanming Mou * bit. Then DEV_RX_OFFLOAD_KEEP_CRC bit will not be set anymore. 146450f95b23SSuanming Mou */ 1465d462a83cSMichael Baum if (config->hca_attr.scatter_fcs_w_decap_disable && config->decap_en) 1466d462a83cSMichael Baum config->hw_fcs_strip = 0; 146750f95b23SSuanming Mou DRV_LOG(DEBUG, "FCS stripping configuration is %ssupported", 1468d462a83cSMichael Baum (config->hw_fcs_strip ? "" : "not ")); 1469d462a83cSMichael Baum if (config->mprq.enabled && mprq) { 1470d462a83cSMichael Baum if (config->mprq.stride_num_n && 1471d462a83cSMichael Baum (config->mprq.stride_num_n > mprq_max_stride_num_n || 1472d462a83cSMichael Baum config->mprq.stride_num_n < mprq_min_stride_num_n)) { 1473d462a83cSMichael Baum config->mprq.stride_num_n = 14742eb4d010SOphir Munk RTE_MIN(RTE_MAX(MLX5_MPRQ_STRIDE_NUM_N, 14752eb4d010SOphir Munk mprq_min_stride_num_n), 14762eb4d010SOphir Munk mprq_max_stride_num_n); 14772eb4d010SOphir Munk DRV_LOG(WARNING, 14782eb4d010SOphir Munk "the number of strides" 14792eb4d010SOphir Munk " for Multi-Packet RQ is out of range," 14802eb4d010SOphir Munk " setting default value (%u)", 1481d462a83cSMichael Baum 1 << config->mprq.stride_num_n); 14822eb4d010SOphir Munk } 1483d462a83cSMichael Baum if (config->mprq.stride_size_n && 1484d462a83cSMichael Baum (config->mprq.stride_size_n > mprq_max_stride_size_n || 1485d462a83cSMichael Baum config->mprq.stride_size_n < mprq_min_stride_size_n)) { 1486d462a83cSMichael Baum config->mprq.stride_size_n = 14872eb4d010SOphir Munk RTE_MIN(RTE_MAX(MLX5_MPRQ_STRIDE_SIZE_N, 14882eb4d010SOphir Munk mprq_min_stride_size_n), 14892eb4d010SOphir Munk mprq_max_stride_size_n); 14902eb4d010SOphir Munk DRV_LOG(WARNING, 14912eb4d010SOphir Munk "the size of a stride" 14922eb4d010SOphir Munk " for Multi-Packet RQ is out of range," 14932eb4d010SOphir Munk " setting default value (%u)", 1494d462a83cSMichael Baum 1 << config->mprq.stride_size_n); 14952eb4d010SOphir Munk } 1496d462a83cSMichael Baum config->mprq.min_stride_size_n = mprq_min_stride_size_n; 1497d462a83cSMichael Baum config->mprq.max_stride_size_n = mprq_max_stride_size_n; 1498d462a83cSMichael Baum } else if (config->mprq.enabled && !mprq) { 14992eb4d010SOphir Munk DRV_LOG(WARNING, "Multi-Packet RQ isn't supported"); 1500d462a83cSMichael Baum config->mprq.enabled = 0; 15012eb4d010SOphir Munk } 1502d462a83cSMichael Baum if (config->max_dump_files_num == 0) 1503d462a83cSMichael Baum config->max_dump_files_num = 128; 15042eb4d010SOphir Munk eth_dev = rte_eth_dev_allocate(name); 15052eb4d010SOphir Munk if (eth_dev == NULL) { 15062eb4d010SOphir Munk DRV_LOG(ERR, "can not allocate rte ethdev"); 15072eb4d010SOphir Munk err = ENOMEM; 15082eb4d010SOphir Munk goto error; 15092eb4d010SOphir Munk } 15102eb4d010SOphir Munk if (priv->representor) { 15112eb4d010SOphir Munk eth_dev->data->dev_flags |= RTE_ETH_DEV_REPRESENTOR; 15122eb4d010SOphir Munk eth_dev->data->representor_id = priv->representor_id; 15132eb4d010SOphir Munk } 151439ae7577SSuanming Mou priv->mp_id.port_id = eth_dev->data->port_id; 151539ae7577SSuanming Mou strlcpy(priv->mp_id.name, MLX5_MP_NAME, RTE_MP_MAX_NAME_LEN); 15162eb4d010SOphir Munk /* 15172eb4d010SOphir Munk * Store associated network device interface index. This index 15182eb4d010SOphir Munk * is permanent throughout the lifetime of device. So, we may store 15192eb4d010SOphir Munk * the ifindex here and use the cached value further. 15202eb4d010SOphir Munk */ 15212eb4d010SOphir Munk MLX5_ASSERT(spawn->ifindex); 15222eb4d010SOphir Munk priv->if_index = spawn->ifindex; 15232eb4d010SOphir Munk eth_dev->data->dev_private = priv; 15242eb4d010SOphir Munk priv->dev_data = eth_dev->data; 15252eb4d010SOphir Munk eth_dev->data->mac_addrs = priv->mac; 15262eb4d010SOphir Munk eth_dev->device = dpdk_dev; 1527f30e69b4SFerruh Yigit eth_dev->data->dev_flags |= RTE_ETH_DEV_AUTOFILL_QUEUE_XSTATS; 15282eb4d010SOphir Munk /* Configure the first MAC address by default. */ 15292eb4d010SOphir Munk if (mlx5_get_mac(eth_dev, &mac.addr_bytes)) { 15302eb4d010SOphir Munk DRV_LOG(ERR, 15312eb4d010SOphir Munk "port %u cannot get MAC address, is mlx5_en" 15322eb4d010SOphir Munk " loaded? (errno: %s)", 15332eb4d010SOphir Munk eth_dev->data->port_id, strerror(rte_errno)); 15342eb4d010SOphir Munk err = ENODEV; 15352eb4d010SOphir Munk goto error; 15362eb4d010SOphir Munk } 15372eb4d010SOphir Munk DRV_LOG(INFO, 15382eb4d010SOphir Munk "port %u MAC address is %02x:%02x:%02x:%02x:%02x:%02x", 15392eb4d010SOphir Munk eth_dev->data->port_id, 15402eb4d010SOphir Munk mac.addr_bytes[0], mac.addr_bytes[1], 15412eb4d010SOphir Munk mac.addr_bytes[2], mac.addr_bytes[3], 15422eb4d010SOphir Munk mac.addr_bytes[4], mac.addr_bytes[5]); 15432eb4d010SOphir Munk #ifdef RTE_LIBRTE_MLX5_DEBUG 15442eb4d010SOphir Munk { 154528743807STal Shnaiderman char ifname[MLX5_NAMESIZE]; 15462eb4d010SOphir Munk 15472eb4d010SOphir Munk if (mlx5_get_ifname(eth_dev, &ifname) == 0) 15482eb4d010SOphir Munk DRV_LOG(DEBUG, "port %u ifname is \"%s\"", 15492eb4d010SOphir Munk eth_dev->data->port_id, ifname); 15502eb4d010SOphir Munk else 15512eb4d010SOphir Munk DRV_LOG(DEBUG, "port %u ifname is unknown", 15522eb4d010SOphir Munk eth_dev->data->port_id); 15532eb4d010SOphir Munk } 15542eb4d010SOphir Munk #endif 15552eb4d010SOphir Munk /* Get actual MTU if possible. */ 15562eb4d010SOphir Munk err = mlx5_get_mtu(eth_dev, &priv->mtu); 15572eb4d010SOphir Munk if (err) { 15582eb4d010SOphir Munk err = rte_errno; 15592eb4d010SOphir Munk goto error; 15602eb4d010SOphir Munk } 15612eb4d010SOphir Munk DRV_LOG(DEBUG, "port %u MTU is %u", eth_dev->data->port_id, 15622eb4d010SOphir Munk priv->mtu); 15632eb4d010SOphir Munk /* Initialize burst functions to prevent crashes before link-up. */ 15642eb4d010SOphir Munk eth_dev->rx_pkt_burst = removed_rx_burst; 15652eb4d010SOphir Munk eth_dev->tx_pkt_burst = removed_tx_burst; 1566b012b4ceSOphir Munk eth_dev->dev_ops = &mlx5_dev_ops; 1567cbfc6111SFerruh Yigit eth_dev->rx_descriptor_status = mlx5_rx_descriptor_status; 1568cbfc6111SFerruh Yigit eth_dev->tx_descriptor_status = mlx5_tx_descriptor_status; 1569cbfc6111SFerruh Yigit eth_dev->rx_queue_count = mlx5_rx_queue_count; 15702eb4d010SOphir Munk /* Register MAC address. */ 15712eb4d010SOphir Munk claim_zero(mlx5_mac_addr_add(eth_dev, &mac, 0, 0)); 1572d462a83cSMichael Baum if (config->vf && config->vf_nl_en) 15732eb4d010SOphir Munk mlx5_nl_mac_addr_sync(priv->nl_socket_route, 15742eb4d010SOphir Munk mlx5_ifindex(eth_dev), 15752eb4d010SOphir Munk eth_dev->data->mac_addrs, 15762eb4d010SOphir Munk MLX5_MAX_MAC_ADDRESSES); 15772eb4d010SOphir Munk priv->flows = 0; 15782eb4d010SOphir Munk priv->ctrl_flows = 0; 1579d163fc2dSXueming Li rte_spinlock_init(&priv->flow_list_lock); 15802eb4d010SOphir Munk TAILQ_INIT(&priv->flow_meters); 15812eb4d010SOphir Munk TAILQ_INIT(&priv->flow_meter_profiles); 15822eb4d010SOphir Munk /* Hint libmlx5 to use PMD allocator for data plane resources */ 158336dabceaSMichael Baum mlx5_glue->dv_set_context_attr(sh->ctx, 158436dabceaSMichael Baum MLX5DV_CTX_ATTR_BUF_ALLOCATORS, 158536dabceaSMichael Baum (void *)((uintptr_t)&(struct mlx5dv_ctx_allocators){ 15862eb4d010SOphir Munk .alloc = &mlx5_alloc_verbs_buf, 15872eb4d010SOphir Munk .free = &mlx5_free_verbs_buf, 158881c3b977SViacheslav Ovsiienko .data = sh, 158936dabceaSMichael Baum })); 15902eb4d010SOphir Munk /* Bring Ethernet device up. */ 15912eb4d010SOphir Munk DRV_LOG(DEBUG, "port %u forcing Ethernet interface up", 15922eb4d010SOphir Munk eth_dev->data->port_id); 15932eb4d010SOphir Munk mlx5_set_link_up(eth_dev); 15942eb4d010SOphir Munk /* 15952eb4d010SOphir Munk * Even though the interrupt handler is not installed yet, 15962eb4d010SOphir Munk * interrupts will still trigger on the async_fd from 15972eb4d010SOphir Munk * Verbs context returned by ibv_open_device(). 15982eb4d010SOphir Munk */ 15992eb4d010SOphir Munk mlx5_link_update(eth_dev, 0); 16002eb4d010SOphir Munk #ifdef HAVE_MLX5DV_DR_ESWITCH 1601d462a83cSMichael Baum if (!(config->hca_attr.eswitch_manager && config->dv_flow_en && 16022eb4d010SOphir Munk (switch_info->representor || switch_info->master))) 1603d462a83cSMichael Baum config->dv_esw_en = 0; 16042eb4d010SOphir Munk #else 1605d462a83cSMichael Baum config->dv_esw_en = 0; 16062eb4d010SOphir Munk #endif 16072eb4d010SOphir Munk /* Detect minimal data bytes to inline. */ 1608d462a83cSMichael Baum mlx5_set_min_inline(spawn, config); 16092eb4d010SOphir Munk /* Store device configuration on private structure. */ 1610d462a83cSMichael Baum priv->config = *config; 16112eb4d010SOphir Munk /* Create context for virtual machine VLAN workaround. */ 16122eb4d010SOphir Munk priv->vmwa_context = mlx5_vlan_vmwa_init(eth_dev, spawn->ifindex); 1613d462a83cSMichael Baum if (config->dv_flow_en) { 16142eb4d010SOphir Munk err = mlx5_alloc_shared_dr(priv); 16152eb4d010SOphir Munk if (err) 16162eb4d010SOphir Munk goto error; 16172eb4d010SOphir Munk } 16187aa9892fSMichael Baum if (config->devx && config->dv_flow_en && config->dest_tir) { 16195eaf882eSMichael Baum priv->obj_ops = devx_obj_ops; 16200c762e81SMichael Baum priv->obj_ops.drop_action_create = 16210c762e81SMichael Baum ibv_obj_ops.drop_action_create; 16220c762e81SMichael Baum priv->obj_ops.drop_action_destroy = 16230c762e81SMichael Baum ibv_obj_ops.drop_action_destroy; 16245d9f3c3fSMichael Baum #ifndef HAVE_MLX5DV_DEVX_UAR_OFFSET 16255d9f3c3fSMichael Baum priv->obj_ops.txq_obj_modify = ibv_obj_ops.txq_obj_modify; 16265d9f3c3fSMichael Baum #else 16273ec73abeSMatan Azrad if (config->dv_esw_en) 16285d9f3c3fSMichael Baum priv->obj_ops.txq_obj_modify = 16295d9f3c3fSMichael Baum ibv_obj_ops.txq_obj_modify; 16305d9f3c3fSMichael Baum #endif 16313ec73abeSMatan Azrad /* Use specific wrappers for Tx object. */ 16323ec73abeSMatan Azrad priv->obj_ops.txq_obj_new = mlx5_os_txq_obj_new; 16333ec73abeSMatan Azrad priv->obj_ops.txq_obj_release = mlx5_os_txq_obj_release; 1634e6988afdSMatan Azrad mlx5_queue_counter_id_prepare(eth_dev); 1635*23233fd6SBing Zhao priv->obj_ops.lb_dummy_queue_create = 1636*23233fd6SBing Zhao mlx5_rxq_ibv_obj_dummy_lb_create; 1637*23233fd6SBing Zhao priv->obj_ops.lb_dummy_queue_release = 1638*23233fd6SBing Zhao mlx5_rxq_ibv_obj_dummy_lb_release; 16395eaf882eSMichael Baum } else { 16405eaf882eSMichael Baum priv->obj_ops = ibv_obj_ops; 16415eaf882eSMichael Baum } 164265b3cd0dSSuanming Mou priv->drop_queue.hrxq = mlx5_drop_action_create(eth_dev); 164365b3cd0dSSuanming Mou if (!priv->drop_queue.hrxq) 164465b3cd0dSSuanming Mou goto error; 16452eb4d010SOphir Munk /* Supported Verbs flow priority number detection. */ 16462eb4d010SOphir Munk err = mlx5_flow_discover_priorities(eth_dev); 16472eb4d010SOphir Munk if (err < 0) { 16482eb4d010SOphir Munk err = -err; 16492eb4d010SOphir Munk goto error; 16502eb4d010SOphir Munk } 16512eb4d010SOphir Munk priv->config.flow_prio = err; 16522eb4d010SOphir Munk if (!priv->config.dv_esw_en && 16532eb4d010SOphir Munk priv->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY) { 16542eb4d010SOphir Munk DRV_LOG(WARNING, "metadata mode %u is not supported " 16552eb4d010SOphir Munk "(no E-Switch)", priv->config.dv_xmeta_en); 16562eb4d010SOphir Munk priv->config.dv_xmeta_en = MLX5_XMETA_MODE_LEGACY; 16572eb4d010SOphir Munk } 16582eb4d010SOphir Munk mlx5_set_metadata_mask(eth_dev); 16592eb4d010SOphir Munk if (priv->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY && 16602eb4d010SOphir Munk !priv->sh->dv_regc0_mask) { 16612eb4d010SOphir Munk DRV_LOG(ERR, "metadata mode %u is not supported " 16622eb4d010SOphir Munk "(no metadata reg_c[0] is available)", 16632eb4d010SOphir Munk priv->config.dv_xmeta_en); 16642eb4d010SOphir Munk err = ENOTSUP; 16652eb4d010SOphir Munk goto error; 16662eb4d010SOphir Munk } 1667e1592b6cSSuanming Mou mlx5_cache_list_init(&priv->hrxqs, "hrxq", 0, eth_dev, 1668e1592b6cSSuanming Mou mlx5_hrxq_create_cb, 1669e1592b6cSSuanming Mou mlx5_hrxq_match_cb, 1670e1592b6cSSuanming Mou mlx5_hrxq_remove_cb); 16712eb4d010SOphir Munk /* Query availability of metadata reg_c's. */ 16722eb4d010SOphir Munk err = mlx5_flow_discover_mreg_c(eth_dev); 16732eb4d010SOphir Munk if (err < 0) { 16742eb4d010SOphir Munk err = -err; 16752eb4d010SOphir Munk goto error; 16762eb4d010SOphir Munk } 16772eb4d010SOphir Munk if (!mlx5_flow_ext_mreg_supported(eth_dev)) { 16782eb4d010SOphir Munk DRV_LOG(DEBUG, 16792eb4d010SOphir Munk "port %u extensive metadata register is not supported", 16802eb4d010SOphir Munk eth_dev->data->port_id); 16812eb4d010SOphir Munk if (priv->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY) { 16822eb4d010SOphir Munk DRV_LOG(ERR, "metadata mode %u is not supported " 16832eb4d010SOphir Munk "(no metadata registers available)", 16842eb4d010SOphir Munk priv->config.dv_xmeta_en); 16852eb4d010SOphir Munk err = ENOTSUP; 16862eb4d010SOphir Munk goto error; 16872eb4d010SOphir Munk } 16882eb4d010SOphir Munk } 16892eb4d010SOphir Munk if (priv->config.dv_flow_en && 16902eb4d010SOphir Munk priv->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY && 16912eb4d010SOphir Munk mlx5_flow_ext_mreg_supported(eth_dev) && 16922eb4d010SOphir Munk priv->sh->dv_regc0_mask) { 16932eb4d010SOphir Munk priv->mreg_cp_tbl = mlx5_hlist_create(MLX5_FLOW_MREG_HNAME, 1694e69a5922SXueming Li MLX5_FLOW_MREG_HTABLE_SZ, 1695e69a5922SXueming Li 0, 0, 1696f7f73ac1SXueming Li flow_dv_mreg_create_cb, 1697f5b0aed2SSuanming Mou flow_dv_mreg_match_cb, 1698f7f73ac1SXueming Li flow_dv_mreg_remove_cb); 16992eb4d010SOphir Munk if (!priv->mreg_cp_tbl) { 17002eb4d010SOphir Munk err = ENOMEM; 17012eb4d010SOphir Munk goto error; 17022eb4d010SOphir Munk } 1703f7f73ac1SXueming Li priv->mreg_cp_tbl->ctx = eth_dev; 17042eb4d010SOphir Munk } 1705cc608e4dSSuanming Mou rte_spinlock_init(&priv->shared_act_sl); 1706994829e6SSuanming Mou mlx5_flow_counter_mode_config(eth_dev); 17079fbe97f0SXueming Li if (priv->config.dv_flow_en) 17089fbe97f0SXueming Li eth_dev->data->dev_flags |= RTE_ETH_DEV_FLOW_OPS_THREAD_SAFE; 17092eb4d010SOphir Munk return eth_dev; 17102eb4d010SOphir Munk error: 17112eb4d010SOphir Munk if (priv) { 17122eb4d010SOphir Munk if (priv->mreg_cp_tbl) 1713e69a5922SXueming Li mlx5_hlist_destroy(priv->mreg_cp_tbl); 17142eb4d010SOphir Munk if (priv->sh) 17152eb4d010SOphir Munk mlx5_os_free_shared_dr(priv); 17162eb4d010SOphir Munk if (priv->nl_socket_route >= 0) 17172eb4d010SOphir Munk close(priv->nl_socket_route); 17182eb4d010SOphir Munk if (priv->nl_socket_rdma >= 0) 17192eb4d010SOphir Munk close(priv->nl_socket_rdma); 17202eb4d010SOphir Munk if (priv->vmwa_context) 17212eb4d010SOphir Munk mlx5_vlan_vmwa_exit(priv->vmwa_context); 172265b3cd0dSSuanming Mou if (eth_dev && priv->drop_queue.hrxq) 172365b3cd0dSSuanming Mou mlx5_drop_action_destroy(eth_dev); 17242eb4d010SOphir Munk if (own_domain_id) 17252eb4d010SOphir Munk claim_zero(rte_eth_switch_domain_free(priv->domain_id)); 1726e1592b6cSSuanming Mou mlx5_cache_list_destroy(&priv->hrxqs); 17272175c4dcSSuanming Mou mlx5_free(priv); 17282eb4d010SOphir Munk if (eth_dev != NULL) 17292eb4d010SOphir Munk eth_dev->data->dev_private = NULL; 17302eb4d010SOphir Munk } 17312eb4d010SOphir Munk if (eth_dev != NULL) { 17322eb4d010SOphir Munk /* mac_addrs must not be freed alone because part of 17332eb4d010SOphir Munk * dev_private 17342eb4d010SOphir Munk **/ 17352eb4d010SOphir Munk eth_dev->data->mac_addrs = NULL; 17362eb4d010SOphir Munk rte_eth_dev_release_port(eth_dev); 17372eb4d010SOphir Munk } 17382eb4d010SOphir Munk if (sh) 173991389890SOphir Munk mlx5_free_shared_dev_ctx(sh); 17402eb4d010SOphir Munk MLX5_ASSERT(err > 0); 17412eb4d010SOphir Munk rte_errno = err; 17422eb4d010SOphir Munk return NULL; 17432eb4d010SOphir Munk } 17442eb4d010SOphir Munk 17452eb4d010SOphir Munk /** 17462eb4d010SOphir Munk * Comparison callback to sort device data. 17472eb4d010SOphir Munk * 17482eb4d010SOphir Munk * This is meant to be used with qsort(). 17492eb4d010SOphir Munk * 17502eb4d010SOphir Munk * @param a[in] 17512eb4d010SOphir Munk * Pointer to pointer to first data object. 17522eb4d010SOphir Munk * @param b[in] 17532eb4d010SOphir Munk * Pointer to pointer to second data object. 17542eb4d010SOphir Munk * 17552eb4d010SOphir Munk * @return 17562eb4d010SOphir Munk * 0 if both objects are equal, less than 0 if the first argument is less 17572eb4d010SOphir Munk * than the second, greater than 0 otherwise. 17582eb4d010SOphir Munk */ 17592eb4d010SOphir Munk static int 17602eb4d010SOphir Munk mlx5_dev_spawn_data_cmp(const void *a, const void *b) 17612eb4d010SOphir Munk { 17622eb4d010SOphir Munk const struct mlx5_switch_info *si_a = 17632eb4d010SOphir Munk &((const struct mlx5_dev_spawn_data *)a)->info; 17642eb4d010SOphir Munk const struct mlx5_switch_info *si_b = 17652eb4d010SOphir Munk &((const struct mlx5_dev_spawn_data *)b)->info; 17662eb4d010SOphir Munk int ret; 17672eb4d010SOphir Munk 17682eb4d010SOphir Munk /* Master device first. */ 17692eb4d010SOphir Munk ret = si_b->master - si_a->master; 17702eb4d010SOphir Munk if (ret) 17712eb4d010SOphir Munk return ret; 17722eb4d010SOphir Munk /* Then representor devices. */ 17732eb4d010SOphir Munk ret = si_b->representor - si_a->representor; 17742eb4d010SOphir Munk if (ret) 17752eb4d010SOphir Munk return ret; 17762eb4d010SOphir Munk /* Unidentified devices come last in no specific order. */ 17772eb4d010SOphir Munk if (!si_a->representor) 17782eb4d010SOphir Munk return 0; 17792eb4d010SOphir Munk /* Order representors by name. */ 17802eb4d010SOphir Munk return si_a->port_name - si_b->port_name; 17812eb4d010SOphir Munk } 17822eb4d010SOphir Munk 17832eb4d010SOphir Munk /** 17842eb4d010SOphir Munk * Match PCI information for possible slaves of bonding device. 17852eb4d010SOphir Munk * 17862eb4d010SOphir Munk * @param[in] ibv_dev 17872eb4d010SOphir Munk * Pointer to Infiniband device structure. 17882eb4d010SOphir Munk * @param[in] pci_dev 1789f926cce3SXueming Li * Pointer to primary PCI address structure to match. 17902eb4d010SOphir Munk * @param[in] nl_rdma 17912eb4d010SOphir Munk * Netlink RDMA group socket handle. 1792f926cce3SXueming Li * @param[in] owner 1793f926cce3SXueming Li * Rerepsentor owner PF index. 1794f5f4c482SXueming Li * @param[out] bond_info 1795f5f4c482SXueming Li * Pointer to bonding information. 17962eb4d010SOphir Munk * 17972eb4d010SOphir Munk * @return 17982eb4d010SOphir Munk * negative value if no bonding device found, otherwise 17992eb4d010SOphir Munk * positive index of slave PF in bonding. 18002eb4d010SOphir Munk */ 18012eb4d010SOphir Munk static int 18022eb4d010SOphir Munk mlx5_device_bond_pci_match(const struct ibv_device *ibv_dev, 1803f926cce3SXueming Li const struct rte_pci_addr *pci_dev, 1804f5f4c482SXueming Li int nl_rdma, uint16_t owner, 1805f5f4c482SXueming Li struct mlx5_bond_info *bond_info) 18062eb4d010SOphir Munk { 18072eb4d010SOphir Munk char ifname[IF_NAMESIZE + 1]; 18082eb4d010SOphir Munk unsigned int ifindex; 18092eb4d010SOphir Munk unsigned int np, i; 1810f5f4c482SXueming Li FILE *bond_file = NULL, *file; 18112eb4d010SOphir Munk int pf = -1; 1812f5f4c482SXueming Li int ret; 18132eb4d010SOphir Munk 18142eb4d010SOphir Munk /* 18152eb4d010SOphir Munk * Try to get master device name. If something goes 18162eb4d010SOphir Munk * wrong suppose the lack of kernel support and no 18172eb4d010SOphir Munk * bonding devices. 18182eb4d010SOphir Munk */ 1819f5f4c482SXueming Li memset(bond_info, 0, sizeof(*bond_info)); 18202eb4d010SOphir Munk if (nl_rdma < 0) 18212eb4d010SOphir Munk return -1; 18222eb4d010SOphir Munk if (!strstr(ibv_dev->name, "bond")) 18232eb4d010SOphir Munk return -1; 18242eb4d010SOphir Munk np = mlx5_nl_portnum(nl_rdma, ibv_dev->name); 18252eb4d010SOphir Munk if (!np) 18262eb4d010SOphir Munk return -1; 18272eb4d010SOphir Munk /* 18282eb4d010SOphir Munk * The Master device might not be on the predefined 18292eb4d010SOphir Munk * port (not on port index 1, it is not garanted), 18302eb4d010SOphir Munk * we have to scan all Infiniband device port and 18312eb4d010SOphir Munk * find master. 18322eb4d010SOphir Munk */ 18332eb4d010SOphir Munk for (i = 1; i <= np; ++i) { 18342eb4d010SOphir Munk /* Check whether Infiniband port is populated. */ 18352eb4d010SOphir Munk ifindex = mlx5_nl_ifindex(nl_rdma, ibv_dev->name, i); 18362eb4d010SOphir Munk if (!ifindex) 18372eb4d010SOphir Munk continue; 18382eb4d010SOphir Munk if (!if_indextoname(ifindex, ifname)) 18392eb4d010SOphir Munk continue; 18402eb4d010SOphir Munk /* Try to read bonding slave names from sysfs. */ 18412eb4d010SOphir Munk MKSTR(slaves, 18422eb4d010SOphir Munk "/sys/class/net/%s/master/bonding/slaves", ifname); 1843f5f4c482SXueming Li bond_file = fopen(slaves, "r"); 1844f5f4c482SXueming Li if (bond_file) 18452eb4d010SOphir Munk break; 18462eb4d010SOphir Munk } 1847f5f4c482SXueming Li if (!bond_file) 18482eb4d010SOphir Munk return -1; 18492eb4d010SOphir Munk /* Use safe format to check maximal buffer length. */ 18502eb4d010SOphir Munk MLX5_ASSERT(atol(RTE_STR(IF_NAMESIZE)) == IF_NAMESIZE); 1851f5f4c482SXueming Li while (fscanf(bond_file, "%" RTE_STR(IF_NAMESIZE) "s", ifname) == 1) { 18522eb4d010SOphir Munk char tmp_str[IF_NAMESIZE + 32]; 18532eb4d010SOphir Munk struct rte_pci_addr pci_addr; 18542eb4d010SOphir Munk struct mlx5_switch_info info; 18552eb4d010SOphir Munk 18562eb4d010SOphir Munk /* Process slave interface names in the loop. */ 18572eb4d010SOphir Munk snprintf(tmp_str, sizeof(tmp_str), 18582eb4d010SOphir Munk "/sys/class/net/%s", ifname); 18592eb4d010SOphir Munk if (mlx5_dev_to_pci_addr(tmp_str, &pci_addr)) { 18602eb4d010SOphir Munk DRV_LOG(WARNING, "can not get PCI address" 18612eb4d010SOphir Munk " for netdev \"%s\"", ifname); 18622eb4d010SOphir Munk continue; 18632eb4d010SOphir Munk } 18642eb4d010SOphir Munk /* Slave interface PCI address match found. */ 18652eb4d010SOphir Munk snprintf(tmp_str, sizeof(tmp_str), 18662eb4d010SOphir Munk "/sys/class/net/%s/phys_port_name", ifname); 18672eb4d010SOphir Munk file = fopen(tmp_str, "rb"); 18682eb4d010SOphir Munk if (!file) 18692eb4d010SOphir Munk break; 18702eb4d010SOphir Munk info.name_type = MLX5_PHYS_PORT_NAME_TYPE_NOTSET; 18712eb4d010SOphir Munk if (fscanf(file, "%32s", tmp_str) == 1) 18722eb4d010SOphir Munk mlx5_translate_port_name(tmp_str, &info); 1873f5f4c482SXueming Li fclose(file); 1874f5f4c482SXueming Li /* Only process PF ports. */ 1875f5f4c482SXueming Li if (info.name_type != MLX5_PHYS_PORT_NAME_TYPE_LEGACY && 1876f5f4c482SXueming Li info.name_type != MLX5_PHYS_PORT_NAME_TYPE_UPLINK) 1877f5f4c482SXueming Li continue; 1878f5f4c482SXueming Li /* Check max bonding member. */ 1879f5f4c482SXueming Li if (info.port_name >= MLX5_BOND_MAX_PORTS) { 1880f5f4c482SXueming Li DRV_LOG(WARNING, "bonding index out of range, " 1881f5f4c482SXueming Li "please increase MLX5_BOND_MAX_PORTS: %s", 1882f5f4c482SXueming Li tmp_str); 18832eb4d010SOphir Munk break; 18842eb4d010SOphir Munk } 1885d31a8971SXueming Li /* Match PCI address, allows BDF0+pfx or BDFx+pfx. */ 1886f5f4c482SXueming Li if (pci_dev->domain == pci_addr.domain && 1887f5f4c482SXueming Li pci_dev->bus == pci_addr.bus && 1888f5f4c482SXueming Li pci_dev->devid == pci_addr.devid && 1889d31a8971SXueming Li ((pci_dev->function == 0 && 1890d31a8971SXueming Li pci_dev->function + owner == pci_addr.function) || 1891d31a8971SXueming Li (pci_dev->function == owner && 1892d31a8971SXueming Li pci_addr.function == owner))) 1893f5f4c482SXueming Li pf = info.port_name; 1894f5f4c482SXueming Li /* Get ifindex. */ 1895f5f4c482SXueming Li snprintf(tmp_str, sizeof(tmp_str), 1896f5f4c482SXueming Li "/sys/class/net/%s/ifindex", ifname); 1897f5f4c482SXueming Li file = fopen(tmp_str, "rb"); 1898f5f4c482SXueming Li if (!file) 1899f5f4c482SXueming Li break; 1900f5f4c482SXueming Li ret = fscanf(file, "%u", &ifindex); 19012eb4d010SOphir Munk fclose(file); 1902f5f4c482SXueming Li if (ret != 1) 1903f5f4c482SXueming Li break; 1904f5f4c482SXueming Li /* Save bonding info. */ 1905f5f4c482SXueming Li strncpy(bond_info->ports[info.port_name].ifname, ifname, 1906f5f4c482SXueming Li sizeof(bond_info->ports[0].ifname)); 1907f5f4c482SXueming Li bond_info->ports[info.port_name].pci_addr = pci_addr; 1908f5f4c482SXueming Li bond_info->ports[info.port_name].ifindex = ifindex; 1909f5f4c482SXueming Li bond_info->n_port++; 1910f5f4c482SXueming Li } 1911f5f4c482SXueming Li if (pf >= 0) { 1912f5f4c482SXueming Li /* Get bond interface info */ 1913f5f4c482SXueming Li ret = mlx5_sysfs_bond_info(ifindex, &bond_info->ifindex, 1914f5f4c482SXueming Li bond_info->ifname); 1915f5f4c482SXueming Li if (ret) 1916f5f4c482SXueming Li DRV_LOG(ERR, "unable to get bond info: %s", 1917f5f4c482SXueming Li strerror(rte_errno)); 1918f5f4c482SXueming Li else 1919f5f4c482SXueming Li DRV_LOG(INFO, "PF device %u, bond device %u(%s)", 1920f5f4c482SXueming Li ifindex, bond_info->ifindex, bond_info->ifname); 1921f5f4c482SXueming Li } 19222eb4d010SOphir Munk return pf; 19232eb4d010SOphir Munk } 19242eb4d010SOphir Munk 19252eb4d010SOphir Munk /** 192608c2772fSXueming Li * Register a PCI device within bonding. 19272eb4d010SOphir Munk * 192808c2772fSXueming Li * This function spawns Ethernet devices out of a given PCI device and 192908c2772fSXueming Li * bonding owner PF index. 19302eb4d010SOphir Munk * 19312eb4d010SOphir Munk * @param[in] pci_dev 19322eb4d010SOphir Munk * PCI device information. 193308c2772fSXueming Li * @param[in] req_eth_da 193408c2772fSXueming Li * Requested ethdev device argument. 193508c2772fSXueming Li * @param[in] owner_id 193608c2772fSXueming Li * Requested owner PF port ID within bonding device, default to 0. 19372eb4d010SOphir Munk * 19382eb4d010SOphir Munk * @return 19392eb4d010SOphir Munk * 0 on success, a negative errno value otherwise and rte_errno is set. 19402eb4d010SOphir Munk */ 194108c2772fSXueming Li static int 194208c2772fSXueming Li mlx5_os_pci_probe_pf(struct rte_pci_device *pci_dev, 194308c2772fSXueming Li struct rte_eth_devargs *req_eth_da, 194408c2772fSXueming Li uint16_t owner_id) 19452eb4d010SOphir Munk { 19462eb4d010SOphir Munk struct ibv_device **ibv_list; 19472eb4d010SOphir Munk /* 19482eb4d010SOphir Munk * Number of found IB Devices matching with requested PCI BDF. 19492eb4d010SOphir Munk * nd != 1 means there are multiple IB devices over the same 19502eb4d010SOphir Munk * PCI device and we have representors and master. 19512eb4d010SOphir Munk */ 19522eb4d010SOphir Munk unsigned int nd = 0; 19532eb4d010SOphir Munk /* 19542eb4d010SOphir Munk * Number of found IB device Ports. nd = 1 and np = 1..n means 19552eb4d010SOphir Munk * we have the single multiport IB device, and there may be 19562eb4d010SOphir Munk * representors attached to some of found ports. 19572eb4d010SOphir Munk */ 19582eb4d010SOphir Munk unsigned int np = 0; 19592eb4d010SOphir Munk /* 19602eb4d010SOphir Munk * Number of DPDK ethernet devices to Spawn - either over 19612eb4d010SOphir Munk * multiple IB devices or multiple ports of single IB device. 19622eb4d010SOphir Munk * Actually this is the number of iterations to spawn. 19632eb4d010SOphir Munk */ 19642eb4d010SOphir Munk unsigned int ns = 0; 19652eb4d010SOphir Munk /* 19662eb4d010SOphir Munk * Bonding device 19672eb4d010SOphir Munk * < 0 - no bonding device (single one) 19682eb4d010SOphir Munk * >= 0 - bonding device (value is slave PF index) 19692eb4d010SOphir Munk */ 19702eb4d010SOphir Munk int bd = -1; 19712eb4d010SOphir Munk struct mlx5_dev_spawn_data *list = NULL; 19722eb4d010SOphir Munk struct mlx5_dev_config dev_config; 1973d462a83cSMichael Baum unsigned int dev_config_vf; 197408c2772fSXueming Li struct rte_eth_devargs eth_da = *req_eth_da; 1975f926cce3SXueming Li struct rte_pci_addr owner_pci = pci_dev->addr; /* Owner PF. */ 1976f5f4c482SXueming Li struct mlx5_bond_info bond_info; 1977f926cce3SXueming Li int ret = -1; 19782eb4d010SOphir Munk 19792eb4d010SOphir Munk if (rte_eal_process_type() == RTE_PROC_PRIMARY) 19802eb4d010SOphir Munk mlx5_pmd_socket_init(); 19812eb4d010SOphir Munk ret = mlx5_init_once(); 19822eb4d010SOphir Munk if (ret) { 19832eb4d010SOphir Munk DRV_LOG(ERR, "unable to init PMD global data: %s", 19842eb4d010SOphir Munk strerror(rte_errno)); 19852eb4d010SOphir Munk return -rte_errno; 19862eb4d010SOphir Munk } 19872eb4d010SOphir Munk errno = 0; 19882eb4d010SOphir Munk ibv_list = mlx5_glue->get_device_list(&ret); 19892eb4d010SOphir Munk if (!ibv_list) { 19902eb4d010SOphir Munk rte_errno = errno ? errno : ENOSYS; 19912eb4d010SOphir Munk DRV_LOG(ERR, "cannot list devices, is ib_uverbs loaded?"); 19922eb4d010SOphir Munk return -rte_errno; 19932eb4d010SOphir Munk } 19942eb4d010SOphir Munk /* 19952eb4d010SOphir Munk * First scan the list of all Infiniband devices to find 19962eb4d010SOphir Munk * matching ones, gathering into the list. 19972eb4d010SOphir Munk */ 19982eb4d010SOphir Munk struct ibv_device *ibv_match[ret + 1]; 19992eb4d010SOphir Munk int nl_route = mlx5_nl_init(NETLINK_ROUTE); 20002eb4d010SOphir Munk int nl_rdma = mlx5_nl_init(NETLINK_RDMA); 20012eb4d010SOphir Munk unsigned int i; 20022eb4d010SOphir Munk 20032eb4d010SOphir Munk while (ret-- > 0) { 20042eb4d010SOphir Munk struct rte_pci_addr pci_addr; 20052eb4d010SOphir Munk 20062eb4d010SOphir Munk DRV_LOG(DEBUG, "checking device \"%s\"", ibv_list[ret]->name); 20072eb4d010SOphir Munk bd = mlx5_device_bond_pci_match 2008f5f4c482SXueming Li (ibv_list[ret], &owner_pci, nl_rdma, owner_id, 2009f5f4c482SXueming Li &bond_info); 20102eb4d010SOphir Munk if (bd >= 0) { 20112eb4d010SOphir Munk /* 20122eb4d010SOphir Munk * Bonding device detected. Only one match is allowed, 20132eb4d010SOphir Munk * the bonding is supported over multi-port IB device, 20142eb4d010SOphir Munk * there should be no matches on representor PCI 20152eb4d010SOphir Munk * functions or non VF LAG bonding devices with 20162eb4d010SOphir Munk * specified address. 20172eb4d010SOphir Munk */ 20182eb4d010SOphir Munk if (nd) { 20192eb4d010SOphir Munk DRV_LOG(ERR, 20202eb4d010SOphir Munk "multiple PCI match on bonding device" 20212eb4d010SOphir Munk "\"%s\" found", ibv_list[ret]->name); 20222eb4d010SOphir Munk rte_errno = ENOENT; 20232eb4d010SOphir Munk ret = -rte_errno; 20242eb4d010SOphir Munk goto exit; 20252eb4d010SOphir Munk } 2026f926cce3SXueming Li /* Amend owner pci address if owner PF ID specified. */ 2027f926cce3SXueming Li if (eth_da.nb_representor_ports) 202808c2772fSXueming Li owner_pci.function += owner_id; 20292eb4d010SOphir Munk DRV_LOG(INFO, "PCI information matches for" 20302eb4d010SOphir Munk " slave %d bonding device \"%s\"", 20312eb4d010SOphir Munk bd, ibv_list[ret]->name); 20322eb4d010SOphir Munk ibv_match[nd++] = ibv_list[ret]; 20332eb4d010SOphir Munk break; 2034f926cce3SXueming Li } else { 2035f926cce3SXueming Li /* Bonding device not found. */ 20362eb4d010SOphir Munk if (mlx5_dev_to_pci_addr 20372eb4d010SOphir Munk (ibv_list[ret]->ibdev_path, &pci_addr)) 20382eb4d010SOphir Munk continue; 2039f926cce3SXueming Li if (owner_pci.domain != pci_addr.domain || 2040f926cce3SXueming Li owner_pci.bus != pci_addr.bus || 2041f926cce3SXueming Li owner_pci.devid != pci_addr.devid || 2042f926cce3SXueming Li owner_pci.function != pci_addr.function) 20432eb4d010SOphir Munk continue; 20442eb4d010SOphir Munk DRV_LOG(INFO, "PCI information matches for device \"%s\"", 20452eb4d010SOphir Munk ibv_list[ret]->name); 20462eb4d010SOphir Munk ibv_match[nd++] = ibv_list[ret]; 20472eb4d010SOphir Munk } 2048f926cce3SXueming Li } 20492eb4d010SOphir Munk ibv_match[nd] = NULL; 20502eb4d010SOphir Munk if (!nd) { 20512eb4d010SOphir Munk /* No device matches, just complain and bail out. */ 20522eb4d010SOphir Munk DRV_LOG(WARNING, 20532eb4d010SOphir Munk "no Verbs device matches PCI device " PCI_PRI_FMT "," 20542eb4d010SOphir Munk " are kernel drivers loaded?", 2055f926cce3SXueming Li owner_pci.domain, owner_pci.bus, 2056f926cce3SXueming Li owner_pci.devid, owner_pci.function); 20572eb4d010SOphir Munk rte_errno = ENOENT; 20582eb4d010SOphir Munk ret = -rte_errno; 20592eb4d010SOphir Munk goto exit; 20602eb4d010SOphir Munk } 20612eb4d010SOphir Munk if (nd == 1) { 20622eb4d010SOphir Munk /* 20632eb4d010SOphir Munk * Found single matching device may have multiple ports. 20642eb4d010SOphir Munk * Each port may be representor, we have to check the port 20652eb4d010SOphir Munk * number and check the representors existence. 20662eb4d010SOphir Munk */ 20672eb4d010SOphir Munk if (nl_rdma >= 0) 20682eb4d010SOphir Munk np = mlx5_nl_portnum(nl_rdma, ibv_match[0]->name); 20692eb4d010SOphir Munk if (!np) 20702eb4d010SOphir Munk DRV_LOG(WARNING, "can not get IB device \"%s\"" 20712eb4d010SOphir Munk " ports number", ibv_match[0]->name); 20722eb4d010SOphir Munk if (bd >= 0 && !np) { 20732eb4d010SOphir Munk DRV_LOG(ERR, "can not get ports" 20742eb4d010SOphir Munk " for bonding device"); 20752eb4d010SOphir Munk rte_errno = ENOENT; 20762eb4d010SOphir Munk ret = -rte_errno; 20772eb4d010SOphir Munk goto exit; 20782eb4d010SOphir Munk } 20792eb4d010SOphir Munk } 20802eb4d010SOphir Munk #ifndef HAVE_MLX5DV_DR_DEVX_PORT 20812eb4d010SOphir Munk if (bd >= 0) { 20822eb4d010SOphir Munk /* 20832eb4d010SOphir Munk * This may happen if there is VF LAG kernel support and 20842eb4d010SOphir Munk * application is compiled with older rdma_core library. 20852eb4d010SOphir Munk */ 20862eb4d010SOphir Munk DRV_LOG(ERR, 20872eb4d010SOphir Munk "No kernel/verbs support for VF LAG bonding found."); 20882eb4d010SOphir Munk rte_errno = ENOTSUP; 20892eb4d010SOphir Munk ret = -rte_errno; 20902eb4d010SOphir Munk goto exit; 20912eb4d010SOphir Munk } 20922eb4d010SOphir Munk #endif 20932eb4d010SOphir Munk /* 20942eb4d010SOphir Munk * Now we can determine the maximal 20952eb4d010SOphir Munk * amount of devices to be spawned. 20962eb4d010SOphir Munk */ 20972175c4dcSSuanming Mou list = mlx5_malloc(MLX5_MEM_ZERO, 20982eb4d010SOphir Munk sizeof(struct mlx5_dev_spawn_data) * 20992eb4d010SOphir Munk (np ? np : nd), 21002175c4dcSSuanming Mou RTE_CACHE_LINE_SIZE, SOCKET_ID_ANY); 21012eb4d010SOphir Munk if (!list) { 21022eb4d010SOphir Munk DRV_LOG(ERR, "spawn data array allocation failure"); 21032eb4d010SOphir Munk rte_errno = ENOMEM; 21042eb4d010SOphir Munk ret = -rte_errno; 21052eb4d010SOphir Munk goto exit; 21062eb4d010SOphir Munk } 21072eb4d010SOphir Munk if (bd >= 0 || np > 1) { 21082eb4d010SOphir Munk /* 21092eb4d010SOphir Munk * Single IB device with multiple ports found, 21102eb4d010SOphir Munk * it may be E-Switch master device and representors. 21112eb4d010SOphir Munk * We have to perform identification through the ports. 21122eb4d010SOphir Munk */ 21132eb4d010SOphir Munk MLX5_ASSERT(nl_rdma >= 0); 21142eb4d010SOphir Munk MLX5_ASSERT(ns == 0); 21152eb4d010SOphir Munk MLX5_ASSERT(nd == 1); 21162eb4d010SOphir Munk MLX5_ASSERT(np); 21172eb4d010SOphir Munk for (i = 1; i <= np; ++i) { 2118f5f4c482SXueming Li list[ns].bond_info = &bond_info; 21192eb4d010SOphir Munk list[ns].max_port = np; 2120834a9019SOphir Munk list[ns].phys_port = i; 2121834a9019SOphir Munk list[ns].phys_dev = ibv_match[0]; 21222eb4d010SOphir Munk list[ns].eth_dev = NULL; 21232eb4d010SOphir Munk list[ns].pci_dev = pci_dev; 21242eb4d010SOphir Munk list[ns].pf_bond = bd; 21252eb4d010SOphir Munk list[ns].ifindex = mlx5_nl_ifindex 2126834a9019SOphir Munk (nl_rdma, 2127834a9019SOphir Munk mlx5_os_get_dev_device_name 2128834a9019SOphir Munk (list[ns].phys_dev), i); 21292eb4d010SOphir Munk if (!list[ns].ifindex) { 21302eb4d010SOphir Munk /* 21312eb4d010SOphir Munk * No network interface index found for the 21322eb4d010SOphir Munk * specified port, it means there is no 21332eb4d010SOphir Munk * representor on this port. It's OK, 21342eb4d010SOphir Munk * there can be disabled ports, for example 21352eb4d010SOphir Munk * if sriov_numvfs < sriov_totalvfs. 21362eb4d010SOphir Munk */ 21372eb4d010SOphir Munk continue; 21382eb4d010SOphir Munk } 21392eb4d010SOphir Munk ret = -1; 21402eb4d010SOphir Munk if (nl_route >= 0) 21412eb4d010SOphir Munk ret = mlx5_nl_switch_info 21422eb4d010SOphir Munk (nl_route, 21432eb4d010SOphir Munk list[ns].ifindex, 21442eb4d010SOphir Munk &list[ns].info); 21452eb4d010SOphir Munk if (ret || (!list[ns].info.representor && 21462eb4d010SOphir Munk !list[ns].info.master)) { 21472eb4d010SOphir Munk /* 21482eb4d010SOphir Munk * We failed to recognize representors with 21492eb4d010SOphir Munk * Netlink, let's try to perform the task 21502eb4d010SOphir Munk * with sysfs. 21512eb4d010SOphir Munk */ 21522eb4d010SOphir Munk ret = mlx5_sysfs_switch_info 21532eb4d010SOphir Munk (list[ns].ifindex, 21542eb4d010SOphir Munk &list[ns].info); 21552eb4d010SOphir Munk } 21562a87415cSMichael Baum #ifdef HAVE_MLX5DV_DR_DEVX_PORT 21572eb4d010SOphir Munk if (!ret && bd >= 0) { 21582eb4d010SOphir Munk switch (list[ns].info.name_type) { 21592eb4d010SOphir Munk case MLX5_PHYS_PORT_NAME_TYPE_UPLINK: 21602eb4d010SOphir Munk if (list[ns].info.port_name == bd) 21612eb4d010SOphir Munk ns++; 21622eb4d010SOphir Munk break; 2163420bbdaeSViacheslav Ovsiienko case MLX5_PHYS_PORT_NAME_TYPE_PFHPF: 2164420bbdaeSViacheslav Ovsiienko /* Fallthrough */ 21652eb4d010SOphir Munk case MLX5_PHYS_PORT_NAME_TYPE_PFVF: 2166cb95feefSXueming Li /* Fallthrough */ 2167cb95feefSXueming Li case MLX5_PHYS_PORT_NAME_TYPE_PFSF: 21682eb4d010SOphir Munk if (list[ns].info.pf_num == bd) 21692eb4d010SOphir Munk ns++; 21702eb4d010SOphir Munk break; 21712eb4d010SOphir Munk default: 21722eb4d010SOphir Munk break; 21732eb4d010SOphir Munk } 21742eb4d010SOphir Munk continue; 21752eb4d010SOphir Munk } 21762a87415cSMichael Baum #endif 21772eb4d010SOphir Munk if (!ret && (list[ns].info.representor ^ 21782eb4d010SOphir Munk list[ns].info.master)) 21792eb4d010SOphir Munk ns++; 21802eb4d010SOphir Munk } 21812eb4d010SOphir Munk if (!ns) { 21822eb4d010SOphir Munk DRV_LOG(ERR, 21832eb4d010SOphir Munk "unable to recognize master/representors" 21842eb4d010SOphir Munk " on the IB device with multiple ports"); 21852eb4d010SOphir Munk rte_errno = ENOENT; 21862eb4d010SOphir Munk ret = -rte_errno; 21872eb4d010SOphir Munk goto exit; 21882eb4d010SOphir Munk } 21892eb4d010SOphir Munk } else { 21902eb4d010SOphir Munk /* 21912eb4d010SOphir Munk * The existence of several matching entries (nd > 1) means 21922eb4d010SOphir Munk * port representors have been instantiated. No existing Verbs 21932eb4d010SOphir Munk * call nor sysfs entries can tell them apart, this can only 21942eb4d010SOphir Munk * be done through Netlink calls assuming kernel drivers are 21952eb4d010SOphir Munk * recent enough to support them. 21962eb4d010SOphir Munk * 21972eb4d010SOphir Munk * In the event of identification failure through Netlink, 21982eb4d010SOphir Munk * try again through sysfs, then: 21992eb4d010SOphir Munk * 22002eb4d010SOphir Munk * 1. A single IB device matches (nd == 1) with single 22012eb4d010SOphir Munk * port (np=0/1) and is not a representor, assume 22022eb4d010SOphir Munk * no switch support. 22032eb4d010SOphir Munk * 22042eb4d010SOphir Munk * 2. Otherwise no safe assumptions can be made; 22052eb4d010SOphir Munk * complain louder and bail out. 22062eb4d010SOphir Munk */ 22072eb4d010SOphir Munk for (i = 0; i != nd; ++i) { 22082eb4d010SOphir Munk memset(&list[ns].info, 0, sizeof(list[ns].info)); 2209f5f4c482SXueming Li list[ns].bond_info = NULL; 22102eb4d010SOphir Munk list[ns].max_port = 1; 2211834a9019SOphir Munk list[ns].phys_port = 1; 2212834a9019SOphir Munk list[ns].phys_dev = ibv_match[i]; 22132eb4d010SOphir Munk list[ns].eth_dev = NULL; 22142eb4d010SOphir Munk list[ns].pci_dev = pci_dev; 22152eb4d010SOphir Munk list[ns].pf_bond = -1; 22162eb4d010SOphir Munk list[ns].ifindex = 0; 22172eb4d010SOphir Munk if (nl_rdma >= 0) 22182eb4d010SOphir Munk list[ns].ifindex = mlx5_nl_ifindex 2219834a9019SOphir Munk (nl_rdma, 2220834a9019SOphir Munk mlx5_os_get_dev_device_name 2221834a9019SOphir Munk (list[ns].phys_dev), 1); 22222eb4d010SOphir Munk if (!list[ns].ifindex) { 22232eb4d010SOphir Munk char ifname[IF_NAMESIZE]; 22242eb4d010SOphir Munk 22252eb4d010SOphir Munk /* 22262eb4d010SOphir Munk * Netlink failed, it may happen with old 22272eb4d010SOphir Munk * ib_core kernel driver (before 4.16). 22282eb4d010SOphir Munk * We can assume there is old driver because 22292eb4d010SOphir Munk * here we are processing single ports IB 22302eb4d010SOphir Munk * devices. Let's try sysfs to retrieve 22312eb4d010SOphir Munk * the ifindex. The method works for 22322eb4d010SOphir Munk * master device only. 22332eb4d010SOphir Munk */ 22342eb4d010SOphir Munk if (nd > 1) { 22352eb4d010SOphir Munk /* 22362eb4d010SOphir Munk * Multiple devices found, assume 22372eb4d010SOphir Munk * representors, can not distinguish 22382eb4d010SOphir Munk * master/representor and retrieve 22392eb4d010SOphir Munk * ifindex via sysfs. 22402eb4d010SOphir Munk */ 22412eb4d010SOphir Munk continue; 22422eb4d010SOphir Munk } 2243aec086c9SMatan Azrad ret = mlx5_get_ifname_sysfs 2244aec086c9SMatan Azrad (ibv_match[i]->ibdev_path, ifname); 22452eb4d010SOphir Munk if (!ret) 22462eb4d010SOphir Munk list[ns].ifindex = 22472eb4d010SOphir Munk if_nametoindex(ifname); 22482eb4d010SOphir Munk if (!list[ns].ifindex) { 22492eb4d010SOphir Munk /* 22502eb4d010SOphir Munk * No network interface index found 22512eb4d010SOphir Munk * for the specified device, it means 22522eb4d010SOphir Munk * there it is neither representor 22532eb4d010SOphir Munk * nor master. 22542eb4d010SOphir Munk */ 22552eb4d010SOphir Munk continue; 22562eb4d010SOphir Munk } 22572eb4d010SOphir Munk } 22582eb4d010SOphir Munk ret = -1; 22592eb4d010SOphir Munk if (nl_route >= 0) 22602eb4d010SOphir Munk ret = mlx5_nl_switch_info 22612eb4d010SOphir Munk (nl_route, 22622eb4d010SOphir Munk list[ns].ifindex, 22632eb4d010SOphir Munk &list[ns].info); 22642eb4d010SOphir Munk if (ret || (!list[ns].info.representor && 22652eb4d010SOphir Munk !list[ns].info.master)) { 22662eb4d010SOphir Munk /* 22672eb4d010SOphir Munk * We failed to recognize representors with 22682eb4d010SOphir Munk * Netlink, let's try to perform the task 22692eb4d010SOphir Munk * with sysfs. 22702eb4d010SOphir Munk */ 22712eb4d010SOphir Munk ret = mlx5_sysfs_switch_info 22722eb4d010SOphir Munk (list[ns].ifindex, 22732eb4d010SOphir Munk &list[ns].info); 22742eb4d010SOphir Munk } 22752eb4d010SOphir Munk if (!ret && (list[ns].info.representor ^ 22762eb4d010SOphir Munk list[ns].info.master)) { 22772eb4d010SOphir Munk ns++; 22782eb4d010SOphir Munk } else if ((nd == 1) && 22792eb4d010SOphir Munk !list[ns].info.representor && 22802eb4d010SOphir Munk !list[ns].info.master) { 22812eb4d010SOphir Munk /* 22822eb4d010SOphir Munk * Single IB device with 22832eb4d010SOphir Munk * one physical port and 22842eb4d010SOphir Munk * attached network device. 22852eb4d010SOphir Munk * May be SRIOV is not enabled 22862eb4d010SOphir Munk * or there is no representors. 22872eb4d010SOphir Munk */ 22882eb4d010SOphir Munk DRV_LOG(INFO, "no E-Switch support detected"); 22892eb4d010SOphir Munk ns++; 22902eb4d010SOphir Munk break; 22912eb4d010SOphir Munk } 22922eb4d010SOphir Munk } 22932eb4d010SOphir Munk if (!ns) { 22942eb4d010SOphir Munk DRV_LOG(ERR, 22952eb4d010SOphir Munk "unable to recognize master/representors" 22962eb4d010SOphir Munk " on the multiple IB devices"); 22972eb4d010SOphir Munk rte_errno = ENOENT; 22982eb4d010SOphir Munk ret = -rte_errno; 22992eb4d010SOphir Munk goto exit; 23002eb4d010SOphir Munk } 23012eb4d010SOphir Munk } 23022eb4d010SOphir Munk MLX5_ASSERT(ns); 23032eb4d010SOphir Munk /* 23042eb4d010SOphir Munk * Sort list to probe devices in natural order for users convenience 23052eb4d010SOphir Munk * (i.e. master first, then representors from lowest to highest ID). 23062eb4d010SOphir Munk */ 23072eb4d010SOphir Munk qsort(list, ns, sizeof(*list), mlx5_dev_spawn_data_cmp); 23082eb4d010SOphir Munk /* Device specific configuration. */ 23092eb4d010SOphir Munk switch (pci_dev->id.device_id) { 23102eb4d010SOphir Munk case PCI_DEVICE_ID_MELLANOX_CONNECTX4VF: 23112eb4d010SOphir Munk case PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF: 23122eb4d010SOphir Munk case PCI_DEVICE_ID_MELLANOX_CONNECTX5VF: 23132eb4d010SOphir Munk case PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF: 23142eb4d010SOphir Munk case PCI_DEVICE_ID_MELLANOX_CONNECTX5BFVF: 23152eb4d010SOphir Munk case PCI_DEVICE_ID_MELLANOX_CONNECTX6VF: 23163ea12cadSRaslan Darawsheh case PCI_DEVICE_ID_MELLANOX_CONNECTXVF: 2317d462a83cSMichael Baum dev_config_vf = 1; 23182eb4d010SOphir Munk break; 23192eb4d010SOphir Munk default: 2320d462a83cSMichael Baum dev_config_vf = 0; 23212eb4d010SOphir Munk break; 23222eb4d010SOphir Munk } 2323f926cce3SXueming Li if (eth_da.type != RTE_ETH_REPRESENTOR_NONE) { 2324f926cce3SXueming Li /* Set devargs default values. */ 2325f926cce3SXueming Li if (eth_da.nb_mh_controllers == 0) { 2326f926cce3SXueming Li eth_da.nb_mh_controllers = 1; 2327f926cce3SXueming Li eth_da.mh_controllers[0] = 0; 2328f926cce3SXueming Li } 2329f926cce3SXueming Li if (eth_da.nb_ports == 0 && ns > 0) { 2330f926cce3SXueming Li if (list[0].pf_bond >= 0 && list[0].info.representor) 2331f926cce3SXueming Li DRV_LOG(WARNING, "Representor on Bonding device should use pf#vf# syntax: %s", 2332f926cce3SXueming Li pci_dev->device.devargs->args); 2333f926cce3SXueming Li eth_da.nb_ports = 1; 2334f926cce3SXueming Li eth_da.ports[0] = list[0].info.pf_num; 2335f926cce3SXueming Li } 2336f926cce3SXueming Li if (eth_da.nb_representor_ports == 0) { 2337f926cce3SXueming Li eth_da.nb_representor_ports = 1; 2338f926cce3SXueming Li eth_da.representor_ports[0] = 0; 2339f926cce3SXueming Li } 2340f926cce3SXueming Li } 23412eb4d010SOphir Munk for (i = 0; i != ns; ++i) { 23422eb4d010SOphir Munk uint32_t restore; 23432eb4d010SOphir Munk 2344d462a83cSMichael Baum /* Default configuration. */ 2345d462a83cSMichael Baum memset(&dev_config, 0, sizeof(struct mlx5_dev_config)); 2346d462a83cSMichael Baum dev_config.vf = dev_config_vf; 2347d462a83cSMichael Baum dev_config.mps = MLX5_ARG_UNSET; 2348d462a83cSMichael Baum dev_config.dbnc = MLX5_ARG_UNSET; 2349d462a83cSMichael Baum dev_config.rx_vec_en = 1; 2350d462a83cSMichael Baum dev_config.txq_inline_max = MLX5_ARG_UNSET; 2351d462a83cSMichael Baum dev_config.txq_inline_min = MLX5_ARG_UNSET; 2352d462a83cSMichael Baum dev_config.txq_inline_mpw = MLX5_ARG_UNSET; 2353d462a83cSMichael Baum dev_config.txqs_inline = MLX5_ARG_UNSET; 2354d462a83cSMichael Baum dev_config.vf_nl_en = 1; 2355d462a83cSMichael Baum dev_config.mr_ext_memseg_en = 1; 2356d462a83cSMichael Baum dev_config.mprq.max_memcpy_len = MLX5_MPRQ_MEMCPY_DEFAULT_LEN; 2357d462a83cSMichael Baum dev_config.mprq.min_rxqs_num = MLX5_MPRQ_MIN_RXQS; 2358d462a83cSMichael Baum dev_config.dv_esw_en = 1; 2359d462a83cSMichael Baum dev_config.dv_flow_en = 1; 2360d462a83cSMichael Baum dev_config.decap_en = 1; 2361d462a83cSMichael Baum dev_config.log_hp_size = MLX5_ARG_UNSET; 23622eb4d010SOphir Munk list[i].eth_dev = mlx5_dev_spawn(&pci_dev->device, 23632eb4d010SOphir Munk &list[i], 2364cb95feefSXueming Li &dev_config, 2365cb95feefSXueming Li ð_da); 23662eb4d010SOphir Munk if (!list[i].eth_dev) { 23672eb4d010SOphir Munk if (rte_errno != EBUSY && rte_errno != EEXIST) 23682eb4d010SOphir Munk break; 23692eb4d010SOphir Munk /* Device is disabled or already spawned. Ignore it. */ 23702eb4d010SOphir Munk continue; 23712eb4d010SOphir Munk } 23722eb4d010SOphir Munk restore = list[i].eth_dev->data->dev_flags; 23732eb4d010SOphir Munk rte_eth_copy_pci_info(list[i].eth_dev, pci_dev); 23742eb4d010SOphir Munk /* Restore non-PCI flags cleared by the above call. */ 23752eb4d010SOphir Munk list[i].eth_dev->data->dev_flags |= restore; 23762eb4d010SOphir Munk rte_eth_dev_probing_finish(list[i].eth_dev); 23772eb4d010SOphir Munk } 23782eb4d010SOphir Munk if (i != ns) { 23792eb4d010SOphir Munk DRV_LOG(ERR, 23802eb4d010SOphir Munk "probe of PCI device " PCI_PRI_FMT " aborted after" 23812eb4d010SOphir Munk " encountering an error: %s", 2382f926cce3SXueming Li owner_pci.domain, owner_pci.bus, 2383f926cce3SXueming Li owner_pci.devid, owner_pci.function, 23842eb4d010SOphir Munk strerror(rte_errno)); 23852eb4d010SOphir Munk ret = -rte_errno; 23862eb4d010SOphir Munk /* Roll back. */ 23872eb4d010SOphir Munk while (i--) { 23882eb4d010SOphir Munk if (!list[i].eth_dev) 23892eb4d010SOphir Munk continue; 23902eb4d010SOphir Munk mlx5_dev_close(list[i].eth_dev); 23912eb4d010SOphir Munk /* mac_addrs must not be freed because in dev_private */ 23922eb4d010SOphir Munk list[i].eth_dev->data->mac_addrs = NULL; 23932eb4d010SOphir Munk claim_zero(rte_eth_dev_release_port(list[i].eth_dev)); 23942eb4d010SOphir Munk } 23952eb4d010SOphir Munk /* Restore original error. */ 23962eb4d010SOphir Munk rte_errno = -ret; 23972eb4d010SOphir Munk } else { 23982eb4d010SOphir Munk ret = 0; 23992eb4d010SOphir Munk } 24002eb4d010SOphir Munk exit: 24012eb4d010SOphir Munk /* 24022eb4d010SOphir Munk * Do the routine cleanup: 24032eb4d010SOphir Munk * - close opened Netlink sockets 24042eb4d010SOphir Munk * - free allocated spawn data array 24052eb4d010SOphir Munk * - free the Infiniband device list 24062eb4d010SOphir Munk */ 24072eb4d010SOphir Munk if (nl_rdma >= 0) 24082eb4d010SOphir Munk close(nl_rdma); 24092eb4d010SOphir Munk if (nl_route >= 0) 24102eb4d010SOphir Munk close(nl_route); 24112eb4d010SOphir Munk if (list) 24122175c4dcSSuanming Mou mlx5_free(list); 24132eb4d010SOphir Munk MLX5_ASSERT(ibv_list); 24142eb4d010SOphir Munk mlx5_glue->free_device_list(ibv_list); 24152eb4d010SOphir Munk return ret; 24162eb4d010SOphir Munk } 24172eb4d010SOphir Munk 241808c2772fSXueming Li /** 241908c2772fSXueming Li * DPDK callback to register a PCI device. 242008c2772fSXueming Li * 242108c2772fSXueming Li * This function spawns Ethernet devices out of a given PCI device. 242208c2772fSXueming Li * 242308c2772fSXueming Li * @param[in] pci_drv 242408c2772fSXueming Li * PCI driver structure (mlx5_driver). 242508c2772fSXueming Li * @param[in] pci_dev 242608c2772fSXueming Li * PCI device information. 242708c2772fSXueming Li * 242808c2772fSXueming Li * @return 242908c2772fSXueming Li * 0 on success, a negative errno value otherwise and rte_errno is set. 243008c2772fSXueming Li */ 243108c2772fSXueming Li int 243208c2772fSXueming Li mlx5_os_pci_probe(struct rte_pci_driver *pci_drv __rte_unused, 243308c2772fSXueming Li struct rte_pci_device *pci_dev) 243408c2772fSXueming Li { 243508c2772fSXueming Li struct rte_eth_devargs eth_da = { .type = RTE_ETH_REPRESENTOR_NONE }; 243608c2772fSXueming Li int ret = 0; 243708c2772fSXueming Li uint16_t p; 243808c2772fSXueming Li 243908c2772fSXueming Li if (pci_dev->device.devargs) { 244008c2772fSXueming Li /* Parse representor information from device argument. */ 244108c2772fSXueming Li if (pci_dev->device.devargs->cls_str) 244208c2772fSXueming Li ret = rte_eth_devargs_parse 244308c2772fSXueming Li (pci_dev->device.devargs->cls_str, ð_da); 244408c2772fSXueming Li if (ret) { 244508c2772fSXueming Li DRV_LOG(ERR, "failed to parse device arguments: %s", 244608c2772fSXueming Li pci_dev->device.devargs->cls_str); 244708c2772fSXueming Li return -rte_errno; 244808c2772fSXueming Li } 244908c2772fSXueming Li if (eth_da.type == RTE_ETH_REPRESENTOR_NONE) { 245008c2772fSXueming Li /* Support legacy device argument */ 245108c2772fSXueming Li ret = rte_eth_devargs_parse 245208c2772fSXueming Li (pci_dev->device.devargs->args, ð_da); 245308c2772fSXueming Li if (ret) { 245408c2772fSXueming Li DRV_LOG(ERR, "failed to parse device arguments: %s", 245508c2772fSXueming Li pci_dev->device.devargs->args); 245608c2772fSXueming Li return -rte_errno; 245708c2772fSXueming Li } 245808c2772fSXueming Li } 245908c2772fSXueming Li } 246008c2772fSXueming Li 246108c2772fSXueming Li if (eth_da.nb_ports > 0) { 246208c2772fSXueming Li /* Iterate all port if devargs pf is range: "pf[0-1]vf[...]". */ 246308c2772fSXueming Li for (p = 0; p < eth_da.nb_ports; p++) 246408c2772fSXueming Li ret = mlx5_os_pci_probe_pf(pci_dev, ð_da, 246508c2772fSXueming Li eth_da.ports[p]); 246608c2772fSXueming Li } else { 246708c2772fSXueming Li ret = mlx5_os_pci_probe_pf(pci_dev, ð_da, 0); 246808c2772fSXueming Li } 246908c2772fSXueming Li return ret; 247008c2772fSXueming Li } 247108c2772fSXueming Li 24722eb4d010SOphir Munk static int 24732eb4d010SOphir Munk mlx5_config_doorbell_mapping_env(const struct mlx5_dev_config *config) 24742eb4d010SOphir Munk { 24752eb4d010SOphir Munk char *env; 24762eb4d010SOphir Munk int value; 24772eb4d010SOphir Munk 24782eb4d010SOphir Munk MLX5_ASSERT(rte_eal_process_type() == RTE_PROC_PRIMARY); 24792eb4d010SOphir Munk /* Get environment variable to store. */ 24802eb4d010SOphir Munk env = getenv(MLX5_SHUT_UP_BF); 24812eb4d010SOphir Munk value = env ? !!strcmp(env, "0") : MLX5_ARG_UNSET; 24822eb4d010SOphir Munk if (config->dbnc == MLX5_ARG_UNSET) 24832eb4d010SOphir Munk setenv(MLX5_SHUT_UP_BF, MLX5_SHUT_UP_BF_DEFAULT, 1); 24842eb4d010SOphir Munk else 24852eb4d010SOphir Munk setenv(MLX5_SHUT_UP_BF, 24862eb4d010SOphir Munk config->dbnc == MLX5_TXDB_NCACHED ? "1" : "0", 1); 24872eb4d010SOphir Munk return value; 24882eb4d010SOphir Munk } 24892eb4d010SOphir Munk 24902eb4d010SOphir Munk static void 24912eb4d010SOphir Munk mlx5_restore_doorbell_mapping_env(int value) 24922eb4d010SOphir Munk { 24932eb4d010SOphir Munk MLX5_ASSERT(rte_eal_process_type() == RTE_PROC_PRIMARY); 24942eb4d010SOphir Munk /* Restore the original environment variable state. */ 24952eb4d010SOphir Munk if (value == MLX5_ARG_UNSET) 24962eb4d010SOphir Munk unsetenv(MLX5_SHUT_UP_BF); 24972eb4d010SOphir Munk else 24982eb4d010SOphir Munk setenv(MLX5_SHUT_UP_BF, value ? "1" : "0", 1); 24992eb4d010SOphir Munk } 25002eb4d010SOphir Munk 25012eb4d010SOphir Munk /** 25022eb4d010SOphir Munk * Extract pdn of PD object using DV API. 25032eb4d010SOphir Munk * 25042eb4d010SOphir Munk * @param[in] pd 25052eb4d010SOphir Munk * Pointer to the verbs PD object. 25062eb4d010SOphir Munk * @param[out] pdn 25072eb4d010SOphir Munk * Pointer to the PD object number variable. 25082eb4d010SOphir Munk * 25092eb4d010SOphir Munk * @return 25102eb4d010SOphir Munk * 0 on success, error value otherwise. 25112eb4d010SOphir Munk */ 25122eb4d010SOphir Munk int 25132eb4d010SOphir Munk mlx5_os_get_pdn(void *pd, uint32_t *pdn) 25142eb4d010SOphir Munk { 25152eb4d010SOphir Munk #ifdef HAVE_IBV_FLOW_DV_SUPPORT 25162eb4d010SOphir Munk struct mlx5dv_obj obj; 25172eb4d010SOphir Munk struct mlx5dv_pd pd_info; 25182eb4d010SOphir Munk int ret = 0; 25192eb4d010SOphir Munk 25202eb4d010SOphir Munk obj.pd.in = pd; 25212eb4d010SOphir Munk obj.pd.out = &pd_info; 25222eb4d010SOphir Munk ret = mlx5_glue->dv_init_obj(&obj, MLX5DV_OBJ_PD); 25232eb4d010SOphir Munk if (ret) { 25242eb4d010SOphir Munk DRV_LOG(DEBUG, "Fail to get PD object info"); 25252eb4d010SOphir Munk return ret; 25262eb4d010SOphir Munk } 25272eb4d010SOphir Munk *pdn = pd_info.pdn; 25282eb4d010SOphir Munk return 0; 25292eb4d010SOphir Munk #else 25302eb4d010SOphir Munk (void)pd; 25312eb4d010SOphir Munk (void)pdn; 25322eb4d010SOphir Munk return -ENOTSUP; 25332eb4d010SOphir Munk #endif /* HAVE_IBV_FLOW_DV_SUPPORT */ 25342eb4d010SOphir Munk } 25352eb4d010SOphir Munk 25362eb4d010SOphir Munk /** 25372eb4d010SOphir Munk * Function API to open IB device. 25382eb4d010SOphir Munk * 25392eb4d010SOphir Munk * This function calls the Linux glue APIs to open a device. 25402eb4d010SOphir Munk * 25412eb4d010SOphir Munk * @param[in] spawn 25422eb4d010SOphir Munk * Pointer to the IB device attributes (name, port, etc). 25432eb4d010SOphir Munk * @param[out] config 25442eb4d010SOphir Munk * Pointer to device configuration structure. 25452eb4d010SOphir Munk * @param[out] sh 25462eb4d010SOphir Munk * Pointer to shared context structure. 25472eb4d010SOphir Munk * 25482eb4d010SOphir Munk * @return 25492eb4d010SOphir Munk * 0 on success, a positive error value otherwise. 25502eb4d010SOphir Munk */ 25512eb4d010SOphir Munk int 25522eb4d010SOphir Munk mlx5_os_open_device(const struct mlx5_dev_spawn_data *spawn, 25532eb4d010SOphir Munk const struct mlx5_dev_config *config, 25542eb4d010SOphir Munk struct mlx5_dev_ctx_shared *sh) 25552eb4d010SOphir Munk { 25562eb4d010SOphir Munk int dbmap_env; 25572eb4d010SOphir Munk int err = 0; 2558d133f4cdSViacheslav Ovsiienko 2559d133f4cdSViacheslav Ovsiienko sh->numa_node = spawn->pci_dev->device.numa_node; 2560d133f4cdSViacheslav Ovsiienko pthread_mutex_init(&sh->txpp.mutex, NULL); 25612eb4d010SOphir Munk /* 25622eb4d010SOphir Munk * Configure environment variable "MLX5_BF_SHUT_UP" 25632eb4d010SOphir Munk * before the device creation. The rdma_core library 25642eb4d010SOphir Munk * checks the variable at device creation and 25652eb4d010SOphir Munk * stores the result internally. 25662eb4d010SOphir Munk */ 25672eb4d010SOphir Munk dbmap_env = mlx5_config_doorbell_mapping_env(config); 25682eb4d010SOphir Munk /* Try to open IB device with DV first, then usual Verbs. */ 25692eb4d010SOphir Munk errno = 0; 2570834a9019SOphir Munk sh->ctx = mlx5_glue->dv_open_device(spawn->phys_dev); 25712eb4d010SOphir Munk if (sh->ctx) { 25722eb4d010SOphir Munk sh->devx = 1; 25732eb4d010SOphir Munk DRV_LOG(DEBUG, "DevX is supported"); 25742eb4d010SOphir Munk /* The device is created, no need for environment. */ 25752eb4d010SOphir Munk mlx5_restore_doorbell_mapping_env(dbmap_env); 25762eb4d010SOphir Munk } else { 25772eb4d010SOphir Munk /* The environment variable is still configured. */ 2578834a9019SOphir Munk sh->ctx = mlx5_glue->open_device(spawn->phys_dev); 25792eb4d010SOphir Munk err = errno ? errno : ENODEV; 25802eb4d010SOphir Munk /* 25812eb4d010SOphir Munk * The environment variable is not needed anymore, 25822eb4d010SOphir Munk * all device creation attempts are completed. 25832eb4d010SOphir Munk */ 25842eb4d010SOphir Munk mlx5_restore_doorbell_mapping_env(dbmap_env); 25852eb4d010SOphir Munk if (!sh->ctx) 25862eb4d010SOphir Munk return err; 25872eb4d010SOphir Munk DRV_LOG(DEBUG, "DevX is NOT supported"); 25882eb4d010SOphir Munk err = 0; 25892eb4d010SOphir Munk } 259081c3b977SViacheslav Ovsiienko if (!err && sh->ctx) { 259181c3b977SViacheslav Ovsiienko /* Hint libmlx5 to use PMD allocator for data plane resources */ 259281c3b977SViacheslav Ovsiienko mlx5_glue->dv_set_context_attr(sh->ctx, 259381c3b977SViacheslav Ovsiienko MLX5DV_CTX_ATTR_BUF_ALLOCATORS, 259481c3b977SViacheslav Ovsiienko (void *)((uintptr_t)&(struct mlx5dv_ctx_allocators){ 259581c3b977SViacheslav Ovsiienko .alloc = &mlx5_alloc_verbs_buf, 259681c3b977SViacheslav Ovsiienko .free = &mlx5_free_verbs_buf, 259781c3b977SViacheslav Ovsiienko .data = sh, 259881c3b977SViacheslav Ovsiienko })); 259981c3b977SViacheslav Ovsiienko } 26002eb4d010SOphir Munk return err; 26012eb4d010SOphir Munk } 26022eb4d010SOphir Munk 26032eb4d010SOphir Munk /** 26042eb4d010SOphir Munk * Install shared asynchronous device events handler. 26052eb4d010SOphir Munk * This function is implemented to support event sharing 26062eb4d010SOphir Munk * between multiple ports of single IB device. 26072eb4d010SOphir Munk * 26082eb4d010SOphir Munk * @param sh 26092eb4d010SOphir Munk * Pointer to mlx5_dev_ctx_shared object. 26102eb4d010SOphir Munk */ 26112eb4d010SOphir Munk void 26122eb4d010SOphir Munk mlx5_os_dev_shared_handler_install(struct mlx5_dev_ctx_shared *sh) 26132eb4d010SOphir Munk { 26142eb4d010SOphir Munk int ret; 26152eb4d010SOphir Munk int flags; 26162eb4d010SOphir Munk 26172eb4d010SOphir Munk sh->intr_handle.fd = -1; 26182eb4d010SOphir Munk flags = fcntl(((struct ibv_context *)sh->ctx)->async_fd, F_GETFL); 26192eb4d010SOphir Munk ret = fcntl(((struct ibv_context *)sh->ctx)->async_fd, 26202eb4d010SOphir Munk F_SETFL, flags | O_NONBLOCK); 26212eb4d010SOphir Munk if (ret) { 26222eb4d010SOphir Munk DRV_LOG(INFO, "failed to change file descriptor async event" 26232eb4d010SOphir Munk " queue"); 26242eb4d010SOphir Munk } else { 26252eb4d010SOphir Munk sh->intr_handle.fd = ((struct ibv_context *)sh->ctx)->async_fd; 26262eb4d010SOphir Munk sh->intr_handle.type = RTE_INTR_HANDLE_EXT; 26272eb4d010SOphir Munk if (rte_intr_callback_register(&sh->intr_handle, 26282eb4d010SOphir Munk mlx5_dev_interrupt_handler, sh)) { 26292eb4d010SOphir Munk DRV_LOG(INFO, "Fail to install the shared interrupt."); 26302eb4d010SOphir Munk sh->intr_handle.fd = -1; 26312eb4d010SOphir Munk } 26322eb4d010SOphir Munk } 26332eb4d010SOphir Munk if (sh->devx) { 26342eb4d010SOphir Munk #ifdef HAVE_IBV_DEVX_ASYNC 26352eb4d010SOphir Munk sh->intr_handle_devx.fd = -1; 263621b7c452SOphir Munk sh->devx_comp = 263721b7c452SOphir Munk (void *)mlx5_glue->devx_create_cmd_comp(sh->ctx); 263821b7c452SOphir Munk struct mlx5dv_devx_cmd_comp *devx_comp = sh->devx_comp; 263921b7c452SOphir Munk if (!devx_comp) { 26402eb4d010SOphir Munk DRV_LOG(INFO, "failed to allocate devx_comp."); 26412eb4d010SOphir Munk return; 26422eb4d010SOphir Munk } 264321b7c452SOphir Munk flags = fcntl(devx_comp->fd, F_GETFL); 264421b7c452SOphir Munk ret = fcntl(devx_comp->fd, F_SETFL, flags | O_NONBLOCK); 26452eb4d010SOphir Munk if (ret) { 26462eb4d010SOphir Munk DRV_LOG(INFO, "failed to change file descriptor" 26472eb4d010SOphir Munk " devx comp"); 26482eb4d010SOphir Munk return; 26492eb4d010SOphir Munk } 265021b7c452SOphir Munk sh->intr_handle_devx.fd = devx_comp->fd; 26512eb4d010SOphir Munk sh->intr_handle_devx.type = RTE_INTR_HANDLE_EXT; 26522eb4d010SOphir Munk if (rte_intr_callback_register(&sh->intr_handle_devx, 26532eb4d010SOphir Munk mlx5_dev_interrupt_handler_devx, sh)) { 26542eb4d010SOphir Munk DRV_LOG(INFO, "Fail to install the devx shared" 26552eb4d010SOphir Munk " interrupt."); 26562eb4d010SOphir Munk sh->intr_handle_devx.fd = -1; 26572eb4d010SOphir Munk } 26582eb4d010SOphir Munk #endif /* HAVE_IBV_DEVX_ASYNC */ 26592eb4d010SOphir Munk } 26602eb4d010SOphir Munk } 26612eb4d010SOphir Munk 26622eb4d010SOphir Munk /** 26632eb4d010SOphir Munk * Uninstall shared asynchronous device events handler. 26642eb4d010SOphir Munk * This function is implemented to support event sharing 26652eb4d010SOphir Munk * between multiple ports of single IB device. 26662eb4d010SOphir Munk * 26672eb4d010SOphir Munk * @param dev 26682eb4d010SOphir Munk * Pointer to mlx5_dev_ctx_shared object. 26692eb4d010SOphir Munk */ 26702eb4d010SOphir Munk void 26712eb4d010SOphir Munk mlx5_os_dev_shared_handler_uninstall(struct mlx5_dev_ctx_shared *sh) 26722eb4d010SOphir Munk { 26732eb4d010SOphir Munk if (sh->intr_handle.fd >= 0) 26742eb4d010SOphir Munk mlx5_intr_callback_unregister(&sh->intr_handle, 26752eb4d010SOphir Munk mlx5_dev_interrupt_handler, sh); 26762eb4d010SOphir Munk #ifdef HAVE_IBV_DEVX_ASYNC 26772eb4d010SOphir Munk if (sh->intr_handle_devx.fd >= 0) 26782eb4d010SOphir Munk rte_intr_callback_unregister(&sh->intr_handle_devx, 26792eb4d010SOphir Munk mlx5_dev_interrupt_handler_devx, sh); 26802eb4d010SOphir Munk if (sh->devx_comp) 26812eb4d010SOphir Munk mlx5_glue->devx_destroy_cmd_comp(sh->devx_comp); 26822eb4d010SOphir Munk #endif 26832eb4d010SOphir Munk } 2684042f5c94SOphir Munk 268573bf9235SOphir Munk /** 268673bf9235SOphir Munk * Read statistics by a named counter. 268773bf9235SOphir Munk * 268873bf9235SOphir Munk * @param[in] priv 268973bf9235SOphir Munk * Pointer to the private device data structure. 269073bf9235SOphir Munk * @param[in] ctr_name 269173bf9235SOphir Munk * Pointer to the name of the statistic counter to read 269273bf9235SOphir Munk * @param[out] stat 269373bf9235SOphir Munk * Pointer to read statistic value. 269473bf9235SOphir Munk * @return 269573bf9235SOphir Munk * 0 on success and stat is valud, 1 if failed to read the value 269673bf9235SOphir Munk * rte_errno is set. 269773bf9235SOphir Munk * 269873bf9235SOphir Munk */ 269973bf9235SOphir Munk int 270073bf9235SOphir Munk mlx5_os_read_dev_stat(struct mlx5_priv *priv, const char *ctr_name, 270173bf9235SOphir Munk uint64_t *stat) 270273bf9235SOphir Munk { 270373bf9235SOphir Munk int fd; 270473bf9235SOphir Munk 270573bf9235SOphir Munk if (priv->sh) { 2706e6988afdSMatan Azrad if (priv->q_counters != NULL && 2707e6988afdSMatan Azrad strcmp(ctr_name, "out_of_buffer") == 0) 2708978a0303SViacheslav Ovsiienko return mlx5_devx_cmd_queue_counter_query 2709978a0303SViacheslav Ovsiienko (priv->q_counters, 0, (uint32_t *)stat); 271073bf9235SOphir Munk MKSTR(path, "%s/ports/%d/hw_counters/%s", 271173bf9235SOphir Munk priv->sh->ibdev_path, 271273bf9235SOphir Munk priv->dev_port, 271373bf9235SOphir Munk ctr_name); 271473bf9235SOphir Munk fd = open(path, O_RDONLY); 2715038e7fc0SShy Shyman /* 2716038e7fc0SShy Shyman * in switchdev the file location is not per port 2717038e7fc0SShy Shyman * but rather in <ibdev_path>/hw_counters/<file_name>. 2718038e7fc0SShy Shyman */ 2719038e7fc0SShy Shyman if (fd == -1) { 2720038e7fc0SShy Shyman MKSTR(path1, "%s/hw_counters/%s", 2721038e7fc0SShy Shyman priv->sh->ibdev_path, 2722038e7fc0SShy Shyman ctr_name); 2723038e7fc0SShy Shyman fd = open(path1, O_RDONLY); 2724038e7fc0SShy Shyman } 272573bf9235SOphir Munk if (fd != -1) { 272673bf9235SOphir Munk char buf[21] = {'\0'}; 272773bf9235SOphir Munk ssize_t n = read(fd, buf, sizeof(buf)); 272873bf9235SOphir Munk 272973bf9235SOphir Munk close(fd); 273073bf9235SOphir Munk if (n != -1) { 273173bf9235SOphir Munk *stat = strtoull(buf, NULL, 10); 273273bf9235SOphir Munk return 0; 273373bf9235SOphir Munk } 273473bf9235SOphir Munk } 273573bf9235SOphir Munk } 273673bf9235SOphir Munk *stat = 0; 273773bf9235SOphir Munk return 1; 273873bf9235SOphir Munk } 273973bf9235SOphir Munk 274073bf9235SOphir Munk /** 2741d5ed8aa9SOphir Munk * Set the reg_mr and dereg_mr call backs 2742d5ed8aa9SOphir Munk * 2743d5ed8aa9SOphir Munk * @param reg_mr_cb[out] 2744d5ed8aa9SOphir Munk * Pointer to reg_mr func 2745d5ed8aa9SOphir Munk * @param dereg_mr_cb[out] 2746d5ed8aa9SOphir Munk * Pointer to dereg_mr func 2747d5ed8aa9SOphir Munk * 2748d5ed8aa9SOphir Munk */ 2749d5ed8aa9SOphir Munk void 2750d5ed8aa9SOphir Munk mlx5_os_set_reg_mr_cb(mlx5_reg_mr_t *reg_mr_cb, 2751d5ed8aa9SOphir Munk mlx5_dereg_mr_t *dereg_mr_cb) 2752d5ed8aa9SOphir Munk { 2753db12615bSOphir Munk *reg_mr_cb = mlx5_mr_verbs_ops.reg_mr; 2754db12615bSOphir Munk *dereg_mr_cb = mlx5_mr_verbs_ops.dereg_mr; 2755d5ed8aa9SOphir Munk } 2756d5ed8aa9SOphir Munk 2757ab27cdd9SOphir Munk /** 2758ab27cdd9SOphir Munk * Remove a MAC address from device 2759ab27cdd9SOphir Munk * 2760ab27cdd9SOphir Munk * @param dev 2761ab27cdd9SOphir Munk * Pointer to Ethernet device structure. 2762ab27cdd9SOphir Munk * @param index 2763ab27cdd9SOphir Munk * MAC address index. 2764ab27cdd9SOphir Munk */ 2765ab27cdd9SOphir Munk void 2766ab27cdd9SOphir Munk mlx5_os_mac_addr_remove(struct rte_eth_dev *dev, uint32_t index) 2767ab27cdd9SOphir Munk { 2768ab27cdd9SOphir Munk struct mlx5_priv *priv = dev->data->dev_private; 2769ab27cdd9SOphir Munk const int vf = priv->config.vf; 2770ab27cdd9SOphir Munk 2771ab27cdd9SOphir Munk if (vf) 2772ab27cdd9SOphir Munk mlx5_nl_mac_addr_remove(priv->nl_socket_route, 2773ab27cdd9SOphir Munk mlx5_ifindex(dev), priv->mac_own, 2774ab27cdd9SOphir Munk &dev->data->mac_addrs[index], index); 2775ab27cdd9SOphir Munk } 2776ab27cdd9SOphir Munk 2777ab27cdd9SOphir Munk /** 2778ab27cdd9SOphir Munk * Adds a MAC address to the device 2779ab27cdd9SOphir Munk * 2780ab27cdd9SOphir Munk * @param dev 2781ab27cdd9SOphir Munk * Pointer to Ethernet device structure. 2782ab27cdd9SOphir Munk * @param mac_addr 2783ab27cdd9SOphir Munk * MAC address to register. 2784ab27cdd9SOphir Munk * @param index 2785ab27cdd9SOphir Munk * MAC address index. 2786ab27cdd9SOphir Munk * 2787ab27cdd9SOphir Munk * @return 2788ab27cdd9SOphir Munk * 0 on success, a negative errno value otherwise 2789ab27cdd9SOphir Munk */ 2790ab27cdd9SOphir Munk int 2791ab27cdd9SOphir Munk mlx5_os_mac_addr_add(struct rte_eth_dev *dev, struct rte_ether_addr *mac, 2792ab27cdd9SOphir Munk uint32_t index) 2793ab27cdd9SOphir Munk { 2794ab27cdd9SOphir Munk struct mlx5_priv *priv = dev->data->dev_private; 2795ab27cdd9SOphir Munk const int vf = priv->config.vf; 2796ab27cdd9SOphir Munk int ret = 0; 2797ab27cdd9SOphir Munk 2798ab27cdd9SOphir Munk if (vf) 2799ab27cdd9SOphir Munk ret = mlx5_nl_mac_addr_add(priv->nl_socket_route, 2800ab27cdd9SOphir Munk mlx5_ifindex(dev), priv->mac_own, 2801ab27cdd9SOphir Munk mac, index); 2802ab27cdd9SOphir Munk return ret; 2803ab27cdd9SOphir Munk } 2804ab27cdd9SOphir Munk 2805ab27cdd9SOphir Munk /** 2806ab27cdd9SOphir Munk * Modify a VF MAC address 2807ab27cdd9SOphir Munk * 2808ab27cdd9SOphir Munk * @param priv 2809ab27cdd9SOphir Munk * Pointer to device private data. 2810ab27cdd9SOphir Munk * @param mac_addr 2811ab27cdd9SOphir Munk * MAC address to modify into. 2812ab27cdd9SOphir Munk * @param iface_idx 2813ab27cdd9SOphir Munk * Net device interface index 2814ab27cdd9SOphir Munk * @param vf_index 2815ab27cdd9SOphir Munk * VF index 2816ab27cdd9SOphir Munk * 2817ab27cdd9SOphir Munk * @return 2818ab27cdd9SOphir Munk * 0 on success, a negative errno value otherwise 2819ab27cdd9SOphir Munk */ 2820ab27cdd9SOphir Munk int 2821ab27cdd9SOphir Munk mlx5_os_vf_mac_addr_modify(struct mlx5_priv *priv, 2822ab27cdd9SOphir Munk unsigned int iface_idx, 2823ab27cdd9SOphir Munk struct rte_ether_addr *mac_addr, 2824ab27cdd9SOphir Munk int vf_index) 2825ab27cdd9SOphir Munk { 2826ab27cdd9SOphir Munk return mlx5_nl_vf_mac_addr_modify 2827ab27cdd9SOphir Munk (priv->nl_socket_route, iface_idx, mac_addr, vf_index); 2828ab27cdd9SOphir Munk } 2829ab27cdd9SOphir Munk 28304d18abd1SOphir Munk /** 28314d18abd1SOphir Munk * Set device promiscuous mode 28324d18abd1SOphir Munk * 28334d18abd1SOphir Munk * @param dev 28344d18abd1SOphir Munk * Pointer to Ethernet device structure. 28354d18abd1SOphir Munk * @param enable 28364d18abd1SOphir Munk * 0 - promiscuous is disabled, otherwise - enabled 28374d18abd1SOphir Munk * 28384d18abd1SOphir Munk * @return 28394d18abd1SOphir Munk * 0 on success, a negative error value otherwise 28404d18abd1SOphir Munk */ 28414d18abd1SOphir Munk int 28424d18abd1SOphir Munk mlx5_os_set_promisc(struct rte_eth_dev *dev, int enable) 28434d18abd1SOphir Munk { 28444d18abd1SOphir Munk struct mlx5_priv *priv = dev->data->dev_private; 28454d18abd1SOphir Munk 28464d18abd1SOphir Munk return mlx5_nl_promisc(priv->nl_socket_route, 28474d18abd1SOphir Munk mlx5_ifindex(dev), !!enable); 28484d18abd1SOphir Munk } 28494d18abd1SOphir Munk 28504d18abd1SOphir Munk /** 28514d18abd1SOphir Munk * Set device promiscuous mode 28524d18abd1SOphir Munk * 28534d18abd1SOphir Munk * @param dev 28544d18abd1SOphir Munk * Pointer to Ethernet device structure. 28554d18abd1SOphir Munk * @param enable 28564d18abd1SOphir Munk * 0 - all multicase is disabled, otherwise - enabled 28574d18abd1SOphir Munk * 28584d18abd1SOphir Munk * @return 28594d18abd1SOphir Munk * 0 on success, a negative error value otherwise 28604d18abd1SOphir Munk */ 28614d18abd1SOphir Munk int 28624d18abd1SOphir Munk mlx5_os_set_allmulti(struct rte_eth_dev *dev, int enable) 28634d18abd1SOphir Munk { 28644d18abd1SOphir Munk struct mlx5_priv *priv = dev->data->dev_private; 28654d18abd1SOphir Munk 28664d18abd1SOphir Munk return mlx5_nl_allmulti(priv->nl_socket_route, 28674d18abd1SOphir Munk mlx5_ifindex(dev), !!enable); 28684d18abd1SOphir Munk } 28694d18abd1SOphir Munk 2870f00f6562SOphir Munk /** 2871f00f6562SOphir Munk * Flush device MAC addresses 2872f00f6562SOphir Munk * 2873f00f6562SOphir Munk * @param dev 2874f00f6562SOphir Munk * Pointer to Ethernet device structure. 2875f00f6562SOphir Munk * 2876f00f6562SOphir Munk */ 2877f00f6562SOphir Munk void 2878f00f6562SOphir Munk mlx5_os_mac_addr_flush(struct rte_eth_dev *dev) 2879f00f6562SOphir Munk { 2880f00f6562SOphir Munk struct mlx5_priv *priv = dev->data->dev_private; 2881f00f6562SOphir Munk 2882f00f6562SOphir Munk mlx5_nl_mac_addr_flush(priv->nl_socket_route, mlx5_ifindex(dev), 2883f00f6562SOphir Munk dev->data->mac_addrs, 2884f00f6562SOphir Munk MLX5_MAX_MAC_ADDRESSES, priv->mac_own); 2885f00f6562SOphir Munk } 2886