xref: /dpdk/drivers/net/mlx5/linux/mlx5_os.c (revision 4dd46d38820e0bf5e74f99b84f4b098d1b7220dd)
1f44b09f9SOphir Munk /* SPDX-License-Identifier: BSD-3-Clause
2f44b09f9SOphir Munk  * Copyright 2015 6WIND S.A.
3f44b09f9SOphir Munk  * Copyright 2020 Mellanox Technologies, Ltd
4f44b09f9SOphir Munk  */
5f44b09f9SOphir Munk 
6f44b09f9SOphir Munk #include <stddef.h>
7f44b09f9SOphir Munk #include <unistd.h>
8f44b09f9SOphir Munk #include <string.h>
9f44b09f9SOphir Munk #include <stdint.h>
10f44b09f9SOphir Munk #include <stdlib.h>
11f44b09f9SOphir Munk #include <errno.h>
12f44b09f9SOphir Munk #include <net/if.h>
13f44b09f9SOphir Munk #include <linux/rtnetlink.h>
1473bf9235SOphir Munk #include <linux/sockios.h>
1573bf9235SOphir Munk #include <linux/ethtool.h>
16f44b09f9SOphir Munk #include <fcntl.h>
17f44b09f9SOphir Munk 
18f44b09f9SOphir Munk #include <rte_malloc.h>
19df96fd0dSBruce Richardson #include <ethdev_driver.h>
20df96fd0dSBruce Richardson #include <ethdev_pci.h>
21f44b09f9SOphir Munk #include <rte_pci.h>
22a04322f6SDavid Marchand #include <bus_driver.h>
231f37cb2bSDavid Marchand #include <bus_pci_driver.h>
24b3f89090SDavid Marchand #include <bus_auxiliary_driver.h>
25f44b09f9SOphir Munk #include <rte_common.h>
26f44b09f9SOphir Munk #include <rte_kvargs.h>
27f44b09f9SOphir Munk #include <rte_rwlock.h>
28f44b09f9SOphir Munk #include <rte_spinlock.h>
29f44b09f9SOphir Munk #include <rte_string_fns.h>
30f44b09f9SOphir Munk #include <rte_alarm.h>
312aba9fc7SOphir Munk #include <rte_eal_paging.h>
32f44b09f9SOphir Munk 
33f44b09f9SOphir Munk #include <mlx5_glue.h>
34f44b09f9SOphir Munk #include <mlx5_devx_cmds.h>
35f44b09f9SOphir Munk #include <mlx5_common.h>
362eb4d010SOphir Munk #include <mlx5_common_mp.h>
37d5ed8aa9SOphir Munk #include <mlx5_common_mr.h>
385522da6bSSuanming Mou #include <mlx5_malloc.h>
39f44b09f9SOphir Munk 
40f44b09f9SOphir Munk #include "mlx5_defs.h"
41f44b09f9SOphir Munk #include "mlx5.h"
42391b8bccSOphir Munk #include "mlx5_common_os.h"
43f44b09f9SOphir Munk #include "mlx5_utils.h"
44f44b09f9SOphir Munk #include "mlx5_rxtx.h"
45151cbe3aSMichael Baum #include "mlx5_rx.h"
46377b69fbSMichael Baum #include "mlx5_tx.h"
47f44b09f9SOphir Munk #include "mlx5_autoconf.h"
48f44b09f9SOphir Munk #include "mlx5_flow.h"
49f44b09f9SOphir Munk #include "rte_pmd_mlx5.h"
504f96d913SOphir Munk #include "mlx5_verbs.h"
51f00f6562SOphir Munk #include "mlx5_nl.h"
526deb19e1SMichael Baum #include "mlx5_devx.h"
53f44b09f9SOphir Munk 
542eb4d010SOphir Munk #ifndef HAVE_IBV_MLX5_MOD_MPW
552eb4d010SOphir Munk #define MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED (1 << 2)
562eb4d010SOphir Munk #define MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW (1 << 3)
572eb4d010SOphir Munk #endif
582eb4d010SOphir Munk 
592eb4d010SOphir Munk #ifndef HAVE_IBV_MLX5_MOD_CQE_128B_COMP
602eb4d010SOphir Munk #define MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP (1 << 4)
612eb4d010SOphir Munk #endif
622eb4d010SOphir Munk 
632e86c4e5SOphir Munk static const char *MZ_MLX5_PMD_SHARED_DATA = "mlx5_pmd_shared_data";
642e86c4e5SOphir Munk 
652e86c4e5SOphir Munk /* Spinlock for mlx5_shared_data allocation. */
662e86c4e5SOphir Munk static rte_spinlock_t mlx5_shared_data_lock = RTE_SPINLOCK_INITIALIZER;
672e86c4e5SOphir Munk 
682e86c4e5SOphir Munk /* Process local data for secondary processes. */
692e86c4e5SOphir Munk static struct mlx5_local_data mlx5_local_data;
702e86c4e5SOphir Munk 
71b4edeaf3SSuanming Mou /* rte flow indexed pool configuration. */
72e38776c3SMaayan Kashani static const struct mlx5_indexed_pool_config default_icfg[] = {
73b4edeaf3SSuanming Mou 	{
74b4edeaf3SSuanming Mou 		.size = sizeof(struct rte_flow),
75b4edeaf3SSuanming Mou 		.trunk_size = 64,
76b4edeaf3SSuanming Mou 		.need_lock = 1,
77b4edeaf3SSuanming Mou 		.release_mem_en = 0,
78b4edeaf3SSuanming Mou 		.malloc = mlx5_malloc,
79b4edeaf3SSuanming Mou 		.free = mlx5_free,
80b4edeaf3SSuanming Mou 		.per_core_cache = 0,
81b4edeaf3SSuanming Mou 		.type = "ctl_flow_ipool",
82b4edeaf3SSuanming Mou 	},
83b4edeaf3SSuanming Mou 	{
84b4edeaf3SSuanming Mou 		.size = sizeof(struct rte_flow),
85b4edeaf3SSuanming Mou 		.trunk_size = 64,
86b4edeaf3SSuanming Mou 		.grow_trunk = 3,
87b4edeaf3SSuanming Mou 		.grow_shift = 2,
88b4edeaf3SSuanming Mou 		.need_lock = 1,
89b4edeaf3SSuanming Mou 		.release_mem_en = 0,
90b4edeaf3SSuanming Mou 		.malloc = mlx5_malloc,
91b4edeaf3SSuanming Mou 		.free = mlx5_free,
92b4edeaf3SSuanming Mou 		.per_core_cache = 1 << 14,
93b4edeaf3SSuanming Mou 		.type = "rte_flow_ipool",
94b4edeaf3SSuanming Mou 	},
95b4edeaf3SSuanming Mou 	{
96b4edeaf3SSuanming Mou 		.size = sizeof(struct rte_flow),
97b4edeaf3SSuanming Mou 		.trunk_size = 64,
98b4edeaf3SSuanming Mou 		.grow_trunk = 3,
99b4edeaf3SSuanming Mou 		.grow_shift = 2,
100b4edeaf3SSuanming Mou 		.need_lock = 1,
101b4edeaf3SSuanming Mou 		.release_mem_en = 0,
102b4edeaf3SSuanming Mou 		.malloc = mlx5_malloc,
103b4edeaf3SSuanming Mou 		.free = mlx5_free,
104b4edeaf3SSuanming Mou 		.per_core_cache = 0,
105b4edeaf3SSuanming Mou 		.type = "mcp_flow_ipool",
106b4edeaf3SSuanming Mou 	},
107b4edeaf3SSuanming Mou };
108b4edeaf3SSuanming Mou 
109f44b09f9SOphir Munk /**
11008d1838fSDekel Peled  * Set the completion channel file descriptor interrupt as non-blocking.
11108d1838fSDekel Peled  *
11208d1838fSDekel Peled  * @param[in] rxq_obj
11308d1838fSDekel Peled  *   Pointer to RQ channel object, which includes the channel fd
11408d1838fSDekel Peled  *
11508d1838fSDekel Peled  * @param[out] fd
1167be78d02SJosh Soref  *   The file descriptor (representing the interrupt) used in this channel.
11708d1838fSDekel Peled  *
11808d1838fSDekel Peled  * @return
11908d1838fSDekel Peled  *   0 on successfully setting the fd to non-blocking, non-zero otherwise.
12008d1838fSDekel Peled  */
12108d1838fSDekel Peled int
12208d1838fSDekel Peled mlx5_os_set_nonblock_channel_fd(int fd)
12308d1838fSDekel Peled {
12408d1838fSDekel Peled 	int flags;
12508d1838fSDekel Peled 
12608d1838fSDekel Peled 	flags = fcntl(fd, F_GETFL);
12708d1838fSDekel Peled 	return fcntl(fd, F_SETFL, flags | O_NONBLOCK);
12808d1838fSDekel Peled }
12908d1838fSDekel Peled 
13008d1838fSDekel Peled /**
131e85f623eSOphir Munk  * Get mlx5 device attributes. The glue function query_device_ex() is called
132e85f623eSOphir Munk  * with out parameter of type 'struct ibv_device_attr_ex *'. Then fill in mlx5
133e85f623eSOphir Munk  * device attributes from the glue out parameter.
134e85f623eSOphir Munk  *
13591d1cfafSMichael Baum  * @param sh
13691d1cfafSMichael Baum  *   Pointer to shared device context.
137e85f623eSOphir Munk  *
138e85f623eSOphir Munk  * @return
1396be4c57aSMichael Baum  *   0 on success, a negative errno value otherwise and rte_errno is set.
140e85f623eSOphir Munk  */
141e85f623eSOphir Munk int
14291d1cfafSMichael Baum mlx5_os_capabilities_prepare(struct mlx5_dev_ctx_shared *sh)
143e85f623eSOphir Munk {
144e85f623eSOphir Munk 	int err;
14587af0d1eSMichael Baum 	struct mlx5_common_device *cdev = sh->cdev;
14687af0d1eSMichael Baum 	struct mlx5_hca_attr *hca_attr = &cdev->config.hca_attr;
14791d1cfafSMichael Baum 	struct ibv_device_attr_ex attr_ex = { .comp_mask = 0 };
14891d1cfafSMichael Baum 	struct mlx5dv_context dv_attr = { .comp_mask = 0 };
149fe46b20cSMichael Baum 
15087af0d1eSMichael Baum 	err = mlx5_glue->query_device_ex(cdev->ctx, NULL, &attr_ex);
1516be4c57aSMichael Baum 	if (err) {
1526be4c57aSMichael Baum 		rte_errno = errno;
1536be4c57aSMichael Baum 		return -rte_errno;
1546be4c57aSMichael Baum 	}
1558f464810SMichael Baum #ifdef HAVE_IBV_MLX5_MOD_SWP
1568f464810SMichael Baum 	dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_SWP;
1578f464810SMichael Baum #endif
1588f464810SMichael Baum #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT
1598f464810SMichael Baum 	dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS;
1608f464810SMichael Baum #endif
1618f464810SMichael Baum #ifdef HAVE_IBV_DEVICE_STRIDING_RQ_SUPPORT
1628f464810SMichael Baum 	dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_STRIDING_RQ;
1638f464810SMichael Baum #endif
1644cbeba6fSSuanming Mou #ifdef HAVE_IBV_DEVICE_ATTR_ESW_MGR_REG_C0
1654cbeba6fSSuanming Mou 	dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_REG_C0;
1664cbeba6fSSuanming Mou #endif
16787af0d1eSMichael Baum 	err = mlx5_glue->dv_query_device(cdev->ctx, &dv_attr);
1686be4c57aSMichael Baum 	if (err) {
1696be4c57aSMichael Baum 		rte_errno = errno;
1706be4c57aSMichael Baum 		return -rte_errno;
1716be4c57aSMichael Baum 	}
17291d1cfafSMichael Baum 	memset(&sh->dev_cap, 0, sizeof(struct mlx5_dev_cap));
17387af0d1eSMichael Baum 	if (mlx5_dev_is_pci(cdev->dev))
17487af0d1eSMichael Baum 		sh->dev_cap.vf = mlx5_dev_is_vf_pci(RTE_DEV_TO_PCI(cdev->dev));
17587af0d1eSMichael Baum 	else
17687af0d1eSMichael Baum 		sh->dev_cap.sf = 1;
17791d1cfafSMichael Baum 	sh->dev_cap.max_qp_wr = attr_ex.orig_attr.max_qp_wr;
17891d1cfafSMichael Baum 	sh->dev_cap.max_sge = attr_ex.orig_attr.max_sge;
17991d1cfafSMichael Baum 	sh->dev_cap.max_cq = attr_ex.orig_attr.max_cq;
18091d1cfafSMichael Baum 	sh->dev_cap.max_qp = attr_ex.orig_attr.max_qp;
18187af0d1eSMichael Baum #ifdef HAVE_MLX5DV_DR_ACTION_DEST_DEVX_TIR
18287af0d1eSMichael Baum 	sh->dev_cap.dest_tir = 1;
18387af0d1eSMichael Baum #endif
18487af0d1eSMichael Baum #if defined(HAVE_IBV_FLOW_DV_SUPPORT) && defined(HAVE_MLX5DV_DR)
18587af0d1eSMichael Baum 	DRV_LOG(DEBUG, "DV flow is supported.");
18687af0d1eSMichael Baum 	sh->dev_cap.dv_flow_en = 1;
18787af0d1eSMichael Baum #endif
18887af0d1eSMichael Baum #ifdef HAVE_MLX5DV_DR_ESWITCH
18987af0d1eSMichael Baum 	if (hca_attr->eswitch_manager && sh->dev_cap.dv_flow_en && sh->esw_mode)
19087af0d1eSMichael Baum 		sh->dev_cap.dv_esw_en = 1;
19187af0d1eSMichael Baum #endif
19287af0d1eSMichael Baum 	/*
19387af0d1eSMichael Baum 	 * Multi-packet send is supported by ConnectX-4 Lx PF as well
19487af0d1eSMichael Baum 	 * as all ConnectX-5 devices.
19587af0d1eSMichael Baum 	 */
19687af0d1eSMichael Baum 	if (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED) {
19787af0d1eSMichael Baum 		if (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW) {
19887af0d1eSMichael Baum 			DRV_LOG(DEBUG, "Enhanced MPW is supported.");
19987af0d1eSMichael Baum 			sh->dev_cap.mps = MLX5_MPW_ENHANCED;
20087af0d1eSMichael Baum 		} else {
20187af0d1eSMichael Baum 			DRV_LOG(DEBUG, "MPW is supported.");
20287af0d1eSMichael Baum 			sh->dev_cap.mps = MLX5_MPW;
20387af0d1eSMichael Baum 		}
20487af0d1eSMichael Baum 	} else {
20587af0d1eSMichael Baum 		DRV_LOG(DEBUG, "MPW isn't supported.");
20687af0d1eSMichael Baum 		sh->dev_cap.mps = MLX5_MPW_DISABLED;
20787af0d1eSMichael Baum 	}
20887af0d1eSMichael Baum #if (RTE_CACHE_LINE_SIZE == 128)
20987af0d1eSMichael Baum 	if (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP)
21087af0d1eSMichael Baum 		sh->dev_cap.cqe_comp = 1;
21187af0d1eSMichael Baum 	DRV_LOG(DEBUG, "Rx CQE 128B compression is %ssupported.",
21287af0d1eSMichael Baum 		sh->dev_cap.cqe_comp ? "" : "not ");
21387af0d1eSMichael Baum #else
21487af0d1eSMichael Baum 	sh->dev_cap.cqe_comp = 1;
21587af0d1eSMichael Baum #endif
21687af0d1eSMichael Baum #ifdef HAVE_IBV_DEVICE_MPLS_SUPPORT
21787af0d1eSMichael Baum 	sh->dev_cap.mpls_en =
21887af0d1eSMichael Baum 		((dv_attr.tunnel_offloads_caps &
21987af0d1eSMichael Baum 		  MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_CW_MPLS_OVER_GRE) &&
22087af0d1eSMichael Baum 		 (dv_attr.tunnel_offloads_caps &
22187af0d1eSMichael Baum 		  MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_CW_MPLS_OVER_UDP));
22287af0d1eSMichael Baum 	DRV_LOG(DEBUG, "MPLS over GRE/UDP tunnel offloading is %ssupported.",
22387af0d1eSMichael Baum 		sh->dev_cap.mpls_en ? "" : "not ");
22487af0d1eSMichael Baum #else
22587af0d1eSMichael Baum 	DRV_LOG(WARNING,
22687af0d1eSMichael Baum 		"MPLS over GRE/UDP tunnel offloading disabled due to old OFED/rdma-core version or firmware configuration");
22787af0d1eSMichael Baum #endif
22887af0d1eSMichael Baum #if defined(HAVE_IBV_WQ_FLAG_RX_END_PADDING)
22987af0d1eSMichael Baum 	sh->dev_cap.hw_padding = !!attr_ex.rx_pad_end_addr_align;
23087af0d1eSMichael Baum #elif defined(HAVE_IBV_WQ_FLAGS_PCI_WRITE_END_PADDING)
23187af0d1eSMichael Baum 	sh->dev_cap.hw_padding = !!(attr_ex.device_cap_flags_ex &
23287af0d1eSMichael Baum 				    IBV_DEVICE_PCI_WRITE_END_PADDING);
23387af0d1eSMichael Baum #endif
23487af0d1eSMichael Baum 	sh->dev_cap.hw_csum =
23587af0d1eSMichael Baum 		!!(attr_ex.device_cap_flags_ex & IBV_DEVICE_RAW_IP_CSUM);
23687af0d1eSMichael Baum 	DRV_LOG(DEBUG, "Checksum offloading is %ssupported.",
23787af0d1eSMichael Baum 		sh->dev_cap.hw_csum ? "" : "not ");
23887af0d1eSMichael Baum 	sh->dev_cap.hw_vlan_strip = !!(attr_ex.raw_packet_caps &
23987af0d1eSMichael Baum 				       IBV_RAW_PACKET_CAP_CVLAN_STRIPPING);
24087af0d1eSMichael Baum 	DRV_LOG(DEBUG, "VLAN stripping is %ssupported.",
24187af0d1eSMichael Baum 		(sh->dev_cap.hw_vlan_strip ? "" : "not "));
24287af0d1eSMichael Baum 	sh->dev_cap.hw_fcs_strip = !!(attr_ex.raw_packet_caps &
24387af0d1eSMichael Baum 				      IBV_RAW_PACKET_CAP_SCATTER_FCS);
24487af0d1eSMichael Baum #if !defined(HAVE_IBV_DEVICE_COUNTERS_SET_V42) && \
24587af0d1eSMichael Baum 	!defined(HAVE_IBV_DEVICE_COUNTERS_SET_V45)
24687af0d1eSMichael Baum 	DRV_LOG(DEBUG, "Counters are not supported.");
24787af0d1eSMichael Baum #endif
24887af0d1eSMichael Baum 	/*
24987af0d1eSMichael Baum 	 * DPDK doesn't support larger/variable indirection tables.
25087af0d1eSMichael Baum 	 * Once DPDK supports it, take max size from device attr.
25187af0d1eSMichael Baum 	 */
25287af0d1eSMichael Baum 	sh->dev_cap.ind_table_max_size =
25387af0d1eSMichael Baum 			RTE_MIN(attr_ex.rss_caps.max_rwq_indirection_table_size,
25487af0d1eSMichael Baum 				(unsigned int)RTE_ETH_RSS_RETA_SIZE_512);
25587af0d1eSMichael Baum 	DRV_LOG(DEBUG, "Maximum Rx indirection table size is %u",
25687af0d1eSMichael Baum 		sh->dev_cap.ind_table_max_size);
25787af0d1eSMichael Baum 	sh->dev_cap.tso = (attr_ex.tso_caps.max_tso > 0 &&
25887af0d1eSMichael Baum 			   (attr_ex.tso_caps.supported_qpts &
25987af0d1eSMichael Baum 			    (1 << IBV_QPT_RAW_PACKET)));
26087af0d1eSMichael Baum 	if (sh->dev_cap.tso)
26187af0d1eSMichael Baum 		sh->dev_cap.tso_max_payload_sz = attr_ex.tso_caps.max_tso;
26291d1cfafSMichael Baum 	strlcpy(sh->dev_cap.fw_ver, attr_ex.orig_attr.fw_ver,
26391d1cfafSMichael Baum 		sizeof(sh->dev_cap.fw_ver));
264e85f623eSOphir Munk #ifdef HAVE_IBV_MLX5_MOD_SWP
26587af0d1eSMichael Baum 	if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_SWP)
26687af0d1eSMichael Baum 		sh->dev_cap.swp = dv_attr.sw_parsing_caps.sw_parsing_offloads &
26787af0d1eSMichael Baum 				  (MLX5_SW_PARSING_CAP |
26887af0d1eSMichael Baum 				   MLX5_SW_PARSING_CSUM_CAP |
26987af0d1eSMichael Baum 				   MLX5_SW_PARSING_TSO_CAP);
27087af0d1eSMichael Baum 	DRV_LOG(DEBUG, "SWP support: %u", sh->dev_cap.swp);
271e85f623eSOphir Munk #endif
2728f464810SMichael Baum #ifdef HAVE_IBV_DEVICE_STRIDING_RQ_SUPPORT
27387af0d1eSMichael Baum 	if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_STRIDING_RQ) {
27487af0d1eSMichael Baum 		struct mlx5dv_striding_rq_caps *strd_rq_caps =
27587af0d1eSMichael Baum 				&dv_attr.striding_rq_caps;
27687af0d1eSMichael Baum 
27787af0d1eSMichael Baum 		sh->dev_cap.mprq.enabled = 1;
27887af0d1eSMichael Baum 		sh->dev_cap.mprq.log_min_stride_size =
27987af0d1eSMichael Baum 			strd_rq_caps->min_single_stride_log_num_of_bytes;
28087af0d1eSMichael Baum 		sh->dev_cap.mprq.log_max_stride_size =
28187af0d1eSMichael Baum 			strd_rq_caps->max_single_stride_log_num_of_bytes;
28287af0d1eSMichael Baum 		sh->dev_cap.mprq.log_min_stride_num =
28387af0d1eSMichael Baum 			strd_rq_caps->min_single_wqe_log_num_of_strides;
28487af0d1eSMichael Baum 		sh->dev_cap.mprq.log_max_stride_num =
28587af0d1eSMichael Baum 			strd_rq_caps->max_single_wqe_log_num_of_strides;
28687af0d1eSMichael Baum 		sh->dev_cap.mprq.log_min_stride_wqe_size =
28787af0d1eSMichael Baum 					cdev->config.devx ?
28887af0d1eSMichael Baum 					hca_attr->log_min_stride_wqe_sz :
28987af0d1eSMichael Baum 					MLX5_MPRQ_LOG_MIN_STRIDE_WQE_SIZE;
29087af0d1eSMichael Baum 		DRV_LOG(DEBUG, "\tmin_single_stride_log_num_of_bytes: %u",
29187af0d1eSMichael Baum 			sh->dev_cap.mprq.log_min_stride_size);
29287af0d1eSMichael Baum 		DRV_LOG(DEBUG, "\tmax_single_stride_log_num_of_bytes: %u",
29387af0d1eSMichael Baum 			sh->dev_cap.mprq.log_max_stride_size);
29487af0d1eSMichael Baum 		DRV_LOG(DEBUG, "\tmin_single_wqe_log_num_of_strides: %u",
29587af0d1eSMichael Baum 			sh->dev_cap.mprq.log_min_stride_num);
29687af0d1eSMichael Baum 		DRV_LOG(DEBUG, "\tmax_single_wqe_log_num_of_strides: %u",
29787af0d1eSMichael Baum 			sh->dev_cap.mprq.log_max_stride_num);
29887af0d1eSMichael Baum 		DRV_LOG(DEBUG, "\tmin_stride_wqe_log_size: %u",
29987af0d1eSMichael Baum 			sh->dev_cap.mprq.log_min_stride_wqe_size);
30087af0d1eSMichael Baum 		DRV_LOG(DEBUG, "\tsupported_qpts: %d",
30187af0d1eSMichael Baum 			strd_rq_caps->supported_qpts);
30287af0d1eSMichael Baum 		DRV_LOG(DEBUG, "Device supports Multi-Packet RQ.");
30387af0d1eSMichael Baum 	}
3048f464810SMichael Baum #endif
305e85f623eSOphir Munk #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT
30687af0d1eSMichael Baum 	if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS) {
30787af0d1eSMichael Baum 		sh->dev_cap.tunnel_en = dv_attr.tunnel_offloads_caps &
30887af0d1eSMichael Baum 					(MLX5_TUNNELED_OFFLOADS_VXLAN_CAP |
30987af0d1eSMichael Baum 					 MLX5_TUNNELED_OFFLOADS_GRE_CAP |
31087af0d1eSMichael Baum 					 MLX5_TUNNELED_OFFLOADS_GENEVE_CAP);
31187af0d1eSMichael Baum 	}
31287af0d1eSMichael Baum 	if (sh->dev_cap.tunnel_en) {
31387af0d1eSMichael Baum 		DRV_LOG(DEBUG, "Tunnel offloading is supported for %s%s%s",
31487af0d1eSMichael Baum 			sh->dev_cap.tunnel_en &
31587af0d1eSMichael Baum 			MLX5_TUNNELED_OFFLOADS_VXLAN_CAP ? "[VXLAN]" : "",
31687af0d1eSMichael Baum 			sh->dev_cap.tunnel_en &
31787af0d1eSMichael Baum 			MLX5_TUNNELED_OFFLOADS_GRE_CAP ? "[GRE]" : "",
31887af0d1eSMichael Baum 			sh->dev_cap.tunnel_en &
31987af0d1eSMichael Baum 			MLX5_TUNNELED_OFFLOADS_GENEVE_CAP ? "[GENEVE]" : "");
32087af0d1eSMichael Baum 	} else {
32187af0d1eSMichael Baum 		DRV_LOG(DEBUG, "Tunnel offloading is not supported.");
32287af0d1eSMichael Baum 	}
32387af0d1eSMichael Baum #else
32487af0d1eSMichael Baum 	DRV_LOG(WARNING,
32587af0d1eSMichael Baum 		"Tunnel offloading disabled due to old OFED/rdma-core version");
326e85f623eSOphir Munk #endif
32787af0d1eSMichael Baum 	if (!sh->cdev->config.devx)
32887af0d1eSMichael Baum 		return 0;
32987af0d1eSMichael Baum 	/* Check capabilities for Packet Pacing. */
33087af0d1eSMichael Baum 	DRV_LOG(DEBUG, "Timestamp counter frequency %u kHz.",
33187af0d1eSMichael Baum 		hca_attr->dev_freq_khz);
33287af0d1eSMichael Baum 	DRV_LOG(DEBUG, "Packet pacing is %ssupported.",
33387af0d1eSMichael Baum 		hca_attr->qos.packet_pacing ? "" : "not ");
33487af0d1eSMichael Baum 	DRV_LOG(DEBUG, "Cross channel ops are %ssupported.",
33587af0d1eSMichael Baum 		hca_attr->cross_channel ? "" : "not ");
33687af0d1eSMichael Baum 	DRV_LOG(DEBUG, "WQE index ignore is %ssupported.",
33787af0d1eSMichael Baum 		hca_attr->wqe_index_ignore ? "" : "not ");
33887af0d1eSMichael Baum 	DRV_LOG(DEBUG, "Non-wire SQ feature is %ssupported.",
33987af0d1eSMichael Baum 		hca_attr->non_wire_sq ? "" : "not ");
34087af0d1eSMichael Baum 	DRV_LOG(DEBUG, "Static WQE SQ feature is %ssupported (%d)",
34187af0d1eSMichael Baum 		hca_attr->log_max_static_sq_wq ? "" : "not ",
34287af0d1eSMichael Baum 		hca_attr->log_max_static_sq_wq);
34387af0d1eSMichael Baum 	DRV_LOG(DEBUG, "WQE rate PP mode is %ssupported.",
34487af0d1eSMichael Baum 		hca_attr->qos.wqe_rate_pp ? "" : "not ");
34587af0d1eSMichael Baum 	sh->dev_cap.txpp_en = hca_attr->qos.packet_pacing;
34687af0d1eSMichael Baum 	if (!hca_attr->cross_channel) {
34787af0d1eSMichael Baum 		DRV_LOG(DEBUG,
34887af0d1eSMichael Baum 			"Cross channel operations are required for packet pacing.");
34987af0d1eSMichael Baum 		sh->dev_cap.txpp_en = 0;
35087af0d1eSMichael Baum 	}
35187af0d1eSMichael Baum 	if (!hca_attr->wqe_index_ignore) {
35287af0d1eSMichael Baum 		DRV_LOG(DEBUG,
35387af0d1eSMichael Baum 			"WQE index ignore feature is required for packet pacing.");
35487af0d1eSMichael Baum 		sh->dev_cap.txpp_en = 0;
35587af0d1eSMichael Baum 	}
35687af0d1eSMichael Baum 	if (!hca_attr->non_wire_sq) {
35787af0d1eSMichael Baum 		DRV_LOG(DEBUG,
35887af0d1eSMichael Baum 			"Non-wire SQ feature is required for packet pacing.");
35987af0d1eSMichael Baum 		sh->dev_cap.txpp_en = 0;
36087af0d1eSMichael Baum 	}
36187af0d1eSMichael Baum 	if (!hca_attr->log_max_static_sq_wq) {
36287af0d1eSMichael Baum 		DRV_LOG(DEBUG,
36387af0d1eSMichael Baum 			"Static WQE SQ feature is required for packet pacing.");
36487af0d1eSMichael Baum 		sh->dev_cap.txpp_en = 0;
36587af0d1eSMichael Baum 	}
36687af0d1eSMichael Baum 	if (!hca_attr->qos.wqe_rate_pp) {
36787af0d1eSMichael Baum 		DRV_LOG(DEBUG,
36887af0d1eSMichael Baum 			"WQE rate mode is required for packet pacing.");
36987af0d1eSMichael Baum 		sh->dev_cap.txpp_en = 0;
37087af0d1eSMichael Baum 	}
37187af0d1eSMichael Baum #ifndef HAVE_MLX5DV_DEVX_UAR_OFFSET
37287af0d1eSMichael Baum 	DRV_LOG(DEBUG,
37387af0d1eSMichael Baum 		"DevX does not provide UAR offset, can't create queues for packet pacing.");
37487af0d1eSMichael Baum 	sh->dev_cap.txpp_en = 0;
37587af0d1eSMichael Baum #endif
37687af0d1eSMichael Baum 	sh->dev_cap.scatter_fcs_w_decap_disable =
37787af0d1eSMichael Baum 					hca_attr->scatter_fcs_w_decap_disable;
37887af0d1eSMichael Baum 	sh->dev_cap.rq_delay_drop_en = hca_attr->rq_delay_drop;
37987af0d1eSMichael Baum 	mlx5_rt_timestamp_config(sh, hca_attr);
3804cbeba6fSSuanming Mou #ifdef HAVE_IBV_DEVICE_ATTR_ESW_MGR_REG_C0
3814cbeba6fSSuanming Mou 	if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_REG_C0) {
3824cbeba6fSSuanming Mou 		sh->dev_cap.esw_info.regc_value = dv_attr.reg_c0.value;
3834cbeba6fSSuanming Mou 		sh->dev_cap.esw_info.regc_mask = dv_attr.reg_c0.mask;
3844cbeba6fSSuanming Mou 	}
3854cbeba6fSSuanming Mou #else
3864cbeba6fSSuanming Mou 	sh->dev_cap.esw_info.regc_value = 0;
3874cbeba6fSSuanming Mou 	sh->dev_cap.esw_info.regc_mask = 0;
3884cbeba6fSSuanming Mou #endif
3896be4c57aSMichael Baum 	return 0;
390e85f623eSOphir Munk }
3912eb4d010SOphir Munk 
3922eb4d010SOphir Munk /**
393630a587bSRongwei Liu  * Detect misc5 support or not
394630a587bSRongwei Liu  *
395630a587bSRongwei Liu  * @param[in] priv
396630a587bSRongwei Liu  *   Device private data pointer
397630a587bSRongwei Liu  */
398630a587bSRongwei Liu #ifdef HAVE_MLX5DV_DR
399630a587bSRongwei Liu static void
400630a587bSRongwei Liu __mlx5_discovery_misc5_cap(struct mlx5_priv *priv)
401630a587bSRongwei Liu {
402630a587bSRongwei Liu #ifdef HAVE_IBV_FLOW_DV_SUPPORT
403630a587bSRongwei Liu 	/* Dummy VxLAN matcher to detect rdma-core misc5 cap
404630a587bSRongwei Liu 	 * Case: IPv4--->UDP--->VxLAN--->vni
405630a587bSRongwei Liu 	 */
406630a587bSRongwei Liu 	void *tbl;
407630a587bSRongwei Liu 	struct mlx5_flow_dv_match_params matcher_mask;
408630a587bSRongwei Liu 	void *match_m;
409630a587bSRongwei Liu 	void *matcher;
410630a587bSRongwei Liu 	void *headers_m;
411630a587bSRongwei Liu 	void *misc5_m;
412630a587bSRongwei Liu 	uint32_t *tunnel_header_m;
413630a587bSRongwei Liu 	struct mlx5dv_flow_matcher_attr dv_attr;
414630a587bSRongwei Liu 
415630a587bSRongwei Liu 	memset(&matcher_mask, 0, sizeof(matcher_mask));
416630a587bSRongwei Liu 	matcher_mask.size = sizeof(matcher_mask.buf);
417630a587bSRongwei Liu 	match_m = matcher_mask.buf;
418630a587bSRongwei Liu 	headers_m = MLX5_ADDR_OF(fte_match_param, match_m, outer_headers);
419630a587bSRongwei Liu 	misc5_m = MLX5_ADDR_OF(fte_match_param,
420630a587bSRongwei Liu 			       match_m, misc_parameters_5);
421630a587bSRongwei Liu 	tunnel_header_m = (uint32_t *)
422630a587bSRongwei Liu 				MLX5_ADDR_OF(fte_match_set_misc5,
423630a587bSRongwei Liu 				misc5_m, tunnel_header_1);
424630a587bSRongwei Liu 	MLX5_SET(fte_match_set_lyr_2_4, headers_m, ip_protocol, 0xff);
425630a587bSRongwei Liu 	MLX5_SET(fte_match_set_lyr_2_4, headers_m, ip_version, 4);
426630a587bSRongwei Liu 	MLX5_SET(fte_match_set_lyr_2_4, headers_m, udp_dport, 0xffff);
427630a587bSRongwei Liu 	*tunnel_header_m = 0xffffff;
428630a587bSRongwei Liu 
429630a587bSRongwei Liu 	tbl = mlx5_glue->dr_create_flow_tbl(priv->sh->rx_domain, 1);
430630a587bSRongwei Liu 	if (!tbl) {
431630a587bSRongwei Liu 		DRV_LOG(INFO, "No SW steering support");
432630a587bSRongwei Liu 		return;
433630a587bSRongwei Liu 	}
434630a587bSRongwei Liu 	dv_attr.type = IBV_FLOW_ATTR_NORMAL,
435630a587bSRongwei Liu 	dv_attr.match_mask = (void *)&matcher_mask,
436630a587bSRongwei Liu 	dv_attr.match_criteria_enable =
437630a587bSRongwei Liu 			(1 << MLX5_MATCH_CRITERIA_ENABLE_OUTER_BIT) |
438630a587bSRongwei Liu 			(1 << MLX5_MATCH_CRITERIA_ENABLE_MISC5_BIT);
439630a587bSRongwei Liu 	dv_attr.priority = 3;
440630a587bSRongwei Liu #ifdef HAVE_MLX5DV_DR_ESWITCH
441630a587bSRongwei Liu 	void *misc2_m;
442a13ec19cSMichael Baum 	if (priv->sh->config.dv_esw_en) {
443630a587bSRongwei Liu 		/* FDB enabled reg_c_0 */
444630a587bSRongwei Liu 		dv_attr.match_criteria_enable |=
445630a587bSRongwei Liu 				(1 << MLX5_MATCH_CRITERIA_ENABLE_MISC2_BIT);
446630a587bSRongwei Liu 		misc2_m = MLX5_ADDR_OF(fte_match_param,
447630a587bSRongwei Liu 				       match_m, misc_parameters_2);
448630a587bSRongwei Liu 		MLX5_SET(fte_match_set_misc2, misc2_m,
449630a587bSRongwei Liu 			 metadata_reg_c_0, 0xffff);
450630a587bSRongwei Liu 	}
451630a587bSRongwei Liu #endif
452ca1418ceSMichael Baum 	matcher = mlx5_glue->dv_create_flow_matcher(priv->sh->cdev->ctx,
453630a587bSRongwei Liu 						    &dv_attr, tbl);
454630a587bSRongwei Liu 	if (matcher) {
455630a587bSRongwei Liu 		priv->sh->misc5_cap = 1;
456630a587bSRongwei Liu 		mlx5_glue->dv_destroy_flow_matcher(matcher);
457630a587bSRongwei Liu 	}
458630a587bSRongwei Liu 	mlx5_glue->dr_destroy_flow_tbl(tbl);
459630a587bSRongwei Liu #else
460630a587bSRongwei Liu 	RTE_SET_USED(priv);
461630a587bSRongwei Liu #endif
462630a587bSRongwei Liu }
463630a587bSRongwei Liu #endif
464630a587bSRongwei Liu 
465630a587bSRongwei Liu /**
4662eb4d010SOphir Munk  * Initialize DR related data within private structure.
4672eb4d010SOphir Munk  * Routine checks the reference counter and does actual
4682eb4d010SOphir Munk  * resources creation/initialization only if counter is zero.
4692eb4d010SOphir Munk  *
47013b5713aSRongwei Liu  * @param[in] eth_dev
47113b5713aSRongwei Liu  *   Pointer to the device.
4722eb4d010SOphir Munk  *
4732eb4d010SOphir Munk  * @return
4742eb4d010SOphir Munk  *   Zero on success, positive error code otherwise.
4752eb4d010SOphir Munk  */
4762eb4d010SOphir Munk static int
47713b5713aSRongwei Liu mlx5_alloc_shared_dr(struct rte_eth_dev *eth_dev)
4782eb4d010SOphir Munk {
47913b5713aSRongwei Liu 	struct mlx5_priv *priv = eth_dev->data->dev_private;
4802eb4d010SOphir Munk 	struct mlx5_dev_ctx_shared *sh = priv->sh;
481961b6774SMatan Azrad 	char s[MLX5_NAME_SIZE] __rte_unused;
48216dbba25SXueming Li 	int err;
4832eb4d010SOphir Munk 
48416dbba25SXueming Li 	MLX5_ASSERT(sh && sh->refcnt);
48516dbba25SXueming Li 	if (sh->refcnt > 1)
48616dbba25SXueming Li 		return 0;
4872eb4d010SOphir Munk 	err = mlx5_alloc_table_hash_list(priv);
4882eb4d010SOphir Munk 	if (err)
489291140c6SSuanming Mou 		goto error;
49049dffadfSBing Zhao 	sh->default_miss_action =
49149dffadfSBing Zhao 			mlx5_glue->dr_create_flow_action_default_miss();
49249dffadfSBing Zhao 	if (!sh->default_miss_action)
49349dffadfSBing Zhao 		DRV_LOG(WARNING, "Default miss action is not supported.");
494291140c6SSuanming Mou 	/* The resources below are only valid with DV support. */
495291140c6SSuanming Mou #ifdef HAVE_IBV_FLOW_DV_SUPPORT
496612b619fSRongwei Liu 	/* Init shared flex parsers list, no need lcore_share */
497612b619fSRongwei Liu 	snprintf(s, sizeof(s), "%s_flex_parsers_list", sh->ibdev_name);
498612b619fSRongwei Liu 	sh->flex_parsers_dv = mlx5_list_create(s, sh, false,
499612b619fSRongwei Liu 					       mlx5_flex_parser_create_cb,
500612b619fSRongwei Liu 					       mlx5_flex_parser_match_cb,
501612b619fSRongwei Liu 					       mlx5_flex_parser_remove_cb,
502612b619fSRongwei Liu 					       mlx5_flex_parser_clone_cb,
503612b619fSRongwei Liu 					       mlx5_flex_parser_clone_free_cb);
504612b619fSRongwei Liu 	if (!sh->flex_parsers_dv)
505612b619fSRongwei Liu 		goto error;
506821a6a5cSBing Zhao 	if (priv->sh->config.dv_flow_en == 2) {
507821a6a5cSBing Zhao 		if (sh->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY &&
508821a6a5cSBing Zhao 		    sh->dv_regc0_mask) {
509821a6a5cSBing Zhao 			/* Reuse DV callback functions. */
510821a6a5cSBing Zhao 			sh->mreg_cp_tbl = mlx5_hlist_create(MLX5_FLOW_MREG_HNAME,
511821a6a5cSBing Zhao 							    MLX5_FLOW_MREG_HTABLE_SZ,
512821a6a5cSBing Zhao 							    false, true, eth_dev,
513821a6a5cSBing Zhao 							    flow_nta_mreg_create_cb,
514821a6a5cSBing Zhao 							    flow_dv_mreg_match_cb,
515821a6a5cSBing Zhao 							    flow_nta_mreg_remove_cb,
516821a6a5cSBing Zhao 							    flow_dv_mreg_clone_cb,
517821a6a5cSBing Zhao 							    flow_dv_mreg_clone_free_cb);
518821a6a5cSBing Zhao 			if (!sh->mreg_cp_tbl) {
519821a6a5cSBing Zhao 				err = ENOMEM;
520821a6a5cSBing Zhao 				goto error;
521821a6a5cSBing Zhao 			}
522821a6a5cSBing Zhao 		}
523612b619fSRongwei Liu 		return 0;
524821a6a5cSBing Zhao 	}
525491b7137SMatan Azrad 	/* Init port id action list. */
526e78e5408SMatan Azrad 	snprintf(s, sizeof(s), "%s_port_id_action_list", sh->ibdev_name);
527d03b7860SSuanming Mou 	sh->port_id_action_list = mlx5_list_create(s, sh, true,
5280fd5f82aSXueming Li 						   flow_dv_port_id_create_cb,
5290fd5f82aSXueming Li 						   flow_dv_port_id_match_cb,
530491b7137SMatan Azrad 						   flow_dv_port_id_remove_cb,
531491b7137SMatan Azrad 						   flow_dv_port_id_clone_cb,
532491b7137SMatan Azrad 						 flow_dv_port_id_clone_free_cb);
533679f46c7SMatan Azrad 	if (!sh->port_id_action_list)
534679f46c7SMatan Azrad 		goto error;
535491b7137SMatan Azrad 	/* Init push vlan action list. */
536e78e5408SMatan Azrad 	snprintf(s, sizeof(s), "%s_push_vlan_action_list", sh->ibdev_name);
537d03b7860SSuanming Mou 	sh->push_vlan_action_list = mlx5_list_create(s, sh, true,
5383422af2aSXueming Li 						    flow_dv_push_vlan_create_cb,
5393422af2aSXueming Li 						    flow_dv_push_vlan_match_cb,
540491b7137SMatan Azrad 						    flow_dv_push_vlan_remove_cb,
541491b7137SMatan Azrad 						    flow_dv_push_vlan_clone_cb,
542491b7137SMatan Azrad 					       flow_dv_push_vlan_clone_free_cb);
543679f46c7SMatan Azrad 	if (!sh->push_vlan_action_list)
544679f46c7SMatan Azrad 		goto error;
545491b7137SMatan Azrad 	/* Init sample action list. */
546e78e5408SMatan Azrad 	snprintf(s, sizeof(s), "%s_sample_action_list", sh->ibdev_name);
547d03b7860SSuanming Mou 	sh->sample_action_list = mlx5_list_create(s, sh, true,
54819784141SSuanming Mou 						  flow_dv_sample_create_cb,
54919784141SSuanming Mou 						  flow_dv_sample_match_cb,
550491b7137SMatan Azrad 						  flow_dv_sample_remove_cb,
551491b7137SMatan Azrad 						  flow_dv_sample_clone_cb,
552491b7137SMatan Azrad 						  flow_dv_sample_clone_free_cb);
553679f46c7SMatan Azrad 	if (!sh->sample_action_list)
554679f46c7SMatan Azrad 		goto error;
555491b7137SMatan Azrad 	/* Init dest array action list. */
556e78e5408SMatan Azrad 	snprintf(s, sizeof(s), "%s_dest_array_list", sh->ibdev_name);
557d03b7860SSuanming Mou 	sh->dest_array_list = mlx5_list_create(s, sh, true,
55819784141SSuanming Mou 					       flow_dv_dest_array_create_cb,
55919784141SSuanming Mou 					       flow_dv_dest_array_match_cb,
560491b7137SMatan Azrad 					       flow_dv_dest_array_remove_cb,
561491b7137SMatan Azrad 					       flow_dv_dest_array_clone_cb,
562491b7137SMatan Azrad 					      flow_dv_dest_array_clone_free_cb);
563679f46c7SMatan Azrad 	if (!sh->dest_array_list)
564679f46c7SMatan Azrad 		goto error;
565612b619fSRongwei Liu #else
566612b619fSRongwei Liu 	if (priv->sh->config.dv_flow_en == 2)
567612b619fSRongwei Liu 		return 0;
568291140c6SSuanming Mou #endif
5692eb4d010SOphir Munk #ifdef HAVE_MLX5DV_DR
5702eb4d010SOphir Munk 	void *domain;
5712eb4d010SOphir Munk 
5722eb4d010SOphir Munk 	/* Reference counter is zero, we should initialize structures. */
573ca1418ceSMichael Baum 	domain = mlx5_glue->dr_create_domain(sh->cdev->ctx,
5742eb4d010SOphir Munk 					     MLX5DV_DR_DOMAIN_TYPE_NIC_RX);
5752eb4d010SOphir Munk 	if (!domain) {
5762eb4d010SOphir Munk 		DRV_LOG(ERR, "ingress mlx5dv_dr_create_domain failed");
5772eb4d010SOphir Munk 		err = errno;
5782eb4d010SOphir Munk 		goto error;
5792eb4d010SOphir Munk 	}
5802eb4d010SOphir Munk 	sh->rx_domain = domain;
581ca1418ceSMichael Baum 	domain = mlx5_glue->dr_create_domain(sh->cdev->ctx,
5822eb4d010SOphir Munk 					     MLX5DV_DR_DOMAIN_TYPE_NIC_TX);
5832eb4d010SOphir Munk 	if (!domain) {
5842eb4d010SOphir Munk 		DRV_LOG(ERR, "egress mlx5dv_dr_create_domain failed");
5852eb4d010SOphir Munk 		err = errno;
5862eb4d010SOphir Munk 		goto error;
5872eb4d010SOphir Munk 	}
5882eb4d010SOphir Munk 	sh->tx_domain = domain;
5892eb4d010SOphir Munk #ifdef HAVE_MLX5DV_DR_ESWITCH
590a13ec19cSMichael Baum 	if (sh->config.dv_esw_en) {
591ca1418ceSMichael Baum 		domain = mlx5_glue->dr_create_domain(sh->cdev->ctx,
592ca1418ceSMichael Baum 						     MLX5DV_DR_DOMAIN_TYPE_FDB);
5932eb4d010SOphir Munk 		if (!domain) {
5942eb4d010SOphir Munk 			DRV_LOG(ERR, "FDB mlx5dv_dr_create_domain failed");
5952eb4d010SOphir Munk 			err = errno;
5962eb4d010SOphir Munk 			goto error;
5972eb4d010SOphir Munk 		}
5982eb4d010SOphir Munk 		sh->fdb_domain = domain;
599da845ae9SViacheslav Ovsiienko 	}
600da845ae9SViacheslav Ovsiienko 	/*
601da845ae9SViacheslav Ovsiienko 	 * The drop action is just some dummy placeholder in rdma-core. It
602da845ae9SViacheslav Ovsiienko 	 * does not belong to domains and has no any attributes, and, can be
603da845ae9SViacheslav Ovsiienko 	 * shared by the entire device.
604da845ae9SViacheslav Ovsiienko 	 */
605da845ae9SViacheslav Ovsiienko 	sh->dr_drop_action = mlx5_glue->dr_create_flow_action_drop();
606da845ae9SViacheslav Ovsiienko 	if (!sh->dr_drop_action) {
607da845ae9SViacheslav Ovsiienko 		DRV_LOG(ERR, "FDB mlx5dv_dr_create_flow_action_drop");
608da845ae9SViacheslav Ovsiienko 		err = errno;
609da845ae9SViacheslav Ovsiienko 		goto error;
6102eb4d010SOphir Munk 	}
61113b5713aSRongwei Liu 
61213b5713aSRongwei Liu 	if (sh->config.dv_flow_en == 1) {
61313b5713aSRongwei Liu 		/* Query availability of metadata reg_c's. */
61413b5713aSRongwei Liu 		if (!priv->sh->metadata_regc_check_flag) {
61513b5713aSRongwei Liu 			err = mlx5_flow_discover_mreg_c(eth_dev);
61613b5713aSRongwei Liu 			if (err < 0) {
61713b5713aSRongwei Liu 				err = -err;
61813b5713aSRongwei Liu 				goto error;
61913b5713aSRongwei Liu 			}
62013b5713aSRongwei Liu 		}
62113b5713aSRongwei Liu 		if (!mlx5_flow_ext_mreg_supported(eth_dev)) {
62213b5713aSRongwei Liu 			DRV_LOG(DEBUG,
62313b5713aSRongwei Liu 				"port %u extensive metadata register is not supported",
62413b5713aSRongwei Liu 				eth_dev->data->port_id);
62513b5713aSRongwei Liu 			if (sh->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY) {
62613b5713aSRongwei Liu 				DRV_LOG(ERR, "metadata mode %u is not supported "
62713b5713aSRongwei Liu 					     "(no metadata registers available)",
62813b5713aSRongwei Liu 					     sh->config.dv_xmeta_en);
62913b5713aSRongwei Liu 				err = ENOTSUP;
63013b5713aSRongwei Liu 				goto error;
63113b5713aSRongwei Liu 			}
63213b5713aSRongwei Liu 		}
63313b5713aSRongwei Liu 		if (sh->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY &&
63413b5713aSRongwei Liu 		    mlx5_flow_ext_mreg_supported(eth_dev) && sh->dv_regc0_mask) {
63513b5713aSRongwei Liu 			sh->mreg_cp_tbl = mlx5_hlist_create(MLX5_FLOW_MREG_HNAME,
63613b5713aSRongwei Liu 							    MLX5_FLOW_MREG_HTABLE_SZ,
63713b5713aSRongwei Liu 							    false, true, eth_dev,
63813b5713aSRongwei Liu 							    flow_dv_mreg_create_cb,
63913b5713aSRongwei Liu 							    flow_dv_mreg_match_cb,
64013b5713aSRongwei Liu 							    flow_dv_mreg_remove_cb,
64113b5713aSRongwei Liu 							    flow_dv_mreg_clone_cb,
64213b5713aSRongwei Liu 							    flow_dv_mreg_clone_free_cb);
64313b5713aSRongwei Liu 			if (!sh->mreg_cp_tbl) {
64413b5713aSRongwei Liu 				err = ENOMEM;
64513b5713aSRongwei Liu 				goto error;
64613b5713aSRongwei Liu 			}
64713b5713aSRongwei Liu 		}
64813b5713aSRongwei Liu 	}
6492eb4d010SOphir Munk #endif
650a13ec19cSMichael Baum 	if (!sh->tunnel_hub && sh->config.dv_miss_info)
6514ec6360dSGregory Etelson 		err = mlx5_alloc_tunnel_hub(sh);
6524ec6360dSGregory Etelson 	if (err) {
6534ec6360dSGregory Etelson 		DRV_LOG(ERR, "mlx5_alloc_tunnel_hub failed err=%d", err);
6544ec6360dSGregory Etelson 		goto error;
6554ec6360dSGregory Etelson 	}
656a13ec19cSMichael Baum 	if (sh->config.reclaim_mode == MLX5_RCM_AGGR) {
6572eb4d010SOphir Munk 		mlx5_glue->dr_reclaim_domain_memory(sh->rx_domain, 1);
6582eb4d010SOphir Munk 		mlx5_glue->dr_reclaim_domain_memory(sh->tx_domain, 1);
6592eb4d010SOphir Munk 		if (sh->fdb_domain)
6602eb4d010SOphir Munk 			mlx5_glue->dr_reclaim_domain_memory(sh->fdb_domain, 1);
6612eb4d010SOphir Munk 	}
6622eb4d010SOphir Munk 	sh->pop_vlan_action = mlx5_glue->dr_create_flow_action_pop_vlan();
663a13ec19cSMichael Baum 	if (!sh->config.allow_duplicate_pattern) {
664e39226bdSJiawei Wang #ifndef HAVE_MLX5_DR_ALLOW_DUPLICATE
665e39226bdSJiawei Wang 		DRV_LOG(WARNING, "Disallow duplicate pattern is not supported - maybe old rdma-core version?");
666e39226bdSJiawei Wang #endif
667e39226bdSJiawei Wang 		mlx5_glue->dr_allow_duplicate_rules(sh->rx_domain, 0);
668e39226bdSJiawei Wang 		mlx5_glue->dr_allow_duplicate_rules(sh->tx_domain, 0);
669e39226bdSJiawei Wang 		if (sh->fdb_domain)
670e39226bdSJiawei Wang 			mlx5_glue->dr_allow_duplicate_rules(sh->fdb_domain, 0);
671e39226bdSJiawei Wang 	}
672630a587bSRongwei Liu 
673630a587bSRongwei Liu 	__mlx5_discovery_misc5_cap(priv);
6742eb4d010SOphir Munk #endif /* HAVE_MLX5DV_DR */
67509c25553SXueming Li 	LIST_INIT(&sh->shared_rxqs);
6762eb4d010SOphir Munk 	return 0;
6772eb4d010SOphir Munk error:
6782eb4d010SOphir Munk 	/* Rollback the created objects. */
6792eb4d010SOphir Munk 	if (sh->rx_domain) {
6802eb4d010SOphir Munk 		mlx5_glue->dr_destroy_domain(sh->rx_domain);
6812eb4d010SOphir Munk 		sh->rx_domain = NULL;
6822eb4d010SOphir Munk 	}
6832eb4d010SOphir Munk 	if (sh->tx_domain) {
6842eb4d010SOphir Munk 		mlx5_glue->dr_destroy_domain(sh->tx_domain);
6852eb4d010SOphir Munk 		sh->tx_domain = NULL;
6862eb4d010SOphir Munk 	}
6872eb4d010SOphir Munk 	if (sh->fdb_domain) {
6882eb4d010SOphir Munk 		mlx5_glue->dr_destroy_domain(sh->fdb_domain);
6892eb4d010SOphir Munk 		sh->fdb_domain = NULL;
6902eb4d010SOphir Munk 	}
691da845ae9SViacheslav Ovsiienko 	if (sh->dr_drop_action) {
692da845ae9SViacheslav Ovsiienko 		mlx5_glue->destroy_flow_action(sh->dr_drop_action);
693da845ae9SViacheslav Ovsiienko 		sh->dr_drop_action = NULL;
6942eb4d010SOphir Munk 	}
6952eb4d010SOphir Munk 	if (sh->pop_vlan_action) {
6962eb4d010SOphir Munk 		mlx5_glue->destroy_flow_action(sh->pop_vlan_action);
6972eb4d010SOphir Munk 		sh->pop_vlan_action = NULL;
6982eb4d010SOphir Munk 	}
699bf615b07SSuanming Mou 	if (sh->encaps_decaps) {
700e69a5922SXueming Li 		mlx5_hlist_destroy(sh->encaps_decaps);
701bf615b07SSuanming Mou 		sh->encaps_decaps = NULL;
702bf615b07SSuanming Mou 	}
7033fe88961SSuanming Mou 	if (sh->modify_cmds) {
704e69a5922SXueming Li 		mlx5_hlist_destroy(sh->modify_cmds);
7053fe88961SSuanming Mou 		sh->modify_cmds = NULL;
7063fe88961SSuanming Mou 	}
7072eb4d010SOphir Munk 	if (sh->tag_table) {
7082eb4d010SOphir Munk 		/* tags should be destroyed with flow before. */
709e69a5922SXueming Li 		mlx5_hlist_destroy(sh->tag_table);
7102eb4d010SOphir Munk 		sh->tag_table = NULL;
7112eb4d010SOphir Munk 	}
7124ec6360dSGregory Etelson 	if (sh->tunnel_hub) {
7134ec6360dSGregory Etelson 		mlx5_release_tunnel_hub(sh, priv->dev_port);
7144ec6360dSGregory Etelson 		sh->tunnel_hub = NULL;
7154ec6360dSGregory Etelson 	}
7162eb4d010SOphir Munk 	mlx5_free_table_hash_list(priv);
717679f46c7SMatan Azrad 	if (sh->port_id_action_list) {
718679f46c7SMatan Azrad 		mlx5_list_destroy(sh->port_id_action_list);
719679f46c7SMatan Azrad 		sh->port_id_action_list = NULL;
720679f46c7SMatan Azrad 	}
721679f46c7SMatan Azrad 	if (sh->push_vlan_action_list) {
722679f46c7SMatan Azrad 		mlx5_list_destroy(sh->push_vlan_action_list);
723679f46c7SMatan Azrad 		sh->push_vlan_action_list = NULL;
724679f46c7SMatan Azrad 	}
725679f46c7SMatan Azrad 	if (sh->sample_action_list) {
726679f46c7SMatan Azrad 		mlx5_list_destroy(sh->sample_action_list);
727679f46c7SMatan Azrad 		sh->sample_action_list = NULL;
728679f46c7SMatan Azrad 	}
729679f46c7SMatan Azrad 	if (sh->dest_array_list) {
730679f46c7SMatan Azrad 		mlx5_list_destroy(sh->dest_array_list);
731679f46c7SMatan Azrad 		sh->dest_array_list = NULL;
732679f46c7SMatan Azrad 	}
73313b5713aSRongwei Liu 	if (sh->mreg_cp_tbl) {
73413b5713aSRongwei Liu 		mlx5_hlist_destroy(sh->mreg_cp_tbl);
73513b5713aSRongwei Liu 		sh->mreg_cp_tbl = NULL;
73613b5713aSRongwei Liu 	}
7372eb4d010SOphir Munk 	return err;
7382eb4d010SOphir Munk }
7392eb4d010SOphir Munk 
7402eb4d010SOphir Munk /**
7412eb4d010SOphir Munk  * Destroy DR related data within private structure.
7422eb4d010SOphir Munk  *
7432eb4d010SOphir Munk  * @param[in] priv
7442eb4d010SOphir Munk  *   Pointer to the private device data structure.
7452eb4d010SOphir Munk  */
7462eb4d010SOphir Munk void
7472eb4d010SOphir Munk mlx5_os_free_shared_dr(struct mlx5_priv *priv)
7482eb4d010SOphir Munk {
74916dbba25SXueming Li 	struct mlx5_dev_ctx_shared *sh = priv->sh;
750b2cd3918SJiawei Wang #ifdef HAVE_MLX5DV_DR
751b2cd3918SJiawei Wang 	int i;
752b2cd3918SJiawei Wang #endif
7532eb4d010SOphir Munk 
75416dbba25SXueming Li 	MLX5_ASSERT(sh && sh->refcnt);
75516dbba25SXueming Li 	if (sh->refcnt > 1)
7562eb4d010SOphir Munk 		return;
75709c25553SXueming Li 	MLX5_ASSERT(LIST_EMPTY(&sh->shared_rxqs));
7582eb4d010SOphir Munk #ifdef HAVE_MLX5DV_DR
7592eb4d010SOphir Munk 	if (sh->rx_domain) {
7602eb4d010SOphir Munk 		mlx5_glue->dr_destroy_domain(sh->rx_domain);
7612eb4d010SOphir Munk 		sh->rx_domain = NULL;
7622eb4d010SOphir Munk 	}
7632eb4d010SOphir Munk 	if (sh->tx_domain) {
7642eb4d010SOphir Munk 		mlx5_glue->dr_destroy_domain(sh->tx_domain);
7652eb4d010SOphir Munk 		sh->tx_domain = NULL;
7662eb4d010SOphir Munk 	}
7672eb4d010SOphir Munk #ifdef HAVE_MLX5DV_DR_ESWITCH
7682eb4d010SOphir Munk 	if (sh->fdb_domain) {
7692eb4d010SOphir Munk 		mlx5_glue->dr_destroy_domain(sh->fdb_domain);
7702eb4d010SOphir Munk 		sh->fdb_domain = NULL;
7712eb4d010SOphir Munk 	}
772da845ae9SViacheslav Ovsiienko 	if (sh->dr_drop_action) {
773da845ae9SViacheslav Ovsiienko 		mlx5_glue->destroy_flow_action(sh->dr_drop_action);
774da845ae9SViacheslav Ovsiienko 		sh->dr_drop_action = NULL;
7752eb4d010SOphir Munk 	}
7762eb4d010SOphir Munk #endif
7772eb4d010SOphir Munk 	if (sh->pop_vlan_action) {
7782eb4d010SOphir Munk 		mlx5_glue->destroy_flow_action(sh->pop_vlan_action);
7792eb4d010SOphir Munk 		sh->pop_vlan_action = NULL;
7802eb4d010SOphir Munk 	}
781b2cd3918SJiawei Wang 	for (i = 0; i < MLX5DR_TABLE_TYPE_MAX; i++) {
782b2cd3918SJiawei Wang 		if (sh->send_to_kernel_action[i].action) {
783b2cd3918SJiawei Wang 			void *action = sh->send_to_kernel_action[i].action;
784f31a141eSMichael Savisko 
785f31a141eSMichael Savisko 			mlx5_glue->destroy_flow_action(action);
786b2cd3918SJiawei Wang 			sh->send_to_kernel_action[i].action = NULL;
787f31a141eSMichael Savisko 		}
788b2cd3918SJiawei Wang 		if (sh->send_to_kernel_action[i].tbl) {
789f31a141eSMichael Savisko 			struct mlx5_flow_tbl_resource *tbl =
790b2cd3918SJiawei Wang 					sh->send_to_kernel_action[i].tbl;
791f31a141eSMichael Savisko 
792f31a141eSMichael Savisko 			flow_dv_tbl_resource_release(sh, tbl);
793b2cd3918SJiawei Wang 			sh->send_to_kernel_action[i].tbl = NULL;
794b2cd3918SJiawei Wang 		}
795f31a141eSMichael Savisko 	}
7962eb4d010SOphir Munk #endif /* HAVE_MLX5DV_DR */
797b80726dcSSuanming Mou 	if (sh->default_miss_action)
798b80726dcSSuanming Mou 		mlx5_glue->destroy_flow_action
799b80726dcSSuanming Mou 				(sh->default_miss_action);
800bf615b07SSuanming Mou 	if (sh->encaps_decaps) {
801e69a5922SXueming Li 		mlx5_hlist_destroy(sh->encaps_decaps);
802bf615b07SSuanming Mou 		sh->encaps_decaps = NULL;
803bf615b07SSuanming Mou 	}
8043fe88961SSuanming Mou 	if (sh->modify_cmds) {
805e69a5922SXueming Li 		mlx5_hlist_destroy(sh->modify_cmds);
8063fe88961SSuanming Mou 		sh->modify_cmds = NULL;
8073fe88961SSuanming Mou 	}
8082eb4d010SOphir Munk 	if (sh->tag_table) {
8092eb4d010SOphir Munk 		/* tags should be destroyed with flow before. */
810e69a5922SXueming Li 		mlx5_hlist_destroy(sh->tag_table);
8112eb4d010SOphir Munk 		sh->tag_table = NULL;
8122eb4d010SOphir Munk 	}
8134ec6360dSGregory Etelson 	if (sh->tunnel_hub) {
8144ec6360dSGregory Etelson 		mlx5_release_tunnel_hub(sh, priv->dev_port);
8154ec6360dSGregory Etelson 		sh->tunnel_hub = NULL;
8164ec6360dSGregory Etelson 	}
8172eb4d010SOphir Munk 	mlx5_free_table_hash_list(priv);
818679f46c7SMatan Azrad 	if (sh->port_id_action_list) {
819679f46c7SMatan Azrad 		mlx5_list_destroy(sh->port_id_action_list);
820679f46c7SMatan Azrad 		sh->port_id_action_list = NULL;
821679f46c7SMatan Azrad 	}
822679f46c7SMatan Azrad 	if (sh->push_vlan_action_list) {
823679f46c7SMatan Azrad 		mlx5_list_destroy(sh->push_vlan_action_list);
824679f46c7SMatan Azrad 		sh->push_vlan_action_list = NULL;
825679f46c7SMatan Azrad 	}
826679f46c7SMatan Azrad 	if (sh->sample_action_list) {
827679f46c7SMatan Azrad 		mlx5_list_destroy(sh->sample_action_list);
828679f46c7SMatan Azrad 		sh->sample_action_list = NULL;
829679f46c7SMatan Azrad 	}
830679f46c7SMatan Azrad 	if (sh->dest_array_list) {
831679f46c7SMatan Azrad 		mlx5_list_destroy(sh->dest_array_list);
832679f46c7SMatan Azrad 		sh->dest_array_list = NULL;
833679f46c7SMatan Azrad 	}
83413b5713aSRongwei Liu 	if (sh->mreg_cp_tbl) {
83513b5713aSRongwei Liu 		mlx5_hlist_destroy(sh->mreg_cp_tbl);
83613b5713aSRongwei Liu 		sh->mreg_cp_tbl = NULL;
83713b5713aSRongwei Liu 	}
8382eb4d010SOphir Munk }
8392eb4d010SOphir Munk 
8402eb4d010SOphir Munk /**
8412e86c4e5SOphir Munk  * Initialize shared data between primary and secondary process.
8422e86c4e5SOphir Munk  *
8432e86c4e5SOphir Munk  * A memzone is reserved by primary process and secondary processes attach to
8442e86c4e5SOphir Munk  * the memzone.
8452e86c4e5SOphir Munk  *
8462e86c4e5SOphir Munk  * @return
8472e86c4e5SOphir Munk  *   0 on success, a negative errno value otherwise and rte_errno is set.
8482e86c4e5SOphir Munk  */
8492e86c4e5SOphir Munk static int
8502e86c4e5SOphir Munk mlx5_init_shared_data(void)
8512e86c4e5SOphir Munk {
8522e86c4e5SOphir Munk 	const struct rte_memzone *mz;
8532e86c4e5SOphir Munk 	int ret = 0;
8542e86c4e5SOphir Munk 
8552e86c4e5SOphir Munk 	rte_spinlock_lock(&mlx5_shared_data_lock);
8562e86c4e5SOphir Munk 	if (mlx5_shared_data == NULL) {
8572e86c4e5SOphir Munk 		if (rte_eal_process_type() == RTE_PROC_PRIMARY) {
8582e86c4e5SOphir Munk 			/* Allocate shared memory. */
8592e86c4e5SOphir Munk 			mz = rte_memzone_reserve(MZ_MLX5_PMD_SHARED_DATA,
8602e86c4e5SOphir Munk 						 sizeof(*mlx5_shared_data),
8612e86c4e5SOphir Munk 						 SOCKET_ID_ANY, 0);
8622e86c4e5SOphir Munk 			if (mz == NULL) {
8632e86c4e5SOphir Munk 				DRV_LOG(ERR,
8642e86c4e5SOphir Munk 					"Cannot allocate mlx5 shared data");
8652e86c4e5SOphir Munk 				ret = -rte_errno;
8662e86c4e5SOphir Munk 				goto error;
8672e86c4e5SOphir Munk 			}
8682e86c4e5SOphir Munk 			mlx5_shared_data = mz->addr;
8692e86c4e5SOphir Munk 			memset(mlx5_shared_data, 0, sizeof(*mlx5_shared_data));
8702e86c4e5SOphir Munk 			rte_spinlock_init(&mlx5_shared_data->lock);
8712e86c4e5SOphir Munk 		} else {
8722e86c4e5SOphir Munk 			/* Lookup allocated shared memory. */
8732e86c4e5SOphir Munk 			mz = rte_memzone_lookup(MZ_MLX5_PMD_SHARED_DATA);
8742e86c4e5SOphir Munk 			if (mz == NULL) {
8752e86c4e5SOphir Munk 				DRV_LOG(ERR,
8762e86c4e5SOphir Munk 					"Cannot attach mlx5 shared data");
8772e86c4e5SOphir Munk 				ret = -rte_errno;
8782e86c4e5SOphir Munk 				goto error;
8792e86c4e5SOphir Munk 			}
8802e86c4e5SOphir Munk 			mlx5_shared_data = mz->addr;
8812e86c4e5SOphir Munk 			memset(&mlx5_local_data, 0, sizeof(mlx5_local_data));
8822e86c4e5SOphir Munk 		}
8832e86c4e5SOphir Munk 	}
8842e86c4e5SOphir Munk error:
8852e86c4e5SOphir Munk 	rte_spinlock_unlock(&mlx5_shared_data_lock);
8862e86c4e5SOphir Munk 	return ret;
8872e86c4e5SOphir Munk }
8882e86c4e5SOphir Munk 
8892e86c4e5SOphir Munk /**
8902e86c4e5SOphir Munk  * PMD global initialization.
8912e86c4e5SOphir Munk  *
8922e86c4e5SOphir Munk  * Independent from individual device, this function initializes global
8932e86c4e5SOphir Munk  * per-PMD data structures distinguishing primary and secondary processes.
8942e86c4e5SOphir Munk  * Hence, each initialization is called once per a process.
8952e86c4e5SOphir Munk  *
8962e86c4e5SOphir Munk  * @return
8972e86c4e5SOphir Munk  *   0 on success, a negative errno value otherwise and rte_errno is set.
8982e86c4e5SOphir Munk  */
8992e86c4e5SOphir Munk static int
9002e86c4e5SOphir Munk mlx5_init_once(void)
9012e86c4e5SOphir Munk {
9022e86c4e5SOphir Munk 	struct mlx5_shared_data *sd;
9032e86c4e5SOphir Munk 	struct mlx5_local_data *ld = &mlx5_local_data;
9042e86c4e5SOphir Munk 	int ret = 0;
9052e86c4e5SOphir Munk 
9062e86c4e5SOphir Munk 	if (mlx5_init_shared_data())
9072e86c4e5SOphir Munk 		return -rte_errno;
9082e86c4e5SOphir Munk 	sd = mlx5_shared_data;
9092e86c4e5SOphir Munk 	MLX5_ASSERT(sd);
9102e86c4e5SOphir Munk 	rte_spinlock_lock(&sd->lock);
9112e86c4e5SOphir Munk 	switch (rte_eal_process_type()) {
9122e86c4e5SOphir Munk 	case RTE_PROC_PRIMARY:
9132e86c4e5SOphir Munk 		if (sd->init_done)
9142e86c4e5SOphir Munk 			break;
9152e86c4e5SOphir Munk 		ret = mlx5_mp_init_primary(MLX5_MP_NAME,
9162e86c4e5SOphir Munk 					   mlx5_mp_os_primary_handle);
9172e86c4e5SOphir Munk 		if (ret)
9182e86c4e5SOphir Munk 			goto out;
9192e86c4e5SOphir Munk 		sd->init_done = true;
9202e86c4e5SOphir Munk 		break;
9212e86c4e5SOphir Munk 	case RTE_PROC_SECONDARY:
9222e86c4e5SOphir Munk 		if (ld->init_done)
9232e86c4e5SOphir Munk 			break;
9242e86c4e5SOphir Munk 		ret = mlx5_mp_init_secondary(MLX5_MP_NAME,
9252e86c4e5SOphir Munk 					     mlx5_mp_os_secondary_handle);
9262e86c4e5SOphir Munk 		if (ret)
9272e86c4e5SOphir Munk 			goto out;
9282e86c4e5SOphir Munk 		++sd->secondary_cnt;
9292e86c4e5SOphir Munk 		ld->init_done = true;
9302e86c4e5SOphir Munk 		break;
9312e86c4e5SOphir Munk 	default:
9322e86c4e5SOphir Munk 		break;
9332e86c4e5SOphir Munk 	}
9342e86c4e5SOphir Munk out:
9352e86c4e5SOphir Munk 	rte_spinlock_unlock(&sd->lock);
9362e86c4e5SOphir Munk 	return ret;
9372e86c4e5SOphir Munk }
9382e86c4e5SOphir Munk 
9392e86c4e5SOphir Munk /**
94045633c46SSuanming Mou  * DR flow drop action support detect.
94145633c46SSuanming Mou  *
94245633c46SSuanming Mou  * @param dev
94345633c46SSuanming Mou  *   Pointer to rte_eth_dev structure.
94445633c46SSuanming Mou  *
94545633c46SSuanming Mou  */
94645633c46SSuanming Mou static void
94745633c46SSuanming Mou mlx5_flow_drop_action_config(struct rte_eth_dev *dev __rte_unused)
94845633c46SSuanming Mou {
94945633c46SSuanming Mou #ifdef HAVE_MLX5DV_DR
95045633c46SSuanming Mou 	struct mlx5_priv *priv = dev->data->dev_private;
95145633c46SSuanming Mou 
952a13ec19cSMichael Baum 	if (!priv->sh->config.dv_flow_en || !priv->sh->dr_drop_action)
95345633c46SSuanming Mou 		return;
95445633c46SSuanming Mou 	/**
95545633c46SSuanming Mou 	 * DR supports drop action placeholder when it is supported;
95645633c46SSuanming Mou 	 * otherwise, use the queue drop action.
95745633c46SSuanming Mou 	 */
9583c4338a4SJiawei Wang 	if (!priv->sh->drop_action_check_flag) {
9593c4338a4SJiawei Wang 		if (!mlx5_flow_discover_dr_action_support(dev))
960c1f0cdaeSDariusz Sosnowski 			priv->sh->dr_root_drop_action_en = 1;
9613c4338a4SJiawei Wang 		priv->sh->drop_action_check_flag = 1;
9623c4338a4SJiawei Wang 	}
963c1f0cdaeSDariusz Sosnowski 	if (priv->sh->dr_root_drop_action_en)
96445633c46SSuanming Mou 		priv->root_drop_action = priv->sh->dr_drop_action;
9653c4338a4SJiawei Wang 	else
9663c4338a4SJiawei Wang 		priv->root_drop_action = priv->drop_queue.hrxq->action;
96745633c46SSuanming Mou #endif
96845633c46SSuanming Mou }
96945633c46SSuanming Mou 
970e6988afdSMatan Azrad static void
971e6988afdSMatan Azrad mlx5_queue_counter_id_prepare(struct rte_eth_dev *dev)
972e6988afdSMatan Azrad {
973e6988afdSMatan Azrad 	struct mlx5_priv *priv = dev->data->dev_private;
974ca1418ceSMichael Baum 	void *ctx = priv->sh->cdev->ctx;
975e6988afdSMatan Azrad 
976e6988afdSMatan Azrad 	priv->q_counters = mlx5_devx_cmd_queue_counter_alloc(ctx);
977e6988afdSMatan Azrad 	if (!priv->q_counters) {
978e6988afdSMatan Azrad 		struct ibv_cq *cq = mlx5_glue->create_cq(ctx, 1, NULL, NULL, 0);
979e6988afdSMatan Azrad 		struct ibv_wq *wq;
980e6988afdSMatan Azrad 
981e6988afdSMatan Azrad 		DRV_LOG(DEBUG, "Port %d queue counter object cannot be created "
982e6988afdSMatan Azrad 			"by DevX - fall-back to use the kernel driver global "
983e6988afdSMatan Azrad 			"queue counter.", dev->data->port_id);
984cd00dce6SShani Peretz 		priv->q_counters_allocation_failure = 1;
985cd00dce6SShani Peretz 
986e6988afdSMatan Azrad 		/* Create WQ by kernel and query its queue counter ID. */
987e6988afdSMatan Azrad 		if (cq) {
988e6988afdSMatan Azrad 			wq = mlx5_glue->create_wq(ctx,
989e6988afdSMatan Azrad 						  &(struct ibv_wq_init_attr){
990e6988afdSMatan Azrad 						    .wq_type = IBV_WQT_RQ,
991e6988afdSMatan Azrad 						    .max_wr = 1,
992e6988afdSMatan Azrad 						    .max_sge = 1,
993e35ccf24SMichael Baum 						    .pd = priv->sh->cdev->pd,
994e6988afdSMatan Azrad 						    .cq = cq,
995e6988afdSMatan Azrad 						});
996e6988afdSMatan Azrad 			if (wq) {
997e6988afdSMatan Azrad 				/* Counter is assigned only on RDY state. */
998e6988afdSMatan Azrad 				int ret = mlx5_glue->modify_wq(wq,
999e6988afdSMatan Azrad 						 &(struct ibv_wq_attr){
1000e6988afdSMatan Azrad 						 .attr_mask = IBV_WQ_ATTR_STATE,
1001e6988afdSMatan Azrad 						 .wq_state = IBV_WQS_RDY,
1002e6988afdSMatan Azrad 						});
1003e6988afdSMatan Azrad 
1004e6988afdSMatan Azrad 				if (ret == 0)
1005e6988afdSMatan Azrad 					mlx5_devx_cmd_wq_query(wq,
1006e6988afdSMatan Azrad 							 &priv->counter_set_id);
1007e6988afdSMatan Azrad 				claim_zero(mlx5_glue->destroy_wq(wq));
1008e6988afdSMatan Azrad 			}
1009e6988afdSMatan Azrad 			claim_zero(mlx5_glue->destroy_cq(cq));
1010e6988afdSMatan Azrad 		}
1011e6988afdSMatan Azrad 	} else {
1012e6988afdSMatan Azrad 		priv->counter_set_id = priv->q_counters->id;
1013e6988afdSMatan Azrad 	}
1014e6988afdSMatan Azrad 	if (priv->counter_set_id == 0)
1015e6988afdSMatan Azrad 		DRV_LOG(INFO, "Part of the port %d statistics will not be "
1016e6988afdSMatan Azrad 			"available.", dev->data->port_id);
1017e6988afdSMatan Azrad }
1018e6988afdSMatan Azrad 
1019994829e6SSuanming Mou /**
1020f926cce3SXueming Li  * Check if representor spawn info match devargs.
1021f926cce3SXueming Li  *
1022f926cce3SXueming Li  * @param spawn
1023f926cce3SXueming Li  *   Verbs device parameters (name, port, switch_info) to spawn.
1024f926cce3SXueming Li  * @param eth_da
1025f926cce3SXueming Li  *   Device devargs to probe.
1026f926cce3SXueming Li  *
1027f926cce3SXueming Li  * @return
1028f926cce3SXueming Li  *   Match result.
1029f926cce3SXueming Li  */
1030f926cce3SXueming Li static bool
1031f926cce3SXueming Li mlx5_representor_match(struct mlx5_dev_spawn_data *spawn,
1032f926cce3SXueming Li 		       struct rte_eth_devargs *eth_da)
1033f926cce3SXueming Li {
1034f926cce3SXueming Li 	struct mlx5_switch_info *switch_info = &spawn->info;
1035f926cce3SXueming Li 	unsigned int p, f;
1036f926cce3SXueming Li 	uint16_t id;
103791766faeSXueming Li 	uint16_t repr_id = mlx5_representor_id_encode(switch_info,
103891766faeSXueming Li 						      eth_da->type);
1039f926cce3SXueming Li 
104011c73de9SDariusz Sosnowski 	/*
104111c73de9SDariusz Sosnowski 	 * Assuming Multiport E-Switch device was detected,
104211c73de9SDariusz Sosnowski 	 * if spawned port is an uplink, check if the port
104311c73de9SDariusz Sosnowski 	 * was requested through representor devarg.
104411c73de9SDariusz Sosnowski 	 */
104511c73de9SDariusz Sosnowski 	if (mlx5_is_probed_port_on_mpesw_device(spawn) &&
104611c73de9SDariusz Sosnowski 	    switch_info->name_type == MLX5_PHYS_PORT_NAME_TYPE_UPLINK) {
104711c73de9SDariusz Sosnowski 		for (p = 0; p < eth_da->nb_ports; ++p)
104811c73de9SDariusz Sosnowski 			if (switch_info->port_name == eth_da->ports[p])
104911c73de9SDariusz Sosnowski 				return true;
105011c73de9SDariusz Sosnowski 		rte_errno = EBUSY;
105111c73de9SDariusz Sosnowski 		return false;
105211c73de9SDariusz Sosnowski 	}
1053f926cce3SXueming Li 	switch (eth_da->type) {
105411c73de9SDariusz Sosnowski 	case RTE_ETH_REPRESENTOR_PF:
105511c73de9SDariusz Sosnowski 		/*
105611c73de9SDariusz Sosnowski 		 * PF representors provided in devargs translate to uplink ports, but
105711c73de9SDariusz Sosnowski 		 * if and only if the device is a part of MPESW device.
105811c73de9SDariusz Sosnowski 		 */
105911c73de9SDariusz Sosnowski 		if (!mlx5_is_probed_port_on_mpesw_device(spawn)) {
106011c73de9SDariusz Sosnowski 			rte_errno = EBUSY;
106111c73de9SDariusz Sosnowski 			return false;
106211c73de9SDariusz Sosnowski 		}
106311c73de9SDariusz Sosnowski 		break;
1064f926cce3SXueming Li 	case RTE_ETH_REPRESENTOR_SF:
106591766faeSXueming Li 		if (!(spawn->info.port_name == -1 &&
106691766faeSXueming Li 		      switch_info->name_type ==
106791766faeSXueming Li 				MLX5_PHYS_PORT_NAME_TYPE_PFHPF) &&
106891766faeSXueming Li 		    switch_info->name_type != MLX5_PHYS_PORT_NAME_TYPE_PFSF) {
1069f926cce3SXueming Li 			rte_errno = EBUSY;
1070f926cce3SXueming Li 			return false;
1071f926cce3SXueming Li 		}
1072f926cce3SXueming Li 		break;
1073f926cce3SXueming Li 	case RTE_ETH_REPRESENTOR_VF:
1074f926cce3SXueming Li 		/* Allows HPF representor index -1 as exception. */
1075f926cce3SXueming Li 		if (!(spawn->info.port_name == -1 &&
1076f926cce3SXueming Li 		      switch_info->name_type ==
1077f926cce3SXueming Li 				MLX5_PHYS_PORT_NAME_TYPE_PFHPF) &&
1078f926cce3SXueming Li 		    switch_info->name_type != MLX5_PHYS_PORT_NAME_TYPE_PFVF) {
1079f926cce3SXueming Li 			rte_errno = EBUSY;
1080f926cce3SXueming Li 			return false;
1081f926cce3SXueming Li 		}
1082f926cce3SXueming Li 		break;
1083f926cce3SXueming Li 	case RTE_ETH_REPRESENTOR_NONE:
1084f926cce3SXueming Li 		rte_errno = EBUSY;
1085f926cce3SXueming Li 		return false;
1086f926cce3SXueming Li 	default:
1087f926cce3SXueming Li 		rte_errno = ENOTSUP;
1088f926cce3SXueming Li 		DRV_LOG(ERR, "unsupported representor type");
1089f926cce3SXueming Li 		return false;
1090f926cce3SXueming Li 	}
1091f926cce3SXueming Li 	/* Check representor ID: */
1092f926cce3SXueming Li 	for (p = 0; p < eth_da->nb_ports; ++p) {
109311c73de9SDariusz Sosnowski 		if (!mlx5_is_probed_port_on_mpesw_device(spawn) && spawn->pf_bond < 0) {
1094f926cce3SXueming Li 			/* For non-LAG mode, allow and ignore pf. */
1095f926cce3SXueming Li 			switch_info->pf_num = eth_da->ports[p];
109691766faeSXueming Li 			repr_id = mlx5_representor_id_encode(switch_info,
109791766faeSXueming Li 							     eth_da->type);
1098f926cce3SXueming Li 		}
1099f926cce3SXueming Li 		for (f = 0; f < eth_da->nb_representor_ports; ++f) {
1100f926cce3SXueming Li 			id = MLX5_REPRESENTOR_ID
1101f926cce3SXueming Li 				(eth_da->ports[p], eth_da->type,
1102f926cce3SXueming Li 				 eth_da->representor_ports[f]);
1103f926cce3SXueming Li 			if (repr_id == id)
1104f926cce3SXueming Li 				return true;
1105f926cce3SXueming Li 		}
1106f926cce3SXueming Li 	}
1107f926cce3SXueming Li 	rte_errno = EBUSY;
1108f926cce3SXueming Li 	return false;
1109f926cce3SXueming Li }
1110f926cce3SXueming Li 
1111f926cce3SXueming Li /**
11122eb4d010SOphir Munk  * Spawn an Ethernet device from Verbs information.
11132eb4d010SOphir Munk  *
11142eb4d010SOphir Munk  * @param dpdk_dev
11152eb4d010SOphir Munk  *   Backing DPDK device.
11162eb4d010SOphir Munk  * @param spawn
11172eb4d010SOphir Munk  *   Verbs device parameters (name, port, switch_info) to spawn.
1118887183efSMichael Baum  * @param eth_da
1119cb95feefSXueming Li  *   Device arguments.
1120a729d2f0SMichael Baum  * @param mkvlist
1121a729d2f0SMichael Baum  *   Pointer to mlx5 kvargs control, can be NULL if there is no devargs.
11222eb4d010SOphir Munk  *
11232eb4d010SOphir Munk  * @return
11242eb4d010SOphir Munk  *   A valid Ethernet device object on success, NULL otherwise and rte_errno
11252eb4d010SOphir Munk  *   is set. The following errors are defined:
11262eb4d010SOphir Munk  *
11272eb4d010SOphir Munk  *   EBUSY: device is not supposed to be spawned.
11282eb4d010SOphir Munk  *   EEXIST: device is already spawned
11292eb4d010SOphir Munk  */
11302eb4d010SOphir Munk static struct rte_eth_dev *
11312eb4d010SOphir Munk mlx5_dev_spawn(struct rte_device *dpdk_dev,
11322eb4d010SOphir Munk 	       struct mlx5_dev_spawn_data *spawn,
1133a729d2f0SMichael Baum 	       struct rte_eth_devargs *eth_da,
1134a729d2f0SMichael Baum 	       struct mlx5_kvargs_ctrl *mkvlist)
11352eb4d010SOphir Munk {
11362eb4d010SOphir Munk 	const struct mlx5_switch_info *switch_info = &spawn->info;
11372eb4d010SOphir Munk 	struct mlx5_dev_ctx_shared *sh = NULL;
11383fd2961eSXueming Li 	struct ibv_port_attr port_attr = { .state = IBV_PORT_NOP };
11392eb4d010SOphir Munk 	struct rte_eth_dev *eth_dev = NULL;
11402eb4d010SOphir Munk 	struct mlx5_priv *priv = NULL;
11412eb4d010SOphir Munk 	int err = 0;
11422eb4d010SOphir Munk 	struct rte_ether_addr mac;
11432eb4d010SOphir Munk 	char name[RTE_ETH_NAME_MAX_LEN];
11442eb4d010SOphir Munk 	int own_domain_id = 0;
11452eb4d010SOphir Munk 	uint16_t port_id;
1146d0cf77e8SViacheslav Ovsiienko 	struct mlx5_port_info vport_info = { .query_flags = 0 };
114745a6df80SMichael Baum 	int nl_rdma;
1148b4edeaf3SSuanming Mou 	int i;
1149e38776c3SMaayan Kashani 	struct mlx5_indexed_pool_config icfg[RTE_DIM(default_icfg)];
11502eb4d010SOphir Munk 
1151e38776c3SMaayan Kashani 	memcpy(icfg, default_icfg, sizeof(icfg));
11522eb4d010SOphir Munk 	/* Determine if this port representor is supposed to be spawned. */
1153f926cce3SXueming Li 	if (switch_info->representor && dpdk_dev->devargs &&
1154f926cce3SXueming Li 	    !mlx5_representor_match(spawn, eth_da))
1155d6541676SXueming Li 		return NULL;
11562eb4d010SOphir Munk 	/* Build device name. */
115711c73de9SDariusz Sosnowski 	if (spawn->pf_bond >= 0) {
11582eb4d010SOphir Munk 		/* Bonding device. */
1159f926cce3SXueming Li 		if (!switch_info->representor) {
1160f926cce3SXueming Li 			err = snprintf(name, sizeof(name), "%s_%s",
1161887183efSMichael Baum 				       dpdk_dev->name, spawn->phys_dev_name);
1162f926cce3SXueming Li 		} else {
1163f926cce3SXueming Li 			err = snprintf(name, sizeof(name), "%s_%s_representor_c%dpf%d%s%u",
1164887183efSMichael Baum 				dpdk_dev->name, spawn->phys_dev_name,
1165f926cce3SXueming Li 				switch_info->ctrl_num,
1166f926cce3SXueming Li 				switch_info->pf_num,
1167cb95feefSXueming Li 				switch_info->name_type ==
1168cb95feefSXueming Li 				MLX5_PHYS_PORT_NAME_TYPE_PFSF ? "sf" : "vf",
11692eb4d010SOphir Munk 				switch_info->port_name);
11702eb4d010SOphir Munk 		}
117111c73de9SDariusz Sosnowski 	} else if (mlx5_is_probed_port_on_mpesw_device(spawn)) {
117211c73de9SDariusz Sosnowski 		/* MPESW device. */
117311c73de9SDariusz Sosnowski 		if (switch_info->name_type == MLX5_PHYS_PORT_NAME_TYPE_UPLINK) {
117411c73de9SDariusz Sosnowski 			err = snprintf(name, sizeof(name), "%s_p%d",
117511c73de9SDariusz Sosnowski 				       dpdk_dev->name, spawn->mpesw_port);
117611c73de9SDariusz Sosnowski 		} else {
117711c73de9SDariusz Sosnowski 			err = snprintf(name, sizeof(name), "%s_representor_c%dpf%d%s%u",
117811c73de9SDariusz Sosnowski 				dpdk_dev->name,
117911c73de9SDariusz Sosnowski 				switch_info->ctrl_num,
118011c73de9SDariusz Sosnowski 				switch_info->pf_num,
118111c73de9SDariusz Sosnowski 				switch_info->name_type ==
118211c73de9SDariusz Sosnowski 				MLX5_PHYS_PORT_NAME_TYPE_PFSF ? "sf" : "vf",
118311c73de9SDariusz Sosnowski 				switch_info->port_name);
118411c73de9SDariusz Sosnowski 		}
118511c73de9SDariusz Sosnowski 	} else {
118611c73de9SDariusz Sosnowski 		/* Single device. */
118711c73de9SDariusz Sosnowski 		if (!switch_info->representor)
118811c73de9SDariusz Sosnowski 			strlcpy(name, dpdk_dev->name, sizeof(name));
118911c73de9SDariusz Sosnowski 		else
119011c73de9SDariusz Sosnowski 			err = snprintf(name, sizeof(name), "%s_representor_%s%u",
119111c73de9SDariusz Sosnowski 				 dpdk_dev->name,
119211c73de9SDariusz Sosnowski 				 switch_info->name_type ==
119311c73de9SDariusz Sosnowski 				 MLX5_PHYS_PORT_NAME_TYPE_PFSF ? "sf" : "vf",
119411c73de9SDariusz Sosnowski 				 switch_info->port_name);
1195f926cce3SXueming Li 	}
1196f926cce3SXueming Li 	if (err >= (int)sizeof(name))
1197f926cce3SXueming Li 		DRV_LOG(WARNING, "device name overflow %s", name);
11982eb4d010SOphir Munk 	/* check if the device is already spawned */
11992eb4d010SOphir Munk 	if (rte_eth_dev_get_port_by_name(name, &port_id) == 0) {
1200a729d2f0SMichael Baum 		/*
1201a729d2f0SMichael Baum 		 * When device is already spawned, its devargs should be set
1202a729d2f0SMichael Baum 		 * as used. otherwise, mlx5_kvargs_validate() will fail.
1203a729d2f0SMichael Baum 		 */
1204a729d2f0SMichael Baum 		if (mkvlist)
1205a729d2f0SMichael Baum 			mlx5_port_args_set_used(name, port_id, mkvlist);
12062eb4d010SOphir Munk 		rte_errno = EEXIST;
12072eb4d010SOphir Munk 		return NULL;
12082eb4d010SOphir Munk 	}
12092eb4d010SOphir Munk 	DRV_LOG(DEBUG, "naming Ethernet device \"%s\"", name);
12102eb4d010SOphir Munk 	if (rte_eal_process_type() == RTE_PROC_SECONDARY) {
12112eb4d010SOphir Munk 		struct mlx5_mp_id mp_id;
1212bc5d8fdbSLong Li 		int fd;
12132eb4d010SOphir Munk 
12142eb4d010SOphir Munk 		eth_dev = rte_eth_dev_attach_secondary(name);
12152eb4d010SOphir Munk 		if (eth_dev == NULL) {
12162eb4d010SOphir Munk 			DRV_LOG(ERR, "can not attach rte ethdev");
12172eb4d010SOphir Munk 			rte_errno = ENOMEM;
12182eb4d010SOphir Munk 			return NULL;
12192eb4d010SOphir Munk 		}
12202eb4d010SOphir Munk 		eth_dev->device = dpdk_dev;
1221b012b4ceSOphir Munk 		eth_dev->dev_ops = &mlx5_dev_sec_ops;
1222cbfc6111SFerruh Yigit 		eth_dev->rx_descriptor_status = mlx5_rx_descriptor_status;
1223cbfc6111SFerruh Yigit 		eth_dev->tx_descriptor_status = mlx5_tx_descriptor_status;
12242eb4d010SOphir Munk 		err = mlx5_proc_priv_init(eth_dev);
12252eb4d010SOphir Munk 		if (err)
12262eb4d010SOphir Munk 			return NULL;
1227fec28ca0SDmitry Kozlyuk 		mlx5_mp_id_init(&mp_id, eth_dev->data->port_id);
12282eb4d010SOphir Munk 		/* Receive command fd from primary process */
1229bc5d8fdbSLong Li 		fd = mlx5_mp_req_verbs_cmd_fd(&mp_id);
1230bc5d8fdbSLong Li 		if (fd < 0)
12312eb4d010SOphir Munk 			goto err_secondary;
12322eb4d010SOphir Munk 		/* Remap UAR for Tx queues. */
1233bc5d8fdbSLong Li 		err = mlx5_tx_uar_init_secondary(eth_dev, fd);
1234bc5d8fdbSLong Li 		close(fd);
12352eb4d010SOphir Munk 		if (err)
12362eb4d010SOphir Munk 			goto err_secondary;
12372eb4d010SOphir Munk 		/*
12382eb4d010SOphir Munk 		 * Ethdev pointer is still required as input since
12392eb4d010SOphir Munk 		 * the primary device is not accessible from the
12402eb4d010SOphir Munk 		 * secondary process.
12412eb4d010SOphir Munk 		 */
12422eb4d010SOphir Munk 		eth_dev->rx_pkt_burst = mlx5_select_rx_function(eth_dev);
12432eb4d010SOphir Munk 		eth_dev->tx_pkt_burst = mlx5_select_tx_function(eth_dev);
12442eb4d010SOphir Munk 		return eth_dev;
12452eb4d010SOphir Munk err_secondary:
12462eb4d010SOphir Munk 		mlx5_dev_close(eth_dev);
12472eb4d010SOphir Munk 		return NULL;
12482eb4d010SOphir Munk 	}
1249a729d2f0SMichael Baum 	sh = mlx5_alloc_shared_dev_ctx(spawn, mkvlist);
12502eb4d010SOphir Munk 	if (!sh)
12512eb4d010SOphir Munk 		return NULL;
1252be66461cSDmitry Kozlyuk 	nl_rdma = mlx5_nl_init(NETLINK_RDMA, 0);
12532eb4d010SOphir Munk 	/* Check port status. */
12543fd2961eSXueming Li 	if (spawn->phys_port <= UINT8_MAX) {
12553fd2961eSXueming Li 		/* Legacy Verbs api only support u8 port number. */
1256ca1418ceSMichael Baum 		err = mlx5_glue->query_port(sh->cdev->ctx, spawn->phys_port,
1257ca1418ceSMichael Baum 					    &port_attr);
12582eb4d010SOphir Munk 		if (err) {
12592eb4d010SOphir Munk 			DRV_LOG(ERR, "port query failed: %s", strerror(err));
12602eb4d010SOphir Munk 			goto error;
12612eb4d010SOphir Munk 		}
12622eb4d010SOphir Munk 		if (port_attr.link_layer != IBV_LINK_LAYER_ETHERNET) {
12632eb4d010SOphir Munk 			DRV_LOG(ERR, "port is not configured in Ethernet mode");
12642eb4d010SOphir Munk 			err = EINVAL;
12652eb4d010SOphir Munk 			goto error;
12662eb4d010SOphir Munk 		}
12673fd2961eSXueming Li 	} else if (nl_rdma >= 0) {
12683fd2961eSXueming Li 		/* IB doesn't allow more than 255 ports, must be Ethernet. */
12693fd2961eSXueming Li 		err = mlx5_nl_port_state(nl_rdma,
12703fd2961eSXueming Li 			spawn->phys_dev_name,
12713fd2961eSXueming Li 			spawn->phys_port);
12723fd2961eSXueming Li 		if (err < 0) {
12733fd2961eSXueming Li 			DRV_LOG(INFO, "Failed to get netlink port state: %s",
12743fd2961eSXueming Li 				strerror(rte_errno));
12753fd2961eSXueming Li 			err = -rte_errno;
12763fd2961eSXueming Li 			goto error;
12773fd2961eSXueming Li 		}
12783fd2961eSXueming Li 		port_attr.state = (enum ibv_port_state)err;
12793fd2961eSXueming Li 	}
12802eb4d010SOphir Munk 	if (port_attr.state != IBV_PORT_ACTIVE)
12813fd2961eSXueming Li 		DRV_LOG(INFO, "port is not active: \"%s\" (%d)",
12822eb4d010SOphir Munk 			mlx5_glue->port_state_str(port_attr.state),
12832eb4d010SOphir Munk 			port_attr.state);
12842eb4d010SOphir Munk 	/* Allocate private eth device data. */
12852175c4dcSSuanming Mou 	priv = mlx5_malloc(MLX5_MEM_ZERO | MLX5_MEM_RTE,
12862eb4d010SOphir Munk 			   sizeof(*priv),
12872175c4dcSSuanming Mou 			   RTE_CACHE_LINE_SIZE, SOCKET_ID_ANY);
12882eb4d010SOphir Munk 	if (priv == NULL) {
12892eb4d010SOphir Munk 		DRV_LOG(ERR, "priv allocation failure");
12902eb4d010SOphir Munk 		err = ENOMEM;
12912eb4d010SOphir Munk 		goto error;
12922eb4d010SOphir Munk 	}
129380f872eeSMichael Baum 	/*
129480f872eeSMichael Baum 	 * When user configures remote PD and CTX and device creates RxQ by
129580f872eeSMichael Baum 	 * DevX, external RxQ is both supported and requested.
129680f872eeSMichael Baum 	 */
129780f872eeSMichael Baum 	if (mlx5_imported_pd_and_ctx(sh->cdev) && mlx5_devx_obj_ops_en(sh)) {
129880f872eeSMichael Baum 		priv->ext_rxqs = mlx5_malloc(MLX5_MEM_ZERO | MLX5_MEM_RTE,
12998e8b44f2SSuanming Mou 					     sizeof(struct mlx5_external_q) *
130080f872eeSMichael Baum 					     MLX5_MAX_EXT_RX_QUEUES, 0,
130180f872eeSMichael Baum 					     SOCKET_ID_ANY);
130280f872eeSMichael Baum 		if (priv->ext_rxqs == NULL) {
130380f872eeSMichael Baum 			DRV_LOG(ERR, "Fail to allocate external RxQ array.");
130480f872eeSMichael Baum 			err = ENOMEM;
130580f872eeSMichael Baum 			goto error;
130680f872eeSMichael Baum 		}
13071944fbc3SSuanming Mou 		priv->ext_txqs = mlx5_malloc(MLX5_MEM_ZERO | MLX5_MEM_RTE,
13081944fbc3SSuanming Mou 					     sizeof(struct mlx5_external_q) *
13091944fbc3SSuanming Mou 					     MLX5_MAX_EXT_TX_QUEUES, 0,
13101944fbc3SSuanming Mou 					     SOCKET_ID_ANY);
13111944fbc3SSuanming Mou 		if (priv->ext_txqs == NULL) {
13121944fbc3SSuanming Mou 			DRV_LOG(ERR, "Fail to allocate external TxQ array.");
13131944fbc3SSuanming Mou 			err = ENOMEM;
13141944fbc3SSuanming Mou 			goto error;
13151944fbc3SSuanming Mou 		}
13161944fbc3SSuanming Mou 		DRV_LOG(DEBUG, "External queue is supported.");
131780f872eeSMichael Baum 	}
13182eb4d010SOphir Munk 	priv->sh = sh;
131991389890SOphir Munk 	priv->dev_port = spawn->phys_port;
13202eb4d010SOphir Munk 	priv->pci_dev = spawn->pci_dev;
13212eb4d010SOphir Munk 	priv->mtu = RTE_ETHER_MTU;
13222eb4d010SOphir Munk 	/* Some internal functions rely on Netlink sockets, open them now. */
13233fd2961eSXueming Li 	priv->nl_socket_rdma = nl_rdma;
1324be66461cSDmitry Kozlyuk 	priv->nl_socket_route =	mlx5_nl_init(NETLINK_ROUTE, 0);
13252eb4d010SOphir Munk 	priv->representor = !!switch_info->representor;
13262eb4d010SOphir Munk 	priv->master = !!switch_info->master;
13272eb4d010SOphir Munk 	priv->domain_id = RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID;
13282eb4d010SOphir Munk 	priv->vport_meta_tag = 0;
13292eb4d010SOphir Munk 	priv->vport_meta_mask = 0;
13302eb4d010SOphir Munk 	priv->pf_bond = spawn->pf_bond;
133111c73de9SDariusz Sosnowski 	priv->mpesw_port = spawn->mpesw_port;
133211c73de9SDariusz Sosnowski 	priv->mpesw_uplink = false;
133311c73de9SDariusz Sosnowski 	priv->mpesw_owner = spawn->info.mpesw_owner;
133411c73de9SDariusz Sosnowski 	if (mlx5_is_port_on_mpesw_device(priv))
133511c73de9SDariusz Sosnowski 		priv->mpesw_uplink = (spawn->info.name_type == MLX5_PHYS_PORT_NAME_TYPE_UPLINK);
1336ce4062cbSGregory Etelson 
1337ce4062cbSGregory Etelson 	DRV_LOG(DEBUG,
133811c73de9SDariusz Sosnowski 		"dev_port=%u bus=%s pci=%s master=%d representor=%d pf_bond=%d "
133911c73de9SDariusz Sosnowski 		"mpesw_port=%d mpesw_uplink=%d",
1340ce4062cbSGregory Etelson 		priv->dev_port, dpdk_dev->bus->name,
1341ce4062cbSGregory Etelson 		priv->pci_dev ? priv->pci_dev->name : "NONE",
134211c73de9SDariusz Sosnowski 		priv->master, priv->representor, priv->pf_bond,
134311c73de9SDariusz Sosnowski 		priv->mpesw_port, priv->mpesw_uplink);
1344ce4062cbSGregory Etelson 
134511c73de9SDariusz Sosnowski 	if (mlx5_is_port_on_mpesw_device(priv) && priv->sh->config.dv_flow_en != 2) {
134611c73de9SDariusz Sosnowski 		DRV_LOG(ERR, "MPESW device is supported only with HWS");
134711c73de9SDariusz Sosnowski 		err = ENOTSUP;
134811c73de9SDariusz Sosnowski 		goto error;
134911c73de9SDariusz Sosnowski 	}
13502eb4d010SOphir Munk 	/*
1351d0cf77e8SViacheslav Ovsiienko 	 * If we have E-Switch we should determine the vport attributes.
1352d0cf77e8SViacheslav Ovsiienko 	 * E-Switch may use either source vport field or reg_c[0] metadata
1353d0cf77e8SViacheslav Ovsiienko 	 * register to match on vport index. The engaged part of metadata
1354d0cf77e8SViacheslav Ovsiienko 	 * register is defined by mask.
13552eb4d010SOphir Munk 	 */
1356cf004fd3SMichael Baum 	if (sh->esw_mode) {
1357ca1418ceSMichael Baum 		err = mlx5_glue->devx_port_query(sh->cdev->ctx,
1358d0cf77e8SViacheslav Ovsiienko 						 spawn->phys_port,
1359d0cf77e8SViacheslav Ovsiienko 						 &vport_info);
13602eb4d010SOphir Munk 		if (err) {
13612eb4d010SOphir Munk 			DRV_LOG(WARNING,
1362887183efSMichael Baum 				"Cannot query devx port %d on device %s",
1363887183efSMichael Baum 				spawn->phys_port, spawn->phys_dev_name);
1364d0cf77e8SViacheslav Ovsiienko 			vport_info.query_flags = 0;
13652eb4d010SOphir Munk 		}
13662eb4d010SOphir Munk 	}
1367d0cf77e8SViacheslav Ovsiienko 	if (vport_info.query_flags & MLX5_PORT_QUERY_REG_C0) {
1368d0cf77e8SViacheslav Ovsiienko 		priv->vport_meta_tag = vport_info.vport_meta_tag;
1369d0cf77e8SViacheslav Ovsiienko 		priv->vport_meta_mask = vport_info.vport_meta_mask;
13702eb4d010SOphir Munk 		if (!priv->vport_meta_mask) {
1371887183efSMichael Baum 			DRV_LOG(ERR,
1372887183efSMichael Baum 				"vport zero mask for port %d on bonding device %s",
1373887183efSMichael Baum 				spawn->phys_port, spawn->phys_dev_name);
13742eb4d010SOphir Munk 			err = ENOTSUP;
13752eb4d010SOphir Munk 			goto error;
13762eb4d010SOphir Munk 		}
13772eb4d010SOphir Munk 		if (priv->vport_meta_tag & ~priv->vport_meta_mask) {
1378887183efSMichael Baum 			DRV_LOG(ERR,
1379887183efSMichael Baum 				"Invalid vport tag for port %d on bonding device %s",
1380887183efSMichael Baum 				spawn->phys_port, spawn->phys_dev_name);
13812eb4d010SOphir Munk 			err = ENOTSUP;
13822eb4d010SOphir Munk 			goto error;
13832eb4d010SOphir Munk 		}
13842eb4d010SOphir Munk 	}
1385d0cf77e8SViacheslav Ovsiienko 	if (vport_info.query_flags & MLX5_PORT_QUERY_VPORT) {
1386d0cf77e8SViacheslav Ovsiienko 		priv->vport_id = vport_info.vport_id;
1387cf004fd3SMichael Baum 	} else if (spawn->pf_bond >= 0 && sh->esw_mode) {
1388887183efSMichael Baum 		DRV_LOG(ERR,
1389887183efSMichael Baum 			"Cannot deduce vport index for port %d on bonding device %s",
1390887183efSMichael Baum 			spawn->phys_port, spawn->phys_dev_name);
13912eb4d010SOphir Munk 		err = ENOTSUP;
13922eb4d010SOphir Munk 		goto error;
13932eb4d010SOphir Munk 	} else {
13942eb4d010SOphir Munk 		/*
1395d0cf77e8SViacheslav Ovsiienko 		 * Suppose vport index in compatible way. Kernel/rdma_core
1396d0cf77e8SViacheslav Ovsiienko 		 * support single E-Switch per PF configurations only and
1397d0cf77e8SViacheslav Ovsiienko 		 * vport_id field contains the vport index for associated VF,
1398d0cf77e8SViacheslav Ovsiienko 		 * which is deduced from representor port name.
13992eb4d010SOphir Munk 		 * For example, let's have the IB device port 10, it has
14002eb4d010SOphir Munk 		 * attached network device eth0, which has port name attribute
14012eb4d010SOphir Munk 		 * pf0vf2, we can deduce the VF number as 2, and set vport index
14022eb4d010SOphir Munk 		 * as 3 (2+1). This assigning schema should be changed if the
14032eb4d010SOphir Munk 		 * multiple E-Switch instances per PF configurations or/and PCI
14042eb4d010SOphir Munk 		 * subfunctions are added.
14052eb4d010SOphir Munk 		 */
14062eb4d010SOphir Munk 		priv->vport_id = switch_info->representor ?
14072eb4d010SOphir Munk 				 switch_info->port_name + 1 : -1;
1408d0cf77e8SViacheslav Ovsiienko 	}
140991766faeSXueming Li 	priv->representor_id = mlx5_representor_id_encode(switch_info,
141091766faeSXueming Li 							  eth_da->type);
14112eb4d010SOphir Munk 	/*
14122eb4d010SOphir Munk 	 * Look for sibling devices in order to reuse their switch domain
14132eb4d010SOphir Munk 	 * if any, otherwise allocate one.
14142eb4d010SOphir Munk 	 */
1415ce4062cbSGregory Etelson 	MLX5_ETH_FOREACH_DEV(port_id, dpdk_dev) {
14162eb4d010SOphir Munk 		const struct mlx5_priv *opriv =
14172eb4d010SOphir Munk 			rte_eth_devices[port_id].data->dev_private;
14182eb4d010SOphir Munk 
14192eb4d010SOphir Munk 		if (!opriv ||
14202eb4d010SOphir Munk 		    opriv->sh != priv->sh ||
14212eb4d010SOphir Munk 			opriv->domain_id ==
14222eb4d010SOphir Munk 			RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID)
14232eb4d010SOphir Munk 			continue;
14242eb4d010SOphir Munk 		priv->domain_id = opriv->domain_id;
1425ce4062cbSGregory Etelson 		DRV_LOG(DEBUG, "dev_port-%u inherit domain_id=%u\n",
1426ce4062cbSGregory Etelson 			priv->dev_port, priv->domain_id);
14272eb4d010SOphir Munk 		break;
14282eb4d010SOphir Munk 	}
14292eb4d010SOphir Munk 	if (priv->domain_id == RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID) {
14302eb4d010SOphir Munk 		err = rte_eth_switch_domain_alloc(&priv->domain_id);
14312eb4d010SOphir Munk 		if (err) {
14322eb4d010SOphir Munk 			err = rte_errno;
14332eb4d010SOphir Munk 			DRV_LOG(ERR, "unable to allocate switch domain: %s",
14342eb4d010SOphir Munk 				strerror(rte_errno));
14352eb4d010SOphir Munk 			goto error;
14362eb4d010SOphir Munk 		}
14372eb4d010SOphir Munk 		own_domain_id = 1;
1438ce4062cbSGregory Etelson 		DRV_LOG(DEBUG, "dev_port-%u new domain_id=%u\n",
1439ce4062cbSGregory Etelson 			priv->dev_port, priv->domain_id);
14402eb4d010SOphir Munk 	}
14416dc0cbc6SMichael Baum 	if (sh->cdev->config.devx) {
144245a6df80SMichael Baum 		struct mlx5_hca_attr *hca_attr = &sh->cdev->config.hca_attr;
144345a6df80SMichael Baum 
144453820561SMichael Baum 		sh->steering_format_version = hca_attr->steering_format_version;
144548041ccbSGregory Etelson #if defined(HAVE_MLX5_DR_CREATE_ACTION_ASO_EXT)
144653820561SMichael Baum 		if (hca_attr->qos.sup && hca_attr->qos.flow_meter_old &&
1447a13ec19cSMichael Baum 		    sh->config.dv_flow_en) {
144848041ccbSGregory Etelson 			if (sh->registers.aso_reg != REG_NON) {
14492eb4d010SOphir Munk 				priv->mtr_en = 1;
145053820561SMichael Baum 				priv->mtr_reg_share = hca_attr->qos.flow_meter;
14512eb4d010SOphir Munk 			}
14522eb4d010SOphir Munk 		}
145353820561SMichael Baum 		if (hca_attr->qos.sup && hca_attr->qos.flow_meter_aso_sup) {
145429efa63aSLi Zhang 			uint32_t log_obj_size =
145529efa63aSLi Zhang 				rte_log2_u32(MLX5_ASO_MTRS_PER_POOL >> 1);
145629efa63aSLi Zhang 			if (log_obj_size >=
145753820561SMichael Baum 			    hca_attr->qos.log_meter_aso_granularity &&
145829efa63aSLi Zhang 			    log_obj_size <=
145953820561SMichael Baum 			    hca_attr->qos.log_meter_aso_max_alloc)
146029efa63aSLi Zhang 				sh->meter_aso_en = 1;
146144432018SLi Zhang 		}
146244432018SLi Zhang 		if (priv->mtr_en) {
1463afb4aa4fSLi Zhang 			err = mlx5_aso_flow_mtrs_mng_init(priv->sh);
146429efa63aSLi Zhang 			if (err) {
146529efa63aSLi Zhang 				err = -err;
146629efa63aSLi Zhang 				goto error;
146729efa63aSLi Zhang 			}
146829efa63aSLi Zhang 		}
146953820561SMichael Baum 		if (hca_attr->flow.tunnel_header_0_1)
1470630a587bSRongwei Liu 			sh->tunnel_header_0_1 = 1;
14715c4d4917SSean Zhang 		if (hca_attr->flow.tunnel_header_2_3)
14725c4d4917SSean Zhang 			sh->tunnel_header_2_3 = 1;
147348041ccbSGregory Etelson #endif /* HAVE_MLX5_DR_CREATE_ACTION_ASO_EXT */
1474a2999c7bSDekel Peled #ifdef HAVE_MLX5_DR_CREATE_ACTION_ASO
14755e9f9a28SGregory Etelson 		if (hca_attr->flow_hit_aso && sh->registers.aso_reg == REG_C_3) {
147631ef2982SDekel Peled 			sh->flow_hit_aso_en = 1;
147731ef2982SDekel Peled 			err = mlx5_flow_aso_age_mng_init(sh);
147831ef2982SDekel Peled 			if (err) {
147931ef2982SDekel Peled 				err = -err;
148031ef2982SDekel Peled 				goto error;
148131ef2982SDekel Peled 			}
148231ef2982SDekel Peled 			DRV_LOG(DEBUG, "Flow Hit ASO is supported.");
148331ef2982SDekel Peled 		}
1484a2999c7bSDekel Peled #endif /* HAVE_MLX5_DR_CREATE_ACTION_ASO */
1485ee9e5fadSBing Zhao #if defined (HAVE_MLX5_DR_CREATE_ACTION_ASO) && \
1486ee9e5fadSBing Zhao     defined (HAVE_MLX5_DR_ACTION_ASO_CT)
1487463170a7SSuanming Mou 		/* HWS create CT ASO SQ based on HWS configure queue number. */
1488463170a7SSuanming Mou 		if (sh->config.dv_flow_en != 2 &&
14895e9f9a28SGregory Etelson 		    hca_attr->ct_offload && sh->registers.aso_reg == REG_C_3) {
1490ee9e5fadSBing Zhao 			err = mlx5_flow_aso_ct_mng_init(sh);
1491ee9e5fadSBing Zhao 			if (err) {
1492ee9e5fadSBing Zhao 				err = -err;
1493ee9e5fadSBing Zhao 				goto error;
1494ee9e5fadSBing Zhao 			}
1495ee9e5fadSBing Zhao 			DRV_LOG(DEBUG, "CT ASO is supported.");
1496ee9e5fadSBing Zhao 			sh->ct_aso_en = 1;
1497ee9e5fadSBing Zhao 		}
1498ee9e5fadSBing Zhao #endif /* HAVE_MLX5_DR_CREATE_ACTION_ASO && HAVE_MLX5_DR_ACTION_ASO_CT */
149996b1f027SJiawei Wang #if defined(HAVE_MLX5DV_DR) && defined(HAVE_MLX5_DR_CREATE_ACTION_FLOW_SAMPLE)
150053820561SMichael Baum 		if (hca_attr->log_max_ft_sampler_num > 0  &&
1501a13ec19cSMichael Baum 		    sh->config.dv_flow_en) {
150296b1f027SJiawei Wang 			priv->sampler_en = 1;
15031b9e9826SThomas Monjalon 			DRV_LOG(DEBUG, "Sampler enabled!");
150496b1f027SJiawei Wang 		} else {
150596b1f027SJiawei Wang 			priv->sampler_en = 0;
150653820561SMichael Baum 			if (!hca_attr->log_max_ft_sampler_num)
15071b9e9826SThomas Monjalon 				DRV_LOG(WARNING,
15081b9e9826SThomas Monjalon 					"No available register for sampler.");
150996b1f027SJiawei Wang 			else
15101b9e9826SThomas Monjalon 				DRV_LOG(DEBUG, "DV flow is not supported!");
151196b1f027SJiawei Wang 		}
151296b1f027SJiawei Wang #endif
151376895c7dSJiawei Wang 		if (hca_attr->lag_rx_port_affinity) {
151476895c7dSJiawei Wang 			sh->lag_rx_port_affinity_en = 1;
151576895c7dSJiawei Wang 			DRV_LOG(DEBUG, "LAG Rx Port Affinity enabled");
151676895c7dSJiawei Wang 		}
1517674afdf0SJiawei Wang 		priv->num_lag_ports = hca_attr->num_lag_ports;
1518674afdf0SJiawei Wang 		DRV_LOG(DEBUG, "The number of lag ports is %d", priv->num_lag_ports);
15192eb4d010SOphir Munk 	}
152045a6df80SMichael Baum 	/* Process parameters and store port configuration on priv structure. */
1521a729d2f0SMichael Baum 	err = mlx5_port_args_config(priv, mkvlist, &priv->config);
152245a6df80SMichael Baum 	if (err) {
152345a6df80SMichael Baum 		err = rte_errno;
152445a6df80SMichael Baum 		DRV_LOG(ERR, "Failed to process port configure: %s",
152545a6df80SMichael Baum 			strerror(rte_errno));
152645a6df80SMichael Baum 		goto error;
15273d3f4e6dSAlexander Kozyrev 	}
15282eb4d010SOphir Munk 	eth_dev = rte_eth_dev_allocate(name);
15292eb4d010SOphir Munk 	if (eth_dev == NULL) {
15302eb4d010SOphir Munk 		DRV_LOG(ERR, "can not allocate rte ethdev");
15312eb4d010SOphir Munk 		err = ENOMEM;
15322eb4d010SOphir Munk 		goto error;
15332eb4d010SOphir Munk 	}
15342eb4d010SOphir Munk 	if (priv->representor) {
15352eb4d010SOphir Munk 		eth_dev->data->dev_flags |= RTE_ETH_DEV_REPRESENTOR;
15362eb4d010SOphir Munk 		eth_dev->data->representor_id = priv->representor_id;
1537ff4e52efSViacheslav Galaktionov 		MLX5_ETH_FOREACH_DEV(port_id, dpdk_dev) {
1538ff4e52efSViacheslav Galaktionov 			struct mlx5_priv *opriv =
1539ff4e52efSViacheslav Galaktionov 				rte_eth_devices[port_id].data->dev_private;
1540ff4e52efSViacheslav Galaktionov 			if (opriv &&
1541ff4e52efSViacheslav Galaktionov 			    opriv->master &&
1542ff4e52efSViacheslav Galaktionov 			    opriv->domain_id == priv->domain_id &&
1543ff4e52efSViacheslav Galaktionov 			    opriv->sh == priv->sh) {
1544ff4e52efSViacheslav Galaktionov 				eth_dev->data->backer_port_id = port_id;
1545ff4e52efSViacheslav Galaktionov 				break;
1546ff4e52efSViacheslav Galaktionov 			}
1547ff4e52efSViacheslav Galaktionov 		}
1548ff4e52efSViacheslav Galaktionov 		if (port_id >= RTE_MAX_ETHPORTS)
1549ff4e52efSViacheslav Galaktionov 			eth_dev->data->backer_port_id = eth_dev->data->port_id;
15502eb4d010SOphir Munk 	}
155139ae7577SSuanming Mou 	priv->mp_id.port_id = eth_dev->data->port_id;
155239ae7577SSuanming Mou 	strlcpy(priv->mp_id.name, MLX5_MP_NAME, RTE_MP_MAX_NAME_LEN);
15532eb4d010SOphir Munk 	/*
15542eb4d010SOphir Munk 	 * Store associated network device interface index. This index
15552eb4d010SOphir Munk 	 * is permanent throughout the lifetime of device. So, we may store
15562eb4d010SOphir Munk 	 * the ifindex here and use the cached value further.
15572eb4d010SOphir Munk 	 */
15582eb4d010SOphir Munk 	MLX5_ASSERT(spawn->ifindex);
15592eb4d010SOphir Munk 	priv->if_index = spawn->ifindex;
1560a89f6433SRongwei Liu 	priv->lag_affinity_idx = sh->refcnt - 1;
15612eb4d010SOphir Munk 	eth_dev->data->dev_private = priv;
15622eb4d010SOphir Munk 	priv->dev_data = eth_dev->data;
15632eb4d010SOphir Munk 	eth_dev->data->mac_addrs = priv->mac;
15642eb4d010SOphir Munk 	eth_dev->device = dpdk_dev;
1565f30e69b4SFerruh Yigit 	eth_dev->data->dev_flags |= RTE_ETH_DEV_AUTOFILL_QUEUE_XSTATS;
15662eb4d010SOphir Munk 	/* Configure the first MAC address by default. */
15672eb4d010SOphir Munk 	if (mlx5_get_mac(eth_dev, &mac.addr_bytes)) {
15682eb4d010SOphir Munk 		DRV_LOG(ERR,
15692eb4d010SOphir Munk 			"port %u cannot get MAC address, is mlx5_en"
15702eb4d010SOphir Munk 			" loaded? (errno: %s)",
15712eb4d010SOphir Munk 			eth_dev->data->port_id, strerror(rte_errno));
15722eb4d010SOphir Munk 		err = ENODEV;
15732eb4d010SOphir Munk 		goto error;
15742eb4d010SOphir Munk 	}
15752eb4d010SOphir Munk 	DRV_LOG(INFO,
1576c2c4f87bSAman Deep Singh 		"port %u MAC address is " RTE_ETHER_ADDR_PRT_FMT,
1577a7db3afcSAman Deep Singh 		eth_dev->data->port_id, RTE_ETHER_ADDR_BYTES(&mac));
15782eb4d010SOphir Munk #ifdef RTE_LIBRTE_MLX5_DEBUG
15792eb4d010SOphir Munk 	{
158028743807STal Shnaiderman 		char ifname[MLX5_NAMESIZE];
15812eb4d010SOphir Munk 
15822eb4d010SOphir Munk 		if (mlx5_get_ifname(eth_dev, &ifname) == 0)
15832eb4d010SOphir Munk 			DRV_LOG(DEBUG, "port %u ifname is \"%s\"",
15842eb4d010SOphir Munk 				eth_dev->data->port_id, ifname);
15852eb4d010SOphir Munk 		else
15862eb4d010SOphir Munk 			DRV_LOG(DEBUG, "port %u ifname is unknown",
15872eb4d010SOphir Munk 				eth_dev->data->port_id);
15882eb4d010SOphir Munk 	}
15892eb4d010SOphir Munk #endif
15902eb4d010SOphir Munk 	/* Get actual MTU if possible. */
15912eb4d010SOphir Munk 	err = mlx5_get_mtu(eth_dev, &priv->mtu);
15922eb4d010SOphir Munk 	if (err) {
15932eb4d010SOphir Munk 		err = rte_errno;
15942eb4d010SOphir Munk 		goto error;
15952eb4d010SOphir Munk 	}
15962eb4d010SOphir Munk 	DRV_LOG(DEBUG, "port %u MTU is %u", eth_dev->data->port_id,
15972eb4d010SOphir Munk 		priv->mtu);
15982eb4d010SOphir Munk 	/* Initialize burst functions to prevent crashes before link-up. */
1599a41f593fSFerruh Yigit 	eth_dev->rx_pkt_burst = rte_eth_pkt_burst_dummy;
1600a41f593fSFerruh Yigit 	eth_dev->tx_pkt_burst = rte_eth_pkt_burst_dummy;
1601b012b4ceSOphir Munk 	eth_dev->dev_ops = &mlx5_dev_ops;
1602cbfc6111SFerruh Yigit 	eth_dev->rx_descriptor_status = mlx5_rx_descriptor_status;
1603cbfc6111SFerruh Yigit 	eth_dev->tx_descriptor_status = mlx5_tx_descriptor_status;
1604cbfc6111SFerruh Yigit 	eth_dev->rx_queue_count = mlx5_rx_queue_count;
16052eb4d010SOphir Munk 	/* Register MAC address. */
16062eb4d010SOphir Munk 	claim_zero(mlx5_mac_addr_add(eth_dev, &mac, 0, 0));
1607a13ec19cSMichael Baum 	if (sh->dev_cap.vf && sh->config.vf_nl_en)
16082eb4d010SOphir Munk 		mlx5_nl_mac_addr_sync(priv->nl_socket_route,
16092eb4d010SOphir Munk 				      mlx5_ifindex(eth_dev),
16102eb4d010SOphir Munk 				      eth_dev->data->mac_addrs,
16112eb4d010SOphir Munk 				      MLX5_MAX_MAC_ADDRESSES);
16122eb4d010SOphir Munk 	priv->ctrl_flows = 0;
1613d163fc2dSXueming Li 	rte_spinlock_init(&priv->flow_list_lock);
16142eb4d010SOphir Munk 	TAILQ_INIT(&priv->flow_meters);
1615*4dd46d38SShun Hao 	if (priv->mtr_en) {
1616a295c69aSShun Hao 		priv->mtr_profile_tbl = mlx5_l3t_create(MLX5_L3T_TYPE_PTR);
1617a295c69aSShun Hao 		if (!priv->mtr_profile_tbl)
1618a295c69aSShun Hao 			goto error;
1619*4dd46d38SShun Hao 	}
16202eb4d010SOphir Munk 	/* Bring Ethernet device up. */
16212eb4d010SOphir Munk 	DRV_LOG(DEBUG, "port %u forcing Ethernet interface up",
16222eb4d010SOphir Munk 		eth_dev->data->port_id);
1623655c3c26SDmitry Kozlyuk 	/* Read link status in case it is up and there will be no event. */
16242eb4d010SOphir Munk 	mlx5_link_update(eth_dev, 0);
1625655c3c26SDmitry Kozlyuk 	/* Watch LSC interrupts between port probe and port start. */
1626655c3c26SDmitry Kozlyuk 	priv->sh->port[priv->dev_port - 1].nl_ih_port_id =
1627655c3c26SDmitry Kozlyuk 							eth_dev->data->port_id;
1628655c3c26SDmitry Kozlyuk 	mlx5_set_link_up(eth_dev);
1629b4edeaf3SSuanming Mou 	for (i = 0; i < MLX5_FLOW_TYPE_MAXI; i++) {
1630a13ec19cSMichael Baum 		icfg[i].release_mem_en = !!sh->config.reclaim_mode;
1631a13ec19cSMichael Baum 		if (sh->config.reclaim_mode)
1632b4edeaf3SSuanming Mou 			icfg[i].per_core_cache = 0;
1633e38776c3SMaayan Kashani #ifdef HAVE_MLX5_HWS_SUPPORT
1634e38776c3SMaayan Kashani 		if (priv->sh->config.dv_flow_en == 2)
1635e38776c3SMaayan Kashani 			icfg[i].size = sizeof(struct rte_flow_hw) + sizeof(struct rte_flow_nt2hws);
1636e38776c3SMaayan Kashani #endif
1637b4edeaf3SSuanming Mou 		priv->flows[i] = mlx5_ipool_create(&icfg[i]);
1638b4edeaf3SSuanming Mou 		if (!priv->flows[i])
1639b4edeaf3SSuanming Mou 			goto error;
1640b4edeaf3SSuanming Mou 	}
16412eb4d010SOphir Munk 	/* Create context for virtual machine VLAN workaround. */
16422eb4d010SOphir Munk 	priv->vmwa_context = mlx5_vlan_vmwa_init(eth_dev, spawn->ifindex);
1643c4b86201SMichael Baum 	if (mlx5_devx_obj_ops_en(sh)) {
16445eaf882eSMichael Baum 		priv->obj_ops = devx_obj_ops;
1645e6988afdSMatan Azrad 		mlx5_queue_counter_id_prepare(eth_dev);
164623233fd6SBing Zhao 		priv->obj_ops.lb_dummy_queue_create =
164723233fd6SBing Zhao 					mlx5_rxq_ibv_obj_dummy_lb_create;
164823233fd6SBing Zhao 		priv->obj_ops.lb_dummy_queue_release =
164923233fd6SBing Zhao 					mlx5_rxq_ibv_obj_dummy_lb_release;
1650614966c2SXueming Li 	} else if (spawn->max_port > UINT8_MAX) {
1651614966c2SXueming Li 		/* Verbs can't support ports larger than 255 by design. */
1652614966c2SXueming Li 		DRV_LOG(ERR, "must enable DV and ESW when RDMA link ports > 255");
1653614966c2SXueming Li 		err = ENOTSUP;
1654614966c2SXueming Li 		goto error;
16555eaf882eSMichael Baum 	} else {
16565eaf882eSMichael Baum 		priv->obj_ops = ibv_obj_ops;
16575eaf882eSMichael Baum 	}
1658a13ec19cSMichael Baum 	if (sh->config.tx_pp &&
165911cfe349SViacheslav Ovsiienko 	    priv->obj_ops.txq_obj_new != mlx5_txq_devx_obj_new) {
1660f17e4b4fSViacheslav Ovsiienko 		/*
1661f17e4b4fSViacheslav Ovsiienko 		 * HAVE_MLX5DV_DEVX_UAR_OFFSET is required to support
1662f17e4b4fSViacheslav Ovsiienko 		 * packet pacing and already checked above.
1663f17e4b4fSViacheslav Ovsiienko 		 * Hence, we should only make sure the SQs will be created
1664f17e4b4fSViacheslav Ovsiienko 		 * with DevX, not with Verbs.
1665f17e4b4fSViacheslav Ovsiienko 		 * Verbs allocates the SQ UAR on its own and it can't be shared
1666f17e4b4fSViacheslav Ovsiienko 		 * with Clock Queue UAR as required for Tx scheduling.
1667f17e4b4fSViacheslav Ovsiienko 		 */
1668f17e4b4fSViacheslav Ovsiienko 		DRV_LOG(ERR, "Verbs SQs, UAR can't be shared as required for packet pacing");
1669f17e4b4fSViacheslav Ovsiienko 		err = ENODEV;
1670f17e4b4fSViacheslav Ovsiienko 		goto error;
1671f17e4b4fSViacheslav Ovsiienko 	}
167265b3cd0dSSuanming Mou 	priv->drop_queue.hrxq = mlx5_drop_action_create(eth_dev);
167365b3cd0dSSuanming Mou 	if (!priv->drop_queue.hrxq)
167465b3cd0dSSuanming Mou 		goto error;
16753a2f674bSSuanming Mou 	priv->hrxqs = mlx5_list_create("hrxq", eth_dev, true,
16763a2f674bSSuanming Mou 				       mlx5_hrxq_create_cb,
16773a2f674bSSuanming Mou 				       mlx5_hrxq_match_cb,
16783a2f674bSSuanming Mou 				       mlx5_hrxq_remove_cb,
16793a2f674bSSuanming Mou 				       mlx5_hrxq_clone_cb,
16803a2f674bSSuanming Mou 				       mlx5_hrxq_clone_free_cb);
16813a2f674bSSuanming Mou 	if (!priv->hrxqs)
16823a2f674bSSuanming Mou 		goto error;
16830f4aa72bSSuanming Mou 	mlx5_set_metadata_mask(eth_dev);
16840f4aa72bSSuanming Mou 	if (sh->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY &&
16850f4aa72bSSuanming Mou 	    !priv->sh->dv_regc0_mask) {
16860f4aa72bSSuanming Mou 		DRV_LOG(ERR, "metadata mode %u is not supported "
16870f4aa72bSSuanming Mou 			     "(no metadata reg_c[0] is available)",
16880f4aa72bSSuanming Mou 			     sh->config.dv_xmeta_en);
16890f4aa72bSSuanming Mou 			err = ENOTSUP;
16900f4aa72bSSuanming Mou 			goto error;
16910f4aa72bSSuanming Mou 	}
16923a2f674bSSuanming Mou 	rte_rwlock_init(&priv->ind_tbls_lock);
169313b5713aSRongwei Liu 	if (sh->config.dv_flow_en) {
169413b5713aSRongwei Liu 		err = mlx5_alloc_shared_dr(eth_dev);
169513b5713aSRongwei Liu 		if (err)
169613b5713aSRongwei Liu 			goto error;
169713b5713aSRongwei Liu 		if (mlx5_flex_item_port_init(eth_dev) < 0)
169813b5713aSRongwei Liu 			goto error;
169913b5713aSRongwei Liu 	}
1700edc80bbfSGavin Li 	if (sh->phdev->config.ipv6_tc_fallback == MLX5_IPV6_TC_UNKNOWN) {
17012c2856f7SGavin Li 		sh->phdev->config.ipv6_tc_fallback = MLX5_IPV6_TC_OK;
1702edc80bbfSGavin Li 		if (!sh->cdev->config.hca_attr.modify_outer_ipv6_traffic_class ||
1703edc80bbfSGavin Li 		    (sh->config.dv_flow_en == 1 && mlx5_flow_discover_ipv6_tc_support(eth_dev)))
1704edc80bbfSGavin Li 			sh->phdev->config.ipv6_tc_fallback = MLX5_IPV6_TC_FALLBACK;
1705edc80bbfSGavin Li 	}
170680a5af9fSDariusz Sosnowski 	rte_spinlock_init(&priv->hw_ctrl_lock);
170780a5af9fSDariusz Sosnowski 	LIST_INIT(&priv->hw_ctrl_flows);
170880a5af9fSDariusz Sosnowski 	LIST_INIT(&priv->hw_ext_ctrl_flows);
17095bd0e3e6SDariusz Sosnowski 	if (priv->sh->config.dv_flow_en == 2) {
17101939eb6fSDariusz Sosnowski #ifdef HAVE_MLX5_HWS_SUPPORT
171126e1eaf2SDariusz Sosnowski 		if (priv->sh->config.dv_esw_en) {
1712483181f7SDariusz Sosnowski 			uint32_t usable_bits;
1713483181f7SDariusz Sosnowski 			uint32_t required_bits;
1714483181f7SDariusz Sosnowski 
171526e1eaf2SDariusz Sosnowski 			if (priv->sh->dv_regc0_mask == UINT32_MAX) {
171626e1eaf2SDariusz Sosnowski 				DRV_LOG(ERR, "E-Switch port metadata is required when using HWS "
171726e1eaf2SDariusz Sosnowski 					     "but it is disabled (configure it through devlink)");
171826e1eaf2SDariusz Sosnowski 				err = ENOTSUP;
171926e1eaf2SDariusz Sosnowski 				goto error;
172026e1eaf2SDariusz Sosnowski 			}
172126e1eaf2SDariusz Sosnowski 			if (priv->sh->dv_regc0_mask == 0) {
172226e1eaf2SDariusz Sosnowski 				DRV_LOG(ERR, "E-Switch with HWS is not supported "
172326e1eaf2SDariusz Sosnowski 					     "(no available bits in reg_c[0])");
172426e1eaf2SDariusz Sosnowski 				err = ENOTSUP;
172526e1eaf2SDariusz Sosnowski 				goto error;
172626e1eaf2SDariusz Sosnowski 			}
17273d4e27fdSDavid Marchand 			usable_bits = rte_popcount32(priv->sh->dv_regc0_mask);
17283d4e27fdSDavid Marchand 			required_bits = rte_popcount32(priv->vport_meta_mask);
1729483181f7SDariusz Sosnowski 			if (usable_bits < required_bits) {
1730483181f7SDariusz Sosnowski 				DRV_LOG(ERR, "Not enough bits available in reg_c[0] to provide "
1731483181f7SDariusz Sosnowski 					     "representor matching.");
1732483181f7SDariusz Sosnowski 				err = ENOTSUP;
1733483181f7SDariusz Sosnowski 				goto error;
1734483181f7SDariusz Sosnowski 			}
173526e1eaf2SDariusz Sosnowski 		}
17365bd0e3e6SDariusz Sosnowski 		if (priv->vport_meta_mask)
17375bd0e3e6SDariusz Sosnowski 			flow_hw_set_port_info(eth_dev);
1738ddb68e47SBing Zhao 		if (priv->sh->config.dv_esw_en &&
1739ddb68e47SBing Zhao 		    priv->sh->config.dv_xmeta_en != MLX5_XMETA_MODE_LEGACY &&
1740ddb68e47SBing Zhao 		    priv->sh->config.dv_xmeta_en != MLX5_XMETA_MODE_META32_HWS) {
1741ddb68e47SBing Zhao 			DRV_LOG(ERR,
1742ddb68e47SBing Zhao 				"metadata mode %u is not supported in HWS eswitch mode",
1743ddb68e47SBing Zhao 				priv->sh->config.dv_xmeta_en);
1744ddb68e47SBing Zhao 				err = ENOTSUP;
1745ddb68e47SBing Zhao 				goto error;
1746ddb68e47SBing Zhao 		}
17471939eb6fSDariusz Sosnowski 		if (priv->sh->config.dv_esw_en &&
17481939eb6fSDariusz Sosnowski 		    flow_hw_create_vport_action(eth_dev)) {
17491939eb6fSDariusz Sosnowski 			DRV_LOG(ERR, "port %u failed to create vport action",
17501939eb6fSDariusz Sosnowski 				eth_dev->data->port_id);
17511939eb6fSDariusz Sosnowski 			err = EINVAL;
17521939eb6fSDariusz Sosnowski 			goto error;
17531939eb6fSDariusz Sosnowski 		}
1754042f52ddSDariusz Sosnowski 		/*
1755042f52ddSDariusz Sosnowski 		 * If representor matching is disabled, PMD cannot create default flow rules
1756042f52ddSDariusz Sosnowski 		 * to receive traffic for all ports, since implicit source port match is not added.
1757042f52ddSDariusz Sosnowski 		 * Isolated mode is forced.
1758042f52ddSDariusz Sosnowski 		 */
1759042f52ddSDariusz Sosnowski 		if (priv->sh->config.dv_esw_en && !priv->sh->config.repr_matching) {
1760042f52ddSDariusz Sosnowski 			err = mlx5_flow_isolate(eth_dev, 1, NULL);
1761042f52ddSDariusz Sosnowski 			if (err < 0) {
1762042f52ddSDariusz Sosnowski 				err = -err;
1763042f52ddSDariusz Sosnowski 				goto error;
1764042f52ddSDariusz Sosnowski 			}
1765042f52ddSDariusz Sosnowski 			DRV_LOG(WARNING, "port %u ingress traffic is restricted to defined "
1766042f52ddSDariusz Sosnowski 					 "flow rules (isolated mode) since representor "
1767042f52ddSDariusz Sosnowski 					 "matching is disabled",
1768042f52ddSDariusz Sosnowski 				eth_dev->data->port_id);
1769042f52ddSDariusz Sosnowski 		}
1770df26aa6eSDariusz Sosnowski 		eth_dev->data->dev_flags |= RTE_ETH_DEV_FLOW_OPS_THREAD_SAFE;
1771d84c3cf7SSuanming Mou 		return eth_dev;
17725bd0e3e6SDariusz Sosnowski #else
17735bd0e3e6SDariusz Sosnowski 		DRV_LOG(ERR, "DV support is missing for HWS.");
17745bd0e3e6SDariusz Sosnowski 		goto error;
17755bd0e3e6SDariusz Sosnowski #endif
17765bd0e3e6SDariusz Sosnowski 	}
17773c4338a4SJiawei Wang 	if (!priv->sh->flow_priority_check_flag) {
17782eb4d010SOphir Munk 		/* Supported Verbs flow priority number detection. */
17792eb4d010SOphir Munk 		err = mlx5_flow_discover_priorities(eth_dev);
17803c4338a4SJiawei Wang 		priv->sh->flow_max_priority = err;
17813c4338a4SJiawei Wang 		priv->sh->flow_priority_check_flag = 1;
17823c4338a4SJiawei Wang 	} else {
17833c4338a4SJiawei Wang 		err = priv->sh->flow_max_priority;
17843c4338a4SJiawei Wang 	}
17852eb4d010SOphir Munk 	if (err < 0) {
17862eb4d010SOphir Munk 		err = -err;
17872eb4d010SOphir Munk 		goto error;
17882eb4d010SOphir Munk 	}
1789cc608e4dSSuanming Mou 	rte_spinlock_init(&priv->shared_act_sl);
1790994829e6SSuanming Mou 	mlx5_flow_counter_mode_config(eth_dev);
179145633c46SSuanming Mou 	mlx5_flow_drop_action_config(eth_dev);
1792a13ec19cSMichael Baum 	if (sh->config.dv_flow_en)
17939fbe97f0SXueming Li 		eth_dev->data->dev_flags |= RTE_ETH_DEV_FLOW_OPS_THREAD_SAFE;
17942eb4d010SOphir Munk 	return eth_dev;
17952eb4d010SOphir Munk error:
17962eb4d010SOphir Munk 	if (priv) {
179713c5c093SMichael Baum 		priv->sh->port[priv->dev_port - 1].nl_ih_port_id =
179813c5c093SMichael Baum 							       RTE_MAX_ETHPORTS;
179913c5c093SMichael Baum 		rte_io_wmb();
18001939eb6fSDariusz Sosnowski #ifdef HAVE_MLX5_HWS_SUPPORT
18011939eb6fSDariusz Sosnowski 		if (eth_dev &&
18021939eb6fSDariusz Sosnowski 		    priv->sh &&
18031939eb6fSDariusz Sosnowski 		    priv->sh->config.dv_flow_en == 2 &&
18041939eb6fSDariusz Sosnowski 		    priv->sh->config.dv_esw_en)
18051939eb6fSDariusz Sosnowski 			flow_hw_destroy_vport_action(eth_dev);
18061939eb6fSDariusz Sosnowski #endif
18072eb4d010SOphir Munk 		if (priv->sh)
18082eb4d010SOphir Munk 			mlx5_os_free_shared_dr(priv);
18092eb4d010SOphir Munk 		if (priv->nl_socket_route >= 0)
18102eb4d010SOphir Munk 			close(priv->nl_socket_route);
18112eb4d010SOphir Munk 		if (priv->vmwa_context)
18122eb4d010SOphir Munk 			mlx5_vlan_vmwa_exit(priv->vmwa_context);
181365b3cd0dSSuanming Mou 		if (eth_dev && priv->drop_queue.hrxq)
181465b3cd0dSSuanming Mou 			mlx5_drop_action_destroy(eth_dev);
1815a295c69aSShun Hao 		if (priv->mtr_profile_tbl)
1816a295c69aSShun Hao 			mlx5_l3t_destroy(priv->mtr_profile_tbl);
18172eb4d010SOphir Munk 		if (own_domain_id)
18182eb4d010SOphir Munk 			claim_zero(rte_eth_switch_domain_free(priv->domain_id));
1819679f46c7SMatan Azrad 		if (priv->hrxqs)
1820679f46c7SMatan Azrad 			mlx5_list_destroy(priv->hrxqs);
1821db25cadcSViacheslav Ovsiienko 		if (eth_dev && priv->flex_item_map)
1822db25cadcSViacheslav Ovsiienko 			mlx5_flex_item_port_cleanup(eth_dev);
182380f872eeSMichael Baum 		mlx5_free(priv->ext_rxqs);
18241944fbc3SSuanming Mou 		mlx5_free(priv->ext_txqs);
18252175c4dcSSuanming Mou 		mlx5_free(priv);
18262eb4d010SOphir Munk 		if (eth_dev != NULL)
18272eb4d010SOphir Munk 			eth_dev->data->dev_private = NULL;
18282eb4d010SOphir Munk 	}
18292eb4d010SOphir Munk 	if (eth_dev != NULL) {
18302eb4d010SOphir Munk 		/* mac_addrs must not be freed alone because part of
18312eb4d010SOphir Munk 		 * dev_private
18322eb4d010SOphir Munk 		 **/
18332eb4d010SOphir Munk 		eth_dev->data->mac_addrs = NULL;
18342eb4d010SOphir Munk 		rte_eth_dev_release_port(eth_dev);
18352eb4d010SOphir Munk 	}
18362eb4d010SOphir Munk 	if (sh)
183791389890SOphir Munk 		mlx5_free_shared_dev_ctx(sh);
18383fd2961eSXueming Li 	if (nl_rdma >= 0)
18393fd2961eSXueming Li 		close(nl_rdma);
18402eb4d010SOphir Munk 	MLX5_ASSERT(err > 0);
18412eb4d010SOphir Munk 	rte_errno = err;
18422eb4d010SOphir Munk 	return NULL;
18432eb4d010SOphir Munk }
18442eb4d010SOphir Munk 
18452eb4d010SOphir Munk /**
18462eb4d010SOphir Munk  * Comparison callback to sort device data.
18472eb4d010SOphir Munk  *
18482eb4d010SOphir Munk  * This is meant to be used with qsort().
18492eb4d010SOphir Munk  *
18502eb4d010SOphir Munk  * @param a[in]
18512eb4d010SOphir Munk  *   Pointer to pointer to first data object.
18522eb4d010SOphir Munk  * @param b[in]
18532eb4d010SOphir Munk  *   Pointer to pointer to second data object.
18542eb4d010SOphir Munk  *
18552eb4d010SOphir Munk  * @return
18562eb4d010SOphir Munk  *   0 if both objects are equal, less than 0 if the first argument is less
18572eb4d010SOphir Munk  *   than the second, greater than 0 otherwise.
18582eb4d010SOphir Munk  */
18592eb4d010SOphir Munk static int
18602eb4d010SOphir Munk mlx5_dev_spawn_data_cmp(const void *a, const void *b)
18612eb4d010SOphir Munk {
18622eb4d010SOphir Munk 	const struct mlx5_switch_info *si_a =
18632eb4d010SOphir Munk 		&((const struct mlx5_dev_spawn_data *)a)->info;
18642eb4d010SOphir Munk 	const struct mlx5_switch_info *si_b =
18652eb4d010SOphir Munk 		&((const struct mlx5_dev_spawn_data *)b)->info;
18662e163295SDariusz Sosnowski 	int uplink_a = si_a->name_type == MLX5_PHYS_PORT_NAME_TYPE_UPLINK;
18672e163295SDariusz Sosnowski 	int uplink_b = si_b->name_type == MLX5_PHYS_PORT_NAME_TYPE_UPLINK;
18682eb4d010SOphir Munk 	int ret;
18692eb4d010SOphir Munk 
18702e163295SDariusz Sosnowski 	/* Uplink ports first. */
18712e163295SDariusz Sosnowski 	ret = uplink_b - uplink_a;
18722e163295SDariusz Sosnowski 	if (ret)
18732e163295SDariusz Sosnowski 		return ret;
18742e163295SDariusz Sosnowski 	/* Then master devices. */
18752eb4d010SOphir Munk 	ret = si_b->master - si_a->master;
18762eb4d010SOphir Munk 	if (ret)
18772eb4d010SOphir Munk 		return ret;
18782eb4d010SOphir Munk 	/* Then representor devices. */
18792eb4d010SOphir Munk 	ret = si_b->representor - si_a->representor;
18802eb4d010SOphir Munk 	if (ret)
18812eb4d010SOphir Munk 		return ret;
18822eb4d010SOphir Munk 	/* Unidentified devices come last in no specific order. */
18832eb4d010SOphir Munk 	if (!si_a->representor)
18842eb4d010SOphir Munk 		return 0;
18852eb4d010SOphir Munk 	/* Order representors by name. */
18862eb4d010SOphir Munk 	return si_a->port_name - si_b->port_name;
18872eb4d010SOphir Munk }
18882eb4d010SOphir Munk 
18892eb4d010SOphir Munk /**
18902eb4d010SOphir Munk  * Match PCI information for possible slaves of bonding device.
18912eb4d010SOphir Munk  *
1892ca1418ceSMichael Baum  * @param[in] ibdev_name
1893ca1418ceSMichael Baum  *   Name of Infiniband device.
18942eb4d010SOphir Munk  * @param[in] pci_dev
1895f926cce3SXueming Li  *   Pointer to primary PCI address structure to match.
18962eb4d010SOphir Munk  * @param[in] nl_rdma
18972eb4d010SOphir Munk  *   Netlink RDMA group socket handle.
1898f926cce3SXueming Li  * @param[in] owner
1899ca1418ceSMichael Baum  *   Representor owner PF index.
1900f5f4c482SXueming Li  * @param[out] bond_info
1901f5f4c482SXueming Li  *   Pointer to bonding information.
19022eb4d010SOphir Munk  *
19032eb4d010SOphir Munk  * @return
19042eb4d010SOphir Munk  *   negative value if no bonding device found, otherwise
19052eb4d010SOphir Munk  *   positive index of slave PF in bonding.
19062eb4d010SOphir Munk  */
19072eb4d010SOphir Munk static int
1908ca1418ceSMichael Baum mlx5_device_bond_pci_match(const char *ibdev_name,
1909f926cce3SXueming Li 			   const struct rte_pci_addr *pci_dev,
1910f5f4c482SXueming Li 			   int nl_rdma, uint16_t owner,
1911f5f4c482SXueming Li 			   struct mlx5_bond_info *bond_info)
19122eb4d010SOphir Munk {
19132eb4d010SOphir Munk 	char ifname[IF_NAMESIZE + 1];
19142eb4d010SOphir Munk 	unsigned int ifindex;
19152eb4d010SOphir Munk 	unsigned int np, i;
1916f5f4c482SXueming Li 	FILE *bond_file = NULL, *file;
19172eb4d010SOphir Munk 	int pf = -1;
1918f5f4c482SXueming Li 	int ret;
19197299ab68SRongwei Liu 	uint8_t cur_guid[32] = {0};
19207299ab68SRongwei Liu 	uint8_t guid[32] = {0};
19212eb4d010SOphir Munk 
19222eb4d010SOphir Munk 	/*
1923ca1418ceSMichael Baum 	 * Try to get master device name. If something goes wrong suppose
1924ca1418ceSMichael Baum 	 * the lack of kernel support and no bonding devices.
19252eb4d010SOphir Munk 	 */
1926f5f4c482SXueming Li 	memset(bond_info, 0, sizeof(*bond_info));
19272eb4d010SOphir Munk 	if (nl_rdma < 0)
19282eb4d010SOphir Munk 		return -1;
1929ca1418ceSMichael Baum 	if (!strstr(ibdev_name, "bond"))
19302eb4d010SOphir Munk 		return -1;
1931ca1418ceSMichael Baum 	np = mlx5_nl_portnum(nl_rdma, ibdev_name);
19322eb4d010SOphir Munk 	if (!np)
19332eb4d010SOphir Munk 		return -1;
19347299ab68SRongwei Liu 	if (mlx5_get_device_guid(pci_dev, cur_guid, sizeof(cur_guid)) < 0)
19357299ab68SRongwei Liu 		return -1;
19362eb4d010SOphir Munk 	/*
1937ca1418ceSMichael Baum 	 * The master device might not be on the predefined port(not on port
1938ca1418ceSMichael Baum 	 * index 1, it is not guaranteed), we have to scan all Infiniband
1939ca1418ceSMichael Baum 	 * device ports and find master.
19402eb4d010SOphir Munk 	 */
19412eb4d010SOphir Munk 	for (i = 1; i <= np; ++i) {
19422eb4d010SOphir Munk 		/* Check whether Infiniband port is populated. */
1943ca1418ceSMichael Baum 		ifindex = mlx5_nl_ifindex(nl_rdma, ibdev_name, i);
19442eb4d010SOphir Munk 		if (!ifindex)
19452eb4d010SOphir Munk 			continue;
19462eb4d010SOphir Munk 		if (!if_indextoname(ifindex, ifname))
19472eb4d010SOphir Munk 			continue;
19482eb4d010SOphir Munk 		/* Try to read bonding slave names from sysfs. */
19492eb4d010SOphir Munk 		MKSTR(slaves,
19502eb4d010SOphir Munk 		      "/sys/class/net/%s/master/bonding/slaves", ifname);
1951f5f4c482SXueming Li 		bond_file = fopen(slaves, "r");
1952f5f4c482SXueming Li 		if (bond_file)
19532eb4d010SOphir Munk 			break;
19542eb4d010SOphir Munk 	}
1955f5f4c482SXueming Li 	if (!bond_file)
19562eb4d010SOphir Munk 		return -1;
19572eb4d010SOphir Munk 	/* Use safe format to check maximal buffer length. */
19582eb4d010SOphir Munk 	MLX5_ASSERT(atol(RTE_STR(IF_NAMESIZE)) == IF_NAMESIZE);
1959f5f4c482SXueming Li 	while (fscanf(bond_file, "%" RTE_STR(IF_NAMESIZE) "s", ifname) == 1) {
19602eb4d010SOphir Munk 		char tmp_str[IF_NAMESIZE + 32];
19612eb4d010SOphir Munk 		struct rte_pci_addr pci_addr;
19622eb4d010SOphir Munk 		struct mlx5_switch_info	info;
19637299ab68SRongwei Liu 		int ret;
19642eb4d010SOphir Munk 
19652eb4d010SOphir Munk 		/* Process slave interface names in the loop. */
19662eb4d010SOphir Munk 		snprintf(tmp_str, sizeof(tmp_str),
19672eb4d010SOphir Munk 			 "/sys/class/net/%s", ifname);
19684d567938SThomas Monjalon 		if (mlx5_get_pci_addr(tmp_str, &pci_addr)) {
1969ca1418ceSMichael Baum 			DRV_LOG(WARNING,
1970ca1418ceSMichael Baum 				"Cannot get PCI address for netdev \"%s\".",
1971ca1418ceSMichael Baum 				ifname);
19722eb4d010SOphir Munk 			continue;
19732eb4d010SOphir Munk 		}
19742eb4d010SOphir Munk 		/* Slave interface PCI address match found. */
19752eb4d010SOphir Munk 		snprintf(tmp_str, sizeof(tmp_str),
19762eb4d010SOphir Munk 			 "/sys/class/net/%s/phys_port_name", ifname);
19772eb4d010SOphir Munk 		file = fopen(tmp_str, "rb");
19782eb4d010SOphir Munk 		if (!file)
19792eb4d010SOphir Munk 			break;
19802eb4d010SOphir Munk 		info.name_type = MLX5_PHYS_PORT_NAME_TYPE_NOTSET;
19812eb4d010SOphir Munk 		if (fscanf(file, "%32s", tmp_str) == 1)
19822eb4d010SOphir Munk 			mlx5_translate_port_name(tmp_str, &info);
1983f5f4c482SXueming Li 		fclose(file);
1984f5f4c482SXueming Li 		/* Only process PF ports. */
1985f5f4c482SXueming Li 		if (info.name_type != MLX5_PHYS_PORT_NAME_TYPE_LEGACY &&
1986f5f4c482SXueming Li 		    info.name_type != MLX5_PHYS_PORT_NAME_TYPE_UPLINK)
1987f5f4c482SXueming Li 			continue;
1988f5f4c482SXueming Li 		/* Check max bonding member. */
1989f5f4c482SXueming Li 		if (info.port_name >= MLX5_BOND_MAX_PORTS) {
1990f5f4c482SXueming Li 			DRV_LOG(WARNING, "bonding index out of range, "
1991f5f4c482SXueming Li 				"please increase MLX5_BOND_MAX_PORTS: %s",
1992f5f4c482SXueming Li 				tmp_str);
19932eb4d010SOphir Munk 			break;
19942eb4d010SOphir Munk 		}
1995f5f4c482SXueming Li 		/* Get ifindex. */
1996f5f4c482SXueming Li 		snprintf(tmp_str, sizeof(tmp_str),
1997f5f4c482SXueming Li 			 "/sys/class/net/%s/ifindex", ifname);
1998f5f4c482SXueming Li 		file = fopen(tmp_str, "rb");
1999f5f4c482SXueming Li 		if (!file)
2000f5f4c482SXueming Li 			break;
2001f5f4c482SXueming Li 		ret = fscanf(file, "%u", &ifindex);
20022eb4d010SOphir Munk 		fclose(file);
2003f5f4c482SXueming Li 		if (ret != 1)
2004f5f4c482SXueming Li 			break;
2005f5f4c482SXueming Li 		/* Save bonding info. */
2006f5f4c482SXueming Li 		strncpy(bond_info->ports[info.port_name].ifname, ifname,
2007f5f4c482SXueming Li 			sizeof(bond_info->ports[0].ifname));
2008f5f4c482SXueming Li 		bond_info->ports[info.port_name].pci_addr = pci_addr;
2009f5f4c482SXueming Li 		bond_info->ports[info.port_name].ifindex = ifindex;
2010f5f4c482SXueming Li 		bond_info->n_port++;
20117299ab68SRongwei Liu 		/*
20127299ab68SRongwei Liu 		 * Under socket direct mode, bonding will use
20137299ab68SRongwei Liu 		 * system_image_guid as identification.
20147299ab68SRongwei Liu 		 * After OFED 5.4, guid is readable (ret >= 0) under sysfs.
20157299ab68SRongwei Liu 		 * All bonding members should have the same guid even if driver
20167299ab68SRongwei Liu 		 * is using PCIe BDF.
20177299ab68SRongwei Liu 		 */
20187299ab68SRongwei Liu 		ret = mlx5_get_device_guid(&pci_addr, guid, sizeof(guid));
20197299ab68SRongwei Liu 		if (ret < 0)
20207299ab68SRongwei Liu 			break;
20217299ab68SRongwei Liu 		else if (ret > 0) {
20227299ab68SRongwei Liu 			if (!memcmp(guid, cur_guid, sizeof(guid)) &&
20237299ab68SRongwei Liu 			    owner == info.port_name &&
20247299ab68SRongwei Liu 			    (owner != 0 || (owner == 0 &&
20257299ab68SRongwei Liu 			    !rte_pci_addr_cmp(pci_dev, &pci_addr))))
20267299ab68SRongwei Liu 				pf = info.port_name;
20277299ab68SRongwei Liu 		} else if (pci_dev->domain == pci_addr.domain &&
20287299ab68SRongwei Liu 		    pci_dev->bus == pci_addr.bus &&
20297299ab68SRongwei Liu 		    pci_dev->devid == pci_addr.devid &&
20307299ab68SRongwei Liu 		    ((pci_dev->function == 0 &&
20317299ab68SRongwei Liu 		      pci_dev->function + owner == pci_addr.function) ||
20327299ab68SRongwei Liu 		     (pci_dev->function == owner &&
20337299ab68SRongwei Liu 		      pci_addr.function == owner)))
20347299ab68SRongwei Liu 			pf = info.port_name;
2035f5f4c482SXueming Li 	}
2036f5f4c482SXueming Li 	if (pf >= 0) {
2037f5f4c482SXueming Li 		/* Get bond interface info */
2038f5f4c482SXueming Li 		ret = mlx5_sysfs_bond_info(ifindex, &bond_info->ifindex,
2039f5f4c482SXueming Li 					   bond_info->ifname);
2040f5f4c482SXueming Li 		if (ret)
2041f5f4c482SXueming Li 			DRV_LOG(ERR, "unable to get bond info: %s",
2042f5f4c482SXueming Li 				strerror(rte_errno));
2043f5f4c482SXueming Li 		else
2044f5f4c482SXueming Li 			DRV_LOG(INFO, "PF device %u, bond device %u(%s)",
2045f5f4c482SXueming Li 				ifindex, bond_info->ifindex, bond_info->ifname);
2046f5f4c482SXueming Li 	}
20477299ab68SRongwei Liu 	if (owner == 0 && pf != 0) {
20482fc03b23SThomas Monjalon 		DRV_LOG(INFO, "PCIe instance " PCI_PRI_FMT " isn't bonding owner",
20497299ab68SRongwei Liu 				pci_dev->domain, pci_dev->bus, pci_dev->devid,
20507299ab68SRongwei Liu 				pci_dev->function);
20517299ab68SRongwei Liu 	}
20522eb4d010SOphir Munk 	return pf;
20532eb4d010SOphir Munk }
20542eb4d010SOphir Munk 
2055bb2fee72SDariusz Sosnowski static int
2056bb2fee72SDariusz Sosnowski mlx5_nl_esw_multiport_get(struct rte_pci_addr *pci_addr, int *enabled)
2057bb2fee72SDariusz Sosnowski {
2058bb2fee72SDariusz Sosnowski 	char pci_addr_str[PCI_PRI_STR_SIZE] = { 0 };
2059bb2fee72SDariusz Sosnowski 	int nlsk_fd;
2060bb2fee72SDariusz Sosnowski 	int devlink_id;
2061bb2fee72SDariusz Sosnowski 	int ret;
2062bb2fee72SDariusz Sosnowski 
2063bb2fee72SDariusz Sosnowski 	/* Provide correct value to have defined enabled state in case of an error. */
2064bb2fee72SDariusz Sosnowski 	*enabled = 0;
2065bb2fee72SDariusz Sosnowski 	rte_pci_device_name(pci_addr, pci_addr_str, sizeof(pci_addr_str));
2066bb2fee72SDariusz Sosnowski 	nlsk_fd = mlx5_nl_init(NETLINK_GENERIC, 0);
2067bb2fee72SDariusz Sosnowski 	if (nlsk_fd < 0)
2068bb2fee72SDariusz Sosnowski 		return nlsk_fd;
2069bb2fee72SDariusz Sosnowski 	devlink_id = mlx5_nl_devlink_family_id_get(nlsk_fd);
2070bb2fee72SDariusz Sosnowski 	if (devlink_id < 0) {
2071bb2fee72SDariusz Sosnowski 		ret = devlink_id;
2072bb2fee72SDariusz Sosnowski 		DRV_LOG(DEBUG, "Unable to get devlink family id for Multiport E-Switch checks "
2073bb2fee72SDariusz Sosnowski 			       "by netlink, for PCI device %s", pci_addr_str);
2074bb2fee72SDariusz Sosnowski 		goto close_nlsk_fd;
2075bb2fee72SDariusz Sosnowski 	}
2076bb2fee72SDariusz Sosnowski 	ret = mlx5_nl_devlink_esw_multiport_get(nlsk_fd, devlink_id, pci_addr_str, enabled);
2077bb2fee72SDariusz Sosnowski 	if (ret < 0)
2078bb2fee72SDariusz Sosnowski 		DRV_LOG(DEBUG, "Unable to get Multiport E-Switch state by Netlink.");
2079bb2fee72SDariusz Sosnowski close_nlsk_fd:
2080bb2fee72SDariusz Sosnowski 	close(nlsk_fd);
2081bb2fee72SDariusz Sosnowski 	return ret;
2082bb2fee72SDariusz Sosnowski }
2083bb2fee72SDariusz Sosnowski 
2084b62f0485SDariusz Sosnowski #define SYSFS_MPESW_PARAM_MAX_LEN 16
2085b62f0485SDariusz Sosnowski 
2086bb2fee72SDariusz Sosnowski static int
2087b62f0485SDariusz Sosnowski mlx5_sysfs_esw_multiport_get(struct ibv_device *ibv, struct rte_pci_addr *pci_addr, int *enabled)
2088b62f0485SDariusz Sosnowski {
2089b62f0485SDariusz Sosnowski 	int nl_rdma;
2090b62f0485SDariusz Sosnowski 	unsigned int n_ports;
2091b62f0485SDariusz Sosnowski 	unsigned int i;
2092b62f0485SDariusz Sosnowski 	int ret;
2093b62f0485SDariusz Sosnowski 
2094b62f0485SDariusz Sosnowski 	/* Provide correct value to have defined enabled state in case of an error. */
2095b62f0485SDariusz Sosnowski 	*enabled = 0;
2096b62f0485SDariusz Sosnowski 	nl_rdma = mlx5_nl_init(NETLINK_RDMA, 0);
2097b62f0485SDariusz Sosnowski 	if (nl_rdma < 0)
2098b62f0485SDariusz Sosnowski 		return nl_rdma;
2099b62f0485SDariusz Sosnowski 	n_ports = mlx5_nl_portnum(nl_rdma, ibv->name);
2100b62f0485SDariusz Sosnowski 	if (!n_ports) {
2101b62f0485SDariusz Sosnowski 		ret = -rte_errno;
2102b62f0485SDariusz Sosnowski 		goto close_nl_rdma;
2103b62f0485SDariusz Sosnowski 	}
2104b62f0485SDariusz Sosnowski 	for (i = 1; i <= n_ports; ++i) {
2105b62f0485SDariusz Sosnowski 		unsigned int ifindex;
2106b62f0485SDariusz Sosnowski 		char ifname[IF_NAMESIZE + 1];
2107b62f0485SDariusz Sosnowski 		struct rte_pci_addr if_pci_addr;
2108b62f0485SDariusz Sosnowski 		char mpesw[SYSFS_MPESW_PARAM_MAX_LEN + 1];
2109b62f0485SDariusz Sosnowski 		FILE *sysfs;
2110b62f0485SDariusz Sosnowski 		int n;
2111b62f0485SDariusz Sosnowski 
2112b62f0485SDariusz Sosnowski 		ifindex = mlx5_nl_ifindex(nl_rdma, ibv->name, i);
2113b62f0485SDariusz Sosnowski 		if (!ifindex)
2114b62f0485SDariusz Sosnowski 			continue;
2115b62f0485SDariusz Sosnowski 		if (!if_indextoname(ifindex, ifname))
2116b62f0485SDariusz Sosnowski 			continue;
2117b62f0485SDariusz Sosnowski 		MKSTR(sysfs_if_path, "/sys/class/net/%s", ifname);
2118b62f0485SDariusz Sosnowski 		if (mlx5_get_pci_addr(sysfs_if_path, &if_pci_addr))
2119b62f0485SDariusz Sosnowski 			continue;
2120b62f0485SDariusz Sosnowski 		if (pci_addr->domain != if_pci_addr.domain ||
2121b62f0485SDariusz Sosnowski 		    pci_addr->bus != if_pci_addr.bus ||
2122b62f0485SDariusz Sosnowski 		    pci_addr->devid != if_pci_addr.devid ||
2123b62f0485SDariusz Sosnowski 		    pci_addr->function != if_pci_addr.function)
2124b62f0485SDariusz Sosnowski 			continue;
2125b62f0485SDariusz Sosnowski 		MKSTR(sysfs_mpesw_path,
2126b62f0485SDariusz Sosnowski 		      "/sys/class/net/%s/compat/devlink/lag_port_select_mode", ifname);
2127b62f0485SDariusz Sosnowski 		sysfs = fopen(sysfs_mpesw_path, "r");
2128b62f0485SDariusz Sosnowski 		if (!sysfs)
2129b62f0485SDariusz Sosnowski 			continue;
2130b62f0485SDariusz Sosnowski 		n = fscanf(sysfs, "%" RTE_STR(SYSFS_MPESW_PARAM_MAX_LEN) "s", mpesw);
2131b62f0485SDariusz Sosnowski 		fclose(sysfs);
2132b62f0485SDariusz Sosnowski 		if (n != 1)
2133b62f0485SDariusz Sosnowski 			continue;
2134b62f0485SDariusz Sosnowski 		ret = 0;
2135b62f0485SDariusz Sosnowski 		if (strcmp(mpesw, "multiport_esw") == 0) {
2136b62f0485SDariusz Sosnowski 			*enabled = 1;
2137b62f0485SDariusz Sosnowski 			break;
2138b62f0485SDariusz Sosnowski 		}
2139b62f0485SDariusz Sosnowski 		*enabled = 0;
2140b62f0485SDariusz Sosnowski 		break;
2141b62f0485SDariusz Sosnowski 	}
2142b62f0485SDariusz Sosnowski 	if (i > n_ports) {
2143b62f0485SDariusz Sosnowski 		DRV_LOG(DEBUG, "Unable to get Multiport E-Switch state by sysfs.");
2144b62f0485SDariusz Sosnowski 		rte_errno = ENOENT;
2145b62f0485SDariusz Sosnowski 		ret = -rte_errno;
2146b62f0485SDariusz Sosnowski 	}
2147b62f0485SDariusz Sosnowski 
2148b62f0485SDariusz Sosnowski close_nl_rdma:
2149b62f0485SDariusz Sosnowski 	close(nl_rdma);
2150b62f0485SDariusz Sosnowski 	return ret;
2151b62f0485SDariusz Sosnowski }
2152b62f0485SDariusz Sosnowski 
215311c73de9SDariusz Sosnowski static int
2154bb2fee72SDariusz Sosnowski mlx5_is_mpesw_enabled(struct ibv_device *ibv, struct rte_pci_addr *ibv_pci_addr, int *enabled)
2155bb2fee72SDariusz Sosnowski {
2156bb2fee72SDariusz Sosnowski 	/*
2157bb2fee72SDariusz Sosnowski 	 * Try getting Multiport E-Switch state through netlink interface
2158bb2fee72SDariusz Sosnowski 	 * If unable, try sysfs interface. If that is unable as well,
2159bb2fee72SDariusz Sosnowski 	 * assume that Multiport E-Switch is disabled and return an error.
2160bb2fee72SDariusz Sosnowski 	 */
2161bb2fee72SDariusz Sosnowski 	if (mlx5_nl_esw_multiport_get(ibv_pci_addr, enabled) >= 0 ||
2162bb2fee72SDariusz Sosnowski 	    mlx5_sysfs_esw_multiport_get(ibv, ibv_pci_addr, enabled) >= 0)
2163bb2fee72SDariusz Sosnowski 		return 0;
2164bb2fee72SDariusz Sosnowski 	DRV_LOG(DEBUG, "Unable to check MPESW state for IB device %s "
2165bb2fee72SDariusz Sosnowski 		       "(PCI: " PCI_PRI_FMT ")",
2166bb2fee72SDariusz Sosnowski 		       ibv->name,
2167bb2fee72SDariusz Sosnowski 		       ibv_pci_addr->domain, ibv_pci_addr->bus,
2168bb2fee72SDariusz Sosnowski 		       ibv_pci_addr->devid, ibv_pci_addr->function);
2169bb2fee72SDariusz Sosnowski 	*enabled = 0;
2170bb2fee72SDariusz Sosnowski 	return -rte_errno;
2171bb2fee72SDariusz Sosnowski }
2172bb2fee72SDariusz Sosnowski 
217311c73de9SDariusz Sosnowski static int
217411c73de9SDariusz Sosnowski mlx5_device_mpesw_pci_match(struct ibv_device *ibv,
217511c73de9SDariusz Sosnowski 			    const struct rte_pci_addr *owner_pci,
217611c73de9SDariusz Sosnowski 			    int nl_rdma)
217711c73de9SDariusz Sosnowski {
217811c73de9SDariusz Sosnowski 	struct rte_pci_addr ibdev_pci_addr = { 0 };
217911c73de9SDariusz Sosnowski 	char ifname[IF_NAMESIZE + 1] = { 0 };
218011c73de9SDariusz Sosnowski 	unsigned int ifindex;
218111c73de9SDariusz Sosnowski 	unsigned int np;
218211c73de9SDariusz Sosnowski 	unsigned int i;
218311c73de9SDariusz Sosnowski 	int enabled = 0;
218411c73de9SDariusz Sosnowski 	int ret;
218511c73de9SDariusz Sosnowski 
218611c73de9SDariusz Sosnowski 	/* Check if IB device's PCI address matches the probed PCI address. */
218711c73de9SDariusz Sosnowski 	if (mlx5_get_pci_addr(ibv->ibdev_path, &ibdev_pci_addr)) {
218811c73de9SDariusz Sosnowski 		DRV_LOG(DEBUG, "Skipping MPESW check for IB device %s since "
218911c73de9SDariusz Sosnowski 			       "there is no underlying PCI device", ibv->name);
219011c73de9SDariusz Sosnowski 		rte_errno = ENOENT;
219111c73de9SDariusz Sosnowski 		return -rte_errno;
219211c73de9SDariusz Sosnowski 	}
219311c73de9SDariusz Sosnowski 	if (ibdev_pci_addr.domain != owner_pci->domain ||
219411c73de9SDariusz Sosnowski 	    ibdev_pci_addr.bus != owner_pci->bus ||
219511c73de9SDariusz Sosnowski 	    ibdev_pci_addr.devid != owner_pci->devid ||
219611c73de9SDariusz Sosnowski 	    ibdev_pci_addr.function != owner_pci->function) {
219711c73de9SDariusz Sosnowski 		return -1;
219811c73de9SDariusz Sosnowski 	}
219911c73de9SDariusz Sosnowski 	/* Check if IB device has MPESW enabled. */
220011c73de9SDariusz Sosnowski 	if (mlx5_is_mpesw_enabled(ibv, &ibdev_pci_addr, &enabled))
220111c73de9SDariusz Sosnowski 		return -1;
220211c73de9SDariusz Sosnowski 	if (!enabled)
220311c73de9SDariusz Sosnowski 		return -1;
220411c73de9SDariusz Sosnowski 	/* Iterate through IB ports to find MPESW master uplink port. */
220511c73de9SDariusz Sosnowski 	if (nl_rdma < 0)
220611c73de9SDariusz Sosnowski 		return -1;
220711c73de9SDariusz Sosnowski 	np = mlx5_nl_portnum(nl_rdma, ibv->name);
220811c73de9SDariusz Sosnowski 	if (!np)
220911c73de9SDariusz Sosnowski 		return -1;
221011c73de9SDariusz Sosnowski 	for (i = 1; i <= np; ++i) {
221111c73de9SDariusz Sosnowski 		struct rte_pci_addr pci_addr;
221211c73de9SDariusz Sosnowski 		FILE *file;
221311c73de9SDariusz Sosnowski 		char port_name[IF_NAMESIZE + 1];
221411c73de9SDariusz Sosnowski 		struct mlx5_switch_info	info;
221511c73de9SDariusz Sosnowski 
221611c73de9SDariusz Sosnowski 		/* Check whether IB port has a corresponding netdev. */
221711c73de9SDariusz Sosnowski 		ifindex = mlx5_nl_ifindex(nl_rdma, ibv->name, i);
221811c73de9SDariusz Sosnowski 		if (!ifindex)
221911c73de9SDariusz Sosnowski 			continue;
222011c73de9SDariusz Sosnowski 		if (!if_indextoname(ifindex, ifname))
222111c73de9SDariusz Sosnowski 			continue;
222211c73de9SDariusz Sosnowski 		/* Read port name and determine its type. */
222311c73de9SDariusz Sosnowski 		MKSTR(ifphysportname, "/sys/class/net/%s/phys_port_name", ifname);
222411c73de9SDariusz Sosnowski 		file = fopen(ifphysportname, "rb");
222511c73de9SDariusz Sosnowski 		if (!file)
222611c73de9SDariusz Sosnowski 			continue;
222711c73de9SDariusz Sosnowski 		ret = fscanf(file, "%16s", port_name);
222811c73de9SDariusz Sosnowski 		fclose(file);
222911c73de9SDariusz Sosnowski 		if (ret != 1)
223011c73de9SDariusz Sosnowski 			continue;
223111c73de9SDariusz Sosnowski 		memset(&info, 0, sizeof(info));
223211c73de9SDariusz Sosnowski 		mlx5_translate_port_name(port_name, &info);
223311c73de9SDariusz Sosnowski 		if (info.name_type != MLX5_PHYS_PORT_NAME_TYPE_UPLINK)
223411c73de9SDariusz Sosnowski 			continue;
223511c73de9SDariusz Sosnowski 		/* Fetch PCI address of the device to which the netdev is bound. */
223611c73de9SDariusz Sosnowski 		MKSTR(ifpath, "/sys/class/net/%s", ifname);
223711c73de9SDariusz Sosnowski 		if (mlx5_get_pci_addr(ifpath, &pci_addr))
223811c73de9SDariusz Sosnowski 			continue;
223911c73de9SDariusz Sosnowski 		if (pci_addr.domain == ibdev_pci_addr.domain &&
224011c73de9SDariusz Sosnowski 		    pci_addr.bus == ibdev_pci_addr.bus &&
224111c73de9SDariusz Sosnowski 		    pci_addr.devid == ibdev_pci_addr.devid &&
224211c73de9SDariusz Sosnowski 		    pci_addr.function == ibdev_pci_addr.function) {
224311c73de9SDariusz Sosnowski 			MLX5_ASSERT(info.port_name >= 0);
224411c73de9SDariusz Sosnowski 			return info.port_name;
224511c73de9SDariusz Sosnowski 		}
224611c73de9SDariusz Sosnowski 	}
224711c73de9SDariusz Sosnowski 	/* No matching MPESW uplink port was found. */
224811c73de9SDariusz Sosnowski 	return -1;
224911c73de9SDariusz Sosnowski }
225011c73de9SDariusz Sosnowski 
22512eb4d010SOphir Munk /**
225208c2772fSXueming Li  * Register a PCI device within bonding.
22532eb4d010SOphir Munk  *
225408c2772fSXueming Li  * This function spawns Ethernet devices out of a given PCI device and
225508c2772fSXueming Li  * bonding owner PF index.
22562eb4d010SOphir Munk  *
22577af08c8fSMichael Baum  * @param[in] cdev
22587af08c8fSMichael Baum  *   Pointer to common mlx5 device structure.
225908c2772fSXueming Li  * @param[in] req_eth_da
226008c2772fSXueming Li  *   Requested ethdev device argument.
226108c2772fSXueming Li  * @param[in] owner_id
226208c2772fSXueming Li  *   Requested owner PF port ID within bonding device, default to 0.
2263a729d2f0SMichael Baum  * @param[in, out] mkvlist
2264a729d2f0SMichael Baum  *   Pointer to mlx5 kvargs control, can be NULL if there is no devargs.
22652eb4d010SOphir Munk  *
22662eb4d010SOphir Munk  * @return
22672eb4d010SOphir Munk  *   0 on success, a negative errno value otherwise and rte_errno is set.
22682eb4d010SOphir Munk  */
226908c2772fSXueming Li static int
2270ca1418ceSMichael Baum mlx5_os_pci_probe_pf(struct mlx5_common_device *cdev,
227108c2772fSXueming Li 		     struct rte_eth_devargs *req_eth_da,
2272a729d2f0SMichael Baum 		     uint16_t owner_id, struct mlx5_kvargs_ctrl *mkvlist)
22732eb4d010SOphir Munk {
22742eb4d010SOphir Munk 	struct ibv_device **ibv_list;
22752eb4d010SOphir Munk 	/*
22762eb4d010SOphir Munk 	 * Number of found IB Devices matching with requested PCI BDF.
22772eb4d010SOphir Munk 	 * nd != 1 means there are multiple IB devices over the same
22782eb4d010SOphir Munk 	 * PCI device and we have representors and master.
22792eb4d010SOphir Munk 	 */
22802eb4d010SOphir Munk 	unsigned int nd = 0;
22812eb4d010SOphir Munk 	/*
22822eb4d010SOphir Munk 	 * Number of found IB device Ports. nd = 1 and np = 1..n means
22832eb4d010SOphir Munk 	 * we have the single multiport IB device, and there may be
22842eb4d010SOphir Munk 	 * representors attached to some of found ports.
22852eb4d010SOphir Munk 	 */
22862eb4d010SOphir Munk 	unsigned int np = 0;
22872eb4d010SOphir Munk 	/*
22882eb4d010SOphir Munk 	 * Number of DPDK ethernet devices to Spawn - either over
22892eb4d010SOphir Munk 	 * multiple IB devices or multiple ports of single IB device.
22902eb4d010SOphir Munk 	 * Actually this is the number of iterations to spawn.
22912eb4d010SOphir Munk 	 */
22922eb4d010SOphir Munk 	unsigned int ns = 0;
22932eb4d010SOphir Munk 	/*
22942eb4d010SOphir Munk 	 * Bonding device
22952eb4d010SOphir Munk 	 *   < 0 - no bonding device (single one)
22962eb4d010SOphir Munk 	 *  >= 0 - bonding device (value is slave PF index)
22972eb4d010SOphir Munk 	 */
22982eb4d010SOphir Munk 	int bd = -1;
229911c73de9SDariusz Sosnowski 	/*
230011c73de9SDariusz Sosnowski 	 * Multiport E-Switch (MPESW) device:
230111c73de9SDariusz Sosnowski 	 *   < 0 - no MPESW device or could not determine if it is MPESW device,
230211c73de9SDariusz Sosnowski 	 *  >= 0 - MPESW device. Value is the port index of the MPESW owner.
230311c73de9SDariusz Sosnowski 	 */
230411c73de9SDariusz Sosnowski 	int mpesw = MLX5_MPESW_PORT_INVALID;
23057af08c8fSMichael Baum 	struct rte_pci_device *pci_dev = RTE_DEV_TO_PCI(cdev->dev);
23062eb4d010SOphir Munk 	struct mlx5_dev_spawn_data *list = NULL;
230708c2772fSXueming Li 	struct rte_eth_devargs eth_da = *req_eth_da;
2308f926cce3SXueming Li 	struct rte_pci_addr owner_pci = pci_dev->addr; /* Owner PF. */
2309f5f4c482SXueming Li 	struct mlx5_bond_info bond_info;
2310f926cce3SXueming Li 	int ret = -1;
23112eb4d010SOphir Munk 
23122eb4d010SOphir Munk 	errno = 0;
23132eb4d010SOphir Munk 	ibv_list = mlx5_glue->get_device_list(&ret);
23142eb4d010SOphir Munk 	if (!ibv_list) {
23152eb4d010SOphir Munk 		rte_errno = errno ? errno : ENOSYS;
2316887183efSMichael Baum 		DRV_LOG(ERR, "Cannot list devices, is ib_uverbs loaded?");
23172eb4d010SOphir Munk 		return -rte_errno;
23182eb4d010SOphir Munk 	}
23192eb4d010SOphir Munk 	/*
23202eb4d010SOphir Munk 	 * First scan the list of all Infiniband devices to find
23212eb4d010SOphir Munk 	 * matching ones, gathering into the list.
23222eb4d010SOphir Munk 	 */
23232eb4d010SOphir Munk 	struct ibv_device *ibv_match[ret + 1];
2324be66461cSDmitry Kozlyuk 	int nl_route = mlx5_nl_init(NETLINK_ROUTE, 0);
2325be66461cSDmitry Kozlyuk 	int nl_rdma = mlx5_nl_init(NETLINK_RDMA, 0);
23262eb4d010SOphir Munk 	unsigned int i;
23272eb4d010SOphir Munk 
23282eb4d010SOphir Munk 	while (ret-- > 0) {
23292eb4d010SOphir Munk 		struct rte_pci_addr pci_addr;
23302eb4d010SOphir Munk 
2331887183efSMichael Baum 		DRV_LOG(DEBUG, "Checking device \"%s\"", ibv_list[ret]->name);
2332ca1418ceSMichael Baum 		bd = mlx5_device_bond_pci_match(ibv_list[ret]->name, &owner_pci,
2333ca1418ceSMichael Baum 						nl_rdma, owner_id, &bond_info);
23342eb4d010SOphir Munk 		if (bd >= 0) {
23352eb4d010SOphir Munk 			/*
23362eb4d010SOphir Munk 			 * Bonding device detected. Only one match is allowed,
23372eb4d010SOphir Munk 			 * the bonding is supported over multi-port IB device,
23382eb4d010SOphir Munk 			 * there should be no matches on representor PCI
23392eb4d010SOphir Munk 			 * functions or non VF LAG bonding devices with
23402eb4d010SOphir Munk 			 * specified address.
23412eb4d010SOphir Munk 			 */
23422eb4d010SOphir Munk 			if (nd) {
23432eb4d010SOphir Munk 				DRV_LOG(ERR,
23442eb4d010SOphir Munk 					"multiple PCI match on bonding device"
23452eb4d010SOphir Munk 					"\"%s\" found", ibv_list[ret]->name);
23462eb4d010SOphir Munk 				rte_errno = ENOENT;
23472eb4d010SOphir Munk 				ret = -rte_errno;
23482eb4d010SOphir Munk 				goto exit;
23492eb4d010SOphir Munk 			}
2350f926cce3SXueming Li 			/* Amend owner pci address if owner PF ID specified. */
2351f926cce3SXueming Li 			if (eth_da.nb_representor_ports)
235208c2772fSXueming Li 				owner_pci.function += owner_id;
2353ca1418ceSMichael Baum 			DRV_LOG(INFO,
2354ca1418ceSMichael Baum 				"PCI information matches for slave %d bonding device \"%s\"",
23552eb4d010SOphir Munk 				bd, ibv_list[ret]->name);
23562eb4d010SOphir Munk 			ibv_match[nd++] = ibv_list[ret];
23572eb4d010SOphir Munk 			break;
235811c73de9SDariusz Sosnowski 		}
235911c73de9SDariusz Sosnowski 		mpesw = mlx5_device_mpesw_pci_match(ibv_list[ret], &owner_pci, nl_rdma);
236011c73de9SDariusz Sosnowski 		if (mpesw >= 0) {
236111c73de9SDariusz Sosnowski 			/*
236211c73de9SDariusz Sosnowski 			 * MPESW device detected. Only one matching IB device is allowed,
236311c73de9SDariusz Sosnowski 			 * so if any matches were found previously, fail gracefully.
236411c73de9SDariusz Sosnowski 			 */
236511c73de9SDariusz Sosnowski 			if (nd) {
236611c73de9SDariusz Sosnowski 				DRV_LOG(ERR,
236711c73de9SDariusz Sosnowski 					"PCI information matches MPESW device \"%s\", "
236811c73de9SDariusz Sosnowski 					"but multiple matching PCI devices were found. "
236911c73de9SDariusz Sosnowski 					"Probing failed.",
237011c73de9SDariusz Sosnowski 					ibv_list[ret]->name);
237111c73de9SDariusz Sosnowski 				rte_errno = ENOENT;
237211c73de9SDariusz Sosnowski 				ret = -rte_errno;
237311c73de9SDariusz Sosnowski 				goto exit;
237411c73de9SDariusz Sosnowski 			}
237511c73de9SDariusz Sosnowski 			DRV_LOG(INFO,
237611c73de9SDariusz Sosnowski 				"PCI information matches MPESW device \"%s\"",
237711c73de9SDariusz Sosnowski 				ibv_list[ret]->name);
237811c73de9SDariusz Sosnowski 			ibv_match[nd++] = ibv_list[ret];
237911c73de9SDariusz Sosnowski 			break;
238011c73de9SDariusz Sosnowski 		}
238111c73de9SDariusz Sosnowski 		/* Bonding or MPESW device was not found. */
23824d567938SThomas Monjalon 		if (mlx5_get_pci_addr(ibv_list[ret]->ibdev_path,
23834d567938SThomas Monjalon 					&pci_addr))
23842eb4d010SOphir Munk 			continue;
23858fa22e1fSThomas Monjalon 		if (rte_pci_addr_cmp(&owner_pci, &pci_addr) != 0)
23862eb4d010SOphir Munk 			continue;
23872eb4d010SOphir Munk 		DRV_LOG(INFO, "PCI information matches for device \"%s\"",
23882eb4d010SOphir Munk 			ibv_list[ret]->name);
23892eb4d010SOphir Munk 		ibv_match[nd++] = ibv_list[ret];
23902eb4d010SOphir Munk 	}
23912eb4d010SOphir Munk 	ibv_match[nd] = NULL;
23922eb4d010SOphir Munk 	if (!nd) {
23932eb4d010SOphir Munk 		/* No device matches, just complain and bail out. */
23942eb4d010SOphir Munk 		DRV_LOG(WARNING,
2395f956d3d4SRongwei Liu 			"PF %u doesn't have Verbs device matches PCI device " PCI_PRI_FMT ","
23962eb4d010SOphir Munk 			" are kernel drivers loaded?",
2397f956d3d4SRongwei Liu 			owner_id, owner_pci.domain, owner_pci.bus,
2398f926cce3SXueming Li 			owner_pci.devid, owner_pci.function);
23992eb4d010SOphir Munk 		rte_errno = ENOENT;
24002eb4d010SOphir Munk 		ret = -rte_errno;
24012eb4d010SOphir Munk 		goto exit;
24022eb4d010SOphir Munk 	}
24032eb4d010SOphir Munk 	if (nd == 1) {
24042eb4d010SOphir Munk 		/*
24052eb4d010SOphir Munk 		 * Found single matching device may have multiple ports.
24062eb4d010SOphir Munk 		 * Each port may be representor, we have to check the port
24072eb4d010SOphir Munk 		 * number and check the representors existence.
24082eb4d010SOphir Munk 		 */
24092eb4d010SOphir Munk 		if (nl_rdma >= 0)
24102eb4d010SOphir Munk 			np = mlx5_nl_portnum(nl_rdma, ibv_match[0]->name);
24112eb4d010SOphir Munk 		if (!np)
2412887183efSMichael Baum 			DRV_LOG(WARNING,
2413887183efSMichael Baum 				"Cannot get IB device \"%s\" ports number.",
2414887183efSMichael Baum 				ibv_match[0]->name);
24152eb4d010SOphir Munk 		if (bd >= 0 && !np) {
2416887183efSMichael Baum 			DRV_LOG(ERR, "Cannot get ports for bonding device.");
24172eb4d010SOphir Munk 			rte_errno = ENOENT;
24182eb4d010SOphir Munk 			ret = -rte_errno;
24192eb4d010SOphir Munk 			goto exit;
24202eb4d010SOphir Munk 		}
242111c73de9SDariusz Sosnowski 		if (mpesw >= 0 && !np) {
242211c73de9SDariusz Sosnowski 			DRV_LOG(ERR, "Cannot get ports for MPESW device.");
242311c73de9SDariusz Sosnowski 			rte_errno = ENOENT;
242411c73de9SDariusz Sosnowski 			ret = -rte_errno;
242511c73de9SDariusz Sosnowski 			goto exit;
242611c73de9SDariusz Sosnowski 		}
24272eb4d010SOphir Munk 	}
2428887183efSMichael Baum 	/* Now we can determine the maximal amount of devices to be spawned. */
24292175c4dcSSuanming Mou 	list = mlx5_malloc(MLX5_MEM_ZERO,
2430887183efSMichael Baum 			   sizeof(struct mlx5_dev_spawn_data) * (np ? np : nd),
24312175c4dcSSuanming Mou 			   RTE_CACHE_LINE_SIZE, SOCKET_ID_ANY);
24322eb4d010SOphir Munk 	if (!list) {
2433887183efSMichael Baum 		DRV_LOG(ERR, "Spawn data array allocation failure.");
24342eb4d010SOphir Munk 		rte_errno = ENOMEM;
24352eb4d010SOphir Munk 		ret = -rte_errno;
24362eb4d010SOphir Munk 		goto exit;
24372eb4d010SOphir Munk 	}
243811c73de9SDariusz Sosnowski 	if (bd >= 0 || mpesw >= 0 || np > 1) {
24392eb4d010SOphir Munk 		/*
24402eb4d010SOphir Munk 		 * Single IB device with multiple ports found,
24412eb4d010SOphir Munk 		 * it may be E-Switch master device and representors.
24422eb4d010SOphir Munk 		 * We have to perform identification through the ports.
24432eb4d010SOphir Munk 		 */
24442eb4d010SOphir Munk 		MLX5_ASSERT(nl_rdma >= 0);
24452eb4d010SOphir Munk 		MLX5_ASSERT(ns == 0);
24462eb4d010SOphir Munk 		MLX5_ASSERT(nd == 1);
24472eb4d010SOphir Munk 		MLX5_ASSERT(np);
24482eb4d010SOphir Munk 		for (i = 1; i <= np; ++i) {
2449f5f4c482SXueming Li 			list[ns].bond_info = &bond_info;
24502eb4d010SOphir Munk 			list[ns].max_port = np;
2451834a9019SOphir Munk 			list[ns].phys_port = i;
2452887183efSMichael Baum 			list[ns].phys_dev_name = ibv_match[0]->name;
24532eb4d010SOphir Munk 			list[ns].eth_dev = NULL;
24542eb4d010SOphir Munk 			list[ns].pci_dev = pci_dev;
24557af08c8fSMichael Baum 			list[ns].cdev = cdev;
24562eb4d010SOphir Munk 			list[ns].pf_bond = bd;
245711c73de9SDariusz Sosnowski 			list[ns].mpesw_port = MLX5_MPESW_PORT_INVALID;
2458887183efSMichael Baum 			list[ns].ifindex = mlx5_nl_ifindex(nl_rdma,
2459887183efSMichael Baum 							   ibv_match[0]->name,
2460887183efSMichael Baum 							   i);
24612eb4d010SOphir Munk 			if (!list[ns].ifindex) {
24622eb4d010SOphir Munk 				/*
24632eb4d010SOphir Munk 				 * No network interface index found for the
24642eb4d010SOphir Munk 				 * specified port, it means there is no
24652eb4d010SOphir Munk 				 * representor on this port. It's OK,
24662eb4d010SOphir Munk 				 * there can be disabled ports, for example
24672eb4d010SOphir Munk 				 * if sriov_numvfs < sriov_totalvfs.
24682eb4d010SOphir Munk 				 */
24692eb4d010SOphir Munk 				continue;
24702eb4d010SOphir Munk 			}
24712eb4d010SOphir Munk 			ret = -1;
24722eb4d010SOphir Munk 			if (nl_route >= 0)
2473887183efSMichael Baum 				ret = mlx5_nl_switch_info(nl_route,
24742eb4d010SOphir Munk 							  list[ns].ifindex,
24752eb4d010SOphir Munk 							  &list[ns].info);
24762eb4d010SOphir Munk 			if (ret || (!list[ns].info.representor &&
24772eb4d010SOphir Munk 				    !list[ns].info.master)) {
24782eb4d010SOphir Munk 				/*
24792eb4d010SOphir Munk 				 * We failed to recognize representors with
24802eb4d010SOphir Munk 				 * Netlink, let's try to perform the task
24812eb4d010SOphir Munk 				 * with sysfs.
24822eb4d010SOphir Munk 				 */
2483887183efSMichael Baum 				ret = mlx5_sysfs_switch_info(list[ns].ifindex,
24842eb4d010SOphir Munk 							     &list[ns].info);
24852eb4d010SOphir Munk 			}
24862eb4d010SOphir Munk 			if (!ret && bd >= 0) {
24872eb4d010SOphir Munk 				switch (list[ns].info.name_type) {
24882eb4d010SOphir Munk 				case MLX5_PHYS_PORT_NAME_TYPE_UPLINK:
24899f430dd7SViacheslav Ovsiienko 					if (np == 1) {
24909f430dd7SViacheslav Ovsiienko 						/*
24919f430dd7SViacheslav Ovsiienko 						 * Force standalone bonding
24929f430dd7SViacheslav Ovsiienko 						 * device for ROCE LAG
24937be78d02SJosh Soref 						 * configurations.
24949f430dd7SViacheslav Ovsiienko 						 */
24959f430dd7SViacheslav Ovsiienko 						list[ns].info.master = 0;
24969f430dd7SViacheslav Ovsiienko 						list[ns].info.representor = 0;
24979f430dd7SViacheslav Ovsiienko 					}
24982eb4d010SOphir Munk 					ns++;
24992eb4d010SOphir Munk 					break;
2500420bbdaeSViacheslav Ovsiienko 				case MLX5_PHYS_PORT_NAME_TYPE_PFHPF:
2501420bbdaeSViacheslav Ovsiienko 					/* Fallthrough */
25022eb4d010SOphir Munk 				case MLX5_PHYS_PORT_NAME_TYPE_PFVF:
2503cb95feefSXueming Li 					/* Fallthrough */
2504cb95feefSXueming Li 				case MLX5_PHYS_PORT_NAME_TYPE_PFSF:
25052eb4d010SOphir Munk 					if (list[ns].info.pf_num == bd)
25062eb4d010SOphir Munk 						ns++;
25072eb4d010SOphir Munk 					break;
25082eb4d010SOphir Munk 				default:
25092eb4d010SOphir Munk 					break;
25102eb4d010SOphir Munk 				}
25112eb4d010SOphir Munk 				continue;
25122eb4d010SOphir Munk 			}
251311c73de9SDariusz Sosnowski 			if (!ret && mpesw >= 0) {
251411c73de9SDariusz Sosnowski 				switch (list[ns].info.name_type) {
251511c73de9SDariusz Sosnowski 				case MLX5_PHYS_PORT_NAME_TYPE_UPLINK:
251611c73de9SDariusz Sosnowski 					/* Owner port is treated as master port. */
251711c73de9SDariusz Sosnowski 					if (list[ns].info.port_name == mpesw) {
251811c73de9SDariusz Sosnowski 						list[ns].info.master = 1;
251911c73de9SDariusz Sosnowski 						list[ns].info.representor = 0;
252011c73de9SDariusz Sosnowski 					} else {
252111c73de9SDariusz Sosnowski 						list[ns].info.master = 0;
252211c73de9SDariusz Sosnowski 						list[ns].info.representor = 1;
252311c73de9SDariusz Sosnowski 					}
252411c73de9SDariusz Sosnowski 					/*
252511c73de9SDariusz Sosnowski 					 * Ports of this type have uplink port index
252611c73de9SDariusz Sosnowski 					 * encoded in the name. This index is also a PF index.
252711c73de9SDariusz Sosnowski 					 */
252811c73de9SDariusz Sosnowski 					list[ns].info.pf_num = list[ns].info.port_name;
252911c73de9SDariusz Sosnowski 					list[ns].mpesw_port = list[ns].info.port_name;
253011c73de9SDariusz Sosnowski 					list[ns].info.mpesw_owner = mpesw;
253111c73de9SDariusz Sosnowski 					ns++;
253211c73de9SDariusz Sosnowski 					break;
253311c73de9SDariusz Sosnowski 				case MLX5_PHYS_PORT_NAME_TYPE_PFHPF:
253411c73de9SDariusz Sosnowski 				case MLX5_PHYS_PORT_NAME_TYPE_PFVF:
253511c73de9SDariusz Sosnowski 				case MLX5_PHYS_PORT_NAME_TYPE_PFSF:
253611c73de9SDariusz Sosnowski 					/* Only spawn representors related to the probed PF. */
253711c73de9SDariusz Sosnowski 					if (list[ns].info.pf_num == owner_id) {
253811c73de9SDariusz Sosnowski 						/*
253911c73de9SDariusz Sosnowski 						 * Ports of this type have PF index encoded in name,
254011c73de9SDariusz Sosnowski 						 * which translate to the related uplink port index.
254111c73de9SDariusz Sosnowski 						 */
254211c73de9SDariusz Sosnowski 						list[ns].mpesw_port = list[ns].info.pf_num;
254311c73de9SDariusz Sosnowski 						/* MPESW owner is also saved but not used now. */
254411c73de9SDariusz Sosnowski 						list[ns].info.mpesw_owner = mpesw;
254511c73de9SDariusz Sosnowski 						ns++;
254611c73de9SDariusz Sosnowski 					}
254711c73de9SDariusz Sosnowski 					break;
254811c73de9SDariusz Sosnowski 				default:
254911c73de9SDariusz Sosnowski 					break;
255011c73de9SDariusz Sosnowski 				}
255111c73de9SDariusz Sosnowski 				continue;
255211c73de9SDariusz Sosnowski 			}
25532eb4d010SOphir Munk 			if (!ret && (list[ns].info.representor ^
25542eb4d010SOphir Munk 				     list[ns].info.master))
25552eb4d010SOphir Munk 				ns++;
25562eb4d010SOphir Munk 		}
25572eb4d010SOphir Munk 	} else {
25582eb4d010SOphir Munk 		/*
25592eb4d010SOphir Munk 		 * The existence of several matching entries (nd > 1) means
25602eb4d010SOphir Munk 		 * port representors have been instantiated. No existing Verbs
25612eb4d010SOphir Munk 		 * call nor sysfs entries can tell them apart, this can only
25622eb4d010SOphir Munk 		 * be done through Netlink calls assuming kernel drivers are
25632eb4d010SOphir Munk 		 * recent enough to support them.
25642eb4d010SOphir Munk 		 *
25652eb4d010SOphir Munk 		 * In the event of identification failure through Netlink,
25662eb4d010SOphir Munk 		 * try again through sysfs, then:
25672eb4d010SOphir Munk 		 *
25682eb4d010SOphir Munk 		 * 1. A single IB device matches (nd == 1) with single
25692eb4d010SOphir Munk 		 *    port (np=0/1) and is not a representor, assume
25702eb4d010SOphir Munk 		 *    no switch support.
25712eb4d010SOphir Munk 		 *
25722eb4d010SOphir Munk 		 * 2. Otherwise no safe assumptions can be made;
25732eb4d010SOphir Munk 		 *    complain louder and bail out.
25742eb4d010SOphir Munk 		 */
25752eb4d010SOphir Munk 		for (i = 0; i != nd; ++i) {
25762eb4d010SOphir Munk 			memset(&list[ns].info, 0, sizeof(list[ns].info));
2577f5f4c482SXueming Li 			list[ns].bond_info = NULL;
25782eb4d010SOphir Munk 			list[ns].max_port = 1;
2579834a9019SOphir Munk 			list[ns].phys_port = 1;
2580887183efSMichael Baum 			list[ns].phys_dev_name = ibv_match[i]->name;
25812eb4d010SOphir Munk 			list[ns].eth_dev = NULL;
25822eb4d010SOphir Munk 			list[ns].pci_dev = pci_dev;
25837af08c8fSMichael Baum 			list[ns].cdev = cdev;
25842eb4d010SOphir Munk 			list[ns].pf_bond = -1;
258511c73de9SDariusz Sosnowski 			list[ns].mpesw_port = MLX5_MPESW_PORT_INVALID;
25862eb4d010SOphir Munk 			list[ns].ifindex = 0;
25872eb4d010SOphir Munk 			if (nl_rdma >= 0)
25882eb4d010SOphir Munk 				list[ns].ifindex = mlx5_nl_ifindex
2589834a9019SOphir Munk 							    (nl_rdma,
2590887183efSMichael Baum 							     ibv_match[i]->name,
2591887183efSMichael Baum 							     1);
25922eb4d010SOphir Munk 			if (!list[ns].ifindex) {
25932eb4d010SOphir Munk 				char ifname[IF_NAMESIZE];
25942eb4d010SOphir Munk 
25952eb4d010SOphir Munk 				/*
25962eb4d010SOphir Munk 				 * Netlink failed, it may happen with old
25972eb4d010SOphir Munk 				 * ib_core kernel driver (before 4.16).
25982eb4d010SOphir Munk 				 * We can assume there is old driver because
25992eb4d010SOphir Munk 				 * here we are processing single ports IB
26002eb4d010SOphir Munk 				 * devices. Let's try sysfs to retrieve
26012eb4d010SOphir Munk 				 * the ifindex. The method works for
26022eb4d010SOphir Munk 				 * master device only.
26032eb4d010SOphir Munk 				 */
26042eb4d010SOphir Munk 				if (nd > 1) {
26052eb4d010SOphir Munk 					/*
26062eb4d010SOphir Munk 					 * Multiple devices found, assume
26072eb4d010SOphir Munk 					 * representors, can not distinguish
26082eb4d010SOphir Munk 					 * master/representor and retrieve
26092eb4d010SOphir Munk 					 * ifindex via sysfs.
26102eb4d010SOphir Munk 					 */
26112eb4d010SOphir Munk 					continue;
26122eb4d010SOphir Munk 				}
2613aec086c9SMatan Azrad 				ret = mlx5_get_ifname_sysfs
2614aec086c9SMatan Azrad 					(ibv_match[i]->ibdev_path, ifname);
26152eb4d010SOphir Munk 				if (!ret)
26162eb4d010SOphir Munk 					list[ns].ifindex =
26172eb4d010SOphir Munk 						if_nametoindex(ifname);
26182eb4d010SOphir Munk 				if (!list[ns].ifindex) {
26192eb4d010SOphir Munk 					/*
26202eb4d010SOphir Munk 					 * No network interface index found
26212eb4d010SOphir Munk 					 * for the specified device, it means
26222eb4d010SOphir Munk 					 * there it is neither representor
26232eb4d010SOphir Munk 					 * nor master.
26242eb4d010SOphir Munk 					 */
26252eb4d010SOphir Munk 					continue;
26262eb4d010SOphir Munk 				}
26272eb4d010SOphir Munk 			}
26282eb4d010SOphir Munk 			ret = -1;
26292eb4d010SOphir Munk 			if (nl_route >= 0)
2630ca1418ceSMichael Baum 				ret = mlx5_nl_switch_info(nl_route,
26312eb4d010SOphir Munk 							  list[ns].ifindex,
26322eb4d010SOphir Munk 							  &list[ns].info);
26332eb4d010SOphir Munk 			if (ret || (!list[ns].info.representor &&
26342eb4d010SOphir Munk 				    !list[ns].info.master)) {
26352eb4d010SOphir Munk 				/*
26362eb4d010SOphir Munk 				 * We failed to recognize representors with
26372eb4d010SOphir Munk 				 * Netlink, let's try to perform the task
26382eb4d010SOphir Munk 				 * with sysfs.
26392eb4d010SOphir Munk 				 */
2640887183efSMichael Baum 				ret = mlx5_sysfs_switch_info(list[ns].ifindex,
26412eb4d010SOphir Munk 							     &list[ns].info);
26422eb4d010SOphir Munk 			}
26432eb4d010SOphir Munk 			if (!ret && (list[ns].info.representor ^
26442eb4d010SOphir Munk 				     list[ns].info.master)) {
26452eb4d010SOphir Munk 				ns++;
26462eb4d010SOphir Munk 			} else if ((nd == 1) &&
26472eb4d010SOphir Munk 				   !list[ns].info.representor &&
26482eb4d010SOphir Munk 				   !list[ns].info.master) {
26492eb4d010SOphir Munk 				/*
2650887183efSMichael Baum 				 * Single IB device with one physical port and
26512eb4d010SOphir Munk 				 * attached network device.
2652887183efSMichael Baum 				 * May be SRIOV is not enabled or there is no
2653887183efSMichael Baum 				 * representors.
26542eb4d010SOphir Munk 				 */
2655887183efSMichael Baum 				DRV_LOG(INFO, "No E-Switch support detected.");
26562eb4d010SOphir Munk 				ns++;
26572eb4d010SOphir Munk 				break;
26582eb4d010SOphir Munk 			}
26592eb4d010SOphir Munk 		}
26602eb4d010SOphir Munk 		if (!ns) {
26612eb4d010SOphir Munk 			DRV_LOG(ERR,
2662887183efSMichael Baum 				"Unable to recognize master/representors on the multiple IB devices.");
26632eb4d010SOphir Munk 			rte_errno = ENOENT;
26642eb4d010SOphir Munk 			ret = -rte_errno;
26652eb4d010SOphir Munk 			goto exit;
26662eb4d010SOphir Munk 		}
26676b157f3bSViacheslav Ovsiienko 		/*
26686b157f3bSViacheslav Ovsiienko 		 * New kernels may add the switch_id attribute for the case
2669ca1418ceSMichael Baum 		 * there is no E-Switch and we wrongly recognized the only
2670ca1418ceSMichael Baum 		 * device as master. Override this if there is the single
2671ca1418ceSMichael Baum 		 * device with single port and new device name format present.
26726b157f3bSViacheslav Ovsiienko 		 */
26736b157f3bSViacheslav Ovsiienko 		if (nd == 1 &&
26746b157f3bSViacheslav Ovsiienko 		    list[0].info.name_type == MLX5_PHYS_PORT_NAME_TYPE_UPLINK) {
26756b157f3bSViacheslav Ovsiienko 			list[0].info.master = 0;
26766b157f3bSViacheslav Ovsiienko 			list[0].info.representor = 0;
26776b157f3bSViacheslav Ovsiienko 		}
26782eb4d010SOphir Munk 	}
26792eb4d010SOphir Munk 	MLX5_ASSERT(ns);
26802eb4d010SOphir Munk 	/*
26812eb4d010SOphir Munk 	 * Sort list to probe devices in natural order for users convenience
26822eb4d010SOphir Munk 	 * (i.e. master first, then representors from lowest to highest ID).
26832eb4d010SOphir Munk 	 */
26842eb4d010SOphir Munk 	qsort(list, ns, sizeof(*list), mlx5_dev_spawn_data_cmp);
2685f926cce3SXueming Li 	if (eth_da.type != RTE_ETH_REPRESENTOR_NONE) {
2686f926cce3SXueming Li 		/* Set devargs default values. */
2687f926cce3SXueming Li 		if (eth_da.nb_mh_controllers == 0) {
2688f926cce3SXueming Li 			eth_da.nb_mh_controllers = 1;
2689f926cce3SXueming Li 			eth_da.mh_controllers[0] = 0;
2690f926cce3SXueming Li 		}
2691f926cce3SXueming Li 		if (eth_da.nb_ports == 0 && ns > 0) {
2692f926cce3SXueming Li 			if (list[0].pf_bond >= 0 && list[0].info.representor)
2693f926cce3SXueming Li 				DRV_LOG(WARNING, "Representor on Bonding device should use pf#vf# syntax: %s",
2694f926cce3SXueming Li 					pci_dev->device.devargs->args);
2695f926cce3SXueming Li 			eth_da.nb_ports = 1;
2696f926cce3SXueming Li 			eth_da.ports[0] = list[0].info.pf_num;
2697f926cce3SXueming Li 		}
2698f926cce3SXueming Li 		if (eth_da.nb_representor_ports == 0) {
2699f926cce3SXueming Li 			eth_da.nb_representor_ports = 1;
2700f926cce3SXueming Li 			eth_da.representor_ports[0] = 0;
2701f926cce3SXueming Li 		}
2702f926cce3SXueming Li 	}
27032eb4d010SOphir Munk 	for (i = 0; i != ns; ++i) {
27042eb4d010SOphir Munk 		uint32_t restore;
27052eb4d010SOphir Munk 
2706a729d2f0SMichael Baum 		list[i].eth_dev = mlx5_dev_spawn(cdev->dev, &list[i], &eth_da,
2707a729d2f0SMichael Baum 						 mkvlist);
27082eb4d010SOphir Munk 		if (!list[i].eth_dev) {
27092eb4d010SOphir Munk 			if (rte_errno != EBUSY && rte_errno != EEXIST)
27102eb4d010SOphir Munk 				break;
27112eb4d010SOphir Munk 			/* Device is disabled or already spawned. Ignore it. */
27122eb4d010SOphir Munk 			continue;
27132eb4d010SOphir Munk 		}
27142eb4d010SOphir Munk 		restore = list[i].eth_dev->data->dev_flags;
27152eb4d010SOphir Munk 		rte_eth_copy_pci_info(list[i].eth_dev, pci_dev);
2716494d6863SGregory Etelson 		/**
2717494d6863SGregory Etelson 		 * Each representor has a dedicated interrupts vector.
2718494d6863SGregory Etelson 		 * rte_eth_copy_pci_info() assigns PF interrupts handle to
2719494d6863SGregory Etelson 		 * representor eth_dev object because representor and PF
2720494d6863SGregory Etelson 		 * share the same PCI address.
2721494d6863SGregory Etelson 		 * Override representor device with a dedicated
2722494d6863SGregory Etelson 		 * interrupts handle here.
2723494d6863SGregory Etelson 		 * Representor interrupts handle is released in mlx5_dev_stop().
2724494d6863SGregory Etelson 		 */
2725494d6863SGregory Etelson 		if (list[i].info.representor) {
2726d61138d4SHarman Kalra 			struct rte_intr_handle *intr_handle =
2727d61138d4SHarman Kalra 				rte_intr_instance_alloc(RTE_INTR_INSTANCE_F_SHARED);
2728d61138d4SHarman Kalra 			if (intr_handle == NULL) {
2729494d6863SGregory Etelson 				DRV_LOG(ERR,
2730494d6863SGregory Etelson 					"port %u failed to allocate memory for interrupt handler "
2731494d6863SGregory Etelson 					"Rx interrupts will not be supported",
2732494d6863SGregory Etelson 					i);
2733494d6863SGregory Etelson 				rte_errno = ENOMEM;
2734494d6863SGregory Etelson 				ret = -rte_errno;
2735494d6863SGregory Etelson 				goto exit;
2736494d6863SGregory Etelson 			}
2737494d6863SGregory Etelson 			list[i].eth_dev->intr_handle = intr_handle;
2738494d6863SGregory Etelson 		}
27392eb4d010SOphir Munk 		/* Restore non-PCI flags cleared by the above call. */
27402eb4d010SOphir Munk 		list[i].eth_dev->data->dev_flags |= restore;
27412eb4d010SOphir Munk 		rte_eth_dev_probing_finish(list[i].eth_dev);
27422eb4d010SOphir Munk 	}
27432eb4d010SOphir Munk 	if (i != ns) {
27442eb4d010SOphir Munk 		DRV_LOG(ERR,
27452eb4d010SOphir Munk 			"probe of PCI device " PCI_PRI_FMT " aborted after"
27462eb4d010SOphir Munk 			" encountering an error: %s",
2747f926cce3SXueming Li 			owner_pci.domain, owner_pci.bus,
2748f926cce3SXueming Li 			owner_pci.devid, owner_pci.function,
27492eb4d010SOphir Munk 			strerror(rte_errno));
27502eb4d010SOphir Munk 		ret = -rte_errno;
27512eb4d010SOphir Munk 		/* Roll back. */
27522eb4d010SOphir Munk 		while (i--) {
27532eb4d010SOphir Munk 			if (!list[i].eth_dev)
27542eb4d010SOphir Munk 				continue;
27552eb4d010SOphir Munk 			mlx5_dev_close(list[i].eth_dev);
27562eb4d010SOphir Munk 			/* mac_addrs must not be freed because in dev_private */
27572eb4d010SOphir Munk 			list[i].eth_dev->data->mac_addrs = NULL;
27582eb4d010SOphir Munk 			claim_zero(rte_eth_dev_release_port(list[i].eth_dev));
27592eb4d010SOphir Munk 		}
27602eb4d010SOphir Munk 		/* Restore original error. */
27612eb4d010SOphir Munk 		rte_errno = -ret;
27622eb4d010SOphir Munk 	} else {
27632eb4d010SOphir Munk 		ret = 0;
27642eb4d010SOphir Munk 	}
27652eb4d010SOphir Munk exit:
27662eb4d010SOphir Munk 	/*
27672eb4d010SOphir Munk 	 * Do the routine cleanup:
27682eb4d010SOphir Munk 	 * - close opened Netlink sockets
27692eb4d010SOphir Munk 	 * - free allocated spawn data array
27702eb4d010SOphir Munk 	 * - free the Infiniband device list
27712eb4d010SOphir Munk 	 */
27722eb4d010SOphir Munk 	if (nl_rdma >= 0)
27732eb4d010SOphir Munk 		close(nl_rdma);
27742eb4d010SOphir Munk 	if (nl_route >= 0)
27752eb4d010SOphir Munk 		close(nl_route);
27762eb4d010SOphir Munk 	if (list)
27772175c4dcSSuanming Mou 		mlx5_free(list);
27782eb4d010SOphir Munk 	MLX5_ASSERT(ibv_list);
27792eb4d010SOphir Munk 	mlx5_glue->free_device_list(ibv_list);
27802eb4d010SOphir Munk 	return ret;
27812eb4d010SOphir Munk }
27822eb4d010SOphir Munk 
2783919488fbSXueming Li static int
2784919488fbSXueming Li mlx5_os_parse_eth_devargs(struct rte_device *dev,
2785919488fbSXueming Li 			  struct rte_eth_devargs *eth_da)
2786919488fbSXueming Li {
2787919488fbSXueming Li 	int ret = 0;
2788919488fbSXueming Li 
2789919488fbSXueming Li 	if (dev->devargs == NULL)
2790919488fbSXueming Li 		return 0;
2791919488fbSXueming Li 	memset(eth_da, 0, sizeof(*eth_da));
2792919488fbSXueming Li 	/* Parse representor information first from class argument. */
2793919488fbSXueming Li 	if (dev->devargs->cls_str)
27949a9eb104SHarman Kalra 		ret = rte_eth_devargs_parse(dev->devargs->cls_str, eth_da, 1);
27959a9eb104SHarman Kalra 	if (ret < 0) {
2796919488fbSXueming Li 		DRV_LOG(ERR, "failed to parse device arguments: %s",
2797919488fbSXueming Li 			dev->devargs->cls_str);
2798919488fbSXueming Li 		return -rte_errno;
2799919488fbSXueming Li 	}
2800c2e3b84eSMichael Baum 	if (eth_da->type == RTE_ETH_REPRESENTOR_NONE && dev->devargs->args) {
2801919488fbSXueming Li 		/* Parse legacy device argument */
28029a9eb104SHarman Kalra 		ret = rte_eth_devargs_parse(dev->devargs->args, eth_da, 1);
28039a9eb104SHarman Kalra 		if (ret < 0) {
2804919488fbSXueming Li 			DRV_LOG(ERR, "failed to parse device arguments: %s",
2805919488fbSXueming Li 				dev->devargs->args);
2806919488fbSXueming Li 			return -rte_errno;
2807919488fbSXueming Li 		}
2808919488fbSXueming Li 	}
2809919488fbSXueming Li 	return 0;
2810919488fbSXueming Li }
2811919488fbSXueming Li 
281208c2772fSXueming Li /**
2813a7f34989SXueming Li  * Callback to register a PCI device.
281408c2772fSXueming Li  *
281508c2772fSXueming Li  * This function spawns Ethernet devices out of a given PCI device.
281608c2772fSXueming Li  *
28177af08c8fSMichael Baum  * @param[in] cdev
28187af08c8fSMichael Baum  *   Pointer to common mlx5 device structure.
2819a729d2f0SMichael Baum  * @param[in, out] mkvlist
2820a729d2f0SMichael Baum  *   Pointer to mlx5 kvargs control, can be NULL if there is no devargs.
282108c2772fSXueming Li  *
282208c2772fSXueming Li  * @return
282308c2772fSXueming Li  *   0 on success, a negative errno value otherwise and rte_errno is set.
282408c2772fSXueming Li  */
2825a7f34989SXueming Li static int
2826a729d2f0SMichael Baum mlx5_os_pci_probe(struct mlx5_common_device *cdev,
2827a729d2f0SMichael Baum 		  struct mlx5_kvargs_ctrl *mkvlist)
282808c2772fSXueming Li {
28297af08c8fSMichael Baum 	struct rte_pci_device *pci_dev = RTE_DEV_TO_PCI(cdev->dev);
2830919488fbSXueming Li 	struct rte_eth_devargs eth_da = { .nb_ports = 0 };
283108c2772fSXueming Li 	int ret = 0;
283208c2772fSXueming Li 	uint16_t p;
283308c2772fSXueming Li 
28347af08c8fSMichael Baum 	ret = mlx5_os_parse_eth_devargs(cdev->dev, &eth_da);
2835919488fbSXueming Li 	if (ret != 0)
2836919488fbSXueming Li 		return ret;
283708c2772fSXueming Li 
283808c2772fSXueming Li 	if (eth_da.nb_ports > 0) {
283908c2772fSXueming Li 		/* Iterate all port if devargs pf is range: "pf[0-1]vf[...]". */
28406856efa5SMichael Baum 		for (p = 0; p < eth_da.nb_ports; p++) {
2841ca1418ceSMichael Baum 			ret = mlx5_os_pci_probe_pf(cdev, &eth_da,
2842a729d2f0SMichael Baum 						   eth_da.ports[p], mkvlist);
28436856efa5SMichael Baum 			if (ret) {
2844f956d3d4SRongwei Liu 				DRV_LOG(INFO, "Probe of PCI device " PCI_PRI_FMT " "
2845f956d3d4SRongwei Liu 					"aborted due to proding failure of PF %u",
28466856efa5SMichael Baum 					pci_dev->addr.domain, pci_dev->addr.bus,
28476856efa5SMichael Baum 					pci_dev->addr.devid, pci_dev->addr.function,
28486856efa5SMichael Baum 					eth_da.ports[p]);
28497af08c8fSMichael Baum 				mlx5_net_remove(cdev);
2850f956d3d4SRongwei Liu 				if (p != 0)
2851f956d3d4SRongwei Liu 					break;
2852f956d3d4SRongwei Liu 			}
28536856efa5SMichael Baum 		}
285408c2772fSXueming Li 	} else {
2855a729d2f0SMichael Baum 		ret = mlx5_os_pci_probe_pf(cdev, &eth_da, 0, mkvlist);
285608c2772fSXueming Li 	}
285708c2772fSXueming Li 	return ret;
285808c2772fSXueming Li }
285908c2772fSXueming Li 
2860919488fbSXueming Li /* Probe a single SF device on auxiliary bus, no representor support. */
2861919488fbSXueming Li static int
2862a729d2f0SMichael Baum mlx5_os_auxiliary_probe(struct mlx5_common_device *cdev,
2863a729d2f0SMichael Baum 			struct mlx5_kvargs_ctrl *mkvlist)
2864919488fbSXueming Li {
2865919488fbSXueming Li 	struct rte_eth_devargs eth_da = { .nb_ports = 0 };
286611c73de9SDariusz Sosnowski 	struct mlx5_dev_spawn_data spawn = {
286711c73de9SDariusz Sosnowski 		.pf_bond = -1,
286811c73de9SDariusz Sosnowski 		.mpesw_port = MLX5_MPESW_PORT_INVALID,
286911c73de9SDariusz Sosnowski 	};
28707af08c8fSMichael Baum 	struct rte_device *dev = cdev->dev;
2871919488fbSXueming Li 	struct rte_auxiliary_device *adev = RTE_DEV_TO_AUXILIARY(dev);
2872919488fbSXueming Li 	struct rte_eth_dev *eth_dev;
2873919488fbSXueming Li 	int ret = 0;
2874919488fbSXueming Li 
2875919488fbSXueming Li 	/* Parse ethdev devargs. */
2876919488fbSXueming Li 	ret = mlx5_os_parse_eth_devargs(dev, &eth_da);
2877919488fbSXueming Li 	if (ret != 0)
2878919488fbSXueming Li 		return ret;
2879919488fbSXueming Li 	/* Init spawn data. */
2880919488fbSXueming Li 	spawn.max_port = 1;
2881919488fbSXueming Li 	spawn.phys_port = 1;
2882ca1418ceSMichael Baum 	spawn.phys_dev_name = mlx5_os_get_ctx_device_name(cdev->ctx);
2883919488fbSXueming Li 	ret = mlx5_auxiliary_get_ifindex(dev->name);
2884919488fbSXueming Li 	if (ret < 0) {
2885919488fbSXueming Li 		DRV_LOG(ERR, "failed to get ethdev ifindex: %s", dev->name);
2886919488fbSXueming Li 		return ret;
2887919488fbSXueming Li 	}
2888919488fbSXueming Li 	spawn.ifindex = ret;
28897af08c8fSMichael Baum 	spawn.cdev = cdev;
2890919488fbSXueming Li 	/* Spawn device. */
2891a729d2f0SMichael Baum 	eth_dev = mlx5_dev_spawn(dev, &spawn, &eth_da, mkvlist);
2892919488fbSXueming Li 	if (eth_dev == NULL)
2893919488fbSXueming Li 		return -rte_errno;
2894919488fbSXueming Li 	/* Post create. */
2895d61138d4SHarman Kalra 	eth_dev->intr_handle = adev->intr_handle;
2896919488fbSXueming Li 	if (rte_eal_process_type() == RTE_PROC_PRIMARY) {
2897919488fbSXueming Li 		eth_dev->data->dev_flags |= RTE_ETH_DEV_INTR_LSC;
2898919488fbSXueming Li 		eth_dev->data->dev_flags |= RTE_ETH_DEV_INTR_RMV;
2899919488fbSXueming Li 		eth_dev->data->numa_node = dev->numa_node;
2900919488fbSXueming Li 	}
2901919488fbSXueming Li 	rte_eth_dev_probing_finish(eth_dev);
2902919488fbSXueming Li 	return 0;
2903919488fbSXueming Li }
2904919488fbSXueming Li 
2905a7f34989SXueming Li /**
2906a7f34989SXueming Li  * Net class driver callback to probe a device.
2907a7f34989SXueming Li  *
2908919488fbSXueming Li  * This function probe PCI bus device(s) or a single SF on auxiliary bus.
2909a7f34989SXueming Li  *
29107af08c8fSMichael Baum  * @param[in] cdev
29117af08c8fSMichael Baum  *   Pointer to the common mlx5 device.
2912a729d2f0SMichael Baum  * @param[in, out] mkvlist
2913a729d2f0SMichael Baum  *   Pointer to mlx5 kvargs control, can be NULL if there is no devargs.
2914a7f34989SXueming Li  *
2915a7f34989SXueming Li  * @return
29167af08c8fSMichael Baum  *   0 on success, a negative errno value otherwise and rte_errno is set.
2917a7f34989SXueming Li  */
2918a7f34989SXueming Li int
2919a729d2f0SMichael Baum mlx5_os_net_probe(struct mlx5_common_device *cdev,
2920a729d2f0SMichael Baum 		  struct mlx5_kvargs_ctrl *mkvlist)
2921a7f34989SXueming Li {
2922a7f34989SXueming Li 	int ret;
2923a7f34989SXueming Li 
2924ca1418ceSMichael Baum 	if (rte_eal_process_type() == RTE_PROC_PRIMARY)
2925a7f34989SXueming Li 		mlx5_pmd_socket_init();
2926a7f34989SXueming Li 	ret = mlx5_init_once();
2927a7f34989SXueming Li 	if (ret) {
29287af08c8fSMichael Baum 		DRV_LOG(ERR, "Unable to init PMD global data: %s",
2929a7f34989SXueming Li 			strerror(rte_errno));
2930a7f34989SXueming Li 		return -rte_errno;
2931a7f34989SXueming Li 	}
2932a729d2f0SMichael Baum 	ret = mlx5_probe_again_args_validate(cdev, mkvlist);
2933a13ec19cSMichael Baum 	if (ret) {
2934a13ec19cSMichael Baum 		DRV_LOG(ERR, "Probe again parameters are not compatible : %s",
2935a13ec19cSMichael Baum 			strerror(rte_errno));
2936a13ec19cSMichael Baum 		return -rte_errno;
2937a13ec19cSMichael Baum 	}
29387af08c8fSMichael Baum 	if (mlx5_dev_is_pci(cdev->dev))
2939a729d2f0SMichael Baum 		return mlx5_os_pci_probe(cdev, mkvlist);
2940919488fbSXueming Li 	else
2941a729d2f0SMichael Baum 		return mlx5_os_auxiliary_probe(cdev, mkvlist);
29422eb4d010SOphir Munk }
29432eb4d010SOphir Munk 
29442eb4d010SOphir Munk /**
2945ea823b2cSDmitry Kozlyuk  * Cleanup resources when the last device is closed.
2946ea823b2cSDmitry Kozlyuk  */
2947ea823b2cSDmitry Kozlyuk void
2948ea823b2cSDmitry Kozlyuk mlx5_os_net_cleanup(void)
2949ea823b2cSDmitry Kozlyuk {
2950ea823b2cSDmitry Kozlyuk 	mlx5_pmd_socket_uninit();
2951ea823b2cSDmitry Kozlyuk }
2952ea823b2cSDmitry Kozlyuk 
2953ea823b2cSDmitry Kozlyuk /**
29542eb4d010SOphir Munk  * Install shared asynchronous device events handler.
29552eb4d010SOphir Munk  * This function is implemented to support event sharing
29562eb4d010SOphir Munk  * between multiple ports of single IB device.
29572eb4d010SOphir Munk  *
29582eb4d010SOphir Munk  * @param sh
29592eb4d010SOphir Munk  *   Pointer to mlx5_dev_ctx_shared object.
29602eb4d010SOphir Munk  */
29612eb4d010SOphir Munk void
29622eb4d010SOphir Munk mlx5_os_dev_shared_handler_install(struct mlx5_dev_ctx_shared *sh)
29632eb4d010SOphir Munk {
2964ca1418ceSMichael Baum 	struct ibv_context *ctx = sh->cdev->ctx;
296572d7efe4SSpike Du 	int nlsk_fd;
29662eb4d010SOphir Munk 
296772d7efe4SSpike Du 	sh->intr_handle = mlx5_os_interrupt_handler_create
296872d7efe4SSpike Du 		(RTE_INTR_INSTANCE_F_SHARED, true,
296972d7efe4SSpike Du 		 ctx->async_fd, mlx5_dev_interrupt_handler, sh);
297072d7efe4SSpike Du 	if (!sh->intr_handle) {
297172d7efe4SSpike Du 		DRV_LOG(ERR, "Failed to allocate intr_handle.");
2972d61138d4SHarman Kalra 		return;
2973d61138d4SHarman Kalra 	}
297472d7efe4SSpike Du 	nlsk_fd = mlx5_nl_init(NETLINK_ROUTE, RTMGRP_LINK);
297572d7efe4SSpike Du 	if (nlsk_fd < 0) {
297672d7efe4SSpike Du 		DRV_LOG(ERR, "Failed to create a socket for Netlink events: %s",
297772d7efe4SSpike Du 			rte_strerror(rte_errno));
297872d7efe4SSpike Du 		return;
29792eb4d010SOphir Munk 	}
298072d7efe4SSpike Du 	sh->intr_handle_nl = mlx5_os_interrupt_handler_create
298172d7efe4SSpike Du 		(RTE_INTR_INSTANCE_F_SHARED, true,
298272d7efe4SSpike Du 		 nlsk_fd, mlx5_dev_interrupt_handler_nl, sh);
298317f95513SDmitry Kozlyuk 	if (sh->intr_handle_nl == NULL) {
298417f95513SDmitry Kozlyuk 		DRV_LOG(ERR, "Fail to allocate intr_handle");
298517f95513SDmitry Kozlyuk 		return;
298617f95513SDmitry Kozlyuk 	}
29876dc0cbc6SMichael Baum 	if (sh->cdev->config.devx) {
29882eb4d010SOphir Munk #ifdef HAVE_IBV_DEVX_ASYNC
298972d7efe4SSpike Du 		struct mlx5dv_devx_cmd_comp *devx_comp;
299072d7efe4SSpike Du 
2991ca1418ceSMichael Baum 		sh->devx_comp = (void *)mlx5_glue->devx_create_cmd_comp(ctx);
299272d7efe4SSpike Du 		devx_comp = sh->devx_comp;
299321b7c452SOphir Munk 		if (!devx_comp) {
29942eb4d010SOphir Munk 			DRV_LOG(INFO, "failed to allocate devx_comp.");
29952eb4d010SOphir Munk 			return;
29962eb4d010SOphir Munk 		}
299772d7efe4SSpike Du 		sh->intr_handle_devx = mlx5_os_interrupt_handler_create
299872d7efe4SSpike Du 			(RTE_INTR_INSTANCE_F_SHARED, true,
299972d7efe4SSpike Du 			 devx_comp->fd,
300072d7efe4SSpike Du 			 mlx5_dev_interrupt_handler_devx, sh);
300172d7efe4SSpike Du 		if (!sh->intr_handle_devx) {
300272d7efe4SSpike Du 			DRV_LOG(ERR, "Failed to allocate intr_handle.");
30032eb4d010SOphir Munk 			return;
30042eb4d010SOphir Munk 		}
30052eb4d010SOphir Munk #endif /* HAVE_IBV_DEVX_ASYNC */
30062eb4d010SOphir Munk 	}
30072eb4d010SOphir Munk }
30082eb4d010SOphir Munk 
30092eb4d010SOphir Munk /**
30102eb4d010SOphir Munk  * Uninstall shared asynchronous device events handler.
30112eb4d010SOphir Munk  * This function is implemented to support event sharing
30122eb4d010SOphir Munk  * between multiple ports of single IB device.
30132eb4d010SOphir Munk  *
30142eb4d010SOphir Munk  * @param dev
30152eb4d010SOphir Munk  *   Pointer to mlx5_dev_ctx_shared object.
30162eb4d010SOphir Munk  */
30172eb4d010SOphir Munk void
30182eb4d010SOphir Munk mlx5_os_dev_shared_handler_uninstall(struct mlx5_dev_ctx_shared *sh)
30192eb4d010SOphir Munk {
302072d7efe4SSpike Du 	mlx5_os_interrupt_handler_destroy(sh->intr_handle,
30212eb4d010SOphir Munk 					  mlx5_dev_interrupt_handler, sh);
302272d7efe4SSpike Du 	mlx5_os_interrupt_handler_destroy(sh->intr_handle_nl,
302372d7efe4SSpike Du 					  mlx5_dev_interrupt_handler_nl, sh);
30242eb4d010SOphir Munk #ifdef HAVE_IBV_DEVX_ASYNC
302572d7efe4SSpike Du 	mlx5_os_interrupt_handler_destroy(sh->intr_handle_devx,
30262eb4d010SOphir Munk 					  mlx5_dev_interrupt_handler_devx, sh);
30272eb4d010SOphir Munk 	if (sh->devx_comp)
30282eb4d010SOphir Munk 		mlx5_glue->devx_destroy_cmd_comp(sh->devx_comp);
30292eb4d010SOphir Munk #endif
30302eb4d010SOphir Munk }
3031042f5c94SOphir Munk 
303273bf9235SOphir Munk /**
303373bf9235SOphir Munk  * Read statistics by a named counter.
303473bf9235SOphir Munk  *
303573bf9235SOphir Munk  * @param[in] priv
303673bf9235SOphir Munk  *   Pointer to the private device data structure.
303773bf9235SOphir Munk  * @param[in] ctr_name
303873bf9235SOphir Munk  *   Pointer to the name of the statistic counter to read
303973bf9235SOphir Munk  * @param[out] stat
304073bf9235SOphir Munk  *   Pointer to read statistic value.
304173bf9235SOphir Munk  * @return
304273bf9235SOphir Munk  *   0 on success and stat is valud, 1 if failed to read the value
304373bf9235SOphir Munk  *   rte_errno is set.
304473bf9235SOphir Munk  *
304573bf9235SOphir Munk  */
304673bf9235SOphir Munk int
304773bf9235SOphir Munk mlx5_os_read_dev_stat(struct mlx5_priv *priv, const char *ctr_name,
304873bf9235SOphir Munk 		      uint64_t *stat)
304973bf9235SOphir Munk {
305073bf9235SOphir Munk 	int fd;
305173bf9235SOphir Munk 
305273bf9235SOphir Munk 	if (priv->sh) {
3053e6988afdSMatan Azrad 		if (priv->q_counters != NULL &&
3054d312cab5SRongwei Liu 		    strcmp(ctr_name, "out_of_buffer") == 0) {
3055d312cab5SRongwei Liu 			if (rte_eal_process_type() == RTE_PROC_SECONDARY) {
3056cd00dce6SShani Peretz 				DRV_LOG(WARNING, "DevX out_of_buffer counter is not supported in the secondary process");
3057d312cab5SRongwei Liu 				rte_errno = ENOTSUP;
3058d312cab5SRongwei Liu 				return 1;
3059d312cab5SRongwei Liu 			}
3060978a0303SViacheslav Ovsiienko 			return mlx5_devx_cmd_queue_counter_query
3061978a0303SViacheslav Ovsiienko 					(priv->q_counters, 0, (uint32_t *)stat);
3062d312cab5SRongwei Liu 		}
3063cd00dce6SShani Peretz 		if (priv->q_counters_hairpin != NULL &&
3064cd00dce6SShani Peretz 		    strcmp(ctr_name, "hairpin_out_of_buffer") == 0) {
3065cd00dce6SShani Peretz 			if (rte_eal_process_type() == RTE_PROC_SECONDARY) {
3066cd00dce6SShani Peretz 				DRV_LOG(WARNING, "DevX out_of_buffer counter is not supported in the secondary process");
3067cd00dce6SShani Peretz 				rte_errno = ENOTSUP;
3068cd00dce6SShani Peretz 				return 1;
3069cd00dce6SShani Peretz 			}
3070cd00dce6SShani Peretz 			return mlx5_devx_cmd_queue_counter_query
3071cd00dce6SShani Peretz 					(priv->q_counters_hairpin, 0, (uint32_t *)stat);
3072cd00dce6SShani Peretz 		}
307373bf9235SOphir Munk 		MKSTR(path, "%s/ports/%d/hw_counters/%s",
307473bf9235SOphir Munk 		      priv->sh->ibdev_path,
307573bf9235SOphir Munk 		      priv->dev_port,
307673bf9235SOphir Munk 		      ctr_name);
307773bf9235SOphir Munk 		fd = open(path, O_RDONLY);
3078038e7fc0SShy Shyman 		/*
3079038e7fc0SShy Shyman 		 * in switchdev the file location is not per port
3080038e7fc0SShy Shyman 		 * but rather in <ibdev_path>/hw_counters/<file_name>.
3081038e7fc0SShy Shyman 		 */
3082038e7fc0SShy Shyman 		if (fd == -1) {
3083038e7fc0SShy Shyman 			MKSTR(path1, "%s/hw_counters/%s",
3084038e7fc0SShy Shyman 			      priv->sh->ibdev_path,
3085038e7fc0SShy Shyman 			      ctr_name);
3086038e7fc0SShy Shyman 			fd = open(path1, O_RDONLY);
3087038e7fc0SShy Shyman 		}
308873bf9235SOphir Munk 		if (fd != -1) {
308973bf9235SOphir Munk 			char buf[21] = {'\0'};
309073bf9235SOphir Munk 			ssize_t n = read(fd, buf, sizeof(buf));
309173bf9235SOphir Munk 
309273bf9235SOphir Munk 			close(fd);
309373bf9235SOphir Munk 			if (n != -1) {
309473bf9235SOphir Munk 				*stat = strtoull(buf, NULL, 10);
309573bf9235SOphir Munk 				return 0;
309673bf9235SOphir Munk 			}
309773bf9235SOphir Munk 		}
309873bf9235SOphir Munk 	}
309973bf9235SOphir Munk 	*stat = 0;
310073bf9235SOphir Munk 	return 1;
310173bf9235SOphir Munk }
310273bf9235SOphir Munk 
310373bf9235SOphir Munk /**
3104ab27cdd9SOphir Munk  * Remove a MAC address from device
3105ab27cdd9SOphir Munk  *
3106ab27cdd9SOphir Munk  * @param dev
3107ab27cdd9SOphir Munk  *   Pointer to Ethernet device structure.
3108ab27cdd9SOphir Munk  * @param index
3109ab27cdd9SOphir Munk  *   MAC address index.
3110ab27cdd9SOphir Munk  */
3111ab27cdd9SOphir Munk void
3112ab27cdd9SOphir Munk mlx5_os_mac_addr_remove(struct rte_eth_dev *dev, uint32_t index)
3113ab27cdd9SOphir Munk {
3114ab27cdd9SOphir Munk 	struct mlx5_priv *priv = dev->data->dev_private;
311587af0d1eSMichael Baum 	const int vf = priv->sh->dev_cap.vf;
3116ab27cdd9SOphir Munk 
3117ab27cdd9SOphir Munk 	if (vf)
3118ab27cdd9SOphir Munk 		mlx5_nl_mac_addr_remove(priv->nl_socket_route,
3119ab27cdd9SOphir Munk 					mlx5_ifindex(dev), priv->mac_own,
3120ab27cdd9SOphir Munk 					&dev->data->mac_addrs[index], index);
3121ab27cdd9SOphir Munk }
3122ab27cdd9SOphir Munk 
3123ab27cdd9SOphir Munk /**
3124ab27cdd9SOphir Munk  * Adds a MAC address to the device
3125ab27cdd9SOphir Munk  *
3126ab27cdd9SOphir Munk  * @param dev
3127ab27cdd9SOphir Munk  *   Pointer to Ethernet device structure.
3128ab27cdd9SOphir Munk  * @param mac_addr
3129ab27cdd9SOphir Munk  *   MAC address to register.
3130ab27cdd9SOphir Munk  * @param index
3131ab27cdd9SOphir Munk  *   MAC address index.
3132ab27cdd9SOphir Munk  *
3133ab27cdd9SOphir Munk  * @return
3134ab27cdd9SOphir Munk  *   0 on success, a negative errno value otherwise
3135ab27cdd9SOphir Munk  */
3136ab27cdd9SOphir Munk int
3137ab27cdd9SOphir Munk mlx5_os_mac_addr_add(struct rte_eth_dev *dev, struct rte_ether_addr *mac,
3138ab27cdd9SOphir Munk 		     uint32_t index)
3139ab27cdd9SOphir Munk {
3140ab27cdd9SOphir Munk 	struct mlx5_priv *priv = dev->data->dev_private;
314187af0d1eSMichael Baum 	const int vf = priv->sh->dev_cap.vf;
3142ab27cdd9SOphir Munk 	int ret = 0;
3143ab27cdd9SOphir Munk 
3144ab27cdd9SOphir Munk 	if (vf)
3145ab27cdd9SOphir Munk 		ret = mlx5_nl_mac_addr_add(priv->nl_socket_route,
3146ab27cdd9SOphir Munk 					   mlx5_ifindex(dev), priv->mac_own,
3147ab27cdd9SOphir Munk 					   mac, index);
3148ab27cdd9SOphir Munk 	return ret;
3149ab27cdd9SOphir Munk }
3150ab27cdd9SOphir Munk 
3151ab27cdd9SOphir Munk /**
3152ab27cdd9SOphir Munk  * Modify a VF MAC address
3153ab27cdd9SOphir Munk  *
3154ab27cdd9SOphir Munk  * @param priv
3155ab27cdd9SOphir Munk  *   Pointer to device private data.
3156ab27cdd9SOphir Munk  * @param mac_addr
3157ab27cdd9SOphir Munk  *   MAC address to modify into.
3158ab27cdd9SOphir Munk  * @param iface_idx
3159ab27cdd9SOphir Munk  *   Net device interface index
3160ab27cdd9SOphir Munk  * @param vf_index
3161ab27cdd9SOphir Munk  *   VF index
3162ab27cdd9SOphir Munk  *
3163ab27cdd9SOphir Munk  * @return
3164ab27cdd9SOphir Munk  *   0 on success, a negative errno value otherwise
3165ab27cdd9SOphir Munk  */
3166ab27cdd9SOphir Munk int
3167ab27cdd9SOphir Munk mlx5_os_vf_mac_addr_modify(struct mlx5_priv *priv,
3168ab27cdd9SOphir Munk 			   unsigned int iface_idx,
3169ab27cdd9SOphir Munk 			   struct rte_ether_addr *mac_addr,
3170ab27cdd9SOphir Munk 			   int vf_index)
3171ab27cdd9SOphir Munk {
3172ab27cdd9SOphir Munk 	return mlx5_nl_vf_mac_addr_modify
3173ab27cdd9SOphir Munk 		(priv->nl_socket_route, iface_idx, mac_addr, vf_index);
3174ab27cdd9SOphir Munk }
3175ab27cdd9SOphir Munk 
31764d18abd1SOphir Munk /**
31774d18abd1SOphir Munk  * Set device promiscuous mode
31784d18abd1SOphir Munk  *
31794d18abd1SOphir Munk  * @param dev
31804d18abd1SOphir Munk  *   Pointer to Ethernet device structure.
31814d18abd1SOphir Munk  * @param enable
31824d18abd1SOphir Munk  *   0 - promiscuous is disabled, otherwise - enabled
31834d18abd1SOphir Munk  *
31844d18abd1SOphir Munk  * @return
31854d18abd1SOphir Munk  *   0 on success, a negative error value otherwise
31864d18abd1SOphir Munk  */
31874d18abd1SOphir Munk int
31884d18abd1SOphir Munk mlx5_os_set_promisc(struct rte_eth_dev *dev, int enable)
31894d18abd1SOphir Munk {
31904d18abd1SOphir Munk 	struct mlx5_priv *priv = dev->data->dev_private;
31914d18abd1SOphir Munk 
31924d18abd1SOphir Munk 	return mlx5_nl_promisc(priv->nl_socket_route,
31934d18abd1SOphir Munk 			       mlx5_ifindex(dev), !!enable);
31944d18abd1SOphir Munk }
31954d18abd1SOphir Munk 
31964d18abd1SOphir Munk /**
31974d18abd1SOphir Munk  * Set device promiscuous mode
31984d18abd1SOphir Munk  *
31994d18abd1SOphir Munk  * @param dev
32004d18abd1SOphir Munk  *   Pointer to Ethernet device structure.
32014d18abd1SOphir Munk  * @param enable
32024d18abd1SOphir Munk  *   0 - all multicase is disabled, otherwise - enabled
32034d18abd1SOphir Munk  *
32044d18abd1SOphir Munk  * @return
32054d18abd1SOphir Munk  *   0 on success, a negative error value otherwise
32064d18abd1SOphir Munk  */
32074d18abd1SOphir Munk int
32084d18abd1SOphir Munk mlx5_os_set_allmulti(struct rte_eth_dev *dev, int enable)
32094d18abd1SOphir Munk {
32104d18abd1SOphir Munk 	struct mlx5_priv *priv = dev->data->dev_private;
32114d18abd1SOphir Munk 
32124d18abd1SOphir Munk 	return mlx5_nl_allmulti(priv->nl_socket_route,
32134d18abd1SOphir Munk 				mlx5_ifindex(dev), !!enable);
32144d18abd1SOphir Munk }
32154d18abd1SOphir Munk 
3216f00f6562SOphir Munk /**
3217f00f6562SOphir Munk  * Flush device MAC addresses
3218f00f6562SOphir Munk  *
3219f00f6562SOphir Munk  * @param dev
3220f00f6562SOphir Munk  *   Pointer to Ethernet device structure.
3221f00f6562SOphir Munk  *
3222f00f6562SOphir Munk  */
3223f00f6562SOphir Munk void
3224f00f6562SOphir Munk mlx5_os_mac_addr_flush(struct rte_eth_dev *dev)
3225f00f6562SOphir Munk {
3226f00f6562SOphir Munk 	struct mlx5_priv *priv = dev->data->dev_private;
3227f00f6562SOphir Munk 
3228f00f6562SOphir Munk 	mlx5_nl_mac_addr_flush(priv->nl_socket_route, mlx5_ifindex(dev),
3229f00f6562SOphir Munk 			       dev->data->mac_addrs,
3230f00f6562SOphir Munk 			       MLX5_MAX_MAC_ADDRESSES, priv->mac_own);
3231f00f6562SOphir Munk }
3232