1 /* SPDX-License-Identifier: BSD-3-Clause 2 * Copyright(c) 2018-2021 HiSilicon Limited. 3 */ 4 5 #ifndef _HNS3_ETHDEV_H_ 6 #define _HNS3_ETHDEV_H_ 7 8 #include <pthread.h> 9 #include <sys/time.h> 10 #include <ethdev_driver.h> 11 #include <rte_byteorder.h> 12 #include <rte_io.h> 13 #include <rte_spinlock.h> 14 15 #include "hns3_cmd.h" 16 #include "hns3_mbx.h" 17 #include "hns3_rss.h" 18 #include "hns3_fdir.h" 19 #include "hns3_stats.h" 20 #include "hns3_tm.h" 21 22 /* Vendor ID */ 23 #define PCI_VENDOR_ID_HUAWEI 0x19e5 24 25 /* Device IDs */ 26 #define HNS3_DEV_ID_GE 0xA220 27 #define HNS3_DEV_ID_25GE 0xA221 28 #define HNS3_DEV_ID_25GE_RDMA 0xA222 29 #define HNS3_DEV_ID_50GE_RDMA 0xA224 30 #define HNS3_DEV_ID_100G_RDMA_MACSEC 0xA226 31 #define HNS3_DEV_ID_200G_RDMA 0xA228 32 #define HNS3_DEV_ID_100G_VF 0xA22E 33 #define HNS3_DEV_ID_100G_RDMA_PFC_VF 0xA22F 34 35 /* PCI Config offsets */ 36 #define HNS3_PCI_REVISION_ID 0x08 37 #define HNS3_PCI_REVISION_ID_LEN 1 38 39 #define PCI_REVISION_ID_HIP08_B 0x21 40 #define PCI_REVISION_ID_HIP09_A 0x30 41 42 #define HNS3_PF_FUNC_ID 0 43 #define HNS3_1ST_VF_FUNC_ID 1 44 45 #define HNS3_DEFAULT_PORT_CONF_BURST_SIZE 32 46 #define HNS3_DEFAULT_PORT_CONF_QUEUES_NUM 1 47 48 #define HNS3_SW_SHIFT_AND_DISCARD_MODE 0 49 #define HNS3_HW_SHIFT_AND_DISCARD_MODE 1 50 51 #define HNS3_UNLIMIT_PROMISC_MODE 0 52 #define HNS3_LIMIT_PROMISC_MODE 1 53 54 #define HNS3_SPECIAL_PORT_SW_CKSUM_MODE 0 55 #define HNS3_SPECIAL_PORT_HW_CKSUM_MODE 1 56 57 #define HNS3_UC_MACADDR_NUM 128 58 #define HNS3_VF_UC_MACADDR_NUM 48 59 #define HNS3_MC_MACADDR_NUM 128 60 61 #define HNS3_MAX_BD_SIZE 65535 62 #define HNS3_MAX_NON_TSO_BD_PER_PKT 8 63 #define HNS3_MAX_TSO_BD_PER_PKT 63 64 #define HNS3_MAX_FRAME_LEN 9728 65 #define HNS3_VLAN_TAG_SIZE 4 66 #define HNS3_DEFAULT_RX_BUF_LEN 2048 67 #define HNS3_MAX_BD_PAYLEN (1024 * 1024 - 1) 68 #define HNS3_MAX_TSO_HDR_SIZE 512 69 #define HNS3_MAX_TSO_HDR_BD_NUM 3 70 #define HNS3_MAX_LRO_SIZE 64512 71 72 #define HNS3_ETH_OVERHEAD \ 73 (RTE_ETHER_HDR_LEN + RTE_ETHER_CRC_LEN + HNS3_VLAN_TAG_SIZE * 2) 74 #define HNS3_PKTLEN_TO_MTU(pktlen) ((pktlen) - HNS3_ETH_OVERHEAD) 75 #define HNS3_MAX_MTU (HNS3_MAX_FRAME_LEN - HNS3_ETH_OVERHEAD) 76 #define HNS3_DEFAULT_MTU 1500UL 77 #define HNS3_DEFAULT_FRAME_LEN (HNS3_DEFAULT_MTU + HNS3_ETH_OVERHEAD) 78 #define HNS3_HIP08_MIN_TX_PKT_LEN 33 79 #define HNS3_HIP09_MIN_TX_PKT_LEN 9 80 81 #define HNS3_BITS_PER_BYTE 8 82 83 #define HNS3_4_TCS 4 84 #define HNS3_8_TCS 8 85 86 #define HNS3_MAX_PF_NUM 8 87 #define HNS3_UMV_TBL_SIZE 3072 88 #define HNS3_DEFAULT_UMV_SPACE_PER_PF \ 89 (HNS3_UMV_TBL_SIZE / HNS3_MAX_PF_NUM) 90 91 #define HNS3_PF_CFG_BLOCK_SIZE 32 92 #define HNS3_PF_CFG_DESC_NUM \ 93 (HNS3_PF_CFG_BLOCK_SIZE / HNS3_CFG_RD_LEN_BYTES) 94 95 #define HNS3_DEFAULT_ENABLE_PFC_NUM 0 96 97 #define HNS3_INTR_UNREG_FAIL_RETRY_CNT 5 98 #define HNS3_INTR_UNREG_FAIL_DELAY_MS 500 99 100 #define HNS3_QUIT_RESET_CNT 10 101 #define HNS3_QUIT_RESET_DELAY_MS 100 102 103 #define HNS3_POLL_RESPONE_MS 1 104 105 #define HNS3_MAX_USER_PRIO 8 106 #define HNS3_PG_NUM 4 107 enum hns3_fc_mode { 108 HNS3_FC_NONE, 109 HNS3_FC_RX_PAUSE, 110 HNS3_FC_TX_PAUSE, 111 HNS3_FC_FULL, 112 HNS3_FC_DEFAULT 113 }; 114 115 #define HNS3_SCH_MODE_SP 0 116 #define HNS3_SCH_MODE_DWRR 1 117 struct hns3_pg_info { 118 uint8_t pg_id; 119 uint8_t pg_sch_mode; /* 0: sp; 1: dwrr */ 120 uint8_t tc_bit_map; 121 uint32_t bw_limit; 122 uint8_t tc_dwrr[HNS3_MAX_TC_NUM]; 123 }; 124 125 struct hns3_tc_info { 126 uint8_t tc_id; 127 uint8_t tc_sch_mode; /* 0: sp; 1: dwrr */ 128 uint8_t pgid; 129 uint32_t bw_limit; 130 uint8_t up_to_tc_map; /* user priority maping on the TC */ 131 }; 132 133 struct hns3_dcb_info { 134 uint8_t num_tc; 135 uint8_t num_pg; /* It must be 1 if vNET-Base schd */ 136 uint8_t pg_dwrr[HNS3_PG_NUM]; 137 uint8_t prio_tc[HNS3_MAX_USER_PRIO]; 138 struct hns3_pg_info pg_info[HNS3_PG_NUM]; 139 struct hns3_tc_info tc_info[HNS3_MAX_TC_NUM]; 140 uint8_t hw_pfc_map; /* Allow for packet drop or not on this TC */ 141 uint8_t pfc_en; /* Pfc enabled or not for user priority */ 142 }; 143 144 enum hns3_fc_status { 145 HNS3_FC_STATUS_NONE, 146 HNS3_FC_STATUS_MAC_PAUSE, 147 HNS3_FC_STATUS_PFC, 148 }; 149 150 struct hns3_tc_queue_info { 151 uint16_t tqp_offset; /* TQP offset from base TQP */ 152 uint16_t tqp_count; /* Total TQPs */ 153 uint8_t tc; /* TC index */ 154 bool enable; /* If this TC is enable or not */ 155 }; 156 157 struct hns3_cfg { 158 uint8_t tc_num; 159 uint16_t tqp_desc_num; 160 uint16_t rx_buf_len; 161 uint16_t rss_size_max; 162 uint8_t phy_addr; 163 uint8_t media_type; 164 uint8_t mac_addr[RTE_ETHER_ADDR_LEN]; 165 uint8_t default_speed; 166 uint32_t numa_node_map; 167 uint8_t speed_ability; 168 uint16_t umv_space; 169 }; 170 171 struct hns3_set_link_speed_cfg { 172 uint32_t speed; 173 uint8_t duplex : 1; 174 uint8_t autoneg : 1; 175 }; 176 177 /* mac media type */ 178 enum hns3_media_type { 179 HNS3_MEDIA_TYPE_UNKNOWN, 180 HNS3_MEDIA_TYPE_FIBER, 181 HNS3_MEDIA_TYPE_COPPER, 182 HNS3_MEDIA_TYPE_BACKPLANE, 183 HNS3_MEDIA_TYPE_NONE, 184 }; 185 186 #define HNS3_DEFAULT_QUERY 0 187 #define HNS3_ACTIVE_QUERY 1 188 189 struct hns3_mac { 190 uint8_t mac_addr[RTE_ETHER_ADDR_LEN]; 191 bool default_addr_setted; /* whether default addr(mac_addr) is set */ 192 uint8_t media_type; 193 uint8_t phy_addr; 194 uint8_t link_duplex : 1; /* ETH_LINK_[HALF/FULL]_DUPLEX */ 195 uint8_t link_autoneg : 1; /* ETH_LINK_[AUTONEG/FIXED] */ 196 uint8_t link_status : 1; /* ETH_LINK_[DOWN/UP] */ 197 uint32_t link_speed; /* ETH_SPEED_NUM_ */ 198 /* 199 * Some firmware versions support only the SFP speed query. In addition 200 * to the SFP speed query, some firmware supports the query of the speed 201 * capability, auto-negotiation capability, and FEC mode, which can be 202 * selected by the 'query_type' filed in the HNS3_OPC_GET_SFP_INFO CMD. 203 * This field is used to record the SFP information query mode. 204 * Value range: 205 * HNS3_DEFAULT_QUERY/HNS3_ACTIVE_QUERY 206 * 207 * - HNS3_DEFAULT_QUERY 208 * Speed obtained is from SFP. When the queried speed changes, the MAC 209 * speed needs to be reconfigured. 210 * 211 * - HNS3_ACTIVE_QUERY 212 * Speed obtained is from MAC. At this time, it is unnecessary for 213 * driver to reconfigured the MAC speed. In addition, more information, 214 * such as, the speed capability, auto-negotiation capability and FEC 215 * mode, can be obtained by the HNS3_OPC_GET_SFP_INFO CMD. 216 */ 217 uint8_t query_type; 218 uint32_t supported_speed; /* supported speed for current media type */ 219 uint32_t advertising; /* advertised capability in the local part */ 220 uint32_t lp_advertising; /* advertised capability in the link partner */ 221 uint8_t support_autoneg; 222 }; 223 224 struct hns3_fake_queue_data { 225 void **rx_queues; /* Array of pointers to fake RX queues. */ 226 void **tx_queues; /* Array of pointers to fake TX queues. */ 227 uint16_t nb_fake_rx_queues; /* Number of fake RX queues. */ 228 uint16_t nb_fake_tx_queues; /* Number of fake TX queues. */ 229 }; 230 231 #define HNS3_PORT_BASE_VLAN_DISABLE 0 232 #define HNS3_PORT_BASE_VLAN_ENABLE 1 233 struct hns3_port_base_vlan_config { 234 uint16_t state; 235 uint16_t pvid; 236 }; 237 238 /* Primary process maintains driver state in main thread. 239 * 240 * +---------------+ 241 * | UNINITIALIZED |<-----------+ 242 * +---------------+ | 243 * |.eth_dev_init |.eth_dev_uninit 244 * V | 245 * +---------------+------------+ 246 * | INITIALIZED | 247 * +---------------+<-----------<---------------+ 248 * |.dev_configure | | 249 * V |failed | 250 * +---------------+------------+ | 251 * | CONFIGURING | | 252 * +---------------+----+ | 253 * |success | | 254 * | | +---------------+ 255 * | | | CLOSING | 256 * | | +---------------+ 257 * | | ^ 258 * V |.dev_configure | 259 * +---------------+----+ |.dev_close 260 * | CONFIGURED |----------------------------+ 261 * +---------------+<-----------+ 262 * |.dev_start | 263 * V | 264 * +---------------+ | 265 * | STARTING |------------^ 266 * +---------------+ failed | 267 * |success | 268 * | +---------------+ 269 * | | STOPPING | 270 * | +---------------+ 271 * | ^ 272 * V |.dev_stop 273 * +---------------+------------+ 274 * | STARTED | 275 * +---------------+ 276 */ 277 enum hns3_adapter_state { 278 HNS3_NIC_UNINITIALIZED = 0, 279 HNS3_NIC_INITIALIZED, 280 HNS3_NIC_CONFIGURING, 281 HNS3_NIC_CONFIGURED, 282 HNS3_NIC_STARTING, 283 HNS3_NIC_STARTED, 284 HNS3_NIC_STOPPING, 285 HNS3_NIC_CLOSING, 286 HNS3_NIC_CLOSED, 287 HNS3_NIC_REMOVED, 288 HNS3_NIC_NSTATES 289 }; 290 291 /* Reset various stages, execute in order */ 292 enum hns3_reset_stage { 293 /* Stop query services, stop transceiver, disable MAC */ 294 RESET_STAGE_DOWN, 295 /* Clear reset completion flags, disable send command */ 296 RESET_STAGE_PREWAIT, 297 /* Inform IMP to start resetting */ 298 RESET_STAGE_REQ_HW_RESET, 299 /* Waiting for hardware reset to complete */ 300 RESET_STAGE_WAIT, 301 /* Reinitialize hardware */ 302 RESET_STAGE_DEV_INIT, 303 /* Restore user settings and enable MAC */ 304 RESET_STAGE_RESTORE, 305 /* Restart query services, start transceiver */ 306 RESET_STAGE_DONE, 307 /* Not in reset state */ 308 RESET_STAGE_NONE, 309 }; 310 311 enum hns3_reset_level { 312 HNS3_FLR_RESET, /* A VF perform FLR reset */ 313 HNS3_VF_FUNC_RESET, /* A VF function reset */ 314 315 /* 316 * All VFs under a PF perform function reset. 317 * Kernel PF driver use mailbox to inform DPDK VF to do reset, the value 318 * of the reset level and the one defined in kernel driver should be 319 * same. 320 */ 321 HNS3_VF_PF_FUNC_RESET = 2, 322 323 /* 324 * All VFs under a PF perform FLR reset. 325 * Kernel PF driver use mailbox to inform DPDK VF to do reset, the value 326 * of the reset level and the one defined in kernel driver should be 327 * same. 328 * 329 * According to the protocol of PCIe, FLR to a PF resets the PF state as 330 * well as the SR-IOV extended capability including VF Enable which 331 * means that VFs no longer exist. 332 * 333 * In PF FLR, the register state of VF is not reliable, VF's driver 334 * should not access the registers of the VF device. 335 */ 336 HNS3_VF_FULL_RESET, 337 338 /* All VFs under the rootport perform a global or IMP reset */ 339 HNS3_VF_RESET, 340 341 /* 342 * The enumeration value of HNS3_FUNC_RESET/HNS3_GLOBAL_RESET/ 343 * HNS3_IMP_RESET/HNS3_NONE_RESET are also used by firmware, and 344 * can not be changed. 345 */ 346 347 HNS3_FUNC_RESET = 5, /* A PF function reset */ 348 349 /* All PFs under the rootport perform a global reset */ 350 HNS3_GLOBAL_RESET, 351 HNS3_IMP_RESET, /* All PFs under the rootport perform a IMP reset */ 352 HNS3_NONE_RESET, 353 HNS3_MAX_RESET 354 }; 355 356 enum hns3_wait_result { 357 HNS3_WAIT_UNKNOWN, 358 HNS3_WAIT_REQUEST, 359 HNS3_WAIT_SUCCESS, 360 HNS3_WAIT_TIMEOUT 361 }; 362 363 #define HNS3_RESET_SYNC_US 100000 364 365 struct hns3_reset_stats { 366 uint64_t request_cnt; /* Total request reset times */ 367 uint64_t global_cnt; /* Total GLOBAL reset times */ 368 uint64_t imp_cnt; /* Total IMP reset times */ 369 uint64_t exec_cnt; /* Total reset executive times */ 370 uint64_t success_cnt; /* Total reset successful times */ 371 uint64_t fail_cnt; /* Total reset failed times */ 372 uint64_t merge_cnt; /* Total merged in high reset times */ 373 }; 374 375 typedef bool (*check_completion_func)(struct hns3_hw *hw); 376 377 struct hns3_wait_data { 378 void *hns; 379 uint64_t end_ms; 380 uint64_t interval; 381 int16_t count; 382 enum hns3_wait_result result; 383 check_completion_func check_completion; 384 }; 385 386 struct hns3_reset_ops { 387 void (*reset_service)(void *arg); 388 int (*stop_service)(struct hns3_adapter *hns); 389 int (*prepare_reset)(struct hns3_adapter *hns); 390 int (*wait_hardware_ready)(struct hns3_adapter *hns); 391 int (*reinit_dev)(struct hns3_adapter *hns); 392 int (*restore_conf)(struct hns3_adapter *hns); 393 int (*start_service)(struct hns3_adapter *hns); 394 }; 395 396 enum hns3_schedule { 397 SCHEDULE_NONE, 398 SCHEDULE_PENDING, 399 SCHEDULE_REQUESTED, 400 SCHEDULE_DEFERRED, 401 }; 402 403 struct hns3_reset_data { 404 enum hns3_reset_stage stage; 405 uint16_t schedule; 406 /* Reset flag, covering the entire reset process */ 407 uint16_t resetting; 408 /* Used to disable sending cmds during reset */ 409 uint16_t disable_cmd; 410 /* The reset level being processed */ 411 enum hns3_reset_level level; 412 /* Reset level set, each bit represents a reset level */ 413 uint64_t pending; 414 /* Request reset level set, from interrupt or mailbox */ 415 uint64_t request; 416 int attempts; /* Reset failure retry */ 417 int retries; /* Timeout failure retry in reset_post */ 418 /* 419 * At the time of global or IMP reset, the command cannot be sent to 420 * stop the tx/rx queues. Tx/Rx queues may be access mbuf during the 421 * reset process, so the mbuf is required to be released after the reset 422 * is completed.The mbuf_deferred_free is used to mark whether mbuf 423 * needs to be released. 424 */ 425 bool mbuf_deferred_free; 426 struct timeval start_time; 427 struct hns3_reset_stats stats; 428 const struct hns3_reset_ops *ops; 429 struct hns3_wait_data *wait_data; 430 }; 431 432 #define HNS3_INTR_MAPPING_VEC_RSV_ONE 0 433 #define HNS3_INTR_MAPPING_VEC_ALL 1 434 435 #define HNS3_INTR_COALESCE_GL_UINT_2US 0 436 #define HNS3_INTR_COALESCE_GL_UINT_1US 1 437 438 #define HNS3_INTR_QL_NONE 0 439 440 struct hns3_queue_intr { 441 /* 442 * interrupt mapping mode. 443 * value range: 444 * HNS3_INTR_MAPPING_VEC_RSV_ONE/HNS3_INTR_MAPPING_VEC_ALL 445 * 446 * - HNS3_INTR_MAPPING_VEC_RSV_ONE 447 * For some versions of hardware network engine, because of the 448 * hardware constraint, we need implement clearing the mapping 449 * relationship configurations by binding all queues to the last 450 * interrupt vector and reserving the last interrupt vector. This 451 * method results in a decrease of the maximum queues when upper 452 * applications call the rte_eth_dev_configure API function to 453 * enable Rx interrupt. 454 * 455 * - HNS3_INTR_MAPPING_VEC_ALL 456 * PMD driver can map/unmmap all interrupt vectors with queues When 457 * Rx interrupt in enabled. 458 */ 459 uint8_t mapping_mode; 460 /* 461 * The unit of GL(gap limiter) configuration for interrupt coalesce of 462 * queue's interrupt. 463 * value range: 464 * HNS3_INTR_COALESCE_GL_UINT_2US/HNS3_INTR_COALESCE_GL_UINT_1US 465 */ 466 uint8_t gl_unit; 467 /* The max QL(quantity limiter) value */ 468 uint16_t int_ql_max; 469 }; 470 471 #define HNS3_TSO_SW_CAL_PSEUDO_H_CSUM 0 472 #define HNS3_TSO_HW_CAL_PSEUDO_H_CSUM 1 473 474 #define HNS3_PKTS_DROP_STATS_MODE1 0 475 #define HNS3_PKTS_DROP_STATS_MODE2 1 476 477 struct hns3_hw { 478 struct rte_eth_dev_data *data; 479 void *io_base; 480 uint8_t revision; /* PCI revision, low byte of class word */ 481 struct hns3_cmq cmq; 482 struct hns3_mbx_resp_status mbx_resp; /* mailbox response */ 483 struct hns3_mac mac; 484 /* 485 * This flag indicates dev_set_link_down() API is called, and is cleared 486 * by dev_set_link_up() or dev_start(). 487 */ 488 bool set_link_down; 489 unsigned int secondary_cnt; /* Number of secondary processes init'd. */ 490 struct hns3_tqp_stats tqp_stats; 491 /* Include Mac stats | Rx stats | Tx stats */ 492 struct hns3_mac_stats mac_stats; 493 struct hns3_rx_missed_stats imissed_stats; 494 uint64_t oerror_stats; 495 uint32_t fw_version; 496 uint16_t pf_vf_if_version; /* version of communication interface */ 497 498 uint16_t num_msi; 499 uint16_t total_tqps_num; /* total task queue pairs of this PF */ 500 uint16_t tqps_num; /* num task queue pairs of this function */ 501 uint16_t intr_tqps_num; /* num queue pairs mapping interrupt */ 502 uint16_t rss_size_max; /* HW defined max RSS task queue */ 503 uint16_t rx_buf_len; /* hold min hardware rx buf len */ 504 uint16_t num_tx_desc; /* desc num of per tx queue */ 505 uint16_t num_rx_desc; /* desc num of per rx queue */ 506 uint32_t mng_entry_num; /* number of manager table entry */ 507 uint32_t mac_entry_num; /* number of mac-vlan table entry */ 508 509 struct rte_ether_addr mc_addrs[HNS3_MC_MACADDR_NUM]; 510 int mc_addrs_num; /* Multicast mac addresses number */ 511 512 /* The configuration info of RSS */ 513 struct hns3_rss_conf rss_info; 514 bool rss_dis_flag; /* disable rss flag. true: disable, false: enable */ 515 uint16_t rss_ind_tbl_size; 516 uint16_t rss_key_size; 517 518 uint8_t num_tc; /* Total number of enabled TCs */ 519 uint8_t hw_tc_map; 520 enum hns3_fc_mode requested_fc_mode; /* FC mode requested by user */ 521 struct hns3_dcb_info dcb_info; 522 enum hns3_fc_status current_fc_status; /* current flow control status */ 523 struct hns3_tc_queue_info tc_queue[HNS3_MAX_TC_NUM]; 524 uint16_t used_rx_queues; 525 uint16_t used_tx_queues; 526 527 /* Config max queue numbers between rx and tx queues from user */ 528 uint16_t cfg_max_queues; 529 struct hns3_fake_queue_data fkq_data; /* fake queue data */ 530 uint16_t alloc_rss_size; /* RX queue number per TC */ 531 uint16_t tx_qnum_per_tc; /* TX queue number per TC */ 532 533 uint32_t capability; 534 uint32_t max_tm_rate; 535 /* 536 * The minimum length of the packet supported by hardware in the Tx 537 * direction. 538 */ 539 uint32_t min_tx_pkt_len; 540 541 struct hns3_queue_intr intr; 542 /* 543 * tso mode. 544 * value range: 545 * HNS3_TSO_SW_CAL_PSEUDO_H_CSUM/HNS3_TSO_HW_CAL_PSEUDO_H_CSUM 546 * 547 * - HNS3_TSO_SW_CAL_PSEUDO_H_CSUM 548 * In this mode, because of the hardware constraint, network driver 549 * software need erase the L4 len value of the TCP pseudo header 550 * and recalculate the TCP pseudo header checksum of packets that 551 * need TSO. 552 * 553 * - HNS3_TSO_HW_CAL_PSEUDO_H_CSUM 554 * In this mode, hardware support recalculate the TCP pseudo header 555 * checksum of packets that need TSO, so network driver software 556 * not need to recalculate it. 557 */ 558 uint8_t tso_mode; 559 /* 560 * vlan mode. 561 * value range: 562 * HNS3_SW_SHIFT_AND_DISCARD_MODE/HNS3_HW_SHFIT_AND_DISCARD_MODE 563 * 564 * - HNS3_SW_SHIFT_AND_DISCARD_MODE 565 * For some versions of hardware network engine, because of the 566 * hardware limitation, PMD driver needs to detect the PVID status 567 * to work with haredware to implement PVID-related functions. 568 * For example, driver need discard the stripped PVID tag to ensure 569 * the PVID will not report to mbuf and shift the inserted VLAN tag 570 * to avoid port based VLAN covering it. 571 * 572 * - HNS3_HW_SHIT_AND_DISCARD_MODE 573 * PMD driver does not need to process PVID-related functions in 574 * I/O process, Hardware will adjust the sequence between port based 575 * VLAN tag and BD VLAN tag automatically and VLAN tag stripped by 576 * PVID will be invisible to driver. And in this mode, hns3 is able 577 * to send a multi-layer VLAN packets when hw VLAN insert offload 578 * is enabled. 579 */ 580 uint8_t vlan_mode; 581 /* 582 * promisc mode. 583 * value range: 584 * HNS3_UNLIMIT_PROMISC_MODE/HNS3_LIMIT_PROMISC_MODE 585 * 586 * - HNS3_UNLIMIT_PROMISC_MODE 587 * In this mode, TX unicast promisc will be configured when promisc 588 * is set, driver can receive all the ingress and outgoing traffic. 589 * In the words, all the ingress packets, all the packets sent from 590 * the PF and other VFs on the same physical port. 591 * 592 * - HNS3_LIMIT_PROMISC_MODE 593 * In this mode, TX unicast promisc is shutdown when promisc mode 594 * is set. So, driver will only receive all the ingress traffic. 595 * The packets sent from the PF and other VFs on the same physical 596 * port won't be copied to the function which has set promisc mode. 597 */ 598 uint8_t promisc_mode; 599 600 /* 601 * drop_stats_mode mode. 602 * value range: 603 * HNS3_PKTS_DROP_STATS_MODE1/HNS3_PKTS_DROP_STATS_MODE2 604 * 605 * - HNS3_PKTS_DROP_STATS_MODE1 606 * This mode for kunpeng920. In this mode, port level imissed stats 607 * is supported. It only includes RPU drop stats. 608 * 609 * - HNS3_PKTS_DROP_STATS_MODE2 610 * This mode for kunpeng930. In this mode, imissed stats and oerrors 611 * stats is supported. Function level imissed stats is supported. It 612 * includes RPU drop stats in VF, and includes both RPU drop stats 613 * and SSU drop stats in PF. Oerror stats is also supported in PF. 614 */ 615 uint8_t drop_stats_mode; 616 617 uint8_t max_non_tso_bd_num; /* max BD number of one non-TSO packet */ 618 /* 619 * udp checksum mode. 620 * value range: 621 * HNS3_SPECIAL_PORT_HW_CKSUM_MODE/HNS3_SPECIAL_PORT_SW_CKSUM_MODE 622 * 623 * - HNS3_SPECIAL_PORT_SW_CKSUM_MODE 624 * In this mode, HW can not do checksum for special UDP port like 625 * 4789, 4790, 6081 for non-tunnel UDP packets and UDP tunnel 626 * packets without the PKT_TX_TUNEL_MASK in the mbuf. So, PMD need 627 * do the checksum for these packets to avoid a checksum error. 628 * 629 * - HNS3_SPECIAL_PORT_HW_CKSUM_MODE 630 * In this mode, HW does not have the preceding problems and can 631 * directly calculate the checksum of these UDP packets. 632 */ 633 uint8_t udp_cksum_mode; 634 635 struct hns3_port_base_vlan_config port_base_vlan_cfg; 636 637 pthread_mutex_t flows_lock; /* rte_flow ops lock */ 638 struct hns3_fdir_rule_list flow_fdir_list; /* flow fdir rule list */ 639 struct hns3_rss_filter_list flow_rss_list; /* flow RSS rule list */ 640 struct hns3_flow_mem_list flow_list; 641 642 /* 643 * PMD setup and configuration is not thread safe. Since it is not 644 * performance sensitive, it is better to guarantee thread-safety 645 * and add device level lock. Adapter control operations which 646 * change its state should acquire the lock. 647 */ 648 rte_spinlock_t lock; 649 enum hns3_adapter_state adapter_state; 650 struct hns3_reset_data reset; 651 }; 652 653 #define HNS3_FLAG_TC_BASE_SCH_MODE 1 654 #define HNS3_FLAG_VNET_BASE_SCH_MODE 2 655 656 /* vlan entry information. */ 657 struct hns3_user_vlan_table { 658 LIST_ENTRY(hns3_user_vlan_table) next; 659 bool hd_tbl_status; 660 uint16_t vlan_id; 661 }; 662 663 /* Vlan tag configuration for RX direction */ 664 struct hns3_rx_vtag_cfg { 665 bool rx_vlan_offload_en; /* Whether enable rx vlan offload */ 666 bool strip_tag1_en; /* Whether strip inner vlan tag */ 667 bool strip_tag2_en; /* Whether strip outer vlan tag */ 668 /* 669 * If strip_tag_en is enabled, this bit decide whether to map the vlan 670 * tag to descriptor. 671 */ 672 bool strip_tag1_discard_en; 673 bool strip_tag2_discard_en; 674 /* 675 * If this bit is enabled, only map inner/outer priority to descriptor 676 * and the vlan tag is always 0. 677 */ 678 bool vlan1_vlan_prionly; 679 bool vlan2_vlan_prionly; 680 }; 681 682 /* Vlan tag configuration for TX direction */ 683 struct hns3_tx_vtag_cfg { 684 bool accept_tag1; /* Whether accept tag1 packet from host */ 685 bool accept_untag1; /* Whether accept untag1 packet from host */ 686 bool accept_tag2; 687 bool accept_untag2; 688 bool insert_tag1_en; /* Whether insert outer vlan tag */ 689 bool insert_tag2_en; /* Whether insert inner vlan tag */ 690 /* 691 * In shift mode, hw will shift the sequence of port based VLAN and 692 * BD VLAN. 693 */ 694 bool tag_shift_mode_en; /* hw shift vlan tag automatically */ 695 uint16_t default_tag1; /* The default outer vlan tag to insert */ 696 uint16_t default_tag2; /* The default inner vlan tag to insert */ 697 }; 698 699 struct hns3_vtag_cfg { 700 struct hns3_rx_vtag_cfg rx_vcfg; 701 struct hns3_tx_vtag_cfg tx_vcfg; 702 }; 703 704 /* Request types for IPC. */ 705 enum hns3_mp_req_type { 706 HNS3_MP_REQ_START_RXTX = 1, 707 HNS3_MP_REQ_STOP_RXTX, 708 HNS3_MP_REQ_START_TX, 709 HNS3_MP_REQ_STOP_TX, 710 HNS3_MP_REQ_MAX 711 }; 712 713 /* Pameters for IPC. */ 714 struct hns3_mp_param { 715 enum hns3_mp_req_type type; 716 int port_id; 717 int result; 718 }; 719 720 /* Request timeout for IPC. */ 721 #define HNS3_MP_REQ_TIMEOUT_SEC 5 722 723 /* Key string for IPC. */ 724 #define HNS3_MP_NAME "net_hns3_mp" 725 726 #define HNS3_L2TBL_NUM 4 727 #define HNS3_L3TBL_NUM 16 728 #define HNS3_L4TBL_NUM 16 729 #define HNS3_OL2TBL_NUM 4 730 #define HNS3_OL3TBL_NUM 16 731 #define HNS3_OL4TBL_NUM 16 732 #define HNS3_PTYPE_NUM 256 733 734 struct hns3_ptype_table { 735 /* 736 * The next fields used to calc packet-type by the 737 * L3_ID/L4_ID/OL3_ID/OL4_ID from the Rx descriptor. 738 */ 739 uint32_t l3table[HNS3_L3TBL_NUM]; 740 uint32_t l4table[HNS3_L4TBL_NUM]; 741 uint32_t inner_l3table[HNS3_L3TBL_NUM]; 742 uint32_t inner_l4table[HNS3_L4TBL_NUM]; 743 uint32_t ol3table[HNS3_OL3TBL_NUM]; 744 uint32_t ol4table[HNS3_OL4TBL_NUM]; 745 746 /* 747 * The next field used to calc packet-type by the PTYPE from the Rx 748 * descriptor, it functions only when firmware report the capability of 749 * HNS3_CAPS_RXD_ADV_LAYOUT_B and driver enabled it. 750 */ 751 uint32_t ptype[HNS3_PTYPE_NUM] __rte_cache_aligned; 752 }; 753 754 #define HNS3_FIXED_MAX_TQP_NUM_MODE 0 755 #define HNS3_FLEX_MAX_TQP_NUM_MODE 1 756 757 struct hns3_pf { 758 struct hns3_adapter *adapter; 759 bool is_main_pf; 760 uint16_t func_num; /* num functions of this pf, include pf and vfs */ 761 762 /* 763 * tqp_config mode 764 * tqp_config_mode value range: 765 * HNS3_FIXED_MAX_TQP_NUM_MODE, 766 * HNS3_FLEX_MAX_TQP_NUM_MODE 767 * 768 * - HNS3_FIXED_MAX_TQP_NUM_MODE 769 * There is a limitation on the number of pf interrupts available for 770 * on some versions of network engines. In this case, the maximum 771 * queue number of pf can not be greater than the interrupt number, 772 * such as pf of network engine with revision_id 0x21. So the maximum 773 * number of queues must be fixed. 774 * 775 * - HNS3_FLEX_MAX_TQP_NUM_MODE 776 * In this mode, the maximum queue number of pf has not any constraint 777 * and comes from the macro RTE_LIBRTE_HNS3_MAX_TQP_NUM_PER_PF 778 * in the config file. Users can modify the macro according to their 779 * own application scenarios, which is more flexible to use. 780 */ 781 uint8_t tqp_config_mode; 782 783 uint32_t pkt_buf_size; /* Total pf buf size for tx/rx */ 784 uint32_t tx_buf_size; /* Tx buffer size for each TC */ 785 uint32_t dv_buf_size; /* Dv buffer size for each TC */ 786 787 uint16_t mps; /* Max packet size */ 788 789 uint8_t tx_sch_mode; 790 uint8_t tc_max; /* max number of tc driver supported */ 791 uint8_t local_max_tc; /* max number of local tc */ 792 uint8_t pfc_max; 793 uint8_t prio_tc[HNS3_MAX_USER_PRIO]; /* TC indexed by prio */ 794 uint16_t pause_time; 795 bool support_fc_autoneg; /* support FC autonegotiate */ 796 bool support_multi_tc_pause; 797 798 uint16_t wanted_umv_size; 799 uint16_t max_umv_size; 800 uint16_t used_umv_size; 801 802 bool support_sfp_query; 803 uint32_t fec_mode; /* current FEC mode for ethdev */ 804 805 bool ptp_enable; 806 807 /* Stores timestamp of last received packet on dev */ 808 uint64_t rx_timestamp; 809 810 struct hns3_vtag_cfg vtag_config; 811 LIST_HEAD(vlan_tbl, hns3_user_vlan_table) vlan_list; 812 813 struct hns3_fdir_info fdir; /* flow director info */ 814 LIST_HEAD(counters, hns3_flow_counter) flow_counters; 815 816 struct hns3_tm_conf tm_conf; 817 }; 818 819 enum { 820 HNS3_PF_PUSH_LSC_CAP_NOT_SUPPORTED, 821 HNS3_PF_PUSH_LSC_CAP_SUPPORTED, 822 HNS3_PF_PUSH_LSC_CAP_UNKNOWN 823 }; 824 825 struct hns3_vf { 826 struct hns3_adapter *adapter; 827 828 /* Whether PF support push link status change to VF */ 829 uint16_t pf_push_lsc_cap; 830 831 /* 832 * If PF support push link status change, VF still need send request to 833 * get link status in some cases (such as reset recover stage), so use 834 * the req_link_info_cnt to control max request count. 835 */ 836 uint16_t req_link_info_cnt; 837 838 uint16_t poll_job_started; /* whether poll job is started */ 839 }; 840 841 struct hns3_adapter { 842 struct hns3_hw hw; 843 844 /* Specific for PF or VF */ 845 bool is_vf; /* false - PF, true - VF */ 846 union { 847 struct hns3_pf pf; 848 struct hns3_vf vf; 849 }; 850 851 uint32_t rx_func_hint; 852 uint32_t tx_func_hint; 853 854 uint64_t dev_caps_mask; 855 856 struct hns3_ptype_table ptype_tbl __rte_cache_aligned; 857 }; 858 859 enum { 860 HNS3_IO_FUNC_HINT_NONE = 0, 861 HNS3_IO_FUNC_HINT_VEC, 862 HNS3_IO_FUNC_HINT_SVE, 863 HNS3_IO_FUNC_HINT_SIMPLE, 864 HNS3_IO_FUNC_HINT_COMMON 865 }; 866 867 #define HNS3_DEVARG_RX_FUNC_HINT "rx_func_hint" 868 #define HNS3_DEVARG_TX_FUNC_HINT "tx_func_hint" 869 870 #define HNS3_DEVARG_DEV_CAPS_MASK "dev_caps_mask" 871 872 enum { 873 HNS3_DEV_SUPPORT_DCB_B, 874 HNS3_DEV_SUPPORT_COPPER_B, 875 HNS3_DEV_SUPPORT_FD_QUEUE_REGION_B, 876 HNS3_DEV_SUPPORT_PTP_B, 877 HNS3_DEV_SUPPORT_TX_PUSH_B, 878 HNS3_DEV_SUPPORT_INDEP_TXRX_B, 879 HNS3_DEV_SUPPORT_STASH_B, 880 HNS3_DEV_SUPPORT_RXD_ADV_LAYOUT_B, 881 HNS3_DEV_SUPPORT_OUTER_UDP_CKSUM_B, 882 HNS3_DEV_SUPPORT_RAS_IMP_B, 883 HNS3_DEV_SUPPORT_TM_B, 884 HNS3_DEV_SUPPORT_VF_VLAN_FLT_MOD_B, 885 }; 886 887 #define hns3_dev_dcb_supported(hw) \ 888 hns3_get_bit((hw)->capability, HNS3_DEV_SUPPORT_DCB_B) 889 890 /* Support copper media type */ 891 #define hns3_dev_copper_supported(hw) \ 892 hns3_get_bit((hw)->capability, HNS3_DEV_SUPPORT_COPPER_B) 893 894 /* Support the queue region action rule of flow directory */ 895 #define hns3_dev_fd_queue_region_supported(hw) \ 896 hns3_get_bit((hw)->capability, HNS3_DEV_SUPPORT_FD_QUEUE_REGION_B) 897 898 /* Support PTP timestamp offload */ 899 #define hns3_dev_ptp_supported(hw) \ 900 hns3_get_bit((hw)->capability, HNS3_DEV_SUPPORT_PTP_B) 901 902 /* Support to Independently enable/disable/reset Tx or Rx queues */ 903 #define hns3_dev_indep_txrx_supported(hw) \ 904 hns3_get_bit((hw)->capability, HNS3_DEV_SUPPORT_INDEP_TXRX_B) 905 906 #define hns3_dev_stash_supported(hw) \ 907 hns3_get_bit((hw)->capability, HNS3_DEV_SUPPORT_STASH_B) 908 909 #define hns3_dev_rxd_adv_layout_supported(hw) \ 910 hns3_get_bit((hw)->capability, HNS3_DEV_SUPPORT_RXD_ADV_LAYOUT_B) 911 912 #define hns3_dev_outer_udp_cksum_supported(hw) \ 913 hns3_get_bit((hw)->capability, HNS3_DEV_SUPPORT_OUTER_UDP_CKSUM_B) 914 915 #define hns3_dev_ras_imp_supported(hw) \ 916 hns3_get_bit((hw)->capability, HNS3_DEV_SUPPORT_RAS_IMP_B) 917 918 #define hns3_dev_tx_push_supported(hw) \ 919 hns3_get_bit((hw)->capability, HNS3_DEV_SUPPORT_TX_PUSH_B) 920 921 #define hns3_dev_tm_supported(hw) \ 922 hns3_get_bit((hw)->capability, HNS3_DEV_SUPPORT_TM_B) 923 924 #define hns3_dev_vf_vlan_flt_supported(hw) \ 925 hns3_get_bit((hw)->capability, HNS3_DEV_SUPPORT_VF_VLAN_FLT_MOD_B) 926 927 #define HNS3_DEV_PRIVATE_TO_HW(adapter) \ 928 (&((struct hns3_adapter *)adapter)->hw) 929 #define HNS3_DEV_PRIVATE_TO_PF(adapter) \ 930 (&((struct hns3_adapter *)adapter)->pf) 931 #define HNS3_DEV_PRIVATE_TO_VF(adapter) \ 932 (&((struct hns3_adapter *)adapter)->vf) 933 #define HNS3_DEV_HW_TO_ADAPTER(hw) \ 934 container_of(hw, struct hns3_adapter, hw) 935 936 static inline struct hns3_pf *HNS3_DEV_HW_TO_PF(struct hns3_hw *hw) 937 { 938 struct hns3_adapter *adapter = HNS3_DEV_HW_TO_ADAPTER(hw); 939 return &adapter->pf; 940 } 941 942 static inline struct hns3_vf *HNS3_DEV_HW_TO_VF(struct hns3_hw *hw) 943 { 944 struct hns3_adapter *adapter = HNS3_DEV_HW_TO_ADAPTER(hw); 945 return &adapter->vf; 946 } 947 948 #define hns3_set_field(origin, mask, shift, val) \ 949 do { \ 950 (origin) &= (~(mask)); \ 951 (origin) |= ((val) << (shift)) & (mask); \ 952 } while (0) 953 #define hns3_get_field(origin, mask, shift) \ 954 (((origin) & (mask)) >> (shift)) 955 #define hns3_set_bit(origin, shift, val) \ 956 hns3_set_field((origin), (0x1UL << (shift)), (shift), (val)) 957 #define hns3_get_bit(origin, shift) \ 958 hns3_get_field((origin), (0x1UL << (shift)), (shift)) 959 960 #define hns3_gen_field_val(mask, shift, val) (((val) << (shift)) & (mask)) 961 962 /* 963 * upper_32_bits - return bits 32-63 of a number 964 * A basic shift-right of a 64- or 32-bit quantity. Use this to suppress 965 * the "right shift count >= width of type" warning when that quantity is 966 * 32-bits. 967 */ 968 #define upper_32_bits(n) ((uint32_t)(((n) >> 16) >> 16)) 969 970 /* lower_32_bits - return bits 0-31 of a number */ 971 #define lower_32_bits(n) ((uint32_t)(n)) 972 973 #define BIT(nr) (1UL << (nr)) 974 975 #define BIT_ULL(x) (1ULL << (x)) 976 977 #define BITS_PER_LONG (__SIZEOF_LONG__ * 8) 978 #define GENMASK(h, l) \ 979 (((~0UL) << (l)) & (~0UL >> (BITS_PER_LONG - 1 - (h)))) 980 981 #define roundup(x, y) ((((x) + ((y) - 1)) / (y)) * (y)) 982 #define rounddown(x, y) ((x) - ((x) % (y))) 983 984 #define DIV_ROUND_UP(n, d) (((n) + (d) - 1) / (d)) 985 986 /* 987 * Because hardware always access register in little-endian mode based on hns3 988 * network engine, so driver should also call rte_cpu_to_le_32 to convert data 989 * in little-endian mode before writing register and call rte_le_to_cpu_32 to 990 * convert data after reading from register. 991 * 992 * Here the driver encapsulates the data conversion operation in the register 993 * read/write operation function as below: 994 * hns3_write_reg 995 * hns3_write_reg_opt 996 * hns3_read_reg 997 * Therefore, when calling these functions, conversion is not required again. 998 */ 999 static inline void hns3_write_reg(void *base, uint32_t reg, uint32_t value) 1000 { 1001 rte_write32(rte_cpu_to_le_32(value), 1002 (volatile void *)((char *)base + reg)); 1003 } 1004 1005 /* 1006 * The optimized function for writing registers reduces one address addition 1007 * calculation, it was used in the '.rx_pkt_burst' and '.tx_pkt_burst' ops 1008 * implementation function. 1009 */ 1010 static inline void hns3_write_reg_opt(volatile void *addr, uint32_t value) 1011 { 1012 rte_write32(rte_cpu_to_le_32(value), addr); 1013 } 1014 1015 static inline uint32_t hns3_read_reg(void *base, uint32_t reg) 1016 { 1017 uint32_t read_val = rte_read32((volatile void *)((char *)base + reg)); 1018 return rte_le_to_cpu_32(read_val); 1019 } 1020 1021 #define hns3_write_dev(a, reg, value) \ 1022 hns3_write_reg((a)->io_base, (reg), (value)) 1023 1024 #define hns3_read_dev(a, reg) \ 1025 hns3_read_reg((a)->io_base, (reg)) 1026 1027 #define NEXT_ITEM_OF_ACTION(act, actions, index) \ 1028 do { \ 1029 act = (actions) + (index); \ 1030 while (act->type == RTE_FLOW_ACTION_TYPE_VOID) { \ 1031 (index)++; \ 1032 act = actions + index; \ 1033 } \ 1034 } while (0) 1035 1036 #define MSEC_PER_SEC 1000L 1037 #define USEC_PER_MSEC 1000L 1038 1039 void hns3_clock_gettime(struct timeval *tv); 1040 uint64_t hns3_clock_calctime_ms(struct timeval *tv); 1041 uint64_t hns3_clock_gettime_ms(void); 1042 1043 static inline uint64_t 1044 hns3_atomic_test_bit(unsigned int nr, volatile uint64_t *addr) 1045 { 1046 uint64_t res; 1047 1048 res = (__atomic_load_n(addr, __ATOMIC_RELAXED) & (1UL << nr)) != 0; 1049 return res; 1050 } 1051 1052 static inline void 1053 hns3_atomic_set_bit(unsigned int nr, volatile uint64_t *addr) 1054 { 1055 __atomic_fetch_or(addr, (1UL << nr), __ATOMIC_RELAXED); 1056 } 1057 1058 static inline void 1059 hns3_atomic_clear_bit(unsigned int nr, volatile uint64_t *addr) 1060 { 1061 __atomic_fetch_and(addr, ~(1UL << nr), __ATOMIC_RELAXED); 1062 } 1063 1064 static inline int64_t 1065 hns3_test_and_clear_bit(unsigned int nr, volatile uint64_t *addr) 1066 { 1067 uint64_t mask = (1UL << nr); 1068 1069 return __atomic_fetch_and(addr, ~mask, __ATOMIC_RELAXED) & mask; 1070 } 1071 1072 int hns3_buffer_alloc(struct hns3_hw *hw); 1073 int hns3_dev_flow_ops_get(struct rte_eth_dev *dev, 1074 const struct rte_flow_ops **ops); 1075 bool hns3_is_reset_pending(struct hns3_adapter *hns); 1076 bool hns3vf_is_reset_pending(struct hns3_adapter *hns); 1077 void hns3_update_linkstatus_and_event(struct hns3_hw *hw, bool query); 1078 void hns3_ether_format_addr(char *buf, uint16_t size, 1079 const struct rte_ether_addr *ether_addr); 1080 int hns3_dev_infos_get(struct rte_eth_dev *eth_dev, 1081 struct rte_eth_dev_info *info); 1082 void hns3vf_update_link_status(struct hns3_hw *hw, uint8_t link_status, 1083 uint32_t link_speed, uint8_t link_duplex); 1084 void hns3_parse_devargs(struct rte_eth_dev *dev); 1085 void hns3vf_update_push_lsc_cap(struct hns3_hw *hw, bool supported); 1086 int hns3_restore_ptp(struct hns3_adapter *hns); 1087 int hns3_mbuf_dyn_rx_timestamp_register(struct rte_eth_dev *dev, 1088 struct rte_eth_conf *conf); 1089 int hns3_ptp_init(struct hns3_hw *hw); 1090 int hns3_timesync_enable(struct rte_eth_dev *dev); 1091 int hns3_timesync_disable(struct rte_eth_dev *dev); 1092 int hns3_timesync_read_rx_timestamp(struct rte_eth_dev *dev, 1093 struct timespec *timestamp, 1094 uint32_t flags __rte_unused); 1095 int hns3_timesync_read_tx_timestamp(struct rte_eth_dev *dev, 1096 struct timespec *timestamp); 1097 int hns3_timesync_read_time(struct rte_eth_dev *dev, struct timespec *ts); 1098 int hns3_timesync_write_time(struct rte_eth_dev *dev, 1099 const struct timespec *ts); 1100 int hns3_timesync_adjust_time(struct rte_eth_dev *dev, int64_t delta); 1101 1102 static inline bool 1103 is_reset_pending(struct hns3_adapter *hns) 1104 { 1105 bool ret; 1106 if (hns->is_vf) 1107 ret = hns3vf_is_reset_pending(hns); 1108 else 1109 ret = hns3_is_reset_pending(hns); 1110 return ret; 1111 } 1112 1113 static inline uint64_t 1114 hns3_txvlan_cap_get(struct hns3_hw *hw) 1115 { 1116 if (hw->port_base_vlan_cfg.state) 1117 return DEV_TX_OFFLOAD_VLAN_INSERT; 1118 else 1119 return DEV_TX_OFFLOAD_VLAN_INSERT | DEV_TX_OFFLOAD_QINQ_INSERT; 1120 } 1121 1122 #endif /* _HNS3_ETHDEV_H_ */ 1123