11173fca2SJan Medala /*- 21173fca2SJan Medala * BSD LICENSE 31173fca2SJan Medala * 41173fca2SJan Medala * Copyright (c) 2015-2016 Amazon.com, Inc. or its affiliates. 51173fca2SJan Medala * All rights reserved. 61173fca2SJan Medala * 71173fca2SJan Medala * Redistribution and use in source and binary forms, with or without 81173fca2SJan Medala * modification, are permitted provided that the following conditions 91173fca2SJan Medala * are met: 101173fca2SJan Medala * 111173fca2SJan Medala * * Redistributions of source code must retain the above copyright 121173fca2SJan Medala * notice, this list of conditions and the following disclaimer. 131173fca2SJan Medala * * Redistributions in binary form must reproduce the above copyright 141173fca2SJan Medala * notice, this list of conditions and the following disclaimer in 151173fca2SJan Medala * the documentation and/or other materials provided with the 161173fca2SJan Medala * distribution. 171173fca2SJan Medala * * Neither the name of copyright holder nor the names of its 181173fca2SJan Medala * contributors may be used to endorse or promote products derived 191173fca2SJan Medala * from this software without specific prior written permission. 201173fca2SJan Medala * 211173fca2SJan Medala * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 221173fca2SJan Medala * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 231173fca2SJan Medala * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 241173fca2SJan Medala * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 251173fca2SJan Medala * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 261173fca2SJan Medala * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 271173fca2SJan Medala * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 281173fca2SJan Medala * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 291173fca2SJan Medala * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 301173fca2SJan Medala * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 311173fca2SJan Medala * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 321173fca2SJan Medala */ 331173fca2SJan Medala 341173fca2SJan Medala #include <rte_ether.h> 351173fca2SJan Medala #include <rte_ethdev.h> 36fdf91e0fSJan Blunck #include <rte_ethdev_pci.h> 371173fca2SJan Medala #include <rte_tcp.h> 381173fca2SJan Medala #include <rte_atomic.h> 391173fca2SJan Medala #include <rte_dev.h> 401173fca2SJan Medala #include <rte_errno.h> 41372c1af5SJan Medala #include <rte_version.h> 423d3edc26SJan Medala #include <rte_eal_memconfig.h> 43b3fc5a1aSKonstantin Ananyev #include <rte_net.h> 441173fca2SJan Medala 451173fca2SJan Medala #include "ena_ethdev.h" 461173fca2SJan Medala #include "ena_logs.h" 471173fca2SJan Medala #include "ena_platform.h" 481173fca2SJan Medala #include "ena_com.h" 491173fca2SJan Medala #include "ena_eth_com.h" 501173fca2SJan Medala 511173fca2SJan Medala #include <ena_common_defs.h> 521173fca2SJan Medala #include <ena_regs_defs.h> 531173fca2SJan Medala #include <ena_admin_defs.h> 541173fca2SJan Medala #include <ena_eth_io_defs.h> 551173fca2SJan Medala 56372c1af5SJan Medala #define DRV_MODULE_VER_MAJOR 1 57372c1af5SJan Medala #define DRV_MODULE_VER_MINOR 0 58372c1af5SJan Medala #define DRV_MODULE_VER_SUBMINOR 0 59372c1af5SJan Medala 601173fca2SJan Medala #define ENA_IO_TXQ_IDX(q) (2 * (q)) 611173fca2SJan Medala #define ENA_IO_RXQ_IDX(q) (2 * (q) + 1) 621173fca2SJan Medala /*reverse version of ENA_IO_RXQ_IDX*/ 631173fca2SJan Medala #define ENA_IO_RXQ_IDX_REV(q) ((q - 1) / 2) 641173fca2SJan Medala 651173fca2SJan Medala /* While processing submitted and completed descriptors (rx and tx path 661173fca2SJan Medala * respectively) in a loop it is desired to: 671173fca2SJan Medala * - perform batch submissions while populating sumbissmion queue 681173fca2SJan Medala * - avoid blocking transmission of other packets during cleanup phase 691173fca2SJan Medala * Hence the utilization ratio of 1/8 of a queue size. 701173fca2SJan Medala */ 711173fca2SJan Medala #define ENA_RING_DESCS_RATIO(ring_size) (ring_size / 8) 721173fca2SJan Medala 731173fca2SJan Medala #define __MERGE_64B_H_L(h, l) (((uint64_t)h << 32) | l) 741173fca2SJan Medala #define TEST_BIT(val, bit_shift) (val & (1UL << bit_shift)) 751173fca2SJan Medala 761173fca2SJan Medala #define GET_L4_HDR_LEN(mbuf) \ 771173fca2SJan Medala ((rte_pktmbuf_mtod_offset(mbuf, struct tcp_hdr *, \ 781173fca2SJan Medala mbuf->l3_len + mbuf->l2_len)->data_off) >> 4) 791173fca2SJan Medala 801173fca2SJan Medala #define ENA_RX_RSS_TABLE_LOG_SIZE 7 811173fca2SJan Medala #define ENA_RX_RSS_TABLE_SIZE (1 << ENA_RX_RSS_TABLE_LOG_SIZE) 821173fca2SJan Medala #define ENA_HASH_KEY_SIZE 40 83372c1af5SJan Medala #define ENA_ETH_SS_STATS 0xFF 84372c1af5SJan Medala #define ETH_GSTRING_LEN 32 85372c1af5SJan Medala 86372c1af5SJan Medala #define ARRAY_SIZE(x) (sizeof(x) / sizeof((x)[0])) 87372c1af5SJan Medala 88372c1af5SJan Medala enum ethtool_stringset { 89372c1af5SJan Medala ETH_SS_TEST = 0, 90372c1af5SJan Medala ETH_SS_STATS, 91372c1af5SJan Medala }; 92372c1af5SJan Medala 93372c1af5SJan Medala struct ena_stats { 94372c1af5SJan Medala char name[ETH_GSTRING_LEN]; 95372c1af5SJan Medala int stat_offset; 96372c1af5SJan Medala }; 97372c1af5SJan Medala 98372c1af5SJan Medala #define ENA_STAT_ENA_COM_ENTRY(stat) { \ 99372c1af5SJan Medala .name = #stat, \ 100372c1af5SJan Medala .stat_offset = offsetof(struct ena_com_stats_admin, stat) \ 101372c1af5SJan Medala } 102372c1af5SJan Medala 103372c1af5SJan Medala #define ENA_STAT_ENTRY(stat, stat_type) { \ 104372c1af5SJan Medala .name = #stat, \ 105372c1af5SJan Medala .stat_offset = offsetof(struct ena_stats_##stat_type, stat) \ 106372c1af5SJan Medala } 107372c1af5SJan Medala 108372c1af5SJan Medala #define ENA_STAT_RX_ENTRY(stat) \ 109372c1af5SJan Medala ENA_STAT_ENTRY(stat, rx) 110372c1af5SJan Medala 111372c1af5SJan Medala #define ENA_STAT_TX_ENTRY(stat) \ 112372c1af5SJan Medala ENA_STAT_ENTRY(stat, tx) 113372c1af5SJan Medala 114372c1af5SJan Medala #define ENA_STAT_GLOBAL_ENTRY(stat) \ 115372c1af5SJan Medala ENA_STAT_ENTRY(stat, dev) 116372c1af5SJan Medala 117372c1af5SJan Medala static const struct ena_stats ena_stats_global_strings[] = { 118372c1af5SJan Medala ENA_STAT_GLOBAL_ENTRY(tx_timeout), 119372c1af5SJan Medala ENA_STAT_GLOBAL_ENTRY(io_suspend), 120372c1af5SJan Medala ENA_STAT_GLOBAL_ENTRY(io_resume), 121372c1af5SJan Medala ENA_STAT_GLOBAL_ENTRY(wd_expired), 122372c1af5SJan Medala ENA_STAT_GLOBAL_ENTRY(interface_up), 123372c1af5SJan Medala ENA_STAT_GLOBAL_ENTRY(interface_down), 124372c1af5SJan Medala ENA_STAT_GLOBAL_ENTRY(admin_q_pause), 125372c1af5SJan Medala }; 126372c1af5SJan Medala 127372c1af5SJan Medala static const struct ena_stats ena_stats_tx_strings[] = { 128372c1af5SJan Medala ENA_STAT_TX_ENTRY(cnt), 129372c1af5SJan Medala ENA_STAT_TX_ENTRY(bytes), 130372c1af5SJan Medala ENA_STAT_TX_ENTRY(queue_stop), 131372c1af5SJan Medala ENA_STAT_TX_ENTRY(queue_wakeup), 132372c1af5SJan Medala ENA_STAT_TX_ENTRY(dma_mapping_err), 133372c1af5SJan Medala ENA_STAT_TX_ENTRY(linearize), 134372c1af5SJan Medala ENA_STAT_TX_ENTRY(linearize_failed), 135372c1af5SJan Medala ENA_STAT_TX_ENTRY(tx_poll), 136372c1af5SJan Medala ENA_STAT_TX_ENTRY(doorbells), 137372c1af5SJan Medala ENA_STAT_TX_ENTRY(prepare_ctx_err), 138372c1af5SJan Medala ENA_STAT_TX_ENTRY(missing_tx_comp), 139372c1af5SJan Medala ENA_STAT_TX_ENTRY(bad_req_id), 140372c1af5SJan Medala }; 141372c1af5SJan Medala 142372c1af5SJan Medala static const struct ena_stats ena_stats_rx_strings[] = { 143372c1af5SJan Medala ENA_STAT_RX_ENTRY(cnt), 144372c1af5SJan Medala ENA_STAT_RX_ENTRY(bytes), 145372c1af5SJan Medala ENA_STAT_RX_ENTRY(refil_partial), 146372c1af5SJan Medala ENA_STAT_RX_ENTRY(bad_csum), 147372c1af5SJan Medala ENA_STAT_RX_ENTRY(page_alloc_fail), 148372c1af5SJan Medala ENA_STAT_RX_ENTRY(skb_alloc_fail), 149372c1af5SJan Medala ENA_STAT_RX_ENTRY(dma_mapping_err), 150372c1af5SJan Medala ENA_STAT_RX_ENTRY(bad_desc_num), 151372c1af5SJan Medala ENA_STAT_RX_ENTRY(small_copy_len_pkt), 152372c1af5SJan Medala }; 153372c1af5SJan Medala 154372c1af5SJan Medala static const struct ena_stats ena_stats_ena_com_strings[] = { 155372c1af5SJan Medala ENA_STAT_ENA_COM_ENTRY(aborted_cmd), 156372c1af5SJan Medala ENA_STAT_ENA_COM_ENTRY(submitted_cmd), 157372c1af5SJan Medala ENA_STAT_ENA_COM_ENTRY(completed_cmd), 158372c1af5SJan Medala ENA_STAT_ENA_COM_ENTRY(out_of_space), 159372c1af5SJan Medala ENA_STAT_ENA_COM_ENTRY(no_completion), 160372c1af5SJan Medala }; 161372c1af5SJan Medala 162372c1af5SJan Medala #define ENA_STATS_ARRAY_GLOBAL ARRAY_SIZE(ena_stats_global_strings) 163372c1af5SJan Medala #define ENA_STATS_ARRAY_TX ARRAY_SIZE(ena_stats_tx_strings) 164372c1af5SJan Medala #define ENA_STATS_ARRAY_RX ARRAY_SIZE(ena_stats_rx_strings) 165372c1af5SJan Medala #define ENA_STATS_ARRAY_ENA_COM ARRAY_SIZE(ena_stats_ena_com_strings) 1661173fca2SJan Medala 1671173fca2SJan Medala /** Vendor ID used by Amazon devices */ 1681173fca2SJan Medala #define PCI_VENDOR_ID_AMAZON 0x1D0F 1691173fca2SJan Medala /** Amazon devices */ 1701173fca2SJan Medala #define PCI_DEVICE_ID_ENA_VF 0xEC20 1711173fca2SJan Medala #define PCI_DEVICE_ID_ENA_LLQ_VF 0xEC21 1721173fca2SJan Medala 173b3fc5a1aSKonstantin Ananyev #define ENA_TX_OFFLOAD_MASK (\ 174b3fc5a1aSKonstantin Ananyev PKT_TX_L4_MASK | \ 175b3fc5a1aSKonstantin Ananyev PKT_TX_IP_CKSUM | \ 176b3fc5a1aSKonstantin Ananyev PKT_TX_TCP_SEG) 177b3fc5a1aSKonstantin Ananyev 178b3fc5a1aSKonstantin Ananyev #define ENA_TX_OFFLOAD_NOTSUP_MASK \ 179b3fc5a1aSKonstantin Ananyev (PKT_TX_OFFLOAD_MASK ^ ENA_TX_OFFLOAD_MASK) 180b3fc5a1aSKonstantin Ananyev 18128a1fd4fSFerruh Yigit static const struct rte_pci_id pci_id_ena_map[] = { 182cb990571SDavid Marchand { RTE_PCI_DEVICE(PCI_VENDOR_ID_AMAZON, PCI_DEVICE_ID_ENA_VF) }, 183cb990571SDavid Marchand { RTE_PCI_DEVICE(PCI_VENDOR_ID_AMAZON, PCI_DEVICE_ID_ENA_LLQ_VF) }, 1841173fca2SJan Medala { .device_id = 0 }, 1851173fca2SJan Medala }; 1861173fca2SJan Medala 1871173fca2SJan Medala static int ena_device_init(struct ena_com_dev *ena_dev, 1881173fca2SJan Medala struct ena_com_dev_get_features_ctx *get_feat_ctx); 1891173fca2SJan Medala static int ena_dev_configure(struct rte_eth_dev *dev); 1901173fca2SJan Medala static uint16_t eth_ena_xmit_pkts(void *tx_queue, struct rte_mbuf **tx_pkts, 1911173fca2SJan Medala uint16_t nb_pkts); 192b3fc5a1aSKonstantin Ananyev static uint16_t eth_ena_prep_pkts(void *tx_queue, struct rte_mbuf **tx_pkts, 193b3fc5a1aSKonstantin Ananyev uint16_t nb_pkts); 1941173fca2SJan Medala static int ena_tx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx, 1951173fca2SJan Medala uint16_t nb_desc, unsigned int socket_id, 1961173fca2SJan Medala const struct rte_eth_txconf *tx_conf); 1971173fca2SJan Medala static int ena_rx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx, 1981173fca2SJan Medala uint16_t nb_desc, unsigned int socket_id, 1991173fca2SJan Medala const struct rte_eth_rxconf *rx_conf, 2001173fca2SJan Medala struct rte_mempool *mp); 2011173fca2SJan Medala static uint16_t eth_ena_recv_pkts(void *rx_queue, 2021173fca2SJan Medala struct rte_mbuf **rx_pkts, uint16_t nb_pkts); 2031173fca2SJan Medala static int ena_populate_rx_queue(struct ena_ring *rxq, unsigned int count); 2041173fca2SJan Medala static void ena_init_rings(struct ena_adapter *adapter); 2051173fca2SJan Medala static int ena_mtu_set(struct rte_eth_dev *dev, uint16_t mtu); 2061173fca2SJan Medala static int ena_start(struct rte_eth_dev *dev); 2071173fca2SJan Medala static void ena_close(struct rte_eth_dev *dev); 2081173fca2SJan Medala static void ena_stats_get(struct rte_eth_dev *dev, struct rte_eth_stats *stats); 2091173fca2SJan Medala static void ena_rx_queue_release_all(struct rte_eth_dev *dev); 2101173fca2SJan Medala static void ena_tx_queue_release_all(struct rte_eth_dev *dev); 2111173fca2SJan Medala static void ena_rx_queue_release(void *queue); 2121173fca2SJan Medala static void ena_tx_queue_release(void *queue); 2131173fca2SJan Medala static void ena_rx_queue_release_bufs(struct ena_ring *ring); 2141173fca2SJan Medala static void ena_tx_queue_release_bufs(struct ena_ring *ring); 2151173fca2SJan Medala static int ena_link_update(struct rte_eth_dev *dev, 2161173fca2SJan Medala __rte_unused int wait_to_complete); 2171173fca2SJan Medala static int ena_queue_restart(struct ena_ring *ring); 2181173fca2SJan Medala static int ena_queue_restart_all(struct rte_eth_dev *dev, 2191173fca2SJan Medala enum ena_ring_type ring_type); 2201173fca2SJan Medala static void ena_stats_restart(struct rte_eth_dev *dev); 2211173fca2SJan Medala static void ena_infos_get(__rte_unused struct rte_eth_dev *dev, 2221173fca2SJan Medala struct rte_eth_dev_info *dev_info); 2231173fca2SJan Medala static int ena_rss_reta_update(struct rte_eth_dev *dev, 2241173fca2SJan Medala struct rte_eth_rss_reta_entry64 *reta_conf, 2251173fca2SJan Medala uint16_t reta_size); 2261173fca2SJan Medala static int ena_rss_reta_query(struct rte_eth_dev *dev, 2271173fca2SJan Medala struct rte_eth_rss_reta_entry64 *reta_conf, 2281173fca2SJan Medala uint16_t reta_size); 229372c1af5SJan Medala static int ena_get_sset_count(struct rte_eth_dev *dev, int sset); 2301173fca2SJan Medala 231103ab18cSFerruh Yigit static const struct eth_dev_ops ena_dev_ops = { 2321173fca2SJan Medala .dev_configure = ena_dev_configure, 2331173fca2SJan Medala .dev_infos_get = ena_infos_get, 2341173fca2SJan Medala .rx_queue_setup = ena_rx_queue_setup, 2351173fca2SJan Medala .tx_queue_setup = ena_tx_queue_setup, 2361173fca2SJan Medala .dev_start = ena_start, 2371173fca2SJan Medala .link_update = ena_link_update, 2381173fca2SJan Medala .stats_get = ena_stats_get, 2391173fca2SJan Medala .mtu_set = ena_mtu_set, 2401173fca2SJan Medala .rx_queue_release = ena_rx_queue_release, 2411173fca2SJan Medala .tx_queue_release = ena_tx_queue_release, 2421173fca2SJan Medala .dev_close = ena_close, 2431173fca2SJan Medala .reta_update = ena_rss_reta_update, 2441173fca2SJan Medala .reta_query = ena_rss_reta_query, 2451173fca2SJan Medala }; 2461173fca2SJan Medala 2473d3edc26SJan Medala #define NUMA_NO_NODE SOCKET_ID_ANY 2483d3edc26SJan Medala 2493d3edc26SJan Medala static inline int ena_cpu_to_node(int cpu) 2503d3edc26SJan Medala { 2513d3edc26SJan Medala struct rte_config *config = rte_eal_get_configuration(); 2523d3edc26SJan Medala 2533d3edc26SJan Medala if (likely(cpu < RTE_MAX_MEMZONE)) 2543d3edc26SJan Medala return config->mem_config->memzone[cpu].socket_id; 2553d3edc26SJan Medala 2563d3edc26SJan Medala return NUMA_NO_NODE; 2573d3edc26SJan Medala } 2583d3edc26SJan Medala 2591173fca2SJan Medala static inline void ena_rx_mbuf_prepare(struct rte_mbuf *mbuf, 2601173fca2SJan Medala struct ena_com_rx_ctx *ena_rx_ctx) 2611173fca2SJan Medala { 2621173fca2SJan Medala uint64_t ol_flags = 0; 2631173fca2SJan Medala 2641173fca2SJan Medala if (ena_rx_ctx->l4_proto == ENA_ETH_IO_L4_PROTO_TCP) 2651173fca2SJan Medala ol_flags |= PKT_TX_TCP_CKSUM; 2661173fca2SJan Medala else if (ena_rx_ctx->l4_proto == ENA_ETH_IO_L4_PROTO_UDP) 2671173fca2SJan Medala ol_flags |= PKT_TX_UDP_CKSUM; 2681173fca2SJan Medala 2691173fca2SJan Medala if (ena_rx_ctx->l3_proto == ENA_ETH_IO_L3_PROTO_IPV4) 2701173fca2SJan Medala ol_flags |= PKT_TX_IPV4; 2711173fca2SJan Medala else if (ena_rx_ctx->l3_proto == ENA_ETH_IO_L3_PROTO_IPV6) 2721173fca2SJan Medala ol_flags |= PKT_TX_IPV6; 2731173fca2SJan Medala 2741173fca2SJan Medala if (unlikely(ena_rx_ctx->l4_csum_err)) 2751173fca2SJan Medala ol_flags |= PKT_RX_L4_CKSUM_BAD; 2761173fca2SJan Medala if (unlikely(ena_rx_ctx->l3_csum_err)) 2771173fca2SJan Medala ol_flags |= PKT_RX_IP_CKSUM_BAD; 2781173fca2SJan Medala 2791173fca2SJan Medala mbuf->ol_flags = ol_flags; 2801173fca2SJan Medala } 2811173fca2SJan Medala 2821173fca2SJan Medala static inline void ena_tx_mbuf_prepare(struct rte_mbuf *mbuf, 2831173fca2SJan Medala struct ena_com_tx_ctx *ena_tx_ctx) 2841173fca2SJan Medala { 2851173fca2SJan Medala struct ena_com_tx_meta *ena_meta = &ena_tx_ctx->ena_meta; 2861173fca2SJan Medala 2871173fca2SJan Medala if (mbuf->ol_flags & 2881173fca2SJan Medala (PKT_TX_L4_MASK | PKT_TX_IP_CKSUM | PKT_TX_TCP_SEG)) { 2891173fca2SJan Medala /* check if TSO is required */ 2901173fca2SJan Medala if (mbuf->ol_flags & PKT_TX_TCP_SEG) { 2911173fca2SJan Medala ena_tx_ctx->tso_enable = true; 2921173fca2SJan Medala 2931173fca2SJan Medala ena_meta->l4_hdr_len = GET_L4_HDR_LEN(mbuf); 2941173fca2SJan Medala } 2951173fca2SJan Medala 2961173fca2SJan Medala /* check if L3 checksum is needed */ 2971173fca2SJan Medala if (mbuf->ol_flags & PKT_TX_IP_CKSUM) 2981173fca2SJan Medala ena_tx_ctx->l3_csum_enable = true; 2991173fca2SJan Medala 3001173fca2SJan Medala if (mbuf->ol_flags & PKT_TX_IPV6) { 3011173fca2SJan Medala ena_tx_ctx->l3_proto = ENA_ETH_IO_L3_PROTO_IPV6; 3021173fca2SJan Medala } else { 3031173fca2SJan Medala ena_tx_ctx->l3_proto = ENA_ETH_IO_L3_PROTO_IPV4; 3041173fca2SJan Medala 3051173fca2SJan Medala /* set don't fragment (DF) flag */ 3061173fca2SJan Medala if (mbuf->packet_type & 3071173fca2SJan Medala (RTE_PTYPE_L4_NONFRAG 3081173fca2SJan Medala | RTE_PTYPE_INNER_L4_NONFRAG)) 3091173fca2SJan Medala ena_tx_ctx->df = true; 3101173fca2SJan Medala } 3111173fca2SJan Medala 3121173fca2SJan Medala /* check if L4 checksum is needed */ 3131173fca2SJan Medala switch (mbuf->ol_flags & PKT_TX_L4_MASK) { 3141173fca2SJan Medala case PKT_TX_TCP_CKSUM: 3151173fca2SJan Medala ena_tx_ctx->l4_proto = ENA_ETH_IO_L4_PROTO_TCP; 3161173fca2SJan Medala ena_tx_ctx->l4_csum_enable = true; 3171173fca2SJan Medala break; 3181173fca2SJan Medala case PKT_TX_UDP_CKSUM: 3191173fca2SJan Medala ena_tx_ctx->l4_proto = ENA_ETH_IO_L4_PROTO_UDP; 3201173fca2SJan Medala ena_tx_ctx->l4_csum_enable = true; 3211173fca2SJan Medala break; 3221173fca2SJan Medala default: 3231173fca2SJan Medala ena_tx_ctx->l4_proto = ENA_ETH_IO_L4_PROTO_UNKNOWN; 3241173fca2SJan Medala ena_tx_ctx->l4_csum_enable = false; 3251173fca2SJan Medala break; 3261173fca2SJan Medala } 3271173fca2SJan Medala 3281173fca2SJan Medala ena_meta->mss = mbuf->tso_segsz; 3291173fca2SJan Medala ena_meta->l3_hdr_len = mbuf->l3_len; 3301173fca2SJan Medala ena_meta->l3_hdr_offset = mbuf->l2_len; 3311173fca2SJan Medala /* this param needed only for TSO */ 3321173fca2SJan Medala ena_meta->l3_outer_hdr_len = 0; 3331173fca2SJan Medala ena_meta->l3_outer_hdr_offset = 0; 3341173fca2SJan Medala 3351173fca2SJan Medala ena_tx_ctx->meta_valid = true; 3361173fca2SJan Medala } else { 3371173fca2SJan Medala ena_tx_ctx->meta_valid = false; 3381173fca2SJan Medala } 3391173fca2SJan Medala } 3401173fca2SJan Medala 341372c1af5SJan Medala static void ena_config_host_info(struct ena_com_dev *ena_dev) 342372c1af5SJan Medala { 343372c1af5SJan Medala struct ena_admin_host_info *host_info; 344372c1af5SJan Medala int rc; 345372c1af5SJan Medala 346372c1af5SJan Medala /* Allocate only the host info */ 347372c1af5SJan Medala rc = ena_com_allocate_host_info(ena_dev); 348372c1af5SJan Medala if (rc) { 349372c1af5SJan Medala RTE_LOG(ERR, PMD, "Cannot allocate host info\n"); 350372c1af5SJan Medala return; 351372c1af5SJan Medala } 352372c1af5SJan Medala 353372c1af5SJan Medala host_info = ena_dev->host_attr.host_info; 354372c1af5SJan Medala 355372c1af5SJan Medala host_info->os_type = ENA_ADMIN_OS_DPDK; 356372c1af5SJan Medala host_info->kernel_ver = RTE_VERSION; 357103bb1ccSJohn W. Linville snprintf((char *)host_info->kernel_ver_str, 358103bb1ccSJohn W. Linville sizeof(host_info->kernel_ver_str), 359103bb1ccSJohn W. Linville "%s", rte_version()); 360372c1af5SJan Medala host_info->os_dist = RTE_VERSION; 361103bb1ccSJohn W. Linville snprintf((char *)host_info->os_dist_str, 362103bb1ccSJohn W. Linville sizeof(host_info->os_dist_str), 363103bb1ccSJohn W. Linville "%s", rte_version()); 364372c1af5SJan Medala host_info->driver_version = 365372c1af5SJan Medala (DRV_MODULE_VER_MAJOR) | 366372c1af5SJan Medala (DRV_MODULE_VER_MINOR << ENA_ADMIN_HOST_INFO_MINOR_SHIFT) | 367c4144557SJan Medala (DRV_MODULE_VER_SUBMINOR << 368c4144557SJan Medala ENA_ADMIN_HOST_INFO_SUB_MINOR_SHIFT); 369372c1af5SJan Medala 370372c1af5SJan Medala rc = ena_com_set_host_attributes(ena_dev); 371372c1af5SJan Medala if (rc) { 372372c1af5SJan Medala RTE_LOG(ERR, PMD, "Cannot set host attributes\n"); 373201ff2e5SJakub Palider if (rc != -EPERM) 374372c1af5SJan Medala goto err; 375372c1af5SJan Medala } 376372c1af5SJan Medala 377372c1af5SJan Medala return; 378372c1af5SJan Medala 379372c1af5SJan Medala err: 380372c1af5SJan Medala ena_com_delete_host_info(ena_dev); 381372c1af5SJan Medala } 382372c1af5SJan Medala 383372c1af5SJan Medala static int 384372c1af5SJan Medala ena_get_sset_count(struct rte_eth_dev *dev, int sset) 385372c1af5SJan Medala { 386372c1af5SJan Medala if (sset != ETH_SS_STATS) 387372c1af5SJan Medala return -EOPNOTSUPP; 388372c1af5SJan Medala 389372c1af5SJan Medala /* Workaround for clang: 390372c1af5SJan Medala * touch internal structures to prevent 391372c1af5SJan Medala * compiler error 392372c1af5SJan Medala */ 393372c1af5SJan Medala ENA_TOUCH(ena_stats_global_strings); 394372c1af5SJan Medala ENA_TOUCH(ena_stats_tx_strings); 395372c1af5SJan Medala ENA_TOUCH(ena_stats_rx_strings); 396372c1af5SJan Medala ENA_TOUCH(ena_stats_ena_com_strings); 397372c1af5SJan Medala 398372c1af5SJan Medala return dev->data->nb_tx_queues * 399372c1af5SJan Medala (ENA_STATS_ARRAY_TX + ENA_STATS_ARRAY_RX) + 400372c1af5SJan Medala ENA_STATS_ARRAY_GLOBAL + ENA_STATS_ARRAY_ENA_COM; 401372c1af5SJan Medala } 402372c1af5SJan Medala 403372c1af5SJan Medala static void ena_config_debug_area(struct ena_adapter *adapter) 404372c1af5SJan Medala { 405372c1af5SJan Medala u32 debug_area_size; 406372c1af5SJan Medala int rc, ss_count; 407372c1af5SJan Medala 408372c1af5SJan Medala ss_count = ena_get_sset_count(adapter->rte_dev, ETH_SS_STATS); 409372c1af5SJan Medala if (ss_count <= 0) { 410372c1af5SJan Medala RTE_LOG(ERR, PMD, "SS count is negative\n"); 411372c1af5SJan Medala return; 412372c1af5SJan Medala } 413372c1af5SJan Medala 414372c1af5SJan Medala /* allocate 32 bytes for each string and 64bit for the value */ 415372c1af5SJan Medala debug_area_size = ss_count * ETH_GSTRING_LEN + sizeof(u64) * ss_count; 416372c1af5SJan Medala 417372c1af5SJan Medala rc = ena_com_allocate_debug_area(&adapter->ena_dev, debug_area_size); 418372c1af5SJan Medala if (rc) { 419372c1af5SJan Medala RTE_LOG(ERR, PMD, "Cannot allocate debug area\n"); 420372c1af5SJan Medala return; 421372c1af5SJan Medala } 422372c1af5SJan Medala 423372c1af5SJan Medala rc = ena_com_set_host_attributes(&adapter->ena_dev); 424372c1af5SJan Medala if (rc) { 425372c1af5SJan Medala RTE_LOG(WARNING, PMD, "Cannot set host attributes\n"); 426201ff2e5SJakub Palider if (rc != -EPERM) 427372c1af5SJan Medala goto err; 428372c1af5SJan Medala } 429372c1af5SJan Medala 430372c1af5SJan Medala return; 431372c1af5SJan Medala err: 432372c1af5SJan Medala ena_com_delete_debug_area(&adapter->ena_dev); 433372c1af5SJan Medala } 434372c1af5SJan Medala 4351173fca2SJan Medala static void ena_close(struct rte_eth_dev *dev) 4361173fca2SJan Medala { 4371173fca2SJan Medala struct ena_adapter *adapter = 4381173fca2SJan Medala (struct ena_adapter *)(dev->data->dev_private); 4391173fca2SJan Medala 4401173fca2SJan Medala adapter->state = ENA_ADAPTER_STATE_STOPPED; 4411173fca2SJan Medala 4421173fca2SJan Medala ena_rx_queue_release_all(dev); 4431173fca2SJan Medala ena_tx_queue_release_all(dev); 4441173fca2SJan Medala } 4451173fca2SJan Medala 4461173fca2SJan Medala static int ena_rss_reta_update(struct rte_eth_dev *dev, 4471173fca2SJan Medala struct rte_eth_rss_reta_entry64 *reta_conf, 4481173fca2SJan Medala uint16_t reta_size) 4491173fca2SJan Medala { 4501173fca2SJan Medala struct ena_adapter *adapter = 4511173fca2SJan Medala (struct ena_adapter *)(dev->data->dev_private); 4521173fca2SJan Medala struct ena_com_dev *ena_dev = &adapter->ena_dev; 4531173fca2SJan Medala int ret, i; 4541173fca2SJan Medala u16 entry_value; 4551173fca2SJan Medala int conf_idx; 4561173fca2SJan Medala int idx; 4571173fca2SJan Medala 4581173fca2SJan Medala if ((reta_size == 0) || (reta_conf == NULL)) 4591173fca2SJan Medala return -EINVAL; 4601173fca2SJan Medala 4611173fca2SJan Medala if (reta_size > ENA_RX_RSS_TABLE_SIZE) { 4621173fca2SJan Medala RTE_LOG(WARNING, PMD, 4631173fca2SJan Medala "indirection table %d is bigger than supported (%d)\n", 4641173fca2SJan Medala reta_size, ENA_RX_RSS_TABLE_SIZE); 4651173fca2SJan Medala ret = -EINVAL; 4661173fca2SJan Medala goto err; 4671173fca2SJan Medala } 4681173fca2SJan Medala 4691173fca2SJan Medala for (i = 0 ; i < reta_size ; i++) { 4701173fca2SJan Medala /* each reta_conf is for 64 entries. 4711173fca2SJan Medala * to support 128 we use 2 conf of 64 4721173fca2SJan Medala */ 4731173fca2SJan Medala conf_idx = i / RTE_RETA_GROUP_SIZE; 4741173fca2SJan Medala idx = i % RTE_RETA_GROUP_SIZE; 4751173fca2SJan Medala if (TEST_BIT(reta_conf[conf_idx].mask, idx)) { 4761173fca2SJan Medala entry_value = 4771173fca2SJan Medala ENA_IO_RXQ_IDX(reta_conf[conf_idx].reta[idx]); 4781173fca2SJan Medala ret = ena_com_indirect_table_fill_entry(ena_dev, 4791173fca2SJan Medala i, 4801173fca2SJan Medala entry_value); 4811173fca2SJan Medala if (unlikely(ret && (ret != ENA_COM_PERMISSION))) { 4821173fca2SJan Medala RTE_LOG(ERR, PMD, 4831173fca2SJan Medala "Cannot fill indirect table\n"); 4841173fca2SJan Medala ret = -ENOTSUP; 4851173fca2SJan Medala goto err; 4861173fca2SJan Medala } 4871173fca2SJan Medala } 4881173fca2SJan Medala } 4891173fca2SJan Medala 4901173fca2SJan Medala ret = ena_com_indirect_table_set(ena_dev); 4911173fca2SJan Medala if (unlikely(ret && (ret != ENA_COM_PERMISSION))) { 4921173fca2SJan Medala RTE_LOG(ERR, PMD, "Cannot flush the indirect table\n"); 4931173fca2SJan Medala ret = -ENOTSUP; 4941173fca2SJan Medala goto err; 4951173fca2SJan Medala } 4961173fca2SJan Medala 4971173fca2SJan Medala RTE_LOG(DEBUG, PMD, "%s(): RSS configured %d entries for port %d\n", 4981173fca2SJan Medala __func__, reta_size, adapter->rte_dev->data->port_id); 4991173fca2SJan Medala err: 5001173fca2SJan Medala return ret; 5011173fca2SJan Medala } 5021173fca2SJan Medala 5031173fca2SJan Medala /* Query redirection table. */ 5041173fca2SJan Medala static int ena_rss_reta_query(struct rte_eth_dev *dev, 5051173fca2SJan Medala struct rte_eth_rss_reta_entry64 *reta_conf, 5061173fca2SJan Medala uint16_t reta_size) 5071173fca2SJan Medala { 5081173fca2SJan Medala struct ena_adapter *adapter = 5091173fca2SJan Medala (struct ena_adapter *)(dev->data->dev_private); 5101173fca2SJan Medala struct ena_com_dev *ena_dev = &adapter->ena_dev; 5111173fca2SJan Medala int ret; 5121173fca2SJan Medala int i; 5131173fca2SJan Medala u32 indirect_table[ENA_RX_RSS_TABLE_SIZE] = {0}; 5141173fca2SJan Medala int reta_conf_idx; 5151173fca2SJan Medala int reta_idx; 5161173fca2SJan Medala 5171173fca2SJan Medala if (reta_size == 0 || reta_conf == NULL || 5181173fca2SJan Medala (reta_size > RTE_RETA_GROUP_SIZE && ((reta_conf + 1) == NULL))) 5191173fca2SJan Medala return -EINVAL; 5201173fca2SJan Medala 5211173fca2SJan Medala ret = ena_com_indirect_table_get(ena_dev, indirect_table); 5221173fca2SJan Medala if (unlikely(ret && (ret != ENA_COM_PERMISSION))) { 5231173fca2SJan Medala RTE_LOG(ERR, PMD, "cannot get indirect table\n"); 5241173fca2SJan Medala ret = -ENOTSUP; 5251173fca2SJan Medala goto err; 5261173fca2SJan Medala } 5271173fca2SJan Medala 5281173fca2SJan Medala for (i = 0 ; i < reta_size ; i++) { 5291173fca2SJan Medala reta_conf_idx = i / RTE_RETA_GROUP_SIZE; 5301173fca2SJan Medala reta_idx = i % RTE_RETA_GROUP_SIZE; 5311173fca2SJan Medala if (TEST_BIT(reta_conf[reta_conf_idx].mask, reta_idx)) 5321173fca2SJan Medala reta_conf[reta_conf_idx].reta[reta_idx] = 5331173fca2SJan Medala ENA_IO_RXQ_IDX_REV(indirect_table[i]); 5341173fca2SJan Medala } 5351173fca2SJan Medala err: 5361173fca2SJan Medala return ret; 5371173fca2SJan Medala } 5381173fca2SJan Medala 5391173fca2SJan Medala static int ena_rss_init_default(struct ena_adapter *adapter) 5401173fca2SJan Medala { 5411173fca2SJan Medala struct ena_com_dev *ena_dev = &adapter->ena_dev; 5421173fca2SJan Medala uint16_t nb_rx_queues = adapter->rte_dev->data->nb_rx_queues; 5431173fca2SJan Medala int rc, i; 5441173fca2SJan Medala u32 val; 5451173fca2SJan Medala 5461173fca2SJan Medala rc = ena_com_rss_init(ena_dev, ENA_RX_RSS_TABLE_LOG_SIZE); 5471173fca2SJan Medala if (unlikely(rc)) { 5481173fca2SJan Medala RTE_LOG(ERR, PMD, "Cannot init indirect table\n"); 5491173fca2SJan Medala goto err_rss_init; 5501173fca2SJan Medala } 5511173fca2SJan Medala 5521173fca2SJan Medala for (i = 0; i < ENA_RX_RSS_TABLE_SIZE; i++) { 5531173fca2SJan Medala val = i % nb_rx_queues; 5541173fca2SJan Medala rc = ena_com_indirect_table_fill_entry(ena_dev, i, 5551173fca2SJan Medala ENA_IO_RXQ_IDX(val)); 5561173fca2SJan Medala if (unlikely(rc && (rc != ENA_COM_PERMISSION))) { 5571173fca2SJan Medala RTE_LOG(ERR, PMD, "Cannot fill indirect table\n"); 5581173fca2SJan Medala goto err_fill_indir; 5591173fca2SJan Medala } 5601173fca2SJan Medala } 5611173fca2SJan Medala 5621173fca2SJan Medala rc = ena_com_fill_hash_function(ena_dev, ENA_ADMIN_CRC32, NULL, 5631173fca2SJan Medala ENA_HASH_KEY_SIZE, 0xFFFFFFFF); 5641173fca2SJan Medala if (unlikely(rc && (rc != ENA_COM_PERMISSION))) { 5651173fca2SJan Medala RTE_LOG(INFO, PMD, "Cannot fill hash function\n"); 5661173fca2SJan Medala goto err_fill_indir; 5671173fca2SJan Medala } 5681173fca2SJan Medala 5691173fca2SJan Medala rc = ena_com_set_default_hash_ctrl(ena_dev); 5701173fca2SJan Medala if (unlikely(rc && (rc != ENA_COM_PERMISSION))) { 5711173fca2SJan Medala RTE_LOG(INFO, PMD, "Cannot fill hash control\n"); 5721173fca2SJan Medala goto err_fill_indir; 5731173fca2SJan Medala } 5741173fca2SJan Medala 5751173fca2SJan Medala rc = ena_com_indirect_table_set(ena_dev); 5761173fca2SJan Medala if (unlikely(rc && (rc != ENA_COM_PERMISSION))) { 5771173fca2SJan Medala RTE_LOG(ERR, PMD, "Cannot flush the indirect table\n"); 5781173fca2SJan Medala goto err_fill_indir; 5791173fca2SJan Medala } 5801173fca2SJan Medala RTE_LOG(DEBUG, PMD, "RSS configured for port %d\n", 5811173fca2SJan Medala adapter->rte_dev->data->port_id); 5821173fca2SJan Medala 5831173fca2SJan Medala return 0; 5841173fca2SJan Medala 5851173fca2SJan Medala err_fill_indir: 5861173fca2SJan Medala ena_com_rss_destroy(ena_dev); 5871173fca2SJan Medala err_rss_init: 5881173fca2SJan Medala 5891173fca2SJan Medala return rc; 5901173fca2SJan Medala } 5911173fca2SJan Medala 5921173fca2SJan Medala static void ena_rx_queue_release_all(struct rte_eth_dev *dev) 5931173fca2SJan Medala { 5941173fca2SJan Medala struct ena_ring **queues = (struct ena_ring **)dev->data->rx_queues; 5951173fca2SJan Medala int nb_queues = dev->data->nb_rx_queues; 5961173fca2SJan Medala int i; 5971173fca2SJan Medala 5981173fca2SJan Medala for (i = 0; i < nb_queues; i++) 5991173fca2SJan Medala ena_rx_queue_release(queues[i]); 6001173fca2SJan Medala } 6011173fca2SJan Medala 6021173fca2SJan Medala static void ena_tx_queue_release_all(struct rte_eth_dev *dev) 6031173fca2SJan Medala { 6041173fca2SJan Medala struct ena_ring **queues = (struct ena_ring **)dev->data->tx_queues; 6051173fca2SJan Medala int nb_queues = dev->data->nb_tx_queues; 6061173fca2SJan Medala int i; 6071173fca2SJan Medala 6081173fca2SJan Medala for (i = 0; i < nb_queues; i++) 6091173fca2SJan Medala ena_tx_queue_release(queues[i]); 6101173fca2SJan Medala } 6111173fca2SJan Medala 6121173fca2SJan Medala static void ena_rx_queue_release(void *queue) 6131173fca2SJan Medala { 6141173fca2SJan Medala struct ena_ring *ring = (struct ena_ring *)queue; 6151173fca2SJan Medala struct ena_adapter *adapter = ring->adapter; 6161173fca2SJan Medala int ena_qid; 6171173fca2SJan Medala 6181173fca2SJan Medala ena_assert_msg(ring->configured, 6191173fca2SJan Medala "API violation - releasing not configured queue"); 6201173fca2SJan Medala ena_assert_msg(ring->adapter->state != ENA_ADAPTER_STATE_RUNNING, 6211173fca2SJan Medala "API violation"); 6221173fca2SJan Medala 6231173fca2SJan Medala /* Destroy HW queue */ 6241173fca2SJan Medala ena_qid = ENA_IO_RXQ_IDX(ring->id); 6251173fca2SJan Medala ena_com_destroy_io_queue(&adapter->ena_dev, ena_qid); 6261173fca2SJan Medala 6271173fca2SJan Medala /* Free all bufs */ 6281173fca2SJan Medala ena_rx_queue_release_bufs(ring); 6291173fca2SJan Medala 6301173fca2SJan Medala /* Free ring resources */ 6311173fca2SJan Medala if (ring->rx_buffer_info) 6321173fca2SJan Medala rte_free(ring->rx_buffer_info); 6331173fca2SJan Medala ring->rx_buffer_info = NULL; 6341173fca2SJan Medala 6351173fca2SJan Medala ring->configured = 0; 6361173fca2SJan Medala 6371173fca2SJan Medala RTE_LOG(NOTICE, PMD, "RX Queue %d:%d released\n", 6381173fca2SJan Medala ring->port_id, ring->id); 6391173fca2SJan Medala } 6401173fca2SJan Medala 6411173fca2SJan Medala static void ena_tx_queue_release(void *queue) 6421173fca2SJan Medala { 6431173fca2SJan Medala struct ena_ring *ring = (struct ena_ring *)queue; 6441173fca2SJan Medala struct ena_adapter *adapter = ring->adapter; 6451173fca2SJan Medala int ena_qid; 6461173fca2SJan Medala 6471173fca2SJan Medala ena_assert_msg(ring->configured, 6481173fca2SJan Medala "API violation. Releasing not configured queue"); 6491173fca2SJan Medala ena_assert_msg(ring->adapter->state != ENA_ADAPTER_STATE_RUNNING, 6501173fca2SJan Medala "API violation"); 6511173fca2SJan Medala 6521173fca2SJan Medala /* Destroy HW queue */ 6531173fca2SJan Medala ena_qid = ENA_IO_TXQ_IDX(ring->id); 6541173fca2SJan Medala ena_com_destroy_io_queue(&adapter->ena_dev, ena_qid); 6551173fca2SJan Medala 6561173fca2SJan Medala /* Free all bufs */ 6571173fca2SJan Medala ena_tx_queue_release_bufs(ring); 6581173fca2SJan Medala 6591173fca2SJan Medala /* Free ring resources */ 6601173fca2SJan Medala if (ring->tx_buffer_info) 6611173fca2SJan Medala rte_free(ring->tx_buffer_info); 6621173fca2SJan Medala 6631173fca2SJan Medala if (ring->empty_tx_reqs) 6641173fca2SJan Medala rte_free(ring->empty_tx_reqs); 6651173fca2SJan Medala 6661173fca2SJan Medala ring->empty_tx_reqs = NULL; 6671173fca2SJan Medala ring->tx_buffer_info = NULL; 6681173fca2SJan Medala 6691173fca2SJan Medala ring->configured = 0; 6701173fca2SJan Medala 6711173fca2SJan Medala RTE_LOG(NOTICE, PMD, "TX Queue %d:%d released\n", 6721173fca2SJan Medala ring->port_id, ring->id); 6731173fca2SJan Medala } 6741173fca2SJan Medala 6751173fca2SJan Medala static void ena_rx_queue_release_bufs(struct ena_ring *ring) 6761173fca2SJan Medala { 6771173fca2SJan Medala unsigned int ring_mask = ring->ring_size - 1; 6781173fca2SJan Medala 6791173fca2SJan Medala while (ring->next_to_clean != ring->next_to_use) { 6801173fca2SJan Medala struct rte_mbuf *m = 6811173fca2SJan Medala ring->rx_buffer_info[ring->next_to_clean & ring_mask]; 6821173fca2SJan Medala 6831173fca2SJan Medala if (m) 6841f88c0a2SOlivier Matz rte_mbuf_raw_free(m); 6851173fca2SJan Medala 6861daff526SJakub Palider ring->next_to_clean++; 6871173fca2SJan Medala } 6881173fca2SJan Medala } 6891173fca2SJan Medala 6901173fca2SJan Medala static void ena_tx_queue_release_bufs(struct ena_ring *ring) 6911173fca2SJan Medala { 6921173fca2SJan Medala unsigned int ring_mask = ring->ring_size - 1; 6931173fca2SJan Medala 6941173fca2SJan Medala while (ring->next_to_clean != ring->next_to_use) { 6951173fca2SJan Medala struct ena_tx_buffer *tx_buf = 6961173fca2SJan Medala &ring->tx_buffer_info[ring->next_to_clean & ring_mask]; 6971173fca2SJan Medala 6981173fca2SJan Medala if (tx_buf->mbuf) 6991173fca2SJan Medala rte_pktmbuf_free(tx_buf->mbuf); 7001173fca2SJan Medala 7011daff526SJakub Palider ring->next_to_clean++; 7021173fca2SJan Medala } 7031173fca2SJan Medala } 7041173fca2SJan Medala 7051173fca2SJan Medala static int ena_link_update(struct rte_eth_dev *dev, 7061173fca2SJan Medala __rte_unused int wait_to_complete) 7071173fca2SJan Medala { 7081173fca2SJan Medala struct rte_eth_link *link = &dev->data->dev_link; 7091173fca2SJan Medala 7101173fca2SJan Medala link->link_status = 1; 71139fd068aSMarc Sune link->link_speed = ETH_SPEED_NUM_10G; 7121173fca2SJan Medala link->link_duplex = ETH_LINK_FULL_DUPLEX; 7131173fca2SJan Medala 7141173fca2SJan Medala return 0; 7151173fca2SJan Medala } 7161173fca2SJan Medala 7171173fca2SJan Medala static int ena_queue_restart_all(struct rte_eth_dev *dev, 7181173fca2SJan Medala enum ena_ring_type ring_type) 7191173fca2SJan Medala { 7201173fca2SJan Medala struct ena_adapter *adapter = 7211173fca2SJan Medala (struct ena_adapter *)(dev->data->dev_private); 7221173fca2SJan Medala struct ena_ring *queues = NULL; 7231173fca2SJan Medala int i = 0; 7241173fca2SJan Medala int rc = 0; 7251173fca2SJan Medala 7261173fca2SJan Medala queues = (ring_type == ENA_RING_TYPE_RX) ? 7271173fca2SJan Medala adapter->rx_ring : adapter->tx_ring; 7281173fca2SJan Medala 7291173fca2SJan Medala for (i = 0; i < adapter->num_queues; i++) { 7301173fca2SJan Medala if (queues[i].configured) { 7311173fca2SJan Medala if (ring_type == ENA_RING_TYPE_RX) { 7321173fca2SJan Medala ena_assert_msg( 7331173fca2SJan Medala dev->data->rx_queues[i] == &queues[i], 7341173fca2SJan Medala "Inconsistent state of rx queues\n"); 7351173fca2SJan Medala } else { 7361173fca2SJan Medala ena_assert_msg( 7371173fca2SJan Medala dev->data->tx_queues[i] == &queues[i], 7381173fca2SJan Medala "Inconsistent state of tx queues\n"); 7391173fca2SJan Medala } 7401173fca2SJan Medala 7411173fca2SJan Medala rc = ena_queue_restart(&queues[i]); 7421173fca2SJan Medala 7431173fca2SJan Medala if (rc) { 7441173fca2SJan Medala PMD_INIT_LOG(ERR, 745f2462150SFerruh Yigit "failed to restart queue %d type(%d)", 7461173fca2SJan Medala i, ring_type); 7471173fca2SJan Medala return -1; 7481173fca2SJan Medala } 7491173fca2SJan Medala } 7501173fca2SJan Medala } 7511173fca2SJan Medala 7521173fca2SJan Medala return 0; 7531173fca2SJan Medala } 7541173fca2SJan Medala 7551173fca2SJan Medala static uint32_t ena_get_mtu_conf(struct ena_adapter *adapter) 7561173fca2SJan Medala { 7571173fca2SJan Medala uint32_t max_frame_len = adapter->max_mtu; 7581173fca2SJan Medala 7591173fca2SJan Medala if (adapter->rte_eth_dev_data->dev_conf.rxmode.jumbo_frame == 1) 7601173fca2SJan Medala max_frame_len = 7611173fca2SJan Medala adapter->rte_eth_dev_data->dev_conf.rxmode.max_rx_pkt_len; 7621173fca2SJan Medala 7631173fca2SJan Medala return max_frame_len; 7641173fca2SJan Medala } 7651173fca2SJan Medala 7661173fca2SJan Medala static int ena_check_valid_conf(struct ena_adapter *adapter) 7671173fca2SJan Medala { 7681173fca2SJan Medala uint32_t max_frame_len = ena_get_mtu_conf(adapter); 7691173fca2SJan Medala 7701173fca2SJan Medala if (max_frame_len > adapter->max_mtu) { 771f2462150SFerruh Yigit PMD_INIT_LOG(ERR, "Unsupported MTU of %d", max_frame_len); 7721173fca2SJan Medala return -1; 7731173fca2SJan Medala } 7741173fca2SJan Medala 7751173fca2SJan Medala return 0; 7761173fca2SJan Medala } 7771173fca2SJan Medala 7781173fca2SJan Medala static int 7791173fca2SJan Medala ena_calc_queue_size(struct ena_com_dev *ena_dev, 7801173fca2SJan Medala struct ena_com_dev_get_features_ctx *get_feat_ctx) 7811173fca2SJan Medala { 7821173fca2SJan Medala uint32_t queue_size = ENA_DEFAULT_RING_SIZE; 7831173fca2SJan Medala 7841173fca2SJan Medala queue_size = RTE_MIN(queue_size, 7851173fca2SJan Medala get_feat_ctx->max_queues.max_cq_depth); 7861173fca2SJan Medala queue_size = RTE_MIN(queue_size, 7871173fca2SJan Medala get_feat_ctx->max_queues.max_sq_depth); 7881173fca2SJan Medala 7891173fca2SJan Medala if (ena_dev->tx_mem_queue_type == ENA_ADMIN_PLACEMENT_POLICY_DEV) 7901173fca2SJan Medala queue_size = RTE_MIN(queue_size, 7911173fca2SJan Medala get_feat_ctx->max_queues.max_llq_depth); 7921173fca2SJan Medala 7931173fca2SJan Medala /* Round down to power of 2 */ 7941173fca2SJan Medala if (!rte_is_power_of_2(queue_size)) 7951173fca2SJan Medala queue_size = rte_align32pow2(queue_size >> 1); 7961173fca2SJan Medala 7971173fca2SJan Medala if (queue_size == 0) { 798f2462150SFerruh Yigit PMD_INIT_LOG(ERR, "Invalid queue size"); 7991173fca2SJan Medala return -EFAULT; 8001173fca2SJan Medala } 8011173fca2SJan Medala 8021173fca2SJan Medala return queue_size; 8031173fca2SJan Medala } 8041173fca2SJan Medala 8051173fca2SJan Medala static void ena_stats_restart(struct rte_eth_dev *dev) 8061173fca2SJan Medala { 8071173fca2SJan Medala struct ena_adapter *adapter = 8081173fca2SJan Medala (struct ena_adapter *)(dev->data->dev_private); 8091173fca2SJan Medala 8101173fca2SJan Medala rte_atomic64_init(&adapter->drv_stats->ierrors); 8111173fca2SJan Medala rte_atomic64_init(&adapter->drv_stats->oerrors); 8121173fca2SJan Medala rte_atomic64_init(&adapter->drv_stats->rx_nombuf); 8131173fca2SJan Medala } 8141173fca2SJan Medala 8151173fca2SJan Medala static void ena_stats_get(struct rte_eth_dev *dev, 8161173fca2SJan Medala struct rte_eth_stats *stats) 8171173fca2SJan Medala { 8181173fca2SJan Medala struct ena_admin_basic_stats ena_stats; 8191173fca2SJan Medala struct ena_adapter *adapter = 8201173fca2SJan Medala (struct ena_adapter *)(dev->data->dev_private); 8211173fca2SJan Medala struct ena_com_dev *ena_dev = &adapter->ena_dev; 8221173fca2SJan Medala int rc; 8231173fca2SJan Medala 8241173fca2SJan Medala if (rte_eal_process_type() != RTE_PROC_PRIMARY) 8251173fca2SJan Medala return; 8261173fca2SJan Medala 8271173fca2SJan Medala memset(&ena_stats, 0, sizeof(ena_stats)); 8281173fca2SJan Medala rc = ena_com_get_dev_basic_stats(ena_dev, &ena_stats); 8291173fca2SJan Medala if (unlikely(rc)) { 8301173fca2SJan Medala RTE_LOG(ERR, PMD, "Could not retrieve statistics from ENA"); 8311173fca2SJan Medala return; 8321173fca2SJan Medala } 8331173fca2SJan Medala 8341173fca2SJan Medala /* Set of basic statistics from ENA */ 8351173fca2SJan Medala stats->ipackets = __MERGE_64B_H_L(ena_stats.rx_pkts_high, 8361173fca2SJan Medala ena_stats.rx_pkts_low); 8371173fca2SJan Medala stats->opackets = __MERGE_64B_H_L(ena_stats.tx_pkts_high, 8381173fca2SJan Medala ena_stats.tx_pkts_low); 8391173fca2SJan Medala stats->ibytes = __MERGE_64B_H_L(ena_stats.rx_bytes_high, 8401173fca2SJan Medala ena_stats.rx_bytes_low); 8411173fca2SJan Medala stats->obytes = __MERGE_64B_H_L(ena_stats.tx_bytes_high, 8421173fca2SJan Medala ena_stats.tx_bytes_low); 8431173fca2SJan Medala stats->imissed = __MERGE_64B_H_L(ena_stats.rx_drops_high, 8441173fca2SJan Medala ena_stats.rx_drops_low); 8451173fca2SJan Medala 8461173fca2SJan Medala /* Driver related stats */ 8471173fca2SJan Medala stats->ierrors = rte_atomic64_read(&adapter->drv_stats->ierrors); 8481173fca2SJan Medala stats->oerrors = rte_atomic64_read(&adapter->drv_stats->oerrors); 8491173fca2SJan Medala stats->rx_nombuf = rte_atomic64_read(&adapter->drv_stats->rx_nombuf); 8501173fca2SJan Medala } 8511173fca2SJan Medala 8521173fca2SJan Medala static int ena_mtu_set(struct rte_eth_dev *dev, uint16_t mtu) 8531173fca2SJan Medala { 8541173fca2SJan Medala struct ena_adapter *adapter; 8551173fca2SJan Medala struct ena_com_dev *ena_dev; 8561173fca2SJan Medala int rc = 0; 8571173fca2SJan Medala 8581173fca2SJan Medala ena_assert_msg(dev->data != NULL, "Uninitialized device"); 8591173fca2SJan Medala ena_assert_msg(dev->data->dev_private != NULL, "Uninitialized device"); 8601173fca2SJan Medala adapter = (struct ena_adapter *)(dev->data->dev_private); 8611173fca2SJan Medala 8621173fca2SJan Medala ena_dev = &adapter->ena_dev; 8631173fca2SJan Medala ena_assert_msg(ena_dev != NULL, "Uninitialized device"); 8641173fca2SJan Medala 8651173fca2SJan Medala if (mtu > ena_get_mtu_conf(adapter)) { 8661173fca2SJan Medala RTE_LOG(ERR, PMD, 8671173fca2SJan Medala "Given MTU (%d) exceeds maximum MTU supported (%d)\n", 8681173fca2SJan Medala mtu, ena_get_mtu_conf(adapter)); 8691173fca2SJan Medala rc = -EINVAL; 8701173fca2SJan Medala goto err; 8711173fca2SJan Medala } 8721173fca2SJan Medala 8731173fca2SJan Medala rc = ena_com_set_dev_mtu(ena_dev, mtu); 8741173fca2SJan Medala if (rc) 8751173fca2SJan Medala RTE_LOG(ERR, PMD, "Could not set MTU: %d\n", mtu); 8761173fca2SJan Medala else 8771173fca2SJan Medala RTE_LOG(NOTICE, PMD, "Set MTU: %d\n", mtu); 8781173fca2SJan Medala 8791173fca2SJan Medala err: 8801173fca2SJan Medala return rc; 8811173fca2SJan Medala } 8821173fca2SJan Medala 8831173fca2SJan Medala static int ena_start(struct rte_eth_dev *dev) 8841173fca2SJan Medala { 8851173fca2SJan Medala struct ena_adapter *adapter = 8861173fca2SJan Medala (struct ena_adapter *)(dev->data->dev_private); 8871173fca2SJan Medala int rc = 0; 8881173fca2SJan Medala 8891173fca2SJan Medala if (!(adapter->state == ENA_ADAPTER_STATE_CONFIG || 8901173fca2SJan Medala adapter->state == ENA_ADAPTER_STATE_STOPPED)) { 8911173fca2SJan Medala PMD_INIT_LOG(ERR, "API violation"); 8921173fca2SJan Medala return -1; 8931173fca2SJan Medala } 8941173fca2SJan Medala 8951173fca2SJan Medala rc = ena_check_valid_conf(adapter); 8961173fca2SJan Medala if (rc) 8971173fca2SJan Medala return rc; 8981173fca2SJan Medala 8991173fca2SJan Medala rc = ena_queue_restart_all(dev, ENA_RING_TYPE_RX); 9001173fca2SJan Medala if (rc) 9011173fca2SJan Medala return rc; 9021173fca2SJan Medala 9031173fca2SJan Medala rc = ena_queue_restart_all(dev, ENA_RING_TYPE_TX); 9041173fca2SJan Medala if (rc) 9051173fca2SJan Medala return rc; 9061173fca2SJan Medala 9071173fca2SJan Medala if (adapter->rte_dev->data->dev_conf.rxmode.mq_mode & 9081173fca2SJan Medala ETH_MQ_RX_RSS_FLAG) { 9091173fca2SJan Medala rc = ena_rss_init_default(adapter); 9101173fca2SJan Medala if (rc) 9111173fca2SJan Medala return rc; 9121173fca2SJan Medala } 9131173fca2SJan Medala 9141173fca2SJan Medala ena_stats_restart(dev); 9151173fca2SJan Medala 9161173fca2SJan Medala adapter->state = ENA_ADAPTER_STATE_RUNNING; 9171173fca2SJan Medala 9181173fca2SJan Medala return 0; 9191173fca2SJan Medala } 9201173fca2SJan Medala 9211173fca2SJan Medala static int ena_queue_restart(struct ena_ring *ring) 9221173fca2SJan Medala { 923a467e8f3SMichal Krawczyk int rc, bufs_num; 9241173fca2SJan Medala 9251173fca2SJan Medala ena_assert_msg(ring->configured == 1, 9261173fca2SJan Medala "Trying to restart unconfigured queue\n"); 9271173fca2SJan Medala 9281173fca2SJan Medala ring->next_to_clean = 0; 9291173fca2SJan Medala ring->next_to_use = 0; 9301173fca2SJan Medala 9311173fca2SJan Medala if (ring->type == ENA_RING_TYPE_TX) 9321173fca2SJan Medala return 0; 9331173fca2SJan Medala 934a467e8f3SMichal Krawczyk bufs_num = ring->ring_size - 1; 935a467e8f3SMichal Krawczyk rc = ena_populate_rx_queue(ring, bufs_num); 936a467e8f3SMichal Krawczyk if (rc != bufs_num) { 937f2462150SFerruh Yigit PMD_INIT_LOG(ERR, "Failed to populate rx ring !"); 9381173fca2SJan Medala return (-1); 9391173fca2SJan Medala } 9401173fca2SJan Medala 9411173fca2SJan Medala return 0; 9421173fca2SJan Medala } 9431173fca2SJan Medala 9441173fca2SJan Medala static int ena_tx_queue_setup(struct rte_eth_dev *dev, 9451173fca2SJan Medala uint16_t queue_idx, 9461173fca2SJan Medala uint16_t nb_desc, 9471173fca2SJan Medala __rte_unused unsigned int socket_id, 9481173fca2SJan Medala __rte_unused const struct rte_eth_txconf *tx_conf) 9491173fca2SJan Medala { 9506dcee7cdSJan Medala struct ena_com_create_io_ctx ctx = 9516dcee7cdSJan Medala /* policy set to _HOST just to satisfy icc compiler */ 9526dcee7cdSJan Medala { ENA_ADMIN_PLACEMENT_POLICY_HOST, 9536dcee7cdSJan Medala ENA_COM_IO_QUEUE_DIRECTION_TX, 0, 0, 0, 0 }; 9541173fca2SJan Medala struct ena_ring *txq = NULL; 9551173fca2SJan Medala struct ena_adapter *adapter = 9561173fca2SJan Medala (struct ena_adapter *)(dev->data->dev_private); 9571173fca2SJan Medala unsigned int i; 9581173fca2SJan Medala int ena_qid; 9591173fca2SJan Medala int rc; 9601173fca2SJan Medala struct ena_com_dev *ena_dev = &adapter->ena_dev; 9611173fca2SJan Medala 9621173fca2SJan Medala txq = &adapter->tx_ring[queue_idx]; 9631173fca2SJan Medala 9641173fca2SJan Medala if (txq->configured) { 9651173fca2SJan Medala RTE_LOG(CRIT, PMD, 9661173fca2SJan Medala "API violation. Queue %d is already configured\n", 9671173fca2SJan Medala queue_idx); 9681173fca2SJan Medala return -1; 9691173fca2SJan Medala } 9701173fca2SJan Medala 9711daff526SJakub Palider if (!rte_is_power_of_2(nb_desc)) { 9721daff526SJakub Palider RTE_LOG(ERR, PMD, 9731daff526SJakub Palider "Unsupported size of RX queue: %d is not a power of 2.", 9741daff526SJakub Palider nb_desc); 9751daff526SJakub Palider return -EINVAL; 9761daff526SJakub Palider } 9771daff526SJakub Palider 9781173fca2SJan Medala if (nb_desc > adapter->tx_ring_size) { 9791173fca2SJan Medala RTE_LOG(ERR, PMD, 9801173fca2SJan Medala "Unsupported size of TX queue (max size: %d)\n", 9811173fca2SJan Medala adapter->tx_ring_size); 9821173fca2SJan Medala return -EINVAL; 9831173fca2SJan Medala } 9841173fca2SJan Medala 9851173fca2SJan Medala ena_qid = ENA_IO_TXQ_IDX(queue_idx); 9866dcee7cdSJan Medala 9876dcee7cdSJan Medala ctx.direction = ENA_COM_IO_QUEUE_DIRECTION_TX; 9886dcee7cdSJan Medala ctx.qid = ena_qid; 9896dcee7cdSJan Medala ctx.msix_vector = -1; /* admin interrupts not used */ 9906dcee7cdSJan Medala ctx.mem_queue_type = ena_dev->tx_mem_queue_type; 9916dcee7cdSJan Medala ctx.queue_size = adapter->tx_ring_size; 9923d3edc26SJan Medala ctx.numa_node = ena_cpu_to_node(queue_idx); 9936dcee7cdSJan Medala 9946dcee7cdSJan Medala rc = ena_com_create_io_queue(ena_dev, &ctx); 9951173fca2SJan Medala if (rc) { 9961173fca2SJan Medala RTE_LOG(ERR, PMD, 9971173fca2SJan Medala "failed to create io TX queue #%d (qid:%d) rc: %d\n", 9981173fca2SJan Medala queue_idx, ena_qid, rc); 9991173fca2SJan Medala } 10001173fca2SJan Medala txq->ena_com_io_cq = &ena_dev->io_cq_queues[ena_qid]; 10011173fca2SJan Medala txq->ena_com_io_sq = &ena_dev->io_sq_queues[ena_qid]; 10021173fca2SJan Medala 10036dcee7cdSJan Medala rc = ena_com_get_io_handlers(ena_dev, ena_qid, 10046dcee7cdSJan Medala &txq->ena_com_io_sq, 10056dcee7cdSJan Medala &txq->ena_com_io_cq); 10066dcee7cdSJan Medala if (rc) { 10076dcee7cdSJan Medala RTE_LOG(ERR, PMD, 10086dcee7cdSJan Medala "Failed to get TX queue handlers. TX queue num %d rc: %d\n", 10096dcee7cdSJan Medala queue_idx, rc); 10106dcee7cdSJan Medala ena_com_destroy_io_queue(ena_dev, ena_qid); 10116dcee7cdSJan Medala goto err; 10126dcee7cdSJan Medala } 10136dcee7cdSJan Medala 10141173fca2SJan Medala txq->port_id = dev->data->port_id; 10151173fca2SJan Medala txq->next_to_clean = 0; 10161173fca2SJan Medala txq->next_to_use = 0; 10171173fca2SJan Medala txq->ring_size = nb_desc; 10181173fca2SJan Medala 10191173fca2SJan Medala txq->tx_buffer_info = rte_zmalloc("txq->tx_buffer_info", 10201173fca2SJan Medala sizeof(struct ena_tx_buffer) * 10211173fca2SJan Medala txq->ring_size, 10221173fca2SJan Medala RTE_CACHE_LINE_SIZE); 10231173fca2SJan Medala if (!txq->tx_buffer_info) { 10241173fca2SJan Medala RTE_LOG(ERR, PMD, "failed to alloc mem for tx buffer info\n"); 10251173fca2SJan Medala return -ENOMEM; 10261173fca2SJan Medala } 10271173fca2SJan Medala 10281173fca2SJan Medala txq->empty_tx_reqs = rte_zmalloc("txq->empty_tx_reqs", 10291173fca2SJan Medala sizeof(u16) * txq->ring_size, 10301173fca2SJan Medala RTE_CACHE_LINE_SIZE); 10311173fca2SJan Medala if (!txq->empty_tx_reqs) { 10321173fca2SJan Medala RTE_LOG(ERR, PMD, "failed to alloc mem for tx reqs\n"); 10331173fca2SJan Medala rte_free(txq->tx_buffer_info); 10341173fca2SJan Medala return -ENOMEM; 10351173fca2SJan Medala } 10361173fca2SJan Medala for (i = 0; i < txq->ring_size; i++) 10371173fca2SJan Medala txq->empty_tx_reqs[i] = i; 10381173fca2SJan Medala 10391173fca2SJan Medala /* Store pointer to this queue in upper layer */ 10401173fca2SJan Medala txq->configured = 1; 10411173fca2SJan Medala dev->data->tx_queues[queue_idx] = txq; 10426dcee7cdSJan Medala err: 10431173fca2SJan Medala return rc; 10441173fca2SJan Medala } 10451173fca2SJan Medala 10461173fca2SJan Medala static int ena_rx_queue_setup(struct rte_eth_dev *dev, 10471173fca2SJan Medala uint16_t queue_idx, 10481173fca2SJan Medala uint16_t nb_desc, 10491173fca2SJan Medala __rte_unused unsigned int socket_id, 10501173fca2SJan Medala __rte_unused const struct rte_eth_rxconf *rx_conf, 10511173fca2SJan Medala struct rte_mempool *mp) 10521173fca2SJan Medala { 10536dcee7cdSJan Medala struct ena_com_create_io_ctx ctx = 10546dcee7cdSJan Medala /* policy set to _HOST just to satisfy icc compiler */ 10556dcee7cdSJan Medala { ENA_ADMIN_PLACEMENT_POLICY_HOST, 10566dcee7cdSJan Medala ENA_COM_IO_QUEUE_DIRECTION_RX, 0, 0, 0, 0 }; 10571173fca2SJan Medala struct ena_adapter *adapter = 10581173fca2SJan Medala (struct ena_adapter *)(dev->data->dev_private); 10591173fca2SJan Medala struct ena_ring *rxq = NULL; 10601173fca2SJan Medala uint16_t ena_qid = 0; 10611173fca2SJan Medala int rc = 0; 10621173fca2SJan Medala struct ena_com_dev *ena_dev = &adapter->ena_dev; 10631173fca2SJan Medala 10641173fca2SJan Medala rxq = &adapter->rx_ring[queue_idx]; 10651173fca2SJan Medala if (rxq->configured) { 10661173fca2SJan Medala RTE_LOG(CRIT, PMD, 10671173fca2SJan Medala "API violation. Queue %d is already configured\n", 10681173fca2SJan Medala queue_idx); 10691173fca2SJan Medala return -1; 10701173fca2SJan Medala } 10711173fca2SJan Medala 10721daff526SJakub Palider if (!rte_is_power_of_2(nb_desc)) { 10731daff526SJakub Palider RTE_LOG(ERR, PMD, 10741daff526SJakub Palider "Unsupported size of TX queue: %d is not a power of 2.", 10751daff526SJakub Palider nb_desc); 10761daff526SJakub Palider return -EINVAL; 10771daff526SJakub Palider } 10781daff526SJakub Palider 10791173fca2SJan Medala if (nb_desc > adapter->rx_ring_size) { 10801173fca2SJan Medala RTE_LOG(ERR, PMD, 10811173fca2SJan Medala "Unsupported size of RX queue (max size: %d)\n", 10821173fca2SJan Medala adapter->rx_ring_size); 10831173fca2SJan Medala return -EINVAL; 10841173fca2SJan Medala } 10851173fca2SJan Medala 10861173fca2SJan Medala ena_qid = ENA_IO_RXQ_IDX(queue_idx); 10876dcee7cdSJan Medala 10886dcee7cdSJan Medala ctx.qid = ena_qid; 10896dcee7cdSJan Medala ctx.direction = ENA_COM_IO_QUEUE_DIRECTION_RX; 10906dcee7cdSJan Medala ctx.mem_queue_type = ENA_ADMIN_PLACEMENT_POLICY_HOST; 10916dcee7cdSJan Medala ctx.msix_vector = -1; /* admin interrupts not used */ 10926dcee7cdSJan Medala ctx.queue_size = adapter->rx_ring_size; 10933d3edc26SJan Medala ctx.numa_node = ena_cpu_to_node(queue_idx); 10946dcee7cdSJan Medala 10956dcee7cdSJan Medala rc = ena_com_create_io_queue(ena_dev, &ctx); 10961173fca2SJan Medala if (rc) 10971173fca2SJan Medala RTE_LOG(ERR, PMD, "failed to create io RX queue #%d rc: %d\n", 10981173fca2SJan Medala queue_idx, rc); 10991173fca2SJan Medala 11001173fca2SJan Medala rxq->ena_com_io_cq = &ena_dev->io_cq_queues[ena_qid]; 11011173fca2SJan Medala rxq->ena_com_io_sq = &ena_dev->io_sq_queues[ena_qid]; 11021173fca2SJan Medala 11036dcee7cdSJan Medala rc = ena_com_get_io_handlers(ena_dev, ena_qid, 11046dcee7cdSJan Medala &rxq->ena_com_io_sq, 11056dcee7cdSJan Medala &rxq->ena_com_io_cq); 11066dcee7cdSJan Medala if (rc) { 11076dcee7cdSJan Medala RTE_LOG(ERR, PMD, 11086dcee7cdSJan Medala "Failed to get RX queue handlers. RX queue num %d rc: %d\n", 11096dcee7cdSJan Medala queue_idx, rc); 11106dcee7cdSJan Medala ena_com_destroy_io_queue(ena_dev, ena_qid); 11116dcee7cdSJan Medala } 11126dcee7cdSJan Medala 11131173fca2SJan Medala rxq->port_id = dev->data->port_id; 11141173fca2SJan Medala rxq->next_to_clean = 0; 11151173fca2SJan Medala rxq->next_to_use = 0; 11161173fca2SJan Medala rxq->ring_size = nb_desc; 11171173fca2SJan Medala rxq->mb_pool = mp; 11181173fca2SJan Medala 11191173fca2SJan Medala rxq->rx_buffer_info = rte_zmalloc("rxq->buffer_info", 11201173fca2SJan Medala sizeof(struct rte_mbuf *) * nb_desc, 11211173fca2SJan Medala RTE_CACHE_LINE_SIZE); 11221173fca2SJan Medala if (!rxq->rx_buffer_info) { 11231173fca2SJan Medala RTE_LOG(ERR, PMD, "failed to alloc mem for rx buffer info\n"); 11241173fca2SJan Medala return -ENOMEM; 11251173fca2SJan Medala } 11261173fca2SJan Medala 11271173fca2SJan Medala /* Store pointer to this queue in upper layer */ 11281173fca2SJan Medala rxq->configured = 1; 11291173fca2SJan Medala dev->data->rx_queues[queue_idx] = rxq; 11301173fca2SJan Medala 11311173fca2SJan Medala return rc; 11321173fca2SJan Medala } 11331173fca2SJan Medala 11341173fca2SJan Medala static int ena_populate_rx_queue(struct ena_ring *rxq, unsigned int count) 11351173fca2SJan Medala { 11361173fca2SJan Medala unsigned int i; 11371173fca2SJan Medala int rc; 11381daff526SJakub Palider uint16_t ring_size = rxq->ring_size; 11391daff526SJakub Palider uint16_t ring_mask = ring_size - 1; 11401daff526SJakub Palider uint16_t next_to_use = rxq->next_to_use; 11411daff526SJakub Palider uint16_t in_use; 11421173fca2SJan Medala struct rte_mbuf **mbufs = &rxq->rx_buffer_info[0]; 11431173fca2SJan Medala 11441173fca2SJan Medala if (unlikely(!count)) 11451173fca2SJan Medala return 0; 11461173fca2SJan Medala 11471daff526SJakub Palider in_use = rxq->next_to_use - rxq->next_to_clean; 1148a467e8f3SMichal Krawczyk ena_assert_msg(((in_use + count) < ring_size), "bad ring state"); 11491173fca2SJan Medala 11501daff526SJakub Palider count = RTE_MIN(count, 11511daff526SJakub Palider (uint16_t)(ring_size - (next_to_use & ring_mask))); 11521173fca2SJan Medala 11531173fca2SJan Medala /* get resources for incoming packets */ 11541173fca2SJan Medala rc = rte_mempool_get_bulk(rxq->mb_pool, 11551daff526SJakub Palider (void **)(&mbufs[next_to_use & ring_mask]), 11561daff526SJakub Palider count); 11571173fca2SJan Medala if (unlikely(rc < 0)) { 11581173fca2SJan Medala rte_atomic64_inc(&rxq->adapter->drv_stats->rx_nombuf); 11591173fca2SJan Medala PMD_RX_LOG(DEBUG, "there are no enough free buffers"); 11601173fca2SJan Medala return 0; 11611173fca2SJan Medala } 11621173fca2SJan Medala 11631173fca2SJan Medala for (i = 0; i < count; i++) { 11641daff526SJakub Palider uint16_t next_to_use_masked = next_to_use & ring_mask; 11651daff526SJakub Palider struct rte_mbuf *mbuf = mbufs[next_to_use_masked]; 11661173fca2SJan Medala struct ena_com_buf ebuf; 11671173fca2SJan Medala 11681173fca2SJan Medala rte_prefetch0(mbufs[((next_to_use + 4) & ring_mask)]); 11691173fca2SJan Medala /* prepare physical address for DMA transaction */ 11701173fca2SJan Medala ebuf.paddr = mbuf->buf_physaddr + RTE_PKTMBUF_HEADROOM; 11711173fca2SJan Medala ebuf.len = mbuf->buf_len - RTE_PKTMBUF_HEADROOM; 11721173fca2SJan Medala /* pass resource to device */ 11731173fca2SJan Medala rc = ena_com_add_single_rx_desc(rxq->ena_com_io_sq, 11741daff526SJakub Palider &ebuf, next_to_use_masked); 11751173fca2SJan Medala if (unlikely(rc)) { 11761173fca2SJan Medala RTE_LOG(WARNING, PMD, "failed adding rx desc\n"); 11771173fca2SJan Medala break; 11781173fca2SJan Medala } 11791daff526SJakub Palider next_to_use++; 11801173fca2SJan Medala } 11811173fca2SJan Medala 11825e02e19eSJan Medala /* When we submitted free recources to device... */ 11835e02e19eSJan Medala if (i > 0) { 11845e02e19eSJan Medala /* ...let HW know that it can fill buffers with data */ 11851173fca2SJan Medala rte_wmb(); 11861173fca2SJan Medala ena_com_write_sq_doorbell(rxq->ena_com_io_sq); 11871173fca2SJan Medala 11885e02e19eSJan Medala rxq->next_to_use = next_to_use; 11895e02e19eSJan Medala } 11905e02e19eSJan Medala 11911173fca2SJan Medala return i; 11921173fca2SJan Medala } 11931173fca2SJan Medala 11941173fca2SJan Medala static int ena_device_init(struct ena_com_dev *ena_dev, 11951173fca2SJan Medala struct ena_com_dev_get_features_ctx *get_feat_ctx) 11961173fca2SJan Medala { 11971173fca2SJan Medala int rc; 1198c4144557SJan Medala bool readless_supported; 11991173fca2SJan Medala 12001173fca2SJan Medala /* Initialize mmio registers */ 12011173fca2SJan Medala rc = ena_com_mmio_reg_read_request_init(ena_dev); 12021173fca2SJan Medala if (rc) { 12031173fca2SJan Medala RTE_LOG(ERR, PMD, "failed to init mmio read less\n"); 12041173fca2SJan Medala return rc; 12051173fca2SJan Medala } 12061173fca2SJan Medala 1207c4144557SJan Medala /* The PCIe configuration space revision id indicate if mmio reg 1208c4144557SJan Medala * read is disabled. 1209c4144557SJan Medala */ 1210c4144557SJan Medala readless_supported = 1211c4144557SJan Medala !(((struct rte_pci_device *)ena_dev->dmadev)->id.class_id 1212c4144557SJan Medala & ENA_MMIO_DISABLE_REG_READ); 1213c4144557SJan Medala ena_com_set_mmio_read_mode(ena_dev, readless_supported); 1214c4144557SJan Medala 12151173fca2SJan Medala /* reset device */ 12161173fca2SJan Medala rc = ena_com_dev_reset(ena_dev); 12171173fca2SJan Medala if (rc) { 12181173fca2SJan Medala RTE_LOG(ERR, PMD, "cannot reset device\n"); 12191173fca2SJan Medala goto err_mmio_read_less; 12201173fca2SJan Medala } 12211173fca2SJan Medala 12221173fca2SJan Medala /* check FW version */ 12231173fca2SJan Medala rc = ena_com_validate_version(ena_dev); 12241173fca2SJan Medala if (rc) { 12251173fca2SJan Medala RTE_LOG(ERR, PMD, "device version is too low\n"); 12261173fca2SJan Medala goto err_mmio_read_less; 12271173fca2SJan Medala } 12281173fca2SJan Medala 12291173fca2SJan Medala ena_dev->dma_addr_bits = ena_com_get_dma_width(ena_dev); 12301173fca2SJan Medala 12311173fca2SJan Medala /* ENA device administration layer init */ 12321173fca2SJan Medala rc = ena_com_admin_init(ena_dev, NULL, true); 12331173fca2SJan Medala if (rc) { 12341173fca2SJan Medala RTE_LOG(ERR, PMD, 12351173fca2SJan Medala "cannot initialize ena admin queue with device\n"); 12361173fca2SJan Medala goto err_mmio_read_less; 12371173fca2SJan Medala } 12381173fca2SJan Medala 12391173fca2SJan Medala /* To enable the msix interrupts the driver needs to know the number 12401173fca2SJan Medala * of queues. So the driver uses polling mode to retrieve this 12411173fca2SJan Medala * information. 12421173fca2SJan Medala */ 12431173fca2SJan Medala ena_com_set_admin_polling_mode(ena_dev, true); 12441173fca2SJan Medala 1245201ff2e5SJakub Palider ena_config_host_info(ena_dev); 1246201ff2e5SJakub Palider 12471173fca2SJan Medala /* Get Device Attributes and features */ 12481173fca2SJan Medala rc = ena_com_get_dev_attr_feat(ena_dev, get_feat_ctx); 12491173fca2SJan Medala if (rc) { 12501173fca2SJan Medala RTE_LOG(ERR, PMD, 12511173fca2SJan Medala "cannot get attribute for ena device rc= %d\n", rc); 12521173fca2SJan Medala goto err_admin_init; 12531173fca2SJan Medala } 12541173fca2SJan Medala 12551173fca2SJan Medala return 0; 12561173fca2SJan Medala 12571173fca2SJan Medala err_admin_init: 12581173fca2SJan Medala ena_com_admin_destroy(ena_dev); 12591173fca2SJan Medala 12601173fca2SJan Medala err_mmio_read_less: 12611173fca2SJan Medala ena_com_mmio_reg_read_request_destroy(ena_dev); 12621173fca2SJan Medala 12631173fca2SJan Medala return rc; 12641173fca2SJan Medala } 12651173fca2SJan Medala 12661173fca2SJan Medala static int eth_ena_dev_init(struct rte_eth_dev *eth_dev) 12671173fca2SJan Medala { 12681173fca2SJan Medala struct rte_pci_device *pci_dev; 12691173fca2SJan Medala struct ena_adapter *adapter = 12701173fca2SJan Medala (struct ena_adapter *)(eth_dev->data->dev_private); 12711173fca2SJan Medala struct ena_com_dev *ena_dev = &adapter->ena_dev; 12721173fca2SJan Medala struct ena_com_dev_get_features_ctx get_feat_ctx; 12731173fca2SJan Medala int queue_size, rc; 12741173fca2SJan Medala 12751173fca2SJan Medala static int adapters_found; 12761173fca2SJan Medala 12771173fca2SJan Medala memset(adapter, 0, sizeof(struct ena_adapter)); 12781173fca2SJan Medala ena_dev = &adapter->ena_dev; 12791173fca2SJan Medala 12801173fca2SJan Medala eth_dev->dev_ops = &ena_dev_ops; 12811173fca2SJan Medala eth_dev->rx_pkt_burst = ð_ena_recv_pkts; 12821173fca2SJan Medala eth_dev->tx_pkt_burst = ð_ena_xmit_pkts; 1283b3fc5a1aSKonstantin Ananyev eth_dev->tx_pkt_prepare = ð_ena_prep_pkts; 12841173fca2SJan Medala adapter->rte_eth_dev_data = eth_dev->data; 12851173fca2SJan Medala adapter->rte_dev = eth_dev; 12861173fca2SJan Medala 12871173fca2SJan Medala if (rte_eal_process_type() != RTE_PROC_PRIMARY) 12881173fca2SJan Medala return 0; 12891173fca2SJan Medala 1290eac901ceSJan Blunck pci_dev = RTE_DEV_TO_PCI(eth_dev->device); 12911173fca2SJan Medala adapter->pdev = pci_dev; 12921173fca2SJan Medala 1293f2462150SFerruh Yigit PMD_INIT_LOG(INFO, "Initializing %x:%x:%x.%d", 12941173fca2SJan Medala pci_dev->addr.domain, 12951173fca2SJan Medala pci_dev->addr.bus, 12961173fca2SJan Medala pci_dev->addr.devid, 12971173fca2SJan Medala pci_dev->addr.function); 12981173fca2SJan Medala 12991173fca2SJan Medala adapter->regs = pci_dev->mem_resource[ENA_REGS_BAR].addr; 13001173fca2SJan Medala adapter->dev_mem_base = pci_dev->mem_resource[ENA_MEM_BAR].addr; 13011173fca2SJan Medala 13021173fca2SJan Medala /* Present ENA_MEM_BAR indicates available LLQ mode. 13031173fca2SJan Medala * Use corresponding policy 13041173fca2SJan Medala */ 13051173fca2SJan Medala if (adapter->dev_mem_base) 13061173fca2SJan Medala ena_dev->tx_mem_queue_type = ENA_ADMIN_PLACEMENT_POLICY_DEV; 13071173fca2SJan Medala else if (adapter->regs) 13081173fca2SJan Medala ena_dev->tx_mem_queue_type = ENA_ADMIN_PLACEMENT_POLICY_HOST; 13091173fca2SJan Medala else 1310f2462150SFerruh Yigit PMD_INIT_LOG(CRIT, "Failed to access registers BAR(%d)", 13111173fca2SJan Medala ENA_REGS_BAR); 13121173fca2SJan Medala 13131173fca2SJan Medala ena_dev->reg_bar = adapter->regs; 13141173fca2SJan Medala ena_dev->dmadev = adapter->pdev; 13151173fca2SJan Medala 13161173fca2SJan Medala adapter->id_number = adapters_found; 13171173fca2SJan Medala 13181173fca2SJan Medala snprintf(adapter->name, ENA_NAME_MAX_LEN, "ena_%d", 13191173fca2SJan Medala adapter->id_number); 13201173fca2SJan Medala 13211173fca2SJan Medala /* device specific initialization routine */ 13221173fca2SJan Medala rc = ena_device_init(ena_dev, &get_feat_ctx); 13231173fca2SJan Medala if (rc) { 1324f2462150SFerruh Yigit PMD_INIT_LOG(CRIT, "Failed to init ENA device"); 13251173fca2SJan Medala return -1; 13261173fca2SJan Medala } 13271173fca2SJan Medala 13281173fca2SJan Medala if (ena_dev->tx_mem_queue_type == ENA_ADMIN_PLACEMENT_POLICY_DEV) { 13291173fca2SJan Medala if (get_feat_ctx.max_queues.max_llq_num == 0) { 13301173fca2SJan Medala PMD_INIT_LOG(ERR, 13311173fca2SJan Medala "Trying to use LLQ but llq_num is 0.\n" 1332f2462150SFerruh Yigit "Fall back into regular queues."); 13331173fca2SJan Medala ena_dev->tx_mem_queue_type = 13341173fca2SJan Medala ENA_ADMIN_PLACEMENT_POLICY_HOST; 13351173fca2SJan Medala adapter->num_queues = 13361173fca2SJan Medala get_feat_ctx.max_queues.max_sq_num; 13371173fca2SJan Medala } else { 13381173fca2SJan Medala adapter->num_queues = 13391173fca2SJan Medala get_feat_ctx.max_queues.max_llq_num; 13401173fca2SJan Medala } 13411173fca2SJan Medala } else { 13421173fca2SJan Medala adapter->num_queues = get_feat_ctx.max_queues.max_sq_num; 13431173fca2SJan Medala } 13441173fca2SJan Medala 13451173fca2SJan Medala queue_size = ena_calc_queue_size(ena_dev, &get_feat_ctx); 13461173fca2SJan Medala if ((queue_size <= 0) || (adapter->num_queues <= 0)) 13471173fca2SJan Medala return -EFAULT; 13481173fca2SJan Medala 13491173fca2SJan Medala adapter->tx_ring_size = queue_size; 13501173fca2SJan Medala adapter->rx_ring_size = queue_size; 13511173fca2SJan Medala 13521173fca2SJan Medala /* prepare ring structures */ 13531173fca2SJan Medala ena_init_rings(adapter); 13541173fca2SJan Medala 1355372c1af5SJan Medala ena_config_debug_area(adapter); 1356372c1af5SJan Medala 13571173fca2SJan Medala /* Set max MTU for this device */ 13581173fca2SJan Medala adapter->max_mtu = get_feat_ctx.dev_attr.max_mtu; 13591173fca2SJan Medala 136083277a7cSJakub Palider /* set device support for TSO */ 136183277a7cSJakub Palider adapter->tso4_supported = get_feat_ctx.offload.tx & 136283277a7cSJakub Palider ENA_ADMIN_FEATURE_OFFLOAD_DESC_TSO_IPV4_MASK; 136383277a7cSJakub Palider 13641173fca2SJan Medala /* Copy MAC address and point DPDK to it */ 13651173fca2SJan Medala eth_dev->data->mac_addrs = (struct ether_addr *)adapter->mac_addr; 13661173fca2SJan Medala ether_addr_copy((struct ether_addr *)get_feat_ctx.dev_attr.mac_addr, 13671173fca2SJan Medala (struct ether_addr *)adapter->mac_addr); 13681173fca2SJan Medala 13691173fca2SJan Medala adapter->drv_stats = rte_zmalloc("adapter stats", 13701173fca2SJan Medala sizeof(*adapter->drv_stats), 13711173fca2SJan Medala RTE_CACHE_LINE_SIZE); 13721173fca2SJan Medala if (!adapter->drv_stats) { 13731173fca2SJan Medala RTE_LOG(ERR, PMD, "failed to alloc mem for adapter stats\n"); 13741173fca2SJan Medala return -ENOMEM; 13751173fca2SJan Medala } 13761173fca2SJan Medala 13771173fca2SJan Medala adapters_found++; 13781173fca2SJan Medala adapter->state = ENA_ADAPTER_STATE_INIT; 13791173fca2SJan Medala 13801173fca2SJan Medala return 0; 13811173fca2SJan Medala } 13821173fca2SJan Medala 13831173fca2SJan Medala static int ena_dev_configure(struct rte_eth_dev *dev) 13841173fca2SJan Medala { 13851173fca2SJan Medala struct ena_adapter *adapter = 13861173fca2SJan Medala (struct ena_adapter *)(dev->data->dev_private); 13871173fca2SJan Medala 13881173fca2SJan Medala if (!(adapter->state == ENA_ADAPTER_STATE_INIT || 13891173fca2SJan Medala adapter->state == ENA_ADAPTER_STATE_STOPPED)) { 1390f2462150SFerruh Yigit PMD_INIT_LOG(ERR, "Illegal adapter state: %d", 13911173fca2SJan Medala adapter->state); 13921173fca2SJan Medala return -1; 13931173fca2SJan Medala } 13941173fca2SJan Medala 13951173fca2SJan Medala switch (adapter->state) { 13961173fca2SJan Medala case ENA_ADAPTER_STATE_INIT: 13971173fca2SJan Medala case ENA_ADAPTER_STATE_STOPPED: 13981173fca2SJan Medala adapter->state = ENA_ADAPTER_STATE_CONFIG; 13991173fca2SJan Medala break; 14001173fca2SJan Medala case ENA_ADAPTER_STATE_CONFIG: 14011173fca2SJan Medala RTE_LOG(WARNING, PMD, 14021173fca2SJan Medala "Ivalid driver state while trying to configure device\n"); 14031173fca2SJan Medala break; 14041173fca2SJan Medala default: 14051173fca2SJan Medala break; 14061173fca2SJan Medala } 14071173fca2SJan Medala 14081173fca2SJan Medala return 0; 14091173fca2SJan Medala } 14101173fca2SJan Medala 14111173fca2SJan Medala static void ena_init_rings(struct ena_adapter *adapter) 14121173fca2SJan Medala { 14131173fca2SJan Medala int i; 14141173fca2SJan Medala 14151173fca2SJan Medala for (i = 0; i < adapter->num_queues; i++) { 14161173fca2SJan Medala struct ena_ring *ring = &adapter->tx_ring[i]; 14171173fca2SJan Medala 14181173fca2SJan Medala ring->configured = 0; 14191173fca2SJan Medala ring->type = ENA_RING_TYPE_TX; 14201173fca2SJan Medala ring->adapter = adapter; 14211173fca2SJan Medala ring->id = i; 14221173fca2SJan Medala ring->tx_mem_queue_type = adapter->ena_dev.tx_mem_queue_type; 14231173fca2SJan Medala ring->tx_max_header_size = adapter->ena_dev.tx_max_header_size; 14241173fca2SJan Medala } 14251173fca2SJan Medala 14261173fca2SJan Medala for (i = 0; i < adapter->num_queues; i++) { 14271173fca2SJan Medala struct ena_ring *ring = &adapter->rx_ring[i]; 14281173fca2SJan Medala 14291173fca2SJan Medala ring->configured = 0; 14301173fca2SJan Medala ring->type = ENA_RING_TYPE_RX; 14311173fca2SJan Medala ring->adapter = adapter; 14321173fca2SJan Medala ring->id = i; 14331173fca2SJan Medala } 14341173fca2SJan Medala } 14351173fca2SJan Medala 14361173fca2SJan Medala static void ena_infos_get(struct rte_eth_dev *dev, 14371173fca2SJan Medala struct rte_eth_dev_info *dev_info) 14381173fca2SJan Medala { 14391173fca2SJan Medala struct ena_adapter *adapter; 14401173fca2SJan Medala struct ena_com_dev *ena_dev; 14411173fca2SJan Medala struct ena_com_dev_get_features_ctx feat; 14421173fca2SJan Medala uint32_t rx_feat = 0, tx_feat = 0; 14431173fca2SJan Medala int rc = 0; 14441173fca2SJan Medala 14451173fca2SJan Medala ena_assert_msg(dev->data != NULL, "Uninitialized device"); 14461173fca2SJan Medala ena_assert_msg(dev->data->dev_private != NULL, "Uninitialized device"); 14471173fca2SJan Medala adapter = (struct ena_adapter *)(dev->data->dev_private); 14481173fca2SJan Medala 14491173fca2SJan Medala ena_dev = &adapter->ena_dev; 14501173fca2SJan Medala ena_assert_msg(ena_dev != NULL, "Uninitialized device"); 14511173fca2SJan Medala 1452eac901ceSJan Blunck dev_info->pci_dev = RTE_DEV_TO_PCI(dev->device); 1453ae34410aSJan Blunck 1454e274f573SMarc Sune dev_info->speed_capa = 1455e274f573SMarc Sune ETH_LINK_SPEED_1G | 1456e274f573SMarc Sune ETH_LINK_SPEED_2_5G | 1457e274f573SMarc Sune ETH_LINK_SPEED_5G | 1458e274f573SMarc Sune ETH_LINK_SPEED_10G | 1459e274f573SMarc Sune ETH_LINK_SPEED_25G | 1460e274f573SMarc Sune ETH_LINK_SPEED_40G | 1461b2feed01SThomas Monjalon ETH_LINK_SPEED_50G | 1462b2feed01SThomas Monjalon ETH_LINK_SPEED_100G; 1463e274f573SMarc Sune 14641173fca2SJan Medala /* Get supported features from HW */ 14651173fca2SJan Medala rc = ena_com_get_dev_attr_feat(ena_dev, &feat); 14661173fca2SJan Medala if (unlikely(rc)) { 14671173fca2SJan Medala RTE_LOG(ERR, PMD, 14681173fca2SJan Medala "Cannot get attribute for ena device rc= %d\n", rc); 14691173fca2SJan Medala return; 14701173fca2SJan Medala } 14711173fca2SJan Medala 14721173fca2SJan Medala /* Set Tx & Rx features available for device */ 14731173fca2SJan Medala if (feat.offload.tx & ENA_ADMIN_FEATURE_OFFLOAD_DESC_TSO_IPV4_MASK) 14741173fca2SJan Medala tx_feat |= DEV_TX_OFFLOAD_TCP_TSO; 14751173fca2SJan Medala 14761173fca2SJan Medala if (feat.offload.tx & 14771173fca2SJan Medala ENA_ADMIN_FEATURE_OFFLOAD_DESC_TX_L4_IPV4_CSUM_PART_MASK) 14781173fca2SJan Medala tx_feat |= DEV_TX_OFFLOAD_IPV4_CKSUM | 14791173fca2SJan Medala DEV_TX_OFFLOAD_UDP_CKSUM | 14801173fca2SJan Medala DEV_TX_OFFLOAD_TCP_CKSUM; 14811173fca2SJan Medala 14824eea092bSJakub Palider if (feat.offload.rx_supported & 14831173fca2SJan Medala ENA_ADMIN_FEATURE_OFFLOAD_DESC_RX_L4_IPV4_CSUM_MASK) 14841173fca2SJan Medala rx_feat |= DEV_RX_OFFLOAD_IPV4_CKSUM | 14851173fca2SJan Medala DEV_RX_OFFLOAD_UDP_CKSUM | 14861173fca2SJan Medala DEV_RX_OFFLOAD_TCP_CKSUM; 14871173fca2SJan Medala 14881173fca2SJan Medala /* Inform framework about available features */ 14891173fca2SJan Medala dev_info->rx_offload_capa = rx_feat; 14901173fca2SJan Medala dev_info->tx_offload_capa = tx_feat; 14911173fca2SJan Medala 14921173fca2SJan Medala dev_info->min_rx_bufsize = ENA_MIN_FRAME_LEN; 14931173fca2SJan Medala dev_info->max_rx_pktlen = adapter->max_mtu; 14941173fca2SJan Medala dev_info->max_mac_addrs = 1; 14951173fca2SJan Medala 14961173fca2SJan Medala dev_info->max_rx_queues = adapter->num_queues; 14971173fca2SJan Medala dev_info->max_tx_queues = adapter->num_queues; 14981173fca2SJan Medala dev_info->reta_size = ENA_RX_RSS_TABLE_SIZE; 14991173fca2SJan Medala } 15001173fca2SJan Medala 15011173fca2SJan Medala static uint16_t eth_ena_recv_pkts(void *rx_queue, struct rte_mbuf **rx_pkts, 15021173fca2SJan Medala uint16_t nb_pkts) 15031173fca2SJan Medala { 15041173fca2SJan Medala struct ena_ring *rx_ring = (struct ena_ring *)(rx_queue); 15051173fca2SJan Medala unsigned int ring_size = rx_ring->ring_size; 15061173fca2SJan Medala unsigned int ring_mask = ring_size - 1; 15071173fca2SJan Medala uint16_t next_to_clean = rx_ring->next_to_clean; 15081daff526SJakub Palider uint16_t desc_in_use = 0; 15091173fca2SJan Medala unsigned int recv_idx = 0; 15101173fca2SJan Medala struct rte_mbuf *mbuf = NULL; 15111173fca2SJan Medala struct rte_mbuf *mbuf_head = NULL; 15121173fca2SJan Medala struct rte_mbuf *mbuf_prev = NULL; 15131173fca2SJan Medala struct rte_mbuf **rx_buff_info = rx_ring->rx_buffer_info; 15141173fca2SJan Medala unsigned int completed; 15151173fca2SJan Medala 15161173fca2SJan Medala struct ena_com_rx_ctx ena_rx_ctx; 15171173fca2SJan Medala int rc = 0; 15181173fca2SJan Medala 15191173fca2SJan Medala /* Check adapter state */ 15201173fca2SJan Medala if (unlikely(rx_ring->adapter->state != ENA_ADAPTER_STATE_RUNNING)) { 15211173fca2SJan Medala RTE_LOG(ALERT, PMD, 15221173fca2SJan Medala "Trying to receive pkts while device is NOT running\n"); 15231173fca2SJan Medala return 0; 15241173fca2SJan Medala } 15251173fca2SJan Medala 15261daff526SJakub Palider desc_in_use = rx_ring->next_to_use - next_to_clean; 15271173fca2SJan Medala if (unlikely(nb_pkts > desc_in_use)) 15281173fca2SJan Medala nb_pkts = desc_in_use; 15291173fca2SJan Medala 15301173fca2SJan Medala for (completed = 0; completed < nb_pkts; completed++) { 15311173fca2SJan Medala int segments = 0; 15321173fca2SJan Medala 15331173fca2SJan Medala ena_rx_ctx.max_bufs = rx_ring->ring_size; 15341173fca2SJan Medala ena_rx_ctx.ena_bufs = rx_ring->ena_bufs; 15351173fca2SJan Medala ena_rx_ctx.descs = 0; 15361173fca2SJan Medala /* receive packet context */ 15371173fca2SJan Medala rc = ena_com_rx_pkt(rx_ring->ena_com_io_cq, 15381173fca2SJan Medala rx_ring->ena_com_io_sq, 15391173fca2SJan Medala &ena_rx_ctx); 15401173fca2SJan Medala if (unlikely(rc)) { 15411173fca2SJan Medala RTE_LOG(ERR, PMD, "ena_com_rx_pkt error %d\n", rc); 15421173fca2SJan Medala return 0; 15431173fca2SJan Medala } 15441173fca2SJan Medala 15451173fca2SJan Medala if (unlikely(ena_rx_ctx.descs == 0)) 15461173fca2SJan Medala break; 15471173fca2SJan Medala 15481173fca2SJan Medala while (segments < ena_rx_ctx.descs) { 15491173fca2SJan Medala mbuf = rx_buff_info[next_to_clean & ring_mask]; 15501173fca2SJan Medala mbuf->data_len = ena_rx_ctx.ena_bufs[segments].len; 15511173fca2SJan Medala mbuf->data_off = RTE_PKTMBUF_HEADROOM; 15521173fca2SJan Medala mbuf->refcnt = 1; 15531173fca2SJan Medala mbuf->next = NULL; 15541173fca2SJan Medala if (segments == 0) { 15551173fca2SJan Medala mbuf->nb_segs = ena_rx_ctx.descs; 15561173fca2SJan Medala mbuf->port = rx_ring->port_id; 15571173fca2SJan Medala mbuf->pkt_len = 0; 15581173fca2SJan Medala mbuf_head = mbuf; 15591173fca2SJan Medala } else { 15601173fca2SJan Medala /* for multi-segment pkts create mbuf chain */ 15611173fca2SJan Medala mbuf_prev->next = mbuf; 15621173fca2SJan Medala } 15631173fca2SJan Medala mbuf_head->pkt_len += mbuf->data_len; 15641173fca2SJan Medala 15651173fca2SJan Medala mbuf_prev = mbuf; 15661173fca2SJan Medala segments++; 15671daff526SJakub Palider next_to_clean++; 15681173fca2SJan Medala } 15691173fca2SJan Medala 15701173fca2SJan Medala /* fill mbuf attributes if any */ 15711173fca2SJan Medala ena_rx_mbuf_prepare(mbuf_head, &ena_rx_ctx); 15721173fca2SJan Medala mbuf_head->hash.rss = (uint32_t)rx_ring->id; 15731173fca2SJan Medala 15741173fca2SJan Medala /* pass to DPDK application head mbuf */ 15751173fca2SJan Medala rx_pkts[recv_idx] = mbuf_head; 15761173fca2SJan Medala recv_idx++; 15771173fca2SJan Medala } 15781173fca2SJan Medala 1579*ec78af6bSMichal Krawczyk rx_ring->next_to_clean = next_to_clean; 1580*ec78af6bSMichal Krawczyk 1581*ec78af6bSMichal Krawczyk desc_in_use = desc_in_use - completed + 1; 15821173fca2SJan Medala /* Burst refill to save doorbells, memory barriers, const interval */ 15831daff526SJakub Palider if (ring_size - desc_in_use > ENA_RING_DESCS_RATIO(ring_size)) 15841daff526SJakub Palider ena_populate_rx_queue(rx_ring, ring_size - desc_in_use); 15851173fca2SJan Medala 15861173fca2SJan Medala return recv_idx; 15871173fca2SJan Medala } 15881173fca2SJan Medala 1589b3fc5a1aSKonstantin Ananyev static uint16_t 159083277a7cSJakub Palider eth_ena_prep_pkts(void *tx_queue, struct rte_mbuf **tx_pkts, 1591b3fc5a1aSKonstantin Ananyev uint16_t nb_pkts) 1592b3fc5a1aSKonstantin Ananyev { 1593b3fc5a1aSKonstantin Ananyev int32_t ret; 1594b3fc5a1aSKonstantin Ananyev uint32_t i; 1595b3fc5a1aSKonstantin Ananyev struct rte_mbuf *m; 159683277a7cSJakub Palider struct ena_ring *tx_ring = (struct ena_ring *)(tx_queue); 159783277a7cSJakub Palider struct ipv4_hdr *ip_hdr; 1598b3fc5a1aSKonstantin Ananyev uint64_t ol_flags; 159983277a7cSJakub Palider uint16_t frag_field; 160083277a7cSJakub Palider 160183277a7cSJakub Palider /* ENA needs partial checksum for TSO packets only, skip early */ 160283277a7cSJakub Palider if (!tx_ring->adapter->tso4_supported) 160383277a7cSJakub Palider return nb_pkts; 1604b3fc5a1aSKonstantin Ananyev 1605b3fc5a1aSKonstantin Ananyev for (i = 0; i != nb_pkts; i++) { 1606b3fc5a1aSKonstantin Ananyev m = tx_pkts[i]; 1607b3fc5a1aSKonstantin Ananyev ol_flags = m->ol_flags; 1608b3fc5a1aSKonstantin Ananyev 1609b3fc5a1aSKonstantin Ananyev if ((ol_flags & ENA_TX_OFFLOAD_NOTSUP_MASK) != 0 || 1610b3fc5a1aSKonstantin Ananyev (ol_flags & PKT_TX_L4_MASK) == 1611b3fc5a1aSKonstantin Ananyev PKT_TX_SCTP_CKSUM) { 1612b3fc5a1aSKonstantin Ananyev rte_errno = -ENOTSUP; 1613b3fc5a1aSKonstantin Ananyev return i; 1614b3fc5a1aSKonstantin Ananyev } 1615b3fc5a1aSKonstantin Ananyev 1616b3fc5a1aSKonstantin Ananyev #ifdef RTE_LIBRTE_ETHDEV_DEBUG 1617b3fc5a1aSKonstantin Ananyev ret = rte_validate_tx_offload(m); 1618b3fc5a1aSKonstantin Ananyev if (ret != 0) { 1619b3fc5a1aSKonstantin Ananyev rte_errno = ret; 1620b3fc5a1aSKonstantin Ananyev return i; 1621b3fc5a1aSKonstantin Ananyev } 1622b3fc5a1aSKonstantin Ananyev #endif 162383277a7cSJakub Palider 162483277a7cSJakub Palider if (!(m->ol_flags & PKT_TX_IPV4)) 162583277a7cSJakub Palider continue; 162683277a7cSJakub Palider 162783277a7cSJakub Palider ip_hdr = rte_pktmbuf_mtod_offset(m, struct ipv4_hdr *, 162883277a7cSJakub Palider m->l2_len); 162983277a7cSJakub Palider frag_field = rte_be_to_cpu_16(ip_hdr->fragment_offset); 163083277a7cSJakub Palider if (frag_field & IPV4_HDR_DF_FLAG) 163183277a7cSJakub Palider continue; 163283277a7cSJakub Palider 163383277a7cSJakub Palider /* In case we are supposed to TSO and have DF not set (DF=0) 163483277a7cSJakub Palider * hardware must be provided with partial checksum, otherwise 163583277a7cSJakub Palider * it will take care of necessary calculations. 163683277a7cSJakub Palider */ 163783277a7cSJakub Palider 1638b3fc5a1aSKonstantin Ananyev ret = rte_net_intel_cksum_flags_prepare(m, 1639b3fc5a1aSKonstantin Ananyev ol_flags & ~PKT_TX_TCP_SEG); 1640b3fc5a1aSKonstantin Ananyev if (ret != 0) { 1641b3fc5a1aSKonstantin Ananyev rte_errno = ret; 1642b3fc5a1aSKonstantin Ananyev return i; 1643b3fc5a1aSKonstantin Ananyev } 1644b3fc5a1aSKonstantin Ananyev } 1645b3fc5a1aSKonstantin Ananyev 1646b3fc5a1aSKonstantin Ananyev return i; 1647b3fc5a1aSKonstantin Ananyev } 1648b3fc5a1aSKonstantin Ananyev 16491173fca2SJan Medala static uint16_t eth_ena_xmit_pkts(void *tx_queue, struct rte_mbuf **tx_pkts, 16501173fca2SJan Medala uint16_t nb_pkts) 16511173fca2SJan Medala { 16521173fca2SJan Medala struct ena_ring *tx_ring = (struct ena_ring *)(tx_queue); 16531daff526SJakub Palider uint16_t next_to_use = tx_ring->next_to_use; 16541daff526SJakub Palider uint16_t next_to_clean = tx_ring->next_to_clean; 16551173fca2SJan Medala struct rte_mbuf *mbuf; 16561173fca2SJan Medala unsigned int ring_size = tx_ring->ring_size; 16571173fca2SJan Medala unsigned int ring_mask = ring_size - 1; 16581173fca2SJan Medala struct ena_com_tx_ctx ena_tx_ctx; 16591173fca2SJan Medala struct ena_tx_buffer *tx_info; 16601173fca2SJan Medala struct ena_com_buf *ebuf; 16611173fca2SJan Medala uint16_t rc, req_id, total_tx_descs = 0; 1662b66b6e72SJakub Palider uint16_t sent_idx = 0, empty_tx_reqs; 16631173fca2SJan Medala int nb_hw_desc; 16641173fca2SJan Medala 16651173fca2SJan Medala /* Check adapter state */ 16661173fca2SJan Medala if (unlikely(tx_ring->adapter->state != ENA_ADAPTER_STATE_RUNNING)) { 16671173fca2SJan Medala RTE_LOG(ALERT, PMD, 16681173fca2SJan Medala "Trying to xmit pkts while device is NOT running\n"); 16691173fca2SJan Medala return 0; 16701173fca2SJan Medala } 16711173fca2SJan Medala 1672b66b6e72SJakub Palider empty_tx_reqs = ring_size - (next_to_use - next_to_clean); 1673b66b6e72SJakub Palider if (nb_pkts > empty_tx_reqs) 1674b66b6e72SJakub Palider nb_pkts = empty_tx_reqs; 1675b66b6e72SJakub Palider 16761173fca2SJan Medala for (sent_idx = 0; sent_idx < nb_pkts; sent_idx++) { 16771173fca2SJan Medala mbuf = tx_pkts[sent_idx]; 16781173fca2SJan Medala 16791daff526SJakub Palider req_id = tx_ring->empty_tx_reqs[next_to_use & ring_mask]; 16801173fca2SJan Medala tx_info = &tx_ring->tx_buffer_info[req_id]; 16811173fca2SJan Medala tx_info->mbuf = mbuf; 16821173fca2SJan Medala tx_info->num_of_bufs = 0; 16831173fca2SJan Medala ebuf = tx_info->bufs; 16841173fca2SJan Medala 16851173fca2SJan Medala /* Prepare TX context */ 16861173fca2SJan Medala memset(&ena_tx_ctx, 0x0, sizeof(struct ena_com_tx_ctx)); 16871173fca2SJan Medala memset(&ena_tx_ctx.ena_meta, 0x0, 16881173fca2SJan Medala sizeof(struct ena_com_tx_meta)); 16891173fca2SJan Medala ena_tx_ctx.ena_bufs = ebuf; 16901173fca2SJan Medala ena_tx_ctx.req_id = req_id; 16911173fca2SJan Medala if (tx_ring->tx_mem_queue_type == 16921173fca2SJan Medala ENA_ADMIN_PLACEMENT_POLICY_DEV) { 16931173fca2SJan Medala /* prepare the push buffer with 16941173fca2SJan Medala * virtual address of the data 16951173fca2SJan Medala */ 16961173fca2SJan Medala ena_tx_ctx.header_len = 16971173fca2SJan Medala RTE_MIN(mbuf->data_len, 16981173fca2SJan Medala tx_ring->tx_max_header_size); 16991173fca2SJan Medala ena_tx_ctx.push_header = 17001173fca2SJan Medala (void *)((char *)mbuf->buf_addr + 17011173fca2SJan Medala mbuf->data_off); 17021173fca2SJan Medala } /* there's no else as we take advantage of memset zeroing */ 17031173fca2SJan Medala 17041173fca2SJan Medala /* Set TX offloads flags, if applicable */ 17051173fca2SJan Medala ena_tx_mbuf_prepare(mbuf, &ena_tx_ctx); 17061173fca2SJan Medala 17071173fca2SJan Medala if (unlikely(mbuf->ol_flags & 17081173fca2SJan Medala (PKT_RX_L4_CKSUM_BAD | PKT_RX_IP_CKSUM_BAD))) 17091173fca2SJan Medala rte_atomic64_inc(&tx_ring->adapter->drv_stats->ierrors); 17101173fca2SJan Medala 17111173fca2SJan Medala rte_prefetch0(tx_pkts[(sent_idx + 4) & ring_mask]); 17121173fca2SJan Medala 17131173fca2SJan Medala /* Process first segment taking into 17141173fca2SJan Medala * consideration pushed header 17151173fca2SJan Medala */ 17161173fca2SJan Medala if (mbuf->data_len > ena_tx_ctx.header_len) { 17171173fca2SJan Medala ebuf->paddr = mbuf->buf_physaddr + 17181173fca2SJan Medala mbuf->data_off + 17191173fca2SJan Medala ena_tx_ctx.header_len; 17201173fca2SJan Medala ebuf->len = mbuf->data_len - ena_tx_ctx.header_len; 17211173fca2SJan Medala ebuf++; 17221173fca2SJan Medala tx_info->num_of_bufs++; 17231173fca2SJan Medala } 17241173fca2SJan Medala 17251173fca2SJan Medala while ((mbuf = mbuf->next) != NULL) { 17261173fca2SJan Medala ebuf->paddr = mbuf->buf_physaddr + mbuf->data_off; 17271173fca2SJan Medala ebuf->len = mbuf->data_len; 17281173fca2SJan Medala ebuf++; 17291173fca2SJan Medala tx_info->num_of_bufs++; 17301173fca2SJan Medala } 17311173fca2SJan Medala 17321173fca2SJan Medala ena_tx_ctx.num_bufs = tx_info->num_of_bufs; 17331173fca2SJan Medala 17341173fca2SJan Medala /* Write data to device */ 17351173fca2SJan Medala rc = ena_com_prepare_tx(tx_ring->ena_com_io_sq, 17361173fca2SJan Medala &ena_tx_ctx, &nb_hw_desc); 17371173fca2SJan Medala if (unlikely(rc)) 17381173fca2SJan Medala break; 17391173fca2SJan Medala 17401173fca2SJan Medala tx_info->tx_descs = nb_hw_desc; 17411173fca2SJan Medala 17421daff526SJakub Palider next_to_use++; 17431173fca2SJan Medala } 17441173fca2SJan Medala 17455e02e19eSJan Medala /* If there are ready packets to be xmitted... */ 17465e02e19eSJan Medala if (sent_idx > 0) { 17475e02e19eSJan Medala /* ...let HW do its best :-) */ 17481173fca2SJan Medala rte_wmb(); 17491173fca2SJan Medala ena_com_write_sq_doorbell(tx_ring->ena_com_io_sq); 17501173fca2SJan Medala 17515e02e19eSJan Medala tx_ring->next_to_use = next_to_use; 17525e02e19eSJan Medala } 17535e02e19eSJan Medala 17541173fca2SJan Medala /* Clear complete packets */ 17551173fca2SJan Medala while (ena_com_tx_comp_req_id_get(tx_ring->ena_com_io_cq, &req_id) >= 0) { 17561173fca2SJan Medala /* Get Tx info & store how many descs were processed */ 17571173fca2SJan Medala tx_info = &tx_ring->tx_buffer_info[req_id]; 17581173fca2SJan Medala total_tx_descs += tx_info->tx_descs; 17591173fca2SJan Medala 17601173fca2SJan Medala /* Free whole mbuf chain */ 17611173fca2SJan Medala mbuf = tx_info->mbuf; 17621173fca2SJan Medala rte_pktmbuf_free(mbuf); 17631173fca2SJan Medala 17641173fca2SJan Medala /* Put back descriptor to the ring for reuse */ 17651daff526SJakub Palider tx_ring->empty_tx_reqs[next_to_clean & ring_mask] = req_id; 17661daff526SJakub Palider next_to_clean++; 17671173fca2SJan Medala 17681173fca2SJan Medala /* If too many descs to clean, leave it for another run */ 17691173fca2SJan Medala if (unlikely(total_tx_descs > ENA_RING_DESCS_RATIO(ring_size))) 17701173fca2SJan Medala break; 17711173fca2SJan Medala } 17721173fca2SJan Medala 17735e02e19eSJan Medala if (total_tx_descs > 0) { 17741173fca2SJan Medala /* acknowledge completion of sent packets */ 17751173fca2SJan Medala ena_com_comp_ack(tx_ring->ena_com_io_sq, total_tx_descs); 17761daff526SJakub Palider tx_ring->next_to_clean = next_to_clean; 17775e02e19eSJan Medala } 17785e02e19eSJan Medala 17791173fca2SJan Medala return sent_idx; 17801173fca2SJan Medala } 17811173fca2SJan Medala 1782fdf91e0fSJan Blunck static int eth_ena_pci_probe(struct rte_pci_driver *pci_drv __rte_unused, 1783fdf91e0fSJan Blunck struct rte_pci_device *pci_dev) 1784fdf91e0fSJan Blunck { 1785fdf91e0fSJan Blunck return rte_eth_dev_pci_generic_probe(pci_dev, 1786fdf91e0fSJan Blunck sizeof(struct ena_adapter), eth_ena_dev_init); 1787fdf91e0fSJan Blunck } 1788fdf91e0fSJan Blunck 1789fdf91e0fSJan Blunck static int eth_ena_pci_remove(struct rte_pci_device *pci_dev) 1790fdf91e0fSJan Blunck { 1791fdf91e0fSJan Blunck return rte_eth_dev_pci_generic_remove(pci_dev, NULL); 1792fdf91e0fSJan Blunck } 1793fdf91e0fSJan Blunck 1794fdf91e0fSJan Blunck static struct rte_pci_driver rte_ena_pmd = { 17951173fca2SJan Medala .id_table = pci_id_ena_map, 17961173fca2SJan Medala .drv_flags = RTE_PCI_DRV_NEED_MAPPING, 1797fdf91e0fSJan Blunck .probe = eth_ena_pci_probe, 1798fdf91e0fSJan Blunck .remove = eth_ena_pci_remove, 17991173fca2SJan Medala }; 18001173fca2SJan Medala 1801fdf91e0fSJan Blunck RTE_PMD_REGISTER_PCI(net_ena, rte_ena_pmd); 180201f19227SShreyansh Jain RTE_PMD_REGISTER_PCI_TABLE(net_ena, pci_id_ena_map); 18030880c401SOlivier Matz RTE_PMD_REGISTER_KMOD_DEP(net_ena, "* igb_uio | uio_pci_generic | vfio"); 1804