11173fca2SJan Medala /*- 21173fca2SJan Medala * BSD LICENSE 31173fca2SJan Medala * 41173fca2SJan Medala * Copyright (c) 2015-2016 Amazon.com, Inc. or its affiliates. 51173fca2SJan Medala * All rights reserved. 61173fca2SJan Medala * 71173fca2SJan Medala * Redistribution and use in source and binary forms, with or without 81173fca2SJan Medala * modification, are permitted provided that the following conditions 91173fca2SJan Medala * are met: 101173fca2SJan Medala * 111173fca2SJan Medala * * Redistributions of source code must retain the above copyright 121173fca2SJan Medala * notice, this list of conditions and the following disclaimer. 131173fca2SJan Medala * * Redistributions in binary form must reproduce the above copyright 141173fca2SJan Medala * notice, this list of conditions and the following disclaimer in 151173fca2SJan Medala * the documentation and/or other materials provided with the 161173fca2SJan Medala * distribution. 171173fca2SJan Medala * * Neither the name of copyright holder nor the names of its 181173fca2SJan Medala * contributors may be used to endorse or promote products derived 191173fca2SJan Medala * from this software without specific prior written permission. 201173fca2SJan Medala * 211173fca2SJan Medala * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 221173fca2SJan Medala * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 231173fca2SJan Medala * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 241173fca2SJan Medala * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 251173fca2SJan Medala * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 261173fca2SJan Medala * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 271173fca2SJan Medala * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 281173fca2SJan Medala * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 291173fca2SJan Medala * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 301173fca2SJan Medala * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 311173fca2SJan Medala * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 321173fca2SJan Medala */ 331173fca2SJan Medala 341173fca2SJan Medala #include <rte_ether.h> 351173fca2SJan Medala #include <rte_ethdev.h> 361173fca2SJan Medala #include <rte_tcp.h> 371173fca2SJan Medala #include <rte_atomic.h> 381173fca2SJan Medala #include <rte_dev.h> 391173fca2SJan Medala #include <rte_errno.h> 40372c1af5SJan Medala #include <rte_version.h> 413d3edc26SJan Medala #include <rte_eal_memconfig.h> 421173fca2SJan Medala 431173fca2SJan Medala #include "ena_ethdev.h" 441173fca2SJan Medala #include "ena_logs.h" 451173fca2SJan Medala #include "ena_platform.h" 461173fca2SJan Medala #include "ena_com.h" 471173fca2SJan Medala #include "ena_eth_com.h" 481173fca2SJan Medala 491173fca2SJan Medala #include <ena_common_defs.h> 501173fca2SJan Medala #include <ena_regs_defs.h> 511173fca2SJan Medala #include <ena_admin_defs.h> 521173fca2SJan Medala #include <ena_eth_io_defs.h> 531173fca2SJan Medala 54372c1af5SJan Medala #define DRV_MODULE_VER_MAJOR 1 55372c1af5SJan Medala #define DRV_MODULE_VER_MINOR 0 56372c1af5SJan Medala #define DRV_MODULE_VER_SUBMINOR 0 57372c1af5SJan Medala 581173fca2SJan Medala #define ENA_IO_TXQ_IDX(q) (2 * (q)) 591173fca2SJan Medala #define ENA_IO_RXQ_IDX(q) (2 * (q) + 1) 601173fca2SJan Medala /*reverse version of ENA_IO_RXQ_IDX*/ 611173fca2SJan Medala #define ENA_IO_RXQ_IDX_REV(q) ((q - 1) / 2) 621173fca2SJan Medala 631173fca2SJan Medala /* While processing submitted and completed descriptors (rx and tx path 641173fca2SJan Medala * respectively) in a loop it is desired to: 651173fca2SJan Medala * - perform batch submissions while populating sumbissmion queue 661173fca2SJan Medala * - avoid blocking transmission of other packets during cleanup phase 671173fca2SJan Medala * Hence the utilization ratio of 1/8 of a queue size. 681173fca2SJan Medala */ 691173fca2SJan Medala #define ENA_RING_DESCS_RATIO(ring_size) (ring_size / 8) 701173fca2SJan Medala 711173fca2SJan Medala #define __MERGE_64B_H_L(h, l) (((uint64_t)h << 32) | l) 721173fca2SJan Medala #define TEST_BIT(val, bit_shift) (val & (1UL << bit_shift)) 731173fca2SJan Medala 741173fca2SJan Medala #define GET_L4_HDR_LEN(mbuf) \ 751173fca2SJan Medala ((rte_pktmbuf_mtod_offset(mbuf, struct tcp_hdr *, \ 761173fca2SJan Medala mbuf->l3_len + mbuf->l2_len)->data_off) >> 4) 771173fca2SJan Medala 781173fca2SJan Medala #define ENA_RX_RSS_TABLE_LOG_SIZE 7 791173fca2SJan Medala #define ENA_RX_RSS_TABLE_SIZE (1 << ENA_RX_RSS_TABLE_LOG_SIZE) 801173fca2SJan Medala #define ENA_HASH_KEY_SIZE 40 81372c1af5SJan Medala #define ENA_ETH_SS_STATS 0xFF 82372c1af5SJan Medala #define ETH_GSTRING_LEN 32 83372c1af5SJan Medala 84372c1af5SJan Medala #define ARRAY_SIZE(x) (sizeof(x) / sizeof((x)[0])) 85372c1af5SJan Medala 86372c1af5SJan Medala enum ethtool_stringset { 87372c1af5SJan Medala ETH_SS_TEST = 0, 88372c1af5SJan Medala ETH_SS_STATS, 89372c1af5SJan Medala }; 90372c1af5SJan Medala 91372c1af5SJan Medala struct ena_stats { 92372c1af5SJan Medala char name[ETH_GSTRING_LEN]; 93372c1af5SJan Medala int stat_offset; 94372c1af5SJan Medala }; 95372c1af5SJan Medala 96372c1af5SJan Medala #define ENA_STAT_ENA_COM_ENTRY(stat) { \ 97372c1af5SJan Medala .name = #stat, \ 98372c1af5SJan Medala .stat_offset = offsetof(struct ena_com_stats_admin, stat) \ 99372c1af5SJan Medala } 100372c1af5SJan Medala 101372c1af5SJan Medala #define ENA_STAT_ENTRY(stat, stat_type) { \ 102372c1af5SJan Medala .name = #stat, \ 103372c1af5SJan Medala .stat_offset = offsetof(struct ena_stats_##stat_type, stat) \ 104372c1af5SJan Medala } 105372c1af5SJan Medala 106372c1af5SJan Medala #define ENA_STAT_RX_ENTRY(stat) \ 107372c1af5SJan Medala ENA_STAT_ENTRY(stat, rx) 108372c1af5SJan Medala 109372c1af5SJan Medala #define ENA_STAT_TX_ENTRY(stat) \ 110372c1af5SJan Medala ENA_STAT_ENTRY(stat, tx) 111372c1af5SJan Medala 112372c1af5SJan Medala #define ENA_STAT_GLOBAL_ENTRY(stat) \ 113372c1af5SJan Medala ENA_STAT_ENTRY(stat, dev) 114372c1af5SJan Medala 115372c1af5SJan Medala static const struct ena_stats ena_stats_global_strings[] = { 116372c1af5SJan Medala ENA_STAT_GLOBAL_ENTRY(tx_timeout), 117372c1af5SJan Medala ENA_STAT_GLOBAL_ENTRY(io_suspend), 118372c1af5SJan Medala ENA_STAT_GLOBAL_ENTRY(io_resume), 119372c1af5SJan Medala ENA_STAT_GLOBAL_ENTRY(wd_expired), 120372c1af5SJan Medala ENA_STAT_GLOBAL_ENTRY(interface_up), 121372c1af5SJan Medala ENA_STAT_GLOBAL_ENTRY(interface_down), 122372c1af5SJan Medala ENA_STAT_GLOBAL_ENTRY(admin_q_pause), 123372c1af5SJan Medala }; 124372c1af5SJan Medala 125372c1af5SJan Medala static const struct ena_stats ena_stats_tx_strings[] = { 126372c1af5SJan Medala ENA_STAT_TX_ENTRY(cnt), 127372c1af5SJan Medala ENA_STAT_TX_ENTRY(bytes), 128372c1af5SJan Medala ENA_STAT_TX_ENTRY(queue_stop), 129372c1af5SJan Medala ENA_STAT_TX_ENTRY(queue_wakeup), 130372c1af5SJan Medala ENA_STAT_TX_ENTRY(dma_mapping_err), 131372c1af5SJan Medala ENA_STAT_TX_ENTRY(linearize), 132372c1af5SJan Medala ENA_STAT_TX_ENTRY(linearize_failed), 133372c1af5SJan Medala ENA_STAT_TX_ENTRY(tx_poll), 134372c1af5SJan Medala ENA_STAT_TX_ENTRY(doorbells), 135372c1af5SJan Medala ENA_STAT_TX_ENTRY(prepare_ctx_err), 136372c1af5SJan Medala ENA_STAT_TX_ENTRY(missing_tx_comp), 137372c1af5SJan Medala ENA_STAT_TX_ENTRY(bad_req_id), 138372c1af5SJan Medala }; 139372c1af5SJan Medala 140372c1af5SJan Medala static const struct ena_stats ena_stats_rx_strings[] = { 141372c1af5SJan Medala ENA_STAT_RX_ENTRY(cnt), 142372c1af5SJan Medala ENA_STAT_RX_ENTRY(bytes), 143372c1af5SJan Medala ENA_STAT_RX_ENTRY(refil_partial), 144372c1af5SJan Medala ENA_STAT_RX_ENTRY(bad_csum), 145372c1af5SJan Medala ENA_STAT_RX_ENTRY(page_alloc_fail), 146372c1af5SJan Medala ENA_STAT_RX_ENTRY(skb_alloc_fail), 147372c1af5SJan Medala ENA_STAT_RX_ENTRY(dma_mapping_err), 148372c1af5SJan Medala ENA_STAT_RX_ENTRY(bad_desc_num), 149372c1af5SJan Medala ENA_STAT_RX_ENTRY(small_copy_len_pkt), 150372c1af5SJan Medala }; 151372c1af5SJan Medala 152372c1af5SJan Medala static const struct ena_stats ena_stats_ena_com_strings[] = { 153372c1af5SJan Medala ENA_STAT_ENA_COM_ENTRY(aborted_cmd), 154372c1af5SJan Medala ENA_STAT_ENA_COM_ENTRY(submitted_cmd), 155372c1af5SJan Medala ENA_STAT_ENA_COM_ENTRY(completed_cmd), 156372c1af5SJan Medala ENA_STAT_ENA_COM_ENTRY(out_of_space), 157372c1af5SJan Medala ENA_STAT_ENA_COM_ENTRY(no_completion), 158372c1af5SJan Medala }; 159372c1af5SJan Medala 160372c1af5SJan Medala #define ENA_STATS_ARRAY_GLOBAL ARRAY_SIZE(ena_stats_global_strings) 161372c1af5SJan Medala #define ENA_STATS_ARRAY_TX ARRAY_SIZE(ena_stats_tx_strings) 162372c1af5SJan Medala #define ENA_STATS_ARRAY_RX ARRAY_SIZE(ena_stats_rx_strings) 163372c1af5SJan Medala #define ENA_STATS_ARRAY_ENA_COM ARRAY_SIZE(ena_stats_ena_com_strings) 1641173fca2SJan Medala 1651173fca2SJan Medala /** Vendor ID used by Amazon devices */ 1661173fca2SJan Medala #define PCI_VENDOR_ID_AMAZON 0x1D0F 1671173fca2SJan Medala /** Amazon devices */ 1681173fca2SJan Medala #define PCI_DEVICE_ID_ENA_VF 0xEC20 1691173fca2SJan Medala #define PCI_DEVICE_ID_ENA_LLQ_VF 0xEC21 1701173fca2SJan Medala 1711173fca2SJan Medala static struct rte_pci_id pci_id_ena_map[] = { 1721173fca2SJan Medala #define RTE_PCI_DEV_ID_DECL_ENA(vend, dev) {RTE_PCI_DEVICE(vend, dev)}, 1731173fca2SJan Medala RTE_PCI_DEV_ID_DECL_ENA(PCI_VENDOR_ID_AMAZON, PCI_DEVICE_ID_ENA_VF) 1741173fca2SJan Medala RTE_PCI_DEV_ID_DECL_ENA(PCI_VENDOR_ID_AMAZON, PCI_DEVICE_ID_ENA_LLQ_VF) 1751173fca2SJan Medala {.device_id = 0}, 1761173fca2SJan Medala }; 1771173fca2SJan Medala 1781173fca2SJan Medala static int ena_device_init(struct ena_com_dev *ena_dev, 1791173fca2SJan Medala struct ena_com_dev_get_features_ctx *get_feat_ctx); 1801173fca2SJan Medala static int ena_dev_configure(struct rte_eth_dev *dev); 1811173fca2SJan Medala static uint16_t eth_ena_xmit_pkts(void *tx_queue, struct rte_mbuf **tx_pkts, 1821173fca2SJan Medala uint16_t nb_pkts); 1831173fca2SJan Medala static int ena_tx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx, 1841173fca2SJan Medala uint16_t nb_desc, unsigned int socket_id, 1851173fca2SJan Medala const struct rte_eth_txconf *tx_conf); 1861173fca2SJan Medala static int ena_rx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx, 1871173fca2SJan Medala uint16_t nb_desc, unsigned int socket_id, 1881173fca2SJan Medala const struct rte_eth_rxconf *rx_conf, 1891173fca2SJan Medala struct rte_mempool *mp); 1901173fca2SJan Medala static uint16_t eth_ena_recv_pkts(void *rx_queue, 1911173fca2SJan Medala struct rte_mbuf **rx_pkts, uint16_t nb_pkts); 1921173fca2SJan Medala static int ena_populate_rx_queue(struct ena_ring *rxq, unsigned int count); 1931173fca2SJan Medala static void ena_init_rings(struct ena_adapter *adapter); 1941173fca2SJan Medala static int ena_mtu_set(struct rte_eth_dev *dev, uint16_t mtu); 1951173fca2SJan Medala static int ena_start(struct rte_eth_dev *dev); 1961173fca2SJan Medala static void ena_close(struct rte_eth_dev *dev); 1971173fca2SJan Medala static void ena_stats_get(struct rte_eth_dev *dev, struct rte_eth_stats *stats); 1981173fca2SJan Medala static void ena_rx_queue_release_all(struct rte_eth_dev *dev); 1991173fca2SJan Medala static void ena_tx_queue_release_all(struct rte_eth_dev *dev); 2001173fca2SJan Medala static void ena_rx_queue_release(void *queue); 2011173fca2SJan Medala static void ena_tx_queue_release(void *queue); 2021173fca2SJan Medala static void ena_rx_queue_release_bufs(struct ena_ring *ring); 2031173fca2SJan Medala static void ena_tx_queue_release_bufs(struct ena_ring *ring); 2041173fca2SJan Medala static int ena_link_update(struct rte_eth_dev *dev, 2051173fca2SJan Medala __rte_unused int wait_to_complete); 2061173fca2SJan Medala static int ena_queue_restart(struct ena_ring *ring); 2071173fca2SJan Medala static int ena_queue_restart_all(struct rte_eth_dev *dev, 2081173fca2SJan Medala enum ena_ring_type ring_type); 2091173fca2SJan Medala static void ena_stats_restart(struct rte_eth_dev *dev); 2101173fca2SJan Medala static void ena_infos_get(__rte_unused struct rte_eth_dev *dev, 2111173fca2SJan Medala struct rte_eth_dev_info *dev_info); 2121173fca2SJan Medala static int ena_rss_reta_update(struct rte_eth_dev *dev, 2131173fca2SJan Medala struct rte_eth_rss_reta_entry64 *reta_conf, 2141173fca2SJan Medala uint16_t reta_size); 2151173fca2SJan Medala static int ena_rss_reta_query(struct rte_eth_dev *dev, 2161173fca2SJan Medala struct rte_eth_rss_reta_entry64 *reta_conf, 2171173fca2SJan Medala uint16_t reta_size); 218372c1af5SJan Medala static int ena_get_sset_count(struct rte_eth_dev *dev, int sset); 2191173fca2SJan Medala 2201173fca2SJan Medala static struct eth_dev_ops ena_dev_ops = { 2211173fca2SJan Medala .dev_configure = ena_dev_configure, 2221173fca2SJan Medala .dev_infos_get = ena_infos_get, 2231173fca2SJan Medala .rx_queue_setup = ena_rx_queue_setup, 2241173fca2SJan Medala .tx_queue_setup = ena_tx_queue_setup, 2251173fca2SJan Medala .dev_start = ena_start, 2261173fca2SJan Medala .link_update = ena_link_update, 2271173fca2SJan Medala .stats_get = ena_stats_get, 2281173fca2SJan Medala .mtu_set = ena_mtu_set, 2291173fca2SJan Medala .rx_queue_release = ena_rx_queue_release, 2301173fca2SJan Medala .tx_queue_release = ena_tx_queue_release, 2311173fca2SJan Medala .dev_close = ena_close, 2321173fca2SJan Medala .reta_update = ena_rss_reta_update, 2331173fca2SJan Medala .reta_query = ena_rss_reta_query, 2341173fca2SJan Medala }; 2351173fca2SJan Medala 2363d3edc26SJan Medala #define NUMA_NO_NODE SOCKET_ID_ANY 2373d3edc26SJan Medala 2383d3edc26SJan Medala static inline int ena_cpu_to_node(int cpu) 2393d3edc26SJan Medala { 2403d3edc26SJan Medala struct rte_config *config = rte_eal_get_configuration(); 2413d3edc26SJan Medala 2423d3edc26SJan Medala if (likely(cpu < RTE_MAX_MEMZONE)) 2433d3edc26SJan Medala return config->mem_config->memzone[cpu].socket_id; 2443d3edc26SJan Medala 2453d3edc26SJan Medala return NUMA_NO_NODE; 2463d3edc26SJan Medala } 2473d3edc26SJan Medala 2481173fca2SJan Medala static inline void ena_rx_mbuf_prepare(struct rte_mbuf *mbuf, 2491173fca2SJan Medala struct ena_com_rx_ctx *ena_rx_ctx) 2501173fca2SJan Medala { 2511173fca2SJan Medala uint64_t ol_flags = 0; 2521173fca2SJan Medala 2531173fca2SJan Medala if (ena_rx_ctx->l4_proto == ENA_ETH_IO_L4_PROTO_TCP) 2541173fca2SJan Medala ol_flags |= PKT_TX_TCP_CKSUM; 2551173fca2SJan Medala else if (ena_rx_ctx->l4_proto == ENA_ETH_IO_L4_PROTO_UDP) 2561173fca2SJan Medala ol_flags |= PKT_TX_UDP_CKSUM; 2571173fca2SJan Medala 2581173fca2SJan Medala if (ena_rx_ctx->l3_proto == ENA_ETH_IO_L3_PROTO_IPV4) 2591173fca2SJan Medala ol_flags |= PKT_TX_IPV4; 2601173fca2SJan Medala else if (ena_rx_ctx->l3_proto == ENA_ETH_IO_L3_PROTO_IPV6) 2611173fca2SJan Medala ol_flags |= PKT_TX_IPV6; 2621173fca2SJan Medala 2631173fca2SJan Medala if (unlikely(ena_rx_ctx->l4_csum_err)) 2641173fca2SJan Medala ol_flags |= PKT_RX_L4_CKSUM_BAD; 2651173fca2SJan Medala if (unlikely(ena_rx_ctx->l3_csum_err)) 2661173fca2SJan Medala ol_flags |= PKT_RX_IP_CKSUM_BAD; 2671173fca2SJan Medala 2681173fca2SJan Medala mbuf->ol_flags = ol_flags; 2691173fca2SJan Medala } 2701173fca2SJan Medala 2711173fca2SJan Medala static inline void ena_tx_mbuf_prepare(struct rte_mbuf *mbuf, 2721173fca2SJan Medala struct ena_com_tx_ctx *ena_tx_ctx) 2731173fca2SJan Medala { 2741173fca2SJan Medala struct ena_com_tx_meta *ena_meta = &ena_tx_ctx->ena_meta; 2751173fca2SJan Medala 2761173fca2SJan Medala if (mbuf->ol_flags & 2771173fca2SJan Medala (PKT_TX_L4_MASK | PKT_TX_IP_CKSUM | PKT_TX_TCP_SEG)) { 2781173fca2SJan Medala /* check if TSO is required */ 2791173fca2SJan Medala if (mbuf->ol_flags & PKT_TX_TCP_SEG) { 2801173fca2SJan Medala ena_tx_ctx->tso_enable = true; 2811173fca2SJan Medala 2821173fca2SJan Medala ena_meta->l4_hdr_len = GET_L4_HDR_LEN(mbuf); 2831173fca2SJan Medala } 2841173fca2SJan Medala 2851173fca2SJan Medala /* check if L3 checksum is needed */ 2861173fca2SJan Medala if (mbuf->ol_flags & PKT_TX_IP_CKSUM) 2871173fca2SJan Medala ena_tx_ctx->l3_csum_enable = true; 2881173fca2SJan Medala 2891173fca2SJan Medala if (mbuf->ol_flags & PKT_TX_IPV6) { 2901173fca2SJan Medala ena_tx_ctx->l3_proto = ENA_ETH_IO_L3_PROTO_IPV6; 2911173fca2SJan Medala } else { 2921173fca2SJan Medala ena_tx_ctx->l3_proto = ENA_ETH_IO_L3_PROTO_IPV4; 2931173fca2SJan Medala 2941173fca2SJan Medala /* set don't fragment (DF) flag */ 2951173fca2SJan Medala if (mbuf->packet_type & 2961173fca2SJan Medala (RTE_PTYPE_L4_NONFRAG 2971173fca2SJan Medala | RTE_PTYPE_INNER_L4_NONFRAG)) 2981173fca2SJan Medala ena_tx_ctx->df = true; 2991173fca2SJan Medala } 3001173fca2SJan Medala 3011173fca2SJan Medala /* check if L4 checksum is needed */ 3021173fca2SJan Medala switch (mbuf->ol_flags & PKT_TX_L4_MASK) { 3031173fca2SJan Medala case PKT_TX_TCP_CKSUM: 3041173fca2SJan Medala ena_tx_ctx->l4_proto = ENA_ETH_IO_L4_PROTO_TCP; 3051173fca2SJan Medala ena_tx_ctx->l4_csum_enable = true; 3061173fca2SJan Medala break; 3071173fca2SJan Medala case PKT_TX_UDP_CKSUM: 3081173fca2SJan Medala ena_tx_ctx->l4_proto = ENA_ETH_IO_L4_PROTO_UDP; 3091173fca2SJan Medala ena_tx_ctx->l4_csum_enable = true; 3101173fca2SJan Medala break; 3111173fca2SJan Medala default: 3121173fca2SJan Medala ena_tx_ctx->l4_proto = ENA_ETH_IO_L4_PROTO_UNKNOWN; 3131173fca2SJan Medala ena_tx_ctx->l4_csum_enable = false; 3141173fca2SJan Medala break; 3151173fca2SJan Medala } 3161173fca2SJan Medala 3171173fca2SJan Medala ena_meta->mss = mbuf->tso_segsz; 3181173fca2SJan Medala ena_meta->l3_hdr_len = mbuf->l3_len; 3191173fca2SJan Medala ena_meta->l3_hdr_offset = mbuf->l2_len; 3201173fca2SJan Medala /* this param needed only for TSO */ 3211173fca2SJan Medala ena_meta->l3_outer_hdr_len = 0; 3221173fca2SJan Medala ena_meta->l3_outer_hdr_offset = 0; 3231173fca2SJan Medala 3241173fca2SJan Medala ena_tx_ctx->meta_valid = true; 3251173fca2SJan Medala } else { 3261173fca2SJan Medala ena_tx_ctx->meta_valid = false; 3271173fca2SJan Medala } 3281173fca2SJan Medala } 3291173fca2SJan Medala 330372c1af5SJan Medala static void ena_config_host_info(struct ena_com_dev *ena_dev) 331372c1af5SJan Medala { 332372c1af5SJan Medala struct ena_admin_host_info *host_info; 333372c1af5SJan Medala int rc; 334372c1af5SJan Medala 335372c1af5SJan Medala /* Allocate only the host info */ 336372c1af5SJan Medala rc = ena_com_allocate_host_info(ena_dev); 337372c1af5SJan Medala if (rc) { 338372c1af5SJan Medala RTE_LOG(ERR, PMD, "Cannot allocate host info\n"); 339372c1af5SJan Medala return; 340372c1af5SJan Medala } 341372c1af5SJan Medala 342372c1af5SJan Medala host_info = ena_dev->host_attr.host_info; 343372c1af5SJan Medala 344372c1af5SJan Medala host_info->os_type = ENA_ADMIN_OS_DPDK; 345372c1af5SJan Medala host_info->kernel_ver = RTE_VERSION; 346372c1af5SJan Medala strncpy((char *)host_info->kernel_ver_str, rte_version(), 347372c1af5SJan Medala strlen(rte_version())); 348372c1af5SJan Medala host_info->os_dist = RTE_VERSION; 349372c1af5SJan Medala strncpy((char *)host_info->os_dist_str, rte_version(), 350372c1af5SJan Medala strlen(rte_version())); 351372c1af5SJan Medala host_info->driver_version = 352372c1af5SJan Medala (DRV_MODULE_VER_MAJOR) | 353372c1af5SJan Medala (DRV_MODULE_VER_MINOR << ENA_ADMIN_HOST_INFO_MINOR_SHIFT) | 354c4144557SJan Medala (DRV_MODULE_VER_SUBMINOR << 355c4144557SJan Medala ENA_ADMIN_HOST_INFO_SUB_MINOR_SHIFT); 356372c1af5SJan Medala 357372c1af5SJan Medala rc = ena_com_set_host_attributes(ena_dev); 358372c1af5SJan Medala if (rc) { 359372c1af5SJan Medala if (rc == -EPERM) 360372c1af5SJan Medala RTE_LOG(ERR, PMD, "Cannot set host attributes\n"); 361372c1af5SJan Medala else 362372c1af5SJan Medala RTE_LOG(ERR, PMD, "Cannot set host attributes\n"); 363372c1af5SJan Medala 364372c1af5SJan Medala goto err; 365372c1af5SJan Medala } 366372c1af5SJan Medala 367372c1af5SJan Medala return; 368372c1af5SJan Medala 369372c1af5SJan Medala err: 370372c1af5SJan Medala ena_com_delete_host_info(ena_dev); 371372c1af5SJan Medala } 372372c1af5SJan Medala 373372c1af5SJan Medala static int 374372c1af5SJan Medala ena_get_sset_count(struct rte_eth_dev *dev, int sset) 375372c1af5SJan Medala { 376372c1af5SJan Medala if (sset != ETH_SS_STATS) 377372c1af5SJan Medala return -EOPNOTSUPP; 378372c1af5SJan Medala 379372c1af5SJan Medala /* Workaround for clang: 380372c1af5SJan Medala * touch internal structures to prevent 381372c1af5SJan Medala * compiler error 382372c1af5SJan Medala */ 383372c1af5SJan Medala ENA_TOUCH(ena_stats_global_strings); 384372c1af5SJan Medala ENA_TOUCH(ena_stats_tx_strings); 385372c1af5SJan Medala ENA_TOUCH(ena_stats_rx_strings); 386372c1af5SJan Medala ENA_TOUCH(ena_stats_ena_com_strings); 387372c1af5SJan Medala 388372c1af5SJan Medala return dev->data->nb_tx_queues * 389372c1af5SJan Medala (ENA_STATS_ARRAY_TX + ENA_STATS_ARRAY_RX) + 390372c1af5SJan Medala ENA_STATS_ARRAY_GLOBAL + ENA_STATS_ARRAY_ENA_COM; 391372c1af5SJan Medala } 392372c1af5SJan Medala 393372c1af5SJan Medala static void ena_config_debug_area(struct ena_adapter *adapter) 394372c1af5SJan Medala { 395372c1af5SJan Medala u32 debug_area_size; 396372c1af5SJan Medala int rc, ss_count; 397372c1af5SJan Medala 398372c1af5SJan Medala ss_count = ena_get_sset_count(adapter->rte_dev, ETH_SS_STATS); 399372c1af5SJan Medala if (ss_count <= 0) { 400372c1af5SJan Medala RTE_LOG(ERR, PMD, "SS count is negative\n"); 401372c1af5SJan Medala return; 402372c1af5SJan Medala } 403372c1af5SJan Medala 404372c1af5SJan Medala /* allocate 32 bytes for each string and 64bit for the value */ 405372c1af5SJan Medala debug_area_size = ss_count * ETH_GSTRING_LEN + sizeof(u64) * ss_count; 406372c1af5SJan Medala 407372c1af5SJan Medala rc = ena_com_allocate_debug_area(&adapter->ena_dev, debug_area_size); 408372c1af5SJan Medala if (rc) { 409372c1af5SJan Medala RTE_LOG(ERR, PMD, "Cannot allocate debug area\n"); 410372c1af5SJan Medala return; 411372c1af5SJan Medala } 412372c1af5SJan Medala 413372c1af5SJan Medala rc = ena_com_set_host_attributes(&adapter->ena_dev); 414372c1af5SJan Medala if (rc) { 415372c1af5SJan Medala if (rc == -EPERM) 416372c1af5SJan Medala RTE_LOG(WARNING, PMD, "Cannot set host attributes\n"); 417372c1af5SJan Medala else 418372c1af5SJan Medala RTE_LOG(ERR, PMD, "Cannot set host attributes\n"); 419372c1af5SJan Medala goto err; 420372c1af5SJan Medala } 421372c1af5SJan Medala 422372c1af5SJan Medala return; 423372c1af5SJan Medala err: 424372c1af5SJan Medala ena_com_delete_debug_area(&adapter->ena_dev); 425372c1af5SJan Medala } 426372c1af5SJan Medala 4271173fca2SJan Medala static void ena_close(struct rte_eth_dev *dev) 4281173fca2SJan Medala { 4291173fca2SJan Medala struct ena_adapter *adapter = 4301173fca2SJan Medala (struct ena_adapter *)(dev->data->dev_private); 4311173fca2SJan Medala 4321173fca2SJan Medala adapter->state = ENA_ADAPTER_STATE_STOPPED; 4331173fca2SJan Medala 4341173fca2SJan Medala ena_rx_queue_release_all(dev); 4351173fca2SJan Medala ena_tx_queue_release_all(dev); 4361173fca2SJan Medala } 4371173fca2SJan Medala 4381173fca2SJan Medala static int ena_rss_reta_update(struct rte_eth_dev *dev, 4391173fca2SJan Medala struct rte_eth_rss_reta_entry64 *reta_conf, 4401173fca2SJan Medala uint16_t reta_size) 4411173fca2SJan Medala { 4421173fca2SJan Medala struct ena_adapter *adapter = 4431173fca2SJan Medala (struct ena_adapter *)(dev->data->dev_private); 4441173fca2SJan Medala struct ena_com_dev *ena_dev = &adapter->ena_dev; 4451173fca2SJan Medala int ret, i; 4461173fca2SJan Medala u16 entry_value; 4471173fca2SJan Medala int conf_idx; 4481173fca2SJan Medala int idx; 4491173fca2SJan Medala 4501173fca2SJan Medala if ((reta_size == 0) || (reta_conf == NULL)) 4511173fca2SJan Medala return -EINVAL; 4521173fca2SJan Medala 4531173fca2SJan Medala if (reta_size > ENA_RX_RSS_TABLE_SIZE) { 4541173fca2SJan Medala RTE_LOG(WARNING, PMD, 4551173fca2SJan Medala "indirection table %d is bigger than supported (%d)\n", 4561173fca2SJan Medala reta_size, ENA_RX_RSS_TABLE_SIZE); 4571173fca2SJan Medala ret = -EINVAL; 4581173fca2SJan Medala goto err; 4591173fca2SJan Medala } 4601173fca2SJan Medala 4611173fca2SJan Medala for (i = 0 ; i < reta_size ; i++) { 4621173fca2SJan Medala /* each reta_conf is for 64 entries. 4631173fca2SJan Medala * to support 128 we use 2 conf of 64 4641173fca2SJan Medala */ 4651173fca2SJan Medala conf_idx = i / RTE_RETA_GROUP_SIZE; 4661173fca2SJan Medala idx = i % RTE_RETA_GROUP_SIZE; 4671173fca2SJan Medala if (TEST_BIT(reta_conf[conf_idx].mask, idx)) { 4681173fca2SJan Medala entry_value = 4691173fca2SJan Medala ENA_IO_RXQ_IDX(reta_conf[conf_idx].reta[idx]); 4701173fca2SJan Medala ret = ena_com_indirect_table_fill_entry(ena_dev, 4711173fca2SJan Medala i, 4721173fca2SJan Medala entry_value); 4731173fca2SJan Medala if (unlikely(ret && (ret != ENA_COM_PERMISSION))) { 4741173fca2SJan Medala RTE_LOG(ERR, PMD, 4751173fca2SJan Medala "Cannot fill indirect table\n"); 4761173fca2SJan Medala ret = -ENOTSUP; 4771173fca2SJan Medala goto err; 4781173fca2SJan Medala } 4791173fca2SJan Medala } 4801173fca2SJan Medala } 4811173fca2SJan Medala 4821173fca2SJan Medala ret = ena_com_indirect_table_set(ena_dev); 4831173fca2SJan Medala if (unlikely(ret && (ret != ENA_COM_PERMISSION))) { 4841173fca2SJan Medala RTE_LOG(ERR, PMD, "Cannot flush the indirect table\n"); 4851173fca2SJan Medala ret = -ENOTSUP; 4861173fca2SJan Medala goto err; 4871173fca2SJan Medala } 4881173fca2SJan Medala 4891173fca2SJan Medala RTE_LOG(DEBUG, PMD, "%s(): RSS configured %d entries for port %d\n", 4901173fca2SJan Medala __func__, reta_size, adapter->rte_dev->data->port_id); 4911173fca2SJan Medala err: 4921173fca2SJan Medala return ret; 4931173fca2SJan Medala } 4941173fca2SJan Medala 4951173fca2SJan Medala /* Query redirection table. */ 4961173fca2SJan Medala static int ena_rss_reta_query(struct rte_eth_dev *dev, 4971173fca2SJan Medala struct rte_eth_rss_reta_entry64 *reta_conf, 4981173fca2SJan Medala uint16_t reta_size) 4991173fca2SJan Medala { 5001173fca2SJan Medala struct ena_adapter *adapter = 5011173fca2SJan Medala (struct ena_adapter *)(dev->data->dev_private); 5021173fca2SJan Medala struct ena_com_dev *ena_dev = &adapter->ena_dev; 5031173fca2SJan Medala int ret; 5041173fca2SJan Medala int i; 5051173fca2SJan Medala u32 indirect_table[ENA_RX_RSS_TABLE_SIZE] = {0}; 5061173fca2SJan Medala int reta_conf_idx; 5071173fca2SJan Medala int reta_idx; 5081173fca2SJan Medala 5091173fca2SJan Medala if (reta_size == 0 || reta_conf == NULL || 5101173fca2SJan Medala (reta_size > RTE_RETA_GROUP_SIZE && ((reta_conf + 1) == NULL))) 5111173fca2SJan Medala return -EINVAL; 5121173fca2SJan Medala 5131173fca2SJan Medala ret = ena_com_indirect_table_get(ena_dev, indirect_table); 5141173fca2SJan Medala if (unlikely(ret && (ret != ENA_COM_PERMISSION))) { 5151173fca2SJan Medala RTE_LOG(ERR, PMD, "cannot get indirect table\n"); 5161173fca2SJan Medala ret = -ENOTSUP; 5171173fca2SJan Medala goto err; 5181173fca2SJan Medala } 5191173fca2SJan Medala 5201173fca2SJan Medala for (i = 0 ; i < reta_size ; i++) { 5211173fca2SJan Medala reta_conf_idx = i / RTE_RETA_GROUP_SIZE; 5221173fca2SJan Medala reta_idx = i % RTE_RETA_GROUP_SIZE; 5231173fca2SJan Medala if (TEST_BIT(reta_conf[reta_conf_idx].mask, reta_idx)) 5241173fca2SJan Medala reta_conf[reta_conf_idx].reta[reta_idx] = 5251173fca2SJan Medala ENA_IO_RXQ_IDX_REV(indirect_table[i]); 5261173fca2SJan Medala } 5271173fca2SJan Medala err: 5281173fca2SJan Medala return ret; 5291173fca2SJan Medala } 5301173fca2SJan Medala 5311173fca2SJan Medala static int ena_rss_init_default(struct ena_adapter *adapter) 5321173fca2SJan Medala { 5331173fca2SJan Medala struct ena_com_dev *ena_dev = &adapter->ena_dev; 5341173fca2SJan Medala uint16_t nb_rx_queues = adapter->rte_dev->data->nb_rx_queues; 5351173fca2SJan Medala int rc, i; 5361173fca2SJan Medala u32 val; 5371173fca2SJan Medala 5381173fca2SJan Medala rc = ena_com_rss_init(ena_dev, ENA_RX_RSS_TABLE_LOG_SIZE); 5391173fca2SJan Medala if (unlikely(rc)) { 5401173fca2SJan Medala RTE_LOG(ERR, PMD, "Cannot init indirect table\n"); 5411173fca2SJan Medala goto err_rss_init; 5421173fca2SJan Medala } 5431173fca2SJan Medala 5441173fca2SJan Medala for (i = 0; i < ENA_RX_RSS_TABLE_SIZE; i++) { 5451173fca2SJan Medala val = i % nb_rx_queues; 5461173fca2SJan Medala rc = ena_com_indirect_table_fill_entry(ena_dev, i, 5471173fca2SJan Medala ENA_IO_RXQ_IDX(val)); 5481173fca2SJan Medala if (unlikely(rc && (rc != ENA_COM_PERMISSION))) { 5491173fca2SJan Medala RTE_LOG(ERR, PMD, "Cannot fill indirect table\n"); 5501173fca2SJan Medala goto err_fill_indir; 5511173fca2SJan Medala } 5521173fca2SJan Medala } 5531173fca2SJan Medala 5541173fca2SJan Medala rc = ena_com_fill_hash_function(ena_dev, ENA_ADMIN_CRC32, NULL, 5551173fca2SJan Medala ENA_HASH_KEY_SIZE, 0xFFFFFFFF); 5561173fca2SJan Medala if (unlikely(rc && (rc != ENA_COM_PERMISSION))) { 5571173fca2SJan Medala RTE_LOG(INFO, PMD, "Cannot fill hash function\n"); 5581173fca2SJan Medala goto err_fill_indir; 5591173fca2SJan Medala } 5601173fca2SJan Medala 5611173fca2SJan Medala rc = ena_com_set_default_hash_ctrl(ena_dev); 5621173fca2SJan Medala if (unlikely(rc && (rc != ENA_COM_PERMISSION))) { 5631173fca2SJan Medala RTE_LOG(INFO, PMD, "Cannot fill hash control\n"); 5641173fca2SJan Medala goto err_fill_indir; 5651173fca2SJan Medala } 5661173fca2SJan Medala 5671173fca2SJan Medala rc = ena_com_indirect_table_set(ena_dev); 5681173fca2SJan Medala if (unlikely(rc && (rc != ENA_COM_PERMISSION))) { 5691173fca2SJan Medala RTE_LOG(ERR, PMD, "Cannot flush the indirect table\n"); 5701173fca2SJan Medala goto err_fill_indir; 5711173fca2SJan Medala } 5721173fca2SJan Medala RTE_LOG(DEBUG, PMD, "RSS configured for port %d\n", 5731173fca2SJan Medala adapter->rte_dev->data->port_id); 5741173fca2SJan Medala 5751173fca2SJan Medala return 0; 5761173fca2SJan Medala 5771173fca2SJan Medala err_fill_indir: 5781173fca2SJan Medala ena_com_rss_destroy(ena_dev); 5791173fca2SJan Medala err_rss_init: 5801173fca2SJan Medala 5811173fca2SJan Medala return rc; 5821173fca2SJan Medala } 5831173fca2SJan Medala 5841173fca2SJan Medala static void ena_rx_queue_release_all(struct rte_eth_dev *dev) 5851173fca2SJan Medala { 5861173fca2SJan Medala struct ena_ring **queues = (struct ena_ring **)dev->data->rx_queues; 5871173fca2SJan Medala int nb_queues = dev->data->nb_rx_queues; 5881173fca2SJan Medala int i; 5891173fca2SJan Medala 5901173fca2SJan Medala for (i = 0; i < nb_queues; i++) 5911173fca2SJan Medala ena_rx_queue_release(queues[i]); 5921173fca2SJan Medala } 5931173fca2SJan Medala 5941173fca2SJan Medala static void ena_tx_queue_release_all(struct rte_eth_dev *dev) 5951173fca2SJan Medala { 5961173fca2SJan Medala struct ena_ring **queues = (struct ena_ring **)dev->data->tx_queues; 5971173fca2SJan Medala int nb_queues = dev->data->nb_tx_queues; 5981173fca2SJan Medala int i; 5991173fca2SJan Medala 6001173fca2SJan Medala for (i = 0; i < nb_queues; i++) 6011173fca2SJan Medala ena_tx_queue_release(queues[i]); 6021173fca2SJan Medala } 6031173fca2SJan Medala 6041173fca2SJan Medala static void ena_rx_queue_release(void *queue) 6051173fca2SJan Medala { 6061173fca2SJan Medala struct ena_ring *ring = (struct ena_ring *)queue; 6071173fca2SJan Medala struct ena_adapter *adapter = ring->adapter; 6081173fca2SJan Medala int ena_qid; 6091173fca2SJan Medala 6101173fca2SJan Medala ena_assert_msg(ring->configured, 6111173fca2SJan Medala "API violation - releasing not configured queue"); 6121173fca2SJan Medala ena_assert_msg(ring->adapter->state != ENA_ADAPTER_STATE_RUNNING, 6131173fca2SJan Medala "API violation"); 6141173fca2SJan Medala 6151173fca2SJan Medala /* Destroy HW queue */ 6161173fca2SJan Medala ena_qid = ENA_IO_RXQ_IDX(ring->id); 6171173fca2SJan Medala ena_com_destroy_io_queue(&adapter->ena_dev, ena_qid); 6181173fca2SJan Medala 6191173fca2SJan Medala /* Free all bufs */ 6201173fca2SJan Medala ena_rx_queue_release_bufs(ring); 6211173fca2SJan Medala 6221173fca2SJan Medala /* Free ring resources */ 6231173fca2SJan Medala if (ring->rx_buffer_info) 6241173fca2SJan Medala rte_free(ring->rx_buffer_info); 6251173fca2SJan Medala ring->rx_buffer_info = NULL; 6261173fca2SJan Medala 6271173fca2SJan Medala ring->configured = 0; 6281173fca2SJan Medala 6291173fca2SJan Medala RTE_LOG(NOTICE, PMD, "RX Queue %d:%d released\n", 6301173fca2SJan Medala ring->port_id, ring->id); 6311173fca2SJan Medala } 6321173fca2SJan Medala 6331173fca2SJan Medala static void ena_tx_queue_release(void *queue) 6341173fca2SJan Medala { 6351173fca2SJan Medala struct ena_ring *ring = (struct ena_ring *)queue; 6361173fca2SJan Medala struct ena_adapter *adapter = ring->adapter; 6371173fca2SJan Medala int ena_qid; 6381173fca2SJan Medala 6391173fca2SJan Medala ena_assert_msg(ring->configured, 6401173fca2SJan Medala "API violation. Releasing not configured queue"); 6411173fca2SJan Medala ena_assert_msg(ring->adapter->state != ENA_ADAPTER_STATE_RUNNING, 6421173fca2SJan Medala "API violation"); 6431173fca2SJan Medala 6441173fca2SJan Medala /* Destroy HW queue */ 6451173fca2SJan Medala ena_qid = ENA_IO_TXQ_IDX(ring->id); 6461173fca2SJan Medala ena_com_destroy_io_queue(&adapter->ena_dev, ena_qid); 6471173fca2SJan Medala 6481173fca2SJan Medala /* Free all bufs */ 6491173fca2SJan Medala ena_tx_queue_release_bufs(ring); 6501173fca2SJan Medala 6511173fca2SJan Medala /* Free ring resources */ 6521173fca2SJan Medala if (ring->tx_buffer_info) 6531173fca2SJan Medala rte_free(ring->tx_buffer_info); 6541173fca2SJan Medala 6551173fca2SJan Medala if (ring->empty_tx_reqs) 6561173fca2SJan Medala rte_free(ring->empty_tx_reqs); 6571173fca2SJan Medala 6581173fca2SJan Medala ring->empty_tx_reqs = NULL; 6591173fca2SJan Medala ring->tx_buffer_info = NULL; 6601173fca2SJan Medala 6611173fca2SJan Medala ring->configured = 0; 6621173fca2SJan Medala 6631173fca2SJan Medala RTE_LOG(NOTICE, PMD, "TX Queue %d:%d released\n", 6641173fca2SJan Medala ring->port_id, ring->id); 6651173fca2SJan Medala } 6661173fca2SJan Medala 6671173fca2SJan Medala static void ena_rx_queue_release_bufs(struct ena_ring *ring) 6681173fca2SJan Medala { 6691173fca2SJan Medala unsigned int ring_mask = ring->ring_size - 1; 6701173fca2SJan Medala 6711173fca2SJan Medala while (ring->next_to_clean != ring->next_to_use) { 6721173fca2SJan Medala struct rte_mbuf *m = 6731173fca2SJan Medala ring->rx_buffer_info[ring->next_to_clean & ring_mask]; 6741173fca2SJan Medala 6751173fca2SJan Medala if (m) 6761173fca2SJan Medala __rte_mbuf_raw_free(m); 6771173fca2SJan Medala 6781173fca2SJan Medala ring->next_to_clean = 6791173fca2SJan Medala ENA_CIRC_INC(ring->next_to_clean, 1, ring->ring_size); 6801173fca2SJan Medala } 6811173fca2SJan Medala } 6821173fca2SJan Medala 6831173fca2SJan Medala static void ena_tx_queue_release_bufs(struct ena_ring *ring) 6841173fca2SJan Medala { 6851173fca2SJan Medala unsigned int ring_mask = ring->ring_size - 1; 6861173fca2SJan Medala 6871173fca2SJan Medala while (ring->next_to_clean != ring->next_to_use) { 6881173fca2SJan Medala struct ena_tx_buffer *tx_buf = 6891173fca2SJan Medala &ring->tx_buffer_info[ring->next_to_clean & ring_mask]; 6901173fca2SJan Medala 6911173fca2SJan Medala if (tx_buf->mbuf) 6921173fca2SJan Medala rte_pktmbuf_free(tx_buf->mbuf); 6931173fca2SJan Medala 6941173fca2SJan Medala ring->next_to_clean = 6951173fca2SJan Medala ENA_CIRC_INC(ring->next_to_clean, 1, ring->ring_size); 6961173fca2SJan Medala } 6971173fca2SJan Medala } 6981173fca2SJan Medala 6991173fca2SJan Medala static int ena_link_update(struct rte_eth_dev *dev, 7001173fca2SJan Medala __rte_unused int wait_to_complete) 7011173fca2SJan Medala { 7021173fca2SJan Medala struct rte_eth_link *link = &dev->data->dev_link; 7031173fca2SJan Medala 7041173fca2SJan Medala link->link_status = 1; 70539fd068aSMarc Sune link->link_speed = ETH_SPEED_NUM_10G; 7061173fca2SJan Medala link->link_duplex = ETH_LINK_FULL_DUPLEX; 7071173fca2SJan Medala 7081173fca2SJan Medala return 0; 7091173fca2SJan Medala } 7101173fca2SJan Medala 7111173fca2SJan Medala static int ena_queue_restart_all(struct rte_eth_dev *dev, 7121173fca2SJan Medala enum ena_ring_type ring_type) 7131173fca2SJan Medala { 7141173fca2SJan Medala struct ena_adapter *adapter = 7151173fca2SJan Medala (struct ena_adapter *)(dev->data->dev_private); 7161173fca2SJan Medala struct ena_ring *queues = NULL; 7171173fca2SJan Medala int i = 0; 7181173fca2SJan Medala int rc = 0; 7191173fca2SJan Medala 7201173fca2SJan Medala queues = (ring_type == ENA_RING_TYPE_RX) ? 7211173fca2SJan Medala adapter->rx_ring : adapter->tx_ring; 7221173fca2SJan Medala 7231173fca2SJan Medala for (i = 0; i < adapter->num_queues; i++) { 7241173fca2SJan Medala if (queues[i].configured) { 7251173fca2SJan Medala if (ring_type == ENA_RING_TYPE_RX) { 7261173fca2SJan Medala ena_assert_msg( 7271173fca2SJan Medala dev->data->rx_queues[i] == &queues[i], 7281173fca2SJan Medala "Inconsistent state of rx queues\n"); 7291173fca2SJan Medala } else { 7301173fca2SJan Medala ena_assert_msg( 7311173fca2SJan Medala dev->data->tx_queues[i] == &queues[i], 7321173fca2SJan Medala "Inconsistent state of tx queues\n"); 7331173fca2SJan Medala } 7341173fca2SJan Medala 7351173fca2SJan Medala rc = ena_queue_restart(&queues[i]); 7361173fca2SJan Medala 7371173fca2SJan Medala if (rc) { 7381173fca2SJan Medala PMD_INIT_LOG(ERR, 7391173fca2SJan Medala "failed to restart queue %d type(%d)\n", 7401173fca2SJan Medala i, ring_type); 7411173fca2SJan Medala return -1; 7421173fca2SJan Medala } 7431173fca2SJan Medala } 7441173fca2SJan Medala } 7451173fca2SJan Medala 7461173fca2SJan Medala return 0; 7471173fca2SJan Medala } 7481173fca2SJan Medala 7491173fca2SJan Medala static uint32_t ena_get_mtu_conf(struct ena_adapter *adapter) 7501173fca2SJan Medala { 7511173fca2SJan Medala uint32_t max_frame_len = adapter->max_mtu; 7521173fca2SJan Medala 7531173fca2SJan Medala if (adapter->rte_eth_dev_data->dev_conf.rxmode.jumbo_frame == 1) 7541173fca2SJan Medala max_frame_len = 7551173fca2SJan Medala adapter->rte_eth_dev_data->dev_conf.rxmode.max_rx_pkt_len; 7561173fca2SJan Medala 7571173fca2SJan Medala return max_frame_len; 7581173fca2SJan Medala } 7591173fca2SJan Medala 7601173fca2SJan Medala static int ena_check_valid_conf(struct ena_adapter *adapter) 7611173fca2SJan Medala { 7621173fca2SJan Medala uint32_t max_frame_len = ena_get_mtu_conf(adapter); 7631173fca2SJan Medala 7641173fca2SJan Medala if (max_frame_len > adapter->max_mtu) { 7651173fca2SJan Medala PMD_INIT_LOG(ERR, "Unsupported MTU of %d\n", max_frame_len); 7661173fca2SJan Medala return -1; 7671173fca2SJan Medala } 7681173fca2SJan Medala 7691173fca2SJan Medala return 0; 7701173fca2SJan Medala } 7711173fca2SJan Medala 7721173fca2SJan Medala static int 7731173fca2SJan Medala ena_calc_queue_size(struct ena_com_dev *ena_dev, 7741173fca2SJan Medala struct ena_com_dev_get_features_ctx *get_feat_ctx) 7751173fca2SJan Medala { 7761173fca2SJan Medala uint32_t queue_size = ENA_DEFAULT_RING_SIZE; 7771173fca2SJan Medala 7781173fca2SJan Medala queue_size = RTE_MIN(queue_size, 7791173fca2SJan Medala get_feat_ctx->max_queues.max_cq_depth); 7801173fca2SJan Medala queue_size = RTE_MIN(queue_size, 7811173fca2SJan Medala get_feat_ctx->max_queues.max_sq_depth); 7821173fca2SJan Medala 7831173fca2SJan Medala if (ena_dev->tx_mem_queue_type == ENA_ADMIN_PLACEMENT_POLICY_DEV) 7841173fca2SJan Medala queue_size = RTE_MIN(queue_size, 7851173fca2SJan Medala get_feat_ctx->max_queues.max_llq_depth); 7861173fca2SJan Medala 7871173fca2SJan Medala /* Round down to power of 2 */ 7881173fca2SJan Medala if (!rte_is_power_of_2(queue_size)) 7891173fca2SJan Medala queue_size = rte_align32pow2(queue_size >> 1); 7901173fca2SJan Medala 7911173fca2SJan Medala if (queue_size == 0) { 7921173fca2SJan Medala PMD_INIT_LOG(ERR, "Invalid queue size\n"); 7931173fca2SJan Medala return -EFAULT; 7941173fca2SJan Medala } 7951173fca2SJan Medala 7961173fca2SJan Medala return queue_size; 7971173fca2SJan Medala } 7981173fca2SJan Medala 7991173fca2SJan Medala static void ena_stats_restart(struct rte_eth_dev *dev) 8001173fca2SJan Medala { 8011173fca2SJan Medala struct ena_adapter *adapter = 8021173fca2SJan Medala (struct ena_adapter *)(dev->data->dev_private); 8031173fca2SJan Medala 8041173fca2SJan Medala rte_atomic64_init(&adapter->drv_stats->ierrors); 8051173fca2SJan Medala rte_atomic64_init(&adapter->drv_stats->oerrors); 8061173fca2SJan Medala rte_atomic64_init(&adapter->drv_stats->rx_nombuf); 8071173fca2SJan Medala } 8081173fca2SJan Medala 8091173fca2SJan Medala static void ena_stats_get(struct rte_eth_dev *dev, 8101173fca2SJan Medala struct rte_eth_stats *stats) 8111173fca2SJan Medala { 8121173fca2SJan Medala struct ena_admin_basic_stats ena_stats; 8131173fca2SJan Medala struct ena_adapter *adapter = 8141173fca2SJan Medala (struct ena_adapter *)(dev->data->dev_private); 8151173fca2SJan Medala struct ena_com_dev *ena_dev = &adapter->ena_dev; 8161173fca2SJan Medala int rc; 8171173fca2SJan Medala 8181173fca2SJan Medala if (rte_eal_process_type() != RTE_PROC_PRIMARY) 8191173fca2SJan Medala return; 8201173fca2SJan Medala 8211173fca2SJan Medala memset(&ena_stats, 0, sizeof(ena_stats)); 8221173fca2SJan Medala rc = ena_com_get_dev_basic_stats(ena_dev, &ena_stats); 8231173fca2SJan Medala if (unlikely(rc)) { 8241173fca2SJan Medala RTE_LOG(ERR, PMD, "Could not retrieve statistics from ENA"); 8251173fca2SJan Medala return; 8261173fca2SJan Medala } 8271173fca2SJan Medala 8281173fca2SJan Medala /* Set of basic statistics from ENA */ 8291173fca2SJan Medala stats->ipackets = __MERGE_64B_H_L(ena_stats.rx_pkts_high, 8301173fca2SJan Medala ena_stats.rx_pkts_low); 8311173fca2SJan Medala stats->opackets = __MERGE_64B_H_L(ena_stats.tx_pkts_high, 8321173fca2SJan Medala ena_stats.tx_pkts_low); 8331173fca2SJan Medala stats->ibytes = __MERGE_64B_H_L(ena_stats.rx_bytes_high, 8341173fca2SJan Medala ena_stats.rx_bytes_low); 8351173fca2SJan Medala stats->obytes = __MERGE_64B_H_L(ena_stats.tx_bytes_high, 8361173fca2SJan Medala ena_stats.tx_bytes_low); 8371173fca2SJan Medala stats->imissed = __MERGE_64B_H_L(ena_stats.rx_drops_high, 8381173fca2SJan Medala ena_stats.rx_drops_low); 8391173fca2SJan Medala 8401173fca2SJan Medala /* Driver related stats */ 8411173fca2SJan Medala stats->ierrors = rte_atomic64_read(&adapter->drv_stats->ierrors); 8421173fca2SJan Medala stats->oerrors = rte_atomic64_read(&adapter->drv_stats->oerrors); 8431173fca2SJan Medala stats->rx_nombuf = rte_atomic64_read(&adapter->drv_stats->rx_nombuf); 8441173fca2SJan Medala } 8451173fca2SJan Medala 8461173fca2SJan Medala static int ena_mtu_set(struct rte_eth_dev *dev, uint16_t mtu) 8471173fca2SJan Medala { 8481173fca2SJan Medala struct ena_adapter *adapter; 8491173fca2SJan Medala struct ena_com_dev *ena_dev; 8501173fca2SJan Medala int rc = 0; 8511173fca2SJan Medala 8521173fca2SJan Medala ena_assert_msg(dev->data != NULL, "Uninitialized device"); 8531173fca2SJan Medala ena_assert_msg(dev->data->dev_private != NULL, "Uninitialized device"); 8541173fca2SJan Medala adapter = (struct ena_adapter *)(dev->data->dev_private); 8551173fca2SJan Medala 8561173fca2SJan Medala ena_dev = &adapter->ena_dev; 8571173fca2SJan Medala ena_assert_msg(ena_dev != NULL, "Uninitialized device"); 8581173fca2SJan Medala 8591173fca2SJan Medala if (mtu > ena_get_mtu_conf(adapter)) { 8601173fca2SJan Medala RTE_LOG(ERR, PMD, 8611173fca2SJan Medala "Given MTU (%d) exceeds maximum MTU supported (%d)\n", 8621173fca2SJan Medala mtu, ena_get_mtu_conf(adapter)); 8631173fca2SJan Medala rc = -EINVAL; 8641173fca2SJan Medala goto err; 8651173fca2SJan Medala } 8661173fca2SJan Medala 8671173fca2SJan Medala rc = ena_com_set_dev_mtu(ena_dev, mtu); 8681173fca2SJan Medala if (rc) 8691173fca2SJan Medala RTE_LOG(ERR, PMD, "Could not set MTU: %d\n", mtu); 8701173fca2SJan Medala else 8711173fca2SJan Medala RTE_LOG(NOTICE, PMD, "Set MTU: %d\n", mtu); 8721173fca2SJan Medala 8731173fca2SJan Medala err: 8741173fca2SJan Medala return rc; 8751173fca2SJan Medala } 8761173fca2SJan Medala 8771173fca2SJan Medala static int ena_start(struct rte_eth_dev *dev) 8781173fca2SJan Medala { 8791173fca2SJan Medala struct ena_adapter *adapter = 8801173fca2SJan Medala (struct ena_adapter *)(dev->data->dev_private); 8811173fca2SJan Medala int rc = 0; 8821173fca2SJan Medala 8831173fca2SJan Medala if (!(adapter->state == ENA_ADAPTER_STATE_CONFIG || 8841173fca2SJan Medala adapter->state == ENA_ADAPTER_STATE_STOPPED)) { 8851173fca2SJan Medala PMD_INIT_LOG(ERR, "API violation"); 8861173fca2SJan Medala return -1; 8871173fca2SJan Medala } 8881173fca2SJan Medala 8891173fca2SJan Medala rc = ena_check_valid_conf(adapter); 8901173fca2SJan Medala if (rc) 8911173fca2SJan Medala return rc; 8921173fca2SJan Medala 8931173fca2SJan Medala rc = ena_queue_restart_all(dev, ENA_RING_TYPE_RX); 8941173fca2SJan Medala if (rc) 8951173fca2SJan Medala return rc; 8961173fca2SJan Medala 8971173fca2SJan Medala rc = ena_queue_restart_all(dev, ENA_RING_TYPE_TX); 8981173fca2SJan Medala if (rc) 8991173fca2SJan Medala return rc; 9001173fca2SJan Medala 9011173fca2SJan Medala if (adapter->rte_dev->data->dev_conf.rxmode.mq_mode & 9021173fca2SJan Medala ETH_MQ_RX_RSS_FLAG) { 9031173fca2SJan Medala rc = ena_rss_init_default(adapter); 9041173fca2SJan Medala if (rc) 9051173fca2SJan Medala return rc; 9061173fca2SJan Medala } 9071173fca2SJan Medala 9081173fca2SJan Medala ena_stats_restart(dev); 9091173fca2SJan Medala 9101173fca2SJan Medala adapter->state = ENA_ADAPTER_STATE_RUNNING; 9111173fca2SJan Medala 9121173fca2SJan Medala return 0; 9131173fca2SJan Medala } 9141173fca2SJan Medala 9151173fca2SJan Medala static int ena_queue_restart(struct ena_ring *ring) 9161173fca2SJan Medala { 9171173fca2SJan Medala int rc; 9181173fca2SJan Medala 9191173fca2SJan Medala ena_assert_msg(ring->configured == 1, 9201173fca2SJan Medala "Trying to restart unconfigured queue\n"); 9211173fca2SJan Medala 9221173fca2SJan Medala ring->next_to_clean = 0; 9231173fca2SJan Medala ring->next_to_use = 0; 9241173fca2SJan Medala 9251173fca2SJan Medala if (ring->type == ENA_RING_TYPE_TX) 9261173fca2SJan Medala return 0; 9271173fca2SJan Medala 9281173fca2SJan Medala rc = ena_populate_rx_queue(ring, ring->ring_size - 1); 9291173fca2SJan Medala if ((unsigned int)rc != ring->ring_size - 1) { 9301173fca2SJan Medala PMD_INIT_LOG(ERR, "Failed to populate rx ring !\n"); 9311173fca2SJan Medala return (-1); 9321173fca2SJan Medala } 9331173fca2SJan Medala 9341173fca2SJan Medala return 0; 9351173fca2SJan Medala } 9361173fca2SJan Medala 9371173fca2SJan Medala static int ena_tx_queue_setup(struct rte_eth_dev *dev, 9381173fca2SJan Medala uint16_t queue_idx, 9391173fca2SJan Medala uint16_t nb_desc, 9401173fca2SJan Medala __rte_unused unsigned int socket_id, 9411173fca2SJan Medala __rte_unused const struct rte_eth_txconf *tx_conf) 9421173fca2SJan Medala { 9436dcee7cdSJan Medala struct ena_com_create_io_ctx ctx = 9446dcee7cdSJan Medala /* policy set to _HOST just to satisfy icc compiler */ 9456dcee7cdSJan Medala { ENA_ADMIN_PLACEMENT_POLICY_HOST, 9466dcee7cdSJan Medala ENA_COM_IO_QUEUE_DIRECTION_TX, 0, 0, 0, 0 }; 9471173fca2SJan Medala struct ena_ring *txq = NULL; 9481173fca2SJan Medala struct ena_adapter *adapter = 9491173fca2SJan Medala (struct ena_adapter *)(dev->data->dev_private); 9501173fca2SJan Medala unsigned int i; 9511173fca2SJan Medala int ena_qid; 9521173fca2SJan Medala int rc; 9531173fca2SJan Medala struct ena_com_dev *ena_dev = &adapter->ena_dev; 9541173fca2SJan Medala 9551173fca2SJan Medala txq = &adapter->tx_ring[queue_idx]; 9561173fca2SJan Medala 9571173fca2SJan Medala if (txq->configured) { 9581173fca2SJan Medala RTE_LOG(CRIT, PMD, 9591173fca2SJan Medala "API violation. Queue %d is already configured\n", 9601173fca2SJan Medala queue_idx); 9611173fca2SJan Medala return -1; 9621173fca2SJan Medala } 9631173fca2SJan Medala 9641173fca2SJan Medala if (nb_desc > adapter->tx_ring_size) { 9651173fca2SJan Medala RTE_LOG(ERR, PMD, 9661173fca2SJan Medala "Unsupported size of TX queue (max size: %d)\n", 9671173fca2SJan Medala adapter->tx_ring_size); 9681173fca2SJan Medala return -EINVAL; 9691173fca2SJan Medala } 9701173fca2SJan Medala 9711173fca2SJan Medala ena_qid = ENA_IO_TXQ_IDX(queue_idx); 9726dcee7cdSJan Medala 9736dcee7cdSJan Medala ctx.direction = ENA_COM_IO_QUEUE_DIRECTION_TX; 9746dcee7cdSJan Medala ctx.qid = ena_qid; 9756dcee7cdSJan Medala ctx.msix_vector = -1; /* admin interrupts not used */ 9766dcee7cdSJan Medala ctx.mem_queue_type = ena_dev->tx_mem_queue_type; 9776dcee7cdSJan Medala ctx.queue_size = adapter->tx_ring_size; 9783d3edc26SJan Medala ctx.numa_node = ena_cpu_to_node(queue_idx); 9796dcee7cdSJan Medala 9806dcee7cdSJan Medala rc = ena_com_create_io_queue(ena_dev, &ctx); 9811173fca2SJan Medala if (rc) { 9821173fca2SJan Medala RTE_LOG(ERR, PMD, 9831173fca2SJan Medala "failed to create io TX queue #%d (qid:%d) rc: %d\n", 9841173fca2SJan Medala queue_idx, ena_qid, rc); 9851173fca2SJan Medala } 9861173fca2SJan Medala txq->ena_com_io_cq = &ena_dev->io_cq_queues[ena_qid]; 9871173fca2SJan Medala txq->ena_com_io_sq = &ena_dev->io_sq_queues[ena_qid]; 9881173fca2SJan Medala 9896dcee7cdSJan Medala rc = ena_com_get_io_handlers(ena_dev, ena_qid, 9906dcee7cdSJan Medala &txq->ena_com_io_sq, 9916dcee7cdSJan Medala &txq->ena_com_io_cq); 9926dcee7cdSJan Medala if (rc) { 9936dcee7cdSJan Medala RTE_LOG(ERR, PMD, 9946dcee7cdSJan Medala "Failed to get TX queue handlers. TX queue num %d rc: %d\n", 9956dcee7cdSJan Medala queue_idx, rc); 9966dcee7cdSJan Medala ena_com_destroy_io_queue(ena_dev, ena_qid); 9976dcee7cdSJan Medala goto err; 9986dcee7cdSJan Medala } 9996dcee7cdSJan Medala 10001173fca2SJan Medala txq->port_id = dev->data->port_id; 10011173fca2SJan Medala txq->next_to_clean = 0; 10021173fca2SJan Medala txq->next_to_use = 0; 10031173fca2SJan Medala txq->ring_size = nb_desc; 10041173fca2SJan Medala 10051173fca2SJan Medala txq->tx_buffer_info = rte_zmalloc("txq->tx_buffer_info", 10061173fca2SJan Medala sizeof(struct ena_tx_buffer) * 10071173fca2SJan Medala txq->ring_size, 10081173fca2SJan Medala RTE_CACHE_LINE_SIZE); 10091173fca2SJan Medala if (!txq->tx_buffer_info) { 10101173fca2SJan Medala RTE_LOG(ERR, PMD, "failed to alloc mem for tx buffer info\n"); 10111173fca2SJan Medala return -ENOMEM; 10121173fca2SJan Medala } 10131173fca2SJan Medala 10141173fca2SJan Medala txq->empty_tx_reqs = rte_zmalloc("txq->empty_tx_reqs", 10151173fca2SJan Medala sizeof(u16) * txq->ring_size, 10161173fca2SJan Medala RTE_CACHE_LINE_SIZE); 10171173fca2SJan Medala if (!txq->empty_tx_reqs) { 10181173fca2SJan Medala RTE_LOG(ERR, PMD, "failed to alloc mem for tx reqs\n"); 10191173fca2SJan Medala rte_free(txq->tx_buffer_info); 10201173fca2SJan Medala return -ENOMEM; 10211173fca2SJan Medala } 10221173fca2SJan Medala for (i = 0; i < txq->ring_size; i++) 10231173fca2SJan Medala txq->empty_tx_reqs[i] = i; 10241173fca2SJan Medala 10251173fca2SJan Medala /* Store pointer to this queue in upper layer */ 10261173fca2SJan Medala txq->configured = 1; 10271173fca2SJan Medala dev->data->tx_queues[queue_idx] = txq; 10286dcee7cdSJan Medala err: 10291173fca2SJan Medala return rc; 10301173fca2SJan Medala } 10311173fca2SJan Medala 10321173fca2SJan Medala static int ena_rx_queue_setup(struct rte_eth_dev *dev, 10331173fca2SJan Medala uint16_t queue_idx, 10341173fca2SJan Medala uint16_t nb_desc, 10351173fca2SJan Medala __rte_unused unsigned int socket_id, 10361173fca2SJan Medala __rte_unused const struct rte_eth_rxconf *rx_conf, 10371173fca2SJan Medala struct rte_mempool *mp) 10381173fca2SJan Medala { 10396dcee7cdSJan Medala struct ena_com_create_io_ctx ctx = 10406dcee7cdSJan Medala /* policy set to _HOST just to satisfy icc compiler */ 10416dcee7cdSJan Medala { ENA_ADMIN_PLACEMENT_POLICY_HOST, 10426dcee7cdSJan Medala ENA_COM_IO_QUEUE_DIRECTION_RX, 0, 0, 0, 0 }; 10431173fca2SJan Medala struct ena_adapter *adapter = 10441173fca2SJan Medala (struct ena_adapter *)(dev->data->dev_private); 10451173fca2SJan Medala struct ena_ring *rxq = NULL; 10461173fca2SJan Medala uint16_t ena_qid = 0; 10471173fca2SJan Medala int rc = 0; 10481173fca2SJan Medala struct ena_com_dev *ena_dev = &adapter->ena_dev; 10491173fca2SJan Medala 10501173fca2SJan Medala rxq = &adapter->rx_ring[queue_idx]; 10511173fca2SJan Medala if (rxq->configured) { 10521173fca2SJan Medala RTE_LOG(CRIT, PMD, 10531173fca2SJan Medala "API violation. Queue %d is already configured\n", 10541173fca2SJan Medala queue_idx); 10551173fca2SJan Medala return -1; 10561173fca2SJan Medala } 10571173fca2SJan Medala 10581173fca2SJan Medala if (nb_desc > adapter->rx_ring_size) { 10591173fca2SJan Medala RTE_LOG(ERR, PMD, 10601173fca2SJan Medala "Unsupported size of RX queue (max size: %d)\n", 10611173fca2SJan Medala adapter->rx_ring_size); 10621173fca2SJan Medala return -EINVAL; 10631173fca2SJan Medala } 10641173fca2SJan Medala 10651173fca2SJan Medala ena_qid = ENA_IO_RXQ_IDX(queue_idx); 10666dcee7cdSJan Medala 10676dcee7cdSJan Medala ctx.qid = ena_qid; 10686dcee7cdSJan Medala ctx.direction = ENA_COM_IO_QUEUE_DIRECTION_RX; 10696dcee7cdSJan Medala ctx.mem_queue_type = ENA_ADMIN_PLACEMENT_POLICY_HOST; 10706dcee7cdSJan Medala ctx.msix_vector = -1; /* admin interrupts not used */ 10716dcee7cdSJan Medala ctx.queue_size = adapter->rx_ring_size; 10723d3edc26SJan Medala ctx.numa_node = ena_cpu_to_node(queue_idx); 10736dcee7cdSJan Medala 10746dcee7cdSJan Medala rc = ena_com_create_io_queue(ena_dev, &ctx); 10751173fca2SJan Medala if (rc) 10761173fca2SJan Medala RTE_LOG(ERR, PMD, "failed to create io RX queue #%d rc: %d\n", 10771173fca2SJan Medala queue_idx, rc); 10781173fca2SJan Medala 10791173fca2SJan Medala rxq->ena_com_io_cq = &ena_dev->io_cq_queues[ena_qid]; 10801173fca2SJan Medala rxq->ena_com_io_sq = &ena_dev->io_sq_queues[ena_qid]; 10811173fca2SJan Medala 10826dcee7cdSJan Medala rc = ena_com_get_io_handlers(ena_dev, ena_qid, 10836dcee7cdSJan Medala &rxq->ena_com_io_sq, 10846dcee7cdSJan Medala &rxq->ena_com_io_cq); 10856dcee7cdSJan Medala if (rc) { 10866dcee7cdSJan Medala RTE_LOG(ERR, PMD, 10876dcee7cdSJan Medala "Failed to get RX queue handlers. RX queue num %d rc: %d\n", 10886dcee7cdSJan Medala queue_idx, rc); 10896dcee7cdSJan Medala ena_com_destroy_io_queue(ena_dev, ena_qid); 10906dcee7cdSJan Medala } 10916dcee7cdSJan Medala 10921173fca2SJan Medala rxq->port_id = dev->data->port_id; 10931173fca2SJan Medala rxq->next_to_clean = 0; 10941173fca2SJan Medala rxq->next_to_use = 0; 10951173fca2SJan Medala rxq->ring_size = nb_desc; 10961173fca2SJan Medala rxq->mb_pool = mp; 10971173fca2SJan Medala 10981173fca2SJan Medala rxq->rx_buffer_info = rte_zmalloc("rxq->buffer_info", 10991173fca2SJan Medala sizeof(struct rte_mbuf *) * nb_desc, 11001173fca2SJan Medala RTE_CACHE_LINE_SIZE); 11011173fca2SJan Medala if (!rxq->rx_buffer_info) { 11021173fca2SJan Medala RTE_LOG(ERR, PMD, "failed to alloc mem for rx buffer info\n"); 11031173fca2SJan Medala return -ENOMEM; 11041173fca2SJan Medala } 11051173fca2SJan Medala 11061173fca2SJan Medala /* Store pointer to this queue in upper layer */ 11071173fca2SJan Medala rxq->configured = 1; 11081173fca2SJan Medala dev->data->rx_queues[queue_idx] = rxq; 11091173fca2SJan Medala 11101173fca2SJan Medala return rc; 11111173fca2SJan Medala } 11121173fca2SJan Medala 11131173fca2SJan Medala static int ena_populate_rx_queue(struct ena_ring *rxq, unsigned int count) 11141173fca2SJan Medala { 11151173fca2SJan Medala unsigned int i; 11161173fca2SJan Medala int rc; 11171173fca2SJan Medala unsigned int ring_size = rxq->ring_size; 11181173fca2SJan Medala unsigned int ring_mask = ring_size - 1; 11191173fca2SJan Medala int next_to_use = rxq->next_to_use & ring_mask; 11201173fca2SJan Medala struct rte_mbuf **mbufs = &rxq->rx_buffer_info[0]; 11211173fca2SJan Medala 11221173fca2SJan Medala if (unlikely(!count)) 11231173fca2SJan Medala return 0; 11241173fca2SJan Medala 11251173fca2SJan Medala ena_assert_msg((((ENA_CIRC_COUNT(rxq->next_to_use, rxq->next_to_clean, 11261173fca2SJan Medala rxq->ring_size)) + 11271173fca2SJan Medala count) < rxq->ring_size), "bad ring state"); 11281173fca2SJan Medala 11291173fca2SJan Medala count = RTE_MIN(count, ring_size - next_to_use); 11301173fca2SJan Medala 11311173fca2SJan Medala /* get resources for incoming packets */ 11321173fca2SJan Medala rc = rte_mempool_get_bulk(rxq->mb_pool, 11331173fca2SJan Medala (void **)(&mbufs[next_to_use]), count); 11341173fca2SJan Medala if (unlikely(rc < 0)) { 11351173fca2SJan Medala rte_atomic64_inc(&rxq->adapter->drv_stats->rx_nombuf); 11361173fca2SJan Medala PMD_RX_LOG(DEBUG, "there are no enough free buffers"); 11371173fca2SJan Medala return 0; 11381173fca2SJan Medala } 11391173fca2SJan Medala 11401173fca2SJan Medala for (i = 0; i < count; i++) { 11411173fca2SJan Medala struct rte_mbuf *mbuf = mbufs[next_to_use]; 11421173fca2SJan Medala struct ena_com_buf ebuf; 11431173fca2SJan Medala 11441173fca2SJan Medala rte_prefetch0(mbufs[((next_to_use + 4) & ring_mask)]); 11451173fca2SJan Medala /* prepare physical address for DMA transaction */ 11461173fca2SJan Medala ebuf.paddr = mbuf->buf_physaddr + RTE_PKTMBUF_HEADROOM; 11471173fca2SJan Medala ebuf.len = mbuf->buf_len - RTE_PKTMBUF_HEADROOM; 11481173fca2SJan Medala /* pass resource to device */ 11491173fca2SJan Medala rc = ena_com_add_single_rx_desc(rxq->ena_com_io_sq, 11501173fca2SJan Medala &ebuf, next_to_use); 11511173fca2SJan Medala if (unlikely(rc)) { 11521173fca2SJan Medala RTE_LOG(WARNING, PMD, "failed adding rx desc\n"); 11531173fca2SJan Medala break; 11541173fca2SJan Medala } 11551173fca2SJan Medala next_to_use = ENA_RX_RING_IDX_NEXT(next_to_use, ring_size); 11561173fca2SJan Medala } 11571173fca2SJan Medala 1158*5e02e19eSJan Medala /* When we submitted free recources to device... */ 1159*5e02e19eSJan Medala if (i > 0) { 1160*5e02e19eSJan Medala /* ...let HW know that it can fill buffers with data */ 11611173fca2SJan Medala rte_wmb(); 11621173fca2SJan Medala ena_com_write_sq_doorbell(rxq->ena_com_io_sq); 11631173fca2SJan Medala 1164*5e02e19eSJan Medala rxq->next_to_use = next_to_use; 1165*5e02e19eSJan Medala } 1166*5e02e19eSJan Medala 11671173fca2SJan Medala return i; 11681173fca2SJan Medala } 11691173fca2SJan Medala 11701173fca2SJan Medala static int ena_device_init(struct ena_com_dev *ena_dev, 11711173fca2SJan Medala struct ena_com_dev_get_features_ctx *get_feat_ctx) 11721173fca2SJan Medala { 11731173fca2SJan Medala int rc; 1174c4144557SJan Medala bool readless_supported; 11751173fca2SJan Medala 11761173fca2SJan Medala /* Initialize mmio registers */ 11771173fca2SJan Medala rc = ena_com_mmio_reg_read_request_init(ena_dev); 11781173fca2SJan Medala if (rc) { 11791173fca2SJan Medala RTE_LOG(ERR, PMD, "failed to init mmio read less\n"); 11801173fca2SJan Medala return rc; 11811173fca2SJan Medala } 11821173fca2SJan Medala 1183c4144557SJan Medala /* The PCIe configuration space revision id indicate if mmio reg 1184c4144557SJan Medala * read is disabled. 1185c4144557SJan Medala */ 1186c4144557SJan Medala readless_supported = 1187c4144557SJan Medala !(((struct rte_pci_device *)ena_dev->dmadev)->id.class_id 1188c4144557SJan Medala & ENA_MMIO_DISABLE_REG_READ); 1189c4144557SJan Medala ena_com_set_mmio_read_mode(ena_dev, readless_supported); 1190c4144557SJan Medala 11911173fca2SJan Medala /* reset device */ 11921173fca2SJan Medala rc = ena_com_dev_reset(ena_dev); 11931173fca2SJan Medala if (rc) { 11941173fca2SJan Medala RTE_LOG(ERR, PMD, "cannot reset device\n"); 11951173fca2SJan Medala goto err_mmio_read_less; 11961173fca2SJan Medala } 11971173fca2SJan Medala 11981173fca2SJan Medala /* check FW version */ 11991173fca2SJan Medala rc = ena_com_validate_version(ena_dev); 12001173fca2SJan Medala if (rc) { 12011173fca2SJan Medala RTE_LOG(ERR, PMD, "device version is too low\n"); 12021173fca2SJan Medala goto err_mmio_read_less; 12031173fca2SJan Medala } 12041173fca2SJan Medala 12051173fca2SJan Medala ena_dev->dma_addr_bits = ena_com_get_dma_width(ena_dev); 12061173fca2SJan Medala 12071173fca2SJan Medala /* ENA device administration layer init */ 12081173fca2SJan Medala rc = ena_com_admin_init(ena_dev, NULL, true); 12091173fca2SJan Medala if (rc) { 12101173fca2SJan Medala RTE_LOG(ERR, PMD, 12111173fca2SJan Medala "cannot initialize ena admin queue with device\n"); 12121173fca2SJan Medala goto err_mmio_read_less; 12131173fca2SJan Medala } 12141173fca2SJan Medala 1215372c1af5SJan Medala ena_config_host_info(ena_dev); 1216372c1af5SJan Medala 12171173fca2SJan Medala /* To enable the msix interrupts the driver needs to know the number 12181173fca2SJan Medala * of queues. So the driver uses polling mode to retrieve this 12191173fca2SJan Medala * information. 12201173fca2SJan Medala */ 12211173fca2SJan Medala ena_com_set_admin_polling_mode(ena_dev, true); 12221173fca2SJan Medala 12231173fca2SJan Medala /* Get Device Attributes and features */ 12241173fca2SJan Medala rc = ena_com_get_dev_attr_feat(ena_dev, get_feat_ctx); 12251173fca2SJan Medala if (rc) { 12261173fca2SJan Medala RTE_LOG(ERR, PMD, 12271173fca2SJan Medala "cannot get attribute for ena device rc= %d\n", rc); 12281173fca2SJan Medala goto err_admin_init; 12291173fca2SJan Medala } 12301173fca2SJan Medala 12311173fca2SJan Medala return 0; 12321173fca2SJan Medala 12331173fca2SJan Medala err_admin_init: 12341173fca2SJan Medala ena_com_admin_destroy(ena_dev); 12351173fca2SJan Medala 12361173fca2SJan Medala err_mmio_read_less: 12371173fca2SJan Medala ena_com_mmio_reg_read_request_destroy(ena_dev); 12381173fca2SJan Medala 12391173fca2SJan Medala return rc; 12401173fca2SJan Medala } 12411173fca2SJan Medala 12421173fca2SJan Medala static int eth_ena_dev_init(struct rte_eth_dev *eth_dev) 12431173fca2SJan Medala { 12441173fca2SJan Medala struct rte_pci_device *pci_dev; 12451173fca2SJan Medala struct ena_adapter *adapter = 12461173fca2SJan Medala (struct ena_adapter *)(eth_dev->data->dev_private); 12471173fca2SJan Medala struct ena_com_dev *ena_dev = &adapter->ena_dev; 12481173fca2SJan Medala struct ena_com_dev_get_features_ctx get_feat_ctx; 12491173fca2SJan Medala int queue_size, rc; 12501173fca2SJan Medala 12511173fca2SJan Medala static int adapters_found; 12521173fca2SJan Medala 12531173fca2SJan Medala memset(adapter, 0, sizeof(struct ena_adapter)); 12541173fca2SJan Medala ena_dev = &adapter->ena_dev; 12551173fca2SJan Medala 12561173fca2SJan Medala eth_dev->dev_ops = &ena_dev_ops; 12571173fca2SJan Medala eth_dev->rx_pkt_burst = ð_ena_recv_pkts; 12581173fca2SJan Medala eth_dev->tx_pkt_burst = ð_ena_xmit_pkts; 12591173fca2SJan Medala adapter->rte_eth_dev_data = eth_dev->data; 12601173fca2SJan Medala adapter->rte_dev = eth_dev; 12611173fca2SJan Medala 12621173fca2SJan Medala if (rte_eal_process_type() != RTE_PROC_PRIMARY) 12631173fca2SJan Medala return 0; 12641173fca2SJan Medala 12651173fca2SJan Medala pci_dev = eth_dev->pci_dev; 12661173fca2SJan Medala adapter->pdev = pci_dev; 12671173fca2SJan Medala 12681173fca2SJan Medala PMD_INIT_LOG(INFO, "Initializing %x:%x:%x.%d\n", 12691173fca2SJan Medala pci_dev->addr.domain, 12701173fca2SJan Medala pci_dev->addr.bus, 12711173fca2SJan Medala pci_dev->addr.devid, 12721173fca2SJan Medala pci_dev->addr.function); 12731173fca2SJan Medala 12741173fca2SJan Medala adapter->regs = pci_dev->mem_resource[ENA_REGS_BAR].addr; 12751173fca2SJan Medala adapter->dev_mem_base = pci_dev->mem_resource[ENA_MEM_BAR].addr; 12761173fca2SJan Medala 12771173fca2SJan Medala /* Present ENA_MEM_BAR indicates available LLQ mode. 12781173fca2SJan Medala * Use corresponding policy 12791173fca2SJan Medala */ 12801173fca2SJan Medala if (adapter->dev_mem_base) 12811173fca2SJan Medala ena_dev->tx_mem_queue_type = ENA_ADMIN_PLACEMENT_POLICY_DEV; 12821173fca2SJan Medala else if (adapter->regs) 12831173fca2SJan Medala ena_dev->tx_mem_queue_type = ENA_ADMIN_PLACEMENT_POLICY_HOST; 12841173fca2SJan Medala else 12851173fca2SJan Medala PMD_INIT_LOG(CRIT, "Failed to access registers BAR(%d)\n", 12861173fca2SJan Medala ENA_REGS_BAR); 12871173fca2SJan Medala 12881173fca2SJan Medala ena_dev->reg_bar = adapter->regs; 12891173fca2SJan Medala ena_dev->dmadev = adapter->pdev; 12901173fca2SJan Medala 12911173fca2SJan Medala adapter->id_number = adapters_found; 12921173fca2SJan Medala 12931173fca2SJan Medala snprintf(adapter->name, ENA_NAME_MAX_LEN, "ena_%d", 12941173fca2SJan Medala adapter->id_number); 12951173fca2SJan Medala 12961173fca2SJan Medala /* device specific initialization routine */ 12971173fca2SJan Medala rc = ena_device_init(ena_dev, &get_feat_ctx); 12981173fca2SJan Medala if (rc) { 12991173fca2SJan Medala PMD_INIT_LOG(CRIT, "Failed to init ENA device\n"); 13001173fca2SJan Medala return -1; 13011173fca2SJan Medala } 13021173fca2SJan Medala 13031173fca2SJan Medala if (ena_dev->tx_mem_queue_type == ENA_ADMIN_PLACEMENT_POLICY_DEV) { 13041173fca2SJan Medala if (get_feat_ctx.max_queues.max_llq_num == 0) { 13051173fca2SJan Medala PMD_INIT_LOG(ERR, 13061173fca2SJan Medala "Trying to use LLQ but llq_num is 0.\n" 13071173fca2SJan Medala "Fall back into regular queues.\n"); 13081173fca2SJan Medala ena_dev->tx_mem_queue_type = 13091173fca2SJan Medala ENA_ADMIN_PLACEMENT_POLICY_HOST; 13101173fca2SJan Medala adapter->num_queues = 13111173fca2SJan Medala get_feat_ctx.max_queues.max_sq_num; 13121173fca2SJan Medala } else { 13131173fca2SJan Medala adapter->num_queues = 13141173fca2SJan Medala get_feat_ctx.max_queues.max_llq_num; 13151173fca2SJan Medala } 13161173fca2SJan Medala } else { 13171173fca2SJan Medala adapter->num_queues = get_feat_ctx.max_queues.max_sq_num; 13181173fca2SJan Medala } 13191173fca2SJan Medala 13201173fca2SJan Medala queue_size = ena_calc_queue_size(ena_dev, &get_feat_ctx); 13211173fca2SJan Medala if ((queue_size <= 0) || (adapter->num_queues <= 0)) 13221173fca2SJan Medala return -EFAULT; 13231173fca2SJan Medala 13241173fca2SJan Medala adapter->tx_ring_size = queue_size; 13251173fca2SJan Medala adapter->rx_ring_size = queue_size; 13261173fca2SJan Medala 13271173fca2SJan Medala /* prepare ring structures */ 13281173fca2SJan Medala ena_init_rings(adapter); 13291173fca2SJan Medala 1330372c1af5SJan Medala ena_config_debug_area(adapter); 1331372c1af5SJan Medala 13321173fca2SJan Medala /* Set max MTU for this device */ 13331173fca2SJan Medala adapter->max_mtu = get_feat_ctx.dev_attr.max_mtu; 13341173fca2SJan Medala 13351173fca2SJan Medala /* Copy MAC address and point DPDK to it */ 13361173fca2SJan Medala eth_dev->data->mac_addrs = (struct ether_addr *)adapter->mac_addr; 13371173fca2SJan Medala ether_addr_copy((struct ether_addr *)get_feat_ctx.dev_attr.mac_addr, 13381173fca2SJan Medala (struct ether_addr *)adapter->mac_addr); 13391173fca2SJan Medala 13401173fca2SJan Medala adapter->drv_stats = rte_zmalloc("adapter stats", 13411173fca2SJan Medala sizeof(*adapter->drv_stats), 13421173fca2SJan Medala RTE_CACHE_LINE_SIZE); 13431173fca2SJan Medala if (!adapter->drv_stats) { 13441173fca2SJan Medala RTE_LOG(ERR, PMD, "failed to alloc mem for adapter stats\n"); 13451173fca2SJan Medala return -ENOMEM; 13461173fca2SJan Medala } 13471173fca2SJan Medala 13481173fca2SJan Medala adapters_found++; 13491173fca2SJan Medala adapter->state = ENA_ADAPTER_STATE_INIT; 13501173fca2SJan Medala 13511173fca2SJan Medala return 0; 13521173fca2SJan Medala } 13531173fca2SJan Medala 13541173fca2SJan Medala static int ena_dev_configure(struct rte_eth_dev *dev) 13551173fca2SJan Medala { 13561173fca2SJan Medala struct ena_adapter *adapter = 13571173fca2SJan Medala (struct ena_adapter *)(dev->data->dev_private); 13581173fca2SJan Medala 13591173fca2SJan Medala if (!(adapter->state == ENA_ADAPTER_STATE_INIT || 13601173fca2SJan Medala adapter->state == ENA_ADAPTER_STATE_STOPPED)) { 13611173fca2SJan Medala PMD_INIT_LOG(ERR, "Illegal adapter state: %d\n", 13621173fca2SJan Medala adapter->state); 13631173fca2SJan Medala return -1; 13641173fca2SJan Medala } 13651173fca2SJan Medala 13661173fca2SJan Medala switch (adapter->state) { 13671173fca2SJan Medala case ENA_ADAPTER_STATE_INIT: 13681173fca2SJan Medala case ENA_ADAPTER_STATE_STOPPED: 13691173fca2SJan Medala adapter->state = ENA_ADAPTER_STATE_CONFIG; 13701173fca2SJan Medala break; 13711173fca2SJan Medala case ENA_ADAPTER_STATE_CONFIG: 13721173fca2SJan Medala RTE_LOG(WARNING, PMD, 13731173fca2SJan Medala "Ivalid driver state while trying to configure device\n"); 13741173fca2SJan Medala break; 13751173fca2SJan Medala default: 13761173fca2SJan Medala break; 13771173fca2SJan Medala } 13781173fca2SJan Medala 13791173fca2SJan Medala return 0; 13801173fca2SJan Medala } 13811173fca2SJan Medala 13821173fca2SJan Medala static void ena_init_rings(struct ena_adapter *adapter) 13831173fca2SJan Medala { 13841173fca2SJan Medala int i; 13851173fca2SJan Medala 13861173fca2SJan Medala for (i = 0; i < adapter->num_queues; i++) { 13871173fca2SJan Medala struct ena_ring *ring = &adapter->tx_ring[i]; 13881173fca2SJan Medala 13891173fca2SJan Medala ring->configured = 0; 13901173fca2SJan Medala ring->type = ENA_RING_TYPE_TX; 13911173fca2SJan Medala ring->adapter = adapter; 13921173fca2SJan Medala ring->id = i; 13931173fca2SJan Medala ring->tx_mem_queue_type = adapter->ena_dev.tx_mem_queue_type; 13941173fca2SJan Medala ring->tx_max_header_size = adapter->ena_dev.tx_max_header_size; 13951173fca2SJan Medala } 13961173fca2SJan Medala 13971173fca2SJan Medala for (i = 0; i < adapter->num_queues; i++) { 13981173fca2SJan Medala struct ena_ring *ring = &adapter->rx_ring[i]; 13991173fca2SJan Medala 14001173fca2SJan Medala ring->configured = 0; 14011173fca2SJan Medala ring->type = ENA_RING_TYPE_RX; 14021173fca2SJan Medala ring->adapter = adapter; 14031173fca2SJan Medala ring->id = i; 14041173fca2SJan Medala } 14051173fca2SJan Medala } 14061173fca2SJan Medala 14071173fca2SJan Medala static void ena_infos_get(struct rte_eth_dev *dev, 14081173fca2SJan Medala struct rte_eth_dev_info *dev_info) 14091173fca2SJan Medala { 14101173fca2SJan Medala struct ena_adapter *adapter; 14111173fca2SJan Medala struct ena_com_dev *ena_dev; 14121173fca2SJan Medala struct ena_com_dev_get_features_ctx feat; 14131173fca2SJan Medala uint32_t rx_feat = 0, tx_feat = 0; 14141173fca2SJan Medala int rc = 0; 14151173fca2SJan Medala 14161173fca2SJan Medala ena_assert_msg(dev->data != NULL, "Uninitialized device"); 14171173fca2SJan Medala ena_assert_msg(dev->data->dev_private != NULL, "Uninitialized device"); 14181173fca2SJan Medala adapter = (struct ena_adapter *)(dev->data->dev_private); 14191173fca2SJan Medala 14201173fca2SJan Medala ena_dev = &adapter->ena_dev; 14211173fca2SJan Medala ena_assert_msg(ena_dev != NULL, "Uninitialized device"); 14221173fca2SJan Medala 1423e274f573SMarc Sune dev_info->speed_capa = 1424e274f573SMarc Sune ETH_LINK_SPEED_1G | 1425e274f573SMarc Sune ETH_LINK_SPEED_2_5G | 1426e274f573SMarc Sune ETH_LINK_SPEED_5G | 1427e274f573SMarc Sune ETH_LINK_SPEED_10G | 1428e274f573SMarc Sune ETH_LINK_SPEED_25G | 1429e274f573SMarc Sune ETH_LINK_SPEED_40G | 1430b2feed01SThomas Monjalon ETH_LINK_SPEED_50G | 1431b2feed01SThomas Monjalon ETH_LINK_SPEED_100G; 1432e274f573SMarc Sune 14331173fca2SJan Medala /* Get supported features from HW */ 14341173fca2SJan Medala rc = ena_com_get_dev_attr_feat(ena_dev, &feat); 14351173fca2SJan Medala if (unlikely(rc)) { 14361173fca2SJan Medala RTE_LOG(ERR, PMD, 14371173fca2SJan Medala "Cannot get attribute for ena device rc= %d\n", rc); 14381173fca2SJan Medala return; 14391173fca2SJan Medala } 14401173fca2SJan Medala 14411173fca2SJan Medala /* Set Tx & Rx features available for device */ 14421173fca2SJan Medala if (feat.offload.tx & ENA_ADMIN_FEATURE_OFFLOAD_DESC_TSO_IPV4_MASK) 14431173fca2SJan Medala tx_feat |= DEV_TX_OFFLOAD_TCP_TSO; 14441173fca2SJan Medala 14451173fca2SJan Medala if (feat.offload.tx & 14461173fca2SJan Medala ENA_ADMIN_FEATURE_OFFLOAD_DESC_TX_L4_IPV4_CSUM_PART_MASK) 14471173fca2SJan Medala tx_feat |= DEV_TX_OFFLOAD_IPV4_CKSUM | 14481173fca2SJan Medala DEV_TX_OFFLOAD_UDP_CKSUM | 14491173fca2SJan Medala DEV_TX_OFFLOAD_TCP_CKSUM; 14501173fca2SJan Medala 14511173fca2SJan Medala if (feat.offload.tx & 14521173fca2SJan Medala ENA_ADMIN_FEATURE_OFFLOAD_DESC_RX_L4_IPV4_CSUM_MASK) 14531173fca2SJan Medala rx_feat |= DEV_RX_OFFLOAD_IPV4_CKSUM | 14541173fca2SJan Medala DEV_RX_OFFLOAD_UDP_CKSUM | 14551173fca2SJan Medala DEV_RX_OFFLOAD_TCP_CKSUM; 14561173fca2SJan Medala 14571173fca2SJan Medala /* Inform framework about available features */ 14581173fca2SJan Medala dev_info->rx_offload_capa = rx_feat; 14591173fca2SJan Medala dev_info->tx_offload_capa = tx_feat; 14601173fca2SJan Medala 14611173fca2SJan Medala dev_info->min_rx_bufsize = ENA_MIN_FRAME_LEN; 14621173fca2SJan Medala dev_info->max_rx_pktlen = adapter->max_mtu; 14631173fca2SJan Medala dev_info->max_mac_addrs = 1; 14641173fca2SJan Medala 14651173fca2SJan Medala dev_info->max_rx_queues = adapter->num_queues; 14661173fca2SJan Medala dev_info->max_tx_queues = adapter->num_queues; 14671173fca2SJan Medala dev_info->reta_size = ENA_RX_RSS_TABLE_SIZE; 14681173fca2SJan Medala } 14691173fca2SJan Medala 14701173fca2SJan Medala static uint16_t eth_ena_recv_pkts(void *rx_queue, struct rte_mbuf **rx_pkts, 14711173fca2SJan Medala uint16_t nb_pkts) 14721173fca2SJan Medala { 14731173fca2SJan Medala struct ena_ring *rx_ring = (struct ena_ring *)(rx_queue); 14741173fca2SJan Medala unsigned int ring_size = rx_ring->ring_size; 14751173fca2SJan Medala unsigned int ring_mask = ring_size - 1; 14761173fca2SJan Medala uint16_t next_to_clean = rx_ring->next_to_clean; 14771173fca2SJan Medala int desc_in_use = 0; 14781173fca2SJan Medala unsigned int recv_idx = 0; 14791173fca2SJan Medala struct rte_mbuf *mbuf = NULL; 14801173fca2SJan Medala struct rte_mbuf *mbuf_head = NULL; 14811173fca2SJan Medala struct rte_mbuf *mbuf_prev = NULL; 14821173fca2SJan Medala struct rte_mbuf **rx_buff_info = rx_ring->rx_buffer_info; 14831173fca2SJan Medala unsigned int completed; 14841173fca2SJan Medala 14851173fca2SJan Medala struct ena_com_rx_ctx ena_rx_ctx; 14861173fca2SJan Medala int rc = 0; 14871173fca2SJan Medala 14881173fca2SJan Medala /* Check adapter state */ 14891173fca2SJan Medala if (unlikely(rx_ring->adapter->state != ENA_ADAPTER_STATE_RUNNING)) { 14901173fca2SJan Medala RTE_LOG(ALERT, PMD, 14911173fca2SJan Medala "Trying to receive pkts while device is NOT running\n"); 14921173fca2SJan Medala return 0; 14931173fca2SJan Medala } 14941173fca2SJan Medala 14951173fca2SJan Medala desc_in_use = ENA_CIRC_COUNT(rx_ring->next_to_use, 14961173fca2SJan Medala next_to_clean, ring_size); 14971173fca2SJan Medala if (unlikely(nb_pkts > desc_in_use)) 14981173fca2SJan Medala nb_pkts = desc_in_use; 14991173fca2SJan Medala 15001173fca2SJan Medala for (completed = 0; completed < nb_pkts; completed++) { 15011173fca2SJan Medala int segments = 0; 15021173fca2SJan Medala 15031173fca2SJan Medala ena_rx_ctx.max_bufs = rx_ring->ring_size; 15041173fca2SJan Medala ena_rx_ctx.ena_bufs = rx_ring->ena_bufs; 15051173fca2SJan Medala ena_rx_ctx.descs = 0; 15061173fca2SJan Medala /* receive packet context */ 15071173fca2SJan Medala rc = ena_com_rx_pkt(rx_ring->ena_com_io_cq, 15081173fca2SJan Medala rx_ring->ena_com_io_sq, 15091173fca2SJan Medala &ena_rx_ctx); 15101173fca2SJan Medala if (unlikely(rc)) { 15111173fca2SJan Medala RTE_LOG(ERR, PMD, "ena_com_rx_pkt error %d\n", rc); 15121173fca2SJan Medala return 0; 15131173fca2SJan Medala } 15141173fca2SJan Medala 15151173fca2SJan Medala if (unlikely(ena_rx_ctx.descs == 0)) 15161173fca2SJan Medala break; 15171173fca2SJan Medala 15181173fca2SJan Medala while (segments < ena_rx_ctx.descs) { 15191173fca2SJan Medala mbuf = rx_buff_info[next_to_clean & ring_mask]; 15201173fca2SJan Medala mbuf->data_len = ena_rx_ctx.ena_bufs[segments].len; 15211173fca2SJan Medala mbuf->data_off = RTE_PKTMBUF_HEADROOM; 15221173fca2SJan Medala mbuf->refcnt = 1; 15231173fca2SJan Medala mbuf->next = NULL; 15241173fca2SJan Medala if (segments == 0) { 15251173fca2SJan Medala mbuf->nb_segs = ena_rx_ctx.descs; 15261173fca2SJan Medala mbuf->port = rx_ring->port_id; 15271173fca2SJan Medala mbuf->pkt_len = 0; 15281173fca2SJan Medala mbuf_head = mbuf; 15291173fca2SJan Medala } else { 15301173fca2SJan Medala /* for multi-segment pkts create mbuf chain */ 15311173fca2SJan Medala mbuf_prev->next = mbuf; 15321173fca2SJan Medala } 15331173fca2SJan Medala mbuf_head->pkt_len += mbuf->data_len; 15341173fca2SJan Medala 15351173fca2SJan Medala mbuf_prev = mbuf; 15361173fca2SJan Medala segments++; 15371173fca2SJan Medala next_to_clean = 15381173fca2SJan Medala ENA_RX_RING_IDX_NEXT(next_to_clean, ring_size); 15391173fca2SJan Medala } 15401173fca2SJan Medala 15411173fca2SJan Medala /* fill mbuf attributes if any */ 15421173fca2SJan Medala ena_rx_mbuf_prepare(mbuf_head, &ena_rx_ctx); 15431173fca2SJan Medala mbuf_head->hash.rss = (uint32_t)rx_ring->id; 15441173fca2SJan Medala 15451173fca2SJan Medala /* pass to DPDK application head mbuf */ 15461173fca2SJan Medala rx_pkts[recv_idx] = mbuf_head; 15471173fca2SJan Medala recv_idx++; 15481173fca2SJan Medala } 15491173fca2SJan Medala 15501173fca2SJan Medala /* Burst refill to save doorbells, memory barriers, const interval */ 15511173fca2SJan Medala if (ring_size - desc_in_use - 1 > ENA_RING_DESCS_RATIO(ring_size)) 15521173fca2SJan Medala ena_populate_rx_queue(rx_ring, ring_size - desc_in_use - 1); 15531173fca2SJan Medala 15541173fca2SJan Medala rx_ring->next_to_clean = next_to_clean & ring_mask; 15551173fca2SJan Medala 15561173fca2SJan Medala return recv_idx; 15571173fca2SJan Medala } 15581173fca2SJan Medala 15591173fca2SJan Medala static uint16_t eth_ena_xmit_pkts(void *tx_queue, struct rte_mbuf **tx_pkts, 15601173fca2SJan Medala uint16_t nb_pkts) 15611173fca2SJan Medala { 15621173fca2SJan Medala struct ena_ring *tx_ring = (struct ena_ring *)(tx_queue); 15631173fca2SJan Medala unsigned int next_to_use = tx_ring->next_to_use; 15641173fca2SJan Medala struct rte_mbuf *mbuf; 15651173fca2SJan Medala unsigned int ring_size = tx_ring->ring_size; 15661173fca2SJan Medala unsigned int ring_mask = ring_size - 1; 15671173fca2SJan Medala struct ena_com_tx_ctx ena_tx_ctx; 15681173fca2SJan Medala struct ena_tx_buffer *tx_info; 15691173fca2SJan Medala struct ena_com_buf *ebuf; 15701173fca2SJan Medala uint16_t rc, req_id, total_tx_descs = 0; 1571*5e02e19eSJan Medala uint16_t sent_idx = 0; 15721173fca2SJan Medala int nb_hw_desc; 15731173fca2SJan Medala 15741173fca2SJan Medala /* Check adapter state */ 15751173fca2SJan Medala if (unlikely(tx_ring->adapter->state != ENA_ADAPTER_STATE_RUNNING)) { 15761173fca2SJan Medala RTE_LOG(ALERT, PMD, 15771173fca2SJan Medala "Trying to xmit pkts while device is NOT running\n"); 15781173fca2SJan Medala return 0; 15791173fca2SJan Medala } 15801173fca2SJan Medala 15811173fca2SJan Medala for (sent_idx = 0; sent_idx < nb_pkts; sent_idx++) { 15821173fca2SJan Medala mbuf = tx_pkts[sent_idx]; 15831173fca2SJan Medala 15841173fca2SJan Medala req_id = tx_ring->empty_tx_reqs[next_to_use]; 15851173fca2SJan Medala tx_info = &tx_ring->tx_buffer_info[req_id]; 15861173fca2SJan Medala tx_info->mbuf = mbuf; 15871173fca2SJan Medala tx_info->num_of_bufs = 0; 15881173fca2SJan Medala ebuf = tx_info->bufs; 15891173fca2SJan Medala 15901173fca2SJan Medala /* Prepare TX context */ 15911173fca2SJan Medala memset(&ena_tx_ctx, 0x0, sizeof(struct ena_com_tx_ctx)); 15921173fca2SJan Medala memset(&ena_tx_ctx.ena_meta, 0x0, 15931173fca2SJan Medala sizeof(struct ena_com_tx_meta)); 15941173fca2SJan Medala ena_tx_ctx.ena_bufs = ebuf; 15951173fca2SJan Medala ena_tx_ctx.req_id = req_id; 15961173fca2SJan Medala if (tx_ring->tx_mem_queue_type == 15971173fca2SJan Medala ENA_ADMIN_PLACEMENT_POLICY_DEV) { 15981173fca2SJan Medala /* prepare the push buffer with 15991173fca2SJan Medala * virtual address of the data 16001173fca2SJan Medala */ 16011173fca2SJan Medala ena_tx_ctx.header_len = 16021173fca2SJan Medala RTE_MIN(mbuf->data_len, 16031173fca2SJan Medala tx_ring->tx_max_header_size); 16041173fca2SJan Medala ena_tx_ctx.push_header = 16051173fca2SJan Medala (void *)((char *)mbuf->buf_addr + 16061173fca2SJan Medala mbuf->data_off); 16071173fca2SJan Medala } /* there's no else as we take advantage of memset zeroing */ 16081173fca2SJan Medala 16091173fca2SJan Medala /* Set TX offloads flags, if applicable */ 16101173fca2SJan Medala ena_tx_mbuf_prepare(mbuf, &ena_tx_ctx); 16111173fca2SJan Medala 16121173fca2SJan Medala if (unlikely(mbuf->ol_flags & 16131173fca2SJan Medala (PKT_RX_L4_CKSUM_BAD | PKT_RX_IP_CKSUM_BAD))) 16141173fca2SJan Medala rte_atomic64_inc(&tx_ring->adapter->drv_stats->ierrors); 16151173fca2SJan Medala 16161173fca2SJan Medala rte_prefetch0(tx_pkts[(sent_idx + 4) & ring_mask]); 16171173fca2SJan Medala 16181173fca2SJan Medala /* Process first segment taking into 16191173fca2SJan Medala * consideration pushed header 16201173fca2SJan Medala */ 16211173fca2SJan Medala if (mbuf->data_len > ena_tx_ctx.header_len) { 16221173fca2SJan Medala ebuf->paddr = mbuf->buf_physaddr + 16231173fca2SJan Medala mbuf->data_off + 16241173fca2SJan Medala ena_tx_ctx.header_len; 16251173fca2SJan Medala ebuf->len = mbuf->data_len - ena_tx_ctx.header_len; 16261173fca2SJan Medala ebuf++; 16271173fca2SJan Medala tx_info->num_of_bufs++; 16281173fca2SJan Medala } 16291173fca2SJan Medala 16301173fca2SJan Medala while ((mbuf = mbuf->next) != NULL) { 16311173fca2SJan Medala ebuf->paddr = mbuf->buf_physaddr + mbuf->data_off; 16321173fca2SJan Medala ebuf->len = mbuf->data_len; 16331173fca2SJan Medala ebuf++; 16341173fca2SJan Medala tx_info->num_of_bufs++; 16351173fca2SJan Medala } 16361173fca2SJan Medala 16371173fca2SJan Medala ena_tx_ctx.num_bufs = tx_info->num_of_bufs; 16381173fca2SJan Medala 16391173fca2SJan Medala /* Write data to device */ 16401173fca2SJan Medala rc = ena_com_prepare_tx(tx_ring->ena_com_io_sq, 16411173fca2SJan Medala &ena_tx_ctx, &nb_hw_desc); 16421173fca2SJan Medala if (unlikely(rc)) 16431173fca2SJan Medala break; 16441173fca2SJan Medala 16451173fca2SJan Medala tx_info->tx_descs = nb_hw_desc; 16461173fca2SJan Medala 16471173fca2SJan Medala next_to_use = ENA_TX_RING_IDX_NEXT(next_to_use, ring_size); 16481173fca2SJan Medala } 16491173fca2SJan Medala 1650*5e02e19eSJan Medala /* If there are ready packets to be xmitted... */ 1651*5e02e19eSJan Medala if (sent_idx > 0) { 1652*5e02e19eSJan Medala /* ...let HW do its best :-) */ 16531173fca2SJan Medala rte_wmb(); 16541173fca2SJan Medala ena_com_write_sq_doorbell(tx_ring->ena_com_io_sq); 16551173fca2SJan Medala 1656*5e02e19eSJan Medala tx_ring->next_to_use = next_to_use; 1657*5e02e19eSJan Medala } 1658*5e02e19eSJan Medala 16591173fca2SJan Medala /* Clear complete packets */ 16601173fca2SJan Medala while (ena_com_tx_comp_req_id_get(tx_ring->ena_com_io_cq, &req_id) >= 0) { 16611173fca2SJan Medala /* Get Tx info & store how many descs were processed */ 16621173fca2SJan Medala tx_info = &tx_ring->tx_buffer_info[req_id]; 16631173fca2SJan Medala total_tx_descs += tx_info->tx_descs; 16641173fca2SJan Medala 16651173fca2SJan Medala /* Free whole mbuf chain */ 16661173fca2SJan Medala mbuf = tx_info->mbuf; 16671173fca2SJan Medala rte_pktmbuf_free(mbuf); 16681173fca2SJan Medala 16691173fca2SJan Medala /* Put back descriptor to the ring for reuse */ 16701173fca2SJan Medala tx_ring->empty_tx_reqs[tx_ring->next_to_clean] = req_id; 16711173fca2SJan Medala tx_ring->next_to_clean = 16721173fca2SJan Medala ENA_TX_RING_IDX_NEXT(tx_ring->next_to_clean, 16731173fca2SJan Medala tx_ring->ring_size); 16741173fca2SJan Medala 16751173fca2SJan Medala /* If too many descs to clean, leave it for another run */ 16761173fca2SJan Medala if (unlikely(total_tx_descs > ENA_RING_DESCS_RATIO(ring_size))) 16771173fca2SJan Medala break; 16781173fca2SJan Medala } 16791173fca2SJan Medala 1680*5e02e19eSJan Medala if (total_tx_descs > 0) { 16811173fca2SJan Medala /* acknowledge completion of sent packets */ 16821173fca2SJan Medala ena_com_comp_ack(tx_ring->ena_com_io_sq, total_tx_descs); 1683*5e02e19eSJan Medala } 1684*5e02e19eSJan Medala 16851173fca2SJan Medala return sent_idx; 16861173fca2SJan Medala } 16871173fca2SJan Medala 16881173fca2SJan Medala static struct eth_driver rte_ena_pmd = { 16891173fca2SJan Medala { 16901173fca2SJan Medala .name = "rte_ena_pmd", 16911173fca2SJan Medala .id_table = pci_id_ena_map, 16921173fca2SJan Medala .drv_flags = RTE_PCI_DRV_NEED_MAPPING, 16931173fca2SJan Medala }, 16941173fca2SJan Medala .eth_dev_init = eth_ena_dev_init, 16951173fca2SJan Medala .dev_private_size = sizeof(struct ena_adapter), 16961173fca2SJan Medala }; 16971173fca2SJan Medala 16981173fca2SJan Medala static int 16991173fca2SJan Medala rte_ena_pmd_init(const char *name __rte_unused, 17001173fca2SJan Medala const char *params __rte_unused) 17011173fca2SJan Medala { 17021173fca2SJan Medala rte_eth_driver_register(&rte_ena_pmd); 17031173fca2SJan Medala return 0; 17041173fca2SJan Medala }; 17051173fca2SJan Medala 17061173fca2SJan Medala struct rte_driver ena_pmd_drv = { 17071173fca2SJan Medala .type = PMD_PDEV, 17081173fca2SJan Medala .init = rte_ena_pmd_init, 17091173fca2SJan Medala }; 17101173fca2SJan Medala 1711cb6696d2SNeil Horman PMD_REGISTER_DRIVER(ena_pmd_drv, ena); 1712cb6696d2SNeil Horman DRIVER_REGISTER_PCI_TABLE(ena, pci_id_ena_map); 1713