11173fca2SJan Medala /*- 21173fca2SJan Medala * BSD LICENSE 31173fca2SJan Medala * 41173fca2SJan Medala * Copyright (c) 2015-2016 Amazon.com, Inc. or its affiliates. 51173fca2SJan Medala * All rights reserved. 61173fca2SJan Medala * 71173fca2SJan Medala * Redistribution and use in source and binary forms, with or without 81173fca2SJan Medala * modification, are permitted provided that the following conditions 91173fca2SJan Medala * are met: 101173fca2SJan Medala * 111173fca2SJan Medala * * Redistributions of source code must retain the above copyright 121173fca2SJan Medala * notice, this list of conditions and the following disclaimer. 131173fca2SJan Medala * * Redistributions in binary form must reproduce the above copyright 141173fca2SJan Medala * notice, this list of conditions and the following disclaimer in 151173fca2SJan Medala * the documentation and/or other materials provided with the 161173fca2SJan Medala * distribution. 171173fca2SJan Medala * * Neither the name of copyright holder nor the names of its 181173fca2SJan Medala * contributors may be used to endorse or promote products derived 191173fca2SJan Medala * from this software without specific prior written permission. 201173fca2SJan Medala * 211173fca2SJan Medala * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 221173fca2SJan Medala * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 231173fca2SJan Medala * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 241173fca2SJan Medala * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 251173fca2SJan Medala * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 261173fca2SJan Medala * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 271173fca2SJan Medala * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 281173fca2SJan Medala * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 291173fca2SJan Medala * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 301173fca2SJan Medala * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 311173fca2SJan Medala * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 321173fca2SJan Medala */ 331173fca2SJan Medala 341173fca2SJan Medala #include <rte_ether.h> 35ffc905f3SFerruh Yigit #include <rte_ethdev_driver.h> 36fdf91e0fSJan Blunck #include <rte_ethdev_pci.h> 371173fca2SJan Medala #include <rte_tcp.h> 381173fca2SJan Medala #include <rte_atomic.h> 391173fca2SJan Medala #include <rte_dev.h> 401173fca2SJan Medala #include <rte_errno.h> 41372c1af5SJan Medala #include <rte_version.h> 423d3edc26SJan Medala #include <rte_eal_memconfig.h> 43b3fc5a1aSKonstantin Ananyev #include <rte_net.h> 441173fca2SJan Medala 451173fca2SJan Medala #include "ena_ethdev.h" 461173fca2SJan Medala #include "ena_logs.h" 471173fca2SJan Medala #include "ena_platform.h" 481173fca2SJan Medala #include "ena_com.h" 491173fca2SJan Medala #include "ena_eth_com.h" 501173fca2SJan Medala 511173fca2SJan Medala #include <ena_common_defs.h> 521173fca2SJan Medala #include <ena_regs_defs.h> 531173fca2SJan Medala #include <ena_admin_defs.h> 541173fca2SJan Medala #include <ena_eth_io_defs.h> 551173fca2SJan Medala 56372c1af5SJan Medala #define DRV_MODULE_VER_MAJOR 1 57372c1af5SJan Medala #define DRV_MODULE_VER_MINOR 0 58372c1af5SJan Medala #define DRV_MODULE_VER_SUBMINOR 0 59372c1af5SJan Medala 601173fca2SJan Medala #define ENA_IO_TXQ_IDX(q) (2 * (q)) 611173fca2SJan Medala #define ENA_IO_RXQ_IDX(q) (2 * (q) + 1) 621173fca2SJan Medala /*reverse version of ENA_IO_RXQ_IDX*/ 631173fca2SJan Medala #define ENA_IO_RXQ_IDX_REV(q) ((q - 1) / 2) 641173fca2SJan Medala 651173fca2SJan Medala /* While processing submitted and completed descriptors (rx and tx path 661173fca2SJan Medala * respectively) in a loop it is desired to: 671173fca2SJan Medala * - perform batch submissions while populating sumbissmion queue 681173fca2SJan Medala * - avoid blocking transmission of other packets during cleanup phase 691173fca2SJan Medala * Hence the utilization ratio of 1/8 of a queue size. 701173fca2SJan Medala */ 711173fca2SJan Medala #define ENA_RING_DESCS_RATIO(ring_size) (ring_size / 8) 721173fca2SJan Medala 731173fca2SJan Medala #define __MERGE_64B_H_L(h, l) (((uint64_t)h << 32) | l) 741173fca2SJan Medala #define TEST_BIT(val, bit_shift) (val & (1UL << bit_shift)) 751173fca2SJan Medala 761173fca2SJan Medala #define GET_L4_HDR_LEN(mbuf) \ 771173fca2SJan Medala ((rte_pktmbuf_mtod_offset(mbuf, struct tcp_hdr *, \ 781173fca2SJan Medala mbuf->l3_len + mbuf->l2_len)->data_off) >> 4) 791173fca2SJan Medala 801173fca2SJan Medala #define ENA_RX_RSS_TABLE_LOG_SIZE 7 811173fca2SJan Medala #define ENA_RX_RSS_TABLE_SIZE (1 << ENA_RX_RSS_TABLE_LOG_SIZE) 821173fca2SJan Medala #define ENA_HASH_KEY_SIZE 40 83372c1af5SJan Medala #define ENA_ETH_SS_STATS 0xFF 84372c1af5SJan Medala #define ETH_GSTRING_LEN 32 85372c1af5SJan Medala 86372c1af5SJan Medala #define ARRAY_SIZE(x) (sizeof(x) / sizeof((x)[0])) 87372c1af5SJan Medala 88372c1af5SJan Medala enum ethtool_stringset { 89372c1af5SJan Medala ETH_SS_TEST = 0, 90372c1af5SJan Medala ETH_SS_STATS, 91372c1af5SJan Medala }; 92372c1af5SJan Medala 93372c1af5SJan Medala struct ena_stats { 94372c1af5SJan Medala char name[ETH_GSTRING_LEN]; 95372c1af5SJan Medala int stat_offset; 96372c1af5SJan Medala }; 97372c1af5SJan Medala 98372c1af5SJan Medala #define ENA_STAT_ENA_COM_ENTRY(stat) { \ 99372c1af5SJan Medala .name = #stat, \ 100372c1af5SJan Medala .stat_offset = offsetof(struct ena_com_stats_admin, stat) \ 101372c1af5SJan Medala } 102372c1af5SJan Medala 103372c1af5SJan Medala #define ENA_STAT_ENTRY(stat, stat_type) { \ 104372c1af5SJan Medala .name = #stat, \ 105372c1af5SJan Medala .stat_offset = offsetof(struct ena_stats_##stat_type, stat) \ 106372c1af5SJan Medala } 107372c1af5SJan Medala 108372c1af5SJan Medala #define ENA_STAT_RX_ENTRY(stat) \ 109372c1af5SJan Medala ENA_STAT_ENTRY(stat, rx) 110372c1af5SJan Medala 111372c1af5SJan Medala #define ENA_STAT_TX_ENTRY(stat) \ 112372c1af5SJan Medala ENA_STAT_ENTRY(stat, tx) 113372c1af5SJan Medala 114372c1af5SJan Medala #define ENA_STAT_GLOBAL_ENTRY(stat) \ 115372c1af5SJan Medala ENA_STAT_ENTRY(stat, dev) 116372c1af5SJan Medala 117372c1af5SJan Medala static const struct ena_stats ena_stats_global_strings[] = { 118372c1af5SJan Medala ENA_STAT_GLOBAL_ENTRY(tx_timeout), 119372c1af5SJan Medala ENA_STAT_GLOBAL_ENTRY(io_suspend), 120372c1af5SJan Medala ENA_STAT_GLOBAL_ENTRY(io_resume), 121372c1af5SJan Medala ENA_STAT_GLOBAL_ENTRY(wd_expired), 122372c1af5SJan Medala ENA_STAT_GLOBAL_ENTRY(interface_up), 123372c1af5SJan Medala ENA_STAT_GLOBAL_ENTRY(interface_down), 124372c1af5SJan Medala ENA_STAT_GLOBAL_ENTRY(admin_q_pause), 125372c1af5SJan Medala }; 126372c1af5SJan Medala 127372c1af5SJan Medala static const struct ena_stats ena_stats_tx_strings[] = { 128372c1af5SJan Medala ENA_STAT_TX_ENTRY(cnt), 129372c1af5SJan Medala ENA_STAT_TX_ENTRY(bytes), 130372c1af5SJan Medala ENA_STAT_TX_ENTRY(queue_stop), 131372c1af5SJan Medala ENA_STAT_TX_ENTRY(queue_wakeup), 132372c1af5SJan Medala ENA_STAT_TX_ENTRY(dma_mapping_err), 133372c1af5SJan Medala ENA_STAT_TX_ENTRY(linearize), 134372c1af5SJan Medala ENA_STAT_TX_ENTRY(linearize_failed), 135372c1af5SJan Medala ENA_STAT_TX_ENTRY(tx_poll), 136372c1af5SJan Medala ENA_STAT_TX_ENTRY(doorbells), 137372c1af5SJan Medala ENA_STAT_TX_ENTRY(prepare_ctx_err), 138372c1af5SJan Medala ENA_STAT_TX_ENTRY(missing_tx_comp), 139372c1af5SJan Medala ENA_STAT_TX_ENTRY(bad_req_id), 140372c1af5SJan Medala }; 141372c1af5SJan Medala 142372c1af5SJan Medala static const struct ena_stats ena_stats_rx_strings[] = { 143372c1af5SJan Medala ENA_STAT_RX_ENTRY(cnt), 144372c1af5SJan Medala ENA_STAT_RX_ENTRY(bytes), 145372c1af5SJan Medala ENA_STAT_RX_ENTRY(refil_partial), 146372c1af5SJan Medala ENA_STAT_RX_ENTRY(bad_csum), 147372c1af5SJan Medala ENA_STAT_RX_ENTRY(page_alloc_fail), 148372c1af5SJan Medala ENA_STAT_RX_ENTRY(skb_alloc_fail), 149372c1af5SJan Medala ENA_STAT_RX_ENTRY(dma_mapping_err), 150372c1af5SJan Medala ENA_STAT_RX_ENTRY(bad_desc_num), 151372c1af5SJan Medala ENA_STAT_RX_ENTRY(small_copy_len_pkt), 152372c1af5SJan Medala }; 153372c1af5SJan Medala 154372c1af5SJan Medala static const struct ena_stats ena_stats_ena_com_strings[] = { 155372c1af5SJan Medala ENA_STAT_ENA_COM_ENTRY(aborted_cmd), 156372c1af5SJan Medala ENA_STAT_ENA_COM_ENTRY(submitted_cmd), 157372c1af5SJan Medala ENA_STAT_ENA_COM_ENTRY(completed_cmd), 158372c1af5SJan Medala ENA_STAT_ENA_COM_ENTRY(out_of_space), 159372c1af5SJan Medala ENA_STAT_ENA_COM_ENTRY(no_completion), 160372c1af5SJan Medala }; 161372c1af5SJan Medala 162372c1af5SJan Medala #define ENA_STATS_ARRAY_GLOBAL ARRAY_SIZE(ena_stats_global_strings) 163372c1af5SJan Medala #define ENA_STATS_ARRAY_TX ARRAY_SIZE(ena_stats_tx_strings) 164372c1af5SJan Medala #define ENA_STATS_ARRAY_RX ARRAY_SIZE(ena_stats_rx_strings) 165372c1af5SJan Medala #define ENA_STATS_ARRAY_ENA_COM ARRAY_SIZE(ena_stats_ena_com_strings) 1661173fca2SJan Medala 16756b8b9b7SRafal Kozik #define QUEUE_OFFLOADS (DEV_TX_OFFLOAD_TCP_CKSUM |\ 16856b8b9b7SRafal Kozik DEV_TX_OFFLOAD_UDP_CKSUM |\ 16956b8b9b7SRafal Kozik DEV_TX_OFFLOAD_IPV4_CKSUM |\ 17056b8b9b7SRafal Kozik DEV_TX_OFFLOAD_TCP_TSO) 17156b8b9b7SRafal Kozik #define MBUF_OFFLOADS (PKT_TX_L4_MASK |\ 17256b8b9b7SRafal Kozik PKT_TX_IP_CKSUM |\ 17356b8b9b7SRafal Kozik PKT_TX_TCP_SEG) 17456b8b9b7SRafal Kozik 1751173fca2SJan Medala /** Vendor ID used by Amazon devices */ 1761173fca2SJan Medala #define PCI_VENDOR_ID_AMAZON 0x1D0F 1771173fca2SJan Medala /** Amazon devices */ 1781173fca2SJan Medala #define PCI_DEVICE_ID_ENA_VF 0xEC20 1791173fca2SJan Medala #define PCI_DEVICE_ID_ENA_LLQ_VF 0xEC21 1801173fca2SJan Medala 181b3fc5a1aSKonstantin Ananyev #define ENA_TX_OFFLOAD_MASK (\ 182b3fc5a1aSKonstantin Ananyev PKT_TX_L4_MASK | \ 183b3fc5a1aSKonstantin Ananyev PKT_TX_IP_CKSUM | \ 184b3fc5a1aSKonstantin Ananyev PKT_TX_TCP_SEG) 185b3fc5a1aSKonstantin Ananyev 186b3fc5a1aSKonstantin Ananyev #define ENA_TX_OFFLOAD_NOTSUP_MASK \ 187b3fc5a1aSKonstantin Ananyev (PKT_TX_OFFLOAD_MASK ^ ENA_TX_OFFLOAD_MASK) 188b3fc5a1aSKonstantin Ananyev 1898bc0acaeSStephen Hemminger int ena_logtype_init; 1908bc0acaeSStephen Hemminger int ena_logtype_driver; 1918bc0acaeSStephen Hemminger 19228a1fd4fSFerruh Yigit static const struct rte_pci_id pci_id_ena_map[] = { 193cb990571SDavid Marchand { RTE_PCI_DEVICE(PCI_VENDOR_ID_AMAZON, PCI_DEVICE_ID_ENA_VF) }, 194cb990571SDavid Marchand { RTE_PCI_DEVICE(PCI_VENDOR_ID_AMAZON, PCI_DEVICE_ID_ENA_LLQ_VF) }, 1951173fca2SJan Medala { .device_id = 0 }, 1961173fca2SJan Medala }; 1971173fca2SJan Medala 1981173fca2SJan Medala static int ena_device_init(struct ena_com_dev *ena_dev, 1991173fca2SJan Medala struct ena_com_dev_get_features_ctx *get_feat_ctx); 2001173fca2SJan Medala static int ena_dev_configure(struct rte_eth_dev *dev); 2011173fca2SJan Medala static uint16_t eth_ena_xmit_pkts(void *tx_queue, struct rte_mbuf **tx_pkts, 2021173fca2SJan Medala uint16_t nb_pkts); 203b3fc5a1aSKonstantin Ananyev static uint16_t eth_ena_prep_pkts(void *tx_queue, struct rte_mbuf **tx_pkts, 204b3fc5a1aSKonstantin Ananyev uint16_t nb_pkts); 2051173fca2SJan Medala static int ena_tx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx, 2061173fca2SJan Medala uint16_t nb_desc, unsigned int socket_id, 2071173fca2SJan Medala const struct rte_eth_txconf *tx_conf); 2081173fca2SJan Medala static int ena_rx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx, 2091173fca2SJan Medala uint16_t nb_desc, unsigned int socket_id, 2101173fca2SJan Medala const struct rte_eth_rxconf *rx_conf, 2111173fca2SJan Medala struct rte_mempool *mp); 2121173fca2SJan Medala static uint16_t eth_ena_recv_pkts(void *rx_queue, 2131173fca2SJan Medala struct rte_mbuf **rx_pkts, uint16_t nb_pkts); 2141173fca2SJan Medala static int ena_populate_rx_queue(struct ena_ring *rxq, unsigned int count); 2151173fca2SJan Medala static void ena_init_rings(struct ena_adapter *adapter); 2161173fca2SJan Medala static int ena_mtu_set(struct rte_eth_dev *dev, uint16_t mtu); 2171173fca2SJan Medala static int ena_start(struct rte_eth_dev *dev); 2181173fca2SJan Medala static void ena_close(struct rte_eth_dev *dev); 219d5b0924bSMatan Azrad static int ena_stats_get(struct rte_eth_dev *dev, struct rte_eth_stats *stats); 2201173fca2SJan Medala static void ena_rx_queue_release_all(struct rte_eth_dev *dev); 2211173fca2SJan Medala static void ena_tx_queue_release_all(struct rte_eth_dev *dev); 2221173fca2SJan Medala static void ena_rx_queue_release(void *queue); 2231173fca2SJan Medala static void ena_tx_queue_release(void *queue); 2241173fca2SJan Medala static void ena_rx_queue_release_bufs(struct ena_ring *ring); 2251173fca2SJan Medala static void ena_tx_queue_release_bufs(struct ena_ring *ring); 2261173fca2SJan Medala static int ena_link_update(struct rte_eth_dev *dev, 227dd2c630aSFerruh Yigit int wait_to_complete); 2281173fca2SJan Medala static int ena_queue_restart(struct ena_ring *ring); 2291173fca2SJan Medala static int ena_queue_restart_all(struct rte_eth_dev *dev, 2301173fca2SJan Medala enum ena_ring_type ring_type); 2311173fca2SJan Medala static void ena_stats_restart(struct rte_eth_dev *dev); 232dd2c630aSFerruh Yigit static void ena_infos_get(struct rte_eth_dev *dev, 2331173fca2SJan Medala struct rte_eth_dev_info *dev_info); 2341173fca2SJan Medala static int ena_rss_reta_update(struct rte_eth_dev *dev, 2351173fca2SJan Medala struct rte_eth_rss_reta_entry64 *reta_conf, 2361173fca2SJan Medala uint16_t reta_size); 2371173fca2SJan Medala static int ena_rss_reta_query(struct rte_eth_dev *dev, 2381173fca2SJan Medala struct rte_eth_rss_reta_entry64 *reta_conf, 2391173fca2SJan Medala uint16_t reta_size); 240372c1af5SJan Medala static int ena_get_sset_count(struct rte_eth_dev *dev, int sset); 24156b8b9b7SRafal Kozik static bool ena_are_tx_queue_offloads_allowed(struct ena_adapter *adapter, 24256b8b9b7SRafal Kozik uint64_t offloads); 2437369f88fSRafal Kozik static bool ena_are_rx_queue_offloads_allowed(struct ena_adapter *adapter, 2447369f88fSRafal Kozik uint64_t offloads); 2451173fca2SJan Medala 246103ab18cSFerruh Yigit static const struct eth_dev_ops ena_dev_ops = { 2471173fca2SJan Medala .dev_configure = ena_dev_configure, 2481173fca2SJan Medala .dev_infos_get = ena_infos_get, 2491173fca2SJan Medala .rx_queue_setup = ena_rx_queue_setup, 2501173fca2SJan Medala .tx_queue_setup = ena_tx_queue_setup, 2511173fca2SJan Medala .dev_start = ena_start, 2521173fca2SJan Medala .link_update = ena_link_update, 2531173fca2SJan Medala .stats_get = ena_stats_get, 2541173fca2SJan Medala .mtu_set = ena_mtu_set, 2551173fca2SJan Medala .rx_queue_release = ena_rx_queue_release, 2561173fca2SJan Medala .tx_queue_release = ena_tx_queue_release, 2571173fca2SJan Medala .dev_close = ena_close, 2581173fca2SJan Medala .reta_update = ena_rss_reta_update, 2591173fca2SJan Medala .reta_query = ena_rss_reta_query, 2601173fca2SJan Medala }; 2611173fca2SJan Medala 2623d3edc26SJan Medala #define NUMA_NO_NODE SOCKET_ID_ANY 2633d3edc26SJan Medala 2643d3edc26SJan Medala static inline int ena_cpu_to_node(int cpu) 2653d3edc26SJan Medala { 2663d3edc26SJan Medala struct rte_config *config = rte_eal_get_configuration(); 2673d3edc26SJan Medala 2683d3edc26SJan Medala if (likely(cpu < RTE_MAX_MEMZONE)) 2693d3edc26SJan Medala return config->mem_config->memzone[cpu].socket_id; 2703d3edc26SJan Medala 2713d3edc26SJan Medala return NUMA_NO_NODE; 2723d3edc26SJan Medala } 2733d3edc26SJan Medala 2741173fca2SJan Medala static inline void ena_rx_mbuf_prepare(struct rte_mbuf *mbuf, 2751173fca2SJan Medala struct ena_com_rx_ctx *ena_rx_ctx) 2761173fca2SJan Medala { 2771173fca2SJan Medala uint64_t ol_flags = 0; 278fd617795SRafal Kozik uint32_t packet_type = 0; 2791173fca2SJan Medala 2801173fca2SJan Medala if (ena_rx_ctx->l4_proto == ENA_ETH_IO_L4_PROTO_TCP) 281fd617795SRafal Kozik packet_type |= RTE_PTYPE_L4_TCP; 2821173fca2SJan Medala else if (ena_rx_ctx->l4_proto == ENA_ETH_IO_L4_PROTO_UDP) 283fd617795SRafal Kozik packet_type |= RTE_PTYPE_L4_UDP; 2841173fca2SJan Medala 2851173fca2SJan Medala if (ena_rx_ctx->l3_proto == ENA_ETH_IO_L3_PROTO_IPV4) 286fd617795SRafal Kozik packet_type |= RTE_PTYPE_L3_IPV4; 2871173fca2SJan Medala else if (ena_rx_ctx->l3_proto == ENA_ETH_IO_L3_PROTO_IPV6) 288fd617795SRafal Kozik packet_type |= RTE_PTYPE_L3_IPV6; 2891173fca2SJan Medala 2901173fca2SJan Medala if (unlikely(ena_rx_ctx->l4_csum_err)) 2911173fca2SJan Medala ol_flags |= PKT_RX_L4_CKSUM_BAD; 2921173fca2SJan Medala if (unlikely(ena_rx_ctx->l3_csum_err)) 2931173fca2SJan Medala ol_flags |= PKT_RX_IP_CKSUM_BAD; 2941173fca2SJan Medala 2951173fca2SJan Medala mbuf->ol_flags = ol_flags; 296fd617795SRafal Kozik mbuf->packet_type = packet_type; 2971173fca2SJan Medala } 2981173fca2SJan Medala 2991173fca2SJan Medala static inline void ena_tx_mbuf_prepare(struct rte_mbuf *mbuf, 30056b8b9b7SRafal Kozik struct ena_com_tx_ctx *ena_tx_ctx, 30156b8b9b7SRafal Kozik uint64_t queue_offloads) 3021173fca2SJan Medala { 3031173fca2SJan Medala struct ena_com_tx_meta *ena_meta = &ena_tx_ctx->ena_meta; 3041173fca2SJan Medala 30556b8b9b7SRafal Kozik if ((mbuf->ol_flags & MBUF_OFFLOADS) && 30656b8b9b7SRafal Kozik (queue_offloads & QUEUE_OFFLOADS)) { 3071173fca2SJan Medala /* check if TSO is required */ 30856b8b9b7SRafal Kozik if ((mbuf->ol_flags & PKT_TX_TCP_SEG) && 30956b8b9b7SRafal Kozik (queue_offloads & DEV_TX_OFFLOAD_TCP_TSO)) { 3101173fca2SJan Medala ena_tx_ctx->tso_enable = true; 3111173fca2SJan Medala 3121173fca2SJan Medala ena_meta->l4_hdr_len = GET_L4_HDR_LEN(mbuf); 3131173fca2SJan Medala } 3141173fca2SJan Medala 3151173fca2SJan Medala /* check if L3 checksum is needed */ 31656b8b9b7SRafal Kozik if ((mbuf->ol_flags & PKT_TX_IP_CKSUM) && 31756b8b9b7SRafal Kozik (queue_offloads & DEV_TX_OFFLOAD_IPV4_CKSUM)) 3181173fca2SJan Medala ena_tx_ctx->l3_csum_enable = true; 3191173fca2SJan Medala 3201173fca2SJan Medala if (mbuf->ol_flags & PKT_TX_IPV6) { 3211173fca2SJan Medala ena_tx_ctx->l3_proto = ENA_ETH_IO_L3_PROTO_IPV6; 3221173fca2SJan Medala } else { 3231173fca2SJan Medala ena_tx_ctx->l3_proto = ENA_ETH_IO_L3_PROTO_IPV4; 3241173fca2SJan Medala 3251173fca2SJan Medala /* set don't fragment (DF) flag */ 3261173fca2SJan Medala if (mbuf->packet_type & 3271173fca2SJan Medala (RTE_PTYPE_L4_NONFRAG 3281173fca2SJan Medala | RTE_PTYPE_INNER_L4_NONFRAG)) 3291173fca2SJan Medala ena_tx_ctx->df = true; 3301173fca2SJan Medala } 3311173fca2SJan Medala 3321173fca2SJan Medala /* check if L4 checksum is needed */ 33356b8b9b7SRafal Kozik if ((mbuf->ol_flags & PKT_TX_TCP_CKSUM) && 33456b8b9b7SRafal Kozik (queue_offloads & DEV_TX_OFFLOAD_TCP_CKSUM)) { 3351173fca2SJan Medala ena_tx_ctx->l4_proto = ENA_ETH_IO_L4_PROTO_TCP; 3361173fca2SJan Medala ena_tx_ctx->l4_csum_enable = true; 33756b8b9b7SRafal Kozik } else if ((mbuf->ol_flags & PKT_TX_UDP_CKSUM) && 33856b8b9b7SRafal Kozik (queue_offloads & DEV_TX_OFFLOAD_UDP_CKSUM)) { 3391173fca2SJan Medala ena_tx_ctx->l4_proto = ENA_ETH_IO_L4_PROTO_UDP; 3401173fca2SJan Medala ena_tx_ctx->l4_csum_enable = true; 34156b8b9b7SRafal Kozik } else { 3421173fca2SJan Medala ena_tx_ctx->l4_proto = ENA_ETH_IO_L4_PROTO_UNKNOWN; 3431173fca2SJan Medala ena_tx_ctx->l4_csum_enable = false; 3441173fca2SJan Medala } 3451173fca2SJan Medala 3461173fca2SJan Medala ena_meta->mss = mbuf->tso_segsz; 3471173fca2SJan Medala ena_meta->l3_hdr_len = mbuf->l3_len; 3481173fca2SJan Medala ena_meta->l3_hdr_offset = mbuf->l2_len; 3491173fca2SJan Medala /* this param needed only for TSO */ 3501173fca2SJan Medala ena_meta->l3_outer_hdr_len = 0; 3511173fca2SJan Medala ena_meta->l3_outer_hdr_offset = 0; 3521173fca2SJan Medala 3531173fca2SJan Medala ena_tx_ctx->meta_valid = true; 3541173fca2SJan Medala } else { 3551173fca2SJan Medala ena_tx_ctx->meta_valid = false; 3561173fca2SJan Medala } 3571173fca2SJan Medala } 3581173fca2SJan Medala 359372c1af5SJan Medala static void ena_config_host_info(struct ena_com_dev *ena_dev) 360372c1af5SJan Medala { 361372c1af5SJan Medala struct ena_admin_host_info *host_info; 362372c1af5SJan Medala int rc; 363372c1af5SJan Medala 364372c1af5SJan Medala /* Allocate only the host info */ 365372c1af5SJan Medala rc = ena_com_allocate_host_info(ena_dev); 366372c1af5SJan Medala if (rc) { 367372c1af5SJan Medala RTE_LOG(ERR, PMD, "Cannot allocate host info\n"); 368372c1af5SJan Medala return; 369372c1af5SJan Medala } 370372c1af5SJan Medala 371372c1af5SJan Medala host_info = ena_dev->host_attr.host_info; 372372c1af5SJan Medala 373372c1af5SJan Medala host_info->os_type = ENA_ADMIN_OS_DPDK; 374372c1af5SJan Medala host_info->kernel_ver = RTE_VERSION; 375103bb1ccSJohn W. Linville snprintf((char *)host_info->kernel_ver_str, 376103bb1ccSJohn W. Linville sizeof(host_info->kernel_ver_str), 377103bb1ccSJohn W. Linville "%s", rte_version()); 378372c1af5SJan Medala host_info->os_dist = RTE_VERSION; 379103bb1ccSJohn W. Linville snprintf((char *)host_info->os_dist_str, 380103bb1ccSJohn W. Linville sizeof(host_info->os_dist_str), 381103bb1ccSJohn W. Linville "%s", rte_version()); 382372c1af5SJan Medala host_info->driver_version = 383372c1af5SJan Medala (DRV_MODULE_VER_MAJOR) | 384372c1af5SJan Medala (DRV_MODULE_VER_MINOR << ENA_ADMIN_HOST_INFO_MINOR_SHIFT) | 385c4144557SJan Medala (DRV_MODULE_VER_SUBMINOR << 386c4144557SJan Medala ENA_ADMIN_HOST_INFO_SUB_MINOR_SHIFT); 387372c1af5SJan Medala 388372c1af5SJan Medala rc = ena_com_set_host_attributes(ena_dev); 389372c1af5SJan Medala if (rc) { 390372c1af5SJan Medala RTE_LOG(ERR, PMD, "Cannot set host attributes\n"); 391201ff2e5SJakub Palider if (rc != -EPERM) 392372c1af5SJan Medala goto err; 393372c1af5SJan Medala } 394372c1af5SJan Medala 395372c1af5SJan Medala return; 396372c1af5SJan Medala 397372c1af5SJan Medala err: 398372c1af5SJan Medala ena_com_delete_host_info(ena_dev); 399372c1af5SJan Medala } 400372c1af5SJan Medala 401372c1af5SJan Medala static int 402372c1af5SJan Medala ena_get_sset_count(struct rte_eth_dev *dev, int sset) 403372c1af5SJan Medala { 404372c1af5SJan Medala if (sset != ETH_SS_STATS) 405372c1af5SJan Medala return -EOPNOTSUPP; 406372c1af5SJan Medala 407372c1af5SJan Medala /* Workaround for clang: 408372c1af5SJan Medala * touch internal structures to prevent 409372c1af5SJan Medala * compiler error 410372c1af5SJan Medala */ 411372c1af5SJan Medala ENA_TOUCH(ena_stats_global_strings); 412372c1af5SJan Medala ENA_TOUCH(ena_stats_tx_strings); 413372c1af5SJan Medala ENA_TOUCH(ena_stats_rx_strings); 414372c1af5SJan Medala ENA_TOUCH(ena_stats_ena_com_strings); 415372c1af5SJan Medala 416372c1af5SJan Medala return dev->data->nb_tx_queues * 417372c1af5SJan Medala (ENA_STATS_ARRAY_TX + ENA_STATS_ARRAY_RX) + 418372c1af5SJan Medala ENA_STATS_ARRAY_GLOBAL + ENA_STATS_ARRAY_ENA_COM; 419372c1af5SJan Medala } 420372c1af5SJan Medala 421372c1af5SJan Medala static void ena_config_debug_area(struct ena_adapter *adapter) 422372c1af5SJan Medala { 423372c1af5SJan Medala u32 debug_area_size; 424372c1af5SJan Medala int rc, ss_count; 425372c1af5SJan Medala 426372c1af5SJan Medala ss_count = ena_get_sset_count(adapter->rte_dev, ETH_SS_STATS); 427372c1af5SJan Medala if (ss_count <= 0) { 428372c1af5SJan Medala RTE_LOG(ERR, PMD, "SS count is negative\n"); 429372c1af5SJan Medala return; 430372c1af5SJan Medala } 431372c1af5SJan Medala 432372c1af5SJan Medala /* allocate 32 bytes for each string and 64bit for the value */ 433372c1af5SJan Medala debug_area_size = ss_count * ETH_GSTRING_LEN + sizeof(u64) * ss_count; 434372c1af5SJan Medala 435372c1af5SJan Medala rc = ena_com_allocate_debug_area(&adapter->ena_dev, debug_area_size); 436372c1af5SJan Medala if (rc) { 437372c1af5SJan Medala RTE_LOG(ERR, PMD, "Cannot allocate debug area\n"); 438372c1af5SJan Medala return; 439372c1af5SJan Medala } 440372c1af5SJan Medala 441372c1af5SJan Medala rc = ena_com_set_host_attributes(&adapter->ena_dev); 442372c1af5SJan Medala if (rc) { 443372c1af5SJan Medala RTE_LOG(WARNING, PMD, "Cannot set host attributes\n"); 444201ff2e5SJakub Palider if (rc != -EPERM) 445372c1af5SJan Medala goto err; 446372c1af5SJan Medala } 447372c1af5SJan Medala 448372c1af5SJan Medala return; 449372c1af5SJan Medala err: 450372c1af5SJan Medala ena_com_delete_debug_area(&adapter->ena_dev); 451372c1af5SJan Medala } 452372c1af5SJan Medala 4531173fca2SJan Medala static void ena_close(struct rte_eth_dev *dev) 4541173fca2SJan Medala { 4551173fca2SJan Medala struct ena_adapter *adapter = 4561173fca2SJan Medala (struct ena_adapter *)(dev->data->dev_private); 4571173fca2SJan Medala 4581173fca2SJan Medala adapter->state = ENA_ADAPTER_STATE_STOPPED; 4591173fca2SJan Medala 4601173fca2SJan Medala ena_rx_queue_release_all(dev); 4611173fca2SJan Medala ena_tx_queue_release_all(dev); 4621173fca2SJan Medala } 4631173fca2SJan Medala 4641173fca2SJan Medala static int ena_rss_reta_update(struct rte_eth_dev *dev, 4651173fca2SJan Medala struct rte_eth_rss_reta_entry64 *reta_conf, 4661173fca2SJan Medala uint16_t reta_size) 4671173fca2SJan Medala { 4681173fca2SJan Medala struct ena_adapter *adapter = 4691173fca2SJan Medala (struct ena_adapter *)(dev->data->dev_private); 4701173fca2SJan Medala struct ena_com_dev *ena_dev = &adapter->ena_dev; 4711173fca2SJan Medala int ret, i; 4721173fca2SJan Medala u16 entry_value; 4731173fca2SJan Medala int conf_idx; 4741173fca2SJan Medala int idx; 4751173fca2SJan Medala 4761173fca2SJan Medala if ((reta_size == 0) || (reta_conf == NULL)) 4771173fca2SJan Medala return -EINVAL; 4781173fca2SJan Medala 4791173fca2SJan Medala if (reta_size > ENA_RX_RSS_TABLE_SIZE) { 4801173fca2SJan Medala RTE_LOG(WARNING, PMD, 4811173fca2SJan Medala "indirection table %d is bigger than supported (%d)\n", 4821173fca2SJan Medala reta_size, ENA_RX_RSS_TABLE_SIZE); 4831173fca2SJan Medala ret = -EINVAL; 4841173fca2SJan Medala goto err; 4851173fca2SJan Medala } 4861173fca2SJan Medala 4871173fca2SJan Medala for (i = 0 ; i < reta_size ; i++) { 4881173fca2SJan Medala /* each reta_conf is for 64 entries. 4891173fca2SJan Medala * to support 128 we use 2 conf of 64 4901173fca2SJan Medala */ 4911173fca2SJan Medala conf_idx = i / RTE_RETA_GROUP_SIZE; 4921173fca2SJan Medala idx = i % RTE_RETA_GROUP_SIZE; 4931173fca2SJan Medala if (TEST_BIT(reta_conf[conf_idx].mask, idx)) { 4941173fca2SJan Medala entry_value = 4951173fca2SJan Medala ENA_IO_RXQ_IDX(reta_conf[conf_idx].reta[idx]); 4961173fca2SJan Medala ret = ena_com_indirect_table_fill_entry(ena_dev, 4971173fca2SJan Medala i, 4981173fca2SJan Medala entry_value); 4991173fca2SJan Medala if (unlikely(ret && (ret != ENA_COM_PERMISSION))) { 5001173fca2SJan Medala RTE_LOG(ERR, PMD, 5011173fca2SJan Medala "Cannot fill indirect table\n"); 5021173fca2SJan Medala ret = -ENOTSUP; 5031173fca2SJan Medala goto err; 5041173fca2SJan Medala } 5051173fca2SJan Medala } 5061173fca2SJan Medala } 5071173fca2SJan Medala 5081173fca2SJan Medala ret = ena_com_indirect_table_set(ena_dev); 5091173fca2SJan Medala if (unlikely(ret && (ret != ENA_COM_PERMISSION))) { 5101173fca2SJan Medala RTE_LOG(ERR, PMD, "Cannot flush the indirect table\n"); 5111173fca2SJan Medala ret = -ENOTSUP; 5121173fca2SJan Medala goto err; 5131173fca2SJan Medala } 5141173fca2SJan Medala 5151173fca2SJan Medala RTE_LOG(DEBUG, PMD, "%s(): RSS configured %d entries for port %d\n", 5161173fca2SJan Medala __func__, reta_size, adapter->rte_dev->data->port_id); 5171173fca2SJan Medala err: 5181173fca2SJan Medala return ret; 5191173fca2SJan Medala } 5201173fca2SJan Medala 5211173fca2SJan Medala /* Query redirection table. */ 5221173fca2SJan Medala static int ena_rss_reta_query(struct rte_eth_dev *dev, 5231173fca2SJan Medala struct rte_eth_rss_reta_entry64 *reta_conf, 5241173fca2SJan Medala uint16_t reta_size) 5251173fca2SJan Medala { 5261173fca2SJan Medala struct ena_adapter *adapter = 5271173fca2SJan Medala (struct ena_adapter *)(dev->data->dev_private); 5281173fca2SJan Medala struct ena_com_dev *ena_dev = &adapter->ena_dev; 5291173fca2SJan Medala int ret; 5301173fca2SJan Medala int i; 5311173fca2SJan Medala u32 indirect_table[ENA_RX_RSS_TABLE_SIZE] = {0}; 5321173fca2SJan Medala int reta_conf_idx; 5331173fca2SJan Medala int reta_idx; 5341173fca2SJan Medala 5351173fca2SJan Medala if (reta_size == 0 || reta_conf == NULL || 5361173fca2SJan Medala (reta_size > RTE_RETA_GROUP_SIZE && ((reta_conf + 1) == NULL))) 5371173fca2SJan Medala return -EINVAL; 5381173fca2SJan Medala 5391173fca2SJan Medala ret = ena_com_indirect_table_get(ena_dev, indirect_table); 5401173fca2SJan Medala if (unlikely(ret && (ret != ENA_COM_PERMISSION))) { 5411173fca2SJan Medala RTE_LOG(ERR, PMD, "cannot get indirect table\n"); 5421173fca2SJan Medala ret = -ENOTSUP; 5431173fca2SJan Medala goto err; 5441173fca2SJan Medala } 5451173fca2SJan Medala 5461173fca2SJan Medala for (i = 0 ; i < reta_size ; i++) { 5471173fca2SJan Medala reta_conf_idx = i / RTE_RETA_GROUP_SIZE; 5481173fca2SJan Medala reta_idx = i % RTE_RETA_GROUP_SIZE; 5491173fca2SJan Medala if (TEST_BIT(reta_conf[reta_conf_idx].mask, reta_idx)) 5501173fca2SJan Medala reta_conf[reta_conf_idx].reta[reta_idx] = 5511173fca2SJan Medala ENA_IO_RXQ_IDX_REV(indirect_table[i]); 5521173fca2SJan Medala } 5531173fca2SJan Medala err: 5541173fca2SJan Medala return ret; 5551173fca2SJan Medala } 5561173fca2SJan Medala 5571173fca2SJan Medala static int ena_rss_init_default(struct ena_adapter *adapter) 5581173fca2SJan Medala { 5591173fca2SJan Medala struct ena_com_dev *ena_dev = &adapter->ena_dev; 5601173fca2SJan Medala uint16_t nb_rx_queues = adapter->rte_dev->data->nb_rx_queues; 5611173fca2SJan Medala int rc, i; 5621173fca2SJan Medala u32 val; 5631173fca2SJan Medala 5641173fca2SJan Medala rc = ena_com_rss_init(ena_dev, ENA_RX_RSS_TABLE_LOG_SIZE); 5651173fca2SJan Medala if (unlikely(rc)) { 5661173fca2SJan Medala RTE_LOG(ERR, PMD, "Cannot init indirect table\n"); 5671173fca2SJan Medala goto err_rss_init; 5681173fca2SJan Medala } 5691173fca2SJan Medala 5701173fca2SJan Medala for (i = 0; i < ENA_RX_RSS_TABLE_SIZE; i++) { 5711173fca2SJan Medala val = i % nb_rx_queues; 5721173fca2SJan Medala rc = ena_com_indirect_table_fill_entry(ena_dev, i, 5731173fca2SJan Medala ENA_IO_RXQ_IDX(val)); 5741173fca2SJan Medala if (unlikely(rc && (rc != ENA_COM_PERMISSION))) { 5751173fca2SJan Medala RTE_LOG(ERR, PMD, "Cannot fill indirect table\n"); 5761173fca2SJan Medala goto err_fill_indir; 5771173fca2SJan Medala } 5781173fca2SJan Medala } 5791173fca2SJan Medala 5801173fca2SJan Medala rc = ena_com_fill_hash_function(ena_dev, ENA_ADMIN_CRC32, NULL, 5811173fca2SJan Medala ENA_HASH_KEY_SIZE, 0xFFFFFFFF); 5821173fca2SJan Medala if (unlikely(rc && (rc != ENA_COM_PERMISSION))) { 5831173fca2SJan Medala RTE_LOG(INFO, PMD, "Cannot fill hash function\n"); 5841173fca2SJan Medala goto err_fill_indir; 5851173fca2SJan Medala } 5861173fca2SJan Medala 5871173fca2SJan Medala rc = ena_com_set_default_hash_ctrl(ena_dev); 5881173fca2SJan Medala if (unlikely(rc && (rc != ENA_COM_PERMISSION))) { 5891173fca2SJan Medala RTE_LOG(INFO, PMD, "Cannot fill hash control\n"); 5901173fca2SJan Medala goto err_fill_indir; 5911173fca2SJan Medala } 5921173fca2SJan Medala 5931173fca2SJan Medala rc = ena_com_indirect_table_set(ena_dev); 5941173fca2SJan Medala if (unlikely(rc && (rc != ENA_COM_PERMISSION))) { 5951173fca2SJan Medala RTE_LOG(ERR, PMD, "Cannot flush the indirect table\n"); 5961173fca2SJan Medala goto err_fill_indir; 5971173fca2SJan Medala } 5981173fca2SJan Medala RTE_LOG(DEBUG, PMD, "RSS configured for port %d\n", 5991173fca2SJan Medala adapter->rte_dev->data->port_id); 6001173fca2SJan Medala 6011173fca2SJan Medala return 0; 6021173fca2SJan Medala 6031173fca2SJan Medala err_fill_indir: 6041173fca2SJan Medala ena_com_rss_destroy(ena_dev); 6051173fca2SJan Medala err_rss_init: 6061173fca2SJan Medala 6071173fca2SJan Medala return rc; 6081173fca2SJan Medala } 6091173fca2SJan Medala 6101173fca2SJan Medala static void ena_rx_queue_release_all(struct rte_eth_dev *dev) 6111173fca2SJan Medala { 6121173fca2SJan Medala struct ena_ring **queues = (struct ena_ring **)dev->data->rx_queues; 6131173fca2SJan Medala int nb_queues = dev->data->nb_rx_queues; 6141173fca2SJan Medala int i; 6151173fca2SJan Medala 6161173fca2SJan Medala for (i = 0; i < nb_queues; i++) 6171173fca2SJan Medala ena_rx_queue_release(queues[i]); 6181173fca2SJan Medala } 6191173fca2SJan Medala 6201173fca2SJan Medala static void ena_tx_queue_release_all(struct rte_eth_dev *dev) 6211173fca2SJan Medala { 6221173fca2SJan Medala struct ena_ring **queues = (struct ena_ring **)dev->data->tx_queues; 6231173fca2SJan Medala int nb_queues = dev->data->nb_tx_queues; 6241173fca2SJan Medala int i; 6251173fca2SJan Medala 6261173fca2SJan Medala for (i = 0; i < nb_queues; i++) 6271173fca2SJan Medala ena_tx_queue_release(queues[i]); 6281173fca2SJan Medala } 6291173fca2SJan Medala 6301173fca2SJan Medala static void ena_rx_queue_release(void *queue) 6311173fca2SJan Medala { 6321173fca2SJan Medala struct ena_ring *ring = (struct ena_ring *)queue; 6331173fca2SJan Medala struct ena_adapter *adapter = ring->adapter; 6341173fca2SJan Medala int ena_qid; 6351173fca2SJan Medala 6361173fca2SJan Medala ena_assert_msg(ring->configured, 6371173fca2SJan Medala "API violation - releasing not configured queue"); 6381173fca2SJan Medala ena_assert_msg(ring->adapter->state != ENA_ADAPTER_STATE_RUNNING, 6391173fca2SJan Medala "API violation"); 6401173fca2SJan Medala 6411173fca2SJan Medala /* Destroy HW queue */ 6421173fca2SJan Medala ena_qid = ENA_IO_RXQ_IDX(ring->id); 6431173fca2SJan Medala ena_com_destroy_io_queue(&adapter->ena_dev, ena_qid); 6441173fca2SJan Medala 6451173fca2SJan Medala /* Free all bufs */ 6461173fca2SJan Medala ena_rx_queue_release_bufs(ring); 6471173fca2SJan Medala 6481173fca2SJan Medala /* Free ring resources */ 6491173fca2SJan Medala if (ring->rx_buffer_info) 6501173fca2SJan Medala rte_free(ring->rx_buffer_info); 6511173fca2SJan Medala ring->rx_buffer_info = NULL; 6521173fca2SJan Medala 6531173fca2SJan Medala ring->configured = 0; 6541173fca2SJan Medala 6551173fca2SJan Medala RTE_LOG(NOTICE, PMD, "RX Queue %d:%d released\n", 6561173fca2SJan Medala ring->port_id, ring->id); 6571173fca2SJan Medala } 6581173fca2SJan Medala 6591173fca2SJan Medala static void ena_tx_queue_release(void *queue) 6601173fca2SJan Medala { 6611173fca2SJan Medala struct ena_ring *ring = (struct ena_ring *)queue; 6621173fca2SJan Medala struct ena_adapter *adapter = ring->adapter; 6631173fca2SJan Medala int ena_qid; 6641173fca2SJan Medala 6651173fca2SJan Medala ena_assert_msg(ring->configured, 6661173fca2SJan Medala "API violation. Releasing not configured queue"); 6671173fca2SJan Medala ena_assert_msg(ring->adapter->state != ENA_ADAPTER_STATE_RUNNING, 6681173fca2SJan Medala "API violation"); 6691173fca2SJan Medala 6701173fca2SJan Medala /* Destroy HW queue */ 6711173fca2SJan Medala ena_qid = ENA_IO_TXQ_IDX(ring->id); 6721173fca2SJan Medala ena_com_destroy_io_queue(&adapter->ena_dev, ena_qid); 6731173fca2SJan Medala 6741173fca2SJan Medala /* Free all bufs */ 6751173fca2SJan Medala ena_tx_queue_release_bufs(ring); 6761173fca2SJan Medala 6771173fca2SJan Medala /* Free ring resources */ 6781173fca2SJan Medala if (ring->tx_buffer_info) 6791173fca2SJan Medala rte_free(ring->tx_buffer_info); 6801173fca2SJan Medala 6811173fca2SJan Medala if (ring->empty_tx_reqs) 6821173fca2SJan Medala rte_free(ring->empty_tx_reqs); 6831173fca2SJan Medala 6841173fca2SJan Medala ring->empty_tx_reqs = NULL; 6851173fca2SJan Medala ring->tx_buffer_info = NULL; 6861173fca2SJan Medala 6871173fca2SJan Medala ring->configured = 0; 6881173fca2SJan Medala 6891173fca2SJan Medala RTE_LOG(NOTICE, PMD, "TX Queue %d:%d released\n", 6901173fca2SJan Medala ring->port_id, ring->id); 6911173fca2SJan Medala } 6921173fca2SJan Medala 6931173fca2SJan Medala static void ena_rx_queue_release_bufs(struct ena_ring *ring) 6941173fca2SJan Medala { 6951173fca2SJan Medala unsigned int ring_mask = ring->ring_size - 1; 6961173fca2SJan Medala 6971173fca2SJan Medala while (ring->next_to_clean != ring->next_to_use) { 6981173fca2SJan Medala struct rte_mbuf *m = 6991173fca2SJan Medala ring->rx_buffer_info[ring->next_to_clean & ring_mask]; 7001173fca2SJan Medala 7011173fca2SJan Medala if (m) 7021f88c0a2SOlivier Matz rte_mbuf_raw_free(m); 7031173fca2SJan Medala 7041daff526SJakub Palider ring->next_to_clean++; 7051173fca2SJan Medala } 7061173fca2SJan Medala } 7071173fca2SJan Medala 7081173fca2SJan Medala static void ena_tx_queue_release_bufs(struct ena_ring *ring) 7091173fca2SJan Medala { 710207a514cSMichal Krawczyk unsigned int i; 7111173fca2SJan Medala 712207a514cSMichal Krawczyk for (i = 0; i < ring->ring_size; ++i) { 713207a514cSMichal Krawczyk struct ena_tx_buffer *tx_buf = &ring->tx_buffer_info[i]; 7141173fca2SJan Medala 7151173fca2SJan Medala if (tx_buf->mbuf) 7161173fca2SJan Medala rte_pktmbuf_free(tx_buf->mbuf); 7171173fca2SJan Medala 7181daff526SJakub Palider ring->next_to_clean++; 7191173fca2SJan Medala } 7201173fca2SJan Medala } 7211173fca2SJan Medala 7221173fca2SJan Medala static int ena_link_update(struct rte_eth_dev *dev, 7231173fca2SJan Medala __rte_unused int wait_to_complete) 7241173fca2SJan Medala { 7251173fca2SJan Medala struct rte_eth_link *link = &dev->data->dev_link; 7261173fca2SJan Medala 7271173fca2SJan Medala link->link_status = 1; 72839fd068aSMarc Sune link->link_speed = ETH_SPEED_NUM_10G; 7291173fca2SJan Medala link->link_duplex = ETH_LINK_FULL_DUPLEX; 7301173fca2SJan Medala 7311173fca2SJan Medala return 0; 7321173fca2SJan Medala } 7331173fca2SJan Medala 7341173fca2SJan Medala static int ena_queue_restart_all(struct rte_eth_dev *dev, 7351173fca2SJan Medala enum ena_ring_type ring_type) 7361173fca2SJan Medala { 7371173fca2SJan Medala struct ena_adapter *adapter = 7381173fca2SJan Medala (struct ena_adapter *)(dev->data->dev_private); 7391173fca2SJan Medala struct ena_ring *queues = NULL; 7401173fca2SJan Medala int i = 0; 7411173fca2SJan Medala int rc = 0; 7421173fca2SJan Medala 7431173fca2SJan Medala queues = (ring_type == ENA_RING_TYPE_RX) ? 7441173fca2SJan Medala adapter->rx_ring : adapter->tx_ring; 7451173fca2SJan Medala 7461173fca2SJan Medala for (i = 0; i < adapter->num_queues; i++) { 7471173fca2SJan Medala if (queues[i].configured) { 7481173fca2SJan Medala if (ring_type == ENA_RING_TYPE_RX) { 7491173fca2SJan Medala ena_assert_msg( 7501173fca2SJan Medala dev->data->rx_queues[i] == &queues[i], 7511173fca2SJan Medala "Inconsistent state of rx queues\n"); 7521173fca2SJan Medala } else { 7531173fca2SJan Medala ena_assert_msg( 7541173fca2SJan Medala dev->data->tx_queues[i] == &queues[i], 7551173fca2SJan Medala "Inconsistent state of tx queues\n"); 7561173fca2SJan Medala } 7571173fca2SJan Medala 7581173fca2SJan Medala rc = ena_queue_restart(&queues[i]); 7591173fca2SJan Medala 7601173fca2SJan Medala if (rc) { 7611173fca2SJan Medala PMD_INIT_LOG(ERR, 762f2462150SFerruh Yigit "failed to restart queue %d type(%d)", 7631173fca2SJan Medala i, ring_type); 7641173fca2SJan Medala return -1; 7651173fca2SJan Medala } 7661173fca2SJan Medala } 7671173fca2SJan Medala } 7681173fca2SJan Medala 7691173fca2SJan Medala return 0; 7701173fca2SJan Medala } 7711173fca2SJan Medala 7721173fca2SJan Medala static uint32_t ena_get_mtu_conf(struct ena_adapter *adapter) 7731173fca2SJan Medala { 7741173fca2SJan Medala uint32_t max_frame_len = adapter->max_mtu; 7751173fca2SJan Medala 7767369f88fSRafal Kozik if (adapter->rte_eth_dev_data->dev_conf.rxmode.offloads & 7777369f88fSRafal Kozik DEV_RX_OFFLOAD_JUMBO_FRAME) 7781173fca2SJan Medala max_frame_len = 7791173fca2SJan Medala adapter->rte_eth_dev_data->dev_conf.rxmode.max_rx_pkt_len; 7801173fca2SJan Medala 7811173fca2SJan Medala return max_frame_len; 7821173fca2SJan Medala } 7831173fca2SJan Medala 7841173fca2SJan Medala static int ena_check_valid_conf(struct ena_adapter *adapter) 7851173fca2SJan Medala { 7861173fca2SJan Medala uint32_t max_frame_len = ena_get_mtu_conf(adapter); 7871173fca2SJan Medala 7881173fca2SJan Medala if (max_frame_len > adapter->max_mtu) { 789f2462150SFerruh Yigit PMD_INIT_LOG(ERR, "Unsupported MTU of %d", max_frame_len); 7901173fca2SJan Medala return -1; 7911173fca2SJan Medala } 7921173fca2SJan Medala 7931173fca2SJan Medala return 0; 7941173fca2SJan Medala } 7951173fca2SJan Medala 7961173fca2SJan Medala static int 7971173fca2SJan Medala ena_calc_queue_size(struct ena_com_dev *ena_dev, 7981173fca2SJan Medala struct ena_com_dev_get_features_ctx *get_feat_ctx) 7991173fca2SJan Medala { 8001173fca2SJan Medala uint32_t queue_size = ENA_DEFAULT_RING_SIZE; 8011173fca2SJan Medala 8021173fca2SJan Medala queue_size = RTE_MIN(queue_size, 8031173fca2SJan Medala get_feat_ctx->max_queues.max_cq_depth); 8041173fca2SJan Medala queue_size = RTE_MIN(queue_size, 8051173fca2SJan Medala get_feat_ctx->max_queues.max_sq_depth); 8061173fca2SJan Medala 8071173fca2SJan Medala if (ena_dev->tx_mem_queue_type == ENA_ADMIN_PLACEMENT_POLICY_DEV) 8081173fca2SJan Medala queue_size = RTE_MIN(queue_size, 8091173fca2SJan Medala get_feat_ctx->max_queues.max_llq_depth); 8101173fca2SJan Medala 8111173fca2SJan Medala /* Round down to power of 2 */ 8121173fca2SJan Medala if (!rte_is_power_of_2(queue_size)) 8131173fca2SJan Medala queue_size = rte_align32pow2(queue_size >> 1); 8141173fca2SJan Medala 8151173fca2SJan Medala if (queue_size == 0) { 816f2462150SFerruh Yigit PMD_INIT_LOG(ERR, "Invalid queue size"); 8171173fca2SJan Medala return -EFAULT; 8181173fca2SJan Medala } 8191173fca2SJan Medala 8201173fca2SJan Medala return queue_size; 8211173fca2SJan Medala } 8221173fca2SJan Medala 8231173fca2SJan Medala static void ena_stats_restart(struct rte_eth_dev *dev) 8241173fca2SJan Medala { 8251173fca2SJan Medala struct ena_adapter *adapter = 8261173fca2SJan Medala (struct ena_adapter *)(dev->data->dev_private); 8271173fca2SJan Medala 8281173fca2SJan Medala rte_atomic64_init(&adapter->drv_stats->ierrors); 8291173fca2SJan Medala rte_atomic64_init(&adapter->drv_stats->oerrors); 8301173fca2SJan Medala rte_atomic64_init(&adapter->drv_stats->rx_nombuf); 8311173fca2SJan Medala } 8321173fca2SJan Medala 833d5b0924bSMatan Azrad static int ena_stats_get(struct rte_eth_dev *dev, 8341173fca2SJan Medala struct rte_eth_stats *stats) 8351173fca2SJan Medala { 8361173fca2SJan Medala struct ena_admin_basic_stats ena_stats; 8371173fca2SJan Medala struct ena_adapter *adapter = 8381173fca2SJan Medala (struct ena_adapter *)(dev->data->dev_private); 8391173fca2SJan Medala struct ena_com_dev *ena_dev = &adapter->ena_dev; 8401173fca2SJan Medala int rc; 8411173fca2SJan Medala 8421173fca2SJan Medala if (rte_eal_process_type() != RTE_PROC_PRIMARY) 843d5b0924bSMatan Azrad return -ENOTSUP; 8441173fca2SJan Medala 8451173fca2SJan Medala memset(&ena_stats, 0, sizeof(ena_stats)); 8461173fca2SJan Medala rc = ena_com_get_dev_basic_stats(ena_dev, &ena_stats); 8471173fca2SJan Medala if (unlikely(rc)) { 8481173fca2SJan Medala RTE_LOG(ERR, PMD, "Could not retrieve statistics from ENA"); 849d5b0924bSMatan Azrad return rc; 8501173fca2SJan Medala } 8511173fca2SJan Medala 8521173fca2SJan Medala /* Set of basic statistics from ENA */ 8531173fca2SJan Medala stats->ipackets = __MERGE_64B_H_L(ena_stats.rx_pkts_high, 8541173fca2SJan Medala ena_stats.rx_pkts_low); 8551173fca2SJan Medala stats->opackets = __MERGE_64B_H_L(ena_stats.tx_pkts_high, 8561173fca2SJan Medala ena_stats.tx_pkts_low); 8571173fca2SJan Medala stats->ibytes = __MERGE_64B_H_L(ena_stats.rx_bytes_high, 8581173fca2SJan Medala ena_stats.rx_bytes_low); 8591173fca2SJan Medala stats->obytes = __MERGE_64B_H_L(ena_stats.tx_bytes_high, 8601173fca2SJan Medala ena_stats.tx_bytes_low); 8611173fca2SJan Medala stats->imissed = __MERGE_64B_H_L(ena_stats.rx_drops_high, 8621173fca2SJan Medala ena_stats.rx_drops_low); 8631173fca2SJan Medala 8641173fca2SJan Medala /* Driver related stats */ 8651173fca2SJan Medala stats->ierrors = rte_atomic64_read(&adapter->drv_stats->ierrors); 8661173fca2SJan Medala stats->oerrors = rte_atomic64_read(&adapter->drv_stats->oerrors); 8671173fca2SJan Medala stats->rx_nombuf = rte_atomic64_read(&adapter->drv_stats->rx_nombuf); 868d5b0924bSMatan Azrad return 0; 8691173fca2SJan Medala } 8701173fca2SJan Medala 8711173fca2SJan Medala static int ena_mtu_set(struct rte_eth_dev *dev, uint16_t mtu) 8721173fca2SJan Medala { 8731173fca2SJan Medala struct ena_adapter *adapter; 8741173fca2SJan Medala struct ena_com_dev *ena_dev; 8751173fca2SJan Medala int rc = 0; 8761173fca2SJan Medala 8771173fca2SJan Medala ena_assert_msg(dev->data != NULL, "Uninitialized device"); 8781173fca2SJan Medala ena_assert_msg(dev->data->dev_private != NULL, "Uninitialized device"); 8791173fca2SJan Medala adapter = (struct ena_adapter *)(dev->data->dev_private); 8801173fca2SJan Medala 8811173fca2SJan Medala ena_dev = &adapter->ena_dev; 8821173fca2SJan Medala ena_assert_msg(ena_dev != NULL, "Uninitialized device"); 8831173fca2SJan Medala 8841173fca2SJan Medala if (mtu > ena_get_mtu_conf(adapter)) { 8851173fca2SJan Medala RTE_LOG(ERR, PMD, 8861173fca2SJan Medala "Given MTU (%d) exceeds maximum MTU supported (%d)\n", 8871173fca2SJan Medala mtu, ena_get_mtu_conf(adapter)); 8881173fca2SJan Medala rc = -EINVAL; 8891173fca2SJan Medala goto err; 8901173fca2SJan Medala } 8911173fca2SJan Medala 8921173fca2SJan Medala rc = ena_com_set_dev_mtu(ena_dev, mtu); 8931173fca2SJan Medala if (rc) 8941173fca2SJan Medala RTE_LOG(ERR, PMD, "Could not set MTU: %d\n", mtu); 8951173fca2SJan Medala else 8961173fca2SJan Medala RTE_LOG(NOTICE, PMD, "Set MTU: %d\n", mtu); 8971173fca2SJan Medala 8981173fca2SJan Medala err: 8991173fca2SJan Medala return rc; 9001173fca2SJan Medala } 9011173fca2SJan Medala 9021173fca2SJan Medala static int ena_start(struct rte_eth_dev *dev) 9031173fca2SJan Medala { 9041173fca2SJan Medala struct ena_adapter *adapter = 9051173fca2SJan Medala (struct ena_adapter *)(dev->data->dev_private); 9061173fca2SJan Medala int rc = 0; 9071173fca2SJan Medala 9081173fca2SJan Medala if (!(adapter->state == ENA_ADAPTER_STATE_CONFIG || 9091173fca2SJan Medala adapter->state == ENA_ADAPTER_STATE_STOPPED)) { 9101173fca2SJan Medala PMD_INIT_LOG(ERR, "API violation"); 9111173fca2SJan Medala return -1; 9121173fca2SJan Medala } 9131173fca2SJan Medala 9141173fca2SJan Medala rc = ena_check_valid_conf(adapter); 9151173fca2SJan Medala if (rc) 9161173fca2SJan Medala return rc; 9171173fca2SJan Medala 9181173fca2SJan Medala rc = ena_queue_restart_all(dev, ENA_RING_TYPE_RX); 9191173fca2SJan Medala if (rc) 9201173fca2SJan Medala return rc; 9211173fca2SJan Medala 9221173fca2SJan Medala rc = ena_queue_restart_all(dev, ENA_RING_TYPE_TX); 9231173fca2SJan Medala if (rc) 9241173fca2SJan Medala return rc; 9251173fca2SJan Medala 9261173fca2SJan Medala if (adapter->rte_dev->data->dev_conf.rxmode.mq_mode & 9271173fca2SJan Medala ETH_MQ_RX_RSS_FLAG) { 9281173fca2SJan Medala rc = ena_rss_init_default(adapter); 9291173fca2SJan Medala if (rc) 9301173fca2SJan Medala return rc; 9311173fca2SJan Medala } 9321173fca2SJan Medala 9331173fca2SJan Medala ena_stats_restart(dev); 9341173fca2SJan Medala 9351173fca2SJan Medala adapter->state = ENA_ADAPTER_STATE_RUNNING; 9361173fca2SJan Medala 9371173fca2SJan Medala return 0; 9381173fca2SJan Medala } 9391173fca2SJan Medala 9401173fca2SJan Medala static int ena_queue_restart(struct ena_ring *ring) 9411173fca2SJan Medala { 942a467e8f3SMichal Krawczyk int rc, bufs_num; 9431173fca2SJan Medala 9441173fca2SJan Medala ena_assert_msg(ring->configured == 1, 9451173fca2SJan Medala "Trying to restart unconfigured queue\n"); 9461173fca2SJan Medala 9471173fca2SJan Medala ring->next_to_clean = 0; 9481173fca2SJan Medala ring->next_to_use = 0; 9491173fca2SJan Medala 9501173fca2SJan Medala if (ring->type == ENA_RING_TYPE_TX) 9511173fca2SJan Medala return 0; 9521173fca2SJan Medala 953a467e8f3SMichal Krawczyk bufs_num = ring->ring_size - 1; 954a467e8f3SMichal Krawczyk rc = ena_populate_rx_queue(ring, bufs_num); 955a467e8f3SMichal Krawczyk if (rc != bufs_num) { 956f2462150SFerruh Yigit PMD_INIT_LOG(ERR, "Failed to populate rx ring !"); 9571173fca2SJan Medala return (-1); 9581173fca2SJan Medala } 9591173fca2SJan Medala 9601173fca2SJan Medala return 0; 9611173fca2SJan Medala } 9621173fca2SJan Medala 9631173fca2SJan Medala static int ena_tx_queue_setup(struct rte_eth_dev *dev, 9641173fca2SJan Medala uint16_t queue_idx, 9651173fca2SJan Medala uint16_t nb_desc, 9661173fca2SJan Medala __rte_unused unsigned int socket_id, 96756b8b9b7SRafal Kozik const struct rte_eth_txconf *tx_conf) 9681173fca2SJan Medala { 9696dcee7cdSJan Medala struct ena_com_create_io_ctx ctx = 9706dcee7cdSJan Medala /* policy set to _HOST just to satisfy icc compiler */ 9716dcee7cdSJan Medala { ENA_ADMIN_PLACEMENT_POLICY_HOST, 9726dcee7cdSJan Medala ENA_COM_IO_QUEUE_DIRECTION_TX, 0, 0, 0, 0 }; 9731173fca2SJan Medala struct ena_ring *txq = NULL; 9741173fca2SJan Medala struct ena_adapter *adapter = 9751173fca2SJan Medala (struct ena_adapter *)(dev->data->dev_private); 9761173fca2SJan Medala unsigned int i; 9771173fca2SJan Medala int ena_qid; 9781173fca2SJan Medala int rc; 9791173fca2SJan Medala struct ena_com_dev *ena_dev = &adapter->ena_dev; 9801173fca2SJan Medala 9811173fca2SJan Medala txq = &adapter->tx_ring[queue_idx]; 9821173fca2SJan Medala 9831173fca2SJan Medala if (txq->configured) { 9841173fca2SJan Medala RTE_LOG(CRIT, PMD, 9851173fca2SJan Medala "API violation. Queue %d is already configured\n", 9861173fca2SJan Medala queue_idx); 9871173fca2SJan Medala return -1; 9881173fca2SJan Medala } 9891173fca2SJan Medala 9901daff526SJakub Palider if (!rte_is_power_of_2(nb_desc)) { 9911daff526SJakub Palider RTE_LOG(ERR, PMD, 9921daff526SJakub Palider "Unsupported size of RX queue: %d is not a power of 2.", 9931daff526SJakub Palider nb_desc); 9941daff526SJakub Palider return -EINVAL; 9951daff526SJakub Palider } 9961daff526SJakub Palider 9971173fca2SJan Medala if (nb_desc > adapter->tx_ring_size) { 9981173fca2SJan Medala RTE_LOG(ERR, PMD, 9991173fca2SJan Medala "Unsupported size of TX queue (max size: %d)\n", 10001173fca2SJan Medala adapter->tx_ring_size); 10011173fca2SJan Medala return -EINVAL; 10021173fca2SJan Medala } 10031173fca2SJan Medala 100456b8b9b7SRafal Kozik if (tx_conf->txq_flags == ETH_TXQ_FLAGS_IGNORE && 100556b8b9b7SRafal Kozik !ena_are_tx_queue_offloads_allowed(adapter, tx_conf->offloads)) { 100656b8b9b7SRafal Kozik RTE_LOG(ERR, PMD, "Unsupported queue offloads\n"); 100756b8b9b7SRafal Kozik return -EINVAL; 100856b8b9b7SRafal Kozik } 100956b8b9b7SRafal Kozik 10101173fca2SJan Medala ena_qid = ENA_IO_TXQ_IDX(queue_idx); 10116dcee7cdSJan Medala 10126dcee7cdSJan Medala ctx.direction = ENA_COM_IO_QUEUE_DIRECTION_TX; 10136dcee7cdSJan Medala ctx.qid = ena_qid; 10146dcee7cdSJan Medala ctx.msix_vector = -1; /* admin interrupts not used */ 10156dcee7cdSJan Medala ctx.mem_queue_type = ena_dev->tx_mem_queue_type; 10166dcee7cdSJan Medala ctx.queue_size = adapter->tx_ring_size; 10173d3edc26SJan Medala ctx.numa_node = ena_cpu_to_node(queue_idx); 10186dcee7cdSJan Medala 10196dcee7cdSJan Medala rc = ena_com_create_io_queue(ena_dev, &ctx); 10201173fca2SJan Medala if (rc) { 10211173fca2SJan Medala RTE_LOG(ERR, PMD, 10221173fca2SJan Medala "failed to create io TX queue #%d (qid:%d) rc: %d\n", 10231173fca2SJan Medala queue_idx, ena_qid, rc); 10241173fca2SJan Medala } 10251173fca2SJan Medala txq->ena_com_io_cq = &ena_dev->io_cq_queues[ena_qid]; 10261173fca2SJan Medala txq->ena_com_io_sq = &ena_dev->io_sq_queues[ena_qid]; 10271173fca2SJan Medala 10286dcee7cdSJan Medala rc = ena_com_get_io_handlers(ena_dev, ena_qid, 10296dcee7cdSJan Medala &txq->ena_com_io_sq, 10306dcee7cdSJan Medala &txq->ena_com_io_cq); 10316dcee7cdSJan Medala if (rc) { 10326dcee7cdSJan Medala RTE_LOG(ERR, PMD, 10336dcee7cdSJan Medala "Failed to get TX queue handlers. TX queue num %d rc: %d\n", 10346dcee7cdSJan Medala queue_idx, rc); 10356dcee7cdSJan Medala ena_com_destroy_io_queue(ena_dev, ena_qid); 10366dcee7cdSJan Medala goto err; 10376dcee7cdSJan Medala } 10386dcee7cdSJan Medala 10391173fca2SJan Medala txq->port_id = dev->data->port_id; 10401173fca2SJan Medala txq->next_to_clean = 0; 10411173fca2SJan Medala txq->next_to_use = 0; 10421173fca2SJan Medala txq->ring_size = nb_desc; 10431173fca2SJan Medala 10441173fca2SJan Medala txq->tx_buffer_info = rte_zmalloc("txq->tx_buffer_info", 10451173fca2SJan Medala sizeof(struct ena_tx_buffer) * 10461173fca2SJan Medala txq->ring_size, 10471173fca2SJan Medala RTE_CACHE_LINE_SIZE); 10481173fca2SJan Medala if (!txq->tx_buffer_info) { 10491173fca2SJan Medala RTE_LOG(ERR, PMD, "failed to alloc mem for tx buffer info\n"); 10501173fca2SJan Medala return -ENOMEM; 10511173fca2SJan Medala } 10521173fca2SJan Medala 10531173fca2SJan Medala txq->empty_tx_reqs = rte_zmalloc("txq->empty_tx_reqs", 10541173fca2SJan Medala sizeof(u16) * txq->ring_size, 10551173fca2SJan Medala RTE_CACHE_LINE_SIZE); 10561173fca2SJan Medala if (!txq->empty_tx_reqs) { 10571173fca2SJan Medala RTE_LOG(ERR, PMD, "failed to alloc mem for tx reqs\n"); 10581173fca2SJan Medala rte_free(txq->tx_buffer_info); 10591173fca2SJan Medala return -ENOMEM; 10601173fca2SJan Medala } 10611173fca2SJan Medala for (i = 0; i < txq->ring_size; i++) 10621173fca2SJan Medala txq->empty_tx_reqs[i] = i; 10631173fca2SJan Medala 106456b8b9b7SRafal Kozik txq->offloads = tx_conf->offloads; 106556b8b9b7SRafal Kozik 10661173fca2SJan Medala /* Store pointer to this queue in upper layer */ 10671173fca2SJan Medala txq->configured = 1; 10681173fca2SJan Medala dev->data->tx_queues[queue_idx] = txq; 10696dcee7cdSJan Medala err: 10701173fca2SJan Medala return rc; 10711173fca2SJan Medala } 10721173fca2SJan Medala 10731173fca2SJan Medala static int ena_rx_queue_setup(struct rte_eth_dev *dev, 10741173fca2SJan Medala uint16_t queue_idx, 10751173fca2SJan Medala uint16_t nb_desc, 10761173fca2SJan Medala __rte_unused unsigned int socket_id, 10777369f88fSRafal Kozik const struct rte_eth_rxconf *rx_conf, 10781173fca2SJan Medala struct rte_mempool *mp) 10791173fca2SJan Medala { 10806dcee7cdSJan Medala struct ena_com_create_io_ctx ctx = 10816dcee7cdSJan Medala /* policy set to _HOST just to satisfy icc compiler */ 10826dcee7cdSJan Medala { ENA_ADMIN_PLACEMENT_POLICY_HOST, 10836dcee7cdSJan Medala ENA_COM_IO_QUEUE_DIRECTION_RX, 0, 0, 0, 0 }; 10841173fca2SJan Medala struct ena_adapter *adapter = 10851173fca2SJan Medala (struct ena_adapter *)(dev->data->dev_private); 10861173fca2SJan Medala struct ena_ring *rxq = NULL; 10871173fca2SJan Medala uint16_t ena_qid = 0; 10881173fca2SJan Medala int rc = 0; 10891173fca2SJan Medala struct ena_com_dev *ena_dev = &adapter->ena_dev; 10901173fca2SJan Medala 10911173fca2SJan Medala rxq = &adapter->rx_ring[queue_idx]; 10921173fca2SJan Medala if (rxq->configured) { 10931173fca2SJan Medala RTE_LOG(CRIT, PMD, 10941173fca2SJan Medala "API violation. Queue %d is already configured\n", 10951173fca2SJan Medala queue_idx); 10961173fca2SJan Medala return -1; 10971173fca2SJan Medala } 10981173fca2SJan Medala 10991daff526SJakub Palider if (!rte_is_power_of_2(nb_desc)) { 11001daff526SJakub Palider RTE_LOG(ERR, PMD, 11011daff526SJakub Palider "Unsupported size of TX queue: %d is not a power of 2.", 11021daff526SJakub Palider nb_desc); 11031daff526SJakub Palider return -EINVAL; 11041daff526SJakub Palider } 11051daff526SJakub Palider 11061173fca2SJan Medala if (nb_desc > adapter->rx_ring_size) { 11071173fca2SJan Medala RTE_LOG(ERR, PMD, 11081173fca2SJan Medala "Unsupported size of RX queue (max size: %d)\n", 11091173fca2SJan Medala adapter->rx_ring_size); 11101173fca2SJan Medala return -EINVAL; 11111173fca2SJan Medala } 11121173fca2SJan Medala 11137369f88fSRafal Kozik if (!ena_are_rx_queue_offloads_allowed(adapter, rx_conf->offloads)) { 11147369f88fSRafal Kozik RTE_LOG(ERR, PMD, "Unsupported queue offloads\n"); 11157369f88fSRafal Kozik return -EINVAL; 11167369f88fSRafal Kozik } 11177369f88fSRafal Kozik 11181173fca2SJan Medala ena_qid = ENA_IO_RXQ_IDX(queue_idx); 11196dcee7cdSJan Medala 11206dcee7cdSJan Medala ctx.qid = ena_qid; 11216dcee7cdSJan Medala ctx.direction = ENA_COM_IO_QUEUE_DIRECTION_RX; 11226dcee7cdSJan Medala ctx.mem_queue_type = ENA_ADMIN_PLACEMENT_POLICY_HOST; 11236dcee7cdSJan Medala ctx.msix_vector = -1; /* admin interrupts not used */ 11246dcee7cdSJan Medala ctx.queue_size = adapter->rx_ring_size; 11253d3edc26SJan Medala ctx.numa_node = ena_cpu_to_node(queue_idx); 11266dcee7cdSJan Medala 11276dcee7cdSJan Medala rc = ena_com_create_io_queue(ena_dev, &ctx); 11281173fca2SJan Medala if (rc) 11291173fca2SJan Medala RTE_LOG(ERR, PMD, "failed to create io RX queue #%d rc: %d\n", 11301173fca2SJan Medala queue_idx, rc); 11311173fca2SJan Medala 11321173fca2SJan Medala rxq->ena_com_io_cq = &ena_dev->io_cq_queues[ena_qid]; 11331173fca2SJan Medala rxq->ena_com_io_sq = &ena_dev->io_sq_queues[ena_qid]; 11341173fca2SJan Medala 11356dcee7cdSJan Medala rc = ena_com_get_io_handlers(ena_dev, ena_qid, 11366dcee7cdSJan Medala &rxq->ena_com_io_sq, 11376dcee7cdSJan Medala &rxq->ena_com_io_cq); 11386dcee7cdSJan Medala if (rc) { 11396dcee7cdSJan Medala RTE_LOG(ERR, PMD, 11406dcee7cdSJan Medala "Failed to get RX queue handlers. RX queue num %d rc: %d\n", 11416dcee7cdSJan Medala queue_idx, rc); 11426dcee7cdSJan Medala ena_com_destroy_io_queue(ena_dev, ena_qid); 11436dcee7cdSJan Medala } 11446dcee7cdSJan Medala 11451173fca2SJan Medala rxq->port_id = dev->data->port_id; 11461173fca2SJan Medala rxq->next_to_clean = 0; 11471173fca2SJan Medala rxq->next_to_use = 0; 11481173fca2SJan Medala rxq->ring_size = nb_desc; 11491173fca2SJan Medala rxq->mb_pool = mp; 11501173fca2SJan Medala 11511173fca2SJan Medala rxq->rx_buffer_info = rte_zmalloc("rxq->buffer_info", 11521173fca2SJan Medala sizeof(struct rte_mbuf *) * nb_desc, 11531173fca2SJan Medala RTE_CACHE_LINE_SIZE); 11541173fca2SJan Medala if (!rxq->rx_buffer_info) { 11551173fca2SJan Medala RTE_LOG(ERR, PMD, "failed to alloc mem for rx buffer info\n"); 11561173fca2SJan Medala return -ENOMEM; 11571173fca2SJan Medala } 11581173fca2SJan Medala 11591173fca2SJan Medala /* Store pointer to this queue in upper layer */ 11601173fca2SJan Medala rxq->configured = 1; 11611173fca2SJan Medala dev->data->rx_queues[queue_idx] = rxq; 11621173fca2SJan Medala 11631173fca2SJan Medala return rc; 11641173fca2SJan Medala } 11651173fca2SJan Medala 11661173fca2SJan Medala static int ena_populate_rx_queue(struct ena_ring *rxq, unsigned int count) 11671173fca2SJan Medala { 11681173fca2SJan Medala unsigned int i; 11691173fca2SJan Medala int rc; 11701daff526SJakub Palider uint16_t ring_size = rxq->ring_size; 11711daff526SJakub Palider uint16_t ring_mask = ring_size - 1; 11721daff526SJakub Palider uint16_t next_to_use = rxq->next_to_use; 11731daff526SJakub Palider uint16_t in_use; 11741173fca2SJan Medala struct rte_mbuf **mbufs = &rxq->rx_buffer_info[0]; 11751173fca2SJan Medala 11761173fca2SJan Medala if (unlikely(!count)) 11771173fca2SJan Medala return 0; 11781173fca2SJan Medala 11791daff526SJakub Palider in_use = rxq->next_to_use - rxq->next_to_clean; 1180a467e8f3SMichal Krawczyk ena_assert_msg(((in_use + count) < ring_size), "bad ring state"); 11811173fca2SJan Medala 11821daff526SJakub Palider count = RTE_MIN(count, 11831daff526SJakub Palider (uint16_t)(ring_size - (next_to_use & ring_mask))); 11841173fca2SJan Medala 11851173fca2SJan Medala /* get resources for incoming packets */ 11861173fca2SJan Medala rc = rte_mempool_get_bulk(rxq->mb_pool, 11871daff526SJakub Palider (void **)(&mbufs[next_to_use & ring_mask]), 11881daff526SJakub Palider count); 11891173fca2SJan Medala if (unlikely(rc < 0)) { 11901173fca2SJan Medala rte_atomic64_inc(&rxq->adapter->drv_stats->rx_nombuf); 11911173fca2SJan Medala PMD_RX_LOG(DEBUG, "there are no enough free buffers"); 11921173fca2SJan Medala return 0; 11931173fca2SJan Medala } 11941173fca2SJan Medala 11951173fca2SJan Medala for (i = 0; i < count; i++) { 11961daff526SJakub Palider uint16_t next_to_use_masked = next_to_use & ring_mask; 11971daff526SJakub Palider struct rte_mbuf *mbuf = mbufs[next_to_use_masked]; 11981173fca2SJan Medala struct ena_com_buf ebuf; 11991173fca2SJan Medala 12001173fca2SJan Medala rte_prefetch0(mbufs[((next_to_use + 4) & ring_mask)]); 12011173fca2SJan Medala /* prepare physical address for DMA transaction */ 1202455da545SSantosh Shukla ebuf.paddr = mbuf->buf_iova + RTE_PKTMBUF_HEADROOM; 12031173fca2SJan Medala ebuf.len = mbuf->buf_len - RTE_PKTMBUF_HEADROOM; 12041173fca2SJan Medala /* pass resource to device */ 12051173fca2SJan Medala rc = ena_com_add_single_rx_desc(rxq->ena_com_io_sq, 12061daff526SJakub Palider &ebuf, next_to_use_masked); 12071173fca2SJan Medala if (unlikely(rc)) { 12082732e07aSMichal Krawczyk rte_mempool_put_bulk(rxq->mb_pool, (void **)(&mbuf), 12092732e07aSMichal Krawczyk count - i); 12101173fca2SJan Medala RTE_LOG(WARNING, PMD, "failed adding rx desc\n"); 12111173fca2SJan Medala break; 12121173fca2SJan Medala } 12131daff526SJakub Palider next_to_use++; 12141173fca2SJan Medala } 12151173fca2SJan Medala 12165e02e19eSJan Medala /* When we submitted free recources to device... */ 12175e02e19eSJan Medala if (i > 0) { 12185e02e19eSJan Medala /* ...let HW know that it can fill buffers with data */ 12191173fca2SJan Medala rte_wmb(); 12201173fca2SJan Medala ena_com_write_sq_doorbell(rxq->ena_com_io_sq); 12211173fca2SJan Medala 12225e02e19eSJan Medala rxq->next_to_use = next_to_use; 12235e02e19eSJan Medala } 12245e02e19eSJan Medala 12251173fca2SJan Medala return i; 12261173fca2SJan Medala } 12271173fca2SJan Medala 12281173fca2SJan Medala static int ena_device_init(struct ena_com_dev *ena_dev, 12291173fca2SJan Medala struct ena_com_dev_get_features_ctx *get_feat_ctx) 12301173fca2SJan Medala { 12311173fca2SJan Medala int rc; 1232c4144557SJan Medala bool readless_supported; 12331173fca2SJan Medala 12341173fca2SJan Medala /* Initialize mmio registers */ 12351173fca2SJan Medala rc = ena_com_mmio_reg_read_request_init(ena_dev); 12361173fca2SJan Medala if (rc) { 12371173fca2SJan Medala RTE_LOG(ERR, PMD, "failed to init mmio read less\n"); 12381173fca2SJan Medala return rc; 12391173fca2SJan Medala } 12401173fca2SJan Medala 1241c4144557SJan Medala /* The PCIe configuration space revision id indicate if mmio reg 1242c4144557SJan Medala * read is disabled. 1243c4144557SJan Medala */ 1244c4144557SJan Medala readless_supported = 1245c4144557SJan Medala !(((struct rte_pci_device *)ena_dev->dmadev)->id.class_id 1246c4144557SJan Medala & ENA_MMIO_DISABLE_REG_READ); 1247c4144557SJan Medala ena_com_set_mmio_read_mode(ena_dev, readless_supported); 1248c4144557SJan Medala 12491173fca2SJan Medala /* reset device */ 12501173fca2SJan Medala rc = ena_com_dev_reset(ena_dev); 12511173fca2SJan Medala if (rc) { 12521173fca2SJan Medala RTE_LOG(ERR, PMD, "cannot reset device\n"); 12531173fca2SJan Medala goto err_mmio_read_less; 12541173fca2SJan Medala } 12551173fca2SJan Medala 12561173fca2SJan Medala /* check FW version */ 12571173fca2SJan Medala rc = ena_com_validate_version(ena_dev); 12581173fca2SJan Medala if (rc) { 12591173fca2SJan Medala RTE_LOG(ERR, PMD, "device version is too low\n"); 12601173fca2SJan Medala goto err_mmio_read_less; 12611173fca2SJan Medala } 12621173fca2SJan Medala 12631173fca2SJan Medala ena_dev->dma_addr_bits = ena_com_get_dma_width(ena_dev); 12641173fca2SJan Medala 12651173fca2SJan Medala /* ENA device administration layer init */ 12661173fca2SJan Medala rc = ena_com_admin_init(ena_dev, NULL, true); 12671173fca2SJan Medala if (rc) { 12681173fca2SJan Medala RTE_LOG(ERR, PMD, 12691173fca2SJan Medala "cannot initialize ena admin queue with device\n"); 12701173fca2SJan Medala goto err_mmio_read_less; 12711173fca2SJan Medala } 12721173fca2SJan Medala 12731173fca2SJan Medala /* To enable the msix interrupts the driver needs to know the number 12741173fca2SJan Medala * of queues. So the driver uses polling mode to retrieve this 12751173fca2SJan Medala * information. 12761173fca2SJan Medala */ 12771173fca2SJan Medala ena_com_set_admin_polling_mode(ena_dev, true); 12781173fca2SJan Medala 1279201ff2e5SJakub Palider ena_config_host_info(ena_dev); 1280201ff2e5SJakub Palider 12811173fca2SJan Medala /* Get Device Attributes and features */ 12821173fca2SJan Medala rc = ena_com_get_dev_attr_feat(ena_dev, get_feat_ctx); 12831173fca2SJan Medala if (rc) { 12841173fca2SJan Medala RTE_LOG(ERR, PMD, 12851173fca2SJan Medala "cannot get attribute for ena device rc= %d\n", rc); 12861173fca2SJan Medala goto err_admin_init; 12871173fca2SJan Medala } 12881173fca2SJan Medala 12891173fca2SJan Medala return 0; 12901173fca2SJan Medala 12911173fca2SJan Medala err_admin_init: 12921173fca2SJan Medala ena_com_admin_destroy(ena_dev); 12931173fca2SJan Medala 12941173fca2SJan Medala err_mmio_read_less: 12951173fca2SJan Medala ena_com_mmio_reg_read_request_destroy(ena_dev); 12961173fca2SJan Medala 12971173fca2SJan Medala return rc; 12981173fca2SJan Medala } 12991173fca2SJan Medala 13001173fca2SJan Medala static int eth_ena_dev_init(struct rte_eth_dev *eth_dev) 13011173fca2SJan Medala { 13021173fca2SJan Medala struct rte_pci_device *pci_dev; 13031173fca2SJan Medala struct ena_adapter *adapter = 13041173fca2SJan Medala (struct ena_adapter *)(eth_dev->data->dev_private); 13051173fca2SJan Medala struct ena_com_dev *ena_dev = &adapter->ena_dev; 13061173fca2SJan Medala struct ena_com_dev_get_features_ctx get_feat_ctx; 13071173fca2SJan Medala int queue_size, rc; 13081173fca2SJan Medala 13091173fca2SJan Medala static int adapters_found; 13101173fca2SJan Medala 13111173fca2SJan Medala memset(adapter, 0, sizeof(struct ena_adapter)); 13121173fca2SJan Medala ena_dev = &adapter->ena_dev; 13131173fca2SJan Medala 13141173fca2SJan Medala eth_dev->dev_ops = &ena_dev_ops; 13151173fca2SJan Medala eth_dev->rx_pkt_burst = ð_ena_recv_pkts; 13161173fca2SJan Medala eth_dev->tx_pkt_burst = ð_ena_xmit_pkts; 1317b3fc5a1aSKonstantin Ananyev eth_dev->tx_pkt_prepare = ð_ena_prep_pkts; 13181173fca2SJan Medala adapter->rte_eth_dev_data = eth_dev->data; 13191173fca2SJan Medala adapter->rte_dev = eth_dev; 13201173fca2SJan Medala 13211173fca2SJan Medala if (rte_eal_process_type() != RTE_PROC_PRIMARY) 13221173fca2SJan Medala return 0; 13231173fca2SJan Medala 1324c0802544SFerruh Yigit pci_dev = RTE_ETH_DEV_TO_PCI(eth_dev); 13251173fca2SJan Medala adapter->pdev = pci_dev; 13261173fca2SJan Medala 1327f2462150SFerruh Yigit PMD_INIT_LOG(INFO, "Initializing %x:%x:%x.%d", 13281173fca2SJan Medala pci_dev->addr.domain, 13291173fca2SJan Medala pci_dev->addr.bus, 13301173fca2SJan Medala pci_dev->addr.devid, 13311173fca2SJan Medala pci_dev->addr.function); 13321173fca2SJan Medala 13331173fca2SJan Medala adapter->regs = pci_dev->mem_resource[ENA_REGS_BAR].addr; 13341173fca2SJan Medala adapter->dev_mem_base = pci_dev->mem_resource[ENA_MEM_BAR].addr; 13351173fca2SJan Medala 13361173fca2SJan Medala /* Present ENA_MEM_BAR indicates available LLQ mode. 13371173fca2SJan Medala * Use corresponding policy 13381173fca2SJan Medala */ 13391173fca2SJan Medala if (adapter->dev_mem_base) 13401173fca2SJan Medala ena_dev->tx_mem_queue_type = ENA_ADMIN_PLACEMENT_POLICY_DEV; 13411173fca2SJan Medala else if (adapter->regs) 13421173fca2SJan Medala ena_dev->tx_mem_queue_type = ENA_ADMIN_PLACEMENT_POLICY_HOST; 13431173fca2SJan Medala else 1344f2462150SFerruh Yigit PMD_INIT_LOG(CRIT, "Failed to access registers BAR(%d)", 13451173fca2SJan Medala ENA_REGS_BAR); 13461173fca2SJan Medala 13471173fca2SJan Medala ena_dev->reg_bar = adapter->regs; 13481173fca2SJan Medala ena_dev->dmadev = adapter->pdev; 13491173fca2SJan Medala 13501173fca2SJan Medala adapter->id_number = adapters_found; 13511173fca2SJan Medala 13521173fca2SJan Medala snprintf(adapter->name, ENA_NAME_MAX_LEN, "ena_%d", 13531173fca2SJan Medala adapter->id_number); 13541173fca2SJan Medala 13551173fca2SJan Medala /* device specific initialization routine */ 13561173fca2SJan Medala rc = ena_device_init(ena_dev, &get_feat_ctx); 13571173fca2SJan Medala if (rc) { 1358f2462150SFerruh Yigit PMD_INIT_LOG(CRIT, "Failed to init ENA device"); 13591173fca2SJan Medala return -1; 13601173fca2SJan Medala } 13611173fca2SJan Medala 13621173fca2SJan Medala if (ena_dev->tx_mem_queue_type == ENA_ADMIN_PLACEMENT_POLICY_DEV) { 13631173fca2SJan Medala if (get_feat_ctx.max_queues.max_llq_num == 0) { 13641173fca2SJan Medala PMD_INIT_LOG(ERR, 13651173fca2SJan Medala "Trying to use LLQ but llq_num is 0.\n" 1366f2462150SFerruh Yigit "Fall back into regular queues."); 13671173fca2SJan Medala ena_dev->tx_mem_queue_type = 13681173fca2SJan Medala ENA_ADMIN_PLACEMENT_POLICY_HOST; 13691173fca2SJan Medala adapter->num_queues = 13701173fca2SJan Medala get_feat_ctx.max_queues.max_sq_num; 13711173fca2SJan Medala } else { 13721173fca2SJan Medala adapter->num_queues = 13731173fca2SJan Medala get_feat_ctx.max_queues.max_llq_num; 13741173fca2SJan Medala } 13751173fca2SJan Medala } else { 13761173fca2SJan Medala adapter->num_queues = get_feat_ctx.max_queues.max_sq_num; 13771173fca2SJan Medala } 13781173fca2SJan Medala 13791173fca2SJan Medala queue_size = ena_calc_queue_size(ena_dev, &get_feat_ctx); 13801173fca2SJan Medala if ((queue_size <= 0) || (adapter->num_queues <= 0)) 13811173fca2SJan Medala return -EFAULT; 13821173fca2SJan Medala 13831173fca2SJan Medala adapter->tx_ring_size = queue_size; 13841173fca2SJan Medala adapter->rx_ring_size = queue_size; 13851173fca2SJan Medala 13861173fca2SJan Medala /* prepare ring structures */ 13871173fca2SJan Medala ena_init_rings(adapter); 13881173fca2SJan Medala 1389372c1af5SJan Medala ena_config_debug_area(adapter); 1390372c1af5SJan Medala 13911173fca2SJan Medala /* Set max MTU for this device */ 13921173fca2SJan Medala adapter->max_mtu = get_feat_ctx.dev_attr.max_mtu; 13931173fca2SJan Medala 139483277a7cSJakub Palider /* set device support for TSO */ 139583277a7cSJakub Palider adapter->tso4_supported = get_feat_ctx.offload.tx & 139683277a7cSJakub Palider ENA_ADMIN_FEATURE_OFFLOAD_DESC_TSO_IPV4_MASK; 139783277a7cSJakub Palider 13981173fca2SJan Medala /* Copy MAC address and point DPDK to it */ 13991173fca2SJan Medala eth_dev->data->mac_addrs = (struct ether_addr *)adapter->mac_addr; 14001173fca2SJan Medala ether_addr_copy((struct ether_addr *)get_feat_ctx.dev_attr.mac_addr, 14011173fca2SJan Medala (struct ether_addr *)adapter->mac_addr); 14021173fca2SJan Medala 14031173fca2SJan Medala adapter->drv_stats = rte_zmalloc("adapter stats", 14041173fca2SJan Medala sizeof(*adapter->drv_stats), 14051173fca2SJan Medala RTE_CACHE_LINE_SIZE); 14061173fca2SJan Medala if (!adapter->drv_stats) { 14071173fca2SJan Medala RTE_LOG(ERR, PMD, "failed to alloc mem for adapter stats\n"); 14081173fca2SJan Medala return -ENOMEM; 14091173fca2SJan Medala } 14101173fca2SJan Medala 14111173fca2SJan Medala adapters_found++; 14121173fca2SJan Medala adapter->state = ENA_ADAPTER_STATE_INIT; 14131173fca2SJan Medala 14141173fca2SJan Medala return 0; 14151173fca2SJan Medala } 14161173fca2SJan Medala 14171173fca2SJan Medala static int ena_dev_configure(struct rte_eth_dev *dev) 14181173fca2SJan Medala { 14191173fca2SJan Medala struct ena_adapter *adapter = 14201173fca2SJan Medala (struct ena_adapter *)(dev->data->dev_private); 142156b8b9b7SRafal Kozik uint64_t tx_offloads = dev->data->dev_conf.txmode.offloads; 14227369f88fSRafal Kozik uint64_t rx_offloads = dev->data->dev_conf.rxmode.offloads; 142356b8b9b7SRafal Kozik 142456b8b9b7SRafal Kozik if ((tx_offloads & adapter->tx_supported_offloads) != tx_offloads) { 142556b8b9b7SRafal Kozik RTE_LOG(ERR, PMD, "Some Tx offloads are not supported " 142656b8b9b7SRafal Kozik "requested 0x%" PRIx64 " supported 0x%" PRIx64 "\n", 142756b8b9b7SRafal Kozik tx_offloads, adapter->tx_supported_offloads); 142856b8b9b7SRafal Kozik return -ENOTSUP; 142956b8b9b7SRafal Kozik } 14301173fca2SJan Medala 14317369f88fSRafal Kozik if ((rx_offloads & adapter->rx_supported_offloads) != rx_offloads) { 14327369f88fSRafal Kozik RTE_LOG(ERR, PMD, "Some Rx offloads are not supported " 14337369f88fSRafal Kozik "requested 0x%" PRIx64 " supported 0x%" PRIx64 "\n", 14347369f88fSRafal Kozik rx_offloads, adapter->rx_supported_offloads); 14357369f88fSRafal Kozik return -ENOTSUP; 14367369f88fSRafal Kozik } 14377369f88fSRafal Kozik 14381173fca2SJan Medala if (!(adapter->state == ENA_ADAPTER_STATE_INIT || 14391173fca2SJan Medala adapter->state == ENA_ADAPTER_STATE_STOPPED)) { 1440f2462150SFerruh Yigit PMD_INIT_LOG(ERR, "Illegal adapter state: %d", 14411173fca2SJan Medala adapter->state); 14421173fca2SJan Medala return -1; 14431173fca2SJan Medala } 14441173fca2SJan Medala 14451173fca2SJan Medala switch (adapter->state) { 14461173fca2SJan Medala case ENA_ADAPTER_STATE_INIT: 14471173fca2SJan Medala case ENA_ADAPTER_STATE_STOPPED: 14481173fca2SJan Medala adapter->state = ENA_ADAPTER_STATE_CONFIG; 14491173fca2SJan Medala break; 14501173fca2SJan Medala case ENA_ADAPTER_STATE_CONFIG: 14511173fca2SJan Medala RTE_LOG(WARNING, PMD, 14521173fca2SJan Medala "Ivalid driver state while trying to configure device\n"); 14531173fca2SJan Medala break; 14541173fca2SJan Medala default: 14551173fca2SJan Medala break; 14561173fca2SJan Medala } 14571173fca2SJan Medala 145856b8b9b7SRafal Kozik adapter->tx_selected_offloads = tx_offloads; 14597369f88fSRafal Kozik adapter->rx_selected_offloads = rx_offloads; 14601173fca2SJan Medala return 0; 14611173fca2SJan Medala } 14621173fca2SJan Medala 14631173fca2SJan Medala static void ena_init_rings(struct ena_adapter *adapter) 14641173fca2SJan Medala { 14651173fca2SJan Medala int i; 14661173fca2SJan Medala 14671173fca2SJan Medala for (i = 0; i < adapter->num_queues; i++) { 14681173fca2SJan Medala struct ena_ring *ring = &adapter->tx_ring[i]; 14691173fca2SJan Medala 14701173fca2SJan Medala ring->configured = 0; 14711173fca2SJan Medala ring->type = ENA_RING_TYPE_TX; 14721173fca2SJan Medala ring->adapter = adapter; 14731173fca2SJan Medala ring->id = i; 14741173fca2SJan Medala ring->tx_mem_queue_type = adapter->ena_dev.tx_mem_queue_type; 14751173fca2SJan Medala ring->tx_max_header_size = adapter->ena_dev.tx_max_header_size; 14761173fca2SJan Medala } 14771173fca2SJan Medala 14781173fca2SJan Medala for (i = 0; i < adapter->num_queues; i++) { 14791173fca2SJan Medala struct ena_ring *ring = &adapter->rx_ring[i]; 14801173fca2SJan Medala 14811173fca2SJan Medala ring->configured = 0; 14821173fca2SJan Medala ring->type = ENA_RING_TYPE_RX; 14831173fca2SJan Medala ring->adapter = adapter; 14841173fca2SJan Medala ring->id = i; 14851173fca2SJan Medala } 14861173fca2SJan Medala } 14871173fca2SJan Medala 148856b8b9b7SRafal Kozik static bool ena_are_tx_queue_offloads_allowed(struct ena_adapter *adapter, 148956b8b9b7SRafal Kozik uint64_t offloads) 149056b8b9b7SRafal Kozik { 149156b8b9b7SRafal Kozik uint64_t port_offloads = adapter->tx_selected_offloads; 149256b8b9b7SRafal Kozik 149356b8b9b7SRafal Kozik /* Check if port supports all requested offloads. 149456b8b9b7SRafal Kozik * True if all offloads selected for queue are set for port. 149556b8b9b7SRafal Kozik */ 149656b8b9b7SRafal Kozik if ((offloads & port_offloads) != offloads) 149756b8b9b7SRafal Kozik return false; 149856b8b9b7SRafal Kozik return true; 149956b8b9b7SRafal Kozik } 150056b8b9b7SRafal Kozik 15017369f88fSRafal Kozik static bool ena_are_rx_queue_offloads_allowed(struct ena_adapter *adapter, 15027369f88fSRafal Kozik uint64_t offloads) 15037369f88fSRafal Kozik { 15047369f88fSRafal Kozik uint64_t port_offloads = adapter->rx_selected_offloads; 15057369f88fSRafal Kozik 15067369f88fSRafal Kozik /* Check if port supports all requested offloads. 15077369f88fSRafal Kozik * True if all offloads selected for queue are set for port. 15087369f88fSRafal Kozik */ 15097369f88fSRafal Kozik if ((offloads & port_offloads) != offloads) 15107369f88fSRafal Kozik return false; 15117369f88fSRafal Kozik return true; 15127369f88fSRafal Kozik } 15137369f88fSRafal Kozik 15141173fca2SJan Medala static void ena_infos_get(struct rte_eth_dev *dev, 15151173fca2SJan Medala struct rte_eth_dev_info *dev_info) 15161173fca2SJan Medala { 15171173fca2SJan Medala struct ena_adapter *adapter; 15181173fca2SJan Medala struct ena_com_dev *ena_dev; 15191173fca2SJan Medala struct ena_com_dev_get_features_ctx feat; 152056b8b9b7SRafal Kozik uint64_t rx_feat = 0, tx_feat = 0; 15211173fca2SJan Medala int rc = 0; 15221173fca2SJan Medala 15231173fca2SJan Medala ena_assert_msg(dev->data != NULL, "Uninitialized device"); 15241173fca2SJan Medala ena_assert_msg(dev->data->dev_private != NULL, "Uninitialized device"); 15251173fca2SJan Medala adapter = (struct ena_adapter *)(dev->data->dev_private); 15261173fca2SJan Medala 15271173fca2SJan Medala ena_dev = &adapter->ena_dev; 15281173fca2SJan Medala ena_assert_msg(ena_dev != NULL, "Uninitialized device"); 15291173fca2SJan Medala 1530c0802544SFerruh Yigit dev_info->pci_dev = RTE_ETH_DEV_TO_PCI(dev); 1531ae34410aSJan Blunck 1532e274f573SMarc Sune dev_info->speed_capa = 1533e274f573SMarc Sune ETH_LINK_SPEED_1G | 1534e274f573SMarc Sune ETH_LINK_SPEED_2_5G | 1535e274f573SMarc Sune ETH_LINK_SPEED_5G | 1536e274f573SMarc Sune ETH_LINK_SPEED_10G | 1537e274f573SMarc Sune ETH_LINK_SPEED_25G | 1538e274f573SMarc Sune ETH_LINK_SPEED_40G | 1539b2feed01SThomas Monjalon ETH_LINK_SPEED_50G | 1540b2feed01SThomas Monjalon ETH_LINK_SPEED_100G; 1541e274f573SMarc Sune 15421173fca2SJan Medala /* Get supported features from HW */ 15431173fca2SJan Medala rc = ena_com_get_dev_attr_feat(ena_dev, &feat); 15441173fca2SJan Medala if (unlikely(rc)) { 15451173fca2SJan Medala RTE_LOG(ERR, PMD, 15461173fca2SJan Medala "Cannot get attribute for ena device rc= %d\n", rc); 15471173fca2SJan Medala return; 15481173fca2SJan Medala } 15491173fca2SJan Medala 15501173fca2SJan Medala /* Set Tx & Rx features available for device */ 15511173fca2SJan Medala if (feat.offload.tx & ENA_ADMIN_FEATURE_OFFLOAD_DESC_TSO_IPV4_MASK) 15521173fca2SJan Medala tx_feat |= DEV_TX_OFFLOAD_TCP_TSO; 15531173fca2SJan Medala 15541173fca2SJan Medala if (feat.offload.tx & 15551173fca2SJan Medala ENA_ADMIN_FEATURE_OFFLOAD_DESC_TX_L4_IPV4_CSUM_PART_MASK) 15561173fca2SJan Medala tx_feat |= DEV_TX_OFFLOAD_IPV4_CKSUM | 15571173fca2SJan Medala DEV_TX_OFFLOAD_UDP_CKSUM | 15581173fca2SJan Medala DEV_TX_OFFLOAD_TCP_CKSUM; 15591173fca2SJan Medala 15604eea092bSJakub Palider if (feat.offload.rx_supported & 15611173fca2SJan Medala ENA_ADMIN_FEATURE_OFFLOAD_DESC_RX_L4_IPV4_CSUM_MASK) 15621173fca2SJan Medala rx_feat |= DEV_RX_OFFLOAD_IPV4_CKSUM | 15631173fca2SJan Medala DEV_RX_OFFLOAD_UDP_CKSUM | 15641173fca2SJan Medala DEV_RX_OFFLOAD_TCP_CKSUM; 15651173fca2SJan Medala 15661173fca2SJan Medala /* Inform framework about available features */ 15671173fca2SJan Medala dev_info->rx_offload_capa = rx_feat; 15687369f88fSRafal Kozik dev_info->rx_queue_offload_capa = rx_feat; 15691173fca2SJan Medala dev_info->tx_offload_capa = tx_feat; 157056b8b9b7SRafal Kozik dev_info->tx_queue_offload_capa = tx_feat; 15711173fca2SJan Medala 15721173fca2SJan Medala dev_info->min_rx_bufsize = ENA_MIN_FRAME_LEN; 15731173fca2SJan Medala dev_info->max_rx_pktlen = adapter->max_mtu; 15741173fca2SJan Medala dev_info->max_mac_addrs = 1; 15751173fca2SJan Medala 15761173fca2SJan Medala dev_info->max_rx_queues = adapter->num_queues; 15771173fca2SJan Medala dev_info->max_tx_queues = adapter->num_queues; 15781173fca2SJan Medala dev_info->reta_size = ENA_RX_RSS_TABLE_SIZE; 157956b8b9b7SRafal Kozik 158056b8b9b7SRafal Kozik adapter->tx_supported_offloads = tx_feat; 15817369f88fSRafal Kozik adapter->rx_supported_offloads = rx_feat; 15821173fca2SJan Medala } 15831173fca2SJan Medala 15841173fca2SJan Medala static uint16_t eth_ena_recv_pkts(void *rx_queue, struct rte_mbuf **rx_pkts, 15851173fca2SJan Medala uint16_t nb_pkts) 15861173fca2SJan Medala { 15871173fca2SJan Medala struct ena_ring *rx_ring = (struct ena_ring *)(rx_queue); 15881173fca2SJan Medala unsigned int ring_size = rx_ring->ring_size; 15891173fca2SJan Medala unsigned int ring_mask = ring_size - 1; 15901173fca2SJan Medala uint16_t next_to_clean = rx_ring->next_to_clean; 15911daff526SJakub Palider uint16_t desc_in_use = 0; 15921173fca2SJan Medala unsigned int recv_idx = 0; 15931173fca2SJan Medala struct rte_mbuf *mbuf = NULL; 15941173fca2SJan Medala struct rte_mbuf *mbuf_head = NULL; 15951173fca2SJan Medala struct rte_mbuf *mbuf_prev = NULL; 15961173fca2SJan Medala struct rte_mbuf **rx_buff_info = rx_ring->rx_buffer_info; 15971173fca2SJan Medala unsigned int completed; 15981173fca2SJan Medala 15991173fca2SJan Medala struct ena_com_rx_ctx ena_rx_ctx; 16001173fca2SJan Medala int rc = 0; 16011173fca2SJan Medala 16021173fca2SJan Medala /* Check adapter state */ 16031173fca2SJan Medala if (unlikely(rx_ring->adapter->state != ENA_ADAPTER_STATE_RUNNING)) { 16041173fca2SJan Medala RTE_LOG(ALERT, PMD, 16051173fca2SJan Medala "Trying to receive pkts while device is NOT running\n"); 16061173fca2SJan Medala return 0; 16071173fca2SJan Medala } 16081173fca2SJan Medala 16091daff526SJakub Palider desc_in_use = rx_ring->next_to_use - next_to_clean; 16101173fca2SJan Medala if (unlikely(nb_pkts > desc_in_use)) 16111173fca2SJan Medala nb_pkts = desc_in_use; 16121173fca2SJan Medala 16131173fca2SJan Medala for (completed = 0; completed < nb_pkts; completed++) { 16141173fca2SJan Medala int segments = 0; 16151173fca2SJan Medala 16161173fca2SJan Medala ena_rx_ctx.max_bufs = rx_ring->ring_size; 16171173fca2SJan Medala ena_rx_ctx.ena_bufs = rx_ring->ena_bufs; 16181173fca2SJan Medala ena_rx_ctx.descs = 0; 16191173fca2SJan Medala /* receive packet context */ 16201173fca2SJan Medala rc = ena_com_rx_pkt(rx_ring->ena_com_io_cq, 16211173fca2SJan Medala rx_ring->ena_com_io_sq, 16221173fca2SJan Medala &ena_rx_ctx); 16231173fca2SJan Medala if (unlikely(rc)) { 16241173fca2SJan Medala RTE_LOG(ERR, PMD, "ena_com_rx_pkt error %d\n", rc); 16251173fca2SJan Medala return 0; 16261173fca2SJan Medala } 16271173fca2SJan Medala 16281173fca2SJan Medala if (unlikely(ena_rx_ctx.descs == 0)) 16291173fca2SJan Medala break; 16301173fca2SJan Medala 16311173fca2SJan Medala while (segments < ena_rx_ctx.descs) { 16321173fca2SJan Medala mbuf = rx_buff_info[next_to_clean & ring_mask]; 16331173fca2SJan Medala mbuf->data_len = ena_rx_ctx.ena_bufs[segments].len; 16341173fca2SJan Medala mbuf->data_off = RTE_PKTMBUF_HEADROOM; 16351173fca2SJan Medala mbuf->refcnt = 1; 16361173fca2SJan Medala mbuf->next = NULL; 16371173fca2SJan Medala if (segments == 0) { 16381173fca2SJan Medala mbuf->nb_segs = ena_rx_ctx.descs; 16391173fca2SJan Medala mbuf->port = rx_ring->port_id; 16401173fca2SJan Medala mbuf->pkt_len = 0; 16411173fca2SJan Medala mbuf_head = mbuf; 16421173fca2SJan Medala } else { 16431173fca2SJan Medala /* for multi-segment pkts create mbuf chain */ 16441173fca2SJan Medala mbuf_prev->next = mbuf; 16451173fca2SJan Medala } 16461173fca2SJan Medala mbuf_head->pkt_len += mbuf->data_len; 16471173fca2SJan Medala 16481173fca2SJan Medala mbuf_prev = mbuf; 16491173fca2SJan Medala segments++; 16501daff526SJakub Palider next_to_clean++; 16511173fca2SJan Medala } 16521173fca2SJan Medala 16531173fca2SJan Medala /* fill mbuf attributes if any */ 16541173fca2SJan Medala ena_rx_mbuf_prepare(mbuf_head, &ena_rx_ctx); 16551173fca2SJan Medala mbuf_head->hash.rss = (uint32_t)rx_ring->id; 16561173fca2SJan Medala 16571173fca2SJan Medala /* pass to DPDK application head mbuf */ 16581173fca2SJan Medala rx_pkts[recv_idx] = mbuf_head; 16591173fca2SJan Medala recv_idx++; 16601173fca2SJan Medala } 16611173fca2SJan Medala 1662ec78af6bSMichal Krawczyk rx_ring->next_to_clean = next_to_clean; 1663ec78af6bSMichal Krawczyk 1664ec78af6bSMichal Krawczyk desc_in_use = desc_in_use - completed + 1; 16651173fca2SJan Medala /* Burst refill to save doorbells, memory barriers, const interval */ 16661daff526SJakub Palider if (ring_size - desc_in_use > ENA_RING_DESCS_RATIO(ring_size)) 16671daff526SJakub Palider ena_populate_rx_queue(rx_ring, ring_size - desc_in_use); 16681173fca2SJan Medala 16691173fca2SJan Medala return recv_idx; 16701173fca2SJan Medala } 16711173fca2SJan Medala 1672b3fc5a1aSKonstantin Ananyev static uint16_t 167383277a7cSJakub Palider eth_ena_prep_pkts(void *tx_queue, struct rte_mbuf **tx_pkts, 1674b3fc5a1aSKonstantin Ananyev uint16_t nb_pkts) 1675b3fc5a1aSKonstantin Ananyev { 1676b3fc5a1aSKonstantin Ananyev int32_t ret; 1677b3fc5a1aSKonstantin Ananyev uint32_t i; 1678b3fc5a1aSKonstantin Ananyev struct rte_mbuf *m; 167983277a7cSJakub Palider struct ena_ring *tx_ring = (struct ena_ring *)(tx_queue); 168083277a7cSJakub Palider struct ipv4_hdr *ip_hdr; 1681b3fc5a1aSKonstantin Ananyev uint64_t ol_flags; 168283277a7cSJakub Palider uint16_t frag_field; 168383277a7cSJakub Palider 1684b3fc5a1aSKonstantin Ananyev for (i = 0; i != nb_pkts; i++) { 1685b3fc5a1aSKonstantin Ananyev m = tx_pkts[i]; 1686b3fc5a1aSKonstantin Ananyev ol_flags = m->ol_flags; 1687b3fc5a1aSKonstantin Ananyev 1688bc5ef57dSMichal Krawczyk if (!(ol_flags & PKT_TX_IPV4)) 1689bc5ef57dSMichal Krawczyk continue; 1690bc5ef57dSMichal Krawczyk 1691bc5ef57dSMichal Krawczyk /* If there was not L2 header length specified, assume it is 1692bc5ef57dSMichal Krawczyk * length of the ethernet header. 1693bc5ef57dSMichal Krawczyk */ 1694bc5ef57dSMichal Krawczyk if (unlikely(m->l2_len == 0)) 1695bc5ef57dSMichal Krawczyk m->l2_len = sizeof(struct ether_hdr); 1696bc5ef57dSMichal Krawczyk 1697bc5ef57dSMichal Krawczyk ip_hdr = rte_pktmbuf_mtod_offset(m, struct ipv4_hdr *, 1698bc5ef57dSMichal Krawczyk m->l2_len); 1699bc5ef57dSMichal Krawczyk frag_field = rte_be_to_cpu_16(ip_hdr->fragment_offset); 1700bc5ef57dSMichal Krawczyk 1701bc5ef57dSMichal Krawczyk if ((frag_field & IPV4_HDR_DF_FLAG) != 0) { 1702bc5ef57dSMichal Krawczyk m->packet_type |= RTE_PTYPE_L4_NONFRAG; 1703bc5ef57dSMichal Krawczyk 1704bc5ef57dSMichal Krawczyk /* If IPv4 header has DF flag enabled and TSO support is 1705bc5ef57dSMichal Krawczyk * disabled, partial chcecksum should not be calculated. 1706bc5ef57dSMichal Krawczyk */ 1707bc5ef57dSMichal Krawczyk if (!tx_ring->adapter->tso4_supported) 1708bc5ef57dSMichal Krawczyk continue; 1709bc5ef57dSMichal Krawczyk } 1710bc5ef57dSMichal Krawczyk 1711b3fc5a1aSKonstantin Ananyev if ((ol_flags & ENA_TX_OFFLOAD_NOTSUP_MASK) != 0 || 1712b3fc5a1aSKonstantin Ananyev (ol_flags & PKT_TX_L4_MASK) == 1713b3fc5a1aSKonstantin Ananyev PKT_TX_SCTP_CKSUM) { 1714b3fc5a1aSKonstantin Ananyev rte_errno = -ENOTSUP; 1715b3fc5a1aSKonstantin Ananyev return i; 1716b3fc5a1aSKonstantin Ananyev } 1717b3fc5a1aSKonstantin Ananyev 1718b3fc5a1aSKonstantin Ananyev #ifdef RTE_LIBRTE_ETHDEV_DEBUG 1719b3fc5a1aSKonstantin Ananyev ret = rte_validate_tx_offload(m); 1720b3fc5a1aSKonstantin Ananyev if (ret != 0) { 1721b3fc5a1aSKonstantin Ananyev rte_errno = ret; 1722b3fc5a1aSKonstantin Ananyev return i; 1723b3fc5a1aSKonstantin Ananyev } 1724b3fc5a1aSKonstantin Ananyev #endif 172583277a7cSJakub Palider 172683277a7cSJakub Palider /* In case we are supposed to TSO and have DF not set (DF=0) 172783277a7cSJakub Palider * hardware must be provided with partial checksum, otherwise 172883277a7cSJakub Palider * it will take care of necessary calculations. 172983277a7cSJakub Palider */ 173083277a7cSJakub Palider 1731b3fc5a1aSKonstantin Ananyev ret = rte_net_intel_cksum_flags_prepare(m, 1732b3fc5a1aSKonstantin Ananyev ol_flags & ~PKT_TX_TCP_SEG); 1733b3fc5a1aSKonstantin Ananyev if (ret != 0) { 1734b3fc5a1aSKonstantin Ananyev rte_errno = ret; 1735b3fc5a1aSKonstantin Ananyev return i; 1736b3fc5a1aSKonstantin Ananyev } 1737b3fc5a1aSKonstantin Ananyev } 1738b3fc5a1aSKonstantin Ananyev 1739b3fc5a1aSKonstantin Ananyev return i; 1740b3fc5a1aSKonstantin Ananyev } 1741b3fc5a1aSKonstantin Ananyev 17421173fca2SJan Medala static uint16_t eth_ena_xmit_pkts(void *tx_queue, struct rte_mbuf **tx_pkts, 17431173fca2SJan Medala uint16_t nb_pkts) 17441173fca2SJan Medala { 17451173fca2SJan Medala struct ena_ring *tx_ring = (struct ena_ring *)(tx_queue); 17461daff526SJakub Palider uint16_t next_to_use = tx_ring->next_to_use; 17471daff526SJakub Palider uint16_t next_to_clean = tx_ring->next_to_clean; 17481173fca2SJan Medala struct rte_mbuf *mbuf; 17491173fca2SJan Medala unsigned int ring_size = tx_ring->ring_size; 17501173fca2SJan Medala unsigned int ring_mask = ring_size - 1; 17511173fca2SJan Medala struct ena_com_tx_ctx ena_tx_ctx; 17521173fca2SJan Medala struct ena_tx_buffer *tx_info; 17531173fca2SJan Medala struct ena_com_buf *ebuf; 17541173fca2SJan Medala uint16_t rc, req_id, total_tx_descs = 0; 1755b66b6e72SJakub Palider uint16_t sent_idx = 0, empty_tx_reqs; 17561173fca2SJan Medala int nb_hw_desc; 17571173fca2SJan Medala 17581173fca2SJan Medala /* Check adapter state */ 17591173fca2SJan Medala if (unlikely(tx_ring->adapter->state != ENA_ADAPTER_STATE_RUNNING)) { 17601173fca2SJan Medala RTE_LOG(ALERT, PMD, 17611173fca2SJan Medala "Trying to xmit pkts while device is NOT running\n"); 17621173fca2SJan Medala return 0; 17631173fca2SJan Medala } 17641173fca2SJan Medala 1765b66b6e72SJakub Palider empty_tx_reqs = ring_size - (next_to_use - next_to_clean); 1766b66b6e72SJakub Palider if (nb_pkts > empty_tx_reqs) 1767b66b6e72SJakub Palider nb_pkts = empty_tx_reqs; 1768b66b6e72SJakub Palider 17691173fca2SJan Medala for (sent_idx = 0; sent_idx < nb_pkts; sent_idx++) { 17701173fca2SJan Medala mbuf = tx_pkts[sent_idx]; 17711173fca2SJan Medala 17721daff526SJakub Palider req_id = tx_ring->empty_tx_reqs[next_to_use & ring_mask]; 17731173fca2SJan Medala tx_info = &tx_ring->tx_buffer_info[req_id]; 17741173fca2SJan Medala tx_info->mbuf = mbuf; 17751173fca2SJan Medala tx_info->num_of_bufs = 0; 17761173fca2SJan Medala ebuf = tx_info->bufs; 17771173fca2SJan Medala 17781173fca2SJan Medala /* Prepare TX context */ 17791173fca2SJan Medala memset(&ena_tx_ctx, 0x0, sizeof(struct ena_com_tx_ctx)); 17801173fca2SJan Medala memset(&ena_tx_ctx.ena_meta, 0x0, 17811173fca2SJan Medala sizeof(struct ena_com_tx_meta)); 17821173fca2SJan Medala ena_tx_ctx.ena_bufs = ebuf; 17831173fca2SJan Medala ena_tx_ctx.req_id = req_id; 17841173fca2SJan Medala if (tx_ring->tx_mem_queue_type == 17851173fca2SJan Medala ENA_ADMIN_PLACEMENT_POLICY_DEV) { 17861173fca2SJan Medala /* prepare the push buffer with 17871173fca2SJan Medala * virtual address of the data 17881173fca2SJan Medala */ 17891173fca2SJan Medala ena_tx_ctx.header_len = 17901173fca2SJan Medala RTE_MIN(mbuf->data_len, 17911173fca2SJan Medala tx_ring->tx_max_header_size); 17921173fca2SJan Medala ena_tx_ctx.push_header = 17931173fca2SJan Medala (void *)((char *)mbuf->buf_addr + 17941173fca2SJan Medala mbuf->data_off); 17951173fca2SJan Medala } /* there's no else as we take advantage of memset zeroing */ 17961173fca2SJan Medala 17971173fca2SJan Medala /* Set TX offloads flags, if applicable */ 179856b8b9b7SRafal Kozik ena_tx_mbuf_prepare(mbuf, &ena_tx_ctx, tx_ring->offloads); 17991173fca2SJan Medala 18001173fca2SJan Medala if (unlikely(mbuf->ol_flags & 18011173fca2SJan Medala (PKT_RX_L4_CKSUM_BAD | PKT_RX_IP_CKSUM_BAD))) 18021173fca2SJan Medala rte_atomic64_inc(&tx_ring->adapter->drv_stats->ierrors); 18031173fca2SJan Medala 18041173fca2SJan Medala rte_prefetch0(tx_pkts[(sent_idx + 4) & ring_mask]); 18051173fca2SJan Medala 18061173fca2SJan Medala /* Process first segment taking into 18071173fca2SJan Medala * consideration pushed header 18081173fca2SJan Medala */ 18091173fca2SJan Medala if (mbuf->data_len > ena_tx_ctx.header_len) { 1810455da545SSantosh Shukla ebuf->paddr = mbuf->buf_iova + 18111173fca2SJan Medala mbuf->data_off + 18121173fca2SJan Medala ena_tx_ctx.header_len; 18131173fca2SJan Medala ebuf->len = mbuf->data_len - ena_tx_ctx.header_len; 18141173fca2SJan Medala ebuf++; 18151173fca2SJan Medala tx_info->num_of_bufs++; 18161173fca2SJan Medala } 18171173fca2SJan Medala 18181173fca2SJan Medala while ((mbuf = mbuf->next) != NULL) { 1819455da545SSantosh Shukla ebuf->paddr = mbuf->buf_iova + mbuf->data_off; 18201173fca2SJan Medala ebuf->len = mbuf->data_len; 18211173fca2SJan Medala ebuf++; 18221173fca2SJan Medala tx_info->num_of_bufs++; 18231173fca2SJan Medala } 18241173fca2SJan Medala 18251173fca2SJan Medala ena_tx_ctx.num_bufs = tx_info->num_of_bufs; 18261173fca2SJan Medala 18271173fca2SJan Medala /* Write data to device */ 18281173fca2SJan Medala rc = ena_com_prepare_tx(tx_ring->ena_com_io_sq, 18291173fca2SJan Medala &ena_tx_ctx, &nb_hw_desc); 18301173fca2SJan Medala if (unlikely(rc)) 18311173fca2SJan Medala break; 18321173fca2SJan Medala 18331173fca2SJan Medala tx_info->tx_descs = nb_hw_desc; 18341173fca2SJan Medala 18351daff526SJakub Palider next_to_use++; 18361173fca2SJan Medala } 18371173fca2SJan Medala 18385e02e19eSJan Medala /* If there are ready packets to be xmitted... */ 18395e02e19eSJan Medala if (sent_idx > 0) { 18405e02e19eSJan Medala /* ...let HW do its best :-) */ 18411173fca2SJan Medala rte_wmb(); 18421173fca2SJan Medala ena_com_write_sq_doorbell(tx_ring->ena_com_io_sq); 18431173fca2SJan Medala 18445e02e19eSJan Medala tx_ring->next_to_use = next_to_use; 18455e02e19eSJan Medala } 18465e02e19eSJan Medala 18471173fca2SJan Medala /* Clear complete packets */ 18481173fca2SJan Medala while (ena_com_tx_comp_req_id_get(tx_ring->ena_com_io_cq, &req_id) >= 0) { 18491173fca2SJan Medala /* Get Tx info & store how many descs were processed */ 18501173fca2SJan Medala tx_info = &tx_ring->tx_buffer_info[req_id]; 18511173fca2SJan Medala total_tx_descs += tx_info->tx_descs; 18521173fca2SJan Medala 18531173fca2SJan Medala /* Free whole mbuf chain */ 18541173fca2SJan Medala mbuf = tx_info->mbuf; 18551173fca2SJan Medala rte_pktmbuf_free(mbuf); 1856207a514cSMichal Krawczyk tx_info->mbuf = NULL; 18571173fca2SJan Medala 18581173fca2SJan Medala /* Put back descriptor to the ring for reuse */ 18591daff526SJakub Palider tx_ring->empty_tx_reqs[next_to_clean & ring_mask] = req_id; 18601daff526SJakub Palider next_to_clean++; 18611173fca2SJan Medala 18621173fca2SJan Medala /* If too many descs to clean, leave it for another run */ 18631173fca2SJan Medala if (unlikely(total_tx_descs > ENA_RING_DESCS_RATIO(ring_size))) 18641173fca2SJan Medala break; 18651173fca2SJan Medala } 18661173fca2SJan Medala 18675e02e19eSJan Medala if (total_tx_descs > 0) { 18681173fca2SJan Medala /* acknowledge completion of sent packets */ 18691173fca2SJan Medala ena_com_comp_ack(tx_ring->ena_com_io_sq, total_tx_descs); 18701daff526SJakub Palider tx_ring->next_to_clean = next_to_clean; 18715e02e19eSJan Medala } 18725e02e19eSJan Medala 18731173fca2SJan Medala return sent_idx; 18741173fca2SJan Medala } 18751173fca2SJan Medala 1876fdf91e0fSJan Blunck static int eth_ena_pci_probe(struct rte_pci_driver *pci_drv __rte_unused, 1877fdf91e0fSJan Blunck struct rte_pci_device *pci_dev) 1878fdf91e0fSJan Blunck { 1879fdf91e0fSJan Blunck return rte_eth_dev_pci_generic_probe(pci_dev, 1880fdf91e0fSJan Blunck sizeof(struct ena_adapter), eth_ena_dev_init); 1881fdf91e0fSJan Blunck } 1882fdf91e0fSJan Blunck 1883fdf91e0fSJan Blunck static int eth_ena_pci_remove(struct rte_pci_device *pci_dev) 1884fdf91e0fSJan Blunck { 1885fdf91e0fSJan Blunck return rte_eth_dev_pci_generic_remove(pci_dev, NULL); 1886fdf91e0fSJan Blunck } 1887fdf91e0fSJan Blunck 1888fdf91e0fSJan Blunck static struct rte_pci_driver rte_ena_pmd = { 18891173fca2SJan Medala .id_table = pci_id_ena_map, 18901173fca2SJan Medala .drv_flags = RTE_PCI_DRV_NEED_MAPPING, 1891fdf91e0fSJan Blunck .probe = eth_ena_pci_probe, 1892fdf91e0fSJan Blunck .remove = eth_ena_pci_remove, 18931173fca2SJan Medala }; 18941173fca2SJan Medala 1895fdf91e0fSJan Blunck RTE_PMD_REGISTER_PCI(net_ena, rte_ena_pmd); 189601f19227SShreyansh Jain RTE_PMD_REGISTER_PCI_TABLE(net_ena, pci_id_ena_map); 189706e81dc9SDavid Marchand RTE_PMD_REGISTER_KMOD_DEP(net_ena, "* igb_uio | uio_pci_generic | vfio-pci"); 18988bc0acaeSStephen Hemminger 18998bc0acaeSStephen Hemminger RTE_INIT(ena_init_log); 19008bc0acaeSStephen Hemminger static void 19018bc0acaeSStephen Hemminger ena_init_log(void) 19028bc0acaeSStephen Hemminger { 1903*3f111952SHarry van Haaren ena_logtype_init = rte_log_register("pmd.net.ena.init"); 19048bc0acaeSStephen Hemminger if (ena_logtype_init >= 0) 19058bc0acaeSStephen Hemminger rte_log_set_level(ena_logtype_init, RTE_LOG_NOTICE); 1906*3f111952SHarry van Haaren ena_logtype_driver = rte_log_register("pmd.net.ena.driver"); 19078bc0acaeSStephen Hemminger if (ena_logtype_driver >= 0) 19088bc0acaeSStephen Hemminger rte_log_set_level(ena_logtype_driver, RTE_LOG_NOTICE); 19098bc0acaeSStephen Hemminger } 1910