11173fca2SJan Medala /*- 21173fca2SJan Medala * BSD LICENSE 31173fca2SJan Medala * 41173fca2SJan Medala * Copyright (c) 2015-2016 Amazon.com, Inc. or its affiliates. 51173fca2SJan Medala * All rights reserved. 61173fca2SJan Medala * 71173fca2SJan Medala * Redistribution and use in source and binary forms, with or without 81173fca2SJan Medala * modification, are permitted provided that the following conditions 91173fca2SJan Medala * are met: 101173fca2SJan Medala * 111173fca2SJan Medala * * Redistributions of source code must retain the above copyright 121173fca2SJan Medala * notice, this list of conditions and the following disclaimer. 131173fca2SJan Medala * * Redistributions in binary form must reproduce the above copyright 141173fca2SJan Medala * notice, this list of conditions and the following disclaimer in 151173fca2SJan Medala * the documentation and/or other materials provided with the 161173fca2SJan Medala * distribution. 171173fca2SJan Medala * * Neither the name of copyright holder nor the names of its 181173fca2SJan Medala * contributors may be used to endorse or promote products derived 191173fca2SJan Medala * from this software without specific prior written permission. 201173fca2SJan Medala * 211173fca2SJan Medala * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 221173fca2SJan Medala * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 231173fca2SJan Medala * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 241173fca2SJan Medala * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 251173fca2SJan Medala * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 261173fca2SJan Medala * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 271173fca2SJan Medala * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 281173fca2SJan Medala * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 291173fca2SJan Medala * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 301173fca2SJan Medala * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 311173fca2SJan Medala * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 321173fca2SJan Medala */ 331173fca2SJan Medala 341173fca2SJan Medala #include <rte_ether.h> 35ffc905f3SFerruh Yigit #include <rte_ethdev_driver.h> 36fdf91e0fSJan Blunck #include <rte_ethdev_pci.h> 371173fca2SJan Medala #include <rte_tcp.h> 381173fca2SJan Medala #include <rte_atomic.h> 391173fca2SJan Medala #include <rte_dev.h> 401173fca2SJan Medala #include <rte_errno.h> 41372c1af5SJan Medala #include <rte_version.h> 423d3edc26SJan Medala #include <rte_eal_memconfig.h> 43b3fc5a1aSKonstantin Ananyev #include <rte_net.h> 441173fca2SJan Medala 451173fca2SJan Medala #include "ena_ethdev.h" 461173fca2SJan Medala #include "ena_logs.h" 471173fca2SJan Medala #include "ena_platform.h" 481173fca2SJan Medala #include "ena_com.h" 491173fca2SJan Medala #include "ena_eth_com.h" 501173fca2SJan Medala 511173fca2SJan Medala #include <ena_common_defs.h> 521173fca2SJan Medala #include <ena_regs_defs.h> 531173fca2SJan Medala #include <ena_admin_defs.h> 541173fca2SJan Medala #include <ena_eth_io_defs.h> 551173fca2SJan Medala 56372c1af5SJan Medala #define DRV_MODULE_VER_MAJOR 1 5768a48ef2SMichal Krawczyk #define DRV_MODULE_VER_MINOR 1 58372c1af5SJan Medala #define DRV_MODULE_VER_SUBMINOR 0 59372c1af5SJan Medala 601173fca2SJan Medala #define ENA_IO_TXQ_IDX(q) (2 * (q)) 611173fca2SJan Medala #define ENA_IO_RXQ_IDX(q) (2 * (q) + 1) 621173fca2SJan Medala /*reverse version of ENA_IO_RXQ_IDX*/ 631173fca2SJan Medala #define ENA_IO_RXQ_IDX_REV(q) ((q - 1) / 2) 641173fca2SJan Medala 651173fca2SJan Medala /* While processing submitted and completed descriptors (rx and tx path 661173fca2SJan Medala * respectively) in a loop it is desired to: 671173fca2SJan Medala * - perform batch submissions while populating sumbissmion queue 681173fca2SJan Medala * - avoid blocking transmission of other packets during cleanup phase 691173fca2SJan Medala * Hence the utilization ratio of 1/8 of a queue size. 701173fca2SJan Medala */ 711173fca2SJan Medala #define ENA_RING_DESCS_RATIO(ring_size) (ring_size / 8) 721173fca2SJan Medala 731173fca2SJan Medala #define __MERGE_64B_H_L(h, l) (((uint64_t)h << 32) | l) 741173fca2SJan Medala #define TEST_BIT(val, bit_shift) (val & (1UL << bit_shift)) 751173fca2SJan Medala 761173fca2SJan Medala #define GET_L4_HDR_LEN(mbuf) \ 771173fca2SJan Medala ((rte_pktmbuf_mtod_offset(mbuf, struct tcp_hdr *, \ 781173fca2SJan Medala mbuf->l3_len + mbuf->l2_len)->data_off) >> 4) 791173fca2SJan Medala 801173fca2SJan Medala #define ENA_RX_RSS_TABLE_LOG_SIZE 7 811173fca2SJan Medala #define ENA_RX_RSS_TABLE_SIZE (1 << ENA_RX_RSS_TABLE_LOG_SIZE) 821173fca2SJan Medala #define ENA_HASH_KEY_SIZE 40 83372c1af5SJan Medala #define ENA_ETH_SS_STATS 0xFF 84372c1af5SJan Medala #define ETH_GSTRING_LEN 32 85372c1af5SJan Medala 86372c1af5SJan Medala #define ARRAY_SIZE(x) (sizeof(x) / sizeof((x)[0])) 87372c1af5SJan Medala 88372c1af5SJan Medala enum ethtool_stringset { 89372c1af5SJan Medala ETH_SS_TEST = 0, 90372c1af5SJan Medala ETH_SS_STATS, 91372c1af5SJan Medala }; 92372c1af5SJan Medala 93372c1af5SJan Medala struct ena_stats { 94372c1af5SJan Medala char name[ETH_GSTRING_LEN]; 95372c1af5SJan Medala int stat_offset; 96372c1af5SJan Medala }; 97372c1af5SJan Medala 98372c1af5SJan Medala #define ENA_STAT_ENA_COM_ENTRY(stat) { \ 99372c1af5SJan Medala .name = #stat, \ 100372c1af5SJan Medala .stat_offset = offsetof(struct ena_com_stats_admin, stat) \ 101372c1af5SJan Medala } 102372c1af5SJan Medala 103372c1af5SJan Medala #define ENA_STAT_ENTRY(stat, stat_type) { \ 104372c1af5SJan Medala .name = #stat, \ 105372c1af5SJan Medala .stat_offset = offsetof(struct ena_stats_##stat_type, stat) \ 106372c1af5SJan Medala } 107372c1af5SJan Medala 108372c1af5SJan Medala #define ENA_STAT_RX_ENTRY(stat) \ 109372c1af5SJan Medala ENA_STAT_ENTRY(stat, rx) 110372c1af5SJan Medala 111372c1af5SJan Medala #define ENA_STAT_TX_ENTRY(stat) \ 112372c1af5SJan Medala ENA_STAT_ENTRY(stat, tx) 113372c1af5SJan Medala 114372c1af5SJan Medala #define ENA_STAT_GLOBAL_ENTRY(stat) \ 115372c1af5SJan Medala ENA_STAT_ENTRY(stat, dev) 116372c1af5SJan Medala 117*3adcba9aSMichal Krawczyk /* 118*3adcba9aSMichal Krawczyk * Each rte_memzone should have unique name. 119*3adcba9aSMichal Krawczyk * To satisfy it, count number of allocation and add it to name. 120*3adcba9aSMichal Krawczyk */ 121*3adcba9aSMichal Krawczyk uint32_t ena_alloc_cnt; 122*3adcba9aSMichal Krawczyk 123372c1af5SJan Medala static const struct ena_stats ena_stats_global_strings[] = { 124372c1af5SJan Medala ENA_STAT_GLOBAL_ENTRY(tx_timeout), 125372c1af5SJan Medala ENA_STAT_GLOBAL_ENTRY(io_suspend), 126372c1af5SJan Medala ENA_STAT_GLOBAL_ENTRY(io_resume), 127372c1af5SJan Medala ENA_STAT_GLOBAL_ENTRY(wd_expired), 128372c1af5SJan Medala ENA_STAT_GLOBAL_ENTRY(interface_up), 129372c1af5SJan Medala ENA_STAT_GLOBAL_ENTRY(interface_down), 130372c1af5SJan Medala ENA_STAT_GLOBAL_ENTRY(admin_q_pause), 131372c1af5SJan Medala }; 132372c1af5SJan Medala 133372c1af5SJan Medala static const struct ena_stats ena_stats_tx_strings[] = { 134372c1af5SJan Medala ENA_STAT_TX_ENTRY(cnt), 135372c1af5SJan Medala ENA_STAT_TX_ENTRY(bytes), 136372c1af5SJan Medala ENA_STAT_TX_ENTRY(queue_stop), 137372c1af5SJan Medala ENA_STAT_TX_ENTRY(queue_wakeup), 138372c1af5SJan Medala ENA_STAT_TX_ENTRY(dma_mapping_err), 139372c1af5SJan Medala ENA_STAT_TX_ENTRY(linearize), 140372c1af5SJan Medala ENA_STAT_TX_ENTRY(linearize_failed), 141372c1af5SJan Medala ENA_STAT_TX_ENTRY(tx_poll), 142372c1af5SJan Medala ENA_STAT_TX_ENTRY(doorbells), 143372c1af5SJan Medala ENA_STAT_TX_ENTRY(prepare_ctx_err), 144372c1af5SJan Medala ENA_STAT_TX_ENTRY(missing_tx_comp), 145372c1af5SJan Medala ENA_STAT_TX_ENTRY(bad_req_id), 146372c1af5SJan Medala }; 147372c1af5SJan Medala 148372c1af5SJan Medala static const struct ena_stats ena_stats_rx_strings[] = { 149372c1af5SJan Medala ENA_STAT_RX_ENTRY(cnt), 150372c1af5SJan Medala ENA_STAT_RX_ENTRY(bytes), 151372c1af5SJan Medala ENA_STAT_RX_ENTRY(refil_partial), 152372c1af5SJan Medala ENA_STAT_RX_ENTRY(bad_csum), 153372c1af5SJan Medala ENA_STAT_RX_ENTRY(page_alloc_fail), 154372c1af5SJan Medala ENA_STAT_RX_ENTRY(skb_alloc_fail), 155372c1af5SJan Medala ENA_STAT_RX_ENTRY(dma_mapping_err), 156372c1af5SJan Medala ENA_STAT_RX_ENTRY(bad_desc_num), 157372c1af5SJan Medala ENA_STAT_RX_ENTRY(small_copy_len_pkt), 158372c1af5SJan Medala }; 159372c1af5SJan Medala 160372c1af5SJan Medala static const struct ena_stats ena_stats_ena_com_strings[] = { 161372c1af5SJan Medala ENA_STAT_ENA_COM_ENTRY(aborted_cmd), 162372c1af5SJan Medala ENA_STAT_ENA_COM_ENTRY(submitted_cmd), 163372c1af5SJan Medala ENA_STAT_ENA_COM_ENTRY(completed_cmd), 164372c1af5SJan Medala ENA_STAT_ENA_COM_ENTRY(out_of_space), 165372c1af5SJan Medala ENA_STAT_ENA_COM_ENTRY(no_completion), 166372c1af5SJan Medala }; 167372c1af5SJan Medala 168372c1af5SJan Medala #define ENA_STATS_ARRAY_GLOBAL ARRAY_SIZE(ena_stats_global_strings) 169372c1af5SJan Medala #define ENA_STATS_ARRAY_TX ARRAY_SIZE(ena_stats_tx_strings) 170372c1af5SJan Medala #define ENA_STATS_ARRAY_RX ARRAY_SIZE(ena_stats_rx_strings) 171372c1af5SJan Medala #define ENA_STATS_ARRAY_ENA_COM ARRAY_SIZE(ena_stats_ena_com_strings) 1721173fca2SJan Medala 17356b8b9b7SRafal Kozik #define QUEUE_OFFLOADS (DEV_TX_OFFLOAD_TCP_CKSUM |\ 17456b8b9b7SRafal Kozik DEV_TX_OFFLOAD_UDP_CKSUM |\ 17556b8b9b7SRafal Kozik DEV_TX_OFFLOAD_IPV4_CKSUM |\ 17656b8b9b7SRafal Kozik DEV_TX_OFFLOAD_TCP_TSO) 17756b8b9b7SRafal Kozik #define MBUF_OFFLOADS (PKT_TX_L4_MASK |\ 17856b8b9b7SRafal Kozik PKT_TX_IP_CKSUM |\ 17956b8b9b7SRafal Kozik PKT_TX_TCP_SEG) 18056b8b9b7SRafal Kozik 1811173fca2SJan Medala /** Vendor ID used by Amazon devices */ 1821173fca2SJan Medala #define PCI_VENDOR_ID_AMAZON 0x1D0F 1831173fca2SJan Medala /** Amazon devices */ 1841173fca2SJan Medala #define PCI_DEVICE_ID_ENA_VF 0xEC20 1851173fca2SJan Medala #define PCI_DEVICE_ID_ENA_LLQ_VF 0xEC21 1861173fca2SJan Medala 187b3fc5a1aSKonstantin Ananyev #define ENA_TX_OFFLOAD_MASK (\ 188b3fc5a1aSKonstantin Ananyev PKT_TX_L4_MASK | \ 189b3fc5a1aSKonstantin Ananyev PKT_TX_IP_CKSUM | \ 190b3fc5a1aSKonstantin Ananyev PKT_TX_TCP_SEG) 191b3fc5a1aSKonstantin Ananyev 192b3fc5a1aSKonstantin Ananyev #define ENA_TX_OFFLOAD_NOTSUP_MASK \ 193b3fc5a1aSKonstantin Ananyev (PKT_TX_OFFLOAD_MASK ^ ENA_TX_OFFLOAD_MASK) 194b3fc5a1aSKonstantin Ananyev 1958bc0acaeSStephen Hemminger int ena_logtype_init; 1968bc0acaeSStephen Hemminger int ena_logtype_driver; 1978bc0acaeSStephen Hemminger 19828a1fd4fSFerruh Yigit static const struct rte_pci_id pci_id_ena_map[] = { 199cb990571SDavid Marchand { RTE_PCI_DEVICE(PCI_VENDOR_ID_AMAZON, PCI_DEVICE_ID_ENA_VF) }, 200cb990571SDavid Marchand { RTE_PCI_DEVICE(PCI_VENDOR_ID_AMAZON, PCI_DEVICE_ID_ENA_LLQ_VF) }, 2011173fca2SJan Medala { .device_id = 0 }, 2021173fca2SJan Medala }; 2031173fca2SJan Medala 204*3adcba9aSMichal Krawczyk static struct ena_aenq_handlers empty_aenq_handlers; 205*3adcba9aSMichal Krawczyk 2061173fca2SJan Medala static int ena_device_init(struct ena_com_dev *ena_dev, 2071173fca2SJan Medala struct ena_com_dev_get_features_ctx *get_feat_ctx); 2081173fca2SJan Medala static int ena_dev_configure(struct rte_eth_dev *dev); 2091173fca2SJan Medala static uint16_t eth_ena_xmit_pkts(void *tx_queue, struct rte_mbuf **tx_pkts, 2101173fca2SJan Medala uint16_t nb_pkts); 211b3fc5a1aSKonstantin Ananyev static uint16_t eth_ena_prep_pkts(void *tx_queue, struct rte_mbuf **tx_pkts, 212b3fc5a1aSKonstantin Ananyev uint16_t nb_pkts); 2131173fca2SJan Medala static int ena_tx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx, 2141173fca2SJan Medala uint16_t nb_desc, unsigned int socket_id, 2151173fca2SJan Medala const struct rte_eth_txconf *tx_conf); 2161173fca2SJan Medala static int ena_rx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx, 2171173fca2SJan Medala uint16_t nb_desc, unsigned int socket_id, 2181173fca2SJan Medala const struct rte_eth_rxconf *rx_conf, 2191173fca2SJan Medala struct rte_mempool *mp); 2201173fca2SJan Medala static uint16_t eth_ena_recv_pkts(void *rx_queue, 2211173fca2SJan Medala struct rte_mbuf **rx_pkts, uint16_t nb_pkts); 2221173fca2SJan Medala static int ena_populate_rx_queue(struct ena_ring *rxq, unsigned int count); 2231173fca2SJan Medala static void ena_init_rings(struct ena_adapter *adapter); 2241173fca2SJan Medala static int ena_mtu_set(struct rte_eth_dev *dev, uint16_t mtu); 2251173fca2SJan Medala static int ena_start(struct rte_eth_dev *dev); 2261173fca2SJan Medala static void ena_close(struct rte_eth_dev *dev); 227d5b0924bSMatan Azrad static int ena_stats_get(struct rte_eth_dev *dev, struct rte_eth_stats *stats); 2281173fca2SJan Medala static void ena_rx_queue_release_all(struct rte_eth_dev *dev); 2291173fca2SJan Medala static void ena_tx_queue_release_all(struct rte_eth_dev *dev); 2301173fca2SJan Medala static void ena_rx_queue_release(void *queue); 2311173fca2SJan Medala static void ena_tx_queue_release(void *queue); 2321173fca2SJan Medala static void ena_rx_queue_release_bufs(struct ena_ring *ring); 2331173fca2SJan Medala static void ena_tx_queue_release_bufs(struct ena_ring *ring); 2341173fca2SJan Medala static int ena_link_update(struct rte_eth_dev *dev, 235dd2c630aSFerruh Yigit int wait_to_complete); 2361173fca2SJan Medala static int ena_queue_restart(struct ena_ring *ring); 2371173fca2SJan Medala static int ena_queue_restart_all(struct rte_eth_dev *dev, 2381173fca2SJan Medala enum ena_ring_type ring_type); 2391173fca2SJan Medala static void ena_stats_restart(struct rte_eth_dev *dev); 240dd2c630aSFerruh Yigit static void ena_infos_get(struct rte_eth_dev *dev, 2411173fca2SJan Medala struct rte_eth_dev_info *dev_info); 2421173fca2SJan Medala static int ena_rss_reta_update(struct rte_eth_dev *dev, 2431173fca2SJan Medala struct rte_eth_rss_reta_entry64 *reta_conf, 2441173fca2SJan Medala uint16_t reta_size); 2451173fca2SJan Medala static int ena_rss_reta_query(struct rte_eth_dev *dev, 2461173fca2SJan Medala struct rte_eth_rss_reta_entry64 *reta_conf, 2471173fca2SJan Medala uint16_t reta_size); 248372c1af5SJan Medala static int ena_get_sset_count(struct rte_eth_dev *dev, int sset); 2491173fca2SJan Medala 250103ab18cSFerruh Yigit static const struct eth_dev_ops ena_dev_ops = { 2511173fca2SJan Medala .dev_configure = ena_dev_configure, 2521173fca2SJan Medala .dev_infos_get = ena_infos_get, 2531173fca2SJan Medala .rx_queue_setup = ena_rx_queue_setup, 2541173fca2SJan Medala .tx_queue_setup = ena_tx_queue_setup, 2551173fca2SJan Medala .dev_start = ena_start, 2561173fca2SJan Medala .link_update = ena_link_update, 2571173fca2SJan Medala .stats_get = ena_stats_get, 2581173fca2SJan Medala .mtu_set = ena_mtu_set, 2591173fca2SJan Medala .rx_queue_release = ena_rx_queue_release, 2601173fca2SJan Medala .tx_queue_release = ena_tx_queue_release, 2611173fca2SJan Medala .dev_close = ena_close, 2621173fca2SJan Medala .reta_update = ena_rss_reta_update, 2631173fca2SJan Medala .reta_query = ena_rss_reta_query, 2641173fca2SJan Medala }; 2651173fca2SJan Medala 2663d3edc26SJan Medala #define NUMA_NO_NODE SOCKET_ID_ANY 2673d3edc26SJan Medala 2683d3edc26SJan Medala static inline int ena_cpu_to_node(int cpu) 2693d3edc26SJan Medala { 2703d3edc26SJan Medala struct rte_config *config = rte_eal_get_configuration(); 27149df3db8SAnatoly Burakov struct rte_fbarray *arr = &config->mem_config->memzones; 27249df3db8SAnatoly Burakov const struct rte_memzone *mz; 2733d3edc26SJan Medala 27449df3db8SAnatoly Burakov if (unlikely(cpu >= RTE_MAX_MEMZONE)) 2753d3edc26SJan Medala return NUMA_NO_NODE; 27649df3db8SAnatoly Burakov 27749df3db8SAnatoly Burakov mz = rte_fbarray_get(arr, cpu); 27849df3db8SAnatoly Burakov 27949df3db8SAnatoly Burakov return mz->socket_id; 2803d3edc26SJan Medala } 2813d3edc26SJan Medala 2821173fca2SJan Medala static inline void ena_rx_mbuf_prepare(struct rte_mbuf *mbuf, 2831173fca2SJan Medala struct ena_com_rx_ctx *ena_rx_ctx) 2841173fca2SJan Medala { 2851173fca2SJan Medala uint64_t ol_flags = 0; 286fd617795SRafal Kozik uint32_t packet_type = 0; 2871173fca2SJan Medala 2881173fca2SJan Medala if (ena_rx_ctx->l4_proto == ENA_ETH_IO_L4_PROTO_TCP) 289fd617795SRafal Kozik packet_type |= RTE_PTYPE_L4_TCP; 2901173fca2SJan Medala else if (ena_rx_ctx->l4_proto == ENA_ETH_IO_L4_PROTO_UDP) 291fd617795SRafal Kozik packet_type |= RTE_PTYPE_L4_UDP; 2921173fca2SJan Medala 2931173fca2SJan Medala if (ena_rx_ctx->l3_proto == ENA_ETH_IO_L3_PROTO_IPV4) 294fd617795SRafal Kozik packet_type |= RTE_PTYPE_L3_IPV4; 2951173fca2SJan Medala else if (ena_rx_ctx->l3_proto == ENA_ETH_IO_L3_PROTO_IPV6) 296fd617795SRafal Kozik packet_type |= RTE_PTYPE_L3_IPV6; 2971173fca2SJan Medala 2981173fca2SJan Medala if (unlikely(ena_rx_ctx->l4_csum_err)) 2991173fca2SJan Medala ol_flags |= PKT_RX_L4_CKSUM_BAD; 3001173fca2SJan Medala if (unlikely(ena_rx_ctx->l3_csum_err)) 3011173fca2SJan Medala ol_flags |= PKT_RX_IP_CKSUM_BAD; 3021173fca2SJan Medala 3031173fca2SJan Medala mbuf->ol_flags = ol_flags; 304fd617795SRafal Kozik mbuf->packet_type = packet_type; 3051173fca2SJan Medala } 3061173fca2SJan Medala 3071173fca2SJan Medala static inline void ena_tx_mbuf_prepare(struct rte_mbuf *mbuf, 30856b8b9b7SRafal Kozik struct ena_com_tx_ctx *ena_tx_ctx, 30956b8b9b7SRafal Kozik uint64_t queue_offloads) 3101173fca2SJan Medala { 3111173fca2SJan Medala struct ena_com_tx_meta *ena_meta = &ena_tx_ctx->ena_meta; 3121173fca2SJan Medala 31356b8b9b7SRafal Kozik if ((mbuf->ol_flags & MBUF_OFFLOADS) && 31456b8b9b7SRafal Kozik (queue_offloads & QUEUE_OFFLOADS)) { 3151173fca2SJan Medala /* check if TSO is required */ 31656b8b9b7SRafal Kozik if ((mbuf->ol_flags & PKT_TX_TCP_SEG) && 31756b8b9b7SRafal Kozik (queue_offloads & DEV_TX_OFFLOAD_TCP_TSO)) { 3181173fca2SJan Medala ena_tx_ctx->tso_enable = true; 3191173fca2SJan Medala 3201173fca2SJan Medala ena_meta->l4_hdr_len = GET_L4_HDR_LEN(mbuf); 3211173fca2SJan Medala } 3221173fca2SJan Medala 3231173fca2SJan Medala /* check if L3 checksum is needed */ 32456b8b9b7SRafal Kozik if ((mbuf->ol_flags & PKT_TX_IP_CKSUM) && 32556b8b9b7SRafal Kozik (queue_offloads & DEV_TX_OFFLOAD_IPV4_CKSUM)) 3261173fca2SJan Medala ena_tx_ctx->l3_csum_enable = true; 3271173fca2SJan Medala 3281173fca2SJan Medala if (mbuf->ol_flags & PKT_TX_IPV6) { 3291173fca2SJan Medala ena_tx_ctx->l3_proto = ENA_ETH_IO_L3_PROTO_IPV6; 3301173fca2SJan Medala } else { 3311173fca2SJan Medala ena_tx_ctx->l3_proto = ENA_ETH_IO_L3_PROTO_IPV4; 3321173fca2SJan Medala 3331173fca2SJan Medala /* set don't fragment (DF) flag */ 3341173fca2SJan Medala if (mbuf->packet_type & 3351173fca2SJan Medala (RTE_PTYPE_L4_NONFRAG 3361173fca2SJan Medala | RTE_PTYPE_INNER_L4_NONFRAG)) 3371173fca2SJan Medala ena_tx_ctx->df = true; 3381173fca2SJan Medala } 3391173fca2SJan Medala 3401173fca2SJan Medala /* check if L4 checksum is needed */ 34156b8b9b7SRafal Kozik if ((mbuf->ol_flags & PKT_TX_TCP_CKSUM) && 34256b8b9b7SRafal Kozik (queue_offloads & DEV_TX_OFFLOAD_TCP_CKSUM)) { 3431173fca2SJan Medala ena_tx_ctx->l4_proto = ENA_ETH_IO_L4_PROTO_TCP; 3441173fca2SJan Medala ena_tx_ctx->l4_csum_enable = true; 34556b8b9b7SRafal Kozik } else if ((mbuf->ol_flags & PKT_TX_UDP_CKSUM) && 34656b8b9b7SRafal Kozik (queue_offloads & DEV_TX_OFFLOAD_UDP_CKSUM)) { 3471173fca2SJan Medala ena_tx_ctx->l4_proto = ENA_ETH_IO_L4_PROTO_UDP; 3481173fca2SJan Medala ena_tx_ctx->l4_csum_enable = true; 34956b8b9b7SRafal Kozik } else { 3501173fca2SJan Medala ena_tx_ctx->l4_proto = ENA_ETH_IO_L4_PROTO_UNKNOWN; 3511173fca2SJan Medala ena_tx_ctx->l4_csum_enable = false; 3521173fca2SJan Medala } 3531173fca2SJan Medala 3541173fca2SJan Medala ena_meta->mss = mbuf->tso_segsz; 3551173fca2SJan Medala ena_meta->l3_hdr_len = mbuf->l3_len; 3561173fca2SJan Medala ena_meta->l3_hdr_offset = mbuf->l2_len; 3571173fca2SJan Medala 3581173fca2SJan Medala ena_tx_ctx->meta_valid = true; 3591173fca2SJan Medala } else { 3601173fca2SJan Medala ena_tx_ctx->meta_valid = false; 3611173fca2SJan Medala } 3621173fca2SJan Medala } 3631173fca2SJan Medala 364372c1af5SJan Medala static void ena_config_host_info(struct ena_com_dev *ena_dev) 365372c1af5SJan Medala { 366372c1af5SJan Medala struct ena_admin_host_info *host_info; 367372c1af5SJan Medala int rc; 368372c1af5SJan Medala 369372c1af5SJan Medala /* Allocate only the host info */ 370372c1af5SJan Medala rc = ena_com_allocate_host_info(ena_dev); 371372c1af5SJan Medala if (rc) { 372372c1af5SJan Medala RTE_LOG(ERR, PMD, "Cannot allocate host info\n"); 373372c1af5SJan Medala return; 374372c1af5SJan Medala } 375372c1af5SJan Medala 376372c1af5SJan Medala host_info = ena_dev->host_attr.host_info; 377372c1af5SJan Medala 378372c1af5SJan Medala host_info->os_type = ENA_ADMIN_OS_DPDK; 379372c1af5SJan Medala host_info->kernel_ver = RTE_VERSION; 380103bb1ccSJohn W. Linville snprintf((char *)host_info->kernel_ver_str, 381103bb1ccSJohn W. Linville sizeof(host_info->kernel_ver_str), 382103bb1ccSJohn W. Linville "%s", rte_version()); 383372c1af5SJan Medala host_info->os_dist = RTE_VERSION; 384103bb1ccSJohn W. Linville snprintf((char *)host_info->os_dist_str, 385103bb1ccSJohn W. Linville sizeof(host_info->os_dist_str), 386103bb1ccSJohn W. Linville "%s", rte_version()); 387372c1af5SJan Medala host_info->driver_version = 388372c1af5SJan Medala (DRV_MODULE_VER_MAJOR) | 389372c1af5SJan Medala (DRV_MODULE_VER_MINOR << ENA_ADMIN_HOST_INFO_MINOR_SHIFT) | 390c4144557SJan Medala (DRV_MODULE_VER_SUBMINOR << 391c4144557SJan Medala ENA_ADMIN_HOST_INFO_SUB_MINOR_SHIFT); 392372c1af5SJan Medala 393372c1af5SJan Medala rc = ena_com_set_host_attributes(ena_dev); 394372c1af5SJan Medala if (rc) { 395372c1af5SJan Medala RTE_LOG(ERR, PMD, "Cannot set host attributes\n"); 396*3adcba9aSMichal Krawczyk if (rc != -ENA_COM_UNSUPPORTED) 397372c1af5SJan Medala goto err; 398372c1af5SJan Medala } 399372c1af5SJan Medala 400372c1af5SJan Medala return; 401372c1af5SJan Medala 402372c1af5SJan Medala err: 403372c1af5SJan Medala ena_com_delete_host_info(ena_dev); 404372c1af5SJan Medala } 405372c1af5SJan Medala 406372c1af5SJan Medala static int 407372c1af5SJan Medala ena_get_sset_count(struct rte_eth_dev *dev, int sset) 408372c1af5SJan Medala { 409372c1af5SJan Medala if (sset != ETH_SS_STATS) 410372c1af5SJan Medala return -EOPNOTSUPP; 411372c1af5SJan Medala 412372c1af5SJan Medala /* Workaround for clang: 413372c1af5SJan Medala * touch internal structures to prevent 414372c1af5SJan Medala * compiler error 415372c1af5SJan Medala */ 416372c1af5SJan Medala ENA_TOUCH(ena_stats_global_strings); 417372c1af5SJan Medala ENA_TOUCH(ena_stats_tx_strings); 418372c1af5SJan Medala ENA_TOUCH(ena_stats_rx_strings); 419372c1af5SJan Medala ENA_TOUCH(ena_stats_ena_com_strings); 420372c1af5SJan Medala 421372c1af5SJan Medala return dev->data->nb_tx_queues * 422372c1af5SJan Medala (ENA_STATS_ARRAY_TX + ENA_STATS_ARRAY_RX) + 423372c1af5SJan Medala ENA_STATS_ARRAY_GLOBAL + ENA_STATS_ARRAY_ENA_COM; 424372c1af5SJan Medala } 425372c1af5SJan Medala 426372c1af5SJan Medala static void ena_config_debug_area(struct ena_adapter *adapter) 427372c1af5SJan Medala { 428372c1af5SJan Medala u32 debug_area_size; 429372c1af5SJan Medala int rc, ss_count; 430372c1af5SJan Medala 431372c1af5SJan Medala ss_count = ena_get_sset_count(adapter->rte_dev, ETH_SS_STATS); 432372c1af5SJan Medala if (ss_count <= 0) { 433372c1af5SJan Medala RTE_LOG(ERR, PMD, "SS count is negative\n"); 434372c1af5SJan Medala return; 435372c1af5SJan Medala } 436372c1af5SJan Medala 437372c1af5SJan Medala /* allocate 32 bytes for each string and 64bit for the value */ 438372c1af5SJan Medala debug_area_size = ss_count * ETH_GSTRING_LEN + sizeof(u64) * ss_count; 439372c1af5SJan Medala 440372c1af5SJan Medala rc = ena_com_allocate_debug_area(&adapter->ena_dev, debug_area_size); 441372c1af5SJan Medala if (rc) { 442372c1af5SJan Medala RTE_LOG(ERR, PMD, "Cannot allocate debug area\n"); 443372c1af5SJan Medala return; 444372c1af5SJan Medala } 445372c1af5SJan Medala 446372c1af5SJan Medala rc = ena_com_set_host_attributes(&adapter->ena_dev); 447372c1af5SJan Medala if (rc) { 448372c1af5SJan Medala RTE_LOG(WARNING, PMD, "Cannot set host attributes\n"); 449*3adcba9aSMichal Krawczyk if (rc != -ENA_COM_UNSUPPORTED) 450372c1af5SJan Medala goto err; 451372c1af5SJan Medala } 452372c1af5SJan Medala 453372c1af5SJan Medala return; 454372c1af5SJan Medala err: 455372c1af5SJan Medala ena_com_delete_debug_area(&adapter->ena_dev); 456372c1af5SJan Medala } 457372c1af5SJan Medala 4581173fca2SJan Medala static void ena_close(struct rte_eth_dev *dev) 4591173fca2SJan Medala { 4601173fca2SJan Medala struct ena_adapter *adapter = 4611173fca2SJan Medala (struct ena_adapter *)(dev->data->dev_private); 4621173fca2SJan Medala 4631173fca2SJan Medala adapter->state = ENA_ADAPTER_STATE_STOPPED; 4641173fca2SJan Medala 4651173fca2SJan Medala ena_rx_queue_release_all(dev); 4661173fca2SJan Medala ena_tx_queue_release_all(dev); 4671173fca2SJan Medala } 4681173fca2SJan Medala 4691173fca2SJan Medala static int ena_rss_reta_update(struct rte_eth_dev *dev, 4701173fca2SJan Medala struct rte_eth_rss_reta_entry64 *reta_conf, 4711173fca2SJan Medala uint16_t reta_size) 4721173fca2SJan Medala { 4731173fca2SJan Medala struct ena_adapter *adapter = 4741173fca2SJan Medala (struct ena_adapter *)(dev->data->dev_private); 4751173fca2SJan Medala struct ena_com_dev *ena_dev = &adapter->ena_dev; 4761173fca2SJan Medala int ret, i; 4771173fca2SJan Medala u16 entry_value; 4781173fca2SJan Medala int conf_idx; 4791173fca2SJan Medala int idx; 4801173fca2SJan Medala 4811173fca2SJan Medala if ((reta_size == 0) || (reta_conf == NULL)) 4821173fca2SJan Medala return -EINVAL; 4831173fca2SJan Medala 4841173fca2SJan Medala if (reta_size > ENA_RX_RSS_TABLE_SIZE) { 4851173fca2SJan Medala RTE_LOG(WARNING, PMD, 4861173fca2SJan Medala "indirection table %d is bigger than supported (%d)\n", 4871173fca2SJan Medala reta_size, ENA_RX_RSS_TABLE_SIZE); 4881173fca2SJan Medala ret = -EINVAL; 4891173fca2SJan Medala goto err; 4901173fca2SJan Medala } 4911173fca2SJan Medala 4921173fca2SJan Medala for (i = 0 ; i < reta_size ; i++) { 4931173fca2SJan Medala /* each reta_conf is for 64 entries. 4941173fca2SJan Medala * to support 128 we use 2 conf of 64 4951173fca2SJan Medala */ 4961173fca2SJan Medala conf_idx = i / RTE_RETA_GROUP_SIZE; 4971173fca2SJan Medala idx = i % RTE_RETA_GROUP_SIZE; 4981173fca2SJan Medala if (TEST_BIT(reta_conf[conf_idx].mask, idx)) { 4991173fca2SJan Medala entry_value = 5001173fca2SJan Medala ENA_IO_RXQ_IDX(reta_conf[conf_idx].reta[idx]); 5011173fca2SJan Medala ret = ena_com_indirect_table_fill_entry(ena_dev, 5021173fca2SJan Medala i, 5031173fca2SJan Medala entry_value); 504*3adcba9aSMichal Krawczyk if (unlikely(ret && (ret != ENA_COM_UNSUPPORTED))) { 5051173fca2SJan Medala RTE_LOG(ERR, PMD, 5061173fca2SJan Medala "Cannot fill indirect table\n"); 5071173fca2SJan Medala ret = -ENOTSUP; 5081173fca2SJan Medala goto err; 5091173fca2SJan Medala } 5101173fca2SJan Medala } 5111173fca2SJan Medala } 5121173fca2SJan Medala 5131173fca2SJan Medala ret = ena_com_indirect_table_set(ena_dev); 514*3adcba9aSMichal Krawczyk if (unlikely(ret && (ret != ENA_COM_UNSUPPORTED))) { 5151173fca2SJan Medala RTE_LOG(ERR, PMD, "Cannot flush the indirect table\n"); 5161173fca2SJan Medala ret = -ENOTSUP; 5171173fca2SJan Medala goto err; 5181173fca2SJan Medala } 5191173fca2SJan Medala 5201173fca2SJan Medala RTE_LOG(DEBUG, PMD, "%s(): RSS configured %d entries for port %d\n", 5211173fca2SJan Medala __func__, reta_size, adapter->rte_dev->data->port_id); 5221173fca2SJan Medala err: 5231173fca2SJan Medala return ret; 5241173fca2SJan Medala } 5251173fca2SJan Medala 5261173fca2SJan Medala /* Query redirection table. */ 5271173fca2SJan Medala static int ena_rss_reta_query(struct rte_eth_dev *dev, 5281173fca2SJan Medala struct rte_eth_rss_reta_entry64 *reta_conf, 5291173fca2SJan Medala uint16_t reta_size) 5301173fca2SJan Medala { 5311173fca2SJan Medala struct ena_adapter *adapter = 5321173fca2SJan Medala (struct ena_adapter *)(dev->data->dev_private); 5331173fca2SJan Medala struct ena_com_dev *ena_dev = &adapter->ena_dev; 5341173fca2SJan Medala int ret; 5351173fca2SJan Medala int i; 5361173fca2SJan Medala u32 indirect_table[ENA_RX_RSS_TABLE_SIZE] = {0}; 5371173fca2SJan Medala int reta_conf_idx; 5381173fca2SJan Medala int reta_idx; 5391173fca2SJan Medala 5401173fca2SJan Medala if (reta_size == 0 || reta_conf == NULL || 5411173fca2SJan Medala (reta_size > RTE_RETA_GROUP_SIZE && ((reta_conf + 1) == NULL))) 5421173fca2SJan Medala return -EINVAL; 5431173fca2SJan Medala 5441173fca2SJan Medala ret = ena_com_indirect_table_get(ena_dev, indirect_table); 545*3adcba9aSMichal Krawczyk if (unlikely(ret && (ret != ENA_COM_UNSUPPORTED))) { 5461173fca2SJan Medala RTE_LOG(ERR, PMD, "cannot get indirect table\n"); 5471173fca2SJan Medala ret = -ENOTSUP; 5481173fca2SJan Medala goto err; 5491173fca2SJan Medala } 5501173fca2SJan Medala 5511173fca2SJan Medala for (i = 0 ; i < reta_size ; i++) { 5521173fca2SJan Medala reta_conf_idx = i / RTE_RETA_GROUP_SIZE; 5531173fca2SJan Medala reta_idx = i % RTE_RETA_GROUP_SIZE; 5541173fca2SJan Medala if (TEST_BIT(reta_conf[reta_conf_idx].mask, reta_idx)) 5551173fca2SJan Medala reta_conf[reta_conf_idx].reta[reta_idx] = 5561173fca2SJan Medala ENA_IO_RXQ_IDX_REV(indirect_table[i]); 5571173fca2SJan Medala } 5581173fca2SJan Medala err: 5591173fca2SJan Medala return ret; 5601173fca2SJan Medala } 5611173fca2SJan Medala 5621173fca2SJan Medala static int ena_rss_init_default(struct ena_adapter *adapter) 5631173fca2SJan Medala { 5641173fca2SJan Medala struct ena_com_dev *ena_dev = &adapter->ena_dev; 5651173fca2SJan Medala uint16_t nb_rx_queues = adapter->rte_dev->data->nb_rx_queues; 5661173fca2SJan Medala int rc, i; 5671173fca2SJan Medala u32 val; 5681173fca2SJan Medala 5691173fca2SJan Medala rc = ena_com_rss_init(ena_dev, ENA_RX_RSS_TABLE_LOG_SIZE); 5701173fca2SJan Medala if (unlikely(rc)) { 5711173fca2SJan Medala RTE_LOG(ERR, PMD, "Cannot init indirect table\n"); 5721173fca2SJan Medala goto err_rss_init; 5731173fca2SJan Medala } 5741173fca2SJan Medala 5751173fca2SJan Medala for (i = 0; i < ENA_RX_RSS_TABLE_SIZE; i++) { 5761173fca2SJan Medala val = i % nb_rx_queues; 5771173fca2SJan Medala rc = ena_com_indirect_table_fill_entry(ena_dev, i, 5781173fca2SJan Medala ENA_IO_RXQ_IDX(val)); 579*3adcba9aSMichal Krawczyk if (unlikely(rc && (rc != ENA_COM_UNSUPPORTED))) { 5801173fca2SJan Medala RTE_LOG(ERR, PMD, "Cannot fill indirect table\n"); 5811173fca2SJan Medala goto err_fill_indir; 5821173fca2SJan Medala } 5831173fca2SJan Medala } 5841173fca2SJan Medala 5851173fca2SJan Medala rc = ena_com_fill_hash_function(ena_dev, ENA_ADMIN_CRC32, NULL, 5861173fca2SJan Medala ENA_HASH_KEY_SIZE, 0xFFFFFFFF); 587*3adcba9aSMichal Krawczyk if (unlikely(rc && (rc != ENA_COM_UNSUPPORTED))) { 5881173fca2SJan Medala RTE_LOG(INFO, PMD, "Cannot fill hash function\n"); 5891173fca2SJan Medala goto err_fill_indir; 5901173fca2SJan Medala } 5911173fca2SJan Medala 5921173fca2SJan Medala rc = ena_com_set_default_hash_ctrl(ena_dev); 593*3adcba9aSMichal Krawczyk if (unlikely(rc && (rc != ENA_COM_UNSUPPORTED))) { 5941173fca2SJan Medala RTE_LOG(INFO, PMD, "Cannot fill hash control\n"); 5951173fca2SJan Medala goto err_fill_indir; 5961173fca2SJan Medala } 5971173fca2SJan Medala 5981173fca2SJan Medala rc = ena_com_indirect_table_set(ena_dev); 599*3adcba9aSMichal Krawczyk if (unlikely(rc && (rc != ENA_COM_UNSUPPORTED))) { 6001173fca2SJan Medala RTE_LOG(ERR, PMD, "Cannot flush the indirect table\n"); 6011173fca2SJan Medala goto err_fill_indir; 6021173fca2SJan Medala } 6031173fca2SJan Medala RTE_LOG(DEBUG, PMD, "RSS configured for port %d\n", 6041173fca2SJan Medala adapter->rte_dev->data->port_id); 6051173fca2SJan Medala 6061173fca2SJan Medala return 0; 6071173fca2SJan Medala 6081173fca2SJan Medala err_fill_indir: 6091173fca2SJan Medala ena_com_rss_destroy(ena_dev); 6101173fca2SJan Medala err_rss_init: 6111173fca2SJan Medala 6121173fca2SJan Medala return rc; 6131173fca2SJan Medala } 6141173fca2SJan Medala 6151173fca2SJan Medala static void ena_rx_queue_release_all(struct rte_eth_dev *dev) 6161173fca2SJan Medala { 6171173fca2SJan Medala struct ena_ring **queues = (struct ena_ring **)dev->data->rx_queues; 6181173fca2SJan Medala int nb_queues = dev->data->nb_rx_queues; 6191173fca2SJan Medala int i; 6201173fca2SJan Medala 6211173fca2SJan Medala for (i = 0; i < nb_queues; i++) 6221173fca2SJan Medala ena_rx_queue_release(queues[i]); 6231173fca2SJan Medala } 6241173fca2SJan Medala 6251173fca2SJan Medala static void ena_tx_queue_release_all(struct rte_eth_dev *dev) 6261173fca2SJan Medala { 6271173fca2SJan Medala struct ena_ring **queues = (struct ena_ring **)dev->data->tx_queues; 6281173fca2SJan Medala int nb_queues = dev->data->nb_tx_queues; 6291173fca2SJan Medala int i; 6301173fca2SJan Medala 6311173fca2SJan Medala for (i = 0; i < nb_queues; i++) 6321173fca2SJan Medala ena_tx_queue_release(queues[i]); 6331173fca2SJan Medala } 6341173fca2SJan Medala 6351173fca2SJan Medala static void ena_rx_queue_release(void *queue) 6361173fca2SJan Medala { 6371173fca2SJan Medala struct ena_ring *ring = (struct ena_ring *)queue; 6381173fca2SJan Medala struct ena_adapter *adapter = ring->adapter; 6391173fca2SJan Medala int ena_qid; 6401173fca2SJan Medala 6411173fca2SJan Medala ena_assert_msg(ring->configured, 6421173fca2SJan Medala "API violation - releasing not configured queue"); 6431173fca2SJan Medala ena_assert_msg(ring->adapter->state != ENA_ADAPTER_STATE_RUNNING, 6441173fca2SJan Medala "API violation"); 6451173fca2SJan Medala 6461173fca2SJan Medala /* Destroy HW queue */ 6471173fca2SJan Medala ena_qid = ENA_IO_RXQ_IDX(ring->id); 6481173fca2SJan Medala ena_com_destroy_io_queue(&adapter->ena_dev, ena_qid); 6491173fca2SJan Medala 6501173fca2SJan Medala /* Free all bufs */ 6511173fca2SJan Medala ena_rx_queue_release_bufs(ring); 6521173fca2SJan Medala 6531173fca2SJan Medala /* Free ring resources */ 6541173fca2SJan Medala if (ring->rx_buffer_info) 6551173fca2SJan Medala rte_free(ring->rx_buffer_info); 6561173fca2SJan Medala ring->rx_buffer_info = NULL; 6571173fca2SJan Medala 6581173fca2SJan Medala ring->configured = 0; 6591173fca2SJan Medala 6601173fca2SJan Medala RTE_LOG(NOTICE, PMD, "RX Queue %d:%d released\n", 6611173fca2SJan Medala ring->port_id, ring->id); 6621173fca2SJan Medala } 6631173fca2SJan Medala 6641173fca2SJan Medala static void ena_tx_queue_release(void *queue) 6651173fca2SJan Medala { 6661173fca2SJan Medala struct ena_ring *ring = (struct ena_ring *)queue; 6671173fca2SJan Medala struct ena_adapter *adapter = ring->adapter; 6681173fca2SJan Medala int ena_qid; 6691173fca2SJan Medala 6701173fca2SJan Medala ena_assert_msg(ring->configured, 6711173fca2SJan Medala "API violation. Releasing not configured queue"); 6721173fca2SJan Medala ena_assert_msg(ring->adapter->state != ENA_ADAPTER_STATE_RUNNING, 6731173fca2SJan Medala "API violation"); 6741173fca2SJan Medala 6751173fca2SJan Medala /* Destroy HW queue */ 6761173fca2SJan Medala ena_qid = ENA_IO_TXQ_IDX(ring->id); 6771173fca2SJan Medala ena_com_destroy_io_queue(&adapter->ena_dev, ena_qid); 6781173fca2SJan Medala 6791173fca2SJan Medala /* Free all bufs */ 6801173fca2SJan Medala ena_tx_queue_release_bufs(ring); 6811173fca2SJan Medala 6821173fca2SJan Medala /* Free ring resources */ 6831173fca2SJan Medala if (ring->tx_buffer_info) 6841173fca2SJan Medala rte_free(ring->tx_buffer_info); 6851173fca2SJan Medala 6861173fca2SJan Medala if (ring->empty_tx_reqs) 6871173fca2SJan Medala rte_free(ring->empty_tx_reqs); 6881173fca2SJan Medala 6891173fca2SJan Medala ring->empty_tx_reqs = NULL; 6901173fca2SJan Medala ring->tx_buffer_info = NULL; 6911173fca2SJan Medala 6921173fca2SJan Medala ring->configured = 0; 6931173fca2SJan Medala 6941173fca2SJan Medala RTE_LOG(NOTICE, PMD, "TX Queue %d:%d released\n", 6951173fca2SJan Medala ring->port_id, ring->id); 6961173fca2SJan Medala } 6971173fca2SJan Medala 6981173fca2SJan Medala static void ena_rx_queue_release_bufs(struct ena_ring *ring) 6991173fca2SJan Medala { 7001173fca2SJan Medala unsigned int ring_mask = ring->ring_size - 1; 7011173fca2SJan Medala 7021173fca2SJan Medala while (ring->next_to_clean != ring->next_to_use) { 7031173fca2SJan Medala struct rte_mbuf *m = 7041173fca2SJan Medala ring->rx_buffer_info[ring->next_to_clean & ring_mask]; 7051173fca2SJan Medala 7061173fca2SJan Medala if (m) 7071f88c0a2SOlivier Matz rte_mbuf_raw_free(m); 7081173fca2SJan Medala 7091daff526SJakub Palider ring->next_to_clean++; 7101173fca2SJan Medala } 7111173fca2SJan Medala } 7121173fca2SJan Medala 7131173fca2SJan Medala static void ena_tx_queue_release_bufs(struct ena_ring *ring) 7141173fca2SJan Medala { 715207a514cSMichal Krawczyk unsigned int i; 7161173fca2SJan Medala 717207a514cSMichal Krawczyk for (i = 0; i < ring->ring_size; ++i) { 718207a514cSMichal Krawczyk struct ena_tx_buffer *tx_buf = &ring->tx_buffer_info[i]; 7191173fca2SJan Medala 7201173fca2SJan Medala if (tx_buf->mbuf) 7211173fca2SJan Medala rte_pktmbuf_free(tx_buf->mbuf); 7221173fca2SJan Medala 7231daff526SJakub Palider ring->next_to_clean++; 7241173fca2SJan Medala } 7251173fca2SJan Medala } 7261173fca2SJan Medala 7271173fca2SJan Medala static int ena_link_update(struct rte_eth_dev *dev, 7281173fca2SJan Medala __rte_unused int wait_to_complete) 7291173fca2SJan Medala { 7301173fca2SJan Medala struct rte_eth_link *link = &dev->data->dev_link; 7311173fca2SJan Medala 7323fef0822SFerruh Yigit link->link_status = ETH_LINK_UP; 73339fd068aSMarc Sune link->link_speed = ETH_SPEED_NUM_10G; 7341173fca2SJan Medala link->link_duplex = ETH_LINK_FULL_DUPLEX; 7351173fca2SJan Medala 7361173fca2SJan Medala return 0; 7371173fca2SJan Medala } 7381173fca2SJan Medala 7391173fca2SJan Medala static int ena_queue_restart_all(struct rte_eth_dev *dev, 7401173fca2SJan Medala enum ena_ring_type ring_type) 7411173fca2SJan Medala { 7421173fca2SJan Medala struct ena_adapter *adapter = 7431173fca2SJan Medala (struct ena_adapter *)(dev->data->dev_private); 7441173fca2SJan Medala struct ena_ring *queues = NULL; 7451173fca2SJan Medala int i = 0; 7461173fca2SJan Medala int rc = 0; 7471173fca2SJan Medala 7481173fca2SJan Medala queues = (ring_type == ENA_RING_TYPE_RX) ? 7491173fca2SJan Medala adapter->rx_ring : adapter->tx_ring; 7501173fca2SJan Medala 7511173fca2SJan Medala for (i = 0; i < adapter->num_queues; i++) { 7521173fca2SJan Medala if (queues[i].configured) { 7531173fca2SJan Medala if (ring_type == ENA_RING_TYPE_RX) { 7541173fca2SJan Medala ena_assert_msg( 7551173fca2SJan Medala dev->data->rx_queues[i] == &queues[i], 7561173fca2SJan Medala "Inconsistent state of rx queues\n"); 7571173fca2SJan Medala } else { 7581173fca2SJan Medala ena_assert_msg( 7591173fca2SJan Medala dev->data->tx_queues[i] == &queues[i], 7601173fca2SJan Medala "Inconsistent state of tx queues\n"); 7611173fca2SJan Medala } 7621173fca2SJan Medala 7631173fca2SJan Medala rc = ena_queue_restart(&queues[i]); 7641173fca2SJan Medala 7651173fca2SJan Medala if (rc) { 7661173fca2SJan Medala PMD_INIT_LOG(ERR, 767f2462150SFerruh Yigit "failed to restart queue %d type(%d)", 7681173fca2SJan Medala i, ring_type); 7691173fca2SJan Medala return -1; 7701173fca2SJan Medala } 7711173fca2SJan Medala } 7721173fca2SJan Medala } 7731173fca2SJan Medala 7741173fca2SJan Medala return 0; 7751173fca2SJan Medala } 7761173fca2SJan Medala 7771173fca2SJan Medala static uint32_t ena_get_mtu_conf(struct ena_adapter *adapter) 7781173fca2SJan Medala { 7791173fca2SJan Medala uint32_t max_frame_len = adapter->max_mtu; 7801173fca2SJan Medala 7817369f88fSRafal Kozik if (adapter->rte_eth_dev_data->dev_conf.rxmode.offloads & 7827369f88fSRafal Kozik DEV_RX_OFFLOAD_JUMBO_FRAME) 7831173fca2SJan Medala max_frame_len = 7841173fca2SJan Medala adapter->rte_eth_dev_data->dev_conf.rxmode.max_rx_pkt_len; 7851173fca2SJan Medala 7861173fca2SJan Medala return max_frame_len; 7871173fca2SJan Medala } 7881173fca2SJan Medala 7891173fca2SJan Medala static int ena_check_valid_conf(struct ena_adapter *adapter) 7901173fca2SJan Medala { 7911173fca2SJan Medala uint32_t max_frame_len = ena_get_mtu_conf(adapter); 7921173fca2SJan Medala 7931173fca2SJan Medala if (max_frame_len > adapter->max_mtu) { 794f2462150SFerruh Yigit PMD_INIT_LOG(ERR, "Unsupported MTU of %d", max_frame_len); 7951173fca2SJan Medala return -1; 7961173fca2SJan Medala } 7971173fca2SJan Medala 7981173fca2SJan Medala return 0; 7991173fca2SJan Medala } 8001173fca2SJan Medala 8011173fca2SJan Medala static int 8021173fca2SJan Medala ena_calc_queue_size(struct ena_com_dev *ena_dev, 8031173fca2SJan Medala struct ena_com_dev_get_features_ctx *get_feat_ctx) 8041173fca2SJan Medala { 8051173fca2SJan Medala uint32_t queue_size = ENA_DEFAULT_RING_SIZE; 8061173fca2SJan Medala 8071173fca2SJan Medala queue_size = RTE_MIN(queue_size, 8081173fca2SJan Medala get_feat_ctx->max_queues.max_cq_depth); 8091173fca2SJan Medala queue_size = RTE_MIN(queue_size, 8101173fca2SJan Medala get_feat_ctx->max_queues.max_sq_depth); 8111173fca2SJan Medala 8121173fca2SJan Medala if (ena_dev->tx_mem_queue_type == ENA_ADMIN_PLACEMENT_POLICY_DEV) 8131173fca2SJan Medala queue_size = RTE_MIN(queue_size, 8141173fca2SJan Medala get_feat_ctx->max_queues.max_llq_depth); 8151173fca2SJan Medala 8161173fca2SJan Medala /* Round down to power of 2 */ 8171173fca2SJan Medala if (!rte_is_power_of_2(queue_size)) 8181173fca2SJan Medala queue_size = rte_align32pow2(queue_size >> 1); 8191173fca2SJan Medala 8201173fca2SJan Medala if (queue_size == 0) { 821f2462150SFerruh Yigit PMD_INIT_LOG(ERR, "Invalid queue size"); 8221173fca2SJan Medala return -EFAULT; 8231173fca2SJan Medala } 8241173fca2SJan Medala 8251173fca2SJan Medala return queue_size; 8261173fca2SJan Medala } 8271173fca2SJan Medala 8281173fca2SJan Medala static void ena_stats_restart(struct rte_eth_dev *dev) 8291173fca2SJan Medala { 8301173fca2SJan Medala struct ena_adapter *adapter = 8311173fca2SJan Medala (struct ena_adapter *)(dev->data->dev_private); 8321173fca2SJan Medala 8331173fca2SJan Medala rte_atomic64_init(&adapter->drv_stats->ierrors); 8341173fca2SJan Medala rte_atomic64_init(&adapter->drv_stats->oerrors); 8351173fca2SJan Medala rte_atomic64_init(&adapter->drv_stats->rx_nombuf); 8361173fca2SJan Medala } 8371173fca2SJan Medala 838d5b0924bSMatan Azrad static int ena_stats_get(struct rte_eth_dev *dev, 8391173fca2SJan Medala struct rte_eth_stats *stats) 8401173fca2SJan Medala { 8411173fca2SJan Medala struct ena_admin_basic_stats ena_stats; 8421173fca2SJan Medala struct ena_adapter *adapter = 8431173fca2SJan Medala (struct ena_adapter *)(dev->data->dev_private); 8441173fca2SJan Medala struct ena_com_dev *ena_dev = &adapter->ena_dev; 8451173fca2SJan Medala int rc; 8461173fca2SJan Medala 8471173fca2SJan Medala if (rte_eal_process_type() != RTE_PROC_PRIMARY) 848d5b0924bSMatan Azrad return -ENOTSUP; 8491173fca2SJan Medala 8501173fca2SJan Medala memset(&ena_stats, 0, sizeof(ena_stats)); 8511173fca2SJan Medala rc = ena_com_get_dev_basic_stats(ena_dev, &ena_stats); 8521173fca2SJan Medala if (unlikely(rc)) { 8531173fca2SJan Medala RTE_LOG(ERR, PMD, "Could not retrieve statistics from ENA"); 854d5b0924bSMatan Azrad return rc; 8551173fca2SJan Medala } 8561173fca2SJan Medala 8571173fca2SJan Medala /* Set of basic statistics from ENA */ 8581173fca2SJan Medala stats->ipackets = __MERGE_64B_H_L(ena_stats.rx_pkts_high, 8591173fca2SJan Medala ena_stats.rx_pkts_low); 8601173fca2SJan Medala stats->opackets = __MERGE_64B_H_L(ena_stats.tx_pkts_high, 8611173fca2SJan Medala ena_stats.tx_pkts_low); 8621173fca2SJan Medala stats->ibytes = __MERGE_64B_H_L(ena_stats.rx_bytes_high, 8631173fca2SJan Medala ena_stats.rx_bytes_low); 8641173fca2SJan Medala stats->obytes = __MERGE_64B_H_L(ena_stats.tx_bytes_high, 8651173fca2SJan Medala ena_stats.tx_bytes_low); 8661173fca2SJan Medala stats->imissed = __MERGE_64B_H_L(ena_stats.rx_drops_high, 8671173fca2SJan Medala ena_stats.rx_drops_low); 8681173fca2SJan Medala 8691173fca2SJan Medala /* Driver related stats */ 8701173fca2SJan Medala stats->ierrors = rte_atomic64_read(&adapter->drv_stats->ierrors); 8711173fca2SJan Medala stats->oerrors = rte_atomic64_read(&adapter->drv_stats->oerrors); 8721173fca2SJan Medala stats->rx_nombuf = rte_atomic64_read(&adapter->drv_stats->rx_nombuf); 873d5b0924bSMatan Azrad return 0; 8741173fca2SJan Medala } 8751173fca2SJan Medala 8761173fca2SJan Medala static int ena_mtu_set(struct rte_eth_dev *dev, uint16_t mtu) 8771173fca2SJan Medala { 8781173fca2SJan Medala struct ena_adapter *adapter; 8791173fca2SJan Medala struct ena_com_dev *ena_dev; 8801173fca2SJan Medala int rc = 0; 8811173fca2SJan Medala 8821173fca2SJan Medala ena_assert_msg(dev->data != NULL, "Uninitialized device"); 8831173fca2SJan Medala ena_assert_msg(dev->data->dev_private != NULL, "Uninitialized device"); 8841173fca2SJan Medala adapter = (struct ena_adapter *)(dev->data->dev_private); 8851173fca2SJan Medala 8861173fca2SJan Medala ena_dev = &adapter->ena_dev; 8871173fca2SJan Medala ena_assert_msg(ena_dev != NULL, "Uninitialized device"); 8881173fca2SJan Medala 8891173fca2SJan Medala if (mtu > ena_get_mtu_conf(adapter)) { 8901173fca2SJan Medala RTE_LOG(ERR, PMD, 8911173fca2SJan Medala "Given MTU (%d) exceeds maximum MTU supported (%d)\n", 8921173fca2SJan Medala mtu, ena_get_mtu_conf(adapter)); 8931173fca2SJan Medala rc = -EINVAL; 8941173fca2SJan Medala goto err; 8951173fca2SJan Medala } 8961173fca2SJan Medala 8971173fca2SJan Medala rc = ena_com_set_dev_mtu(ena_dev, mtu); 8981173fca2SJan Medala if (rc) 8991173fca2SJan Medala RTE_LOG(ERR, PMD, "Could not set MTU: %d\n", mtu); 9001173fca2SJan Medala else 9011173fca2SJan Medala RTE_LOG(NOTICE, PMD, "Set MTU: %d\n", mtu); 9021173fca2SJan Medala 9031173fca2SJan Medala err: 9041173fca2SJan Medala return rc; 9051173fca2SJan Medala } 9061173fca2SJan Medala 9071173fca2SJan Medala static int ena_start(struct rte_eth_dev *dev) 9081173fca2SJan Medala { 9091173fca2SJan Medala struct ena_adapter *adapter = 9101173fca2SJan Medala (struct ena_adapter *)(dev->data->dev_private); 9111173fca2SJan Medala int rc = 0; 9121173fca2SJan Medala 9131173fca2SJan Medala if (!(adapter->state == ENA_ADAPTER_STATE_CONFIG || 9141173fca2SJan Medala adapter->state == ENA_ADAPTER_STATE_STOPPED)) { 9151173fca2SJan Medala PMD_INIT_LOG(ERR, "API violation"); 9161173fca2SJan Medala return -1; 9171173fca2SJan Medala } 9181173fca2SJan Medala 9191173fca2SJan Medala rc = ena_check_valid_conf(adapter); 9201173fca2SJan Medala if (rc) 9211173fca2SJan Medala return rc; 9221173fca2SJan Medala 9231173fca2SJan Medala rc = ena_queue_restart_all(dev, ENA_RING_TYPE_RX); 9241173fca2SJan Medala if (rc) 9251173fca2SJan Medala return rc; 9261173fca2SJan Medala 9271173fca2SJan Medala rc = ena_queue_restart_all(dev, ENA_RING_TYPE_TX); 9281173fca2SJan Medala if (rc) 9291173fca2SJan Medala return rc; 9301173fca2SJan Medala 9311173fca2SJan Medala if (adapter->rte_dev->data->dev_conf.rxmode.mq_mode & 9321173fca2SJan Medala ETH_MQ_RX_RSS_FLAG) { 9331173fca2SJan Medala rc = ena_rss_init_default(adapter); 9341173fca2SJan Medala if (rc) 9351173fca2SJan Medala return rc; 9361173fca2SJan Medala } 9371173fca2SJan Medala 9381173fca2SJan Medala ena_stats_restart(dev); 9391173fca2SJan Medala 9401173fca2SJan Medala adapter->state = ENA_ADAPTER_STATE_RUNNING; 9411173fca2SJan Medala 9421173fca2SJan Medala return 0; 9431173fca2SJan Medala } 9441173fca2SJan Medala 9451173fca2SJan Medala static int ena_queue_restart(struct ena_ring *ring) 9461173fca2SJan Medala { 947a467e8f3SMichal Krawczyk int rc, bufs_num; 9481173fca2SJan Medala 9491173fca2SJan Medala ena_assert_msg(ring->configured == 1, 9501173fca2SJan Medala "Trying to restart unconfigured queue\n"); 9511173fca2SJan Medala 9521173fca2SJan Medala ring->next_to_clean = 0; 9531173fca2SJan Medala ring->next_to_use = 0; 9541173fca2SJan Medala 9551173fca2SJan Medala if (ring->type == ENA_RING_TYPE_TX) 9561173fca2SJan Medala return 0; 9571173fca2SJan Medala 958a467e8f3SMichal Krawczyk bufs_num = ring->ring_size - 1; 959a467e8f3SMichal Krawczyk rc = ena_populate_rx_queue(ring, bufs_num); 960a467e8f3SMichal Krawczyk if (rc != bufs_num) { 961f2462150SFerruh Yigit PMD_INIT_LOG(ERR, "Failed to populate rx ring !"); 9621173fca2SJan Medala return (-1); 9631173fca2SJan Medala } 9641173fca2SJan Medala 9651173fca2SJan Medala return 0; 9661173fca2SJan Medala } 9671173fca2SJan Medala 9681173fca2SJan Medala static int ena_tx_queue_setup(struct rte_eth_dev *dev, 9691173fca2SJan Medala uint16_t queue_idx, 9701173fca2SJan Medala uint16_t nb_desc, 9711173fca2SJan Medala __rte_unused unsigned int socket_id, 97256b8b9b7SRafal Kozik const struct rte_eth_txconf *tx_conf) 9731173fca2SJan Medala { 9746dcee7cdSJan Medala struct ena_com_create_io_ctx ctx = 9756dcee7cdSJan Medala /* policy set to _HOST just to satisfy icc compiler */ 9766dcee7cdSJan Medala { ENA_ADMIN_PLACEMENT_POLICY_HOST, 9776dcee7cdSJan Medala ENA_COM_IO_QUEUE_DIRECTION_TX, 0, 0, 0, 0 }; 9781173fca2SJan Medala struct ena_ring *txq = NULL; 9791173fca2SJan Medala struct ena_adapter *adapter = 9801173fca2SJan Medala (struct ena_adapter *)(dev->data->dev_private); 9811173fca2SJan Medala unsigned int i; 9821173fca2SJan Medala int ena_qid; 9831173fca2SJan Medala int rc; 9841173fca2SJan Medala struct ena_com_dev *ena_dev = &adapter->ena_dev; 9851173fca2SJan Medala 9861173fca2SJan Medala txq = &adapter->tx_ring[queue_idx]; 9871173fca2SJan Medala 9881173fca2SJan Medala if (txq->configured) { 9891173fca2SJan Medala RTE_LOG(CRIT, PMD, 9901173fca2SJan Medala "API violation. Queue %d is already configured\n", 9911173fca2SJan Medala queue_idx); 9921173fca2SJan Medala return -1; 9931173fca2SJan Medala } 9941173fca2SJan Medala 9951daff526SJakub Palider if (!rte_is_power_of_2(nb_desc)) { 9961daff526SJakub Palider RTE_LOG(ERR, PMD, 9971daff526SJakub Palider "Unsupported size of RX queue: %d is not a power of 2.", 9981daff526SJakub Palider nb_desc); 9991daff526SJakub Palider return -EINVAL; 10001daff526SJakub Palider } 10011daff526SJakub Palider 10021173fca2SJan Medala if (nb_desc > adapter->tx_ring_size) { 10031173fca2SJan Medala RTE_LOG(ERR, PMD, 10041173fca2SJan Medala "Unsupported size of TX queue (max size: %d)\n", 10051173fca2SJan Medala adapter->tx_ring_size); 10061173fca2SJan Medala return -EINVAL; 10071173fca2SJan Medala } 10081173fca2SJan Medala 10091173fca2SJan Medala ena_qid = ENA_IO_TXQ_IDX(queue_idx); 10106dcee7cdSJan Medala 10116dcee7cdSJan Medala ctx.direction = ENA_COM_IO_QUEUE_DIRECTION_TX; 10126dcee7cdSJan Medala ctx.qid = ena_qid; 10136dcee7cdSJan Medala ctx.msix_vector = -1; /* admin interrupts not used */ 10146dcee7cdSJan Medala ctx.mem_queue_type = ena_dev->tx_mem_queue_type; 10156dcee7cdSJan Medala ctx.queue_size = adapter->tx_ring_size; 10163d3edc26SJan Medala ctx.numa_node = ena_cpu_to_node(queue_idx); 10176dcee7cdSJan Medala 10186dcee7cdSJan Medala rc = ena_com_create_io_queue(ena_dev, &ctx); 10191173fca2SJan Medala if (rc) { 10201173fca2SJan Medala RTE_LOG(ERR, PMD, 10211173fca2SJan Medala "failed to create io TX queue #%d (qid:%d) rc: %d\n", 10221173fca2SJan Medala queue_idx, ena_qid, rc); 10231173fca2SJan Medala } 10241173fca2SJan Medala txq->ena_com_io_cq = &ena_dev->io_cq_queues[ena_qid]; 10251173fca2SJan Medala txq->ena_com_io_sq = &ena_dev->io_sq_queues[ena_qid]; 10261173fca2SJan Medala 10276dcee7cdSJan Medala rc = ena_com_get_io_handlers(ena_dev, ena_qid, 10286dcee7cdSJan Medala &txq->ena_com_io_sq, 10296dcee7cdSJan Medala &txq->ena_com_io_cq); 10306dcee7cdSJan Medala if (rc) { 10316dcee7cdSJan Medala RTE_LOG(ERR, PMD, 10326dcee7cdSJan Medala "Failed to get TX queue handlers. TX queue num %d rc: %d\n", 10336dcee7cdSJan Medala queue_idx, rc); 10346dcee7cdSJan Medala ena_com_destroy_io_queue(ena_dev, ena_qid); 10356dcee7cdSJan Medala goto err; 10366dcee7cdSJan Medala } 10376dcee7cdSJan Medala 10381173fca2SJan Medala txq->port_id = dev->data->port_id; 10391173fca2SJan Medala txq->next_to_clean = 0; 10401173fca2SJan Medala txq->next_to_use = 0; 10411173fca2SJan Medala txq->ring_size = nb_desc; 10421173fca2SJan Medala 10431173fca2SJan Medala txq->tx_buffer_info = rte_zmalloc("txq->tx_buffer_info", 10441173fca2SJan Medala sizeof(struct ena_tx_buffer) * 10451173fca2SJan Medala txq->ring_size, 10461173fca2SJan Medala RTE_CACHE_LINE_SIZE); 10471173fca2SJan Medala if (!txq->tx_buffer_info) { 10481173fca2SJan Medala RTE_LOG(ERR, PMD, "failed to alloc mem for tx buffer info\n"); 10491173fca2SJan Medala return -ENOMEM; 10501173fca2SJan Medala } 10511173fca2SJan Medala 10521173fca2SJan Medala txq->empty_tx_reqs = rte_zmalloc("txq->empty_tx_reqs", 10531173fca2SJan Medala sizeof(u16) * txq->ring_size, 10541173fca2SJan Medala RTE_CACHE_LINE_SIZE); 10551173fca2SJan Medala if (!txq->empty_tx_reqs) { 10561173fca2SJan Medala RTE_LOG(ERR, PMD, "failed to alloc mem for tx reqs\n"); 10571173fca2SJan Medala rte_free(txq->tx_buffer_info); 10581173fca2SJan Medala return -ENOMEM; 10591173fca2SJan Medala } 10601173fca2SJan Medala for (i = 0; i < txq->ring_size; i++) 10611173fca2SJan Medala txq->empty_tx_reqs[i] = i; 10621173fca2SJan Medala 1063a4996bd8SWei Dai txq->offloads = tx_conf->offloads | dev->data->dev_conf.txmode.offloads; 106456b8b9b7SRafal Kozik 10651173fca2SJan Medala /* Store pointer to this queue in upper layer */ 10661173fca2SJan Medala txq->configured = 1; 10671173fca2SJan Medala dev->data->tx_queues[queue_idx] = txq; 10686dcee7cdSJan Medala err: 10691173fca2SJan Medala return rc; 10701173fca2SJan Medala } 10711173fca2SJan Medala 10721173fca2SJan Medala static int ena_rx_queue_setup(struct rte_eth_dev *dev, 10731173fca2SJan Medala uint16_t queue_idx, 10741173fca2SJan Medala uint16_t nb_desc, 10751173fca2SJan Medala __rte_unused unsigned int socket_id, 1076a4996bd8SWei Dai __rte_unused const struct rte_eth_rxconf *rx_conf, 10771173fca2SJan Medala struct rte_mempool *mp) 10781173fca2SJan Medala { 10796dcee7cdSJan Medala struct ena_com_create_io_ctx ctx = 10806dcee7cdSJan Medala /* policy set to _HOST just to satisfy icc compiler */ 10816dcee7cdSJan Medala { ENA_ADMIN_PLACEMENT_POLICY_HOST, 10826dcee7cdSJan Medala ENA_COM_IO_QUEUE_DIRECTION_RX, 0, 0, 0, 0 }; 10831173fca2SJan Medala struct ena_adapter *adapter = 10841173fca2SJan Medala (struct ena_adapter *)(dev->data->dev_private); 10851173fca2SJan Medala struct ena_ring *rxq = NULL; 10861173fca2SJan Medala uint16_t ena_qid = 0; 10871173fca2SJan Medala int rc = 0; 10881173fca2SJan Medala struct ena_com_dev *ena_dev = &adapter->ena_dev; 10891173fca2SJan Medala 10901173fca2SJan Medala rxq = &adapter->rx_ring[queue_idx]; 10911173fca2SJan Medala if (rxq->configured) { 10921173fca2SJan Medala RTE_LOG(CRIT, PMD, 10931173fca2SJan Medala "API violation. Queue %d is already configured\n", 10941173fca2SJan Medala queue_idx); 10951173fca2SJan Medala return -1; 10961173fca2SJan Medala } 10971173fca2SJan Medala 10981daff526SJakub Palider if (!rte_is_power_of_2(nb_desc)) { 10991daff526SJakub Palider RTE_LOG(ERR, PMD, 11001daff526SJakub Palider "Unsupported size of TX queue: %d is not a power of 2.", 11011daff526SJakub Palider nb_desc); 11021daff526SJakub Palider return -EINVAL; 11031daff526SJakub Palider } 11041daff526SJakub Palider 11051173fca2SJan Medala if (nb_desc > adapter->rx_ring_size) { 11061173fca2SJan Medala RTE_LOG(ERR, PMD, 11071173fca2SJan Medala "Unsupported size of RX queue (max size: %d)\n", 11081173fca2SJan Medala adapter->rx_ring_size); 11091173fca2SJan Medala return -EINVAL; 11101173fca2SJan Medala } 11111173fca2SJan Medala 11121173fca2SJan Medala ena_qid = ENA_IO_RXQ_IDX(queue_idx); 11136dcee7cdSJan Medala 11146dcee7cdSJan Medala ctx.qid = ena_qid; 11156dcee7cdSJan Medala ctx.direction = ENA_COM_IO_QUEUE_DIRECTION_RX; 11166dcee7cdSJan Medala ctx.mem_queue_type = ENA_ADMIN_PLACEMENT_POLICY_HOST; 11176dcee7cdSJan Medala ctx.msix_vector = -1; /* admin interrupts not used */ 11186dcee7cdSJan Medala ctx.queue_size = adapter->rx_ring_size; 11193d3edc26SJan Medala ctx.numa_node = ena_cpu_to_node(queue_idx); 11206dcee7cdSJan Medala 11216dcee7cdSJan Medala rc = ena_com_create_io_queue(ena_dev, &ctx); 11221173fca2SJan Medala if (rc) 11231173fca2SJan Medala RTE_LOG(ERR, PMD, "failed to create io RX queue #%d rc: %d\n", 11241173fca2SJan Medala queue_idx, rc); 11251173fca2SJan Medala 11261173fca2SJan Medala rxq->ena_com_io_cq = &ena_dev->io_cq_queues[ena_qid]; 11271173fca2SJan Medala rxq->ena_com_io_sq = &ena_dev->io_sq_queues[ena_qid]; 11281173fca2SJan Medala 11296dcee7cdSJan Medala rc = ena_com_get_io_handlers(ena_dev, ena_qid, 11306dcee7cdSJan Medala &rxq->ena_com_io_sq, 11316dcee7cdSJan Medala &rxq->ena_com_io_cq); 11326dcee7cdSJan Medala if (rc) { 11336dcee7cdSJan Medala RTE_LOG(ERR, PMD, 11346dcee7cdSJan Medala "Failed to get RX queue handlers. RX queue num %d rc: %d\n", 11356dcee7cdSJan Medala queue_idx, rc); 11366dcee7cdSJan Medala ena_com_destroy_io_queue(ena_dev, ena_qid); 11376dcee7cdSJan Medala } 11386dcee7cdSJan Medala 11391173fca2SJan Medala rxq->port_id = dev->data->port_id; 11401173fca2SJan Medala rxq->next_to_clean = 0; 11411173fca2SJan Medala rxq->next_to_use = 0; 11421173fca2SJan Medala rxq->ring_size = nb_desc; 11431173fca2SJan Medala rxq->mb_pool = mp; 11441173fca2SJan Medala 11451173fca2SJan Medala rxq->rx_buffer_info = rte_zmalloc("rxq->buffer_info", 11461173fca2SJan Medala sizeof(struct rte_mbuf *) * nb_desc, 11471173fca2SJan Medala RTE_CACHE_LINE_SIZE); 11481173fca2SJan Medala if (!rxq->rx_buffer_info) { 11491173fca2SJan Medala RTE_LOG(ERR, PMD, "failed to alloc mem for rx buffer info\n"); 11501173fca2SJan Medala return -ENOMEM; 11511173fca2SJan Medala } 11521173fca2SJan Medala 11531173fca2SJan Medala /* Store pointer to this queue in upper layer */ 11541173fca2SJan Medala rxq->configured = 1; 11551173fca2SJan Medala dev->data->rx_queues[queue_idx] = rxq; 11561173fca2SJan Medala 11571173fca2SJan Medala return rc; 11581173fca2SJan Medala } 11591173fca2SJan Medala 11601173fca2SJan Medala static int ena_populate_rx_queue(struct ena_ring *rxq, unsigned int count) 11611173fca2SJan Medala { 11621173fca2SJan Medala unsigned int i; 11631173fca2SJan Medala int rc; 11641daff526SJakub Palider uint16_t ring_size = rxq->ring_size; 11651daff526SJakub Palider uint16_t ring_mask = ring_size - 1; 11661daff526SJakub Palider uint16_t next_to_use = rxq->next_to_use; 11671daff526SJakub Palider uint16_t in_use; 11681173fca2SJan Medala struct rte_mbuf **mbufs = &rxq->rx_buffer_info[0]; 11691173fca2SJan Medala 11701173fca2SJan Medala if (unlikely(!count)) 11711173fca2SJan Medala return 0; 11721173fca2SJan Medala 11731daff526SJakub Palider in_use = rxq->next_to_use - rxq->next_to_clean; 1174a467e8f3SMichal Krawczyk ena_assert_msg(((in_use + count) < ring_size), "bad ring state"); 11751173fca2SJan Medala 11761daff526SJakub Palider count = RTE_MIN(count, 11771daff526SJakub Palider (uint16_t)(ring_size - (next_to_use & ring_mask))); 11781173fca2SJan Medala 11791173fca2SJan Medala /* get resources for incoming packets */ 11801173fca2SJan Medala rc = rte_mempool_get_bulk(rxq->mb_pool, 11811daff526SJakub Palider (void **)(&mbufs[next_to_use & ring_mask]), 11821daff526SJakub Palider count); 11831173fca2SJan Medala if (unlikely(rc < 0)) { 11841173fca2SJan Medala rte_atomic64_inc(&rxq->adapter->drv_stats->rx_nombuf); 11851173fca2SJan Medala PMD_RX_LOG(DEBUG, "there are no enough free buffers"); 11861173fca2SJan Medala return 0; 11871173fca2SJan Medala } 11881173fca2SJan Medala 11891173fca2SJan Medala for (i = 0; i < count; i++) { 11901daff526SJakub Palider uint16_t next_to_use_masked = next_to_use & ring_mask; 11911daff526SJakub Palider struct rte_mbuf *mbuf = mbufs[next_to_use_masked]; 11921173fca2SJan Medala struct ena_com_buf ebuf; 11931173fca2SJan Medala 11941173fca2SJan Medala rte_prefetch0(mbufs[((next_to_use + 4) & ring_mask)]); 11951173fca2SJan Medala /* prepare physical address for DMA transaction */ 1196455da545SSantosh Shukla ebuf.paddr = mbuf->buf_iova + RTE_PKTMBUF_HEADROOM; 11971173fca2SJan Medala ebuf.len = mbuf->buf_len - RTE_PKTMBUF_HEADROOM; 11981173fca2SJan Medala /* pass resource to device */ 11991173fca2SJan Medala rc = ena_com_add_single_rx_desc(rxq->ena_com_io_sq, 12001daff526SJakub Palider &ebuf, next_to_use_masked); 12011173fca2SJan Medala if (unlikely(rc)) { 12022732e07aSMichal Krawczyk rte_mempool_put_bulk(rxq->mb_pool, (void **)(&mbuf), 12032732e07aSMichal Krawczyk count - i); 12041173fca2SJan Medala RTE_LOG(WARNING, PMD, "failed adding rx desc\n"); 12051173fca2SJan Medala break; 12061173fca2SJan Medala } 12071daff526SJakub Palider next_to_use++; 12081173fca2SJan Medala } 12091173fca2SJan Medala 12105e02e19eSJan Medala /* When we submitted free recources to device... */ 12115e02e19eSJan Medala if (i > 0) { 12125e02e19eSJan Medala /* ...let HW know that it can fill buffers with data */ 12131173fca2SJan Medala rte_wmb(); 12141173fca2SJan Medala ena_com_write_sq_doorbell(rxq->ena_com_io_sq); 12151173fca2SJan Medala 12165e02e19eSJan Medala rxq->next_to_use = next_to_use; 12175e02e19eSJan Medala } 12185e02e19eSJan Medala 12191173fca2SJan Medala return i; 12201173fca2SJan Medala } 12211173fca2SJan Medala 12221173fca2SJan Medala static int ena_device_init(struct ena_com_dev *ena_dev, 12231173fca2SJan Medala struct ena_com_dev_get_features_ctx *get_feat_ctx) 12241173fca2SJan Medala { 12251173fca2SJan Medala int rc; 1226c4144557SJan Medala bool readless_supported; 12271173fca2SJan Medala 12281173fca2SJan Medala /* Initialize mmio registers */ 12291173fca2SJan Medala rc = ena_com_mmio_reg_read_request_init(ena_dev); 12301173fca2SJan Medala if (rc) { 12311173fca2SJan Medala RTE_LOG(ERR, PMD, "failed to init mmio read less\n"); 12321173fca2SJan Medala return rc; 12331173fca2SJan Medala } 12341173fca2SJan Medala 1235c4144557SJan Medala /* The PCIe configuration space revision id indicate if mmio reg 1236c4144557SJan Medala * read is disabled. 1237c4144557SJan Medala */ 1238c4144557SJan Medala readless_supported = 1239c4144557SJan Medala !(((struct rte_pci_device *)ena_dev->dmadev)->id.class_id 1240c4144557SJan Medala & ENA_MMIO_DISABLE_REG_READ); 1241c4144557SJan Medala ena_com_set_mmio_read_mode(ena_dev, readless_supported); 1242c4144557SJan Medala 12431173fca2SJan Medala /* reset device */ 1244*3adcba9aSMichal Krawczyk rc = ena_com_dev_reset(ena_dev, ENA_REGS_RESET_NORMAL); 12451173fca2SJan Medala if (rc) { 12461173fca2SJan Medala RTE_LOG(ERR, PMD, "cannot reset device\n"); 12471173fca2SJan Medala goto err_mmio_read_less; 12481173fca2SJan Medala } 12491173fca2SJan Medala 12501173fca2SJan Medala /* check FW version */ 12511173fca2SJan Medala rc = ena_com_validate_version(ena_dev); 12521173fca2SJan Medala if (rc) { 12531173fca2SJan Medala RTE_LOG(ERR, PMD, "device version is too low\n"); 12541173fca2SJan Medala goto err_mmio_read_less; 12551173fca2SJan Medala } 12561173fca2SJan Medala 12571173fca2SJan Medala ena_dev->dma_addr_bits = ena_com_get_dma_width(ena_dev); 12581173fca2SJan Medala 12591173fca2SJan Medala /* ENA device administration layer init */ 1260*3adcba9aSMichal Krawczyk rc = ena_com_admin_init(ena_dev, &empty_aenq_handlers, true); 12611173fca2SJan Medala if (rc) { 12621173fca2SJan Medala RTE_LOG(ERR, PMD, 12631173fca2SJan Medala "cannot initialize ena admin queue with device\n"); 12641173fca2SJan Medala goto err_mmio_read_less; 12651173fca2SJan Medala } 12661173fca2SJan Medala 12671173fca2SJan Medala /* To enable the msix interrupts the driver needs to know the number 12681173fca2SJan Medala * of queues. So the driver uses polling mode to retrieve this 12691173fca2SJan Medala * information. 12701173fca2SJan Medala */ 12711173fca2SJan Medala ena_com_set_admin_polling_mode(ena_dev, true); 12721173fca2SJan Medala 1273201ff2e5SJakub Palider ena_config_host_info(ena_dev); 1274201ff2e5SJakub Palider 12751173fca2SJan Medala /* Get Device Attributes and features */ 12761173fca2SJan Medala rc = ena_com_get_dev_attr_feat(ena_dev, get_feat_ctx); 12771173fca2SJan Medala if (rc) { 12781173fca2SJan Medala RTE_LOG(ERR, PMD, 12791173fca2SJan Medala "cannot get attribute for ena device rc= %d\n", rc); 12801173fca2SJan Medala goto err_admin_init; 12811173fca2SJan Medala } 12821173fca2SJan Medala 12831173fca2SJan Medala return 0; 12841173fca2SJan Medala 12851173fca2SJan Medala err_admin_init: 12861173fca2SJan Medala ena_com_admin_destroy(ena_dev); 12871173fca2SJan Medala 12881173fca2SJan Medala err_mmio_read_less: 12891173fca2SJan Medala ena_com_mmio_reg_read_request_destroy(ena_dev); 12901173fca2SJan Medala 12911173fca2SJan Medala return rc; 12921173fca2SJan Medala } 12931173fca2SJan Medala 12941173fca2SJan Medala static int eth_ena_dev_init(struct rte_eth_dev *eth_dev) 12951173fca2SJan Medala { 12961173fca2SJan Medala struct rte_pci_device *pci_dev; 12971173fca2SJan Medala struct ena_adapter *adapter = 12981173fca2SJan Medala (struct ena_adapter *)(eth_dev->data->dev_private); 12991173fca2SJan Medala struct ena_com_dev *ena_dev = &adapter->ena_dev; 13001173fca2SJan Medala struct ena_com_dev_get_features_ctx get_feat_ctx; 13011173fca2SJan Medala int queue_size, rc; 13021173fca2SJan Medala 13031173fca2SJan Medala static int adapters_found; 13041173fca2SJan Medala 13051173fca2SJan Medala memset(adapter, 0, sizeof(struct ena_adapter)); 13061173fca2SJan Medala ena_dev = &adapter->ena_dev; 13071173fca2SJan Medala 13081173fca2SJan Medala eth_dev->dev_ops = &ena_dev_ops; 13091173fca2SJan Medala eth_dev->rx_pkt_burst = ð_ena_recv_pkts; 13101173fca2SJan Medala eth_dev->tx_pkt_burst = ð_ena_xmit_pkts; 1311b3fc5a1aSKonstantin Ananyev eth_dev->tx_pkt_prepare = ð_ena_prep_pkts; 13121173fca2SJan Medala adapter->rte_eth_dev_data = eth_dev->data; 13131173fca2SJan Medala adapter->rte_dev = eth_dev; 13141173fca2SJan Medala 13151173fca2SJan Medala if (rte_eal_process_type() != RTE_PROC_PRIMARY) 13161173fca2SJan Medala return 0; 13171173fca2SJan Medala 1318c0802544SFerruh Yigit pci_dev = RTE_ETH_DEV_TO_PCI(eth_dev); 13191173fca2SJan Medala adapter->pdev = pci_dev; 13201173fca2SJan Medala 1321f2462150SFerruh Yigit PMD_INIT_LOG(INFO, "Initializing %x:%x:%x.%d", 13221173fca2SJan Medala pci_dev->addr.domain, 13231173fca2SJan Medala pci_dev->addr.bus, 13241173fca2SJan Medala pci_dev->addr.devid, 13251173fca2SJan Medala pci_dev->addr.function); 13261173fca2SJan Medala 13271173fca2SJan Medala adapter->regs = pci_dev->mem_resource[ENA_REGS_BAR].addr; 13281173fca2SJan Medala adapter->dev_mem_base = pci_dev->mem_resource[ENA_MEM_BAR].addr; 13291173fca2SJan Medala 13301173fca2SJan Medala /* Present ENA_MEM_BAR indicates available LLQ mode. 13311173fca2SJan Medala * Use corresponding policy 13321173fca2SJan Medala */ 13331173fca2SJan Medala if (adapter->dev_mem_base) 13341173fca2SJan Medala ena_dev->tx_mem_queue_type = ENA_ADMIN_PLACEMENT_POLICY_DEV; 13351173fca2SJan Medala else if (adapter->regs) 13361173fca2SJan Medala ena_dev->tx_mem_queue_type = ENA_ADMIN_PLACEMENT_POLICY_HOST; 13371173fca2SJan Medala else 1338f2462150SFerruh Yigit PMD_INIT_LOG(CRIT, "Failed to access registers BAR(%d)", 13391173fca2SJan Medala ENA_REGS_BAR); 13401173fca2SJan Medala 13411173fca2SJan Medala ena_dev->reg_bar = adapter->regs; 13421173fca2SJan Medala ena_dev->dmadev = adapter->pdev; 13431173fca2SJan Medala 13441173fca2SJan Medala adapter->id_number = adapters_found; 13451173fca2SJan Medala 13461173fca2SJan Medala snprintf(adapter->name, ENA_NAME_MAX_LEN, "ena_%d", 13471173fca2SJan Medala adapter->id_number); 13481173fca2SJan Medala 13491173fca2SJan Medala /* device specific initialization routine */ 13501173fca2SJan Medala rc = ena_device_init(ena_dev, &get_feat_ctx); 13511173fca2SJan Medala if (rc) { 1352f2462150SFerruh Yigit PMD_INIT_LOG(CRIT, "Failed to init ENA device"); 13531173fca2SJan Medala return -1; 13541173fca2SJan Medala } 13551173fca2SJan Medala 13561173fca2SJan Medala if (ena_dev->tx_mem_queue_type == ENA_ADMIN_PLACEMENT_POLICY_DEV) { 13571173fca2SJan Medala if (get_feat_ctx.max_queues.max_llq_num == 0) { 13581173fca2SJan Medala PMD_INIT_LOG(ERR, 13591173fca2SJan Medala "Trying to use LLQ but llq_num is 0.\n" 1360f2462150SFerruh Yigit "Fall back into regular queues."); 13611173fca2SJan Medala ena_dev->tx_mem_queue_type = 13621173fca2SJan Medala ENA_ADMIN_PLACEMENT_POLICY_HOST; 13631173fca2SJan Medala adapter->num_queues = 13641173fca2SJan Medala get_feat_ctx.max_queues.max_sq_num; 13651173fca2SJan Medala } else { 13661173fca2SJan Medala adapter->num_queues = 13671173fca2SJan Medala get_feat_ctx.max_queues.max_llq_num; 13681173fca2SJan Medala } 13691173fca2SJan Medala } else { 13701173fca2SJan Medala adapter->num_queues = get_feat_ctx.max_queues.max_sq_num; 13711173fca2SJan Medala } 13721173fca2SJan Medala 13731173fca2SJan Medala queue_size = ena_calc_queue_size(ena_dev, &get_feat_ctx); 13741173fca2SJan Medala if ((queue_size <= 0) || (adapter->num_queues <= 0)) 13751173fca2SJan Medala return -EFAULT; 13761173fca2SJan Medala 13771173fca2SJan Medala adapter->tx_ring_size = queue_size; 13781173fca2SJan Medala adapter->rx_ring_size = queue_size; 13791173fca2SJan Medala 13801173fca2SJan Medala /* prepare ring structures */ 13811173fca2SJan Medala ena_init_rings(adapter); 13821173fca2SJan Medala 1383372c1af5SJan Medala ena_config_debug_area(adapter); 1384372c1af5SJan Medala 13851173fca2SJan Medala /* Set max MTU for this device */ 13861173fca2SJan Medala adapter->max_mtu = get_feat_ctx.dev_attr.max_mtu; 13871173fca2SJan Medala 138883277a7cSJakub Palider /* set device support for TSO */ 138983277a7cSJakub Palider adapter->tso4_supported = get_feat_ctx.offload.tx & 139083277a7cSJakub Palider ENA_ADMIN_FEATURE_OFFLOAD_DESC_TSO_IPV4_MASK; 139183277a7cSJakub Palider 13921173fca2SJan Medala /* Copy MAC address and point DPDK to it */ 13931173fca2SJan Medala eth_dev->data->mac_addrs = (struct ether_addr *)adapter->mac_addr; 13941173fca2SJan Medala ether_addr_copy((struct ether_addr *)get_feat_ctx.dev_attr.mac_addr, 13951173fca2SJan Medala (struct ether_addr *)adapter->mac_addr); 13961173fca2SJan Medala 13971173fca2SJan Medala adapter->drv_stats = rte_zmalloc("adapter stats", 13981173fca2SJan Medala sizeof(*adapter->drv_stats), 13991173fca2SJan Medala RTE_CACHE_LINE_SIZE); 14001173fca2SJan Medala if (!adapter->drv_stats) { 14011173fca2SJan Medala RTE_LOG(ERR, PMD, "failed to alloc mem for adapter stats\n"); 14021173fca2SJan Medala return -ENOMEM; 14031173fca2SJan Medala } 14041173fca2SJan Medala 14051173fca2SJan Medala adapters_found++; 14061173fca2SJan Medala adapter->state = ENA_ADAPTER_STATE_INIT; 14071173fca2SJan Medala 14081173fca2SJan Medala return 0; 14091173fca2SJan Medala } 14101173fca2SJan Medala 14111173fca2SJan Medala static int ena_dev_configure(struct rte_eth_dev *dev) 14121173fca2SJan Medala { 14131173fca2SJan Medala struct ena_adapter *adapter = 14141173fca2SJan Medala (struct ena_adapter *)(dev->data->dev_private); 14157369f88fSRafal Kozik 14161173fca2SJan Medala if (!(adapter->state == ENA_ADAPTER_STATE_INIT || 14171173fca2SJan Medala adapter->state == ENA_ADAPTER_STATE_STOPPED)) { 1418f2462150SFerruh Yigit PMD_INIT_LOG(ERR, "Illegal adapter state: %d", 14191173fca2SJan Medala adapter->state); 14201173fca2SJan Medala return -1; 14211173fca2SJan Medala } 14221173fca2SJan Medala 14231173fca2SJan Medala switch (adapter->state) { 14241173fca2SJan Medala case ENA_ADAPTER_STATE_INIT: 14251173fca2SJan Medala case ENA_ADAPTER_STATE_STOPPED: 14261173fca2SJan Medala adapter->state = ENA_ADAPTER_STATE_CONFIG; 14271173fca2SJan Medala break; 14281173fca2SJan Medala case ENA_ADAPTER_STATE_CONFIG: 14291173fca2SJan Medala RTE_LOG(WARNING, PMD, 14301173fca2SJan Medala "Ivalid driver state while trying to configure device\n"); 14311173fca2SJan Medala break; 14321173fca2SJan Medala default: 14331173fca2SJan Medala break; 14341173fca2SJan Medala } 14351173fca2SJan Medala 1436a4996bd8SWei Dai adapter->tx_selected_offloads = dev->data->dev_conf.txmode.offloads; 1437a4996bd8SWei Dai adapter->rx_selected_offloads = dev->data->dev_conf.rxmode.offloads; 14381173fca2SJan Medala return 0; 14391173fca2SJan Medala } 14401173fca2SJan Medala 14411173fca2SJan Medala static void ena_init_rings(struct ena_adapter *adapter) 14421173fca2SJan Medala { 14431173fca2SJan Medala int i; 14441173fca2SJan Medala 14451173fca2SJan Medala for (i = 0; i < adapter->num_queues; i++) { 14461173fca2SJan Medala struct ena_ring *ring = &adapter->tx_ring[i]; 14471173fca2SJan Medala 14481173fca2SJan Medala ring->configured = 0; 14491173fca2SJan Medala ring->type = ENA_RING_TYPE_TX; 14501173fca2SJan Medala ring->adapter = adapter; 14511173fca2SJan Medala ring->id = i; 14521173fca2SJan Medala ring->tx_mem_queue_type = adapter->ena_dev.tx_mem_queue_type; 14531173fca2SJan Medala ring->tx_max_header_size = adapter->ena_dev.tx_max_header_size; 14541173fca2SJan Medala } 14551173fca2SJan Medala 14561173fca2SJan Medala for (i = 0; i < adapter->num_queues; i++) { 14571173fca2SJan Medala struct ena_ring *ring = &adapter->rx_ring[i]; 14581173fca2SJan Medala 14591173fca2SJan Medala ring->configured = 0; 14601173fca2SJan Medala ring->type = ENA_RING_TYPE_RX; 14611173fca2SJan Medala ring->adapter = adapter; 14621173fca2SJan Medala ring->id = i; 14631173fca2SJan Medala } 14641173fca2SJan Medala } 14651173fca2SJan Medala 14661173fca2SJan Medala static void ena_infos_get(struct rte_eth_dev *dev, 14671173fca2SJan Medala struct rte_eth_dev_info *dev_info) 14681173fca2SJan Medala { 14691173fca2SJan Medala struct ena_adapter *adapter; 14701173fca2SJan Medala struct ena_com_dev *ena_dev; 14711173fca2SJan Medala struct ena_com_dev_get_features_ctx feat; 147256b8b9b7SRafal Kozik uint64_t rx_feat = 0, tx_feat = 0; 14731173fca2SJan Medala int rc = 0; 14741173fca2SJan Medala 14751173fca2SJan Medala ena_assert_msg(dev->data != NULL, "Uninitialized device"); 14761173fca2SJan Medala ena_assert_msg(dev->data->dev_private != NULL, "Uninitialized device"); 14771173fca2SJan Medala adapter = (struct ena_adapter *)(dev->data->dev_private); 14781173fca2SJan Medala 14791173fca2SJan Medala ena_dev = &adapter->ena_dev; 14801173fca2SJan Medala ena_assert_msg(ena_dev != NULL, "Uninitialized device"); 14811173fca2SJan Medala 1482e274f573SMarc Sune dev_info->speed_capa = 1483e274f573SMarc Sune ETH_LINK_SPEED_1G | 1484e274f573SMarc Sune ETH_LINK_SPEED_2_5G | 1485e274f573SMarc Sune ETH_LINK_SPEED_5G | 1486e274f573SMarc Sune ETH_LINK_SPEED_10G | 1487e274f573SMarc Sune ETH_LINK_SPEED_25G | 1488e274f573SMarc Sune ETH_LINK_SPEED_40G | 1489b2feed01SThomas Monjalon ETH_LINK_SPEED_50G | 1490b2feed01SThomas Monjalon ETH_LINK_SPEED_100G; 1491e274f573SMarc Sune 14921173fca2SJan Medala /* Get supported features from HW */ 14931173fca2SJan Medala rc = ena_com_get_dev_attr_feat(ena_dev, &feat); 14941173fca2SJan Medala if (unlikely(rc)) { 14951173fca2SJan Medala RTE_LOG(ERR, PMD, 14961173fca2SJan Medala "Cannot get attribute for ena device rc= %d\n", rc); 14971173fca2SJan Medala return; 14981173fca2SJan Medala } 14991173fca2SJan Medala 15001173fca2SJan Medala /* Set Tx & Rx features available for device */ 15011173fca2SJan Medala if (feat.offload.tx & ENA_ADMIN_FEATURE_OFFLOAD_DESC_TSO_IPV4_MASK) 15021173fca2SJan Medala tx_feat |= DEV_TX_OFFLOAD_TCP_TSO; 15031173fca2SJan Medala 15041173fca2SJan Medala if (feat.offload.tx & 15051173fca2SJan Medala ENA_ADMIN_FEATURE_OFFLOAD_DESC_TX_L4_IPV4_CSUM_PART_MASK) 15061173fca2SJan Medala tx_feat |= DEV_TX_OFFLOAD_IPV4_CKSUM | 15071173fca2SJan Medala DEV_TX_OFFLOAD_UDP_CKSUM | 15081173fca2SJan Medala DEV_TX_OFFLOAD_TCP_CKSUM; 15091173fca2SJan Medala 15104eea092bSJakub Palider if (feat.offload.rx_supported & 15111173fca2SJan Medala ENA_ADMIN_FEATURE_OFFLOAD_DESC_RX_L4_IPV4_CSUM_MASK) 15121173fca2SJan Medala rx_feat |= DEV_RX_OFFLOAD_IPV4_CKSUM | 15131173fca2SJan Medala DEV_RX_OFFLOAD_UDP_CKSUM | 15141173fca2SJan Medala DEV_RX_OFFLOAD_TCP_CKSUM; 15151173fca2SJan Medala 1516a0a4ff40SRafal Kozik rx_feat |= DEV_RX_OFFLOAD_JUMBO_FRAME; 1517a0a4ff40SRafal Kozik 15181173fca2SJan Medala /* Inform framework about available features */ 15191173fca2SJan Medala dev_info->rx_offload_capa = rx_feat; 15207369f88fSRafal Kozik dev_info->rx_queue_offload_capa = rx_feat; 15211173fca2SJan Medala dev_info->tx_offload_capa = tx_feat; 152256b8b9b7SRafal Kozik dev_info->tx_queue_offload_capa = tx_feat; 15231173fca2SJan Medala 15241173fca2SJan Medala dev_info->min_rx_bufsize = ENA_MIN_FRAME_LEN; 15251173fca2SJan Medala dev_info->max_rx_pktlen = adapter->max_mtu; 15261173fca2SJan Medala dev_info->max_mac_addrs = 1; 15271173fca2SJan Medala 15281173fca2SJan Medala dev_info->max_rx_queues = adapter->num_queues; 15291173fca2SJan Medala dev_info->max_tx_queues = adapter->num_queues; 15301173fca2SJan Medala dev_info->reta_size = ENA_RX_RSS_TABLE_SIZE; 153156b8b9b7SRafal Kozik 153256b8b9b7SRafal Kozik adapter->tx_supported_offloads = tx_feat; 15337369f88fSRafal Kozik adapter->rx_supported_offloads = rx_feat; 15341173fca2SJan Medala } 15351173fca2SJan Medala 15361173fca2SJan Medala static uint16_t eth_ena_recv_pkts(void *rx_queue, struct rte_mbuf **rx_pkts, 15371173fca2SJan Medala uint16_t nb_pkts) 15381173fca2SJan Medala { 15391173fca2SJan Medala struct ena_ring *rx_ring = (struct ena_ring *)(rx_queue); 15401173fca2SJan Medala unsigned int ring_size = rx_ring->ring_size; 15411173fca2SJan Medala unsigned int ring_mask = ring_size - 1; 15421173fca2SJan Medala uint16_t next_to_clean = rx_ring->next_to_clean; 15431daff526SJakub Palider uint16_t desc_in_use = 0; 15441173fca2SJan Medala unsigned int recv_idx = 0; 15451173fca2SJan Medala struct rte_mbuf *mbuf = NULL; 15461173fca2SJan Medala struct rte_mbuf *mbuf_head = NULL; 15471173fca2SJan Medala struct rte_mbuf *mbuf_prev = NULL; 15481173fca2SJan Medala struct rte_mbuf **rx_buff_info = rx_ring->rx_buffer_info; 15491173fca2SJan Medala unsigned int completed; 15501173fca2SJan Medala 15511173fca2SJan Medala struct ena_com_rx_ctx ena_rx_ctx; 15521173fca2SJan Medala int rc = 0; 15531173fca2SJan Medala 15541173fca2SJan Medala /* Check adapter state */ 15551173fca2SJan Medala if (unlikely(rx_ring->adapter->state != ENA_ADAPTER_STATE_RUNNING)) { 15561173fca2SJan Medala RTE_LOG(ALERT, PMD, 15571173fca2SJan Medala "Trying to receive pkts while device is NOT running\n"); 15581173fca2SJan Medala return 0; 15591173fca2SJan Medala } 15601173fca2SJan Medala 15611daff526SJakub Palider desc_in_use = rx_ring->next_to_use - next_to_clean; 15621173fca2SJan Medala if (unlikely(nb_pkts > desc_in_use)) 15631173fca2SJan Medala nb_pkts = desc_in_use; 15641173fca2SJan Medala 15651173fca2SJan Medala for (completed = 0; completed < nb_pkts; completed++) { 15661173fca2SJan Medala int segments = 0; 15671173fca2SJan Medala 15681173fca2SJan Medala ena_rx_ctx.max_bufs = rx_ring->ring_size; 15691173fca2SJan Medala ena_rx_ctx.ena_bufs = rx_ring->ena_bufs; 15701173fca2SJan Medala ena_rx_ctx.descs = 0; 15711173fca2SJan Medala /* receive packet context */ 15721173fca2SJan Medala rc = ena_com_rx_pkt(rx_ring->ena_com_io_cq, 15731173fca2SJan Medala rx_ring->ena_com_io_sq, 15741173fca2SJan Medala &ena_rx_ctx); 15751173fca2SJan Medala if (unlikely(rc)) { 15761173fca2SJan Medala RTE_LOG(ERR, PMD, "ena_com_rx_pkt error %d\n", rc); 15771173fca2SJan Medala return 0; 15781173fca2SJan Medala } 15791173fca2SJan Medala 15801173fca2SJan Medala if (unlikely(ena_rx_ctx.descs == 0)) 15811173fca2SJan Medala break; 15821173fca2SJan Medala 15831173fca2SJan Medala while (segments < ena_rx_ctx.descs) { 15841173fca2SJan Medala mbuf = rx_buff_info[next_to_clean & ring_mask]; 15851173fca2SJan Medala mbuf->data_len = ena_rx_ctx.ena_bufs[segments].len; 15861173fca2SJan Medala mbuf->data_off = RTE_PKTMBUF_HEADROOM; 15871173fca2SJan Medala mbuf->refcnt = 1; 15881173fca2SJan Medala mbuf->next = NULL; 15891173fca2SJan Medala if (segments == 0) { 15901173fca2SJan Medala mbuf->nb_segs = ena_rx_ctx.descs; 15911173fca2SJan Medala mbuf->port = rx_ring->port_id; 15921173fca2SJan Medala mbuf->pkt_len = 0; 15931173fca2SJan Medala mbuf_head = mbuf; 15941173fca2SJan Medala } else { 15951173fca2SJan Medala /* for multi-segment pkts create mbuf chain */ 15961173fca2SJan Medala mbuf_prev->next = mbuf; 15971173fca2SJan Medala } 15981173fca2SJan Medala mbuf_head->pkt_len += mbuf->data_len; 15991173fca2SJan Medala 16001173fca2SJan Medala mbuf_prev = mbuf; 16011173fca2SJan Medala segments++; 16021daff526SJakub Palider next_to_clean++; 16031173fca2SJan Medala } 16041173fca2SJan Medala 16051173fca2SJan Medala /* fill mbuf attributes if any */ 16061173fca2SJan Medala ena_rx_mbuf_prepare(mbuf_head, &ena_rx_ctx); 16071173fca2SJan Medala mbuf_head->hash.rss = (uint32_t)rx_ring->id; 16081173fca2SJan Medala 16091173fca2SJan Medala /* pass to DPDK application head mbuf */ 16101173fca2SJan Medala rx_pkts[recv_idx] = mbuf_head; 16111173fca2SJan Medala recv_idx++; 16121173fca2SJan Medala } 16131173fca2SJan Medala 1614ec78af6bSMichal Krawczyk rx_ring->next_to_clean = next_to_clean; 1615ec78af6bSMichal Krawczyk 1616ec78af6bSMichal Krawczyk desc_in_use = desc_in_use - completed + 1; 16171173fca2SJan Medala /* Burst refill to save doorbells, memory barriers, const interval */ 16181daff526SJakub Palider if (ring_size - desc_in_use > ENA_RING_DESCS_RATIO(ring_size)) 16191daff526SJakub Palider ena_populate_rx_queue(rx_ring, ring_size - desc_in_use); 16201173fca2SJan Medala 16211173fca2SJan Medala return recv_idx; 16221173fca2SJan Medala } 16231173fca2SJan Medala 1624b3fc5a1aSKonstantin Ananyev static uint16_t 162583277a7cSJakub Palider eth_ena_prep_pkts(void *tx_queue, struct rte_mbuf **tx_pkts, 1626b3fc5a1aSKonstantin Ananyev uint16_t nb_pkts) 1627b3fc5a1aSKonstantin Ananyev { 1628b3fc5a1aSKonstantin Ananyev int32_t ret; 1629b3fc5a1aSKonstantin Ananyev uint32_t i; 1630b3fc5a1aSKonstantin Ananyev struct rte_mbuf *m; 163183277a7cSJakub Palider struct ena_ring *tx_ring = (struct ena_ring *)(tx_queue); 163283277a7cSJakub Palider struct ipv4_hdr *ip_hdr; 1633b3fc5a1aSKonstantin Ananyev uint64_t ol_flags; 163483277a7cSJakub Palider uint16_t frag_field; 163583277a7cSJakub Palider 1636b3fc5a1aSKonstantin Ananyev for (i = 0; i != nb_pkts; i++) { 1637b3fc5a1aSKonstantin Ananyev m = tx_pkts[i]; 1638b3fc5a1aSKonstantin Ananyev ol_flags = m->ol_flags; 1639b3fc5a1aSKonstantin Ananyev 1640bc5ef57dSMichal Krawczyk if (!(ol_flags & PKT_TX_IPV4)) 1641bc5ef57dSMichal Krawczyk continue; 1642bc5ef57dSMichal Krawczyk 1643bc5ef57dSMichal Krawczyk /* If there was not L2 header length specified, assume it is 1644bc5ef57dSMichal Krawczyk * length of the ethernet header. 1645bc5ef57dSMichal Krawczyk */ 1646bc5ef57dSMichal Krawczyk if (unlikely(m->l2_len == 0)) 1647bc5ef57dSMichal Krawczyk m->l2_len = sizeof(struct ether_hdr); 1648bc5ef57dSMichal Krawczyk 1649bc5ef57dSMichal Krawczyk ip_hdr = rte_pktmbuf_mtod_offset(m, struct ipv4_hdr *, 1650bc5ef57dSMichal Krawczyk m->l2_len); 1651bc5ef57dSMichal Krawczyk frag_field = rte_be_to_cpu_16(ip_hdr->fragment_offset); 1652bc5ef57dSMichal Krawczyk 1653bc5ef57dSMichal Krawczyk if ((frag_field & IPV4_HDR_DF_FLAG) != 0) { 1654bc5ef57dSMichal Krawczyk m->packet_type |= RTE_PTYPE_L4_NONFRAG; 1655bc5ef57dSMichal Krawczyk 1656bc5ef57dSMichal Krawczyk /* If IPv4 header has DF flag enabled and TSO support is 1657bc5ef57dSMichal Krawczyk * disabled, partial chcecksum should not be calculated. 1658bc5ef57dSMichal Krawczyk */ 1659bc5ef57dSMichal Krawczyk if (!tx_ring->adapter->tso4_supported) 1660bc5ef57dSMichal Krawczyk continue; 1661bc5ef57dSMichal Krawczyk } 1662bc5ef57dSMichal Krawczyk 1663b3fc5a1aSKonstantin Ananyev if ((ol_flags & ENA_TX_OFFLOAD_NOTSUP_MASK) != 0 || 1664b3fc5a1aSKonstantin Ananyev (ol_flags & PKT_TX_L4_MASK) == 1665b3fc5a1aSKonstantin Ananyev PKT_TX_SCTP_CKSUM) { 1666b3fc5a1aSKonstantin Ananyev rte_errno = -ENOTSUP; 1667b3fc5a1aSKonstantin Ananyev return i; 1668b3fc5a1aSKonstantin Ananyev } 1669b3fc5a1aSKonstantin Ananyev 1670b3fc5a1aSKonstantin Ananyev #ifdef RTE_LIBRTE_ETHDEV_DEBUG 1671b3fc5a1aSKonstantin Ananyev ret = rte_validate_tx_offload(m); 1672b3fc5a1aSKonstantin Ananyev if (ret != 0) { 1673b3fc5a1aSKonstantin Ananyev rte_errno = ret; 1674b3fc5a1aSKonstantin Ananyev return i; 1675b3fc5a1aSKonstantin Ananyev } 1676b3fc5a1aSKonstantin Ananyev #endif 167783277a7cSJakub Palider 167883277a7cSJakub Palider /* In case we are supposed to TSO and have DF not set (DF=0) 167983277a7cSJakub Palider * hardware must be provided with partial checksum, otherwise 168083277a7cSJakub Palider * it will take care of necessary calculations. 168183277a7cSJakub Palider */ 168283277a7cSJakub Palider 1683b3fc5a1aSKonstantin Ananyev ret = rte_net_intel_cksum_flags_prepare(m, 1684b3fc5a1aSKonstantin Ananyev ol_flags & ~PKT_TX_TCP_SEG); 1685b3fc5a1aSKonstantin Ananyev if (ret != 0) { 1686b3fc5a1aSKonstantin Ananyev rte_errno = ret; 1687b3fc5a1aSKonstantin Ananyev return i; 1688b3fc5a1aSKonstantin Ananyev } 1689b3fc5a1aSKonstantin Ananyev } 1690b3fc5a1aSKonstantin Ananyev 1691b3fc5a1aSKonstantin Ananyev return i; 1692b3fc5a1aSKonstantin Ananyev } 1693b3fc5a1aSKonstantin Ananyev 16941173fca2SJan Medala static uint16_t eth_ena_xmit_pkts(void *tx_queue, struct rte_mbuf **tx_pkts, 16951173fca2SJan Medala uint16_t nb_pkts) 16961173fca2SJan Medala { 16971173fca2SJan Medala struct ena_ring *tx_ring = (struct ena_ring *)(tx_queue); 16981daff526SJakub Palider uint16_t next_to_use = tx_ring->next_to_use; 16991daff526SJakub Palider uint16_t next_to_clean = tx_ring->next_to_clean; 17001173fca2SJan Medala struct rte_mbuf *mbuf; 17011173fca2SJan Medala unsigned int ring_size = tx_ring->ring_size; 17021173fca2SJan Medala unsigned int ring_mask = ring_size - 1; 17031173fca2SJan Medala struct ena_com_tx_ctx ena_tx_ctx; 17041173fca2SJan Medala struct ena_tx_buffer *tx_info; 17051173fca2SJan Medala struct ena_com_buf *ebuf; 17061173fca2SJan Medala uint16_t rc, req_id, total_tx_descs = 0; 1707b66b6e72SJakub Palider uint16_t sent_idx = 0, empty_tx_reqs; 17081173fca2SJan Medala int nb_hw_desc; 17091173fca2SJan Medala 17101173fca2SJan Medala /* Check adapter state */ 17111173fca2SJan Medala if (unlikely(tx_ring->adapter->state != ENA_ADAPTER_STATE_RUNNING)) { 17121173fca2SJan Medala RTE_LOG(ALERT, PMD, 17131173fca2SJan Medala "Trying to xmit pkts while device is NOT running\n"); 17141173fca2SJan Medala return 0; 17151173fca2SJan Medala } 17161173fca2SJan Medala 1717b66b6e72SJakub Palider empty_tx_reqs = ring_size - (next_to_use - next_to_clean); 1718b66b6e72SJakub Palider if (nb_pkts > empty_tx_reqs) 1719b66b6e72SJakub Palider nb_pkts = empty_tx_reqs; 1720b66b6e72SJakub Palider 17211173fca2SJan Medala for (sent_idx = 0; sent_idx < nb_pkts; sent_idx++) { 17221173fca2SJan Medala mbuf = tx_pkts[sent_idx]; 17231173fca2SJan Medala 17241daff526SJakub Palider req_id = tx_ring->empty_tx_reqs[next_to_use & ring_mask]; 17251173fca2SJan Medala tx_info = &tx_ring->tx_buffer_info[req_id]; 17261173fca2SJan Medala tx_info->mbuf = mbuf; 17271173fca2SJan Medala tx_info->num_of_bufs = 0; 17281173fca2SJan Medala ebuf = tx_info->bufs; 17291173fca2SJan Medala 17301173fca2SJan Medala /* Prepare TX context */ 17311173fca2SJan Medala memset(&ena_tx_ctx, 0x0, sizeof(struct ena_com_tx_ctx)); 17321173fca2SJan Medala memset(&ena_tx_ctx.ena_meta, 0x0, 17331173fca2SJan Medala sizeof(struct ena_com_tx_meta)); 17341173fca2SJan Medala ena_tx_ctx.ena_bufs = ebuf; 17351173fca2SJan Medala ena_tx_ctx.req_id = req_id; 17361173fca2SJan Medala if (tx_ring->tx_mem_queue_type == 17371173fca2SJan Medala ENA_ADMIN_PLACEMENT_POLICY_DEV) { 17381173fca2SJan Medala /* prepare the push buffer with 17391173fca2SJan Medala * virtual address of the data 17401173fca2SJan Medala */ 17411173fca2SJan Medala ena_tx_ctx.header_len = 17421173fca2SJan Medala RTE_MIN(mbuf->data_len, 17431173fca2SJan Medala tx_ring->tx_max_header_size); 17441173fca2SJan Medala ena_tx_ctx.push_header = 17451173fca2SJan Medala (void *)((char *)mbuf->buf_addr + 17461173fca2SJan Medala mbuf->data_off); 17471173fca2SJan Medala } /* there's no else as we take advantage of memset zeroing */ 17481173fca2SJan Medala 17491173fca2SJan Medala /* Set TX offloads flags, if applicable */ 175056b8b9b7SRafal Kozik ena_tx_mbuf_prepare(mbuf, &ena_tx_ctx, tx_ring->offloads); 17511173fca2SJan Medala 17521173fca2SJan Medala if (unlikely(mbuf->ol_flags & 17531173fca2SJan Medala (PKT_RX_L4_CKSUM_BAD | PKT_RX_IP_CKSUM_BAD))) 17541173fca2SJan Medala rte_atomic64_inc(&tx_ring->adapter->drv_stats->ierrors); 17551173fca2SJan Medala 17561173fca2SJan Medala rte_prefetch0(tx_pkts[(sent_idx + 4) & ring_mask]); 17571173fca2SJan Medala 17581173fca2SJan Medala /* Process first segment taking into 17591173fca2SJan Medala * consideration pushed header 17601173fca2SJan Medala */ 17611173fca2SJan Medala if (mbuf->data_len > ena_tx_ctx.header_len) { 1762455da545SSantosh Shukla ebuf->paddr = mbuf->buf_iova + 17631173fca2SJan Medala mbuf->data_off + 17641173fca2SJan Medala ena_tx_ctx.header_len; 17651173fca2SJan Medala ebuf->len = mbuf->data_len - ena_tx_ctx.header_len; 17661173fca2SJan Medala ebuf++; 17671173fca2SJan Medala tx_info->num_of_bufs++; 17681173fca2SJan Medala } 17691173fca2SJan Medala 17701173fca2SJan Medala while ((mbuf = mbuf->next) != NULL) { 1771455da545SSantosh Shukla ebuf->paddr = mbuf->buf_iova + mbuf->data_off; 17721173fca2SJan Medala ebuf->len = mbuf->data_len; 17731173fca2SJan Medala ebuf++; 17741173fca2SJan Medala tx_info->num_of_bufs++; 17751173fca2SJan Medala } 17761173fca2SJan Medala 17771173fca2SJan Medala ena_tx_ctx.num_bufs = tx_info->num_of_bufs; 17781173fca2SJan Medala 17791173fca2SJan Medala /* Write data to device */ 17801173fca2SJan Medala rc = ena_com_prepare_tx(tx_ring->ena_com_io_sq, 17811173fca2SJan Medala &ena_tx_ctx, &nb_hw_desc); 17821173fca2SJan Medala if (unlikely(rc)) 17831173fca2SJan Medala break; 17841173fca2SJan Medala 17851173fca2SJan Medala tx_info->tx_descs = nb_hw_desc; 17861173fca2SJan Medala 17871daff526SJakub Palider next_to_use++; 17881173fca2SJan Medala } 17891173fca2SJan Medala 17905e02e19eSJan Medala /* If there are ready packets to be xmitted... */ 17915e02e19eSJan Medala if (sent_idx > 0) { 17925e02e19eSJan Medala /* ...let HW do its best :-) */ 17931173fca2SJan Medala rte_wmb(); 17941173fca2SJan Medala ena_com_write_sq_doorbell(tx_ring->ena_com_io_sq); 17951173fca2SJan Medala 17965e02e19eSJan Medala tx_ring->next_to_use = next_to_use; 17975e02e19eSJan Medala } 17985e02e19eSJan Medala 17991173fca2SJan Medala /* Clear complete packets */ 18001173fca2SJan Medala while (ena_com_tx_comp_req_id_get(tx_ring->ena_com_io_cq, &req_id) >= 0) { 18011173fca2SJan Medala /* Get Tx info & store how many descs were processed */ 18021173fca2SJan Medala tx_info = &tx_ring->tx_buffer_info[req_id]; 18031173fca2SJan Medala total_tx_descs += tx_info->tx_descs; 18041173fca2SJan Medala 18051173fca2SJan Medala /* Free whole mbuf chain */ 18061173fca2SJan Medala mbuf = tx_info->mbuf; 18071173fca2SJan Medala rte_pktmbuf_free(mbuf); 1808207a514cSMichal Krawczyk tx_info->mbuf = NULL; 18091173fca2SJan Medala 18101173fca2SJan Medala /* Put back descriptor to the ring for reuse */ 18111daff526SJakub Palider tx_ring->empty_tx_reqs[next_to_clean & ring_mask] = req_id; 18121daff526SJakub Palider next_to_clean++; 18131173fca2SJan Medala 18141173fca2SJan Medala /* If too many descs to clean, leave it for another run */ 18151173fca2SJan Medala if (unlikely(total_tx_descs > ENA_RING_DESCS_RATIO(ring_size))) 18161173fca2SJan Medala break; 18171173fca2SJan Medala } 18181173fca2SJan Medala 18195e02e19eSJan Medala if (total_tx_descs > 0) { 18201173fca2SJan Medala /* acknowledge completion of sent packets */ 18211173fca2SJan Medala ena_com_comp_ack(tx_ring->ena_com_io_sq, total_tx_descs); 18221daff526SJakub Palider tx_ring->next_to_clean = next_to_clean; 18235e02e19eSJan Medala } 18245e02e19eSJan Medala 18251173fca2SJan Medala return sent_idx; 18261173fca2SJan Medala } 18271173fca2SJan Medala 1828fdf91e0fSJan Blunck static int eth_ena_pci_probe(struct rte_pci_driver *pci_drv __rte_unused, 1829fdf91e0fSJan Blunck struct rte_pci_device *pci_dev) 1830fdf91e0fSJan Blunck { 1831fdf91e0fSJan Blunck return rte_eth_dev_pci_generic_probe(pci_dev, 1832fdf91e0fSJan Blunck sizeof(struct ena_adapter), eth_ena_dev_init); 1833fdf91e0fSJan Blunck } 1834fdf91e0fSJan Blunck 1835fdf91e0fSJan Blunck static int eth_ena_pci_remove(struct rte_pci_device *pci_dev) 1836fdf91e0fSJan Blunck { 1837fdf91e0fSJan Blunck return rte_eth_dev_pci_generic_remove(pci_dev, NULL); 1838fdf91e0fSJan Blunck } 1839fdf91e0fSJan Blunck 1840fdf91e0fSJan Blunck static struct rte_pci_driver rte_ena_pmd = { 18411173fca2SJan Medala .id_table = pci_id_ena_map, 18421173fca2SJan Medala .drv_flags = RTE_PCI_DRV_NEED_MAPPING, 1843fdf91e0fSJan Blunck .probe = eth_ena_pci_probe, 1844fdf91e0fSJan Blunck .remove = eth_ena_pci_remove, 18451173fca2SJan Medala }; 18461173fca2SJan Medala 1847fdf91e0fSJan Blunck RTE_PMD_REGISTER_PCI(net_ena, rte_ena_pmd); 184801f19227SShreyansh Jain RTE_PMD_REGISTER_PCI_TABLE(net_ena, pci_id_ena_map); 184906e81dc9SDavid Marchand RTE_PMD_REGISTER_KMOD_DEP(net_ena, "* igb_uio | uio_pci_generic | vfio-pci"); 18508bc0acaeSStephen Hemminger 18518bc0acaeSStephen Hemminger RTE_INIT(ena_init_log); 18528bc0acaeSStephen Hemminger static void 18538bc0acaeSStephen Hemminger ena_init_log(void) 18548bc0acaeSStephen Hemminger { 18553f111952SHarry van Haaren ena_logtype_init = rte_log_register("pmd.net.ena.init"); 18568bc0acaeSStephen Hemminger if (ena_logtype_init >= 0) 18578bc0acaeSStephen Hemminger rte_log_set_level(ena_logtype_init, RTE_LOG_NOTICE); 18583f111952SHarry van Haaren ena_logtype_driver = rte_log_register("pmd.net.ena.driver"); 18598bc0acaeSStephen Hemminger if (ena_logtype_driver >= 0) 18608bc0acaeSStephen Hemminger rte_log_set_level(ena_logtype_driver, RTE_LOG_NOTICE); 18618bc0acaeSStephen Hemminger } 1862*3adcba9aSMichal Krawczyk 1863*3adcba9aSMichal Krawczyk /****************************************************************************** 1864*3adcba9aSMichal Krawczyk ******************************** AENQ Handlers ******************************* 1865*3adcba9aSMichal Krawczyk *****************************************************************************/ 1866*3adcba9aSMichal Krawczyk /** 1867*3adcba9aSMichal Krawczyk * This handler will called for unknown event group or unimplemented handlers 1868*3adcba9aSMichal Krawczyk **/ 1869*3adcba9aSMichal Krawczyk static void unimplemented_aenq_handler(__rte_unused void *data, 1870*3adcba9aSMichal Krawczyk __rte_unused struct ena_admin_aenq_entry *aenq_e) 1871*3adcba9aSMichal Krawczyk { 1872*3adcba9aSMichal Krawczyk // Unimplemented handler 1873*3adcba9aSMichal Krawczyk } 1874*3adcba9aSMichal Krawczyk 1875*3adcba9aSMichal Krawczyk static struct ena_aenq_handlers empty_aenq_handlers = { 1876*3adcba9aSMichal Krawczyk .handlers = { 1877*3adcba9aSMichal Krawczyk [ENA_ADMIN_LINK_CHANGE] = unimplemented_aenq_handler, 1878*3adcba9aSMichal Krawczyk [ENA_ADMIN_NOTIFICATION] = unimplemented_aenq_handler, 1879*3adcba9aSMichal Krawczyk [ENA_ADMIN_KEEP_ALIVE] = unimplemented_aenq_handler 1880*3adcba9aSMichal Krawczyk }, 1881*3adcba9aSMichal Krawczyk .unimplemented_handler = unimplemented_aenq_handler 1882*3adcba9aSMichal Krawczyk }; 1883