xref: /dpdk/drivers/net/dpaa/dpaa_ethdev.c (revision e7524271c3984ae3a77d42c7ea1df78ddcc89a5f)
1d81734caSHemant Agrawal /* SPDX-License-Identifier: BSD-3-Clause
2ff9e112dSShreyansh Jain  *
3ff9e112dSShreyansh Jain  *   Copyright 2016 Freescale Semiconductor, Inc. All rights reserved.
49124e65dSGagandeep Singh  *   Copyright 2017-2020 NXP
5ff9e112dSShreyansh Jain  *
6ff9e112dSShreyansh Jain  */
7ff9e112dSShreyansh Jain /* System headers */
8ff9e112dSShreyansh Jain #include <stdio.h>
9ff9e112dSShreyansh Jain #include <inttypes.h>
10ff9e112dSShreyansh Jain #include <unistd.h>
11ff9e112dSShreyansh Jain #include <limits.h>
12ff9e112dSShreyansh Jain #include <sched.h>
13ff9e112dSShreyansh Jain #include <signal.h>
14ff9e112dSShreyansh Jain #include <pthread.h>
15ff9e112dSShreyansh Jain #include <sys/types.h>
16ff9e112dSShreyansh Jain #include <sys/syscall.h>
17ff9e112dSShreyansh Jain 
186723c0fcSBruce Richardson #include <rte_string_fns.h>
19ff9e112dSShreyansh Jain #include <rte_byteorder.h>
20ff9e112dSShreyansh Jain #include <rte_common.h>
21ff9e112dSShreyansh Jain #include <rte_interrupts.h>
22ff9e112dSShreyansh Jain #include <rte_log.h>
23ff9e112dSShreyansh Jain #include <rte_debug.h>
24ff9e112dSShreyansh Jain #include <rte_pci.h>
25ff9e112dSShreyansh Jain #include <rte_atomic.h>
26ff9e112dSShreyansh Jain #include <rte_branch_prediction.h>
27ff9e112dSShreyansh Jain #include <rte_memory.h>
28ff9e112dSShreyansh Jain #include <rte_tailq.h>
29ff9e112dSShreyansh Jain #include <rte_eal.h>
30ff9e112dSShreyansh Jain #include <rte_alarm.h>
31ff9e112dSShreyansh Jain #include <rte_ether.h>
32df96fd0dSBruce Richardson #include <ethdev_driver.h>
33ff9e112dSShreyansh Jain #include <rte_malloc.h>
34ff9e112dSShreyansh Jain #include <rte_ring.h>
35ff9e112dSShreyansh Jain 
36a2f1da7dSDavid Marchand #include <bus_dpaa_driver.h>
37ff9e112dSShreyansh Jain #include <rte_dpaa_logs.h>
3837f9b54bSShreyansh Jain #include <dpaa_mempool.h>
39ff9e112dSShreyansh Jain 
40ff9e112dSShreyansh Jain #include <dpaa_ethdev.h>
4137f9b54bSShreyansh Jain #include <dpaa_rxtx.h>
424defbc8cSSachin Saxena #include <dpaa_flow.h>
438c3495f5SHemant Agrawal #include <rte_pmd_dpaa.h>
4437f9b54bSShreyansh Jain 
4537f9b54bSShreyansh Jain #include <fsl_usd.h>
4637f9b54bSShreyansh Jain #include <fsl_qman.h>
4737f9b54bSShreyansh Jain #include <fsl_bman.h>
4837f9b54bSShreyansh Jain #include <fsl_fman.h>
492aa10990SRohit Raj #include <process.h>
5077393f56SSachin Saxena #include <fmlib/fm_ext.h>
51ff9e112dSShreyansh Jain 
5289b9bb08SRohit Raj #define CHECK_INTERVAL         100  /* 100ms */
5389b9bb08SRohit Raj #define MAX_REPEAT_TIME        90   /* 9s (90 * 100ms) in total */
5489b9bb08SRohit Raj 
55c5836218SSunil Kumar Kori /* Supported Rx offloads */
56c5836218SSunil Kumar Kori static uint64_t dev_rx_offloads_sup =
57295968d1SFerruh Yigit 		RTE_ETH_RX_OFFLOAD_SCATTER;
58c5836218SSunil Kumar Kori 
59c5836218SSunil Kumar Kori /* Rx offloads which cannot be disabled */
60c5836218SSunil Kumar Kori static uint64_t dev_rx_offloads_nodis =
61295968d1SFerruh Yigit 		RTE_ETH_RX_OFFLOAD_IPV4_CKSUM |
62295968d1SFerruh Yigit 		RTE_ETH_RX_OFFLOAD_UDP_CKSUM |
63295968d1SFerruh Yigit 		RTE_ETH_RX_OFFLOAD_TCP_CKSUM |
64295968d1SFerruh Yigit 		RTE_ETH_RX_OFFLOAD_OUTER_IPV4_CKSUM |
65295968d1SFerruh Yigit 		RTE_ETH_RX_OFFLOAD_RSS_HASH;
66c5836218SSunil Kumar Kori 
67c5836218SSunil Kumar Kori /* Supported Tx offloads */
681cd8d4ceSHemant Agrawal static uint64_t dev_tx_offloads_sup =
69295968d1SFerruh Yigit 		RTE_ETH_TX_OFFLOAD_MT_LOCKFREE |
70295968d1SFerruh Yigit 		RTE_ETH_TX_OFFLOAD_MBUF_FAST_FREE;
71c5836218SSunil Kumar Kori 
72c5836218SSunil Kumar Kori /* Tx offloads which cannot be disabled */
73c5836218SSunil Kumar Kori static uint64_t dev_tx_offloads_nodis =
74295968d1SFerruh Yigit 		RTE_ETH_TX_OFFLOAD_IPV4_CKSUM |
75295968d1SFerruh Yigit 		RTE_ETH_TX_OFFLOAD_UDP_CKSUM |
76295968d1SFerruh Yigit 		RTE_ETH_TX_OFFLOAD_TCP_CKSUM |
77295968d1SFerruh Yigit 		RTE_ETH_TX_OFFLOAD_SCTP_CKSUM |
78295968d1SFerruh Yigit 		RTE_ETH_TX_OFFLOAD_OUTER_IPV4_CKSUM |
79295968d1SFerruh Yigit 		RTE_ETH_TX_OFFLOAD_MULTI_SEGS;
80c5836218SSunil Kumar Kori 
81ff9e112dSShreyansh Jain /* Keep track of whether QMAN and BMAN have been globally initialized */
82ff9e112dSShreyansh Jain static int is_global_init;
834defbc8cSSachin Saxena static int fmc_q = 1;	/* Indicates the use of static fmc for distribution */
848d6fc8b6SHemant Agrawal static int default_q;	/* use default queue - FMC is not executed*/
850b5deefbSShreyansh Jain /* At present we only allow up to 4 push mode queues as default - as each of
860b5deefbSShreyansh Jain  * this queue need dedicated portal and we are short of portals.
870c504f69SHemant Agrawal  */
880b5deefbSShreyansh Jain #define DPAA_MAX_PUSH_MODE_QUEUE       8
890b5deefbSShreyansh Jain #define DPAA_DEFAULT_PUSH_MODE_QUEUE   4
900c504f69SHemant Agrawal 
910b5deefbSShreyansh Jain static int dpaa_push_mode_max_queue = DPAA_DEFAULT_PUSH_MODE_QUEUE;
920c504f69SHemant Agrawal static int dpaa_push_queue_idx; /* Queue index which are in push mode*/
930c504f69SHemant Agrawal 
94ff9e112dSShreyansh Jain 
959124e65dSGagandeep Singh /* Per RX FQ Taildrop in frame count */
9662f53995SHemant Agrawal static unsigned int td_threshold = CGR_RX_PERFQ_THRESH;
9762f53995SHemant Agrawal 
989124e65dSGagandeep Singh /* Per TX FQ Taildrop in frame count, disabled by default */
999124e65dSGagandeep Singh static unsigned int td_tx_threshold;
1009124e65dSGagandeep Singh 
101b21ed3e2SHemant Agrawal struct rte_dpaa_xstats_name_off {
102b21ed3e2SHemant Agrawal 	char name[RTE_ETH_XSTATS_NAME_SIZE];
103b21ed3e2SHemant Agrawal 	uint32_t offset;
104b21ed3e2SHemant Agrawal };
105b21ed3e2SHemant Agrawal 
106b21ed3e2SHemant Agrawal static const struct rte_dpaa_xstats_name_off dpaa_xstats_strings[] = {
107b21ed3e2SHemant Agrawal 	{"rx_align_err",
108b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, raln)},
109b21ed3e2SHemant Agrawal 	{"rx_valid_pause",
110b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rxpf)},
111b21ed3e2SHemant Agrawal 	{"rx_fcs_err",
112b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rfcs)},
113b21ed3e2SHemant Agrawal 	{"rx_vlan_frame",
114b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rvlan)},
115b21ed3e2SHemant Agrawal 	{"rx_frame_err",
116b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rerr)},
117b21ed3e2SHemant Agrawal 	{"rx_drop_err",
118b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rdrp)},
119b21ed3e2SHemant Agrawal 	{"rx_undersized",
120b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rund)},
121b21ed3e2SHemant Agrawal 	{"rx_oversize_err",
122b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rovr)},
123b21ed3e2SHemant Agrawal 	{"rx_fragment_pkt",
124b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rfrg)},
125b21ed3e2SHemant Agrawal 	{"tx_valid_pause",
126b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, txpf)},
127b21ed3e2SHemant Agrawal 	{"tx_fcs_err",
128b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, terr)},
129b21ed3e2SHemant Agrawal 	{"tx_vlan_frame",
130b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, tvlan)},
131b21ed3e2SHemant Agrawal 	{"rx_undersized",
132b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, tund)},
133b21ed3e2SHemant Agrawal };
134b21ed3e2SHemant Agrawal 
1358c3495f5SHemant Agrawal static struct rte_dpaa_driver rte_dpaa_pmd;
1368c3495f5SHemant Agrawal 
137bdad90d1SIvan Ilchenko static int
13816e2c27fSSunil Kumar Kori dpaa_eth_dev_info(struct rte_eth_dev *dev, struct rte_eth_dev_info *dev_info);
13916e2c27fSSunil Kumar Kori 
1402aa10990SRohit Raj static int dpaa_eth_link_update(struct rte_eth_dev *dev,
1412aa10990SRohit Raj 				int wait_to_complete __rte_unused);
1422aa10990SRohit Raj 
1432aa10990SRohit Raj static void dpaa_interrupt_handler(void *param);
1442aa10990SRohit Raj 
1455e745593SSunil Kumar Kori static inline void
1465e745593SSunil Kumar Kori dpaa_poll_queue_default_config(struct qm_mcc_initfq *opts)
1475e745593SSunil Kumar Kori {
1485e745593SSunil Kumar Kori 	memset(opts, 0, sizeof(struct qm_mcc_initfq));
1495e745593SSunil Kumar Kori 	opts->we_mask = QM_INITFQ_WE_FQCTRL | QM_INITFQ_WE_CONTEXTA;
1505e745593SSunil Kumar Kori 	opts->fqd.fq_ctrl = QM_FQCTRL_AVOIDBLOCK | QM_FQCTRL_CTXASTASHING |
1515e745593SSunil Kumar Kori 			   QM_FQCTRL_PREFERINCACHE;
1525e745593SSunil Kumar Kori 	opts->fqd.context_a.stashing.exclusive = 0;
1535e745593SSunil Kumar Kori 	if (dpaa_svr_family != SVR_LS1046A_FAMILY)
1545e745593SSunil Kumar Kori 		opts->fqd.context_a.stashing.annotation_cl =
1555e745593SSunil Kumar Kori 						DPAA_IF_RX_ANNOTATION_STASH;
1565e745593SSunil Kumar Kori 	opts->fqd.context_a.stashing.data_cl = DPAA_IF_RX_DATA_STASH;
1575e745593SSunil Kumar Kori 	opts->fqd.context_a.stashing.context_cl = DPAA_IF_RX_CONTEXT_STASH;
1585e745593SSunil Kumar Kori }
1595e745593SSunil Kumar Kori 
160ff9e112dSShreyansh Jain static int
1610cbec027SShreyansh Jain dpaa_mtu_set(struct rte_eth_dev *dev, uint16_t mtu)
1620cbec027SShreyansh Jain {
16335b2d13fSOlivier Matz 	uint32_t frame_size = mtu + RTE_ETHER_HDR_LEN + RTE_ETHER_CRC_LEN
1649658ac3aSAshish Jain 				+ VLAN_TAG_SIZE;
16555576ac2SHemant Agrawal 	uint32_t buffsz = dev->data->min_rx_buf_size - RTE_PKTMBUF_HEADROOM;
1660cbec027SShreyansh Jain 
1670cbec027SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1680cbec027SShreyansh Jain 
16955576ac2SHemant Agrawal 	/*
17055576ac2SHemant Agrawal 	 * Refuse mtu that requires the support of scattered packets
17155576ac2SHemant Agrawal 	 * when this feature has not been enabled before.
17255576ac2SHemant Agrawal 	 */
17355576ac2SHemant Agrawal 	if (dev->data->min_rx_buf_size &&
17455576ac2SHemant Agrawal 		!dev->data->scattered_rx && frame_size > buffsz) {
17555576ac2SHemant Agrawal 		DPAA_PMD_ERR("SG not enabled, will not fit in one buffer");
17655576ac2SHemant Agrawal 		return -EINVAL;
17755576ac2SHemant Agrawal 	}
17855576ac2SHemant Agrawal 
17955576ac2SHemant Agrawal 	/* check <seg size> * <max_seg>  >= max_frame */
18055576ac2SHemant Agrawal 	if (dev->data->min_rx_buf_size && dev->data->scattered_rx &&
18155576ac2SHemant Agrawal 		(frame_size > buffsz * DPAA_SGT_MAX_ENTRIES)) {
18255576ac2SHemant Agrawal 		DPAA_PMD_ERR("Too big to fit for Max SG list %d",
18355576ac2SHemant Agrawal 				buffsz * DPAA_SGT_MAX_ENTRIES);
18455576ac2SHemant Agrawal 		return -EINVAL;
18555576ac2SHemant Agrawal 	}
18655576ac2SHemant Agrawal 
1876b10d1f7SNipun Gupta 	fman_if_set_maxfrm(dev->process_private, frame_size);
1880cbec027SShreyansh Jain 
1890cbec027SShreyansh Jain 	return 0;
1900cbec027SShreyansh Jain }
1910cbec027SShreyansh Jain 
1920cbec027SShreyansh Jain static int
19316e2c27fSSunil Kumar Kori dpaa_eth_dev_configure(struct rte_eth_dev *dev)
194ff9e112dSShreyansh Jain {
19516e2c27fSSunil Kumar Kori 	struct rte_eth_conf *eth_conf = &dev->data->dev_conf;
19616e2c27fSSunil Kumar Kori 	uint64_t rx_offloads = eth_conf->rxmode.offloads;
19716e2c27fSSunil Kumar Kori 	uint64_t tx_offloads = eth_conf->txmode.offloads;
198953b6fedSNipun Gupta 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
1992aa10990SRohit Raj 	struct rte_device *rdev = dev->device;
2007a292619SRohit Raj 	struct rte_eth_link *link = &dev->data->dev_link;
2012aa10990SRohit Raj 	struct rte_dpaa_device *dpaa_dev;
2022aa10990SRohit Raj 	struct fman_if *fif = dev->process_private;
2032aa10990SRohit Raj 	struct __fman_if *__fif;
2042aa10990SRohit Raj 	struct rte_intr_handle *intr_handle;
2051bb4a528SFerruh Yigit 	uint32_t max_rx_pktlen;
2067a292619SRohit Raj 	int speed, duplex;
207953b6fedSNipun Gupta 	int ret, rx_status;
2089658ac3aSAshish Jain 
209ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
210ff9e112dSShreyansh Jain 
2112aa10990SRohit Raj 	dpaa_dev = container_of(rdev, struct rte_dpaa_device, device);
212d61138d4SHarman Kalra 	intr_handle = dpaa_dev->intr_handle;
2132aa10990SRohit Raj 	__fif = container_of(fif, struct __fman_if, __if);
2142aa10990SRohit Raj 
215953b6fedSNipun Gupta 	/* Check if interface is enabled in case of shared MAC */
216953b6fedSNipun Gupta 	if (fif->is_shared_mac) {
217953b6fedSNipun Gupta 		rx_status = fman_if_get_rx_status(fif);
218953b6fedSNipun Gupta 		if (!rx_status) {
219953b6fedSNipun Gupta 			DPAA_PMD_ERR("%s Interface not enabled in kernel!",
220953b6fedSNipun Gupta 				     dpaa_intf->name);
221953b6fedSNipun Gupta 			return -EHOSTDOWN;
222953b6fedSNipun Gupta 		}
223953b6fedSNipun Gupta 	}
224953b6fedSNipun Gupta 
2251cd8d4ceSHemant Agrawal 	/* Rx offloads which are enabled by default */
226c5836218SSunil Kumar Kori 	if (dev_rx_offloads_nodis & ~rx_offloads) {
2271cd8d4ceSHemant Agrawal 		DPAA_PMD_INFO(
2281cd8d4ceSHemant Agrawal 		"Some of rx offloads enabled by default - requested 0x%" PRIx64
2291cd8d4ceSHemant Agrawal 		" fixed are 0x%" PRIx64,
230c5836218SSunil Kumar Kori 		rx_offloads, dev_rx_offloads_nodis);
23116e2c27fSSunil Kumar Kori 	}
23216e2c27fSSunil Kumar Kori 
2331cd8d4ceSHemant Agrawal 	/* Tx offloads which are enabled by default */
234c5836218SSunil Kumar Kori 	if (dev_tx_offloads_nodis & ~tx_offloads) {
2351cd8d4ceSHemant Agrawal 		DPAA_PMD_INFO(
2361cd8d4ceSHemant Agrawal 		"Some of tx offloads enabled by default - requested 0x%" PRIx64
2371cd8d4ceSHemant Agrawal 		" fixed are 0x%" PRIx64,
238c5836218SSunil Kumar Kori 		tx_offloads, dev_tx_offloads_nodis);
23916e2c27fSSunil Kumar Kori 	}
24016e2c27fSSunil Kumar Kori 
2411bb4a528SFerruh Yigit 	max_rx_pktlen = eth_conf->rxmode.mtu + RTE_ETHER_HDR_LEN +
2421bb4a528SFerruh Yigit 			RTE_ETHER_CRC_LEN + VLAN_TAG_SIZE;
2431bb4a528SFerruh Yigit 	if (max_rx_pktlen > DPAA_MAX_RX_PKT_LEN) {
244deeec8efSHemant Agrawal 		DPAA_PMD_INFO("enabling jumbo override conf max len=%d "
245deeec8efSHemant Agrawal 			"supported is %d",
2461bb4a528SFerruh Yigit 			max_rx_pktlen, DPAA_MAX_RX_PKT_LEN);
2471bb4a528SFerruh Yigit 		max_rx_pktlen = DPAA_MAX_RX_PKT_LEN;
24825f85419SShreyansh Jain 	}
249deeec8efSHemant Agrawal 
2501bb4a528SFerruh Yigit 	fman_if_set_maxfrm(dev->process_private, max_rx_pktlen);
25155576ac2SHemant Agrawal 
252295968d1SFerruh Yigit 	if (rx_offloads & RTE_ETH_RX_OFFLOAD_SCATTER) {
25355576ac2SHemant Agrawal 		DPAA_PMD_DEBUG("enabling scatter mode");
2546b10d1f7SNipun Gupta 		fman_if_set_sg(dev->process_private, 1);
25555576ac2SHemant Agrawal 		dev->data->scattered_rx = 1;
25655576ac2SHemant Agrawal 	}
25755576ac2SHemant Agrawal 
258f5fe3eedSJun Yang 	if (!(default_q || fmc_q)) {
259f5fe3eedSJun Yang 		if (dpaa_fm_config(dev,
260f5fe3eedSJun Yang 			eth_conf->rx_adv_conf.rss_conf.rss_hf)) {
261f5fe3eedSJun Yang 			dpaa_write_fm_config_to_file();
262f5fe3eedSJun Yang 			DPAA_PMD_ERR("FM port configuration: Failed\n");
263f5fe3eedSJun Yang 			return -1;
264f5fe3eedSJun Yang 		}
265f5fe3eedSJun Yang 		dpaa_write_fm_config_to_file();
266f5fe3eedSJun Yang 	}
267f5fe3eedSJun Yang 
2682aa10990SRohit Raj 	/* if the interrupts were configured on this devices*/
269d61138d4SHarman Kalra 	if (intr_handle && rte_intr_fd_get(intr_handle)) {
2702aa10990SRohit Raj 		if (dev->data->dev_conf.intr_conf.lsc != 0)
2712aa10990SRohit Raj 			rte_intr_callback_register(intr_handle,
2722aa10990SRohit Raj 					   dpaa_interrupt_handler,
2732aa10990SRohit Raj 					   (void *)dev);
2742aa10990SRohit Raj 
275d61138d4SHarman Kalra 		ret = dpaa_intr_enable(__fif->node_name,
276d61138d4SHarman Kalra 				       rte_intr_fd_get(intr_handle));
2772aa10990SRohit Raj 		if (ret) {
2782aa10990SRohit Raj 			if (dev->data->dev_conf.intr_conf.lsc != 0) {
2792aa10990SRohit Raj 				rte_intr_callback_unregister(intr_handle,
2802aa10990SRohit Raj 					dpaa_interrupt_handler,
2812aa10990SRohit Raj 					(void *)dev);
2822aa10990SRohit Raj 				if (ret == EINVAL)
2832aa10990SRohit Raj 					printf("Failed to enable interrupt: Not Supported\n");
2842aa10990SRohit Raj 				else
2852aa10990SRohit Raj 					printf("Failed to enable interrupt\n");
2862aa10990SRohit Raj 			}
2872aa10990SRohit Raj 			dev->data->dev_conf.intr_conf.lsc = 0;
2882aa10990SRohit Raj 			dev->data->dev_flags &= ~RTE_ETH_DEV_INTR_LSC;
2892aa10990SRohit Raj 		}
2902aa10990SRohit Raj 	}
2917a292619SRohit Raj 
2927a292619SRohit Raj 	/* Wait for link status to get updated */
2937a292619SRohit Raj 	if (!link->link_status)
2947a292619SRohit Raj 		sleep(1);
2957a292619SRohit Raj 
2967a292619SRohit Raj 	/* Configure link only if link is UP*/
2977a292619SRohit Raj 	if (link->link_status) {
298295968d1SFerruh Yigit 		if (eth_conf->link_speeds == RTE_ETH_LINK_SPEED_AUTONEG) {
2997a292619SRohit Raj 			/* Start autoneg only if link is not in autoneg mode */
3007a292619SRohit Raj 			if (!link->link_autoneg)
3017a292619SRohit Raj 				dpaa_restart_link_autoneg(__fif->node_name);
302295968d1SFerruh Yigit 		} else if (eth_conf->link_speeds & RTE_ETH_LINK_SPEED_FIXED) {
303295968d1SFerruh Yigit 			switch (eth_conf->link_speeds &  RTE_ETH_LINK_SPEED_FIXED) {
304295968d1SFerruh Yigit 			case RTE_ETH_LINK_SPEED_10M_HD:
305295968d1SFerruh Yigit 				speed = RTE_ETH_SPEED_NUM_10M;
306295968d1SFerruh Yigit 				duplex = RTE_ETH_LINK_HALF_DUPLEX;
3077a292619SRohit Raj 				break;
308295968d1SFerruh Yigit 			case RTE_ETH_LINK_SPEED_10M:
309295968d1SFerruh Yigit 				speed = RTE_ETH_SPEED_NUM_10M;
310295968d1SFerruh Yigit 				duplex = RTE_ETH_LINK_FULL_DUPLEX;
3117a292619SRohit Raj 				break;
312295968d1SFerruh Yigit 			case RTE_ETH_LINK_SPEED_100M_HD:
313295968d1SFerruh Yigit 				speed = RTE_ETH_SPEED_NUM_100M;
314295968d1SFerruh Yigit 				duplex = RTE_ETH_LINK_HALF_DUPLEX;
3157a292619SRohit Raj 				break;
316295968d1SFerruh Yigit 			case RTE_ETH_LINK_SPEED_100M:
317295968d1SFerruh Yigit 				speed = RTE_ETH_SPEED_NUM_100M;
318295968d1SFerruh Yigit 				duplex = RTE_ETH_LINK_FULL_DUPLEX;
3197a292619SRohit Raj 				break;
320295968d1SFerruh Yigit 			case RTE_ETH_LINK_SPEED_1G:
321295968d1SFerruh Yigit 				speed = RTE_ETH_SPEED_NUM_1G;
322295968d1SFerruh Yigit 				duplex = RTE_ETH_LINK_FULL_DUPLEX;
3237a292619SRohit Raj 				break;
324295968d1SFerruh Yigit 			case RTE_ETH_LINK_SPEED_2_5G:
325295968d1SFerruh Yigit 				speed = RTE_ETH_SPEED_NUM_2_5G;
326295968d1SFerruh Yigit 				duplex = RTE_ETH_LINK_FULL_DUPLEX;
3277a292619SRohit Raj 				break;
328295968d1SFerruh Yigit 			case RTE_ETH_LINK_SPEED_10G:
329295968d1SFerruh Yigit 				speed = RTE_ETH_SPEED_NUM_10G;
330295968d1SFerruh Yigit 				duplex = RTE_ETH_LINK_FULL_DUPLEX;
3317a292619SRohit Raj 				break;
3327a292619SRohit Raj 			default:
333295968d1SFerruh Yigit 				speed = RTE_ETH_SPEED_NUM_NONE;
334295968d1SFerruh Yigit 				duplex = RTE_ETH_LINK_FULL_DUPLEX;
3357a292619SRohit Raj 				break;
3367a292619SRohit Raj 			}
3377a292619SRohit Raj 			/* Set link speed */
3387a292619SRohit Raj 			dpaa_update_link_speed(__fif->node_name, speed, duplex);
3397a292619SRohit Raj 		} else {
3407a292619SRohit Raj 			/* Manual autoneg - custom advertisement speed. */
3417a292619SRohit Raj 			printf("Custom Advertisement speeds not supported\n");
3427a292619SRohit Raj 		}
3437a292619SRohit Raj 	}
3447a292619SRohit Raj 
345ff9e112dSShreyansh Jain 	return 0;
346ff9e112dSShreyansh Jain }
347ff9e112dSShreyansh Jain 
348a7bdc3bdSShreyansh Jain static const uint32_t *
349a7bdc3bdSShreyansh Jain dpaa_supported_ptypes_get(struct rte_eth_dev *dev)
350a7bdc3bdSShreyansh Jain {
351a7bdc3bdSShreyansh Jain 	static const uint32_t ptypes[] = {
352a7bdc3bdSShreyansh Jain 		RTE_PTYPE_L2_ETHER,
353ec503d8fSHemant Agrawal 		RTE_PTYPE_L2_ETHER_VLAN,
354ec503d8fSHemant Agrawal 		RTE_PTYPE_L2_ETHER_ARP,
355ec503d8fSHemant Agrawal 		RTE_PTYPE_L3_IPV4_EXT_UNKNOWN,
356ec503d8fSHemant Agrawal 		RTE_PTYPE_L3_IPV6_EXT_UNKNOWN,
357ec503d8fSHemant Agrawal 		RTE_PTYPE_L4_ICMP,
358ec503d8fSHemant Agrawal 		RTE_PTYPE_L4_TCP,
359ec503d8fSHemant Agrawal 		RTE_PTYPE_L4_UDP,
360ec503d8fSHemant Agrawal 		RTE_PTYPE_L4_FRAG,
361a7bdc3bdSShreyansh Jain 		RTE_PTYPE_L4_TCP,
362a7bdc3bdSShreyansh Jain 		RTE_PTYPE_L4_UDP,
363*e7524271SGagandeep Singh 		RTE_PTYPE_L4_SCTP,
364*e7524271SGagandeep Singh 		RTE_PTYPE_TUNNEL_ESP
365a7bdc3bdSShreyansh Jain 	};
366a7bdc3bdSShreyansh Jain 
367a7bdc3bdSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
368a7bdc3bdSShreyansh Jain 
369a7bdc3bdSShreyansh Jain 	if (dev->rx_pkt_burst == dpaa_eth_queue_rx)
370a7bdc3bdSShreyansh Jain 		return ptypes;
371a7bdc3bdSShreyansh Jain 	return NULL;
372a7bdc3bdSShreyansh Jain }
373a7bdc3bdSShreyansh Jain 
3742aa10990SRohit Raj static void dpaa_interrupt_handler(void *param)
3752aa10990SRohit Raj {
3762aa10990SRohit Raj 	struct rte_eth_dev *dev = param;
3772aa10990SRohit Raj 	struct rte_device *rdev = dev->device;
3782aa10990SRohit Raj 	struct rte_dpaa_device *dpaa_dev;
3792aa10990SRohit Raj 	struct rte_intr_handle *intr_handle;
3802aa10990SRohit Raj 	uint64_t buf;
3812aa10990SRohit Raj 	int bytes_read;
3822aa10990SRohit Raj 
3832aa10990SRohit Raj 	dpaa_dev = container_of(rdev, struct rte_dpaa_device, device);
384d61138d4SHarman Kalra 	intr_handle = dpaa_dev->intr_handle;
3852aa10990SRohit Raj 
386aedd054cSHarman Kalra 	if (rte_intr_fd_get(intr_handle) < 0)
387aedd054cSHarman Kalra 		return;
388aedd054cSHarman Kalra 
389d61138d4SHarman Kalra 	bytes_read = read(rte_intr_fd_get(intr_handle), &buf,
390d61138d4SHarman Kalra 			  sizeof(uint64_t));
3912aa10990SRohit Raj 	if (bytes_read < 0)
3922aa10990SRohit Raj 		DPAA_PMD_ERR("Error reading eventfd\n");
3932aa10990SRohit Raj 	dpaa_eth_link_update(dev, 0);
3945723fbedSFerruh Yigit 	rte_eth_dev_callback_process(dev, RTE_ETH_EVENT_INTR_LSC, NULL);
3952aa10990SRohit Raj }
3962aa10990SRohit Raj 
397ff9e112dSShreyansh Jain static int dpaa_eth_dev_start(struct rte_eth_dev *dev)
398ff9e112dSShreyansh Jain {
39937f9b54bSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
40037f9b54bSShreyansh Jain 
401ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
402ff9e112dSShreyansh Jain 
403f5fe3eedSJun Yang 	if (!(default_q || fmc_q))
404f5fe3eedSJun Yang 		dpaa_write_fm_config_to_file();
405f5fe3eedSJun Yang 
406ff9e112dSShreyansh Jain 	/* Change tx callback to the real one */
4079124e65dSGagandeep Singh 	if (dpaa_intf->cgr_tx)
4089124e65dSGagandeep Singh 		dev->tx_pkt_burst = dpaa_eth_queue_tx_slow;
4099124e65dSGagandeep Singh 	else
41037f9b54bSShreyansh Jain 		dev->tx_pkt_burst = dpaa_eth_queue_tx;
4119124e65dSGagandeep Singh 
4126b10d1f7SNipun Gupta 	fman_if_enable_rx(dev->process_private);
413ff9e112dSShreyansh Jain 
414ff9e112dSShreyansh Jain 	return 0;
415ff9e112dSShreyansh Jain }
416ff9e112dSShreyansh Jain 
41762024eb8SIvan Ilchenko static int dpaa_eth_dev_stop(struct rte_eth_dev *dev)
418ff9e112dSShreyansh Jain {
4196b10d1f7SNipun Gupta 	struct fman_if *fif = dev->process_private;
42037f9b54bSShreyansh Jain 
42137f9b54bSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
422b8f5d2aeSThomas Monjalon 	dev->data->dev_started = 0;
42337f9b54bSShreyansh Jain 
424133332f0SRadu Bulie 	if (!fif->is_shared_mac)
4256b10d1f7SNipun Gupta 		fman_if_disable_rx(fif);
42637f9b54bSShreyansh Jain 	dev->tx_pkt_burst = dpaa_eth_tx_drop_all;
42762024eb8SIvan Ilchenko 
42862024eb8SIvan Ilchenko 	return 0;
429ff9e112dSShreyansh Jain }
430ff9e112dSShreyansh Jain 
431b142387bSThomas Monjalon static int dpaa_eth_dev_close(struct rte_eth_dev *dev)
43237f9b54bSShreyansh Jain {
4332aa10990SRohit Raj 	struct fman_if *fif = dev->process_private;
4342aa10990SRohit Raj 	struct __fman_if *__fif;
4352aa10990SRohit Raj 	struct rte_device *rdev = dev->device;
4362aa10990SRohit Raj 	struct rte_dpaa_device *dpaa_dev;
4372aa10990SRohit Raj 	struct rte_intr_handle *intr_handle;
4387a292619SRohit Raj 	struct rte_eth_link *link = &dev->data->dev_link;
4392defb114SSachin Saxena 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
4402defb114SSachin Saxena 	int loop;
44162024eb8SIvan Ilchenko 	int ret;
4422aa10990SRohit Raj 
44337f9b54bSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
44437f9b54bSShreyansh Jain 
4452defb114SSachin Saxena 	if (rte_eal_process_type() != RTE_PROC_PRIMARY)
4462defb114SSachin Saxena 		return 0;
4472defb114SSachin Saxena 
4482defb114SSachin Saxena 	if (!dpaa_intf) {
4492defb114SSachin Saxena 		DPAA_PMD_WARN("Already closed or not started");
4502defb114SSachin Saxena 		return -1;
4512defb114SSachin Saxena 	}
4522defb114SSachin Saxena 
4532defb114SSachin Saxena 	/* DPAA FM deconfig */
4542defb114SSachin Saxena 	if (!(default_q || fmc_q)) {
4552defb114SSachin Saxena 		if (dpaa_fm_deconfig(dpaa_intf, dev->process_private))
4562defb114SSachin Saxena 			DPAA_PMD_WARN("DPAA FM deconfig failed\n");
4572defb114SSachin Saxena 	}
4582defb114SSachin Saxena 
4592aa10990SRohit Raj 	dpaa_dev = container_of(rdev, struct rte_dpaa_device, device);
460d61138d4SHarman Kalra 	intr_handle = dpaa_dev->intr_handle;
4612aa10990SRohit Raj 	__fif = container_of(fif, struct __fman_if, __if);
4622aa10990SRohit Raj 
46362024eb8SIvan Ilchenko 	ret = dpaa_eth_dev_stop(dev);
4642aa10990SRohit Raj 
4657a292619SRohit Raj 	/* Reset link to autoneg */
4667a292619SRohit Raj 	if (link->link_status && !link->link_autoneg)
4677a292619SRohit Raj 		dpaa_restart_link_autoneg(__fif->node_name);
4687a292619SRohit Raj 
469d61138d4SHarman Kalra 	if (intr_handle && rte_intr_fd_get(intr_handle) &&
4702aa10990SRohit Raj 	    dev->data->dev_conf.intr_conf.lsc != 0) {
4712aa10990SRohit Raj 		dpaa_intr_disable(__fif->node_name);
4722aa10990SRohit Raj 		rte_intr_callback_unregister(intr_handle,
4732aa10990SRohit Raj 					     dpaa_interrupt_handler,
4742aa10990SRohit Raj 					     (void *)dev);
4752aa10990SRohit Raj 	}
476b142387bSThomas Monjalon 
4772defb114SSachin Saxena 	/* release configuration memory */
4782defb114SSachin Saxena 	rte_free(dpaa_intf->fc_conf);
4792defb114SSachin Saxena 
4802defb114SSachin Saxena 	/* Release RX congestion Groups */
4812defb114SSachin Saxena 	if (dpaa_intf->cgr_rx) {
4822defb114SSachin Saxena 		for (loop = 0; loop < dpaa_intf->nb_rx_queues; loop++)
4832defb114SSachin Saxena 			qman_delete_cgr(&dpaa_intf->cgr_rx[loop]);
4842defb114SSachin Saxena 	}
4852defb114SSachin Saxena 
4862defb114SSachin Saxena 	rte_free(dpaa_intf->cgr_rx);
4872defb114SSachin Saxena 	dpaa_intf->cgr_rx = NULL;
4882defb114SSachin Saxena 	/* Release TX congestion Groups */
4892defb114SSachin Saxena 	if (dpaa_intf->cgr_tx) {
4902defb114SSachin Saxena 		for (loop = 0; loop < MAX_DPAA_CORES; loop++)
4912defb114SSachin Saxena 			qman_delete_cgr(&dpaa_intf->cgr_tx[loop]);
4922defb114SSachin Saxena 		rte_free(dpaa_intf->cgr_tx);
4932defb114SSachin Saxena 		dpaa_intf->cgr_tx = NULL;
4942defb114SSachin Saxena 	}
4952defb114SSachin Saxena 
4962defb114SSachin Saxena 	rte_free(dpaa_intf->rx_queues);
4972defb114SSachin Saxena 	dpaa_intf->rx_queues = NULL;
4982defb114SSachin Saxena 
4992defb114SSachin Saxena 	rte_free(dpaa_intf->tx_queues);
5002defb114SSachin Saxena 	dpaa_intf->tx_queues = NULL;
5012defb114SSachin Saxena 
50262024eb8SIvan Ilchenko 	return ret;
50337f9b54bSShreyansh Jain }
50437f9b54bSShreyansh Jain 
505cf0fab1dSHemant Agrawal static int
506cf0fab1dSHemant Agrawal dpaa_fw_version_get(struct rte_eth_dev *dev __rte_unused,
507cf0fab1dSHemant Agrawal 		     char *fw_version,
508cf0fab1dSHemant Agrawal 		     size_t fw_size)
509cf0fab1dSHemant Agrawal {
510cf0fab1dSHemant Agrawal 	int ret;
511cf0fab1dSHemant Agrawal 	FILE *svr_file = NULL;
512cf0fab1dSHemant Agrawal 	unsigned int svr_ver = 0;
513cf0fab1dSHemant Agrawal 
514cf0fab1dSHemant Agrawal 	PMD_INIT_FUNC_TRACE();
515cf0fab1dSHemant Agrawal 
516cf0fab1dSHemant Agrawal 	svr_file = fopen(DPAA_SOC_ID_FILE, "r");
517cf0fab1dSHemant Agrawal 	if (!svr_file) {
518cf0fab1dSHemant Agrawal 		DPAA_PMD_ERR("Unable to open SoC device");
519cf0fab1dSHemant Agrawal 		return -ENOTSUP; /* Not supported on this infra */
520cf0fab1dSHemant Agrawal 	}
5213b59b73dSHemant Agrawal 	if (fscanf(svr_file, "svr:%x", &svr_ver) > 0)
5223b59b73dSHemant Agrawal 		dpaa_svr_family = svr_ver & SVR_MASK;
5233b59b73dSHemant Agrawal 	else
524cf0fab1dSHemant Agrawal 		DPAA_PMD_ERR("Unable to read SoC device");
525cf0fab1dSHemant Agrawal 
526a8e78906SHemant Agrawal 	fclose(svr_file);
527cf0fab1dSHemant Agrawal 
528a8e78906SHemant Agrawal 	ret = snprintf(fw_version, fw_size, "SVR:%x-fman-v%x",
529a8e78906SHemant Agrawal 		       svr_ver, fman_ip_rev);
530d345d6c9SFerruh Yigit 	if (ret < 0)
531d345d6c9SFerruh Yigit 		return -EINVAL;
532a8e78906SHemant Agrawal 
533d345d6c9SFerruh Yigit 	ret += 1; /* add the size of '\0' */
534d345d6c9SFerruh Yigit 	if (fw_size < (size_t)ret)
535cf0fab1dSHemant Agrawal 		return ret;
536cf0fab1dSHemant Agrawal 	else
537cf0fab1dSHemant Agrawal 		return 0;
538cf0fab1dSHemant Agrawal }
539cf0fab1dSHemant Agrawal 
540bdad90d1SIvan Ilchenko static int dpaa_eth_dev_info(struct rte_eth_dev *dev,
541799db456SShreyansh Jain 			     struct rte_eth_dev_info *dev_info)
542799db456SShreyansh Jain {
543799db456SShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
5446b10d1f7SNipun Gupta 	struct fman_if *fif = dev->process_private;
545799db456SShreyansh Jain 
54636528452SHemant Agrawal 	DPAA_PMD_DEBUG(": %s", dpaa_intf->name);
547799db456SShreyansh Jain 
548799db456SShreyansh Jain 	dev_info->max_rx_queues = dpaa_intf->nb_rx_queues;
549799db456SShreyansh Jain 	dev_info->max_tx_queues = dpaa_intf->nb_tx_queues;
550799db456SShreyansh Jain 	dev_info->max_rx_pktlen = DPAA_MAX_RX_PKT_LEN;
551799db456SShreyansh Jain 	dev_info->max_mac_addrs = DPAA_MAX_MAC_FILTER;
552799db456SShreyansh Jain 	dev_info->max_hash_mac_addrs = 0;
553799db456SShreyansh Jain 	dev_info->max_vfs = 0;
554295968d1SFerruh Yigit 	dev_info->max_vmdq_pools = RTE_ETH_16_POOLS;
5554fa5e0bbSShreyansh Jain 	dev_info->flow_type_rss_offloads = DPAA_RSS_OFFLOAD_ALL;
556c1752a36SSachin Saxena 
5576b10d1f7SNipun Gupta 	if (fif->mac_type == fman_mac_1g) {
558295968d1SFerruh Yigit 		dev_info->speed_capa = RTE_ETH_LINK_SPEED_10M_HD
559295968d1SFerruh Yigit 					| RTE_ETH_LINK_SPEED_10M
560295968d1SFerruh Yigit 					| RTE_ETH_LINK_SPEED_100M_HD
561295968d1SFerruh Yigit 					| RTE_ETH_LINK_SPEED_100M
562295968d1SFerruh Yigit 					| RTE_ETH_LINK_SPEED_1G;
5636b10d1f7SNipun Gupta 	} else if (fif->mac_type == fman_mac_2_5g) {
564295968d1SFerruh Yigit 		dev_info->speed_capa = RTE_ETH_LINK_SPEED_10M_HD
565295968d1SFerruh Yigit 					| RTE_ETH_LINK_SPEED_10M
566295968d1SFerruh Yigit 					| RTE_ETH_LINK_SPEED_100M_HD
567295968d1SFerruh Yigit 					| RTE_ETH_LINK_SPEED_100M
568295968d1SFerruh Yigit 					| RTE_ETH_LINK_SPEED_1G
569295968d1SFerruh Yigit 					| RTE_ETH_LINK_SPEED_2_5G;
5706b10d1f7SNipun Gupta 	} else if (fif->mac_type == fman_mac_10g) {
571295968d1SFerruh Yigit 		dev_info->speed_capa = RTE_ETH_LINK_SPEED_10M_HD
572295968d1SFerruh Yigit 					| RTE_ETH_LINK_SPEED_10M
573295968d1SFerruh Yigit 					| RTE_ETH_LINK_SPEED_100M_HD
574295968d1SFerruh Yigit 					| RTE_ETH_LINK_SPEED_100M
575295968d1SFerruh Yigit 					| RTE_ETH_LINK_SPEED_1G
576295968d1SFerruh Yigit 					| RTE_ETH_LINK_SPEED_2_5G
577295968d1SFerruh Yigit 					| RTE_ETH_LINK_SPEED_10G;
578bdad90d1SIvan Ilchenko 	} else {
579c1752a36SSachin Saxena 		DPAA_PMD_ERR("invalid link_speed: %s, %d",
5806b10d1f7SNipun Gupta 			     dpaa_intf->name, fif->mac_type);
581bdad90d1SIvan Ilchenko 		return -EINVAL;
582bdad90d1SIvan Ilchenko 	}
583c1752a36SSachin Saxena 
584c5836218SSunil Kumar Kori 	dev_info->rx_offload_capa = dev_rx_offloads_sup |
585c5836218SSunil Kumar Kori 					dev_rx_offloads_nodis;
586c5836218SSunil Kumar Kori 	dev_info->tx_offload_capa = dev_tx_offloads_sup |
587c5836218SSunil Kumar Kori 					dev_tx_offloads_nodis;
5882c01a48aSShreyansh Jain 	dev_info->default_rxportconf.burst_size = DPAA_DEF_RX_BURST_SIZE;
5892c01a48aSShreyansh Jain 	dev_info->default_txportconf.burst_size = DPAA_DEF_TX_BURST_SIZE;
590e35ead33SHemant Agrawal 	dev_info->default_rxportconf.nb_queues = 1;
591e35ead33SHemant Agrawal 	dev_info->default_txportconf.nb_queues = 1;
592e35ead33SHemant Agrawal 	dev_info->default_txportconf.ring_size = CGR_TX_CGR_THRESH;
593e35ead33SHemant Agrawal 	dev_info->default_rxportconf.ring_size = CGR_RX_PERFQ_THRESH;
594bdad90d1SIvan Ilchenko 
595bdad90d1SIvan Ilchenko 	return 0;
596799db456SShreyansh Jain }
597799db456SShreyansh Jain 
5982e6f5657SApeksha Gupta static int
5992e6f5657SApeksha Gupta dpaa_dev_rx_burst_mode_get(struct rte_eth_dev *dev,
6002e6f5657SApeksha Gupta 			__rte_unused uint16_t queue_id,
6012e6f5657SApeksha Gupta 			struct rte_eth_burst_mode *mode)
6022e6f5657SApeksha Gupta {
6032e6f5657SApeksha Gupta 	struct rte_eth_conf *eth_conf = &dev->data->dev_conf;
6042e6f5657SApeksha Gupta 	int ret = -EINVAL;
6052e6f5657SApeksha Gupta 	unsigned int i;
6062e6f5657SApeksha Gupta 	const struct burst_info {
6072e6f5657SApeksha Gupta 		uint64_t flags;
6082e6f5657SApeksha Gupta 		const char *output;
6092e6f5657SApeksha Gupta 	} rx_offload_map[] = {
610295968d1SFerruh Yigit 			{RTE_ETH_RX_OFFLOAD_SCATTER, " Scattered,"},
611295968d1SFerruh Yigit 			{RTE_ETH_RX_OFFLOAD_IPV4_CKSUM, " IPV4 csum,"},
612295968d1SFerruh Yigit 			{RTE_ETH_RX_OFFLOAD_UDP_CKSUM, " UDP csum,"},
613295968d1SFerruh Yigit 			{RTE_ETH_RX_OFFLOAD_TCP_CKSUM, " TCP csum,"},
614295968d1SFerruh Yigit 			{RTE_ETH_RX_OFFLOAD_OUTER_IPV4_CKSUM, " Outer IPV4 csum,"},
615295968d1SFerruh Yigit 			{RTE_ETH_RX_OFFLOAD_RSS_HASH, " RSS,"}
6162e6f5657SApeksha Gupta 	};
6172e6f5657SApeksha Gupta 
6182e6f5657SApeksha Gupta 	/* Update Rx offload info */
6192e6f5657SApeksha Gupta 	for (i = 0; i < RTE_DIM(rx_offload_map); i++) {
6202e6f5657SApeksha Gupta 		if (eth_conf->rxmode.offloads & rx_offload_map[i].flags) {
6212e6f5657SApeksha Gupta 			snprintf(mode->info, sizeof(mode->info), "%s",
6222e6f5657SApeksha Gupta 				rx_offload_map[i].output);
6232e6f5657SApeksha Gupta 			ret = 0;
6242e6f5657SApeksha Gupta 			break;
6252e6f5657SApeksha Gupta 		}
6262e6f5657SApeksha Gupta 	}
6272e6f5657SApeksha Gupta 	return ret;
6282e6f5657SApeksha Gupta }
6292e6f5657SApeksha Gupta 
6302e6f5657SApeksha Gupta static int
6312e6f5657SApeksha Gupta dpaa_dev_tx_burst_mode_get(struct rte_eth_dev *dev,
6322e6f5657SApeksha Gupta 			__rte_unused uint16_t queue_id,
6332e6f5657SApeksha Gupta 			struct rte_eth_burst_mode *mode)
6342e6f5657SApeksha Gupta {
6352e6f5657SApeksha Gupta 	struct rte_eth_conf *eth_conf = &dev->data->dev_conf;
6362e6f5657SApeksha Gupta 	int ret = -EINVAL;
6372e6f5657SApeksha Gupta 	unsigned int i;
6382e6f5657SApeksha Gupta 	const struct burst_info {
6392e6f5657SApeksha Gupta 		uint64_t flags;
6402e6f5657SApeksha Gupta 		const char *output;
6412e6f5657SApeksha Gupta 	} tx_offload_map[] = {
642295968d1SFerruh Yigit 			{RTE_ETH_TX_OFFLOAD_MT_LOCKFREE, " MT lockfree,"},
643295968d1SFerruh Yigit 			{RTE_ETH_TX_OFFLOAD_MBUF_FAST_FREE, " MBUF free disable,"},
644295968d1SFerruh Yigit 			{RTE_ETH_TX_OFFLOAD_IPV4_CKSUM, " IPV4 csum,"},
645295968d1SFerruh Yigit 			{RTE_ETH_TX_OFFLOAD_UDP_CKSUM, " UDP csum,"},
646295968d1SFerruh Yigit 			{RTE_ETH_TX_OFFLOAD_TCP_CKSUM, " TCP csum,"},
647295968d1SFerruh Yigit 			{RTE_ETH_TX_OFFLOAD_SCTP_CKSUM, " SCTP csum,"},
648295968d1SFerruh Yigit 			{RTE_ETH_TX_OFFLOAD_OUTER_IPV4_CKSUM, " Outer IPV4 csum,"},
649295968d1SFerruh Yigit 			{RTE_ETH_TX_OFFLOAD_MULTI_SEGS, " Scattered,"}
6502e6f5657SApeksha Gupta 	};
6512e6f5657SApeksha Gupta 
6522e6f5657SApeksha Gupta 	/* Update Tx offload info */
6532e6f5657SApeksha Gupta 	for (i = 0; i < RTE_DIM(tx_offload_map); i++) {
6542e6f5657SApeksha Gupta 		if (eth_conf->txmode.offloads & tx_offload_map[i].flags) {
6552e6f5657SApeksha Gupta 			snprintf(mode->info, sizeof(mode->info), "%s",
6562e6f5657SApeksha Gupta 				tx_offload_map[i].output);
6572e6f5657SApeksha Gupta 			ret = 0;
6582e6f5657SApeksha Gupta 			break;
6592e6f5657SApeksha Gupta 		}
6602e6f5657SApeksha Gupta 	}
6612e6f5657SApeksha Gupta 	return ret;
6622e6f5657SApeksha Gupta }
6632e6f5657SApeksha Gupta 
664e124a69fSShreyansh Jain static int dpaa_eth_link_update(struct rte_eth_dev *dev,
66589b9bb08SRohit Raj 				int wait_to_complete)
666e124a69fSShreyansh Jain {
667e124a69fSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
668e124a69fSShreyansh Jain 	struct rte_eth_link *link = &dev->data->dev_link;
6696b10d1f7SNipun Gupta 	struct fman_if *fif = dev->process_private;
6702aa10990SRohit Raj 	struct __fman_if *__fif = container_of(fif, struct __fman_if, __if);
6717a292619SRohit Raj 	int ret, ioctl_version;
67289b9bb08SRohit Raj 	uint8_t count;
673e124a69fSShreyansh Jain 
674e124a69fSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
675e124a69fSShreyansh Jain 
6767a292619SRohit Raj 	ioctl_version = dpaa_get_ioctl_version_number();
6777a292619SRohit Raj 
6787a292619SRohit Raj 	if (dev->data->dev_flags & RTE_ETH_DEV_INTR_LSC) {
67989b9bb08SRohit Raj 		for (count = 0; count <= MAX_REPEAT_TIME; count++) {
6807a292619SRohit Raj 			ret = dpaa_get_link_status(__fif->node_name, link);
6817a292619SRohit Raj 			if (ret)
6827a292619SRohit Raj 				return ret;
683295968d1SFerruh Yigit 			if (link->link_status == RTE_ETH_LINK_DOWN &&
68489b9bb08SRohit Raj 			    wait_to_complete)
68589b9bb08SRohit Raj 				rte_delay_ms(CHECK_INTERVAL);
68689b9bb08SRohit Raj 			else
68789b9bb08SRohit Raj 				break;
68889b9bb08SRohit Raj 		}
6897a292619SRohit Raj 	} else {
6907a292619SRohit Raj 		link->link_status = dpaa_intf->valid;
6917a292619SRohit Raj 	}
6927a292619SRohit Raj 
6937a292619SRohit Raj 	if (ioctl_version < 2) {
694295968d1SFerruh Yigit 		link->link_duplex = RTE_ETH_LINK_FULL_DUPLEX;
695295968d1SFerruh Yigit 		link->link_autoneg = RTE_ETH_LINK_AUTONEG;
6967a292619SRohit Raj 
6976b10d1f7SNipun Gupta 		if (fif->mac_type == fman_mac_1g)
698295968d1SFerruh Yigit 			link->link_speed = RTE_ETH_SPEED_NUM_1G;
6996b10d1f7SNipun Gupta 		else if (fif->mac_type == fman_mac_2_5g)
700295968d1SFerruh Yigit 			link->link_speed = RTE_ETH_SPEED_NUM_2_5G;
7016b10d1f7SNipun Gupta 		else if (fif->mac_type == fman_mac_10g)
702295968d1SFerruh Yigit 			link->link_speed = RTE_ETH_SPEED_NUM_10G;
703e124a69fSShreyansh Jain 		else
704e124a69fSShreyansh Jain 			DPAA_PMD_ERR("invalid link_speed: %s, %d",
7056b10d1f7SNipun Gupta 				     dpaa_intf->name, fif->mac_type);
7062aa10990SRohit Raj 	}
7072aa10990SRohit Raj 
7082aa10990SRohit Raj 	DPAA_PMD_INFO("Port %d Link is %s\n", dev->data->port_id,
7092aa10990SRohit Raj 		      link->link_status ? "Up" : "Down");
710e124a69fSShreyansh Jain 	return 0;
711e124a69fSShreyansh Jain }
712e124a69fSShreyansh Jain 
713d5b0924bSMatan Azrad static int dpaa_eth_stats_get(struct rte_eth_dev *dev,
714e1ad3a05SShreyansh Jain 			       struct rte_eth_stats *stats)
715e1ad3a05SShreyansh Jain {
716e1ad3a05SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
717e1ad3a05SShreyansh Jain 
7186b10d1f7SNipun Gupta 	fman_if_stats_get(dev->process_private, stats);
719d5b0924bSMatan Azrad 	return 0;
720e1ad3a05SShreyansh Jain }
721e1ad3a05SShreyansh Jain 
7229970a9adSIgor Romanov static int dpaa_eth_stats_reset(struct rte_eth_dev *dev)
723e1ad3a05SShreyansh Jain {
724e1ad3a05SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
725e1ad3a05SShreyansh Jain 
7266b10d1f7SNipun Gupta 	fman_if_stats_reset(dev->process_private);
7279970a9adSIgor Romanov 
7289970a9adSIgor Romanov 	return 0;
729e1ad3a05SShreyansh Jain }
73095ef603dSShreyansh Jain 
731b21ed3e2SHemant Agrawal static int
732b21ed3e2SHemant Agrawal dpaa_dev_xstats_get(struct rte_eth_dev *dev, struct rte_eth_xstat *xstats,
733b21ed3e2SHemant Agrawal 		    unsigned int n)
734b21ed3e2SHemant Agrawal {
735b21ed3e2SHemant Agrawal 	unsigned int i = 0, num = RTE_DIM(dpaa_xstats_strings);
736b21ed3e2SHemant Agrawal 	uint64_t values[sizeof(struct dpaa_if_stats) / 8];
737b21ed3e2SHemant Agrawal 
738b21ed3e2SHemant Agrawal 	if (n < num)
739b21ed3e2SHemant Agrawal 		return num;
740b21ed3e2SHemant Agrawal 
741339c1025SHemant Agrawal 	if (xstats == NULL)
742339c1025SHemant Agrawal 		return 0;
743339c1025SHemant Agrawal 
7446b10d1f7SNipun Gupta 	fman_if_stats_get_all(dev->process_private, values,
745b21ed3e2SHemant Agrawal 			      sizeof(struct dpaa_if_stats) / 8);
746b21ed3e2SHemant Agrawal 
747b21ed3e2SHemant Agrawal 	for (i = 0; i < num; i++) {
748b21ed3e2SHemant Agrawal 		xstats[i].id = i;
749b21ed3e2SHemant Agrawal 		xstats[i].value = values[dpaa_xstats_strings[i].offset / 8];
750b21ed3e2SHemant Agrawal 	}
751b21ed3e2SHemant Agrawal 	return i;
752b21ed3e2SHemant Agrawal }
753b21ed3e2SHemant Agrawal 
754b21ed3e2SHemant Agrawal static int
755b21ed3e2SHemant Agrawal dpaa_xstats_get_names(__rte_unused struct rte_eth_dev *dev,
756b21ed3e2SHemant Agrawal 		      struct rte_eth_xstat_name *xstats_names,
7575c3fc73eSHemant Agrawal 		      unsigned int limit)
758b21ed3e2SHemant Agrawal {
759b21ed3e2SHemant Agrawal 	unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings);
760b21ed3e2SHemant Agrawal 
7615c3fc73eSHemant Agrawal 	if (limit < stat_cnt)
7625c3fc73eSHemant Agrawal 		return stat_cnt;
7635c3fc73eSHemant Agrawal 
764b21ed3e2SHemant Agrawal 	if (xstats_names != NULL)
765b21ed3e2SHemant Agrawal 		for (i = 0; i < stat_cnt; i++)
7666723c0fcSBruce Richardson 			strlcpy(xstats_names[i].name,
7676723c0fcSBruce Richardson 				dpaa_xstats_strings[i].name,
7686723c0fcSBruce Richardson 				sizeof(xstats_names[i].name));
769b21ed3e2SHemant Agrawal 
770b21ed3e2SHemant Agrawal 	return stat_cnt;
771b21ed3e2SHemant Agrawal }
772b21ed3e2SHemant Agrawal 
773b21ed3e2SHemant Agrawal static int
774b21ed3e2SHemant Agrawal dpaa_xstats_get_by_id(struct rte_eth_dev *dev, const uint64_t *ids,
775b21ed3e2SHemant Agrawal 		      uint64_t *values, unsigned int n)
776b21ed3e2SHemant Agrawal {
777b21ed3e2SHemant Agrawal 	unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings);
778b21ed3e2SHemant Agrawal 	uint64_t values_copy[sizeof(struct dpaa_if_stats) / 8];
779b21ed3e2SHemant Agrawal 
780b21ed3e2SHemant Agrawal 	if (!ids) {
781b21ed3e2SHemant Agrawal 		if (n < stat_cnt)
782b21ed3e2SHemant Agrawal 			return stat_cnt;
783b21ed3e2SHemant Agrawal 
784b21ed3e2SHemant Agrawal 		if (!values)
785b21ed3e2SHemant Agrawal 			return 0;
786b21ed3e2SHemant Agrawal 
7876b10d1f7SNipun Gupta 		fman_if_stats_get_all(dev->process_private, values_copy,
7885c3fc73eSHemant Agrawal 				      sizeof(struct dpaa_if_stats) / 8);
789b21ed3e2SHemant Agrawal 
790b21ed3e2SHemant Agrawal 		for (i = 0; i < stat_cnt; i++)
791b21ed3e2SHemant Agrawal 			values[i] =
792b21ed3e2SHemant Agrawal 				values_copy[dpaa_xstats_strings[i].offset / 8];
793b21ed3e2SHemant Agrawal 
794b21ed3e2SHemant Agrawal 		return stat_cnt;
795b21ed3e2SHemant Agrawal 	}
796b21ed3e2SHemant Agrawal 
797b21ed3e2SHemant Agrawal 	dpaa_xstats_get_by_id(dev, NULL, values_copy, stat_cnt);
798b21ed3e2SHemant Agrawal 
799b21ed3e2SHemant Agrawal 	for (i = 0; i < n; i++) {
800b21ed3e2SHemant Agrawal 		if (ids[i] >= stat_cnt) {
801b21ed3e2SHemant Agrawal 			DPAA_PMD_ERR("id value isn't valid");
802b21ed3e2SHemant Agrawal 			return -1;
803b21ed3e2SHemant Agrawal 		}
804b21ed3e2SHemant Agrawal 		values[i] = values_copy[ids[i]];
805b21ed3e2SHemant Agrawal 	}
806b21ed3e2SHemant Agrawal 	return n;
807b21ed3e2SHemant Agrawal }
808b21ed3e2SHemant Agrawal 
809b21ed3e2SHemant Agrawal static int
810b21ed3e2SHemant Agrawal dpaa_xstats_get_names_by_id(
811b21ed3e2SHemant Agrawal 	struct rte_eth_dev *dev,
812b21ed3e2SHemant Agrawal 	const uint64_t *ids,
8138c9f976fSAndrew Rybchenko 	struct rte_eth_xstat_name *xstats_names,
814b21ed3e2SHemant Agrawal 	unsigned int limit)
815b21ed3e2SHemant Agrawal {
816b21ed3e2SHemant Agrawal 	unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings);
817b21ed3e2SHemant Agrawal 	struct rte_eth_xstat_name xstats_names_copy[stat_cnt];
818b21ed3e2SHemant Agrawal 
819b21ed3e2SHemant Agrawal 	if (!ids)
820b21ed3e2SHemant Agrawal 		return dpaa_xstats_get_names(dev, xstats_names, limit);
821b21ed3e2SHemant Agrawal 
822b21ed3e2SHemant Agrawal 	dpaa_xstats_get_names(dev, xstats_names_copy, limit);
823b21ed3e2SHemant Agrawal 
824b21ed3e2SHemant Agrawal 	for (i = 0; i < limit; i++) {
825b21ed3e2SHemant Agrawal 		if (ids[i] >= stat_cnt) {
826b21ed3e2SHemant Agrawal 			DPAA_PMD_ERR("id value isn't valid");
827b21ed3e2SHemant Agrawal 			return -1;
828b21ed3e2SHemant Agrawal 		}
829b21ed3e2SHemant Agrawal 		strcpy(xstats_names[i].name, xstats_names_copy[ids[i]].name);
830b21ed3e2SHemant Agrawal 	}
831b21ed3e2SHemant Agrawal 	return limit;
832b21ed3e2SHemant Agrawal }
833b21ed3e2SHemant Agrawal 
8349039c812SAndrew Rybchenko static int dpaa_eth_promiscuous_enable(struct rte_eth_dev *dev)
83595ef603dSShreyansh Jain {
83695ef603dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
83795ef603dSShreyansh Jain 
8386b10d1f7SNipun Gupta 	fman_if_promiscuous_enable(dev->process_private);
8399039c812SAndrew Rybchenko 
8409039c812SAndrew Rybchenko 	return 0;
84195ef603dSShreyansh Jain }
84295ef603dSShreyansh Jain 
8439039c812SAndrew Rybchenko static int dpaa_eth_promiscuous_disable(struct rte_eth_dev *dev)
84495ef603dSShreyansh Jain {
84595ef603dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
84695ef603dSShreyansh Jain 
8476b10d1f7SNipun Gupta 	fman_if_promiscuous_disable(dev->process_private);
8489039c812SAndrew Rybchenko 
8499039c812SAndrew Rybchenko 	return 0;
85095ef603dSShreyansh Jain }
85195ef603dSShreyansh Jain 
852ca041cd4SIvan Ilchenko static int dpaa_eth_multicast_enable(struct rte_eth_dev *dev)
85344dd70a3SShreyansh Jain {
85444dd70a3SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
85544dd70a3SShreyansh Jain 
8566b10d1f7SNipun Gupta 	fman_if_set_mcast_filter_table(dev->process_private);
857ca041cd4SIvan Ilchenko 
858ca041cd4SIvan Ilchenko 	return 0;
85944dd70a3SShreyansh Jain }
86044dd70a3SShreyansh Jain 
861ca041cd4SIvan Ilchenko static int dpaa_eth_multicast_disable(struct rte_eth_dev *dev)
86244dd70a3SShreyansh Jain {
86344dd70a3SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
86444dd70a3SShreyansh Jain 
8656b10d1f7SNipun Gupta 	fman_if_reset_mcast_filter_table(dev->process_private);
866ca041cd4SIvan Ilchenko 
867ca041cd4SIvan Ilchenko 	return 0;
86844dd70a3SShreyansh Jain }
86944dd70a3SShreyansh Jain 
870e4abd4ffSJun Yang static void dpaa_fman_if_pool_setup(struct rte_eth_dev *dev)
871e4abd4ffSJun Yang {
872e4abd4ffSJun Yang 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
873e4abd4ffSJun Yang 	struct fman_if_ic_params icp;
874e4abd4ffSJun Yang 	uint32_t fd_offset;
875e4abd4ffSJun Yang 	uint32_t bp_size;
876e4abd4ffSJun Yang 
877e4abd4ffSJun Yang 	memset(&icp, 0, sizeof(icp));
878e4abd4ffSJun Yang 	/* set ICEOF for to the default value , which is 0*/
879e4abd4ffSJun Yang 	icp.iciof = DEFAULT_ICIOF;
880e4abd4ffSJun Yang 	icp.iceof = DEFAULT_RX_ICEOF;
881e4abd4ffSJun Yang 	icp.icsz = DEFAULT_ICSZ;
882e4abd4ffSJun Yang 	fman_if_set_ic_params(dev->process_private, &icp);
883e4abd4ffSJun Yang 
884e4abd4ffSJun Yang 	fd_offset = RTE_PKTMBUF_HEADROOM + DPAA_HW_BUF_RESERVE;
885e4abd4ffSJun Yang 	fman_if_set_fdoff(dev->process_private, fd_offset);
886e4abd4ffSJun Yang 
887e4abd4ffSJun Yang 	/* Buffer pool size should be equal to Dataroom Size*/
888e4abd4ffSJun Yang 	bp_size = rte_pktmbuf_data_room_size(dpaa_intf->bp_info->mp);
889e4abd4ffSJun Yang 
890e4abd4ffSJun Yang 	fman_if_set_bp(dev->process_private,
891e4abd4ffSJun Yang 		       dpaa_intf->bp_info->mp->size,
892e4abd4ffSJun Yang 		       dpaa_intf->bp_info->bpid, bp_size);
893e4abd4ffSJun Yang }
894e4abd4ffSJun Yang 
895e4abd4ffSJun Yang static inline int dpaa_eth_rx_queue_bp_check(struct rte_eth_dev *dev,
896e4abd4ffSJun Yang 					     int8_t vsp_id, uint32_t bpid)
897e4abd4ffSJun Yang {
898e4abd4ffSJun Yang 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
899e4abd4ffSJun Yang 	struct fman_if *fif = dev->process_private;
900e4abd4ffSJun Yang 
901e4abd4ffSJun Yang 	if (fif->num_profiles) {
902e4abd4ffSJun Yang 		if (vsp_id < 0)
903e4abd4ffSJun Yang 			vsp_id = fif->base_profile_id;
904e4abd4ffSJun Yang 	} else {
905e4abd4ffSJun Yang 		if (vsp_id < 0)
906e4abd4ffSJun Yang 			vsp_id = 0;
907e4abd4ffSJun Yang 	}
908e4abd4ffSJun Yang 
909e4abd4ffSJun Yang 	if (dpaa_intf->vsp_bpid[vsp_id] &&
910e4abd4ffSJun Yang 		bpid != dpaa_intf->vsp_bpid[vsp_id]) {
911e4abd4ffSJun Yang 		DPAA_PMD_ERR("Various MPs are assigned to RXQs with same VSP");
912e4abd4ffSJun Yang 
913e4abd4ffSJun Yang 		return -1;
914e4abd4ffSJun Yang 	}
915e4abd4ffSJun Yang 
916e4abd4ffSJun Yang 	return 0;
917e4abd4ffSJun Yang }
918e4abd4ffSJun Yang 
91937f9b54bSShreyansh Jain static
92037f9b54bSShreyansh Jain int dpaa_eth_rx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx,
92162f53995SHemant Agrawal 			    uint16_t nb_desc,
92237f9b54bSShreyansh Jain 			    unsigned int socket_id __rte_unused,
923e335cce4SHemant Agrawal 			    const struct rte_eth_rxconf *rx_conf,
92437f9b54bSShreyansh Jain 			    struct rte_mempool *mp)
92537f9b54bSShreyansh Jain {
92637f9b54bSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
9276b10d1f7SNipun Gupta 	struct fman_if *fif = dev->process_private;
92862f53995SHemant Agrawal 	struct qman_fq *rxq = &dpaa_intf->rx_queues[queue_idx];
9290c504f69SHemant Agrawal 	struct qm_mcc_initfq opts = {0};
9300c504f69SHemant Agrawal 	u32 flags = 0;
9310c504f69SHemant Agrawal 	int ret;
93255576ac2SHemant Agrawal 	u32 buffsz = rte_pktmbuf_data_room_size(mp) - RTE_PKTMBUF_HEADROOM;
9331bb4a528SFerruh Yigit 	uint32_t max_rx_pktlen;
93437f9b54bSShreyansh Jain 
93537f9b54bSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
93637f9b54bSShreyansh Jain 
9376fd3639aSHemant Agrawal 	if (queue_idx >= dev->data->nb_rx_queues) {
9386fd3639aSHemant Agrawal 		rte_errno = EOVERFLOW;
9396fd3639aSHemant Agrawal 		DPAA_PMD_ERR("%p: queue index out of range (%u >= %u)",
9406fd3639aSHemant Agrawal 		      (void *)dev, queue_idx, dev->data->nb_rx_queues);
9416fd3639aSHemant Agrawal 		return -rte_errno;
9426fd3639aSHemant Agrawal 	}
9436fd3639aSHemant Agrawal 
944e335cce4SHemant Agrawal 	/* Rx deferred start is not supported */
945e335cce4SHemant Agrawal 	if (rx_conf->rx_deferred_start) {
946e335cce4SHemant Agrawal 		DPAA_PMD_ERR("%p:Rx deferred start not supported", (void *)dev);
947e335cce4SHemant Agrawal 		return -EINVAL;
948e335cce4SHemant Agrawal 	}
9492cf9264fSHemant Agrawal 	rxq->nb_desc = UINT16_MAX;
9502cf9264fSHemant Agrawal 	rxq->offloads = rx_conf->offloads;
951e335cce4SHemant Agrawal 
9526fd3639aSHemant Agrawal 	DPAA_PMD_INFO("Rx queue setup for queue index: %d fq_id (0x%x)",
9536fd3639aSHemant Agrawal 			queue_idx, rxq->fqid);
95437f9b54bSShreyansh Jain 
955e4abd4ffSJun Yang 	if (!fif->num_profiles) {
956e4abd4ffSJun Yang 		if (dpaa_intf->bp_info && dpaa_intf->bp_info->bp &&
957e4abd4ffSJun Yang 			dpaa_intf->bp_info->mp != mp) {
958e4abd4ffSJun Yang 			DPAA_PMD_WARN("Multiple pools on same interface not"
959e4abd4ffSJun Yang 				      " supported");
960e4abd4ffSJun Yang 			return -EINVAL;
961e4abd4ffSJun Yang 		}
962e4abd4ffSJun Yang 	} else {
963e4abd4ffSJun Yang 		if (dpaa_eth_rx_queue_bp_check(dev, rxq->vsp_id,
964e4abd4ffSJun Yang 			DPAA_MEMPOOL_TO_POOL_INFO(mp)->bpid)) {
965e4abd4ffSJun Yang 			return -EINVAL;
966e4abd4ffSJun Yang 		}
967e4abd4ffSJun Yang 	}
968e4abd4ffSJun Yang 
969376fb49eSNipun Gupta 	if (dpaa_intf->bp_info && dpaa_intf->bp_info->bp &&
970376fb49eSNipun Gupta 	    dpaa_intf->bp_info->mp != mp) {
971376fb49eSNipun Gupta 		DPAA_PMD_WARN("Multiple pools on same interface not supported");
972376fb49eSNipun Gupta 		return -EINVAL;
973376fb49eSNipun Gupta 	}
974376fb49eSNipun Gupta 
9751bb4a528SFerruh Yigit 	max_rx_pktlen = dev->data->mtu + RTE_ETHER_HDR_LEN + RTE_ETHER_CRC_LEN +
9761bb4a528SFerruh Yigit 		VLAN_TAG_SIZE;
97755576ac2SHemant Agrawal 	/* Max packet can fit in single buffer */
9781bb4a528SFerruh Yigit 	if (max_rx_pktlen <= buffsz) {
97955576ac2SHemant Agrawal 		;
98055576ac2SHemant Agrawal 	} else if (dev->data->dev_conf.rxmode.offloads &
981295968d1SFerruh Yigit 			RTE_ETH_RX_OFFLOAD_SCATTER) {
9821bb4a528SFerruh Yigit 		if (max_rx_pktlen > buffsz * DPAA_SGT_MAX_ENTRIES) {
9831bb4a528SFerruh Yigit 			DPAA_PMD_ERR("Maximum Rx packet size %d too big to fit "
98455576ac2SHemant Agrawal 				"MaxSGlist %d",
9851bb4a528SFerruh Yigit 				max_rx_pktlen, buffsz * DPAA_SGT_MAX_ENTRIES);
98655576ac2SHemant Agrawal 			rte_errno = EOVERFLOW;
98755576ac2SHemant Agrawal 			return -rte_errno;
98855576ac2SHemant Agrawal 		}
98955576ac2SHemant Agrawal 	} else {
99055576ac2SHemant Agrawal 		DPAA_PMD_WARN("The requested maximum Rx packet size (%u) is"
99155576ac2SHemant Agrawal 		     " larger than a single mbuf (%u) and scattered"
99255576ac2SHemant Agrawal 		     " mode has not been requested",
9931bb4a528SFerruh Yigit 		     max_rx_pktlen, buffsz - RTE_PKTMBUF_HEADROOM);
99455576ac2SHemant Agrawal 	}
99555576ac2SHemant Agrawal 
99637f9b54bSShreyansh Jain 	dpaa_intf->bp_info = DPAA_MEMPOOL_TO_POOL_INFO(mp);
99737f9b54bSShreyansh Jain 
998e4abd4ffSJun Yang 	/* For shared interface, it's done in kernel, skip.*/
999e4abd4ffSJun Yang 	if (!fif->is_shared_mac)
1000e4abd4ffSJun Yang 		dpaa_fman_if_pool_setup(dev);
100137f9b54bSShreyansh Jain 
1002e4abd4ffSJun Yang 	if (fif->num_profiles) {
1003e4abd4ffSJun Yang 		int8_t vsp_id = rxq->vsp_id;
100437f9b54bSShreyansh Jain 
1005e4abd4ffSJun Yang 		if (vsp_id >= 0) {
1006e4abd4ffSJun Yang 			ret = dpaa_port_vsp_update(dpaa_intf, fmc_q, vsp_id,
1007e4abd4ffSJun Yang 					DPAA_MEMPOOL_TO_POOL_INFO(mp)->bpid,
1008e4abd4ffSJun Yang 					fif);
1009e4abd4ffSJun Yang 			if (ret) {
1010e4abd4ffSJun Yang 				DPAA_PMD_ERR("dpaa_port_vsp_update failed");
1011e4abd4ffSJun Yang 				return ret;
101237f9b54bSShreyansh Jain 			}
1013e4abd4ffSJun Yang 		} else {
1014e4abd4ffSJun Yang 			DPAA_PMD_INFO("Base profile is associated to"
1015e4abd4ffSJun Yang 				" RXQ fqid:%d\r\n", rxq->fqid);
1016e4abd4ffSJun Yang 			if (fif->is_shared_mac) {
1017e4abd4ffSJun Yang 				DPAA_PMD_ERR("Fatal: Base profile is associated"
1018e4abd4ffSJun Yang 					     " to shared interface on DPDK.");
1019e4abd4ffSJun Yang 				return -EINVAL;
1020e4abd4ffSJun Yang 			}
1021e4abd4ffSJun Yang 			dpaa_intf->vsp_bpid[fif->base_profile_id] =
1022e4abd4ffSJun Yang 				DPAA_MEMPOOL_TO_POOL_INFO(mp)->bpid;
1023e4abd4ffSJun Yang 		}
1024e4abd4ffSJun Yang 	} else {
1025e4abd4ffSJun Yang 		dpaa_intf->vsp_bpid[0] =
1026e4abd4ffSJun Yang 			DPAA_MEMPOOL_TO_POOL_INFO(mp)->bpid;
1027e4abd4ffSJun Yang 	}
1028e4abd4ffSJun Yang 
1029e4abd4ffSJun Yang 	dpaa_intf->valid = 1;
103055576ac2SHemant Agrawal 	DPAA_PMD_DEBUG("if:%s sg_on = %d, max_frm =%d", dpaa_intf->name,
10311bb4a528SFerruh Yigit 		fman_if_get_sg_enable(fif), max_rx_pktlen);
10320c504f69SHemant Agrawal 	/* checking if push mode only, no error check for now */
1033a6a75240SNipun Gupta 	if (!rxq->is_static &&
1034a6a75240SNipun Gupta 	    dpaa_push_mode_max_queue > dpaa_push_queue_idx) {
1035b9c94167SNipun Gupta 		struct qman_portal *qp;
1036a6a75240SNipun Gupta 		int q_fd;
1037b9c94167SNipun Gupta 
10380c504f69SHemant Agrawal 		dpaa_push_queue_idx++;
10390c504f69SHemant Agrawal 		opts.we_mask = QM_INITFQ_WE_FQCTRL | QM_INITFQ_WE_CONTEXTA;
10400c504f69SHemant Agrawal 		opts.fqd.fq_ctrl = QM_FQCTRL_AVOIDBLOCK |
10410c504f69SHemant Agrawal 				   QM_FQCTRL_CTXASTASHING |
10420c504f69SHemant Agrawal 				   QM_FQCTRL_PREFERINCACHE;
10430c504f69SHemant Agrawal 		opts.fqd.context_a.stashing.exclusive = 0;
10447be78d02SJosh Soref 		/* In multicore scenario stashing becomes a bottleneck on LS1046.
1045b9083ea5SNipun Gupta 		 * So do not enable stashing in this case
1046b9083ea5SNipun Gupta 		 */
1047b9083ea5SNipun Gupta 		if (dpaa_svr_family != SVR_LS1046A_FAMILY)
10480c504f69SHemant Agrawal 			opts.fqd.context_a.stashing.annotation_cl =
10490c504f69SHemant Agrawal 						DPAA_IF_RX_ANNOTATION_STASH;
10500c504f69SHemant Agrawal 		opts.fqd.context_a.stashing.data_cl = DPAA_IF_RX_DATA_STASH;
10510c504f69SHemant Agrawal 		opts.fqd.context_a.stashing.context_cl =
10520c504f69SHemant Agrawal 						DPAA_IF_RX_CONTEXT_STASH;
105362f53995SHemant Agrawal 
10540c504f69SHemant Agrawal 		/*Create a channel and associate given queue with the channel*/
10550c504f69SHemant Agrawal 		qman_alloc_pool_range((u32 *)&rxq->ch_id, 1, 1, 0);
10560c504f69SHemant Agrawal 		opts.we_mask = opts.we_mask | QM_INITFQ_WE_DESTWQ;
10570c504f69SHemant Agrawal 		opts.fqd.dest.channel = rxq->ch_id;
10580c504f69SHemant Agrawal 		opts.fqd.dest.wq = DPAA_IF_RX_PRIORITY;
10590c504f69SHemant Agrawal 		flags = QMAN_INITFQ_FLAG_SCHED;
10600c504f69SHemant Agrawal 
10610c504f69SHemant Agrawal 		/* Configure tail drop */
10620c504f69SHemant Agrawal 		if (dpaa_intf->cgr_rx) {
10630c504f69SHemant Agrawal 			opts.we_mask |= QM_INITFQ_WE_CGID;
10640c504f69SHemant Agrawal 			opts.fqd.cgid = dpaa_intf->cgr_rx[queue_idx].cgrid;
10650c504f69SHemant Agrawal 			opts.fqd.fq_ctrl |= QM_FQCTRL_CGE;
10660c504f69SHemant Agrawal 		}
10670c504f69SHemant Agrawal 		ret = qman_init_fq(rxq, flags, &opts);
10686fd3639aSHemant Agrawal 		if (ret) {
10696fd3639aSHemant Agrawal 			DPAA_PMD_ERR("Channel/Q association failed. fqid 0x%x "
10706fd3639aSHemant Agrawal 				"ret:%d(%s)", rxq->fqid, ret, strerror(ret));
10716fd3639aSHemant Agrawal 			return ret;
10726fd3639aSHemant Agrawal 		}
107319b4aba2SHemant Agrawal 		if (dpaa_svr_family == SVR_LS1043A_FAMILY) {
107419b4aba2SHemant Agrawal 			rxq->cb.dqrr_dpdk_pull_cb = dpaa_rx_cb_no_prefetch;
107519b4aba2SHemant Agrawal 		} else {
1076b9083ea5SNipun Gupta 			rxq->cb.dqrr_dpdk_pull_cb = dpaa_rx_cb;
1077b9083ea5SNipun Gupta 			rxq->cb.dqrr_prepare = dpaa_rx_cb_prepare;
107819b4aba2SHemant Agrawal 		}
107919b4aba2SHemant Agrawal 
10800c504f69SHemant Agrawal 		rxq->is_static = true;
1081b9c94167SNipun Gupta 
1082b9c94167SNipun Gupta 		/* Allocate qman specific portals */
1083a6a75240SNipun Gupta 		qp = fsl_qman_fq_portal_create(&q_fd);
1084b9c94167SNipun Gupta 		if (!qp) {
1085b9c94167SNipun Gupta 			DPAA_PMD_ERR("Unable to alloc fq portal");
1086b9c94167SNipun Gupta 			return -1;
1087b9c94167SNipun Gupta 		}
1088b9c94167SNipun Gupta 		rxq->qp = qp;
1089a6a75240SNipun Gupta 
1090a6a75240SNipun Gupta 		/* Set up the device interrupt handler */
1091d61138d4SHarman Kalra 		if (dev->intr_handle == NULL) {
1092a6a75240SNipun Gupta 			struct rte_dpaa_device *dpaa_dev;
1093a6a75240SNipun Gupta 			struct rte_device *rdev = dev->device;
1094a6a75240SNipun Gupta 
1095a6a75240SNipun Gupta 			dpaa_dev = container_of(rdev, struct rte_dpaa_device,
1096a6a75240SNipun Gupta 						device);
1097d61138d4SHarman Kalra 			dev->intr_handle = dpaa_dev->intr_handle;
1098d61138d4SHarman Kalra 			if (rte_intr_vec_list_alloc(dev->intr_handle,
1099d61138d4SHarman Kalra 					NULL, dpaa_push_mode_max_queue)) {
1100a6a75240SNipun Gupta 				DPAA_PMD_ERR("intr_vec alloc failed");
1101a6a75240SNipun Gupta 				return -ENOMEM;
1102a6a75240SNipun Gupta 			}
1103d61138d4SHarman Kalra 			if (rte_intr_nb_efd_set(dev->intr_handle,
1104d61138d4SHarman Kalra 					dpaa_push_mode_max_queue))
1105d61138d4SHarman Kalra 				return -rte_errno;
1106d61138d4SHarman Kalra 
1107d61138d4SHarman Kalra 			if (rte_intr_max_intr_set(dev->intr_handle,
1108d61138d4SHarman Kalra 					dpaa_push_mode_max_queue))
1109d61138d4SHarman Kalra 				return -rte_errno;
1110a6a75240SNipun Gupta 		}
1111a6a75240SNipun Gupta 
1112d61138d4SHarman Kalra 		if (rte_intr_type_set(dev->intr_handle, RTE_INTR_HANDLE_EXT))
1113d61138d4SHarman Kalra 			return -rte_errno;
1114d61138d4SHarman Kalra 
1115d61138d4SHarman Kalra 		if (rte_intr_vec_list_index_set(dev->intr_handle,
1116d61138d4SHarman Kalra 						queue_idx, queue_idx + 1))
1117d61138d4SHarman Kalra 			return -rte_errno;
1118d61138d4SHarman Kalra 
1119d61138d4SHarman Kalra 		if (rte_intr_efds_index_set(dev->intr_handle, queue_idx,
1120d61138d4SHarman Kalra 						   q_fd))
1121d61138d4SHarman Kalra 			return -rte_errno;
1122d61138d4SHarman Kalra 
1123a6a75240SNipun Gupta 		rxq->q_fd = q_fd;
11240c504f69SHemant Agrawal 	}
1125e1797f4bSAkhil Goyal 	rxq->bp_array = rte_dpaa_bpid_info;
112662f53995SHemant Agrawal 	dev->data->rx_queues[queue_idx] = rxq;
112762f53995SHemant Agrawal 
112862f53995SHemant Agrawal 	/* configure the CGR size as per the desc size */
112962f53995SHemant Agrawal 	if (dpaa_intf->cgr_rx) {
113062f53995SHemant Agrawal 		struct qm_mcc_initcgr cgr_opts = {0};
113162f53995SHemant Agrawal 
11322cf9264fSHemant Agrawal 		rxq->nb_desc = nb_desc;
113362f53995SHemant Agrawal 		/* Enable tail drop with cgr on this queue */
113462f53995SHemant Agrawal 		qm_cgr_cs_thres_set64(&cgr_opts.cgr.cs_thres, nb_desc, 0);
113562f53995SHemant Agrawal 		ret = qman_modify_cgr(dpaa_intf->cgr_rx, 0, &cgr_opts);
113662f53995SHemant Agrawal 		if (ret) {
113762f53995SHemant Agrawal 			DPAA_PMD_WARN(
113862f53995SHemant Agrawal 				"rx taildrop modify fail on fqid %d (ret=%d)",
113962f53995SHemant Agrawal 				rxq->fqid, ret);
114062f53995SHemant Agrawal 		}
114162f53995SHemant Agrawal 	}
114295d226f0SNipun Gupta 	/* Enable main queue to receive error packets also by default */
114395d226f0SNipun Gupta 	fman_if_set_err_fqid(fif, rxq->fqid);
114437f9b54bSShreyansh Jain 	return 0;
114537f9b54bSShreyansh Jain }
114637f9b54bSShreyansh Jain 
11471e06b6dcSHemant Agrawal int
114877b7b81eSNeil Horman dpaa_eth_eventq_attach(const struct rte_eth_dev *dev,
11495e745593SSunil Kumar Kori 		int eth_rx_queue_id,
11505e745593SSunil Kumar Kori 		u16 ch_id,
11515e745593SSunil Kumar Kori 		const struct rte_event_eth_rx_adapter_queue_conf *queue_conf)
11525e745593SSunil Kumar Kori {
11535e745593SSunil Kumar Kori 	int ret;
11545e745593SSunil Kumar Kori 	u32 flags = 0;
11555e745593SSunil Kumar Kori 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
11565e745593SSunil Kumar Kori 	struct qman_fq *rxq = &dpaa_intf->rx_queues[eth_rx_queue_id];
11575e745593SSunil Kumar Kori 	struct qm_mcc_initfq opts = {0};
11585e745593SSunil Kumar Kori 
11595e745593SSunil Kumar Kori 	if (dpaa_push_mode_max_queue)
1160079a67c2SHemant Agrawal 		DPAA_PMD_WARN("PUSH mode q and EVENTDEV are not compatible\n"
1161079a67c2SHemant Agrawal 			      "PUSH mode already enabled for first %d queues.\n"
11625e745593SSunil Kumar Kori 			      "To disable set DPAA_PUSH_QUEUES_NUMBER to 0\n",
11635e745593SSunil Kumar Kori 			      dpaa_push_mode_max_queue);
11645e745593SSunil Kumar Kori 
11655e745593SSunil Kumar Kori 	dpaa_poll_queue_default_config(&opts);
11665e745593SSunil Kumar Kori 
11675e745593SSunil Kumar Kori 	switch (queue_conf->ev.sched_type) {
11685e745593SSunil Kumar Kori 	case RTE_SCHED_TYPE_ATOMIC:
11695e745593SSunil Kumar Kori 		opts.fqd.fq_ctrl |= QM_FQCTRL_HOLDACTIVE;
11705e745593SSunil Kumar Kori 		/* Reset FQCTRL_AVOIDBLOCK bit as it is unnecessary
11715e745593SSunil Kumar Kori 		 * configuration with HOLD_ACTIVE setting
11725e745593SSunil Kumar Kori 		 */
11735e745593SSunil Kumar Kori 		opts.fqd.fq_ctrl &= (~QM_FQCTRL_AVOIDBLOCK);
11745e745593SSunil Kumar Kori 		rxq->cb.dqrr_dpdk_cb = dpaa_rx_cb_atomic;
11755e745593SSunil Kumar Kori 		break;
11765e745593SSunil Kumar Kori 	case RTE_SCHED_TYPE_ORDERED:
11775e745593SSunil Kumar Kori 		DPAA_PMD_ERR("Ordered queue schedule type is not supported\n");
11785e745593SSunil Kumar Kori 		return -1;
11795e745593SSunil Kumar Kori 	default:
11805e745593SSunil Kumar Kori 		opts.fqd.fq_ctrl |= QM_FQCTRL_AVOIDBLOCK;
11815e745593SSunil Kumar Kori 		rxq->cb.dqrr_dpdk_cb = dpaa_rx_cb_parallel;
11825e745593SSunil Kumar Kori 		break;
11835e745593SSunil Kumar Kori 	}
11845e745593SSunil Kumar Kori 
11855e745593SSunil Kumar Kori 	opts.we_mask = opts.we_mask | QM_INITFQ_WE_DESTWQ;
11865e745593SSunil Kumar Kori 	opts.fqd.dest.channel = ch_id;
11875e745593SSunil Kumar Kori 	opts.fqd.dest.wq = queue_conf->ev.priority;
11885e745593SSunil Kumar Kori 
11895e745593SSunil Kumar Kori 	if (dpaa_intf->cgr_rx) {
11905e745593SSunil Kumar Kori 		opts.we_mask |= QM_INITFQ_WE_CGID;
11915e745593SSunil Kumar Kori 		opts.fqd.cgid = dpaa_intf->cgr_rx[eth_rx_queue_id].cgrid;
11925e745593SSunil Kumar Kori 		opts.fqd.fq_ctrl |= QM_FQCTRL_CGE;
11935e745593SSunil Kumar Kori 	}
11945e745593SSunil Kumar Kori 
11955e745593SSunil Kumar Kori 	flags = QMAN_INITFQ_FLAG_SCHED;
11965e745593SSunil Kumar Kori 
11975e745593SSunil Kumar Kori 	ret = qman_init_fq(rxq, flags, &opts);
11985e745593SSunil Kumar Kori 	if (ret) {
11996fd3639aSHemant Agrawal 		DPAA_PMD_ERR("Ev-Channel/Q association failed. fqid 0x%x "
12006fd3639aSHemant Agrawal 				"ret:%d(%s)", rxq->fqid, ret, strerror(ret));
12015e745593SSunil Kumar Kori 		return ret;
12025e745593SSunil Kumar Kori 	}
12035e745593SSunil Kumar Kori 
12045e745593SSunil Kumar Kori 	/* copy configuration which needs to be filled during dequeue */
12055e745593SSunil Kumar Kori 	memcpy(&rxq->ev, &queue_conf->ev, sizeof(struct rte_event));
12065e745593SSunil Kumar Kori 	dev->data->rx_queues[eth_rx_queue_id] = rxq;
12075e745593SSunil Kumar Kori 
12085e745593SSunil Kumar Kori 	return ret;
12095e745593SSunil Kumar Kori }
12105e745593SSunil Kumar Kori 
12111e06b6dcSHemant Agrawal int
121277b7b81eSNeil Horman dpaa_eth_eventq_detach(const struct rte_eth_dev *dev,
12135e745593SSunil Kumar Kori 		int eth_rx_queue_id)
12145e745593SSunil Kumar Kori {
1215ee6647e0SGagandeep Singh 	struct qm_mcc_initfq opts = {0};
12165e745593SSunil Kumar Kori 	int ret;
12175e745593SSunil Kumar Kori 	u32 flags = 0;
12185e745593SSunil Kumar Kori 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
12195e745593SSunil Kumar Kori 	struct qman_fq *rxq = &dpaa_intf->rx_queues[eth_rx_queue_id];
12205e745593SSunil Kumar Kori 
1221ee6647e0SGagandeep Singh 	qman_retire_fq(rxq, NULL);
1222ee6647e0SGagandeep Singh 	qman_oos_fq(rxq);
12235e745593SSunil Kumar Kori 	ret = qman_init_fq(rxq, flags, &opts);
12245e745593SSunil Kumar Kori 	if (ret) {
1225ee6647e0SGagandeep Singh 		DPAA_PMD_ERR("detach rx fqid %d failed with ret: %d",
12265e745593SSunil Kumar Kori 			     rxq->fqid, ret);
12275e745593SSunil Kumar Kori 	}
12285e745593SSunil Kumar Kori 
12295e745593SSunil Kumar Kori 	rxq->cb.dqrr_dpdk_cb = NULL;
12305e745593SSunil Kumar Kori 	dev->data->rx_queues[eth_rx_queue_id] = NULL;
12315e745593SSunil Kumar Kori 
12325e745593SSunil Kumar Kori 	return 0;
12335e745593SSunil Kumar Kori }
12345e745593SSunil Kumar Kori 
123537f9b54bSShreyansh Jain static
123637f9b54bSShreyansh Jain int dpaa_eth_tx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx,
123737f9b54bSShreyansh Jain 			    uint16_t nb_desc __rte_unused,
123837f9b54bSShreyansh Jain 		unsigned int socket_id __rte_unused,
1239e335cce4SHemant Agrawal 		const struct rte_eth_txconf *tx_conf)
124037f9b54bSShreyansh Jain {
124137f9b54bSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
12422cf9264fSHemant Agrawal 	struct qman_fq *txq = &dpaa_intf->tx_queues[queue_idx];
124337f9b54bSShreyansh Jain 
124437f9b54bSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
124537f9b54bSShreyansh Jain 
1246e335cce4SHemant Agrawal 	/* Tx deferred start is not supported */
1247e335cce4SHemant Agrawal 	if (tx_conf->tx_deferred_start) {
1248e335cce4SHemant Agrawal 		DPAA_PMD_ERR("%p:Tx deferred start not supported", (void *)dev);
1249e335cce4SHemant Agrawal 		return -EINVAL;
1250e335cce4SHemant Agrawal 	}
12512cf9264fSHemant Agrawal 	txq->nb_desc = UINT16_MAX;
12522cf9264fSHemant Agrawal 	txq->offloads = tx_conf->offloads;
12532cf9264fSHemant Agrawal 
12546fd3639aSHemant Agrawal 	if (queue_idx >= dev->data->nb_tx_queues) {
12556fd3639aSHemant Agrawal 		rte_errno = EOVERFLOW;
12566fd3639aSHemant Agrawal 		DPAA_PMD_ERR("%p: queue index out of range (%u >= %u)",
12576fd3639aSHemant Agrawal 		      (void *)dev, queue_idx, dev->data->nb_tx_queues);
12586fd3639aSHemant Agrawal 		return -rte_errno;
12596fd3639aSHemant Agrawal 	}
12606fd3639aSHemant Agrawal 
12616fd3639aSHemant Agrawal 	DPAA_PMD_INFO("Tx queue setup for queue index: %d fq_id (0x%x)",
12622cf9264fSHemant Agrawal 			queue_idx, txq->fqid);
12632cf9264fSHemant Agrawal 	dev->data->tx_queues[queue_idx] = txq;
12649124e65dSGagandeep Singh 
126537f9b54bSShreyansh Jain 	return 0;
126637f9b54bSShreyansh Jain }
126737f9b54bSShreyansh Jain 
1268b005d729SHemant Agrawal static uint32_t
12698d7d4fcdSKonstantin Ananyev dpaa_dev_rx_queue_count(void *rx_queue)
1270b005d729SHemant Agrawal {
12718d7d4fcdSKonstantin Ananyev 	struct qman_fq *rxq = rx_queue;
1272b005d729SHemant Agrawal 	u32 frm_cnt = 0;
1273b005d729SHemant Agrawal 
1274b005d729SHemant Agrawal 	PMD_INIT_FUNC_TRACE();
1275b005d729SHemant Agrawal 
1276b005d729SHemant Agrawal 	if (qman_query_fq_frm_cnt(rxq, &frm_cnt) == 0) {
12778d7d4fcdSKonstantin Ananyev 		DPAA_PMD_DEBUG("RX frame count for q(%p) is %u",
12788d7d4fcdSKonstantin Ananyev 			       rx_queue, frm_cnt);
1279b005d729SHemant Agrawal 	}
1280b005d729SHemant Agrawal 	return frm_cnt;
1281b005d729SHemant Agrawal }
1282b005d729SHemant Agrawal 
1283e124a69fSShreyansh Jain static int dpaa_link_down(struct rte_eth_dev *dev)
1284e124a69fSShreyansh Jain {
1285f231d48dSRohit Raj 	struct fman_if *fif = dev->process_private;
1286f231d48dSRohit Raj 	struct __fman_if *__fif;
1287f231d48dSRohit Raj 
1288e124a69fSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1289e124a69fSShreyansh Jain 
1290f231d48dSRohit Raj 	__fif = container_of(fif, struct __fman_if, __if);
1291f231d48dSRohit Raj 
1292f231d48dSRohit Raj 	if (dev->data->dev_flags & RTE_ETH_DEV_INTR_LSC)
1293295968d1SFerruh Yigit 		dpaa_update_link_status(__fif->node_name, RTE_ETH_LINK_DOWN);
1294f231d48dSRohit Raj 	else
129562024eb8SIvan Ilchenko 		return dpaa_eth_dev_stop(dev);
1296e124a69fSShreyansh Jain 	return 0;
1297e124a69fSShreyansh Jain }
1298e124a69fSShreyansh Jain 
1299e124a69fSShreyansh Jain static int dpaa_link_up(struct rte_eth_dev *dev)
1300e124a69fSShreyansh Jain {
1301f231d48dSRohit Raj 	struct fman_if *fif = dev->process_private;
1302f231d48dSRohit Raj 	struct __fman_if *__fif;
1303f231d48dSRohit Raj 
1304e124a69fSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1305e124a69fSShreyansh Jain 
1306f231d48dSRohit Raj 	__fif = container_of(fif, struct __fman_if, __if);
1307f231d48dSRohit Raj 
1308f231d48dSRohit Raj 	if (dev->data->dev_flags & RTE_ETH_DEV_INTR_LSC)
1309295968d1SFerruh Yigit 		dpaa_update_link_status(__fif->node_name, RTE_ETH_LINK_UP);
1310f231d48dSRohit Raj 	else
1311e124a69fSShreyansh Jain 		dpaa_eth_dev_start(dev);
1312e124a69fSShreyansh Jain 	return 0;
1313e124a69fSShreyansh Jain }
1314e124a69fSShreyansh Jain 
1315fe6c6032SShreyansh Jain static int
131612a4678aSShreyansh Jain dpaa_flow_ctrl_set(struct rte_eth_dev *dev,
131712a4678aSShreyansh Jain 		   struct rte_eth_fc_conf *fc_conf)
131812a4678aSShreyansh Jain {
131912a4678aSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
132012a4678aSShreyansh Jain 	struct rte_eth_fc_conf *net_fc;
132112a4678aSShreyansh Jain 
132212a4678aSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
132312a4678aSShreyansh Jain 
132412a4678aSShreyansh Jain 	if (!(dpaa_intf->fc_conf)) {
132512a4678aSShreyansh Jain 		dpaa_intf->fc_conf = rte_zmalloc(NULL,
132612a4678aSShreyansh Jain 			sizeof(struct rte_eth_fc_conf), MAX_CACHELINE);
132712a4678aSShreyansh Jain 		if (!dpaa_intf->fc_conf) {
132812a4678aSShreyansh Jain 			DPAA_PMD_ERR("unable to save flow control info");
132912a4678aSShreyansh Jain 			return -ENOMEM;
133012a4678aSShreyansh Jain 		}
133112a4678aSShreyansh Jain 	}
133212a4678aSShreyansh Jain 	net_fc = dpaa_intf->fc_conf;
133312a4678aSShreyansh Jain 
133412a4678aSShreyansh Jain 	if (fc_conf->high_water < fc_conf->low_water) {
133512a4678aSShreyansh Jain 		DPAA_PMD_ERR("Incorrect Flow Control Configuration");
133612a4678aSShreyansh Jain 		return -EINVAL;
133712a4678aSShreyansh Jain 	}
133812a4678aSShreyansh Jain 
1339295968d1SFerruh Yigit 	if (fc_conf->mode == RTE_ETH_FC_NONE) {
134012a4678aSShreyansh Jain 		return 0;
1341295968d1SFerruh Yigit 	} else if (fc_conf->mode == RTE_ETH_FC_TX_PAUSE ||
1342295968d1SFerruh Yigit 		 fc_conf->mode == RTE_ETH_FC_FULL) {
13436b10d1f7SNipun Gupta 		fman_if_set_fc_threshold(dev->process_private,
13446b10d1f7SNipun Gupta 					 fc_conf->high_water,
134512a4678aSShreyansh Jain 					 fc_conf->low_water,
134612a4678aSShreyansh Jain 					 dpaa_intf->bp_info->bpid);
134712a4678aSShreyansh Jain 		if (fc_conf->pause_time)
13486b10d1f7SNipun Gupta 			fman_if_set_fc_quanta(dev->process_private,
134912a4678aSShreyansh Jain 					      fc_conf->pause_time);
135012a4678aSShreyansh Jain 	}
135112a4678aSShreyansh Jain 
135212a4678aSShreyansh Jain 	/* Save the information in dpaa device */
135312a4678aSShreyansh Jain 	net_fc->pause_time = fc_conf->pause_time;
135412a4678aSShreyansh Jain 	net_fc->high_water = fc_conf->high_water;
135512a4678aSShreyansh Jain 	net_fc->low_water = fc_conf->low_water;
135612a4678aSShreyansh Jain 	net_fc->send_xon = fc_conf->send_xon;
135712a4678aSShreyansh Jain 	net_fc->mac_ctrl_frame_fwd = fc_conf->mac_ctrl_frame_fwd;
135812a4678aSShreyansh Jain 	net_fc->mode = fc_conf->mode;
135912a4678aSShreyansh Jain 	net_fc->autoneg = fc_conf->autoneg;
136012a4678aSShreyansh Jain 
136112a4678aSShreyansh Jain 	return 0;
136212a4678aSShreyansh Jain }
136312a4678aSShreyansh Jain 
136412a4678aSShreyansh Jain static int
136512a4678aSShreyansh Jain dpaa_flow_ctrl_get(struct rte_eth_dev *dev,
136612a4678aSShreyansh Jain 		   struct rte_eth_fc_conf *fc_conf)
136712a4678aSShreyansh Jain {
136812a4678aSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
136912a4678aSShreyansh Jain 	struct rte_eth_fc_conf *net_fc = dpaa_intf->fc_conf;
137012a4678aSShreyansh Jain 	int ret;
137112a4678aSShreyansh Jain 
137212a4678aSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
137312a4678aSShreyansh Jain 
137412a4678aSShreyansh Jain 	if (net_fc) {
137512a4678aSShreyansh Jain 		fc_conf->pause_time = net_fc->pause_time;
137612a4678aSShreyansh Jain 		fc_conf->high_water = net_fc->high_water;
137712a4678aSShreyansh Jain 		fc_conf->low_water = net_fc->low_water;
137812a4678aSShreyansh Jain 		fc_conf->send_xon = net_fc->send_xon;
137912a4678aSShreyansh Jain 		fc_conf->mac_ctrl_frame_fwd = net_fc->mac_ctrl_frame_fwd;
138012a4678aSShreyansh Jain 		fc_conf->mode = net_fc->mode;
138112a4678aSShreyansh Jain 		fc_conf->autoneg = net_fc->autoneg;
138212a4678aSShreyansh Jain 		return 0;
138312a4678aSShreyansh Jain 	}
13846b10d1f7SNipun Gupta 	ret = fman_if_get_fc_threshold(dev->process_private);
138512a4678aSShreyansh Jain 	if (ret) {
1386295968d1SFerruh Yigit 		fc_conf->mode = RTE_ETH_FC_TX_PAUSE;
13876b10d1f7SNipun Gupta 		fc_conf->pause_time =
13886b10d1f7SNipun Gupta 			fman_if_get_fc_quanta(dev->process_private);
138912a4678aSShreyansh Jain 	} else {
1390295968d1SFerruh Yigit 		fc_conf->mode = RTE_ETH_FC_NONE;
139112a4678aSShreyansh Jain 	}
139212a4678aSShreyansh Jain 
139312a4678aSShreyansh Jain 	return 0;
139412a4678aSShreyansh Jain }
139512a4678aSShreyansh Jain 
139612a4678aSShreyansh Jain static int
1397fe6c6032SShreyansh Jain dpaa_dev_add_mac_addr(struct rte_eth_dev *dev,
13986d13ea8eSOlivier Matz 			     struct rte_ether_addr *addr,
1399fe6c6032SShreyansh Jain 			     uint32_t index,
1400fe6c6032SShreyansh Jain 			     __rte_unused uint32_t pool)
1401fe6c6032SShreyansh Jain {
1402fe6c6032SShreyansh Jain 	int ret;
1403fe6c6032SShreyansh Jain 
1404fe6c6032SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1405fe6c6032SShreyansh Jain 
14066b10d1f7SNipun Gupta 	ret = fman_if_add_mac_addr(dev->process_private,
14076b10d1f7SNipun Gupta 				   addr->addr_bytes, index);
1408fe6c6032SShreyansh Jain 
1409fe6c6032SShreyansh Jain 	if (ret)
1410b7c7ff6eSStephen Hemminger 		DPAA_PMD_ERR("Adding the MAC ADDR failed: err = %d", ret);
1411fe6c6032SShreyansh Jain 	return 0;
1412fe6c6032SShreyansh Jain }
1413fe6c6032SShreyansh Jain 
1414fe6c6032SShreyansh Jain static void
1415fe6c6032SShreyansh Jain dpaa_dev_remove_mac_addr(struct rte_eth_dev *dev,
1416fe6c6032SShreyansh Jain 			  uint32_t index)
1417fe6c6032SShreyansh Jain {
1418fe6c6032SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1419fe6c6032SShreyansh Jain 
14206b10d1f7SNipun Gupta 	fman_if_clear_mac_addr(dev->process_private, index);
1421fe6c6032SShreyansh Jain }
1422fe6c6032SShreyansh Jain 
1423caccf8b3SOlivier Matz static int
1424fe6c6032SShreyansh Jain dpaa_dev_set_mac_addr(struct rte_eth_dev *dev,
14256d13ea8eSOlivier Matz 		       struct rte_ether_addr *addr)
1426fe6c6032SShreyansh Jain {
1427fe6c6032SShreyansh Jain 	int ret;
1428fe6c6032SShreyansh Jain 
1429fe6c6032SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1430fe6c6032SShreyansh Jain 
14316b10d1f7SNipun Gupta 	ret = fman_if_add_mac_addr(dev->process_private, addr->addr_bytes, 0);
1432fe6c6032SShreyansh Jain 	if (ret)
1433b7c7ff6eSStephen Hemminger 		DPAA_PMD_ERR("Setting the MAC ADDR failed %d", ret);
1434caccf8b3SOlivier Matz 
1435caccf8b3SOlivier Matz 	return ret;
1436fe6c6032SShreyansh Jain }
1437fe6c6032SShreyansh Jain 
1438627e677dSSachin Saxena static int
1439627e677dSSachin Saxena dpaa_dev_rss_hash_update(struct rte_eth_dev *dev,
1440627e677dSSachin Saxena 			 struct rte_eth_rss_conf *rss_conf)
1441627e677dSSachin Saxena {
1442627e677dSSachin Saxena 	struct rte_eth_dev_data *data = dev->data;
1443627e677dSSachin Saxena 	struct rte_eth_conf *eth_conf = &data->dev_conf;
1444627e677dSSachin Saxena 
1445627e677dSSachin Saxena 	PMD_INIT_FUNC_TRACE();
1446627e677dSSachin Saxena 
1447627e677dSSachin Saxena 	if (!(default_q || fmc_q)) {
1448627e677dSSachin Saxena 		if (dpaa_fm_config(dev, rss_conf->rss_hf)) {
1449627e677dSSachin Saxena 			DPAA_PMD_ERR("FM port configuration: Failed\n");
1450627e677dSSachin Saxena 			return -1;
1451627e677dSSachin Saxena 		}
1452627e677dSSachin Saxena 		eth_conf->rx_adv_conf.rss_conf.rss_hf = rss_conf->rss_hf;
1453627e677dSSachin Saxena 	} else {
1454627e677dSSachin Saxena 		DPAA_PMD_ERR("Function not supported\n");
1455627e677dSSachin Saxena 		return -ENOTSUP;
1456627e677dSSachin Saxena 	}
1457627e677dSSachin Saxena 	return 0;
1458627e677dSSachin Saxena }
1459627e677dSSachin Saxena 
1460627e677dSSachin Saxena static int
1461627e677dSSachin Saxena dpaa_dev_rss_hash_conf_get(struct rte_eth_dev *dev,
1462627e677dSSachin Saxena 			   struct rte_eth_rss_conf *rss_conf)
1463627e677dSSachin Saxena {
1464627e677dSSachin Saxena 	struct rte_eth_dev_data *data = dev->data;
1465627e677dSSachin Saxena 	struct rte_eth_conf *eth_conf = &data->dev_conf;
1466627e677dSSachin Saxena 
1467627e677dSSachin Saxena 	/* dpaa does not support rss_key, so length should be 0*/
1468627e677dSSachin Saxena 	rss_conf->rss_key_len = 0;
1469627e677dSSachin Saxena 	rss_conf->rss_hf = eth_conf->rx_adv_conf.rss_conf.rss_hf;
1470627e677dSSachin Saxena 	return 0;
1471627e677dSSachin Saxena }
1472627e677dSSachin Saxena 
1473b1b5d6c9SNipun Gupta static int dpaa_dev_queue_intr_enable(struct rte_eth_dev *dev,
1474b1b5d6c9SNipun Gupta 				      uint16_t queue_id)
1475b1b5d6c9SNipun Gupta {
1476b1b5d6c9SNipun Gupta 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
1477b1b5d6c9SNipun Gupta 	struct qman_fq *rxq = &dpaa_intf->rx_queues[queue_id];
1478b1b5d6c9SNipun Gupta 
1479b1b5d6c9SNipun Gupta 	if (!rxq->is_static)
1480b1b5d6c9SNipun Gupta 		return -EINVAL;
1481b1b5d6c9SNipun Gupta 
1482b1b5d6c9SNipun Gupta 	return qman_fq_portal_irqsource_add(rxq->qp, QM_PIRQ_DQRI);
1483b1b5d6c9SNipun Gupta }
1484b1b5d6c9SNipun Gupta 
1485b1b5d6c9SNipun Gupta static int dpaa_dev_queue_intr_disable(struct rte_eth_dev *dev,
1486b1b5d6c9SNipun Gupta 				       uint16_t queue_id)
1487b1b5d6c9SNipun Gupta {
1488b1b5d6c9SNipun Gupta 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
1489b1b5d6c9SNipun Gupta 	struct qman_fq *rxq = &dpaa_intf->rx_queues[queue_id];
1490b1b5d6c9SNipun Gupta 	uint32_t temp;
1491b1b5d6c9SNipun Gupta 	ssize_t temp1;
1492b1b5d6c9SNipun Gupta 
1493b1b5d6c9SNipun Gupta 	if (!rxq->is_static)
1494b1b5d6c9SNipun Gupta 		return -EINVAL;
1495b1b5d6c9SNipun Gupta 
1496b1b5d6c9SNipun Gupta 	qman_fq_portal_irqsource_remove(rxq->qp, ~0);
1497b1b5d6c9SNipun Gupta 
1498b1b5d6c9SNipun Gupta 	temp1 = read(rxq->q_fd, &temp, sizeof(temp));
1499b1b5d6c9SNipun Gupta 	if (temp1 != sizeof(temp))
150005500852SVanshika Shukla 		DPAA_PMD_DEBUG("read did not return anything");
1501b1b5d6c9SNipun Gupta 
1502b1b5d6c9SNipun Gupta 	qman_fq_portal_thread_irq(rxq->qp);
1503b1b5d6c9SNipun Gupta 
1504b1b5d6c9SNipun Gupta 	return 0;
1505b1b5d6c9SNipun Gupta }
1506b1b5d6c9SNipun Gupta 
15072cf9264fSHemant Agrawal static void
15082cf9264fSHemant Agrawal dpaa_rxq_info_get(struct rte_eth_dev *dev, uint16_t queue_id,
15092cf9264fSHemant Agrawal 	struct rte_eth_rxq_info *qinfo)
15102cf9264fSHemant Agrawal {
15112cf9264fSHemant Agrawal 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
15122cf9264fSHemant Agrawal 	struct qman_fq *rxq;
1513378cd488SHemant Agrawal 	int ret;
15142cf9264fSHemant Agrawal 
15152cf9264fSHemant Agrawal 	rxq = dev->data->rx_queues[queue_id];
15162cf9264fSHemant Agrawal 
15172cf9264fSHemant Agrawal 	qinfo->mp = dpaa_intf->bp_info->mp;
15182cf9264fSHemant Agrawal 	qinfo->scattered_rx = dev->data->scattered_rx;
15192cf9264fSHemant Agrawal 	qinfo->nb_desc = rxq->nb_desc;
1520378cd488SHemant Agrawal 
1521378cd488SHemant Agrawal 	/* Report the HW Rx buffer length to user */
1522378cd488SHemant Agrawal 	ret = fman_if_get_maxfrm(dev->process_private);
1523378cd488SHemant Agrawal 	if (ret > 0)
1524378cd488SHemant Agrawal 		qinfo->rx_buf_size = ret;
1525378cd488SHemant Agrawal 
15262cf9264fSHemant Agrawal 	qinfo->conf.rx_free_thresh = 1;
15272cf9264fSHemant Agrawal 	qinfo->conf.rx_drop_en = 1;
15282cf9264fSHemant Agrawal 	qinfo->conf.rx_deferred_start = 0;
15292cf9264fSHemant Agrawal 	qinfo->conf.offloads = rxq->offloads;
15302cf9264fSHemant Agrawal }
15312cf9264fSHemant Agrawal 
15322cf9264fSHemant Agrawal static void
15332cf9264fSHemant Agrawal dpaa_txq_info_get(struct rte_eth_dev *dev, uint16_t queue_id,
15342cf9264fSHemant Agrawal 	struct rte_eth_txq_info *qinfo)
15352cf9264fSHemant Agrawal {
15362cf9264fSHemant Agrawal 	struct qman_fq *txq;
15372cf9264fSHemant Agrawal 
15382cf9264fSHemant Agrawal 	txq = dev->data->tx_queues[queue_id];
15392cf9264fSHemant Agrawal 
15402cf9264fSHemant Agrawal 	qinfo->nb_desc = txq->nb_desc;
15412cf9264fSHemant Agrawal 	qinfo->conf.tx_thresh.pthresh = 0;
15422cf9264fSHemant Agrawal 	qinfo->conf.tx_thresh.hthresh = 0;
15432cf9264fSHemant Agrawal 	qinfo->conf.tx_thresh.wthresh = 0;
15442cf9264fSHemant Agrawal 
15452cf9264fSHemant Agrawal 	qinfo->conf.tx_free_thresh = 0;
15462cf9264fSHemant Agrawal 	qinfo->conf.tx_rs_thresh = 0;
15472cf9264fSHemant Agrawal 	qinfo->conf.offloads = txq->offloads;
15482cf9264fSHemant Agrawal 	qinfo->conf.tx_deferred_start = 0;
15492cf9264fSHemant Agrawal }
15502cf9264fSHemant Agrawal 
1551ff9e112dSShreyansh Jain static struct eth_dev_ops dpaa_devops = {
1552ff9e112dSShreyansh Jain 	.dev_configure		  = dpaa_eth_dev_configure,
1553ff9e112dSShreyansh Jain 	.dev_start		  = dpaa_eth_dev_start,
1554ff9e112dSShreyansh Jain 	.dev_stop		  = dpaa_eth_dev_stop,
1555ff9e112dSShreyansh Jain 	.dev_close		  = dpaa_eth_dev_close,
1556799db456SShreyansh Jain 	.dev_infos_get		  = dpaa_eth_dev_info,
1557a7bdc3bdSShreyansh Jain 	.dev_supported_ptypes_get = dpaa_supported_ptypes_get,
155837f9b54bSShreyansh Jain 
155937f9b54bSShreyansh Jain 	.rx_queue_setup		  = dpaa_eth_rx_queue_setup,
156037f9b54bSShreyansh Jain 	.tx_queue_setup		  = dpaa_eth_tx_queue_setup,
15612e6f5657SApeksha Gupta 	.rx_burst_mode_get	  = dpaa_dev_rx_burst_mode_get,
15622e6f5657SApeksha Gupta 	.tx_burst_mode_get	  = dpaa_dev_tx_burst_mode_get,
15632cf9264fSHemant Agrawal 	.rxq_info_get		  = dpaa_rxq_info_get,
15642cf9264fSHemant Agrawal 	.txq_info_get		  = dpaa_txq_info_get,
15652cf9264fSHemant Agrawal 
156612a4678aSShreyansh Jain 	.flow_ctrl_get		  = dpaa_flow_ctrl_get,
156712a4678aSShreyansh Jain 	.flow_ctrl_set		  = dpaa_flow_ctrl_set,
156812a4678aSShreyansh Jain 
1569e124a69fSShreyansh Jain 	.link_update		  = dpaa_eth_link_update,
1570e1ad3a05SShreyansh Jain 	.stats_get		  = dpaa_eth_stats_get,
1571b21ed3e2SHemant Agrawal 	.xstats_get		  = dpaa_dev_xstats_get,
1572b21ed3e2SHemant Agrawal 	.xstats_get_by_id	  = dpaa_xstats_get_by_id,
1573b21ed3e2SHemant Agrawal 	.xstats_get_names_by_id	  = dpaa_xstats_get_names_by_id,
1574b21ed3e2SHemant Agrawal 	.xstats_get_names	  = dpaa_xstats_get_names,
1575b21ed3e2SHemant Agrawal 	.xstats_reset		  = dpaa_eth_stats_reset,
1576e1ad3a05SShreyansh Jain 	.stats_reset		  = dpaa_eth_stats_reset,
157795ef603dSShreyansh Jain 	.promiscuous_enable	  = dpaa_eth_promiscuous_enable,
157895ef603dSShreyansh Jain 	.promiscuous_disable	  = dpaa_eth_promiscuous_disable,
157944dd70a3SShreyansh Jain 	.allmulticast_enable	  = dpaa_eth_multicast_enable,
158044dd70a3SShreyansh Jain 	.allmulticast_disable	  = dpaa_eth_multicast_disable,
15810cbec027SShreyansh Jain 	.mtu_set		  = dpaa_mtu_set,
1582e124a69fSShreyansh Jain 	.dev_set_link_down	  = dpaa_link_down,
1583e124a69fSShreyansh Jain 	.dev_set_link_up	  = dpaa_link_up,
1584fe6c6032SShreyansh Jain 	.mac_addr_add		  = dpaa_dev_add_mac_addr,
1585fe6c6032SShreyansh Jain 	.mac_addr_remove	  = dpaa_dev_remove_mac_addr,
1586fe6c6032SShreyansh Jain 	.mac_addr_set		  = dpaa_dev_set_mac_addr,
1587fe6c6032SShreyansh Jain 
1588cf0fab1dSHemant Agrawal 	.fw_version_get		  = dpaa_fw_version_get,
1589b1b5d6c9SNipun Gupta 
1590b1b5d6c9SNipun Gupta 	.rx_queue_intr_enable	  = dpaa_dev_queue_intr_enable,
1591b1b5d6c9SNipun Gupta 	.rx_queue_intr_disable	  = dpaa_dev_queue_intr_disable,
1592627e677dSSachin Saxena 	.rss_hash_update	  = dpaa_dev_rss_hash_update,
1593627e677dSSachin Saxena 	.rss_hash_conf_get        = dpaa_dev_rss_hash_conf_get,
1594ff9e112dSShreyansh Jain };
1595ff9e112dSShreyansh Jain 
15968c3495f5SHemant Agrawal static bool
15978c3495f5SHemant Agrawal is_device_supported(struct rte_eth_dev *dev, struct rte_dpaa_driver *drv)
15988c3495f5SHemant Agrawal {
15998c3495f5SHemant Agrawal 	if (strcmp(dev->device->driver->name,
16008c3495f5SHemant Agrawal 		   drv->driver.name))
16018c3495f5SHemant Agrawal 		return false;
16028c3495f5SHemant Agrawal 
16038c3495f5SHemant Agrawal 	return true;
16048c3495f5SHemant Agrawal }
16058c3495f5SHemant Agrawal 
16068c3495f5SHemant Agrawal static bool
16078c3495f5SHemant Agrawal is_dpaa_supported(struct rte_eth_dev *dev)
16088c3495f5SHemant Agrawal {
16098c3495f5SHemant Agrawal 	return is_device_supported(dev, &rte_dpaa_pmd);
16108c3495f5SHemant Agrawal }
16118c3495f5SHemant Agrawal 
16121e06b6dcSHemant Agrawal int
1613ae8f4cf3SFerruh Yigit rte_pmd_dpaa_set_tx_loopback(uint16_t port, uint8_t on)
16148c3495f5SHemant Agrawal {
16158c3495f5SHemant Agrawal 	struct rte_eth_dev *dev;
16168c3495f5SHemant Agrawal 
16178c3495f5SHemant Agrawal 	RTE_ETH_VALID_PORTID_OR_ERR_RET(port, -ENODEV);
16188c3495f5SHemant Agrawal 
16198c3495f5SHemant Agrawal 	dev = &rte_eth_devices[port];
16208c3495f5SHemant Agrawal 
16218c3495f5SHemant Agrawal 	if (!is_dpaa_supported(dev))
16228c3495f5SHemant Agrawal 		return -ENOTSUP;
16238c3495f5SHemant Agrawal 
16248c3495f5SHemant Agrawal 	if (on)
16256b10d1f7SNipun Gupta 		fman_if_loopback_enable(dev->process_private);
16268c3495f5SHemant Agrawal 	else
16276b10d1f7SNipun Gupta 		fman_if_loopback_disable(dev->process_private);
16288c3495f5SHemant Agrawal 
16298c3495f5SHemant Agrawal 	return 0;
16308c3495f5SHemant Agrawal }
16318c3495f5SHemant Agrawal 
16326b10d1f7SNipun Gupta static int dpaa_fc_set_default(struct dpaa_if *dpaa_intf,
16336b10d1f7SNipun Gupta 			       struct fman_if *fman_intf)
163412a4678aSShreyansh Jain {
163512a4678aSShreyansh Jain 	struct rte_eth_fc_conf *fc_conf;
163612a4678aSShreyansh Jain 	int ret;
163712a4678aSShreyansh Jain 
163812a4678aSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
163912a4678aSShreyansh Jain 
164012a4678aSShreyansh Jain 	if (!(dpaa_intf->fc_conf)) {
164112a4678aSShreyansh Jain 		dpaa_intf->fc_conf = rte_zmalloc(NULL,
164212a4678aSShreyansh Jain 			sizeof(struct rte_eth_fc_conf), MAX_CACHELINE);
164312a4678aSShreyansh Jain 		if (!dpaa_intf->fc_conf) {
164412a4678aSShreyansh Jain 			DPAA_PMD_ERR("unable to save flow control info");
164512a4678aSShreyansh Jain 			return -ENOMEM;
164612a4678aSShreyansh Jain 		}
164712a4678aSShreyansh Jain 	}
164812a4678aSShreyansh Jain 	fc_conf = dpaa_intf->fc_conf;
16496b10d1f7SNipun Gupta 	ret = fman_if_get_fc_threshold(fman_intf);
165012a4678aSShreyansh Jain 	if (ret) {
1651295968d1SFerruh Yigit 		fc_conf->mode = RTE_ETH_FC_TX_PAUSE;
16526b10d1f7SNipun Gupta 		fc_conf->pause_time = fman_if_get_fc_quanta(fman_intf);
165312a4678aSShreyansh Jain 	} else {
1654295968d1SFerruh Yigit 		fc_conf->mode = RTE_ETH_FC_NONE;
165512a4678aSShreyansh Jain 	}
165612a4678aSShreyansh Jain 
165712a4678aSShreyansh Jain 	return 0;
165812a4678aSShreyansh Jain }
165912a4678aSShreyansh Jain 
166037f9b54bSShreyansh Jain /* Initialise an Rx FQ */
166162f53995SHemant Agrawal static int dpaa_rx_queue_init(struct qman_fq *fq, struct qman_cgr *cgr_rx,
166237f9b54bSShreyansh Jain 			      uint32_t fqid)
166337f9b54bSShreyansh Jain {
16648d804cf1SHemant Agrawal 	struct qm_mcc_initfq opts = {0};
166537f9b54bSShreyansh Jain 	int ret;
1666f04e7139SHemant Agrawal 	u32 flags = QMAN_FQ_FLAG_NO_ENQUEUE;
166762f53995SHemant Agrawal 	struct qm_mcc_initcgr cgr_opts = {
166862f53995SHemant Agrawal 		.we_mask = QM_CGR_WE_CS_THRES |
166962f53995SHemant Agrawal 				QM_CGR_WE_CSTD_EN |
167062f53995SHemant Agrawal 				QM_CGR_WE_MODE,
167162f53995SHemant Agrawal 		.cgr = {
167262f53995SHemant Agrawal 			.cstd_en = QM_CGR_EN,
167362f53995SHemant Agrawal 			.mode = QMAN_CGR_MODE_FRAME
167462f53995SHemant Agrawal 		}
167562f53995SHemant Agrawal 	};
167637f9b54bSShreyansh Jain 
16774defbc8cSSachin Saxena 	if (fmc_q || default_q) {
167837f9b54bSShreyansh Jain 		ret = qman_reserve_fqid(fqid);
167937f9b54bSShreyansh Jain 		if (ret) {
16804defbc8cSSachin Saxena 			DPAA_PMD_ERR("reserve rx fqid 0x%x failed, ret: %d",
168137f9b54bSShreyansh Jain 				     fqid, ret);
168237f9b54bSShreyansh Jain 			return -EINVAL;
168337f9b54bSShreyansh Jain 		}
1684f04e7139SHemant Agrawal 	}
16854defbc8cSSachin Saxena 
16868d6fc8b6SHemant Agrawal 	DPAA_PMD_DEBUG("creating rx fq %p, fqid 0x%x", fq, fqid);
1687f04e7139SHemant Agrawal 	ret = qman_create_fq(fqid, flags, fq);
168837f9b54bSShreyansh Jain 	if (ret) {
16896fd3639aSHemant Agrawal 		DPAA_PMD_ERR("create rx fqid 0x%x failed with ret: %d",
169037f9b54bSShreyansh Jain 			fqid, ret);
169137f9b54bSShreyansh Jain 		return ret;
169237f9b54bSShreyansh Jain 	}
16930c504f69SHemant Agrawal 	fq->is_static = false;
16945e745593SSunil Kumar Kori 
16955e745593SSunil Kumar Kori 	dpaa_poll_queue_default_config(&opts);
169637f9b54bSShreyansh Jain 
169762f53995SHemant Agrawal 	if (cgr_rx) {
169862f53995SHemant Agrawal 		/* Enable tail drop with cgr on this queue */
169962f53995SHemant Agrawal 		qm_cgr_cs_thres_set64(&cgr_opts.cgr.cs_thres, td_threshold, 0);
170062f53995SHemant Agrawal 		cgr_rx->cb = NULL;
170162f53995SHemant Agrawal 		ret = qman_create_cgr(cgr_rx, QMAN_CGR_FLAG_USE_INIT,
170262f53995SHemant Agrawal 				      &cgr_opts);
170362f53995SHemant Agrawal 		if (ret) {
170462f53995SHemant Agrawal 			DPAA_PMD_WARN(
17058d6fc8b6SHemant Agrawal 				"rx taildrop init fail on rx fqid 0x%x(ret=%d)",
1706f04e7139SHemant Agrawal 				fq->fqid, ret);
170762f53995SHemant Agrawal 			goto without_cgr;
170862f53995SHemant Agrawal 		}
170962f53995SHemant Agrawal 		opts.we_mask |= QM_INITFQ_WE_CGID;
171062f53995SHemant Agrawal 		opts.fqd.cgid = cgr_rx->cgrid;
171162f53995SHemant Agrawal 		opts.fqd.fq_ctrl |= QM_FQCTRL_CGE;
171262f53995SHemant Agrawal 	}
171362f53995SHemant Agrawal without_cgr:
1714f04e7139SHemant Agrawal 	ret = qman_init_fq(fq, 0, &opts);
171537f9b54bSShreyansh Jain 	if (ret)
17168d6fc8b6SHemant Agrawal 		DPAA_PMD_ERR("init rx fqid 0x%x failed with ret:%d", fqid, ret);
171737f9b54bSShreyansh Jain 	return ret;
171837f9b54bSShreyansh Jain }
171937f9b54bSShreyansh Jain 
172037f9b54bSShreyansh Jain /* Initialise a Tx FQ */
172137f9b54bSShreyansh Jain static int dpaa_tx_queue_init(struct qman_fq *fq,
17229124e65dSGagandeep Singh 			      struct fman_if *fman_intf,
17239124e65dSGagandeep Singh 			      struct qman_cgr *cgr_tx)
172437f9b54bSShreyansh Jain {
17258d804cf1SHemant Agrawal 	struct qm_mcc_initfq opts = {0};
17269124e65dSGagandeep Singh 	struct qm_mcc_initcgr cgr_opts = {
17279124e65dSGagandeep Singh 		.we_mask = QM_CGR_WE_CS_THRES |
17289124e65dSGagandeep Singh 				QM_CGR_WE_CSTD_EN |
17299124e65dSGagandeep Singh 				QM_CGR_WE_MODE,
17309124e65dSGagandeep Singh 		.cgr = {
17319124e65dSGagandeep Singh 			.cstd_en = QM_CGR_EN,
17329124e65dSGagandeep Singh 			.mode = QMAN_CGR_MODE_FRAME
17339124e65dSGagandeep Singh 		}
17349124e65dSGagandeep Singh 	};
173537f9b54bSShreyansh Jain 	int ret;
173637f9b54bSShreyansh Jain 
173737f9b54bSShreyansh Jain 	ret = qman_create_fq(0, QMAN_FQ_FLAG_DYNAMIC_FQID |
173837f9b54bSShreyansh Jain 			     QMAN_FQ_FLAG_TO_DCPORTAL, fq);
173937f9b54bSShreyansh Jain 	if (ret) {
174037f9b54bSShreyansh Jain 		DPAA_PMD_ERR("create tx fq failed with ret: %d", ret);
174137f9b54bSShreyansh Jain 		return ret;
174237f9b54bSShreyansh Jain 	}
174337f9b54bSShreyansh Jain 	opts.we_mask = QM_INITFQ_WE_DESTWQ | QM_INITFQ_WE_FQCTRL |
174437f9b54bSShreyansh Jain 		       QM_INITFQ_WE_CONTEXTB | QM_INITFQ_WE_CONTEXTA;
174537f9b54bSShreyansh Jain 	opts.fqd.dest.channel = fman_intf->tx_channel_id;
174637f9b54bSShreyansh Jain 	opts.fqd.dest.wq = DPAA_IF_TX_PRIORITY;
174737f9b54bSShreyansh Jain 	opts.fqd.fq_ctrl = QM_FQCTRL_PREFERINCACHE;
174837f9b54bSShreyansh Jain 	opts.fqd.context_b = 0;
174937f9b54bSShreyansh Jain 	/* no tx-confirmation */
175037f9b54bSShreyansh Jain 	opts.fqd.context_a.hi = 0x80000000 | fman_dealloc_bufs_mask_hi;
175137f9b54bSShreyansh Jain 	opts.fqd.context_a.lo = 0 | fman_dealloc_bufs_mask_lo;
175272e9e0c9SNipun Gupta 	if (fman_ip_rev >= FMAN_V3) {
175372e9e0c9SNipun Gupta 		/* Set B0V bit in contextA to set ASPID to 0 */
175472e9e0c9SNipun Gupta 		opts.fqd.context_a.hi |= 0x04000000;
175572e9e0c9SNipun Gupta 	}
17568d6fc8b6SHemant Agrawal 	DPAA_PMD_DEBUG("init tx fq %p, fqid 0x%x", fq, fq->fqid);
17579124e65dSGagandeep Singh 
17589124e65dSGagandeep Singh 	if (cgr_tx) {
17599124e65dSGagandeep Singh 		/* Enable tail drop with cgr on this queue */
17609124e65dSGagandeep Singh 		qm_cgr_cs_thres_set64(&cgr_opts.cgr.cs_thres,
17619124e65dSGagandeep Singh 				      td_tx_threshold, 0);
17629124e65dSGagandeep Singh 		cgr_tx->cb = NULL;
17639124e65dSGagandeep Singh 		ret = qman_create_cgr(cgr_tx, QMAN_CGR_FLAG_USE_INIT,
17649124e65dSGagandeep Singh 				      &cgr_opts);
17659124e65dSGagandeep Singh 		if (ret) {
17669124e65dSGagandeep Singh 			DPAA_PMD_WARN(
17679124e65dSGagandeep Singh 				"rx taildrop init fail on rx fqid 0x%x(ret=%d)",
17689124e65dSGagandeep Singh 				fq->fqid, ret);
17699124e65dSGagandeep Singh 			goto without_cgr;
17709124e65dSGagandeep Singh 		}
17719124e65dSGagandeep Singh 		opts.we_mask |= QM_INITFQ_WE_CGID;
17729124e65dSGagandeep Singh 		opts.fqd.cgid = cgr_tx->cgrid;
17739124e65dSGagandeep Singh 		opts.fqd.fq_ctrl |= QM_FQCTRL_CGE;
17749124e65dSGagandeep Singh 		DPAA_PMD_DEBUG("Tx FQ tail drop enabled, threshold = %d\n",
17759124e65dSGagandeep Singh 				td_tx_threshold);
17769124e65dSGagandeep Singh 	}
17779124e65dSGagandeep Singh without_cgr:
177837f9b54bSShreyansh Jain 	ret = qman_init_fq(fq, QMAN_INITFQ_FLAG_SCHED, &opts);
177937f9b54bSShreyansh Jain 	if (ret)
17808d6fc8b6SHemant Agrawal 		DPAA_PMD_ERR("init tx fqid 0x%x failed %d", fq->fqid, ret);
178137f9b54bSShreyansh Jain 	return ret;
178237f9b54bSShreyansh Jain }
178337f9b54bSShreyansh Jain 
178405ba55bcSShreyansh Jain #ifdef RTE_LIBRTE_DPAA_DEBUG_DRIVER
178505ba55bcSShreyansh Jain /* Initialise a DEBUG FQ ([rt]x_error, rx_default). */
178605ba55bcSShreyansh Jain static int dpaa_debug_queue_init(struct qman_fq *fq, uint32_t fqid)
178705ba55bcSShreyansh Jain {
17888d804cf1SHemant Agrawal 	struct qm_mcc_initfq opts = {0};
178905ba55bcSShreyansh Jain 	int ret;
179005ba55bcSShreyansh Jain 
179105ba55bcSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
179205ba55bcSShreyansh Jain 
179305ba55bcSShreyansh Jain 	ret = qman_reserve_fqid(fqid);
179405ba55bcSShreyansh Jain 	if (ret) {
179505ba55bcSShreyansh Jain 		DPAA_PMD_ERR("Reserve debug fqid %d failed with ret: %d",
179605ba55bcSShreyansh Jain 			fqid, ret);
179705ba55bcSShreyansh Jain 		return -EINVAL;
179805ba55bcSShreyansh Jain 	}
179905ba55bcSShreyansh Jain 	/* "map" this Rx FQ to one of the interfaces Tx FQID */
180005ba55bcSShreyansh Jain 	DPAA_PMD_DEBUG("Creating debug fq %p, fqid %d", fq, fqid);
180105ba55bcSShreyansh Jain 	ret = qman_create_fq(fqid, QMAN_FQ_FLAG_NO_ENQUEUE, fq);
180205ba55bcSShreyansh Jain 	if (ret) {
180305ba55bcSShreyansh Jain 		DPAA_PMD_ERR("create debug fqid %d failed with ret: %d",
180405ba55bcSShreyansh Jain 			fqid, ret);
180505ba55bcSShreyansh Jain 		return ret;
180605ba55bcSShreyansh Jain 	}
180705ba55bcSShreyansh Jain 	opts.we_mask = QM_INITFQ_WE_DESTWQ | QM_INITFQ_WE_FQCTRL;
180805ba55bcSShreyansh Jain 	opts.fqd.dest.wq = DPAA_IF_DEBUG_PRIORITY;
180905ba55bcSShreyansh Jain 	ret = qman_init_fq(fq, 0, &opts);
181005ba55bcSShreyansh Jain 	if (ret)
181105ba55bcSShreyansh Jain 		DPAA_PMD_ERR("init debug fqid %d failed with ret: %d",
181205ba55bcSShreyansh Jain 			    fqid, ret);
181305ba55bcSShreyansh Jain 	return ret;
181405ba55bcSShreyansh Jain }
181505ba55bcSShreyansh Jain #endif
181605ba55bcSShreyansh Jain 
1817ff9e112dSShreyansh Jain /* Initialise a network interface */
1818ff9e112dSShreyansh Jain static int
18196b10d1f7SNipun Gupta dpaa_dev_init_secondary(struct rte_eth_dev *eth_dev)
18206b10d1f7SNipun Gupta {
18216b10d1f7SNipun Gupta 	struct rte_dpaa_device *dpaa_device;
18226b10d1f7SNipun Gupta 	struct fm_eth_port_cfg *cfg;
18236b10d1f7SNipun Gupta 	struct dpaa_if *dpaa_intf;
18246b10d1f7SNipun Gupta 	struct fman_if *fman_intf;
18256b10d1f7SNipun Gupta 	int dev_id;
18266b10d1f7SNipun Gupta 
18276b10d1f7SNipun Gupta 	PMD_INIT_FUNC_TRACE();
18286b10d1f7SNipun Gupta 
18296b10d1f7SNipun Gupta 	dpaa_device = DEV_TO_DPAA_DEVICE(eth_dev->device);
18306b10d1f7SNipun Gupta 	dev_id = dpaa_device->id.dev_id;
18316b10d1f7SNipun Gupta 	cfg = dpaa_get_eth_port_cfg(dev_id);
18326b10d1f7SNipun Gupta 	fman_intf = cfg->fman_if;
18336b10d1f7SNipun Gupta 	eth_dev->process_private = fman_intf;
18346b10d1f7SNipun Gupta 
18356b10d1f7SNipun Gupta 	/* Plugging of UCODE burst API not supported in Secondary */
18366b10d1f7SNipun Gupta 	dpaa_intf = eth_dev->data->dev_private;
18376b10d1f7SNipun Gupta 	eth_dev->rx_pkt_burst = dpaa_eth_queue_rx;
18386b10d1f7SNipun Gupta 	if (dpaa_intf->cgr_tx)
18396b10d1f7SNipun Gupta 		eth_dev->tx_pkt_burst = dpaa_eth_queue_tx_slow;
18406b10d1f7SNipun Gupta 	else
18416b10d1f7SNipun Gupta 		eth_dev->tx_pkt_burst = dpaa_eth_queue_tx;
18426b10d1f7SNipun Gupta #ifdef CONFIG_FSL_QMAN_FQ_LOOKUP
18436b10d1f7SNipun Gupta 	qman_set_fq_lookup_table(
18446b10d1f7SNipun Gupta 		dpaa_intf->rx_queues->qman_fq_lookup_table);
18456b10d1f7SNipun Gupta #endif
18466b10d1f7SNipun Gupta 
18476b10d1f7SNipun Gupta 	return 0;
18486b10d1f7SNipun Gupta }
18496b10d1f7SNipun Gupta 
18506b10d1f7SNipun Gupta /* Initialise a network interface */
18516b10d1f7SNipun Gupta static int
1852ff9e112dSShreyansh Jain dpaa_dev_init(struct rte_eth_dev *eth_dev)
1853ff9e112dSShreyansh Jain {
1854af2828cfSAkhil Goyal 	int num_rx_fqs, fqid;
185537f9b54bSShreyansh Jain 	int loop, ret = 0;
1856ff9e112dSShreyansh Jain 	int dev_id;
1857ff9e112dSShreyansh Jain 	struct rte_dpaa_device *dpaa_device;
1858ff9e112dSShreyansh Jain 	struct dpaa_if *dpaa_intf;
185937f9b54bSShreyansh Jain 	struct fm_eth_port_cfg *cfg;
186037f9b54bSShreyansh Jain 	struct fman_if *fman_intf;
186137f9b54bSShreyansh Jain 	struct fman_if_bpool *bp, *tmp_bp;
186262f53995SHemant Agrawal 	uint32_t cgrid[DPAA_MAX_NUM_PCD_QUEUES];
18639124e65dSGagandeep Singh 	uint32_t cgrid_tx[MAX_DPAA_CORES];
18644defbc8cSSachin Saxena 	uint32_t dev_rx_fqids[DPAA_MAX_NUM_PCD_QUEUES];
1865e4abd4ffSJun Yang 	int8_t dev_vspids[DPAA_MAX_NUM_PCD_QUEUES];
1866e4abd4ffSJun Yang 	int8_t vsp_id = -1;
1867ff9e112dSShreyansh Jain 
1868ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1869ff9e112dSShreyansh Jain 
1870ff9e112dSShreyansh Jain 	dpaa_device = DEV_TO_DPAA_DEVICE(eth_dev->device);
1871ff9e112dSShreyansh Jain 	dev_id = dpaa_device->id.dev_id;
1872ff9e112dSShreyansh Jain 	dpaa_intf = eth_dev->data->dev_private;
1873051ae3afSHemant Agrawal 	cfg = dpaa_get_eth_port_cfg(dev_id);
187437f9b54bSShreyansh Jain 	fman_intf = cfg->fman_if;
1875ff9e112dSShreyansh Jain 
1876ff9e112dSShreyansh Jain 	dpaa_intf->name = dpaa_device->name;
1877ff9e112dSShreyansh Jain 
18787be78d02SJosh Soref 	/* save fman_if & cfg in the interface structure */
18796b10d1f7SNipun Gupta 	eth_dev->process_private = fman_intf;
1880ff9e112dSShreyansh Jain 	dpaa_intf->ifid = dev_id;
188137f9b54bSShreyansh Jain 	dpaa_intf->cfg = cfg;
1882ff9e112dSShreyansh Jain 
18834defbc8cSSachin Saxena 	memset((char *)dev_rx_fqids, 0,
18844defbc8cSSachin Saxena 		sizeof(uint32_t) * DPAA_MAX_NUM_PCD_QUEUES);
18854defbc8cSSachin Saxena 
1886e4abd4ffSJun Yang 	memset(dev_vspids, -1, DPAA_MAX_NUM_PCD_QUEUES);
1887e4abd4ffSJun Yang 
188837f9b54bSShreyansh Jain 	/* Initialize Rx FQ's */
18898d6fc8b6SHemant Agrawal 	if (default_q) {
18908d6fc8b6SHemant Agrawal 		num_rx_fqs = DPAA_DEFAULT_NUM_PCD_QUEUES;
18914defbc8cSSachin Saxena 	} else if (fmc_q) {
1892f5fe3eedSJun Yang 		num_rx_fqs = dpaa_port_fmc_init(fman_intf, dev_rx_fqids,
1893f5fe3eedSJun Yang 						dev_vspids,
1894f5fe3eedSJun Yang 						DPAA_MAX_NUM_PCD_QUEUES);
1895f5fe3eedSJun Yang 		if (num_rx_fqs < 0) {
1896f5fe3eedSJun Yang 			DPAA_PMD_ERR("%s FMC initializes failed!",
1897f5fe3eedSJun Yang 				dpaa_intf->name);
1898f5fe3eedSJun Yang 			goto free_rx;
1899f5fe3eedSJun Yang 		}
1900f5fe3eedSJun Yang 		if (!num_rx_fqs) {
1901f5fe3eedSJun Yang 			DPAA_PMD_WARN("%s is not configured by FMC.",
1902f5fe3eedSJun Yang 				dpaa_intf->name);
1903f5fe3eedSJun Yang 		}
19048d6fc8b6SHemant Agrawal 	} else {
19054defbc8cSSachin Saxena 		/* FMCLESS mode, load balance to multiple cores.*/
19064defbc8cSSachin Saxena 		num_rx_fqs = rte_lcore_count();
19078d6fc8b6SHemant Agrawal 	}
19088d6fc8b6SHemant Agrawal 
1909e4f931ccSHemant Agrawal 	/* Each device can not have more than DPAA_MAX_NUM_PCD_QUEUES RX
191037f9b54bSShreyansh Jain 	 * queues.
191137f9b54bSShreyansh Jain 	 */
19124defbc8cSSachin Saxena 	if (num_rx_fqs < 0 || num_rx_fqs > DPAA_MAX_NUM_PCD_QUEUES) {
191337f9b54bSShreyansh Jain 		DPAA_PMD_ERR("Invalid number of RX queues\n");
191437f9b54bSShreyansh Jain 		return -EINVAL;
191537f9b54bSShreyansh Jain 	}
191637f9b54bSShreyansh Jain 
19174defbc8cSSachin Saxena 	if (num_rx_fqs > 0) {
191837f9b54bSShreyansh Jain 		dpaa_intf->rx_queues = rte_zmalloc(NULL,
191937f9b54bSShreyansh Jain 			sizeof(struct qman_fq) * num_rx_fqs, MAX_CACHELINE);
19200ff76833SYong Wang 		if (!dpaa_intf->rx_queues) {
19210ff76833SYong Wang 			DPAA_PMD_ERR("Failed to alloc mem for RX queues\n");
19220ff76833SYong Wang 			return -ENOMEM;
19230ff76833SYong Wang 		}
19244defbc8cSSachin Saxena 	} else {
19254defbc8cSSachin Saxena 		dpaa_intf->rx_queues = NULL;
19264defbc8cSSachin Saxena 	}
192762f53995SHemant Agrawal 
19289124e65dSGagandeep Singh 	memset(cgrid, 0, sizeof(cgrid));
19299124e65dSGagandeep Singh 	memset(cgrid_tx, 0, sizeof(cgrid_tx));
19309124e65dSGagandeep Singh 
19319124e65dSGagandeep Singh 	/* if DPAA_TX_TAILDROP_THRESHOLD is set, use that value; if 0, it means
19329124e65dSGagandeep Singh 	 * Tx tail drop is disabled.
19339124e65dSGagandeep Singh 	 */
19349124e65dSGagandeep Singh 	if (getenv("DPAA_TX_TAILDROP_THRESHOLD")) {
19359124e65dSGagandeep Singh 		td_tx_threshold = atoi(getenv("DPAA_TX_TAILDROP_THRESHOLD"));
19369124e65dSGagandeep Singh 		DPAA_PMD_DEBUG("Tail drop threshold env configured: %u",
19379124e65dSGagandeep Singh 			       td_tx_threshold);
19389124e65dSGagandeep Singh 		/* if a very large value is being configured */
19399124e65dSGagandeep Singh 		if (td_tx_threshold > UINT16_MAX)
19409124e65dSGagandeep Singh 			td_tx_threshold = CGR_RX_PERFQ_THRESH;
19419124e65dSGagandeep Singh 	}
19429124e65dSGagandeep Singh 
194362f53995SHemant Agrawal 	/* If congestion control is enabled globally*/
19444defbc8cSSachin Saxena 	if (num_rx_fqs > 0 && td_threshold) {
194562f53995SHemant Agrawal 		dpaa_intf->cgr_rx = rte_zmalloc(NULL,
194662f53995SHemant Agrawal 			sizeof(struct qman_cgr) * num_rx_fqs, MAX_CACHELINE);
19470ff76833SYong Wang 		if (!dpaa_intf->cgr_rx) {
19480ff76833SYong Wang 			DPAA_PMD_ERR("Failed to alloc mem for cgr_rx\n");
19490ff76833SYong Wang 			ret = -ENOMEM;
19500ff76833SYong Wang 			goto free_rx;
19510ff76833SYong Wang 		}
195262f53995SHemant Agrawal 
195362f53995SHemant Agrawal 		ret = qman_alloc_cgrid_range(&cgrid[0], num_rx_fqs, 1, 0);
195462f53995SHemant Agrawal 		if (ret != num_rx_fqs) {
195562f53995SHemant Agrawal 			DPAA_PMD_WARN("insufficient CGRIDs available");
19560ff76833SYong Wang 			ret = -EINVAL;
19570ff76833SYong Wang 			goto free_rx;
195862f53995SHemant Agrawal 		}
195962f53995SHemant Agrawal 	} else {
196062f53995SHemant Agrawal 		dpaa_intf->cgr_rx = NULL;
196162f53995SHemant Agrawal 	}
196262f53995SHemant Agrawal 
19634defbc8cSSachin Saxena 	if (!fmc_q && !default_q) {
19644defbc8cSSachin Saxena 		ret = qman_alloc_fqid_range(dev_rx_fqids, num_rx_fqs,
19654defbc8cSSachin Saxena 					    num_rx_fqs, 0);
19664defbc8cSSachin Saxena 		if (ret < 0) {
19674defbc8cSSachin Saxena 			DPAA_PMD_ERR("Failed to alloc rx fqid's\n");
19684defbc8cSSachin Saxena 			goto free_rx;
19694defbc8cSSachin Saxena 		}
19704defbc8cSSachin Saxena 	}
19714defbc8cSSachin Saxena 
197237f9b54bSShreyansh Jain 	for (loop = 0; loop < num_rx_fqs; loop++) {
19738d6fc8b6SHemant Agrawal 		if (default_q)
19748d6fc8b6SHemant Agrawal 			fqid = cfg->rx_def;
19758d6fc8b6SHemant Agrawal 		else
19764defbc8cSSachin Saxena 			fqid = dev_rx_fqids[loop];
197762f53995SHemant Agrawal 
1978e4abd4ffSJun Yang 		vsp_id = dev_vspids[loop];
1979e4abd4ffSJun Yang 
198062f53995SHemant Agrawal 		if (dpaa_intf->cgr_rx)
198162f53995SHemant Agrawal 			dpaa_intf->cgr_rx[loop].cgrid = cgrid[loop];
198262f53995SHemant Agrawal 
198362f53995SHemant Agrawal 		ret = dpaa_rx_queue_init(&dpaa_intf->rx_queues[loop],
198462f53995SHemant Agrawal 			dpaa_intf->cgr_rx ? &dpaa_intf->cgr_rx[loop] : NULL,
198562f53995SHemant Agrawal 			fqid);
198637f9b54bSShreyansh Jain 		if (ret)
19870ff76833SYong Wang 			goto free_rx;
1988e4abd4ffSJun Yang 		dpaa_intf->rx_queues[loop].vsp_id = vsp_id;
198937f9b54bSShreyansh Jain 		dpaa_intf->rx_queues[loop].dpaa_intf = dpaa_intf;
199037f9b54bSShreyansh Jain 	}
199137f9b54bSShreyansh Jain 	dpaa_intf->nb_rx_queues = num_rx_fqs;
199237f9b54bSShreyansh Jain 
19930ff76833SYong Wang 	/* Initialise Tx FQs.free_rx Have as many Tx FQ's as number of cores */
199437f9b54bSShreyansh Jain 	dpaa_intf->tx_queues = rte_zmalloc(NULL, sizeof(struct qman_fq) *
1995af2828cfSAkhil Goyal 		MAX_DPAA_CORES, MAX_CACHELINE);
19960ff76833SYong Wang 	if (!dpaa_intf->tx_queues) {
19970ff76833SYong Wang 		DPAA_PMD_ERR("Failed to alloc mem for TX queues\n");
19980ff76833SYong Wang 		ret = -ENOMEM;
19990ff76833SYong Wang 		goto free_rx;
20000ff76833SYong Wang 	}
200137f9b54bSShreyansh Jain 
20029124e65dSGagandeep Singh 	/* If congestion control is enabled globally*/
20039124e65dSGagandeep Singh 	if (td_tx_threshold) {
20049124e65dSGagandeep Singh 		dpaa_intf->cgr_tx = rte_zmalloc(NULL,
20059124e65dSGagandeep Singh 			sizeof(struct qman_cgr) * MAX_DPAA_CORES,
20069124e65dSGagandeep Singh 			MAX_CACHELINE);
20079124e65dSGagandeep Singh 		if (!dpaa_intf->cgr_tx) {
20089124e65dSGagandeep Singh 			DPAA_PMD_ERR("Failed to alloc mem for cgr_tx\n");
20099124e65dSGagandeep Singh 			ret = -ENOMEM;
20109124e65dSGagandeep Singh 			goto free_rx;
20119124e65dSGagandeep Singh 		}
20129124e65dSGagandeep Singh 
20139124e65dSGagandeep Singh 		ret = qman_alloc_cgrid_range(&cgrid_tx[0], MAX_DPAA_CORES,
20149124e65dSGagandeep Singh 					     1, 0);
20159124e65dSGagandeep Singh 		if (ret != MAX_DPAA_CORES) {
20169124e65dSGagandeep Singh 			DPAA_PMD_WARN("insufficient CGRIDs available");
20179124e65dSGagandeep Singh 			ret = -EINVAL;
20189124e65dSGagandeep Singh 			goto free_rx;
20199124e65dSGagandeep Singh 		}
20209124e65dSGagandeep Singh 	} else {
20219124e65dSGagandeep Singh 		dpaa_intf->cgr_tx = NULL;
20229124e65dSGagandeep Singh 	}
20239124e65dSGagandeep Singh 
20249124e65dSGagandeep Singh 
2025af2828cfSAkhil Goyal 	for (loop = 0; loop < MAX_DPAA_CORES; loop++) {
20269124e65dSGagandeep Singh 		if (dpaa_intf->cgr_tx)
20279124e65dSGagandeep Singh 			dpaa_intf->cgr_tx[loop].cgrid = cgrid_tx[loop];
20289124e65dSGagandeep Singh 
202937f9b54bSShreyansh Jain 		ret = dpaa_tx_queue_init(&dpaa_intf->tx_queues[loop],
20309124e65dSGagandeep Singh 			fman_intf,
20319124e65dSGagandeep Singh 			dpaa_intf->cgr_tx ? &dpaa_intf->cgr_tx[loop] : NULL);
203237f9b54bSShreyansh Jain 		if (ret)
20330ff76833SYong Wang 			goto free_tx;
203437f9b54bSShreyansh Jain 		dpaa_intf->tx_queues[loop].dpaa_intf = dpaa_intf;
203537f9b54bSShreyansh Jain 	}
2036af2828cfSAkhil Goyal 	dpaa_intf->nb_tx_queues = MAX_DPAA_CORES;
203737f9b54bSShreyansh Jain 
203805ba55bcSShreyansh Jain #ifdef RTE_LIBRTE_DPAA_DEBUG_DRIVER
203977393f56SSachin Saxena 	ret = dpaa_debug_queue_init(&dpaa_intf->debug_queues
204077393f56SSachin Saxena 			[DPAA_DEBUG_FQ_RX_ERROR], fman_intf->fqid_rx_err);
204177393f56SSachin Saxena 	if (ret) {
204277393f56SSachin Saxena 		DPAA_PMD_ERR("DPAA RX ERROR queue init failed!");
204377393f56SSachin Saxena 		goto free_tx;
204477393f56SSachin Saxena 	}
204505ba55bcSShreyansh Jain 	dpaa_intf->debug_queues[DPAA_DEBUG_FQ_RX_ERROR].dpaa_intf = dpaa_intf;
204677393f56SSachin Saxena 	ret = dpaa_debug_queue_init(&dpaa_intf->debug_queues
204777393f56SSachin Saxena 			[DPAA_DEBUG_FQ_TX_ERROR], fman_intf->fqid_tx_err);
204877393f56SSachin Saxena 	if (ret) {
204977393f56SSachin Saxena 		DPAA_PMD_ERR("DPAA TX ERROR queue init failed!");
205077393f56SSachin Saxena 		goto free_tx;
205177393f56SSachin Saxena 	}
205205ba55bcSShreyansh Jain 	dpaa_intf->debug_queues[DPAA_DEBUG_FQ_TX_ERROR].dpaa_intf = dpaa_intf;
205305ba55bcSShreyansh Jain #endif
205405ba55bcSShreyansh Jain 
205537f9b54bSShreyansh Jain 	DPAA_PMD_DEBUG("All frame queues created");
205637f9b54bSShreyansh Jain 
205712a4678aSShreyansh Jain 	/* Get the initial configuration for flow control */
20586b10d1f7SNipun Gupta 	dpaa_fc_set_default(dpaa_intf, fman_intf);
205912a4678aSShreyansh Jain 
206037f9b54bSShreyansh Jain 	/* reset bpool list, initialize bpool dynamically */
206137f9b54bSShreyansh Jain 	list_for_each_entry_safe(bp, tmp_bp, &cfg->fman_if->bpool_list, node) {
206237f9b54bSShreyansh Jain 		list_del(&bp->node);
20634762b3d4SHemant Agrawal 		rte_free(bp);
206437f9b54bSShreyansh Jain 	}
206537f9b54bSShreyansh Jain 
206637f9b54bSShreyansh Jain 	/* Populate ethdev structure */
2067ff9e112dSShreyansh Jain 	eth_dev->dev_ops = &dpaa_devops;
2068cbfc6111SFerruh Yigit 	eth_dev->rx_queue_count = dpaa_dev_rx_queue_count;
206937f9b54bSShreyansh Jain 	eth_dev->rx_pkt_burst = dpaa_eth_queue_rx;
207037f9b54bSShreyansh Jain 	eth_dev->tx_pkt_burst = dpaa_eth_tx_drop_all;
207137f9b54bSShreyansh Jain 
207237f9b54bSShreyansh Jain 	/* Allocate memory for storing MAC addresses */
207337f9b54bSShreyansh Jain 	eth_dev->data->mac_addrs = rte_zmalloc("mac_addr",
207435b2d13fSOlivier Matz 		RTE_ETHER_ADDR_LEN * DPAA_MAX_MAC_FILTER, 0);
207537f9b54bSShreyansh Jain 	if (eth_dev->data->mac_addrs == NULL) {
207637f9b54bSShreyansh Jain 		DPAA_PMD_ERR("Failed to allocate %d bytes needed to "
207737f9b54bSShreyansh Jain 						"store MAC addresses",
207835b2d13fSOlivier Matz 				RTE_ETHER_ADDR_LEN * DPAA_MAX_MAC_FILTER);
20790ff76833SYong Wang 		ret = -ENOMEM;
20800ff76833SYong Wang 		goto free_tx;
208137f9b54bSShreyansh Jain 	}
208237f9b54bSShreyansh Jain 
208337f9b54bSShreyansh Jain 	/* copy the primary mac address */
2084538da7a1SOlivier Matz 	rte_ether_addr_copy(&fman_intf->mac_addr, &eth_dev->data->mac_addrs[0]);
208537f9b54bSShreyansh Jain 
2086c2c4f87bSAman Deep Singh 	RTE_LOG(INFO, PMD, "net: dpaa: %s: " RTE_ETHER_ADDR_PRT_FMT "\n",
2087a7db3afcSAman Deep Singh 		dpaa_device->name, RTE_ETHER_ADDR_BYTES(&fman_intf->mac_addr));
20884defbc8cSSachin Saxena 
2089133332f0SRadu Bulie 	if (!fman_intf->is_shared_mac) {
209095d226f0SNipun Gupta 		/* Configure error packet handling */
209177393f56SSachin Saxena 		fman_if_receive_rx_errors(fman_intf,
209277393f56SSachin Saxena 			FM_FD_RX_STATUS_ERR_MASK);
209395d226f0SNipun Gupta 		/* Disable RX mode */
209437f9b54bSShreyansh Jain 		fman_if_disable_rx(fman_intf);
209537f9b54bSShreyansh Jain 		/* Disable promiscuous mode */
209637f9b54bSShreyansh Jain 		fman_if_promiscuous_disable(fman_intf);
209737f9b54bSShreyansh Jain 		/* Disable multicast */
209837f9b54bSShreyansh Jain 		fman_if_reset_mcast_filter_table(fman_intf);
209937f9b54bSShreyansh Jain 		/* Reset interface statistics */
210037f9b54bSShreyansh Jain 		fman_if_stats_reset(fman_intf);
210155576ac2SHemant Agrawal 		/* Disable SG by default */
210255576ac2SHemant Agrawal 		fman_if_set_sg(fman_intf, 0);
2103133332f0SRadu Bulie 		fman_if_set_maxfrm(fman_intf,
2104133332f0SRadu Bulie 				   RTE_ETHER_MAX_LEN + VLAN_TAG_SIZE);
2105133332f0SRadu Bulie 	}
2106ff9e112dSShreyansh Jain 
2107ff9e112dSShreyansh Jain 	return 0;
21080ff76833SYong Wang 
21090ff76833SYong Wang free_tx:
21100ff76833SYong Wang 	rte_free(dpaa_intf->tx_queues);
21110ff76833SYong Wang 	dpaa_intf->tx_queues = NULL;
21120ff76833SYong Wang 	dpaa_intf->nb_tx_queues = 0;
21130ff76833SYong Wang 
21140ff76833SYong Wang free_rx:
21150ff76833SYong Wang 	rte_free(dpaa_intf->cgr_rx);
21169124e65dSGagandeep Singh 	rte_free(dpaa_intf->cgr_tx);
21170ff76833SYong Wang 	rte_free(dpaa_intf->rx_queues);
21180ff76833SYong Wang 	dpaa_intf->rx_queues = NULL;
21190ff76833SYong Wang 	dpaa_intf->nb_rx_queues = 0;
21200ff76833SYong Wang 	return ret;
2121ff9e112dSShreyansh Jain }
2122ff9e112dSShreyansh Jain 
2123ff9e112dSShreyansh Jain static int
21244defbc8cSSachin Saxena rte_dpaa_probe(struct rte_dpaa_driver *dpaa_drv,
2125ff9e112dSShreyansh Jain 	       struct rte_dpaa_device *dpaa_dev)
2126ff9e112dSShreyansh Jain {
2127ff9e112dSShreyansh Jain 	int diag;
2128ff9e112dSShreyansh Jain 	int ret;
2129ff9e112dSShreyansh Jain 	struct rte_eth_dev *eth_dev;
2130ff9e112dSShreyansh Jain 
2131ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
2132ff9e112dSShreyansh Jain 
213347854c18SHemant Agrawal 	if ((DPAA_MBUF_HW_ANNOTATION + DPAA_FD_PTA_SIZE) >
213447854c18SHemant Agrawal 		RTE_PKTMBUF_HEADROOM) {
213547854c18SHemant Agrawal 		DPAA_PMD_ERR(
213647854c18SHemant Agrawal 		"RTE_PKTMBUF_HEADROOM(%d) shall be > DPAA Annotation req(%d)",
213747854c18SHemant Agrawal 		RTE_PKTMBUF_HEADROOM,
213847854c18SHemant Agrawal 		DPAA_MBUF_HW_ANNOTATION + DPAA_FD_PTA_SIZE);
213947854c18SHemant Agrawal 
214047854c18SHemant Agrawal 		return -1;
214147854c18SHemant Agrawal 	}
214247854c18SHemant Agrawal 
2143ff9e112dSShreyansh Jain 	/* In case of secondary process, the device is already configured
2144ff9e112dSShreyansh Jain 	 * and no further action is required, except portal initialization
2145ff9e112dSShreyansh Jain 	 * and verifying secondary attachment to port name.
2146ff9e112dSShreyansh Jain 	 */
2147ff9e112dSShreyansh Jain 	if (rte_eal_process_type() != RTE_PROC_PRIMARY) {
2148ff9e112dSShreyansh Jain 		eth_dev = rte_eth_dev_attach_secondary(dpaa_dev->name);
2149ff9e112dSShreyansh Jain 		if (!eth_dev)
2150ff9e112dSShreyansh Jain 			return -ENOMEM;
2151d1c3ab22SFerruh Yigit 		eth_dev->device = &dpaa_dev->device;
2152d1c3ab22SFerruh Yigit 		eth_dev->dev_ops = &dpaa_devops;
21536b10d1f7SNipun Gupta 
21546b10d1f7SNipun Gupta 		ret = dpaa_dev_init_secondary(eth_dev);
21556b10d1f7SNipun Gupta 		if (ret != 0) {
21566b10d1f7SNipun Gupta 			RTE_LOG(ERR, PMD, "secondary dev init failed\n");
21576b10d1f7SNipun Gupta 			return ret;
21586b10d1f7SNipun Gupta 		}
21596b10d1f7SNipun Gupta 
2160fbe90cddSThomas Monjalon 		rte_eth_dev_probing_finish(eth_dev);
2161ff9e112dSShreyansh Jain 		return 0;
2162ff9e112dSShreyansh Jain 	}
2163ff9e112dSShreyansh Jain 
2164af2828cfSAkhil Goyal 	if (!is_global_init && (rte_eal_process_type() == RTE_PROC_PRIMARY)) {
21658d6fc8b6SHemant Agrawal 		if (access("/tmp/fmc.bin", F_OK) == -1) {
2166b7c7ff6eSStephen Hemminger 			DPAA_PMD_INFO("* FMC not configured.Enabling default mode");
21678d6fc8b6SHemant Agrawal 			default_q = 1;
21688d6fc8b6SHemant Agrawal 		}
21698d6fc8b6SHemant Agrawal 
21704defbc8cSSachin Saxena 		if (!(default_q || fmc_q)) {
21714defbc8cSSachin Saxena 			if (dpaa_fm_init()) {
21724defbc8cSSachin Saxena 				DPAA_PMD_ERR("FM init failed\n");
21734defbc8cSSachin Saxena 				return -1;
21744defbc8cSSachin Saxena 			}
21754defbc8cSSachin Saxena 		}
21764defbc8cSSachin Saxena 
2177e507498dSHemant Agrawal 		/* disabling the default push mode for LS1043 */
2178e507498dSHemant Agrawal 		if (dpaa_svr_family == SVR_LS1043A_FAMILY)
2179e507498dSHemant Agrawal 			dpaa_push_mode_max_queue = 0;
2180e507498dSHemant Agrawal 
21817be78d02SJosh Soref 		/* if push mode queues to be enabled. Currently we are allowing
2182e507498dSHemant Agrawal 		 * only one queue per thread.
2183e507498dSHemant Agrawal 		 */
2184e507498dSHemant Agrawal 		if (getenv("DPAA_PUSH_QUEUES_NUMBER")) {
2185e507498dSHemant Agrawal 			dpaa_push_mode_max_queue =
2186e507498dSHemant Agrawal 					atoi(getenv("DPAA_PUSH_QUEUES_NUMBER"));
2187e507498dSHemant Agrawal 			if (dpaa_push_mode_max_queue > DPAA_MAX_PUSH_MODE_QUEUE)
2188e507498dSHemant Agrawal 			    dpaa_push_mode_max_queue = DPAA_MAX_PUSH_MODE_QUEUE;
2189e507498dSHemant Agrawal 		}
2190e507498dSHemant Agrawal 
2191ff9e112dSShreyansh Jain 		is_global_init = 1;
2192ff9e112dSShreyansh Jain 	}
2193ff9e112dSShreyansh Jain 
2194e5872221SRohit Raj 	if (unlikely(!DPAA_PER_LCORE_PORTAL)) {
2195ff9e112dSShreyansh Jain 		ret = rte_dpaa_portal_init((void *)1);
2196ff9e112dSShreyansh Jain 		if (ret) {
2197ff9e112dSShreyansh Jain 			DPAA_PMD_ERR("Unable to initialize portal");
2198ff9e112dSShreyansh Jain 			return ret;
2199ff9e112dSShreyansh Jain 		}
22005d944582SNipun Gupta 	}
2201ff9e112dSShreyansh Jain 
22026b10d1f7SNipun Gupta 	eth_dev = rte_eth_dev_allocate(dpaa_dev->name);
2203af2828cfSAkhil Goyal 	if (!eth_dev)
2204af2828cfSAkhil Goyal 		return -ENOMEM;
2205ff9e112dSShreyansh Jain 
22066b10d1f7SNipun Gupta 	eth_dev->data->dev_private =
22076b10d1f7SNipun Gupta 			rte_zmalloc("ethdev private structure",
2208ff9e112dSShreyansh Jain 					sizeof(struct dpaa_if),
2209ff9e112dSShreyansh Jain 					RTE_CACHE_LINE_SIZE);
2210ff9e112dSShreyansh Jain 	if (!eth_dev->data->dev_private) {
2211ff9e112dSShreyansh Jain 		DPAA_PMD_ERR("Cannot allocate memzone for port data");
2212ff9e112dSShreyansh Jain 		rte_eth_dev_release_port(eth_dev);
2213ff9e112dSShreyansh Jain 		return -ENOMEM;
2214ff9e112dSShreyansh Jain 	}
22156b10d1f7SNipun Gupta 
2216ff9e112dSShreyansh Jain 	eth_dev->device = &dpaa_dev->device;
2217ff9e112dSShreyansh Jain 	dpaa_dev->eth_dev = eth_dev;
2218ff9e112dSShreyansh Jain 
22199124e65dSGagandeep Singh 	qman_ern_register_cb(dpaa_free_mbuf);
22209124e65dSGagandeep Singh 
22212aa10990SRohit Raj 	if (dpaa_drv->drv_flags & RTE_DPAA_DRV_INTR_LSC)
22222aa10990SRohit Raj 		eth_dev->data->dev_flags |= RTE_ETH_DEV_INTR_LSC;
22232aa10990SRohit Raj 
2224ff9e112dSShreyansh Jain 	/* Invoke PMD device initialization function */
2225ff9e112dSShreyansh Jain 	diag = dpaa_dev_init(eth_dev);
2226fbe90cddSThomas Monjalon 	if (diag == 0) {
2227fbe90cddSThomas Monjalon 		rte_eth_dev_probing_finish(eth_dev);
2228ff9e112dSShreyansh Jain 		return 0;
2229fbe90cddSThomas Monjalon 	}
2230ff9e112dSShreyansh Jain 
2231ff9e112dSShreyansh Jain 	rte_eth_dev_release_port(eth_dev);
2232ff9e112dSShreyansh Jain 	return diag;
2233ff9e112dSShreyansh Jain }
2234ff9e112dSShreyansh Jain 
2235ff9e112dSShreyansh Jain static int
2236ff9e112dSShreyansh Jain rte_dpaa_remove(struct rte_dpaa_device *dpaa_dev)
2237ff9e112dSShreyansh Jain {
2238ff9e112dSShreyansh Jain 	struct rte_eth_dev *eth_dev;
22392defb114SSachin Saxena 	int ret;
2240ff9e112dSShreyansh Jain 
2241ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
2242ff9e112dSShreyansh Jain 
2243ff9e112dSShreyansh Jain 	eth_dev = dpaa_dev->eth_dev;
22442defb114SSachin Saxena 	dpaa_eth_dev_close(eth_dev);
22452defb114SSachin Saxena 	ret = rte_eth_dev_release_port(eth_dev);
2246ff9e112dSShreyansh Jain 
22472defb114SSachin Saxena 	return ret;
2248ff9e112dSShreyansh Jain }
2249ff9e112dSShreyansh Jain 
22504defbc8cSSachin Saxena static void __attribute__((destructor(102))) dpaa_finish(void)
22514defbc8cSSachin Saxena {
22524defbc8cSSachin Saxena 	/* For secondary, primary will do all the cleanup */
22534defbc8cSSachin Saxena 	if (rte_eal_process_type() != RTE_PROC_PRIMARY)
22544defbc8cSSachin Saxena 		return;
22554defbc8cSSachin Saxena 
22564defbc8cSSachin Saxena 	if (!(default_q || fmc_q)) {
22574defbc8cSSachin Saxena 		unsigned int i;
22584defbc8cSSachin Saxena 
22594defbc8cSSachin Saxena 		for (i = 0; i < RTE_MAX_ETHPORTS; i++) {
22604defbc8cSSachin Saxena 			if (rte_eth_devices[i].dev_ops == &dpaa_devops) {
22614defbc8cSSachin Saxena 				struct rte_eth_dev *dev = &rte_eth_devices[i];
22624defbc8cSSachin Saxena 				struct dpaa_if *dpaa_intf =
22634defbc8cSSachin Saxena 					dev->data->dev_private;
22644defbc8cSSachin Saxena 				struct fman_if *fif =
22654defbc8cSSachin Saxena 					dev->process_private;
22664defbc8cSSachin Saxena 				if (dpaa_intf->port_handle)
22674defbc8cSSachin Saxena 					if (dpaa_fm_deconfig(dpaa_intf, fif))
22684defbc8cSSachin Saxena 						DPAA_PMD_WARN("DPAA FM "
22694defbc8cSSachin Saxena 							"deconfig failed\n");
2270e4abd4ffSJun Yang 				if (fif->num_profiles) {
2271e4abd4ffSJun Yang 					if (dpaa_port_vsp_cleanup(dpaa_intf,
2272e4abd4ffSJun Yang 								  fif))
2273e4abd4ffSJun Yang 						DPAA_PMD_WARN("DPAA FM vsp cleanup failed\n");
2274e4abd4ffSJun Yang 				}
22754defbc8cSSachin Saxena 			}
22764defbc8cSSachin Saxena 		}
22774defbc8cSSachin Saxena 		if (is_global_init)
22784defbc8cSSachin Saxena 			if (dpaa_fm_term())
22794defbc8cSSachin Saxena 				DPAA_PMD_WARN("DPAA FM term failed\n");
22804defbc8cSSachin Saxena 
22814defbc8cSSachin Saxena 		is_global_init = 0;
22824defbc8cSSachin Saxena 
22834defbc8cSSachin Saxena 		DPAA_PMD_INFO("DPAA fman cleaned up");
22844defbc8cSSachin Saxena 	}
22854defbc8cSSachin Saxena }
22864defbc8cSSachin Saxena 
2287ff9e112dSShreyansh Jain static struct rte_dpaa_driver rte_dpaa_pmd = {
22882aa10990SRohit Raj 	.drv_flags = RTE_DPAA_DRV_INTR_LSC,
2289ff9e112dSShreyansh Jain 	.drv_type = FSL_DPAA_ETH,
2290ff9e112dSShreyansh Jain 	.probe = rte_dpaa_probe,
2291ff9e112dSShreyansh Jain 	.remove = rte_dpaa_remove,
2292ff9e112dSShreyansh Jain };
2293ff9e112dSShreyansh Jain 
2294ff9e112dSShreyansh Jain RTE_PMD_REGISTER_DPAA(net_dpaa, rte_dpaa_pmd);
2295eeded204SDavid Marchand RTE_LOG_REGISTER_DEFAULT(dpaa_logtype_pmd, NOTICE);
2296