xref: /dpdk/drivers/net/dpaa/dpaa_ethdev.c (revision df80d4f87fa7c9f6b30a9ad0e86f9ca4ee662ad2)
1d81734caSHemant Agrawal /* SPDX-License-Identifier: BSD-3-Clause
2ff9e112dSShreyansh Jain  *
3ff9e112dSShreyansh Jain  *   Copyright 2016 Freescale Semiconductor, Inc. All rights reserved.
4b1b5d6c9SNipun Gupta  *   Copyright 2017-2019 NXP
5ff9e112dSShreyansh Jain  *
6ff9e112dSShreyansh Jain  */
7ff9e112dSShreyansh Jain /* System headers */
8ff9e112dSShreyansh Jain #include <stdio.h>
9ff9e112dSShreyansh Jain #include <inttypes.h>
10ff9e112dSShreyansh Jain #include <unistd.h>
11ff9e112dSShreyansh Jain #include <limits.h>
12ff9e112dSShreyansh Jain #include <sched.h>
13ff9e112dSShreyansh Jain #include <signal.h>
14ff9e112dSShreyansh Jain #include <pthread.h>
15ff9e112dSShreyansh Jain #include <sys/types.h>
16ff9e112dSShreyansh Jain #include <sys/syscall.h>
17ff9e112dSShreyansh Jain 
186723c0fcSBruce Richardson #include <rte_string_fns.h>
19ff9e112dSShreyansh Jain #include <rte_byteorder.h>
20ff9e112dSShreyansh Jain #include <rte_common.h>
21ff9e112dSShreyansh Jain #include <rte_interrupts.h>
22ff9e112dSShreyansh Jain #include <rte_log.h>
23ff9e112dSShreyansh Jain #include <rte_debug.h>
24ff9e112dSShreyansh Jain #include <rte_pci.h>
25ff9e112dSShreyansh Jain #include <rte_atomic.h>
26ff9e112dSShreyansh Jain #include <rte_branch_prediction.h>
27ff9e112dSShreyansh Jain #include <rte_memory.h>
28ff9e112dSShreyansh Jain #include <rte_tailq.h>
29ff9e112dSShreyansh Jain #include <rte_eal.h>
30ff9e112dSShreyansh Jain #include <rte_alarm.h>
31ff9e112dSShreyansh Jain #include <rte_ether.h>
32ffc905f3SFerruh Yigit #include <rte_ethdev_driver.h>
33ff9e112dSShreyansh Jain #include <rte_malloc.h>
34ff9e112dSShreyansh Jain #include <rte_ring.h>
35ff9e112dSShreyansh Jain 
36ff9e112dSShreyansh Jain #include <rte_dpaa_bus.h>
37ff9e112dSShreyansh Jain #include <rte_dpaa_logs.h>
3837f9b54bSShreyansh Jain #include <dpaa_mempool.h>
39ff9e112dSShreyansh Jain 
40ff9e112dSShreyansh Jain #include <dpaa_ethdev.h>
4137f9b54bSShreyansh Jain #include <dpaa_rxtx.h>
428c3495f5SHemant Agrawal #include <rte_pmd_dpaa.h>
4337f9b54bSShreyansh Jain 
4437f9b54bSShreyansh Jain #include <fsl_usd.h>
4537f9b54bSShreyansh Jain #include <fsl_qman.h>
4637f9b54bSShreyansh Jain #include <fsl_bman.h>
4737f9b54bSShreyansh Jain #include <fsl_fman.h>
48ff9e112dSShreyansh Jain 
49*df80d4f8SHemant Agrawal int dpaa_logtype_pmd;
50*df80d4f8SHemant Agrawal 
51c5836218SSunil Kumar Kori /* Supported Rx offloads */
52c5836218SSunil Kumar Kori static uint64_t dev_rx_offloads_sup =
5355576ac2SHemant Agrawal 		DEV_RX_OFFLOAD_JUMBO_FRAME |
5455576ac2SHemant Agrawal 		DEV_RX_OFFLOAD_SCATTER;
55c5836218SSunil Kumar Kori 
56c5836218SSunil Kumar Kori /* Rx offloads which cannot be disabled */
57c5836218SSunil Kumar Kori static uint64_t dev_rx_offloads_nodis =
58c5836218SSunil Kumar Kori 		DEV_RX_OFFLOAD_IPV4_CKSUM |
59c5836218SSunil Kumar Kori 		DEV_RX_OFFLOAD_UDP_CKSUM |
60c5836218SSunil Kumar Kori 		DEV_RX_OFFLOAD_TCP_CKSUM |
618b945a7fSPavan Nikhilesh 		DEV_RX_OFFLOAD_OUTER_IPV4_CKSUM |
628b945a7fSPavan Nikhilesh 		DEV_RX_OFFLOAD_RSS_HASH;
63c5836218SSunil Kumar Kori 
64c5836218SSunil Kumar Kori /* Supported Tx offloads */
651cd8d4ceSHemant Agrawal static uint64_t dev_tx_offloads_sup =
661cd8d4ceSHemant Agrawal 		DEV_TX_OFFLOAD_MT_LOCKFREE |
671cd8d4ceSHemant Agrawal 		DEV_TX_OFFLOAD_MBUF_FAST_FREE;
68c5836218SSunil Kumar Kori 
69c5836218SSunil Kumar Kori /* Tx offloads which cannot be disabled */
70c5836218SSunil Kumar Kori static uint64_t dev_tx_offloads_nodis =
71c5836218SSunil Kumar Kori 		DEV_TX_OFFLOAD_IPV4_CKSUM |
72c5836218SSunil Kumar Kori 		DEV_TX_OFFLOAD_UDP_CKSUM |
73c5836218SSunil Kumar Kori 		DEV_TX_OFFLOAD_TCP_CKSUM |
74c5836218SSunil Kumar Kori 		DEV_TX_OFFLOAD_SCTP_CKSUM |
75c5836218SSunil Kumar Kori 		DEV_TX_OFFLOAD_OUTER_IPV4_CKSUM |
761cd8d4ceSHemant Agrawal 		DEV_TX_OFFLOAD_MULTI_SEGS;
77c5836218SSunil Kumar Kori 
78ff9e112dSShreyansh Jain /* Keep track of whether QMAN and BMAN have been globally initialized */
79ff9e112dSShreyansh Jain static int is_global_init;
808d6fc8b6SHemant Agrawal static int default_q;	/* use default queue - FMC is not executed*/
810b5deefbSShreyansh Jain /* At present we only allow up to 4 push mode queues as default - as each of
820b5deefbSShreyansh Jain  * this queue need dedicated portal and we are short of portals.
830c504f69SHemant Agrawal  */
840b5deefbSShreyansh Jain #define DPAA_MAX_PUSH_MODE_QUEUE       8
850b5deefbSShreyansh Jain #define DPAA_DEFAULT_PUSH_MODE_QUEUE   4
860c504f69SHemant Agrawal 
870b5deefbSShreyansh Jain static int dpaa_push_mode_max_queue = DPAA_DEFAULT_PUSH_MODE_QUEUE;
880c504f69SHemant Agrawal static int dpaa_push_queue_idx; /* Queue index which are in push mode*/
890c504f69SHemant Agrawal 
90ff9e112dSShreyansh Jain 
9162f53995SHemant Agrawal /* Per FQ Taildrop in frame count */
9262f53995SHemant Agrawal static unsigned int td_threshold = CGR_RX_PERFQ_THRESH;
9362f53995SHemant Agrawal 
94b21ed3e2SHemant Agrawal struct rte_dpaa_xstats_name_off {
95b21ed3e2SHemant Agrawal 	char name[RTE_ETH_XSTATS_NAME_SIZE];
96b21ed3e2SHemant Agrawal 	uint32_t offset;
97b21ed3e2SHemant Agrawal };
98b21ed3e2SHemant Agrawal 
99b21ed3e2SHemant Agrawal static const struct rte_dpaa_xstats_name_off dpaa_xstats_strings[] = {
100b21ed3e2SHemant Agrawal 	{"rx_align_err",
101b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, raln)},
102b21ed3e2SHemant Agrawal 	{"rx_valid_pause",
103b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rxpf)},
104b21ed3e2SHemant Agrawal 	{"rx_fcs_err",
105b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rfcs)},
106b21ed3e2SHemant Agrawal 	{"rx_vlan_frame",
107b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rvlan)},
108b21ed3e2SHemant Agrawal 	{"rx_frame_err",
109b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rerr)},
110b21ed3e2SHemant Agrawal 	{"rx_drop_err",
111b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rdrp)},
112b21ed3e2SHemant Agrawal 	{"rx_undersized",
113b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rund)},
114b21ed3e2SHemant Agrawal 	{"rx_oversize_err",
115b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rovr)},
116b21ed3e2SHemant Agrawal 	{"rx_fragment_pkt",
117b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rfrg)},
118b21ed3e2SHemant Agrawal 	{"tx_valid_pause",
119b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, txpf)},
120b21ed3e2SHemant Agrawal 	{"tx_fcs_err",
121b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, terr)},
122b21ed3e2SHemant Agrawal 	{"tx_vlan_frame",
123b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, tvlan)},
124b21ed3e2SHemant Agrawal 	{"rx_undersized",
125b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, tund)},
126b21ed3e2SHemant Agrawal };
127b21ed3e2SHemant Agrawal 
1288c3495f5SHemant Agrawal static struct rte_dpaa_driver rte_dpaa_pmd;
1298c3495f5SHemant Agrawal 
130bdad90d1SIvan Ilchenko static int
13116e2c27fSSunil Kumar Kori dpaa_eth_dev_info(struct rte_eth_dev *dev, struct rte_eth_dev_info *dev_info);
13216e2c27fSSunil Kumar Kori 
1335e745593SSunil Kumar Kori static inline void
1345e745593SSunil Kumar Kori dpaa_poll_queue_default_config(struct qm_mcc_initfq *opts)
1355e745593SSunil Kumar Kori {
1365e745593SSunil Kumar Kori 	memset(opts, 0, sizeof(struct qm_mcc_initfq));
1375e745593SSunil Kumar Kori 	opts->we_mask = QM_INITFQ_WE_FQCTRL | QM_INITFQ_WE_CONTEXTA;
1385e745593SSunil Kumar Kori 	opts->fqd.fq_ctrl = QM_FQCTRL_AVOIDBLOCK | QM_FQCTRL_CTXASTASHING |
1395e745593SSunil Kumar Kori 			   QM_FQCTRL_PREFERINCACHE;
1405e745593SSunil Kumar Kori 	opts->fqd.context_a.stashing.exclusive = 0;
1415e745593SSunil Kumar Kori 	if (dpaa_svr_family != SVR_LS1046A_FAMILY)
1425e745593SSunil Kumar Kori 		opts->fqd.context_a.stashing.annotation_cl =
1435e745593SSunil Kumar Kori 						DPAA_IF_RX_ANNOTATION_STASH;
1445e745593SSunil Kumar Kori 	opts->fqd.context_a.stashing.data_cl = DPAA_IF_RX_DATA_STASH;
1455e745593SSunil Kumar Kori 	opts->fqd.context_a.stashing.context_cl = DPAA_IF_RX_CONTEXT_STASH;
1465e745593SSunil Kumar Kori }
1475e745593SSunil Kumar Kori 
148ff9e112dSShreyansh Jain static int
1490cbec027SShreyansh Jain dpaa_mtu_set(struct rte_eth_dev *dev, uint16_t mtu)
1500cbec027SShreyansh Jain {
1510cbec027SShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
15235b2d13fSOlivier Matz 	uint32_t frame_size = mtu + RTE_ETHER_HDR_LEN + RTE_ETHER_CRC_LEN
1539658ac3aSAshish Jain 				+ VLAN_TAG_SIZE;
15455576ac2SHemant Agrawal 	uint32_t buffsz = dev->data->min_rx_buf_size - RTE_PKTMBUF_HEADROOM;
1550cbec027SShreyansh Jain 
1560cbec027SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1570cbec027SShreyansh Jain 
15835b2d13fSOlivier Matz 	if (mtu < RTE_ETHER_MIN_MTU || frame_size > DPAA_MAX_RX_PKT_LEN)
1590cbec027SShreyansh Jain 		return -EINVAL;
16055576ac2SHemant Agrawal 	/*
16155576ac2SHemant Agrawal 	 * Refuse mtu that requires the support of scattered packets
16255576ac2SHemant Agrawal 	 * when this feature has not been enabled before.
16355576ac2SHemant Agrawal 	 */
16455576ac2SHemant Agrawal 	if (dev->data->min_rx_buf_size &&
16555576ac2SHemant Agrawal 		!dev->data->scattered_rx && frame_size > buffsz) {
16655576ac2SHemant Agrawal 		DPAA_PMD_ERR("SG not enabled, will not fit in one buffer");
16755576ac2SHemant Agrawal 		return -EINVAL;
16855576ac2SHemant Agrawal 	}
16955576ac2SHemant Agrawal 
17055576ac2SHemant Agrawal 	/* check <seg size> * <max_seg>  >= max_frame */
17155576ac2SHemant Agrawal 	if (dev->data->min_rx_buf_size && dev->data->scattered_rx &&
17255576ac2SHemant Agrawal 		(frame_size > buffsz * DPAA_SGT_MAX_ENTRIES)) {
17355576ac2SHemant Agrawal 		DPAA_PMD_ERR("Too big to fit for Max SG list %d",
17455576ac2SHemant Agrawal 				buffsz * DPAA_SGT_MAX_ENTRIES);
17555576ac2SHemant Agrawal 		return -EINVAL;
17655576ac2SHemant Agrawal 	}
17755576ac2SHemant Agrawal 
17835b2d13fSOlivier Matz 	if (frame_size > RTE_ETHER_MAX_LEN)
17940c79ea0SApeksha Gupta 		dev->data->dev_conf.rxmode.offloads |=
18016e2c27fSSunil Kumar Kori 						DEV_RX_OFFLOAD_JUMBO_FRAME;
18125f85419SShreyansh Jain 	else
18216e2c27fSSunil Kumar Kori 		dev->data->dev_conf.rxmode.offloads &=
18316e2c27fSSunil Kumar Kori 						~DEV_RX_OFFLOAD_JUMBO_FRAME;
18425f85419SShreyansh Jain 
1859658ac3aSAshish Jain 	dev->data->dev_conf.rxmode.max_rx_pkt_len = frame_size;
1860cbec027SShreyansh Jain 
1879658ac3aSAshish Jain 	fman_if_set_maxfrm(dpaa_intf->fif, frame_size);
1880cbec027SShreyansh Jain 
1890cbec027SShreyansh Jain 	return 0;
1900cbec027SShreyansh Jain }
1910cbec027SShreyansh Jain 
1920cbec027SShreyansh Jain static int
19316e2c27fSSunil Kumar Kori dpaa_eth_dev_configure(struct rte_eth_dev *dev)
194ff9e112dSShreyansh Jain {
1959658ac3aSAshish Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
19616e2c27fSSunil Kumar Kori 	struct rte_eth_conf *eth_conf = &dev->data->dev_conf;
19716e2c27fSSunil Kumar Kori 	uint64_t rx_offloads = eth_conf->rxmode.offloads;
19816e2c27fSSunil Kumar Kori 	uint64_t tx_offloads = eth_conf->txmode.offloads;
1999658ac3aSAshish Jain 
200ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
201ff9e112dSShreyansh Jain 
2021cd8d4ceSHemant Agrawal 	/* Rx offloads which are enabled by default */
203c5836218SSunil Kumar Kori 	if (dev_rx_offloads_nodis & ~rx_offloads) {
2041cd8d4ceSHemant Agrawal 		DPAA_PMD_INFO(
2051cd8d4ceSHemant Agrawal 		"Some of rx offloads enabled by default - requested 0x%" PRIx64
2061cd8d4ceSHemant Agrawal 		" fixed are 0x%" PRIx64,
207c5836218SSunil Kumar Kori 		rx_offloads, dev_rx_offloads_nodis);
20816e2c27fSSunil Kumar Kori 	}
20916e2c27fSSunil Kumar Kori 
2101cd8d4ceSHemant Agrawal 	/* Tx offloads which are enabled by default */
211c5836218SSunil Kumar Kori 	if (dev_tx_offloads_nodis & ~tx_offloads) {
2121cd8d4ceSHemant Agrawal 		DPAA_PMD_INFO(
2131cd8d4ceSHemant Agrawal 		"Some of tx offloads enabled by default - requested 0x%" PRIx64
2141cd8d4ceSHemant Agrawal 		" fixed are 0x%" PRIx64,
215c5836218SSunil Kumar Kori 		tx_offloads, dev_tx_offloads_nodis);
21616e2c27fSSunil Kumar Kori 	}
21716e2c27fSSunil Kumar Kori 
21816e2c27fSSunil Kumar Kori 	if (rx_offloads & DEV_RX_OFFLOAD_JUMBO_FRAME) {
219deeec8efSHemant Agrawal 		uint32_t max_len;
220deeec8efSHemant Agrawal 
221deeec8efSHemant Agrawal 		DPAA_PMD_DEBUG("enabling jumbo");
222deeec8efSHemant Agrawal 
22325f85419SShreyansh Jain 		if (dev->data->dev_conf.rxmode.max_rx_pkt_len <=
224deeec8efSHemant Agrawal 		    DPAA_MAX_RX_PKT_LEN)
225deeec8efSHemant Agrawal 			max_len = dev->data->dev_conf.rxmode.max_rx_pkt_len;
226deeec8efSHemant Agrawal 		else {
227deeec8efSHemant Agrawal 			DPAA_PMD_INFO("enabling jumbo override conf max len=%d "
228deeec8efSHemant Agrawal 				"supported is %d",
229deeec8efSHemant Agrawal 				dev->data->dev_conf.rxmode.max_rx_pkt_len,
230deeec8efSHemant Agrawal 				DPAA_MAX_RX_PKT_LEN);
231deeec8efSHemant Agrawal 			max_len = DPAA_MAX_RX_PKT_LEN;
23225f85419SShreyansh Jain 		}
233deeec8efSHemant Agrawal 
234deeec8efSHemant Agrawal 		fman_if_set_maxfrm(dpaa_intf->fif, max_len);
235deeec8efSHemant Agrawal 		dev->data->mtu = max_len
23635b2d13fSOlivier Matz 			- RTE_ETHER_HDR_LEN - RTE_ETHER_CRC_LEN - VLAN_TAG_SIZE;
2379658ac3aSAshish Jain 	}
23855576ac2SHemant Agrawal 
23955576ac2SHemant Agrawal 	if (rx_offloads & DEV_RX_OFFLOAD_SCATTER) {
24055576ac2SHemant Agrawal 		DPAA_PMD_DEBUG("enabling scatter mode");
24155576ac2SHemant Agrawal 		fman_if_set_sg(dpaa_intf->fif, 1);
24255576ac2SHemant Agrawal 		dev->data->scattered_rx = 1;
24355576ac2SHemant Agrawal 	}
24455576ac2SHemant Agrawal 
245ff9e112dSShreyansh Jain 	return 0;
246ff9e112dSShreyansh Jain }
247ff9e112dSShreyansh Jain 
248a7bdc3bdSShreyansh Jain static const uint32_t *
249a7bdc3bdSShreyansh Jain dpaa_supported_ptypes_get(struct rte_eth_dev *dev)
250a7bdc3bdSShreyansh Jain {
251a7bdc3bdSShreyansh Jain 	static const uint32_t ptypes[] = {
252a7bdc3bdSShreyansh Jain 		RTE_PTYPE_L2_ETHER,
253ec503d8fSHemant Agrawal 		RTE_PTYPE_L2_ETHER_VLAN,
254ec503d8fSHemant Agrawal 		RTE_PTYPE_L2_ETHER_ARP,
255ec503d8fSHemant Agrawal 		RTE_PTYPE_L3_IPV4_EXT_UNKNOWN,
256ec503d8fSHemant Agrawal 		RTE_PTYPE_L3_IPV6_EXT_UNKNOWN,
257ec503d8fSHemant Agrawal 		RTE_PTYPE_L4_ICMP,
258ec503d8fSHemant Agrawal 		RTE_PTYPE_L4_TCP,
259ec503d8fSHemant Agrawal 		RTE_PTYPE_L4_UDP,
260ec503d8fSHemant Agrawal 		RTE_PTYPE_L4_FRAG,
261a7bdc3bdSShreyansh Jain 		RTE_PTYPE_L4_TCP,
262a7bdc3bdSShreyansh Jain 		RTE_PTYPE_L4_UDP,
263a7bdc3bdSShreyansh Jain 		RTE_PTYPE_L4_SCTP
264a7bdc3bdSShreyansh Jain 	};
265a7bdc3bdSShreyansh Jain 
266a7bdc3bdSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
267a7bdc3bdSShreyansh Jain 
268a7bdc3bdSShreyansh Jain 	if (dev->rx_pkt_burst == dpaa_eth_queue_rx)
269a7bdc3bdSShreyansh Jain 		return ptypes;
270a7bdc3bdSShreyansh Jain 	return NULL;
271a7bdc3bdSShreyansh Jain }
272a7bdc3bdSShreyansh Jain 
273ff9e112dSShreyansh Jain static int dpaa_eth_dev_start(struct rte_eth_dev *dev)
274ff9e112dSShreyansh Jain {
27537f9b54bSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
27637f9b54bSShreyansh Jain 
277ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
278ff9e112dSShreyansh Jain 
279ff9e112dSShreyansh Jain 	/* Change tx callback to the real one */
28037f9b54bSShreyansh Jain 	dev->tx_pkt_burst = dpaa_eth_queue_tx;
28137f9b54bSShreyansh Jain 	fman_if_enable_rx(dpaa_intf->fif);
282ff9e112dSShreyansh Jain 
283ff9e112dSShreyansh Jain 	return 0;
284ff9e112dSShreyansh Jain }
285ff9e112dSShreyansh Jain 
286ff9e112dSShreyansh Jain static void dpaa_eth_dev_stop(struct rte_eth_dev *dev)
287ff9e112dSShreyansh Jain {
28837f9b54bSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
28937f9b54bSShreyansh Jain 
29037f9b54bSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
29137f9b54bSShreyansh Jain 
29237f9b54bSShreyansh Jain 	fman_if_disable_rx(dpaa_intf->fif);
29337f9b54bSShreyansh Jain 	dev->tx_pkt_burst = dpaa_eth_tx_drop_all;
294ff9e112dSShreyansh Jain }
295ff9e112dSShreyansh Jain 
29637f9b54bSShreyansh Jain static void dpaa_eth_dev_close(struct rte_eth_dev *dev)
29737f9b54bSShreyansh Jain {
29837f9b54bSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
29937f9b54bSShreyansh Jain 
30037f9b54bSShreyansh Jain 	dpaa_eth_dev_stop(dev);
30137f9b54bSShreyansh Jain }
30237f9b54bSShreyansh Jain 
303cf0fab1dSHemant Agrawal static int
304cf0fab1dSHemant Agrawal dpaa_fw_version_get(struct rte_eth_dev *dev __rte_unused,
305cf0fab1dSHemant Agrawal 		     char *fw_version,
306cf0fab1dSHemant Agrawal 		     size_t fw_size)
307cf0fab1dSHemant Agrawal {
308cf0fab1dSHemant Agrawal 	int ret;
309cf0fab1dSHemant Agrawal 	FILE *svr_file = NULL;
310cf0fab1dSHemant Agrawal 	unsigned int svr_ver = 0;
311cf0fab1dSHemant Agrawal 
312cf0fab1dSHemant Agrawal 	PMD_INIT_FUNC_TRACE();
313cf0fab1dSHemant Agrawal 
314cf0fab1dSHemant Agrawal 	svr_file = fopen(DPAA_SOC_ID_FILE, "r");
315cf0fab1dSHemant Agrawal 	if (!svr_file) {
316cf0fab1dSHemant Agrawal 		DPAA_PMD_ERR("Unable to open SoC device");
317cf0fab1dSHemant Agrawal 		return -ENOTSUP; /* Not supported on this infra */
318cf0fab1dSHemant Agrawal 	}
3193b59b73dSHemant Agrawal 	if (fscanf(svr_file, "svr:%x", &svr_ver) > 0)
3203b59b73dSHemant Agrawal 		dpaa_svr_family = svr_ver & SVR_MASK;
3213b59b73dSHemant Agrawal 	else
322cf0fab1dSHemant Agrawal 		DPAA_PMD_ERR("Unable to read SoC device");
323cf0fab1dSHemant Agrawal 
324a8e78906SHemant Agrawal 	fclose(svr_file);
325cf0fab1dSHemant Agrawal 
326a8e78906SHemant Agrawal 	ret = snprintf(fw_version, fw_size, "SVR:%x-fman-v%x",
327a8e78906SHemant Agrawal 		       svr_ver, fman_ip_rev);
328cf0fab1dSHemant Agrawal 	ret += 1; /* add the size of '\0' */
329a8e78906SHemant Agrawal 
330cf0fab1dSHemant Agrawal 	if (fw_size < (uint32_t)ret)
331cf0fab1dSHemant Agrawal 		return ret;
332cf0fab1dSHemant Agrawal 	else
333cf0fab1dSHemant Agrawal 		return 0;
334cf0fab1dSHemant Agrawal }
335cf0fab1dSHemant Agrawal 
336bdad90d1SIvan Ilchenko static int dpaa_eth_dev_info(struct rte_eth_dev *dev,
337799db456SShreyansh Jain 			     struct rte_eth_dev_info *dev_info)
338799db456SShreyansh Jain {
339799db456SShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
340799db456SShreyansh Jain 
34136528452SHemant Agrawal 	DPAA_PMD_DEBUG(": %s", dpaa_intf->name);
342799db456SShreyansh Jain 
343799db456SShreyansh Jain 	dev_info->max_rx_queues = dpaa_intf->nb_rx_queues;
344799db456SShreyansh Jain 	dev_info->max_tx_queues = dpaa_intf->nb_tx_queues;
345799db456SShreyansh Jain 	dev_info->max_rx_pktlen = DPAA_MAX_RX_PKT_LEN;
346799db456SShreyansh Jain 	dev_info->max_mac_addrs = DPAA_MAX_MAC_FILTER;
347799db456SShreyansh Jain 	dev_info->max_hash_mac_addrs = 0;
348799db456SShreyansh Jain 	dev_info->max_vfs = 0;
349799db456SShreyansh Jain 	dev_info->max_vmdq_pools = ETH_16_POOLS;
3504fa5e0bbSShreyansh Jain 	dev_info->flow_type_rss_offloads = DPAA_RSS_OFFLOAD_ALL;
351c1752a36SSachin Saxena 
352bdad90d1SIvan Ilchenko 	if (dpaa_intf->fif->mac_type == fman_mac_1g) {
353c1752a36SSachin Saxena 		dev_info->speed_capa = ETH_LINK_SPEED_1G;
354bdad90d1SIvan Ilchenko 	} else if (dpaa_intf->fif->mac_type == fman_mac_10g) {
355c1752a36SSachin Saxena 		dev_info->speed_capa = (ETH_LINK_SPEED_1G | ETH_LINK_SPEED_10G);
356bdad90d1SIvan Ilchenko 	} else {
357c1752a36SSachin Saxena 		DPAA_PMD_ERR("invalid link_speed: %s, %d",
358c1752a36SSachin Saxena 			     dpaa_intf->name, dpaa_intf->fif->mac_type);
359bdad90d1SIvan Ilchenko 		return -EINVAL;
360bdad90d1SIvan Ilchenko 	}
361c1752a36SSachin Saxena 
362c5836218SSunil Kumar Kori 	dev_info->rx_offload_capa = dev_rx_offloads_sup |
363c5836218SSunil Kumar Kori 					dev_rx_offloads_nodis;
364c5836218SSunil Kumar Kori 	dev_info->tx_offload_capa = dev_tx_offloads_sup |
365c5836218SSunil Kumar Kori 					dev_tx_offloads_nodis;
3662c01a48aSShreyansh Jain 	dev_info->default_rxportconf.burst_size = DPAA_DEF_RX_BURST_SIZE;
3672c01a48aSShreyansh Jain 	dev_info->default_txportconf.burst_size = DPAA_DEF_TX_BURST_SIZE;
368e35ead33SHemant Agrawal 	dev_info->default_rxportconf.nb_queues = 1;
369e35ead33SHemant Agrawal 	dev_info->default_txportconf.nb_queues = 1;
370e35ead33SHemant Agrawal 	dev_info->default_txportconf.ring_size = CGR_TX_CGR_THRESH;
371e35ead33SHemant Agrawal 	dev_info->default_rxportconf.ring_size = CGR_RX_PERFQ_THRESH;
372bdad90d1SIvan Ilchenko 
373bdad90d1SIvan Ilchenko 	return 0;
374799db456SShreyansh Jain }
375799db456SShreyansh Jain 
376e124a69fSShreyansh Jain static int dpaa_eth_link_update(struct rte_eth_dev *dev,
377e124a69fSShreyansh Jain 				int wait_to_complete __rte_unused)
378e124a69fSShreyansh Jain {
379e124a69fSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
380e124a69fSShreyansh Jain 	struct rte_eth_link *link = &dev->data->dev_link;
381e124a69fSShreyansh Jain 
382e124a69fSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
383e124a69fSShreyansh Jain 
384e124a69fSShreyansh Jain 	if (dpaa_intf->fif->mac_type == fman_mac_1g)
3851633d3c4SFerruh Yigit 		link->link_speed = ETH_SPEED_NUM_1G;
386e124a69fSShreyansh Jain 	else if (dpaa_intf->fif->mac_type == fman_mac_10g)
3871633d3c4SFerruh Yigit 		link->link_speed = ETH_SPEED_NUM_10G;
388e124a69fSShreyansh Jain 	else
389e124a69fSShreyansh Jain 		DPAA_PMD_ERR("invalid link_speed: %s, %d",
390e124a69fSShreyansh Jain 			     dpaa_intf->name, dpaa_intf->fif->mac_type);
391e124a69fSShreyansh Jain 
392e124a69fSShreyansh Jain 	link->link_status = dpaa_intf->valid;
393e124a69fSShreyansh Jain 	link->link_duplex = ETH_LINK_FULL_DUPLEX;
394e124a69fSShreyansh Jain 	link->link_autoneg = ETH_LINK_AUTONEG;
395e124a69fSShreyansh Jain 	return 0;
396e124a69fSShreyansh Jain }
397e124a69fSShreyansh Jain 
398d5b0924bSMatan Azrad static int dpaa_eth_stats_get(struct rte_eth_dev *dev,
399e1ad3a05SShreyansh Jain 			       struct rte_eth_stats *stats)
400e1ad3a05SShreyansh Jain {
401e1ad3a05SShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
402e1ad3a05SShreyansh Jain 
403e1ad3a05SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
404e1ad3a05SShreyansh Jain 
405e1ad3a05SShreyansh Jain 	fman_if_stats_get(dpaa_intf->fif, stats);
406d5b0924bSMatan Azrad 	return 0;
407e1ad3a05SShreyansh Jain }
408e1ad3a05SShreyansh Jain 
4099970a9adSIgor Romanov static int dpaa_eth_stats_reset(struct rte_eth_dev *dev)
410e1ad3a05SShreyansh Jain {
411e1ad3a05SShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
412e1ad3a05SShreyansh Jain 
413e1ad3a05SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
414e1ad3a05SShreyansh Jain 
415e1ad3a05SShreyansh Jain 	fman_if_stats_reset(dpaa_intf->fif);
4169970a9adSIgor Romanov 
4179970a9adSIgor Romanov 	return 0;
418e1ad3a05SShreyansh Jain }
41995ef603dSShreyansh Jain 
420b21ed3e2SHemant Agrawal static int
421b21ed3e2SHemant Agrawal dpaa_dev_xstats_get(struct rte_eth_dev *dev, struct rte_eth_xstat *xstats,
422b21ed3e2SHemant Agrawal 		    unsigned int n)
423b21ed3e2SHemant Agrawal {
424b21ed3e2SHemant Agrawal 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
425b21ed3e2SHemant Agrawal 	unsigned int i = 0, num = RTE_DIM(dpaa_xstats_strings);
426b21ed3e2SHemant Agrawal 	uint64_t values[sizeof(struct dpaa_if_stats) / 8];
427b21ed3e2SHemant Agrawal 
428b21ed3e2SHemant Agrawal 	if (n < num)
429b21ed3e2SHemant Agrawal 		return num;
430b21ed3e2SHemant Agrawal 
431339c1025SHemant Agrawal 	if (xstats == NULL)
432339c1025SHemant Agrawal 		return 0;
433339c1025SHemant Agrawal 
434b21ed3e2SHemant Agrawal 	fman_if_stats_get_all(dpaa_intf->fif, values,
435b21ed3e2SHemant Agrawal 			      sizeof(struct dpaa_if_stats) / 8);
436b21ed3e2SHemant Agrawal 
437b21ed3e2SHemant Agrawal 	for (i = 0; i < num; i++) {
438b21ed3e2SHemant Agrawal 		xstats[i].id = i;
439b21ed3e2SHemant Agrawal 		xstats[i].value = values[dpaa_xstats_strings[i].offset / 8];
440b21ed3e2SHemant Agrawal 	}
441b21ed3e2SHemant Agrawal 	return i;
442b21ed3e2SHemant Agrawal }
443b21ed3e2SHemant Agrawal 
444b21ed3e2SHemant Agrawal static int
445b21ed3e2SHemant Agrawal dpaa_xstats_get_names(__rte_unused struct rte_eth_dev *dev,
446b21ed3e2SHemant Agrawal 		      struct rte_eth_xstat_name *xstats_names,
4475c3fc73eSHemant Agrawal 		      unsigned int limit)
448b21ed3e2SHemant Agrawal {
449b21ed3e2SHemant Agrawal 	unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings);
450b21ed3e2SHemant Agrawal 
4515c3fc73eSHemant Agrawal 	if (limit < stat_cnt)
4525c3fc73eSHemant Agrawal 		return stat_cnt;
4535c3fc73eSHemant Agrawal 
454b21ed3e2SHemant Agrawal 	if (xstats_names != NULL)
455b21ed3e2SHemant Agrawal 		for (i = 0; i < stat_cnt; i++)
4566723c0fcSBruce Richardson 			strlcpy(xstats_names[i].name,
4576723c0fcSBruce Richardson 				dpaa_xstats_strings[i].name,
4586723c0fcSBruce Richardson 				sizeof(xstats_names[i].name));
459b21ed3e2SHemant Agrawal 
460b21ed3e2SHemant Agrawal 	return stat_cnt;
461b21ed3e2SHemant Agrawal }
462b21ed3e2SHemant Agrawal 
463b21ed3e2SHemant Agrawal static int
464b21ed3e2SHemant Agrawal dpaa_xstats_get_by_id(struct rte_eth_dev *dev, const uint64_t *ids,
465b21ed3e2SHemant Agrawal 		      uint64_t *values, unsigned int n)
466b21ed3e2SHemant Agrawal {
467b21ed3e2SHemant Agrawal 	unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings);
468b21ed3e2SHemant Agrawal 	uint64_t values_copy[sizeof(struct dpaa_if_stats) / 8];
469b21ed3e2SHemant Agrawal 
470b21ed3e2SHemant Agrawal 	if (!ids) {
471b21ed3e2SHemant Agrawal 		struct dpaa_if *dpaa_intf = dev->data->dev_private;
472b21ed3e2SHemant Agrawal 
473b21ed3e2SHemant Agrawal 		if (n < stat_cnt)
474b21ed3e2SHemant Agrawal 			return stat_cnt;
475b21ed3e2SHemant Agrawal 
476b21ed3e2SHemant Agrawal 		if (!values)
477b21ed3e2SHemant Agrawal 			return 0;
478b21ed3e2SHemant Agrawal 
479b21ed3e2SHemant Agrawal 		fman_if_stats_get_all(dpaa_intf->fif, values_copy,
4805c3fc73eSHemant Agrawal 				      sizeof(struct dpaa_if_stats) / 8);
481b21ed3e2SHemant Agrawal 
482b21ed3e2SHemant Agrawal 		for (i = 0; i < stat_cnt; i++)
483b21ed3e2SHemant Agrawal 			values[i] =
484b21ed3e2SHemant Agrawal 				values_copy[dpaa_xstats_strings[i].offset / 8];
485b21ed3e2SHemant Agrawal 
486b21ed3e2SHemant Agrawal 		return stat_cnt;
487b21ed3e2SHemant Agrawal 	}
488b21ed3e2SHemant Agrawal 
489b21ed3e2SHemant Agrawal 	dpaa_xstats_get_by_id(dev, NULL, values_copy, stat_cnt);
490b21ed3e2SHemant Agrawal 
491b21ed3e2SHemant Agrawal 	for (i = 0; i < n; i++) {
492b21ed3e2SHemant Agrawal 		if (ids[i] >= stat_cnt) {
493b21ed3e2SHemant Agrawal 			DPAA_PMD_ERR("id value isn't valid");
494b21ed3e2SHemant Agrawal 			return -1;
495b21ed3e2SHemant Agrawal 		}
496b21ed3e2SHemant Agrawal 		values[i] = values_copy[ids[i]];
497b21ed3e2SHemant Agrawal 	}
498b21ed3e2SHemant Agrawal 	return n;
499b21ed3e2SHemant Agrawal }
500b21ed3e2SHemant Agrawal 
501b21ed3e2SHemant Agrawal static int
502b21ed3e2SHemant Agrawal dpaa_xstats_get_names_by_id(
503b21ed3e2SHemant Agrawal 	struct rte_eth_dev *dev,
504b21ed3e2SHemant Agrawal 	struct rte_eth_xstat_name *xstats_names,
505b21ed3e2SHemant Agrawal 	const uint64_t *ids,
506b21ed3e2SHemant Agrawal 	unsigned int limit)
507b21ed3e2SHemant Agrawal {
508b21ed3e2SHemant Agrawal 	unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings);
509b21ed3e2SHemant Agrawal 	struct rte_eth_xstat_name xstats_names_copy[stat_cnt];
510b21ed3e2SHemant Agrawal 
511b21ed3e2SHemant Agrawal 	if (!ids)
512b21ed3e2SHemant Agrawal 		return dpaa_xstats_get_names(dev, xstats_names, limit);
513b21ed3e2SHemant Agrawal 
514b21ed3e2SHemant Agrawal 	dpaa_xstats_get_names(dev, xstats_names_copy, limit);
515b21ed3e2SHemant Agrawal 
516b21ed3e2SHemant Agrawal 	for (i = 0; i < limit; i++) {
517b21ed3e2SHemant Agrawal 		if (ids[i] >= stat_cnt) {
518b21ed3e2SHemant Agrawal 			DPAA_PMD_ERR("id value isn't valid");
519b21ed3e2SHemant Agrawal 			return -1;
520b21ed3e2SHemant Agrawal 		}
521b21ed3e2SHemant Agrawal 		strcpy(xstats_names[i].name, xstats_names_copy[ids[i]].name);
522b21ed3e2SHemant Agrawal 	}
523b21ed3e2SHemant Agrawal 	return limit;
524b21ed3e2SHemant Agrawal }
525b21ed3e2SHemant Agrawal 
5269039c812SAndrew Rybchenko static int dpaa_eth_promiscuous_enable(struct rte_eth_dev *dev)
52795ef603dSShreyansh Jain {
52895ef603dSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
52995ef603dSShreyansh Jain 
53095ef603dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
53195ef603dSShreyansh Jain 
53295ef603dSShreyansh Jain 	fman_if_promiscuous_enable(dpaa_intf->fif);
5339039c812SAndrew Rybchenko 
5349039c812SAndrew Rybchenko 	return 0;
53595ef603dSShreyansh Jain }
53695ef603dSShreyansh Jain 
5379039c812SAndrew Rybchenko static int dpaa_eth_promiscuous_disable(struct rte_eth_dev *dev)
53895ef603dSShreyansh Jain {
53995ef603dSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
54095ef603dSShreyansh Jain 
54195ef603dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
54295ef603dSShreyansh Jain 
54395ef603dSShreyansh Jain 	fman_if_promiscuous_disable(dpaa_intf->fif);
5449039c812SAndrew Rybchenko 
5459039c812SAndrew Rybchenko 	return 0;
54695ef603dSShreyansh Jain }
54795ef603dSShreyansh Jain 
548ca041cd4SIvan Ilchenko static int dpaa_eth_multicast_enable(struct rte_eth_dev *dev)
54944dd70a3SShreyansh Jain {
55044dd70a3SShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
55144dd70a3SShreyansh Jain 
55244dd70a3SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
55344dd70a3SShreyansh Jain 
55444dd70a3SShreyansh Jain 	fman_if_set_mcast_filter_table(dpaa_intf->fif);
555ca041cd4SIvan Ilchenko 
556ca041cd4SIvan Ilchenko 	return 0;
55744dd70a3SShreyansh Jain }
55844dd70a3SShreyansh Jain 
559ca041cd4SIvan Ilchenko static int dpaa_eth_multicast_disable(struct rte_eth_dev *dev)
56044dd70a3SShreyansh Jain {
56144dd70a3SShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
56244dd70a3SShreyansh Jain 
56344dd70a3SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
56444dd70a3SShreyansh Jain 
56544dd70a3SShreyansh Jain 	fman_if_reset_mcast_filter_table(dpaa_intf->fif);
566ca041cd4SIvan Ilchenko 
567ca041cd4SIvan Ilchenko 	return 0;
56844dd70a3SShreyansh Jain }
56944dd70a3SShreyansh Jain 
57037f9b54bSShreyansh Jain static
57137f9b54bSShreyansh Jain int dpaa_eth_rx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx,
57262f53995SHemant Agrawal 			    uint16_t nb_desc,
57337f9b54bSShreyansh Jain 			    unsigned int socket_id __rte_unused,
57437f9b54bSShreyansh Jain 			    const struct rte_eth_rxconf *rx_conf __rte_unused,
57537f9b54bSShreyansh Jain 			    struct rte_mempool *mp)
57637f9b54bSShreyansh Jain {
57737f9b54bSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
57862f53995SHemant Agrawal 	struct qman_fq *rxq = &dpaa_intf->rx_queues[queue_idx];
5790c504f69SHemant Agrawal 	struct qm_mcc_initfq opts = {0};
5800c504f69SHemant Agrawal 	u32 flags = 0;
5810c504f69SHemant Agrawal 	int ret;
58255576ac2SHemant Agrawal 	u32 buffsz = rte_pktmbuf_data_room_size(mp) - RTE_PKTMBUF_HEADROOM;
58337f9b54bSShreyansh Jain 
58437f9b54bSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
58537f9b54bSShreyansh Jain 
5866fd3639aSHemant Agrawal 	if (queue_idx >= dev->data->nb_rx_queues) {
5876fd3639aSHemant Agrawal 		rte_errno = EOVERFLOW;
5886fd3639aSHemant Agrawal 		DPAA_PMD_ERR("%p: queue index out of range (%u >= %u)",
5896fd3639aSHemant Agrawal 		      (void *)dev, queue_idx, dev->data->nb_rx_queues);
5906fd3639aSHemant Agrawal 		return -rte_errno;
5916fd3639aSHemant Agrawal 	}
5926fd3639aSHemant Agrawal 
5936fd3639aSHemant Agrawal 	DPAA_PMD_INFO("Rx queue setup for queue index: %d fq_id (0x%x)",
5946fd3639aSHemant Agrawal 			queue_idx, rxq->fqid);
59537f9b54bSShreyansh Jain 
59655576ac2SHemant Agrawal 	/* Max packet can fit in single buffer */
59755576ac2SHemant Agrawal 	if (dev->data->dev_conf.rxmode.max_rx_pkt_len <= buffsz) {
59855576ac2SHemant Agrawal 		;
59955576ac2SHemant Agrawal 	} else if (dev->data->dev_conf.rxmode.offloads &
60055576ac2SHemant Agrawal 			DEV_RX_OFFLOAD_SCATTER) {
60155576ac2SHemant Agrawal 		if (dev->data->dev_conf.rxmode.max_rx_pkt_len >
60255576ac2SHemant Agrawal 			buffsz * DPAA_SGT_MAX_ENTRIES) {
60355576ac2SHemant Agrawal 			DPAA_PMD_ERR("max RxPkt size %d too big to fit "
60455576ac2SHemant Agrawal 				"MaxSGlist %d",
60555576ac2SHemant Agrawal 				dev->data->dev_conf.rxmode.max_rx_pkt_len,
60655576ac2SHemant Agrawal 				buffsz * DPAA_SGT_MAX_ENTRIES);
60755576ac2SHemant Agrawal 			rte_errno = EOVERFLOW;
60855576ac2SHemant Agrawal 			return -rte_errno;
60955576ac2SHemant Agrawal 		}
61055576ac2SHemant Agrawal 	} else {
61155576ac2SHemant Agrawal 		DPAA_PMD_WARN("The requested maximum Rx packet size (%u) is"
61255576ac2SHemant Agrawal 		     " larger than a single mbuf (%u) and scattered"
61355576ac2SHemant Agrawal 		     " mode has not been requested",
61455576ac2SHemant Agrawal 		     dev->data->dev_conf.rxmode.max_rx_pkt_len,
61555576ac2SHemant Agrawal 		     buffsz - RTE_PKTMBUF_HEADROOM);
61655576ac2SHemant Agrawal 	}
61755576ac2SHemant Agrawal 
61837f9b54bSShreyansh Jain 	if (!dpaa_intf->bp_info || dpaa_intf->bp_info->mp != mp) {
61937f9b54bSShreyansh Jain 		struct fman_if_ic_params icp;
62037f9b54bSShreyansh Jain 		uint32_t fd_offset;
62137f9b54bSShreyansh Jain 		uint32_t bp_size;
62237f9b54bSShreyansh Jain 
62337f9b54bSShreyansh Jain 		if (!mp->pool_data) {
62437f9b54bSShreyansh Jain 			DPAA_PMD_ERR("Not an offloaded buffer pool!");
62537f9b54bSShreyansh Jain 			return -1;
62637f9b54bSShreyansh Jain 		}
62737f9b54bSShreyansh Jain 		dpaa_intf->bp_info = DPAA_MEMPOOL_TO_POOL_INFO(mp);
62837f9b54bSShreyansh Jain 
62937f9b54bSShreyansh Jain 		memset(&icp, 0, sizeof(icp));
63037f9b54bSShreyansh Jain 		/* set ICEOF for to the default value , which is 0*/
63137f9b54bSShreyansh Jain 		icp.iciof = DEFAULT_ICIOF;
63237f9b54bSShreyansh Jain 		icp.iceof = DEFAULT_RX_ICEOF;
63337f9b54bSShreyansh Jain 		icp.icsz = DEFAULT_ICSZ;
63437f9b54bSShreyansh Jain 		fman_if_set_ic_params(dpaa_intf->fif, &icp);
63537f9b54bSShreyansh Jain 
63637f9b54bSShreyansh Jain 		fd_offset = RTE_PKTMBUF_HEADROOM + DPAA_HW_BUF_RESERVE;
63737f9b54bSShreyansh Jain 		fman_if_set_fdoff(dpaa_intf->fif, fd_offset);
63837f9b54bSShreyansh Jain 
63937f9b54bSShreyansh Jain 		/* Buffer pool size should be equal to Dataroom Size*/
64037f9b54bSShreyansh Jain 		bp_size = rte_pktmbuf_data_room_size(mp);
64137f9b54bSShreyansh Jain 		fman_if_set_bp(dpaa_intf->fif, mp->size,
64237f9b54bSShreyansh Jain 			       dpaa_intf->bp_info->bpid, bp_size);
64337f9b54bSShreyansh Jain 		dpaa_intf->valid = 1;
644079a67c2SHemant Agrawal 		DPAA_PMD_DEBUG("if:%s fd_offset = %d offset = %d",
64537f9b54bSShreyansh Jain 				dpaa_intf->name, fd_offset,
64637f9b54bSShreyansh Jain 				fman_if_get_fdoff(dpaa_intf->fif));
64737f9b54bSShreyansh Jain 	}
64855576ac2SHemant Agrawal 	DPAA_PMD_DEBUG("if:%s sg_on = %d, max_frm =%d", dpaa_intf->name,
64955576ac2SHemant Agrawal 		fman_if_get_sg_enable(dpaa_intf->fif),
65055576ac2SHemant Agrawal 		dev->data->dev_conf.rxmode.max_rx_pkt_len);
6510c504f69SHemant Agrawal 	/* checking if push mode only, no error check for now */
652a6a75240SNipun Gupta 	if (!rxq->is_static &&
653a6a75240SNipun Gupta 	    dpaa_push_mode_max_queue > dpaa_push_queue_idx) {
654b9c94167SNipun Gupta 		struct qman_portal *qp;
655a6a75240SNipun Gupta 		int q_fd;
656b9c94167SNipun Gupta 
6570c504f69SHemant Agrawal 		dpaa_push_queue_idx++;
6580c504f69SHemant Agrawal 		opts.we_mask = QM_INITFQ_WE_FQCTRL | QM_INITFQ_WE_CONTEXTA;
6590c504f69SHemant Agrawal 		opts.fqd.fq_ctrl = QM_FQCTRL_AVOIDBLOCK |
6600c504f69SHemant Agrawal 				   QM_FQCTRL_CTXASTASHING |
6610c504f69SHemant Agrawal 				   QM_FQCTRL_PREFERINCACHE;
6620c504f69SHemant Agrawal 		opts.fqd.context_a.stashing.exclusive = 0;
663b9083ea5SNipun Gupta 		/* In muticore scenario stashing becomes a bottleneck on LS1046.
664b9083ea5SNipun Gupta 		 * So do not enable stashing in this case
665b9083ea5SNipun Gupta 		 */
666b9083ea5SNipun Gupta 		if (dpaa_svr_family != SVR_LS1046A_FAMILY)
6670c504f69SHemant Agrawal 			opts.fqd.context_a.stashing.annotation_cl =
6680c504f69SHemant Agrawal 						DPAA_IF_RX_ANNOTATION_STASH;
6690c504f69SHemant Agrawal 		opts.fqd.context_a.stashing.data_cl = DPAA_IF_RX_DATA_STASH;
6700c504f69SHemant Agrawal 		opts.fqd.context_a.stashing.context_cl =
6710c504f69SHemant Agrawal 						DPAA_IF_RX_CONTEXT_STASH;
67262f53995SHemant Agrawal 
6730c504f69SHemant Agrawal 		/*Create a channel and associate given queue with the channel*/
6740c504f69SHemant Agrawal 		qman_alloc_pool_range((u32 *)&rxq->ch_id, 1, 1, 0);
6750c504f69SHemant Agrawal 		opts.we_mask = opts.we_mask | QM_INITFQ_WE_DESTWQ;
6760c504f69SHemant Agrawal 		opts.fqd.dest.channel = rxq->ch_id;
6770c504f69SHemant Agrawal 		opts.fqd.dest.wq = DPAA_IF_RX_PRIORITY;
6780c504f69SHemant Agrawal 		flags = QMAN_INITFQ_FLAG_SCHED;
6790c504f69SHemant Agrawal 
6800c504f69SHemant Agrawal 		/* Configure tail drop */
6810c504f69SHemant Agrawal 		if (dpaa_intf->cgr_rx) {
6820c504f69SHemant Agrawal 			opts.we_mask |= QM_INITFQ_WE_CGID;
6830c504f69SHemant Agrawal 			opts.fqd.cgid = dpaa_intf->cgr_rx[queue_idx].cgrid;
6840c504f69SHemant Agrawal 			opts.fqd.fq_ctrl |= QM_FQCTRL_CGE;
6850c504f69SHemant Agrawal 		}
6860c504f69SHemant Agrawal 		ret = qman_init_fq(rxq, flags, &opts);
6876fd3639aSHemant Agrawal 		if (ret) {
6886fd3639aSHemant Agrawal 			DPAA_PMD_ERR("Channel/Q association failed. fqid 0x%x "
6896fd3639aSHemant Agrawal 				"ret:%d(%s)", rxq->fqid, ret, strerror(ret));
6906fd3639aSHemant Agrawal 			return ret;
6916fd3639aSHemant Agrawal 		}
69219b4aba2SHemant Agrawal 		if (dpaa_svr_family == SVR_LS1043A_FAMILY) {
69319b4aba2SHemant Agrawal 			rxq->cb.dqrr_dpdk_pull_cb = dpaa_rx_cb_no_prefetch;
69419b4aba2SHemant Agrawal 		} else {
695b9083ea5SNipun Gupta 			rxq->cb.dqrr_dpdk_pull_cb = dpaa_rx_cb;
696b9083ea5SNipun Gupta 			rxq->cb.dqrr_prepare = dpaa_rx_cb_prepare;
69719b4aba2SHemant Agrawal 		}
69819b4aba2SHemant Agrawal 
6990c504f69SHemant Agrawal 		rxq->is_static = true;
700b9c94167SNipun Gupta 
701b9c94167SNipun Gupta 		/* Allocate qman specific portals */
702a6a75240SNipun Gupta 		qp = fsl_qman_fq_portal_create(&q_fd);
703b9c94167SNipun Gupta 		if (!qp) {
704b9c94167SNipun Gupta 			DPAA_PMD_ERR("Unable to alloc fq portal");
705b9c94167SNipun Gupta 			return -1;
706b9c94167SNipun Gupta 		}
707b9c94167SNipun Gupta 		rxq->qp = qp;
708a6a75240SNipun Gupta 
709a6a75240SNipun Gupta 		/* Set up the device interrupt handler */
710a6a75240SNipun Gupta 		if (!dev->intr_handle) {
711a6a75240SNipun Gupta 			struct rte_dpaa_device *dpaa_dev;
712a6a75240SNipun Gupta 			struct rte_device *rdev = dev->device;
713a6a75240SNipun Gupta 
714a6a75240SNipun Gupta 			dpaa_dev = container_of(rdev, struct rte_dpaa_device,
715a6a75240SNipun Gupta 						device);
716a6a75240SNipun Gupta 			dev->intr_handle = &dpaa_dev->intr_handle;
717a6a75240SNipun Gupta 			dev->intr_handle->intr_vec = rte_zmalloc(NULL,
718a6a75240SNipun Gupta 					dpaa_push_mode_max_queue, 0);
719a6a75240SNipun Gupta 			if (!dev->intr_handle->intr_vec) {
720a6a75240SNipun Gupta 				DPAA_PMD_ERR("intr_vec alloc failed");
721a6a75240SNipun Gupta 				return -ENOMEM;
722a6a75240SNipun Gupta 			}
723a6a75240SNipun Gupta 			dev->intr_handle->nb_efd = dpaa_push_mode_max_queue;
724a6a75240SNipun Gupta 			dev->intr_handle->max_intr = dpaa_push_mode_max_queue;
725a6a75240SNipun Gupta 		}
726a6a75240SNipun Gupta 
727a6a75240SNipun Gupta 		dev->intr_handle->type = RTE_INTR_HANDLE_EXT;
728a6a75240SNipun Gupta 		dev->intr_handle->intr_vec[queue_idx] = queue_idx + 1;
729a6a75240SNipun Gupta 		dev->intr_handle->efds[queue_idx] = q_fd;
730a6a75240SNipun Gupta 		rxq->q_fd = q_fd;
7310c504f69SHemant Agrawal 	}
732e1797f4bSAkhil Goyal 	rxq->bp_array = rte_dpaa_bpid_info;
73362f53995SHemant Agrawal 	dev->data->rx_queues[queue_idx] = rxq;
73462f53995SHemant Agrawal 
73562f53995SHemant Agrawal 	/* configure the CGR size as per the desc size */
73662f53995SHemant Agrawal 	if (dpaa_intf->cgr_rx) {
73762f53995SHemant Agrawal 		struct qm_mcc_initcgr cgr_opts = {0};
73862f53995SHemant Agrawal 
73962f53995SHemant Agrawal 		/* Enable tail drop with cgr on this queue */
74062f53995SHemant Agrawal 		qm_cgr_cs_thres_set64(&cgr_opts.cgr.cs_thres, nb_desc, 0);
74162f53995SHemant Agrawal 		ret = qman_modify_cgr(dpaa_intf->cgr_rx, 0, &cgr_opts);
74262f53995SHemant Agrawal 		if (ret) {
74362f53995SHemant Agrawal 			DPAA_PMD_WARN(
74462f53995SHemant Agrawal 				"rx taildrop modify fail on fqid %d (ret=%d)",
74562f53995SHemant Agrawal 				rxq->fqid, ret);
74662f53995SHemant Agrawal 		}
74762f53995SHemant Agrawal 	}
74837f9b54bSShreyansh Jain 
74937f9b54bSShreyansh Jain 	return 0;
75037f9b54bSShreyansh Jain }
75137f9b54bSShreyansh Jain 
7521e06b6dcSHemant Agrawal int
75377b7b81eSNeil Horman dpaa_eth_eventq_attach(const struct rte_eth_dev *dev,
7545e745593SSunil Kumar Kori 		int eth_rx_queue_id,
7555e745593SSunil Kumar Kori 		u16 ch_id,
7565e745593SSunil Kumar Kori 		const struct rte_event_eth_rx_adapter_queue_conf *queue_conf)
7575e745593SSunil Kumar Kori {
7585e745593SSunil Kumar Kori 	int ret;
7595e745593SSunil Kumar Kori 	u32 flags = 0;
7605e745593SSunil Kumar Kori 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
7615e745593SSunil Kumar Kori 	struct qman_fq *rxq = &dpaa_intf->rx_queues[eth_rx_queue_id];
7625e745593SSunil Kumar Kori 	struct qm_mcc_initfq opts = {0};
7635e745593SSunil Kumar Kori 
7645e745593SSunil Kumar Kori 	if (dpaa_push_mode_max_queue)
765079a67c2SHemant Agrawal 		DPAA_PMD_WARN("PUSH mode q and EVENTDEV are not compatible\n"
766079a67c2SHemant Agrawal 			      "PUSH mode already enabled for first %d queues.\n"
7675e745593SSunil Kumar Kori 			      "To disable set DPAA_PUSH_QUEUES_NUMBER to 0\n",
7685e745593SSunil Kumar Kori 			      dpaa_push_mode_max_queue);
7695e745593SSunil Kumar Kori 
7705e745593SSunil Kumar Kori 	dpaa_poll_queue_default_config(&opts);
7715e745593SSunil Kumar Kori 
7725e745593SSunil Kumar Kori 	switch (queue_conf->ev.sched_type) {
7735e745593SSunil Kumar Kori 	case RTE_SCHED_TYPE_ATOMIC:
7745e745593SSunil Kumar Kori 		opts.fqd.fq_ctrl |= QM_FQCTRL_HOLDACTIVE;
7755e745593SSunil Kumar Kori 		/* Reset FQCTRL_AVOIDBLOCK bit as it is unnecessary
7765e745593SSunil Kumar Kori 		 * configuration with HOLD_ACTIVE setting
7775e745593SSunil Kumar Kori 		 */
7785e745593SSunil Kumar Kori 		opts.fqd.fq_ctrl &= (~QM_FQCTRL_AVOIDBLOCK);
7795e745593SSunil Kumar Kori 		rxq->cb.dqrr_dpdk_cb = dpaa_rx_cb_atomic;
7805e745593SSunil Kumar Kori 		break;
7815e745593SSunil Kumar Kori 	case RTE_SCHED_TYPE_ORDERED:
7825e745593SSunil Kumar Kori 		DPAA_PMD_ERR("Ordered queue schedule type is not supported\n");
7835e745593SSunil Kumar Kori 		return -1;
7845e745593SSunil Kumar Kori 	default:
7855e745593SSunil Kumar Kori 		opts.fqd.fq_ctrl |= QM_FQCTRL_AVOIDBLOCK;
7865e745593SSunil Kumar Kori 		rxq->cb.dqrr_dpdk_cb = dpaa_rx_cb_parallel;
7875e745593SSunil Kumar Kori 		break;
7885e745593SSunil Kumar Kori 	}
7895e745593SSunil Kumar Kori 
7905e745593SSunil Kumar Kori 	opts.we_mask = opts.we_mask | QM_INITFQ_WE_DESTWQ;
7915e745593SSunil Kumar Kori 	opts.fqd.dest.channel = ch_id;
7925e745593SSunil Kumar Kori 	opts.fqd.dest.wq = queue_conf->ev.priority;
7935e745593SSunil Kumar Kori 
7945e745593SSunil Kumar Kori 	if (dpaa_intf->cgr_rx) {
7955e745593SSunil Kumar Kori 		opts.we_mask |= QM_INITFQ_WE_CGID;
7965e745593SSunil Kumar Kori 		opts.fqd.cgid = dpaa_intf->cgr_rx[eth_rx_queue_id].cgrid;
7975e745593SSunil Kumar Kori 		opts.fqd.fq_ctrl |= QM_FQCTRL_CGE;
7985e745593SSunil Kumar Kori 	}
7995e745593SSunil Kumar Kori 
8005e745593SSunil Kumar Kori 	flags = QMAN_INITFQ_FLAG_SCHED;
8015e745593SSunil Kumar Kori 
8025e745593SSunil Kumar Kori 	ret = qman_init_fq(rxq, flags, &opts);
8035e745593SSunil Kumar Kori 	if (ret) {
8046fd3639aSHemant Agrawal 		DPAA_PMD_ERR("Ev-Channel/Q association failed. fqid 0x%x "
8056fd3639aSHemant Agrawal 				"ret:%d(%s)", rxq->fqid, ret, strerror(ret));
8065e745593SSunil Kumar Kori 		return ret;
8075e745593SSunil Kumar Kori 	}
8085e745593SSunil Kumar Kori 
8095e745593SSunil Kumar Kori 	/* copy configuration which needs to be filled during dequeue */
8105e745593SSunil Kumar Kori 	memcpy(&rxq->ev, &queue_conf->ev, sizeof(struct rte_event));
8115e745593SSunil Kumar Kori 	dev->data->rx_queues[eth_rx_queue_id] = rxq;
8125e745593SSunil Kumar Kori 
8135e745593SSunil Kumar Kori 	return ret;
8145e745593SSunil Kumar Kori }
8155e745593SSunil Kumar Kori 
8161e06b6dcSHemant Agrawal int
81777b7b81eSNeil Horman dpaa_eth_eventq_detach(const struct rte_eth_dev *dev,
8185e745593SSunil Kumar Kori 		int eth_rx_queue_id)
8195e745593SSunil Kumar Kori {
8205e745593SSunil Kumar Kori 	struct qm_mcc_initfq opts;
8215e745593SSunil Kumar Kori 	int ret;
8225e745593SSunil Kumar Kori 	u32 flags = 0;
8235e745593SSunil Kumar Kori 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
8245e745593SSunil Kumar Kori 	struct qman_fq *rxq = &dpaa_intf->rx_queues[eth_rx_queue_id];
8255e745593SSunil Kumar Kori 
8265e745593SSunil Kumar Kori 	dpaa_poll_queue_default_config(&opts);
8275e745593SSunil Kumar Kori 
8285e745593SSunil Kumar Kori 	if (dpaa_intf->cgr_rx) {
8295e745593SSunil Kumar Kori 		opts.we_mask |= QM_INITFQ_WE_CGID;
8305e745593SSunil Kumar Kori 		opts.fqd.cgid = dpaa_intf->cgr_rx[eth_rx_queue_id].cgrid;
8315e745593SSunil Kumar Kori 		opts.fqd.fq_ctrl |= QM_FQCTRL_CGE;
8325e745593SSunil Kumar Kori 	}
8335e745593SSunil Kumar Kori 
8345e745593SSunil Kumar Kori 	ret = qman_init_fq(rxq, flags, &opts);
8355e745593SSunil Kumar Kori 	if (ret) {
8365e745593SSunil Kumar Kori 		DPAA_PMD_ERR("init rx fqid %d failed with ret: %d",
8375e745593SSunil Kumar Kori 			     rxq->fqid, ret);
8385e745593SSunil Kumar Kori 	}
8395e745593SSunil Kumar Kori 
8405e745593SSunil Kumar Kori 	rxq->cb.dqrr_dpdk_cb = NULL;
8415e745593SSunil Kumar Kori 	dev->data->rx_queues[eth_rx_queue_id] = NULL;
8425e745593SSunil Kumar Kori 
8435e745593SSunil Kumar Kori 	return 0;
8445e745593SSunil Kumar Kori }
8455e745593SSunil Kumar Kori 
84637f9b54bSShreyansh Jain static
84737f9b54bSShreyansh Jain void dpaa_eth_rx_queue_release(void *rxq __rte_unused)
84837f9b54bSShreyansh Jain {
84937f9b54bSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
85037f9b54bSShreyansh Jain }
85137f9b54bSShreyansh Jain 
85237f9b54bSShreyansh Jain static
85337f9b54bSShreyansh Jain int dpaa_eth_tx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx,
85437f9b54bSShreyansh Jain 			    uint16_t nb_desc __rte_unused,
85537f9b54bSShreyansh Jain 		unsigned int socket_id __rte_unused,
85637f9b54bSShreyansh Jain 		const struct rte_eth_txconf *tx_conf __rte_unused)
85737f9b54bSShreyansh Jain {
85837f9b54bSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
85937f9b54bSShreyansh Jain 
86037f9b54bSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
86137f9b54bSShreyansh Jain 
8626fd3639aSHemant Agrawal 	if (queue_idx >= dev->data->nb_tx_queues) {
8636fd3639aSHemant Agrawal 		rte_errno = EOVERFLOW;
8646fd3639aSHemant Agrawal 		DPAA_PMD_ERR("%p: queue index out of range (%u >= %u)",
8656fd3639aSHemant Agrawal 		      (void *)dev, queue_idx, dev->data->nb_tx_queues);
8666fd3639aSHemant Agrawal 		return -rte_errno;
8676fd3639aSHemant Agrawal 	}
8686fd3639aSHemant Agrawal 
8696fd3639aSHemant Agrawal 	DPAA_PMD_INFO("Tx queue setup for queue index: %d fq_id (0x%x)",
8706fd3639aSHemant Agrawal 			queue_idx, dpaa_intf->tx_queues[queue_idx].fqid);
87137f9b54bSShreyansh Jain 	dev->data->tx_queues[queue_idx] = &dpaa_intf->tx_queues[queue_idx];
87237f9b54bSShreyansh Jain 	return 0;
87337f9b54bSShreyansh Jain }
87437f9b54bSShreyansh Jain 
87537f9b54bSShreyansh Jain static void dpaa_eth_tx_queue_release(void *txq __rte_unused)
876ff9e112dSShreyansh Jain {
877ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
878ff9e112dSShreyansh Jain }
879ff9e112dSShreyansh Jain 
880b005d729SHemant Agrawal static uint32_t
881b005d729SHemant Agrawal dpaa_dev_rx_queue_count(struct rte_eth_dev *dev, uint16_t rx_queue_id)
882b005d729SHemant Agrawal {
883b005d729SHemant Agrawal 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
884b005d729SHemant Agrawal 	struct qman_fq *rxq = &dpaa_intf->rx_queues[rx_queue_id];
885b005d729SHemant Agrawal 	u32 frm_cnt = 0;
886b005d729SHemant Agrawal 
887b005d729SHemant Agrawal 	PMD_INIT_FUNC_TRACE();
888b005d729SHemant Agrawal 
889b005d729SHemant Agrawal 	if (qman_query_fq_frm_cnt(rxq, &frm_cnt) == 0) {
890b7c7ff6eSStephen Hemminger 		DPAA_PMD_DEBUG("RX frame count for q(%d) is %u",
891b005d729SHemant Agrawal 			       rx_queue_id, frm_cnt);
892b005d729SHemant Agrawal 	}
893b005d729SHemant Agrawal 	return frm_cnt;
894b005d729SHemant Agrawal }
895b005d729SHemant Agrawal 
896e124a69fSShreyansh Jain static int dpaa_link_down(struct rte_eth_dev *dev)
897e124a69fSShreyansh Jain {
898e124a69fSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
899e124a69fSShreyansh Jain 
900e124a69fSShreyansh Jain 	dpaa_eth_dev_stop(dev);
901e124a69fSShreyansh Jain 	return 0;
902e124a69fSShreyansh Jain }
903e124a69fSShreyansh Jain 
904e124a69fSShreyansh Jain static int dpaa_link_up(struct rte_eth_dev *dev)
905e124a69fSShreyansh Jain {
906e124a69fSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
907e124a69fSShreyansh Jain 
908e124a69fSShreyansh Jain 	dpaa_eth_dev_start(dev);
909e124a69fSShreyansh Jain 	return 0;
910e124a69fSShreyansh Jain }
911e124a69fSShreyansh Jain 
912fe6c6032SShreyansh Jain static int
91312a4678aSShreyansh Jain dpaa_flow_ctrl_set(struct rte_eth_dev *dev,
91412a4678aSShreyansh Jain 		   struct rte_eth_fc_conf *fc_conf)
91512a4678aSShreyansh Jain {
91612a4678aSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
91712a4678aSShreyansh Jain 	struct rte_eth_fc_conf *net_fc;
91812a4678aSShreyansh Jain 
91912a4678aSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
92012a4678aSShreyansh Jain 
92112a4678aSShreyansh Jain 	if (!(dpaa_intf->fc_conf)) {
92212a4678aSShreyansh Jain 		dpaa_intf->fc_conf = rte_zmalloc(NULL,
92312a4678aSShreyansh Jain 			sizeof(struct rte_eth_fc_conf), MAX_CACHELINE);
92412a4678aSShreyansh Jain 		if (!dpaa_intf->fc_conf) {
92512a4678aSShreyansh Jain 			DPAA_PMD_ERR("unable to save flow control info");
92612a4678aSShreyansh Jain 			return -ENOMEM;
92712a4678aSShreyansh Jain 		}
92812a4678aSShreyansh Jain 	}
92912a4678aSShreyansh Jain 	net_fc = dpaa_intf->fc_conf;
93012a4678aSShreyansh Jain 
93112a4678aSShreyansh Jain 	if (fc_conf->high_water < fc_conf->low_water) {
93212a4678aSShreyansh Jain 		DPAA_PMD_ERR("Incorrect Flow Control Configuration");
93312a4678aSShreyansh Jain 		return -EINVAL;
93412a4678aSShreyansh Jain 	}
93512a4678aSShreyansh Jain 
93612a4678aSShreyansh Jain 	if (fc_conf->mode == RTE_FC_NONE) {
93712a4678aSShreyansh Jain 		return 0;
93812a4678aSShreyansh Jain 	} else if (fc_conf->mode == RTE_FC_TX_PAUSE ||
93912a4678aSShreyansh Jain 		 fc_conf->mode == RTE_FC_FULL) {
94012a4678aSShreyansh Jain 		fman_if_set_fc_threshold(dpaa_intf->fif, fc_conf->high_water,
94112a4678aSShreyansh Jain 					 fc_conf->low_water,
94212a4678aSShreyansh Jain 				dpaa_intf->bp_info->bpid);
94312a4678aSShreyansh Jain 		if (fc_conf->pause_time)
94412a4678aSShreyansh Jain 			fman_if_set_fc_quanta(dpaa_intf->fif,
94512a4678aSShreyansh Jain 					      fc_conf->pause_time);
94612a4678aSShreyansh Jain 	}
94712a4678aSShreyansh Jain 
94812a4678aSShreyansh Jain 	/* Save the information in dpaa device */
94912a4678aSShreyansh Jain 	net_fc->pause_time = fc_conf->pause_time;
95012a4678aSShreyansh Jain 	net_fc->high_water = fc_conf->high_water;
95112a4678aSShreyansh Jain 	net_fc->low_water = fc_conf->low_water;
95212a4678aSShreyansh Jain 	net_fc->send_xon = fc_conf->send_xon;
95312a4678aSShreyansh Jain 	net_fc->mac_ctrl_frame_fwd = fc_conf->mac_ctrl_frame_fwd;
95412a4678aSShreyansh Jain 	net_fc->mode = fc_conf->mode;
95512a4678aSShreyansh Jain 	net_fc->autoneg = fc_conf->autoneg;
95612a4678aSShreyansh Jain 
95712a4678aSShreyansh Jain 	return 0;
95812a4678aSShreyansh Jain }
95912a4678aSShreyansh Jain 
96012a4678aSShreyansh Jain static int
96112a4678aSShreyansh Jain dpaa_flow_ctrl_get(struct rte_eth_dev *dev,
96212a4678aSShreyansh Jain 		   struct rte_eth_fc_conf *fc_conf)
96312a4678aSShreyansh Jain {
96412a4678aSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
96512a4678aSShreyansh Jain 	struct rte_eth_fc_conf *net_fc = dpaa_intf->fc_conf;
96612a4678aSShreyansh Jain 	int ret;
96712a4678aSShreyansh Jain 
96812a4678aSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
96912a4678aSShreyansh Jain 
97012a4678aSShreyansh Jain 	if (net_fc) {
97112a4678aSShreyansh Jain 		fc_conf->pause_time = net_fc->pause_time;
97212a4678aSShreyansh Jain 		fc_conf->high_water = net_fc->high_water;
97312a4678aSShreyansh Jain 		fc_conf->low_water = net_fc->low_water;
97412a4678aSShreyansh Jain 		fc_conf->send_xon = net_fc->send_xon;
97512a4678aSShreyansh Jain 		fc_conf->mac_ctrl_frame_fwd = net_fc->mac_ctrl_frame_fwd;
97612a4678aSShreyansh Jain 		fc_conf->mode = net_fc->mode;
97712a4678aSShreyansh Jain 		fc_conf->autoneg = net_fc->autoneg;
97812a4678aSShreyansh Jain 		return 0;
97912a4678aSShreyansh Jain 	}
98012a4678aSShreyansh Jain 	ret = fman_if_get_fc_threshold(dpaa_intf->fif);
98112a4678aSShreyansh Jain 	if (ret) {
98212a4678aSShreyansh Jain 		fc_conf->mode = RTE_FC_TX_PAUSE;
98312a4678aSShreyansh Jain 		fc_conf->pause_time = fman_if_get_fc_quanta(dpaa_intf->fif);
98412a4678aSShreyansh Jain 	} else {
98512a4678aSShreyansh Jain 		fc_conf->mode = RTE_FC_NONE;
98612a4678aSShreyansh Jain 	}
98712a4678aSShreyansh Jain 
98812a4678aSShreyansh Jain 	return 0;
98912a4678aSShreyansh Jain }
99012a4678aSShreyansh Jain 
99112a4678aSShreyansh Jain static int
992fe6c6032SShreyansh Jain dpaa_dev_add_mac_addr(struct rte_eth_dev *dev,
9936d13ea8eSOlivier Matz 			     struct rte_ether_addr *addr,
994fe6c6032SShreyansh Jain 			     uint32_t index,
995fe6c6032SShreyansh Jain 			     __rte_unused uint32_t pool)
996fe6c6032SShreyansh Jain {
997fe6c6032SShreyansh Jain 	int ret;
998fe6c6032SShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
999fe6c6032SShreyansh Jain 
1000fe6c6032SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1001fe6c6032SShreyansh Jain 
1002fe6c6032SShreyansh Jain 	ret = fman_if_add_mac_addr(dpaa_intf->fif, addr->addr_bytes, index);
1003fe6c6032SShreyansh Jain 
1004fe6c6032SShreyansh Jain 	if (ret)
1005b7c7ff6eSStephen Hemminger 		DPAA_PMD_ERR("Adding the MAC ADDR failed: err = %d", ret);
1006fe6c6032SShreyansh Jain 	return 0;
1007fe6c6032SShreyansh Jain }
1008fe6c6032SShreyansh Jain 
1009fe6c6032SShreyansh Jain static void
1010fe6c6032SShreyansh Jain dpaa_dev_remove_mac_addr(struct rte_eth_dev *dev,
1011fe6c6032SShreyansh Jain 			  uint32_t index)
1012fe6c6032SShreyansh Jain {
1013fe6c6032SShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
1014fe6c6032SShreyansh Jain 
1015fe6c6032SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1016fe6c6032SShreyansh Jain 
1017fe6c6032SShreyansh Jain 	fman_if_clear_mac_addr(dpaa_intf->fif, index);
1018fe6c6032SShreyansh Jain }
1019fe6c6032SShreyansh Jain 
1020caccf8b3SOlivier Matz static int
1021fe6c6032SShreyansh Jain dpaa_dev_set_mac_addr(struct rte_eth_dev *dev,
10226d13ea8eSOlivier Matz 		       struct rte_ether_addr *addr)
1023fe6c6032SShreyansh Jain {
1024fe6c6032SShreyansh Jain 	int ret;
1025fe6c6032SShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
1026fe6c6032SShreyansh Jain 
1027fe6c6032SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1028fe6c6032SShreyansh Jain 
1029fe6c6032SShreyansh Jain 	ret = fman_if_add_mac_addr(dpaa_intf->fif, addr->addr_bytes, 0);
1030fe6c6032SShreyansh Jain 	if (ret)
1031b7c7ff6eSStephen Hemminger 		DPAA_PMD_ERR("Setting the MAC ADDR failed %d", ret);
1032caccf8b3SOlivier Matz 
1033caccf8b3SOlivier Matz 	return ret;
1034fe6c6032SShreyansh Jain }
1035fe6c6032SShreyansh Jain 
1036b1b5d6c9SNipun Gupta static int dpaa_dev_queue_intr_enable(struct rte_eth_dev *dev,
1037b1b5d6c9SNipun Gupta 				      uint16_t queue_id)
1038b1b5d6c9SNipun Gupta {
1039b1b5d6c9SNipun Gupta 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
1040b1b5d6c9SNipun Gupta 	struct qman_fq *rxq = &dpaa_intf->rx_queues[queue_id];
1041b1b5d6c9SNipun Gupta 
1042b1b5d6c9SNipun Gupta 	if (!rxq->is_static)
1043b1b5d6c9SNipun Gupta 		return -EINVAL;
1044b1b5d6c9SNipun Gupta 
1045b1b5d6c9SNipun Gupta 	return qman_fq_portal_irqsource_add(rxq->qp, QM_PIRQ_DQRI);
1046b1b5d6c9SNipun Gupta }
1047b1b5d6c9SNipun Gupta 
1048b1b5d6c9SNipun Gupta static int dpaa_dev_queue_intr_disable(struct rte_eth_dev *dev,
1049b1b5d6c9SNipun Gupta 				       uint16_t queue_id)
1050b1b5d6c9SNipun Gupta {
1051b1b5d6c9SNipun Gupta 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
1052b1b5d6c9SNipun Gupta 	struct qman_fq *rxq = &dpaa_intf->rx_queues[queue_id];
1053b1b5d6c9SNipun Gupta 	uint32_t temp;
1054b1b5d6c9SNipun Gupta 	ssize_t temp1;
1055b1b5d6c9SNipun Gupta 
1056b1b5d6c9SNipun Gupta 	if (!rxq->is_static)
1057b1b5d6c9SNipun Gupta 		return -EINVAL;
1058b1b5d6c9SNipun Gupta 
1059b1b5d6c9SNipun Gupta 	qman_fq_portal_irqsource_remove(rxq->qp, ~0);
1060b1b5d6c9SNipun Gupta 
1061b1b5d6c9SNipun Gupta 	temp1 = read(rxq->q_fd, &temp, sizeof(temp));
1062b1b5d6c9SNipun Gupta 	if (temp1 != sizeof(temp))
1063*df80d4f8SHemant Agrawal 		DPAA_PMD_ERR("irq read error");
1064b1b5d6c9SNipun Gupta 
1065b1b5d6c9SNipun Gupta 	qman_fq_portal_thread_irq(rxq->qp);
1066b1b5d6c9SNipun Gupta 
1067b1b5d6c9SNipun Gupta 	return 0;
1068b1b5d6c9SNipun Gupta }
1069b1b5d6c9SNipun Gupta 
1070ff9e112dSShreyansh Jain static struct eth_dev_ops dpaa_devops = {
1071ff9e112dSShreyansh Jain 	.dev_configure		  = dpaa_eth_dev_configure,
1072ff9e112dSShreyansh Jain 	.dev_start		  = dpaa_eth_dev_start,
1073ff9e112dSShreyansh Jain 	.dev_stop		  = dpaa_eth_dev_stop,
1074ff9e112dSShreyansh Jain 	.dev_close		  = dpaa_eth_dev_close,
1075799db456SShreyansh Jain 	.dev_infos_get		  = dpaa_eth_dev_info,
1076a7bdc3bdSShreyansh Jain 	.dev_supported_ptypes_get = dpaa_supported_ptypes_get,
107737f9b54bSShreyansh Jain 
107837f9b54bSShreyansh Jain 	.rx_queue_setup		  = dpaa_eth_rx_queue_setup,
107937f9b54bSShreyansh Jain 	.tx_queue_setup		  = dpaa_eth_tx_queue_setup,
108037f9b54bSShreyansh Jain 	.rx_queue_release	  = dpaa_eth_rx_queue_release,
108137f9b54bSShreyansh Jain 	.tx_queue_release	  = dpaa_eth_tx_queue_release,
1082b005d729SHemant Agrawal 	.rx_queue_count		  = dpaa_dev_rx_queue_count,
1083e124a69fSShreyansh Jain 
108412a4678aSShreyansh Jain 	.flow_ctrl_get		  = dpaa_flow_ctrl_get,
108512a4678aSShreyansh Jain 	.flow_ctrl_set		  = dpaa_flow_ctrl_set,
108612a4678aSShreyansh Jain 
1087e124a69fSShreyansh Jain 	.link_update		  = dpaa_eth_link_update,
1088e1ad3a05SShreyansh Jain 	.stats_get		  = dpaa_eth_stats_get,
1089b21ed3e2SHemant Agrawal 	.xstats_get		  = dpaa_dev_xstats_get,
1090b21ed3e2SHemant Agrawal 	.xstats_get_by_id	  = dpaa_xstats_get_by_id,
1091b21ed3e2SHemant Agrawal 	.xstats_get_names_by_id	  = dpaa_xstats_get_names_by_id,
1092b21ed3e2SHemant Agrawal 	.xstats_get_names	  = dpaa_xstats_get_names,
1093b21ed3e2SHemant Agrawal 	.xstats_reset		  = dpaa_eth_stats_reset,
1094e1ad3a05SShreyansh Jain 	.stats_reset		  = dpaa_eth_stats_reset,
109595ef603dSShreyansh Jain 	.promiscuous_enable	  = dpaa_eth_promiscuous_enable,
109695ef603dSShreyansh Jain 	.promiscuous_disable	  = dpaa_eth_promiscuous_disable,
109744dd70a3SShreyansh Jain 	.allmulticast_enable	  = dpaa_eth_multicast_enable,
109844dd70a3SShreyansh Jain 	.allmulticast_disable	  = dpaa_eth_multicast_disable,
10990cbec027SShreyansh Jain 	.mtu_set		  = dpaa_mtu_set,
1100e124a69fSShreyansh Jain 	.dev_set_link_down	  = dpaa_link_down,
1101e124a69fSShreyansh Jain 	.dev_set_link_up	  = dpaa_link_up,
1102fe6c6032SShreyansh Jain 	.mac_addr_add		  = dpaa_dev_add_mac_addr,
1103fe6c6032SShreyansh Jain 	.mac_addr_remove	  = dpaa_dev_remove_mac_addr,
1104fe6c6032SShreyansh Jain 	.mac_addr_set		  = dpaa_dev_set_mac_addr,
1105fe6c6032SShreyansh Jain 
1106cf0fab1dSHemant Agrawal 	.fw_version_get		  = dpaa_fw_version_get,
1107b1b5d6c9SNipun Gupta 
1108b1b5d6c9SNipun Gupta 	.rx_queue_intr_enable	  = dpaa_dev_queue_intr_enable,
1109b1b5d6c9SNipun Gupta 	.rx_queue_intr_disable	  = dpaa_dev_queue_intr_disable,
1110ff9e112dSShreyansh Jain };
1111ff9e112dSShreyansh Jain 
11128c3495f5SHemant Agrawal static bool
11138c3495f5SHemant Agrawal is_device_supported(struct rte_eth_dev *dev, struct rte_dpaa_driver *drv)
11148c3495f5SHemant Agrawal {
11158c3495f5SHemant Agrawal 	if (strcmp(dev->device->driver->name,
11168c3495f5SHemant Agrawal 		   drv->driver.name))
11178c3495f5SHemant Agrawal 		return false;
11188c3495f5SHemant Agrawal 
11198c3495f5SHemant Agrawal 	return true;
11208c3495f5SHemant Agrawal }
11218c3495f5SHemant Agrawal 
11228c3495f5SHemant Agrawal static bool
11238c3495f5SHemant Agrawal is_dpaa_supported(struct rte_eth_dev *dev)
11248c3495f5SHemant Agrawal {
11258c3495f5SHemant Agrawal 	return is_device_supported(dev, &rte_dpaa_pmd);
11268c3495f5SHemant Agrawal }
11278c3495f5SHemant Agrawal 
11281e06b6dcSHemant Agrawal int
11298c3495f5SHemant Agrawal rte_pmd_dpaa_set_tx_loopback(uint8_t port, uint8_t on)
11308c3495f5SHemant Agrawal {
11318c3495f5SHemant Agrawal 	struct rte_eth_dev *dev;
11328c3495f5SHemant Agrawal 	struct dpaa_if *dpaa_intf;
11338c3495f5SHemant Agrawal 
11348c3495f5SHemant Agrawal 	RTE_ETH_VALID_PORTID_OR_ERR_RET(port, -ENODEV);
11358c3495f5SHemant Agrawal 
11368c3495f5SHemant Agrawal 	dev = &rte_eth_devices[port];
11378c3495f5SHemant Agrawal 
11388c3495f5SHemant Agrawal 	if (!is_dpaa_supported(dev))
11398c3495f5SHemant Agrawal 		return -ENOTSUP;
11408c3495f5SHemant Agrawal 
11418c3495f5SHemant Agrawal 	dpaa_intf = dev->data->dev_private;
11428c3495f5SHemant Agrawal 
11438c3495f5SHemant Agrawal 	if (on)
11448c3495f5SHemant Agrawal 		fman_if_loopback_enable(dpaa_intf->fif);
11458c3495f5SHemant Agrawal 	else
11468c3495f5SHemant Agrawal 		fman_if_loopback_disable(dpaa_intf->fif);
11478c3495f5SHemant Agrawal 
11488c3495f5SHemant Agrawal 	return 0;
11498c3495f5SHemant Agrawal }
11508c3495f5SHemant Agrawal 
115112a4678aSShreyansh Jain static int dpaa_fc_set_default(struct dpaa_if *dpaa_intf)
115212a4678aSShreyansh Jain {
115312a4678aSShreyansh Jain 	struct rte_eth_fc_conf *fc_conf;
115412a4678aSShreyansh Jain 	int ret;
115512a4678aSShreyansh Jain 
115612a4678aSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
115712a4678aSShreyansh Jain 
115812a4678aSShreyansh Jain 	if (!(dpaa_intf->fc_conf)) {
115912a4678aSShreyansh Jain 		dpaa_intf->fc_conf = rte_zmalloc(NULL,
116012a4678aSShreyansh Jain 			sizeof(struct rte_eth_fc_conf), MAX_CACHELINE);
116112a4678aSShreyansh Jain 		if (!dpaa_intf->fc_conf) {
116212a4678aSShreyansh Jain 			DPAA_PMD_ERR("unable to save flow control info");
116312a4678aSShreyansh Jain 			return -ENOMEM;
116412a4678aSShreyansh Jain 		}
116512a4678aSShreyansh Jain 	}
116612a4678aSShreyansh Jain 	fc_conf = dpaa_intf->fc_conf;
116712a4678aSShreyansh Jain 	ret = fman_if_get_fc_threshold(dpaa_intf->fif);
116812a4678aSShreyansh Jain 	if (ret) {
116912a4678aSShreyansh Jain 		fc_conf->mode = RTE_FC_TX_PAUSE;
117012a4678aSShreyansh Jain 		fc_conf->pause_time = fman_if_get_fc_quanta(dpaa_intf->fif);
117112a4678aSShreyansh Jain 	} else {
117212a4678aSShreyansh Jain 		fc_conf->mode = RTE_FC_NONE;
117312a4678aSShreyansh Jain 	}
117412a4678aSShreyansh Jain 
117512a4678aSShreyansh Jain 	return 0;
117612a4678aSShreyansh Jain }
117712a4678aSShreyansh Jain 
117837f9b54bSShreyansh Jain /* Initialise an Rx FQ */
117962f53995SHemant Agrawal static int dpaa_rx_queue_init(struct qman_fq *fq, struct qman_cgr *cgr_rx,
118037f9b54bSShreyansh Jain 			      uint32_t fqid)
118137f9b54bSShreyansh Jain {
11828d804cf1SHemant Agrawal 	struct qm_mcc_initfq opts = {0};
118337f9b54bSShreyansh Jain 	int ret;
1184f04e7139SHemant Agrawal 	u32 flags = QMAN_FQ_FLAG_NO_ENQUEUE;
118562f53995SHemant Agrawal 	struct qm_mcc_initcgr cgr_opts = {
118662f53995SHemant Agrawal 		.we_mask = QM_CGR_WE_CS_THRES |
118762f53995SHemant Agrawal 				QM_CGR_WE_CSTD_EN |
118862f53995SHemant Agrawal 				QM_CGR_WE_MODE,
118962f53995SHemant Agrawal 		.cgr = {
119062f53995SHemant Agrawal 			.cstd_en = QM_CGR_EN,
119162f53995SHemant Agrawal 			.mode = QMAN_CGR_MODE_FRAME
119262f53995SHemant Agrawal 		}
119362f53995SHemant Agrawal 	};
119437f9b54bSShreyansh Jain 
1195f04e7139SHemant Agrawal 	if (fqid) {
119637f9b54bSShreyansh Jain 		ret = qman_reserve_fqid(fqid);
119737f9b54bSShreyansh Jain 		if (ret) {
11988d6fc8b6SHemant Agrawal 			DPAA_PMD_ERR("reserve rx fqid 0x%x failed with ret: %d",
119937f9b54bSShreyansh Jain 				     fqid, ret);
120037f9b54bSShreyansh Jain 			return -EINVAL;
120137f9b54bSShreyansh Jain 		}
1202f04e7139SHemant Agrawal 	} else {
1203f04e7139SHemant Agrawal 		flags |= QMAN_FQ_FLAG_DYNAMIC_FQID;
1204f04e7139SHemant Agrawal 	}
12058d6fc8b6SHemant Agrawal 	DPAA_PMD_DEBUG("creating rx fq %p, fqid 0x%x", fq, fqid);
1206f04e7139SHemant Agrawal 	ret = qman_create_fq(fqid, flags, fq);
120737f9b54bSShreyansh Jain 	if (ret) {
12086fd3639aSHemant Agrawal 		DPAA_PMD_ERR("create rx fqid 0x%x failed with ret: %d",
120937f9b54bSShreyansh Jain 			fqid, ret);
121037f9b54bSShreyansh Jain 		return ret;
121137f9b54bSShreyansh Jain 	}
12120c504f69SHemant Agrawal 	fq->is_static = false;
12135e745593SSunil Kumar Kori 
12145e745593SSunil Kumar Kori 	dpaa_poll_queue_default_config(&opts);
121537f9b54bSShreyansh Jain 
121662f53995SHemant Agrawal 	if (cgr_rx) {
121762f53995SHemant Agrawal 		/* Enable tail drop with cgr on this queue */
121862f53995SHemant Agrawal 		qm_cgr_cs_thres_set64(&cgr_opts.cgr.cs_thres, td_threshold, 0);
121962f53995SHemant Agrawal 		cgr_rx->cb = NULL;
122062f53995SHemant Agrawal 		ret = qman_create_cgr(cgr_rx, QMAN_CGR_FLAG_USE_INIT,
122162f53995SHemant Agrawal 				      &cgr_opts);
122262f53995SHemant Agrawal 		if (ret) {
122362f53995SHemant Agrawal 			DPAA_PMD_WARN(
12248d6fc8b6SHemant Agrawal 				"rx taildrop init fail on rx fqid 0x%x(ret=%d)",
1225f04e7139SHemant Agrawal 				fq->fqid, ret);
122662f53995SHemant Agrawal 			goto without_cgr;
122762f53995SHemant Agrawal 		}
122862f53995SHemant Agrawal 		opts.we_mask |= QM_INITFQ_WE_CGID;
122962f53995SHemant Agrawal 		opts.fqd.cgid = cgr_rx->cgrid;
123062f53995SHemant Agrawal 		opts.fqd.fq_ctrl |= QM_FQCTRL_CGE;
123162f53995SHemant Agrawal 	}
123262f53995SHemant Agrawal without_cgr:
1233f04e7139SHemant Agrawal 	ret = qman_init_fq(fq, 0, &opts);
123437f9b54bSShreyansh Jain 	if (ret)
12358d6fc8b6SHemant Agrawal 		DPAA_PMD_ERR("init rx fqid 0x%x failed with ret:%d", fqid, ret);
123637f9b54bSShreyansh Jain 	return ret;
123737f9b54bSShreyansh Jain }
123837f9b54bSShreyansh Jain 
123937f9b54bSShreyansh Jain /* Initialise a Tx FQ */
124037f9b54bSShreyansh Jain static int dpaa_tx_queue_init(struct qman_fq *fq,
124137f9b54bSShreyansh Jain 			      struct fman_if *fman_intf)
124237f9b54bSShreyansh Jain {
12438d804cf1SHemant Agrawal 	struct qm_mcc_initfq opts = {0};
124437f9b54bSShreyansh Jain 	int ret;
124537f9b54bSShreyansh Jain 
124637f9b54bSShreyansh Jain 	ret = qman_create_fq(0, QMAN_FQ_FLAG_DYNAMIC_FQID |
124737f9b54bSShreyansh Jain 			     QMAN_FQ_FLAG_TO_DCPORTAL, fq);
124837f9b54bSShreyansh Jain 	if (ret) {
124937f9b54bSShreyansh Jain 		DPAA_PMD_ERR("create tx fq failed with ret: %d", ret);
125037f9b54bSShreyansh Jain 		return ret;
125137f9b54bSShreyansh Jain 	}
125237f9b54bSShreyansh Jain 	opts.we_mask = QM_INITFQ_WE_DESTWQ | QM_INITFQ_WE_FQCTRL |
125337f9b54bSShreyansh Jain 		       QM_INITFQ_WE_CONTEXTB | QM_INITFQ_WE_CONTEXTA;
125437f9b54bSShreyansh Jain 	opts.fqd.dest.channel = fman_intf->tx_channel_id;
125537f9b54bSShreyansh Jain 	opts.fqd.dest.wq = DPAA_IF_TX_PRIORITY;
125637f9b54bSShreyansh Jain 	opts.fqd.fq_ctrl = QM_FQCTRL_PREFERINCACHE;
125737f9b54bSShreyansh Jain 	opts.fqd.context_b = 0;
125837f9b54bSShreyansh Jain 	/* no tx-confirmation */
125937f9b54bSShreyansh Jain 	opts.fqd.context_a.hi = 0x80000000 | fman_dealloc_bufs_mask_hi;
126037f9b54bSShreyansh Jain 	opts.fqd.context_a.lo = 0 | fman_dealloc_bufs_mask_lo;
12618d6fc8b6SHemant Agrawal 	DPAA_PMD_DEBUG("init tx fq %p, fqid 0x%x", fq, fq->fqid);
126237f9b54bSShreyansh Jain 	ret = qman_init_fq(fq, QMAN_INITFQ_FLAG_SCHED, &opts);
126337f9b54bSShreyansh Jain 	if (ret)
12648d6fc8b6SHemant Agrawal 		DPAA_PMD_ERR("init tx fqid 0x%x failed %d", fq->fqid, ret);
126537f9b54bSShreyansh Jain 	return ret;
126637f9b54bSShreyansh Jain }
126737f9b54bSShreyansh Jain 
126805ba55bcSShreyansh Jain #ifdef RTE_LIBRTE_DPAA_DEBUG_DRIVER
126905ba55bcSShreyansh Jain /* Initialise a DEBUG FQ ([rt]x_error, rx_default). */
127005ba55bcSShreyansh Jain static int dpaa_debug_queue_init(struct qman_fq *fq, uint32_t fqid)
127105ba55bcSShreyansh Jain {
12728d804cf1SHemant Agrawal 	struct qm_mcc_initfq opts = {0};
127305ba55bcSShreyansh Jain 	int ret;
127405ba55bcSShreyansh Jain 
127505ba55bcSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
127605ba55bcSShreyansh Jain 
127705ba55bcSShreyansh Jain 	ret = qman_reserve_fqid(fqid);
127805ba55bcSShreyansh Jain 	if (ret) {
127905ba55bcSShreyansh Jain 		DPAA_PMD_ERR("Reserve debug fqid %d failed with ret: %d",
128005ba55bcSShreyansh Jain 			fqid, ret);
128105ba55bcSShreyansh Jain 		return -EINVAL;
128205ba55bcSShreyansh Jain 	}
128305ba55bcSShreyansh Jain 	/* "map" this Rx FQ to one of the interfaces Tx FQID */
128405ba55bcSShreyansh Jain 	DPAA_PMD_DEBUG("Creating debug fq %p, fqid %d", fq, fqid);
128505ba55bcSShreyansh Jain 	ret = qman_create_fq(fqid, QMAN_FQ_FLAG_NO_ENQUEUE, fq);
128605ba55bcSShreyansh Jain 	if (ret) {
128705ba55bcSShreyansh Jain 		DPAA_PMD_ERR("create debug fqid %d failed with ret: %d",
128805ba55bcSShreyansh Jain 			fqid, ret);
128905ba55bcSShreyansh Jain 		return ret;
129005ba55bcSShreyansh Jain 	}
129105ba55bcSShreyansh Jain 	opts.we_mask = QM_INITFQ_WE_DESTWQ | QM_INITFQ_WE_FQCTRL;
129205ba55bcSShreyansh Jain 	opts.fqd.dest.wq = DPAA_IF_DEBUG_PRIORITY;
129305ba55bcSShreyansh Jain 	ret = qman_init_fq(fq, 0, &opts);
129405ba55bcSShreyansh Jain 	if (ret)
129505ba55bcSShreyansh Jain 		DPAA_PMD_ERR("init debug fqid %d failed with ret: %d",
129605ba55bcSShreyansh Jain 			    fqid, ret);
129705ba55bcSShreyansh Jain 	return ret;
129805ba55bcSShreyansh Jain }
129905ba55bcSShreyansh Jain #endif
130005ba55bcSShreyansh Jain 
1301ff9e112dSShreyansh Jain /* Initialise a network interface */
1302ff9e112dSShreyansh Jain static int
1303ff9e112dSShreyansh Jain dpaa_dev_init(struct rte_eth_dev *eth_dev)
1304ff9e112dSShreyansh Jain {
1305af2828cfSAkhil Goyal 	int num_rx_fqs, fqid;
130637f9b54bSShreyansh Jain 	int loop, ret = 0;
1307ff9e112dSShreyansh Jain 	int dev_id;
1308ff9e112dSShreyansh Jain 	struct rte_dpaa_device *dpaa_device;
1309ff9e112dSShreyansh Jain 	struct dpaa_if *dpaa_intf;
131037f9b54bSShreyansh Jain 	struct fm_eth_port_cfg *cfg;
131137f9b54bSShreyansh Jain 	struct fman_if *fman_intf;
131237f9b54bSShreyansh Jain 	struct fman_if_bpool *bp, *tmp_bp;
131362f53995SHemant Agrawal 	uint32_t cgrid[DPAA_MAX_NUM_PCD_QUEUES];
1314b7c7ff6eSStephen Hemminger 	char eth_buf[RTE_ETHER_ADDR_FMT_SIZE];
1315ff9e112dSShreyansh Jain 
1316ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1317ff9e112dSShreyansh Jain 
13184bbc759fSAkhil Goyal 	dpaa_intf = eth_dev->data->dev_private;
1319ff9e112dSShreyansh Jain 	/* For secondary processes, the primary has done all the work */
13207c0304f3SHemant Agrawal 	if (rte_eal_process_type() != RTE_PROC_PRIMARY) {
13217c0304f3SHemant Agrawal 		eth_dev->dev_ops = &dpaa_devops;
13227c0304f3SHemant Agrawal 		/* Plugging of UCODE burst API not supported in Secondary */
13237c0304f3SHemant Agrawal 		eth_dev->rx_pkt_burst = dpaa_eth_queue_rx;
13244bbc759fSAkhil Goyal 		eth_dev->tx_pkt_burst = dpaa_eth_queue_tx;
13254bbc759fSAkhil Goyal #ifdef CONFIG_FSL_QMAN_FQ_LOOKUP
13264bbc759fSAkhil Goyal 		qman_set_fq_lookup_table(
13274bbc759fSAkhil Goyal 				dpaa_intf->rx_queues->qman_fq_lookup_table);
13284bbc759fSAkhil Goyal #endif
1329ff9e112dSShreyansh Jain 		return 0;
13307c0304f3SHemant Agrawal 	}
1331ff9e112dSShreyansh Jain 
1332ff9e112dSShreyansh Jain 	dpaa_device = DEV_TO_DPAA_DEVICE(eth_dev->device);
1333ff9e112dSShreyansh Jain 	dev_id = dpaa_device->id.dev_id;
1334ff9e112dSShreyansh Jain 	dpaa_intf = eth_dev->data->dev_private;
133537f9b54bSShreyansh Jain 	cfg = &dpaa_netcfg->port_cfg[dev_id];
133637f9b54bSShreyansh Jain 	fman_intf = cfg->fman_if;
1337ff9e112dSShreyansh Jain 
1338ff9e112dSShreyansh Jain 	dpaa_intf->name = dpaa_device->name;
1339ff9e112dSShreyansh Jain 
134037f9b54bSShreyansh Jain 	/* save fman_if & cfg in the interface struture */
134137f9b54bSShreyansh Jain 	dpaa_intf->fif = fman_intf;
1342ff9e112dSShreyansh Jain 	dpaa_intf->ifid = dev_id;
134337f9b54bSShreyansh Jain 	dpaa_intf->cfg = cfg;
1344ff9e112dSShreyansh Jain 
134537f9b54bSShreyansh Jain 	/* Initialize Rx FQ's */
13468d6fc8b6SHemant Agrawal 	if (default_q) {
13478d6fc8b6SHemant Agrawal 		num_rx_fqs = DPAA_DEFAULT_NUM_PCD_QUEUES;
13488d6fc8b6SHemant Agrawal 	} else {
134937f9b54bSShreyansh Jain 		if (getenv("DPAA_NUM_RX_QUEUES"))
135037f9b54bSShreyansh Jain 			num_rx_fqs = atoi(getenv("DPAA_NUM_RX_QUEUES"));
135137f9b54bSShreyansh Jain 		else
135237f9b54bSShreyansh Jain 			num_rx_fqs = DPAA_DEFAULT_NUM_PCD_QUEUES;
13538d6fc8b6SHemant Agrawal 	}
13548d6fc8b6SHemant Agrawal 
135537f9b54bSShreyansh Jain 
1356e4f931ccSHemant Agrawal 	/* Each device can not have more than DPAA_MAX_NUM_PCD_QUEUES RX
135737f9b54bSShreyansh Jain 	 * queues.
135837f9b54bSShreyansh Jain 	 */
1359e4f931ccSHemant Agrawal 	if (num_rx_fqs <= 0 || num_rx_fqs > DPAA_MAX_NUM_PCD_QUEUES) {
136037f9b54bSShreyansh Jain 		DPAA_PMD_ERR("Invalid number of RX queues\n");
136137f9b54bSShreyansh Jain 		return -EINVAL;
136237f9b54bSShreyansh Jain 	}
136337f9b54bSShreyansh Jain 
136437f9b54bSShreyansh Jain 	dpaa_intf->rx_queues = rte_zmalloc(NULL,
136537f9b54bSShreyansh Jain 		sizeof(struct qman_fq) * num_rx_fqs, MAX_CACHELINE);
13660ff76833SYong Wang 	if (!dpaa_intf->rx_queues) {
13670ff76833SYong Wang 		DPAA_PMD_ERR("Failed to alloc mem for RX queues\n");
13680ff76833SYong Wang 		return -ENOMEM;
13690ff76833SYong Wang 	}
137062f53995SHemant Agrawal 
137162f53995SHemant Agrawal 	/* If congestion control is enabled globally*/
137262f53995SHemant Agrawal 	if (td_threshold) {
137362f53995SHemant Agrawal 		dpaa_intf->cgr_rx = rte_zmalloc(NULL,
137462f53995SHemant Agrawal 			sizeof(struct qman_cgr) * num_rx_fqs, MAX_CACHELINE);
13750ff76833SYong Wang 		if (!dpaa_intf->cgr_rx) {
13760ff76833SYong Wang 			DPAA_PMD_ERR("Failed to alloc mem for cgr_rx\n");
13770ff76833SYong Wang 			ret = -ENOMEM;
13780ff76833SYong Wang 			goto free_rx;
13790ff76833SYong Wang 		}
138062f53995SHemant Agrawal 
138162f53995SHemant Agrawal 		ret = qman_alloc_cgrid_range(&cgrid[0], num_rx_fqs, 1, 0);
138262f53995SHemant Agrawal 		if (ret != num_rx_fqs) {
138362f53995SHemant Agrawal 			DPAA_PMD_WARN("insufficient CGRIDs available");
13840ff76833SYong Wang 			ret = -EINVAL;
13850ff76833SYong Wang 			goto free_rx;
138662f53995SHemant Agrawal 		}
138762f53995SHemant Agrawal 	} else {
138862f53995SHemant Agrawal 		dpaa_intf->cgr_rx = NULL;
138962f53995SHemant Agrawal 	}
139062f53995SHemant Agrawal 
139137f9b54bSShreyansh Jain 	for (loop = 0; loop < num_rx_fqs; loop++) {
13928d6fc8b6SHemant Agrawal 		if (default_q)
13938d6fc8b6SHemant Agrawal 			fqid = cfg->rx_def;
13948d6fc8b6SHemant Agrawal 		else
1395f04e7139SHemant Agrawal 			fqid = DPAA_PCD_FQID_START + dpaa_intf->fif->mac_idx *
139637f9b54bSShreyansh Jain 				DPAA_PCD_FQID_MULTIPLIER + loop;
139762f53995SHemant Agrawal 
139862f53995SHemant Agrawal 		if (dpaa_intf->cgr_rx)
139962f53995SHemant Agrawal 			dpaa_intf->cgr_rx[loop].cgrid = cgrid[loop];
140062f53995SHemant Agrawal 
140162f53995SHemant Agrawal 		ret = dpaa_rx_queue_init(&dpaa_intf->rx_queues[loop],
140262f53995SHemant Agrawal 			dpaa_intf->cgr_rx ? &dpaa_intf->cgr_rx[loop] : NULL,
140362f53995SHemant Agrawal 			fqid);
140437f9b54bSShreyansh Jain 		if (ret)
14050ff76833SYong Wang 			goto free_rx;
140637f9b54bSShreyansh Jain 		dpaa_intf->rx_queues[loop].dpaa_intf = dpaa_intf;
140737f9b54bSShreyansh Jain 	}
140837f9b54bSShreyansh Jain 	dpaa_intf->nb_rx_queues = num_rx_fqs;
140937f9b54bSShreyansh Jain 
14100ff76833SYong Wang 	/* Initialise Tx FQs.free_rx Have as many Tx FQ's as number of cores */
141137f9b54bSShreyansh Jain 	dpaa_intf->tx_queues = rte_zmalloc(NULL, sizeof(struct qman_fq) *
1412af2828cfSAkhil Goyal 		MAX_DPAA_CORES, MAX_CACHELINE);
14130ff76833SYong Wang 	if (!dpaa_intf->tx_queues) {
14140ff76833SYong Wang 		DPAA_PMD_ERR("Failed to alloc mem for TX queues\n");
14150ff76833SYong Wang 		ret = -ENOMEM;
14160ff76833SYong Wang 		goto free_rx;
14170ff76833SYong Wang 	}
141837f9b54bSShreyansh Jain 
1419af2828cfSAkhil Goyal 	for (loop = 0; loop < MAX_DPAA_CORES; loop++) {
142037f9b54bSShreyansh Jain 		ret = dpaa_tx_queue_init(&dpaa_intf->tx_queues[loop],
142137f9b54bSShreyansh Jain 					 fman_intf);
142237f9b54bSShreyansh Jain 		if (ret)
14230ff76833SYong Wang 			goto free_tx;
142437f9b54bSShreyansh Jain 		dpaa_intf->tx_queues[loop].dpaa_intf = dpaa_intf;
142537f9b54bSShreyansh Jain 	}
1426af2828cfSAkhil Goyal 	dpaa_intf->nb_tx_queues = MAX_DPAA_CORES;
142737f9b54bSShreyansh Jain 
142805ba55bcSShreyansh Jain #ifdef RTE_LIBRTE_DPAA_DEBUG_DRIVER
142905ba55bcSShreyansh Jain 	dpaa_debug_queue_init(&dpaa_intf->debug_queues[
143005ba55bcSShreyansh Jain 		DPAA_DEBUG_FQ_RX_ERROR], fman_intf->fqid_rx_err);
143105ba55bcSShreyansh Jain 	dpaa_intf->debug_queues[DPAA_DEBUG_FQ_RX_ERROR].dpaa_intf = dpaa_intf;
143205ba55bcSShreyansh Jain 	dpaa_debug_queue_init(&dpaa_intf->debug_queues[
143305ba55bcSShreyansh Jain 		DPAA_DEBUG_FQ_TX_ERROR], fman_intf->fqid_tx_err);
143405ba55bcSShreyansh Jain 	dpaa_intf->debug_queues[DPAA_DEBUG_FQ_TX_ERROR].dpaa_intf = dpaa_intf;
143505ba55bcSShreyansh Jain #endif
143605ba55bcSShreyansh Jain 
143737f9b54bSShreyansh Jain 	DPAA_PMD_DEBUG("All frame queues created");
143837f9b54bSShreyansh Jain 
143912a4678aSShreyansh Jain 	/* Get the initial configuration for flow control */
144012a4678aSShreyansh Jain 	dpaa_fc_set_default(dpaa_intf);
144112a4678aSShreyansh Jain 
144237f9b54bSShreyansh Jain 	/* reset bpool list, initialize bpool dynamically */
144337f9b54bSShreyansh Jain 	list_for_each_entry_safe(bp, tmp_bp, &cfg->fman_if->bpool_list, node) {
144437f9b54bSShreyansh Jain 		list_del(&bp->node);
14454762b3d4SHemant Agrawal 		rte_free(bp);
144637f9b54bSShreyansh Jain 	}
144737f9b54bSShreyansh Jain 
144837f9b54bSShreyansh Jain 	/* Populate ethdev structure */
1449ff9e112dSShreyansh Jain 	eth_dev->dev_ops = &dpaa_devops;
145037f9b54bSShreyansh Jain 	eth_dev->rx_pkt_burst = dpaa_eth_queue_rx;
145137f9b54bSShreyansh Jain 	eth_dev->tx_pkt_burst = dpaa_eth_tx_drop_all;
145237f9b54bSShreyansh Jain 
145337f9b54bSShreyansh Jain 	/* Allocate memory for storing MAC addresses */
145437f9b54bSShreyansh Jain 	eth_dev->data->mac_addrs = rte_zmalloc("mac_addr",
145535b2d13fSOlivier Matz 		RTE_ETHER_ADDR_LEN * DPAA_MAX_MAC_FILTER, 0);
145637f9b54bSShreyansh Jain 	if (eth_dev->data->mac_addrs == NULL) {
145737f9b54bSShreyansh Jain 		DPAA_PMD_ERR("Failed to allocate %d bytes needed to "
145837f9b54bSShreyansh Jain 						"store MAC addresses",
145935b2d13fSOlivier Matz 				RTE_ETHER_ADDR_LEN * DPAA_MAX_MAC_FILTER);
14600ff76833SYong Wang 		ret = -ENOMEM;
14610ff76833SYong Wang 		goto free_tx;
146237f9b54bSShreyansh Jain 	}
146337f9b54bSShreyansh Jain 
146437f9b54bSShreyansh Jain 	/* copy the primary mac address */
1465538da7a1SOlivier Matz 	rte_ether_addr_copy(&fman_intf->mac_addr, &eth_dev->data->mac_addrs[0]);
1466b7c7ff6eSStephen Hemminger 	rte_ether_format_addr(eth_buf, sizeof(eth_buf), &fman_intf->mac_addr);
146737f9b54bSShreyansh Jain 
1468b7c7ff6eSStephen Hemminger 	DPAA_PMD_INFO("net: dpaa: %s: %s", dpaa_device->name, eth_buf);
146937f9b54bSShreyansh Jain 
147037f9b54bSShreyansh Jain 	/* Disable RX mode */
147137f9b54bSShreyansh Jain 	fman_if_discard_rx_errors(fman_intf);
147237f9b54bSShreyansh Jain 	fman_if_disable_rx(fman_intf);
147337f9b54bSShreyansh Jain 	/* Disable promiscuous mode */
147437f9b54bSShreyansh Jain 	fman_if_promiscuous_disable(fman_intf);
147537f9b54bSShreyansh Jain 	/* Disable multicast */
147637f9b54bSShreyansh Jain 	fman_if_reset_mcast_filter_table(fman_intf);
147737f9b54bSShreyansh Jain 	/* Reset interface statistics */
147837f9b54bSShreyansh Jain 	fman_if_stats_reset(fman_intf);
147955576ac2SHemant Agrawal 	/* Disable SG by default */
148055576ac2SHemant Agrawal 	fman_if_set_sg(fman_intf, 0);
148135b2d13fSOlivier Matz 	fman_if_set_maxfrm(fman_intf, RTE_ETHER_MAX_LEN + VLAN_TAG_SIZE);
1482ff9e112dSShreyansh Jain 
1483ff9e112dSShreyansh Jain 	return 0;
14840ff76833SYong Wang 
14850ff76833SYong Wang free_tx:
14860ff76833SYong Wang 	rte_free(dpaa_intf->tx_queues);
14870ff76833SYong Wang 	dpaa_intf->tx_queues = NULL;
14880ff76833SYong Wang 	dpaa_intf->nb_tx_queues = 0;
14890ff76833SYong Wang 
14900ff76833SYong Wang free_rx:
14910ff76833SYong Wang 	rte_free(dpaa_intf->cgr_rx);
14920ff76833SYong Wang 	rte_free(dpaa_intf->rx_queues);
14930ff76833SYong Wang 	dpaa_intf->rx_queues = NULL;
14940ff76833SYong Wang 	dpaa_intf->nb_rx_queues = 0;
14950ff76833SYong Wang 	return ret;
1496ff9e112dSShreyansh Jain }
1497ff9e112dSShreyansh Jain 
1498ff9e112dSShreyansh Jain static int
1499ff9e112dSShreyansh Jain dpaa_dev_uninit(struct rte_eth_dev *dev)
1500ff9e112dSShreyansh Jain {
1501ff9e112dSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
150262f53995SHemant Agrawal 	int loop;
1503ff9e112dSShreyansh Jain 
1504ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1505ff9e112dSShreyansh Jain 
1506ff9e112dSShreyansh Jain 	if (rte_eal_process_type() != RTE_PROC_PRIMARY)
1507ff9e112dSShreyansh Jain 		return -EPERM;
1508ff9e112dSShreyansh Jain 
1509ff9e112dSShreyansh Jain 	if (!dpaa_intf) {
1510ff9e112dSShreyansh Jain 		DPAA_PMD_WARN("Already closed or not started");
1511ff9e112dSShreyansh Jain 		return -1;
1512ff9e112dSShreyansh Jain 	}
1513ff9e112dSShreyansh Jain 
1514ff9e112dSShreyansh Jain 	dpaa_eth_dev_close(dev);
1515ff9e112dSShreyansh Jain 
151637f9b54bSShreyansh Jain 	/* release configuration memory */
151737f9b54bSShreyansh Jain 	if (dpaa_intf->fc_conf)
151837f9b54bSShreyansh Jain 		rte_free(dpaa_intf->fc_conf);
151937f9b54bSShreyansh Jain 
152062f53995SHemant Agrawal 	/* Release RX congestion Groups */
152162f53995SHemant Agrawal 	if (dpaa_intf->cgr_rx) {
152262f53995SHemant Agrawal 		for (loop = 0; loop < dpaa_intf->nb_rx_queues; loop++)
152362f53995SHemant Agrawal 			qman_delete_cgr(&dpaa_intf->cgr_rx[loop]);
152462f53995SHemant Agrawal 
152562f53995SHemant Agrawal 		qman_release_cgrid_range(dpaa_intf->cgr_rx[loop].cgrid,
152662f53995SHemant Agrawal 					 dpaa_intf->nb_rx_queues);
152762f53995SHemant Agrawal 	}
152862f53995SHemant Agrawal 
152962f53995SHemant Agrawal 	rte_free(dpaa_intf->cgr_rx);
153062f53995SHemant Agrawal 	dpaa_intf->cgr_rx = NULL;
153162f53995SHemant Agrawal 
153237f9b54bSShreyansh Jain 	rte_free(dpaa_intf->rx_queues);
153337f9b54bSShreyansh Jain 	dpaa_intf->rx_queues = NULL;
153437f9b54bSShreyansh Jain 
153537f9b54bSShreyansh Jain 	rte_free(dpaa_intf->tx_queues);
153637f9b54bSShreyansh Jain 	dpaa_intf->tx_queues = NULL;
153737f9b54bSShreyansh Jain 
1538ff9e112dSShreyansh Jain 	dev->dev_ops = NULL;
1539ff9e112dSShreyansh Jain 	dev->rx_pkt_burst = NULL;
1540ff9e112dSShreyansh Jain 	dev->tx_pkt_burst = NULL;
1541ff9e112dSShreyansh Jain 
1542ff9e112dSShreyansh Jain 	return 0;
1543ff9e112dSShreyansh Jain }
1544ff9e112dSShreyansh Jain 
1545ff9e112dSShreyansh Jain static int
15465fb08dd3SShreyansh Jain rte_dpaa_probe(struct rte_dpaa_driver *dpaa_drv __rte_unused,
1547ff9e112dSShreyansh Jain 	       struct rte_dpaa_device *dpaa_dev)
1548ff9e112dSShreyansh Jain {
1549ff9e112dSShreyansh Jain 	int diag;
1550ff9e112dSShreyansh Jain 	int ret;
1551ff9e112dSShreyansh Jain 	struct rte_eth_dev *eth_dev;
1552ff9e112dSShreyansh Jain 
1553ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1554ff9e112dSShreyansh Jain 
155547854c18SHemant Agrawal 	if ((DPAA_MBUF_HW_ANNOTATION + DPAA_FD_PTA_SIZE) >
155647854c18SHemant Agrawal 		RTE_PKTMBUF_HEADROOM) {
155747854c18SHemant Agrawal 		DPAA_PMD_ERR(
155847854c18SHemant Agrawal 		"RTE_PKTMBUF_HEADROOM(%d) shall be > DPAA Annotation req(%d)",
155947854c18SHemant Agrawal 		RTE_PKTMBUF_HEADROOM,
156047854c18SHemant Agrawal 		DPAA_MBUF_HW_ANNOTATION + DPAA_FD_PTA_SIZE);
156147854c18SHemant Agrawal 
156247854c18SHemant Agrawal 		return -1;
156347854c18SHemant Agrawal 	}
156447854c18SHemant Agrawal 
1565ff9e112dSShreyansh Jain 	/* In case of secondary process, the device is already configured
1566ff9e112dSShreyansh Jain 	 * and no further action is required, except portal initialization
1567ff9e112dSShreyansh Jain 	 * and verifying secondary attachment to port name.
1568ff9e112dSShreyansh Jain 	 */
1569ff9e112dSShreyansh Jain 	if (rte_eal_process_type() != RTE_PROC_PRIMARY) {
1570ff9e112dSShreyansh Jain 		eth_dev = rte_eth_dev_attach_secondary(dpaa_dev->name);
1571ff9e112dSShreyansh Jain 		if (!eth_dev)
1572ff9e112dSShreyansh Jain 			return -ENOMEM;
1573d1c3ab22SFerruh Yigit 		eth_dev->device = &dpaa_dev->device;
1574d1c3ab22SFerruh Yigit 		eth_dev->dev_ops = &dpaa_devops;
1575fbe90cddSThomas Monjalon 		rte_eth_dev_probing_finish(eth_dev);
1576ff9e112dSShreyansh Jain 		return 0;
1577ff9e112dSShreyansh Jain 	}
1578ff9e112dSShreyansh Jain 
1579af2828cfSAkhil Goyal 	if (!is_global_init && (rte_eal_process_type() == RTE_PROC_PRIMARY)) {
15808d6fc8b6SHemant Agrawal 		if (access("/tmp/fmc.bin", F_OK) == -1) {
1581b7c7ff6eSStephen Hemminger 			DPAA_PMD_INFO("* FMC not configured.Enabling default mode");
15828d6fc8b6SHemant Agrawal 			default_q = 1;
15838d6fc8b6SHemant Agrawal 		}
15848d6fc8b6SHemant Agrawal 
1585e507498dSHemant Agrawal 		/* disabling the default push mode for LS1043 */
1586e507498dSHemant Agrawal 		if (dpaa_svr_family == SVR_LS1043A_FAMILY)
1587e507498dSHemant Agrawal 			dpaa_push_mode_max_queue = 0;
1588e507498dSHemant Agrawal 
1589e507498dSHemant Agrawal 		/* if push mode queues to be enabled. Currenly we are allowing
1590e507498dSHemant Agrawal 		 * only one queue per thread.
1591e507498dSHemant Agrawal 		 */
1592e507498dSHemant Agrawal 		if (getenv("DPAA_PUSH_QUEUES_NUMBER")) {
1593e507498dSHemant Agrawal 			dpaa_push_mode_max_queue =
1594e507498dSHemant Agrawal 					atoi(getenv("DPAA_PUSH_QUEUES_NUMBER"));
1595e507498dSHemant Agrawal 			if (dpaa_push_mode_max_queue > DPAA_MAX_PUSH_MODE_QUEUE)
1596e507498dSHemant Agrawal 			    dpaa_push_mode_max_queue = DPAA_MAX_PUSH_MODE_QUEUE;
1597e507498dSHemant Agrawal 		}
1598e507498dSHemant Agrawal 
1599ff9e112dSShreyansh Jain 		is_global_init = 1;
1600ff9e112dSShreyansh Jain 	}
1601ff9e112dSShreyansh Jain 
16025d944582SNipun Gupta 	if (unlikely(!RTE_PER_LCORE(dpaa_io))) {
1603ff9e112dSShreyansh Jain 		ret = rte_dpaa_portal_init((void *)1);
1604ff9e112dSShreyansh Jain 		if (ret) {
1605ff9e112dSShreyansh Jain 			DPAA_PMD_ERR("Unable to initialize portal");
1606ff9e112dSShreyansh Jain 			return ret;
1607ff9e112dSShreyansh Jain 		}
16085d944582SNipun Gupta 	}
1609ff9e112dSShreyansh Jain 
1610af2828cfSAkhil Goyal 	/* In case of secondary process, the device is already configured
1611af2828cfSAkhil Goyal 	 * and no further action is required, except portal initialization
1612af2828cfSAkhil Goyal 	 * and verifying secondary attachment to port name.
1613af2828cfSAkhil Goyal 	 */
1614af2828cfSAkhil Goyal 	if (rte_eal_process_type() != RTE_PROC_PRIMARY) {
1615af2828cfSAkhil Goyal 		eth_dev = rte_eth_dev_attach_secondary(dpaa_dev->name);
1616af2828cfSAkhil Goyal 		if (!eth_dev)
1617af2828cfSAkhil Goyal 			return -ENOMEM;
1618af2828cfSAkhil Goyal 	} else {
1619ff9e112dSShreyansh Jain 		eth_dev = rte_eth_dev_allocate(dpaa_dev->name);
1620ff9e112dSShreyansh Jain 		if (eth_dev == NULL)
1621ff9e112dSShreyansh Jain 			return -ENOMEM;
1622ff9e112dSShreyansh Jain 
1623ff9e112dSShreyansh Jain 		eth_dev->data->dev_private = rte_zmalloc(
1624ff9e112dSShreyansh Jain 						"ethdev private structure",
1625ff9e112dSShreyansh Jain 						sizeof(struct dpaa_if),
1626ff9e112dSShreyansh Jain 						RTE_CACHE_LINE_SIZE);
1627ff9e112dSShreyansh Jain 		if (!eth_dev->data->dev_private) {
1628ff9e112dSShreyansh Jain 			DPAA_PMD_ERR("Cannot allocate memzone for port data");
1629ff9e112dSShreyansh Jain 			rte_eth_dev_release_port(eth_dev);
1630ff9e112dSShreyansh Jain 			return -ENOMEM;
1631ff9e112dSShreyansh Jain 		}
1632af2828cfSAkhil Goyal 	}
1633ff9e112dSShreyansh Jain 	eth_dev->device = &dpaa_dev->device;
1634ff9e112dSShreyansh Jain 	dpaa_dev->eth_dev = eth_dev;
1635ff9e112dSShreyansh Jain 
1636ff9e112dSShreyansh Jain 	/* Invoke PMD device initialization function */
1637ff9e112dSShreyansh Jain 	diag = dpaa_dev_init(eth_dev);
1638fbe90cddSThomas Monjalon 	if (diag == 0) {
1639fbe90cddSThomas Monjalon 		rte_eth_dev_probing_finish(eth_dev);
1640ff9e112dSShreyansh Jain 		return 0;
1641fbe90cddSThomas Monjalon 	}
1642ff9e112dSShreyansh Jain 
1643ff9e112dSShreyansh Jain 	rte_eth_dev_release_port(eth_dev);
1644ff9e112dSShreyansh Jain 	return diag;
1645ff9e112dSShreyansh Jain }
1646ff9e112dSShreyansh Jain 
1647ff9e112dSShreyansh Jain static int
1648ff9e112dSShreyansh Jain rte_dpaa_remove(struct rte_dpaa_device *dpaa_dev)
1649ff9e112dSShreyansh Jain {
1650ff9e112dSShreyansh Jain 	struct rte_eth_dev *eth_dev;
1651ff9e112dSShreyansh Jain 
1652ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1653ff9e112dSShreyansh Jain 
1654ff9e112dSShreyansh Jain 	eth_dev = dpaa_dev->eth_dev;
1655ff9e112dSShreyansh Jain 	dpaa_dev_uninit(eth_dev);
1656ff9e112dSShreyansh Jain 
1657ff9e112dSShreyansh Jain 	rte_eth_dev_release_port(eth_dev);
1658ff9e112dSShreyansh Jain 
1659ff9e112dSShreyansh Jain 	return 0;
1660ff9e112dSShreyansh Jain }
1661ff9e112dSShreyansh Jain 
1662ff9e112dSShreyansh Jain static struct rte_dpaa_driver rte_dpaa_pmd = {
1663ff9e112dSShreyansh Jain 	.drv_type = FSL_DPAA_ETH,
1664ff9e112dSShreyansh Jain 	.probe = rte_dpaa_probe,
1665ff9e112dSShreyansh Jain 	.remove = rte_dpaa_remove,
1666ff9e112dSShreyansh Jain };
1667ff9e112dSShreyansh Jain 
1668ff9e112dSShreyansh Jain RTE_PMD_REGISTER_DPAA(net_dpaa, rte_dpaa_pmd);
1669*df80d4f8SHemant Agrawal RTE_INIT(dpaa_net_init_log)
1670*df80d4f8SHemant Agrawal {
1671*df80d4f8SHemant Agrawal 	dpaa_logtype_pmd = rte_log_register("pmd.net.dpaa");
1672*df80d4f8SHemant Agrawal 	if (dpaa_logtype_pmd >= 0)
1673*df80d4f8SHemant Agrawal 		rte_log_set_level(dpaa_logtype_pmd, RTE_LOG_NOTICE);
1674*df80d4f8SHemant Agrawal }
1675