xref: /dpdk/drivers/net/dpaa/dpaa_ethdev.c (revision d61138d4f0e2927cc1d0fef6d810fa7f5d1161a1)
1d81734caSHemant Agrawal /* SPDX-License-Identifier: BSD-3-Clause
2ff9e112dSShreyansh Jain  *
3ff9e112dSShreyansh Jain  *   Copyright 2016 Freescale Semiconductor, Inc. All rights reserved.
49124e65dSGagandeep Singh  *   Copyright 2017-2020 NXP
5ff9e112dSShreyansh Jain  *
6ff9e112dSShreyansh Jain  */
7ff9e112dSShreyansh Jain /* System headers */
8ff9e112dSShreyansh Jain #include <stdio.h>
9ff9e112dSShreyansh Jain #include <inttypes.h>
10ff9e112dSShreyansh Jain #include <unistd.h>
11ff9e112dSShreyansh Jain #include <limits.h>
12ff9e112dSShreyansh Jain #include <sched.h>
13ff9e112dSShreyansh Jain #include <signal.h>
14ff9e112dSShreyansh Jain #include <pthread.h>
15ff9e112dSShreyansh Jain #include <sys/types.h>
16ff9e112dSShreyansh Jain #include <sys/syscall.h>
17ff9e112dSShreyansh Jain 
186723c0fcSBruce Richardson #include <rte_string_fns.h>
19ff9e112dSShreyansh Jain #include <rte_byteorder.h>
20ff9e112dSShreyansh Jain #include <rte_common.h>
21ff9e112dSShreyansh Jain #include <rte_interrupts.h>
22ff9e112dSShreyansh Jain #include <rte_log.h>
23ff9e112dSShreyansh Jain #include <rte_debug.h>
24ff9e112dSShreyansh Jain #include <rte_pci.h>
25ff9e112dSShreyansh Jain #include <rte_atomic.h>
26ff9e112dSShreyansh Jain #include <rte_branch_prediction.h>
27ff9e112dSShreyansh Jain #include <rte_memory.h>
28ff9e112dSShreyansh Jain #include <rte_tailq.h>
29ff9e112dSShreyansh Jain #include <rte_eal.h>
30ff9e112dSShreyansh Jain #include <rte_alarm.h>
31ff9e112dSShreyansh Jain #include <rte_ether.h>
32df96fd0dSBruce Richardson #include <ethdev_driver.h>
33ff9e112dSShreyansh Jain #include <rte_malloc.h>
34ff9e112dSShreyansh Jain #include <rte_ring.h>
35ff9e112dSShreyansh Jain 
36ff9e112dSShreyansh Jain #include <rte_dpaa_bus.h>
37ff9e112dSShreyansh Jain #include <rte_dpaa_logs.h>
3837f9b54bSShreyansh Jain #include <dpaa_mempool.h>
39ff9e112dSShreyansh Jain 
40ff9e112dSShreyansh Jain #include <dpaa_ethdev.h>
4137f9b54bSShreyansh Jain #include <dpaa_rxtx.h>
424defbc8cSSachin Saxena #include <dpaa_flow.h>
438c3495f5SHemant Agrawal #include <rte_pmd_dpaa.h>
4437f9b54bSShreyansh Jain 
4537f9b54bSShreyansh Jain #include <fsl_usd.h>
4637f9b54bSShreyansh Jain #include <fsl_qman.h>
4737f9b54bSShreyansh Jain #include <fsl_bman.h>
4837f9b54bSShreyansh Jain #include <fsl_fman.h>
492aa10990SRohit Raj #include <process.h>
5077393f56SSachin Saxena #include <fmlib/fm_ext.h>
51ff9e112dSShreyansh Jain 
5289b9bb08SRohit Raj #define CHECK_INTERVAL         100  /* 100ms */
5389b9bb08SRohit Raj #define MAX_REPEAT_TIME        90   /* 9s (90 * 100ms) in total */
5489b9bb08SRohit Raj 
55c5836218SSunil Kumar Kori /* Supported Rx offloads */
56c5836218SSunil Kumar Kori static uint64_t dev_rx_offloads_sup =
57295968d1SFerruh Yigit 		RTE_ETH_RX_OFFLOAD_SCATTER;
58c5836218SSunil Kumar Kori 
59c5836218SSunil Kumar Kori /* Rx offloads which cannot be disabled */
60c5836218SSunil Kumar Kori static uint64_t dev_rx_offloads_nodis =
61295968d1SFerruh Yigit 		RTE_ETH_RX_OFFLOAD_IPV4_CKSUM |
62295968d1SFerruh Yigit 		RTE_ETH_RX_OFFLOAD_UDP_CKSUM |
63295968d1SFerruh Yigit 		RTE_ETH_RX_OFFLOAD_TCP_CKSUM |
64295968d1SFerruh Yigit 		RTE_ETH_RX_OFFLOAD_OUTER_IPV4_CKSUM |
65295968d1SFerruh Yigit 		RTE_ETH_RX_OFFLOAD_RSS_HASH;
66c5836218SSunil Kumar Kori 
67c5836218SSunil Kumar Kori /* Supported Tx offloads */
681cd8d4ceSHemant Agrawal static uint64_t dev_tx_offloads_sup =
69295968d1SFerruh Yigit 		RTE_ETH_TX_OFFLOAD_MT_LOCKFREE |
70295968d1SFerruh Yigit 		RTE_ETH_TX_OFFLOAD_MBUF_FAST_FREE;
71c5836218SSunil Kumar Kori 
72c5836218SSunil Kumar Kori /* Tx offloads which cannot be disabled */
73c5836218SSunil Kumar Kori static uint64_t dev_tx_offloads_nodis =
74295968d1SFerruh Yigit 		RTE_ETH_TX_OFFLOAD_IPV4_CKSUM |
75295968d1SFerruh Yigit 		RTE_ETH_TX_OFFLOAD_UDP_CKSUM |
76295968d1SFerruh Yigit 		RTE_ETH_TX_OFFLOAD_TCP_CKSUM |
77295968d1SFerruh Yigit 		RTE_ETH_TX_OFFLOAD_SCTP_CKSUM |
78295968d1SFerruh Yigit 		RTE_ETH_TX_OFFLOAD_OUTER_IPV4_CKSUM |
79295968d1SFerruh Yigit 		RTE_ETH_TX_OFFLOAD_MULTI_SEGS;
80c5836218SSunil Kumar Kori 
81ff9e112dSShreyansh Jain /* Keep track of whether QMAN and BMAN have been globally initialized */
82ff9e112dSShreyansh Jain static int is_global_init;
834defbc8cSSachin Saxena static int fmc_q = 1;	/* Indicates the use of static fmc for distribution */
848d6fc8b6SHemant Agrawal static int default_q;	/* use default queue - FMC is not executed*/
850b5deefbSShreyansh Jain /* At present we only allow up to 4 push mode queues as default - as each of
860b5deefbSShreyansh Jain  * this queue need dedicated portal and we are short of portals.
870c504f69SHemant Agrawal  */
880b5deefbSShreyansh Jain #define DPAA_MAX_PUSH_MODE_QUEUE       8
890b5deefbSShreyansh Jain #define DPAA_DEFAULT_PUSH_MODE_QUEUE   4
900c504f69SHemant Agrawal 
910b5deefbSShreyansh Jain static int dpaa_push_mode_max_queue = DPAA_DEFAULT_PUSH_MODE_QUEUE;
920c504f69SHemant Agrawal static int dpaa_push_queue_idx; /* Queue index which are in push mode*/
930c504f69SHemant Agrawal 
94ff9e112dSShreyansh Jain 
959124e65dSGagandeep Singh /* Per RX FQ Taildrop in frame count */
9662f53995SHemant Agrawal static unsigned int td_threshold = CGR_RX_PERFQ_THRESH;
9762f53995SHemant Agrawal 
989124e65dSGagandeep Singh /* Per TX FQ Taildrop in frame count, disabled by default */
999124e65dSGagandeep Singh static unsigned int td_tx_threshold;
1009124e65dSGagandeep Singh 
101b21ed3e2SHemant Agrawal struct rte_dpaa_xstats_name_off {
102b21ed3e2SHemant Agrawal 	char name[RTE_ETH_XSTATS_NAME_SIZE];
103b21ed3e2SHemant Agrawal 	uint32_t offset;
104b21ed3e2SHemant Agrawal };
105b21ed3e2SHemant Agrawal 
106b21ed3e2SHemant Agrawal static const struct rte_dpaa_xstats_name_off dpaa_xstats_strings[] = {
107b21ed3e2SHemant Agrawal 	{"rx_align_err",
108b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, raln)},
109b21ed3e2SHemant Agrawal 	{"rx_valid_pause",
110b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rxpf)},
111b21ed3e2SHemant Agrawal 	{"rx_fcs_err",
112b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rfcs)},
113b21ed3e2SHemant Agrawal 	{"rx_vlan_frame",
114b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rvlan)},
115b21ed3e2SHemant Agrawal 	{"rx_frame_err",
116b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rerr)},
117b21ed3e2SHemant Agrawal 	{"rx_drop_err",
118b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rdrp)},
119b21ed3e2SHemant Agrawal 	{"rx_undersized",
120b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rund)},
121b21ed3e2SHemant Agrawal 	{"rx_oversize_err",
122b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rovr)},
123b21ed3e2SHemant Agrawal 	{"rx_fragment_pkt",
124b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rfrg)},
125b21ed3e2SHemant Agrawal 	{"tx_valid_pause",
126b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, txpf)},
127b21ed3e2SHemant Agrawal 	{"tx_fcs_err",
128b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, terr)},
129b21ed3e2SHemant Agrawal 	{"tx_vlan_frame",
130b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, tvlan)},
131b21ed3e2SHemant Agrawal 	{"rx_undersized",
132b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, tund)},
133b21ed3e2SHemant Agrawal };
134b21ed3e2SHemant Agrawal 
1358c3495f5SHemant Agrawal static struct rte_dpaa_driver rte_dpaa_pmd;
1368c3495f5SHemant Agrawal 
137bdad90d1SIvan Ilchenko static int
13816e2c27fSSunil Kumar Kori dpaa_eth_dev_info(struct rte_eth_dev *dev, struct rte_eth_dev_info *dev_info);
13916e2c27fSSunil Kumar Kori 
1402aa10990SRohit Raj static int dpaa_eth_link_update(struct rte_eth_dev *dev,
1412aa10990SRohit Raj 				int wait_to_complete __rte_unused);
1422aa10990SRohit Raj 
1432aa10990SRohit Raj static void dpaa_interrupt_handler(void *param);
1442aa10990SRohit Raj 
1455e745593SSunil Kumar Kori static inline void
1465e745593SSunil Kumar Kori dpaa_poll_queue_default_config(struct qm_mcc_initfq *opts)
1475e745593SSunil Kumar Kori {
1485e745593SSunil Kumar Kori 	memset(opts, 0, sizeof(struct qm_mcc_initfq));
1495e745593SSunil Kumar Kori 	opts->we_mask = QM_INITFQ_WE_FQCTRL | QM_INITFQ_WE_CONTEXTA;
1505e745593SSunil Kumar Kori 	opts->fqd.fq_ctrl = QM_FQCTRL_AVOIDBLOCK | QM_FQCTRL_CTXASTASHING |
1515e745593SSunil Kumar Kori 			   QM_FQCTRL_PREFERINCACHE;
1525e745593SSunil Kumar Kori 	opts->fqd.context_a.stashing.exclusive = 0;
1535e745593SSunil Kumar Kori 	if (dpaa_svr_family != SVR_LS1046A_FAMILY)
1545e745593SSunil Kumar Kori 		opts->fqd.context_a.stashing.annotation_cl =
1555e745593SSunil Kumar Kori 						DPAA_IF_RX_ANNOTATION_STASH;
1565e745593SSunil Kumar Kori 	opts->fqd.context_a.stashing.data_cl = DPAA_IF_RX_DATA_STASH;
1575e745593SSunil Kumar Kori 	opts->fqd.context_a.stashing.context_cl = DPAA_IF_RX_CONTEXT_STASH;
1585e745593SSunil Kumar Kori }
1595e745593SSunil Kumar Kori 
160ff9e112dSShreyansh Jain static int
1610cbec027SShreyansh Jain dpaa_mtu_set(struct rte_eth_dev *dev, uint16_t mtu)
1620cbec027SShreyansh Jain {
16335b2d13fSOlivier Matz 	uint32_t frame_size = mtu + RTE_ETHER_HDR_LEN + RTE_ETHER_CRC_LEN
1649658ac3aSAshish Jain 				+ VLAN_TAG_SIZE;
16555576ac2SHemant Agrawal 	uint32_t buffsz = dev->data->min_rx_buf_size - RTE_PKTMBUF_HEADROOM;
1660cbec027SShreyansh Jain 
1670cbec027SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1680cbec027SShreyansh Jain 
16955576ac2SHemant Agrawal 	/*
17055576ac2SHemant Agrawal 	 * Refuse mtu that requires the support of scattered packets
17155576ac2SHemant Agrawal 	 * when this feature has not been enabled before.
17255576ac2SHemant Agrawal 	 */
17355576ac2SHemant Agrawal 	if (dev->data->min_rx_buf_size &&
17455576ac2SHemant Agrawal 		!dev->data->scattered_rx && frame_size > buffsz) {
17555576ac2SHemant Agrawal 		DPAA_PMD_ERR("SG not enabled, will not fit in one buffer");
17655576ac2SHemant Agrawal 		return -EINVAL;
17755576ac2SHemant Agrawal 	}
17855576ac2SHemant Agrawal 
17955576ac2SHemant Agrawal 	/* check <seg size> * <max_seg>  >= max_frame */
18055576ac2SHemant Agrawal 	if (dev->data->min_rx_buf_size && dev->data->scattered_rx &&
18155576ac2SHemant Agrawal 		(frame_size > buffsz * DPAA_SGT_MAX_ENTRIES)) {
18255576ac2SHemant Agrawal 		DPAA_PMD_ERR("Too big to fit for Max SG list %d",
18355576ac2SHemant Agrawal 				buffsz * DPAA_SGT_MAX_ENTRIES);
18455576ac2SHemant Agrawal 		return -EINVAL;
18555576ac2SHemant Agrawal 	}
18655576ac2SHemant Agrawal 
1876b10d1f7SNipun Gupta 	fman_if_set_maxfrm(dev->process_private, frame_size);
1880cbec027SShreyansh Jain 
1890cbec027SShreyansh Jain 	return 0;
1900cbec027SShreyansh Jain }
1910cbec027SShreyansh Jain 
1920cbec027SShreyansh Jain static int
19316e2c27fSSunil Kumar Kori dpaa_eth_dev_configure(struct rte_eth_dev *dev)
194ff9e112dSShreyansh Jain {
19516e2c27fSSunil Kumar Kori 	struct rte_eth_conf *eth_conf = &dev->data->dev_conf;
19616e2c27fSSunil Kumar Kori 	uint64_t rx_offloads = eth_conf->rxmode.offloads;
19716e2c27fSSunil Kumar Kori 	uint64_t tx_offloads = eth_conf->txmode.offloads;
1982aa10990SRohit Raj 	struct rte_device *rdev = dev->device;
1997a292619SRohit Raj 	struct rte_eth_link *link = &dev->data->dev_link;
2002aa10990SRohit Raj 	struct rte_dpaa_device *dpaa_dev;
2012aa10990SRohit Raj 	struct fman_if *fif = dev->process_private;
2022aa10990SRohit Raj 	struct __fman_if *__fif;
2032aa10990SRohit Raj 	struct rte_intr_handle *intr_handle;
2041bb4a528SFerruh Yigit 	uint32_t max_rx_pktlen;
2057a292619SRohit Raj 	int speed, duplex;
2062aa10990SRohit Raj 	int ret;
2079658ac3aSAshish Jain 
208ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
209ff9e112dSShreyansh Jain 
2102aa10990SRohit Raj 	dpaa_dev = container_of(rdev, struct rte_dpaa_device, device);
211*d61138d4SHarman Kalra 	intr_handle = dpaa_dev->intr_handle;
2122aa10990SRohit Raj 	__fif = container_of(fif, struct __fman_if, __if);
2132aa10990SRohit Raj 
2141cd8d4ceSHemant Agrawal 	/* Rx offloads which are enabled by default */
215c5836218SSunil Kumar Kori 	if (dev_rx_offloads_nodis & ~rx_offloads) {
2161cd8d4ceSHemant Agrawal 		DPAA_PMD_INFO(
2171cd8d4ceSHemant Agrawal 		"Some of rx offloads enabled by default - requested 0x%" PRIx64
2181cd8d4ceSHemant Agrawal 		" fixed are 0x%" PRIx64,
219c5836218SSunil Kumar Kori 		rx_offloads, dev_rx_offloads_nodis);
22016e2c27fSSunil Kumar Kori 	}
22116e2c27fSSunil Kumar Kori 
2221cd8d4ceSHemant Agrawal 	/* Tx offloads which are enabled by default */
223c5836218SSunil Kumar Kori 	if (dev_tx_offloads_nodis & ~tx_offloads) {
2241cd8d4ceSHemant Agrawal 		DPAA_PMD_INFO(
2251cd8d4ceSHemant Agrawal 		"Some of tx offloads enabled by default - requested 0x%" PRIx64
2261cd8d4ceSHemant Agrawal 		" fixed are 0x%" PRIx64,
227c5836218SSunil Kumar Kori 		tx_offloads, dev_tx_offloads_nodis);
22816e2c27fSSunil Kumar Kori 	}
22916e2c27fSSunil Kumar Kori 
2301bb4a528SFerruh Yigit 	max_rx_pktlen = eth_conf->rxmode.mtu + RTE_ETHER_HDR_LEN +
2311bb4a528SFerruh Yigit 			RTE_ETHER_CRC_LEN + VLAN_TAG_SIZE;
2321bb4a528SFerruh Yigit 	if (max_rx_pktlen > DPAA_MAX_RX_PKT_LEN) {
233deeec8efSHemant Agrawal 		DPAA_PMD_INFO("enabling jumbo override conf max len=%d "
234deeec8efSHemant Agrawal 			"supported is %d",
2351bb4a528SFerruh Yigit 			max_rx_pktlen, DPAA_MAX_RX_PKT_LEN);
2361bb4a528SFerruh Yigit 		max_rx_pktlen = DPAA_MAX_RX_PKT_LEN;
23725f85419SShreyansh Jain 	}
238deeec8efSHemant Agrawal 
2391bb4a528SFerruh Yigit 	fman_if_set_maxfrm(dev->process_private, max_rx_pktlen);
24055576ac2SHemant Agrawal 
241295968d1SFerruh Yigit 	if (rx_offloads & RTE_ETH_RX_OFFLOAD_SCATTER) {
24255576ac2SHemant Agrawal 		DPAA_PMD_DEBUG("enabling scatter mode");
2436b10d1f7SNipun Gupta 		fman_if_set_sg(dev->process_private, 1);
24455576ac2SHemant Agrawal 		dev->data->scattered_rx = 1;
24555576ac2SHemant Agrawal 	}
24655576ac2SHemant Agrawal 
247f5fe3eedSJun Yang 	if (!(default_q || fmc_q)) {
248f5fe3eedSJun Yang 		if (dpaa_fm_config(dev,
249f5fe3eedSJun Yang 			eth_conf->rx_adv_conf.rss_conf.rss_hf)) {
250f5fe3eedSJun Yang 			dpaa_write_fm_config_to_file();
251f5fe3eedSJun Yang 			DPAA_PMD_ERR("FM port configuration: Failed\n");
252f5fe3eedSJun Yang 			return -1;
253f5fe3eedSJun Yang 		}
254f5fe3eedSJun Yang 		dpaa_write_fm_config_to_file();
255f5fe3eedSJun Yang 	}
256f5fe3eedSJun Yang 
2572aa10990SRohit Raj 	/* if the interrupts were configured on this devices*/
258*d61138d4SHarman Kalra 	if (intr_handle && rte_intr_fd_get(intr_handle)) {
2592aa10990SRohit Raj 		if (dev->data->dev_conf.intr_conf.lsc != 0)
2602aa10990SRohit Raj 			rte_intr_callback_register(intr_handle,
2612aa10990SRohit Raj 					   dpaa_interrupt_handler,
2622aa10990SRohit Raj 					   (void *)dev);
2632aa10990SRohit Raj 
264*d61138d4SHarman Kalra 		ret = dpaa_intr_enable(__fif->node_name,
265*d61138d4SHarman Kalra 				       rte_intr_fd_get(intr_handle));
2662aa10990SRohit Raj 		if (ret) {
2672aa10990SRohit Raj 			if (dev->data->dev_conf.intr_conf.lsc != 0) {
2682aa10990SRohit Raj 				rte_intr_callback_unregister(intr_handle,
2692aa10990SRohit Raj 					dpaa_interrupt_handler,
2702aa10990SRohit Raj 					(void *)dev);
2712aa10990SRohit Raj 				if (ret == EINVAL)
2722aa10990SRohit Raj 					printf("Failed to enable interrupt: Not Supported\n");
2732aa10990SRohit Raj 				else
2742aa10990SRohit Raj 					printf("Failed to enable interrupt\n");
2752aa10990SRohit Raj 			}
2762aa10990SRohit Raj 			dev->data->dev_conf.intr_conf.lsc = 0;
2772aa10990SRohit Raj 			dev->data->dev_flags &= ~RTE_ETH_DEV_INTR_LSC;
2782aa10990SRohit Raj 		}
2792aa10990SRohit Raj 	}
2807a292619SRohit Raj 
2817a292619SRohit Raj 	/* Wait for link status to get updated */
2827a292619SRohit Raj 	if (!link->link_status)
2837a292619SRohit Raj 		sleep(1);
2847a292619SRohit Raj 
2857a292619SRohit Raj 	/* Configure link only if link is UP*/
2867a292619SRohit Raj 	if (link->link_status) {
287295968d1SFerruh Yigit 		if (eth_conf->link_speeds == RTE_ETH_LINK_SPEED_AUTONEG) {
2887a292619SRohit Raj 			/* Start autoneg only if link is not in autoneg mode */
2897a292619SRohit Raj 			if (!link->link_autoneg)
2907a292619SRohit Raj 				dpaa_restart_link_autoneg(__fif->node_name);
291295968d1SFerruh Yigit 		} else if (eth_conf->link_speeds & RTE_ETH_LINK_SPEED_FIXED) {
292295968d1SFerruh Yigit 			switch (eth_conf->link_speeds &  RTE_ETH_LINK_SPEED_FIXED) {
293295968d1SFerruh Yigit 			case RTE_ETH_LINK_SPEED_10M_HD:
294295968d1SFerruh Yigit 				speed = RTE_ETH_SPEED_NUM_10M;
295295968d1SFerruh Yigit 				duplex = RTE_ETH_LINK_HALF_DUPLEX;
2967a292619SRohit Raj 				break;
297295968d1SFerruh Yigit 			case RTE_ETH_LINK_SPEED_10M:
298295968d1SFerruh Yigit 				speed = RTE_ETH_SPEED_NUM_10M;
299295968d1SFerruh Yigit 				duplex = RTE_ETH_LINK_FULL_DUPLEX;
3007a292619SRohit Raj 				break;
301295968d1SFerruh Yigit 			case RTE_ETH_LINK_SPEED_100M_HD:
302295968d1SFerruh Yigit 				speed = RTE_ETH_SPEED_NUM_100M;
303295968d1SFerruh Yigit 				duplex = RTE_ETH_LINK_HALF_DUPLEX;
3047a292619SRohit Raj 				break;
305295968d1SFerruh Yigit 			case RTE_ETH_LINK_SPEED_100M:
306295968d1SFerruh Yigit 				speed = RTE_ETH_SPEED_NUM_100M;
307295968d1SFerruh Yigit 				duplex = RTE_ETH_LINK_FULL_DUPLEX;
3087a292619SRohit Raj 				break;
309295968d1SFerruh Yigit 			case RTE_ETH_LINK_SPEED_1G:
310295968d1SFerruh Yigit 				speed = RTE_ETH_SPEED_NUM_1G;
311295968d1SFerruh Yigit 				duplex = RTE_ETH_LINK_FULL_DUPLEX;
3127a292619SRohit Raj 				break;
313295968d1SFerruh Yigit 			case RTE_ETH_LINK_SPEED_2_5G:
314295968d1SFerruh Yigit 				speed = RTE_ETH_SPEED_NUM_2_5G;
315295968d1SFerruh Yigit 				duplex = RTE_ETH_LINK_FULL_DUPLEX;
3167a292619SRohit Raj 				break;
317295968d1SFerruh Yigit 			case RTE_ETH_LINK_SPEED_10G:
318295968d1SFerruh Yigit 				speed = RTE_ETH_SPEED_NUM_10G;
319295968d1SFerruh Yigit 				duplex = RTE_ETH_LINK_FULL_DUPLEX;
3207a292619SRohit Raj 				break;
3217a292619SRohit Raj 			default:
322295968d1SFerruh Yigit 				speed = RTE_ETH_SPEED_NUM_NONE;
323295968d1SFerruh Yigit 				duplex = RTE_ETH_LINK_FULL_DUPLEX;
3247a292619SRohit Raj 				break;
3257a292619SRohit Raj 			}
3267a292619SRohit Raj 			/* Set link speed */
3277a292619SRohit Raj 			dpaa_update_link_speed(__fif->node_name, speed, duplex);
3287a292619SRohit Raj 		} else {
3297a292619SRohit Raj 			/* Manual autoneg - custom advertisement speed. */
3307a292619SRohit Raj 			printf("Custom Advertisement speeds not supported\n");
3317a292619SRohit Raj 		}
3327a292619SRohit Raj 	}
3337a292619SRohit Raj 
334ff9e112dSShreyansh Jain 	return 0;
335ff9e112dSShreyansh Jain }
336ff9e112dSShreyansh Jain 
337a7bdc3bdSShreyansh Jain static const uint32_t *
338a7bdc3bdSShreyansh Jain dpaa_supported_ptypes_get(struct rte_eth_dev *dev)
339a7bdc3bdSShreyansh Jain {
340a7bdc3bdSShreyansh Jain 	static const uint32_t ptypes[] = {
341a7bdc3bdSShreyansh Jain 		RTE_PTYPE_L2_ETHER,
342ec503d8fSHemant Agrawal 		RTE_PTYPE_L2_ETHER_VLAN,
343ec503d8fSHemant Agrawal 		RTE_PTYPE_L2_ETHER_ARP,
344ec503d8fSHemant Agrawal 		RTE_PTYPE_L3_IPV4_EXT_UNKNOWN,
345ec503d8fSHemant Agrawal 		RTE_PTYPE_L3_IPV6_EXT_UNKNOWN,
346ec503d8fSHemant Agrawal 		RTE_PTYPE_L4_ICMP,
347ec503d8fSHemant Agrawal 		RTE_PTYPE_L4_TCP,
348ec503d8fSHemant Agrawal 		RTE_PTYPE_L4_UDP,
349ec503d8fSHemant Agrawal 		RTE_PTYPE_L4_FRAG,
350a7bdc3bdSShreyansh Jain 		RTE_PTYPE_L4_TCP,
351a7bdc3bdSShreyansh Jain 		RTE_PTYPE_L4_UDP,
352a7bdc3bdSShreyansh Jain 		RTE_PTYPE_L4_SCTP
353a7bdc3bdSShreyansh Jain 	};
354a7bdc3bdSShreyansh Jain 
355a7bdc3bdSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
356a7bdc3bdSShreyansh Jain 
357a7bdc3bdSShreyansh Jain 	if (dev->rx_pkt_burst == dpaa_eth_queue_rx)
358a7bdc3bdSShreyansh Jain 		return ptypes;
359a7bdc3bdSShreyansh Jain 	return NULL;
360a7bdc3bdSShreyansh Jain }
361a7bdc3bdSShreyansh Jain 
3622aa10990SRohit Raj static void dpaa_interrupt_handler(void *param)
3632aa10990SRohit Raj {
3642aa10990SRohit Raj 	struct rte_eth_dev *dev = param;
3652aa10990SRohit Raj 	struct rte_device *rdev = dev->device;
3662aa10990SRohit Raj 	struct rte_dpaa_device *dpaa_dev;
3672aa10990SRohit Raj 	struct rte_intr_handle *intr_handle;
3682aa10990SRohit Raj 	uint64_t buf;
3692aa10990SRohit Raj 	int bytes_read;
3702aa10990SRohit Raj 
3712aa10990SRohit Raj 	dpaa_dev = container_of(rdev, struct rte_dpaa_device, device);
372*d61138d4SHarman Kalra 	intr_handle = dpaa_dev->intr_handle;
3732aa10990SRohit Raj 
374*d61138d4SHarman Kalra 	bytes_read = read(rte_intr_fd_get(intr_handle), &buf,
375*d61138d4SHarman Kalra 			  sizeof(uint64_t));
3762aa10990SRohit Raj 	if (bytes_read < 0)
3772aa10990SRohit Raj 		DPAA_PMD_ERR("Error reading eventfd\n");
3782aa10990SRohit Raj 	dpaa_eth_link_update(dev, 0);
3795723fbedSFerruh Yigit 	rte_eth_dev_callback_process(dev, RTE_ETH_EVENT_INTR_LSC, NULL);
3802aa10990SRohit Raj }
3812aa10990SRohit Raj 
382ff9e112dSShreyansh Jain static int dpaa_eth_dev_start(struct rte_eth_dev *dev)
383ff9e112dSShreyansh Jain {
38437f9b54bSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
38537f9b54bSShreyansh Jain 
386ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
387ff9e112dSShreyansh Jain 
388f5fe3eedSJun Yang 	if (!(default_q || fmc_q))
389f5fe3eedSJun Yang 		dpaa_write_fm_config_to_file();
390f5fe3eedSJun Yang 
391ff9e112dSShreyansh Jain 	/* Change tx callback to the real one */
3929124e65dSGagandeep Singh 	if (dpaa_intf->cgr_tx)
3939124e65dSGagandeep Singh 		dev->tx_pkt_burst = dpaa_eth_queue_tx_slow;
3949124e65dSGagandeep Singh 	else
39537f9b54bSShreyansh Jain 		dev->tx_pkt_burst = dpaa_eth_queue_tx;
3969124e65dSGagandeep Singh 
3976b10d1f7SNipun Gupta 	fman_if_enable_rx(dev->process_private);
398ff9e112dSShreyansh Jain 
399ff9e112dSShreyansh Jain 	return 0;
400ff9e112dSShreyansh Jain }
401ff9e112dSShreyansh Jain 
40262024eb8SIvan Ilchenko static int dpaa_eth_dev_stop(struct rte_eth_dev *dev)
403ff9e112dSShreyansh Jain {
4046b10d1f7SNipun Gupta 	struct fman_if *fif = dev->process_private;
40537f9b54bSShreyansh Jain 
40637f9b54bSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
407b8f5d2aeSThomas Monjalon 	dev->data->dev_started = 0;
40837f9b54bSShreyansh Jain 
409133332f0SRadu Bulie 	if (!fif->is_shared_mac)
4106b10d1f7SNipun Gupta 		fman_if_disable_rx(fif);
41137f9b54bSShreyansh Jain 	dev->tx_pkt_burst = dpaa_eth_tx_drop_all;
41262024eb8SIvan Ilchenko 
41362024eb8SIvan Ilchenko 	return 0;
414ff9e112dSShreyansh Jain }
415ff9e112dSShreyansh Jain 
416b142387bSThomas Monjalon static int dpaa_eth_dev_close(struct rte_eth_dev *dev)
41737f9b54bSShreyansh Jain {
4182aa10990SRohit Raj 	struct fman_if *fif = dev->process_private;
4192aa10990SRohit Raj 	struct __fman_if *__fif;
4202aa10990SRohit Raj 	struct rte_device *rdev = dev->device;
4212aa10990SRohit Raj 	struct rte_dpaa_device *dpaa_dev;
4222aa10990SRohit Raj 	struct rte_intr_handle *intr_handle;
4237a292619SRohit Raj 	struct rte_eth_link *link = &dev->data->dev_link;
4242defb114SSachin Saxena 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
4252defb114SSachin Saxena 	int loop;
42662024eb8SIvan Ilchenko 	int ret;
4272aa10990SRohit Raj 
42837f9b54bSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
42937f9b54bSShreyansh Jain 
4302defb114SSachin Saxena 	if (rte_eal_process_type() != RTE_PROC_PRIMARY)
4312defb114SSachin Saxena 		return 0;
4322defb114SSachin Saxena 
4332defb114SSachin Saxena 	if (!dpaa_intf) {
4342defb114SSachin Saxena 		DPAA_PMD_WARN("Already closed or not started");
4352defb114SSachin Saxena 		return -1;
4362defb114SSachin Saxena 	}
4372defb114SSachin Saxena 
4382defb114SSachin Saxena 	/* DPAA FM deconfig */
4392defb114SSachin Saxena 	if (!(default_q || fmc_q)) {
4402defb114SSachin Saxena 		if (dpaa_fm_deconfig(dpaa_intf, dev->process_private))
4412defb114SSachin Saxena 			DPAA_PMD_WARN("DPAA FM deconfig failed\n");
4422defb114SSachin Saxena 	}
4432defb114SSachin Saxena 
4442aa10990SRohit Raj 	dpaa_dev = container_of(rdev, struct rte_dpaa_device, device);
445*d61138d4SHarman Kalra 	intr_handle = dpaa_dev->intr_handle;
4462aa10990SRohit Raj 	__fif = container_of(fif, struct __fman_if, __if);
4472aa10990SRohit Raj 
44862024eb8SIvan Ilchenko 	ret = dpaa_eth_dev_stop(dev);
4492aa10990SRohit Raj 
4507a292619SRohit Raj 	/* Reset link to autoneg */
4517a292619SRohit Raj 	if (link->link_status && !link->link_autoneg)
4527a292619SRohit Raj 		dpaa_restart_link_autoneg(__fif->node_name);
4537a292619SRohit Raj 
454*d61138d4SHarman Kalra 	if (intr_handle && rte_intr_fd_get(intr_handle) &&
4552aa10990SRohit Raj 	    dev->data->dev_conf.intr_conf.lsc != 0) {
4562aa10990SRohit Raj 		dpaa_intr_disable(__fif->node_name);
4572aa10990SRohit Raj 		rte_intr_callback_unregister(intr_handle,
4582aa10990SRohit Raj 					     dpaa_interrupt_handler,
4592aa10990SRohit Raj 					     (void *)dev);
4602aa10990SRohit Raj 	}
461b142387bSThomas Monjalon 
4622defb114SSachin Saxena 	/* release configuration memory */
4632defb114SSachin Saxena 	if (dpaa_intf->fc_conf)
4642defb114SSachin Saxena 		rte_free(dpaa_intf->fc_conf);
4652defb114SSachin Saxena 
4662defb114SSachin Saxena 	/* Release RX congestion Groups */
4672defb114SSachin Saxena 	if (dpaa_intf->cgr_rx) {
4682defb114SSachin Saxena 		for (loop = 0; loop < dpaa_intf->nb_rx_queues; loop++)
4692defb114SSachin Saxena 			qman_delete_cgr(&dpaa_intf->cgr_rx[loop]);
4702defb114SSachin Saxena 	}
4712defb114SSachin Saxena 
4722defb114SSachin Saxena 	rte_free(dpaa_intf->cgr_rx);
4732defb114SSachin Saxena 	dpaa_intf->cgr_rx = NULL;
4742defb114SSachin Saxena 	/* Release TX congestion Groups */
4752defb114SSachin Saxena 	if (dpaa_intf->cgr_tx) {
4762defb114SSachin Saxena 		for (loop = 0; loop < MAX_DPAA_CORES; loop++)
4772defb114SSachin Saxena 			qman_delete_cgr(&dpaa_intf->cgr_tx[loop]);
4782defb114SSachin Saxena 		rte_free(dpaa_intf->cgr_tx);
4792defb114SSachin Saxena 		dpaa_intf->cgr_tx = NULL;
4802defb114SSachin Saxena 	}
4812defb114SSachin Saxena 
4822defb114SSachin Saxena 	rte_free(dpaa_intf->rx_queues);
4832defb114SSachin Saxena 	dpaa_intf->rx_queues = NULL;
4842defb114SSachin Saxena 
4852defb114SSachin Saxena 	rte_free(dpaa_intf->tx_queues);
4862defb114SSachin Saxena 	dpaa_intf->tx_queues = NULL;
4872defb114SSachin Saxena 
48862024eb8SIvan Ilchenko 	return ret;
48937f9b54bSShreyansh Jain }
49037f9b54bSShreyansh Jain 
491cf0fab1dSHemant Agrawal static int
492cf0fab1dSHemant Agrawal dpaa_fw_version_get(struct rte_eth_dev *dev __rte_unused,
493cf0fab1dSHemant Agrawal 		     char *fw_version,
494cf0fab1dSHemant Agrawal 		     size_t fw_size)
495cf0fab1dSHemant Agrawal {
496cf0fab1dSHemant Agrawal 	int ret;
497cf0fab1dSHemant Agrawal 	FILE *svr_file = NULL;
498cf0fab1dSHemant Agrawal 	unsigned int svr_ver = 0;
499cf0fab1dSHemant Agrawal 
500cf0fab1dSHemant Agrawal 	PMD_INIT_FUNC_TRACE();
501cf0fab1dSHemant Agrawal 
502cf0fab1dSHemant Agrawal 	svr_file = fopen(DPAA_SOC_ID_FILE, "r");
503cf0fab1dSHemant Agrawal 	if (!svr_file) {
504cf0fab1dSHemant Agrawal 		DPAA_PMD_ERR("Unable to open SoC device");
505cf0fab1dSHemant Agrawal 		return -ENOTSUP; /* Not supported on this infra */
506cf0fab1dSHemant Agrawal 	}
5073b59b73dSHemant Agrawal 	if (fscanf(svr_file, "svr:%x", &svr_ver) > 0)
5083b59b73dSHemant Agrawal 		dpaa_svr_family = svr_ver & SVR_MASK;
5093b59b73dSHemant Agrawal 	else
510cf0fab1dSHemant Agrawal 		DPAA_PMD_ERR("Unable to read SoC device");
511cf0fab1dSHemant Agrawal 
512a8e78906SHemant Agrawal 	fclose(svr_file);
513cf0fab1dSHemant Agrawal 
514a8e78906SHemant Agrawal 	ret = snprintf(fw_version, fw_size, "SVR:%x-fman-v%x",
515a8e78906SHemant Agrawal 		       svr_ver, fman_ip_rev);
516d345d6c9SFerruh Yigit 	if (ret < 0)
517d345d6c9SFerruh Yigit 		return -EINVAL;
518a8e78906SHemant Agrawal 
519d345d6c9SFerruh Yigit 	ret += 1; /* add the size of '\0' */
520d345d6c9SFerruh Yigit 	if (fw_size < (size_t)ret)
521cf0fab1dSHemant Agrawal 		return ret;
522cf0fab1dSHemant Agrawal 	else
523cf0fab1dSHemant Agrawal 		return 0;
524cf0fab1dSHemant Agrawal }
525cf0fab1dSHemant Agrawal 
526bdad90d1SIvan Ilchenko static int dpaa_eth_dev_info(struct rte_eth_dev *dev,
527799db456SShreyansh Jain 			     struct rte_eth_dev_info *dev_info)
528799db456SShreyansh Jain {
529799db456SShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
5306b10d1f7SNipun Gupta 	struct fman_if *fif = dev->process_private;
531799db456SShreyansh Jain 
53236528452SHemant Agrawal 	DPAA_PMD_DEBUG(": %s", dpaa_intf->name);
533799db456SShreyansh Jain 
534799db456SShreyansh Jain 	dev_info->max_rx_queues = dpaa_intf->nb_rx_queues;
535799db456SShreyansh Jain 	dev_info->max_tx_queues = dpaa_intf->nb_tx_queues;
536799db456SShreyansh Jain 	dev_info->max_rx_pktlen = DPAA_MAX_RX_PKT_LEN;
537799db456SShreyansh Jain 	dev_info->max_mac_addrs = DPAA_MAX_MAC_FILTER;
538799db456SShreyansh Jain 	dev_info->max_hash_mac_addrs = 0;
539799db456SShreyansh Jain 	dev_info->max_vfs = 0;
540295968d1SFerruh Yigit 	dev_info->max_vmdq_pools = RTE_ETH_16_POOLS;
5414fa5e0bbSShreyansh Jain 	dev_info->flow_type_rss_offloads = DPAA_RSS_OFFLOAD_ALL;
542c1752a36SSachin Saxena 
5436b10d1f7SNipun Gupta 	if (fif->mac_type == fman_mac_1g) {
544295968d1SFerruh Yigit 		dev_info->speed_capa = RTE_ETH_LINK_SPEED_10M_HD
545295968d1SFerruh Yigit 					| RTE_ETH_LINK_SPEED_10M
546295968d1SFerruh Yigit 					| RTE_ETH_LINK_SPEED_100M_HD
547295968d1SFerruh Yigit 					| RTE_ETH_LINK_SPEED_100M
548295968d1SFerruh Yigit 					| RTE_ETH_LINK_SPEED_1G;
5496b10d1f7SNipun Gupta 	} else if (fif->mac_type == fman_mac_2_5g) {
550295968d1SFerruh Yigit 		dev_info->speed_capa = RTE_ETH_LINK_SPEED_10M_HD
551295968d1SFerruh Yigit 					| RTE_ETH_LINK_SPEED_10M
552295968d1SFerruh Yigit 					| RTE_ETH_LINK_SPEED_100M_HD
553295968d1SFerruh Yigit 					| RTE_ETH_LINK_SPEED_100M
554295968d1SFerruh Yigit 					| RTE_ETH_LINK_SPEED_1G
555295968d1SFerruh Yigit 					| RTE_ETH_LINK_SPEED_2_5G;
5566b10d1f7SNipun Gupta 	} else if (fif->mac_type == fman_mac_10g) {
557295968d1SFerruh Yigit 		dev_info->speed_capa = RTE_ETH_LINK_SPEED_10M_HD
558295968d1SFerruh Yigit 					| RTE_ETH_LINK_SPEED_10M
559295968d1SFerruh Yigit 					| RTE_ETH_LINK_SPEED_100M_HD
560295968d1SFerruh Yigit 					| RTE_ETH_LINK_SPEED_100M
561295968d1SFerruh Yigit 					| RTE_ETH_LINK_SPEED_1G
562295968d1SFerruh Yigit 					| RTE_ETH_LINK_SPEED_2_5G
563295968d1SFerruh Yigit 					| RTE_ETH_LINK_SPEED_10G;
564bdad90d1SIvan Ilchenko 	} else {
565c1752a36SSachin Saxena 		DPAA_PMD_ERR("invalid link_speed: %s, %d",
5666b10d1f7SNipun Gupta 			     dpaa_intf->name, fif->mac_type);
567bdad90d1SIvan Ilchenko 		return -EINVAL;
568bdad90d1SIvan Ilchenko 	}
569c1752a36SSachin Saxena 
570c5836218SSunil Kumar Kori 	dev_info->rx_offload_capa = dev_rx_offloads_sup |
571c5836218SSunil Kumar Kori 					dev_rx_offloads_nodis;
572c5836218SSunil Kumar Kori 	dev_info->tx_offload_capa = dev_tx_offloads_sup |
573c5836218SSunil Kumar Kori 					dev_tx_offloads_nodis;
5742c01a48aSShreyansh Jain 	dev_info->default_rxportconf.burst_size = DPAA_DEF_RX_BURST_SIZE;
5752c01a48aSShreyansh Jain 	dev_info->default_txportconf.burst_size = DPAA_DEF_TX_BURST_SIZE;
576e35ead33SHemant Agrawal 	dev_info->default_rxportconf.nb_queues = 1;
577e35ead33SHemant Agrawal 	dev_info->default_txportconf.nb_queues = 1;
578e35ead33SHemant Agrawal 	dev_info->default_txportconf.ring_size = CGR_TX_CGR_THRESH;
579e35ead33SHemant Agrawal 	dev_info->default_rxportconf.ring_size = CGR_RX_PERFQ_THRESH;
580bdad90d1SIvan Ilchenko 
581bdad90d1SIvan Ilchenko 	return 0;
582799db456SShreyansh Jain }
583799db456SShreyansh Jain 
5842e6f5657SApeksha Gupta static int
5852e6f5657SApeksha Gupta dpaa_dev_rx_burst_mode_get(struct rte_eth_dev *dev,
5862e6f5657SApeksha Gupta 			__rte_unused uint16_t queue_id,
5872e6f5657SApeksha Gupta 			struct rte_eth_burst_mode *mode)
5882e6f5657SApeksha Gupta {
5892e6f5657SApeksha Gupta 	struct rte_eth_conf *eth_conf = &dev->data->dev_conf;
5902e6f5657SApeksha Gupta 	int ret = -EINVAL;
5912e6f5657SApeksha Gupta 	unsigned int i;
5922e6f5657SApeksha Gupta 	const struct burst_info {
5932e6f5657SApeksha Gupta 		uint64_t flags;
5942e6f5657SApeksha Gupta 		const char *output;
5952e6f5657SApeksha Gupta 	} rx_offload_map[] = {
596295968d1SFerruh Yigit 			{RTE_ETH_RX_OFFLOAD_SCATTER, " Scattered,"},
597295968d1SFerruh Yigit 			{RTE_ETH_RX_OFFLOAD_IPV4_CKSUM, " IPV4 csum,"},
598295968d1SFerruh Yigit 			{RTE_ETH_RX_OFFLOAD_UDP_CKSUM, " UDP csum,"},
599295968d1SFerruh Yigit 			{RTE_ETH_RX_OFFLOAD_TCP_CKSUM, " TCP csum,"},
600295968d1SFerruh Yigit 			{RTE_ETH_RX_OFFLOAD_OUTER_IPV4_CKSUM, " Outer IPV4 csum,"},
601295968d1SFerruh Yigit 			{RTE_ETH_RX_OFFLOAD_RSS_HASH, " RSS,"}
6022e6f5657SApeksha Gupta 	};
6032e6f5657SApeksha Gupta 
6042e6f5657SApeksha Gupta 	/* Update Rx offload info */
6052e6f5657SApeksha Gupta 	for (i = 0; i < RTE_DIM(rx_offload_map); i++) {
6062e6f5657SApeksha Gupta 		if (eth_conf->rxmode.offloads & rx_offload_map[i].flags) {
6072e6f5657SApeksha Gupta 			snprintf(mode->info, sizeof(mode->info), "%s",
6082e6f5657SApeksha Gupta 				rx_offload_map[i].output);
6092e6f5657SApeksha Gupta 			ret = 0;
6102e6f5657SApeksha Gupta 			break;
6112e6f5657SApeksha Gupta 		}
6122e6f5657SApeksha Gupta 	}
6132e6f5657SApeksha Gupta 	return ret;
6142e6f5657SApeksha Gupta }
6152e6f5657SApeksha Gupta 
6162e6f5657SApeksha Gupta static int
6172e6f5657SApeksha Gupta dpaa_dev_tx_burst_mode_get(struct rte_eth_dev *dev,
6182e6f5657SApeksha Gupta 			__rte_unused uint16_t queue_id,
6192e6f5657SApeksha Gupta 			struct rte_eth_burst_mode *mode)
6202e6f5657SApeksha Gupta {
6212e6f5657SApeksha Gupta 	struct rte_eth_conf *eth_conf = &dev->data->dev_conf;
6222e6f5657SApeksha Gupta 	int ret = -EINVAL;
6232e6f5657SApeksha Gupta 	unsigned int i;
6242e6f5657SApeksha Gupta 	const struct burst_info {
6252e6f5657SApeksha Gupta 		uint64_t flags;
6262e6f5657SApeksha Gupta 		const char *output;
6272e6f5657SApeksha Gupta 	} tx_offload_map[] = {
628295968d1SFerruh Yigit 			{RTE_ETH_TX_OFFLOAD_MT_LOCKFREE, " MT lockfree,"},
629295968d1SFerruh Yigit 			{RTE_ETH_TX_OFFLOAD_MBUF_FAST_FREE, " MBUF free disable,"},
630295968d1SFerruh Yigit 			{RTE_ETH_TX_OFFLOAD_IPV4_CKSUM, " IPV4 csum,"},
631295968d1SFerruh Yigit 			{RTE_ETH_TX_OFFLOAD_UDP_CKSUM, " UDP csum,"},
632295968d1SFerruh Yigit 			{RTE_ETH_TX_OFFLOAD_TCP_CKSUM, " TCP csum,"},
633295968d1SFerruh Yigit 			{RTE_ETH_TX_OFFLOAD_SCTP_CKSUM, " SCTP csum,"},
634295968d1SFerruh Yigit 			{RTE_ETH_TX_OFFLOAD_OUTER_IPV4_CKSUM, " Outer IPV4 csum,"},
635295968d1SFerruh Yigit 			{RTE_ETH_TX_OFFLOAD_MULTI_SEGS, " Scattered,"}
6362e6f5657SApeksha Gupta 	};
6372e6f5657SApeksha Gupta 
6382e6f5657SApeksha Gupta 	/* Update Tx offload info */
6392e6f5657SApeksha Gupta 	for (i = 0; i < RTE_DIM(tx_offload_map); i++) {
6402e6f5657SApeksha Gupta 		if (eth_conf->txmode.offloads & tx_offload_map[i].flags) {
6412e6f5657SApeksha Gupta 			snprintf(mode->info, sizeof(mode->info), "%s",
6422e6f5657SApeksha Gupta 				tx_offload_map[i].output);
6432e6f5657SApeksha Gupta 			ret = 0;
6442e6f5657SApeksha Gupta 			break;
6452e6f5657SApeksha Gupta 		}
6462e6f5657SApeksha Gupta 	}
6472e6f5657SApeksha Gupta 	return ret;
6482e6f5657SApeksha Gupta }
6492e6f5657SApeksha Gupta 
650e124a69fSShreyansh Jain static int dpaa_eth_link_update(struct rte_eth_dev *dev,
65189b9bb08SRohit Raj 				int wait_to_complete)
652e124a69fSShreyansh Jain {
653e124a69fSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
654e124a69fSShreyansh Jain 	struct rte_eth_link *link = &dev->data->dev_link;
6556b10d1f7SNipun Gupta 	struct fman_if *fif = dev->process_private;
6562aa10990SRohit Raj 	struct __fman_if *__fif = container_of(fif, struct __fman_if, __if);
6577a292619SRohit Raj 	int ret, ioctl_version;
65889b9bb08SRohit Raj 	uint8_t count;
659e124a69fSShreyansh Jain 
660e124a69fSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
661e124a69fSShreyansh Jain 
6627a292619SRohit Raj 	ioctl_version = dpaa_get_ioctl_version_number();
6637a292619SRohit Raj 
6647a292619SRohit Raj 	if (dev->data->dev_flags & RTE_ETH_DEV_INTR_LSC) {
66589b9bb08SRohit Raj 		for (count = 0; count <= MAX_REPEAT_TIME; count++) {
6667a292619SRohit Raj 			ret = dpaa_get_link_status(__fif->node_name, link);
6677a292619SRohit Raj 			if (ret)
6687a292619SRohit Raj 				return ret;
669295968d1SFerruh Yigit 			if (link->link_status == RTE_ETH_LINK_DOWN &&
67089b9bb08SRohit Raj 			    wait_to_complete)
67189b9bb08SRohit Raj 				rte_delay_ms(CHECK_INTERVAL);
67289b9bb08SRohit Raj 			else
67389b9bb08SRohit Raj 				break;
67489b9bb08SRohit Raj 		}
6757a292619SRohit Raj 	} else {
6767a292619SRohit Raj 		link->link_status = dpaa_intf->valid;
6777a292619SRohit Raj 	}
6787a292619SRohit Raj 
6797a292619SRohit Raj 	if (ioctl_version < 2) {
680295968d1SFerruh Yigit 		link->link_duplex = RTE_ETH_LINK_FULL_DUPLEX;
681295968d1SFerruh Yigit 		link->link_autoneg = RTE_ETH_LINK_AUTONEG;
6827a292619SRohit Raj 
6836b10d1f7SNipun Gupta 		if (fif->mac_type == fman_mac_1g)
684295968d1SFerruh Yigit 			link->link_speed = RTE_ETH_SPEED_NUM_1G;
6856b10d1f7SNipun Gupta 		else if (fif->mac_type == fman_mac_2_5g)
686295968d1SFerruh Yigit 			link->link_speed = RTE_ETH_SPEED_NUM_2_5G;
6876b10d1f7SNipun Gupta 		else if (fif->mac_type == fman_mac_10g)
688295968d1SFerruh Yigit 			link->link_speed = RTE_ETH_SPEED_NUM_10G;
689e124a69fSShreyansh Jain 		else
690e124a69fSShreyansh Jain 			DPAA_PMD_ERR("invalid link_speed: %s, %d",
6916b10d1f7SNipun Gupta 				     dpaa_intf->name, fif->mac_type);
6922aa10990SRohit Raj 	}
6932aa10990SRohit Raj 
6942aa10990SRohit Raj 	DPAA_PMD_INFO("Port %d Link is %s\n", dev->data->port_id,
6952aa10990SRohit Raj 		      link->link_status ? "Up" : "Down");
696e124a69fSShreyansh Jain 	return 0;
697e124a69fSShreyansh Jain }
698e124a69fSShreyansh Jain 
699d5b0924bSMatan Azrad static int dpaa_eth_stats_get(struct rte_eth_dev *dev,
700e1ad3a05SShreyansh Jain 			       struct rte_eth_stats *stats)
701e1ad3a05SShreyansh Jain {
702e1ad3a05SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
703e1ad3a05SShreyansh Jain 
7046b10d1f7SNipun Gupta 	fman_if_stats_get(dev->process_private, stats);
705d5b0924bSMatan Azrad 	return 0;
706e1ad3a05SShreyansh Jain }
707e1ad3a05SShreyansh Jain 
7089970a9adSIgor Romanov static int dpaa_eth_stats_reset(struct rte_eth_dev *dev)
709e1ad3a05SShreyansh Jain {
710e1ad3a05SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
711e1ad3a05SShreyansh Jain 
7126b10d1f7SNipun Gupta 	fman_if_stats_reset(dev->process_private);
7139970a9adSIgor Romanov 
7149970a9adSIgor Romanov 	return 0;
715e1ad3a05SShreyansh Jain }
71695ef603dSShreyansh Jain 
717b21ed3e2SHemant Agrawal static int
718b21ed3e2SHemant Agrawal dpaa_dev_xstats_get(struct rte_eth_dev *dev, struct rte_eth_xstat *xstats,
719b21ed3e2SHemant Agrawal 		    unsigned int n)
720b21ed3e2SHemant Agrawal {
721b21ed3e2SHemant Agrawal 	unsigned int i = 0, num = RTE_DIM(dpaa_xstats_strings);
722b21ed3e2SHemant Agrawal 	uint64_t values[sizeof(struct dpaa_if_stats) / 8];
723b21ed3e2SHemant Agrawal 
724b21ed3e2SHemant Agrawal 	if (n < num)
725b21ed3e2SHemant Agrawal 		return num;
726b21ed3e2SHemant Agrawal 
727339c1025SHemant Agrawal 	if (xstats == NULL)
728339c1025SHemant Agrawal 		return 0;
729339c1025SHemant Agrawal 
7306b10d1f7SNipun Gupta 	fman_if_stats_get_all(dev->process_private, values,
731b21ed3e2SHemant Agrawal 			      sizeof(struct dpaa_if_stats) / 8);
732b21ed3e2SHemant Agrawal 
733b21ed3e2SHemant Agrawal 	for (i = 0; i < num; i++) {
734b21ed3e2SHemant Agrawal 		xstats[i].id = i;
735b21ed3e2SHemant Agrawal 		xstats[i].value = values[dpaa_xstats_strings[i].offset / 8];
736b21ed3e2SHemant Agrawal 	}
737b21ed3e2SHemant Agrawal 	return i;
738b21ed3e2SHemant Agrawal }
739b21ed3e2SHemant Agrawal 
740b21ed3e2SHemant Agrawal static int
741b21ed3e2SHemant Agrawal dpaa_xstats_get_names(__rte_unused struct rte_eth_dev *dev,
742b21ed3e2SHemant Agrawal 		      struct rte_eth_xstat_name *xstats_names,
7435c3fc73eSHemant Agrawal 		      unsigned int limit)
744b21ed3e2SHemant Agrawal {
745b21ed3e2SHemant Agrawal 	unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings);
746b21ed3e2SHemant Agrawal 
7475c3fc73eSHemant Agrawal 	if (limit < stat_cnt)
7485c3fc73eSHemant Agrawal 		return stat_cnt;
7495c3fc73eSHemant Agrawal 
750b21ed3e2SHemant Agrawal 	if (xstats_names != NULL)
751b21ed3e2SHemant Agrawal 		for (i = 0; i < stat_cnt; i++)
7526723c0fcSBruce Richardson 			strlcpy(xstats_names[i].name,
7536723c0fcSBruce Richardson 				dpaa_xstats_strings[i].name,
7546723c0fcSBruce Richardson 				sizeof(xstats_names[i].name));
755b21ed3e2SHemant Agrawal 
756b21ed3e2SHemant Agrawal 	return stat_cnt;
757b21ed3e2SHemant Agrawal }
758b21ed3e2SHemant Agrawal 
759b21ed3e2SHemant Agrawal static int
760b21ed3e2SHemant Agrawal dpaa_xstats_get_by_id(struct rte_eth_dev *dev, const uint64_t *ids,
761b21ed3e2SHemant Agrawal 		      uint64_t *values, unsigned int n)
762b21ed3e2SHemant Agrawal {
763b21ed3e2SHemant Agrawal 	unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings);
764b21ed3e2SHemant Agrawal 	uint64_t values_copy[sizeof(struct dpaa_if_stats) / 8];
765b21ed3e2SHemant Agrawal 
766b21ed3e2SHemant Agrawal 	if (!ids) {
767b21ed3e2SHemant Agrawal 		if (n < stat_cnt)
768b21ed3e2SHemant Agrawal 			return stat_cnt;
769b21ed3e2SHemant Agrawal 
770b21ed3e2SHemant Agrawal 		if (!values)
771b21ed3e2SHemant Agrawal 			return 0;
772b21ed3e2SHemant Agrawal 
7736b10d1f7SNipun Gupta 		fman_if_stats_get_all(dev->process_private, values_copy,
7745c3fc73eSHemant Agrawal 				      sizeof(struct dpaa_if_stats) / 8);
775b21ed3e2SHemant Agrawal 
776b21ed3e2SHemant Agrawal 		for (i = 0; i < stat_cnt; i++)
777b21ed3e2SHemant Agrawal 			values[i] =
778b21ed3e2SHemant Agrawal 				values_copy[dpaa_xstats_strings[i].offset / 8];
779b21ed3e2SHemant Agrawal 
780b21ed3e2SHemant Agrawal 		return stat_cnt;
781b21ed3e2SHemant Agrawal 	}
782b21ed3e2SHemant Agrawal 
783b21ed3e2SHemant Agrawal 	dpaa_xstats_get_by_id(dev, NULL, values_copy, stat_cnt);
784b21ed3e2SHemant Agrawal 
785b21ed3e2SHemant Agrawal 	for (i = 0; i < n; i++) {
786b21ed3e2SHemant Agrawal 		if (ids[i] >= stat_cnt) {
787b21ed3e2SHemant Agrawal 			DPAA_PMD_ERR("id value isn't valid");
788b21ed3e2SHemant Agrawal 			return -1;
789b21ed3e2SHemant Agrawal 		}
790b21ed3e2SHemant Agrawal 		values[i] = values_copy[ids[i]];
791b21ed3e2SHemant Agrawal 	}
792b21ed3e2SHemant Agrawal 	return n;
793b21ed3e2SHemant Agrawal }
794b21ed3e2SHemant Agrawal 
795b21ed3e2SHemant Agrawal static int
796b21ed3e2SHemant Agrawal dpaa_xstats_get_names_by_id(
797b21ed3e2SHemant Agrawal 	struct rte_eth_dev *dev,
798b21ed3e2SHemant Agrawal 	const uint64_t *ids,
7998c9f976fSAndrew Rybchenko 	struct rte_eth_xstat_name *xstats_names,
800b21ed3e2SHemant Agrawal 	unsigned int limit)
801b21ed3e2SHemant Agrawal {
802b21ed3e2SHemant Agrawal 	unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings);
803b21ed3e2SHemant Agrawal 	struct rte_eth_xstat_name xstats_names_copy[stat_cnt];
804b21ed3e2SHemant Agrawal 
805b21ed3e2SHemant Agrawal 	if (!ids)
806b21ed3e2SHemant Agrawal 		return dpaa_xstats_get_names(dev, xstats_names, limit);
807b21ed3e2SHemant Agrawal 
808b21ed3e2SHemant Agrawal 	dpaa_xstats_get_names(dev, xstats_names_copy, limit);
809b21ed3e2SHemant Agrawal 
810b21ed3e2SHemant Agrawal 	for (i = 0; i < limit; i++) {
811b21ed3e2SHemant Agrawal 		if (ids[i] >= stat_cnt) {
812b21ed3e2SHemant Agrawal 			DPAA_PMD_ERR("id value isn't valid");
813b21ed3e2SHemant Agrawal 			return -1;
814b21ed3e2SHemant Agrawal 		}
815b21ed3e2SHemant Agrawal 		strcpy(xstats_names[i].name, xstats_names_copy[ids[i]].name);
816b21ed3e2SHemant Agrawal 	}
817b21ed3e2SHemant Agrawal 	return limit;
818b21ed3e2SHemant Agrawal }
819b21ed3e2SHemant Agrawal 
8209039c812SAndrew Rybchenko static int dpaa_eth_promiscuous_enable(struct rte_eth_dev *dev)
82195ef603dSShreyansh Jain {
82295ef603dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
82395ef603dSShreyansh Jain 
8246b10d1f7SNipun Gupta 	fman_if_promiscuous_enable(dev->process_private);
8259039c812SAndrew Rybchenko 
8269039c812SAndrew Rybchenko 	return 0;
82795ef603dSShreyansh Jain }
82895ef603dSShreyansh Jain 
8299039c812SAndrew Rybchenko static int dpaa_eth_promiscuous_disable(struct rte_eth_dev *dev)
83095ef603dSShreyansh Jain {
83195ef603dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
83295ef603dSShreyansh Jain 
8336b10d1f7SNipun Gupta 	fman_if_promiscuous_disable(dev->process_private);
8349039c812SAndrew Rybchenko 
8359039c812SAndrew Rybchenko 	return 0;
83695ef603dSShreyansh Jain }
83795ef603dSShreyansh Jain 
838ca041cd4SIvan Ilchenko static int dpaa_eth_multicast_enable(struct rte_eth_dev *dev)
83944dd70a3SShreyansh Jain {
84044dd70a3SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
84144dd70a3SShreyansh Jain 
8426b10d1f7SNipun Gupta 	fman_if_set_mcast_filter_table(dev->process_private);
843ca041cd4SIvan Ilchenko 
844ca041cd4SIvan Ilchenko 	return 0;
84544dd70a3SShreyansh Jain }
84644dd70a3SShreyansh Jain 
847ca041cd4SIvan Ilchenko static int dpaa_eth_multicast_disable(struct rte_eth_dev *dev)
84844dd70a3SShreyansh Jain {
84944dd70a3SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
85044dd70a3SShreyansh Jain 
8516b10d1f7SNipun Gupta 	fman_if_reset_mcast_filter_table(dev->process_private);
852ca041cd4SIvan Ilchenko 
853ca041cd4SIvan Ilchenko 	return 0;
85444dd70a3SShreyansh Jain }
85544dd70a3SShreyansh Jain 
856e4abd4ffSJun Yang static void dpaa_fman_if_pool_setup(struct rte_eth_dev *dev)
857e4abd4ffSJun Yang {
858e4abd4ffSJun Yang 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
859e4abd4ffSJun Yang 	struct fman_if_ic_params icp;
860e4abd4ffSJun Yang 	uint32_t fd_offset;
861e4abd4ffSJun Yang 	uint32_t bp_size;
862e4abd4ffSJun Yang 
863e4abd4ffSJun Yang 	memset(&icp, 0, sizeof(icp));
864e4abd4ffSJun Yang 	/* set ICEOF for to the default value , which is 0*/
865e4abd4ffSJun Yang 	icp.iciof = DEFAULT_ICIOF;
866e4abd4ffSJun Yang 	icp.iceof = DEFAULT_RX_ICEOF;
867e4abd4ffSJun Yang 	icp.icsz = DEFAULT_ICSZ;
868e4abd4ffSJun Yang 	fman_if_set_ic_params(dev->process_private, &icp);
869e4abd4ffSJun Yang 
870e4abd4ffSJun Yang 	fd_offset = RTE_PKTMBUF_HEADROOM + DPAA_HW_BUF_RESERVE;
871e4abd4ffSJun Yang 	fman_if_set_fdoff(dev->process_private, fd_offset);
872e4abd4ffSJun Yang 
873e4abd4ffSJun Yang 	/* Buffer pool size should be equal to Dataroom Size*/
874e4abd4ffSJun Yang 	bp_size = rte_pktmbuf_data_room_size(dpaa_intf->bp_info->mp);
875e4abd4ffSJun Yang 
876e4abd4ffSJun Yang 	fman_if_set_bp(dev->process_private,
877e4abd4ffSJun Yang 		       dpaa_intf->bp_info->mp->size,
878e4abd4ffSJun Yang 		       dpaa_intf->bp_info->bpid, bp_size);
879e4abd4ffSJun Yang }
880e4abd4ffSJun Yang 
881e4abd4ffSJun Yang static inline int dpaa_eth_rx_queue_bp_check(struct rte_eth_dev *dev,
882e4abd4ffSJun Yang 					     int8_t vsp_id, uint32_t bpid)
883e4abd4ffSJun Yang {
884e4abd4ffSJun Yang 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
885e4abd4ffSJun Yang 	struct fman_if *fif = dev->process_private;
886e4abd4ffSJun Yang 
887e4abd4ffSJun Yang 	if (fif->num_profiles) {
888e4abd4ffSJun Yang 		if (vsp_id < 0)
889e4abd4ffSJun Yang 			vsp_id = fif->base_profile_id;
890e4abd4ffSJun Yang 	} else {
891e4abd4ffSJun Yang 		if (vsp_id < 0)
892e4abd4ffSJun Yang 			vsp_id = 0;
893e4abd4ffSJun Yang 	}
894e4abd4ffSJun Yang 
895e4abd4ffSJun Yang 	if (dpaa_intf->vsp_bpid[vsp_id] &&
896e4abd4ffSJun Yang 		bpid != dpaa_intf->vsp_bpid[vsp_id]) {
897e4abd4ffSJun Yang 		DPAA_PMD_ERR("Various MPs are assigned to RXQs with same VSP");
898e4abd4ffSJun Yang 
899e4abd4ffSJun Yang 		return -1;
900e4abd4ffSJun Yang 	}
901e4abd4ffSJun Yang 
902e4abd4ffSJun Yang 	return 0;
903e4abd4ffSJun Yang }
904e4abd4ffSJun Yang 
90537f9b54bSShreyansh Jain static
90637f9b54bSShreyansh Jain int dpaa_eth_rx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx,
90762f53995SHemant Agrawal 			    uint16_t nb_desc,
90837f9b54bSShreyansh Jain 			    unsigned int socket_id __rte_unused,
909e335cce4SHemant Agrawal 			    const struct rte_eth_rxconf *rx_conf,
91037f9b54bSShreyansh Jain 			    struct rte_mempool *mp)
91137f9b54bSShreyansh Jain {
91237f9b54bSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
9136b10d1f7SNipun Gupta 	struct fman_if *fif = dev->process_private;
91462f53995SHemant Agrawal 	struct qman_fq *rxq = &dpaa_intf->rx_queues[queue_idx];
9150c504f69SHemant Agrawal 	struct qm_mcc_initfq opts = {0};
9160c504f69SHemant Agrawal 	u32 flags = 0;
9170c504f69SHemant Agrawal 	int ret;
91855576ac2SHemant Agrawal 	u32 buffsz = rte_pktmbuf_data_room_size(mp) - RTE_PKTMBUF_HEADROOM;
9191bb4a528SFerruh Yigit 	uint32_t max_rx_pktlen;
92037f9b54bSShreyansh Jain 
92137f9b54bSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
92237f9b54bSShreyansh Jain 
9236fd3639aSHemant Agrawal 	if (queue_idx >= dev->data->nb_rx_queues) {
9246fd3639aSHemant Agrawal 		rte_errno = EOVERFLOW;
9256fd3639aSHemant Agrawal 		DPAA_PMD_ERR("%p: queue index out of range (%u >= %u)",
9266fd3639aSHemant Agrawal 		      (void *)dev, queue_idx, dev->data->nb_rx_queues);
9276fd3639aSHemant Agrawal 		return -rte_errno;
9286fd3639aSHemant Agrawal 	}
9296fd3639aSHemant Agrawal 
930e335cce4SHemant Agrawal 	/* Rx deferred start is not supported */
931e335cce4SHemant Agrawal 	if (rx_conf->rx_deferred_start) {
932e335cce4SHemant Agrawal 		DPAA_PMD_ERR("%p:Rx deferred start not supported", (void *)dev);
933e335cce4SHemant Agrawal 		return -EINVAL;
934e335cce4SHemant Agrawal 	}
9352cf9264fSHemant Agrawal 	rxq->nb_desc = UINT16_MAX;
9362cf9264fSHemant Agrawal 	rxq->offloads = rx_conf->offloads;
937e335cce4SHemant Agrawal 
9386fd3639aSHemant Agrawal 	DPAA_PMD_INFO("Rx queue setup for queue index: %d fq_id (0x%x)",
9396fd3639aSHemant Agrawal 			queue_idx, rxq->fqid);
94037f9b54bSShreyansh Jain 
941e4abd4ffSJun Yang 	if (!fif->num_profiles) {
942e4abd4ffSJun Yang 		if (dpaa_intf->bp_info && dpaa_intf->bp_info->bp &&
943e4abd4ffSJun Yang 			dpaa_intf->bp_info->mp != mp) {
944e4abd4ffSJun Yang 			DPAA_PMD_WARN("Multiple pools on same interface not"
945e4abd4ffSJun Yang 				      " supported");
946e4abd4ffSJun Yang 			return -EINVAL;
947e4abd4ffSJun Yang 		}
948e4abd4ffSJun Yang 	} else {
949e4abd4ffSJun Yang 		if (dpaa_eth_rx_queue_bp_check(dev, rxq->vsp_id,
950e4abd4ffSJun Yang 			DPAA_MEMPOOL_TO_POOL_INFO(mp)->bpid)) {
951e4abd4ffSJun Yang 			return -EINVAL;
952e4abd4ffSJun Yang 		}
953e4abd4ffSJun Yang 	}
954e4abd4ffSJun Yang 
955376fb49eSNipun Gupta 	if (dpaa_intf->bp_info && dpaa_intf->bp_info->bp &&
956376fb49eSNipun Gupta 	    dpaa_intf->bp_info->mp != mp) {
957376fb49eSNipun Gupta 		DPAA_PMD_WARN("Multiple pools on same interface not supported");
958376fb49eSNipun Gupta 		return -EINVAL;
959376fb49eSNipun Gupta 	}
960376fb49eSNipun Gupta 
9611bb4a528SFerruh Yigit 	max_rx_pktlen = dev->data->mtu + RTE_ETHER_HDR_LEN + RTE_ETHER_CRC_LEN +
9621bb4a528SFerruh Yigit 		VLAN_TAG_SIZE;
96355576ac2SHemant Agrawal 	/* Max packet can fit in single buffer */
9641bb4a528SFerruh Yigit 	if (max_rx_pktlen <= buffsz) {
96555576ac2SHemant Agrawal 		;
96655576ac2SHemant Agrawal 	} else if (dev->data->dev_conf.rxmode.offloads &
967295968d1SFerruh Yigit 			RTE_ETH_RX_OFFLOAD_SCATTER) {
9681bb4a528SFerruh Yigit 		if (max_rx_pktlen > buffsz * DPAA_SGT_MAX_ENTRIES) {
9691bb4a528SFerruh Yigit 			DPAA_PMD_ERR("Maximum Rx packet size %d too big to fit "
97055576ac2SHemant Agrawal 				"MaxSGlist %d",
9711bb4a528SFerruh Yigit 				max_rx_pktlen, buffsz * DPAA_SGT_MAX_ENTRIES);
97255576ac2SHemant Agrawal 			rte_errno = EOVERFLOW;
97355576ac2SHemant Agrawal 			return -rte_errno;
97455576ac2SHemant Agrawal 		}
97555576ac2SHemant Agrawal 	} else {
97655576ac2SHemant Agrawal 		DPAA_PMD_WARN("The requested maximum Rx packet size (%u) is"
97755576ac2SHemant Agrawal 		     " larger than a single mbuf (%u) and scattered"
97855576ac2SHemant Agrawal 		     " mode has not been requested",
9791bb4a528SFerruh Yigit 		     max_rx_pktlen, buffsz - RTE_PKTMBUF_HEADROOM);
98055576ac2SHemant Agrawal 	}
98155576ac2SHemant Agrawal 
98237f9b54bSShreyansh Jain 	dpaa_intf->bp_info = DPAA_MEMPOOL_TO_POOL_INFO(mp);
98337f9b54bSShreyansh Jain 
984e4abd4ffSJun Yang 	/* For shared interface, it's done in kernel, skip.*/
985e4abd4ffSJun Yang 	if (!fif->is_shared_mac)
986e4abd4ffSJun Yang 		dpaa_fman_if_pool_setup(dev);
98737f9b54bSShreyansh Jain 
988e4abd4ffSJun Yang 	if (fif->num_profiles) {
989e4abd4ffSJun Yang 		int8_t vsp_id = rxq->vsp_id;
99037f9b54bSShreyansh Jain 
991e4abd4ffSJun Yang 		if (vsp_id >= 0) {
992e4abd4ffSJun Yang 			ret = dpaa_port_vsp_update(dpaa_intf, fmc_q, vsp_id,
993e4abd4ffSJun Yang 					DPAA_MEMPOOL_TO_POOL_INFO(mp)->bpid,
994e4abd4ffSJun Yang 					fif);
995e4abd4ffSJun Yang 			if (ret) {
996e4abd4ffSJun Yang 				DPAA_PMD_ERR("dpaa_port_vsp_update failed");
997e4abd4ffSJun Yang 				return ret;
99837f9b54bSShreyansh Jain 			}
999e4abd4ffSJun Yang 		} else {
1000e4abd4ffSJun Yang 			DPAA_PMD_INFO("Base profile is associated to"
1001e4abd4ffSJun Yang 				" RXQ fqid:%d\r\n", rxq->fqid);
1002e4abd4ffSJun Yang 			if (fif->is_shared_mac) {
1003e4abd4ffSJun Yang 				DPAA_PMD_ERR("Fatal: Base profile is associated"
1004e4abd4ffSJun Yang 					     " to shared interface on DPDK.");
1005e4abd4ffSJun Yang 				return -EINVAL;
1006e4abd4ffSJun Yang 			}
1007e4abd4ffSJun Yang 			dpaa_intf->vsp_bpid[fif->base_profile_id] =
1008e4abd4ffSJun Yang 				DPAA_MEMPOOL_TO_POOL_INFO(mp)->bpid;
1009e4abd4ffSJun Yang 		}
1010e4abd4ffSJun Yang 	} else {
1011e4abd4ffSJun Yang 		dpaa_intf->vsp_bpid[0] =
1012e4abd4ffSJun Yang 			DPAA_MEMPOOL_TO_POOL_INFO(mp)->bpid;
1013e4abd4ffSJun Yang 	}
1014e4abd4ffSJun Yang 
1015e4abd4ffSJun Yang 	dpaa_intf->valid = 1;
101655576ac2SHemant Agrawal 	DPAA_PMD_DEBUG("if:%s sg_on = %d, max_frm =%d", dpaa_intf->name,
10171bb4a528SFerruh Yigit 		fman_if_get_sg_enable(fif), max_rx_pktlen);
10180c504f69SHemant Agrawal 	/* checking if push mode only, no error check for now */
1019a6a75240SNipun Gupta 	if (!rxq->is_static &&
1020a6a75240SNipun Gupta 	    dpaa_push_mode_max_queue > dpaa_push_queue_idx) {
1021b9c94167SNipun Gupta 		struct qman_portal *qp;
1022a6a75240SNipun Gupta 		int q_fd;
1023b9c94167SNipun Gupta 
10240c504f69SHemant Agrawal 		dpaa_push_queue_idx++;
10250c504f69SHemant Agrawal 		opts.we_mask = QM_INITFQ_WE_FQCTRL | QM_INITFQ_WE_CONTEXTA;
10260c504f69SHemant Agrawal 		opts.fqd.fq_ctrl = QM_FQCTRL_AVOIDBLOCK |
10270c504f69SHemant Agrawal 				   QM_FQCTRL_CTXASTASHING |
10280c504f69SHemant Agrawal 				   QM_FQCTRL_PREFERINCACHE;
10290c504f69SHemant Agrawal 		opts.fqd.context_a.stashing.exclusive = 0;
1030b9083ea5SNipun Gupta 		/* In muticore scenario stashing becomes a bottleneck on LS1046.
1031b9083ea5SNipun Gupta 		 * So do not enable stashing in this case
1032b9083ea5SNipun Gupta 		 */
1033b9083ea5SNipun Gupta 		if (dpaa_svr_family != SVR_LS1046A_FAMILY)
10340c504f69SHemant Agrawal 			opts.fqd.context_a.stashing.annotation_cl =
10350c504f69SHemant Agrawal 						DPAA_IF_RX_ANNOTATION_STASH;
10360c504f69SHemant Agrawal 		opts.fqd.context_a.stashing.data_cl = DPAA_IF_RX_DATA_STASH;
10370c504f69SHemant Agrawal 		opts.fqd.context_a.stashing.context_cl =
10380c504f69SHemant Agrawal 						DPAA_IF_RX_CONTEXT_STASH;
103962f53995SHemant Agrawal 
10400c504f69SHemant Agrawal 		/*Create a channel and associate given queue with the channel*/
10410c504f69SHemant Agrawal 		qman_alloc_pool_range((u32 *)&rxq->ch_id, 1, 1, 0);
10420c504f69SHemant Agrawal 		opts.we_mask = opts.we_mask | QM_INITFQ_WE_DESTWQ;
10430c504f69SHemant Agrawal 		opts.fqd.dest.channel = rxq->ch_id;
10440c504f69SHemant Agrawal 		opts.fqd.dest.wq = DPAA_IF_RX_PRIORITY;
10450c504f69SHemant Agrawal 		flags = QMAN_INITFQ_FLAG_SCHED;
10460c504f69SHemant Agrawal 
10470c504f69SHemant Agrawal 		/* Configure tail drop */
10480c504f69SHemant Agrawal 		if (dpaa_intf->cgr_rx) {
10490c504f69SHemant Agrawal 			opts.we_mask |= QM_INITFQ_WE_CGID;
10500c504f69SHemant Agrawal 			opts.fqd.cgid = dpaa_intf->cgr_rx[queue_idx].cgrid;
10510c504f69SHemant Agrawal 			opts.fqd.fq_ctrl |= QM_FQCTRL_CGE;
10520c504f69SHemant Agrawal 		}
10530c504f69SHemant Agrawal 		ret = qman_init_fq(rxq, flags, &opts);
10546fd3639aSHemant Agrawal 		if (ret) {
10556fd3639aSHemant Agrawal 			DPAA_PMD_ERR("Channel/Q association failed. fqid 0x%x "
10566fd3639aSHemant Agrawal 				"ret:%d(%s)", rxq->fqid, ret, strerror(ret));
10576fd3639aSHemant Agrawal 			return ret;
10586fd3639aSHemant Agrawal 		}
105919b4aba2SHemant Agrawal 		if (dpaa_svr_family == SVR_LS1043A_FAMILY) {
106019b4aba2SHemant Agrawal 			rxq->cb.dqrr_dpdk_pull_cb = dpaa_rx_cb_no_prefetch;
106119b4aba2SHemant Agrawal 		} else {
1062b9083ea5SNipun Gupta 			rxq->cb.dqrr_dpdk_pull_cb = dpaa_rx_cb;
1063b9083ea5SNipun Gupta 			rxq->cb.dqrr_prepare = dpaa_rx_cb_prepare;
106419b4aba2SHemant Agrawal 		}
106519b4aba2SHemant Agrawal 
10660c504f69SHemant Agrawal 		rxq->is_static = true;
1067b9c94167SNipun Gupta 
1068b9c94167SNipun Gupta 		/* Allocate qman specific portals */
1069a6a75240SNipun Gupta 		qp = fsl_qman_fq_portal_create(&q_fd);
1070b9c94167SNipun Gupta 		if (!qp) {
1071b9c94167SNipun Gupta 			DPAA_PMD_ERR("Unable to alloc fq portal");
1072b9c94167SNipun Gupta 			return -1;
1073b9c94167SNipun Gupta 		}
1074b9c94167SNipun Gupta 		rxq->qp = qp;
1075a6a75240SNipun Gupta 
1076a6a75240SNipun Gupta 		/* Set up the device interrupt handler */
1077*d61138d4SHarman Kalra 		if (dev->intr_handle == NULL) {
1078a6a75240SNipun Gupta 			struct rte_dpaa_device *dpaa_dev;
1079a6a75240SNipun Gupta 			struct rte_device *rdev = dev->device;
1080a6a75240SNipun Gupta 
1081a6a75240SNipun Gupta 			dpaa_dev = container_of(rdev, struct rte_dpaa_device,
1082a6a75240SNipun Gupta 						device);
1083*d61138d4SHarman Kalra 			dev->intr_handle = dpaa_dev->intr_handle;
1084*d61138d4SHarman Kalra 			if (rte_intr_vec_list_alloc(dev->intr_handle,
1085*d61138d4SHarman Kalra 					NULL, dpaa_push_mode_max_queue)) {
1086a6a75240SNipun Gupta 				DPAA_PMD_ERR("intr_vec alloc failed");
1087a6a75240SNipun Gupta 				return -ENOMEM;
1088a6a75240SNipun Gupta 			}
1089*d61138d4SHarman Kalra 			if (rte_intr_nb_efd_set(dev->intr_handle,
1090*d61138d4SHarman Kalra 					dpaa_push_mode_max_queue))
1091*d61138d4SHarman Kalra 				return -rte_errno;
1092*d61138d4SHarman Kalra 
1093*d61138d4SHarman Kalra 			if (rte_intr_max_intr_set(dev->intr_handle,
1094*d61138d4SHarman Kalra 					dpaa_push_mode_max_queue))
1095*d61138d4SHarman Kalra 				return -rte_errno;
1096a6a75240SNipun Gupta 		}
1097a6a75240SNipun Gupta 
1098*d61138d4SHarman Kalra 		if (rte_intr_type_set(dev->intr_handle, RTE_INTR_HANDLE_EXT))
1099*d61138d4SHarman Kalra 			return -rte_errno;
1100*d61138d4SHarman Kalra 
1101*d61138d4SHarman Kalra 		if (rte_intr_vec_list_index_set(dev->intr_handle,
1102*d61138d4SHarman Kalra 						queue_idx, queue_idx + 1))
1103*d61138d4SHarman Kalra 			return -rte_errno;
1104*d61138d4SHarman Kalra 
1105*d61138d4SHarman Kalra 		if (rte_intr_efds_index_set(dev->intr_handle, queue_idx,
1106*d61138d4SHarman Kalra 						   q_fd))
1107*d61138d4SHarman Kalra 			return -rte_errno;
1108*d61138d4SHarman Kalra 
1109a6a75240SNipun Gupta 		rxq->q_fd = q_fd;
11100c504f69SHemant Agrawal 	}
1111e1797f4bSAkhil Goyal 	rxq->bp_array = rte_dpaa_bpid_info;
111262f53995SHemant Agrawal 	dev->data->rx_queues[queue_idx] = rxq;
111362f53995SHemant Agrawal 
111462f53995SHemant Agrawal 	/* configure the CGR size as per the desc size */
111562f53995SHemant Agrawal 	if (dpaa_intf->cgr_rx) {
111662f53995SHemant Agrawal 		struct qm_mcc_initcgr cgr_opts = {0};
111762f53995SHemant Agrawal 
11182cf9264fSHemant Agrawal 		rxq->nb_desc = nb_desc;
111962f53995SHemant Agrawal 		/* Enable tail drop with cgr on this queue */
112062f53995SHemant Agrawal 		qm_cgr_cs_thres_set64(&cgr_opts.cgr.cs_thres, nb_desc, 0);
112162f53995SHemant Agrawal 		ret = qman_modify_cgr(dpaa_intf->cgr_rx, 0, &cgr_opts);
112262f53995SHemant Agrawal 		if (ret) {
112362f53995SHemant Agrawal 			DPAA_PMD_WARN(
112462f53995SHemant Agrawal 				"rx taildrop modify fail on fqid %d (ret=%d)",
112562f53995SHemant Agrawal 				rxq->fqid, ret);
112662f53995SHemant Agrawal 		}
112762f53995SHemant Agrawal 	}
112895d226f0SNipun Gupta 	/* Enable main queue to receive error packets also by default */
112995d226f0SNipun Gupta 	fman_if_set_err_fqid(fif, rxq->fqid);
113037f9b54bSShreyansh Jain 	return 0;
113137f9b54bSShreyansh Jain }
113237f9b54bSShreyansh Jain 
11331e06b6dcSHemant Agrawal int
113477b7b81eSNeil Horman dpaa_eth_eventq_attach(const struct rte_eth_dev *dev,
11355e745593SSunil Kumar Kori 		int eth_rx_queue_id,
11365e745593SSunil Kumar Kori 		u16 ch_id,
11375e745593SSunil Kumar Kori 		const struct rte_event_eth_rx_adapter_queue_conf *queue_conf)
11385e745593SSunil Kumar Kori {
11395e745593SSunil Kumar Kori 	int ret;
11405e745593SSunil Kumar Kori 	u32 flags = 0;
11415e745593SSunil Kumar Kori 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
11425e745593SSunil Kumar Kori 	struct qman_fq *rxq = &dpaa_intf->rx_queues[eth_rx_queue_id];
11435e745593SSunil Kumar Kori 	struct qm_mcc_initfq opts = {0};
11445e745593SSunil Kumar Kori 
11455e745593SSunil Kumar Kori 	if (dpaa_push_mode_max_queue)
1146079a67c2SHemant Agrawal 		DPAA_PMD_WARN("PUSH mode q and EVENTDEV are not compatible\n"
1147079a67c2SHemant Agrawal 			      "PUSH mode already enabled for first %d queues.\n"
11485e745593SSunil Kumar Kori 			      "To disable set DPAA_PUSH_QUEUES_NUMBER to 0\n",
11495e745593SSunil Kumar Kori 			      dpaa_push_mode_max_queue);
11505e745593SSunil Kumar Kori 
11515e745593SSunil Kumar Kori 	dpaa_poll_queue_default_config(&opts);
11525e745593SSunil Kumar Kori 
11535e745593SSunil Kumar Kori 	switch (queue_conf->ev.sched_type) {
11545e745593SSunil Kumar Kori 	case RTE_SCHED_TYPE_ATOMIC:
11555e745593SSunil Kumar Kori 		opts.fqd.fq_ctrl |= QM_FQCTRL_HOLDACTIVE;
11565e745593SSunil Kumar Kori 		/* Reset FQCTRL_AVOIDBLOCK bit as it is unnecessary
11575e745593SSunil Kumar Kori 		 * configuration with HOLD_ACTIVE setting
11585e745593SSunil Kumar Kori 		 */
11595e745593SSunil Kumar Kori 		opts.fqd.fq_ctrl &= (~QM_FQCTRL_AVOIDBLOCK);
11605e745593SSunil Kumar Kori 		rxq->cb.dqrr_dpdk_cb = dpaa_rx_cb_atomic;
11615e745593SSunil Kumar Kori 		break;
11625e745593SSunil Kumar Kori 	case RTE_SCHED_TYPE_ORDERED:
11635e745593SSunil Kumar Kori 		DPAA_PMD_ERR("Ordered queue schedule type is not supported\n");
11645e745593SSunil Kumar Kori 		return -1;
11655e745593SSunil Kumar Kori 	default:
11665e745593SSunil Kumar Kori 		opts.fqd.fq_ctrl |= QM_FQCTRL_AVOIDBLOCK;
11675e745593SSunil Kumar Kori 		rxq->cb.dqrr_dpdk_cb = dpaa_rx_cb_parallel;
11685e745593SSunil Kumar Kori 		break;
11695e745593SSunil Kumar Kori 	}
11705e745593SSunil Kumar Kori 
11715e745593SSunil Kumar Kori 	opts.we_mask = opts.we_mask | QM_INITFQ_WE_DESTWQ;
11725e745593SSunil Kumar Kori 	opts.fqd.dest.channel = ch_id;
11735e745593SSunil Kumar Kori 	opts.fqd.dest.wq = queue_conf->ev.priority;
11745e745593SSunil Kumar Kori 
11755e745593SSunil Kumar Kori 	if (dpaa_intf->cgr_rx) {
11765e745593SSunil Kumar Kori 		opts.we_mask |= QM_INITFQ_WE_CGID;
11775e745593SSunil Kumar Kori 		opts.fqd.cgid = dpaa_intf->cgr_rx[eth_rx_queue_id].cgrid;
11785e745593SSunil Kumar Kori 		opts.fqd.fq_ctrl |= QM_FQCTRL_CGE;
11795e745593SSunil Kumar Kori 	}
11805e745593SSunil Kumar Kori 
11815e745593SSunil Kumar Kori 	flags = QMAN_INITFQ_FLAG_SCHED;
11825e745593SSunil Kumar Kori 
11835e745593SSunil Kumar Kori 	ret = qman_init_fq(rxq, flags, &opts);
11845e745593SSunil Kumar Kori 	if (ret) {
11856fd3639aSHemant Agrawal 		DPAA_PMD_ERR("Ev-Channel/Q association failed. fqid 0x%x "
11866fd3639aSHemant Agrawal 				"ret:%d(%s)", rxq->fqid, ret, strerror(ret));
11875e745593SSunil Kumar Kori 		return ret;
11885e745593SSunil Kumar Kori 	}
11895e745593SSunil Kumar Kori 
11905e745593SSunil Kumar Kori 	/* copy configuration which needs to be filled during dequeue */
11915e745593SSunil Kumar Kori 	memcpy(&rxq->ev, &queue_conf->ev, sizeof(struct rte_event));
11925e745593SSunil Kumar Kori 	dev->data->rx_queues[eth_rx_queue_id] = rxq;
11935e745593SSunil Kumar Kori 
11945e745593SSunil Kumar Kori 	return ret;
11955e745593SSunil Kumar Kori }
11965e745593SSunil Kumar Kori 
11971e06b6dcSHemant Agrawal int
119877b7b81eSNeil Horman dpaa_eth_eventq_detach(const struct rte_eth_dev *dev,
11995e745593SSunil Kumar Kori 		int eth_rx_queue_id)
12005e745593SSunil Kumar Kori {
12015e745593SSunil Kumar Kori 	struct qm_mcc_initfq opts;
12025e745593SSunil Kumar Kori 	int ret;
12035e745593SSunil Kumar Kori 	u32 flags = 0;
12045e745593SSunil Kumar Kori 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
12055e745593SSunil Kumar Kori 	struct qman_fq *rxq = &dpaa_intf->rx_queues[eth_rx_queue_id];
12065e745593SSunil Kumar Kori 
12075e745593SSunil Kumar Kori 	dpaa_poll_queue_default_config(&opts);
12085e745593SSunil Kumar Kori 
12095e745593SSunil Kumar Kori 	if (dpaa_intf->cgr_rx) {
12105e745593SSunil Kumar Kori 		opts.we_mask |= QM_INITFQ_WE_CGID;
12115e745593SSunil Kumar Kori 		opts.fqd.cgid = dpaa_intf->cgr_rx[eth_rx_queue_id].cgrid;
12125e745593SSunil Kumar Kori 		opts.fqd.fq_ctrl |= QM_FQCTRL_CGE;
12135e745593SSunil Kumar Kori 	}
12145e745593SSunil Kumar Kori 
12155e745593SSunil Kumar Kori 	ret = qman_init_fq(rxq, flags, &opts);
12165e745593SSunil Kumar Kori 	if (ret) {
12175e745593SSunil Kumar Kori 		DPAA_PMD_ERR("init rx fqid %d failed with ret: %d",
12185e745593SSunil Kumar Kori 			     rxq->fqid, ret);
12195e745593SSunil Kumar Kori 	}
12205e745593SSunil Kumar Kori 
12215e745593SSunil Kumar Kori 	rxq->cb.dqrr_dpdk_cb = NULL;
12225e745593SSunil Kumar Kori 	dev->data->rx_queues[eth_rx_queue_id] = NULL;
12235e745593SSunil Kumar Kori 
12245e745593SSunil Kumar Kori 	return 0;
12255e745593SSunil Kumar Kori }
12265e745593SSunil Kumar Kori 
122737f9b54bSShreyansh Jain static
122837f9b54bSShreyansh Jain int dpaa_eth_tx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx,
122937f9b54bSShreyansh Jain 			    uint16_t nb_desc __rte_unused,
123037f9b54bSShreyansh Jain 		unsigned int socket_id __rte_unused,
1231e335cce4SHemant Agrawal 		const struct rte_eth_txconf *tx_conf)
123237f9b54bSShreyansh Jain {
123337f9b54bSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
12342cf9264fSHemant Agrawal 	struct qman_fq *txq = &dpaa_intf->tx_queues[queue_idx];
123537f9b54bSShreyansh Jain 
123637f9b54bSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
123737f9b54bSShreyansh Jain 
1238e335cce4SHemant Agrawal 	/* Tx deferred start is not supported */
1239e335cce4SHemant Agrawal 	if (tx_conf->tx_deferred_start) {
1240e335cce4SHemant Agrawal 		DPAA_PMD_ERR("%p:Tx deferred start not supported", (void *)dev);
1241e335cce4SHemant Agrawal 		return -EINVAL;
1242e335cce4SHemant Agrawal 	}
12432cf9264fSHemant Agrawal 	txq->nb_desc = UINT16_MAX;
12442cf9264fSHemant Agrawal 	txq->offloads = tx_conf->offloads;
12452cf9264fSHemant Agrawal 
12466fd3639aSHemant Agrawal 	if (queue_idx >= dev->data->nb_tx_queues) {
12476fd3639aSHemant Agrawal 		rte_errno = EOVERFLOW;
12486fd3639aSHemant Agrawal 		DPAA_PMD_ERR("%p: queue index out of range (%u >= %u)",
12496fd3639aSHemant Agrawal 		      (void *)dev, queue_idx, dev->data->nb_tx_queues);
12506fd3639aSHemant Agrawal 		return -rte_errno;
12516fd3639aSHemant Agrawal 	}
12526fd3639aSHemant Agrawal 
12536fd3639aSHemant Agrawal 	DPAA_PMD_INFO("Tx queue setup for queue index: %d fq_id (0x%x)",
12542cf9264fSHemant Agrawal 			queue_idx, txq->fqid);
12552cf9264fSHemant Agrawal 	dev->data->tx_queues[queue_idx] = txq;
12569124e65dSGagandeep Singh 
125737f9b54bSShreyansh Jain 	return 0;
125837f9b54bSShreyansh Jain }
125937f9b54bSShreyansh Jain 
1260b005d729SHemant Agrawal static uint32_t
12618d7d4fcdSKonstantin Ananyev dpaa_dev_rx_queue_count(void *rx_queue)
1262b005d729SHemant Agrawal {
12638d7d4fcdSKonstantin Ananyev 	struct qman_fq *rxq = rx_queue;
1264b005d729SHemant Agrawal 	u32 frm_cnt = 0;
1265b005d729SHemant Agrawal 
1266b005d729SHemant Agrawal 	PMD_INIT_FUNC_TRACE();
1267b005d729SHemant Agrawal 
1268b005d729SHemant Agrawal 	if (qman_query_fq_frm_cnt(rxq, &frm_cnt) == 0) {
12698d7d4fcdSKonstantin Ananyev 		DPAA_PMD_DEBUG("RX frame count for q(%p) is %u",
12708d7d4fcdSKonstantin Ananyev 			       rx_queue, frm_cnt);
1271b005d729SHemant Agrawal 	}
1272b005d729SHemant Agrawal 	return frm_cnt;
1273b005d729SHemant Agrawal }
1274b005d729SHemant Agrawal 
1275e124a69fSShreyansh Jain static int dpaa_link_down(struct rte_eth_dev *dev)
1276e124a69fSShreyansh Jain {
1277f231d48dSRohit Raj 	struct fman_if *fif = dev->process_private;
1278f231d48dSRohit Raj 	struct __fman_if *__fif;
1279f231d48dSRohit Raj 
1280e124a69fSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1281e124a69fSShreyansh Jain 
1282f231d48dSRohit Raj 	__fif = container_of(fif, struct __fman_if, __if);
1283f231d48dSRohit Raj 
1284f231d48dSRohit Raj 	if (dev->data->dev_flags & RTE_ETH_DEV_INTR_LSC)
1285295968d1SFerruh Yigit 		dpaa_update_link_status(__fif->node_name, RTE_ETH_LINK_DOWN);
1286f231d48dSRohit Raj 	else
128762024eb8SIvan Ilchenko 		return dpaa_eth_dev_stop(dev);
1288e124a69fSShreyansh Jain 	return 0;
1289e124a69fSShreyansh Jain }
1290e124a69fSShreyansh Jain 
1291e124a69fSShreyansh Jain static int dpaa_link_up(struct rte_eth_dev *dev)
1292e124a69fSShreyansh Jain {
1293f231d48dSRohit Raj 	struct fman_if *fif = dev->process_private;
1294f231d48dSRohit Raj 	struct __fman_if *__fif;
1295f231d48dSRohit Raj 
1296e124a69fSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1297e124a69fSShreyansh Jain 
1298f231d48dSRohit Raj 	__fif = container_of(fif, struct __fman_if, __if);
1299f231d48dSRohit Raj 
1300f231d48dSRohit Raj 	if (dev->data->dev_flags & RTE_ETH_DEV_INTR_LSC)
1301295968d1SFerruh Yigit 		dpaa_update_link_status(__fif->node_name, RTE_ETH_LINK_UP);
1302f231d48dSRohit Raj 	else
1303e124a69fSShreyansh Jain 		dpaa_eth_dev_start(dev);
1304e124a69fSShreyansh Jain 	return 0;
1305e124a69fSShreyansh Jain }
1306e124a69fSShreyansh Jain 
1307fe6c6032SShreyansh Jain static int
130812a4678aSShreyansh Jain dpaa_flow_ctrl_set(struct rte_eth_dev *dev,
130912a4678aSShreyansh Jain 		   struct rte_eth_fc_conf *fc_conf)
131012a4678aSShreyansh Jain {
131112a4678aSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
131212a4678aSShreyansh Jain 	struct rte_eth_fc_conf *net_fc;
131312a4678aSShreyansh Jain 
131412a4678aSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
131512a4678aSShreyansh Jain 
131612a4678aSShreyansh Jain 	if (!(dpaa_intf->fc_conf)) {
131712a4678aSShreyansh Jain 		dpaa_intf->fc_conf = rte_zmalloc(NULL,
131812a4678aSShreyansh Jain 			sizeof(struct rte_eth_fc_conf), MAX_CACHELINE);
131912a4678aSShreyansh Jain 		if (!dpaa_intf->fc_conf) {
132012a4678aSShreyansh Jain 			DPAA_PMD_ERR("unable to save flow control info");
132112a4678aSShreyansh Jain 			return -ENOMEM;
132212a4678aSShreyansh Jain 		}
132312a4678aSShreyansh Jain 	}
132412a4678aSShreyansh Jain 	net_fc = dpaa_intf->fc_conf;
132512a4678aSShreyansh Jain 
132612a4678aSShreyansh Jain 	if (fc_conf->high_water < fc_conf->low_water) {
132712a4678aSShreyansh Jain 		DPAA_PMD_ERR("Incorrect Flow Control Configuration");
132812a4678aSShreyansh Jain 		return -EINVAL;
132912a4678aSShreyansh Jain 	}
133012a4678aSShreyansh Jain 
1331295968d1SFerruh Yigit 	if (fc_conf->mode == RTE_ETH_FC_NONE) {
133212a4678aSShreyansh Jain 		return 0;
1333295968d1SFerruh Yigit 	} else if (fc_conf->mode == RTE_ETH_FC_TX_PAUSE ||
1334295968d1SFerruh Yigit 		 fc_conf->mode == RTE_ETH_FC_FULL) {
13356b10d1f7SNipun Gupta 		fman_if_set_fc_threshold(dev->process_private,
13366b10d1f7SNipun Gupta 					 fc_conf->high_water,
133712a4678aSShreyansh Jain 					 fc_conf->low_water,
133812a4678aSShreyansh Jain 					 dpaa_intf->bp_info->bpid);
133912a4678aSShreyansh Jain 		if (fc_conf->pause_time)
13406b10d1f7SNipun Gupta 			fman_if_set_fc_quanta(dev->process_private,
134112a4678aSShreyansh Jain 					      fc_conf->pause_time);
134212a4678aSShreyansh Jain 	}
134312a4678aSShreyansh Jain 
134412a4678aSShreyansh Jain 	/* Save the information in dpaa device */
134512a4678aSShreyansh Jain 	net_fc->pause_time = fc_conf->pause_time;
134612a4678aSShreyansh Jain 	net_fc->high_water = fc_conf->high_water;
134712a4678aSShreyansh Jain 	net_fc->low_water = fc_conf->low_water;
134812a4678aSShreyansh Jain 	net_fc->send_xon = fc_conf->send_xon;
134912a4678aSShreyansh Jain 	net_fc->mac_ctrl_frame_fwd = fc_conf->mac_ctrl_frame_fwd;
135012a4678aSShreyansh Jain 	net_fc->mode = fc_conf->mode;
135112a4678aSShreyansh Jain 	net_fc->autoneg = fc_conf->autoneg;
135212a4678aSShreyansh Jain 
135312a4678aSShreyansh Jain 	return 0;
135412a4678aSShreyansh Jain }
135512a4678aSShreyansh Jain 
135612a4678aSShreyansh Jain static int
135712a4678aSShreyansh Jain dpaa_flow_ctrl_get(struct rte_eth_dev *dev,
135812a4678aSShreyansh Jain 		   struct rte_eth_fc_conf *fc_conf)
135912a4678aSShreyansh Jain {
136012a4678aSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
136112a4678aSShreyansh Jain 	struct rte_eth_fc_conf *net_fc = dpaa_intf->fc_conf;
136212a4678aSShreyansh Jain 	int ret;
136312a4678aSShreyansh Jain 
136412a4678aSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
136512a4678aSShreyansh Jain 
136612a4678aSShreyansh Jain 	if (net_fc) {
136712a4678aSShreyansh Jain 		fc_conf->pause_time = net_fc->pause_time;
136812a4678aSShreyansh Jain 		fc_conf->high_water = net_fc->high_water;
136912a4678aSShreyansh Jain 		fc_conf->low_water = net_fc->low_water;
137012a4678aSShreyansh Jain 		fc_conf->send_xon = net_fc->send_xon;
137112a4678aSShreyansh Jain 		fc_conf->mac_ctrl_frame_fwd = net_fc->mac_ctrl_frame_fwd;
137212a4678aSShreyansh Jain 		fc_conf->mode = net_fc->mode;
137312a4678aSShreyansh Jain 		fc_conf->autoneg = net_fc->autoneg;
137412a4678aSShreyansh Jain 		return 0;
137512a4678aSShreyansh Jain 	}
13766b10d1f7SNipun Gupta 	ret = fman_if_get_fc_threshold(dev->process_private);
137712a4678aSShreyansh Jain 	if (ret) {
1378295968d1SFerruh Yigit 		fc_conf->mode = RTE_ETH_FC_TX_PAUSE;
13796b10d1f7SNipun Gupta 		fc_conf->pause_time =
13806b10d1f7SNipun Gupta 			fman_if_get_fc_quanta(dev->process_private);
138112a4678aSShreyansh Jain 	} else {
1382295968d1SFerruh Yigit 		fc_conf->mode = RTE_ETH_FC_NONE;
138312a4678aSShreyansh Jain 	}
138412a4678aSShreyansh Jain 
138512a4678aSShreyansh Jain 	return 0;
138612a4678aSShreyansh Jain }
138712a4678aSShreyansh Jain 
138812a4678aSShreyansh Jain static int
1389fe6c6032SShreyansh Jain dpaa_dev_add_mac_addr(struct rte_eth_dev *dev,
13906d13ea8eSOlivier Matz 			     struct rte_ether_addr *addr,
1391fe6c6032SShreyansh Jain 			     uint32_t index,
1392fe6c6032SShreyansh Jain 			     __rte_unused uint32_t pool)
1393fe6c6032SShreyansh Jain {
1394fe6c6032SShreyansh Jain 	int ret;
1395fe6c6032SShreyansh Jain 
1396fe6c6032SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1397fe6c6032SShreyansh Jain 
13986b10d1f7SNipun Gupta 	ret = fman_if_add_mac_addr(dev->process_private,
13996b10d1f7SNipun Gupta 				   addr->addr_bytes, index);
1400fe6c6032SShreyansh Jain 
1401fe6c6032SShreyansh Jain 	if (ret)
1402b7c7ff6eSStephen Hemminger 		DPAA_PMD_ERR("Adding the MAC ADDR failed: err = %d", ret);
1403fe6c6032SShreyansh Jain 	return 0;
1404fe6c6032SShreyansh Jain }
1405fe6c6032SShreyansh Jain 
1406fe6c6032SShreyansh Jain static void
1407fe6c6032SShreyansh Jain dpaa_dev_remove_mac_addr(struct rte_eth_dev *dev,
1408fe6c6032SShreyansh Jain 			  uint32_t index)
1409fe6c6032SShreyansh Jain {
1410fe6c6032SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1411fe6c6032SShreyansh Jain 
14126b10d1f7SNipun Gupta 	fman_if_clear_mac_addr(dev->process_private, index);
1413fe6c6032SShreyansh Jain }
1414fe6c6032SShreyansh Jain 
1415caccf8b3SOlivier Matz static int
1416fe6c6032SShreyansh Jain dpaa_dev_set_mac_addr(struct rte_eth_dev *dev,
14176d13ea8eSOlivier Matz 		       struct rte_ether_addr *addr)
1418fe6c6032SShreyansh Jain {
1419fe6c6032SShreyansh Jain 	int ret;
1420fe6c6032SShreyansh Jain 
1421fe6c6032SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1422fe6c6032SShreyansh Jain 
14236b10d1f7SNipun Gupta 	ret = fman_if_add_mac_addr(dev->process_private, addr->addr_bytes, 0);
1424fe6c6032SShreyansh Jain 	if (ret)
1425b7c7ff6eSStephen Hemminger 		DPAA_PMD_ERR("Setting the MAC ADDR failed %d", ret);
1426caccf8b3SOlivier Matz 
1427caccf8b3SOlivier Matz 	return ret;
1428fe6c6032SShreyansh Jain }
1429fe6c6032SShreyansh Jain 
1430627e677dSSachin Saxena static int
1431627e677dSSachin Saxena dpaa_dev_rss_hash_update(struct rte_eth_dev *dev,
1432627e677dSSachin Saxena 			 struct rte_eth_rss_conf *rss_conf)
1433627e677dSSachin Saxena {
1434627e677dSSachin Saxena 	struct rte_eth_dev_data *data = dev->data;
1435627e677dSSachin Saxena 	struct rte_eth_conf *eth_conf = &data->dev_conf;
1436627e677dSSachin Saxena 
1437627e677dSSachin Saxena 	PMD_INIT_FUNC_TRACE();
1438627e677dSSachin Saxena 
1439627e677dSSachin Saxena 	if (!(default_q || fmc_q)) {
1440627e677dSSachin Saxena 		if (dpaa_fm_config(dev, rss_conf->rss_hf)) {
1441627e677dSSachin Saxena 			DPAA_PMD_ERR("FM port configuration: Failed\n");
1442627e677dSSachin Saxena 			return -1;
1443627e677dSSachin Saxena 		}
1444627e677dSSachin Saxena 		eth_conf->rx_adv_conf.rss_conf.rss_hf = rss_conf->rss_hf;
1445627e677dSSachin Saxena 	} else {
1446627e677dSSachin Saxena 		DPAA_PMD_ERR("Function not supported\n");
1447627e677dSSachin Saxena 		return -ENOTSUP;
1448627e677dSSachin Saxena 	}
1449627e677dSSachin Saxena 	return 0;
1450627e677dSSachin Saxena }
1451627e677dSSachin Saxena 
1452627e677dSSachin Saxena static int
1453627e677dSSachin Saxena dpaa_dev_rss_hash_conf_get(struct rte_eth_dev *dev,
1454627e677dSSachin Saxena 			   struct rte_eth_rss_conf *rss_conf)
1455627e677dSSachin Saxena {
1456627e677dSSachin Saxena 	struct rte_eth_dev_data *data = dev->data;
1457627e677dSSachin Saxena 	struct rte_eth_conf *eth_conf = &data->dev_conf;
1458627e677dSSachin Saxena 
1459627e677dSSachin Saxena 	/* dpaa does not support rss_key, so length should be 0*/
1460627e677dSSachin Saxena 	rss_conf->rss_key_len = 0;
1461627e677dSSachin Saxena 	rss_conf->rss_hf = eth_conf->rx_adv_conf.rss_conf.rss_hf;
1462627e677dSSachin Saxena 	return 0;
1463627e677dSSachin Saxena }
1464627e677dSSachin Saxena 
1465b1b5d6c9SNipun Gupta static int dpaa_dev_queue_intr_enable(struct rte_eth_dev *dev,
1466b1b5d6c9SNipun Gupta 				      uint16_t queue_id)
1467b1b5d6c9SNipun Gupta {
1468b1b5d6c9SNipun Gupta 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
1469b1b5d6c9SNipun Gupta 	struct qman_fq *rxq = &dpaa_intf->rx_queues[queue_id];
1470b1b5d6c9SNipun Gupta 
1471b1b5d6c9SNipun Gupta 	if (!rxq->is_static)
1472b1b5d6c9SNipun Gupta 		return -EINVAL;
1473b1b5d6c9SNipun Gupta 
1474b1b5d6c9SNipun Gupta 	return qman_fq_portal_irqsource_add(rxq->qp, QM_PIRQ_DQRI);
1475b1b5d6c9SNipun Gupta }
1476b1b5d6c9SNipun Gupta 
1477b1b5d6c9SNipun Gupta static int dpaa_dev_queue_intr_disable(struct rte_eth_dev *dev,
1478b1b5d6c9SNipun Gupta 				       uint16_t queue_id)
1479b1b5d6c9SNipun Gupta {
1480b1b5d6c9SNipun Gupta 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
1481b1b5d6c9SNipun Gupta 	struct qman_fq *rxq = &dpaa_intf->rx_queues[queue_id];
1482b1b5d6c9SNipun Gupta 	uint32_t temp;
1483b1b5d6c9SNipun Gupta 	ssize_t temp1;
1484b1b5d6c9SNipun Gupta 
1485b1b5d6c9SNipun Gupta 	if (!rxq->is_static)
1486b1b5d6c9SNipun Gupta 		return -EINVAL;
1487b1b5d6c9SNipun Gupta 
1488b1b5d6c9SNipun Gupta 	qman_fq_portal_irqsource_remove(rxq->qp, ~0);
1489b1b5d6c9SNipun Gupta 
1490b1b5d6c9SNipun Gupta 	temp1 = read(rxq->q_fd, &temp, sizeof(temp));
1491b1b5d6c9SNipun Gupta 	if (temp1 != sizeof(temp))
1492df80d4f8SHemant Agrawal 		DPAA_PMD_ERR("irq read error");
1493b1b5d6c9SNipun Gupta 
1494b1b5d6c9SNipun Gupta 	qman_fq_portal_thread_irq(rxq->qp);
1495b1b5d6c9SNipun Gupta 
1496b1b5d6c9SNipun Gupta 	return 0;
1497b1b5d6c9SNipun Gupta }
1498b1b5d6c9SNipun Gupta 
14992cf9264fSHemant Agrawal static void
15002cf9264fSHemant Agrawal dpaa_rxq_info_get(struct rte_eth_dev *dev, uint16_t queue_id,
15012cf9264fSHemant Agrawal 	struct rte_eth_rxq_info *qinfo)
15022cf9264fSHemant Agrawal {
15032cf9264fSHemant Agrawal 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
15042cf9264fSHemant Agrawal 	struct qman_fq *rxq;
1505378cd488SHemant Agrawal 	int ret;
15062cf9264fSHemant Agrawal 
15072cf9264fSHemant Agrawal 	rxq = dev->data->rx_queues[queue_id];
15082cf9264fSHemant Agrawal 
15092cf9264fSHemant Agrawal 	qinfo->mp = dpaa_intf->bp_info->mp;
15102cf9264fSHemant Agrawal 	qinfo->scattered_rx = dev->data->scattered_rx;
15112cf9264fSHemant Agrawal 	qinfo->nb_desc = rxq->nb_desc;
1512378cd488SHemant Agrawal 
1513378cd488SHemant Agrawal 	/* Report the HW Rx buffer length to user */
1514378cd488SHemant Agrawal 	ret = fman_if_get_maxfrm(dev->process_private);
1515378cd488SHemant Agrawal 	if (ret > 0)
1516378cd488SHemant Agrawal 		qinfo->rx_buf_size = ret;
1517378cd488SHemant Agrawal 
15182cf9264fSHemant Agrawal 	qinfo->conf.rx_free_thresh = 1;
15192cf9264fSHemant Agrawal 	qinfo->conf.rx_drop_en = 1;
15202cf9264fSHemant Agrawal 	qinfo->conf.rx_deferred_start = 0;
15212cf9264fSHemant Agrawal 	qinfo->conf.offloads = rxq->offloads;
15222cf9264fSHemant Agrawal }
15232cf9264fSHemant Agrawal 
15242cf9264fSHemant Agrawal static void
15252cf9264fSHemant Agrawal dpaa_txq_info_get(struct rte_eth_dev *dev, uint16_t queue_id,
15262cf9264fSHemant Agrawal 	struct rte_eth_txq_info *qinfo)
15272cf9264fSHemant Agrawal {
15282cf9264fSHemant Agrawal 	struct qman_fq *txq;
15292cf9264fSHemant Agrawal 
15302cf9264fSHemant Agrawal 	txq = dev->data->tx_queues[queue_id];
15312cf9264fSHemant Agrawal 
15322cf9264fSHemant Agrawal 	qinfo->nb_desc = txq->nb_desc;
15332cf9264fSHemant Agrawal 	qinfo->conf.tx_thresh.pthresh = 0;
15342cf9264fSHemant Agrawal 	qinfo->conf.tx_thresh.hthresh = 0;
15352cf9264fSHemant Agrawal 	qinfo->conf.tx_thresh.wthresh = 0;
15362cf9264fSHemant Agrawal 
15372cf9264fSHemant Agrawal 	qinfo->conf.tx_free_thresh = 0;
15382cf9264fSHemant Agrawal 	qinfo->conf.tx_rs_thresh = 0;
15392cf9264fSHemant Agrawal 	qinfo->conf.offloads = txq->offloads;
15402cf9264fSHemant Agrawal 	qinfo->conf.tx_deferred_start = 0;
15412cf9264fSHemant Agrawal }
15422cf9264fSHemant Agrawal 
1543ff9e112dSShreyansh Jain static struct eth_dev_ops dpaa_devops = {
1544ff9e112dSShreyansh Jain 	.dev_configure		  = dpaa_eth_dev_configure,
1545ff9e112dSShreyansh Jain 	.dev_start		  = dpaa_eth_dev_start,
1546ff9e112dSShreyansh Jain 	.dev_stop		  = dpaa_eth_dev_stop,
1547ff9e112dSShreyansh Jain 	.dev_close		  = dpaa_eth_dev_close,
1548799db456SShreyansh Jain 	.dev_infos_get		  = dpaa_eth_dev_info,
1549a7bdc3bdSShreyansh Jain 	.dev_supported_ptypes_get = dpaa_supported_ptypes_get,
155037f9b54bSShreyansh Jain 
155137f9b54bSShreyansh Jain 	.rx_queue_setup		  = dpaa_eth_rx_queue_setup,
155237f9b54bSShreyansh Jain 	.tx_queue_setup		  = dpaa_eth_tx_queue_setup,
15532e6f5657SApeksha Gupta 	.rx_burst_mode_get	  = dpaa_dev_rx_burst_mode_get,
15542e6f5657SApeksha Gupta 	.tx_burst_mode_get	  = dpaa_dev_tx_burst_mode_get,
15552cf9264fSHemant Agrawal 	.rxq_info_get		  = dpaa_rxq_info_get,
15562cf9264fSHemant Agrawal 	.txq_info_get		  = dpaa_txq_info_get,
15572cf9264fSHemant Agrawal 
155812a4678aSShreyansh Jain 	.flow_ctrl_get		  = dpaa_flow_ctrl_get,
155912a4678aSShreyansh Jain 	.flow_ctrl_set		  = dpaa_flow_ctrl_set,
156012a4678aSShreyansh Jain 
1561e124a69fSShreyansh Jain 	.link_update		  = dpaa_eth_link_update,
1562e1ad3a05SShreyansh Jain 	.stats_get		  = dpaa_eth_stats_get,
1563b21ed3e2SHemant Agrawal 	.xstats_get		  = dpaa_dev_xstats_get,
1564b21ed3e2SHemant Agrawal 	.xstats_get_by_id	  = dpaa_xstats_get_by_id,
1565b21ed3e2SHemant Agrawal 	.xstats_get_names_by_id	  = dpaa_xstats_get_names_by_id,
1566b21ed3e2SHemant Agrawal 	.xstats_get_names	  = dpaa_xstats_get_names,
1567b21ed3e2SHemant Agrawal 	.xstats_reset		  = dpaa_eth_stats_reset,
1568e1ad3a05SShreyansh Jain 	.stats_reset		  = dpaa_eth_stats_reset,
156995ef603dSShreyansh Jain 	.promiscuous_enable	  = dpaa_eth_promiscuous_enable,
157095ef603dSShreyansh Jain 	.promiscuous_disable	  = dpaa_eth_promiscuous_disable,
157144dd70a3SShreyansh Jain 	.allmulticast_enable	  = dpaa_eth_multicast_enable,
157244dd70a3SShreyansh Jain 	.allmulticast_disable	  = dpaa_eth_multicast_disable,
15730cbec027SShreyansh Jain 	.mtu_set		  = dpaa_mtu_set,
1574e124a69fSShreyansh Jain 	.dev_set_link_down	  = dpaa_link_down,
1575e124a69fSShreyansh Jain 	.dev_set_link_up	  = dpaa_link_up,
1576fe6c6032SShreyansh Jain 	.mac_addr_add		  = dpaa_dev_add_mac_addr,
1577fe6c6032SShreyansh Jain 	.mac_addr_remove	  = dpaa_dev_remove_mac_addr,
1578fe6c6032SShreyansh Jain 	.mac_addr_set		  = dpaa_dev_set_mac_addr,
1579fe6c6032SShreyansh Jain 
1580cf0fab1dSHemant Agrawal 	.fw_version_get		  = dpaa_fw_version_get,
1581b1b5d6c9SNipun Gupta 
1582b1b5d6c9SNipun Gupta 	.rx_queue_intr_enable	  = dpaa_dev_queue_intr_enable,
1583b1b5d6c9SNipun Gupta 	.rx_queue_intr_disable	  = dpaa_dev_queue_intr_disable,
1584627e677dSSachin Saxena 	.rss_hash_update	  = dpaa_dev_rss_hash_update,
1585627e677dSSachin Saxena 	.rss_hash_conf_get        = dpaa_dev_rss_hash_conf_get,
1586ff9e112dSShreyansh Jain };
1587ff9e112dSShreyansh Jain 
15888c3495f5SHemant Agrawal static bool
15898c3495f5SHemant Agrawal is_device_supported(struct rte_eth_dev *dev, struct rte_dpaa_driver *drv)
15908c3495f5SHemant Agrawal {
15918c3495f5SHemant Agrawal 	if (strcmp(dev->device->driver->name,
15928c3495f5SHemant Agrawal 		   drv->driver.name))
15938c3495f5SHemant Agrawal 		return false;
15948c3495f5SHemant Agrawal 
15958c3495f5SHemant Agrawal 	return true;
15968c3495f5SHemant Agrawal }
15978c3495f5SHemant Agrawal 
15988c3495f5SHemant Agrawal static bool
15998c3495f5SHemant Agrawal is_dpaa_supported(struct rte_eth_dev *dev)
16008c3495f5SHemant Agrawal {
16018c3495f5SHemant Agrawal 	return is_device_supported(dev, &rte_dpaa_pmd);
16028c3495f5SHemant Agrawal }
16038c3495f5SHemant Agrawal 
16041e06b6dcSHemant Agrawal int
1605ae8f4cf3SFerruh Yigit rte_pmd_dpaa_set_tx_loopback(uint16_t port, uint8_t on)
16068c3495f5SHemant Agrawal {
16078c3495f5SHemant Agrawal 	struct rte_eth_dev *dev;
16088c3495f5SHemant Agrawal 
16098c3495f5SHemant Agrawal 	RTE_ETH_VALID_PORTID_OR_ERR_RET(port, -ENODEV);
16108c3495f5SHemant Agrawal 
16118c3495f5SHemant Agrawal 	dev = &rte_eth_devices[port];
16128c3495f5SHemant Agrawal 
16138c3495f5SHemant Agrawal 	if (!is_dpaa_supported(dev))
16148c3495f5SHemant Agrawal 		return -ENOTSUP;
16158c3495f5SHemant Agrawal 
16168c3495f5SHemant Agrawal 	if (on)
16176b10d1f7SNipun Gupta 		fman_if_loopback_enable(dev->process_private);
16188c3495f5SHemant Agrawal 	else
16196b10d1f7SNipun Gupta 		fman_if_loopback_disable(dev->process_private);
16208c3495f5SHemant Agrawal 
16218c3495f5SHemant Agrawal 	return 0;
16228c3495f5SHemant Agrawal }
16238c3495f5SHemant Agrawal 
16246b10d1f7SNipun Gupta static int dpaa_fc_set_default(struct dpaa_if *dpaa_intf,
16256b10d1f7SNipun Gupta 			       struct fman_if *fman_intf)
162612a4678aSShreyansh Jain {
162712a4678aSShreyansh Jain 	struct rte_eth_fc_conf *fc_conf;
162812a4678aSShreyansh Jain 	int ret;
162912a4678aSShreyansh Jain 
163012a4678aSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
163112a4678aSShreyansh Jain 
163212a4678aSShreyansh Jain 	if (!(dpaa_intf->fc_conf)) {
163312a4678aSShreyansh Jain 		dpaa_intf->fc_conf = rte_zmalloc(NULL,
163412a4678aSShreyansh Jain 			sizeof(struct rte_eth_fc_conf), MAX_CACHELINE);
163512a4678aSShreyansh Jain 		if (!dpaa_intf->fc_conf) {
163612a4678aSShreyansh Jain 			DPAA_PMD_ERR("unable to save flow control info");
163712a4678aSShreyansh Jain 			return -ENOMEM;
163812a4678aSShreyansh Jain 		}
163912a4678aSShreyansh Jain 	}
164012a4678aSShreyansh Jain 	fc_conf = dpaa_intf->fc_conf;
16416b10d1f7SNipun Gupta 	ret = fman_if_get_fc_threshold(fman_intf);
164212a4678aSShreyansh Jain 	if (ret) {
1643295968d1SFerruh Yigit 		fc_conf->mode = RTE_ETH_FC_TX_PAUSE;
16446b10d1f7SNipun Gupta 		fc_conf->pause_time = fman_if_get_fc_quanta(fman_intf);
164512a4678aSShreyansh Jain 	} else {
1646295968d1SFerruh Yigit 		fc_conf->mode = RTE_ETH_FC_NONE;
164712a4678aSShreyansh Jain 	}
164812a4678aSShreyansh Jain 
164912a4678aSShreyansh Jain 	return 0;
165012a4678aSShreyansh Jain }
165112a4678aSShreyansh Jain 
165237f9b54bSShreyansh Jain /* Initialise an Rx FQ */
165362f53995SHemant Agrawal static int dpaa_rx_queue_init(struct qman_fq *fq, struct qman_cgr *cgr_rx,
165437f9b54bSShreyansh Jain 			      uint32_t fqid)
165537f9b54bSShreyansh Jain {
16568d804cf1SHemant Agrawal 	struct qm_mcc_initfq opts = {0};
165737f9b54bSShreyansh Jain 	int ret;
1658f04e7139SHemant Agrawal 	u32 flags = QMAN_FQ_FLAG_NO_ENQUEUE;
165962f53995SHemant Agrawal 	struct qm_mcc_initcgr cgr_opts = {
166062f53995SHemant Agrawal 		.we_mask = QM_CGR_WE_CS_THRES |
166162f53995SHemant Agrawal 				QM_CGR_WE_CSTD_EN |
166262f53995SHemant Agrawal 				QM_CGR_WE_MODE,
166362f53995SHemant Agrawal 		.cgr = {
166462f53995SHemant Agrawal 			.cstd_en = QM_CGR_EN,
166562f53995SHemant Agrawal 			.mode = QMAN_CGR_MODE_FRAME
166662f53995SHemant Agrawal 		}
166762f53995SHemant Agrawal 	};
166837f9b54bSShreyansh Jain 
16694defbc8cSSachin Saxena 	if (fmc_q || default_q) {
167037f9b54bSShreyansh Jain 		ret = qman_reserve_fqid(fqid);
167137f9b54bSShreyansh Jain 		if (ret) {
16724defbc8cSSachin Saxena 			DPAA_PMD_ERR("reserve rx fqid 0x%x failed, ret: %d",
167337f9b54bSShreyansh Jain 				     fqid, ret);
167437f9b54bSShreyansh Jain 			return -EINVAL;
167537f9b54bSShreyansh Jain 		}
1676f04e7139SHemant Agrawal 	}
16774defbc8cSSachin Saxena 
16788d6fc8b6SHemant Agrawal 	DPAA_PMD_DEBUG("creating rx fq %p, fqid 0x%x", fq, fqid);
1679f04e7139SHemant Agrawal 	ret = qman_create_fq(fqid, flags, fq);
168037f9b54bSShreyansh Jain 	if (ret) {
16816fd3639aSHemant Agrawal 		DPAA_PMD_ERR("create rx fqid 0x%x failed with ret: %d",
168237f9b54bSShreyansh Jain 			fqid, ret);
168337f9b54bSShreyansh Jain 		return ret;
168437f9b54bSShreyansh Jain 	}
16850c504f69SHemant Agrawal 	fq->is_static = false;
16865e745593SSunil Kumar Kori 
16875e745593SSunil Kumar Kori 	dpaa_poll_queue_default_config(&opts);
168837f9b54bSShreyansh Jain 
168962f53995SHemant Agrawal 	if (cgr_rx) {
169062f53995SHemant Agrawal 		/* Enable tail drop with cgr on this queue */
169162f53995SHemant Agrawal 		qm_cgr_cs_thres_set64(&cgr_opts.cgr.cs_thres, td_threshold, 0);
169262f53995SHemant Agrawal 		cgr_rx->cb = NULL;
169362f53995SHemant Agrawal 		ret = qman_create_cgr(cgr_rx, QMAN_CGR_FLAG_USE_INIT,
169462f53995SHemant Agrawal 				      &cgr_opts);
169562f53995SHemant Agrawal 		if (ret) {
169662f53995SHemant Agrawal 			DPAA_PMD_WARN(
16978d6fc8b6SHemant Agrawal 				"rx taildrop init fail on rx fqid 0x%x(ret=%d)",
1698f04e7139SHemant Agrawal 				fq->fqid, ret);
169962f53995SHemant Agrawal 			goto without_cgr;
170062f53995SHemant Agrawal 		}
170162f53995SHemant Agrawal 		opts.we_mask |= QM_INITFQ_WE_CGID;
170262f53995SHemant Agrawal 		opts.fqd.cgid = cgr_rx->cgrid;
170362f53995SHemant Agrawal 		opts.fqd.fq_ctrl |= QM_FQCTRL_CGE;
170462f53995SHemant Agrawal 	}
170562f53995SHemant Agrawal without_cgr:
1706f04e7139SHemant Agrawal 	ret = qman_init_fq(fq, 0, &opts);
170737f9b54bSShreyansh Jain 	if (ret)
17088d6fc8b6SHemant Agrawal 		DPAA_PMD_ERR("init rx fqid 0x%x failed with ret:%d", fqid, ret);
170937f9b54bSShreyansh Jain 	return ret;
171037f9b54bSShreyansh Jain }
171137f9b54bSShreyansh Jain 
171237f9b54bSShreyansh Jain /* Initialise a Tx FQ */
171337f9b54bSShreyansh Jain static int dpaa_tx_queue_init(struct qman_fq *fq,
17149124e65dSGagandeep Singh 			      struct fman_if *fman_intf,
17159124e65dSGagandeep Singh 			      struct qman_cgr *cgr_tx)
171637f9b54bSShreyansh Jain {
17178d804cf1SHemant Agrawal 	struct qm_mcc_initfq opts = {0};
17189124e65dSGagandeep Singh 	struct qm_mcc_initcgr cgr_opts = {
17199124e65dSGagandeep Singh 		.we_mask = QM_CGR_WE_CS_THRES |
17209124e65dSGagandeep Singh 				QM_CGR_WE_CSTD_EN |
17219124e65dSGagandeep Singh 				QM_CGR_WE_MODE,
17229124e65dSGagandeep Singh 		.cgr = {
17239124e65dSGagandeep Singh 			.cstd_en = QM_CGR_EN,
17249124e65dSGagandeep Singh 			.mode = QMAN_CGR_MODE_FRAME
17259124e65dSGagandeep Singh 		}
17269124e65dSGagandeep Singh 	};
172737f9b54bSShreyansh Jain 	int ret;
172837f9b54bSShreyansh Jain 
172937f9b54bSShreyansh Jain 	ret = qman_create_fq(0, QMAN_FQ_FLAG_DYNAMIC_FQID |
173037f9b54bSShreyansh Jain 			     QMAN_FQ_FLAG_TO_DCPORTAL, fq);
173137f9b54bSShreyansh Jain 	if (ret) {
173237f9b54bSShreyansh Jain 		DPAA_PMD_ERR("create tx fq failed with ret: %d", ret);
173337f9b54bSShreyansh Jain 		return ret;
173437f9b54bSShreyansh Jain 	}
173537f9b54bSShreyansh Jain 	opts.we_mask = QM_INITFQ_WE_DESTWQ | QM_INITFQ_WE_FQCTRL |
173637f9b54bSShreyansh Jain 		       QM_INITFQ_WE_CONTEXTB | QM_INITFQ_WE_CONTEXTA;
173737f9b54bSShreyansh Jain 	opts.fqd.dest.channel = fman_intf->tx_channel_id;
173837f9b54bSShreyansh Jain 	opts.fqd.dest.wq = DPAA_IF_TX_PRIORITY;
173937f9b54bSShreyansh Jain 	opts.fqd.fq_ctrl = QM_FQCTRL_PREFERINCACHE;
174037f9b54bSShreyansh Jain 	opts.fqd.context_b = 0;
174137f9b54bSShreyansh Jain 	/* no tx-confirmation */
174237f9b54bSShreyansh Jain 	opts.fqd.context_a.hi = 0x80000000 | fman_dealloc_bufs_mask_hi;
174337f9b54bSShreyansh Jain 	opts.fqd.context_a.lo = 0 | fman_dealloc_bufs_mask_lo;
17448d6fc8b6SHemant Agrawal 	DPAA_PMD_DEBUG("init tx fq %p, fqid 0x%x", fq, fq->fqid);
17459124e65dSGagandeep Singh 
17469124e65dSGagandeep Singh 	if (cgr_tx) {
17479124e65dSGagandeep Singh 		/* Enable tail drop with cgr on this queue */
17489124e65dSGagandeep Singh 		qm_cgr_cs_thres_set64(&cgr_opts.cgr.cs_thres,
17499124e65dSGagandeep Singh 				      td_tx_threshold, 0);
17509124e65dSGagandeep Singh 		cgr_tx->cb = NULL;
17519124e65dSGagandeep Singh 		ret = qman_create_cgr(cgr_tx, QMAN_CGR_FLAG_USE_INIT,
17529124e65dSGagandeep Singh 				      &cgr_opts);
17539124e65dSGagandeep Singh 		if (ret) {
17549124e65dSGagandeep Singh 			DPAA_PMD_WARN(
17559124e65dSGagandeep Singh 				"rx taildrop init fail on rx fqid 0x%x(ret=%d)",
17569124e65dSGagandeep Singh 				fq->fqid, ret);
17579124e65dSGagandeep Singh 			goto without_cgr;
17589124e65dSGagandeep Singh 		}
17599124e65dSGagandeep Singh 		opts.we_mask |= QM_INITFQ_WE_CGID;
17609124e65dSGagandeep Singh 		opts.fqd.cgid = cgr_tx->cgrid;
17619124e65dSGagandeep Singh 		opts.fqd.fq_ctrl |= QM_FQCTRL_CGE;
17629124e65dSGagandeep Singh 		DPAA_PMD_DEBUG("Tx FQ tail drop enabled, threshold = %d\n",
17639124e65dSGagandeep Singh 				td_tx_threshold);
17649124e65dSGagandeep Singh 	}
17659124e65dSGagandeep Singh without_cgr:
176637f9b54bSShreyansh Jain 	ret = qman_init_fq(fq, QMAN_INITFQ_FLAG_SCHED, &opts);
176737f9b54bSShreyansh Jain 	if (ret)
17688d6fc8b6SHemant Agrawal 		DPAA_PMD_ERR("init tx fqid 0x%x failed %d", fq->fqid, ret);
176937f9b54bSShreyansh Jain 	return ret;
177037f9b54bSShreyansh Jain }
177137f9b54bSShreyansh Jain 
177205ba55bcSShreyansh Jain #ifdef RTE_LIBRTE_DPAA_DEBUG_DRIVER
177305ba55bcSShreyansh Jain /* Initialise a DEBUG FQ ([rt]x_error, rx_default). */
177405ba55bcSShreyansh Jain static int dpaa_debug_queue_init(struct qman_fq *fq, uint32_t fqid)
177505ba55bcSShreyansh Jain {
17768d804cf1SHemant Agrawal 	struct qm_mcc_initfq opts = {0};
177705ba55bcSShreyansh Jain 	int ret;
177805ba55bcSShreyansh Jain 
177905ba55bcSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
178005ba55bcSShreyansh Jain 
178105ba55bcSShreyansh Jain 	ret = qman_reserve_fqid(fqid);
178205ba55bcSShreyansh Jain 	if (ret) {
178305ba55bcSShreyansh Jain 		DPAA_PMD_ERR("Reserve debug fqid %d failed with ret: %d",
178405ba55bcSShreyansh Jain 			fqid, ret);
178505ba55bcSShreyansh Jain 		return -EINVAL;
178605ba55bcSShreyansh Jain 	}
178705ba55bcSShreyansh Jain 	/* "map" this Rx FQ to one of the interfaces Tx FQID */
178805ba55bcSShreyansh Jain 	DPAA_PMD_DEBUG("Creating debug fq %p, fqid %d", fq, fqid);
178905ba55bcSShreyansh Jain 	ret = qman_create_fq(fqid, QMAN_FQ_FLAG_NO_ENQUEUE, fq);
179005ba55bcSShreyansh Jain 	if (ret) {
179105ba55bcSShreyansh Jain 		DPAA_PMD_ERR("create debug fqid %d failed with ret: %d",
179205ba55bcSShreyansh Jain 			fqid, ret);
179305ba55bcSShreyansh Jain 		return ret;
179405ba55bcSShreyansh Jain 	}
179505ba55bcSShreyansh Jain 	opts.we_mask = QM_INITFQ_WE_DESTWQ | QM_INITFQ_WE_FQCTRL;
179605ba55bcSShreyansh Jain 	opts.fqd.dest.wq = DPAA_IF_DEBUG_PRIORITY;
179705ba55bcSShreyansh Jain 	ret = qman_init_fq(fq, 0, &opts);
179805ba55bcSShreyansh Jain 	if (ret)
179905ba55bcSShreyansh Jain 		DPAA_PMD_ERR("init debug fqid %d failed with ret: %d",
180005ba55bcSShreyansh Jain 			    fqid, ret);
180105ba55bcSShreyansh Jain 	return ret;
180205ba55bcSShreyansh Jain }
180305ba55bcSShreyansh Jain #endif
180405ba55bcSShreyansh Jain 
1805ff9e112dSShreyansh Jain /* Initialise a network interface */
1806ff9e112dSShreyansh Jain static int
18076b10d1f7SNipun Gupta dpaa_dev_init_secondary(struct rte_eth_dev *eth_dev)
18086b10d1f7SNipun Gupta {
18096b10d1f7SNipun Gupta 	struct rte_dpaa_device *dpaa_device;
18106b10d1f7SNipun Gupta 	struct fm_eth_port_cfg *cfg;
18116b10d1f7SNipun Gupta 	struct dpaa_if *dpaa_intf;
18126b10d1f7SNipun Gupta 	struct fman_if *fman_intf;
18136b10d1f7SNipun Gupta 	int dev_id;
18146b10d1f7SNipun Gupta 
18156b10d1f7SNipun Gupta 	PMD_INIT_FUNC_TRACE();
18166b10d1f7SNipun Gupta 
18176b10d1f7SNipun Gupta 	dpaa_device = DEV_TO_DPAA_DEVICE(eth_dev->device);
18186b10d1f7SNipun Gupta 	dev_id = dpaa_device->id.dev_id;
18196b10d1f7SNipun Gupta 	cfg = dpaa_get_eth_port_cfg(dev_id);
18206b10d1f7SNipun Gupta 	fman_intf = cfg->fman_if;
18216b10d1f7SNipun Gupta 	eth_dev->process_private = fman_intf;
18226b10d1f7SNipun Gupta 
18236b10d1f7SNipun Gupta 	/* Plugging of UCODE burst API not supported in Secondary */
18246b10d1f7SNipun Gupta 	dpaa_intf = eth_dev->data->dev_private;
18256b10d1f7SNipun Gupta 	eth_dev->rx_pkt_burst = dpaa_eth_queue_rx;
18266b10d1f7SNipun Gupta 	if (dpaa_intf->cgr_tx)
18276b10d1f7SNipun Gupta 		eth_dev->tx_pkt_burst = dpaa_eth_queue_tx_slow;
18286b10d1f7SNipun Gupta 	else
18296b10d1f7SNipun Gupta 		eth_dev->tx_pkt_burst = dpaa_eth_queue_tx;
18306b10d1f7SNipun Gupta #ifdef CONFIG_FSL_QMAN_FQ_LOOKUP
18316b10d1f7SNipun Gupta 	qman_set_fq_lookup_table(
18326b10d1f7SNipun Gupta 		dpaa_intf->rx_queues->qman_fq_lookup_table);
18336b10d1f7SNipun Gupta #endif
18346b10d1f7SNipun Gupta 
18356b10d1f7SNipun Gupta 	return 0;
18366b10d1f7SNipun Gupta }
18376b10d1f7SNipun Gupta 
18386b10d1f7SNipun Gupta /* Initialise a network interface */
18396b10d1f7SNipun Gupta static int
1840ff9e112dSShreyansh Jain dpaa_dev_init(struct rte_eth_dev *eth_dev)
1841ff9e112dSShreyansh Jain {
1842af2828cfSAkhil Goyal 	int num_rx_fqs, fqid;
184337f9b54bSShreyansh Jain 	int loop, ret = 0;
1844ff9e112dSShreyansh Jain 	int dev_id;
1845ff9e112dSShreyansh Jain 	struct rte_dpaa_device *dpaa_device;
1846ff9e112dSShreyansh Jain 	struct dpaa_if *dpaa_intf;
184737f9b54bSShreyansh Jain 	struct fm_eth_port_cfg *cfg;
184837f9b54bSShreyansh Jain 	struct fman_if *fman_intf;
184937f9b54bSShreyansh Jain 	struct fman_if_bpool *bp, *tmp_bp;
185062f53995SHemant Agrawal 	uint32_t cgrid[DPAA_MAX_NUM_PCD_QUEUES];
18519124e65dSGagandeep Singh 	uint32_t cgrid_tx[MAX_DPAA_CORES];
18524defbc8cSSachin Saxena 	uint32_t dev_rx_fqids[DPAA_MAX_NUM_PCD_QUEUES];
1853e4abd4ffSJun Yang 	int8_t dev_vspids[DPAA_MAX_NUM_PCD_QUEUES];
1854e4abd4ffSJun Yang 	int8_t vsp_id = -1;
1855ff9e112dSShreyansh Jain 
1856ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1857ff9e112dSShreyansh Jain 
1858ff9e112dSShreyansh Jain 	dpaa_device = DEV_TO_DPAA_DEVICE(eth_dev->device);
1859ff9e112dSShreyansh Jain 	dev_id = dpaa_device->id.dev_id;
1860ff9e112dSShreyansh Jain 	dpaa_intf = eth_dev->data->dev_private;
1861051ae3afSHemant Agrawal 	cfg = dpaa_get_eth_port_cfg(dev_id);
186237f9b54bSShreyansh Jain 	fman_intf = cfg->fman_if;
1863ff9e112dSShreyansh Jain 
1864ff9e112dSShreyansh Jain 	dpaa_intf->name = dpaa_device->name;
1865ff9e112dSShreyansh Jain 
186637f9b54bSShreyansh Jain 	/* save fman_if & cfg in the interface struture */
18676b10d1f7SNipun Gupta 	eth_dev->process_private = fman_intf;
1868ff9e112dSShreyansh Jain 	dpaa_intf->ifid = dev_id;
186937f9b54bSShreyansh Jain 	dpaa_intf->cfg = cfg;
1870ff9e112dSShreyansh Jain 
18714defbc8cSSachin Saxena 	memset((char *)dev_rx_fqids, 0,
18724defbc8cSSachin Saxena 		sizeof(uint32_t) * DPAA_MAX_NUM_PCD_QUEUES);
18734defbc8cSSachin Saxena 
1874e4abd4ffSJun Yang 	memset(dev_vspids, -1, DPAA_MAX_NUM_PCD_QUEUES);
1875e4abd4ffSJun Yang 
187637f9b54bSShreyansh Jain 	/* Initialize Rx FQ's */
18778d6fc8b6SHemant Agrawal 	if (default_q) {
18788d6fc8b6SHemant Agrawal 		num_rx_fqs = DPAA_DEFAULT_NUM_PCD_QUEUES;
18794defbc8cSSachin Saxena 	} else if (fmc_q) {
1880f5fe3eedSJun Yang 		num_rx_fqs = dpaa_port_fmc_init(fman_intf, dev_rx_fqids,
1881f5fe3eedSJun Yang 						dev_vspids,
1882f5fe3eedSJun Yang 						DPAA_MAX_NUM_PCD_QUEUES);
1883f5fe3eedSJun Yang 		if (num_rx_fqs < 0) {
1884f5fe3eedSJun Yang 			DPAA_PMD_ERR("%s FMC initializes failed!",
1885f5fe3eedSJun Yang 				dpaa_intf->name);
1886f5fe3eedSJun Yang 			goto free_rx;
1887f5fe3eedSJun Yang 		}
1888f5fe3eedSJun Yang 		if (!num_rx_fqs) {
1889f5fe3eedSJun Yang 			DPAA_PMD_WARN("%s is not configured by FMC.",
1890f5fe3eedSJun Yang 				dpaa_intf->name);
1891f5fe3eedSJun Yang 		}
18928d6fc8b6SHemant Agrawal 	} else {
18934defbc8cSSachin Saxena 		/* FMCLESS mode, load balance to multiple cores.*/
18944defbc8cSSachin Saxena 		num_rx_fqs = rte_lcore_count();
18958d6fc8b6SHemant Agrawal 	}
18968d6fc8b6SHemant Agrawal 
1897e4f931ccSHemant Agrawal 	/* Each device can not have more than DPAA_MAX_NUM_PCD_QUEUES RX
189837f9b54bSShreyansh Jain 	 * queues.
189937f9b54bSShreyansh Jain 	 */
19004defbc8cSSachin Saxena 	if (num_rx_fqs < 0 || num_rx_fqs > DPAA_MAX_NUM_PCD_QUEUES) {
190137f9b54bSShreyansh Jain 		DPAA_PMD_ERR("Invalid number of RX queues\n");
190237f9b54bSShreyansh Jain 		return -EINVAL;
190337f9b54bSShreyansh Jain 	}
190437f9b54bSShreyansh Jain 
19054defbc8cSSachin Saxena 	if (num_rx_fqs > 0) {
190637f9b54bSShreyansh Jain 		dpaa_intf->rx_queues = rte_zmalloc(NULL,
190737f9b54bSShreyansh Jain 			sizeof(struct qman_fq) * num_rx_fqs, MAX_CACHELINE);
19080ff76833SYong Wang 		if (!dpaa_intf->rx_queues) {
19090ff76833SYong Wang 			DPAA_PMD_ERR("Failed to alloc mem for RX queues\n");
19100ff76833SYong Wang 			return -ENOMEM;
19110ff76833SYong Wang 		}
19124defbc8cSSachin Saxena 	} else {
19134defbc8cSSachin Saxena 		dpaa_intf->rx_queues = NULL;
19144defbc8cSSachin Saxena 	}
191562f53995SHemant Agrawal 
19169124e65dSGagandeep Singh 	memset(cgrid, 0, sizeof(cgrid));
19179124e65dSGagandeep Singh 	memset(cgrid_tx, 0, sizeof(cgrid_tx));
19189124e65dSGagandeep Singh 
19199124e65dSGagandeep Singh 	/* if DPAA_TX_TAILDROP_THRESHOLD is set, use that value; if 0, it means
19209124e65dSGagandeep Singh 	 * Tx tail drop is disabled.
19219124e65dSGagandeep Singh 	 */
19229124e65dSGagandeep Singh 	if (getenv("DPAA_TX_TAILDROP_THRESHOLD")) {
19239124e65dSGagandeep Singh 		td_tx_threshold = atoi(getenv("DPAA_TX_TAILDROP_THRESHOLD"));
19249124e65dSGagandeep Singh 		DPAA_PMD_DEBUG("Tail drop threshold env configured: %u",
19259124e65dSGagandeep Singh 			       td_tx_threshold);
19269124e65dSGagandeep Singh 		/* if a very large value is being configured */
19279124e65dSGagandeep Singh 		if (td_tx_threshold > UINT16_MAX)
19289124e65dSGagandeep Singh 			td_tx_threshold = CGR_RX_PERFQ_THRESH;
19299124e65dSGagandeep Singh 	}
19309124e65dSGagandeep Singh 
193162f53995SHemant Agrawal 	/* If congestion control is enabled globally*/
19324defbc8cSSachin Saxena 	if (num_rx_fqs > 0 && td_threshold) {
193362f53995SHemant Agrawal 		dpaa_intf->cgr_rx = rte_zmalloc(NULL,
193462f53995SHemant Agrawal 			sizeof(struct qman_cgr) * num_rx_fqs, MAX_CACHELINE);
19350ff76833SYong Wang 		if (!dpaa_intf->cgr_rx) {
19360ff76833SYong Wang 			DPAA_PMD_ERR("Failed to alloc mem for cgr_rx\n");
19370ff76833SYong Wang 			ret = -ENOMEM;
19380ff76833SYong Wang 			goto free_rx;
19390ff76833SYong Wang 		}
194062f53995SHemant Agrawal 
194162f53995SHemant Agrawal 		ret = qman_alloc_cgrid_range(&cgrid[0], num_rx_fqs, 1, 0);
194262f53995SHemant Agrawal 		if (ret != num_rx_fqs) {
194362f53995SHemant Agrawal 			DPAA_PMD_WARN("insufficient CGRIDs available");
19440ff76833SYong Wang 			ret = -EINVAL;
19450ff76833SYong Wang 			goto free_rx;
194662f53995SHemant Agrawal 		}
194762f53995SHemant Agrawal 	} else {
194862f53995SHemant Agrawal 		dpaa_intf->cgr_rx = NULL;
194962f53995SHemant Agrawal 	}
195062f53995SHemant Agrawal 
19514defbc8cSSachin Saxena 	if (!fmc_q && !default_q) {
19524defbc8cSSachin Saxena 		ret = qman_alloc_fqid_range(dev_rx_fqids, num_rx_fqs,
19534defbc8cSSachin Saxena 					    num_rx_fqs, 0);
19544defbc8cSSachin Saxena 		if (ret < 0) {
19554defbc8cSSachin Saxena 			DPAA_PMD_ERR("Failed to alloc rx fqid's\n");
19564defbc8cSSachin Saxena 			goto free_rx;
19574defbc8cSSachin Saxena 		}
19584defbc8cSSachin Saxena 	}
19594defbc8cSSachin Saxena 
196037f9b54bSShreyansh Jain 	for (loop = 0; loop < num_rx_fqs; loop++) {
19618d6fc8b6SHemant Agrawal 		if (default_q)
19628d6fc8b6SHemant Agrawal 			fqid = cfg->rx_def;
19638d6fc8b6SHemant Agrawal 		else
19644defbc8cSSachin Saxena 			fqid = dev_rx_fqids[loop];
196562f53995SHemant Agrawal 
1966e4abd4ffSJun Yang 		vsp_id = dev_vspids[loop];
1967e4abd4ffSJun Yang 
196862f53995SHemant Agrawal 		if (dpaa_intf->cgr_rx)
196962f53995SHemant Agrawal 			dpaa_intf->cgr_rx[loop].cgrid = cgrid[loop];
197062f53995SHemant Agrawal 
197162f53995SHemant Agrawal 		ret = dpaa_rx_queue_init(&dpaa_intf->rx_queues[loop],
197262f53995SHemant Agrawal 			dpaa_intf->cgr_rx ? &dpaa_intf->cgr_rx[loop] : NULL,
197362f53995SHemant Agrawal 			fqid);
197437f9b54bSShreyansh Jain 		if (ret)
19750ff76833SYong Wang 			goto free_rx;
1976e4abd4ffSJun Yang 		dpaa_intf->rx_queues[loop].vsp_id = vsp_id;
197737f9b54bSShreyansh Jain 		dpaa_intf->rx_queues[loop].dpaa_intf = dpaa_intf;
197837f9b54bSShreyansh Jain 	}
197937f9b54bSShreyansh Jain 	dpaa_intf->nb_rx_queues = num_rx_fqs;
198037f9b54bSShreyansh Jain 
19810ff76833SYong Wang 	/* Initialise Tx FQs.free_rx Have as many Tx FQ's as number of cores */
198237f9b54bSShreyansh Jain 	dpaa_intf->tx_queues = rte_zmalloc(NULL, sizeof(struct qman_fq) *
1983af2828cfSAkhil Goyal 		MAX_DPAA_CORES, MAX_CACHELINE);
19840ff76833SYong Wang 	if (!dpaa_intf->tx_queues) {
19850ff76833SYong Wang 		DPAA_PMD_ERR("Failed to alloc mem for TX queues\n");
19860ff76833SYong Wang 		ret = -ENOMEM;
19870ff76833SYong Wang 		goto free_rx;
19880ff76833SYong Wang 	}
198937f9b54bSShreyansh Jain 
19909124e65dSGagandeep Singh 	/* If congestion control is enabled globally*/
19919124e65dSGagandeep Singh 	if (td_tx_threshold) {
19929124e65dSGagandeep Singh 		dpaa_intf->cgr_tx = rte_zmalloc(NULL,
19939124e65dSGagandeep Singh 			sizeof(struct qman_cgr) * MAX_DPAA_CORES,
19949124e65dSGagandeep Singh 			MAX_CACHELINE);
19959124e65dSGagandeep Singh 		if (!dpaa_intf->cgr_tx) {
19969124e65dSGagandeep Singh 			DPAA_PMD_ERR("Failed to alloc mem for cgr_tx\n");
19979124e65dSGagandeep Singh 			ret = -ENOMEM;
19989124e65dSGagandeep Singh 			goto free_rx;
19999124e65dSGagandeep Singh 		}
20009124e65dSGagandeep Singh 
20019124e65dSGagandeep Singh 		ret = qman_alloc_cgrid_range(&cgrid_tx[0], MAX_DPAA_CORES,
20029124e65dSGagandeep Singh 					     1, 0);
20039124e65dSGagandeep Singh 		if (ret != MAX_DPAA_CORES) {
20049124e65dSGagandeep Singh 			DPAA_PMD_WARN("insufficient CGRIDs available");
20059124e65dSGagandeep Singh 			ret = -EINVAL;
20069124e65dSGagandeep Singh 			goto free_rx;
20079124e65dSGagandeep Singh 		}
20089124e65dSGagandeep Singh 	} else {
20099124e65dSGagandeep Singh 		dpaa_intf->cgr_tx = NULL;
20109124e65dSGagandeep Singh 	}
20119124e65dSGagandeep Singh 
20129124e65dSGagandeep Singh 
2013af2828cfSAkhil Goyal 	for (loop = 0; loop < MAX_DPAA_CORES; loop++) {
20149124e65dSGagandeep Singh 		if (dpaa_intf->cgr_tx)
20159124e65dSGagandeep Singh 			dpaa_intf->cgr_tx[loop].cgrid = cgrid_tx[loop];
20169124e65dSGagandeep Singh 
201737f9b54bSShreyansh Jain 		ret = dpaa_tx_queue_init(&dpaa_intf->tx_queues[loop],
20189124e65dSGagandeep Singh 			fman_intf,
20199124e65dSGagandeep Singh 			dpaa_intf->cgr_tx ? &dpaa_intf->cgr_tx[loop] : NULL);
202037f9b54bSShreyansh Jain 		if (ret)
20210ff76833SYong Wang 			goto free_tx;
202237f9b54bSShreyansh Jain 		dpaa_intf->tx_queues[loop].dpaa_intf = dpaa_intf;
202337f9b54bSShreyansh Jain 	}
2024af2828cfSAkhil Goyal 	dpaa_intf->nb_tx_queues = MAX_DPAA_CORES;
202537f9b54bSShreyansh Jain 
202605ba55bcSShreyansh Jain #ifdef RTE_LIBRTE_DPAA_DEBUG_DRIVER
202777393f56SSachin Saxena 	ret = dpaa_debug_queue_init(&dpaa_intf->debug_queues
202877393f56SSachin Saxena 			[DPAA_DEBUG_FQ_RX_ERROR], fman_intf->fqid_rx_err);
202977393f56SSachin Saxena 	if (ret) {
203077393f56SSachin Saxena 		DPAA_PMD_ERR("DPAA RX ERROR queue init failed!");
203177393f56SSachin Saxena 		goto free_tx;
203277393f56SSachin Saxena 	}
203305ba55bcSShreyansh Jain 	dpaa_intf->debug_queues[DPAA_DEBUG_FQ_RX_ERROR].dpaa_intf = dpaa_intf;
203477393f56SSachin Saxena 	ret = dpaa_debug_queue_init(&dpaa_intf->debug_queues
203577393f56SSachin Saxena 			[DPAA_DEBUG_FQ_TX_ERROR], fman_intf->fqid_tx_err);
203677393f56SSachin Saxena 	if (ret) {
203777393f56SSachin Saxena 		DPAA_PMD_ERR("DPAA TX ERROR queue init failed!");
203877393f56SSachin Saxena 		goto free_tx;
203977393f56SSachin Saxena 	}
204005ba55bcSShreyansh Jain 	dpaa_intf->debug_queues[DPAA_DEBUG_FQ_TX_ERROR].dpaa_intf = dpaa_intf;
204105ba55bcSShreyansh Jain #endif
204205ba55bcSShreyansh Jain 
204337f9b54bSShreyansh Jain 	DPAA_PMD_DEBUG("All frame queues created");
204437f9b54bSShreyansh Jain 
204512a4678aSShreyansh Jain 	/* Get the initial configuration for flow control */
20466b10d1f7SNipun Gupta 	dpaa_fc_set_default(dpaa_intf, fman_intf);
204712a4678aSShreyansh Jain 
204837f9b54bSShreyansh Jain 	/* reset bpool list, initialize bpool dynamically */
204937f9b54bSShreyansh Jain 	list_for_each_entry_safe(bp, tmp_bp, &cfg->fman_if->bpool_list, node) {
205037f9b54bSShreyansh Jain 		list_del(&bp->node);
20514762b3d4SHemant Agrawal 		rte_free(bp);
205237f9b54bSShreyansh Jain 	}
205337f9b54bSShreyansh Jain 
205437f9b54bSShreyansh Jain 	/* Populate ethdev structure */
2055ff9e112dSShreyansh Jain 	eth_dev->dev_ops = &dpaa_devops;
2056cbfc6111SFerruh Yigit 	eth_dev->rx_queue_count = dpaa_dev_rx_queue_count;
205737f9b54bSShreyansh Jain 	eth_dev->rx_pkt_burst = dpaa_eth_queue_rx;
205837f9b54bSShreyansh Jain 	eth_dev->tx_pkt_burst = dpaa_eth_tx_drop_all;
205937f9b54bSShreyansh Jain 
206037f9b54bSShreyansh Jain 	/* Allocate memory for storing MAC addresses */
206137f9b54bSShreyansh Jain 	eth_dev->data->mac_addrs = rte_zmalloc("mac_addr",
206235b2d13fSOlivier Matz 		RTE_ETHER_ADDR_LEN * DPAA_MAX_MAC_FILTER, 0);
206337f9b54bSShreyansh Jain 	if (eth_dev->data->mac_addrs == NULL) {
206437f9b54bSShreyansh Jain 		DPAA_PMD_ERR("Failed to allocate %d bytes needed to "
206537f9b54bSShreyansh Jain 						"store MAC addresses",
206635b2d13fSOlivier Matz 				RTE_ETHER_ADDR_LEN * DPAA_MAX_MAC_FILTER);
20670ff76833SYong Wang 		ret = -ENOMEM;
20680ff76833SYong Wang 		goto free_tx;
206937f9b54bSShreyansh Jain 	}
207037f9b54bSShreyansh Jain 
207137f9b54bSShreyansh Jain 	/* copy the primary mac address */
2072538da7a1SOlivier Matz 	rte_ether_addr_copy(&fman_intf->mac_addr, &eth_dev->data->mac_addrs[0]);
207337f9b54bSShreyansh Jain 
2074c2c4f87bSAman Deep Singh 	RTE_LOG(INFO, PMD, "net: dpaa: %s: " RTE_ETHER_ADDR_PRT_FMT "\n",
2075a7db3afcSAman Deep Singh 		dpaa_device->name, RTE_ETHER_ADDR_BYTES(&fman_intf->mac_addr));
20764defbc8cSSachin Saxena 
2077133332f0SRadu Bulie 	if (!fman_intf->is_shared_mac) {
207895d226f0SNipun Gupta 		/* Configure error packet handling */
207977393f56SSachin Saxena 		fman_if_receive_rx_errors(fman_intf,
208077393f56SSachin Saxena 			FM_FD_RX_STATUS_ERR_MASK);
208195d226f0SNipun Gupta 		/* Disable RX mode */
208237f9b54bSShreyansh Jain 		fman_if_disable_rx(fman_intf);
208337f9b54bSShreyansh Jain 		/* Disable promiscuous mode */
208437f9b54bSShreyansh Jain 		fman_if_promiscuous_disable(fman_intf);
208537f9b54bSShreyansh Jain 		/* Disable multicast */
208637f9b54bSShreyansh Jain 		fman_if_reset_mcast_filter_table(fman_intf);
208737f9b54bSShreyansh Jain 		/* Reset interface statistics */
208837f9b54bSShreyansh Jain 		fman_if_stats_reset(fman_intf);
208955576ac2SHemant Agrawal 		/* Disable SG by default */
209055576ac2SHemant Agrawal 		fman_if_set_sg(fman_intf, 0);
2091133332f0SRadu Bulie 		fman_if_set_maxfrm(fman_intf,
2092133332f0SRadu Bulie 				   RTE_ETHER_MAX_LEN + VLAN_TAG_SIZE);
2093133332f0SRadu Bulie 	}
2094ff9e112dSShreyansh Jain 
2095ff9e112dSShreyansh Jain 	return 0;
20960ff76833SYong Wang 
20970ff76833SYong Wang free_tx:
20980ff76833SYong Wang 	rte_free(dpaa_intf->tx_queues);
20990ff76833SYong Wang 	dpaa_intf->tx_queues = NULL;
21000ff76833SYong Wang 	dpaa_intf->nb_tx_queues = 0;
21010ff76833SYong Wang 
21020ff76833SYong Wang free_rx:
21030ff76833SYong Wang 	rte_free(dpaa_intf->cgr_rx);
21049124e65dSGagandeep Singh 	rte_free(dpaa_intf->cgr_tx);
21050ff76833SYong Wang 	rte_free(dpaa_intf->rx_queues);
21060ff76833SYong Wang 	dpaa_intf->rx_queues = NULL;
21070ff76833SYong Wang 	dpaa_intf->nb_rx_queues = 0;
21080ff76833SYong Wang 	return ret;
2109ff9e112dSShreyansh Jain }
2110ff9e112dSShreyansh Jain 
2111ff9e112dSShreyansh Jain static int
21124defbc8cSSachin Saxena rte_dpaa_probe(struct rte_dpaa_driver *dpaa_drv,
2113ff9e112dSShreyansh Jain 	       struct rte_dpaa_device *dpaa_dev)
2114ff9e112dSShreyansh Jain {
2115ff9e112dSShreyansh Jain 	int diag;
2116ff9e112dSShreyansh Jain 	int ret;
2117ff9e112dSShreyansh Jain 	struct rte_eth_dev *eth_dev;
2118ff9e112dSShreyansh Jain 
2119ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
2120ff9e112dSShreyansh Jain 
212147854c18SHemant Agrawal 	if ((DPAA_MBUF_HW_ANNOTATION + DPAA_FD_PTA_SIZE) >
212247854c18SHemant Agrawal 		RTE_PKTMBUF_HEADROOM) {
212347854c18SHemant Agrawal 		DPAA_PMD_ERR(
212447854c18SHemant Agrawal 		"RTE_PKTMBUF_HEADROOM(%d) shall be > DPAA Annotation req(%d)",
212547854c18SHemant Agrawal 		RTE_PKTMBUF_HEADROOM,
212647854c18SHemant Agrawal 		DPAA_MBUF_HW_ANNOTATION + DPAA_FD_PTA_SIZE);
212747854c18SHemant Agrawal 
212847854c18SHemant Agrawal 		return -1;
212947854c18SHemant Agrawal 	}
213047854c18SHemant Agrawal 
2131ff9e112dSShreyansh Jain 	/* In case of secondary process, the device is already configured
2132ff9e112dSShreyansh Jain 	 * and no further action is required, except portal initialization
2133ff9e112dSShreyansh Jain 	 * and verifying secondary attachment to port name.
2134ff9e112dSShreyansh Jain 	 */
2135ff9e112dSShreyansh Jain 	if (rte_eal_process_type() != RTE_PROC_PRIMARY) {
2136ff9e112dSShreyansh Jain 		eth_dev = rte_eth_dev_attach_secondary(dpaa_dev->name);
2137ff9e112dSShreyansh Jain 		if (!eth_dev)
2138ff9e112dSShreyansh Jain 			return -ENOMEM;
2139d1c3ab22SFerruh Yigit 		eth_dev->device = &dpaa_dev->device;
2140d1c3ab22SFerruh Yigit 		eth_dev->dev_ops = &dpaa_devops;
21416b10d1f7SNipun Gupta 
21426b10d1f7SNipun Gupta 		ret = dpaa_dev_init_secondary(eth_dev);
21436b10d1f7SNipun Gupta 		if (ret != 0) {
21446b10d1f7SNipun Gupta 			RTE_LOG(ERR, PMD, "secondary dev init failed\n");
21456b10d1f7SNipun Gupta 			return ret;
21466b10d1f7SNipun Gupta 		}
21476b10d1f7SNipun Gupta 
2148fbe90cddSThomas Monjalon 		rte_eth_dev_probing_finish(eth_dev);
2149ff9e112dSShreyansh Jain 		return 0;
2150ff9e112dSShreyansh Jain 	}
2151ff9e112dSShreyansh Jain 
2152af2828cfSAkhil Goyal 	if (!is_global_init && (rte_eal_process_type() == RTE_PROC_PRIMARY)) {
21538d6fc8b6SHemant Agrawal 		if (access("/tmp/fmc.bin", F_OK) == -1) {
2154b7c7ff6eSStephen Hemminger 			DPAA_PMD_INFO("* FMC not configured.Enabling default mode");
21558d6fc8b6SHemant Agrawal 			default_q = 1;
21568d6fc8b6SHemant Agrawal 		}
21578d6fc8b6SHemant Agrawal 
21584defbc8cSSachin Saxena 		if (!(default_q || fmc_q)) {
21594defbc8cSSachin Saxena 			if (dpaa_fm_init()) {
21604defbc8cSSachin Saxena 				DPAA_PMD_ERR("FM init failed\n");
21614defbc8cSSachin Saxena 				return -1;
21624defbc8cSSachin Saxena 			}
21634defbc8cSSachin Saxena 		}
21644defbc8cSSachin Saxena 
2165e507498dSHemant Agrawal 		/* disabling the default push mode for LS1043 */
2166e507498dSHemant Agrawal 		if (dpaa_svr_family == SVR_LS1043A_FAMILY)
2167e507498dSHemant Agrawal 			dpaa_push_mode_max_queue = 0;
2168e507498dSHemant Agrawal 
2169e507498dSHemant Agrawal 		/* if push mode queues to be enabled. Currenly we are allowing
2170e507498dSHemant Agrawal 		 * only one queue per thread.
2171e507498dSHemant Agrawal 		 */
2172e507498dSHemant Agrawal 		if (getenv("DPAA_PUSH_QUEUES_NUMBER")) {
2173e507498dSHemant Agrawal 			dpaa_push_mode_max_queue =
2174e507498dSHemant Agrawal 					atoi(getenv("DPAA_PUSH_QUEUES_NUMBER"));
2175e507498dSHemant Agrawal 			if (dpaa_push_mode_max_queue > DPAA_MAX_PUSH_MODE_QUEUE)
2176e507498dSHemant Agrawal 			    dpaa_push_mode_max_queue = DPAA_MAX_PUSH_MODE_QUEUE;
2177e507498dSHemant Agrawal 		}
2178e507498dSHemant Agrawal 
2179ff9e112dSShreyansh Jain 		is_global_init = 1;
2180ff9e112dSShreyansh Jain 	}
2181ff9e112dSShreyansh Jain 
2182e5872221SRohit Raj 	if (unlikely(!DPAA_PER_LCORE_PORTAL)) {
2183ff9e112dSShreyansh Jain 		ret = rte_dpaa_portal_init((void *)1);
2184ff9e112dSShreyansh Jain 		if (ret) {
2185ff9e112dSShreyansh Jain 			DPAA_PMD_ERR("Unable to initialize portal");
2186ff9e112dSShreyansh Jain 			return ret;
2187ff9e112dSShreyansh Jain 		}
21885d944582SNipun Gupta 	}
2189ff9e112dSShreyansh Jain 
21906b10d1f7SNipun Gupta 	eth_dev = rte_eth_dev_allocate(dpaa_dev->name);
2191af2828cfSAkhil Goyal 	if (!eth_dev)
2192af2828cfSAkhil Goyal 		return -ENOMEM;
2193ff9e112dSShreyansh Jain 
21946b10d1f7SNipun Gupta 	eth_dev->data->dev_private =
21956b10d1f7SNipun Gupta 			rte_zmalloc("ethdev private structure",
2196ff9e112dSShreyansh Jain 					sizeof(struct dpaa_if),
2197ff9e112dSShreyansh Jain 					RTE_CACHE_LINE_SIZE);
2198ff9e112dSShreyansh Jain 	if (!eth_dev->data->dev_private) {
2199ff9e112dSShreyansh Jain 		DPAA_PMD_ERR("Cannot allocate memzone for port data");
2200ff9e112dSShreyansh Jain 		rte_eth_dev_release_port(eth_dev);
2201ff9e112dSShreyansh Jain 		return -ENOMEM;
2202ff9e112dSShreyansh Jain 	}
22036b10d1f7SNipun Gupta 
2204ff9e112dSShreyansh Jain 	eth_dev->device = &dpaa_dev->device;
2205ff9e112dSShreyansh Jain 	dpaa_dev->eth_dev = eth_dev;
2206ff9e112dSShreyansh Jain 
22079124e65dSGagandeep Singh 	qman_ern_register_cb(dpaa_free_mbuf);
22089124e65dSGagandeep Singh 
22092aa10990SRohit Raj 	if (dpaa_drv->drv_flags & RTE_DPAA_DRV_INTR_LSC)
22102aa10990SRohit Raj 		eth_dev->data->dev_flags |= RTE_ETH_DEV_INTR_LSC;
22112aa10990SRohit Raj 
2212ff9e112dSShreyansh Jain 	/* Invoke PMD device initialization function */
2213ff9e112dSShreyansh Jain 	diag = dpaa_dev_init(eth_dev);
2214fbe90cddSThomas Monjalon 	if (diag == 0) {
2215fbe90cddSThomas Monjalon 		rte_eth_dev_probing_finish(eth_dev);
2216ff9e112dSShreyansh Jain 		return 0;
2217fbe90cddSThomas Monjalon 	}
2218ff9e112dSShreyansh Jain 
2219ff9e112dSShreyansh Jain 	rte_eth_dev_release_port(eth_dev);
2220ff9e112dSShreyansh Jain 	return diag;
2221ff9e112dSShreyansh Jain }
2222ff9e112dSShreyansh Jain 
2223ff9e112dSShreyansh Jain static int
2224ff9e112dSShreyansh Jain rte_dpaa_remove(struct rte_dpaa_device *dpaa_dev)
2225ff9e112dSShreyansh Jain {
2226ff9e112dSShreyansh Jain 	struct rte_eth_dev *eth_dev;
22272defb114SSachin Saxena 	int ret;
2228ff9e112dSShreyansh Jain 
2229ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
2230ff9e112dSShreyansh Jain 
2231ff9e112dSShreyansh Jain 	eth_dev = dpaa_dev->eth_dev;
22322defb114SSachin Saxena 	dpaa_eth_dev_close(eth_dev);
22332defb114SSachin Saxena 	ret = rte_eth_dev_release_port(eth_dev);
2234ff9e112dSShreyansh Jain 
22352defb114SSachin Saxena 	return ret;
2236ff9e112dSShreyansh Jain }
2237ff9e112dSShreyansh Jain 
22384defbc8cSSachin Saxena static void __attribute__((destructor(102))) dpaa_finish(void)
22394defbc8cSSachin Saxena {
22404defbc8cSSachin Saxena 	/* For secondary, primary will do all the cleanup */
22414defbc8cSSachin Saxena 	if (rte_eal_process_type() != RTE_PROC_PRIMARY)
22424defbc8cSSachin Saxena 		return;
22434defbc8cSSachin Saxena 
22444defbc8cSSachin Saxena 	if (!(default_q || fmc_q)) {
22454defbc8cSSachin Saxena 		unsigned int i;
22464defbc8cSSachin Saxena 
22474defbc8cSSachin Saxena 		for (i = 0; i < RTE_MAX_ETHPORTS; i++) {
22484defbc8cSSachin Saxena 			if (rte_eth_devices[i].dev_ops == &dpaa_devops) {
22494defbc8cSSachin Saxena 				struct rte_eth_dev *dev = &rte_eth_devices[i];
22504defbc8cSSachin Saxena 				struct dpaa_if *dpaa_intf =
22514defbc8cSSachin Saxena 					dev->data->dev_private;
22524defbc8cSSachin Saxena 				struct fman_if *fif =
22534defbc8cSSachin Saxena 					dev->process_private;
22544defbc8cSSachin Saxena 				if (dpaa_intf->port_handle)
22554defbc8cSSachin Saxena 					if (dpaa_fm_deconfig(dpaa_intf, fif))
22564defbc8cSSachin Saxena 						DPAA_PMD_WARN("DPAA FM "
22574defbc8cSSachin Saxena 							"deconfig failed\n");
2258e4abd4ffSJun Yang 				if (fif->num_profiles) {
2259e4abd4ffSJun Yang 					if (dpaa_port_vsp_cleanup(dpaa_intf,
2260e4abd4ffSJun Yang 								  fif))
2261e4abd4ffSJun Yang 						DPAA_PMD_WARN("DPAA FM vsp cleanup failed\n");
2262e4abd4ffSJun Yang 				}
22634defbc8cSSachin Saxena 			}
22644defbc8cSSachin Saxena 		}
22654defbc8cSSachin Saxena 		if (is_global_init)
22664defbc8cSSachin Saxena 			if (dpaa_fm_term())
22674defbc8cSSachin Saxena 				DPAA_PMD_WARN("DPAA FM term failed\n");
22684defbc8cSSachin Saxena 
22694defbc8cSSachin Saxena 		is_global_init = 0;
22704defbc8cSSachin Saxena 
22714defbc8cSSachin Saxena 		DPAA_PMD_INFO("DPAA fman cleaned up");
22724defbc8cSSachin Saxena 	}
22734defbc8cSSachin Saxena }
22744defbc8cSSachin Saxena 
2275ff9e112dSShreyansh Jain static struct rte_dpaa_driver rte_dpaa_pmd = {
22762aa10990SRohit Raj 	.drv_flags = RTE_DPAA_DRV_INTR_LSC,
2277ff9e112dSShreyansh Jain 	.drv_type = FSL_DPAA_ETH,
2278ff9e112dSShreyansh Jain 	.probe = rte_dpaa_probe,
2279ff9e112dSShreyansh Jain 	.remove = rte_dpaa_remove,
2280ff9e112dSShreyansh Jain };
2281ff9e112dSShreyansh Jain 
2282ff9e112dSShreyansh Jain RTE_PMD_REGISTER_DPAA(net_dpaa, rte_dpaa_pmd);
2283eeded204SDavid Marchand RTE_LOG_REGISTER_DEFAULT(dpaa_logtype_pmd, NOTICE);
2284