1d81734caSHemant Agrawal /* SPDX-License-Identifier: BSD-3-Clause 2ff9e112dSShreyansh Jain * 3ff9e112dSShreyansh Jain * Copyright 2016 Freescale Semiconductor, Inc. All rights reserved. 4d81734caSHemant Agrawal * Copyright 2017 NXP 5ff9e112dSShreyansh Jain * 6ff9e112dSShreyansh Jain */ 7ff9e112dSShreyansh Jain /* System headers */ 8ff9e112dSShreyansh Jain #include <stdio.h> 9ff9e112dSShreyansh Jain #include <inttypes.h> 10ff9e112dSShreyansh Jain #include <unistd.h> 11ff9e112dSShreyansh Jain #include <limits.h> 12ff9e112dSShreyansh Jain #include <sched.h> 13ff9e112dSShreyansh Jain #include <signal.h> 14ff9e112dSShreyansh Jain #include <pthread.h> 15ff9e112dSShreyansh Jain #include <sys/types.h> 16ff9e112dSShreyansh Jain #include <sys/syscall.h> 17ff9e112dSShreyansh Jain 18ff9e112dSShreyansh Jain #include <rte_byteorder.h> 19ff9e112dSShreyansh Jain #include <rte_common.h> 20ff9e112dSShreyansh Jain #include <rte_interrupts.h> 21ff9e112dSShreyansh Jain #include <rte_log.h> 22ff9e112dSShreyansh Jain #include <rte_debug.h> 23ff9e112dSShreyansh Jain #include <rte_pci.h> 24ff9e112dSShreyansh Jain #include <rte_atomic.h> 25ff9e112dSShreyansh Jain #include <rte_branch_prediction.h> 26ff9e112dSShreyansh Jain #include <rte_memory.h> 27ff9e112dSShreyansh Jain #include <rte_tailq.h> 28ff9e112dSShreyansh Jain #include <rte_eal.h> 29ff9e112dSShreyansh Jain #include <rte_alarm.h> 30ff9e112dSShreyansh Jain #include <rte_ether.h> 31ffc905f3SFerruh Yigit #include <rte_ethdev_driver.h> 32ff9e112dSShreyansh Jain #include <rte_malloc.h> 33ff9e112dSShreyansh Jain #include <rte_ring.h> 34ff9e112dSShreyansh Jain 35ff9e112dSShreyansh Jain #include <rte_dpaa_bus.h> 36ff9e112dSShreyansh Jain #include <rte_dpaa_logs.h> 3737f9b54bSShreyansh Jain #include <dpaa_mempool.h> 38ff9e112dSShreyansh Jain 39ff9e112dSShreyansh Jain #include <dpaa_ethdev.h> 4037f9b54bSShreyansh Jain #include <dpaa_rxtx.h> 418c3495f5SHemant Agrawal #include <rte_pmd_dpaa.h> 4237f9b54bSShreyansh Jain 4337f9b54bSShreyansh Jain #include <fsl_usd.h> 4437f9b54bSShreyansh Jain #include <fsl_qman.h> 4537f9b54bSShreyansh Jain #include <fsl_bman.h> 4637f9b54bSShreyansh Jain #include <fsl_fman.h> 47ff9e112dSShreyansh Jain 48c5836218SSunil Kumar Kori /* Supported Rx offloads */ 49c5836218SSunil Kumar Kori static uint64_t dev_rx_offloads_sup = 50c5836218SSunil Kumar Kori DEV_RX_OFFLOAD_JUMBO_FRAME; 51c5836218SSunil Kumar Kori 52c5836218SSunil Kumar Kori /* Rx offloads which cannot be disabled */ 53c5836218SSunil Kumar Kori static uint64_t dev_rx_offloads_nodis = 54c5836218SSunil Kumar Kori DEV_RX_OFFLOAD_IPV4_CKSUM | 55c5836218SSunil Kumar Kori DEV_RX_OFFLOAD_UDP_CKSUM | 56c5836218SSunil Kumar Kori DEV_RX_OFFLOAD_TCP_CKSUM | 57c5836218SSunil Kumar Kori DEV_RX_OFFLOAD_OUTER_IPV4_CKSUM | 58c5836218SSunil Kumar Kori DEV_RX_OFFLOAD_CRC_STRIP | 59c5836218SSunil Kumar Kori DEV_RX_OFFLOAD_SCATTER; 60c5836218SSunil Kumar Kori 61c5836218SSunil Kumar Kori /* Supported Tx offloads */ 62c5836218SSunil Kumar Kori static uint64_t dev_tx_offloads_sup; 63c5836218SSunil Kumar Kori 64c5836218SSunil Kumar Kori /* Tx offloads which cannot be disabled */ 65c5836218SSunil Kumar Kori static uint64_t dev_tx_offloads_nodis = 66c5836218SSunil Kumar Kori DEV_TX_OFFLOAD_IPV4_CKSUM | 67c5836218SSunil Kumar Kori DEV_TX_OFFLOAD_UDP_CKSUM | 68c5836218SSunil Kumar Kori DEV_TX_OFFLOAD_TCP_CKSUM | 69c5836218SSunil Kumar Kori DEV_TX_OFFLOAD_SCTP_CKSUM | 70c5836218SSunil Kumar Kori DEV_TX_OFFLOAD_OUTER_IPV4_CKSUM | 71c5836218SSunil Kumar Kori DEV_TX_OFFLOAD_MULTI_SEGS | 72c5836218SSunil Kumar Kori DEV_TX_OFFLOAD_MT_LOCKFREE | 73c5836218SSunil Kumar Kori DEV_TX_OFFLOAD_MBUF_FAST_FREE; 74c5836218SSunil Kumar Kori 75ff9e112dSShreyansh Jain /* Keep track of whether QMAN and BMAN have been globally initialized */ 76ff9e112dSShreyansh Jain static int is_global_init; 778d6fc8b6SHemant Agrawal static int default_q; /* use default queue - FMC is not executed*/ 780b5deefbSShreyansh Jain /* At present we only allow up to 4 push mode queues as default - as each of 790b5deefbSShreyansh Jain * this queue need dedicated portal and we are short of portals. 800c504f69SHemant Agrawal */ 810b5deefbSShreyansh Jain #define DPAA_MAX_PUSH_MODE_QUEUE 8 820b5deefbSShreyansh Jain #define DPAA_DEFAULT_PUSH_MODE_QUEUE 4 830c504f69SHemant Agrawal 840b5deefbSShreyansh Jain static int dpaa_push_mode_max_queue = DPAA_DEFAULT_PUSH_MODE_QUEUE; 850c504f69SHemant Agrawal static int dpaa_push_queue_idx; /* Queue index which are in push mode*/ 860c504f69SHemant Agrawal 87ff9e112dSShreyansh Jain 8862f53995SHemant Agrawal /* Per FQ Taildrop in frame count */ 8962f53995SHemant Agrawal static unsigned int td_threshold = CGR_RX_PERFQ_THRESH; 9062f53995SHemant Agrawal 91b21ed3e2SHemant Agrawal struct rte_dpaa_xstats_name_off { 92b21ed3e2SHemant Agrawal char name[RTE_ETH_XSTATS_NAME_SIZE]; 93b21ed3e2SHemant Agrawal uint32_t offset; 94b21ed3e2SHemant Agrawal }; 95b21ed3e2SHemant Agrawal 96b21ed3e2SHemant Agrawal static const struct rte_dpaa_xstats_name_off dpaa_xstats_strings[] = { 97b21ed3e2SHemant Agrawal {"rx_align_err", 98b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, raln)}, 99b21ed3e2SHemant Agrawal {"rx_valid_pause", 100b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rxpf)}, 101b21ed3e2SHemant Agrawal {"rx_fcs_err", 102b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rfcs)}, 103b21ed3e2SHemant Agrawal {"rx_vlan_frame", 104b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rvlan)}, 105b21ed3e2SHemant Agrawal {"rx_frame_err", 106b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rerr)}, 107b21ed3e2SHemant Agrawal {"rx_drop_err", 108b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rdrp)}, 109b21ed3e2SHemant Agrawal {"rx_undersized", 110b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rund)}, 111b21ed3e2SHemant Agrawal {"rx_oversize_err", 112b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rovr)}, 113b21ed3e2SHemant Agrawal {"rx_fragment_pkt", 114b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rfrg)}, 115b21ed3e2SHemant Agrawal {"tx_valid_pause", 116b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, txpf)}, 117b21ed3e2SHemant Agrawal {"tx_fcs_err", 118b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, terr)}, 119b21ed3e2SHemant Agrawal {"tx_vlan_frame", 120b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, tvlan)}, 121b21ed3e2SHemant Agrawal {"rx_undersized", 122b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, tund)}, 123b21ed3e2SHemant Agrawal }; 124b21ed3e2SHemant Agrawal 1258c3495f5SHemant Agrawal static struct rte_dpaa_driver rte_dpaa_pmd; 1268c3495f5SHemant Agrawal 12716e2c27fSSunil Kumar Kori static void 12816e2c27fSSunil Kumar Kori dpaa_eth_dev_info(struct rte_eth_dev *dev, struct rte_eth_dev_info *dev_info); 12916e2c27fSSunil Kumar Kori 1305e745593SSunil Kumar Kori static inline void 1315e745593SSunil Kumar Kori dpaa_poll_queue_default_config(struct qm_mcc_initfq *opts) 1325e745593SSunil Kumar Kori { 1335e745593SSunil Kumar Kori memset(opts, 0, sizeof(struct qm_mcc_initfq)); 1345e745593SSunil Kumar Kori opts->we_mask = QM_INITFQ_WE_FQCTRL | QM_INITFQ_WE_CONTEXTA; 1355e745593SSunil Kumar Kori opts->fqd.fq_ctrl = QM_FQCTRL_AVOIDBLOCK | QM_FQCTRL_CTXASTASHING | 1365e745593SSunil Kumar Kori QM_FQCTRL_PREFERINCACHE; 1375e745593SSunil Kumar Kori opts->fqd.context_a.stashing.exclusive = 0; 1385e745593SSunil Kumar Kori if (dpaa_svr_family != SVR_LS1046A_FAMILY) 1395e745593SSunil Kumar Kori opts->fqd.context_a.stashing.annotation_cl = 1405e745593SSunil Kumar Kori DPAA_IF_RX_ANNOTATION_STASH; 1415e745593SSunil Kumar Kori opts->fqd.context_a.stashing.data_cl = DPAA_IF_RX_DATA_STASH; 1425e745593SSunil Kumar Kori opts->fqd.context_a.stashing.context_cl = DPAA_IF_RX_CONTEXT_STASH; 1435e745593SSunil Kumar Kori } 1445e745593SSunil Kumar Kori 145ff9e112dSShreyansh Jain static int 1460cbec027SShreyansh Jain dpaa_mtu_set(struct rte_eth_dev *dev, uint16_t mtu) 1470cbec027SShreyansh Jain { 1480cbec027SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 1499658ac3aSAshish Jain uint32_t frame_size = mtu + ETHER_HDR_LEN + ETHER_CRC_LEN 1509658ac3aSAshish Jain + VLAN_TAG_SIZE; 1510cbec027SShreyansh Jain 1520cbec027SShreyansh Jain PMD_INIT_FUNC_TRACE(); 1530cbec027SShreyansh Jain 1549658ac3aSAshish Jain if (mtu < ETHER_MIN_MTU || frame_size > DPAA_MAX_RX_PKT_LEN) 1550cbec027SShreyansh Jain return -EINVAL; 1569658ac3aSAshish Jain if (frame_size > ETHER_MAX_LEN) 15716e2c27fSSunil Kumar Kori dev->data->dev_conf.rxmode.offloads &= 15816e2c27fSSunil Kumar Kori DEV_RX_OFFLOAD_JUMBO_FRAME; 15925f85419SShreyansh Jain else 16016e2c27fSSunil Kumar Kori dev->data->dev_conf.rxmode.offloads &= 16116e2c27fSSunil Kumar Kori ~DEV_RX_OFFLOAD_JUMBO_FRAME; 16225f85419SShreyansh Jain 1639658ac3aSAshish Jain dev->data->dev_conf.rxmode.max_rx_pkt_len = frame_size; 1640cbec027SShreyansh Jain 1659658ac3aSAshish Jain fman_if_set_maxfrm(dpaa_intf->fif, frame_size); 1660cbec027SShreyansh Jain 1670cbec027SShreyansh Jain return 0; 1680cbec027SShreyansh Jain } 1690cbec027SShreyansh Jain 1700cbec027SShreyansh Jain static int 17116e2c27fSSunil Kumar Kori dpaa_eth_dev_configure(struct rte_eth_dev *dev) 172ff9e112dSShreyansh Jain { 1739658ac3aSAshish Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 17416e2c27fSSunil Kumar Kori struct rte_eth_conf *eth_conf = &dev->data->dev_conf; 17516e2c27fSSunil Kumar Kori uint64_t rx_offloads = eth_conf->rxmode.offloads; 17616e2c27fSSunil Kumar Kori uint64_t tx_offloads = eth_conf->txmode.offloads; 1779658ac3aSAshish Jain 178ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 179ff9e112dSShreyansh Jain 180c5836218SSunil Kumar Kori /* Rx offloads validation */ 181c5836218SSunil Kumar Kori if (dev_rx_offloads_nodis & ~rx_offloads) { 182c5836218SSunil Kumar Kori DPAA_PMD_WARN( 183c5836218SSunil Kumar Kori "Rx offloads non configurable - requested 0x%" PRIx64 184c5836218SSunil Kumar Kori " ignored 0x%" PRIx64, 185c5836218SSunil Kumar Kori rx_offloads, dev_rx_offloads_nodis); 18616e2c27fSSunil Kumar Kori } 18716e2c27fSSunil Kumar Kori 188c5836218SSunil Kumar Kori /* Tx offloads validation */ 189c5836218SSunil Kumar Kori if (dev_tx_offloads_nodis & ~tx_offloads) { 190c5836218SSunil Kumar Kori DPAA_PMD_WARN( 191c5836218SSunil Kumar Kori "Tx offloads non configurable - requested 0x%" PRIx64 192c5836218SSunil Kumar Kori " ignored 0x%" PRIx64, 193c5836218SSunil Kumar Kori tx_offloads, dev_tx_offloads_nodis); 19416e2c27fSSunil Kumar Kori } 19516e2c27fSSunil Kumar Kori 19616e2c27fSSunil Kumar Kori if (rx_offloads & DEV_RX_OFFLOAD_JUMBO_FRAME) { 19725f85419SShreyansh Jain if (dev->data->dev_conf.rxmode.max_rx_pkt_len <= 1989658ac3aSAshish Jain DPAA_MAX_RX_PKT_LEN) { 1999658ac3aSAshish Jain fman_if_set_maxfrm(dpaa_intf->fif, 20025f85419SShreyansh Jain dev->data->dev_conf.rxmode.max_rx_pkt_len); 2019658ac3aSAshish Jain return 0; 2029658ac3aSAshish Jain } else { 20325f85419SShreyansh Jain return -1; 20425f85419SShreyansh Jain } 2059658ac3aSAshish Jain } 206ff9e112dSShreyansh Jain return 0; 207ff9e112dSShreyansh Jain } 208ff9e112dSShreyansh Jain 209a7bdc3bdSShreyansh Jain static const uint32_t * 210a7bdc3bdSShreyansh Jain dpaa_supported_ptypes_get(struct rte_eth_dev *dev) 211a7bdc3bdSShreyansh Jain { 212a7bdc3bdSShreyansh Jain static const uint32_t ptypes[] = { 213a7bdc3bdSShreyansh Jain /*todo -= add more types */ 214a7bdc3bdSShreyansh Jain RTE_PTYPE_L2_ETHER, 215a7bdc3bdSShreyansh Jain RTE_PTYPE_L3_IPV4, 216a7bdc3bdSShreyansh Jain RTE_PTYPE_L3_IPV4_EXT, 217a7bdc3bdSShreyansh Jain RTE_PTYPE_L3_IPV6, 218a7bdc3bdSShreyansh Jain RTE_PTYPE_L3_IPV6_EXT, 219a7bdc3bdSShreyansh Jain RTE_PTYPE_L4_TCP, 220a7bdc3bdSShreyansh Jain RTE_PTYPE_L4_UDP, 221a7bdc3bdSShreyansh Jain RTE_PTYPE_L4_SCTP 222a7bdc3bdSShreyansh Jain }; 223a7bdc3bdSShreyansh Jain 224a7bdc3bdSShreyansh Jain PMD_INIT_FUNC_TRACE(); 225a7bdc3bdSShreyansh Jain 226a7bdc3bdSShreyansh Jain if (dev->rx_pkt_burst == dpaa_eth_queue_rx) 227a7bdc3bdSShreyansh Jain return ptypes; 228a7bdc3bdSShreyansh Jain return NULL; 229a7bdc3bdSShreyansh Jain } 230a7bdc3bdSShreyansh Jain 231ff9e112dSShreyansh Jain static int dpaa_eth_dev_start(struct rte_eth_dev *dev) 232ff9e112dSShreyansh Jain { 23337f9b54bSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 23437f9b54bSShreyansh Jain 235ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 236ff9e112dSShreyansh Jain 237ff9e112dSShreyansh Jain /* Change tx callback to the real one */ 23837f9b54bSShreyansh Jain dev->tx_pkt_burst = dpaa_eth_queue_tx; 23937f9b54bSShreyansh Jain fman_if_enable_rx(dpaa_intf->fif); 240ff9e112dSShreyansh Jain 241ff9e112dSShreyansh Jain return 0; 242ff9e112dSShreyansh Jain } 243ff9e112dSShreyansh Jain 244ff9e112dSShreyansh Jain static void dpaa_eth_dev_stop(struct rte_eth_dev *dev) 245ff9e112dSShreyansh Jain { 24637f9b54bSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 24737f9b54bSShreyansh Jain 24837f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 24937f9b54bSShreyansh Jain 25037f9b54bSShreyansh Jain fman_if_disable_rx(dpaa_intf->fif); 25137f9b54bSShreyansh Jain dev->tx_pkt_burst = dpaa_eth_tx_drop_all; 252ff9e112dSShreyansh Jain } 253ff9e112dSShreyansh Jain 25437f9b54bSShreyansh Jain static void dpaa_eth_dev_close(struct rte_eth_dev *dev) 25537f9b54bSShreyansh Jain { 25637f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 25737f9b54bSShreyansh Jain 25837f9b54bSShreyansh Jain dpaa_eth_dev_stop(dev); 25937f9b54bSShreyansh Jain } 26037f9b54bSShreyansh Jain 261cf0fab1dSHemant Agrawal static int 262cf0fab1dSHemant Agrawal dpaa_fw_version_get(struct rte_eth_dev *dev __rte_unused, 263cf0fab1dSHemant Agrawal char *fw_version, 264cf0fab1dSHemant Agrawal size_t fw_size) 265cf0fab1dSHemant Agrawal { 266cf0fab1dSHemant Agrawal int ret; 267cf0fab1dSHemant Agrawal FILE *svr_file = NULL; 268cf0fab1dSHemant Agrawal unsigned int svr_ver = 0; 269cf0fab1dSHemant Agrawal 270cf0fab1dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 271cf0fab1dSHemant Agrawal 272cf0fab1dSHemant Agrawal svr_file = fopen(DPAA_SOC_ID_FILE, "r"); 273cf0fab1dSHemant Agrawal if (!svr_file) { 274cf0fab1dSHemant Agrawal DPAA_PMD_ERR("Unable to open SoC device"); 275cf0fab1dSHemant Agrawal return -ENOTSUP; /* Not supported on this infra */ 276cf0fab1dSHemant Agrawal } 2773b59b73dSHemant Agrawal if (fscanf(svr_file, "svr:%x", &svr_ver) > 0) 2783b59b73dSHemant Agrawal dpaa_svr_family = svr_ver & SVR_MASK; 2793b59b73dSHemant Agrawal else 280cf0fab1dSHemant Agrawal DPAA_PMD_ERR("Unable to read SoC device"); 281cf0fab1dSHemant Agrawal 282a8e78906SHemant Agrawal fclose(svr_file); 283cf0fab1dSHemant Agrawal 284a8e78906SHemant Agrawal ret = snprintf(fw_version, fw_size, "SVR:%x-fman-v%x", 285a8e78906SHemant Agrawal svr_ver, fman_ip_rev); 286cf0fab1dSHemant Agrawal ret += 1; /* add the size of '\0' */ 287a8e78906SHemant Agrawal 288cf0fab1dSHemant Agrawal if (fw_size < (uint32_t)ret) 289cf0fab1dSHemant Agrawal return ret; 290cf0fab1dSHemant Agrawal else 291cf0fab1dSHemant Agrawal return 0; 292cf0fab1dSHemant Agrawal } 293cf0fab1dSHemant Agrawal 294799db456SShreyansh Jain static void dpaa_eth_dev_info(struct rte_eth_dev *dev, 295799db456SShreyansh Jain struct rte_eth_dev_info *dev_info) 296799db456SShreyansh Jain { 297799db456SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 298799db456SShreyansh Jain 299799db456SShreyansh Jain PMD_INIT_FUNC_TRACE(); 300799db456SShreyansh Jain 301799db456SShreyansh Jain dev_info->max_rx_queues = dpaa_intf->nb_rx_queues; 302799db456SShreyansh Jain dev_info->max_tx_queues = dpaa_intf->nb_tx_queues; 303799db456SShreyansh Jain dev_info->min_rx_bufsize = DPAA_MIN_RX_BUF_SIZE; 304799db456SShreyansh Jain dev_info->max_rx_pktlen = DPAA_MAX_RX_PKT_LEN; 305799db456SShreyansh Jain dev_info->max_mac_addrs = DPAA_MAX_MAC_FILTER; 306799db456SShreyansh Jain dev_info->max_hash_mac_addrs = 0; 307799db456SShreyansh Jain dev_info->max_vfs = 0; 308799db456SShreyansh Jain dev_info->max_vmdq_pools = ETH_16_POOLS; 3094fa5e0bbSShreyansh Jain dev_info->flow_type_rss_offloads = DPAA_RSS_OFFLOAD_ALL; 310799db456SShreyansh Jain dev_info->speed_capa = (ETH_LINK_SPEED_1G | 311799db456SShreyansh Jain ETH_LINK_SPEED_10G); 312c5836218SSunil Kumar Kori dev_info->rx_offload_capa = dev_rx_offloads_sup | 313c5836218SSunil Kumar Kori dev_rx_offloads_nodis; 314c5836218SSunil Kumar Kori dev_info->tx_offload_capa = dev_tx_offloads_sup | 315c5836218SSunil Kumar Kori dev_tx_offloads_nodis; 3162c01a48aSShreyansh Jain dev_info->default_rxportconf.burst_size = DPAA_DEF_RX_BURST_SIZE; 3172c01a48aSShreyansh Jain dev_info->default_txportconf.burst_size = DPAA_DEF_TX_BURST_SIZE; 318799db456SShreyansh Jain } 319799db456SShreyansh Jain 320e124a69fSShreyansh Jain static int dpaa_eth_link_update(struct rte_eth_dev *dev, 321e124a69fSShreyansh Jain int wait_to_complete __rte_unused) 322e124a69fSShreyansh Jain { 323e124a69fSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 324e124a69fSShreyansh Jain struct rte_eth_link *link = &dev->data->dev_link; 325e124a69fSShreyansh Jain 326e124a69fSShreyansh Jain PMD_INIT_FUNC_TRACE(); 327e124a69fSShreyansh Jain 328e124a69fSShreyansh Jain if (dpaa_intf->fif->mac_type == fman_mac_1g) 3291633d3c4SFerruh Yigit link->link_speed = ETH_SPEED_NUM_1G; 330e124a69fSShreyansh Jain else if (dpaa_intf->fif->mac_type == fman_mac_10g) 3311633d3c4SFerruh Yigit link->link_speed = ETH_SPEED_NUM_10G; 332e124a69fSShreyansh Jain else 333e124a69fSShreyansh Jain DPAA_PMD_ERR("invalid link_speed: %s, %d", 334e124a69fSShreyansh Jain dpaa_intf->name, dpaa_intf->fif->mac_type); 335e124a69fSShreyansh Jain 336e124a69fSShreyansh Jain link->link_status = dpaa_intf->valid; 337e124a69fSShreyansh Jain link->link_duplex = ETH_LINK_FULL_DUPLEX; 338e124a69fSShreyansh Jain link->link_autoneg = ETH_LINK_AUTONEG; 339e124a69fSShreyansh Jain return 0; 340e124a69fSShreyansh Jain } 341e124a69fSShreyansh Jain 342d5b0924bSMatan Azrad static int dpaa_eth_stats_get(struct rte_eth_dev *dev, 343e1ad3a05SShreyansh Jain struct rte_eth_stats *stats) 344e1ad3a05SShreyansh Jain { 345e1ad3a05SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 346e1ad3a05SShreyansh Jain 347e1ad3a05SShreyansh Jain PMD_INIT_FUNC_TRACE(); 348e1ad3a05SShreyansh Jain 349e1ad3a05SShreyansh Jain fman_if_stats_get(dpaa_intf->fif, stats); 350d5b0924bSMatan Azrad return 0; 351e1ad3a05SShreyansh Jain } 352e1ad3a05SShreyansh Jain 353e1ad3a05SShreyansh Jain static void dpaa_eth_stats_reset(struct rte_eth_dev *dev) 354e1ad3a05SShreyansh Jain { 355e1ad3a05SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 356e1ad3a05SShreyansh Jain 357e1ad3a05SShreyansh Jain PMD_INIT_FUNC_TRACE(); 358e1ad3a05SShreyansh Jain 359e1ad3a05SShreyansh Jain fman_if_stats_reset(dpaa_intf->fif); 360e1ad3a05SShreyansh Jain } 36195ef603dSShreyansh Jain 362b21ed3e2SHemant Agrawal static int 363b21ed3e2SHemant Agrawal dpaa_dev_xstats_get(struct rte_eth_dev *dev, struct rte_eth_xstat *xstats, 364b21ed3e2SHemant Agrawal unsigned int n) 365b21ed3e2SHemant Agrawal { 366b21ed3e2SHemant Agrawal struct dpaa_if *dpaa_intf = dev->data->dev_private; 367b21ed3e2SHemant Agrawal unsigned int i = 0, num = RTE_DIM(dpaa_xstats_strings); 368b21ed3e2SHemant Agrawal uint64_t values[sizeof(struct dpaa_if_stats) / 8]; 369b21ed3e2SHemant Agrawal 370b21ed3e2SHemant Agrawal if (n < num) 371b21ed3e2SHemant Agrawal return num; 372b21ed3e2SHemant Agrawal 373339c1025SHemant Agrawal if (xstats == NULL) 374339c1025SHemant Agrawal return 0; 375339c1025SHemant Agrawal 376b21ed3e2SHemant Agrawal fman_if_stats_get_all(dpaa_intf->fif, values, 377b21ed3e2SHemant Agrawal sizeof(struct dpaa_if_stats) / 8); 378b21ed3e2SHemant Agrawal 379b21ed3e2SHemant Agrawal for (i = 0; i < num; i++) { 380b21ed3e2SHemant Agrawal xstats[i].id = i; 381b21ed3e2SHemant Agrawal xstats[i].value = values[dpaa_xstats_strings[i].offset / 8]; 382b21ed3e2SHemant Agrawal } 383b21ed3e2SHemant Agrawal return i; 384b21ed3e2SHemant Agrawal } 385b21ed3e2SHemant Agrawal 386b21ed3e2SHemant Agrawal static int 387b21ed3e2SHemant Agrawal dpaa_xstats_get_names(__rte_unused struct rte_eth_dev *dev, 388b21ed3e2SHemant Agrawal struct rte_eth_xstat_name *xstats_names, 3895c3fc73eSHemant Agrawal unsigned int limit) 390b21ed3e2SHemant Agrawal { 391b21ed3e2SHemant Agrawal unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings); 392b21ed3e2SHemant Agrawal 3935c3fc73eSHemant Agrawal if (limit < stat_cnt) 3945c3fc73eSHemant Agrawal return stat_cnt; 3955c3fc73eSHemant Agrawal 396b21ed3e2SHemant Agrawal if (xstats_names != NULL) 397b21ed3e2SHemant Agrawal for (i = 0; i < stat_cnt; i++) 398b21ed3e2SHemant Agrawal snprintf(xstats_names[i].name, 399b21ed3e2SHemant Agrawal sizeof(xstats_names[i].name), 400b21ed3e2SHemant Agrawal "%s", 401b21ed3e2SHemant Agrawal dpaa_xstats_strings[i].name); 402b21ed3e2SHemant Agrawal 403b21ed3e2SHemant Agrawal return stat_cnt; 404b21ed3e2SHemant Agrawal } 405b21ed3e2SHemant Agrawal 406b21ed3e2SHemant Agrawal static int 407b21ed3e2SHemant Agrawal dpaa_xstats_get_by_id(struct rte_eth_dev *dev, const uint64_t *ids, 408b21ed3e2SHemant Agrawal uint64_t *values, unsigned int n) 409b21ed3e2SHemant Agrawal { 410b21ed3e2SHemant Agrawal unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings); 411b21ed3e2SHemant Agrawal uint64_t values_copy[sizeof(struct dpaa_if_stats) / 8]; 412b21ed3e2SHemant Agrawal 413b21ed3e2SHemant Agrawal if (!ids) { 414b21ed3e2SHemant Agrawal struct dpaa_if *dpaa_intf = dev->data->dev_private; 415b21ed3e2SHemant Agrawal 416b21ed3e2SHemant Agrawal if (n < stat_cnt) 417b21ed3e2SHemant Agrawal return stat_cnt; 418b21ed3e2SHemant Agrawal 419b21ed3e2SHemant Agrawal if (!values) 420b21ed3e2SHemant Agrawal return 0; 421b21ed3e2SHemant Agrawal 422b21ed3e2SHemant Agrawal fman_if_stats_get_all(dpaa_intf->fif, values_copy, 4235c3fc73eSHemant Agrawal sizeof(struct dpaa_if_stats) / 8); 424b21ed3e2SHemant Agrawal 425b21ed3e2SHemant Agrawal for (i = 0; i < stat_cnt; i++) 426b21ed3e2SHemant Agrawal values[i] = 427b21ed3e2SHemant Agrawal values_copy[dpaa_xstats_strings[i].offset / 8]; 428b21ed3e2SHemant Agrawal 429b21ed3e2SHemant Agrawal return stat_cnt; 430b21ed3e2SHemant Agrawal } 431b21ed3e2SHemant Agrawal 432b21ed3e2SHemant Agrawal dpaa_xstats_get_by_id(dev, NULL, values_copy, stat_cnt); 433b21ed3e2SHemant Agrawal 434b21ed3e2SHemant Agrawal for (i = 0; i < n; i++) { 435b21ed3e2SHemant Agrawal if (ids[i] >= stat_cnt) { 436b21ed3e2SHemant Agrawal DPAA_PMD_ERR("id value isn't valid"); 437b21ed3e2SHemant Agrawal return -1; 438b21ed3e2SHemant Agrawal } 439b21ed3e2SHemant Agrawal values[i] = values_copy[ids[i]]; 440b21ed3e2SHemant Agrawal } 441b21ed3e2SHemant Agrawal return n; 442b21ed3e2SHemant Agrawal } 443b21ed3e2SHemant Agrawal 444b21ed3e2SHemant Agrawal static int 445b21ed3e2SHemant Agrawal dpaa_xstats_get_names_by_id( 446b21ed3e2SHemant Agrawal struct rte_eth_dev *dev, 447b21ed3e2SHemant Agrawal struct rte_eth_xstat_name *xstats_names, 448b21ed3e2SHemant Agrawal const uint64_t *ids, 449b21ed3e2SHemant Agrawal unsigned int limit) 450b21ed3e2SHemant Agrawal { 451b21ed3e2SHemant Agrawal unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings); 452b21ed3e2SHemant Agrawal struct rte_eth_xstat_name xstats_names_copy[stat_cnt]; 453b21ed3e2SHemant Agrawal 454b21ed3e2SHemant Agrawal if (!ids) 455b21ed3e2SHemant Agrawal return dpaa_xstats_get_names(dev, xstats_names, limit); 456b21ed3e2SHemant Agrawal 457b21ed3e2SHemant Agrawal dpaa_xstats_get_names(dev, xstats_names_copy, limit); 458b21ed3e2SHemant Agrawal 459b21ed3e2SHemant Agrawal for (i = 0; i < limit; i++) { 460b21ed3e2SHemant Agrawal if (ids[i] >= stat_cnt) { 461b21ed3e2SHemant Agrawal DPAA_PMD_ERR("id value isn't valid"); 462b21ed3e2SHemant Agrawal return -1; 463b21ed3e2SHemant Agrawal } 464b21ed3e2SHemant Agrawal strcpy(xstats_names[i].name, xstats_names_copy[ids[i]].name); 465b21ed3e2SHemant Agrawal } 466b21ed3e2SHemant Agrawal return limit; 467b21ed3e2SHemant Agrawal } 468b21ed3e2SHemant Agrawal 46995ef603dSShreyansh Jain static void dpaa_eth_promiscuous_enable(struct rte_eth_dev *dev) 47095ef603dSShreyansh Jain { 47195ef603dSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 47295ef603dSShreyansh Jain 47395ef603dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 47495ef603dSShreyansh Jain 47595ef603dSShreyansh Jain fman_if_promiscuous_enable(dpaa_intf->fif); 47695ef603dSShreyansh Jain } 47795ef603dSShreyansh Jain 47895ef603dSShreyansh Jain static void dpaa_eth_promiscuous_disable(struct rte_eth_dev *dev) 47995ef603dSShreyansh Jain { 48095ef603dSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 48195ef603dSShreyansh Jain 48295ef603dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 48395ef603dSShreyansh Jain 48495ef603dSShreyansh Jain fman_if_promiscuous_disable(dpaa_intf->fif); 48595ef603dSShreyansh Jain } 48695ef603dSShreyansh Jain 48744dd70a3SShreyansh Jain static void dpaa_eth_multicast_enable(struct rte_eth_dev *dev) 48844dd70a3SShreyansh Jain { 48944dd70a3SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 49044dd70a3SShreyansh Jain 49144dd70a3SShreyansh Jain PMD_INIT_FUNC_TRACE(); 49244dd70a3SShreyansh Jain 49344dd70a3SShreyansh Jain fman_if_set_mcast_filter_table(dpaa_intf->fif); 49444dd70a3SShreyansh Jain } 49544dd70a3SShreyansh Jain 49644dd70a3SShreyansh Jain static void dpaa_eth_multicast_disable(struct rte_eth_dev *dev) 49744dd70a3SShreyansh Jain { 49844dd70a3SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 49944dd70a3SShreyansh Jain 50044dd70a3SShreyansh Jain PMD_INIT_FUNC_TRACE(); 50144dd70a3SShreyansh Jain 50244dd70a3SShreyansh Jain fman_if_reset_mcast_filter_table(dpaa_intf->fif); 50344dd70a3SShreyansh Jain } 50444dd70a3SShreyansh Jain 50537f9b54bSShreyansh Jain static 50637f9b54bSShreyansh Jain int dpaa_eth_rx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx, 50762f53995SHemant Agrawal uint16_t nb_desc, 50837f9b54bSShreyansh Jain unsigned int socket_id __rte_unused, 50937f9b54bSShreyansh Jain const struct rte_eth_rxconf *rx_conf __rte_unused, 51037f9b54bSShreyansh Jain struct rte_mempool *mp) 51137f9b54bSShreyansh Jain { 51237f9b54bSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 51362f53995SHemant Agrawal struct qman_fq *rxq = &dpaa_intf->rx_queues[queue_idx]; 5140c504f69SHemant Agrawal struct qm_mcc_initfq opts = {0}; 5150c504f69SHemant Agrawal u32 flags = 0; 5160c504f69SHemant Agrawal int ret; 51737f9b54bSShreyansh Jain 51837f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 51937f9b54bSShreyansh Jain 5206fd3639aSHemant Agrawal if (queue_idx >= dev->data->nb_rx_queues) { 5216fd3639aSHemant Agrawal rte_errno = EOVERFLOW; 5226fd3639aSHemant Agrawal DPAA_PMD_ERR("%p: queue index out of range (%u >= %u)", 5236fd3639aSHemant Agrawal (void *)dev, queue_idx, dev->data->nb_rx_queues); 5246fd3639aSHemant Agrawal return -rte_errno; 5256fd3639aSHemant Agrawal } 5266fd3639aSHemant Agrawal 5276fd3639aSHemant Agrawal DPAA_PMD_INFO("Rx queue setup for queue index: %d fq_id (0x%x)", 5286fd3639aSHemant Agrawal queue_idx, rxq->fqid); 52937f9b54bSShreyansh Jain 53037f9b54bSShreyansh Jain if (!dpaa_intf->bp_info || dpaa_intf->bp_info->mp != mp) { 53137f9b54bSShreyansh Jain struct fman_if_ic_params icp; 53237f9b54bSShreyansh Jain uint32_t fd_offset; 53337f9b54bSShreyansh Jain uint32_t bp_size; 53437f9b54bSShreyansh Jain 53537f9b54bSShreyansh Jain if (!mp->pool_data) { 53637f9b54bSShreyansh Jain DPAA_PMD_ERR("Not an offloaded buffer pool!"); 53737f9b54bSShreyansh Jain return -1; 53837f9b54bSShreyansh Jain } 53937f9b54bSShreyansh Jain dpaa_intf->bp_info = DPAA_MEMPOOL_TO_POOL_INFO(mp); 54037f9b54bSShreyansh Jain 54137f9b54bSShreyansh Jain memset(&icp, 0, sizeof(icp)); 54237f9b54bSShreyansh Jain /* set ICEOF for to the default value , which is 0*/ 54337f9b54bSShreyansh Jain icp.iciof = DEFAULT_ICIOF; 54437f9b54bSShreyansh Jain icp.iceof = DEFAULT_RX_ICEOF; 54537f9b54bSShreyansh Jain icp.icsz = DEFAULT_ICSZ; 54637f9b54bSShreyansh Jain fman_if_set_ic_params(dpaa_intf->fif, &icp); 54737f9b54bSShreyansh Jain 54837f9b54bSShreyansh Jain fd_offset = RTE_PKTMBUF_HEADROOM + DPAA_HW_BUF_RESERVE; 54937f9b54bSShreyansh Jain fman_if_set_fdoff(dpaa_intf->fif, fd_offset); 55037f9b54bSShreyansh Jain 55137f9b54bSShreyansh Jain /* Buffer pool size should be equal to Dataroom Size*/ 55237f9b54bSShreyansh Jain bp_size = rte_pktmbuf_data_room_size(mp); 55337f9b54bSShreyansh Jain fman_if_set_bp(dpaa_intf->fif, mp->size, 55437f9b54bSShreyansh Jain dpaa_intf->bp_info->bpid, bp_size); 55537f9b54bSShreyansh Jain dpaa_intf->valid = 1; 55637f9b54bSShreyansh Jain DPAA_PMD_INFO("if =%s - fd_offset = %d offset = %d", 55737f9b54bSShreyansh Jain dpaa_intf->name, fd_offset, 55837f9b54bSShreyansh Jain fman_if_get_fdoff(dpaa_intf->fif)); 55937f9b54bSShreyansh Jain } 5600c504f69SHemant Agrawal /* checking if push mode only, no error check for now */ 5610c504f69SHemant Agrawal if (dpaa_push_mode_max_queue > dpaa_push_queue_idx) { 5620c504f69SHemant Agrawal dpaa_push_queue_idx++; 5630c504f69SHemant Agrawal opts.we_mask = QM_INITFQ_WE_FQCTRL | QM_INITFQ_WE_CONTEXTA; 5640c504f69SHemant Agrawal opts.fqd.fq_ctrl = QM_FQCTRL_AVOIDBLOCK | 5650c504f69SHemant Agrawal QM_FQCTRL_CTXASTASHING | 5660c504f69SHemant Agrawal QM_FQCTRL_PREFERINCACHE; 5670c504f69SHemant Agrawal opts.fqd.context_a.stashing.exclusive = 0; 568b9083ea5SNipun Gupta /* In muticore scenario stashing becomes a bottleneck on LS1046. 569b9083ea5SNipun Gupta * So do not enable stashing in this case 570b9083ea5SNipun Gupta */ 571b9083ea5SNipun Gupta if (dpaa_svr_family != SVR_LS1046A_FAMILY) 5720c504f69SHemant Agrawal opts.fqd.context_a.stashing.annotation_cl = 5730c504f69SHemant Agrawal DPAA_IF_RX_ANNOTATION_STASH; 5740c504f69SHemant Agrawal opts.fqd.context_a.stashing.data_cl = DPAA_IF_RX_DATA_STASH; 5750c504f69SHemant Agrawal opts.fqd.context_a.stashing.context_cl = 5760c504f69SHemant Agrawal DPAA_IF_RX_CONTEXT_STASH; 57762f53995SHemant Agrawal 5780c504f69SHemant Agrawal /*Create a channel and associate given queue with the channel*/ 5790c504f69SHemant Agrawal qman_alloc_pool_range((u32 *)&rxq->ch_id, 1, 1, 0); 5800c504f69SHemant Agrawal opts.we_mask = opts.we_mask | QM_INITFQ_WE_DESTWQ; 5810c504f69SHemant Agrawal opts.fqd.dest.channel = rxq->ch_id; 5820c504f69SHemant Agrawal opts.fqd.dest.wq = DPAA_IF_RX_PRIORITY; 5830c504f69SHemant Agrawal flags = QMAN_INITFQ_FLAG_SCHED; 5840c504f69SHemant Agrawal 5850c504f69SHemant Agrawal /* Configure tail drop */ 5860c504f69SHemant Agrawal if (dpaa_intf->cgr_rx) { 5870c504f69SHemant Agrawal opts.we_mask |= QM_INITFQ_WE_CGID; 5880c504f69SHemant Agrawal opts.fqd.cgid = dpaa_intf->cgr_rx[queue_idx].cgrid; 5890c504f69SHemant Agrawal opts.fqd.fq_ctrl |= QM_FQCTRL_CGE; 5900c504f69SHemant Agrawal } 5910c504f69SHemant Agrawal ret = qman_init_fq(rxq, flags, &opts); 5926fd3639aSHemant Agrawal if (ret) { 5936fd3639aSHemant Agrawal DPAA_PMD_ERR("Channel/Q association failed. fqid 0x%x " 5946fd3639aSHemant Agrawal "ret:%d(%s)", rxq->fqid, ret, strerror(ret)); 5956fd3639aSHemant Agrawal return ret; 5966fd3639aSHemant Agrawal } 597b9083ea5SNipun Gupta rxq->cb.dqrr_dpdk_pull_cb = dpaa_rx_cb; 598b9083ea5SNipun Gupta rxq->cb.dqrr_prepare = dpaa_rx_cb_prepare; 5990c504f69SHemant Agrawal rxq->is_static = true; 6000c504f69SHemant Agrawal } 60162f53995SHemant Agrawal dev->data->rx_queues[queue_idx] = rxq; 60262f53995SHemant Agrawal 60362f53995SHemant Agrawal /* configure the CGR size as per the desc size */ 60462f53995SHemant Agrawal if (dpaa_intf->cgr_rx) { 60562f53995SHemant Agrawal struct qm_mcc_initcgr cgr_opts = {0}; 60662f53995SHemant Agrawal 60762f53995SHemant Agrawal /* Enable tail drop with cgr on this queue */ 60862f53995SHemant Agrawal qm_cgr_cs_thres_set64(&cgr_opts.cgr.cs_thres, nb_desc, 0); 60962f53995SHemant Agrawal ret = qman_modify_cgr(dpaa_intf->cgr_rx, 0, &cgr_opts); 61062f53995SHemant Agrawal if (ret) { 61162f53995SHemant Agrawal DPAA_PMD_WARN( 61262f53995SHemant Agrawal "rx taildrop modify fail on fqid %d (ret=%d)", 61362f53995SHemant Agrawal rxq->fqid, ret); 61462f53995SHemant Agrawal } 61562f53995SHemant Agrawal } 61637f9b54bSShreyansh Jain 61737f9b54bSShreyansh Jain return 0; 61837f9b54bSShreyansh Jain } 61937f9b54bSShreyansh Jain 6201e06b6dcSHemant Agrawal int 62177b7b81eSNeil Horman dpaa_eth_eventq_attach(const struct rte_eth_dev *dev, 6225e745593SSunil Kumar Kori int eth_rx_queue_id, 6235e745593SSunil Kumar Kori u16 ch_id, 6245e745593SSunil Kumar Kori const struct rte_event_eth_rx_adapter_queue_conf *queue_conf) 6255e745593SSunil Kumar Kori { 6265e745593SSunil Kumar Kori int ret; 6275e745593SSunil Kumar Kori u32 flags = 0; 6285e745593SSunil Kumar Kori struct dpaa_if *dpaa_intf = dev->data->dev_private; 6295e745593SSunil Kumar Kori struct qman_fq *rxq = &dpaa_intf->rx_queues[eth_rx_queue_id]; 6305e745593SSunil Kumar Kori struct qm_mcc_initfq opts = {0}; 6315e745593SSunil Kumar Kori 6325e745593SSunil Kumar Kori if (dpaa_push_mode_max_queue) 6335e745593SSunil Kumar Kori DPAA_PMD_WARN("PUSH mode already enabled for first %d queues.\n" 6345e745593SSunil Kumar Kori "To disable set DPAA_PUSH_QUEUES_NUMBER to 0\n", 6355e745593SSunil Kumar Kori dpaa_push_mode_max_queue); 6365e745593SSunil Kumar Kori 6375e745593SSunil Kumar Kori dpaa_poll_queue_default_config(&opts); 6385e745593SSunil Kumar Kori 6395e745593SSunil Kumar Kori switch (queue_conf->ev.sched_type) { 6405e745593SSunil Kumar Kori case RTE_SCHED_TYPE_ATOMIC: 6415e745593SSunil Kumar Kori opts.fqd.fq_ctrl |= QM_FQCTRL_HOLDACTIVE; 6425e745593SSunil Kumar Kori /* Reset FQCTRL_AVOIDBLOCK bit as it is unnecessary 6435e745593SSunil Kumar Kori * configuration with HOLD_ACTIVE setting 6445e745593SSunil Kumar Kori */ 6455e745593SSunil Kumar Kori opts.fqd.fq_ctrl &= (~QM_FQCTRL_AVOIDBLOCK); 6465e745593SSunil Kumar Kori rxq->cb.dqrr_dpdk_cb = dpaa_rx_cb_atomic; 6475e745593SSunil Kumar Kori break; 6485e745593SSunil Kumar Kori case RTE_SCHED_TYPE_ORDERED: 6495e745593SSunil Kumar Kori DPAA_PMD_ERR("Ordered queue schedule type is not supported\n"); 6505e745593SSunil Kumar Kori return -1; 6515e745593SSunil Kumar Kori default: 6525e745593SSunil Kumar Kori opts.fqd.fq_ctrl |= QM_FQCTRL_AVOIDBLOCK; 6535e745593SSunil Kumar Kori rxq->cb.dqrr_dpdk_cb = dpaa_rx_cb_parallel; 6545e745593SSunil Kumar Kori break; 6555e745593SSunil Kumar Kori } 6565e745593SSunil Kumar Kori 6575e745593SSunil Kumar Kori opts.we_mask = opts.we_mask | QM_INITFQ_WE_DESTWQ; 6585e745593SSunil Kumar Kori opts.fqd.dest.channel = ch_id; 6595e745593SSunil Kumar Kori opts.fqd.dest.wq = queue_conf->ev.priority; 6605e745593SSunil Kumar Kori 6615e745593SSunil Kumar Kori if (dpaa_intf->cgr_rx) { 6625e745593SSunil Kumar Kori opts.we_mask |= QM_INITFQ_WE_CGID; 6635e745593SSunil Kumar Kori opts.fqd.cgid = dpaa_intf->cgr_rx[eth_rx_queue_id].cgrid; 6645e745593SSunil Kumar Kori opts.fqd.fq_ctrl |= QM_FQCTRL_CGE; 6655e745593SSunil Kumar Kori } 6665e745593SSunil Kumar Kori 6675e745593SSunil Kumar Kori flags = QMAN_INITFQ_FLAG_SCHED; 6685e745593SSunil Kumar Kori 6695e745593SSunil Kumar Kori ret = qman_init_fq(rxq, flags, &opts); 6705e745593SSunil Kumar Kori if (ret) { 6716fd3639aSHemant Agrawal DPAA_PMD_ERR("Ev-Channel/Q association failed. fqid 0x%x " 6726fd3639aSHemant Agrawal "ret:%d(%s)", rxq->fqid, ret, strerror(ret)); 6735e745593SSunil Kumar Kori return ret; 6745e745593SSunil Kumar Kori } 6755e745593SSunil Kumar Kori 6765e745593SSunil Kumar Kori /* copy configuration which needs to be filled during dequeue */ 6775e745593SSunil Kumar Kori memcpy(&rxq->ev, &queue_conf->ev, sizeof(struct rte_event)); 6785e745593SSunil Kumar Kori dev->data->rx_queues[eth_rx_queue_id] = rxq; 6795e745593SSunil Kumar Kori 6805e745593SSunil Kumar Kori return ret; 6815e745593SSunil Kumar Kori } 6825e745593SSunil Kumar Kori 6831e06b6dcSHemant Agrawal int 68477b7b81eSNeil Horman dpaa_eth_eventq_detach(const struct rte_eth_dev *dev, 6855e745593SSunil Kumar Kori int eth_rx_queue_id) 6865e745593SSunil Kumar Kori { 6875e745593SSunil Kumar Kori struct qm_mcc_initfq opts; 6885e745593SSunil Kumar Kori int ret; 6895e745593SSunil Kumar Kori u32 flags = 0; 6905e745593SSunil Kumar Kori struct dpaa_if *dpaa_intf = dev->data->dev_private; 6915e745593SSunil Kumar Kori struct qman_fq *rxq = &dpaa_intf->rx_queues[eth_rx_queue_id]; 6925e745593SSunil Kumar Kori 6935e745593SSunil Kumar Kori dpaa_poll_queue_default_config(&opts); 6945e745593SSunil Kumar Kori 6955e745593SSunil Kumar Kori if (dpaa_intf->cgr_rx) { 6965e745593SSunil Kumar Kori opts.we_mask |= QM_INITFQ_WE_CGID; 6975e745593SSunil Kumar Kori opts.fqd.cgid = dpaa_intf->cgr_rx[eth_rx_queue_id].cgrid; 6985e745593SSunil Kumar Kori opts.fqd.fq_ctrl |= QM_FQCTRL_CGE; 6995e745593SSunil Kumar Kori } 7005e745593SSunil Kumar Kori 7015e745593SSunil Kumar Kori ret = qman_init_fq(rxq, flags, &opts); 7025e745593SSunil Kumar Kori if (ret) { 7035e745593SSunil Kumar Kori DPAA_PMD_ERR("init rx fqid %d failed with ret: %d", 7045e745593SSunil Kumar Kori rxq->fqid, ret); 7055e745593SSunil Kumar Kori } 7065e745593SSunil Kumar Kori 7075e745593SSunil Kumar Kori rxq->cb.dqrr_dpdk_cb = NULL; 7085e745593SSunil Kumar Kori dev->data->rx_queues[eth_rx_queue_id] = NULL; 7095e745593SSunil Kumar Kori 7105e745593SSunil Kumar Kori return 0; 7115e745593SSunil Kumar Kori } 7125e745593SSunil Kumar Kori 71337f9b54bSShreyansh Jain static 71437f9b54bSShreyansh Jain void dpaa_eth_rx_queue_release(void *rxq __rte_unused) 71537f9b54bSShreyansh Jain { 71637f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 71737f9b54bSShreyansh Jain } 71837f9b54bSShreyansh Jain 71937f9b54bSShreyansh Jain static 72037f9b54bSShreyansh Jain int dpaa_eth_tx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx, 72137f9b54bSShreyansh Jain uint16_t nb_desc __rte_unused, 72237f9b54bSShreyansh Jain unsigned int socket_id __rte_unused, 72337f9b54bSShreyansh Jain const struct rte_eth_txconf *tx_conf __rte_unused) 72437f9b54bSShreyansh Jain { 72537f9b54bSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 72637f9b54bSShreyansh Jain 72737f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 72837f9b54bSShreyansh Jain 7296fd3639aSHemant Agrawal if (queue_idx >= dev->data->nb_tx_queues) { 7306fd3639aSHemant Agrawal rte_errno = EOVERFLOW; 7316fd3639aSHemant Agrawal DPAA_PMD_ERR("%p: queue index out of range (%u >= %u)", 7326fd3639aSHemant Agrawal (void *)dev, queue_idx, dev->data->nb_tx_queues); 7336fd3639aSHemant Agrawal return -rte_errno; 7346fd3639aSHemant Agrawal } 7356fd3639aSHemant Agrawal 7366fd3639aSHemant Agrawal DPAA_PMD_INFO("Tx queue setup for queue index: %d fq_id (0x%x)", 7376fd3639aSHemant Agrawal queue_idx, dpaa_intf->tx_queues[queue_idx].fqid); 73837f9b54bSShreyansh Jain dev->data->tx_queues[queue_idx] = &dpaa_intf->tx_queues[queue_idx]; 73937f9b54bSShreyansh Jain return 0; 74037f9b54bSShreyansh Jain } 74137f9b54bSShreyansh Jain 74237f9b54bSShreyansh Jain static void dpaa_eth_tx_queue_release(void *txq __rte_unused) 743ff9e112dSShreyansh Jain { 744ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 745ff9e112dSShreyansh Jain } 746ff9e112dSShreyansh Jain 747b005d729SHemant Agrawal static uint32_t 748b005d729SHemant Agrawal dpaa_dev_rx_queue_count(struct rte_eth_dev *dev, uint16_t rx_queue_id) 749b005d729SHemant Agrawal { 750b005d729SHemant Agrawal struct dpaa_if *dpaa_intf = dev->data->dev_private; 751b005d729SHemant Agrawal struct qman_fq *rxq = &dpaa_intf->rx_queues[rx_queue_id]; 752b005d729SHemant Agrawal u32 frm_cnt = 0; 753b005d729SHemant Agrawal 754b005d729SHemant Agrawal PMD_INIT_FUNC_TRACE(); 755b005d729SHemant Agrawal 756b005d729SHemant Agrawal if (qman_query_fq_frm_cnt(rxq, &frm_cnt) == 0) { 757b005d729SHemant Agrawal RTE_LOG(DEBUG, PMD, "RX frame count for q(%d) is %u\n", 758b005d729SHemant Agrawal rx_queue_id, frm_cnt); 759b005d729SHemant Agrawal } 760b005d729SHemant Agrawal return frm_cnt; 761b005d729SHemant Agrawal } 762b005d729SHemant Agrawal 763e124a69fSShreyansh Jain static int dpaa_link_down(struct rte_eth_dev *dev) 764e124a69fSShreyansh Jain { 765e124a69fSShreyansh Jain PMD_INIT_FUNC_TRACE(); 766e124a69fSShreyansh Jain 767e124a69fSShreyansh Jain dpaa_eth_dev_stop(dev); 768e124a69fSShreyansh Jain return 0; 769e124a69fSShreyansh Jain } 770e124a69fSShreyansh Jain 771e124a69fSShreyansh Jain static int dpaa_link_up(struct rte_eth_dev *dev) 772e124a69fSShreyansh Jain { 773e124a69fSShreyansh Jain PMD_INIT_FUNC_TRACE(); 774e124a69fSShreyansh Jain 775e124a69fSShreyansh Jain dpaa_eth_dev_start(dev); 776e124a69fSShreyansh Jain return 0; 777e124a69fSShreyansh Jain } 778e124a69fSShreyansh Jain 779fe6c6032SShreyansh Jain static int 78012a4678aSShreyansh Jain dpaa_flow_ctrl_set(struct rte_eth_dev *dev, 78112a4678aSShreyansh Jain struct rte_eth_fc_conf *fc_conf) 78212a4678aSShreyansh Jain { 78312a4678aSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 78412a4678aSShreyansh Jain struct rte_eth_fc_conf *net_fc; 78512a4678aSShreyansh Jain 78612a4678aSShreyansh Jain PMD_INIT_FUNC_TRACE(); 78712a4678aSShreyansh Jain 78812a4678aSShreyansh Jain if (!(dpaa_intf->fc_conf)) { 78912a4678aSShreyansh Jain dpaa_intf->fc_conf = rte_zmalloc(NULL, 79012a4678aSShreyansh Jain sizeof(struct rte_eth_fc_conf), MAX_CACHELINE); 79112a4678aSShreyansh Jain if (!dpaa_intf->fc_conf) { 79212a4678aSShreyansh Jain DPAA_PMD_ERR("unable to save flow control info"); 79312a4678aSShreyansh Jain return -ENOMEM; 79412a4678aSShreyansh Jain } 79512a4678aSShreyansh Jain } 79612a4678aSShreyansh Jain net_fc = dpaa_intf->fc_conf; 79712a4678aSShreyansh Jain 79812a4678aSShreyansh Jain if (fc_conf->high_water < fc_conf->low_water) { 79912a4678aSShreyansh Jain DPAA_PMD_ERR("Incorrect Flow Control Configuration"); 80012a4678aSShreyansh Jain return -EINVAL; 80112a4678aSShreyansh Jain } 80212a4678aSShreyansh Jain 80312a4678aSShreyansh Jain if (fc_conf->mode == RTE_FC_NONE) { 80412a4678aSShreyansh Jain return 0; 80512a4678aSShreyansh Jain } else if (fc_conf->mode == RTE_FC_TX_PAUSE || 80612a4678aSShreyansh Jain fc_conf->mode == RTE_FC_FULL) { 80712a4678aSShreyansh Jain fman_if_set_fc_threshold(dpaa_intf->fif, fc_conf->high_water, 80812a4678aSShreyansh Jain fc_conf->low_water, 80912a4678aSShreyansh Jain dpaa_intf->bp_info->bpid); 81012a4678aSShreyansh Jain if (fc_conf->pause_time) 81112a4678aSShreyansh Jain fman_if_set_fc_quanta(dpaa_intf->fif, 81212a4678aSShreyansh Jain fc_conf->pause_time); 81312a4678aSShreyansh Jain } 81412a4678aSShreyansh Jain 81512a4678aSShreyansh Jain /* Save the information in dpaa device */ 81612a4678aSShreyansh Jain net_fc->pause_time = fc_conf->pause_time; 81712a4678aSShreyansh Jain net_fc->high_water = fc_conf->high_water; 81812a4678aSShreyansh Jain net_fc->low_water = fc_conf->low_water; 81912a4678aSShreyansh Jain net_fc->send_xon = fc_conf->send_xon; 82012a4678aSShreyansh Jain net_fc->mac_ctrl_frame_fwd = fc_conf->mac_ctrl_frame_fwd; 82112a4678aSShreyansh Jain net_fc->mode = fc_conf->mode; 82212a4678aSShreyansh Jain net_fc->autoneg = fc_conf->autoneg; 82312a4678aSShreyansh Jain 82412a4678aSShreyansh Jain return 0; 82512a4678aSShreyansh Jain } 82612a4678aSShreyansh Jain 82712a4678aSShreyansh Jain static int 82812a4678aSShreyansh Jain dpaa_flow_ctrl_get(struct rte_eth_dev *dev, 82912a4678aSShreyansh Jain struct rte_eth_fc_conf *fc_conf) 83012a4678aSShreyansh Jain { 83112a4678aSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 83212a4678aSShreyansh Jain struct rte_eth_fc_conf *net_fc = dpaa_intf->fc_conf; 83312a4678aSShreyansh Jain int ret; 83412a4678aSShreyansh Jain 83512a4678aSShreyansh Jain PMD_INIT_FUNC_TRACE(); 83612a4678aSShreyansh Jain 83712a4678aSShreyansh Jain if (net_fc) { 83812a4678aSShreyansh Jain fc_conf->pause_time = net_fc->pause_time; 83912a4678aSShreyansh Jain fc_conf->high_water = net_fc->high_water; 84012a4678aSShreyansh Jain fc_conf->low_water = net_fc->low_water; 84112a4678aSShreyansh Jain fc_conf->send_xon = net_fc->send_xon; 84212a4678aSShreyansh Jain fc_conf->mac_ctrl_frame_fwd = net_fc->mac_ctrl_frame_fwd; 84312a4678aSShreyansh Jain fc_conf->mode = net_fc->mode; 84412a4678aSShreyansh Jain fc_conf->autoneg = net_fc->autoneg; 84512a4678aSShreyansh Jain return 0; 84612a4678aSShreyansh Jain } 84712a4678aSShreyansh Jain ret = fman_if_get_fc_threshold(dpaa_intf->fif); 84812a4678aSShreyansh Jain if (ret) { 84912a4678aSShreyansh Jain fc_conf->mode = RTE_FC_TX_PAUSE; 85012a4678aSShreyansh Jain fc_conf->pause_time = fman_if_get_fc_quanta(dpaa_intf->fif); 85112a4678aSShreyansh Jain } else { 85212a4678aSShreyansh Jain fc_conf->mode = RTE_FC_NONE; 85312a4678aSShreyansh Jain } 85412a4678aSShreyansh Jain 85512a4678aSShreyansh Jain return 0; 85612a4678aSShreyansh Jain } 85712a4678aSShreyansh Jain 85812a4678aSShreyansh Jain static int 859fe6c6032SShreyansh Jain dpaa_dev_add_mac_addr(struct rte_eth_dev *dev, 860fe6c6032SShreyansh Jain struct ether_addr *addr, 861fe6c6032SShreyansh Jain uint32_t index, 862fe6c6032SShreyansh Jain __rte_unused uint32_t pool) 863fe6c6032SShreyansh Jain { 864fe6c6032SShreyansh Jain int ret; 865fe6c6032SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 866fe6c6032SShreyansh Jain 867fe6c6032SShreyansh Jain PMD_INIT_FUNC_TRACE(); 868fe6c6032SShreyansh Jain 869fe6c6032SShreyansh Jain ret = fman_if_add_mac_addr(dpaa_intf->fif, addr->addr_bytes, index); 870fe6c6032SShreyansh Jain 871fe6c6032SShreyansh Jain if (ret) 872fe6c6032SShreyansh Jain RTE_LOG(ERR, PMD, "error: Adding the MAC ADDR failed:" 873fe6c6032SShreyansh Jain " err = %d", ret); 874fe6c6032SShreyansh Jain return 0; 875fe6c6032SShreyansh Jain } 876fe6c6032SShreyansh Jain 877fe6c6032SShreyansh Jain static void 878fe6c6032SShreyansh Jain dpaa_dev_remove_mac_addr(struct rte_eth_dev *dev, 879fe6c6032SShreyansh Jain uint32_t index) 880fe6c6032SShreyansh Jain { 881fe6c6032SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 882fe6c6032SShreyansh Jain 883fe6c6032SShreyansh Jain PMD_INIT_FUNC_TRACE(); 884fe6c6032SShreyansh Jain 885fe6c6032SShreyansh Jain fman_if_clear_mac_addr(dpaa_intf->fif, index); 886fe6c6032SShreyansh Jain } 887fe6c6032SShreyansh Jain 888caccf8b3SOlivier Matz static int 889fe6c6032SShreyansh Jain dpaa_dev_set_mac_addr(struct rte_eth_dev *dev, 890fe6c6032SShreyansh Jain struct ether_addr *addr) 891fe6c6032SShreyansh Jain { 892fe6c6032SShreyansh Jain int ret; 893fe6c6032SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 894fe6c6032SShreyansh Jain 895fe6c6032SShreyansh Jain PMD_INIT_FUNC_TRACE(); 896fe6c6032SShreyansh Jain 897fe6c6032SShreyansh Jain ret = fman_if_add_mac_addr(dpaa_intf->fif, addr->addr_bytes, 0); 898fe6c6032SShreyansh Jain if (ret) 899fe6c6032SShreyansh Jain RTE_LOG(ERR, PMD, "error: Setting the MAC ADDR failed %d", ret); 900caccf8b3SOlivier Matz 901caccf8b3SOlivier Matz return ret; 902fe6c6032SShreyansh Jain } 903fe6c6032SShreyansh Jain 904ff9e112dSShreyansh Jain static struct eth_dev_ops dpaa_devops = { 905ff9e112dSShreyansh Jain .dev_configure = dpaa_eth_dev_configure, 906ff9e112dSShreyansh Jain .dev_start = dpaa_eth_dev_start, 907ff9e112dSShreyansh Jain .dev_stop = dpaa_eth_dev_stop, 908ff9e112dSShreyansh Jain .dev_close = dpaa_eth_dev_close, 909799db456SShreyansh Jain .dev_infos_get = dpaa_eth_dev_info, 910a7bdc3bdSShreyansh Jain .dev_supported_ptypes_get = dpaa_supported_ptypes_get, 91137f9b54bSShreyansh Jain 91237f9b54bSShreyansh Jain .rx_queue_setup = dpaa_eth_rx_queue_setup, 91337f9b54bSShreyansh Jain .tx_queue_setup = dpaa_eth_tx_queue_setup, 91437f9b54bSShreyansh Jain .rx_queue_release = dpaa_eth_rx_queue_release, 91537f9b54bSShreyansh Jain .tx_queue_release = dpaa_eth_tx_queue_release, 916b005d729SHemant Agrawal .rx_queue_count = dpaa_dev_rx_queue_count, 917e124a69fSShreyansh Jain 91812a4678aSShreyansh Jain .flow_ctrl_get = dpaa_flow_ctrl_get, 91912a4678aSShreyansh Jain .flow_ctrl_set = dpaa_flow_ctrl_set, 92012a4678aSShreyansh Jain 921e124a69fSShreyansh Jain .link_update = dpaa_eth_link_update, 922e1ad3a05SShreyansh Jain .stats_get = dpaa_eth_stats_get, 923b21ed3e2SHemant Agrawal .xstats_get = dpaa_dev_xstats_get, 924b21ed3e2SHemant Agrawal .xstats_get_by_id = dpaa_xstats_get_by_id, 925b21ed3e2SHemant Agrawal .xstats_get_names_by_id = dpaa_xstats_get_names_by_id, 926b21ed3e2SHemant Agrawal .xstats_get_names = dpaa_xstats_get_names, 927b21ed3e2SHemant Agrawal .xstats_reset = dpaa_eth_stats_reset, 928e1ad3a05SShreyansh Jain .stats_reset = dpaa_eth_stats_reset, 92995ef603dSShreyansh Jain .promiscuous_enable = dpaa_eth_promiscuous_enable, 93095ef603dSShreyansh Jain .promiscuous_disable = dpaa_eth_promiscuous_disable, 93144dd70a3SShreyansh Jain .allmulticast_enable = dpaa_eth_multicast_enable, 93244dd70a3SShreyansh Jain .allmulticast_disable = dpaa_eth_multicast_disable, 9330cbec027SShreyansh Jain .mtu_set = dpaa_mtu_set, 934e124a69fSShreyansh Jain .dev_set_link_down = dpaa_link_down, 935e124a69fSShreyansh Jain .dev_set_link_up = dpaa_link_up, 936fe6c6032SShreyansh Jain .mac_addr_add = dpaa_dev_add_mac_addr, 937fe6c6032SShreyansh Jain .mac_addr_remove = dpaa_dev_remove_mac_addr, 938fe6c6032SShreyansh Jain .mac_addr_set = dpaa_dev_set_mac_addr, 939fe6c6032SShreyansh Jain 940cf0fab1dSHemant Agrawal .fw_version_get = dpaa_fw_version_get, 941ff9e112dSShreyansh Jain }; 942ff9e112dSShreyansh Jain 9438c3495f5SHemant Agrawal static bool 9448c3495f5SHemant Agrawal is_device_supported(struct rte_eth_dev *dev, struct rte_dpaa_driver *drv) 9458c3495f5SHemant Agrawal { 9468c3495f5SHemant Agrawal if (strcmp(dev->device->driver->name, 9478c3495f5SHemant Agrawal drv->driver.name)) 9488c3495f5SHemant Agrawal return false; 9498c3495f5SHemant Agrawal 9508c3495f5SHemant Agrawal return true; 9518c3495f5SHemant Agrawal } 9528c3495f5SHemant Agrawal 9538c3495f5SHemant Agrawal static bool 9548c3495f5SHemant Agrawal is_dpaa_supported(struct rte_eth_dev *dev) 9558c3495f5SHemant Agrawal { 9568c3495f5SHemant Agrawal return is_device_supported(dev, &rte_dpaa_pmd); 9578c3495f5SHemant Agrawal } 9588c3495f5SHemant Agrawal 9591e06b6dcSHemant Agrawal int 9608c3495f5SHemant Agrawal rte_pmd_dpaa_set_tx_loopback(uint8_t port, uint8_t on) 9618c3495f5SHemant Agrawal { 9628c3495f5SHemant Agrawal struct rte_eth_dev *dev; 9638c3495f5SHemant Agrawal struct dpaa_if *dpaa_intf; 9648c3495f5SHemant Agrawal 9658c3495f5SHemant Agrawal RTE_ETH_VALID_PORTID_OR_ERR_RET(port, -ENODEV); 9668c3495f5SHemant Agrawal 9678c3495f5SHemant Agrawal dev = &rte_eth_devices[port]; 9688c3495f5SHemant Agrawal 9698c3495f5SHemant Agrawal if (!is_dpaa_supported(dev)) 9708c3495f5SHemant Agrawal return -ENOTSUP; 9718c3495f5SHemant Agrawal 9728c3495f5SHemant Agrawal dpaa_intf = dev->data->dev_private; 9738c3495f5SHemant Agrawal 9748c3495f5SHemant Agrawal if (on) 9758c3495f5SHemant Agrawal fman_if_loopback_enable(dpaa_intf->fif); 9768c3495f5SHemant Agrawal else 9778c3495f5SHemant Agrawal fman_if_loopback_disable(dpaa_intf->fif); 9788c3495f5SHemant Agrawal 9798c3495f5SHemant Agrawal return 0; 9808c3495f5SHemant Agrawal } 9818c3495f5SHemant Agrawal 98212a4678aSShreyansh Jain static int dpaa_fc_set_default(struct dpaa_if *dpaa_intf) 98312a4678aSShreyansh Jain { 98412a4678aSShreyansh Jain struct rte_eth_fc_conf *fc_conf; 98512a4678aSShreyansh Jain int ret; 98612a4678aSShreyansh Jain 98712a4678aSShreyansh Jain PMD_INIT_FUNC_TRACE(); 98812a4678aSShreyansh Jain 98912a4678aSShreyansh Jain if (!(dpaa_intf->fc_conf)) { 99012a4678aSShreyansh Jain dpaa_intf->fc_conf = rte_zmalloc(NULL, 99112a4678aSShreyansh Jain sizeof(struct rte_eth_fc_conf), MAX_CACHELINE); 99212a4678aSShreyansh Jain if (!dpaa_intf->fc_conf) { 99312a4678aSShreyansh Jain DPAA_PMD_ERR("unable to save flow control info"); 99412a4678aSShreyansh Jain return -ENOMEM; 99512a4678aSShreyansh Jain } 99612a4678aSShreyansh Jain } 99712a4678aSShreyansh Jain fc_conf = dpaa_intf->fc_conf; 99812a4678aSShreyansh Jain ret = fman_if_get_fc_threshold(dpaa_intf->fif); 99912a4678aSShreyansh Jain if (ret) { 100012a4678aSShreyansh Jain fc_conf->mode = RTE_FC_TX_PAUSE; 100112a4678aSShreyansh Jain fc_conf->pause_time = fman_if_get_fc_quanta(dpaa_intf->fif); 100212a4678aSShreyansh Jain } else { 100312a4678aSShreyansh Jain fc_conf->mode = RTE_FC_NONE; 100412a4678aSShreyansh Jain } 100512a4678aSShreyansh Jain 100612a4678aSShreyansh Jain return 0; 100712a4678aSShreyansh Jain } 100812a4678aSShreyansh Jain 100937f9b54bSShreyansh Jain /* Initialise an Rx FQ */ 101062f53995SHemant Agrawal static int dpaa_rx_queue_init(struct qman_fq *fq, struct qman_cgr *cgr_rx, 101137f9b54bSShreyansh Jain uint32_t fqid) 101237f9b54bSShreyansh Jain { 10138d804cf1SHemant Agrawal struct qm_mcc_initfq opts = {0}; 101437f9b54bSShreyansh Jain int ret; 101562f53995SHemant Agrawal u32 flags = 0; 101662f53995SHemant Agrawal struct qm_mcc_initcgr cgr_opts = { 101762f53995SHemant Agrawal .we_mask = QM_CGR_WE_CS_THRES | 101862f53995SHemant Agrawal QM_CGR_WE_CSTD_EN | 101962f53995SHemant Agrawal QM_CGR_WE_MODE, 102062f53995SHemant Agrawal .cgr = { 102162f53995SHemant Agrawal .cstd_en = QM_CGR_EN, 102262f53995SHemant Agrawal .mode = QMAN_CGR_MODE_FRAME 102362f53995SHemant Agrawal } 102462f53995SHemant Agrawal }; 102537f9b54bSShreyansh Jain 102637f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 102737f9b54bSShreyansh Jain 102837f9b54bSShreyansh Jain ret = qman_reserve_fqid(fqid); 102937f9b54bSShreyansh Jain if (ret) { 10308d6fc8b6SHemant Agrawal DPAA_PMD_ERR("reserve rx fqid 0x%x failed with ret: %d", 103137f9b54bSShreyansh Jain fqid, ret); 103237f9b54bSShreyansh Jain return -EINVAL; 103337f9b54bSShreyansh Jain } 103437f9b54bSShreyansh Jain 10358d6fc8b6SHemant Agrawal DPAA_PMD_DEBUG("creating rx fq %p, fqid 0x%x", fq, fqid); 103637f9b54bSShreyansh Jain ret = qman_create_fq(fqid, QMAN_FQ_FLAG_NO_ENQUEUE, fq); 103737f9b54bSShreyansh Jain if (ret) { 10386fd3639aSHemant Agrawal DPAA_PMD_ERR("create rx fqid 0x%x failed with ret: %d", 103937f9b54bSShreyansh Jain fqid, ret); 104037f9b54bSShreyansh Jain return ret; 104137f9b54bSShreyansh Jain } 10420c504f69SHemant Agrawal fq->is_static = false; 10435e745593SSunil Kumar Kori 10445e745593SSunil Kumar Kori dpaa_poll_queue_default_config(&opts); 104537f9b54bSShreyansh Jain 104662f53995SHemant Agrawal if (cgr_rx) { 104762f53995SHemant Agrawal /* Enable tail drop with cgr on this queue */ 104862f53995SHemant Agrawal qm_cgr_cs_thres_set64(&cgr_opts.cgr.cs_thres, td_threshold, 0); 104962f53995SHemant Agrawal cgr_rx->cb = NULL; 105062f53995SHemant Agrawal ret = qman_create_cgr(cgr_rx, QMAN_CGR_FLAG_USE_INIT, 105162f53995SHemant Agrawal &cgr_opts); 105262f53995SHemant Agrawal if (ret) { 105362f53995SHemant Agrawal DPAA_PMD_WARN( 10548d6fc8b6SHemant Agrawal "rx taildrop init fail on rx fqid 0x%x(ret=%d)", 105562f53995SHemant Agrawal fqid, ret); 105662f53995SHemant Agrawal goto without_cgr; 105762f53995SHemant Agrawal } 105862f53995SHemant Agrawal opts.we_mask |= QM_INITFQ_WE_CGID; 105962f53995SHemant Agrawal opts.fqd.cgid = cgr_rx->cgrid; 106062f53995SHemant Agrawal opts.fqd.fq_ctrl |= QM_FQCTRL_CGE; 106162f53995SHemant Agrawal } 106262f53995SHemant Agrawal without_cgr: 106362f53995SHemant Agrawal ret = qman_init_fq(fq, flags, &opts); 106437f9b54bSShreyansh Jain if (ret) 10658d6fc8b6SHemant Agrawal DPAA_PMD_ERR("init rx fqid 0x%x failed with ret:%d", fqid, ret); 106637f9b54bSShreyansh Jain return ret; 106737f9b54bSShreyansh Jain } 106837f9b54bSShreyansh Jain 106937f9b54bSShreyansh Jain /* Initialise a Tx FQ */ 107037f9b54bSShreyansh Jain static int dpaa_tx_queue_init(struct qman_fq *fq, 107137f9b54bSShreyansh Jain struct fman_if *fman_intf) 107237f9b54bSShreyansh Jain { 10738d804cf1SHemant Agrawal struct qm_mcc_initfq opts = {0}; 107437f9b54bSShreyansh Jain int ret; 107537f9b54bSShreyansh Jain 107637f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 107737f9b54bSShreyansh Jain 107837f9b54bSShreyansh Jain ret = qman_create_fq(0, QMAN_FQ_FLAG_DYNAMIC_FQID | 107937f9b54bSShreyansh Jain QMAN_FQ_FLAG_TO_DCPORTAL, fq); 108037f9b54bSShreyansh Jain if (ret) { 108137f9b54bSShreyansh Jain DPAA_PMD_ERR("create tx fq failed with ret: %d", ret); 108237f9b54bSShreyansh Jain return ret; 108337f9b54bSShreyansh Jain } 108437f9b54bSShreyansh Jain opts.we_mask = QM_INITFQ_WE_DESTWQ | QM_INITFQ_WE_FQCTRL | 108537f9b54bSShreyansh Jain QM_INITFQ_WE_CONTEXTB | QM_INITFQ_WE_CONTEXTA; 108637f9b54bSShreyansh Jain opts.fqd.dest.channel = fman_intf->tx_channel_id; 108737f9b54bSShreyansh Jain opts.fqd.dest.wq = DPAA_IF_TX_PRIORITY; 108837f9b54bSShreyansh Jain opts.fqd.fq_ctrl = QM_FQCTRL_PREFERINCACHE; 108937f9b54bSShreyansh Jain opts.fqd.context_b = 0; 109037f9b54bSShreyansh Jain /* no tx-confirmation */ 109137f9b54bSShreyansh Jain opts.fqd.context_a.hi = 0x80000000 | fman_dealloc_bufs_mask_hi; 109237f9b54bSShreyansh Jain opts.fqd.context_a.lo = 0 | fman_dealloc_bufs_mask_lo; 10938d6fc8b6SHemant Agrawal DPAA_PMD_DEBUG("init tx fq %p, fqid 0x%x", fq, fq->fqid); 109437f9b54bSShreyansh Jain ret = qman_init_fq(fq, QMAN_INITFQ_FLAG_SCHED, &opts); 109537f9b54bSShreyansh Jain if (ret) 10968d6fc8b6SHemant Agrawal DPAA_PMD_ERR("init tx fqid 0x%x failed %d", fq->fqid, ret); 109737f9b54bSShreyansh Jain return ret; 109837f9b54bSShreyansh Jain } 109937f9b54bSShreyansh Jain 110005ba55bcSShreyansh Jain #ifdef RTE_LIBRTE_DPAA_DEBUG_DRIVER 110105ba55bcSShreyansh Jain /* Initialise a DEBUG FQ ([rt]x_error, rx_default). */ 110205ba55bcSShreyansh Jain static int dpaa_debug_queue_init(struct qman_fq *fq, uint32_t fqid) 110305ba55bcSShreyansh Jain { 11048d804cf1SHemant Agrawal struct qm_mcc_initfq opts = {0}; 110505ba55bcSShreyansh Jain int ret; 110605ba55bcSShreyansh Jain 110705ba55bcSShreyansh Jain PMD_INIT_FUNC_TRACE(); 110805ba55bcSShreyansh Jain 110905ba55bcSShreyansh Jain ret = qman_reserve_fqid(fqid); 111005ba55bcSShreyansh Jain if (ret) { 111105ba55bcSShreyansh Jain DPAA_PMD_ERR("Reserve debug fqid %d failed with ret: %d", 111205ba55bcSShreyansh Jain fqid, ret); 111305ba55bcSShreyansh Jain return -EINVAL; 111405ba55bcSShreyansh Jain } 111505ba55bcSShreyansh Jain /* "map" this Rx FQ to one of the interfaces Tx FQID */ 111605ba55bcSShreyansh Jain DPAA_PMD_DEBUG("Creating debug fq %p, fqid %d", fq, fqid); 111705ba55bcSShreyansh Jain ret = qman_create_fq(fqid, QMAN_FQ_FLAG_NO_ENQUEUE, fq); 111805ba55bcSShreyansh Jain if (ret) { 111905ba55bcSShreyansh Jain DPAA_PMD_ERR("create debug fqid %d failed with ret: %d", 112005ba55bcSShreyansh Jain fqid, ret); 112105ba55bcSShreyansh Jain return ret; 112205ba55bcSShreyansh Jain } 112305ba55bcSShreyansh Jain opts.we_mask = QM_INITFQ_WE_DESTWQ | QM_INITFQ_WE_FQCTRL; 112405ba55bcSShreyansh Jain opts.fqd.dest.wq = DPAA_IF_DEBUG_PRIORITY; 112505ba55bcSShreyansh Jain ret = qman_init_fq(fq, 0, &opts); 112605ba55bcSShreyansh Jain if (ret) 112705ba55bcSShreyansh Jain DPAA_PMD_ERR("init debug fqid %d failed with ret: %d", 112805ba55bcSShreyansh Jain fqid, ret); 112905ba55bcSShreyansh Jain return ret; 113005ba55bcSShreyansh Jain } 113105ba55bcSShreyansh Jain #endif 113205ba55bcSShreyansh Jain 1133ff9e112dSShreyansh Jain /* Initialise a network interface */ 1134ff9e112dSShreyansh Jain static int 1135ff9e112dSShreyansh Jain dpaa_dev_init(struct rte_eth_dev *eth_dev) 1136ff9e112dSShreyansh Jain { 113737f9b54bSShreyansh Jain int num_cores, num_rx_fqs, fqid; 113837f9b54bSShreyansh Jain int loop, ret = 0; 1139ff9e112dSShreyansh Jain int dev_id; 1140ff9e112dSShreyansh Jain struct rte_dpaa_device *dpaa_device; 1141ff9e112dSShreyansh Jain struct dpaa_if *dpaa_intf; 114237f9b54bSShreyansh Jain struct fm_eth_port_cfg *cfg; 114337f9b54bSShreyansh Jain struct fman_if *fman_intf; 114437f9b54bSShreyansh Jain struct fman_if_bpool *bp, *tmp_bp; 114562f53995SHemant Agrawal uint32_t cgrid[DPAA_MAX_NUM_PCD_QUEUES]; 1146ff9e112dSShreyansh Jain 1147ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 1148ff9e112dSShreyansh Jain 1149ff9e112dSShreyansh Jain /* For secondary processes, the primary has done all the work */ 1150ff9e112dSShreyansh Jain if (rte_eal_process_type() != RTE_PROC_PRIMARY) 1151ff9e112dSShreyansh Jain return 0; 1152ff9e112dSShreyansh Jain 1153ff9e112dSShreyansh Jain dpaa_device = DEV_TO_DPAA_DEVICE(eth_dev->device); 1154ff9e112dSShreyansh Jain dev_id = dpaa_device->id.dev_id; 1155ff9e112dSShreyansh Jain dpaa_intf = eth_dev->data->dev_private; 115637f9b54bSShreyansh Jain cfg = &dpaa_netcfg->port_cfg[dev_id]; 115737f9b54bSShreyansh Jain fman_intf = cfg->fman_if; 1158ff9e112dSShreyansh Jain 1159ff9e112dSShreyansh Jain dpaa_intf->name = dpaa_device->name; 1160ff9e112dSShreyansh Jain 116137f9b54bSShreyansh Jain /* save fman_if & cfg in the interface struture */ 116237f9b54bSShreyansh Jain dpaa_intf->fif = fman_intf; 1163ff9e112dSShreyansh Jain dpaa_intf->ifid = dev_id; 116437f9b54bSShreyansh Jain dpaa_intf->cfg = cfg; 1165ff9e112dSShreyansh Jain 116637f9b54bSShreyansh Jain /* Initialize Rx FQ's */ 11678d6fc8b6SHemant Agrawal if (default_q) { 11688d6fc8b6SHemant Agrawal num_rx_fqs = DPAA_DEFAULT_NUM_PCD_QUEUES; 11698d6fc8b6SHemant Agrawal } else { 117037f9b54bSShreyansh Jain if (getenv("DPAA_NUM_RX_QUEUES")) 117137f9b54bSShreyansh Jain num_rx_fqs = atoi(getenv("DPAA_NUM_RX_QUEUES")); 117237f9b54bSShreyansh Jain else 117337f9b54bSShreyansh Jain num_rx_fqs = DPAA_DEFAULT_NUM_PCD_QUEUES; 11748d6fc8b6SHemant Agrawal } 11758d6fc8b6SHemant Agrawal 117637f9b54bSShreyansh Jain 1177e4f931ccSHemant Agrawal /* Each device can not have more than DPAA_MAX_NUM_PCD_QUEUES RX 117837f9b54bSShreyansh Jain * queues. 117937f9b54bSShreyansh Jain */ 1180e4f931ccSHemant Agrawal if (num_rx_fqs <= 0 || num_rx_fqs > DPAA_MAX_NUM_PCD_QUEUES) { 118137f9b54bSShreyansh Jain DPAA_PMD_ERR("Invalid number of RX queues\n"); 118237f9b54bSShreyansh Jain return -EINVAL; 118337f9b54bSShreyansh Jain } 118437f9b54bSShreyansh Jain 118537f9b54bSShreyansh Jain dpaa_intf->rx_queues = rte_zmalloc(NULL, 118637f9b54bSShreyansh Jain sizeof(struct qman_fq) * num_rx_fqs, MAX_CACHELINE); 11870ff76833SYong Wang if (!dpaa_intf->rx_queues) { 11880ff76833SYong Wang DPAA_PMD_ERR("Failed to alloc mem for RX queues\n"); 11890ff76833SYong Wang return -ENOMEM; 11900ff76833SYong Wang } 119162f53995SHemant Agrawal 119262f53995SHemant Agrawal /* If congestion control is enabled globally*/ 119362f53995SHemant Agrawal if (td_threshold) { 119462f53995SHemant Agrawal dpaa_intf->cgr_rx = rte_zmalloc(NULL, 119562f53995SHemant Agrawal sizeof(struct qman_cgr) * num_rx_fqs, MAX_CACHELINE); 11960ff76833SYong Wang if (!dpaa_intf->cgr_rx) { 11970ff76833SYong Wang DPAA_PMD_ERR("Failed to alloc mem for cgr_rx\n"); 11980ff76833SYong Wang ret = -ENOMEM; 11990ff76833SYong Wang goto free_rx; 12000ff76833SYong Wang } 120162f53995SHemant Agrawal 120262f53995SHemant Agrawal ret = qman_alloc_cgrid_range(&cgrid[0], num_rx_fqs, 1, 0); 120362f53995SHemant Agrawal if (ret != num_rx_fqs) { 120462f53995SHemant Agrawal DPAA_PMD_WARN("insufficient CGRIDs available"); 12050ff76833SYong Wang ret = -EINVAL; 12060ff76833SYong Wang goto free_rx; 120762f53995SHemant Agrawal } 120862f53995SHemant Agrawal } else { 120962f53995SHemant Agrawal dpaa_intf->cgr_rx = NULL; 121062f53995SHemant Agrawal } 121162f53995SHemant Agrawal 121237f9b54bSShreyansh Jain for (loop = 0; loop < num_rx_fqs; loop++) { 12138d6fc8b6SHemant Agrawal if (default_q) 12148d6fc8b6SHemant Agrawal fqid = cfg->rx_def; 12158d6fc8b6SHemant Agrawal else 121637f9b54bSShreyansh Jain fqid = DPAA_PCD_FQID_START + dpaa_intf->ifid * 121737f9b54bSShreyansh Jain DPAA_PCD_FQID_MULTIPLIER + loop; 121862f53995SHemant Agrawal 121962f53995SHemant Agrawal if (dpaa_intf->cgr_rx) 122062f53995SHemant Agrawal dpaa_intf->cgr_rx[loop].cgrid = cgrid[loop]; 122162f53995SHemant Agrawal 122262f53995SHemant Agrawal ret = dpaa_rx_queue_init(&dpaa_intf->rx_queues[loop], 122362f53995SHemant Agrawal dpaa_intf->cgr_rx ? &dpaa_intf->cgr_rx[loop] : NULL, 122462f53995SHemant Agrawal fqid); 122537f9b54bSShreyansh Jain if (ret) 12260ff76833SYong Wang goto free_rx; 122737f9b54bSShreyansh Jain dpaa_intf->rx_queues[loop].dpaa_intf = dpaa_intf; 122837f9b54bSShreyansh Jain } 122937f9b54bSShreyansh Jain dpaa_intf->nb_rx_queues = num_rx_fqs; 123037f9b54bSShreyansh Jain 12310ff76833SYong Wang /* Initialise Tx FQs.free_rx Have as many Tx FQ's as number of cores */ 123237f9b54bSShreyansh Jain num_cores = rte_lcore_count(); 123337f9b54bSShreyansh Jain dpaa_intf->tx_queues = rte_zmalloc(NULL, sizeof(struct qman_fq) * 123437f9b54bSShreyansh Jain num_cores, MAX_CACHELINE); 12350ff76833SYong Wang if (!dpaa_intf->tx_queues) { 12360ff76833SYong Wang DPAA_PMD_ERR("Failed to alloc mem for TX queues\n"); 12370ff76833SYong Wang ret = -ENOMEM; 12380ff76833SYong Wang goto free_rx; 12390ff76833SYong Wang } 124037f9b54bSShreyansh Jain 124137f9b54bSShreyansh Jain for (loop = 0; loop < num_cores; loop++) { 124237f9b54bSShreyansh Jain ret = dpaa_tx_queue_init(&dpaa_intf->tx_queues[loop], 124337f9b54bSShreyansh Jain fman_intf); 124437f9b54bSShreyansh Jain if (ret) 12450ff76833SYong Wang goto free_tx; 124637f9b54bSShreyansh Jain dpaa_intf->tx_queues[loop].dpaa_intf = dpaa_intf; 124737f9b54bSShreyansh Jain } 124837f9b54bSShreyansh Jain dpaa_intf->nb_tx_queues = num_cores; 124937f9b54bSShreyansh Jain 125005ba55bcSShreyansh Jain #ifdef RTE_LIBRTE_DPAA_DEBUG_DRIVER 125105ba55bcSShreyansh Jain dpaa_debug_queue_init(&dpaa_intf->debug_queues[ 125205ba55bcSShreyansh Jain DPAA_DEBUG_FQ_RX_ERROR], fman_intf->fqid_rx_err); 125305ba55bcSShreyansh Jain dpaa_intf->debug_queues[DPAA_DEBUG_FQ_RX_ERROR].dpaa_intf = dpaa_intf; 125405ba55bcSShreyansh Jain dpaa_debug_queue_init(&dpaa_intf->debug_queues[ 125505ba55bcSShreyansh Jain DPAA_DEBUG_FQ_TX_ERROR], fman_intf->fqid_tx_err); 125605ba55bcSShreyansh Jain dpaa_intf->debug_queues[DPAA_DEBUG_FQ_TX_ERROR].dpaa_intf = dpaa_intf; 125705ba55bcSShreyansh Jain #endif 125805ba55bcSShreyansh Jain 125937f9b54bSShreyansh Jain DPAA_PMD_DEBUG("All frame queues created"); 126037f9b54bSShreyansh Jain 126112a4678aSShreyansh Jain /* Get the initial configuration for flow control */ 126212a4678aSShreyansh Jain dpaa_fc_set_default(dpaa_intf); 126312a4678aSShreyansh Jain 126437f9b54bSShreyansh Jain /* reset bpool list, initialize bpool dynamically */ 126537f9b54bSShreyansh Jain list_for_each_entry_safe(bp, tmp_bp, &cfg->fman_if->bpool_list, node) { 126637f9b54bSShreyansh Jain list_del(&bp->node); 126714595858SShreyansh Jain free(bp); 126837f9b54bSShreyansh Jain } 126937f9b54bSShreyansh Jain 127037f9b54bSShreyansh Jain /* Populate ethdev structure */ 1271ff9e112dSShreyansh Jain eth_dev->dev_ops = &dpaa_devops; 127237f9b54bSShreyansh Jain eth_dev->rx_pkt_burst = dpaa_eth_queue_rx; 127337f9b54bSShreyansh Jain eth_dev->tx_pkt_burst = dpaa_eth_tx_drop_all; 127437f9b54bSShreyansh Jain 127537f9b54bSShreyansh Jain /* Allocate memory for storing MAC addresses */ 127637f9b54bSShreyansh Jain eth_dev->data->mac_addrs = rte_zmalloc("mac_addr", 127737f9b54bSShreyansh Jain ETHER_ADDR_LEN * DPAA_MAX_MAC_FILTER, 0); 127837f9b54bSShreyansh Jain if (eth_dev->data->mac_addrs == NULL) { 127937f9b54bSShreyansh Jain DPAA_PMD_ERR("Failed to allocate %d bytes needed to " 128037f9b54bSShreyansh Jain "store MAC addresses", 128137f9b54bSShreyansh Jain ETHER_ADDR_LEN * DPAA_MAX_MAC_FILTER); 12820ff76833SYong Wang ret = -ENOMEM; 12830ff76833SYong Wang goto free_tx; 128437f9b54bSShreyansh Jain } 128537f9b54bSShreyansh Jain 128637f9b54bSShreyansh Jain /* copy the primary mac address */ 128737f9b54bSShreyansh Jain ether_addr_copy(&fman_intf->mac_addr, ð_dev->data->mac_addrs[0]); 128837f9b54bSShreyansh Jain 128937f9b54bSShreyansh Jain RTE_LOG(INFO, PMD, "net: dpaa: %s: %02x:%02x:%02x:%02x:%02x:%02x\n", 129037f9b54bSShreyansh Jain dpaa_device->name, 129137f9b54bSShreyansh Jain fman_intf->mac_addr.addr_bytes[0], 129237f9b54bSShreyansh Jain fman_intf->mac_addr.addr_bytes[1], 129337f9b54bSShreyansh Jain fman_intf->mac_addr.addr_bytes[2], 129437f9b54bSShreyansh Jain fman_intf->mac_addr.addr_bytes[3], 129537f9b54bSShreyansh Jain fman_intf->mac_addr.addr_bytes[4], 129637f9b54bSShreyansh Jain fman_intf->mac_addr.addr_bytes[5]); 129737f9b54bSShreyansh Jain 129837f9b54bSShreyansh Jain /* Disable RX mode */ 129937f9b54bSShreyansh Jain fman_if_discard_rx_errors(fman_intf); 130037f9b54bSShreyansh Jain fman_if_disable_rx(fman_intf); 130137f9b54bSShreyansh Jain /* Disable promiscuous mode */ 130237f9b54bSShreyansh Jain fman_if_promiscuous_disable(fman_intf); 130337f9b54bSShreyansh Jain /* Disable multicast */ 130437f9b54bSShreyansh Jain fman_if_reset_mcast_filter_table(fman_intf); 130537f9b54bSShreyansh Jain /* Reset interface statistics */ 130637f9b54bSShreyansh Jain fman_if_stats_reset(fman_intf); 1307ff9e112dSShreyansh Jain 1308ff9e112dSShreyansh Jain return 0; 13090ff76833SYong Wang 13100ff76833SYong Wang free_tx: 13110ff76833SYong Wang rte_free(dpaa_intf->tx_queues); 13120ff76833SYong Wang dpaa_intf->tx_queues = NULL; 13130ff76833SYong Wang dpaa_intf->nb_tx_queues = 0; 13140ff76833SYong Wang 13150ff76833SYong Wang free_rx: 13160ff76833SYong Wang rte_free(dpaa_intf->cgr_rx); 13170ff76833SYong Wang rte_free(dpaa_intf->rx_queues); 13180ff76833SYong Wang dpaa_intf->rx_queues = NULL; 13190ff76833SYong Wang dpaa_intf->nb_rx_queues = 0; 13200ff76833SYong Wang return ret; 1321ff9e112dSShreyansh Jain } 1322ff9e112dSShreyansh Jain 1323ff9e112dSShreyansh Jain static int 1324ff9e112dSShreyansh Jain dpaa_dev_uninit(struct rte_eth_dev *dev) 1325ff9e112dSShreyansh Jain { 1326ff9e112dSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 132762f53995SHemant Agrawal int loop; 1328ff9e112dSShreyansh Jain 1329ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 1330ff9e112dSShreyansh Jain 1331ff9e112dSShreyansh Jain if (rte_eal_process_type() != RTE_PROC_PRIMARY) 1332ff9e112dSShreyansh Jain return -EPERM; 1333ff9e112dSShreyansh Jain 1334ff9e112dSShreyansh Jain if (!dpaa_intf) { 1335ff9e112dSShreyansh Jain DPAA_PMD_WARN("Already closed or not started"); 1336ff9e112dSShreyansh Jain return -1; 1337ff9e112dSShreyansh Jain } 1338ff9e112dSShreyansh Jain 1339ff9e112dSShreyansh Jain dpaa_eth_dev_close(dev); 1340ff9e112dSShreyansh Jain 134137f9b54bSShreyansh Jain /* release configuration memory */ 134237f9b54bSShreyansh Jain if (dpaa_intf->fc_conf) 134337f9b54bSShreyansh Jain rte_free(dpaa_intf->fc_conf); 134437f9b54bSShreyansh Jain 134562f53995SHemant Agrawal /* Release RX congestion Groups */ 134662f53995SHemant Agrawal if (dpaa_intf->cgr_rx) { 134762f53995SHemant Agrawal for (loop = 0; loop < dpaa_intf->nb_rx_queues; loop++) 134862f53995SHemant Agrawal qman_delete_cgr(&dpaa_intf->cgr_rx[loop]); 134962f53995SHemant Agrawal 135062f53995SHemant Agrawal qman_release_cgrid_range(dpaa_intf->cgr_rx[loop].cgrid, 135162f53995SHemant Agrawal dpaa_intf->nb_rx_queues); 135262f53995SHemant Agrawal } 135362f53995SHemant Agrawal 135462f53995SHemant Agrawal rte_free(dpaa_intf->cgr_rx); 135562f53995SHemant Agrawal dpaa_intf->cgr_rx = NULL; 135662f53995SHemant Agrawal 135737f9b54bSShreyansh Jain rte_free(dpaa_intf->rx_queues); 135837f9b54bSShreyansh Jain dpaa_intf->rx_queues = NULL; 135937f9b54bSShreyansh Jain 136037f9b54bSShreyansh Jain rte_free(dpaa_intf->tx_queues); 136137f9b54bSShreyansh Jain dpaa_intf->tx_queues = NULL; 136237f9b54bSShreyansh Jain 136337f9b54bSShreyansh Jain /* free memory for storing MAC addresses */ 136437f9b54bSShreyansh Jain rte_free(dev->data->mac_addrs); 136537f9b54bSShreyansh Jain dev->data->mac_addrs = NULL; 136637f9b54bSShreyansh Jain 1367ff9e112dSShreyansh Jain dev->dev_ops = NULL; 1368ff9e112dSShreyansh Jain dev->rx_pkt_burst = NULL; 1369ff9e112dSShreyansh Jain dev->tx_pkt_burst = NULL; 1370ff9e112dSShreyansh Jain 1371ff9e112dSShreyansh Jain return 0; 1372ff9e112dSShreyansh Jain } 1373ff9e112dSShreyansh Jain 1374ff9e112dSShreyansh Jain static int 1375ff9e112dSShreyansh Jain rte_dpaa_probe(struct rte_dpaa_driver *dpaa_drv, 1376ff9e112dSShreyansh Jain struct rte_dpaa_device *dpaa_dev) 1377ff9e112dSShreyansh Jain { 1378ff9e112dSShreyansh Jain int diag; 1379ff9e112dSShreyansh Jain int ret; 1380ff9e112dSShreyansh Jain struct rte_eth_dev *eth_dev; 1381ff9e112dSShreyansh Jain 1382ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 1383ff9e112dSShreyansh Jain 1384ff9e112dSShreyansh Jain /* In case of secondary process, the device is already configured 1385ff9e112dSShreyansh Jain * and no further action is required, except portal initialization 1386ff9e112dSShreyansh Jain * and verifying secondary attachment to port name. 1387ff9e112dSShreyansh Jain */ 1388ff9e112dSShreyansh Jain if (rte_eal_process_type() != RTE_PROC_PRIMARY) { 1389ff9e112dSShreyansh Jain eth_dev = rte_eth_dev_attach_secondary(dpaa_dev->name); 1390ff9e112dSShreyansh Jain if (!eth_dev) 1391ff9e112dSShreyansh Jain return -ENOMEM; 1392*d1c3ab22SFerruh Yigit eth_dev->device = &dpaa_dev->device; 1393*d1c3ab22SFerruh Yigit eth_dev->dev_ops = &dpaa_devops; 1394fbe90cddSThomas Monjalon rte_eth_dev_probing_finish(eth_dev); 1395ff9e112dSShreyansh Jain return 0; 1396ff9e112dSShreyansh Jain } 1397ff9e112dSShreyansh Jain 1398ff9e112dSShreyansh Jain if (!is_global_init) { 1399ff9e112dSShreyansh Jain /* One time load of Qman/Bman drivers */ 1400ff9e112dSShreyansh Jain ret = qman_global_init(); 1401ff9e112dSShreyansh Jain if (ret) { 1402ff9e112dSShreyansh Jain DPAA_PMD_ERR("QMAN initialization failed: %d", 1403ff9e112dSShreyansh Jain ret); 1404ff9e112dSShreyansh Jain return ret; 1405ff9e112dSShreyansh Jain } 1406ff9e112dSShreyansh Jain ret = bman_global_init(); 1407ff9e112dSShreyansh Jain if (ret) { 1408ff9e112dSShreyansh Jain DPAA_PMD_ERR("BMAN initialization failed: %d", 1409ff9e112dSShreyansh Jain ret); 1410ff9e112dSShreyansh Jain return ret; 1411ff9e112dSShreyansh Jain } 1412ff9e112dSShreyansh Jain 14138d6fc8b6SHemant Agrawal if (access("/tmp/fmc.bin", F_OK) == -1) { 14148d6fc8b6SHemant Agrawal RTE_LOG(INFO, PMD, 14158d6fc8b6SHemant Agrawal "* FMC not configured.Enabling default mode\n"); 14168d6fc8b6SHemant Agrawal default_q = 1; 14178d6fc8b6SHemant Agrawal } 14188d6fc8b6SHemant Agrawal 1419e507498dSHemant Agrawal /* disabling the default push mode for LS1043 */ 1420e507498dSHemant Agrawal if (dpaa_svr_family == SVR_LS1043A_FAMILY) 1421e507498dSHemant Agrawal dpaa_push_mode_max_queue = 0; 1422e507498dSHemant Agrawal 1423e507498dSHemant Agrawal /* if push mode queues to be enabled. Currenly we are allowing 1424e507498dSHemant Agrawal * only one queue per thread. 1425e507498dSHemant Agrawal */ 1426e507498dSHemant Agrawal if (getenv("DPAA_PUSH_QUEUES_NUMBER")) { 1427e507498dSHemant Agrawal dpaa_push_mode_max_queue = 1428e507498dSHemant Agrawal atoi(getenv("DPAA_PUSH_QUEUES_NUMBER")); 1429e507498dSHemant Agrawal if (dpaa_push_mode_max_queue > DPAA_MAX_PUSH_MODE_QUEUE) 1430e507498dSHemant Agrawal dpaa_push_mode_max_queue = DPAA_MAX_PUSH_MODE_QUEUE; 1431e507498dSHemant Agrawal } 1432e507498dSHemant Agrawal 1433ff9e112dSShreyansh Jain is_global_init = 1; 1434ff9e112dSShreyansh Jain } 1435ff9e112dSShreyansh Jain 14365d944582SNipun Gupta if (unlikely(!RTE_PER_LCORE(dpaa_io))) { 1437ff9e112dSShreyansh Jain ret = rte_dpaa_portal_init((void *)1); 1438ff9e112dSShreyansh Jain if (ret) { 1439ff9e112dSShreyansh Jain DPAA_PMD_ERR("Unable to initialize portal"); 1440ff9e112dSShreyansh Jain return ret; 1441ff9e112dSShreyansh Jain } 14425d944582SNipun Gupta } 1443ff9e112dSShreyansh Jain 1444ff9e112dSShreyansh Jain eth_dev = rte_eth_dev_allocate(dpaa_dev->name); 1445ff9e112dSShreyansh Jain if (eth_dev == NULL) 1446ff9e112dSShreyansh Jain return -ENOMEM; 1447ff9e112dSShreyansh Jain 1448ff9e112dSShreyansh Jain eth_dev->data->dev_private = rte_zmalloc( 1449ff9e112dSShreyansh Jain "ethdev private structure", 1450ff9e112dSShreyansh Jain sizeof(struct dpaa_if), 1451ff9e112dSShreyansh Jain RTE_CACHE_LINE_SIZE); 1452ff9e112dSShreyansh Jain if (!eth_dev->data->dev_private) { 1453ff9e112dSShreyansh Jain DPAA_PMD_ERR("Cannot allocate memzone for port data"); 1454ff9e112dSShreyansh Jain rte_eth_dev_release_port(eth_dev); 1455ff9e112dSShreyansh Jain return -ENOMEM; 1456ff9e112dSShreyansh Jain } 1457ff9e112dSShreyansh Jain 1458ff9e112dSShreyansh Jain eth_dev->device = &dpaa_dev->device; 1459ff9e112dSShreyansh Jain eth_dev->device->driver = &dpaa_drv->driver; 1460ff9e112dSShreyansh Jain dpaa_dev->eth_dev = eth_dev; 1461ff9e112dSShreyansh Jain 1462ff9e112dSShreyansh Jain /* Invoke PMD device initialization function */ 1463ff9e112dSShreyansh Jain diag = dpaa_dev_init(eth_dev); 1464fbe90cddSThomas Monjalon if (diag == 0) { 1465fbe90cddSThomas Monjalon rte_eth_dev_probing_finish(eth_dev); 1466ff9e112dSShreyansh Jain return 0; 1467fbe90cddSThomas Monjalon } 1468ff9e112dSShreyansh Jain 1469ff9e112dSShreyansh Jain if (rte_eal_process_type() == RTE_PROC_PRIMARY) 1470ff9e112dSShreyansh Jain rte_free(eth_dev->data->dev_private); 1471ff9e112dSShreyansh Jain 1472ff9e112dSShreyansh Jain rte_eth_dev_release_port(eth_dev); 1473ff9e112dSShreyansh Jain return diag; 1474ff9e112dSShreyansh Jain } 1475ff9e112dSShreyansh Jain 1476ff9e112dSShreyansh Jain static int 1477ff9e112dSShreyansh Jain rte_dpaa_remove(struct rte_dpaa_device *dpaa_dev) 1478ff9e112dSShreyansh Jain { 1479ff9e112dSShreyansh Jain struct rte_eth_dev *eth_dev; 1480ff9e112dSShreyansh Jain 1481ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 1482ff9e112dSShreyansh Jain 1483ff9e112dSShreyansh Jain eth_dev = dpaa_dev->eth_dev; 1484ff9e112dSShreyansh Jain dpaa_dev_uninit(eth_dev); 1485ff9e112dSShreyansh Jain 1486ff9e112dSShreyansh Jain if (rte_eal_process_type() == RTE_PROC_PRIMARY) 1487ff9e112dSShreyansh Jain rte_free(eth_dev->data->dev_private); 1488ff9e112dSShreyansh Jain 1489ff9e112dSShreyansh Jain rte_eth_dev_release_port(eth_dev); 1490ff9e112dSShreyansh Jain 1491ff9e112dSShreyansh Jain return 0; 1492ff9e112dSShreyansh Jain } 1493ff9e112dSShreyansh Jain 1494ff9e112dSShreyansh Jain static struct rte_dpaa_driver rte_dpaa_pmd = { 1495ff9e112dSShreyansh Jain .drv_type = FSL_DPAA_ETH, 1496ff9e112dSShreyansh Jain .probe = rte_dpaa_probe, 1497ff9e112dSShreyansh Jain .remove = rte_dpaa_remove, 1498ff9e112dSShreyansh Jain }; 1499ff9e112dSShreyansh Jain 1500ff9e112dSShreyansh Jain RTE_PMD_REGISTER_DPAA(net_dpaa, rte_dpaa_pmd); 1501