xref: /dpdk/drivers/net/dpaa/dpaa_ethdev.c (revision b7c7ff6e3b34ac088237f85cf4ac5cc30c859a18)
1d81734caSHemant Agrawal /* SPDX-License-Identifier: BSD-3-Clause
2ff9e112dSShreyansh Jain  *
3ff9e112dSShreyansh Jain  *   Copyright 2016 Freescale Semiconductor, Inc. All rights reserved.
4b1b5d6c9SNipun Gupta  *   Copyright 2017-2019 NXP
5ff9e112dSShreyansh Jain  *
6ff9e112dSShreyansh Jain  */
7ff9e112dSShreyansh Jain /* System headers */
8ff9e112dSShreyansh Jain #include <stdio.h>
9ff9e112dSShreyansh Jain #include <inttypes.h>
10ff9e112dSShreyansh Jain #include <unistd.h>
11ff9e112dSShreyansh Jain #include <limits.h>
12ff9e112dSShreyansh Jain #include <sched.h>
13ff9e112dSShreyansh Jain #include <signal.h>
14ff9e112dSShreyansh Jain #include <pthread.h>
15ff9e112dSShreyansh Jain #include <sys/types.h>
16ff9e112dSShreyansh Jain #include <sys/syscall.h>
17ff9e112dSShreyansh Jain 
186723c0fcSBruce Richardson #include <rte_string_fns.h>
19ff9e112dSShreyansh Jain #include <rte_byteorder.h>
20ff9e112dSShreyansh Jain #include <rte_common.h>
21ff9e112dSShreyansh Jain #include <rte_interrupts.h>
22ff9e112dSShreyansh Jain #include <rte_log.h>
23ff9e112dSShreyansh Jain #include <rte_debug.h>
24ff9e112dSShreyansh Jain #include <rte_pci.h>
25ff9e112dSShreyansh Jain #include <rte_atomic.h>
26ff9e112dSShreyansh Jain #include <rte_branch_prediction.h>
27ff9e112dSShreyansh Jain #include <rte_memory.h>
28ff9e112dSShreyansh Jain #include <rte_tailq.h>
29ff9e112dSShreyansh Jain #include <rte_eal.h>
30ff9e112dSShreyansh Jain #include <rte_alarm.h>
31ff9e112dSShreyansh Jain #include <rte_ether.h>
32ffc905f3SFerruh Yigit #include <rte_ethdev_driver.h>
33ff9e112dSShreyansh Jain #include <rte_malloc.h>
34ff9e112dSShreyansh Jain #include <rte_ring.h>
35ff9e112dSShreyansh Jain 
36ff9e112dSShreyansh Jain #include <rte_dpaa_bus.h>
37ff9e112dSShreyansh Jain #include <rte_dpaa_logs.h>
3837f9b54bSShreyansh Jain #include <dpaa_mempool.h>
39ff9e112dSShreyansh Jain 
40ff9e112dSShreyansh Jain #include <dpaa_ethdev.h>
4137f9b54bSShreyansh Jain #include <dpaa_rxtx.h>
428c3495f5SHemant Agrawal #include <rte_pmd_dpaa.h>
4337f9b54bSShreyansh Jain 
4437f9b54bSShreyansh Jain #include <fsl_usd.h>
4537f9b54bSShreyansh Jain #include <fsl_qman.h>
4637f9b54bSShreyansh Jain #include <fsl_bman.h>
4737f9b54bSShreyansh Jain #include <fsl_fman.h>
48ff9e112dSShreyansh Jain 
49c5836218SSunil Kumar Kori /* Supported Rx offloads */
50c5836218SSunil Kumar Kori static uint64_t dev_rx_offloads_sup =
5155576ac2SHemant Agrawal 		DEV_RX_OFFLOAD_JUMBO_FRAME |
5255576ac2SHemant Agrawal 		DEV_RX_OFFLOAD_SCATTER;
53c5836218SSunil Kumar Kori 
54c5836218SSunil Kumar Kori /* Rx offloads which cannot be disabled */
55c5836218SSunil Kumar Kori static uint64_t dev_rx_offloads_nodis =
56c5836218SSunil Kumar Kori 		DEV_RX_OFFLOAD_IPV4_CKSUM |
57c5836218SSunil Kumar Kori 		DEV_RX_OFFLOAD_UDP_CKSUM |
58c5836218SSunil Kumar Kori 		DEV_RX_OFFLOAD_TCP_CKSUM |
598b945a7fSPavan Nikhilesh 		DEV_RX_OFFLOAD_OUTER_IPV4_CKSUM |
608b945a7fSPavan Nikhilesh 		DEV_RX_OFFLOAD_RSS_HASH;
61c5836218SSunil Kumar Kori 
62c5836218SSunil Kumar Kori /* Supported Tx offloads */
631cd8d4ceSHemant Agrawal static uint64_t dev_tx_offloads_sup =
641cd8d4ceSHemant Agrawal 		DEV_TX_OFFLOAD_MT_LOCKFREE |
651cd8d4ceSHemant Agrawal 		DEV_TX_OFFLOAD_MBUF_FAST_FREE;
66c5836218SSunil Kumar Kori 
67c5836218SSunil Kumar Kori /* Tx offloads which cannot be disabled */
68c5836218SSunil Kumar Kori static uint64_t dev_tx_offloads_nodis =
69c5836218SSunil Kumar Kori 		DEV_TX_OFFLOAD_IPV4_CKSUM |
70c5836218SSunil Kumar Kori 		DEV_TX_OFFLOAD_UDP_CKSUM |
71c5836218SSunil Kumar Kori 		DEV_TX_OFFLOAD_TCP_CKSUM |
72c5836218SSunil Kumar Kori 		DEV_TX_OFFLOAD_SCTP_CKSUM |
73c5836218SSunil Kumar Kori 		DEV_TX_OFFLOAD_OUTER_IPV4_CKSUM |
741cd8d4ceSHemant Agrawal 		DEV_TX_OFFLOAD_MULTI_SEGS;
75c5836218SSunil Kumar Kori 
76ff9e112dSShreyansh Jain /* Keep track of whether QMAN and BMAN have been globally initialized */
77ff9e112dSShreyansh Jain static int is_global_init;
788d6fc8b6SHemant Agrawal static int default_q;	/* use default queue - FMC is not executed*/
790b5deefbSShreyansh Jain /* At present we only allow up to 4 push mode queues as default - as each of
800b5deefbSShreyansh Jain  * this queue need dedicated portal and we are short of portals.
810c504f69SHemant Agrawal  */
820b5deefbSShreyansh Jain #define DPAA_MAX_PUSH_MODE_QUEUE       8
830b5deefbSShreyansh Jain #define DPAA_DEFAULT_PUSH_MODE_QUEUE   4
840c504f69SHemant Agrawal 
850b5deefbSShreyansh Jain static int dpaa_push_mode_max_queue = DPAA_DEFAULT_PUSH_MODE_QUEUE;
860c504f69SHemant Agrawal static int dpaa_push_queue_idx; /* Queue index which are in push mode*/
870c504f69SHemant Agrawal 
88ff9e112dSShreyansh Jain 
8962f53995SHemant Agrawal /* Per FQ Taildrop in frame count */
9062f53995SHemant Agrawal static unsigned int td_threshold = CGR_RX_PERFQ_THRESH;
9162f53995SHemant Agrawal 
92b21ed3e2SHemant Agrawal struct rte_dpaa_xstats_name_off {
93b21ed3e2SHemant Agrawal 	char name[RTE_ETH_XSTATS_NAME_SIZE];
94b21ed3e2SHemant Agrawal 	uint32_t offset;
95b21ed3e2SHemant Agrawal };
96b21ed3e2SHemant Agrawal 
97b21ed3e2SHemant Agrawal static const struct rte_dpaa_xstats_name_off dpaa_xstats_strings[] = {
98b21ed3e2SHemant Agrawal 	{"rx_align_err",
99b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, raln)},
100b21ed3e2SHemant Agrawal 	{"rx_valid_pause",
101b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rxpf)},
102b21ed3e2SHemant Agrawal 	{"rx_fcs_err",
103b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rfcs)},
104b21ed3e2SHemant Agrawal 	{"rx_vlan_frame",
105b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rvlan)},
106b21ed3e2SHemant Agrawal 	{"rx_frame_err",
107b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rerr)},
108b21ed3e2SHemant Agrawal 	{"rx_drop_err",
109b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rdrp)},
110b21ed3e2SHemant Agrawal 	{"rx_undersized",
111b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rund)},
112b21ed3e2SHemant Agrawal 	{"rx_oversize_err",
113b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rovr)},
114b21ed3e2SHemant Agrawal 	{"rx_fragment_pkt",
115b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rfrg)},
116b21ed3e2SHemant Agrawal 	{"tx_valid_pause",
117b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, txpf)},
118b21ed3e2SHemant Agrawal 	{"tx_fcs_err",
119b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, terr)},
120b21ed3e2SHemant Agrawal 	{"tx_vlan_frame",
121b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, tvlan)},
122b21ed3e2SHemant Agrawal 	{"rx_undersized",
123b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, tund)},
124b21ed3e2SHemant Agrawal };
125b21ed3e2SHemant Agrawal 
1268c3495f5SHemant Agrawal static struct rte_dpaa_driver rte_dpaa_pmd;
1278c3495f5SHemant Agrawal 
128bdad90d1SIvan Ilchenko static int
12916e2c27fSSunil Kumar Kori dpaa_eth_dev_info(struct rte_eth_dev *dev, struct rte_eth_dev_info *dev_info);
13016e2c27fSSunil Kumar Kori 
1315e745593SSunil Kumar Kori static inline void
1325e745593SSunil Kumar Kori dpaa_poll_queue_default_config(struct qm_mcc_initfq *opts)
1335e745593SSunil Kumar Kori {
1345e745593SSunil Kumar Kori 	memset(opts, 0, sizeof(struct qm_mcc_initfq));
1355e745593SSunil Kumar Kori 	opts->we_mask = QM_INITFQ_WE_FQCTRL | QM_INITFQ_WE_CONTEXTA;
1365e745593SSunil Kumar Kori 	opts->fqd.fq_ctrl = QM_FQCTRL_AVOIDBLOCK | QM_FQCTRL_CTXASTASHING |
1375e745593SSunil Kumar Kori 			   QM_FQCTRL_PREFERINCACHE;
1385e745593SSunil Kumar Kori 	opts->fqd.context_a.stashing.exclusive = 0;
1395e745593SSunil Kumar Kori 	if (dpaa_svr_family != SVR_LS1046A_FAMILY)
1405e745593SSunil Kumar Kori 		opts->fqd.context_a.stashing.annotation_cl =
1415e745593SSunil Kumar Kori 						DPAA_IF_RX_ANNOTATION_STASH;
1425e745593SSunil Kumar Kori 	opts->fqd.context_a.stashing.data_cl = DPAA_IF_RX_DATA_STASH;
1435e745593SSunil Kumar Kori 	opts->fqd.context_a.stashing.context_cl = DPAA_IF_RX_CONTEXT_STASH;
1445e745593SSunil Kumar Kori }
1455e745593SSunil Kumar Kori 
146ff9e112dSShreyansh Jain static int
1470cbec027SShreyansh Jain dpaa_mtu_set(struct rte_eth_dev *dev, uint16_t mtu)
1480cbec027SShreyansh Jain {
1490cbec027SShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
15035b2d13fSOlivier Matz 	uint32_t frame_size = mtu + RTE_ETHER_HDR_LEN + RTE_ETHER_CRC_LEN
1519658ac3aSAshish Jain 				+ VLAN_TAG_SIZE;
15255576ac2SHemant Agrawal 	uint32_t buffsz = dev->data->min_rx_buf_size - RTE_PKTMBUF_HEADROOM;
1530cbec027SShreyansh Jain 
1540cbec027SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1550cbec027SShreyansh Jain 
15635b2d13fSOlivier Matz 	if (mtu < RTE_ETHER_MIN_MTU || frame_size > DPAA_MAX_RX_PKT_LEN)
1570cbec027SShreyansh Jain 		return -EINVAL;
15855576ac2SHemant Agrawal 	/*
15955576ac2SHemant Agrawal 	 * Refuse mtu that requires the support of scattered packets
16055576ac2SHemant Agrawal 	 * when this feature has not been enabled before.
16155576ac2SHemant Agrawal 	 */
16255576ac2SHemant Agrawal 	if (dev->data->min_rx_buf_size &&
16355576ac2SHemant Agrawal 		!dev->data->scattered_rx && frame_size > buffsz) {
16455576ac2SHemant Agrawal 		DPAA_PMD_ERR("SG not enabled, will not fit in one buffer");
16555576ac2SHemant Agrawal 		return -EINVAL;
16655576ac2SHemant Agrawal 	}
16755576ac2SHemant Agrawal 
16855576ac2SHemant Agrawal 	/* check <seg size> * <max_seg>  >= max_frame */
16955576ac2SHemant Agrawal 	if (dev->data->min_rx_buf_size && dev->data->scattered_rx &&
17055576ac2SHemant Agrawal 		(frame_size > buffsz * DPAA_SGT_MAX_ENTRIES)) {
17155576ac2SHemant Agrawal 		DPAA_PMD_ERR("Too big to fit for Max SG list %d",
17255576ac2SHemant Agrawal 				buffsz * DPAA_SGT_MAX_ENTRIES);
17355576ac2SHemant Agrawal 		return -EINVAL;
17455576ac2SHemant Agrawal 	}
17555576ac2SHemant Agrawal 
17635b2d13fSOlivier Matz 	if (frame_size > RTE_ETHER_MAX_LEN)
17740c79ea0SApeksha Gupta 		dev->data->dev_conf.rxmode.offloads |=
17816e2c27fSSunil Kumar Kori 						DEV_RX_OFFLOAD_JUMBO_FRAME;
17925f85419SShreyansh Jain 	else
18016e2c27fSSunil Kumar Kori 		dev->data->dev_conf.rxmode.offloads &=
18116e2c27fSSunil Kumar Kori 						~DEV_RX_OFFLOAD_JUMBO_FRAME;
18225f85419SShreyansh Jain 
1839658ac3aSAshish Jain 	dev->data->dev_conf.rxmode.max_rx_pkt_len = frame_size;
1840cbec027SShreyansh Jain 
1859658ac3aSAshish Jain 	fman_if_set_maxfrm(dpaa_intf->fif, frame_size);
1860cbec027SShreyansh Jain 
1870cbec027SShreyansh Jain 	return 0;
1880cbec027SShreyansh Jain }
1890cbec027SShreyansh Jain 
1900cbec027SShreyansh Jain static int
19116e2c27fSSunil Kumar Kori dpaa_eth_dev_configure(struct rte_eth_dev *dev)
192ff9e112dSShreyansh Jain {
1939658ac3aSAshish Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
19416e2c27fSSunil Kumar Kori 	struct rte_eth_conf *eth_conf = &dev->data->dev_conf;
19516e2c27fSSunil Kumar Kori 	uint64_t rx_offloads = eth_conf->rxmode.offloads;
19616e2c27fSSunil Kumar Kori 	uint64_t tx_offloads = eth_conf->txmode.offloads;
1979658ac3aSAshish Jain 
198ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
199ff9e112dSShreyansh Jain 
2001cd8d4ceSHemant Agrawal 	/* Rx offloads which are enabled by default */
201c5836218SSunil Kumar Kori 	if (dev_rx_offloads_nodis & ~rx_offloads) {
2021cd8d4ceSHemant Agrawal 		DPAA_PMD_INFO(
2031cd8d4ceSHemant Agrawal 		"Some of rx offloads enabled by default - requested 0x%" PRIx64
2041cd8d4ceSHemant Agrawal 		" fixed are 0x%" PRIx64,
205c5836218SSunil Kumar Kori 		rx_offloads, dev_rx_offloads_nodis);
20616e2c27fSSunil Kumar Kori 	}
20716e2c27fSSunil Kumar Kori 
2081cd8d4ceSHemant Agrawal 	/* Tx offloads which are enabled by default */
209c5836218SSunil Kumar Kori 	if (dev_tx_offloads_nodis & ~tx_offloads) {
2101cd8d4ceSHemant Agrawal 		DPAA_PMD_INFO(
2111cd8d4ceSHemant Agrawal 		"Some of tx offloads enabled by default - requested 0x%" PRIx64
2121cd8d4ceSHemant Agrawal 		" fixed are 0x%" PRIx64,
213c5836218SSunil Kumar Kori 		tx_offloads, dev_tx_offloads_nodis);
21416e2c27fSSunil Kumar Kori 	}
21516e2c27fSSunil Kumar Kori 
21616e2c27fSSunil Kumar Kori 	if (rx_offloads & DEV_RX_OFFLOAD_JUMBO_FRAME) {
217deeec8efSHemant Agrawal 		uint32_t max_len;
218deeec8efSHemant Agrawal 
219deeec8efSHemant Agrawal 		DPAA_PMD_DEBUG("enabling jumbo");
220deeec8efSHemant Agrawal 
22125f85419SShreyansh Jain 		if (dev->data->dev_conf.rxmode.max_rx_pkt_len <=
222deeec8efSHemant Agrawal 		    DPAA_MAX_RX_PKT_LEN)
223deeec8efSHemant Agrawal 			max_len = dev->data->dev_conf.rxmode.max_rx_pkt_len;
224deeec8efSHemant Agrawal 		else {
225deeec8efSHemant Agrawal 			DPAA_PMD_INFO("enabling jumbo override conf max len=%d "
226deeec8efSHemant Agrawal 				"supported is %d",
227deeec8efSHemant Agrawal 				dev->data->dev_conf.rxmode.max_rx_pkt_len,
228deeec8efSHemant Agrawal 				DPAA_MAX_RX_PKT_LEN);
229deeec8efSHemant Agrawal 			max_len = DPAA_MAX_RX_PKT_LEN;
23025f85419SShreyansh Jain 		}
231deeec8efSHemant Agrawal 
232deeec8efSHemant Agrawal 		fman_if_set_maxfrm(dpaa_intf->fif, max_len);
233deeec8efSHemant Agrawal 		dev->data->mtu = max_len
23435b2d13fSOlivier Matz 			- RTE_ETHER_HDR_LEN - RTE_ETHER_CRC_LEN - VLAN_TAG_SIZE;
2359658ac3aSAshish Jain 	}
23655576ac2SHemant Agrawal 
23755576ac2SHemant Agrawal 	if (rx_offloads & DEV_RX_OFFLOAD_SCATTER) {
23855576ac2SHemant Agrawal 		DPAA_PMD_DEBUG("enabling scatter mode");
23955576ac2SHemant Agrawal 		fman_if_set_sg(dpaa_intf->fif, 1);
24055576ac2SHemant Agrawal 		dev->data->scattered_rx = 1;
24155576ac2SHemant Agrawal 	}
24255576ac2SHemant Agrawal 
243ff9e112dSShreyansh Jain 	return 0;
244ff9e112dSShreyansh Jain }
245ff9e112dSShreyansh Jain 
246a7bdc3bdSShreyansh Jain static const uint32_t *
247a7bdc3bdSShreyansh Jain dpaa_supported_ptypes_get(struct rte_eth_dev *dev)
248a7bdc3bdSShreyansh Jain {
249a7bdc3bdSShreyansh Jain 	static const uint32_t ptypes[] = {
250a7bdc3bdSShreyansh Jain 		RTE_PTYPE_L2_ETHER,
251ec503d8fSHemant Agrawal 		RTE_PTYPE_L2_ETHER_VLAN,
252ec503d8fSHemant Agrawal 		RTE_PTYPE_L2_ETHER_ARP,
253ec503d8fSHemant Agrawal 		RTE_PTYPE_L3_IPV4_EXT_UNKNOWN,
254ec503d8fSHemant Agrawal 		RTE_PTYPE_L3_IPV6_EXT_UNKNOWN,
255ec503d8fSHemant Agrawal 		RTE_PTYPE_L4_ICMP,
256ec503d8fSHemant Agrawal 		RTE_PTYPE_L4_TCP,
257ec503d8fSHemant Agrawal 		RTE_PTYPE_L4_UDP,
258ec503d8fSHemant Agrawal 		RTE_PTYPE_L4_FRAG,
259a7bdc3bdSShreyansh Jain 		RTE_PTYPE_L4_TCP,
260a7bdc3bdSShreyansh Jain 		RTE_PTYPE_L4_UDP,
261a7bdc3bdSShreyansh Jain 		RTE_PTYPE_L4_SCTP
262a7bdc3bdSShreyansh Jain 	};
263a7bdc3bdSShreyansh Jain 
264a7bdc3bdSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
265a7bdc3bdSShreyansh Jain 
266a7bdc3bdSShreyansh Jain 	if (dev->rx_pkt_burst == dpaa_eth_queue_rx)
267a7bdc3bdSShreyansh Jain 		return ptypes;
268a7bdc3bdSShreyansh Jain 	return NULL;
269a7bdc3bdSShreyansh Jain }
270a7bdc3bdSShreyansh Jain 
271ff9e112dSShreyansh Jain static int dpaa_eth_dev_start(struct rte_eth_dev *dev)
272ff9e112dSShreyansh Jain {
27337f9b54bSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
27437f9b54bSShreyansh Jain 
275ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
276ff9e112dSShreyansh Jain 
277ff9e112dSShreyansh Jain 	/* Change tx callback to the real one */
27837f9b54bSShreyansh Jain 	dev->tx_pkt_burst = dpaa_eth_queue_tx;
27937f9b54bSShreyansh Jain 	fman_if_enable_rx(dpaa_intf->fif);
280ff9e112dSShreyansh Jain 
281ff9e112dSShreyansh Jain 	return 0;
282ff9e112dSShreyansh Jain }
283ff9e112dSShreyansh Jain 
284ff9e112dSShreyansh Jain static void dpaa_eth_dev_stop(struct rte_eth_dev *dev)
285ff9e112dSShreyansh Jain {
28637f9b54bSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
28737f9b54bSShreyansh Jain 
28837f9b54bSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
28937f9b54bSShreyansh Jain 
29037f9b54bSShreyansh Jain 	fman_if_disable_rx(dpaa_intf->fif);
29137f9b54bSShreyansh Jain 	dev->tx_pkt_burst = dpaa_eth_tx_drop_all;
292ff9e112dSShreyansh Jain }
293ff9e112dSShreyansh Jain 
29437f9b54bSShreyansh Jain static void dpaa_eth_dev_close(struct rte_eth_dev *dev)
29537f9b54bSShreyansh Jain {
29637f9b54bSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
29737f9b54bSShreyansh Jain 
29837f9b54bSShreyansh Jain 	dpaa_eth_dev_stop(dev);
29937f9b54bSShreyansh Jain }
30037f9b54bSShreyansh Jain 
301cf0fab1dSHemant Agrawal static int
302cf0fab1dSHemant Agrawal dpaa_fw_version_get(struct rte_eth_dev *dev __rte_unused,
303cf0fab1dSHemant Agrawal 		     char *fw_version,
304cf0fab1dSHemant Agrawal 		     size_t fw_size)
305cf0fab1dSHemant Agrawal {
306cf0fab1dSHemant Agrawal 	int ret;
307cf0fab1dSHemant Agrawal 	FILE *svr_file = NULL;
308cf0fab1dSHemant Agrawal 	unsigned int svr_ver = 0;
309cf0fab1dSHemant Agrawal 
310cf0fab1dSHemant Agrawal 	PMD_INIT_FUNC_TRACE();
311cf0fab1dSHemant Agrawal 
312cf0fab1dSHemant Agrawal 	svr_file = fopen(DPAA_SOC_ID_FILE, "r");
313cf0fab1dSHemant Agrawal 	if (!svr_file) {
314cf0fab1dSHemant Agrawal 		DPAA_PMD_ERR("Unable to open SoC device");
315cf0fab1dSHemant Agrawal 		return -ENOTSUP; /* Not supported on this infra */
316cf0fab1dSHemant Agrawal 	}
3173b59b73dSHemant Agrawal 	if (fscanf(svr_file, "svr:%x", &svr_ver) > 0)
3183b59b73dSHemant Agrawal 		dpaa_svr_family = svr_ver & SVR_MASK;
3193b59b73dSHemant Agrawal 	else
320cf0fab1dSHemant Agrawal 		DPAA_PMD_ERR("Unable to read SoC device");
321cf0fab1dSHemant Agrawal 
322a8e78906SHemant Agrawal 	fclose(svr_file);
323cf0fab1dSHemant Agrawal 
324a8e78906SHemant Agrawal 	ret = snprintf(fw_version, fw_size, "SVR:%x-fman-v%x",
325a8e78906SHemant Agrawal 		       svr_ver, fman_ip_rev);
326cf0fab1dSHemant Agrawal 	ret += 1; /* add the size of '\0' */
327a8e78906SHemant Agrawal 
328cf0fab1dSHemant Agrawal 	if (fw_size < (uint32_t)ret)
329cf0fab1dSHemant Agrawal 		return ret;
330cf0fab1dSHemant Agrawal 	else
331cf0fab1dSHemant Agrawal 		return 0;
332cf0fab1dSHemant Agrawal }
333cf0fab1dSHemant Agrawal 
334bdad90d1SIvan Ilchenko static int dpaa_eth_dev_info(struct rte_eth_dev *dev,
335799db456SShreyansh Jain 			     struct rte_eth_dev_info *dev_info)
336799db456SShreyansh Jain {
337799db456SShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
338799db456SShreyansh Jain 
33936528452SHemant Agrawal 	DPAA_PMD_DEBUG(": %s", dpaa_intf->name);
340799db456SShreyansh Jain 
341799db456SShreyansh Jain 	dev_info->max_rx_queues = dpaa_intf->nb_rx_queues;
342799db456SShreyansh Jain 	dev_info->max_tx_queues = dpaa_intf->nb_tx_queues;
343799db456SShreyansh Jain 	dev_info->max_rx_pktlen = DPAA_MAX_RX_PKT_LEN;
344799db456SShreyansh Jain 	dev_info->max_mac_addrs = DPAA_MAX_MAC_FILTER;
345799db456SShreyansh Jain 	dev_info->max_hash_mac_addrs = 0;
346799db456SShreyansh Jain 	dev_info->max_vfs = 0;
347799db456SShreyansh Jain 	dev_info->max_vmdq_pools = ETH_16_POOLS;
3484fa5e0bbSShreyansh Jain 	dev_info->flow_type_rss_offloads = DPAA_RSS_OFFLOAD_ALL;
349c1752a36SSachin Saxena 
350bdad90d1SIvan Ilchenko 	if (dpaa_intf->fif->mac_type == fman_mac_1g) {
351c1752a36SSachin Saxena 		dev_info->speed_capa = ETH_LINK_SPEED_1G;
352bdad90d1SIvan Ilchenko 	} else if (dpaa_intf->fif->mac_type == fman_mac_10g) {
353c1752a36SSachin Saxena 		dev_info->speed_capa = (ETH_LINK_SPEED_1G | ETH_LINK_SPEED_10G);
354bdad90d1SIvan Ilchenko 	} else {
355c1752a36SSachin Saxena 		DPAA_PMD_ERR("invalid link_speed: %s, %d",
356c1752a36SSachin Saxena 			     dpaa_intf->name, dpaa_intf->fif->mac_type);
357bdad90d1SIvan Ilchenko 		return -EINVAL;
358bdad90d1SIvan Ilchenko 	}
359c1752a36SSachin Saxena 
360c5836218SSunil Kumar Kori 	dev_info->rx_offload_capa = dev_rx_offloads_sup |
361c5836218SSunil Kumar Kori 					dev_rx_offloads_nodis;
362c5836218SSunil Kumar Kori 	dev_info->tx_offload_capa = dev_tx_offloads_sup |
363c5836218SSunil Kumar Kori 					dev_tx_offloads_nodis;
3642c01a48aSShreyansh Jain 	dev_info->default_rxportconf.burst_size = DPAA_DEF_RX_BURST_SIZE;
3652c01a48aSShreyansh Jain 	dev_info->default_txportconf.burst_size = DPAA_DEF_TX_BURST_SIZE;
366bdad90d1SIvan Ilchenko 
367bdad90d1SIvan Ilchenko 	return 0;
368799db456SShreyansh Jain }
369799db456SShreyansh Jain 
370e124a69fSShreyansh Jain static int dpaa_eth_link_update(struct rte_eth_dev *dev,
371e124a69fSShreyansh Jain 				int wait_to_complete __rte_unused)
372e124a69fSShreyansh Jain {
373e124a69fSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
374e124a69fSShreyansh Jain 	struct rte_eth_link *link = &dev->data->dev_link;
375e124a69fSShreyansh Jain 
376e124a69fSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
377e124a69fSShreyansh Jain 
378e124a69fSShreyansh Jain 	if (dpaa_intf->fif->mac_type == fman_mac_1g)
3791633d3c4SFerruh Yigit 		link->link_speed = ETH_SPEED_NUM_1G;
380e124a69fSShreyansh Jain 	else if (dpaa_intf->fif->mac_type == fman_mac_10g)
3811633d3c4SFerruh Yigit 		link->link_speed = ETH_SPEED_NUM_10G;
382e124a69fSShreyansh Jain 	else
383e124a69fSShreyansh Jain 		DPAA_PMD_ERR("invalid link_speed: %s, %d",
384e124a69fSShreyansh Jain 			     dpaa_intf->name, dpaa_intf->fif->mac_type);
385e124a69fSShreyansh Jain 
386e124a69fSShreyansh Jain 	link->link_status = dpaa_intf->valid;
387e124a69fSShreyansh Jain 	link->link_duplex = ETH_LINK_FULL_DUPLEX;
388e124a69fSShreyansh Jain 	link->link_autoneg = ETH_LINK_AUTONEG;
389e124a69fSShreyansh Jain 	return 0;
390e124a69fSShreyansh Jain }
391e124a69fSShreyansh Jain 
392d5b0924bSMatan Azrad static int dpaa_eth_stats_get(struct rte_eth_dev *dev,
393e1ad3a05SShreyansh Jain 			       struct rte_eth_stats *stats)
394e1ad3a05SShreyansh Jain {
395e1ad3a05SShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
396e1ad3a05SShreyansh Jain 
397e1ad3a05SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
398e1ad3a05SShreyansh Jain 
399e1ad3a05SShreyansh Jain 	fman_if_stats_get(dpaa_intf->fif, stats);
400d5b0924bSMatan Azrad 	return 0;
401e1ad3a05SShreyansh Jain }
402e1ad3a05SShreyansh Jain 
4039970a9adSIgor Romanov static int dpaa_eth_stats_reset(struct rte_eth_dev *dev)
404e1ad3a05SShreyansh Jain {
405e1ad3a05SShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
406e1ad3a05SShreyansh Jain 
407e1ad3a05SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
408e1ad3a05SShreyansh Jain 
409e1ad3a05SShreyansh Jain 	fman_if_stats_reset(dpaa_intf->fif);
4109970a9adSIgor Romanov 
4119970a9adSIgor Romanov 	return 0;
412e1ad3a05SShreyansh Jain }
41395ef603dSShreyansh Jain 
414b21ed3e2SHemant Agrawal static int
415b21ed3e2SHemant Agrawal dpaa_dev_xstats_get(struct rte_eth_dev *dev, struct rte_eth_xstat *xstats,
416b21ed3e2SHemant Agrawal 		    unsigned int n)
417b21ed3e2SHemant Agrawal {
418b21ed3e2SHemant Agrawal 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
419b21ed3e2SHemant Agrawal 	unsigned int i = 0, num = RTE_DIM(dpaa_xstats_strings);
420b21ed3e2SHemant Agrawal 	uint64_t values[sizeof(struct dpaa_if_stats) / 8];
421b21ed3e2SHemant Agrawal 
422b21ed3e2SHemant Agrawal 	if (n < num)
423b21ed3e2SHemant Agrawal 		return num;
424b21ed3e2SHemant Agrawal 
425339c1025SHemant Agrawal 	if (xstats == NULL)
426339c1025SHemant Agrawal 		return 0;
427339c1025SHemant Agrawal 
428b21ed3e2SHemant Agrawal 	fman_if_stats_get_all(dpaa_intf->fif, values,
429b21ed3e2SHemant Agrawal 			      sizeof(struct dpaa_if_stats) / 8);
430b21ed3e2SHemant Agrawal 
431b21ed3e2SHemant Agrawal 	for (i = 0; i < num; i++) {
432b21ed3e2SHemant Agrawal 		xstats[i].id = i;
433b21ed3e2SHemant Agrawal 		xstats[i].value = values[dpaa_xstats_strings[i].offset / 8];
434b21ed3e2SHemant Agrawal 	}
435b21ed3e2SHemant Agrawal 	return i;
436b21ed3e2SHemant Agrawal }
437b21ed3e2SHemant Agrawal 
438b21ed3e2SHemant Agrawal static int
439b21ed3e2SHemant Agrawal dpaa_xstats_get_names(__rte_unused struct rte_eth_dev *dev,
440b21ed3e2SHemant Agrawal 		      struct rte_eth_xstat_name *xstats_names,
4415c3fc73eSHemant Agrawal 		      unsigned int limit)
442b21ed3e2SHemant Agrawal {
443b21ed3e2SHemant Agrawal 	unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings);
444b21ed3e2SHemant Agrawal 
4455c3fc73eSHemant Agrawal 	if (limit < stat_cnt)
4465c3fc73eSHemant Agrawal 		return stat_cnt;
4475c3fc73eSHemant Agrawal 
448b21ed3e2SHemant Agrawal 	if (xstats_names != NULL)
449b21ed3e2SHemant Agrawal 		for (i = 0; i < stat_cnt; i++)
4506723c0fcSBruce Richardson 			strlcpy(xstats_names[i].name,
4516723c0fcSBruce Richardson 				dpaa_xstats_strings[i].name,
4526723c0fcSBruce Richardson 				sizeof(xstats_names[i].name));
453b21ed3e2SHemant Agrawal 
454b21ed3e2SHemant Agrawal 	return stat_cnt;
455b21ed3e2SHemant Agrawal }
456b21ed3e2SHemant Agrawal 
457b21ed3e2SHemant Agrawal static int
458b21ed3e2SHemant Agrawal dpaa_xstats_get_by_id(struct rte_eth_dev *dev, const uint64_t *ids,
459b21ed3e2SHemant Agrawal 		      uint64_t *values, unsigned int n)
460b21ed3e2SHemant Agrawal {
461b21ed3e2SHemant Agrawal 	unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings);
462b21ed3e2SHemant Agrawal 	uint64_t values_copy[sizeof(struct dpaa_if_stats) / 8];
463b21ed3e2SHemant Agrawal 
464b21ed3e2SHemant Agrawal 	if (!ids) {
465b21ed3e2SHemant Agrawal 		struct dpaa_if *dpaa_intf = dev->data->dev_private;
466b21ed3e2SHemant Agrawal 
467b21ed3e2SHemant Agrawal 		if (n < stat_cnt)
468b21ed3e2SHemant Agrawal 			return stat_cnt;
469b21ed3e2SHemant Agrawal 
470b21ed3e2SHemant Agrawal 		if (!values)
471b21ed3e2SHemant Agrawal 			return 0;
472b21ed3e2SHemant Agrawal 
473b21ed3e2SHemant Agrawal 		fman_if_stats_get_all(dpaa_intf->fif, values_copy,
4745c3fc73eSHemant Agrawal 				      sizeof(struct dpaa_if_stats) / 8);
475b21ed3e2SHemant Agrawal 
476b21ed3e2SHemant Agrawal 		for (i = 0; i < stat_cnt; i++)
477b21ed3e2SHemant Agrawal 			values[i] =
478b21ed3e2SHemant Agrawal 				values_copy[dpaa_xstats_strings[i].offset / 8];
479b21ed3e2SHemant Agrawal 
480b21ed3e2SHemant Agrawal 		return stat_cnt;
481b21ed3e2SHemant Agrawal 	}
482b21ed3e2SHemant Agrawal 
483b21ed3e2SHemant Agrawal 	dpaa_xstats_get_by_id(dev, NULL, values_copy, stat_cnt);
484b21ed3e2SHemant Agrawal 
485b21ed3e2SHemant Agrawal 	for (i = 0; i < n; i++) {
486b21ed3e2SHemant Agrawal 		if (ids[i] >= stat_cnt) {
487b21ed3e2SHemant Agrawal 			DPAA_PMD_ERR("id value isn't valid");
488b21ed3e2SHemant Agrawal 			return -1;
489b21ed3e2SHemant Agrawal 		}
490b21ed3e2SHemant Agrawal 		values[i] = values_copy[ids[i]];
491b21ed3e2SHemant Agrawal 	}
492b21ed3e2SHemant Agrawal 	return n;
493b21ed3e2SHemant Agrawal }
494b21ed3e2SHemant Agrawal 
495b21ed3e2SHemant Agrawal static int
496b21ed3e2SHemant Agrawal dpaa_xstats_get_names_by_id(
497b21ed3e2SHemant Agrawal 	struct rte_eth_dev *dev,
498b21ed3e2SHemant Agrawal 	struct rte_eth_xstat_name *xstats_names,
499b21ed3e2SHemant Agrawal 	const uint64_t *ids,
500b21ed3e2SHemant Agrawal 	unsigned int limit)
501b21ed3e2SHemant Agrawal {
502b21ed3e2SHemant Agrawal 	unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings);
503b21ed3e2SHemant Agrawal 	struct rte_eth_xstat_name xstats_names_copy[stat_cnt];
504b21ed3e2SHemant Agrawal 
505b21ed3e2SHemant Agrawal 	if (!ids)
506b21ed3e2SHemant Agrawal 		return dpaa_xstats_get_names(dev, xstats_names, limit);
507b21ed3e2SHemant Agrawal 
508b21ed3e2SHemant Agrawal 	dpaa_xstats_get_names(dev, xstats_names_copy, limit);
509b21ed3e2SHemant Agrawal 
510b21ed3e2SHemant Agrawal 	for (i = 0; i < limit; i++) {
511b21ed3e2SHemant Agrawal 		if (ids[i] >= stat_cnt) {
512b21ed3e2SHemant Agrawal 			DPAA_PMD_ERR("id value isn't valid");
513b21ed3e2SHemant Agrawal 			return -1;
514b21ed3e2SHemant Agrawal 		}
515b21ed3e2SHemant Agrawal 		strcpy(xstats_names[i].name, xstats_names_copy[ids[i]].name);
516b21ed3e2SHemant Agrawal 	}
517b21ed3e2SHemant Agrawal 	return limit;
518b21ed3e2SHemant Agrawal }
519b21ed3e2SHemant Agrawal 
5209039c812SAndrew Rybchenko static int dpaa_eth_promiscuous_enable(struct rte_eth_dev *dev)
52195ef603dSShreyansh Jain {
52295ef603dSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
52395ef603dSShreyansh Jain 
52495ef603dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
52595ef603dSShreyansh Jain 
52695ef603dSShreyansh Jain 	fman_if_promiscuous_enable(dpaa_intf->fif);
5279039c812SAndrew Rybchenko 
5289039c812SAndrew Rybchenko 	return 0;
52995ef603dSShreyansh Jain }
53095ef603dSShreyansh Jain 
5319039c812SAndrew Rybchenko static int dpaa_eth_promiscuous_disable(struct rte_eth_dev *dev)
53295ef603dSShreyansh Jain {
53395ef603dSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
53495ef603dSShreyansh Jain 
53595ef603dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
53695ef603dSShreyansh Jain 
53795ef603dSShreyansh Jain 	fman_if_promiscuous_disable(dpaa_intf->fif);
5389039c812SAndrew Rybchenko 
5399039c812SAndrew Rybchenko 	return 0;
54095ef603dSShreyansh Jain }
54195ef603dSShreyansh Jain 
542ca041cd4SIvan Ilchenko static int dpaa_eth_multicast_enable(struct rte_eth_dev *dev)
54344dd70a3SShreyansh Jain {
54444dd70a3SShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
54544dd70a3SShreyansh Jain 
54644dd70a3SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
54744dd70a3SShreyansh Jain 
54844dd70a3SShreyansh Jain 	fman_if_set_mcast_filter_table(dpaa_intf->fif);
549ca041cd4SIvan Ilchenko 
550ca041cd4SIvan Ilchenko 	return 0;
55144dd70a3SShreyansh Jain }
55244dd70a3SShreyansh Jain 
553ca041cd4SIvan Ilchenko static int dpaa_eth_multicast_disable(struct rte_eth_dev *dev)
55444dd70a3SShreyansh Jain {
55544dd70a3SShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
55644dd70a3SShreyansh Jain 
55744dd70a3SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
55844dd70a3SShreyansh Jain 
55944dd70a3SShreyansh Jain 	fman_if_reset_mcast_filter_table(dpaa_intf->fif);
560ca041cd4SIvan Ilchenko 
561ca041cd4SIvan Ilchenko 	return 0;
56244dd70a3SShreyansh Jain }
56344dd70a3SShreyansh Jain 
56437f9b54bSShreyansh Jain static
56537f9b54bSShreyansh Jain int dpaa_eth_rx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx,
56662f53995SHemant Agrawal 			    uint16_t nb_desc,
56737f9b54bSShreyansh Jain 			    unsigned int socket_id __rte_unused,
56837f9b54bSShreyansh Jain 			    const struct rte_eth_rxconf *rx_conf __rte_unused,
56937f9b54bSShreyansh Jain 			    struct rte_mempool *mp)
57037f9b54bSShreyansh Jain {
57137f9b54bSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
57262f53995SHemant Agrawal 	struct qman_fq *rxq = &dpaa_intf->rx_queues[queue_idx];
5730c504f69SHemant Agrawal 	struct qm_mcc_initfq opts = {0};
5740c504f69SHemant Agrawal 	u32 flags = 0;
5750c504f69SHemant Agrawal 	int ret;
57655576ac2SHemant Agrawal 	u32 buffsz = rte_pktmbuf_data_room_size(mp) - RTE_PKTMBUF_HEADROOM;
57737f9b54bSShreyansh Jain 
57837f9b54bSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
57937f9b54bSShreyansh Jain 
5806fd3639aSHemant Agrawal 	if (queue_idx >= dev->data->nb_rx_queues) {
5816fd3639aSHemant Agrawal 		rte_errno = EOVERFLOW;
5826fd3639aSHemant Agrawal 		DPAA_PMD_ERR("%p: queue index out of range (%u >= %u)",
5836fd3639aSHemant Agrawal 		      (void *)dev, queue_idx, dev->data->nb_rx_queues);
5846fd3639aSHemant Agrawal 		return -rte_errno;
5856fd3639aSHemant Agrawal 	}
5866fd3639aSHemant Agrawal 
5876fd3639aSHemant Agrawal 	DPAA_PMD_INFO("Rx queue setup for queue index: %d fq_id (0x%x)",
5886fd3639aSHemant Agrawal 			queue_idx, rxq->fqid);
58937f9b54bSShreyansh Jain 
59055576ac2SHemant Agrawal 	/* Max packet can fit in single buffer */
59155576ac2SHemant Agrawal 	if (dev->data->dev_conf.rxmode.max_rx_pkt_len <= buffsz) {
59255576ac2SHemant Agrawal 		;
59355576ac2SHemant Agrawal 	} else if (dev->data->dev_conf.rxmode.offloads &
59455576ac2SHemant Agrawal 			DEV_RX_OFFLOAD_SCATTER) {
59555576ac2SHemant Agrawal 		if (dev->data->dev_conf.rxmode.max_rx_pkt_len >
59655576ac2SHemant Agrawal 			buffsz * DPAA_SGT_MAX_ENTRIES) {
59755576ac2SHemant Agrawal 			DPAA_PMD_ERR("max RxPkt size %d too big to fit "
59855576ac2SHemant Agrawal 				"MaxSGlist %d",
59955576ac2SHemant Agrawal 				dev->data->dev_conf.rxmode.max_rx_pkt_len,
60055576ac2SHemant Agrawal 				buffsz * DPAA_SGT_MAX_ENTRIES);
60155576ac2SHemant Agrawal 			rte_errno = EOVERFLOW;
60255576ac2SHemant Agrawal 			return -rte_errno;
60355576ac2SHemant Agrawal 		}
60455576ac2SHemant Agrawal 	} else {
60555576ac2SHemant Agrawal 		DPAA_PMD_WARN("The requested maximum Rx packet size (%u) is"
60655576ac2SHemant Agrawal 		     " larger than a single mbuf (%u) and scattered"
60755576ac2SHemant Agrawal 		     " mode has not been requested",
60855576ac2SHemant Agrawal 		     dev->data->dev_conf.rxmode.max_rx_pkt_len,
60955576ac2SHemant Agrawal 		     buffsz - RTE_PKTMBUF_HEADROOM);
61055576ac2SHemant Agrawal 	}
61155576ac2SHemant Agrawal 
61237f9b54bSShreyansh Jain 	if (!dpaa_intf->bp_info || dpaa_intf->bp_info->mp != mp) {
61337f9b54bSShreyansh Jain 		struct fman_if_ic_params icp;
61437f9b54bSShreyansh Jain 		uint32_t fd_offset;
61537f9b54bSShreyansh Jain 		uint32_t bp_size;
61637f9b54bSShreyansh Jain 
61737f9b54bSShreyansh Jain 		if (!mp->pool_data) {
61837f9b54bSShreyansh Jain 			DPAA_PMD_ERR("Not an offloaded buffer pool!");
61937f9b54bSShreyansh Jain 			return -1;
62037f9b54bSShreyansh Jain 		}
62137f9b54bSShreyansh Jain 		dpaa_intf->bp_info = DPAA_MEMPOOL_TO_POOL_INFO(mp);
62237f9b54bSShreyansh Jain 
62337f9b54bSShreyansh Jain 		memset(&icp, 0, sizeof(icp));
62437f9b54bSShreyansh Jain 		/* set ICEOF for to the default value , which is 0*/
62537f9b54bSShreyansh Jain 		icp.iciof = DEFAULT_ICIOF;
62637f9b54bSShreyansh Jain 		icp.iceof = DEFAULT_RX_ICEOF;
62737f9b54bSShreyansh Jain 		icp.icsz = DEFAULT_ICSZ;
62837f9b54bSShreyansh Jain 		fman_if_set_ic_params(dpaa_intf->fif, &icp);
62937f9b54bSShreyansh Jain 
63037f9b54bSShreyansh Jain 		fd_offset = RTE_PKTMBUF_HEADROOM + DPAA_HW_BUF_RESERVE;
63137f9b54bSShreyansh Jain 		fman_if_set_fdoff(dpaa_intf->fif, fd_offset);
63237f9b54bSShreyansh Jain 
63337f9b54bSShreyansh Jain 		/* Buffer pool size should be equal to Dataroom Size*/
63437f9b54bSShreyansh Jain 		bp_size = rte_pktmbuf_data_room_size(mp);
63537f9b54bSShreyansh Jain 		fman_if_set_bp(dpaa_intf->fif, mp->size,
63637f9b54bSShreyansh Jain 			       dpaa_intf->bp_info->bpid, bp_size);
63737f9b54bSShreyansh Jain 		dpaa_intf->valid = 1;
638079a67c2SHemant Agrawal 		DPAA_PMD_DEBUG("if:%s fd_offset = %d offset = %d",
63937f9b54bSShreyansh Jain 				dpaa_intf->name, fd_offset,
64037f9b54bSShreyansh Jain 				fman_if_get_fdoff(dpaa_intf->fif));
64137f9b54bSShreyansh Jain 	}
64255576ac2SHemant Agrawal 	DPAA_PMD_DEBUG("if:%s sg_on = %d, max_frm =%d", dpaa_intf->name,
64355576ac2SHemant Agrawal 		fman_if_get_sg_enable(dpaa_intf->fif),
64455576ac2SHemant Agrawal 		dev->data->dev_conf.rxmode.max_rx_pkt_len);
6450c504f69SHemant Agrawal 	/* checking if push mode only, no error check for now */
646a6a75240SNipun Gupta 	if (!rxq->is_static &&
647a6a75240SNipun Gupta 	    dpaa_push_mode_max_queue > dpaa_push_queue_idx) {
648b9c94167SNipun Gupta 		struct qman_portal *qp;
649a6a75240SNipun Gupta 		int q_fd;
650b9c94167SNipun Gupta 
6510c504f69SHemant Agrawal 		dpaa_push_queue_idx++;
6520c504f69SHemant Agrawal 		opts.we_mask = QM_INITFQ_WE_FQCTRL | QM_INITFQ_WE_CONTEXTA;
6530c504f69SHemant Agrawal 		opts.fqd.fq_ctrl = QM_FQCTRL_AVOIDBLOCK |
6540c504f69SHemant Agrawal 				   QM_FQCTRL_CTXASTASHING |
6550c504f69SHemant Agrawal 				   QM_FQCTRL_PREFERINCACHE;
6560c504f69SHemant Agrawal 		opts.fqd.context_a.stashing.exclusive = 0;
657b9083ea5SNipun Gupta 		/* In muticore scenario stashing becomes a bottleneck on LS1046.
658b9083ea5SNipun Gupta 		 * So do not enable stashing in this case
659b9083ea5SNipun Gupta 		 */
660b9083ea5SNipun Gupta 		if (dpaa_svr_family != SVR_LS1046A_FAMILY)
6610c504f69SHemant Agrawal 			opts.fqd.context_a.stashing.annotation_cl =
6620c504f69SHemant Agrawal 						DPAA_IF_RX_ANNOTATION_STASH;
6630c504f69SHemant Agrawal 		opts.fqd.context_a.stashing.data_cl = DPAA_IF_RX_DATA_STASH;
6640c504f69SHemant Agrawal 		opts.fqd.context_a.stashing.context_cl =
6650c504f69SHemant Agrawal 						DPAA_IF_RX_CONTEXT_STASH;
66662f53995SHemant Agrawal 
6670c504f69SHemant Agrawal 		/*Create a channel and associate given queue with the channel*/
6680c504f69SHemant Agrawal 		qman_alloc_pool_range((u32 *)&rxq->ch_id, 1, 1, 0);
6690c504f69SHemant Agrawal 		opts.we_mask = opts.we_mask | QM_INITFQ_WE_DESTWQ;
6700c504f69SHemant Agrawal 		opts.fqd.dest.channel = rxq->ch_id;
6710c504f69SHemant Agrawal 		opts.fqd.dest.wq = DPAA_IF_RX_PRIORITY;
6720c504f69SHemant Agrawal 		flags = QMAN_INITFQ_FLAG_SCHED;
6730c504f69SHemant Agrawal 
6740c504f69SHemant Agrawal 		/* Configure tail drop */
6750c504f69SHemant Agrawal 		if (dpaa_intf->cgr_rx) {
6760c504f69SHemant Agrawal 			opts.we_mask |= QM_INITFQ_WE_CGID;
6770c504f69SHemant Agrawal 			opts.fqd.cgid = dpaa_intf->cgr_rx[queue_idx].cgrid;
6780c504f69SHemant Agrawal 			opts.fqd.fq_ctrl |= QM_FQCTRL_CGE;
6790c504f69SHemant Agrawal 		}
6800c504f69SHemant Agrawal 		ret = qman_init_fq(rxq, flags, &opts);
6816fd3639aSHemant Agrawal 		if (ret) {
6826fd3639aSHemant Agrawal 			DPAA_PMD_ERR("Channel/Q association failed. fqid 0x%x "
6836fd3639aSHemant Agrawal 				"ret:%d(%s)", rxq->fqid, ret, strerror(ret));
6846fd3639aSHemant Agrawal 			return ret;
6856fd3639aSHemant Agrawal 		}
68619b4aba2SHemant Agrawal 		if (dpaa_svr_family == SVR_LS1043A_FAMILY) {
68719b4aba2SHemant Agrawal 			rxq->cb.dqrr_dpdk_pull_cb = dpaa_rx_cb_no_prefetch;
68819b4aba2SHemant Agrawal 		} else {
689b9083ea5SNipun Gupta 			rxq->cb.dqrr_dpdk_pull_cb = dpaa_rx_cb;
690b9083ea5SNipun Gupta 			rxq->cb.dqrr_prepare = dpaa_rx_cb_prepare;
69119b4aba2SHemant Agrawal 		}
69219b4aba2SHemant Agrawal 
6930c504f69SHemant Agrawal 		rxq->is_static = true;
694b9c94167SNipun Gupta 
695b9c94167SNipun Gupta 		/* Allocate qman specific portals */
696a6a75240SNipun Gupta 		qp = fsl_qman_fq_portal_create(&q_fd);
697b9c94167SNipun Gupta 		if (!qp) {
698b9c94167SNipun Gupta 			DPAA_PMD_ERR("Unable to alloc fq portal");
699b9c94167SNipun Gupta 			return -1;
700b9c94167SNipun Gupta 		}
701b9c94167SNipun Gupta 		rxq->qp = qp;
702a6a75240SNipun Gupta 
703a6a75240SNipun Gupta 		/* Set up the device interrupt handler */
704a6a75240SNipun Gupta 		if (!dev->intr_handle) {
705a6a75240SNipun Gupta 			struct rte_dpaa_device *dpaa_dev;
706a6a75240SNipun Gupta 			struct rte_device *rdev = dev->device;
707a6a75240SNipun Gupta 
708a6a75240SNipun Gupta 			dpaa_dev = container_of(rdev, struct rte_dpaa_device,
709a6a75240SNipun Gupta 						device);
710a6a75240SNipun Gupta 			dev->intr_handle = &dpaa_dev->intr_handle;
711a6a75240SNipun Gupta 			dev->intr_handle->intr_vec = rte_zmalloc(NULL,
712a6a75240SNipun Gupta 					dpaa_push_mode_max_queue, 0);
713a6a75240SNipun Gupta 			if (!dev->intr_handle->intr_vec) {
714a6a75240SNipun Gupta 				DPAA_PMD_ERR("intr_vec alloc failed");
715a6a75240SNipun Gupta 				return -ENOMEM;
716a6a75240SNipun Gupta 			}
717a6a75240SNipun Gupta 			dev->intr_handle->nb_efd = dpaa_push_mode_max_queue;
718a6a75240SNipun Gupta 			dev->intr_handle->max_intr = dpaa_push_mode_max_queue;
719a6a75240SNipun Gupta 		}
720a6a75240SNipun Gupta 
721a6a75240SNipun Gupta 		dev->intr_handle->type = RTE_INTR_HANDLE_EXT;
722a6a75240SNipun Gupta 		dev->intr_handle->intr_vec[queue_idx] = queue_idx + 1;
723a6a75240SNipun Gupta 		dev->intr_handle->efds[queue_idx] = q_fd;
724a6a75240SNipun Gupta 		rxq->q_fd = q_fd;
7250c504f69SHemant Agrawal 	}
726e1797f4bSAkhil Goyal 	rxq->bp_array = rte_dpaa_bpid_info;
72762f53995SHemant Agrawal 	dev->data->rx_queues[queue_idx] = rxq;
72862f53995SHemant Agrawal 
72962f53995SHemant Agrawal 	/* configure the CGR size as per the desc size */
73062f53995SHemant Agrawal 	if (dpaa_intf->cgr_rx) {
73162f53995SHemant Agrawal 		struct qm_mcc_initcgr cgr_opts = {0};
73262f53995SHemant Agrawal 
73362f53995SHemant Agrawal 		/* Enable tail drop with cgr on this queue */
73462f53995SHemant Agrawal 		qm_cgr_cs_thres_set64(&cgr_opts.cgr.cs_thres, nb_desc, 0);
73562f53995SHemant Agrawal 		ret = qman_modify_cgr(dpaa_intf->cgr_rx, 0, &cgr_opts);
73662f53995SHemant Agrawal 		if (ret) {
73762f53995SHemant Agrawal 			DPAA_PMD_WARN(
73862f53995SHemant Agrawal 				"rx taildrop modify fail on fqid %d (ret=%d)",
73962f53995SHemant Agrawal 				rxq->fqid, ret);
74062f53995SHemant Agrawal 		}
74162f53995SHemant Agrawal 	}
74237f9b54bSShreyansh Jain 
74337f9b54bSShreyansh Jain 	return 0;
74437f9b54bSShreyansh Jain }
74537f9b54bSShreyansh Jain 
7461e06b6dcSHemant Agrawal int
74777b7b81eSNeil Horman dpaa_eth_eventq_attach(const struct rte_eth_dev *dev,
7485e745593SSunil Kumar Kori 		int eth_rx_queue_id,
7495e745593SSunil Kumar Kori 		u16 ch_id,
7505e745593SSunil Kumar Kori 		const struct rte_event_eth_rx_adapter_queue_conf *queue_conf)
7515e745593SSunil Kumar Kori {
7525e745593SSunil Kumar Kori 	int ret;
7535e745593SSunil Kumar Kori 	u32 flags = 0;
7545e745593SSunil Kumar Kori 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
7555e745593SSunil Kumar Kori 	struct qman_fq *rxq = &dpaa_intf->rx_queues[eth_rx_queue_id];
7565e745593SSunil Kumar Kori 	struct qm_mcc_initfq opts = {0};
7575e745593SSunil Kumar Kori 
7585e745593SSunil Kumar Kori 	if (dpaa_push_mode_max_queue)
759079a67c2SHemant Agrawal 		DPAA_PMD_WARN("PUSH mode q and EVENTDEV are not compatible\n"
760079a67c2SHemant Agrawal 			      "PUSH mode already enabled for first %d queues.\n"
7615e745593SSunil Kumar Kori 			      "To disable set DPAA_PUSH_QUEUES_NUMBER to 0\n",
7625e745593SSunil Kumar Kori 			      dpaa_push_mode_max_queue);
7635e745593SSunil Kumar Kori 
7645e745593SSunil Kumar Kori 	dpaa_poll_queue_default_config(&opts);
7655e745593SSunil Kumar Kori 
7665e745593SSunil Kumar Kori 	switch (queue_conf->ev.sched_type) {
7675e745593SSunil Kumar Kori 	case RTE_SCHED_TYPE_ATOMIC:
7685e745593SSunil Kumar Kori 		opts.fqd.fq_ctrl |= QM_FQCTRL_HOLDACTIVE;
7695e745593SSunil Kumar Kori 		/* Reset FQCTRL_AVOIDBLOCK bit as it is unnecessary
7705e745593SSunil Kumar Kori 		 * configuration with HOLD_ACTIVE setting
7715e745593SSunil Kumar Kori 		 */
7725e745593SSunil Kumar Kori 		opts.fqd.fq_ctrl &= (~QM_FQCTRL_AVOIDBLOCK);
7735e745593SSunil Kumar Kori 		rxq->cb.dqrr_dpdk_cb = dpaa_rx_cb_atomic;
7745e745593SSunil Kumar Kori 		break;
7755e745593SSunil Kumar Kori 	case RTE_SCHED_TYPE_ORDERED:
7765e745593SSunil Kumar Kori 		DPAA_PMD_ERR("Ordered queue schedule type is not supported\n");
7775e745593SSunil Kumar Kori 		return -1;
7785e745593SSunil Kumar Kori 	default:
7795e745593SSunil Kumar Kori 		opts.fqd.fq_ctrl |= QM_FQCTRL_AVOIDBLOCK;
7805e745593SSunil Kumar Kori 		rxq->cb.dqrr_dpdk_cb = dpaa_rx_cb_parallel;
7815e745593SSunil Kumar Kori 		break;
7825e745593SSunil Kumar Kori 	}
7835e745593SSunil Kumar Kori 
7845e745593SSunil Kumar Kori 	opts.we_mask = opts.we_mask | QM_INITFQ_WE_DESTWQ;
7855e745593SSunil Kumar Kori 	opts.fqd.dest.channel = ch_id;
7865e745593SSunil Kumar Kori 	opts.fqd.dest.wq = queue_conf->ev.priority;
7875e745593SSunil Kumar Kori 
7885e745593SSunil Kumar Kori 	if (dpaa_intf->cgr_rx) {
7895e745593SSunil Kumar Kori 		opts.we_mask |= QM_INITFQ_WE_CGID;
7905e745593SSunil Kumar Kori 		opts.fqd.cgid = dpaa_intf->cgr_rx[eth_rx_queue_id].cgrid;
7915e745593SSunil Kumar Kori 		opts.fqd.fq_ctrl |= QM_FQCTRL_CGE;
7925e745593SSunil Kumar Kori 	}
7935e745593SSunil Kumar Kori 
7945e745593SSunil Kumar Kori 	flags = QMAN_INITFQ_FLAG_SCHED;
7955e745593SSunil Kumar Kori 
7965e745593SSunil Kumar Kori 	ret = qman_init_fq(rxq, flags, &opts);
7975e745593SSunil Kumar Kori 	if (ret) {
7986fd3639aSHemant Agrawal 		DPAA_PMD_ERR("Ev-Channel/Q association failed. fqid 0x%x "
7996fd3639aSHemant Agrawal 				"ret:%d(%s)", rxq->fqid, ret, strerror(ret));
8005e745593SSunil Kumar Kori 		return ret;
8015e745593SSunil Kumar Kori 	}
8025e745593SSunil Kumar Kori 
8035e745593SSunil Kumar Kori 	/* copy configuration which needs to be filled during dequeue */
8045e745593SSunil Kumar Kori 	memcpy(&rxq->ev, &queue_conf->ev, sizeof(struct rte_event));
8055e745593SSunil Kumar Kori 	dev->data->rx_queues[eth_rx_queue_id] = rxq;
8065e745593SSunil Kumar Kori 
8075e745593SSunil Kumar Kori 	return ret;
8085e745593SSunil Kumar Kori }
8095e745593SSunil Kumar Kori 
8101e06b6dcSHemant Agrawal int
81177b7b81eSNeil Horman dpaa_eth_eventq_detach(const struct rte_eth_dev *dev,
8125e745593SSunil Kumar Kori 		int eth_rx_queue_id)
8135e745593SSunil Kumar Kori {
8145e745593SSunil Kumar Kori 	struct qm_mcc_initfq opts;
8155e745593SSunil Kumar Kori 	int ret;
8165e745593SSunil Kumar Kori 	u32 flags = 0;
8175e745593SSunil Kumar Kori 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
8185e745593SSunil Kumar Kori 	struct qman_fq *rxq = &dpaa_intf->rx_queues[eth_rx_queue_id];
8195e745593SSunil Kumar Kori 
8205e745593SSunil Kumar Kori 	dpaa_poll_queue_default_config(&opts);
8215e745593SSunil Kumar Kori 
8225e745593SSunil Kumar Kori 	if (dpaa_intf->cgr_rx) {
8235e745593SSunil Kumar Kori 		opts.we_mask |= QM_INITFQ_WE_CGID;
8245e745593SSunil Kumar Kori 		opts.fqd.cgid = dpaa_intf->cgr_rx[eth_rx_queue_id].cgrid;
8255e745593SSunil Kumar Kori 		opts.fqd.fq_ctrl |= QM_FQCTRL_CGE;
8265e745593SSunil Kumar Kori 	}
8275e745593SSunil Kumar Kori 
8285e745593SSunil Kumar Kori 	ret = qman_init_fq(rxq, flags, &opts);
8295e745593SSunil Kumar Kori 	if (ret) {
8305e745593SSunil Kumar Kori 		DPAA_PMD_ERR("init rx fqid %d failed with ret: %d",
8315e745593SSunil Kumar Kori 			     rxq->fqid, ret);
8325e745593SSunil Kumar Kori 	}
8335e745593SSunil Kumar Kori 
8345e745593SSunil Kumar Kori 	rxq->cb.dqrr_dpdk_cb = NULL;
8355e745593SSunil Kumar Kori 	dev->data->rx_queues[eth_rx_queue_id] = NULL;
8365e745593SSunil Kumar Kori 
8375e745593SSunil Kumar Kori 	return 0;
8385e745593SSunil Kumar Kori }
8395e745593SSunil Kumar Kori 
84037f9b54bSShreyansh Jain static
84137f9b54bSShreyansh Jain void dpaa_eth_rx_queue_release(void *rxq __rte_unused)
84237f9b54bSShreyansh Jain {
84337f9b54bSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
84437f9b54bSShreyansh Jain }
84537f9b54bSShreyansh Jain 
84637f9b54bSShreyansh Jain static
84737f9b54bSShreyansh Jain int dpaa_eth_tx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx,
84837f9b54bSShreyansh Jain 			    uint16_t nb_desc __rte_unused,
84937f9b54bSShreyansh Jain 		unsigned int socket_id __rte_unused,
85037f9b54bSShreyansh Jain 		const struct rte_eth_txconf *tx_conf __rte_unused)
85137f9b54bSShreyansh Jain {
85237f9b54bSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
85337f9b54bSShreyansh Jain 
85437f9b54bSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
85537f9b54bSShreyansh Jain 
8566fd3639aSHemant Agrawal 	if (queue_idx >= dev->data->nb_tx_queues) {
8576fd3639aSHemant Agrawal 		rte_errno = EOVERFLOW;
8586fd3639aSHemant Agrawal 		DPAA_PMD_ERR("%p: queue index out of range (%u >= %u)",
8596fd3639aSHemant Agrawal 		      (void *)dev, queue_idx, dev->data->nb_tx_queues);
8606fd3639aSHemant Agrawal 		return -rte_errno;
8616fd3639aSHemant Agrawal 	}
8626fd3639aSHemant Agrawal 
8636fd3639aSHemant Agrawal 	DPAA_PMD_INFO("Tx queue setup for queue index: %d fq_id (0x%x)",
8646fd3639aSHemant Agrawal 			queue_idx, dpaa_intf->tx_queues[queue_idx].fqid);
86537f9b54bSShreyansh Jain 	dev->data->tx_queues[queue_idx] = &dpaa_intf->tx_queues[queue_idx];
86637f9b54bSShreyansh Jain 	return 0;
86737f9b54bSShreyansh Jain }
86837f9b54bSShreyansh Jain 
86937f9b54bSShreyansh Jain static void dpaa_eth_tx_queue_release(void *txq __rte_unused)
870ff9e112dSShreyansh Jain {
871ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
872ff9e112dSShreyansh Jain }
873ff9e112dSShreyansh Jain 
874b005d729SHemant Agrawal static uint32_t
875b005d729SHemant Agrawal dpaa_dev_rx_queue_count(struct rte_eth_dev *dev, uint16_t rx_queue_id)
876b005d729SHemant Agrawal {
877b005d729SHemant Agrawal 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
878b005d729SHemant Agrawal 	struct qman_fq *rxq = &dpaa_intf->rx_queues[rx_queue_id];
879b005d729SHemant Agrawal 	u32 frm_cnt = 0;
880b005d729SHemant Agrawal 
881b005d729SHemant Agrawal 	PMD_INIT_FUNC_TRACE();
882b005d729SHemant Agrawal 
883b005d729SHemant Agrawal 	if (qman_query_fq_frm_cnt(rxq, &frm_cnt) == 0) {
884*b7c7ff6eSStephen Hemminger 		DPAA_PMD_DEBUG("RX frame count for q(%d) is %u",
885b005d729SHemant Agrawal 			       rx_queue_id, frm_cnt);
886b005d729SHemant Agrawal 	}
887b005d729SHemant Agrawal 	return frm_cnt;
888b005d729SHemant Agrawal }
889b005d729SHemant Agrawal 
890e124a69fSShreyansh Jain static int dpaa_link_down(struct rte_eth_dev *dev)
891e124a69fSShreyansh Jain {
892e124a69fSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
893e124a69fSShreyansh Jain 
894e124a69fSShreyansh Jain 	dpaa_eth_dev_stop(dev);
895e124a69fSShreyansh Jain 	return 0;
896e124a69fSShreyansh Jain }
897e124a69fSShreyansh Jain 
898e124a69fSShreyansh Jain static int dpaa_link_up(struct rte_eth_dev *dev)
899e124a69fSShreyansh Jain {
900e124a69fSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
901e124a69fSShreyansh Jain 
902e124a69fSShreyansh Jain 	dpaa_eth_dev_start(dev);
903e124a69fSShreyansh Jain 	return 0;
904e124a69fSShreyansh Jain }
905e124a69fSShreyansh Jain 
906fe6c6032SShreyansh Jain static int
90712a4678aSShreyansh Jain dpaa_flow_ctrl_set(struct rte_eth_dev *dev,
90812a4678aSShreyansh Jain 		   struct rte_eth_fc_conf *fc_conf)
90912a4678aSShreyansh Jain {
91012a4678aSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
91112a4678aSShreyansh Jain 	struct rte_eth_fc_conf *net_fc;
91212a4678aSShreyansh Jain 
91312a4678aSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
91412a4678aSShreyansh Jain 
91512a4678aSShreyansh Jain 	if (!(dpaa_intf->fc_conf)) {
91612a4678aSShreyansh Jain 		dpaa_intf->fc_conf = rte_zmalloc(NULL,
91712a4678aSShreyansh Jain 			sizeof(struct rte_eth_fc_conf), MAX_CACHELINE);
91812a4678aSShreyansh Jain 		if (!dpaa_intf->fc_conf) {
91912a4678aSShreyansh Jain 			DPAA_PMD_ERR("unable to save flow control info");
92012a4678aSShreyansh Jain 			return -ENOMEM;
92112a4678aSShreyansh Jain 		}
92212a4678aSShreyansh Jain 	}
92312a4678aSShreyansh Jain 	net_fc = dpaa_intf->fc_conf;
92412a4678aSShreyansh Jain 
92512a4678aSShreyansh Jain 	if (fc_conf->high_water < fc_conf->low_water) {
92612a4678aSShreyansh Jain 		DPAA_PMD_ERR("Incorrect Flow Control Configuration");
92712a4678aSShreyansh Jain 		return -EINVAL;
92812a4678aSShreyansh Jain 	}
92912a4678aSShreyansh Jain 
93012a4678aSShreyansh Jain 	if (fc_conf->mode == RTE_FC_NONE) {
93112a4678aSShreyansh Jain 		return 0;
93212a4678aSShreyansh Jain 	} else if (fc_conf->mode == RTE_FC_TX_PAUSE ||
93312a4678aSShreyansh Jain 		 fc_conf->mode == RTE_FC_FULL) {
93412a4678aSShreyansh Jain 		fman_if_set_fc_threshold(dpaa_intf->fif, fc_conf->high_water,
93512a4678aSShreyansh Jain 					 fc_conf->low_water,
93612a4678aSShreyansh Jain 				dpaa_intf->bp_info->bpid);
93712a4678aSShreyansh Jain 		if (fc_conf->pause_time)
93812a4678aSShreyansh Jain 			fman_if_set_fc_quanta(dpaa_intf->fif,
93912a4678aSShreyansh Jain 					      fc_conf->pause_time);
94012a4678aSShreyansh Jain 	}
94112a4678aSShreyansh Jain 
94212a4678aSShreyansh Jain 	/* Save the information in dpaa device */
94312a4678aSShreyansh Jain 	net_fc->pause_time = fc_conf->pause_time;
94412a4678aSShreyansh Jain 	net_fc->high_water = fc_conf->high_water;
94512a4678aSShreyansh Jain 	net_fc->low_water = fc_conf->low_water;
94612a4678aSShreyansh Jain 	net_fc->send_xon = fc_conf->send_xon;
94712a4678aSShreyansh Jain 	net_fc->mac_ctrl_frame_fwd = fc_conf->mac_ctrl_frame_fwd;
94812a4678aSShreyansh Jain 	net_fc->mode = fc_conf->mode;
94912a4678aSShreyansh Jain 	net_fc->autoneg = fc_conf->autoneg;
95012a4678aSShreyansh Jain 
95112a4678aSShreyansh Jain 	return 0;
95212a4678aSShreyansh Jain }
95312a4678aSShreyansh Jain 
95412a4678aSShreyansh Jain static int
95512a4678aSShreyansh Jain dpaa_flow_ctrl_get(struct rte_eth_dev *dev,
95612a4678aSShreyansh Jain 		   struct rte_eth_fc_conf *fc_conf)
95712a4678aSShreyansh Jain {
95812a4678aSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
95912a4678aSShreyansh Jain 	struct rte_eth_fc_conf *net_fc = dpaa_intf->fc_conf;
96012a4678aSShreyansh Jain 	int ret;
96112a4678aSShreyansh Jain 
96212a4678aSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
96312a4678aSShreyansh Jain 
96412a4678aSShreyansh Jain 	if (net_fc) {
96512a4678aSShreyansh Jain 		fc_conf->pause_time = net_fc->pause_time;
96612a4678aSShreyansh Jain 		fc_conf->high_water = net_fc->high_water;
96712a4678aSShreyansh Jain 		fc_conf->low_water = net_fc->low_water;
96812a4678aSShreyansh Jain 		fc_conf->send_xon = net_fc->send_xon;
96912a4678aSShreyansh Jain 		fc_conf->mac_ctrl_frame_fwd = net_fc->mac_ctrl_frame_fwd;
97012a4678aSShreyansh Jain 		fc_conf->mode = net_fc->mode;
97112a4678aSShreyansh Jain 		fc_conf->autoneg = net_fc->autoneg;
97212a4678aSShreyansh Jain 		return 0;
97312a4678aSShreyansh Jain 	}
97412a4678aSShreyansh Jain 	ret = fman_if_get_fc_threshold(dpaa_intf->fif);
97512a4678aSShreyansh Jain 	if (ret) {
97612a4678aSShreyansh Jain 		fc_conf->mode = RTE_FC_TX_PAUSE;
97712a4678aSShreyansh Jain 		fc_conf->pause_time = fman_if_get_fc_quanta(dpaa_intf->fif);
97812a4678aSShreyansh Jain 	} else {
97912a4678aSShreyansh Jain 		fc_conf->mode = RTE_FC_NONE;
98012a4678aSShreyansh Jain 	}
98112a4678aSShreyansh Jain 
98212a4678aSShreyansh Jain 	return 0;
98312a4678aSShreyansh Jain }
98412a4678aSShreyansh Jain 
98512a4678aSShreyansh Jain static int
986fe6c6032SShreyansh Jain dpaa_dev_add_mac_addr(struct rte_eth_dev *dev,
9876d13ea8eSOlivier Matz 			     struct rte_ether_addr *addr,
988fe6c6032SShreyansh Jain 			     uint32_t index,
989fe6c6032SShreyansh Jain 			     __rte_unused uint32_t pool)
990fe6c6032SShreyansh Jain {
991fe6c6032SShreyansh Jain 	int ret;
992fe6c6032SShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
993fe6c6032SShreyansh Jain 
994fe6c6032SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
995fe6c6032SShreyansh Jain 
996fe6c6032SShreyansh Jain 	ret = fman_if_add_mac_addr(dpaa_intf->fif, addr->addr_bytes, index);
997fe6c6032SShreyansh Jain 
998fe6c6032SShreyansh Jain 	if (ret)
999*b7c7ff6eSStephen Hemminger 		DPAA_PMD_ERR("Adding the MAC ADDR failed: err = %d", ret);
1000fe6c6032SShreyansh Jain 	return 0;
1001fe6c6032SShreyansh Jain }
1002fe6c6032SShreyansh Jain 
1003fe6c6032SShreyansh Jain static void
1004fe6c6032SShreyansh Jain dpaa_dev_remove_mac_addr(struct rte_eth_dev *dev,
1005fe6c6032SShreyansh Jain 			  uint32_t index)
1006fe6c6032SShreyansh Jain {
1007fe6c6032SShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
1008fe6c6032SShreyansh Jain 
1009fe6c6032SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1010fe6c6032SShreyansh Jain 
1011fe6c6032SShreyansh Jain 	fman_if_clear_mac_addr(dpaa_intf->fif, index);
1012fe6c6032SShreyansh Jain }
1013fe6c6032SShreyansh Jain 
1014caccf8b3SOlivier Matz static int
1015fe6c6032SShreyansh Jain dpaa_dev_set_mac_addr(struct rte_eth_dev *dev,
10166d13ea8eSOlivier Matz 		       struct rte_ether_addr *addr)
1017fe6c6032SShreyansh Jain {
1018fe6c6032SShreyansh Jain 	int ret;
1019fe6c6032SShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
1020fe6c6032SShreyansh Jain 
1021fe6c6032SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1022fe6c6032SShreyansh Jain 
1023fe6c6032SShreyansh Jain 	ret = fman_if_add_mac_addr(dpaa_intf->fif, addr->addr_bytes, 0);
1024fe6c6032SShreyansh Jain 	if (ret)
1025*b7c7ff6eSStephen Hemminger 		DPAA_PMD_ERR("Setting the MAC ADDR failed %d", ret);
1026caccf8b3SOlivier Matz 
1027caccf8b3SOlivier Matz 	return ret;
1028fe6c6032SShreyansh Jain }
1029fe6c6032SShreyansh Jain 
1030b1b5d6c9SNipun Gupta static int dpaa_dev_queue_intr_enable(struct rte_eth_dev *dev,
1031b1b5d6c9SNipun Gupta 				      uint16_t queue_id)
1032b1b5d6c9SNipun Gupta {
1033b1b5d6c9SNipun Gupta 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
1034b1b5d6c9SNipun Gupta 	struct qman_fq *rxq = &dpaa_intf->rx_queues[queue_id];
1035b1b5d6c9SNipun Gupta 
1036b1b5d6c9SNipun Gupta 	if (!rxq->is_static)
1037b1b5d6c9SNipun Gupta 		return -EINVAL;
1038b1b5d6c9SNipun Gupta 
1039b1b5d6c9SNipun Gupta 	return qman_fq_portal_irqsource_add(rxq->qp, QM_PIRQ_DQRI);
1040b1b5d6c9SNipun Gupta }
1041b1b5d6c9SNipun Gupta 
1042b1b5d6c9SNipun Gupta static int dpaa_dev_queue_intr_disable(struct rte_eth_dev *dev,
1043b1b5d6c9SNipun Gupta 				       uint16_t queue_id)
1044b1b5d6c9SNipun Gupta {
1045b1b5d6c9SNipun Gupta 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
1046b1b5d6c9SNipun Gupta 	struct qman_fq *rxq = &dpaa_intf->rx_queues[queue_id];
1047b1b5d6c9SNipun Gupta 	uint32_t temp;
1048b1b5d6c9SNipun Gupta 	ssize_t temp1;
1049b1b5d6c9SNipun Gupta 
1050b1b5d6c9SNipun Gupta 	if (!rxq->is_static)
1051b1b5d6c9SNipun Gupta 		return -EINVAL;
1052b1b5d6c9SNipun Gupta 
1053b1b5d6c9SNipun Gupta 	qman_fq_portal_irqsource_remove(rxq->qp, ~0);
1054b1b5d6c9SNipun Gupta 
1055b1b5d6c9SNipun Gupta 	temp1 = read(rxq->q_fd, &temp, sizeof(temp));
1056b1b5d6c9SNipun Gupta 	if (temp1 != sizeof(temp))
1057b1b5d6c9SNipun Gupta 		DPAA_EVENTDEV_ERR("irq read error");
1058b1b5d6c9SNipun Gupta 
1059b1b5d6c9SNipun Gupta 	qman_fq_portal_thread_irq(rxq->qp);
1060b1b5d6c9SNipun Gupta 
1061b1b5d6c9SNipun Gupta 	return 0;
1062b1b5d6c9SNipun Gupta }
1063b1b5d6c9SNipun Gupta 
1064ff9e112dSShreyansh Jain static struct eth_dev_ops dpaa_devops = {
1065ff9e112dSShreyansh Jain 	.dev_configure		  = dpaa_eth_dev_configure,
1066ff9e112dSShreyansh Jain 	.dev_start		  = dpaa_eth_dev_start,
1067ff9e112dSShreyansh Jain 	.dev_stop		  = dpaa_eth_dev_stop,
1068ff9e112dSShreyansh Jain 	.dev_close		  = dpaa_eth_dev_close,
1069799db456SShreyansh Jain 	.dev_infos_get		  = dpaa_eth_dev_info,
1070a7bdc3bdSShreyansh Jain 	.dev_supported_ptypes_get = dpaa_supported_ptypes_get,
107137f9b54bSShreyansh Jain 
107237f9b54bSShreyansh Jain 	.rx_queue_setup		  = dpaa_eth_rx_queue_setup,
107337f9b54bSShreyansh Jain 	.tx_queue_setup		  = dpaa_eth_tx_queue_setup,
107437f9b54bSShreyansh Jain 	.rx_queue_release	  = dpaa_eth_rx_queue_release,
107537f9b54bSShreyansh Jain 	.tx_queue_release	  = dpaa_eth_tx_queue_release,
1076b005d729SHemant Agrawal 	.rx_queue_count		  = dpaa_dev_rx_queue_count,
1077e124a69fSShreyansh Jain 
107812a4678aSShreyansh Jain 	.flow_ctrl_get		  = dpaa_flow_ctrl_get,
107912a4678aSShreyansh Jain 	.flow_ctrl_set		  = dpaa_flow_ctrl_set,
108012a4678aSShreyansh Jain 
1081e124a69fSShreyansh Jain 	.link_update		  = dpaa_eth_link_update,
1082e1ad3a05SShreyansh Jain 	.stats_get		  = dpaa_eth_stats_get,
1083b21ed3e2SHemant Agrawal 	.xstats_get		  = dpaa_dev_xstats_get,
1084b21ed3e2SHemant Agrawal 	.xstats_get_by_id	  = dpaa_xstats_get_by_id,
1085b21ed3e2SHemant Agrawal 	.xstats_get_names_by_id	  = dpaa_xstats_get_names_by_id,
1086b21ed3e2SHemant Agrawal 	.xstats_get_names	  = dpaa_xstats_get_names,
1087b21ed3e2SHemant Agrawal 	.xstats_reset		  = dpaa_eth_stats_reset,
1088e1ad3a05SShreyansh Jain 	.stats_reset		  = dpaa_eth_stats_reset,
108995ef603dSShreyansh Jain 	.promiscuous_enable	  = dpaa_eth_promiscuous_enable,
109095ef603dSShreyansh Jain 	.promiscuous_disable	  = dpaa_eth_promiscuous_disable,
109144dd70a3SShreyansh Jain 	.allmulticast_enable	  = dpaa_eth_multicast_enable,
109244dd70a3SShreyansh Jain 	.allmulticast_disable	  = dpaa_eth_multicast_disable,
10930cbec027SShreyansh Jain 	.mtu_set		  = dpaa_mtu_set,
1094e124a69fSShreyansh Jain 	.dev_set_link_down	  = dpaa_link_down,
1095e124a69fSShreyansh Jain 	.dev_set_link_up	  = dpaa_link_up,
1096fe6c6032SShreyansh Jain 	.mac_addr_add		  = dpaa_dev_add_mac_addr,
1097fe6c6032SShreyansh Jain 	.mac_addr_remove	  = dpaa_dev_remove_mac_addr,
1098fe6c6032SShreyansh Jain 	.mac_addr_set		  = dpaa_dev_set_mac_addr,
1099fe6c6032SShreyansh Jain 
1100cf0fab1dSHemant Agrawal 	.fw_version_get		  = dpaa_fw_version_get,
1101b1b5d6c9SNipun Gupta 
1102b1b5d6c9SNipun Gupta 	.rx_queue_intr_enable	  = dpaa_dev_queue_intr_enable,
1103b1b5d6c9SNipun Gupta 	.rx_queue_intr_disable	  = dpaa_dev_queue_intr_disable,
1104ff9e112dSShreyansh Jain };
1105ff9e112dSShreyansh Jain 
11068c3495f5SHemant Agrawal static bool
11078c3495f5SHemant Agrawal is_device_supported(struct rte_eth_dev *dev, struct rte_dpaa_driver *drv)
11088c3495f5SHemant Agrawal {
11098c3495f5SHemant Agrawal 	if (strcmp(dev->device->driver->name,
11108c3495f5SHemant Agrawal 		   drv->driver.name))
11118c3495f5SHemant Agrawal 		return false;
11128c3495f5SHemant Agrawal 
11138c3495f5SHemant Agrawal 	return true;
11148c3495f5SHemant Agrawal }
11158c3495f5SHemant Agrawal 
11168c3495f5SHemant Agrawal static bool
11178c3495f5SHemant Agrawal is_dpaa_supported(struct rte_eth_dev *dev)
11188c3495f5SHemant Agrawal {
11198c3495f5SHemant Agrawal 	return is_device_supported(dev, &rte_dpaa_pmd);
11208c3495f5SHemant Agrawal }
11218c3495f5SHemant Agrawal 
11221e06b6dcSHemant Agrawal int
11238c3495f5SHemant Agrawal rte_pmd_dpaa_set_tx_loopback(uint8_t port, uint8_t on)
11248c3495f5SHemant Agrawal {
11258c3495f5SHemant Agrawal 	struct rte_eth_dev *dev;
11268c3495f5SHemant Agrawal 	struct dpaa_if *dpaa_intf;
11278c3495f5SHemant Agrawal 
11288c3495f5SHemant Agrawal 	RTE_ETH_VALID_PORTID_OR_ERR_RET(port, -ENODEV);
11298c3495f5SHemant Agrawal 
11308c3495f5SHemant Agrawal 	dev = &rte_eth_devices[port];
11318c3495f5SHemant Agrawal 
11328c3495f5SHemant Agrawal 	if (!is_dpaa_supported(dev))
11338c3495f5SHemant Agrawal 		return -ENOTSUP;
11348c3495f5SHemant Agrawal 
11358c3495f5SHemant Agrawal 	dpaa_intf = dev->data->dev_private;
11368c3495f5SHemant Agrawal 
11378c3495f5SHemant Agrawal 	if (on)
11388c3495f5SHemant Agrawal 		fman_if_loopback_enable(dpaa_intf->fif);
11398c3495f5SHemant Agrawal 	else
11408c3495f5SHemant Agrawal 		fman_if_loopback_disable(dpaa_intf->fif);
11418c3495f5SHemant Agrawal 
11428c3495f5SHemant Agrawal 	return 0;
11438c3495f5SHemant Agrawal }
11448c3495f5SHemant Agrawal 
114512a4678aSShreyansh Jain static int dpaa_fc_set_default(struct dpaa_if *dpaa_intf)
114612a4678aSShreyansh Jain {
114712a4678aSShreyansh Jain 	struct rte_eth_fc_conf *fc_conf;
114812a4678aSShreyansh Jain 	int ret;
114912a4678aSShreyansh Jain 
115012a4678aSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
115112a4678aSShreyansh Jain 
115212a4678aSShreyansh Jain 	if (!(dpaa_intf->fc_conf)) {
115312a4678aSShreyansh Jain 		dpaa_intf->fc_conf = rte_zmalloc(NULL,
115412a4678aSShreyansh Jain 			sizeof(struct rte_eth_fc_conf), MAX_CACHELINE);
115512a4678aSShreyansh Jain 		if (!dpaa_intf->fc_conf) {
115612a4678aSShreyansh Jain 			DPAA_PMD_ERR("unable to save flow control info");
115712a4678aSShreyansh Jain 			return -ENOMEM;
115812a4678aSShreyansh Jain 		}
115912a4678aSShreyansh Jain 	}
116012a4678aSShreyansh Jain 	fc_conf = dpaa_intf->fc_conf;
116112a4678aSShreyansh Jain 	ret = fman_if_get_fc_threshold(dpaa_intf->fif);
116212a4678aSShreyansh Jain 	if (ret) {
116312a4678aSShreyansh Jain 		fc_conf->mode = RTE_FC_TX_PAUSE;
116412a4678aSShreyansh Jain 		fc_conf->pause_time = fman_if_get_fc_quanta(dpaa_intf->fif);
116512a4678aSShreyansh Jain 	} else {
116612a4678aSShreyansh Jain 		fc_conf->mode = RTE_FC_NONE;
116712a4678aSShreyansh Jain 	}
116812a4678aSShreyansh Jain 
116912a4678aSShreyansh Jain 	return 0;
117012a4678aSShreyansh Jain }
117112a4678aSShreyansh Jain 
117237f9b54bSShreyansh Jain /* Initialise an Rx FQ */
117362f53995SHemant Agrawal static int dpaa_rx_queue_init(struct qman_fq *fq, struct qman_cgr *cgr_rx,
117437f9b54bSShreyansh Jain 			      uint32_t fqid)
117537f9b54bSShreyansh Jain {
11768d804cf1SHemant Agrawal 	struct qm_mcc_initfq opts = {0};
117737f9b54bSShreyansh Jain 	int ret;
1178f04e7139SHemant Agrawal 	u32 flags = QMAN_FQ_FLAG_NO_ENQUEUE;
117962f53995SHemant Agrawal 	struct qm_mcc_initcgr cgr_opts = {
118062f53995SHemant Agrawal 		.we_mask = QM_CGR_WE_CS_THRES |
118162f53995SHemant Agrawal 				QM_CGR_WE_CSTD_EN |
118262f53995SHemant Agrawal 				QM_CGR_WE_MODE,
118362f53995SHemant Agrawal 		.cgr = {
118462f53995SHemant Agrawal 			.cstd_en = QM_CGR_EN,
118562f53995SHemant Agrawal 			.mode = QMAN_CGR_MODE_FRAME
118662f53995SHemant Agrawal 		}
118762f53995SHemant Agrawal 	};
118837f9b54bSShreyansh Jain 
1189f04e7139SHemant Agrawal 	if (fqid) {
119037f9b54bSShreyansh Jain 		ret = qman_reserve_fqid(fqid);
119137f9b54bSShreyansh Jain 		if (ret) {
11928d6fc8b6SHemant Agrawal 			DPAA_PMD_ERR("reserve rx fqid 0x%x failed with ret: %d",
119337f9b54bSShreyansh Jain 				     fqid, ret);
119437f9b54bSShreyansh Jain 			return -EINVAL;
119537f9b54bSShreyansh Jain 		}
1196f04e7139SHemant Agrawal 	} else {
1197f04e7139SHemant Agrawal 		flags |= QMAN_FQ_FLAG_DYNAMIC_FQID;
1198f04e7139SHemant Agrawal 	}
11998d6fc8b6SHemant Agrawal 	DPAA_PMD_DEBUG("creating rx fq %p, fqid 0x%x", fq, fqid);
1200f04e7139SHemant Agrawal 	ret = qman_create_fq(fqid, flags, fq);
120137f9b54bSShreyansh Jain 	if (ret) {
12026fd3639aSHemant Agrawal 		DPAA_PMD_ERR("create rx fqid 0x%x failed with ret: %d",
120337f9b54bSShreyansh Jain 			fqid, ret);
120437f9b54bSShreyansh Jain 		return ret;
120537f9b54bSShreyansh Jain 	}
12060c504f69SHemant Agrawal 	fq->is_static = false;
12075e745593SSunil Kumar Kori 
12085e745593SSunil Kumar Kori 	dpaa_poll_queue_default_config(&opts);
120937f9b54bSShreyansh Jain 
121062f53995SHemant Agrawal 	if (cgr_rx) {
121162f53995SHemant Agrawal 		/* Enable tail drop with cgr on this queue */
121262f53995SHemant Agrawal 		qm_cgr_cs_thres_set64(&cgr_opts.cgr.cs_thres, td_threshold, 0);
121362f53995SHemant Agrawal 		cgr_rx->cb = NULL;
121462f53995SHemant Agrawal 		ret = qman_create_cgr(cgr_rx, QMAN_CGR_FLAG_USE_INIT,
121562f53995SHemant Agrawal 				      &cgr_opts);
121662f53995SHemant Agrawal 		if (ret) {
121762f53995SHemant Agrawal 			DPAA_PMD_WARN(
12188d6fc8b6SHemant Agrawal 				"rx taildrop init fail on rx fqid 0x%x(ret=%d)",
1219f04e7139SHemant Agrawal 				fq->fqid, ret);
122062f53995SHemant Agrawal 			goto without_cgr;
122162f53995SHemant Agrawal 		}
122262f53995SHemant Agrawal 		opts.we_mask |= QM_INITFQ_WE_CGID;
122362f53995SHemant Agrawal 		opts.fqd.cgid = cgr_rx->cgrid;
122462f53995SHemant Agrawal 		opts.fqd.fq_ctrl |= QM_FQCTRL_CGE;
122562f53995SHemant Agrawal 	}
122662f53995SHemant Agrawal without_cgr:
1227f04e7139SHemant Agrawal 	ret = qman_init_fq(fq, 0, &opts);
122837f9b54bSShreyansh Jain 	if (ret)
12298d6fc8b6SHemant Agrawal 		DPAA_PMD_ERR("init rx fqid 0x%x failed with ret:%d", fqid, ret);
123037f9b54bSShreyansh Jain 	return ret;
123137f9b54bSShreyansh Jain }
123237f9b54bSShreyansh Jain 
123337f9b54bSShreyansh Jain /* Initialise a Tx FQ */
123437f9b54bSShreyansh Jain static int dpaa_tx_queue_init(struct qman_fq *fq,
123537f9b54bSShreyansh Jain 			      struct fman_if *fman_intf)
123637f9b54bSShreyansh Jain {
12378d804cf1SHemant Agrawal 	struct qm_mcc_initfq opts = {0};
123837f9b54bSShreyansh Jain 	int ret;
123937f9b54bSShreyansh Jain 
124037f9b54bSShreyansh Jain 	ret = qman_create_fq(0, QMAN_FQ_FLAG_DYNAMIC_FQID |
124137f9b54bSShreyansh Jain 			     QMAN_FQ_FLAG_TO_DCPORTAL, fq);
124237f9b54bSShreyansh Jain 	if (ret) {
124337f9b54bSShreyansh Jain 		DPAA_PMD_ERR("create tx fq failed with ret: %d", ret);
124437f9b54bSShreyansh Jain 		return ret;
124537f9b54bSShreyansh Jain 	}
124637f9b54bSShreyansh Jain 	opts.we_mask = QM_INITFQ_WE_DESTWQ | QM_INITFQ_WE_FQCTRL |
124737f9b54bSShreyansh Jain 		       QM_INITFQ_WE_CONTEXTB | QM_INITFQ_WE_CONTEXTA;
124837f9b54bSShreyansh Jain 	opts.fqd.dest.channel = fman_intf->tx_channel_id;
124937f9b54bSShreyansh Jain 	opts.fqd.dest.wq = DPAA_IF_TX_PRIORITY;
125037f9b54bSShreyansh Jain 	opts.fqd.fq_ctrl = QM_FQCTRL_PREFERINCACHE;
125137f9b54bSShreyansh Jain 	opts.fqd.context_b = 0;
125237f9b54bSShreyansh Jain 	/* no tx-confirmation */
125337f9b54bSShreyansh Jain 	opts.fqd.context_a.hi = 0x80000000 | fman_dealloc_bufs_mask_hi;
125437f9b54bSShreyansh Jain 	opts.fqd.context_a.lo = 0 | fman_dealloc_bufs_mask_lo;
12558d6fc8b6SHemant Agrawal 	DPAA_PMD_DEBUG("init tx fq %p, fqid 0x%x", fq, fq->fqid);
125637f9b54bSShreyansh Jain 	ret = qman_init_fq(fq, QMAN_INITFQ_FLAG_SCHED, &opts);
125737f9b54bSShreyansh Jain 	if (ret)
12588d6fc8b6SHemant Agrawal 		DPAA_PMD_ERR("init tx fqid 0x%x failed %d", fq->fqid, ret);
125937f9b54bSShreyansh Jain 	return ret;
126037f9b54bSShreyansh Jain }
126137f9b54bSShreyansh Jain 
126205ba55bcSShreyansh Jain #ifdef RTE_LIBRTE_DPAA_DEBUG_DRIVER
126305ba55bcSShreyansh Jain /* Initialise a DEBUG FQ ([rt]x_error, rx_default). */
126405ba55bcSShreyansh Jain static int dpaa_debug_queue_init(struct qman_fq *fq, uint32_t fqid)
126505ba55bcSShreyansh Jain {
12668d804cf1SHemant Agrawal 	struct qm_mcc_initfq opts = {0};
126705ba55bcSShreyansh Jain 	int ret;
126805ba55bcSShreyansh Jain 
126905ba55bcSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
127005ba55bcSShreyansh Jain 
127105ba55bcSShreyansh Jain 	ret = qman_reserve_fqid(fqid);
127205ba55bcSShreyansh Jain 	if (ret) {
127305ba55bcSShreyansh Jain 		DPAA_PMD_ERR("Reserve debug fqid %d failed with ret: %d",
127405ba55bcSShreyansh Jain 			fqid, ret);
127505ba55bcSShreyansh Jain 		return -EINVAL;
127605ba55bcSShreyansh Jain 	}
127705ba55bcSShreyansh Jain 	/* "map" this Rx FQ to one of the interfaces Tx FQID */
127805ba55bcSShreyansh Jain 	DPAA_PMD_DEBUG("Creating debug fq %p, fqid %d", fq, fqid);
127905ba55bcSShreyansh Jain 	ret = qman_create_fq(fqid, QMAN_FQ_FLAG_NO_ENQUEUE, fq);
128005ba55bcSShreyansh Jain 	if (ret) {
128105ba55bcSShreyansh Jain 		DPAA_PMD_ERR("create debug fqid %d failed with ret: %d",
128205ba55bcSShreyansh Jain 			fqid, ret);
128305ba55bcSShreyansh Jain 		return ret;
128405ba55bcSShreyansh Jain 	}
128505ba55bcSShreyansh Jain 	opts.we_mask = QM_INITFQ_WE_DESTWQ | QM_INITFQ_WE_FQCTRL;
128605ba55bcSShreyansh Jain 	opts.fqd.dest.wq = DPAA_IF_DEBUG_PRIORITY;
128705ba55bcSShreyansh Jain 	ret = qman_init_fq(fq, 0, &opts);
128805ba55bcSShreyansh Jain 	if (ret)
128905ba55bcSShreyansh Jain 		DPAA_PMD_ERR("init debug fqid %d failed with ret: %d",
129005ba55bcSShreyansh Jain 			    fqid, ret);
129105ba55bcSShreyansh Jain 	return ret;
129205ba55bcSShreyansh Jain }
129305ba55bcSShreyansh Jain #endif
129405ba55bcSShreyansh Jain 
1295ff9e112dSShreyansh Jain /* Initialise a network interface */
1296ff9e112dSShreyansh Jain static int
1297ff9e112dSShreyansh Jain dpaa_dev_init(struct rte_eth_dev *eth_dev)
1298ff9e112dSShreyansh Jain {
1299af2828cfSAkhil Goyal 	int num_rx_fqs, fqid;
130037f9b54bSShreyansh Jain 	int loop, ret = 0;
1301ff9e112dSShreyansh Jain 	int dev_id;
1302ff9e112dSShreyansh Jain 	struct rte_dpaa_device *dpaa_device;
1303ff9e112dSShreyansh Jain 	struct dpaa_if *dpaa_intf;
130437f9b54bSShreyansh Jain 	struct fm_eth_port_cfg *cfg;
130537f9b54bSShreyansh Jain 	struct fman_if *fman_intf;
130637f9b54bSShreyansh Jain 	struct fman_if_bpool *bp, *tmp_bp;
130762f53995SHemant Agrawal 	uint32_t cgrid[DPAA_MAX_NUM_PCD_QUEUES];
1308*b7c7ff6eSStephen Hemminger 	char eth_buf[RTE_ETHER_ADDR_FMT_SIZE];
1309ff9e112dSShreyansh Jain 
1310ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1311ff9e112dSShreyansh Jain 
13124bbc759fSAkhil Goyal 	dpaa_intf = eth_dev->data->dev_private;
1313ff9e112dSShreyansh Jain 	/* For secondary processes, the primary has done all the work */
13147c0304f3SHemant Agrawal 	if (rte_eal_process_type() != RTE_PROC_PRIMARY) {
13157c0304f3SHemant Agrawal 		eth_dev->dev_ops = &dpaa_devops;
13167c0304f3SHemant Agrawal 		/* Plugging of UCODE burst API not supported in Secondary */
13177c0304f3SHemant Agrawal 		eth_dev->rx_pkt_burst = dpaa_eth_queue_rx;
13184bbc759fSAkhil Goyal 		eth_dev->tx_pkt_burst = dpaa_eth_queue_tx;
13194bbc759fSAkhil Goyal #ifdef CONFIG_FSL_QMAN_FQ_LOOKUP
13204bbc759fSAkhil Goyal 		qman_set_fq_lookup_table(
13214bbc759fSAkhil Goyal 				dpaa_intf->rx_queues->qman_fq_lookup_table);
13224bbc759fSAkhil Goyal #endif
1323ff9e112dSShreyansh Jain 		return 0;
13247c0304f3SHemant Agrawal 	}
1325ff9e112dSShreyansh Jain 
1326ff9e112dSShreyansh Jain 	dpaa_device = DEV_TO_DPAA_DEVICE(eth_dev->device);
1327ff9e112dSShreyansh Jain 	dev_id = dpaa_device->id.dev_id;
1328ff9e112dSShreyansh Jain 	dpaa_intf = eth_dev->data->dev_private;
132937f9b54bSShreyansh Jain 	cfg = &dpaa_netcfg->port_cfg[dev_id];
133037f9b54bSShreyansh Jain 	fman_intf = cfg->fman_if;
1331ff9e112dSShreyansh Jain 
1332ff9e112dSShreyansh Jain 	dpaa_intf->name = dpaa_device->name;
1333ff9e112dSShreyansh Jain 
133437f9b54bSShreyansh Jain 	/* save fman_if & cfg in the interface struture */
133537f9b54bSShreyansh Jain 	dpaa_intf->fif = fman_intf;
1336ff9e112dSShreyansh Jain 	dpaa_intf->ifid = dev_id;
133737f9b54bSShreyansh Jain 	dpaa_intf->cfg = cfg;
1338ff9e112dSShreyansh Jain 
133937f9b54bSShreyansh Jain 	/* Initialize Rx FQ's */
13408d6fc8b6SHemant Agrawal 	if (default_q) {
13418d6fc8b6SHemant Agrawal 		num_rx_fqs = DPAA_DEFAULT_NUM_PCD_QUEUES;
13428d6fc8b6SHemant Agrawal 	} else {
134337f9b54bSShreyansh Jain 		if (getenv("DPAA_NUM_RX_QUEUES"))
134437f9b54bSShreyansh Jain 			num_rx_fqs = atoi(getenv("DPAA_NUM_RX_QUEUES"));
134537f9b54bSShreyansh Jain 		else
134637f9b54bSShreyansh Jain 			num_rx_fqs = DPAA_DEFAULT_NUM_PCD_QUEUES;
13478d6fc8b6SHemant Agrawal 	}
13488d6fc8b6SHemant Agrawal 
134937f9b54bSShreyansh Jain 
1350e4f931ccSHemant Agrawal 	/* Each device can not have more than DPAA_MAX_NUM_PCD_QUEUES RX
135137f9b54bSShreyansh Jain 	 * queues.
135237f9b54bSShreyansh Jain 	 */
1353e4f931ccSHemant Agrawal 	if (num_rx_fqs <= 0 || num_rx_fqs > DPAA_MAX_NUM_PCD_QUEUES) {
135437f9b54bSShreyansh Jain 		DPAA_PMD_ERR("Invalid number of RX queues\n");
135537f9b54bSShreyansh Jain 		return -EINVAL;
135637f9b54bSShreyansh Jain 	}
135737f9b54bSShreyansh Jain 
135837f9b54bSShreyansh Jain 	dpaa_intf->rx_queues = rte_zmalloc(NULL,
135937f9b54bSShreyansh Jain 		sizeof(struct qman_fq) * num_rx_fqs, MAX_CACHELINE);
13600ff76833SYong Wang 	if (!dpaa_intf->rx_queues) {
13610ff76833SYong Wang 		DPAA_PMD_ERR("Failed to alloc mem for RX queues\n");
13620ff76833SYong Wang 		return -ENOMEM;
13630ff76833SYong Wang 	}
136462f53995SHemant Agrawal 
136562f53995SHemant Agrawal 	/* If congestion control is enabled globally*/
136662f53995SHemant Agrawal 	if (td_threshold) {
136762f53995SHemant Agrawal 		dpaa_intf->cgr_rx = rte_zmalloc(NULL,
136862f53995SHemant Agrawal 			sizeof(struct qman_cgr) * num_rx_fqs, MAX_CACHELINE);
13690ff76833SYong Wang 		if (!dpaa_intf->cgr_rx) {
13700ff76833SYong Wang 			DPAA_PMD_ERR("Failed to alloc mem for cgr_rx\n");
13710ff76833SYong Wang 			ret = -ENOMEM;
13720ff76833SYong Wang 			goto free_rx;
13730ff76833SYong Wang 		}
137462f53995SHemant Agrawal 
137562f53995SHemant Agrawal 		ret = qman_alloc_cgrid_range(&cgrid[0], num_rx_fqs, 1, 0);
137662f53995SHemant Agrawal 		if (ret != num_rx_fqs) {
137762f53995SHemant Agrawal 			DPAA_PMD_WARN("insufficient CGRIDs available");
13780ff76833SYong Wang 			ret = -EINVAL;
13790ff76833SYong Wang 			goto free_rx;
138062f53995SHemant Agrawal 		}
138162f53995SHemant Agrawal 	} else {
138262f53995SHemant Agrawal 		dpaa_intf->cgr_rx = NULL;
138362f53995SHemant Agrawal 	}
138462f53995SHemant Agrawal 
138537f9b54bSShreyansh Jain 	for (loop = 0; loop < num_rx_fqs; loop++) {
13868d6fc8b6SHemant Agrawal 		if (default_q)
13878d6fc8b6SHemant Agrawal 			fqid = cfg->rx_def;
13888d6fc8b6SHemant Agrawal 		else
1389f04e7139SHemant Agrawal 			fqid = DPAA_PCD_FQID_START + dpaa_intf->fif->mac_idx *
139037f9b54bSShreyansh Jain 				DPAA_PCD_FQID_MULTIPLIER + loop;
139162f53995SHemant Agrawal 
139262f53995SHemant Agrawal 		if (dpaa_intf->cgr_rx)
139362f53995SHemant Agrawal 			dpaa_intf->cgr_rx[loop].cgrid = cgrid[loop];
139462f53995SHemant Agrawal 
139562f53995SHemant Agrawal 		ret = dpaa_rx_queue_init(&dpaa_intf->rx_queues[loop],
139662f53995SHemant Agrawal 			dpaa_intf->cgr_rx ? &dpaa_intf->cgr_rx[loop] : NULL,
139762f53995SHemant Agrawal 			fqid);
139837f9b54bSShreyansh Jain 		if (ret)
13990ff76833SYong Wang 			goto free_rx;
140037f9b54bSShreyansh Jain 		dpaa_intf->rx_queues[loop].dpaa_intf = dpaa_intf;
140137f9b54bSShreyansh Jain 	}
140237f9b54bSShreyansh Jain 	dpaa_intf->nb_rx_queues = num_rx_fqs;
140337f9b54bSShreyansh Jain 
14040ff76833SYong Wang 	/* Initialise Tx FQs.free_rx Have as many Tx FQ's as number of cores */
140537f9b54bSShreyansh Jain 	dpaa_intf->tx_queues = rte_zmalloc(NULL, sizeof(struct qman_fq) *
1406af2828cfSAkhil Goyal 		MAX_DPAA_CORES, MAX_CACHELINE);
14070ff76833SYong Wang 	if (!dpaa_intf->tx_queues) {
14080ff76833SYong Wang 		DPAA_PMD_ERR("Failed to alloc mem for TX queues\n");
14090ff76833SYong Wang 		ret = -ENOMEM;
14100ff76833SYong Wang 		goto free_rx;
14110ff76833SYong Wang 	}
141237f9b54bSShreyansh Jain 
1413af2828cfSAkhil Goyal 	for (loop = 0; loop < MAX_DPAA_CORES; loop++) {
141437f9b54bSShreyansh Jain 		ret = dpaa_tx_queue_init(&dpaa_intf->tx_queues[loop],
141537f9b54bSShreyansh Jain 					 fman_intf);
141637f9b54bSShreyansh Jain 		if (ret)
14170ff76833SYong Wang 			goto free_tx;
141837f9b54bSShreyansh Jain 		dpaa_intf->tx_queues[loop].dpaa_intf = dpaa_intf;
141937f9b54bSShreyansh Jain 	}
1420af2828cfSAkhil Goyal 	dpaa_intf->nb_tx_queues = MAX_DPAA_CORES;
142137f9b54bSShreyansh Jain 
142205ba55bcSShreyansh Jain #ifdef RTE_LIBRTE_DPAA_DEBUG_DRIVER
142305ba55bcSShreyansh Jain 	dpaa_debug_queue_init(&dpaa_intf->debug_queues[
142405ba55bcSShreyansh Jain 		DPAA_DEBUG_FQ_RX_ERROR], fman_intf->fqid_rx_err);
142505ba55bcSShreyansh Jain 	dpaa_intf->debug_queues[DPAA_DEBUG_FQ_RX_ERROR].dpaa_intf = dpaa_intf;
142605ba55bcSShreyansh Jain 	dpaa_debug_queue_init(&dpaa_intf->debug_queues[
142705ba55bcSShreyansh Jain 		DPAA_DEBUG_FQ_TX_ERROR], fman_intf->fqid_tx_err);
142805ba55bcSShreyansh Jain 	dpaa_intf->debug_queues[DPAA_DEBUG_FQ_TX_ERROR].dpaa_intf = dpaa_intf;
142905ba55bcSShreyansh Jain #endif
143005ba55bcSShreyansh Jain 
143137f9b54bSShreyansh Jain 	DPAA_PMD_DEBUG("All frame queues created");
143237f9b54bSShreyansh Jain 
143312a4678aSShreyansh Jain 	/* Get the initial configuration for flow control */
143412a4678aSShreyansh Jain 	dpaa_fc_set_default(dpaa_intf);
143512a4678aSShreyansh Jain 
143637f9b54bSShreyansh Jain 	/* reset bpool list, initialize bpool dynamically */
143737f9b54bSShreyansh Jain 	list_for_each_entry_safe(bp, tmp_bp, &cfg->fman_if->bpool_list, node) {
143837f9b54bSShreyansh Jain 		list_del(&bp->node);
14394762b3d4SHemant Agrawal 		rte_free(bp);
144037f9b54bSShreyansh Jain 	}
144137f9b54bSShreyansh Jain 
144237f9b54bSShreyansh Jain 	/* Populate ethdev structure */
1443ff9e112dSShreyansh Jain 	eth_dev->dev_ops = &dpaa_devops;
144437f9b54bSShreyansh Jain 	eth_dev->rx_pkt_burst = dpaa_eth_queue_rx;
144537f9b54bSShreyansh Jain 	eth_dev->tx_pkt_burst = dpaa_eth_tx_drop_all;
144637f9b54bSShreyansh Jain 
144737f9b54bSShreyansh Jain 	/* Allocate memory for storing MAC addresses */
144837f9b54bSShreyansh Jain 	eth_dev->data->mac_addrs = rte_zmalloc("mac_addr",
144935b2d13fSOlivier Matz 		RTE_ETHER_ADDR_LEN * DPAA_MAX_MAC_FILTER, 0);
145037f9b54bSShreyansh Jain 	if (eth_dev->data->mac_addrs == NULL) {
145137f9b54bSShreyansh Jain 		DPAA_PMD_ERR("Failed to allocate %d bytes needed to "
145237f9b54bSShreyansh Jain 						"store MAC addresses",
145335b2d13fSOlivier Matz 				RTE_ETHER_ADDR_LEN * DPAA_MAX_MAC_FILTER);
14540ff76833SYong Wang 		ret = -ENOMEM;
14550ff76833SYong Wang 		goto free_tx;
145637f9b54bSShreyansh Jain 	}
145737f9b54bSShreyansh Jain 
145837f9b54bSShreyansh Jain 	/* copy the primary mac address */
1459538da7a1SOlivier Matz 	rte_ether_addr_copy(&fman_intf->mac_addr, &eth_dev->data->mac_addrs[0]);
1460*b7c7ff6eSStephen Hemminger 	rte_ether_format_addr(eth_buf, sizeof(eth_buf), &fman_intf->mac_addr);
146137f9b54bSShreyansh Jain 
1462*b7c7ff6eSStephen Hemminger 	DPAA_PMD_INFO("net: dpaa: %s: %s", dpaa_device->name, eth_buf);
146337f9b54bSShreyansh Jain 
146437f9b54bSShreyansh Jain 	/* Disable RX mode */
146537f9b54bSShreyansh Jain 	fman_if_discard_rx_errors(fman_intf);
146637f9b54bSShreyansh Jain 	fman_if_disable_rx(fman_intf);
146737f9b54bSShreyansh Jain 	/* Disable promiscuous mode */
146837f9b54bSShreyansh Jain 	fman_if_promiscuous_disable(fman_intf);
146937f9b54bSShreyansh Jain 	/* Disable multicast */
147037f9b54bSShreyansh Jain 	fman_if_reset_mcast_filter_table(fman_intf);
147137f9b54bSShreyansh Jain 	/* Reset interface statistics */
147237f9b54bSShreyansh Jain 	fman_if_stats_reset(fman_intf);
147355576ac2SHemant Agrawal 	/* Disable SG by default */
147455576ac2SHemant Agrawal 	fman_if_set_sg(fman_intf, 0);
147535b2d13fSOlivier Matz 	fman_if_set_maxfrm(fman_intf, RTE_ETHER_MAX_LEN + VLAN_TAG_SIZE);
1476ff9e112dSShreyansh Jain 
1477ff9e112dSShreyansh Jain 	return 0;
14780ff76833SYong Wang 
14790ff76833SYong Wang free_tx:
14800ff76833SYong Wang 	rte_free(dpaa_intf->tx_queues);
14810ff76833SYong Wang 	dpaa_intf->tx_queues = NULL;
14820ff76833SYong Wang 	dpaa_intf->nb_tx_queues = 0;
14830ff76833SYong Wang 
14840ff76833SYong Wang free_rx:
14850ff76833SYong Wang 	rte_free(dpaa_intf->cgr_rx);
14860ff76833SYong Wang 	rte_free(dpaa_intf->rx_queues);
14870ff76833SYong Wang 	dpaa_intf->rx_queues = NULL;
14880ff76833SYong Wang 	dpaa_intf->nb_rx_queues = 0;
14890ff76833SYong Wang 	return ret;
1490ff9e112dSShreyansh Jain }
1491ff9e112dSShreyansh Jain 
1492ff9e112dSShreyansh Jain static int
1493ff9e112dSShreyansh Jain dpaa_dev_uninit(struct rte_eth_dev *dev)
1494ff9e112dSShreyansh Jain {
1495ff9e112dSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
149662f53995SHemant Agrawal 	int loop;
1497ff9e112dSShreyansh Jain 
1498ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1499ff9e112dSShreyansh Jain 
1500ff9e112dSShreyansh Jain 	if (rte_eal_process_type() != RTE_PROC_PRIMARY)
1501ff9e112dSShreyansh Jain 		return -EPERM;
1502ff9e112dSShreyansh Jain 
1503ff9e112dSShreyansh Jain 	if (!dpaa_intf) {
1504ff9e112dSShreyansh Jain 		DPAA_PMD_WARN("Already closed or not started");
1505ff9e112dSShreyansh Jain 		return -1;
1506ff9e112dSShreyansh Jain 	}
1507ff9e112dSShreyansh Jain 
1508ff9e112dSShreyansh Jain 	dpaa_eth_dev_close(dev);
1509ff9e112dSShreyansh Jain 
151037f9b54bSShreyansh Jain 	/* release configuration memory */
151137f9b54bSShreyansh Jain 	if (dpaa_intf->fc_conf)
151237f9b54bSShreyansh Jain 		rte_free(dpaa_intf->fc_conf);
151337f9b54bSShreyansh Jain 
151462f53995SHemant Agrawal 	/* Release RX congestion Groups */
151562f53995SHemant Agrawal 	if (dpaa_intf->cgr_rx) {
151662f53995SHemant Agrawal 		for (loop = 0; loop < dpaa_intf->nb_rx_queues; loop++)
151762f53995SHemant Agrawal 			qman_delete_cgr(&dpaa_intf->cgr_rx[loop]);
151862f53995SHemant Agrawal 
151962f53995SHemant Agrawal 		qman_release_cgrid_range(dpaa_intf->cgr_rx[loop].cgrid,
152062f53995SHemant Agrawal 					 dpaa_intf->nb_rx_queues);
152162f53995SHemant Agrawal 	}
152262f53995SHemant Agrawal 
152362f53995SHemant Agrawal 	rte_free(dpaa_intf->cgr_rx);
152462f53995SHemant Agrawal 	dpaa_intf->cgr_rx = NULL;
152562f53995SHemant Agrawal 
152637f9b54bSShreyansh Jain 	rte_free(dpaa_intf->rx_queues);
152737f9b54bSShreyansh Jain 	dpaa_intf->rx_queues = NULL;
152837f9b54bSShreyansh Jain 
152937f9b54bSShreyansh Jain 	rte_free(dpaa_intf->tx_queues);
153037f9b54bSShreyansh Jain 	dpaa_intf->tx_queues = NULL;
153137f9b54bSShreyansh Jain 
1532ff9e112dSShreyansh Jain 	dev->dev_ops = NULL;
1533ff9e112dSShreyansh Jain 	dev->rx_pkt_burst = NULL;
1534ff9e112dSShreyansh Jain 	dev->tx_pkt_burst = NULL;
1535ff9e112dSShreyansh Jain 
1536ff9e112dSShreyansh Jain 	return 0;
1537ff9e112dSShreyansh Jain }
1538ff9e112dSShreyansh Jain 
1539ff9e112dSShreyansh Jain static int
15405fb08dd3SShreyansh Jain rte_dpaa_probe(struct rte_dpaa_driver *dpaa_drv __rte_unused,
1541ff9e112dSShreyansh Jain 	       struct rte_dpaa_device *dpaa_dev)
1542ff9e112dSShreyansh Jain {
1543ff9e112dSShreyansh Jain 	int diag;
1544ff9e112dSShreyansh Jain 	int ret;
1545ff9e112dSShreyansh Jain 	struct rte_eth_dev *eth_dev;
1546ff9e112dSShreyansh Jain 
1547ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1548ff9e112dSShreyansh Jain 
154947854c18SHemant Agrawal 	if ((DPAA_MBUF_HW_ANNOTATION + DPAA_FD_PTA_SIZE) >
155047854c18SHemant Agrawal 		RTE_PKTMBUF_HEADROOM) {
155147854c18SHemant Agrawal 		DPAA_PMD_ERR(
155247854c18SHemant Agrawal 		"RTE_PKTMBUF_HEADROOM(%d) shall be > DPAA Annotation req(%d)",
155347854c18SHemant Agrawal 		RTE_PKTMBUF_HEADROOM,
155447854c18SHemant Agrawal 		DPAA_MBUF_HW_ANNOTATION + DPAA_FD_PTA_SIZE);
155547854c18SHemant Agrawal 
155647854c18SHemant Agrawal 		return -1;
155747854c18SHemant Agrawal 	}
155847854c18SHemant Agrawal 
1559ff9e112dSShreyansh Jain 	/* In case of secondary process, the device is already configured
1560ff9e112dSShreyansh Jain 	 * and no further action is required, except portal initialization
1561ff9e112dSShreyansh Jain 	 * and verifying secondary attachment to port name.
1562ff9e112dSShreyansh Jain 	 */
1563ff9e112dSShreyansh Jain 	if (rte_eal_process_type() != RTE_PROC_PRIMARY) {
1564ff9e112dSShreyansh Jain 		eth_dev = rte_eth_dev_attach_secondary(dpaa_dev->name);
1565ff9e112dSShreyansh Jain 		if (!eth_dev)
1566ff9e112dSShreyansh Jain 			return -ENOMEM;
1567d1c3ab22SFerruh Yigit 		eth_dev->device = &dpaa_dev->device;
1568d1c3ab22SFerruh Yigit 		eth_dev->dev_ops = &dpaa_devops;
1569fbe90cddSThomas Monjalon 		rte_eth_dev_probing_finish(eth_dev);
1570ff9e112dSShreyansh Jain 		return 0;
1571ff9e112dSShreyansh Jain 	}
1572ff9e112dSShreyansh Jain 
1573af2828cfSAkhil Goyal 	if (!is_global_init && (rte_eal_process_type() == RTE_PROC_PRIMARY)) {
15748d6fc8b6SHemant Agrawal 		if (access("/tmp/fmc.bin", F_OK) == -1) {
1575*b7c7ff6eSStephen Hemminger 			DPAA_PMD_INFO("* FMC not configured.Enabling default mode");
15768d6fc8b6SHemant Agrawal 			default_q = 1;
15778d6fc8b6SHemant Agrawal 		}
15788d6fc8b6SHemant Agrawal 
1579e507498dSHemant Agrawal 		/* disabling the default push mode for LS1043 */
1580e507498dSHemant Agrawal 		if (dpaa_svr_family == SVR_LS1043A_FAMILY)
1581e507498dSHemant Agrawal 			dpaa_push_mode_max_queue = 0;
1582e507498dSHemant Agrawal 
1583e507498dSHemant Agrawal 		/* if push mode queues to be enabled. Currenly we are allowing
1584e507498dSHemant Agrawal 		 * only one queue per thread.
1585e507498dSHemant Agrawal 		 */
1586e507498dSHemant Agrawal 		if (getenv("DPAA_PUSH_QUEUES_NUMBER")) {
1587e507498dSHemant Agrawal 			dpaa_push_mode_max_queue =
1588e507498dSHemant Agrawal 					atoi(getenv("DPAA_PUSH_QUEUES_NUMBER"));
1589e507498dSHemant Agrawal 			if (dpaa_push_mode_max_queue > DPAA_MAX_PUSH_MODE_QUEUE)
1590e507498dSHemant Agrawal 			    dpaa_push_mode_max_queue = DPAA_MAX_PUSH_MODE_QUEUE;
1591e507498dSHemant Agrawal 		}
1592e507498dSHemant Agrawal 
1593ff9e112dSShreyansh Jain 		is_global_init = 1;
1594ff9e112dSShreyansh Jain 	}
1595ff9e112dSShreyansh Jain 
15965d944582SNipun Gupta 	if (unlikely(!RTE_PER_LCORE(dpaa_io))) {
1597ff9e112dSShreyansh Jain 		ret = rte_dpaa_portal_init((void *)1);
1598ff9e112dSShreyansh Jain 		if (ret) {
1599ff9e112dSShreyansh Jain 			DPAA_PMD_ERR("Unable to initialize portal");
1600ff9e112dSShreyansh Jain 			return ret;
1601ff9e112dSShreyansh Jain 		}
16025d944582SNipun Gupta 	}
1603ff9e112dSShreyansh Jain 
1604af2828cfSAkhil Goyal 	/* In case of secondary process, the device is already configured
1605af2828cfSAkhil Goyal 	 * and no further action is required, except portal initialization
1606af2828cfSAkhil Goyal 	 * and verifying secondary attachment to port name.
1607af2828cfSAkhil Goyal 	 */
1608af2828cfSAkhil Goyal 	if (rte_eal_process_type() != RTE_PROC_PRIMARY) {
1609af2828cfSAkhil Goyal 		eth_dev = rte_eth_dev_attach_secondary(dpaa_dev->name);
1610af2828cfSAkhil Goyal 		if (!eth_dev)
1611af2828cfSAkhil Goyal 			return -ENOMEM;
1612af2828cfSAkhil Goyal 	} else {
1613ff9e112dSShreyansh Jain 		eth_dev = rte_eth_dev_allocate(dpaa_dev->name);
1614ff9e112dSShreyansh Jain 		if (eth_dev == NULL)
1615ff9e112dSShreyansh Jain 			return -ENOMEM;
1616ff9e112dSShreyansh Jain 
1617ff9e112dSShreyansh Jain 		eth_dev->data->dev_private = rte_zmalloc(
1618ff9e112dSShreyansh Jain 						"ethdev private structure",
1619ff9e112dSShreyansh Jain 						sizeof(struct dpaa_if),
1620ff9e112dSShreyansh Jain 						RTE_CACHE_LINE_SIZE);
1621ff9e112dSShreyansh Jain 		if (!eth_dev->data->dev_private) {
1622ff9e112dSShreyansh Jain 			DPAA_PMD_ERR("Cannot allocate memzone for port data");
1623ff9e112dSShreyansh Jain 			rte_eth_dev_release_port(eth_dev);
1624ff9e112dSShreyansh Jain 			return -ENOMEM;
1625ff9e112dSShreyansh Jain 		}
1626af2828cfSAkhil Goyal 	}
1627ff9e112dSShreyansh Jain 	eth_dev->device = &dpaa_dev->device;
1628ff9e112dSShreyansh Jain 	dpaa_dev->eth_dev = eth_dev;
1629ff9e112dSShreyansh Jain 
1630ff9e112dSShreyansh Jain 	/* Invoke PMD device initialization function */
1631ff9e112dSShreyansh Jain 	diag = dpaa_dev_init(eth_dev);
1632fbe90cddSThomas Monjalon 	if (diag == 0) {
1633fbe90cddSThomas Monjalon 		rte_eth_dev_probing_finish(eth_dev);
1634ff9e112dSShreyansh Jain 		return 0;
1635fbe90cddSThomas Monjalon 	}
1636ff9e112dSShreyansh Jain 
1637ff9e112dSShreyansh Jain 	rte_eth_dev_release_port(eth_dev);
1638ff9e112dSShreyansh Jain 	return diag;
1639ff9e112dSShreyansh Jain }
1640ff9e112dSShreyansh Jain 
1641ff9e112dSShreyansh Jain static int
1642ff9e112dSShreyansh Jain rte_dpaa_remove(struct rte_dpaa_device *dpaa_dev)
1643ff9e112dSShreyansh Jain {
1644ff9e112dSShreyansh Jain 	struct rte_eth_dev *eth_dev;
1645ff9e112dSShreyansh Jain 
1646ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1647ff9e112dSShreyansh Jain 
1648ff9e112dSShreyansh Jain 	eth_dev = dpaa_dev->eth_dev;
1649ff9e112dSShreyansh Jain 	dpaa_dev_uninit(eth_dev);
1650ff9e112dSShreyansh Jain 
1651ff9e112dSShreyansh Jain 	rte_eth_dev_release_port(eth_dev);
1652ff9e112dSShreyansh Jain 
1653ff9e112dSShreyansh Jain 	return 0;
1654ff9e112dSShreyansh Jain }
1655ff9e112dSShreyansh Jain 
1656ff9e112dSShreyansh Jain static struct rte_dpaa_driver rte_dpaa_pmd = {
1657ff9e112dSShreyansh Jain 	.drv_type = FSL_DPAA_ETH,
1658ff9e112dSShreyansh Jain 	.probe = rte_dpaa_probe,
1659ff9e112dSShreyansh Jain 	.remove = rte_dpaa_remove,
1660ff9e112dSShreyansh Jain };
1661ff9e112dSShreyansh Jain 
1662ff9e112dSShreyansh Jain RTE_PMD_REGISTER_DPAA(net_dpaa, rte_dpaa_pmd);
1663