1d81734caSHemant Agrawal /* SPDX-License-Identifier: BSD-3-Clause 2ff9e112dSShreyansh Jain * 3ff9e112dSShreyansh Jain * Copyright 2016 Freescale Semiconductor, Inc. All rights reserved. 4d81734caSHemant Agrawal * Copyright 2017 NXP 5ff9e112dSShreyansh Jain * 6ff9e112dSShreyansh Jain */ 7ff9e112dSShreyansh Jain /* System headers */ 8ff9e112dSShreyansh Jain #include <stdio.h> 9ff9e112dSShreyansh Jain #include <inttypes.h> 10ff9e112dSShreyansh Jain #include <unistd.h> 11ff9e112dSShreyansh Jain #include <limits.h> 12ff9e112dSShreyansh Jain #include <sched.h> 13ff9e112dSShreyansh Jain #include <signal.h> 14ff9e112dSShreyansh Jain #include <pthread.h> 15ff9e112dSShreyansh Jain #include <sys/types.h> 16ff9e112dSShreyansh Jain #include <sys/syscall.h> 17ff9e112dSShreyansh Jain 186723c0fcSBruce Richardson #include <rte_string_fns.h> 19ff9e112dSShreyansh Jain #include <rte_byteorder.h> 20ff9e112dSShreyansh Jain #include <rte_common.h> 21ff9e112dSShreyansh Jain #include <rte_interrupts.h> 22ff9e112dSShreyansh Jain #include <rte_log.h> 23ff9e112dSShreyansh Jain #include <rte_debug.h> 24ff9e112dSShreyansh Jain #include <rte_pci.h> 25ff9e112dSShreyansh Jain #include <rte_atomic.h> 26ff9e112dSShreyansh Jain #include <rte_branch_prediction.h> 27ff9e112dSShreyansh Jain #include <rte_memory.h> 28ff9e112dSShreyansh Jain #include <rte_tailq.h> 29ff9e112dSShreyansh Jain #include <rte_eal.h> 30ff9e112dSShreyansh Jain #include <rte_alarm.h> 31ff9e112dSShreyansh Jain #include <rte_ether.h> 32ffc905f3SFerruh Yigit #include <rte_ethdev_driver.h> 33ff9e112dSShreyansh Jain #include <rte_malloc.h> 34ff9e112dSShreyansh Jain #include <rte_ring.h> 35ff9e112dSShreyansh Jain 36ff9e112dSShreyansh Jain #include <rte_dpaa_bus.h> 37ff9e112dSShreyansh Jain #include <rte_dpaa_logs.h> 3837f9b54bSShreyansh Jain #include <dpaa_mempool.h> 39ff9e112dSShreyansh Jain 40ff9e112dSShreyansh Jain #include <dpaa_ethdev.h> 4137f9b54bSShreyansh Jain #include <dpaa_rxtx.h> 428c3495f5SHemant Agrawal #include <rte_pmd_dpaa.h> 4337f9b54bSShreyansh Jain 4437f9b54bSShreyansh Jain #include <fsl_usd.h> 4537f9b54bSShreyansh Jain #include <fsl_qman.h> 4637f9b54bSShreyansh Jain #include <fsl_bman.h> 4737f9b54bSShreyansh Jain #include <fsl_fman.h> 48ff9e112dSShreyansh Jain 49c5836218SSunil Kumar Kori /* Supported Rx offloads */ 50c5836218SSunil Kumar Kori static uint64_t dev_rx_offloads_sup = 5155576ac2SHemant Agrawal DEV_RX_OFFLOAD_JUMBO_FRAME | 5255576ac2SHemant Agrawal DEV_RX_OFFLOAD_SCATTER; 53c5836218SSunil Kumar Kori 54c5836218SSunil Kumar Kori /* Rx offloads which cannot be disabled */ 55c5836218SSunil Kumar Kori static uint64_t dev_rx_offloads_nodis = 56c5836218SSunil Kumar Kori DEV_RX_OFFLOAD_IPV4_CKSUM | 57c5836218SSunil Kumar Kori DEV_RX_OFFLOAD_UDP_CKSUM | 58c5836218SSunil Kumar Kori DEV_RX_OFFLOAD_TCP_CKSUM | 5955576ac2SHemant Agrawal DEV_RX_OFFLOAD_OUTER_IPV4_CKSUM; 60c5836218SSunil Kumar Kori 61c5836218SSunil Kumar Kori /* Supported Tx offloads */ 621cd8d4ceSHemant Agrawal static uint64_t dev_tx_offloads_sup = 631cd8d4ceSHemant Agrawal DEV_TX_OFFLOAD_MT_LOCKFREE | 641cd8d4ceSHemant Agrawal DEV_TX_OFFLOAD_MBUF_FAST_FREE; 65c5836218SSunil Kumar Kori 66c5836218SSunil Kumar Kori /* Tx offloads which cannot be disabled */ 67c5836218SSunil Kumar Kori static uint64_t dev_tx_offloads_nodis = 68c5836218SSunil Kumar Kori DEV_TX_OFFLOAD_IPV4_CKSUM | 69c5836218SSunil Kumar Kori DEV_TX_OFFLOAD_UDP_CKSUM | 70c5836218SSunil Kumar Kori DEV_TX_OFFLOAD_TCP_CKSUM | 71c5836218SSunil Kumar Kori DEV_TX_OFFLOAD_SCTP_CKSUM | 72c5836218SSunil Kumar Kori DEV_TX_OFFLOAD_OUTER_IPV4_CKSUM | 731cd8d4ceSHemant Agrawal DEV_TX_OFFLOAD_MULTI_SEGS; 74c5836218SSunil Kumar Kori 75ff9e112dSShreyansh Jain /* Keep track of whether QMAN and BMAN have been globally initialized */ 76ff9e112dSShreyansh Jain static int is_global_init; 778d6fc8b6SHemant Agrawal static int default_q; /* use default queue - FMC is not executed*/ 780b5deefbSShreyansh Jain /* At present we only allow up to 4 push mode queues as default - as each of 790b5deefbSShreyansh Jain * this queue need dedicated portal and we are short of portals. 800c504f69SHemant Agrawal */ 810b5deefbSShreyansh Jain #define DPAA_MAX_PUSH_MODE_QUEUE 8 820b5deefbSShreyansh Jain #define DPAA_DEFAULT_PUSH_MODE_QUEUE 4 830c504f69SHemant Agrawal 840b5deefbSShreyansh Jain static int dpaa_push_mode_max_queue = DPAA_DEFAULT_PUSH_MODE_QUEUE; 850c504f69SHemant Agrawal static int dpaa_push_queue_idx; /* Queue index which are in push mode*/ 860c504f69SHemant Agrawal 87ff9e112dSShreyansh Jain 8862f53995SHemant Agrawal /* Per FQ Taildrop in frame count */ 8962f53995SHemant Agrawal static unsigned int td_threshold = CGR_RX_PERFQ_THRESH; 9062f53995SHemant Agrawal 91b21ed3e2SHemant Agrawal struct rte_dpaa_xstats_name_off { 92b21ed3e2SHemant Agrawal char name[RTE_ETH_XSTATS_NAME_SIZE]; 93b21ed3e2SHemant Agrawal uint32_t offset; 94b21ed3e2SHemant Agrawal }; 95b21ed3e2SHemant Agrawal 96b21ed3e2SHemant Agrawal static const struct rte_dpaa_xstats_name_off dpaa_xstats_strings[] = { 97b21ed3e2SHemant Agrawal {"rx_align_err", 98b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, raln)}, 99b21ed3e2SHemant Agrawal {"rx_valid_pause", 100b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rxpf)}, 101b21ed3e2SHemant Agrawal {"rx_fcs_err", 102b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rfcs)}, 103b21ed3e2SHemant Agrawal {"rx_vlan_frame", 104b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rvlan)}, 105b21ed3e2SHemant Agrawal {"rx_frame_err", 106b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rerr)}, 107b21ed3e2SHemant Agrawal {"rx_drop_err", 108b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rdrp)}, 109b21ed3e2SHemant Agrawal {"rx_undersized", 110b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rund)}, 111b21ed3e2SHemant Agrawal {"rx_oversize_err", 112b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rovr)}, 113b21ed3e2SHemant Agrawal {"rx_fragment_pkt", 114b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rfrg)}, 115b21ed3e2SHemant Agrawal {"tx_valid_pause", 116b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, txpf)}, 117b21ed3e2SHemant Agrawal {"tx_fcs_err", 118b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, terr)}, 119b21ed3e2SHemant Agrawal {"tx_vlan_frame", 120b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, tvlan)}, 121b21ed3e2SHemant Agrawal {"rx_undersized", 122b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, tund)}, 123b21ed3e2SHemant Agrawal }; 124b21ed3e2SHemant Agrawal 1258c3495f5SHemant Agrawal static struct rte_dpaa_driver rte_dpaa_pmd; 1268c3495f5SHemant Agrawal 127bdad90d1SIvan Ilchenko static int 12816e2c27fSSunil Kumar Kori dpaa_eth_dev_info(struct rte_eth_dev *dev, struct rte_eth_dev_info *dev_info); 12916e2c27fSSunil Kumar Kori 1305e745593SSunil Kumar Kori static inline void 1315e745593SSunil Kumar Kori dpaa_poll_queue_default_config(struct qm_mcc_initfq *opts) 1325e745593SSunil Kumar Kori { 1335e745593SSunil Kumar Kori memset(opts, 0, sizeof(struct qm_mcc_initfq)); 1345e745593SSunil Kumar Kori opts->we_mask = QM_INITFQ_WE_FQCTRL | QM_INITFQ_WE_CONTEXTA; 1355e745593SSunil Kumar Kori opts->fqd.fq_ctrl = QM_FQCTRL_AVOIDBLOCK | QM_FQCTRL_CTXASTASHING | 1365e745593SSunil Kumar Kori QM_FQCTRL_PREFERINCACHE; 1375e745593SSunil Kumar Kori opts->fqd.context_a.stashing.exclusive = 0; 1385e745593SSunil Kumar Kori if (dpaa_svr_family != SVR_LS1046A_FAMILY) 1395e745593SSunil Kumar Kori opts->fqd.context_a.stashing.annotation_cl = 1405e745593SSunil Kumar Kori DPAA_IF_RX_ANNOTATION_STASH; 1415e745593SSunil Kumar Kori opts->fqd.context_a.stashing.data_cl = DPAA_IF_RX_DATA_STASH; 1425e745593SSunil Kumar Kori opts->fqd.context_a.stashing.context_cl = DPAA_IF_RX_CONTEXT_STASH; 1435e745593SSunil Kumar Kori } 1445e745593SSunil Kumar Kori 145ff9e112dSShreyansh Jain static int 1460cbec027SShreyansh Jain dpaa_mtu_set(struct rte_eth_dev *dev, uint16_t mtu) 1470cbec027SShreyansh Jain { 1480cbec027SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 14935b2d13fSOlivier Matz uint32_t frame_size = mtu + RTE_ETHER_HDR_LEN + RTE_ETHER_CRC_LEN 1509658ac3aSAshish Jain + VLAN_TAG_SIZE; 15155576ac2SHemant Agrawal uint32_t buffsz = dev->data->min_rx_buf_size - RTE_PKTMBUF_HEADROOM; 1520cbec027SShreyansh Jain 1530cbec027SShreyansh Jain PMD_INIT_FUNC_TRACE(); 1540cbec027SShreyansh Jain 15535b2d13fSOlivier Matz if (mtu < RTE_ETHER_MIN_MTU || frame_size > DPAA_MAX_RX_PKT_LEN) 1560cbec027SShreyansh Jain return -EINVAL; 15755576ac2SHemant Agrawal /* 15855576ac2SHemant Agrawal * Refuse mtu that requires the support of scattered packets 15955576ac2SHemant Agrawal * when this feature has not been enabled before. 16055576ac2SHemant Agrawal */ 16155576ac2SHemant Agrawal if (dev->data->min_rx_buf_size && 16255576ac2SHemant Agrawal !dev->data->scattered_rx && frame_size > buffsz) { 16355576ac2SHemant Agrawal DPAA_PMD_ERR("SG not enabled, will not fit in one buffer"); 16455576ac2SHemant Agrawal return -EINVAL; 16555576ac2SHemant Agrawal } 16655576ac2SHemant Agrawal 16755576ac2SHemant Agrawal /* check <seg size> * <max_seg> >= max_frame */ 16855576ac2SHemant Agrawal if (dev->data->min_rx_buf_size && dev->data->scattered_rx && 16955576ac2SHemant Agrawal (frame_size > buffsz * DPAA_SGT_MAX_ENTRIES)) { 17055576ac2SHemant Agrawal DPAA_PMD_ERR("Too big to fit for Max SG list %d", 17155576ac2SHemant Agrawal buffsz * DPAA_SGT_MAX_ENTRIES); 17255576ac2SHemant Agrawal return -EINVAL; 17355576ac2SHemant Agrawal } 17455576ac2SHemant Agrawal 17535b2d13fSOlivier Matz if (frame_size > RTE_ETHER_MAX_LEN) 17616e2c27fSSunil Kumar Kori dev->data->dev_conf.rxmode.offloads &= 17716e2c27fSSunil Kumar Kori DEV_RX_OFFLOAD_JUMBO_FRAME; 17825f85419SShreyansh Jain else 17916e2c27fSSunil Kumar Kori dev->data->dev_conf.rxmode.offloads &= 18016e2c27fSSunil Kumar Kori ~DEV_RX_OFFLOAD_JUMBO_FRAME; 18125f85419SShreyansh Jain 1829658ac3aSAshish Jain dev->data->dev_conf.rxmode.max_rx_pkt_len = frame_size; 1830cbec027SShreyansh Jain 1849658ac3aSAshish Jain fman_if_set_maxfrm(dpaa_intf->fif, frame_size); 1850cbec027SShreyansh Jain 1860cbec027SShreyansh Jain return 0; 1870cbec027SShreyansh Jain } 1880cbec027SShreyansh Jain 1890cbec027SShreyansh Jain static int 19016e2c27fSSunil Kumar Kori dpaa_eth_dev_configure(struct rte_eth_dev *dev) 191ff9e112dSShreyansh Jain { 1929658ac3aSAshish Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 19316e2c27fSSunil Kumar Kori struct rte_eth_conf *eth_conf = &dev->data->dev_conf; 19416e2c27fSSunil Kumar Kori uint64_t rx_offloads = eth_conf->rxmode.offloads; 19516e2c27fSSunil Kumar Kori uint64_t tx_offloads = eth_conf->txmode.offloads; 1969658ac3aSAshish Jain 197ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 198ff9e112dSShreyansh Jain 1991cd8d4ceSHemant Agrawal /* Rx offloads which are enabled by default */ 200c5836218SSunil Kumar Kori if (dev_rx_offloads_nodis & ~rx_offloads) { 2011cd8d4ceSHemant Agrawal DPAA_PMD_INFO( 2021cd8d4ceSHemant Agrawal "Some of rx offloads enabled by default - requested 0x%" PRIx64 2031cd8d4ceSHemant Agrawal " fixed are 0x%" PRIx64, 204c5836218SSunil Kumar Kori rx_offloads, dev_rx_offloads_nodis); 20516e2c27fSSunil Kumar Kori } 20616e2c27fSSunil Kumar Kori 2071cd8d4ceSHemant Agrawal /* Tx offloads which are enabled by default */ 208c5836218SSunil Kumar Kori if (dev_tx_offloads_nodis & ~tx_offloads) { 2091cd8d4ceSHemant Agrawal DPAA_PMD_INFO( 2101cd8d4ceSHemant Agrawal "Some of tx offloads enabled by default - requested 0x%" PRIx64 2111cd8d4ceSHemant Agrawal " fixed are 0x%" PRIx64, 212c5836218SSunil Kumar Kori tx_offloads, dev_tx_offloads_nodis); 21316e2c27fSSunil Kumar Kori } 21416e2c27fSSunil Kumar Kori 21516e2c27fSSunil Kumar Kori if (rx_offloads & DEV_RX_OFFLOAD_JUMBO_FRAME) { 216deeec8efSHemant Agrawal uint32_t max_len; 217deeec8efSHemant Agrawal 218deeec8efSHemant Agrawal DPAA_PMD_DEBUG("enabling jumbo"); 219deeec8efSHemant Agrawal 22025f85419SShreyansh Jain if (dev->data->dev_conf.rxmode.max_rx_pkt_len <= 221deeec8efSHemant Agrawal DPAA_MAX_RX_PKT_LEN) 222deeec8efSHemant Agrawal max_len = dev->data->dev_conf.rxmode.max_rx_pkt_len; 223deeec8efSHemant Agrawal else { 224deeec8efSHemant Agrawal DPAA_PMD_INFO("enabling jumbo override conf max len=%d " 225deeec8efSHemant Agrawal "supported is %d", 226deeec8efSHemant Agrawal dev->data->dev_conf.rxmode.max_rx_pkt_len, 227deeec8efSHemant Agrawal DPAA_MAX_RX_PKT_LEN); 228deeec8efSHemant Agrawal max_len = DPAA_MAX_RX_PKT_LEN; 22925f85419SShreyansh Jain } 230deeec8efSHemant Agrawal 231deeec8efSHemant Agrawal fman_if_set_maxfrm(dpaa_intf->fif, max_len); 232deeec8efSHemant Agrawal dev->data->mtu = max_len 23335b2d13fSOlivier Matz - RTE_ETHER_HDR_LEN - RTE_ETHER_CRC_LEN - VLAN_TAG_SIZE; 2349658ac3aSAshish Jain } 23555576ac2SHemant Agrawal 23655576ac2SHemant Agrawal if (rx_offloads & DEV_RX_OFFLOAD_SCATTER) { 23755576ac2SHemant Agrawal DPAA_PMD_DEBUG("enabling scatter mode"); 23855576ac2SHemant Agrawal fman_if_set_sg(dpaa_intf->fif, 1); 23955576ac2SHemant Agrawal dev->data->scattered_rx = 1; 24055576ac2SHemant Agrawal } 24155576ac2SHemant Agrawal 242ff9e112dSShreyansh Jain return 0; 243ff9e112dSShreyansh Jain } 244ff9e112dSShreyansh Jain 245a7bdc3bdSShreyansh Jain static const uint32_t * 246a7bdc3bdSShreyansh Jain dpaa_supported_ptypes_get(struct rte_eth_dev *dev) 247a7bdc3bdSShreyansh Jain { 248a7bdc3bdSShreyansh Jain static const uint32_t ptypes[] = { 249a7bdc3bdSShreyansh Jain RTE_PTYPE_L2_ETHER, 250ec503d8fSHemant Agrawal RTE_PTYPE_L2_ETHER_VLAN, 251ec503d8fSHemant Agrawal RTE_PTYPE_L2_ETHER_ARP, 252ec503d8fSHemant Agrawal RTE_PTYPE_L3_IPV4_EXT_UNKNOWN, 253ec503d8fSHemant Agrawal RTE_PTYPE_L3_IPV6_EXT_UNKNOWN, 254ec503d8fSHemant Agrawal RTE_PTYPE_L4_ICMP, 255ec503d8fSHemant Agrawal RTE_PTYPE_L4_TCP, 256ec503d8fSHemant Agrawal RTE_PTYPE_L4_UDP, 257ec503d8fSHemant Agrawal RTE_PTYPE_L4_FRAG, 258a7bdc3bdSShreyansh Jain RTE_PTYPE_L4_TCP, 259a7bdc3bdSShreyansh Jain RTE_PTYPE_L4_UDP, 260a7bdc3bdSShreyansh Jain RTE_PTYPE_L4_SCTP 261a7bdc3bdSShreyansh Jain }; 262a7bdc3bdSShreyansh Jain 263a7bdc3bdSShreyansh Jain PMD_INIT_FUNC_TRACE(); 264a7bdc3bdSShreyansh Jain 265a7bdc3bdSShreyansh Jain if (dev->rx_pkt_burst == dpaa_eth_queue_rx) 266a7bdc3bdSShreyansh Jain return ptypes; 267a7bdc3bdSShreyansh Jain return NULL; 268a7bdc3bdSShreyansh Jain } 269a7bdc3bdSShreyansh Jain 270ff9e112dSShreyansh Jain static int dpaa_eth_dev_start(struct rte_eth_dev *dev) 271ff9e112dSShreyansh Jain { 27237f9b54bSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 27337f9b54bSShreyansh Jain 274ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 275ff9e112dSShreyansh Jain 276ff9e112dSShreyansh Jain /* Change tx callback to the real one */ 27737f9b54bSShreyansh Jain dev->tx_pkt_burst = dpaa_eth_queue_tx; 27837f9b54bSShreyansh Jain fman_if_enable_rx(dpaa_intf->fif); 279ff9e112dSShreyansh Jain 280ff9e112dSShreyansh Jain return 0; 281ff9e112dSShreyansh Jain } 282ff9e112dSShreyansh Jain 283ff9e112dSShreyansh Jain static void dpaa_eth_dev_stop(struct rte_eth_dev *dev) 284ff9e112dSShreyansh Jain { 28537f9b54bSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 28637f9b54bSShreyansh Jain 28737f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 28837f9b54bSShreyansh Jain 28937f9b54bSShreyansh Jain fman_if_disable_rx(dpaa_intf->fif); 29037f9b54bSShreyansh Jain dev->tx_pkt_burst = dpaa_eth_tx_drop_all; 291ff9e112dSShreyansh Jain } 292ff9e112dSShreyansh Jain 29337f9b54bSShreyansh Jain static void dpaa_eth_dev_close(struct rte_eth_dev *dev) 29437f9b54bSShreyansh Jain { 29537f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 29637f9b54bSShreyansh Jain 29737f9b54bSShreyansh Jain dpaa_eth_dev_stop(dev); 29837f9b54bSShreyansh Jain } 29937f9b54bSShreyansh Jain 300cf0fab1dSHemant Agrawal static int 301cf0fab1dSHemant Agrawal dpaa_fw_version_get(struct rte_eth_dev *dev __rte_unused, 302cf0fab1dSHemant Agrawal char *fw_version, 303cf0fab1dSHemant Agrawal size_t fw_size) 304cf0fab1dSHemant Agrawal { 305cf0fab1dSHemant Agrawal int ret; 306cf0fab1dSHemant Agrawal FILE *svr_file = NULL; 307cf0fab1dSHemant Agrawal unsigned int svr_ver = 0; 308cf0fab1dSHemant Agrawal 309cf0fab1dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 310cf0fab1dSHemant Agrawal 311cf0fab1dSHemant Agrawal svr_file = fopen(DPAA_SOC_ID_FILE, "r"); 312cf0fab1dSHemant Agrawal if (!svr_file) { 313cf0fab1dSHemant Agrawal DPAA_PMD_ERR("Unable to open SoC device"); 314cf0fab1dSHemant Agrawal return -ENOTSUP; /* Not supported on this infra */ 315cf0fab1dSHemant Agrawal } 3163b59b73dSHemant Agrawal if (fscanf(svr_file, "svr:%x", &svr_ver) > 0) 3173b59b73dSHemant Agrawal dpaa_svr_family = svr_ver & SVR_MASK; 3183b59b73dSHemant Agrawal else 319cf0fab1dSHemant Agrawal DPAA_PMD_ERR("Unable to read SoC device"); 320cf0fab1dSHemant Agrawal 321a8e78906SHemant Agrawal fclose(svr_file); 322cf0fab1dSHemant Agrawal 323a8e78906SHemant Agrawal ret = snprintf(fw_version, fw_size, "SVR:%x-fman-v%x", 324a8e78906SHemant Agrawal svr_ver, fman_ip_rev); 325cf0fab1dSHemant Agrawal ret += 1; /* add the size of '\0' */ 326a8e78906SHemant Agrawal 327cf0fab1dSHemant Agrawal if (fw_size < (uint32_t)ret) 328cf0fab1dSHemant Agrawal return ret; 329cf0fab1dSHemant Agrawal else 330cf0fab1dSHemant Agrawal return 0; 331cf0fab1dSHemant Agrawal } 332cf0fab1dSHemant Agrawal 333bdad90d1SIvan Ilchenko static int dpaa_eth_dev_info(struct rte_eth_dev *dev, 334799db456SShreyansh Jain struct rte_eth_dev_info *dev_info) 335799db456SShreyansh Jain { 336799db456SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 337799db456SShreyansh Jain 338799db456SShreyansh Jain PMD_INIT_FUNC_TRACE(); 339799db456SShreyansh Jain 340799db456SShreyansh Jain dev_info->max_rx_queues = dpaa_intf->nb_rx_queues; 341799db456SShreyansh Jain dev_info->max_tx_queues = dpaa_intf->nb_tx_queues; 342799db456SShreyansh Jain dev_info->max_rx_pktlen = DPAA_MAX_RX_PKT_LEN; 343799db456SShreyansh Jain dev_info->max_mac_addrs = DPAA_MAX_MAC_FILTER; 344799db456SShreyansh Jain dev_info->max_hash_mac_addrs = 0; 345799db456SShreyansh Jain dev_info->max_vfs = 0; 346799db456SShreyansh Jain dev_info->max_vmdq_pools = ETH_16_POOLS; 3474fa5e0bbSShreyansh Jain dev_info->flow_type_rss_offloads = DPAA_RSS_OFFLOAD_ALL; 348c1752a36SSachin Saxena 349bdad90d1SIvan Ilchenko if (dpaa_intf->fif->mac_type == fman_mac_1g) { 350c1752a36SSachin Saxena dev_info->speed_capa = ETH_LINK_SPEED_1G; 351bdad90d1SIvan Ilchenko } else if (dpaa_intf->fif->mac_type == fman_mac_10g) { 352c1752a36SSachin Saxena dev_info->speed_capa = (ETH_LINK_SPEED_1G | ETH_LINK_SPEED_10G); 353bdad90d1SIvan Ilchenko } else { 354c1752a36SSachin Saxena DPAA_PMD_ERR("invalid link_speed: %s, %d", 355c1752a36SSachin Saxena dpaa_intf->name, dpaa_intf->fif->mac_type); 356bdad90d1SIvan Ilchenko return -EINVAL; 357bdad90d1SIvan Ilchenko } 358c1752a36SSachin Saxena 359c5836218SSunil Kumar Kori dev_info->rx_offload_capa = dev_rx_offloads_sup | 360c5836218SSunil Kumar Kori dev_rx_offloads_nodis; 361c5836218SSunil Kumar Kori dev_info->tx_offload_capa = dev_tx_offloads_sup | 362c5836218SSunil Kumar Kori dev_tx_offloads_nodis; 3632c01a48aSShreyansh Jain dev_info->default_rxportconf.burst_size = DPAA_DEF_RX_BURST_SIZE; 3642c01a48aSShreyansh Jain dev_info->default_txportconf.burst_size = DPAA_DEF_TX_BURST_SIZE; 365bdad90d1SIvan Ilchenko 366bdad90d1SIvan Ilchenko return 0; 367799db456SShreyansh Jain } 368799db456SShreyansh Jain 369e124a69fSShreyansh Jain static int dpaa_eth_link_update(struct rte_eth_dev *dev, 370e124a69fSShreyansh Jain int wait_to_complete __rte_unused) 371e124a69fSShreyansh Jain { 372e124a69fSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 373e124a69fSShreyansh Jain struct rte_eth_link *link = &dev->data->dev_link; 374e124a69fSShreyansh Jain 375e124a69fSShreyansh Jain PMD_INIT_FUNC_TRACE(); 376e124a69fSShreyansh Jain 377e124a69fSShreyansh Jain if (dpaa_intf->fif->mac_type == fman_mac_1g) 3781633d3c4SFerruh Yigit link->link_speed = ETH_SPEED_NUM_1G; 379e124a69fSShreyansh Jain else if (dpaa_intf->fif->mac_type == fman_mac_10g) 3801633d3c4SFerruh Yigit link->link_speed = ETH_SPEED_NUM_10G; 381e124a69fSShreyansh Jain else 382e124a69fSShreyansh Jain DPAA_PMD_ERR("invalid link_speed: %s, %d", 383e124a69fSShreyansh Jain dpaa_intf->name, dpaa_intf->fif->mac_type); 384e124a69fSShreyansh Jain 385e124a69fSShreyansh Jain link->link_status = dpaa_intf->valid; 386e124a69fSShreyansh Jain link->link_duplex = ETH_LINK_FULL_DUPLEX; 387e124a69fSShreyansh Jain link->link_autoneg = ETH_LINK_AUTONEG; 388e124a69fSShreyansh Jain return 0; 389e124a69fSShreyansh Jain } 390e124a69fSShreyansh Jain 391d5b0924bSMatan Azrad static int dpaa_eth_stats_get(struct rte_eth_dev *dev, 392e1ad3a05SShreyansh Jain struct rte_eth_stats *stats) 393e1ad3a05SShreyansh Jain { 394e1ad3a05SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 395e1ad3a05SShreyansh Jain 396e1ad3a05SShreyansh Jain PMD_INIT_FUNC_TRACE(); 397e1ad3a05SShreyansh Jain 398e1ad3a05SShreyansh Jain fman_if_stats_get(dpaa_intf->fif, stats); 399d5b0924bSMatan Azrad return 0; 400e1ad3a05SShreyansh Jain } 401e1ad3a05SShreyansh Jain 4029970a9adSIgor Romanov static int dpaa_eth_stats_reset(struct rte_eth_dev *dev) 403e1ad3a05SShreyansh Jain { 404e1ad3a05SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 405e1ad3a05SShreyansh Jain 406e1ad3a05SShreyansh Jain PMD_INIT_FUNC_TRACE(); 407e1ad3a05SShreyansh Jain 408e1ad3a05SShreyansh Jain fman_if_stats_reset(dpaa_intf->fif); 4099970a9adSIgor Romanov 4109970a9adSIgor Romanov return 0; 411e1ad3a05SShreyansh Jain } 41295ef603dSShreyansh Jain 413b21ed3e2SHemant Agrawal static int 414b21ed3e2SHemant Agrawal dpaa_dev_xstats_get(struct rte_eth_dev *dev, struct rte_eth_xstat *xstats, 415b21ed3e2SHemant Agrawal unsigned int n) 416b21ed3e2SHemant Agrawal { 417b21ed3e2SHemant Agrawal struct dpaa_if *dpaa_intf = dev->data->dev_private; 418b21ed3e2SHemant Agrawal unsigned int i = 0, num = RTE_DIM(dpaa_xstats_strings); 419b21ed3e2SHemant Agrawal uint64_t values[sizeof(struct dpaa_if_stats) / 8]; 420b21ed3e2SHemant Agrawal 421b21ed3e2SHemant Agrawal if (n < num) 422b21ed3e2SHemant Agrawal return num; 423b21ed3e2SHemant Agrawal 424339c1025SHemant Agrawal if (xstats == NULL) 425339c1025SHemant Agrawal return 0; 426339c1025SHemant Agrawal 427b21ed3e2SHemant Agrawal fman_if_stats_get_all(dpaa_intf->fif, values, 428b21ed3e2SHemant Agrawal sizeof(struct dpaa_if_stats) / 8); 429b21ed3e2SHemant Agrawal 430b21ed3e2SHemant Agrawal for (i = 0; i < num; i++) { 431b21ed3e2SHemant Agrawal xstats[i].id = i; 432b21ed3e2SHemant Agrawal xstats[i].value = values[dpaa_xstats_strings[i].offset / 8]; 433b21ed3e2SHemant Agrawal } 434b21ed3e2SHemant Agrawal return i; 435b21ed3e2SHemant Agrawal } 436b21ed3e2SHemant Agrawal 437b21ed3e2SHemant Agrawal static int 438b21ed3e2SHemant Agrawal dpaa_xstats_get_names(__rte_unused struct rte_eth_dev *dev, 439b21ed3e2SHemant Agrawal struct rte_eth_xstat_name *xstats_names, 4405c3fc73eSHemant Agrawal unsigned int limit) 441b21ed3e2SHemant Agrawal { 442b21ed3e2SHemant Agrawal unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings); 443b21ed3e2SHemant Agrawal 4445c3fc73eSHemant Agrawal if (limit < stat_cnt) 4455c3fc73eSHemant Agrawal return stat_cnt; 4465c3fc73eSHemant Agrawal 447b21ed3e2SHemant Agrawal if (xstats_names != NULL) 448b21ed3e2SHemant Agrawal for (i = 0; i < stat_cnt; i++) 4496723c0fcSBruce Richardson strlcpy(xstats_names[i].name, 4506723c0fcSBruce Richardson dpaa_xstats_strings[i].name, 4516723c0fcSBruce Richardson sizeof(xstats_names[i].name)); 452b21ed3e2SHemant Agrawal 453b21ed3e2SHemant Agrawal return stat_cnt; 454b21ed3e2SHemant Agrawal } 455b21ed3e2SHemant Agrawal 456b21ed3e2SHemant Agrawal static int 457b21ed3e2SHemant Agrawal dpaa_xstats_get_by_id(struct rte_eth_dev *dev, const uint64_t *ids, 458b21ed3e2SHemant Agrawal uint64_t *values, unsigned int n) 459b21ed3e2SHemant Agrawal { 460b21ed3e2SHemant Agrawal unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings); 461b21ed3e2SHemant Agrawal uint64_t values_copy[sizeof(struct dpaa_if_stats) / 8]; 462b21ed3e2SHemant Agrawal 463b21ed3e2SHemant Agrawal if (!ids) { 464b21ed3e2SHemant Agrawal struct dpaa_if *dpaa_intf = dev->data->dev_private; 465b21ed3e2SHemant Agrawal 466b21ed3e2SHemant Agrawal if (n < stat_cnt) 467b21ed3e2SHemant Agrawal return stat_cnt; 468b21ed3e2SHemant Agrawal 469b21ed3e2SHemant Agrawal if (!values) 470b21ed3e2SHemant Agrawal return 0; 471b21ed3e2SHemant Agrawal 472b21ed3e2SHemant Agrawal fman_if_stats_get_all(dpaa_intf->fif, values_copy, 4735c3fc73eSHemant Agrawal sizeof(struct dpaa_if_stats) / 8); 474b21ed3e2SHemant Agrawal 475b21ed3e2SHemant Agrawal for (i = 0; i < stat_cnt; i++) 476b21ed3e2SHemant Agrawal values[i] = 477b21ed3e2SHemant Agrawal values_copy[dpaa_xstats_strings[i].offset / 8]; 478b21ed3e2SHemant Agrawal 479b21ed3e2SHemant Agrawal return stat_cnt; 480b21ed3e2SHemant Agrawal } 481b21ed3e2SHemant Agrawal 482b21ed3e2SHemant Agrawal dpaa_xstats_get_by_id(dev, NULL, values_copy, stat_cnt); 483b21ed3e2SHemant Agrawal 484b21ed3e2SHemant Agrawal for (i = 0; i < n; i++) { 485b21ed3e2SHemant Agrawal if (ids[i] >= stat_cnt) { 486b21ed3e2SHemant Agrawal DPAA_PMD_ERR("id value isn't valid"); 487b21ed3e2SHemant Agrawal return -1; 488b21ed3e2SHemant Agrawal } 489b21ed3e2SHemant Agrawal values[i] = values_copy[ids[i]]; 490b21ed3e2SHemant Agrawal } 491b21ed3e2SHemant Agrawal return n; 492b21ed3e2SHemant Agrawal } 493b21ed3e2SHemant Agrawal 494b21ed3e2SHemant Agrawal static int 495b21ed3e2SHemant Agrawal dpaa_xstats_get_names_by_id( 496b21ed3e2SHemant Agrawal struct rte_eth_dev *dev, 497b21ed3e2SHemant Agrawal struct rte_eth_xstat_name *xstats_names, 498b21ed3e2SHemant Agrawal const uint64_t *ids, 499b21ed3e2SHemant Agrawal unsigned int limit) 500b21ed3e2SHemant Agrawal { 501b21ed3e2SHemant Agrawal unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings); 502b21ed3e2SHemant Agrawal struct rte_eth_xstat_name xstats_names_copy[stat_cnt]; 503b21ed3e2SHemant Agrawal 504b21ed3e2SHemant Agrawal if (!ids) 505b21ed3e2SHemant Agrawal return dpaa_xstats_get_names(dev, xstats_names, limit); 506b21ed3e2SHemant Agrawal 507b21ed3e2SHemant Agrawal dpaa_xstats_get_names(dev, xstats_names_copy, limit); 508b21ed3e2SHemant Agrawal 509b21ed3e2SHemant Agrawal for (i = 0; i < limit; i++) { 510b21ed3e2SHemant Agrawal if (ids[i] >= stat_cnt) { 511b21ed3e2SHemant Agrawal DPAA_PMD_ERR("id value isn't valid"); 512b21ed3e2SHemant Agrawal return -1; 513b21ed3e2SHemant Agrawal } 514b21ed3e2SHemant Agrawal strcpy(xstats_names[i].name, xstats_names_copy[ids[i]].name); 515b21ed3e2SHemant Agrawal } 516b21ed3e2SHemant Agrawal return limit; 517b21ed3e2SHemant Agrawal } 518b21ed3e2SHemant Agrawal 5199039c812SAndrew Rybchenko static int dpaa_eth_promiscuous_enable(struct rte_eth_dev *dev) 52095ef603dSShreyansh Jain { 52195ef603dSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 52295ef603dSShreyansh Jain 52395ef603dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 52495ef603dSShreyansh Jain 52595ef603dSShreyansh Jain fman_if_promiscuous_enable(dpaa_intf->fif); 5269039c812SAndrew Rybchenko 5279039c812SAndrew Rybchenko return 0; 52895ef603dSShreyansh Jain } 52995ef603dSShreyansh Jain 5309039c812SAndrew Rybchenko static int dpaa_eth_promiscuous_disable(struct rte_eth_dev *dev) 53195ef603dSShreyansh Jain { 53295ef603dSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 53395ef603dSShreyansh Jain 53495ef603dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 53595ef603dSShreyansh Jain 53695ef603dSShreyansh Jain fman_if_promiscuous_disable(dpaa_intf->fif); 5379039c812SAndrew Rybchenko 5389039c812SAndrew Rybchenko return 0; 53995ef603dSShreyansh Jain } 54095ef603dSShreyansh Jain 541ca041cd4SIvan Ilchenko static int dpaa_eth_multicast_enable(struct rte_eth_dev *dev) 54244dd70a3SShreyansh Jain { 54344dd70a3SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 54444dd70a3SShreyansh Jain 54544dd70a3SShreyansh Jain PMD_INIT_FUNC_TRACE(); 54644dd70a3SShreyansh Jain 54744dd70a3SShreyansh Jain fman_if_set_mcast_filter_table(dpaa_intf->fif); 548ca041cd4SIvan Ilchenko 549ca041cd4SIvan Ilchenko return 0; 55044dd70a3SShreyansh Jain } 55144dd70a3SShreyansh Jain 552ca041cd4SIvan Ilchenko static int dpaa_eth_multicast_disable(struct rte_eth_dev *dev) 55344dd70a3SShreyansh Jain { 55444dd70a3SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 55544dd70a3SShreyansh Jain 55644dd70a3SShreyansh Jain PMD_INIT_FUNC_TRACE(); 55744dd70a3SShreyansh Jain 55844dd70a3SShreyansh Jain fman_if_reset_mcast_filter_table(dpaa_intf->fif); 559ca041cd4SIvan Ilchenko 560ca041cd4SIvan Ilchenko return 0; 56144dd70a3SShreyansh Jain } 56244dd70a3SShreyansh Jain 56337f9b54bSShreyansh Jain static 56437f9b54bSShreyansh Jain int dpaa_eth_rx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx, 56562f53995SHemant Agrawal uint16_t nb_desc, 56637f9b54bSShreyansh Jain unsigned int socket_id __rte_unused, 56737f9b54bSShreyansh Jain const struct rte_eth_rxconf *rx_conf __rte_unused, 56837f9b54bSShreyansh Jain struct rte_mempool *mp) 56937f9b54bSShreyansh Jain { 57037f9b54bSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 57162f53995SHemant Agrawal struct qman_fq *rxq = &dpaa_intf->rx_queues[queue_idx]; 5720c504f69SHemant Agrawal struct qm_mcc_initfq opts = {0}; 5730c504f69SHemant Agrawal u32 flags = 0; 5740c504f69SHemant Agrawal int ret; 57555576ac2SHemant Agrawal u32 buffsz = rte_pktmbuf_data_room_size(mp) - RTE_PKTMBUF_HEADROOM; 57637f9b54bSShreyansh Jain 57737f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 57837f9b54bSShreyansh Jain 5796fd3639aSHemant Agrawal if (queue_idx >= dev->data->nb_rx_queues) { 5806fd3639aSHemant Agrawal rte_errno = EOVERFLOW; 5816fd3639aSHemant Agrawal DPAA_PMD_ERR("%p: queue index out of range (%u >= %u)", 5826fd3639aSHemant Agrawal (void *)dev, queue_idx, dev->data->nb_rx_queues); 5836fd3639aSHemant Agrawal return -rte_errno; 5846fd3639aSHemant Agrawal } 5856fd3639aSHemant Agrawal 5866fd3639aSHemant Agrawal DPAA_PMD_INFO("Rx queue setup for queue index: %d fq_id (0x%x)", 5876fd3639aSHemant Agrawal queue_idx, rxq->fqid); 58837f9b54bSShreyansh Jain 58955576ac2SHemant Agrawal /* Max packet can fit in single buffer */ 59055576ac2SHemant Agrawal if (dev->data->dev_conf.rxmode.max_rx_pkt_len <= buffsz) { 59155576ac2SHemant Agrawal ; 59255576ac2SHemant Agrawal } else if (dev->data->dev_conf.rxmode.offloads & 59355576ac2SHemant Agrawal DEV_RX_OFFLOAD_SCATTER) { 59455576ac2SHemant Agrawal if (dev->data->dev_conf.rxmode.max_rx_pkt_len > 59555576ac2SHemant Agrawal buffsz * DPAA_SGT_MAX_ENTRIES) { 59655576ac2SHemant Agrawal DPAA_PMD_ERR("max RxPkt size %d too big to fit " 59755576ac2SHemant Agrawal "MaxSGlist %d", 59855576ac2SHemant Agrawal dev->data->dev_conf.rxmode.max_rx_pkt_len, 59955576ac2SHemant Agrawal buffsz * DPAA_SGT_MAX_ENTRIES); 60055576ac2SHemant Agrawal rte_errno = EOVERFLOW; 60155576ac2SHemant Agrawal return -rte_errno; 60255576ac2SHemant Agrawal } 60355576ac2SHemant Agrawal } else { 60455576ac2SHemant Agrawal DPAA_PMD_WARN("The requested maximum Rx packet size (%u) is" 60555576ac2SHemant Agrawal " larger than a single mbuf (%u) and scattered" 60655576ac2SHemant Agrawal " mode has not been requested", 60755576ac2SHemant Agrawal dev->data->dev_conf.rxmode.max_rx_pkt_len, 60855576ac2SHemant Agrawal buffsz - RTE_PKTMBUF_HEADROOM); 60955576ac2SHemant Agrawal } 61055576ac2SHemant Agrawal 61137f9b54bSShreyansh Jain if (!dpaa_intf->bp_info || dpaa_intf->bp_info->mp != mp) { 61237f9b54bSShreyansh Jain struct fman_if_ic_params icp; 61337f9b54bSShreyansh Jain uint32_t fd_offset; 61437f9b54bSShreyansh Jain uint32_t bp_size; 61537f9b54bSShreyansh Jain 61637f9b54bSShreyansh Jain if (!mp->pool_data) { 61737f9b54bSShreyansh Jain DPAA_PMD_ERR("Not an offloaded buffer pool!"); 61837f9b54bSShreyansh Jain return -1; 61937f9b54bSShreyansh Jain } 62037f9b54bSShreyansh Jain dpaa_intf->bp_info = DPAA_MEMPOOL_TO_POOL_INFO(mp); 62137f9b54bSShreyansh Jain 62237f9b54bSShreyansh Jain memset(&icp, 0, sizeof(icp)); 62337f9b54bSShreyansh Jain /* set ICEOF for to the default value , which is 0*/ 62437f9b54bSShreyansh Jain icp.iciof = DEFAULT_ICIOF; 62537f9b54bSShreyansh Jain icp.iceof = DEFAULT_RX_ICEOF; 62637f9b54bSShreyansh Jain icp.icsz = DEFAULT_ICSZ; 62737f9b54bSShreyansh Jain fman_if_set_ic_params(dpaa_intf->fif, &icp); 62837f9b54bSShreyansh Jain 62937f9b54bSShreyansh Jain fd_offset = RTE_PKTMBUF_HEADROOM + DPAA_HW_BUF_RESERVE; 63037f9b54bSShreyansh Jain fman_if_set_fdoff(dpaa_intf->fif, fd_offset); 63137f9b54bSShreyansh Jain 63237f9b54bSShreyansh Jain /* Buffer pool size should be equal to Dataroom Size*/ 63337f9b54bSShreyansh Jain bp_size = rte_pktmbuf_data_room_size(mp); 63437f9b54bSShreyansh Jain fman_if_set_bp(dpaa_intf->fif, mp->size, 63537f9b54bSShreyansh Jain dpaa_intf->bp_info->bpid, bp_size); 63637f9b54bSShreyansh Jain dpaa_intf->valid = 1; 637079a67c2SHemant Agrawal DPAA_PMD_DEBUG("if:%s fd_offset = %d offset = %d", 63837f9b54bSShreyansh Jain dpaa_intf->name, fd_offset, 63937f9b54bSShreyansh Jain fman_if_get_fdoff(dpaa_intf->fif)); 64037f9b54bSShreyansh Jain } 64155576ac2SHemant Agrawal DPAA_PMD_DEBUG("if:%s sg_on = %d, max_frm =%d", dpaa_intf->name, 64255576ac2SHemant Agrawal fman_if_get_sg_enable(dpaa_intf->fif), 64355576ac2SHemant Agrawal dev->data->dev_conf.rxmode.max_rx_pkt_len); 6440c504f69SHemant Agrawal /* checking if push mode only, no error check for now */ 645*a6a75240SNipun Gupta if (!rxq->is_static && 646*a6a75240SNipun Gupta dpaa_push_mode_max_queue > dpaa_push_queue_idx) { 647b9c94167SNipun Gupta struct qman_portal *qp; 648*a6a75240SNipun Gupta int q_fd; 649b9c94167SNipun Gupta 6500c504f69SHemant Agrawal dpaa_push_queue_idx++; 6510c504f69SHemant Agrawal opts.we_mask = QM_INITFQ_WE_FQCTRL | QM_INITFQ_WE_CONTEXTA; 6520c504f69SHemant Agrawal opts.fqd.fq_ctrl = QM_FQCTRL_AVOIDBLOCK | 6530c504f69SHemant Agrawal QM_FQCTRL_CTXASTASHING | 6540c504f69SHemant Agrawal QM_FQCTRL_PREFERINCACHE; 6550c504f69SHemant Agrawal opts.fqd.context_a.stashing.exclusive = 0; 656b9083ea5SNipun Gupta /* In muticore scenario stashing becomes a bottleneck on LS1046. 657b9083ea5SNipun Gupta * So do not enable stashing in this case 658b9083ea5SNipun Gupta */ 659b9083ea5SNipun Gupta if (dpaa_svr_family != SVR_LS1046A_FAMILY) 6600c504f69SHemant Agrawal opts.fqd.context_a.stashing.annotation_cl = 6610c504f69SHemant Agrawal DPAA_IF_RX_ANNOTATION_STASH; 6620c504f69SHemant Agrawal opts.fqd.context_a.stashing.data_cl = DPAA_IF_RX_DATA_STASH; 6630c504f69SHemant Agrawal opts.fqd.context_a.stashing.context_cl = 6640c504f69SHemant Agrawal DPAA_IF_RX_CONTEXT_STASH; 66562f53995SHemant Agrawal 6660c504f69SHemant Agrawal /*Create a channel and associate given queue with the channel*/ 6670c504f69SHemant Agrawal qman_alloc_pool_range((u32 *)&rxq->ch_id, 1, 1, 0); 6680c504f69SHemant Agrawal opts.we_mask = opts.we_mask | QM_INITFQ_WE_DESTWQ; 6690c504f69SHemant Agrawal opts.fqd.dest.channel = rxq->ch_id; 6700c504f69SHemant Agrawal opts.fqd.dest.wq = DPAA_IF_RX_PRIORITY; 6710c504f69SHemant Agrawal flags = QMAN_INITFQ_FLAG_SCHED; 6720c504f69SHemant Agrawal 6730c504f69SHemant Agrawal /* Configure tail drop */ 6740c504f69SHemant Agrawal if (dpaa_intf->cgr_rx) { 6750c504f69SHemant Agrawal opts.we_mask |= QM_INITFQ_WE_CGID; 6760c504f69SHemant Agrawal opts.fqd.cgid = dpaa_intf->cgr_rx[queue_idx].cgrid; 6770c504f69SHemant Agrawal opts.fqd.fq_ctrl |= QM_FQCTRL_CGE; 6780c504f69SHemant Agrawal } 6790c504f69SHemant Agrawal ret = qman_init_fq(rxq, flags, &opts); 6806fd3639aSHemant Agrawal if (ret) { 6816fd3639aSHemant Agrawal DPAA_PMD_ERR("Channel/Q association failed. fqid 0x%x " 6826fd3639aSHemant Agrawal "ret:%d(%s)", rxq->fqid, ret, strerror(ret)); 6836fd3639aSHemant Agrawal return ret; 6846fd3639aSHemant Agrawal } 68519b4aba2SHemant Agrawal if (dpaa_svr_family == SVR_LS1043A_FAMILY) { 68619b4aba2SHemant Agrawal rxq->cb.dqrr_dpdk_pull_cb = dpaa_rx_cb_no_prefetch; 68719b4aba2SHemant Agrawal } else { 688b9083ea5SNipun Gupta rxq->cb.dqrr_dpdk_pull_cb = dpaa_rx_cb; 689b9083ea5SNipun Gupta rxq->cb.dqrr_prepare = dpaa_rx_cb_prepare; 69019b4aba2SHemant Agrawal } 69119b4aba2SHemant Agrawal 6920c504f69SHemant Agrawal rxq->is_static = true; 693b9c94167SNipun Gupta 694b9c94167SNipun Gupta /* Allocate qman specific portals */ 695*a6a75240SNipun Gupta qp = fsl_qman_fq_portal_create(&q_fd); 696b9c94167SNipun Gupta if (!qp) { 697b9c94167SNipun Gupta DPAA_PMD_ERR("Unable to alloc fq portal"); 698b9c94167SNipun Gupta return -1; 699b9c94167SNipun Gupta } 700b9c94167SNipun Gupta rxq->qp = qp; 701*a6a75240SNipun Gupta 702*a6a75240SNipun Gupta /* Set up the device interrupt handler */ 703*a6a75240SNipun Gupta if (!dev->intr_handle) { 704*a6a75240SNipun Gupta struct rte_dpaa_device *dpaa_dev; 705*a6a75240SNipun Gupta struct rte_device *rdev = dev->device; 706*a6a75240SNipun Gupta 707*a6a75240SNipun Gupta dpaa_dev = container_of(rdev, struct rte_dpaa_device, 708*a6a75240SNipun Gupta device); 709*a6a75240SNipun Gupta dev->intr_handle = &dpaa_dev->intr_handle; 710*a6a75240SNipun Gupta dev->intr_handle->intr_vec = rte_zmalloc(NULL, 711*a6a75240SNipun Gupta dpaa_push_mode_max_queue, 0); 712*a6a75240SNipun Gupta if (!dev->intr_handle->intr_vec) { 713*a6a75240SNipun Gupta DPAA_PMD_ERR("intr_vec alloc failed"); 714*a6a75240SNipun Gupta return -ENOMEM; 715*a6a75240SNipun Gupta } 716*a6a75240SNipun Gupta dev->intr_handle->nb_efd = dpaa_push_mode_max_queue; 717*a6a75240SNipun Gupta dev->intr_handle->max_intr = dpaa_push_mode_max_queue; 718*a6a75240SNipun Gupta } 719*a6a75240SNipun Gupta 720*a6a75240SNipun Gupta dev->intr_handle->type = RTE_INTR_HANDLE_EXT; 721*a6a75240SNipun Gupta dev->intr_handle->intr_vec[queue_idx] = queue_idx + 1; 722*a6a75240SNipun Gupta dev->intr_handle->efds[queue_idx] = q_fd; 723*a6a75240SNipun Gupta rxq->q_fd = q_fd; 7240c504f69SHemant Agrawal } 725e1797f4bSAkhil Goyal rxq->bp_array = rte_dpaa_bpid_info; 72662f53995SHemant Agrawal dev->data->rx_queues[queue_idx] = rxq; 72762f53995SHemant Agrawal 72862f53995SHemant Agrawal /* configure the CGR size as per the desc size */ 72962f53995SHemant Agrawal if (dpaa_intf->cgr_rx) { 73062f53995SHemant Agrawal struct qm_mcc_initcgr cgr_opts = {0}; 73162f53995SHemant Agrawal 73262f53995SHemant Agrawal /* Enable tail drop with cgr on this queue */ 73362f53995SHemant Agrawal qm_cgr_cs_thres_set64(&cgr_opts.cgr.cs_thres, nb_desc, 0); 73462f53995SHemant Agrawal ret = qman_modify_cgr(dpaa_intf->cgr_rx, 0, &cgr_opts); 73562f53995SHemant Agrawal if (ret) { 73662f53995SHemant Agrawal DPAA_PMD_WARN( 73762f53995SHemant Agrawal "rx taildrop modify fail on fqid %d (ret=%d)", 73862f53995SHemant Agrawal rxq->fqid, ret); 73962f53995SHemant Agrawal } 74062f53995SHemant Agrawal } 74137f9b54bSShreyansh Jain 74237f9b54bSShreyansh Jain return 0; 74337f9b54bSShreyansh Jain } 74437f9b54bSShreyansh Jain 7451e06b6dcSHemant Agrawal int 74677b7b81eSNeil Horman dpaa_eth_eventq_attach(const struct rte_eth_dev *dev, 7475e745593SSunil Kumar Kori int eth_rx_queue_id, 7485e745593SSunil Kumar Kori u16 ch_id, 7495e745593SSunil Kumar Kori const struct rte_event_eth_rx_adapter_queue_conf *queue_conf) 7505e745593SSunil Kumar Kori { 7515e745593SSunil Kumar Kori int ret; 7525e745593SSunil Kumar Kori u32 flags = 0; 7535e745593SSunil Kumar Kori struct dpaa_if *dpaa_intf = dev->data->dev_private; 7545e745593SSunil Kumar Kori struct qman_fq *rxq = &dpaa_intf->rx_queues[eth_rx_queue_id]; 7555e745593SSunil Kumar Kori struct qm_mcc_initfq opts = {0}; 7565e745593SSunil Kumar Kori 7575e745593SSunil Kumar Kori if (dpaa_push_mode_max_queue) 758079a67c2SHemant Agrawal DPAA_PMD_WARN("PUSH mode q and EVENTDEV are not compatible\n" 759079a67c2SHemant Agrawal "PUSH mode already enabled for first %d queues.\n" 7605e745593SSunil Kumar Kori "To disable set DPAA_PUSH_QUEUES_NUMBER to 0\n", 7615e745593SSunil Kumar Kori dpaa_push_mode_max_queue); 7625e745593SSunil Kumar Kori 7635e745593SSunil Kumar Kori dpaa_poll_queue_default_config(&opts); 7645e745593SSunil Kumar Kori 7655e745593SSunil Kumar Kori switch (queue_conf->ev.sched_type) { 7665e745593SSunil Kumar Kori case RTE_SCHED_TYPE_ATOMIC: 7675e745593SSunil Kumar Kori opts.fqd.fq_ctrl |= QM_FQCTRL_HOLDACTIVE; 7685e745593SSunil Kumar Kori /* Reset FQCTRL_AVOIDBLOCK bit as it is unnecessary 7695e745593SSunil Kumar Kori * configuration with HOLD_ACTIVE setting 7705e745593SSunil Kumar Kori */ 7715e745593SSunil Kumar Kori opts.fqd.fq_ctrl &= (~QM_FQCTRL_AVOIDBLOCK); 7725e745593SSunil Kumar Kori rxq->cb.dqrr_dpdk_cb = dpaa_rx_cb_atomic; 7735e745593SSunil Kumar Kori break; 7745e745593SSunil Kumar Kori case RTE_SCHED_TYPE_ORDERED: 7755e745593SSunil Kumar Kori DPAA_PMD_ERR("Ordered queue schedule type is not supported\n"); 7765e745593SSunil Kumar Kori return -1; 7775e745593SSunil Kumar Kori default: 7785e745593SSunil Kumar Kori opts.fqd.fq_ctrl |= QM_FQCTRL_AVOIDBLOCK; 7795e745593SSunil Kumar Kori rxq->cb.dqrr_dpdk_cb = dpaa_rx_cb_parallel; 7805e745593SSunil Kumar Kori break; 7815e745593SSunil Kumar Kori } 7825e745593SSunil Kumar Kori 7835e745593SSunil Kumar Kori opts.we_mask = opts.we_mask | QM_INITFQ_WE_DESTWQ; 7845e745593SSunil Kumar Kori opts.fqd.dest.channel = ch_id; 7855e745593SSunil Kumar Kori opts.fqd.dest.wq = queue_conf->ev.priority; 7865e745593SSunil Kumar Kori 7875e745593SSunil Kumar Kori if (dpaa_intf->cgr_rx) { 7885e745593SSunil Kumar Kori opts.we_mask |= QM_INITFQ_WE_CGID; 7895e745593SSunil Kumar Kori opts.fqd.cgid = dpaa_intf->cgr_rx[eth_rx_queue_id].cgrid; 7905e745593SSunil Kumar Kori opts.fqd.fq_ctrl |= QM_FQCTRL_CGE; 7915e745593SSunil Kumar Kori } 7925e745593SSunil Kumar Kori 7935e745593SSunil Kumar Kori flags = QMAN_INITFQ_FLAG_SCHED; 7945e745593SSunil Kumar Kori 7955e745593SSunil Kumar Kori ret = qman_init_fq(rxq, flags, &opts); 7965e745593SSunil Kumar Kori if (ret) { 7976fd3639aSHemant Agrawal DPAA_PMD_ERR("Ev-Channel/Q association failed. fqid 0x%x " 7986fd3639aSHemant Agrawal "ret:%d(%s)", rxq->fqid, ret, strerror(ret)); 7995e745593SSunil Kumar Kori return ret; 8005e745593SSunil Kumar Kori } 8015e745593SSunil Kumar Kori 8025e745593SSunil Kumar Kori /* copy configuration which needs to be filled during dequeue */ 8035e745593SSunil Kumar Kori memcpy(&rxq->ev, &queue_conf->ev, sizeof(struct rte_event)); 8045e745593SSunil Kumar Kori dev->data->rx_queues[eth_rx_queue_id] = rxq; 8055e745593SSunil Kumar Kori 8065e745593SSunil Kumar Kori return ret; 8075e745593SSunil Kumar Kori } 8085e745593SSunil Kumar Kori 8091e06b6dcSHemant Agrawal int 81077b7b81eSNeil Horman dpaa_eth_eventq_detach(const struct rte_eth_dev *dev, 8115e745593SSunil Kumar Kori int eth_rx_queue_id) 8125e745593SSunil Kumar Kori { 8135e745593SSunil Kumar Kori struct qm_mcc_initfq opts; 8145e745593SSunil Kumar Kori int ret; 8155e745593SSunil Kumar Kori u32 flags = 0; 8165e745593SSunil Kumar Kori struct dpaa_if *dpaa_intf = dev->data->dev_private; 8175e745593SSunil Kumar Kori struct qman_fq *rxq = &dpaa_intf->rx_queues[eth_rx_queue_id]; 8185e745593SSunil Kumar Kori 8195e745593SSunil Kumar Kori dpaa_poll_queue_default_config(&opts); 8205e745593SSunil Kumar Kori 8215e745593SSunil Kumar Kori if (dpaa_intf->cgr_rx) { 8225e745593SSunil Kumar Kori opts.we_mask |= QM_INITFQ_WE_CGID; 8235e745593SSunil Kumar Kori opts.fqd.cgid = dpaa_intf->cgr_rx[eth_rx_queue_id].cgrid; 8245e745593SSunil Kumar Kori opts.fqd.fq_ctrl |= QM_FQCTRL_CGE; 8255e745593SSunil Kumar Kori } 8265e745593SSunil Kumar Kori 8275e745593SSunil Kumar Kori ret = qman_init_fq(rxq, flags, &opts); 8285e745593SSunil Kumar Kori if (ret) { 8295e745593SSunil Kumar Kori DPAA_PMD_ERR("init rx fqid %d failed with ret: %d", 8305e745593SSunil Kumar Kori rxq->fqid, ret); 8315e745593SSunil Kumar Kori } 8325e745593SSunil Kumar Kori 8335e745593SSunil Kumar Kori rxq->cb.dqrr_dpdk_cb = NULL; 8345e745593SSunil Kumar Kori dev->data->rx_queues[eth_rx_queue_id] = NULL; 8355e745593SSunil Kumar Kori 8365e745593SSunil Kumar Kori return 0; 8375e745593SSunil Kumar Kori } 8385e745593SSunil Kumar Kori 83937f9b54bSShreyansh Jain static 84037f9b54bSShreyansh Jain void dpaa_eth_rx_queue_release(void *rxq __rte_unused) 84137f9b54bSShreyansh Jain { 84237f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 84337f9b54bSShreyansh Jain } 84437f9b54bSShreyansh Jain 84537f9b54bSShreyansh Jain static 84637f9b54bSShreyansh Jain int dpaa_eth_tx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx, 84737f9b54bSShreyansh Jain uint16_t nb_desc __rte_unused, 84837f9b54bSShreyansh Jain unsigned int socket_id __rte_unused, 84937f9b54bSShreyansh Jain const struct rte_eth_txconf *tx_conf __rte_unused) 85037f9b54bSShreyansh Jain { 85137f9b54bSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 85237f9b54bSShreyansh Jain 85337f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 85437f9b54bSShreyansh Jain 8556fd3639aSHemant Agrawal if (queue_idx >= dev->data->nb_tx_queues) { 8566fd3639aSHemant Agrawal rte_errno = EOVERFLOW; 8576fd3639aSHemant Agrawal DPAA_PMD_ERR("%p: queue index out of range (%u >= %u)", 8586fd3639aSHemant Agrawal (void *)dev, queue_idx, dev->data->nb_tx_queues); 8596fd3639aSHemant Agrawal return -rte_errno; 8606fd3639aSHemant Agrawal } 8616fd3639aSHemant Agrawal 8626fd3639aSHemant Agrawal DPAA_PMD_INFO("Tx queue setup for queue index: %d fq_id (0x%x)", 8636fd3639aSHemant Agrawal queue_idx, dpaa_intf->tx_queues[queue_idx].fqid); 86437f9b54bSShreyansh Jain dev->data->tx_queues[queue_idx] = &dpaa_intf->tx_queues[queue_idx]; 86537f9b54bSShreyansh Jain return 0; 86637f9b54bSShreyansh Jain } 86737f9b54bSShreyansh Jain 86837f9b54bSShreyansh Jain static void dpaa_eth_tx_queue_release(void *txq __rte_unused) 869ff9e112dSShreyansh Jain { 870ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 871ff9e112dSShreyansh Jain } 872ff9e112dSShreyansh Jain 873b005d729SHemant Agrawal static uint32_t 874b005d729SHemant Agrawal dpaa_dev_rx_queue_count(struct rte_eth_dev *dev, uint16_t rx_queue_id) 875b005d729SHemant Agrawal { 876b005d729SHemant Agrawal struct dpaa_if *dpaa_intf = dev->data->dev_private; 877b005d729SHemant Agrawal struct qman_fq *rxq = &dpaa_intf->rx_queues[rx_queue_id]; 878b005d729SHemant Agrawal u32 frm_cnt = 0; 879b005d729SHemant Agrawal 880b005d729SHemant Agrawal PMD_INIT_FUNC_TRACE(); 881b005d729SHemant Agrawal 882b005d729SHemant Agrawal if (qman_query_fq_frm_cnt(rxq, &frm_cnt) == 0) { 883b005d729SHemant Agrawal RTE_LOG(DEBUG, PMD, "RX frame count for q(%d) is %u\n", 884b005d729SHemant Agrawal rx_queue_id, frm_cnt); 885b005d729SHemant Agrawal } 886b005d729SHemant Agrawal return frm_cnt; 887b005d729SHemant Agrawal } 888b005d729SHemant Agrawal 889e124a69fSShreyansh Jain static int dpaa_link_down(struct rte_eth_dev *dev) 890e124a69fSShreyansh Jain { 891e124a69fSShreyansh Jain PMD_INIT_FUNC_TRACE(); 892e124a69fSShreyansh Jain 893e124a69fSShreyansh Jain dpaa_eth_dev_stop(dev); 894e124a69fSShreyansh Jain return 0; 895e124a69fSShreyansh Jain } 896e124a69fSShreyansh Jain 897e124a69fSShreyansh Jain static int dpaa_link_up(struct rte_eth_dev *dev) 898e124a69fSShreyansh Jain { 899e124a69fSShreyansh Jain PMD_INIT_FUNC_TRACE(); 900e124a69fSShreyansh Jain 901e124a69fSShreyansh Jain dpaa_eth_dev_start(dev); 902e124a69fSShreyansh Jain return 0; 903e124a69fSShreyansh Jain } 904e124a69fSShreyansh Jain 905fe6c6032SShreyansh Jain static int 90612a4678aSShreyansh Jain dpaa_flow_ctrl_set(struct rte_eth_dev *dev, 90712a4678aSShreyansh Jain struct rte_eth_fc_conf *fc_conf) 90812a4678aSShreyansh Jain { 90912a4678aSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 91012a4678aSShreyansh Jain struct rte_eth_fc_conf *net_fc; 91112a4678aSShreyansh Jain 91212a4678aSShreyansh Jain PMD_INIT_FUNC_TRACE(); 91312a4678aSShreyansh Jain 91412a4678aSShreyansh Jain if (!(dpaa_intf->fc_conf)) { 91512a4678aSShreyansh Jain dpaa_intf->fc_conf = rte_zmalloc(NULL, 91612a4678aSShreyansh Jain sizeof(struct rte_eth_fc_conf), MAX_CACHELINE); 91712a4678aSShreyansh Jain if (!dpaa_intf->fc_conf) { 91812a4678aSShreyansh Jain DPAA_PMD_ERR("unable to save flow control info"); 91912a4678aSShreyansh Jain return -ENOMEM; 92012a4678aSShreyansh Jain } 92112a4678aSShreyansh Jain } 92212a4678aSShreyansh Jain net_fc = dpaa_intf->fc_conf; 92312a4678aSShreyansh Jain 92412a4678aSShreyansh Jain if (fc_conf->high_water < fc_conf->low_water) { 92512a4678aSShreyansh Jain DPAA_PMD_ERR("Incorrect Flow Control Configuration"); 92612a4678aSShreyansh Jain return -EINVAL; 92712a4678aSShreyansh Jain } 92812a4678aSShreyansh Jain 92912a4678aSShreyansh Jain if (fc_conf->mode == RTE_FC_NONE) { 93012a4678aSShreyansh Jain return 0; 93112a4678aSShreyansh Jain } else if (fc_conf->mode == RTE_FC_TX_PAUSE || 93212a4678aSShreyansh Jain fc_conf->mode == RTE_FC_FULL) { 93312a4678aSShreyansh Jain fman_if_set_fc_threshold(dpaa_intf->fif, fc_conf->high_water, 93412a4678aSShreyansh Jain fc_conf->low_water, 93512a4678aSShreyansh Jain dpaa_intf->bp_info->bpid); 93612a4678aSShreyansh Jain if (fc_conf->pause_time) 93712a4678aSShreyansh Jain fman_if_set_fc_quanta(dpaa_intf->fif, 93812a4678aSShreyansh Jain fc_conf->pause_time); 93912a4678aSShreyansh Jain } 94012a4678aSShreyansh Jain 94112a4678aSShreyansh Jain /* Save the information in dpaa device */ 94212a4678aSShreyansh Jain net_fc->pause_time = fc_conf->pause_time; 94312a4678aSShreyansh Jain net_fc->high_water = fc_conf->high_water; 94412a4678aSShreyansh Jain net_fc->low_water = fc_conf->low_water; 94512a4678aSShreyansh Jain net_fc->send_xon = fc_conf->send_xon; 94612a4678aSShreyansh Jain net_fc->mac_ctrl_frame_fwd = fc_conf->mac_ctrl_frame_fwd; 94712a4678aSShreyansh Jain net_fc->mode = fc_conf->mode; 94812a4678aSShreyansh Jain net_fc->autoneg = fc_conf->autoneg; 94912a4678aSShreyansh Jain 95012a4678aSShreyansh Jain return 0; 95112a4678aSShreyansh Jain } 95212a4678aSShreyansh Jain 95312a4678aSShreyansh Jain static int 95412a4678aSShreyansh Jain dpaa_flow_ctrl_get(struct rte_eth_dev *dev, 95512a4678aSShreyansh Jain struct rte_eth_fc_conf *fc_conf) 95612a4678aSShreyansh Jain { 95712a4678aSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 95812a4678aSShreyansh Jain struct rte_eth_fc_conf *net_fc = dpaa_intf->fc_conf; 95912a4678aSShreyansh Jain int ret; 96012a4678aSShreyansh Jain 96112a4678aSShreyansh Jain PMD_INIT_FUNC_TRACE(); 96212a4678aSShreyansh Jain 96312a4678aSShreyansh Jain if (net_fc) { 96412a4678aSShreyansh Jain fc_conf->pause_time = net_fc->pause_time; 96512a4678aSShreyansh Jain fc_conf->high_water = net_fc->high_water; 96612a4678aSShreyansh Jain fc_conf->low_water = net_fc->low_water; 96712a4678aSShreyansh Jain fc_conf->send_xon = net_fc->send_xon; 96812a4678aSShreyansh Jain fc_conf->mac_ctrl_frame_fwd = net_fc->mac_ctrl_frame_fwd; 96912a4678aSShreyansh Jain fc_conf->mode = net_fc->mode; 97012a4678aSShreyansh Jain fc_conf->autoneg = net_fc->autoneg; 97112a4678aSShreyansh Jain return 0; 97212a4678aSShreyansh Jain } 97312a4678aSShreyansh Jain ret = fman_if_get_fc_threshold(dpaa_intf->fif); 97412a4678aSShreyansh Jain if (ret) { 97512a4678aSShreyansh Jain fc_conf->mode = RTE_FC_TX_PAUSE; 97612a4678aSShreyansh Jain fc_conf->pause_time = fman_if_get_fc_quanta(dpaa_intf->fif); 97712a4678aSShreyansh Jain } else { 97812a4678aSShreyansh Jain fc_conf->mode = RTE_FC_NONE; 97912a4678aSShreyansh Jain } 98012a4678aSShreyansh Jain 98112a4678aSShreyansh Jain return 0; 98212a4678aSShreyansh Jain } 98312a4678aSShreyansh Jain 98412a4678aSShreyansh Jain static int 985fe6c6032SShreyansh Jain dpaa_dev_add_mac_addr(struct rte_eth_dev *dev, 9866d13ea8eSOlivier Matz struct rte_ether_addr *addr, 987fe6c6032SShreyansh Jain uint32_t index, 988fe6c6032SShreyansh Jain __rte_unused uint32_t pool) 989fe6c6032SShreyansh Jain { 990fe6c6032SShreyansh Jain int ret; 991fe6c6032SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 992fe6c6032SShreyansh Jain 993fe6c6032SShreyansh Jain PMD_INIT_FUNC_TRACE(); 994fe6c6032SShreyansh Jain 995fe6c6032SShreyansh Jain ret = fman_if_add_mac_addr(dpaa_intf->fif, addr->addr_bytes, index); 996fe6c6032SShreyansh Jain 997fe6c6032SShreyansh Jain if (ret) 998fe6c6032SShreyansh Jain RTE_LOG(ERR, PMD, "error: Adding the MAC ADDR failed:" 999fe6c6032SShreyansh Jain " err = %d", ret); 1000fe6c6032SShreyansh Jain return 0; 1001fe6c6032SShreyansh Jain } 1002fe6c6032SShreyansh Jain 1003fe6c6032SShreyansh Jain static void 1004fe6c6032SShreyansh Jain dpaa_dev_remove_mac_addr(struct rte_eth_dev *dev, 1005fe6c6032SShreyansh Jain uint32_t index) 1006fe6c6032SShreyansh Jain { 1007fe6c6032SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 1008fe6c6032SShreyansh Jain 1009fe6c6032SShreyansh Jain PMD_INIT_FUNC_TRACE(); 1010fe6c6032SShreyansh Jain 1011fe6c6032SShreyansh Jain fman_if_clear_mac_addr(dpaa_intf->fif, index); 1012fe6c6032SShreyansh Jain } 1013fe6c6032SShreyansh Jain 1014caccf8b3SOlivier Matz static int 1015fe6c6032SShreyansh Jain dpaa_dev_set_mac_addr(struct rte_eth_dev *dev, 10166d13ea8eSOlivier Matz struct rte_ether_addr *addr) 1017fe6c6032SShreyansh Jain { 1018fe6c6032SShreyansh Jain int ret; 1019fe6c6032SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 1020fe6c6032SShreyansh Jain 1021fe6c6032SShreyansh Jain PMD_INIT_FUNC_TRACE(); 1022fe6c6032SShreyansh Jain 1023fe6c6032SShreyansh Jain ret = fman_if_add_mac_addr(dpaa_intf->fif, addr->addr_bytes, 0); 1024fe6c6032SShreyansh Jain if (ret) 1025fe6c6032SShreyansh Jain RTE_LOG(ERR, PMD, "error: Setting the MAC ADDR failed %d", ret); 1026caccf8b3SOlivier Matz 1027caccf8b3SOlivier Matz return ret; 1028fe6c6032SShreyansh Jain } 1029fe6c6032SShreyansh Jain 1030ff9e112dSShreyansh Jain static struct eth_dev_ops dpaa_devops = { 1031ff9e112dSShreyansh Jain .dev_configure = dpaa_eth_dev_configure, 1032ff9e112dSShreyansh Jain .dev_start = dpaa_eth_dev_start, 1033ff9e112dSShreyansh Jain .dev_stop = dpaa_eth_dev_stop, 1034ff9e112dSShreyansh Jain .dev_close = dpaa_eth_dev_close, 1035799db456SShreyansh Jain .dev_infos_get = dpaa_eth_dev_info, 1036a7bdc3bdSShreyansh Jain .dev_supported_ptypes_get = dpaa_supported_ptypes_get, 103737f9b54bSShreyansh Jain 103837f9b54bSShreyansh Jain .rx_queue_setup = dpaa_eth_rx_queue_setup, 103937f9b54bSShreyansh Jain .tx_queue_setup = dpaa_eth_tx_queue_setup, 104037f9b54bSShreyansh Jain .rx_queue_release = dpaa_eth_rx_queue_release, 104137f9b54bSShreyansh Jain .tx_queue_release = dpaa_eth_tx_queue_release, 1042b005d729SHemant Agrawal .rx_queue_count = dpaa_dev_rx_queue_count, 1043e124a69fSShreyansh Jain 104412a4678aSShreyansh Jain .flow_ctrl_get = dpaa_flow_ctrl_get, 104512a4678aSShreyansh Jain .flow_ctrl_set = dpaa_flow_ctrl_set, 104612a4678aSShreyansh Jain 1047e124a69fSShreyansh Jain .link_update = dpaa_eth_link_update, 1048e1ad3a05SShreyansh Jain .stats_get = dpaa_eth_stats_get, 1049b21ed3e2SHemant Agrawal .xstats_get = dpaa_dev_xstats_get, 1050b21ed3e2SHemant Agrawal .xstats_get_by_id = dpaa_xstats_get_by_id, 1051b21ed3e2SHemant Agrawal .xstats_get_names_by_id = dpaa_xstats_get_names_by_id, 1052b21ed3e2SHemant Agrawal .xstats_get_names = dpaa_xstats_get_names, 1053b21ed3e2SHemant Agrawal .xstats_reset = dpaa_eth_stats_reset, 1054e1ad3a05SShreyansh Jain .stats_reset = dpaa_eth_stats_reset, 105595ef603dSShreyansh Jain .promiscuous_enable = dpaa_eth_promiscuous_enable, 105695ef603dSShreyansh Jain .promiscuous_disable = dpaa_eth_promiscuous_disable, 105744dd70a3SShreyansh Jain .allmulticast_enable = dpaa_eth_multicast_enable, 105844dd70a3SShreyansh Jain .allmulticast_disable = dpaa_eth_multicast_disable, 10590cbec027SShreyansh Jain .mtu_set = dpaa_mtu_set, 1060e124a69fSShreyansh Jain .dev_set_link_down = dpaa_link_down, 1061e124a69fSShreyansh Jain .dev_set_link_up = dpaa_link_up, 1062fe6c6032SShreyansh Jain .mac_addr_add = dpaa_dev_add_mac_addr, 1063fe6c6032SShreyansh Jain .mac_addr_remove = dpaa_dev_remove_mac_addr, 1064fe6c6032SShreyansh Jain .mac_addr_set = dpaa_dev_set_mac_addr, 1065fe6c6032SShreyansh Jain 1066cf0fab1dSHemant Agrawal .fw_version_get = dpaa_fw_version_get, 1067ff9e112dSShreyansh Jain }; 1068ff9e112dSShreyansh Jain 10698c3495f5SHemant Agrawal static bool 10708c3495f5SHemant Agrawal is_device_supported(struct rte_eth_dev *dev, struct rte_dpaa_driver *drv) 10718c3495f5SHemant Agrawal { 10728c3495f5SHemant Agrawal if (strcmp(dev->device->driver->name, 10738c3495f5SHemant Agrawal drv->driver.name)) 10748c3495f5SHemant Agrawal return false; 10758c3495f5SHemant Agrawal 10768c3495f5SHemant Agrawal return true; 10778c3495f5SHemant Agrawal } 10788c3495f5SHemant Agrawal 10798c3495f5SHemant Agrawal static bool 10808c3495f5SHemant Agrawal is_dpaa_supported(struct rte_eth_dev *dev) 10818c3495f5SHemant Agrawal { 10828c3495f5SHemant Agrawal return is_device_supported(dev, &rte_dpaa_pmd); 10838c3495f5SHemant Agrawal } 10848c3495f5SHemant Agrawal 10851e06b6dcSHemant Agrawal int 10868c3495f5SHemant Agrawal rte_pmd_dpaa_set_tx_loopback(uint8_t port, uint8_t on) 10878c3495f5SHemant Agrawal { 10888c3495f5SHemant Agrawal struct rte_eth_dev *dev; 10898c3495f5SHemant Agrawal struct dpaa_if *dpaa_intf; 10908c3495f5SHemant Agrawal 10918c3495f5SHemant Agrawal RTE_ETH_VALID_PORTID_OR_ERR_RET(port, -ENODEV); 10928c3495f5SHemant Agrawal 10938c3495f5SHemant Agrawal dev = &rte_eth_devices[port]; 10948c3495f5SHemant Agrawal 10958c3495f5SHemant Agrawal if (!is_dpaa_supported(dev)) 10968c3495f5SHemant Agrawal return -ENOTSUP; 10978c3495f5SHemant Agrawal 10988c3495f5SHemant Agrawal dpaa_intf = dev->data->dev_private; 10998c3495f5SHemant Agrawal 11008c3495f5SHemant Agrawal if (on) 11018c3495f5SHemant Agrawal fman_if_loopback_enable(dpaa_intf->fif); 11028c3495f5SHemant Agrawal else 11038c3495f5SHemant Agrawal fman_if_loopback_disable(dpaa_intf->fif); 11048c3495f5SHemant Agrawal 11058c3495f5SHemant Agrawal return 0; 11068c3495f5SHemant Agrawal } 11078c3495f5SHemant Agrawal 110812a4678aSShreyansh Jain static int dpaa_fc_set_default(struct dpaa_if *dpaa_intf) 110912a4678aSShreyansh Jain { 111012a4678aSShreyansh Jain struct rte_eth_fc_conf *fc_conf; 111112a4678aSShreyansh Jain int ret; 111212a4678aSShreyansh Jain 111312a4678aSShreyansh Jain PMD_INIT_FUNC_TRACE(); 111412a4678aSShreyansh Jain 111512a4678aSShreyansh Jain if (!(dpaa_intf->fc_conf)) { 111612a4678aSShreyansh Jain dpaa_intf->fc_conf = rte_zmalloc(NULL, 111712a4678aSShreyansh Jain sizeof(struct rte_eth_fc_conf), MAX_CACHELINE); 111812a4678aSShreyansh Jain if (!dpaa_intf->fc_conf) { 111912a4678aSShreyansh Jain DPAA_PMD_ERR("unable to save flow control info"); 112012a4678aSShreyansh Jain return -ENOMEM; 112112a4678aSShreyansh Jain } 112212a4678aSShreyansh Jain } 112312a4678aSShreyansh Jain fc_conf = dpaa_intf->fc_conf; 112412a4678aSShreyansh Jain ret = fman_if_get_fc_threshold(dpaa_intf->fif); 112512a4678aSShreyansh Jain if (ret) { 112612a4678aSShreyansh Jain fc_conf->mode = RTE_FC_TX_PAUSE; 112712a4678aSShreyansh Jain fc_conf->pause_time = fman_if_get_fc_quanta(dpaa_intf->fif); 112812a4678aSShreyansh Jain } else { 112912a4678aSShreyansh Jain fc_conf->mode = RTE_FC_NONE; 113012a4678aSShreyansh Jain } 113112a4678aSShreyansh Jain 113212a4678aSShreyansh Jain return 0; 113312a4678aSShreyansh Jain } 113412a4678aSShreyansh Jain 113537f9b54bSShreyansh Jain /* Initialise an Rx FQ */ 113662f53995SHemant Agrawal static int dpaa_rx_queue_init(struct qman_fq *fq, struct qman_cgr *cgr_rx, 113737f9b54bSShreyansh Jain uint32_t fqid) 113837f9b54bSShreyansh Jain { 11398d804cf1SHemant Agrawal struct qm_mcc_initfq opts = {0}; 114037f9b54bSShreyansh Jain int ret; 1141f04e7139SHemant Agrawal u32 flags = QMAN_FQ_FLAG_NO_ENQUEUE; 114262f53995SHemant Agrawal struct qm_mcc_initcgr cgr_opts = { 114362f53995SHemant Agrawal .we_mask = QM_CGR_WE_CS_THRES | 114462f53995SHemant Agrawal QM_CGR_WE_CSTD_EN | 114562f53995SHemant Agrawal QM_CGR_WE_MODE, 114662f53995SHemant Agrawal .cgr = { 114762f53995SHemant Agrawal .cstd_en = QM_CGR_EN, 114862f53995SHemant Agrawal .mode = QMAN_CGR_MODE_FRAME 114962f53995SHemant Agrawal } 115062f53995SHemant Agrawal }; 115137f9b54bSShreyansh Jain 115237f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 115337f9b54bSShreyansh Jain 1154f04e7139SHemant Agrawal if (fqid) { 115537f9b54bSShreyansh Jain ret = qman_reserve_fqid(fqid); 115637f9b54bSShreyansh Jain if (ret) { 11578d6fc8b6SHemant Agrawal DPAA_PMD_ERR("reserve rx fqid 0x%x failed with ret: %d", 115837f9b54bSShreyansh Jain fqid, ret); 115937f9b54bSShreyansh Jain return -EINVAL; 116037f9b54bSShreyansh Jain } 1161f04e7139SHemant Agrawal } else { 1162f04e7139SHemant Agrawal flags |= QMAN_FQ_FLAG_DYNAMIC_FQID; 1163f04e7139SHemant Agrawal } 11648d6fc8b6SHemant Agrawal DPAA_PMD_DEBUG("creating rx fq %p, fqid 0x%x", fq, fqid); 1165f04e7139SHemant Agrawal ret = qman_create_fq(fqid, flags, fq); 116637f9b54bSShreyansh Jain if (ret) { 11676fd3639aSHemant Agrawal DPAA_PMD_ERR("create rx fqid 0x%x failed with ret: %d", 116837f9b54bSShreyansh Jain fqid, ret); 116937f9b54bSShreyansh Jain return ret; 117037f9b54bSShreyansh Jain } 11710c504f69SHemant Agrawal fq->is_static = false; 11725e745593SSunil Kumar Kori 11735e745593SSunil Kumar Kori dpaa_poll_queue_default_config(&opts); 117437f9b54bSShreyansh Jain 117562f53995SHemant Agrawal if (cgr_rx) { 117662f53995SHemant Agrawal /* Enable tail drop with cgr on this queue */ 117762f53995SHemant Agrawal qm_cgr_cs_thres_set64(&cgr_opts.cgr.cs_thres, td_threshold, 0); 117862f53995SHemant Agrawal cgr_rx->cb = NULL; 117962f53995SHemant Agrawal ret = qman_create_cgr(cgr_rx, QMAN_CGR_FLAG_USE_INIT, 118062f53995SHemant Agrawal &cgr_opts); 118162f53995SHemant Agrawal if (ret) { 118262f53995SHemant Agrawal DPAA_PMD_WARN( 11838d6fc8b6SHemant Agrawal "rx taildrop init fail on rx fqid 0x%x(ret=%d)", 1184f04e7139SHemant Agrawal fq->fqid, ret); 118562f53995SHemant Agrawal goto without_cgr; 118662f53995SHemant Agrawal } 118762f53995SHemant Agrawal opts.we_mask |= QM_INITFQ_WE_CGID; 118862f53995SHemant Agrawal opts.fqd.cgid = cgr_rx->cgrid; 118962f53995SHemant Agrawal opts.fqd.fq_ctrl |= QM_FQCTRL_CGE; 119062f53995SHemant Agrawal } 119162f53995SHemant Agrawal without_cgr: 1192f04e7139SHemant Agrawal ret = qman_init_fq(fq, 0, &opts); 119337f9b54bSShreyansh Jain if (ret) 11948d6fc8b6SHemant Agrawal DPAA_PMD_ERR("init rx fqid 0x%x failed with ret:%d", fqid, ret); 119537f9b54bSShreyansh Jain return ret; 119637f9b54bSShreyansh Jain } 119737f9b54bSShreyansh Jain 119837f9b54bSShreyansh Jain /* Initialise a Tx FQ */ 119937f9b54bSShreyansh Jain static int dpaa_tx_queue_init(struct qman_fq *fq, 120037f9b54bSShreyansh Jain struct fman_if *fman_intf) 120137f9b54bSShreyansh Jain { 12028d804cf1SHemant Agrawal struct qm_mcc_initfq opts = {0}; 120337f9b54bSShreyansh Jain int ret; 120437f9b54bSShreyansh Jain 120537f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 120637f9b54bSShreyansh Jain 120737f9b54bSShreyansh Jain ret = qman_create_fq(0, QMAN_FQ_FLAG_DYNAMIC_FQID | 120837f9b54bSShreyansh Jain QMAN_FQ_FLAG_TO_DCPORTAL, fq); 120937f9b54bSShreyansh Jain if (ret) { 121037f9b54bSShreyansh Jain DPAA_PMD_ERR("create tx fq failed with ret: %d", ret); 121137f9b54bSShreyansh Jain return ret; 121237f9b54bSShreyansh Jain } 121337f9b54bSShreyansh Jain opts.we_mask = QM_INITFQ_WE_DESTWQ | QM_INITFQ_WE_FQCTRL | 121437f9b54bSShreyansh Jain QM_INITFQ_WE_CONTEXTB | QM_INITFQ_WE_CONTEXTA; 121537f9b54bSShreyansh Jain opts.fqd.dest.channel = fman_intf->tx_channel_id; 121637f9b54bSShreyansh Jain opts.fqd.dest.wq = DPAA_IF_TX_PRIORITY; 121737f9b54bSShreyansh Jain opts.fqd.fq_ctrl = QM_FQCTRL_PREFERINCACHE; 121837f9b54bSShreyansh Jain opts.fqd.context_b = 0; 121937f9b54bSShreyansh Jain /* no tx-confirmation */ 122037f9b54bSShreyansh Jain opts.fqd.context_a.hi = 0x80000000 | fman_dealloc_bufs_mask_hi; 122137f9b54bSShreyansh Jain opts.fqd.context_a.lo = 0 | fman_dealloc_bufs_mask_lo; 12228d6fc8b6SHemant Agrawal DPAA_PMD_DEBUG("init tx fq %p, fqid 0x%x", fq, fq->fqid); 122337f9b54bSShreyansh Jain ret = qman_init_fq(fq, QMAN_INITFQ_FLAG_SCHED, &opts); 122437f9b54bSShreyansh Jain if (ret) 12258d6fc8b6SHemant Agrawal DPAA_PMD_ERR("init tx fqid 0x%x failed %d", fq->fqid, ret); 122637f9b54bSShreyansh Jain return ret; 122737f9b54bSShreyansh Jain } 122837f9b54bSShreyansh Jain 122905ba55bcSShreyansh Jain #ifdef RTE_LIBRTE_DPAA_DEBUG_DRIVER 123005ba55bcSShreyansh Jain /* Initialise a DEBUG FQ ([rt]x_error, rx_default). */ 123105ba55bcSShreyansh Jain static int dpaa_debug_queue_init(struct qman_fq *fq, uint32_t fqid) 123205ba55bcSShreyansh Jain { 12338d804cf1SHemant Agrawal struct qm_mcc_initfq opts = {0}; 123405ba55bcSShreyansh Jain int ret; 123505ba55bcSShreyansh Jain 123605ba55bcSShreyansh Jain PMD_INIT_FUNC_TRACE(); 123705ba55bcSShreyansh Jain 123805ba55bcSShreyansh Jain ret = qman_reserve_fqid(fqid); 123905ba55bcSShreyansh Jain if (ret) { 124005ba55bcSShreyansh Jain DPAA_PMD_ERR("Reserve debug fqid %d failed with ret: %d", 124105ba55bcSShreyansh Jain fqid, ret); 124205ba55bcSShreyansh Jain return -EINVAL; 124305ba55bcSShreyansh Jain } 124405ba55bcSShreyansh Jain /* "map" this Rx FQ to one of the interfaces Tx FQID */ 124505ba55bcSShreyansh Jain DPAA_PMD_DEBUG("Creating debug fq %p, fqid %d", fq, fqid); 124605ba55bcSShreyansh Jain ret = qman_create_fq(fqid, QMAN_FQ_FLAG_NO_ENQUEUE, fq); 124705ba55bcSShreyansh Jain if (ret) { 124805ba55bcSShreyansh Jain DPAA_PMD_ERR("create debug fqid %d failed with ret: %d", 124905ba55bcSShreyansh Jain fqid, ret); 125005ba55bcSShreyansh Jain return ret; 125105ba55bcSShreyansh Jain } 125205ba55bcSShreyansh Jain opts.we_mask = QM_INITFQ_WE_DESTWQ | QM_INITFQ_WE_FQCTRL; 125305ba55bcSShreyansh Jain opts.fqd.dest.wq = DPAA_IF_DEBUG_PRIORITY; 125405ba55bcSShreyansh Jain ret = qman_init_fq(fq, 0, &opts); 125505ba55bcSShreyansh Jain if (ret) 125605ba55bcSShreyansh Jain DPAA_PMD_ERR("init debug fqid %d failed with ret: %d", 125705ba55bcSShreyansh Jain fqid, ret); 125805ba55bcSShreyansh Jain return ret; 125905ba55bcSShreyansh Jain } 126005ba55bcSShreyansh Jain #endif 126105ba55bcSShreyansh Jain 1262ff9e112dSShreyansh Jain /* Initialise a network interface */ 1263ff9e112dSShreyansh Jain static int 1264ff9e112dSShreyansh Jain dpaa_dev_init(struct rte_eth_dev *eth_dev) 1265ff9e112dSShreyansh Jain { 1266af2828cfSAkhil Goyal int num_rx_fqs, fqid; 126737f9b54bSShreyansh Jain int loop, ret = 0; 1268ff9e112dSShreyansh Jain int dev_id; 1269ff9e112dSShreyansh Jain struct rte_dpaa_device *dpaa_device; 1270ff9e112dSShreyansh Jain struct dpaa_if *dpaa_intf; 127137f9b54bSShreyansh Jain struct fm_eth_port_cfg *cfg; 127237f9b54bSShreyansh Jain struct fman_if *fman_intf; 127337f9b54bSShreyansh Jain struct fman_if_bpool *bp, *tmp_bp; 127462f53995SHemant Agrawal uint32_t cgrid[DPAA_MAX_NUM_PCD_QUEUES]; 1275ff9e112dSShreyansh Jain 1276ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 1277ff9e112dSShreyansh Jain 12784bbc759fSAkhil Goyal dpaa_intf = eth_dev->data->dev_private; 1279ff9e112dSShreyansh Jain /* For secondary processes, the primary has done all the work */ 12807c0304f3SHemant Agrawal if (rte_eal_process_type() != RTE_PROC_PRIMARY) { 12817c0304f3SHemant Agrawal eth_dev->dev_ops = &dpaa_devops; 12827c0304f3SHemant Agrawal /* Plugging of UCODE burst API not supported in Secondary */ 12837c0304f3SHemant Agrawal eth_dev->rx_pkt_burst = dpaa_eth_queue_rx; 12844bbc759fSAkhil Goyal eth_dev->tx_pkt_burst = dpaa_eth_queue_tx; 12854bbc759fSAkhil Goyal #ifdef CONFIG_FSL_QMAN_FQ_LOOKUP 12864bbc759fSAkhil Goyal qman_set_fq_lookup_table( 12874bbc759fSAkhil Goyal dpaa_intf->rx_queues->qman_fq_lookup_table); 12884bbc759fSAkhil Goyal #endif 1289ff9e112dSShreyansh Jain return 0; 12907c0304f3SHemant Agrawal } 1291ff9e112dSShreyansh Jain 1292ff9e112dSShreyansh Jain dpaa_device = DEV_TO_DPAA_DEVICE(eth_dev->device); 1293ff9e112dSShreyansh Jain dev_id = dpaa_device->id.dev_id; 1294ff9e112dSShreyansh Jain dpaa_intf = eth_dev->data->dev_private; 129537f9b54bSShreyansh Jain cfg = &dpaa_netcfg->port_cfg[dev_id]; 129637f9b54bSShreyansh Jain fman_intf = cfg->fman_if; 1297ff9e112dSShreyansh Jain 1298ff9e112dSShreyansh Jain dpaa_intf->name = dpaa_device->name; 1299ff9e112dSShreyansh Jain 130037f9b54bSShreyansh Jain /* save fman_if & cfg in the interface struture */ 130137f9b54bSShreyansh Jain dpaa_intf->fif = fman_intf; 1302ff9e112dSShreyansh Jain dpaa_intf->ifid = dev_id; 130337f9b54bSShreyansh Jain dpaa_intf->cfg = cfg; 1304ff9e112dSShreyansh Jain 130537f9b54bSShreyansh Jain /* Initialize Rx FQ's */ 13068d6fc8b6SHemant Agrawal if (default_q) { 13078d6fc8b6SHemant Agrawal num_rx_fqs = DPAA_DEFAULT_NUM_PCD_QUEUES; 13088d6fc8b6SHemant Agrawal } else { 130937f9b54bSShreyansh Jain if (getenv("DPAA_NUM_RX_QUEUES")) 131037f9b54bSShreyansh Jain num_rx_fqs = atoi(getenv("DPAA_NUM_RX_QUEUES")); 131137f9b54bSShreyansh Jain else 131237f9b54bSShreyansh Jain num_rx_fqs = DPAA_DEFAULT_NUM_PCD_QUEUES; 13138d6fc8b6SHemant Agrawal } 13148d6fc8b6SHemant Agrawal 131537f9b54bSShreyansh Jain 1316e4f931ccSHemant Agrawal /* Each device can not have more than DPAA_MAX_NUM_PCD_QUEUES RX 131737f9b54bSShreyansh Jain * queues. 131837f9b54bSShreyansh Jain */ 1319e4f931ccSHemant Agrawal if (num_rx_fqs <= 0 || num_rx_fqs > DPAA_MAX_NUM_PCD_QUEUES) { 132037f9b54bSShreyansh Jain DPAA_PMD_ERR("Invalid number of RX queues\n"); 132137f9b54bSShreyansh Jain return -EINVAL; 132237f9b54bSShreyansh Jain } 132337f9b54bSShreyansh Jain 132437f9b54bSShreyansh Jain dpaa_intf->rx_queues = rte_zmalloc(NULL, 132537f9b54bSShreyansh Jain sizeof(struct qman_fq) * num_rx_fqs, MAX_CACHELINE); 13260ff76833SYong Wang if (!dpaa_intf->rx_queues) { 13270ff76833SYong Wang DPAA_PMD_ERR("Failed to alloc mem for RX queues\n"); 13280ff76833SYong Wang return -ENOMEM; 13290ff76833SYong Wang } 133062f53995SHemant Agrawal 133162f53995SHemant Agrawal /* If congestion control is enabled globally*/ 133262f53995SHemant Agrawal if (td_threshold) { 133362f53995SHemant Agrawal dpaa_intf->cgr_rx = rte_zmalloc(NULL, 133462f53995SHemant Agrawal sizeof(struct qman_cgr) * num_rx_fqs, MAX_CACHELINE); 13350ff76833SYong Wang if (!dpaa_intf->cgr_rx) { 13360ff76833SYong Wang DPAA_PMD_ERR("Failed to alloc mem for cgr_rx\n"); 13370ff76833SYong Wang ret = -ENOMEM; 13380ff76833SYong Wang goto free_rx; 13390ff76833SYong Wang } 134062f53995SHemant Agrawal 134162f53995SHemant Agrawal ret = qman_alloc_cgrid_range(&cgrid[0], num_rx_fqs, 1, 0); 134262f53995SHemant Agrawal if (ret != num_rx_fqs) { 134362f53995SHemant Agrawal DPAA_PMD_WARN("insufficient CGRIDs available"); 13440ff76833SYong Wang ret = -EINVAL; 13450ff76833SYong Wang goto free_rx; 134662f53995SHemant Agrawal } 134762f53995SHemant Agrawal } else { 134862f53995SHemant Agrawal dpaa_intf->cgr_rx = NULL; 134962f53995SHemant Agrawal } 135062f53995SHemant Agrawal 135137f9b54bSShreyansh Jain for (loop = 0; loop < num_rx_fqs; loop++) { 13528d6fc8b6SHemant Agrawal if (default_q) 13538d6fc8b6SHemant Agrawal fqid = cfg->rx_def; 13548d6fc8b6SHemant Agrawal else 1355f04e7139SHemant Agrawal fqid = DPAA_PCD_FQID_START + dpaa_intf->fif->mac_idx * 135637f9b54bSShreyansh Jain DPAA_PCD_FQID_MULTIPLIER + loop; 135762f53995SHemant Agrawal 135862f53995SHemant Agrawal if (dpaa_intf->cgr_rx) 135962f53995SHemant Agrawal dpaa_intf->cgr_rx[loop].cgrid = cgrid[loop]; 136062f53995SHemant Agrawal 136162f53995SHemant Agrawal ret = dpaa_rx_queue_init(&dpaa_intf->rx_queues[loop], 136262f53995SHemant Agrawal dpaa_intf->cgr_rx ? &dpaa_intf->cgr_rx[loop] : NULL, 136362f53995SHemant Agrawal fqid); 136437f9b54bSShreyansh Jain if (ret) 13650ff76833SYong Wang goto free_rx; 136637f9b54bSShreyansh Jain dpaa_intf->rx_queues[loop].dpaa_intf = dpaa_intf; 136737f9b54bSShreyansh Jain } 136837f9b54bSShreyansh Jain dpaa_intf->nb_rx_queues = num_rx_fqs; 136937f9b54bSShreyansh Jain 13700ff76833SYong Wang /* Initialise Tx FQs.free_rx Have as many Tx FQ's as number of cores */ 137137f9b54bSShreyansh Jain dpaa_intf->tx_queues = rte_zmalloc(NULL, sizeof(struct qman_fq) * 1372af2828cfSAkhil Goyal MAX_DPAA_CORES, MAX_CACHELINE); 13730ff76833SYong Wang if (!dpaa_intf->tx_queues) { 13740ff76833SYong Wang DPAA_PMD_ERR("Failed to alloc mem for TX queues\n"); 13750ff76833SYong Wang ret = -ENOMEM; 13760ff76833SYong Wang goto free_rx; 13770ff76833SYong Wang } 137837f9b54bSShreyansh Jain 1379af2828cfSAkhil Goyal for (loop = 0; loop < MAX_DPAA_CORES; loop++) { 138037f9b54bSShreyansh Jain ret = dpaa_tx_queue_init(&dpaa_intf->tx_queues[loop], 138137f9b54bSShreyansh Jain fman_intf); 138237f9b54bSShreyansh Jain if (ret) 13830ff76833SYong Wang goto free_tx; 138437f9b54bSShreyansh Jain dpaa_intf->tx_queues[loop].dpaa_intf = dpaa_intf; 138537f9b54bSShreyansh Jain } 1386af2828cfSAkhil Goyal dpaa_intf->nb_tx_queues = MAX_DPAA_CORES; 138737f9b54bSShreyansh Jain 138805ba55bcSShreyansh Jain #ifdef RTE_LIBRTE_DPAA_DEBUG_DRIVER 138905ba55bcSShreyansh Jain dpaa_debug_queue_init(&dpaa_intf->debug_queues[ 139005ba55bcSShreyansh Jain DPAA_DEBUG_FQ_RX_ERROR], fman_intf->fqid_rx_err); 139105ba55bcSShreyansh Jain dpaa_intf->debug_queues[DPAA_DEBUG_FQ_RX_ERROR].dpaa_intf = dpaa_intf; 139205ba55bcSShreyansh Jain dpaa_debug_queue_init(&dpaa_intf->debug_queues[ 139305ba55bcSShreyansh Jain DPAA_DEBUG_FQ_TX_ERROR], fman_intf->fqid_tx_err); 139405ba55bcSShreyansh Jain dpaa_intf->debug_queues[DPAA_DEBUG_FQ_TX_ERROR].dpaa_intf = dpaa_intf; 139505ba55bcSShreyansh Jain #endif 139605ba55bcSShreyansh Jain 139737f9b54bSShreyansh Jain DPAA_PMD_DEBUG("All frame queues created"); 139837f9b54bSShreyansh Jain 139912a4678aSShreyansh Jain /* Get the initial configuration for flow control */ 140012a4678aSShreyansh Jain dpaa_fc_set_default(dpaa_intf); 140112a4678aSShreyansh Jain 140237f9b54bSShreyansh Jain /* reset bpool list, initialize bpool dynamically */ 140337f9b54bSShreyansh Jain list_for_each_entry_safe(bp, tmp_bp, &cfg->fman_if->bpool_list, node) { 140437f9b54bSShreyansh Jain list_del(&bp->node); 14054762b3d4SHemant Agrawal rte_free(bp); 140637f9b54bSShreyansh Jain } 140737f9b54bSShreyansh Jain 140837f9b54bSShreyansh Jain /* Populate ethdev structure */ 1409ff9e112dSShreyansh Jain eth_dev->dev_ops = &dpaa_devops; 141037f9b54bSShreyansh Jain eth_dev->rx_pkt_burst = dpaa_eth_queue_rx; 141137f9b54bSShreyansh Jain eth_dev->tx_pkt_burst = dpaa_eth_tx_drop_all; 141237f9b54bSShreyansh Jain 141337f9b54bSShreyansh Jain /* Allocate memory for storing MAC addresses */ 141437f9b54bSShreyansh Jain eth_dev->data->mac_addrs = rte_zmalloc("mac_addr", 141535b2d13fSOlivier Matz RTE_ETHER_ADDR_LEN * DPAA_MAX_MAC_FILTER, 0); 141637f9b54bSShreyansh Jain if (eth_dev->data->mac_addrs == NULL) { 141737f9b54bSShreyansh Jain DPAA_PMD_ERR("Failed to allocate %d bytes needed to " 141837f9b54bSShreyansh Jain "store MAC addresses", 141935b2d13fSOlivier Matz RTE_ETHER_ADDR_LEN * DPAA_MAX_MAC_FILTER); 14200ff76833SYong Wang ret = -ENOMEM; 14210ff76833SYong Wang goto free_tx; 142237f9b54bSShreyansh Jain } 142337f9b54bSShreyansh Jain 142437f9b54bSShreyansh Jain /* copy the primary mac address */ 1425538da7a1SOlivier Matz rte_ether_addr_copy(&fman_intf->mac_addr, ð_dev->data->mac_addrs[0]); 142637f9b54bSShreyansh Jain 142737f9b54bSShreyansh Jain RTE_LOG(INFO, PMD, "net: dpaa: %s: %02x:%02x:%02x:%02x:%02x:%02x\n", 142837f9b54bSShreyansh Jain dpaa_device->name, 142937f9b54bSShreyansh Jain fman_intf->mac_addr.addr_bytes[0], 143037f9b54bSShreyansh Jain fman_intf->mac_addr.addr_bytes[1], 143137f9b54bSShreyansh Jain fman_intf->mac_addr.addr_bytes[2], 143237f9b54bSShreyansh Jain fman_intf->mac_addr.addr_bytes[3], 143337f9b54bSShreyansh Jain fman_intf->mac_addr.addr_bytes[4], 143437f9b54bSShreyansh Jain fman_intf->mac_addr.addr_bytes[5]); 143537f9b54bSShreyansh Jain 143637f9b54bSShreyansh Jain /* Disable RX mode */ 143737f9b54bSShreyansh Jain fman_if_discard_rx_errors(fman_intf); 143837f9b54bSShreyansh Jain fman_if_disable_rx(fman_intf); 143937f9b54bSShreyansh Jain /* Disable promiscuous mode */ 144037f9b54bSShreyansh Jain fman_if_promiscuous_disable(fman_intf); 144137f9b54bSShreyansh Jain /* Disable multicast */ 144237f9b54bSShreyansh Jain fman_if_reset_mcast_filter_table(fman_intf); 144337f9b54bSShreyansh Jain /* Reset interface statistics */ 144437f9b54bSShreyansh Jain fman_if_stats_reset(fman_intf); 144555576ac2SHemant Agrawal /* Disable SG by default */ 144655576ac2SHemant Agrawal fman_if_set_sg(fman_intf, 0); 144735b2d13fSOlivier Matz fman_if_set_maxfrm(fman_intf, RTE_ETHER_MAX_LEN + VLAN_TAG_SIZE); 1448ff9e112dSShreyansh Jain 1449ff9e112dSShreyansh Jain return 0; 14500ff76833SYong Wang 14510ff76833SYong Wang free_tx: 14520ff76833SYong Wang rte_free(dpaa_intf->tx_queues); 14530ff76833SYong Wang dpaa_intf->tx_queues = NULL; 14540ff76833SYong Wang dpaa_intf->nb_tx_queues = 0; 14550ff76833SYong Wang 14560ff76833SYong Wang free_rx: 14570ff76833SYong Wang rte_free(dpaa_intf->cgr_rx); 14580ff76833SYong Wang rte_free(dpaa_intf->rx_queues); 14590ff76833SYong Wang dpaa_intf->rx_queues = NULL; 14600ff76833SYong Wang dpaa_intf->nb_rx_queues = 0; 14610ff76833SYong Wang return ret; 1462ff9e112dSShreyansh Jain } 1463ff9e112dSShreyansh Jain 1464ff9e112dSShreyansh Jain static int 1465ff9e112dSShreyansh Jain dpaa_dev_uninit(struct rte_eth_dev *dev) 1466ff9e112dSShreyansh Jain { 1467ff9e112dSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 146862f53995SHemant Agrawal int loop; 1469ff9e112dSShreyansh Jain 1470ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 1471ff9e112dSShreyansh Jain 1472ff9e112dSShreyansh Jain if (rte_eal_process_type() != RTE_PROC_PRIMARY) 1473ff9e112dSShreyansh Jain return -EPERM; 1474ff9e112dSShreyansh Jain 1475ff9e112dSShreyansh Jain if (!dpaa_intf) { 1476ff9e112dSShreyansh Jain DPAA_PMD_WARN("Already closed or not started"); 1477ff9e112dSShreyansh Jain return -1; 1478ff9e112dSShreyansh Jain } 1479ff9e112dSShreyansh Jain 1480ff9e112dSShreyansh Jain dpaa_eth_dev_close(dev); 1481ff9e112dSShreyansh Jain 148237f9b54bSShreyansh Jain /* release configuration memory */ 148337f9b54bSShreyansh Jain if (dpaa_intf->fc_conf) 148437f9b54bSShreyansh Jain rte_free(dpaa_intf->fc_conf); 148537f9b54bSShreyansh Jain 148662f53995SHemant Agrawal /* Release RX congestion Groups */ 148762f53995SHemant Agrawal if (dpaa_intf->cgr_rx) { 148862f53995SHemant Agrawal for (loop = 0; loop < dpaa_intf->nb_rx_queues; loop++) 148962f53995SHemant Agrawal qman_delete_cgr(&dpaa_intf->cgr_rx[loop]); 149062f53995SHemant Agrawal 149162f53995SHemant Agrawal qman_release_cgrid_range(dpaa_intf->cgr_rx[loop].cgrid, 149262f53995SHemant Agrawal dpaa_intf->nb_rx_queues); 149362f53995SHemant Agrawal } 149462f53995SHemant Agrawal 149562f53995SHemant Agrawal rte_free(dpaa_intf->cgr_rx); 149662f53995SHemant Agrawal dpaa_intf->cgr_rx = NULL; 149762f53995SHemant Agrawal 149837f9b54bSShreyansh Jain rte_free(dpaa_intf->rx_queues); 149937f9b54bSShreyansh Jain dpaa_intf->rx_queues = NULL; 150037f9b54bSShreyansh Jain 150137f9b54bSShreyansh Jain rte_free(dpaa_intf->tx_queues); 150237f9b54bSShreyansh Jain dpaa_intf->tx_queues = NULL; 150337f9b54bSShreyansh Jain 1504ff9e112dSShreyansh Jain dev->dev_ops = NULL; 1505ff9e112dSShreyansh Jain dev->rx_pkt_burst = NULL; 1506ff9e112dSShreyansh Jain dev->tx_pkt_burst = NULL; 1507ff9e112dSShreyansh Jain 1508ff9e112dSShreyansh Jain return 0; 1509ff9e112dSShreyansh Jain } 1510ff9e112dSShreyansh Jain 1511ff9e112dSShreyansh Jain static int 15125fb08dd3SShreyansh Jain rte_dpaa_probe(struct rte_dpaa_driver *dpaa_drv __rte_unused, 1513ff9e112dSShreyansh Jain struct rte_dpaa_device *dpaa_dev) 1514ff9e112dSShreyansh Jain { 1515ff9e112dSShreyansh Jain int diag; 1516ff9e112dSShreyansh Jain int ret; 1517ff9e112dSShreyansh Jain struct rte_eth_dev *eth_dev; 1518ff9e112dSShreyansh Jain 1519ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 1520ff9e112dSShreyansh Jain 152147854c18SHemant Agrawal if ((DPAA_MBUF_HW_ANNOTATION + DPAA_FD_PTA_SIZE) > 152247854c18SHemant Agrawal RTE_PKTMBUF_HEADROOM) { 152347854c18SHemant Agrawal DPAA_PMD_ERR( 152447854c18SHemant Agrawal "RTE_PKTMBUF_HEADROOM(%d) shall be > DPAA Annotation req(%d)", 152547854c18SHemant Agrawal RTE_PKTMBUF_HEADROOM, 152647854c18SHemant Agrawal DPAA_MBUF_HW_ANNOTATION + DPAA_FD_PTA_SIZE); 152747854c18SHemant Agrawal 152847854c18SHemant Agrawal return -1; 152947854c18SHemant Agrawal } 153047854c18SHemant Agrawal 1531ff9e112dSShreyansh Jain /* In case of secondary process, the device is already configured 1532ff9e112dSShreyansh Jain * and no further action is required, except portal initialization 1533ff9e112dSShreyansh Jain * and verifying secondary attachment to port name. 1534ff9e112dSShreyansh Jain */ 1535ff9e112dSShreyansh Jain if (rte_eal_process_type() != RTE_PROC_PRIMARY) { 1536ff9e112dSShreyansh Jain eth_dev = rte_eth_dev_attach_secondary(dpaa_dev->name); 1537ff9e112dSShreyansh Jain if (!eth_dev) 1538ff9e112dSShreyansh Jain return -ENOMEM; 1539d1c3ab22SFerruh Yigit eth_dev->device = &dpaa_dev->device; 1540d1c3ab22SFerruh Yigit eth_dev->dev_ops = &dpaa_devops; 1541fbe90cddSThomas Monjalon rte_eth_dev_probing_finish(eth_dev); 1542ff9e112dSShreyansh Jain return 0; 1543ff9e112dSShreyansh Jain } 1544ff9e112dSShreyansh Jain 1545af2828cfSAkhil Goyal if (!is_global_init && (rte_eal_process_type() == RTE_PROC_PRIMARY)) { 1546ff9e112dSShreyansh Jain /* One time load of Qman/Bman drivers */ 1547ff9e112dSShreyansh Jain ret = qman_global_init(); 1548ff9e112dSShreyansh Jain if (ret) { 1549ff9e112dSShreyansh Jain DPAA_PMD_ERR("QMAN initialization failed: %d", 1550ff9e112dSShreyansh Jain ret); 1551ff9e112dSShreyansh Jain return ret; 1552ff9e112dSShreyansh Jain } 1553ff9e112dSShreyansh Jain ret = bman_global_init(); 1554ff9e112dSShreyansh Jain if (ret) { 1555ff9e112dSShreyansh Jain DPAA_PMD_ERR("BMAN initialization failed: %d", 1556ff9e112dSShreyansh Jain ret); 1557ff9e112dSShreyansh Jain return ret; 1558ff9e112dSShreyansh Jain } 1559ff9e112dSShreyansh Jain 15608d6fc8b6SHemant Agrawal if (access("/tmp/fmc.bin", F_OK) == -1) { 15618d6fc8b6SHemant Agrawal RTE_LOG(INFO, PMD, 15628d6fc8b6SHemant Agrawal "* FMC not configured.Enabling default mode\n"); 15638d6fc8b6SHemant Agrawal default_q = 1; 15648d6fc8b6SHemant Agrawal } 15658d6fc8b6SHemant Agrawal 1566e507498dSHemant Agrawal /* disabling the default push mode for LS1043 */ 1567e507498dSHemant Agrawal if (dpaa_svr_family == SVR_LS1043A_FAMILY) 1568e507498dSHemant Agrawal dpaa_push_mode_max_queue = 0; 1569e507498dSHemant Agrawal 1570e507498dSHemant Agrawal /* if push mode queues to be enabled. Currenly we are allowing 1571e507498dSHemant Agrawal * only one queue per thread. 1572e507498dSHemant Agrawal */ 1573e507498dSHemant Agrawal if (getenv("DPAA_PUSH_QUEUES_NUMBER")) { 1574e507498dSHemant Agrawal dpaa_push_mode_max_queue = 1575e507498dSHemant Agrawal atoi(getenv("DPAA_PUSH_QUEUES_NUMBER")); 1576e507498dSHemant Agrawal if (dpaa_push_mode_max_queue > DPAA_MAX_PUSH_MODE_QUEUE) 1577e507498dSHemant Agrawal dpaa_push_mode_max_queue = DPAA_MAX_PUSH_MODE_QUEUE; 1578e507498dSHemant Agrawal } 1579e507498dSHemant Agrawal 1580ff9e112dSShreyansh Jain is_global_init = 1; 1581ff9e112dSShreyansh Jain } 1582ff9e112dSShreyansh Jain 15835d944582SNipun Gupta if (unlikely(!RTE_PER_LCORE(dpaa_io))) { 1584ff9e112dSShreyansh Jain ret = rte_dpaa_portal_init((void *)1); 1585ff9e112dSShreyansh Jain if (ret) { 1586ff9e112dSShreyansh Jain DPAA_PMD_ERR("Unable to initialize portal"); 1587ff9e112dSShreyansh Jain return ret; 1588ff9e112dSShreyansh Jain } 15895d944582SNipun Gupta } 1590ff9e112dSShreyansh Jain 1591af2828cfSAkhil Goyal /* In case of secondary process, the device is already configured 1592af2828cfSAkhil Goyal * and no further action is required, except portal initialization 1593af2828cfSAkhil Goyal * and verifying secondary attachment to port name. 1594af2828cfSAkhil Goyal */ 1595af2828cfSAkhil Goyal if (rte_eal_process_type() != RTE_PROC_PRIMARY) { 1596af2828cfSAkhil Goyal eth_dev = rte_eth_dev_attach_secondary(dpaa_dev->name); 1597af2828cfSAkhil Goyal if (!eth_dev) 1598af2828cfSAkhil Goyal return -ENOMEM; 1599af2828cfSAkhil Goyal } else { 1600ff9e112dSShreyansh Jain eth_dev = rte_eth_dev_allocate(dpaa_dev->name); 1601ff9e112dSShreyansh Jain if (eth_dev == NULL) 1602ff9e112dSShreyansh Jain return -ENOMEM; 1603ff9e112dSShreyansh Jain 1604ff9e112dSShreyansh Jain eth_dev->data->dev_private = rte_zmalloc( 1605ff9e112dSShreyansh Jain "ethdev private structure", 1606ff9e112dSShreyansh Jain sizeof(struct dpaa_if), 1607ff9e112dSShreyansh Jain RTE_CACHE_LINE_SIZE); 1608ff9e112dSShreyansh Jain if (!eth_dev->data->dev_private) { 1609ff9e112dSShreyansh Jain DPAA_PMD_ERR("Cannot allocate memzone for port data"); 1610ff9e112dSShreyansh Jain rte_eth_dev_release_port(eth_dev); 1611ff9e112dSShreyansh Jain return -ENOMEM; 1612ff9e112dSShreyansh Jain } 1613af2828cfSAkhil Goyal } 1614ff9e112dSShreyansh Jain eth_dev->device = &dpaa_dev->device; 1615ff9e112dSShreyansh Jain dpaa_dev->eth_dev = eth_dev; 1616ff9e112dSShreyansh Jain 1617ff9e112dSShreyansh Jain /* Invoke PMD device initialization function */ 1618ff9e112dSShreyansh Jain diag = dpaa_dev_init(eth_dev); 1619fbe90cddSThomas Monjalon if (diag == 0) { 1620fbe90cddSThomas Monjalon rte_eth_dev_probing_finish(eth_dev); 1621ff9e112dSShreyansh Jain return 0; 1622fbe90cddSThomas Monjalon } 1623ff9e112dSShreyansh Jain 1624ff9e112dSShreyansh Jain rte_eth_dev_release_port(eth_dev); 1625ff9e112dSShreyansh Jain return diag; 1626ff9e112dSShreyansh Jain } 1627ff9e112dSShreyansh Jain 1628ff9e112dSShreyansh Jain static int 1629ff9e112dSShreyansh Jain rte_dpaa_remove(struct rte_dpaa_device *dpaa_dev) 1630ff9e112dSShreyansh Jain { 1631ff9e112dSShreyansh Jain struct rte_eth_dev *eth_dev; 1632ff9e112dSShreyansh Jain 1633ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 1634ff9e112dSShreyansh Jain 1635ff9e112dSShreyansh Jain eth_dev = dpaa_dev->eth_dev; 1636ff9e112dSShreyansh Jain dpaa_dev_uninit(eth_dev); 1637ff9e112dSShreyansh Jain 1638ff9e112dSShreyansh Jain rte_eth_dev_release_port(eth_dev); 1639ff9e112dSShreyansh Jain 1640ff9e112dSShreyansh Jain return 0; 1641ff9e112dSShreyansh Jain } 1642ff9e112dSShreyansh Jain 1643ff9e112dSShreyansh Jain static struct rte_dpaa_driver rte_dpaa_pmd = { 1644ff9e112dSShreyansh Jain .drv_type = FSL_DPAA_ETH, 1645ff9e112dSShreyansh Jain .probe = rte_dpaa_probe, 1646ff9e112dSShreyansh Jain .remove = rte_dpaa_remove, 1647ff9e112dSShreyansh Jain }; 1648ff9e112dSShreyansh Jain 1649ff9e112dSShreyansh Jain RTE_PMD_REGISTER_DPAA(net_dpaa, rte_dpaa_pmd); 1650