1d81734caSHemant Agrawal /* SPDX-License-Identifier: BSD-3-Clause 2ff9e112dSShreyansh Jain * 3ff9e112dSShreyansh Jain * Copyright 2016 Freescale Semiconductor, Inc. All rights reserved. 4d81734caSHemant Agrawal * Copyright 2017 NXP 5ff9e112dSShreyansh Jain * 6ff9e112dSShreyansh Jain */ 7ff9e112dSShreyansh Jain /* System headers */ 8ff9e112dSShreyansh Jain #include <stdio.h> 9ff9e112dSShreyansh Jain #include <inttypes.h> 10ff9e112dSShreyansh Jain #include <unistd.h> 11ff9e112dSShreyansh Jain #include <limits.h> 12ff9e112dSShreyansh Jain #include <sched.h> 13ff9e112dSShreyansh Jain #include <signal.h> 14ff9e112dSShreyansh Jain #include <pthread.h> 15ff9e112dSShreyansh Jain #include <sys/types.h> 16ff9e112dSShreyansh Jain #include <sys/syscall.h> 17ff9e112dSShreyansh Jain 18ff9e112dSShreyansh Jain #include <rte_byteorder.h> 19ff9e112dSShreyansh Jain #include <rte_common.h> 20ff9e112dSShreyansh Jain #include <rte_interrupts.h> 21ff9e112dSShreyansh Jain #include <rte_log.h> 22ff9e112dSShreyansh Jain #include <rte_debug.h> 23ff9e112dSShreyansh Jain #include <rte_pci.h> 24ff9e112dSShreyansh Jain #include <rte_atomic.h> 25ff9e112dSShreyansh Jain #include <rte_branch_prediction.h> 26ff9e112dSShreyansh Jain #include <rte_memory.h> 27ff9e112dSShreyansh Jain #include <rte_tailq.h> 28ff9e112dSShreyansh Jain #include <rte_eal.h> 29ff9e112dSShreyansh Jain #include <rte_alarm.h> 30ff9e112dSShreyansh Jain #include <rte_ether.h> 31ffc905f3SFerruh Yigit #include <rte_ethdev_driver.h> 32ff9e112dSShreyansh Jain #include <rte_malloc.h> 33ff9e112dSShreyansh Jain #include <rte_ring.h> 34ff9e112dSShreyansh Jain 35ff9e112dSShreyansh Jain #include <rte_dpaa_bus.h> 36ff9e112dSShreyansh Jain #include <rte_dpaa_logs.h> 3737f9b54bSShreyansh Jain #include <dpaa_mempool.h> 38ff9e112dSShreyansh Jain 39ff9e112dSShreyansh Jain #include <dpaa_ethdev.h> 4037f9b54bSShreyansh Jain #include <dpaa_rxtx.h> 418c3495f5SHemant Agrawal #include <rte_pmd_dpaa.h> 4237f9b54bSShreyansh Jain 4337f9b54bSShreyansh Jain #include <fsl_usd.h> 4437f9b54bSShreyansh Jain #include <fsl_qman.h> 4537f9b54bSShreyansh Jain #include <fsl_bman.h> 4637f9b54bSShreyansh Jain #include <fsl_fman.h> 47ff9e112dSShreyansh Jain 48ff9e112dSShreyansh Jain /* Keep track of whether QMAN and BMAN have been globally initialized */ 49ff9e112dSShreyansh Jain static int is_global_init; 500c504f69SHemant Agrawal /* At present we only allow up to 4 push mode queues - as each of this queue 510c504f69SHemant Agrawal * need dedicated portal and we are short of portals. 520c504f69SHemant Agrawal */ 530c504f69SHemant Agrawal #define DPAA_MAX_PUSH_MODE_QUEUE 4 540c504f69SHemant Agrawal 550c504f69SHemant Agrawal static int dpaa_push_mode_max_queue = DPAA_MAX_PUSH_MODE_QUEUE; 560c504f69SHemant Agrawal static int dpaa_push_queue_idx; /* Queue index which are in push mode*/ 570c504f69SHemant Agrawal 58ff9e112dSShreyansh Jain 5962f53995SHemant Agrawal /* Per FQ Taildrop in frame count */ 6062f53995SHemant Agrawal static unsigned int td_threshold = CGR_RX_PERFQ_THRESH; 6162f53995SHemant Agrawal 62b21ed3e2SHemant Agrawal struct rte_dpaa_xstats_name_off { 63b21ed3e2SHemant Agrawal char name[RTE_ETH_XSTATS_NAME_SIZE]; 64b21ed3e2SHemant Agrawal uint32_t offset; 65b21ed3e2SHemant Agrawal }; 66b21ed3e2SHemant Agrawal 67b21ed3e2SHemant Agrawal static const struct rte_dpaa_xstats_name_off dpaa_xstats_strings[] = { 68b21ed3e2SHemant Agrawal {"rx_align_err", 69b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, raln)}, 70b21ed3e2SHemant Agrawal {"rx_valid_pause", 71b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rxpf)}, 72b21ed3e2SHemant Agrawal {"rx_fcs_err", 73b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rfcs)}, 74b21ed3e2SHemant Agrawal {"rx_vlan_frame", 75b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rvlan)}, 76b21ed3e2SHemant Agrawal {"rx_frame_err", 77b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rerr)}, 78b21ed3e2SHemant Agrawal {"rx_drop_err", 79b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rdrp)}, 80b21ed3e2SHemant Agrawal {"rx_undersized", 81b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rund)}, 82b21ed3e2SHemant Agrawal {"rx_oversize_err", 83b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rovr)}, 84b21ed3e2SHemant Agrawal {"rx_fragment_pkt", 85b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rfrg)}, 86b21ed3e2SHemant Agrawal {"tx_valid_pause", 87b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, txpf)}, 88b21ed3e2SHemant Agrawal {"tx_fcs_err", 89b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, terr)}, 90b21ed3e2SHemant Agrawal {"tx_vlan_frame", 91b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, tvlan)}, 92b21ed3e2SHemant Agrawal {"rx_undersized", 93b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, tund)}, 94b21ed3e2SHemant Agrawal }; 95b21ed3e2SHemant Agrawal 968c3495f5SHemant Agrawal static struct rte_dpaa_driver rte_dpaa_pmd; 978c3495f5SHemant Agrawal 985e745593SSunil Kumar Kori static inline void 995e745593SSunil Kumar Kori dpaa_poll_queue_default_config(struct qm_mcc_initfq *opts) 1005e745593SSunil Kumar Kori { 1015e745593SSunil Kumar Kori memset(opts, 0, sizeof(struct qm_mcc_initfq)); 1025e745593SSunil Kumar Kori opts->we_mask = QM_INITFQ_WE_FQCTRL | QM_INITFQ_WE_CONTEXTA; 1035e745593SSunil Kumar Kori opts->fqd.fq_ctrl = QM_FQCTRL_AVOIDBLOCK | QM_FQCTRL_CTXASTASHING | 1045e745593SSunil Kumar Kori QM_FQCTRL_PREFERINCACHE; 1055e745593SSunil Kumar Kori opts->fqd.context_a.stashing.exclusive = 0; 1065e745593SSunil Kumar Kori if (dpaa_svr_family != SVR_LS1046A_FAMILY) 1075e745593SSunil Kumar Kori opts->fqd.context_a.stashing.annotation_cl = 1085e745593SSunil Kumar Kori DPAA_IF_RX_ANNOTATION_STASH; 1095e745593SSunil Kumar Kori opts->fqd.context_a.stashing.data_cl = DPAA_IF_RX_DATA_STASH; 1105e745593SSunil Kumar Kori opts->fqd.context_a.stashing.context_cl = DPAA_IF_RX_CONTEXT_STASH; 1115e745593SSunil Kumar Kori } 1125e745593SSunil Kumar Kori 113ff9e112dSShreyansh Jain static int 1140cbec027SShreyansh Jain dpaa_mtu_set(struct rte_eth_dev *dev, uint16_t mtu) 1150cbec027SShreyansh Jain { 1160cbec027SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 1179658ac3aSAshish Jain uint32_t frame_size = mtu + ETHER_HDR_LEN + ETHER_CRC_LEN 1189658ac3aSAshish Jain + VLAN_TAG_SIZE; 1190cbec027SShreyansh Jain 1200cbec027SShreyansh Jain PMD_INIT_FUNC_TRACE(); 1210cbec027SShreyansh Jain 1229658ac3aSAshish Jain if (mtu < ETHER_MIN_MTU || frame_size > DPAA_MAX_RX_PKT_LEN) 1230cbec027SShreyansh Jain return -EINVAL; 1249658ac3aSAshish Jain if (frame_size > ETHER_MAX_LEN) 12525f85419SShreyansh Jain dev->data->dev_conf.rxmode.jumbo_frame = 1; 12625f85419SShreyansh Jain else 1270cbec027SShreyansh Jain dev->data->dev_conf.rxmode.jumbo_frame = 0; 12825f85419SShreyansh Jain 1299658ac3aSAshish Jain dev->data->dev_conf.rxmode.max_rx_pkt_len = frame_size; 1300cbec027SShreyansh Jain 1319658ac3aSAshish Jain fman_if_set_maxfrm(dpaa_intf->fif, frame_size); 1320cbec027SShreyansh Jain 1330cbec027SShreyansh Jain return 0; 1340cbec027SShreyansh Jain } 1350cbec027SShreyansh Jain 1360cbec027SShreyansh Jain static int 137ff9e112dSShreyansh Jain dpaa_eth_dev_configure(struct rte_eth_dev *dev __rte_unused) 138ff9e112dSShreyansh Jain { 1399658ac3aSAshish Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 1409658ac3aSAshish Jain 141ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 142ff9e112dSShreyansh Jain 14325f85419SShreyansh Jain if (dev->data->dev_conf.rxmode.jumbo_frame == 1) { 14425f85419SShreyansh Jain if (dev->data->dev_conf.rxmode.max_rx_pkt_len <= 1459658ac3aSAshish Jain DPAA_MAX_RX_PKT_LEN) { 1469658ac3aSAshish Jain fman_if_set_maxfrm(dpaa_intf->fif, 14725f85419SShreyansh Jain dev->data->dev_conf.rxmode.max_rx_pkt_len); 1489658ac3aSAshish Jain return 0; 1499658ac3aSAshish Jain } else { 15025f85419SShreyansh Jain return -1; 15125f85419SShreyansh Jain } 1529658ac3aSAshish Jain } 153ff9e112dSShreyansh Jain return 0; 154ff9e112dSShreyansh Jain } 155ff9e112dSShreyansh Jain 156a7bdc3bdSShreyansh Jain static const uint32_t * 157a7bdc3bdSShreyansh Jain dpaa_supported_ptypes_get(struct rte_eth_dev *dev) 158a7bdc3bdSShreyansh Jain { 159a7bdc3bdSShreyansh Jain static const uint32_t ptypes[] = { 160a7bdc3bdSShreyansh Jain /*todo -= add more types */ 161a7bdc3bdSShreyansh Jain RTE_PTYPE_L2_ETHER, 162a7bdc3bdSShreyansh Jain RTE_PTYPE_L3_IPV4, 163a7bdc3bdSShreyansh Jain RTE_PTYPE_L3_IPV4_EXT, 164a7bdc3bdSShreyansh Jain RTE_PTYPE_L3_IPV6, 165a7bdc3bdSShreyansh Jain RTE_PTYPE_L3_IPV6_EXT, 166a7bdc3bdSShreyansh Jain RTE_PTYPE_L4_TCP, 167a7bdc3bdSShreyansh Jain RTE_PTYPE_L4_UDP, 168a7bdc3bdSShreyansh Jain RTE_PTYPE_L4_SCTP 169a7bdc3bdSShreyansh Jain }; 170a7bdc3bdSShreyansh Jain 171a7bdc3bdSShreyansh Jain PMD_INIT_FUNC_TRACE(); 172a7bdc3bdSShreyansh Jain 173a7bdc3bdSShreyansh Jain if (dev->rx_pkt_burst == dpaa_eth_queue_rx) 174a7bdc3bdSShreyansh Jain return ptypes; 175a7bdc3bdSShreyansh Jain return NULL; 176a7bdc3bdSShreyansh Jain } 177a7bdc3bdSShreyansh Jain 178ff9e112dSShreyansh Jain static int dpaa_eth_dev_start(struct rte_eth_dev *dev) 179ff9e112dSShreyansh Jain { 18037f9b54bSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 18137f9b54bSShreyansh Jain 182ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 183ff9e112dSShreyansh Jain 184ff9e112dSShreyansh Jain /* Change tx callback to the real one */ 18537f9b54bSShreyansh Jain dev->tx_pkt_burst = dpaa_eth_queue_tx; 18637f9b54bSShreyansh Jain fman_if_enable_rx(dpaa_intf->fif); 187ff9e112dSShreyansh Jain 188ff9e112dSShreyansh Jain return 0; 189ff9e112dSShreyansh Jain } 190ff9e112dSShreyansh Jain 191ff9e112dSShreyansh Jain static void dpaa_eth_dev_stop(struct rte_eth_dev *dev) 192ff9e112dSShreyansh Jain { 19337f9b54bSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 19437f9b54bSShreyansh Jain 19537f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 19637f9b54bSShreyansh Jain 19737f9b54bSShreyansh Jain fman_if_disable_rx(dpaa_intf->fif); 19837f9b54bSShreyansh Jain dev->tx_pkt_burst = dpaa_eth_tx_drop_all; 199ff9e112dSShreyansh Jain } 200ff9e112dSShreyansh Jain 20137f9b54bSShreyansh Jain static void dpaa_eth_dev_close(struct rte_eth_dev *dev) 20237f9b54bSShreyansh Jain { 20337f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 20437f9b54bSShreyansh Jain 20537f9b54bSShreyansh Jain dpaa_eth_dev_stop(dev); 20637f9b54bSShreyansh Jain } 20737f9b54bSShreyansh Jain 208cf0fab1dSHemant Agrawal static int 209cf0fab1dSHemant Agrawal dpaa_fw_version_get(struct rte_eth_dev *dev __rte_unused, 210cf0fab1dSHemant Agrawal char *fw_version, 211cf0fab1dSHemant Agrawal size_t fw_size) 212cf0fab1dSHemant Agrawal { 213cf0fab1dSHemant Agrawal int ret; 214cf0fab1dSHemant Agrawal FILE *svr_file = NULL; 215cf0fab1dSHemant Agrawal unsigned int svr_ver = 0; 216cf0fab1dSHemant Agrawal 217cf0fab1dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 218cf0fab1dSHemant Agrawal 219cf0fab1dSHemant Agrawal svr_file = fopen(DPAA_SOC_ID_FILE, "r"); 220cf0fab1dSHemant Agrawal if (!svr_file) { 221cf0fab1dSHemant Agrawal DPAA_PMD_ERR("Unable to open SoC device"); 222cf0fab1dSHemant Agrawal return -ENOTSUP; /* Not supported on this infra */ 223cf0fab1dSHemant Agrawal } 2243b59b73dSHemant Agrawal if (fscanf(svr_file, "svr:%x", &svr_ver) > 0) 2253b59b73dSHemant Agrawal dpaa_svr_family = svr_ver & SVR_MASK; 2263b59b73dSHemant Agrawal else 227cf0fab1dSHemant Agrawal DPAA_PMD_ERR("Unable to read SoC device"); 228cf0fab1dSHemant Agrawal 229a8e78906SHemant Agrawal fclose(svr_file); 230cf0fab1dSHemant Agrawal 231a8e78906SHemant Agrawal ret = snprintf(fw_version, fw_size, "SVR:%x-fman-v%x", 232a8e78906SHemant Agrawal svr_ver, fman_ip_rev); 233cf0fab1dSHemant Agrawal ret += 1; /* add the size of '\0' */ 234a8e78906SHemant Agrawal 235cf0fab1dSHemant Agrawal if (fw_size < (uint32_t)ret) 236cf0fab1dSHemant Agrawal return ret; 237cf0fab1dSHemant Agrawal else 238cf0fab1dSHemant Agrawal return 0; 239cf0fab1dSHemant Agrawal } 240cf0fab1dSHemant Agrawal 241799db456SShreyansh Jain static void dpaa_eth_dev_info(struct rte_eth_dev *dev, 242799db456SShreyansh Jain struct rte_eth_dev_info *dev_info) 243799db456SShreyansh Jain { 244799db456SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 245799db456SShreyansh Jain 246799db456SShreyansh Jain PMD_INIT_FUNC_TRACE(); 247799db456SShreyansh Jain 248799db456SShreyansh Jain dev_info->max_rx_queues = dpaa_intf->nb_rx_queues; 249799db456SShreyansh Jain dev_info->max_tx_queues = dpaa_intf->nb_tx_queues; 250799db456SShreyansh Jain dev_info->min_rx_bufsize = DPAA_MIN_RX_BUF_SIZE; 251799db456SShreyansh Jain dev_info->max_rx_pktlen = DPAA_MAX_RX_PKT_LEN; 252799db456SShreyansh Jain dev_info->max_mac_addrs = DPAA_MAX_MAC_FILTER; 253799db456SShreyansh Jain dev_info->max_hash_mac_addrs = 0; 254799db456SShreyansh Jain dev_info->max_vfs = 0; 255799db456SShreyansh Jain dev_info->max_vmdq_pools = ETH_16_POOLS; 2564fa5e0bbSShreyansh Jain dev_info->flow_type_rss_offloads = DPAA_RSS_OFFLOAD_ALL; 257799db456SShreyansh Jain dev_info->speed_capa = (ETH_LINK_SPEED_1G | 258799db456SShreyansh Jain ETH_LINK_SPEED_10G); 259a7bdc3bdSShreyansh Jain dev_info->rx_offload_capa = 260a7bdc3bdSShreyansh Jain (DEV_RX_OFFLOAD_IPV4_CKSUM | 261a7bdc3bdSShreyansh Jain DEV_RX_OFFLOAD_UDP_CKSUM | 262a7bdc3bdSShreyansh Jain DEV_RX_OFFLOAD_TCP_CKSUM); 2635a8cf1beSShreyansh Jain dev_info->tx_offload_capa = 2645a8cf1beSShreyansh Jain (DEV_TX_OFFLOAD_IPV4_CKSUM | 2655a8cf1beSShreyansh Jain DEV_TX_OFFLOAD_UDP_CKSUM | 2665a8cf1beSShreyansh Jain DEV_TX_OFFLOAD_TCP_CKSUM); 267799db456SShreyansh Jain } 268799db456SShreyansh Jain 269e124a69fSShreyansh Jain static int dpaa_eth_link_update(struct rte_eth_dev *dev, 270e124a69fSShreyansh Jain int wait_to_complete __rte_unused) 271e124a69fSShreyansh Jain { 272e124a69fSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 273e124a69fSShreyansh Jain struct rte_eth_link *link = &dev->data->dev_link; 274e124a69fSShreyansh Jain 275e124a69fSShreyansh Jain PMD_INIT_FUNC_TRACE(); 276e124a69fSShreyansh Jain 277e124a69fSShreyansh Jain if (dpaa_intf->fif->mac_type == fman_mac_1g) 278e124a69fSShreyansh Jain link->link_speed = 1000; 279e124a69fSShreyansh Jain else if (dpaa_intf->fif->mac_type == fman_mac_10g) 280e124a69fSShreyansh Jain link->link_speed = 10000; 281e124a69fSShreyansh Jain else 282e124a69fSShreyansh Jain DPAA_PMD_ERR("invalid link_speed: %s, %d", 283e124a69fSShreyansh Jain dpaa_intf->name, dpaa_intf->fif->mac_type); 284e124a69fSShreyansh Jain 285e124a69fSShreyansh Jain link->link_status = dpaa_intf->valid; 286e124a69fSShreyansh Jain link->link_duplex = ETH_LINK_FULL_DUPLEX; 287e124a69fSShreyansh Jain link->link_autoneg = ETH_LINK_AUTONEG; 288e124a69fSShreyansh Jain return 0; 289e124a69fSShreyansh Jain } 290e124a69fSShreyansh Jain 291d5b0924bSMatan Azrad static int dpaa_eth_stats_get(struct rte_eth_dev *dev, 292e1ad3a05SShreyansh Jain struct rte_eth_stats *stats) 293e1ad3a05SShreyansh Jain { 294e1ad3a05SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 295e1ad3a05SShreyansh Jain 296e1ad3a05SShreyansh Jain PMD_INIT_FUNC_TRACE(); 297e1ad3a05SShreyansh Jain 298e1ad3a05SShreyansh Jain fman_if_stats_get(dpaa_intf->fif, stats); 299d5b0924bSMatan Azrad return 0; 300e1ad3a05SShreyansh Jain } 301e1ad3a05SShreyansh Jain 302e1ad3a05SShreyansh Jain static void dpaa_eth_stats_reset(struct rte_eth_dev *dev) 303e1ad3a05SShreyansh Jain { 304e1ad3a05SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 305e1ad3a05SShreyansh Jain 306e1ad3a05SShreyansh Jain PMD_INIT_FUNC_TRACE(); 307e1ad3a05SShreyansh Jain 308e1ad3a05SShreyansh Jain fman_if_stats_reset(dpaa_intf->fif); 309e1ad3a05SShreyansh Jain } 31095ef603dSShreyansh Jain 311b21ed3e2SHemant Agrawal static int 312b21ed3e2SHemant Agrawal dpaa_dev_xstats_get(struct rte_eth_dev *dev, struct rte_eth_xstat *xstats, 313b21ed3e2SHemant Agrawal unsigned int n) 314b21ed3e2SHemant Agrawal { 315b21ed3e2SHemant Agrawal struct dpaa_if *dpaa_intf = dev->data->dev_private; 316b21ed3e2SHemant Agrawal unsigned int i = 0, num = RTE_DIM(dpaa_xstats_strings); 317b21ed3e2SHemant Agrawal uint64_t values[sizeof(struct dpaa_if_stats) / 8]; 318b21ed3e2SHemant Agrawal 319b21ed3e2SHemant Agrawal if (xstats == NULL) 320b21ed3e2SHemant Agrawal return 0; 321b21ed3e2SHemant Agrawal 322b21ed3e2SHemant Agrawal if (n < num) 323b21ed3e2SHemant Agrawal return num; 324b21ed3e2SHemant Agrawal 325b21ed3e2SHemant Agrawal fman_if_stats_get_all(dpaa_intf->fif, values, 326b21ed3e2SHemant Agrawal sizeof(struct dpaa_if_stats) / 8); 327b21ed3e2SHemant Agrawal 328b21ed3e2SHemant Agrawal for (i = 0; i < num; i++) { 329b21ed3e2SHemant Agrawal xstats[i].id = i; 330b21ed3e2SHemant Agrawal xstats[i].value = values[dpaa_xstats_strings[i].offset / 8]; 331b21ed3e2SHemant Agrawal } 332b21ed3e2SHemant Agrawal return i; 333b21ed3e2SHemant Agrawal } 334b21ed3e2SHemant Agrawal 335b21ed3e2SHemant Agrawal static int 336b21ed3e2SHemant Agrawal dpaa_xstats_get_names(__rte_unused struct rte_eth_dev *dev, 337b21ed3e2SHemant Agrawal struct rte_eth_xstat_name *xstats_names, 338b21ed3e2SHemant Agrawal __rte_unused unsigned int limit) 339b21ed3e2SHemant Agrawal { 340b21ed3e2SHemant Agrawal unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings); 341b21ed3e2SHemant Agrawal 342b21ed3e2SHemant Agrawal if (xstats_names != NULL) 343b21ed3e2SHemant Agrawal for (i = 0; i < stat_cnt; i++) 344b21ed3e2SHemant Agrawal snprintf(xstats_names[i].name, 345b21ed3e2SHemant Agrawal sizeof(xstats_names[i].name), 346b21ed3e2SHemant Agrawal "%s", 347b21ed3e2SHemant Agrawal dpaa_xstats_strings[i].name); 348b21ed3e2SHemant Agrawal 349b21ed3e2SHemant Agrawal return stat_cnt; 350b21ed3e2SHemant Agrawal } 351b21ed3e2SHemant Agrawal 352b21ed3e2SHemant Agrawal static int 353b21ed3e2SHemant Agrawal dpaa_xstats_get_by_id(struct rte_eth_dev *dev, const uint64_t *ids, 354b21ed3e2SHemant Agrawal uint64_t *values, unsigned int n) 355b21ed3e2SHemant Agrawal { 356b21ed3e2SHemant Agrawal unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings); 357b21ed3e2SHemant Agrawal uint64_t values_copy[sizeof(struct dpaa_if_stats) / 8]; 358b21ed3e2SHemant Agrawal 359b21ed3e2SHemant Agrawal if (!ids) { 360b21ed3e2SHemant Agrawal struct dpaa_if *dpaa_intf = dev->data->dev_private; 361b21ed3e2SHemant Agrawal 362b21ed3e2SHemant Agrawal if (n < stat_cnt) 363b21ed3e2SHemant Agrawal return stat_cnt; 364b21ed3e2SHemant Agrawal 365b21ed3e2SHemant Agrawal if (!values) 366b21ed3e2SHemant Agrawal return 0; 367b21ed3e2SHemant Agrawal 368b21ed3e2SHemant Agrawal fman_if_stats_get_all(dpaa_intf->fif, values_copy, 369b21ed3e2SHemant Agrawal sizeof(struct dpaa_if_stats)); 370b21ed3e2SHemant Agrawal 371b21ed3e2SHemant Agrawal for (i = 0; i < stat_cnt; i++) 372b21ed3e2SHemant Agrawal values[i] = 373b21ed3e2SHemant Agrawal values_copy[dpaa_xstats_strings[i].offset / 8]; 374b21ed3e2SHemant Agrawal 375b21ed3e2SHemant Agrawal return stat_cnt; 376b21ed3e2SHemant Agrawal } 377b21ed3e2SHemant Agrawal 378b21ed3e2SHemant Agrawal dpaa_xstats_get_by_id(dev, NULL, values_copy, stat_cnt); 379b21ed3e2SHemant Agrawal 380b21ed3e2SHemant Agrawal for (i = 0; i < n; i++) { 381b21ed3e2SHemant Agrawal if (ids[i] >= stat_cnt) { 382b21ed3e2SHemant Agrawal DPAA_PMD_ERR("id value isn't valid"); 383b21ed3e2SHemant Agrawal return -1; 384b21ed3e2SHemant Agrawal } 385b21ed3e2SHemant Agrawal values[i] = values_copy[ids[i]]; 386b21ed3e2SHemant Agrawal } 387b21ed3e2SHemant Agrawal return n; 388b21ed3e2SHemant Agrawal } 389b21ed3e2SHemant Agrawal 390b21ed3e2SHemant Agrawal static int 391b21ed3e2SHemant Agrawal dpaa_xstats_get_names_by_id( 392b21ed3e2SHemant Agrawal struct rte_eth_dev *dev, 393b21ed3e2SHemant Agrawal struct rte_eth_xstat_name *xstats_names, 394b21ed3e2SHemant Agrawal const uint64_t *ids, 395b21ed3e2SHemant Agrawal unsigned int limit) 396b21ed3e2SHemant Agrawal { 397b21ed3e2SHemant Agrawal unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings); 398b21ed3e2SHemant Agrawal struct rte_eth_xstat_name xstats_names_copy[stat_cnt]; 399b21ed3e2SHemant Agrawal 400b21ed3e2SHemant Agrawal if (!ids) 401b21ed3e2SHemant Agrawal return dpaa_xstats_get_names(dev, xstats_names, limit); 402b21ed3e2SHemant Agrawal 403b21ed3e2SHemant Agrawal dpaa_xstats_get_names(dev, xstats_names_copy, limit); 404b21ed3e2SHemant Agrawal 405b21ed3e2SHemant Agrawal for (i = 0; i < limit; i++) { 406b21ed3e2SHemant Agrawal if (ids[i] >= stat_cnt) { 407b21ed3e2SHemant Agrawal DPAA_PMD_ERR("id value isn't valid"); 408b21ed3e2SHemant Agrawal return -1; 409b21ed3e2SHemant Agrawal } 410b21ed3e2SHemant Agrawal strcpy(xstats_names[i].name, xstats_names_copy[ids[i]].name); 411b21ed3e2SHemant Agrawal } 412b21ed3e2SHemant Agrawal return limit; 413b21ed3e2SHemant Agrawal } 414b21ed3e2SHemant Agrawal 41595ef603dSShreyansh Jain static void dpaa_eth_promiscuous_enable(struct rte_eth_dev *dev) 41695ef603dSShreyansh Jain { 41795ef603dSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 41895ef603dSShreyansh Jain 41995ef603dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 42095ef603dSShreyansh Jain 42195ef603dSShreyansh Jain fman_if_promiscuous_enable(dpaa_intf->fif); 42295ef603dSShreyansh Jain } 42395ef603dSShreyansh Jain 42495ef603dSShreyansh Jain static void dpaa_eth_promiscuous_disable(struct rte_eth_dev *dev) 42595ef603dSShreyansh Jain { 42695ef603dSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 42795ef603dSShreyansh Jain 42895ef603dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 42995ef603dSShreyansh Jain 43095ef603dSShreyansh Jain fman_if_promiscuous_disable(dpaa_intf->fif); 43195ef603dSShreyansh Jain } 43295ef603dSShreyansh Jain 43344dd70a3SShreyansh Jain static void dpaa_eth_multicast_enable(struct rte_eth_dev *dev) 43444dd70a3SShreyansh Jain { 43544dd70a3SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 43644dd70a3SShreyansh Jain 43744dd70a3SShreyansh Jain PMD_INIT_FUNC_TRACE(); 43844dd70a3SShreyansh Jain 43944dd70a3SShreyansh Jain fman_if_set_mcast_filter_table(dpaa_intf->fif); 44044dd70a3SShreyansh Jain } 44144dd70a3SShreyansh Jain 44244dd70a3SShreyansh Jain static void dpaa_eth_multicast_disable(struct rte_eth_dev *dev) 44344dd70a3SShreyansh Jain { 44444dd70a3SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 44544dd70a3SShreyansh Jain 44644dd70a3SShreyansh Jain PMD_INIT_FUNC_TRACE(); 44744dd70a3SShreyansh Jain 44844dd70a3SShreyansh Jain fman_if_reset_mcast_filter_table(dpaa_intf->fif); 44944dd70a3SShreyansh Jain } 45044dd70a3SShreyansh Jain 45137f9b54bSShreyansh Jain static 45237f9b54bSShreyansh Jain int dpaa_eth_rx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx, 45362f53995SHemant Agrawal uint16_t nb_desc, 45437f9b54bSShreyansh Jain unsigned int socket_id __rte_unused, 45537f9b54bSShreyansh Jain const struct rte_eth_rxconf *rx_conf __rte_unused, 45637f9b54bSShreyansh Jain struct rte_mempool *mp) 45737f9b54bSShreyansh Jain { 45837f9b54bSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 45962f53995SHemant Agrawal struct qman_fq *rxq = &dpaa_intf->rx_queues[queue_idx]; 4600c504f69SHemant Agrawal struct qm_mcc_initfq opts = {0}; 4610c504f69SHemant Agrawal u32 flags = 0; 4620c504f69SHemant Agrawal int ret; 46337f9b54bSShreyansh Jain 46437f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 46537f9b54bSShreyansh Jain 46637f9b54bSShreyansh Jain DPAA_PMD_INFO("Rx queue setup for queue index: %d", queue_idx); 46737f9b54bSShreyansh Jain 46837f9b54bSShreyansh Jain if (!dpaa_intf->bp_info || dpaa_intf->bp_info->mp != mp) { 46937f9b54bSShreyansh Jain struct fman_if_ic_params icp; 47037f9b54bSShreyansh Jain uint32_t fd_offset; 47137f9b54bSShreyansh Jain uint32_t bp_size; 47237f9b54bSShreyansh Jain 47337f9b54bSShreyansh Jain if (!mp->pool_data) { 47437f9b54bSShreyansh Jain DPAA_PMD_ERR("Not an offloaded buffer pool!"); 47537f9b54bSShreyansh Jain return -1; 47637f9b54bSShreyansh Jain } 47737f9b54bSShreyansh Jain dpaa_intf->bp_info = DPAA_MEMPOOL_TO_POOL_INFO(mp); 47837f9b54bSShreyansh Jain 47937f9b54bSShreyansh Jain memset(&icp, 0, sizeof(icp)); 48037f9b54bSShreyansh Jain /* set ICEOF for to the default value , which is 0*/ 48137f9b54bSShreyansh Jain icp.iciof = DEFAULT_ICIOF; 48237f9b54bSShreyansh Jain icp.iceof = DEFAULT_RX_ICEOF; 48337f9b54bSShreyansh Jain icp.icsz = DEFAULT_ICSZ; 48437f9b54bSShreyansh Jain fman_if_set_ic_params(dpaa_intf->fif, &icp); 48537f9b54bSShreyansh Jain 48637f9b54bSShreyansh Jain fd_offset = RTE_PKTMBUF_HEADROOM + DPAA_HW_BUF_RESERVE; 48737f9b54bSShreyansh Jain fman_if_set_fdoff(dpaa_intf->fif, fd_offset); 48837f9b54bSShreyansh Jain 48937f9b54bSShreyansh Jain /* Buffer pool size should be equal to Dataroom Size*/ 49037f9b54bSShreyansh Jain bp_size = rte_pktmbuf_data_room_size(mp); 49137f9b54bSShreyansh Jain fman_if_set_bp(dpaa_intf->fif, mp->size, 49237f9b54bSShreyansh Jain dpaa_intf->bp_info->bpid, bp_size); 49337f9b54bSShreyansh Jain dpaa_intf->valid = 1; 49437f9b54bSShreyansh Jain DPAA_PMD_INFO("if =%s - fd_offset = %d offset = %d", 49537f9b54bSShreyansh Jain dpaa_intf->name, fd_offset, 49637f9b54bSShreyansh Jain fman_if_get_fdoff(dpaa_intf->fif)); 49737f9b54bSShreyansh Jain } 4980c504f69SHemant Agrawal /* checking if push mode only, no error check for now */ 4990c504f69SHemant Agrawal if (dpaa_push_mode_max_queue > dpaa_push_queue_idx) { 5000c504f69SHemant Agrawal dpaa_push_queue_idx++; 5010c504f69SHemant Agrawal opts.we_mask = QM_INITFQ_WE_FQCTRL | QM_INITFQ_WE_CONTEXTA; 5020c504f69SHemant Agrawal opts.fqd.fq_ctrl = QM_FQCTRL_AVOIDBLOCK | 5030c504f69SHemant Agrawal QM_FQCTRL_CTXASTASHING | 5040c504f69SHemant Agrawal QM_FQCTRL_PREFERINCACHE; 5050c504f69SHemant Agrawal opts.fqd.context_a.stashing.exclusive = 0; 5060c504f69SHemant Agrawal opts.fqd.context_a.stashing.annotation_cl = 5070c504f69SHemant Agrawal DPAA_IF_RX_ANNOTATION_STASH; 5080c504f69SHemant Agrawal opts.fqd.context_a.stashing.data_cl = DPAA_IF_RX_DATA_STASH; 5090c504f69SHemant Agrawal opts.fqd.context_a.stashing.context_cl = 5100c504f69SHemant Agrawal DPAA_IF_RX_CONTEXT_STASH; 51162f53995SHemant Agrawal 5120c504f69SHemant Agrawal /*Create a channel and associate given queue with the channel*/ 5130c504f69SHemant Agrawal qman_alloc_pool_range((u32 *)&rxq->ch_id, 1, 1, 0); 5140c504f69SHemant Agrawal opts.we_mask = opts.we_mask | QM_INITFQ_WE_DESTWQ; 5150c504f69SHemant Agrawal opts.fqd.dest.channel = rxq->ch_id; 5160c504f69SHemant Agrawal opts.fqd.dest.wq = DPAA_IF_RX_PRIORITY; 5170c504f69SHemant Agrawal flags = QMAN_INITFQ_FLAG_SCHED; 5180c504f69SHemant Agrawal 5190c504f69SHemant Agrawal /* Configure tail drop */ 5200c504f69SHemant Agrawal if (dpaa_intf->cgr_rx) { 5210c504f69SHemant Agrawal opts.we_mask |= QM_INITFQ_WE_CGID; 5220c504f69SHemant Agrawal opts.fqd.cgid = dpaa_intf->cgr_rx[queue_idx].cgrid; 5230c504f69SHemant Agrawal opts.fqd.fq_ctrl |= QM_FQCTRL_CGE; 5240c504f69SHemant Agrawal } 5250c504f69SHemant Agrawal ret = qman_init_fq(rxq, flags, &opts); 5260c504f69SHemant Agrawal if (ret) 5270c504f69SHemant Agrawal DPAA_PMD_ERR("Channel/Queue association failed. fqid %d" 5280c504f69SHemant Agrawal " ret: %d", rxq->fqid, ret); 5290c504f69SHemant Agrawal rxq->cb.dqrr_dpdk_cb = dpaa_rx_cb; 5300c504f69SHemant Agrawal rxq->is_static = true; 5310c504f69SHemant Agrawal } 53262f53995SHemant Agrawal dev->data->rx_queues[queue_idx] = rxq; 53362f53995SHemant Agrawal 53462f53995SHemant Agrawal /* configure the CGR size as per the desc size */ 53562f53995SHemant Agrawal if (dpaa_intf->cgr_rx) { 53662f53995SHemant Agrawal struct qm_mcc_initcgr cgr_opts = {0}; 53762f53995SHemant Agrawal 53862f53995SHemant Agrawal /* Enable tail drop with cgr on this queue */ 53962f53995SHemant Agrawal qm_cgr_cs_thres_set64(&cgr_opts.cgr.cs_thres, nb_desc, 0); 54062f53995SHemant Agrawal ret = qman_modify_cgr(dpaa_intf->cgr_rx, 0, &cgr_opts); 54162f53995SHemant Agrawal if (ret) { 54262f53995SHemant Agrawal DPAA_PMD_WARN( 54362f53995SHemant Agrawal "rx taildrop modify fail on fqid %d (ret=%d)", 54462f53995SHemant Agrawal rxq->fqid, ret); 54562f53995SHemant Agrawal } 54662f53995SHemant Agrawal } 54737f9b54bSShreyansh Jain 54837f9b54bSShreyansh Jain return 0; 54937f9b54bSShreyansh Jain } 55037f9b54bSShreyansh Jain 551*77b7b81eSNeil Horman int __rte_experimental 552*77b7b81eSNeil Horman dpaa_eth_eventq_attach(const struct rte_eth_dev *dev, 5535e745593SSunil Kumar Kori int eth_rx_queue_id, 5545e745593SSunil Kumar Kori u16 ch_id, 5555e745593SSunil Kumar Kori const struct rte_event_eth_rx_adapter_queue_conf *queue_conf) 5565e745593SSunil Kumar Kori { 5575e745593SSunil Kumar Kori int ret; 5585e745593SSunil Kumar Kori u32 flags = 0; 5595e745593SSunil Kumar Kori struct dpaa_if *dpaa_intf = dev->data->dev_private; 5605e745593SSunil Kumar Kori struct qman_fq *rxq = &dpaa_intf->rx_queues[eth_rx_queue_id]; 5615e745593SSunil Kumar Kori struct qm_mcc_initfq opts = {0}; 5625e745593SSunil Kumar Kori 5635e745593SSunil Kumar Kori if (dpaa_push_mode_max_queue) 5645e745593SSunil Kumar Kori DPAA_PMD_WARN("PUSH mode already enabled for first %d queues.\n" 5655e745593SSunil Kumar Kori "To disable set DPAA_PUSH_QUEUES_NUMBER to 0\n", 5665e745593SSunil Kumar Kori dpaa_push_mode_max_queue); 5675e745593SSunil Kumar Kori 5685e745593SSunil Kumar Kori dpaa_poll_queue_default_config(&opts); 5695e745593SSunil Kumar Kori 5705e745593SSunil Kumar Kori switch (queue_conf->ev.sched_type) { 5715e745593SSunil Kumar Kori case RTE_SCHED_TYPE_ATOMIC: 5725e745593SSunil Kumar Kori opts.fqd.fq_ctrl |= QM_FQCTRL_HOLDACTIVE; 5735e745593SSunil Kumar Kori /* Reset FQCTRL_AVOIDBLOCK bit as it is unnecessary 5745e745593SSunil Kumar Kori * configuration with HOLD_ACTIVE setting 5755e745593SSunil Kumar Kori */ 5765e745593SSunil Kumar Kori opts.fqd.fq_ctrl &= (~QM_FQCTRL_AVOIDBLOCK); 5775e745593SSunil Kumar Kori rxq->cb.dqrr_dpdk_cb = dpaa_rx_cb_atomic; 5785e745593SSunil Kumar Kori break; 5795e745593SSunil Kumar Kori case RTE_SCHED_TYPE_ORDERED: 5805e745593SSunil Kumar Kori DPAA_PMD_ERR("Ordered queue schedule type is not supported\n"); 5815e745593SSunil Kumar Kori return -1; 5825e745593SSunil Kumar Kori default: 5835e745593SSunil Kumar Kori opts.fqd.fq_ctrl |= QM_FQCTRL_AVOIDBLOCK; 5845e745593SSunil Kumar Kori rxq->cb.dqrr_dpdk_cb = dpaa_rx_cb_parallel; 5855e745593SSunil Kumar Kori break; 5865e745593SSunil Kumar Kori } 5875e745593SSunil Kumar Kori 5885e745593SSunil Kumar Kori opts.we_mask = opts.we_mask | QM_INITFQ_WE_DESTWQ; 5895e745593SSunil Kumar Kori opts.fqd.dest.channel = ch_id; 5905e745593SSunil Kumar Kori opts.fqd.dest.wq = queue_conf->ev.priority; 5915e745593SSunil Kumar Kori 5925e745593SSunil Kumar Kori if (dpaa_intf->cgr_rx) { 5935e745593SSunil Kumar Kori opts.we_mask |= QM_INITFQ_WE_CGID; 5945e745593SSunil Kumar Kori opts.fqd.cgid = dpaa_intf->cgr_rx[eth_rx_queue_id].cgrid; 5955e745593SSunil Kumar Kori opts.fqd.fq_ctrl |= QM_FQCTRL_CGE; 5965e745593SSunil Kumar Kori } 5975e745593SSunil Kumar Kori 5985e745593SSunil Kumar Kori flags = QMAN_INITFQ_FLAG_SCHED; 5995e745593SSunil Kumar Kori 6005e745593SSunil Kumar Kori ret = qman_init_fq(rxq, flags, &opts); 6015e745593SSunil Kumar Kori if (ret) { 6025e745593SSunil Kumar Kori DPAA_PMD_ERR("Channel/Queue association failed. fqid %d ret:%d", 6035e745593SSunil Kumar Kori rxq->fqid, ret); 6045e745593SSunil Kumar Kori return ret; 6055e745593SSunil Kumar Kori } 6065e745593SSunil Kumar Kori 6075e745593SSunil Kumar Kori /* copy configuration which needs to be filled during dequeue */ 6085e745593SSunil Kumar Kori memcpy(&rxq->ev, &queue_conf->ev, sizeof(struct rte_event)); 6095e745593SSunil Kumar Kori dev->data->rx_queues[eth_rx_queue_id] = rxq; 6105e745593SSunil Kumar Kori 6115e745593SSunil Kumar Kori return ret; 6125e745593SSunil Kumar Kori } 6135e745593SSunil Kumar Kori 614*77b7b81eSNeil Horman int __rte_experimental 615*77b7b81eSNeil Horman dpaa_eth_eventq_detach(const struct rte_eth_dev *dev, 6165e745593SSunil Kumar Kori int eth_rx_queue_id) 6175e745593SSunil Kumar Kori { 6185e745593SSunil Kumar Kori struct qm_mcc_initfq opts; 6195e745593SSunil Kumar Kori int ret; 6205e745593SSunil Kumar Kori u32 flags = 0; 6215e745593SSunil Kumar Kori struct dpaa_if *dpaa_intf = dev->data->dev_private; 6225e745593SSunil Kumar Kori struct qman_fq *rxq = &dpaa_intf->rx_queues[eth_rx_queue_id]; 6235e745593SSunil Kumar Kori 6245e745593SSunil Kumar Kori dpaa_poll_queue_default_config(&opts); 6255e745593SSunil Kumar Kori 6265e745593SSunil Kumar Kori if (dpaa_intf->cgr_rx) { 6275e745593SSunil Kumar Kori opts.we_mask |= QM_INITFQ_WE_CGID; 6285e745593SSunil Kumar Kori opts.fqd.cgid = dpaa_intf->cgr_rx[eth_rx_queue_id].cgrid; 6295e745593SSunil Kumar Kori opts.fqd.fq_ctrl |= QM_FQCTRL_CGE; 6305e745593SSunil Kumar Kori } 6315e745593SSunil Kumar Kori 6325e745593SSunil Kumar Kori ret = qman_init_fq(rxq, flags, &opts); 6335e745593SSunil Kumar Kori if (ret) { 6345e745593SSunil Kumar Kori DPAA_PMD_ERR("init rx fqid %d failed with ret: %d", 6355e745593SSunil Kumar Kori rxq->fqid, ret); 6365e745593SSunil Kumar Kori } 6375e745593SSunil Kumar Kori 6385e745593SSunil Kumar Kori rxq->cb.dqrr_dpdk_cb = NULL; 6395e745593SSunil Kumar Kori dev->data->rx_queues[eth_rx_queue_id] = NULL; 6405e745593SSunil Kumar Kori 6415e745593SSunil Kumar Kori return 0; 6425e745593SSunil Kumar Kori } 6435e745593SSunil Kumar Kori 64437f9b54bSShreyansh Jain static 64537f9b54bSShreyansh Jain void dpaa_eth_rx_queue_release(void *rxq __rte_unused) 64637f9b54bSShreyansh Jain { 64737f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 64837f9b54bSShreyansh Jain } 64937f9b54bSShreyansh Jain 65037f9b54bSShreyansh Jain static 65137f9b54bSShreyansh Jain int dpaa_eth_tx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx, 65237f9b54bSShreyansh Jain uint16_t nb_desc __rte_unused, 65337f9b54bSShreyansh Jain unsigned int socket_id __rte_unused, 65437f9b54bSShreyansh Jain const struct rte_eth_txconf *tx_conf __rte_unused) 65537f9b54bSShreyansh Jain { 65637f9b54bSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 65737f9b54bSShreyansh Jain 65837f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 65937f9b54bSShreyansh Jain 66037f9b54bSShreyansh Jain DPAA_PMD_INFO("Tx queue setup for queue index: %d", queue_idx); 66137f9b54bSShreyansh Jain dev->data->tx_queues[queue_idx] = &dpaa_intf->tx_queues[queue_idx]; 66237f9b54bSShreyansh Jain return 0; 66337f9b54bSShreyansh Jain } 66437f9b54bSShreyansh Jain 66537f9b54bSShreyansh Jain static void dpaa_eth_tx_queue_release(void *txq __rte_unused) 666ff9e112dSShreyansh Jain { 667ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 668ff9e112dSShreyansh Jain } 669ff9e112dSShreyansh Jain 670b005d729SHemant Agrawal static uint32_t 671b005d729SHemant Agrawal dpaa_dev_rx_queue_count(struct rte_eth_dev *dev, uint16_t rx_queue_id) 672b005d729SHemant Agrawal { 673b005d729SHemant Agrawal struct dpaa_if *dpaa_intf = dev->data->dev_private; 674b005d729SHemant Agrawal struct qman_fq *rxq = &dpaa_intf->rx_queues[rx_queue_id]; 675b005d729SHemant Agrawal u32 frm_cnt = 0; 676b005d729SHemant Agrawal 677b005d729SHemant Agrawal PMD_INIT_FUNC_TRACE(); 678b005d729SHemant Agrawal 679b005d729SHemant Agrawal if (qman_query_fq_frm_cnt(rxq, &frm_cnt) == 0) { 680b005d729SHemant Agrawal RTE_LOG(DEBUG, PMD, "RX frame count for q(%d) is %u\n", 681b005d729SHemant Agrawal rx_queue_id, frm_cnt); 682b005d729SHemant Agrawal } 683b005d729SHemant Agrawal return frm_cnt; 684b005d729SHemant Agrawal } 685b005d729SHemant Agrawal 686e124a69fSShreyansh Jain static int dpaa_link_down(struct rte_eth_dev *dev) 687e124a69fSShreyansh Jain { 688e124a69fSShreyansh Jain PMD_INIT_FUNC_TRACE(); 689e124a69fSShreyansh Jain 690e124a69fSShreyansh Jain dpaa_eth_dev_stop(dev); 691e124a69fSShreyansh Jain return 0; 692e124a69fSShreyansh Jain } 693e124a69fSShreyansh Jain 694e124a69fSShreyansh Jain static int dpaa_link_up(struct rte_eth_dev *dev) 695e124a69fSShreyansh Jain { 696e124a69fSShreyansh Jain PMD_INIT_FUNC_TRACE(); 697e124a69fSShreyansh Jain 698e124a69fSShreyansh Jain dpaa_eth_dev_start(dev); 699e124a69fSShreyansh Jain return 0; 700e124a69fSShreyansh Jain } 701e124a69fSShreyansh Jain 702fe6c6032SShreyansh Jain static int 70312a4678aSShreyansh Jain dpaa_flow_ctrl_set(struct rte_eth_dev *dev, 70412a4678aSShreyansh Jain struct rte_eth_fc_conf *fc_conf) 70512a4678aSShreyansh Jain { 70612a4678aSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 70712a4678aSShreyansh Jain struct rte_eth_fc_conf *net_fc; 70812a4678aSShreyansh Jain 70912a4678aSShreyansh Jain PMD_INIT_FUNC_TRACE(); 71012a4678aSShreyansh Jain 71112a4678aSShreyansh Jain if (!(dpaa_intf->fc_conf)) { 71212a4678aSShreyansh Jain dpaa_intf->fc_conf = rte_zmalloc(NULL, 71312a4678aSShreyansh Jain sizeof(struct rte_eth_fc_conf), MAX_CACHELINE); 71412a4678aSShreyansh Jain if (!dpaa_intf->fc_conf) { 71512a4678aSShreyansh Jain DPAA_PMD_ERR("unable to save flow control info"); 71612a4678aSShreyansh Jain return -ENOMEM; 71712a4678aSShreyansh Jain } 71812a4678aSShreyansh Jain } 71912a4678aSShreyansh Jain net_fc = dpaa_intf->fc_conf; 72012a4678aSShreyansh Jain 72112a4678aSShreyansh Jain if (fc_conf->high_water < fc_conf->low_water) { 72212a4678aSShreyansh Jain DPAA_PMD_ERR("Incorrect Flow Control Configuration"); 72312a4678aSShreyansh Jain return -EINVAL; 72412a4678aSShreyansh Jain } 72512a4678aSShreyansh Jain 72612a4678aSShreyansh Jain if (fc_conf->mode == RTE_FC_NONE) { 72712a4678aSShreyansh Jain return 0; 72812a4678aSShreyansh Jain } else if (fc_conf->mode == RTE_FC_TX_PAUSE || 72912a4678aSShreyansh Jain fc_conf->mode == RTE_FC_FULL) { 73012a4678aSShreyansh Jain fman_if_set_fc_threshold(dpaa_intf->fif, fc_conf->high_water, 73112a4678aSShreyansh Jain fc_conf->low_water, 73212a4678aSShreyansh Jain dpaa_intf->bp_info->bpid); 73312a4678aSShreyansh Jain if (fc_conf->pause_time) 73412a4678aSShreyansh Jain fman_if_set_fc_quanta(dpaa_intf->fif, 73512a4678aSShreyansh Jain fc_conf->pause_time); 73612a4678aSShreyansh Jain } 73712a4678aSShreyansh Jain 73812a4678aSShreyansh Jain /* Save the information in dpaa device */ 73912a4678aSShreyansh Jain net_fc->pause_time = fc_conf->pause_time; 74012a4678aSShreyansh Jain net_fc->high_water = fc_conf->high_water; 74112a4678aSShreyansh Jain net_fc->low_water = fc_conf->low_water; 74212a4678aSShreyansh Jain net_fc->send_xon = fc_conf->send_xon; 74312a4678aSShreyansh Jain net_fc->mac_ctrl_frame_fwd = fc_conf->mac_ctrl_frame_fwd; 74412a4678aSShreyansh Jain net_fc->mode = fc_conf->mode; 74512a4678aSShreyansh Jain net_fc->autoneg = fc_conf->autoneg; 74612a4678aSShreyansh Jain 74712a4678aSShreyansh Jain return 0; 74812a4678aSShreyansh Jain } 74912a4678aSShreyansh Jain 75012a4678aSShreyansh Jain static int 75112a4678aSShreyansh Jain dpaa_flow_ctrl_get(struct rte_eth_dev *dev, 75212a4678aSShreyansh Jain struct rte_eth_fc_conf *fc_conf) 75312a4678aSShreyansh Jain { 75412a4678aSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 75512a4678aSShreyansh Jain struct rte_eth_fc_conf *net_fc = dpaa_intf->fc_conf; 75612a4678aSShreyansh Jain int ret; 75712a4678aSShreyansh Jain 75812a4678aSShreyansh Jain PMD_INIT_FUNC_TRACE(); 75912a4678aSShreyansh Jain 76012a4678aSShreyansh Jain if (net_fc) { 76112a4678aSShreyansh Jain fc_conf->pause_time = net_fc->pause_time; 76212a4678aSShreyansh Jain fc_conf->high_water = net_fc->high_water; 76312a4678aSShreyansh Jain fc_conf->low_water = net_fc->low_water; 76412a4678aSShreyansh Jain fc_conf->send_xon = net_fc->send_xon; 76512a4678aSShreyansh Jain fc_conf->mac_ctrl_frame_fwd = net_fc->mac_ctrl_frame_fwd; 76612a4678aSShreyansh Jain fc_conf->mode = net_fc->mode; 76712a4678aSShreyansh Jain fc_conf->autoneg = net_fc->autoneg; 76812a4678aSShreyansh Jain return 0; 76912a4678aSShreyansh Jain } 77012a4678aSShreyansh Jain ret = fman_if_get_fc_threshold(dpaa_intf->fif); 77112a4678aSShreyansh Jain if (ret) { 77212a4678aSShreyansh Jain fc_conf->mode = RTE_FC_TX_PAUSE; 77312a4678aSShreyansh Jain fc_conf->pause_time = fman_if_get_fc_quanta(dpaa_intf->fif); 77412a4678aSShreyansh Jain } else { 77512a4678aSShreyansh Jain fc_conf->mode = RTE_FC_NONE; 77612a4678aSShreyansh Jain } 77712a4678aSShreyansh Jain 77812a4678aSShreyansh Jain return 0; 77912a4678aSShreyansh Jain } 78012a4678aSShreyansh Jain 78112a4678aSShreyansh Jain static int 782fe6c6032SShreyansh Jain dpaa_dev_add_mac_addr(struct rte_eth_dev *dev, 783fe6c6032SShreyansh Jain struct ether_addr *addr, 784fe6c6032SShreyansh Jain uint32_t index, 785fe6c6032SShreyansh Jain __rte_unused uint32_t pool) 786fe6c6032SShreyansh Jain { 787fe6c6032SShreyansh Jain int ret; 788fe6c6032SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 789fe6c6032SShreyansh Jain 790fe6c6032SShreyansh Jain PMD_INIT_FUNC_TRACE(); 791fe6c6032SShreyansh Jain 792fe6c6032SShreyansh Jain ret = fman_if_add_mac_addr(dpaa_intf->fif, addr->addr_bytes, index); 793fe6c6032SShreyansh Jain 794fe6c6032SShreyansh Jain if (ret) 795fe6c6032SShreyansh Jain RTE_LOG(ERR, PMD, "error: Adding the MAC ADDR failed:" 796fe6c6032SShreyansh Jain " err = %d", ret); 797fe6c6032SShreyansh Jain return 0; 798fe6c6032SShreyansh Jain } 799fe6c6032SShreyansh Jain 800fe6c6032SShreyansh Jain static void 801fe6c6032SShreyansh Jain dpaa_dev_remove_mac_addr(struct rte_eth_dev *dev, 802fe6c6032SShreyansh Jain uint32_t index) 803fe6c6032SShreyansh Jain { 804fe6c6032SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 805fe6c6032SShreyansh Jain 806fe6c6032SShreyansh Jain PMD_INIT_FUNC_TRACE(); 807fe6c6032SShreyansh Jain 808fe6c6032SShreyansh Jain fman_if_clear_mac_addr(dpaa_intf->fif, index); 809fe6c6032SShreyansh Jain } 810fe6c6032SShreyansh Jain 811fe6c6032SShreyansh Jain static void 812fe6c6032SShreyansh Jain dpaa_dev_set_mac_addr(struct rte_eth_dev *dev, 813fe6c6032SShreyansh Jain struct ether_addr *addr) 814fe6c6032SShreyansh Jain { 815fe6c6032SShreyansh Jain int ret; 816fe6c6032SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 817fe6c6032SShreyansh Jain 818fe6c6032SShreyansh Jain PMD_INIT_FUNC_TRACE(); 819fe6c6032SShreyansh Jain 820fe6c6032SShreyansh Jain ret = fman_if_add_mac_addr(dpaa_intf->fif, addr->addr_bytes, 0); 821fe6c6032SShreyansh Jain if (ret) 822fe6c6032SShreyansh Jain RTE_LOG(ERR, PMD, "error: Setting the MAC ADDR failed %d", ret); 823fe6c6032SShreyansh Jain } 824fe6c6032SShreyansh Jain 825ff9e112dSShreyansh Jain static struct eth_dev_ops dpaa_devops = { 826ff9e112dSShreyansh Jain .dev_configure = dpaa_eth_dev_configure, 827ff9e112dSShreyansh Jain .dev_start = dpaa_eth_dev_start, 828ff9e112dSShreyansh Jain .dev_stop = dpaa_eth_dev_stop, 829ff9e112dSShreyansh Jain .dev_close = dpaa_eth_dev_close, 830799db456SShreyansh Jain .dev_infos_get = dpaa_eth_dev_info, 831a7bdc3bdSShreyansh Jain .dev_supported_ptypes_get = dpaa_supported_ptypes_get, 83237f9b54bSShreyansh Jain 83337f9b54bSShreyansh Jain .rx_queue_setup = dpaa_eth_rx_queue_setup, 83437f9b54bSShreyansh Jain .tx_queue_setup = dpaa_eth_tx_queue_setup, 83537f9b54bSShreyansh Jain .rx_queue_release = dpaa_eth_rx_queue_release, 83637f9b54bSShreyansh Jain .tx_queue_release = dpaa_eth_tx_queue_release, 837b005d729SHemant Agrawal .rx_queue_count = dpaa_dev_rx_queue_count, 838e124a69fSShreyansh Jain 83912a4678aSShreyansh Jain .flow_ctrl_get = dpaa_flow_ctrl_get, 84012a4678aSShreyansh Jain .flow_ctrl_set = dpaa_flow_ctrl_set, 84112a4678aSShreyansh Jain 842e124a69fSShreyansh Jain .link_update = dpaa_eth_link_update, 843e1ad3a05SShreyansh Jain .stats_get = dpaa_eth_stats_get, 844b21ed3e2SHemant Agrawal .xstats_get = dpaa_dev_xstats_get, 845b21ed3e2SHemant Agrawal .xstats_get_by_id = dpaa_xstats_get_by_id, 846b21ed3e2SHemant Agrawal .xstats_get_names_by_id = dpaa_xstats_get_names_by_id, 847b21ed3e2SHemant Agrawal .xstats_get_names = dpaa_xstats_get_names, 848b21ed3e2SHemant Agrawal .xstats_reset = dpaa_eth_stats_reset, 849e1ad3a05SShreyansh Jain .stats_reset = dpaa_eth_stats_reset, 85095ef603dSShreyansh Jain .promiscuous_enable = dpaa_eth_promiscuous_enable, 85195ef603dSShreyansh Jain .promiscuous_disable = dpaa_eth_promiscuous_disable, 85244dd70a3SShreyansh Jain .allmulticast_enable = dpaa_eth_multicast_enable, 85344dd70a3SShreyansh Jain .allmulticast_disable = dpaa_eth_multicast_disable, 8540cbec027SShreyansh Jain .mtu_set = dpaa_mtu_set, 855e124a69fSShreyansh Jain .dev_set_link_down = dpaa_link_down, 856e124a69fSShreyansh Jain .dev_set_link_up = dpaa_link_up, 857fe6c6032SShreyansh Jain .mac_addr_add = dpaa_dev_add_mac_addr, 858fe6c6032SShreyansh Jain .mac_addr_remove = dpaa_dev_remove_mac_addr, 859fe6c6032SShreyansh Jain .mac_addr_set = dpaa_dev_set_mac_addr, 860fe6c6032SShreyansh Jain 861cf0fab1dSHemant Agrawal .fw_version_get = dpaa_fw_version_get, 862ff9e112dSShreyansh Jain }; 863ff9e112dSShreyansh Jain 8648c3495f5SHemant Agrawal static bool 8658c3495f5SHemant Agrawal is_device_supported(struct rte_eth_dev *dev, struct rte_dpaa_driver *drv) 8668c3495f5SHemant Agrawal { 8678c3495f5SHemant Agrawal if (strcmp(dev->device->driver->name, 8688c3495f5SHemant Agrawal drv->driver.name)) 8698c3495f5SHemant Agrawal return false; 8708c3495f5SHemant Agrawal 8718c3495f5SHemant Agrawal return true; 8728c3495f5SHemant Agrawal } 8738c3495f5SHemant Agrawal 8748c3495f5SHemant Agrawal static bool 8758c3495f5SHemant Agrawal is_dpaa_supported(struct rte_eth_dev *dev) 8768c3495f5SHemant Agrawal { 8778c3495f5SHemant Agrawal return is_device_supported(dev, &rte_dpaa_pmd); 8788c3495f5SHemant Agrawal } 8798c3495f5SHemant Agrawal 880*77b7b81eSNeil Horman int __rte_experimental 8818c3495f5SHemant Agrawal rte_pmd_dpaa_set_tx_loopback(uint8_t port, uint8_t on) 8828c3495f5SHemant Agrawal { 8838c3495f5SHemant Agrawal struct rte_eth_dev *dev; 8848c3495f5SHemant Agrawal struct dpaa_if *dpaa_intf; 8858c3495f5SHemant Agrawal 8868c3495f5SHemant Agrawal RTE_ETH_VALID_PORTID_OR_ERR_RET(port, -ENODEV); 8878c3495f5SHemant Agrawal 8888c3495f5SHemant Agrawal dev = &rte_eth_devices[port]; 8898c3495f5SHemant Agrawal 8908c3495f5SHemant Agrawal if (!is_dpaa_supported(dev)) 8918c3495f5SHemant Agrawal return -ENOTSUP; 8928c3495f5SHemant Agrawal 8938c3495f5SHemant Agrawal dpaa_intf = dev->data->dev_private; 8948c3495f5SHemant Agrawal 8958c3495f5SHemant Agrawal if (on) 8968c3495f5SHemant Agrawal fman_if_loopback_enable(dpaa_intf->fif); 8978c3495f5SHemant Agrawal else 8988c3495f5SHemant Agrawal fman_if_loopback_disable(dpaa_intf->fif); 8998c3495f5SHemant Agrawal 9008c3495f5SHemant Agrawal return 0; 9018c3495f5SHemant Agrawal } 9028c3495f5SHemant Agrawal 90312a4678aSShreyansh Jain static int dpaa_fc_set_default(struct dpaa_if *dpaa_intf) 90412a4678aSShreyansh Jain { 90512a4678aSShreyansh Jain struct rte_eth_fc_conf *fc_conf; 90612a4678aSShreyansh Jain int ret; 90712a4678aSShreyansh Jain 90812a4678aSShreyansh Jain PMD_INIT_FUNC_TRACE(); 90912a4678aSShreyansh Jain 91012a4678aSShreyansh Jain if (!(dpaa_intf->fc_conf)) { 91112a4678aSShreyansh Jain dpaa_intf->fc_conf = rte_zmalloc(NULL, 91212a4678aSShreyansh Jain sizeof(struct rte_eth_fc_conf), MAX_CACHELINE); 91312a4678aSShreyansh Jain if (!dpaa_intf->fc_conf) { 91412a4678aSShreyansh Jain DPAA_PMD_ERR("unable to save flow control info"); 91512a4678aSShreyansh Jain return -ENOMEM; 91612a4678aSShreyansh Jain } 91712a4678aSShreyansh Jain } 91812a4678aSShreyansh Jain fc_conf = dpaa_intf->fc_conf; 91912a4678aSShreyansh Jain ret = fman_if_get_fc_threshold(dpaa_intf->fif); 92012a4678aSShreyansh Jain if (ret) { 92112a4678aSShreyansh Jain fc_conf->mode = RTE_FC_TX_PAUSE; 92212a4678aSShreyansh Jain fc_conf->pause_time = fman_if_get_fc_quanta(dpaa_intf->fif); 92312a4678aSShreyansh Jain } else { 92412a4678aSShreyansh Jain fc_conf->mode = RTE_FC_NONE; 92512a4678aSShreyansh Jain } 92612a4678aSShreyansh Jain 92712a4678aSShreyansh Jain return 0; 92812a4678aSShreyansh Jain } 92912a4678aSShreyansh Jain 93037f9b54bSShreyansh Jain /* Initialise an Rx FQ */ 93162f53995SHemant Agrawal static int dpaa_rx_queue_init(struct qman_fq *fq, struct qman_cgr *cgr_rx, 93237f9b54bSShreyansh Jain uint32_t fqid) 93337f9b54bSShreyansh Jain { 9348d804cf1SHemant Agrawal struct qm_mcc_initfq opts = {0}; 93537f9b54bSShreyansh Jain int ret; 93662f53995SHemant Agrawal u32 flags = 0; 93762f53995SHemant Agrawal struct qm_mcc_initcgr cgr_opts = { 93862f53995SHemant Agrawal .we_mask = QM_CGR_WE_CS_THRES | 93962f53995SHemant Agrawal QM_CGR_WE_CSTD_EN | 94062f53995SHemant Agrawal QM_CGR_WE_MODE, 94162f53995SHemant Agrawal .cgr = { 94262f53995SHemant Agrawal .cstd_en = QM_CGR_EN, 94362f53995SHemant Agrawal .mode = QMAN_CGR_MODE_FRAME 94462f53995SHemant Agrawal } 94562f53995SHemant Agrawal }; 94637f9b54bSShreyansh Jain 94737f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 94837f9b54bSShreyansh Jain 94937f9b54bSShreyansh Jain ret = qman_reserve_fqid(fqid); 95037f9b54bSShreyansh Jain if (ret) { 95137f9b54bSShreyansh Jain DPAA_PMD_ERR("reserve rx fqid %d failed with ret: %d", 95237f9b54bSShreyansh Jain fqid, ret); 95337f9b54bSShreyansh Jain return -EINVAL; 95437f9b54bSShreyansh Jain } 95537f9b54bSShreyansh Jain 95637f9b54bSShreyansh Jain DPAA_PMD_DEBUG("creating rx fq %p, fqid %d", fq, fqid); 95737f9b54bSShreyansh Jain ret = qman_create_fq(fqid, QMAN_FQ_FLAG_NO_ENQUEUE, fq); 95837f9b54bSShreyansh Jain if (ret) { 95937f9b54bSShreyansh Jain DPAA_PMD_ERR("create rx fqid %d failed with ret: %d", 96037f9b54bSShreyansh Jain fqid, ret); 96137f9b54bSShreyansh Jain return ret; 96237f9b54bSShreyansh Jain } 9630c504f69SHemant Agrawal fq->is_static = false; 9645e745593SSunil Kumar Kori 9655e745593SSunil Kumar Kori dpaa_poll_queue_default_config(&opts); 96637f9b54bSShreyansh Jain 96762f53995SHemant Agrawal if (cgr_rx) { 96862f53995SHemant Agrawal /* Enable tail drop with cgr on this queue */ 96962f53995SHemant Agrawal qm_cgr_cs_thres_set64(&cgr_opts.cgr.cs_thres, td_threshold, 0); 97062f53995SHemant Agrawal cgr_rx->cb = NULL; 97162f53995SHemant Agrawal ret = qman_create_cgr(cgr_rx, QMAN_CGR_FLAG_USE_INIT, 97262f53995SHemant Agrawal &cgr_opts); 97362f53995SHemant Agrawal if (ret) { 97462f53995SHemant Agrawal DPAA_PMD_WARN( 97562f53995SHemant Agrawal "rx taildrop init fail on rx fqid %d (ret=%d)", 97662f53995SHemant Agrawal fqid, ret); 97762f53995SHemant Agrawal goto without_cgr; 97862f53995SHemant Agrawal } 97962f53995SHemant Agrawal opts.we_mask |= QM_INITFQ_WE_CGID; 98062f53995SHemant Agrawal opts.fqd.cgid = cgr_rx->cgrid; 98162f53995SHemant Agrawal opts.fqd.fq_ctrl |= QM_FQCTRL_CGE; 98262f53995SHemant Agrawal } 98362f53995SHemant Agrawal without_cgr: 98462f53995SHemant Agrawal ret = qman_init_fq(fq, flags, &opts); 98537f9b54bSShreyansh Jain if (ret) 98637f9b54bSShreyansh Jain DPAA_PMD_ERR("init rx fqid %d failed with ret: %d", fqid, ret); 98737f9b54bSShreyansh Jain return ret; 98837f9b54bSShreyansh Jain } 98937f9b54bSShreyansh Jain 99037f9b54bSShreyansh Jain /* Initialise a Tx FQ */ 99137f9b54bSShreyansh Jain static int dpaa_tx_queue_init(struct qman_fq *fq, 99237f9b54bSShreyansh Jain struct fman_if *fman_intf) 99337f9b54bSShreyansh Jain { 9948d804cf1SHemant Agrawal struct qm_mcc_initfq opts = {0}; 99537f9b54bSShreyansh Jain int ret; 99637f9b54bSShreyansh Jain 99737f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 99837f9b54bSShreyansh Jain 99937f9b54bSShreyansh Jain ret = qman_create_fq(0, QMAN_FQ_FLAG_DYNAMIC_FQID | 100037f9b54bSShreyansh Jain QMAN_FQ_FLAG_TO_DCPORTAL, fq); 100137f9b54bSShreyansh Jain if (ret) { 100237f9b54bSShreyansh Jain DPAA_PMD_ERR("create tx fq failed with ret: %d", ret); 100337f9b54bSShreyansh Jain return ret; 100437f9b54bSShreyansh Jain } 100537f9b54bSShreyansh Jain opts.we_mask = QM_INITFQ_WE_DESTWQ | QM_INITFQ_WE_FQCTRL | 100637f9b54bSShreyansh Jain QM_INITFQ_WE_CONTEXTB | QM_INITFQ_WE_CONTEXTA; 100737f9b54bSShreyansh Jain opts.fqd.dest.channel = fman_intf->tx_channel_id; 100837f9b54bSShreyansh Jain opts.fqd.dest.wq = DPAA_IF_TX_PRIORITY; 100937f9b54bSShreyansh Jain opts.fqd.fq_ctrl = QM_FQCTRL_PREFERINCACHE; 101037f9b54bSShreyansh Jain opts.fqd.context_b = 0; 101137f9b54bSShreyansh Jain /* no tx-confirmation */ 101237f9b54bSShreyansh Jain opts.fqd.context_a.hi = 0x80000000 | fman_dealloc_bufs_mask_hi; 101337f9b54bSShreyansh Jain opts.fqd.context_a.lo = 0 | fman_dealloc_bufs_mask_lo; 101437f9b54bSShreyansh Jain DPAA_PMD_DEBUG("init tx fq %p, fqid %d", fq, fq->fqid); 101537f9b54bSShreyansh Jain ret = qman_init_fq(fq, QMAN_INITFQ_FLAG_SCHED, &opts); 101637f9b54bSShreyansh Jain if (ret) 101737f9b54bSShreyansh Jain DPAA_PMD_ERR("init tx fqid %d failed %d", fq->fqid, ret); 101837f9b54bSShreyansh Jain return ret; 101937f9b54bSShreyansh Jain } 102037f9b54bSShreyansh Jain 102105ba55bcSShreyansh Jain #ifdef RTE_LIBRTE_DPAA_DEBUG_DRIVER 102205ba55bcSShreyansh Jain /* Initialise a DEBUG FQ ([rt]x_error, rx_default). */ 102305ba55bcSShreyansh Jain static int dpaa_debug_queue_init(struct qman_fq *fq, uint32_t fqid) 102405ba55bcSShreyansh Jain { 10258d804cf1SHemant Agrawal struct qm_mcc_initfq opts = {0}; 102605ba55bcSShreyansh Jain int ret; 102705ba55bcSShreyansh Jain 102805ba55bcSShreyansh Jain PMD_INIT_FUNC_TRACE(); 102905ba55bcSShreyansh Jain 103005ba55bcSShreyansh Jain ret = qman_reserve_fqid(fqid); 103105ba55bcSShreyansh Jain if (ret) { 103205ba55bcSShreyansh Jain DPAA_PMD_ERR("Reserve debug fqid %d failed with ret: %d", 103305ba55bcSShreyansh Jain fqid, ret); 103405ba55bcSShreyansh Jain return -EINVAL; 103505ba55bcSShreyansh Jain } 103605ba55bcSShreyansh Jain /* "map" this Rx FQ to one of the interfaces Tx FQID */ 103705ba55bcSShreyansh Jain DPAA_PMD_DEBUG("Creating debug fq %p, fqid %d", fq, fqid); 103805ba55bcSShreyansh Jain ret = qman_create_fq(fqid, QMAN_FQ_FLAG_NO_ENQUEUE, fq); 103905ba55bcSShreyansh Jain if (ret) { 104005ba55bcSShreyansh Jain DPAA_PMD_ERR("create debug fqid %d failed with ret: %d", 104105ba55bcSShreyansh Jain fqid, ret); 104205ba55bcSShreyansh Jain return ret; 104305ba55bcSShreyansh Jain } 104405ba55bcSShreyansh Jain opts.we_mask = QM_INITFQ_WE_DESTWQ | QM_INITFQ_WE_FQCTRL; 104505ba55bcSShreyansh Jain opts.fqd.dest.wq = DPAA_IF_DEBUG_PRIORITY; 104605ba55bcSShreyansh Jain ret = qman_init_fq(fq, 0, &opts); 104705ba55bcSShreyansh Jain if (ret) 104805ba55bcSShreyansh Jain DPAA_PMD_ERR("init debug fqid %d failed with ret: %d", 104905ba55bcSShreyansh Jain fqid, ret); 105005ba55bcSShreyansh Jain return ret; 105105ba55bcSShreyansh Jain } 105205ba55bcSShreyansh Jain #endif 105305ba55bcSShreyansh Jain 1054ff9e112dSShreyansh Jain /* Initialise a network interface */ 1055ff9e112dSShreyansh Jain static int 1056ff9e112dSShreyansh Jain dpaa_dev_init(struct rte_eth_dev *eth_dev) 1057ff9e112dSShreyansh Jain { 105837f9b54bSShreyansh Jain int num_cores, num_rx_fqs, fqid; 105937f9b54bSShreyansh Jain int loop, ret = 0; 1060ff9e112dSShreyansh Jain int dev_id; 1061ff9e112dSShreyansh Jain struct rte_dpaa_device *dpaa_device; 1062ff9e112dSShreyansh Jain struct dpaa_if *dpaa_intf; 106337f9b54bSShreyansh Jain struct fm_eth_port_cfg *cfg; 106437f9b54bSShreyansh Jain struct fman_if *fman_intf; 106537f9b54bSShreyansh Jain struct fman_if_bpool *bp, *tmp_bp; 106662f53995SHemant Agrawal uint32_t cgrid[DPAA_MAX_NUM_PCD_QUEUES]; 1067ff9e112dSShreyansh Jain 1068ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 1069ff9e112dSShreyansh Jain 1070ff9e112dSShreyansh Jain /* For secondary processes, the primary has done all the work */ 1071ff9e112dSShreyansh Jain if (rte_eal_process_type() != RTE_PROC_PRIMARY) 1072ff9e112dSShreyansh Jain return 0; 1073ff9e112dSShreyansh Jain 1074ff9e112dSShreyansh Jain dpaa_device = DEV_TO_DPAA_DEVICE(eth_dev->device); 1075ff9e112dSShreyansh Jain dev_id = dpaa_device->id.dev_id; 1076ff9e112dSShreyansh Jain dpaa_intf = eth_dev->data->dev_private; 107737f9b54bSShreyansh Jain cfg = &dpaa_netcfg->port_cfg[dev_id]; 107837f9b54bSShreyansh Jain fman_intf = cfg->fman_if; 1079ff9e112dSShreyansh Jain 1080ff9e112dSShreyansh Jain dpaa_intf->name = dpaa_device->name; 1081ff9e112dSShreyansh Jain 108237f9b54bSShreyansh Jain /* save fman_if & cfg in the interface struture */ 108337f9b54bSShreyansh Jain dpaa_intf->fif = fman_intf; 1084ff9e112dSShreyansh Jain dpaa_intf->ifid = dev_id; 108537f9b54bSShreyansh Jain dpaa_intf->cfg = cfg; 1086ff9e112dSShreyansh Jain 108737f9b54bSShreyansh Jain /* Initialize Rx FQ's */ 108837f9b54bSShreyansh Jain if (getenv("DPAA_NUM_RX_QUEUES")) 108937f9b54bSShreyansh Jain num_rx_fqs = atoi(getenv("DPAA_NUM_RX_QUEUES")); 109037f9b54bSShreyansh Jain else 109137f9b54bSShreyansh Jain num_rx_fqs = DPAA_DEFAULT_NUM_PCD_QUEUES; 109237f9b54bSShreyansh Jain 10930c504f69SHemant Agrawal /* if push mode queues to be enabled. Currenly we are allowing only 10940c504f69SHemant Agrawal * one queue per thread. 10950c504f69SHemant Agrawal */ 10960c504f69SHemant Agrawal if (getenv("DPAA_PUSH_QUEUES_NUMBER")) { 10970c504f69SHemant Agrawal dpaa_push_mode_max_queue = 10980c504f69SHemant Agrawal atoi(getenv("DPAA_PUSH_QUEUES_NUMBER")); 10990c504f69SHemant Agrawal if (dpaa_push_mode_max_queue > DPAA_MAX_PUSH_MODE_QUEUE) 11000c504f69SHemant Agrawal dpaa_push_mode_max_queue = DPAA_MAX_PUSH_MODE_QUEUE; 11010c504f69SHemant Agrawal } 11020c504f69SHemant Agrawal 110337f9b54bSShreyansh Jain /* Each device can not have more than DPAA_PCD_FQID_MULTIPLIER RX 110437f9b54bSShreyansh Jain * queues. 110537f9b54bSShreyansh Jain */ 110637f9b54bSShreyansh Jain if (num_rx_fqs <= 0 || num_rx_fqs > DPAA_PCD_FQID_MULTIPLIER) { 110737f9b54bSShreyansh Jain DPAA_PMD_ERR("Invalid number of RX queues\n"); 110837f9b54bSShreyansh Jain return -EINVAL; 110937f9b54bSShreyansh Jain } 111037f9b54bSShreyansh Jain 111137f9b54bSShreyansh Jain dpaa_intf->rx_queues = rte_zmalloc(NULL, 111237f9b54bSShreyansh Jain sizeof(struct qman_fq) * num_rx_fqs, MAX_CACHELINE); 11130ff76833SYong Wang if (!dpaa_intf->rx_queues) { 11140ff76833SYong Wang DPAA_PMD_ERR("Failed to alloc mem for RX queues\n"); 11150ff76833SYong Wang return -ENOMEM; 11160ff76833SYong Wang } 111762f53995SHemant Agrawal 111862f53995SHemant Agrawal /* If congestion control is enabled globally*/ 111962f53995SHemant Agrawal if (td_threshold) { 112062f53995SHemant Agrawal dpaa_intf->cgr_rx = rte_zmalloc(NULL, 112162f53995SHemant Agrawal sizeof(struct qman_cgr) * num_rx_fqs, MAX_CACHELINE); 11220ff76833SYong Wang if (!dpaa_intf->cgr_rx) { 11230ff76833SYong Wang DPAA_PMD_ERR("Failed to alloc mem for cgr_rx\n"); 11240ff76833SYong Wang ret = -ENOMEM; 11250ff76833SYong Wang goto free_rx; 11260ff76833SYong Wang } 112762f53995SHemant Agrawal 112862f53995SHemant Agrawal ret = qman_alloc_cgrid_range(&cgrid[0], num_rx_fqs, 1, 0); 112962f53995SHemant Agrawal if (ret != num_rx_fqs) { 113062f53995SHemant Agrawal DPAA_PMD_WARN("insufficient CGRIDs available"); 11310ff76833SYong Wang ret = -EINVAL; 11320ff76833SYong Wang goto free_rx; 113362f53995SHemant Agrawal } 113462f53995SHemant Agrawal } else { 113562f53995SHemant Agrawal dpaa_intf->cgr_rx = NULL; 113662f53995SHemant Agrawal } 113762f53995SHemant Agrawal 113837f9b54bSShreyansh Jain for (loop = 0; loop < num_rx_fqs; loop++) { 113937f9b54bSShreyansh Jain fqid = DPAA_PCD_FQID_START + dpaa_intf->ifid * 114037f9b54bSShreyansh Jain DPAA_PCD_FQID_MULTIPLIER + loop; 114162f53995SHemant Agrawal 114262f53995SHemant Agrawal if (dpaa_intf->cgr_rx) 114362f53995SHemant Agrawal dpaa_intf->cgr_rx[loop].cgrid = cgrid[loop]; 114462f53995SHemant Agrawal 114562f53995SHemant Agrawal ret = dpaa_rx_queue_init(&dpaa_intf->rx_queues[loop], 114662f53995SHemant Agrawal dpaa_intf->cgr_rx ? &dpaa_intf->cgr_rx[loop] : NULL, 114762f53995SHemant Agrawal fqid); 114837f9b54bSShreyansh Jain if (ret) 11490ff76833SYong Wang goto free_rx; 115037f9b54bSShreyansh Jain dpaa_intf->rx_queues[loop].dpaa_intf = dpaa_intf; 115137f9b54bSShreyansh Jain } 115237f9b54bSShreyansh Jain dpaa_intf->nb_rx_queues = num_rx_fqs; 115337f9b54bSShreyansh Jain 11540ff76833SYong Wang /* Initialise Tx FQs.free_rx Have as many Tx FQ's as number of cores */ 115537f9b54bSShreyansh Jain num_cores = rte_lcore_count(); 115637f9b54bSShreyansh Jain dpaa_intf->tx_queues = rte_zmalloc(NULL, sizeof(struct qman_fq) * 115737f9b54bSShreyansh Jain num_cores, MAX_CACHELINE); 11580ff76833SYong Wang if (!dpaa_intf->tx_queues) { 11590ff76833SYong Wang DPAA_PMD_ERR("Failed to alloc mem for TX queues\n"); 11600ff76833SYong Wang ret = -ENOMEM; 11610ff76833SYong Wang goto free_rx; 11620ff76833SYong Wang } 116337f9b54bSShreyansh Jain 116437f9b54bSShreyansh Jain for (loop = 0; loop < num_cores; loop++) { 116537f9b54bSShreyansh Jain ret = dpaa_tx_queue_init(&dpaa_intf->tx_queues[loop], 116637f9b54bSShreyansh Jain fman_intf); 116737f9b54bSShreyansh Jain if (ret) 11680ff76833SYong Wang goto free_tx; 116937f9b54bSShreyansh Jain dpaa_intf->tx_queues[loop].dpaa_intf = dpaa_intf; 117037f9b54bSShreyansh Jain } 117137f9b54bSShreyansh Jain dpaa_intf->nb_tx_queues = num_cores; 117237f9b54bSShreyansh Jain 117305ba55bcSShreyansh Jain #ifdef RTE_LIBRTE_DPAA_DEBUG_DRIVER 117405ba55bcSShreyansh Jain dpaa_debug_queue_init(&dpaa_intf->debug_queues[ 117505ba55bcSShreyansh Jain DPAA_DEBUG_FQ_RX_ERROR], fman_intf->fqid_rx_err); 117605ba55bcSShreyansh Jain dpaa_intf->debug_queues[DPAA_DEBUG_FQ_RX_ERROR].dpaa_intf = dpaa_intf; 117705ba55bcSShreyansh Jain dpaa_debug_queue_init(&dpaa_intf->debug_queues[ 117805ba55bcSShreyansh Jain DPAA_DEBUG_FQ_TX_ERROR], fman_intf->fqid_tx_err); 117905ba55bcSShreyansh Jain dpaa_intf->debug_queues[DPAA_DEBUG_FQ_TX_ERROR].dpaa_intf = dpaa_intf; 118005ba55bcSShreyansh Jain #endif 118105ba55bcSShreyansh Jain 118237f9b54bSShreyansh Jain DPAA_PMD_DEBUG("All frame queues created"); 118337f9b54bSShreyansh Jain 118412a4678aSShreyansh Jain /* Get the initial configuration for flow control */ 118512a4678aSShreyansh Jain dpaa_fc_set_default(dpaa_intf); 118612a4678aSShreyansh Jain 118737f9b54bSShreyansh Jain /* reset bpool list, initialize bpool dynamically */ 118837f9b54bSShreyansh Jain list_for_each_entry_safe(bp, tmp_bp, &cfg->fman_if->bpool_list, node) { 118937f9b54bSShreyansh Jain list_del(&bp->node); 119014595858SShreyansh Jain free(bp); 119137f9b54bSShreyansh Jain } 119237f9b54bSShreyansh Jain 119337f9b54bSShreyansh Jain /* Populate ethdev structure */ 1194ff9e112dSShreyansh Jain eth_dev->dev_ops = &dpaa_devops; 119537f9b54bSShreyansh Jain eth_dev->rx_pkt_burst = dpaa_eth_queue_rx; 119637f9b54bSShreyansh Jain eth_dev->tx_pkt_burst = dpaa_eth_tx_drop_all; 119737f9b54bSShreyansh Jain 119837f9b54bSShreyansh Jain /* Allocate memory for storing MAC addresses */ 119937f9b54bSShreyansh Jain eth_dev->data->mac_addrs = rte_zmalloc("mac_addr", 120037f9b54bSShreyansh Jain ETHER_ADDR_LEN * DPAA_MAX_MAC_FILTER, 0); 120137f9b54bSShreyansh Jain if (eth_dev->data->mac_addrs == NULL) { 120237f9b54bSShreyansh Jain DPAA_PMD_ERR("Failed to allocate %d bytes needed to " 120337f9b54bSShreyansh Jain "store MAC addresses", 120437f9b54bSShreyansh Jain ETHER_ADDR_LEN * DPAA_MAX_MAC_FILTER); 12050ff76833SYong Wang ret = -ENOMEM; 12060ff76833SYong Wang goto free_tx; 120737f9b54bSShreyansh Jain } 120837f9b54bSShreyansh Jain 120937f9b54bSShreyansh Jain /* copy the primary mac address */ 121037f9b54bSShreyansh Jain ether_addr_copy(&fman_intf->mac_addr, ð_dev->data->mac_addrs[0]); 121137f9b54bSShreyansh Jain 121237f9b54bSShreyansh Jain RTE_LOG(INFO, PMD, "net: dpaa: %s: %02x:%02x:%02x:%02x:%02x:%02x\n", 121337f9b54bSShreyansh Jain dpaa_device->name, 121437f9b54bSShreyansh Jain fman_intf->mac_addr.addr_bytes[0], 121537f9b54bSShreyansh Jain fman_intf->mac_addr.addr_bytes[1], 121637f9b54bSShreyansh Jain fman_intf->mac_addr.addr_bytes[2], 121737f9b54bSShreyansh Jain fman_intf->mac_addr.addr_bytes[3], 121837f9b54bSShreyansh Jain fman_intf->mac_addr.addr_bytes[4], 121937f9b54bSShreyansh Jain fman_intf->mac_addr.addr_bytes[5]); 122037f9b54bSShreyansh Jain 122137f9b54bSShreyansh Jain /* Disable RX mode */ 122237f9b54bSShreyansh Jain fman_if_discard_rx_errors(fman_intf); 122337f9b54bSShreyansh Jain fman_if_disable_rx(fman_intf); 122437f9b54bSShreyansh Jain /* Disable promiscuous mode */ 122537f9b54bSShreyansh Jain fman_if_promiscuous_disable(fman_intf); 122637f9b54bSShreyansh Jain /* Disable multicast */ 122737f9b54bSShreyansh Jain fman_if_reset_mcast_filter_table(fman_intf); 122837f9b54bSShreyansh Jain /* Reset interface statistics */ 122937f9b54bSShreyansh Jain fman_if_stats_reset(fman_intf); 1230ff9e112dSShreyansh Jain 1231ff9e112dSShreyansh Jain return 0; 12320ff76833SYong Wang 12330ff76833SYong Wang free_tx: 12340ff76833SYong Wang rte_free(dpaa_intf->tx_queues); 12350ff76833SYong Wang dpaa_intf->tx_queues = NULL; 12360ff76833SYong Wang dpaa_intf->nb_tx_queues = 0; 12370ff76833SYong Wang 12380ff76833SYong Wang free_rx: 12390ff76833SYong Wang rte_free(dpaa_intf->cgr_rx); 12400ff76833SYong Wang rte_free(dpaa_intf->rx_queues); 12410ff76833SYong Wang dpaa_intf->rx_queues = NULL; 12420ff76833SYong Wang dpaa_intf->nb_rx_queues = 0; 12430ff76833SYong Wang return ret; 1244ff9e112dSShreyansh Jain } 1245ff9e112dSShreyansh Jain 1246ff9e112dSShreyansh Jain static int 1247ff9e112dSShreyansh Jain dpaa_dev_uninit(struct rte_eth_dev *dev) 1248ff9e112dSShreyansh Jain { 1249ff9e112dSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 125062f53995SHemant Agrawal int loop; 1251ff9e112dSShreyansh Jain 1252ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 1253ff9e112dSShreyansh Jain 1254ff9e112dSShreyansh Jain if (rte_eal_process_type() != RTE_PROC_PRIMARY) 1255ff9e112dSShreyansh Jain return -EPERM; 1256ff9e112dSShreyansh Jain 1257ff9e112dSShreyansh Jain if (!dpaa_intf) { 1258ff9e112dSShreyansh Jain DPAA_PMD_WARN("Already closed or not started"); 1259ff9e112dSShreyansh Jain return -1; 1260ff9e112dSShreyansh Jain } 1261ff9e112dSShreyansh Jain 1262ff9e112dSShreyansh Jain dpaa_eth_dev_close(dev); 1263ff9e112dSShreyansh Jain 126437f9b54bSShreyansh Jain /* release configuration memory */ 126537f9b54bSShreyansh Jain if (dpaa_intf->fc_conf) 126637f9b54bSShreyansh Jain rte_free(dpaa_intf->fc_conf); 126737f9b54bSShreyansh Jain 126862f53995SHemant Agrawal /* Release RX congestion Groups */ 126962f53995SHemant Agrawal if (dpaa_intf->cgr_rx) { 127062f53995SHemant Agrawal for (loop = 0; loop < dpaa_intf->nb_rx_queues; loop++) 127162f53995SHemant Agrawal qman_delete_cgr(&dpaa_intf->cgr_rx[loop]); 127262f53995SHemant Agrawal 127362f53995SHemant Agrawal qman_release_cgrid_range(dpaa_intf->cgr_rx[loop].cgrid, 127462f53995SHemant Agrawal dpaa_intf->nb_rx_queues); 127562f53995SHemant Agrawal } 127662f53995SHemant Agrawal 127762f53995SHemant Agrawal rte_free(dpaa_intf->cgr_rx); 127862f53995SHemant Agrawal dpaa_intf->cgr_rx = NULL; 127962f53995SHemant Agrawal 128037f9b54bSShreyansh Jain rte_free(dpaa_intf->rx_queues); 128137f9b54bSShreyansh Jain dpaa_intf->rx_queues = NULL; 128237f9b54bSShreyansh Jain 128337f9b54bSShreyansh Jain rte_free(dpaa_intf->tx_queues); 128437f9b54bSShreyansh Jain dpaa_intf->tx_queues = NULL; 128537f9b54bSShreyansh Jain 128637f9b54bSShreyansh Jain /* free memory for storing MAC addresses */ 128737f9b54bSShreyansh Jain rte_free(dev->data->mac_addrs); 128837f9b54bSShreyansh Jain dev->data->mac_addrs = NULL; 128937f9b54bSShreyansh Jain 1290ff9e112dSShreyansh Jain dev->dev_ops = NULL; 1291ff9e112dSShreyansh Jain dev->rx_pkt_burst = NULL; 1292ff9e112dSShreyansh Jain dev->tx_pkt_burst = NULL; 1293ff9e112dSShreyansh Jain 1294ff9e112dSShreyansh Jain return 0; 1295ff9e112dSShreyansh Jain } 1296ff9e112dSShreyansh Jain 1297ff9e112dSShreyansh Jain static int 1298ff9e112dSShreyansh Jain rte_dpaa_probe(struct rte_dpaa_driver *dpaa_drv, 1299ff9e112dSShreyansh Jain struct rte_dpaa_device *dpaa_dev) 1300ff9e112dSShreyansh Jain { 1301ff9e112dSShreyansh Jain int diag; 1302ff9e112dSShreyansh Jain int ret; 1303ff9e112dSShreyansh Jain struct rte_eth_dev *eth_dev; 1304ff9e112dSShreyansh Jain 1305ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 1306ff9e112dSShreyansh Jain 1307ff9e112dSShreyansh Jain /* In case of secondary process, the device is already configured 1308ff9e112dSShreyansh Jain * and no further action is required, except portal initialization 1309ff9e112dSShreyansh Jain * and verifying secondary attachment to port name. 1310ff9e112dSShreyansh Jain */ 1311ff9e112dSShreyansh Jain if (rte_eal_process_type() != RTE_PROC_PRIMARY) { 1312ff9e112dSShreyansh Jain eth_dev = rte_eth_dev_attach_secondary(dpaa_dev->name); 1313ff9e112dSShreyansh Jain if (!eth_dev) 1314ff9e112dSShreyansh Jain return -ENOMEM; 1315ff9e112dSShreyansh Jain return 0; 1316ff9e112dSShreyansh Jain } 1317ff9e112dSShreyansh Jain 1318ff9e112dSShreyansh Jain if (!is_global_init) { 1319ff9e112dSShreyansh Jain /* One time load of Qman/Bman drivers */ 1320ff9e112dSShreyansh Jain ret = qman_global_init(); 1321ff9e112dSShreyansh Jain if (ret) { 1322ff9e112dSShreyansh Jain DPAA_PMD_ERR("QMAN initialization failed: %d", 1323ff9e112dSShreyansh Jain ret); 1324ff9e112dSShreyansh Jain return ret; 1325ff9e112dSShreyansh Jain } 1326ff9e112dSShreyansh Jain ret = bman_global_init(); 1327ff9e112dSShreyansh Jain if (ret) { 1328ff9e112dSShreyansh Jain DPAA_PMD_ERR("BMAN initialization failed: %d", 1329ff9e112dSShreyansh Jain ret); 1330ff9e112dSShreyansh Jain return ret; 1331ff9e112dSShreyansh Jain } 1332ff9e112dSShreyansh Jain 1333ff9e112dSShreyansh Jain is_global_init = 1; 1334ff9e112dSShreyansh Jain } 1335ff9e112dSShreyansh Jain 1336ff9e112dSShreyansh Jain ret = rte_dpaa_portal_init((void *)1); 1337ff9e112dSShreyansh Jain if (ret) { 1338ff9e112dSShreyansh Jain DPAA_PMD_ERR("Unable to initialize portal"); 1339ff9e112dSShreyansh Jain return ret; 1340ff9e112dSShreyansh Jain } 1341ff9e112dSShreyansh Jain 1342ff9e112dSShreyansh Jain eth_dev = rte_eth_dev_allocate(dpaa_dev->name); 1343ff9e112dSShreyansh Jain if (eth_dev == NULL) 1344ff9e112dSShreyansh Jain return -ENOMEM; 1345ff9e112dSShreyansh Jain 1346ff9e112dSShreyansh Jain eth_dev->data->dev_private = rte_zmalloc( 1347ff9e112dSShreyansh Jain "ethdev private structure", 1348ff9e112dSShreyansh Jain sizeof(struct dpaa_if), 1349ff9e112dSShreyansh Jain RTE_CACHE_LINE_SIZE); 1350ff9e112dSShreyansh Jain if (!eth_dev->data->dev_private) { 1351ff9e112dSShreyansh Jain DPAA_PMD_ERR("Cannot allocate memzone for port data"); 1352ff9e112dSShreyansh Jain rte_eth_dev_release_port(eth_dev); 1353ff9e112dSShreyansh Jain return -ENOMEM; 1354ff9e112dSShreyansh Jain } 1355ff9e112dSShreyansh Jain 1356ff9e112dSShreyansh Jain eth_dev->device = &dpaa_dev->device; 1357ff9e112dSShreyansh Jain eth_dev->device->driver = &dpaa_drv->driver; 1358ff9e112dSShreyansh Jain dpaa_dev->eth_dev = eth_dev; 1359ff9e112dSShreyansh Jain 1360ff9e112dSShreyansh Jain /* Invoke PMD device initialization function */ 1361ff9e112dSShreyansh Jain diag = dpaa_dev_init(eth_dev); 1362ff9e112dSShreyansh Jain if (diag == 0) 1363ff9e112dSShreyansh Jain return 0; 1364ff9e112dSShreyansh Jain 1365ff9e112dSShreyansh Jain if (rte_eal_process_type() == RTE_PROC_PRIMARY) 1366ff9e112dSShreyansh Jain rte_free(eth_dev->data->dev_private); 1367ff9e112dSShreyansh Jain 1368ff9e112dSShreyansh Jain rte_eth_dev_release_port(eth_dev); 1369ff9e112dSShreyansh Jain return diag; 1370ff9e112dSShreyansh Jain } 1371ff9e112dSShreyansh Jain 1372ff9e112dSShreyansh Jain static int 1373ff9e112dSShreyansh Jain rte_dpaa_remove(struct rte_dpaa_device *dpaa_dev) 1374ff9e112dSShreyansh Jain { 1375ff9e112dSShreyansh Jain struct rte_eth_dev *eth_dev; 1376ff9e112dSShreyansh Jain 1377ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 1378ff9e112dSShreyansh Jain 1379ff9e112dSShreyansh Jain eth_dev = dpaa_dev->eth_dev; 1380ff9e112dSShreyansh Jain dpaa_dev_uninit(eth_dev); 1381ff9e112dSShreyansh Jain 1382ff9e112dSShreyansh Jain if (rte_eal_process_type() == RTE_PROC_PRIMARY) 1383ff9e112dSShreyansh Jain rte_free(eth_dev->data->dev_private); 1384ff9e112dSShreyansh Jain 1385ff9e112dSShreyansh Jain rte_eth_dev_release_port(eth_dev); 1386ff9e112dSShreyansh Jain 1387ff9e112dSShreyansh Jain return 0; 1388ff9e112dSShreyansh Jain } 1389ff9e112dSShreyansh Jain 1390ff9e112dSShreyansh Jain static struct rte_dpaa_driver rte_dpaa_pmd = { 1391ff9e112dSShreyansh Jain .drv_type = FSL_DPAA_ETH, 1392ff9e112dSShreyansh Jain .probe = rte_dpaa_probe, 1393ff9e112dSShreyansh Jain .remove = rte_dpaa_remove, 1394ff9e112dSShreyansh Jain }; 1395ff9e112dSShreyansh Jain 1396ff9e112dSShreyansh Jain RTE_PMD_REGISTER_DPAA(net_dpaa, rte_dpaa_pmd); 1397