xref: /dpdk/drivers/net/dpaa/dpaa_ethdev.c (revision 77393f561030c86c2b80dbe720aa81a981900aa9)
1d81734caSHemant Agrawal /* SPDX-License-Identifier: BSD-3-Clause
2ff9e112dSShreyansh Jain  *
3ff9e112dSShreyansh Jain  *   Copyright 2016 Freescale Semiconductor, Inc. All rights reserved.
49124e65dSGagandeep Singh  *   Copyright 2017-2020 NXP
5ff9e112dSShreyansh Jain  *
6ff9e112dSShreyansh Jain  */
7ff9e112dSShreyansh Jain /* System headers */
8ff9e112dSShreyansh Jain #include <stdio.h>
9ff9e112dSShreyansh Jain #include <inttypes.h>
10ff9e112dSShreyansh Jain #include <unistd.h>
11ff9e112dSShreyansh Jain #include <limits.h>
12ff9e112dSShreyansh Jain #include <sched.h>
13ff9e112dSShreyansh Jain #include <signal.h>
14ff9e112dSShreyansh Jain #include <pthread.h>
15ff9e112dSShreyansh Jain #include <sys/types.h>
16ff9e112dSShreyansh Jain #include <sys/syscall.h>
17ff9e112dSShreyansh Jain 
186723c0fcSBruce Richardson #include <rte_string_fns.h>
19ff9e112dSShreyansh Jain #include <rte_byteorder.h>
20ff9e112dSShreyansh Jain #include <rte_common.h>
21ff9e112dSShreyansh Jain #include <rte_interrupts.h>
22ff9e112dSShreyansh Jain #include <rte_log.h>
23ff9e112dSShreyansh Jain #include <rte_debug.h>
24ff9e112dSShreyansh Jain #include <rte_pci.h>
25ff9e112dSShreyansh Jain #include <rte_atomic.h>
26ff9e112dSShreyansh Jain #include <rte_branch_prediction.h>
27ff9e112dSShreyansh Jain #include <rte_memory.h>
28ff9e112dSShreyansh Jain #include <rte_tailq.h>
29ff9e112dSShreyansh Jain #include <rte_eal.h>
30ff9e112dSShreyansh Jain #include <rte_alarm.h>
31ff9e112dSShreyansh Jain #include <rte_ether.h>
32ffc905f3SFerruh Yigit #include <rte_ethdev_driver.h>
33ff9e112dSShreyansh Jain #include <rte_malloc.h>
34ff9e112dSShreyansh Jain #include <rte_ring.h>
35ff9e112dSShreyansh Jain 
36ff9e112dSShreyansh Jain #include <rte_dpaa_bus.h>
37ff9e112dSShreyansh Jain #include <rte_dpaa_logs.h>
3837f9b54bSShreyansh Jain #include <dpaa_mempool.h>
39ff9e112dSShreyansh Jain 
40ff9e112dSShreyansh Jain #include <dpaa_ethdev.h>
4137f9b54bSShreyansh Jain #include <dpaa_rxtx.h>
424defbc8cSSachin Saxena #include <dpaa_flow.h>
438c3495f5SHemant Agrawal #include <rte_pmd_dpaa.h>
4437f9b54bSShreyansh Jain 
4537f9b54bSShreyansh Jain #include <fsl_usd.h>
4637f9b54bSShreyansh Jain #include <fsl_qman.h>
4737f9b54bSShreyansh Jain #include <fsl_bman.h>
4837f9b54bSShreyansh Jain #include <fsl_fman.h>
492aa10990SRohit Raj #include <process.h>
50*77393f56SSachin Saxena #include <fmlib/fm_ext.h>
51ff9e112dSShreyansh Jain 
52c5836218SSunil Kumar Kori /* Supported Rx offloads */
53c5836218SSunil Kumar Kori static uint64_t dev_rx_offloads_sup =
5455576ac2SHemant Agrawal 		DEV_RX_OFFLOAD_JUMBO_FRAME |
5555576ac2SHemant Agrawal 		DEV_RX_OFFLOAD_SCATTER;
56c5836218SSunil Kumar Kori 
57c5836218SSunil Kumar Kori /* Rx offloads which cannot be disabled */
58c5836218SSunil Kumar Kori static uint64_t dev_rx_offloads_nodis =
59c5836218SSunil Kumar Kori 		DEV_RX_OFFLOAD_IPV4_CKSUM |
60c5836218SSunil Kumar Kori 		DEV_RX_OFFLOAD_UDP_CKSUM |
61c5836218SSunil Kumar Kori 		DEV_RX_OFFLOAD_TCP_CKSUM |
628b945a7fSPavan Nikhilesh 		DEV_RX_OFFLOAD_OUTER_IPV4_CKSUM |
638b945a7fSPavan Nikhilesh 		DEV_RX_OFFLOAD_RSS_HASH;
64c5836218SSunil Kumar Kori 
65c5836218SSunil Kumar Kori /* Supported Tx offloads */
661cd8d4ceSHemant Agrawal static uint64_t dev_tx_offloads_sup =
671cd8d4ceSHemant Agrawal 		DEV_TX_OFFLOAD_MT_LOCKFREE |
681cd8d4ceSHemant Agrawal 		DEV_TX_OFFLOAD_MBUF_FAST_FREE;
69c5836218SSunil Kumar Kori 
70c5836218SSunil Kumar Kori /* Tx offloads which cannot be disabled */
71c5836218SSunil Kumar Kori static uint64_t dev_tx_offloads_nodis =
72c5836218SSunil Kumar Kori 		DEV_TX_OFFLOAD_IPV4_CKSUM |
73c5836218SSunil Kumar Kori 		DEV_TX_OFFLOAD_UDP_CKSUM |
74c5836218SSunil Kumar Kori 		DEV_TX_OFFLOAD_TCP_CKSUM |
75c5836218SSunil Kumar Kori 		DEV_TX_OFFLOAD_SCTP_CKSUM |
76c5836218SSunil Kumar Kori 		DEV_TX_OFFLOAD_OUTER_IPV4_CKSUM |
771cd8d4ceSHemant Agrawal 		DEV_TX_OFFLOAD_MULTI_SEGS;
78c5836218SSunil Kumar Kori 
79ff9e112dSShreyansh Jain /* Keep track of whether QMAN and BMAN have been globally initialized */
80ff9e112dSShreyansh Jain static int is_global_init;
814defbc8cSSachin Saxena static int fmc_q = 1;	/* Indicates the use of static fmc for distribution */
828d6fc8b6SHemant Agrawal static int default_q;	/* use default queue - FMC is not executed*/
830b5deefbSShreyansh Jain /* At present we only allow up to 4 push mode queues as default - as each of
840b5deefbSShreyansh Jain  * this queue need dedicated portal and we are short of portals.
850c504f69SHemant Agrawal  */
860b5deefbSShreyansh Jain #define DPAA_MAX_PUSH_MODE_QUEUE       8
870b5deefbSShreyansh Jain #define DPAA_DEFAULT_PUSH_MODE_QUEUE   4
880c504f69SHemant Agrawal 
890b5deefbSShreyansh Jain static int dpaa_push_mode_max_queue = DPAA_DEFAULT_PUSH_MODE_QUEUE;
900c504f69SHemant Agrawal static int dpaa_push_queue_idx; /* Queue index which are in push mode*/
910c504f69SHemant Agrawal 
92ff9e112dSShreyansh Jain 
939124e65dSGagandeep Singh /* Per RX FQ Taildrop in frame count */
9462f53995SHemant Agrawal static unsigned int td_threshold = CGR_RX_PERFQ_THRESH;
9562f53995SHemant Agrawal 
969124e65dSGagandeep Singh /* Per TX FQ Taildrop in frame count, disabled by default */
979124e65dSGagandeep Singh static unsigned int td_tx_threshold;
989124e65dSGagandeep Singh 
99b21ed3e2SHemant Agrawal struct rte_dpaa_xstats_name_off {
100b21ed3e2SHemant Agrawal 	char name[RTE_ETH_XSTATS_NAME_SIZE];
101b21ed3e2SHemant Agrawal 	uint32_t offset;
102b21ed3e2SHemant Agrawal };
103b21ed3e2SHemant Agrawal 
104b21ed3e2SHemant Agrawal static const struct rte_dpaa_xstats_name_off dpaa_xstats_strings[] = {
105b21ed3e2SHemant Agrawal 	{"rx_align_err",
106b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, raln)},
107b21ed3e2SHemant Agrawal 	{"rx_valid_pause",
108b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rxpf)},
109b21ed3e2SHemant Agrawal 	{"rx_fcs_err",
110b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rfcs)},
111b21ed3e2SHemant Agrawal 	{"rx_vlan_frame",
112b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rvlan)},
113b21ed3e2SHemant Agrawal 	{"rx_frame_err",
114b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rerr)},
115b21ed3e2SHemant Agrawal 	{"rx_drop_err",
116b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rdrp)},
117b21ed3e2SHemant Agrawal 	{"rx_undersized",
118b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rund)},
119b21ed3e2SHemant Agrawal 	{"rx_oversize_err",
120b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rovr)},
121b21ed3e2SHemant Agrawal 	{"rx_fragment_pkt",
122b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rfrg)},
123b21ed3e2SHemant Agrawal 	{"tx_valid_pause",
124b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, txpf)},
125b21ed3e2SHemant Agrawal 	{"tx_fcs_err",
126b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, terr)},
127b21ed3e2SHemant Agrawal 	{"tx_vlan_frame",
128b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, tvlan)},
129b21ed3e2SHemant Agrawal 	{"rx_undersized",
130b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, tund)},
131b21ed3e2SHemant Agrawal };
132b21ed3e2SHemant Agrawal 
1338c3495f5SHemant Agrawal static struct rte_dpaa_driver rte_dpaa_pmd;
1348c3495f5SHemant Agrawal 
135bdad90d1SIvan Ilchenko static int
13616e2c27fSSunil Kumar Kori dpaa_eth_dev_info(struct rte_eth_dev *dev, struct rte_eth_dev_info *dev_info);
13716e2c27fSSunil Kumar Kori 
1382aa10990SRohit Raj static int dpaa_eth_link_update(struct rte_eth_dev *dev,
1392aa10990SRohit Raj 				int wait_to_complete __rte_unused);
1402aa10990SRohit Raj 
1412aa10990SRohit Raj static void dpaa_interrupt_handler(void *param);
1422aa10990SRohit Raj 
1435e745593SSunil Kumar Kori static inline void
1445e745593SSunil Kumar Kori dpaa_poll_queue_default_config(struct qm_mcc_initfq *opts)
1455e745593SSunil Kumar Kori {
1465e745593SSunil Kumar Kori 	memset(opts, 0, sizeof(struct qm_mcc_initfq));
1475e745593SSunil Kumar Kori 	opts->we_mask = QM_INITFQ_WE_FQCTRL | QM_INITFQ_WE_CONTEXTA;
1485e745593SSunil Kumar Kori 	opts->fqd.fq_ctrl = QM_FQCTRL_AVOIDBLOCK | QM_FQCTRL_CTXASTASHING |
1495e745593SSunil Kumar Kori 			   QM_FQCTRL_PREFERINCACHE;
1505e745593SSunil Kumar Kori 	opts->fqd.context_a.stashing.exclusive = 0;
1515e745593SSunil Kumar Kori 	if (dpaa_svr_family != SVR_LS1046A_FAMILY)
1525e745593SSunil Kumar Kori 		opts->fqd.context_a.stashing.annotation_cl =
1535e745593SSunil Kumar Kori 						DPAA_IF_RX_ANNOTATION_STASH;
1545e745593SSunil Kumar Kori 	opts->fqd.context_a.stashing.data_cl = DPAA_IF_RX_DATA_STASH;
1555e745593SSunil Kumar Kori 	opts->fqd.context_a.stashing.context_cl = DPAA_IF_RX_CONTEXT_STASH;
1565e745593SSunil Kumar Kori }
1575e745593SSunil Kumar Kori 
158ff9e112dSShreyansh Jain static int
1590cbec027SShreyansh Jain dpaa_mtu_set(struct rte_eth_dev *dev, uint16_t mtu)
1600cbec027SShreyansh Jain {
16135b2d13fSOlivier Matz 	uint32_t frame_size = mtu + RTE_ETHER_HDR_LEN + RTE_ETHER_CRC_LEN
1629658ac3aSAshish Jain 				+ VLAN_TAG_SIZE;
16355576ac2SHemant Agrawal 	uint32_t buffsz = dev->data->min_rx_buf_size - RTE_PKTMBUF_HEADROOM;
1640cbec027SShreyansh Jain 
1650cbec027SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1660cbec027SShreyansh Jain 
16735b2d13fSOlivier Matz 	if (mtu < RTE_ETHER_MIN_MTU || frame_size > DPAA_MAX_RX_PKT_LEN)
1680cbec027SShreyansh Jain 		return -EINVAL;
16955576ac2SHemant Agrawal 	/*
17055576ac2SHemant Agrawal 	 * Refuse mtu that requires the support of scattered packets
17155576ac2SHemant Agrawal 	 * when this feature has not been enabled before.
17255576ac2SHemant Agrawal 	 */
17355576ac2SHemant Agrawal 	if (dev->data->min_rx_buf_size &&
17455576ac2SHemant Agrawal 		!dev->data->scattered_rx && frame_size > buffsz) {
17555576ac2SHemant Agrawal 		DPAA_PMD_ERR("SG not enabled, will not fit in one buffer");
17655576ac2SHemant Agrawal 		return -EINVAL;
17755576ac2SHemant Agrawal 	}
17855576ac2SHemant Agrawal 
17955576ac2SHemant Agrawal 	/* check <seg size> * <max_seg>  >= max_frame */
18055576ac2SHemant Agrawal 	if (dev->data->min_rx_buf_size && dev->data->scattered_rx &&
18155576ac2SHemant Agrawal 		(frame_size > buffsz * DPAA_SGT_MAX_ENTRIES)) {
18255576ac2SHemant Agrawal 		DPAA_PMD_ERR("Too big to fit for Max SG list %d",
18355576ac2SHemant Agrawal 				buffsz * DPAA_SGT_MAX_ENTRIES);
18455576ac2SHemant Agrawal 		return -EINVAL;
18555576ac2SHemant Agrawal 	}
18655576ac2SHemant Agrawal 
18735b2d13fSOlivier Matz 	if (frame_size > RTE_ETHER_MAX_LEN)
18840c79ea0SApeksha Gupta 		dev->data->dev_conf.rxmode.offloads |=
18916e2c27fSSunil Kumar Kori 						DEV_RX_OFFLOAD_JUMBO_FRAME;
19025f85419SShreyansh Jain 	else
19116e2c27fSSunil Kumar Kori 		dev->data->dev_conf.rxmode.offloads &=
19216e2c27fSSunil Kumar Kori 						~DEV_RX_OFFLOAD_JUMBO_FRAME;
19325f85419SShreyansh Jain 
1949658ac3aSAshish Jain 	dev->data->dev_conf.rxmode.max_rx_pkt_len = frame_size;
1950cbec027SShreyansh Jain 
1966b10d1f7SNipun Gupta 	fman_if_set_maxfrm(dev->process_private, frame_size);
1970cbec027SShreyansh Jain 
1980cbec027SShreyansh Jain 	return 0;
1990cbec027SShreyansh Jain }
2000cbec027SShreyansh Jain 
2010cbec027SShreyansh Jain static int
20216e2c27fSSunil Kumar Kori dpaa_eth_dev_configure(struct rte_eth_dev *dev)
203ff9e112dSShreyansh Jain {
20416e2c27fSSunil Kumar Kori 	struct rte_eth_conf *eth_conf = &dev->data->dev_conf;
20516e2c27fSSunil Kumar Kori 	uint64_t rx_offloads = eth_conf->rxmode.offloads;
20616e2c27fSSunil Kumar Kori 	uint64_t tx_offloads = eth_conf->txmode.offloads;
2072aa10990SRohit Raj 	struct rte_device *rdev = dev->device;
2082aa10990SRohit Raj 	struct rte_dpaa_device *dpaa_dev;
2092aa10990SRohit Raj 	struct fman_if *fif = dev->process_private;
2102aa10990SRohit Raj 	struct __fman_if *__fif;
2112aa10990SRohit Raj 	struct rte_intr_handle *intr_handle;
2122aa10990SRohit Raj 	int ret;
2139658ac3aSAshish Jain 
214ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
215ff9e112dSShreyansh Jain 
2162aa10990SRohit Raj 	dpaa_dev = container_of(rdev, struct rte_dpaa_device, device);
2172aa10990SRohit Raj 	intr_handle = &dpaa_dev->intr_handle;
2182aa10990SRohit Raj 	__fif = container_of(fif, struct __fman_if, __if);
2192aa10990SRohit Raj 
2201cd8d4ceSHemant Agrawal 	/* Rx offloads which are enabled by default */
221c5836218SSunil Kumar Kori 	if (dev_rx_offloads_nodis & ~rx_offloads) {
2221cd8d4ceSHemant Agrawal 		DPAA_PMD_INFO(
2231cd8d4ceSHemant Agrawal 		"Some of rx offloads enabled by default - requested 0x%" PRIx64
2241cd8d4ceSHemant Agrawal 		" fixed are 0x%" PRIx64,
225c5836218SSunil Kumar Kori 		rx_offloads, dev_rx_offloads_nodis);
22616e2c27fSSunil Kumar Kori 	}
22716e2c27fSSunil Kumar Kori 
2281cd8d4ceSHemant Agrawal 	/* Tx offloads which are enabled by default */
229c5836218SSunil Kumar Kori 	if (dev_tx_offloads_nodis & ~tx_offloads) {
2301cd8d4ceSHemant Agrawal 		DPAA_PMD_INFO(
2311cd8d4ceSHemant Agrawal 		"Some of tx offloads enabled by default - requested 0x%" PRIx64
2321cd8d4ceSHemant Agrawal 		" fixed are 0x%" PRIx64,
233c5836218SSunil Kumar Kori 		tx_offloads, dev_tx_offloads_nodis);
23416e2c27fSSunil Kumar Kori 	}
23516e2c27fSSunil Kumar Kori 
23616e2c27fSSunil Kumar Kori 	if (rx_offloads & DEV_RX_OFFLOAD_JUMBO_FRAME) {
237deeec8efSHemant Agrawal 		uint32_t max_len;
238deeec8efSHemant Agrawal 
239deeec8efSHemant Agrawal 		DPAA_PMD_DEBUG("enabling jumbo");
240deeec8efSHemant Agrawal 
24125f85419SShreyansh Jain 		if (dev->data->dev_conf.rxmode.max_rx_pkt_len <=
242deeec8efSHemant Agrawal 		    DPAA_MAX_RX_PKT_LEN)
243deeec8efSHemant Agrawal 			max_len = dev->data->dev_conf.rxmode.max_rx_pkt_len;
244deeec8efSHemant Agrawal 		else {
245deeec8efSHemant Agrawal 			DPAA_PMD_INFO("enabling jumbo override conf max len=%d "
246deeec8efSHemant Agrawal 				"supported is %d",
247deeec8efSHemant Agrawal 				dev->data->dev_conf.rxmode.max_rx_pkt_len,
248deeec8efSHemant Agrawal 				DPAA_MAX_RX_PKT_LEN);
249deeec8efSHemant Agrawal 			max_len = DPAA_MAX_RX_PKT_LEN;
25025f85419SShreyansh Jain 		}
251deeec8efSHemant Agrawal 
2526b10d1f7SNipun Gupta 		fman_if_set_maxfrm(dev->process_private, max_len);
253deeec8efSHemant Agrawal 		dev->data->mtu = max_len
25435b2d13fSOlivier Matz 			- RTE_ETHER_HDR_LEN - RTE_ETHER_CRC_LEN - VLAN_TAG_SIZE;
2559658ac3aSAshish Jain 	}
25655576ac2SHemant Agrawal 
25755576ac2SHemant Agrawal 	if (rx_offloads & DEV_RX_OFFLOAD_SCATTER) {
25855576ac2SHemant Agrawal 		DPAA_PMD_DEBUG("enabling scatter mode");
2596b10d1f7SNipun Gupta 		fman_if_set_sg(dev->process_private, 1);
26055576ac2SHemant Agrawal 		dev->data->scattered_rx = 1;
26155576ac2SHemant Agrawal 	}
26255576ac2SHemant Agrawal 
263f5fe3eedSJun Yang 	if (!(default_q || fmc_q)) {
264f5fe3eedSJun Yang 		if (dpaa_fm_config(dev,
265f5fe3eedSJun Yang 			eth_conf->rx_adv_conf.rss_conf.rss_hf)) {
266f5fe3eedSJun Yang 			dpaa_write_fm_config_to_file();
267f5fe3eedSJun Yang 			DPAA_PMD_ERR("FM port configuration: Failed\n");
268f5fe3eedSJun Yang 			return -1;
269f5fe3eedSJun Yang 		}
270f5fe3eedSJun Yang 		dpaa_write_fm_config_to_file();
271f5fe3eedSJun Yang 	}
272f5fe3eedSJun Yang 
2732aa10990SRohit Raj 	/* if the interrupts were configured on this devices*/
2742aa10990SRohit Raj 	if (intr_handle && intr_handle->fd) {
2752aa10990SRohit Raj 		if (dev->data->dev_conf.intr_conf.lsc != 0)
2762aa10990SRohit Raj 			rte_intr_callback_register(intr_handle,
2772aa10990SRohit Raj 					   dpaa_interrupt_handler,
2782aa10990SRohit Raj 					   (void *)dev);
2792aa10990SRohit Raj 
2802aa10990SRohit Raj 		ret = dpaa_intr_enable(__fif->node_name, intr_handle->fd);
2812aa10990SRohit Raj 		if (ret) {
2822aa10990SRohit Raj 			if (dev->data->dev_conf.intr_conf.lsc != 0) {
2832aa10990SRohit Raj 				rte_intr_callback_unregister(intr_handle,
2842aa10990SRohit Raj 					dpaa_interrupt_handler,
2852aa10990SRohit Raj 					(void *)dev);
2862aa10990SRohit Raj 				if (ret == EINVAL)
2872aa10990SRohit Raj 					printf("Failed to enable interrupt: Not Supported\n");
2882aa10990SRohit Raj 				else
2892aa10990SRohit Raj 					printf("Failed to enable interrupt\n");
2902aa10990SRohit Raj 			}
2912aa10990SRohit Raj 			dev->data->dev_conf.intr_conf.lsc = 0;
2922aa10990SRohit Raj 			dev->data->dev_flags &= ~RTE_ETH_DEV_INTR_LSC;
2932aa10990SRohit Raj 		}
2942aa10990SRohit Raj 	}
295ff9e112dSShreyansh Jain 	return 0;
296ff9e112dSShreyansh Jain }
297ff9e112dSShreyansh Jain 
298a7bdc3bdSShreyansh Jain static const uint32_t *
299a7bdc3bdSShreyansh Jain dpaa_supported_ptypes_get(struct rte_eth_dev *dev)
300a7bdc3bdSShreyansh Jain {
301a7bdc3bdSShreyansh Jain 	static const uint32_t ptypes[] = {
302a7bdc3bdSShreyansh Jain 		RTE_PTYPE_L2_ETHER,
303ec503d8fSHemant Agrawal 		RTE_PTYPE_L2_ETHER_VLAN,
304ec503d8fSHemant Agrawal 		RTE_PTYPE_L2_ETHER_ARP,
305ec503d8fSHemant Agrawal 		RTE_PTYPE_L3_IPV4_EXT_UNKNOWN,
306ec503d8fSHemant Agrawal 		RTE_PTYPE_L3_IPV6_EXT_UNKNOWN,
307ec503d8fSHemant Agrawal 		RTE_PTYPE_L4_ICMP,
308ec503d8fSHemant Agrawal 		RTE_PTYPE_L4_TCP,
309ec503d8fSHemant Agrawal 		RTE_PTYPE_L4_UDP,
310ec503d8fSHemant Agrawal 		RTE_PTYPE_L4_FRAG,
311a7bdc3bdSShreyansh Jain 		RTE_PTYPE_L4_TCP,
312a7bdc3bdSShreyansh Jain 		RTE_PTYPE_L4_UDP,
313a7bdc3bdSShreyansh Jain 		RTE_PTYPE_L4_SCTP
314a7bdc3bdSShreyansh Jain 	};
315a7bdc3bdSShreyansh Jain 
316a7bdc3bdSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
317a7bdc3bdSShreyansh Jain 
318a7bdc3bdSShreyansh Jain 	if (dev->rx_pkt_burst == dpaa_eth_queue_rx)
319a7bdc3bdSShreyansh Jain 		return ptypes;
320a7bdc3bdSShreyansh Jain 	return NULL;
321a7bdc3bdSShreyansh Jain }
322a7bdc3bdSShreyansh Jain 
3232aa10990SRohit Raj static void dpaa_interrupt_handler(void *param)
3242aa10990SRohit Raj {
3252aa10990SRohit Raj 	struct rte_eth_dev *dev = param;
3262aa10990SRohit Raj 	struct rte_device *rdev = dev->device;
3272aa10990SRohit Raj 	struct rte_dpaa_device *dpaa_dev;
3282aa10990SRohit Raj 	struct rte_intr_handle *intr_handle;
3292aa10990SRohit Raj 	uint64_t buf;
3302aa10990SRohit Raj 	int bytes_read;
3312aa10990SRohit Raj 
3322aa10990SRohit Raj 	dpaa_dev = container_of(rdev, struct rte_dpaa_device, device);
3332aa10990SRohit Raj 	intr_handle = &dpaa_dev->intr_handle;
3342aa10990SRohit Raj 
3352aa10990SRohit Raj 	bytes_read = read(intr_handle->fd, &buf, sizeof(uint64_t));
3362aa10990SRohit Raj 	if (bytes_read < 0)
3372aa10990SRohit Raj 		DPAA_PMD_ERR("Error reading eventfd\n");
3382aa10990SRohit Raj 	dpaa_eth_link_update(dev, 0);
3395723fbedSFerruh Yigit 	rte_eth_dev_callback_process(dev, RTE_ETH_EVENT_INTR_LSC, NULL);
3402aa10990SRohit Raj }
3412aa10990SRohit Raj 
342ff9e112dSShreyansh Jain static int dpaa_eth_dev_start(struct rte_eth_dev *dev)
343ff9e112dSShreyansh Jain {
34437f9b54bSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
34537f9b54bSShreyansh Jain 
346ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
347ff9e112dSShreyansh Jain 
348f5fe3eedSJun Yang 	if (!(default_q || fmc_q))
349f5fe3eedSJun Yang 		dpaa_write_fm_config_to_file();
350f5fe3eedSJun Yang 
351ff9e112dSShreyansh Jain 	/* Change tx callback to the real one */
3529124e65dSGagandeep Singh 	if (dpaa_intf->cgr_tx)
3539124e65dSGagandeep Singh 		dev->tx_pkt_burst = dpaa_eth_queue_tx_slow;
3549124e65dSGagandeep Singh 	else
35537f9b54bSShreyansh Jain 		dev->tx_pkt_burst = dpaa_eth_queue_tx;
3569124e65dSGagandeep Singh 
3576b10d1f7SNipun Gupta 	fman_if_enable_rx(dev->process_private);
358ff9e112dSShreyansh Jain 
359ff9e112dSShreyansh Jain 	return 0;
360ff9e112dSShreyansh Jain }
361ff9e112dSShreyansh Jain 
362ff9e112dSShreyansh Jain static void dpaa_eth_dev_stop(struct rte_eth_dev *dev)
363ff9e112dSShreyansh Jain {
3646b10d1f7SNipun Gupta 	struct fman_if *fif = dev->process_private;
36537f9b54bSShreyansh Jain 
36637f9b54bSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
36737f9b54bSShreyansh Jain 
368133332f0SRadu Bulie 	if (!fif->is_shared_mac)
3696b10d1f7SNipun Gupta 		fman_if_disable_rx(fif);
37037f9b54bSShreyansh Jain 	dev->tx_pkt_burst = dpaa_eth_tx_drop_all;
371ff9e112dSShreyansh Jain }
372ff9e112dSShreyansh Jain 
373b142387bSThomas Monjalon static int dpaa_eth_dev_close(struct rte_eth_dev *dev)
37437f9b54bSShreyansh Jain {
3752aa10990SRohit Raj 	struct fman_if *fif = dev->process_private;
3762aa10990SRohit Raj 	struct __fman_if *__fif;
3772aa10990SRohit Raj 	struct rte_device *rdev = dev->device;
3782aa10990SRohit Raj 	struct rte_dpaa_device *dpaa_dev;
3792aa10990SRohit Raj 	struct rte_intr_handle *intr_handle;
3802defb114SSachin Saxena 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
3812defb114SSachin Saxena 	int loop;
3822aa10990SRohit Raj 
38337f9b54bSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
38437f9b54bSShreyansh Jain 
3852defb114SSachin Saxena 	if (rte_eal_process_type() != RTE_PROC_PRIMARY)
3862defb114SSachin Saxena 		return 0;
3872defb114SSachin Saxena 
3882defb114SSachin Saxena 	if (!dpaa_intf) {
3892defb114SSachin Saxena 		DPAA_PMD_WARN("Already closed or not started");
3902defb114SSachin Saxena 		return -1;
3912defb114SSachin Saxena 	}
3922defb114SSachin Saxena 
3932defb114SSachin Saxena 	/* DPAA FM deconfig */
3942defb114SSachin Saxena 	if (!(default_q || fmc_q)) {
3952defb114SSachin Saxena 		if (dpaa_fm_deconfig(dpaa_intf, dev->process_private))
3962defb114SSachin Saxena 			DPAA_PMD_WARN("DPAA FM deconfig failed\n");
3972defb114SSachin Saxena 	}
3982defb114SSachin Saxena 
3992aa10990SRohit Raj 	dpaa_dev = container_of(rdev, struct rte_dpaa_device, device);
4002aa10990SRohit Raj 	intr_handle = &dpaa_dev->intr_handle;
4012aa10990SRohit Raj 	__fif = container_of(fif, struct __fman_if, __if);
4022aa10990SRohit Raj 
40337f9b54bSShreyansh Jain 	dpaa_eth_dev_stop(dev);
4042aa10990SRohit Raj 
4052aa10990SRohit Raj 	if (intr_handle && intr_handle->fd &&
4062aa10990SRohit Raj 	    dev->data->dev_conf.intr_conf.lsc != 0) {
4072aa10990SRohit Raj 		dpaa_intr_disable(__fif->node_name);
4082aa10990SRohit Raj 		rte_intr_callback_unregister(intr_handle,
4092aa10990SRohit Raj 					     dpaa_interrupt_handler,
4102aa10990SRohit Raj 					     (void *)dev);
4112aa10990SRohit Raj 	}
412b142387bSThomas Monjalon 
4132defb114SSachin Saxena 	/* release configuration memory */
4142defb114SSachin Saxena 	if (dpaa_intf->fc_conf)
4152defb114SSachin Saxena 		rte_free(dpaa_intf->fc_conf);
4162defb114SSachin Saxena 
4172defb114SSachin Saxena 	/* Release RX congestion Groups */
4182defb114SSachin Saxena 	if (dpaa_intf->cgr_rx) {
4192defb114SSachin Saxena 		for (loop = 0; loop < dpaa_intf->nb_rx_queues; loop++)
4202defb114SSachin Saxena 			qman_delete_cgr(&dpaa_intf->cgr_rx[loop]);
4212defb114SSachin Saxena 
4222defb114SSachin Saxena 		qman_release_cgrid_range(dpaa_intf->cgr_rx[loop].cgrid,
4232defb114SSachin Saxena 					 dpaa_intf->nb_rx_queues);
4242defb114SSachin Saxena 	}
4252defb114SSachin Saxena 
4262defb114SSachin Saxena 	rte_free(dpaa_intf->cgr_rx);
4272defb114SSachin Saxena 	dpaa_intf->cgr_rx = NULL;
4282defb114SSachin Saxena 	/* Release TX congestion Groups */
4292defb114SSachin Saxena 	if (dpaa_intf->cgr_tx) {
4302defb114SSachin Saxena 		for (loop = 0; loop < MAX_DPAA_CORES; loop++)
4312defb114SSachin Saxena 			qman_delete_cgr(&dpaa_intf->cgr_tx[loop]);
4322defb114SSachin Saxena 
4332defb114SSachin Saxena 		qman_release_cgrid_range(dpaa_intf->cgr_tx[loop].cgrid,
4342defb114SSachin Saxena 					 MAX_DPAA_CORES);
4352defb114SSachin Saxena 		rte_free(dpaa_intf->cgr_tx);
4362defb114SSachin Saxena 		dpaa_intf->cgr_tx = NULL;
4372defb114SSachin Saxena 	}
4382defb114SSachin Saxena 
4392defb114SSachin Saxena 	rte_free(dpaa_intf->rx_queues);
4402defb114SSachin Saxena 	dpaa_intf->rx_queues = NULL;
4412defb114SSachin Saxena 
4422defb114SSachin Saxena 	rte_free(dpaa_intf->tx_queues);
4432defb114SSachin Saxena 	dpaa_intf->tx_queues = NULL;
4442defb114SSachin Saxena 
4452defb114SSachin Saxena 	dev->dev_ops = NULL;
4462defb114SSachin Saxena 	dev->rx_pkt_burst = NULL;
4472defb114SSachin Saxena 	dev->tx_pkt_burst = NULL;
4482defb114SSachin Saxena 
449b142387bSThomas Monjalon 	return 0;
45037f9b54bSShreyansh Jain }
45137f9b54bSShreyansh Jain 
452cf0fab1dSHemant Agrawal static int
453cf0fab1dSHemant Agrawal dpaa_fw_version_get(struct rte_eth_dev *dev __rte_unused,
454cf0fab1dSHemant Agrawal 		     char *fw_version,
455cf0fab1dSHemant Agrawal 		     size_t fw_size)
456cf0fab1dSHemant Agrawal {
457cf0fab1dSHemant Agrawal 	int ret;
458cf0fab1dSHemant Agrawal 	FILE *svr_file = NULL;
459cf0fab1dSHemant Agrawal 	unsigned int svr_ver = 0;
460cf0fab1dSHemant Agrawal 
461cf0fab1dSHemant Agrawal 	PMD_INIT_FUNC_TRACE();
462cf0fab1dSHemant Agrawal 
463cf0fab1dSHemant Agrawal 	svr_file = fopen(DPAA_SOC_ID_FILE, "r");
464cf0fab1dSHemant Agrawal 	if (!svr_file) {
465cf0fab1dSHemant Agrawal 		DPAA_PMD_ERR("Unable to open SoC device");
466cf0fab1dSHemant Agrawal 		return -ENOTSUP; /* Not supported on this infra */
467cf0fab1dSHemant Agrawal 	}
4683b59b73dSHemant Agrawal 	if (fscanf(svr_file, "svr:%x", &svr_ver) > 0)
4693b59b73dSHemant Agrawal 		dpaa_svr_family = svr_ver & SVR_MASK;
4703b59b73dSHemant Agrawal 	else
471cf0fab1dSHemant Agrawal 		DPAA_PMD_ERR("Unable to read SoC device");
472cf0fab1dSHemant Agrawal 
473a8e78906SHemant Agrawal 	fclose(svr_file);
474cf0fab1dSHemant Agrawal 
475a8e78906SHemant Agrawal 	ret = snprintf(fw_version, fw_size, "SVR:%x-fman-v%x",
476a8e78906SHemant Agrawal 		       svr_ver, fman_ip_rev);
477cf0fab1dSHemant Agrawal 	ret += 1; /* add the size of '\0' */
478a8e78906SHemant Agrawal 
479cf0fab1dSHemant Agrawal 	if (fw_size < (uint32_t)ret)
480cf0fab1dSHemant Agrawal 		return ret;
481cf0fab1dSHemant Agrawal 	else
482cf0fab1dSHemant Agrawal 		return 0;
483cf0fab1dSHemant Agrawal }
484cf0fab1dSHemant Agrawal 
485bdad90d1SIvan Ilchenko static int dpaa_eth_dev_info(struct rte_eth_dev *dev,
486799db456SShreyansh Jain 			     struct rte_eth_dev_info *dev_info)
487799db456SShreyansh Jain {
488799db456SShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
4896b10d1f7SNipun Gupta 	struct fman_if *fif = dev->process_private;
490799db456SShreyansh Jain 
49136528452SHemant Agrawal 	DPAA_PMD_DEBUG(": %s", dpaa_intf->name);
492799db456SShreyansh Jain 
493799db456SShreyansh Jain 	dev_info->max_rx_queues = dpaa_intf->nb_rx_queues;
494799db456SShreyansh Jain 	dev_info->max_tx_queues = dpaa_intf->nb_tx_queues;
495799db456SShreyansh Jain 	dev_info->max_rx_pktlen = DPAA_MAX_RX_PKT_LEN;
496799db456SShreyansh Jain 	dev_info->max_mac_addrs = DPAA_MAX_MAC_FILTER;
497799db456SShreyansh Jain 	dev_info->max_hash_mac_addrs = 0;
498799db456SShreyansh Jain 	dev_info->max_vfs = 0;
499799db456SShreyansh Jain 	dev_info->max_vmdq_pools = ETH_16_POOLS;
5004fa5e0bbSShreyansh Jain 	dev_info->flow_type_rss_offloads = DPAA_RSS_OFFLOAD_ALL;
501c1752a36SSachin Saxena 
5026b10d1f7SNipun Gupta 	if (fif->mac_type == fman_mac_1g) {
503c1752a36SSachin Saxena 		dev_info->speed_capa = ETH_LINK_SPEED_1G;
5046b10d1f7SNipun Gupta 	} else if (fif->mac_type == fman_mac_2_5g) {
505eac3c7b9SSachin Saxena 		dev_info->speed_capa = ETH_LINK_SPEED_1G
506eac3c7b9SSachin Saxena 					| ETH_LINK_SPEED_2_5G;
5076b10d1f7SNipun Gupta 	} else if (fif->mac_type == fman_mac_10g) {
508eac3c7b9SSachin Saxena 		dev_info->speed_capa = ETH_LINK_SPEED_1G
509eac3c7b9SSachin Saxena 					| ETH_LINK_SPEED_2_5G
510eac3c7b9SSachin Saxena 					| ETH_LINK_SPEED_10G;
511bdad90d1SIvan Ilchenko 	} else {
512c1752a36SSachin Saxena 		DPAA_PMD_ERR("invalid link_speed: %s, %d",
5136b10d1f7SNipun Gupta 			     dpaa_intf->name, fif->mac_type);
514bdad90d1SIvan Ilchenko 		return -EINVAL;
515bdad90d1SIvan Ilchenko 	}
516c1752a36SSachin Saxena 
517c5836218SSunil Kumar Kori 	dev_info->rx_offload_capa = dev_rx_offloads_sup |
518c5836218SSunil Kumar Kori 					dev_rx_offloads_nodis;
519c5836218SSunil Kumar Kori 	dev_info->tx_offload_capa = dev_tx_offloads_sup |
520c5836218SSunil Kumar Kori 					dev_tx_offloads_nodis;
5212c01a48aSShreyansh Jain 	dev_info->default_rxportconf.burst_size = DPAA_DEF_RX_BURST_SIZE;
5222c01a48aSShreyansh Jain 	dev_info->default_txportconf.burst_size = DPAA_DEF_TX_BURST_SIZE;
523e35ead33SHemant Agrawal 	dev_info->default_rxportconf.nb_queues = 1;
524e35ead33SHemant Agrawal 	dev_info->default_txportconf.nb_queues = 1;
525e35ead33SHemant Agrawal 	dev_info->default_txportconf.ring_size = CGR_TX_CGR_THRESH;
526e35ead33SHemant Agrawal 	dev_info->default_rxportconf.ring_size = CGR_RX_PERFQ_THRESH;
527bdad90d1SIvan Ilchenko 
528bdad90d1SIvan Ilchenko 	return 0;
529799db456SShreyansh Jain }
530799db456SShreyansh Jain 
5312e6f5657SApeksha Gupta static int
5322e6f5657SApeksha Gupta dpaa_dev_rx_burst_mode_get(struct rte_eth_dev *dev,
5332e6f5657SApeksha Gupta 			__rte_unused uint16_t queue_id,
5342e6f5657SApeksha Gupta 			struct rte_eth_burst_mode *mode)
5352e6f5657SApeksha Gupta {
5362e6f5657SApeksha Gupta 	struct rte_eth_conf *eth_conf = &dev->data->dev_conf;
5372e6f5657SApeksha Gupta 	int ret = -EINVAL;
5382e6f5657SApeksha Gupta 	unsigned int i;
5392e6f5657SApeksha Gupta 	const struct burst_info {
5402e6f5657SApeksha Gupta 		uint64_t flags;
5412e6f5657SApeksha Gupta 		const char *output;
5422e6f5657SApeksha Gupta 	} rx_offload_map[] = {
5432e6f5657SApeksha Gupta 			{DEV_RX_OFFLOAD_JUMBO_FRAME, " Jumbo frame,"},
5442e6f5657SApeksha Gupta 			{DEV_RX_OFFLOAD_SCATTER, " Scattered,"},
5452e6f5657SApeksha Gupta 			{DEV_RX_OFFLOAD_IPV4_CKSUM, " IPV4 csum,"},
5462e6f5657SApeksha Gupta 			{DEV_RX_OFFLOAD_UDP_CKSUM, " UDP csum,"},
5472e6f5657SApeksha Gupta 			{DEV_RX_OFFLOAD_TCP_CKSUM, " TCP csum,"},
5482e6f5657SApeksha Gupta 			{DEV_RX_OFFLOAD_OUTER_IPV4_CKSUM, " Outer IPV4 csum,"},
5492e6f5657SApeksha Gupta 			{DEV_RX_OFFLOAD_RSS_HASH, " RSS,"}
5502e6f5657SApeksha Gupta 	};
5512e6f5657SApeksha Gupta 
5522e6f5657SApeksha Gupta 	/* Update Rx offload info */
5532e6f5657SApeksha Gupta 	for (i = 0; i < RTE_DIM(rx_offload_map); i++) {
5542e6f5657SApeksha Gupta 		if (eth_conf->rxmode.offloads & rx_offload_map[i].flags) {
5552e6f5657SApeksha Gupta 			snprintf(mode->info, sizeof(mode->info), "%s",
5562e6f5657SApeksha Gupta 				rx_offload_map[i].output);
5572e6f5657SApeksha Gupta 			ret = 0;
5582e6f5657SApeksha Gupta 			break;
5592e6f5657SApeksha Gupta 		}
5602e6f5657SApeksha Gupta 	}
5612e6f5657SApeksha Gupta 	return ret;
5622e6f5657SApeksha Gupta }
5632e6f5657SApeksha Gupta 
5642e6f5657SApeksha Gupta static int
5652e6f5657SApeksha Gupta dpaa_dev_tx_burst_mode_get(struct rte_eth_dev *dev,
5662e6f5657SApeksha Gupta 			__rte_unused uint16_t queue_id,
5672e6f5657SApeksha Gupta 			struct rte_eth_burst_mode *mode)
5682e6f5657SApeksha Gupta {
5692e6f5657SApeksha Gupta 	struct rte_eth_conf *eth_conf = &dev->data->dev_conf;
5702e6f5657SApeksha Gupta 	int ret = -EINVAL;
5712e6f5657SApeksha Gupta 	unsigned int i;
5722e6f5657SApeksha Gupta 	const struct burst_info {
5732e6f5657SApeksha Gupta 		uint64_t flags;
5742e6f5657SApeksha Gupta 		const char *output;
5752e6f5657SApeksha Gupta 	} tx_offload_map[] = {
5762e6f5657SApeksha Gupta 			{DEV_TX_OFFLOAD_MT_LOCKFREE, " MT lockfree,"},
5772e6f5657SApeksha Gupta 			{DEV_TX_OFFLOAD_MBUF_FAST_FREE, " MBUF free disable,"},
5782e6f5657SApeksha Gupta 			{DEV_TX_OFFLOAD_IPV4_CKSUM, " IPV4 csum,"},
5792e6f5657SApeksha Gupta 			{DEV_TX_OFFLOAD_UDP_CKSUM, " UDP csum,"},
5802e6f5657SApeksha Gupta 			{DEV_TX_OFFLOAD_TCP_CKSUM, " TCP csum,"},
5812e6f5657SApeksha Gupta 			{DEV_TX_OFFLOAD_SCTP_CKSUM, " SCTP csum,"},
5822e6f5657SApeksha Gupta 			{DEV_TX_OFFLOAD_OUTER_IPV4_CKSUM, " Outer IPV4 csum,"},
5832e6f5657SApeksha Gupta 			{DEV_TX_OFFLOAD_MULTI_SEGS, " Scattered,"}
5842e6f5657SApeksha Gupta 	};
5852e6f5657SApeksha Gupta 
5862e6f5657SApeksha Gupta 	/* Update Tx offload info */
5872e6f5657SApeksha Gupta 	for (i = 0; i < RTE_DIM(tx_offload_map); i++) {
5882e6f5657SApeksha Gupta 		if (eth_conf->txmode.offloads & tx_offload_map[i].flags) {
5892e6f5657SApeksha Gupta 			snprintf(mode->info, sizeof(mode->info), "%s",
5902e6f5657SApeksha Gupta 				tx_offload_map[i].output);
5912e6f5657SApeksha Gupta 			ret = 0;
5922e6f5657SApeksha Gupta 			break;
5932e6f5657SApeksha Gupta 		}
5942e6f5657SApeksha Gupta 	}
5952e6f5657SApeksha Gupta 	return ret;
5962e6f5657SApeksha Gupta }
5972e6f5657SApeksha Gupta 
598e124a69fSShreyansh Jain static int dpaa_eth_link_update(struct rte_eth_dev *dev,
599e124a69fSShreyansh Jain 				int wait_to_complete __rte_unused)
600e124a69fSShreyansh Jain {
601e124a69fSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
602e124a69fSShreyansh Jain 	struct rte_eth_link *link = &dev->data->dev_link;
6036b10d1f7SNipun Gupta 	struct fman_if *fif = dev->process_private;
6042aa10990SRohit Raj 	struct __fman_if *__fif = container_of(fif, struct __fman_if, __if);
6052aa10990SRohit Raj 	int ret;
606e124a69fSShreyansh Jain 
607e124a69fSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
608e124a69fSShreyansh Jain 
6096b10d1f7SNipun Gupta 	if (fif->mac_type == fman_mac_1g)
6101633d3c4SFerruh Yigit 		link->link_speed = ETH_SPEED_NUM_1G;
6116b10d1f7SNipun Gupta 	else if (fif->mac_type == fman_mac_2_5g)
612eac3c7b9SSachin Saxena 		link->link_speed = ETH_SPEED_NUM_2_5G;
6136b10d1f7SNipun Gupta 	else if (fif->mac_type == fman_mac_10g)
6141633d3c4SFerruh Yigit 		link->link_speed = ETH_SPEED_NUM_10G;
615e124a69fSShreyansh Jain 	else
616e124a69fSShreyansh Jain 		DPAA_PMD_ERR("invalid link_speed: %s, %d",
6176b10d1f7SNipun Gupta 			     dpaa_intf->name, fif->mac_type);
618e124a69fSShreyansh Jain 
619f231d48dSRohit Raj 	if (dev->data->dev_flags & RTE_ETH_DEV_INTR_LSC) {
6202aa10990SRohit Raj 		ret = dpaa_get_link_status(__fif->node_name);
621f231d48dSRohit Raj 		if (ret < 0)
6222aa10990SRohit Raj 			return ret;
623f231d48dSRohit Raj 		link->link_status = ret;
624f231d48dSRohit Raj 	} else {
625f231d48dSRohit Raj 		link->link_status = dpaa_intf->valid;
6262aa10990SRohit Raj 	}
6272aa10990SRohit Raj 
628e124a69fSShreyansh Jain 	link->link_duplex = ETH_LINK_FULL_DUPLEX;
629e124a69fSShreyansh Jain 	link->link_autoneg = ETH_LINK_AUTONEG;
6302aa10990SRohit Raj 
6312aa10990SRohit Raj 	DPAA_PMD_INFO("Port %d Link is %s\n", dev->data->port_id,
6322aa10990SRohit Raj 		      link->link_status ? "Up" : "Down");
633e124a69fSShreyansh Jain 	return 0;
634e124a69fSShreyansh Jain }
635e124a69fSShreyansh Jain 
636d5b0924bSMatan Azrad static int dpaa_eth_stats_get(struct rte_eth_dev *dev,
637e1ad3a05SShreyansh Jain 			       struct rte_eth_stats *stats)
638e1ad3a05SShreyansh Jain {
639e1ad3a05SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
640e1ad3a05SShreyansh Jain 
6416b10d1f7SNipun Gupta 	fman_if_stats_get(dev->process_private, stats);
642d5b0924bSMatan Azrad 	return 0;
643e1ad3a05SShreyansh Jain }
644e1ad3a05SShreyansh Jain 
6459970a9adSIgor Romanov static int dpaa_eth_stats_reset(struct rte_eth_dev *dev)
646e1ad3a05SShreyansh Jain {
647e1ad3a05SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
648e1ad3a05SShreyansh Jain 
6496b10d1f7SNipun Gupta 	fman_if_stats_reset(dev->process_private);
6509970a9adSIgor Romanov 
6519970a9adSIgor Romanov 	return 0;
652e1ad3a05SShreyansh Jain }
65395ef603dSShreyansh Jain 
654b21ed3e2SHemant Agrawal static int
655b21ed3e2SHemant Agrawal dpaa_dev_xstats_get(struct rte_eth_dev *dev, struct rte_eth_xstat *xstats,
656b21ed3e2SHemant Agrawal 		    unsigned int n)
657b21ed3e2SHemant Agrawal {
658b21ed3e2SHemant Agrawal 	unsigned int i = 0, num = RTE_DIM(dpaa_xstats_strings);
659b21ed3e2SHemant Agrawal 	uint64_t values[sizeof(struct dpaa_if_stats) / 8];
660b21ed3e2SHemant Agrawal 
661b21ed3e2SHemant Agrawal 	if (n < num)
662b21ed3e2SHemant Agrawal 		return num;
663b21ed3e2SHemant Agrawal 
664339c1025SHemant Agrawal 	if (xstats == NULL)
665339c1025SHemant Agrawal 		return 0;
666339c1025SHemant Agrawal 
6676b10d1f7SNipun Gupta 	fman_if_stats_get_all(dev->process_private, values,
668b21ed3e2SHemant Agrawal 			      sizeof(struct dpaa_if_stats) / 8);
669b21ed3e2SHemant Agrawal 
670b21ed3e2SHemant Agrawal 	for (i = 0; i < num; i++) {
671b21ed3e2SHemant Agrawal 		xstats[i].id = i;
672b21ed3e2SHemant Agrawal 		xstats[i].value = values[dpaa_xstats_strings[i].offset / 8];
673b21ed3e2SHemant Agrawal 	}
674b21ed3e2SHemant Agrawal 	return i;
675b21ed3e2SHemant Agrawal }
676b21ed3e2SHemant Agrawal 
677b21ed3e2SHemant Agrawal static int
678b21ed3e2SHemant Agrawal dpaa_xstats_get_names(__rte_unused struct rte_eth_dev *dev,
679b21ed3e2SHemant Agrawal 		      struct rte_eth_xstat_name *xstats_names,
6805c3fc73eSHemant Agrawal 		      unsigned int limit)
681b21ed3e2SHemant Agrawal {
682b21ed3e2SHemant Agrawal 	unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings);
683b21ed3e2SHemant Agrawal 
6845c3fc73eSHemant Agrawal 	if (limit < stat_cnt)
6855c3fc73eSHemant Agrawal 		return stat_cnt;
6865c3fc73eSHemant Agrawal 
687b21ed3e2SHemant Agrawal 	if (xstats_names != NULL)
688b21ed3e2SHemant Agrawal 		for (i = 0; i < stat_cnt; i++)
6896723c0fcSBruce Richardson 			strlcpy(xstats_names[i].name,
6906723c0fcSBruce Richardson 				dpaa_xstats_strings[i].name,
6916723c0fcSBruce Richardson 				sizeof(xstats_names[i].name));
692b21ed3e2SHemant Agrawal 
693b21ed3e2SHemant Agrawal 	return stat_cnt;
694b21ed3e2SHemant Agrawal }
695b21ed3e2SHemant Agrawal 
696b21ed3e2SHemant Agrawal static int
697b21ed3e2SHemant Agrawal dpaa_xstats_get_by_id(struct rte_eth_dev *dev, const uint64_t *ids,
698b21ed3e2SHemant Agrawal 		      uint64_t *values, unsigned int n)
699b21ed3e2SHemant Agrawal {
700b21ed3e2SHemant Agrawal 	unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings);
701b21ed3e2SHemant Agrawal 	uint64_t values_copy[sizeof(struct dpaa_if_stats) / 8];
702b21ed3e2SHemant Agrawal 
703b21ed3e2SHemant Agrawal 	if (!ids) {
704b21ed3e2SHemant Agrawal 		if (n < stat_cnt)
705b21ed3e2SHemant Agrawal 			return stat_cnt;
706b21ed3e2SHemant Agrawal 
707b21ed3e2SHemant Agrawal 		if (!values)
708b21ed3e2SHemant Agrawal 			return 0;
709b21ed3e2SHemant Agrawal 
7106b10d1f7SNipun Gupta 		fman_if_stats_get_all(dev->process_private, values_copy,
7115c3fc73eSHemant Agrawal 				      sizeof(struct dpaa_if_stats) / 8);
712b21ed3e2SHemant Agrawal 
713b21ed3e2SHemant Agrawal 		for (i = 0; i < stat_cnt; i++)
714b21ed3e2SHemant Agrawal 			values[i] =
715b21ed3e2SHemant Agrawal 				values_copy[dpaa_xstats_strings[i].offset / 8];
716b21ed3e2SHemant Agrawal 
717b21ed3e2SHemant Agrawal 		return stat_cnt;
718b21ed3e2SHemant Agrawal 	}
719b21ed3e2SHemant Agrawal 
720b21ed3e2SHemant Agrawal 	dpaa_xstats_get_by_id(dev, NULL, values_copy, stat_cnt);
721b21ed3e2SHemant Agrawal 
722b21ed3e2SHemant Agrawal 	for (i = 0; i < n; i++) {
723b21ed3e2SHemant Agrawal 		if (ids[i] >= stat_cnt) {
724b21ed3e2SHemant Agrawal 			DPAA_PMD_ERR("id value isn't valid");
725b21ed3e2SHemant Agrawal 			return -1;
726b21ed3e2SHemant Agrawal 		}
727b21ed3e2SHemant Agrawal 		values[i] = values_copy[ids[i]];
728b21ed3e2SHemant Agrawal 	}
729b21ed3e2SHemant Agrawal 	return n;
730b21ed3e2SHemant Agrawal }
731b21ed3e2SHemant Agrawal 
732b21ed3e2SHemant Agrawal static int
733b21ed3e2SHemant Agrawal dpaa_xstats_get_names_by_id(
734b21ed3e2SHemant Agrawal 	struct rte_eth_dev *dev,
735b21ed3e2SHemant Agrawal 	struct rte_eth_xstat_name *xstats_names,
736b21ed3e2SHemant Agrawal 	const uint64_t *ids,
737b21ed3e2SHemant Agrawal 	unsigned int limit)
738b21ed3e2SHemant Agrawal {
739b21ed3e2SHemant Agrawal 	unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings);
740b21ed3e2SHemant Agrawal 	struct rte_eth_xstat_name xstats_names_copy[stat_cnt];
741b21ed3e2SHemant Agrawal 
742b21ed3e2SHemant Agrawal 	if (!ids)
743b21ed3e2SHemant Agrawal 		return dpaa_xstats_get_names(dev, xstats_names, limit);
744b21ed3e2SHemant Agrawal 
745b21ed3e2SHemant Agrawal 	dpaa_xstats_get_names(dev, xstats_names_copy, limit);
746b21ed3e2SHemant Agrawal 
747b21ed3e2SHemant Agrawal 	for (i = 0; i < limit; i++) {
748b21ed3e2SHemant Agrawal 		if (ids[i] >= stat_cnt) {
749b21ed3e2SHemant Agrawal 			DPAA_PMD_ERR("id value isn't valid");
750b21ed3e2SHemant Agrawal 			return -1;
751b21ed3e2SHemant Agrawal 		}
752b21ed3e2SHemant Agrawal 		strcpy(xstats_names[i].name, xstats_names_copy[ids[i]].name);
753b21ed3e2SHemant Agrawal 	}
754b21ed3e2SHemant Agrawal 	return limit;
755b21ed3e2SHemant Agrawal }
756b21ed3e2SHemant Agrawal 
7579039c812SAndrew Rybchenko static int dpaa_eth_promiscuous_enable(struct rte_eth_dev *dev)
75895ef603dSShreyansh Jain {
75995ef603dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
76095ef603dSShreyansh Jain 
7616b10d1f7SNipun Gupta 	fman_if_promiscuous_enable(dev->process_private);
7629039c812SAndrew Rybchenko 
7639039c812SAndrew Rybchenko 	return 0;
76495ef603dSShreyansh Jain }
76595ef603dSShreyansh Jain 
7669039c812SAndrew Rybchenko static int dpaa_eth_promiscuous_disable(struct rte_eth_dev *dev)
76795ef603dSShreyansh Jain {
76895ef603dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
76995ef603dSShreyansh Jain 
7706b10d1f7SNipun Gupta 	fman_if_promiscuous_disable(dev->process_private);
7719039c812SAndrew Rybchenko 
7729039c812SAndrew Rybchenko 	return 0;
77395ef603dSShreyansh Jain }
77495ef603dSShreyansh Jain 
775ca041cd4SIvan Ilchenko static int dpaa_eth_multicast_enable(struct rte_eth_dev *dev)
77644dd70a3SShreyansh Jain {
77744dd70a3SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
77844dd70a3SShreyansh Jain 
7796b10d1f7SNipun Gupta 	fman_if_set_mcast_filter_table(dev->process_private);
780ca041cd4SIvan Ilchenko 
781ca041cd4SIvan Ilchenko 	return 0;
78244dd70a3SShreyansh Jain }
78344dd70a3SShreyansh Jain 
784ca041cd4SIvan Ilchenko static int dpaa_eth_multicast_disable(struct rte_eth_dev *dev)
78544dd70a3SShreyansh Jain {
78644dd70a3SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
78744dd70a3SShreyansh Jain 
7886b10d1f7SNipun Gupta 	fman_if_reset_mcast_filter_table(dev->process_private);
789ca041cd4SIvan Ilchenko 
790ca041cd4SIvan Ilchenko 	return 0;
79144dd70a3SShreyansh Jain }
79244dd70a3SShreyansh Jain 
793e4abd4ffSJun Yang static void dpaa_fman_if_pool_setup(struct rte_eth_dev *dev)
794e4abd4ffSJun Yang {
795e4abd4ffSJun Yang 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
796e4abd4ffSJun Yang 	struct fman_if_ic_params icp;
797e4abd4ffSJun Yang 	uint32_t fd_offset;
798e4abd4ffSJun Yang 	uint32_t bp_size;
799e4abd4ffSJun Yang 
800e4abd4ffSJun Yang 	memset(&icp, 0, sizeof(icp));
801e4abd4ffSJun Yang 	/* set ICEOF for to the default value , which is 0*/
802e4abd4ffSJun Yang 	icp.iciof = DEFAULT_ICIOF;
803e4abd4ffSJun Yang 	icp.iceof = DEFAULT_RX_ICEOF;
804e4abd4ffSJun Yang 	icp.icsz = DEFAULT_ICSZ;
805e4abd4ffSJun Yang 	fman_if_set_ic_params(dev->process_private, &icp);
806e4abd4ffSJun Yang 
807e4abd4ffSJun Yang 	fd_offset = RTE_PKTMBUF_HEADROOM + DPAA_HW_BUF_RESERVE;
808e4abd4ffSJun Yang 	fman_if_set_fdoff(dev->process_private, fd_offset);
809e4abd4ffSJun Yang 
810e4abd4ffSJun Yang 	/* Buffer pool size should be equal to Dataroom Size*/
811e4abd4ffSJun Yang 	bp_size = rte_pktmbuf_data_room_size(dpaa_intf->bp_info->mp);
812e4abd4ffSJun Yang 
813e4abd4ffSJun Yang 	fman_if_set_bp(dev->process_private,
814e4abd4ffSJun Yang 		       dpaa_intf->bp_info->mp->size,
815e4abd4ffSJun Yang 		       dpaa_intf->bp_info->bpid, bp_size);
816e4abd4ffSJun Yang }
817e4abd4ffSJun Yang 
818e4abd4ffSJun Yang static inline int dpaa_eth_rx_queue_bp_check(struct rte_eth_dev *dev,
819e4abd4ffSJun Yang 					     int8_t vsp_id, uint32_t bpid)
820e4abd4ffSJun Yang {
821e4abd4ffSJun Yang 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
822e4abd4ffSJun Yang 	struct fman_if *fif = dev->process_private;
823e4abd4ffSJun Yang 
824e4abd4ffSJun Yang 	if (fif->num_profiles) {
825e4abd4ffSJun Yang 		if (vsp_id < 0)
826e4abd4ffSJun Yang 			vsp_id = fif->base_profile_id;
827e4abd4ffSJun Yang 	} else {
828e4abd4ffSJun Yang 		if (vsp_id < 0)
829e4abd4ffSJun Yang 			vsp_id = 0;
830e4abd4ffSJun Yang 	}
831e4abd4ffSJun Yang 
832e4abd4ffSJun Yang 	if (dpaa_intf->vsp_bpid[vsp_id] &&
833e4abd4ffSJun Yang 		bpid != dpaa_intf->vsp_bpid[vsp_id]) {
834e4abd4ffSJun Yang 		DPAA_PMD_ERR("Various MPs are assigned to RXQs with same VSP");
835e4abd4ffSJun Yang 
836e4abd4ffSJun Yang 		return -1;
837e4abd4ffSJun Yang 	}
838e4abd4ffSJun Yang 
839e4abd4ffSJun Yang 	return 0;
840e4abd4ffSJun Yang }
841e4abd4ffSJun Yang 
84237f9b54bSShreyansh Jain static
84337f9b54bSShreyansh Jain int dpaa_eth_rx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx,
84462f53995SHemant Agrawal 			    uint16_t nb_desc,
84537f9b54bSShreyansh Jain 			    unsigned int socket_id __rte_unused,
846e335cce4SHemant Agrawal 			    const struct rte_eth_rxconf *rx_conf,
84737f9b54bSShreyansh Jain 			    struct rte_mempool *mp)
84837f9b54bSShreyansh Jain {
84937f9b54bSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
8506b10d1f7SNipun Gupta 	struct fman_if *fif = dev->process_private;
85162f53995SHemant Agrawal 	struct qman_fq *rxq = &dpaa_intf->rx_queues[queue_idx];
8520c504f69SHemant Agrawal 	struct qm_mcc_initfq opts = {0};
8530c504f69SHemant Agrawal 	u32 flags = 0;
8540c504f69SHemant Agrawal 	int ret;
85555576ac2SHemant Agrawal 	u32 buffsz = rte_pktmbuf_data_room_size(mp) - RTE_PKTMBUF_HEADROOM;
85637f9b54bSShreyansh Jain 
85737f9b54bSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
85837f9b54bSShreyansh Jain 
8596fd3639aSHemant Agrawal 	if (queue_idx >= dev->data->nb_rx_queues) {
8606fd3639aSHemant Agrawal 		rte_errno = EOVERFLOW;
8616fd3639aSHemant Agrawal 		DPAA_PMD_ERR("%p: queue index out of range (%u >= %u)",
8626fd3639aSHemant Agrawal 		      (void *)dev, queue_idx, dev->data->nb_rx_queues);
8636fd3639aSHemant Agrawal 		return -rte_errno;
8646fd3639aSHemant Agrawal 	}
8656fd3639aSHemant Agrawal 
866e335cce4SHemant Agrawal 	/* Rx deferred start is not supported */
867e335cce4SHemant Agrawal 	if (rx_conf->rx_deferred_start) {
868e335cce4SHemant Agrawal 		DPAA_PMD_ERR("%p:Rx deferred start not supported", (void *)dev);
869e335cce4SHemant Agrawal 		return -EINVAL;
870e335cce4SHemant Agrawal 	}
8712cf9264fSHemant Agrawal 	rxq->nb_desc = UINT16_MAX;
8722cf9264fSHemant Agrawal 	rxq->offloads = rx_conf->offloads;
873e335cce4SHemant Agrawal 
8746fd3639aSHemant Agrawal 	DPAA_PMD_INFO("Rx queue setup for queue index: %d fq_id (0x%x)",
8756fd3639aSHemant Agrawal 			queue_idx, rxq->fqid);
87637f9b54bSShreyansh Jain 
877e4abd4ffSJun Yang 	if (!fif->num_profiles) {
878e4abd4ffSJun Yang 		if (dpaa_intf->bp_info && dpaa_intf->bp_info->bp &&
879e4abd4ffSJun Yang 			dpaa_intf->bp_info->mp != mp) {
880e4abd4ffSJun Yang 			DPAA_PMD_WARN("Multiple pools on same interface not"
881e4abd4ffSJun Yang 				      " supported");
882e4abd4ffSJun Yang 			return -EINVAL;
883e4abd4ffSJun Yang 		}
884e4abd4ffSJun Yang 	} else {
885e4abd4ffSJun Yang 		if (dpaa_eth_rx_queue_bp_check(dev, rxq->vsp_id,
886e4abd4ffSJun Yang 			DPAA_MEMPOOL_TO_POOL_INFO(mp)->bpid)) {
887e4abd4ffSJun Yang 			return -EINVAL;
888e4abd4ffSJun Yang 		}
889e4abd4ffSJun Yang 	}
890e4abd4ffSJun Yang 
89155576ac2SHemant Agrawal 	/* Max packet can fit in single buffer */
89255576ac2SHemant Agrawal 	if (dev->data->dev_conf.rxmode.max_rx_pkt_len <= buffsz) {
89355576ac2SHemant Agrawal 		;
89455576ac2SHemant Agrawal 	} else if (dev->data->dev_conf.rxmode.offloads &
89555576ac2SHemant Agrawal 			DEV_RX_OFFLOAD_SCATTER) {
89655576ac2SHemant Agrawal 		if (dev->data->dev_conf.rxmode.max_rx_pkt_len >
89755576ac2SHemant Agrawal 			buffsz * DPAA_SGT_MAX_ENTRIES) {
89855576ac2SHemant Agrawal 			DPAA_PMD_ERR("max RxPkt size %d too big to fit "
89955576ac2SHemant Agrawal 				"MaxSGlist %d",
90055576ac2SHemant Agrawal 				dev->data->dev_conf.rxmode.max_rx_pkt_len,
90155576ac2SHemant Agrawal 				buffsz * DPAA_SGT_MAX_ENTRIES);
90255576ac2SHemant Agrawal 			rte_errno = EOVERFLOW;
90355576ac2SHemant Agrawal 			return -rte_errno;
90455576ac2SHemant Agrawal 		}
90555576ac2SHemant Agrawal 	} else {
90655576ac2SHemant Agrawal 		DPAA_PMD_WARN("The requested maximum Rx packet size (%u) is"
90755576ac2SHemant Agrawal 		     " larger than a single mbuf (%u) and scattered"
90855576ac2SHemant Agrawal 		     " mode has not been requested",
90955576ac2SHemant Agrawal 		     dev->data->dev_conf.rxmode.max_rx_pkt_len,
91055576ac2SHemant Agrawal 		     buffsz - RTE_PKTMBUF_HEADROOM);
91155576ac2SHemant Agrawal 	}
91255576ac2SHemant Agrawal 
91337f9b54bSShreyansh Jain 	dpaa_intf->bp_info = DPAA_MEMPOOL_TO_POOL_INFO(mp);
91437f9b54bSShreyansh Jain 
915e4abd4ffSJun Yang 	/* For shared interface, it's done in kernel, skip.*/
916e4abd4ffSJun Yang 	if (!fif->is_shared_mac)
917e4abd4ffSJun Yang 		dpaa_fman_if_pool_setup(dev);
91837f9b54bSShreyansh Jain 
919e4abd4ffSJun Yang 	if (fif->num_profiles) {
920e4abd4ffSJun Yang 		int8_t vsp_id = rxq->vsp_id;
92137f9b54bSShreyansh Jain 
922e4abd4ffSJun Yang 		if (vsp_id >= 0) {
923e4abd4ffSJun Yang 			ret = dpaa_port_vsp_update(dpaa_intf, fmc_q, vsp_id,
924e4abd4ffSJun Yang 					DPAA_MEMPOOL_TO_POOL_INFO(mp)->bpid,
925e4abd4ffSJun Yang 					fif);
926e4abd4ffSJun Yang 			if (ret) {
927e4abd4ffSJun Yang 				DPAA_PMD_ERR("dpaa_port_vsp_update failed");
928e4abd4ffSJun Yang 				return ret;
92937f9b54bSShreyansh Jain 			}
930e4abd4ffSJun Yang 		} else {
931e4abd4ffSJun Yang 			DPAA_PMD_INFO("Base profile is associated to"
932e4abd4ffSJun Yang 				" RXQ fqid:%d\r\n", rxq->fqid);
933e4abd4ffSJun Yang 			if (fif->is_shared_mac) {
934e4abd4ffSJun Yang 				DPAA_PMD_ERR("Fatal: Base profile is associated"
935e4abd4ffSJun Yang 					     " to shared interface on DPDK.");
936e4abd4ffSJun Yang 				return -EINVAL;
937e4abd4ffSJun Yang 			}
938e4abd4ffSJun Yang 			dpaa_intf->vsp_bpid[fif->base_profile_id] =
939e4abd4ffSJun Yang 				DPAA_MEMPOOL_TO_POOL_INFO(mp)->bpid;
940e4abd4ffSJun Yang 		}
941e4abd4ffSJun Yang 	} else {
942e4abd4ffSJun Yang 		dpaa_intf->vsp_bpid[0] =
943e4abd4ffSJun Yang 			DPAA_MEMPOOL_TO_POOL_INFO(mp)->bpid;
944e4abd4ffSJun Yang 	}
945e4abd4ffSJun Yang 
946e4abd4ffSJun Yang 	dpaa_intf->valid = 1;
94755576ac2SHemant Agrawal 	DPAA_PMD_DEBUG("if:%s sg_on = %d, max_frm =%d", dpaa_intf->name,
9486b10d1f7SNipun Gupta 		fman_if_get_sg_enable(fif),
94955576ac2SHemant Agrawal 		dev->data->dev_conf.rxmode.max_rx_pkt_len);
9500c504f69SHemant Agrawal 	/* checking if push mode only, no error check for now */
951a6a75240SNipun Gupta 	if (!rxq->is_static &&
952a6a75240SNipun Gupta 	    dpaa_push_mode_max_queue > dpaa_push_queue_idx) {
953b9c94167SNipun Gupta 		struct qman_portal *qp;
954a6a75240SNipun Gupta 		int q_fd;
955b9c94167SNipun Gupta 
9560c504f69SHemant Agrawal 		dpaa_push_queue_idx++;
9570c504f69SHemant Agrawal 		opts.we_mask = QM_INITFQ_WE_FQCTRL | QM_INITFQ_WE_CONTEXTA;
9580c504f69SHemant Agrawal 		opts.fqd.fq_ctrl = QM_FQCTRL_AVOIDBLOCK |
9590c504f69SHemant Agrawal 				   QM_FQCTRL_CTXASTASHING |
9600c504f69SHemant Agrawal 				   QM_FQCTRL_PREFERINCACHE;
9610c504f69SHemant Agrawal 		opts.fqd.context_a.stashing.exclusive = 0;
962b9083ea5SNipun Gupta 		/* In muticore scenario stashing becomes a bottleneck on LS1046.
963b9083ea5SNipun Gupta 		 * So do not enable stashing in this case
964b9083ea5SNipun Gupta 		 */
965b9083ea5SNipun Gupta 		if (dpaa_svr_family != SVR_LS1046A_FAMILY)
9660c504f69SHemant Agrawal 			opts.fqd.context_a.stashing.annotation_cl =
9670c504f69SHemant Agrawal 						DPAA_IF_RX_ANNOTATION_STASH;
9680c504f69SHemant Agrawal 		opts.fqd.context_a.stashing.data_cl = DPAA_IF_RX_DATA_STASH;
9690c504f69SHemant Agrawal 		opts.fqd.context_a.stashing.context_cl =
9700c504f69SHemant Agrawal 						DPAA_IF_RX_CONTEXT_STASH;
97162f53995SHemant Agrawal 
9720c504f69SHemant Agrawal 		/*Create a channel and associate given queue with the channel*/
9730c504f69SHemant Agrawal 		qman_alloc_pool_range((u32 *)&rxq->ch_id, 1, 1, 0);
9740c504f69SHemant Agrawal 		opts.we_mask = opts.we_mask | QM_INITFQ_WE_DESTWQ;
9750c504f69SHemant Agrawal 		opts.fqd.dest.channel = rxq->ch_id;
9760c504f69SHemant Agrawal 		opts.fqd.dest.wq = DPAA_IF_RX_PRIORITY;
9770c504f69SHemant Agrawal 		flags = QMAN_INITFQ_FLAG_SCHED;
9780c504f69SHemant Agrawal 
9790c504f69SHemant Agrawal 		/* Configure tail drop */
9800c504f69SHemant Agrawal 		if (dpaa_intf->cgr_rx) {
9810c504f69SHemant Agrawal 			opts.we_mask |= QM_INITFQ_WE_CGID;
9820c504f69SHemant Agrawal 			opts.fqd.cgid = dpaa_intf->cgr_rx[queue_idx].cgrid;
9830c504f69SHemant Agrawal 			opts.fqd.fq_ctrl |= QM_FQCTRL_CGE;
9840c504f69SHemant Agrawal 		}
9850c504f69SHemant Agrawal 		ret = qman_init_fq(rxq, flags, &opts);
9866fd3639aSHemant Agrawal 		if (ret) {
9876fd3639aSHemant Agrawal 			DPAA_PMD_ERR("Channel/Q association failed. fqid 0x%x "
9886fd3639aSHemant Agrawal 				"ret:%d(%s)", rxq->fqid, ret, strerror(ret));
9896fd3639aSHemant Agrawal 			return ret;
9906fd3639aSHemant Agrawal 		}
99119b4aba2SHemant Agrawal 		if (dpaa_svr_family == SVR_LS1043A_FAMILY) {
99219b4aba2SHemant Agrawal 			rxq->cb.dqrr_dpdk_pull_cb = dpaa_rx_cb_no_prefetch;
99319b4aba2SHemant Agrawal 		} else {
994b9083ea5SNipun Gupta 			rxq->cb.dqrr_dpdk_pull_cb = dpaa_rx_cb;
995b9083ea5SNipun Gupta 			rxq->cb.dqrr_prepare = dpaa_rx_cb_prepare;
99619b4aba2SHemant Agrawal 		}
99719b4aba2SHemant Agrawal 
9980c504f69SHemant Agrawal 		rxq->is_static = true;
999b9c94167SNipun Gupta 
1000b9c94167SNipun Gupta 		/* Allocate qman specific portals */
1001a6a75240SNipun Gupta 		qp = fsl_qman_fq_portal_create(&q_fd);
1002b9c94167SNipun Gupta 		if (!qp) {
1003b9c94167SNipun Gupta 			DPAA_PMD_ERR("Unable to alloc fq portal");
1004b9c94167SNipun Gupta 			return -1;
1005b9c94167SNipun Gupta 		}
1006b9c94167SNipun Gupta 		rxq->qp = qp;
1007a6a75240SNipun Gupta 
1008a6a75240SNipun Gupta 		/* Set up the device interrupt handler */
1009a6a75240SNipun Gupta 		if (!dev->intr_handle) {
1010a6a75240SNipun Gupta 			struct rte_dpaa_device *dpaa_dev;
1011a6a75240SNipun Gupta 			struct rte_device *rdev = dev->device;
1012a6a75240SNipun Gupta 
1013a6a75240SNipun Gupta 			dpaa_dev = container_of(rdev, struct rte_dpaa_device,
1014a6a75240SNipun Gupta 						device);
1015a6a75240SNipun Gupta 			dev->intr_handle = &dpaa_dev->intr_handle;
1016a6a75240SNipun Gupta 			dev->intr_handle->intr_vec = rte_zmalloc(NULL,
1017a6a75240SNipun Gupta 					dpaa_push_mode_max_queue, 0);
1018a6a75240SNipun Gupta 			if (!dev->intr_handle->intr_vec) {
1019a6a75240SNipun Gupta 				DPAA_PMD_ERR("intr_vec alloc failed");
1020a6a75240SNipun Gupta 				return -ENOMEM;
1021a6a75240SNipun Gupta 			}
1022a6a75240SNipun Gupta 			dev->intr_handle->nb_efd = dpaa_push_mode_max_queue;
1023a6a75240SNipun Gupta 			dev->intr_handle->max_intr = dpaa_push_mode_max_queue;
1024a6a75240SNipun Gupta 		}
1025a6a75240SNipun Gupta 
1026a6a75240SNipun Gupta 		dev->intr_handle->type = RTE_INTR_HANDLE_EXT;
1027a6a75240SNipun Gupta 		dev->intr_handle->intr_vec[queue_idx] = queue_idx + 1;
1028a6a75240SNipun Gupta 		dev->intr_handle->efds[queue_idx] = q_fd;
1029a6a75240SNipun Gupta 		rxq->q_fd = q_fd;
10300c504f69SHemant Agrawal 	}
1031e1797f4bSAkhil Goyal 	rxq->bp_array = rte_dpaa_bpid_info;
103262f53995SHemant Agrawal 	dev->data->rx_queues[queue_idx] = rxq;
103362f53995SHemant Agrawal 
103462f53995SHemant Agrawal 	/* configure the CGR size as per the desc size */
103562f53995SHemant Agrawal 	if (dpaa_intf->cgr_rx) {
103662f53995SHemant Agrawal 		struct qm_mcc_initcgr cgr_opts = {0};
103762f53995SHemant Agrawal 
10382cf9264fSHemant Agrawal 		rxq->nb_desc = nb_desc;
103962f53995SHemant Agrawal 		/* Enable tail drop with cgr on this queue */
104062f53995SHemant Agrawal 		qm_cgr_cs_thres_set64(&cgr_opts.cgr.cs_thres, nb_desc, 0);
104162f53995SHemant Agrawal 		ret = qman_modify_cgr(dpaa_intf->cgr_rx, 0, &cgr_opts);
104262f53995SHemant Agrawal 		if (ret) {
104362f53995SHemant Agrawal 			DPAA_PMD_WARN(
104462f53995SHemant Agrawal 				"rx taildrop modify fail on fqid %d (ret=%d)",
104562f53995SHemant Agrawal 				rxq->fqid, ret);
104662f53995SHemant Agrawal 		}
104762f53995SHemant Agrawal 	}
104837f9b54bSShreyansh Jain 
104937f9b54bSShreyansh Jain 	return 0;
105037f9b54bSShreyansh Jain }
105137f9b54bSShreyansh Jain 
10521e06b6dcSHemant Agrawal int
105377b7b81eSNeil Horman dpaa_eth_eventq_attach(const struct rte_eth_dev *dev,
10545e745593SSunil Kumar Kori 		int eth_rx_queue_id,
10555e745593SSunil Kumar Kori 		u16 ch_id,
10565e745593SSunil Kumar Kori 		const struct rte_event_eth_rx_adapter_queue_conf *queue_conf)
10575e745593SSunil Kumar Kori {
10585e745593SSunil Kumar Kori 	int ret;
10595e745593SSunil Kumar Kori 	u32 flags = 0;
10605e745593SSunil Kumar Kori 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
10615e745593SSunil Kumar Kori 	struct qman_fq *rxq = &dpaa_intf->rx_queues[eth_rx_queue_id];
10625e745593SSunil Kumar Kori 	struct qm_mcc_initfq opts = {0};
10635e745593SSunil Kumar Kori 
10645e745593SSunil Kumar Kori 	if (dpaa_push_mode_max_queue)
1065079a67c2SHemant Agrawal 		DPAA_PMD_WARN("PUSH mode q and EVENTDEV are not compatible\n"
1066079a67c2SHemant Agrawal 			      "PUSH mode already enabled for first %d queues.\n"
10675e745593SSunil Kumar Kori 			      "To disable set DPAA_PUSH_QUEUES_NUMBER to 0\n",
10685e745593SSunil Kumar Kori 			      dpaa_push_mode_max_queue);
10695e745593SSunil Kumar Kori 
10705e745593SSunil Kumar Kori 	dpaa_poll_queue_default_config(&opts);
10715e745593SSunil Kumar Kori 
10725e745593SSunil Kumar Kori 	switch (queue_conf->ev.sched_type) {
10735e745593SSunil Kumar Kori 	case RTE_SCHED_TYPE_ATOMIC:
10745e745593SSunil Kumar Kori 		opts.fqd.fq_ctrl |= QM_FQCTRL_HOLDACTIVE;
10755e745593SSunil Kumar Kori 		/* Reset FQCTRL_AVOIDBLOCK bit as it is unnecessary
10765e745593SSunil Kumar Kori 		 * configuration with HOLD_ACTIVE setting
10775e745593SSunil Kumar Kori 		 */
10785e745593SSunil Kumar Kori 		opts.fqd.fq_ctrl &= (~QM_FQCTRL_AVOIDBLOCK);
10795e745593SSunil Kumar Kori 		rxq->cb.dqrr_dpdk_cb = dpaa_rx_cb_atomic;
10805e745593SSunil Kumar Kori 		break;
10815e745593SSunil Kumar Kori 	case RTE_SCHED_TYPE_ORDERED:
10825e745593SSunil Kumar Kori 		DPAA_PMD_ERR("Ordered queue schedule type is not supported\n");
10835e745593SSunil Kumar Kori 		return -1;
10845e745593SSunil Kumar Kori 	default:
10855e745593SSunil Kumar Kori 		opts.fqd.fq_ctrl |= QM_FQCTRL_AVOIDBLOCK;
10865e745593SSunil Kumar Kori 		rxq->cb.dqrr_dpdk_cb = dpaa_rx_cb_parallel;
10875e745593SSunil Kumar Kori 		break;
10885e745593SSunil Kumar Kori 	}
10895e745593SSunil Kumar Kori 
10905e745593SSunil Kumar Kori 	opts.we_mask = opts.we_mask | QM_INITFQ_WE_DESTWQ;
10915e745593SSunil Kumar Kori 	opts.fqd.dest.channel = ch_id;
10925e745593SSunil Kumar Kori 	opts.fqd.dest.wq = queue_conf->ev.priority;
10935e745593SSunil Kumar Kori 
10945e745593SSunil Kumar Kori 	if (dpaa_intf->cgr_rx) {
10955e745593SSunil Kumar Kori 		opts.we_mask |= QM_INITFQ_WE_CGID;
10965e745593SSunil Kumar Kori 		opts.fqd.cgid = dpaa_intf->cgr_rx[eth_rx_queue_id].cgrid;
10975e745593SSunil Kumar Kori 		opts.fqd.fq_ctrl |= QM_FQCTRL_CGE;
10985e745593SSunil Kumar Kori 	}
10995e745593SSunil Kumar Kori 
11005e745593SSunil Kumar Kori 	flags = QMAN_INITFQ_FLAG_SCHED;
11015e745593SSunil Kumar Kori 
11025e745593SSunil Kumar Kori 	ret = qman_init_fq(rxq, flags, &opts);
11035e745593SSunil Kumar Kori 	if (ret) {
11046fd3639aSHemant Agrawal 		DPAA_PMD_ERR("Ev-Channel/Q association failed. fqid 0x%x "
11056fd3639aSHemant Agrawal 				"ret:%d(%s)", rxq->fqid, ret, strerror(ret));
11065e745593SSunil Kumar Kori 		return ret;
11075e745593SSunil Kumar Kori 	}
11085e745593SSunil Kumar Kori 
11095e745593SSunil Kumar Kori 	/* copy configuration which needs to be filled during dequeue */
11105e745593SSunil Kumar Kori 	memcpy(&rxq->ev, &queue_conf->ev, sizeof(struct rte_event));
11115e745593SSunil Kumar Kori 	dev->data->rx_queues[eth_rx_queue_id] = rxq;
11125e745593SSunil Kumar Kori 
11135e745593SSunil Kumar Kori 	return ret;
11145e745593SSunil Kumar Kori }
11155e745593SSunil Kumar Kori 
11161e06b6dcSHemant Agrawal int
111777b7b81eSNeil Horman dpaa_eth_eventq_detach(const struct rte_eth_dev *dev,
11185e745593SSunil Kumar Kori 		int eth_rx_queue_id)
11195e745593SSunil Kumar Kori {
11205e745593SSunil Kumar Kori 	struct qm_mcc_initfq opts;
11215e745593SSunil Kumar Kori 	int ret;
11225e745593SSunil Kumar Kori 	u32 flags = 0;
11235e745593SSunil Kumar Kori 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
11245e745593SSunil Kumar Kori 	struct qman_fq *rxq = &dpaa_intf->rx_queues[eth_rx_queue_id];
11255e745593SSunil Kumar Kori 
11265e745593SSunil Kumar Kori 	dpaa_poll_queue_default_config(&opts);
11275e745593SSunil Kumar Kori 
11285e745593SSunil Kumar Kori 	if (dpaa_intf->cgr_rx) {
11295e745593SSunil Kumar Kori 		opts.we_mask |= QM_INITFQ_WE_CGID;
11305e745593SSunil Kumar Kori 		opts.fqd.cgid = dpaa_intf->cgr_rx[eth_rx_queue_id].cgrid;
11315e745593SSunil Kumar Kori 		opts.fqd.fq_ctrl |= QM_FQCTRL_CGE;
11325e745593SSunil Kumar Kori 	}
11335e745593SSunil Kumar Kori 
11345e745593SSunil Kumar Kori 	ret = qman_init_fq(rxq, flags, &opts);
11355e745593SSunil Kumar Kori 	if (ret) {
11365e745593SSunil Kumar Kori 		DPAA_PMD_ERR("init rx fqid %d failed with ret: %d",
11375e745593SSunil Kumar Kori 			     rxq->fqid, ret);
11385e745593SSunil Kumar Kori 	}
11395e745593SSunil Kumar Kori 
11405e745593SSunil Kumar Kori 	rxq->cb.dqrr_dpdk_cb = NULL;
11415e745593SSunil Kumar Kori 	dev->data->rx_queues[eth_rx_queue_id] = NULL;
11425e745593SSunil Kumar Kori 
11435e745593SSunil Kumar Kori 	return 0;
11445e745593SSunil Kumar Kori }
11455e745593SSunil Kumar Kori 
114637f9b54bSShreyansh Jain static
114737f9b54bSShreyansh Jain void dpaa_eth_rx_queue_release(void *rxq __rte_unused)
114837f9b54bSShreyansh Jain {
114937f9b54bSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
115037f9b54bSShreyansh Jain }
115137f9b54bSShreyansh Jain 
115237f9b54bSShreyansh Jain static
115337f9b54bSShreyansh Jain int dpaa_eth_tx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx,
115437f9b54bSShreyansh Jain 			    uint16_t nb_desc __rte_unused,
115537f9b54bSShreyansh Jain 		unsigned int socket_id __rte_unused,
1156e335cce4SHemant Agrawal 		const struct rte_eth_txconf *tx_conf)
115737f9b54bSShreyansh Jain {
115837f9b54bSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
11592cf9264fSHemant Agrawal 	struct qman_fq *txq = &dpaa_intf->tx_queues[queue_idx];
116037f9b54bSShreyansh Jain 
116137f9b54bSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
116237f9b54bSShreyansh Jain 
1163e335cce4SHemant Agrawal 	/* Tx deferred start is not supported */
1164e335cce4SHemant Agrawal 	if (tx_conf->tx_deferred_start) {
1165e335cce4SHemant Agrawal 		DPAA_PMD_ERR("%p:Tx deferred start not supported", (void *)dev);
1166e335cce4SHemant Agrawal 		return -EINVAL;
1167e335cce4SHemant Agrawal 	}
11682cf9264fSHemant Agrawal 	txq->nb_desc = UINT16_MAX;
11692cf9264fSHemant Agrawal 	txq->offloads = tx_conf->offloads;
11702cf9264fSHemant Agrawal 
11716fd3639aSHemant Agrawal 	if (queue_idx >= dev->data->nb_tx_queues) {
11726fd3639aSHemant Agrawal 		rte_errno = EOVERFLOW;
11736fd3639aSHemant Agrawal 		DPAA_PMD_ERR("%p: queue index out of range (%u >= %u)",
11746fd3639aSHemant Agrawal 		      (void *)dev, queue_idx, dev->data->nb_tx_queues);
11756fd3639aSHemant Agrawal 		return -rte_errno;
11766fd3639aSHemant Agrawal 	}
11776fd3639aSHemant Agrawal 
11786fd3639aSHemant Agrawal 	DPAA_PMD_INFO("Tx queue setup for queue index: %d fq_id (0x%x)",
11792cf9264fSHemant Agrawal 			queue_idx, txq->fqid);
11802cf9264fSHemant Agrawal 	dev->data->tx_queues[queue_idx] = txq;
11819124e65dSGagandeep Singh 
118237f9b54bSShreyansh Jain 	return 0;
118337f9b54bSShreyansh Jain }
118437f9b54bSShreyansh Jain 
118537f9b54bSShreyansh Jain static void dpaa_eth_tx_queue_release(void *txq __rte_unused)
1186ff9e112dSShreyansh Jain {
1187ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1188ff9e112dSShreyansh Jain }
1189ff9e112dSShreyansh Jain 
1190b005d729SHemant Agrawal static uint32_t
1191b005d729SHemant Agrawal dpaa_dev_rx_queue_count(struct rte_eth_dev *dev, uint16_t rx_queue_id)
1192b005d729SHemant Agrawal {
1193b005d729SHemant Agrawal 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
1194b005d729SHemant Agrawal 	struct qman_fq *rxq = &dpaa_intf->rx_queues[rx_queue_id];
1195b005d729SHemant Agrawal 	u32 frm_cnt = 0;
1196b005d729SHemant Agrawal 
1197b005d729SHemant Agrawal 	PMD_INIT_FUNC_TRACE();
1198b005d729SHemant Agrawal 
1199b005d729SHemant Agrawal 	if (qman_query_fq_frm_cnt(rxq, &frm_cnt) == 0) {
1200b7c7ff6eSStephen Hemminger 		DPAA_PMD_DEBUG("RX frame count for q(%d) is %u",
1201b005d729SHemant Agrawal 			       rx_queue_id, frm_cnt);
1202b005d729SHemant Agrawal 	}
1203b005d729SHemant Agrawal 	return frm_cnt;
1204b005d729SHemant Agrawal }
1205b005d729SHemant Agrawal 
1206e124a69fSShreyansh Jain static int dpaa_link_down(struct rte_eth_dev *dev)
1207e124a69fSShreyansh Jain {
1208f231d48dSRohit Raj 	struct fman_if *fif = dev->process_private;
1209f231d48dSRohit Raj 	struct __fman_if *__fif;
1210f231d48dSRohit Raj 
1211e124a69fSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1212e124a69fSShreyansh Jain 
1213f231d48dSRohit Raj 	__fif = container_of(fif, struct __fman_if, __if);
1214f231d48dSRohit Raj 
1215f231d48dSRohit Raj 	if (dev->data->dev_flags & RTE_ETH_DEV_INTR_LSC)
1216f231d48dSRohit Raj 		dpaa_update_link_status(__fif->node_name, ETH_LINK_DOWN);
1217f231d48dSRohit Raj 	else
1218e124a69fSShreyansh Jain 		dpaa_eth_dev_stop(dev);
1219e124a69fSShreyansh Jain 	return 0;
1220e124a69fSShreyansh Jain }
1221e124a69fSShreyansh Jain 
1222e124a69fSShreyansh Jain static int dpaa_link_up(struct rte_eth_dev *dev)
1223e124a69fSShreyansh Jain {
1224f231d48dSRohit Raj 	struct fman_if *fif = dev->process_private;
1225f231d48dSRohit Raj 	struct __fman_if *__fif;
1226f231d48dSRohit Raj 
1227e124a69fSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1228e124a69fSShreyansh Jain 
1229f231d48dSRohit Raj 	__fif = container_of(fif, struct __fman_if, __if);
1230f231d48dSRohit Raj 
1231f231d48dSRohit Raj 	if (dev->data->dev_flags & RTE_ETH_DEV_INTR_LSC)
1232f231d48dSRohit Raj 		dpaa_update_link_status(__fif->node_name, ETH_LINK_UP);
1233f231d48dSRohit Raj 	else
1234e124a69fSShreyansh Jain 		dpaa_eth_dev_start(dev);
1235e124a69fSShreyansh Jain 	return 0;
1236e124a69fSShreyansh Jain }
1237e124a69fSShreyansh Jain 
1238fe6c6032SShreyansh Jain static int
123912a4678aSShreyansh Jain dpaa_flow_ctrl_set(struct rte_eth_dev *dev,
124012a4678aSShreyansh Jain 		   struct rte_eth_fc_conf *fc_conf)
124112a4678aSShreyansh Jain {
124212a4678aSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
124312a4678aSShreyansh Jain 	struct rte_eth_fc_conf *net_fc;
124412a4678aSShreyansh Jain 
124512a4678aSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
124612a4678aSShreyansh Jain 
124712a4678aSShreyansh Jain 	if (!(dpaa_intf->fc_conf)) {
124812a4678aSShreyansh Jain 		dpaa_intf->fc_conf = rte_zmalloc(NULL,
124912a4678aSShreyansh Jain 			sizeof(struct rte_eth_fc_conf), MAX_CACHELINE);
125012a4678aSShreyansh Jain 		if (!dpaa_intf->fc_conf) {
125112a4678aSShreyansh Jain 			DPAA_PMD_ERR("unable to save flow control info");
125212a4678aSShreyansh Jain 			return -ENOMEM;
125312a4678aSShreyansh Jain 		}
125412a4678aSShreyansh Jain 	}
125512a4678aSShreyansh Jain 	net_fc = dpaa_intf->fc_conf;
125612a4678aSShreyansh Jain 
125712a4678aSShreyansh Jain 	if (fc_conf->high_water < fc_conf->low_water) {
125812a4678aSShreyansh Jain 		DPAA_PMD_ERR("Incorrect Flow Control Configuration");
125912a4678aSShreyansh Jain 		return -EINVAL;
126012a4678aSShreyansh Jain 	}
126112a4678aSShreyansh Jain 
126212a4678aSShreyansh Jain 	if (fc_conf->mode == RTE_FC_NONE) {
126312a4678aSShreyansh Jain 		return 0;
126412a4678aSShreyansh Jain 	} else if (fc_conf->mode == RTE_FC_TX_PAUSE ||
126512a4678aSShreyansh Jain 		 fc_conf->mode == RTE_FC_FULL) {
12666b10d1f7SNipun Gupta 		fman_if_set_fc_threshold(dev->process_private,
12676b10d1f7SNipun Gupta 					 fc_conf->high_water,
126812a4678aSShreyansh Jain 					 fc_conf->low_water,
126912a4678aSShreyansh Jain 					 dpaa_intf->bp_info->bpid);
127012a4678aSShreyansh Jain 		if (fc_conf->pause_time)
12716b10d1f7SNipun Gupta 			fman_if_set_fc_quanta(dev->process_private,
127212a4678aSShreyansh Jain 					      fc_conf->pause_time);
127312a4678aSShreyansh Jain 	}
127412a4678aSShreyansh Jain 
127512a4678aSShreyansh Jain 	/* Save the information in dpaa device */
127612a4678aSShreyansh Jain 	net_fc->pause_time = fc_conf->pause_time;
127712a4678aSShreyansh Jain 	net_fc->high_water = fc_conf->high_water;
127812a4678aSShreyansh Jain 	net_fc->low_water = fc_conf->low_water;
127912a4678aSShreyansh Jain 	net_fc->send_xon = fc_conf->send_xon;
128012a4678aSShreyansh Jain 	net_fc->mac_ctrl_frame_fwd = fc_conf->mac_ctrl_frame_fwd;
128112a4678aSShreyansh Jain 	net_fc->mode = fc_conf->mode;
128212a4678aSShreyansh Jain 	net_fc->autoneg = fc_conf->autoneg;
128312a4678aSShreyansh Jain 
128412a4678aSShreyansh Jain 	return 0;
128512a4678aSShreyansh Jain }
128612a4678aSShreyansh Jain 
128712a4678aSShreyansh Jain static int
128812a4678aSShreyansh Jain dpaa_flow_ctrl_get(struct rte_eth_dev *dev,
128912a4678aSShreyansh Jain 		   struct rte_eth_fc_conf *fc_conf)
129012a4678aSShreyansh Jain {
129112a4678aSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
129212a4678aSShreyansh Jain 	struct rte_eth_fc_conf *net_fc = dpaa_intf->fc_conf;
129312a4678aSShreyansh Jain 	int ret;
129412a4678aSShreyansh Jain 
129512a4678aSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
129612a4678aSShreyansh Jain 
129712a4678aSShreyansh Jain 	if (net_fc) {
129812a4678aSShreyansh Jain 		fc_conf->pause_time = net_fc->pause_time;
129912a4678aSShreyansh Jain 		fc_conf->high_water = net_fc->high_water;
130012a4678aSShreyansh Jain 		fc_conf->low_water = net_fc->low_water;
130112a4678aSShreyansh Jain 		fc_conf->send_xon = net_fc->send_xon;
130212a4678aSShreyansh Jain 		fc_conf->mac_ctrl_frame_fwd = net_fc->mac_ctrl_frame_fwd;
130312a4678aSShreyansh Jain 		fc_conf->mode = net_fc->mode;
130412a4678aSShreyansh Jain 		fc_conf->autoneg = net_fc->autoneg;
130512a4678aSShreyansh Jain 		return 0;
130612a4678aSShreyansh Jain 	}
13076b10d1f7SNipun Gupta 	ret = fman_if_get_fc_threshold(dev->process_private);
130812a4678aSShreyansh Jain 	if (ret) {
130912a4678aSShreyansh Jain 		fc_conf->mode = RTE_FC_TX_PAUSE;
13106b10d1f7SNipun Gupta 		fc_conf->pause_time =
13116b10d1f7SNipun Gupta 			fman_if_get_fc_quanta(dev->process_private);
131212a4678aSShreyansh Jain 	} else {
131312a4678aSShreyansh Jain 		fc_conf->mode = RTE_FC_NONE;
131412a4678aSShreyansh Jain 	}
131512a4678aSShreyansh Jain 
131612a4678aSShreyansh Jain 	return 0;
131712a4678aSShreyansh Jain }
131812a4678aSShreyansh Jain 
131912a4678aSShreyansh Jain static int
1320fe6c6032SShreyansh Jain dpaa_dev_add_mac_addr(struct rte_eth_dev *dev,
13216d13ea8eSOlivier Matz 			     struct rte_ether_addr *addr,
1322fe6c6032SShreyansh Jain 			     uint32_t index,
1323fe6c6032SShreyansh Jain 			     __rte_unused uint32_t pool)
1324fe6c6032SShreyansh Jain {
1325fe6c6032SShreyansh Jain 	int ret;
1326fe6c6032SShreyansh Jain 
1327fe6c6032SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1328fe6c6032SShreyansh Jain 
13296b10d1f7SNipun Gupta 	ret = fman_if_add_mac_addr(dev->process_private,
13306b10d1f7SNipun Gupta 				   addr->addr_bytes, index);
1331fe6c6032SShreyansh Jain 
1332fe6c6032SShreyansh Jain 	if (ret)
1333b7c7ff6eSStephen Hemminger 		DPAA_PMD_ERR("Adding the MAC ADDR failed: err = %d", ret);
1334fe6c6032SShreyansh Jain 	return 0;
1335fe6c6032SShreyansh Jain }
1336fe6c6032SShreyansh Jain 
1337fe6c6032SShreyansh Jain static void
1338fe6c6032SShreyansh Jain dpaa_dev_remove_mac_addr(struct rte_eth_dev *dev,
1339fe6c6032SShreyansh Jain 			  uint32_t index)
1340fe6c6032SShreyansh Jain {
1341fe6c6032SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1342fe6c6032SShreyansh Jain 
13436b10d1f7SNipun Gupta 	fman_if_clear_mac_addr(dev->process_private, index);
1344fe6c6032SShreyansh Jain }
1345fe6c6032SShreyansh Jain 
1346caccf8b3SOlivier Matz static int
1347fe6c6032SShreyansh Jain dpaa_dev_set_mac_addr(struct rte_eth_dev *dev,
13486d13ea8eSOlivier Matz 		       struct rte_ether_addr *addr)
1349fe6c6032SShreyansh Jain {
1350fe6c6032SShreyansh Jain 	int ret;
1351fe6c6032SShreyansh Jain 
1352fe6c6032SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1353fe6c6032SShreyansh Jain 
13546b10d1f7SNipun Gupta 	ret = fman_if_add_mac_addr(dev->process_private, addr->addr_bytes, 0);
1355fe6c6032SShreyansh Jain 	if (ret)
1356b7c7ff6eSStephen Hemminger 		DPAA_PMD_ERR("Setting the MAC ADDR failed %d", ret);
1357caccf8b3SOlivier Matz 
1358caccf8b3SOlivier Matz 	return ret;
1359fe6c6032SShreyansh Jain }
1360fe6c6032SShreyansh Jain 
1361627e677dSSachin Saxena static int
1362627e677dSSachin Saxena dpaa_dev_rss_hash_update(struct rte_eth_dev *dev,
1363627e677dSSachin Saxena 			 struct rte_eth_rss_conf *rss_conf)
1364627e677dSSachin Saxena {
1365627e677dSSachin Saxena 	struct rte_eth_dev_data *data = dev->data;
1366627e677dSSachin Saxena 	struct rte_eth_conf *eth_conf = &data->dev_conf;
1367627e677dSSachin Saxena 
1368627e677dSSachin Saxena 	PMD_INIT_FUNC_TRACE();
1369627e677dSSachin Saxena 
1370627e677dSSachin Saxena 	if (!(default_q || fmc_q)) {
1371627e677dSSachin Saxena 		if (dpaa_fm_config(dev, rss_conf->rss_hf)) {
1372627e677dSSachin Saxena 			DPAA_PMD_ERR("FM port configuration: Failed\n");
1373627e677dSSachin Saxena 			return -1;
1374627e677dSSachin Saxena 		}
1375627e677dSSachin Saxena 		eth_conf->rx_adv_conf.rss_conf.rss_hf = rss_conf->rss_hf;
1376627e677dSSachin Saxena 	} else {
1377627e677dSSachin Saxena 		DPAA_PMD_ERR("Function not supported\n");
1378627e677dSSachin Saxena 		return -ENOTSUP;
1379627e677dSSachin Saxena 	}
1380627e677dSSachin Saxena 	return 0;
1381627e677dSSachin Saxena }
1382627e677dSSachin Saxena 
1383627e677dSSachin Saxena static int
1384627e677dSSachin Saxena dpaa_dev_rss_hash_conf_get(struct rte_eth_dev *dev,
1385627e677dSSachin Saxena 			   struct rte_eth_rss_conf *rss_conf)
1386627e677dSSachin Saxena {
1387627e677dSSachin Saxena 	struct rte_eth_dev_data *data = dev->data;
1388627e677dSSachin Saxena 	struct rte_eth_conf *eth_conf = &data->dev_conf;
1389627e677dSSachin Saxena 
1390627e677dSSachin Saxena 	/* dpaa does not support rss_key, so length should be 0*/
1391627e677dSSachin Saxena 	rss_conf->rss_key_len = 0;
1392627e677dSSachin Saxena 	rss_conf->rss_hf = eth_conf->rx_adv_conf.rss_conf.rss_hf;
1393627e677dSSachin Saxena 	return 0;
1394627e677dSSachin Saxena }
1395627e677dSSachin Saxena 
1396b1b5d6c9SNipun Gupta static int dpaa_dev_queue_intr_enable(struct rte_eth_dev *dev,
1397b1b5d6c9SNipun Gupta 				      uint16_t queue_id)
1398b1b5d6c9SNipun Gupta {
1399b1b5d6c9SNipun Gupta 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
1400b1b5d6c9SNipun Gupta 	struct qman_fq *rxq = &dpaa_intf->rx_queues[queue_id];
1401b1b5d6c9SNipun Gupta 
1402b1b5d6c9SNipun Gupta 	if (!rxq->is_static)
1403b1b5d6c9SNipun Gupta 		return -EINVAL;
1404b1b5d6c9SNipun Gupta 
1405b1b5d6c9SNipun Gupta 	return qman_fq_portal_irqsource_add(rxq->qp, QM_PIRQ_DQRI);
1406b1b5d6c9SNipun Gupta }
1407b1b5d6c9SNipun Gupta 
1408b1b5d6c9SNipun Gupta static int dpaa_dev_queue_intr_disable(struct rte_eth_dev *dev,
1409b1b5d6c9SNipun Gupta 				       uint16_t queue_id)
1410b1b5d6c9SNipun Gupta {
1411b1b5d6c9SNipun Gupta 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
1412b1b5d6c9SNipun Gupta 	struct qman_fq *rxq = &dpaa_intf->rx_queues[queue_id];
1413b1b5d6c9SNipun Gupta 	uint32_t temp;
1414b1b5d6c9SNipun Gupta 	ssize_t temp1;
1415b1b5d6c9SNipun Gupta 
1416b1b5d6c9SNipun Gupta 	if (!rxq->is_static)
1417b1b5d6c9SNipun Gupta 		return -EINVAL;
1418b1b5d6c9SNipun Gupta 
1419b1b5d6c9SNipun Gupta 	qman_fq_portal_irqsource_remove(rxq->qp, ~0);
1420b1b5d6c9SNipun Gupta 
1421b1b5d6c9SNipun Gupta 	temp1 = read(rxq->q_fd, &temp, sizeof(temp));
1422b1b5d6c9SNipun Gupta 	if (temp1 != sizeof(temp))
1423df80d4f8SHemant Agrawal 		DPAA_PMD_ERR("irq read error");
1424b1b5d6c9SNipun Gupta 
1425b1b5d6c9SNipun Gupta 	qman_fq_portal_thread_irq(rxq->qp);
1426b1b5d6c9SNipun Gupta 
1427b1b5d6c9SNipun Gupta 	return 0;
1428b1b5d6c9SNipun Gupta }
1429b1b5d6c9SNipun Gupta 
14302cf9264fSHemant Agrawal static void
14312cf9264fSHemant Agrawal dpaa_rxq_info_get(struct rte_eth_dev *dev, uint16_t queue_id,
14322cf9264fSHemant Agrawal 	struct rte_eth_rxq_info *qinfo)
14332cf9264fSHemant Agrawal {
14342cf9264fSHemant Agrawal 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
14352cf9264fSHemant Agrawal 	struct qman_fq *rxq;
14362cf9264fSHemant Agrawal 
14372cf9264fSHemant Agrawal 	rxq = dev->data->rx_queues[queue_id];
14382cf9264fSHemant Agrawal 
14392cf9264fSHemant Agrawal 	qinfo->mp = dpaa_intf->bp_info->mp;
14402cf9264fSHemant Agrawal 	qinfo->scattered_rx = dev->data->scattered_rx;
14412cf9264fSHemant Agrawal 	qinfo->nb_desc = rxq->nb_desc;
14422cf9264fSHemant Agrawal 	qinfo->conf.rx_free_thresh = 1;
14432cf9264fSHemant Agrawal 	qinfo->conf.rx_drop_en = 1;
14442cf9264fSHemant Agrawal 	qinfo->conf.rx_deferred_start = 0;
14452cf9264fSHemant Agrawal 	qinfo->conf.offloads = rxq->offloads;
14462cf9264fSHemant Agrawal }
14472cf9264fSHemant Agrawal 
14482cf9264fSHemant Agrawal static void
14492cf9264fSHemant Agrawal dpaa_txq_info_get(struct rte_eth_dev *dev, uint16_t queue_id,
14502cf9264fSHemant Agrawal 	struct rte_eth_txq_info *qinfo)
14512cf9264fSHemant Agrawal {
14522cf9264fSHemant Agrawal 	struct qman_fq *txq;
14532cf9264fSHemant Agrawal 
14542cf9264fSHemant Agrawal 	txq = dev->data->tx_queues[queue_id];
14552cf9264fSHemant Agrawal 
14562cf9264fSHemant Agrawal 	qinfo->nb_desc = txq->nb_desc;
14572cf9264fSHemant Agrawal 	qinfo->conf.tx_thresh.pthresh = 0;
14582cf9264fSHemant Agrawal 	qinfo->conf.tx_thresh.hthresh = 0;
14592cf9264fSHemant Agrawal 	qinfo->conf.tx_thresh.wthresh = 0;
14602cf9264fSHemant Agrawal 
14612cf9264fSHemant Agrawal 	qinfo->conf.tx_free_thresh = 0;
14622cf9264fSHemant Agrawal 	qinfo->conf.tx_rs_thresh = 0;
14632cf9264fSHemant Agrawal 	qinfo->conf.offloads = txq->offloads;
14642cf9264fSHemant Agrawal 	qinfo->conf.tx_deferred_start = 0;
14652cf9264fSHemant Agrawal }
14662cf9264fSHemant Agrawal 
1467ff9e112dSShreyansh Jain static struct eth_dev_ops dpaa_devops = {
1468ff9e112dSShreyansh Jain 	.dev_configure		  = dpaa_eth_dev_configure,
1469ff9e112dSShreyansh Jain 	.dev_start		  = dpaa_eth_dev_start,
1470ff9e112dSShreyansh Jain 	.dev_stop		  = dpaa_eth_dev_stop,
1471ff9e112dSShreyansh Jain 	.dev_close		  = dpaa_eth_dev_close,
1472799db456SShreyansh Jain 	.dev_infos_get		  = dpaa_eth_dev_info,
1473a7bdc3bdSShreyansh Jain 	.dev_supported_ptypes_get = dpaa_supported_ptypes_get,
147437f9b54bSShreyansh Jain 
147537f9b54bSShreyansh Jain 	.rx_queue_setup		  = dpaa_eth_rx_queue_setup,
147637f9b54bSShreyansh Jain 	.tx_queue_setup		  = dpaa_eth_tx_queue_setup,
147737f9b54bSShreyansh Jain 	.rx_queue_release	  = dpaa_eth_rx_queue_release,
147837f9b54bSShreyansh Jain 	.tx_queue_release	  = dpaa_eth_tx_queue_release,
14792e6f5657SApeksha Gupta 	.rx_burst_mode_get	  = dpaa_dev_rx_burst_mode_get,
14802e6f5657SApeksha Gupta 	.tx_burst_mode_get	  = dpaa_dev_tx_burst_mode_get,
14812cf9264fSHemant Agrawal 	.rxq_info_get		  = dpaa_rxq_info_get,
14822cf9264fSHemant Agrawal 	.txq_info_get		  = dpaa_txq_info_get,
14832cf9264fSHemant Agrawal 
148412a4678aSShreyansh Jain 	.flow_ctrl_get		  = dpaa_flow_ctrl_get,
148512a4678aSShreyansh Jain 	.flow_ctrl_set		  = dpaa_flow_ctrl_set,
148612a4678aSShreyansh Jain 
1487e124a69fSShreyansh Jain 	.link_update		  = dpaa_eth_link_update,
1488e1ad3a05SShreyansh Jain 	.stats_get		  = dpaa_eth_stats_get,
1489b21ed3e2SHemant Agrawal 	.xstats_get		  = dpaa_dev_xstats_get,
1490b21ed3e2SHemant Agrawal 	.xstats_get_by_id	  = dpaa_xstats_get_by_id,
1491b21ed3e2SHemant Agrawal 	.xstats_get_names_by_id	  = dpaa_xstats_get_names_by_id,
1492b21ed3e2SHemant Agrawal 	.xstats_get_names	  = dpaa_xstats_get_names,
1493b21ed3e2SHemant Agrawal 	.xstats_reset		  = dpaa_eth_stats_reset,
1494e1ad3a05SShreyansh Jain 	.stats_reset		  = dpaa_eth_stats_reset,
149595ef603dSShreyansh Jain 	.promiscuous_enable	  = dpaa_eth_promiscuous_enable,
149695ef603dSShreyansh Jain 	.promiscuous_disable	  = dpaa_eth_promiscuous_disable,
149744dd70a3SShreyansh Jain 	.allmulticast_enable	  = dpaa_eth_multicast_enable,
149844dd70a3SShreyansh Jain 	.allmulticast_disable	  = dpaa_eth_multicast_disable,
14990cbec027SShreyansh Jain 	.mtu_set		  = dpaa_mtu_set,
1500e124a69fSShreyansh Jain 	.dev_set_link_down	  = dpaa_link_down,
1501e124a69fSShreyansh Jain 	.dev_set_link_up	  = dpaa_link_up,
1502fe6c6032SShreyansh Jain 	.mac_addr_add		  = dpaa_dev_add_mac_addr,
1503fe6c6032SShreyansh Jain 	.mac_addr_remove	  = dpaa_dev_remove_mac_addr,
1504fe6c6032SShreyansh Jain 	.mac_addr_set		  = dpaa_dev_set_mac_addr,
1505fe6c6032SShreyansh Jain 
1506cf0fab1dSHemant Agrawal 	.fw_version_get		  = dpaa_fw_version_get,
1507b1b5d6c9SNipun Gupta 
1508b1b5d6c9SNipun Gupta 	.rx_queue_intr_enable	  = dpaa_dev_queue_intr_enable,
1509b1b5d6c9SNipun Gupta 	.rx_queue_intr_disable	  = dpaa_dev_queue_intr_disable,
1510627e677dSSachin Saxena 	.rss_hash_update	  = dpaa_dev_rss_hash_update,
1511627e677dSSachin Saxena 	.rss_hash_conf_get        = dpaa_dev_rss_hash_conf_get,
1512ff9e112dSShreyansh Jain };
1513ff9e112dSShreyansh Jain 
15148c3495f5SHemant Agrawal static bool
15158c3495f5SHemant Agrawal is_device_supported(struct rte_eth_dev *dev, struct rte_dpaa_driver *drv)
15168c3495f5SHemant Agrawal {
15178c3495f5SHemant Agrawal 	if (strcmp(dev->device->driver->name,
15188c3495f5SHemant Agrawal 		   drv->driver.name))
15198c3495f5SHemant Agrawal 		return false;
15208c3495f5SHemant Agrawal 
15218c3495f5SHemant Agrawal 	return true;
15228c3495f5SHemant Agrawal }
15238c3495f5SHemant Agrawal 
15248c3495f5SHemant Agrawal static bool
15258c3495f5SHemant Agrawal is_dpaa_supported(struct rte_eth_dev *dev)
15268c3495f5SHemant Agrawal {
15278c3495f5SHemant Agrawal 	return is_device_supported(dev, &rte_dpaa_pmd);
15288c3495f5SHemant Agrawal }
15298c3495f5SHemant Agrawal 
15301e06b6dcSHemant Agrawal int
1531ae8f4cf3SFerruh Yigit rte_pmd_dpaa_set_tx_loopback(uint16_t port, uint8_t on)
15328c3495f5SHemant Agrawal {
15338c3495f5SHemant Agrawal 	struct rte_eth_dev *dev;
15348c3495f5SHemant Agrawal 
15358c3495f5SHemant Agrawal 	RTE_ETH_VALID_PORTID_OR_ERR_RET(port, -ENODEV);
15368c3495f5SHemant Agrawal 
15378c3495f5SHemant Agrawal 	dev = &rte_eth_devices[port];
15388c3495f5SHemant Agrawal 
15398c3495f5SHemant Agrawal 	if (!is_dpaa_supported(dev))
15408c3495f5SHemant Agrawal 		return -ENOTSUP;
15418c3495f5SHemant Agrawal 
15428c3495f5SHemant Agrawal 	if (on)
15436b10d1f7SNipun Gupta 		fman_if_loopback_enable(dev->process_private);
15448c3495f5SHemant Agrawal 	else
15456b10d1f7SNipun Gupta 		fman_if_loopback_disable(dev->process_private);
15468c3495f5SHemant Agrawal 
15478c3495f5SHemant Agrawal 	return 0;
15488c3495f5SHemant Agrawal }
15498c3495f5SHemant Agrawal 
15506b10d1f7SNipun Gupta static int dpaa_fc_set_default(struct dpaa_if *dpaa_intf,
15516b10d1f7SNipun Gupta 			       struct fman_if *fman_intf)
155212a4678aSShreyansh Jain {
155312a4678aSShreyansh Jain 	struct rte_eth_fc_conf *fc_conf;
155412a4678aSShreyansh Jain 	int ret;
155512a4678aSShreyansh Jain 
155612a4678aSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
155712a4678aSShreyansh Jain 
155812a4678aSShreyansh Jain 	if (!(dpaa_intf->fc_conf)) {
155912a4678aSShreyansh Jain 		dpaa_intf->fc_conf = rte_zmalloc(NULL,
156012a4678aSShreyansh Jain 			sizeof(struct rte_eth_fc_conf), MAX_CACHELINE);
156112a4678aSShreyansh Jain 		if (!dpaa_intf->fc_conf) {
156212a4678aSShreyansh Jain 			DPAA_PMD_ERR("unable to save flow control info");
156312a4678aSShreyansh Jain 			return -ENOMEM;
156412a4678aSShreyansh Jain 		}
156512a4678aSShreyansh Jain 	}
156612a4678aSShreyansh Jain 	fc_conf = dpaa_intf->fc_conf;
15676b10d1f7SNipun Gupta 	ret = fman_if_get_fc_threshold(fman_intf);
156812a4678aSShreyansh Jain 	if (ret) {
156912a4678aSShreyansh Jain 		fc_conf->mode = RTE_FC_TX_PAUSE;
15706b10d1f7SNipun Gupta 		fc_conf->pause_time = fman_if_get_fc_quanta(fman_intf);
157112a4678aSShreyansh Jain 	} else {
157212a4678aSShreyansh Jain 		fc_conf->mode = RTE_FC_NONE;
157312a4678aSShreyansh Jain 	}
157412a4678aSShreyansh Jain 
157512a4678aSShreyansh Jain 	return 0;
157612a4678aSShreyansh Jain }
157712a4678aSShreyansh Jain 
157837f9b54bSShreyansh Jain /* Initialise an Rx FQ */
157962f53995SHemant Agrawal static int dpaa_rx_queue_init(struct qman_fq *fq, struct qman_cgr *cgr_rx,
158037f9b54bSShreyansh Jain 			      uint32_t fqid)
158137f9b54bSShreyansh Jain {
15828d804cf1SHemant Agrawal 	struct qm_mcc_initfq opts = {0};
158337f9b54bSShreyansh Jain 	int ret;
1584f04e7139SHemant Agrawal 	u32 flags = QMAN_FQ_FLAG_NO_ENQUEUE;
158562f53995SHemant Agrawal 	struct qm_mcc_initcgr cgr_opts = {
158662f53995SHemant Agrawal 		.we_mask = QM_CGR_WE_CS_THRES |
158762f53995SHemant Agrawal 				QM_CGR_WE_CSTD_EN |
158862f53995SHemant Agrawal 				QM_CGR_WE_MODE,
158962f53995SHemant Agrawal 		.cgr = {
159062f53995SHemant Agrawal 			.cstd_en = QM_CGR_EN,
159162f53995SHemant Agrawal 			.mode = QMAN_CGR_MODE_FRAME
159262f53995SHemant Agrawal 		}
159362f53995SHemant Agrawal 	};
159437f9b54bSShreyansh Jain 
15954defbc8cSSachin Saxena 	if (fmc_q || default_q) {
159637f9b54bSShreyansh Jain 		ret = qman_reserve_fqid(fqid);
159737f9b54bSShreyansh Jain 		if (ret) {
15984defbc8cSSachin Saxena 			DPAA_PMD_ERR("reserve rx fqid 0x%x failed, ret: %d",
159937f9b54bSShreyansh Jain 				     fqid, ret);
160037f9b54bSShreyansh Jain 			return -EINVAL;
160137f9b54bSShreyansh Jain 		}
1602f04e7139SHemant Agrawal 	}
16034defbc8cSSachin Saxena 
16048d6fc8b6SHemant Agrawal 	DPAA_PMD_DEBUG("creating rx fq %p, fqid 0x%x", fq, fqid);
1605f04e7139SHemant Agrawal 	ret = qman_create_fq(fqid, flags, fq);
160637f9b54bSShreyansh Jain 	if (ret) {
16076fd3639aSHemant Agrawal 		DPAA_PMD_ERR("create rx fqid 0x%x failed with ret: %d",
160837f9b54bSShreyansh Jain 			fqid, ret);
160937f9b54bSShreyansh Jain 		return ret;
161037f9b54bSShreyansh Jain 	}
16110c504f69SHemant Agrawal 	fq->is_static = false;
16125e745593SSunil Kumar Kori 
16135e745593SSunil Kumar Kori 	dpaa_poll_queue_default_config(&opts);
161437f9b54bSShreyansh Jain 
161562f53995SHemant Agrawal 	if (cgr_rx) {
161662f53995SHemant Agrawal 		/* Enable tail drop with cgr on this queue */
161762f53995SHemant Agrawal 		qm_cgr_cs_thres_set64(&cgr_opts.cgr.cs_thres, td_threshold, 0);
161862f53995SHemant Agrawal 		cgr_rx->cb = NULL;
161962f53995SHemant Agrawal 		ret = qman_create_cgr(cgr_rx, QMAN_CGR_FLAG_USE_INIT,
162062f53995SHemant Agrawal 				      &cgr_opts);
162162f53995SHemant Agrawal 		if (ret) {
162262f53995SHemant Agrawal 			DPAA_PMD_WARN(
16238d6fc8b6SHemant Agrawal 				"rx taildrop init fail on rx fqid 0x%x(ret=%d)",
1624f04e7139SHemant Agrawal 				fq->fqid, ret);
162562f53995SHemant Agrawal 			goto without_cgr;
162662f53995SHemant Agrawal 		}
162762f53995SHemant Agrawal 		opts.we_mask |= QM_INITFQ_WE_CGID;
162862f53995SHemant Agrawal 		opts.fqd.cgid = cgr_rx->cgrid;
162962f53995SHemant Agrawal 		opts.fqd.fq_ctrl |= QM_FQCTRL_CGE;
163062f53995SHemant Agrawal 	}
163162f53995SHemant Agrawal without_cgr:
1632f04e7139SHemant Agrawal 	ret = qman_init_fq(fq, 0, &opts);
163337f9b54bSShreyansh Jain 	if (ret)
16348d6fc8b6SHemant Agrawal 		DPAA_PMD_ERR("init rx fqid 0x%x failed with ret:%d", fqid, ret);
163537f9b54bSShreyansh Jain 	return ret;
163637f9b54bSShreyansh Jain }
163737f9b54bSShreyansh Jain 
163837f9b54bSShreyansh Jain /* Initialise a Tx FQ */
163937f9b54bSShreyansh Jain static int dpaa_tx_queue_init(struct qman_fq *fq,
16409124e65dSGagandeep Singh 			      struct fman_if *fman_intf,
16419124e65dSGagandeep Singh 			      struct qman_cgr *cgr_tx)
164237f9b54bSShreyansh Jain {
16438d804cf1SHemant Agrawal 	struct qm_mcc_initfq opts = {0};
16449124e65dSGagandeep Singh 	struct qm_mcc_initcgr cgr_opts = {
16459124e65dSGagandeep Singh 		.we_mask = QM_CGR_WE_CS_THRES |
16469124e65dSGagandeep Singh 				QM_CGR_WE_CSTD_EN |
16479124e65dSGagandeep Singh 				QM_CGR_WE_MODE,
16489124e65dSGagandeep Singh 		.cgr = {
16499124e65dSGagandeep Singh 			.cstd_en = QM_CGR_EN,
16509124e65dSGagandeep Singh 			.mode = QMAN_CGR_MODE_FRAME
16519124e65dSGagandeep Singh 		}
16529124e65dSGagandeep Singh 	};
165337f9b54bSShreyansh Jain 	int ret;
165437f9b54bSShreyansh Jain 
165537f9b54bSShreyansh Jain 	ret = qman_create_fq(0, QMAN_FQ_FLAG_DYNAMIC_FQID |
165637f9b54bSShreyansh Jain 			     QMAN_FQ_FLAG_TO_DCPORTAL, fq);
165737f9b54bSShreyansh Jain 	if (ret) {
165837f9b54bSShreyansh Jain 		DPAA_PMD_ERR("create tx fq failed with ret: %d", ret);
165937f9b54bSShreyansh Jain 		return ret;
166037f9b54bSShreyansh Jain 	}
166137f9b54bSShreyansh Jain 	opts.we_mask = QM_INITFQ_WE_DESTWQ | QM_INITFQ_WE_FQCTRL |
166237f9b54bSShreyansh Jain 		       QM_INITFQ_WE_CONTEXTB | QM_INITFQ_WE_CONTEXTA;
166337f9b54bSShreyansh Jain 	opts.fqd.dest.channel = fman_intf->tx_channel_id;
166437f9b54bSShreyansh Jain 	opts.fqd.dest.wq = DPAA_IF_TX_PRIORITY;
166537f9b54bSShreyansh Jain 	opts.fqd.fq_ctrl = QM_FQCTRL_PREFERINCACHE;
166637f9b54bSShreyansh Jain 	opts.fqd.context_b = 0;
166737f9b54bSShreyansh Jain 	/* no tx-confirmation */
166837f9b54bSShreyansh Jain 	opts.fqd.context_a.hi = 0x80000000 | fman_dealloc_bufs_mask_hi;
166937f9b54bSShreyansh Jain 	opts.fqd.context_a.lo = 0 | fman_dealloc_bufs_mask_lo;
16708d6fc8b6SHemant Agrawal 	DPAA_PMD_DEBUG("init tx fq %p, fqid 0x%x", fq, fq->fqid);
16719124e65dSGagandeep Singh 
16729124e65dSGagandeep Singh 	if (cgr_tx) {
16739124e65dSGagandeep Singh 		/* Enable tail drop with cgr on this queue */
16749124e65dSGagandeep Singh 		qm_cgr_cs_thres_set64(&cgr_opts.cgr.cs_thres,
16759124e65dSGagandeep Singh 				      td_tx_threshold, 0);
16769124e65dSGagandeep Singh 		cgr_tx->cb = NULL;
16779124e65dSGagandeep Singh 		ret = qman_create_cgr(cgr_tx, QMAN_CGR_FLAG_USE_INIT,
16789124e65dSGagandeep Singh 				      &cgr_opts);
16799124e65dSGagandeep Singh 		if (ret) {
16809124e65dSGagandeep Singh 			DPAA_PMD_WARN(
16819124e65dSGagandeep Singh 				"rx taildrop init fail on rx fqid 0x%x(ret=%d)",
16829124e65dSGagandeep Singh 				fq->fqid, ret);
16839124e65dSGagandeep Singh 			goto without_cgr;
16849124e65dSGagandeep Singh 		}
16859124e65dSGagandeep Singh 		opts.we_mask |= QM_INITFQ_WE_CGID;
16869124e65dSGagandeep Singh 		opts.fqd.cgid = cgr_tx->cgrid;
16879124e65dSGagandeep Singh 		opts.fqd.fq_ctrl |= QM_FQCTRL_CGE;
16889124e65dSGagandeep Singh 		DPAA_PMD_DEBUG("Tx FQ tail drop enabled, threshold = %d\n",
16899124e65dSGagandeep Singh 				td_tx_threshold);
16909124e65dSGagandeep Singh 	}
16919124e65dSGagandeep Singh without_cgr:
169237f9b54bSShreyansh Jain 	ret = qman_init_fq(fq, QMAN_INITFQ_FLAG_SCHED, &opts);
169337f9b54bSShreyansh Jain 	if (ret)
16948d6fc8b6SHemant Agrawal 		DPAA_PMD_ERR("init tx fqid 0x%x failed %d", fq->fqid, ret);
169537f9b54bSShreyansh Jain 	return ret;
169637f9b54bSShreyansh Jain }
169737f9b54bSShreyansh Jain 
169805ba55bcSShreyansh Jain #ifdef RTE_LIBRTE_DPAA_DEBUG_DRIVER
169905ba55bcSShreyansh Jain /* Initialise a DEBUG FQ ([rt]x_error, rx_default). */
170005ba55bcSShreyansh Jain static int dpaa_debug_queue_init(struct qman_fq *fq, uint32_t fqid)
170105ba55bcSShreyansh Jain {
17028d804cf1SHemant Agrawal 	struct qm_mcc_initfq opts = {0};
170305ba55bcSShreyansh Jain 	int ret;
170405ba55bcSShreyansh Jain 
170505ba55bcSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
170605ba55bcSShreyansh Jain 
170705ba55bcSShreyansh Jain 	ret = qman_reserve_fqid(fqid);
170805ba55bcSShreyansh Jain 	if (ret) {
170905ba55bcSShreyansh Jain 		DPAA_PMD_ERR("Reserve debug fqid %d failed with ret: %d",
171005ba55bcSShreyansh Jain 			fqid, ret);
171105ba55bcSShreyansh Jain 		return -EINVAL;
171205ba55bcSShreyansh Jain 	}
171305ba55bcSShreyansh Jain 	/* "map" this Rx FQ to one of the interfaces Tx FQID */
171405ba55bcSShreyansh Jain 	DPAA_PMD_DEBUG("Creating debug fq %p, fqid %d", fq, fqid);
171505ba55bcSShreyansh Jain 	ret = qman_create_fq(fqid, QMAN_FQ_FLAG_NO_ENQUEUE, fq);
171605ba55bcSShreyansh Jain 	if (ret) {
171705ba55bcSShreyansh Jain 		DPAA_PMD_ERR("create debug fqid %d failed with ret: %d",
171805ba55bcSShreyansh Jain 			fqid, ret);
171905ba55bcSShreyansh Jain 		return ret;
172005ba55bcSShreyansh Jain 	}
172105ba55bcSShreyansh Jain 	opts.we_mask = QM_INITFQ_WE_DESTWQ | QM_INITFQ_WE_FQCTRL;
172205ba55bcSShreyansh Jain 	opts.fqd.dest.wq = DPAA_IF_DEBUG_PRIORITY;
172305ba55bcSShreyansh Jain 	ret = qman_init_fq(fq, 0, &opts);
172405ba55bcSShreyansh Jain 	if (ret)
172505ba55bcSShreyansh Jain 		DPAA_PMD_ERR("init debug fqid %d failed with ret: %d",
172605ba55bcSShreyansh Jain 			    fqid, ret);
172705ba55bcSShreyansh Jain 	return ret;
172805ba55bcSShreyansh Jain }
172905ba55bcSShreyansh Jain #endif
173005ba55bcSShreyansh Jain 
1731ff9e112dSShreyansh Jain /* Initialise a network interface */
1732ff9e112dSShreyansh Jain static int
17336b10d1f7SNipun Gupta dpaa_dev_init_secondary(struct rte_eth_dev *eth_dev)
17346b10d1f7SNipun Gupta {
17356b10d1f7SNipun Gupta 	struct rte_dpaa_device *dpaa_device;
17366b10d1f7SNipun Gupta 	struct fm_eth_port_cfg *cfg;
17376b10d1f7SNipun Gupta 	struct dpaa_if *dpaa_intf;
17386b10d1f7SNipun Gupta 	struct fman_if *fman_intf;
17396b10d1f7SNipun Gupta 	int dev_id;
17406b10d1f7SNipun Gupta 
17416b10d1f7SNipun Gupta 	PMD_INIT_FUNC_TRACE();
17426b10d1f7SNipun Gupta 
17436b10d1f7SNipun Gupta 	dpaa_device = DEV_TO_DPAA_DEVICE(eth_dev->device);
17446b10d1f7SNipun Gupta 	dev_id = dpaa_device->id.dev_id;
17456b10d1f7SNipun Gupta 	cfg = dpaa_get_eth_port_cfg(dev_id);
17466b10d1f7SNipun Gupta 	fman_intf = cfg->fman_if;
17476b10d1f7SNipun Gupta 	eth_dev->process_private = fman_intf;
17486b10d1f7SNipun Gupta 
17496b10d1f7SNipun Gupta 	/* Plugging of UCODE burst API not supported in Secondary */
17506b10d1f7SNipun Gupta 	dpaa_intf = eth_dev->data->dev_private;
17516b10d1f7SNipun Gupta 	eth_dev->rx_pkt_burst = dpaa_eth_queue_rx;
17526b10d1f7SNipun Gupta 	if (dpaa_intf->cgr_tx)
17536b10d1f7SNipun Gupta 		eth_dev->tx_pkt_burst = dpaa_eth_queue_tx_slow;
17546b10d1f7SNipun Gupta 	else
17556b10d1f7SNipun Gupta 		eth_dev->tx_pkt_burst = dpaa_eth_queue_tx;
17566b10d1f7SNipun Gupta #ifdef CONFIG_FSL_QMAN_FQ_LOOKUP
17576b10d1f7SNipun Gupta 	qman_set_fq_lookup_table(
17586b10d1f7SNipun Gupta 		dpaa_intf->rx_queues->qman_fq_lookup_table);
17596b10d1f7SNipun Gupta #endif
17606b10d1f7SNipun Gupta 
17616b10d1f7SNipun Gupta 	return 0;
17626b10d1f7SNipun Gupta }
17636b10d1f7SNipun Gupta 
17646b10d1f7SNipun Gupta /* Initialise a network interface */
17656b10d1f7SNipun Gupta static int
1766ff9e112dSShreyansh Jain dpaa_dev_init(struct rte_eth_dev *eth_dev)
1767ff9e112dSShreyansh Jain {
1768af2828cfSAkhil Goyal 	int num_rx_fqs, fqid;
176937f9b54bSShreyansh Jain 	int loop, ret = 0;
1770ff9e112dSShreyansh Jain 	int dev_id;
1771ff9e112dSShreyansh Jain 	struct rte_dpaa_device *dpaa_device;
1772ff9e112dSShreyansh Jain 	struct dpaa_if *dpaa_intf;
177337f9b54bSShreyansh Jain 	struct fm_eth_port_cfg *cfg;
177437f9b54bSShreyansh Jain 	struct fman_if *fman_intf;
177537f9b54bSShreyansh Jain 	struct fman_if_bpool *bp, *tmp_bp;
177662f53995SHemant Agrawal 	uint32_t cgrid[DPAA_MAX_NUM_PCD_QUEUES];
17779124e65dSGagandeep Singh 	uint32_t cgrid_tx[MAX_DPAA_CORES];
17784defbc8cSSachin Saxena 	uint32_t dev_rx_fqids[DPAA_MAX_NUM_PCD_QUEUES];
1779e4abd4ffSJun Yang 	int8_t dev_vspids[DPAA_MAX_NUM_PCD_QUEUES];
1780e4abd4ffSJun Yang 	int8_t vsp_id = -1;
1781ff9e112dSShreyansh Jain 
1782ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1783ff9e112dSShreyansh Jain 
1784ff9e112dSShreyansh Jain 	dpaa_device = DEV_TO_DPAA_DEVICE(eth_dev->device);
1785ff9e112dSShreyansh Jain 	dev_id = dpaa_device->id.dev_id;
1786ff9e112dSShreyansh Jain 	dpaa_intf = eth_dev->data->dev_private;
1787051ae3afSHemant Agrawal 	cfg = dpaa_get_eth_port_cfg(dev_id);
178837f9b54bSShreyansh Jain 	fman_intf = cfg->fman_if;
1789ff9e112dSShreyansh Jain 
1790ff9e112dSShreyansh Jain 	dpaa_intf->name = dpaa_device->name;
1791ff9e112dSShreyansh Jain 
179237f9b54bSShreyansh Jain 	/* save fman_if & cfg in the interface struture */
17936b10d1f7SNipun Gupta 	eth_dev->process_private = fman_intf;
1794ff9e112dSShreyansh Jain 	dpaa_intf->ifid = dev_id;
179537f9b54bSShreyansh Jain 	dpaa_intf->cfg = cfg;
1796ff9e112dSShreyansh Jain 
17974defbc8cSSachin Saxena 	memset((char *)dev_rx_fqids, 0,
17984defbc8cSSachin Saxena 		sizeof(uint32_t) * DPAA_MAX_NUM_PCD_QUEUES);
17994defbc8cSSachin Saxena 
1800e4abd4ffSJun Yang 	memset(dev_vspids, -1, DPAA_MAX_NUM_PCD_QUEUES);
1801e4abd4ffSJun Yang 
180237f9b54bSShreyansh Jain 	/* Initialize Rx FQ's */
18038d6fc8b6SHemant Agrawal 	if (default_q) {
18048d6fc8b6SHemant Agrawal 		num_rx_fqs = DPAA_DEFAULT_NUM_PCD_QUEUES;
18054defbc8cSSachin Saxena 	} else if (fmc_q) {
1806f5fe3eedSJun Yang 		num_rx_fqs = dpaa_port_fmc_init(fman_intf, dev_rx_fqids,
1807f5fe3eedSJun Yang 						dev_vspids,
1808f5fe3eedSJun Yang 						DPAA_MAX_NUM_PCD_QUEUES);
1809f5fe3eedSJun Yang 		if (num_rx_fqs < 0) {
1810f5fe3eedSJun Yang 			DPAA_PMD_ERR("%s FMC initializes failed!",
1811f5fe3eedSJun Yang 				dpaa_intf->name);
1812f5fe3eedSJun Yang 			goto free_rx;
1813f5fe3eedSJun Yang 		}
1814f5fe3eedSJun Yang 		if (!num_rx_fqs) {
1815f5fe3eedSJun Yang 			DPAA_PMD_WARN("%s is not configured by FMC.",
1816f5fe3eedSJun Yang 				dpaa_intf->name);
1817f5fe3eedSJun Yang 		}
18188d6fc8b6SHemant Agrawal 	} else {
18194defbc8cSSachin Saxena 		/* FMCLESS mode, load balance to multiple cores.*/
18204defbc8cSSachin Saxena 		num_rx_fqs = rte_lcore_count();
18218d6fc8b6SHemant Agrawal 	}
18228d6fc8b6SHemant Agrawal 
1823e4f931ccSHemant Agrawal 	/* Each device can not have more than DPAA_MAX_NUM_PCD_QUEUES RX
182437f9b54bSShreyansh Jain 	 * queues.
182537f9b54bSShreyansh Jain 	 */
18264defbc8cSSachin Saxena 	if (num_rx_fqs < 0 || num_rx_fqs > DPAA_MAX_NUM_PCD_QUEUES) {
182737f9b54bSShreyansh Jain 		DPAA_PMD_ERR("Invalid number of RX queues\n");
182837f9b54bSShreyansh Jain 		return -EINVAL;
182937f9b54bSShreyansh Jain 	}
183037f9b54bSShreyansh Jain 
18314defbc8cSSachin Saxena 	if (num_rx_fqs > 0) {
183237f9b54bSShreyansh Jain 		dpaa_intf->rx_queues = rte_zmalloc(NULL,
183337f9b54bSShreyansh Jain 			sizeof(struct qman_fq) * num_rx_fqs, MAX_CACHELINE);
18340ff76833SYong Wang 		if (!dpaa_intf->rx_queues) {
18350ff76833SYong Wang 			DPAA_PMD_ERR("Failed to alloc mem for RX queues\n");
18360ff76833SYong Wang 			return -ENOMEM;
18370ff76833SYong Wang 		}
18384defbc8cSSachin Saxena 	} else {
18394defbc8cSSachin Saxena 		dpaa_intf->rx_queues = NULL;
18404defbc8cSSachin Saxena 	}
184162f53995SHemant Agrawal 
18429124e65dSGagandeep Singh 	memset(cgrid, 0, sizeof(cgrid));
18439124e65dSGagandeep Singh 	memset(cgrid_tx, 0, sizeof(cgrid_tx));
18449124e65dSGagandeep Singh 
18459124e65dSGagandeep Singh 	/* if DPAA_TX_TAILDROP_THRESHOLD is set, use that value; if 0, it means
18469124e65dSGagandeep Singh 	 * Tx tail drop is disabled.
18479124e65dSGagandeep Singh 	 */
18489124e65dSGagandeep Singh 	if (getenv("DPAA_TX_TAILDROP_THRESHOLD")) {
18499124e65dSGagandeep Singh 		td_tx_threshold = atoi(getenv("DPAA_TX_TAILDROP_THRESHOLD"));
18509124e65dSGagandeep Singh 		DPAA_PMD_DEBUG("Tail drop threshold env configured: %u",
18519124e65dSGagandeep Singh 			       td_tx_threshold);
18529124e65dSGagandeep Singh 		/* if a very large value is being configured */
18539124e65dSGagandeep Singh 		if (td_tx_threshold > UINT16_MAX)
18549124e65dSGagandeep Singh 			td_tx_threshold = CGR_RX_PERFQ_THRESH;
18559124e65dSGagandeep Singh 	}
18569124e65dSGagandeep Singh 
185762f53995SHemant Agrawal 	/* If congestion control is enabled globally*/
18584defbc8cSSachin Saxena 	if (num_rx_fqs > 0 && td_threshold) {
185962f53995SHemant Agrawal 		dpaa_intf->cgr_rx = rte_zmalloc(NULL,
186062f53995SHemant Agrawal 			sizeof(struct qman_cgr) * num_rx_fqs, MAX_CACHELINE);
18610ff76833SYong Wang 		if (!dpaa_intf->cgr_rx) {
18620ff76833SYong Wang 			DPAA_PMD_ERR("Failed to alloc mem for cgr_rx\n");
18630ff76833SYong Wang 			ret = -ENOMEM;
18640ff76833SYong Wang 			goto free_rx;
18650ff76833SYong Wang 		}
186662f53995SHemant Agrawal 
186762f53995SHemant Agrawal 		ret = qman_alloc_cgrid_range(&cgrid[0], num_rx_fqs, 1, 0);
186862f53995SHemant Agrawal 		if (ret != num_rx_fqs) {
186962f53995SHemant Agrawal 			DPAA_PMD_WARN("insufficient CGRIDs available");
18700ff76833SYong Wang 			ret = -EINVAL;
18710ff76833SYong Wang 			goto free_rx;
187262f53995SHemant Agrawal 		}
187362f53995SHemant Agrawal 	} else {
187462f53995SHemant Agrawal 		dpaa_intf->cgr_rx = NULL;
187562f53995SHemant Agrawal 	}
187662f53995SHemant Agrawal 
18774defbc8cSSachin Saxena 	if (!fmc_q && !default_q) {
18784defbc8cSSachin Saxena 		ret = qman_alloc_fqid_range(dev_rx_fqids, num_rx_fqs,
18794defbc8cSSachin Saxena 					    num_rx_fqs, 0);
18804defbc8cSSachin Saxena 		if (ret < 0) {
18814defbc8cSSachin Saxena 			DPAA_PMD_ERR("Failed to alloc rx fqid's\n");
18824defbc8cSSachin Saxena 			goto free_rx;
18834defbc8cSSachin Saxena 		}
18844defbc8cSSachin Saxena 	}
18854defbc8cSSachin Saxena 
188637f9b54bSShreyansh Jain 	for (loop = 0; loop < num_rx_fqs; loop++) {
18878d6fc8b6SHemant Agrawal 		if (default_q)
18888d6fc8b6SHemant Agrawal 			fqid = cfg->rx_def;
18898d6fc8b6SHemant Agrawal 		else
18904defbc8cSSachin Saxena 			fqid = dev_rx_fqids[loop];
189162f53995SHemant Agrawal 
1892e4abd4ffSJun Yang 		vsp_id = dev_vspids[loop];
1893e4abd4ffSJun Yang 
189462f53995SHemant Agrawal 		if (dpaa_intf->cgr_rx)
189562f53995SHemant Agrawal 			dpaa_intf->cgr_rx[loop].cgrid = cgrid[loop];
189662f53995SHemant Agrawal 
189762f53995SHemant Agrawal 		ret = dpaa_rx_queue_init(&dpaa_intf->rx_queues[loop],
189862f53995SHemant Agrawal 			dpaa_intf->cgr_rx ? &dpaa_intf->cgr_rx[loop] : NULL,
189962f53995SHemant Agrawal 			fqid);
190037f9b54bSShreyansh Jain 		if (ret)
19010ff76833SYong Wang 			goto free_rx;
1902e4abd4ffSJun Yang 		dpaa_intf->rx_queues[loop].vsp_id = vsp_id;
190337f9b54bSShreyansh Jain 		dpaa_intf->rx_queues[loop].dpaa_intf = dpaa_intf;
190437f9b54bSShreyansh Jain 	}
190537f9b54bSShreyansh Jain 	dpaa_intf->nb_rx_queues = num_rx_fqs;
190637f9b54bSShreyansh Jain 
19070ff76833SYong Wang 	/* Initialise Tx FQs.free_rx Have as many Tx FQ's as number of cores */
190837f9b54bSShreyansh Jain 	dpaa_intf->tx_queues = rte_zmalloc(NULL, sizeof(struct qman_fq) *
1909af2828cfSAkhil Goyal 		MAX_DPAA_CORES, MAX_CACHELINE);
19100ff76833SYong Wang 	if (!dpaa_intf->tx_queues) {
19110ff76833SYong Wang 		DPAA_PMD_ERR("Failed to alloc mem for TX queues\n");
19120ff76833SYong Wang 		ret = -ENOMEM;
19130ff76833SYong Wang 		goto free_rx;
19140ff76833SYong Wang 	}
191537f9b54bSShreyansh Jain 
19169124e65dSGagandeep Singh 	/* If congestion control is enabled globally*/
19179124e65dSGagandeep Singh 	if (td_tx_threshold) {
19189124e65dSGagandeep Singh 		dpaa_intf->cgr_tx = rte_zmalloc(NULL,
19199124e65dSGagandeep Singh 			sizeof(struct qman_cgr) * MAX_DPAA_CORES,
19209124e65dSGagandeep Singh 			MAX_CACHELINE);
19219124e65dSGagandeep Singh 		if (!dpaa_intf->cgr_tx) {
19229124e65dSGagandeep Singh 			DPAA_PMD_ERR("Failed to alloc mem for cgr_tx\n");
19239124e65dSGagandeep Singh 			ret = -ENOMEM;
19249124e65dSGagandeep Singh 			goto free_rx;
19259124e65dSGagandeep Singh 		}
19269124e65dSGagandeep Singh 
19279124e65dSGagandeep Singh 		ret = qman_alloc_cgrid_range(&cgrid_tx[0], MAX_DPAA_CORES,
19289124e65dSGagandeep Singh 					     1, 0);
19299124e65dSGagandeep Singh 		if (ret != MAX_DPAA_CORES) {
19309124e65dSGagandeep Singh 			DPAA_PMD_WARN("insufficient CGRIDs available");
19319124e65dSGagandeep Singh 			ret = -EINVAL;
19329124e65dSGagandeep Singh 			goto free_rx;
19339124e65dSGagandeep Singh 		}
19349124e65dSGagandeep Singh 	} else {
19359124e65dSGagandeep Singh 		dpaa_intf->cgr_tx = NULL;
19369124e65dSGagandeep Singh 	}
19379124e65dSGagandeep Singh 
19389124e65dSGagandeep Singh 
1939af2828cfSAkhil Goyal 	for (loop = 0; loop < MAX_DPAA_CORES; loop++) {
19409124e65dSGagandeep Singh 		if (dpaa_intf->cgr_tx)
19419124e65dSGagandeep Singh 			dpaa_intf->cgr_tx[loop].cgrid = cgrid_tx[loop];
19429124e65dSGagandeep Singh 
194337f9b54bSShreyansh Jain 		ret = dpaa_tx_queue_init(&dpaa_intf->tx_queues[loop],
19449124e65dSGagandeep Singh 			fman_intf,
19459124e65dSGagandeep Singh 			dpaa_intf->cgr_tx ? &dpaa_intf->cgr_tx[loop] : NULL);
194637f9b54bSShreyansh Jain 		if (ret)
19470ff76833SYong Wang 			goto free_tx;
194837f9b54bSShreyansh Jain 		dpaa_intf->tx_queues[loop].dpaa_intf = dpaa_intf;
194937f9b54bSShreyansh Jain 	}
1950af2828cfSAkhil Goyal 	dpaa_intf->nb_tx_queues = MAX_DPAA_CORES;
195137f9b54bSShreyansh Jain 
195205ba55bcSShreyansh Jain #ifdef RTE_LIBRTE_DPAA_DEBUG_DRIVER
1953*77393f56SSachin Saxena 	ret = dpaa_debug_queue_init(&dpaa_intf->debug_queues
1954*77393f56SSachin Saxena 			[DPAA_DEBUG_FQ_RX_ERROR], fman_intf->fqid_rx_err);
1955*77393f56SSachin Saxena 	if (ret) {
1956*77393f56SSachin Saxena 		DPAA_PMD_ERR("DPAA RX ERROR queue init failed!");
1957*77393f56SSachin Saxena 		goto free_tx;
1958*77393f56SSachin Saxena 	}
195905ba55bcSShreyansh Jain 	dpaa_intf->debug_queues[DPAA_DEBUG_FQ_RX_ERROR].dpaa_intf = dpaa_intf;
1960*77393f56SSachin Saxena 	ret = dpaa_debug_queue_init(&dpaa_intf->debug_queues
1961*77393f56SSachin Saxena 			[DPAA_DEBUG_FQ_TX_ERROR], fman_intf->fqid_tx_err);
1962*77393f56SSachin Saxena 	if (ret) {
1963*77393f56SSachin Saxena 		DPAA_PMD_ERR("DPAA TX ERROR queue init failed!");
1964*77393f56SSachin Saxena 		goto free_tx;
1965*77393f56SSachin Saxena 	}
196605ba55bcSShreyansh Jain 	dpaa_intf->debug_queues[DPAA_DEBUG_FQ_TX_ERROR].dpaa_intf = dpaa_intf;
196705ba55bcSShreyansh Jain #endif
196805ba55bcSShreyansh Jain 
196937f9b54bSShreyansh Jain 	DPAA_PMD_DEBUG("All frame queues created");
197037f9b54bSShreyansh Jain 
197112a4678aSShreyansh Jain 	/* Get the initial configuration for flow control */
19726b10d1f7SNipun Gupta 	dpaa_fc_set_default(dpaa_intf, fman_intf);
197312a4678aSShreyansh Jain 
197437f9b54bSShreyansh Jain 	/* reset bpool list, initialize bpool dynamically */
197537f9b54bSShreyansh Jain 	list_for_each_entry_safe(bp, tmp_bp, &cfg->fman_if->bpool_list, node) {
197637f9b54bSShreyansh Jain 		list_del(&bp->node);
19774762b3d4SHemant Agrawal 		rte_free(bp);
197837f9b54bSShreyansh Jain 	}
197937f9b54bSShreyansh Jain 
198037f9b54bSShreyansh Jain 	/* Populate ethdev structure */
1981ff9e112dSShreyansh Jain 	eth_dev->dev_ops = &dpaa_devops;
1982cbfc6111SFerruh Yigit 	eth_dev->rx_queue_count = dpaa_dev_rx_queue_count;
198337f9b54bSShreyansh Jain 	eth_dev->rx_pkt_burst = dpaa_eth_queue_rx;
198437f9b54bSShreyansh Jain 	eth_dev->tx_pkt_burst = dpaa_eth_tx_drop_all;
198537f9b54bSShreyansh Jain 
198637f9b54bSShreyansh Jain 	/* Allocate memory for storing MAC addresses */
198737f9b54bSShreyansh Jain 	eth_dev->data->mac_addrs = rte_zmalloc("mac_addr",
198835b2d13fSOlivier Matz 		RTE_ETHER_ADDR_LEN * DPAA_MAX_MAC_FILTER, 0);
198937f9b54bSShreyansh Jain 	if (eth_dev->data->mac_addrs == NULL) {
199037f9b54bSShreyansh Jain 		DPAA_PMD_ERR("Failed to allocate %d bytes needed to "
199137f9b54bSShreyansh Jain 						"store MAC addresses",
199235b2d13fSOlivier Matz 				RTE_ETHER_ADDR_LEN * DPAA_MAX_MAC_FILTER);
19930ff76833SYong Wang 		ret = -ENOMEM;
19940ff76833SYong Wang 		goto free_tx;
199537f9b54bSShreyansh Jain 	}
199637f9b54bSShreyansh Jain 
199737f9b54bSShreyansh Jain 	/* copy the primary mac address */
1998538da7a1SOlivier Matz 	rte_ether_addr_copy(&fman_intf->mac_addr, &eth_dev->data->mac_addrs[0]);
199937f9b54bSShreyansh Jain 
20004defbc8cSSachin Saxena 	RTE_LOG(INFO, PMD, "net: dpaa: %s: %02x:%02x:%02x:%02x:%02x:%02x\n",
20014defbc8cSSachin Saxena 		dpaa_device->name,
20024defbc8cSSachin Saxena 		fman_intf->mac_addr.addr_bytes[0],
20034defbc8cSSachin Saxena 		fman_intf->mac_addr.addr_bytes[1],
20044defbc8cSSachin Saxena 		fman_intf->mac_addr.addr_bytes[2],
20054defbc8cSSachin Saxena 		fman_intf->mac_addr.addr_bytes[3],
20064defbc8cSSachin Saxena 		fman_intf->mac_addr.addr_bytes[4],
20074defbc8cSSachin Saxena 		fman_intf->mac_addr.addr_bytes[5]);
20084defbc8cSSachin Saxena 
2009133332f0SRadu Bulie 	if (!fman_intf->is_shared_mac) {
201037f9b54bSShreyansh Jain 		/* Disable RX mode */
2011*77393f56SSachin Saxena #ifdef RTE_LIBRTE_DPAA_DEBUG_DRIVER
2012*77393f56SSachin Saxena 		fman_if_receive_rx_errors(fman_intf,
2013*77393f56SSachin Saxena 			FM_FD_RX_STATUS_ERR_MASK);
2014*77393f56SSachin Saxena #else
201537f9b54bSShreyansh Jain 		fman_if_discard_rx_errors(fman_intf);
2016*77393f56SSachin Saxena #endif
201737f9b54bSShreyansh Jain 		fman_if_disable_rx(fman_intf);
201837f9b54bSShreyansh Jain 		/* Disable promiscuous mode */
201937f9b54bSShreyansh Jain 		fman_if_promiscuous_disable(fman_intf);
202037f9b54bSShreyansh Jain 		/* Disable multicast */
202137f9b54bSShreyansh Jain 		fman_if_reset_mcast_filter_table(fman_intf);
202237f9b54bSShreyansh Jain 		/* Reset interface statistics */
202337f9b54bSShreyansh Jain 		fman_if_stats_reset(fman_intf);
202455576ac2SHemant Agrawal 		/* Disable SG by default */
202555576ac2SHemant Agrawal 		fman_if_set_sg(fman_intf, 0);
2026133332f0SRadu Bulie 		fman_if_set_maxfrm(fman_intf,
2027133332f0SRadu Bulie 				   RTE_ETHER_MAX_LEN + VLAN_TAG_SIZE);
2028133332f0SRadu Bulie 	}
2029ff9e112dSShreyansh Jain 
2030ff9e112dSShreyansh Jain 	return 0;
20310ff76833SYong Wang 
20320ff76833SYong Wang free_tx:
20330ff76833SYong Wang 	rte_free(dpaa_intf->tx_queues);
20340ff76833SYong Wang 	dpaa_intf->tx_queues = NULL;
20350ff76833SYong Wang 	dpaa_intf->nb_tx_queues = 0;
20360ff76833SYong Wang 
20370ff76833SYong Wang free_rx:
20380ff76833SYong Wang 	rte_free(dpaa_intf->cgr_rx);
20399124e65dSGagandeep Singh 	rte_free(dpaa_intf->cgr_tx);
20400ff76833SYong Wang 	rte_free(dpaa_intf->rx_queues);
20410ff76833SYong Wang 	dpaa_intf->rx_queues = NULL;
20420ff76833SYong Wang 	dpaa_intf->nb_rx_queues = 0;
20430ff76833SYong Wang 	return ret;
2044ff9e112dSShreyansh Jain }
2045ff9e112dSShreyansh Jain 
2046ff9e112dSShreyansh Jain static int
20474defbc8cSSachin Saxena rte_dpaa_probe(struct rte_dpaa_driver *dpaa_drv,
2048ff9e112dSShreyansh Jain 	       struct rte_dpaa_device *dpaa_dev)
2049ff9e112dSShreyansh Jain {
2050ff9e112dSShreyansh Jain 	int diag;
2051ff9e112dSShreyansh Jain 	int ret;
2052ff9e112dSShreyansh Jain 	struct rte_eth_dev *eth_dev;
2053ff9e112dSShreyansh Jain 
2054ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
2055ff9e112dSShreyansh Jain 
205647854c18SHemant Agrawal 	if ((DPAA_MBUF_HW_ANNOTATION + DPAA_FD_PTA_SIZE) >
205747854c18SHemant Agrawal 		RTE_PKTMBUF_HEADROOM) {
205847854c18SHemant Agrawal 		DPAA_PMD_ERR(
205947854c18SHemant Agrawal 		"RTE_PKTMBUF_HEADROOM(%d) shall be > DPAA Annotation req(%d)",
206047854c18SHemant Agrawal 		RTE_PKTMBUF_HEADROOM,
206147854c18SHemant Agrawal 		DPAA_MBUF_HW_ANNOTATION + DPAA_FD_PTA_SIZE);
206247854c18SHemant Agrawal 
206347854c18SHemant Agrawal 		return -1;
206447854c18SHemant Agrawal 	}
206547854c18SHemant Agrawal 
2066ff9e112dSShreyansh Jain 	/* In case of secondary process, the device is already configured
2067ff9e112dSShreyansh Jain 	 * and no further action is required, except portal initialization
2068ff9e112dSShreyansh Jain 	 * and verifying secondary attachment to port name.
2069ff9e112dSShreyansh Jain 	 */
2070ff9e112dSShreyansh Jain 	if (rte_eal_process_type() != RTE_PROC_PRIMARY) {
2071ff9e112dSShreyansh Jain 		eth_dev = rte_eth_dev_attach_secondary(dpaa_dev->name);
2072ff9e112dSShreyansh Jain 		if (!eth_dev)
2073ff9e112dSShreyansh Jain 			return -ENOMEM;
2074d1c3ab22SFerruh Yigit 		eth_dev->device = &dpaa_dev->device;
2075d1c3ab22SFerruh Yigit 		eth_dev->dev_ops = &dpaa_devops;
20766b10d1f7SNipun Gupta 
20776b10d1f7SNipun Gupta 		ret = dpaa_dev_init_secondary(eth_dev);
20786b10d1f7SNipun Gupta 		if (ret != 0) {
20796b10d1f7SNipun Gupta 			RTE_LOG(ERR, PMD, "secondary dev init failed\n");
20806b10d1f7SNipun Gupta 			return ret;
20816b10d1f7SNipun Gupta 		}
20826b10d1f7SNipun Gupta 
2083fbe90cddSThomas Monjalon 		rte_eth_dev_probing_finish(eth_dev);
2084ff9e112dSShreyansh Jain 		return 0;
2085ff9e112dSShreyansh Jain 	}
2086ff9e112dSShreyansh Jain 
2087af2828cfSAkhil Goyal 	if (!is_global_init && (rte_eal_process_type() == RTE_PROC_PRIMARY)) {
20888d6fc8b6SHemant Agrawal 		if (access("/tmp/fmc.bin", F_OK) == -1) {
2089b7c7ff6eSStephen Hemminger 			DPAA_PMD_INFO("* FMC not configured.Enabling default mode");
20908d6fc8b6SHemant Agrawal 			default_q = 1;
20918d6fc8b6SHemant Agrawal 		}
20928d6fc8b6SHemant Agrawal 
20934defbc8cSSachin Saxena 		if (!(default_q || fmc_q)) {
20944defbc8cSSachin Saxena 			if (dpaa_fm_init()) {
20954defbc8cSSachin Saxena 				DPAA_PMD_ERR("FM init failed\n");
20964defbc8cSSachin Saxena 				return -1;
20974defbc8cSSachin Saxena 			}
20984defbc8cSSachin Saxena 		}
20994defbc8cSSachin Saxena 
2100e507498dSHemant Agrawal 		/* disabling the default push mode for LS1043 */
2101e507498dSHemant Agrawal 		if (dpaa_svr_family == SVR_LS1043A_FAMILY)
2102e507498dSHemant Agrawal 			dpaa_push_mode_max_queue = 0;
2103e507498dSHemant Agrawal 
2104e507498dSHemant Agrawal 		/* if push mode queues to be enabled. Currenly we are allowing
2105e507498dSHemant Agrawal 		 * only one queue per thread.
2106e507498dSHemant Agrawal 		 */
2107e507498dSHemant Agrawal 		if (getenv("DPAA_PUSH_QUEUES_NUMBER")) {
2108e507498dSHemant Agrawal 			dpaa_push_mode_max_queue =
2109e507498dSHemant Agrawal 					atoi(getenv("DPAA_PUSH_QUEUES_NUMBER"));
2110e507498dSHemant Agrawal 			if (dpaa_push_mode_max_queue > DPAA_MAX_PUSH_MODE_QUEUE)
2111e507498dSHemant Agrawal 			    dpaa_push_mode_max_queue = DPAA_MAX_PUSH_MODE_QUEUE;
2112e507498dSHemant Agrawal 		}
2113e507498dSHemant Agrawal 
2114ff9e112dSShreyansh Jain 		is_global_init = 1;
2115ff9e112dSShreyansh Jain 	}
2116ff9e112dSShreyansh Jain 
2117e5872221SRohit Raj 	if (unlikely(!DPAA_PER_LCORE_PORTAL)) {
2118ff9e112dSShreyansh Jain 		ret = rte_dpaa_portal_init((void *)1);
2119ff9e112dSShreyansh Jain 		if (ret) {
2120ff9e112dSShreyansh Jain 			DPAA_PMD_ERR("Unable to initialize portal");
2121ff9e112dSShreyansh Jain 			return ret;
2122ff9e112dSShreyansh Jain 		}
21235d944582SNipun Gupta 	}
2124ff9e112dSShreyansh Jain 
21256b10d1f7SNipun Gupta 	eth_dev = rte_eth_dev_allocate(dpaa_dev->name);
2126af2828cfSAkhil Goyal 	if (!eth_dev)
2127af2828cfSAkhil Goyal 		return -ENOMEM;
2128ff9e112dSShreyansh Jain 
21296b10d1f7SNipun Gupta 	eth_dev->data->dev_private =
21306b10d1f7SNipun Gupta 			rte_zmalloc("ethdev private structure",
2131ff9e112dSShreyansh Jain 					sizeof(struct dpaa_if),
2132ff9e112dSShreyansh Jain 					RTE_CACHE_LINE_SIZE);
2133ff9e112dSShreyansh Jain 	if (!eth_dev->data->dev_private) {
2134ff9e112dSShreyansh Jain 		DPAA_PMD_ERR("Cannot allocate memzone for port data");
2135ff9e112dSShreyansh Jain 		rte_eth_dev_release_port(eth_dev);
2136ff9e112dSShreyansh Jain 		return -ENOMEM;
2137ff9e112dSShreyansh Jain 	}
21386b10d1f7SNipun Gupta 
2139ff9e112dSShreyansh Jain 	eth_dev->device = &dpaa_dev->device;
2140ff9e112dSShreyansh Jain 	dpaa_dev->eth_dev = eth_dev;
2141ff9e112dSShreyansh Jain 
21429124e65dSGagandeep Singh 	qman_ern_register_cb(dpaa_free_mbuf);
21439124e65dSGagandeep Singh 
21442aa10990SRohit Raj 	if (dpaa_drv->drv_flags & RTE_DPAA_DRV_INTR_LSC)
21452aa10990SRohit Raj 		eth_dev->data->dev_flags |= RTE_ETH_DEV_INTR_LSC;
21462aa10990SRohit Raj 
2147ff9e112dSShreyansh Jain 	/* Invoke PMD device initialization function */
2148ff9e112dSShreyansh Jain 	diag = dpaa_dev_init(eth_dev);
2149fbe90cddSThomas Monjalon 	if (diag == 0) {
2150fbe90cddSThomas Monjalon 		rte_eth_dev_probing_finish(eth_dev);
2151ff9e112dSShreyansh Jain 		return 0;
2152fbe90cddSThomas Monjalon 	}
2153ff9e112dSShreyansh Jain 
2154ff9e112dSShreyansh Jain 	rte_eth_dev_release_port(eth_dev);
2155ff9e112dSShreyansh Jain 	return diag;
2156ff9e112dSShreyansh Jain }
2157ff9e112dSShreyansh Jain 
2158ff9e112dSShreyansh Jain static int
2159ff9e112dSShreyansh Jain rte_dpaa_remove(struct rte_dpaa_device *dpaa_dev)
2160ff9e112dSShreyansh Jain {
2161ff9e112dSShreyansh Jain 	struct rte_eth_dev *eth_dev;
21622defb114SSachin Saxena 	int ret;
2163ff9e112dSShreyansh Jain 
2164ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
2165ff9e112dSShreyansh Jain 
2166ff9e112dSShreyansh Jain 	eth_dev = dpaa_dev->eth_dev;
21672defb114SSachin Saxena 	dpaa_eth_dev_close(eth_dev);
21682defb114SSachin Saxena 	ret = rte_eth_dev_release_port(eth_dev);
2169ff9e112dSShreyansh Jain 
21702defb114SSachin Saxena 	return ret;
2171ff9e112dSShreyansh Jain }
2172ff9e112dSShreyansh Jain 
21734defbc8cSSachin Saxena static void __attribute__((destructor(102))) dpaa_finish(void)
21744defbc8cSSachin Saxena {
21754defbc8cSSachin Saxena 	/* For secondary, primary will do all the cleanup */
21764defbc8cSSachin Saxena 	if (rte_eal_process_type() != RTE_PROC_PRIMARY)
21774defbc8cSSachin Saxena 		return;
21784defbc8cSSachin Saxena 
21794defbc8cSSachin Saxena 	if (!(default_q || fmc_q)) {
21804defbc8cSSachin Saxena 		unsigned int i;
21814defbc8cSSachin Saxena 
21824defbc8cSSachin Saxena 		for (i = 0; i < RTE_MAX_ETHPORTS; i++) {
21834defbc8cSSachin Saxena 			if (rte_eth_devices[i].dev_ops == &dpaa_devops) {
21844defbc8cSSachin Saxena 				struct rte_eth_dev *dev = &rte_eth_devices[i];
21854defbc8cSSachin Saxena 				struct dpaa_if *dpaa_intf =
21864defbc8cSSachin Saxena 					dev->data->dev_private;
21874defbc8cSSachin Saxena 				struct fman_if *fif =
21884defbc8cSSachin Saxena 					dev->process_private;
21894defbc8cSSachin Saxena 				if (dpaa_intf->port_handle)
21904defbc8cSSachin Saxena 					if (dpaa_fm_deconfig(dpaa_intf, fif))
21914defbc8cSSachin Saxena 						DPAA_PMD_WARN("DPAA FM "
21924defbc8cSSachin Saxena 							"deconfig failed\n");
2193e4abd4ffSJun Yang 				if (fif->num_profiles) {
2194e4abd4ffSJun Yang 					if (dpaa_port_vsp_cleanup(dpaa_intf,
2195e4abd4ffSJun Yang 								  fif))
2196e4abd4ffSJun Yang 						DPAA_PMD_WARN("DPAA FM vsp cleanup failed\n");
2197e4abd4ffSJun Yang 				}
21984defbc8cSSachin Saxena 			}
21994defbc8cSSachin Saxena 		}
22004defbc8cSSachin Saxena 		if (is_global_init)
22014defbc8cSSachin Saxena 			if (dpaa_fm_term())
22024defbc8cSSachin Saxena 				DPAA_PMD_WARN("DPAA FM term failed\n");
22034defbc8cSSachin Saxena 
22044defbc8cSSachin Saxena 		is_global_init = 0;
22054defbc8cSSachin Saxena 
22064defbc8cSSachin Saxena 		DPAA_PMD_INFO("DPAA fman cleaned up");
22074defbc8cSSachin Saxena 	}
22084defbc8cSSachin Saxena }
22094defbc8cSSachin Saxena 
2210ff9e112dSShreyansh Jain static struct rte_dpaa_driver rte_dpaa_pmd = {
22112aa10990SRohit Raj 	.drv_flags = RTE_DPAA_DRV_INTR_LSC,
2212ff9e112dSShreyansh Jain 	.drv_type = FSL_DPAA_ETH,
2213ff9e112dSShreyansh Jain 	.probe = rte_dpaa_probe,
2214ff9e112dSShreyansh Jain 	.remove = rte_dpaa_remove,
2215ff9e112dSShreyansh Jain };
2216ff9e112dSShreyansh Jain 
2217ff9e112dSShreyansh Jain RTE_PMD_REGISTER_DPAA(net_dpaa, rte_dpaa_pmd);
22189c99878aSJerin Jacob RTE_LOG_REGISTER(dpaa_logtype_pmd, pmd.net.dpaa, NOTICE);
2219