1d81734caSHemant Agrawal /* SPDX-License-Identifier: BSD-3-Clause 2ff9e112dSShreyansh Jain * 3ff9e112dSShreyansh Jain * Copyright 2016 Freescale Semiconductor, Inc. All rights reserved. 4d81734caSHemant Agrawal * Copyright 2017 NXP 5ff9e112dSShreyansh Jain * 6ff9e112dSShreyansh Jain */ 7ff9e112dSShreyansh Jain /* System headers */ 8ff9e112dSShreyansh Jain #include <stdio.h> 9ff9e112dSShreyansh Jain #include <inttypes.h> 10ff9e112dSShreyansh Jain #include <unistd.h> 11ff9e112dSShreyansh Jain #include <limits.h> 12ff9e112dSShreyansh Jain #include <sched.h> 13ff9e112dSShreyansh Jain #include <signal.h> 14ff9e112dSShreyansh Jain #include <pthread.h> 15ff9e112dSShreyansh Jain #include <sys/types.h> 16ff9e112dSShreyansh Jain #include <sys/syscall.h> 17ff9e112dSShreyansh Jain 18*6723c0fcSBruce Richardson #include <rte_string_fns.h> 19ff9e112dSShreyansh Jain #include <rte_byteorder.h> 20ff9e112dSShreyansh Jain #include <rte_common.h> 21ff9e112dSShreyansh Jain #include <rte_interrupts.h> 22ff9e112dSShreyansh Jain #include <rte_log.h> 23ff9e112dSShreyansh Jain #include <rte_debug.h> 24ff9e112dSShreyansh Jain #include <rte_pci.h> 25ff9e112dSShreyansh Jain #include <rte_atomic.h> 26ff9e112dSShreyansh Jain #include <rte_branch_prediction.h> 27ff9e112dSShreyansh Jain #include <rte_memory.h> 28ff9e112dSShreyansh Jain #include <rte_tailq.h> 29ff9e112dSShreyansh Jain #include <rte_eal.h> 30ff9e112dSShreyansh Jain #include <rte_alarm.h> 31ff9e112dSShreyansh Jain #include <rte_ether.h> 32ffc905f3SFerruh Yigit #include <rte_ethdev_driver.h> 33ff9e112dSShreyansh Jain #include <rte_malloc.h> 34ff9e112dSShreyansh Jain #include <rte_ring.h> 35ff9e112dSShreyansh Jain 36ff9e112dSShreyansh Jain #include <rte_dpaa_bus.h> 37ff9e112dSShreyansh Jain #include <rte_dpaa_logs.h> 3837f9b54bSShreyansh Jain #include <dpaa_mempool.h> 39ff9e112dSShreyansh Jain 40ff9e112dSShreyansh Jain #include <dpaa_ethdev.h> 4137f9b54bSShreyansh Jain #include <dpaa_rxtx.h> 428c3495f5SHemant Agrawal #include <rte_pmd_dpaa.h> 4337f9b54bSShreyansh Jain 4437f9b54bSShreyansh Jain #include <fsl_usd.h> 4537f9b54bSShreyansh Jain #include <fsl_qman.h> 4637f9b54bSShreyansh Jain #include <fsl_bman.h> 4737f9b54bSShreyansh Jain #include <fsl_fman.h> 48ff9e112dSShreyansh Jain 49c5836218SSunil Kumar Kori /* Supported Rx offloads */ 50c5836218SSunil Kumar Kori static uint64_t dev_rx_offloads_sup = 5155576ac2SHemant Agrawal DEV_RX_OFFLOAD_JUMBO_FRAME | 5255576ac2SHemant Agrawal DEV_RX_OFFLOAD_SCATTER; 53c5836218SSunil Kumar Kori 54c5836218SSunil Kumar Kori /* Rx offloads which cannot be disabled */ 55c5836218SSunil Kumar Kori static uint64_t dev_rx_offloads_nodis = 56c5836218SSunil Kumar Kori DEV_RX_OFFLOAD_IPV4_CKSUM | 57c5836218SSunil Kumar Kori DEV_RX_OFFLOAD_UDP_CKSUM | 58c5836218SSunil Kumar Kori DEV_RX_OFFLOAD_TCP_CKSUM | 5955576ac2SHemant Agrawal DEV_RX_OFFLOAD_OUTER_IPV4_CKSUM; 60c5836218SSunil Kumar Kori 61c5836218SSunil Kumar Kori /* Supported Tx offloads */ 62c5836218SSunil Kumar Kori static uint64_t dev_tx_offloads_sup; 63c5836218SSunil Kumar Kori 64c5836218SSunil Kumar Kori /* Tx offloads which cannot be disabled */ 65c5836218SSunil Kumar Kori static uint64_t dev_tx_offloads_nodis = 66c5836218SSunil Kumar Kori DEV_TX_OFFLOAD_IPV4_CKSUM | 67c5836218SSunil Kumar Kori DEV_TX_OFFLOAD_UDP_CKSUM | 68c5836218SSunil Kumar Kori DEV_TX_OFFLOAD_TCP_CKSUM | 69c5836218SSunil Kumar Kori DEV_TX_OFFLOAD_SCTP_CKSUM | 70c5836218SSunil Kumar Kori DEV_TX_OFFLOAD_OUTER_IPV4_CKSUM | 71c5836218SSunil Kumar Kori DEV_TX_OFFLOAD_MULTI_SEGS | 72c5836218SSunil Kumar Kori DEV_TX_OFFLOAD_MT_LOCKFREE | 73c5836218SSunil Kumar Kori DEV_TX_OFFLOAD_MBUF_FAST_FREE; 74c5836218SSunil Kumar Kori 75ff9e112dSShreyansh Jain /* Keep track of whether QMAN and BMAN have been globally initialized */ 76ff9e112dSShreyansh Jain static int is_global_init; 778d6fc8b6SHemant Agrawal static int default_q; /* use default queue - FMC is not executed*/ 780b5deefbSShreyansh Jain /* At present we only allow up to 4 push mode queues as default - as each of 790b5deefbSShreyansh Jain * this queue need dedicated portal and we are short of portals. 800c504f69SHemant Agrawal */ 810b5deefbSShreyansh Jain #define DPAA_MAX_PUSH_MODE_QUEUE 8 820b5deefbSShreyansh Jain #define DPAA_DEFAULT_PUSH_MODE_QUEUE 4 830c504f69SHemant Agrawal 840b5deefbSShreyansh Jain static int dpaa_push_mode_max_queue = DPAA_DEFAULT_PUSH_MODE_QUEUE; 850c504f69SHemant Agrawal static int dpaa_push_queue_idx; /* Queue index which are in push mode*/ 860c504f69SHemant Agrawal 87ff9e112dSShreyansh Jain 8862f53995SHemant Agrawal /* Per FQ Taildrop in frame count */ 8962f53995SHemant Agrawal static unsigned int td_threshold = CGR_RX_PERFQ_THRESH; 9062f53995SHemant Agrawal 91b21ed3e2SHemant Agrawal struct rte_dpaa_xstats_name_off { 92b21ed3e2SHemant Agrawal char name[RTE_ETH_XSTATS_NAME_SIZE]; 93b21ed3e2SHemant Agrawal uint32_t offset; 94b21ed3e2SHemant Agrawal }; 95b21ed3e2SHemant Agrawal 96b21ed3e2SHemant Agrawal static const struct rte_dpaa_xstats_name_off dpaa_xstats_strings[] = { 97b21ed3e2SHemant Agrawal {"rx_align_err", 98b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, raln)}, 99b21ed3e2SHemant Agrawal {"rx_valid_pause", 100b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rxpf)}, 101b21ed3e2SHemant Agrawal {"rx_fcs_err", 102b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rfcs)}, 103b21ed3e2SHemant Agrawal {"rx_vlan_frame", 104b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rvlan)}, 105b21ed3e2SHemant Agrawal {"rx_frame_err", 106b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rerr)}, 107b21ed3e2SHemant Agrawal {"rx_drop_err", 108b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rdrp)}, 109b21ed3e2SHemant Agrawal {"rx_undersized", 110b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rund)}, 111b21ed3e2SHemant Agrawal {"rx_oversize_err", 112b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rovr)}, 113b21ed3e2SHemant Agrawal {"rx_fragment_pkt", 114b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rfrg)}, 115b21ed3e2SHemant Agrawal {"tx_valid_pause", 116b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, txpf)}, 117b21ed3e2SHemant Agrawal {"tx_fcs_err", 118b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, terr)}, 119b21ed3e2SHemant Agrawal {"tx_vlan_frame", 120b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, tvlan)}, 121b21ed3e2SHemant Agrawal {"rx_undersized", 122b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, tund)}, 123b21ed3e2SHemant Agrawal }; 124b21ed3e2SHemant Agrawal 1258c3495f5SHemant Agrawal static struct rte_dpaa_driver rte_dpaa_pmd; 1268c3495f5SHemant Agrawal 12716e2c27fSSunil Kumar Kori static void 12816e2c27fSSunil Kumar Kori dpaa_eth_dev_info(struct rte_eth_dev *dev, struct rte_eth_dev_info *dev_info); 12916e2c27fSSunil Kumar Kori 1305e745593SSunil Kumar Kori static inline void 1315e745593SSunil Kumar Kori dpaa_poll_queue_default_config(struct qm_mcc_initfq *opts) 1325e745593SSunil Kumar Kori { 1335e745593SSunil Kumar Kori memset(opts, 0, sizeof(struct qm_mcc_initfq)); 1345e745593SSunil Kumar Kori opts->we_mask = QM_INITFQ_WE_FQCTRL | QM_INITFQ_WE_CONTEXTA; 1355e745593SSunil Kumar Kori opts->fqd.fq_ctrl = QM_FQCTRL_AVOIDBLOCK | QM_FQCTRL_CTXASTASHING | 1365e745593SSunil Kumar Kori QM_FQCTRL_PREFERINCACHE; 1375e745593SSunil Kumar Kori opts->fqd.context_a.stashing.exclusive = 0; 1385e745593SSunil Kumar Kori if (dpaa_svr_family != SVR_LS1046A_FAMILY) 1395e745593SSunil Kumar Kori opts->fqd.context_a.stashing.annotation_cl = 1405e745593SSunil Kumar Kori DPAA_IF_RX_ANNOTATION_STASH; 1415e745593SSunil Kumar Kori opts->fqd.context_a.stashing.data_cl = DPAA_IF_RX_DATA_STASH; 1425e745593SSunil Kumar Kori opts->fqd.context_a.stashing.context_cl = DPAA_IF_RX_CONTEXT_STASH; 1435e745593SSunil Kumar Kori } 1445e745593SSunil Kumar Kori 145ff9e112dSShreyansh Jain static int 1460cbec027SShreyansh Jain dpaa_mtu_set(struct rte_eth_dev *dev, uint16_t mtu) 1470cbec027SShreyansh Jain { 1480cbec027SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 1499658ac3aSAshish Jain uint32_t frame_size = mtu + ETHER_HDR_LEN + ETHER_CRC_LEN 1509658ac3aSAshish Jain + VLAN_TAG_SIZE; 15155576ac2SHemant Agrawal uint32_t buffsz = dev->data->min_rx_buf_size - RTE_PKTMBUF_HEADROOM; 1520cbec027SShreyansh Jain 1530cbec027SShreyansh Jain PMD_INIT_FUNC_TRACE(); 1540cbec027SShreyansh Jain 1559658ac3aSAshish Jain if (mtu < ETHER_MIN_MTU || frame_size > DPAA_MAX_RX_PKT_LEN) 1560cbec027SShreyansh Jain return -EINVAL; 15755576ac2SHemant Agrawal /* 15855576ac2SHemant Agrawal * Refuse mtu that requires the support of scattered packets 15955576ac2SHemant Agrawal * when this feature has not been enabled before. 16055576ac2SHemant Agrawal */ 16155576ac2SHemant Agrawal if (dev->data->min_rx_buf_size && 16255576ac2SHemant Agrawal !dev->data->scattered_rx && frame_size > buffsz) { 16355576ac2SHemant Agrawal DPAA_PMD_ERR("SG not enabled, will not fit in one buffer"); 16455576ac2SHemant Agrawal return -EINVAL; 16555576ac2SHemant Agrawal } 16655576ac2SHemant Agrawal 16755576ac2SHemant Agrawal /* check <seg size> * <max_seg> >= max_frame */ 16855576ac2SHemant Agrawal if (dev->data->min_rx_buf_size && dev->data->scattered_rx && 16955576ac2SHemant Agrawal (frame_size > buffsz * DPAA_SGT_MAX_ENTRIES)) { 17055576ac2SHemant Agrawal DPAA_PMD_ERR("Too big to fit for Max SG list %d", 17155576ac2SHemant Agrawal buffsz * DPAA_SGT_MAX_ENTRIES); 17255576ac2SHemant Agrawal return -EINVAL; 17355576ac2SHemant Agrawal } 17455576ac2SHemant Agrawal 1759658ac3aSAshish Jain if (frame_size > ETHER_MAX_LEN) 17616e2c27fSSunil Kumar Kori dev->data->dev_conf.rxmode.offloads &= 17716e2c27fSSunil Kumar Kori DEV_RX_OFFLOAD_JUMBO_FRAME; 17825f85419SShreyansh Jain else 17916e2c27fSSunil Kumar Kori dev->data->dev_conf.rxmode.offloads &= 18016e2c27fSSunil Kumar Kori ~DEV_RX_OFFLOAD_JUMBO_FRAME; 18125f85419SShreyansh Jain 1829658ac3aSAshish Jain dev->data->dev_conf.rxmode.max_rx_pkt_len = frame_size; 1830cbec027SShreyansh Jain 1849658ac3aSAshish Jain fman_if_set_maxfrm(dpaa_intf->fif, frame_size); 1850cbec027SShreyansh Jain 1860cbec027SShreyansh Jain return 0; 1870cbec027SShreyansh Jain } 1880cbec027SShreyansh Jain 1890cbec027SShreyansh Jain static int 19016e2c27fSSunil Kumar Kori dpaa_eth_dev_configure(struct rte_eth_dev *dev) 191ff9e112dSShreyansh Jain { 1929658ac3aSAshish Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 19316e2c27fSSunil Kumar Kori struct rte_eth_conf *eth_conf = &dev->data->dev_conf; 19416e2c27fSSunil Kumar Kori uint64_t rx_offloads = eth_conf->rxmode.offloads; 19516e2c27fSSunil Kumar Kori uint64_t tx_offloads = eth_conf->txmode.offloads; 1969658ac3aSAshish Jain 197ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 198ff9e112dSShreyansh Jain 199c5836218SSunil Kumar Kori /* Rx offloads validation */ 200c5836218SSunil Kumar Kori if (dev_rx_offloads_nodis & ~rx_offloads) { 201c5836218SSunil Kumar Kori DPAA_PMD_WARN( 202c5836218SSunil Kumar Kori "Rx offloads non configurable - requested 0x%" PRIx64 203c5836218SSunil Kumar Kori " ignored 0x%" PRIx64, 204c5836218SSunil Kumar Kori rx_offloads, dev_rx_offloads_nodis); 20516e2c27fSSunil Kumar Kori } 20616e2c27fSSunil Kumar Kori 207c5836218SSunil Kumar Kori /* Tx offloads validation */ 208c5836218SSunil Kumar Kori if (dev_tx_offloads_nodis & ~tx_offloads) { 209c5836218SSunil Kumar Kori DPAA_PMD_WARN( 210c5836218SSunil Kumar Kori "Tx offloads non configurable - requested 0x%" PRIx64 211c5836218SSunil Kumar Kori " ignored 0x%" PRIx64, 212c5836218SSunil Kumar Kori tx_offloads, dev_tx_offloads_nodis); 21316e2c27fSSunil Kumar Kori } 21416e2c27fSSunil Kumar Kori 21516e2c27fSSunil Kumar Kori if (rx_offloads & DEV_RX_OFFLOAD_JUMBO_FRAME) { 216deeec8efSHemant Agrawal uint32_t max_len; 217deeec8efSHemant Agrawal 218deeec8efSHemant Agrawal DPAA_PMD_DEBUG("enabling jumbo"); 219deeec8efSHemant Agrawal 22025f85419SShreyansh Jain if (dev->data->dev_conf.rxmode.max_rx_pkt_len <= 221deeec8efSHemant Agrawal DPAA_MAX_RX_PKT_LEN) 222deeec8efSHemant Agrawal max_len = dev->data->dev_conf.rxmode.max_rx_pkt_len; 223deeec8efSHemant Agrawal else { 224deeec8efSHemant Agrawal DPAA_PMD_INFO("enabling jumbo override conf max len=%d " 225deeec8efSHemant Agrawal "supported is %d", 226deeec8efSHemant Agrawal dev->data->dev_conf.rxmode.max_rx_pkt_len, 227deeec8efSHemant Agrawal DPAA_MAX_RX_PKT_LEN); 228deeec8efSHemant Agrawal max_len = DPAA_MAX_RX_PKT_LEN; 22925f85419SShreyansh Jain } 230deeec8efSHemant Agrawal 231deeec8efSHemant Agrawal fman_if_set_maxfrm(dpaa_intf->fif, max_len); 232deeec8efSHemant Agrawal dev->data->mtu = max_len 233deeec8efSHemant Agrawal - ETHER_HDR_LEN - ETHER_CRC_LEN - VLAN_TAG_SIZE; 2349658ac3aSAshish Jain } 23555576ac2SHemant Agrawal 23655576ac2SHemant Agrawal if (rx_offloads & DEV_RX_OFFLOAD_SCATTER) { 23755576ac2SHemant Agrawal DPAA_PMD_DEBUG("enabling scatter mode"); 23855576ac2SHemant Agrawal fman_if_set_sg(dpaa_intf->fif, 1); 23955576ac2SHemant Agrawal dev->data->scattered_rx = 1; 24055576ac2SHemant Agrawal } 24155576ac2SHemant Agrawal 242ff9e112dSShreyansh Jain return 0; 243ff9e112dSShreyansh Jain } 244ff9e112dSShreyansh Jain 245a7bdc3bdSShreyansh Jain static const uint32_t * 246a7bdc3bdSShreyansh Jain dpaa_supported_ptypes_get(struct rte_eth_dev *dev) 247a7bdc3bdSShreyansh Jain { 248a7bdc3bdSShreyansh Jain static const uint32_t ptypes[] = { 249a7bdc3bdSShreyansh Jain RTE_PTYPE_L2_ETHER, 250ec503d8fSHemant Agrawal RTE_PTYPE_L2_ETHER_VLAN, 251ec503d8fSHemant Agrawal RTE_PTYPE_L2_ETHER_ARP, 252ec503d8fSHemant Agrawal RTE_PTYPE_L3_IPV4_EXT_UNKNOWN, 253ec503d8fSHemant Agrawal RTE_PTYPE_L3_IPV6_EXT_UNKNOWN, 254ec503d8fSHemant Agrawal RTE_PTYPE_L4_ICMP, 255ec503d8fSHemant Agrawal RTE_PTYPE_L4_TCP, 256ec503d8fSHemant Agrawal RTE_PTYPE_L4_UDP, 257ec503d8fSHemant Agrawal RTE_PTYPE_L4_FRAG, 258a7bdc3bdSShreyansh Jain RTE_PTYPE_L4_TCP, 259a7bdc3bdSShreyansh Jain RTE_PTYPE_L4_UDP, 260a7bdc3bdSShreyansh Jain RTE_PTYPE_L4_SCTP 261a7bdc3bdSShreyansh Jain }; 262a7bdc3bdSShreyansh Jain 263a7bdc3bdSShreyansh Jain PMD_INIT_FUNC_TRACE(); 264a7bdc3bdSShreyansh Jain 265a7bdc3bdSShreyansh Jain if (dev->rx_pkt_burst == dpaa_eth_queue_rx) 266a7bdc3bdSShreyansh Jain return ptypes; 267a7bdc3bdSShreyansh Jain return NULL; 268a7bdc3bdSShreyansh Jain } 269a7bdc3bdSShreyansh Jain 270ff9e112dSShreyansh Jain static int dpaa_eth_dev_start(struct rte_eth_dev *dev) 271ff9e112dSShreyansh Jain { 27237f9b54bSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 27337f9b54bSShreyansh Jain 274ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 275ff9e112dSShreyansh Jain 276ff9e112dSShreyansh Jain /* Change tx callback to the real one */ 27737f9b54bSShreyansh Jain dev->tx_pkt_burst = dpaa_eth_queue_tx; 27837f9b54bSShreyansh Jain fman_if_enable_rx(dpaa_intf->fif); 279ff9e112dSShreyansh Jain 280ff9e112dSShreyansh Jain return 0; 281ff9e112dSShreyansh Jain } 282ff9e112dSShreyansh Jain 283ff9e112dSShreyansh Jain static void dpaa_eth_dev_stop(struct rte_eth_dev *dev) 284ff9e112dSShreyansh Jain { 28537f9b54bSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 28637f9b54bSShreyansh Jain 28737f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 28837f9b54bSShreyansh Jain 28937f9b54bSShreyansh Jain fman_if_disable_rx(dpaa_intf->fif); 29037f9b54bSShreyansh Jain dev->tx_pkt_burst = dpaa_eth_tx_drop_all; 291ff9e112dSShreyansh Jain } 292ff9e112dSShreyansh Jain 29337f9b54bSShreyansh Jain static void dpaa_eth_dev_close(struct rte_eth_dev *dev) 29437f9b54bSShreyansh Jain { 29537f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 29637f9b54bSShreyansh Jain 29737f9b54bSShreyansh Jain dpaa_eth_dev_stop(dev); 29837f9b54bSShreyansh Jain } 29937f9b54bSShreyansh Jain 300cf0fab1dSHemant Agrawal static int 301cf0fab1dSHemant Agrawal dpaa_fw_version_get(struct rte_eth_dev *dev __rte_unused, 302cf0fab1dSHemant Agrawal char *fw_version, 303cf0fab1dSHemant Agrawal size_t fw_size) 304cf0fab1dSHemant Agrawal { 305cf0fab1dSHemant Agrawal int ret; 306cf0fab1dSHemant Agrawal FILE *svr_file = NULL; 307cf0fab1dSHemant Agrawal unsigned int svr_ver = 0; 308cf0fab1dSHemant Agrawal 309cf0fab1dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 310cf0fab1dSHemant Agrawal 311cf0fab1dSHemant Agrawal svr_file = fopen(DPAA_SOC_ID_FILE, "r"); 312cf0fab1dSHemant Agrawal if (!svr_file) { 313cf0fab1dSHemant Agrawal DPAA_PMD_ERR("Unable to open SoC device"); 314cf0fab1dSHemant Agrawal return -ENOTSUP; /* Not supported on this infra */ 315cf0fab1dSHemant Agrawal } 3163b59b73dSHemant Agrawal if (fscanf(svr_file, "svr:%x", &svr_ver) > 0) 3173b59b73dSHemant Agrawal dpaa_svr_family = svr_ver & SVR_MASK; 3183b59b73dSHemant Agrawal else 319cf0fab1dSHemant Agrawal DPAA_PMD_ERR("Unable to read SoC device"); 320cf0fab1dSHemant Agrawal 321a8e78906SHemant Agrawal fclose(svr_file); 322cf0fab1dSHemant Agrawal 323a8e78906SHemant Agrawal ret = snprintf(fw_version, fw_size, "SVR:%x-fman-v%x", 324a8e78906SHemant Agrawal svr_ver, fman_ip_rev); 325cf0fab1dSHemant Agrawal ret += 1; /* add the size of '\0' */ 326a8e78906SHemant Agrawal 327cf0fab1dSHemant Agrawal if (fw_size < (uint32_t)ret) 328cf0fab1dSHemant Agrawal return ret; 329cf0fab1dSHemant Agrawal else 330cf0fab1dSHemant Agrawal return 0; 331cf0fab1dSHemant Agrawal } 332cf0fab1dSHemant Agrawal 333799db456SShreyansh Jain static void dpaa_eth_dev_info(struct rte_eth_dev *dev, 334799db456SShreyansh Jain struct rte_eth_dev_info *dev_info) 335799db456SShreyansh Jain { 336799db456SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 337799db456SShreyansh Jain 338799db456SShreyansh Jain PMD_INIT_FUNC_TRACE(); 339799db456SShreyansh Jain 340799db456SShreyansh Jain dev_info->max_rx_queues = dpaa_intf->nb_rx_queues; 341799db456SShreyansh Jain dev_info->max_tx_queues = dpaa_intf->nb_tx_queues; 342799db456SShreyansh Jain dev_info->max_rx_pktlen = DPAA_MAX_RX_PKT_LEN; 343799db456SShreyansh Jain dev_info->max_mac_addrs = DPAA_MAX_MAC_FILTER; 344799db456SShreyansh Jain dev_info->max_hash_mac_addrs = 0; 345799db456SShreyansh Jain dev_info->max_vfs = 0; 346799db456SShreyansh Jain dev_info->max_vmdq_pools = ETH_16_POOLS; 3474fa5e0bbSShreyansh Jain dev_info->flow_type_rss_offloads = DPAA_RSS_OFFLOAD_ALL; 348c1752a36SSachin Saxena 349c1752a36SSachin Saxena if (dpaa_intf->fif->mac_type == fman_mac_1g) 350c1752a36SSachin Saxena dev_info->speed_capa = ETH_LINK_SPEED_1G; 351c1752a36SSachin Saxena else if (dpaa_intf->fif->mac_type == fman_mac_10g) 352c1752a36SSachin Saxena dev_info->speed_capa = (ETH_LINK_SPEED_1G | ETH_LINK_SPEED_10G); 353c1752a36SSachin Saxena else 354c1752a36SSachin Saxena DPAA_PMD_ERR("invalid link_speed: %s, %d", 355c1752a36SSachin Saxena dpaa_intf->name, dpaa_intf->fif->mac_type); 356c1752a36SSachin Saxena 357c5836218SSunil Kumar Kori dev_info->rx_offload_capa = dev_rx_offloads_sup | 358c5836218SSunil Kumar Kori dev_rx_offloads_nodis; 359c5836218SSunil Kumar Kori dev_info->tx_offload_capa = dev_tx_offloads_sup | 360c5836218SSunil Kumar Kori dev_tx_offloads_nodis; 3612c01a48aSShreyansh Jain dev_info->default_rxportconf.burst_size = DPAA_DEF_RX_BURST_SIZE; 3622c01a48aSShreyansh Jain dev_info->default_txportconf.burst_size = DPAA_DEF_TX_BURST_SIZE; 363799db456SShreyansh Jain } 364799db456SShreyansh Jain 365e124a69fSShreyansh Jain static int dpaa_eth_link_update(struct rte_eth_dev *dev, 366e124a69fSShreyansh Jain int wait_to_complete __rte_unused) 367e124a69fSShreyansh Jain { 368e124a69fSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 369e124a69fSShreyansh Jain struct rte_eth_link *link = &dev->data->dev_link; 370e124a69fSShreyansh Jain 371e124a69fSShreyansh Jain PMD_INIT_FUNC_TRACE(); 372e124a69fSShreyansh Jain 373e124a69fSShreyansh Jain if (dpaa_intf->fif->mac_type == fman_mac_1g) 3741633d3c4SFerruh Yigit link->link_speed = ETH_SPEED_NUM_1G; 375e124a69fSShreyansh Jain else if (dpaa_intf->fif->mac_type == fman_mac_10g) 3761633d3c4SFerruh Yigit link->link_speed = ETH_SPEED_NUM_10G; 377e124a69fSShreyansh Jain else 378e124a69fSShreyansh Jain DPAA_PMD_ERR("invalid link_speed: %s, %d", 379e124a69fSShreyansh Jain dpaa_intf->name, dpaa_intf->fif->mac_type); 380e124a69fSShreyansh Jain 381e124a69fSShreyansh Jain link->link_status = dpaa_intf->valid; 382e124a69fSShreyansh Jain link->link_duplex = ETH_LINK_FULL_DUPLEX; 383e124a69fSShreyansh Jain link->link_autoneg = ETH_LINK_AUTONEG; 384e124a69fSShreyansh Jain return 0; 385e124a69fSShreyansh Jain } 386e124a69fSShreyansh Jain 387d5b0924bSMatan Azrad static int dpaa_eth_stats_get(struct rte_eth_dev *dev, 388e1ad3a05SShreyansh Jain struct rte_eth_stats *stats) 389e1ad3a05SShreyansh Jain { 390e1ad3a05SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 391e1ad3a05SShreyansh Jain 392e1ad3a05SShreyansh Jain PMD_INIT_FUNC_TRACE(); 393e1ad3a05SShreyansh Jain 394e1ad3a05SShreyansh Jain fman_if_stats_get(dpaa_intf->fif, stats); 395d5b0924bSMatan Azrad return 0; 396e1ad3a05SShreyansh Jain } 397e1ad3a05SShreyansh Jain 398e1ad3a05SShreyansh Jain static void dpaa_eth_stats_reset(struct rte_eth_dev *dev) 399e1ad3a05SShreyansh Jain { 400e1ad3a05SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 401e1ad3a05SShreyansh Jain 402e1ad3a05SShreyansh Jain PMD_INIT_FUNC_TRACE(); 403e1ad3a05SShreyansh Jain 404e1ad3a05SShreyansh Jain fman_if_stats_reset(dpaa_intf->fif); 405e1ad3a05SShreyansh Jain } 40695ef603dSShreyansh Jain 407b21ed3e2SHemant Agrawal static int 408b21ed3e2SHemant Agrawal dpaa_dev_xstats_get(struct rte_eth_dev *dev, struct rte_eth_xstat *xstats, 409b21ed3e2SHemant Agrawal unsigned int n) 410b21ed3e2SHemant Agrawal { 411b21ed3e2SHemant Agrawal struct dpaa_if *dpaa_intf = dev->data->dev_private; 412b21ed3e2SHemant Agrawal unsigned int i = 0, num = RTE_DIM(dpaa_xstats_strings); 413b21ed3e2SHemant Agrawal uint64_t values[sizeof(struct dpaa_if_stats) / 8]; 414b21ed3e2SHemant Agrawal 415b21ed3e2SHemant Agrawal if (n < num) 416b21ed3e2SHemant Agrawal return num; 417b21ed3e2SHemant Agrawal 418339c1025SHemant Agrawal if (xstats == NULL) 419339c1025SHemant Agrawal return 0; 420339c1025SHemant Agrawal 421b21ed3e2SHemant Agrawal fman_if_stats_get_all(dpaa_intf->fif, values, 422b21ed3e2SHemant Agrawal sizeof(struct dpaa_if_stats) / 8); 423b21ed3e2SHemant Agrawal 424b21ed3e2SHemant Agrawal for (i = 0; i < num; i++) { 425b21ed3e2SHemant Agrawal xstats[i].id = i; 426b21ed3e2SHemant Agrawal xstats[i].value = values[dpaa_xstats_strings[i].offset / 8]; 427b21ed3e2SHemant Agrawal } 428b21ed3e2SHemant Agrawal return i; 429b21ed3e2SHemant Agrawal } 430b21ed3e2SHemant Agrawal 431b21ed3e2SHemant Agrawal static int 432b21ed3e2SHemant Agrawal dpaa_xstats_get_names(__rte_unused struct rte_eth_dev *dev, 433b21ed3e2SHemant Agrawal struct rte_eth_xstat_name *xstats_names, 4345c3fc73eSHemant Agrawal unsigned int limit) 435b21ed3e2SHemant Agrawal { 436b21ed3e2SHemant Agrawal unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings); 437b21ed3e2SHemant Agrawal 4385c3fc73eSHemant Agrawal if (limit < stat_cnt) 4395c3fc73eSHemant Agrawal return stat_cnt; 4405c3fc73eSHemant Agrawal 441b21ed3e2SHemant Agrawal if (xstats_names != NULL) 442b21ed3e2SHemant Agrawal for (i = 0; i < stat_cnt; i++) 443*6723c0fcSBruce Richardson strlcpy(xstats_names[i].name, 444*6723c0fcSBruce Richardson dpaa_xstats_strings[i].name, 445*6723c0fcSBruce Richardson sizeof(xstats_names[i].name)); 446b21ed3e2SHemant Agrawal 447b21ed3e2SHemant Agrawal return stat_cnt; 448b21ed3e2SHemant Agrawal } 449b21ed3e2SHemant Agrawal 450b21ed3e2SHemant Agrawal static int 451b21ed3e2SHemant Agrawal dpaa_xstats_get_by_id(struct rte_eth_dev *dev, const uint64_t *ids, 452b21ed3e2SHemant Agrawal uint64_t *values, unsigned int n) 453b21ed3e2SHemant Agrawal { 454b21ed3e2SHemant Agrawal unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings); 455b21ed3e2SHemant Agrawal uint64_t values_copy[sizeof(struct dpaa_if_stats) / 8]; 456b21ed3e2SHemant Agrawal 457b21ed3e2SHemant Agrawal if (!ids) { 458b21ed3e2SHemant Agrawal struct dpaa_if *dpaa_intf = dev->data->dev_private; 459b21ed3e2SHemant Agrawal 460b21ed3e2SHemant Agrawal if (n < stat_cnt) 461b21ed3e2SHemant Agrawal return stat_cnt; 462b21ed3e2SHemant Agrawal 463b21ed3e2SHemant Agrawal if (!values) 464b21ed3e2SHemant Agrawal return 0; 465b21ed3e2SHemant Agrawal 466b21ed3e2SHemant Agrawal fman_if_stats_get_all(dpaa_intf->fif, values_copy, 4675c3fc73eSHemant Agrawal sizeof(struct dpaa_if_stats) / 8); 468b21ed3e2SHemant Agrawal 469b21ed3e2SHemant Agrawal for (i = 0; i < stat_cnt; i++) 470b21ed3e2SHemant Agrawal values[i] = 471b21ed3e2SHemant Agrawal values_copy[dpaa_xstats_strings[i].offset / 8]; 472b21ed3e2SHemant Agrawal 473b21ed3e2SHemant Agrawal return stat_cnt; 474b21ed3e2SHemant Agrawal } 475b21ed3e2SHemant Agrawal 476b21ed3e2SHemant Agrawal dpaa_xstats_get_by_id(dev, NULL, values_copy, stat_cnt); 477b21ed3e2SHemant Agrawal 478b21ed3e2SHemant Agrawal for (i = 0; i < n; i++) { 479b21ed3e2SHemant Agrawal if (ids[i] >= stat_cnt) { 480b21ed3e2SHemant Agrawal DPAA_PMD_ERR("id value isn't valid"); 481b21ed3e2SHemant Agrawal return -1; 482b21ed3e2SHemant Agrawal } 483b21ed3e2SHemant Agrawal values[i] = values_copy[ids[i]]; 484b21ed3e2SHemant Agrawal } 485b21ed3e2SHemant Agrawal return n; 486b21ed3e2SHemant Agrawal } 487b21ed3e2SHemant Agrawal 488b21ed3e2SHemant Agrawal static int 489b21ed3e2SHemant Agrawal dpaa_xstats_get_names_by_id( 490b21ed3e2SHemant Agrawal struct rte_eth_dev *dev, 491b21ed3e2SHemant Agrawal struct rte_eth_xstat_name *xstats_names, 492b21ed3e2SHemant Agrawal const uint64_t *ids, 493b21ed3e2SHemant Agrawal unsigned int limit) 494b21ed3e2SHemant Agrawal { 495b21ed3e2SHemant Agrawal unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings); 496b21ed3e2SHemant Agrawal struct rte_eth_xstat_name xstats_names_copy[stat_cnt]; 497b21ed3e2SHemant Agrawal 498b21ed3e2SHemant Agrawal if (!ids) 499b21ed3e2SHemant Agrawal return dpaa_xstats_get_names(dev, xstats_names, limit); 500b21ed3e2SHemant Agrawal 501b21ed3e2SHemant Agrawal dpaa_xstats_get_names(dev, xstats_names_copy, limit); 502b21ed3e2SHemant Agrawal 503b21ed3e2SHemant Agrawal for (i = 0; i < limit; i++) { 504b21ed3e2SHemant Agrawal if (ids[i] >= stat_cnt) { 505b21ed3e2SHemant Agrawal DPAA_PMD_ERR("id value isn't valid"); 506b21ed3e2SHemant Agrawal return -1; 507b21ed3e2SHemant Agrawal } 508b21ed3e2SHemant Agrawal strcpy(xstats_names[i].name, xstats_names_copy[ids[i]].name); 509b21ed3e2SHemant Agrawal } 510b21ed3e2SHemant Agrawal return limit; 511b21ed3e2SHemant Agrawal } 512b21ed3e2SHemant Agrawal 51395ef603dSShreyansh Jain static void dpaa_eth_promiscuous_enable(struct rte_eth_dev *dev) 51495ef603dSShreyansh Jain { 51595ef603dSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 51695ef603dSShreyansh Jain 51795ef603dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 51895ef603dSShreyansh Jain 51995ef603dSShreyansh Jain fman_if_promiscuous_enable(dpaa_intf->fif); 52095ef603dSShreyansh Jain } 52195ef603dSShreyansh Jain 52295ef603dSShreyansh Jain static void dpaa_eth_promiscuous_disable(struct rte_eth_dev *dev) 52395ef603dSShreyansh Jain { 52495ef603dSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 52595ef603dSShreyansh Jain 52695ef603dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 52795ef603dSShreyansh Jain 52895ef603dSShreyansh Jain fman_if_promiscuous_disable(dpaa_intf->fif); 52995ef603dSShreyansh Jain } 53095ef603dSShreyansh Jain 53144dd70a3SShreyansh Jain static void dpaa_eth_multicast_enable(struct rte_eth_dev *dev) 53244dd70a3SShreyansh Jain { 53344dd70a3SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 53444dd70a3SShreyansh Jain 53544dd70a3SShreyansh Jain PMD_INIT_FUNC_TRACE(); 53644dd70a3SShreyansh Jain 53744dd70a3SShreyansh Jain fman_if_set_mcast_filter_table(dpaa_intf->fif); 53844dd70a3SShreyansh Jain } 53944dd70a3SShreyansh Jain 54044dd70a3SShreyansh Jain static void dpaa_eth_multicast_disable(struct rte_eth_dev *dev) 54144dd70a3SShreyansh Jain { 54244dd70a3SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 54344dd70a3SShreyansh Jain 54444dd70a3SShreyansh Jain PMD_INIT_FUNC_TRACE(); 54544dd70a3SShreyansh Jain 54644dd70a3SShreyansh Jain fman_if_reset_mcast_filter_table(dpaa_intf->fif); 54744dd70a3SShreyansh Jain } 54844dd70a3SShreyansh Jain 54937f9b54bSShreyansh Jain static 55037f9b54bSShreyansh Jain int dpaa_eth_rx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx, 55162f53995SHemant Agrawal uint16_t nb_desc, 55237f9b54bSShreyansh Jain unsigned int socket_id __rte_unused, 55337f9b54bSShreyansh Jain const struct rte_eth_rxconf *rx_conf __rte_unused, 55437f9b54bSShreyansh Jain struct rte_mempool *mp) 55537f9b54bSShreyansh Jain { 55637f9b54bSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 55762f53995SHemant Agrawal struct qman_fq *rxq = &dpaa_intf->rx_queues[queue_idx]; 5580c504f69SHemant Agrawal struct qm_mcc_initfq opts = {0}; 5590c504f69SHemant Agrawal u32 flags = 0; 5600c504f69SHemant Agrawal int ret; 56155576ac2SHemant Agrawal u32 buffsz = rte_pktmbuf_data_room_size(mp) - RTE_PKTMBUF_HEADROOM; 56237f9b54bSShreyansh Jain 56337f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 56437f9b54bSShreyansh Jain 5656fd3639aSHemant Agrawal if (queue_idx >= dev->data->nb_rx_queues) { 5666fd3639aSHemant Agrawal rte_errno = EOVERFLOW; 5676fd3639aSHemant Agrawal DPAA_PMD_ERR("%p: queue index out of range (%u >= %u)", 5686fd3639aSHemant Agrawal (void *)dev, queue_idx, dev->data->nb_rx_queues); 5696fd3639aSHemant Agrawal return -rte_errno; 5706fd3639aSHemant Agrawal } 5716fd3639aSHemant Agrawal 5726fd3639aSHemant Agrawal DPAA_PMD_INFO("Rx queue setup for queue index: %d fq_id (0x%x)", 5736fd3639aSHemant Agrawal queue_idx, rxq->fqid); 57437f9b54bSShreyansh Jain 57555576ac2SHemant Agrawal /* Max packet can fit in single buffer */ 57655576ac2SHemant Agrawal if (dev->data->dev_conf.rxmode.max_rx_pkt_len <= buffsz) { 57755576ac2SHemant Agrawal ; 57855576ac2SHemant Agrawal } else if (dev->data->dev_conf.rxmode.offloads & 57955576ac2SHemant Agrawal DEV_RX_OFFLOAD_SCATTER) { 58055576ac2SHemant Agrawal if (dev->data->dev_conf.rxmode.max_rx_pkt_len > 58155576ac2SHemant Agrawal buffsz * DPAA_SGT_MAX_ENTRIES) { 58255576ac2SHemant Agrawal DPAA_PMD_ERR("max RxPkt size %d too big to fit " 58355576ac2SHemant Agrawal "MaxSGlist %d", 58455576ac2SHemant Agrawal dev->data->dev_conf.rxmode.max_rx_pkt_len, 58555576ac2SHemant Agrawal buffsz * DPAA_SGT_MAX_ENTRIES); 58655576ac2SHemant Agrawal rte_errno = EOVERFLOW; 58755576ac2SHemant Agrawal return -rte_errno; 58855576ac2SHemant Agrawal } 58955576ac2SHemant Agrawal } else { 59055576ac2SHemant Agrawal DPAA_PMD_WARN("The requested maximum Rx packet size (%u) is" 59155576ac2SHemant Agrawal " larger than a single mbuf (%u) and scattered" 59255576ac2SHemant Agrawal " mode has not been requested", 59355576ac2SHemant Agrawal dev->data->dev_conf.rxmode.max_rx_pkt_len, 59455576ac2SHemant Agrawal buffsz - RTE_PKTMBUF_HEADROOM); 59555576ac2SHemant Agrawal } 59655576ac2SHemant Agrawal 59737f9b54bSShreyansh Jain if (!dpaa_intf->bp_info || dpaa_intf->bp_info->mp != mp) { 59837f9b54bSShreyansh Jain struct fman_if_ic_params icp; 59937f9b54bSShreyansh Jain uint32_t fd_offset; 60037f9b54bSShreyansh Jain uint32_t bp_size; 60137f9b54bSShreyansh Jain 60237f9b54bSShreyansh Jain if (!mp->pool_data) { 60337f9b54bSShreyansh Jain DPAA_PMD_ERR("Not an offloaded buffer pool!"); 60437f9b54bSShreyansh Jain return -1; 60537f9b54bSShreyansh Jain } 60637f9b54bSShreyansh Jain dpaa_intf->bp_info = DPAA_MEMPOOL_TO_POOL_INFO(mp); 60737f9b54bSShreyansh Jain 60837f9b54bSShreyansh Jain memset(&icp, 0, sizeof(icp)); 60937f9b54bSShreyansh Jain /* set ICEOF for to the default value , which is 0*/ 61037f9b54bSShreyansh Jain icp.iciof = DEFAULT_ICIOF; 61137f9b54bSShreyansh Jain icp.iceof = DEFAULT_RX_ICEOF; 61237f9b54bSShreyansh Jain icp.icsz = DEFAULT_ICSZ; 61337f9b54bSShreyansh Jain fman_if_set_ic_params(dpaa_intf->fif, &icp); 61437f9b54bSShreyansh Jain 61537f9b54bSShreyansh Jain fd_offset = RTE_PKTMBUF_HEADROOM + DPAA_HW_BUF_RESERVE; 61637f9b54bSShreyansh Jain fman_if_set_fdoff(dpaa_intf->fif, fd_offset); 61737f9b54bSShreyansh Jain 61837f9b54bSShreyansh Jain /* Buffer pool size should be equal to Dataroom Size*/ 61937f9b54bSShreyansh Jain bp_size = rte_pktmbuf_data_room_size(mp); 62037f9b54bSShreyansh Jain fman_if_set_bp(dpaa_intf->fif, mp->size, 62137f9b54bSShreyansh Jain dpaa_intf->bp_info->bpid, bp_size); 62237f9b54bSShreyansh Jain dpaa_intf->valid = 1; 623079a67c2SHemant Agrawal DPAA_PMD_DEBUG("if:%s fd_offset = %d offset = %d", 62437f9b54bSShreyansh Jain dpaa_intf->name, fd_offset, 62537f9b54bSShreyansh Jain fman_if_get_fdoff(dpaa_intf->fif)); 62637f9b54bSShreyansh Jain } 62755576ac2SHemant Agrawal DPAA_PMD_DEBUG("if:%s sg_on = %d, max_frm =%d", dpaa_intf->name, 62855576ac2SHemant Agrawal fman_if_get_sg_enable(dpaa_intf->fif), 62955576ac2SHemant Agrawal dev->data->dev_conf.rxmode.max_rx_pkt_len); 6300c504f69SHemant Agrawal /* checking if push mode only, no error check for now */ 6310c504f69SHemant Agrawal if (dpaa_push_mode_max_queue > dpaa_push_queue_idx) { 6320c504f69SHemant Agrawal dpaa_push_queue_idx++; 6330c504f69SHemant Agrawal opts.we_mask = QM_INITFQ_WE_FQCTRL | QM_INITFQ_WE_CONTEXTA; 6340c504f69SHemant Agrawal opts.fqd.fq_ctrl = QM_FQCTRL_AVOIDBLOCK | 6350c504f69SHemant Agrawal QM_FQCTRL_CTXASTASHING | 6360c504f69SHemant Agrawal QM_FQCTRL_PREFERINCACHE; 6370c504f69SHemant Agrawal opts.fqd.context_a.stashing.exclusive = 0; 638b9083ea5SNipun Gupta /* In muticore scenario stashing becomes a bottleneck on LS1046. 639b9083ea5SNipun Gupta * So do not enable stashing in this case 640b9083ea5SNipun Gupta */ 641b9083ea5SNipun Gupta if (dpaa_svr_family != SVR_LS1046A_FAMILY) 6420c504f69SHemant Agrawal opts.fqd.context_a.stashing.annotation_cl = 6430c504f69SHemant Agrawal DPAA_IF_RX_ANNOTATION_STASH; 6440c504f69SHemant Agrawal opts.fqd.context_a.stashing.data_cl = DPAA_IF_RX_DATA_STASH; 6450c504f69SHemant Agrawal opts.fqd.context_a.stashing.context_cl = 6460c504f69SHemant Agrawal DPAA_IF_RX_CONTEXT_STASH; 64762f53995SHemant Agrawal 6480c504f69SHemant Agrawal /*Create a channel and associate given queue with the channel*/ 6490c504f69SHemant Agrawal qman_alloc_pool_range((u32 *)&rxq->ch_id, 1, 1, 0); 6500c504f69SHemant Agrawal opts.we_mask = opts.we_mask | QM_INITFQ_WE_DESTWQ; 6510c504f69SHemant Agrawal opts.fqd.dest.channel = rxq->ch_id; 6520c504f69SHemant Agrawal opts.fqd.dest.wq = DPAA_IF_RX_PRIORITY; 6530c504f69SHemant Agrawal flags = QMAN_INITFQ_FLAG_SCHED; 6540c504f69SHemant Agrawal 6550c504f69SHemant Agrawal /* Configure tail drop */ 6560c504f69SHemant Agrawal if (dpaa_intf->cgr_rx) { 6570c504f69SHemant Agrawal opts.we_mask |= QM_INITFQ_WE_CGID; 6580c504f69SHemant Agrawal opts.fqd.cgid = dpaa_intf->cgr_rx[queue_idx].cgrid; 6590c504f69SHemant Agrawal opts.fqd.fq_ctrl |= QM_FQCTRL_CGE; 6600c504f69SHemant Agrawal } 6610c504f69SHemant Agrawal ret = qman_init_fq(rxq, flags, &opts); 6626fd3639aSHemant Agrawal if (ret) { 6636fd3639aSHemant Agrawal DPAA_PMD_ERR("Channel/Q association failed. fqid 0x%x " 6646fd3639aSHemant Agrawal "ret:%d(%s)", rxq->fqid, ret, strerror(ret)); 6656fd3639aSHemant Agrawal return ret; 6666fd3639aSHemant Agrawal } 66719b4aba2SHemant Agrawal if (dpaa_svr_family == SVR_LS1043A_FAMILY) { 66819b4aba2SHemant Agrawal rxq->cb.dqrr_dpdk_pull_cb = dpaa_rx_cb_no_prefetch; 66919b4aba2SHemant Agrawal } else { 670b9083ea5SNipun Gupta rxq->cb.dqrr_dpdk_pull_cb = dpaa_rx_cb; 671b9083ea5SNipun Gupta rxq->cb.dqrr_prepare = dpaa_rx_cb_prepare; 67219b4aba2SHemant Agrawal } 67319b4aba2SHemant Agrawal 6740c504f69SHemant Agrawal rxq->is_static = true; 6750c504f69SHemant Agrawal } 676e1797f4bSAkhil Goyal rxq->bp_array = rte_dpaa_bpid_info; 67762f53995SHemant Agrawal dev->data->rx_queues[queue_idx] = rxq; 67862f53995SHemant Agrawal 67962f53995SHemant Agrawal /* configure the CGR size as per the desc size */ 68062f53995SHemant Agrawal if (dpaa_intf->cgr_rx) { 68162f53995SHemant Agrawal struct qm_mcc_initcgr cgr_opts = {0}; 68262f53995SHemant Agrawal 68362f53995SHemant Agrawal /* Enable tail drop with cgr on this queue */ 68462f53995SHemant Agrawal qm_cgr_cs_thres_set64(&cgr_opts.cgr.cs_thres, nb_desc, 0); 68562f53995SHemant Agrawal ret = qman_modify_cgr(dpaa_intf->cgr_rx, 0, &cgr_opts); 68662f53995SHemant Agrawal if (ret) { 68762f53995SHemant Agrawal DPAA_PMD_WARN( 68862f53995SHemant Agrawal "rx taildrop modify fail on fqid %d (ret=%d)", 68962f53995SHemant Agrawal rxq->fqid, ret); 69062f53995SHemant Agrawal } 69162f53995SHemant Agrawal } 69237f9b54bSShreyansh Jain 69337f9b54bSShreyansh Jain return 0; 69437f9b54bSShreyansh Jain } 69537f9b54bSShreyansh Jain 6961e06b6dcSHemant Agrawal int 69777b7b81eSNeil Horman dpaa_eth_eventq_attach(const struct rte_eth_dev *dev, 6985e745593SSunil Kumar Kori int eth_rx_queue_id, 6995e745593SSunil Kumar Kori u16 ch_id, 7005e745593SSunil Kumar Kori const struct rte_event_eth_rx_adapter_queue_conf *queue_conf) 7015e745593SSunil Kumar Kori { 7025e745593SSunil Kumar Kori int ret; 7035e745593SSunil Kumar Kori u32 flags = 0; 7045e745593SSunil Kumar Kori struct dpaa_if *dpaa_intf = dev->data->dev_private; 7055e745593SSunil Kumar Kori struct qman_fq *rxq = &dpaa_intf->rx_queues[eth_rx_queue_id]; 7065e745593SSunil Kumar Kori struct qm_mcc_initfq opts = {0}; 7075e745593SSunil Kumar Kori 7085e745593SSunil Kumar Kori if (dpaa_push_mode_max_queue) 709079a67c2SHemant Agrawal DPAA_PMD_WARN("PUSH mode q and EVENTDEV are not compatible\n" 710079a67c2SHemant Agrawal "PUSH mode already enabled for first %d queues.\n" 7115e745593SSunil Kumar Kori "To disable set DPAA_PUSH_QUEUES_NUMBER to 0\n", 7125e745593SSunil Kumar Kori dpaa_push_mode_max_queue); 7135e745593SSunil Kumar Kori 7145e745593SSunil Kumar Kori dpaa_poll_queue_default_config(&opts); 7155e745593SSunil Kumar Kori 7165e745593SSunil Kumar Kori switch (queue_conf->ev.sched_type) { 7175e745593SSunil Kumar Kori case RTE_SCHED_TYPE_ATOMIC: 7185e745593SSunil Kumar Kori opts.fqd.fq_ctrl |= QM_FQCTRL_HOLDACTIVE; 7195e745593SSunil Kumar Kori /* Reset FQCTRL_AVOIDBLOCK bit as it is unnecessary 7205e745593SSunil Kumar Kori * configuration with HOLD_ACTIVE setting 7215e745593SSunil Kumar Kori */ 7225e745593SSunil Kumar Kori opts.fqd.fq_ctrl &= (~QM_FQCTRL_AVOIDBLOCK); 7235e745593SSunil Kumar Kori rxq->cb.dqrr_dpdk_cb = dpaa_rx_cb_atomic; 7245e745593SSunil Kumar Kori break; 7255e745593SSunil Kumar Kori case RTE_SCHED_TYPE_ORDERED: 7265e745593SSunil Kumar Kori DPAA_PMD_ERR("Ordered queue schedule type is not supported\n"); 7275e745593SSunil Kumar Kori return -1; 7285e745593SSunil Kumar Kori default: 7295e745593SSunil Kumar Kori opts.fqd.fq_ctrl |= QM_FQCTRL_AVOIDBLOCK; 7305e745593SSunil Kumar Kori rxq->cb.dqrr_dpdk_cb = dpaa_rx_cb_parallel; 7315e745593SSunil Kumar Kori break; 7325e745593SSunil Kumar Kori } 7335e745593SSunil Kumar Kori 7345e745593SSunil Kumar Kori opts.we_mask = opts.we_mask | QM_INITFQ_WE_DESTWQ; 7355e745593SSunil Kumar Kori opts.fqd.dest.channel = ch_id; 7365e745593SSunil Kumar Kori opts.fqd.dest.wq = queue_conf->ev.priority; 7375e745593SSunil Kumar Kori 7385e745593SSunil Kumar Kori if (dpaa_intf->cgr_rx) { 7395e745593SSunil Kumar Kori opts.we_mask |= QM_INITFQ_WE_CGID; 7405e745593SSunil Kumar Kori opts.fqd.cgid = dpaa_intf->cgr_rx[eth_rx_queue_id].cgrid; 7415e745593SSunil Kumar Kori opts.fqd.fq_ctrl |= QM_FQCTRL_CGE; 7425e745593SSunil Kumar Kori } 7435e745593SSunil Kumar Kori 7445e745593SSunil Kumar Kori flags = QMAN_INITFQ_FLAG_SCHED; 7455e745593SSunil Kumar Kori 7465e745593SSunil Kumar Kori ret = qman_init_fq(rxq, flags, &opts); 7475e745593SSunil Kumar Kori if (ret) { 7486fd3639aSHemant Agrawal DPAA_PMD_ERR("Ev-Channel/Q association failed. fqid 0x%x " 7496fd3639aSHemant Agrawal "ret:%d(%s)", rxq->fqid, ret, strerror(ret)); 7505e745593SSunil Kumar Kori return ret; 7515e745593SSunil Kumar Kori } 7525e745593SSunil Kumar Kori 7535e745593SSunil Kumar Kori /* copy configuration which needs to be filled during dequeue */ 7545e745593SSunil Kumar Kori memcpy(&rxq->ev, &queue_conf->ev, sizeof(struct rte_event)); 7555e745593SSunil Kumar Kori dev->data->rx_queues[eth_rx_queue_id] = rxq; 7565e745593SSunil Kumar Kori 7575e745593SSunil Kumar Kori return ret; 7585e745593SSunil Kumar Kori } 7595e745593SSunil Kumar Kori 7601e06b6dcSHemant Agrawal int 76177b7b81eSNeil Horman dpaa_eth_eventq_detach(const struct rte_eth_dev *dev, 7625e745593SSunil Kumar Kori int eth_rx_queue_id) 7635e745593SSunil Kumar Kori { 7645e745593SSunil Kumar Kori struct qm_mcc_initfq opts; 7655e745593SSunil Kumar Kori int ret; 7665e745593SSunil Kumar Kori u32 flags = 0; 7675e745593SSunil Kumar Kori struct dpaa_if *dpaa_intf = dev->data->dev_private; 7685e745593SSunil Kumar Kori struct qman_fq *rxq = &dpaa_intf->rx_queues[eth_rx_queue_id]; 7695e745593SSunil Kumar Kori 7705e745593SSunil Kumar Kori dpaa_poll_queue_default_config(&opts); 7715e745593SSunil Kumar Kori 7725e745593SSunil Kumar Kori if (dpaa_intf->cgr_rx) { 7735e745593SSunil Kumar Kori opts.we_mask |= QM_INITFQ_WE_CGID; 7745e745593SSunil Kumar Kori opts.fqd.cgid = dpaa_intf->cgr_rx[eth_rx_queue_id].cgrid; 7755e745593SSunil Kumar Kori opts.fqd.fq_ctrl |= QM_FQCTRL_CGE; 7765e745593SSunil Kumar Kori } 7775e745593SSunil Kumar Kori 7785e745593SSunil Kumar Kori ret = qman_init_fq(rxq, flags, &opts); 7795e745593SSunil Kumar Kori if (ret) { 7805e745593SSunil Kumar Kori DPAA_PMD_ERR("init rx fqid %d failed with ret: %d", 7815e745593SSunil Kumar Kori rxq->fqid, ret); 7825e745593SSunil Kumar Kori } 7835e745593SSunil Kumar Kori 7845e745593SSunil Kumar Kori rxq->cb.dqrr_dpdk_cb = NULL; 7855e745593SSunil Kumar Kori dev->data->rx_queues[eth_rx_queue_id] = NULL; 7865e745593SSunil Kumar Kori 7875e745593SSunil Kumar Kori return 0; 7885e745593SSunil Kumar Kori } 7895e745593SSunil Kumar Kori 79037f9b54bSShreyansh Jain static 79137f9b54bSShreyansh Jain void dpaa_eth_rx_queue_release(void *rxq __rte_unused) 79237f9b54bSShreyansh Jain { 79337f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 79437f9b54bSShreyansh Jain } 79537f9b54bSShreyansh Jain 79637f9b54bSShreyansh Jain static 79737f9b54bSShreyansh Jain int dpaa_eth_tx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx, 79837f9b54bSShreyansh Jain uint16_t nb_desc __rte_unused, 79937f9b54bSShreyansh Jain unsigned int socket_id __rte_unused, 80037f9b54bSShreyansh Jain const struct rte_eth_txconf *tx_conf __rte_unused) 80137f9b54bSShreyansh Jain { 80237f9b54bSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 80337f9b54bSShreyansh Jain 80437f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 80537f9b54bSShreyansh Jain 8066fd3639aSHemant Agrawal if (queue_idx >= dev->data->nb_tx_queues) { 8076fd3639aSHemant Agrawal rte_errno = EOVERFLOW; 8086fd3639aSHemant Agrawal DPAA_PMD_ERR("%p: queue index out of range (%u >= %u)", 8096fd3639aSHemant Agrawal (void *)dev, queue_idx, dev->data->nb_tx_queues); 8106fd3639aSHemant Agrawal return -rte_errno; 8116fd3639aSHemant Agrawal } 8126fd3639aSHemant Agrawal 8136fd3639aSHemant Agrawal DPAA_PMD_INFO("Tx queue setup for queue index: %d fq_id (0x%x)", 8146fd3639aSHemant Agrawal queue_idx, dpaa_intf->tx_queues[queue_idx].fqid); 81537f9b54bSShreyansh Jain dev->data->tx_queues[queue_idx] = &dpaa_intf->tx_queues[queue_idx]; 81637f9b54bSShreyansh Jain return 0; 81737f9b54bSShreyansh Jain } 81837f9b54bSShreyansh Jain 81937f9b54bSShreyansh Jain static void dpaa_eth_tx_queue_release(void *txq __rte_unused) 820ff9e112dSShreyansh Jain { 821ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 822ff9e112dSShreyansh Jain } 823ff9e112dSShreyansh Jain 824b005d729SHemant Agrawal static uint32_t 825b005d729SHemant Agrawal dpaa_dev_rx_queue_count(struct rte_eth_dev *dev, uint16_t rx_queue_id) 826b005d729SHemant Agrawal { 827b005d729SHemant Agrawal struct dpaa_if *dpaa_intf = dev->data->dev_private; 828b005d729SHemant Agrawal struct qman_fq *rxq = &dpaa_intf->rx_queues[rx_queue_id]; 829b005d729SHemant Agrawal u32 frm_cnt = 0; 830b005d729SHemant Agrawal 831b005d729SHemant Agrawal PMD_INIT_FUNC_TRACE(); 832b005d729SHemant Agrawal 833b005d729SHemant Agrawal if (qman_query_fq_frm_cnt(rxq, &frm_cnt) == 0) { 834b005d729SHemant Agrawal RTE_LOG(DEBUG, PMD, "RX frame count for q(%d) is %u\n", 835b005d729SHemant Agrawal rx_queue_id, frm_cnt); 836b005d729SHemant Agrawal } 837b005d729SHemant Agrawal return frm_cnt; 838b005d729SHemant Agrawal } 839b005d729SHemant Agrawal 840e124a69fSShreyansh Jain static int dpaa_link_down(struct rte_eth_dev *dev) 841e124a69fSShreyansh Jain { 842e124a69fSShreyansh Jain PMD_INIT_FUNC_TRACE(); 843e124a69fSShreyansh Jain 844e124a69fSShreyansh Jain dpaa_eth_dev_stop(dev); 845e124a69fSShreyansh Jain return 0; 846e124a69fSShreyansh Jain } 847e124a69fSShreyansh Jain 848e124a69fSShreyansh Jain static int dpaa_link_up(struct rte_eth_dev *dev) 849e124a69fSShreyansh Jain { 850e124a69fSShreyansh Jain PMD_INIT_FUNC_TRACE(); 851e124a69fSShreyansh Jain 852e124a69fSShreyansh Jain dpaa_eth_dev_start(dev); 853e124a69fSShreyansh Jain return 0; 854e124a69fSShreyansh Jain } 855e124a69fSShreyansh Jain 856fe6c6032SShreyansh Jain static int 85712a4678aSShreyansh Jain dpaa_flow_ctrl_set(struct rte_eth_dev *dev, 85812a4678aSShreyansh Jain struct rte_eth_fc_conf *fc_conf) 85912a4678aSShreyansh Jain { 86012a4678aSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 86112a4678aSShreyansh Jain struct rte_eth_fc_conf *net_fc; 86212a4678aSShreyansh Jain 86312a4678aSShreyansh Jain PMD_INIT_FUNC_TRACE(); 86412a4678aSShreyansh Jain 86512a4678aSShreyansh Jain if (!(dpaa_intf->fc_conf)) { 86612a4678aSShreyansh Jain dpaa_intf->fc_conf = rte_zmalloc(NULL, 86712a4678aSShreyansh Jain sizeof(struct rte_eth_fc_conf), MAX_CACHELINE); 86812a4678aSShreyansh Jain if (!dpaa_intf->fc_conf) { 86912a4678aSShreyansh Jain DPAA_PMD_ERR("unable to save flow control info"); 87012a4678aSShreyansh Jain return -ENOMEM; 87112a4678aSShreyansh Jain } 87212a4678aSShreyansh Jain } 87312a4678aSShreyansh Jain net_fc = dpaa_intf->fc_conf; 87412a4678aSShreyansh Jain 87512a4678aSShreyansh Jain if (fc_conf->high_water < fc_conf->low_water) { 87612a4678aSShreyansh Jain DPAA_PMD_ERR("Incorrect Flow Control Configuration"); 87712a4678aSShreyansh Jain return -EINVAL; 87812a4678aSShreyansh Jain } 87912a4678aSShreyansh Jain 88012a4678aSShreyansh Jain if (fc_conf->mode == RTE_FC_NONE) { 88112a4678aSShreyansh Jain return 0; 88212a4678aSShreyansh Jain } else if (fc_conf->mode == RTE_FC_TX_PAUSE || 88312a4678aSShreyansh Jain fc_conf->mode == RTE_FC_FULL) { 88412a4678aSShreyansh Jain fman_if_set_fc_threshold(dpaa_intf->fif, fc_conf->high_water, 88512a4678aSShreyansh Jain fc_conf->low_water, 88612a4678aSShreyansh Jain dpaa_intf->bp_info->bpid); 88712a4678aSShreyansh Jain if (fc_conf->pause_time) 88812a4678aSShreyansh Jain fman_if_set_fc_quanta(dpaa_intf->fif, 88912a4678aSShreyansh Jain fc_conf->pause_time); 89012a4678aSShreyansh Jain } 89112a4678aSShreyansh Jain 89212a4678aSShreyansh Jain /* Save the information in dpaa device */ 89312a4678aSShreyansh Jain net_fc->pause_time = fc_conf->pause_time; 89412a4678aSShreyansh Jain net_fc->high_water = fc_conf->high_water; 89512a4678aSShreyansh Jain net_fc->low_water = fc_conf->low_water; 89612a4678aSShreyansh Jain net_fc->send_xon = fc_conf->send_xon; 89712a4678aSShreyansh Jain net_fc->mac_ctrl_frame_fwd = fc_conf->mac_ctrl_frame_fwd; 89812a4678aSShreyansh Jain net_fc->mode = fc_conf->mode; 89912a4678aSShreyansh Jain net_fc->autoneg = fc_conf->autoneg; 90012a4678aSShreyansh Jain 90112a4678aSShreyansh Jain return 0; 90212a4678aSShreyansh Jain } 90312a4678aSShreyansh Jain 90412a4678aSShreyansh Jain static int 90512a4678aSShreyansh Jain dpaa_flow_ctrl_get(struct rte_eth_dev *dev, 90612a4678aSShreyansh Jain struct rte_eth_fc_conf *fc_conf) 90712a4678aSShreyansh Jain { 90812a4678aSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 90912a4678aSShreyansh Jain struct rte_eth_fc_conf *net_fc = dpaa_intf->fc_conf; 91012a4678aSShreyansh Jain int ret; 91112a4678aSShreyansh Jain 91212a4678aSShreyansh Jain PMD_INIT_FUNC_TRACE(); 91312a4678aSShreyansh Jain 91412a4678aSShreyansh Jain if (net_fc) { 91512a4678aSShreyansh Jain fc_conf->pause_time = net_fc->pause_time; 91612a4678aSShreyansh Jain fc_conf->high_water = net_fc->high_water; 91712a4678aSShreyansh Jain fc_conf->low_water = net_fc->low_water; 91812a4678aSShreyansh Jain fc_conf->send_xon = net_fc->send_xon; 91912a4678aSShreyansh Jain fc_conf->mac_ctrl_frame_fwd = net_fc->mac_ctrl_frame_fwd; 92012a4678aSShreyansh Jain fc_conf->mode = net_fc->mode; 92112a4678aSShreyansh Jain fc_conf->autoneg = net_fc->autoneg; 92212a4678aSShreyansh Jain return 0; 92312a4678aSShreyansh Jain } 92412a4678aSShreyansh Jain ret = fman_if_get_fc_threshold(dpaa_intf->fif); 92512a4678aSShreyansh Jain if (ret) { 92612a4678aSShreyansh Jain fc_conf->mode = RTE_FC_TX_PAUSE; 92712a4678aSShreyansh Jain fc_conf->pause_time = fman_if_get_fc_quanta(dpaa_intf->fif); 92812a4678aSShreyansh Jain } else { 92912a4678aSShreyansh Jain fc_conf->mode = RTE_FC_NONE; 93012a4678aSShreyansh Jain } 93112a4678aSShreyansh Jain 93212a4678aSShreyansh Jain return 0; 93312a4678aSShreyansh Jain } 93412a4678aSShreyansh Jain 93512a4678aSShreyansh Jain static int 936fe6c6032SShreyansh Jain dpaa_dev_add_mac_addr(struct rte_eth_dev *dev, 937fe6c6032SShreyansh Jain struct ether_addr *addr, 938fe6c6032SShreyansh Jain uint32_t index, 939fe6c6032SShreyansh Jain __rte_unused uint32_t pool) 940fe6c6032SShreyansh Jain { 941fe6c6032SShreyansh Jain int ret; 942fe6c6032SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 943fe6c6032SShreyansh Jain 944fe6c6032SShreyansh Jain PMD_INIT_FUNC_TRACE(); 945fe6c6032SShreyansh Jain 946fe6c6032SShreyansh Jain ret = fman_if_add_mac_addr(dpaa_intf->fif, addr->addr_bytes, index); 947fe6c6032SShreyansh Jain 948fe6c6032SShreyansh Jain if (ret) 949fe6c6032SShreyansh Jain RTE_LOG(ERR, PMD, "error: Adding the MAC ADDR failed:" 950fe6c6032SShreyansh Jain " err = %d", ret); 951fe6c6032SShreyansh Jain return 0; 952fe6c6032SShreyansh Jain } 953fe6c6032SShreyansh Jain 954fe6c6032SShreyansh Jain static void 955fe6c6032SShreyansh Jain dpaa_dev_remove_mac_addr(struct rte_eth_dev *dev, 956fe6c6032SShreyansh Jain uint32_t index) 957fe6c6032SShreyansh Jain { 958fe6c6032SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 959fe6c6032SShreyansh Jain 960fe6c6032SShreyansh Jain PMD_INIT_FUNC_TRACE(); 961fe6c6032SShreyansh Jain 962fe6c6032SShreyansh Jain fman_if_clear_mac_addr(dpaa_intf->fif, index); 963fe6c6032SShreyansh Jain } 964fe6c6032SShreyansh Jain 965caccf8b3SOlivier Matz static int 966fe6c6032SShreyansh Jain dpaa_dev_set_mac_addr(struct rte_eth_dev *dev, 967fe6c6032SShreyansh Jain struct ether_addr *addr) 968fe6c6032SShreyansh Jain { 969fe6c6032SShreyansh Jain int ret; 970fe6c6032SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 971fe6c6032SShreyansh Jain 972fe6c6032SShreyansh Jain PMD_INIT_FUNC_TRACE(); 973fe6c6032SShreyansh Jain 974fe6c6032SShreyansh Jain ret = fman_if_add_mac_addr(dpaa_intf->fif, addr->addr_bytes, 0); 975fe6c6032SShreyansh Jain if (ret) 976fe6c6032SShreyansh Jain RTE_LOG(ERR, PMD, "error: Setting the MAC ADDR failed %d", ret); 977caccf8b3SOlivier Matz 978caccf8b3SOlivier Matz return ret; 979fe6c6032SShreyansh Jain } 980fe6c6032SShreyansh Jain 981ff9e112dSShreyansh Jain static struct eth_dev_ops dpaa_devops = { 982ff9e112dSShreyansh Jain .dev_configure = dpaa_eth_dev_configure, 983ff9e112dSShreyansh Jain .dev_start = dpaa_eth_dev_start, 984ff9e112dSShreyansh Jain .dev_stop = dpaa_eth_dev_stop, 985ff9e112dSShreyansh Jain .dev_close = dpaa_eth_dev_close, 986799db456SShreyansh Jain .dev_infos_get = dpaa_eth_dev_info, 987a7bdc3bdSShreyansh Jain .dev_supported_ptypes_get = dpaa_supported_ptypes_get, 98837f9b54bSShreyansh Jain 98937f9b54bSShreyansh Jain .rx_queue_setup = dpaa_eth_rx_queue_setup, 99037f9b54bSShreyansh Jain .tx_queue_setup = dpaa_eth_tx_queue_setup, 99137f9b54bSShreyansh Jain .rx_queue_release = dpaa_eth_rx_queue_release, 99237f9b54bSShreyansh Jain .tx_queue_release = dpaa_eth_tx_queue_release, 993b005d729SHemant Agrawal .rx_queue_count = dpaa_dev_rx_queue_count, 994e124a69fSShreyansh Jain 99512a4678aSShreyansh Jain .flow_ctrl_get = dpaa_flow_ctrl_get, 99612a4678aSShreyansh Jain .flow_ctrl_set = dpaa_flow_ctrl_set, 99712a4678aSShreyansh Jain 998e124a69fSShreyansh Jain .link_update = dpaa_eth_link_update, 999e1ad3a05SShreyansh Jain .stats_get = dpaa_eth_stats_get, 1000b21ed3e2SHemant Agrawal .xstats_get = dpaa_dev_xstats_get, 1001b21ed3e2SHemant Agrawal .xstats_get_by_id = dpaa_xstats_get_by_id, 1002b21ed3e2SHemant Agrawal .xstats_get_names_by_id = dpaa_xstats_get_names_by_id, 1003b21ed3e2SHemant Agrawal .xstats_get_names = dpaa_xstats_get_names, 1004b21ed3e2SHemant Agrawal .xstats_reset = dpaa_eth_stats_reset, 1005e1ad3a05SShreyansh Jain .stats_reset = dpaa_eth_stats_reset, 100695ef603dSShreyansh Jain .promiscuous_enable = dpaa_eth_promiscuous_enable, 100795ef603dSShreyansh Jain .promiscuous_disable = dpaa_eth_promiscuous_disable, 100844dd70a3SShreyansh Jain .allmulticast_enable = dpaa_eth_multicast_enable, 100944dd70a3SShreyansh Jain .allmulticast_disable = dpaa_eth_multicast_disable, 10100cbec027SShreyansh Jain .mtu_set = dpaa_mtu_set, 1011e124a69fSShreyansh Jain .dev_set_link_down = dpaa_link_down, 1012e124a69fSShreyansh Jain .dev_set_link_up = dpaa_link_up, 1013fe6c6032SShreyansh Jain .mac_addr_add = dpaa_dev_add_mac_addr, 1014fe6c6032SShreyansh Jain .mac_addr_remove = dpaa_dev_remove_mac_addr, 1015fe6c6032SShreyansh Jain .mac_addr_set = dpaa_dev_set_mac_addr, 1016fe6c6032SShreyansh Jain 1017cf0fab1dSHemant Agrawal .fw_version_get = dpaa_fw_version_get, 1018ff9e112dSShreyansh Jain }; 1019ff9e112dSShreyansh Jain 10208c3495f5SHemant Agrawal static bool 10218c3495f5SHemant Agrawal is_device_supported(struct rte_eth_dev *dev, struct rte_dpaa_driver *drv) 10228c3495f5SHemant Agrawal { 10238c3495f5SHemant Agrawal if (strcmp(dev->device->driver->name, 10248c3495f5SHemant Agrawal drv->driver.name)) 10258c3495f5SHemant Agrawal return false; 10268c3495f5SHemant Agrawal 10278c3495f5SHemant Agrawal return true; 10288c3495f5SHemant Agrawal } 10298c3495f5SHemant Agrawal 10308c3495f5SHemant Agrawal static bool 10318c3495f5SHemant Agrawal is_dpaa_supported(struct rte_eth_dev *dev) 10328c3495f5SHemant Agrawal { 10338c3495f5SHemant Agrawal return is_device_supported(dev, &rte_dpaa_pmd); 10348c3495f5SHemant Agrawal } 10358c3495f5SHemant Agrawal 10361e06b6dcSHemant Agrawal int 10378c3495f5SHemant Agrawal rte_pmd_dpaa_set_tx_loopback(uint8_t port, uint8_t on) 10388c3495f5SHemant Agrawal { 10398c3495f5SHemant Agrawal struct rte_eth_dev *dev; 10408c3495f5SHemant Agrawal struct dpaa_if *dpaa_intf; 10418c3495f5SHemant Agrawal 10428c3495f5SHemant Agrawal RTE_ETH_VALID_PORTID_OR_ERR_RET(port, -ENODEV); 10438c3495f5SHemant Agrawal 10448c3495f5SHemant Agrawal dev = &rte_eth_devices[port]; 10458c3495f5SHemant Agrawal 10468c3495f5SHemant Agrawal if (!is_dpaa_supported(dev)) 10478c3495f5SHemant Agrawal return -ENOTSUP; 10488c3495f5SHemant Agrawal 10498c3495f5SHemant Agrawal dpaa_intf = dev->data->dev_private; 10508c3495f5SHemant Agrawal 10518c3495f5SHemant Agrawal if (on) 10528c3495f5SHemant Agrawal fman_if_loopback_enable(dpaa_intf->fif); 10538c3495f5SHemant Agrawal else 10548c3495f5SHemant Agrawal fman_if_loopback_disable(dpaa_intf->fif); 10558c3495f5SHemant Agrawal 10568c3495f5SHemant Agrawal return 0; 10578c3495f5SHemant Agrawal } 10588c3495f5SHemant Agrawal 105912a4678aSShreyansh Jain static int dpaa_fc_set_default(struct dpaa_if *dpaa_intf) 106012a4678aSShreyansh Jain { 106112a4678aSShreyansh Jain struct rte_eth_fc_conf *fc_conf; 106212a4678aSShreyansh Jain int ret; 106312a4678aSShreyansh Jain 106412a4678aSShreyansh Jain PMD_INIT_FUNC_TRACE(); 106512a4678aSShreyansh Jain 106612a4678aSShreyansh Jain if (!(dpaa_intf->fc_conf)) { 106712a4678aSShreyansh Jain dpaa_intf->fc_conf = rte_zmalloc(NULL, 106812a4678aSShreyansh Jain sizeof(struct rte_eth_fc_conf), MAX_CACHELINE); 106912a4678aSShreyansh Jain if (!dpaa_intf->fc_conf) { 107012a4678aSShreyansh Jain DPAA_PMD_ERR("unable to save flow control info"); 107112a4678aSShreyansh Jain return -ENOMEM; 107212a4678aSShreyansh Jain } 107312a4678aSShreyansh Jain } 107412a4678aSShreyansh Jain fc_conf = dpaa_intf->fc_conf; 107512a4678aSShreyansh Jain ret = fman_if_get_fc_threshold(dpaa_intf->fif); 107612a4678aSShreyansh Jain if (ret) { 107712a4678aSShreyansh Jain fc_conf->mode = RTE_FC_TX_PAUSE; 107812a4678aSShreyansh Jain fc_conf->pause_time = fman_if_get_fc_quanta(dpaa_intf->fif); 107912a4678aSShreyansh Jain } else { 108012a4678aSShreyansh Jain fc_conf->mode = RTE_FC_NONE; 108112a4678aSShreyansh Jain } 108212a4678aSShreyansh Jain 108312a4678aSShreyansh Jain return 0; 108412a4678aSShreyansh Jain } 108512a4678aSShreyansh Jain 108637f9b54bSShreyansh Jain /* Initialise an Rx FQ */ 108762f53995SHemant Agrawal static int dpaa_rx_queue_init(struct qman_fq *fq, struct qman_cgr *cgr_rx, 108837f9b54bSShreyansh Jain uint32_t fqid) 108937f9b54bSShreyansh Jain { 10908d804cf1SHemant Agrawal struct qm_mcc_initfq opts = {0}; 109137f9b54bSShreyansh Jain int ret; 1092f04e7139SHemant Agrawal u32 flags = QMAN_FQ_FLAG_NO_ENQUEUE; 109362f53995SHemant Agrawal struct qm_mcc_initcgr cgr_opts = { 109462f53995SHemant Agrawal .we_mask = QM_CGR_WE_CS_THRES | 109562f53995SHemant Agrawal QM_CGR_WE_CSTD_EN | 109662f53995SHemant Agrawal QM_CGR_WE_MODE, 109762f53995SHemant Agrawal .cgr = { 109862f53995SHemant Agrawal .cstd_en = QM_CGR_EN, 109962f53995SHemant Agrawal .mode = QMAN_CGR_MODE_FRAME 110062f53995SHemant Agrawal } 110162f53995SHemant Agrawal }; 110237f9b54bSShreyansh Jain 110337f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 110437f9b54bSShreyansh Jain 1105f04e7139SHemant Agrawal if (fqid) { 110637f9b54bSShreyansh Jain ret = qman_reserve_fqid(fqid); 110737f9b54bSShreyansh Jain if (ret) { 11088d6fc8b6SHemant Agrawal DPAA_PMD_ERR("reserve rx fqid 0x%x failed with ret: %d", 110937f9b54bSShreyansh Jain fqid, ret); 111037f9b54bSShreyansh Jain return -EINVAL; 111137f9b54bSShreyansh Jain } 1112f04e7139SHemant Agrawal } else { 1113f04e7139SHemant Agrawal flags |= QMAN_FQ_FLAG_DYNAMIC_FQID; 1114f04e7139SHemant Agrawal } 11158d6fc8b6SHemant Agrawal DPAA_PMD_DEBUG("creating rx fq %p, fqid 0x%x", fq, fqid); 1116f04e7139SHemant Agrawal ret = qman_create_fq(fqid, flags, fq); 111737f9b54bSShreyansh Jain if (ret) { 11186fd3639aSHemant Agrawal DPAA_PMD_ERR("create rx fqid 0x%x failed with ret: %d", 111937f9b54bSShreyansh Jain fqid, ret); 112037f9b54bSShreyansh Jain return ret; 112137f9b54bSShreyansh Jain } 11220c504f69SHemant Agrawal fq->is_static = false; 11235e745593SSunil Kumar Kori 11245e745593SSunil Kumar Kori dpaa_poll_queue_default_config(&opts); 112537f9b54bSShreyansh Jain 112662f53995SHemant Agrawal if (cgr_rx) { 112762f53995SHemant Agrawal /* Enable tail drop with cgr on this queue */ 112862f53995SHemant Agrawal qm_cgr_cs_thres_set64(&cgr_opts.cgr.cs_thres, td_threshold, 0); 112962f53995SHemant Agrawal cgr_rx->cb = NULL; 113062f53995SHemant Agrawal ret = qman_create_cgr(cgr_rx, QMAN_CGR_FLAG_USE_INIT, 113162f53995SHemant Agrawal &cgr_opts); 113262f53995SHemant Agrawal if (ret) { 113362f53995SHemant Agrawal DPAA_PMD_WARN( 11348d6fc8b6SHemant Agrawal "rx taildrop init fail on rx fqid 0x%x(ret=%d)", 1135f04e7139SHemant Agrawal fq->fqid, ret); 113662f53995SHemant Agrawal goto without_cgr; 113762f53995SHemant Agrawal } 113862f53995SHemant Agrawal opts.we_mask |= QM_INITFQ_WE_CGID; 113962f53995SHemant Agrawal opts.fqd.cgid = cgr_rx->cgrid; 114062f53995SHemant Agrawal opts.fqd.fq_ctrl |= QM_FQCTRL_CGE; 114162f53995SHemant Agrawal } 114262f53995SHemant Agrawal without_cgr: 1143f04e7139SHemant Agrawal ret = qman_init_fq(fq, 0, &opts); 114437f9b54bSShreyansh Jain if (ret) 11458d6fc8b6SHemant Agrawal DPAA_PMD_ERR("init rx fqid 0x%x failed with ret:%d", fqid, ret); 114637f9b54bSShreyansh Jain return ret; 114737f9b54bSShreyansh Jain } 114837f9b54bSShreyansh Jain 114937f9b54bSShreyansh Jain /* Initialise a Tx FQ */ 115037f9b54bSShreyansh Jain static int dpaa_tx_queue_init(struct qman_fq *fq, 115137f9b54bSShreyansh Jain struct fman_if *fman_intf) 115237f9b54bSShreyansh Jain { 11538d804cf1SHemant Agrawal struct qm_mcc_initfq opts = {0}; 115437f9b54bSShreyansh Jain int ret; 115537f9b54bSShreyansh Jain 115637f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 115737f9b54bSShreyansh Jain 115837f9b54bSShreyansh Jain ret = qman_create_fq(0, QMAN_FQ_FLAG_DYNAMIC_FQID | 115937f9b54bSShreyansh Jain QMAN_FQ_FLAG_TO_DCPORTAL, fq); 116037f9b54bSShreyansh Jain if (ret) { 116137f9b54bSShreyansh Jain DPAA_PMD_ERR("create tx fq failed with ret: %d", ret); 116237f9b54bSShreyansh Jain return ret; 116337f9b54bSShreyansh Jain } 116437f9b54bSShreyansh Jain opts.we_mask = QM_INITFQ_WE_DESTWQ | QM_INITFQ_WE_FQCTRL | 116537f9b54bSShreyansh Jain QM_INITFQ_WE_CONTEXTB | QM_INITFQ_WE_CONTEXTA; 116637f9b54bSShreyansh Jain opts.fqd.dest.channel = fman_intf->tx_channel_id; 116737f9b54bSShreyansh Jain opts.fqd.dest.wq = DPAA_IF_TX_PRIORITY; 116837f9b54bSShreyansh Jain opts.fqd.fq_ctrl = QM_FQCTRL_PREFERINCACHE; 116937f9b54bSShreyansh Jain opts.fqd.context_b = 0; 117037f9b54bSShreyansh Jain /* no tx-confirmation */ 117137f9b54bSShreyansh Jain opts.fqd.context_a.hi = 0x80000000 | fman_dealloc_bufs_mask_hi; 117237f9b54bSShreyansh Jain opts.fqd.context_a.lo = 0 | fman_dealloc_bufs_mask_lo; 11738d6fc8b6SHemant Agrawal DPAA_PMD_DEBUG("init tx fq %p, fqid 0x%x", fq, fq->fqid); 117437f9b54bSShreyansh Jain ret = qman_init_fq(fq, QMAN_INITFQ_FLAG_SCHED, &opts); 117537f9b54bSShreyansh Jain if (ret) 11768d6fc8b6SHemant Agrawal DPAA_PMD_ERR("init tx fqid 0x%x failed %d", fq->fqid, ret); 117737f9b54bSShreyansh Jain return ret; 117837f9b54bSShreyansh Jain } 117937f9b54bSShreyansh Jain 118005ba55bcSShreyansh Jain #ifdef RTE_LIBRTE_DPAA_DEBUG_DRIVER 118105ba55bcSShreyansh Jain /* Initialise a DEBUG FQ ([rt]x_error, rx_default). */ 118205ba55bcSShreyansh Jain static int dpaa_debug_queue_init(struct qman_fq *fq, uint32_t fqid) 118305ba55bcSShreyansh Jain { 11848d804cf1SHemant Agrawal struct qm_mcc_initfq opts = {0}; 118505ba55bcSShreyansh Jain int ret; 118605ba55bcSShreyansh Jain 118705ba55bcSShreyansh Jain PMD_INIT_FUNC_TRACE(); 118805ba55bcSShreyansh Jain 118905ba55bcSShreyansh Jain ret = qman_reserve_fqid(fqid); 119005ba55bcSShreyansh Jain if (ret) { 119105ba55bcSShreyansh Jain DPAA_PMD_ERR("Reserve debug fqid %d failed with ret: %d", 119205ba55bcSShreyansh Jain fqid, ret); 119305ba55bcSShreyansh Jain return -EINVAL; 119405ba55bcSShreyansh Jain } 119505ba55bcSShreyansh Jain /* "map" this Rx FQ to one of the interfaces Tx FQID */ 119605ba55bcSShreyansh Jain DPAA_PMD_DEBUG("Creating debug fq %p, fqid %d", fq, fqid); 119705ba55bcSShreyansh Jain ret = qman_create_fq(fqid, QMAN_FQ_FLAG_NO_ENQUEUE, fq); 119805ba55bcSShreyansh Jain if (ret) { 119905ba55bcSShreyansh Jain DPAA_PMD_ERR("create debug fqid %d failed with ret: %d", 120005ba55bcSShreyansh Jain fqid, ret); 120105ba55bcSShreyansh Jain return ret; 120205ba55bcSShreyansh Jain } 120305ba55bcSShreyansh Jain opts.we_mask = QM_INITFQ_WE_DESTWQ | QM_INITFQ_WE_FQCTRL; 120405ba55bcSShreyansh Jain opts.fqd.dest.wq = DPAA_IF_DEBUG_PRIORITY; 120505ba55bcSShreyansh Jain ret = qman_init_fq(fq, 0, &opts); 120605ba55bcSShreyansh Jain if (ret) 120705ba55bcSShreyansh Jain DPAA_PMD_ERR("init debug fqid %d failed with ret: %d", 120805ba55bcSShreyansh Jain fqid, ret); 120905ba55bcSShreyansh Jain return ret; 121005ba55bcSShreyansh Jain } 121105ba55bcSShreyansh Jain #endif 121205ba55bcSShreyansh Jain 1213ff9e112dSShreyansh Jain /* Initialise a network interface */ 1214ff9e112dSShreyansh Jain static int 1215ff9e112dSShreyansh Jain dpaa_dev_init(struct rte_eth_dev *eth_dev) 1216ff9e112dSShreyansh Jain { 121737f9b54bSShreyansh Jain int num_cores, num_rx_fqs, fqid; 121837f9b54bSShreyansh Jain int loop, ret = 0; 1219ff9e112dSShreyansh Jain int dev_id; 1220ff9e112dSShreyansh Jain struct rte_dpaa_device *dpaa_device; 1221ff9e112dSShreyansh Jain struct dpaa_if *dpaa_intf; 122237f9b54bSShreyansh Jain struct fm_eth_port_cfg *cfg; 122337f9b54bSShreyansh Jain struct fman_if *fman_intf; 122437f9b54bSShreyansh Jain struct fman_if_bpool *bp, *tmp_bp; 122562f53995SHemant Agrawal uint32_t cgrid[DPAA_MAX_NUM_PCD_QUEUES]; 1226ff9e112dSShreyansh Jain 1227ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 1228ff9e112dSShreyansh Jain 12294bbc759fSAkhil Goyal dpaa_intf = eth_dev->data->dev_private; 1230ff9e112dSShreyansh Jain /* For secondary processes, the primary has done all the work */ 12317c0304f3SHemant Agrawal if (rte_eal_process_type() != RTE_PROC_PRIMARY) { 12327c0304f3SHemant Agrawal eth_dev->dev_ops = &dpaa_devops; 12337c0304f3SHemant Agrawal /* Plugging of UCODE burst API not supported in Secondary */ 12347c0304f3SHemant Agrawal eth_dev->rx_pkt_burst = dpaa_eth_queue_rx; 12354bbc759fSAkhil Goyal eth_dev->tx_pkt_burst = dpaa_eth_queue_tx; 12364bbc759fSAkhil Goyal #ifdef CONFIG_FSL_QMAN_FQ_LOOKUP 12374bbc759fSAkhil Goyal qman_set_fq_lookup_table( 12384bbc759fSAkhil Goyal dpaa_intf->rx_queues->qman_fq_lookup_table); 12394bbc759fSAkhil Goyal #endif 1240ff9e112dSShreyansh Jain return 0; 12417c0304f3SHemant Agrawal } 1242ff9e112dSShreyansh Jain 1243ff9e112dSShreyansh Jain dpaa_device = DEV_TO_DPAA_DEVICE(eth_dev->device); 1244ff9e112dSShreyansh Jain dev_id = dpaa_device->id.dev_id; 1245ff9e112dSShreyansh Jain dpaa_intf = eth_dev->data->dev_private; 124637f9b54bSShreyansh Jain cfg = &dpaa_netcfg->port_cfg[dev_id]; 124737f9b54bSShreyansh Jain fman_intf = cfg->fman_if; 1248ff9e112dSShreyansh Jain 1249ff9e112dSShreyansh Jain dpaa_intf->name = dpaa_device->name; 1250ff9e112dSShreyansh Jain 125137f9b54bSShreyansh Jain /* save fman_if & cfg in the interface struture */ 125237f9b54bSShreyansh Jain dpaa_intf->fif = fman_intf; 1253ff9e112dSShreyansh Jain dpaa_intf->ifid = dev_id; 125437f9b54bSShreyansh Jain dpaa_intf->cfg = cfg; 1255ff9e112dSShreyansh Jain 125637f9b54bSShreyansh Jain /* Initialize Rx FQ's */ 12578d6fc8b6SHemant Agrawal if (default_q) { 12588d6fc8b6SHemant Agrawal num_rx_fqs = DPAA_DEFAULT_NUM_PCD_QUEUES; 12598d6fc8b6SHemant Agrawal } else { 126037f9b54bSShreyansh Jain if (getenv("DPAA_NUM_RX_QUEUES")) 126137f9b54bSShreyansh Jain num_rx_fqs = atoi(getenv("DPAA_NUM_RX_QUEUES")); 126237f9b54bSShreyansh Jain else 126337f9b54bSShreyansh Jain num_rx_fqs = DPAA_DEFAULT_NUM_PCD_QUEUES; 12648d6fc8b6SHemant Agrawal } 12658d6fc8b6SHemant Agrawal 126637f9b54bSShreyansh Jain 1267e4f931ccSHemant Agrawal /* Each device can not have more than DPAA_MAX_NUM_PCD_QUEUES RX 126837f9b54bSShreyansh Jain * queues. 126937f9b54bSShreyansh Jain */ 1270e4f931ccSHemant Agrawal if (num_rx_fqs <= 0 || num_rx_fqs > DPAA_MAX_NUM_PCD_QUEUES) { 127137f9b54bSShreyansh Jain DPAA_PMD_ERR("Invalid number of RX queues\n"); 127237f9b54bSShreyansh Jain return -EINVAL; 127337f9b54bSShreyansh Jain } 127437f9b54bSShreyansh Jain 127537f9b54bSShreyansh Jain dpaa_intf->rx_queues = rte_zmalloc(NULL, 127637f9b54bSShreyansh Jain sizeof(struct qman_fq) * num_rx_fqs, MAX_CACHELINE); 12770ff76833SYong Wang if (!dpaa_intf->rx_queues) { 12780ff76833SYong Wang DPAA_PMD_ERR("Failed to alloc mem for RX queues\n"); 12790ff76833SYong Wang return -ENOMEM; 12800ff76833SYong Wang } 128162f53995SHemant Agrawal 128262f53995SHemant Agrawal /* If congestion control is enabled globally*/ 128362f53995SHemant Agrawal if (td_threshold) { 128462f53995SHemant Agrawal dpaa_intf->cgr_rx = rte_zmalloc(NULL, 128562f53995SHemant Agrawal sizeof(struct qman_cgr) * num_rx_fqs, MAX_CACHELINE); 12860ff76833SYong Wang if (!dpaa_intf->cgr_rx) { 12870ff76833SYong Wang DPAA_PMD_ERR("Failed to alloc mem for cgr_rx\n"); 12880ff76833SYong Wang ret = -ENOMEM; 12890ff76833SYong Wang goto free_rx; 12900ff76833SYong Wang } 129162f53995SHemant Agrawal 129262f53995SHemant Agrawal ret = qman_alloc_cgrid_range(&cgrid[0], num_rx_fqs, 1, 0); 129362f53995SHemant Agrawal if (ret != num_rx_fqs) { 129462f53995SHemant Agrawal DPAA_PMD_WARN("insufficient CGRIDs available"); 12950ff76833SYong Wang ret = -EINVAL; 12960ff76833SYong Wang goto free_rx; 129762f53995SHemant Agrawal } 129862f53995SHemant Agrawal } else { 129962f53995SHemant Agrawal dpaa_intf->cgr_rx = NULL; 130062f53995SHemant Agrawal } 130162f53995SHemant Agrawal 130237f9b54bSShreyansh Jain for (loop = 0; loop < num_rx_fqs; loop++) { 13038d6fc8b6SHemant Agrawal if (default_q) 13048d6fc8b6SHemant Agrawal fqid = cfg->rx_def; 13058d6fc8b6SHemant Agrawal else 1306f04e7139SHemant Agrawal fqid = DPAA_PCD_FQID_START + dpaa_intf->fif->mac_idx * 130737f9b54bSShreyansh Jain DPAA_PCD_FQID_MULTIPLIER + loop; 130862f53995SHemant Agrawal 130962f53995SHemant Agrawal if (dpaa_intf->cgr_rx) 131062f53995SHemant Agrawal dpaa_intf->cgr_rx[loop].cgrid = cgrid[loop]; 131162f53995SHemant Agrawal 131262f53995SHemant Agrawal ret = dpaa_rx_queue_init(&dpaa_intf->rx_queues[loop], 131362f53995SHemant Agrawal dpaa_intf->cgr_rx ? &dpaa_intf->cgr_rx[loop] : NULL, 131462f53995SHemant Agrawal fqid); 131537f9b54bSShreyansh Jain if (ret) 13160ff76833SYong Wang goto free_rx; 131737f9b54bSShreyansh Jain dpaa_intf->rx_queues[loop].dpaa_intf = dpaa_intf; 131837f9b54bSShreyansh Jain } 131937f9b54bSShreyansh Jain dpaa_intf->nb_rx_queues = num_rx_fqs; 132037f9b54bSShreyansh Jain 13210ff76833SYong Wang /* Initialise Tx FQs.free_rx Have as many Tx FQ's as number of cores */ 132237f9b54bSShreyansh Jain num_cores = rte_lcore_count(); 132337f9b54bSShreyansh Jain dpaa_intf->tx_queues = rte_zmalloc(NULL, sizeof(struct qman_fq) * 132437f9b54bSShreyansh Jain num_cores, MAX_CACHELINE); 13250ff76833SYong Wang if (!dpaa_intf->tx_queues) { 13260ff76833SYong Wang DPAA_PMD_ERR("Failed to alloc mem for TX queues\n"); 13270ff76833SYong Wang ret = -ENOMEM; 13280ff76833SYong Wang goto free_rx; 13290ff76833SYong Wang } 133037f9b54bSShreyansh Jain 133137f9b54bSShreyansh Jain for (loop = 0; loop < num_cores; loop++) { 133237f9b54bSShreyansh Jain ret = dpaa_tx_queue_init(&dpaa_intf->tx_queues[loop], 133337f9b54bSShreyansh Jain fman_intf); 133437f9b54bSShreyansh Jain if (ret) 13350ff76833SYong Wang goto free_tx; 133637f9b54bSShreyansh Jain dpaa_intf->tx_queues[loop].dpaa_intf = dpaa_intf; 133737f9b54bSShreyansh Jain } 133837f9b54bSShreyansh Jain dpaa_intf->nb_tx_queues = num_cores; 133937f9b54bSShreyansh Jain 134005ba55bcSShreyansh Jain #ifdef RTE_LIBRTE_DPAA_DEBUG_DRIVER 134105ba55bcSShreyansh Jain dpaa_debug_queue_init(&dpaa_intf->debug_queues[ 134205ba55bcSShreyansh Jain DPAA_DEBUG_FQ_RX_ERROR], fman_intf->fqid_rx_err); 134305ba55bcSShreyansh Jain dpaa_intf->debug_queues[DPAA_DEBUG_FQ_RX_ERROR].dpaa_intf = dpaa_intf; 134405ba55bcSShreyansh Jain dpaa_debug_queue_init(&dpaa_intf->debug_queues[ 134505ba55bcSShreyansh Jain DPAA_DEBUG_FQ_TX_ERROR], fman_intf->fqid_tx_err); 134605ba55bcSShreyansh Jain dpaa_intf->debug_queues[DPAA_DEBUG_FQ_TX_ERROR].dpaa_intf = dpaa_intf; 134705ba55bcSShreyansh Jain #endif 134805ba55bcSShreyansh Jain 134937f9b54bSShreyansh Jain DPAA_PMD_DEBUG("All frame queues created"); 135037f9b54bSShreyansh Jain 135112a4678aSShreyansh Jain /* Get the initial configuration for flow control */ 135212a4678aSShreyansh Jain dpaa_fc_set_default(dpaa_intf); 135312a4678aSShreyansh Jain 135437f9b54bSShreyansh Jain /* reset bpool list, initialize bpool dynamically */ 135537f9b54bSShreyansh Jain list_for_each_entry_safe(bp, tmp_bp, &cfg->fman_if->bpool_list, node) { 135637f9b54bSShreyansh Jain list_del(&bp->node); 13574762b3d4SHemant Agrawal rte_free(bp); 135837f9b54bSShreyansh Jain } 135937f9b54bSShreyansh Jain 136037f9b54bSShreyansh Jain /* Populate ethdev structure */ 1361ff9e112dSShreyansh Jain eth_dev->dev_ops = &dpaa_devops; 136237f9b54bSShreyansh Jain eth_dev->rx_pkt_burst = dpaa_eth_queue_rx; 136337f9b54bSShreyansh Jain eth_dev->tx_pkt_burst = dpaa_eth_tx_drop_all; 136437f9b54bSShreyansh Jain 136537f9b54bSShreyansh Jain /* Allocate memory for storing MAC addresses */ 136637f9b54bSShreyansh Jain eth_dev->data->mac_addrs = rte_zmalloc("mac_addr", 136737f9b54bSShreyansh Jain ETHER_ADDR_LEN * DPAA_MAX_MAC_FILTER, 0); 136837f9b54bSShreyansh Jain if (eth_dev->data->mac_addrs == NULL) { 136937f9b54bSShreyansh Jain DPAA_PMD_ERR("Failed to allocate %d bytes needed to " 137037f9b54bSShreyansh Jain "store MAC addresses", 137137f9b54bSShreyansh Jain ETHER_ADDR_LEN * DPAA_MAX_MAC_FILTER); 13720ff76833SYong Wang ret = -ENOMEM; 13730ff76833SYong Wang goto free_tx; 137437f9b54bSShreyansh Jain } 137537f9b54bSShreyansh Jain 137637f9b54bSShreyansh Jain /* copy the primary mac address */ 137737f9b54bSShreyansh Jain ether_addr_copy(&fman_intf->mac_addr, ð_dev->data->mac_addrs[0]); 137837f9b54bSShreyansh Jain 137937f9b54bSShreyansh Jain RTE_LOG(INFO, PMD, "net: dpaa: %s: %02x:%02x:%02x:%02x:%02x:%02x\n", 138037f9b54bSShreyansh Jain dpaa_device->name, 138137f9b54bSShreyansh Jain fman_intf->mac_addr.addr_bytes[0], 138237f9b54bSShreyansh Jain fman_intf->mac_addr.addr_bytes[1], 138337f9b54bSShreyansh Jain fman_intf->mac_addr.addr_bytes[2], 138437f9b54bSShreyansh Jain fman_intf->mac_addr.addr_bytes[3], 138537f9b54bSShreyansh Jain fman_intf->mac_addr.addr_bytes[4], 138637f9b54bSShreyansh Jain fman_intf->mac_addr.addr_bytes[5]); 138737f9b54bSShreyansh Jain 138837f9b54bSShreyansh Jain /* Disable RX mode */ 138937f9b54bSShreyansh Jain fman_if_discard_rx_errors(fman_intf); 139037f9b54bSShreyansh Jain fman_if_disable_rx(fman_intf); 139137f9b54bSShreyansh Jain /* Disable promiscuous mode */ 139237f9b54bSShreyansh Jain fman_if_promiscuous_disable(fman_intf); 139337f9b54bSShreyansh Jain /* Disable multicast */ 139437f9b54bSShreyansh Jain fman_if_reset_mcast_filter_table(fman_intf); 139537f9b54bSShreyansh Jain /* Reset interface statistics */ 139637f9b54bSShreyansh Jain fman_if_stats_reset(fman_intf); 139755576ac2SHemant Agrawal /* Disable SG by default */ 139855576ac2SHemant Agrawal fman_if_set_sg(fman_intf, 0); 139955576ac2SHemant Agrawal fman_if_set_maxfrm(fman_intf, ETHER_MAX_LEN + VLAN_TAG_SIZE); 1400ff9e112dSShreyansh Jain 1401ff9e112dSShreyansh Jain return 0; 14020ff76833SYong Wang 14030ff76833SYong Wang free_tx: 14040ff76833SYong Wang rte_free(dpaa_intf->tx_queues); 14050ff76833SYong Wang dpaa_intf->tx_queues = NULL; 14060ff76833SYong Wang dpaa_intf->nb_tx_queues = 0; 14070ff76833SYong Wang 14080ff76833SYong Wang free_rx: 14090ff76833SYong Wang rte_free(dpaa_intf->cgr_rx); 14100ff76833SYong Wang rte_free(dpaa_intf->rx_queues); 14110ff76833SYong Wang dpaa_intf->rx_queues = NULL; 14120ff76833SYong Wang dpaa_intf->nb_rx_queues = 0; 14130ff76833SYong Wang return ret; 1414ff9e112dSShreyansh Jain } 1415ff9e112dSShreyansh Jain 1416ff9e112dSShreyansh Jain static int 1417ff9e112dSShreyansh Jain dpaa_dev_uninit(struct rte_eth_dev *dev) 1418ff9e112dSShreyansh Jain { 1419ff9e112dSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 142062f53995SHemant Agrawal int loop; 1421ff9e112dSShreyansh Jain 1422ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 1423ff9e112dSShreyansh Jain 1424ff9e112dSShreyansh Jain if (rte_eal_process_type() != RTE_PROC_PRIMARY) 1425ff9e112dSShreyansh Jain return -EPERM; 1426ff9e112dSShreyansh Jain 1427ff9e112dSShreyansh Jain if (!dpaa_intf) { 1428ff9e112dSShreyansh Jain DPAA_PMD_WARN("Already closed or not started"); 1429ff9e112dSShreyansh Jain return -1; 1430ff9e112dSShreyansh Jain } 1431ff9e112dSShreyansh Jain 1432ff9e112dSShreyansh Jain dpaa_eth_dev_close(dev); 1433ff9e112dSShreyansh Jain 143437f9b54bSShreyansh Jain /* release configuration memory */ 143537f9b54bSShreyansh Jain if (dpaa_intf->fc_conf) 143637f9b54bSShreyansh Jain rte_free(dpaa_intf->fc_conf); 143737f9b54bSShreyansh Jain 143862f53995SHemant Agrawal /* Release RX congestion Groups */ 143962f53995SHemant Agrawal if (dpaa_intf->cgr_rx) { 144062f53995SHemant Agrawal for (loop = 0; loop < dpaa_intf->nb_rx_queues; loop++) 144162f53995SHemant Agrawal qman_delete_cgr(&dpaa_intf->cgr_rx[loop]); 144262f53995SHemant Agrawal 144362f53995SHemant Agrawal qman_release_cgrid_range(dpaa_intf->cgr_rx[loop].cgrid, 144462f53995SHemant Agrawal dpaa_intf->nb_rx_queues); 144562f53995SHemant Agrawal } 144662f53995SHemant Agrawal 144762f53995SHemant Agrawal rte_free(dpaa_intf->cgr_rx); 144862f53995SHemant Agrawal dpaa_intf->cgr_rx = NULL; 144962f53995SHemant Agrawal 145037f9b54bSShreyansh Jain rte_free(dpaa_intf->rx_queues); 145137f9b54bSShreyansh Jain dpaa_intf->rx_queues = NULL; 145237f9b54bSShreyansh Jain 145337f9b54bSShreyansh Jain rte_free(dpaa_intf->tx_queues); 145437f9b54bSShreyansh Jain dpaa_intf->tx_queues = NULL; 145537f9b54bSShreyansh Jain 1456ff9e112dSShreyansh Jain dev->dev_ops = NULL; 1457ff9e112dSShreyansh Jain dev->rx_pkt_burst = NULL; 1458ff9e112dSShreyansh Jain dev->tx_pkt_burst = NULL; 1459ff9e112dSShreyansh Jain 1460ff9e112dSShreyansh Jain return 0; 1461ff9e112dSShreyansh Jain } 1462ff9e112dSShreyansh Jain 1463ff9e112dSShreyansh Jain static int 14645fb08dd3SShreyansh Jain rte_dpaa_probe(struct rte_dpaa_driver *dpaa_drv __rte_unused, 1465ff9e112dSShreyansh Jain struct rte_dpaa_device *dpaa_dev) 1466ff9e112dSShreyansh Jain { 1467ff9e112dSShreyansh Jain int diag; 1468ff9e112dSShreyansh Jain int ret; 1469ff9e112dSShreyansh Jain struct rte_eth_dev *eth_dev; 1470ff9e112dSShreyansh Jain 1471ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 1472ff9e112dSShreyansh Jain 1473ff9e112dSShreyansh Jain /* In case of secondary process, the device is already configured 1474ff9e112dSShreyansh Jain * and no further action is required, except portal initialization 1475ff9e112dSShreyansh Jain * and verifying secondary attachment to port name. 1476ff9e112dSShreyansh Jain */ 1477ff9e112dSShreyansh Jain if (rte_eal_process_type() != RTE_PROC_PRIMARY) { 1478ff9e112dSShreyansh Jain eth_dev = rte_eth_dev_attach_secondary(dpaa_dev->name); 1479ff9e112dSShreyansh Jain if (!eth_dev) 1480ff9e112dSShreyansh Jain return -ENOMEM; 1481d1c3ab22SFerruh Yigit eth_dev->device = &dpaa_dev->device; 1482d1c3ab22SFerruh Yigit eth_dev->dev_ops = &dpaa_devops; 1483fbe90cddSThomas Monjalon rte_eth_dev_probing_finish(eth_dev); 1484ff9e112dSShreyansh Jain return 0; 1485ff9e112dSShreyansh Jain } 1486ff9e112dSShreyansh Jain 1487ff9e112dSShreyansh Jain if (!is_global_init) { 1488ff9e112dSShreyansh Jain /* One time load of Qman/Bman drivers */ 1489ff9e112dSShreyansh Jain ret = qman_global_init(); 1490ff9e112dSShreyansh Jain if (ret) { 1491ff9e112dSShreyansh Jain DPAA_PMD_ERR("QMAN initialization failed: %d", 1492ff9e112dSShreyansh Jain ret); 1493ff9e112dSShreyansh Jain return ret; 1494ff9e112dSShreyansh Jain } 1495ff9e112dSShreyansh Jain ret = bman_global_init(); 1496ff9e112dSShreyansh Jain if (ret) { 1497ff9e112dSShreyansh Jain DPAA_PMD_ERR("BMAN initialization failed: %d", 1498ff9e112dSShreyansh Jain ret); 1499ff9e112dSShreyansh Jain return ret; 1500ff9e112dSShreyansh Jain } 1501ff9e112dSShreyansh Jain 15028d6fc8b6SHemant Agrawal if (access("/tmp/fmc.bin", F_OK) == -1) { 15038d6fc8b6SHemant Agrawal RTE_LOG(INFO, PMD, 15048d6fc8b6SHemant Agrawal "* FMC not configured.Enabling default mode\n"); 15058d6fc8b6SHemant Agrawal default_q = 1; 15068d6fc8b6SHemant Agrawal } 15078d6fc8b6SHemant Agrawal 1508e507498dSHemant Agrawal /* disabling the default push mode for LS1043 */ 1509e507498dSHemant Agrawal if (dpaa_svr_family == SVR_LS1043A_FAMILY) 1510e507498dSHemant Agrawal dpaa_push_mode_max_queue = 0; 1511e507498dSHemant Agrawal 1512e507498dSHemant Agrawal /* if push mode queues to be enabled. Currenly we are allowing 1513e507498dSHemant Agrawal * only one queue per thread. 1514e507498dSHemant Agrawal */ 1515e507498dSHemant Agrawal if (getenv("DPAA_PUSH_QUEUES_NUMBER")) { 1516e507498dSHemant Agrawal dpaa_push_mode_max_queue = 1517e507498dSHemant Agrawal atoi(getenv("DPAA_PUSH_QUEUES_NUMBER")); 1518e507498dSHemant Agrawal if (dpaa_push_mode_max_queue > DPAA_MAX_PUSH_MODE_QUEUE) 1519e507498dSHemant Agrawal dpaa_push_mode_max_queue = DPAA_MAX_PUSH_MODE_QUEUE; 1520e507498dSHemant Agrawal } 1521e507498dSHemant Agrawal 1522ff9e112dSShreyansh Jain is_global_init = 1; 1523ff9e112dSShreyansh Jain } 1524ff9e112dSShreyansh Jain 15255d944582SNipun Gupta if (unlikely(!RTE_PER_LCORE(dpaa_io))) { 1526ff9e112dSShreyansh Jain ret = rte_dpaa_portal_init((void *)1); 1527ff9e112dSShreyansh Jain if (ret) { 1528ff9e112dSShreyansh Jain DPAA_PMD_ERR("Unable to initialize portal"); 1529ff9e112dSShreyansh Jain return ret; 1530ff9e112dSShreyansh Jain } 15315d944582SNipun Gupta } 1532ff9e112dSShreyansh Jain 1533ff9e112dSShreyansh Jain eth_dev = rte_eth_dev_allocate(dpaa_dev->name); 1534ff9e112dSShreyansh Jain if (eth_dev == NULL) 1535ff9e112dSShreyansh Jain return -ENOMEM; 1536ff9e112dSShreyansh Jain 1537ff9e112dSShreyansh Jain eth_dev->data->dev_private = rte_zmalloc( 1538ff9e112dSShreyansh Jain "ethdev private structure", 1539ff9e112dSShreyansh Jain sizeof(struct dpaa_if), 1540ff9e112dSShreyansh Jain RTE_CACHE_LINE_SIZE); 1541ff9e112dSShreyansh Jain if (!eth_dev->data->dev_private) { 1542ff9e112dSShreyansh Jain DPAA_PMD_ERR("Cannot allocate memzone for port data"); 1543ff9e112dSShreyansh Jain rte_eth_dev_release_port(eth_dev); 1544ff9e112dSShreyansh Jain return -ENOMEM; 1545ff9e112dSShreyansh Jain } 1546ff9e112dSShreyansh Jain 1547ff9e112dSShreyansh Jain eth_dev->device = &dpaa_dev->device; 1548ff9e112dSShreyansh Jain dpaa_dev->eth_dev = eth_dev; 1549ff9e112dSShreyansh Jain 1550ff9e112dSShreyansh Jain /* Invoke PMD device initialization function */ 1551ff9e112dSShreyansh Jain diag = dpaa_dev_init(eth_dev); 1552fbe90cddSThomas Monjalon if (diag == 0) { 1553fbe90cddSThomas Monjalon rte_eth_dev_probing_finish(eth_dev); 1554ff9e112dSShreyansh Jain return 0; 1555fbe90cddSThomas Monjalon } 1556ff9e112dSShreyansh Jain 1557ff9e112dSShreyansh Jain rte_eth_dev_release_port(eth_dev); 1558ff9e112dSShreyansh Jain return diag; 1559ff9e112dSShreyansh Jain } 1560ff9e112dSShreyansh Jain 1561ff9e112dSShreyansh Jain static int 1562ff9e112dSShreyansh Jain rte_dpaa_remove(struct rte_dpaa_device *dpaa_dev) 1563ff9e112dSShreyansh Jain { 1564ff9e112dSShreyansh Jain struct rte_eth_dev *eth_dev; 1565ff9e112dSShreyansh Jain 1566ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 1567ff9e112dSShreyansh Jain 1568ff9e112dSShreyansh Jain eth_dev = dpaa_dev->eth_dev; 1569ff9e112dSShreyansh Jain dpaa_dev_uninit(eth_dev); 1570ff9e112dSShreyansh Jain 1571ff9e112dSShreyansh Jain rte_eth_dev_release_port(eth_dev); 1572ff9e112dSShreyansh Jain 1573ff9e112dSShreyansh Jain return 0; 1574ff9e112dSShreyansh Jain } 1575ff9e112dSShreyansh Jain 1576ff9e112dSShreyansh Jain static struct rte_dpaa_driver rte_dpaa_pmd = { 1577ff9e112dSShreyansh Jain .drv_type = FSL_DPAA_ETH, 1578ff9e112dSShreyansh Jain .probe = rte_dpaa_probe, 1579ff9e112dSShreyansh Jain .remove = rte_dpaa_remove, 1580ff9e112dSShreyansh Jain }; 1581ff9e112dSShreyansh Jain 1582ff9e112dSShreyansh Jain RTE_PMD_REGISTER_DPAA(net_dpaa, rte_dpaa_pmd); 1583