xref: /dpdk/drivers/net/dpaa/dpaa_ethdev.c (revision 480ec5b43e51a426bf86759214b4a3b4a70ddb12)
1d81734caSHemant Agrawal /* SPDX-License-Identifier: BSD-3-Clause
2ff9e112dSShreyansh Jain  *
3ff9e112dSShreyansh Jain  *   Copyright 2016 Freescale Semiconductor, Inc. All rights reserved.
458e0420fSVanshika Shukla  *   Copyright 2017-2020,2022-2024 NXP
5ff9e112dSShreyansh Jain  *
6ff9e112dSShreyansh Jain  */
7ff9e112dSShreyansh Jain /* System headers */
8ff9e112dSShreyansh Jain #include <stdio.h>
9ff9e112dSShreyansh Jain #include <inttypes.h>
10ff9e112dSShreyansh Jain #include <unistd.h>
11ff9e112dSShreyansh Jain #include <limits.h>
12ff9e112dSShreyansh Jain #include <sched.h>
13ff9e112dSShreyansh Jain #include <signal.h>
14ff9e112dSShreyansh Jain #include <pthread.h>
15ff9e112dSShreyansh Jain #include <sys/types.h>
16ff9e112dSShreyansh Jain #include <sys/syscall.h>
17ee0fa755SRohit Raj #include <sys/ioctl.h>
18ff9e112dSShreyansh Jain 
196723c0fcSBruce Richardson #include <rte_string_fns.h>
20ff9e112dSShreyansh Jain #include <rte_byteorder.h>
21ff9e112dSShreyansh Jain #include <rte_common.h>
22ff9e112dSShreyansh Jain #include <rte_interrupts.h>
23ff9e112dSShreyansh Jain #include <rte_log.h>
24ff9e112dSShreyansh Jain #include <rte_debug.h>
25ff9e112dSShreyansh Jain #include <rte_pci.h>
26ff9e112dSShreyansh Jain #include <rte_atomic.h>
27ff9e112dSShreyansh Jain #include <rte_branch_prediction.h>
28ff9e112dSShreyansh Jain #include <rte_memory.h>
29ff9e112dSShreyansh Jain #include <rte_tailq.h>
30ff9e112dSShreyansh Jain #include <rte_eal.h>
31ff9e112dSShreyansh Jain #include <rte_alarm.h>
32ff9e112dSShreyansh Jain #include <rte_ether.h>
3358e0420fSVanshika Shukla #include <rte_kvargs.h>
34df96fd0dSBruce Richardson #include <ethdev_driver.h>
35ff9e112dSShreyansh Jain #include <rte_malloc.h>
36ff9e112dSShreyansh Jain #include <rte_ring.h>
37ff9e112dSShreyansh Jain 
38a2f1da7dSDavid Marchand #include <bus_dpaa_driver.h>
39ff9e112dSShreyansh Jain #include <rte_dpaa_logs.h>
4037f9b54bSShreyansh Jain #include <dpaa_mempool.h>
41ff9e112dSShreyansh Jain 
42ff9e112dSShreyansh Jain #include <dpaa_ethdev.h>
4337f9b54bSShreyansh Jain #include <dpaa_rxtx.h>
444defbc8cSSachin Saxena #include <dpaa_flow.h>
458c3495f5SHemant Agrawal #include <rte_pmd_dpaa.h>
4637f9b54bSShreyansh Jain 
4737f9b54bSShreyansh Jain #include <fsl_usd.h>
4837f9b54bSShreyansh Jain #include <fsl_qman.h>
4937f9b54bSShreyansh Jain #include <fsl_bman.h>
5037f9b54bSShreyansh Jain #include <fsl_fman.h>
512aa10990SRohit Raj #include <process.h>
5277393f56SSachin Saxena #include <fmlib/fm_ext.h>
53ff9e112dSShreyansh Jain 
5458e0420fSVanshika Shukla #define DRIVER_IEEE1588        "drv_ieee1588"
5589b9bb08SRohit Raj #define CHECK_INTERVAL         100  /* 100ms */
5689b9bb08SRohit Raj #define MAX_REPEAT_TIME        90   /* 9s (90 * 100ms) in total */
5789b9bb08SRohit Raj 
58c5836218SSunil Kumar Kori /* Supported Rx offloads */
59c5836218SSunil Kumar Kori static uint64_t dev_rx_offloads_sup =
60295968d1SFerruh Yigit 		RTE_ETH_RX_OFFLOAD_SCATTER;
61c5836218SSunil Kumar Kori 
62c5836218SSunil Kumar Kori /* Rx offloads which cannot be disabled */
63c5836218SSunil Kumar Kori static uint64_t dev_rx_offloads_nodis =
64295968d1SFerruh Yigit 		RTE_ETH_RX_OFFLOAD_IPV4_CKSUM |
65295968d1SFerruh Yigit 		RTE_ETH_RX_OFFLOAD_UDP_CKSUM |
66295968d1SFerruh Yigit 		RTE_ETH_RX_OFFLOAD_TCP_CKSUM |
67295968d1SFerruh Yigit 		RTE_ETH_RX_OFFLOAD_OUTER_IPV4_CKSUM |
68295968d1SFerruh Yigit 		RTE_ETH_RX_OFFLOAD_RSS_HASH;
69c5836218SSunil Kumar Kori 
70c5836218SSunil Kumar Kori /* Supported Tx offloads */
711cd8d4ceSHemant Agrawal static uint64_t dev_tx_offloads_sup =
72295968d1SFerruh Yigit 		RTE_ETH_TX_OFFLOAD_MT_LOCKFREE |
73295968d1SFerruh Yigit 		RTE_ETH_TX_OFFLOAD_MBUF_FAST_FREE;
74c5836218SSunil Kumar Kori 
75c5836218SSunil Kumar Kori /* Tx offloads which cannot be disabled */
76c5836218SSunil Kumar Kori static uint64_t dev_tx_offloads_nodis =
77295968d1SFerruh Yigit 		RTE_ETH_TX_OFFLOAD_IPV4_CKSUM |
78295968d1SFerruh Yigit 		RTE_ETH_TX_OFFLOAD_UDP_CKSUM |
79295968d1SFerruh Yigit 		RTE_ETH_TX_OFFLOAD_TCP_CKSUM |
80295968d1SFerruh Yigit 		RTE_ETH_TX_OFFLOAD_SCTP_CKSUM |
81295968d1SFerruh Yigit 		RTE_ETH_TX_OFFLOAD_OUTER_IPV4_CKSUM |
82295968d1SFerruh Yigit 		RTE_ETH_TX_OFFLOAD_MULTI_SEGS;
83c5836218SSunil Kumar Kori 
84ff9e112dSShreyansh Jain /* Keep track of whether QMAN and BMAN have been globally initialized */
85ff9e112dSShreyansh Jain static int is_global_init;
864defbc8cSSachin Saxena static int fmc_q = 1;	/* Indicates the use of static fmc for distribution */
878d6fc8b6SHemant Agrawal static int default_q;	/* use default queue - FMC is not executed*/
8858e0420fSVanshika Shukla int dpaa_ieee_1588;	/* use to indicate if IEEE 1588 is enabled for the driver */
890b5deefbSShreyansh Jain /* At present we only allow up to 4 push mode queues as default - as each of
900b5deefbSShreyansh Jain  * this queue need dedicated portal and we are short of portals.
910c504f69SHemant Agrawal  */
920b5deefbSShreyansh Jain #define DPAA_MAX_PUSH_MODE_QUEUE       8
930b5deefbSShreyansh Jain #define DPAA_DEFAULT_PUSH_MODE_QUEUE   4
940c504f69SHemant Agrawal 
950b5deefbSShreyansh Jain static int dpaa_push_mode_max_queue = DPAA_DEFAULT_PUSH_MODE_QUEUE;
960c504f69SHemant Agrawal static int dpaa_push_queue_idx; /* Queue index which are in push mode*/
970c504f69SHemant Agrawal 
98ff9e112dSShreyansh Jain 
999124e65dSGagandeep Singh /* Per RX FQ Taildrop in frame count */
10062f53995SHemant Agrawal static unsigned int td_threshold = CGR_RX_PERFQ_THRESH;
10162f53995SHemant Agrawal 
1029124e65dSGagandeep Singh /* Per TX FQ Taildrop in frame count, disabled by default */
1039124e65dSGagandeep Singh static unsigned int td_tx_threshold;
1049124e65dSGagandeep Singh 
105b21ed3e2SHemant Agrawal struct rte_dpaa_xstats_name_off {
106b21ed3e2SHemant Agrawal 	char name[RTE_ETH_XSTATS_NAME_SIZE];
107b21ed3e2SHemant Agrawal 	uint32_t offset;
108b21ed3e2SHemant Agrawal };
109b21ed3e2SHemant Agrawal 
110b21ed3e2SHemant Agrawal static const struct rte_dpaa_xstats_name_off dpaa_xstats_strings[] = {
111b21ed3e2SHemant Agrawal 	{"rx_align_err",
112b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, raln)},
113b21ed3e2SHemant Agrawal 	{"rx_valid_pause",
114b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rxpf)},
115b21ed3e2SHemant Agrawal 	{"rx_fcs_err",
116b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rfcs)},
117b21ed3e2SHemant Agrawal 	{"rx_vlan_frame",
118b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rvlan)},
119b21ed3e2SHemant Agrawal 	{"rx_frame_err",
120b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rerr)},
121b21ed3e2SHemant Agrawal 	{"rx_drop_err",
122b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rdrp)},
123b21ed3e2SHemant Agrawal 	{"rx_undersized",
124b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rund)},
125b21ed3e2SHemant Agrawal 	{"rx_oversize_err",
126b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rovr)},
127b21ed3e2SHemant Agrawal 	{"rx_fragment_pkt",
128b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rfrg)},
129b21ed3e2SHemant Agrawal 	{"tx_valid_pause",
130b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, txpf)},
131b21ed3e2SHemant Agrawal 	{"tx_fcs_err",
132b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, terr)},
133b21ed3e2SHemant Agrawal 	{"tx_vlan_frame",
134b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, tvlan)},
135b21ed3e2SHemant Agrawal 	{"rx_undersized",
136b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, tund)},
137d2536b00SHemant Agrawal 	{"rx_frame_counter",
138d2536b00SHemant Agrawal 		offsetof(struct dpaa_if_rx_bmi_stats, fmbm_rfrc)},
139d2536b00SHemant Agrawal 	{"rx_bad_frames_count",
140d2536b00SHemant Agrawal 		offsetof(struct dpaa_if_rx_bmi_stats, fmbm_rfbc)},
141d2536b00SHemant Agrawal 	{"rx_large_frames_count",
142d2536b00SHemant Agrawal 		offsetof(struct dpaa_if_rx_bmi_stats, fmbm_rlfc)},
143d2536b00SHemant Agrawal 	{"rx_filter_frames_count",
144d2536b00SHemant Agrawal 		offsetof(struct dpaa_if_rx_bmi_stats, fmbm_rffc)},
145d2536b00SHemant Agrawal 	{"rx_frame_discrad_count",
146d2536b00SHemant Agrawal 		offsetof(struct dpaa_if_rx_bmi_stats, fmbm_rfdc)},
147d2536b00SHemant Agrawal 	{"rx_frame_list_dma_err_count",
148d2536b00SHemant Agrawal 		offsetof(struct dpaa_if_rx_bmi_stats, fmbm_rfldec)},
149d2536b00SHemant Agrawal 	{"rx_out_of_buffer_discard ",
150d2536b00SHemant Agrawal 		offsetof(struct dpaa_if_rx_bmi_stats, fmbm_rodc)},
151d2536b00SHemant Agrawal 	{"rx_buf_diallocate",
152d2536b00SHemant Agrawal 		offsetof(struct dpaa_if_rx_bmi_stats, fmbm_rbdc)},
153b21ed3e2SHemant Agrawal };
154b21ed3e2SHemant Agrawal 
1558c3495f5SHemant Agrawal static struct rte_dpaa_driver rte_dpaa_pmd;
156533c31ccSGagandeep Singh int dpaa_valid_dev;
157533c31ccSGagandeep Singh struct rte_mempool *dpaa_tx_sg_pool;
1588c3495f5SHemant Agrawal 
159bdad90d1SIvan Ilchenko static int
16016e2c27fSSunil Kumar Kori dpaa_eth_dev_info(struct rte_eth_dev *dev, struct rte_eth_dev_info *dev_info);
16116e2c27fSSunil Kumar Kori 
1622aa10990SRohit Raj static int dpaa_eth_link_update(struct rte_eth_dev *dev,
1632aa10990SRohit Raj 				int wait_to_complete __rte_unused);
1642aa10990SRohit Raj 
1652aa10990SRohit Raj static void dpaa_interrupt_handler(void *param);
1662aa10990SRohit Raj 
1675e745593SSunil Kumar Kori static inline void
1685e745593SSunil Kumar Kori dpaa_poll_queue_default_config(struct qm_mcc_initfq *opts)
1695e745593SSunil Kumar Kori {
1705e745593SSunil Kumar Kori 	memset(opts, 0, sizeof(struct qm_mcc_initfq));
1715e745593SSunil Kumar Kori 	opts->we_mask = QM_INITFQ_WE_FQCTRL | QM_INITFQ_WE_CONTEXTA;
1725e745593SSunil Kumar Kori 	opts->fqd.fq_ctrl = QM_FQCTRL_AVOIDBLOCK | QM_FQCTRL_CTXASTASHING |
1735e745593SSunil Kumar Kori 			   QM_FQCTRL_PREFERINCACHE;
1745e745593SSunil Kumar Kori 	opts->fqd.context_a.stashing.exclusive = 0;
1755e745593SSunil Kumar Kori 	if (dpaa_svr_family != SVR_LS1046A_FAMILY)
1765e745593SSunil Kumar Kori 		opts->fqd.context_a.stashing.annotation_cl =
1775e745593SSunil Kumar Kori 						DPAA_IF_RX_ANNOTATION_STASH;
1785e745593SSunil Kumar Kori 	opts->fqd.context_a.stashing.data_cl = DPAA_IF_RX_DATA_STASH;
1795e745593SSunil Kumar Kori 	opts->fqd.context_a.stashing.context_cl = DPAA_IF_RX_CONTEXT_STASH;
1805e745593SSunil Kumar Kori }
1815e745593SSunil Kumar Kori 
182ff9e112dSShreyansh Jain static int
1830cbec027SShreyansh Jain dpaa_mtu_set(struct rte_eth_dev *dev, uint16_t mtu)
1840cbec027SShreyansh Jain {
18535b2d13fSOlivier Matz 	uint32_t frame_size = mtu + RTE_ETHER_HDR_LEN + RTE_ETHER_CRC_LEN
1869658ac3aSAshish Jain 				+ VLAN_TAG_SIZE;
18755576ac2SHemant Agrawal 	uint32_t buffsz = dev->data->min_rx_buf_size - RTE_PKTMBUF_HEADROOM;
188ee0fa755SRohit Raj 	struct fman_if *fif = dev->process_private;
1890cbec027SShreyansh Jain 
1900cbec027SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1910cbec027SShreyansh Jain 
192ee0fa755SRohit Raj 	if (fif->is_shared_mac) {
193ee0fa755SRohit Raj 		DPAA_PMD_ERR("Cannot configure mtu from DPDK in VSP mode.");
194ee0fa755SRohit Raj 		return -ENOTSUP;
195ee0fa755SRohit Raj 	}
196ee0fa755SRohit Raj 
19755576ac2SHemant Agrawal 	/*
19855576ac2SHemant Agrawal 	 * Refuse mtu that requires the support of scattered packets
19955576ac2SHemant Agrawal 	 * when this feature has not been enabled before.
20055576ac2SHemant Agrawal 	 */
20155576ac2SHemant Agrawal 	if (dev->data->min_rx_buf_size &&
20255576ac2SHemant Agrawal 		!dev->data->scattered_rx && frame_size > buffsz) {
20355576ac2SHemant Agrawal 		DPAA_PMD_ERR("SG not enabled, will not fit in one buffer");
20455576ac2SHemant Agrawal 		return -EINVAL;
20555576ac2SHemant Agrawal 	}
20655576ac2SHemant Agrawal 
20755576ac2SHemant Agrawal 	/* check <seg size> * <max_seg>  >= max_frame */
20855576ac2SHemant Agrawal 	if (dev->data->min_rx_buf_size && dev->data->scattered_rx &&
20955576ac2SHemant Agrawal 		(frame_size > buffsz * DPAA_SGT_MAX_ENTRIES)) {
21055576ac2SHemant Agrawal 		DPAA_PMD_ERR("Too big to fit for Max SG list %d",
21155576ac2SHemant Agrawal 				buffsz * DPAA_SGT_MAX_ENTRIES);
21255576ac2SHemant Agrawal 		return -EINVAL;
21355576ac2SHemant Agrawal 	}
21455576ac2SHemant Agrawal 
2156b10d1f7SNipun Gupta 	fman_if_set_maxfrm(dev->process_private, frame_size);
2160cbec027SShreyansh Jain 
2170cbec027SShreyansh Jain 	return 0;
2180cbec027SShreyansh Jain }
2190cbec027SShreyansh Jain 
2200cbec027SShreyansh Jain static int
22116e2c27fSSunil Kumar Kori dpaa_eth_dev_configure(struct rte_eth_dev *dev)
222ff9e112dSShreyansh Jain {
22316e2c27fSSunil Kumar Kori 	struct rte_eth_conf *eth_conf = &dev->data->dev_conf;
22416e2c27fSSunil Kumar Kori 	uint64_t rx_offloads = eth_conf->rxmode.offloads;
22516e2c27fSSunil Kumar Kori 	uint64_t tx_offloads = eth_conf->txmode.offloads;
226953b6fedSNipun Gupta 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
2272aa10990SRohit Raj 	struct rte_device *rdev = dev->device;
2287a292619SRohit Raj 	struct rte_eth_link *link = &dev->data->dev_link;
2292aa10990SRohit Raj 	struct rte_dpaa_device *dpaa_dev;
2302aa10990SRohit Raj 	struct fman_if *fif = dev->process_private;
2312aa10990SRohit Raj 	struct __fman_if *__fif;
2322aa10990SRohit Raj 	struct rte_intr_handle *intr_handle;
2331bb4a528SFerruh Yigit 	uint32_t max_rx_pktlen;
2347a292619SRohit Raj 	int speed, duplex;
235ee0fa755SRohit Raj 	int ret, rx_status, socket_fd;
236ee0fa755SRohit Raj 	struct ifreq ifr;
2379658ac3aSAshish Jain 
238ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
239ff9e112dSShreyansh Jain 
2402aa10990SRohit Raj 	dpaa_dev = container_of(rdev, struct rte_dpaa_device, device);
241d61138d4SHarman Kalra 	intr_handle = dpaa_dev->intr_handle;
2422aa10990SRohit Raj 	__fif = container_of(fif, struct __fman_if, __if);
2432aa10990SRohit Raj 
244953b6fedSNipun Gupta 	/* Check if interface is enabled in case of shared MAC */
245953b6fedSNipun Gupta 	if (fif->is_shared_mac) {
246953b6fedSNipun Gupta 		rx_status = fman_if_get_rx_status(fif);
247953b6fedSNipun Gupta 		if (!rx_status) {
248953b6fedSNipun Gupta 			DPAA_PMD_ERR("%s Interface not enabled in kernel!",
249953b6fedSNipun Gupta 				     dpaa_intf->name);
250953b6fedSNipun Gupta 			return -EHOSTDOWN;
251953b6fedSNipun Gupta 		}
252ee0fa755SRohit Raj 
253ee0fa755SRohit Raj 		socket_fd = socket(AF_INET, SOCK_DGRAM, IPPROTO_IP);
254ee0fa755SRohit Raj 		if (socket_fd == -1) {
255ee0fa755SRohit Raj 			DPAA_PMD_ERR("Cannot open IF socket");
256ee0fa755SRohit Raj 			return -errno;
257ee0fa755SRohit Raj 		}
258ee0fa755SRohit Raj 		strncpy(ifr.ifr_name, dpaa_intf->name, IFNAMSIZ - 1);
259ee0fa755SRohit Raj 
260ee0fa755SRohit Raj 		if (ioctl(socket_fd, SIOCGIFMTU, &ifr) < 0) {
261ee0fa755SRohit Raj 			DPAA_PMD_ERR("Cannot get interface mtu");
262ee0fa755SRohit Raj 			close(socket_fd);
263ee0fa755SRohit Raj 			return -errno;
264ee0fa755SRohit Raj 		}
265ee0fa755SRohit Raj 
266ee0fa755SRohit Raj 		close(socket_fd);
267ee0fa755SRohit Raj 		DPAA_PMD_INFO("Using kernel configured mtu size(%u)",
268ee0fa755SRohit Raj 			     ifr.ifr_mtu);
269ee0fa755SRohit Raj 
270ee0fa755SRohit Raj 		eth_conf->rxmode.mtu = ifr.ifr_mtu;
271953b6fedSNipun Gupta 	}
272953b6fedSNipun Gupta 
2731cd8d4ceSHemant Agrawal 	/* Rx offloads which are enabled by default */
274c5836218SSunil Kumar Kori 	if (dev_rx_offloads_nodis & ~rx_offloads) {
2751cd8d4ceSHemant Agrawal 		DPAA_PMD_INFO(
2761cd8d4ceSHemant Agrawal 		"Some of rx offloads enabled by default - requested 0x%" PRIx64
2771cd8d4ceSHemant Agrawal 		" fixed are 0x%" PRIx64,
278c5836218SSunil Kumar Kori 		rx_offloads, dev_rx_offloads_nodis);
27916e2c27fSSunil Kumar Kori 	}
28016e2c27fSSunil Kumar Kori 
2811cd8d4ceSHemant Agrawal 	/* Tx offloads which are enabled by default */
282c5836218SSunil Kumar Kori 	if (dev_tx_offloads_nodis & ~tx_offloads) {
2831cd8d4ceSHemant Agrawal 		DPAA_PMD_INFO(
2841cd8d4ceSHemant Agrawal 		"Some of tx offloads enabled by default - requested 0x%" PRIx64
2851cd8d4ceSHemant Agrawal 		" fixed are 0x%" PRIx64,
286c5836218SSunil Kumar Kori 		tx_offloads, dev_tx_offloads_nodis);
28716e2c27fSSunil Kumar Kori 	}
28816e2c27fSSunil Kumar Kori 
2891bb4a528SFerruh Yigit 	max_rx_pktlen = eth_conf->rxmode.mtu + RTE_ETHER_HDR_LEN +
2901bb4a528SFerruh Yigit 			RTE_ETHER_CRC_LEN + VLAN_TAG_SIZE;
2911bb4a528SFerruh Yigit 	if (max_rx_pktlen > DPAA_MAX_RX_PKT_LEN) {
292deeec8efSHemant Agrawal 		DPAA_PMD_INFO("enabling jumbo override conf max len=%d "
293deeec8efSHemant Agrawal 			"supported is %d",
2941bb4a528SFerruh Yigit 			max_rx_pktlen, DPAA_MAX_RX_PKT_LEN);
2951bb4a528SFerruh Yigit 		max_rx_pktlen = DPAA_MAX_RX_PKT_LEN;
29625f85419SShreyansh Jain 	}
297deeec8efSHemant Agrawal 
298ee0fa755SRohit Raj 	if (!fif->is_shared_mac)
2991bb4a528SFerruh Yigit 		fman_if_set_maxfrm(dev->process_private, max_rx_pktlen);
30055576ac2SHemant Agrawal 
301295968d1SFerruh Yigit 	if (rx_offloads & RTE_ETH_RX_OFFLOAD_SCATTER) {
30255576ac2SHemant Agrawal 		DPAA_PMD_DEBUG("enabling scatter mode");
3036b10d1f7SNipun Gupta 		fman_if_set_sg(dev->process_private, 1);
30455576ac2SHemant Agrawal 		dev->data->scattered_rx = 1;
30555576ac2SHemant Agrawal 	}
30655576ac2SHemant Agrawal 
307f5fe3eedSJun Yang 	if (!(default_q || fmc_q)) {
308f5fe3eedSJun Yang 		if (dpaa_fm_config(dev,
309f5fe3eedSJun Yang 			eth_conf->rx_adv_conf.rss_conf.rss_hf)) {
310f5fe3eedSJun Yang 			dpaa_write_fm_config_to_file();
3111ec9a3afSHemant Agrawal 			DPAA_PMD_ERR("FM port configuration: Failed");
312f5fe3eedSJun Yang 			return -1;
313f5fe3eedSJun Yang 		}
314f5fe3eedSJun Yang 		dpaa_write_fm_config_to_file();
315f5fe3eedSJun Yang 	}
316f5fe3eedSJun Yang 
3172aa10990SRohit Raj 	/* if the interrupts were configured on this devices*/
318d61138d4SHarman Kalra 	if (intr_handle && rte_intr_fd_get(intr_handle)) {
3192aa10990SRohit Raj 		if (dev->data->dev_conf.intr_conf.lsc != 0)
3202aa10990SRohit Raj 			rte_intr_callback_register(intr_handle,
3212aa10990SRohit Raj 					   dpaa_interrupt_handler,
3222aa10990SRohit Raj 					   (void *)dev);
3232aa10990SRohit Raj 
324d61138d4SHarman Kalra 		ret = dpaa_intr_enable(__fif->node_name,
325d61138d4SHarman Kalra 				       rte_intr_fd_get(intr_handle));
3262aa10990SRohit Raj 		if (ret) {
3272aa10990SRohit Raj 			if (dev->data->dev_conf.intr_conf.lsc != 0) {
3282aa10990SRohit Raj 				rte_intr_callback_unregister(intr_handle,
3292aa10990SRohit Raj 					dpaa_interrupt_handler,
3302aa10990SRohit Raj 					(void *)dev);
3312aa10990SRohit Raj 				if (ret == EINVAL)
3320fcdbde0SHemant Agrawal 					DPAA_PMD_ERR("Failed to enable interrupt: Not Supported");
3332aa10990SRohit Raj 				else
3340fcdbde0SHemant Agrawal 					DPAA_PMD_ERR("Failed to enable interrupt");
3352aa10990SRohit Raj 			}
3362aa10990SRohit Raj 			dev->data->dev_conf.intr_conf.lsc = 0;
3372aa10990SRohit Raj 			dev->data->dev_flags &= ~RTE_ETH_DEV_INTR_LSC;
3382aa10990SRohit Raj 		}
3392aa10990SRohit Raj 	}
3407a292619SRohit Raj 
3417a292619SRohit Raj 	/* Wait for link status to get updated */
3427a292619SRohit Raj 	if (!link->link_status)
3437a292619SRohit Raj 		sleep(1);
3447a292619SRohit Raj 
3457a292619SRohit Raj 	/* Configure link only if link is UP*/
3467a292619SRohit Raj 	if (link->link_status) {
347295968d1SFerruh Yigit 		if (eth_conf->link_speeds == RTE_ETH_LINK_SPEED_AUTONEG) {
3487a292619SRohit Raj 			/* Start autoneg only if link is not in autoneg mode */
3497a292619SRohit Raj 			if (!link->link_autoneg)
3507a292619SRohit Raj 				dpaa_restart_link_autoneg(__fif->node_name);
351295968d1SFerruh Yigit 		} else if (eth_conf->link_speeds & RTE_ETH_LINK_SPEED_FIXED) {
352295968d1SFerruh Yigit 			switch (eth_conf->link_speeds &  RTE_ETH_LINK_SPEED_FIXED) {
353295968d1SFerruh Yigit 			case RTE_ETH_LINK_SPEED_10M_HD:
354295968d1SFerruh Yigit 				speed = RTE_ETH_SPEED_NUM_10M;
355295968d1SFerruh Yigit 				duplex = RTE_ETH_LINK_HALF_DUPLEX;
3567a292619SRohit Raj 				break;
357295968d1SFerruh Yigit 			case RTE_ETH_LINK_SPEED_10M:
358295968d1SFerruh Yigit 				speed = RTE_ETH_SPEED_NUM_10M;
359295968d1SFerruh Yigit 				duplex = RTE_ETH_LINK_FULL_DUPLEX;
3607a292619SRohit Raj 				break;
361295968d1SFerruh Yigit 			case RTE_ETH_LINK_SPEED_100M_HD:
362295968d1SFerruh Yigit 				speed = RTE_ETH_SPEED_NUM_100M;
363295968d1SFerruh Yigit 				duplex = RTE_ETH_LINK_HALF_DUPLEX;
3647a292619SRohit Raj 				break;
365295968d1SFerruh Yigit 			case RTE_ETH_LINK_SPEED_100M:
366295968d1SFerruh Yigit 				speed = RTE_ETH_SPEED_NUM_100M;
367295968d1SFerruh Yigit 				duplex = RTE_ETH_LINK_FULL_DUPLEX;
3687a292619SRohit Raj 				break;
369295968d1SFerruh Yigit 			case RTE_ETH_LINK_SPEED_1G:
370295968d1SFerruh Yigit 				speed = RTE_ETH_SPEED_NUM_1G;
371295968d1SFerruh Yigit 				duplex = RTE_ETH_LINK_FULL_DUPLEX;
3727a292619SRohit Raj 				break;
373295968d1SFerruh Yigit 			case RTE_ETH_LINK_SPEED_2_5G:
374295968d1SFerruh Yigit 				speed = RTE_ETH_SPEED_NUM_2_5G;
375295968d1SFerruh Yigit 				duplex = RTE_ETH_LINK_FULL_DUPLEX;
3767a292619SRohit Raj 				break;
377295968d1SFerruh Yigit 			case RTE_ETH_LINK_SPEED_10G:
378295968d1SFerruh Yigit 				speed = RTE_ETH_SPEED_NUM_10G;
379295968d1SFerruh Yigit 				duplex = RTE_ETH_LINK_FULL_DUPLEX;
3807a292619SRohit Raj 				break;
3817a292619SRohit Raj 			default:
382295968d1SFerruh Yigit 				speed = RTE_ETH_SPEED_NUM_NONE;
383295968d1SFerruh Yigit 				duplex = RTE_ETH_LINK_FULL_DUPLEX;
3847a292619SRohit Raj 				break;
3857a292619SRohit Raj 			}
3867a292619SRohit Raj 			/* Set link speed */
3877a292619SRohit Raj 			dpaa_update_link_speed(__fif->node_name, speed, duplex);
3887a292619SRohit Raj 		} else {
3897a292619SRohit Raj 			/* Manual autoneg - custom advertisement speed. */
3900fcdbde0SHemant Agrawal 			DPAA_PMD_ERR("Custom Advertisement speeds not supported");
3917a292619SRohit Raj 		}
3927a292619SRohit Raj 	}
3937a292619SRohit Raj 
394ff9e112dSShreyansh Jain 	return 0;
395ff9e112dSShreyansh Jain }
396ff9e112dSShreyansh Jain 
397a7bdc3bdSShreyansh Jain static const uint32_t *
398ba6a168aSSivaramakrishnan Venkat dpaa_supported_ptypes_get(struct rte_eth_dev *dev, size_t *no_of_elements)
399a7bdc3bdSShreyansh Jain {
400a7bdc3bdSShreyansh Jain 	static const uint32_t ptypes[] = {
401a7bdc3bdSShreyansh Jain 		RTE_PTYPE_L2_ETHER,
402ec503d8fSHemant Agrawal 		RTE_PTYPE_L2_ETHER_VLAN,
403ec503d8fSHemant Agrawal 		RTE_PTYPE_L2_ETHER_ARP,
404ec503d8fSHemant Agrawal 		RTE_PTYPE_L3_IPV4_EXT_UNKNOWN,
405ec503d8fSHemant Agrawal 		RTE_PTYPE_L3_IPV6_EXT_UNKNOWN,
406ec503d8fSHemant Agrawal 		RTE_PTYPE_L4_ICMP,
407ec503d8fSHemant Agrawal 		RTE_PTYPE_L4_TCP,
408ec503d8fSHemant Agrawal 		RTE_PTYPE_L4_UDP,
409ec503d8fSHemant Agrawal 		RTE_PTYPE_L4_FRAG,
410a7bdc3bdSShreyansh Jain 		RTE_PTYPE_L4_TCP,
411a7bdc3bdSShreyansh Jain 		RTE_PTYPE_L4_UDP,
412e7524271SGagandeep Singh 		RTE_PTYPE_L4_SCTP,
4132e3ddb56SSivaramakrishnan Venkat 		RTE_PTYPE_TUNNEL_ESP,
414a350a954SHemant Agrawal 		RTE_PTYPE_TUNNEL_GRE,
415a7bdc3bdSShreyansh Jain 	};
416a7bdc3bdSShreyansh Jain 
417a7bdc3bdSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
418a7bdc3bdSShreyansh Jain 
419ba6a168aSSivaramakrishnan Venkat 	if (dev->rx_pkt_burst == dpaa_eth_queue_rx) {
420ba6a168aSSivaramakrishnan Venkat 		*no_of_elements = RTE_DIM(ptypes);
421a7bdc3bdSShreyansh Jain 		return ptypes;
422ba6a168aSSivaramakrishnan Venkat 	}
423a7bdc3bdSShreyansh Jain 	return NULL;
424a7bdc3bdSShreyansh Jain }
425a7bdc3bdSShreyansh Jain 
4262aa10990SRohit Raj static void dpaa_interrupt_handler(void *param)
4272aa10990SRohit Raj {
4282aa10990SRohit Raj 	struct rte_eth_dev *dev = param;
4292aa10990SRohit Raj 	struct rte_device *rdev = dev->device;
4302aa10990SRohit Raj 	struct rte_dpaa_device *dpaa_dev;
4312aa10990SRohit Raj 	struct rte_intr_handle *intr_handle;
4322aa10990SRohit Raj 	uint64_t buf;
4332aa10990SRohit Raj 	int bytes_read;
4342aa10990SRohit Raj 
4352aa10990SRohit Raj 	dpaa_dev = container_of(rdev, struct rte_dpaa_device, device);
436d61138d4SHarman Kalra 	intr_handle = dpaa_dev->intr_handle;
4372aa10990SRohit Raj 
438aedd054cSHarman Kalra 	if (rte_intr_fd_get(intr_handle) < 0)
439aedd054cSHarman Kalra 		return;
440aedd054cSHarman Kalra 
441d61138d4SHarman Kalra 	bytes_read = read(rte_intr_fd_get(intr_handle), &buf,
442d61138d4SHarman Kalra 			  sizeof(uint64_t));
4432aa10990SRohit Raj 	if (bytes_read < 0)
4441ec9a3afSHemant Agrawal 		DPAA_PMD_ERR("Error reading eventfd");
4452aa10990SRohit Raj 	dpaa_eth_link_update(dev, 0);
4465723fbedSFerruh Yigit 	rte_eth_dev_callback_process(dev, RTE_ETH_EVENT_INTR_LSC, NULL);
4472aa10990SRohit Raj }
4482aa10990SRohit Raj 
449ff9e112dSShreyansh Jain static int dpaa_eth_dev_start(struct rte_eth_dev *dev)
450ff9e112dSShreyansh Jain {
45137f9b54bSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
452d2536b00SHemant Agrawal 	struct fman_if *fif = dev->process_private;
453f1d381b4SJie Hai 	uint16_t i;
45437f9b54bSShreyansh Jain 
455ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
456ff9e112dSShreyansh Jain 
457f5fe3eedSJun Yang 	if (!(default_q || fmc_q))
458f5fe3eedSJun Yang 		dpaa_write_fm_config_to_file();
459f5fe3eedSJun Yang 
460ff9e112dSShreyansh Jain 	/* Change tx callback to the real one */
4619124e65dSGagandeep Singh 	if (dpaa_intf->cgr_tx)
4629124e65dSGagandeep Singh 		dev->tx_pkt_burst = dpaa_eth_queue_tx_slow;
4639124e65dSGagandeep Singh 	else
46437f9b54bSShreyansh Jain 		dev->tx_pkt_burst = dpaa_eth_queue_tx;
4659124e65dSGagandeep Singh 
466d2536b00SHemant Agrawal 	fman_if_bmi_stats_enable(fif);
467d2536b00SHemant Agrawal 	fman_if_bmi_stats_reset(fif);
468d2536b00SHemant Agrawal 	fman_if_enable_rx(fif);
469ff9e112dSShreyansh Jain 
470f1d381b4SJie Hai 	for (i = 0; i < dev->data->nb_rx_queues; i++)
471f1d381b4SJie Hai 		dev->data->rx_queue_state[i] = RTE_ETH_QUEUE_STATE_STARTED;
472f1d381b4SJie Hai 	for (i = 0; i < dev->data->nb_tx_queues; i++)
473f1d381b4SJie Hai 		dev->data->tx_queue_state[i] = RTE_ETH_QUEUE_STATE_STARTED;
474f1d381b4SJie Hai 
475ff9e112dSShreyansh Jain 	return 0;
476ff9e112dSShreyansh Jain }
477ff9e112dSShreyansh Jain 
47862024eb8SIvan Ilchenko static int dpaa_eth_dev_stop(struct rte_eth_dev *dev)
479ff9e112dSShreyansh Jain {
4806b10d1f7SNipun Gupta 	struct fman_if *fif = dev->process_private;
481f1d381b4SJie Hai 	uint16_t i;
48237f9b54bSShreyansh Jain 
48337f9b54bSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
484b8f5d2aeSThomas Monjalon 	dev->data->dev_started = 0;
48537f9b54bSShreyansh Jain 
486d2536b00SHemant Agrawal 	if (!fif->is_shared_mac) {
487d2536b00SHemant Agrawal 		fman_if_bmi_stats_disable(fif);
4886b10d1f7SNipun Gupta 		fman_if_disable_rx(fif);
489d2536b00SHemant Agrawal 	}
49037f9b54bSShreyansh Jain 	dev->tx_pkt_burst = dpaa_eth_tx_drop_all;
49162024eb8SIvan Ilchenko 
492f1d381b4SJie Hai 	for (i = 0; i < dev->data->nb_rx_queues; i++)
493f1d381b4SJie Hai 		dev->data->rx_queue_state[i] = RTE_ETH_QUEUE_STATE_STOPPED;
494f1d381b4SJie Hai 	for (i = 0; i < dev->data->nb_tx_queues; i++)
495f1d381b4SJie Hai 		dev->data->tx_queue_state[i] = RTE_ETH_QUEUE_STATE_STOPPED;
496f1d381b4SJie Hai 
49762024eb8SIvan Ilchenko 	return 0;
498ff9e112dSShreyansh Jain }
499ff9e112dSShreyansh Jain 
500b142387bSThomas Monjalon static int dpaa_eth_dev_close(struct rte_eth_dev *dev)
50137f9b54bSShreyansh Jain {
5022aa10990SRohit Raj 	struct fman_if *fif = dev->process_private;
5032aa10990SRohit Raj 	struct __fman_if *__fif;
5042aa10990SRohit Raj 	struct rte_device *rdev = dev->device;
5052aa10990SRohit Raj 	struct rte_dpaa_device *dpaa_dev;
5062aa10990SRohit Raj 	struct rte_intr_handle *intr_handle;
5077a292619SRohit Raj 	struct rte_eth_link *link = &dev->data->dev_link;
5082defb114SSachin Saxena 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
5092defb114SSachin Saxena 	int loop;
51062024eb8SIvan Ilchenko 	int ret;
5112aa10990SRohit Raj 
51237f9b54bSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
51337f9b54bSShreyansh Jain 
5142defb114SSachin Saxena 	if (rte_eal_process_type() != RTE_PROC_PRIMARY)
5152defb114SSachin Saxena 		return 0;
5162defb114SSachin Saxena 
5172defb114SSachin Saxena 	if (!dpaa_intf) {
5182defb114SSachin Saxena 		DPAA_PMD_WARN("Already closed or not started");
5192defb114SSachin Saxena 		return -1;
5202defb114SSachin Saxena 	}
5212defb114SSachin Saxena 
5222defb114SSachin Saxena 	/* DPAA FM deconfig */
5232defb114SSachin Saxena 	if (!(default_q || fmc_q)) {
5242defb114SSachin Saxena 		if (dpaa_fm_deconfig(dpaa_intf, dev->process_private))
5251ec9a3afSHemant Agrawal 			DPAA_PMD_WARN("DPAA FM deconfig failed");
5262defb114SSachin Saxena 	}
5272defb114SSachin Saxena 
5282aa10990SRohit Raj 	dpaa_dev = container_of(rdev, struct rte_dpaa_device, device);
529d61138d4SHarman Kalra 	intr_handle = dpaa_dev->intr_handle;
5302aa10990SRohit Raj 	__fif = container_of(fif, struct __fman_if, __if);
5312aa10990SRohit Raj 
53262024eb8SIvan Ilchenko 	ret = dpaa_eth_dev_stop(dev);
5332aa10990SRohit Raj 
5347a292619SRohit Raj 	/* Reset link to autoneg */
5357a292619SRohit Raj 	if (link->link_status && !link->link_autoneg)
5367a292619SRohit Raj 		dpaa_restart_link_autoneg(__fif->node_name);
5377a292619SRohit Raj 
538d61138d4SHarman Kalra 	if (intr_handle && rte_intr_fd_get(intr_handle) &&
5392aa10990SRohit Raj 	    dev->data->dev_conf.intr_conf.lsc != 0) {
5402aa10990SRohit Raj 		dpaa_intr_disable(__fif->node_name);
5412aa10990SRohit Raj 		rte_intr_callback_unregister(intr_handle,
5422aa10990SRohit Raj 					     dpaa_interrupt_handler,
5432aa10990SRohit Raj 					     (void *)dev);
5442aa10990SRohit Raj 	}
545b142387bSThomas Monjalon 
5462defb114SSachin Saxena 	/* release configuration memory */
5472defb114SSachin Saxena 	rte_free(dpaa_intf->fc_conf);
5482defb114SSachin Saxena 
5492defb114SSachin Saxena 	/* Release RX congestion Groups */
5502defb114SSachin Saxena 	if (dpaa_intf->cgr_rx) {
5512defb114SSachin Saxena 		for (loop = 0; loop < dpaa_intf->nb_rx_queues; loop++)
5522defb114SSachin Saxena 			qman_delete_cgr(&dpaa_intf->cgr_rx[loop]);
5532defb114SSachin Saxena 	}
5542defb114SSachin Saxena 
5552defb114SSachin Saxena 	rte_free(dpaa_intf->cgr_rx);
5562defb114SSachin Saxena 	dpaa_intf->cgr_rx = NULL;
5572defb114SSachin Saxena 	/* Release TX congestion Groups */
5582defb114SSachin Saxena 	if (dpaa_intf->cgr_tx) {
5592defb114SSachin Saxena 		for (loop = 0; loop < MAX_DPAA_CORES; loop++)
5602defb114SSachin Saxena 			qman_delete_cgr(&dpaa_intf->cgr_tx[loop]);
5612defb114SSachin Saxena 		rte_free(dpaa_intf->cgr_tx);
5622defb114SSachin Saxena 		dpaa_intf->cgr_tx = NULL;
5632defb114SSachin Saxena 	}
5642defb114SSachin Saxena 
5652defb114SSachin Saxena 	rte_free(dpaa_intf->rx_queues);
5662defb114SSachin Saxena 	dpaa_intf->rx_queues = NULL;
5672defb114SSachin Saxena 
5682defb114SSachin Saxena 	rte_free(dpaa_intf->tx_queues);
5692defb114SSachin Saxena 	dpaa_intf->tx_queues = NULL;
5702defb114SSachin Saxena 
57162024eb8SIvan Ilchenko 	return ret;
57237f9b54bSShreyansh Jain }
57337f9b54bSShreyansh Jain 
574cf0fab1dSHemant Agrawal static int
575cf0fab1dSHemant Agrawal dpaa_fw_version_get(struct rte_eth_dev *dev __rte_unused,
576cf0fab1dSHemant Agrawal 		     char *fw_version,
577cf0fab1dSHemant Agrawal 		     size_t fw_size)
578cf0fab1dSHemant Agrawal {
579cf0fab1dSHemant Agrawal 	int ret;
580cf0fab1dSHemant Agrawal 	FILE *svr_file = NULL;
581cf0fab1dSHemant Agrawal 	unsigned int svr_ver = 0;
582cf0fab1dSHemant Agrawal 
583cf0fab1dSHemant Agrawal 	PMD_INIT_FUNC_TRACE();
584cf0fab1dSHemant Agrawal 
585cf0fab1dSHemant Agrawal 	svr_file = fopen(DPAA_SOC_ID_FILE, "r");
586cf0fab1dSHemant Agrawal 	if (!svr_file) {
587cf0fab1dSHemant Agrawal 		DPAA_PMD_ERR("Unable to open SoC device");
588cf0fab1dSHemant Agrawal 		return -ENOTSUP; /* Not supported on this infra */
589cf0fab1dSHemant Agrawal 	}
5903b59b73dSHemant Agrawal 	if (fscanf(svr_file, "svr:%x", &svr_ver) > 0)
5913b59b73dSHemant Agrawal 		dpaa_svr_family = svr_ver & SVR_MASK;
5923b59b73dSHemant Agrawal 	else
593cf0fab1dSHemant Agrawal 		DPAA_PMD_ERR("Unable to read SoC device");
594cf0fab1dSHemant Agrawal 
595a8e78906SHemant Agrawal 	fclose(svr_file);
596cf0fab1dSHemant Agrawal 
597a8e78906SHemant Agrawal 	ret = snprintf(fw_version, fw_size, "SVR:%x-fman-v%x",
598a8e78906SHemant Agrawal 		       svr_ver, fman_ip_rev);
599d345d6c9SFerruh Yigit 	if (ret < 0)
600d345d6c9SFerruh Yigit 		return -EINVAL;
601a8e78906SHemant Agrawal 
602d345d6c9SFerruh Yigit 	ret += 1; /* add the size of '\0' */
603d345d6c9SFerruh Yigit 	if (fw_size < (size_t)ret)
604cf0fab1dSHemant Agrawal 		return ret;
605cf0fab1dSHemant Agrawal 	else
606cf0fab1dSHemant Agrawal 		return 0;
607cf0fab1dSHemant Agrawal }
608cf0fab1dSHemant Agrawal 
609bdad90d1SIvan Ilchenko static int dpaa_eth_dev_info(struct rte_eth_dev *dev,
610799db456SShreyansh Jain 			     struct rte_eth_dev_info *dev_info)
611799db456SShreyansh Jain {
612799db456SShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
6136b10d1f7SNipun Gupta 	struct fman_if *fif = dev->process_private;
614799db456SShreyansh Jain 
61536528452SHemant Agrawal 	DPAA_PMD_DEBUG(": %s", dpaa_intf->name);
616799db456SShreyansh Jain 
617799db456SShreyansh Jain 	dev_info->max_rx_queues = dpaa_intf->nb_rx_queues;
618799db456SShreyansh Jain 	dev_info->max_tx_queues = dpaa_intf->nb_tx_queues;
619799db456SShreyansh Jain 	dev_info->max_rx_pktlen = DPAA_MAX_RX_PKT_LEN;
620799db456SShreyansh Jain 	dev_info->max_mac_addrs = DPAA_MAX_MAC_FILTER;
621799db456SShreyansh Jain 	dev_info->max_hash_mac_addrs = 0;
622799db456SShreyansh Jain 	dev_info->max_vfs = 0;
623295968d1SFerruh Yigit 	dev_info->max_vmdq_pools = RTE_ETH_16_POOLS;
6244fa5e0bbSShreyansh Jain 	dev_info->flow_type_rss_offloads = DPAA_RSS_OFFLOAD_ALL;
625c1752a36SSachin Saxena 
6266b10d1f7SNipun Gupta 	if (fif->mac_type == fman_mac_1g) {
627295968d1SFerruh Yigit 		dev_info->speed_capa = RTE_ETH_LINK_SPEED_10M_HD
628295968d1SFerruh Yigit 					| RTE_ETH_LINK_SPEED_10M
629295968d1SFerruh Yigit 					| RTE_ETH_LINK_SPEED_100M_HD
630295968d1SFerruh Yigit 					| RTE_ETH_LINK_SPEED_100M
631295968d1SFerruh Yigit 					| RTE_ETH_LINK_SPEED_1G;
6326b10d1f7SNipun Gupta 	} else if (fif->mac_type == fman_mac_2_5g) {
633295968d1SFerruh Yigit 		dev_info->speed_capa = RTE_ETH_LINK_SPEED_10M_HD
634295968d1SFerruh Yigit 					| RTE_ETH_LINK_SPEED_10M
635295968d1SFerruh Yigit 					| RTE_ETH_LINK_SPEED_100M_HD
636295968d1SFerruh Yigit 					| RTE_ETH_LINK_SPEED_100M
637295968d1SFerruh Yigit 					| RTE_ETH_LINK_SPEED_1G
638295968d1SFerruh Yigit 					| RTE_ETH_LINK_SPEED_2_5G;
6396b10d1f7SNipun Gupta 	} else if (fif->mac_type == fman_mac_10g) {
640295968d1SFerruh Yigit 		dev_info->speed_capa = RTE_ETH_LINK_SPEED_10M_HD
641295968d1SFerruh Yigit 					| RTE_ETH_LINK_SPEED_10M
642295968d1SFerruh Yigit 					| RTE_ETH_LINK_SPEED_100M_HD
643295968d1SFerruh Yigit 					| RTE_ETH_LINK_SPEED_100M
644295968d1SFerruh Yigit 					| RTE_ETH_LINK_SPEED_1G
645295968d1SFerruh Yigit 					| RTE_ETH_LINK_SPEED_2_5G
646295968d1SFerruh Yigit 					| RTE_ETH_LINK_SPEED_10G;
647bdad90d1SIvan Ilchenko 	} else {
648c1752a36SSachin Saxena 		DPAA_PMD_ERR("invalid link_speed: %s, %d",
6496b10d1f7SNipun Gupta 			     dpaa_intf->name, fif->mac_type);
650bdad90d1SIvan Ilchenko 		return -EINVAL;
651bdad90d1SIvan Ilchenko 	}
652c1752a36SSachin Saxena 
653c5836218SSunil Kumar Kori 	dev_info->rx_offload_capa = dev_rx_offloads_sup |
654c5836218SSunil Kumar Kori 					dev_rx_offloads_nodis;
655c5836218SSunil Kumar Kori 	dev_info->tx_offload_capa = dev_tx_offloads_sup |
656c5836218SSunil Kumar Kori 					dev_tx_offloads_nodis;
6572c01a48aSShreyansh Jain 	dev_info->default_rxportconf.burst_size = DPAA_DEF_RX_BURST_SIZE;
6582c01a48aSShreyansh Jain 	dev_info->default_txportconf.burst_size = DPAA_DEF_TX_BURST_SIZE;
659e35ead33SHemant Agrawal 	dev_info->default_rxportconf.nb_queues = 1;
660e35ead33SHemant Agrawal 	dev_info->default_txportconf.nb_queues = 1;
661e35ead33SHemant Agrawal 	dev_info->default_txportconf.ring_size = CGR_TX_CGR_THRESH;
662e35ead33SHemant Agrawal 	dev_info->default_rxportconf.ring_size = CGR_RX_PERFQ_THRESH;
663bdad90d1SIvan Ilchenko 
664bdad90d1SIvan Ilchenko 	return 0;
665799db456SShreyansh Jain }
666799db456SShreyansh Jain 
6672e6f5657SApeksha Gupta static int
6682e6f5657SApeksha Gupta dpaa_dev_rx_burst_mode_get(struct rte_eth_dev *dev,
6692e6f5657SApeksha Gupta 			__rte_unused uint16_t queue_id,
6702e6f5657SApeksha Gupta 			struct rte_eth_burst_mode *mode)
6712e6f5657SApeksha Gupta {
6722e6f5657SApeksha Gupta 	struct rte_eth_conf *eth_conf = &dev->data->dev_conf;
6732e6f5657SApeksha Gupta 	int ret = -EINVAL;
6742e6f5657SApeksha Gupta 	unsigned int i;
6752e6f5657SApeksha Gupta 	const struct burst_info {
6762e6f5657SApeksha Gupta 		uint64_t flags;
6772e6f5657SApeksha Gupta 		const char *output;
6782e6f5657SApeksha Gupta 	} rx_offload_map[] = {
679295968d1SFerruh Yigit 			{RTE_ETH_RX_OFFLOAD_SCATTER, " Scattered,"},
680295968d1SFerruh Yigit 			{RTE_ETH_RX_OFFLOAD_IPV4_CKSUM, " IPV4 csum,"},
681295968d1SFerruh Yigit 			{RTE_ETH_RX_OFFLOAD_UDP_CKSUM, " UDP csum,"},
682295968d1SFerruh Yigit 			{RTE_ETH_RX_OFFLOAD_TCP_CKSUM, " TCP csum,"},
683295968d1SFerruh Yigit 			{RTE_ETH_RX_OFFLOAD_OUTER_IPV4_CKSUM, " Outer IPV4 csum,"},
684295968d1SFerruh Yigit 			{RTE_ETH_RX_OFFLOAD_RSS_HASH, " RSS,"}
6852e6f5657SApeksha Gupta 	};
6862e6f5657SApeksha Gupta 
6872e6f5657SApeksha Gupta 	/* Update Rx offload info */
6882e6f5657SApeksha Gupta 	for (i = 0; i < RTE_DIM(rx_offload_map); i++) {
6892e6f5657SApeksha Gupta 		if (eth_conf->rxmode.offloads & rx_offload_map[i].flags) {
6902e6f5657SApeksha Gupta 			snprintf(mode->info, sizeof(mode->info), "%s",
6912e6f5657SApeksha Gupta 				rx_offload_map[i].output);
6922e6f5657SApeksha Gupta 			ret = 0;
6932e6f5657SApeksha Gupta 			break;
6942e6f5657SApeksha Gupta 		}
6952e6f5657SApeksha Gupta 	}
6962e6f5657SApeksha Gupta 	return ret;
6972e6f5657SApeksha Gupta }
6982e6f5657SApeksha Gupta 
6992e6f5657SApeksha Gupta static int
7002e6f5657SApeksha Gupta dpaa_dev_tx_burst_mode_get(struct rte_eth_dev *dev,
7012e6f5657SApeksha Gupta 			__rte_unused uint16_t queue_id,
7022e6f5657SApeksha Gupta 			struct rte_eth_burst_mode *mode)
7032e6f5657SApeksha Gupta {
7042e6f5657SApeksha Gupta 	struct rte_eth_conf *eth_conf = &dev->data->dev_conf;
7052e6f5657SApeksha Gupta 	int ret = -EINVAL;
7062e6f5657SApeksha Gupta 	unsigned int i;
7072e6f5657SApeksha Gupta 	const struct burst_info {
7082e6f5657SApeksha Gupta 		uint64_t flags;
7092e6f5657SApeksha Gupta 		const char *output;
7102e6f5657SApeksha Gupta 	} tx_offload_map[] = {
711295968d1SFerruh Yigit 			{RTE_ETH_TX_OFFLOAD_MT_LOCKFREE, " MT lockfree,"},
712295968d1SFerruh Yigit 			{RTE_ETH_TX_OFFLOAD_MBUF_FAST_FREE, " MBUF free disable,"},
713295968d1SFerruh Yigit 			{RTE_ETH_TX_OFFLOAD_IPV4_CKSUM, " IPV4 csum,"},
714295968d1SFerruh Yigit 			{RTE_ETH_TX_OFFLOAD_UDP_CKSUM, " UDP csum,"},
715295968d1SFerruh Yigit 			{RTE_ETH_TX_OFFLOAD_TCP_CKSUM, " TCP csum,"},
716295968d1SFerruh Yigit 			{RTE_ETH_TX_OFFLOAD_SCTP_CKSUM, " SCTP csum,"},
717295968d1SFerruh Yigit 			{RTE_ETH_TX_OFFLOAD_OUTER_IPV4_CKSUM, " Outer IPV4 csum,"},
718295968d1SFerruh Yigit 			{RTE_ETH_TX_OFFLOAD_MULTI_SEGS, " Scattered,"}
7192e6f5657SApeksha Gupta 	};
7202e6f5657SApeksha Gupta 
7212e6f5657SApeksha Gupta 	/* Update Tx offload info */
7222e6f5657SApeksha Gupta 	for (i = 0; i < RTE_DIM(tx_offload_map); i++) {
7232e6f5657SApeksha Gupta 		if (eth_conf->txmode.offloads & tx_offload_map[i].flags) {
7242e6f5657SApeksha Gupta 			snprintf(mode->info, sizeof(mode->info), "%s",
7252e6f5657SApeksha Gupta 				tx_offload_map[i].output);
7262e6f5657SApeksha Gupta 			ret = 0;
7272e6f5657SApeksha Gupta 			break;
7282e6f5657SApeksha Gupta 		}
7292e6f5657SApeksha Gupta 	}
7302e6f5657SApeksha Gupta 	return ret;
7312e6f5657SApeksha Gupta }
7322e6f5657SApeksha Gupta 
733e124a69fSShreyansh Jain static int dpaa_eth_link_update(struct rte_eth_dev *dev,
73489b9bb08SRohit Raj 				int wait_to_complete)
735e124a69fSShreyansh Jain {
736e124a69fSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
737e124a69fSShreyansh Jain 	struct rte_eth_link *link = &dev->data->dev_link;
7386b10d1f7SNipun Gupta 	struct fman_if *fif = dev->process_private;
7392aa10990SRohit Raj 	struct __fman_if *__fif = container_of(fif, struct __fman_if, __if);
7407a292619SRohit Raj 	int ret, ioctl_version;
74189b9bb08SRohit Raj 	uint8_t count;
742e124a69fSShreyansh Jain 
743e124a69fSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
744e124a69fSShreyansh Jain 
7457a292619SRohit Raj 	ioctl_version = dpaa_get_ioctl_version_number();
7467a292619SRohit Raj 
7477a292619SRohit Raj 	if (dev->data->dev_flags & RTE_ETH_DEV_INTR_LSC) {
74889b9bb08SRohit Raj 		for (count = 0; count <= MAX_REPEAT_TIME; count++) {
7497a292619SRohit Raj 			ret = dpaa_get_link_status(__fif->node_name, link);
7507a292619SRohit Raj 			if (ret)
7517a292619SRohit Raj 				return ret;
752295968d1SFerruh Yigit 			if (link->link_status == RTE_ETH_LINK_DOWN &&
75389b9bb08SRohit Raj 			    wait_to_complete)
75489b9bb08SRohit Raj 				rte_delay_ms(CHECK_INTERVAL);
75589b9bb08SRohit Raj 			else
75689b9bb08SRohit Raj 				break;
75789b9bb08SRohit Raj 		}
7587a292619SRohit Raj 	} else {
7597a292619SRohit Raj 		link->link_status = dpaa_intf->valid;
7607a292619SRohit Raj 	}
7617a292619SRohit Raj 
7627a292619SRohit Raj 	if (ioctl_version < 2) {
763295968d1SFerruh Yigit 		link->link_duplex = RTE_ETH_LINK_FULL_DUPLEX;
764295968d1SFerruh Yigit 		link->link_autoneg = RTE_ETH_LINK_AUTONEG;
7657a292619SRohit Raj 
7666b10d1f7SNipun Gupta 		if (fif->mac_type == fman_mac_1g)
767295968d1SFerruh Yigit 			link->link_speed = RTE_ETH_SPEED_NUM_1G;
7686b10d1f7SNipun Gupta 		else if (fif->mac_type == fman_mac_2_5g)
769295968d1SFerruh Yigit 			link->link_speed = RTE_ETH_SPEED_NUM_2_5G;
7706b10d1f7SNipun Gupta 		else if (fif->mac_type == fman_mac_10g)
771295968d1SFerruh Yigit 			link->link_speed = RTE_ETH_SPEED_NUM_10G;
772e124a69fSShreyansh Jain 		else
773e124a69fSShreyansh Jain 			DPAA_PMD_ERR("invalid link_speed: %s, %d",
7746b10d1f7SNipun Gupta 				     dpaa_intf->name, fif->mac_type);
7752aa10990SRohit Raj 	}
7762aa10990SRohit Raj 
7771ec9a3afSHemant Agrawal 	DPAA_PMD_INFO("Port %d Link is %s", dev->data->port_id,
7782aa10990SRohit Raj 		      link->link_status ? "Up" : "Down");
779e124a69fSShreyansh Jain 	return 0;
780e124a69fSShreyansh Jain }
781e124a69fSShreyansh Jain 
782d5b0924bSMatan Azrad static int dpaa_eth_stats_get(struct rte_eth_dev *dev,
783e1ad3a05SShreyansh Jain 			       struct rte_eth_stats *stats)
784e1ad3a05SShreyansh Jain {
785e1ad3a05SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
786e1ad3a05SShreyansh Jain 
7876b10d1f7SNipun Gupta 	fman_if_stats_get(dev->process_private, stats);
788d5b0924bSMatan Azrad 	return 0;
789e1ad3a05SShreyansh Jain }
790e1ad3a05SShreyansh Jain 
7919970a9adSIgor Romanov static int dpaa_eth_stats_reset(struct rte_eth_dev *dev)
792e1ad3a05SShreyansh Jain {
793e1ad3a05SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
794e1ad3a05SShreyansh Jain 
7956b10d1f7SNipun Gupta 	fman_if_stats_reset(dev->process_private);
796d2536b00SHemant Agrawal 	fman_if_bmi_stats_reset(dev->process_private);
7979970a9adSIgor Romanov 
7989970a9adSIgor Romanov 	return 0;
799e1ad3a05SShreyansh Jain }
80095ef603dSShreyansh Jain 
801b21ed3e2SHemant Agrawal static int
802b21ed3e2SHemant Agrawal dpaa_dev_xstats_get(struct rte_eth_dev *dev, struct rte_eth_xstat *xstats,
803b21ed3e2SHemant Agrawal 		    unsigned int n)
804b21ed3e2SHemant Agrawal {
805d2536b00SHemant Agrawal 	unsigned int i = 0, j, num = RTE_DIM(dpaa_xstats_strings);
806b21ed3e2SHemant Agrawal 	uint64_t values[sizeof(struct dpaa_if_stats) / 8];
807d2536b00SHemant Agrawal 	unsigned int bmi_count = sizeof(struct dpaa_if_rx_bmi_stats) / 4;
808b21ed3e2SHemant Agrawal 
809b21ed3e2SHemant Agrawal 	if (n < num)
810b21ed3e2SHemant Agrawal 		return num;
811b21ed3e2SHemant Agrawal 
812339c1025SHemant Agrawal 	if (xstats == NULL)
813339c1025SHemant Agrawal 		return 0;
814339c1025SHemant Agrawal 
8156b10d1f7SNipun Gupta 	fman_if_stats_get_all(dev->process_private, values,
816b21ed3e2SHemant Agrawal 			      sizeof(struct dpaa_if_stats) / 8);
817b21ed3e2SHemant Agrawal 
818d2536b00SHemant Agrawal 	for (i = 0; i < num - (bmi_count - 1); i++) {
819b21ed3e2SHemant Agrawal 		xstats[i].id = i;
820b21ed3e2SHemant Agrawal 		xstats[i].value = values[dpaa_xstats_strings[i].offset / 8];
821b21ed3e2SHemant Agrawal 	}
822d2536b00SHemant Agrawal 	fman_if_bmi_stats_get_all(dev->process_private, values);
823d2536b00SHemant Agrawal 	for (j = 0; i < num; i++, j++) {
824d2536b00SHemant Agrawal 		xstats[i].id = i;
825d2536b00SHemant Agrawal 		xstats[i].value = values[j];
826d2536b00SHemant Agrawal 	}
827d2536b00SHemant Agrawal 
828b21ed3e2SHemant Agrawal 	return i;
829b21ed3e2SHemant Agrawal }
830b21ed3e2SHemant Agrawal 
831b21ed3e2SHemant Agrawal static int
832b21ed3e2SHemant Agrawal dpaa_xstats_get_names(__rte_unused struct rte_eth_dev *dev,
833b21ed3e2SHemant Agrawal 		      struct rte_eth_xstat_name *xstats_names,
8345c3fc73eSHemant Agrawal 		      unsigned int limit)
835b21ed3e2SHemant Agrawal {
836b21ed3e2SHemant Agrawal 	unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings);
837b21ed3e2SHemant Agrawal 
8385c3fc73eSHemant Agrawal 	if (limit < stat_cnt)
8395c3fc73eSHemant Agrawal 		return stat_cnt;
8405c3fc73eSHemant Agrawal 
841b21ed3e2SHemant Agrawal 	if (xstats_names != NULL)
842b21ed3e2SHemant Agrawal 		for (i = 0; i < stat_cnt; i++)
8436723c0fcSBruce Richardson 			strlcpy(xstats_names[i].name,
8446723c0fcSBruce Richardson 				dpaa_xstats_strings[i].name,
8456723c0fcSBruce Richardson 				sizeof(xstats_names[i].name));
846b21ed3e2SHemant Agrawal 
847b21ed3e2SHemant Agrawal 	return stat_cnt;
848b21ed3e2SHemant Agrawal }
849b21ed3e2SHemant Agrawal 
850b21ed3e2SHemant Agrawal static int
851b21ed3e2SHemant Agrawal dpaa_xstats_get_by_id(struct rte_eth_dev *dev, const uint64_t *ids,
852b21ed3e2SHemant Agrawal 		      uint64_t *values, unsigned int n)
853b21ed3e2SHemant Agrawal {
854d2536b00SHemant Agrawal 	unsigned int i, j, stat_cnt = RTE_DIM(dpaa_xstats_strings);
855b21ed3e2SHemant Agrawal 	uint64_t values_copy[sizeof(struct dpaa_if_stats) / 8];
856d2536b00SHemant Agrawal 	unsigned int bmi_count = sizeof(struct dpaa_if_rx_bmi_stats) / 4;
857b21ed3e2SHemant Agrawal 
858b21ed3e2SHemant Agrawal 	if (!ids) {
859b21ed3e2SHemant Agrawal 		if (n < stat_cnt)
860b21ed3e2SHemant Agrawal 			return stat_cnt;
861b21ed3e2SHemant Agrawal 
862b21ed3e2SHemant Agrawal 		if (!values)
863b21ed3e2SHemant Agrawal 			return 0;
864b21ed3e2SHemant Agrawal 
8656b10d1f7SNipun Gupta 		fman_if_stats_get_all(dev->process_private, values_copy,
8665c3fc73eSHemant Agrawal 				      sizeof(struct dpaa_if_stats) / 8);
867b21ed3e2SHemant Agrawal 
868d2536b00SHemant Agrawal 		for (i = 0; i < stat_cnt - (bmi_count - 1); i++)
869b21ed3e2SHemant Agrawal 			values[i] =
870b21ed3e2SHemant Agrawal 				values_copy[dpaa_xstats_strings[i].offset / 8];
871b21ed3e2SHemant Agrawal 
872d2536b00SHemant Agrawal 		fman_if_bmi_stats_get_all(dev->process_private, values);
873d2536b00SHemant Agrawal 		for (j = 0; i < stat_cnt; i++, j++)
874d2536b00SHemant Agrawal 			values[i] = values_copy[j];
875d2536b00SHemant Agrawal 
876b21ed3e2SHemant Agrawal 		return stat_cnt;
877b21ed3e2SHemant Agrawal 	}
878b21ed3e2SHemant Agrawal 
879b21ed3e2SHemant Agrawal 	dpaa_xstats_get_by_id(dev, NULL, values_copy, stat_cnt);
880b21ed3e2SHemant Agrawal 
881b21ed3e2SHemant Agrawal 	for (i = 0; i < n; i++) {
882b21ed3e2SHemant Agrawal 		if (ids[i] >= stat_cnt) {
883b21ed3e2SHemant Agrawal 			DPAA_PMD_ERR("id value isn't valid");
884b21ed3e2SHemant Agrawal 			return -1;
885b21ed3e2SHemant Agrawal 		}
886b21ed3e2SHemant Agrawal 		values[i] = values_copy[ids[i]];
887b21ed3e2SHemant Agrawal 	}
888b21ed3e2SHemant Agrawal 	return n;
889b21ed3e2SHemant Agrawal }
890b21ed3e2SHemant Agrawal 
891b21ed3e2SHemant Agrawal static int
892b21ed3e2SHemant Agrawal dpaa_xstats_get_names_by_id(
893b21ed3e2SHemant Agrawal 	struct rte_eth_dev *dev,
894b21ed3e2SHemant Agrawal 	const uint64_t *ids,
8958c9f976fSAndrew Rybchenko 	struct rte_eth_xstat_name *xstats_names,
896b21ed3e2SHemant Agrawal 	unsigned int limit)
897b21ed3e2SHemant Agrawal {
898b21ed3e2SHemant Agrawal 	unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings);
899b21ed3e2SHemant Agrawal 	struct rte_eth_xstat_name xstats_names_copy[stat_cnt];
900b21ed3e2SHemant Agrawal 
901b21ed3e2SHemant Agrawal 	if (!ids)
902b21ed3e2SHemant Agrawal 		return dpaa_xstats_get_names(dev, xstats_names, limit);
903b21ed3e2SHemant Agrawal 
904b21ed3e2SHemant Agrawal 	dpaa_xstats_get_names(dev, xstats_names_copy, limit);
905b21ed3e2SHemant Agrawal 
906b21ed3e2SHemant Agrawal 	for (i = 0; i < limit; i++) {
907b21ed3e2SHemant Agrawal 		if (ids[i] >= stat_cnt) {
908b21ed3e2SHemant Agrawal 			DPAA_PMD_ERR("id value isn't valid");
909b21ed3e2SHemant Agrawal 			return -1;
910b21ed3e2SHemant Agrawal 		}
911b21ed3e2SHemant Agrawal 		strcpy(xstats_names[i].name, xstats_names_copy[ids[i]].name);
912b21ed3e2SHemant Agrawal 	}
913b21ed3e2SHemant Agrawal 	return limit;
914b21ed3e2SHemant Agrawal }
915b21ed3e2SHemant Agrawal 
9169039c812SAndrew Rybchenko static int dpaa_eth_promiscuous_enable(struct rte_eth_dev *dev)
91795ef603dSShreyansh Jain {
91895ef603dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
91995ef603dSShreyansh Jain 
9206b10d1f7SNipun Gupta 	fman_if_promiscuous_enable(dev->process_private);
9219039c812SAndrew Rybchenko 
9229039c812SAndrew Rybchenko 	return 0;
92395ef603dSShreyansh Jain }
92495ef603dSShreyansh Jain 
9259039c812SAndrew Rybchenko static int dpaa_eth_promiscuous_disable(struct rte_eth_dev *dev)
92695ef603dSShreyansh Jain {
92795ef603dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
92895ef603dSShreyansh Jain 
9296b10d1f7SNipun Gupta 	fman_if_promiscuous_disable(dev->process_private);
9309039c812SAndrew Rybchenko 
9319039c812SAndrew Rybchenko 	return 0;
93295ef603dSShreyansh Jain }
93395ef603dSShreyansh Jain 
934ca041cd4SIvan Ilchenko static int dpaa_eth_multicast_enable(struct rte_eth_dev *dev)
93544dd70a3SShreyansh Jain {
93644dd70a3SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
93744dd70a3SShreyansh Jain 
9386b10d1f7SNipun Gupta 	fman_if_set_mcast_filter_table(dev->process_private);
939ca041cd4SIvan Ilchenko 
940ca041cd4SIvan Ilchenko 	return 0;
94144dd70a3SShreyansh Jain }
94244dd70a3SShreyansh Jain 
943ca041cd4SIvan Ilchenko static int dpaa_eth_multicast_disable(struct rte_eth_dev *dev)
94444dd70a3SShreyansh Jain {
94544dd70a3SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
94644dd70a3SShreyansh Jain 
9476b10d1f7SNipun Gupta 	fman_if_reset_mcast_filter_table(dev->process_private);
948ca041cd4SIvan Ilchenko 
949ca041cd4SIvan Ilchenko 	return 0;
95044dd70a3SShreyansh Jain }
95144dd70a3SShreyansh Jain 
952e4abd4ffSJun Yang static void dpaa_fman_if_pool_setup(struct rte_eth_dev *dev)
953e4abd4ffSJun Yang {
954e4abd4ffSJun Yang 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
955e4abd4ffSJun Yang 	struct fman_if_ic_params icp;
956e4abd4ffSJun Yang 	uint32_t fd_offset;
957e4abd4ffSJun Yang 	uint32_t bp_size;
958e4abd4ffSJun Yang 
959e4abd4ffSJun Yang 	memset(&icp, 0, sizeof(icp));
960e4abd4ffSJun Yang 	/* set ICEOF for to the default value , which is 0*/
961e4abd4ffSJun Yang 	icp.iciof = DEFAULT_ICIOF;
962e4abd4ffSJun Yang 	icp.iceof = DEFAULT_RX_ICEOF;
963e4abd4ffSJun Yang 	icp.icsz = DEFAULT_ICSZ;
964e4abd4ffSJun Yang 	fman_if_set_ic_params(dev->process_private, &icp);
965e4abd4ffSJun Yang 
966e4abd4ffSJun Yang 	fd_offset = RTE_PKTMBUF_HEADROOM + DPAA_HW_BUF_RESERVE;
967e4abd4ffSJun Yang 	fman_if_set_fdoff(dev->process_private, fd_offset);
968e4abd4ffSJun Yang 
969e4abd4ffSJun Yang 	/* Buffer pool size should be equal to Dataroom Size*/
970e4abd4ffSJun Yang 	bp_size = rte_pktmbuf_data_room_size(dpaa_intf->bp_info->mp);
971e4abd4ffSJun Yang 
972e4abd4ffSJun Yang 	fman_if_set_bp(dev->process_private,
973e4abd4ffSJun Yang 		       dpaa_intf->bp_info->mp->size,
974e4abd4ffSJun Yang 		       dpaa_intf->bp_info->bpid, bp_size);
975e4abd4ffSJun Yang }
976e4abd4ffSJun Yang 
977e4abd4ffSJun Yang static inline int dpaa_eth_rx_queue_bp_check(struct rte_eth_dev *dev,
978e4abd4ffSJun Yang 					     int8_t vsp_id, uint32_t bpid)
979e4abd4ffSJun Yang {
980e4abd4ffSJun Yang 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
981e4abd4ffSJun Yang 	struct fman_if *fif = dev->process_private;
982e4abd4ffSJun Yang 
983e4abd4ffSJun Yang 	if (fif->num_profiles) {
984e4abd4ffSJun Yang 		if (vsp_id < 0)
985e4abd4ffSJun Yang 			vsp_id = fif->base_profile_id;
986e4abd4ffSJun Yang 	} else {
987e4abd4ffSJun Yang 		if (vsp_id < 0)
988e4abd4ffSJun Yang 			vsp_id = 0;
989e4abd4ffSJun Yang 	}
990e4abd4ffSJun Yang 
991e4abd4ffSJun Yang 	if (dpaa_intf->vsp_bpid[vsp_id] &&
992e4abd4ffSJun Yang 		bpid != dpaa_intf->vsp_bpid[vsp_id]) {
993e4abd4ffSJun Yang 		DPAA_PMD_ERR("Various MPs are assigned to RXQs with same VSP");
994e4abd4ffSJun Yang 
995e4abd4ffSJun Yang 		return -1;
996e4abd4ffSJun Yang 	}
997e4abd4ffSJun Yang 
998e4abd4ffSJun Yang 	return 0;
999e4abd4ffSJun Yang }
1000e4abd4ffSJun Yang 
100137f9b54bSShreyansh Jain static
100237f9b54bSShreyansh Jain int dpaa_eth_rx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx,
100362f53995SHemant Agrawal 			    uint16_t nb_desc,
100437f9b54bSShreyansh Jain 			    unsigned int socket_id __rte_unused,
1005e335cce4SHemant Agrawal 			    const struct rte_eth_rxconf *rx_conf,
100637f9b54bSShreyansh Jain 			    struct rte_mempool *mp)
100737f9b54bSShreyansh Jain {
100837f9b54bSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
10096b10d1f7SNipun Gupta 	struct fman_if *fif = dev->process_private;
101062f53995SHemant Agrawal 	struct qman_fq *rxq = &dpaa_intf->rx_queues[queue_idx];
10110c504f69SHemant Agrawal 	struct qm_mcc_initfq opts = {0};
10125edc61eeSRohit Raj 	u32 ch_id, flags = 0;
10130c504f69SHemant Agrawal 	int ret;
101455576ac2SHemant Agrawal 	u32 buffsz = rte_pktmbuf_data_room_size(mp) - RTE_PKTMBUF_HEADROOM;
10151bb4a528SFerruh Yigit 	uint32_t max_rx_pktlen;
101637f9b54bSShreyansh Jain 
101737f9b54bSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
101837f9b54bSShreyansh Jain 
10196fd3639aSHemant Agrawal 	if (queue_idx >= dev->data->nb_rx_queues) {
10206fd3639aSHemant Agrawal 		rte_errno = EOVERFLOW;
10216fd3639aSHemant Agrawal 		DPAA_PMD_ERR("%p: queue index out of range (%u >= %u)",
10226fd3639aSHemant Agrawal 		      (void *)dev, queue_idx, dev->data->nb_rx_queues);
10236fd3639aSHemant Agrawal 		return -rte_errno;
10246fd3639aSHemant Agrawal 	}
10256fd3639aSHemant Agrawal 
1026e335cce4SHemant Agrawal 	/* Rx deferred start is not supported */
1027e335cce4SHemant Agrawal 	if (rx_conf->rx_deferred_start) {
1028e335cce4SHemant Agrawal 		DPAA_PMD_ERR("%p:Rx deferred start not supported", (void *)dev);
1029e335cce4SHemant Agrawal 		return -EINVAL;
1030e335cce4SHemant Agrawal 	}
10312cf9264fSHemant Agrawal 	rxq->nb_desc = UINT16_MAX;
10322cf9264fSHemant Agrawal 	rxq->offloads = rx_conf->offloads;
1033e335cce4SHemant Agrawal 
10346fd3639aSHemant Agrawal 	DPAA_PMD_INFO("Rx queue setup for queue index: %d fq_id (0x%x)",
10356fd3639aSHemant Agrawal 			queue_idx, rxq->fqid);
103637f9b54bSShreyansh Jain 
1037e4abd4ffSJun Yang 	if (!fif->num_profiles) {
1038e4abd4ffSJun Yang 		if (dpaa_intf->bp_info && dpaa_intf->bp_info->bp &&
1039e4abd4ffSJun Yang 			dpaa_intf->bp_info->mp != mp) {
1040e4abd4ffSJun Yang 			DPAA_PMD_WARN("Multiple pools on same interface not"
1041e4abd4ffSJun Yang 				      " supported");
1042e4abd4ffSJun Yang 			return -EINVAL;
1043e4abd4ffSJun Yang 		}
1044e4abd4ffSJun Yang 	} else {
1045e4abd4ffSJun Yang 		if (dpaa_eth_rx_queue_bp_check(dev, rxq->vsp_id,
1046e4abd4ffSJun Yang 			DPAA_MEMPOOL_TO_POOL_INFO(mp)->bpid)) {
1047e4abd4ffSJun Yang 			return -EINVAL;
1048e4abd4ffSJun Yang 		}
1049e4abd4ffSJun Yang 	}
1050e4abd4ffSJun Yang 
1051376fb49eSNipun Gupta 	if (dpaa_intf->bp_info && dpaa_intf->bp_info->bp &&
1052376fb49eSNipun Gupta 	    dpaa_intf->bp_info->mp != mp) {
1053376fb49eSNipun Gupta 		DPAA_PMD_WARN("Multiple pools on same interface not supported");
1054376fb49eSNipun Gupta 		return -EINVAL;
1055376fb49eSNipun Gupta 	}
1056376fb49eSNipun Gupta 
10571bb4a528SFerruh Yigit 	max_rx_pktlen = dev->data->mtu + RTE_ETHER_HDR_LEN + RTE_ETHER_CRC_LEN +
10581bb4a528SFerruh Yigit 		VLAN_TAG_SIZE;
105955576ac2SHemant Agrawal 	/* Max packet can fit in single buffer */
10601bb4a528SFerruh Yigit 	if (max_rx_pktlen <= buffsz) {
106155576ac2SHemant Agrawal 		;
106255576ac2SHemant Agrawal 	} else if (dev->data->dev_conf.rxmode.offloads &
1063295968d1SFerruh Yigit 			RTE_ETH_RX_OFFLOAD_SCATTER) {
10641bb4a528SFerruh Yigit 		if (max_rx_pktlen > buffsz * DPAA_SGT_MAX_ENTRIES) {
10651bb4a528SFerruh Yigit 			DPAA_PMD_ERR("Maximum Rx packet size %d too big to fit "
106655576ac2SHemant Agrawal 				"MaxSGlist %d",
10671bb4a528SFerruh Yigit 				max_rx_pktlen, buffsz * DPAA_SGT_MAX_ENTRIES);
106855576ac2SHemant Agrawal 			rte_errno = EOVERFLOW;
106955576ac2SHemant Agrawal 			return -rte_errno;
107055576ac2SHemant Agrawal 		}
107155576ac2SHemant Agrawal 	} else {
107255576ac2SHemant Agrawal 		DPAA_PMD_WARN("The requested maximum Rx packet size (%u) is"
107355576ac2SHemant Agrawal 		     " larger than a single mbuf (%u) and scattered"
107465afdda0SRohit Raj 		     " mode has not been requested", max_rx_pktlen, buffsz);
107555576ac2SHemant Agrawal 	}
107655576ac2SHemant Agrawal 
107737f9b54bSShreyansh Jain 	dpaa_intf->bp_info = DPAA_MEMPOOL_TO_POOL_INFO(mp);
107837f9b54bSShreyansh Jain 
1079e4abd4ffSJun Yang 	/* For shared interface, it's done in kernel, skip.*/
1080e4abd4ffSJun Yang 	if (!fif->is_shared_mac)
1081e4abd4ffSJun Yang 		dpaa_fman_if_pool_setup(dev);
108237f9b54bSShreyansh Jain 
1083e4abd4ffSJun Yang 	if (fif->num_profiles) {
1084e4abd4ffSJun Yang 		int8_t vsp_id = rxq->vsp_id;
108537f9b54bSShreyansh Jain 
1086e4abd4ffSJun Yang 		if (vsp_id >= 0) {
1087e4abd4ffSJun Yang 			ret = dpaa_port_vsp_update(dpaa_intf, fmc_q, vsp_id,
1088e4abd4ffSJun Yang 					DPAA_MEMPOOL_TO_POOL_INFO(mp)->bpid,
108965afdda0SRohit Raj 					fif, buffsz + RTE_PKTMBUF_HEADROOM);
1090e4abd4ffSJun Yang 			if (ret) {
1091e4abd4ffSJun Yang 				DPAA_PMD_ERR("dpaa_port_vsp_update failed");
1092e4abd4ffSJun Yang 				return ret;
109337f9b54bSShreyansh Jain 			}
1094e4abd4ffSJun Yang 		} else {
1095e4abd4ffSJun Yang 			DPAA_PMD_INFO("Base profile is associated to"
10961ec9a3afSHemant Agrawal 				" RXQ fqid:%d", rxq->fqid);
1097e4abd4ffSJun Yang 			if (fif->is_shared_mac) {
1098e4abd4ffSJun Yang 				DPAA_PMD_ERR("Fatal: Base profile is associated"
1099e4abd4ffSJun Yang 					     " to shared interface on DPDK.");
1100e4abd4ffSJun Yang 				return -EINVAL;
1101e4abd4ffSJun Yang 			}
1102e4abd4ffSJun Yang 			dpaa_intf->vsp_bpid[fif->base_profile_id] =
1103e4abd4ffSJun Yang 				DPAA_MEMPOOL_TO_POOL_INFO(mp)->bpid;
1104e4abd4ffSJun Yang 		}
1105e4abd4ffSJun Yang 	} else {
1106e4abd4ffSJun Yang 		dpaa_intf->vsp_bpid[0] =
1107e4abd4ffSJun Yang 			DPAA_MEMPOOL_TO_POOL_INFO(mp)->bpid;
1108e4abd4ffSJun Yang 	}
1109e4abd4ffSJun Yang 
1110e4abd4ffSJun Yang 	dpaa_intf->valid = 1;
111155576ac2SHemant Agrawal 	DPAA_PMD_DEBUG("if:%s sg_on = %d, max_frm =%d", dpaa_intf->name,
11121bb4a528SFerruh Yigit 		fman_if_get_sg_enable(fif), max_rx_pktlen);
11130c504f69SHemant Agrawal 	/* checking if push mode only, no error check for now */
1114a6a75240SNipun Gupta 	if (!rxq->is_static &&
1115a6a75240SNipun Gupta 	    dpaa_push_mode_max_queue > dpaa_push_queue_idx) {
1116b9c94167SNipun Gupta 		struct qman_portal *qp;
1117a6a75240SNipun Gupta 		int q_fd;
1118b9c94167SNipun Gupta 
11190c504f69SHemant Agrawal 		dpaa_push_queue_idx++;
11200c504f69SHemant Agrawal 		opts.we_mask = QM_INITFQ_WE_FQCTRL | QM_INITFQ_WE_CONTEXTA;
11210c504f69SHemant Agrawal 		opts.fqd.fq_ctrl = QM_FQCTRL_AVOIDBLOCK |
11220c504f69SHemant Agrawal 				   QM_FQCTRL_CTXASTASHING |
11230c504f69SHemant Agrawal 				   QM_FQCTRL_PREFERINCACHE;
11240c504f69SHemant Agrawal 		opts.fqd.context_a.stashing.exclusive = 0;
11257be78d02SJosh Soref 		/* In multicore scenario stashing becomes a bottleneck on LS1046.
1126b9083ea5SNipun Gupta 		 * So do not enable stashing in this case
1127b9083ea5SNipun Gupta 		 */
1128b9083ea5SNipun Gupta 		if (dpaa_svr_family != SVR_LS1046A_FAMILY)
11290c504f69SHemant Agrawal 			opts.fqd.context_a.stashing.annotation_cl =
11300c504f69SHemant Agrawal 						DPAA_IF_RX_ANNOTATION_STASH;
11310c504f69SHemant Agrawal 		opts.fqd.context_a.stashing.data_cl = DPAA_IF_RX_DATA_STASH;
11320c504f69SHemant Agrawal 		opts.fqd.context_a.stashing.context_cl =
11330c504f69SHemant Agrawal 						DPAA_IF_RX_CONTEXT_STASH;
113462f53995SHemant Agrawal 
11350c504f69SHemant Agrawal 		/*Create a channel and associate given queue with the channel*/
11365edc61eeSRohit Raj 		qman_alloc_pool_range(&ch_id, 1, 1, 0);
11375edc61eeSRohit Raj 		rxq->ch_id = (u16)ch_id;
11385edc61eeSRohit Raj 
11390c504f69SHemant Agrawal 		opts.we_mask = opts.we_mask | QM_INITFQ_WE_DESTWQ;
11400c504f69SHemant Agrawal 		opts.fqd.dest.channel = rxq->ch_id;
11410c504f69SHemant Agrawal 		opts.fqd.dest.wq = DPAA_IF_RX_PRIORITY;
11420c504f69SHemant Agrawal 		flags = QMAN_INITFQ_FLAG_SCHED;
11430c504f69SHemant Agrawal 
11440c504f69SHemant Agrawal 		/* Configure tail drop */
11450c504f69SHemant Agrawal 		if (dpaa_intf->cgr_rx) {
11460c504f69SHemant Agrawal 			opts.we_mask |= QM_INITFQ_WE_CGID;
11470c504f69SHemant Agrawal 			opts.fqd.cgid = dpaa_intf->cgr_rx[queue_idx].cgrid;
11480c504f69SHemant Agrawal 			opts.fqd.fq_ctrl |= QM_FQCTRL_CGE;
11490c504f69SHemant Agrawal 		}
11500c504f69SHemant Agrawal 		ret = qman_init_fq(rxq, flags, &opts);
11516fd3639aSHemant Agrawal 		if (ret) {
11526fd3639aSHemant Agrawal 			DPAA_PMD_ERR("Channel/Q association failed. fqid 0x%x "
11536fd3639aSHemant Agrawal 				"ret:%d(%s)", rxq->fqid, ret, strerror(ret));
11546fd3639aSHemant Agrawal 			return ret;
11556fd3639aSHemant Agrawal 		}
115619b4aba2SHemant Agrawal 		if (dpaa_svr_family == SVR_LS1043A_FAMILY) {
115719b4aba2SHemant Agrawal 			rxq->cb.dqrr_dpdk_pull_cb = dpaa_rx_cb_no_prefetch;
115819b4aba2SHemant Agrawal 		} else {
1159b9083ea5SNipun Gupta 			rxq->cb.dqrr_dpdk_pull_cb = dpaa_rx_cb;
1160b9083ea5SNipun Gupta 			rxq->cb.dqrr_prepare = dpaa_rx_cb_prepare;
116119b4aba2SHemant Agrawal 		}
116219b4aba2SHemant Agrawal 
11630c504f69SHemant Agrawal 		rxq->is_static = true;
1164b9c94167SNipun Gupta 
1165b9c94167SNipun Gupta 		/* Allocate qman specific portals */
1166a6a75240SNipun Gupta 		qp = fsl_qman_fq_portal_create(&q_fd);
1167b9c94167SNipun Gupta 		if (!qp) {
1168b9c94167SNipun Gupta 			DPAA_PMD_ERR("Unable to alloc fq portal");
1169b9c94167SNipun Gupta 			return -1;
1170b9c94167SNipun Gupta 		}
1171b9c94167SNipun Gupta 		rxq->qp = qp;
1172a6a75240SNipun Gupta 
1173a6a75240SNipun Gupta 		/* Set up the device interrupt handler */
1174d61138d4SHarman Kalra 		if (dev->intr_handle == NULL) {
1175a6a75240SNipun Gupta 			struct rte_dpaa_device *dpaa_dev;
1176a6a75240SNipun Gupta 			struct rte_device *rdev = dev->device;
1177a6a75240SNipun Gupta 
1178a6a75240SNipun Gupta 			dpaa_dev = container_of(rdev, struct rte_dpaa_device,
1179a6a75240SNipun Gupta 						device);
1180d61138d4SHarman Kalra 			dev->intr_handle = dpaa_dev->intr_handle;
1181d61138d4SHarman Kalra 			if (rte_intr_vec_list_alloc(dev->intr_handle,
1182d61138d4SHarman Kalra 					NULL, dpaa_push_mode_max_queue)) {
1183a6a75240SNipun Gupta 				DPAA_PMD_ERR("intr_vec alloc failed");
1184a6a75240SNipun Gupta 				return -ENOMEM;
1185a6a75240SNipun Gupta 			}
1186d61138d4SHarman Kalra 			if (rte_intr_nb_efd_set(dev->intr_handle,
1187d61138d4SHarman Kalra 					dpaa_push_mode_max_queue))
1188d61138d4SHarman Kalra 				return -rte_errno;
1189d61138d4SHarman Kalra 
1190d61138d4SHarman Kalra 			if (rte_intr_max_intr_set(dev->intr_handle,
1191d61138d4SHarman Kalra 					dpaa_push_mode_max_queue))
1192d61138d4SHarman Kalra 				return -rte_errno;
1193a6a75240SNipun Gupta 		}
1194a6a75240SNipun Gupta 
1195d61138d4SHarman Kalra 		if (rte_intr_type_set(dev->intr_handle, RTE_INTR_HANDLE_EXT))
1196d61138d4SHarman Kalra 			return -rte_errno;
1197d61138d4SHarman Kalra 
1198d61138d4SHarman Kalra 		if (rte_intr_vec_list_index_set(dev->intr_handle,
1199d61138d4SHarman Kalra 						queue_idx, queue_idx + 1))
1200d61138d4SHarman Kalra 			return -rte_errno;
1201d61138d4SHarman Kalra 
1202d61138d4SHarman Kalra 		if (rte_intr_efds_index_set(dev->intr_handle, queue_idx,
1203d61138d4SHarman Kalra 						   q_fd))
1204d61138d4SHarman Kalra 			return -rte_errno;
1205d61138d4SHarman Kalra 
1206a6a75240SNipun Gupta 		rxq->q_fd = q_fd;
12070c504f69SHemant Agrawal 	}
1208e1797f4bSAkhil Goyal 	rxq->bp_array = rte_dpaa_bpid_info;
120962f53995SHemant Agrawal 	dev->data->rx_queues[queue_idx] = rxq;
121062f53995SHemant Agrawal 
121162f53995SHemant Agrawal 	/* configure the CGR size as per the desc size */
121262f53995SHemant Agrawal 	if (dpaa_intf->cgr_rx) {
121362f53995SHemant Agrawal 		struct qm_mcc_initcgr cgr_opts = {0};
121462f53995SHemant Agrawal 
12152cf9264fSHemant Agrawal 		rxq->nb_desc = nb_desc;
121662f53995SHemant Agrawal 		/* Enable tail drop with cgr on this queue */
121762f53995SHemant Agrawal 		qm_cgr_cs_thres_set64(&cgr_opts.cgr.cs_thres, nb_desc, 0);
121862f53995SHemant Agrawal 		ret = qman_modify_cgr(dpaa_intf->cgr_rx, 0, &cgr_opts);
121962f53995SHemant Agrawal 		if (ret) {
122062f53995SHemant Agrawal 			DPAA_PMD_WARN(
122162f53995SHemant Agrawal 				"rx taildrop modify fail on fqid %d (ret=%d)",
122262f53995SHemant Agrawal 				rxq->fqid, ret);
122362f53995SHemant Agrawal 		}
122462f53995SHemant Agrawal 	}
122595d226f0SNipun Gupta 	/* Enable main queue to receive error packets also by default */
122695d226f0SNipun Gupta 	fman_if_set_err_fqid(fif, rxq->fqid);
122737f9b54bSShreyansh Jain 	return 0;
122837f9b54bSShreyansh Jain }
122937f9b54bSShreyansh Jain 
12301e06b6dcSHemant Agrawal int
123177b7b81eSNeil Horman dpaa_eth_eventq_attach(const struct rte_eth_dev *dev,
12325e745593SSunil Kumar Kori 		int eth_rx_queue_id,
12335e745593SSunil Kumar Kori 		u16 ch_id,
12345e745593SSunil Kumar Kori 		const struct rte_event_eth_rx_adapter_queue_conf *queue_conf)
12355e745593SSunil Kumar Kori {
12365e745593SSunil Kumar Kori 	int ret;
12375e745593SSunil Kumar Kori 	u32 flags = 0;
12385e745593SSunil Kumar Kori 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
12395e745593SSunil Kumar Kori 	struct qman_fq *rxq = &dpaa_intf->rx_queues[eth_rx_queue_id];
12405e745593SSunil Kumar Kori 	struct qm_mcc_initfq opts = {0};
12415e745593SSunil Kumar Kori 
12421af8b0b2SDavid Marchand 	if (dpaa_push_mode_max_queue) {
12431af8b0b2SDavid Marchand 		DPAA_PMD_WARN("PUSH mode q and EVENTDEV are not compatible");
12441af8b0b2SDavid Marchand 		DPAA_PMD_WARN("PUSH mode already enabled for first %d queues.",
12455e745593SSunil Kumar Kori 			      dpaa_push_mode_max_queue);
12461af8b0b2SDavid Marchand 		DPAA_PMD_WARN("To disable set DPAA_PUSH_QUEUES_NUMBER to 0");
12471af8b0b2SDavid Marchand 	}
12485e745593SSunil Kumar Kori 
12495e745593SSunil Kumar Kori 	dpaa_poll_queue_default_config(&opts);
12505e745593SSunil Kumar Kori 
12515e745593SSunil Kumar Kori 	switch (queue_conf->ev.sched_type) {
12525e745593SSunil Kumar Kori 	case RTE_SCHED_TYPE_ATOMIC:
12535e745593SSunil Kumar Kori 		opts.fqd.fq_ctrl |= QM_FQCTRL_HOLDACTIVE;
12545e745593SSunil Kumar Kori 		/* Reset FQCTRL_AVOIDBLOCK bit as it is unnecessary
12555e745593SSunil Kumar Kori 		 * configuration with HOLD_ACTIVE setting
12565e745593SSunil Kumar Kori 		 */
12575e745593SSunil Kumar Kori 		opts.fqd.fq_ctrl &= (~QM_FQCTRL_AVOIDBLOCK);
12585e745593SSunil Kumar Kori 		rxq->cb.dqrr_dpdk_cb = dpaa_rx_cb_atomic;
12595e745593SSunil Kumar Kori 		break;
12605e745593SSunil Kumar Kori 	case RTE_SCHED_TYPE_ORDERED:
12611ec9a3afSHemant Agrawal 		DPAA_PMD_ERR("Ordered queue schedule type is not supported");
12625e745593SSunil Kumar Kori 		return -1;
12635e745593SSunil Kumar Kori 	default:
12645e745593SSunil Kumar Kori 		opts.fqd.fq_ctrl |= QM_FQCTRL_AVOIDBLOCK;
12655e745593SSunil Kumar Kori 		rxq->cb.dqrr_dpdk_cb = dpaa_rx_cb_parallel;
12665e745593SSunil Kumar Kori 		break;
12675e745593SSunil Kumar Kori 	}
12685e745593SSunil Kumar Kori 
12695e745593SSunil Kumar Kori 	opts.we_mask = opts.we_mask | QM_INITFQ_WE_DESTWQ;
12705e745593SSunil Kumar Kori 	opts.fqd.dest.channel = ch_id;
12715e745593SSunil Kumar Kori 	opts.fqd.dest.wq = queue_conf->ev.priority;
12725e745593SSunil Kumar Kori 
12735e745593SSunil Kumar Kori 	if (dpaa_intf->cgr_rx) {
12745e745593SSunil Kumar Kori 		opts.we_mask |= QM_INITFQ_WE_CGID;
12755e745593SSunil Kumar Kori 		opts.fqd.cgid = dpaa_intf->cgr_rx[eth_rx_queue_id].cgrid;
12765e745593SSunil Kumar Kori 		opts.fqd.fq_ctrl |= QM_FQCTRL_CGE;
12775e745593SSunil Kumar Kori 	}
12785e745593SSunil Kumar Kori 
12795e745593SSunil Kumar Kori 	flags = QMAN_INITFQ_FLAG_SCHED;
12805e745593SSunil Kumar Kori 
12815e745593SSunil Kumar Kori 	ret = qman_init_fq(rxq, flags, &opts);
12825e745593SSunil Kumar Kori 	if (ret) {
12836fd3639aSHemant Agrawal 		DPAA_PMD_ERR("Ev-Channel/Q association failed. fqid 0x%x "
12846fd3639aSHemant Agrawal 				"ret:%d(%s)", rxq->fqid, ret, strerror(ret));
12855e745593SSunil Kumar Kori 		return ret;
12865e745593SSunil Kumar Kori 	}
12875e745593SSunil Kumar Kori 
12885e745593SSunil Kumar Kori 	/* copy configuration which needs to be filled during dequeue */
12895e745593SSunil Kumar Kori 	memcpy(&rxq->ev, &queue_conf->ev, sizeof(struct rte_event));
12905e745593SSunil Kumar Kori 	dev->data->rx_queues[eth_rx_queue_id] = rxq;
12915e745593SSunil Kumar Kori 
12925e745593SSunil Kumar Kori 	return ret;
12935e745593SSunil Kumar Kori }
12945e745593SSunil Kumar Kori 
12951e06b6dcSHemant Agrawal int
129677b7b81eSNeil Horman dpaa_eth_eventq_detach(const struct rte_eth_dev *dev,
12975e745593SSunil Kumar Kori 		int eth_rx_queue_id)
12985e745593SSunil Kumar Kori {
1299ee6647e0SGagandeep Singh 	struct qm_mcc_initfq opts = {0};
13005e745593SSunil Kumar Kori 	int ret;
13015e745593SSunil Kumar Kori 	u32 flags = 0;
13025e745593SSunil Kumar Kori 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
13035e745593SSunil Kumar Kori 	struct qman_fq *rxq = &dpaa_intf->rx_queues[eth_rx_queue_id];
13045e745593SSunil Kumar Kori 
1305ee6647e0SGagandeep Singh 	qman_retire_fq(rxq, NULL);
1306ee6647e0SGagandeep Singh 	qman_oos_fq(rxq);
13075e745593SSunil Kumar Kori 	ret = qman_init_fq(rxq, flags, &opts);
13085e745593SSunil Kumar Kori 	if (ret) {
1309ee6647e0SGagandeep Singh 		DPAA_PMD_ERR("detach rx fqid %d failed with ret: %d",
13105e745593SSunil Kumar Kori 			     rxq->fqid, ret);
13115e745593SSunil Kumar Kori 	}
13125e745593SSunil Kumar Kori 
13135e745593SSunil Kumar Kori 	rxq->cb.dqrr_dpdk_cb = NULL;
13145e745593SSunil Kumar Kori 	dev->data->rx_queues[eth_rx_queue_id] = NULL;
13155e745593SSunil Kumar Kori 
13165e745593SSunil Kumar Kori 	return 0;
13175e745593SSunil Kumar Kori }
13185e745593SSunil Kumar Kori 
131937f9b54bSShreyansh Jain static
132037f9b54bSShreyansh Jain int dpaa_eth_tx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx,
132137f9b54bSShreyansh Jain 			    uint16_t nb_desc __rte_unused,
132237f9b54bSShreyansh Jain 		unsigned int socket_id __rte_unused,
1323e335cce4SHemant Agrawal 		const struct rte_eth_txconf *tx_conf)
132437f9b54bSShreyansh Jain {
132537f9b54bSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
13262cf9264fSHemant Agrawal 	struct qman_fq *txq = &dpaa_intf->tx_queues[queue_idx];
132737f9b54bSShreyansh Jain 
132837f9b54bSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
132937f9b54bSShreyansh Jain 
1330e335cce4SHemant Agrawal 	/* Tx deferred start is not supported */
1331e335cce4SHemant Agrawal 	if (tx_conf->tx_deferred_start) {
1332e335cce4SHemant Agrawal 		DPAA_PMD_ERR("%p:Tx deferred start not supported", (void *)dev);
1333e335cce4SHemant Agrawal 		return -EINVAL;
1334e335cce4SHemant Agrawal 	}
13352cf9264fSHemant Agrawal 	txq->nb_desc = UINT16_MAX;
13362cf9264fSHemant Agrawal 	txq->offloads = tx_conf->offloads;
13372cf9264fSHemant Agrawal 
13386fd3639aSHemant Agrawal 	if (queue_idx >= dev->data->nb_tx_queues) {
13396fd3639aSHemant Agrawal 		rte_errno = EOVERFLOW;
13406fd3639aSHemant Agrawal 		DPAA_PMD_ERR("%p: queue index out of range (%u >= %u)",
13416fd3639aSHemant Agrawal 		      (void *)dev, queue_idx, dev->data->nb_tx_queues);
13426fd3639aSHemant Agrawal 		return -rte_errno;
13436fd3639aSHemant Agrawal 	}
13446fd3639aSHemant Agrawal 
13456fd3639aSHemant Agrawal 	DPAA_PMD_INFO("Tx queue setup for queue index: %d fq_id (0x%x)",
13462cf9264fSHemant Agrawal 			queue_idx, txq->fqid);
13472cf9264fSHemant Agrawal 	dev->data->tx_queues[queue_idx] = txq;
13489124e65dSGagandeep Singh 
134937f9b54bSShreyansh Jain 	return 0;
135037f9b54bSShreyansh Jain }
135137f9b54bSShreyansh Jain 
1352b005d729SHemant Agrawal static uint32_t
13538d7d4fcdSKonstantin Ananyev dpaa_dev_rx_queue_count(void *rx_queue)
1354b005d729SHemant Agrawal {
13558d7d4fcdSKonstantin Ananyev 	struct qman_fq *rxq = rx_queue;
1356b005d729SHemant Agrawal 	u32 frm_cnt = 0;
1357b005d729SHemant Agrawal 
1358b005d729SHemant Agrawal 	PMD_INIT_FUNC_TRACE();
1359b005d729SHemant Agrawal 
1360b005d729SHemant Agrawal 	if (qman_query_fq_frm_cnt(rxq, &frm_cnt) == 0) {
13618d7d4fcdSKonstantin Ananyev 		DPAA_PMD_DEBUG("RX frame count for q(%p) is %u",
13628d7d4fcdSKonstantin Ananyev 			       rx_queue, frm_cnt);
1363b005d729SHemant Agrawal 	}
1364b005d729SHemant Agrawal 	return frm_cnt;
1365b005d729SHemant Agrawal }
1366b005d729SHemant Agrawal 
1367e124a69fSShreyansh Jain static int dpaa_link_down(struct rte_eth_dev *dev)
1368e124a69fSShreyansh Jain {
1369f231d48dSRohit Raj 	struct fman_if *fif = dev->process_private;
1370f231d48dSRohit Raj 	struct __fman_if *__fif;
1371f231d48dSRohit Raj 
1372e124a69fSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1373e124a69fSShreyansh Jain 
1374f231d48dSRohit Raj 	__fif = container_of(fif, struct __fman_if, __if);
1375f231d48dSRohit Raj 
1376f231d48dSRohit Raj 	if (dev->data->dev_flags & RTE_ETH_DEV_INTR_LSC)
1377295968d1SFerruh Yigit 		dpaa_update_link_status(__fif->node_name, RTE_ETH_LINK_DOWN);
1378f231d48dSRohit Raj 	else
137962024eb8SIvan Ilchenko 		return dpaa_eth_dev_stop(dev);
1380e124a69fSShreyansh Jain 	return 0;
1381e124a69fSShreyansh Jain }
1382e124a69fSShreyansh Jain 
1383e124a69fSShreyansh Jain static int dpaa_link_up(struct rte_eth_dev *dev)
1384e124a69fSShreyansh Jain {
1385f231d48dSRohit Raj 	struct fman_if *fif = dev->process_private;
1386f231d48dSRohit Raj 	struct __fman_if *__fif;
1387f231d48dSRohit Raj 
1388e124a69fSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1389e124a69fSShreyansh Jain 
1390f231d48dSRohit Raj 	__fif = container_of(fif, struct __fman_if, __if);
1391f231d48dSRohit Raj 
1392f231d48dSRohit Raj 	if (dev->data->dev_flags & RTE_ETH_DEV_INTR_LSC)
1393295968d1SFerruh Yigit 		dpaa_update_link_status(__fif->node_name, RTE_ETH_LINK_UP);
1394f231d48dSRohit Raj 	else
1395e124a69fSShreyansh Jain 		dpaa_eth_dev_start(dev);
1396e124a69fSShreyansh Jain 	return 0;
1397e124a69fSShreyansh Jain }
1398e124a69fSShreyansh Jain 
1399fe6c6032SShreyansh Jain static int
140012a4678aSShreyansh Jain dpaa_flow_ctrl_set(struct rte_eth_dev *dev,
140112a4678aSShreyansh Jain 		   struct rte_eth_fc_conf *fc_conf)
140212a4678aSShreyansh Jain {
140312a4678aSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
140412a4678aSShreyansh Jain 	struct rte_eth_fc_conf *net_fc;
140512a4678aSShreyansh Jain 
140612a4678aSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
140712a4678aSShreyansh Jain 
140812a4678aSShreyansh Jain 	if (!(dpaa_intf->fc_conf)) {
140912a4678aSShreyansh Jain 		dpaa_intf->fc_conf = rte_zmalloc(NULL,
141012a4678aSShreyansh Jain 			sizeof(struct rte_eth_fc_conf), MAX_CACHELINE);
141112a4678aSShreyansh Jain 		if (!dpaa_intf->fc_conf) {
141212a4678aSShreyansh Jain 			DPAA_PMD_ERR("unable to save flow control info");
141312a4678aSShreyansh Jain 			return -ENOMEM;
141412a4678aSShreyansh Jain 		}
141512a4678aSShreyansh Jain 	}
141612a4678aSShreyansh Jain 	net_fc = dpaa_intf->fc_conf;
141712a4678aSShreyansh Jain 
141812a4678aSShreyansh Jain 	if (fc_conf->high_water < fc_conf->low_water) {
141912a4678aSShreyansh Jain 		DPAA_PMD_ERR("Incorrect Flow Control Configuration");
142012a4678aSShreyansh Jain 		return -EINVAL;
142112a4678aSShreyansh Jain 	}
142212a4678aSShreyansh Jain 
1423295968d1SFerruh Yigit 	if (fc_conf->mode == RTE_ETH_FC_NONE) {
142412a4678aSShreyansh Jain 		return 0;
1425295968d1SFerruh Yigit 	} else if (fc_conf->mode == RTE_ETH_FC_TX_PAUSE ||
1426295968d1SFerruh Yigit 		 fc_conf->mode == RTE_ETH_FC_FULL) {
14276b10d1f7SNipun Gupta 		fman_if_set_fc_threshold(dev->process_private,
14286b10d1f7SNipun Gupta 					 fc_conf->high_water,
142912a4678aSShreyansh Jain 					 fc_conf->low_water,
143012a4678aSShreyansh Jain 					 dpaa_intf->bp_info->bpid);
143112a4678aSShreyansh Jain 		if (fc_conf->pause_time)
14326b10d1f7SNipun Gupta 			fman_if_set_fc_quanta(dev->process_private,
143312a4678aSShreyansh Jain 					      fc_conf->pause_time);
143412a4678aSShreyansh Jain 	}
143512a4678aSShreyansh Jain 
143612a4678aSShreyansh Jain 	/* Save the information in dpaa device */
143712a4678aSShreyansh Jain 	net_fc->pause_time = fc_conf->pause_time;
143812a4678aSShreyansh Jain 	net_fc->high_water = fc_conf->high_water;
143912a4678aSShreyansh Jain 	net_fc->low_water = fc_conf->low_water;
144012a4678aSShreyansh Jain 	net_fc->send_xon = fc_conf->send_xon;
144112a4678aSShreyansh Jain 	net_fc->mac_ctrl_frame_fwd = fc_conf->mac_ctrl_frame_fwd;
144212a4678aSShreyansh Jain 	net_fc->mode = fc_conf->mode;
144312a4678aSShreyansh Jain 	net_fc->autoneg = fc_conf->autoneg;
144412a4678aSShreyansh Jain 
144512a4678aSShreyansh Jain 	return 0;
144612a4678aSShreyansh Jain }
144712a4678aSShreyansh Jain 
144812a4678aSShreyansh Jain static int
144912a4678aSShreyansh Jain dpaa_flow_ctrl_get(struct rte_eth_dev *dev,
145012a4678aSShreyansh Jain 		   struct rte_eth_fc_conf *fc_conf)
145112a4678aSShreyansh Jain {
145212a4678aSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
145312a4678aSShreyansh Jain 	struct rte_eth_fc_conf *net_fc = dpaa_intf->fc_conf;
145412a4678aSShreyansh Jain 	int ret;
145512a4678aSShreyansh Jain 
145612a4678aSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
145712a4678aSShreyansh Jain 
145812a4678aSShreyansh Jain 	if (net_fc) {
145912a4678aSShreyansh Jain 		fc_conf->pause_time = net_fc->pause_time;
146012a4678aSShreyansh Jain 		fc_conf->high_water = net_fc->high_water;
146112a4678aSShreyansh Jain 		fc_conf->low_water = net_fc->low_water;
146212a4678aSShreyansh Jain 		fc_conf->send_xon = net_fc->send_xon;
146312a4678aSShreyansh Jain 		fc_conf->mac_ctrl_frame_fwd = net_fc->mac_ctrl_frame_fwd;
146412a4678aSShreyansh Jain 		fc_conf->mode = net_fc->mode;
146512a4678aSShreyansh Jain 		fc_conf->autoneg = net_fc->autoneg;
146612a4678aSShreyansh Jain 		return 0;
146712a4678aSShreyansh Jain 	}
14686b10d1f7SNipun Gupta 	ret = fman_if_get_fc_threshold(dev->process_private);
146912a4678aSShreyansh Jain 	if (ret) {
1470295968d1SFerruh Yigit 		fc_conf->mode = RTE_ETH_FC_TX_PAUSE;
14716b10d1f7SNipun Gupta 		fc_conf->pause_time =
14726b10d1f7SNipun Gupta 			fman_if_get_fc_quanta(dev->process_private);
147312a4678aSShreyansh Jain 	} else {
1474295968d1SFerruh Yigit 		fc_conf->mode = RTE_ETH_FC_NONE;
147512a4678aSShreyansh Jain 	}
147612a4678aSShreyansh Jain 
147712a4678aSShreyansh Jain 	return 0;
147812a4678aSShreyansh Jain }
147912a4678aSShreyansh Jain 
148012a4678aSShreyansh Jain static int
1481fe6c6032SShreyansh Jain dpaa_dev_add_mac_addr(struct rte_eth_dev *dev,
14826d13ea8eSOlivier Matz 			     struct rte_ether_addr *addr,
1483fe6c6032SShreyansh Jain 			     uint32_t index,
1484fe6c6032SShreyansh Jain 			     __rte_unused uint32_t pool)
1485fe6c6032SShreyansh Jain {
1486fe6c6032SShreyansh Jain 	int ret;
1487fe6c6032SShreyansh Jain 
1488fe6c6032SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1489fe6c6032SShreyansh Jain 
14906b10d1f7SNipun Gupta 	ret = fman_if_add_mac_addr(dev->process_private,
14916b10d1f7SNipun Gupta 				   addr->addr_bytes, index);
1492fe6c6032SShreyansh Jain 
1493fe6c6032SShreyansh Jain 	if (ret)
1494b7c7ff6eSStephen Hemminger 		DPAA_PMD_ERR("Adding the MAC ADDR failed: err = %d", ret);
1495fe6c6032SShreyansh Jain 	return 0;
1496fe6c6032SShreyansh Jain }
1497fe6c6032SShreyansh Jain 
1498fe6c6032SShreyansh Jain static void
1499fe6c6032SShreyansh Jain dpaa_dev_remove_mac_addr(struct rte_eth_dev *dev,
1500fe6c6032SShreyansh Jain 			  uint32_t index)
1501fe6c6032SShreyansh Jain {
1502fe6c6032SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1503fe6c6032SShreyansh Jain 
15046b10d1f7SNipun Gupta 	fman_if_clear_mac_addr(dev->process_private, index);
1505fe6c6032SShreyansh Jain }
1506fe6c6032SShreyansh Jain 
1507caccf8b3SOlivier Matz static int
1508fe6c6032SShreyansh Jain dpaa_dev_set_mac_addr(struct rte_eth_dev *dev,
15096d13ea8eSOlivier Matz 		       struct rte_ether_addr *addr)
1510fe6c6032SShreyansh Jain {
1511fe6c6032SShreyansh Jain 	int ret;
1512fe6c6032SShreyansh Jain 
1513fe6c6032SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1514fe6c6032SShreyansh Jain 
15156b10d1f7SNipun Gupta 	ret = fman_if_add_mac_addr(dev->process_private, addr->addr_bytes, 0);
1516fe6c6032SShreyansh Jain 	if (ret)
1517b7c7ff6eSStephen Hemminger 		DPAA_PMD_ERR("Setting the MAC ADDR failed %d", ret);
1518caccf8b3SOlivier Matz 
1519caccf8b3SOlivier Matz 	return ret;
1520fe6c6032SShreyansh Jain }
1521fe6c6032SShreyansh Jain 
1522627e677dSSachin Saxena static int
1523627e677dSSachin Saxena dpaa_dev_rss_hash_update(struct rte_eth_dev *dev,
1524627e677dSSachin Saxena 			 struct rte_eth_rss_conf *rss_conf)
1525627e677dSSachin Saxena {
1526627e677dSSachin Saxena 	struct rte_eth_dev_data *data = dev->data;
1527627e677dSSachin Saxena 	struct rte_eth_conf *eth_conf = &data->dev_conf;
1528627e677dSSachin Saxena 
1529627e677dSSachin Saxena 	PMD_INIT_FUNC_TRACE();
1530627e677dSSachin Saxena 
1531627e677dSSachin Saxena 	if (!(default_q || fmc_q)) {
1532627e677dSSachin Saxena 		if (dpaa_fm_config(dev, rss_conf->rss_hf)) {
15331ec9a3afSHemant Agrawal 			DPAA_PMD_ERR("FM port configuration: Failed");
1534627e677dSSachin Saxena 			return -1;
1535627e677dSSachin Saxena 		}
1536627e677dSSachin Saxena 		eth_conf->rx_adv_conf.rss_conf.rss_hf = rss_conf->rss_hf;
1537627e677dSSachin Saxena 	} else {
15381ec9a3afSHemant Agrawal 		DPAA_PMD_ERR("Function not supported");
1539627e677dSSachin Saxena 		return -ENOTSUP;
1540627e677dSSachin Saxena 	}
1541627e677dSSachin Saxena 	return 0;
1542627e677dSSachin Saxena }
1543627e677dSSachin Saxena 
1544627e677dSSachin Saxena static int
1545627e677dSSachin Saxena dpaa_dev_rss_hash_conf_get(struct rte_eth_dev *dev,
1546627e677dSSachin Saxena 			   struct rte_eth_rss_conf *rss_conf)
1547627e677dSSachin Saxena {
1548627e677dSSachin Saxena 	struct rte_eth_dev_data *data = dev->data;
1549627e677dSSachin Saxena 	struct rte_eth_conf *eth_conf = &data->dev_conf;
1550627e677dSSachin Saxena 
1551627e677dSSachin Saxena 	/* dpaa does not support rss_key, so length should be 0*/
1552627e677dSSachin Saxena 	rss_conf->rss_key_len = 0;
1553627e677dSSachin Saxena 	rss_conf->rss_hf = eth_conf->rx_adv_conf.rss_conf.rss_hf;
1554627e677dSSachin Saxena 	return 0;
1555627e677dSSachin Saxena }
1556627e677dSSachin Saxena 
1557b1b5d6c9SNipun Gupta static int dpaa_dev_queue_intr_enable(struct rte_eth_dev *dev,
1558b1b5d6c9SNipun Gupta 				      uint16_t queue_id)
1559b1b5d6c9SNipun Gupta {
1560b1b5d6c9SNipun Gupta 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
1561b1b5d6c9SNipun Gupta 	struct qman_fq *rxq = &dpaa_intf->rx_queues[queue_id];
1562b1b5d6c9SNipun Gupta 
1563b1b5d6c9SNipun Gupta 	if (!rxq->is_static)
1564b1b5d6c9SNipun Gupta 		return -EINVAL;
1565b1b5d6c9SNipun Gupta 
1566b1b5d6c9SNipun Gupta 	return qman_fq_portal_irqsource_add(rxq->qp, QM_PIRQ_DQRI);
1567b1b5d6c9SNipun Gupta }
1568b1b5d6c9SNipun Gupta 
1569b1b5d6c9SNipun Gupta static int dpaa_dev_queue_intr_disable(struct rte_eth_dev *dev,
1570b1b5d6c9SNipun Gupta 				       uint16_t queue_id)
1571b1b5d6c9SNipun Gupta {
1572b1b5d6c9SNipun Gupta 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
1573b1b5d6c9SNipun Gupta 	struct qman_fq *rxq = &dpaa_intf->rx_queues[queue_id];
1574b1b5d6c9SNipun Gupta 	uint32_t temp;
1575b1b5d6c9SNipun Gupta 	ssize_t temp1;
1576b1b5d6c9SNipun Gupta 
1577b1b5d6c9SNipun Gupta 	if (!rxq->is_static)
1578b1b5d6c9SNipun Gupta 		return -EINVAL;
1579b1b5d6c9SNipun Gupta 
1580b1b5d6c9SNipun Gupta 	qman_fq_portal_irqsource_remove(rxq->qp, ~0);
1581b1b5d6c9SNipun Gupta 
1582b1b5d6c9SNipun Gupta 	temp1 = read(rxq->q_fd, &temp, sizeof(temp));
1583b1b5d6c9SNipun Gupta 	if (temp1 != sizeof(temp))
158405500852SVanshika Shukla 		DPAA_PMD_DEBUG("read did not return anything");
1585b1b5d6c9SNipun Gupta 
1586b1b5d6c9SNipun Gupta 	qman_fq_portal_thread_irq(rxq->qp);
1587b1b5d6c9SNipun Gupta 
1588b1b5d6c9SNipun Gupta 	return 0;
1589b1b5d6c9SNipun Gupta }
1590b1b5d6c9SNipun Gupta 
15912cf9264fSHemant Agrawal static void
15922cf9264fSHemant Agrawal dpaa_rxq_info_get(struct rte_eth_dev *dev, uint16_t queue_id,
15932cf9264fSHemant Agrawal 	struct rte_eth_rxq_info *qinfo)
15942cf9264fSHemant Agrawal {
15952cf9264fSHemant Agrawal 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
15962cf9264fSHemant Agrawal 	struct qman_fq *rxq;
1597378cd488SHemant Agrawal 	int ret;
15982cf9264fSHemant Agrawal 
15992cf9264fSHemant Agrawal 	rxq = dev->data->rx_queues[queue_id];
16002cf9264fSHemant Agrawal 
16012cf9264fSHemant Agrawal 	qinfo->mp = dpaa_intf->bp_info->mp;
16022cf9264fSHemant Agrawal 	qinfo->scattered_rx = dev->data->scattered_rx;
16032cf9264fSHemant Agrawal 	qinfo->nb_desc = rxq->nb_desc;
1604378cd488SHemant Agrawal 
1605378cd488SHemant Agrawal 	/* Report the HW Rx buffer length to user */
1606378cd488SHemant Agrawal 	ret = fman_if_get_maxfrm(dev->process_private);
1607378cd488SHemant Agrawal 	if (ret > 0)
1608378cd488SHemant Agrawal 		qinfo->rx_buf_size = ret;
1609378cd488SHemant Agrawal 
16102cf9264fSHemant Agrawal 	qinfo->conf.rx_free_thresh = 1;
16112cf9264fSHemant Agrawal 	qinfo->conf.rx_drop_en = 1;
16122cf9264fSHemant Agrawal 	qinfo->conf.rx_deferred_start = 0;
16132cf9264fSHemant Agrawal 	qinfo->conf.offloads = rxq->offloads;
16142cf9264fSHemant Agrawal }
16152cf9264fSHemant Agrawal 
16162cf9264fSHemant Agrawal static void
16172cf9264fSHemant Agrawal dpaa_txq_info_get(struct rte_eth_dev *dev, uint16_t queue_id,
16182cf9264fSHemant Agrawal 	struct rte_eth_txq_info *qinfo)
16192cf9264fSHemant Agrawal {
16202cf9264fSHemant Agrawal 	struct qman_fq *txq;
16212cf9264fSHemant Agrawal 
16222cf9264fSHemant Agrawal 	txq = dev->data->tx_queues[queue_id];
16232cf9264fSHemant Agrawal 
16242cf9264fSHemant Agrawal 	qinfo->nb_desc = txq->nb_desc;
16252cf9264fSHemant Agrawal 	qinfo->conf.tx_thresh.pthresh = 0;
16262cf9264fSHemant Agrawal 	qinfo->conf.tx_thresh.hthresh = 0;
16272cf9264fSHemant Agrawal 	qinfo->conf.tx_thresh.wthresh = 0;
16282cf9264fSHemant Agrawal 
16292cf9264fSHemant Agrawal 	qinfo->conf.tx_free_thresh = 0;
16302cf9264fSHemant Agrawal 	qinfo->conf.tx_rs_thresh = 0;
16312cf9264fSHemant Agrawal 	qinfo->conf.offloads = txq->offloads;
16322cf9264fSHemant Agrawal 	qinfo->conf.tx_deferred_start = 0;
16332cf9264fSHemant Agrawal }
16342cf9264fSHemant Agrawal 
1635ff9e112dSShreyansh Jain static struct eth_dev_ops dpaa_devops = {
1636ff9e112dSShreyansh Jain 	.dev_configure		  = dpaa_eth_dev_configure,
1637ff9e112dSShreyansh Jain 	.dev_start		  = dpaa_eth_dev_start,
1638ff9e112dSShreyansh Jain 	.dev_stop		  = dpaa_eth_dev_stop,
1639ff9e112dSShreyansh Jain 	.dev_close		  = dpaa_eth_dev_close,
1640799db456SShreyansh Jain 	.dev_infos_get		  = dpaa_eth_dev_info,
1641a7bdc3bdSShreyansh Jain 	.dev_supported_ptypes_get = dpaa_supported_ptypes_get,
164237f9b54bSShreyansh Jain 
164337f9b54bSShreyansh Jain 	.rx_queue_setup		  = dpaa_eth_rx_queue_setup,
164437f9b54bSShreyansh Jain 	.tx_queue_setup		  = dpaa_eth_tx_queue_setup,
16452e6f5657SApeksha Gupta 	.rx_burst_mode_get	  = dpaa_dev_rx_burst_mode_get,
16462e6f5657SApeksha Gupta 	.tx_burst_mode_get	  = dpaa_dev_tx_burst_mode_get,
16472cf9264fSHemant Agrawal 	.rxq_info_get		  = dpaa_rxq_info_get,
16482cf9264fSHemant Agrawal 	.txq_info_get		  = dpaa_txq_info_get,
16492cf9264fSHemant Agrawal 
165012a4678aSShreyansh Jain 	.flow_ctrl_get		  = dpaa_flow_ctrl_get,
165112a4678aSShreyansh Jain 	.flow_ctrl_set		  = dpaa_flow_ctrl_set,
165212a4678aSShreyansh Jain 
1653e124a69fSShreyansh Jain 	.link_update		  = dpaa_eth_link_update,
1654e1ad3a05SShreyansh Jain 	.stats_get		  = dpaa_eth_stats_get,
1655b21ed3e2SHemant Agrawal 	.xstats_get		  = dpaa_dev_xstats_get,
1656b21ed3e2SHemant Agrawal 	.xstats_get_by_id	  = dpaa_xstats_get_by_id,
1657b21ed3e2SHemant Agrawal 	.xstats_get_names_by_id	  = dpaa_xstats_get_names_by_id,
1658b21ed3e2SHemant Agrawal 	.xstats_get_names	  = dpaa_xstats_get_names,
1659b21ed3e2SHemant Agrawal 	.xstats_reset		  = dpaa_eth_stats_reset,
1660e1ad3a05SShreyansh Jain 	.stats_reset		  = dpaa_eth_stats_reset,
166195ef603dSShreyansh Jain 	.promiscuous_enable	  = dpaa_eth_promiscuous_enable,
166295ef603dSShreyansh Jain 	.promiscuous_disable	  = dpaa_eth_promiscuous_disable,
166344dd70a3SShreyansh Jain 	.allmulticast_enable	  = dpaa_eth_multicast_enable,
166444dd70a3SShreyansh Jain 	.allmulticast_disable	  = dpaa_eth_multicast_disable,
16650cbec027SShreyansh Jain 	.mtu_set		  = dpaa_mtu_set,
1666e124a69fSShreyansh Jain 	.dev_set_link_down	  = dpaa_link_down,
1667e124a69fSShreyansh Jain 	.dev_set_link_up	  = dpaa_link_up,
1668fe6c6032SShreyansh Jain 	.mac_addr_add		  = dpaa_dev_add_mac_addr,
1669fe6c6032SShreyansh Jain 	.mac_addr_remove	  = dpaa_dev_remove_mac_addr,
1670fe6c6032SShreyansh Jain 	.mac_addr_set		  = dpaa_dev_set_mac_addr,
1671fe6c6032SShreyansh Jain 
1672cf0fab1dSHemant Agrawal 	.fw_version_get		  = dpaa_fw_version_get,
1673b1b5d6c9SNipun Gupta 
1674b1b5d6c9SNipun Gupta 	.rx_queue_intr_enable	  = dpaa_dev_queue_intr_enable,
1675b1b5d6c9SNipun Gupta 	.rx_queue_intr_disable	  = dpaa_dev_queue_intr_disable,
1676627e677dSSachin Saxena 	.rss_hash_update	  = dpaa_dev_rss_hash_update,
1677627e677dSSachin Saxena 	.rss_hash_conf_get        = dpaa_dev_rss_hash_conf_get,
167873585446SVanshika Shukla 	.timesync_enable	  = dpaa_timesync_enable,
167973585446SVanshika Shukla 	.timesync_disable	  = dpaa_timesync_disable,
168073585446SVanshika Shukla 	.timesync_read_time	  = dpaa_timesync_read_time,
168173585446SVanshika Shukla 	.timesync_write_time	  = dpaa_timesync_write_time,
168273585446SVanshika Shukla 	.timesync_adjust_time	  = dpaa_timesync_adjust_time,
1683615352f5SVanshika Shukla 	.timesync_read_rx_timestamp = dpaa_timesync_read_rx_timestamp,
1684615352f5SVanshika Shukla 	.timesync_read_tx_timestamp = dpaa_timesync_read_tx_timestamp,
1685ff9e112dSShreyansh Jain };
1686ff9e112dSShreyansh Jain 
16878c3495f5SHemant Agrawal static bool
16888c3495f5SHemant Agrawal is_device_supported(struct rte_eth_dev *dev, struct rte_dpaa_driver *drv)
16898c3495f5SHemant Agrawal {
16908c3495f5SHemant Agrawal 	if (strcmp(dev->device->driver->name,
16918c3495f5SHemant Agrawal 		   drv->driver.name))
16928c3495f5SHemant Agrawal 		return false;
16938c3495f5SHemant Agrawal 
16948c3495f5SHemant Agrawal 	return true;
16958c3495f5SHemant Agrawal }
16968c3495f5SHemant Agrawal 
16978c3495f5SHemant Agrawal static bool
16988c3495f5SHemant Agrawal is_dpaa_supported(struct rte_eth_dev *dev)
16998c3495f5SHemant Agrawal {
17008c3495f5SHemant Agrawal 	return is_device_supported(dev, &rte_dpaa_pmd);
17018c3495f5SHemant Agrawal }
17028c3495f5SHemant Agrawal 
17031e06b6dcSHemant Agrawal int
1704ae8f4cf3SFerruh Yigit rte_pmd_dpaa_set_tx_loopback(uint16_t port, uint8_t on)
17058c3495f5SHemant Agrawal {
17068c3495f5SHemant Agrawal 	struct rte_eth_dev *dev;
17078c3495f5SHemant Agrawal 
17088c3495f5SHemant Agrawal 	RTE_ETH_VALID_PORTID_OR_ERR_RET(port, -ENODEV);
17098c3495f5SHemant Agrawal 
17108c3495f5SHemant Agrawal 	dev = &rte_eth_devices[port];
17118c3495f5SHemant Agrawal 
17128c3495f5SHemant Agrawal 	if (!is_dpaa_supported(dev))
17138c3495f5SHemant Agrawal 		return -ENOTSUP;
17148c3495f5SHemant Agrawal 
17158c3495f5SHemant Agrawal 	if (on)
17166b10d1f7SNipun Gupta 		fman_if_loopback_enable(dev->process_private);
17178c3495f5SHemant Agrawal 	else
17186b10d1f7SNipun Gupta 		fman_if_loopback_disable(dev->process_private);
17198c3495f5SHemant Agrawal 
17208c3495f5SHemant Agrawal 	return 0;
17218c3495f5SHemant Agrawal }
17228c3495f5SHemant Agrawal 
17236b10d1f7SNipun Gupta static int dpaa_fc_set_default(struct dpaa_if *dpaa_intf,
17246b10d1f7SNipun Gupta 			       struct fman_if *fman_intf)
172512a4678aSShreyansh Jain {
172612a4678aSShreyansh Jain 	struct rte_eth_fc_conf *fc_conf;
172712a4678aSShreyansh Jain 	int ret;
172812a4678aSShreyansh Jain 
172912a4678aSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
173012a4678aSShreyansh Jain 
173112a4678aSShreyansh Jain 	if (!(dpaa_intf->fc_conf)) {
173212a4678aSShreyansh Jain 		dpaa_intf->fc_conf = rte_zmalloc(NULL,
173312a4678aSShreyansh Jain 			sizeof(struct rte_eth_fc_conf), MAX_CACHELINE);
173412a4678aSShreyansh Jain 		if (!dpaa_intf->fc_conf) {
173512a4678aSShreyansh Jain 			DPAA_PMD_ERR("unable to save flow control info");
173612a4678aSShreyansh Jain 			return -ENOMEM;
173712a4678aSShreyansh Jain 		}
173812a4678aSShreyansh Jain 	}
173912a4678aSShreyansh Jain 	fc_conf = dpaa_intf->fc_conf;
17406b10d1f7SNipun Gupta 	ret = fman_if_get_fc_threshold(fman_intf);
174112a4678aSShreyansh Jain 	if (ret) {
1742295968d1SFerruh Yigit 		fc_conf->mode = RTE_ETH_FC_TX_PAUSE;
17436b10d1f7SNipun Gupta 		fc_conf->pause_time = fman_if_get_fc_quanta(fman_intf);
174412a4678aSShreyansh Jain 	} else {
1745295968d1SFerruh Yigit 		fc_conf->mode = RTE_ETH_FC_NONE;
174612a4678aSShreyansh Jain 	}
174712a4678aSShreyansh Jain 
174812a4678aSShreyansh Jain 	return 0;
174912a4678aSShreyansh Jain }
175012a4678aSShreyansh Jain 
175137f9b54bSShreyansh Jain /* Initialise an Rx FQ */
175262f53995SHemant Agrawal static int dpaa_rx_queue_init(struct qman_fq *fq, struct qman_cgr *cgr_rx,
175337f9b54bSShreyansh Jain 			      uint32_t fqid)
175437f9b54bSShreyansh Jain {
17558d804cf1SHemant Agrawal 	struct qm_mcc_initfq opts = {0};
175637f9b54bSShreyansh Jain 	int ret;
1757f04e7139SHemant Agrawal 	u32 flags = QMAN_FQ_FLAG_NO_ENQUEUE;
175862f53995SHemant Agrawal 	struct qm_mcc_initcgr cgr_opts = {
175962f53995SHemant Agrawal 		.we_mask = QM_CGR_WE_CS_THRES |
176062f53995SHemant Agrawal 				QM_CGR_WE_CSTD_EN |
176162f53995SHemant Agrawal 				QM_CGR_WE_MODE,
176262f53995SHemant Agrawal 		.cgr = {
176362f53995SHemant Agrawal 			.cstd_en = QM_CGR_EN,
176462f53995SHemant Agrawal 			.mode = QMAN_CGR_MODE_FRAME
176562f53995SHemant Agrawal 		}
176662f53995SHemant Agrawal 	};
176737f9b54bSShreyansh Jain 
17684defbc8cSSachin Saxena 	if (fmc_q || default_q) {
176937f9b54bSShreyansh Jain 		ret = qman_reserve_fqid(fqid);
177037f9b54bSShreyansh Jain 		if (ret) {
17714defbc8cSSachin Saxena 			DPAA_PMD_ERR("reserve rx fqid 0x%x failed, ret: %d",
177237f9b54bSShreyansh Jain 				     fqid, ret);
177337f9b54bSShreyansh Jain 			return -EINVAL;
177437f9b54bSShreyansh Jain 		}
1775f04e7139SHemant Agrawal 	}
17764defbc8cSSachin Saxena 
17778d6fc8b6SHemant Agrawal 	DPAA_PMD_DEBUG("creating rx fq %p, fqid 0x%x", fq, fqid);
1778f04e7139SHemant Agrawal 	ret = qman_create_fq(fqid, flags, fq);
177937f9b54bSShreyansh Jain 	if (ret) {
17806fd3639aSHemant Agrawal 		DPAA_PMD_ERR("create rx fqid 0x%x failed with ret: %d",
178137f9b54bSShreyansh Jain 			fqid, ret);
178237f9b54bSShreyansh Jain 		return ret;
178337f9b54bSShreyansh Jain 	}
17840c504f69SHemant Agrawal 	fq->is_static = false;
17855e745593SSunil Kumar Kori 
17865e745593SSunil Kumar Kori 	dpaa_poll_queue_default_config(&opts);
178737f9b54bSShreyansh Jain 
178862f53995SHemant Agrawal 	if (cgr_rx) {
178962f53995SHemant Agrawal 		/* Enable tail drop with cgr on this queue */
179062f53995SHemant Agrawal 		qm_cgr_cs_thres_set64(&cgr_opts.cgr.cs_thres, td_threshold, 0);
179162f53995SHemant Agrawal 		cgr_rx->cb = NULL;
179262f53995SHemant Agrawal 		ret = qman_create_cgr(cgr_rx, QMAN_CGR_FLAG_USE_INIT,
179362f53995SHemant Agrawal 				      &cgr_opts);
179462f53995SHemant Agrawal 		if (ret) {
179562f53995SHemant Agrawal 			DPAA_PMD_WARN(
17968d6fc8b6SHemant Agrawal 				"rx taildrop init fail on rx fqid 0x%x(ret=%d)",
1797f04e7139SHemant Agrawal 				fq->fqid, ret);
179862f53995SHemant Agrawal 			goto without_cgr;
179962f53995SHemant Agrawal 		}
180062f53995SHemant Agrawal 		opts.we_mask |= QM_INITFQ_WE_CGID;
180162f53995SHemant Agrawal 		opts.fqd.cgid = cgr_rx->cgrid;
180262f53995SHemant Agrawal 		opts.fqd.fq_ctrl |= QM_FQCTRL_CGE;
180362f53995SHemant Agrawal 	}
180462f53995SHemant Agrawal without_cgr:
1805f04e7139SHemant Agrawal 	ret = qman_init_fq(fq, 0, &opts);
180637f9b54bSShreyansh Jain 	if (ret)
18078d6fc8b6SHemant Agrawal 		DPAA_PMD_ERR("init rx fqid 0x%x failed with ret:%d", fqid, ret);
180837f9b54bSShreyansh Jain 	return ret;
180937f9b54bSShreyansh Jain }
181037f9b54bSShreyansh Jain 
181137f9b54bSShreyansh Jain /* Initialise a Tx FQ */
181237f9b54bSShreyansh Jain static int dpaa_tx_queue_init(struct qman_fq *fq,
18139124e65dSGagandeep Singh 			      struct fman_if *fman_intf,
18149124e65dSGagandeep Singh 			      struct qman_cgr *cgr_tx)
181537f9b54bSShreyansh Jain {
18168d804cf1SHemant Agrawal 	struct qm_mcc_initfq opts = {0};
18179124e65dSGagandeep Singh 	struct qm_mcc_initcgr cgr_opts = {
18189124e65dSGagandeep Singh 		.we_mask = QM_CGR_WE_CS_THRES |
18199124e65dSGagandeep Singh 				QM_CGR_WE_CSTD_EN |
18209124e65dSGagandeep Singh 				QM_CGR_WE_MODE,
18219124e65dSGagandeep Singh 		.cgr = {
18229124e65dSGagandeep Singh 			.cstd_en = QM_CGR_EN,
18239124e65dSGagandeep Singh 			.mode = QMAN_CGR_MODE_FRAME
18249124e65dSGagandeep Singh 		}
18259124e65dSGagandeep Singh 	};
182637f9b54bSShreyansh Jain 	int ret;
182737f9b54bSShreyansh Jain 
182837f9b54bSShreyansh Jain 	ret = qman_create_fq(0, QMAN_FQ_FLAG_DYNAMIC_FQID |
182937f9b54bSShreyansh Jain 			     QMAN_FQ_FLAG_TO_DCPORTAL, fq);
183037f9b54bSShreyansh Jain 	if (ret) {
183137f9b54bSShreyansh Jain 		DPAA_PMD_ERR("create tx fq failed with ret: %d", ret);
183237f9b54bSShreyansh Jain 		return ret;
183337f9b54bSShreyansh Jain 	}
183437f9b54bSShreyansh Jain 	opts.we_mask = QM_INITFQ_WE_DESTWQ | QM_INITFQ_WE_FQCTRL |
183537f9b54bSShreyansh Jain 		       QM_INITFQ_WE_CONTEXTB | QM_INITFQ_WE_CONTEXTA;
183637f9b54bSShreyansh Jain 	opts.fqd.dest.channel = fman_intf->tx_channel_id;
183737f9b54bSShreyansh Jain 	opts.fqd.dest.wq = DPAA_IF_TX_PRIORITY;
183837f9b54bSShreyansh Jain 	opts.fqd.fq_ctrl = QM_FQCTRL_PREFERINCACHE;
183937f9b54bSShreyansh Jain 	opts.fqd.context_b = 0;
184058e0420fSVanshika Shukla 	if (dpaa_ieee_1588) {
184158e0420fSVanshika Shukla 		opts.fqd.context_a.lo = 0;
184258e0420fSVanshika Shukla 		opts.fqd.context_a.hi = fman_dealloc_bufs_mask_hi;
184358e0420fSVanshika Shukla 	} else {
184437f9b54bSShreyansh Jain 		/* no tx-confirmation */
184558e0420fSVanshika Shukla 		opts.fqd.context_a.lo = fman_dealloc_bufs_mask_lo;
184637f9b54bSShreyansh Jain 		opts.fqd.context_a.hi = 0x80000000 | fman_dealloc_bufs_mask_hi;
184758e0420fSVanshika Shukla 	}
184858e0420fSVanshika Shukla 
184972e9e0c9SNipun Gupta 	if (fman_ip_rev >= FMAN_V3) {
185072e9e0c9SNipun Gupta 		/* Set B0V bit in contextA to set ASPID to 0 */
185172e9e0c9SNipun Gupta 		opts.fqd.context_a.hi |= 0x04000000;
185272e9e0c9SNipun Gupta 	}
18538d6fc8b6SHemant Agrawal 	DPAA_PMD_DEBUG("init tx fq %p, fqid 0x%x", fq, fq->fqid);
18549124e65dSGagandeep Singh 
18559124e65dSGagandeep Singh 	if (cgr_tx) {
18569124e65dSGagandeep Singh 		/* Enable tail drop with cgr on this queue */
18579124e65dSGagandeep Singh 		qm_cgr_cs_thres_set64(&cgr_opts.cgr.cs_thres,
18589124e65dSGagandeep Singh 				      td_tx_threshold, 0);
18599124e65dSGagandeep Singh 		cgr_tx->cb = NULL;
18609124e65dSGagandeep Singh 		ret = qman_create_cgr(cgr_tx, QMAN_CGR_FLAG_USE_INIT,
18619124e65dSGagandeep Singh 				      &cgr_opts);
18629124e65dSGagandeep Singh 		if (ret) {
18639124e65dSGagandeep Singh 			DPAA_PMD_WARN(
18649124e65dSGagandeep Singh 				"rx taildrop init fail on rx fqid 0x%x(ret=%d)",
18659124e65dSGagandeep Singh 				fq->fqid, ret);
18669124e65dSGagandeep Singh 			goto without_cgr;
18679124e65dSGagandeep Singh 		}
18689124e65dSGagandeep Singh 		opts.we_mask |= QM_INITFQ_WE_CGID;
18699124e65dSGagandeep Singh 		opts.fqd.cgid = cgr_tx->cgrid;
18709124e65dSGagandeep Singh 		opts.fqd.fq_ctrl |= QM_FQCTRL_CGE;
18711ec9a3afSHemant Agrawal 		DPAA_PMD_DEBUG("Tx FQ tail drop enabled, threshold = %d",
18729124e65dSGagandeep Singh 				td_tx_threshold);
18739124e65dSGagandeep Singh 	}
18749124e65dSGagandeep Singh without_cgr:
187537f9b54bSShreyansh Jain 	ret = qman_init_fq(fq, QMAN_INITFQ_FLAG_SCHED, &opts);
187637f9b54bSShreyansh Jain 	if (ret)
18778d6fc8b6SHemant Agrawal 		DPAA_PMD_ERR("init tx fqid 0x%x failed %d", fq->fqid, ret);
187837f9b54bSShreyansh Jain 	return ret;
187937f9b54bSShreyansh Jain }
188037f9b54bSShreyansh Jain 
1881d11482d9SVanshika Shukla static int
1882d11482d9SVanshika Shukla dpaa_tx_conf_queue_init(struct qman_fq *fq)
1883d11482d9SVanshika Shukla {
1884d11482d9SVanshika Shukla 	struct qm_mcc_initfq opts = {0};
1885d11482d9SVanshika Shukla 	int ret;
1886d11482d9SVanshika Shukla 
1887d11482d9SVanshika Shukla 	PMD_INIT_FUNC_TRACE();
1888d11482d9SVanshika Shukla 
1889d11482d9SVanshika Shukla 	ret = qman_create_fq(0, QMAN_FQ_FLAG_DYNAMIC_FQID, fq);
1890d11482d9SVanshika Shukla 	if (ret) {
1891d11482d9SVanshika Shukla 		DPAA_PMD_ERR("create Tx_conf failed with ret: %d", ret);
1892d11482d9SVanshika Shukla 		return ret;
1893d11482d9SVanshika Shukla 	}
1894d11482d9SVanshika Shukla 
1895d11482d9SVanshika Shukla 	opts.we_mask = QM_INITFQ_WE_DESTWQ | QM_INITFQ_WE_FQCTRL;
1896d11482d9SVanshika Shukla 	opts.fqd.dest.wq = DPAA_IF_DEBUG_PRIORITY;
1897d11482d9SVanshika Shukla 	ret = qman_init_fq(fq, 0, &opts);
1898d11482d9SVanshika Shukla 	if (ret)
1899d11482d9SVanshika Shukla 		DPAA_PMD_ERR("init Tx_conf fqid %d failed with ret: %d",
1900d11482d9SVanshika Shukla 			fq->fqid, ret);
1901d11482d9SVanshika Shukla 	return ret;
1902d11482d9SVanshika Shukla }
1903d11482d9SVanshika Shukla 
19049e97abf2SJun Yang #if defined(RTE_LIBRTE_DPAA_DEBUG_DRIVER)
1905d11482d9SVanshika Shukla /* Initialise a DEBUG FQ ([rt]x_error, rx_default) */
190658e0420fSVanshika Shukla static int dpaa_def_queue_init(struct qman_fq *fq, uint32_t fqid)
190705ba55bcSShreyansh Jain {
19088d804cf1SHemant Agrawal 	struct qm_mcc_initfq opts = {0};
190905ba55bcSShreyansh Jain 	int ret;
191005ba55bcSShreyansh Jain 
191105ba55bcSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
191205ba55bcSShreyansh Jain 
191305ba55bcSShreyansh Jain 	ret = qman_reserve_fqid(fqid);
191405ba55bcSShreyansh Jain 	if (ret) {
191558e0420fSVanshika Shukla 		DPAA_PMD_ERR("Reserve fqid %d failed with ret: %d",
191605ba55bcSShreyansh Jain 			fqid, ret);
191705ba55bcSShreyansh Jain 		return -EINVAL;
191805ba55bcSShreyansh Jain 	}
191905ba55bcSShreyansh Jain 	/* "map" this Rx FQ to one of the interfaces Tx FQID */
192058e0420fSVanshika Shukla 	DPAA_PMD_DEBUG("Creating fq %p, fqid %d", fq, fqid);
192105ba55bcSShreyansh Jain 	ret = qman_create_fq(fqid, QMAN_FQ_FLAG_NO_ENQUEUE, fq);
192205ba55bcSShreyansh Jain 	if (ret) {
192358e0420fSVanshika Shukla 		DPAA_PMD_ERR("create fqid %d failed with ret: %d",
192405ba55bcSShreyansh Jain 			fqid, ret);
192505ba55bcSShreyansh Jain 		return ret;
192605ba55bcSShreyansh Jain 	}
192705ba55bcSShreyansh Jain 	opts.we_mask = QM_INITFQ_WE_DESTWQ | QM_INITFQ_WE_FQCTRL;
192805ba55bcSShreyansh Jain 	opts.fqd.dest.wq = DPAA_IF_DEBUG_PRIORITY;
192905ba55bcSShreyansh Jain 	ret = qman_init_fq(fq, 0, &opts);
193005ba55bcSShreyansh Jain 	if (ret)
193158e0420fSVanshika Shukla 		DPAA_PMD_ERR("init fqid %d failed with ret: %d",
193205ba55bcSShreyansh Jain 			    fqid, ret);
193305ba55bcSShreyansh Jain 	return ret;
193405ba55bcSShreyansh Jain }
19359e97abf2SJun Yang #endif
193605ba55bcSShreyansh Jain 
1937ff9e112dSShreyansh Jain /* Initialise a network interface */
1938ff9e112dSShreyansh Jain static int
19396b10d1f7SNipun Gupta dpaa_dev_init_secondary(struct rte_eth_dev *eth_dev)
19406b10d1f7SNipun Gupta {
19416b10d1f7SNipun Gupta 	struct rte_dpaa_device *dpaa_device;
19426b10d1f7SNipun Gupta 	struct fm_eth_port_cfg *cfg;
19436b10d1f7SNipun Gupta 	struct dpaa_if *dpaa_intf;
19446b10d1f7SNipun Gupta 	struct fman_if *fman_intf;
19456b10d1f7SNipun Gupta 	int dev_id;
19466b10d1f7SNipun Gupta 
19476b10d1f7SNipun Gupta 	PMD_INIT_FUNC_TRACE();
19486b10d1f7SNipun Gupta 
19496b10d1f7SNipun Gupta 	dpaa_device = DEV_TO_DPAA_DEVICE(eth_dev->device);
19506b10d1f7SNipun Gupta 	dev_id = dpaa_device->id.dev_id;
19516b10d1f7SNipun Gupta 	cfg = dpaa_get_eth_port_cfg(dev_id);
19526b10d1f7SNipun Gupta 	fman_intf = cfg->fman_if;
19536b10d1f7SNipun Gupta 	eth_dev->process_private = fman_intf;
19546b10d1f7SNipun Gupta 
19556b10d1f7SNipun Gupta 	/* Plugging of UCODE burst API not supported in Secondary */
19566b10d1f7SNipun Gupta 	dpaa_intf = eth_dev->data->dev_private;
19576b10d1f7SNipun Gupta 	eth_dev->rx_pkt_burst = dpaa_eth_queue_rx;
19586b10d1f7SNipun Gupta 	if (dpaa_intf->cgr_tx)
19596b10d1f7SNipun Gupta 		eth_dev->tx_pkt_burst = dpaa_eth_queue_tx_slow;
19606b10d1f7SNipun Gupta 	else
19616b10d1f7SNipun Gupta 		eth_dev->tx_pkt_burst = dpaa_eth_queue_tx;
19626b10d1f7SNipun Gupta #ifdef CONFIG_FSL_QMAN_FQ_LOOKUP
19636b10d1f7SNipun Gupta 	qman_set_fq_lookup_table(
19646b10d1f7SNipun Gupta 		dpaa_intf->rx_queues->qman_fq_lookup_table);
19656b10d1f7SNipun Gupta #endif
19666b10d1f7SNipun Gupta 
19676b10d1f7SNipun Gupta 	return 0;
19686b10d1f7SNipun Gupta }
19696b10d1f7SNipun Gupta 
19709e97abf2SJun Yang #ifdef RTE_LIBRTE_DPAA_DEBUG_DRIVER
19719e97abf2SJun Yang static int
19729e97abf2SJun Yang dpaa_error_queue_init(struct dpaa_if *dpaa_intf,
19739e97abf2SJun Yang 	struct fman_if *fman_intf)
19749e97abf2SJun Yang {
19759e97abf2SJun Yang 	int i, ret;
19769e97abf2SJun Yang 	struct qman_fq *err_queues = dpaa_intf->debug_queues;
19779e97abf2SJun Yang 	uint32_t err_fqid = 0;
19789e97abf2SJun Yang 
19799e97abf2SJun Yang 	if (fman_intf->is_shared_mac) {
19809e97abf2SJun Yang 		DPAA_PMD_DEBUG("Shared MAC's err queues are handled in kernel");
19819e97abf2SJun Yang 		return 0;
19829e97abf2SJun Yang 	}
19839e97abf2SJun Yang 
19849e97abf2SJun Yang 	for (i = 0; i < DPAA_DEBUG_FQ_MAX_NUM; i++) {
19859e97abf2SJun Yang 		if (i == DPAA_DEBUG_FQ_RX_ERROR)
19869e97abf2SJun Yang 			err_fqid = fman_intf->fqid_rx_err;
19879e97abf2SJun Yang 		else if (i == DPAA_DEBUG_FQ_TX_ERROR)
19889e97abf2SJun Yang 			err_fqid = fman_intf->fqid_tx_err;
19899e97abf2SJun Yang 		else
19909e97abf2SJun Yang 			continue;
19919e97abf2SJun Yang 		ret = dpaa_def_queue_init(&err_queues[i], err_fqid);
19929e97abf2SJun Yang 		if (ret) {
19939e97abf2SJun Yang 			DPAA_PMD_ERR("DPAA %s ERROR queue init failed!",
19949e97abf2SJun Yang 				i == DPAA_DEBUG_FQ_RX_ERROR ?
19959e97abf2SJun Yang 				"RX" : "TX");
19969e97abf2SJun Yang 			return ret;
19979e97abf2SJun Yang 		}
19989e97abf2SJun Yang 		err_queues[i].dpaa_intf = dpaa_intf;
19999e97abf2SJun Yang 	}
20009e97abf2SJun Yang 
20019e97abf2SJun Yang 	return 0;
20029e97abf2SJun Yang }
20039e97abf2SJun Yang #endif
20049e97abf2SJun Yang 
200558e0420fSVanshika Shukla static int
200658e0420fSVanshika Shukla check_devargs_handler(__rte_unused const char *key, const char *value,
200758e0420fSVanshika Shukla 		      __rte_unused void *opaque)
200858e0420fSVanshika Shukla {
200958e0420fSVanshika Shukla 	if (strcmp(value, "1"))
201058e0420fSVanshika Shukla 		return -1;
201158e0420fSVanshika Shukla 
201258e0420fSVanshika Shukla 	return 0;
201358e0420fSVanshika Shukla }
201458e0420fSVanshika Shukla 
201558e0420fSVanshika Shukla static int
201658e0420fSVanshika Shukla dpaa_get_devargs(struct rte_devargs *devargs, const char *key)
201758e0420fSVanshika Shukla {
201858e0420fSVanshika Shukla 	struct rte_kvargs *kvlist;
201958e0420fSVanshika Shukla 
202058e0420fSVanshika Shukla 	if (!devargs)
202158e0420fSVanshika Shukla 		return 0;
202258e0420fSVanshika Shukla 
202358e0420fSVanshika Shukla 	kvlist = rte_kvargs_parse(devargs->args, NULL);
202458e0420fSVanshika Shukla 	if (!kvlist)
202558e0420fSVanshika Shukla 		return 0;
202658e0420fSVanshika Shukla 
202758e0420fSVanshika Shukla 	if (!rte_kvargs_count(kvlist, key)) {
202858e0420fSVanshika Shukla 		rte_kvargs_free(kvlist);
202958e0420fSVanshika Shukla 		return 0;
203058e0420fSVanshika Shukla 	}
203158e0420fSVanshika Shukla 
203258e0420fSVanshika Shukla 	if (rte_kvargs_process(kvlist, key,
203358e0420fSVanshika Shukla 			       check_devargs_handler, NULL) < 0) {
203458e0420fSVanshika Shukla 		rte_kvargs_free(kvlist);
203558e0420fSVanshika Shukla 		return 0;
203658e0420fSVanshika Shukla 	}
203758e0420fSVanshika Shukla 	rte_kvargs_free(kvlist);
203858e0420fSVanshika Shukla 
203958e0420fSVanshika Shukla 	return 1;
204058e0420fSVanshika Shukla }
204158e0420fSVanshika Shukla 
20426b10d1f7SNipun Gupta /* Initialise a network interface */
20436b10d1f7SNipun Gupta static int
2044ff9e112dSShreyansh Jain dpaa_dev_init(struct rte_eth_dev *eth_dev)
2045ff9e112dSShreyansh Jain {
2046af2828cfSAkhil Goyal 	int num_rx_fqs, fqid;
204737f9b54bSShreyansh Jain 	int loop, ret = 0;
2048ff9e112dSShreyansh Jain 	int dev_id;
2049ff9e112dSShreyansh Jain 	struct rte_dpaa_device *dpaa_device;
2050ff9e112dSShreyansh Jain 	struct dpaa_if *dpaa_intf;
205137f9b54bSShreyansh Jain 	struct fm_eth_port_cfg *cfg;
205237f9b54bSShreyansh Jain 	struct fman_if *fman_intf;
205337f9b54bSShreyansh Jain 	struct fman_if_bpool *bp, *tmp_bp;
205462f53995SHemant Agrawal 	uint32_t cgrid[DPAA_MAX_NUM_PCD_QUEUES];
20559124e65dSGagandeep Singh 	uint32_t cgrid_tx[MAX_DPAA_CORES];
20564defbc8cSSachin Saxena 	uint32_t dev_rx_fqids[DPAA_MAX_NUM_PCD_QUEUES];
2057e4abd4ffSJun Yang 	int8_t dev_vspids[DPAA_MAX_NUM_PCD_QUEUES];
2058e4abd4ffSJun Yang 	int8_t vsp_id = -1;
205958e0420fSVanshika Shukla 	struct rte_device *dev = eth_dev->device;
2060*480ec5b4SHemant Agrawal #ifdef RTE_LIBRTE_DPAA_DEBUG_DRIVER
2061*480ec5b4SHemant Agrawal 	char *penv;
2062*480ec5b4SHemant Agrawal #endif
2063ff9e112dSShreyansh Jain 
2064ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
2065ff9e112dSShreyansh Jain 
2066ff9e112dSShreyansh Jain 	dpaa_device = DEV_TO_DPAA_DEVICE(eth_dev->device);
2067ff9e112dSShreyansh Jain 	dev_id = dpaa_device->id.dev_id;
2068ff9e112dSShreyansh Jain 	dpaa_intf = eth_dev->data->dev_private;
2069051ae3afSHemant Agrawal 	cfg = dpaa_get_eth_port_cfg(dev_id);
207037f9b54bSShreyansh Jain 	fman_intf = cfg->fman_if;
2071ff9e112dSShreyansh Jain 
2072ff9e112dSShreyansh Jain 	dpaa_intf->name = dpaa_device->name;
2073ff9e112dSShreyansh Jain 
20747be78d02SJosh Soref 	/* save fman_if & cfg in the interface structure */
20756b10d1f7SNipun Gupta 	eth_dev->process_private = fman_intf;
2076ff9e112dSShreyansh Jain 	dpaa_intf->ifid = dev_id;
207737f9b54bSShreyansh Jain 	dpaa_intf->cfg = cfg;
2078ff9e112dSShreyansh Jain 
207958e0420fSVanshika Shukla 	if (dpaa_get_devargs(dev->devargs, DRIVER_IEEE1588))
208058e0420fSVanshika Shukla 		dpaa_ieee_1588 = 1;
208158e0420fSVanshika Shukla 
20824defbc8cSSachin Saxena 	memset((char *)dev_rx_fqids, 0,
20834defbc8cSSachin Saxena 		sizeof(uint32_t) * DPAA_MAX_NUM_PCD_QUEUES);
20844defbc8cSSachin Saxena 
2085e4abd4ffSJun Yang 	memset(dev_vspids, -1, DPAA_MAX_NUM_PCD_QUEUES);
2086e4abd4ffSJun Yang 
208737f9b54bSShreyansh Jain 	/* Initialize Rx FQ's */
20888d6fc8b6SHemant Agrawal 	if (default_q) {
20898d6fc8b6SHemant Agrawal 		num_rx_fqs = DPAA_DEFAULT_NUM_PCD_QUEUES;
20904defbc8cSSachin Saxena 	} else if (fmc_q) {
2091f5fe3eedSJun Yang 		num_rx_fqs = dpaa_port_fmc_init(fman_intf, dev_rx_fqids,
2092f5fe3eedSJun Yang 						dev_vspids,
2093f5fe3eedSJun Yang 						DPAA_MAX_NUM_PCD_QUEUES);
2094f5fe3eedSJun Yang 		if (num_rx_fqs < 0) {
2095f5fe3eedSJun Yang 			DPAA_PMD_ERR("%s FMC initializes failed!",
2096f5fe3eedSJun Yang 				dpaa_intf->name);
2097f5fe3eedSJun Yang 			goto free_rx;
2098f5fe3eedSJun Yang 		}
2099f5fe3eedSJun Yang 		if (!num_rx_fqs) {
2100f5fe3eedSJun Yang 			DPAA_PMD_WARN("%s is not configured by FMC.",
2101f5fe3eedSJun Yang 				dpaa_intf->name);
2102f5fe3eedSJun Yang 		}
21038d6fc8b6SHemant Agrawal 	} else {
21044defbc8cSSachin Saxena 		/* FMCLESS mode, load balance to multiple cores.*/
21054defbc8cSSachin Saxena 		num_rx_fqs = rte_lcore_count();
21068d6fc8b6SHemant Agrawal 	}
21078d6fc8b6SHemant Agrawal 
2108e4f931ccSHemant Agrawal 	/* Each device can not have more than DPAA_MAX_NUM_PCD_QUEUES RX
210937f9b54bSShreyansh Jain 	 * queues.
211037f9b54bSShreyansh Jain 	 */
21114defbc8cSSachin Saxena 	if (num_rx_fqs < 0 || num_rx_fqs > DPAA_MAX_NUM_PCD_QUEUES) {
21121ec9a3afSHemant Agrawal 		DPAA_PMD_ERR("Invalid number of RX queues");
211337f9b54bSShreyansh Jain 		return -EINVAL;
211437f9b54bSShreyansh Jain 	}
211537f9b54bSShreyansh Jain 
21164defbc8cSSachin Saxena 	if (num_rx_fqs > 0) {
211737f9b54bSShreyansh Jain 		dpaa_intf->rx_queues = rte_zmalloc(NULL,
211837f9b54bSShreyansh Jain 			sizeof(struct qman_fq) * num_rx_fqs, MAX_CACHELINE);
21190ff76833SYong Wang 		if (!dpaa_intf->rx_queues) {
21201ec9a3afSHemant Agrawal 			DPAA_PMD_ERR("Failed to alloc mem for RX queues");
21210ff76833SYong Wang 			return -ENOMEM;
21220ff76833SYong Wang 		}
21234defbc8cSSachin Saxena 	} else {
21244defbc8cSSachin Saxena 		dpaa_intf->rx_queues = NULL;
21254defbc8cSSachin Saxena 	}
212662f53995SHemant Agrawal 
21279124e65dSGagandeep Singh 	memset(cgrid, 0, sizeof(cgrid));
21289124e65dSGagandeep Singh 	memset(cgrid_tx, 0, sizeof(cgrid_tx));
21299124e65dSGagandeep Singh 
21309124e65dSGagandeep Singh 	/* if DPAA_TX_TAILDROP_THRESHOLD is set, use that value; if 0, it means
21319124e65dSGagandeep Singh 	 * Tx tail drop is disabled.
21329124e65dSGagandeep Singh 	 */
21339124e65dSGagandeep Singh 	if (getenv("DPAA_TX_TAILDROP_THRESHOLD")) {
21349124e65dSGagandeep Singh 		td_tx_threshold = atoi(getenv("DPAA_TX_TAILDROP_THRESHOLD"));
21359124e65dSGagandeep Singh 		DPAA_PMD_DEBUG("Tail drop threshold env configured: %u",
21369124e65dSGagandeep Singh 			       td_tx_threshold);
21379124e65dSGagandeep Singh 		/* if a very large value is being configured */
21389124e65dSGagandeep Singh 		if (td_tx_threshold > UINT16_MAX)
21399124e65dSGagandeep Singh 			td_tx_threshold = CGR_RX_PERFQ_THRESH;
21409124e65dSGagandeep Singh 	}
21419124e65dSGagandeep Singh 
2142*480ec5b4SHemant Agrawal #ifdef RTE_LIBRTE_DPAA_DEBUG_DRIVER
2143*480ec5b4SHemant Agrawal 	penv = getenv("DPAA_DISPLAY_FRAME_AND_PARSER_RESULT");
2144*480ec5b4SHemant Agrawal 	if (penv)
2145*480ec5b4SHemant Agrawal 		dpaa_force_display_frame_set(atoi(penv));
2146*480ec5b4SHemant Agrawal #endif
2147*480ec5b4SHemant Agrawal 
214862f53995SHemant Agrawal 	/* If congestion control is enabled globally*/
21494defbc8cSSachin Saxena 	if (num_rx_fqs > 0 && td_threshold) {
215062f53995SHemant Agrawal 		dpaa_intf->cgr_rx = rte_zmalloc(NULL,
215162f53995SHemant Agrawal 			sizeof(struct qman_cgr) * num_rx_fqs, MAX_CACHELINE);
21520ff76833SYong Wang 		if (!dpaa_intf->cgr_rx) {
21531ec9a3afSHemant Agrawal 			DPAA_PMD_ERR("Failed to alloc mem for cgr_rx");
21540ff76833SYong Wang 			ret = -ENOMEM;
21550ff76833SYong Wang 			goto free_rx;
21560ff76833SYong Wang 		}
215762f53995SHemant Agrawal 
215862f53995SHemant Agrawal 		ret = qman_alloc_cgrid_range(&cgrid[0], num_rx_fqs, 1, 0);
215962f53995SHemant Agrawal 		if (ret != num_rx_fqs) {
216062f53995SHemant Agrawal 			DPAA_PMD_WARN("insufficient CGRIDs available");
21610ff76833SYong Wang 			ret = -EINVAL;
21620ff76833SYong Wang 			goto free_rx;
216362f53995SHemant Agrawal 		}
216462f53995SHemant Agrawal 	} else {
216562f53995SHemant Agrawal 		dpaa_intf->cgr_rx = NULL;
216662f53995SHemant Agrawal 	}
216762f53995SHemant Agrawal 
21684defbc8cSSachin Saxena 	if (!fmc_q && !default_q) {
21694defbc8cSSachin Saxena 		ret = qman_alloc_fqid_range(dev_rx_fqids, num_rx_fqs,
21704defbc8cSSachin Saxena 					    num_rx_fqs, 0);
21714defbc8cSSachin Saxena 		if (ret < 0) {
21721ec9a3afSHemant Agrawal 			DPAA_PMD_ERR("Failed to alloc rx fqid's");
21734defbc8cSSachin Saxena 			goto free_rx;
21744defbc8cSSachin Saxena 		}
21754defbc8cSSachin Saxena 	}
21764defbc8cSSachin Saxena 
217737f9b54bSShreyansh Jain 	for (loop = 0; loop < num_rx_fqs; loop++) {
21788d6fc8b6SHemant Agrawal 		if (default_q)
21798d6fc8b6SHemant Agrawal 			fqid = cfg->rx_def;
21808d6fc8b6SHemant Agrawal 		else
21814defbc8cSSachin Saxena 			fqid = dev_rx_fqids[loop];
218262f53995SHemant Agrawal 
2183e4abd4ffSJun Yang 		vsp_id = dev_vspids[loop];
2184e4abd4ffSJun Yang 
218562f53995SHemant Agrawal 		if (dpaa_intf->cgr_rx)
218662f53995SHemant Agrawal 			dpaa_intf->cgr_rx[loop].cgrid = cgrid[loop];
218762f53995SHemant Agrawal 
218862f53995SHemant Agrawal 		ret = dpaa_rx_queue_init(&dpaa_intf->rx_queues[loop],
218962f53995SHemant Agrawal 			dpaa_intf->cgr_rx ? &dpaa_intf->cgr_rx[loop] : NULL,
219062f53995SHemant Agrawal 			fqid);
219137f9b54bSShreyansh Jain 		if (ret)
21920ff76833SYong Wang 			goto free_rx;
2193e4abd4ffSJun Yang 		dpaa_intf->rx_queues[loop].vsp_id = vsp_id;
219437f9b54bSShreyansh Jain 		dpaa_intf->rx_queues[loop].dpaa_intf = dpaa_intf;
219537f9b54bSShreyansh Jain 	}
219637f9b54bSShreyansh Jain 	dpaa_intf->nb_rx_queues = num_rx_fqs;
219737f9b54bSShreyansh Jain 
21980ff76833SYong Wang 	/* Initialise Tx FQs.free_rx Have as many Tx FQ's as number of cores */
219937f9b54bSShreyansh Jain 	dpaa_intf->tx_queues = rte_zmalloc(NULL, sizeof(struct qman_fq) *
2200af2828cfSAkhil Goyal 		MAX_DPAA_CORES, MAX_CACHELINE);
22010ff76833SYong Wang 	if (!dpaa_intf->tx_queues) {
22021ec9a3afSHemant Agrawal 		DPAA_PMD_ERR("Failed to alloc mem for TX queues");
22030ff76833SYong Wang 		ret = -ENOMEM;
22040ff76833SYong Wang 		goto free_rx;
22050ff76833SYong Wang 	}
220637f9b54bSShreyansh Jain 
220758e0420fSVanshika Shukla 	dpaa_intf->tx_conf_queues = rte_zmalloc(NULL, sizeof(struct qman_fq) *
220858e0420fSVanshika Shukla 		MAX_DPAA_CORES, MAX_CACHELINE);
220958e0420fSVanshika Shukla 	if (!dpaa_intf->tx_conf_queues) {
221058e0420fSVanshika Shukla 		DPAA_PMD_ERR("Failed to alloc mem for TX conf queues");
221158e0420fSVanshika Shukla 		ret = -ENOMEM;
221258e0420fSVanshika Shukla 		goto free_rx;
221358e0420fSVanshika Shukla 	}
221458e0420fSVanshika Shukla 
22159124e65dSGagandeep Singh 	/* If congestion control is enabled globally*/
22169124e65dSGagandeep Singh 	if (td_tx_threshold) {
22179124e65dSGagandeep Singh 		dpaa_intf->cgr_tx = rte_zmalloc(NULL,
22189124e65dSGagandeep Singh 			sizeof(struct qman_cgr) * MAX_DPAA_CORES,
22199124e65dSGagandeep Singh 			MAX_CACHELINE);
22209124e65dSGagandeep Singh 		if (!dpaa_intf->cgr_tx) {
22211ec9a3afSHemant Agrawal 			DPAA_PMD_ERR("Failed to alloc mem for cgr_tx");
22229124e65dSGagandeep Singh 			ret = -ENOMEM;
22239124e65dSGagandeep Singh 			goto free_rx;
22249124e65dSGagandeep Singh 		}
22259124e65dSGagandeep Singh 
22269124e65dSGagandeep Singh 		ret = qman_alloc_cgrid_range(&cgrid_tx[0], MAX_DPAA_CORES,
22279124e65dSGagandeep Singh 					     1, 0);
22289124e65dSGagandeep Singh 		if (ret != MAX_DPAA_CORES) {
22299124e65dSGagandeep Singh 			DPAA_PMD_WARN("insufficient CGRIDs available");
22309124e65dSGagandeep Singh 			ret = -EINVAL;
22319124e65dSGagandeep Singh 			goto free_rx;
22329124e65dSGagandeep Singh 		}
22339124e65dSGagandeep Singh 	} else {
22349124e65dSGagandeep Singh 		dpaa_intf->cgr_tx = NULL;
22359124e65dSGagandeep Singh 	}
22369124e65dSGagandeep Singh 
22379124e65dSGagandeep Singh 
2238af2828cfSAkhil Goyal 	for (loop = 0; loop < MAX_DPAA_CORES; loop++) {
22399124e65dSGagandeep Singh 		if (dpaa_intf->cgr_tx)
22409124e65dSGagandeep Singh 			dpaa_intf->cgr_tx[loop].cgrid = cgrid_tx[loop];
22419124e65dSGagandeep Singh 
224237f9b54bSShreyansh Jain 		ret = dpaa_tx_queue_init(&dpaa_intf->tx_queues[loop],
22439124e65dSGagandeep Singh 			fman_intf,
22449124e65dSGagandeep Singh 			dpaa_intf->cgr_tx ? &dpaa_intf->cgr_tx[loop] : NULL);
224537f9b54bSShreyansh Jain 		if (ret)
22460ff76833SYong Wang 			goto free_tx;
224737f9b54bSShreyansh Jain 		dpaa_intf->tx_queues[loop].dpaa_intf = dpaa_intf;
2248d11482d9SVanshika Shukla 
2249d11482d9SVanshika Shukla 		if (dpaa_ieee_1588) {
2250d11482d9SVanshika Shukla 			ret = dpaa_tx_conf_queue_init(&dpaa_intf->tx_conf_queues[loop]);
2251d11482d9SVanshika Shukla 			if (ret)
2252d11482d9SVanshika Shukla 				goto free_tx;
2253d11482d9SVanshika Shukla 
2254d11482d9SVanshika Shukla 			dpaa_intf->tx_conf_queues[loop].dpaa_intf = dpaa_intf;
2255d11482d9SVanshika Shukla 			dpaa_intf->tx_queues[loop].tx_conf_queue = &dpaa_intf->tx_conf_queues[loop];
2256d11482d9SVanshika Shukla 		}
225737f9b54bSShreyansh Jain 	}
2258af2828cfSAkhil Goyal 	dpaa_intf->nb_tx_queues = MAX_DPAA_CORES;
22599e97abf2SJun Yang #if defined(RTE_LIBRTE_DPAA_DEBUG_DRIVER)
22609e97abf2SJun Yang 	ret = dpaa_error_queue_init(dpaa_intf, fman_intf);
22619e97abf2SJun Yang 	if (ret)
22629e97abf2SJun Yang 		goto free_tx;
226358e0420fSVanshika Shukla #endif
226437f9b54bSShreyansh Jain 	DPAA_PMD_DEBUG("All frame queues created");
226537f9b54bSShreyansh Jain 
226612a4678aSShreyansh Jain 	/* Get the initial configuration for flow control */
22676b10d1f7SNipun Gupta 	dpaa_fc_set_default(dpaa_intf, fman_intf);
226812a4678aSShreyansh Jain 
226937f9b54bSShreyansh Jain 	/* reset bpool list, initialize bpool dynamically */
227037f9b54bSShreyansh Jain 	list_for_each_entry_safe(bp, tmp_bp, &cfg->fman_if->bpool_list, node) {
227137f9b54bSShreyansh Jain 		list_del(&bp->node);
22724762b3d4SHemant Agrawal 		rte_free(bp);
227337f9b54bSShreyansh Jain 	}
227437f9b54bSShreyansh Jain 
227537f9b54bSShreyansh Jain 	/* Populate ethdev structure */
2276ff9e112dSShreyansh Jain 	eth_dev->dev_ops = &dpaa_devops;
2277cbfc6111SFerruh Yigit 	eth_dev->rx_queue_count = dpaa_dev_rx_queue_count;
227837f9b54bSShreyansh Jain 	eth_dev->rx_pkt_burst = dpaa_eth_queue_rx;
227937f9b54bSShreyansh Jain 	eth_dev->tx_pkt_burst = dpaa_eth_tx_drop_all;
228037f9b54bSShreyansh Jain 
228137f9b54bSShreyansh Jain 	/* Allocate memory for storing MAC addresses */
228237f9b54bSShreyansh Jain 	eth_dev->data->mac_addrs = rte_zmalloc("mac_addr",
228335b2d13fSOlivier Matz 		RTE_ETHER_ADDR_LEN * DPAA_MAX_MAC_FILTER, 0);
228437f9b54bSShreyansh Jain 	if (eth_dev->data->mac_addrs == NULL) {
228537f9b54bSShreyansh Jain 		DPAA_PMD_ERR("Failed to allocate %d bytes needed to "
228637f9b54bSShreyansh Jain 						"store MAC addresses",
228735b2d13fSOlivier Matz 				RTE_ETHER_ADDR_LEN * DPAA_MAX_MAC_FILTER);
22880ff76833SYong Wang 		ret = -ENOMEM;
22890ff76833SYong Wang 		goto free_tx;
229037f9b54bSShreyansh Jain 	}
229137f9b54bSShreyansh Jain 
229237f9b54bSShreyansh Jain 	/* copy the primary mac address */
2293538da7a1SOlivier Matz 	rte_ether_addr_copy(&fman_intf->mac_addr, &eth_dev->data->mac_addrs[0]);
229437f9b54bSShreyansh Jain 
2295a247fcd9SStephen Hemminger 	DPAA_PMD_INFO("net: dpaa: %s: " RTE_ETHER_ADDR_PRT_FMT,
2296a7db3afcSAman Deep Singh 		      dpaa_device->name, RTE_ETHER_ADDR_BYTES(&fman_intf->mac_addr));
22974defbc8cSSachin Saxena 
2298133332f0SRadu Bulie 	if (!fman_intf->is_shared_mac) {
229995d226f0SNipun Gupta 		/* Configure error packet handling */
230077393f56SSachin Saxena 		fman_if_receive_rx_errors(fman_intf,
230177393f56SSachin Saxena 			FM_FD_RX_STATUS_ERR_MASK);
230295d226f0SNipun Gupta 		/* Disable RX mode */
230337f9b54bSShreyansh Jain 		fman_if_disable_rx(fman_intf);
230437f9b54bSShreyansh Jain 		/* Disable promiscuous mode */
230537f9b54bSShreyansh Jain 		fman_if_promiscuous_disable(fman_intf);
230637f9b54bSShreyansh Jain 		/* Disable multicast */
230737f9b54bSShreyansh Jain 		fman_if_reset_mcast_filter_table(fman_intf);
230837f9b54bSShreyansh Jain 		/* Reset interface statistics */
230937f9b54bSShreyansh Jain 		fman_if_stats_reset(fman_intf);
231055576ac2SHemant Agrawal 		/* Disable SG by default */
231155576ac2SHemant Agrawal 		fman_if_set_sg(fman_intf, 0);
2312133332f0SRadu Bulie 		fman_if_set_maxfrm(fman_intf,
2313133332f0SRadu Bulie 				   RTE_ETHER_MAX_LEN + VLAN_TAG_SIZE);
2314133332f0SRadu Bulie 	}
2315ff9e112dSShreyansh Jain 
2316ff9e112dSShreyansh Jain 	return 0;
23170ff76833SYong Wang 
23180ff76833SYong Wang free_tx:
23190ff76833SYong Wang 	rte_free(dpaa_intf->tx_queues);
23200ff76833SYong Wang 	dpaa_intf->tx_queues = NULL;
23210ff76833SYong Wang 	dpaa_intf->nb_tx_queues = 0;
23220ff76833SYong Wang 
23230ff76833SYong Wang free_rx:
23240ff76833SYong Wang 	rte_free(dpaa_intf->cgr_rx);
23259124e65dSGagandeep Singh 	rte_free(dpaa_intf->cgr_tx);
23260ff76833SYong Wang 	rte_free(dpaa_intf->rx_queues);
23270ff76833SYong Wang 	dpaa_intf->rx_queues = NULL;
23280ff76833SYong Wang 	dpaa_intf->nb_rx_queues = 0;
23290ff76833SYong Wang 	return ret;
2330ff9e112dSShreyansh Jain }
2331ff9e112dSShreyansh Jain 
2332ff9e112dSShreyansh Jain static int
23334defbc8cSSachin Saxena rte_dpaa_probe(struct rte_dpaa_driver *dpaa_drv,
2334ff9e112dSShreyansh Jain 	       struct rte_dpaa_device *dpaa_dev)
2335ff9e112dSShreyansh Jain {
2336ff9e112dSShreyansh Jain 	int diag;
2337ff9e112dSShreyansh Jain 	int ret;
2338ff9e112dSShreyansh Jain 	struct rte_eth_dev *eth_dev;
2339ff9e112dSShreyansh Jain 
2340ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
2341ff9e112dSShreyansh Jain 
234247854c18SHemant Agrawal 	if ((DPAA_MBUF_HW_ANNOTATION + DPAA_FD_PTA_SIZE) >
234347854c18SHemant Agrawal 		RTE_PKTMBUF_HEADROOM) {
234447854c18SHemant Agrawal 		DPAA_PMD_ERR(
234547854c18SHemant Agrawal 		"RTE_PKTMBUF_HEADROOM(%d) shall be > DPAA Annotation req(%d)",
234647854c18SHemant Agrawal 		RTE_PKTMBUF_HEADROOM,
234747854c18SHemant Agrawal 		DPAA_MBUF_HW_ANNOTATION + DPAA_FD_PTA_SIZE);
234847854c18SHemant Agrawal 
234947854c18SHemant Agrawal 		return -1;
235047854c18SHemant Agrawal 	}
235147854c18SHemant Agrawal 
2352ff9e112dSShreyansh Jain 	/* In case of secondary process, the device is already configured
2353ff9e112dSShreyansh Jain 	 * and no further action is required, except portal initialization
2354ff9e112dSShreyansh Jain 	 * and verifying secondary attachment to port name.
2355ff9e112dSShreyansh Jain 	 */
2356ff9e112dSShreyansh Jain 	if (rte_eal_process_type() != RTE_PROC_PRIMARY) {
2357ff9e112dSShreyansh Jain 		eth_dev = rte_eth_dev_attach_secondary(dpaa_dev->name);
2358ff9e112dSShreyansh Jain 		if (!eth_dev)
2359ff9e112dSShreyansh Jain 			return -ENOMEM;
2360d1c3ab22SFerruh Yigit 		eth_dev->device = &dpaa_dev->device;
2361d1c3ab22SFerruh Yigit 		eth_dev->dev_ops = &dpaa_devops;
23626b10d1f7SNipun Gupta 
23636b10d1f7SNipun Gupta 		ret = dpaa_dev_init_secondary(eth_dev);
23646b10d1f7SNipun Gupta 		if (ret != 0) {
2365a247fcd9SStephen Hemminger 			DPAA_PMD_ERR("secondary dev init failed");
23666b10d1f7SNipun Gupta 			return ret;
23676b10d1f7SNipun Gupta 		}
23686b10d1f7SNipun Gupta 
2369fbe90cddSThomas Monjalon 		rte_eth_dev_probing_finish(eth_dev);
2370ff9e112dSShreyansh Jain 		return 0;
2371ff9e112dSShreyansh Jain 	}
2372ff9e112dSShreyansh Jain 
2373af2828cfSAkhil Goyal 	if (!is_global_init && (rte_eal_process_type() == RTE_PROC_PRIMARY)) {
23748d6fc8b6SHemant Agrawal 		if (access("/tmp/fmc.bin", F_OK) == -1) {
2375b7c7ff6eSStephen Hemminger 			DPAA_PMD_INFO("* FMC not configured.Enabling default mode");
23768d6fc8b6SHemant Agrawal 			default_q = 1;
23778d6fc8b6SHemant Agrawal 		}
23788d6fc8b6SHemant Agrawal 
23794defbc8cSSachin Saxena 		if (!(default_q || fmc_q)) {
23804defbc8cSSachin Saxena 			if (dpaa_fm_init()) {
23811ec9a3afSHemant Agrawal 				DPAA_PMD_ERR("FM init failed");
23824defbc8cSSachin Saxena 				return -1;
23834defbc8cSSachin Saxena 			}
23844defbc8cSSachin Saxena 		}
23854defbc8cSSachin Saxena 
2386e507498dSHemant Agrawal 		/* disabling the default push mode for LS1043 */
2387e507498dSHemant Agrawal 		if (dpaa_svr_family == SVR_LS1043A_FAMILY)
2388e507498dSHemant Agrawal 			dpaa_push_mode_max_queue = 0;
2389e507498dSHemant Agrawal 
23907be78d02SJosh Soref 		/* if push mode queues to be enabled. Currently we are allowing
2391e507498dSHemant Agrawal 		 * only one queue per thread.
2392e507498dSHemant Agrawal 		 */
2393e507498dSHemant Agrawal 		if (getenv("DPAA_PUSH_QUEUES_NUMBER")) {
2394e507498dSHemant Agrawal 			dpaa_push_mode_max_queue =
2395e507498dSHemant Agrawal 					atoi(getenv("DPAA_PUSH_QUEUES_NUMBER"));
2396e507498dSHemant Agrawal 			if (dpaa_push_mode_max_queue > DPAA_MAX_PUSH_MODE_QUEUE)
2397e507498dSHemant Agrawal 			    dpaa_push_mode_max_queue = DPAA_MAX_PUSH_MODE_QUEUE;
2398e507498dSHemant Agrawal 		}
2399e507498dSHemant Agrawal 
2400ff9e112dSShreyansh Jain 		is_global_init = 1;
2401ff9e112dSShreyansh Jain 	}
2402ff9e112dSShreyansh Jain 
2403e5872221SRohit Raj 	if (unlikely(!DPAA_PER_LCORE_PORTAL)) {
2404ff9e112dSShreyansh Jain 		ret = rte_dpaa_portal_init((void *)1);
2405ff9e112dSShreyansh Jain 		if (ret) {
2406ff9e112dSShreyansh Jain 			DPAA_PMD_ERR("Unable to initialize portal");
2407ff9e112dSShreyansh Jain 			return ret;
2408ff9e112dSShreyansh Jain 		}
24095d944582SNipun Gupta 	}
2410ff9e112dSShreyansh Jain 
24116b10d1f7SNipun Gupta 	eth_dev = rte_eth_dev_allocate(dpaa_dev->name);
2412af2828cfSAkhil Goyal 	if (!eth_dev)
2413af2828cfSAkhil Goyal 		return -ENOMEM;
2414ff9e112dSShreyansh Jain 
24156b10d1f7SNipun Gupta 	eth_dev->data->dev_private =
24166b10d1f7SNipun Gupta 			rte_zmalloc("ethdev private structure",
2417ff9e112dSShreyansh Jain 					sizeof(struct dpaa_if),
2418ff9e112dSShreyansh Jain 					RTE_CACHE_LINE_SIZE);
2419ff9e112dSShreyansh Jain 	if (!eth_dev->data->dev_private) {
2420ff9e112dSShreyansh Jain 		DPAA_PMD_ERR("Cannot allocate memzone for port data");
2421ff9e112dSShreyansh Jain 		rte_eth_dev_release_port(eth_dev);
2422ff9e112dSShreyansh Jain 		return -ENOMEM;
2423ff9e112dSShreyansh Jain 	}
24246b10d1f7SNipun Gupta 
2425ff9e112dSShreyansh Jain 	eth_dev->device = &dpaa_dev->device;
2426ff9e112dSShreyansh Jain 	dpaa_dev->eth_dev = eth_dev;
2427ff9e112dSShreyansh Jain 
24289124e65dSGagandeep Singh 	qman_ern_register_cb(dpaa_free_mbuf);
24299124e65dSGagandeep Singh 
24302aa10990SRohit Raj 	if (dpaa_drv->drv_flags & RTE_DPAA_DRV_INTR_LSC)
24312aa10990SRohit Raj 		eth_dev->data->dev_flags |= RTE_ETH_DEV_INTR_LSC;
24322aa10990SRohit Raj 
2433ff9e112dSShreyansh Jain 	/* Invoke PMD device initialization function */
2434ff9e112dSShreyansh Jain 	diag = dpaa_dev_init(eth_dev);
2435fbe90cddSThomas Monjalon 	if (diag == 0) {
2436533c31ccSGagandeep Singh 		if (!dpaa_tx_sg_pool) {
2437533c31ccSGagandeep Singh 			dpaa_tx_sg_pool =
2438533c31ccSGagandeep Singh 				rte_pktmbuf_pool_create("dpaa_mbuf_tx_sg_pool",
2439533c31ccSGagandeep Singh 				DPAA_POOL_SIZE,
2440533c31ccSGagandeep Singh 				DPAA_POOL_CACHE_SIZE, 0,
2441533c31ccSGagandeep Singh 				DPAA_MAX_SGS * sizeof(struct qm_sg_entry),
2442533c31ccSGagandeep Singh 				rte_socket_id());
2443533c31ccSGagandeep Singh 			if (dpaa_tx_sg_pool == NULL) {
24441ec9a3afSHemant Agrawal 				DPAA_PMD_ERR("SG pool creation failed");
2445533c31ccSGagandeep Singh 				return -ENOMEM;
2446533c31ccSGagandeep Singh 			}
2447533c31ccSGagandeep Singh 		}
2448fbe90cddSThomas Monjalon 		rte_eth_dev_probing_finish(eth_dev);
2449533c31ccSGagandeep Singh 		dpaa_valid_dev++;
2450ff9e112dSShreyansh Jain 		return 0;
2451fbe90cddSThomas Monjalon 	}
2452ff9e112dSShreyansh Jain 
2453ff9e112dSShreyansh Jain 	rte_eth_dev_release_port(eth_dev);
2454ff9e112dSShreyansh Jain 	return diag;
2455ff9e112dSShreyansh Jain }
2456ff9e112dSShreyansh Jain 
2457ff9e112dSShreyansh Jain static int
2458ff9e112dSShreyansh Jain rte_dpaa_remove(struct rte_dpaa_device *dpaa_dev)
2459ff9e112dSShreyansh Jain {
2460ff9e112dSShreyansh Jain 	struct rte_eth_dev *eth_dev;
24612defb114SSachin Saxena 	int ret;
2462ff9e112dSShreyansh Jain 
2463ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
2464ff9e112dSShreyansh Jain 
2465ff9e112dSShreyansh Jain 	eth_dev = dpaa_dev->eth_dev;
24662defb114SSachin Saxena 	dpaa_eth_dev_close(eth_dev);
2467533c31ccSGagandeep Singh 	dpaa_valid_dev--;
2468533c31ccSGagandeep Singh 	if (!dpaa_valid_dev)
2469533c31ccSGagandeep Singh 		rte_mempool_free(dpaa_tx_sg_pool);
24702defb114SSachin Saxena 	ret = rte_eth_dev_release_port(eth_dev);
2471ff9e112dSShreyansh Jain 
24722defb114SSachin Saxena 	return ret;
2473ff9e112dSShreyansh Jain }
2474ff9e112dSShreyansh Jain 
24754defbc8cSSachin Saxena static void __attribute__((destructor(102))) dpaa_finish(void)
24764defbc8cSSachin Saxena {
24774defbc8cSSachin Saxena 	/* For secondary, primary will do all the cleanup */
24784defbc8cSSachin Saxena 	if (rte_eal_process_type() != RTE_PROC_PRIMARY)
24794defbc8cSSachin Saxena 		return;
24804defbc8cSSachin Saxena 
24814defbc8cSSachin Saxena 	if (!(default_q || fmc_q)) {
24824defbc8cSSachin Saxena 		unsigned int i;
24834defbc8cSSachin Saxena 
24844defbc8cSSachin Saxena 		for (i = 0; i < RTE_MAX_ETHPORTS; i++) {
24854defbc8cSSachin Saxena 			if (rte_eth_devices[i].dev_ops == &dpaa_devops) {
24864defbc8cSSachin Saxena 				struct rte_eth_dev *dev = &rte_eth_devices[i];
24874defbc8cSSachin Saxena 				struct dpaa_if *dpaa_intf =
24884defbc8cSSachin Saxena 					dev->data->dev_private;
24894defbc8cSSachin Saxena 				struct fman_if *fif =
24904defbc8cSSachin Saxena 					dev->process_private;
24914defbc8cSSachin Saxena 				if (dpaa_intf->port_handle)
24924defbc8cSSachin Saxena 					if (dpaa_fm_deconfig(dpaa_intf, fif))
24934defbc8cSSachin Saxena 						DPAA_PMD_WARN("DPAA FM "
24941ec9a3afSHemant Agrawal 							"deconfig failed");
2495e4abd4ffSJun Yang 				if (fif->num_profiles) {
2496e4abd4ffSJun Yang 					if (dpaa_port_vsp_cleanup(dpaa_intf,
2497e4abd4ffSJun Yang 								  fif))
24981ec9a3afSHemant Agrawal 						DPAA_PMD_WARN("DPAA FM vsp cleanup failed");
2499e4abd4ffSJun Yang 				}
25004defbc8cSSachin Saxena 			}
25014defbc8cSSachin Saxena 		}
25024defbc8cSSachin Saxena 		if (is_global_init)
25034defbc8cSSachin Saxena 			if (dpaa_fm_term())
25041ec9a3afSHemant Agrawal 				DPAA_PMD_WARN("DPAA FM term failed");
25054defbc8cSSachin Saxena 
25064defbc8cSSachin Saxena 		is_global_init = 0;
25074defbc8cSSachin Saxena 
25084defbc8cSSachin Saxena 		DPAA_PMD_INFO("DPAA fman cleaned up");
25094defbc8cSSachin Saxena 	}
25104defbc8cSSachin Saxena }
25114defbc8cSSachin Saxena 
2512ff9e112dSShreyansh Jain static struct rte_dpaa_driver rte_dpaa_pmd = {
25132aa10990SRohit Raj 	.drv_flags = RTE_DPAA_DRV_INTR_LSC,
2514ff9e112dSShreyansh Jain 	.drv_type = FSL_DPAA_ETH,
2515ff9e112dSShreyansh Jain 	.probe = rte_dpaa_probe,
2516ff9e112dSShreyansh Jain 	.remove = rte_dpaa_remove,
2517ff9e112dSShreyansh Jain };
2518ff9e112dSShreyansh Jain 
2519ff9e112dSShreyansh Jain RTE_PMD_REGISTER_DPAA(net_dpaa, rte_dpaa_pmd);
252058e0420fSVanshika Shukla RTE_PMD_REGISTER_PARAM_STRING(net_dpaa,
252158e0420fSVanshika Shukla 		DRIVER_IEEE1588 "=<int>");
2522eeded204SDavid Marchand RTE_LOG_REGISTER_DEFAULT(dpaa_logtype_pmd, NOTICE);
2523