1d81734caSHemant Agrawal /* SPDX-License-Identifier: BSD-3-Clause 2ff9e112dSShreyansh Jain * 3ff9e112dSShreyansh Jain * Copyright 2016 Freescale Semiconductor, Inc. All rights reserved. 49124e65dSGagandeep Singh * Copyright 2017-2020 NXP 5ff9e112dSShreyansh Jain * 6ff9e112dSShreyansh Jain */ 7ff9e112dSShreyansh Jain /* System headers */ 8ff9e112dSShreyansh Jain #include <stdio.h> 9ff9e112dSShreyansh Jain #include <inttypes.h> 10ff9e112dSShreyansh Jain #include <unistd.h> 11ff9e112dSShreyansh Jain #include <limits.h> 12ff9e112dSShreyansh Jain #include <sched.h> 13ff9e112dSShreyansh Jain #include <signal.h> 14ff9e112dSShreyansh Jain #include <pthread.h> 15ff9e112dSShreyansh Jain #include <sys/types.h> 16ff9e112dSShreyansh Jain #include <sys/syscall.h> 17ff9e112dSShreyansh Jain 186723c0fcSBruce Richardson #include <rte_string_fns.h> 19ff9e112dSShreyansh Jain #include <rte_byteorder.h> 20ff9e112dSShreyansh Jain #include <rte_common.h> 21ff9e112dSShreyansh Jain #include <rte_interrupts.h> 22ff9e112dSShreyansh Jain #include <rte_log.h> 23ff9e112dSShreyansh Jain #include <rte_debug.h> 24ff9e112dSShreyansh Jain #include <rte_pci.h> 25ff9e112dSShreyansh Jain #include <rte_atomic.h> 26ff9e112dSShreyansh Jain #include <rte_branch_prediction.h> 27ff9e112dSShreyansh Jain #include <rte_memory.h> 28ff9e112dSShreyansh Jain #include <rte_tailq.h> 29ff9e112dSShreyansh Jain #include <rte_eal.h> 30ff9e112dSShreyansh Jain #include <rte_alarm.h> 31ff9e112dSShreyansh Jain #include <rte_ether.h> 32df96fd0dSBruce Richardson #include <ethdev_driver.h> 33ff9e112dSShreyansh Jain #include <rte_malloc.h> 34ff9e112dSShreyansh Jain #include <rte_ring.h> 35ff9e112dSShreyansh Jain 36ff9e112dSShreyansh Jain #include <rte_dpaa_bus.h> 37ff9e112dSShreyansh Jain #include <rte_dpaa_logs.h> 3837f9b54bSShreyansh Jain #include <dpaa_mempool.h> 39ff9e112dSShreyansh Jain 40ff9e112dSShreyansh Jain #include <dpaa_ethdev.h> 4137f9b54bSShreyansh Jain #include <dpaa_rxtx.h> 424defbc8cSSachin Saxena #include <dpaa_flow.h> 438c3495f5SHemant Agrawal #include <rte_pmd_dpaa.h> 4437f9b54bSShreyansh Jain 4537f9b54bSShreyansh Jain #include <fsl_usd.h> 4637f9b54bSShreyansh Jain #include <fsl_qman.h> 4737f9b54bSShreyansh Jain #include <fsl_bman.h> 4837f9b54bSShreyansh Jain #include <fsl_fman.h> 492aa10990SRohit Raj #include <process.h> 5077393f56SSachin Saxena #include <fmlib/fm_ext.h> 51ff9e112dSShreyansh Jain 5289b9bb08SRohit Raj #define CHECK_INTERVAL 100 /* 100ms */ 5389b9bb08SRohit Raj #define MAX_REPEAT_TIME 90 /* 9s (90 * 100ms) in total */ 5489b9bb08SRohit Raj 55c5836218SSunil Kumar Kori /* Supported Rx offloads */ 56c5836218SSunil Kumar Kori static uint64_t dev_rx_offloads_sup = 5755576ac2SHemant Agrawal DEV_RX_OFFLOAD_JUMBO_FRAME | 5855576ac2SHemant Agrawal DEV_RX_OFFLOAD_SCATTER; 59c5836218SSunil Kumar Kori 60c5836218SSunil Kumar Kori /* Rx offloads which cannot be disabled */ 61c5836218SSunil Kumar Kori static uint64_t dev_rx_offloads_nodis = 62c5836218SSunil Kumar Kori DEV_RX_OFFLOAD_IPV4_CKSUM | 63c5836218SSunil Kumar Kori DEV_RX_OFFLOAD_UDP_CKSUM | 64c5836218SSunil Kumar Kori DEV_RX_OFFLOAD_TCP_CKSUM | 658b945a7fSPavan Nikhilesh DEV_RX_OFFLOAD_OUTER_IPV4_CKSUM | 668b945a7fSPavan Nikhilesh DEV_RX_OFFLOAD_RSS_HASH; 67c5836218SSunil Kumar Kori 68c5836218SSunil Kumar Kori /* Supported Tx offloads */ 691cd8d4ceSHemant Agrawal static uint64_t dev_tx_offloads_sup = 701cd8d4ceSHemant Agrawal DEV_TX_OFFLOAD_MT_LOCKFREE | 711cd8d4ceSHemant Agrawal DEV_TX_OFFLOAD_MBUF_FAST_FREE; 72c5836218SSunil Kumar Kori 73c5836218SSunil Kumar Kori /* Tx offloads which cannot be disabled */ 74c5836218SSunil Kumar Kori static uint64_t dev_tx_offloads_nodis = 75c5836218SSunil Kumar Kori DEV_TX_OFFLOAD_IPV4_CKSUM | 76c5836218SSunil Kumar Kori DEV_TX_OFFLOAD_UDP_CKSUM | 77c5836218SSunil Kumar Kori DEV_TX_OFFLOAD_TCP_CKSUM | 78c5836218SSunil Kumar Kori DEV_TX_OFFLOAD_SCTP_CKSUM | 79c5836218SSunil Kumar Kori DEV_TX_OFFLOAD_OUTER_IPV4_CKSUM | 801cd8d4ceSHemant Agrawal DEV_TX_OFFLOAD_MULTI_SEGS; 81c5836218SSunil Kumar Kori 82ff9e112dSShreyansh Jain /* Keep track of whether QMAN and BMAN have been globally initialized */ 83ff9e112dSShreyansh Jain static int is_global_init; 844defbc8cSSachin Saxena static int fmc_q = 1; /* Indicates the use of static fmc for distribution */ 858d6fc8b6SHemant Agrawal static int default_q; /* use default queue - FMC is not executed*/ 860b5deefbSShreyansh Jain /* At present we only allow up to 4 push mode queues as default - as each of 870b5deefbSShreyansh Jain * this queue need dedicated portal and we are short of portals. 880c504f69SHemant Agrawal */ 890b5deefbSShreyansh Jain #define DPAA_MAX_PUSH_MODE_QUEUE 8 900b5deefbSShreyansh Jain #define DPAA_DEFAULT_PUSH_MODE_QUEUE 4 910c504f69SHemant Agrawal 920b5deefbSShreyansh Jain static int dpaa_push_mode_max_queue = DPAA_DEFAULT_PUSH_MODE_QUEUE; 930c504f69SHemant Agrawal static int dpaa_push_queue_idx; /* Queue index which are in push mode*/ 940c504f69SHemant Agrawal 95ff9e112dSShreyansh Jain 969124e65dSGagandeep Singh /* Per RX FQ Taildrop in frame count */ 9762f53995SHemant Agrawal static unsigned int td_threshold = CGR_RX_PERFQ_THRESH; 9862f53995SHemant Agrawal 999124e65dSGagandeep Singh /* Per TX FQ Taildrop in frame count, disabled by default */ 1009124e65dSGagandeep Singh static unsigned int td_tx_threshold; 1019124e65dSGagandeep Singh 102b21ed3e2SHemant Agrawal struct rte_dpaa_xstats_name_off { 103b21ed3e2SHemant Agrawal char name[RTE_ETH_XSTATS_NAME_SIZE]; 104b21ed3e2SHemant Agrawal uint32_t offset; 105b21ed3e2SHemant Agrawal }; 106b21ed3e2SHemant Agrawal 107b21ed3e2SHemant Agrawal static const struct rte_dpaa_xstats_name_off dpaa_xstats_strings[] = { 108b21ed3e2SHemant Agrawal {"rx_align_err", 109b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, raln)}, 110b21ed3e2SHemant Agrawal {"rx_valid_pause", 111b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rxpf)}, 112b21ed3e2SHemant Agrawal {"rx_fcs_err", 113b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rfcs)}, 114b21ed3e2SHemant Agrawal {"rx_vlan_frame", 115b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rvlan)}, 116b21ed3e2SHemant Agrawal {"rx_frame_err", 117b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rerr)}, 118b21ed3e2SHemant Agrawal {"rx_drop_err", 119b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rdrp)}, 120b21ed3e2SHemant Agrawal {"rx_undersized", 121b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rund)}, 122b21ed3e2SHemant Agrawal {"rx_oversize_err", 123b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rovr)}, 124b21ed3e2SHemant Agrawal {"rx_fragment_pkt", 125b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rfrg)}, 126b21ed3e2SHemant Agrawal {"tx_valid_pause", 127b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, txpf)}, 128b21ed3e2SHemant Agrawal {"tx_fcs_err", 129b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, terr)}, 130b21ed3e2SHemant Agrawal {"tx_vlan_frame", 131b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, tvlan)}, 132b21ed3e2SHemant Agrawal {"rx_undersized", 133b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, tund)}, 134b21ed3e2SHemant Agrawal }; 135b21ed3e2SHemant Agrawal 1368c3495f5SHemant Agrawal static struct rte_dpaa_driver rte_dpaa_pmd; 1378c3495f5SHemant Agrawal 138bdad90d1SIvan Ilchenko static int 13916e2c27fSSunil Kumar Kori dpaa_eth_dev_info(struct rte_eth_dev *dev, struct rte_eth_dev_info *dev_info); 14016e2c27fSSunil Kumar Kori 1412aa10990SRohit Raj static int dpaa_eth_link_update(struct rte_eth_dev *dev, 1422aa10990SRohit Raj int wait_to_complete __rte_unused); 1432aa10990SRohit Raj 1442aa10990SRohit Raj static void dpaa_interrupt_handler(void *param); 1452aa10990SRohit Raj 1465e745593SSunil Kumar Kori static inline void 1475e745593SSunil Kumar Kori dpaa_poll_queue_default_config(struct qm_mcc_initfq *opts) 1485e745593SSunil Kumar Kori { 1495e745593SSunil Kumar Kori memset(opts, 0, sizeof(struct qm_mcc_initfq)); 1505e745593SSunil Kumar Kori opts->we_mask = QM_INITFQ_WE_FQCTRL | QM_INITFQ_WE_CONTEXTA; 1515e745593SSunil Kumar Kori opts->fqd.fq_ctrl = QM_FQCTRL_AVOIDBLOCK | QM_FQCTRL_CTXASTASHING | 1525e745593SSunil Kumar Kori QM_FQCTRL_PREFERINCACHE; 1535e745593SSunil Kumar Kori opts->fqd.context_a.stashing.exclusive = 0; 1545e745593SSunil Kumar Kori if (dpaa_svr_family != SVR_LS1046A_FAMILY) 1555e745593SSunil Kumar Kori opts->fqd.context_a.stashing.annotation_cl = 1565e745593SSunil Kumar Kori DPAA_IF_RX_ANNOTATION_STASH; 1575e745593SSunil Kumar Kori opts->fqd.context_a.stashing.data_cl = DPAA_IF_RX_DATA_STASH; 1585e745593SSunil Kumar Kori opts->fqd.context_a.stashing.context_cl = DPAA_IF_RX_CONTEXT_STASH; 1595e745593SSunil Kumar Kori } 1605e745593SSunil Kumar Kori 161ff9e112dSShreyansh Jain static int 1620cbec027SShreyansh Jain dpaa_mtu_set(struct rte_eth_dev *dev, uint16_t mtu) 1630cbec027SShreyansh Jain { 16435b2d13fSOlivier Matz uint32_t frame_size = mtu + RTE_ETHER_HDR_LEN + RTE_ETHER_CRC_LEN 1659658ac3aSAshish Jain + VLAN_TAG_SIZE; 16655576ac2SHemant Agrawal uint32_t buffsz = dev->data->min_rx_buf_size - RTE_PKTMBUF_HEADROOM; 1670cbec027SShreyansh Jain 1680cbec027SShreyansh Jain PMD_INIT_FUNC_TRACE(); 1690cbec027SShreyansh Jain 17035b2d13fSOlivier Matz if (mtu < RTE_ETHER_MIN_MTU || frame_size > DPAA_MAX_RX_PKT_LEN) 1710cbec027SShreyansh Jain return -EINVAL; 17255576ac2SHemant Agrawal /* 17355576ac2SHemant Agrawal * Refuse mtu that requires the support of scattered packets 17455576ac2SHemant Agrawal * when this feature has not been enabled before. 17555576ac2SHemant Agrawal */ 17655576ac2SHemant Agrawal if (dev->data->min_rx_buf_size && 17755576ac2SHemant Agrawal !dev->data->scattered_rx && frame_size > buffsz) { 17855576ac2SHemant Agrawal DPAA_PMD_ERR("SG not enabled, will not fit in one buffer"); 17955576ac2SHemant Agrawal return -EINVAL; 18055576ac2SHemant Agrawal } 18155576ac2SHemant Agrawal 18255576ac2SHemant Agrawal /* check <seg size> * <max_seg> >= max_frame */ 18355576ac2SHemant Agrawal if (dev->data->min_rx_buf_size && dev->data->scattered_rx && 18455576ac2SHemant Agrawal (frame_size > buffsz * DPAA_SGT_MAX_ENTRIES)) { 18555576ac2SHemant Agrawal DPAA_PMD_ERR("Too big to fit for Max SG list %d", 18655576ac2SHemant Agrawal buffsz * DPAA_SGT_MAX_ENTRIES); 18755576ac2SHemant Agrawal return -EINVAL; 18855576ac2SHemant Agrawal } 18955576ac2SHemant Agrawal 1901d57225dSSteve Yang if (frame_size > DPAA_ETH_MAX_LEN) 19140c79ea0SApeksha Gupta dev->data->dev_conf.rxmode.offloads |= 19216e2c27fSSunil Kumar Kori DEV_RX_OFFLOAD_JUMBO_FRAME; 19325f85419SShreyansh Jain else 19416e2c27fSSunil Kumar Kori dev->data->dev_conf.rxmode.offloads &= 19516e2c27fSSunil Kumar Kori ~DEV_RX_OFFLOAD_JUMBO_FRAME; 19625f85419SShreyansh Jain 1979658ac3aSAshish Jain dev->data->dev_conf.rxmode.max_rx_pkt_len = frame_size; 1980cbec027SShreyansh Jain 1996b10d1f7SNipun Gupta fman_if_set_maxfrm(dev->process_private, frame_size); 2000cbec027SShreyansh Jain 2010cbec027SShreyansh Jain return 0; 2020cbec027SShreyansh Jain } 2030cbec027SShreyansh Jain 2040cbec027SShreyansh Jain static int 20516e2c27fSSunil Kumar Kori dpaa_eth_dev_configure(struct rte_eth_dev *dev) 206ff9e112dSShreyansh Jain { 20716e2c27fSSunil Kumar Kori struct rte_eth_conf *eth_conf = &dev->data->dev_conf; 20816e2c27fSSunil Kumar Kori uint64_t rx_offloads = eth_conf->rxmode.offloads; 20916e2c27fSSunil Kumar Kori uint64_t tx_offloads = eth_conf->txmode.offloads; 2102aa10990SRohit Raj struct rte_device *rdev = dev->device; 2117a292619SRohit Raj struct rte_eth_link *link = &dev->data->dev_link; 2122aa10990SRohit Raj struct rte_dpaa_device *dpaa_dev; 2132aa10990SRohit Raj struct fman_if *fif = dev->process_private; 2142aa10990SRohit Raj struct __fman_if *__fif; 2152aa10990SRohit Raj struct rte_intr_handle *intr_handle; 2167a292619SRohit Raj int speed, duplex; 2172aa10990SRohit Raj int ret; 2189658ac3aSAshish Jain 219ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 220ff9e112dSShreyansh Jain 2212aa10990SRohit Raj dpaa_dev = container_of(rdev, struct rte_dpaa_device, device); 2222aa10990SRohit Raj intr_handle = &dpaa_dev->intr_handle; 2232aa10990SRohit Raj __fif = container_of(fif, struct __fman_if, __if); 2242aa10990SRohit Raj 2251cd8d4ceSHemant Agrawal /* Rx offloads which are enabled by default */ 226c5836218SSunil Kumar Kori if (dev_rx_offloads_nodis & ~rx_offloads) { 2271cd8d4ceSHemant Agrawal DPAA_PMD_INFO( 2281cd8d4ceSHemant Agrawal "Some of rx offloads enabled by default - requested 0x%" PRIx64 2291cd8d4ceSHemant Agrawal " fixed are 0x%" PRIx64, 230c5836218SSunil Kumar Kori rx_offloads, dev_rx_offloads_nodis); 23116e2c27fSSunil Kumar Kori } 23216e2c27fSSunil Kumar Kori 2331cd8d4ceSHemant Agrawal /* Tx offloads which are enabled by default */ 234c5836218SSunil Kumar Kori if (dev_tx_offloads_nodis & ~tx_offloads) { 2351cd8d4ceSHemant Agrawal DPAA_PMD_INFO( 2361cd8d4ceSHemant Agrawal "Some of tx offloads enabled by default - requested 0x%" PRIx64 2371cd8d4ceSHemant Agrawal " fixed are 0x%" PRIx64, 238c5836218SSunil Kumar Kori tx_offloads, dev_tx_offloads_nodis); 23916e2c27fSSunil Kumar Kori } 24016e2c27fSSunil Kumar Kori 24116e2c27fSSunil Kumar Kori if (rx_offloads & DEV_RX_OFFLOAD_JUMBO_FRAME) { 242deeec8efSHemant Agrawal uint32_t max_len; 243deeec8efSHemant Agrawal 244deeec8efSHemant Agrawal DPAA_PMD_DEBUG("enabling jumbo"); 245deeec8efSHemant Agrawal 24625f85419SShreyansh Jain if (dev->data->dev_conf.rxmode.max_rx_pkt_len <= 247deeec8efSHemant Agrawal DPAA_MAX_RX_PKT_LEN) 248deeec8efSHemant Agrawal max_len = dev->data->dev_conf.rxmode.max_rx_pkt_len; 249deeec8efSHemant Agrawal else { 250deeec8efSHemant Agrawal DPAA_PMD_INFO("enabling jumbo override conf max len=%d " 251deeec8efSHemant Agrawal "supported is %d", 252deeec8efSHemant Agrawal dev->data->dev_conf.rxmode.max_rx_pkt_len, 253deeec8efSHemant Agrawal DPAA_MAX_RX_PKT_LEN); 254deeec8efSHemant Agrawal max_len = DPAA_MAX_RX_PKT_LEN; 25525f85419SShreyansh Jain } 256deeec8efSHemant Agrawal 2576b10d1f7SNipun Gupta fman_if_set_maxfrm(dev->process_private, max_len); 258deeec8efSHemant Agrawal dev->data->mtu = max_len 25935b2d13fSOlivier Matz - RTE_ETHER_HDR_LEN - RTE_ETHER_CRC_LEN - VLAN_TAG_SIZE; 2609658ac3aSAshish Jain } 26155576ac2SHemant Agrawal 26255576ac2SHemant Agrawal if (rx_offloads & DEV_RX_OFFLOAD_SCATTER) { 26355576ac2SHemant Agrawal DPAA_PMD_DEBUG("enabling scatter mode"); 2646b10d1f7SNipun Gupta fman_if_set_sg(dev->process_private, 1); 26555576ac2SHemant Agrawal dev->data->scattered_rx = 1; 26655576ac2SHemant Agrawal } 26755576ac2SHemant Agrawal 268f5fe3eedSJun Yang if (!(default_q || fmc_q)) { 269f5fe3eedSJun Yang if (dpaa_fm_config(dev, 270f5fe3eedSJun Yang eth_conf->rx_adv_conf.rss_conf.rss_hf)) { 271f5fe3eedSJun Yang dpaa_write_fm_config_to_file(); 272f5fe3eedSJun Yang DPAA_PMD_ERR("FM port configuration: Failed\n"); 273f5fe3eedSJun Yang return -1; 274f5fe3eedSJun Yang } 275f5fe3eedSJun Yang dpaa_write_fm_config_to_file(); 276f5fe3eedSJun Yang } 277f5fe3eedSJun Yang 2782aa10990SRohit Raj /* if the interrupts were configured on this devices*/ 2792aa10990SRohit Raj if (intr_handle && intr_handle->fd) { 2802aa10990SRohit Raj if (dev->data->dev_conf.intr_conf.lsc != 0) 2812aa10990SRohit Raj rte_intr_callback_register(intr_handle, 2822aa10990SRohit Raj dpaa_interrupt_handler, 2832aa10990SRohit Raj (void *)dev); 2842aa10990SRohit Raj 2852aa10990SRohit Raj ret = dpaa_intr_enable(__fif->node_name, intr_handle->fd); 2862aa10990SRohit Raj if (ret) { 2872aa10990SRohit Raj if (dev->data->dev_conf.intr_conf.lsc != 0) { 2882aa10990SRohit Raj rte_intr_callback_unregister(intr_handle, 2892aa10990SRohit Raj dpaa_interrupt_handler, 2902aa10990SRohit Raj (void *)dev); 2912aa10990SRohit Raj if (ret == EINVAL) 2922aa10990SRohit Raj printf("Failed to enable interrupt: Not Supported\n"); 2932aa10990SRohit Raj else 2942aa10990SRohit Raj printf("Failed to enable interrupt\n"); 2952aa10990SRohit Raj } 2962aa10990SRohit Raj dev->data->dev_conf.intr_conf.lsc = 0; 2972aa10990SRohit Raj dev->data->dev_flags &= ~RTE_ETH_DEV_INTR_LSC; 2982aa10990SRohit Raj } 2992aa10990SRohit Raj } 3007a292619SRohit Raj 3017a292619SRohit Raj /* Wait for link status to get updated */ 3027a292619SRohit Raj if (!link->link_status) 3037a292619SRohit Raj sleep(1); 3047a292619SRohit Raj 3057a292619SRohit Raj /* Configure link only if link is UP*/ 3067a292619SRohit Raj if (link->link_status) { 3077a292619SRohit Raj if (eth_conf->link_speeds == ETH_LINK_SPEED_AUTONEG) { 3087a292619SRohit Raj /* Start autoneg only if link is not in autoneg mode */ 3097a292619SRohit Raj if (!link->link_autoneg) 3107a292619SRohit Raj dpaa_restart_link_autoneg(__fif->node_name); 3117a292619SRohit Raj } else if (eth_conf->link_speeds & ETH_LINK_SPEED_FIXED) { 3127a292619SRohit Raj switch (eth_conf->link_speeds & ~ETH_LINK_SPEED_FIXED) { 3137a292619SRohit Raj case ETH_LINK_SPEED_10M_HD: 3147a292619SRohit Raj speed = ETH_SPEED_NUM_10M; 3157a292619SRohit Raj duplex = ETH_LINK_HALF_DUPLEX; 3167a292619SRohit Raj break; 3177a292619SRohit Raj case ETH_LINK_SPEED_10M: 3187a292619SRohit Raj speed = ETH_SPEED_NUM_10M; 3197a292619SRohit Raj duplex = ETH_LINK_FULL_DUPLEX; 3207a292619SRohit Raj break; 3217a292619SRohit Raj case ETH_LINK_SPEED_100M_HD: 3227a292619SRohit Raj speed = ETH_SPEED_NUM_100M; 3237a292619SRohit Raj duplex = ETH_LINK_HALF_DUPLEX; 3247a292619SRohit Raj break; 3257a292619SRohit Raj case ETH_LINK_SPEED_100M: 3267a292619SRohit Raj speed = ETH_SPEED_NUM_100M; 3277a292619SRohit Raj duplex = ETH_LINK_FULL_DUPLEX; 3287a292619SRohit Raj break; 3297a292619SRohit Raj case ETH_LINK_SPEED_1G: 3307a292619SRohit Raj speed = ETH_SPEED_NUM_1G; 3317a292619SRohit Raj duplex = ETH_LINK_FULL_DUPLEX; 3327a292619SRohit Raj break; 3337a292619SRohit Raj case ETH_LINK_SPEED_2_5G: 3347a292619SRohit Raj speed = ETH_SPEED_NUM_2_5G; 3357a292619SRohit Raj duplex = ETH_LINK_FULL_DUPLEX; 3367a292619SRohit Raj break; 3377a292619SRohit Raj case ETH_LINK_SPEED_10G: 3387a292619SRohit Raj speed = ETH_SPEED_NUM_10G; 3397a292619SRohit Raj duplex = ETH_LINK_FULL_DUPLEX; 3407a292619SRohit Raj break; 3417a292619SRohit Raj default: 3427a292619SRohit Raj speed = ETH_SPEED_NUM_NONE; 3437a292619SRohit Raj duplex = ETH_LINK_FULL_DUPLEX; 3447a292619SRohit Raj break; 3457a292619SRohit Raj } 3467a292619SRohit Raj /* Set link speed */ 3477a292619SRohit Raj dpaa_update_link_speed(__fif->node_name, speed, duplex); 3487a292619SRohit Raj } else { 3497a292619SRohit Raj /* Manual autoneg - custom advertisement speed. */ 3507a292619SRohit Raj printf("Custom Advertisement speeds not supported\n"); 3517a292619SRohit Raj } 3527a292619SRohit Raj } 3537a292619SRohit Raj 354ff9e112dSShreyansh Jain return 0; 355ff9e112dSShreyansh Jain } 356ff9e112dSShreyansh Jain 357a7bdc3bdSShreyansh Jain static const uint32_t * 358a7bdc3bdSShreyansh Jain dpaa_supported_ptypes_get(struct rte_eth_dev *dev) 359a7bdc3bdSShreyansh Jain { 360a7bdc3bdSShreyansh Jain static const uint32_t ptypes[] = { 361a7bdc3bdSShreyansh Jain RTE_PTYPE_L2_ETHER, 362ec503d8fSHemant Agrawal RTE_PTYPE_L2_ETHER_VLAN, 363ec503d8fSHemant Agrawal RTE_PTYPE_L2_ETHER_ARP, 364ec503d8fSHemant Agrawal RTE_PTYPE_L3_IPV4_EXT_UNKNOWN, 365ec503d8fSHemant Agrawal RTE_PTYPE_L3_IPV6_EXT_UNKNOWN, 366ec503d8fSHemant Agrawal RTE_PTYPE_L4_ICMP, 367ec503d8fSHemant Agrawal RTE_PTYPE_L4_TCP, 368ec503d8fSHemant Agrawal RTE_PTYPE_L4_UDP, 369ec503d8fSHemant Agrawal RTE_PTYPE_L4_FRAG, 370a7bdc3bdSShreyansh Jain RTE_PTYPE_L4_TCP, 371a7bdc3bdSShreyansh Jain RTE_PTYPE_L4_UDP, 372a7bdc3bdSShreyansh Jain RTE_PTYPE_L4_SCTP 373a7bdc3bdSShreyansh Jain }; 374a7bdc3bdSShreyansh Jain 375a7bdc3bdSShreyansh Jain PMD_INIT_FUNC_TRACE(); 376a7bdc3bdSShreyansh Jain 377a7bdc3bdSShreyansh Jain if (dev->rx_pkt_burst == dpaa_eth_queue_rx) 378a7bdc3bdSShreyansh Jain return ptypes; 379a7bdc3bdSShreyansh Jain return NULL; 380a7bdc3bdSShreyansh Jain } 381a7bdc3bdSShreyansh Jain 3822aa10990SRohit Raj static void dpaa_interrupt_handler(void *param) 3832aa10990SRohit Raj { 3842aa10990SRohit Raj struct rte_eth_dev *dev = param; 3852aa10990SRohit Raj struct rte_device *rdev = dev->device; 3862aa10990SRohit Raj struct rte_dpaa_device *dpaa_dev; 3872aa10990SRohit Raj struct rte_intr_handle *intr_handle; 3882aa10990SRohit Raj uint64_t buf; 3892aa10990SRohit Raj int bytes_read; 3902aa10990SRohit Raj 3912aa10990SRohit Raj dpaa_dev = container_of(rdev, struct rte_dpaa_device, device); 3922aa10990SRohit Raj intr_handle = &dpaa_dev->intr_handle; 3932aa10990SRohit Raj 3942aa10990SRohit Raj bytes_read = read(intr_handle->fd, &buf, sizeof(uint64_t)); 3952aa10990SRohit Raj if (bytes_read < 0) 3962aa10990SRohit Raj DPAA_PMD_ERR("Error reading eventfd\n"); 3972aa10990SRohit Raj dpaa_eth_link_update(dev, 0); 3985723fbedSFerruh Yigit rte_eth_dev_callback_process(dev, RTE_ETH_EVENT_INTR_LSC, NULL); 3992aa10990SRohit Raj } 4002aa10990SRohit Raj 401ff9e112dSShreyansh Jain static int dpaa_eth_dev_start(struct rte_eth_dev *dev) 402ff9e112dSShreyansh Jain { 40337f9b54bSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 40437f9b54bSShreyansh Jain 405ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 406ff9e112dSShreyansh Jain 407f5fe3eedSJun Yang if (!(default_q || fmc_q)) 408f5fe3eedSJun Yang dpaa_write_fm_config_to_file(); 409f5fe3eedSJun Yang 410ff9e112dSShreyansh Jain /* Change tx callback to the real one */ 4119124e65dSGagandeep Singh if (dpaa_intf->cgr_tx) 4129124e65dSGagandeep Singh dev->tx_pkt_burst = dpaa_eth_queue_tx_slow; 4139124e65dSGagandeep Singh else 41437f9b54bSShreyansh Jain dev->tx_pkt_burst = dpaa_eth_queue_tx; 4159124e65dSGagandeep Singh 4166b10d1f7SNipun Gupta fman_if_enable_rx(dev->process_private); 417ff9e112dSShreyansh Jain 418ff9e112dSShreyansh Jain return 0; 419ff9e112dSShreyansh Jain } 420ff9e112dSShreyansh Jain 42162024eb8SIvan Ilchenko static int dpaa_eth_dev_stop(struct rte_eth_dev *dev) 422ff9e112dSShreyansh Jain { 4236b10d1f7SNipun Gupta struct fman_if *fif = dev->process_private; 42437f9b54bSShreyansh Jain 42537f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 426b8f5d2aeSThomas Monjalon dev->data->dev_started = 0; 42737f9b54bSShreyansh Jain 428133332f0SRadu Bulie if (!fif->is_shared_mac) 4296b10d1f7SNipun Gupta fman_if_disable_rx(fif); 43037f9b54bSShreyansh Jain dev->tx_pkt_burst = dpaa_eth_tx_drop_all; 43162024eb8SIvan Ilchenko 43262024eb8SIvan Ilchenko return 0; 433ff9e112dSShreyansh Jain } 434ff9e112dSShreyansh Jain 435b142387bSThomas Monjalon static int dpaa_eth_dev_close(struct rte_eth_dev *dev) 43637f9b54bSShreyansh Jain { 4372aa10990SRohit Raj struct fman_if *fif = dev->process_private; 4382aa10990SRohit Raj struct __fman_if *__fif; 4392aa10990SRohit Raj struct rte_device *rdev = dev->device; 4402aa10990SRohit Raj struct rte_dpaa_device *dpaa_dev; 4412aa10990SRohit Raj struct rte_intr_handle *intr_handle; 4427a292619SRohit Raj struct rte_eth_link *link = &dev->data->dev_link; 4432defb114SSachin Saxena struct dpaa_if *dpaa_intf = dev->data->dev_private; 4442defb114SSachin Saxena int loop; 44562024eb8SIvan Ilchenko int ret; 4462aa10990SRohit Raj 44737f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 44837f9b54bSShreyansh Jain 4492defb114SSachin Saxena if (rte_eal_process_type() != RTE_PROC_PRIMARY) 4502defb114SSachin Saxena return 0; 4512defb114SSachin Saxena 4522defb114SSachin Saxena if (!dpaa_intf) { 4532defb114SSachin Saxena DPAA_PMD_WARN("Already closed or not started"); 4542defb114SSachin Saxena return -1; 4552defb114SSachin Saxena } 4562defb114SSachin Saxena 4572defb114SSachin Saxena /* DPAA FM deconfig */ 4582defb114SSachin Saxena if (!(default_q || fmc_q)) { 4592defb114SSachin Saxena if (dpaa_fm_deconfig(dpaa_intf, dev->process_private)) 4602defb114SSachin Saxena DPAA_PMD_WARN("DPAA FM deconfig failed\n"); 4612defb114SSachin Saxena } 4622defb114SSachin Saxena 4632aa10990SRohit Raj dpaa_dev = container_of(rdev, struct rte_dpaa_device, device); 4642aa10990SRohit Raj intr_handle = &dpaa_dev->intr_handle; 4652aa10990SRohit Raj __fif = container_of(fif, struct __fman_if, __if); 4662aa10990SRohit Raj 46762024eb8SIvan Ilchenko ret = dpaa_eth_dev_stop(dev); 4682aa10990SRohit Raj 4697a292619SRohit Raj /* Reset link to autoneg */ 4707a292619SRohit Raj if (link->link_status && !link->link_autoneg) 4717a292619SRohit Raj dpaa_restart_link_autoneg(__fif->node_name); 4727a292619SRohit Raj 4732aa10990SRohit Raj if (intr_handle && intr_handle->fd && 4742aa10990SRohit Raj dev->data->dev_conf.intr_conf.lsc != 0) { 4752aa10990SRohit Raj dpaa_intr_disable(__fif->node_name); 4762aa10990SRohit Raj rte_intr_callback_unregister(intr_handle, 4772aa10990SRohit Raj dpaa_interrupt_handler, 4782aa10990SRohit Raj (void *)dev); 4792aa10990SRohit Raj } 480b142387bSThomas Monjalon 4812defb114SSachin Saxena /* release configuration memory */ 4822defb114SSachin Saxena if (dpaa_intf->fc_conf) 4832defb114SSachin Saxena rte_free(dpaa_intf->fc_conf); 4842defb114SSachin Saxena 4852defb114SSachin Saxena /* Release RX congestion Groups */ 4862defb114SSachin Saxena if (dpaa_intf->cgr_rx) { 4872defb114SSachin Saxena for (loop = 0; loop < dpaa_intf->nb_rx_queues; loop++) 4882defb114SSachin Saxena qman_delete_cgr(&dpaa_intf->cgr_rx[loop]); 4892defb114SSachin Saxena } 4902defb114SSachin Saxena 4912defb114SSachin Saxena rte_free(dpaa_intf->cgr_rx); 4922defb114SSachin Saxena dpaa_intf->cgr_rx = NULL; 4932defb114SSachin Saxena /* Release TX congestion Groups */ 4942defb114SSachin Saxena if (dpaa_intf->cgr_tx) { 4952defb114SSachin Saxena for (loop = 0; loop < MAX_DPAA_CORES; loop++) 4962defb114SSachin Saxena qman_delete_cgr(&dpaa_intf->cgr_tx[loop]); 4972defb114SSachin Saxena rte_free(dpaa_intf->cgr_tx); 4982defb114SSachin Saxena dpaa_intf->cgr_tx = NULL; 4992defb114SSachin Saxena } 5002defb114SSachin Saxena 5012defb114SSachin Saxena rte_free(dpaa_intf->rx_queues); 5022defb114SSachin Saxena dpaa_intf->rx_queues = NULL; 5032defb114SSachin Saxena 5042defb114SSachin Saxena rte_free(dpaa_intf->tx_queues); 5052defb114SSachin Saxena dpaa_intf->tx_queues = NULL; 5062defb114SSachin Saxena 50762024eb8SIvan Ilchenko return ret; 50837f9b54bSShreyansh Jain } 50937f9b54bSShreyansh Jain 510cf0fab1dSHemant Agrawal static int 511cf0fab1dSHemant Agrawal dpaa_fw_version_get(struct rte_eth_dev *dev __rte_unused, 512cf0fab1dSHemant Agrawal char *fw_version, 513cf0fab1dSHemant Agrawal size_t fw_size) 514cf0fab1dSHemant Agrawal { 515cf0fab1dSHemant Agrawal int ret; 516cf0fab1dSHemant Agrawal FILE *svr_file = NULL; 517cf0fab1dSHemant Agrawal unsigned int svr_ver = 0; 518cf0fab1dSHemant Agrawal 519cf0fab1dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 520cf0fab1dSHemant Agrawal 521cf0fab1dSHemant Agrawal svr_file = fopen(DPAA_SOC_ID_FILE, "r"); 522cf0fab1dSHemant Agrawal if (!svr_file) { 523cf0fab1dSHemant Agrawal DPAA_PMD_ERR("Unable to open SoC device"); 524cf0fab1dSHemant Agrawal return -ENOTSUP; /* Not supported on this infra */ 525cf0fab1dSHemant Agrawal } 5263b59b73dSHemant Agrawal if (fscanf(svr_file, "svr:%x", &svr_ver) > 0) 5273b59b73dSHemant Agrawal dpaa_svr_family = svr_ver & SVR_MASK; 5283b59b73dSHemant Agrawal else 529cf0fab1dSHemant Agrawal DPAA_PMD_ERR("Unable to read SoC device"); 530cf0fab1dSHemant Agrawal 531a8e78906SHemant Agrawal fclose(svr_file); 532cf0fab1dSHemant Agrawal 533a8e78906SHemant Agrawal ret = snprintf(fw_version, fw_size, "SVR:%x-fman-v%x", 534a8e78906SHemant Agrawal svr_ver, fman_ip_rev); 535cf0fab1dSHemant Agrawal ret += 1; /* add the size of '\0' */ 536a8e78906SHemant Agrawal 537cf0fab1dSHemant Agrawal if (fw_size < (uint32_t)ret) 538cf0fab1dSHemant Agrawal return ret; 539cf0fab1dSHemant Agrawal else 540cf0fab1dSHemant Agrawal return 0; 541cf0fab1dSHemant Agrawal } 542cf0fab1dSHemant Agrawal 543bdad90d1SIvan Ilchenko static int dpaa_eth_dev_info(struct rte_eth_dev *dev, 544799db456SShreyansh Jain struct rte_eth_dev_info *dev_info) 545799db456SShreyansh Jain { 546799db456SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 5476b10d1f7SNipun Gupta struct fman_if *fif = dev->process_private; 548799db456SShreyansh Jain 54936528452SHemant Agrawal DPAA_PMD_DEBUG(": %s", dpaa_intf->name); 550799db456SShreyansh Jain 551799db456SShreyansh Jain dev_info->max_rx_queues = dpaa_intf->nb_rx_queues; 552799db456SShreyansh Jain dev_info->max_tx_queues = dpaa_intf->nb_tx_queues; 553799db456SShreyansh Jain dev_info->max_rx_pktlen = DPAA_MAX_RX_PKT_LEN; 554799db456SShreyansh Jain dev_info->max_mac_addrs = DPAA_MAX_MAC_FILTER; 555799db456SShreyansh Jain dev_info->max_hash_mac_addrs = 0; 556799db456SShreyansh Jain dev_info->max_vfs = 0; 557799db456SShreyansh Jain dev_info->max_vmdq_pools = ETH_16_POOLS; 5584fa5e0bbSShreyansh Jain dev_info->flow_type_rss_offloads = DPAA_RSS_OFFLOAD_ALL; 559c1752a36SSachin Saxena 5606b10d1f7SNipun Gupta if (fif->mac_type == fman_mac_1g) { 5617a292619SRohit Raj dev_info->speed_capa = ETH_LINK_SPEED_10M_HD 5627a292619SRohit Raj | ETH_LINK_SPEED_10M 5637a292619SRohit Raj | ETH_LINK_SPEED_100M_HD 5647a292619SRohit Raj | ETH_LINK_SPEED_100M 5657a292619SRohit Raj | ETH_LINK_SPEED_1G; 5666b10d1f7SNipun Gupta } else if (fif->mac_type == fman_mac_2_5g) { 5677a292619SRohit Raj dev_info->speed_capa = ETH_LINK_SPEED_10M_HD 5687a292619SRohit Raj | ETH_LINK_SPEED_10M 5697a292619SRohit Raj | ETH_LINK_SPEED_100M_HD 5707a292619SRohit Raj | ETH_LINK_SPEED_100M 5717a292619SRohit Raj | ETH_LINK_SPEED_1G 572eac3c7b9SSachin Saxena | ETH_LINK_SPEED_2_5G; 5736b10d1f7SNipun Gupta } else if (fif->mac_type == fman_mac_10g) { 5747a292619SRohit Raj dev_info->speed_capa = ETH_LINK_SPEED_10M_HD 5757a292619SRohit Raj | ETH_LINK_SPEED_10M 5767a292619SRohit Raj | ETH_LINK_SPEED_100M_HD 5777a292619SRohit Raj | ETH_LINK_SPEED_100M 5787a292619SRohit Raj | ETH_LINK_SPEED_1G 579eac3c7b9SSachin Saxena | ETH_LINK_SPEED_2_5G 580eac3c7b9SSachin Saxena | ETH_LINK_SPEED_10G; 581bdad90d1SIvan Ilchenko } else { 582c1752a36SSachin Saxena DPAA_PMD_ERR("invalid link_speed: %s, %d", 5836b10d1f7SNipun Gupta dpaa_intf->name, fif->mac_type); 584bdad90d1SIvan Ilchenko return -EINVAL; 585bdad90d1SIvan Ilchenko } 586c1752a36SSachin Saxena 587c5836218SSunil Kumar Kori dev_info->rx_offload_capa = dev_rx_offloads_sup | 588c5836218SSunil Kumar Kori dev_rx_offloads_nodis; 589c5836218SSunil Kumar Kori dev_info->tx_offload_capa = dev_tx_offloads_sup | 590c5836218SSunil Kumar Kori dev_tx_offloads_nodis; 5912c01a48aSShreyansh Jain dev_info->default_rxportconf.burst_size = DPAA_DEF_RX_BURST_SIZE; 5922c01a48aSShreyansh Jain dev_info->default_txportconf.burst_size = DPAA_DEF_TX_BURST_SIZE; 593e35ead33SHemant Agrawal dev_info->default_rxportconf.nb_queues = 1; 594e35ead33SHemant Agrawal dev_info->default_txportconf.nb_queues = 1; 595e35ead33SHemant Agrawal dev_info->default_txportconf.ring_size = CGR_TX_CGR_THRESH; 596e35ead33SHemant Agrawal dev_info->default_rxportconf.ring_size = CGR_RX_PERFQ_THRESH; 597bdad90d1SIvan Ilchenko 598bdad90d1SIvan Ilchenko return 0; 599799db456SShreyansh Jain } 600799db456SShreyansh Jain 6012e6f5657SApeksha Gupta static int 6022e6f5657SApeksha Gupta dpaa_dev_rx_burst_mode_get(struct rte_eth_dev *dev, 6032e6f5657SApeksha Gupta __rte_unused uint16_t queue_id, 6042e6f5657SApeksha Gupta struct rte_eth_burst_mode *mode) 6052e6f5657SApeksha Gupta { 6062e6f5657SApeksha Gupta struct rte_eth_conf *eth_conf = &dev->data->dev_conf; 6072e6f5657SApeksha Gupta int ret = -EINVAL; 6082e6f5657SApeksha Gupta unsigned int i; 6092e6f5657SApeksha Gupta const struct burst_info { 6102e6f5657SApeksha Gupta uint64_t flags; 6112e6f5657SApeksha Gupta const char *output; 6122e6f5657SApeksha Gupta } rx_offload_map[] = { 6132e6f5657SApeksha Gupta {DEV_RX_OFFLOAD_JUMBO_FRAME, " Jumbo frame,"}, 6142e6f5657SApeksha Gupta {DEV_RX_OFFLOAD_SCATTER, " Scattered,"}, 6152e6f5657SApeksha Gupta {DEV_RX_OFFLOAD_IPV4_CKSUM, " IPV4 csum,"}, 6162e6f5657SApeksha Gupta {DEV_RX_OFFLOAD_UDP_CKSUM, " UDP csum,"}, 6172e6f5657SApeksha Gupta {DEV_RX_OFFLOAD_TCP_CKSUM, " TCP csum,"}, 6182e6f5657SApeksha Gupta {DEV_RX_OFFLOAD_OUTER_IPV4_CKSUM, " Outer IPV4 csum,"}, 6192e6f5657SApeksha Gupta {DEV_RX_OFFLOAD_RSS_HASH, " RSS,"} 6202e6f5657SApeksha Gupta }; 6212e6f5657SApeksha Gupta 6222e6f5657SApeksha Gupta /* Update Rx offload info */ 6232e6f5657SApeksha Gupta for (i = 0; i < RTE_DIM(rx_offload_map); i++) { 6242e6f5657SApeksha Gupta if (eth_conf->rxmode.offloads & rx_offload_map[i].flags) { 6252e6f5657SApeksha Gupta snprintf(mode->info, sizeof(mode->info), "%s", 6262e6f5657SApeksha Gupta rx_offload_map[i].output); 6272e6f5657SApeksha Gupta ret = 0; 6282e6f5657SApeksha Gupta break; 6292e6f5657SApeksha Gupta } 6302e6f5657SApeksha Gupta } 6312e6f5657SApeksha Gupta return ret; 6322e6f5657SApeksha Gupta } 6332e6f5657SApeksha Gupta 6342e6f5657SApeksha Gupta static int 6352e6f5657SApeksha Gupta dpaa_dev_tx_burst_mode_get(struct rte_eth_dev *dev, 6362e6f5657SApeksha Gupta __rte_unused uint16_t queue_id, 6372e6f5657SApeksha Gupta struct rte_eth_burst_mode *mode) 6382e6f5657SApeksha Gupta { 6392e6f5657SApeksha Gupta struct rte_eth_conf *eth_conf = &dev->data->dev_conf; 6402e6f5657SApeksha Gupta int ret = -EINVAL; 6412e6f5657SApeksha Gupta unsigned int i; 6422e6f5657SApeksha Gupta const struct burst_info { 6432e6f5657SApeksha Gupta uint64_t flags; 6442e6f5657SApeksha Gupta const char *output; 6452e6f5657SApeksha Gupta } tx_offload_map[] = { 6462e6f5657SApeksha Gupta {DEV_TX_OFFLOAD_MT_LOCKFREE, " MT lockfree,"}, 6472e6f5657SApeksha Gupta {DEV_TX_OFFLOAD_MBUF_FAST_FREE, " MBUF free disable,"}, 6482e6f5657SApeksha Gupta {DEV_TX_OFFLOAD_IPV4_CKSUM, " IPV4 csum,"}, 6492e6f5657SApeksha Gupta {DEV_TX_OFFLOAD_UDP_CKSUM, " UDP csum,"}, 6502e6f5657SApeksha Gupta {DEV_TX_OFFLOAD_TCP_CKSUM, " TCP csum,"}, 6512e6f5657SApeksha Gupta {DEV_TX_OFFLOAD_SCTP_CKSUM, " SCTP csum,"}, 6522e6f5657SApeksha Gupta {DEV_TX_OFFLOAD_OUTER_IPV4_CKSUM, " Outer IPV4 csum,"}, 6532e6f5657SApeksha Gupta {DEV_TX_OFFLOAD_MULTI_SEGS, " Scattered,"} 6542e6f5657SApeksha Gupta }; 6552e6f5657SApeksha Gupta 6562e6f5657SApeksha Gupta /* Update Tx offload info */ 6572e6f5657SApeksha Gupta for (i = 0; i < RTE_DIM(tx_offload_map); i++) { 6582e6f5657SApeksha Gupta if (eth_conf->txmode.offloads & tx_offload_map[i].flags) { 6592e6f5657SApeksha Gupta snprintf(mode->info, sizeof(mode->info), "%s", 6602e6f5657SApeksha Gupta tx_offload_map[i].output); 6612e6f5657SApeksha Gupta ret = 0; 6622e6f5657SApeksha Gupta break; 6632e6f5657SApeksha Gupta } 6642e6f5657SApeksha Gupta } 6652e6f5657SApeksha Gupta return ret; 6662e6f5657SApeksha Gupta } 6672e6f5657SApeksha Gupta 668e124a69fSShreyansh Jain static int dpaa_eth_link_update(struct rte_eth_dev *dev, 66989b9bb08SRohit Raj int wait_to_complete) 670e124a69fSShreyansh Jain { 671e124a69fSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 672e124a69fSShreyansh Jain struct rte_eth_link *link = &dev->data->dev_link; 6736b10d1f7SNipun Gupta struct fman_if *fif = dev->process_private; 6742aa10990SRohit Raj struct __fman_if *__fif = container_of(fif, struct __fman_if, __if); 6757a292619SRohit Raj int ret, ioctl_version; 67689b9bb08SRohit Raj uint8_t count; 677e124a69fSShreyansh Jain 678e124a69fSShreyansh Jain PMD_INIT_FUNC_TRACE(); 679e124a69fSShreyansh Jain 6807a292619SRohit Raj ioctl_version = dpaa_get_ioctl_version_number(); 6817a292619SRohit Raj 6827a292619SRohit Raj if (dev->data->dev_flags & RTE_ETH_DEV_INTR_LSC) { 68389b9bb08SRohit Raj for (count = 0; count <= MAX_REPEAT_TIME; count++) { 6847a292619SRohit Raj ret = dpaa_get_link_status(__fif->node_name, link); 6857a292619SRohit Raj if (ret) 6867a292619SRohit Raj return ret; 68789b9bb08SRohit Raj if (link->link_status == ETH_LINK_DOWN && 68889b9bb08SRohit Raj wait_to_complete) 68989b9bb08SRohit Raj rte_delay_ms(CHECK_INTERVAL); 69089b9bb08SRohit Raj else 69189b9bb08SRohit Raj break; 69289b9bb08SRohit Raj } 6937a292619SRohit Raj } else { 6947a292619SRohit Raj link->link_status = dpaa_intf->valid; 6957a292619SRohit Raj } 6967a292619SRohit Raj 6977a292619SRohit Raj if (ioctl_version < 2) { 6987a292619SRohit Raj link->link_duplex = ETH_LINK_FULL_DUPLEX; 6997a292619SRohit Raj link->link_autoneg = ETH_LINK_AUTONEG; 7007a292619SRohit Raj 7016b10d1f7SNipun Gupta if (fif->mac_type == fman_mac_1g) 7021633d3c4SFerruh Yigit link->link_speed = ETH_SPEED_NUM_1G; 7036b10d1f7SNipun Gupta else if (fif->mac_type == fman_mac_2_5g) 704eac3c7b9SSachin Saxena link->link_speed = ETH_SPEED_NUM_2_5G; 7056b10d1f7SNipun Gupta else if (fif->mac_type == fman_mac_10g) 7061633d3c4SFerruh Yigit link->link_speed = ETH_SPEED_NUM_10G; 707e124a69fSShreyansh Jain else 708e124a69fSShreyansh Jain DPAA_PMD_ERR("invalid link_speed: %s, %d", 7096b10d1f7SNipun Gupta dpaa_intf->name, fif->mac_type); 7102aa10990SRohit Raj } 7112aa10990SRohit Raj 7122aa10990SRohit Raj DPAA_PMD_INFO("Port %d Link is %s\n", dev->data->port_id, 7132aa10990SRohit Raj link->link_status ? "Up" : "Down"); 714e124a69fSShreyansh Jain return 0; 715e124a69fSShreyansh Jain } 716e124a69fSShreyansh Jain 717d5b0924bSMatan Azrad static int dpaa_eth_stats_get(struct rte_eth_dev *dev, 718e1ad3a05SShreyansh Jain struct rte_eth_stats *stats) 719e1ad3a05SShreyansh Jain { 720e1ad3a05SShreyansh Jain PMD_INIT_FUNC_TRACE(); 721e1ad3a05SShreyansh Jain 7226b10d1f7SNipun Gupta fman_if_stats_get(dev->process_private, stats); 723d5b0924bSMatan Azrad return 0; 724e1ad3a05SShreyansh Jain } 725e1ad3a05SShreyansh Jain 7269970a9adSIgor Romanov static int dpaa_eth_stats_reset(struct rte_eth_dev *dev) 727e1ad3a05SShreyansh Jain { 728e1ad3a05SShreyansh Jain PMD_INIT_FUNC_TRACE(); 729e1ad3a05SShreyansh Jain 7306b10d1f7SNipun Gupta fman_if_stats_reset(dev->process_private); 7319970a9adSIgor Romanov 7329970a9adSIgor Romanov return 0; 733e1ad3a05SShreyansh Jain } 73495ef603dSShreyansh Jain 735b21ed3e2SHemant Agrawal static int 736b21ed3e2SHemant Agrawal dpaa_dev_xstats_get(struct rte_eth_dev *dev, struct rte_eth_xstat *xstats, 737b21ed3e2SHemant Agrawal unsigned int n) 738b21ed3e2SHemant Agrawal { 739b21ed3e2SHemant Agrawal unsigned int i = 0, num = RTE_DIM(dpaa_xstats_strings); 740b21ed3e2SHemant Agrawal uint64_t values[sizeof(struct dpaa_if_stats) / 8]; 741b21ed3e2SHemant Agrawal 742b21ed3e2SHemant Agrawal if (n < num) 743b21ed3e2SHemant Agrawal return num; 744b21ed3e2SHemant Agrawal 745339c1025SHemant Agrawal if (xstats == NULL) 746339c1025SHemant Agrawal return 0; 747339c1025SHemant Agrawal 7486b10d1f7SNipun Gupta fman_if_stats_get_all(dev->process_private, values, 749b21ed3e2SHemant Agrawal sizeof(struct dpaa_if_stats) / 8); 750b21ed3e2SHemant Agrawal 751b21ed3e2SHemant Agrawal for (i = 0; i < num; i++) { 752b21ed3e2SHemant Agrawal xstats[i].id = i; 753b21ed3e2SHemant Agrawal xstats[i].value = values[dpaa_xstats_strings[i].offset / 8]; 754b21ed3e2SHemant Agrawal } 755b21ed3e2SHemant Agrawal return i; 756b21ed3e2SHemant Agrawal } 757b21ed3e2SHemant Agrawal 758b21ed3e2SHemant Agrawal static int 759b21ed3e2SHemant Agrawal dpaa_xstats_get_names(__rte_unused struct rte_eth_dev *dev, 760b21ed3e2SHemant Agrawal struct rte_eth_xstat_name *xstats_names, 7615c3fc73eSHemant Agrawal unsigned int limit) 762b21ed3e2SHemant Agrawal { 763b21ed3e2SHemant Agrawal unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings); 764b21ed3e2SHemant Agrawal 7655c3fc73eSHemant Agrawal if (limit < stat_cnt) 7665c3fc73eSHemant Agrawal return stat_cnt; 7675c3fc73eSHemant Agrawal 768b21ed3e2SHemant Agrawal if (xstats_names != NULL) 769b21ed3e2SHemant Agrawal for (i = 0; i < stat_cnt; i++) 7706723c0fcSBruce Richardson strlcpy(xstats_names[i].name, 7716723c0fcSBruce Richardson dpaa_xstats_strings[i].name, 7726723c0fcSBruce Richardson sizeof(xstats_names[i].name)); 773b21ed3e2SHemant Agrawal 774b21ed3e2SHemant Agrawal return stat_cnt; 775b21ed3e2SHemant Agrawal } 776b21ed3e2SHemant Agrawal 777b21ed3e2SHemant Agrawal static int 778b21ed3e2SHemant Agrawal dpaa_xstats_get_by_id(struct rte_eth_dev *dev, const uint64_t *ids, 779b21ed3e2SHemant Agrawal uint64_t *values, unsigned int n) 780b21ed3e2SHemant Agrawal { 781b21ed3e2SHemant Agrawal unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings); 782b21ed3e2SHemant Agrawal uint64_t values_copy[sizeof(struct dpaa_if_stats) / 8]; 783b21ed3e2SHemant Agrawal 784b21ed3e2SHemant Agrawal if (!ids) { 785b21ed3e2SHemant Agrawal if (n < stat_cnt) 786b21ed3e2SHemant Agrawal return stat_cnt; 787b21ed3e2SHemant Agrawal 788b21ed3e2SHemant Agrawal if (!values) 789b21ed3e2SHemant Agrawal return 0; 790b21ed3e2SHemant Agrawal 7916b10d1f7SNipun Gupta fman_if_stats_get_all(dev->process_private, values_copy, 7925c3fc73eSHemant Agrawal sizeof(struct dpaa_if_stats) / 8); 793b21ed3e2SHemant Agrawal 794b21ed3e2SHemant Agrawal for (i = 0; i < stat_cnt; i++) 795b21ed3e2SHemant Agrawal values[i] = 796b21ed3e2SHemant Agrawal values_copy[dpaa_xstats_strings[i].offset / 8]; 797b21ed3e2SHemant Agrawal 798b21ed3e2SHemant Agrawal return stat_cnt; 799b21ed3e2SHemant Agrawal } 800b21ed3e2SHemant Agrawal 801b21ed3e2SHemant Agrawal dpaa_xstats_get_by_id(dev, NULL, values_copy, stat_cnt); 802b21ed3e2SHemant Agrawal 803b21ed3e2SHemant Agrawal for (i = 0; i < n; i++) { 804b21ed3e2SHemant Agrawal if (ids[i] >= stat_cnt) { 805b21ed3e2SHemant Agrawal DPAA_PMD_ERR("id value isn't valid"); 806b21ed3e2SHemant Agrawal return -1; 807b21ed3e2SHemant Agrawal } 808b21ed3e2SHemant Agrawal values[i] = values_copy[ids[i]]; 809b21ed3e2SHemant Agrawal } 810b21ed3e2SHemant Agrawal return n; 811b21ed3e2SHemant Agrawal } 812b21ed3e2SHemant Agrawal 813b21ed3e2SHemant Agrawal static int 814b21ed3e2SHemant Agrawal dpaa_xstats_get_names_by_id( 815b21ed3e2SHemant Agrawal struct rte_eth_dev *dev, 816b21ed3e2SHemant Agrawal struct rte_eth_xstat_name *xstats_names, 817b21ed3e2SHemant Agrawal const uint64_t *ids, 818b21ed3e2SHemant Agrawal unsigned int limit) 819b21ed3e2SHemant Agrawal { 820b21ed3e2SHemant Agrawal unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings); 821b21ed3e2SHemant Agrawal struct rte_eth_xstat_name xstats_names_copy[stat_cnt]; 822b21ed3e2SHemant Agrawal 823b21ed3e2SHemant Agrawal if (!ids) 824b21ed3e2SHemant Agrawal return dpaa_xstats_get_names(dev, xstats_names, limit); 825b21ed3e2SHemant Agrawal 826b21ed3e2SHemant Agrawal dpaa_xstats_get_names(dev, xstats_names_copy, limit); 827b21ed3e2SHemant Agrawal 828b21ed3e2SHemant Agrawal for (i = 0; i < limit; i++) { 829b21ed3e2SHemant Agrawal if (ids[i] >= stat_cnt) { 830b21ed3e2SHemant Agrawal DPAA_PMD_ERR("id value isn't valid"); 831b21ed3e2SHemant Agrawal return -1; 832b21ed3e2SHemant Agrawal } 833b21ed3e2SHemant Agrawal strcpy(xstats_names[i].name, xstats_names_copy[ids[i]].name); 834b21ed3e2SHemant Agrawal } 835b21ed3e2SHemant Agrawal return limit; 836b21ed3e2SHemant Agrawal } 837b21ed3e2SHemant Agrawal 8389039c812SAndrew Rybchenko static int dpaa_eth_promiscuous_enable(struct rte_eth_dev *dev) 83995ef603dSShreyansh Jain { 84095ef603dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 84195ef603dSShreyansh Jain 8426b10d1f7SNipun Gupta fman_if_promiscuous_enable(dev->process_private); 8439039c812SAndrew Rybchenko 8449039c812SAndrew Rybchenko return 0; 84595ef603dSShreyansh Jain } 84695ef603dSShreyansh Jain 8479039c812SAndrew Rybchenko static int dpaa_eth_promiscuous_disable(struct rte_eth_dev *dev) 84895ef603dSShreyansh Jain { 84995ef603dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 85095ef603dSShreyansh Jain 8516b10d1f7SNipun Gupta fman_if_promiscuous_disable(dev->process_private); 8529039c812SAndrew Rybchenko 8539039c812SAndrew Rybchenko return 0; 85495ef603dSShreyansh Jain } 85595ef603dSShreyansh Jain 856ca041cd4SIvan Ilchenko static int dpaa_eth_multicast_enable(struct rte_eth_dev *dev) 85744dd70a3SShreyansh Jain { 85844dd70a3SShreyansh Jain PMD_INIT_FUNC_TRACE(); 85944dd70a3SShreyansh Jain 8606b10d1f7SNipun Gupta fman_if_set_mcast_filter_table(dev->process_private); 861ca041cd4SIvan Ilchenko 862ca041cd4SIvan Ilchenko return 0; 86344dd70a3SShreyansh Jain } 86444dd70a3SShreyansh Jain 865ca041cd4SIvan Ilchenko static int dpaa_eth_multicast_disable(struct rte_eth_dev *dev) 86644dd70a3SShreyansh Jain { 86744dd70a3SShreyansh Jain PMD_INIT_FUNC_TRACE(); 86844dd70a3SShreyansh Jain 8696b10d1f7SNipun Gupta fman_if_reset_mcast_filter_table(dev->process_private); 870ca041cd4SIvan Ilchenko 871ca041cd4SIvan Ilchenko return 0; 87244dd70a3SShreyansh Jain } 87344dd70a3SShreyansh Jain 874e4abd4ffSJun Yang static void dpaa_fman_if_pool_setup(struct rte_eth_dev *dev) 875e4abd4ffSJun Yang { 876e4abd4ffSJun Yang struct dpaa_if *dpaa_intf = dev->data->dev_private; 877e4abd4ffSJun Yang struct fman_if_ic_params icp; 878e4abd4ffSJun Yang uint32_t fd_offset; 879e4abd4ffSJun Yang uint32_t bp_size; 880e4abd4ffSJun Yang 881e4abd4ffSJun Yang memset(&icp, 0, sizeof(icp)); 882e4abd4ffSJun Yang /* set ICEOF for to the default value , which is 0*/ 883e4abd4ffSJun Yang icp.iciof = DEFAULT_ICIOF; 884e4abd4ffSJun Yang icp.iceof = DEFAULT_RX_ICEOF; 885e4abd4ffSJun Yang icp.icsz = DEFAULT_ICSZ; 886e4abd4ffSJun Yang fman_if_set_ic_params(dev->process_private, &icp); 887e4abd4ffSJun Yang 888e4abd4ffSJun Yang fd_offset = RTE_PKTMBUF_HEADROOM + DPAA_HW_BUF_RESERVE; 889e4abd4ffSJun Yang fman_if_set_fdoff(dev->process_private, fd_offset); 890e4abd4ffSJun Yang 891e4abd4ffSJun Yang /* Buffer pool size should be equal to Dataroom Size*/ 892e4abd4ffSJun Yang bp_size = rte_pktmbuf_data_room_size(dpaa_intf->bp_info->mp); 893e4abd4ffSJun Yang 894e4abd4ffSJun Yang fman_if_set_bp(dev->process_private, 895e4abd4ffSJun Yang dpaa_intf->bp_info->mp->size, 896e4abd4ffSJun Yang dpaa_intf->bp_info->bpid, bp_size); 897e4abd4ffSJun Yang } 898e4abd4ffSJun Yang 899e4abd4ffSJun Yang static inline int dpaa_eth_rx_queue_bp_check(struct rte_eth_dev *dev, 900e4abd4ffSJun Yang int8_t vsp_id, uint32_t bpid) 901e4abd4ffSJun Yang { 902e4abd4ffSJun Yang struct dpaa_if *dpaa_intf = dev->data->dev_private; 903e4abd4ffSJun Yang struct fman_if *fif = dev->process_private; 904e4abd4ffSJun Yang 905e4abd4ffSJun Yang if (fif->num_profiles) { 906e4abd4ffSJun Yang if (vsp_id < 0) 907e4abd4ffSJun Yang vsp_id = fif->base_profile_id; 908e4abd4ffSJun Yang } else { 909e4abd4ffSJun Yang if (vsp_id < 0) 910e4abd4ffSJun Yang vsp_id = 0; 911e4abd4ffSJun Yang } 912e4abd4ffSJun Yang 913e4abd4ffSJun Yang if (dpaa_intf->vsp_bpid[vsp_id] && 914e4abd4ffSJun Yang bpid != dpaa_intf->vsp_bpid[vsp_id]) { 915e4abd4ffSJun Yang DPAA_PMD_ERR("Various MPs are assigned to RXQs with same VSP"); 916e4abd4ffSJun Yang 917e4abd4ffSJun Yang return -1; 918e4abd4ffSJun Yang } 919e4abd4ffSJun Yang 920e4abd4ffSJun Yang return 0; 921e4abd4ffSJun Yang } 922e4abd4ffSJun Yang 92337f9b54bSShreyansh Jain static 92437f9b54bSShreyansh Jain int dpaa_eth_rx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx, 92562f53995SHemant Agrawal uint16_t nb_desc, 92637f9b54bSShreyansh Jain unsigned int socket_id __rte_unused, 927e335cce4SHemant Agrawal const struct rte_eth_rxconf *rx_conf, 92837f9b54bSShreyansh Jain struct rte_mempool *mp) 92937f9b54bSShreyansh Jain { 93037f9b54bSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 9316b10d1f7SNipun Gupta struct fman_if *fif = dev->process_private; 93262f53995SHemant Agrawal struct qman_fq *rxq = &dpaa_intf->rx_queues[queue_idx]; 9330c504f69SHemant Agrawal struct qm_mcc_initfq opts = {0}; 9340c504f69SHemant Agrawal u32 flags = 0; 9350c504f69SHemant Agrawal int ret; 93655576ac2SHemant Agrawal u32 buffsz = rte_pktmbuf_data_room_size(mp) - RTE_PKTMBUF_HEADROOM; 93737f9b54bSShreyansh Jain 93837f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 93937f9b54bSShreyansh Jain 9406fd3639aSHemant Agrawal if (queue_idx >= dev->data->nb_rx_queues) { 9416fd3639aSHemant Agrawal rte_errno = EOVERFLOW; 9426fd3639aSHemant Agrawal DPAA_PMD_ERR("%p: queue index out of range (%u >= %u)", 9436fd3639aSHemant Agrawal (void *)dev, queue_idx, dev->data->nb_rx_queues); 9446fd3639aSHemant Agrawal return -rte_errno; 9456fd3639aSHemant Agrawal } 9466fd3639aSHemant Agrawal 947e335cce4SHemant Agrawal /* Rx deferred start is not supported */ 948e335cce4SHemant Agrawal if (rx_conf->rx_deferred_start) { 949e335cce4SHemant Agrawal DPAA_PMD_ERR("%p:Rx deferred start not supported", (void *)dev); 950e335cce4SHemant Agrawal return -EINVAL; 951e335cce4SHemant Agrawal } 9522cf9264fSHemant Agrawal rxq->nb_desc = UINT16_MAX; 9532cf9264fSHemant Agrawal rxq->offloads = rx_conf->offloads; 954e335cce4SHemant Agrawal 9556fd3639aSHemant Agrawal DPAA_PMD_INFO("Rx queue setup for queue index: %d fq_id (0x%x)", 9566fd3639aSHemant Agrawal queue_idx, rxq->fqid); 95737f9b54bSShreyansh Jain 958e4abd4ffSJun Yang if (!fif->num_profiles) { 959e4abd4ffSJun Yang if (dpaa_intf->bp_info && dpaa_intf->bp_info->bp && 960e4abd4ffSJun Yang dpaa_intf->bp_info->mp != mp) { 961e4abd4ffSJun Yang DPAA_PMD_WARN("Multiple pools on same interface not" 962e4abd4ffSJun Yang " supported"); 963e4abd4ffSJun Yang return -EINVAL; 964e4abd4ffSJun Yang } 965e4abd4ffSJun Yang } else { 966e4abd4ffSJun Yang if (dpaa_eth_rx_queue_bp_check(dev, rxq->vsp_id, 967e4abd4ffSJun Yang DPAA_MEMPOOL_TO_POOL_INFO(mp)->bpid)) { 968e4abd4ffSJun Yang return -EINVAL; 969e4abd4ffSJun Yang } 970e4abd4ffSJun Yang } 971e4abd4ffSJun Yang 972376fb49eSNipun Gupta if (dpaa_intf->bp_info && dpaa_intf->bp_info->bp && 973376fb49eSNipun Gupta dpaa_intf->bp_info->mp != mp) { 974376fb49eSNipun Gupta DPAA_PMD_WARN("Multiple pools on same interface not supported"); 975376fb49eSNipun Gupta return -EINVAL; 976376fb49eSNipun Gupta } 977376fb49eSNipun Gupta 97855576ac2SHemant Agrawal /* Max packet can fit in single buffer */ 97955576ac2SHemant Agrawal if (dev->data->dev_conf.rxmode.max_rx_pkt_len <= buffsz) { 98055576ac2SHemant Agrawal ; 98155576ac2SHemant Agrawal } else if (dev->data->dev_conf.rxmode.offloads & 98255576ac2SHemant Agrawal DEV_RX_OFFLOAD_SCATTER) { 98355576ac2SHemant Agrawal if (dev->data->dev_conf.rxmode.max_rx_pkt_len > 98455576ac2SHemant Agrawal buffsz * DPAA_SGT_MAX_ENTRIES) { 98555576ac2SHemant Agrawal DPAA_PMD_ERR("max RxPkt size %d too big to fit " 98655576ac2SHemant Agrawal "MaxSGlist %d", 98755576ac2SHemant Agrawal dev->data->dev_conf.rxmode.max_rx_pkt_len, 98855576ac2SHemant Agrawal buffsz * DPAA_SGT_MAX_ENTRIES); 98955576ac2SHemant Agrawal rte_errno = EOVERFLOW; 99055576ac2SHemant Agrawal return -rte_errno; 99155576ac2SHemant Agrawal } 99255576ac2SHemant Agrawal } else { 99355576ac2SHemant Agrawal DPAA_PMD_WARN("The requested maximum Rx packet size (%u) is" 99455576ac2SHemant Agrawal " larger than a single mbuf (%u) and scattered" 99555576ac2SHemant Agrawal " mode has not been requested", 99655576ac2SHemant Agrawal dev->data->dev_conf.rxmode.max_rx_pkt_len, 99755576ac2SHemant Agrawal buffsz - RTE_PKTMBUF_HEADROOM); 99855576ac2SHemant Agrawal } 99955576ac2SHemant Agrawal 100037f9b54bSShreyansh Jain dpaa_intf->bp_info = DPAA_MEMPOOL_TO_POOL_INFO(mp); 100137f9b54bSShreyansh Jain 1002e4abd4ffSJun Yang /* For shared interface, it's done in kernel, skip.*/ 1003e4abd4ffSJun Yang if (!fif->is_shared_mac) 1004e4abd4ffSJun Yang dpaa_fman_if_pool_setup(dev); 100537f9b54bSShreyansh Jain 1006e4abd4ffSJun Yang if (fif->num_profiles) { 1007e4abd4ffSJun Yang int8_t vsp_id = rxq->vsp_id; 100837f9b54bSShreyansh Jain 1009e4abd4ffSJun Yang if (vsp_id >= 0) { 1010e4abd4ffSJun Yang ret = dpaa_port_vsp_update(dpaa_intf, fmc_q, vsp_id, 1011e4abd4ffSJun Yang DPAA_MEMPOOL_TO_POOL_INFO(mp)->bpid, 1012e4abd4ffSJun Yang fif); 1013e4abd4ffSJun Yang if (ret) { 1014e4abd4ffSJun Yang DPAA_PMD_ERR("dpaa_port_vsp_update failed"); 1015e4abd4ffSJun Yang return ret; 101637f9b54bSShreyansh Jain } 1017e4abd4ffSJun Yang } else { 1018e4abd4ffSJun Yang DPAA_PMD_INFO("Base profile is associated to" 1019e4abd4ffSJun Yang " RXQ fqid:%d\r\n", rxq->fqid); 1020e4abd4ffSJun Yang if (fif->is_shared_mac) { 1021e4abd4ffSJun Yang DPAA_PMD_ERR("Fatal: Base profile is associated" 1022e4abd4ffSJun Yang " to shared interface on DPDK."); 1023e4abd4ffSJun Yang return -EINVAL; 1024e4abd4ffSJun Yang } 1025e4abd4ffSJun Yang dpaa_intf->vsp_bpid[fif->base_profile_id] = 1026e4abd4ffSJun Yang DPAA_MEMPOOL_TO_POOL_INFO(mp)->bpid; 1027e4abd4ffSJun Yang } 1028e4abd4ffSJun Yang } else { 1029e4abd4ffSJun Yang dpaa_intf->vsp_bpid[0] = 1030e4abd4ffSJun Yang DPAA_MEMPOOL_TO_POOL_INFO(mp)->bpid; 1031e4abd4ffSJun Yang } 1032e4abd4ffSJun Yang 1033e4abd4ffSJun Yang dpaa_intf->valid = 1; 103455576ac2SHemant Agrawal DPAA_PMD_DEBUG("if:%s sg_on = %d, max_frm =%d", dpaa_intf->name, 10356b10d1f7SNipun Gupta fman_if_get_sg_enable(fif), 103655576ac2SHemant Agrawal dev->data->dev_conf.rxmode.max_rx_pkt_len); 10370c504f69SHemant Agrawal /* checking if push mode only, no error check for now */ 1038a6a75240SNipun Gupta if (!rxq->is_static && 1039a6a75240SNipun Gupta dpaa_push_mode_max_queue > dpaa_push_queue_idx) { 1040b9c94167SNipun Gupta struct qman_portal *qp; 1041a6a75240SNipun Gupta int q_fd; 1042b9c94167SNipun Gupta 10430c504f69SHemant Agrawal dpaa_push_queue_idx++; 10440c504f69SHemant Agrawal opts.we_mask = QM_INITFQ_WE_FQCTRL | QM_INITFQ_WE_CONTEXTA; 10450c504f69SHemant Agrawal opts.fqd.fq_ctrl = QM_FQCTRL_AVOIDBLOCK | 10460c504f69SHemant Agrawal QM_FQCTRL_CTXASTASHING | 10470c504f69SHemant Agrawal QM_FQCTRL_PREFERINCACHE; 10480c504f69SHemant Agrawal opts.fqd.context_a.stashing.exclusive = 0; 1049b9083ea5SNipun Gupta /* In muticore scenario stashing becomes a bottleneck on LS1046. 1050b9083ea5SNipun Gupta * So do not enable stashing in this case 1051b9083ea5SNipun Gupta */ 1052b9083ea5SNipun Gupta if (dpaa_svr_family != SVR_LS1046A_FAMILY) 10530c504f69SHemant Agrawal opts.fqd.context_a.stashing.annotation_cl = 10540c504f69SHemant Agrawal DPAA_IF_RX_ANNOTATION_STASH; 10550c504f69SHemant Agrawal opts.fqd.context_a.stashing.data_cl = DPAA_IF_RX_DATA_STASH; 10560c504f69SHemant Agrawal opts.fqd.context_a.stashing.context_cl = 10570c504f69SHemant Agrawal DPAA_IF_RX_CONTEXT_STASH; 105862f53995SHemant Agrawal 10590c504f69SHemant Agrawal /*Create a channel and associate given queue with the channel*/ 10600c504f69SHemant Agrawal qman_alloc_pool_range((u32 *)&rxq->ch_id, 1, 1, 0); 10610c504f69SHemant Agrawal opts.we_mask = opts.we_mask | QM_INITFQ_WE_DESTWQ; 10620c504f69SHemant Agrawal opts.fqd.dest.channel = rxq->ch_id; 10630c504f69SHemant Agrawal opts.fqd.dest.wq = DPAA_IF_RX_PRIORITY; 10640c504f69SHemant Agrawal flags = QMAN_INITFQ_FLAG_SCHED; 10650c504f69SHemant Agrawal 10660c504f69SHemant Agrawal /* Configure tail drop */ 10670c504f69SHemant Agrawal if (dpaa_intf->cgr_rx) { 10680c504f69SHemant Agrawal opts.we_mask |= QM_INITFQ_WE_CGID; 10690c504f69SHemant Agrawal opts.fqd.cgid = dpaa_intf->cgr_rx[queue_idx].cgrid; 10700c504f69SHemant Agrawal opts.fqd.fq_ctrl |= QM_FQCTRL_CGE; 10710c504f69SHemant Agrawal } 10720c504f69SHemant Agrawal ret = qman_init_fq(rxq, flags, &opts); 10736fd3639aSHemant Agrawal if (ret) { 10746fd3639aSHemant Agrawal DPAA_PMD_ERR("Channel/Q association failed. fqid 0x%x " 10756fd3639aSHemant Agrawal "ret:%d(%s)", rxq->fqid, ret, strerror(ret)); 10766fd3639aSHemant Agrawal return ret; 10776fd3639aSHemant Agrawal } 107819b4aba2SHemant Agrawal if (dpaa_svr_family == SVR_LS1043A_FAMILY) { 107919b4aba2SHemant Agrawal rxq->cb.dqrr_dpdk_pull_cb = dpaa_rx_cb_no_prefetch; 108019b4aba2SHemant Agrawal } else { 1081b9083ea5SNipun Gupta rxq->cb.dqrr_dpdk_pull_cb = dpaa_rx_cb; 1082b9083ea5SNipun Gupta rxq->cb.dqrr_prepare = dpaa_rx_cb_prepare; 108319b4aba2SHemant Agrawal } 108419b4aba2SHemant Agrawal 10850c504f69SHemant Agrawal rxq->is_static = true; 1086b9c94167SNipun Gupta 1087b9c94167SNipun Gupta /* Allocate qman specific portals */ 1088a6a75240SNipun Gupta qp = fsl_qman_fq_portal_create(&q_fd); 1089b9c94167SNipun Gupta if (!qp) { 1090b9c94167SNipun Gupta DPAA_PMD_ERR("Unable to alloc fq portal"); 1091b9c94167SNipun Gupta return -1; 1092b9c94167SNipun Gupta } 1093b9c94167SNipun Gupta rxq->qp = qp; 1094a6a75240SNipun Gupta 1095a6a75240SNipun Gupta /* Set up the device interrupt handler */ 1096a6a75240SNipun Gupta if (!dev->intr_handle) { 1097a6a75240SNipun Gupta struct rte_dpaa_device *dpaa_dev; 1098a6a75240SNipun Gupta struct rte_device *rdev = dev->device; 1099a6a75240SNipun Gupta 1100a6a75240SNipun Gupta dpaa_dev = container_of(rdev, struct rte_dpaa_device, 1101a6a75240SNipun Gupta device); 1102a6a75240SNipun Gupta dev->intr_handle = &dpaa_dev->intr_handle; 1103a6a75240SNipun Gupta dev->intr_handle->intr_vec = rte_zmalloc(NULL, 1104a6a75240SNipun Gupta dpaa_push_mode_max_queue, 0); 1105a6a75240SNipun Gupta if (!dev->intr_handle->intr_vec) { 1106a6a75240SNipun Gupta DPAA_PMD_ERR("intr_vec alloc failed"); 1107a6a75240SNipun Gupta return -ENOMEM; 1108a6a75240SNipun Gupta } 1109a6a75240SNipun Gupta dev->intr_handle->nb_efd = dpaa_push_mode_max_queue; 1110a6a75240SNipun Gupta dev->intr_handle->max_intr = dpaa_push_mode_max_queue; 1111a6a75240SNipun Gupta } 1112a6a75240SNipun Gupta 1113a6a75240SNipun Gupta dev->intr_handle->type = RTE_INTR_HANDLE_EXT; 1114a6a75240SNipun Gupta dev->intr_handle->intr_vec[queue_idx] = queue_idx + 1; 1115a6a75240SNipun Gupta dev->intr_handle->efds[queue_idx] = q_fd; 1116a6a75240SNipun Gupta rxq->q_fd = q_fd; 11170c504f69SHemant Agrawal } 1118e1797f4bSAkhil Goyal rxq->bp_array = rte_dpaa_bpid_info; 111962f53995SHemant Agrawal dev->data->rx_queues[queue_idx] = rxq; 112062f53995SHemant Agrawal 112162f53995SHemant Agrawal /* configure the CGR size as per the desc size */ 112262f53995SHemant Agrawal if (dpaa_intf->cgr_rx) { 112362f53995SHemant Agrawal struct qm_mcc_initcgr cgr_opts = {0}; 112462f53995SHemant Agrawal 11252cf9264fSHemant Agrawal rxq->nb_desc = nb_desc; 112662f53995SHemant Agrawal /* Enable tail drop with cgr on this queue */ 112762f53995SHemant Agrawal qm_cgr_cs_thres_set64(&cgr_opts.cgr.cs_thres, nb_desc, 0); 112862f53995SHemant Agrawal ret = qman_modify_cgr(dpaa_intf->cgr_rx, 0, &cgr_opts); 112962f53995SHemant Agrawal if (ret) { 113062f53995SHemant Agrawal DPAA_PMD_WARN( 113162f53995SHemant Agrawal "rx taildrop modify fail on fqid %d (ret=%d)", 113262f53995SHemant Agrawal rxq->fqid, ret); 113362f53995SHemant Agrawal } 113462f53995SHemant Agrawal } 113595d226f0SNipun Gupta /* Enable main queue to receive error packets also by default */ 113695d226f0SNipun Gupta fman_if_set_err_fqid(fif, rxq->fqid); 113737f9b54bSShreyansh Jain return 0; 113837f9b54bSShreyansh Jain } 113937f9b54bSShreyansh Jain 11401e06b6dcSHemant Agrawal int 114177b7b81eSNeil Horman dpaa_eth_eventq_attach(const struct rte_eth_dev *dev, 11425e745593SSunil Kumar Kori int eth_rx_queue_id, 11435e745593SSunil Kumar Kori u16 ch_id, 11445e745593SSunil Kumar Kori const struct rte_event_eth_rx_adapter_queue_conf *queue_conf) 11455e745593SSunil Kumar Kori { 11465e745593SSunil Kumar Kori int ret; 11475e745593SSunil Kumar Kori u32 flags = 0; 11485e745593SSunil Kumar Kori struct dpaa_if *dpaa_intf = dev->data->dev_private; 11495e745593SSunil Kumar Kori struct qman_fq *rxq = &dpaa_intf->rx_queues[eth_rx_queue_id]; 11505e745593SSunil Kumar Kori struct qm_mcc_initfq opts = {0}; 11515e745593SSunil Kumar Kori 11525e745593SSunil Kumar Kori if (dpaa_push_mode_max_queue) 1153079a67c2SHemant Agrawal DPAA_PMD_WARN("PUSH mode q and EVENTDEV are not compatible\n" 1154079a67c2SHemant Agrawal "PUSH mode already enabled for first %d queues.\n" 11555e745593SSunil Kumar Kori "To disable set DPAA_PUSH_QUEUES_NUMBER to 0\n", 11565e745593SSunil Kumar Kori dpaa_push_mode_max_queue); 11575e745593SSunil Kumar Kori 11585e745593SSunil Kumar Kori dpaa_poll_queue_default_config(&opts); 11595e745593SSunil Kumar Kori 11605e745593SSunil Kumar Kori switch (queue_conf->ev.sched_type) { 11615e745593SSunil Kumar Kori case RTE_SCHED_TYPE_ATOMIC: 11625e745593SSunil Kumar Kori opts.fqd.fq_ctrl |= QM_FQCTRL_HOLDACTIVE; 11635e745593SSunil Kumar Kori /* Reset FQCTRL_AVOIDBLOCK bit as it is unnecessary 11645e745593SSunil Kumar Kori * configuration with HOLD_ACTIVE setting 11655e745593SSunil Kumar Kori */ 11665e745593SSunil Kumar Kori opts.fqd.fq_ctrl &= (~QM_FQCTRL_AVOIDBLOCK); 11675e745593SSunil Kumar Kori rxq->cb.dqrr_dpdk_cb = dpaa_rx_cb_atomic; 11685e745593SSunil Kumar Kori break; 11695e745593SSunil Kumar Kori case RTE_SCHED_TYPE_ORDERED: 11705e745593SSunil Kumar Kori DPAA_PMD_ERR("Ordered queue schedule type is not supported\n"); 11715e745593SSunil Kumar Kori return -1; 11725e745593SSunil Kumar Kori default: 11735e745593SSunil Kumar Kori opts.fqd.fq_ctrl |= QM_FQCTRL_AVOIDBLOCK; 11745e745593SSunil Kumar Kori rxq->cb.dqrr_dpdk_cb = dpaa_rx_cb_parallel; 11755e745593SSunil Kumar Kori break; 11765e745593SSunil Kumar Kori } 11775e745593SSunil Kumar Kori 11785e745593SSunil Kumar Kori opts.we_mask = opts.we_mask | QM_INITFQ_WE_DESTWQ; 11795e745593SSunil Kumar Kori opts.fqd.dest.channel = ch_id; 11805e745593SSunil Kumar Kori opts.fqd.dest.wq = queue_conf->ev.priority; 11815e745593SSunil Kumar Kori 11825e745593SSunil Kumar Kori if (dpaa_intf->cgr_rx) { 11835e745593SSunil Kumar Kori opts.we_mask |= QM_INITFQ_WE_CGID; 11845e745593SSunil Kumar Kori opts.fqd.cgid = dpaa_intf->cgr_rx[eth_rx_queue_id].cgrid; 11855e745593SSunil Kumar Kori opts.fqd.fq_ctrl |= QM_FQCTRL_CGE; 11865e745593SSunil Kumar Kori } 11875e745593SSunil Kumar Kori 11885e745593SSunil Kumar Kori flags = QMAN_INITFQ_FLAG_SCHED; 11895e745593SSunil Kumar Kori 11905e745593SSunil Kumar Kori ret = qman_init_fq(rxq, flags, &opts); 11915e745593SSunil Kumar Kori if (ret) { 11926fd3639aSHemant Agrawal DPAA_PMD_ERR("Ev-Channel/Q association failed. fqid 0x%x " 11936fd3639aSHemant Agrawal "ret:%d(%s)", rxq->fqid, ret, strerror(ret)); 11945e745593SSunil Kumar Kori return ret; 11955e745593SSunil Kumar Kori } 11965e745593SSunil Kumar Kori 11975e745593SSunil Kumar Kori /* copy configuration which needs to be filled during dequeue */ 11985e745593SSunil Kumar Kori memcpy(&rxq->ev, &queue_conf->ev, sizeof(struct rte_event)); 11995e745593SSunil Kumar Kori dev->data->rx_queues[eth_rx_queue_id] = rxq; 12005e745593SSunil Kumar Kori 12015e745593SSunil Kumar Kori return ret; 12025e745593SSunil Kumar Kori } 12035e745593SSunil Kumar Kori 12041e06b6dcSHemant Agrawal int 120577b7b81eSNeil Horman dpaa_eth_eventq_detach(const struct rte_eth_dev *dev, 12065e745593SSunil Kumar Kori int eth_rx_queue_id) 12075e745593SSunil Kumar Kori { 12085e745593SSunil Kumar Kori struct qm_mcc_initfq opts; 12095e745593SSunil Kumar Kori int ret; 12105e745593SSunil Kumar Kori u32 flags = 0; 12115e745593SSunil Kumar Kori struct dpaa_if *dpaa_intf = dev->data->dev_private; 12125e745593SSunil Kumar Kori struct qman_fq *rxq = &dpaa_intf->rx_queues[eth_rx_queue_id]; 12135e745593SSunil Kumar Kori 12145e745593SSunil Kumar Kori dpaa_poll_queue_default_config(&opts); 12155e745593SSunil Kumar Kori 12165e745593SSunil Kumar Kori if (dpaa_intf->cgr_rx) { 12175e745593SSunil Kumar Kori opts.we_mask |= QM_INITFQ_WE_CGID; 12185e745593SSunil Kumar Kori opts.fqd.cgid = dpaa_intf->cgr_rx[eth_rx_queue_id].cgrid; 12195e745593SSunil Kumar Kori opts.fqd.fq_ctrl |= QM_FQCTRL_CGE; 12205e745593SSunil Kumar Kori } 12215e745593SSunil Kumar Kori 12225e745593SSunil Kumar Kori ret = qman_init_fq(rxq, flags, &opts); 12235e745593SSunil Kumar Kori if (ret) { 12245e745593SSunil Kumar Kori DPAA_PMD_ERR("init rx fqid %d failed with ret: %d", 12255e745593SSunil Kumar Kori rxq->fqid, ret); 12265e745593SSunil Kumar Kori } 12275e745593SSunil Kumar Kori 12285e745593SSunil Kumar Kori rxq->cb.dqrr_dpdk_cb = NULL; 12295e745593SSunil Kumar Kori dev->data->rx_queues[eth_rx_queue_id] = NULL; 12305e745593SSunil Kumar Kori 12315e745593SSunil Kumar Kori return 0; 12325e745593SSunil Kumar Kori } 12335e745593SSunil Kumar Kori 123437f9b54bSShreyansh Jain static 123537f9b54bSShreyansh Jain void dpaa_eth_rx_queue_release(void *rxq __rte_unused) 123637f9b54bSShreyansh Jain { 123737f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 123837f9b54bSShreyansh Jain } 123937f9b54bSShreyansh Jain 124037f9b54bSShreyansh Jain static 124137f9b54bSShreyansh Jain int dpaa_eth_tx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx, 124237f9b54bSShreyansh Jain uint16_t nb_desc __rte_unused, 124337f9b54bSShreyansh Jain unsigned int socket_id __rte_unused, 1244e335cce4SHemant Agrawal const struct rte_eth_txconf *tx_conf) 124537f9b54bSShreyansh Jain { 124637f9b54bSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 12472cf9264fSHemant Agrawal struct qman_fq *txq = &dpaa_intf->tx_queues[queue_idx]; 124837f9b54bSShreyansh Jain 124937f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 125037f9b54bSShreyansh Jain 1251e335cce4SHemant Agrawal /* Tx deferred start is not supported */ 1252e335cce4SHemant Agrawal if (tx_conf->tx_deferred_start) { 1253e335cce4SHemant Agrawal DPAA_PMD_ERR("%p:Tx deferred start not supported", (void *)dev); 1254e335cce4SHemant Agrawal return -EINVAL; 1255e335cce4SHemant Agrawal } 12562cf9264fSHemant Agrawal txq->nb_desc = UINT16_MAX; 12572cf9264fSHemant Agrawal txq->offloads = tx_conf->offloads; 12582cf9264fSHemant Agrawal 12596fd3639aSHemant Agrawal if (queue_idx >= dev->data->nb_tx_queues) { 12606fd3639aSHemant Agrawal rte_errno = EOVERFLOW; 12616fd3639aSHemant Agrawal DPAA_PMD_ERR("%p: queue index out of range (%u >= %u)", 12626fd3639aSHemant Agrawal (void *)dev, queue_idx, dev->data->nb_tx_queues); 12636fd3639aSHemant Agrawal return -rte_errno; 12646fd3639aSHemant Agrawal } 12656fd3639aSHemant Agrawal 12666fd3639aSHemant Agrawal DPAA_PMD_INFO("Tx queue setup for queue index: %d fq_id (0x%x)", 12672cf9264fSHemant Agrawal queue_idx, txq->fqid); 12682cf9264fSHemant Agrawal dev->data->tx_queues[queue_idx] = txq; 12699124e65dSGagandeep Singh 127037f9b54bSShreyansh Jain return 0; 127137f9b54bSShreyansh Jain } 127237f9b54bSShreyansh Jain 127337f9b54bSShreyansh Jain static void dpaa_eth_tx_queue_release(void *txq __rte_unused) 1274ff9e112dSShreyansh Jain { 1275ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 1276ff9e112dSShreyansh Jain } 1277ff9e112dSShreyansh Jain 1278b005d729SHemant Agrawal static uint32_t 1279b005d729SHemant Agrawal dpaa_dev_rx_queue_count(struct rte_eth_dev *dev, uint16_t rx_queue_id) 1280b005d729SHemant Agrawal { 1281b005d729SHemant Agrawal struct dpaa_if *dpaa_intf = dev->data->dev_private; 1282b005d729SHemant Agrawal struct qman_fq *rxq = &dpaa_intf->rx_queues[rx_queue_id]; 1283b005d729SHemant Agrawal u32 frm_cnt = 0; 1284b005d729SHemant Agrawal 1285b005d729SHemant Agrawal PMD_INIT_FUNC_TRACE(); 1286b005d729SHemant Agrawal 1287b005d729SHemant Agrawal if (qman_query_fq_frm_cnt(rxq, &frm_cnt) == 0) { 1288b7c7ff6eSStephen Hemminger DPAA_PMD_DEBUG("RX frame count for q(%d) is %u", 1289b005d729SHemant Agrawal rx_queue_id, frm_cnt); 1290b005d729SHemant Agrawal } 1291b005d729SHemant Agrawal return frm_cnt; 1292b005d729SHemant Agrawal } 1293b005d729SHemant Agrawal 1294e124a69fSShreyansh Jain static int dpaa_link_down(struct rte_eth_dev *dev) 1295e124a69fSShreyansh Jain { 1296f231d48dSRohit Raj struct fman_if *fif = dev->process_private; 1297f231d48dSRohit Raj struct __fman_if *__fif; 1298f231d48dSRohit Raj 1299e124a69fSShreyansh Jain PMD_INIT_FUNC_TRACE(); 1300e124a69fSShreyansh Jain 1301f231d48dSRohit Raj __fif = container_of(fif, struct __fman_if, __if); 1302f231d48dSRohit Raj 1303f231d48dSRohit Raj if (dev->data->dev_flags & RTE_ETH_DEV_INTR_LSC) 1304f231d48dSRohit Raj dpaa_update_link_status(__fif->node_name, ETH_LINK_DOWN); 1305f231d48dSRohit Raj else 130662024eb8SIvan Ilchenko return dpaa_eth_dev_stop(dev); 1307e124a69fSShreyansh Jain return 0; 1308e124a69fSShreyansh Jain } 1309e124a69fSShreyansh Jain 1310e124a69fSShreyansh Jain static int dpaa_link_up(struct rte_eth_dev *dev) 1311e124a69fSShreyansh Jain { 1312f231d48dSRohit Raj struct fman_if *fif = dev->process_private; 1313f231d48dSRohit Raj struct __fman_if *__fif; 1314f231d48dSRohit Raj 1315e124a69fSShreyansh Jain PMD_INIT_FUNC_TRACE(); 1316e124a69fSShreyansh Jain 1317f231d48dSRohit Raj __fif = container_of(fif, struct __fman_if, __if); 1318f231d48dSRohit Raj 1319f231d48dSRohit Raj if (dev->data->dev_flags & RTE_ETH_DEV_INTR_LSC) 1320f231d48dSRohit Raj dpaa_update_link_status(__fif->node_name, ETH_LINK_UP); 1321f231d48dSRohit Raj else 1322e124a69fSShreyansh Jain dpaa_eth_dev_start(dev); 1323e124a69fSShreyansh Jain return 0; 1324e124a69fSShreyansh Jain } 1325e124a69fSShreyansh Jain 1326fe6c6032SShreyansh Jain static int 132712a4678aSShreyansh Jain dpaa_flow_ctrl_set(struct rte_eth_dev *dev, 132812a4678aSShreyansh Jain struct rte_eth_fc_conf *fc_conf) 132912a4678aSShreyansh Jain { 133012a4678aSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 133112a4678aSShreyansh Jain struct rte_eth_fc_conf *net_fc; 133212a4678aSShreyansh Jain 133312a4678aSShreyansh Jain PMD_INIT_FUNC_TRACE(); 133412a4678aSShreyansh Jain 133512a4678aSShreyansh Jain if (!(dpaa_intf->fc_conf)) { 133612a4678aSShreyansh Jain dpaa_intf->fc_conf = rte_zmalloc(NULL, 133712a4678aSShreyansh Jain sizeof(struct rte_eth_fc_conf), MAX_CACHELINE); 133812a4678aSShreyansh Jain if (!dpaa_intf->fc_conf) { 133912a4678aSShreyansh Jain DPAA_PMD_ERR("unable to save flow control info"); 134012a4678aSShreyansh Jain return -ENOMEM; 134112a4678aSShreyansh Jain } 134212a4678aSShreyansh Jain } 134312a4678aSShreyansh Jain net_fc = dpaa_intf->fc_conf; 134412a4678aSShreyansh Jain 134512a4678aSShreyansh Jain if (fc_conf->high_water < fc_conf->low_water) { 134612a4678aSShreyansh Jain DPAA_PMD_ERR("Incorrect Flow Control Configuration"); 134712a4678aSShreyansh Jain return -EINVAL; 134812a4678aSShreyansh Jain } 134912a4678aSShreyansh Jain 135012a4678aSShreyansh Jain if (fc_conf->mode == RTE_FC_NONE) { 135112a4678aSShreyansh Jain return 0; 135212a4678aSShreyansh Jain } else if (fc_conf->mode == RTE_FC_TX_PAUSE || 135312a4678aSShreyansh Jain fc_conf->mode == RTE_FC_FULL) { 13546b10d1f7SNipun Gupta fman_if_set_fc_threshold(dev->process_private, 13556b10d1f7SNipun Gupta fc_conf->high_water, 135612a4678aSShreyansh Jain fc_conf->low_water, 135712a4678aSShreyansh Jain dpaa_intf->bp_info->bpid); 135812a4678aSShreyansh Jain if (fc_conf->pause_time) 13596b10d1f7SNipun Gupta fman_if_set_fc_quanta(dev->process_private, 136012a4678aSShreyansh Jain fc_conf->pause_time); 136112a4678aSShreyansh Jain } 136212a4678aSShreyansh Jain 136312a4678aSShreyansh Jain /* Save the information in dpaa device */ 136412a4678aSShreyansh Jain net_fc->pause_time = fc_conf->pause_time; 136512a4678aSShreyansh Jain net_fc->high_water = fc_conf->high_water; 136612a4678aSShreyansh Jain net_fc->low_water = fc_conf->low_water; 136712a4678aSShreyansh Jain net_fc->send_xon = fc_conf->send_xon; 136812a4678aSShreyansh Jain net_fc->mac_ctrl_frame_fwd = fc_conf->mac_ctrl_frame_fwd; 136912a4678aSShreyansh Jain net_fc->mode = fc_conf->mode; 137012a4678aSShreyansh Jain net_fc->autoneg = fc_conf->autoneg; 137112a4678aSShreyansh Jain 137212a4678aSShreyansh Jain return 0; 137312a4678aSShreyansh Jain } 137412a4678aSShreyansh Jain 137512a4678aSShreyansh Jain static int 137612a4678aSShreyansh Jain dpaa_flow_ctrl_get(struct rte_eth_dev *dev, 137712a4678aSShreyansh Jain struct rte_eth_fc_conf *fc_conf) 137812a4678aSShreyansh Jain { 137912a4678aSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 138012a4678aSShreyansh Jain struct rte_eth_fc_conf *net_fc = dpaa_intf->fc_conf; 138112a4678aSShreyansh Jain int ret; 138212a4678aSShreyansh Jain 138312a4678aSShreyansh Jain PMD_INIT_FUNC_TRACE(); 138412a4678aSShreyansh Jain 138512a4678aSShreyansh Jain if (net_fc) { 138612a4678aSShreyansh Jain fc_conf->pause_time = net_fc->pause_time; 138712a4678aSShreyansh Jain fc_conf->high_water = net_fc->high_water; 138812a4678aSShreyansh Jain fc_conf->low_water = net_fc->low_water; 138912a4678aSShreyansh Jain fc_conf->send_xon = net_fc->send_xon; 139012a4678aSShreyansh Jain fc_conf->mac_ctrl_frame_fwd = net_fc->mac_ctrl_frame_fwd; 139112a4678aSShreyansh Jain fc_conf->mode = net_fc->mode; 139212a4678aSShreyansh Jain fc_conf->autoneg = net_fc->autoneg; 139312a4678aSShreyansh Jain return 0; 139412a4678aSShreyansh Jain } 13956b10d1f7SNipun Gupta ret = fman_if_get_fc_threshold(dev->process_private); 139612a4678aSShreyansh Jain if (ret) { 139712a4678aSShreyansh Jain fc_conf->mode = RTE_FC_TX_PAUSE; 13986b10d1f7SNipun Gupta fc_conf->pause_time = 13996b10d1f7SNipun Gupta fman_if_get_fc_quanta(dev->process_private); 140012a4678aSShreyansh Jain } else { 140112a4678aSShreyansh Jain fc_conf->mode = RTE_FC_NONE; 140212a4678aSShreyansh Jain } 140312a4678aSShreyansh Jain 140412a4678aSShreyansh Jain return 0; 140512a4678aSShreyansh Jain } 140612a4678aSShreyansh Jain 140712a4678aSShreyansh Jain static int 1408fe6c6032SShreyansh Jain dpaa_dev_add_mac_addr(struct rte_eth_dev *dev, 14096d13ea8eSOlivier Matz struct rte_ether_addr *addr, 1410fe6c6032SShreyansh Jain uint32_t index, 1411fe6c6032SShreyansh Jain __rte_unused uint32_t pool) 1412fe6c6032SShreyansh Jain { 1413fe6c6032SShreyansh Jain int ret; 1414fe6c6032SShreyansh Jain 1415fe6c6032SShreyansh Jain PMD_INIT_FUNC_TRACE(); 1416fe6c6032SShreyansh Jain 14176b10d1f7SNipun Gupta ret = fman_if_add_mac_addr(dev->process_private, 14186b10d1f7SNipun Gupta addr->addr_bytes, index); 1419fe6c6032SShreyansh Jain 1420fe6c6032SShreyansh Jain if (ret) 1421b7c7ff6eSStephen Hemminger DPAA_PMD_ERR("Adding the MAC ADDR failed: err = %d", ret); 1422fe6c6032SShreyansh Jain return 0; 1423fe6c6032SShreyansh Jain } 1424fe6c6032SShreyansh Jain 1425fe6c6032SShreyansh Jain static void 1426fe6c6032SShreyansh Jain dpaa_dev_remove_mac_addr(struct rte_eth_dev *dev, 1427fe6c6032SShreyansh Jain uint32_t index) 1428fe6c6032SShreyansh Jain { 1429fe6c6032SShreyansh Jain PMD_INIT_FUNC_TRACE(); 1430fe6c6032SShreyansh Jain 14316b10d1f7SNipun Gupta fman_if_clear_mac_addr(dev->process_private, index); 1432fe6c6032SShreyansh Jain } 1433fe6c6032SShreyansh Jain 1434caccf8b3SOlivier Matz static int 1435fe6c6032SShreyansh Jain dpaa_dev_set_mac_addr(struct rte_eth_dev *dev, 14366d13ea8eSOlivier Matz struct rte_ether_addr *addr) 1437fe6c6032SShreyansh Jain { 1438fe6c6032SShreyansh Jain int ret; 1439fe6c6032SShreyansh Jain 1440fe6c6032SShreyansh Jain PMD_INIT_FUNC_TRACE(); 1441fe6c6032SShreyansh Jain 14426b10d1f7SNipun Gupta ret = fman_if_add_mac_addr(dev->process_private, addr->addr_bytes, 0); 1443fe6c6032SShreyansh Jain if (ret) 1444b7c7ff6eSStephen Hemminger DPAA_PMD_ERR("Setting the MAC ADDR failed %d", ret); 1445caccf8b3SOlivier Matz 1446caccf8b3SOlivier Matz return ret; 1447fe6c6032SShreyansh Jain } 1448fe6c6032SShreyansh Jain 1449627e677dSSachin Saxena static int 1450627e677dSSachin Saxena dpaa_dev_rss_hash_update(struct rte_eth_dev *dev, 1451627e677dSSachin Saxena struct rte_eth_rss_conf *rss_conf) 1452627e677dSSachin Saxena { 1453627e677dSSachin Saxena struct rte_eth_dev_data *data = dev->data; 1454627e677dSSachin Saxena struct rte_eth_conf *eth_conf = &data->dev_conf; 1455627e677dSSachin Saxena 1456627e677dSSachin Saxena PMD_INIT_FUNC_TRACE(); 1457627e677dSSachin Saxena 1458627e677dSSachin Saxena if (!(default_q || fmc_q)) { 1459627e677dSSachin Saxena if (dpaa_fm_config(dev, rss_conf->rss_hf)) { 1460627e677dSSachin Saxena DPAA_PMD_ERR("FM port configuration: Failed\n"); 1461627e677dSSachin Saxena return -1; 1462627e677dSSachin Saxena } 1463627e677dSSachin Saxena eth_conf->rx_adv_conf.rss_conf.rss_hf = rss_conf->rss_hf; 1464627e677dSSachin Saxena } else { 1465627e677dSSachin Saxena DPAA_PMD_ERR("Function not supported\n"); 1466627e677dSSachin Saxena return -ENOTSUP; 1467627e677dSSachin Saxena } 1468627e677dSSachin Saxena return 0; 1469627e677dSSachin Saxena } 1470627e677dSSachin Saxena 1471627e677dSSachin Saxena static int 1472627e677dSSachin Saxena dpaa_dev_rss_hash_conf_get(struct rte_eth_dev *dev, 1473627e677dSSachin Saxena struct rte_eth_rss_conf *rss_conf) 1474627e677dSSachin Saxena { 1475627e677dSSachin Saxena struct rte_eth_dev_data *data = dev->data; 1476627e677dSSachin Saxena struct rte_eth_conf *eth_conf = &data->dev_conf; 1477627e677dSSachin Saxena 1478627e677dSSachin Saxena /* dpaa does not support rss_key, so length should be 0*/ 1479627e677dSSachin Saxena rss_conf->rss_key_len = 0; 1480627e677dSSachin Saxena rss_conf->rss_hf = eth_conf->rx_adv_conf.rss_conf.rss_hf; 1481627e677dSSachin Saxena return 0; 1482627e677dSSachin Saxena } 1483627e677dSSachin Saxena 1484b1b5d6c9SNipun Gupta static int dpaa_dev_queue_intr_enable(struct rte_eth_dev *dev, 1485b1b5d6c9SNipun Gupta uint16_t queue_id) 1486b1b5d6c9SNipun Gupta { 1487b1b5d6c9SNipun Gupta struct dpaa_if *dpaa_intf = dev->data->dev_private; 1488b1b5d6c9SNipun Gupta struct qman_fq *rxq = &dpaa_intf->rx_queues[queue_id]; 1489b1b5d6c9SNipun Gupta 1490b1b5d6c9SNipun Gupta if (!rxq->is_static) 1491b1b5d6c9SNipun Gupta return -EINVAL; 1492b1b5d6c9SNipun Gupta 1493b1b5d6c9SNipun Gupta return qman_fq_portal_irqsource_add(rxq->qp, QM_PIRQ_DQRI); 1494b1b5d6c9SNipun Gupta } 1495b1b5d6c9SNipun Gupta 1496b1b5d6c9SNipun Gupta static int dpaa_dev_queue_intr_disable(struct rte_eth_dev *dev, 1497b1b5d6c9SNipun Gupta uint16_t queue_id) 1498b1b5d6c9SNipun Gupta { 1499b1b5d6c9SNipun Gupta struct dpaa_if *dpaa_intf = dev->data->dev_private; 1500b1b5d6c9SNipun Gupta struct qman_fq *rxq = &dpaa_intf->rx_queues[queue_id]; 1501b1b5d6c9SNipun Gupta uint32_t temp; 1502b1b5d6c9SNipun Gupta ssize_t temp1; 1503b1b5d6c9SNipun Gupta 1504b1b5d6c9SNipun Gupta if (!rxq->is_static) 1505b1b5d6c9SNipun Gupta return -EINVAL; 1506b1b5d6c9SNipun Gupta 1507b1b5d6c9SNipun Gupta qman_fq_portal_irqsource_remove(rxq->qp, ~0); 1508b1b5d6c9SNipun Gupta 1509b1b5d6c9SNipun Gupta temp1 = read(rxq->q_fd, &temp, sizeof(temp)); 1510b1b5d6c9SNipun Gupta if (temp1 != sizeof(temp)) 1511df80d4f8SHemant Agrawal DPAA_PMD_ERR("irq read error"); 1512b1b5d6c9SNipun Gupta 1513b1b5d6c9SNipun Gupta qman_fq_portal_thread_irq(rxq->qp); 1514b1b5d6c9SNipun Gupta 1515b1b5d6c9SNipun Gupta return 0; 1516b1b5d6c9SNipun Gupta } 1517b1b5d6c9SNipun Gupta 15182cf9264fSHemant Agrawal static void 15192cf9264fSHemant Agrawal dpaa_rxq_info_get(struct rte_eth_dev *dev, uint16_t queue_id, 15202cf9264fSHemant Agrawal struct rte_eth_rxq_info *qinfo) 15212cf9264fSHemant Agrawal { 15222cf9264fSHemant Agrawal struct dpaa_if *dpaa_intf = dev->data->dev_private; 15232cf9264fSHemant Agrawal struct qman_fq *rxq; 1524*378cd488SHemant Agrawal int ret; 15252cf9264fSHemant Agrawal 15262cf9264fSHemant Agrawal rxq = dev->data->rx_queues[queue_id]; 15272cf9264fSHemant Agrawal 15282cf9264fSHemant Agrawal qinfo->mp = dpaa_intf->bp_info->mp; 15292cf9264fSHemant Agrawal qinfo->scattered_rx = dev->data->scattered_rx; 15302cf9264fSHemant Agrawal qinfo->nb_desc = rxq->nb_desc; 1531*378cd488SHemant Agrawal 1532*378cd488SHemant Agrawal /* Report the HW Rx buffer length to user */ 1533*378cd488SHemant Agrawal ret = fman_if_get_maxfrm(dev->process_private); 1534*378cd488SHemant Agrawal if (ret > 0) 1535*378cd488SHemant Agrawal qinfo->rx_buf_size = ret; 1536*378cd488SHemant Agrawal 15372cf9264fSHemant Agrawal qinfo->conf.rx_free_thresh = 1; 15382cf9264fSHemant Agrawal qinfo->conf.rx_drop_en = 1; 15392cf9264fSHemant Agrawal qinfo->conf.rx_deferred_start = 0; 15402cf9264fSHemant Agrawal qinfo->conf.offloads = rxq->offloads; 15412cf9264fSHemant Agrawal } 15422cf9264fSHemant Agrawal 15432cf9264fSHemant Agrawal static void 15442cf9264fSHemant Agrawal dpaa_txq_info_get(struct rte_eth_dev *dev, uint16_t queue_id, 15452cf9264fSHemant Agrawal struct rte_eth_txq_info *qinfo) 15462cf9264fSHemant Agrawal { 15472cf9264fSHemant Agrawal struct qman_fq *txq; 15482cf9264fSHemant Agrawal 15492cf9264fSHemant Agrawal txq = dev->data->tx_queues[queue_id]; 15502cf9264fSHemant Agrawal 15512cf9264fSHemant Agrawal qinfo->nb_desc = txq->nb_desc; 15522cf9264fSHemant Agrawal qinfo->conf.tx_thresh.pthresh = 0; 15532cf9264fSHemant Agrawal qinfo->conf.tx_thresh.hthresh = 0; 15542cf9264fSHemant Agrawal qinfo->conf.tx_thresh.wthresh = 0; 15552cf9264fSHemant Agrawal 15562cf9264fSHemant Agrawal qinfo->conf.tx_free_thresh = 0; 15572cf9264fSHemant Agrawal qinfo->conf.tx_rs_thresh = 0; 15582cf9264fSHemant Agrawal qinfo->conf.offloads = txq->offloads; 15592cf9264fSHemant Agrawal qinfo->conf.tx_deferred_start = 0; 15602cf9264fSHemant Agrawal } 15612cf9264fSHemant Agrawal 1562ff9e112dSShreyansh Jain static struct eth_dev_ops dpaa_devops = { 1563ff9e112dSShreyansh Jain .dev_configure = dpaa_eth_dev_configure, 1564ff9e112dSShreyansh Jain .dev_start = dpaa_eth_dev_start, 1565ff9e112dSShreyansh Jain .dev_stop = dpaa_eth_dev_stop, 1566ff9e112dSShreyansh Jain .dev_close = dpaa_eth_dev_close, 1567799db456SShreyansh Jain .dev_infos_get = dpaa_eth_dev_info, 1568a7bdc3bdSShreyansh Jain .dev_supported_ptypes_get = dpaa_supported_ptypes_get, 156937f9b54bSShreyansh Jain 157037f9b54bSShreyansh Jain .rx_queue_setup = dpaa_eth_rx_queue_setup, 157137f9b54bSShreyansh Jain .tx_queue_setup = dpaa_eth_tx_queue_setup, 157237f9b54bSShreyansh Jain .rx_queue_release = dpaa_eth_rx_queue_release, 157337f9b54bSShreyansh Jain .tx_queue_release = dpaa_eth_tx_queue_release, 15742e6f5657SApeksha Gupta .rx_burst_mode_get = dpaa_dev_rx_burst_mode_get, 15752e6f5657SApeksha Gupta .tx_burst_mode_get = dpaa_dev_tx_burst_mode_get, 15762cf9264fSHemant Agrawal .rxq_info_get = dpaa_rxq_info_get, 15772cf9264fSHemant Agrawal .txq_info_get = dpaa_txq_info_get, 15782cf9264fSHemant Agrawal 157912a4678aSShreyansh Jain .flow_ctrl_get = dpaa_flow_ctrl_get, 158012a4678aSShreyansh Jain .flow_ctrl_set = dpaa_flow_ctrl_set, 158112a4678aSShreyansh Jain 1582e124a69fSShreyansh Jain .link_update = dpaa_eth_link_update, 1583e1ad3a05SShreyansh Jain .stats_get = dpaa_eth_stats_get, 1584b21ed3e2SHemant Agrawal .xstats_get = dpaa_dev_xstats_get, 1585b21ed3e2SHemant Agrawal .xstats_get_by_id = dpaa_xstats_get_by_id, 1586b21ed3e2SHemant Agrawal .xstats_get_names_by_id = dpaa_xstats_get_names_by_id, 1587b21ed3e2SHemant Agrawal .xstats_get_names = dpaa_xstats_get_names, 1588b21ed3e2SHemant Agrawal .xstats_reset = dpaa_eth_stats_reset, 1589e1ad3a05SShreyansh Jain .stats_reset = dpaa_eth_stats_reset, 159095ef603dSShreyansh Jain .promiscuous_enable = dpaa_eth_promiscuous_enable, 159195ef603dSShreyansh Jain .promiscuous_disable = dpaa_eth_promiscuous_disable, 159244dd70a3SShreyansh Jain .allmulticast_enable = dpaa_eth_multicast_enable, 159344dd70a3SShreyansh Jain .allmulticast_disable = dpaa_eth_multicast_disable, 15940cbec027SShreyansh Jain .mtu_set = dpaa_mtu_set, 1595e124a69fSShreyansh Jain .dev_set_link_down = dpaa_link_down, 1596e124a69fSShreyansh Jain .dev_set_link_up = dpaa_link_up, 1597fe6c6032SShreyansh Jain .mac_addr_add = dpaa_dev_add_mac_addr, 1598fe6c6032SShreyansh Jain .mac_addr_remove = dpaa_dev_remove_mac_addr, 1599fe6c6032SShreyansh Jain .mac_addr_set = dpaa_dev_set_mac_addr, 1600fe6c6032SShreyansh Jain 1601cf0fab1dSHemant Agrawal .fw_version_get = dpaa_fw_version_get, 1602b1b5d6c9SNipun Gupta 1603b1b5d6c9SNipun Gupta .rx_queue_intr_enable = dpaa_dev_queue_intr_enable, 1604b1b5d6c9SNipun Gupta .rx_queue_intr_disable = dpaa_dev_queue_intr_disable, 1605627e677dSSachin Saxena .rss_hash_update = dpaa_dev_rss_hash_update, 1606627e677dSSachin Saxena .rss_hash_conf_get = dpaa_dev_rss_hash_conf_get, 1607ff9e112dSShreyansh Jain }; 1608ff9e112dSShreyansh Jain 16098c3495f5SHemant Agrawal static bool 16108c3495f5SHemant Agrawal is_device_supported(struct rte_eth_dev *dev, struct rte_dpaa_driver *drv) 16118c3495f5SHemant Agrawal { 16128c3495f5SHemant Agrawal if (strcmp(dev->device->driver->name, 16138c3495f5SHemant Agrawal drv->driver.name)) 16148c3495f5SHemant Agrawal return false; 16158c3495f5SHemant Agrawal 16168c3495f5SHemant Agrawal return true; 16178c3495f5SHemant Agrawal } 16188c3495f5SHemant Agrawal 16198c3495f5SHemant Agrawal static bool 16208c3495f5SHemant Agrawal is_dpaa_supported(struct rte_eth_dev *dev) 16218c3495f5SHemant Agrawal { 16228c3495f5SHemant Agrawal return is_device_supported(dev, &rte_dpaa_pmd); 16238c3495f5SHemant Agrawal } 16248c3495f5SHemant Agrawal 16251e06b6dcSHemant Agrawal int 1626ae8f4cf3SFerruh Yigit rte_pmd_dpaa_set_tx_loopback(uint16_t port, uint8_t on) 16278c3495f5SHemant Agrawal { 16288c3495f5SHemant Agrawal struct rte_eth_dev *dev; 16298c3495f5SHemant Agrawal 16308c3495f5SHemant Agrawal RTE_ETH_VALID_PORTID_OR_ERR_RET(port, -ENODEV); 16318c3495f5SHemant Agrawal 16328c3495f5SHemant Agrawal dev = &rte_eth_devices[port]; 16338c3495f5SHemant Agrawal 16348c3495f5SHemant Agrawal if (!is_dpaa_supported(dev)) 16358c3495f5SHemant Agrawal return -ENOTSUP; 16368c3495f5SHemant Agrawal 16378c3495f5SHemant Agrawal if (on) 16386b10d1f7SNipun Gupta fman_if_loopback_enable(dev->process_private); 16398c3495f5SHemant Agrawal else 16406b10d1f7SNipun Gupta fman_if_loopback_disable(dev->process_private); 16418c3495f5SHemant Agrawal 16428c3495f5SHemant Agrawal return 0; 16438c3495f5SHemant Agrawal } 16448c3495f5SHemant Agrawal 16456b10d1f7SNipun Gupta static int dpaa_fc_set_default(struct dpaa_if *dpaa_intf, 16466b10d1f7SNipun Gupta struct fman_if *fman_intf) 164712a4678aSShreyansh Jain { 164812a4678aSShreyansh Jain struct rte_eth_fc_conf *fc_conf; 164912a4678aSShreyansh Jain int ret; 165012a4678aSShreyansh Jain 165112a4678aSShreyansh Jain PMD_INIT_FUNC_TRACE(); 165212a4678aSShreyansh Jain 165312a4678aSShreyansh Jain if (!(dpaa_intf->fc_conf)) { 165412a4678aSShreyansh Jain dpaa_intf->fc_conf = rte_zmalloc(NULL, 165512a4678aSShreyansh Jain sizeof(struct rte_eth_fc_conf), MAX_CACHELINE); 165612a4678aSShreyansh Jain if (!dpaa_intf->fc_conf) { 165712a4678aSShreyansh Jain DPAA_PMD_ERR("unable to save flow control info"); 165812a4678aSShreyansh Jain return -ENOMEM; 165912a4678aSShreyansh Jain } 166012a4678aSShreyansh Jain } 166112a4678aSShreyansh Jain fc_conf = dpaa_intf->fc_conf; 16626b10d1f7SNipun Gupta ret = fman_if_get_fc_threshold(fman_intf); 166312a4678aSShreyansh Jain if (ret) { 166412a4678aSShreyansh Jain fc_conf->mode = RTE_FC_TX_PAUSE; 16656b10d1f7SNipun Gupta fc_conf->pause_time = fman_if_get_fc_quanta(fman_intf); 166612a4678aSShreyansh Jain } else { 166712a4678aSShreyansh Jain fc_conf->mode = RTE_FC_NONE; 166812a4678aSShreyansh Jain } 166912a4678aSShreyansh Jain 167012a4678aSShreyansh Jain return 0; 167112a4678aSShreyansh Jain } 167212a4678aSShreyansh Jain 167337f9b54bSShreyansh Jain /* Initialise an Rx FQ */ 167462f53995SHemant Agrawal static int dpaa_rx_queue_init(struct qman_fq *fq, struct qman_cgr *cgr_rx, 167537f9b54bSShreyansh Jain uint32_t fqid) 167637f9b54bSShreyansh Jain { 16778d804cf1SHemant Agrawal struct qm_mcc_initfq opts = {0}; 167837f9b54bSShreyansh Jain int ret; 1679f04e7139SHemant Agrawal u32 flags = QMAN_FQ_FLAG_NO_ENQUEUE; 168062f53995SHemant Agrawal struct qm_mcc_initcgr cgr_opts = { 168162f53995SHemant Agrawal .we_mask = QM_CGR_WE_CS_THRES | 168262f53995SHemant Agrawal QM_CGR_WE_CSTD_EN | 168362f53995SHemant Agrawal QM_CGR_WE_MODE, 168462f53995SHemant Agrawal .cgr = { 168562f53995SHemant Agrawal .cstd_en = QM_CGR_EN, 168662f53995SHemant Agrawal .mode = QMAN_CGR_MODE_FRAME 168762f53995SHemant Agrawal } 168862f53995SHemant Agrawal }; 168937f9b54bSShreyansh Jain 16904defbc8cSSachin Saxena if (fmc_q || default_q) { 169137f9b54bSShreyansh Jain ret = qman_reserve_fqid(fqid); 169237f9b54bSShreyansh Jain if (ret) { 16934defbc8cSSachin Saxena DPAA_PMD_ERR("reserve rx fqid 0x%x failed, ret: %d", 169437f9b54bSShreyansh Jain fqid, ret); 169537f9b54bSShreyansh Jain return -EINVAL; 169637f9b54bSShreyansh Jain } 1697f04e7139SHemant Agrawal } 16984defbc8cSSachin Saxena 16998d6fc8b6SHemant Agrawal DPAA_PMD_DEBUG("creating rx fq %p, fqid 0x%x", fq, fqid); 1700f04e7139SHemant Agrawal ret = qman_create_fq(fqid, flags, fq); 170137f9b54bSShreyansh Jain if (ret) { 17026fd3639aSHemant Agrawal DPAA_PMD_ERR("create rx fqid 0x%x failed with ret: %d", 170337f9b54bSShreyansh Jain fqid, ret); 170437f9b54bSShreyansh Jain return ret; 170537f9b54bSShreyansh Jain } 17060c504f69SHemant Agrawal fq->is_static = false; 17075e745593SSunil Kumar Kori 17085e745593SSunil Kumar Kori dpaa_poll_queue_default_config(&opts); 170937f9b54bSShreyansh Jain 171062f53995SHemant Agrawal if (cgr_rx) { 171162f53995SHemant Agrawal /* Enable tail drop with cgr on this queue */ 171262f53995SHemant Agrawal qm_cgr_cs_thres_set64(&cgr_opts.cgr.cs_thres, td_threshold, 0); 171362f53995SHemant Agrawal cgr_rx->cb = NULL; 171462f53995SHemant Agrawal ret = qman_create_cgr(cgr_rx, QMAN_CGR_FLAG_USE_INIT, 171562f53995SHemant Agrawal &cgr_opts); 171662f53995SHemant Agrawal if (ret) { 171762f53995SHemant Agrawal DPAA_PMD_WARN( 17188d6fc8b6SHemant Agrawal "rx taildrop init fail on rx fqid 0x%x(ret=%d)", 1719f04e7139SHemant Agrawal fq->fqid, ret); 172062f53995SHemant Agrawal goto without_cgr; 172162f53995SHemant Agrawal } 172262f53995SHemant Agrawal opts.we_mask |= QM_INITFQ_WE_CGID; 172362f53995SHemant Agrawal opts.fqd.cgid = cgr_rx->cgrid; 172462f53995SHemant Agrawal opts.fqd.fq_ctrl |= QM_FQCTRL_CGE; 172562f53995SHemant Agrawal } 172662f53995SHemant Agrawal without_cgr: 1727f04e7139SHemant Agrawal ret = qman_init_fq(fq, 0, &opts); 172837f9b54bSShreyansh Jain if (ret) 17298d6fc8b6SHemant Agrawal DPAA_PMD_ERR("init rx fqid 0x%x failed with ret:%d", fqid, ret); 173037f9b54bSShreyansh Jain return ret; 173137f9b54bSShreyansh Jain } 173237f9b54bSShreyansh Jain 173337f9b54bSShreyansh Jain /* Initialise a Tx FQ */ 173437f9b54bSShreyansh Jain static int dpaa_tx_queue_init(struct qman_fq *fq, 17359124e65dSGagandeep Singh struct fman_if *fman_intf, 17369124e65dSGagandeep Singh struct qman_cgr *cgr_tx) 173737f9b54bSShreyansh Jain { 17388d804cf1SHemant Agrawal struct qm_mcc_initfq opts = {0}; 17399124e65dSGagandeep Singh struct qm_mcc_initcgr cgr_opts = { 17409124e65dSGagandeep Singh .we_mask = QM_CGR_WE_CS_THRES | 17419124e65dSGagandeep Singh QM_CGR_WE_CSTD_EN | 17429124e65dSGagandeep Singh QM_CGR_WE_MODE, 17439124e65dSGagandeep Singh .cgr = { 17449124e65dSGagandeep Singh .cstd_en = QM_CGR_EN, 17459124e65dSGagandeep Singh .mode = QMAN_CGR_MODE_FRAME 17469124e65dSGagandeep Singh } 17479124e65dSGagandeep Singh }; 174837f9b54bSShreyansh Jain int ret; 174937f9b54bSShreyansh Jain 175037f9b54bSShreyansh Jain ret = qman_create_fq(0, QMAN_FQ_FLAG_DYNAMIC_FQID | 175137f9b54bSShreyansh Jain QMAN_FQ_FLAG_TO_DCPORTAL, fq); 175237f9b54bSShreyansh Jain if (ret) { 175337f9b54bSShreyansh Jain DPAA_PMD_ERR("create tx fq failed with ret: %d", ret); 175437f9b54bSShreyansh Jain return ret; 175537f9b54bSShreyansh Jain } 175637f9b54bSShreyansh Jain opts.we_mask = QM_INITFQ_WE_DESTWQ | QM_INITFQ_WE_FQCTRL | 175737f9b54bSShreyansh Jain QM_INITFQ_WE_CONTEXTB | QM_INITFQ_WE_CONTEXTA; 175837f9b54bSShreyansh Jain opts.fqd.dest.channel = fman_intf->tx_channel_id; 175937f9b54bSShreyansh Jain opts.fqd.dest.wq = DPAA_IF_TX_PRIORITY; 176037f9b54bSShreyansh Jain opts.fqd.fq_ctrl = QM_FQCTRL_PREFERINCACHE; 176137f9b54bSShreyansh Jain opts.fqd.context_b = 0; 176237f9b54bSShreyansh Jain /* no tx-confirmation */ 176337f9b54bSShreyansh Jain opts.fqd.context_a.hi = 0x80000000 | fman_dealloc_bufs_mask_hi; 176437f9b54bSShreyansh Jain opts.fqd.context_a.lo = 0 | fman_dealloc_bufs_mask_lo; 17658d6fc8b6SHemant Agrawal DPAA_PMD_DEBUG("init tx fq %p, fqid 0x%x", fq, fq->fqid); 17669124e65dSGagandeep Singh 17679124e65dSGagandeep Singh if (cgr_tx) { 17689124e65dSGagandeep Singh /* Enable tail drop with cgr on this queue */ 17699124e65dSGagandeep Singh qm_cgr_cs_thres_set64(&cgr_opts.cgr.cs_thres, 17709124e65dSGagandeep Singh td_tx_threshold, 0); 17719124e65dSGagandeep Singh cgr_tx->cb = NULL; 17729124e65dSGagandeep Singh ret = qman_create_cgr(cgr_tx, QMAN_CGR_FLAG_USE_INIT, 17739124e65dSGagandeep Singh &cgr_opts); 17749124e65dSGagandeep Singh if (ret) { 17759124e65dSGagandeep Singh DPAA_PMD_WARN( 17769124e65dSGagandeep Singh "rx taildrop init fail on rx fqid 0x%x(ret=%d)", 17779124e65dSGagandeep Singh fq->fqid, ret); 17789124e65dSGagandeep Singh goto without_cgr; 17799124e65dSGagandeep Singh } 17809124e65dSGagandeep Singh opts.we_mask |= QM_INITFQ_WE_CGID; 17819124e65dSGagandeep Singh opts.fqd.cgid = cgr_tx->cgrid; 17829124e65dSGagandeep Singh opts.fqd.fq_ctrl |= QM_FQCTRL_CGE; 17839124e65dSGagandeep Singh DPAA_PMD_DEBUG("Tx FQ tail drop enabled, threshold = %d\n", 17849124e65dSGagandeep Singh td_tx_threshold); 17859124e65dSGagandeep Singh } 17869124e65dSGagandeep Singh without_cgr: 178737f9b54bSShreyansh Jain ret = qman_init_fq(fq, QMAN_INITFQ_FLAG_SCHED, &opts); 178837f9b54bSShreyansh Jain if (ret) 17898d6fc8b6SHemant Agrawal DPAA_PMD_ERR("init tx fqid 0x%x failed %d", fq->fqid, ret); 179037f9b54bSShreyansh Jain return ret; 179137f9b54bSShreyansh Jain } 179237f9b54bSShreyansh Jain 179305ba55bcSShreyansh Jain #ifdef RTE_LIBRTE_DPAA_DEBUG_DRIVER 179405ba55bcSShreyansh Jain /* Initialise a DEBUG FQ ([rt]x_error, rx_default). */ 179505ba55bcSShreyansh Jain static int dpaa_debug_queue_init(struct qman_fq *fq, uint32_t fqid) 179605ba55bcSShreyansh Jain { 17978d804cf1SHemant Agrawal struct qm_mcc_initfq opts = {0}; 179805ba55bcSShreyansh Jain int ret; 179905ba55bcSShreyansh Jain 180005ba55bcSShreyansh Jain PMD_INIT_FUNC_TRACE(); 180105ba55bcSShreyansh Jain 180205ba55bcSShreyansh Jain ret = qman_reserve_fqid(fqid); 180305ba55bcSShreyansh Jain if (ret) { 180405ba55bcSShreyansh Jain DPAA_PMD_ERR("Reserve debug fqid %d failed with ret: %d", 180505ba55bcSShreyansh Jain fqid, ret); 180605ba55bcSShreyansh Jain return -EINVAL; 180705ba55bcSShreyansh Jain } 180805ba55bcSShreyansh Jain /* "map" this Rx FQ to one of the interfaces Tx FQID */ 180905ba55bcSShreyansh Jain DPAA_PMD_DEBUG("Creating debug fq %p, fqid %d", fq, fqid); 181005ba55bcSShreyansh Jain ret = qman_create_fq(fqid, QMAN_FQ_FLAG_NO_ENQUEUE, fq); 181105ba55bcSShreyansh Jain if (ret) { 181205ba55bcSShreyansh Jain DPAA_PMD_ERR("create debug fqid %d failed with ret: %d", 181305ba55bcSShreyansh Jain fqid, ret); 181405ba55bcSShreyansh Jain return ret; 181505ba55bcSShreyansh Jain } 181605ba55bcSShreyansh Jain opts.we_mask = QM_INITFQ_WE_DESTWQ | QM_INITFQ_WE_FQCTRL; 181705ba55bcSShreyansh Jain opts.fqd.dest.wq = DPAA_IF_DEBUG_PRIORITY; 181805ba55bcSShreyansh Jain ret = qman_init_fq(fq, 0, &opts); 181905ba55bcSShreyansh Jain if (ret) 182005ba55bcSShreyansh Jain DPAA_PMD_ERR("init debug fqid %d failed with ret: %d", 182105ba55bcSShreyansh Jain fqid, ret); 182205ba55bcSShreyansh Jain return ret; 182305ba55bcSShreyansh Jain } 182405ba55bcSShreyansh Jain #endif 182505ba55bcSShreyansh Jain 1826ff9e112dSShreyansh Jain /* Initialise a network interface */ 1827ff9e112dSShreyansh Jain static int 18286b10d1f7SNipun Gupta dpaa_dev_init_secondary(struct rte_eth_dev *eth_dev) 18296b10d1f7SNipun Gupta { 18306b10d1f7SNipun Gupta struct rte_dpaa_device *dpaa_device; 18316b10d1f7SNipun Gupta struct fm_eth_port_cfg *cfg; 18326b10d1f7SNipun Gupta struct dpaa_if *dpaa_intf; 18336b10d1f7SNipun Gupta struct fman_if *fman_intf; 18346b10d1f7SNipun Gupta int dev_id; 18356b10d1f7SNipun Gupta 18366b10d1f7SNipun Gupta PMD_INIT_FUNC_TRACE(); 18376b10d1f7SNipun Gupta 18386b10d1f7SNipun Gupta dpaa_device = DEV_TO_DPAA_DEVICE(eth_dev->device); 18396b10d1f7SNipun Gupta dev_id = dpaa_device->id.dev_id; 18406b10d1f7SNipun Gupta cfg = dpaa_get_eth_port_cfg(dev_id); 18416b10d1f7SNipun Gupta fman_intf = cfg->fman_if; 18426b10d1f7SNipun Gupta eth_dev->process_private = fman_intf; 18436b10d1f7SNipun Gupta 18446b10d1f7SNipun Gupta /* Plugging of UCODE burst API not supported in Secondary */ 18456b10d1f7SNipun Gupta dpaa_intf = eth_dev->data->dev_private; 18466b10d1f7SNipun Gupta eth_dev->rx_pkt_burst = dpaa_eth_queue_rx; 18476b10d1f7SNipun Gupta if (dpaa_intf->cgr_tx) 18486b10d1f7SNipun Gupta eth_dev->tx_pkt_burst = dpaa_eth_queue_tx_slow; 18496b10d1f7SNipun Gupta else 18506b10d1f7SNipun Gupta eth_dev->tx_pkt_burst = dpaa_eth_queue_tx; 18516b10d1f7SNipun Gupta #ifdef CONFIG_FSL_QMAN_FQ_LOOKUP 18526b10d1f7SNipun Gupta qman_set_fq_lookup_table( 18536b10d1f7SNipun Gupta dpaa_intf->rx_queues->qman_fq_lookup_table); 18546b10d1f7SNipun Gupta #endif 18556b10d1f7SNipun Gupta 18566b10d1f7SNipun Gupta return 0; 18576b10d1f7SNipun Gupta } 18586b10d1f7SNipun Gupta 18596b10d1f7SNipun Gupta /* Initialise a network interface */ 18606b10d1f7SNipun Gupta static int 1861ff9e112dSShreyansh Jain dpaa_dev_init(struct rte_eth_dev *eth_dev) 1862ff9e112dSShreyansh Jain { 1863af2828cfSAkhil Goyal int num_rx_fqs, fqid; 186437f9b54bSShreyansh Jain int loop, ret = 0; 1865ff9e112dSShreyansh Jain int dev_id; 1866ff9e112dSShreyansh Jain struct rte_dpaa_device *dpaa_device; 1867ff9e112dSShreyansh Jain struct dpaa_if *dpaa_intf; 186837f9b54bSShreyansh Jain struct fm_eth_port_cfg *cfg; 186937f9b54bSShreyansh Jain struct fman_if *fman_intf; 187037f9b54bSShreyansh Jain struct fman_if_bpool *bp, *tmp_bp; 187162f53995SHemant Agrawal uint32_t cgrid[DPAA_MAX_NUM_PCD_QUEUES]; 18729124e65dSGagandeep Singh uint32_t cgrid_tx[MAX_DPAA_CORES]; 18734defbc8cSSachin Saxena uint32_t dev_rx_fqids[DPAA_MAX_NUM_PCD_QUEUES]; 1874e4abd4ffSJun Yang int8_t dev_vspids[DPAA_MAX_NUM_PCD_QUEUES]; 1875e4abd4ffSJun Yang int8_t vsp_id = -1; 1876ff9e112dSShreyansh Jain 1877ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 1878ff9e112dSShreyansh Jain 1879ff9e112dSShreyansh Jain dpaa_device = DEV_TO_DPAA_DEVICE(eth_dev->device); 1880ff9e112dSShreyansh Jain dev_id = dpaa_device->id.dev_id; 1881ff9e112dSShreyansh Jain dpaa_intf = eth_dev->data->dev_private; 1882051ae3afSHemant Agrawal cfg = dpaa_get_eth_port_cfg(dev_id); 188337f9b54bSShreyansh Jain fman_intf = cfg->fman_if; 1884ff9e112dSShreyansh Jain 1885ff9e112dSShreyansh Jain dpaa_intf->name = dpaa_device->name; 1886ff9e112dSShreyansh Jain 188737f9b54bSShreyansh Jain /* save fman_if & cfg in the interface struture */ 18886b10d1f7SNipun Gupta eth_dev->process_private = fman_intf; 1889ff9e112dSShreyansh Jain dpaa_intf->ifid = dev_id; 189037f9b54bSShreyansh Jain dpaa_intf->cfg = cfg; 1891ff9e112dSShreyansh Jain 18924defbc8cSSachin Saxena memset((char *)dev_rx_fqids, 0, 18934defbc8cSSachin Saxena sizeof(uint32_t) * DPAA_MAX_NUM_PCD_QUEUES); 18944defbc8cSSachin Saxena 1895e4abd4ffSJun Yang memset(dev_vspids, -1, DPAA_MAX_NUM_PCD_QUEUES); 1896e4abd4ffSJun Yang 189737f9b54bSShreyansh Jain /* Initialize Rx FQ's */ 18988d6fc8b6SHemant Agrawal if (default_q) { 18998d6fc8b6SHemant Agrawal num_rx_fqs = DPAA_DEFAULT_NUM_PCD_QUEUES; 19004defbc8cSSachin Saxena } else if (fmc_q) { 1901f5fe3eedSJun Yang num_rx_fqs = dpaa_port_fmc_init(fman_intf, dev_rx_fqids, 1902f5fe3eedSJun Yang dev_vspids, 1903f5fe3eedSJun Yang DPAA_MAX_NUM_PCD_QUEUES); 1904f5fe3eedSJun Yang if (num_rx_fqs < 0) { 1905f5fe3eedSJun Yang DPAA_PMD_ERR("%s FMC initializes failed!", 1906f5fe3eedSJun Yang dpaa_intf->name); 1907f5fe3eedSJun Yang goto free_rx; 1908f5fe3eedSJun Yang } 1909f5fe3eedSJun Yang if (!num_rx_fqs) { 1910f5fe3eedSJun Yang DPAA_PMD_WARN("%s is not configured by FMC.", 1911f5fe3eedSJun Yang dpaa_intf->name); 1912f5fe3eedSJun Yang } 19138d6fc8b6SHemant Agrawal } else { 19144defbc8cSSachin Saxena /* FMCLESS mode, load balance to multiple cores.*/ 19154defbc8cSSachin Saxena num_rx_fqs = rte_lcore_count(); 19168d6fc8b6SHemant Agrawal } 19178d6fc8b6SHemant Agrawal 1918e4f931ccSHemant Agrawal /* Each device can not have more than DPAA_MAX_NUM_PCD_QUEUES RX 191937f9b54bSShreyansh Jain * queues. 192037f9b54bSShreyansh Jain */ 19214defbc8cSSachin Saxena if (num_rx_fqs < 0 || num_rx_fqs > DPAA_MAX_NUM_PCD_QUEUES) { 192237f9b54bSShreyansh Jain DPAA_PMD_ERR("Invalid number of RX queues\n"); 192337f9b54bSShreyansh Jain return -EINVAL; 192437f9b54bSShreyansh Jain } 192537f9b54bSShreyansh Jain 19264defbc8cSSachin Saxena if (num_rx_fqs > 0) { 192737f9b54bSShreyansh Jain dpaa_intf->rx_queues = rte_zmalloc(NULL, 192837f9b54bSShreyansh Jain sizeof(struct qman_fq) * num_rx_fqs, MAX_CACHELINE); 19290ff76833SYong Wang if (!dpaa_intf->rx_queues) { 19300ff76833SYong Wang DPAA_PMD_ERR("Failed to alloc mem for RX queues\n"); 19310ff76833SYong Wang return -ENOMEM; 19320ff76833SYong Wang } 19334defbc8cSSachin Saxena } else { 19344defbc8cSSachin Saxena dpaa_intf->rx_queues = NULL; 19354defbc8cSSachin Saxena } 193662f53995SHemant Agrawal 19379124e65dSGagandeep Singh memset(cgrid, 0, sizeof(cgrid)); 19389124e65dSGagandeep Singh memset(cgrid_tx, 0, sizeof(cgrid_tx)); 19399124e65dSGagandeep Singh 19409124e65dSGagandeep Singh /* if DPAA_TX_TAILDROP_THRESHOLD is set, use that value; if 0, it means 19419124e65dSGagandeep Singh * Tx tail drop is disabled. 19429124e65dSGagandeep Singh */ 19439124e65dSGagandeep Singh if (getenv("DPAA_TX_TAILDROP_THRESHOLD")) { 19449124e65dSGagandeep Singh td_tx_threshold = atoi(getenv("DPAA_TX_TAILDROP_THRESHOLD")); 19459124e65dSGagandeep Singh DPAA_PMD_DEBUG("Tail drop threshold env configured: %u", 19469124e65dSGagandeep Singh td_tx_threshold); 19479124e65dSGagandeep Singh /* if a very large value is being configured */ 19489124e65dSGagandeep Singh if (td_tx_threshold > UINT16_MAX) 19499124e65dSGagandeep Singh td_tx_threshold = CGR_RX_PERFQ_THRESH; 19509124e65dSGagandeep Singh } 19519124e65dSGagandeep Singh 195262f53995SHemant Agrawal /* If congestion control is enabled globally*/ 19534defbc8cSSachin Saxena if (num_rx_fqs > 0 && td_threshold) { 195462f53995SHemant Agrawal dpaa_intf->cgr_rx = rte_zmalloc(NULL, 195562f53995SHemant Agrawal sizeof(struct qman_cgr) * num_rx_fqs, MAX_CACHELINE); 19560ff76833SYong Wang if (!dpaa_intf->cgr_rx) { 19570ff76833SYong Wang DPAA_PMD_ERR("Failed to alloc mem for cgr_rx\n"); 19580ff76833SYong Wang ret = -ENOMEM; 19590ff76833SYong Wang goto free_rx; 19600ff76833SYong Wang } 196162f53995SHemant Agrawal 196262f53995SHemant Agrawal ret = qman_alloc_cgrid_range(&cgrid[0], num_rx_fqs, 1, 0); 196362f53995SHemant Agrawal if (ret != num_rx_fqs) { 196462f53995SHemant Agrawal DPAA_PMD_WARN("insufficient CGRIDs available"); 19650ff76833SYong Wang ret = -EINVAL; 19660ff76833SYong Wang goto free_rx; 196762f53995SHemant Agrawal } 196862f53995SHemant Agrawal } else { 196962f53995SHemant Agrawal dpaa_intf->cgr_rx = NULL; 197062f53995SHemant Agrawal } 197162f53995SHemant Agrawal 19724defbc8cSSachin Saxena if (!fmc_q && !default_q) { 19734defbc8cSSachin Saxena ret = qman_alloc_fqid_range(dev_rx_fqids, num_rx_fqs, 19744defbc8cSSachin Saxena num_rx_fqs, 0); 19754defbc8cSSachin Saxena if (ret < 0) { 19764defbc8cSSachin Saxena DPAA_PMD_ERR("Failed to alloc rx fqid's\n"); 19774defbc8cSSachin Saxena goto free_rx; 19784defbc8cSSachin Saxena } 19794defbc8cSSachin Saxena } 19804defbc8cSSachin Saxena 198137f9b54bSShreyansh Jain for (loop = 0; loop < num_rx_fqs; loop++) { 19828d6fc8b6SHemant Agrawal if (default_q) 19838d6fc8b6SHemant Agrawal fqid = cfg->rx_def; 19848d6fc8b6SHemant Agrawal else 19854defbc8cSSachin Saxena fqid = dev_rx_fqids[loop]; 198662f53995SHemant Agrawal 1987e4abd4ffSJun Yang vsp_id = dev_vspids[loop]; 1988e4abd4ffSJun Yang 198962f53995SHemant Agrawal if (dpaa_intf->cgr_rx) 199062f53995SHemant Agrawal dpaa_intf->cgr_rx[loop].cgrid = cgrid[loop]; 199162f53995SHemant Agrawal 199262f53995SHemant Agrawal ret = dpaa_rx_queue_init(&dpaa_intf->rx_queues[loop], 199362f53995SHemant Agrawal dpaa_intf->cgr_rx ? &dpaa_intf->cgr_rx[loop] : NULL, 199462f53995SHemant Agrawal fqid); 199537f9b54bSShreyansh Jain if (ret) 19960ff76833SYong Wang goto free_rx; 1997e4abd4ffSJun Yang dpaa_intf->rx_queues[loop].vsp_id = vsp_id; 199837f9b54bSShreyansh Jain dpaa_intf->rx_queues[loop].dpaa_intf = dpaa_intf; 199937f9b54bSShreyansh Jain } 200037f9b54bSShreyansh Jain dpaa_intf->nb_rx_queues = num_rx_fqs; 200137f9b54bSShreyansh Jain 20020ff76833SYong Wang /* Initialise Tx FQs.free_rx Have as many Tx FQ's as number of cores */ 200337f9b54bSShreyansh Jain dpaa_intf->tx_queues = rte_zmalloc(NULL, sizeof(struct qman_fq) * 2004af2828cfSAkhil Goyal MAX_DPAA_CORES, MAX_CACHELINE); 20050ff76833SYong Wang if (!dpaa_intf->tx_queues) { 20060ff76833SYong Wang DPAA_PMD_ERR("Failed to alloc mem for TX queues\n"); 20070ff76833SYong Wang ret = -ENOMEM; 20080ff76833SYong Wang goto free_rx; 20090ff76833SYong Wang } 201037f9b54bSShreyansh Jain 20119124e65dSGagandeep Singh /* If congestion control is enabled globally*/ 20129124e65dSGagandeep Singh if (td_tx_threshold) { 20139124e65dSGagandeep Singh dpaa_intf->cgr_tx = rte_zmalloc(NULL, 20149124e65dSGagandeep Singh sizeof(struct qman_cgr) * MAX_DPAA_CORES, 20159124e65dSGagandeep Singh MAX_CACHELINE); 20169124e65dSGagandeep Singh if (!dpaa_intf->cgr_tx) { 20179124e65dSGagandeep Singh DPAA_PMD_ERR("Failed to alloc mem for cgr_tx\n"); 20189124e65dSGagandeep Singh ret = -ENOMEM; 20199124e65dSGagandeep Singh goto free_rx; 20209124e65dSGagandeep Singh } 20219124e65dSGagandeep Singh 20229124e65dSGagandeep Singh ret = qman_alloc_cgrid_range(&cgrid_tx[0], MAX_DPAA_CORES, 20239124e65dSGagandeep Singh 1, 0); 20249124e65dSGagandeep Singh if (ret != MAX_DPAA_CORES) { 20259124e65dSGagandeep Singh DPAA_PMD_WARN("insufficient CGRIDs available"); 20269124e65dSGagandeep Singh ret = -EINVAL; 20279124e65dSGagandeep Singh goto free_rx; 20289124e65dSGagandeep Singh } 20299124e65dSGagandeep Singh } else { 20309124e65dSGagandeep Singh dpaa_intf->cgr_tx = NULL; 20319124e65dSGagandeep Singh } 20329124e65dSGagandeep Singh 20339124e65dSGagandeep Singh 2034af2828cfSAkhil Goyal for (loop = 0; loop < MAX_DPAA_CORES; loop++) { 20359124e65dSGagandeep Singh if (dpaa_intf->cgr_tx) 20369124e65dSGagandeep Singh dpaa_intf->cgr_tx[loop].cgrid = cgrid_tx[loop]; 20379124e65dSGagandeep Singh 203837f9b54bSShreyansh Jain ret = dpaa_tx_queue_init(&dpaa_intf->tx_queues[loop], 20399124e65dSGagandeep Singh fman_intf, 20409124e65dSGagandeep Singh dpaa_intf->cgr_tx ? &dpaa_intf->cgr_tx[loop] : NULL); 204137f9b54bSShreyansh Jain if (ret) 20420ff76833SYong Wang goto free_tx; 204337f9b54bSShreyansh Jain dpaa_intf->tx_queues[loop].dpaa_intf = dpaa_intf; 204437f9b54bSShreyansh Jain } 2045af2828cfSAkhil Goyal dpaa_intf->nb_tx_queues = MAX_DPAA_CORES; 204637f9b54bSShreyansh Jain 204705ba55bcSShreyansh Jain #ifdef RTE_LIBRTE_DPAA_DEBUG_DRIVER 204877393f56SSachin Saxena ret = dpaa_debug_queue_init(&dpaa_intf->debug_queues 204977393f56SSachin Saxena [DPAA_DEBUG_FQ_RX_ERROR], fman_intf->fqid_rx_err); 205077393f56SSachin Saxena if (ret) { 205177393f56SSachin Saxena DPAA_PMD_ERR("DPAA RX ERROR queue init failed!"); 205277393f56SSachin Saxena goto free_tx; 205377393f56SSachin Saxena } 205405ba55bcSShreyansh Jain dpaa_intf->debug_queues[DPAA_DEBUG_FQ_RX_ERROR].dpaa_intf = dpaa_intf; 205577393f56SSachin Saxena ret = dpaa_debug_queue_init(&dpaa_intf->debug_queues 205677393f56SSachin Saxena [DPAA_DEBUG_FQ_TX_ERROR], fman_intf->fqid_tx_err); 205777393f56SSachin Saxena if (ret) { 205877393f56SSachin Saxena DPAA_PMD_ERR("DPAA TX ERROR queue init failed!"); 205977393f56SSachin Saxena goto free_tx; 206077393f56SSachin Saxena } 206105ba55bcSShreyansh Jain dpaa_intf->debug_queues[DPAA_DEBUG_FQ_TX_ERROR].dpaa_intf = dpaa_intf; 206205ba55bcSShreyansh Jain #endif 206305ba55bcSShreyansh Jain 206437f9b54bSShreyansh Jain DPAA_PMD_DEBUG("All frame queues created"); 206537f9b54bSShreyansh Jain 206612a4678aSShreyansh Jain /* Get the initial configuration for flow control */ 20676b10d1f7SNipun Gupta dpaa_fc_set_default(dpaa_intf, fman_intf); 206812a4678aSShreyansh Jain 206937f9b54bSShreyansh Jain /* reset bpool list, initialize bpool dynamically */ 207037f9b54bSShreyansh Jain list_for_each_entry_safe(bp, tmp_bp, &cfg->fman_if->bpool_list, node) { 207137f9b54bSShreyansh Jain list_del(&bp->node); 20724762b3d4SHemant Agrawal rte_free(bp); 207337f9b54bSShreyansh Jain } 207437f9b54bSShreyansh Jain 207537f9b54bSShreyansh Jain /* Populate ethdev structure */ 2076ff9e112dSShreyansh Jain eth_dev->dev_ops = &dpaa_devops; 2077cbfc6111SFerruh Yigit eth_dev->rx_queue_count = dpaa_dev_rx_queue_count; 207837f9b54bSShreyansh Jain eth_dev->rx_pkt_burst = dpaa_eth_queue_rx; 207937f9b54bSShreyansh Jain eth_dev->tx_pkt_burst = dpaa_eth_tx_drop_all; 208037f9b54bSShreyansh Jain 208137f9b54bSShreyansh Jain /* Allocate memory for storing MAC addresses */ 208237f9b54bSShreyansh Jain eth_dev->data->mac_addrs = rte_zmalloc("mac_addr", 208335b2d13fSOlivier Matz RTE_ETHER_ADDR_LEN * DPAA_MAX_MAC_FILTER, 0); 208437f9b54bSShreyansh Jain if (eth_dev->data->mac_addrs == NULL) { 208537f9b54bSShreyansh Jain DPAA_PMD_ERR("Failed to allocate %d bytes needed to " 208637f9b54bSShreyansh Jain "store MAC addresses", 208735b2d13fSOlivier Matz RTE_ETHER_ADDR_LEN * DPAA_MAX_MAC_FILTER); 20880ff76833SYong Wang ret = -ENOMEM; 20890ff76833SYong Wang goto free_tx; 209037f9b54bSShreyansh Jain } 209137f9b54bSShreyansh Jain 209237f9b54bSShreyansh Jain /* copy the primary mac address */ 2093538da7a1SOlivier Matz rte_ether_addr_copy(&fman_intf->mac_addr, ð_dev->data->mac_addrs[0]); 209437f9b54bSShreyansh Jain 20954defbc8cSSachin Saxena RTE_LOG(INFO, PMD, "net: dpaa: %s: %02x:%02x:%02x:%02x:%02x:%02x\n", 20964defbc8cSSachin Saxena dpaa_device->name, 20974defbc8cSSachin Saxena fman_intf->mac_addr.addr_bytes[0], 20984defbc8cSSachin Saxena fman_intf->mac_addr.addr_bytes[1], 20994defbc8cSSachin Saxena fman_intf->mac_addr.addr_bytes[2], 21004defbc8cSSachin Saxena fman_intf->mac_addr.addr_bytes[3], 21014defbc8cSSachin Saxena fman_intf->mac_addr.addr_bytes[4], 21024defbc8cSSachin Saxena fman_intf->mac_addr.addr_bytes[5]); 21034defbc8cSSachin Saxena 2104133332f0SRadu Bulie if (!fman_intf->is_shared_mac) { 210595d226f0SNipun Gupta /* Configure error packet handling */ 210677393f56SSachin Saxena fman_if_receive_rx_errors(fman_intf, 210777393f56SSachin Saxena FM_FD_RX_STATUS_ERR_MASK); 210895d226f0SNipun Gupta /* Disable RX mode */ 210937f9b54bSShreyansh Jain fman_if_disable_rx(fman_intf); 211037f9b54bSShreyansh Jain /* Disable promiscuous mode */ 211137f9b54bSShreyansh Jain fman_if_promiscuous_disable(fman_intf); 211237f9b54bSShreyansh Jain /* Disable multicast */ 211337f9b54bSShreyansh Jain fman_if_reset_mcast_filter_table(fman_intf); 211437f9b54bSShreyansh Jain /* Reset interface statistics */ 211537f9b54bSShreyansh Jain fman_if_stats_reset(fman_intf); 211655576ac2SHemant Agrawal /* Disable SG by default */ 211755576ac2SHemant Agrawal fman_if_set_sg(fman_intf, 0); 2118133332f0SRadu Bulie fman_if_set_maxfrm(fman_intf, 2119133332f0SRadu Bulie RTE_ETHER_MAX_LEN + VLAN_TAG_SIZE); 2120133332f0SRadu Bulie } 2121ff9e112dSShreyansh Jain 2122ff9e112dSShreyansh Jain return 0; 21230ff76833SYong Wang 21240ff76833SYong Wang free_tx: 21250ff76833SYong Wang rte_free(dpaa_intf->tx_queues); 21260ff76833SYong Wang dpaa_intf->tx_queues = NULL; 21270ff76833SYong Wang dpaa_intf->nb_tx_queues = 0; 21280ff76833SYong Wang 21290ff76833SYong Wang free_rx: 21300ff76833SYong Wang rte_free(dpaa_intf->cgr_rx); 21319124e65dSGagandeep Singh rte_free(dpaa_intf->cgr_tx); 21320ff76833SYong Wang rte_free(dpaa_intf->rx_queues); 21330ff76833SYong Wang dpaa_intf->rx_queues = NULL; 21340ff76833SYong Wang dpaa_intf->nb_rx_queues = 0; 21350ff76833SYong Wang return ret; 2136ff9e112dSShreyansh Jain } 2137ff9e112dSShreyansh Jain 2138ff9e112dSShreyansh Jain static int 21394defbc8cSSachin Saxena rte_dpaa_probe(struct rte_dpaa_driver *dpaa_drv, 2140ff9e112dSShreyansh Jain struct rte_dpaa_device *dpaa_dev) 2141ff9e112dSShreyansh Jain { 2142ff9e112dSShreyansh Jain int diag; 2143ff9e112dSShreyansh Jain int ret; 2144ff9e112dSShreyansh Jain struct rte_eth_dev *eth_dev; 2145ff9e112dSShreyansh Jain 2146ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 2147ff9e112dSShreyansh Jain 214847854c18SHemant Agrawal if ((DPAA_MBUF_HW_ANNOTATION + DPAA_FD_PTA_SIZE) > 214947854c18SHemant Agrawal RTE_PKTMBUF_HEADROOM) { 215047854c18SHemant Agrawal DPAA_PMD_ERR( 215147854c18SHemant Agrawal "RTE_PKTMBUF_HEADROOM(%d) shall be > DPAA Annotation req(%d)", 215247854c18SHemant Agrawal RTE_PKTMBUF_HEADROOM, 215347854c18SHemant Agrawal DPAA_MBUF_HW_ANNOTATION + DPAA_FD_PTA_SIZE); 215447854c18SHemant Agrawal 215547854c18SHemant Agrawal return -1; 215647854c18SHemant Agrawal } 215747854c18SHemant Agrawal 2158ff9e112dSShreyansh Jain /* In case of secondary process, the device is already configured 2159ff9e112dSShreyansh Jain * and no further action is required, except portal initialization 2160ff9e112dSShreyansh Jain * and verifying secondary attachment to port name. 2161ff9e112dSShreyansh Jain */ 2162ff9e112dSShreyansh Jain if (rte_eal_process_type() != RTE_PROC_PRIMARY) { 2163ff9e112dSShreyansh Jain eth_dev = rte_eth_dev_attach_secondary(dpaa_dev->name); 2164ff9e112dSShreyansh Jain if (!eth_dev) 2165ff9e112dSShreyansh Jain return -ENOMEM; 2166d1c3ab22SFerruh Yigit eth_dev->device = &dpaa_dev->device; 2167d1c3ab22SFerruh Yigit eth_dev->dev_ops = &dpaa_devops; 21686b10d1f7SNipun Gupta 21696b10d1f7SNipun Gupta ret = dpaa_dev_init_secondary(eth_dev); 21706b10d1f7SNipun Gupta if (ret != 0) { 21716b10d1f7SNipun Gupta RTE_LOG(ERR, PMD, "secondary dev init failed\n"); 21726b10d1f7SNipun Gupta return ret; 21736b10d1f7SNipun Gupta } 21746b10d1f7SNipun Gupta 2175fbe90cddSThomas Monjalon rte_eth_dev_probing_finish(eth_dev); 2176ff9e112dSShreyansh Jain return 0; 2177ff9e112dSShreyansh Jain } 2178ff9e112dSShreyansh Jain 2179af2828cfSAkhil Goyal if (!is_global_init && (rte_eal_process_type() == RTE_PROC_PRIMARY)) { 21808d6fc8b6SHemant Agrawal if (access("/tmp/fmc.bin", F_OK) == -1) { 2181b7c7ff6eSStephen Hemminger DPAA_PMD_INFO("* FMC not configured.Enabling default mode"); 21828d6fc8b6SHemant Agrawal default_q = 1; 21838d6fc8b6SHemant Agrawal } 21848d6fc8b6SHemant Agrawal 21854defbc8cSSachin Saxena if (!(default_q || fmc_q)) { 21864defbc8cSSachin Saxena if (dpaa_fm_init()) { 21874defbc8cSSachin Saxena DPAA_PMD_ERR("FM init failed\n"); 21884defbc8cSSachin Saxena return -1; 21894defbc8cSSachin Saxena } 21904defbc8cSSachin Saxena } 21914defbc8cSSachin Saxena 2192e507498dSHemant Agrawal /* disabling the default push mode for LS1043 */ 2193e507498dSHemant Agrawal if (dpaa_svr_family == SVR_LS1043A_FAMILY) 2194e507498dSHemant Agrawal dpaa_push_mode_max_queue = 0; 2195e507498dSHemant Agrawal 2196e507498dSHemant Agrawal /* if push mode queues to be enabled. Currenly we are allowing 2197e507498dSHemant Agrawal * only one queue per thread. 2198e507498dSHemant Agrawal */ 2199e507498dSHemant Agrawal if (getenv("DPAA_PUSH_QUEUES_NUMBER")) { 2200e507498dSHemant Agrawal dpaa_push_mode_max_queue = 2201e507498dSHemant Agrawal atoi(getenv("DPAA_PUSH_QUEUES_NUMBER")); 2202e507498dSHemant Agrawal if (dpaa_push_mode_max_queue > DPAA_MAX_PUSH_MODE_QUEUE) 2203e507498dSHemant Agrawal dpaa_push_mode_max_queue = DPAA_MAX_PUSH_MODE_QUEUE; 2204e507498dSHemant Agrawal } 2205e507498dSHemant Agrawal 2206ff9e112dSShreyansh Jain is_global_init = 1; 2207ff9e112dSShreyansh Jain } 2208ff9e112dSShreyansh Jain 2209e5872221SRohit Raj if (unlikely(!DPAA_PER_LCORE_PORTAL)) { 2210ff9e112dSShreyansh Jain ret = rte_dpaa_portal_init((void *)1); 2211ff9e112dSShreyansh Jain if (ret) { 2212ff9e112dSShreyansh Jain DPAA_PMD_ERR("Unable to initialize portal"); 2213ff9e112dSShreyansh Jain return ret; 2214ff9e112dSShreyansh Jain } 22155d944582SNipun Gupta } 2216ff9e112dSShreyansh Jain 22176b10d1f7SNipun Gupta eth_dev = rte_eth_dev_allocate(dpaa_dev->name); 2218af2828cfSAkhil Goyal if (!eth_dev) 2219af2828cfSAkhil Goyal return -ENOMEM; 2220ff9e112dSShreyansh Jain 22216b10d1f7SNipun Gupta eth_dev->data->dev_private = 22226b10d1f7SNipun Gupta rte_zmalloc("ethdev private structure", 2223ff9e112dSShreyansh Jain sizeof(struct dpaa_if), 2224ff9e112dSShreyansh Jain RTE_CACHE_LINE_SIZE); 2225ff9e112dSShreyansh Jain if (!eth_dev->data->dev_private) { 2226ff9e112dSShreyansh Jain DPAA_PMD_ERR("Cannot allocate memzone for port data"); 2227ff9e112dSShreyansh Jain rte_eth_dev_release_port(eth_dev); 2228ff9e112dSShreyansh Jain return -ENOMEM; 2229ff9e112dSShreyansh Jain } 22306b10d1f7SNipun Gupta 2231ff9e112dSShreyansh Jain eth_dev->device = &dpaa_dev->device; 2232ff9e112dSShreyansh Jain dpaa_dev->eth_dev = eth_dev; 2233ff9e112dSShreyansh Jain 22349124e65dSGagandeep Singh qman_ern_register_cb(dpaa_free_mbuf); 22359124e65dSGagandeep Singh 22362aa10990SRohit Raj if (dpaa_drv->drv_flags & RTE_DPAA_DRV_INTR_LSC) 22372aa10990SRohit Raj eth_dev->data->dev_flags |= RTE_ETH_DEV_INTR_LSC; 22382aa10990SRohit Raj 2239f30e69b4SFerruh Yigit eth_dev->data->dev_flags |= RTE_ETH_DEV_AUTOFILL_QUEUE_XSTATS; 2240f30e69b4SFerruh Yigit 2241ff9e112dSShreyansh Jain /* Invoke PMD device initialization function */ 2242ff9e112dSShreyansh Jain diag = dpaa_dev_init(eth_dev); 2243fbe90cddSThomas Monjalon if (diag == 0) { 2244fbe90cddSThomas Monjalon rte_eth_dev_probing_finish(eth_dev); 2245ff9e112dSShreyansh Jain return 0; 2246fbe90cddSThomas Monjalon } 2247ff9e112dSShreyansh Jain 2248ff9e112dSShreyansh Jain rte_eth_dev_release_port(eth_dev); 2249ff9e112dSShreyansh Jain return diag; 2250ff9e112dSShreyansh Jain } 2251ff9e112dSShreyansh Jain 2252ff9e112dSShreyansh Jain static int 2253ff9e112dSShreyansh Jain rte_dpaa_remove(struct rte_dpaa_device *dpaa_dev) 2254ff9e112dSShreyansh Jain { 2255ff9e112dSShreyansh Jain struct rte_eth_dev *eth_dev; 22562defb114SSachin Saxena int ret; 2257ff9e112dSShreyansh Jain 2258ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 2259ff9e112dSShreyansh Jain 2260ff9e112dSShreyansh Jain eth_dev = dpaa_dev->eth_dev; 22612defb114SSachin Saxena dpaa_eth_dev_close(eth_dev); 22622defb114SSachin Saxena ret = rte_eth_dev_release_port(eth_dev); 2263ff9e112dSShreyansh Jain 22642defb114SSachin Saxena return ret; 2265ff9e112dSShreyansh Jain } 2266ff9e112dSShreyansh Jain 22674defbc8cSSachin Saxena static void __attribute__((destructor(102))) dpaa_finish(void) 22684defbc8cSSachin Saxena { 22694defbc8cSSachin Saxena /* For secondary, primary will do all the cleanup */ 22704defbc8cSSachin Saxena if (rte_eal_process_type() != RTE_PROC_PRIMARY) 22714defbc8cSSachin Saxena return; 22724defbc8cSSachin Saxena 22734defbc8cSSachin Saxena if (!(default_q || fmc_q)) { 22744defbc8cSSachin Saxena unsigned int i; 22754defbc8cSSachin Saxena 22764defbc8cSSachin Saxena for (i = 0; i < RTE_MAX_ETHPORTS; i++) { 22774defbc8cSSachin Saxena if (rte_eth_devices[i].dev_ops == &dpaa_devops) { 22784defbc8cSSachin Saxena struct rte_eth_dev *dev = &rte_eth_devices[i]; 22794defbc8cSSachin Saxena struct dpaa_if *dpaa_intf = 22804defbc8cSSachin Saxena dev->data->dev_private; 22814defbc8cSSachin Saxena struct fman_if *fif = 22824defbc8cSSachin Saxena dev->process_private; 22834defbc8cSSachin Saxena if (dpaa_intf->port_handle) 22844defbc8cSSachin Saxena if (dpaa_fm_deconfig(dpaa_intf, fif)) 22854defbc8cSSachin Saxena DPAA_PMD_WARN("DPAA FM " 22864defbc8cSSachin Saxena "deconfig failed\n"); 2287e4abd4ffSJun Yang if (fif->num_profiles) { 2288e4abd4ffSJun Yang if (dpaa_port_vsp_cleanup(dpaa_intf, 2289e4abd4ffSJun Yang fif)) 2290e4abd4ffSJun Yang DPAA_PMD_WARN("DPAA FM vsp cleanup failed\n"); 2291e4abd4ffSJun Yang } 22924defbc8cSSachin Saxena } 22934defbc8cSSachin Saxena } 22944defbc8cSSachin Saxena if (is_global_init) 22954defbc8cSSachin Saxena if (dpaa_fm_term()) 22964defbc8cSSachin Saxena DPAA_PMD_WARN("DPAA FM term failed\n"); 22974defbc8cSSachin Saxena 22984defbc8cSSachin Saxena is_global_init = 0; 22994defbc8cSSachin Saxena 23004defbc8cSSachin Saxena DPAA_PMD_INFO("DPAA fman cleaned up"); 23014defbc8cSSachin Saxena } 23024defbc8cSSachin Saxena } 23034defbc8cSSachin Saxena 2304ff9e112dSShreyansh Jain static struct rte_dpaa_driver rte_dpaa_pmd = { 23052aa10990SRohit Raj .drv_flags = RTE_DPAA_DRV_INTR_LSC, 2306ff9e112dSShreyansh Jain .drv_type = FSL_DPAA_ETH, 2307ff9e112dSShreyansh Jain .probe = rte_dpaa_probe, 2308ff9e112dSShreyansh Jain .remove = rte_dpaa_remove, 2309ff9e112dSShreyansh Jain }; 2310ff9e112dSShreyansh Jain 2311ff9e112dSShreyansh Jain RTE_PMD_REGISTER_DPAA(net_dpaa, rte_dpaa_pmd); 23129c99878aSJerin Jacob RTE_LOG_REGISTER(dpaa_logtype_pmd, pmd.net.dpaa, NOTICE); 2313