1d81734caSHemant Agrawal /* SPDX-License-Identifier: BSD-3-Clause 2ff9e112dSShreyansh Jain * 3ff9e112dSShreyansh Jain * Copyright 2016 Freescale Semiconductor, Inc. All rights reserved. 49124e65dSGagandeep Singh * Copyright 2017-2020 NXP 5ff9e112dSShreyansh Jain * 6ff9e112dSShreyansh Jain */ 7ff9e112dSShreyansh Jain /* System headers */ 8ff9e112dSShreyansh Jain #include <stdio.h> 9ff9e112dSShreyansh Jain #include <inttypes.h> 10ff9e112dSShreyansh Jain #include <unistd.h> 11ff9e112dSShreyansh Jain #include <limits.h> 12ff9e112dSShreyansh Jain #include <sched.h> 13ff9e112dSShreyansh Jain #include <signal.h> 14ff9e112dSShreyansh Jain #include <pthread.h> 15ff9e112dSShreyansh Jain #include <sys/types.h> 16ff9e112dSShreyansh Jain #include <sys/syscall.h> 17ff9e112dSShreyansh Jain 186723c0fcSBruce Richardson #include <rte_string_fns.h> 19ff9e112dSShreyansh Jain #include <rte_byteorder.h> 20ff9e112dSShreyansh Jain #include <rte_common.h> 21ff9e112dSShreyansh Jain #include <rte_interrupts.h> 22ff9e112dSShreyansh Jain #include <rte_log.h> 23ff9e112dSShreyansh Jain #include <rte_debug.h> 24ff9e112dSShreyansh Jain #include <rte_pci.h> 25ff9e112dSShreyansh Jain #include <rte_atomic.h> 26ff9e112dSShreyansh Jain #include <rte_branch_prediction.h> 27ff9e112dSShreyansh Jain #include <rte_memory.h> 28ff9e112dSShreyansh Jain #include <rte_tailq.h> 29ff9e112dSShreyansh Jain #include <rte_eal.h> 30ff9e112dSShreyansh Jain #include <rte_alarm.h> 31ff9e112dSShreyansh Jain #include <rte_ether.h> 32ffc905f3SFerruh Yigit #include <rte_ethdev_driver.h> 33ff9e112dSShreyansh Jain #include <rte_malloc.h> 34ff9e112dSShreyansh Jain #include <rte_ring.h> 35ff9e112dSShreyansh Jain 36ff9e112dSShreyansh Jain #include <rte_dpaa_bus.h> 37ff9e112dSShreyansh Jain #include <rte_dpaa_logs.h> 3837f9b54bSShreyansh Jain #include <dpaa_mempool.h> 39ff9e112dSShreyansh Jain 40ff9e112dSShreyansh Jain #include <dpaa_ethdev.h> 4137f9b54bSShreyansh Jain #include <dpaa_rxtx.h> 424defbc8cSSachin Saxena #include <dpaa_flow.h> 438c3495f5SHemant Agrawal #include <rte_pmd_dpaa.h> 4437f9b54bSShreyansh Jain 4537f9b54bSShreyansh Jain #include <fsl_usd.h> 4637f9b54bSShreyansh Jain #include <fsl_qman.h> 4737f9b54bSShreyansh Jain #include <fsl_bman.h> 4837f9b54bSShreyansh Jain #include <fsl_fman.h> 492aa10990SRohit Raj #include <process.h> 50ff9e112dSShreyansh Jain 51c5836218SSunil Kumar Kori /* Supported Rx offloads */ 52c5836218SSunil Kumar Kori static uint64_t dev_rx_offloads_sup = 5355576ac2SHemant Agrawal DEV_RX_OFFLOAD_JUMBO_FRAME | 5455576ac2SHemant Agrawal DEV_RX_OFFLOAD_SCATTER; 55c5836218SSunil Kumar Kori 56c5836218SSunil Kumar Kori /* Rx offloads which cannot be disabled */ 57c5836218SSunil Kumar Kori static uint64_t dev_rx_offloads_nodis = 58c5836218SSunil Kumar Kori DEV_RX_OFFLOAD_IPV4_CKSUM | 59c5836218SSunil Kumar Kori DEV_RX_OFFLOAD_UDP_CKSUM | 60c5836218SSunil Kumar Kori DEV_RX_OFFLOAD_TCP_CKSUM | 618b945a7fSPavan Nikhilesh DEV_RX_OFFLOAD_OUTER_IPV4_CKSUM | 628b945a7fSPavan Nikhilesh DEV_RX_OFFLOAD_RSS_HASH; 63c5836218SSunil Kumar Kori 64c5836218SSunil Kumar Kori /* Supported Tx offloads */ 651cd8d4ceSHemant Agrawal static uint64_t dev_tx_offloads_sup = 661cd8d4ceSHemant Agrawal DEV_TX_OFFLOAD_MT_LOCKFREE | 671cd8d4ceSHemant Agrawal DEV_TX_OFFLOAD_MBUF_FAST_FREE; 68c5836218SSunil Kumar Kori 69c5836218SSunil Kumar Kori /* Tx offloads which cannot be disabled */ 70c5836218SSunil Kumar Kori static uint64_t dev_tx_offloads_nodis = 71c5836218SSunil Kumar Kori DEV_TX_OFFLOAD_IPV4_CKSUM | 72c5836218SSunil Kumar Kori DEV_TX_OFFLOAD_UDP_CKSUM | 73c5836218SSunil Kumar Kori DEV_TX_OFFLOAD_TCP_CKSUM | 74c5836218SSunil Kumar Kori DEV_TX_OFFLOAD_SCTP_CKSUM | 75c5836218SSunil Kumar Kori DEV_TX_OFFLOAD_OUTER_IPV4_CKSUM | 761cd8d4ceSHemant Agrawal DEV_TX_OFFLOAD_MULTI_SEGS; 77c5836218SSunil Kumar Kori 78ff9e112dSShreyansh Jain /* Keep track of whether QMAN and BMAN have been globally initialized */ 79ff9e112dSShreyansh Jain static int is_global_init; 804defbc8cSSachin Saxena static int fmc_q = 1; /* Indicates the use of static fmc for distribution */ 818d6fc8b6SHemant Agrawal static int default_q; /* use default queue - FMC is not executed*/ 820b5deefbSShreyansh Jain /* At present we only allow up to 4 push mode queues as default - as each of 830b5deefbSShreyansh Jain * this queue need dedicated portal and we are short of portals. 840c504f69SHemant Agrawal */ 850b5deefbSShreyansh Jain #define DPAA_MAX_PUSH_MODE_QUEUE 8 860b5deefbSShreyansh Jain #define DPAA_DEFAULT_PUSH_MODE_QUEUE 4 870c504f69SHemant Agrawal 880b5deefbSShreyansh Jain static int dpaa_push_mode_max_queue = DPAA_DEFAULT_PUSH_MODE_QUEUE; 890c504f69SHemant Agrawal static int dpaa_push_queue_idx; /* Queue index which are in push mode*/ 900c504f69SHemant Agrawal 91ff9e112dSShreyansh Jain 929124e65dSGagandeep Singh /* Per RX FQ Taildrop in frame count */ 9362f53995SHemant Agrawal static unsigned int td_threshold = CGR_RX_PERFQ_THRESH; 9462f53995SHemant Agrawal 959124e65dSGagandeep Singh /* Per TX FQ Taildrop in frame count, disabled by default */ 969124e65dSGagandeep Singh static unsigned int td_tx_threshold; 979124e65dSGagandeep Singh 98b21ed3e2SHemant Agrawal struct rte_dpaa_xstats_name_off { 99b21ed3e2SHemant Agrawal char name[RTE_ETH_XSTATS_NAME_SIZE]; 100b21ed3e2SHemant Agrawal uint32_t offset; 101b21ed3e2SHemant Agrawal }; 102b21ed3e2SHemant Agrawal 103b21ed3e2SHemant Agrawal static const struct rte_dpaa_xstats_name_off dpaa_xstats_strings[] = { 104b21ed3e2SHemant Agrawal {"rx_align_err", 105b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, raln)}, 106b21ed3e2SHemant Agrawal {"rx_valid_pause", 107b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rxpf)}, 108b21ed3e2SHemant Agrawal {"rx_fcs_err", 109b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rfcs)}, 110b21ed3e2SHemant Agrawal {"rx_vlan_frame", 111b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rvlan)}, 112b21ed3e2SHemant Agrawal {"rx_frame_err", 113b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rerr)}, 114b21ed3e2SHemant Agrawal {"rx_drop_err", 115b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rdrp)}, 116b21ed3e2SHemant Agrawal {"rx_undersized", 117b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rund)}, 118b21ed3e2SHemant Agrawal {"rx_oversize_err", 119b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rovr)}, 120b21ed3e2SHemant Agrawal {"rx_fragment_pkt", 121b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rfrg)}, 122b21ed3e2SHemant Agrawal {"tx_valid_pause", 123b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, txpf)}, 124b21ed3e2SHemant Agrawal {"tx_fcs_err", 125b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, terr)}, 126b21ed3e2SHemant Agrawal {"tx_vlan_frame", 127b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, tvlan)}, 128b21ed3e2SHemant Agrawal {"rx_undersized", 129b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, tund)}, 130b21ed3e2SHemant Agrawal }; 131b21ed3e2SHemant Agrawal 1328c3495f5SHemant Agrawal static struct rte_dpaa_driver rte_dpaa_pmd; 1338c3495f5SHemant Agrawal 134bdad90d1SIvan Ilchenko static int 13516e2c27fSSunil Kumar Kori dpaa_eth_dev_info(struct rte_eth_dev *dev, struct rte_eth_dev_info *dev_info); 13616e2c27fSSunil Kumar Kori 1372aa10990SRohit Raj static int dpaa_eth_link_update(struct rte_eth_dev *dev, 1382aa10990SRohit Raj int wait_to_complete __rte_unused); 1392aa10990SRohit Raj 1402aa10990SRohit Raj static void dpaa_interrupt_handler(void *param); 1412aa10990SRohit Raj 1425e745593SSunil Kumar Kori static inline void 1435e745593SSunil Kumar Kori dpaa_poll_queue_default_config(struct qm_mcc_initfq *opts) 1445e745593SSunil Kumar Kori { 1455e745593SSunil Kumar Kori memset(opts, 0, sizeof(struct qm_mcc_initfq)); 1465e745593SSunil Kumar Kori opts->we_mask = QM_INITFQ_WE_FQCTRL | QM_INITFQ_WE_CONTEXTA; 1475e745593SSunil Kumar Kori opts->fqd.fq_ctrl = QM_FQCTRL_AVOIDBLOCK | QM_FQCTRL_CTXASTASHING | 1485e745593SSunil Kumar Kori QM_FQCTRL_PREFERINCACHE; 1495e745593SSunil Kumar Kori opts->fqd.context_a.stashing.exclusive = 0; 1505e745593SSunil Kumar Kori if (dpaa_svr_family != SVR_LS1046A_FAMILY) 1515e745593SSunil Kumar Kori opts->fqd.context_a.stashing.annotation_cl = 1525e745593SSunil Kumar Kori DPAA_IF_RX_ANNOTATION_STASH; 1535e745593SSunil Kumar Kori opts->fqd.context_a.stashing.data_cl = DPAA_IF_RX_DATA_STASH; 1545e745593SSunil Kumar Kori opts->fqd.context_a.stashing.context_cl = DPAA_IF_RX_CONTEXT_STASH; 1555e745593SSunil Kumar Kori } 1565e745593SSunil Kumar Kori 157ff9e112dSShreyansh Jain static int 1580cbec027SShreyansh Jain dpaa_mtu_set(struct rte_eth_dev *dev, uint16_t mtu) 1590cbec027SShreyansh Jain { 16035b2d13fSOlivier Matz uint32_t frame_size = mtu + RTE_ETHER_HDR_LEN + RTE_ETHER_CRC_LEN 1619658ac3aSAshish Jain + VLAN_TAG_SIZE; 16255576ac2SHemant Agrawal uint32_t buffsz = dev->data->min_rx_buf_size - RTE_PKTMBUF_HEADROOM; 1630cbec027SShreyansh Jain 1640cbec027SShreyansh Jain PMD_INIT_FUNC_TRACE(); 1650cbec027SShreyansh Jain 16635b2d13fSOlivier Matz if (mtu < RTE_ETHER_MIN_MTU || frame_size > DPAA_MAX_RX_PKT_LEN) 1670cbec027SShreyansh Jain return -EINVAL; 16855576ac2SHemant Agrawal /* 16955576ac2SHemant Agrawal * Refuse mtu that requires the support of scattered packets 17055576ac2SHemant Agrawal * when this feature has not been enabled before. 17155576ac2SHemant Agrawal */ 17255576ac2SHemant Agrawal if (dev->data->min_rx_buf_size && 17355576ac2SHemant Agrawal !dev->data->scattered_rx && frame_size > buffsz) { 17455576ac2SHemant Agrawal DPAA_PMD_ERR("SG not enabled, will not fit in one buffer"); 17555576ac2SHemant Agrawal return -EINVAL; 17655576ac2SHemant Agrawal } 17755576ac2SHemant Agrawal 17855576ac2SHemant Agrawal /* check <seg size> * <max_seg> >= max_frame */ 17955576ac2SHemant Agrawal if (dev->data->min_rx_buf_size && dev->data->scattered_rx && 18055576ac2SHemant Agrawal (frame_size > buffsz * DPAA_SGT_MAX_ENTRIES)) { 18155576ac2SHemant Agrawal DPAA_PMD_ERR("Too big to fit for Max SG list %d", 18255576ac2SHemant Agrawal buffsz * DPAA_SGT_MAX_ENTRIES); 18355576ac2SHemant Agrawal return -EINVAL; 18455576ac2SHemant Agrawal } 18555576ac2SHemant Agrawal 18635b2d13fSOlivier Matz if (frame_size > RTE_ETHER_MAX_LEN) 18740c79ea0SApeksha Gupta dev->data->dev_conf.rxmode.offloads |= 18816e2c27fSSunil Kumar Kori DEV_RX_OFFLOAD_JUMBO_FRAME; 18925f85419SShreyansh Jain else 19016e2c27fSSunil Kumar Kori dev->data->dev_conf.rxmode.offloads &= 19116e2c27fSSunil Kumar Kori ~DEV_RX_OFFLOAD_JUMBO_FRAME; 19225f85419SShreyansh Jain 1939658ac3aSAshish Jain dev->data->dev_conf.rxmode.max_rx_pkt_len = frame_size; 1940cbec027SShreyansh Jain 1956b10d1f7SNipun Gupta fman_if_set_maxfrm(dev->process_private, frame_size); 1960cbec027SShreyansh Jain 1970cbec027SShreyansh Jain return 0; 1980cbec027SShreyansh Jain } 1990cbec027SShreyansh Jain 2000cbec027SShreyansh Jain static int 20116e2c27fSSunil Kumar Kori dpaa_eth_dev_configure(struct rte_eth_dev *dev) 202ff9e112dSShreyansh Jain { 20316e2c27fSSunil Kumar Kori struct rte_eth_conf *eth_conf = &dev->data->dev_conf; 20416e2c27fSSunil Kumar Kori uint64_t rx_offloads = eth_conf->rxmode.offloads; 20516e2c27fSSunil Kumar Kori uint64_t tx_offloads = eth_conf->txmode.offloads; 2062aa10990SRohit Raj struct rte_device *rdev = dev->device; 2072aa10990SRohit Raj struct rte_dpaa_device *dpaa_dev; 2082aa10990SRohit Raj struct fman_if *fif = dev->process_private; 2092aa10990SRohit Raj struct __fman_if *__fif; 2102aa10990SRohit Raj struct rte_intr_handle *intr_handle; 2112aa10990SRohit Raj int ret; 2129658ac3aSAshish Jain 213ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 214ff9e112dSShreyansh Jain 2152aa10990SRohit Raj dpaa_dev = container_of(rdev, struct rte_dpaa_device, device); 2162aa10990SRohit Raj intr_handle = &dpaa_dev->intr_handle; 2172aa10990SRohit Raj __fif = container_of(fif, struct __fman_if, __if); 2182aa10990SRohit Raj 2191cd8d4ceSHemant Agrawal /* Rx offloads which are enabled by default */ 220c5836218SSunil Kumar Kori if (dev_rx_offloads_nodis & ~rx_offloads) { 2211cd8d4ceSHemant Agrawal DPAA_PMD_INFO( 2221cd8d4ceSHemant Agrawal "Some of rx offloads enabled by default - requested 0x%" PRIx64 2231cd8d4ceSHemant Agrawal " fixed are 0x%" PRIx64, 224c5836218SSunil Kumar Kori rx_offloads, dev_rx_offloads_nodis); 22516e2c27fSSunil Kumar Kori } 22616e2c27fSSunil Kumar Kori 2271cd8d4ceSHemant Agrawal /* Tx offloads which are enabled by default */ 228c5836218SSunil Kumar Kori if (dev_tx_offloads_nodis & ~tx_offloads) { 2291cd8d4ceSHemant Agrawal DPAA_PMD_INFO( 2301cd8d4ceSHemant Agrawal "Some of tx offloads enabled by default - requested 0x%" PRIx64 2311cd8d4ceSHemant Agrawal " fixed are 0x%" PRIx64, 232c5836218SSunil Kumar Kori tx_offloads, dev_tx_offloads_nodis); 23316e2c27fSSunil Kumar Kori } 23416e2c27fSSunil Kumar Kori 23516e2c27fSSunil Kumar Kori if (rx_offloads & DEV_RX_OFFLOAD_JUMBO_FRAME) { 236deeec8efSHemant Agrawal uint32_t max_len; 237deeec8efSHemant Agrawal 238deeec8efSHemant Agrawal DPAA_PMD_DEBUG("enabling jumbo"); 239deeec8efSHemant Agrawal 24025f85419SShreyansh Jain if (dev->data->dev_conf.rxmode.max_rx_pkt_len <= 241deeec8efSHemant Agrawal DPAA_MAX_RX_PKT_LEN) 242deeec8efSHemant Agrawal max_len = dev->data->dev_conf.rxmode.max_rx_pkt_len; 243deeec8efSHemant Agrawal else { 244deeec8efSHemant Agrawal DPAA_PMD_INFO("enabling jumbo override conf max len=%d " 245deeec8efSHemant Agrawal "supported is %d", 246deeec8efSHemant Agrawal dev->data->dev_conf.rxmode.max_rx_pkt_len, 247deeec8efSHemant Agrawal DPAA_MAX_RX_PKT_LEN); 248deeec8efSHemant Agrawal max_len = DPAA_MAX_RX_PKT_LEN; 24925f85419SShreyansh Jain } 250deeec8efSHemant Agrawal 2516b10d1f7SNipun Gupta fman_if_set_maxfrm(dev->process_private, max_len); 252deeec8efSHemant Agrawal dev->data->mtu = max_len 25335b2d13fSOlivier Matz - RTE_ETHER_HDR_LEN - RTE_ETHER_CRC_LEN - VLAN_TAG_SIZE; 2549658ac3aSAshish Jain } 25555576ac2SHemant Agrawal 25655576ac2SHemant Agrawal if (rx_offloads & DEV_RX_OFFLOAD_SCATTER) { 25755576ac2SHemant Agrawal DPAA_PMD_DEBUG("enabling scatter mode"); 2586b10d1f7SNipun Gupta fman_if_set_sg(dev->process_private, 1); 25955576ac2SHemant Agrawal dev->data->scattered_rx = 1; 26055576ac2SHemant Agrawal } 26155576ac2SHemant Agrawal 262f5fe3eedSJun Yang if (!(default_q || fmc_q)) { 263f5fe3eedSJun Yang if (dpaa_fm_config(dev, 264f5fe3eedSJun Yang eth_conf->rx_adv_conf.rss_conf.rss_hf)) { 265f5fe3eedSJun Yang dpaa_write_fm_config_to_file(); 266f5fe3eedSJun Yang DPAA_PMD_ERR("FM port configuration: Failed\n"); 267f5fe3eedSJun Yang return -1; 268f5fe3eedSJun Yang } 269f5fe3eedSJun Yang dpaa_write_fm_config_to_file(); 270f5fe3eedSJun Yang } 271f5fe3eedSJun Yang 2722aa10990SRohit Raj /* if the interrupts were configured on this devices*/ 2732aa10990SRohit Raj if (intr_handle && intr_handle->fd) { 2742aa10990SRohit Raj if (dev->data->dev_conf.intr_conf.lsc != 0) 2752aa10990SRohit Raj rte_intr_callback_register(intr_handle, 2762aa10990SRohit Raj dpaa_interrupt_handler, 2772aa10990SRohit Raj (void *)dev); 2782aa10990SRohit Raj 2792aa10990SRohit Raj ret = dpaa_intr_enable(__fif->node_name, intr_handle->fd); 2802aa10990SRohit Raj if (ret) { 2812aa10990SRohit Raj if (dev->data->dev_conf.intr_conf.lsc != 0) { 2822aa10990SRohit Raj rte_intr_callback_unregister(intr_handle, 2832aa10990SRohit Raj dpaa_interrupt_handler, 2842aa10990SRohit Raj (void *)dev); 2852aa10990SRohit Raj if (ret == EINVAL) 2862aa10990SRohit Raj printf("Failed to enable interrupt: Not Supported\n"); 2872aa10990SRohit Raj else 2882aa10990SRohit Raj printf("Failed to enable interrupt\n"); 2892aa10990SRohit Raj } 2902aa10990SRohit Raj dev->data->dev_conf.intr_conf.lsc = 0; 2912aa10990SRohit Raj dev->data->dev_flags &= ~RTE_ETH_DEV_INTR_LSC; 2922aa10990SRohit Raj } 2932aa10990SRohit Raj } 294ff9e112dSShreyansh Jain return 0; 295ff9e112dSShreyansh Jain } 296ff9e112dSShreyansh Jain 297a7bdc3bdSShreyansh Jain static const uint32_t * 298a7bdc3bdSShreyansh Jain dpaa_supported_ptypes_get(struct rte_eth_dev *dev) 299a7bdc3bdSShreyansh Jain { 300a7bdc3bdSShreyansh Jain static const uint32_t ptypes[] = { 301a7bdc3bdSShreyansh Jain RTE_PTYPE_L2_ETHER, 302ec503d8fSHemant Agrawal RTE_PTYPE_L2_ETHER_VLAN, 303ec503d8fSHemant Agrawal RTE_PTYPE_L2_ETHER_ARP, 304ec503d8fSHemant Agrawal RTE_PTYPE_L3_IPV4_EXT_UNKNOWN, 305ec503d8fSHemant Agrawal RTE_PTYPE_L3_IPV6_EXT_UNKNOWN, 306ec503d8fSHemant Agrawal RTE_PTYPE_L4_ICMP, 307ec503d8fSHemant Agrawal RTE_PTYPE_L4_TCP, 308ec503d8fSHemant Agrawal RTE_PTYPE_L4_UDP, 309ec503d8fSHemant Agrawal RTE_PTYPE_L4_FRAG, 310a7bdc3bdSShreyansh Jain RTE_PTYPE_L4_TCP, 311a7bdc3bdSShreyansh Jain RTE_PTYPE_L4_UDP, 312a7bdc3bdSShreyansh Jain RTE_PTYPE_L4_SCTP 313a7bdc3bdSShreyansh Jain }; 314a7bdc3bdSShreyansh Jain 315a7bdc3bdSShreyansh Jain PMD_INIT_FUNC_TRACE(); 316a7bdc3bdSShreyansh Jain 317a7bdc3bdSShreyansh Jain if (dev->rx_pkt_burst == dpaa_eth_queue_rx) 318a7bdc3bdSShreyansh Jain return ptypes; 319a7bdc3bdSShreyansh Jain return NULL; 320a7bdc3bdSShreyansh Jain } 321a7bdc3bdSShreyansh Jain 3222aa10990SRohit Raj static void dpaa_interrupt_handler(void *param) 3232aa10990SRohit Raj { 3242aa10990SRohit Raj struct rte_eth_dev *dev = param; 3252aa10990SRohit Raj struct rte_device *rdev = dev->device; 3262aa10990SRohit Raj struct rte_dpaa_device *dpaa_dev; 3272aa10990SRohit Raj struct rte_intr_handle *intr_handle; 3282aa10990SRohit Raj uint64_t buf; 3292aa10990SRohit Raj int bytes_read; 3302aa10990SRohit Raj 3312aa10990SRohit Raj dpaa_dev = container_of(rdev, struct rte_dpaa_device, device); 3322aa10990SRohit Raj intr_handle = &dpaa_dev->intr_handle; 3332aa10990SRohit Raj 3342aa10990SRohit Raj bytes_read = read(intr_handle->fd, &buf, sizeof(uint64_t)); 3352aa10990SRohit Raj if (bytes_read < 0) 3362aa10990SRohit Raj DPAA_PMD_ERR("Error reading eventfd\n"); 3372aa10990SRohit Raj dpaa_eth_link_update(dev, 0); 3385723fbedSFerruh Yigit rte_eth_dev_callback_process(dev, RTE_ETH_EVENT_INTR_LSC, NULL); 3392aa10990SRohit Raj } 3402aa10990SRohit Raj 341ff9e112dSShreyansh Jain static int dpaa_eth_dev_start(struct rte_eth_dev *dev) 342ff9e112dSShreyansh Jain { 34337f9b54bSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 34437f9b54bSShreyansh Jain 345ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 346ff9e112dSShreyansh Jain 347f5fe3eedSJun Yang if (!(default_q || fmc_q)) 348f5fe3eedSJun Yang dpaa_write_fm_config_to_file(); 349f5fe3eedSJun Yang 350ff9e112dSShreyansh Jain /* Change tx callback to the real one */ 3519124e65dSGagandeep Singh if (dpaa_intf->cgr_tx) 3529124e65dSGagandeep Singh dev->tx_pkt_burst = dpaa_eth_queue_tx_slow; 3539124e65dSGagandeep Singh else 35437f9b54bSShreyansh Jain dev->tx_pkt_burst = dpaa_eth_queue_tx; 3559124e65dSGagandeep Singh 3566b10d1f7SNipun Gupta fman_if_enable_rx(dev->process_private); 357ff9e112dSShreyansh Jain 358ff9e112dSShreyansh Jain return 0; 359ff9e112dSShreyansh Jain } 360ff9e112dSShreyansh Jain 361ff9e112dSShreyansh Jain static void dpaa_eth_dev_stop(struct rte_eth_dev *dev) 362ff9e112dSShreyansh Jain { 3636b10d1f7SNipun Gupta struct fman_if *fif = dev->process_private; 36437f9b54bSShreyansh Jain 36537f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 36637f9b54bSShreyansh Jain 367133332f0SRadu Bulie if (!fif->is_shared_mac) 3686b10d1f7SNipun Gupta fman_if_disable_rx(fif); 36937f9b54bSShreyansh Jain dev->tx_pkt_burst = dpaa_eth_tx_drop_all; 370ff9e112dSShreyansh Jain } 371ff9e112dSShreyansh Jain 372b142387bSThomas Monjalon static int dpaa_eth_dev_close(struct rte_eth_dev *dev) 37337f9b54bSShreyansh Jain { 3742aa10990SRohit Raj struct fman_if *fif = dev->process_private; 3752aa10990SRohit Raj struct __fman_if *__fif; 3762aa10990SRohit Raj struct rte_device *rdev = dev->device; 3772aa10990SRohit Raj struct rte_dpaa_device *dpaa_dev; 3782aa10990SRohit Raj struct rte_intr_handle *intr_handle; 379*2defb114SSachin Saxena struct dpaa_if *dpaa_intf = dev->data->dev_private; 380*2defb114SSachin Saxena int loop; 3812aa10990SRohit Raj 38237f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 38337f9b54bSShreyansh Jain 384*2defb114SSachin Saxena if (rte_eal_process_type() != RTE_PROC_PRIMARY) 385*2defb114SSachin Saxena return 0; 386*2defb114SSachin Saxena 387*2defb114SSachin Saxena if (!dpaa_intf) { 388*2defb114SSachin Saxena DPAA_PMD_WARN("Already closed or not started"); 389*2defb114SSachin Saxena return -1; 390*2defb114SSachin Saxena } 391*2defb114SSachin Saxena 392*2defb114SSachin Saxena /* DPAA FM deconfig */ 393*2defb114SSachin Saxena if (!(default_q || fmc_q)) { 394*2defb114SSachin Saxena if (dpaa_fm_deconfig(dpaa_intf, dev->process_private)) 395*2defb114SSachin Saxena DPAA_PMD_WARN("DPAA FM deconfig failed\n"); 396*2defb114SSachin Saxena } 397*2defb114SSachin Saxena 3982aa10990SRohit Raj dpaa_dev = container_of(rdev, struct rte_dpaa_device, device); 3992aa10990SRohit Raj intr_handle = &dpaa_dev->intr_handle; 4002aa10990SRohit Raj __fif = container_of(fif, struct __fman_if, __if); 4012aa10990SRohit Raj 40237f9b54bSShreyansh Jain dpaa_eth_dev_stop(dev); 4032aa10990SRohit Raj 4042aa10990SRohit Raj if (intr_handle && intr_handle->fd && 4052aa10990SRohit Raj dev->data->dev_conf.intr_conf.lsc != 0) { 4062aa10990SRohit Raj dpaa_intr_disable(__fif->node_name); 4072aa10990SRohit Raj rte_intr_callback_unregister(intr_handle, 4082aa10990SRohit Raj dpaa_interrupt_handler, 4092aa10990SRohit Raj (void *)dev); 4102aa10990SRohit Raj } 411b142387bSThomas Monjalon 412*2defb114SSachin Saxena /* release configuration memory */ 413*2defb114SSachin Saxena if (dpaa_intf->fc_conf) 414*2defb114SSachin Saxena rte_free(dpaa_intf->fc_conf); 415*2defb114SSachin Saxena 416*2defb114SSachin Saxena /* Release RX congestion Groups */ 417*2defb114SSachin Saxena if (dpaa_intf->cgr_rx) { 418*2defb114SSachin Saxena for (loop = 0; loop < dpaa_intf->nb_rx_queues; loop++) 419*2defb114SSachin Saxena qman_delete_cgr(&dpaa_intf->cgr_rx[loop]); 420*2defb114SSachin Saxena 421*2defb114SSachin Saxena qman_release_cgrid_range(dpaa_intf->cgr_rx[loop].cgrid, 422*2defb114SSachin Saxena dpaa_intf->nb_rx_queues); 423*2defb114SSachin Saxena } 424*2defb114SSachin Saxena 425*2defb114SSachin Saxena rte_free(dpaa_intf->cgr_rx); 426*2defb114SSachin Saxena dpaa_intf->cgr_rx = NULL; 427*2defb114SSachin Saxena /* Release TX congestion Groups */ 428*2defb114SSachin Saxena if (dpaa_intf->cgr_tx) { 429*2defb114SSachin Saxena for (loop = 0; loop < MAX_DPAA_CORES; loop++) 430*2defb114SSachin Saxena qman_delete_cgr(&dpaa_intf->cgr_tx[loop]); 431*2defb114SSachin Saxena 432*2defb114SSachin Saxena qman_release_cgrid_range(dpaa_intf->cgr_tx[loop].cgrid, 433*2defb114SSachin Saxena MAX_DPAA_CORES); 434*2defb114SSachin Saxena rte_free(dpaa_intf->cgr_tx); 435*2defb114SSachin Saxena dpaa_intf->cgr_tx = NULL; 436*2defb114SSachin Saxena } 437*2defb114SSachin Saxena 438*2defb114SSachin Saxena rte_free(dpaa_intf->rx_queues); 439*2defb114SSachin Saxena dpaa_intf->rx_queues = NULL; 440*2defb114SSachin Saxena 441*2defb114SSachin Saxena rte_free(dpaa_intf->tx_queues); 442*2defb114SSachin Saxena dpaa_intf->tx_queues = NULL; 443*2defb114SSachin Saxena 444*2defb114SSachin Saxena dev->dev_ops = NULL; 445*2defb114SSachin Saxena dev->rx_pkt_burst = NULL; 446*2defb114SSachin Saxena dev->tx_pkt_burst = NULL; 447*2defb114SSachin Saxena 448b142387bSThomas Monjalon return 0; 44937f9b54bSShreyansh Jain } 45037f9b54bSShreyansh Jain 451cf0fab1dSHemant Agrawal static int 452cf0fab1dSHemant Agrawal dpaa_fw_version_get(struct rte_eth_dev *dev __rte_unused, 453cf0fab1dSHemant Agrawal char *fw_version, 454cf0fab1dSHemant Agrawal size_t fw_size) 455cf0fab1dSHemant Agrawal { 456cf0fab1dSHemant Agrawal int ret; 457cf0fab1dSHemant Agrawal FILE *svr_file = NULL; 458cf0fab1dSHemant Agrawal unsigned int svr_ver = 0; 459cf0fab1dSHemant Agrawal 460cf0fab1dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 461cf0fab1dSHemant Agrawal 462cf0fab1dSHemant Agrawal svr_file = fopen(DPAA_SOC_ID_FILE, "r"); 463cf0fab1dSHemant Agrawal if (!svr_file) { 464cf0fab1dSHemant Agrawal DPAA_PMD_ERR("Unable to open SoC device"); 465cf0fab1dSHemant Agrawal return -ENOTSUP; /* Not supported on this infra */ 466cf0fab1dSHemant Agrawal } 4673b59b73dSHemant Agrawal if (fscanf(svr_file, "svr:%x", &svr_ver) > 0) 4683b59b73dSHemant Agrawal dpaa_svr_family = svr_ver & SVR_MASK; 4693b59b73dSHemant Agrawal else 470cf0fab1dSHemant Agrawal DPAA_PMD_ERR("Unable to read SoC device"); 471cf0fab1dSHemant Agrawal 472a8e78906SHemant Agrawal fclose(svr_file); 473cf0fab1dSHemant Agrawal 474a8e78906SHemant Agrawal ret = snprintf(fw_version, fw_size, "SVR:%x-fman-v%x", 475a8e78906SHemant Agrawal svr_ver, fman_ip_rev); 476cf0fab1dSHemant Agrawal ret += 1; /* add the size of '\0' */ 477a8e78906SHemant Agrawal 478cf0fab1dSHemant Agrawal if (fw_size < (uint32_t)ret) 479cf0fab1dSHemant Agrawal return ret; 480cf0fab1dSHemant Agrawal else 481cf0fab1dSHemant Agrawal return 0; 482cf0fab1dSHemant Agrawal } 483cf0fab1dSHemant Agrawal 484bdad90d1SIvan Ilchenko static int dpaa_eth_dev_info(struct rte_eth_dev *dev, 485799db456SShreyansh Jain struct rte_eth_dev_info *dev_info) 486799db456SShreyansh Jain { 487799db456SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 4886b10d1f7SNipun Gupta struct fman_if *fif = dev->process_private; 489799db456SShreyansh Jain 49036528452SHemant Agrawal DPAA_PMD_DEBUG(": %s", dpaa_intf->name); 491799db456SShreyansh Jain 492799db456SShreyansh Jain dev_info->max_rx_queues = dpaa_intf->nb_rx_queues; 493799db456SShreyansh Jain dev_info->max_tx_queues = dpaa_intf->nb_tx_queues; 494799db456SShreyansh Jain dev_info->max_rx_pktlen = DPAA_MAX_RX_PKT_LEN; 495799db456SShreyansh Jain dev_info->max_mac_addrs = DPAA_MAX_MAC_FILTER; 496799db456SShreyansh Jain dev_info->max_hash_mac_addrs = 0; 497799db456SShreyansh Jain dev_info->max_vfs = 0; 498799db456SShreyansh Jain dev_info->max_vmdq_pools = ETH_16_POOLS; 4994fa5e0bbSShreyansh Jain dev_info->flow_type_rss_offloads = DPAA_RSS_OFFLOAD_ALL; 500c1752a36SSachin Saxena 5016b10d1f7SNipun Gupta if (fif->mac_type == fman_mac_1g) { 502c1752a36SSachin Saxena dev_info->speed_capa = ETH_LINK_SPEED_1G; 5036b10d1f7SNipun Gupta } else if (fif->mac_type == fman_mac_2_5g) { 504eac3c7b9SSachin Saxena dev_info->speed_capa = ETH_LINK_SPEED_1G 505eac3c7b9SSachin Saxena | ETH_LINK_SPEED_2_5G; 5066b10d1f7SNipun Gupta } else if (fif->mac_type == fman_mac_10g) { 507eac3c7b9SSachin Saxena dev_info->speed_capa = ETH_LINK_SPEED_1G 508eac3c7b9SSachin Saxena | ETH_LINK_SPEED_2_5G 509eac3c7b9SSachin Saxena | ETH_LINK_SPEED_10G; 510bdad90d1SIvan Ilchenko } else { 511c1752a36SSachin Saxena DPAA_PMD_ERR("invalid link_speed: %s, %d", 5126b10d1f7SNipun Gupta dpaa_intf->name, fif->mac_type); 513bdad90d1SIvan Ilchenko return -EINVAL; 514bdad90d1SIvan Ilchenko } 515c1752a36SSachin Saxena 516c5836218SSunil Kumar Kori dev_info->rx_offload_capa = dev_rx_offloads_sup | 517c5836218SSunil Kumar Kori dev_rx_offloads_nodis; 518c5836218SSunil Kumar Kori dev_info->tx_offload_capa = dev_tx_offloads_sup | 519c5836218SSunil Kumar Kori dev_tx_offloads_nodis; 5202c01a48aSShreyansh Jain dev_info->default_rxportconf.burst_size = DPAA_DEF_RX_BURST_SIZE; 5212c01a48aSShreyansh Jain dev_info->default_txportconf.burst_size = DPAA_DEF_TX_BURST_SIZE; 522e35ead33SHemant Agrawal dev_info->default_rxportconf.nb_queues = 1; 523e35ead33SHemant Agrawal dev_info->default_txportconf.nb_queues = 1; 524e35ead33SHemant Agrawal dev_info->default_txportconf.ring_size = CGR_TX_CGR_THRESH; 525e35ead33SHemant Agrawal dev_info->default_rxportconf.ring_size = CGR_RX_PERFQ_THRESH; 526bdad90d1SIvan Ilchenko 527bdad90d1SIvan Ilchenko return 0; 528799db456SShreyansh Jain } 529799db456SShreyansh Jain 5302e6f5657SApeksha Gupta static int 5312e6f5657SApeksha Gupta dpaa_dev_rx_burst_mode_get(struct rte_eth_dev *dev, 5322e6f5657SApeksha Gupta __rte_unused uint16_t queue_id, 5332e6f5657SApeksha Gupta struct rte_eth_burst_mode *mode) 5342e6f5657SApeksha Gupta { 5352e6f5657SApeksha Gupta struct rte_eth_conf *eth_conf = &dev->data->dev_conf; 5362e6f5657SApeksha Gupta int ret = -EINVAL; 5372e6f5657SApeksha Gupta unsigned int i; 5382e6f5657SApeksha Gupta const struct burst_info { 5392e6f5657SApeksha Gupta uint64_t flags; 5402e6f5657SApeksha Gupta const char *output; 5412e6f5657SApeksha Gupta } rx_offload_map[] = { 5422e6f5657SApeksha Gupta {DEV_RX_OFFLOAD_JUMBO_FRAME, " Jumbo frame,"}, 5432e6f5657SApeksha Gupta {DEV_RX_OFFLOAD_SCATTER, " Scattered,"}, 5442e6f5657SApeksha Gupta {DEV_RX_OFFLOAD_IPV4_CKSUM, " IPV4 csum,"}, 5452e6f5657SApeksha Gupta {DEV_RX_OFFLOAD_UDP_CKSUM, " UDP csum,"}, 5462e6f5657SApeksha Gupta {DEV_RX_OFFLOAD_TCP_CKSUM, " TCP csum,"}, 5472e6f5657SApeksha Gupta {DEV_RX_OFFLOAD_OUTER_IPV4_CKSUM, " Outer IPV4 csum,"}, 5482e6f5657SApeksha Gupta {DEV_RX_OFFLOAD_RSS_HASH, " RSS,"} 5492e6f5657SApeksha Gupta }; 5502e6f5657SApeksha Gupta 5512e6f5657SApeksha Gupta /* Update Rx offload info */ 5522e6f5657SApeksha Gupta for (i = 0; i < RTE_DIM(rx_offload_map); i++) { 5532e6f5657SApeksha Gupta if (eth_conf->rxmode.offloads & rx_offload_map[i].flags) { 5542e6f5657SApeksha Gupta snprintf(mode->info, sizeof(mode->info), "%s", 5552e6f5657SApeksha Gupta rx_offload_map[i].output); 5562e6f5657SApeksha Gupta ret = 0; 5572e6f5657SApeksha Gupta break; 5582e6f5657SApeksha Gupta } 5592e6f5657SApeksha Gupta } 5602e6f5657SApeksha Gupta return ret; 5612e6f5657SApeksha Gupta } 5622e6f5657SApeksha Gupta 5632e6f5657SApeksha Gupta static int 5642e6f5657SApeksha Gupta dpaa_dev_tx_burst_mode_get(struct rte_eth_dev *dev, 5652e6f5657SApeksha Gupta __rte_unused uint16_t queue_id, 5662e6f5657SApeksha Gupta struct rte_eth_burst_mode *mode) 5672e6f5657SApeksha Gupta { 5682e6f5657SApeksha Gupta struct rte_eth_conf *eth_conf = &dev->data->dev_conf; 5692e6f5657SApeksha Gupta int ret = -EINVAL; 5702e6f5657SApeksha Gupta unsigned int i; 5712e6f5657SApeksha Gupta const struct burst_info { 5722e6f5657SApeksha Gupta uint64_t flags; 5732e6f5657SApeksha Gupta const char *output; 5742e6f5657SApeksha Gupta } tx_offload_map[] = { 5752e6f5657SApeksha Gupta {DEV_TX_OFFLOAD_MT_LOCKFREE, " MT lockfree,"}, 5762e6f5657SApeksha Gupta {DEV_TX_OFFLOAD_MBUF_FAST_FREE, " MBUF free disable,"}, 5772e6f5657SApeksha Gupta {DEV_TX_OFFLOAD_IPV4_CKSUM, " IPV4 csum,"}, 5782e6f5657SApeksha Gupta {DEV_TX_OFFLOAD_UDP_CKSUM, " UDP csum,"}, 5792e6f5657SApeksha Gupta {DEV_TX_OFFLOAD_TCP_CKSUM, " TCP csum,"}, 5802e6f5657SApeksha Gupta {DEV_TX_OFFLOAD_SCTP_CKSUM, " SCTP csum,"}, 5812e6f5657SApeksha Gupta {DEV_TX_OFFLOAD_OUTER_IPV4_CKSUM, " Outer IPV4 csum,"}, 5822e6f5657SApeksha Gupta {DEV_TX_OFFLOAD_MULTI_SEGS, " Scattered,"} 5832e6f5657SApeksha Gupta }; 5842e6f5657SApeksha Gupta 5852e6f5657SApeksha Gupta /* Update Tx offload info */ 5862e6f5657SApeksha Gupta for (i = 0; i < RTE_DIM(tx_offload_map); i++) { 5872e6f5657SApeksha Gupta if (eth_conf->txmode.offloads & tx_offload_map[i].flags) { 5882e6f5657SApeksha Gupta snprintf(mode->info, sizeof(mode->info), "%s", 5892e6f5657SApeksha Gupta tx_offload_map[i].output); 5902e6f5657SApeksha Gupta ret = 0; 5912e6f5657SApeksha Gupta break; 5922e6f5657SApeksha Gupta } 5932e6f5657SApeksha Gupta } 5942e6f5657SApeksha Gupta return ret; 5952e6f5657SApeksha Gupta } 5962e6f5657SApeksha Gupta 597e124a69fSShreyansh Jain static int dpaa_eth_link_update(struct rte_eth_dev *dev, 598e124a69fSShreyansh Jain int wait_to_complete __rte_unused) 599e124a69fSShreyansh Jain { 600e124a69fSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 601e124a69fSShreyansh Jain struct rte_eth_link *link = &dev->data->dev_link; 6026b10d1f7SNipun Gupta struct fman_if *fif = dev->process_private; 6032aa10990SRohit Raj struct __fman_if *__fif = container_of(fif, struct __fman_if, __if); 6042aa10990SRohit Raj int ret; 605e124a69fSShreyansh Jain 606e124a69fSShreyansh Jain PMD_INIT_FUNC_TRACE(); 607e124a69fSShreyansh Jain 6086b10d1f7SNipun Gupta if (fif->mac_type == fman_mac_1g) 6091633d3c4SFerruh Yigit link->link_speed = ETH_SPEED_NUM_1G; 6106b10d1f7SNipun Gupta else if (fif->mac_type == fman_mac_2_5g) 611eac3c7b9SSachin Saxena link->link_speed = ETH_SPEED_NUM_2_5G; 6126b10d1f7SNipun Gupta else if (fif->mac_type == fman_mac_10g) 6131633d3c4SFerruh Yigit link->link_speed = ETH_SPEED_NUM_10G; 614e124a69fSShreyansh Jain else 615e124a69fSShreyansh Jain DPAA_PMD_ERR("invalid link_speed: %s, %d", 6166b10d1f7SNipun Gupta dpaa_intf->name, fif->mac_type); 617e124a69fSShreyansh Jain 618f231d48dSRohit Raj if (dev->data->dev_flags & RTE_ETH_DEV_INTR_LSC) { 6192aa10990SRohit Raj ret = dpaa_get_link_status(__fif->node_name); 620f231d48dSRohit Raj if (ret < 0) 6212aa10990SRohit Raj return ret; 622f231d48dSRohit Raj link->link_status = ret; 623f231d48dSRohit Raj } else { 624f231d48dSRohit Raj link->link_status = dpaa_intf->valid; 6252aa10990SRohit Raj } 6262aa10990SRohit Raj 627e124a69fSShreyansh Jain link->link_duplex = ETH_LINK_FULL_DUPLEX; 628e124a69fSShreyansh Jain link->link_autoneg = ETH_LINK_AUTONEG; 6292aa10990SRohit Raj 6302aa10990SRohit Raj DPAA_PMD_INFO("Port %d Link is %s\n", dev->data->port_id, 6312aa10990SRohit Raj link->link_status ? "Up" : "Down"); 632e124a69fSShreyansh Jain return 0; 633e124a69fSShreyansh Jain } 634e124a69fSShreyansh Jain 635d5b0924bSMatan Azrad static int dpaa_eth_stats_get(struct rte_eth_dev *dev, 636e1ad3a05SShreyansh Jain struct rte_eth_stats *stats) 637e1ad3a05SShreyansh Jain { 638e1ad3a05SShreyansh Jain PMD_INIT_FUNC_TRACE(); 639e1ad3a05SShreyansh Jain 6406b10d1f7SNipun Gupta fman_if_stats_get(dev->process_private, stats); 641d5b0924bSMatan Azrad return 0; 642e1ad3a05SShreyansh Jain } 643e1ad3a05SShreyansh Jain 6449970a9adSIgor Romanov static int dpaa_eth_stats_reset(struct rte_eth_dev *dev) 645e1ad3a05SShreyansh Jain { 646e1ad3a05SShreyansh Jain PMD_INIT_FUNC_TRACE(); 647e1ad3a05SShreyansh Jain 6486b10d1f7SNipun Gupta fman_if_stats_reset(dev->process_private); 6499970a9adSIgor Romanov 6509970a9adSIgor Romanov return 0; 651e1ad3a05SShreyansh Jain } 65295ef603dSShreyansh Jain 653b21ed3e2SHemant Agrawal static int 654b21ed3e2SHemant Agrawal dpaa_dev_xstats_get(struct rte_eth_dev *dev, struct rte_eth_xstat *xstats, 655b21ed3e2SHemant Agrawal unsigned int n) 656b21ed3e2SHemant Agrawal { 657b21ed3e2SHemant Agrawal unsigned int i = 0, num = RTE_DIM(dpaa_xstats_strings); 658b21ed3e2SHemant Agrawal uint64_t values[sizeof(struct dpaa_if_stats) / 8]; 659b21ed3e2SHemant Agrawal 660b21ed3e2SHemant Agrawal if (n < num) 661b21ed3e2SHemant Agrawal return num; 662b21ed3e2SHemant Agrawal 663339c1025SHemant Agrawal if (xstats == NULL) 664339c1025SHemant Agrawal return 0; 665339c1025SHemant Agrawal 6666b10d1f7SNipun Gupta fman_if_stats_get_all(dev->process_private, values, 667b21ed3e2SHemant Agrawal sizeof(struct dpaa_if_stats) / 8); 668b21ed3e2SHemant Agrawal 669b21ed3e2SHemant Agrawal for (i = 0; i < num; i++) { 670b21ed3e2SHemant Agrawal xstats[i].id = i; 671b21ed3e2SHemant Agrawal xstats[i].value = values[dpaa_xstats_strings[i].offset / 8]; 672b21ed3e2SHemant Agrawal } 673b21ed3e2SHemant Agrawal return i; 674b21ed3e2SHemant Agrawal } 675b21ed3e2SHemant Agrawal 676b21ed3e2SHemant Agrawal static int 677b21ed3e2SHemant Agrawal dpaa_xstats_get_names(__rte_unused struct rte_eth_dev *dev, 678b21ed3e2SHemant Agrawal struct rte_eth_xstat_name *xstats_names, 6795c3fc73eSHemant Agrawal unsigned int limit) 680b21ed3e2SHemant Agrawal { 681b21ed3e2SHemant Agrawal unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings); 682b21ed3e2SHemant Agrawal 6835c3fc73eSHemant Agrawal if (limit < stat_cnt) 6845c3fc73eSHemant Agrawal return stat_cnt; 6855c3fc73eSHemant Agrawal 686b21ed3e2SHemant Agrawal if (xstats_names != NULL) 687b21ed3e2SHemant Agrawal for (i = 0; i < stat_cnt; i++) 6886723c0fcSBruce Richardson strlcpy(xstats_names[i].name, 6896723c0fcSBruce Richardson dpaa_xstats_strings[i].name, 6906723c0fcSBruce Richardson sizeof(xstats_names[i].name)); 691b21ed3e2SHemant Agrawal 692b21ed3e2SHemant Agrawal return stat_cnt; 693b21ed3e2SHemant Agrawal } 694b21ed3e2SHemant Agrawal 695b21ed3e2SHemant Agrawal static int 696b21ed3e2SHemant Agrawal dpaa_xstats_get_by_id(struct rte_eth_dev *dev, const uint64_t *ids, 697b21ed3e2SHemant Agrawal uint64_t *values, unsigned int n) 698b21ed3e2SHemant Agrawal { 699b21ed3e2SHemant Agrawal unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings); 700b21ed3e2SHemant Agrawal uint64_t values_copy[sizeof(struct dpaa_if_stats) / 8]; 701b21ed3e2SHemant Agrawal 702b21ed3e2SHemant Agrawal if (!ids) { 703b21ed3e2SHemant Agrawal if (n < stat_cnt) 704b21ed3e2SHemant Agrawal return stat_cnt; 705b21ed3e2SHemant Agrawal 706b21ed3e2SHemant Agrawal if (!values) 707b21ed3e2SHemant Agrawal return 0; 708b21ed3e2SHemant Agrawal 7096b10d1f7SNipun Gupta fman_if_stats_get_all(dev->process_private, values_copy, 7105c3fc73eSHemant Agrawal sizeof(struct dpaa_if_stats) / 8); 711b21ed3e2SHemant Agrawal 712b21ed3e2SHemant Agrawal for (i = 0; i < stat_cnt; i++) 713b21ed3e2SHemant Agrawal values[i] = 714b21ed3e2SHemant Agrawal values_copy[dpaa_xstats_strings[i].offset / 8]; 715b21ed3e2SHemant Agrawal 716b21ed3e2SHemant Agrawal return stat_cnt; 717b21ed3e2SHemant Agrawal } 718b21ed3e2SHemant Agrawal 719b21ed3e2SHemant Agrawal dpaa_xstats_get_by_id(dev, NULL, values_copy, stat_cnt); 720b21ed3e2SHemant Agrawal 721b21ed3e2SHemant Agrawal for (i = 0; i < n; i++) { 722b21ed3e2SHemant Agrawal if (ids[i] >= stat_cnt) { 723b21ed3e2SHemant Agrawal DPAA_PMD_ERR("id value isn't valid"); 724b21ed3e2SHemant Agrawal return -1; 725b21ed3e2SHemant Agrawal } 726b21ed3e2SHemant Agrawal values[i] = values_copy[ids[i]]; 727b21ed3e2SHemant Agrawal } 728b21ed3e2SHemant Agrawal return n; 729b21ed3e2SHemant Agrawal } 730b21ed3e2SHemant Agrawal 731b21ed3e2SHemant Agrawal static int 732b21ed3e2SHemant Agrawal dpaa_xstats_get_names_by_id( 733b21ed3e2SHemant Agrawal struct rte_eth_dev *dev, 734b21ed3e2SHemant Agrawal struct rte_eth_xstat_name *xstats_names, 735b21ed3e2SHemant Agrawal const uint64_t *ids, 736b21ed3e2SHemant Agrawal unsigned int limit) 737b21ed3e2SHemant Agrawal { 738b21ed3e2SHemant Agrawal unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings); 739b21ed3e2SHemant Agrawal struct rte_eth_xstat_name xstats_names_copy[stat_cnt]; 740b21ed3e2SHemant Agrawal 741b21ed3e2SHemant Agrawal if (!ids) 742b21ed3e2SHemant Agrawal return dpaa_xstats_get_names(dev, xstats_names, limit); 743b21ed3e2SHemant Agrawal 744b21ed3e2SHemant Agrawal dpaa_xstats_get_names(dev, xstats_names_copy, limit); 745b21ed3e2SHemant Agrawal 746b21ed3e2SHemant Agrawal for (i = 0; i < limit; i++) { 747b21ed3e2SHemant Agrawal if (ids[i] >= stat_cnt) { 748b21ed3e2SHemant Agrawal DPAA_PMD_ERR("id value isn't valid"); 749b21ed3e2SHemant Agrawal return -1; 750b21ed3e2SHemant Agrawal } 751b21ed3e2SHemant Agrawal strcpy(xstats_names[i].name, xstats_names_copy[ids[i]].name); 752b21ed3e2SHemant Agrawal } 753b21ed3e2SHemant Agrawal return limit; 754b21ed3e2SHemant Agrawal } 755b21ed3e2SHemant Agrawal 7569039c812SAndrew Rybchenko static int dpaa_eth_promiscuous_enable(struct rte_eth_dev *dev) 75795ef603dSShreyansh Jain { 75895ef603dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 75995ef603dSShreyansh Jain 7606b10d1f7SNipun Gupta fman_if_promiscuous_enable(dev->process_private); 7619039c812SAndrew Rybchenko 7629039c812SAndrew Rybchenko return 0; 76395ef603dSShreyansh Jain } 76495ef603dSShreyansh Jain 7659039c812SAndrew Rybchenko static int dpaa_eth_promiscuous_disable(struct rte_eth_dev *dev) 76695ef603dSShreyansh Jain { 76795ef603dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 76895ef603dSShreyansh Jain 7696b10d1f7SNipun Gupta fman_if_promiscuous_disable(dev->process_private); 7709039c812SAndrew Rybchenko 7719039c812SAndrew Rybchenko return 0; 77295ef603dSShreyansh Jain } 77395ef603dSShreyansh Jain 774ca041cd4SIvan Ilchenko static int dpaa_eth_multicast_enable(struct rte_eth_dev *dev) 77544dd70a3SShreyansh Jain { 77644dd70a3SShreyansh Jain PMD_INIT_FUNC_TRACE(); 77744dd70a3SShreyansh Jain 7786b10d1f7SNipun Gupta fman_if_set_mcast_filter_table(dev->process_private); 779ca041cd4SIvan Ilchenko 780ca041cd4SIvan Ilchenko return 0; 78144dd70a3SShreyansh Jain } 78244dd70a3SShreyansh Jain 783ca041cd4SIvan Ilchenko static int dpaa_eth_multicast_disable(struct rte_eth_dev *dev) 78444dd70a3SShreyansh Jain { 78544dd70a3SShreyansh Jain PMD_INIT_FUNC_TRACE(); 78644dd70a3SShreyansh Jain 7876b10d1f7SNipun Gupta fman_if_reset_mcast_filter_table(dev->process_private); 788ca041cd4SIvan Ilchenko 789ca041cd4SIvan Ilchenko return 0; 79044dd70a3SShreyansh Jain } 79144dd70a3SShreyansh Jain 792e4abd4ffSJun Yang static void dpaa_fman_if_pool_setup(struct rte_eth_dev *dev) 793e4abd4ffSJun Yang { 794e4abd4ffSJun Yang struct dpaa_if *dpaa_intf = dev->data->dev_private; 795e4abd4ffSJun Yang struct fman_if_ic_params icp; 796e4abd4ffSJun Yang uint32_t fd_offset; 797e4abd4ffSJun Yang uint32_t bp_size; 798e4abd4ffSJun Yang 799e4abd4ffSJun Yang memset(&icp, 0, sizeof(icp)); 800e4abd4ffSJun Yang /* set ICEOF for to the default value , which is 0*/ 801e4abd4ffSJun Yang icp.iciof = DEFAULT_ICIOF; 802e4abd4ffSJun Yang icp.iceof = DEFAULT_RX_ICEOF; 803e4abd4ffSJun Yang icp.icsz = DEFAULT_ICSZ; 804e4abd4ffSJun Yang fman_if_set_ic_params(dev->process_private, &icp); 805e4abd4ffSJun Yang 806e4abd4ffSJun Yang fd_offset = RTE_PKTMBUF_HEADROOM + DPAA_HW_BUF_RESERVE; 807e4abd4ffSJun Yang fman_if_set_fdoff(dev->process_private, fd_offset); 808e4abd4ffSJun Yang 809e4abd4ffSJun Yang /* Buffer pool size should be equal to Dataroom Size*/ 810e4abd4ffSJun Yang bp_size = rte_pktmbuf_data_room_size(dpaa_intf->bp_info->mp); 811e4abd4ffSJun Yang 812e4abd4ffSJun Yang fman_if_set_bp(dev->process_private, 813e4abd4ffSJun Yang dpaa_intf->bp_info->mp->size, 814e4abd4ffSJun Yang dpaa_intf->bp_info->bpid, bp_size); 815e4abd4ffSJun Yang } 816e4abd4ffSJun Yang 817e4abd4ffSJun Yang static inline int dpaa_eth_rx_queue_bp_check(struct rte_eth_dev *dev, 818e4abd4ffSJun Yang int8_t vsp_id, uint32_t bpid) 819e4abd4ffSJun Yang { 820e4abd4ffSJun Yang struct dpaa_if *dpaa_intf = dev->data->dev_private; 821e4abd4ffSJun Yang struct fman_if *fif = dev->process_private; 822e4abd4ffSJun Yang 823e4abd4ffSJun Yang if (fif->num_profiles) { 824e4abd4ffSJun Yang if (vsp_id < 0) 825e4abd4ffSJun Yang vsp_id = fif->base_profile_id; 826e4abd4ffSJun Yang } else { 827e4abd4ffSJun Yang if (vsp_id < 0) 828e4abd4ffSJun Yang vsp_id = 0; 829e4abd4ffSJun Yang } 830e4abd4ffSJun Yang 831e4abd4ffSJun Yang if (dpaa_intf->vsp_bpid[vsp_id] && 832e4abd4ffSJun Yang bpid != dpaa_intf->vsp_bpid[vsp_id]) { 833e4abd4ffSJun Yang DPAA_PMD_ERR("Various MPs are assigned to RXQs with same VSP"); 834e4abd4ffSJun Yang 835e4abd4ffSJun Yang return -1; 836e4abd4ffSJun Yang } 837e4abd4ffSJun Yang 838e4abd4ffSJun Yang return 0; 839e4abd4ffSJun Yang } 840e4abd4ffSJun Yang 84137f9b54bSShreyansh Jain static 84237f9b54bSShreyansh Jain int dpaa_eth_rx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx, 84362f53995SHemant Agrawal uint16_t nb_desc, 84437f9b54bSShreyansh Jain unsigned int socket_id __rte_unused, 845e335cce4SHemant Agrawal const struct rte_eth_rxconf *rx_conf, 84637f9b54bSShreyansh Jain struct rte_mempool *mp) 84737f9b54bSShreyansh Jain { 84837f9b54bSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 8496b10d1f7SNipun Gupta struct fman_if *fif = dev->process_private; 85062f53995SHemant Agrawal struct qman_fq *rxq = &dpaa_intf->rx_queues[queue_idx]; 8510c504f69SHemant Agrawal struct qm_mcc_initfq opts = {0}; 8520c504f69SHemant Agrawal u32 flags = 0; 8530c504f69SHemant Agrawal int ret; 85455576ac2SHemant Agrawal u32 buffsz = rte_pktmbuf_data_room_size(mp) - RTE_PKTMBUF_HEADROOM; 85537f9b54bSShreyansh Jain 85637f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 85737f9b54bSShreyansh Jain 8586fd3639aSHemant Agrawal if (queue_idx >= dev->data->nb_rx_queues) { 8596fd3639aSHemant Agrawal rte_errno = EOVERFLOW; 8606fd3639aSHemant Agrawal DPAA_PMD_ERR("%p: queue index out of range (%u >= %u)", 8616fd3639aSHemant Agrawal (void *)dev, queue_idx, dev->data->nb_rx_queues); 8626fd3639aSHemant Agrawal return -rte_errno; 8636fd3639aSHemant Agrawal } 8646fd3639aSHemant Agrawal 865e335cce4SHemant Agrawal /* Rx deferred start is not supported */ 866e335cce4SHemant Agrawal if (rx_conf->rx_deferred_start) { 867e335cce4SHemant Agrawal DPAA_PMD_ERR("%p:Rx deferred start not supported", (void *)dev); 868e335cce4SHemant Agrawal return -EINVAL; 869e335cce4SHemant Agrawal } 8702cf9264fSHemant Agrawal rxq->nb_desc = UINT16_MAX; 8712cf9264fSHemant Agrawal rxq->offloads = rx_conf->offloads; 872e335cce4SHemant Agrawal 8736fd3639aSHemant Agrawal DPAA_PMD_INFO("Rx queue setup for queue index: %d fq_id (0x%x)", 8746fd3639aSHemant Agrawal queue_idx, rxq->fqid); 87537f9b54bSShreyansh Jain 876e4abd4ffSJun Yang if (!fif->num_profiles) { 877e4abd4ffSJun Yang if (dpaa_intf->bp_info && dpaa_intf->bp_info->bp && 878e4abd4ffSJun Yang dpaa_intf->bp_info->mp != mp) { 879e4abd4ffSJun Yang DPAA_PMD_WARN("Multiple pools on same interface not" 880e4abd4ffSJun Yang " supported"); 881e4abd4ffSJun Yang return -EINVAL; 882e4abd4ffSJun Yang } 883e4abd4ffSJun Yang } else { 884e4abd4ffSJun Yang if (dpaa_eth_rx_queue_bp_check(dev, rxq->vsp_id, 885e4abd4ffSJun Yang DPAA_MEMPOOL_TO_POOL_INFO(mp)->bpid)) { 886e4abd4ffSJun Yang return -EINVAL; 887e4abd4ffSJun Yang } 888e4abd4ffSJun Yang } 889e4abd4ffSJun Yang 89055576ac2SHemant Agrawal /* Max packet can fit in single buffer */ 89155576ac2SHemant Agrawal if (dev->data->dev_conf.rxmode.max_rx_pkt_len <= buffsz) { 89255576ac2SHemant Agrawal ; 89355576ac2SHemant Agrawal } else if (dev->data->dev_conf.rxmode.offloads & 89455576ac2SHemant Agrawal DEV_RX_OFFLOAD_SCATTER) { 89555576ac2SHemant Agrawal if (dev->data->dev_conf.rxmode.max_rx_pkt_len > 89655576ac2SHemant Agrawal buffsz * DPAA_SGT_MAX_ENTRIES) { 89755576ac2SHemant Agrawal DPAA_PMD_ERR("max RxPkt size %d too big to fit " 89855576ac2SHemant Agrawal "MaxSGlist %d", 89955576ac2SHemant Agrawal dev->data->dev_conf.rxmode.max_rx_pkt_len, 90055576ac2SHemant Agrawal buffsz * DPAA_SGT_MAX_ENTRIES); 90155576ac2SHemant Agrawal rte_errno = EOVERFLOW; 90255576ac2SHemant Agrawal return -rte_errno; 90355576ac2SHemant Agrawal } 90455576ac2SHemant Agrawal } else { 90555576ac2SHemant Agrawal DPAA_PMD_WARN("The requested maximum Rx packet size (%u) is" 90655576ac2SHemant Agrawal " larger than a single mbuf (%u) and scattered" 90755576ac2SHemant Agrawal " mode has not been requested", 90855576ac2SHemant Agrawal dev->data->dev_conf.rxmode.max_rx_pkt_len, 90955576ac2SHemant Agrawal buffsz - RTE_PKTMBUF_HEADROOM); 91055576ac2SHemant Agrawal } 91155576ac2SHemant Agrawal 91237f9b54bSShreyansh Jain dpaa_intf->bp_info = DPAA_MEMPOOL_TO_POOL_INFO(mp); 91337f9b54bSShreyansh Jain 914e4abd4ffSJun Yang /* For shared interface, it's done in kernel, skip.*/ 915e4abd4ffSJun Yang if (!fif->is_shared_mac) 916e4abd4ffSJun Yang dpaa_fman_if_pool_setup(dev); 91737f9b54bSShreyansh Jain 918e4abd4ffSJun Yang if (fif->num_profiles) { 919e4abd4ffSJun Yang int8_t vsp_id = rxq->vsp_id; 92037f9b54bSShreyansh Jain 921e4abd4ffSJun Yang if (vsp_id >= 0) { 922e4abd4ffSJun Yang ret = dpaa_port_vsp_update(dpaa_intf, fmc_q, vsp_id, 923e4abd4ffSJun Yang DPAA_MEMPOOL_TO_POOL_INFO(mp)->bpid, 924e4abd4ffSJun Yang fif); 925e4abd4ffSJun Yang if (ret) { 926e4abd4ffSJun Yang DPAA_PMD_ERR("dpaa_port_vsp_update failed"); 927e4abd4ffSJun Yang return ret; 92837f9b54bSShreyansh Jain } 929e4abd4ffSJun Yang } else { 930e4abd4ffSJun Yang DPAA_PMD_INFO("Base profile is associated to" 931e4abd4ffSJun Yang " RXQ fqid:%d\r\n", rxq->fqid); 932e4abd4ffSJun Yang if (fif->is_shared_mac) { 933e4abd4ffSJun Yang DPAA_PMD_ERR("Fatal: Base profile is associated" 934e4abd4ffSJun Yang " to shared interface on DPDK."); 935e4abd4ffSJun Yang return -EINVAL; 936e4abd4ffSJun Yang } 937e4abd4ffSJun Yang dpaa_intf->vsp_bpid[fif->base_profile_id] = 938e4abd4ffSJun Yang DPAA_MEMPOOL_TO_POOL_INFO(mp)->bpid; 939e4abd4ffSJun Yang } 940e4abd4ffSJun Yang } else { 941e4abd4ffSJun Yang dpaa_intf->vsp_bpid[0] = 942e4abd4ffSJun Yang DPAA_MEMPOOL_TO_POOL_INFO(mp)->bpid; 943e4abd4ffSJun Yang } 944e4abd4ffSJun Yang 945e4abd4ffSJun Yang dpaa_intf->valid = 1; 94655576ac2SHemant Agrawal DPAA_PMD_DEBUG("if:%s sg_on = %d, max_frm =%d", dpaa_intf->name, 9476b10d1f7SNipun Gupta fman_if_get_sg_enable(fif), 94855576ac2SHemant Agrawal dev->data->dev_conf.rxmode.max_rx_pkt_len); 9490c504f69SHemant Agrawal /* checking if push mode only, no error check for now */ 950a6a75240SNipun Gupta if (!rxq->is_static && 951a6a75240SNipun Gupta dpaa_push_mode_max_queue > dpaa_push_queue_idx) { 952b9c94167SNipun Gupta struct qman_portal *qp; 953a6a75240SNipun Gupta int q_fd; 954b9c94167SNipun Gupta 9550c504f69SHemant Agrawal dpaa_push_queue_idx++; 9560c504f69SHemant Agrawal opts.we_mask = QM_INITFQ_WE_FQCTRL | QM_INITFQ_WE_CONTEXTA; 9570c504f69SHemant Agrawal opts.fqd.fq_ctrl = QM_FQCTRL_AVOIDBLOCK | 9580c504f69SHemant Agrawal QM_FQCTRL_CTXASTASHING | 9590c504f69SHemant Agrawal QM_FQCTRL_PREFERINCACHE; 9600c504f69SHemant Agrawal opts.fqd.context_a.stashing.exclusive = 0; 961b9083ea5SNipun Gupta /* In muticore scenario stashing becomes a bottleneck on LS1046. 962b9083ea5SNipun Gupta * So do not enable stashing in this case 963b9083ea5SNipun Gupta */ 964b9083ea5SNipun Gupta if (dpaa_svr_family != SVR_LS1046A_FAMILY) 9650c504f69SHemant Agrawal opts.fqd.context_a.stashing.annotation_cl = 9660c504f69SHemant Agrawal DPAA_IF_RX_ANNOTATION_STASH; 9670c504f69SHemant Agrawal opts.fqd.context_a.stashing.data_cl = DPAA_IF_RX_DATA_STASH; 9680c504f69SHemant Agrawal opts.fqd.context_a.stashing.context_cl = 9690c504f69SHemant Agrawal DPAA_IF_RX_CONTEXT_STASH; 97062f53995SHemant Agrawal 9710c504f69SHemant Agrawal /*Create a channel and associate given queue with the channel*/ 9720c504f69SHemant Agrawal qman_alloc_pool_range((u32 *)&rxq->ch_id, 1, 1, 0); 9730c504f69SHemant Agrawal opts.we_mask = opts.we_mask | QM_INITFQ_WE_DESTWQ; 9740c504f69SHemant Agrawal opts.fqd.dest.channel = rxq->ch_id; 9750c504f69SHemant Agrawal opts.fqd.dest.wq = DPAA_IF_RX_PRIORITY; 9760c504f69SHemant Agrawal flags = QMAN_INITFQ_FLAG_SCHED; 9770c504f69SHemant Agrawal 9780c504f69SHemant Agrawal /* Configure tail drop */ 9790c504f69SHemant Agrawal if (dpaa_intf->cgr_rx) { 9800c504f69SHemant Agrawal opts.we_mask |= QM_INITFQ_WE_CGID; 9810c504f69SHemant Agrawal opts.fqd.cgid = dpaa_intf->cgr_rx[queue_idx].cgrid; 9820c504f69SHemant Agrawal opts.fqd.fq_ctrl |= QM_FQCTRL_CGE; 9830c504f69SHemant Agrawal } 9840c504f69SHemant Agrawal ret = qman_init_fq(rxq, flags, &opts); 9856fd3639aSHemant Agrawal if (ret) { 9866fd3639aSHemant Agrawal DPAA_PMD_ERR("Channel/Q association failed. fqid 0x%x " 9876fd3639aSHemant Agrawal "ret:%d(%s)", rxq->fqid, ret, strerror(ret)); 9886fd3639aSHemant Agrawal return ret; 9896fd3639aSHemant Agrawal } 99019b4aba2SHemant Agrawal if (dpaa_svr_family == SVR_LS1043A_FAMILY) { 99119b4aba2SHemant Agrawal rxq->cb.dqrr_dpdk_pull_cb = dpaa_rx_cb_no_prefetch; 99219b4aba2SHemant Agrawal } else { 993b9083ea5SNipun Gupta rxq->cb.dqrr_dpdk_pull_cb = dpaa_rx_cb; 994b9083ea5SNipun Gupta rxq->cb.dqrr_prepare = dpaa_rx_cb_prepare; 99519b4aba2SHemant Agrawal } 99619b4aba2SHemant Agrawal 9970c504f69SHemant Agrawal rxq->is_static = true; 998b9c94167SNipun Gupta 999b9c94167SNipun Gupta /* Allocate qman specific portals */ 1000a6a75240SNipun Gupta qp = fsl_qman_fq_portal_create(&q_fd); 1001b9c94167SNipun Gupta if (!qp) { 1002b9c94167SNipun Gupta DPAA_PMD_ERR("Unable to alloc fq portal"); 1003b9c94167SNipun Gupta return -1; 1004b9c94167SNipun Gupta } 1005b9c94167SNipun Gupta rxq->qp = qp; 1006a6a75240SNipun Gupta 1007a6a75240SNipun Gupta /* Set up the device interrupt handler */ 1008a6a75240SNipun Gupta if (!dev->intr_handle) { 1009a6a75240SNipun Gupta struct rte_dpaa_device *dpaa_dev; 1010a6a75240SNipun Gupta struct rte_device *rdev = dev->device; 1011a6a75240SNipun Gupta 1012a6a75240SNipun Gupta dpaa_dev = container_of(rdev, struct rte_dpaa_device, 1013a6a75240SNipun Gupta device); 1014a6a75240SNipun Gupta dev->intr_handle = &dpaa_dev->intr_handle; 1015a6a75240SNipun Gupta dev->intr_handle->intr_vec = rte_zmalloc(NULL, 1016a6a75240SNipun Gupta dpaa_push_mode_max_queue, 0); 1017a6a75240SNipun Gupta if (!dev->intr_handle->intr_vec) { 1018a6a75240SNipun Gupta DPAA_PMD_ERR("intr_vec alloc failed"); 1019a6a75240SNipun Gupta return -ENOMEM; 1020a6a75240SNipun Gupta } 1021a6a75240SNipun Gupta dev->intr_handle->nb_efd = dpaa_push_mode_max_queue; 1022a6a75240SNipun Gupta dev->intr_handle->max_intr = dpaa_push_mode_max_queue; 1023a6a75240SNipun Gupta } 1024a6a75240SNipun Gupta 1025a6a75240SNipun Gupta dev->intr_handle->type = RTE_INTR_HANDLE_EXT; 1026a6a75240SNipun Gupta dev->intr_handle->intr_vec[queue_idx] = queue_idx + 1; 1027a6a75240SNipun Gupta dev->intr_handle->efds[queue_idx] = q_fd; 1028a6a75240SNipun Gupta rxq->q_fd = q_fd; 10290c504f69SHemant Agrawal } 1030e1797f4bSAkhil Goyal rxq->bp_array = rte_dpaa_bpid_info; 103162f53995SHemant Agrawal dev->data->rx_queues[queue_idx] = rxq; 103262f53995SHemant Agrawal 103362f53995SHemant Agrawal /* configure the CGR size as per the desc size */ 103462f53995SHemant Agrawal if (dpaa_intf->cgr_rx) { 103562f53995SHemant Agrawal struct qm_mcc_initcgr cgr_opts = {0}; 103662f53995SHemant Agrawal 10372cf9264fSHemant Agrawal rxq->nb_desc = nb_desc; 103862f53995SHemant Agrawal /* Enable tail drop with cgr on this queue */ 103962f53995SHemant Agrawal qm_cgr_cs_thres_set64(&cgr_opts.cgr.cs_thres, nb_desc, 0); 104062f53995SHemant Agrawal ret = qman_modify_cgr(dpaa_intf->cgr_rx, 0, &cgr_opts); 104162f53995SHemant Agrawal if (ret) { 104262f53995SHemant Agrawal DPAA_PMD_WARN( 104362f53995SHemant Agrawal "rx taildrop modify fail on fqid %d (ret=%d)", 104462f53995SHemant Agrawal rxq->fqid, ret); 104562f53995SHemant Agrawal } 104662f53995SHemant Agrawal } 104737f9b54bSShreyansh Jain 104837f9b54bSShreyansh Jain return 0; 104937f9b54bSShreyansh Jain } 105037f9b54bSShreyansh Jain 10511e06b6dcSHemant Agrawal int 105277b7b81eSNeil Horman dpaa_eth_eventq_attach(const struct rte_eth_dev *dev, 10535e745593SSunil Kumar Kori int eth_rx_queue_id, 10545e745593SSunil Kumar Kori u16 ch_id, 10555e745593SSunil Kumar Kori const struct rte_event_eth_rx_adapter_queue_conf *queue_conf) 10565e745593SSunil Kumar Kori { 10575e745593SSunil Kumar Kori int ret; 10585e745593SSunil Kumar Kori u32 flags = 0; 10595e745593SSunil Kumar Kori struct dpaa_if *dpaa_intf = dev->data->dev_private; 10605e745593SSunil Kumar Kori struct qman_fq *rxq = &dpaa_intf->rx_queues[eth_rx_queue_id]; 10615e745593SSunil Kumar Kori struct qm_mcc_initfq opts = {0}; 10625e745593SSunil Kumar Kori 10635e745593SSunil Kumar Kori if (dpaa_push_mode_max_queue) 1064079a67c2SHemant Agrawal DPAA_PMD_WARN("PUSH mode q and EVENTDEV are not compatible\n" 1065079a67c2SHemant Agrawal "PUSH mode already enabled for first %d queues.\n" 10665e745593SSunil Kumar Kori "To disable set DPAA_PUSH_QUEUES_NUMBER to 0\n", 10675e745593SSunil Kumar Kori dpaa_push_mode_max_queue); 10685e745593SSunil Kumar Kori 10695e745593SSunil Kumar Kori dpaa_poll_queue_default_config(&opts); 10705e745593SSunil Kumar Kori 10715e745593SSunil Kumar Kori switch (queue_conf->ev.sched_type) { 10725e745593SSunil Kumar Kori case RTE_SCHED_TYPE_ATOMIC: 10735e745593SSunil Kumar Kori opts.fqd.fq_ctrl |= QM_FQCTRL_HOLDACTIVE; 10745e745593SSunil Kumar Kori /* Reset FQCTRL_AVOIDBLOCK bit as it is unnecessary 10755e745593SSunil Kumar Kori * configuration with HOLD_ACTIVE setting 10765e745593SSunil Kumar Kori */ 10775e745593SSunil Kumar Kori opts.fqd.fq_ctrl &= (~QM_FQCTRL_AVOIDBLOCK); 10785e745593SSunil Kumar Kori rxq->cb.dqrr_dpdk_cb = dpaa_rx_cb_atomic; 10795e745593SSunil Kumar Kori break; 10805e745593SSunil Kumar Kori case RTE_SCHED_TYPE_ORDERED: 10815e745593SSunil Kumar Kori DPAA_PMD_ERR("Ordered queue schedule type is not supported\n"); 10825e745593SSunil Kumar Kori return -1; 10835e745593SSunil Kumar Kori default: 10845e745593SSunil Kumar Kori opts.fqd.fq_ctrl |= QM_FQCTRL_AVOIDBLOCK; 10855e745593SSunil Kumar Kori rxq->cb.dqrr_dpdk_cb = dpaa_rx_cb_parallel; 10865e745593SSunil Kumar Kori break; 10875e745593SSunil Kumar Kori } 10885e745593SSunil Kumar Kori 10895e745593SSunil Kumar Kori opts.we_mask = opts.we_mask | QM_INITFQ_WE_DESTWQ; 10905e745593SSunil Kumar Kori opts.fqd.dest.channel = ch_id; 10915e745593SSunil Kumar Kori opts.fqd.dest.wq = queue_conf->ev.priority; 10925e745593SSunil Kumar Kori 10935e745593SSunil Kumar Kori if (dpaa_intf->cgr_rx) { 10945e745593SSunil Kumar Kori opts.we_mask |= QM_INITFQ_WE_CGID; 10955e745593SSunil Kumar Kori opts.fqd.cgid = dpaa_intf->cgr_rx[eth_rx_queue_id].cgrid; 10965e745593SSunil Kumar Kori opts.fqd.fq_ctrl |= QM_FQCTRL_CGE; 10975e745593SSunil Kumar Kori } 10985e745593SSunil Kumar Kori 10995e745593SSunil Kumar Kori flags = QMAN_INITFQ_FLAG_SCHED; 11005e745593SSunil Kumar Kori 11015e745593SSunil Kumar Kori ret = qman_init_fq(rxq, flags, &opts); 11025e745593SSunil Kumar Kori if (ret) { 11036fd3639aSHemant Agrawal DPAA_PMD_ERR("Ev-Channel/Q association failed. fqid 0x%x " 11046fd3639aSHemant Agrawal "ret:%d(%s)", rxq->fqid, ret, strerror(ret)); 11055e745593SSunil Kumar Kori return ret; 11065e745593SSunil Kumar Kori } 11075e745593SSunil Kumar Kori 11085e745593SSunil Kumar Kori /* copy configuration which needs to be filled during dequeue */ 11095e745593SSunil Kumar Kori memcpy(&rxq->ev, &queue_conf->ev, sizeof(struct rte_event)); 11105e745593SSunil Kumar Kori dev->data->rx_queues[eth_rx_queue_id] = rxq; 11115e745593SSunil Kumar Kori 11125e745593SSunil Kumar Kori return ret; 11135e745593SSunil Kumar Kori } 11145e745593SSunil Kumar Kori 11151e06b6dcSHemant Agrawal int 111677b7b81eSNeil Horman dpaa_eth_eventq_detach(const struct rte_eth_dev *dev, 11175e745593SSunil Kumar Kori int eth_rx_queue_id) 11185e745593SSunil Kumar Kori { 11195e745593SSunil Kumar Kori struct qm_mcc_initfq opts; 11205e745593SSunil Kumar Kori int ret; 11215e745593SSunil Kumar Kori u32 flags = 0; 11225e745593SSunil Kumar Kori struct dpaa_if *dpaa_intf = dev->data->dev_private; 11235e745593SSunil Kumar Kori struct qman_fq *rxq = &dpaa_intf->rx_queues[eth_rx_queue_id]; 11245e745593SSunil Kumar Kori 11255e745593SSunil Kumar Kori dpaa_poll_queue_default_config(&opts); 11265e745593SSunil Kumar Kori 11275e745593SSunil Kumar Kori if (dpaa_intf->cgr_rx) { 11285e745593SSunil Kumar Kori opts.we_mask |= QM_INITFQ_WE_CGID; 11295e745593SSunil Kumar Kori opts.fqd.cgid = dpaa_intf->cgr_rx[eth_rx_queue_id].cgrid; 11305e745593SSunil Kumar Kori opts.fqd.fq_ctrl |= QM_FQCTRL_CGE; 11315e745593SSunil Kumar Kori } 11325e745593SSunil Kumar Kori 11335e745593SSunil Kumar Kori ret = qman_init_fq(rxq, flags, &opts); 11345e745593SSunil Kumar Kori if (ret) { 11355e745593SSunil Kumar Kori DPAA_PMD_ERR("init rx fqid %d failed with ret: %d", 11365e745593SSunil Kumar Kori rxq->fqid, ret); 11375e745593SSunil Kumar Kori } 11385e745593SSunil Kumar Kori 11395e745593SSunil Kumar Kori rxq->cb.dqrr_dpdk_cb = NULL; 11405e745593SSunil Kumar Kori dev->data->rx_queues[eth_rx_queue_id] = NULL; 11415e745593SSunil Kumar Kori 11425e745593SSunil Kumar Kori return 0; 11435e745593SSunil Kumar Kori } 11445e745593SSunil Kumar Kori 114537f9b54bSShreyansh Jain static 114637f9b54bSShreyansh Jain void dpaa_eth_rx_queue_release(void *rxq __rte_unused) 114737f9b54bSShreyansh Jain { 114837f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 114937f9b54bSShreyansh Jain } 115037f9b54bSShreyansh Jain 115137f9b54bSShreyansh Jain static 115237f9b54bSShreyansh Jain int dpaa_eth_tx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx, 115337f9b54bSShreyansh Jain uint16_t nb_desc __rte_unused, 115437f9b54bSShreyansh Jain unsigned int socket_id __rte_unused, 1155e335cce4SHemant Agrawal const struct rte_eth_txconf *tx_conf) 115637f9b54bSShreyansh Jain { 115737f9b54bSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 11582cf9264fSHemant Agrawal struct qman_fq *txq = &dpaa_intf->tx_queues[queue_idx]; 115937f9b54bSShreyansh Jain 116037f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 116137f9b54bSShreyansh Jain 1162e335cce4SHemant Agrawal /* Tx deferred start is not supported */ 1163e335cce4SHemant Agrawal if (tx_conf->tx_deferred_start) { 1164e335cce4SHemant Agrawal DPAA_PMD_ERR("%p:Tx deferred start not supported", (void *)dev); 1165e335cce4SHemant Agrawal return -EINVAL; 1166e335cce4SHemant Agrawal } 11672cf9264fSHemant Agrawal txq->nb_desc = UINT16_MAX; 11682cf9264fSHemant Agrawal txq->offloads = tx_conf->offloads; 11692cf9264fSHemant Agrawal 11706fd3639aSHemant Agrawal if (queue_idx >= dev->data->nb_tx_queues) { 11716fd3639aSHemant Agrawal rte_errno = EOVERFLOW; 11726fd3639aSHemant Agrawal DPAA_PMD_ERR("%p: queue index out of range (%u >= %u)", 11736fd3639aSHemant Agrawal (void *)dev, queue_idx, dev->data->nb_tx_queues); 11746fd3639aSHemant Agrawal return -rte_errno; 11756fd3639aSHemant Agrawal } 11766fd3639aSHemant Agrawal 11776fd3639aSHemant Agrawal DPAA_PMD_INFO("Tx queue setup for queue index: %d fq_id (0x%x)", 11782cf9264fSHemant Agrawal queue_idx, txq->fqid); 11792cf9264fSHemant Agrawal dev->data->tx_queues[queue_idx] = txq; 11809124e65dSGagandeep Singh 118137f9b54bSShreyansh Jain return 0; 118237f9b54bSShreyansh Jain } 118337f9b54bSShreyansh Jain 118437f9b54bSShreyansh Jain static void dpaa_eth_tx_queue_release(void *txq __rte_unused) 1185ff9e112dSShreyansh Jain { 1186ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 1187ff9e112dSShreyansh Jain } 1188ff9e112dSShreyansh Jain 1189b005d729SHemant Agrawal static uint32_t 1190b005d729SHemant Agrawal dpaa_dev_rx_queue_count(struct rte_eth_dev *dev, uint16_t rx_queue_id) 1191b005d729SHemant Agrawal { 1192b005d729SHemant Agrawal struct dpaa_if *dpaa_intf = dev->data->dev_private; 1193b005d729SHemant Agrawal struct qman_fq *rxq = &dpaa_intf->rx_queues[rx_queue_id]; 1194b005d729SHemant Agrawal u32 frm_cnt = 0; 1195b005d729SHemant Agrawal 1196b005d729SHemant Agrawal PMD_INIT_FUNC_TRACE(); 1197b005d729SHemant Agrawal 1198b005d729SHemant Agrawal if (qman_query_fq_frm_cnt(rxq, &frm_cnt) == 0) { 1199b7c7ff6eSStephen Hemminger DPAA_PMD_DEBUG("RX frame count for q(%d) is %u", 1200b005d729SHemant Agrawal rx_queue_id, frm_cnt); 1201b005d729SHemant Agrawal } 1202b005d729SHemant Agrawal return frm_cnt; 1203b005d729SHemant Agrawal } 1204b005d729SHemant Agrawal 1205e124a69fSShreyansh Jain static int dpaa_link_down(struct rte_eth_dev *dev) 1206e124a69fSShreyansh Jain { 1207f231d48dSRohit Raj struct fman_if *fif = dev->process_private; 1208f231d48dSRohit Raj struct __fman_if *__fif; 1209f231d48dSRohit Raj 1210e124a69fSShreyansh Jain PMD_INIT_FUNC_TRACE(); 1211e124a69fSShreyansh Jain 1212f231d48dSRohit Raj __fif = container_of(fif, struct __fman_if, __if); 1213f231d48dSRohit Raj 1214f231d48dSRohit Raj if (dev->data->dev_flags & RTE_ETH_DEV_INTR_LSC) 1215f231d48dSRohit Raj dpaa_update_link_status(__fif->node_name, ETH_LINK_DOWN); 1216f231d48dSRohit Raj else 1217e124a69fSShreyansh Jain dpaa_eth_dev_stop(dev); 1218e124a69fSShreyansh Jain return 0; 1219e124a69fSShreyansh Jain } 1220e124a69fSShreyansh Jain 1221e124a69fSShreyansh Jain static int dpaa_link_up(struct rte_eth_dev *dev) 1222e124a69fSShreyansh Jain { 1223f231d48dSRohit Raj struct fman_if *fif = dev->process_private; 1224f231d48dSRohit Raj struct __fman_if *__fif; 1225f231d48dSRohit Raj 1226e124a69fSShreyansh Jain PMD_INIT_FUNC_TRACE(); 1227e124a69fSShreyansh Jain 1228f231d48dSRohit Raj __fif = container_of(fif, struct __fman_if, __if); 1229f231d48dSRohit Raj 1230f231d48dSRohit Raj if (dev->data->dev_flags & RTE_ETH_DEV_INTR_LSC) 1231f231d48dSRohit Raj dpaa_update_link_status(__fif->node_name, ETH_LINK_UP); 1232f231d48dSRohit Raj else 1233e124a69fSShreyansh Jain dpaa_eth_dev_start(dev); 1234e124a69fSShreyansh Jain return 0; 1235e124a69fSShreyansh Jain } 1236e124a69fSShreyansh Jain 1237fe6c6032SShreyansh Jain static int 123812a4678aSShreyansh Jain dpaa_flow_ctrl_set(struct rte_eth_dev *dev, 123912a4678aSShreyansh Jain struct rte_eth_fc_conf *fc_conf) 124012a4678aSShreyansh Jain { 124112a4678aSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 124212a4678aSShreyansh Jain struct rte_eth_fc_conf *net_fc; 124312a4678aSShreyansh Jain 124412a4678aSShreyansh Jain PMD_INIT_FUNC_TRACE(); 124512a4678aSShreyansh Jain 124612a4678aSShreyansh Jain if (!(dpaa_intf->fc_conf)) { 124712a4678aSShreyansh Jain dpaa_intf->fc_conf = rte_zmalloc(NULL, 124812a4678aSShreyansh Jain sizeof(struct rte_eth_fc_conf), MAX_CACHELINE); 124912a4678aSShreyansh Jain if (!dpaa_intf->fc_conf) { 125012a4678aSShreyansh Jain DPAA_PMD_ERR("unable to save flow control info"); 125112a4678aSShreyansh Jain return -ENOMEM; 125212a4678aSShreyansh Jain } 125312a4678aSShreyansh Jain } 125412a4678aSShreyansh Jain net_fc = dpaa_intf->fc_conf; 125512a4678aSShreyansh Jain 125612a4678aSShreyansh Jain if (fc_conf->high_water < fc_conf->low_water) { 125712a4678aSShreyansh Jain DPAA_PMD_ERR("Incorrect Flow Control Configuration"); 125812a4678aSShreyansh Jain return -EINVAL; 125912a4678aSShreyansh Jain } 126012a4678aSShreyansh Jain 126112a4678aSShreyansh Jain if (fc_conf->mode == RTE_FC_NONE) { 126212a4678aSShreyansh Jain return 0; 126312a4678aSShreyansh Jain } else if (fc_conf->mode == RTE_FC_TX_PAUSE || 126412a4678aSShreyansh Jain fc_conf->mode == RTE_FC_FULL) { 12656b10d1f7SNipun Gupta fman_if_set_fc_threshold(dev->process_private, 12666b10d1f7SNipun Gupta fc_conf->high_water, 126712a4678aSShreyansh Jain fc_conf->low_water, 126812a4678aSShreyansh Jain dpaa_intf->bp_info->bpid); 126912a4678aSShreyansh Jain if (fc_conf->pause_time) 12706b10d1f7SNipun Gupta fman_if_set_fc_quanta(dev->process_private, 127112a4678aSShreyansh Jain fc_conf->pause_time); 127212a4678aSShreyansh Jain } 127312a4678aSShreyansh Jain 127412a4678aSShreyansh Jain /* Save the information in dpaa device */ 127512a4678aSShreyansh Jain net_fc->pause_time = fc_conf->pause_time; 127612a4678aSShreyansh Jain net_fc->high_water = fc_conf->high_water; 127712a4678aSShreyansh Jain net_fc->low_water = fc_conf->low_water; 127812a4678aSShreyansh Jain net_fc->send_xon = fc_conf->send_xon; 127912a4678aSShreyansh Jain net_fc->mac_ctrl_frame_fwd = fc_conf->mac_ctrl_frame_fwd; 128012a4678aSShreyansh Jain net_fc->mode = fc_conf->mode; 128112a4678aSShreyansh Jain net_fc->autoneg = fc_conf->autoneg; 128212a4678aSShreyansh Jain 128312a4678aSShreyansh Jain return 0; 128412a4678aSShreyansh Jain } 128512a4678aSShreyansh Jain 128612a4678aSShreyansh Jain static int 128712a4678aSShreyansh Jain dpaa_flow_ctrl_get(struct rte_eth_dev *dev, 128812a4678aSShreyansh Jain struct rte_eth_fc_conf *fc_conf) 128912a4678aSShreyansh Jain { 129012a4678aSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 129112a4678aSShreyansh Jain struct rte_eth_fc_conf *net_fc = dpaa_intf->fc_conf; 129212a4678aSShreyansh Jain int ret; 129312a4678aSShreyansh Jain 129412a4678aSShreyansh Jain PMD_INIT_FUNC_TRACE(); 129512a4678aSShreyansh Jain 129612a4678aSShreyansh Jain if (net_fc) { 129712a4678aSShreyansh Jain fc_conf->pause_time = net_fc->pause_time; 129812a4678aSShreyansh Jain fc_conf->high_water = net_fc->high_water; 129912a4678aSShreyansh Jain fc_conf->low_water = net_fc->low_water; 130012a4678aSShreyansh Jain fc_conf->send_xon = net_fc->send_xon; 130112a4678aSShreyansh Jain fc_conf->mac_ctrl_frame_fwd = net_fc->mac_ctrl_frame_fwd; 130212a4678aSShreyansh Jain fc_conf->mode = net_fc->mode; 130312a4678aSShreyansh Jain fc_conf->autoneg = net_fc->autoneg; 130412a4678aSShreyansh Jain return 0; 130512a4678aSShreyansh Jain } 13066b10d1f7SNipun Gupta ret = fman_if_get_fc_threshold(dev->process_private); 130712a4678aSShreyansh Jain if (ret) { 130812a4678aSShreyansh Jain fc_conf->mode = RTE_FC_TX_PAUSE; 13096b10d1f7SNipun Gupta fc_conf->pause_time = 13106b10d1f7SNipun Gupta fman_if_get_fc_quanta(dev->process_private); 131112a4678aSShreyansh Jain } else { 131212a4678aSShreyansh Jain fc_conf->mode = RTE_FC_NONE; 131312a4678aSShreyansh Jain } 131412a4678aSShreyansh Jain 131512a4678aSShreyansh Jain return 0; 131612a4678aSShreyansh Jain } 131712a4678aSShreyansh Jain 131812a4678aSShreyansh Jain static int 1319fe6c6032SShreyansh Jain dpaa_dev_add_mac_addr(struct rte_eth_dev *dev, 13206d13ea8eSOlivier Matz struct rte_ether_addr *addr, 1321fe6c6032SShreyansh Jain uint32_t index, 1322fe6c6032SShreyansh Jain __rte_unused uint32_t pool) 1323fe6c6032SShreyansh Jain { 1324fe6c6032SShreyansh Jain int ret; 1325fe6c6032SShreyansh Jain 1326fe6c6032SShreyansh Jain PMD_INIT_FUNC_TRACE(); 1327fe6c6032SShreyansh Jain 13286b10d1f7SNipun Gupta ret = fman_if_add_mac_addr(dev->process_private, 13296b10d1f7SNipun Gupta addr->addr_bytes, index); 1330fe6c6032SShreyansh Jain 1331fe6c6032SShreyansh Jain if (ret) 1332b7c7ff6eSStephen Hemminger DPAA_PMD_ERR("Adding the MAC ADDR failed: err = %d", ret); 1333fe6c6032SShreyansh Jain return 0; 1334fe6c6032SShreyansh Jain } 1335fe6c6032SShreyansh Jain 1336fe6c6032SShreyansh Jain static void 1337fe6c6032SShreyansh Jain dpaa_dev_remove_mac_addr(struct rte_eth_dev *dev, 1338fe6c6032SShreyansh Jain uint32_t index) 1339fe6c6032SShreyansh Jain { 1340fe6c6032SShreyansh Jain PMD_INIT_FUNC_TRACE(); 1341fe6c6032SShreyansh Jain 13426b10d1f7SNipun Gupta fman_if_clear_mac_addr(dev->process_private, index); 1343fe6c6032SShreyansh Jain } 1344fe6c6032SShreyansh Jain 1345caccf8b3SOlivier Matz static int 1346fe6c6032SShreyansh Jain dpaa_dev_set_mac_addr(struct rte_eth_dev *dev, 13476d13ea8eSOlivier Matz struct rte_ether_addr *addr) 1348fe6c6032SShreyansh Jain { 1349fe6c6032SShreyansh Jain int ret; 1350fe6c6032SShreyansh Jain 1351fe6c6032SShreyansh Jain PMD_INIT_FUNC_TRACE(); 1352fe6c6032SShreyansh Jain 13536b10d1f7SNipun Gupta ret = fman_if_add_mac_addr(dev->process_private, addr->addr_bytes, 0); 1354fe6c6032SShreyansh Jain if (ret) 1355b7c7ff6eSStephen Hemminger DPAA_PMD_ERR("Setting the MAC ADDR failed %d", ret); 1356caccf8b3SOlivier Matz 1357caccf8b3SOlivier Matz return ret; 1358fe6c6032SShreyansh Jain } 1359fe6c6032SShreyansh Jain 1360627e677dSSachin Saxena static int 1361627e677dSSachin Saxena dpaa_dev_rss_hash_update(struct rte_eth_dev *dev, 1362627e677dSSachin Saxena struct rte_eth_rss_conf *rss_conf) 1363627e677dSSachin Saxena { 1364627e677dSSachin Saxena struct rte_eth_dev_data *data = dev->data; 1365627e677dSSachin Saxena struct rte_eth_conf *eth_conf = &data->dev_conf; 1366627e677dSSachin Saxena 1367627e677dSSachin Saxena PMD_INIT_FUNC_TRACE(); 1368627e677dSSachin Saxena 1369627e677dSSachin Saxena if (!(default_q || fmc_q)) { 1370627e677dSSachin Saxena if (dpaa_fm_config(dev, rss_conf->rss_hf)) { 1371627e677dSSachin Saxena DPAA_PMD_ERR("FM port configuration: Failed\n"); 1372627e677dSSachin Saxena return -1; 1373627e677dSSachin Saxena } 1374627e677dSSachin Saxena eth_conf->rx_adv_conf.rss_conf.rss_hf = rss_conf->rss_hf; 1375627e677dSSachin Saxena } else { 1376627e677dSSachin Saxena DPAA_PMD_ERR("Function not supported\n"); 1377627e677dSSachin Saxena return -ENOTSUP; 1378627e677dSSachin Saxena } 1379627e677dSSachin Saxena return 0; 1380627e677dSSachin Saxena } 1381627e677dSSachin Saxena 1382627e677dSSachin Saxena static int 1383627e677dSSachin Saxena dpaa_dev_rss_hash_conf_get(struct rte_eth_dev *dev, 1384627e677dSSachin Saxena struct rte_eth_rss_conf *rss_conf) 1385627e677dSSachin Saxena { 1386627e677dSSachin Saxena struct rte_eth_dev_data *data = dev->data; 1387627e677dSSachin Saxena struct rte_eth_conf *eth_conf = &data->dev_conf; 1388627e677dSSachin Saxena 1389627e677dSSachin Saxena /* dpaa does not support rss_key, so length should be 0*/ 1390627e677dSSachin Saxena rss_conf->rss_key_len = 0; 1391627e677dSSachin Saxena rss_conf->rss_hf = eth_conf->rx_adv_conf.rss_conf.rss_hf; 1392627e677dSSachin Saxena return 0; 1393627e677dSSachin Saxena } 1394627e677dSSachin Saxena 1395b1b5d6c9SNipun Gupta static int dpaa_dev_queue_intr_enable(struct rte_eth_dev *dev, 1396b1b5d6c9SNipun Gupta uint16_t queue_id) 1397b1b5d6c9SNipun Gupta { 1398b1b5d6c9SNipun Gupta struct dpaa_if *dpaa_intf = dev->data->dev_private; 1399b1b5d6c9SNipun Gupta struct qman_fq *rxq = &dpaa_intf->rx_queues[queue_id]; 1400b1b5d6c9SNipun Gupta 1401b1b5d6c9SNipun Gupta if (!rxq->is_static) 1402b1b5d6c9SNipun Gupta return -EINVAL; 1403b1b5d6c9SNipun Gupta 1404b1b5d6c9SNipun Gupta return qman_fq_portal_irqsource_add(rxq->qp, QM_PIRQ_DQRI); 1405b1b5d6c9SNipun Gupta } 1406b1b5d6c9SNipun Gupta 1407b1b5d6c9SNipun Gupta static int dpaa_dev_queue_intr_disable(struct rte_eth_dev *dev, 1408b1b5d6c9SNipun Gupta uint16_t queue_id) 1409b1b5d6c9SNipun Gupta { 1410b1b5d6c9SNipun Gupta struct dpaa_if *dpaa_intf = dev->data->dev_private; 1411b1b5d6c9SNipun Gupta struct qman_fq *rxq = &dpaa_intf->rx_queues[queue_id]; 1412b1b5d6c9SNipun Gupta uint32_t temp; 1413b1b5d6c9SNipun Gupta ssize_t temp1; 1414b1b5d6c9SNipun Gupta 1415b1b5d6c9SNipun Gupta if (!rxq->is_static) 1416b1b5d6c9SNipun Gupta return -EINVAL; 1417b1b5d6c9SNipun Gupta 1418b1b5d6c9SNipun Gupta qman_fq_portal_irqsource_remove(rxq->qp, ~0); 1419b1b5d6c9SNipun Gupta 1420b1b5d6c9SNipun Gupta temp1 = read(rxq->q_fd, &temp, sizeof(temp)); 1421b1b5d6c9SNipun Gupta if (temp1 != sizeof(temp)) 1422df80d4f8SHemant Agrawal DPAA_PMD_ERR("irq read error"); 1423b1b5d6c9SNipun Gupta 1424b1b5d6c9SNipun Gupta qman_fq_portal_thread_irq(rxq->qp); 1425b1b5d6c9SNipun Gupta 1426b1b5d6c9SNipun Gupta return 0; 1427b1b5d6c9SNipun Gupta } 1428b1b5d6c9SNipun Gupta 14292cf9264fSHemant Agrawal static void 14302cf9264fSHemant Agrawal dpaa_rxq_info_get(struct rte_eth_dev *dev, uint16_t queue_id, 14312cf9264fSHemant Agrawal struct rte_eth_rxq_info *qinfo) 14322cf9264fSHemant Agrawal { 14332cf9264fSHemant Agrawal struct dpaa_if *dpaa_intf = dev->data->dev_private; 14342cf9264fSHemant Agrawal struct qman_fq *rxq; 14352cf9264fSHemant Agrawal 14362cf9264fSHemant Agrawal rxq = dev->data->rx_queues[queue_id]; 14372cf9264fSHemant Agrawal 14382cf9264fSHemant Agrawal qinfo->mp = dpaa_intf->bp_info->mp; 14392cf9264fSHemant Agrawal qinfo->scattered_rx = dev->data->scattered_rx; 14402cf9264fSHemant Agrawal qinfo->nb_desc = rxq->nb_desc; 14412cf9264fSHemant Agrawal qinfo->conf.rx_free_thresh = 1; 14422cf9264fSHemant Agrawal qinfo->conf.rx_drop_en = 1; 14432cf9264fSHemant Agrawal qinfo->conf.rx_deferred_start = 0; 14442cf9264fSHemant Agrawal qinfo->conf.offloads = rxq->offloads; 14452cf9264fSHemant Agrawal } 14462cf9264fSHemant Agrawal 14472cf9264fSHemant Agrawal static void 14482cf9264fSHemant Agrawal dpaa_txq_info_get(struct rte_eth_dev *dev, uint16_t queue_id, 14492cf9264fSHemant Agrawal struct rte_eth_txq_info *qinfo) 14502cf9264fSHemant Agrawal { 14512cf9264fSHemant Agrawal struct qman_fq *txq; 14522cf9264fSHemant Agrawal 14532cf9264fSHemant Agrawal txq = dev->data->tx_queues[queue_id]; 14542cf9264fSHemant Agrawal 14552cf9264fSHemant Agrawal qinfo->nb_desc = txq->nb_desc; 14562cf9264fSHemant Agrawal qinfo->conf.tx_thresh.pthresh = 0; 14572cf9264fSHemant Agrawal qinfo->conf.tx_thresh.hthresh = 0; 14582cf9264fSHemant Agrawal qinfo->conf.tx_thresh.wthresh = 0; 14592cf9264fSHemant Agrawal 14602cf9264fSHemant Agrawal qinfo->conf.tx_free_thresh = 0; 14612cf9264fSHemant Agrawal qinfo->conf.tx_rs_thresh = 0; 14622cf9264fSHemant Agrawal qinfo->conf.offloads = txq->offloads; 14632cf9264fSHemant Agrawal qinfo->conf.tx_deferred_start = 0; 14642cf9264fSHemant Agrawal } 14652cf9264fSHemant Agrawal 1466ff9e112dSShreyansh Jain static struct eth_dev_ops dpaa_devops = { 1467ff9e112dSShreyansh Jain .dev_configure = dpaa_eth_dev_configure, 1468ff9e112dSShreyansh Jain .dev_start = dpaa_eth_dev_start, 1469ff9e112dSShreyansh Jain .dev_stop = dpaa_eth_dev_stop, 1470ff9e112dSShreyansh Jain .dev_close = dpaa_eth_dev_close, 1471799db456SShreyansh Jain .dev_infos_get = dpaa_eth_dev_info, 1472a7bdc3bdSShreyansh Jain .dev_supported_ptypes_get = dpaa_supported_ptypes_get, 147337f9b54bSShreyansh Jain 147437f9b54bSShreyansh Jain .rx_queue_setup = dpaa_eth_rx_queue_setup, 147537f9b54bSShreyansh Jain .tx_queue_setup = dpaa_eth_tx_queue_setup, 147637f9b54bSShreyansh Jain .rx_queue_release = dpaa_eth_rx_queue_release, 147737f9b54bSShreyansh Jain .tx_queue_release = dpaa_eth_tx_queue_release, 14782e6f5657SApeksha Gupta .rx_burst_mode_get = dpaa_dev_rx_burst_mode_get, 14792e6f5657SApeksha Gupta .tx_burst_mode_get = dpaa_dev_tx_burst_mode_get, 14802cf9264fSHemant Agrawal .rxq_info_get = dpaa_rxq_info_get, 14812cf9264fSHemant Agrawal .txq_info_get = dpaa_txq_info_get, 14822cf9264fSHemant Agrawal 148312a4678aSShreyansh Jain .flow_ctrl_get = dpaa_flow_ctrl_get, 148412a4678aSShreyansh Jain .flow_ctrl_set = dpaa_flow_ctrl_set, 148512a4678aSShreyansh Jain 1486e124a69fSShreyansh Jain .link_update = dpaa_eth_link_update, 1487e1ad3a05SShreyansh Jain .stats_get = dpaa_eth_stats_get, 1488b21ed3e2SHemant Agrawal .xstats_get = dpaa_dev_xstats_get, 1489b21ed3e2SHemant Agrawal .xstats_get_by_id = dpaa_xstats_get_by_id, 1490b21ed3e2SHemant Agrawal .xstats_get_names_by_id = dpaa_xstats_get_names_by_id, 1491b21ed3e2SHemant Agrawal .xstats_get_names = dpaa_xstats_get_names, 1492b21ed3e2SHemant Agrawal .xstats_reset = dpaa_eth_stats_reset, 1493e1ad3a05SShreyansh Jain .stats_reset = dpaa_eth_stats_reset, 149495ef603dSShreyansh Jain .promiscuous_enable = dpaa_eth_promiscuous_enable, 149595ef603dSShreyansh Jain .promiscuous_disable = dpaa_eth_promiscuous_disable, 149644dd70a3SShreyansh Jain .allmulticast_enable = dpaa_eth_multicast_enable, 149744dd70a3SShreyansh Jain .allmulticast_disable = dpaa_eth_multicast_disable, 14980cbec027SShreyansh Jain .mtu_set = dpaa_mtu_set, 1499e124a69fSShreyansh Jain .dev_set_link_down = dpaa_link_down, 1500e124a69fSShreyansh Jain .dev_set_link_up = dpaa_link_up, 1501fe6c6032SShreyansh Jain .mac_addr_add = dpaa_dev_add_mac_addr, 1502fe6c6032SShreyansh Jain .mac_addr_remove = dpaa_dev_remove_mac_addr, 1503fe6c6032SShreyansh Jain .mac_addr_set = dpaa_dev_set_mac_addr, 1504fe6c6032SShreyansh Jain 1505cf0fab1dSHemant Agrawal .fw_version_get = dpaa_fw_version_get, 1506b1b5d6c9SNipun Gupta 1507b1b5d6c9SNipun Gupta .rx_queue_intr_enable = dpaa_dev_queue_intr_enable, 1508b1b5d6c9SNipun Gupta .rx_queue_intr_disable = dpaa_dev_queue_intr_disable, 1509627e677dSSachin Saxena .rss_hash_update = dpaa_dev_rss_hash_update, 1510627e677dSSachin Saxena .rss_hash_conf_get = dpaa_dev_rss_hash_conf_get, 1511ff9e112dSShreyansh Jain }; 1512ff9e112dSShreyansh Jain 15138c3495f5SHemant Agrawal static bool 15148c3495f5SHemant Agrawal is_device_supported(struct rte_eth_dev *dev, struct rte_dpaa_driver *drv) 15158c3495f5SHemant Agrawal { 15168c3495f5SHemant Agrawal if (strcmp(dev->device->driver->name, 15178c3495f5SHemant Agrawal drv->driver.name)) 15188c3495f5SHemant Agrawal return false; 15198c3495f5SHemant Agrawal 15208c3495f5SHemant Agrawal return true; 15218c3495f5SHemant Agrawal } 15228c3495f5SHemant Agrawal 15238c3495f5SHemant Agrawal static bool 15248c3495f5SHemant Agrawal is_dpaa_supported(struct rte_eth_dev *dev) 15258c3495f5SHemant Agrawal { 15268c3495f5SHemant Agrawal return is_device_supported(dev, &rte_dpaa_pmd); 15278c3495f5SHemant Agrawal } 15288c3495f5SHemant Agrawal 15291e06b6dcSHemant Agrawal int 1530ae8f4cf3SFerruh Yigit rte_pmd_dpaa_set_tx_loopback(uint16_t port, uint8_t on) 15318c3495f5SHemant Agrawal { 15328c3495f5SHemant Agrawal struct rte_eth_dev *dev; 15338c3495f5SHemant Agrawal 15348c3495f5SHemant Agrawal RTE_ETH_VALID_PORTID_OR_ERR_RET(port, -ENODEV); 15358c3495f5SHemant Agrawal 15368c3495f5SHemant Agrawal dev = &rte_eth_devices[port]; 15378c3495f5SHemant Agrawal 15388c3495f5SHemant Agrawal if (!is_dpaa_supported(dev)) 15398c3495f5SHemant Agrawal return -ENOTSUP; 15408c3495f5SHemant Agrawal 15418c3495f5SHemant Agrawal if (on) 15426b10d1f7SNipun Gupta fman_if_loopback_enable(dev->process_private); 15438c3495f5SHemant Agrawal else 15446b10d1f7SNipun Gupta fman_if_loopback_disable(dev->process_private); 15458c3495f5SHemant Agrawal 15468c3495f5SHemant Agrawal return 0; 15478c3495f5SHemant Agrawal } 15488c3495f5SHemant Agrawal 15496b10d1f7SNipun Gupta static int dpaa_fc_set_default(struct dpaa_if *dpaa_intf, 15506b10d1f7SNipun Gupta struct fman_if *fman_intf) 155112a4678aSShreyansh Jain { 155212a4678aSShreyansh Jain struct rte_eth_fc_conf *fc_conf; 155312a4678aSShreyansh Jain int ret; 155412a4678aSShreyansh Jain 155512a4678aSShreyansh Jain PMD_INIT_FUNC_TRACE(); 155612a4678aSShreyansh Jain 155712a4678aSShreyansh Jain if (!(dpaa_intf->fc_conf)) { 155812a4678aSShreyansh Jain dpaa_intf->fc_conf = rte_zmalloc(NULL, 155912a4678aSShreyansh Jain sizeof(struct rte_eth_fc_conf), MAX_CACHELINE); 156012a4678aSShreyansh Jain if (!dpaa_intf->fc_conf) { 156112a4678aSShreyansh Jain DPAA_PMD_ERR("unable to save flow control info"); 156212a4678aSShreyansh Jain return -ENOMEM; 156312a4678aSShreyansh Jain } 156412a4678aSShreyansh Jain } 156512a4678aSShreyansh Jain fc_conf = dpaa_intf->fc_conf; 15666b10d1f7SNipun Gupta ret = fman_if_get_fc_threshold(fman_intf); 156712a4678aSShreyansh Jain if (ret) { 156812a4678aSShreyansh Jain fc_conf->mode = RTE_FC_TX_PAUSE; 15696b10d1f7SNipun Gupta fc_conf->pause_time = fman_if_get_fc_quanta(fman_intf); 157012a4678aSShreyansh Jain } else { 157112a4678aSShreyansh Jain fc_conf->mode = RTE_FC_NONE; 157212a4678aSShreyansh Jain } 157312a4678aSShreyansh Jain 157412a4678aSShreyansh Jain return 0; 157512a4678aSShreyansh Jain } 157612a4678aSShreyansh Jain 157737f9b54bSShreyansh Jain /* Initialise an Rx FQ */ 157862f53995SHemant Agrawal static int dpaa_rx_queue_init(struct qman_fq *fq, struct qman_cgr *cgr_rx, 157937f9b54bSShreyansh Jain uint32_t fqid) 158037f9b54bSShreyansh Jain { 15818d804cf1SHemant Agrawal struct qm_mcc_initfq opts = {0}; 158237f9b54bSShreyansh Jain int ret; 1583f04e7139SHemant Agrawal u32 flags = QMAN_FQ_FLAG_NO_ENQUEUE; 158462f53995SHemant Agrawal struct qm_mcc_initcgr cgr_opts = { 158562f53995SHemant Agrawal .we_mask = QM_CGR_WE_CS_THRES | 158662f53995SHemant Agrawal QM_CGR_WE_CSTD_EN | 158762f53995SHemant Agrawal QM_CGR_WE_MODE, 158862f53995SHemant Agrawal .cgr = { 158962f53995SHemant Agrawal .cstd_en = QM_CGR_EN, 159062f53995SHemant Agrawal .mode = QMAN_CGR_MODE_FRAME 159162f53995SHemant Agrawal } 159262f53995SHemant Agrawal }; 159337f9b54bSShreyansh Jain 15944defbc8cSSachin Saxena if (fmc_q || default_q) { 159537f9b54bSShreyansh Jain ret = qman_reserve_fqid(fqid); 159637f9b54bSShreyansh Jain if (ret) { 15974defbc8cSSachin Saxena DPAA_PMD_ERR("reserve rx fqid 0x%x failed, ret: %d", 159837f9b54bSShreyansh Jain fqid, ret); 159937f9b54bSShreyansh Jain return -EINVAL; 160037f9b54bSShreyansh Jain } 1601f04e7139SHemant Agrawal } 16024defbc8cSSachin Saxena 16038d6fc8b6SHemant Agrawal DPAA_PMD_DEBUG("creating rx fq %p, fqid 0x%x", fq, fqid); 1604f04e7139SHemant Agrawal ret = qman_create_fq(fqid, flags, fq); 160537f9b54bSShreyansh Jain if (ret) { 16066fd3639aSHemant Agrawal DPAA_PMD_ERR("create rx fqid 0x%x failed with ret: %d", 160737f9b54bSShreyansh Jain fqid, ret); 160837f9b54bSShreyansh Jain return ret; 160937f9b54bSShreyansh Jain } 16100c504f69SHemant Agrawal fq->is_static = false; 16115e745593SSunil Kumar Kori 16125e745593SSunil Kumar Kori dpaa_poll_queue_default_config(&opts); 161337f9b54bSShreyansh Jain 161462f53995SHemant Agrawal if (cgr_rx) { 161562f53995SHemant Agrawal /* Enable tail drop with cgr on this queue */ 161662f53995SHemant Agrawal qm_cgr_cs_thres_set64(&cgr_opts.cgr.cs_thres, td_threshold, 0); 161762f53995SHemant Agrawal cgr_rx->cb = NULL; 161862f53995SHemant Agrawal ret = qman_create_cgr(cgr_rx, QMAN_CGR_FLAG_USE_INIT, 161962f53995SHemant Agrawal &cgr_opts); 162062f53995SHemant Agrawal if (ret) { 162162f53995SHemant Agrawal DPAA_PMD_WARN( 16228d6fc8b6SHemant Agrawal "rx taildrop init fail on rx fqid 0x%x(ret=%d)", 1623f04e7139SHemant Agrawal fq->fqid, ret); 162462f53995SHemant Agrawal goto without_cgr; 162562f53995SHemant Agrawal } 162662f53995SHemant Agrawal opts.we_mask |= QM_INITFQ_WE_CGID; 162762f53995SHemant Agrawal opts.fqd.cgid = cgr_rx->cgrid; 162862f53995SHemant Agrawal opts.fqd.fq_ctrl |= QM_FQCTRL_CGE; 162962f53995SHemant Agrawal } 163062f53995SHemant Agrawal without_cgr: 1631f04e7139SHemant Agrawal ret = qman_init_fq(fq, 0, &opts); 163237f9b54bSShreyansh Jain if (ret) 16338d6fc8b6SHemant Agrawal DPAA_PMD_ERR("init rx fqid 0x%x failed with ret:%d", fqid, ret); 163437f9b54bSShreyansh Jain return ret; 163537f9b54bSShreyansh Jain } 163637f9b54bSShreyansh Jain 163737f9b54bSShreyansh Jain /* Initialise a Tx FQ */ 163837f9b54bSShreyansh Jain static int dpaa_tx_queue_init(struct qman_fq *fq, 16399124e65dSGagandeep Singh struct fman_if *fman_intf, 16409124e65dSGagandeep Singh struct qman_cgr *cgr_tx) 164137f9b54bSShreyansh Jain { 16428d804cf1SHemant Agrawal struct qm_mcc_initfq opts = {0}; 16439124e65dSGagandeep Singh struct qm_mcc_initcgr cgr_opts = { 16449124e65dSGagandeep Singh .we_mask = QM_CGR_WE_CS_THRES | 16459124e65dSGagandeep Singh QM_CGR_WE_CSTD_EN | 16469124e65dSGagandeep Singh QM_CGR_WE_MODE, 16479124e65dSGagandeep Singh .cgr = { 16489124e65dSGagandeep Singh .cstd_en = QM_CGR_EN, 16499124e65dSGagandeep Singh .mode = QMAN_CGR_MODE_FRAME 16509124e65dSGagandeep Singh } 16519124e65dSGagandeep Singh }; 165237f9b54bSShreyansh Jain int ret; 165337f9b54bSShreyansh Jain 165437f9b54bSShreyansh Jain ret = qman_create_fq(0, QMAN_FQ_FLAG_DYNAMIC_FQID | 165537f9b54bSShreyansh Jain QMAN_FQ_FLAG_TO_DCPORTAL, fq); 165637f9b54bSShreyansh Jain if (ret) { 165737f9b54bSShreyansh Jain DPAA_PMD_ERR("create tx fq failed with ret: %d", ret); 165837f9b54bSShreyansh Jain return ret; 165937f9b54bSShreyansh Jain } 166037f9b54bSShreyansh Jain opts.we_mask = QM_INITFQ_WE_DESTWQ | QM_INITFQ_WE_FQCTRL | 166137f9b54bSShreyansh Jain QM_INITFQ_WE_CONTEXTB | QM_INITFQ_WE_CONTEXTA; 166237f9b54bSShreyansh Jain opts.fqd.dest.channel = fman_intf->tx_channel_id; 166337f9b54bSShreyansh Jain opts.fqd.dest.wq = DPAA_IF_TX_PRIORITY; 166437f9b54bSShreyansh Jain opts.fqd.fq_ctrl = QM_FQCTRL_PREFERINCACHE; 166537f9b54bSShreyansh Jain opts.fqd.context_b = 0; 166637f9b54bSShreyansh Jain /* no tx-confirmation */ 166737f9b54bSShreyansh Jain opts.fqd.context_a.hi = 0x80000000 | fman_dealloc_bufs_mask_hi; 166837f9b54bSShreyansh Jain opts.fqd.context_a.lo = 0 | fman_dealloc_bufs_mask_lo; 16698d6fc8b6SHemant Agrawal DPAA_PMD_DEBUG("init tx fq %p, fqid 0x%x", fq, fq->fqid); 16709124e65dSGagandeep Singh 16719124e65dSGagandeep Singh if (cgr_tx) { 16729124e65dSGagandeep Singh /* Enable tail drop with cgr on this queue */ 16739124e65dSGagandeep Singh qm_cgr_cs_thres_set64(&cgr_opts.cgr.cs_thres, 16749124e65dSGagandeep Singh td_tx_threshold, 0); 16759124e65dSGagandeep Singh cgr_tx->cb = NULL; 16769124e65dSGagandeep Singh ret = qman_create_cgr(cgr_tx, QMAN_CGR_FLAG_USE_INIT, 16779124e65dSGagandeep Singh &cgr_opts); 16789124e65dSGagandeep Singh if (ret) { 16799124e65dSGagandeep Singh DPAA_PMD_WARN( 16809124e65dSGagandeep Singh "rx taildrop init fail on rx fqid 0x%x(ret=%d)", 16819124e65dSGagandeep Singh fq->fqid, ret); 16829124e65dSGagandeep Singh goto without_cgr; 16839124e65dSGagandeep Singh } 16849124e65dSGagandeep Singh opts.we_mask |= QM_INITFQ_WE_CGID; 16859124e65dSGagandeep Singh opts.fqd.cgid = cgr_tx->cgrid; 16869124e65dSGagandeep Singh opts.fqd.fq_ctrl |= QM_FQCTRL_CGE; 16879124e65dSGagandeep Singh DPAA_PMD_DEBUG("Tx FQ tail drop enabled, threshold = %d\n", 16889124e65dSGagandeep Singh td_tx_threshold); 16899124e65dSGagandeep Singh } 16909124e65dSGagandeep Singh without_cgr: 169137f9b54bSShreyansh Jain ret = qman_init_fq(fq, QMAN_INITFQ_FLAG_SCHED, &opts); 169237f9b54bSShreyansh Jain if (ret) 16938d6fc8b6SHemant Agrawal DPAA_PMD_ERR("init tx fqid 0x%x failed %d", fq->fqid, ret); 169437f9b54bSShreyansh Jain return ret; 169537f9b54bSShreyansh Jain } 169637f9b54bSShreyansh Jain 169705ba55bcSShreyansh Jain #ifdef RTE_LIBRTE_DPAA_DEBUG_DRIVER 169805ba55bcSShreyansh Jain /* Initialise a DEBUG FQ ([rt]x_error, rx_default). */ 169905ba55bcSShreyansh Jain static int dpaa_debug_queue_init(struct qman_fq *fq, uint32_t fqid) 170005ba55bcSShreyansh Jain { 17018d804cf1SHemant Agrawal struct qm_mcc_initfq opts = {0}; 170205ba55bcSShreyansh Jain int ret; 170305ba55bcSShreyansh Jain 170405ba55bcSShreyansh Jain PMD_INIT_FUNC_TRACE(); 170505ba55bcSShreyansh Jain 170605ba55bcSShreyansh Jain ret = qman_reserve_fqid(fqid); 170705ba55bcSShreyansh Jain if (ret) { 170805ba55bcSShreyansh Jain DPAA_PMD_ERR("Reserve debug fqid %d failed with ret: %d", 170905ba55bcSShreyansh Jain fqid, ret); 171005ba55bcSShreyansh Jain return -EINVAL; 171105ba55bcSShreyansh Jain } 171205ba55bcSShreyansh Jain /* "map" this Rx FQ to one of the interfaces Tx FQID */ 171305ba55bcSShreyansh Jain DPAA_PMD_DEBUG("Creating debug fq %p, fqid %d", fq, fqid); 171405ba55bcSShreyansh Jain ret = qman_create_fq(fqid, QMAN_FQ_FLAG_NO_ENQUEUE, fq); 171505ba55bcSShreyansh Jain if (ret) { 171605ba55bcSShreyansh Jain DPAA_PMD_ERR("create debug fqid %d failed with ret: %d", 171705ba55bcSShreyansh Jain fqid, ret); 171805ba55bcSShreyansh Jain return ret; 171905ba55bcSShreyansh Jain } 172005ba55bcSShreyansh Jain opts.we_mask = QM_INITFQ_WE_DESTWQ | QM_INITFQ_WE_FQCTRL; 172105ba55bcSShreyansh Jain opts.fqd.dest.wq = DPAA_IF_DEBUG_PRIORITY; 172205ba55bcSShreyansh Jain ret = qman_init_fq(fq, 0, &opts); 172305ba55bcSShreyansh Jain if (ret) 172405ba55bcSShreyansh Jain DPAA_PMD_ERR("init debug fqid %d failed with ret: %d", 172505ba55bcSShreyansh Jain fqid, ret); 172605ba55bcSShreyansh Jain return ret; 172705ba55bcSShreyansh Jain } 172805ba55bcSShreyansh Jain #endif 172905ba55bcSShreyansh Jain 1730ff9e112dSShreyansh Jain /* Initialise a network interface */ 1731ff9e112dSShreyansh Jain static int 17326b10d1f7SNipun Gupta dpaa_dev_init_secondary(struct rte_eth_dev *eth_dev) 17336b10d1f7SNipun Gupta { 17346b10d1f7SNipun Gupta struct rte_dpaa_device *dpaa_device; 17356b10d1f7SNipun Gupta struct fm_eth_port_cfg *cfg; 17366b10d1f7SNipun Gupta struct dpaa_if *dpaa_intf; 17376b10d1f7SNipun Gupta struct fman_if *fman_intf; 17386b10d1f7SNipun Gupta int dev_id; 17396b10d1f7SNipun Gupta 17406b10d1f7SNipun Gupta PMD_INIT_FUNC_TRACE(); 17416b10d1f7SNipun Gupta 17426b10d1f7SNipun Gupta dpaa_device = DEV_TO_DPAA_DEVICE(eth_dev->device); 17436b10d1f7SNipun Gupta dev_id = dpaa_device->id.dev_id; 17446b10d1f7SNipun Gupta cfg = dpaa_get_eth_port_cfg(dev_id); 17456b10d1f7SNipun Gupta fman_intf = cfg->fman_if; 17466b10d1f7SNipun Gupta eth_dev->process_private = fman_intf; 17476b10d1f7SNipun Gupta 17486b10d1f7SNipun Gupta /* Plugging of UCODE burst API not supported in Secondary */ 17496b10d1f7SNipun Gupta dpaa_intf = eth_dev->data->dev_private; 17506b10d1f7SNipun Gupta eth_dev->rx_pkt_burst = dpaa_eth_queue_rx; 17516b10d1f7SNipun Gupta if (dpaa_intf->cgr_tx) 17526b10d1f7SNipun Gupta eth_dev->tx_pkt_burst = dpaa_eth_queue_tx_slow; 17536b10d1f7SNipun Gupta else 17546b10d1f7SNipun Gupta eth_dev->tx_pkt_burst = dpaa_eth_queue_tx; 17556b10d1f7SNipun Gupta #ifdef CONFIG_FSL_QMAN_FQ_LOOKUP 17566b10d1f7SNipun Gupta qman_set_fq_lookup_table( 17576b10d1f7SNipun Gupta dpaa_intf->rx_queues->qman_fq_lookup_table); 17586b10d1f7SNipun Gupta #endif 17596b10d1f7SNipun Gupta 17606b10d1f7SNipun Gupta return 0; 17616b10d1f7SNipun Gupta } 17626b10d1f7SNipun Gupta 17636b10d1f7SNipun Gupta /* Initialise a network interface */ 17646b10d1f7SNipun Gupta static int 1765ff9e112dSShreyansh Jain dpaa_dev_init(struct rte_eth_dev *eth_dev) 1766ff9e112dSShreyansh Jain { 1767af2828cfSAkhil Goyal int num_rx_fqs, fqid; 176837f9b54bSShreyansh Jain int loop, ret = 0; 1769ff9e112dSShreyansh Jain int dev_id; 1770ff9e112dSShreyansh Jain struct rte_dpaa_device *dpaa_device; 1771ff9e112dSShreyansh Jain struct dpaa_if *dpaa_intf; 177237f9b54bSShreyansh Jain struct fm_eth_port_cfg *cfg; 177337f9b54bSShreyansh Jain struct fman_if *fman_intf; 177437f9b54bSShreyansh Jain struct fman_if_bpool *bp, *tmp_bp; 177562f53995SHemant Agrawal uint32_t cgrid[DPAA_MAX_NUM_PCD_QUEUES]; 17769124e65dSGagandeep Singh uint32_t cgrid_tx[MAX_DPAA_CORES]; 17774defbc8cSSachin Saxena uint32_t dev_rx_fqids[DPAA_MAX_NUM_PCD_QUEUES]; 1778e4abd4ffSJun Yang int8_t dev_vspids[DPAA_MAX_NUM_PCD_QUEUES]; 1779e4abd4ffSJun Yang int8_t vsp_id = -1; 1780ff9e112dSShreyansh Jain 1781ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 1782ff9e112dSShreyansh Jain 1783ff9e112dSShreyansh Jain dpaa_device = DEV_TO_DPAA_DEVICE(eth_dev->device); 1784ff9e112dSShreyansh Jain dev_id = dpaa_device->id.dev_id; 1785ff9e112dSShreyansh Jain dpaa_intf = eth_dev->data->dev_private; 1786051ae3afSHemant Agrawal cfg = dpaa_get_eth_port_cfg(dev_id); 178737f9b54bSShreyansh Jain fman_intf = cfg->fman_if; 1788ff9e112dSShreyansh Jain 1789ff9e112dSShreyansh Jain dpaa_intf->name = dpaa_device->name; 1790ff9e112dSShreyansh Jain 179137f9b54bSShreyansh Jain /* save fman_if & cfg in the interface struture */ 17926b10d1f7SNipun Gupta eth_dev->process_private = fman_intf; 1793ff9e112dSShreyansh Jain dpaa_intf->ifid = dev_id; 179437f9b54bSShreyansh Jain dpaa_intf->cfg = cfg; 1795ff9e112dSShreyansh Jain 17964defbc8cSSachin Saxena memset((char *)dev_rx_fqids, 0, 17974defbc8cSSachin Saxena sizeof(uint32_t) * DPAA_MAX_NUM_PCD_QUEUES); 17984defbc8cSSachin Saxena 1799e4abd4ffSJun Yang memset(dev_vspids, -1, DPAA_MAX_NUM_PCD_QUEUES); 1800e4abd4ffSJun Yang 180137f9b54bSShreyansh Jain /* Initialize Rx FQ's */ 18028d6fc8b6SHemant Agrawal if (default_q) { 18038d6fc8b6SHemant Agrawal num_rx_fqs = DPAA_DEFAULT_NUM_PCD_QUEUES; 18044defbc8cSSachin Saxena } else if (fmc_q) { 1805f5fe3eedSJun Yang num_rx_fqs = dpaa_port_fmc_init(fman_intf, dev_rx_fqids, 1806f5fe3eedSJun Yang dev_vspids, 1807f5fe3eedSJun Yang DPAA_MAX_NUM_PCD_QUEUES); 1808f5fe3eedSJun Yang if (num_rx_fqs < 0) { 1809f5fe3eedSJun Yang DPAA_PMD_ERR("%s FMC initializes failed!", 1810f5fe3eedSJun Yang dpaa_intf->name); 1811f5fe3eedSJun Yang goto free_rx; 1812f5fe3eedSJun Yang } 1813f5fe3eedSJun Yang if (!num_rx_fqs) { 1814f5fe3eedSJun Yang DPAA_PMD_WARN("%s is not configured by FMC.", 1815f5fe3eedSJun Yang dpaa_intf->name); 1816f5fe3eedSJun Yang } 18178d6fc8b6SHemant Agrawal } else { 18184defbc8cSSachin Saxena /* FMCLESS mode, load balance to multiple cores.*/ 18194defbc8cSSachin Saxena num_rx_fqs = rte_lcore_count(); 18208d6fc8b6SHemant Agrawal } 18218d6fc8b6SHemant Agrawal 1822e4f931ccSHemant Agrawal /* Each device can not have more than DPAA_MAX_NUM_PCD_QUEUES RX 182337f9b54bSShreyansh Jain * queues. 182437f9b54bSShreyansh Jain */ 18254defbc8cSSachin Saxena if (num_rx_fqs < 0 || num_rx_fqs > DPAA_MAX_NUM_PCD_QUEUES) { 182637f9b54bSShreyansh Jain DPAA_PMD_ERR("Invalid number of RX queues\n"); 182737f9b54bSShreyansh Jain return -EINVAL; 182837f9b54bSShreyansh Jain } 182937f9b54bSShreyansh Jain 18304defbc8cSSachin Saxena if (num_rx_fqs > 0) { 183137f9b54bSShreyansh Jain dpaa_intf->rx_queues = rte_zmalloc(NULL, 183237f9b54bSShreyansh Jain sizeof(struct qman_fq) * num_rx_fqs, MAX_CACHELINE); 18330ff76833SYong Wang if (!dpaa_intf->rx_queues) { 18340ff76833SYong Wang DPAA_PMD_ERR("Failed to alloc mem for RX queues\n"); 18350ff76833SYong Wang return -ENOMEM; 18360ff76833SYong Wang } 18374defbc8cSSachin Saxena } else { 18384defbc8cSSachin Saxena dpaa_intf->rx_queues = NULL; 18394defbc8cSSachin Saxena } 184062f53995SHemant Agrawal 18419124e65dSGagandeep Singh memset(cgrid, 0, sizeof(cgrid)); 18429124e65dSGagandeep Singh memset(cgrid_tx, 0, sizeof(cgrid_tx)); 18439124e65dSGagandeep Singh 18449124e65dSGagandeep Singh /* if DPAA_TX_TAILDROP_THRESHOLD is set, use that value; if 0, it means 18459124e65dSGagandeep Singh * Tx tail drop is disabled. 18469124e65dSGagandeep Singh */ 18479124e65dSGagandeep Singh if (getenv("DPAA_TX_TAILDROP_THRESHOLD")) { 18489124e65dSGagandeep Singh td_tx_threshold = atoi(getenv("DPAA_TX_TAILDROP_THRESHOLD")); 18499124e65dSGagandeep Singh DPAA_PMD_DEBUG("Tail drop threshold env configured: %u", 18509124e65dSGagandeep Singh td_tx_threshold); 18519124e65dSGagandeep Singh /* if a very large value is being configured */ 18529124e65dSGagandeep Singh if (td_tx_threshold > UINT16_MAX) 18539124e65dSGagandeep Singh td_tx_threshold = CGR_RX_PERFQ_THRESH; 18549124e65dSGagandeep Singh } 18559124e65dSGagandeep Singh 185662f53995SHemant Agrawal /* If congestion control is enabled globally*/ 18574defbc8cSSachin Saxena if (num_rx_fqs > 0 && td_threshold) { 185862f53995SHemant Agrawal dpaa_intf->cgr_rx = rte_zmalloc(NULL, 185962f53995SHemant Agrawal sizeof(struct qman_cgr) * num_rx_fqs, MAX_CACHELINE); 18600ff76833SYong Wang if (!dpaa_intf->cgr_rx) { 18610ff76833SYong Wang DPAA_PMD_ERR("Failed to alloc mem for cgr_rx\n"); 18620ff76833SYong Wang ret = -ENOMEM; 18630ff76833SYong Wang goto free_rx; 18640ff76833SYong Wang } 186562f53995SHemant Agrawal 186662f53995SHemant Agrawal ret = qman_alloc_cgrid_range(&cgrid[0], num_rx_fqs, 1, 0); 186762f53995SHemant Agrawal if (ret != num_rx_fqs) { 186862f53995SHemant Agrawal DPAA_PMD_WARN("insufficient CGRIDs available"); 18690ff76833SYong Wang ret = -EINVAL; 18700ff76833SYong Wang goto free_rx; 187162f53995SHemant Agrawal } 187262f53995SHemant Agrawal } else { 187362f53995SHemant Agrawal dpaa_intf->cgr_rx = NULL; 187462f53995SHemant Agrawal } 187562f53995SHemant Agrawal 18764defbc8cSSachin Saxena if (!fmc_q && !default_q) { 18774defbc8cSSachin Saxena ret = qman_alloc_fqid_range(dev_rx_fqids, num_rx_fqs, 18784defbc8cSSachin Saxena num_rx_fqs, 0); 18794defbc8cSSachin Saxena if (ret < 0) { 18804defbc8cSSachin Saxena DPAA_PMD_ERR("Failed to alloc rx fqid's\n"); 18814defbc8cSSachin Saxena goto free_rx; 18824defbc8cSSachin Saxena } 18834defbc8cSSachin Saxena } 18844defbc8cSSachin Saxena 188537f9b54bSShreyansh Jain for (loop = 0; loop < num_rx_fqs; loop++) { 18868d6fc8b6SHemant Agrawal if (default_q) 18878d6fc8b6SHemant Agrawal fqid = cfg->rx_def; 18888d6fc8b6SHemant Agrawal else 18894defbc8cSSachin Saxena fqid = dev_rx_fqids[loop]; 189062f53995SHemant Agrawal 1891e4abd4ffSJun Yang vsp_id = dev_vspids[loop]; 1892e4abd4ffSJun Yang 189362f53995SHemant Agrawal if (dpaa_intf->cgr_rx) 189462f53995SHemant Agrawal dpaa_intf->cgr_rx[loop].cgrid = cgrid[loop]; 189562f53995SHemant Agrawal 189662f53995SHemant Agrawal ret = dpaa_rx_queue_init(&dpaa_intf->rx_queues[loop], 189762f53995SHemant Agrawal dpaa_intf->cgr_rx ? &dpaa_intf->cgr_rx[loop] : NULL, 189862f53995SHemant Agrawal fqid); 189937f9b54bSShreyansh Jain if (ret) 19000ff76833SYong Wang goto free_rx; 1901e4abd4ffSJun Yang dpaa_intf->rx_queues[loop].vsp_id = vsp_id; 190237f9b54bSShreyansh Jain dpaa_intf->rx_queues[loop].dpaa_intf = dpaa_intf; 190337f9b54bSShreyansh Jain } 190437f9b54bSShreyansh Jain dpaa_intf->nb_rx_queues = num_rx_fqs; 190537f9b54bSShreyansh Jain 19060ff76833SYong Wang /* Initialise Tx FQs.free_rx Have as many Tx FQ's as number of cores */ 190737f9b54bSShreyansh Jain dpaa_intf->tx_queues = rte_zmalloc(NULL, sizeof(struct qman_fq) * 1908af2828cfSAkhil Goyal MAX_DPAA_CORES, MAX_CACHELINE); 19090ff76833SYong Wang if (!dpaa_intf->tx_queues) { 19100ff76833SYong Wang DPAA_PMD_ERR("Failed to alloc mem for TX queues\n"); 19110ff76833SYong Wang ret = -ENOMEM; 19120ff76833SYong Wang goto free_rx; 19130ff76833SYong Wang } 191437f9b54bSShreyansh Jain 19159124e65dSGagandeep Singh /* If congestion control is enabled globally*/ 19169124e65dSGagandeep Singh if (td_tx_threshold) { 19179124e65dSGagandeep Singh dpaa_intf->cgr_tx = rte_zmalloc(NULL, 19189124e65dSGagandeep Singh sizeof(struct qman_cgr) * MAX_DPAA_CORES, 19199124e65dSGagandeep Singh MAX_CACHELINE); 19209124e65dSGagandeep Singh if (!dpaa_intf->cgr_tx) { 19219124e65dSGagandeep Singh DPAA_PMD_ERR("Failed to alloc mem for cgr_tx\n"); 19229124e65dSGagandeep Singh ret = -ENOMEM; 19239124e65dSGagandeep Singh goto free_rx; 19249124e65dSGagandeep Singh } 19259124e65dSGagandeep Singh 19269124e65dSGagandeep Singh ret = qman_alloc_cgrid_range(&cgrid_tx[0], MAX_DPAA_CORES, 19279124e65dSGagandeep Singh 1, 0); 19289124e65dSGagandeep Singh if (ret != MAX_DPAA_CORES) { 19299124e65dSGagandeep Singh DPAA_PMD_WARN("insufficient CGRIDs available"); 19309124e65dSGagandeep Singh ret = -EINVAL; 19319124e65dSGagandeep Singh goto free_rx; 19329124e65dSGagandeep Singh } 19339124e65dSGagandeep Singh } else { 19349124e65dSGagandeep Singh dpaa_intf->cgr_tx = NULL; 19359124e65dSGagandeep Singh } 19369124e65dSGagandeep Singh 19379124e65dSGagandeep Singh 1938af2828cfSAkhil Goyal for (loop = 0; loop < MAX_DPAA_CORES; loop++) { 19399124e65dSGagandeep Singh if (dpaa_intf->cgr_tx) 19409124e65dSGagandeep Singh dpaa_intf->cgr_tx[loop].cgrid = cgrid_tx[loop]; 19419124e65dSGagandeep Singh 194237f9b54bSShreyansh Jain ret = dpaa_tx_queue_init(&dpaa_intf->tx_queues[loop], 19439124e65dSGagandeep Singh fman_intf, 19449124e65dSGagandeep Singh dpaa_intf->cgr_tx ? &dpaa_intf->cgr_tx[loop] : NULL); 194537f9b54bSShreyansh Jain if (ret) 19460ff76833SYong Wang goto free_tx; 194737f9b54bSShreyansh Jain dpaa_intf->tx_queues[loop].dpaa_intf = dpaa_intf; 194837f9b54bSShreyansh Jain } 1949af2828cfSAkhil Goyal dpaa_intf->nb_tx_queues = MAX_DPAA_CORES; 195037f9b54bSShreyansh Jain 195105ba55bcSShreyansh Jain #ifdef RTE_LIBRTE_DPAA_DEBUG_DRIVER 195205ba55bcSShreyansh Jain dpaa_debug_queue_init(&dpaa_intf->debug_queues[ 195305ba55bcSShreyansh Jain DPAA_DEBUG_FQ_RX_ERROR], fman_intf->fqid_rx_err); 195405ba55bcSShreyansh Jain dpaa_intf->debug_queues[DPAA_DEBUG_FQ_RX_ERROR].dpaa_intf = dpaa_intf; 195505ba55bcSShreyansh Jain dpaa_debug_queue_init(&dpaa_intf->debug_queues[ 195605ba55bcSShreyansh Jain DPAA_DEBUG_FQ_TX_ERROR], fman_intf->fqid_tx_err); 195705ba55bcSShreyansh Jain dpaa_intf->debug_queues[DPAA_DEBUG_FQ_TX_ERROR].dpaa_intf = dpaa_intf; 195805ba55bcSShreyansh Jain #endif 195905ba55bcSShreyansh Jain 196037f9b54bSShreyansh Jain DPAA_PMD_DEBUG("All frame queues created"); 196137f9b54bSShreyansh Jain 196212a4678aSShreyansh Jain /* Get the initial configuration for flow control */ 19636b10d1f7SNipun Gupta dpaa_fc_set_default(dpaa_intf, fman_intf); 196412a4678aSShreyansh Jain 196537f9b54bSShreyansh Jain /* reset bpool list, initialize bpool dynamically */ 196637f9b54bSShreyansh Jain list_for_each_entry_safe(bp, tmp_bp, &cfg->fman_if->bpool_list, node) { 196737f9b54bSShreyansh Jain list_del(&bp->node); 19684762b3d4SHemant Agrawal rte_free(bp); 196937f9b54bSShreyansh Jain } 197037f9b54bSShreyansh Jain 197137f9b54bSShreyansh Jain /* Populate ethdev structure */ 1972ff9e112dSShreyansh Jain eth_dev->dev_ops = &dpaa_devops; 1973cbfc6111SFerruh Yigit eth_dev->rx_queue_count = dpaa_dev_rx_queue_count; 197437f9b54bSShreyansh Jain eth_dev->rx_pkt_burst = dpaa_eth_queue_rx; 197537f9b54bSShreyansh Jain eth_dev->tx_pkt_burst = dpaa_eth_tx_drop_all; 197637f9b54bSShreyansh Jain 197737f9b54bSShreyansh Jain /* Allocate memory for storing MAC addresses */ 197837f9b54bSShreyansh Jain eth_dev->data->mac_addrs = rte_zmalloc("mac_addr", 197935b2d13fSOlivier Matz RTE_ETHER_ADDR_LEN * DPAA_MAX_MAC_FILTER, 0); 198037f9b54bSShreyansh Jain if (eth_dev->data->mac_addrs == NULL) { 198137f9b54bSShreyansh Jain DPAA_PMD_ERR("Failed to allocate %d bytes needed to " 198237f9b54bSShreyansh Jain "store MAC addresses", 198335b2d13fSOlivier Matz RTE_ETHER_ADDR_LEN * DPAA_MAX_MAC_FILTER); 19840ff76833SYong Wang ret = -ENOMEM; 19850ff76833SYong Wang goto free_tx; 198637f9b54bSShreyansh Jain } 198737f9b54bSShreyansh Jain 198837f9b54bSShreyansh Jain /* copy the primary mac address */ 1989538da7a1SOlivier Matz rte_ether_addr_copy(&fman_intf->mac_addr, ð_dev->data->mac_addrs[0]); 199037f9b54bSShreyansh Jain 19914defbc8cSSachin Saxena RTE_LOG(INFO, PMD, "net: dpaa: %s: %02x:%02x:%02x:%02x:%02x:%02x\n", 19924defbc8cSSachin Saxena dpaa_device->name, 19934defbc8cSSachin Saxena fman_intf->mac_addr.addr_bytes[0], 19944defbc8cSSachin Saxena fman_intf->mac_addr.addr_bytes[1], 19954defbc8cSSachin Saxena fman_intf->mac_addr.addr_bytes[2], 19964defbc8cSSachin Saxena fman_intf->mac_addr.addr_bytes[3], 19974defbc8cSSachin Saxena fman_intf->mac_addr.addr_bytes[4], 19984defbc8cSSachin Saxena fman_intf->mac_addr.addr_bytes[5]); 19994defbc8cSSachin Saxena 2000133332f0SRadu Bulie if (!fman_intf->is_shared_mac) { 200137f9b54bSShreyansh Jain /* Disable RX mode */ 200237f9b54bSShreyansh Jain fman_if_discard_rx_errors(fman_intf); 200337f9b54bSShreyansh Jain fman_if_disable_rx(fman_intf); 200437f9b54bSShreyansh Jain /* Disable promiscuous mode */ 200537f9b54bSShreyansh Jain fman_if_promiscuous_disable(fman_intf); 200637f9b54bSShreyansh Jain /* Disable multicast */ 200737f9b54bSShreyansh Jain fman_if_reset_mcast_filter_table(fman_intf); 200837f9b54bSShreyansh Jain /* Reset interface statistics */ 200937f9b54bSShreyansh Jain fman_if_stats_reset(fman_intf); 201055576ac2SHemant Agrawal /* Disable SG by default */ 201155576ac2SHemant Agrawal fman_if_set_sg(fman_intf, 0); 2012133332f0SRadu Bulie fman_if_set_maxfrm(fman_intf, 2013133332f0SRadu Bulie RTE_ETHER_MAX_LEN + VLAN_TAG_SIZE); 2014133332f0SRadu Bulie } 2015ff9e112dSShreyansh Jain 2016ff9e112dSShreyansh Jain return 0; 20170ff76833SYong Wang 20180ff76833SYong Wang free_tx: 20190ff76833SYong Wang rte_free(dpaa_intf->tx_queues); 20200ff76833SYong Wang dpaa_intf->tx_queues = NULL; 20210ff76833SYong Wang dpaa_intf->nb_tx_queues = 0; 20220ff76833SYong Wang 20230ff76833SYong Wang free_rx: 20240ff76833SYong Wang rte_free(dpaa_intf->cgr_rx); 20259124e65dSGagandeep Singh rte_free(dpaa_intf->cgr_tx); 20260ff76833SYong Wang rte_free(dpaa_intf->rx_queues); 20270ff76833SYong Wang dpaa_intf->rx_queues = NULL; 20280ff76833SYong Wang dpaa_intf->nb_rx_queues = 0; 20290ff76833SYong Wang return ret; 2030ff9e112dSShreyansh Jain } 2031ff9e112dSShreyansh Jain 2032ff9e112dSShreyansh Jain static int 20334defbc8cSSachin Saxena rte_dpaa_probe(struct rte_dpaa_driver *dpaa_drv, 2034ff9e112dSShreyansh Jain struct rte_dpaa_device *dpaa_dev) 2035ff9e112dSShreyansh Jain { 2036ff9e112dSShreyansh Jain int diag; 2037ff9e112dSShreyansh Jain int ret; 2038ff9e112dSShreyansh Jain struct rte_eth_dev *eth_dev; 2039ff9e112dSShreyansh Jain 2040ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 2041ff9e112dSShreyansh Jain 204247854c18SHemant Agrawal if ((DPAA_MBUF_HW_ANNOTATION + DPAA_FD_PTA_SIZE) > 204347854c18SHemant Agrawal RTE_PKTMBUF_HEADROOM) { 204447854c18SHemant Agrawal DPAA_PMD_ERR( 204547854c18SHemant Agrawal "RTE_PKTMBUF_HEADROOM(%d) shall be > DPAA Annotation req(%d)", 204647854c18SHemant Agrawal RTE_PKTMBUF_HEADROOM, 204747854c18SHemant Agrawal DPAA_MBUF_HW_ANNOTATION + DPAA_FD_PTA_SIZE); 204847854c18SHemant Agrawal 204947854c18SHemant Agrawal return -1; 205047854c18SHemant Agrawal } 205147854c18SHemant Agrawal 2052ff9e112dSShreyansh Jain /* In case of secondary process, the device is already configured 2053ff9e112dSShreyansh Jain * and no further action is required, except portal initialization 2054ff9e112dSShreyansh Jain * and verifying secondary attachment to port name. 2055ff9e112dSShreyansh Jain */ 2056ff9e112dSShreyansh Jain if (rte_eal_process_type() != RTE_PROC_PRIMARY) { 2057ff9e112dSShreyansh Jain eth_dev = rte_eth_dev_attach_secondary(dpaa_dev->name); 2058ff9e112dSShreyansh Jain if (!eth_dev) 2059ff9e112dSShreyansh Jain return -ENOMEM; 2060d1c3ab22SFerruh Yigit eth_dev->device = &dpaa_dev->device; 2061d1c3ab22SFerruh Yigit eth_dev->dev_ops = &dpaa_devops; 20626b10d1f7SNipun Gupta 20636b10d1f7SNipun Gupta ret = dpaa_dev_init_secondary(eth_dev); 20646b10d1f7SNipun Gupta if (ret != 0) { 20656b10d1f7SNipun Gupta RTE_LOG(ERR, PMD, "secondary dev init failed\n"); 20666b10d1f7SNipun Gupta return ret; 20676b10d1f7SNipun Gupta } 20686b10d1f7SNipun Gupta 2069fbe90cddSThomas Monjalon rte_eth_dev_probing_finish(eth_dev); 2070ff9e112dSShreyansh Jain return 0; 2071ff9e112dSShreyansh Jain } 2072ff9e112dSShreyansh Jain 2073af2828cfSAkhil Goyal if (!is_global_init && (rte_eal_process_type() == RTE_PROC_PRIMARY)) { 20748d6fc8b6SHemant Agrawal if (access("/tmp/fmc.bin", F_OK) == -1) { 2075b7c7ff6eSStephen Hemminger DPAA_PMD_INFO("* FMC not configured.Enabling default mode"); 20768d6fc8b6SHemant Agrawal default_q = 1; 20778d6fc8b6SHemant Agrawal } 20788d6fc8b6SHemant Agrawal 20794defbc8cSSachin Saxena if (!(default_q || fmc_q)) { 20804defbc8cSSachin Saxena if (dpaa_fm_init()) { 20814defbc8cSSachin Saxena DPAA_PMD_ERR("FM init failed\n"); 20824defbc8cSSachin Saxena return -1; 20834defbc8cSSachin Saxena } 20844defbc8cSSachin Saxena } 20854defbc8cSSachin Saxena 2086e507498dSHemant Agrawal /* disabling the default push mode for LS1043 */ 2087e507498dSHemant Agrawal if (dpaa_svr_family == SVR_LS1043A_FAMILY) 2088e507498dSHemant Agrawal dpaa_push_mode_max_queue = 0; 2089e507498dSHemant Agrawal 2090e507498dSHemant Agrawal /* if push mode queues to be enabled. Currenly we are allowing 2091e507498dSHemant Agrawal * only one queue per thread. 2092e507498dSHemant Agrawal */ 2093e507498dSHemant Agrawal if (getenv("DPAA_PUSH_QUEUES_NUMBER")) { 2094e507498dSHemant Agrawal dpaa_push_mode_max_queue = 2095e507498dSHemant Agrawal atoi(getenv("DPAA_PUSH_QUEUES_NUMBER")); 2096e507498dSHemant Agrawal if (dpaa_push_mode_max_queue > DPAA_MAX_PUSH_MODE_QUEUE) 2097e507498dSHemant Agrawal dpaa_push_mode_max_queue = DPAA_MAX_PUSH_MODE_QUEUE; 2098e507498dSHemant Agrawal } 2099e507498dSHemant Agrawal 2100ff9e112dSShreyansh Jain is_global_init = 1; 2101ff9e112dSShreyansh Jain } 2102ff9e112dSShreyansh Jain 2103e5872221SRohit Raj if (unlikely(!DPAA_PER_LCORE_PORTAL)) { 2104ff9e112dSShreyansh Jain ret = rte_dpaa_portal_init((void *)1); 2105ff9e112dSShreyansh Jain if (ret) { 2106ff9e112dSShreyansh Jain DPAA_PMD_ERR("Unable to initialize portal"); 2107ff9e112dSShreyansh Jain return ret; 2108ff9e112dSShreyansh Jain } 21095d944582SNipun Gupta } 2110ff9e112dSShreyansh Jain 21116b10d1f7SNipun Gupta eth_dev = rte_eth_dev_allocate(dpaa_dev->name); 2112af2828cfSAkhil Goyal if (!eth_dev) 2113af2828cfSAkhil Goyal return -ENOMEM; 2114ff9e112dSShreyansh Jain 21156b10d1f7SNipun Gupta eth_dev->data->dev_private = 21166b10d1f7SNipun Gupta rte_zmalloc("ethdev private structure", 2117ff9e112dSShreyansh Jain sizeof(struct dpaa_if), 2118ff9e112dSShreyansh Jain RTE_CACHE_LINE_SIZE); 2119ff9e112dSShreyansh Jain if (!eth_dev->data->dev_private) { 2120ff9e112dSShreyansh Jain DPAA_PMD_ERR("Cannot allocate memzone for port data"); 2121ff9e112dSShreyansh Jain rte_eth_dev_release_port(eth_dev); 2122ff9e112dSShreyansh Jain return -ENOMEM; 2123ff9e112dSShreyansh Jain } 21246b10d1f7SNipun Gupta 2125ff9e112dSShreyansh Jain eth_dev->device = &dpaa_dev->device; 2126ff9e112dSShreyansh Jain dpaa_dev->eth_dev = eth_dev; 2127ff9e112dSShreyansh Jain 21289124e65dSGagandeep Singh qman_ern_register_cb(dpaa_free_mbuf); 21299124e65dSGagandeep Singh 2130*2defb114SSachin Saxena eth_dev->data->dev_flags |= RTE_ETH_DEV_CLOSE_REMOVE; 21312aa10990SRohit Raj if (dpaa_drv->drv_flags & RTE_DPAA_DRV_INTR_LSC) 21322aa10990SRohit Raj eth_dev->data->dev_flags |= RTE_ETH_DEV_INTR_LSC; 21332aa10990SRohit Raj 2134ff9e112dSShreyansh Jain /* Invoke PMD device initialization function */ 2135ff9e112dSShreyansh Jain diag = dpaa_dev_init(eth_dev); 2136fbe90cddSThomas Monjalon if (diag == 0) { 2137fbe90cddSThomas Monjalon rte_eth_dev_probing_finish(eth_dev); 2138ff9e112dSShreyansh Jain return 0; 2139fbe90cddSThomas Monjalon } 2140ff9e112dSShreyansh Jain 2141ff9e112dSShreyansh Jain rte_eth_dev_release_port(eth_dev); 2142ff9e112dSShreyansh Jain return diag; 2143ff9e112dSShreyansh Jain } 2144ff9e112dSShreyansh Jain 2145ff9e112dSShreyansh Jain static int 2146ff9e112dSShreyansh Jain rte_dpaa_remove(struct rte_dpaa_device *dpaa_dev) 2147ff9e112dSShreyansh Jain { 2148ff9e112dSShreyansh Jain struct rte_eth_dev *eth_dev; 2149*2defb114SSachin Saxena int ret; 2150ff9e112dSShreyansh Jain 2151ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 2152ff9e112dSShreyansh Jain 2153ff9e112dSShreyansh Jain eth_dev = dpaa_dev->eth_dev; 2154*2defb114SSachin Saxena dpaa_eth_dev_close(eth_dev); 2155*2defb114SSachin Saxena ret = rte_eth_dev_release_port(eth_dev); 2156ff9e112dSShreyansh Jain 2157*2defb114SSachin Saxena return ret; 2158ff9e112dSShreyansh Jain } 2159ff9e112dSShreyansh Jain 21604defbc8cSSachin Saxena static void __attribute__((destructor(102))) dpaa_finish(void) 21614defbc8cSSachin Saxena { 21624defbc8cSSachin Saxena /* For secondary, primary will do all the cleanup */ 21634defbc8cSSachin Saxena if (rte_eal_process_type() != RTE_PROC_PRIMARY) 21644defbc8cSSachin Saxena return; 21654defbc8cSSachin Saxena 21664defbc8cSSachin Saxena if (!(default_q || fmc_q)) { 21674defbc8cSSachin Saxena unsigned int i; 21684defbc8cSSachin Saxena 21694defbc8cSSachin Saxena for (i = 0; i < RTE_MAX_ETHPORTS; i++) { 21704defbc8cSSachin Saxena if (rte_eth_devices[i].dev_ops == &dpaa_devops) { 21714defbc8cSSachin Saxena struct rte_eth_dev *dev = &rte_eth_devices[i]; 21724defbc8cSSachin Saxena struct dpaa_if *dpaa_intf = 21734defbc8cSSachin Saxena dev->data->dev_private; 21744defbc8cSSachin Saxena struct fman_if *fif = 21754defbc8cSSachin Saxena dev->process_private; 21764defbc8cSSachin Saxena if (dpaa_intf->port_handle) 21774defbc8cSSachin Saxena if (dpaa_fm_deconfig(dpaa_intf, fif)) 21784defbc8cSSachin Saxena DPAA_PMD_WARN("DPAA FM " 21794defbc8cSSachin Saxena "deconfig failed\n"); 2180e4abd4ffSJun Yang if (fif->num_profiles) { 2181e4abd4ffSJun Yang if (dpaa_port_vsp_cleanup(dpaa_intf, 2182e4abd4ffSJun Yang fif)) 2183e4abd4ffSJun Yang DPAA_PMD_WARN("DPAA FM vsp cleanup failed\n"); 2184e4abd4ffSJun Yang } 21854defbc8cSSachin Saxena } 21864defbc8cSSachin Saxena } 21874defbc8cSSachin Saxena if (is_global_init) 21884defbc8cSSachin Saxena if (dpaa_fm_term()) 21894defbc8cSSachin Saxena DPAA_PMD_WARN("DPAA FM term failed\n"); 21904defbc8cSSachin Saxena 21914defbc8cSSachin Saxena is_global_init = 0; 21924defbc8cSSachin Saxena 21934defbc8cSSachin Saxena DPAA_PMD_INFO("DPAA fman cleaned up"); 21944defbc8cSSachin Saxena } 21954defbc8cSSachin Saxena } 21964defbc8cSSachin Saxena 2197ff9e112dSShreyansh Jain static struct rte_dpaa_driver rte_dpaa_pmd = { 21982aa10990SRohit Raj .drv_flags = RTE_DPAA_DRV_INTR_LSC, 2199ff9e112dSShreyansh Jain .drv_type = FSL_DPAA_ETH, 2200ff9e112dSShreyansh Jain .probe = rte_dpaa_probe, 2201ff9e112dSShreyansh Jain .remove = rte_dpaa_remove, 2202ff9e112dSShreyansh Jain }; 2203ff9e112dSShreyansh Jain 2204ff9e112dSShreyansh Jain RTE_PMD_REGISTER_DPAA(net_dpaa, rte_dpaa_pmd); 22059c99878aSJerin Jacob RTE_LOG_REGISTER(dpaa_logtype_pmd, pmd.net.dpaa, NOTICE); 2206