1d81734caSHemant Agrawal /* SPDX-License-Identifier: BSD-3-Clause 2ff9e112dSShreyansh Jain * 3ff9e112dSShreyansh Jain * Copyright 2016 Freescale Semiconductor, Inc. All rights reserved. 4d81734caSHemant Agrawal * Copyright 2017 NXP 5ff9e112dSShreyansh Jain * 6ff9e112dSShreyansh Jain */ 7ff9e112dSShreyansh Jain /* System headers */ 8ff9e112dSShreyansh Jain #include <stdio.h> 9ff9e112dSShreyansh Jain #include <inttypes.h> 10ff9e112dSShreyansh Jain #include <unistd.h> 11ff9e112dSShreyansh Jain #include <limits.h> 12ff9e112dSShreyansh Jain #include <sched.h> 13ff9e112dSShreyansh Jain #include <signal.h> 14ff9e112dSShreyansh Jain #include <pthread.h> 15ff9e112dSShreyansh Jain #include <sys/types.h> 16ff9e112dSShreyansh Jain #include <sys/syscall.h> 17ff9e112dSShreyansh Jain 18ff9e112dSShreyansh Jain #include <rte_byteorder.h> 19ff9e112dSShreyansh Jain #include <rte_common.h> 20ff9e112dSShreyansh Jain #include <rte_interrupts.h> 21ff9e112dSShreyansh Jain #include <rte_log.h> 22ff9e112dSShreyansh Jain #include <rte_debug.h> 23ff9e112dSShreyansh Jain #include <rte_pci.h> 24ff9e112dSShreyansh Jain #include <rte_atomic.h> 25ff9e112dSShreyansh Jain #include <rte_branch_prediction.h> 26ff9e112dSShreyansh Jain #include <rte_memory.h> 27ff9e112dSShreyansh Jain #include <rte_tailq.h> 28ff9e112dSShreyansh Jain #include <rte_eal.h> 29ff9e112dSShreyansh Jain #include <rte_alarm.h> 30ff9e112dSShreyansh Jain #include <rte_ether.h> 31ffc905f3SFerruh Yigit #include <rte_ethdev_driver.h> 32ff9e112dSShreyansh Jain #include <rte_malloc.h> 33ff9e112dSShreyansh Jain #include <rte_ring.h> 34ff9e112dSShreyansh Jain 35ff9e112dSShreyansh Jain #include <rte_dpaa_bus.h> 36ff9e112dSShreyansh Jain #include <rte_dpaa_logs.h> 3737f9b54bSShreyansh Jain #include <dpaa_mempool.h> 38ff9e112dSShreyansh Jain 39ff9e112dSShreyansh Jain #include <dpaa_ethdev.h> 4037f9b54bSShreyansh Jain #include <dpaa_rxtx.h> 418c3495f5SHemant Agrawal #include <rte_pmd_dpaa.h> 4237f9b54bSShreyansh Jain 4337f9b54bSShreyansh Jain #include <fsl_usd.h> 4437f9b54bSShreyansh Jain #include <fsl_qman.h> 4537f9b54bSShreyansh Jain #include <fsl_bman.h> 4637f9b54bSShreyansh Jain #include <fsl_fman.h> 47ff9e112dSShreyansh Jain 48c5836218SSunil Kumar Kori /* Supported Rx offloads */ 49c5836218SSunil Kumar Kori static uint64_t dev_rx_offloads_sup = 50c5836218SSunil Kumar Kori DEV_RX_OFFLOAD_JUMBO_FRAME; 51c5836218SSunil Kumar Kori 52c5836218SSunil Kumar Kori /* Rx offloads which cannot be disabled */ 53c5836218SSunil Kumar Kori static uint64_t dev_rx_offloads_nodis = 54c5836218SSunil Kumar Kori DEV_RX_OFFLOAD_IPV4_CKSUM | 55c5836218SSunil Kumar Kori DEV_RX_OFFLOAD_UDP_CKSUM | 56c5836218SSunil Kumar Kori DEV_RX_OFFLOAD_TCP_CKSUM | 57c5836218SSunil Kumar Kori DEV_RX_OFFLOAD_OUTER_IPV4_CKSUM | 58c5836218SSunil Kumar Kori DEV_RX_OFFLOAD_CRC_STRIP | 59c5836218SSunil Kumar Kori DEV_RX_OFFLOAD_SCATTER; 60c5836218SSunil Kumar Kori 61c5836218SSunil Kumar Kori /* Supported Tx offloads */ 62c5836218SSunil Kumar Kori static uint64_t dev_tx_offloads_sup; 63c5836218SSunil Kumar Kori 64c5836218SSunil Kumar Kori /* Tx offloads which cannot be disabled */ 65c5836218SSunil Kumar Kori static uint64_t dev_tx_offloads_nodis = 66c5836218SSunil Kumar Kori DEV_TX_OFFLOAD_IPV4_CKSUM | 67c5836218SSunil Kumar Kori DEV_TX_OFFLOAD_UDP_CKSUM | 68c5836218SSunil Kumar Kori DEV_TX_OFFLOAD_TCP_CKSUM | 69c5836218SSunil Kumar Kori DEV_TX_OFFLOAD_SCTP_CKSUM | 70c5836218SSunil Kumar Kori DEV_TX_OFFLOAD_OUTER_IPV4_CKSUM | 71c5836218SSunil Kumar Kori DEV_TX_OFFLOAD_MULTI_SEGS | 72c5836218SSunil Kumar Kori DEV_TX_OFFLOAD_MT_LOCKFREE | 73c5836218SSunil Kumar Kori DEV_TX_OFFLOAD_MBUF_FAST_FREE; 74c5836218SSunil Kumar Kori 75ff9e112dSShreyansh Jain /* Keep track of whether QMAN and BMAN have been globally initialized */ 76ff9e112dSShreyansh Jain static int is_global_init; 770b5deefbSShreyansh Jain /* At present we only allow up to 4 push mode queues as default - as each of 780b5deefbSShreyansh Jain * this queue need dedicated portal and we are short of portals. 790c504f69SHemant Agrawal */ 800b5deefbSShreyansh Jain #define DPAA_MAX_PUSH_MODE_QUEUE 8 810b5deefbSShreyansh Jain #define DPAA_DEFAULT_PUSH_MODE_QUEUE 4 820c504f69SHemant Agrawal 830b5deefbSShreyansh Jain static int dpaa_push_mode_max_queue = DPAA_DEFAULT_PUSH_MODE_QUEUE; 840c504f69SHemant Agrawal static int dpaa_push_queue_idx; /* Queue index which are in push mode*/ 850c504f69SHemant Agrawal 86ff9e112dSShreyansh Jain 8762f53995SHemant Agrawal /* Per FQ Taildrop in frame count */ 8862f53995SHemant Agrawal static unsigned int td_threshold = CGR_RX_PERFQ_THRESH; 8962f53995SHemant Agrawal 90b21ed3e2SHemant Agrawal struct rte_dpaa_xstats_name_off { 91b21ed3e2SHemant Agrawal char name[RTE_ETH_XSTATS_NAME_SIZE]; 92b21ed3e2SHemant Agrawal uint32_t offset; 93b21ed3e2SHemant Agrawal }; 94b21ed3e2SHemant Agrawal 95b21ed3e2SHemant Agrawal static const struct rte_dpaa_xstats_name_off dpaa_xstats_strings[] = { 96b21ed3e2SHemant Agrawal {"rx_align_err", 97b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, raln)}, 98b21ed3e2SHemant Agrawal {"rx_valid_pause", 99b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rxpf)}, 100b21ed3e2SHemant Agrawal {"rx_fcs_err", 101b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rfcs)}, 102b21ed3e2SHemant Agrawal {"rx_vlan_frame", 103b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rvlan)}, 104b21ed3e2SHemant Agrawal {"rx_frame_err", 105b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rerr)}, 106b21ed3e2SHemant Agrawal {"rx_drop_err", 107b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rdrp)}, 108b21ed3e2SHemant Agrawal {"rx_undersized", 109b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rund)}, 110b21ed3e2SHemant Agrawal {"rx_oversize_err", 111b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rovr)}, 112b21ed3e2SHemant Agrawal {"rx_fragment_pkt", 113b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rfrg)}, 114b21ed3e2SHemant Agrawal {"tx_valid_pause", 115b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, txpf)}, 116b21ed3e2SHemant Agrawal {"tx_fcs_err", 117b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, terr)}, 118b21ed3e2SHemant Agrawal {"tx_vlan_frame", 119b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, tvlan)}, 120b21ed3e2SHemant Agrawal {"rx_undersized", 121b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, tund)}, 122b21ed3e2SHemant Agrawal }; 123b21ed3e2SHemant Agrawal 1248c3495f5SHemant Agrawal static struct rte_dpaa_driver rte_dpaa_pmd; 1258c3495f5SHemant Agrawal 12616e2c27fSSunil Kumar Kori static void 12716e2c27fSSunil Kumar Kori dpaa_eth_dev_info(struct rte_eth_dev *dev, struct rte_eth_dev_info *dev_info); 12816e2c27fSSunil Kumar Kori 1295e745593SSunil Kumar Kori static inline void 1305e745593SSunil Kumar Kori dpaa_poll_queue_default_config(struct qm_mcc_initfq *opts) 1315e745593SSunil Kumar Kori { 1325e745593SSunil Kumar Kori memset(opts, 0, sizeof(struct qm_mcc_initfq)); 1335e745593SSunil Kumar Kori opts->we_mask = QM_INITFQ_WE_FQCTRL | QM_INITFQ_WE_CONTEXTA; 1345e745593SSunil Kumar Kori opts->fqd.fq_ctrl = QM_FQCTRL_AVOIDBLOCK | QM_FQCTRL_CTXASTASHING | 1355e745593SSunil Kumar Kori QM_FQCTRL_PREFERINCACHE; 1365e745593SSunil Kumar Kori opts->fqd.context_a.stashing.exclusive = 0; 1375e745593SSunil Kumar Kori if (dpaa_svr_family != SVR_LS1046A_FAMILY) 1385e745593SSunil Kumar Kori opts->fqd.context_a.stashing.annotation_cl = 1395e745593SSunil Kumar Kori DPAA_IF_RX_ANNOTATION_STASH; 1405e745593SSunil Kumar Kori opts->fqd.context_a.stashing.data_cl = DPAA_IF_RX_DATA_STASH; 1415e745593SSunil Kumar Kori opts->fqd.context_a.stashing.context_cl = DPAA_IF_RX_CONTEXT_STASH; 1425e745593SSunil Kumar Kori } 1435e745593SSunil Kumar Kori 144ff9e112dSShreyansh Jain static int 1450cbec027SShreyansh Jain dpaa_mtu_set(struct rte_eth_dev *dev, uint16_t mtu) 1460cbec027SShreyansh Jain { 1470cbec027SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 1489658ac3aSAshish Jain uint32_t frame_size = mtu + ETHER_HDR_LEN + ETHER_CRC_LEN 1499658ac3aSAshish Jain + VLAN_TAG_SIZE; 1500cbec027SShreyansh Jain 1510cbec027SShreyansh Jain PMD_INIT_FUNC_TRACE(); 1520cbec027SShreyansh Jain 1539658ac3aSAshish Jain if (mtu < ETHER_MIN_MTU || frame_size > DPAA_MAX_RX_PKT_LEN) 1540cbec027SShreyansh Jain return -EINVAL; 1559658ac3aSAshish Jain if (frame_size > ETHER_MAX_LEN) 15616e2c27fSSunil Kumar Kori dev->data->dev_conf.rxmode.offloads &= 15716e2c27fSSunil Kumar Kori DEV_RX_OFFLOAD_JUMBO_FRAME; 15825f85419SShreyansh Jain else 15916e2c27fSSunil Kumar Kori dev->data->dev_conf.rxmode.offloads &= 16016e2c27fSSunil Kumar Kori ~DEV_RX_OFFLOAD_JUMBO_FRAME; 16125f85419SShreyansh Jain 1629658ac3aSAshish Jain dev->data->dev_conf.rxmode.max_rx_pkt_len = frame_size; 1630cbec027SShreyansh Jain 1649658ac3aSAshish Jain fman_if_set_maxfrm(dpaa_intf->fif, frame_size); 1650cbec027SShreyansh Jain 1660cbec027SShreyansh Jain return 0; 1670cbec027SShreyansh Jain } 1680cbec027SShreyansh Jain 1690cbec027SShreyansh Jain static int 17016e2c27fSSunil Kumar Kori dpaa_eth_dev_configure(struct rte_eth_dev *dev) 171ff9e112dSShreyansh Jain { 1729658ac3aSAshish Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 17316e2c27fSSunil Kumar Kori struct rte_eth_conf *eth_conf = &dev->data->dev_conf; 17416e2c27fSSunil Kumar Kori uint64_t rx_offloads = eth_conf->rxmode.offloads; 17516e2c27fSSunil Kumar Kori uint64_t tx_offloads = eth_conf->txmode.offloads; 1769658ac3aSAshish Jain 177ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 178ff9e112dSShreyansh Jain 179c5836218SSunil Kumar Kori /* Rx offloads validation */ 180c5836218SSunil Kumar Kori if (~(dev_rx_offloads_sup | dev_rx_offloads_nodis) & rx_offloads) { 181c5836218SSunil Kumar Kori DPAA_PMD_ERR( 182c5836218SSunil Kumar Kori "Rx offloads non supported - requested 0x%" PRIx64 183c5836218SSunil Kumar Kori " supported 0x%" PRIx64, 184c5836218SSunil Kumar Kori rx_offloads, 185c5836218SSunil Kumar Kori dev_rx_offloads_sup | dev_rx_offloads_nodis); 18616e2c27fSSunil Kumar Kori return -ENOTSUP; 18716e2c27fSSunil Kumar Kori } 188c5836218SSunil Kumar Kori if (dev_rx_offloads_nodis & ~rx_offloads) { 189c5836218SSunil Kumar Kori DPAA_PMD_WARN( 190c5836218SSunil Kumar Kori "Rx offloads non configurable - requested 0x%" PRIx64 191c5836218SSunil Kumar Kori " ignored 0x%" PRIx64, 192c5836218SSunil Kumar Kori rx_offloads, dev_rx_offloads_nodis); 19316e2c27fSSunil Kumar Kori } 19416e2c27fSSunil Kumar Kori 195c5836218SSunil Kumar Kori /* Tx offloads validation */ 196c5836218SSunil Kumar Kori if (~(dev_tx_offloads_sup | dev_tx_offloads_nodis) & tx_offloads) { 197c5836218SSunil Kumar Kori DPAA_PMD_ERR( 198c5836218SSunil Kumar Kori "Tx offloads non supported - requested 0x%" PRIx64 199c5836218SSunil Kumar Kori " supported 0x%" PRIx64, 200c5836218SSunil Kumar Kori tx_offloads, 201c5836218SSunil Kumar Kori dev_tx_offloads_sup | dev_tx_offloads_nodis); 202c5836218SSunil Kumar Kori return -ENOTSUP; 203c5836218SSunil Kumar Kori } 204c5836218SSunil Kumar Kori if (dev_tx_offloads_nodis & ~tx_offloads) { 205c5836218SSunil Kumar Kori DPAA_PMD_WARN( 206c5836218SSunil Kumar Kori "Tx offloads non configurable - requested 0x%" PRIx64 207c5836218SSunil Kumar Kori " ignored 0x%" PRIx64, 208c5836218SSunil Kumar Kori tx_offloads, dev_tx_offloads_nodis); 20916e2c27fSSunil Kumar Kori } 21016e2c27fSSunil Kumar Kori 21116e2c27fSSunil Kumar Kori if (rx_offloads & DEV_RX_OFFLOAD_JUMBO_FRAME) { 21225f85419SShreyansh Jain if (dev->data->dev_conf.rxmode.max_rx_pkt_len <= 2139658ac3aSAshish Jain DPAA_MAX_RX_PKT_LEN) { 2149658ac3aSAshish Jain fman_if_set_maxfrm(dpaa_intf->fif, 21525f85419SShreyansh Jain dev->data->dev_conf.rxmode.max_rx_pkt_len); 2169658ac3aSAshish Jain return 0; 2179658ac3aSAshish Jain } else { 21825f85419SShreyansh Jain return -1; 21925f85419SShreyansh Jain } 2209658ac3aSAshish Jain } 221ff9e112dSShreyansh Jain return 0; 222ff9e112dSShreyansh Jain } 223ff9e112dSShreyansh Jain 224a7bdc3bdSShreyansh Jain static const uint32_t * 225a7bdc3bdSShreyansh Jain dpaa_supported_ptypes_get(struct rte_eth_dev *dev) 226a7bdc3bdSShreyansh Jain { 227a7bdc3bdSShreyansh Jain static const uint32_t ptypes[] = { 228a7bdc3bdSShreyansh Jain /*todo -= add more types */ 229a7bdc3bdSShreyansh Jain RTE_PTYPE_L2_ETHER, 230a7bdc3bdSShreyansh Jain RTE_PTYPE_L3_IPV4, 231a7bdc3bdSShreyansh Jain RTE_PTYPE_L3_IPV4_EXT, 232a7bdc3bdSShreyansh Jain RTE_PTYPE_L3_IPV6, 233a7bdc3bdSShreyansh Jain RTE_PTYPE_L3_IPV6_EXT, 234a7bdc3bdSShreyansh Jain RTE_PTYPE_L4_TCP, 235a7bdc3bdSShreyansh Jain RTE_PTYPE_L4_UDP, 236a7bdc3bdSShreyansh Jain RTE_PTYPE_L4_SCTP 237a7bdc3bdSShreyansh Jain }; 238a7bdc3bdSShreyansh Jain 239a7bdc3bdSShreyansh Jain PMD_INIT_FUNC_TRACE(); 240a7bdc3bdSShreyansh Jain 241a7bdc3bdSShreyansh Jain if (dev->rx_pkt_burst == dpaa_eth_queue_rx) 242a7bdc3bdSShreyansh Jain return ptypes; 243a7bdc3bdSShreyansh Jain return NULL; 244a7bdc3bdSShreyansh Jain } 245a7bdc3bdSShreyansh Jain 246ff9e112dSShreyansh Jain static int dpaa_eth_dev_start(struct rte_eth_dev *dev) 247ff9e112dSShreyansh Jain { 24837f9b54bSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 24937f9b54bSShreyansh Jain 250ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 251ff9e112dSShreyansh Jain 252ff9e112dSShreyansh Jain /* Change tx callback to the real one */ 25337f9b54bSShreyansh Jain dev->tx_pkt_burst = dpaa_eth_queue_tx; 25437f9b54bSShreyansh Jain fman_if_enable_rx(dpaa_intf->fif); 255ff9e112dSShreyansh Jain 256ff9e112dSShreyansh Jain return 0; 257ff9e112dSShreyansh Jain } 258ff9e112dSShreyansh Jain 259ff9e112dSShreyansh Jain static void dpaa_eth_dev_stop(struct rte_eth_dev *dev) 260ff9e112dSShreyansh Jain { 26137f9b54bSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 26237f9b54bSShreyansh Jain 26337f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 26437f9b54bSShreyansh Jain 26537f9b54bSShreyansh Jain fman_if_disable_rx(dpaa_intf->fif); 26637f9b54bSShreyansh Jain dev->tx_pkt_burst = dpaa_eth_tx_drop_all; 267ff9e112dSShreyansh Jain } 268ff9e112dSShreyansh Jain 26937f9b54bSShreyansh Jain static void dpaa_eth_dev_close(struct rte_eth_dev *dev) 27037f9b54bSShreyansh Jain { 27137f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 27237f9b54bSShreyansh Jain 27337f9b54bSShreyansh Jain dpaa_eth_dev_stop(dev); 27437f9b54bSShreyansh Jain } 27537f9b54bSShreyansh Jain 276cf0fab1dSHemant Agrawal static int 277cf0fab1dSHemant Agrawal dpaa_fw_version_get(struct rte_eth_dev *dev __rte_unused, 278cf0fab1dSHemant Agrawal char *fw_version, 279cf0fab1dSHemant Agrawal size_t fw_size) 280cf0fab1dSHemant Agrawal { 281cf0fab1dSHemant Agrawal int ret; 282cf0fab1dSHemant Agrawal FILE *svr_file = NULL; 283cf0fab1dSHemant Agrawal unsigned int svr_ver = 0; 284cf0fab1dSHemant Agrawal 285cf0fab1dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 286cf0fab1dSHemant Agrawal 287cf0fab1dSHemant Agrawal svr_file = fopen(DPAA_SOC_ID_FILE, "r"); 288cf0fab1dSHemant Agrawal if (!svr_file) { 289cf0fab1dSHemant Agrawal DPAA_PMD_ERR("Unable to open SoC device"); 290cf0fab1dSHemant Agrawal return -ENOTSUP; /* Not supported on this infra */ 291cf0fab1dSHemant Agrawal } 2923b59b73dSHemant Agrawal if (fscanf(svr_file, "svr:%x", &svr_ver) > 0) 2933b59b73dSHemant Agrawal dpaa_svr_family = svr_ver & SVR_MASK; 2943b59b73dSHemant Agrawal else 295cf0fab1dSHemant Agrawal DPAA_PMD_ERR("Unable to read SoC device"); 296cf0fab1dSHemant Agrawal 297a8e78906SHemant Agrawal fclose(svr_file); 298cf0fab1dSHemant Agrawal 299a8e78906SHemant Agrawal ret = snprintf(fw_version, fw_size, "SVR:%x-fman-v%x", 300a8e78906SHemant Agrawal svr_ver, fman_ip_rev); 301cf0fab1dSHemant Agrawal ret += 1; /* add the size of '\0' */ 302a8e78906SHemant Agrawal 303cf0fab1dSHemant Agrawal if (fw_size < (uint32_t)ret) 304cf0fab1dSHemant Agrawal return ret; 305cf0fab1dSHemant Agrawal else 306cf0fab1dSHemant Agrawal return 0; 307cf0fab1dSHemant Agrawal } 308cf0fab1dSHemant Agrawal 309799db456SShreyansh Jain static void dpaa_eth_dev_info(struct rte_eth_dev *dev, 310799db456SShreyansh Jain struct rte_eth_dev_info *dev_info) 311799db456SShreyansh Jain { 312799db456SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 313799db456SShreyansh Jain 314799db456SShreyansh Jain PMD_INIT_FUNC_TRACE(); 315799db456SShreyansh Jain 316799db456SShreyansh Jain dev_info->max_rx_queues = dpaa_intf->nb_rx_queues; 317799db456SShreyansh Jain dev_info->max_tx_queues = dpaa_intf->nb_tx_queues; 318799db456SShreyansh Jain dev_info->min_rx_bufsize = DPAA_MIN_RX_BUF_SIZE; 319799db456SShreyansh Jain dev_info->max_rx_pktlen = DPAA_MAX_RX_PKT_LEN; 320799db456SShreyansh Jain dev_info->max_mac_addrs = DPAA_MAX_MAC_FILTER; 321799db456SShreyansh Jain dev_info->max_hash_mac_addrs = 0; 322799db456SShreyansh Jain dev_info->max_vfs = 0; 323799db456SShreyansh Jain dev_info->max_vmdq_pools = ETH_16_POOLS; 3244fa5e0bbSShreyansh Jain dev_info->flow_type_rss_offloads = DPAA_RSS_OFFLOAD_ALL; 325799db456SShreyansh Jain dev_info->speed_capa = (ETH_LINK_SPEED_1G | 326799db456SShreyansh Jain ETH_LINK_SPEED_10G); 327c5836218SSunil Kumar Kori dev_info->rx_offload_capa = dev_rx_offloads_sup | 328c5836218SSunil Kumar Kori dev_rx_offloads_nodis; 329c5836218SSunil Kumar Kori dev_info->tx_offload_capa = dev_tx_offloads_sup | 330c5836218SSunil Kumar Kori dev_tx_offloads_nodis; 331*2c01a48aSShreyansh Jain dev_info->default_rxportconf.burst_size = DPAA_DEF_RX_BURST_SIZE; 332*2c01a48aSShreyansh Jain dev_info->default_txportconf.burst_size = DPAA_DEF_TX_BURST_SIZE; 333799db456SShreyansh Jain } 334799db456SShreyansh Jain 335e124a69fSShreyansh Jain static int dpaa_eth_link_update(struct rte_eth_dev *dev, 336e124a69fSShreyansh Jain int wait_to_complete __rte_unused) 337e124a69fSShreyansh Jain { 338e124a69fSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 339e124a69fSShreyansh Jain struct rte_eth_link *link = &dev->data->dev_link; 340e124a69fSShreyansh Jain 341e124a69fSShreyansh Jain PMD_INIT_FUNC_TRACE(); 342e124a69fSShreyansh Jain 343e124a69fSShreyansh Jain if (dpaa_intf->fif->mac_type == fman_mac_1g) 3441633d3c4SFerruh Yigit link->link_speed = ETH_SPEED_NUM_1G; 345e124a69fSShreyansh Jain else if (dpaa_intf->fif->mac_type == fman_mac_10g) 3461633d3c4SFerruh Yigit link->link_speed = ETH_SPEED_NUM_10G; 347e124a69fSShreyansh Jain else 348e124a69fSShreyansh Jain DPAA_PMD_ERR("invalid link_speed: %s, %d", 349e124a69fSShreyansh Jain dpaa_intf->name, dpaa_intf->fif->mac_type); 350e124a69fSShreyansh Jain 351e124a69fSShreyansh Jain link->link_status = dpaa_intf->valid; 352e124a69fSShreyansh Jain link->link_duplex = ETH_LINK_FULL_DUPLEX; 353e124a69fSShreyansh Jain link->link_autoneg = ETH_LINK_AUTONEG; 354e124a69fSShreyansh Jain return 0; 355e124a69fSShreyansh Jain } 356e124a69fSShreyansh Jain 357d5b0924bSMatan Azrad static int dpaa_eth_stats_get(struct rte_eth_dev *dev, 358e1ad3a05SShreyansh Jain struct rte_eth_stats *stats) 359e1ad3a05SShreyansh Jain { 360e1ad3a05SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 361e1ad3a05SShreyansh Jain 362e1ad3a05SShreyansh Jain PMD_INIT_FUNC_TRACE(); 363e1ad3a05SShreyansh Jain 364e1ad3a05SShreyansh Jain fman_if_stats_get(dpaa_intf->fif, stats); 365d5b0924bSMatan Azrad return 0; 366e1ad3a05SShreyansh Jain } 367e1ad3a05SShreyansh Jain 368e1ad3a05SShreyansh Jain static void dpaa_eth_stats_reset(struct rte_eth_dev *dev) 369e1ad3a05SShreyansh Jain { 370e1ad3a05SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 371e1ad3a05SShreyansh Jain 372e1ad3a05SShreyansh Jain PMD_INIT_FUNC_TRACE(); 373e1ad3a05SShreyansh Jain 374e1ad3a05SShreyansh Jain fman_if_stats_reset(dpaa_intf->fif); 375e1ad3a05SShreyansh Jain } 37695ef603dSShreyansh Jain 377b21ed3e2SHemant Agrawal static int 378b21ed3e2SHemant Agrawal dpaa_dev_xstats_get(struct rte_eth_dev *dev, struct rte_eth_xstat *xstats, 379b21ed3e2SHemant Agrawal unsigned int n) 380b21ed3e2SHemant Agrawal { 381b21ed3e2SHemant Agrawal struct dpaa_if *dpaa_intf = dev->data->dev_private; 382b21ed3e2SHemant Agrawal unsigned int i = 0, num = RTE_DIM(dpaa_xstats_strings); 383b21ed3e2SHemant Agrawal uint64_t values[sizeof(struct dpaa_if_stats) / 8]; 384b21ed3e2SHemant Agrawal 385b21ed3e2SHemant Agrawal if (n < num) 386b21ed3e2SHemant Agrawal return num; 387b21ed3e2SHemant Agrawal 388339c1025SHemant Agrawal if (xstats == NULL) 389339c1025SHemant Agrawal return 0; 390339c1025SHemant Agrawal 391b21ed3e2SHemant Agrawal fman_if_stats_get_all(dpaa_intf->fif, values, 392b21ed3e2SHemant Agrawal sizeof(struct dpaa_if_stats) / 8); 393b21ed3e2SHemant Agrawal 394b21ed3e2SHemant Agrawal for (i = 0; i < num; i++) { 395b21ed3e2SHemant Agrawal xstats[i].id = i; 396b21ed3e2SHemant Agrawal xstats[i].value = values[dpaa_xstats_strings[i].offset / 8]; 397b21ed3e2SHemant Agrawal } 398b21ed3e2SHemant Agrawal return i; 399b21ed3e2SHemant Agrawal } 400b21ed3e2SHemant Agrawal 401b21ed3e2SHemant Agrawal static int 402b21ed3e2SHemant Agrawal dpaa_xstats_get_names(__rte_unused struct rte_eth_dev *dev, 403b21ed3e2SHemant Agrawal struct rte_eth_xstat_name *xstats_names, 4045c3fc73eSHemant Agrawal unsigned int limit) 405b21ed3e2SHemant Agrawal { 406b21ed3e2SHemant Agrawal unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings); 407b21ed3e2SHemant Agrawal 4085c3fc73eSHemant Agrawal if (limit < stat_cnt) 4095c3fc73eSHemant Agrawal return stat_cnt; 4105c3fc73eSHemant Agrawal 411b21ed3e2SHemant Agrawal if (xstats_names != NULL) 412b21ed3e2SHemant Agrawal for (i = 0; i < stat_cnt; i++) 413b21ed3e2SHemant Agrawal snprintf(xstats_names[i].name, 414b21ed3e2SHemant Agrawal sizeof(xstats_names[i].name), 415b21ed3e2SHemant Agrawal "%s", 416b21ed3e2SHemant Agrawal dpaa_xstats_strings[i].name); 417b21ed3e2SHemant Agrawal 418b21ed3e2SHemant Agrawal return stat_cnt; 419b21ed3e2SHemant Agrawal } 420b21ed3e2SHemant Agrawal 421b21ed3e2SHemant Agrawal static int 422b21ed3e2SHemant Agrawal dpaa_xstats_get_by_id(struct rte_eth_dev *dev, const uint64_t *ids, 423b21ed3e2SHemant Agrawal uint64_t *values, unsigned int n) 424b21ed3e2SHemant Agrawal { 425b21ed3e2SHemant Agrawal unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings); 426b21ed3e2SHemant Agrawal uint64_t values_copy[sizeof(struct dpaa_if_stats) / 8]; 427b21ed3e2SHemant Agrawal 428b21ed3e2SHemant Agrawal if (!ids) { 429b21ed3e2SHemant Agrawal struct dpaa_if *dpaa_intf = dev->data->dev_private; 430b21ed3e2SHemant Agrawal 431b21ed3e2SHemant Agrawal if (n < stat_cnt) 432b21ed3e2SHemant Agrawal return stat_cnt; 433b21ed3e2SHemant Agrawal 434b21ed3e2SHemant Agrawal if (!values) 435b21ed3e2SHemant Agrawal return 0; 436b21ed3e2SHemant Agrawal 437b21ed3e2SHemant Agrawal fman_if_stats_get_all(dpaa_intf->fif, values_copy, 4385c3fc73eSHemant Agrawal sizeof(struct dpaa_if_stats) / 8); 439b21ed3e2SHemant Agrawal 440b21ed3e2SHemant Agrawal for (i = 0; i < stat_cnt; i++) 441b21ed3e2SHemant Agrawal values[i] = 442b21ed3e2SHemant Agrawal values_copy[dpaa_xstats_strings[i].offset / 8]; 443b21ed3e2SHemant Agrawal 444b21ed3e2SHemant Agrawal return stat_cnt; 445b21ed3e2SHemant Agrawal } 446b21ed3e2SHemant Agrawal 447b21ed3e2SHemant Agrawal dpaa_xstats_get_by_id(dev, NULL, values_copy, stat_cnt); 448b21ed3e2SHemant Agrawal 449b21ed3e2SHemant Agrawal for (i = 0; i < n; i++) { 450b21ed3e2SHemant Agrawal if (ids[i] >= stat_cnt) { 451b21ed3e2SHemant Agrawal DPAA_PMD_ERR("id value isn't valid"); 452b21ed3e2SHemant Agrawal return -1; 453b21ed3e2SHemant Agrawal } 454b21ed3e2SHemant Agrawal values[i] = values_copy[ids[i]]; 455b21ed3e2SHemant Agrawal } 456b21ed3e2SHemant Agrawal return n; 457b21ed3e2SHemant Agrawal } 458b21ed3e2SHemant Agrawal 459b21ed3e2SHemant Agrawal static int 460b21ed3e2SHemant Agrawal dpaa_xstats_get_names_by_id( 461b21ed3e2SHemant Agrawal struct rte_eth_dev *dev, 462b21ed3e2SHemant Agrawal struct rte_eth_xstat_name *xstats_names, 463b21ed3e2SHemant Agrawal const uint64_t *ids, 464b21ed3e2SHemant Agrawal unsigned int limit) 465b21ed3e2SHemant Agrawal { 466b21ed3e2SHemant Agrawal unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings); 467b21ed3e2SHemant Agrawal struct rte_eth_xstat_name xstats_names_copy[stat_cnt]; 468b21ed3e2SHemant Agrawal 469b21ed3e2SHemant Agrawal if (!ids) 470b21ed3e2SHemant Agrawal return dpaa_xstats_get_names(dev, xstats_names, limit); 471b21ed3e2SHemant Agrawal 472b21ed3e2SHemant Agrawal dpaa_xstats_get_names(dev, xstats_names_copy, limit); 473b21ed3e2SHemant Agrawal 474b21ed3e2SHemant Agrawal for (i = 0; i < limit; i++) { 475b21ed3e2SHemant Agrawal if (ids[i] >= stat_cnt) { 476b21ed3e2SHemant Agrawal DPAA_PMD_ERR("id value isn't valid"); 477b21ed3e2SHemant Agrawal return -1; 478b21ed3e2SHemant Agrawal } 479b21ed3e2SHemant Agrawal strcpy(xstats_names[i].name, xstats_names_copy[ids[i]].name); 480b21ed3e2SHemant Agrawal } 481b21ed3e2SHemant Agrawal return limit; 482b21ed3e2SHemant Agrawal } 483b21ed3e2SHemant Agrawal 48495ef603dSShreyansh Jain static void dpaa_eth_promiscuous_enable(struct rte_eth_dev *dev) 48595ef603dSShreyansh Jain { 48695ef603dSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 48795ef603dSShreyansh Jain 48895ef603dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 48995ef603dSShreyansh Jain 49095ef603dSShreyansh Jain fman_if_promiscuous_enable(dpaa_intf->fif); 49195ef603dSShreyansh Jain } 49295ef603dSShreyansh Jain 49395ef603dSShreyansh Jain static void dpaa_eth_promiscuous_disable(struct rte_eth_dev *dev) 49495ef603dSShreyansh Jain { 49595ef603dSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 49695ef603dSShreyansh Jain 49795ef603dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 49895ef603dSShreyansh Jain 49995ef603dSShreyansh Jain fman_if_promiscuous_disable(dpaa_intf->fif); 50095ef603dSShreyansh Jain } 50195ef603dSShreyansh Jain 50244dd70a3SShreyansh Jain static void dpaa_eth_multicast_enable(struct rte_eth_dev *dev) 50344dd70a3SShreyansh Jain { 50444dd70a3SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 50544dd70a3SShreyansh Jain 50644dd70a3SShreyansh Jain PMD_INIT_FUNC_TRACE(); 50744dd70a3SShreyansh Jain 50844dd70a3SShreyansh Jain fman_if_set_mcast_filter_table(dpaa_intf->fif); 50944dd70a3SShreyansh Jain } 51044dd70a3SShreyansh Jain 51144dd70a3SShreyansh Jain static void dpaa_eth_multicast_disable(struct rte_eth_dev *dev) 51244dd70a3SShreyansh Jain { 51344dd70a3SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 51444dd70a3SShreyansh Jain 51544dd70a3SShreyansh Jain PMD_INIT_FUNC_TRACE(); 51644dd70a3SShreyansh Jain 51744dd70a3SShreyansh Jain fman_if_reset_mcast_filter_table(dpaa_intf->fif); 51844dd70a3SShreyansh Jain } 51944dd70a3SShreyansh Jain 52037f9b54bSShreyansh Jain static 52137f9b54bSShreyansh Jain int dpaa_eth_rx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx, 52262f53995SHemant Agrawal uint16_t nb_desc, 52337f9b54bSShreyansh Jain unsigned int socket_id __rte_unused, 52437f9b54bSShreyansh Jain const struct rte_eth_rxconf *rx_conf __rte_unused, 52537f9b54bSShreyansh Jain struct rte_mempool *mp) 52637f9b54bSShreyansh Jain { 52737f9b54bSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 52862f53995SHemant Agrawal struct qman_fq *rxq = &dpaa_intf->rx_queues[queue_idx]; 5290c504f69SHemant Agrawal struct qm_mcc_initfq opts = {0}; 5300c504f69SHemant Agrawal u32 flags = 0; 5310c504f69SHemant Agrawal int ret; 53237f9b54bSShreyansh Jain 53337f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 53437f9b54bSShreyansh Jain 53537f9b54bSShreyansh Jain DPAA_PMD_INFO("Rx queue setup for queue index: %d", queue_idx); 53637f9b54bSShreyansh Jain 53737f9b54bSShreyansh Jain if (!dpaa_intf->bp_info || dpaa_intf->bp_info->mp != mp) { 53837f9b54bSShreyansh Jain struct fman_if_ic_params icp; 53937f9b54bSShreyansh Jain uint32_t fd_offset; 54037f9b54bSShreyansh Jain uint32_t bp_size; 54137f9b54bSShreyansh Jain 54237f9b54bSShreyansh Jain if (!mp->pool_data) { 54337f9b54bSShreyansh Jain DPAA_PMD_ERR("Not an offloaded buffer pool!"); 54437f9b54bSShreyansh Jain return -1; 54537f9b54bSShreyansh Jain } 54637f9b54bSShreyansh Jain dpaa_intf->bp_info = DPAA_MEMPOOL_TO_POOL_INFO(mp); 54737f9b54bSShreyansh Jain 54837f9b54bSShreyansh Jain memset(&icp, 0, sizeof(icp)); 54937f9b54bSShreyansh Jain /* set ICEOF for to the default value , which is 0*/ 55037f9b54bSShreyansh Jain icp.iciof = DEFAULT_ICIOF; 55137f9b54bSShreyansh Jain icp.iceof = DEFAULT_RX_ICEOF; 55237f9b54bSShreyansh Jain icp.icsz = DEFAULT_ICSZ; 55337f9b54bSShreyansh Jain fman_if_set_ic_params(dpaa_intf->fif, &icp); 55437f9b54bSShreyansh Jain 55537f9b54bSShreyansh Jain fd_offset = RTE_PKTMBUF_HEADROOM + DPAA_HW_BUF_RESERVE; 55637f9b54bSShreyansh Jain fman_if_set_fdoff(dpaa_intf->fif, fd_offset); 55737f9b54bSShreyansh Jain 55837f9b54bSShreyansh Jain /* Buffer pool size should be equal to Dataroom Size*/ 55937f9b54bSShreyansh Jain bp_size = rte_pktmbuf_data_room_size(mp); 56037f9b54bSShreyansh Jain fman_if_set_bp(dpaa_intf->fif, mp->size, 56137f9b54bSShreyansh Jain dpaa_intf->bp_info->bpid, bp_size); 56237f9b54bSShreyansh Jain dpaa_intf->valid = 1; 56337f9b54bSShreyansh Jain DPAA_PMD_INFO("if =%s - fd_offset = %d offset = %d", 56437f9b54bSShreyansh Jain dpaa_intf->name, fd_offset, 56537f9b54bSShreyansh Jain fman_if_get_fdoff(dpaa_intf->fif)); 56637f9b54bSShreyansh Jain } 5670c504f69SHemant Agrawal /* checking if push mode only, no error check for now */ 5680c504f69SHemant Agrawal if (dpaa_push_mode_max_queue > dpaa_push_queue_idx) { 5690c504f69SHemant Agrawal dpaa_push_queue_idx++; 5700c504f69SHemant Agrawal opts.we_mask = QM_INITFQ_WE_FQCTRL | QM_INITFQ_WE_CONTEXTA; 5710c504f69SHemant Agrawal opts.fqd.fq_ctrl = QM_FQCTRL_AVOIDBLOCK | 5720c504f69SHemant Agrawal QM_FQCTRL_CTXASTASHING | 5730c504f69SHemant Agrawal QM_FQCTRL_PREFERINCACHE; 5740c504f69SHemant Agrawal opts.fqd.context_a.stashing.exclusive = 0; 575b9083ea5SNipun Gupta /* In muticore scenario stashing becomes a bottleneck on LS1046. 576b9083ea5SNipun Gupta * So do not enable stashing in this case 577b9083ea5SNipun Gupta */ 578b9083ea5SNipun Gupta if (dpaa_svr_family != SVR_LS1046A_FAMILY) 5790c504f69SHemant Agrawal opts.fqd.context_a.stashing.annotation_cl = 5800c504f69SHemant Agrawal DPAA_IF_RX_ANNOTATION_STASH; 5810c504f69SHemant Agrawal opts.fqd.context_a.stashing.data_cl = DPAA_IF_RX_DATA_STASH; 5820c504f69SHemant Agrawal opts.fqd.context_a.stashing.context_cl = 5830c504f69SHemant Agrawal DPAA_IF_RX_CONTEXT_STASH; 58462f53995SHemant Agrawal 5850c504f69SHemant Agrawal /*Create a channel and associate given queue with the channel*/ 5860c504f69SHemant Agrawal qman_alloc_pool_range((u32 *)&rxq->ch_id, 1, 1, 0); 5870c504f69SHemant Agrawal opts.we_mask = opts.we_mask | QM_INITFQ_WE_DESTWQ; 5880c504f69SHemant Agrawal opts.fqd.dest.channel = rxq->ch_id; 5890c504f69SHemant Agrawal opts.fqd.dest.wq = DPAA_IF_RX_PRIORITY; 5900c504f69SHemant Agrawal flags = QMAN_INITFQ_FLAG_SCHED; 5910c504f69SHemant Agrawal 5920c504f69SHemant Agrawal /* Configure tail drop */ 5930c504f69SHemant Agrawal if (dpaa_intf->cgr_rx) { 5940c504f69SHemant Agrawal opts.we_mask |= QM_INITFQ_WE_CGID; 5950c504f69SHemant Agrawal opts.fqd.cgid = dpaa_intf->cgr_rx[queue_idx].cgrid; 5960c504f69SHemant Agrawal opts.fqd.fq_ctrl |= QM_FQCTRL_CGE; 5970c504f69SHemant Agrawal } 5980c504f69SHemant Agrawal ret = qman_init_fq(rxq, flags, &opts); 5990c504f69SHemant Agrawal if (ret) 6000c504f69SHemant Agrawal DPAA_PMD_ERR("Channel/Queue association failed. fqid %d" 6010c504f69SHemant Agrawal " ret: %d", rxq->fqid, ret); 602b9083ea5SNipun Gupta rxq->cb.dqrr_dpdk_pull_cb = dpaa_rx_cb; 603b9083ea5SNipun Gupta rxq->cb.dqrr_prepare = dpaa_rx_cb_prepare; 6040c504f69SHemant Agrawal rxq->is_static = true; 6050c504f69SHemant Agrawal } 60662f53995SHemant Agrawal dev->data->rx_queues[queue_idx] = rxq; 60762f53995SHemant Agrawal 60862f53995SHemant Agrawal /* configure the CGR size as per the desc size */ 60962f53995SHemant Agrawal if (dpaa_intf->cgr_rx) { 61062f53995SHemant Agrawal struct qm_mcc_initcgr cgr_opts = {0}; 61162f53995SHemant Agrawal 61262f53995SHemant Agrawal /* Enable tail drop with cgr on this queue */ 61362f53995SHemant Agrawal qm_cgr_cs_thres_set64(&cgr_opts.cgr.cs_thres, nb_desc, 0); 61462f53995SHemant Agrawal ret = qman_modify_cgr(dpaa_intf->cgr_rx, 0, &cgr_opts); 61562f53995SHemant Agrawal if (ret) { 61662f53995SHemant Agrawal DPAA_PMD_WARN( 61762f53995SHemant Agrawal "rx taildrop modify fail on fqid %d (ret=%d)", 61862f53995SHemant Agrawal rxq->fqid, ret); 61962f53995SHemant Agrawal } 62062f53995SHemant Agrawal } 62137f9b54bSShreyansh Jain 62237f9b54bSShreyansh Jain return 0; 62337f9b54bSShreyansh Jain } 62437f9b54bSShreyansh Jain 62577b7b81eSNeil Horman int __rte_experimental 62677b7b81eSNeil Horman dpaa_eth_eventq_attach(const struct rte_eth_dev *dev, 6275e745593SSunil Kumar Kori int eth_rx_queue_id, 6285e745593SSunil Kumar Kori u16 ch_id, 6295e745593SSunil Kumar Kori const struct rte_event_eth_rx_adapter_queue_conf *queue_conf) 6305e745593SSunil Kumar Kori { 6315e745593SSunil Kumar Kori int ret; 6325e745593SSunil Kumar Kori u32 flags = 0; 6335e745593SSunil Kumar Kori struct dpaa_if *dpaa_intf = dev->data->dev_private; 6345e745593SSunil Kumar Kori struct qman_fq *rxq = &dpaa_intf->rx_queues[eth_rx_queue_id]; 6355e745593SSunil Kumar Kori struct qm_mcc_initfq opts = {0}; 6365e745593SSunil Kumar Kori 6375e745593SSunil Kumar Kori if (dpaa_push_mode_max_queue) 6385e745593SSunil Kumar Kori DPAA_PMD_WARN("PUSH mode already enabled for first %d queues.\n" 6395e745593SSunil Kumar Kori "To disable set DPAA_PUSH_QUEUES_NUMBER to 0\n", 6405e745593SSunil Kumar Kori dpaa_push_mode_max_queue); 6415e745593SSunil Kumar Kori 6425e745593SSunil Kumar Kori dpaa_poll_queue_default_config(&opts); 6435e745593SSunil Kumar Kori 6445e745593SSunil Kumar Kori switch (queue_conf->ev.sched_type) { 6455e745593SSunil Kumar Kori case RTE_SCHED_TYPE_ATOMIC: 6465e745593SSunil Kumar Kori opts.fqd.fq_ctrl |= QM_FQCTRL_HOLDACTIVE; 6475e745593SSunil Kumar Kori /* Reset FQCTRL_AVOIDBLOCK bit as it is unnecessary 6485e745593SSunil Kumar Kori * configuration with HOLD_ACTIVE setting 6495e745593SSunil Kumar Kori */ 6505e745593SSunil Kumar Kori opts.fqd.fq_ctrl &= (~QM_FQCTRL_AVOIDBLOCK); 6515e745593SSunil Kumar Kori rxq->cb.dqrr_dpdk_cb = dpaa_rx_cb_atomic; 6525e745593SSunil Kumar Kori break; 6535e745593SSunil Kumar Kori case RTE_SCHED_TYPE_ORDERED: 6545e745593SSunil Kumar Kori DPAA_PMD_ERR("Ordered queue schedule type is not supported\n"); 6555e745593SSunil Kumar Kori return -1; 6565e745593SSunil Kumar Kori default: 6575e745593SSunil Kumar Kori opts.fqd.fq_ctrl |= QM_FQCTRL_AVOIDBLOCK; 6585e745593SSunil Kumar Kori rxq->cb.dqrr_dpdk_cb = dpaa_rx_cb_parallel; 6595e745593SSunil Kumar Kori break; 6605e745593SSunil Kumar Kori } 6615e745593SSunil Kumar Kori 6625e745593SSunil Kumar Kori opts.we_mask = opts.we_mask | QM_INITFQ_WE_DESTWQ; 6635e745593SSunil Kumar Kori opts.fqd.dest.channel = ch_id; 6645e745593SSunil Kumar Kori opts.fqd.dest.wq = queue_conf->ev.priority; 6655e745593SSunil Kumar Kori 6665e745593SSunil Kumar Kori if (dpaa_intf->cgr_rx) { 6675e745593SSunil Kumar Kori opts.we_mask |= QM_INITFQ_WE_CGID; 6685e745593SSunil Kumar Kori opts.fqd.cgid = dpaa_intf->cgr_rx[eth_rx_queue_id].cgrid; 6695e745593SSunil Kumar Kori opts.fqd.fq_ctrl |= QM_FQCTRL_CGE; 6705e745593SSunil Kumar Kori } 6715e745593SSunil Kumar Kori 6725e745593SSunil Kumar Kori flags = QMAN_INITFQ_FLAG_SCHED; 6735e745593SSunil Kumar Kori 6745e745593SSunil Kumar Kori ret = qman_init_fq(rxq, flags, &opts); 6755e745593SSunil Kumar Kori if (ret) { 6765e745593SSunil Kumar Kori DPAA_PMD_ERR("Channel/Queue association failed. fqid %d ret:%d", 6775e745593SSunil Kumar Kori rxq->fqid, ret); 6785e745593SSunil Kumar Kori return ret; 6795e745593SSunil Kumar Kori } 6805e745593SSunil Kumar Kori 6815e745593SSunil Kumar Kori /* copy configuration which needs to be filled during dequeue */ 6825e745593SSunil Kumar Kori memcpy(&rxq->ev, &queue_conf->ev, sizeof(struct rte_event)); 6835e745593SSunil Kumar Kori dev->data->rx_queues[eth_rx_queue_id] = rxq; 6845e745593SSunil Kumar Kori 6855e745593SSunil Kumar Kori return ret; 6865e745593SSunil Kumar Kori } 6875e745593SSunil Kumar Kori 68877b7b81eSNeil Horman int __rte_experimental 68977b7b81eSNeil Horman dpaa_eth_eventq_detach(const struct rte_eth_dev *dev, 6905e745593SSunil Kumar Kori int eth_rx_queue_id) 6915e745593SSunil Kumar Kori { 6925e745593SSunil Kumar Kori struct qm_mcc_initfq opts; 6935e745593SSunil Kumar Kori int ret; 6945e745593SSunil Kumar Kori u32 flags = 0; 6955e745593SSunil Kumar Kori struct dpaa_if *dpaa_intf = dev->data->dev_private; 6965e745593SSunil Kumar Kori struct qman_fq *rxq = &dpaa_intf->rx_queues[eth_rx_queue_id]; 6975e745593SSunil Kumar Kori 6985e745593SSunil Kumar Kori dpaa_poll_queue_default_config(&opts); 6995e745593SSunil Kumar Kori 7005e745593SSunil Kumar Kori if (dpaa_intf->cgr_rx) { 7015e745593SSunil Kumar Kori opts.we_mask |= QM_INITFQ_WE_CGID; 7025e745593SSunil Kumar Kori opts.fqd.cgid = dpaa_intf->cgr_rx[eth_rx_queue_id].cgrid; 7035e745593SSunil Kumar Kori opts.fqd.fq_ctrl |= QM_FQCTRL_CGE; 7045e745593SSunil Kumar Kori } 7055e745593SSunil Kumar Kori 7065e745593SSunil Kumar Kori ret = qman_init_fq(rxq, flags, &opts); 7075e745593SSunil Kumar Kori if (ret) { 7085e745593SSunil Kumar Kori DPAA_PMD_ERR("init rx fqid %d failed with ret: %d", 7095e745593SSunil Kumar Kori rxq->fqid, ret); 7105e745593SSunil Kumar Kori } 7115e745593SSunil Kumar Kori 7125e745593SSunil Kumar Kori rxq->cb.dqrr_dpdk_cb = NULL; 7135e745593SSunil Kumar Kori dev->data->rx_queues[eth_rx_queue_id] = NULL; 7145e745593SSunil Kumar Kori 7155e745593SSunil Kumar Kori return 0; 7165e745593SSunil Kumar Kori } 7175e745593SSunil Kumar Kori 71837f9b54bSShreyansh Jain static 71937f9b54bSShreyansh Jain void dpaa_eth_rx_queue_release(void *rxq __rte_unused) 72037f9b54bSShreyansh Jain { 72137f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 72237f9b54bSShreyansh Jain } 72337f9b54bSShreyansh Jain 72437f9b54bSShreyansh Jain static 72537f9b54bSShreyansh Jain int dpaa_eth_tx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx, 72637f9b54bSShreyansh Jain uint16_t nb_desc __rte_unused, 72737f9b54bSShreyansh Jain unsigned int socket_id __rte_unused, 72837f9b54bSShreyansh Jain const struct rte_eth_txconf *tx_conf __rte_unused) 72937f9b54bSShreyansh Jain { 73037f9b54bSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 73137f9b54bSShreyansh Jain 73237f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 73337f9b54bSShreyansh Jain 73437f9b54bSShreyansh Jain DPAA_PMD_INFO("Tx queue setup for queue index: %d", queue_idx); 73537f9b54bSShreyansh Jain dev->data->tx_queues[queue_idx] = &dpaa_intf->tx_queues[queue_idx]; 73637f9b54bSShreyansh Jain return 0; 73737f9b54bSShreyansh Jain } 73837f9b54bSShreyansh Jain 73937f9b54bSShreyansh Jain static void dpaa_eth_tx_queue_release(void *txq __rte_unused) 740ff9e112dSShreyansh Jain { 741ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 742ff9e112dSShreyansh Jain } 743ff9e112dSShreyansh Jain 744b005d729SHemant Agrawal static uint32_t 745b005d729SHemant Agrawal dpaa_dev_rx_queue_count(struct rte_eth_dev *dev, uint16_t rx_queue_id) 746b005d729SHemant Agrawal { 747b005d729SHemant Agrawal struct dpaa_if *dpaa_intf = dev->data->dev_private; 748b005d729SHemant Agrawal struct qman_fq *rxq = &dpaa_intf->rx_queues[rx_queue_id]; 749b005d729SHemant Agrawal u32 frm_cnt = 0; 750b005d729SHemant Agrawal 751b005d729SHemant Agrawal PMD_INIT_FUNC_TRACE(); 752b005d729SHemant Agrawal 753b005d729SHemant Agrawal if (qman_query_fq_frm_cnt(rxq, &frm_cnt) == 0) { 754b005d729SHemant Agrawal RTE_LOG(DEBUG, PMD, "RX frame count for q(%d) is %u\n", 755b005d729SHemant Agrawal rx_queue_id, frm_cnt); 756b005d729SHemant Agrawal } 757b005d729SHemant Agrawal return frm_cnt; 758b005d729SHemant Agrawal } 759b005d729SHemant Agrawal 760e124a69fSShreyansh Jain static int dpaa_link_down(struct rte_eth_dev *dev) 761e124a69fSShreyansh Jain { 762e124a69fSShreyansh Jain PMD_INIT_FUNC_TRACE(); 763e124a69fSShreyansh Jain 764e124a69fSShreyansh Jain dpaa_eth_dev_stop(dev); 765e124a69fSShreyansh Jain return 0; 766e124a69fSShreyansh Jain } 767e124a69fSShreyansh Jain 768e124a69fSShreyansh Jain static int dpaa_link_up(struct rte_eth_dev *dev) 769e124a69fSShreyansh Jain { 770e124a69fSShreyansh Jain PMD_INIT_FUNC_TRACE(); 771e124a69fSShreyansh Jain 772e124a69fSShreyansh Jain dpaa_eth_dev_start(dev); 773e124a69fSShreyansh Jain return 0; 774e124a69fSShreyansh Jain } 775e124a69fSShreyansh Jain 776fe6c6032SShreyansh Jain static int 77712a4678aSShreyansh Jain dpaa_flow_ctrl_set(struct rte_eth_dev *dev, 77812a4678aSShreyansh Jain struct rte_eth_fc_conf *fc_conf) 77912a4678aSShreyansh Jain { 78012a4678aSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 78112a4678aSShreyansh Jain struct rte_eth_fc_conf *net_fc; 78212a4678aSShreyansh Jain 78312a4678aSShreyansh Jain PMD_INIT_FUNC_TRACE(); 78412a4678aSShreyansh Jain 78512a4678aSShreyansh Jain if (!(dpaa_intf->fc_conf)) { 78612a4678aSShreyansh Jain dpaa_intf->fc_conf = rte_zmalloc(NULL, 78712a4678aSShreyansh Jain sizeof(struct rte_eth_fc_conf), MAX_CACHELINE); 78812a4678aSShreyansh Jain if (!dpaa_intf->fc_conf) { 78912a4678aSShreyansh Jain DPAA_PMD_ERR("unable to save flow control info"); 79012a4678aSShreyansh Jain return -ENOMEM; 79112a4678aSShreyansh Jain } 79212a4678aSShreyansh Jain } 79312a4678aSShreyansh Jain net_fc = dpaa_intf->fc_conf; 79412a4678aSShreyansh Jain 79512a4678aSShreyansh Jain if (fc_conf->high_water < fc_conf->low_water) { 79612a4678aSShreyansh Jain DPAA_PMD_ERR("Incorrect Flow Control Configuration"); 79712a4678aSShreyansh Jain return -EINVAL; 79812a4678aSShreyansh Jain } 79912a4678aSShreyansh Jain 80012a4678aSShreyansh Jain if (fc_conf->mode == RTE_FC_NONE) { 80112a4678aSShreyansh Jain return 0; 80212a4678aSShreyansh Jain } else if (fc_conf->mode == RTE_FC_TX_PAUSE || 80312a4678aSShreyansh Jain fc_conf->mode == RTE_FC_FULL) { 80412a4678aSShreyansh Jain fman_if_set_fc_threshold(dpaa_intf->fif, fc_conf->high_water, 80512a4678aSShreyansh Jain fc_conf->low_water, 80612a4678aSShreyansh Jain dpaa_intf->bp_info->bpid); 80712a4678aSShreyansh Jain if (fc_conf->pause_time) 80812a4678aSShreyansh Jain fman_if_set_fc_quanta(dpaa_intf->fif, 80912a4678aSShreyansh Jain fc_conf->pause_time); 81012a4678aSShreyansh Jain } 81112a4678aSShreyansh Jain 81212a4678aSShreyansh Jain /* Save the information in dpaa device */ 81312a4678aSShreyansh Jain net_fc->pause_time = fc_conf->pause_time; 81412a4678aSShreyansh Jain net_fc->high_water = fc_conf->high_water; 81512a4678aSShreyansh Jain net_fc->low_water = fc_conf->low_water; 81612a4678aSShreyansh Jain net_fc->send_xon = fc_conf->send_xon; 81712a4678aSShreyansh Jain net_fc->mac_ctrl_frame_fwd = fc_conf->mac_ctrl_frame_fwd; 81812a4678aSShreyansh Jain net_fc->mode = fc_conf->mode; 81912a4678aSShreyansh Jain net_fc->autoneg = fc_conf->autoneg; 82012a4678aSShreyansh Jain 82112a4678aSShreyansh Jain return 0; 82212a4678aSShreyansh Jain } 82312a4678aSShreyansh Jain 82412a4678aSShreyansh Jain static int 82512a4678aSShreyansh Jain dpaa_flow_ctrl_get(struct rte_eth_dev *dev, 82612a4678aSShreyansh Jain struct rte_eth_fc_conf *fc_conf) 82712a4678aSShreyansh Jain { 82812a4678aSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 82912a4678aSShreyansh Jain struct rte_eth_fc_conf *net_fc = dpaa_intf->fc_conf; 83012a4678aSShreyansh Jain int ret; 83112a4678aSShreyansh Jain 83212a4678aSShreyansh Jain PMD_INIT_FUNC_TRACE(); 83312a4678aSShreyansh Jain 83412a4678aSShreyansh Jain if (net_fc) { 83512a4678aSShreyansh Jain fc_conf->pause_time = net_fc->pause_time; 83612a4678aSShreyansh Jain fc_conf->high_water = net_fc->high_water; 83712a4678aSShreyansh Jain fc_conf->low_water = net_fc->low_water; 83812a4678aSShreyansh Jain fc_conf->send_xon = net_fc->send_xon; 83912a4678aSShreyansh Jain fc_conf->mac_ctrl_frame_fwd = net_fc->mac_ctrl_frame_fwd; 84012a4678aSShreyansh Jain fc_conf->mode = net_fc->mode; 84112a4678aSShreyansh Jain fc_conf->autoneg = net_fc->autoneg; 84212a4678aSShreyansh Jain return 0; 84312a4678aSShreyansh Jain } 84412a4678aSShreyansh Jain ret = fman_if_get_fc_threshold(dpaa_intf->fif); 84512a4678aSShreyansh Jain if (ret) { 84612a4678aSShreyansh Jain fc_conf->mode = RTE_FC_TX_PAUSE; 84712a4678aSShreyansh Jain fc_conf->pause_time = fman_if_get_fc_quanta(dpaa_intf->fif); 84812a4678aSShreyansh Jain } else { 84912a4678aSShreyansh Jain fc_conf->mode = RTE_FC_NONE; 85012a4678aSShreyansh Jain } 85112a4678aSShreyansh Jain 85212a4678aSShreyansh Jain return 0; 85312a4678aSShreyansh Jain } 85412a4678aSShreyansh Jain 85512a4678aSShreyansh Jain static int 856fe6c6032SShreyansh Jain dpaa_dev_add_mac_addr(struct rte_eth_dev *dev, 857fe6c6032SShreyansh Jain struct ether_addr *addr, 858fe6c6032SShreyansh Jain uint32_t index, 859fe6c6032SShreyansh Jain __rte_unused uint32_t pool) 860fe6c6032SShreyansh Jain { 861fe6c6032SShreyansh Jain int ret; 862fe6c6032SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 863fe6c6032SShreyansh Jain 864fe6c6032SShreyansh Jain PMD_INIT_FUNC_TRACE(); 865fe6c6032SShreyansh Jain 866fe6c6032SShreyansh Jain ret = fman_if_add_mac_addr(dpaa_intf->fif, addr->addr_bytes, index); 867fe6c6032SShreyansh Jain 868fe6c6032SShreyansh Jain if (ret) 869fe6c6032SShreyansh Jain RTE_LOG(ERR, PMD, "error: Adding the MAC ADDR failed:" 870fe6c6032SShreyansh Jain " err = %d", ret); 871fe6c6032SShreyansh Jain return 0; 872fe6c6032SShreyansh Jain } 873fe6c6032SShreyansh Jain 874fe6c6032SShreyansh Jain static void 875fe6c6032SShreyansh Jain dpaa_dev_remove_mac_addr(struct rte_eth_dev *dev, 876fe6c6032SShreyansh Jain uint32_t index) 877fe6c6032SShreyansh Jain { 878fe6c6032SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 879fe6c6032SShreyansh Jain 880fe6c6032SShreyansh Jain PMD_INIT_FUNC_TRACE(); 881fe6c6032SShreyansh Jain 882fe6c6032SShreyansh Jain fman_if_clear_mac_addr(dpaa_intf->fif, index); 883fe6c6032SShreyansh Jain } 884fe6c6032SShreyansh Jain 885caccf8b3SOlivier Matz static int 886fe6c6032SShreyansh Jain dpaa_dev_set_mac_addr(struct rte_eth_dev *dev, 887fe6c6032SShreyansh Jain struct ether_addr *addr) 888fe6c6032SShreyansh Jain { 889fe6c6032SShreyansh Jain int ret; 890fe6c6032SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 891fe6c6032SShreyansh Jain 892fe6c6032SShreyansh Jain PMD_INIT_FUNC_TRACE(); 893fe6c6032SShreyansh Jain 894fe6c6032SShreyansh Jain ret = fman_if_add_mac_addr(dpaa_intf->fif, addr->addr_bytes, 0); 895fe6c6032SShreyansh Jain if (ret) 896fe6c6032SShreyansh Jain RTE_LOG(ERR, PMD, "error: Setting the MAC ADDR failed %d", ret); 897caccf8b3SOlivier Matz 898caccf8b3SOlivier Matz return ret; 899fe6c6032SShreyansh Jain } 900fe6c6032SShreyansh Jain 901ff9e112dSShreyansh Jain static struct eth_dev_ops dpaa_devops = { 902ff9e112dSShreyansh Jain .dev_configure = dpaa_eth_dev_configure, 903ff9e112dSShreyansh Jain .dev_start = dpaa_eth_dev_start, 904ff9e112dSShreyansh Jain .dev_stop = dpaa_eth_dev_stop, 905ff9e112dSShreyansh Jain .dev_close = dpaa_eth_dev_close, 906799db456SShreyansh Jain .dev_infos_get = dpaa_eth_dev_info, 907a7bdc3bdSShreyansh Jain .dev_supported_ptypes_get = dpaa_supported_ptypes_get, 90837f9b54bSShreyansh Jain 90937f9b54bSShreyansh Jain .rx_queue_setup = dpaa_eth_rx_queue_setup, 91037f9b54bSShreyansh Jain .tx_queue_setup = dpaa_eth_tx_queue_setup, 91137f9b54bSShreyansh Jain .rx_queue_release = dpaa_eth_rx_queue_release, 91237f9b54bSShreyansh Jain .tx_queue_release = dpaa_eth_tx_queue_release, 913b005d729SHemant Agrawal .rx_queue_count = dpaa_dev_rx_queue_count, 914e124a69fSShreyansh Jain 91512a4678aSShreyansh Jain .flow_ctrl_get = dpaa_flow_ctrl_get, 91612a4678aSShreyansh Jain .flow_ctrl_set = dpaa_flow_ctrl_set, 91712a4678aSShreyansh Jain 918e124a69fSShreyansh Jain .link_update = dpaa_eth_link_update, 919e1ad3a05SShreyansh Jain .stats_get = dpaa_eth_stats_get, 920b21ed3e2SHemant Agrawal .xstats_get = dpaa_dev_xstats_get, 921b21ed3e2SHemant Agrawal .xstats_get_by_id = dpaa_xstats_get_by_id, 922b21ed3e2SHemant Agrawal .xstats_get_names_by_id = dpaa_xstats_get_names_by_id, 923b21ed3e2SHemant Agrawal .xstats_get_names = dpaa_xstats_get_names, 924b21ed3e2SHemant Agrawal .xstats_reset = dpaa_eth_stats_reset, 925e1ad3a05SShreyansh Jain .stats_reset = dpaa_eth_stats_reset, 92695ef603dSShreyansh Jain .promiscuous_enable = dpaa_eth_promiscuous_enable, 92795ef603dSShreyansh Jain .promiscuous_disable = dpaa_eth_promiscuous_disable, 92844dd70a3SShreyansh Jain .allmulticast_enable = dpaa_eth_multicast_enable, 92944dd70a3SShreyansh Jain .allmulticast_disable = dpaa_eth_multicast_disable, 9300cbec027SShreyansh Jain .mtu_set = dpaa_mtu_set, 931e124a69fSShreyansh Jain .dev_set_link_down = dpaa_link_down, 932e124a69fSShreyansh Jain .dev_set_link_up = dpaa_link_up, 933fe6c6032SShreyansh Jain .mac_addr_add = dpaa_dev_add_mac_addr, 934fe6c6032SShreyansh Jain .mac_addr_remove = dpaa_dev_remove_mac_addr, 935fe6c6032SShreyansh Jain .mac_addr_set = dpaa_dev_set_mac_addr, 936fe6c6032SShreyansh Jain 937cf0fab1dSHemant Agrawal .fw_version_get = dpaa_fw_version_get, 938ff9e112dSShreyansh Jain }; 939ff9e112dSShreyansh Jain 9408c3495f5SHemant Agrawal static bool 9418c3495f5SHemant Agrawal is_device_supported(struct rte_eth_dev *dev, struct rte_dpaa_driver *drv) 9428c3495f5SHemant Agrawal { 9438c3495f5SHemant Agrawal if (strcmp(dev->device->driver->name, 9448c3495f5SHemant Agrawal drv->driver.name)) 9458c3495f5SHemant Agrawal return false; 9468c3495f5SHemant Agrawal 9478c3495f5SHemant Agrawal return true; 9488c3495f5SHemant Agrawal } 9498c3495f5SHemant Agrawal 9508c3495f5SHemant Agrawal static bool 9518c3495f5SHemant Agrawal is_dpaa_supported(struct rte_eth_dev *dev) 9528c3495f5SHemant Agrawal { 9538c3495f5SHemant Agrawal return is_device_supported(dev, &rte_dpaa_pmd); 9548c3495f5SHemant Agrawal } 9558c3495f5SHemant Agrawal 95677b7b81eSNeil Horman int __rte_experimental 9578c3495f5SHemant Agrawal rte_pmd_dpaa_set_tx_loopback(uint8_t port, uint8_t on) 9588c3495f5SHemant Agrawal { 9598c3495f5SHemant Agrawal struct rte_eth_dev *dev; 9608c3495f5SHemant Agrawal struct dpaa_if *dpaa_intf; 9618c3495f5SHemant Agrawal 9628c3495f5SHemant Agrawal RTE_ETH_VALID_PORTID_OR_ERR_RET(port, -ENODEV); 9638c3495f5SHemant Agrawal 9648c3495f5SHemant Agrawal dev = &rte_eth_devices[port]; 9658c3495f5SHemant Agrawal 9668c3495f5SHemant Agrawal if (!is_dpaa_supported(dev)) 9678c3495f5SHemant Agrawal return -ENOTSUP; 9688c3495f5SHemant Agrawal 9698c3495f5SHemant Agrawal dpaa_intf = dev->data->dev_private; 9708c3495f5SHemant Agrawal 9718c3495f5SHemant Agrawal if (on) 9728c3495f5SHemant Agrawal fman_if_loopback_enable(dpaa_intf->fif); 9738c3495f5SHemant Agrawal else 9748c3495f5SHemant Agrawal fman_if_loopback_disable(dpaa_intf->fif); 9758c3495f5SHemant Agrawal 9768c3495f5SHemant Agrawal return 0; 9778c3495f5SHemant Agrawal } 9788c3495f5SHemant Agrawal 97912a4678aSShreyansh Jain static int dpaa_fc_set_default(struct dpaa_if *dpaa_intf) 98012a4678aSShreyansh Jain { 98112a4678aSShreyansh Jain struct rte_eth_fc_conf *fc_conf; 98212a4678aSShreyansh Jain int ret; 98312a4678aSShreyansh Jain 98412a4678aSShreyansh Jain PMD_INIT_FUNC_TRACE(); 98512a4678aSShreyansh Jain 98612a4678aSShreyansh Jain if (!(dpaa_intf->fc_conf)) { 98712a4678aSShreyansh Jain dpaa_intf->fc_conf = rte_zmalloc(NULL, 98812a4678aSShreyansh Jain sizeof(struct rte_eth_fc_conf), MAX_CACHELINE); 98912a4678aSShreyansh Jain if (!dpaa_intf->fc_conf) { 99012a4678aSShreyansh Jain DPAA_PMD_ERR("unable to save flow control info"); 99112a4678aSShreyansh Jain return -ENOMEM; 99212a4678aSShreyansh Jain } 99312a4678aSShreyansh Jain } 99412a4678aSShreyansh Jain fc_conf = dpaa_intf->fc_conf; 99512a4678aSShreyansh Jain ret = fman_if_get_fc_threshold(dpaa_intf->fif); 99612a4678aSShreyansh Jain if (ret) { 99712a4678aSShreyansh Jain fc_conf->mode = RTE_FC_TX_PAUSE; 99812a4678aSShreyansh Jain fc_conf->pause_time = fman_if_get_fc_quanta(dpaa_intf->fif); 99912a4678aSShreyansh Jain } else { 100012a4678aSShreyansh Jain fc_conf->mode = RTE_FC_NONE; 100112a4678aSShreyansh Jain } 100212a4678aSShreyansh Jain 100312a4678aSShreyansh Jain return 0; 100412a4678aSShreyansh Jain } 100512a4678aSShreyansh Jain 100637f9b54bSShreyansh Jain /* Initialise an Rx FQ */ 100762f53995SHemant Agrawal static int dpaa_rx_queue_init(struct qman_fq *fq, struct qman_cgr *cgr_rx, 100837f9b54bSShreyansh Jain uint32_t fqid) 100937f9b54bSShreyansh Jain { 10108d804cf1SHemant Agrawal struct qm_mcc_initfq opts = {0}; 101137f9b54bSShreyansh Jain int ret; 101262f53995SHemant Agrawal u32 flags = 0; 101362f53995SHemant Agrawal struct qm_mcc_initcgr cgr_opts = { 101462f53995SHemant Agrawal .we_mask = QM_CGR_WE_CS_THRES | 101562f53995SHemant Agrawal QM_CGR_WE_CSTD_EN | 101662f53995SHemant Agrawal QM_CGR_WE_MODE, 101762f53995SHemant Agrawal .cgr = { 101862f53995SHemant Agrawal .cstd_en = QM_CGR_EN, 101962f53995SHemant Agrawal .mode = QMAN_CGR_MODE_FRAME 102062f53995SHemant Agrawal } 102162f53995SHemant Agrawal }; 102237f9b54bSShreyansh Jain 102337f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 102437f9b54bSShreyansh Jain 102537f9b54bSShreyansh Jain ret = qman_reserve_fqid(fqid); 102637f9b54bSShreyansh Jain if (ret) { 102737f9b54bSShreyansh Jain DPAA_PMD_ERR("reserve rx fqid %d failed with ret: %d", 102837f9b54bSShreyansh Jain fqid, ret); 102937f9b54bSShreyansh Jain return -EINVAL; 103037f9b54bSShreyansh Jain } 103137f9b54bSShreyansh Jain 103237f9b54bSShreyansh Jain DPAA_PMD_DEBUG("creating rx fq %p, fqid %d", fq, fqid); 103337f9b54bSShreyansh Jain ret = qman_create_fq(fqid, QMAN_FQ_FLAG_NO_ENQUEUE, fq); 103437f9b54bSShreyansh Jain if (ret) { 103537f9b54bSShreyansh Jain DPAA_PMD_ERR("create rx fqid %d failed with ret: %d", 103637f9b54bSShreyansh Jain fqid, ret); 103737f9b54bSShreyansh Jain return ret; 103837f9b54bSShreyansh Jain } 10390c504f69SHemant Agrawal fq->is_static = false; 10405e745593SSunil Kumar Kori 10415e745593SSunil Kumar Kori dpaa_poll_queue_default_config(&opts); 104237f9b54bSShreyansh Jain 104362f53995SHemant Agrawal if (cgr_rx) { 104462f53995SHemant Agrawal /* Enable tail drop with cgr on this queue */ 104562f53995SHemant Agrawal qm_cgr_cs_thres_set64(&cgr_opts.cgr.cs_thres, td_threshold, 0); 104662f53995SHemant Agrawal cgr_rx->cb = NULL; 104762f53995SHemant Agrawal ret = qman_create_cgr(cgr_rx, QMAN_CGR_FLAG_USE_INIT, 104862f53995SHemant Agrawal &cgr_opts); 104962f53995SHemant Agrawal if (ret) { 105062f53995SHemant Agrawal DPAA_PMD_WARN( 105162f53995SHemant Agrawal "rx taildrop init fail on rx fqid %d (ret=%d)", 105262f53995SHemant Agrawal fqid, ret); 105362f53995SHemant Agrawal goto without_cgr; 105462f53995SHemant Agrawal } 105562f53995SHemant Agrawal opts.we_mask |= QM_INITFQ_WE_CGID; 105662f53995SHemant Agrawal opts.fqd.cgid = cgr_rx->cgrid; 105762f53995SHemant Agrawal opts.fqd.fq_ctrl |= QM_FQCTRL_CGE; 105862f53995SHemant Agrawal } 105962f53995SHemant Agrawal without_cgr: 106062f53995SHemant Agrawal ret = qman_init_fq(fq, flags, &opts); 106137f9b54bSShreyansh Jain if (ret) 106237f9b54bSShreyansh Jain DPAA_PMD_ERR("init rx fqid %d failed with ret: %d", fqid, ret); 106337f9b54bSShreyansh Jain return ret; 106437f9b54bSShreyansh Jain } 106537f9b54bSShreyansh Jain 106637f9b54bSShreyansh Jain /* Initialise a Tx FQ */ 106737f9b54bSShreyansh Jain static int dpaa_tx_queue_init(struct qman_fq *fq, 106837f9b54bSShreyansh Jain struct fman_if *fman_intf) 106937f9b54bSShreyansh Jain { 10708d804cf1SHemant Agrawal struct qm_mcc_initfq opts = {0}; 107137f9b54bSShreyansh Jain int ret; 107237f9b54bSShreyansh Jain 107337f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 107437f9b54bSShreyansh Jain 107537f9b54bSShreyansh Jain ret = qman_create_fq(0, QMAN_FQ_FLAG_DYNAMIC_FQID | 107637f9b54bSShreyansh Jain QMAN_FQ_FLAG_TO_DCPORTAL, fq); 107737f9b54bSShreyansh Jain if (ret) { 107837f9b54bSShreyansh Jain DPAA_PMD_ERR("create tx fq failed with ret: %d", ret); 107937f9b54bSShreyansh Jain return ret; 108037f9b54bSShreyansh Jain } 108137f9b54bSShreyansh Jain opts.we_mask = QM_INITFQ_WE_DESTWQ | QM_INITFQ_WE_FQCTRL | 108237f9b54bSShreyansh Jain QM_INITFQ_WE_CONTEXTB | QM_INITFQ_WE_CONTEXTA; 108337f9b54bSShreyansh Jain opts.fqd.dest.channel = fman_intf->tx_channel_id; 108437f9b54bSShreyansh Jain opts.fqd.dest.wq = DPAA_IF_TX_PRIORITY; 108537f9b54bSShreyansh Jain opts.fqd.fq_ctrl = QM_FQCTRL_PREFERINCACHE; 108637f9b54bSShreyansh Jain opts.fqd.context_b = 0; 108737f9b54bSShreyansh Jain /* no tx-confirmation */ 108837f9b54bSShreyansh Jain opts.fqd.context_a.hi = 0x80000000 | fman_dealloc_bufs_mask_hi; 108937f9b54bSShreyansh Jain opts.fqd.context_a.lo = 0 | fman_dealloc_bufs_mask_lo; 109037f9b54bSShreyansh Jain DPAA_PMD_DEBUG("init tx fq %p, fqid %d", fq, fq->fqid); 109137f9b54bSShreyansh Jain ret = qman_init_fq(fq, QMAN_INITFQ_FLAG_SCHED, &opts); 109237f9b54bSShreyansh Jain if (ret) 109337f9b54bSShreyansh Jain DPAA_PMD_ERR("init tx fqid %d failed %d", fq->fqid, ret); 109437f9b54bSShreyansh Jain return ret; 109537f9b54bSShreyansh Jain } 109637f9b54bSShreyansh Jain 109705ba55bcSShreyansh Jain #ifdef RTE_LIBRTE_DPAA_DEBUG_DRIVER 109805ba55bcSShreyansh Jain /* Initialise a DEBUG FQ ([rt]x_error, rx_default). */ 109905ba55bcSShreyansh Jain static int dpaa_debug_queue_init(struct qman_fq *fq, uint32_t fqid) 110005ba55bcSShreyansh Jain { 11018d804cf1SHemant Agrawal struct qm_mcc_initfq opts = {0}; 110205ba55bcSShreyansh Jain int ret; 110305ba55bcSShreyansh Jain 110405ba55bcSShreyansh Jain PMD_INIT_FUNC_TRACE(); 110505ba55bcSShreyansh Jain 110605ba55bcSShreyansh Jain ret = qman_reserve_fqid(fqid); 110705ba55bcSShreyansh Jain if (ret) { 110805ba55bcSShreyansh Jain DPAA_PMD_ERR("Reserve debug fqid %d failed with ret: %d", 110905ba55bcSShreyansh Jain fqid, ret); 111005ba55bcSShreyansh Jain return -EINVAL; 111105ba55bcSShreyansh Jain } 111205ba55bcSShreyansh Jain /* "map" this Rx FQ to one of the interfaces Tx FQID */ 111305ba55bcSShreyansh Jain DPAA_PMD_DEBUG("Creating debug fq %p, fqid %d", fq, fqid); 111405ba55bcSShreyansh Jain ret = qman_create_fq(fqid, QMAN_FQ_FLAG_NO_ENQUEUE, fq); 111505ba55bcSShreyansh Jain if (ret) { 111605ba55bcSShreyansh Jain DPAA_PMD_ERR("create debug fqid %d failed with ret: %d", 111705ba55bcSShreyansh Jain fqid, ret); 111805ba55bcSShreyansh Jain return ret; 111905ba55bcSShreyansh Jain } 112005ba55bcSShreyansh Jain opts.we_mask = QM_INITFQ_WE_DESTWQ | QM_INITFQ_WE_FQCTRL; 112105ba55bcSShreyansh Jain opts.fqd.dest.wq = DPAA_IF_DEBUG_PRIORITY; 112205ba55bcSShreyansh Jain ret = qman_init_fq(fq, 0, &opts); 112305ba55bcSShreyansh Jain if (ret) 112405ba55bcSShreyansh Jain DPAA_PMD_ERR("init debug fqid %d failed with ret: %d", 112505ba55bcSShreyansh Jain fqid, ret); 112605ba55bcSShreyansh Jain return ret; 112705ba55bcSShreyansh Jain } 112805ba55bcSShreyansh Jain #endif 112905ba55bcSShreyansh Jain 1130ff9e112dSShreyansh Jain /* Initialise a network interface */ 1131ff9e112dSShreyansh Jain static int 1132ff9e112dSShreyansh Jain dpaa_dev_init(struct rte_eth_dev *eth_dev) 1133ff9e112dSShreyansh Jain { 113437f9b54bSShreyansh Jain int num_cores, num_rx_fqs, fqid; 113537f9b54bSShreyansh Jain int loop, ret = 0; 1136ff9e112dSShreyansh Jain int dev_id; 1137ff9e112dSShreyansh Jain struct rte_dpaa_device *dpaa_device; 1138ff9e112dSShreyansh Jain struct dpaa_if *dpaa_intf; 113937f9b54bSShreyansh Jain struct fm_eth_port_cfg *cfg; 114037f9b54bSShreyansh Jain struct fman_if *fman_intf; 114137f9b54bSShreyansh Jain struct fman_if_bpool *bp, *tmp_bp; 114262f53995SHemant Agrawal uint32_t cgrid[DPAA_MAX_NUM_PCD_QUEUES]; 1143ff9e112dSShreyansh Jain 1144ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 1145ff9e112dSShreyansh Jain 1146ff9e112dSShreyansh Jain /* For secondary processes, the primary has done all the work */ 1147ff9e112dSShreyansh Jain if (rte_eal_process_type() != RTE_PROC_PRIMARY) 1148ff9e112dSShreyansh Jain return 0; 1149ff9e112dSShreyansh Jain 1150ff9e112dSShreyansh Jain dpaa_device = DEV_TO_DPAA_DEVICE(eth_dev->device); 1151ff9e112dSShreyansh Jain dev_id = dpaa_device->id.dev_id; 1152ff9e112dSShreyansh Jain dpaa_intf = eth_dev->data->dev_private; 115337f9b54bSShreyansh Jain cfg = &dpaa_netcfg->port_cfg[dev_id]; 115437f9b54bSShreyansh Jain fman_intf = cfg->fman_if; 1155ff9e112dSShreyansh Jain 1156ff9e112dSShreyansh Jain dpaa_intf->name = dpaa_device->name; 1157ff9e112dSShreyansh Jain 115837f9b54bSShreyansh Jain /* save fman_if & cfg in the interface struture */ 115937f9b54bSShreyansh Jain dpaa_intf->fif = fman_intf; 1160ff9e112dSShreyansh Jain dpaa_intf->ifid = dev_id; 116137f9b54bSShreyansh Jain dpaa_intf->cfg = cfg; 1162ff9e112dSShreyansh Jain 116337f9b54bSShreyansh Jain /* Initialize Rx FQ's */ 116437f9b54bSShreyansh Jain if (getenv("DPAA_NUM_RX_QUEUES")) 116537f9b54bSShreyansh Jain num_rx_fqs = atoi(getenv("DPAA_NUM_RX_QUEUES")); 116637f9b54bSShreyansh Jain else 116737f9b54bSShreyansh Jain num_rx_fqs = DPAA_DEFAULT_NUM_PCD_QUEUES; 116837f9b54bSShreyansh Jain 11690c504f69SHemant Agrawal /* if push mode queues to be enabled. Currenly we are allowing only 11700c504f69SHemant Agrawal * one queue per thread. 11710c504f69SHemant Agrawal */ 11720c504f69SHemant Agrawal if (getenv("DPAA_PUSH_QUEUES_NUMBER")) { 11730c504f69SHemant Agrawal dpaa_push_mode_max_queue = 11740c504f69SHemant Agrawal atoi(getenv("DPAA_PUSH_QUEUES_NUMBER")); 11750c504f69SHemant Agrawal if (dpaa_push_mode_max_queue > DPAA_MAX_PUSH_MODE_QUEUE) 11760c504f69SHemant Agrawal dpaa_push_mode_max_queue = DPAA_MAX_PUSH_MODE_QUEUE; 11770c504f69SHemant Agrawal } 11780c504f69SHemant Agrawal 1179e4f931ccSHemant Agrawal /* Each device can not have more than DPAA_MAX_NUM_PCD_QUEUES RX 118037f9b54bSShreyansh Jain * queues. 118137f9b54bSShreyansh Jain */ 1182e4f931ccSHemant Agrawal if (num_rx_fqs <= 0 || num_rx_fqs > DPAA_MAX_NUM_PCD_QUEUES) { 118337f9b54bSShreyansh Jain DPAA_PMD_ERR("Invalid number of RX queues\n"); 118437f9b54bSShreyansh Jain return -EINVAL; 118537f9b54bSShreyansh Jain } 118637f9b54bSShreyansh Jain 118737f9b54bSShreyansh Jain dpaa_intf->rx_queues = rte_zmalloc(NULL, 118837f9b54bSShreyansh Jain sizeof(struct qman_fq) * num_rx_fqs, MAX_CACHELINE); 11890ff76833SYong Wang if (!dpaa_intf->rx_queues) { 11900ff76833SYong Wang DPAA_PMD_ERR("Failed to alloc mem for RX queues\n"); 11910ff76833SYong Wang return -ENOMEM; 11920ff76833SYong Wang } 119362f53995SHemant Agrawal 119462f53995SHemant Agrawal /* If congestion control is enabled globally*/ 119562f53995SHemant Agrawal if (td_threshold) { 119662f53995SHemant Agrawal dpaa_intf->cgr_rx = rte_zmalloc(NULL, 119762f53995SHemant Agrawal sizeof(struct qman_cgr) * num_rx_fqs, MAX_CACHELINE); 11980ff76833SYong Wang if (!dpaa_intf->cgr_rx) { 11990ff76833SYong Wang DPAA_PMD_ERR("Failed to alloc mem for cgr_rx\n"); 12000ff76833SYong Wang ret = -ENOMEM; 12010ff76833SYong Wang goto free_rx; 12020ff76833SYong Wang } 120362f53995SHemant Agrawal 120462f53995SHemant Agrawal ret = qman_alloc_cgrid_range(&cgrid[0], num_rx_fqs, 1, 0); 120562f53995SHemant Agrawal if (ret != num_rx_fqs) { 120662f53995SHemant Agrawal DPAA_PMD_WARN("insufficient CGRIDs available"); 12070ff76833SYong Wang ret = -EINVAL; 12080ff76833SYong Wang goto free_rx; 120962f53995SHemant Agrawal } 121062f53995SHemant Agrawal } else { 121162f53995SHemant Agrawal dpaa_intf->cgr_rx = NULL; 121262f53995SHemant Agrawal } 121362f53995SHemant Agrawal 121437f9b54bSShreyansh Jain for (loop = 0; loop < num_rx_fqs; loop++) { 121537f9b54bSShreyansh Jain fqid = DPAA_PCD_FQID_START + dpaa_intf->ifid * 121637f9b54bSShreyansh Jain DPAA_PCD_FQID_MULTIPLIER + loop; 121762f53995SHemant Agrawal 121862f53995SHemant Agrawal if (dpaa_intf->cgr_rx) 121962f53995SHemant Agrawal dpaa_intf->cgr_rx[loop].cgrid = cgrid[loop]; 122062f53995SHemant Agrawal 122162f53995SHemant Agrawal ret = dpaa_rx_queue_init(&dpaa_intf->rx_queues[loop], 122262f53995SHemant Agrawal dpaa_intf->cgr_rx ? &dpaa_intf->cgr_rx[loop] : NULL, 122362f53995SHemant Agrawal fqid); 122437f9b54bSShreyansh Jain if (ret) 12250ff76833SYong Wang goto free_rx; 122637f9b54bSShreyansh Jain dpaa_intf->rx_queues[loop].dpaa_intf = dpaa_intf; 122737f9b54bSShreyansh Jain } 122837f9b54bSShreyansh Jain dpaa_intf->nb_rx_queues = num_rx_fqs; 122937f9b54bSShreyansh Jain 12300ff76833SYong Wang /* Initialise Tx FQs.free_rx Have as many Tx FQ's as number of cores */ 123137f9b54bSShreyansh Jain num_cores = rte_lcore_count(); 123237f9b54bSShreyansh Jain dpaa_intf->tx_queues = rte_zmalloc(NULL, sizeof(struct qman_fq) * 123337f9b54bSShreyansh Jain num_cores, MAX_CACHELINE); 12340ff76833SYong Wang if (!dpaa_intf->tx_queues) { 12350ff76833SYong Wang DPAA_PMD_ERR("Failed to alloc mem for TX queues\n"); 12360ff76833SYong Wang ret = -ENOMEM; 12370ff76833SYong Wang goto free_rx; 12380ff76833SYong Wang } 123937f9b54bSShreyansh Jain 124037f9b54bSShreyansh Jain for (loop = 0; loop < num_cores; loop++) { 124137f9b54bSShreyansh Jain ret = dpaa_tx_queue_init(&dpaa_intf->tx_queues[loop], 124237f9b54bSShreyansh Jain fman_intf); 124337f9b54bSShreyansh Jain if (ret) 12440ff76833SYong Wang goto free_tx; 124537f9b54bSShreyansh Jain dpaa_intf->tx_queues[loop].dpaa_intf = dpaa_intf; 124637f9b54bSShreyansh Jain } 124737f9b54bSShreyansh Jain dpaa_intf->nb_tx_queues = num_cores; 124837f9b54bSShreyansh Jain 124905ba55bcSShreyansh Jain #ifdef RTE_LIBRTE_DPAA_DEBUG_DRIVER 125005ba55bcSShreyansh Jain dpaa_debug_queue_init(&dpaa_intf->debug_queues[ 125105ba55bcSShreyansh Jain DPAA_DEBUG_FQ_RX_ERROR], fman_intf->fqid_rx_err); 125205ba55bcSShreyansh Jain dpaa_intf->debug_queues[DPAA_DEBUG_FQ_RX_ERROR].dpaa_intf = dpaa_intf; 125305ba55bcSShreyansh Jain dpaa_debug_queue_init(&dpaa_intf->debug_queues[ 125405ba55bcSShreyansh Jain DPAA_DEBUG_FQ_TX_ERROR], fman_intf->fqid_tx_err); 125505ba55bcSShreyansh Jain dpaa_intf->debug_queues[DPAA_DEBUG_FQ_TX_ERROR].dpaa_intf = dpaa_intf; 125605ba55bcSShreyansh Jain #endif 125705ba55bcSShreyansh Jain 125837f9b54bSShreyansh Jain DPAA_PMD_DEBUG("All frame queues created"); 125937f9b54bSShreyansh Jain 126012a4678aSShreyansh Jain /* Get the initial configuration for flow control */ 126112a4678aSShreyansh Jain dpaa_fc_set_default(dpaa_intf); 126212a4678aSShreyansh Jain 126337f9b54bSShreyansh Jain /* reset bpool list, initialize bpool dynamically */ 126437f9b54bSShreyansh Jain list_for_each_entry_safe(bp, tmp_bp, &cfg->fman_if->bpool_list, node) { 126537f9b54bSShreyansh Jain list_del(&bp->node); 126614595858SShreyansh Jain free(bp); 126737f9b54bSShreyansh Jain } 126837f9b54bSShreyansh Jain 126937f9b54bSShreyansh Jain /* Populate ethdev structure */ 1270ff9e112dSShreyansh Jain eth_dev->dev_ops = &dpaa_devops; 127137f9b54bSShreyansh Jain eth_dev->rx_pkt_burst = dpaa_eth_queue_rx; 127237f9b54bSShreyansh Jain eth_dev->tx_pkt_burst = dpaa_eth_tx_drop_all; 127337f9b54bSShreyansh Jain 127437f9b54bSShreyansh Jain /* Allocate memory for storing MAC addresses */ 127537f9b54bSShreyansh Jain eth_dev->data->mac_addrs = rte_zmalloc("mac_addr", 127637f9b54bSShreyansh Jain ETHER_ADDR_LEN * DPAA_MAX_MAC_FILTER, 0); 127737f9b54bSShreyansh Jain if (eth_dev->data->mac_addrs == NULL) { 127837f9b54bSShreyansh Jain DPAA_PMD_ERR("Failed to allocate %d bytes needed to " 127937f9b54bSShreyansh Jain "store MAC addresses", 128037f9b54bSShreyansh Jain ETHER_ADDR_LEN * DPAA_MAX_MAC_FILTER); 12810ff76833SYong Wang ret = -ENOMEM; 12820ff76833SYong Wang goto free_tx; 128337f9b54bSShreyansh Jain } 128437f9b54bSShreyansh Jain 128537f9b54bSShreyansh Jain /* copy the primary mac address */ 128637f9b54bSShreyansh Jain ether_addr_copy(&fman_intf->mac_addr, ð_dev->data->mac_addrs[0]); 128737f9b54bSShreyansh Jain 128837f9b54bSShreyansh Jain RTE_LOG(INFO, PMD, "net: dpaa: %s: %02x:%02x:%02x:%02x:%02x:%02x\n", 128937f9b54bSShreyansh Jain dpaa_device->name, 129037f9b54bSShreyansh Jain fman_intf->mac_addr.addr_bytes[0], 129137f9b54bSShreyansh Jain fman_intf->mac_addr.addr_bytes[1], 129237f9b54bSShreyansh Jain fman_intf->mac_addr.addr_bytes[2], 129337f9b54bSShreyansh Jain fman_intf->mac_addr.addr_bytes[3], 129437f9b54bSShreyansh Jain fman_intf->mac_addr.addr_bytes[4], 129537f9b54bSShreyansh Jain fman_intf->mac_addr.addr_bytes[5]); 129637f9b54bSShreyansh Jain 129737f9b54bSShreyansh Jain /* Disable RX mode */ 129837f9b54bSShreyansh Jain fman_if_discard_rx_errors(fman_intf); 129937f9b54bSShreyansh Jain fman_if_disable_rx(fman_intf); 130037f9b54bSShreyansh Jain /* Disable promiscuous mode */ 130137f9b54bSShreyansh Jain fman_if_promiscuous_disable(fman_intf); 130237f9b54bSShreyansh Jain /* Disable multicast */ 130337f9b54bSShreyansh Jain fman_if_reset_mcast_filter_table(fman_intf); 130437f9b54bSShreyansh Jain /* Reset interface statistics */ 130537f9b54bSShreyansh Jain fman_if_stats_reset(fman_intf); 1306ff9e112dSShreyansh Jain 1307ff9e112dSShreyansh Jain return 0; 13080ff76833SYong Wang 13090ff76833SYong Wang free_tx: 13100ff76833SYong Wang rte_free(dpaa_intf->tx_queues); 13110ff76833SYong Wang dpaa_intf->tx_queues = NULL; 13120ff76833SYong Wang dpaa_intf->nb_tx_queues = 0; 13130ff76833SYong Wang 13140ff76833SYong Wang free_rx: 13150ff76833SYong Wang rte_free(dpaa_intf->cgr_rx); 13160ff76833SYong Wang rte_free(dpaa_intf->rx_queues); 13170ff76833SYong Wang dpaa_intf->rx_queues = NULL; 13180ff76833SYong Wang dpaa_intf->nb_rx_queues = 0; 13190ff76833SYong Wang return ret; 1320ff9e112dSShreyansh Jain } 1321ff9e112dSShreyansh Jain 1322ff9e112dSShreyansh Jain static int 1323ff9e112dSShreyansh Jain dpaa_dev_uninit(struct rte_eth_dev *dev) 1324ff9e112dSShreyansh Jain { 1325ff9e112dSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 132662f53995SHemant Agrawal int loop; 1327ff9e112dSShreyansh Jain 1328ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 1329ff9e112dSShreyansh Jain 1330ff9e112dSShreyansh Jain if (rte_eal_process_type() != RTE_PROC_PRIMARY) 1331ff9e112dSShreyansh Jain return -EPERM; 1332ff9e112dSShreyansh Jain 1333ff9e112dSShreyansh Jain if (!dpaa_intf) { 1334ff9e112dSShreyansh Jain DPAA_PMD_WARN("Already closed or not started"); 1335ff9e112dSShreyansh Jain return -1; 1336ff9e112dSShreyansh Jain } 1337ff9e112dSShreyansh Jain 1338ff9e112dSShreyansh Jain dpaa_eth_dev_close(dev); 1339ff9e112dSShreyansh Jain 134037f9b54bSShreyansh Jain /* release configuration memory */ 134137f9b54bSShreyansh Jain if (dpaa_intf->fc_conf) 134237f9b54bSShreyansh Jain rte_free(dpaa_intf->fc_conf); 134337f9b54bSShreyansh Jain 134462f53995SHemant Agrawal /* Release RX congestion Groups */ 134562f53995SHemant Agrawal if (dpaa_intf->cgr_rx) { 134662f53995SHemant Agrawal for (loop = 0; loop < dpaa_intf->nb_rx_queues; loop++) 134762f53995SHemant Agrawal qman_delete_cgr(&dpaa_intf->cgr_rx[loop]); 134862f53995SHemant Agrawal 134962f53995SHemant Agrawal qman_release_cgrid_range(dpaa_intf->cgr_rx[loop].cgrid, 135062f53995SHemant Agrawal dpaa_intf->nb_rx_queues); 135162f53995SHemant Agrawal } 135262f53995SHemant Agrawal 135362f53995SHemant Agrawal rte_free(dpaa_intf->cgr_rx); 135462f53995SHemant Agrawal dpaa_intf->cgr_rx = NULL; 135562f53995SHemant Agrawal 135637f9b54bSShreyansh Jain rte_free(dpaa_intf->rx_queues); 135737f9b54bSShreyansh Jain dpaa_intf->rx_queues = NULL; 135837f9b54bSShreyansh Jain 135937f9b54bSShreyansh Jain rte_free(dpaa_intf->tx_queues); 136037f9b54bSShreyansh Jain dpaa_intf->tx_queues = NULL; 136137f9b54bSShreyansh Jain 136237f9b54bSShreyansh Jain /* free memory for storing MAC addresses */ 136337f9b54bSShreyansh Jain rte_free(dev->data->mac_addrs); 136437f9b54bSShreyansh Jain dev->data->mac_addrs = NULL; 136537f9b54bSShreyansh Jain 1366ff9e112dSShreyansh Jain dev->dev_ops = NULL; 1367ff9e112dSShreyansh Jain dev->rx_pkt_burst = NULL; 1368ff9e112dSShreyansh Jain dev->tx_pkt_burst = NULL; 1369ff9e112dSShreyansh Jain 1370ff9e112dSShreyansh Jain return 0; 1371ff9e112dSShreyansh Jain } 1372ff9e112dSShreyansh Jain 1373ff9e112dSShreyansh Jain static int 1374ff9e112dSShreyansh Jain rte_dpaa_probe(struct rte_dpaa_driver *dpaa_drv, 1375ff9e112dSShreyansh Jain struct rte_dpaa_device *dpaa_dev) 1376ff9e112dSShreyansh Jain { 1377ff9e112dSShreyansh Jain int diag; 1378ff9e112dSShreyansh Jain int ret; 1379ff9e112dSShreyansh Jain struct rte_eth_dev *eth_dev; 1380ff9e112dSShreyansh Jain 1381ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 1382ff9e112dSShreyansh Jain 1383ff9e112dSShreyansh Jain /* In case of secondary process, the device is already configured 1384ff9e112dSShreyansh Jain * and no further action is required, except portal initialization 1385ff9e112dSShreyansh Jain * and verifying secondary attachment to port name. 1386ff9e112dSShreyansh Jain */ 1387ff9e112dSShreyansh Jain if (rte_eal_process_type() != RTE_PROC_PRIMARY) { 1388ff9e112dSShreyansh Jain eth_dev = rte_eth_dev_attach_secondary(dpaa_dev->name); 1389ff9e112dSShreyansh Jain if (!eth_dev) 1390ff9e112dSShreyansh Jain return -ENOMEM; 1391ff9e112dSShreyansh Jain return 0; 1392ff9e112dSShreyansh Jain } 1393ff9e112dSShreyansh Jain 1394ff9e112dSShreyansh Jain if (!is_global_init) { 1395ff9e112dSShreyansh Jain /* One time load of Qman/Bman drivers */ 1396ff9e112dSShreyansh Jain ret = qman_global_init(); 1397ff9e112dSShreyansh Jain if (ret) { 1398ff9e112dSShreyansh Jain DPAA_PMD_ERR("QMAN initialization failed: %d", 1399ff9e112dSShreyansh Jain ret); 1400ff9e112dSShreyansh Jain return ret; 1401ff9e112dSShreyansh Jain } 1402ff9e112dSShreyansh Jain ret = bman_global_init(); 1403ff9e112dSShreyansh Jain if (ret) { 1404ff9e112dSShreyansh Jain DPAA_PMD_ERR("BMAN initialization failed: %d", 1405ff9e112dSShreyansh Jain ret); 1406ff9e112dSShreyansh Jain return ret; 1407ff9e112dSShreyansh Jain } 1408ff9e112dSShreyansh Jain 1409ff9e112dSShreyansh Jain is_global_init = 1; 1410ff9e112dSShreyansh Jain } 1411ff9e112dSShreyansh Jain 14125d944582SNipun Gupta if (unlikely(!RTE_PER_LCORE(dpaa_io))) { 1413ff9e112dSShreyansh Jain ret = rte_dpaa_portal_init((void *)1); 1414ff9e112dSShreyansh Jain if (ret) { 1415ff9e112dSShreyansh Jain DPAA_PMD_ERR("Unable to initialize portal"); 1416ff9e112dSShreyansh Jain return ret; 1417ff9e112dSShreyansh Jain } 14185d944582SNipun Gupta } 1419ff9e112dSShreyansh Jain 1420ff9e112dSShreyansh Jain eth_dev = rte_eth_dev_allocate(dpaa_dev->name); 1421ff9e112dSShreyansh Jain if (eth_dev == NULL) 1422ff9e112dSShreyansh Jain return -ENOMEM; 1423ff9e112dSShreyansh Jain 1424ff9e112dSShreyansh Jain eth_dev->data->dev_private = rte_zmalloc( 1425ff9e112dSShreyansh Jain "ethdev private structure", 1426ff9e112dSShreyansh Jain sizeof(struct dpaa_if), 1427ff9e112dSShreyansh Jain RTE_CACHE_LINE_SIZE); 1428ff9e112dSShreyansh Jain if (!eth_dev->data->dev_private) { 1429ff9e112dSShreyansh Jain DPAA_PMD_ERR("Cannot allocate memzone for port data"); 1430ff9e112dSShreyansh Jain rte_eth_dev_release_port(eth_dev); 1431ff9e112dSShreyansh Jain return -ENOMEM; 1432ff9e112dSShreyansh Jain } 1433ff9e112dSShreyansh Jain 1434ff9e112dSShreyansh Jain eth_dev->device = &dpaa_dev->device; 1435ff9e112dSShreyansh Jain eth_dev->device->driver = &dpaa_drv->driver; 1436ff9e112dSShreyansh Jain dpaa_dev->eth_dev = eth_dev; 1437ff9e112dSShreyansh Jain 1438ff9e112dSShreyansh Jain /* Invoke PMD device initialization function */ 1439ff9e112dSShreyansh Jain diag = dpaa_dev_init(eth_dev); 1440ff9e112dSShreyansh Jain if (diag == 0) 1441ff9e112dSShreyansh Jain return 0; 1442ff9e112dSShreyansh Jain 1443ff9e112dSShreyansh Jain if (rte_eal_process_type() == RTE_PROC_PRIMARY) 1444ff9e112dSShreyansh Jain rte_free(eth_dev->data->dev_private); 1445ff9e112dSShreyansh Jain 1446ff9e112dSShreyansh Jain rte_eth_dev_release_port(eth_dev); 1447ff9e112dSShreyansh Jain return diag; 1448ff9e112dSShreyansh Jain } 1449ff9e112dSShreyansh Jain 1450ff9e112dSShreyansh Jain static int 1451ff9e112dSShreyansh Jain rte_dpaa_remove(struct rte_dpaa_device *dpaa_dev) 1452ff9e112dSShreyansh Jain { 1453ff9e112dSShreyansh Jain struct rte_eth_dev *eth_dev; 1454ff9e112dSShreyansh Jain 1455ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 1456ff9e112dSShreyansh Jain 1457ff9e112dSShreyansh Jain eth_dev = dpaa_dev->eth_dev; 1458ff9e112dSShreyansh Jain dpaa_dev_uninit(eth_dev); 1459ff9e112dSShreyansh Jain 1460ff9e112dSShreyansh Jain if (rte_eal_process_type() == RTE_PROC_PRIMARY) 1461ff9e112dSShreyansh Jain rte_free(eth_dev->data->dev_private); 1462ff9e112dSShreyansh Jain 1463ff9e112dSShreyansh Jain rte_eth_dev_release_port(eth_dev); 1464ff9e112dSShreyansh Jain 1465ff9e112dSShreyansh Jain return 0; 1466ff9e112dSShreyansh Jain } 1467ff9e112dSShreyansh Jain 1468ff9e112dSShreyansh Jain static struct rte_dpaa_driver rte_dpaa_pmd = { 1469ff9e112dSShreyansh Jain .drv_type = FSL_DPAA_ETH, 1470ff9e112dSShreyansh Jain .probe = rte_dpaa_probe, 1471ff9e112dSShreyansh Jain .remove = rte_dpaa_remove, 1472ff9e112dSShreyansh Jain }; 1473ff9e112dSShreyansh Jain 1474ff9e112dSShreyansh Jain RTE_PMD_REGISTER_DPAA(net_dpaa, rte_dpaa_pmd); 1475