xref: /dpdk/drivers/net/dpaa/dpaa_ethdev.c (revision 19b4aba204d25f149085b1ea372a6c6eb991ca53)
1d81734caSHemant Agrawal /* SPDX-License-Identifier: BSD-3-Clause
2ff9e112dSShreyansh Jain  *
3ff9e112dSShreyansh Jain  *   Copyright 2016 Freescale Semiconductor, Inc. All rights reserved.
4d81734caSHemant Agrawal  *   Copyright 2017 NXP
5ff9e112dSShreyansh Jain  *
6ff9e112dSShreyansh Jain  */
7ff9e112dSShreyansh Jain /* System headers */
8ff9e112dSShreyansh Jain #include <stdio.h>
9ff9e112dSShreyansh Jain #include <inttypes.h>
10ff9e112dSShreyansh Jain #include <unistd.h>
11ff9e112dSShreyansh Jain #include <limits.h>
12ff9e112dSShreyansh Jain #include <sched.h>
13ff9e112dSShreyansh Jain #include <signal.h>
14ff9e112dSShreyansh Jain #include <pthread.h>
15ff9e112dSShreyansh Jain #include <sys/types.h>
16ff9e112dSShreyansh Jain #include <sys/syscall.h>
17ff9e112dSShreyansh Jain 
18ff9e112dSShreyansh Jain #include <rte_byteorder.h>
19ff9e112dSShreyansh Jain #include <rte_common.h>
20ff9e112dSShreyansh Jain #include <rte_interrupts.h>
21ff9e112dSShreyansh Jain #include <rte_log.h>
22ff9e112dSShreyansh Jain #include <rte_debug.h>
23ff9e112dSShreyansh Jain #include <rte_pci.h>
24ff9e112dSShreyansh Jain #include <rte_atomic.h>
25ff9e112dSShreyansh Jain #include <rte_branch_prediction.h>
26ff9e112dSShreyansh Jain #include <rte_memory.h>
27ff9e112dSShreyansh Jain #include <rte_tailq.h>
28ff9e112dSShreyansh Jain #include <rte_eal.h>
29ff9e112dSShreyansh Jain #include <rte_alarm.h>
30ff9e112dSShreyansh Jain #include <rte_ether.h>
31ffc905f3SFerruh Yigit #include <rte_ethdev_driver.h>
32ff9e112dSShreyansh Jain #include <rte_malloc.h>
33ff9e112dSShreyansh Jain #include <rte_ring.h>
34ff9e112dSShreyansh Jain 
35ff9e112dSShreyansh Jain #include <rte_dpaa_bus.h>
36ff9e112dSShreyansh Jain #include <rte_dpaa_logs.h>
3737f9b54bSShreyansh Jain #include <dpaa_mempool.h>
38ff9e112dSShreyansh Jain 
39ff9e112dSShreyansh Jain #include <dpaa_ethdev.h>
4037f9b54bSShreyansh Jain #include <dpaa_rxtx.h>
418c3495f5SHemant Agrawal #include <rte_pmd_dpaa.h>
4237f9b54bSShreyansh Jain 
4337f9b54bSShreyansh Jain #include <fsl_usd.h>
4437f9b54bSShreyansh Jain #include <fsl_qman.h>
4537f9b54bSShreyansh Jain #include <fsl_bman.h>
4637f9b54bSShreyansh Jain #include <fsl_fman.h>
47ff9e112dSShreyansh Jain 
48c5836218SSunil Kumar Kori /* Supported Rx offloads */
49c5836218SSunil Kumar Kori static uint64_t dev_rx_offloads_sup =
5055576ac2SHemant Agrawal 		DEV_RX_OFFLOAD_JUMBO_FRAME |
5155576ac2SHemant Agrawal 		DEV_RX_OFFLOAD_SCATTER;
52c5836218SSunil Kumar Kori 
53c5836218SSunil Kumar Kori /* Rx offloads which cannot be disabled */
54c5836218SSunil Kumar Kori static uint64_t dev_rx_offloads_nodis =
55c5836218SSunil Kumar Kori 		DEV_RX_OFFLOAD_IPV4_CKSUM |
56c5836218SSunil Kumar Kori 		DEV_RX_OFFLOAD_UDP_CKSUM |
57c5836218SSunil Kumar Kori 		DEV_RX_OFFLOAD_TCP_CKSUM |
5855576ac2SHemant Agrawal 		DEV_RX_OFFLOAD_OUTER_IPV4_CKSUM;
59c5836218SSunil Kumar Kori 
60c5836218SSunil Kumar Kori /* Supported Tx offloads */
61c5836218SSunil Kumar Kori static uint64_t dev_tx_offloads_sup;
62c5836218SSunil Kumar Kori 
63c5836218SSunil Kumar Kori /* Tx offloads which cannot be disabled */
64c5836218SSunil Kumar Kori static uint64_t dev_tx_offloads_nodis =
65c5836218SSunil Kumar Kori 		DEV_TX_OFFLOAD_IPV4_CKSUM |
66c5836218SSunil Kumar Kori 		DEV_TX_OFFLOAD_UDP_CKSUM |
67c5836218SSunil Kumar Kori 		DEV_TX_OFFLOAD_TCP_CKSUM |
68c5836218SSunil Kumar Kori 		DEV_TX_OFFLOAD_SCTP_CKSUM |
69c5836218SSunil Kumar Kori 		DEV_TX_OFFLOAD_OUTER_IPV4_CKSUM |
70c5836218SSunil Kumar Kori 		DEV_TX_OFFLOAD_MULTI_SEGS |
71c5836218SSunil Kumar Kori 		DEV_TX_OFFLOAD_MT_LOCKFREE |
72c5836218SSunil Kumar Kori 		DEV_TX_OFFLOAD_MBUF_FAST_FREE;
73c5836218SSunil Kumar Kori 
74ff9e112dSShreyansh Jain /* Keep track of whether QMAN and BMAN have been globally initialized */
75ff9e112dSShreyansh Jain static int is_global_init;
768d6fc8b6SHemant Agrawal static int default_q;	/* use default queue - FMC is not executed*/
770b5deefbSShreyansh Jain /* At present we only allow up to 4 push mode queues as default - as each of
780b5deefbSShreyansh Jain  * this queue need dedicated portal and we are short of portals.
790c504f69SHemant Agrawal  */
800b5deefbSShreyansh Jain #define DPAA_MAX_PUSH_MODE_QUEUE       8
810b5deefbSShreyansh Jain #define DPAA_DEFAULT_PUSH_MODE_QUEUE   4
820c504f69SHemant Agrawal 
830b5deefbSShreyansh Jain static int dpaa_push_mode_max_queue = DPAA_DEFAULT_PUSH_MODE_QUEUE;
840c504f69SHemant Agrawal static int dpaa_push_queue_idx; /* Queue index which are in push mode*/
850c504f69SHemant Agrawal 
86ff9e112dSShreyansh Jain 
8762f53995SHemant Agrawal /* Per FQ Taildrop in frame count */
8862f53995SHemant Agrawal static unsigned int td_threshold = CGR_RX_PERFQ_THRESH;
8962f53995SHemant Agrawal 
90b21ed3e2SHemant Agrawal struct rte_dpaa_xstats_name_off {
91b21ed3e2SHemant Agrawal 	char name[RTE_ETH_XSTATS_NAME_SIZE];
92b21ed3e2SHemant Agrawal 	uint32_t offset;
93b21ed3e2SHemant Agrawal };
94b21ed3e2SHemant Agrawal 
95b21ed3e2SHemant Agrawal static const struct rte_dpaa_xstats_name_off dpaa_xstats_strings[] = {
96b21ed3e2SHemant Agrawal 	{"rx_align_err",
97b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, raln)},
98b21ed3e2SHemant Agrawal 	{"rx_valid_pause",
99b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rxpf)},
100b21ed3e2SHemant Agrawal 	{"rx_fcs_err",
101b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rfcs)},
102b21ed3e2SHemant Agrawal 	{"rx_vlan_frame",
103b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rvlan)},
104b21ed3e2SHemant Agrawal 	{"rx_frame_err",
105b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rerr)},
106b21ed3e2SHemant Agrawal 	{"rx_drop_err",
107b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rdrp)},
108b21ed3e2SHemant Agrawal 	{"rx_undersized",
109b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rund)},
110b21ed3e2SHemant Agrawal 	{"rx_oversize_err",
111b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rovr)},
112b21ed3e2SHemant Agrawal 	{"rx_fragment_pkt",
113b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rfrg)},
114b21ed3e2SHemant Agrawal 	{"tx_valid_pause",
115b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, txpf)},
116b21ed3e2SHemant Agrawal 	{"tx_fcs_err",
117b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, terr)},
118b21ed3e2SHemant Agrawal 	{"tx_vlan_frame",
119b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, tvlan)},
120b21ed3e2SHemant Agrawal 	{"rx_undersized",
121b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, tund)},
122b21ed3e2SHemant Agrawal };
123b21ed3e2SHemant Agrawal 
1248c3495f5SHemant Agrawal static struct rte_dpaa_driver rte_dpaa_pmd;
1258c3495f5SHemant Agrawal 
12616e2c27fSSunil Kumar Kori static void
12716e2c27fSSunil Kumar Kori dpaa_eth_dev_info(struct rte_eth_dev *dev, struct rte_eth_dev_info *dev_info);
12816e2c27fSSunil Kumar Kori 
1295e745593SSunil Kumar Kori static inline void
1305e745593SSunil Kumar Kori dpaa_poll_queue_default_config(struct qm_mcc_initfq *opts)
1315e745593SSunil Kumar Kori {
1325e745593SSunil Kumar Kori 	memset(opts, 0, sizeof(struct qm_mcc_initfq));
1335e745593SSunil Kumar Kori 	opts->we_mask = QM_INITFQ_WE_FQCTRL | QM_INITFQ_WE_CONTEXTA;
1345e745593SSunil Kumar Kori 	opts->fqd.fq_ctrl = QM_FQCTRL_AVOIDBLOCK | QM_FQCTRL_CTXASTASHING |
1355e745593SSunil Kumar Kori 			   QM_FQCTRL_PREFERINCACHE;
1365e745593SSunil Kumar Kori 	opts->fqd.context_a.stashing.exclusive = 0;
1375e745593SSunil Kumar Kori 	if (dpaa_svr_family != SVR_LS1046A_FAMILY)
1385e745593SSunil Kumar Kori 		opts->fqd.context_a.stashing.annotation_cl =
1395e745593SSunil Kumar Kori 						DPAA_IF_RX_ANNOTATION_STASH;
1405e745593SSunil Kumar Kori 	opts->fqd.context_a.stashing.data_cl = DPAA_IF_RX_DATA_STASH;
1415e745593SSunil Kumar Kori 	opts->fqd.context_a.stashing.context_cl = DPAA_IF_RX_CONTEXT_STASH;
1425e745593SSunil Kumar Kori }
1435e745593SSunil Kumar Kori 
144ff9e112dSShreyansh Jain static int
1450cbec027SShreyansh Jain dpaa_mtu_set(struct rte_eth_dev *dev, uint16_t mtu)
1460cbec027SShreyansh Jain {
1470cbec027SShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
1489658ac3aSAshish Jain 	uint32_t frame_size = mtu + ETHER_HDR_LEN + ETHER_CRC_LEN
1499658ac3aSAshish Jain 				+ VLAN_TAG_SIZE;
15055576ac2SHemant Agrawal 	uint32_t buffsz = dev->data->min_rx_buf_size - RTE_PKTMBUF_HEADROOM;
1510cbec027SShreyansh Jain 
1520cbec027SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1530cbec027SShreyansh Jain 
1549658ac3aSAshish Jain 	if (mtu < ETHER_MIN_MTU || frame_size > DPAA_MAX_RX_PKT_LEN)
1550cbec027SShreyansh Jain 		return -EINVAL;
15655576ac2SHemant Agrawal 	/*
15755576ac2SHemant Agrawal 	 * Refuse mtu that requires the support of scattered packets
15855576ac2SHemant Agrawal 	 * when this feature has not been enabled before.
15955576ac2SHemant Agrawal 	 */
16055576ac2SHemant Agrawal 	if (dev->data->min_rx_buf_size &&
16155576ac2SHemant Agrawal 		!dev->data->scattered_rx && frame_size > buffsz) {
16255576ac2SHemant Agrawal 		DPAA_PMD_ERR("SG not enabled, will not fit in one buffer");
16355576ac2SHemant Agrawal 		return -EINVAL;
16455576ac2SHemant Agrawal 	}
16555576ac2SHemant Agrawal 
16655576ac2SHemant Agrawal 	/* check <seg size> * <max_seg>  >= max_frame */
16755576ac2SHemant Agrawal 	if (dev->data->min_rx_buf_size && dev->data->scattered_rx &&
16855576ac2SHemant Agrawal 		(frame_size > buffsz * DPAA_SGT_MAX_ENTRIES)) {
16955576ac2SHemant Agrawal 		DPAA_PMD_ERR("Too big to fit for Max SG list %d",
17055576ac2SHemant Agrawal 				buffsz * DPAA_SGT_MAX_ENTRIES);
17155576ac2SHemant Agrawal 		return -EINVAL;
17255576ac2SHemant Agrawal 	}
17355576ac2SHemant Agrawal 
1749658ac3aSAshish Jain 	if (frame_size > ETHER_MAX_LEN)
17516e2c27fSSunil Kumar Kori 		dev->data->dev_conf.rxmode.offloads &=
17616e2c27fSSunil Kumar Kori 						DEV_RX_OFFLOAD_JUMBO_FRAME;
17725f85419SShreyansh Jain 	else
17816e2c27fSSunil Kumar Kori 		dev->data->dev_conf.rxmode.offloads &=
17916e2c27fSSunil Kumar Kori 						~DEV_RX_OFFLOAD_JUMBO_FRAME;
18025f85419SShreyansh Jain 
1819658ac3aSAshish Jain 	dev->data->dev_conf.rxmode.max_rx_pkt_len = frame_size;
1820cbec027SShreyansh Jain 
1839658ac3aSAshish Jain 	fman_if_set_maxfrm(dpaa_intf->fif, frame_size);
1840cbec027SShreyansh Jain 
1850cbec027SShreyansh Jain 	return 0;
1860cbec027SShreyansh Jain }
1870cbec027SShreyansh Jain 
1880cbec027SShreyansh Jain static int
18916e2c27fSSunil Kumar Kori dpaa_eth_dev_configure(struct rte_eth_dev *dev)
190ff9e112dSShreyansh Jain {
1919658ac3aSAshish Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
19216e2c27fSSunil Kumar Kori 	struct rte_eth_conf *eth_conf = &dev->data->dev_conf;
19316e2c27fSSunil Kumar Kori 	uint64_t rx_offloads = eth_conf->rxmode.offloads;
19416e2c27fSSunil Kumar Kori 	uint64_t tx_offloads = eth_conf->txmode.offloads;
1959658ac3aSAshish Jain 
196ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
197ff9e112dSShreyansh Jain 
198c5836218SSunil Kumar Kori 	/* Rx offloads validation */
199c5836218SSunil Kumar Kori 	if (dev_rx_offloads_nodis & ~rx_offloads) {
200c5836218SSunil Kumar Kori 		DPAA_PMD_WARN(
201c5836218SSunil Kumar Kori 		"Rx offloads non configurable - requested 0x%" PRIx64
202c5836218SSunil Kumar Kori 		" ignored 0x%" PRIx64,
203c5836218SSunil Kumar Kori 			rx_offloads, dev_rx_offloads_nodis);
20416e2c27fSSunil Kumar Kori 	}
20516e2c27fSSunil Kumar Kori 
206c5836218SSunil Kumar Kori 	/* Tx offloads validation */
207c5836218SSunil Kumar Kori 	if (dev_tx_offloads_nodis & ~tx_offloads) {
208c5836218SSunil Kumar Kori 		DPAA_PMD_WARN(
209c5836218SSunil Kumar Kori 		"Tx offloads non configurable - requested 0x%" PRIx64
210c5836218SSunil Kumar Kori 		" ignored 0x%" PRIx64,
211c5836218SSunil Kumar Kori 			tx_offloads, dev_tx_offloads_nodis);
21216e2c27fSSunil Kumar Kori 	}
21316e2c27fSSunil Kumar Kori 
21416e2c27fSSunil Kumar Kori 	if (rx_offloads & DEV_RX_OFFLOAD_JUMBO_FRAME) {
215deeec8efSHemant Agrawal 		uint32_t max_len;
216deeec8efSHemant Agrawal 
217deeec8efSHemant Agrawal 		DPAA_PMD_DEBUG("enabling jumbo");
218deeec8efSHemant Agrawal 
21925f85419SShreyansh Jain 		if (dev->data->dev_conf.rxmode.max_rx_pkt_len <=
220deeec8efSHemant Agrawal 		    DPAA_MAX_RX_PKT_LEN)
221deeec8efSHemant Agrawal 			max_len = dev->data->dev_conf.rxmode.max_rx_pkt_len;
222deeec8efSHemant Agrawal 		else {
223deeec8efSHemant Agrawal 			DPAA_PMD_INFO("enabling jumbo override conf max len=%d "
224deeec8efSHemant Agrawal 				"supported is %d",
225deeec8efSHemant Agrawal 				dev->data->dev_conf.rxmode.max_rx_pkt_len,
226deeec8efSHemant Agrawal 				DPAA_MAX_RX_PKT_LEN);
227deeec8efSHemant Agrawal 			max_len = DPAA_MAX_RX_PKT_LEN;
22825f85419SShreyansh Jain 		}
229deeec8efSHemant Agrawal 
230deeec8efSHemant Agrawal 		fman_if_set_maxfrm(dpaa_intf->fif, max_len);
231deeec8efSHemant Agrawal 		dev->data->mtu = max_len
232deeec8efSHemant Agrawal 				- ETHER_HDR_LEN - ETHER_CRC_LEN - VLAN_TAG_SIZE;
2339658ac3aSAshish Jain 	}
23455576ac2SHemant Agrawal 
23555576ac2SHemant Agrawal 	if (rx_offloads & DEV_RX_OFFLOAD_SCATTER) {
23655576ac2SHemant Agrawal 		DPAA_PMD_DEBUG("enabling scatter mode");
23755576ac2SHemant Agrawal 		fman_if_set_sg(dpaa_intf->fif, 1);
23855576ac2SHemant Agrawal 		dev->data->scattered_rx = 1;
23955576ac2SHemant Agrawal 	}
24055576ac2SHemant Agrawal 
241ff9e112dSShreyansh Jain 	return 0;
242ff9e112dSShreyansh Jain }
243ff9e112dSShreyansh Jain 
244a7bdc3bdSShreyansh Jain static const uint32_t *
245a7bdc3bdSShreyansh Jain dpaa_supported_ptypes_get(struct rte_eth_dev *dev)
246a7bdc3bdSShreyansh Jain {
247a7bdc3bdSShreyansh Jain 	static const uint32_t ptypes[] = {
248a7bdc3bdSShreyansh Jain 		/*todo -= add more types */
249a7bdc3bdSShreyansh Jain 		RTE_PTYPE_L2_ETHER,
250a7bdc3bdSShreyansh Jain 		RTE_PTYPE_L3_IPV4,
251a7bdc3bdSShreyansh Jain 		RTE_PTYPE_L3_IPV4_EXT,
252a7bdc3bdSShreyansh Jain 		RTE_PTYPE_L3_IPV6,
253a7bdc3bdSShreyansh Jain 		RTE_PTYPE_L3_IPV6_EXT,
254a7bdc3bdSShreyansh Jain 		RTE_PTYPE_L4_TCP,
255a7bdc3bdSShreyansh Jain 		RTE_PTYPE_L4_UDP,
256a7bdc3bdSShreyansh Jain 		RTE_PTYPE_L4_SCTP
257a7bdc3bdSShreyansh Jain 	};
258a7bdc3bdSShreyansh Jain 
259a7bdc3bdSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
260a7bdc3bdSShreyansh Jain 
261a7bdc3bdSShreyansh Jain 	if (dev->rx_pkt_burst == dpaa_eth_queue_rx)
262a7bdc3bdSShreyansh Jain 		return ptypes;
263a7bdc3bdSShreyansh Jain 	return NULL;
264a7bdc3bdSShreyansh Jain }
265a7bdc3bdSShreyansh Jain 
266ff9e112dSShreyansh Jain static int dpaa_eth_dev_start(struct rte_eth_dev *dev)
267ff9e112dSShreyansh Jain {
26837f9b54bSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
26937f9b54bSShreyansh Jain 
270ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
271ff9e112dSShreyansh Jain 
272ff9e112dSShreyansh Jain 	/* Change tx callback to the real one */
27337f9b54bSShreyansh Jain 	dev->tx_pkt_burst = dpaa_eth_queue_tx;
27437f9b54bSShreyansh Jain 	fman_if_enable_rx(dpaa_intf->fif);
275ff9e112dSShreyansh Jain 
276ff9e112dSShreyansh Jain 	return 0;
277ff9e112dSShreyansh Jain }
278ff9e112dSShreyansh Jain 
279ff9e112dSShreyansh Jain static void dpaa_eth_dev_stop(struct rte_eth_dev *dev)
280ff9e112dSShreyansh Jain {
28137f9b54bSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
28237f9b54bSShreyansh Jain 
28337f9b54bSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
28437f9b54bSShreyansh Jain 
28537f9b54bSShreyansh Jain 	fman_if_disable_rx(dpaa_intf->fif);
28637f9b54bSShreyansh Jain 	dev->tx_pkt_burst = dpaa_eth_tx_drop_all;
287ff9e112dSShreyansh Jain }
288ff9e112dSShreyansh Jain 
28937f9b54bSShreyansh Jain static void dpaa_eth_dev_close(struct rte_eth_dev *dev)
29037f9b54bSShreyansh Jain {
29137f9b54bSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
29237f9b54bSShreyansh Jain 
29337f9b54bSShreyansh Jain 	dpaa_eth_dev_stop(dev);
29437f9b54bSShreyansh Jain }
29537f9b54bSShreyansh Jain 
296cf0fab1dSHemant Agrawal static int
297cf0fab1dSHemant Agrawal dpaa_fw_version_get(struct rte_eth_dev *dev __rte_unused,
298cf0fab1dSHemant Agrawal 		     char *fw_version,
299cf0fab1dSHemant Agrawal 		     size_t fw_size)
300cf0fab1dSHemant Agrawal {
301cf0fab1dSHemant Agrawal 	int ret;
302cf0fab1dSHemant Agrawal 	FILE *svr_file = NULL;
303cf0fab1dSHemant Agrawal 	unsigned int svr_ver = 0;
304cf0fab1dSHemant Agrawal 
305cf0fab1dSHemant Agrawal 	PMD_INIT_FUNC_TRACE();
306cf0fab1dSHemant Agrawal 
307cf0fab1dSHemant Agrawal 	svr_file = fopen(DPAA_SOC_ID_FILE, "r");
308cf0fab1dSHemant Agrawal 	if (!svr_file) {
309cf0fab1dSHemant Agrawal 		DPAA_PMD_ERR("Unable to open SoC device");
310cf0fab1dSHemant Agrawal 		return -ENOTSUP; /* Not supported on this infra */
311cf0fab1dSHemant Agrawal 	}
3123b59b73dSHemant Agrawal 	if (fscanf(svr_file, "svr:%x", &svr_ver) > 0)
3133b59b73dSHemant Agrawal 		dpaa_svr_family = svr_ver & SVR_MASK;
3143b59b73dSHemant Agrawal 	else
315cf0fab1dSHemant Agrawal 		DPAA_PMD_ERR("Unable to read SoC device");
316cf0fab1dSHemant Agrawal 
317a8e78906SHemant Agrawal 	fclose(svr_file);
318cf0fab1dSHemant Agrawal 
319a8e78906SHemant Agrawal 	ret = snprintf(fw_version, fw_size, "SVR:%x-fman-v%x",
320a8e78906SHemant Agrawal 		       svr_ver, fman_ip_rev);
321cf0fab1dSHemant Agrawal 	ret += 1; /* add the size of '\0' */
322a8e78906SHemant Agrawal 
323cf0fab1dSHemant Agrawal 	if (fw_size < (uint32_t)ret)
324cf0fab1dSHemant Agrawal 		return ret;
325cf0fab1dSHemant Agrawal 	else
326cf0fab1dSHemant Agrawal 		return 0;
327cf0fab1dSHemant Agrawal }
328cf0fab1dSHemant Agrawal 
329799db456SShreyansh Jain static void dpaa_eth_dev_info(struct rte_eth_dev *dev,
330799db456SShreyansh Jain 			      struct rte_eth_dev_info *dev_info)
331799db456SShreyansh Jain {
332799db456SShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
333799db456SShreyansh Jain 
334799db456SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
335799db456SShreyansh Jain 
336799db456SShreyansh Jain 	dev_info->max_rx_queues = dpaa_intf->nb_rx_queues;
337799db456SShreyansh Jain 	dev_info->max_tx_queues = dpaa_intf->nb_tx_queues;
338799db456SShreyansh Jain 	dev_info->max_rx_pktlen = DPAA_MAX_RX_PKT_LEN;
339799db456SShreyansh Jain 	dev_info->max_mac_addrs = DPAA_MAX_MAC_FILTER;
340799db456SShreyansh Jain 	dev_info->max_hash_mac_addrs = 0;
341799db456SShreyansh Jain 	dev_info->max_vfs = 0;
342799db456SShreyansh Jain 	dev_info->max_vmdq_pools = ETH_16_POOLS;
3434fa5e0bbSShreyansh Jain 	dev_info->flow_type_rss_offloads = DPAA_RSS_OFFLOAD_ALL;
344c1752a36SSachin Saxena 
345c1752a36SSachin Saxena 	if (dpaa_intf->fif->mac_type == fman_mac_1g)
346c1752a36SSachin Saxena 		dev_info->speed_capa = ETH_LINK_SPEED_1G;
347c1752a36SSachin Saxena 	else if (dpaa_intf->fif->mac_type == fman_mac_10g)
348c1752a36SSachin Saxena 		dev_info->speed_capa = (ETH_LINK_SPEED_1G | ETH_LINK_SPEED_10G);
349c1752a36SSachin Saxena 	else
350c1752a36SSachin Saxena 		DPAA_PMD_ERR("invalid link_speed: %s, %d",
351c1752a36SSachin Saxena 			     dpaa_intf->name, dpaa_intf->fif->mac_type);
352c1752a36SSachin Saxena 
353c5836218SSunil Kumar Kori 	dev_info->rx_offload_capa = dev_rx_offloads_sup |
354c5836218SSunil Kumar Kori 					dev_rx_offloads_nodis;
355c5836218SSunil Kumar Kori 	dev_info->tx_offload_capa = dev_tx_offloads_sup |
356c5836218SSunil Kumar Kori 					dev_tx_offloads_nodis;
3572c01a48aSShreyansh Jain 	dev_info->default_rxportconf.burst_size = DPAA_DEF_RX_BURST_SIZE;
3582c01a48aSShreyansh Jain 	dev_info->default_txportconf.burst_size = DPAA_DEF_TX_BURST_SIZE;
359799db456SShreyansh Jain }
360799db456SShreyansh Jain 
361e124a69fSShreyansh Jain static int dpaa_eth_link_update(struct rte_eth_dev *dev,
362e124a69fSShreyansh Jain 				int wait_to_complete __rte_unused)
363e124a69fSShreyansh Jain {
364e124a69fSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
365e124a69fSShreyansh Jain 	struct rte_eth_link *link = &dev->data->dev_link;
366e124a69fSShreyansh Jain 
367e124a69fSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
368e124a69fSShreyansh Jain 
369e124a69fSShreyansh Jain 	if (dpaa_intf->fif->mac_type == fman_mac_1g)
3701633d3c4SFerruh Yigit 		link->link_speed = ETH_SPEED_NUM_1G;
371e124a69fSShreyansh Jain 	else if (dpaa_intf->fif->mac_type == fman_mac_10g)
3721633d3c4SFerruh Yigit 		link->link_speed = ETH_SPEED_NUM_10G;
373e124a69fSShreyansh Jain 	else
374e124a69fSShreyansh Jain 		DPAA_PMD_ERR("invalid link_speed: %s, %d",
375e124a69fSShreyansh Jain 			     dpaa_intf->name, dpaa_intf->fif->mac_type);
376e124a69fSShreyansh Jain 
377e124a69fSShreyansh Jain 	link->link_status = dpaa_intf->valid;
378e124a69fSShreyansh Jain 	link->link_duplex = ETH_LINK_FULL_DUPLEX;
379e124a69fSShreyansh Jain 	link->link_autoneg = ETH_LINK_AUTONEG;
380e124a69fSShreyansh Jain 	return 0;
381e124a69fSShreyansh Jain }
382e124a69fSShreyansh Jain 
383d5b0924bSMatan Azrad static int dpaa_eth_stats_get(struct rte_eth_dev *dev,
384e1ad3a05SShreyansh Jain 			       struct rte_eth_stats *stats)
385e1ad3a05SShreyansh Jain {
386e1ad3a05SShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
387e1ad3a05SShreyansh Jain 
388e1ad3a05SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
389e1ad3a05SShreyansh Jain 
390e1ad3a05SShreyansh Jain 	fman_if_stats_get(dpaa_intf->fif, stats);
391d5b0924bSMatan Azrad 	return 0;
392e1ad3a05SShreyansh Jain }
393e1ad3a05SShreyansh Jain 
394e1ad3a05SShreyansh Jain static void dpaa_eth_stats_reset(struct rte_eth_dev *dev)
395e1ad3a05SShreyansh Jain {
396e1ad3a05SShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
397e1ad3a05SShreyansh Jain 
398e1ad3a05SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
399e1ad3a05SShreyansh Jain 
400e1ad3a05SShreyansh Jain 	fman_if_stats_reset(dpaa_intf->fif);
401e1ad3a05SShreyansh Jain }
40295ef603dSShreyansh Jain 
403b21ed3e2SHemant Agrawal static int
404b21ed3e2SHemant Agrawal dpaa_dev_xstats_get(struct rte_eth_dev *dev, struct rte_eth_xstat *xstats,
405b21ed3e2SHemant Agrawal 		    unsigned int n)
406b21ed3e2SHemant Agrawal {
407b21ed3e2SHemant Agrawal 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
408b21ed3e2SHemant Agrawal 	unsigned int i = 0, num = RTE_DIM(dpaa_xstats_strings);
409b21ed3e2SHemant Agrawal 	uint64_t values[sizeof(struct dpaa_if_stats) / 8];
410b21ed3e2SHemant Agrawal 
411b21ed3e2SHemant Agrawal 	if (n < num)
412b21ed3e2SHemant Agrawal 		return num;
413b21ed3e2SHemant Agrawal 
414339c1025SHemant Agrawal 	if (xstats == NULL)
415339c1025SHemant Agrawal 		return 0;
416339c1025SHemant Agrawal 
417b21ed3e2SHemant Agrawal 	fman_if_stats_get_all(dpaa_intf->fif, values,
418b21ed3e2SHemant Agrawal 			      sizeof(struct dpaa_if_stats) / 8);
419b21ed3e2SHemant Agrawal 
420b21ed3e2SHemant Agrawal 	for (i = 0; i < num; i++) {
421b21ed3e2SHemant Agrawal 		xstats[i].id = i;
422b21ed3e2SHemant Agrawal 		xstats[i].value = values[dpaa_xstats_strings[i].offset / 8];
423b21ed3e2SHemant Agrawal 	}
424b21ed3e2SHemant Agrawal 	return i;
425b21ed3e2SHemant Agrawal }
426b21ed3e2SHemant Agrawal 
427b21ed3e2SHemant Agrawal static int
428b21ed3e2SHemant Agrawal dpaa_xstats_get_names(__rte_unused struct rte_eth_dev *dev,
429b21ed3e2SHemant Agrawal 		      struct rte_eth_xstat_name *xstats_names,
4305c3fc73eSHemant Agrawal 		      unsigned int limit)
431b21ed3e2SHemant Agrawal {
432b21ed3e2SHemant Agrawal 	unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings);
433b21ed3e2SHemant Agrawal 
4345c3fc73eSHemant Agrawal 	if (limit < stat_cnt)
4355c3fc73eSHemant Agrawal 		return stat_cnt;
4365c3fc73eSHemant Agrawal 
437b21ed3e2SHemant Agrawal 	if (xstats_names != NULL)
438b21ed3e2SHemant Agrawal 		for (i = 0; i < stat_cnt; i++)
439b21ed3e2SHemant Agrawal 			snprintf(xstats_names[i].name,
440b21ed3e2SHemant Agrawal 				 sizeof(xstats_names[i].name),
441b21ed3e2SHemant Agrawal 				 "%s",
442b21ed3e2SHemant Agrawal 				 dpaa_xstats_strings[i].name);
443b21ed3e2SHemant Agrawal 
444b21ed3e2SHemant Agrawal 	return stat_cnt;
445b21ed3e2SHemant Agrawal }
446b21ed3e2SHemant Agrawal 
447b21ed3e2SHemant Agrawal static int
448b21ed3e2SHemant Agrawal dpaa_xstats_get_by_id(struct rte_eth_dev *dev, const uint64_t *ids,
449b21ed3e2SHemant Agrawal 		      uint64_t *values, unsigned int n)
450b21ed3e2SHemant Agrawal {
451b21ed3e2SHemant Agrawal 	unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings);
452b21ed3e2SHemant Agrawal 	uint64_t values_copy[sizeof(struct dpaa_if_stats) / 8];
453b21ed3e2SHemant Agrawal 
454b21ed3e2SHemant Agrawal 	if (!ids) {
455b21ed3e2SHemant Agrawal 		struct dpaa_if *dpaa_intf = dev->data->dev_private;
456b21ed3e2SHemant Agrawal 
457b21ed3e2SHemant Agrawal 		if (n < stat_cnt)
458b21ed3e2SHemant Agrawal 			return stat_cnt;
459b21ed3e2SHemant Agrawal 
460b21ed3e2SHemant Agrawal 		if (!values)
461b21ed3e2SHemant Agrawal 			return 0;
462b21ed3e2SHemant Agrawal 
463b21ed3e2SHemant Agrawal 		fman_if_stats_get_all(dpaa_intf->fif, values_copy,
4645c3fc73eSHemant Agrawal 				      sizeof(struct dpaa_if_stats) / 8);
465b21ed3e2SHemant Agrawal 
466b21ed3e2SHemant Agrawal 		for (i = 0; i < stat_cnt; i++)
467b21ed3e2SHemant Agrawal 			values[i] =
468b21ed3e2SHemant Agrawal 				values_copy[dpaa_xstats_strings[i].offset / 8];
469b21ed3e2SHemant Agrawal 
470b21ed3e2SHemant Agrawal 		return stat_cnt;
471b21ed3e2SHemant Agrawal 	}
472b21ed3e2SHemant Agrawal 
473b21ed3e2SHemant Agrawal 	dpaa_xstats_get_by_id(dev, NULL, values_copy, stat_cnt);
474b21ed3e2SHemant Agrawal 
475b21ed3e2SHemant Agrawal 	for (i = 0; i < n; i++) {
476b21ed3e2SHemant Agrawal 		if (ids[i] >= stat_cnt) {
477b21ed3e2SHemant Agrawal 			DPAA_PMD_ERR("id value isn't valid");
478b21ed3e2SHemant Agrawal 			return -1;
479b21ed3e2SHemant Agrawal 		}
480b21ed3e2SHemant Agrawal 		values[i] = values_copy[ids[i]];
481b21ed3e2SHemant Agrawal 	}
482b21ed3e2SHemant Agrawal 	return n;
483b21ed3e2SHemant Agrawal }
484b21ed3e2SHemant Agrawal 
485b21ed3e2SHemant Agrawal static int
486b21ed3e2SHemant Agrawal dpaa_xstats_get_names_by_id(
487b21ed3e2SHemant Agrawal 	struct rte_eth_dev *dev,
488b21ed3e2SHemant Agrawal 	struct rte_eth_xstat_name *xstats_names,
489b21ed3e2SHemant Agrawal 	const uint64_t *ids,
490b21ed3e2SHemant Agrawal 	unsigned int limit)
491b21ed3e2SHemant Agrawal {
492b21ed3e2SHemant Agrawal 	unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings);
493b21ed3e2SHemant Agrawal 	struct rte_eth_xstat_name xstats_names_copy[stat_cnt];
494b21ed3e2SHemant Agrawal 
495b21ed3e2SHemant Agrawal 	if (!ids)
496b21ed3e2SHemant Agrawal 		return dpaa_xstats_get_names(dev, xstats_names, limit);
497b21ed3e2SHemant Agrawal 
498b21ed3e2SHemant Agrawal 	dpaa_xstats_get_names(dev, xstats_names_copy, limit);
499b21ed3e2SHemant Agrawal 
500b21ed3e2SHemant Agrawal 	for (i = 0; i < limit; i++) {
501b21ed3e2SHemant Agrawal 		if (ids[i] >= stat_cnt) {
502b21ed3e2SHemant Agrawal 			DPAA_PMD_ERR("id value isn't valid");
503b21ed3e2SHemant Agrawal 			return -1;
504b21ed3e2SHemant Agrawal 		}
505b21ed3e2SHemant Agrawal 		strcpy(xstats_names[i].name, xstats_names_copy[ids[i]].name);
506b21ed3e2SHemant Agrawal 	}
507b21ed3e2SHemant Agrawal 	return limit;
508b21ed3e2SHemant Agrawal }
509b21ed3e2SHemant Agrawal 
51095ef603dSShreyansh Jain static void dpaa_eth_promiscuous_enable(struct rte_eth_dev *dev)
51195ef603dSShreyansh Jain {
51295ef603dSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
51395ef603dSShreyansh Jain 
51495ef603dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
51595ef603dSShreyansh Jain 
51695ef603dSShreyansh Jain 	fman_if_promiscuous_enable(dpaa_intf->fif);
51795ef603dSShreyansh Jain }
51895ef603dSShreyansh Jain 
51995ef603dSShreyansh Jain static void dpaa_eth_promiscuous_disable(struct rte_eth_dev *dev)
52095ef603dSShreyansh Jain {
52195ef603dSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
52295ef603dSShreyansh Jain 
52395ef603dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
52495ef603dSShreyansh Jain 
52595ef603dSShreyansh Jain 	fman_if_promiscuous_disable(dpaa_intf->fif);
52695ef603dSShreyansh Jain }
52795ef603dSShreyansh Jain 
52844dd70a3SShreyansh Jain static void dpaa_eth_multicast_enable(struct rte_eth_dev *dev)
52944dd70a3SShreyansh Jain {
53044dd70a3SShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
53144dd70a3SShreyansh Jain 
53244dd70a3SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
53344dd70a3SShreyansh Jain 
53444dd70a3SShreyansh Jain 	fman_if_set_mcast_filter_table(dpaa_intf->fif);
53544dd70a3SShreyansh Jain }
53644dd70a3SShreyansh Jain 
53744dd70a3SShreyansh Jain static void dpaa_eth_multicast_disable(struct rte_eth_dev *dev)
53844dd70a3SShreyansh Jain {
53944dd70a3SShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
54044dd70a3SShreyansh Jain 
54144dd70a3SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
54244dd70a3SShreyansh Jain 
54344dd70a3SShreyansh Jain 	fman_if_reset_mcast_filter_table(dpaa_intf->fif);
54444dd70a3SShreyansh Jain }
54544dd70a3SShreyansh Jain 
54637f9b54bSShreyansh Jain static
54737f9b54bSShreyansh Jain int dpaa_eth_rx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx,
54862f53995SHemant Agrawal 			    uint16_t nb_desc,
54937f9b54bSShreyansh Jain 			    unsigned int socket_id __rte_unused,
55037f9b54bSShreyansh Jain 			    const struct rte_eth_rxconf *rx_conf __rte_unused,
55137f9b54bSShreyansh Jain 			    struct rte_mempool *mp)
55237f9b54bSShreyansh Jain {
55337f9b54bSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
55462f53995SHemant Agrawal 	struct qman_fq *rxq = &dpaa_intf->rx_queues[queue_idx];
5550c504f69SHemant Agrawal 	struct qm_mcc_initfq opts = {0};
5560c504f69SHemant Agrawal 	u32 flags = 0;
5570c504f69SHemant Agrawal 	int ret;
55855576ac2SHemant Agrawal 	u32 buffsz = rte_pktmbuf_data_room_size(mp) - RTE_PKTMBUF_HEADROOM;
55937f9b54bSShreyansh Jain 
56037f9b54bSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
56137f9b54bSShreyansh Jain 
5626fd3639aSHemant Agrawal 	if (queue_idx >= dev->data->nb_rx_queues) {
5636fd3639aSHemant Agrawal 		rte_errno = EOVERFLOW;
5646fd3639aSHemant Agrawal 		DPAA_PMD_ERR("%p: queue index out of range (%u >= %u)",
5656fd3639aSHemant Agrawal 		      (void *)dev, queue_idx, dev->data->nb_rx_queues);
5666fd3639aSHemant Agrawal 		return -rte_errno;
5676fd3639aSHemant Agrawal 	}
5686fd3639aSHemant Agrawal 
5696fd3639aSHemant Agrawal 	DPAA_PMD_INFO("Rx queue setup for queue index: %d fq_id (0x%x)",
5706fd3639aSHemant Agrawal 			queue_idx, rxq->fqid);
57137f9b54bSShreyansh Jain 
57255576ac2SHemant Agrawal 	/* Max packet can fit in single buffer */
57355576ac2SHemant Agrawal 	if (dev->data->dev_conf.rxmode.max_rx_pkt_len <= buffsz) {
57455576ac2SHemant Agrawal 		;
57555576ac2SHemant Agrawal 	} else if (dev->data->dev_conf.rxmode.offloads &
57655576ac2SHemant Agrawal 			DEV_RX_OFFLOAD_SCATTER) {
57755576ac2SHemant Agrawal 		if (dev->data->dev_conf.rxmode.max_rx_pkt_len >
57855576ac2SHemant Agrawal 			buffsz * DPAA_SGT_MAX_ENTRIES) {
57955576ac2SHemant Agrawal 			DPAA_PMD_ERR("max RxPkt size %d too big to fit "
58055576ac2SHemant Agrawal 				"MaxSGlist %d",
58155576ac2SHemant Agrawal 				dev->data->dev_conf.rxmode.max_rx_pkt_len,
58255576ac2SHemant Agrawal 				buffsz * DPAA_SGT_MAX_ENTRIES);
58355576ac2SHemant Agrawal 			rte_errno = EOVERFLOW;
58455576ac2SHemant Agrawal 			return -rte_errno;
58555576ac2SHemant Agrawal 		}
58655576ac2SHemant Agrawal 	} else {
58755576ac2SHemant Agrawal 		DPAA_PMD_WARN("The requested maximum Rx packet size (%u) is"
58855576ac2SHemant Agrawal 		     " larger than a single mbuf (%u) and scattered"
58955576ac2SHemant Agrawal 		     " mode has not been requested",
59055576ac2SHemant Agrawal 		     dev->data->dev_conf.rxmode.max_rx_pkt_len,
59155576ac2SHemant Agrawal 		     buffsz - RTE_PKTMBUF_HEADROOM);
59255576ac2SHemant Agrawal 	}
59355576ac2SHemant Agrawal 
59437f9b54bSShreyansh Jain 	if (!dpaa_intf->bp_info || dpaa_intf->bp_info->mp != mp) {
59537f9b54bSShreyansh Jain 		struct fman_if_ic_params icp;
59637f9b54bSShreyansh Jain 		uint32_t fd_offset;
59737f9b54bSShreyansh Jain 		uint32_t bp_size;
59837f9b54bSShreyansh Jain 
59937f9b54bSShreyansh Jain 		if (!mp->pool_data) {
60037f9b54bSShreyansh Jain 			DPAA_PMD_ERR("Not an offloaded buffer pool!");
60137f9b54bSShreyansh Jain 			return -1;
60237f9b54bSShreyansh Jain 		}
60337f9b54bSShreyansh Jain 		dpaa_intf->bp_info = DPAA_MEMPOOL_TO_POOL_INFO(mp);
60437f9b54bSShreyansh Jain 
60537f9b54bSShreyansh Jain 		memset(&icp, 0, sizeof(icp));
60637f9b54bSShreyansh Jain 		/* set ICEOF for to the default value , which is 0*/
60737f9b54bSShreyansh Jain 		icp.iciof = DEFAULT_ICIOF;
60837f9b54bSShreyansh Jain 		icp.iceof = DEFAULT_RX_ICEOF;
60937f9b54bSShreyansh Jain 		icp.icsz = DEFAULT_ICSZ;
61037f9b54bSShreyansh Jain 		fman_if_set_ic_params(dpaa_intf->fif, &icp);
61137f9b54bSShreyansh Jain 
61237f9b54bSShreyansh Jain 		fd_offset = RTE_PKTMBUF_HEADROOM + DPAA_HW_BUF_RESERVE;
61337f9b54bSShreyansh Jain 		fman_if_set_fdoff(dpaa_intf->fif, fd_offset);
61437f9b54bSShreyansh Jain 
61537f9b54bSShreyansh Jain 		/* Buffer pool size should be equal to Dataroom Size*/
61637f9b54bSShreyansh Jain 		bp_size = rte_pktmbuf_data_room_size(mp);
61737f9b54bSShreyansh Jain 		fman_if_set_bp(dpaa_intf->fif, mp->size,
61837f9b54bSShreyansh Jain 			       dpaa_intf->bp_info->bpid, bp_size);
61937f9b54bSShreyansh Jain 		dpaa_intf->valid = 1;
620079a67c2SHemant Agrawal 		DPAA_PMD_DEBUG("if:%s fd_offset = %d offset = %d",
62137f9b54bSShreyansh Jain 				dpaa_intf->name, fd_offset,
62237f9b54bSShreyansh Jain 				fman_if_get_fdoff(dpaa_intf->fif));
62337f9b54bSShreyansh Jain 	}
62455576ac2SHemant Agrawal 	DPAA_PMD_DEBUG("if:%s sg_on = %d, max_frm =%d", dpaa_intf->name,
62555576ac2SHemant Agrawal 		fman_if_get_sg_enable(dpaa_intf->fif),
62655576ac2SHemant Agrawal 		dev->data->dev_conf.rxmode.max_rx_pkt_len);
6270c504f69SHemant Agrawal 	/* checking if push mode only, no error check for now */
6280c504f69SHemant Agrawal 	if (dpaa_push_mode_max_queue > dpaa_push_queue_idx) {
6290c504f69SHemant Agrawal 		dpaa_push_queue_idx++;
6300c504f69SHemant Agrawal 		opts.we_mask = QM_INITFQ_WE_FQCTRL | QM_INITFQ_WE_CONTEXTA;
6310c504f69SHemant Agrawal 		opts.fqd.fq_ctrl = QM_FQCTRL_AVOIDBLOCK |
6320c504f69SHemant Agrawal 				   QM_FQCTRL_CTXASTASHING |
6330c504f69SHemant Agrawal 				   QM_FQCTRL_PREFERINCACHE;
6340c504f69SHemant Agrawal 		opts.fqd.context_a.stashing.exclusive = 0;
635b9083ea5SNipun Gupta 		/* In muticore scenario stashing becomes a bottleneck on LS1046.
636b9083ea5SNipun Gupta 		 * So do not enable stashing in this case
637b9083ea5SNipun Gupta 		 */
638b9083ea5SNipun Gupta 		if (dpaa_svr_family != SVR_LS1046A_FAMILY)
6390c504f69SHemant Agrawal 			opts.fqd.context_a.stashing.annotation_cl =
6400c504f69SHemant Agrawal 						DPAA_IF_RX_ANNOTATION_STASH;
6410c504f69SHemant Agrawal 		opts.fqd.context_a.stashing.data_cl = DPAA_IF_RX_DATA_STASH;
6420c504f69SHemant Agrawal 		opts.fqd.context_a.stashing.context_cl =
6430c504f69SHemant Agrawal 						DPAA_IF_RX_CONTEXT_STASH;
64462f53995SHemant Agrawal 
6450c504f69SHemant Agrawal 		/*Create a channel and associate given queue with the channel*/
6460c504f69SHemant Agrawal 		qman_alloc_pool_range((u32 *)&rxq->ch_id, 1, 1, 0);
6470c504f69SHemant Agrawal 		opts.we_mask = opts.we_mask | QM_INITFQ_WE_DESTWQ;
6480c504f69SHemant Agrawal 		opts.fqd.dest.channel = rxq->ch_id;
6490c504f69SHemant Agrawal 		opts.fqd.dest.wq = DPAA_IF_RX_PRIORITY;
6500c504f69SHemant Agrawal 		flags = QMAN_INITFQ_FLAG_SCHED;
6510c504f69SHemant Agrawal 
6520c504f69SHemant Agrawal 		/* Configure tail drop */
6530c504f69SHemant Agrawal 		if (dpaa_intf->cgr_rx) {
6540c504f69SHemant Agrawal 			opts.we_mask |= QM_INITFQ_WE_CGID;
6550c504f69SHemant Agrawal 			opts.fqd.cgid = dpaa_intf->cgr_rx[queue_idx].cgrid;
6560c504f69SHemant Agrawal 			opts.fqd.fq_ctrl |= QM_FQCTRL_CGE;
6570c504f69SHemant Agrawal 		}
6580c504f69SHemant Agrawal 		ret = qman_init_fq(rxq, flags, &opts);
6596fd3639aSHemant Agrawal 		if (ret) {
6606fd3639aSHemant Agrawal 			DPAA_PMD_ERR("Channel/Q association failed. fqid 0x%x "
6616fd3639aSHemant Agrawal 				"ret:%d(%s)", rxq->fqid, ret, strerror(ret));
6626fd3639aSHemant Agrawal 			return ret;
6636fd3639aSHemant Agrawal 		}
664*19b4aba2SHemant Agrawal 		if (dpaa_svr_family == SVR_LS1043A_FAMILY) {
665*19b4aba2SHemant Agrawal 			rxq->cb.dqrr_dpdk_pull_cb = dpaa_rx_cb_no_prefetch;
666*19b4aba2SHemant Agrawal 		} else {
667b9083ea5SNipun Gupta 			rxq->cb.dqrr_dpdk_pull_cb = dpaa_rx_cb;
668b9083ea5SNipun Gupta 			rxq->cb.dqrr_prepare = dpaa_rx_cb_prepare;
669*19b4aba2SHemant Agrawal 		}
670*19b4aba2SHemant Agrawal 
6710c504f69SHemant Agrawal 		rxq->is_static = true;
6720c504f69SHemant Agrawal 	}
67362f53995SHemant Agrawal 	dev->data->rx_queues[queue_idx] = rxq;
67462f53995SHemant Agrawal 
67562f53995SHemant Agrawal 	/* configure the CGR size as per the desc size */
67662f53995SHemant Agrawal 	if (dpaa_intf->cgr_rx) {
67762f53995SHemant Agrawal 		struct qm_mcc_initcgr cgr_opts = {0};
67862f53995SHemant Agrawal 
67962f53995SHemant Agrawal 		/* Enable tail drop with cgr on this queue */
68062f53995SHemant Agrawal 		qm_cgr_cs_thres_set64(&cgr_opts.cgr.cs_thres, nb_desc, 0);
68162f53995SHemant Agrawal 		ret = qman_modify_cgr(dpaa_intf->cgr_rx, 0, &cgr_opts);
68262f53995SHemant Agrawal 		if (ret) {
68362f53995SHemant Agrawal 			DPAA_PMD_WARN(
68462f53995SHemant Agrawal 				"rx taildrop modify fail on fqid %d (ret=%d)",
68562f53995SHemant Agrawal 				rxq->fqid, ret);
68662f53995SHemant Agrawal 		}
68762f53995SHemant Agrawal 	}
68837f9b54bSShreyansh Jain 
68937f9b54bSShreyansh Jain 	return 0;
69037f9b54bSShreyansh Jain }
69137f9b54bSShreyansh Jain 
6921e06b6dcSHemant Agrawal int
69377b7b81eSNeil Horman dpaa_eth_eventq_attach(const struct rte_eth_dev *dev,
6945e745593SSunil Kumar Kori 		int eth_rx_queue_id,
6955e745593SSunil Kumar Kori 		u16 ch_id,
6965e745593SSunil Kumar Kori 		const struct rte_event_eth_rx_adapter_queue_conf *queue_conf)
6975e745593SSunil Kumar Kori {
6985e745593SSunil Kumar Kori 	int ret;
6995e745593SSunil Kumar Kori 	u32 flags = 0;
7005e745593SSunil Kumar Kori 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
7015e745593SSunil Kumar Kori 	struct qman_fq *rxq = &dpaa_intf->rx_queues[eth_rx_queue_id];
7025e745593SSunil Kumar Kori 	struct qm_mcc_initfq opts = {0};
7035e745593SSunil Kumar Kori 
7045e745593SSunil Kumar Kori 	if (dpaa_push_mode_max_queue)
705079a67c2SHemant Agrawal 		DPAA_PMD_WARN("PUSH mode q and EVENTDEV are not compatible\n"
706079a67c2SHemant Agrawal 			      "PUSH mode already enabled for first %d queues.\n"
7075e745593SSunil Kumar Kori 			      "To disable set DPAA_PUSH_QUEUES_NUMBER to 0\n",
7085e745593SSunil Kumar Kori 			      dpaa_push_mode_max_queue);
7095e745593SSunil Kumar Kori 
7105e745593SSunil Kumar Kori 	dpaa_poll_queue_default_config(&opts);
7115e745593SSunil Kumar Kori 
7125e745593SSunil Kumar Kori 	switch (queue_conf->ev.sched_type) {
7135e745593SSunil Kumar Kori 	case RTE_SCHED_TYPE_ATOMIC:
7145e745593SSunil Kumar Kori 		opts.fqd.fq_ctrl |= QM_FQCTRL_HOLDACTIVE;
7155e745593SSunil Kumar Kori 		/* Reset FQCTRL_AVOIDBLOCK bit as it is unnecessary
7165e745593SSunil Kumar Kori 		 * configuration with HOLD_ACTIVE setting
7175e745593SSunil Kumar Kori 		 */
7185e745593SSunil Kumar Kori 		opts.fqd.fq_ctrl &= (~QM_FQCTRL_AVOIDBLOCK);
7195e745593SSunil Kumar Kori 		rxq->cb.dqrr_dpdk_cb = dpaa_rx_cb_atomic;
7205e745593SSunil Kumar Kori 		break;
7215e745593SSunil Kumar Kori 	case RTE_SCHED_TYPE_ORDERED:
7225e745593SSunil Kumar Kori 		DPAA_PMD_ERR("Ordered queue schedule type is not supported\n");
7235e745593SSunil Kumar Kori 		return -1;
7245e745593SSunil Kumar Kori 	default:
7255e745593SSunil Kumar Kori 		opts.fqd.fq_ctrl |= QM_FQCTRL_AVOIDBLOCK;
7265e745593SSunil Kumar Kori 		rxq->cb.dqrr_dpdk_cb = dpaa_rx_cb_parallel;
7275e745593SSunil Kumar Kori 		break;
7285e745593SSunil Kumar Kori 	}
7295e745593SSunil Kumar Kori 
7305e745593SSunil Kumar Kori 	opts.we_mask = opts.we_mask | QM_INITFQ_WE_DESTWQ;
7315e745593SSunil Kumar Kori 	opts.fqd.dest.channel = ch_id;
7325e745593SSunil Kumar Kori 	opts.fqd.dest.wq = queue_conf->ev.priority;
7335e745593SSunil Kumar Kori 
7345e745593SSunil Kumar Kori 	if (dpaa_intf->cgr_rx) {
7355e745593SSunil Kumar Kori 		opts.we_mask |= QM_INITFQ_WE_CGID;
7365e745593SSunil Kumar Kori 		opts.fqd.cgid = dpaa_intf->cgr_rx[eth_rx_queue_id].cgrid;
7375e745593SSunil Kumar Kori 		opts.fqd.fq_ctrl |= QM_FQCTRL_CGE;
7385e745593SSunil Kumar Kori 	}
7395e745593SSunil Kumar Kori 
7405e745593SSunil Kumar Kori 	flags = QMAN_INITFQ_FLAG_SCHED;
7415e745593SSunil Kumar Kori 
7425e745593SSunil Kumar Kori 	ret = qman_init_fq(rxq, flags, &opts);
7435e745593SSunil Kumar Kori 	if (ret) {
7446fd3639aSHemant Agrawal 		DPAA_PMD_ERR("Ev-Channel/Q association failed. fqid 0x%x "
7456fd3639aSHemant Agrawal 				"ret:%d(%s)", rxq->fqid, ret, strerror(ret));
7465e745593SSunil Kumar Kori 		return ret;
7475e745593SSunil Kumar Kori 	}
7485e745593SSunil Kumar Kori 
7495e745593SSunil Kumar Kori 	/* copy configuration which needs to be filled during dequeue */
7505e745593SSunil Kumar Kori 	memcpy(&rxq->ev, &queue_conf->ev, sizeof(struct rte_event));
7515e745593SSunil Kumar Kori 	dev->data->rx_queues[eth_rx_queue_id] = rxq;
7525e745593SSunil Kumar Kori 
7535e745593SSunil Kumar Kori 	return ret;
7545e745593SSunil Kumar Kori }
7555e745593SSunil Kumar Kori 
7561e06b6dcSHemant Agrawal int
75777b7b81eSNeil Horman dpaa_eth_eventq_detach(const struct rte_eth_dev *dev,
7585e745593SSunil Kumar Kori 		int eth_rx_queue_id)
7595e745593SSunil Kumar Kori {
7605e745593SSunil Kumar Kori 	struct qm_mcc_initfq opts;
7615e745593SSunil Kumar Kori 	int ret;
7625e745593SSunil Kumar Kori 	u32 flags = 0;
7635e745593SSunil Kumar Kori 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
7645e745593SSunil Kumar Kori 	struct qman_fq *rxq = &dpaa_intf->rx_queues[eth_rx_queue_id];
7655e745593SSunil Kumar Kori 
7665e745593SSunil Kumar Kori 	dpaa_poll_queue_default_config(&opts);
7675e745593SSunil Kumar Kori 
7685e745593SSunil Kumar Kori 	if (dpaa_intf->cgr_rx) {
7695e745593SSunil Kumar Kori 		opts.we_mask |= QM_INITFQ_WE_CGID;
7705e745593SSunil Kumar Kori 		opts.fqd.cgid = dpaa_intf->cgr_rx[eth_rx_queue_id].cgrid;
7715e745593SSunil Kumar Kori 		opts.fqd.fq_ctrl |= QM_FQCTRL_CGE;
7725e745593SSunil Kumar Kori 	}
7735e745593SSunil Kumar Kori 
7745e745593SSunil Kumar Kori 	ret = qman_init_fq(rxq, flags, &opts);
7755e745593SSunil Kumar Kori 	if (ret) {
7765e745593SSunil Kumar Kori 		DPAA_PMD_ERR("init rx fqid %d failed with ret: %d",
7775e745593SSunil Kumar Kori 			     rxq->fqid, ret);
7785e745593SSunil Kumar Kori 	}
7795e745593SSunil Kumar Kori 
7805e745593SSunil Kumar Kori 	rxq->cb.dqrr_dpdk_cb = NULL;
7815e745593SSunil Kumar Kori 	dev->data->rx_queues[eth_rx_queue_id] = NULL;
7825e745593SSunil Kumar Kori 
7835e745593SSunil Kumar Kori 	return 0;
7845e745593SSunil Kumar Kori }
7855e745593SSunil Kumar Kori 
78637f9b54bSShreyansh Jain static
78737f9b54bSShreyansh Jain void dpaa_eth_rx_queue_release(void *rxq __rte_unused)
78837f9b54bSShreyansh Jain {
78937f9b54bSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
79037f9b54bSShreyansh Jain }
79137f9b54bSShreyansh Jain 
79237f9b54bSShreyansh Jain static
79337f9b54bSShreyansh Jain int dpaa_eth_tx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx,
79437f9b54bSShreyansh Jain 			    uint16_t nb_desc __rte_unused,
79537f9b54bSShreyansh Jain 		unsigned int socket_id __rte_unused,
79637f9b54bSShreyansh Jain 		const struct rte_eth_txconf *tx_conf __rte_unused)
79737f9b54bSShreyansh Jain {
79837f9b54bSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
79937f9b54bSShreyansh Jain 
80037f9b54bSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
80137f9b54bSShreyansh Jain 
8026fd3639aSHemant Agrawal 	if (queue_idx >= dev->data->nb_tx_queues) {
8036fd3639aSHemant Agrawal 		rte_errno = EOVERFLOW;
8046fd3639aSHemant Agrawal 		DPAA_PMD_ERR("%p: queue index out of range (%u >= %u)",
8056fd3639aSHemant Agrawal 		      (void *)dev, queue_idx, dev->data->nb_tx_queues);
8066fd3639aSHemant Agrawal 		return -rte_errno;
8076fd3639aSHemant Agrawal 	}
8086fd3639aSHemant Agrawal 
8096fd3639aSHemant Agrawal 	DPAA_PMD_INFO("Tx queue setup for queue index: %d fq_id (0x%x)",
8106fd3639aSHemant Agrawal 			queue_idx, dpaa_intf->tx_queues[queue_idx].fqid);
81137f9b54bSShreyansh Jain 	dev->data->tx_queues[queue_idx] = &dpaa_intf->tx_queues[queue_idx];
81237f9b54bSShreyansh Jain 	return 0;
81337f9b54bSShreyansh Jain }
81437f9b54bSShreyansh Jain 
81537f9b54bSShreyansh Jain static void dpaa_eth_tx_queue_release(void *txq __rte_unused)
816ff9e112dSShreyansh Jain {
817ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
818ff9e112dSShreyansh Jain }
819ff9e112dSShreyansh Jain 
820b005d729SHemant Agrawal static uint32_t
821b005d729SHemant Agrawal dpaa_dev_rx_queue_count(struct rte_eth_dev *dev, uint16_t rx_queue_id)
822b005d729SHemant Agrawal {
823b005d729SHemant Agrawal 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
824b005d729SHemant Agrawal 	struct qman_fq *rxq = &dpaa_intf->rx_queues[rx_queue_id];
825b005d729SHemant Agrawal 	u32 frm_cnt = 0;
826b005d729SHemant Agrawal 
827b005d729SHemant Agrawal 	PMD_INIT_FUNC_TRACE();
828b005d729SHemant Agrawal 
829b005d729SHemant Agrawal 	if (qman_query_fq_frm_cnt(rxq, &frm_cnt) == 0) {
830b005d729SHemant Agrawal 		RTE_LOG(DEBUG, PMD, "RX frame count for q(%d) is %u\n",
831b005d729SHemant Agrawal 			rx_queue_id, frm_cnt);
832b005d729SHemant Agrawal 	}
833b005d729SHemant Agrawal 	return frm_cnt;
834b005d729SHemant Agrawal }
835b005d729SHemant Agrawal 
836e124a69fSShreyansh Jain static int dpaa_link_down(struct rte_eth_dev *dev)
837e124a69fSShreyansh Jain {
838e124a69fSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
839e124a69fSShreyansh Jain 
840e124a69fSShreyansh Jain 	dpaa_eth_dev_stop(dev);
841e124a69fSShreyansh Jain 	return 0;
842e124a69fSShreyansh Jain }
843e124a69fSShreyansh Jain 
844e124a69fSShreyansh Jain static int dpaa_link_up(struct rte_eth_dev *dev)
845e124a69fSShreyansh Jain {
846e124a69fSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
847e124a69fSShreyansh Jain 
848e124a69fSShreyansh Jain 	dpaa_eth_dev_start(dev);
849e124a69fSShreyansh Jain 	return 0;
850e124a69fSShreyansh Jain }
851e124a69fSShreyansh Jain 
852fe6c6032SShreyansh Jain static int
85312a4678aSShreyansh Jain dpaa_flow_ctrl_set(struct rte_eth_dev *dev,
85412a4678aSShreyansh Jain 		   struct rte_eth_fc_conf *fc_conf)
85512a4678aSShreyansh Jain {
85612a4678aSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
85712a4678aSShreyansh Jain 	struct rte_eth_fc_conf *net_fc;
85812a4678aSShreyansh Jain 
85912a4678aSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
86012a4678aSShreyansh Jain 
86112a4678aSShreyansh Jain 	if (!(dpaa_intf->fc_conf)) {
86212a4678aSShreyansh Jain 		dpaa_intf->fc_conf = rte_zmalloc(NULL,
86312a4678aSShreyansh Jain 			sizeof(struct rte_eth_fc_conf), MAX_CACHELINE);
86412a4678aSShreyansh Jain 		if (!dpaa_intf->fc_conf) {
86512a4678aSShreyansh Jain 			DPAA_PMD_ERR("unable to save flow control info");
86612a4678aSShreyansh Jain 			return -ENOMEM;
86712a4678aSShreyansh Jain 		}
86812a4678aSShreyansh Jain 	}
86912a4678aSShreyansh Jain 	net_fc = dpaa_intf->fc_conf;
87012a4678aSShreyansh Jain 
87112a4678aSShreyansh Jain 	if (fc_conf->high_water < fc_conf->low_water) {
87212a4678aSShreyansh Jain 		DPAA_PMD_ERR("Incorrect Flow Control Configuration");
87312a4678aSShreyansh Jain 		return -EINVAL;
87412a4678aSShreyansh Jain 	}
87512a4678aSShreyansh Jain 
87612a4678aSShreyansh Jain 	if (fc_conf->mode == RTE_FC_NONE) {
87712a4678aSShreyansh Jain 		return 0;
87812a4678aSShreyansh Jain 	} else if (fc_conf->mode == RTE_FC_TX_PAUSE ||
87912a4678aSShreyansh Jain 		 fc_conf->mode == RTE_FC_FULL) {
88012a4678aSShreyansh Jain 		fman_if_set_fc_threshold(dpaa_intf->fif, fc_conf->high_water,
88112a4678aSShreyansh Jain 					 fc_conf->low_water,
88212a4678aSShreyansh Jain 				dpaa_intf->bp_info->bpid);
88312a4678aSShreyansh Jain 		if (fc_conf->pause_time)
88412a4678aSShreyansh Jain 			fman_if_set_fc_quanta(dpaa_intf->fif,
88512a4678aSShreyansh Jain 					      fc_conf->pause_time);
88612a4678aSShreyansh Jain 	}
88712a4678aSShreyansh Jain 
88812a4678aSShreyansh Jain 	/* Save the information in dpaa device */
88912a4678aSShreyansh Jain 	net_fc->pause_time = fc_conf->pause_time;
89012a4678aSShreyansh Jain 	net_fc->high_water = fc_conf->high_water;
89112a4678aSShreyansh Jain 	net_fc->low_water = fc_conf->low_water;
89212a4678aSShreyansh Jain 	net_fc->send_xon = fc_conf->send_xon;
89312a4678aSShreyansh Jain 	net_fc->mac_ctrl_frame_fwd = fc_conf->mac_ctrl_frame_fwd;
89412a4678aSShreyansh Jain 	net_fc->mode = fc_conf->mode;
89512a4678aSShreyansh Jain 	net_fc->autoneg = fc_conf->autoneg;
89612a4678aSShreyansh Jain 
89712a4678aSShreyansh Jain 	return 0;
89812a4678aSShreyansh Jain }
89912a4678aSShreyansh Jain 
90012a4678aSShreyansh Jain static int
90112a4678aSShreyansh Jain dpaa_flow_ctrl_get(struct rte_eth_dev *dev,
90212a4678aSShreyansh Jain 		   struct rte_eth_fc_conf *fc_conf)
90312a4678aSShreyansh Jain {
90412a4678aSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
90512a4678aSShreyansh Jain 	struct rte_eth_fc_conf *net_fc = dpaa_intf->fc_conf;
90612a4678aSShreyansh Jain 	int ret;
90712a4678aSShreyansh Jain 
90812a4678aSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
90912a4678aSShreyansh Jain 
91012a4678aSShreyansh Jain 	if (net_fc) {
91112a4678aSShreyansh Jain 		fc_conf->pause_time = net_fc->pause_time;
91212a4678aSShreyansh Jain 		fc_conf->high_water = net_fc->high_water;
91312a4678aSShreyansh Jain 		fc_conf->low_water = net_fc->low_water;
91412a4678aSShreyansh Jain 		fc_conf->send_xon = net_fc->send_xon;
91512a4678aSShreyansh Jain 		fc_conf->mac_ctrl_frame_fwd = net_fc->mac_ctrl_frame_fwd;
91612a4678aSShreyansh Jain 		fc_conf->mode = net_fc->mode;
91712a4678aSShreyansh Jain 		fc_conf->autoneg = net_fc->autoneg;
91812a4678aSShreyansh Jain 		return 0;
91912a4678aSShreyansh Jain 	}
92012a4678aSShreyansh Jain 	ret = fman_if_get_fc_threshold(dpaa_intf->fif);
92112a4678aSShreyansh Jain 	if (ret) {
92212a4678aSShreyansh Jain 		fc_conf->mode = RTE_FC_TX_PAUSE;
92312a4678aSShreyansh Jain 		fc_conf->pause_time = fman_if_get_fc_quanta(dpaa_intf->fif);
92412a4678aSShreyansh Jain 	} else {
92512a4678aSShreyansh Jain 		fc_conf->mode = RTE_FC_NONE;
92612a4678aSShreyansh Jain 	}
92712a4678aSShreyansh Jain 
92812a4678aSShreyansh Jain 	return 0;
92912a4678aSShreyansh Jain }
93012a4678aSShreyansh Jain 
93112a4678aSShreyansh Jain static int
932fe6c6032SShreyansh Jain dpaa_dev_add_mac_addr(struct rte_eth_dev *dev,
933fe6c6032SShreyansh Jain 			     struct ether_addr *addr,
934fe6c6032SShreyansh Jain 			     uint32_t index,
935fe6c6032SShreyansh Jain 			     __rte_unused uint32_t pool)
936fe6c6032SShreyansh Jain {
937fe6c6032SShreyansh Jain 	int ret;
938fe6c6032SShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
939fe6c6032SShreyansh Jain 
940fe6c6032SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
941fe6c6032SShreyansh Jain 
942fe6c6032SShreyansh Jain 	ret = fman_if_add_mac_addr(dpaa_intf->fif, addr->addr_bytes, index);
943fe6c6032SShreyansh Jain 
944fe6c6032SShreyansh Jain 	if (ret)
945fe6c6032SShreyansh Jain 		RTE_LOG(ERR, PMD, "error: Adding the MAC ADDR failed:"
946fe6c6032SShreyansh Jain 			" err = %d", ret);
947fe6c6032SShreyansh Jain 	return 0;
948fe6c6032SShreyansh Jain }
949fe6c6032SShreyansh Jain 
950fe6c6032SShreyansh Jain static void
951fe6c6032SShreyansh Jain dpaa_dev_remove_mac_addr(struct rte_eth_dev *dev,
952fe6c6032SShreyansh Jain 			  uint32_t index)
953fe6c6032SShreyansh Jain {
954fe6c6032SShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
955fe6c6032SShreyansh Jain 
956fe6c6032SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
957fe6c6032SShreyansh Jain 
958fe6c6032SShreyansh Jain 	fman_if_clear_mac_addr(dpaa_intf->fif, index);
959fe6c6032SShreyansh Jain }
960fe6c6032SShreyansh Jain 
961caccf8b3SOlivier Matz static int
962fe6c6032SShreyansh Jain dpaa_dev_set_mac_addr(struct rte_eth_dev *dev,
963fe6c6032SShreyansh Jain 		       struct ether_addr *addr)
964fe6c6032SShreyansh Jain {
965fe6c6032SShreyansh Jain 	int ret;
966fe6c6032SShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
967fe6c6032SShreyansh Jain 
968fe6c6032SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
969fe6c6032SShreyansh Jain 
970fe6c6032SShreyansh Jain 	ret = fman_if_add_mac_addr(dpaa_intf->fif, addr->addr_bytes, 0);
971fe6c6032SShreyansh Jain 	if (ret)
972fe6c6032SShreyansh Jain 		RTE_LOG(ERR, PMD, "error: Setting the MAC ADDR failed %d", ret);
973caccf8b3SOlivier Matz 
974caccf8b3SOlivier Matz 	return ret;
975fe6c6032SShreyansh Jain }
976fe6c6032SShreyansh Jain 
977ff9e112dSShreyansh Jain static struct eth_dev_ops dpaa_devops = {
978ff9e112dSShreyansh Jain 	.dev_configure		  = dpaa_eth_dev_configure,
979ff9e112dSShreyansh Jain 	.dev_start		  = dpaa_eth_dev_start,
980ff9e112dSShreyansh Jain 	.dev_stop		  = dpaa_eth_dev_stop,
981ff9e112dSShreyansh Jain 	.dev_close		  = dpaa_eth_dev_close,
982799db456SShreyansh Jain 	.dev_infos_get		  = dpaa_eth_dev_info,
983a7bdc3bdSShreyansh Jain 	.dev_supported_ptypes_get = dpaa_supported_ptypes_get,
98437f9b54bSShreyansh Jain 
98537f9b54bSShreyansh Jain 	.rx_queue_setup		  = dpaa_eth_rx_queue_setup,
98637f9b54bSShreyansh Jain 	.tx_queue_setup		  = dpaa_eth_tx_queue_setup,
98737f9b54bSShreyansh Jain 	.rx_queue_release	  = dpaa_eth_rx_queue_release,
98837f9b54bSShreyansh Jain 	.tx_queue_release	  = dpaa_eth_tx_queue_release,
989b005d729SHemant Agrawal 	.rx_queue_count		  = dpaa_dev_rx_queue_count,
990e124a69fSShreyansh Jain 
99112a4678aSShreyansh Jain 	.flow_ctrl_get		  = dpaa_flow_ctrl_get,
99212a4678aSShreyansh Jain 	.flow_ctrl_set		  = dpaa_flow_ctrl_set,
99312a4678aSShreyansh Jain 
994e124a69fSShreyansh Jain 	.link_update		  = dpaa_eth_link_update,
995e1ad3a05SShreyansh Jain 	.stats_get		  = dpaa_eth_stats_get,
996b21ed3e2SHemant Agrawal 	.xstats_get		  = dpaa_dev_xstats_get,
997b21ed3e2SHemant Agrawal 	.xstats_get_by_id	  = dpaa_xstats_get_by_id,
998b21ed3e2SHemant Agrawal 	.xstats_get_names_by_id	  = dpaa_xstats_get_names_by_id,
999b21ed3e2SHemant Agrawal 	.xstats_get_names	  = dpaa_xstats_get_names,
1000b21ed3e2SHemant Agrawal 	.xstats_reset		  = dpaa_eth_stats_reset,
1001e1ad3a05SShreyansh Jain 	.stats_reset		  = dpaa_eth_stats_reset,
100295ef603dSShreyansh Jain 	.promiscuous_enable	  = dpaa_eth_promiscuous_enable,
100395ef603dSShreyansh Jain 	.promiscuous_disable	  = dpaa_eth_promiscuous_disable,
100444dd70a3SShreyansh Jain 	.allmulticast_enable	  = dpaa_eth_multicast_enable,
100544dd70a3SShreyansh Jain 	.allmulticast_disable	  = dpaa_eth_multicast_disable,
10060cbec027SShreyansh Jain 	.mtu_set		  = dpaa_mtu_set,
1007e124a69fSShreyansh Jain 	.dev_set_link_down	  = dpaa_link_down,
1008e124a69fSShreyansh Jain 	.dev_set_link_up	  = dpaa_link_up,
1009fe6c6032SShreyansh Jain 	.mac_addr_add		  = dpaa_dev_add_mac_addr,
1010fe6c6032SShreyansh Jain 	.mac_addr_remove	  = dpaa_dev_remove_mac_addr,
1011fe6c6032SShreyansh Jain 	.mac_addr_set		  = dpaa_dev_set_mac_addr,
1012fe6c6032SShreyansh Jain 
1013cf0fab1dSHemant Agrawal 	.fw_version_get		  = dpaa_fw_version_get,
1014ff9e112dSShreyansh Jain };
1015ff9e112dSShreyansh Jain 
10168c3495f5SHemant Agrawal static bool
10178c3495f5SHemant Agrawal is_device_supported(struct rte_eth_dev *dev, struct rte_dpaa_driver *drv)
10188c3495f5SHemant Agrawal {
10198c3495f5SHemant Agrawal 	if (strcmp(dev->device->driver->name,
10208c3495f5SHemant Agrawal 		   drv->driver.name))
10218c3495f5SHemant Agrawal 		return false;
10228c3495f5SHemant Agrawal 
10238c3495f5SHemant Agrawal 	return true;
10248c3495f5SHemant Agrawal }
10258c3495f5SHemant Agrawal 
10268c3495f5SHemant Agrawal static bool
10278c3495f5SHemant Agrawal is_dpaa_supported(struct rte_eth_dev *dev)
10288c3495f5SHemant Agrawal {
10298c3495f5SHemant Agrawal 	return is_device_supported(dev, &rte_dpaa_pmd);
10308c3495f5SHemant Agrawal }
10318c3495f5SHemant Agrawal 
10321e06b6dcSHemant Agrawal int
10338c3495f5SHemant Agrawal rte_pmd_dpaa_set_tx_loopback(uint8_t port, uint8_t on)
10348c3495f5SHemant Agrawal {
10358c3495f5SHemant Agrawal 	struct rte_eth_dev *dev;
10368c3495f5SHemant Agrawal 	struct dpaa_if *dpaa_intf;
10378c3495f5SHemant Agrawal 
10388c3495f5SHemant Agrawal 	RTE_ETH_VALID_PORTID_OR_ERR_RET(port, -ENODEV);
10398c3495f5SHemant Agrawal 
10408c3495f5SHemant Agrawal 	dev = &rte_eth_devices[port];
10418c3495f5SHemant Agrawal 
10428c3495f5SHemant Agrawal 	if (!is_dpaa_supported(dev))
10438c3495f5SHemant Agrawal 		return -ENOTSUP;
10448c3495f5SHemant Agrawal 
10458c3495f5SHemant Agrawal 	dpaa_intf = dev->data->dev_private;
10468c3495f5SHemant Agrawal 
10478c3495f5SHemant Agrawal 	if (on)
10488c3495f5SHemant Agrawal 		fman_if_loopback_enable(dpaa_intf->fif);
10498c3495f5SHemant Agrawal 	else
10508c3495f5SHemant Agrawal 		fman_if_loopback_disable(dpaa_intf->fif);
10518c3495f5SHemant Agrawal 
10528c3495f5SHemant Agrawal 	return 0;
10538c3495f5SHemant Agrawal }
10548c3495f5SHemant Agrawal 
105512a4678aSShreyansh Jain static int dpaa_fc_set_default(struct dpaa_if *dpaa_intf)
105612a4678aSShreyansh Jain {
105712a4678aSShreyansh Jain 	struct rte_eth_fc_conf *fc_conf;
105812a4678aSShreyansh Jain 	int ret;
105912a4678aSShreyansh Jain 
106012a4678aSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
106112a4678aSShreyansh Jain 
106212a4678aSShreyansh Jain 	if (!(dpaa_intf->fc_conf)) {
106312a4678aSShreyansh Jain 		dpaa_intf->fc_conf = rte_zmalloc(NULL,
106412a4678aSShreyansh Jain 			sizeof(struct rte_eth_fc_conf), MAX_CACHELINE);
106512a4678aSShreyansh Jain 		if (!dpaa_intf->fc_conf) {
106612a4678aSShreyansh Jain 			DPAA_PMD_ERR("unable to save flow control info");
106712a4678aSShreyansh Jain 			return -ENOMEM;
106812a4678aSShreyansh Jain 		}
106912a4678aSShreyansh Jain 	}
107012a4678aSShreyansh Jain 	fc_conf = dpaa_intf->fc_conf;
107112a4678aSShreyansh Jain 	ret = fman_if_get_fc_threshold(dpaa_intf->fif);
107212a4678aSShreyansh Jain 	if (ret) {
107312a4678aSShreyansh Jain 		fc_conf->mode = RTE_FC_TX_PAUSE;
107412a4678aSShreyansh Jain 		fc_conf->pause_time = fman_if_get_fc_quanta(dpaa_intf->fif);
107512a4678aSShreyansh Jain 	} else {
107612a4678aSShreyansh Jain 		fc_conf->mode = RTE_FC_NONE;
107712a4678aSShreyansh Jain 	}
107812a4678aSShreyansh Jain 
107912a4678aSShreyansh Jain 	return 0;
108012a4678aSShreyansh Jain }
108112a4678aSShreyansh Jain 
108237f9b54bSShreyansh Jain /* Initialise an Rx FQ */
108362f53995SHemant Agrawal static int dpaa_rx_queue_init(struct qman_fq *fq, struct qman_cgr *cgr_rx,
108437f9b54bSShreyansh Jain 			      uint32_t fqid)
108537f9b54bSShreyansh Jain {
10868d804cf1SHemant Agrawal 	struct qm_mcc_initfq opts = {0};
108737f9b54bSShreyansh Jain 	int ret;
1088f04e7139SHemant Agrawal 	u32 flags = QMAN_FQ_FLAG_NO_ENQUEUE;
108962f53995SHemant Agrawal 	struct qm_mcc_initcgr cgr_opts = {
109062f53995SHemant Agrawal 		.we_mask = QM_CGR_WE_CS_THRES |
109162f53995SHemant Agrawal 				QM_CGR_WE_CSTD_EN |
109262f53995SHemant Agrawal 				QM_CGR_WE_MODE,
109362f53995SHemant Agrawal 		.cgr = {
109462f53995SHemant Agrawal 			.cstd_en = QM_CGR_EN,
109562f53995SHemant Agrawal 			.mode = QMAN_CGR_MODE_FRAME
109662f53995SHemant Agrawal 		}
109762f53995SHemant Agrawal 	};
109837f9b54bSShreyansh Jain 
109937f9b54bSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
110037f9b54bSShreyansh Jain 
1101f04e7139SHemant Agrawal 	if (fqid) {
110237f9b54bSShreyansh Jain 		ret = qman_reserve_fqid(fqid);
110337f9b54bSShreyansh Jain 		if (ret) {
11048d6fc8b6SHemant Agrawal 			DPAA_PMD_ERR("reserve rx fqid 0x%x failed with ret: %d",
110537f9b54bSShreyansh Jain 				     fqid, ret);
110637f9b54bSShreyansh Jain 			return -EINVAL;
110737f9b54bSShreyansh Jain 		}
1108f04e7139SHemant Agrawal 	} else {
1109f04e7139SHemant Agrawal 		flags |= QMAN_FQ_FLAG_DYNAMIC_FQID;
1110f04e7139SHemant Agrawal 	}
11118d6fc8b6SHemant Agrawal 	DPAA_PMD_DEBUG("creating rx fq %p, fqid 0x%x", fq, fqid);
1112f04e7139SHemant Agrawal 	ret = qman_create_fq(fqid, flags, fq);
111337f9b54bSShreyansh Jain 	if (ret) {
11146fd3639aSHemant Agrawal 		DPAA_PMD_ERR("create rx fqid 0x%x failed with ret: %d",
111537f9b54bSShreyansh Jain 			fqid, ret);
111637f9b54bSShreyansh Jain 		return ret;
111737f9b54bSShreyansh Jain 	}
11180c504f69SHemant Agrawal 	fq->is_static = false;
11195e745593SSunil Kumar Kori 
11205e745593SSunil Kumar Kori 	dpaa_poll_queue_default_config(&opts);
112137f9b54bSShreyansh Jain 
112262f53995SHemant Agrawal 	if (cgr_rx) {
112362f53995SHemant Agrawal 		/* Enable tail drop with cgr on this queue */
112462f53995SHemant Agrawal 		qm_cgr_cs_thres_set64(&cgr_opts.cgr.cs_thres, td_threshold, 0);
112562f53995SHemant Agrawal 		cgr_rx->cb = NULL;
112662f53995SHemant Agrawal 		ret = qman_create_cgr(cgr_rx, QMAN_CGR_FLAG_USE_INIT,
112762f53995SHemant Agrawal 				      &cgr_opts);
112862f53995SHemant Agrawal 		if (ret) {
112962f53995SHemant Agrawal 			DPAA_PMD_WARN(
11308d6fc8b6SHemant Agrawal 				"rx taildrop init fail on rx fqid 0x%x(ret=%d)",
1131f04e7139SHemant Agrawal 				fq->fqid, ret);
113262f53995SHemant Agrawal 			goto without_cgr;
113362f53995SHemant Agrawal 		}
113462f53995SHemant Agrawal 		opts.we_mask |= QM_INITFQ_WE_CGID;
113562f53995SHemant Agrawal 		opts.fqd.cgid = cgr_rx->cgrid;
113662f53995SHemant Agrawal 		opts.fqd.fq_ctrl |= QM_FQCTRL_CGE;
113762f53995SHemant Agrawal 	}
113862f53995SHemant Agrawal without_cgr:
1139f04e7139SHemant Agrawal 	ret = qman_init_fq(fq, 0, &opts);
114037f9b54bSShreyansh Jain 	if (ret)
11418d6fc8b6SHemant Agrawal 		DPAA_PMD_ERR("init rx fqid 0x%x failed with ret:%d", fqid, ret);
114237f9b54bSShreyansh Jain 	return ret;
114337f9b54bSShreyansh Jain }
114437f9b54bSShreyansh Jain 
114537f9b54bSShreyansh Jain /* Initialise a Tx FQ */
114637f9b54bSShreyansh Jain static int dpaa_tx_queue_init(struct qman_fq *fq,
114737f9b54bSShreyansh Jain 			      struct fman_if *fman_intf)
114837f9b54bSShreyansh Jain {
11498d804cf1SHemant Agrawal 	struct qm_mcc_initfq opts = {0};
115037f9b54bSShreyansh Jain 	int ret;
115137f9b54bSShreyansh Jain 
115237f9b54bSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
115337f9b54bSShreyansh Jain 
115437f9b54bSShreyansh Jain 	ret = qman_create_fq(0, QMAN_FQ_FLAG_DYNAMIC_FQID |
115537f9b54bSShreyansh Jain 			     QMAN_FQ_FLAG_TO_DCPORTAL, fq);
115637f9b54bSShreyansh Jain 	if (ret) {
115737f9b54bSShreyansh Jain 		DPAA_PMD_ERR("create tx fq failed with ret: %d", ret);
115837f9b54bSShreyansh Jain 		return ret;
115937f9b54bSShreyansh Jain 	}
116037f9b54bSShreyansh Jain 	opts.we_mask = QM_INITFQ_WE_DESTWQ | QM_INITFQ_WE_FQCTRL |
116137f9b54bSShreyansh Jain 		       QM_INITFQ_WE_CONTEXTB | QM_INITFQ_WE_CONTEXTA;
116237f9b54bSShreyansh Jain 	opts.fqd.dest.channel = fman_intf->tx_channel_id;
116337f9b54bSShreyansh Jain 	opts.fqd.dest.wq = DPAA_IF_TX_PRIORITY;
116437f9b54bSShreyansh Jain 	opts.fqd.fq_ctrl = QM_FQCTRL_PREFERINCACHE;
116537f9b54bSShreyansh Jain 	opts.fqd.context_b = 0;
116637f9b54bSShreyansh Jain 	/* no tx-confirmation */
116737f9b54bSShreyansh Jain 	opts.fqd.context_a.hi = 0x80000000 | fman_dealloc_bufs_mask_hi;
116837f9b54bSShreyansh Jain 	opts.fqd.context_a.lo = 0 | fman_dealloc_bufs_mask_lo;
11698d6fc8b6SHemant Agrawal 	DPAA_PMD_DEBUG("init tx fq %p, fqid 0x%x", fq, fq->fqid);
117037f9b54bSShreyansh Jain 	ret = qman_init_fq(fq, QMAN_INITFQ_FLAG_SCHED, &opts);
117137f9b54bSShreyansh Jain 	if (ret)
11728d6fc8b6SHemant Agrawal 		DPAA_PMD_ERR("init tx fqid 0x%x failed %d", fq->fqid, ret);
117337f9b54bSShreyansh Jain 	return ret;
117437f9b54bSShreyansh Jain }
117537f9b54bSShreyansh Jain 
117605ba55bcSShreyansh Jain #ifdef RTE_LIBRTE_DPAA_DEBUG_DRIVER
117705ba55bcSShreyansh Jain /* Initialise a DEBUG FQ ([rt]x_error, rx_default). */
117805ba55bcSShreyansh Jain static int dpaa_debug_queue_init(struct qman_fq *fq, uint32_t fqid)
117905ba55bcSShreyansh Jain {
11808d804cf1SHemant Agrawal 	struct qm_mcc_initfq opts = {0};
118105ba55bcSShreyansh Jain 	int ret;
118205ba55bcSShreyansh Jain 
118305ba55bcSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
118405ba55bcSShreyansh Jain 
118505ba55bcSShreyansh Jain 	ret = qman_reserve_fqid(fqid);
118605ba55bcSShreyansh Jain 	if (ret) {
118705ba55bcSShreyansh Jain 		DPAA_PMD_ERR("Reserve debug fqid %d failed with ret: %d",
118805ba55bcSShreyansh Jain 			fqid, ret);
118905ba55bcSShreyansh Jain 		return -EINVAL;
119005ba55bcSShreyansh Jain 	}
119105ba55bcSShreyansh Jain 	/* "map" this Rx FQ to one of the interfaces Tx FQID */
119205ba55bcSShreyansh Jain 	DPAA_PMD_DEBUG("Creating debug fq %p, fqid %d", fq, fqid);
119305ba55bcSShreyansh Jain 	ret = qman_create_fq(fqid, QMAN_FQ_FLAG_NO_ENQUEUE, fq);
119405ba55bcSShreyansh Jain 	if (ret) {
119505ba55bcSShreyansh Jain 		DPAA_PMD_ERR("create debug fqid %d failed with ret: %d",
119605ba55bcSShreyansh Jain 			fqid, ret);
119705ba55bcSShreyansh Jain 		return ret;
119805ba55bcSShreyansh Jain 	}
119905ba55bcSShreyansh Jain 	opts.we_mask = QM_INITFQ_WE_DESTWQ | QM_INITFQ_WE_FQCTRL;
120005ba55bcSShreyansh Jain 	opts.fqd.dest.wq = DPAA_IF_DEBUG_PRIORITY;
120105ba55bcSShreyansh Jain 	ret = qman_init_fq(fq, 0, &opts);
120205ba55bcSShreyansh Jain 	if (ret)
120305ba55bcSShreyansh Jain 		DPAA_PMD_ERR("init debug fqid %d failed with ret: %d",
120405ba55bcSShreyansh Jain 			    fqid, ret);
120505ba55bcSShreyansh Jain 	return ret;
120605ba55bcSShreyansh Jain }
120705ba55bcSShreyansh Jain #endif
120805ba55bcSShreyansh Jain 
1209ff9e112dSShreyansh Jain /* Initialise a network interface */
1210ff9e112dSShreyansh Jain static int
1211ff9e112dSShreyansh Jain dpaa_dev_init(struct rte_eth_dev *eth_dev)
1212ff9e112dSShreyansh Jain {
121337f9b54bSShreyansh Jain 	int num_cores, num_rx_fqs, fqid;
121437f9b54bSShreyansh Jain 	int loop, ret = 0;
1215ff9e112dSShreyansh Jain 	int dev_id;
1216ff9e112dSShreyansh Jain 	struct rte_dpaa_device *dpaa_device;
1217ff9e112dSShreyansh Jain 	struct dpaa_if *dpaa_intf;
121837f9b54bSShreyansh Jain 	struct fm_eth_port_cfg *cfg;
121937f9b54bSShreyansh Jain 	struct fman_if *fman_intf;
122037f9b54bSShreyansh Jain 	struct fman_if_bpool *bp, *tmp_bp;
122162f53995SHemant Agrawal 	uint32_t cgrid[DPAA_MAX_NUM_PCD_QUEUES];
1222ff9e112dSShreyansh Jain 
1223ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1224ff9e112dSShreyansh Jain 
1225ff9e112dSShreyansh Jain 	/* For secondary processes, the primary has done all the work */
1226ff9e112dSShreyansh Jain 	if (rte_eal_process_type() != RTE_PROC_PRIMARY)
1227ff9e112dSShreyansh Jain 		return 0;
1228ff9e112dSShreyansh Jain 
1229ff9e112dSShreyansh Jain 	dpaa_device = DEV_TO_DPAA_DEVICE(eth_dev->device);
1230ff9e112dSShreyansh Jain 	dev_id = dpaa_device->id.dev_id;
1231ff9e112dSShreyansh Jain 	dpaa_intf = eth_dev->data->dev_private;
123237f9b54bSShreyansh Jain 	cfg = &dpaa_netcfg->port_cfg[dev_id];
123337f9b54bSShreyansh Jain 	fman_intf = cfg->fman_if;
1234ff9e112dSShreyansh Jain 
1235ff9e112dSShreyansh Jain 	dpaa_intf->name = dpaa_device->name;
1236ff9e112dSShreyansh Jain 
123737f9b54bSShreyansh Jain 	/* save fman_if & cfg in the interface struture */
123837f9b54bSShreyansh Jain 	dpaa_intf->fif = fman_intf;
1239ff9e112dSShreyansh Jain 	dpaa_intf->ifid = dev_id;
124037f9b54bSShreyansh Jain 	dpaa_intf->cfg = cfg;
1241ff9e112dSShreyansh Jain 
124237f9b54bSShreyansh Jain 	/* Initialize Rx FQ's */
12438d6fc8b6SHemant Agrawal 	if (default_q) {
12448d6fc8b6SHemant Agrawal 		num_rx_fqs = DPAA_DEFAULT_NUM_PCD_QUEUES;
12458d6fc8b6SHemant Agrawal 	} else {
124637f9b54bSShreyansh Jain 		if (getenv("DPAA_NUM_RX_QUEUES"))
124737f9b54bSShreyansh Jain 			num_rx_fqs = atoi(getenv("DPAA_NUM_RX_QUEUES"));
124837f9b54bSShreyansh Jain 		else
124937f9b54bSShreyansh Jain 			num_rx_fqs = DPAA_DEFAULT_NUM_PCD_QUEUES;
12508d6fc8b6SHemant Agrawal 	}
12518d6fc8b6SHemant Agrawal 
125237f9b54bSShreyansh Jain 
1253e4f931ccSHemant Agrawal 	/* Each device can not have more than DPAA_MAX_NUM_PCD_QUEUES RX
125437f9b54bSShreyansh Jain 	 * queues.
125537f9b54bSShreyansh Jain 	 */
1256e4f931ccSHemant Agrawal 	if (num_rx_fqs <= 0 || num_rx_fqs > DPAA_MAX_NUM_PCD_QUEUES) {
125737f9b54bSShreyansh Jain 		DPAA_PMD_ERR("Invalid number of RX queues\n");
125837f9b54bSShreyansh Jain 		return -EINVAL;
125937f9b54bSShreyansh Jain 	}
126037f9b54bSShreyansh Jain 
126137f9b54bSShreyansh Jain 	dpaa_intf->rx_queues = rte_zmalloc(NULL,
126237f9b54bSShreyansh Jain 		sizeof(struct qman_fq) * num_rx_fqs, MAX_CACHELINE);
12630ff76833SYong Wang 	if (!dpaa_intf->rx_queues) {
12640ff76833SYong Wang 		DPAA_PMD_ERR("Failed to alloc mem for RX queues\n");
12650ff76833SYong Wang 		return -ENOMEM;
12660ff76833SYong Wang 	}
126762f53995SHemant Agrawal 
126862f53995SHemant Agrawal 	/* If congestion control is enabled globally*/
126962f53995SHemant Agrawal 	if (td_threshold) {
127062f53995SHemant Agrawal 		dpaa_intf->cgr_rx = rte_zmalloc(NULL,
127162f53995SHemant Agrawal 			sizeof(struct qman_cgr) * num_rx_fqs, MAX_CACHELINE);
12720ff76833SYong Wang 		if (!dpaa_intf->cgr_rx) {
12730ff76833SYong Wang 			DPAA_PMD_ERR("Failed to alloc mem for cgr_rx\n");
12740ff76833SYong Wang 			ret = -ENOMEM;
12750ff76833SYong Wang 			goto free_rx;
12760ff76833SYong Wang 		}
127762f53995SHemant Agrawal 
127862f53995SHemant Agrawal 		ret = qman_alloc_cgrid_range(&cgrid[0], num_rx_fqs, 1, 0);
127962f53995SHemant Agrawal 		if (ret != num_rx_fqs) {
128062f53995SHemant Agrawal 			DPAA_PMD_WARN("insufficient CGRIDs available");
12810ff76833SYong Wang 			ret = -EINVAL;
12820ff76833SYong Wang 			goto free_rx;
128362f53995SHemant Agrawal 		}
128462f53995SHemant Agrawal 	} else {
128562f53995SHemant Agrawal 		dpaa_intf->cgr_rx = NULL;
128662f53995SHemant Agrawal 	}
128762f53995SHemant Agrawal 
128837f9b54bSShreyansh Jain 	for (loop = 0; loop < num_rx_fqs; loop++) {
12898d6fc8b6SHemant Agrawal 		if (default_q)
12908d6fc8b6SHemant Agrawal 			fqid = cfg->rx_def;
12918d6fc8b6SHemant Agrawal 		else
1292f04e7139SHemant Agrawal 			fqid = DPAA_PCD_FQID_START + dpaa_intf->fif->mac_idx *
129337f9b54bSShreyansh Jain 				DPAA_PCD_FQID_MULTIPLIER + loop;
129462f53995SHemant Agrawal 
129562f53995SHemant Agrawal 		if (dpaa_intf->cgr_rx)
129662f53995SHemant Agrawal 			dpaa_intf->cgr_rx[loop].cgrid = cgrid[loop];
129762f53995SHemant Agrawal 
129862f53995SHemant Agrawal 		ret = dpaa_rx_queue_init(&dpaa_intf->rx_queues[loop],
129962f53995SHemant Agrawal 			dpaa_intf->cgr_rx ? &dpaa_intf->cgr_rx[loop] : NULL,
130062f53995SHemant Agrawal 			fqid);
130137f9b54bSShreyansh Jain 		if (ret)
13020ff76833SYong Wang 			goto free_rx;
130337f9b54bSShreyansh Jain 		dpaa_intf->rx_queues[loop].dpaa_intf = dpaa_intf;
130437f9b54bSShreyansh Jain 	}
130537f9b54bSShreyansh Jain 	dpaa_intf->nb_rx_queues = num_rx_fqs;
130637f9b54bSShreyansh Jain 
13070ff76833SYong Wang 	/* Initialise Tx FQs.free_rx Have as many Tx FQ's as number of cores */
130837f9b54bSShreyansh Jain 	num_cores = rte_lcore_count();
130937f9b54bSShreyansh Jain 	dpaa_intf->tx_queues = rte_zmalloc(NULL, sizeof(struct qman_fq) *
131037f9b54bSShreyansh Jain 		num_cores, MAX_CACHELINE);
13110ff76833SYong Wang 	if (!dpaa_intf->tx_queues) {
13120ff76833SYong Wang 		DPAA_PMD_ERR("Failed to alloc mem for TX queues\n");
13130ff76833SYong Wang 		ret = -ENOMEM;
13140ff76833SYong Wang 		goto free_rx;
13150ff76833SYong Wang 	}
131637f9b54bSShreyansh Jain 
131737f9b54bSShreyansh Jain 	for (loop = 0; loop < num_cores; loop++) {
131837f9b54bSShreyansh Jain 		ret = dpaa_tx_queue_init(&dpaa_intf->tx_queues[loop],
131937f9b54bSShreyansh Jain 					 fman_intf);
132037f9b54bSShreyansh Jain 		if (ret)
13210ff76833SYong Wang 			goto free_tx;
132237f9b54bSShreyansh Jain 		dpaa_intf->tx_queues[loop].dpaa_intf = dpaa_intf;
132337f9b54bSShreyansh Jain 	}
132437f9b54bSShreyansh Jain 	dpaa_intf->nb_tx_queues = num_cores;
132537f9b54bSShreyansh Jain 
132605ba55bcSShreyansh Jain #ifdef RTE_LIBRTE_DPAA_DEBUG_DRIVER
132705ba55bcSShreyansh Jain 	dpaa_debug_queue_init(&dpaa_intf->debug_queues[
132805ba55bcSShreyansh Jain 		DPAA_DEBUG_FQ_RX_ERROR], fman_intf->fqid_rx_err);
132905ba55bcSShreyansh Jain 	dpaa_intf->debug_queues[DPAA_DEBUG_FQ_RX_ERROR].dpaa_intf = dpaa_intf;
133005ba55bcSShreyansh Jain 	dpaa_debug_queue_init(&dpaa_intf->debug_queues[
133105ba55bcSShreyansh Jain 		DPAA_DEBUG_FQ_TX_ERROR], fman_intf->fqid_tx_err);
133205ba55bcSShreyansh Jain 	dpaa_intf->debug_queues[DPAA_DEBUG_FQ_TX_ERROR].dpaa_intf = dpaa_intf;
133305ba55bcSShreyansh Jain #endif
133405ba55bcSShreyansh Jain 
133537f9b54bSShreyansh Jain 	DPAA_PMD_DEBUG("All frame queues created");
133637f9b54bSShreyansh Jain 
133712a4678aSShreyansh Jain 	/* Get the initial configuration for flow control */
133812a4678aSShreyansh Jain 	dpaa_fc_set_default(dpaa_intf);
133912a4678aSShreyansh Jain 
134037f9b54bSShreyansh Jain 	/* reset bpool list, initialize bpool dynamically */
134137f9b54bSShreyansh Jain 	list_for_each_entry_safe(bp, tmp_bp, &cfg->fman_if->bpool_list, node) {
134237f9b54bSShreyansh Jain 		list_del(&bp->node);
134314595858SShreyansh Jain 		free(bp);
134437f9b54bSShreyansh Jain 	}
134537f9b54bSShreyansh Jain 
134637f9b54bSShreyansh Jain 	/* Populate ethdev structure */
1347ff9e112dSShreyansh Jain 	eth_dev->dev_ops = &dpaa_devops;
134837f9b54bSShreyansh Jain 	eth_dev->rx_pkt_burst = dpaa_eth_queue_rx;
134937f9b54bSShreyansh Jain 	eth_dev->tx_pkt_burst = dpaa_eth_tx_drop_all;
135037f9b54bSShreyansh Jain 
135137f9b54bSShreyansh Jain 	/* Allocate memory for storing MAC addresses */
135237f9b54bSShreyansh Jain 	eth_dev->data->mac_addrs = rte_zmalloc("mac_addr",
135337f9b54bSShreyansh Jain 		ETHER_ADDR_LEN * DPAA_MAX_MAC_FILTER, 0);
135437f9b54bSShreyansh Jain 	if (eth_dev->data->mac_addrs == NULL) {
135537f9b54bSShreyansh Jain 		DPAA_PMD_ERR("Failed to allocate %d bytes needed to "
135637f9b54bSShreyansh Jain 						"store MAC addresses",
135737f9b54bSShreyansh Jain 				ETHER_ADDR_LEN * DPAA_MAX_MAC_FILTER);
13580ff76833SYong Wang 		ret = -ENOMEM;
13590ff76833SYong Wang 		goto free_tx;
136037f9b54bSShreyansh Jain 	}
136137f9b54bSShreyansh Jain 
136237f9b54bSShreyansh Jain 	/* copy the primary mac address */
136337f9b54bSShreyansh Jain 	ether_addr_copy(&fman_intf->mac_addr, &eth_dev->data->mac_addrs[0]);
136437f9b54bSShreyansh Jain 
136537f9b54bSShreyansh Jain 	RTE_LOG(INFO, PMD, "net: dpaa: %s: %02x:%02x:%02x:%02x:%02x:%02x\n",
136637f9b54bSShreyansh Jain 		dpaa_device->name,
136737f9b54bSShreyansh Jain 		fman_intf->mac_addr.addr_bytes[0],
136837f9b54bSShreyansh Jain 		fman_intf->mac_addr.addr_bytes[1],
136937f9b54bSShreyansh Jain 		fman_intf->mac_addr.addr_bytes[2],
137037f9b54bSShreyansh Jain 		fman_intf->mac_addr.addr_bytes[3],
137137f9b54bSShreyansh Jain 		fman_intf->mac_addr.addr_bytes[4],
137237f9b54bSShreyansh Jain 		fman_intf->mac_addr.addr_bytes[5]);
137337f9b54bSShreyansh Jain 
137437f9b54bSShreyansh Jain 	/* Disable RX mode */
137537f9b54bSShreyansh Jain 	fman_if_discard_rx_errors(fman_intf);
137637f9b54bSShreyansh Jain 	fman_if_disable_rx(fman_intf);
137737f9b54bSShreyansh Jain 	/* Disable promiscuous mode */
137837f9b54bSShreyansh Jain 	fman_if_promiscuous_disable(fman_intf);
137937f9b54bSShreyansh Jain 	/* Disable multicast */
138037f9b54bSShreyansh Jain 	fman_if_reset_mcast_filter_table(fman_intf);
138137f9b54bSShreyansh Jain 	/* Reset interface statistics */
138237f9b54bSShreyansh Jain 	fman_if_stats_reset(fman_intf);
138355576ac2SHemant Agrawal 	/* Disable SG by default */
138455576ac2SHemant Agrawal 	fman_if_set_sg(fman_intf, 0);
138555576ac2SHemant Agrawal 	fman_if_set_maxfrm(fman_intf, ETHER_MAX_LEN + VLAN_TAG_SIZE);
1386ff9e112dSShreyansh Jain 
1387ff9e112dSShreyansh Jain 	return 0;
13880ff76833SYong Wang 
13890ff76833SYong Wang free_tx:
13900ff76833SYong Wang 	rte_free(dpaa_intf->tx_queues);
13910ff76833SYong Wang 	dpaa_intf->tx_queues = NULL;
13920ff76833SYong Wang 	dpaa_intf->nb_tx_queues = 0;
13930ff76833SYong Wang 
13940ff76833SYong Wang free_rx:
13950ff76833SYong Wang 	rte_free(dpaa_intf->cgr_rx);
13960ff76833SYong Wang 	rte_free(dpaa_intf->rx_queues);
13970ff76833SYong Wang 	dpaa_intf->rx_queues = NULL;
13980ff76833SYong Wang 	dpaa_intf->nb_rx_queues = 0;
13990ff76833SYong Wang 	return ret;
1400ff9e112dSShreyansh Jain }
1401ff9e112dSShreyansh Jain 
1402ff9e112dSShreyansh Jain static int
1403ff9e112dSShreyansh Jain dpaa_dev_uninit(struct rte_eth_dev *dev)
1404ff9e112dSShreyansh Jain {
1405ff9e112dSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
140662f53995SHemant Agrawal 	int loop;
1407ff9e112dSShreyansh Jain 
1408ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1409ff9e112dSShreyansh Jain 
1410ff9e112dSShreyansh Jain 	if (rte_eal_process_type() != RTE_PROC_PRIMARY)
1411ff9e112dSShreyansh Jain 		return -EPERM;
1412ff9e112dSShreyansh Jain 
1413ff9e112dSShreyansh Jain 	if (!dpaa_intf) {
1414ff9e112dSShreyansh Jain 		DPAA_PMD_WARN("Already closed or not started");
1415ff9e112dSShreyansh Jain 		return -1;
1416ff9e112dSShreyansh Jain 	}
1417ff9e112dSShreyansh Jain 
1418ff9e112dSShreyansh Jain 	dpaa_eth_dev_close(dev);
1419ff9e112dSShreyansh Jain 
142037f9b54bSShreyansh Jain 	/* release configuration memory */
142137f9b54bSShreyansh Jain 	if (dpaa_intf->fc_conf)
142237f9b54bSShreyansh Jain 		rte_free(dpaa_intf->fc_conf);
142337f9b54bSShreyansh Jain 
142462f53995SHemant Agrawal 	/* Release RX congestion Groups */
142562f53995SHemant Agrawal 	if (dpaa_intf->cgr_rx) {
142662f53995SHemant Agrawal 		for (loop = 0; loop < dpaa_intf->nb_rx_queues; loop++)
142762f53995SHemant Agrawal 			qman_delete_cgr(&dpaa_intf->cgr_rx[loop]);
142862f53995SHemant Agrawal 
142962f53995SHemant Agrawal 		qman_release_cgrid_range(dpaa_intf->cgr_rx[loop].cgrid,
143062f53995SHemant Agrawal 					 dpaa_intf->nb_rx_queues);
143162f53995SHemant Agrawal 	}
143262f53995SHemant Agrawal 
143362f53995SHemant Agrawal 	rte_free(dpaa_intf->cgr_rx);
143462f53995SHemant Agrawal 	dpaa_intf->cgr_rx = NULL;
143562f53995SHemant Agrawal 
143637f9b54bSShreyansh Jain 	rte_free(dpaa_intf->rx_queues);
143737f9b54bSShreyansh Jain 	dpaa_intf->rx_queues = NULL;
143837f9b54bSShreyansh Jain 
143937f9b54bSShreyansh Jain 	rte_free(dpaa_intf->tx_queues);
144037f9b54bSShreyansh Jain 	dpaa_intf->tx_queues = NULL;
144137f9b54bSShreyansh Jain 
144237f9b54bSShreyansh Jain 	/* free memory for storing MAC addresses */
144337f9b54bSShreyansh Jain 	rte_free(dev->data->mac_addrs);
144437f9b54bSShreyansh Jain 	dev->data->mac_addrs = NULL;
144537f9b54bSShreyansh Jain 
1446ff9e112dSShreyansh Jain 	dev->dev_ops = NULL;
1447ff9e112dSShreyansh Jain 	dev->rx_pkt_burst = NULL;
1448ff9e112dSShreyansh Jain 	dev->tx_pkt_burst = NULL;
1449ff9e112dSShreyansh Jain 
1450ff9e112dSShreyansh Jain 	return 0;
1451ff9e112dSShreyansh Jain }
1452ff9e112dSShreyansh Jain 
1453ff9e112dSShreyansh Jain static int
14545fb08dd3SShreyansh Jain rte_dpaa_probe(struct rte_dpaa_driver *dpaa_drv __rte_unused,
1455ff9e112dSShreyansh Jain 	       struct rte_dpaa_device *dpaa_dev)
1456ff9e112dSShreyansh Jain {
1457ff9e112dSShreyansh Jain 	int diag;
1458ff9e112dSShreyansh Jain 	int ret;
1459ff9e112dSShreyansh Jain 	struct rte_eth_dev *eth_dev;
1460ff9e112dSShreyansh Jain 
1461ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1462ff9e112dSShreyansh Jain 
1463ff9e112dSShreyansh Jain 	/* In case of secondary process, the device is already configured
1464ff9e112dSShreyansh Jain 	 * and no further action is required, except portal initialization
1465ff9e112dSShreyansh Jain 	 * and verifying secondary attachment to port name.
1466ff9e112dSShreyansh Jain 	 */
1467ff9e112dSShreyansh Jain 	if (rte_eal_process_type() != RTE_PROC_PRIMARY) {
1468ff9e112dSShreyansh Jain 		eth_dev = rte_eth_dev_attach_secondary(dpaa_dev->name);
1469ff9e112dSShreyansh Jain 		if (!eth_dev)
1470ff9e112dSShreyansh Jain 			return -ENOMEM;
1471d1c3ab22SFerruh Yigit 		eth_dev->device = &dpaa_dev->device;
1472d1c3ab22SFerruh Yigit 		eth_dev->dev_ops = &dpaa_devops;
1473fbe90cddSThomas Monjalon 		rte_eth_dev_probing_finish(eth_dev);
1474ff9e112dSShreyansh Jain 		return 0;
1475ff9e112dSShreyansh Jain 	}
1476ff9e112dSShreyansh Jain 
1477ff9e112dSShreyansh Jain 	if (!is_global_init) {
1478ff9e112dSShreyansh Jain 		/* One time load of Qman/Bman drivers */
1479ff9e112dSShreyansh Jain 		ret = qman_global_init();
1480ff9e112dSShreyansh Jain 		if (ret) {
1481ff9e112dSShreyansh Jain 			DPAA_PMD_ERR("QMAN initialization failed: %d",
1482ff9e112dSShreyansh Jain 				     ret);
1483ff9e112dSShreyansh Jain 			return ret;
1484ff9e112dSShreyansh Jain 		}
1485ff9e112dSShreyansh Jain 		ret = bman_global_init();
1486ff9e112dSShreyansh Jain 		if (ret) {
1487ff9e112dSShreyansh Jain 			DPAA_PMD_ERR("BMAN initialization failed: %d",
1488ff9e112dSShreyansh Jain 				     ret);
1489ff9e112dSShreyansh Jain 			return ret;
1490ff9e112dSShreyansh Jain 		}
1491ff9e112dSShreyansh Jain 
14928d6fc8b6SHemant Agrawal 		if (access("/tmp/fmc.bin", F_OK) == -1) {
14938d6fc8b6SHemant Agrawal 			RTE_LOG(INFO, PMD,
14948d6fc8b6SHemant Agrawal 				"* FMC not configured.Enabling default mode\n");
14958d6fc8b6SHemant Agrawal 			default_q = 1;
14968d6fc8b6SHemant Agrawal 		}
14978d6fc8b6SHemant Agrawal 
1498e507498dSHemant Agrawal 		/* disabling the default push mode for LS1043 */
1499e507498dSHemant Agrawal 		if (dpaa_svr_family == SVR_LS1043A_FAMILY)
1500e507498dSHemant Agrawal 			dpaa_push_mode_max_queue = 0;
1501e507498dSHemant Agrawal 
1502e507498dSHemant Agrawal 		/* if push mode queues to be enabled. Currenly we are allowing
1503e507498dSHemant Agrawal 		 * only one queue per thread.
1504e507498dSHemant Agrawal 		 */
1505e507498dSHemant Agrawal 		if (getenv("DPAA_PUSH_QUEUES_NUMBER")) {
1506e507498dSHemant Agrawal 			dpaa_push_mode_max_queue =
1507e507498dSHemant Agrawal 					atoi(getenv("DPAA_PUSH_QUEUES_NUMBER"));
1508e507498dSHemant Agrawal 			if (dpaa_push_mode_max_queue > DPAA_MAX_PUSH_MODE_QUEUE)
1509e507498dSHemant Agrawal 			    dpaa_push_mode_max_queue = DPAA_MAX_PUSH_MODE_QUEUE;
1510e507498dSHemant Agrawal 		}
1511e507498dSHemant Agrawal 
1512ff9e112dSShreyansh Jain 		is_global_init = 1;
1513ff9e112dSShreyansh Jain 	}
1514ff9e112dSShreyansh Jain 
15155d944582SNipun Gupta 	if (unlikely(!RTE_PER_LCORE(dpaa_io))) {
1516ff9e112dSShreyansh Jain 		ret = rte_dpaa_portal_init((void *)1);
1517ff9e112dSShreyansh Jain 		if (ret) {
1518ff9e112dSShreyansh Jain 			DPAA_PMD_ERR("Unable to initialize portal");
1519ff9e112dSShreyansh Jain 			return ret;
1520ff9e112dSShreyansh Jain 		}
15215d944582SNipun Gupta 	}
1522ff9e112dSShreyansh Jain 
1523ff9e112dSShreyansh Jain 	eth_dev = rte_eth_dev_allocate(dpaa_dev->name);
1524ff9e112dSShreyansh Jain 	if (eth_dev == NULL)
1525ff9e112dSShreyansh Jain 		return -ENOMEM;
1526ff9e112dSShreyansh Jain 
1527ff9e112dSShreyansh Jain 	eth_dev->data->dev_private = rte_zmalloc(
1528ff9e112dSShreyansh Jain 					"ethdev private structure",
1529ff9e112dSShreyansh Jain 					sizeof(struct dpaa_if),
1530ff9e112dSShreyansh Jain 					RTE_CACHE_LINE_SIZE);
1531ff9e112dSShreyansh Jain 	if (!eth_dev->data->dev_private) {
1532ff9e112dSShreyansh Jain 		DPAA_PMD_ERR("Cannot allocate memzone for port data");
1533ff9e112dSShreyansh Jain 		rte_eth_dev_release_port(eth_dev);
1534ff9e112dSShreyansh Jain 		return -ENOMEM;
1535ff9e112dSShreyansh Jain 	}
1536ff9e112dSShreyansh Jain 
1537ff9e112dSShreyansh Jain 	eth_dev->device = &dpaa_dev->device;
1538ff9e112dSShreyansh Jain 	dpaa_dev->eth_dev = eth_dev;
1539ff9e112dSShreyansh Jain 
1540ff9e112dSShreyansh Jain 	/* Invoke PMD device initialization function */
1541ff9e112dSShreyansh Jain 	diag = dpaa_dev_init(eth_dev);
1542fbe90cddSThomas Monjalon 	if (diag == 0) {
1543fbe90cddSThomas Monjalon 		rte_eth_dev_probing_finish(eth_dev);
1544ff9e112dSShreyansh Jain 		return 0;
1545fbe90cddSThomas Monjalon 	}
1546ff9e112dSShreyansh Jain 
1547ff9e112dSShreyansh Jain 	if (rte_eal_process_type() == RTE_PROC_PRIMARY)
1548ff9e112dSShreyansh Jain 		rte_free(eth_dev->data->dev_private);
1549ff9e112dSShreyansh Jain 
1550ff9e112dSShreyansh Jain 	rte_eth_dev_release_port(eth_dev);
1551ff9e112dSShreyansh Jain 	return diag;
1552ff9e112dSShreyansh Jain }
1553ff9e112dSShreyansh Jain 
1554ff9e112dSShreyansh Jain static int
1555ff9e112dSShreyansh Jain rte_dpaa_remove(struct rte_dpaa_device *dpaa_dev)
1556ff9e112dSShreyansh Jain {
1557ff9e112dSShreyansh Jain 	struct rte_eth_dev *eth_dev;
1558ff9e112dSShreyansh Jain 
1559ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1560ff9e112dSShreyansh Jain 
1561ff9e112dSShreyansh Jain 	eth_dev = dpaa_dev->eth_dev;
1562ff9e112dSShreyansh Jain 	dpaa_dev_uninit(eth_dev);
1563ff9e112dSShreyansh Jain 
1564ff9e112dSShreyansh Jain 	if (rte_eal_process_type() == RTE_PROC_PRIMARY)
1565ff9e112dSShreyansh Jain 		rte_free(eth_dev->data->dev_private);
1566ff9e112dSShreyansh Jain 
1567ff9e112dSShreyansh Jain 	rte_eth_dev_release_port(eth_dev);
1568ff9e112dSShreyansh Jain 
1569ff9e112dSShreyansh Jain 	return 0;
1570ff9e112dSShreyansh Jain }
1571ff9e112dSShreyansh Jain 
1572ff9e112dSShreyansh Jain static struct rte_dpaa_driver rte_dpaa_pmd = {
1573ff9e112dSShreyansh Jain 	.drv_type = FSL_DPAA_ETH,
1574ff9e112dSShreyansh Jain 	.probe = rte_dpaa_probe,
1575ff9e112dSShreyansh Jain 	.remove = rte_dpaa_remove,
1576ff9e112dSShreyansh Jain };
1577ff9e112dSShreyansh Jain 
1578ff9e112dSShreyansh Jain RTE_PMD_REGISTER_DPAA(net_dpaa, rte_dpaa_pmd);
1579