xref: /dpdk/drivers/net/dpaa/dpaa_ethdev.c (revision 16e2c27f4fc7646fbdc7c3d89628978f1ed9638b)
1d81734caSHemant Agrawal /* SPDX-License-Identifier: BSD-3-Clause
2ff9e112dSShreyansh Jain  *
3ff9e112dSShreyansh Jain  *   Copyright 2016 Freescale Semiconductor, Inc. All rights reserved.
4d81734caSHemant Agrawal  *   Copyright 2017 NXP
5ff9e112dSShreyansh Jain  *
6ff9e112dSShreyansh Jain  */
7ff9e112dSShreyansh Jain /* System headers */
8ff9e112dSShreyansh Jain #include <stdio.h>
9ff9e112dSShreyansh Jain #include <inttypes.h>
10ff9e112dSShreyansh Jain #include <unistd.h>
11ff9e112dSShreyansh Jain #include <limits.h>
12ff9e112dSShreyansh Jain #include <sched.h>
13ff9e112dSShreyansh Jain #include <signal.h>
14ff9e112dSShreyansh Jain #include <pthread.h>
15ff9e112dSShreyansh Jain #include <sys/types.h>
16ff9e112dSShreyansh Jain #include <sys/syscall.h>
17ff9e112dSShreyansh Jain 
18ff9e112dSShreyansh Jain #include <rte_byteorder.h>
19ff9e112dSShreyansh Jain #include <rte_common.h>
20ff9e112dSShreyansh Jain #include <rte_interrupts.h>
21ff9e112dSShreyansh Jain #include <rte_log.h>
22ff9e112dSShreyansh Jain #include <rte_debug.h>
23ff9e112dSShreyansh Jain #include <rte_pci.h>
24ff9e112dSShreyansh Jain #include <rte_atomic.h>
25ff9e112dSShreyansh Jain #include <rte_branch_prediction.h>
26ff9e112dSShreyansh Jain #include <rte_memory.h>
27ff9e112dSShreyansh Jain #include <rte_tailq.h>
28ff9e112dSShreyansh Jain #include <rte_eal.h>
29ff9e112dSShreyansh Jain #include <rte_alarm.h>
30ff9e112dSShreyansh Jain #include <rte_ether.h>
31ffc905f3SFerruh Yigit #include <rte_ethdev_driver.h>
32ff9e112dSShreyansh Jain #include <rte_malloc.h>
33ff9e112dSShreyansh Jain #include <rte_ring.h>
34ff9e112dSShreyansh Jain 
35ff9e112dSShreyansh Jain #include <rte_dpaa_bus.h>
36ff9e112dSShreyansh Jain #include <rte_dpaa_logs.h>
3737f9b54bSShreyansh Jain #include <dpaa_mempool.h>
38ff9e112dSShreyansh Jain 
39ff9e112dSShreyansh Jain #include <dpaa_ethdev.h>
4037f9b54bSShreyansh Jain #include <dpaa_rxtx.h>
418c3495f5SHemant Agrawal #include <rte_pmd_dpaa.h>
4237f9b54bSShreyansh Jain 
4337f9b54bSShreyansh Jain #include <fsl_usd.h>
4437f9b54bSShreyansh Jain #include <fsl_qman.h>
4537f9b54bSShreyansh Jain #include <fsl_bman.h>
4637f9b54bSShreyansh Jain #include <fsl_fman.h>
47ff9e112dSShreyansh Jain 
48ff9e112dSShreyansh Jain /* Keep track of whether QMAN and BMAN have been globally initialized */
49ff9e112dSShreyansh Jain static int is_global_init;
500c504f69SHemant Agrawal /* At present we only allow up to 4 push mode queues - as each of this queue
510c504f69SHemant Agrawal  * need dedicated portal and we are short of portals.
520c504f69SHemant Agrawal  */
530c504f69SHemant Agrawal #define DPAA_MAX_PUSH_MODE_QUEUE       4
540c504f69SHemant Agrawal 
550c504f69SHemant Agrawal static int dpaa_push_mode_max_queue = DPAA_MAX_PUSH_MODE_QUEUE;
560c504f69SHemant Agrawal static int dpaa_push_queue_idx; /* Queue index which are in push mode*/
570c504f69SHemant Agrawal 
58ff9e112dSShreyansh Jain 
5962f53995SHemant Agrawal /* Per FQ Taildrop in frame count */
6062f53995SHemant Agrawal static unsigned int td_threshold = CGR_RX_PERFQ_THRESH;
6162f53995SHemant Agrawal 
62b21ed3e2SHemant Agrawal struct rte_dpaa_xstats_name_off {
63b21ed3e2SHemant Agrawal 	char name[RTE_ETH_XSTATS_NAME_SIZE];
64b21ed3e2SHemant Agrawal 	uint32_t offset;
65b21ed3e2SHemant Agrawal };
66b21ed3e2SHemant Agrawal 
67b21ed3e2SHemant Agrawal static const struct rte_dpaa_xstats_name_off dpaa_xstats_strings[] = {
68b21ed3e2SHemant Agrawal 	{"rx_align_err",
69b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, raln)},
70b21ed3e2SHemant Agrawal 	{"rx_valid_pause",
71b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rxpf)},
72b21ed3e2SHemant Agrawal 	{"rx_fcs_err",
73b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rfcs)},
74b21ed3e2SHemant Agrawal 	{"rx_vlan_frame",
75b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rvlan)},
76b21ed3e2SHemant Agrawal 	{"rx_frame_err",
77b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rerr)},
78b21ed3e2SHemant Agrawal 	{"rx_drop_err",
79b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rdrp)},
80b21ed3e2SHemant Agrawal 	{"rx_undersized",
81b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rund)},
82b21ed3e2SHemant Agrawal 	{"rx_oversize_err",
83b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rovr)},
84b21ed3e2SHemant Agrawal 	{"rx_fragment_pkt",
85b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, rfrg)},
86b21ed3e2SHemant Agrawal 	{"tx_valid_pause",
87b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, txpf)},
88b21ed3e2SHemant Agrawal 	{"tx_fcs_err",
89b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, terr)},
90b21ed3e2SHemant Agrawal 	{"tx_vlan_frame",
91b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, tvlan)},
92b21ed3e2SHemant Agrawal 	{"rx_undersized",
93b21ed3e2SHemant Agrawal 		offsetof(struct dpaa_if_stats, tund)},
94b21ed3e2SHemant Agrawal };
95b21ed3e2SHemant Agrawal 
968c3495f5SHemant Agrawal static struct rte_dpaa_driver rte_dpaa_pmd;
978c3495f5SHemant Agrawal 
98*16e2c27fSSunil Kumar Kori static void
99*16e2c27fSSunil Kumar Kori dpaa_eth_dev_info(struct rte_eth_dev *dev, struct rte_eth_dev_info *dev_info);
100*16e2c27fSSunil Kumar Kori 
1015e745593SSunil Kumar Kori static inline void
1025e745593SSunil Kumar Kori dpaa_poll_queue_default_config(struct qm_mcc_initfq *opts)
1035e745593SSunil Kumar Kori {
1045e745593SSunil Kumar Kori 	memset(opts, 0, sizeof(struct qm_mcc_initfq));
1055e745593SSunil Kumar Kori 	opts->we_mask = QM_INITFQ_WE_FQCTRL | QM_INITFQ_WE_CONTEXTA;
1065e745593SSunil Kumar Kori 	opts->fqd.fq_ctrl = QM_FQCTRL_AVOIDBLOCK | QM_FQCTRL_CTXASTASHING |
1075e745593SSunil Kumar Kori 			   QM_FQCTRL_PREFERINCACHE;
1085e745593SSunil Kumar Kori 	opts->fqd.context_a.stashing.exclusive = 0;
1095e745593SSunil Kumar Kori 	if (dpaa_svr_family != SVR_LS1046A_FAMILY)
1105e745593SSunil Kumar Kori 		opts->fqd.context_a.stashing.annotation_cl =
1115e745593SSunil Kumar Kori 						DPAA_IF_RX_ANNOTATION_STASH;
1125e745593SSunil Kumar Kori 	opts->fqd.context_a.stashing.data_cl = DPAA_IF_RX_DATA_STASH;
1135e745593SSunil Kumar Kori 	opts->fqd.context_a.stashing.context_cl = DPAA_IF_RX_CONTEXT_STASH;
1145e745593SSunil Kumar Kori }
1155e745593SSunil Kumar Kori 
116ff9e112dSShreyansh Jain static int
1170cbec027SShreyansh Jain dpaa_mtu_set(struct rte_eth_dev *dev, uint16_t mtu)
1180cbec027SShreyansh Jain {
1190cbec027SShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
1209658ac3aSAshish Jain 	uint32_t frame_size = mtu + ETHER_HDR_LEN + ETHER_CRC_LEN
1219658ac3aSAshish Jain 				+ VLAN_TAG_SIZE;
1220cbec027SShreyansh Jain 
1230cbec027SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1240cbec027SShreyansh Jain 
1259658ac3aSAshish Jain 	if (mtu < ETHER_MIN_MTU || frame_size > DPAA_MAX_RX_PKT_LEN)
1260cbec027SShreyansh Jain 		return -EINVAL;
1279658ac3aSAshish Jain 	if (frame_size > ETHER_MAX_LEN)
128*16e2c27fSSunil Kumar Kori 		dev->data->dev_conf.rxmode.offloads &=
129*16e2c27fSSunil Kumar Kori 						DEV_RX_OFFLOAD_JUMBO_FRAME;
13025f85419SShreyansh Jain 	else
131*16e2c27fSSunil Kumar Kori 		dev->data->dev_conf.rxmode.offloads &=
132*16e2c27fSSunil Kumar Kori 						~DEV_RX_OFFLOAD_JUMBO_FRAME;
13325f85419SShreyansh Jain 
1349658ac3aSAshish Jain 	dev->data->dev_conf.rxmode.max_rx_pkt_len = frame_size;
1350cbec027SShreyansh Jain 
1369658ac3aSAshish Jain 	fman_if_set_maxfrm(dpaa_intf->fif, frame_size);
1370cbec027SShreyansh Jain 
1380cbec027SShreyansh Jain 	return 0;
1390cbec027SShreyansh Jain }
1400cbec027SShreyansh Jain 
1410cbec027SShreyansh Jain static int
142*16e2c27fSSunil Kumar Kori dpaa_eth_dev_configure(struct rte_eth_dev *dev)
143ff9e112dSShreyansh Jain {
1449658ac3aSAshish Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
145*16e2c27fSSunil Kumar Kori 	struct rte_eth_conf *eth_conf = &dev->data->dev_conf;
146*16e2c27fSSunil Kumar Kori 	struct rte_eth_dev_info dev_info;
147*16e2c27fSSunil Kumar Kori 	uint64_t rx_offloads = eth_conf->rxmode.offloads;
148*16e2c27fSSunil Kumar Kori 	uint64_t tx_offloads = eth_conf->txmode.offloads;
1499658ac3aSAshish Jain 
150ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
151ff9e112dSShreyansh Jain 
152*16e2c27fSSunil Kumar Kori 	dpaa_eth_dev_info(dev, &dev_info);
153*16e2c27fSSunil Kumar Kori 	if (((~(dev_info.rx_offload_capa) & rx_offloads) != 0)) {
154*16e2c27fSSunil Kumar Kori 		DPAA_PMD_ERR("Some Rx offloads are not supported "
155*16e2c27fSSunil Kumar Kori 			"requested 0x%" PRIx64 " supported 0x%" PRIx64,
156*16e2c27fSSunil Kumar Kori 			rx_offloads, dev_info.rx_offload_capa);
157*16e2c27fSSunil Kumar Kori 		return -ENOTSUP;
158*16e2c27fSSunil Kumar Kori 	}
159*16e2c27fSSunil Kumar Kori 
160*16e2c27fSSunil Kumar Kori 	if (((~(dev_info.tx_offload_capa) & tx_offloads) != 0)) {
161*16e2c27fSSunil Kumar Kori 		DPAA_PMD_ERR("Some Tx offloads are not supported "
162*16e2c27fSSunil Kumar Kori 			"requested 0x%" PRIx64 " supported 0x%" PRIx64,
163*16e2c27fSSunil Kumar Kori 			tx_offloads, dev_info.tx_offload_capa);
164*16e2c27fSSunil Kumar Kori 		return -ENOTSUP;
165*16e2c27fSSunil Kumar Kori 	}
166*16e2c27fSSunil Kumar Kori 
167*16e2c27fSSunil Kumar Kori 	if (((rx_offloads & DEV_RX_OFFLOAD_IPV4_CKSUM) == 0) ||
168*16e2c27fSSunil Kumar Kori 		((rx_offloads & DEV_RX_OFFLOAD_UDP_CKSUM) == 0) ||
169*16e2c27fSSunil Kumar Kori 		((rx_offloads & DEV_RX_OFFLOAD_TCP_CKSUM) == 0) ||
170*16e2c27fSSunil Kumar Kori 		((tx_offloads & DEV_TX_OFFLOAD_IPV4_CKSUM) == 0) ||
171*16e2c27fSSunil Kumar Kori 		((tx_offloads & DEV_TX_OFFLOAD_UDP_CKSUM) == 0) ||
172*16e2c27fSSunil Kumar Kori 		((tx_offloads & DEV_TX_OFFLOAD_TCP_CKSUM) == 0)) {
173*16e2c27fSSunil Kumar Kori 			DPAA_PMD_ERR(" Cksum offloading is enabled by default "
174*16e2c27fSSunil Kumar Kori 			" Cannot be disabled. So ignoring this configuration ");
175*16e2c27fSSunil Kumar Kori 	}
176*16e2c27fSSunil Kumar Kori 
177*16e2c27fSSunil Kumar Kori 	if (rx_offloads & DEV_RX_OFFLOAD_JUMBO_FRAME) {
17825f85419SShreyansh Jain 		if (dev->data->dev_conf.rxmode.max_rx_pkt_len <=
1799658ac3aSAshish Jain 		    DPAA_MAX_RX_PKT_LEN) {
1809658ac3aSAshish Jain 			fman_if_set_maxfrm(dpaa_intf->fif,
18125f85419SShreyansh Jain 				dev->data->dev_conf.rxmode.max_rx_pkt_len);
1829658ac3aSAshish Jain 			return 0;
1839658ac3aSAshish Jain 		} else {
18425f85419SShreyansh Jain 			return -1;
18525f85419SShreyansh Jain 		}
1869658ac3aSAshish Jain 	}
187ff9e112dSShreyansh Jain 	return 0;
188ff9e112dSShreyansh Jain }
189ff9e112dSShreyansh Jain 
190a7bdc3bdSShreyansh Jain static const uint32_t *
191a7bdc3bdSShreyansh Jain dpaa_supported_ptypes_get(struct rte_eth_dev *dev)
192a7bdc3bdSShreyansh Jain {
193a7bdc3bdSShreyansh Jain 	static const uint32_t ptypes[] = {
194a7bdc3bdSShreyansh Jain 		/*todo -= add more types */
195a7bdc3bdSShreyansh Jain 		RTE_PTYPE_L2_ETHER,
196a7bdc3bdSShreyansh Jain 		RTE_PTYPE_L3_IPV4,
197a7bdc3bdSShreyansh Jain 		RTE_PTYPE_L3_IPV4_EXT,
198a7bdc3bdSShreyansh Jain 		RTE_PTYPE_L3_IPV6,
199a7bdc3bdSShreyansh Jain 		RTE_PTYPE_L3_IPV6_EXT,
200a7bdc3bdSShreyansh Jain 		RTE_PTYPE_L4_TCP,
201a7bdc3bdSShreyansh Jain 		RTE_PTYPE_L4_UDP,
202a7bdc3bdSShreyansh Jain 		RTE_PTYPE_L4_SCTP
203a7bdc3bdSShreyansh Jain 	};
204a7bdc3bdSShreyansh Jain 
205a7bdc3bdSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
206a7bdc3bdSShreyansh Jain 
207a7bdc3bdSShreyansh Jain 	if (dev->rx_pkt_burst == dpaa_eth_queue_rx)
208a7bdc3bdSShreyansh Jain 		return ptypes;
209a7bdc3bdSShreyansh Jain 	return NULL;
210a7bdc3bdSShreyansh Jain }
211a7bdc3bdSShreyansh Jain 
212ff9e112dSShreyansh Jain static int dpaa_eth_dev_start(struct rte_eth_dev *dev)
213ff9e112dSShreyansh Jain {
21437f9b54bSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
21537f9b54bSShreyansh Jain 
216ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
217ff9e112dSShreyansh Jain 
218ff9e112dSShreyansh Jain 	/* Change tx callback to the real one */
21937f9b54bSShreyansh Jain 	dev->tx_pkt_burst = dpaa_eth_queue_tx;
22037f9b54bSShreyansh Jain 	fman_if_enable_rx(dpaa_intf->fif);
221ff9e112dSShreyansh Jain 
222ff9e112dSShreyansh Jain 	return 0;
223ff9e112dSShreyansh Jain }
224ff9e112dSShreyansh Jain 
225ff9e112dSShreyansh Jain static void dpaa_eth_dev_stop(struct rte_eth_dev *dev)
226ff9e112dSShreyansh Jain {
22737f9b54bSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
22837f9b54bSShreyansh Jain 
22937f9b54bSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
23037f9b54bSShreyansh Jain 
23137f9b54bSShreyansh Jain 	fman_if_disable_rx(dpaa_intf->fif);
23237f9b54bSShreyansh Jain 	dev->tx_pkt_burst = dpaa_eth_tx_drop_all;
233ff9e112dSShreyansh Jain }
234ff9e112dSShreyansh Jain 
23537f9b54bSShreyansh Jain static void dpaa_eth_dev_close(struct rte_eth_dev *dev)
23637f9b54bSShreyansh Jain {
23737f9b54bSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
23837f9b54bSShreyansh Jain 
23937f9b54bSShreyansh Jain 	dpaa_eth_dev_stop(dev);
24037f9b54bSShreyansh Jain }
24137f9b54bSShreyansh Jain 
242cf0fab1dSHemant Agrawal static int
243cf0fab1dSHemant Agrawal dpaa_fw_version_get(struct rte_eth_dev *dev __rte_unused,
244cf0fab1dSHemant Agrawal 		     char *fw_version,
245cf0fab1dSHemant Agrawal 		     size_t fw_size)
246cf0fab1dSHemant Agrawal {
247cf0fab1dSHemant Agrawal 	int ret;
248cf0fab1dSHemant Agrawal 	FILE *svr_file = NULL;
249cf0fab1dSHemant Agrawal 	unsigned int svr_ver = 0;
250cf0fab1dSHemant Agrawal 
251cf0fab1dSHemant Agrawal 	PMD_INIT_FUNC_TRACE();
252cf0fab1dSHemant Agrawal 
253cf0fab1dSHemant Agrawal 	svr_file = fopen(DPAA_SOC_ID_FILE, "r");
254cf0fab1dSHemant Agrawal 	if (!svr_file) {
255cf0fab1dSHemant Agrawal 		DPAA_PMD_ERR("Unable to open SoC device");
256cf0fab1dSHemant Agrawal 		return -ENOTSUP; /* Not supported on this infra */
257cf0fab1dSHemant Agrawal 	}
2583b59b73dSHemant Agrawal 	if (fscanf(svr_file, "svr:%x", &svr_ver) > 0)
2593b59b73dSHemant Agrawal 		dpaa_svr_family = svr_ver & SVR_MASK;
2603b59b73dSHemant Agrawal 	else
261cf0fab1dSHemant Agrawal 		DPAA_PMD_ERR("Unable to read SoC device");
262cf0fab1dSHemant Agrawal 
263a8e78906SHemant Agrawal 	fclose(svr_file);
264cf0fab1dSHemant Agrawal 
265a8e78906SHemant Agrawal 	ret = snprintf(fw_version, fw_size, "SVR:%x-fman-v%x",
266a8e78906SHemant Agrawal 		       svr_ver, fman_ip_rev);
267cf0fab1dSHemant Agrawal 	ret += 1; /* add the size of '\0' */
268a8e78906SHemant Agrawal 
269cf0fab1dSHemant Agrawal 	if (fw_size < (uint32_t)ret)
270cf0fab1dSHemant Agrawal 		return ret;
271cf0fab1dSHemant Agrawal 	else
272cf0fab1dSHemant Agrawal 		return 0;
273cf0fab1dSHemant Agrawal }
274cf0fab1dSHemant Agrawal 
275799db456SShreyansh Jain static void dpaa_eth_dev_info(struct rte_eth_dev *dev,
276799db456SShreyansh Jain 			      struct rte_eth_dev_info *dev_info)
277799db456SShreyansh Jain {
278799db456SShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
279799db456SShreyansh Jain 
280799db456SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
281799db456SShreyansh Jain 
282799db456SShreyansh Jain 	dev_info->max_rx_queues = dpaa_intf->nb_rx_queues;
283799db456SShreyansh Jain 	dev_info->max_tx_queues = dpaa_intf->nb_tx_queues;
284799db456SShreyansh Jain 	dev_info->min_rx_bufsize = DPAA_MIN_RX_BUF_SIZE;
285799db456SShreyansh Jain 	dev_info->max_rx_pktlen = DPAA_MAX_RX_PKT_LEN;
286799db456SShreyansh Jain 	dev_info->max_mac_addrs = DPAA_MAX_MAC_FILTER;
287799db456SShreyansh Jain 	dev_info->max_hash_mac_addrs = 0;
288799db456SShreyansh Jain 	dev_info->max_vfs = 0;
289799db456SShreyansh Jain 	dev_info->max_vmdq_pools = ETH_16_POOLS;
2904fa5e0bbSShreyansh Jain 	dev_info->flow_type_rss_offloads = DPAA_RSS_OFFLOAD_ALL;
291799db456SShreyansh Jain 	dev_info->speed_capa = (ETH_LINK_SPEED_1G |
292799db456SShreyansh Jain 				ETH_LINK_SPEED_10G);
293a7bdc3bdSShreyansh Jain 	dev_info->rx_offload_capa =
294a7bdc3bdSShreyansh Jain 		(DEV_RX_OFFLOAD_IPV4_CKSUM |
295a7bdc3bdSShreyansh Jain 		DEV_RX_OFFLOAD_UDP_CKSUM   |
296*16e2c27fSSunil Kumar Kori 		DEV_RX_OFFLOAD_TCP_CKSUM)  |
297*16e2c27fSSunil Kumar Kori 		DEV_RX_OFFLOAD_JUMBO_FRAME |
298*16e2c27fSSunil Kumar Kori 		DEV_RX_OFFLOAD_SCATTER;
2995a8cf1beSShreyansh Jain 	dev_info->tx_offload_capa =
3005a8cf1beSShreyansh Jain 		(DEV_TX_OFFLOAD_IPV4_CKSUM  |
3015a8cf1beSShreyansh Jain 		DEV_TX_OFFLOAD_UDP_CKSUM   |
302*16e2c27fSSunil Kumar Kori 		DEV_TX_OFFLOAD_TCP_CKSUM)  |
303*16e2c27fSSunil Kumar Kori 		DEV_TX_OFFLOAD_MBUF_FAST_FREE |
304*16e2c27fSSunil Kumar Kori 		DEV_TX_OFFLOAD_MULTI_SEGS;
305799db456SShreyansh Jain }
306799db456SShreyansh Jain 
307e124a69fSShreyansh Jain static int dpaa_eth_link_update(struct rte_eth_dev *dev,
308e124a69fSShreyansh Jain 				int wait_to_complete __rte_unused)
309e124a69fSShreyansh Jain {
310e124a69fSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
311e124a69fSShreyansh Jain 	struct rte_eth_link *link = &dev->data->dev_link;
312e124a69fSShreyansh Jain 
313e124a69fSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
314e124a69fSShreyansh Jain 
315e124a69fSShreyansh Jain 	if (dpaa_intf->fif->mac_type == fman_mac_1g)
3161633d3c4SFerruh Yigit 		link->link_speed = ETH_SPEED_NUM_1G;
317e124a69fSShreyansh Jain 	else if (dpaa_intf->fif->mac_type == fman_mac_10g)
3181633d3c4SFerruh Yigit 		link->link_speed = ETH_SPEED_NUM_10G;
319e124a69fSShreyansh Jain 	else
320e124a69fSShreyansh Jain 		DPAA_PMD_ERR("invalid link_speed: %s, %d",
321e124a69fSShreyansh Jain 			     dpaa_intf->name, dpaa_intf->fif->mac_type);
322e124a69fSShreyansh Jain 
323e124a69fSShreyansh Jain 	link->link_status = dpaa_intf->valid;
324e124a69fSShreyansh Jain 	link->link_duplex = ETH_LINK_FULL_DUPLEX;
325e124a69fSShreyansh Jain 	link->link_autoneg = ETH_LINK_AUTONEG;
326e124a69fSShreyansh Jain 	return 0;
327e124a69fSShreyansh Jain }
328e124a69fSShreyansh Jain 
329d5b0924bSMatan Azrad static int dpaa_eth_stats_get(struct rte_eth_dev *dev,
330e1ad3a05SShreyansh Jain 			       struct rte_eth_stats *stats)
331e1ad3a05SShreyansh Jain {
332e1ad3a05SShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
333e1ad3a05SShreyansh Jain 
334e1ad3a05SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
335e1ad3a05SShreyansh Jain 
336e1ad3a05SShreyansh Jain 	fman_if_stats_get(dpaa_intf->fif, stats);
337d5b0924bSMatan Azrad 	return 0;
338e1ad3a05SShreyansh Jain }
339e1ad3a05SShreyansh Jain 
340e1ad3a05SShreyansh Jain static void dpaa_eth_stats_reset(struct rte_eth_dev *dev)
341e1ad3a05SShreyansh Jain {
342e1ad3a05SShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
343e1ad3a05SShreyansh Jain 
344e1ad3a05SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
345e1ad3a05SShreyansh Jain 
346e1ad3a05SShreyansh Jain 	fman_if_stats_reset(dpaa_intf->fif);
347e1ad3a05SShreyansh Jain }
34895ef603dSShreyansh Jain 
349b21ed3e2SHemant Agrawal static int
350b21ed3e2SHemant Agrawal dpaa_dev_xstats_get(struct rte_eth_dev *dev, struct rte_eth_xstat *xstats,
351b21ed3e2SHemant Agrawal 		    unsigned int n)
352b21ed3e2SHemant Agrawal {
353b21ed3e2SHemant Agrawal 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
354b21ed3e2SHemant Agrawal 	unsigned int i = 0, num = RTE_DIM(dpaa_xstats_strings);
355b21ed3e2SHemant Agrawal 	uint64_t values[sizeof(struct dpaa_if_stats) / 8];
356b21ed3e2SHemant Agrawal 
357b21ed3e2SHemant Agrawal 	if (xstats == NULL)
358b21ed3e2SHemant Agrawal 		return 0;
359b21ed3e2SHemant Agrawal 
360b21ed3e2SHemant Agrawal 	if (n < num)
361b21ed3e2SHemant Agrawal 		return num;
362b21ed3e2SHemant Agrawal 
363b21ed3e2SHemant Agrawal 	fman_if_stats_get_all(dpaa_intf->fif, values,
364b21ed3e2SHemant Agrawal 			      sizeof(struct dpaa_if_stats) / 8);
365b21ed3e2SHemant Agrawal 
366b21ed3e2SHemant Agrawal 	for (i = 0; i < num; i++) {
367b21ed3e2SHemant Agrawal 		xstats[i].id = i;
368b21ed3e2SHemant Agrawal 		xstats[i].value = values[dpaa_xstats_strings[i].offset / 8];
369b21ed3e2SHemant Agrawal 	}
370b21ed3e2SHemant Agrawal 	return i;
371b21ed3e2SHemant Agrawal }
372b21ed3e2SHemant Agrawal 
373b21ed3e2SHemant Agrawal static int
374b21ed3e2SHemant Agrawal dpaa_xstats_get_names(__rte_unused struct rte_eth_dev *dev,
375b21ed3e2SHemant Agrawal 		      struct rte_eth_xstat_name *xstats_names,
3765c3fc73eSHemant Agrawal 		      unsigned int limit)
377b21ed3e2SHemant Agrawal {
378b21ed3e2SHemant Agrawal 	unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings);
379b21ed3e2SHemant Agrawal 
3805c3fc73eSHemant Agrawal 	if (limit < stat_cnt)
3815c3fc73eSHemant Agrawal 		return stat_cnt;
3825c3fc73eSHemant Agrawal 
383b21ed3e2SHemant Agrawal 	if (xstats_names != NULL)
384b21ed3e2SHemant Agrawal 		for (i = 0; i < stat_cnt; i++)
385b21ed3e2SHemant Agrawal 			snprintf(xstats_names[i].name,
386b21ed3e2SHemant Agrawal 				 sizeof(xstats_names[i].name),
387b21ed3e2SHemant Agrawal 				 "%s",
388b21ed3e2SHemant Agrawal 				 dpaa_xstats_strings[i].name);
389b21ed3e2SHemant Agrawal 
390b21ed3e2SHemant Agrawal 	return stat_cnt;
391b21ed3e2SHemant Agrawal }
392b21ed3e2SHemant Agrawal 
393b21ed3e2SHemant Agrawal static int
394b21ed3e2SHemant Agrawal dpaa_xstats_get_by_id(struct rte_eth_dev *dev, const uint64_t *ids,
395b21ed3e2SHemant Agrawal 		      uint64_t *values, unsigned int n)
396b21ed3e2SHemant Agrawal {
397b21ed3e2SHemant Agrawal 	unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings);
398b21ed3e2SHemant Agrawal 	uint64_t values_copy[sizeof(struct dpaa_if_stats) / 8];
399b21ed3e2SHemant Agrawal 
400b21ed3e2SHemant Agrawal 	if (!ids) {
401b21ed3e2SHemant Agrawal 		struct dpaa_if *dpaa_intf = dev->data->dev_private;
402b21ed3e2SHemant Agrawal 
403b21ed3e2SHemant Agrawal 		if (n < stat_cnt)
404b21ed3e2SHemant Agrawal 			return stat_cnt;
405b21ed3e2SHemant Agrawal 
406b21ed3e2SHemant Agrawal 		if (!values)
407b21ed3e2SHemant Agrawal 			return 0;
408b21ed3e2SHemant Agrawal 
409b21ed3e2SHemant Agrawal 		fman_if_stats_get_all(dpaa_intf->fif, values_copy,
4105c3fc73eSHemant Agrawal 				      sizeof(struct dpaa_if_stats) / 8);
411b21ed3e2SHemant Agrawal 
412b21ed3e2SHemant Agrawal 		for (i = 0; i < stat_cnt; i++)
413b21ed3e2SHemant Agrawal 			values[i] =
414b21ed3e2SHemant Agrawal 				values_copy[dpaa_xstats_strings[i].offset / 8];
415b21ed3e2SHemant Agrawal 
416b21ed3e2SHemant Agrawal 		return stat_cnt;
417b21ed3e2SHemant Agrawal 	}
418b21ed3e2SHemant Agrawal 
419b21ed3e2SHemant Agrawal 	dpaa_xstats_get_by_id(dev, NULL, values_copy, stat_cnt);
420b21ed3e2SHemant Agrawal 
421b21ed3e2SHemant Agrawal 	for (i = 0; i < n; i++) {
422b21ed3e2SHemant Agrawal 		if (ids[i] >= stat_cnt) {
423b21ed3e2SHemant Agrawal 			DPAA_PMD_ERR("id value isn't valid");
424b21ed3e2SHemant Agrawal 			return -1;
425b21ed3e2SHemant Agrawal 		}
426b21ed3e2SHemant Agrawal 		values[i] = values_copy[ids[i]];
427b21ed3e2SHemant Agrawal 	}
428b21ed3e2SHemant Agrawal 	return n;
429b21ed3e2SHemant Agrawal }
430b21ed3e2SHemant Agrawal 
431b21ed3e2SHemant Agrawal static int
432b21ed3e2SHemant Agrawal dpaa_xstats_get_names_by_id(
433b21ed3e2SHemant Agrawal 	struct rte_eth_dev *dev,
434b21ed3e2SHemant Agrawal 	struct rte_eth_xstat_name *xstats_names,
435b21ed3e2SHemant Agrawal 	const uint64_t *ids,
436b21ed3e2SHemant Agrawal 	unsigned int limit)
437b21ed3e2SHemant Agrawal {
438b21ed3e2SHemant Agrawal 	unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings);
439b21ed3e2SHemant Agrawal 	struct rte_eth_xstat_name xstats_names_copy[stat_cnt];
440b21ed3e2SHemant Agrawal 
441b21ed3e2SHemant Agrawal 	if (!ids)
442b21ed3e2SHemant Agrawal 		return dpaa_xstats_get_names(dev, xstats_names, limit);
443b21ed3e2SHemant Agrawal 
444b21ed3e2SHemant Agrawal 	dpaa_xstats_get_names(dev, xstats_names_copy, limit);
445b21ed3e2SHemant Agrawal 
446b21ed3e2SHemant Agrawal 	for (i = 0; i < limit; i++) {
447b21ed3e2SHemant Agrawal 		if (ids[i] >= stat_cnt) {
448b21ed3e2SHemant Agrawal 			DPAA_PMD_ERR("id value isn't valid");
449b21ed3e2SHemant Agrawal 			return -1;
450b21ed3e2SHemant Agrawal 		}
451b21ed3e2SHemant Agrawal 		strcpy(xstats_names[i].name, xstats_names_copy[ids[i]].name);
452b21ed3e2SHemant Agrawal 	}
453b21ed3e2SHemant Agrawal 	return limit;
454b21ed3e2SHemant Agrawal }
455b21ed3e2SHemant Agrawal 
45695ef603dSShreyansh Jain static void dpaa_eth_promiscuous_enable(struct rte_eth_dev *dev)
45795ef603dSShreyansh Jain {
45895ef603dSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
45995ef603dSShreyansh Jain 
46095ef603dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
46195ef603dSShreyansh Jain 
46295ef603dSShreyansh Jain 	fman_if_promiscuous_enable(dpaa_intf->fif);
46395ef603dSShreyansh Jain }
46495ef603dSShreyansh Jain 
46595ef603dSShreyansh Jain static void dpaa_eth_promiscuous_disable(struct rte_eth_dev *dev)
46695ef603dSShreyansh Jain {
46795ef603dSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
46895ef603dSShreyansh Jain 
46995ef603dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
47095ef603dSShreyansh Jain 
47195ef603dSShreyansh Jain 	fman_if_promiscuous_disable(dpaa_intf->fif);
47295ef603dSShreyansh Jain }
47395ef603dSShreyansh Jain 
47444dd70a3SShreyansh Jain static void dpaa_eth_multicast_enable(struct rte_eth_dev *dev)
47544dd70a3SShreyansh Jain {
47644dd70a3SShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
47744dd70a3SShreyansh Jain 
47844dd70a3SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
47944dd70a3SShreyansh Jain 
48044dd70a3SShreyansh Jain 	fman_if_set_mcast_filter_table(dpaa_intf->fif);
48144dd70a3SShreyansh Jain }
48244dd70a3SShreyansh Jain 
48344dd70a3SShreyansh Jain static void dpaa_eth_multicast_disable(struct rte_eth_dev *dev)
48444dd70a3SShreyansh Jain {
48544dd70a3SShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
48644dd70a3SShreyansh Jain 
48744dd70a3SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
48844dd70a3SShreyansh Jain 
48944dd70a3SShreyansh Jain 	fman_if_reset_mcast_filter_table(dpaa_intf->fif);
49044dd70a3SShreyansh Jain }
49144dd70a3SShreyansh Jain 
49237f9b54bSShreyansh Jain static
49337f9b54bSShreyansh Jain int dpaa_eth_rx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx,
49462f53995SHemant Agrawal 			    uint16_t nb_desc,
49537f9b54bSShreyansh Jain 			    unsigned int socket_id __rte_unused,
49637f9b54bSShreyansh Jain 			    const struct rte_eth_rxconf *rx_conf __rte_unused,
49737f9b54bSShreyansh Jain 			    struct rte_mempool *mp)
49837f9b54bSShreyansh Jain {
49937f9b54bSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
50062f53995SHemant Agrawal 	struct qman_fq *rxq = &dpaa_intf->rx_queues[queue_idx];
5010c504f69SHemant Agrawal 	struct qm_mcc_initfq opts = {0};
5020c504f69SHemant Agrawal 	u32 flags = 0;
5030c504f69SHemant Agrawal 	int ret;
50437f9b54bSShreyansh Jain 
50537f9b54bSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
50637f9b54bSShreyansh Jain 
50737f9b54bSShreyansh Jain 	DPAA_PMD_INFO("Rx queue setup for queue index: %d", queue_idx);
50837f9b54bSShreyansh Jain 
50937f9b54bSShreyansh Jain 	if (!dpaa_intf->bp_info || dpaa_intf->bp_info->mp != mp) {
51037f9b54bSShreyansh Jain 		struct fman_if_ic_params icp;
51137f9b54bSShreyansh Jain 		uint32_t fd_offset;
51237f9b54bSShreyansh Jain 		uint32_t bp_size;
51337f9b54bSShreyansh Jain 
51437f9b54bSShreyansh Jain 		if (!mp->pool_data) {
51537f9b54bSShreyansh Jain 			DPAA_PMD_ERR("Not an offloaded buffer pool!");
51637f9b54bSShreyansh Jain 			return -1;
51737f9b54bSShreyansh Jain 		}
51837f9b54bSShreyansh Jain 		dpaa_intf->bp_info = DPAA_MEMPOOL_TO_POOL_INFO(mp);
51937f9b54bSShreyansh Jain 
52037f9b54bSShreyansh Jain 		memset(&icp, 0, sizeof(icp));
52137f9b54bSShreyansh Jain 		/* set ICEOF for to the default value , which is 0*/
52237f9b54bSShreyansh Jain 		icp.iciof = DEFAULT_ICIOF;
52337f9b54bSShreyansh Jain 		icp.iceof = DEFAULT_RX_ICEOF;
52437f9b54bSShreyansh Jain 		icp.icsz = DEFAULT_ICSZ;
52537f9b54bSShreyansh Jain 		fman_if_set_ic_params(dpaa_intf->fif, &icp);
52637f9b54bSShreyansh Jain 
52737f9b54bSShreyansh Jain 		fd_offset = RTE_PKTMBUF_HEADROOM + DPAA_HW_BUF_RESERVE;
52837f9b54bSShreyansh Jain 		fman_if_set_fdoff(dpaa_intf->fif, fd_offset);
52937f9b54bSShreyansh Jain 
53037f9b54bSShreyansh Jain 		/* Buffer pool size should be equal to Dataroom Size*/
53137f9b54bSShreyansh Jain 		bp_size = rte_pktmbuf_data_room_size(mp);
53237f9b54bSShreyansh Jain 		fman_if_set_bp(dpaa_intf->fif, mp->size,
53337f9b54bSShreyansh Jain 			       dpaa_intf->bp_info->bpid, bp_size);
53437f9b54bSShreyansh Jain 		dpaa_intf->valid = 1;
53537f9b54bSShreyansh Jain 		DPAA_PMD_INFO("if =%s - fd_offset = %d offset = %d",
53637f9b54bSShreyansh Jain 			    dpaa_intf->name, fd_offset,
53737f9b54bSShreyansh Jain 			fman_if_get_fdoff(dpaa_intf->fif));
53837f9b54bSShreyansh Jain 	}
5390c504f69SHemant Agrawal 	/* checking if push mode only, no error check for now */
5400c504f69SHemant Agrawal 	if (dpaa_push_mode_max_queue > dpaa_push_queue_idx) {
5410c504f69SHemant Agrawal 		dpaa_push_queue_idx++;
5420c504f69SHemant Agrawal 		opts.we_mask = QM_INITFQ_WE_FQCTRL | QM_INITFQ_WE_CONTEXTA;
5430c504f69SHemant Agrawal 		opts.fqd.fq_ctrl = QM_FQCTRL_AVOIDBLOCK |
5440c504f69SHemant Agrawal 				   QM_FQCTRL_CTXASTASHING |
5450c504f69SHemant Agrawal 				   QM_FQCTRL_PREFERINCACHE;
5460c504f69SHemant Agrawal 		opts.fqd.context_a.stashing.exclusive = 0;
547b9083ea5SNipun Gupta 		/* In muticore scenario stashing becomes a bottleneck on LS1046.
548b9083ea5SNipun Gupta 		 * So do not enable stashing in this case
549b9083ea5SNipun Gupta 		 */
550b9083ea5SNipun Gupta 		if (dpaa_svr_family != SVR_LS1046A_FAMILY)
5510c504f69SHemant Agrawal 			opts.fqd.context_a.stashing.annotation_cl =
5520c504f69SHemant Agrawal 						DPAA_IF_RX_ANNOTATION_STASH;
5530c504f69SHemant Agrawal 		opts.fqd.context_a.stashing.data_cl = DPAA_IF_RX_DATA_STASH;
5540c504f69SHemant Agrawal 		opts.fqd.context_a.stashing.context_cl =
5550c504f69SHemant Agrawal 						DPAA_IF_RX_CONTEXT_STASH;
55662f53995SHemant Agrawal 
5570c504f69SHemant Agrawal 		/*Create a channel and associate given queue with the channel*/
5580c504f69SHemant Agrawal 		qman_alloc_pool_range((u32 *)&rxq->ch_id, 1, 1, 0);
5590c504f69SHemant Agrawal 		opts.we_mask = opts.we_mask | QM_INITFQ_WE_DESTWQ;
5600c504f69SHemant Agrawal 		opts.fqd.dest.channel = rxq->ch_id;
5610c504f69SHemant Agrawal 		opts.fqd.dest.wq = DPAA_IF_RX_PRIORITY;
5620c504f69SHemant Agrawal 		flags = QMAN_INITFQ_FLAG_SCHED;
5630c504f69SHemant Agrawal 
5640c504f69SHemant Agrawal 		/* Configure tail drop */
5650c504f69SHemant Agrawal 		if (dpaa_intf->cgr_rx) {
5660c504f69SHemant Agrawal 			opts.we_mask |= QM_INITFQ_WE_CGID;
5670c504f69SHemant Agrawal 			opts.fqd.cgid = dpaa_intf->cgr_rx[queue_idx].cgrid;
5680c504f69SHemant Agrawal 			opts.fqd.fq_ctrl |= QM_FQCTRL_CGE;
5690c504f69SHemant Agrawal 		}
5700c504f69SHemant Agrawal 		ret = qman_init_fq(rxq, flags, &opts);
5710c504f69SHemant Agrawal 		if (ret)
5720c504f69SHemant Agrawal 			DPAA_PMD_ERR("Channel/Queue association failed. fqid %d"
5730c504f69SHemant Agrawal 				     " ret: %d", rxq->fqid, ret);
574b9083ea5SNipun Gupta 		rxq->cb.dqrr_dpdk_pull_cb = dpaa_rx_cb;
575b9083ea5SNipun Gupta 		rxq->cb.dqrr_prepare = dpaa_rx_cb_prepare;
5760c504f69SHemant Agrawal 		rxq->is_static = true;
5770c504f69SHemant Agrawal 	}
57862f53995SHemant Agrawal 	dev->data->rx_queues[queue_idx] = rxq;
57962f53995SHemant Agrawal 
58062f53995SHemant Agrawal 	/* configure the CGR size as per the desc size */
58162f53995SHemant Agrawal 	if (dpaa_intf->cgr_rx) {
58262f53995SHemant Agrawal 		struct qm_mcc_initcgr cgr_opts = {0};
58362f53995SHemant Agrawal 
58462f53995SHemant Agrawal 		/* Enable tail drop with cgr on this queue */
58562f53995SHemant Agrawal 		qm_cgr_cs_thres_set64(&cgr_opts.cgr.cs_thres, nb_desc, 0);
58662f53995SHemant Agrawal 		ret = qman_modify_cgr(dpaa_intf->cgr_rx, 0, &cgr_opts);
58762f53995SHemant Agrawal 		if (ret) {
58862f53995SHemant Agrawal 			DPAA_PMD_WARN(
58962f53995SHemant Agrawal 				"rx taildrop modify fail on fqid %d (ret=%d)",
59062f53995SHemant Agrawal 				rxq->fqid, ret);
59162f53995SHemant Agrawal 		}
59262f53995SHemant Agrawal 	}
59337f9b54bSShreyansh Jain 
59437f9b54bSShreyansh Jain 	return 0;
59537f9b54bSShreyansh Jain }
59637f9b54bSShreyansh Jain 
59777b7b81eSNeil Horman int __rte_experimental
59877b7b81eSNeil Horman dpaa_eth_eventq_attach(const struct rte_eth_dev *dev,
5995e745593SSunil Kumar Kori 		int eth_rx_queue_id,
6005e745593SSunil Kumar Kori 		u16 ch_id,
6015e745593SSunil Kumar Kori 		const struct rte_event_eth_rx_adapter_queue_conf *queue_conf)
6025e745593SSunil Kumar Kori {
6035e745593SSunil Kumar Kori 	int ret;
6045e745593SSunil Kumar Kori 	u32 flags = 0;
6055e745593SSunil Kumar Kori 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
6065e745593SSunil Kumar Kori 	struct qman_fq *rxq = &dpaa_intf->rx_queues[eth_rx_queue_id];
6075e745593SSunil Kumar Kori 	struct qm_mcc_initfq opts = {0};
6085e745593SSunil Kumar Kori 
6095e745593SSunil Kumar Kori 	if (dpaa_push_mode_max_queue)
6105e745593SSunil Kumar Kori 		DPAA_PMD_WARN("PUSH mode already enabled for first %d queues.\n"
6115e745593SSunil Kumar Kori 			      "To disable set DPAA_PUSH_QUEUES_NUMBER to 0\n",
6125e745593SSunil Kumar Kori 			      dpaa_push_mode_max_queue);
6135e745593SSunil Kumar Kori 
6145e745593SSunil Kumar Kori 	dpaa_poll_queue_default_config(&opts);
6155e745593SSunil Kumar Kori 
6165e745593SSunil Kumar Kori 	switch (queue_conf->ev.sched_type) {
6175e745593SSunil Kumar Kori 	case RTE_SCHED_TYPE_ATOMIC:
6185e745593SSunil Kumar Kori 		opts.fqd.fq_ctrl |= QM_FQCTRL_HOLDACTIVE;
6195e745593SSunil Kumar Kori 		/* Reset FQCTRL_AVOIDBLOCK bit as it is unnecessary
6205e745593SSunil Kumar Kori 		 * configuration with HOLD_ACTIVE setting
6215e745593SSunil Kumar Kori 		 */
6225e745593SSunil Kumar Kori 		opts.fqd.fq_ctrl &= (~QM_FQCTRL_AVOIDBLOCK);
6235e745593SSunil Kumar Kori 		rxq->cb.dqrr_dpdk_cb = dpaa_rx_cb_atomic;
6245e745593SSunil Kumar Kori 		break;
6255e745593SSunil Kumar Kori 	case RTE_SCHED_TYPE_ORDERED:
6265e745593SSunil Kumar Kori 		DPAA_PMD_ERR("Ordered queue schedule type is not supported\n");
6275e745593SSunil Kumar Kori 		return -1;
6285e745593SSunil Kumar Kori 	default:
6295e745593SSunil Kumar Kori 		opts.fqd.fq_ctrl |= QM_FQCTRL_AVOIDBLOCK;
6305e745593SSunil Kumar Kori 		rxq->cb.dqrr_dpdk_cb = dpaa_rx_cb_parallel;
6315e745593SSunil Kumar Kori 		break;
6325e745593SSunil Kumar Kori 	}
6335e745593SSunil Kumar Kori 
6345e745593SSunil Kumar Kori 	opts.we_mask = opts.we_mask | QM_INITFQ_WE_DESTWQ;
6355e745593SSunil Kumar Kori 	opts.fqd.dest.channel = ch_id;
6365e745593SSunil Kumar Kori 	opts.fqd.dest.wq = queue_conf->ev.priority;
6375e745593SSunil Kumar Kori 
6385e745593SSunil Kumar Kori 	if (dpaa_intf->cgr_rx) {
6395e745593SSunil Kumar Kori 		opts.we_mask |= QM_INITFQ_WE_CGID;
6405e745593SSunil Kumar Kori 		opts.fqd.cgid = dpaa_intf->cgr_rx[eth_rx_queue_id].cgrid;
6415e745593SSunil Kumar Kori 		opts.fqd.fq_ctrl |= QM_FQCTRL_CGE;
6425e745593SSunil Kumar Kori 	}
6435e745593SSunil Kumar Kori 
6445e745593SSunil Kumar Kori 	flags = QMAN_INITFQ_FLAG_SCHED;
6455e745593SSunil Kumar Kori 
6465e745593SSunil Kumar Kori 	ret = qman_init_fq(rxq, flags, &opts);
6475e745593SSunil Kumar Kori 	if (ret) {
6485e745593SSunil Kumar Kori 		DPAA_PMD_ERR("Channel/Queue association failed. fqid %d ret:%d",
6495e745593SSunil Kumar Kori 			     rxq->fqid, ret);
6505e745593SSunil Kumar Kori 		return ret;
6515e745593SSunil Kumar Kori 	}
6525e745593SSunil Kumar Kori 
6535e745593SSunil Kumar Kori 	/* copy configuration which needs to be filled during dequeue */
6545e745593SSunil Kumar Kori 	memcpy(&rxq->ev, &queue_conf->ev, sizeof(struct rte_event));
6555e745593SSunil Kumar Kori 	dev->data->rx_queues[eth_rx_queue_id] = rxq;
6565e745593SSunil Kumar Kori 
6575e745593SSunil Kumar Kori 	return ret;
6585e745593SSunil Kumar Kori }
6595e745593SSunil Kumar Kori 
66077b7b81eSNeil Horman int __rte_experimental
66177b7b81eSNeil Horman dpaa_eth_eventq_detach(const struct rte_eth_dev *dev,
6625e745593SSunil Kumar Kori 		int eth_rx_queue_id)
6635e745593SSunil Kumar Kori {
6645e745593SSunil Kumar Kori 	struct qm_mcc_initfq opts;
6655e745593SSunil Kumar Kori 	int ret;
6665e745593SSunil Kumar Kori 	u32 flags = 0;
6675e745593SSunil Kumar Kori 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
6685e745593SSunil Kumar Kori 	struct qman_fq *rxq = &dpaa_intf->rx_queues[eth_rx_queue_id];
6695e745593SSunil Kumar Kori 
6705e745593SSunil Kumar Kori 	dpaa_poll_queue_default_config(&opts);
6715e745593SSunil Kumar Kori 
6725e745593SSunil Kumar Kori 	if (dpaa_intf->cgr_rx) {
6735e745593SSunil Kumar Kori 		opts.we_mask |= QM_INITFQ_WE_CGID;
6745e745593SSunil Kumar Kori 		opts.fqd.cgid = dpaa_intf->cgr_rx[eth_rx_queue_id].cgrid;
6755e745593SSunil Kumar Kori 		opts.fqd.fq_ctrl |= QM_FQCTRL_CGE;
6765e745593SSunil Kumar Kori 	}
6775e745593SSunil Kumar Kori 
6785e745593SSunil Kumar Kori 	ret = qman_init_fq(rxq, flags, &opts);
6795e745593SSunil Kumar Kori 	if (ret) {
6805e745593SSunil Kumar Kori 		DPAA_PMD_ERR("init rx fqid %d failed with ret: %d",
6815e745593SSunil Kumar Kori 			     rxq->fqid, ret);
6825e745593SSunil Kumar Kori 	}
6835e745593SSunil Kumar Kori 
6845e745593SSunil Kumar Kori 	rxq->cb.dqrr_dpdk_cb = NULL;
6855e745593SSunil Kumar Kori 	dev->data->rx_queues[eth_rx_queue_id] = NULL;
6865e745593SSunil Kumar Kori 
6875e745593SSunil Kumar Kori 	return 0;
6885e745593SSunil Kumar Kori }
6895e745593SSunil Kumar Kori 
69037f9b54bSShreyansh Jain static
69137f9b54bSShreyansh Jain void dpaa_eth_rx_queue_release(void *rxq __rte_unused)
69237f9b54bSShreyansh Jain {
69337f9b54bSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
69437f9b54bSShreyansh Jain }
69537f9b54bSShreyansh Jain 
69637f9b54bSShreyansh Jain static
69737f9b54bSShreyansh Jain int dpaa_eth_tx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx,
69837f9b54bSShreyansh Jain 			    uint16_t nb_desc __rte_unused,
69937f9b54bSShreyansh Jain 		unsigned int socket_id __rte_unused,
70037f9b54bSShreyansh Jain 		const struct rte_eth_txconf *tx_conf __rte_unused)
70137f9b54bSShreyansh Jain {
70237f9b54bSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
70337f9b54bSShreyansh Jain 
70437f9b54bSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
70537f9b54bSShreyansh Jain 
70637f9b54bSShreyansh Jain 	DPAA_PMD_INFO("Tx queue setup for queue index: %d", queue_idx);
70737f9b54bSShreyansh Jain 	dev->data->tx_queues[queue_idx] = &dpaa_intf->tx_queues[queue_idx];
70837f9b54bSShreyansh Jain 	return 0;
70937f9b54bSShreyansh Jain }
71037f9b54bSShreyansh Jain 
71137f9b54bSShreyansh Jain static void dpaa_eth_tx_queue_release(void *txq __rte_unused)
712ff9e112dSShreyansh Jain {
713ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
714ff9e112dSShreyansh Jain }
715ff9e112dSShreyansh Jain 
716b005d729SHemant Agrawal static uint32_t
717b005d729SHemant Agrawal dpaa_dev_rx_queue_count(struct rte_eth_dev *dev, uint16_t rx_queue_id)
718b005d729SHemant Agrawal {
719b005d729SHemant Agrawal 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
720b005d729SHemant Agrawal 	struct qman_fq *rxq = &dpaa_intf->rx_queues[rx_queue_id];
721b005d729SHemant Agrawal 	u32 frm_cnt = 0;
722b005d729SHemant Agrawal 
723b005d729SHemant Agrawal 	PMD_INIT_FUNC_TRACE();
724b005d729SHemant Agrawal 
725b005d729SHemant Agrawal 	if (qman_query_fq_frm_cnt(rxq, &frm_cnt) == 0) {
726b005d729SHemant Agrawal 		RTE_LOG(DEBUG, PMD, "RX frame count for q(%d) is %u\n",
727b005d729SHemant Agrawal 			rx_queue_id, frm_cnt);
728b005d729SHemant Agrawal 	}
729b005d729SHemant Agrawal 	return frm_cnt;
730b005d729SHemant Agrawal }
731b005d729SHemant Agrawal 
732e124a69fSShreyansh Jain static int dpaa_link_down(struct rte_eth_dev *dev)
733e124a69fSShreyansh Jain {
734e124a69fSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
735e124a69fSShreyansh Jain 
736e124a69fSShreyansh Jain 	dpaa_eth_dev_stop(dev);
737e124a69fSShreyansh Jain 	return 0;
738e124a69fSShreyansh Jain }
739e124a69fSShreyansh Jain 
740e124a69fSShreyansh Jain static int dpaa_link_up(struct rte_eth_dev *dev)
741e124a69fSShreyansh Jain {
742e124a69fSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
743e124a69fSShreyansh Jain 
744e124a69fSShreyansh Jain 	dpaa_eth_dev_start(dev);
745e124a69fSShreyansh Jain 	return 0;
746e124a69fSShreyansh Jain }
747e124a69fSShreyansh Jain 
748fe6c6032SShreyansh Jain static int
74912a4678aSShreyansh Jain dpaa_flow_ctrl_set(struct rte_eth_dev *dev,
75012a4678aSShreyansh Jain 		   struct rte_eth_fc_conf *fc_conf)
75112a4678aSShreyansh Jain {
75212a4678aSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
75312a4678aSShreyansh Jain 	struct rte_eth_fc_conf *net_fc;
75412a4678aSShreyansh Jain 
75512a4678aSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
75612a4678aSShreyansh Jain 
75712a4678aSShreyansh Jain 	if (!(dpaa_intf->fc_conf)) {
75812a4678aSShreyansh Jain 		dpaa_intf->fc_conf = rte_zmalloc(NULL,
75912a4678aSShreyansh Jain 			sizeof(struct rte_eth_fc_conf), MAX_CACHELINE);
76012a4678aSShreyansh Jain 		if (!dpaa_intf->fc_conf) {
76112a4678aSShreyansh Jain 			DPAA_PMD_ERR("unable to save flow control info");
76212a4678aSShreyansh Jain 			return -ENOMEM;
76312a4678aSShreyansh Jain 		}
76412a4678aSShreyansh Jain 	}
76512a4678aSShreyansh Jain 	net_fc = dpaa_intf->fc_conf;
76612a4678aSShreyansh Jain 
76712a4678aSShreyansh Jain 	if (fc_conf->high_water < fc_conf->low_water) {
76812a4678aSShreyansh Jain 		DPAA_PMD_ERR("Incorrect Flow Control Configuration");
76912a4678aSShreyansh Jain 		return -EINVAL;
77012a4678aSShreyansh Jain 	}
77112a4678aSShreyansh Jain 
77212a4678aSShreyansh Jain 	if (fc_conf->mode == RTE_FC_NONE) {
77312a4678aSShreyansh Jain 		return 0;
77412a4678aSShreyansh Jain 	} else if (fc_conf->mode == RTE_FC_TX_PAUSE ||
77512a4678aSShreyansh Jain 		 fc_conf->mode == RTE_FC_FULL) {
77612a4678aSShreyansh Jain 		fman_if_set_fc_threshold(dpaa_intf->fif, fc_conf->high_water,
77712a4678aSShreyansh Jain 					 fc_conf->low_water,
77812a4678aSShreyansh Jain 				dpaa_intf->bp_info->bpid);
77912a4678aSShreyansh Jain 		if (fc_conf->pause_time)
78012a4678aSShreyansh Jain 			fman_if_set_fc_quanta(dpaa_intf->fif,
78112a4678aSShreyansh Jain 					      fc_conf->pause_time);
78212a4678aSShreyansh Jain 	}
78312a4678aSShreyansh Jain 
78412a4678aSShreyansh Jain 	/* Save the information in dpaa device */
78512a4678aSShreyansh Jain 	net_fc->pause_time = fc_conf->pause_time;
78612a4678aSShreyansh Jain 	net_fc->high_water = fc_conf->high_water;
78712a4678aSShreyansh Jain 	net_fc->low_water = fc_conf->low_water;
78812a4678aSShreyansh Jain 	net_fc->send_xon = fc_conf->send_xon;
78912a4678aSShreyansh Jain 	net_fc->mac_ctrl_frame_fwd = fc_conf->mac_ctrl_frame_fwd;
79012a4678aSShreyansh Jain 	net_fc->mode = fc_conf->mode;
79112a4678aSShreyansh Jain 	net_fc->autoneg = fc_conf->autoneg;
79212a4678aSShreyansh Jain 
79312a4678aSShreyansh Jain 	return 0;
79412a4678aSShreyansh Jain }
79512a4678aSShreyansh Jain 
79612a4678aSShreyansh Jain static int
79712a4678aSShreyansh Jain dpaa_flow_ctrl_get(struct rte_eth_dev *dev,
79812a4678aSShreyansh Jain 		   struct rte_eth_fc_conf *fc_conf)
79912a4678aSShreyansh Jain {
80012a4678aSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
80112a4678aSShreyansh Jain 	struct rte_eth_fc_conf *net_fc = dpaa_intf->fc_conf;
80212a4678aSShreyansh Jain 	int ret;
80312a4678aSShreyansh Jain 
80412a4678aSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
80512a4678aSShreyansh Jain 
80612a4678aSShreyansh Jain 	if (net_fc) {
80712a4678aSShreyansh Jain 		fc_conf->pause_time = net_fc->pause_time;
80812a4678aSShreyansh Jain 		fc_conf->high_water = net_fc->high_water;
80912a4678aSShreyansh Jain 		fc_conf->low_water = net_fc->low_water;
81012a4678aSShreyansh Jain 		fc_conf->send_xon = net_fc->send_xon;
81112a4678aSShreyansh Jain 		fc_conf->mac_ctrl_frame_fwd = net_fc->mac_ctrl_frame_fwd;
81212a4678aSShreyansh Jain 		fc_conf->mode = net_fc->mode;
81312a4678aSShreyansh Jain 		fc_conf->autoneg = net_fc->autoneg;
81412a4678aSShreyansh Jain 		return 0;
81512a4678aSShreyansh Jain 	}
81612a4678aSShreyansh Jain 	ret = fman_if_get_fc_threshold(dpaa_intf->fif);
81712a4678aSShreyansh Jain 	if (ret) {
81812a4678aSShreyansh Jain 		fc_conf->mode = RTE_FC_TX_PAUSE;
81912a4678aSShreyansh Jain 		fc_conf->pause_time = fman_if_get_fc_quanta(dpaa_intf->fif);
82012a4678aSShreyansh Jain 	} else {
82112a4678aSShreyansh Jain 		fc_conf->mode = RTE_FC_NONE;
82212a4678aSShreyansh Jain 	}
82312a4678aSShreyansh Jain 
82412a4678aSShreyansh Jain 	return 0;
82512a4678aSShreyansh Jain }
82612a4678aSShreyansh Jain 
82712a4678aSShreyansh Jain static int
828fe6c6032SShreyansh Jain dpaa_dev_add_mac_addr(struct rte_eth_dev *dev,
829fe6c6032SShreyansh Jain 			     struct ether_addr *addr,
830fe6c6032SShreyansh Jain 			     uint32_t index,
831fe6c6032SShreyansh Jain 			     __rte_unused uint32_t pool)
832fe6c6032SShreyansh Jain {
833fe6c6032SShreyansh Jain 	int ret;
834fe6c6032SShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
835fe6c6032SShreyansh Jain 
836fe6c6032SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
837fe6c6032SShreyansh Jain 
838fe6c6032SShreyansh Jain 	ret = fman_if_add_mac_addr(dpaa_intf->fif, addr->addr_bytes, index);
839fe6c6032SShreyansh Jain 
840fe6c6032SShreyansh Jain 	if (ret)
841fe6c6032SShreyansh Jain 		RTE_LOG(ERR, PMD, "error: Adding the MAC ADDR failed:"
842fe6c6032SShreyansh Jain 			" err = %d", ret);
843fe6c6032SShreyansh Jain 	return 0;
844fe6c6032SShreyansh Jain }
845fe6c6032SShreyansh Jain 
846fe6c6032SShreyansh Jain static void
847fe6c6032SShreyansh Jain dpaa_dev_remove_mac_addr(struct rte_eth_dev *dev,
848fe6c6032SShreyansh Jain 			  uint32_t index)
849fe6c6032SShreyansh Jain {
850fe6c6032SShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
851fe6c6032SShreyansh Jain 
852fe6c6032SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
853fe6c6032SShreyansh Jain 
854fe6c6032SShreyansh Jain 	fman_if_clear_mac_addr(dpaa_intf->fif, index);
855fe6c6032SShreyansh Jain }
856fe6c6032SShreyansh Jain 
857caccf8b3SOlivier Matz static int
858fe6c6032SShreyansh Jain dpaa_dev_set_mac_addr(struct rte_eth_dev *dev,
859fe6c6032SShreyansh Jain 		       struct ether_addr *addr)
860fe6c6032SShreyansh Jain {
861fe6c6032SShreyansh Jain 	int ret;
862fe6c6032SShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
863fe6c6032SShreyansh Jain 
864fe6c6032SShreyansh Jain 	PMD_INIT_FUNC_TRACE();
865fe6c6032SShreyansh Jain 
866fe6c6032SShreyansh Jain 	ret = fman_if_add_mac_addr(dpaa_intf->fif, addr->addr_bytes, 0);
867fe6c6032SShreyansh Jain 	if (ret)
868fe6c6032SShreyansh Jain 		RTE_LOG(ERR, PMD, "error: Setting the MAC ADDR failed %d", ret);
869caccf8b3SOlivier Matz 
870caccf8b3SOlivier Matz 	return ret;
871fe6c6032SShreyansh Jain }
872fe6c6032SShreyansh Jain 
873ff9e112dSShreyansh Jain static struct eth_dev_ops dpaa_devops = {
874ff9e112dSShreyansh Jain 	.dev_configure		  = dpaa_eth_dev_configure,
875ff9e112dSShreyansh Jain 	.dev_start		  = dpaa_eth_dev_start,
876ff9e112dSShreyansh Jain 	.dev_stop		  = dpaa_eth_dev_stop,
877ff9e112dSShreyansh Jain 	.dev_close		  = dpaa_eth_dev_close,
878799db456SShreyansh Jain 	.dev_infos_get		  = dpaa_eth_dev_info,
879a7bdc3bdSShreyansh Jain 	.dev_supported_ptypes_get = dpaa_supported_ptypes_get,
88037f9b54bSShreyansh Jain 
88137f9b54bSShreyansh Jain 	.rx_queue_setup		  = dpaa_eth_rx_queue_setup,
88237f9b54bSShreyansh Jain 	.tx_queue_setup		  = dpaa_eth_tx_queue_setup,
88337f9b54bSShreyansh Jain 	.rx_queue_release	  = dpaa_eth_rx_queue_release,
88437f9b54bSShreyansh Jain 	.tx_queue_release	  = dpaa_eth_tx_queue_release,
885b005d729SHemant Agrawal 	.rx_queue_count		  = dpaa_dev_rx_queue_count,
886e124a69fSShreyansh Jain 
88712a4678aSShreyansh Jain 	.flow_ctrl_get		  = dpaa_flow_ctrl_get,
88812a4678aSShreyansh Jain 	.flow_ctrl_set		  = dpaa_flow_ctrl_set,
88912a4678aSShreyansh Jain 
890e124a69fSShreyansh Jain 	.link_update		  = dpaa_eth_link_update,
891e1ad3a05SShreyansh Jain 	.stats_get		  = dpaa_eth_stats_get,
892b21ed3e2SHemant Agrawal 	.xstats_get		  = dpaa_dev_xstats_get,
893b21ed3e2SHemant Agrawal 	.xstats_get_by_id	  = dpaa_xstats_get_by_id,
894b21ed3e2SHemant Agrawal 	.xstats_get_names_by_id	  = dpaa_xstats_get_names_by_id,
895b21ed3e2SHemant Agrawal 	.xstats_get_names	  = dpaa_xstats_get_names,
896b21ed3e2SHemant Agrawal 	.xstats_reset		  = dpaa_eth_stats_reset,
897e1ad3a05SShreyansh Jain 	.stats_reset		  = dpaa_eth_stats_reset,
89895ef603dSShreyansh Jain 	.promiscuous_enable	  = dpaa_eth_promiscuous_enable,
89995ef603dSShreyansh Jain 	.promiscuous_disable	  = dpaa_eth_promiscuous_disable,
90044dd70a3SShreyansh Jain 	.allmulticast_enable	  = dpaa_eth_multicast_enable,
90144dd70a3SShreyansh Jain 	.allmulticast_disable	  = dpaa_eth_multicast_disable,
9020cbec027SShreyansh Jain 	.mtu_set		  = dpaa_mtu_set,
903e124a69fSShreyansh Jain 	.dev_set_link_down	  = dpaa_link_down,
904e124a69fSShreyansh Jain 	.dev_set_link_up	  = dpaa_link_up,
905fe6c6032SShreyansh Jain 	.mac_addr_add		  = dpaa_dev_add_mac_addr,
906fe6c6032SShreyansh Jain 	.mac_addr_remove	  = dpaa_dev_remove_mac_addr,
907fe6c6032SShreyansh Jain 	.mac_addr_set		  = dpaa_dev_set_mac_addr,
908fe6c6032SShreyansh Jain 
909cf0fab1dSHemant Agrawal 	.fw_version_get		  = dpaa_fw_version_get,
910ff9e112dSShreyansh Jain };
911ff9e112dSShreyansh Jain 
9128c3495f5SHemant Agrawal static bool
9138c3495f5SHemant Agrawal is_device_supported(struct rte_eth_dev *dev, struct rte_dpaa_driver *drv)
9148c3495f5SHemant Agrawal {
9158c3495f5SHemant Agrawal 	if (strcmp(dev->device->driver->name,
9168c3495f5SHemant Agrawal 		   drv->driver.name))
9178c3495f5SHemant Agrawal 		return false;
9188c3495f5SHemant Agrawal 
9198c3495f5SHemant Agrawal 	return true;
9208c3495f5SHemant Agrawal }
9218c3495f5SHemant Agrawal 
9228c3495f5SHemant Agrawal static bool
9238c3495f5SHemant Agrawal is_dpaa_supported(struct rte_eth_dev *dev)
9248c3495f5SHemant Agrawal {
9258c3495f5SHemant Agrawal 	return is_device_supported(dev, &rte_dpaa_pmd);
9268c3495f5SHemant Agrawal }
9278c3495f5SHemant Agrawal 
92877b7b81eSNeil Horman int __rte_experimental
9298c3495f5SHemant Agrawal rte_pmd_dpaa_set_tx_loopback(uint8_t port, uint8_t on)
9308c3495f5SHemant Agrawal {
9318c3495f5SHemant Agrawal 	struct rte_eth_dev *dev;
9328c3495f5SHemant Agrawal 	struct dpaa_if *dpaa_intf;
9338c3495f5SHemant Agrawal 
9348c3495f5SHemant Agrawal 	RTE_ETH_VALID_PORTID_OR_ERR_RET(port, -ENODEV);
9358c3495f5SHemant Agrawal 
9368c3495f5SHemant Agrawal 	dev = &rte_eth_devices[port];
9378c3495f5SHemant Agrawal 
9388c3495f5SHemant Agrawal 	if (!is_dpaa_supported(dev))
9398c3495f5SHemant Agrawal 		return -ENOTSUP;
9408c3495f5SHemant Agrawal 
9418c3495f5SHemant Agrawal 	dpaa_intf = dev->data->dev_private;
9428c3495f5SHemant Agrawal 
9438c3495f5SHemant Agrawal 	if (on)
9448c3495f5SHemant Agrawal 		fman_if_loopback_enable(dpaa_intf->fif);
9458c3495f5SHemant Agrawal 	else
9468c3495f5SHemant Agrawal 		fman_if_loopback_disable(dpaa_intf->fif);
9478c3495f5SHemant Agrawal 
9488c3495f5SHemant Agrawal 	return 0;
9498c3495f5SHemant Agrawal }
9508c3495f5SHemant Agrawal 
95112a4678aSShreyansh Jain static int dpaa_fc_set_default(struct dpaa_if *dpaa_intf)
95212a4678aSShreyansh Jain {
95312a4678aSShreyansh Jain 	struct rte_eth_fc_conf *fc_conf;
95412a4678aSShreyansh Jain 	int ret;
95512a4678aSShreyansh Jain 
95612a4678aSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
95712a4678aSShreyansh Jain 
95812a4678aSShreyansh Jain 	if (!(dpaa_intf->fc_conf)) {
95912a4678aSShreyansh Jain 		dpaa_intf->fc_conf = rte_zmalloc(NULL,
96012a4678aSShreyansh Jain 			sizeof(struct rte_eth_fc_conf), MAX_CACHELINE);
96112a4678aSShreyansh Jain 		if (!dpaa_intf->fc_conf) {
96212a4678aSShreyansh Jain 			DPAA_PMD_ERR("unable to save flow control info");
96312a4678aSShreyansh Jain 			return -ENOMEM;
96412a4678aSShreyansh Jain 		}
96512a4678aSShreyansh Jain 	}
96612a4678aSShreyansh Jain 	fc_conf = dpaa_intf->fc_conf;
96712a4678aSShreyansh Jain 	ret = fman_if_get_fc_threshold(dpaa_intf->fif);
96812a4678aSShreyansh Jain 	if (ret) {
96912a4678aSShreyansh Jain 		fc_conf->mode = RTE_FC_TX_PAUSE;
97012a4678aSShreyansh Jain 		fc_conf->pause_time = fman_if_get_fc_quanta(dpaa_intf->fif);
97112a4678aSShreyansh Jain 	} else {
97212a4678aSShreyansh Jain 		fc_conf->mode = RTE_FC_NONE;
97312a4678aSShreyansh Jain 	}
97412a4678aSShreyansh Jain 
97512a4678aSShreyansh Jain 	return 0;
97612a4678aSShreyansh Jain }
97712a4678aSShreyansh Jain 
97837f9b54bSShreyansh Jain /* Initialise an Rx FQ */
97962f53995SHemant Agrawal static int dpaa_rx_queue_init(struct qman_fq *fq, struct qman_cgr *cgr_rx,
98037f9b54bSShreyansh Jain 			      uint32_t fqid)
98137f9b54bSShreyansh Jain {
9828d804cf1SHemant Agrawal 	struct qm_mcc_initfq opts = {0};
98337f9b54bSShreyansh Jain 	int ret;
98462f53995SHemant Agrawal 	u32 flags = 0;
98562f53995SHemant Agrawal 	struct qm_mcc_initcgr cgr_opts = {
98662f53995SHemant Agrawal 		.we_mask = QM_CGR_WE_CS_THRES |
98762f53995SHemant Agrawal 				QM_CGR_WE_CSTD_EN |
98862f53995SHemant Agrawal 				QM_CGR_WE_MODE,
98962f53995SHemant Agrawal 		.cgr = {
99062f53995SHemant Agrawal 			.cstd_en = QM_CGR_EN,
99162f53995SHemant Agrawal 			.mode = QMAN_CGR_MODE_FRAME
99262f53995SHemant Agrawal 		}
99362f53995SHemant Agrawal 	};
99437f9b54bSShreyansh Jain 
99537f9b54bSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
99637f9b54bSShreyansh Jain 
99737f9b54bSShreyansh Jain 	ret = qman_reserve_fqid(fqid);
99837f9b54bSShreyansh Jain 	if (ret) {
99937f9b54bSShreyansh Jain 		DPAA_PMD_ERR("reserve rx fqid %d failed with ret: %d",
100037f9b54bSShreyansh Jain 			     fqid, ret);
100137f9b54bSShreyansh Jain 		return -EINVAL;
100237f9b54bSShreyansh Jain 	}
100337f9b54bSShreyansh Jain 
100437f9b54bSShreyansh Jain 	DPAA_PMD_DEBUG("creating rx fq %p, fqid %d", fq, fqid);
100537f9b54bSShreyansh Jain 	ret = qman_create_fq(fqid, QMAN_FQ_FLAG_NO_ENQUEUE, fq);
100637f9b54bSShreyansh Jain 	if (ret) {
100737f9b54bSShreyansh Jain 		DPAA_PMD_ERR("create rx fqid %d failed with ret: %d",
100837f9b54bSShreyansh Jain 			fqid, ret);
100937f9b54bSShreyansh Jain 		return ret;
101037f9b54bSShreyansh Jain 	}
10110c504f69SHemant Agrawal 	fq->is_static = false;
10125e745593SSunil Kumar Kori 
10135e745593SSunil Kumar Kori 	dpaa_poll_queue_default_config(&opts);
101437f9b54bSShreyansh Jain 
101562f53995SHemant Agrawal 	if (cgr_rx) {
101662f53995SHemant Agrawal 		/* Enable tail drop with cgr on this queue */
101762f53995SHemant Agrawal 		qm_cgr_cs_thres_set64(&cgr_opts.cgr.cs_thres, td_threshold, 0);
101862f53995SHemant Agrawal 		cgr_rx->cb = NULL;
101962f53995SHemant Agrawal 		ret = qman_create_cgr(cgr_rx, QMAN_CGR_FLAG_USE_INIT,
102062f53995SHemant Agrawal 				      &cgr_opts);
102162f53995SHemant Agrawal 		if (ret) {
102262f53995SHemant Agrawal 			DPAA_PMD_WARN(
102362f53995SHemant Agrawal 				"rx taildrop init fail on rx fqid %d (ret=%d)",
102462f53995SHemant Agrawal 				fqid, ret);
102562f53995SHemant Agrawal 			goto without_cgr;
102662f53995SHemant Agrawal 		}
102762f53995SHemant Agrawal 		opts.we_mask |= QM_INITFQ_WE_CGID;
102862f53995SHemant Agrawal 		opts.fqd.cgid = cgr_rx->cgrid;
102962f53995SHemant Agrawal 		opts.fqd.fq_ctrl |= QM_FQCTRL_CGE;
103062f53995SHemant Agrawal 	}
103162f53995SHemant Agrawal without_cgr:
103262f53995SHemant Agrawal 	ret = qman_init_fq(fq, flags, &opts);
103337f9b54bSShreyansh Jain 	if (ret)
103437f9b54bSShreyansh Jain 		DPAA_PMD_ERR("init rx fqid %d failed with ret: %d", fqid, ret);
103537f9b54bSShreyansh Jain 	return ret;
103637f9b54bSShreyansh Jain }
103737f9b54bSShreyansh Jain 
103837f9b54bSShreyansh Jain /* Initialise a Tx FQ */
103937f9b54bSShreyansh Jain static int dpaa_tx_queue_init(struct qman_fq *fq,
104037f9b54bSShreyansh Jain 			      struct fman_if *fman_intf)
104137f9b54bSShreyansh Jain {
10428d804cf1SHemant Agrawal 	struct qm_mcc_initfq opts = {0};
104337f9b54bSShreyansh Jain 	int ret;
104437f9b54bSShreyansh Jain 
104537f9b54bSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
104637f9b54bSShreyansh Jain 
104737f9b54bSShreyansh Jain 	ret = qman_create_fq(0, QMAN_FQ_FLAG_DYNAMIC_FQID |
104837f9b54bSShreyansh Jain 			     QMAN_FQ_FLAG_TO_DCPORTAL, fq);
104937f9b54bSShreyansh Jain 	if (ret) {
105037f9b54bSShreyansh Jain 		DPAA_PMD_ERR("create tx fq failed with ret: %d", ret);
105137f9b54bSShreyansh Jain 		return ret;
105237f9b54bSShreyansh Jain 	}
105337f9b54bSShreyansh Jain 	opts.we_mask = QM_INITFQ_WE_DESTWQ | QM_INITFQ_WE_FQCTRL |
105437f9b54bSShreyansh Jain 		       QM_INITFQ_WE_CONTEXTB | QM_INITFQ_WE_CONTEXTA;
105537f9b54bSShreyansh Jain 	opts.fqd.dest.channel = fman_intf->tx_channel_id;
105637f9b54bSShreyansh Jain 	opts.fqd.dest.wq = DPAA_IF_TX_PRIORITY;
105737f9b54bSShreyansh Jain 	opts.fqd.fq_ctrl = QM_FQCTRL_PREFERINCACHE;
105837f9b54bSShreyansh Jain 	opts.fqd.context_b = 0;
105937f9b54bSShreyansh Jain 	/* no tx-confirmation */
106037f9b54bSShreyansh Jain 	opts.fqd.context_a.hi = 0x80000000 | fman_dealloc_bufs_mask_hi;
106137f9b54bSShreyansh Jain 	opts.fqd.context_a.lo = 0 | fman_dealloc_bufs_mask_lo;
106237f9b54bSShreyansh Jain 	DPAA_PMD_DEBUG("init tx fq %p, fqid %d", fq, fq->fqid);
106337f9b54bSShreyansh Jain 	ret = qman_init_fq(fq, QMAN_INITFQ_FLAG_SCHED, &opts);
106437f9b54bSShreyansh Jain 	if (ret)
106537f9b54bSShreyansh Jain 		DPAA_PMD_ERR("init tx fqid %d failed %d", fq->fqid, ret);
106637f9b54bSShreyansh Jain 	return ret;
106737f9b54bSShreyansh Jain }
106837f9b54bSShreyansh Jain 
106905ba55bcSShreyansh Jain #ifdef RTE_LIBRTE_DPAA_DEBUG_DRIVER
107005ba55bcSShreyansh Jain /* Initialise a DEBUG FQ ([rt]x_error, rx_default). */
107105ba55bcSShreyansh Jain static int dpaa_debug_queue_init(struct qman_fq *fq, uint32_t fqid)
107205ba55bcSShreyansh Jain {
10738d804cf1SHemant Agrawal 	struct qm_mcc_initfq opts = {0};
107405ba55bcSShreyansh Jain 	int ret;
107505ba55bcSShreyansh Jain 
107605ba55bcSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
107705ba55bcSShreyansh Jain 
107805ba55bcSShreyansh Jain 	ret = qman_reserve_fqid(fqid);
107905ba55bcSShreyansh Jain 	if (ret) {
108005ba55bcSShreyansh Jain 		DPAA_PMD_ERR("Reserve debug fqid %d failed with ret: %d",
108105ba55bcSShreyansh Jain 			fqid, ret);
108205ba55bcSShreyansh Jain 		return -EINVAL;
108305ba55bcSShreyansh Jain 	}
108405ba55bcSShreyansh Jain 	/* "map" this Rx FQ to one of the interfaces Tx FQID */
108505ba55bcSShreyansh Jain 	DPAA_PMD_DEBUG("Creating debug fq %p, fqid %d", fq, fqid);
108605ba55bcSShreyansh Jain 	ret = qman_create_fq(fqid, QMAN_FQ_FLAG_NO_ENQUEUE, fq);
108705ba55bcSShreyansh Jain 	if (ret) {
108805ba55bcSShreyansh Jain 		DPAA_PMD_ERR("create debug fqid %d failed with ret: %d",
108905ba55bcSShreyansh Jain 			fqid, ret);
109005ba55bcSShreyansh Jain 		return ret;
109105ba55bcSShreyansh Jain 	}
109205ba55bcSShreyansh Jain 	opts.we_mask = QM_INITFQ_WE_DESTWQ | QM_INITFQ_WE_FQCTRL;
109305ba55bcSShreyansh Jain 	opts.fqd.dest.wq = DPAA_IF_DEBUG_PRIORITY;
109405ba55bcSShreyansh Jain 	ret = qman_init_fq(fq, 0, &opts);
109505ba55bcSShreyansh Jain 	if (ret)
109605ba55bcSShreyansh Jain 		DPAA_PMD_ERR("init debug fqid %d failed with ret: %d",
109705ba55bcSShreyansh Jain 			    fqid, ret);
109805ba55bcSShreyansh Jain 	return ret;
109905ba55bcSShreyansh Jain }
110005ba55bcSShreyansh Jain #endif
110105ba55bcSShreyansh Jain 
1102ff9e112dSShreyansh Jain /* Initialise a network interface */
1103ff9e112dSShreyansh Jain static int
1104ff9e112dSShreyansh Jain dpaa_dev_init(struct rte_eth_dev *eth_dev)
1105ff9e112dSShreyansh Jain {
110637f9b54bSShreyansh Jain 	int num_cores, num_rx_fqs, fqid;
110737f9b54bSShreyansh Jain 	int loop, ret = 0;
1108ff9e112dSShreyansh Jain 	int dev_id;
1109ff9e112dSShreyansh Jain 	struct rte_dpaa_device *dpaa_device;
1110ff9e112dSShreyansh Jain 	struct dpaa_if *dpaa_intf;
111137f9b54bSShreyansh Jain 	struct fm_eth_port_cfg *cfg;
111237f9b54bSShreyansh Jain 	struct fman_if *fman_intf;
111337f9b54bSShreyansh Jain 	struct fman_if_bpool *bp, *tmp_bp;
111462f53995SHemant Agrawal 	uint32_t cgrid[DPAA_MAX_NUM_PCD_QUEUES];
1115ff9e112dSShreyansh Jain 
1116ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1117ff9e112dSShreyansh Jain 
1118ff9e112dSShreyansh Jain 	/* For secondary processes, the primary has done all the work */
1119ff9e112dSShreyansh Jain 	if (rte_eal_process_type() != RTE_PROC_PRIMARY)
1120ff9e112dSShreyansh Jain 		return 0;
1121ff9e112dSShreyansh Jain 
1122ff9e112dSShreyansh Jain 	dpaa_device = DEV_TO_DPAA_DEVICE(eth_dev->device);
1123ff9e112dSShreyansh Jain 	dev_id = dpaa_device->id.dev_id;
1124ff9e112dSShreyansh Jain 	dpaa_intf = eth_dev->data->dev_private;
112537f9b54bSShreyansh Jain 	cfg = &dpaa_netcfg->port_cfg[dev_id];
112637f9b54bSShreyansh Jain 	fman_intf = cfg->fman_if;
1127ff9e112dSShreyansh Jain 
1128ff9e112dSShreyansh Jain 	dpaa_intf->name = dpaa_device->name;
1129ff9e112dSShreyansh Jain 
113037f9b54bSShreyansh Jain 	/* save fman_if & cfg in the interface struture */
113137f9b54bSShreyansh Jain 	dpaa_intf->fif = fman_intf;
1132ff9e112dSShreyansh Jain 	dpaa_intf->ifid = dev_id;
113337f9b54bSShreyansh Jain 	dpaa_intf->cfg = cfg;
1134ff9e112dSShreyansh Jain 
113537f9b54bSShreyansh Jain 	/* Initialize Rx FQ's */
113637f9b54bSShreyansh Jain 	if (getenv("DPAA_NUM_RX_QUEUES"))
113737f9b54bSShreyansh Jain 		num_rx_fqs = atoi(getenv("DPAA_NUM_RX_QUEUES"));
113837f9b54bSShreyansh Jain 	else
113937f9b54bSShreyansh Jain 		num_rx_fqs = DPAA_DEFAULT_NUM_PCD_QUEUES;
114037f9b54bSShreyansh Jain 
11410c504f69SHemant Agrawal 	/* if push mode queues to be enabled. Currenly we are allowing only
11420c504f69SHemant Agrawal 	 * one queue per thread.
11430c504f69SHemant Agrawal 	 */
11440c504f69SHemant Agrawal 	if (getenv("DPAA_PUSH_QUEUES_NUMBER")) {
11450c504f69SHemant Agrawal 		dpaa_push_mode_max_queue =
11460c504f69SHemant Agrawal 				atoi(getenv("DPAA_PUSH_QUEUES_NUMBER"));
11470c504f69SHemant Agrawal 		if (dpaa_push_mode_max_queue > DPAA_MAX_PUSH_MODE_QUEUE)
11480c504f69SHemant Agrawal 			dpaa_push_mode_max_queue = DPAA_MAX_PUSH_MODE_QUEUE;
11490c504f69SHemant Agrawal 	}
11500c504f69SHemant Agrawal 
1151e4f931ccSHemant Agrawal 	/* Each device can not have more than DPAA_MAX_NUM_PCD_QUEUES RX
115237f9b54bSShreyansh Jain 	 * queues.
115337f9b54bSShreyansh Jain 	 */
1154e4f931ccSHemant Agrawal 	if (num_rx_fqs <= 0 || num_rx_fqs > DPAA_MAX_NUM_PCD_QUEUES) {
115537f9b54bSShreyansh Jain 		DPAA_PMD_ERR("Invalid number of RX queues\n");
115637f9b54bSShreyansh Jain 		return -EINVAL;
115737f9b54bSShreyansh Jain 	}
115837f9b54bSShreyansh Jain 
115937f9b54bSShreyansh Jain 	dpaa_intf->rx_queues = rte_zmalloc(NULL,
116037f9b54bSShreyansh Jain 		sizeof(struct qman_fq) * num_rx_fqs, MAX_CACHELINE);
11610ff76833SYong Wang 	if (!dpaa_intf->rx_queues) {
11620ff76833SYong Wang 		DPAA_PMD_ERR("Failed to alloc mem for RX queues\n");
11630ff76833SYong Wang 		return -ENOMEM;
11640ff76833SYong Wang 	}
116562f53995SHemant Agrawal 
116662f53995SHemant Agrawal 	/* If congestion control is enabled globally*/
116762f53995SHemant Agrawal 	if (td_threshold) {
116862f53995SHemant Agrawal 		dpaa_intf->cgr_rx = rte_zmalloc(NULL,
116962f53995SHemant Agrawal 			sizeof(struct qman_cgr) * num_rx_fqs, MAX_CACHELINE);
11700ff76833SYong Wang 		if (!dpaa_intf->cgr_rx) {
11710ff76833SYong Wang 			DPAA_PMD_ERR("Failed to alloc mem for cgr_rx\n");
11720ff76833SYong Wang 			ret = -ENOMEM;
11730ff76833SYong Wang 			goto free_rx;
11740ff76833SYong Wang 		}
117562f53995SHemant Agrawal 
117662f53995SHemant Agrawal 		ret = qman_alloc_cgrid_range(&cgrid[0], num_rx_fqs, 1, 0);
117762f53995SHemant Agrawal 		if (ret != num_rx_fqs) {
117862f53995SHemant Agrawal 			DPAA_PMD_WARN("insufficient CGRIDs available");
11790ff76833SYong Wang 			ret = -EINVAL;
11800ff76833SYong Wang 			goto free_rx;
118162f53995SHemant Agrawal 		}
118262f53995SHemant Agrawal 	} else {
118362f53995SHemant Agrawal 		dpaa_intf->cgr_rx = NULL;
118462f53995SHemant Agrawal 	}
118562f53995SHemant Agrawal 
118637f9b54bSShreyansh Jain 	for (loop = 0; loop < num_rx_fqs; loop++) {
118737f9b54bSShreyansh Jain 		fqid = DPAA_PCD_FQID_START + dpaa_intf->ifid *
118837f9b54bSShreyansh Jain 			DPAA_PCD_FQID_MULTIPLIER + loop;
118962f53995SHemant Agrawal 
119062f53995SHemant Agrawal 		if (dpaa_intf->cgr_rx)
119162f53995SHemant Agrawal 			dpaa_intf->cgr_rx[loop].cgrid = cgrid[loop];
119262f53995SHemant Agrawal 
119362f53995SHemant Agrawal 		ret = dpaa_rx_queue_init(&dpaa_intf->rx_queues[loop],
119462f53995SHemant Agrawal 			dpaa_intf->cgr_rx ? &dpaa_intf->cgr_rx[loop] : NULL,
119562f53995SHemant Agrawal 			fqid);
119637f9b54bSShreyansh Jain 		if (ret)
11970ff76833SYong Wang 			goto free_rx;
119837f9b54bSShreyansh Jain 		dpaa_intf->rx_queues[loop].dpaa_intf = dpaa_intf;
119937f9b54bSShreyansh Jain 	}
120037f9b54bSShreyansh Jain 	dpaa_intf->nb_rx_queues = num_rx_fqs;
120137f9b54bSShreyansh Jain 
12020ff76833SYong Wang 	/* Initialise Tx FQs.free_rx Have as many Tx FQ's as number of cores */
120337f9b54bSShreyansh Jain 	num_cores = rte_lcore_count();
120437f9b54bSShreyansh Jain 	dpaa_intf->tx_queues = rte_zmalloc(NULL, sizeof(struct qman_fq) *
120537f9b54bSShreyansh Jain 		num_cores, MAX_CACHELINE);
12060ff76833SYong Wang 	if (!dpaa_intf->tx_queues) {
12070ff76833SYong Wang 		DPAA_PMD_ERR("Failed to alloc mem for TX queues\n");
12080ff76833SYong Wang 		ret = -ENOMEM;
12090ff76833SYong Wang 		goto free_rx;
12100ff76833SYong Wang 	}
121137f9b54bSShreyansh Jain 
121237f9b54bSShreyansh Jain 	for (loop = 0; loop < num_cores; loop++) {
121337f9b54bSShreyansh Jain 		ret = dpaa_tx_queue_init(&dpaa_intf->tx_queues[loop],
121437f9b54bSShreyansh Jain 					 fman_intf);
121537f9b54bSShreyansh Jain 		if (ret)
12160ff76833SYong Wang 			goto free_tx;
121737f9b54bSShreyansh Jain 		dpaa_intf->tx_queues[loop].dpaa_intf = dpaa_intf;
121837f9b54bSShreyansh Jain 	}
121937f9b54bSShreyansh Jain 	dpaa_intf->nb_tx_queues = num_cores;
122037f9b54bSShreyansh Jain 
122105ba55bcSShreyansh Jain #ifdef RTE_LIBRTE_DPAA_DEBUG_DRIVER
122205ba55bcSShreyansh Jain 	dpaa_debug_queue_init(&dpaa_intf->debug_queues[
122305ba55bcSShreyansh Jain 		DPAA_DEBUG_FQ_RX_ERROR], fman_intf->fqid_rx_err);
122405ba55bcSShreyansh Jain 	dpaa_intf->debug_queues[DPAA_DEBUG_FQ_RX_ERROR].dpaa_intf = dpaa_intf;
122505ba55bcSShreyansh Jain 	dpaa_debug_queue_init(&dpaa_intf->debug_queues[
122605ba55bcSShreyansh Jain 		DPAA_DEBUG_FQ_TX_ERROR], fman_intf->fqid_tx_err);
122705ba55bcSShreyansh Jain 	dpaa_intf->debug_queues[DPAA_DEBUG_FQ_TX_ERROR].dpaa_intf = dpaa_intf;
122805ba55bcSShreyansh Jain #endif
122905ba55bcSShreyansh Jain 
123037f9b54bSShreyansh Jain 	DPAA_PMD_DEBUG("All frame queues created");
123137f9b54bSShreyansh Jain 
123212a4678aSShreyansh Jain 	/* Get the initial configuration for flow control */
123312a4678aSShreyansh Jain 	dpaa_fc_set_default(dpaa_intf);
123412a4678aSShreyansh Jain 
123537f9b54bSShreyansh Jain 	/* reset bpool list, initialize bpool dynamically */
123637f9b54bSShreyansh Jain 	list_for_each_entry_safe(bp, tmp_bp, &cfg->fman_if->bpool_list, node) {
123737f9b54bSShreyansh Jain 		list_del(&bp->node);
123814595858SShreyansh Jain 		free(bp);
123937f9b54bSShreyansh Jain 	}
124037f9b54bSShreyansh Jain 
124137f9b54bSShreyansh Jain 	/* Populate ethdev structure */
1242ff9e112dSShreyansh Jain 	eth_dev->dev_ops = &dpaa_devops;
124337f9b54bSShreyansh Jain 	eth_dev->rx_pkt_burst = dpaa_eth_queue_rx;
124437f9b54bSShreyansh Jain 	eth_dev->tx_pkt_burst = dpaa_eth_tx_drop_all;
124537f9b54bSShreyansh Jain 
124637f9b54bSShreyansh Jain 	/* Allocate memory for storing MAC addresses */
124737f9b54bSShreyansh Jain 	eth_dev->data->mac_addrs = rte_zmalloc("mac_addr",
124837f9b54bSShreyansh Jain 		ETHER_ADDR_LEN * DPAA_MAX_MAC_FILTER, 0);
124937f9b54bSShreyansh Jain 	if (eth_dev->data->mac_addrs == NULL) {
125037f9b54bSShreyansh Jain 		DPAA_PMD_ERR("Failed to allocate %d bytes needed to "
125137f9b54bSShreyansh Jain 						"store MAC addresses",
125237f9b54bSShreyansh Jain 				ETHER_ADDR_LEN * DPAA_MAX_MAC_FILTER);
12530ff76833SYong Wang 		ret = -ENOMEM;
12540ff76833SYong Wang 		goto free_tx;
125537f9b54bSShreyansh Jain 	}
125637f9b54bSShreyansh Jain 
125737f9b54bSShreyansh Jain 	/* copy the primary mac address */
125837f9b54bSShreyansh Jain 	ether_addr_copy(&fman_intf->mac_addr, &eth_dev->data->mac_addrs[0]);
125937f9b54bSShreyansh Jain 
126037f9b54bSShreyansh Jain 	RTE_LOG(INFO, PMD, "net: dpaa: %s: %02x:%02x:%02x:%02x:%02x:%02x\n",
126137f9b54bSShreyansh Jain 		dpaa_device->name,
126237f9b54bSShreyansh Jain 		fman_intf->mac_addr.addr_bytes[0],
126337f9b54bSShreyansh Jain 		fman_intf->mac_addr.addr_bytes[1],
126437f9b54bSShreyansh Jain 		fman_intf->mac_addr.addr_bytes[2],
126537f9b54bSShreyansh Jain 		fman_intf->mac_addr.addr_bytes[3],
126637f9b54bSShreyansh Jain 		fman_intf->mac_addr.addr_bytes[4],
126737f9b54bSShreyansh Jain 		fman_intf->mac_addr.addr_bytes[5]);
126837f9b54bSShreyansh Jain 
126937f9b54bSShreyansh Jain 	/* Disable RX mode */
127037f9b54bSShreyansh Jain 	fman_if_discard_rx_errors(fman_intf);
127137f9b54bSShreyansh Jain 	fman_if_disable_rx(fman_intf);
127237f9b54bSShreyansh Jain 	/* Disable promiscuous mode */
127337f9b54bSShreyansh Jain 	fman_if_promiscuous_disable(fman_intf);
127437f9b54bSShreyansh Jain 	/* Disable multicast */
127537f9b54bSShreyansh Jain 	fman_if_reset_mcast_filter_table(fman_intf);
127637f9b54bSShreyansh Jain 	/* Reset interface statistics */
127737f9b54bSShreyansh Jain 	fman_if_stats_reset(fman_intf);
1278ff9e112dSShreyansh Jain 
1279ff9e112dSShreyansh Jain 	return 0;
12800ff76833SYong Wang 
12810ff76833SYong Wang free_tx:
12820ff76833SYong Wang 	rte_free(dpaa_intf->tx_queues);
12830ff76833SYong Wang 	dpaa_intf->tx_queues = NULL;
12840ff76833SYong Wang 	dpaa_intf->nb_tx_queues = 0;
12850ff76833SYong Wang 
12860ff76833SYong Wang free_rx:
12870ff76833SYong Wang 	rte_free(dpaa_intf->cgr_rx);
12880ff76833SYong Wang 	rte_free(dpaa_intf->rx_queues);
12890ff76833SYong Wang 	dpaa_intf->rx_queues = NULL;
12900ff76833SYong Wang 	dpaa_intf->nb_rx_queues = 0;
12910ff76833SYong Wang 	return ret;
1292ff9e112dSShreyansh Jain }
1293ff9e112dSShreyansh Jain 
1294ff9e112dSShreyansh Jain static int
1295ff9e112dSShreyansh Jain dpaa_dev_uninit(struct rte_eth_dev *dev)
1296ff9e112dSShreyansh Jain {
1297ff9e112dSShreyansh Jain 	struct dpaa_if *dpaa_intf = dev->data->dev_private;
129862f53995SHemant Agrawal 	int loop;
1299ff9e112dSShreyansh Jain 
1300ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1301ff9e112dSShreyansh Jain 
1302ff9e112dSShreyansh Jain 	if (rte_eal_process_type() != RTE_PROC_PRIMARY)
1303ff9e112dSShreyansh Jain 		return -EPERM;
1304ff9e112dSShreyansh Jain 
1305ff9e112dSShreyansh Jain 	if (!dpaa_intf) {
1306ff9e112dSShreyansh Jain 		DPAA_PMD_WARN("Already closed or not started");
1307ff9e112dSShreyansh Jain 		return -1;
1308ff9e112dSShreyansh Jain 	}
1309ff9e112dSShreyansh Jain 
1310ff9e112dSShreyansh Jain 	dpaa_eth_dev_close(dev);
1311ff9e112dSShreyansh Jain 
131237f9b54bSShreyansh Jain 	/* release configuration memory */
131337f9b54bSShreyansh Jain 	if (dpaa_intf->fc_conf)
131437f9b54bSShreyansh Jain 		rte_free(dpaa_intf->fc_conf);
131537f9b54bSShreyansh Jain 
131662f53995SHemant Agrawal 	/* Release RX congestion Groups */
131762f53995SHemant Agrawal 	if (dpaa_intf->cgr_rx) {
131862f53995SHemant Agrawal 		for (loop = 0; loop < dpaa_intf->nb_rx_queues; loop++)
131962f53995SHemant Agrawal 			qman_delete_cgr(&dpaa_intf->cgr_rx[loop]);
132062f53995SHemant Agrawal 
132162f53995SHemant Agrawal 		qman_release_cgrid_range(dpaa_intf->cgr_rx[loop].cgrid,
132262f53995SHemant Agrawal 					 dpaa_intf->nb_rx_queues);
132362f53995SHemant Agrawal 	}
132462f53995SHemant Agrawal 
132562f53995SHemant Agrawal 	rte_free(dpaa_intf->cgr_rx);
132662f53995SHemant Agrawal 	dpaa_intf->cgr_rx = NULL;
132762f53995SHemant Agrawal 
132837f9b54bSShreyansh Jain 	rte_free(dpaa_intf->rx_queues);
132937f9b54bSShreyansh Jain 	dpaa_intf->rx_queues = NULL;
133037f9b54bSShreyansh Jain 
133137f9b54bSShreyansh Jain 	rte_free(dpaa_intf->tx_queues);
133237f9b54bSShreyansh Jain 	dpaa_intf->tx_queues = NULL;
133337f9b54bSShreyansh Jain 
133437f9b54bSShreyansh Jain 	/* free memory for storing MAC addresses */
133537f9b54bSShreyansh Jain 	rte_free(dev->data->mac_addrs);
133637f9b54bSShreyansh Jain 	dev->data->mac_addrs = NULL;
133737f9b54bSShreyansh Jain 
1338ff9e112dSShreyansh Jain 	dev->dev_ops = NULL;
1339ff9e112dSShreyansh Jain 	dev->rx_pkt_burst = NULL;
1340ff9e112dSShreyansh Jain 	dev->tx_pkt_burst = NULL;
1341ff9e112dSShreyansh Jain 
1342ff9e112dSShreyansh Jain 	return 0;
1343ff9e112dSShreyansh Jain }
1344ff9e112dSShreyansh Jain 
1345ff9e112dSShreyansh Jain static int
1346ff9e112dSShreyansh Jain rte_dpaa_probe(struct rte_dpaa_driver *dpaa_drv,
1347ff9e112dSShreyansh Jain 	       struct rte_dpaa_device *dpaa_dev)
1348ff9e112dSShreyansh Jain {
1349ff9e112dSShreyansh Jain 	int diag;
1350ff9e112dSShreyansh Jain 	int ret;
1351ff9e112dSShreyansh Jain 	struct rte_eth_dev *eth_dev;
1352ff9e112dSShreyansh Jain 
1353ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1354ff9e112dSShreyansh Jain 
1355ff9e112dSShreyansh Jain 	/* In case of secondary process, the device is already configured
1356ff9e112dSShreyansh Jain 	 * and no further action is required, except portal initialization
1357ff9e112dSShreyansh Jain 	 * and verifying secondary attachment to port name.
1358ff9e112dSShreyansh Jain 	 */
1359ff9e112dSShreyansh Jain 	if (rte_eal_process_type() != RTE_PROC_PRIMARY) {
1360ff9e112dSShreyansh Jain 		eth_dev = rte_eth_dev_attach_secondary(dpaa_dev->name);
1361ff9e112dSShreyansh Jain 		if (!eth_dev)
1362ff9e112dSShreyansh Jain 			return -ENOMEM;
1363ff9e112dSShreyansh Jain 		return 0;
1364ff9e112dSShreyansh Jain 	}
1365ff9e112dSShreyansh Jain 
1366ff9e112dSShreyansh Jain 	if (!is_global_init) {
1367ff9e112dSShreyansh Jain 		/* One time load of Qman/Bman drivers */
1368ff9e112dSShreyansh Jain 		ret = qman_global_init();
1369ff9e112dSShreyansh Jain 		if (ret) {
1370ff9e112dSShreyansh Jain 			DPAA_PMD_ERR("QMAN initialization failed: %d",
1371ff9e112dSShreyansh Jain 				     ret);
1372ff9e112dSShreyansh Jain 			return ret;
1373ff9e112dSShreyansh Jain 		}
1374ff9e112dSShreyansh Jain 		ret = bman_global_init();
1375ff9e112dSShreyansh Jain 		if (ret) {
1376ff9e112dSShreyansh Jain 			DPAA_PMD_ERR("BMAN initialization failed: %d",
1377ff9e112dSShreyansh Jain 				     ret);
1378ff9e112dSShreyansh Jain 			return ret;
1379ff9e112dSShreyansh Jain 		}
1380ff9e112dSShreyansh Jain 
1381ff9e112dSShreyansh Jain 		is_global_init = 1;
1382ff9e112dSShreyansh Jain 	}
1383ff9e112dSShreyansh Jain 
13845d944582SNipun Gupta 	if (unlikely(!RTE_PER_LCORE(dpaa_io))) {
1385ff9e112dSShreyansh Jain 		ret = rte_dpaa_portal_init((void *)1);
1386ff9e112dSShreyansh Jain 		if (ret) {
1387ff9e112dSShreyansh Jain 			DPAA_PMD_ERR("Unable to initialize portal");
1388ff9e112dSShreyansh Jain 			return ret;
1389ff9e112dSShreyansh Jain 		}
13905d944582SNipun Gupta 	}
1391ff9e112dSShreyansh Jain 
1392ff9e112dSShreyansh Jain 	eth_dev = rte_eth_dev_allocate(dpaa_dev->name);
1393ff9e112dSShreyansh Jain 	if (eth_dev == NULL)
1394ff9e112dSShreyansh Jain 		return -ENOMEM;
1395ff9e112dSShreyansh Jain 
1396ff9e112dSShreyansh Jain 	eth_dev->data->dev_private = rte_zmalloc(
1397ff9e112dSShreyansh Jain 					"ethdev private structure",
1398ff9e112dSShreyansh Jain 					sizeof(struct dpaa_if),
1399ff9e112dSShreyansh Jain 					RTE_CACHE_LINE_SIZE);
1400ff9e112dSShreyansh Jain 	if (!eth_dev->data->dev_private) {
1401ff9e112dSShreyansh Jain 		DPAA_PMD_ERR("Cannot allocate memzone for port data");
1402ff9e112dSShreyansh Jain 		rte_eth_dev_release_port(eth_dev);
1403ff9e112dSShreyansh Jain 		return -ENOMEM;
1404ff9e112dSShreyansh Jain 	}
1405ff9e112dSShreyansh Jain 
1406ff9e112dSShreyansh Jain 	eth_dev->device = &dpaa_dev->device;
1407ff9e112dSShreyansh Jain 	eth_dev->device->driver = &dpaa_drv->driver;
1408ff9e112dSShreyansh Jain 	dpaa_dev->eth_dev = eth_dev;
1409ff9e112dSShreyansh Jain 
1410ff9e112dSShreyansh Jain 	/* Invoke PMD device initialization function */
1411ff9e112dSShreyansh Jain 	diag = dpaa_dev_init(eth_dev);
1412ff9e112dSShreyansh Jain 	if (diag == 0)
1413ff9e112dSShreyansh Jain 		return 0;
1414ff9e112dSShreyansh Jain 
1415ff9e112dSShreyansh Jain 	if (rte_eal_process_type() == RTE_PROC_PRIMARY)
1416ff9e112dSShreyansh Jain 		rte_free(eth_dev->data->dev_private);
1417ff9e112dSShreyansh Jain 
1418ff9e112dSShreyansh Jain 	rte_eth_dev_release_port(eth_dev);
1419ff9e112dSShreyansh Jain 	return diag;
1420ff9e112dSShreyansh Jain }
1421ff9e112dSShreyansh Jain 
1422ff9e112dSShreyansh Jain static int
1423ff9e112dSShreyansh Jain rte_dpaa_remove(struct rte_dpaa_device *dpaa_dev)
1424ff9e112dSShreyansh Jain {
1425ff9e112dSShreyansh Jain 	struct rte_eth_dev *eth_dev;
1426ff9e112dSShreyansh Jain 
1427ff9e112dSShreyansh Jain 	PMD_INIT_FUNC_TRACE();
1428ff9e112dSShreyansh Jain 
1429ff9e112dSShreyansh Jain 	eth_dev = dpaa_dev->eth_dev;
1430ff9e112dSShreyansh Jain 	dpaa_dev_uninit(eth_dev);
1431ff9e112dSShreyansh Jain 
1432ff9e112dSShreyansh Jain 	if (rte_eal_process_type() == RTE_PROC_PRIMARY)
1433ff9e112dSShreyansh Jain 		rte_free(eth_dev->data->dev_private);
1434ff9e112dSShreyansh Jain 
1435ff9e112dSShreyansh Jain 	rte_eth_dev_release_port(eth_dev);
1436ff9e112dSShreyansh Jain 
1437ff9e112dSShreyansh Jain 	return 0;
1438ff9e112dSShreyansh Jain }
1439ff9e112dSShreyansh Jain 
1440ff9e112dSShreyansh Jain static struct rte_dpaa_driver rte_dpaa_pmd = {
1441ff9e112dSShreyansh Jain 	.drv_type = FSL_DPAA_ETH,
1442ff9e112dSShreyansh Jain 	.probe = rte_dpaa_probe,
1443ff9e112dSShreyansh Jain 	.remove = rte_dpaa_remove,
1444ff9e112dSShreyansh Jain };
1445ff9e112dSShreyansh Jain 
1446ff9e112dSShreyansh Jain RTE_PMD_REGISTER_DPAA(net_dpaa, rte_dpaa_pmd);
1447