1d81734caSHemant Agrawal /* SPDX-License-Identifier: BSD-3-Clause 2ff9e112dSShreyansh Jain * 3ff9e112dSShreyansh Jain * Copyright 2016 Freescale Semiconductor, Inc. All rights reserved. 4d81734caSHemant Agrawal * Copyright 2017 NXP 5ff9e112dSShreyansh Jain * 6ff9e112dSShreyansh Jain */ 7ff9e112dSShreyansh Jain /* System headers */ 8ff9e112dSShreyansh Jain #include <stdio.h> 9ff9e112dSShreyansh Jain #include <inttypes.h> 10ff9e112dSShreyansh Jain #include <unistd.h> 11ff9e112dSShreyansh Jain #include <limits.h> 12ff9e112dSShreyansh Jain #include <sched.h> 13ff9e112dSShreyansh Jain #include <signal.h> 14ff9e112dSShreyansh Jain #include <pthread.h> 15ff9e112dSShreyansh Jain #include <sys/types.h> 16ff9e112dSShreyansh Jain #include <sys/syscall.h> 17ff9e112dSShreyansh Jain 18ff9e112dSShreyansh Jain #include <rte_byteorder.h> 19ff9e112dSShreyansh Jain #include <rte_common.h> 20ff9e112dSShreyansh Jain #include <rte_interrupts.h> 21ff9e112dSShreyansh Jain #include <rte_log.h> 22ff9e112dSShreyansh Jain #include <rte_debug.h> 23ff9e112dSShreyansh Jain #include <rte_pci.h> 24ff9e112dSShreyansh Jain #include <rte_atomic.h> 25ff9e112dSShreyansh Jain #include <rte_branch_prediction.h> 26ff9e112dSShreyansh Jain #include <rte_memory.h> 27ff9e112dSShreyansh Jain #include <rte_tailq.h> 28ff9e112dSShreyansh Jain #include <rte_eal.h> 29ff9e112dSShreyansh Jain #include <rte_alarm.h> 30ff9e112dSShreyansh Jain #include <rte_ether.h> 31ff9e112dSShreyansh Jain #include <rte_ethdev.h> 32ff9e112dSShreyansh Jain #include <rte_malloc.h> 33ff9e112dSShreyansh Jain #include <rte_ring.h> 34ff9e112dSShreyansh Jain 35ff9e112dSShreyansh Jain #include <rte_dpaa_bus.h> 36ff9e112dSShreyansh Jain #include <rte_dpaa_logs.h> 3737f9b54bSShreyansh Jain #include <dpaa_mempool.h> 38ff9e112dSShreyansh Jain 39ff9e112dSShreyansh Jain #include <dpaa_ethdev.h> 4037f9b54bSShreyansh Jain #include <dpaa_rxtx.h> 418c3495f5SHemant Agrawal #include <rte_pmd_dpaa.h> 4237f9b54bSShreyansh Jain 4337f9b54bSShreyansh Jain #include <fsl_usd.h> 4437f9b54bSShreyansh Jain #include <fsl_qman.h> 4537f9b54bSShreyansh Jain #include <fsl_bman.h> 4637f9b54bSShreyansh Jain #include <fsl_fman.h> 47ff9e112dSShreyansh Jain 48ff9e112dSShreyansh Jain /* Keep track of whether QMAN and BMAN have been globally initialized */ 49ff9e112dSShreyansh Jain static int is_global_init; 50*0c504f69SHemant Agrawal /* At present we only allow up to 4 push mode queues - as each of this queue 51*0c504f69SHemant Agrawal * need dedicated portal and we are short of portals. 52*0c504f69SHemant Agrawal */ 53*0c504f69SHemant Agrawal #define DPAA_MAX_PUSH_MODE_QUEUE 4 54*0c504f69SHemant Agrawal 55*0c504f69SHemant Agrawal static int dpaa_push_mode_max_queue = DPAA_MAX_PUSH_MODE_QUEUE; 56*0c504f69SHemant Agrawal static int dpaa_push_queue_idx; /* Queue index which are in push mode*/ 57*0c504f69SHemant Agrawal 58ff9e112dSShreyansh Jain 5962f53995SHemant Agrawal /* Per FQ Taildrop in frame count */ 6062f53995SHemant Agrawal static unsigned int td_threshold = CGR_RX_PERFQ_THRESH; 6162f53995SHemant Agrawal 62b21ed3e2SHemant Agrawal struct rte_dpaa_xstats_name_off { 63b21ed3e2SHemant Agrawal char name[RTE_ETH_XSTATS_NAME_SIZE]; 64b21ed3e2SHemant Agrawal uint32_t offset; 65b21ed3e2SHemant Agrawal }; 66b21ed3e2SHemant Agrawal 67b21ed3e2SHemant Agrawal static const struct rte_dpaa_xstats_name_off dpaa_xstats_strings[] = { 68b21ed3e2SHemant Agrawal {"rx_align_err", 69b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, raln)}, 70b21ed3e2SHemant Agrawal {"rx_valid_pause", 71b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rxpf)}, 72b21ed3e2SHemant Agrawal {"rx_fcs_err", 73b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rfcs)}, 74b21ed3e2SHemant Agrawal {"rx_vlan_frame", 75b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rvlan)}, 76b21ed3e2SHemant Agrawal {"rx_frame_err", 77b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rerr)}, 78b21ed3e2SHemant Agrawal {"rx_drop_err", 79b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rdrp)}, 80b21ed3e2SHemant Agrawal {"rx_undersized", 81b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rund)}, 82b21ed3e2SHemant Agrawal {"rx_oversize_err", 83b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rovr)}, 84b21ed3e2SHemant Agrawal {"rx_fragment_pkt", 85b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rfrg)}, 86b21ed3e2SHemant Agrawal {"tx_valid_pause", 87b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, txpf)}, 88b21ed3e2SHemant Agrawal {"tx_fcs_err", 89b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, terr)}, 90b21ed3e2SHemant Agrawal {"tx_vlan_frame", 91b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, tvlan)}, 92b21ed3e2SHemant Agrawal {"rx_undersized", 93b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, tund)}, 94b21ed3e2SHemant Agrawal }; 95b21ed3e2SHemant Agrawal 968c3495f5SHemant Agrawal static struct rte_dpaa_driver rte_dpaa_pmd; 978c3495f5SHemant Agrawal 98ff9e112dSShreyansh Jain static int 990cbec027SShreyansh Jain dpaa_mtu_set(struct rte_eth_dev *dev, uint16_t mtu) 1000cbec027SShreyansh Jain { 1010cbec027SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 1029658ac3aSAshish Jain uint32_t frame_size = mtu + ETHER_HDR_LEN + ETHER_CRC_LEN 1039658ac3aSAshish Jain + VLAN_TAG_SIZE; 1040cbec027SShreyansh Jain 1050cbec027SShreyansh Jain PMD_INIT_FUNC_TRACE(); 1060cbec027SShreyansh Jain 1079658ac3aSAshish Jain if (mtu < ETHER_MIN_MTU || frame_size > DPAA_MAX_RX_PKT_LEN) 1080cbec027SShreyansh Jain return -EINVAL; 1099658ac3aSAshish Jain if (frame_size > ETHER_MAX_LEN) 11025f85419SShreyansh Jain dev->data->dev_conf.rxmode.jumbo_frame = 1; 11125f85419SShreyansh Jain else 1120cbec027SShreyansh Jain dev->data->dev_conf.rxmode.jumbo_frame = 0; 11325f85419SShreyansh Jain 1149658ac3aSAshish Jain dev->data->dev_conf.rxmode.max_rx_pkt_len = frame_size; 1150cbec027SShreyansh Jain 1169658ac3aSAshish Jain fman_if_set_maxfrm(dpaa_intf->fif, frame_size); 1170cbec027SShreyansh Jain 1180cbec027SShreyansh Jain return 0; 1190cbec027SShreyansh Jain } 1200cbec027SShreyansh Jain 1210cbec027SShreyansh Jain static int 122ff9e112dSShreyansh Jain dpaa_eth_dev_configure(struct rte_eth_dev *dev __rte_unused) 123ff9e112dSShreyansh Jain { 1249658ac3aSAshish Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 1259658ac3aSAshish Jain 126ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 127ff9e112dSShreyansh Jain 12825f85419SShreyansh Jain if (dev->data->dev_conf.rxmode.jumbo_frame == 1) { 12925f85419SShreyansh Jain if (dev->data->dev_conf.rxmode.max_rx_pkt_len <= 1309658ac3aSAshish Jain DPAA_MAX_RX_PKT_LEN) { 1319658ac3aSAshish Jain fman_if_set_maxfrm(dpaa_intf->fif, 13225f85419SShreyansh Jain dev->data->dev_conf.rxmode.max_rx_pkt_len); 1339658ac3aSAshish Jain return 0; 1349658ac3aSAshish Jain } else { 13525f85419SShreyansh Jain return -1; 13625f85419SShreyansh Jain } 1379658ac3aSAshish Jain } 138ff9e112dSShreyansh Jain return 0; 139ff9e112dSShreyansh Jain } 140ff9e112dSShreyansh Jain 141a7bdc3bdSShreyansh Jain static const uint32_t * 142a7bdc3bdSShreyansh Jain dpaa_supported_ptypes_get(struct rte_eth_dev *dev) 143a7bdc3bdSShreyansh Jain { 144a7bdc3bdSShreyansh Jain static const uint32_t ptypes[] = { 145a7bdc3bdSShreyansh Jain /*todo -= add more types */ 146a7bdc3bdSShreyansh Jain RTE_PTYPE_L2_ETHER, 147a7bdc3bdSShreyansh Jain RTE_PTYPE_L3_IPV4, 148a7bdc3bdSShreyansh Jain RTE_PTYPE_L3_IPV4_EXT, 149a7bdc3bdSShreyansh Jain RTE_PTYPE_L3_IPV6, 150a7bdc3bdSShreyansh Jain RTE_PTYPE_L3_IPV6_EXT, 151a7bdc3bdSShreyansh Jain RTE_PTYPE_L4_TCP, 152a7bdc3bdSShreyansh Jain RTE_PTYPE_L4_UDP, 153a7bdc3bdSShreyansh Jain RTE_PTYPE_L4_SCTP 154a7bdc3bdSShreyansh Jain }; 155a7bdc3bdSShreyansh Jain 156a7bdc3bdSShreyansh Jain PMD_INIT_FUNC_TRACE(); 157a7bdc3bdSShreyansh Jain 158a7bdc3bdSShreyansh Jain if (dev->rx_pkt_burst == dpaa_eth_queue_rx) 159a7bdc3bdSShreyansh Jain return ptypes; 160a7bdc3bdSShreyansh Jain return NULL; 161a7bdc3bdSShreyansh Jain } 162a7bdc3bdSShreyansh Jain 163ff9e112dSShreyansh Jain static int dpaa_eth_dev_start(struct rte_eth_dev *dev) 164ff9e112dSShreyansh Jain { 16537f9b54bSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 16637f9b54bSShreyansh Jain 167ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 168ff9e112dSShreyansh Jain 169ff9e112dSShreyansh Jain /* Change tx callback to the real one */ 17037f9b54bSShreyansh Jain dev->tx_pkt_burst = dpaa_eth_queue_tx; 17137f9b54bSShreyansh Jain fman_if_enable_rx(dpaa_intf->fif); 172ff9e112dSShreyansh Jain 173ff9e112dSShreyansh Jain return 0; 174ff9e112dSShreyansh Jain } 175ff9e112dSShreyansh Jain 176ff9e112dSShreyansh Jain static void dpaa_eth_dev_stop(struct rte_eth_dev *dev) 177ff9e112dSShreyansh Jain { 17837f9b54bSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 17937f9b54bSShreyansh Jain 18037f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 18137f9b54bSShreyansh Jain 18237f9b54bSShreyansh Jain fman_if_disable_rx(dpaa_intf->fif); 18337f9b54bSShreyansh Jain dev->tx_pkt_burst = dpaa_eth_tx_drop_all; 184ff9e112dSShreyansh Jain } 185ff9e112dSShreyansh Jain 18637f9b54bSShreyansh Jain static void dpaa_eth_dev_close(struct rte_eth_dev *dev) 18737f9b54bSShreyansh Jain { 18837f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 18937f9b54bSShreyansh Jain 19037f9b54bSShreyansh Jain dpaa_eth_dev_stop(dev); 19137f9b54bSShreyansh Jain } 19237f9b54bSShreyansh Jain 193cf0fab1dSHemant Agrawal static int 194cf0fab1dSHemant Agrawal dpaa_fw_version_get(struct rte_eth_dev *dev __rte_unused, 195cf0fab1dSHemant Agrawal char *fw_version, 196cf0fab1dSHemant Agrawal size_t fw_size) 197cf0fab1dSHemant Agrawal { 198cf0fab1dSHemant Agrawal int ret; 199cf0fab1dSHemant Agrawal FILE *svr_file = NULL; 200cf0fab1dSHemant Agrawal unsigned int svr_ver = 0; 201cf0fab1dSHemant Agrawal 202cf0fab1dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 203cf0fab1dSHemant Agrawal 204cf0fab1dSHemant Agrawal svr_file = fopen(DPAA_SOC_ID_FILE, "r"); 205cf0fab1dSHemant Agrawal if (!svr_file) { 206cf0fab1dSHemant Agrawal DPAA_PMD_ERR("Unable to open SoC device"); 207cf0fab1dSHemant Agrawal return -ENOTSUP; /* Not supported on this infra */ 208cf0fab1dSHemant Agrawal } 2093b59b73dSHemant Agrawal if (fscanf(svr_file, "svr:%x", &svr_ver) > 0) 2103b59b73dSHemant Agrawal dpaa_svr_family = svr_ver & SVR_MASK; 2113b59b73dSHemant Agrawal else 212cf0fab1dSHemant Agrawal DPAA_PMD_ERR("Unable to read SoC device"); 213cf0fab1dSHemant Agrawal 214a8e78906SHemant Agrawal fclose(svr_file); 215cf0fab1dSHemant Agrawal 216a8e78906SHemant Agrawal ret = snprintf(fw_version, fw_size, "SVR:%x-fman-v%x", 217a8e78906SHemant Agrawal svr_ver, fman_ip_rev); 218cf0fab1dSHemant Agrawal ret += 1; /* add the size of '\0' */ 219a8e78906SHemant Agrawal 220cf0fab1dSHemant Agrawal if (fw_size < (uint32_t)ret) 221cf0fab1dSHemant Agrawal return ret; 222cf0fab1dSHemant Agrawal else 223cf0fab1dSHemant Agrawal return 0; 224cf0fab1dSHemant Agrawal } 225cf0fab1dSHemant Agrawal 226799db456SShreyansh Jain static void dpaa_eth_dev_info(struct rte_eth_dev *dev, 227799db456SShreyansh Jain struct rte_eth_dev_info *dev_info) 228799db456SShreyansh Jain { 229799db456SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 230799db456SShreyansh Jain 231799db456SShreyansh Jain PMD_INIT_FUNC_TRACE(); 232799db456SShreyansh Jain 233799db456SShreyansh Jain dev_info->max_rx_queues = dpaa_intf->nb_rx_queues; 234799db456SShreyansh Jain dev_info->max_tx_queues = dpaa_intf->nb_tx_queues; 235799db456SShreyansh Jain dev_info->min_rx_bufsize = DPAA_MIN_RX_BUF_SIZE; 236799db456SShreyansh Jain dev_info->max_rx_pktlen = DPAA_MAX_RX_PKT_LEN; 237799db456SShreyansh Jain dev_info->max_mac_addrs = DPAA_MAX_MAC_FILTER; 238799db456SShreyansh Jain dev_info->max_hash_mac_addrs = 0; 239799db456SShreyansh Jain dev_info->max_vfs = 0; 240799db456SShreyansh Jain dev_info->max_vmdq_pools = ETH_16_POOLS; 2414fa5e0bbSShreyansh Jain dev_info->flow_type_rss_offloads = DPAA_RSS_OFFLOAD_ALL; 242799db456SShreyansh Jain dev_info->speed_capa = (ETH_LINK_SPEED_1G | 243799db456SShreyansh Jain ETH_LINK_SPEED_10G); 244a7bdc3bdSShreyansh Jain dev_info->rx_offload_capa = 245a7bdc3bdSShreyansh Jain (DEV_RX_OFFLOAD_IPV4_CKSUM | 246a7bdc3bdSShreyansh Jain DEV_RX_OFFLOAD_UDP_CKSUM | 247a7bdc3bdSShreyansh Jain DEV_RX_OFFLOAD_TCP_CKSUM); 2485a8cf1beSShreyansh Jain dev_info->tx_offload_capa = 2495a8cf1beSShreyansh Jain (DEV_TX_OFFLOAD_IPV4_CKSUM | 2505a8cf1beSShreyansh Jain DEV_TX_OFFLOAD_UDP_CKSUM | 2515a8cf1beSShreyansh Jain DEV_TX_OFFLOAD_TCP_CKSUM); 252799db456SShreyansh Jain } 253799db456SShreyansh Jain 254e124a69fSShreyansh Jain static int dpaa_eth_link_update(struct rte_eth_dev *dev, 255e124a69fSShreyansh Jain int wait_to_complete __rte_unused) 256e124a69fSShreyansh Jain { 257e124a69fSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 258e124a69fSShreyansh Jain struct rte_eth_link *link = &dev->data->dev_link; 259e124a69fSShreyansh Jain 260e124a69fSShreyansh Jain PMD_INIT_FUNC_TRACE(); 261e124a69fSShreyansh Jain 262e124a69fSShreyansh Jain if (dpaa_intf->fif->mac_type == fman_mac_1g) 263e124a69fSShreyansh Jain link->link_speed = 1000; 264e124a69fSShreyansh Jain else if (dpaa_intf->fif->mac_type == fman_mac_10g) 265e124a69fSShreyansh Jain link->link_speed = 10000; 266e124a69fSShreyansh Jain else 267e124a69fSShreyansh Jain DPAA_PMD_ERR("invalid link_speed: %s, %d", 268e124a69fSShreyansh Jain dpaa_intf->name, dpaa_intf->fif->mac_type); 269e124a69fSShreyansh Jain 270e124a69fSShreyansh Jain link->link_status = dpaa_intf->valid; 271e124a69fSShreyansh Jain link->link_duplex = ETH_LINK_FULL_DUPLEX; 272e124a69fSShreyansh Jain link->link_autoneg = ETH_LINK_AUTONEG; 273e124a69fSShreyansh Jain return 0; 274e124a69fSShreyansh Jain } 275e124a69fSShreyansh Jain 276d5b0924bSMatan Azrad static int dpaa_eth_stats_get(struct rte_eth_dev *dev, 277e1ad3a05SShreyansh Jain struct rte_eth_stats *stats) 278e1ad3a05SShreyansh Jain { 279e1ad3a05SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 280e1ad3a05SShreyansh Jain 281e1ad3a05SShreyansh Jain PMD_INIT_FUNC_TRACE(); 282e1ad3a05SShreyansh Jain 283e1ad3a05SShreyansh Jain fman_if_stats_get(dpaa_intf->fif, stats); 284d5b0924bSMatan Azrad return 0; 285e1ad3a05SShreyansh Jain } 286e1ad3a05SShreyansh Jain 287e1ad3a05SShreyansh Jain static void dpaa_eth_stats_reset(struct rte_eth_dev *dev) 288e1ad3a05SShreyansh Jain { 289e1ad3a05SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 290e1ad3a05SShreyansh Jain 291e1ad3a05SShreyansh Jain PMD_INIT_FUNC_TRACE(); 292e1ad3a05SShreyansh Jain 293e1ad3a05SShreyansh Jain fman_if_stats_reset(dpaa_intf->fif); 294e1ad3a05SShreyansh Jain } 29595ef603dSShreyansh Jain 296b21ed3e2SHemant Agrawal static int 297b21ed3e2SHemant Agrawal dpaa_dev_xstats_get(struct rte_eth_dev *dev, struct rte_eth_xstat *xstats, 298b21ed3e2SHemant Agrawal unsigned int n) 299b21ed3e2SHemant Agrawal { 300b21ed3e2SHemant Agrawal struct dpaa_if *dpaa_intf = dev->data->dev_private; 301b21ed3e2SHemant Agrawal unsigned int i = 0, num = RTE_DIM(dpaa_xstats_strings); 302b21ed3e2SHemant Agrawal uint64_t values[sizeof(struct dpaa_if_stats) / 8]; 303b21ed3e2SHemant Agrawal 304b21ed3e2SHemant Agrawal if (xstats == NULL) 305b21ed3e2SHemant Agrawal return 0; 306b21ed3e2SHemant Agrawal 307b21ed3e2SHemant Agrawal if (n < num) 308b21ed3e2SHemant Agrawal return num; 309b21ed3e2SHemant Agrawal 310b21ed3e2SHemant Agrawal fman_if_stats_get_all(dpaa_intf->fif, values, 311b21ed3e2SHemant Agrawal sizeof(struct dpaa_if_stats) / 8); 312b21ed3e2SHemant Agrawal 313b21ed3e2SHemant Agrawal for (i = 0; i < num; i++) { 314b21ed3e2SHemant Agrawal xstats[i].id = i; 315b21ed3e2SHemant Agrawal xstats[i].value = values[dpaa_xstats_strings[i].offset / 8]; 316b21ed3e2SHemant Agrawal } 317b21ed3e2SHemant Agrawal return i; 318b21ed3e2SHemant Agrawal } 319b21ed3e2SHemant Agrawal 320b21ed3e2SHemant Agrawal static int 321b21ed3e2SHemant Agrawal dpaa_xstats_get_names(__rte_unused struct rte_eth_dev *dev, 322b21ed3e2SHemant Agrawal struct rte_eth_xstat_name *xstats_names, 323b21ed3e2SHemant Agrawal __rte_unused unsigned int limit) 324b21ed3e2SHemant Agrawal { 325b21ed3e2SHemant Agrawal unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings); 326b21ed3e2SHemant Agrawal 327b21ed3e2SHemant Agrawal if (xstats_names != NULL) 328b21ed3e2SHemant Agrawal for (i = 0; i < stat_cnt; i++) 329b21ed3e2SHemant Agrawal snprintf(xstats_names[i].name, 330b21ed3e2SHemant Agrawal sizeof(xstats_names[i].name), 331b21ed3e2SHemant Agrawal "%s", 332b21ed3e2SHemant Agrawal dpaa_xstats_strings[i].name); 333b21ed3e2SHemant Agrawal 334b21ed3e2SHemant Agrawal return stat_cnt; 335b21ed3e2SHemant Agrawal } 336b21ed3e2SHemant Agrawal 337b21ed3e2SHemant Agrawal static int 338b21ed3e2SHemant Agrawal dpaa_xstats_get_by_id(struct rte_eth_dev *dev, const uint64_t *ids, 339b21ed3e2SHemant Agrawal uint64_t *values, unsigned int n) 340b21ed3e2SHemant Agrawal { 341b21ed3e2SHemant Agrawal unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings); 342b21ed3e2SHemant Agrawal uint64_t values_copy[sizeof(struct dpaa_if_stats) / 8]; 343b21ed3e2SHemant Agrawal 344b21ed3e2SHemant Agrawal if (!ids) { 345b21ed3e2SHemant Agrawal struct dpaa_if *dpaa_intf = dev->data->dev_private; 346b21ed3e2SHemant Agrawal 347b21ed3e2SHemant Agrawal if (n < stat_cnt) 348b21ed3e2SHemant Agrawal return stat_cnt; 349b21ed3e2SHemant Agrawal 350b21ed3e2SHemant Agrawal if (!values) 351b21ed3e2SHemant Agrawal return 0; 352b21ed3e2SHemant Agrawal 353b21ed3e2SHemant Agrawal fman_if_stats_get_all(dpaa_intf->fif, values_copy, 354b21ed3e2SHemant Agrawal sizeof(struct dpaa_if_stats)); 355b21ed3e2SHemant Agrawal 356b21ed3e2SHemant Agrawal for (i = 0; i < stat_cnt; i++) 357b21ed3e2SHemant Agrawal values[i] = 358b21ed3e2SHemant Agrawal values_copy[dpaa_xstats_strings[i].offset / 8]; 359b21ed3e2SHemant Agrawal 360b21ed3e2SHemant Agrawal return stat_cnt; 361b21ed3e2SHemant Agrawal } 362b21ed3e2SHemant Agrawal 363b21ed3e2SHemant Agrawal dpaa_xstats_get_by_id(dev, NULL, values_copy, stat_cnt); 364b21ed3e2SHemant Agrawal 365b21ed3e2SHemant Agrawal for (i = 0; i < n; i++) { 366b21ed3e2SHemant Agrawal if (ids[i] >= stat_cnt) { 367b21ed3e2SHemant Agrawal DPAA_PMD_ERR("id value isn't valid"); 368b21ed3e2SHemant Agrawal return -1; 369b21ed3e2SHemant Agrawal } 370b21ed3e2SHemant Agrawal values[i] = values_copy[ids[i]]; 371b21ed3e2SHemant Agrawal } 372b21ed3e2SHemant Agrawal return n; 373b21ed3e2SHemant Agrawal } 374b21ed3e2SHemant Agrawal 375b21ed3e2SHemant Agrawal static int 376b21ed3e2SHemant Agrawal dpaa_xstats_get_names_by_id( 377b21ed3e2SHemant Agrawal struct rte_eth_dev *dev, 378b21ed3e2SHemant Agrawal struct rte_eth_xstat_name *xstats_names, 379b21ed3e2SHemant Agrawal const uint64_t *ids, 380b21ed3e2SHemant Agrawal unsigned int limit) 381b21ed3e2SHemant Agrawal { 382b21ed3e2SHemant Agrawal unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings); 383b21ed3e2SHemant Agrawal struct rte_eth_xstat_name xstats_names_copy[stat_cnt]; 384b21ed3e2SHemant Agrawal 385b21ed3e2SHemant Agrawal if (!ids) 386b21ed3e2SHemant Agrawal return dpaa_xstats_get_names(dev, xstats_names, limit); 387b21ed3e2SHemant Agrawal 388b21ed3e2SHemant Agrawal dpaa_xstats_get_names(dev, xstats_names_copy, limit); 389b21ed3e2SHemant Agrawal 390b21ed3e2SHemant Agrawal for (i = 0; i < limit; i++) { 391b21ed3e2SHemant Agrawal if (ids[i] >= stat_cnt) { 392b21ed3e2SHemant Agrawal DPAA_PMD_ERR("id value isn't valid"); 393b21ed3e2SHemant Agrawal return -1; 394b21ed3e2SHemant Agrawal } 395b21ed3e2SHemant Agrawal strcpy(xstats_names[i].name, xstats_names_copy[ids[i]].name); 396b21ed3e2SHemant Agrawal } 397b21ed3e2SHemant Agrawal return limit; 398b21ed3e2SHemant Agrawal } 399b21ed3e2SHemant Agrawal 40095ef603dSShreyansh Jain static void dpaa_eth_promiscuous_enable(struct rte_eth_dev *dev) 40195ef603dSShreyansh Jain { 40295ef603dSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 40395ef603dSShreyansh Jain 40495ef603dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 40595ef603dSShreyansh Jain 40695ef603dSShreyansh Jain fman_if_promiscuous_enable(dpaa_intf->fif); 40795ef603dSShreyansh Jain } 40895ef603dSShreyansh Jain 40995ef603dSShreyansh Jain static void dpaa_eth_promiscuous_disable(struct rte_eth_dev *dev) 41095ef603dSShreyansh Jain { 41195ef603dSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 41295ef603dSShreyansh Jain 41395ef603dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 41495ef603dSShreyansh Jain 41595ef603dSShreyansh Jain fman_if_promiscuous_disable(dpaa_intf->fif); 41695ef603dSShreyansh Jain } 41795ef603dSShreyansh Jain 41844dd70a3SShreyansh Jain static void dpaa_eth_multicast_enable(struct rte_eth_dev *dev) 41944dd70a3SShreyansh Jain { 42044dd70a3SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 42144dd70a3SShreyansh Jain 42244dd70a3SShreyansh Jain PMD_INIT_FUNC_TRACE(); 42344dd70a3SShreyansh Jain 42444dd70a3SShreyansh Jain fman_if_set_mcast_filter_table(dpaa_intf->fif); 42544dd70a3SShreyansh Jain } 42644dd70a3SShreyansh Jain 42744dd70a3SShreyansh Jain static void dpaa_eth_multicast_disable(struct rte_eth_dev *dev) 42844dd70a3SShreyansh Jain { 42944dd70a3SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 43044dd70a3SShreyansh Jain 43144dd70a3SShreyansh Jain PMD_INIT_FUNC_TRACE(); 43244dd70a3SShreyansh Jain 43344dd70a3SShreyansh Jain fman_if_reset_mcast_filter_table(dpaa_intf->fif); 43444dd70a3SShreyansh Jain } 43544dd70a3SShreyansh Jain 43637f9b54bSShreyansh Jain static 43737f9b54bSShreyansh Jain int dpaa_eth_rx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx, 43862f53995SHemant Agrawal uint16_t nb_desc, 43937f9b54bSShreyansh Jain unsigned int socket_id __rte_unused, 44037f9b54bSShreyansh Jain const struct rte_eth_rxconf *rx_conf __rte_unused, 44137f9b54bSShreyansh Jain struct rte_mempool *mp) 44237f9b54bSShreyansh Jain { 44337f9b54bSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 44462f53995SHemant Agrawal struct qman_fq *rxq = &dpaa_intf->rx_queues[queue_idx]; 445*0c504f69SHemant Agrawal struct qm_mcc_initfq opts = {0}; 446*0c504f69SHemant Agrawal u32 flags = 0; 447*0c504f69SHemant Agrawal int ret; 44837f9b54bSShreyansh Jain 44937f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 45037f9b54bSShreyansh Jain 45137f9b54bSShreyansh Jain DPAA_PMD_INFO("Rx queue setup for queue index: %d", queue_idx); 45237f9b54bSShreyansh Jain 45337f9b54bSShreyansh Jain if (!dpaa_intf->bp_info || dpaa_intf->bp_info->mp != mp) { 45437f9b54bSShreyansh Jain struct fman_if_ic_params icp; 45537f9b54bSShreyansh Jain uint32_t fd_offset; 45637f9b54bSShreyansh Jain uint32_t bp_size; 45737f9b54bSShreyansh Jain 45837f9b54bSShreyansh Jain if (!mp->pool_data) { 45937f9b54bSShreyansh Jain DPAA_PMD_ERR("Not an offloaded buffer pool!"); 46037f9b54bSShreyansh Jain return -1; 46137f9b54bSShreyansh Jain } 46237f9b54bSShreyansh Jain dpaa_intf->bp_info = DPAA_MEMPOOL_TO_POOL_INFO(mp); 46337f9b54bSShreyansh Jain 46437f9b54bSShreyansh Jain memset(&icp, 0, sizeof(icp)); 46537f9b54bSShreyansh Jain /* set ICEOF for to the default value , which is 0*/ 46637f9b54bSShreyansh Jain icp.iciof = DEFAULT_ICIOF; 46737f9b54bSShreyansh Jain icp.iceof = DEFAULT_RX_ICEOF; 46837f9b54bSShreyansh Jain icp.icsz = DEFAULT_ICSZ; 46937f9b54bSShreyansh Jain fman_if_set_ic_params(dpaa_intf->fif, &icp); 47037f9b54bSShreyansh Jain 47137f9b54bSShreyansh Jain fd_offset = RTE_PKTMBUF_HEADROOM + DPAA_HW_BUF_RESERVE; 47237f9b54bSShreyansh Jain fman_if_set_fdoff(dpaa_intf->fif, fd_offset); 47337f9b54bSShreyansh Jain 47437f9b54bSShreyansh Jain /* Buffer pool size should be equal to Dataroom Size*/ 47537f9b54bSShreyansh Jain bp_size = rte_pktmbuf_data_room_size(mp); 47637f9b54bSShreyansh Jain fman_if_set_bp(dpaa_intf->fif, mp->size, 47737f9b54bSShreyansh Jain dpaa_intf->bp_info->bpid, bp_size); 47837f9b54bSShreyansh Jain dpaa_intf->valid = 1; 47937f9b54bSShreyansh Jain DPAA_PMD_INFO("if =%s - fd_offset = %d offset = %d", 48037f9b54bSShreyansh Jain dpaa_intf->name, fd_offset, 48137f9b54bSShreyansh Jain fman_if_get_fdoff(dpaa_intf->fif)); 48237f9b54bSShreyansh Jain } 483*0c504f69SHemant Agrawal /* checking if push mode only, no error check for now */ 484*0c504f69SHemant Agrawal if (dpaa_push_mode_max_queue > dpaa_push_queue_idx) { 485*0c504f69SHemant Agrawal dpaa_push_queue_idx++; 486*0c504f69SHemant Agrawal opts.we_mask = QM_INITFQ_WE_FQCTRL | QM_INITFQ_WE_CONTEXTA; 487*0c504f69SHemant Agrawal opts.fqd.fq_ctrl = QM_FQCTRL_AVOIDBLOCK | 488*0c504f69SHemant Agrawal QM_FQCTRL_CTXASTASHING | 489*0c504f69SHemant Agrawal QM_FQCTRL_PREFERINCACHE; 490*0c504f69SHemant Agrawal opts.fqd.context_a.stashing.exclusive = 0; 491*0c504f69SHemant Agrawal opts.fqd.context_a.stashing.annotation_cl = 492*0c504f69SHemant Agrawal DPAA_IF_RX_ANNOTATION_STASH; 493*0c504f69SHemant Agrawal opts.fqd.context_a.stashing.data_cl = DPAA_IF_RX_DATA_STASH; 494*0c504f69SHemant Agrawal opts.fqd.context_a.stashing.context_cl = 495*0c504f69SHemant Agrawal DPAA_IF_RX_CONTEXT_STASH; 49662f53995SHemant Agrawal 497*0c504f69SHemant Agrawal /*Create a channel and associate given queue with the channel*/ 498*0c504f69SHemant Agrawal qman_alloc_pool_range((u32 *)&rxq->ch_id, 1, 1, 0); 499*0c504f69SHemant Agrawal opts.we_mask = opts.we_mask | QM_INITFQ_WE_DESTWQ; 500*0c504f69SHemant Agrawal opts.fqd.dest.channel = rxq->ch_id; 501*0c504f69SHemant Agrawal opts.fqd.dest.wq = DPAA_IF_RX_PRIORITY; 502*0c504f69SHemant Agrawal flags = QMAN_INITFQ_FLAG_SCHED; 503*0c504f69SHemant Agrawal 504*0c504f69SHemant Agrawal /* Configure tail drop */ 505*0c504f69SHemant Agrawal if (dpaa_intf->cgr_rx) { 506*0c504f69SHemant Agrawal opts.we_mask |= QM_INITFQ_WE_CGID; 507*0c504f69SHemant Agrawal opts.fqd.cgid = dpaa_intf->cgr_rx[queue_idx].cgrid; 508*0c504f69SHemant Agrawal opts.fqd.fq_ctrl |= QM_FQCTRL_CGE; 509*0c504f69SHemant Agrawal } 510*0c504f69SHemant Agrawal ret = qman_init_fq(rxq, flags, &opts); 511*0c504f69SHemant Agrawal if (ret) 512*0c504f69SHemant Agrawal DPAA_PMD_ERR("Channel/Queue association failed. fqid %d" 513*0c504f69SHemant Agrawal " ret: %d", rxq->fqid, ret); 514*0c504f69SHemant Agrawal rxq->cb.dqrr_dpdk_cb = dpaa_rx_cb; 515*0c504f69SHemant Agrawal rxq->is_static = true; 516*0c504f69SHemant Agrawal } 51762f53995SHemant Agrawal dev->data->rx_queues[queue_idx] = rxq; 51862f53995SHemant Agrawal 51962f53995SHemant Agrawal /* configure the CGR size as per the desc size */ 52062f53995SHemant Agrawal if (dpaa_intf->cgr_rx) { 52162f53995SHemant Agrawal struct qm_mcc_initcgr cgr_opts = {0}; 52262f53995SHemant Agrawal 52362f53995SHemant Agrawal /* Enable tail drop with cgr on this queue */ 52462f53995SHemant Agrawal qm_cgr_cs_thres_set64(&cgr_opts.cgr.cs_thres, nb_desc, 0); 52562f53995SHemant Agrawal ret = qman_modify_cgr(dpaa_intf->cgr_rx, 0, &cgr_opts); 52662f53995SHemant Agrawal if (ret) { 52762f53995SHemant Agrawal DPAA_PMD_WARN( 52862f53995SHemant Agrawal "rx taildrop modify fail on fqid %d (ret=%d)", 52962f53995SHemant Agrawal rxq->fqid, ret); 53062f53995SHemant Agrawal } 53162f53995SHemant Agrawal } 53237f9b54bSShreyansh Jain 53337f9b54bSShreyansh Jain return 0; 53437f9b54bSShreyansh Jain } 53537f9b54bSShreyansh Jain 53637f9b54bSShreyansh Jain static 53737f9b54bSShreyansh Jain void dpaa_eth_rx_queue_release(void *rxq __rte_unused) 53837f9b54bSShreyansh Jain { 53937f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 54037f9b54bSShreyansh Jain } 54137f9b54bSShreyansh Jain 54237f9b54bSShreyansh Jain static 54337f9b54bSShreyansh Jain int dpaa_eth_tx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx, 54437f9b54bSShreyansh Jain uint16_t nb_desc __rte_unused, 54537f9b54bSShreyansh Jain unsigned int socket_id __rte_unused, 54637f9b54bSShreyansh Jain const struct rte_eth_txconf *tx_conf __rte_unused) 54737f9b54bSShreyansh Jain { 54837f9b54bSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 54937f9b54bSShreyansh Jain 55037f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 55137f9b54bSShreyansh Jain 55237f9b54bSShreyansh Jain DPAA_PMD_INFO("Tx queue setup for queue index: %d", queue_idx); 55337f9b54bSShreyansh Jain dev->data->tx_queues[queue_idx] = &dpaa_intf->tx_queues[queue_idx]; 55437f9b54bSShreyansh Jain return 0; 55537f9b54bSShreyansh Jain } 55637f9b54bSShreyansh Jain 55737f9b54bSShreyansh Jain static void dpaa_eth_tx_queue_release(void *txq __rte_unused) 558ff9e112dSShreyansh Jain { 559ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 560ff9e112dSShreyansh Jain } 561ff9e112dSShreyansh Jain 562b005d729SHemant Agrawal static uint32_t 563b005d729SHemant Agrawal dpaa_dev_rx_queue_count(struct rte_eth_dev *dev, uint16_t rx_queue_id) 564b005d729SHemant Agrawal { 565b005d729SHemant Agrawal struct dpaa_if *dpaa_intf = dev->data->dev_private; 566b005d729SHemant Agrawal struct qman_fq *rxq = &dpaa_intf->rx_queues[rx_queue_id]; 567b005d729SHemant Agrawal u32 frm_cnt = 0; 568b005d729SHemant Agrawal 569b005d729SHemant Agrawal PMD_INIT_FUNC_TRACE(); 570b005d729SHemant Agrawal 571b005d729SHemant Agrawal if (qman_query_fq_frm_cnt(rxq, &frm_cnt) == 0) { 572b005d729SHemant Agrawal RTE_LOG(DEBUG, PMD, "RX frame count for q(%d) is %u\n", 573b005d729SHemant Agrawal rx_queue_id, frm_cnt); 574b005d729SHemant Agrawal } 575b005d729SHemant Agrawal return frm_cnt; 576b005d729SHemant Agrawal } 577b005d729SHemant Agrawal 578e124a69fSShreyansh Jain static int dpaa_link_down(struct rte_eth_dev *dev) 579e124a69fSShreyansh Jain { 580e124a69fSShreyansh Jain PMD_INIT_FUNC_TRACE(); 581e124a69fSShreyansh Jain 582e124a69fSShreyansh Jain dpaa_eth_dev_stop(dev); 583e124a69fSShreyansh Jain return 0; 584e124a69fSShreyansh Jain } 585e124a69fSShreyansh Jain 586e124a69fSShreyansh Jain static int dpaa_link_up(struct rte_eth_dev *dev) 587e124a69fSShreyansh Jain { 588e124a69fSShreyansh Jain PMD_INIT_FUNC_TRACE(); 589e124a69fSShreyansh Jain 590e124a69fSShreyansh Jain dpaa_eth_dev_start(dev); 591e124a69fSShreyansh Jain return 0; 592e124a69fSShreyansh Jain } 593e124a69fSShreyansh Jain 594fe6c6032SShreyansh Jain static int 59512a4678aSShreyansh Jain dpaa_flow_ctrl_set(struct rte_eth_dev *dev, 59612a4678aSShreyansh Jain struct rte_eth_fc_conf *fc_conf) 59712a4678aSShreyansh Jain { 59812a4678aSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 59912a4678aSShreyansh Jain struct rte_eth_fc_conf *net_fc; 60012a4678aSShreyansh Jain 60112a4678aSShreyansh Jain PMD_INIT_FUNC_TRACE(); 60212a4678aSShreyansh Jain 60312a4678aSShreyansh Jain if (!(dpaa_intf->fc_conf)) { 60412a4678aSShreyansh Jain dpaa_intf->fc_conf = rte_zmalloc(NULL, 60512a4678aSShreyansh Jain sizeof(struct rte_eth_fc_conf), MAX_CACHELINE); 60612a4678aSShreyansh Jain if (!dpaa_intf->fc_conf) { 60712a4678aSShreyansh Jain DPAA_PMD_ERR("unable to save flow control info"); 60812a4678aSShreyansh Jain return -ENOMEM; 60912a4678aSShreyansh Jain } 61012a4678aSShreyansh Jain } 61112a4678aSShreyansh Jain net_fc = dpaa_intf->fc_conf; 61212a4678aSShreyansh Jain 61312a4678aSShreyansh Jain if (fc_conf->high_water < fc_conf->low_water) { 61412a4678aSShreyansh Jain DPAA_PMD_ERR("Incorrect Flow Control Configuration"); 61512a4678aSShreyansh Jain return -EINVAL; 61612a4678aSShreyansh Jain } 61712a4678aSShreyansh Jain 61812a4678aSShreyansh Jain if (fc_conf->mode == RTE_FC_NONE) { 61912a4678aSShreyansh Jain return 0; 62012a4678aSShreyansh Jain } else if (fc_conf->mode == RTE_FC_TX_PAUSE || 62112a4678aSShreyansh Jain fc_conf->mode == RTE_FC_FULL) { 62212a4678aSShreyansh Jain fman_if_set_fc_threshold(dpaa_intf->fif, fc_conf->high_water, 62312a4678aSShreyansh Jain fc_conf->low_water, 62412a4678aSShreyansh Jain dpaa_intf->bp_info->bpid); 62512a4678aSShreyansh Jain if (fc_conf->pause_time) 62612a4678aSShreyansh Jain fman_if_set_fc_quanta(dpaa_intf->fif, 62712a4678aSShreyansh Jain fc_conf->pause_time); 62812a4678aSShreyansh Jain } 62912a4678aSShreyansh Jain 63012a4678aSShreyansh Jain /* Save the information in dpaa device */ 63112a4678aSShreyansh Jain net_fc->pause_time = fc_conf->pause_time; 63212a4678aSShreyansh Jain net_fc->high_water = fc_conf->high_water; 63312a4678aSShreyansh Jain net_fc->low_water = fc_conf->low_water; 63412a4678aSShreyansh Jain net_fc->send_xon = fc_conf->send_xon; 63512a4678aSShreyansh Jain net_fc->mac_ctrl_frame_fwd = fc_conf->mac_ctrl_frame_fwd; 63612a4678aSShreyansh Jain net_fc->mode = fc_conf->mode; 63712a4678aSShreyansh Jain net_fc->autoneg = fc_conf->autoneg; 63812a4678aSShreyansh Jain 63912a4678aSShreyansh Jain return 0; 64012a4678aSShreyansh Jain } 64112a4678aSShreyansh Jain 64212a4678aSShreyansh Jain static int 64312a4678aSShreyansh Jain dpaa_flow_ctrl_get(struct rte_eth_dev *dev, 64412a4678aSShreyansh Jain struct rte_eth_fc_conf *fc_conf) 64512a4678aSShreyansh Jain { 64612a4678aSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 64712a4678aSShreyansh Jain struct rte_eth_fc_conf *net_fc = dpaa_intf->fc_conf; 64812a4678aSShreyansh Jain int ret; 64912a4678aSShreyansh Jain 65012a4678aSShreyansh Jain PMD_INIT_FUNC_TRACE(); 65112a4678aSShreyansh Jain 65212a4678aSShreyansh Jain if (net_fc) { 65312a4678aSShreyansh Jain fc_conf->pause_time = net_fc->pause_time; 65412a4678aSShreyansh Jain fc_conf->high_water = net_fc->high_water; 65512a4678aSShreyansh Jain fc_conf->low_water = net_fc->low_water; 65612a4678aSShreyansh Jain fc_conf->send_xon = net_fc->send_xon; 65712a4678aSShreyansh Jain fc_conf->mac_ctrl_frame_fwd = net_fc->mac_ctrl_frame_fwd; 65812a4678aSShreyansh Jain fc_conf->mode = net_fc->mode; 65912a4678aSShreyansh Jain fc_conf->autoneg = net_fc->autoneg; 66012a4678aSShreyansh Jain return 0; 66112a4678aSShreyansh Jain } 66212a4678aSShreyansh Jain ret = fman_if_get_fc_threshold(dpaa_intf->fif); 66312a4678aSShreyansh Jain if (ret) { 66412a4678aSShreyansh Jain fc_conf->mode = RTE_FC_TX_PAUSE; 66512a4678aSShreyansh Jain fc_conf->pause_time = fman_if_get_fc_quanta(dpaa_intf->fif); 66612a4678aSShreyansh Jain } else { 66712a4678aSShreyansh Jain fc_conf->mode = RTE_FC_NONE; 66812a4678aSShreyansh Jain } 66912a4678aSShreyansh Jain 67012a4678aSShreyansh Jain return 0; 67112a4678aSShreyansh Jain } 67212a4678aSShreyansh Jain 67312a4678aSShreyansh Jain static int 674fe6c6032SShreyansh Jain dpaa_dev_add_mac_addr(struct rte_eth_dev *dev, 675fe6c6032SShreyansh Jain struct ether_addr *addr, 676fe6c6032SShreyansh Jain uint32_t index, 677fe6c6032SShreyansh Jain __rte_unused uint32_t pool) 678fe6c6032SShreyansh Jain { 679fe6c6032SShreyansh Jain int ret; 680fe6c6032SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 681fe6c6032SShreyansh Jain 682fe6c6032SShreyansh Jain PMD_INIT_FUNC_TRACE(); 683fe6c6032SShreyansh Jain 684fe6c6032SShreyansh Jain ret = fman_if_add_mac_addr(dpaa_intf->fif, addr->addr_bytes, index); 685fe6c6032SShreyansh Jain 686fe6c6032SShreyansh Jain if (ret) 687fe6c6032SShreyansh Jain RTE_LOG(ERR, PMD, "error: Adding the MAC ADDR failed:" 688fe6c6032SShreyansh Jain " err = %d", ret); 689fe6c6032SShreyansh Jain return 0; 690fe6c6032SShreyansh Jain } 691fe6c6032SShreyansh Jain 692fe6c6032SShreyansh Jain static void 693fe6c6032SShreyansh Jain dpaa_dev_remove_mac_addr(struct rte_eth_dev *dev, 694fe6c6032SShreyansh Jain uint32_t index) 695fe6c6032SShreyansh Jain { 696fe6c6032SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 697fe6c6032SShreyansh Jain 698fe6c6032SShreyansh Jain PMD_INIT_FUNC_TRACE(); 699fe6c6032SShreyansh Jain 700fe6c6032SShreyansh Jain fman_if_clear_mac_addr(dpaa_intf->fif, index); 701fe6c6032SShreyansh Jain } 702fe6c6032SShreyansh Jain 703fe6c6032SShreyansh Jain static void 704fe6c6032SShreyansh Jain dpaa_dev_set_mac_addr(struct rte_eth_dev *dev, 705fe6c6032SShreyansh Jain struct ether_addr *addr) 706fe6c6032SShreyansh Jain { 707fe6c6032SShreyansh Jain int ret; 708fe6c6032SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 709fe6c6032SShreyansh Jain 710fe6c6032SShreyansh Jain PMD_INIT_FUNC_TRACE(); 711fe6c6032SShreyansh Jain 712fe6c6032SShreyansh Jain ret = fman_if_add_mac_addr(dpaa_intf->fif, addr->addr_bytes, 0); 713fe6c6032SShreyansh Jain if (ret) 714fe6c6032SShreyansh Jain RTE_LOG(ERR, PMD, "error: Setting the MAC ADDR failed %d", ret); 715fe6c6032SShreyansh Jain } 716fe6c6032SShreyansh Jain 717ff9e112dSShreyansh Jain static struct eth_dev_ops dpaa_devops = { 718ff9e112dSShreyansh Jain .dev_configure = dpaa_eth_dev_configure, 719ff9e112dSShreyansh Jain .dev_start = dpaa_eth_dev_start, 720ff9e112dSShreyansh Jain .dev_stop = dpaa_eth_dev_stop, 721ff9e112dSShreyansh Jain .dev_close = dpaa_eth_dev_close, 722799db456SShreyansh Jain .dev_infos_get = dpaa_eth_dev_info, 723a7bdc3bdSShreyansh Jain .dev_supported_ptypes_get = dpaa_supported_ptypes_get, 72437f9b54bSShreyansh Jain 72537f9b54bSShreyansh Jain .rx_queue_setup = dpaa_eth_rx_queue_setup, 72637f9b54bSShreyansh Jain .tx_queue_setup = dpaa_eth_tx_queue_setup, 72737f9b54bSShreyansh Jain .rx_queue_release = dpaa_eth_rx_queue_release, 72837f9b54bSShreyansh Jain .tx_queue_release = dpaa_eth_tx_queue_release, 729b005d729SHemant Agrawal .rx_queue_count = dpaa_dev_rx_queue_count, 730e124a69fSShreyansh Jain 73112a4678aSShreyansh Jain .flow_ctrl_get = dpaa_flow_ctrl_get, 73212a4678aSShreyansh Jain .flow_ctrl_set = dpaa_flow_ctrl_set, 73312a4678aSShreyansh Jain 734e124a69fSShreyansh Jain .link_update = dpaa_eth_link_update, 735e1ad3a05SShreyansh Jain .stats_get = dpaa_eth_stats_get, 736b21ed3e2SHemant Agrawal .xstats_get = dpaa_dev_xstats_get, 737b21ed3e2SHemant Agrawal .xstats_get_by_id = dpaa_xstats_get_by_id, 738b21ed3e2SHemant Agrawal .xstats_get_names_by_id = dpaa_xstats_get_names_by_id, 739b21ed3e2SHemant Agrawal .xstats_get_names = dpaa_xstats_get_names, 740b21ed3e2SHemant Agrawal .xstats_reset = dpaa_eth_stats_reset, 741e1ad3a05SShreyansh Jain .stats_reset = dpaa_eth_stats_reset, 74295ef603dSShreyansh Jain .promiscuous_enable = dpaa_eth_promiscuous_enable, 74395ef603dSShreyansh Jain .promiscuous_disable = dpaa_eth_promiscuous_disable, 74444dd70a3SShreyansh Jain .allmulticast_enable = dpaa_eth_multicast_enable, 74544dd70a3SShreyansh Jain .allmulticast_disable = dpaa_eth_multicast_disable, 7460cbec027SShreyansh Jain .mtu_set = dpaa_mtu_set, 747e124a69fSShreyansh Jain .dev_set_link_down = dpaa_link_down, 748e124a69fSShreyansh Jain .dev_set_link_up = dpaa_link_up, 749fe6c6032SShreyansh Jain .mac_addr_add = dpaa_dev_add_mac_addr, 750fe6c6032SShreyansh Jain .mac_addr_remove = dpaa_dev_remove_mac_addr, 751fe6c6032SShreyansh Jain .mac_addr_set = dpaa_dev_set_mac_addr, 752fe6c6032SShreyansh Jain 753cf0fab1dSHemant Agrawal .fw_version_get = dpaa_fw_version_get, 754ff9e112dSShreyansh Jain }; 755ff9e112dSShreyansh Jain 7568c3495f5SHemant Agrawal static bool 7578c3495f5SHemant Agrawal is_device_supported(struct rte_eth_dev *dev, struct rte_dpaa_driver *drv) 7588c3495f5SHemant Agrawal { 7598c3495f5SHemant Agrawal if (strcmp(dev->device->driver->name, 7608c3495f5SHemant Agrawal drv->driver.name)) 7618c3495f5SHemant Agrawal return false; 7628c3495f5SHemant Agrawal 7638c3495f5SHemant Agrawal return true; 7648c3495f5SHemant Agrawal } 7658c3495f5SHemant Agrawal 7668c3495f5SHemant Agrawal static bool 7678c3495f5SHemant Agrawal is_dpaa_supported(struct rte_eth_dev *dev) 7688c3495f5SHemant Agrawal { 7698c3495f5SHemant Agrawal return is_device_supported(dev, &rte_dpaa_pmd); 7708c3495f5SHemant Agrawal } 7718c3495f5SHemant Agrawal 7728c3495f5SHemant Agrawal int 7738c3495f5SHemant Agrawal rte_pmd_dpaa_set_tx_loopback(uint8_t port, uint8_t on) 7748c3495f5SHemant Agrawal { 7758c3495f5SHemant Agrawal struct rte_eth_dev *dev; 7768c3495f5SHemant Agrawal struct dpaa_if *dpaa_intf; 7778c3495f5SHemant Agrawal 7788c3495f5SHemant Agrawal RTE_ETH_VALID_PORTID_OR_ERR_RET(port, -ENODEV); 7798c3495f5SHemant Agrawal 7808c3495f5SHemant Agrawal dev = &rte_eth_devices[port]; 7818c3495f5SHemant Agrawal 7828c3495f5SHemant Agrawal if (!is_dpaa_supported(dev)) 7838c3495f5SHemant Agrawal return -ENOTSUP; 7848c3495f5SHemant Agrawal 7858c3495f5SHemant Agrawal dpaa_intf = dev->data->dev_private; 7868c3495f5SHemant Agrawal 7878c3495f5SHemant Agrawal if (on) 7888c3495f5SHemant Agrawal fman_if_loopback_enable(dpaa_intf->fif); 7898c3495f5SHemant Agrawal else 7908c3495f5SHemant Agrawal fman_if_loopback_disable(dpaa_intf->fif); 7918c3495f5SHemant Agrawal 7928c3495f5SHemant Agrawal return 0; 7938c3495f5SHemant Agrawal } 7948c3495f5SHemant Agrawal 79512a4678aSShreyansh Jain static int dpaa_fc_set_default(struct dpaa_if *dpaa_intf) 79612a4678aSShreyansh Jain { 79712a4678aSShreyansh Jain struct rte_eth_fc_conf *fc_conf; 79812a4678aSShreyansh Jain int ret; 79912a4678aSShreyansh Jain 80012a4678aSShreyansh Jain PMD_INIT_FUNC_TRACE(); 80112a4678aSShreyansh Jain 80212a4678aSShreyansh Jain if (!(dpaa_intf->fc_conf)) { 80312a4678aSShreyansh Jain dpaa_intf->fc_conf = rte_zmalloc(NULL, 80412a4678aSShreyansh Jain sizeof(struct rte_eth_fc_conf), MAX_CACHELINE); 80512a4678aSShreyansh Jain if (!dpaa_intf->fc_conf) { 80612a4678aSShreyansh Jain DPAA_PMD_ERR("unable to save flow control info"); 80712a4678aSShreyansh Jain return -ENOMEM; 80812a4678aSShreyansh Jain } 80912a4678aSShreyansh Jain } 81012a4678aSShreyansh Jain fc_conf = dpaa_intf->fc_conf; 81112a4678aSShreyansh Jain ret = fman_if_get_fc_threshold(dpaa_intf->fif); 81212a4678aSShreyansh Jain if (ret) { 81312a4678aSShreyansh Jain fc_conf->mode = RTE_FC_TX_PAUSE; 81412a4678aSShreyansh Jain fc_conf->pause_time = fman_if_get_fc_quanta(dpaa_intf->fif); 81512a4678aSShreyansh Jain } else { 81612a4678aSShreyansh Jain fc_conf->mode = RTE_FC_NONE; 81712a4678aSShreyansh Jain } 81812a4678aSShreyansh Jain 81912a4678aSShreyansh Jain return 0; 82012a4678aSShreyansh Jain } 82112a4678aSShreyansh Jain 82237f9b54bSShreyansh Jain /* Initialise an Rx FQ */ 82362f53995SHemant Agrawal static int dpaa_rx_queue_init(struct qman_fq *fq, struct qman_cgr *cgr_rx, 82437f9b54bSShreyansh Jain uint32_t fqid) 82537f9b54bSShreyansh Jain { 8268d804cf1SHemant Agrawal struct qm_mcc_initfq opts = {0}; 82737f9b54bSShreyansh Jain int ret; 82862f53995SHemant Agrawal u32 flags = 0; 82962f53995SHemant Agrawal struct qm_mcc_initcgr cgr_opts = { 83062f53995SHemant Agrawal .we_mask = QM_CGR_WE_CS_THRES | 83162f53995SHemant Agrawal QM_CGR_WE_CSTD_EN | 83262f53995SHemant Agrawal QM_CGR_WE_MODE, 83362f53995SHemant Agrawal .cgr = { 83462f53995SHemant Agrawal .cstd_en = QM_CGR_EN, 83562f53995SHemant Agrawal .mode = QMAN_CGR_MODE_FRAME 83662f53995SHemant Agrawal } 83762f53995SHemant Agrawal }; 83837f9b54bSShreyansh Jain 83937f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 84037f9b54bSShreyansh Jain 84137f9b54bSShreyansh Jain ret = qman_reserve_fqid(fqid); 84237f9b54bSShreyansh Jain if (ret) { 84337f9b54bSShreyansh Jain DPAA_PMD_ERR("reserve rx fqid %d failed with ret: %d", 84437f9b54bSShreyansh Jain fqid, ret); 84537f9b54bSShreyansh Jain return -EINVAL; 84637f9b54bSShreyansh Jain } 84737f9b54bSShreyansh Jain 84837f9b54bSShreyansh Jain DPAA_PMD_DEBUG("creating rx fq %p, fqid %d", fq, fqid); 84937f9b54bSShreyansh Jain ret = qman_create_fq(fqid, QMAN_FQ_FLAG_NO_ENQUEUE, fq); 85037f9b54bSShreyansh Jain if (ret) { 85137f9b54bSShreyansh Jain DPAA_PMD_ERR("create rx fqid %d failed with ret: %d", 85237f9b54bSShreyansh Jain fqid, ret); 85337f9b54bSShreyansh Jain return ret; 85437f9b54bSShreyansh Jain } 855*0c504f69SHemant Agrawal fq->is_static = false; 856*0c504f69SHemant Agrawal opts.we_mask = QM_INITFQ_WE_FQCTRL | QM_INITFQ_WE_CONTEXTA; 85737f9b54bSShreyansh Jain opts.fqd.fq_ctrl = QM_FQCTRL_AVOIDBLOCK | QM_FQCTRL_CTXASTASHING | 85837f9b54bSShreyansh Jain QM_FQCTRL_PREFERINCACHE; 85937f9b54bSShreyansh Jain opts.fqd.context_a.stashing.exclusive = 0; 86037f9b54bSShreyansh Jain opts.fqd.context_a.stashing.annotation_cl = DPAA_IF_RX_ANNOTATION_STASH; 86137f9b54bSShreyansh Jain opts.fqd.context_a.stashing.data_cl = DPAA_IF_RX_DATA_STASH; 86237f9b54bSShreyansh Jain opts.fqd.context_a.stashing.context_cl = DPAA_IF_RX_CONTEXT_STASH; 86337f9b54bSShreyansh Jain 86462f53995SHemant Agrawal if (cgr_rx) { 86562f53995SHemant Agrawal /* Enable tail drop with cgr on this queue */ 86662f53995SHemant Agrawal qm_cgr_cs_thres_set64(&cgr_opts.cgr.cs_thres, td_threshold, 0); 86762f53995SHemant Agrawal cgr_rx->cb = NULL; 86862f53995SHemant Agrawal ret = qman_create_cgr(cgr_rx, QMAN_CGR_FLAG_USE_INIT, 86962f53995SHemant Agrawal &cgr_opts); 87062f53995SHemant Agrawal if (ret) { 87162f53995SHemant Agrawal DPAA_PMD_WARN( 87262f53995SHemant Agrawal "rx taildrop init fail on rx fqid %d (ret=%d)", 87362f53995SHemant Agrawal fqid, ret); 87462f53995SHemant Agrawal goto without_cgr; 87562f53995SHemant Agrawal } 87662f53995SHemant Agrawal opts.we_mask |= QM_INITFQ_WE_CGID; 87762f53995SHemant Agrawal opts.fqd.cgid = cgr_rx->cgrid; 87862f53995SHemant Agrawal opts.fqd.fq_ctrl |= QM_FQCTRL_CGE; 87962f53995SHemant Agrawal } 88062f53995SHemant Agrawal without_cgr: 88162f53995SHemant Agrawal ret = qman_init_fq(fq, flags, &opts); 88237f9b54bSShreyansh Jain if (ret) 88337f9b54bSShreyansh Jain DPAA_PMD_ERR("init rx fqid %d failed with ret: %d", fqid, ret); 88437f9b54bSShreyansh Jain return ret; 88537f9b54bSShreyansh Jain } 88637f9b54bSShreyansh Jain 88737f9b54bSShreyansh Jain /* Initialise a Tx FQ */ 88837f9b54bSShreyansh Jain static int dpaa_tx_queue_init(struct qman_fq *fq, 88937f9b54bSShreyansh Jain struct fman_if *fman_intf) 89037f9b54bSShreyansh Jain { 8918d804cf1SHemant Agrawal struct qm_mcc_initfq opts = {0}; 89237f9b54bSShreyansh Jain int ret; 89337f9b54bSShreyansh Jain 89437f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE(); 89537f9b54bSShreyansh Jain 89637f9b54bSShreyansh Jain ret = qman_create_fq(0, QMAN_FQ_FLAG_DYNAMIC_FQID | 89737f9b54bSShreyansh Jain QMAN_FQ_FLAG_TO_DCPORTAL, fq); 89837f9b54bSShreyansh Jain if (ret) { 89937f9b54bSShreyansh Jain DPAA_PMD_ERR("create tx fq failed with ret: %d", ret); 90037f9b54bSShreyansh Jain return ret; 90137f9b54bSShreyansh Jain } 90237f9b54bSShreyansh Jain opts.we_mask = QM_INITFQ_WE_DESTWQ | QM_INITFQ_WE_FQCTRL | 90337f9b54bSShreyansh Jain QM_INITFQ_WE_CONTEXTB | QM_INITFQ_WE_CONTEXTA; 90437f9b54bSShreyansh Jain opts.fqd.dest.channel = fman_intf->tx_channel_id; 90537f9b54bSShreyansh Jain opts.fqd.dest.wq = DPAA_IF_TX_PRIORITY; 90637f9b54bSShreyansh Jain opts.fqd.fq_ctrl = QM_FQCTRL_PREFERINCACHE; 90737f9b54bSShreyansh Jain opts.fqd.context_b = 0; 90837f9b54bSShreyansh Jain /* no tx-confirmation */ 90937f9b54bSShreyansh Jain opts.fqd.context_a.hi = 0x80000000 | fman_dealloc_bufs_mask_hi; 91037f9b54bSShreyansh Jain opts.fqd.context_a.lo = 0 | fman_dealloc_bufs_mask_lo; 91137f9b54bSShreyansh Jain DPAA_PMD_DEBUG("init tx fq %p, fqid %d", fq, fq->fqid); 91237f9b54bSShreyansh Jain ret = qman_init_fq(fq, QMAN_INITFQ_FLAG_SCHED, &opts); 91337f9b54bSShreyansh Jain if (ret) 91437f9b54bSShreyansh Jain DPAA_PMD_ERR("init tx fqid %d failed %d", fq->fqid, ret); 91537f9b54bSShreyansh Jain return ret; 91637f9b54bSShreyansh Jain } 91737f9b54bSShreyansh Jain 91805ba55bcSShreyansh Jain #ifdef RTE_LIBRTE_DPAA_DEBUG_DRIVER 91905ba55bcSShreyansh Jain /* Initialise a DEBUG FQ ([rt]x_error, rx_default). */ 92005ba55bcSShreyansh Jain static int dpaa_debug_queue_init(struct qman_fq *fq, uint32_t fqid) 92105ba55bcSShreyansh Jain { 9228d804cf1SHemant Agrawal struct qm_mcc_initfq opts = {0}; 92305ba55bcSShreyansh Jain int ret; 92405ba55bcSShreyansh Jain 92505ba55bcSShreyansh Jain PMD_INIT_FUNC_TRACE(); 92605ba55bcSShreyansh Jain 92705ba55bcSShreyansh Jain ret = qman_reserve_fqid(fqid); 92805ba55bcSShreyansh Jain if (ret) { 92905ba55bcSShreyansh Jain DPAA_PMD_ERR("Reserve debug fqid %d failed with ret: %d", 93005ba55bcSShreyansh Jain fqid, ret); 93105ba55bcSShreyansh Jain return -EINVAL; 93205ba55bcSShreyansh Jain } 93305ba55bcSShreyansh Jain /* "map" this Rx FQ to one of the interfaces Tx FQID */ 93405ba55bcSShreyansh Jain DPAA_PMD_DEBUG("Creating debug fq %p, fqid %d", fq, fqid); 93505ba55bcSShreyansh Jain ret = qman_create_fq(fqid, QMAN_FQ_FLAG_NO_ENQUEUE, fq); 93605ba55bcSShreyansh Jain if (ret) { 93705ba55bcSShreyansh Jain DPAA_PMD_ERR("create debug fqid %d failed with ret: %d", 93805ba55bcSShreyansh Jain fqid, ret); 93905ba55bcSShreyansh Jain return ret; 94005ba55bcSShreyansh Jain } 94105ba55bcSShreyansh Jain opts.we_mask = QM_INITFQ_WE_DESTWQ | QM_INITFQ_WE_FQCTRL; 94205ba55bcSShreyansh Jain opts.fqd.dest.wq = DPAA_IF_DEBUG_PRIORITY; 94305ba55bcSShreyansh Jain ret = qman_init_fq(fq, 0, &opts); 94405ba55bcSShreyansh Jain if (ret) 94505ba55bcSShreyansh Jain DPAA_PMD_ERR("init debug fqid %d failed with ret: %d", 94605ba55bcSShreyansh Jain fqid, ret); 94705ba55bcSShreyansh Jain return ret; 94805ba55bcSShreyansh Jain } 94905ba55bcSShreyansh Jain #endif 95005ba55bcSShreyansh Jain 951ff9e112dSShreyansh Jain /* Initialise a network interface */ 952ff9e112dSShreyansh Jain static int 953ff9e112dSShreyansh Jain dpaa_dev_init(struct rte_eth_dev *eth_dev) 954ff9e112dSShreyansh Jain { 95537f9b54bSShreyansh Jain int num_cores, num_rx_fqs, fqid; 95637f9b54bSShreyansh Jain int loop, ret = 0; 957ff9e112dSShreyansh Jain int dev_id; 958ff9e112dSShreyansh Jain struct rte_dpaa_device *dpaa_device; 959ff9e112dSShreyansh Jain struct dpaa_if *dpaa_intf; 96037f9b54bSShreyansh Jain struct fm_eth_port_cfg *cfg; 96137f9b54bSShreyansh Jain struct fman_if *fman_intf; 96237f9b54bSShreyansh Jain struct fman_if_bpool *bp, *tmp_bp; 96362f53995SHemant Agrawal uint32_t cgrid[DPAA_MAX_NUM_PCD_QUEUES]; 964ff9e112dSShreyansh Jain 965ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 966ff9e112dSShreyansh Jain 967ff9e112dSShreyansh Jain /* For secondary processes, the primary has done all the work */ 968ff9e112dSShreyansh Jain if (rte_eal_process_type() != RTE_PROC_PRIMARY) 969ff9e112dSShreyansh Jain return 0; 970ff9e112dSShreyansh Jain 971ff9e112dSShreyansh Jain dpaa_device = DEV_TO_DPAA_DEVICE(eth_dev->device); 972ff9e112dSShreyansh Jain dev_id = dpaa_device->id.dev_id; 973ff9e112dSShreyansh Jain dpaa_intf = eth_dev->data->dev_private; 97437f9b54bSShreyansh Jain cfg = &dpaa_netcfg->port_cfg[dev_id]; 97537f9b54bSShreyansh Jain fman_intf = cfg->fman_if; 976ff9e112dSShreyansh Jain 977ff9e112dSShreyansh Jain dpaa_intf->name = dpaa_device->name; 978ff9e112dSShreyansh Jain 97937f9b54bSShreyansh Jain /* save fman_if & cfg in the interface struture */ 98037f9b54bSShreyansh Jain dpaa_intf->fif = fman_intf; 981ff9e112dSShreyansh Jain dpaa_intf->ifid = dev_id; 98237f9b54bSShreyansh Jain dpaa_intf->cfg = cfg; 983ff9e112dSShreyansh Jain 98437f9b54bSShreyansh Jain /* Initialize Rx FQ's */ 98537f9b54bSShreyansh Jain if (getenv("DPAA_NUM_RX_QUEUES")) 98637f9b54bSShreyansh Jain num_rx_fqs = atoi(getenv("DPAA_NUM_RX_QUEUES")); 98737f9b54bSShreyansh Jain else 98837f9b54bSShreyansh Jain num_rx_fqs = DPAA_DEFAULT_NUM_PCD_QUEUES; 98937f9b54bSShreyansh Jain 990*0c504f69SHemant Agrawal /* if push mode queues to be enabled. Currenly we are allowing only 991*0c504f69SHemant Agrawal * one queue per thread. 992*0c504f69SHemant Agrawal */ 993*0c504f69SHemant Agrawal if (getenv("DPAA_PUSH_QUEUES_NUMBER")) { 994*0c504f69SHemant Agrawal dpaa_push_mode_max_queue = 995*0c504f69SHemant Agrawal atoi(getenv("DPAA_PUSH_QUEUES_NUMBER")); 996*0c504f69SHemant Agrawal if (dpaa_push_mode_max_queue > DPAA_MAX_PUSH_MODE_QUEUE) 997*0c504f69SHemant Agrawal dpaa_push_mode_max_queue = DPAA_MAX_PUSH_MODE_QUEUE; 998*0c504f69SHemant Agrawal } 999*0c504f69SHemant Agrawal 100037f9b54bSShreyansh Jain /* Each device can not have more than DPAA_PCD_FQID_MULTIPLIER RX 100137f9b54bSShreyansh Jain * queues. 100237f9b54bSShreyansh Jain */ 100337f9b54bSShreyansh Jain if (num_rx_fqs <= 0 || num_rx_fqs > DPAA_PCD_FQID_MULTIPLIER) { 100437f9b54bSShreyansh Jain DPAA_PMD_ERR("Invalid number of RX queues\n"); 100537f9b54bSShreyansh Jain return -EINVAL; 100637f9b54bSShreyansh Jain } 100737f9b54bSShreyansh Jain 100837f9b54bSShreyansh Jain dpaa_intf->rx_queues = rte_zmalloc(NULL, 100937f9b54bSShreyansh Jain sizeof(struct qman_fq) * num_rx_fqs, MAX_CACHELINE); 101062f53995SHemant Agrawal 101162f53995SHemant Agrawal /* If congestion control is enabled globally*/ 101262f53995SHemant Agrawal if (td_threshold) { 101362f53995SHemant Agrawal dpaa_intf->cgr_rx = rte_zmalloc(NULL, 101462f53995SHemant Agrawal sizeof(struct qman_cgr) * num_rx_fqs, MAX_CACHELINE); 101562f53995SHemant Agrawal 101662f53995SHemant Agrawal ret = qman_alloc_cgrid_range(&cgrid[0], num_rx_fqs, 1, 0); 101762f53995SHemant Agrawal if (ret != num_rx_fqs) { 101862f53995SHemant Agrawal DPAA_PMD_WARN("insufficient CGRIDs available"); 101962f53995SHemant Agrawal return -EINVAL; 102062f53995SHemant Agrawal } 102162f53995SHemant Agrawal } else { 102262f53995SHemant Agrawal dpaa_intf->cgr_rx = NULL; 102362f53995SHemant Agrawal } 102462f53995SHemant Agrawal 102537f9b54bSShreyansh Jain for (loop = 0; loop < num_rx_fqs; loop++) { 102637f9b54bSShreyansh Jain fqid = DPAA_PCD_FQID_START + dpaa_intf->ifid * 102737f9b54bSShreyansh Jain DPAA_PCD_FQID_MULTIPLIER + loop; 102862f53995SHemant Agrawal 102962f53995SHemant Agrawal if (dpaa_intf->cgr_rx) 103062f53995SHemant Agrawal dpaa_intf->cgr_rx[loop].cgrid = cgrid[loop]; 103162f53995SHemant Agrawal 103262f53995SHemant Agrawal ret = dpaa_rx_queue_init(&dpaa_intf->rx_queues[loop], 103362f53995SHemant Agrawal dpaa_intf->cgr_rx ? &dpaa_intf->cgr_rx[loop] : NULL, 103462f53995SHemant Agrawal fqid); 103537f9b54bSShreyansh Jain if (ret) 103637f9b54bSShreyansh Jain return ret; 103737f9b54bSShreyansh Jain dpaa_intf->rx_queues[loop].dpaa_intf = dpaa_intf; 103837f9b54bSShreyansh Jain } 103937f9b54bSShreyansh Jain dpaa_intf->nb_rx_queues = num_rx_fqs; 104037f9b54bSShreyansh Jain 104137f9b54bSShreyansh Jain /* Initialise Tx FQs. Have as many Tx FQ's as number of cores */ 104237f9b54bSShreyansh Jain num_cores = rte_lcore_count(); 104337f9b54bSShreyansh Jain dpaa_intf->tx_queues = rte_zmalloc(NULL, sizeof(struct qman_fq) * 104437f9b54bSShreyansh Jain num_cores, MAX_CACHELINE); 104537f9b54bSShreyansh Jain if (!dpaa_intf->tx_queues) 104637f9b54bSShreyansh Jain return -ENOMEM; 104737f9b54bSShreyansh Jain 104837f9b54bSShreyansh Jain for (loop = 0; loop < num_cores; loop++) { 104937f9b54bSShreyansh Jain ret = dpaa_tx_queue_init(&dpaa_intf->tx_queues[loop], 105037f9b54bSShreyansh Jain fman_intf); 105137f9b54bSShreyansh Jain if (ret) 105237f9b54bSShreyansh Jain return ret; 105337f9b54bSShreyansh Jain dpaa_intf->tx_queues[loop].dpaa_intf = dpaa_intf; 105437f9b54bSShreyansh Jain } 105537f9b54bSShreyansh Jain dpaa_intf->nb_tx_queues = num_cores; 105637f9b54bSShreyansh Jain 105705ba55bcSShreyansh Jain #ifdef RTE_LIBRTE_DPAA_DEBUG_DRIVER 105805ba55bcSShreyansh Jain dpaa_debug_queue_init(&dpaa_intf->debug_queues[ 105905ba55bcSShreyansh Jain DPAA_DEBUG_FQ_RX_ERROR], fman_intf->fqid_rx_err); 106005ba55bcSShreyansh Jain dpaa_intf->debug_queues[DPAA_DEBUG_FQ_RX_ERROR].dpaa_intf = dpaa_intf; 106105ba55bcSShreyansh Jain dpaa_debug_queue_init(&dpaa_intf->debug_queues[ 106205ba55bcSShreyansh Jain DPAA_DEBUG_FQ_TX_ERROR], fman_intf->fqid_tx_err); 106305ba55bcSShreyansh Jain dpaa_intf->debug_queues[DPAA_DEBUG_FQ_TX_ERROR].dpaa_intf = dpaa_intf; 106405ba55bcSShreyansh Jain #endif 106505ba55bcSShreyansh Jain 106637f9b54bSShreyansh Jain DPAA_PMD_DEBUG("All frame queues created"); 106737f9b54bSShreyansh Jain 106812a4678aSShreyansh Jain /* Get the initial configuration for flow control */ 106912a4678aSShreyansh Jain dpaa_fc_set_default(dpaa_intf); 107012a4678aSShreyansh Jain 107137f9b54bSShreyansh Jain /* reset bpool list, initialize bpool dynamically */ 107237f9b54bSShreyansh Jain list_for_each_entry_safe(bp, tmp_bp, &cfg->fman_if->bpool_list, node) { 107337f9b54bSShreyansh Jain list_del(&bp->node); 107414595858SShreyansh Jain free(bp); 107537f9b54bSShreyansh Jain } 107637f9b54bSShreyansh Jain 107737f9b54bSShreyansh Jain /* Populate ethdev structure */ 1078ff9e112dSShreyansh Jain eth_dev->dev_ops = &dpaa_devops; 107937f9b54bSShreyansh Jain eth_dev->rx_pkt_burst = dpaa_eth_queue_rx; 108037f9b54bSShreyansh Jain eth_dev->tx_pkt_burst = dpaa_eth_tx_drop_all; 108137f9b54bSShreyansh Jain 108237f9b54bSShreyansh Jain /* Allocate memory for storing MAC addresses */ 108337f9b54bSShreyansh Jain eth_dev->data->mac_addrs = rte_zmalloc("mac_addr", 108437f9b54bSShreyansh Jain ETHER_ADDR_LEN * DPAA_MAX_MAC_FILTER, 0); 108537f9b54bSShreyansh Jain if (eth_dev->data->mac_addrs == NULL) { 108637f9b54bSShreyansh Jain DPAA_PMD_ERR("Failed to allocate %d bytes needed to " 108737f9b54bSShreyansh Jain "store MAC addresses", 108837f9b54bSShreyansh Jain ETHER_ADDR_LEN * DPAA_MAX_MAC_FILTER); 108962f53995SHemant Agrawal rte_free(dpaa_intf->cgr_rx); 109037f9b54bSShreyansh Jain rte_free(dpaa_intf->rx_queues); 109137f9b54bSShreyansh Jain rte_free(dpaa_intf->tx_queues); 109237f9b54bSShreyansh Jain dpaa_intf->rx_queues = NULL; 109337f9b54bSShreyansh Jain dpaa_intf->tx_queues = NULL; 109437f9b54bSShreyansh Jain dpaa_intf->nb_rx_queues = 0; 109537f9b54bSShreyansh Jain dpaa_intf->nb_tx_queues = 0; 109637f9b54bSShreyansh Jain return -ENOMEM; 109737f9b54bSShreyansh Jain } 109837f9b54bSShreyansh Jain 109937f9b54bSShreyansh Jain /* copy the primary mac address */ 110037f9b54bSShreyansh Jain ether_addr_copy(&fman_intf->mac_addr, ð_dev->data->mac_addrs[0]); 110137f9b54bSShreyansh Jain 110237f9b54bSShreyansh Jain RTE_LOG(INFO, PMD, "net: dpaa: %s: %02x:%02x:%02x:%02x:%02x:%02x\n", 110337f9b54bSShreyansh Jain dpaa_device->name, 110437f9b54bSShreyansh Jain fman_intf->mac_addr.addr_bytes[0], 110537f9b54bSShreyansh Jain fman_intf->mac_addr.addr_bytes[1], 110637f9b54bSShreyansh Jain fman_intf->mac_addr.addr_bytes[2], 110737f9b54bSShreyansh Jain fman_intf->mac_addr.addr_bytes[3], 110837f9b54bSShreyansh Jain fman_intf->mac_addr.addr_bytes[4], 110937f9b54bSShreyansh Jain fman_intf->mac_addr.addr_bytes[5]); 111037f9b54bSShreyansh Jain 111137f9b54bSShreyansh Jain /* Disable RX mode */ 111237f9b54bSShreyansh Jain fman_if_discard_rx_errors(fman_intf); 111337f9b54bSShreyansh Jain fman_if_disable_rx(fman_intf); 111437f9b54bSShreyansh Jain /* Disable promiscuous mode */ 111537f9b54bSShreyansh Jain fman_if_promiscuous_disable(fman_intf); 111637f9b54bSShreyansh Jain /* Disable multicast */ 111737f9b54bSShreyansh Jain fman_if_reset_mcast_filter_table(fman_intf); 111837f9b54bSShreyansh Jain /* Reset interface statistics */ 111937f9b54bSShreyansh Jain fman_if_stats_reset(fman_intf); 1120ff9e112dSShreyansh Jain 1121ff9e112dSShreyansh Jain return 0; 1122ff9e112dSShreyansh Jain } 1123ff9e112dSShreyansh Jain 1124ff9e112dSShreyansh Jain static int 1125ff9e112dSShreyansh Jain dpaa_dev_uninit(struct rte_eth_dev *dev) 1126ff9e112dSShreyansh Jain { 1127ff9e112dSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private; 112862f53995SHemant Agrawal int loop; 1129ff9e112dSShreyansh Jain 1130ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 1131ff9e112dSShreyansh Jain 1132ff9e112dSShreyansh Jain if (rte_eal_process_type() != RTE_PROC_PRIMARY) 1133ff9e112dSShreyansh Jain return -EPERM; 1134ff9e112dSShreyansh Jain 1135ff9e112dSShreyansh Jain if (!dpaa_intf) { 1136ff9e112dSShreyansh Jain DPAA_PMD_WARN("Already closed or not started"); 1137ff9e112dSShreyansh Jain return -1; 1138ff9e112dSShreyansh Jain } 1139ff9e112dSShreyansh Jain 1140ff9e112dSShreyansh Jain dpaa_eth_dev_close(dev); 1141ff9e112dSShreyansh Jain 114237f9b54bSShreyansh Jain /* release configuration memory */ 114337f9b54bSShreyansh Jain if (dpaa_intf->fc_conf) 114437f9b54bSShreyansh Jain rte_free(dpaa_intf->fc_conf); 114537f9b54bSShreyansh Jain 114662f53995SHemant Agrawal /* Release RX congestion Groups */ 114762f53995SHemant Agrawal if (dpaa_intf->cgr_rx) { 114862f53995SHemant Agrawal for (loop = 0; loop < dpaa_intf->nb_rx_queues; loop++) 114962f53995SHemant Agrawal qman_delete_cgr(&dpaa_intf->cgr_rx[loop]); 115062f53995SHemant Agrawal 115162f53995SHemant Agrawal qman_release_cgrid_range(dpaa_intf->cgr_rx[loop].cgrid, 115262f53995SHemant Agrawal dpaa_intf->nb_rx_queues); 115362f53995SHemant Agrawal } 115462f53995SHemant Agrawal 115562f53995SHemant Agrawal rte_free(dpaa_intf->cgr_rx); 115662f53995SHemant Agrawal dpaa_intf->cgr_rx = NULL; 115762f53995SHemant Agrawal 115837f9b54bSShreyansh Jain rte_free(dpaa_intf->rx_queues); 115937f9b54bSShreyansh Jain dpaa_intf->rx_queues = NULL; 116037f9b54bSShreyansh Jain 116137f9b54bSShreyansh Jain rte_free(dpaa_intf->tx_queues); 116237f9b54bSShreyansh Jain dpaa_intf->tx_queues = NULL; 116337f9b54bSShreyansh Jain 116437f9b54bSShreyansh Jain /* free memory for storing MAC addresses */ 116537f9b54bSShreyansh Jain rte_free(dev->data->mac_addrs); 116637f9b54bSShreyansh Jain dev->data->mac_addrs = NULL; 116737f9b54bSShreyansh Jain 1168ff9e112dSShreyansh Jain dev->dev_ops = NULL; 1169ff9e112dSShreyansh Jain dev->rx_pkt_burst = NULL; 1170ff9e112dSShreyansh Jain dev->tx_pkt_burst = NULL; 1171ff9e112dSShreyansh Jain 1172ff9e112dSShreyansh Jain return 0; 1173ff9e112dSShreyansh Jain } 1174ff9e112dSShreyansh Jain 1175ff9e112dSShreyansh Jain static int 1176ff9e112dSShreyansh Jain rte_dpaa_probe(struct rte_dpaa_driver *dpaa_drv, 1177ff9e112dSShreyansh Jain struct rte_dpaa_device *dpaa_dev) 1178ff9e112dSShreyansh Jain { 1179ff9e112dSShreyansh Jain int diag; 1180ff9e112dSShreyansh Jain int ret; 1181ff9e112dSShreyansh Jain struct rte_eth_dev *eth_dev; 1182ff9e112dSShreyansh Jain 1183ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 1184ff9e112dSShreyansh Jain 1185ff9e112dSShreyansh Jain /* In case of secondary process, the device is already configured 1186ff9e112dSShreyansh Jain * and no further action is required, except portal initialization 1187ff9e112dSShreyansh Jain * and verifying secondary attachment to port name. 1188ff9e112dSShreyansh Jain */ 1189ff9e112dSShreyansh Jain if (rte_eal_process_type() != RTE_PROC_PRIMARY) { 1190ff9e112dSShreyansh Jain eth_dev = rte_eth_dev_attach_secondary(dpaa_dev->name); 1191ff9e112dSShreyansh Jain if (!eth_dev) 1192ff9e112dSShreyansh Jain return -ENOMEM; 1193ff9e112dSShreyansh Jain return 0; 1194ff9e112dSShreyansh Jain } 1195ff9e112dSShreyansh Jain 1196ff9e112dSShreyansh Jain if (!is_global_init) { 1197ff9e112dSShreyansh Jain /* One time load of Qman/Bman drivers */ 1198ff9e112dSShreyansh Jain ret = qman_global_init(); 1199ff9e112dSShreyansh Jain if (ret) { 1200ff9e112dSShreyansh Jain DPAA_PMD_ERR("QMAN initialization failed: %d", 1201ff9e112dSShreyansh Jain ret); 1202ff9e112dSShreyansh Jain return ret; 1203ff9e112dSShreyansh Jain } 1204ff9e112dSShreyansh Jain ret = bman_global_init(); 1205ff9e112dSShreyansh Jain if (ret) { 1206ff9e112dSShreyansh Jain DPAA_PMD_ERR("BMAN initialization failed: %d", 1207ff9e112dSShreyansh Jain ret); 1208ff9e112dSShreyansh Jain return ret; 1209ff9e112dSShreyansh Jain } 1210ff9e112dSShreyansh Jain 1211ff9e112dSShreyansh Jain is_global_init = 1; 1212ff9e112dSShreyansh Jain } 1213ff9e112dSShreyansh Jain 1214ff9e112dSShreyansh Jain ret = rte_dpaa_portal_init((void *)1); 1215ff9e112dSShreyansh Jain if (ret) { 1216ff9e112dSShreyansh Jain DPAA_PMD_ERR("Unable to initialize portal"); 1217ff9e112dSShreyansh Jain return ret; 1218ff9e112dSShreyansh Jain } 1219ff9e112dSShreyansh Jain 1220ff9e112dSShreyansh Jain eth_dev = rte_eth_dev_allocate(dpaa_dev->name); 1221ff9e112dSShreyansh Jain if (eth_dev == NULL) 1222ff9e112dSShreyansh Jain return -ENOMEM; 1223ff9e112dSShreyansh Jain 1224ff9e112dSShreyansh Jain eth_dev->data->dev_private = rte_zmalloc( 1225ff9e112dSShreyansh Jain "ethdev private structure", 1226ff9e112dSShreyansh Jain sizeof(struct dpaa_if), 1227ff9e112dSShreyansh Jain RTE_CACHE_LINE_SIZE); 1228ff9e112dSShreyansh Jain if (!eth_dev->data->dev_private) { 1229ff9e112dSShreyansh Jain DPAA_PMD_ERR("Cannot allocate memzone for port data"); 1230ff9e112dSShreyansh Jain rte_eth_dev_release_port(eth_dev); 1231ff9e112dSShreyansh Jain return -ENOMEM; 1232ff9e112dSShreyansh Jain } 1233ff9e112dSShreyansh Jain 1234ff9e112dSShreyansh Jain eth_dev->device = &dpaa_dev->device; 1235ff9e112dSShreyansh Jain eth_dev->device->driver = &dpaa_drv->driver; 1236ff9e112dSShreyansh Jain dpaa_dev->eth_dev = eth_dev; 1237ff9e112dSShreyansh Jain 1238ff9e112dSShreyansh Jain /* Invoke PMD device initialization function */ 1239ff9e112dSShreyansh Jain diag = dpaa_dev_init(eth_dev); 1240ff9e112dSShreyansh Jain if (diag == 0) 1241ff9e112dSShreyansh Jain return 0; 1242ff9e112dSShreyansh Jain 1243ff9e112dSShreyansh Jain if (rte_eal_process_type() == RTE_PROC_PRIMARY) 1244ff9e112dSShreyansh Jain rte_free(eth_dev->data->dev_private); 1245ff9e112dSShreyansh Jain 1246ff9e112dSShreyansh Jain rte_eth_dev_release_port(eth_dev); 1247ff9e112dSShreyansh Jain return diag; 1248ff9e112dSShreyansh Jain } 1249ff9e112dSShreyansh Jain 1250ff9e112dSShreyansh Jain static int 1251ff9e112dSShreyansh Jain rte_dpaa_remove(struct rte_dpaa_device *dpaa_dev) 1252ff9e112dSShreyansh Jain { 1253ff9e112dSShreyansh Jain struct rte_eth_dev *eth_dev; 1254ff9e112dSShreyansh Jain 1255ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE(); 1256ff9e112dSShreyansh Jain 1257ff9e112dSShreyansh Jain eth_dev = dpaa_dev->eth_dev; 1258ff9e112dSShreyansh Jain dpaa_dev_uninit(eth_dev); 1259ff9e112dSShreyansh Jain 1260ff9e112dSShreyansh Jain if (rte_eal_process_type() == RTE_PROC_PRIMARY) 1261ff9e112dSShreyansh Jain rte_free(eth_dev->data->dev_private); 1262ff9e112dSShreyansh Jain 1263ff9e112dSShreyansh Jain rte_eth_dev_release_port(eth_dev); 1264ff9e112dSShreyansh Jain 1265ff9e112dSShreyansh Jain return 0; 1266ff9e112dSShreyansh Jain } 1267ff9e112dSShreyansh Jain 1268ff9e112dSShreyansh Jain static struct rte_dpaa_driver rte_dpaa_pmd = { 1269ff9e112dSShreyansh Jain .drv_type = FSL_DPAA_ETH, 1270ff9e112dSShreyansh Jain .probe = rte_dpaa_probe, 1271ff9e112dSShreyansh Jain .remove = rte_dpaa_remove, 1272ff9e112dSShreyansh Jain }; 1273ff9e112dSShreyansh Jain 1274ff9e112dSShreyansh Jain RTE_PMD_REGISTER_DPAA(net_dpaa, rte_dpaa_pmd); 1275