xref: /dpdk/drivers/net/cxgbe/base/common.h (revision 76aba8d75aae3ef40191232dcbb33f2424cec36c)
13bd122eeSRahul Lakkireddy /*-
23bd122eeSRahul Lakkireddy  *   BSD LICENSE
33bd122eeSRahul Lakkireddy  *
404868e5bSRahul Lakkireddy  *   Copyright(c) 2014-2017 Chelsio Communications.
53bd122eeSRahul Lakkireddy  *   All rights reserved.
63bd122eeSRahul Lakkireddy  *
73bd122eeSRahul Lakkireddy  *   Redistribution and use in source and binary forms, with or without
83bd122eeSRahul Lakkireddy  *   modification, are permitted provided that the following conditions
93bd122eeSRahul Lakkireddy  *   are met:
103bd122eeSRahul Lakkireddy  *
113bd122eeSRahul Lakkireddy  *     * Redistributions of source code must retain the above copyright
123bd122eeSRahul Lakkireddy  *       notice, this list of conditions and the following disclaimer.
133bd122eeSRahul Lakkireddy  *     * Redistributions in binary form must reproduce the above copyright
143bd122eeSRahul Lakkireddy  *       notice, this list of conditions and the following disclaimer in
153bd122eeSRahul Lakkireddy  *       the documentation and/or other materials provided with the
163bd122eeSRahul Lakkireddy  *       distribution.
173bd122eeSRahul Lakkireddy  *     * Neither the name of Chelsio Communications nor the names of its
183bd122eeSRahul Lakkireddy  *       contributors may be used to endorse or promote products derived
193bd122eeSRahul Lakkireddy  *       from this software without specific prior written permission.
203bd122eeSRahul Lakkireddy  *
213bd122eeSRahul Lakkireddy  *   THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
223bd122eeSRahul Lakkireddy  *   "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
233bd122eeSRahul Lakkireddy  *   LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
243bd122eeSRahul Lakkireddy  *   A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
253bd122eeSRahul Lakkireddy  *   OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
263bd122eeSRahul Lakkireddy  *   SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
273bd122eeSRahul Lakkireddy  *   LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
283bd122eeSRahul Lakkireddy  *   DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
293bd122eeSRahul Lakkireddy  *   THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
303bd122eeSRahul Lakkireddy  *   (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
313bd122eeSRahul Lakkireddy  *   OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
323bd122eeSRahul Lakkireddy  */
333bd122eeSRahul Lakkireddy 
343bd122eeSRahul Lakkireddy #ifndef __CHELSIO_COMMON_H
353bd122eeSRahul Lakkireddy #define __CHELSIO_COMMON_H
363bd122eeSRahul Lakkireddy 
373bd122eeSRahul Lakkireddy #include "cxgbe_compat.h"
383bd122eeSRahul Lakkireddy #include "t4_hw.h"
393bd122eeSRahul Lakkireddy #include "t4_chip_type.h"
403bd122eeSRahul Lakkireddy #include "t4fw_interface.h"
413bd122eeSRahul Lakkireddy 
423bd122eeSRahul Lakkireddy #ifdef __cplusplus
433bd122eeSRahul Lakkireddy extern "C" {
443bd122eeSRahul Lakkireddy #endif
453bd122eeSRahul Lakkireddy 
461f8613f1SRahul Lakkireddy #define CXGBE_PAGE_SIZE RTE_PGSIZE_4K
473bd122eeSRahul Lakkireddy 
483bd122eeSRahul Lakkireddy enum {
493bd122eeSRahul Lakkireddy 	MAX_NPORTS     = 4,     /* max # of ports */
503bd122eeSRahul Lakkireddy };
513bd122eeSRahul Lakkireddy 
523bd122eeSRahul Lakkireddy enum {
5317ba077cSRahul Lakkireddy 	T5_REGMAP_SIZE = (332 * 1024),
5417ba077cSRahul Lakkireddy };
5517ba077cSRahul Lakkireddy 
5617ba077cSRahul Lakkireddy enum {
573bd122eeSRahul Lakkireddy 	MEMWIN0_APERTURE = 2048,
583bd122eeSRahul Lakkireddy 	MEMWIN0_BASE     = 0x1b800,
593bd122eeSRahul Lakkireddy };
603bd122eeSRahul Lakkireddy 
613bd122eeSRahul Lakkireddy enum dev_master { MASTER_CANT, MASTER_MAY, MASTER_MUST };
623bd122eeSRahul Lakkireddy 
633bd122eeSRahul Lakkireddy enum dev_state { DEV_STATE_UNINIT, DEV_STATE_INIT, DEV_STATE_ERR };
643bd122eeSRahul Lakkireddy 
653bd122eeSRahul Lakkireddy enum {
663bd122eeSRahul Lakkireddy 	PAUSE_RX      = 1 << 0,
673bd122eeSRahul Lakkireddy 	PAUSE_TX      = 1 << 1,
683bd122eeSRahul Lakkireddy 	PAUSE_AUTONEG = 1 << 2
693bd122eeSRahul Lakkireddy };
703bd122eeSRahul Lakkireddy 
7169aed042SRahul Lakkireddy enum {
7269aed042SRahul Lakkireddy 	FEC_RS        = 1 << 0,
7369aed042SRahul Lakkireddy 	FEC_BASER_RS  = 1 << 1,
7469aed042SRahul Lakkireddy 	FEC_RESERVED  = 1 << 2,
7569aed042SRahul Lakkireddy };
7669aed042SRahul Lakkireddy 
773bd122eeSRahul Lakkireddy struct port_stats {
783bd122eeSRahul Lakkireddy 	u64 tx_octets;            /* total # of octets in good frames */
793bd122eeSRahul Lakkireddy 	u64 tx_frames;            /* all good frames */
803bd122eeSRahul Lakkireddy 	u64 tx_bcast_frames;      /* all broadcast frames */
813bd122eeSRahul Lakkireddy 	u64 tx_mcast_frames;      /* all multicast frames */
823bd122eeSRahul Lakkireddy 	u64 tx_ucast_frames;      /* all unicast frames */
833bd122eeSRahul Lakkireddy 	u64 tx_error_frames;      /* all error frames */
843bd122eeSRahul Lakkireddy 
853bd122eeSRahul Lakkireddy 	u64 tx_frames_64;         /* # of Tx frames in a particular range */
863bd122eeSRahul Lakkireddy 	u64 tx_frames_65_127;
873bd122eeSRahul Lakkireddy 	u64 tx_frames_128_255;
883bd122eeSRahul Lakkireddy 	u64 tx_frames_256_511;
893bd122eeSRahul Lakkireddy 	u64 tx_frames_512_1023;
903bd122eeSRahul Lakkireddy 	u64 tx_frames_1024_1518;
913bd122eeSRahul Lakkireddy 	u64 tx_frames_1519_max;
923bd122eeSRahul Lakkireddy 
933bd122eeSRahul Lakkireddy 	u64 tx_drop;              /* # of dropped Tx frames */
943bd122eeSRahul Lakkireddy 	u64 tx_pause;             /* # of transmitted pause frames */
953bd122eeSRahul Lakkireddy 	u64 tx_ppp0;              /* # of transmitted PPP prio 0 frames */
963bd122eeSRahul Lakkireddy 	u64 tx_ppp1;              /* # of transmitted PPP prio 1 frames */
973bd122eeSRahul Lakkireddy 	u64 tx_ppp2;              /* # of transmitted PPP prio 2 frames */
983bd122eeSRahul Lakkireddy 	u64 tx_ppp3;              /* # of transmitted PPP prio 3 frames */
993bd122eeSRahul Lakkireddy 	u64 tx_ppp4;              /* # of transmitted PPP prio 4 frames */
1003bd122eeSRahul Lakkireddy 	u64 tx_ppp5;              /* # of transmitted PPP prio 5 frames */
1013bd122eeSRahul Lakkireddy 	u64 tx_ppp6;              /* # of transmitted PPP prio 6 frames */
1023bd122eeSRahul Lakkireddy 	u64 tx_ppp7;              /* # of transmitted PPP prio 7 frames */
1033bd122eeSRahul Lakkireddy 
1043bd122eeSRahul Lakkireddy 	u64 rx_octets;            /* total # of octets in good frames */
1053bd122eeSRahul Lakkireddy 	u64 rx_frames;            /* all good frames */
1063bd122eeSRahul Lakkireddy 	u64 rx_bcast_frames;      /* all broadcast frames */
1073bd122eeSRahul Lakkireddy 	u64 rx_mcast_frames;      /* all multicast frames */
1083bd122eeSRahul Lakkireddy 	u64 rx_ucast_frames;      /* all unicast frames */
1093bd122eeSRahul Lakkireddy 	u64 rx_too_long;          /* # of frames exceeding MTU */
1103bd122eeSRahul Lakkireddy 	u64 rx_jabber;            /* # of jabber frames */
1113bd122eeSRahul Lakkireddy 	u64 rx_fcs_err;           /* # of received frames with bad FCS */
1123bd122eeSRahul Lakkireddy 	u64 rx_len_err;           /* # of received frames with length error */
1133bd122eeSRahul Lakkireddy 	u64 rx_symbol_err;        /* symbol errors */
1143bd122eeSRahul Lakkireddy 	u64 rx_runt;              /* # of short frames */
1153bd122eeSRahul Lakkireddy 
1163bd122eeSRahul Lakkireddy 	u64 rx_frames_64;         /* # of Rx frames in a particular range */
1173bd122eeSRahul Lakkireddy 	u64 rx_frames_65_127;
1183bd122eeSRahul Lakkireddy 	u64 rx_frames_128_255;
1193bd122eeSRahul Lakkireddy 	u64 rx_frames_256_511;
1203bd122eeSRahul Lakkireddy 	u64 rx_frames_512_1023;
1213bd122eeSRahul Lakkireddy 	u64 rx_frames_1024_1518;
1223bd122eeSRahul Lakkireddy 	u64 rx_frames_1519_max;
1233bd122eeSRahul Lakkireddy 
1243bd122eeSRahul Lakkireddy 	u64 rx_pause;             /* # of received pause frames */
1253bd122eeSRahul Lakkireddy 	u64 rx_ppp0;              /* # of received PPP prio 0 frames */
1263bd122eeSRahul Lakkireddy 	u64 rx_ppp1;              /* # of received PPP prio 1 frames */
1273bd122eeSRahul Lakkireddy 	u64 rx_ppp2;              /* # of received PPP prio 2 frames */
1283bd122eeSRahul Lakkireddy 	u64 rx_ppp3;              /* # of received PPP prio 3 frames */
1293bd122eeSRahul Lakkireddy 	u64 rx_ppp4;              /* # of received PPP prio 4 frames */
1303bd122eeSRahul Lakkireddy 	u64 rx_ppp5;              /* # of received PPP prio 5 frames */
1313bd122eeSRahul Lakkireddy 	u64 rx_ppp6;              /* # of received PPP prio 6 frames */
1323bd122eeSRahul Lakkireddy 	u64 rx_ppp7;              /* # of received PPP prio 7 frames */
1333bd122eeSRahul Lakkireddy 
1343bd122eeSRahul Lakkireddy 	u64 rx_ovflow0;           /* drops due to buffer-group 0 overflows */
1353bd122eeSRahul Lakkireddy 	u64 rx_ovflow1;           /* drops due to buffer-group 1 overflows */
1363bd122eeSRahul Lakkireddy 	u64 rx_ovflow2;           /* drops due to buffer-group 2 overflows */
1373bd122eeSRahul Lakkireddy 	u64 rx_ovflow3;           /* drops due to buffer-group 3 overflows */
1383bd122eeSRahul Lakkireddy 	u64 rx_trunc0;            /* buffer-group 0 truncated packets */
1393bd122eeSRahul Lakkireddy 	u64 rx_trunc1;            /* buffer-group 1 truncated packets */
1403bd122eeSRahul Lakkireddy 	u64 rx_trunc2;            /* buffer-group 2 truncated packets */
1413bd122eeSRahul Lakkireddy 	u64 rx_trunc3;            /* buffer-group 3 truncated packets */
1423bd122eeSRahul Lakkireddy };
1433bd122eeSRahul Lakkireddy 
1443bd122eeSRahul Lakkireddy struct sge_params {
1453bd122eeSRahul Lakkireddy 	u32 hps;                        /* host page size for our PF/VF */
1463bd122eeSRahul Lakkireddy 	u32 eq_qpp;                     /* egress queues/page for our PF/VF */
1473bd122eeSRahul Lakkireddy 	u32 iq_qpp;                     /* egress queues/page for our PF/VF */
1483bd122eeSRahul Lakkireddy };
1493bd122eeSRahul Lakkireddy 
1503bd122eeSRahul Lakkireddy struct tp_params {
1513bd122eeSRahul Lakkireddy 	unsigned int ntxchan;        /* # of Tx channels */
1523bd122eeSRahul Lakkireddy 	unsigned int tre;            /* log2 of core clocks per TP tick */
1533bd122eeSRahul Lakkireddy 	unsigned int dack_re;        /* DACK timer resolution */
1543bd122eeSRahul Lakkireddy 	unsigned int la_mask;        /* what events are recorded by TP LA */
1553bd122eeSRahul Lakkireddy 	unsigned short tx_modq[NCHAN];  /* channel to modulation queue map */
1563bd122eeSRahul Lakkireddy 
1573bd122eeSRahul Lakkireddy 	u32 vlan_pri_map;               /* cached TP_VLAN_PRI_MAP */
1583bd122eeSRahul Lakkireddy 	u32 ingress_config;             /* cached TP_INGRESS_CONFIG */
1593bd122eeSRahul Lakkireddy 
160cd9ce8c3SRahul Lakkireddy 	/* cached TP_OUT_CONFIG compressed error vector
161cd9ce8c3SRahul Lakkireddy 	 * and passing outer header info for encapsulated packets.
162cd9ce8c3SRahul Lakkireddy 	 */
163cd9ce8c3SRahul Lakkireddy 	int rx_pkt_encap;
164cd9ce8c3SRahul Lakkireddy 
1653bd122eeSRahul Lakkireddy 	/*
1663bd122eeSRahul Lakkireddy 	 * TP_VLAN_PRI_MAP Compressed Filter Tuple field offsets.  This is a
1673bd122eeSRahul Lakkireddy 	 * subset of the set of fields which may be present in the Compressed
1683bd122eeSRahul Lakkireddy 	 * Filter Tuple portion of filters and TCP TCB connections.  The
1693bd122eeSRahul Lakkireddy 	 * fields which are present are controlled by the TP_VLAN_PRI_MAP.
1703bd122eeSRahul Lakkireddy 	 * Since a variable number of fields may or may not be present, their
1713bd122eeSRahul Lakkireddy 	 * shifted field positions within the Compressed Filter Tuple may
1723bd122eeSRahul Lakkireddy 	 * vary, or not even be present if the field isn't selected in
1733bd122eeSRahul Lakkireddy 	 * TP_VLAN_PRI_MAP.  Since some of these fields are needed in various
1743bd122eeSRahul Lakkireddy 	 * places we store their offsets here, or a -1 if the field isn't
1753bd122eeSRahul Lakkireddy 	 * present.
1763bd122eeSRahul Lakkireddy 	 */
1773bd122eeSRahul Lakkireddy 	int vlan_shift;
1783bd122eeSRahul Lakkireddy 	int vnic_shift;
1793bd122eeSRahul Lakkireddy 	int port_shift;
1803bd122eeSRahul Lakkireddy 	int protocol_shift;
1813bd122eeSRahul Lakkireddy };
1823bd122eeSRahul Lakkireddy 
1833bd122eeSRahul Lakkireddy struct vpd_params {
1843bd122eeSRahul Lakkireddy 	unsigned int cclk;
1853bd122eeSRahul Lakkireddy };
1863bd122eeSRahul Lakkireddy 
1873bd122eeSRahul Lakkireddy struct pci_params {
1883bd122eeSRahul Lakkireddy 	uint16_t        vendor_id;
1893bd122eeSRahul Lakkireddy 	uint16_t        device_id;
1903bd122eeSRahul Lakkireddy 	uint32_t        vpd_cap_addr;
1913bd122eeSRahul Lakkireddy 	uint16_t        speed;
1923bd122eeSRahul Lakkireddy 	uint8_t         width;
1933bd122eeSRahul Lakkireddy };
1943bd122eeSRahul Lakkireddy 
1953bd122eeSRahul Lakkireddy /*
1963bd122eeSRahul Lakkireddy  * Firmware device log.
1973bd122eeSRahul Lakkireddy  */
1983bd122eeSRahul Lakkireddy struct devlog_params {
1993bd122eeSRahul Lakkireddy 	u32 memtype;                    /* which memory (EDC0, EDC1, MC) */
2003bd122eeSRahul Lakkireddy 	u32 start;                      /* start of log in firmware memory */
2013bd122eeSRahul Lakkireddy 	u32 size;                       /* size of log */
2023bd122eeSRahul Lakkireddy };
2033bd122eeSRahul Lakkireddy 
2043bd122eeSRahul Lakkireddy struct arch_specific_params {
2053bd122eeSRahul Lakkireddy 	u8 nchan;
2063bd122eeSRahul Lakkireddy 	u16 mps_rplc_size;
2073bd122eeSRahul Lakkireddy 	u16 vfcount;
2083bd122eeSRahul Lakkireddy 	u32 sge_fl_db;
2093bd122eeSRahul Lakkireddy 	u16 mps_tcam_size;
2103bd122eeSRahul Lakkireddy };
2113bd122eeSRahul Lakkireddy 
2123bd122eeSRahul Lakkireddy struct adapter_params {
2133bd122eeSRahul Lakkireddy 	struct sge_params sge;
2143bd122eeSRahul Lakkireddy 	struct tp_params  tp;
2153bd122eeSRahul Lakkireddy 	struct vpd_params vpd;
2163bd122eeSRahul Lakkireddy 	struct pci_params pci;
2173bd122eeSRahul Lakkireddy 	struct devlog_params devlog;
2183bd122eeSRahul Lakkireddy 	enum pcie_memwin drv_memwin;
2193bd122eeSRahul Lakkireddy 
2203bd122eeSRahul Lakkireddy 	unsigned int sf_size;             /* serial flash size in bytes */
2213bd122eeSRahul Lakkireddy 	unsigned int sf_nsec;             /* # of flash sectors */
2223bd122eeSRahul Lakkireddy 
2233bd122eeSRahul Lakkireddy 	unsigned int fw_vers;
224c962618cSRahul Lakkireddy 	unsigned int bs_vers;
2253bd122eeSRahul Lakkireddy 	unsigned int tp_vers;
226c962618cSRahul Lakkireddy 	unsigned int er_vers;
2273bd122eeSRahul Lakkireddy 
2283bd122eeSRahul Lakkireddy 	unsigned short mtus[NMTUS];
2293bd122eeSRahul Lakkireddy 	unsigned short a_wnd[NCCTRL_WIN];
2303bd122eeSRahul Lakkireddy 	unsigned short b_wnd[NCCTRL_WIN];
2313bd122eeSRahul Lakkireddy 
2323bd122eeSRahul Lakkireddy 	unsigned int mc_size;             /* MC memory size */
2333bd122eeSRahul Lakkireddy 	unsigned int cim_la_size;
2343bd122eeSRahul Lakkireddy 
2353bd122eeSRahul Lakkireddy 	unsigned char nports;             /* # of ethernet ports */
2363bd122eeSRahul Lakkireddy 	unsigned char portvec;
2373bd122eeSRahul Lakkireddy 
2383bd122eeSRahul Lakkireddy 	enum chip_type chip;              /* chip code */
2393bd122eeSRahul Lakkireddy 	struct arch_specific_params arch; /* chip specific params */
2403bd122eeSRahul Lakkireddy 
2413bd122eeSRahul Lakkireddy 	bool ulptx_memwrite_dsgl;          /* use of T5 DSGL allowed */
2423bd122eeSRahul Lakkireddy };
2433bd122eeSRahul Lakkireddy 
2443bd122eeSRahul Lakkireddy struct link_config {
2453bd122eeSRahul Lakkireddy 	unsigned short supported;        /* link capabilities */
2463bd122eeSRahul Lakkireddy 	unsigned short advertising;      /* advertised capabilities */
2479da2a694SRahul Lakkireddy 	unsigned int   requested_speed;  /* speed user has requested */
2489da2a694SRahul Lakkireddy 	unsigned int   speed;            /* actual link speed */
2493bd122eeSRahul Lakkireddy 	unsigned char  requested_fc;     /* flow control user has requested */
2503bd122eeSRahul Lakkireddy 	unsigned char  fc;               /* actual link flow control */
25169aed042SRahul Lakkireddy 	unsigned char  requested_fec;    /* Forward Error Correction user */
25269aed042SRahul Lakkireddy 	unsigned char  fec;              /* has requested and actual FEC */
2533bd122eeSRahul Lakkireddy 	unsigned char  autoneg;          /* autonegotiating? */
2543bd122eeSRahul Lakkireddy 	unsigned char  link_ok;          /* link up? */
2553bd122eeSRahul Lakkireddy };
2563bd122eeSRahul Lakkireddy 
2573bd122eeSRahul Lakkireddy #include "adapter.h"
2583bd122eeSRahul Lakkireddy 
2593bd122eeSRahul Lakkireddy void t4_set_reg_field(struct adapter *adap, unsigned int addr, u32 mask,
2603bd122eeSRahul Lakkireddy 		      u32 val);
2613bd122eeSRahul Lakkireddy int t4_wait_op_done_val(struct adapter *adapter, int reg, u32 mask,
2623bd122eeSRahul Lakkireddy 			int polarity,
2633bd122eeSRahul Lakkireddy 			int attempts, int delay, u32 *valp);
2643bd122eeSRahul Lakkireddy 
2653bd122eeSRahul Lakkireddy static inline int t4_wait_op_done(struct adapter *adapter, int reg, u32 mask,
2663bd122eeSRahul Lakkireddy 				  int polarity, int attempts, int delay)
2673bd122eeSRahul Lakkireddy {
2683bd122eeSRahul Lakkireddy 	return t4_wait_op_done_val(adapter, reg, mask, polarity, attempts,
2693bd122eeSRahul Lakkireddy 				   delay, NULL);
2703bd122eeSRahul Lakkireddy }
2713bd122eeSRahul Lakkireddy 
2723bd122eeSRahul Lakkireddy #define for_each_port(adapter, iter) \
2733bd122eeSRahul Lakkireddy 	for (iter = 0; iter < (adapter)->params.nports; ++iter)
2743bd122eeSRahul Lakkireddy 
2753bd122eeSRahul Lakkireddy void t4_read_mtu_tbl(struct adapter *adap, u16 *mtus, u8 *mtu_log);
2763bd122eeSRahul Lakkireddy void t4_tp_wr_bits_indirect(struct adapter *adap, unsigned int addr,
2773bd122eeSRahul Lakkireddy 			    unsigned int mask, unsigned int val);
2783bd122eeSRahul Lakkireddy void t4_intr_enable(struct adapter *adapter);
2793bd122eeSRahul Lakkireddy void t4_intr_disable(struct adapter *adapter);
2803bd122eeSRahul Lakkireddy int t4_link_l1cfg(struct adapter *adap, unsigned int mbox, unsigned int port,
2813bd122eeSRahul Lakkireddy 		  struct link_config *lc);
2823bd122eeSRahul Lakkireddy void t4_load_mtus(struct adapter *adap, const unsigned short *mtus,
2833bd122eeSRahul Lakkireddy 		  const unsigned short *alpha, const unsigned short *beta);
2843bd122eeSRahul Lakkireddy int t4_fw_hello(struct adapter *adap, unsigned int mbox, unsigned int evt_mbox,
2853bd122eeSRahul Lakkireddy 		enum dev_master master, enum dev_state *state);
2863bd122eeSRahul Lakkireddy int t4_fw_bye(struct adapter *adap, unsigned int mbox);
2873bd122eeSRahul Lakkireddy int t4_fw_reset(struct adapter *adap, unsigned int mbox, int reset);
2883bd122eeSRahul Lakkireddy int t4_fw_halt(struct adapter *adap, unsigned int mbox, int reset);
2893bd122eeSRahul Lakkireddy int t4_fw_restart(struct adapter *adap, unsigned int mbox, int reset);
290edd04c61SRahul Lakkireddy int t4_fl_pkt_align(struct adapter *adap);
2913bd122eeSRahul Lakkireddy int t4_fixup_host_params_compat(struct adapter *adap, unsigned int page_size,
2923bd122eeSRahul Lakkireddy 				unsigned int cache_line_size,
2933bd122eeSRahul Lakkireddy 				enum chip_type chip_compat);
2943bd122eeSRahul Lakkireddy int t4_fixup_host_params(struct adapter *adap, unsigned int page_size,
2953bd122eeSRahul Lakkireddy 			 unsigned int cache_line_size);
2963bd122eeSRahul Lakkireddy int t4_fw_initialize(struct adapter *adap, unsigned int mbox);
2973bd122eeSRahul Lakkireddy int t4_query_params(struct adapter *adap, unsigned int mbox, unsigned int pf,
2983bd122eeSRahul Lakkireddy 		    unsigned int vf, unsigned int nparams, const u32 *params,
2993bd122eeSRahul Lakkireddy 		    u32 *val);
3003bd122eeSRahul Lakkireddy int t4_set_params_timeout(struct adapter *adap, unsigned int mbox,
3013bd122eeSRahul Lakkireddy 			  unsigned int pf, unsigned int vf,
3023bd122eeSRahul Lakkireddy 			  unsigned int nparams, const u32 *params,
3033bd122eeSRahul Lakkireddy 			  const u32 *val, int timeout);
3043bd122eeSRahul Lakkireddy int t4_set_params(struct adapter *adap, unsigned int mbox, unsigned int pf,
3053bd122eeSRahul Lakkireddy 		  unsigned int vf, unsigned int nparams, const u32 *params,
3063bd122eeSRahul Lakkireddy 		  const u32 *val);
3073bd122eeSRahul Lakkireddy int t4_alloc_vi_func(struct adapter *adap, unsigned int mbox,
3083bd122eeSRahul Lakkireddy 		     unsigned int port, unsigned int pf, unsigned int vf,
3093bd122eeSRahul Lakkireddy 		     unsigned int nmac, u8 *mac, unsigned int *rss_size,
3103bd122eeSRahul Lakkireddy 		     unsigned int portfunc, unsigned int idstype);
3113bd122eeSRahul Lakkireddy int t4_alloc_vi(struct adapter *adap, unsigned int mbox, unsigned int port,
3123bd122eeSRahul Lakkireddy 		unsigned int pf, unsigned int vf, unsigned int nmac, u8 *mac,
3133bd122eeSRahul Lakkireddy 		unsigned int *rss_size);
3143bd122eeSRahul Lakkireddy int t4_free_vi(struct adapter *adap, unsigned int mbox,
3153bd122eeSRahul Lakkireddy 	       unsigned int pf, unsigned int vf,
3163bd122eeSRahul Lakkireddy 	       unsigned int viid);
3173bd122eeSRahul Lakkireddy int t4_set_rxmode(struct adapter *adap, unsigned int mbox, unsigned int viid,
3183bd122eeSRahul Lakkireddy 		  int mtu, int promisc, int all_multi, int bcast, int vlanex,
3193bd122eeSRahul Lakkireddy 		  bool sleep_ok);
3203bd122eeSRahul Lakkireddy int t4_change_mac(struct adapter *adap, unsigned int mbox, unsigned int viid,
3213bd122eeSRahul Lakkireddy 		  int idx, const u8 *addr, bool persist, bool add_smt);
3223bd122eeSRahul Lakkireddy int t4_enable_vi_params(struct adapter *adap, unsigned int mbox,
3233bd122eeSRahul Lakkireddy 			unsigned int viid, bool rx_en, bool tx_en, bool dcb_en);
3243bd122eeSRahul Lakkireddy int t4_enable_vi(struct adapter *adap, unsigned int mbox, unsigned int viid,
3253bd122eeSRahul Lakkireddy 		 bool rx_en, bool tx_en);
3263bd122eeSRahul Lakkireddy int t4_iq_start_stop(struct adapter *adap, unsigned int mbox, bool start,
3273bd122eeSRahul Lakkireddy 		     unsigned int pf, unsigned int vf, unsigned int iqid,
3283bd122eeSRahul Lakkireddy 		     unsigned int fl0id, unsigned int fl1id);
3293bd122eeSRahul Lakkireddy int t4_iq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
3303bd122eeSRahul Lakkireddy 	       unsigned int vf, unsigned int iqtype, unsigned int iqid,
3313bd122eeSRahul Lakkireddy 	       unsigned int fl0id, unsigned int fl1id);
3323bd122eeSRahul Lakkireddy int t4_eth_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
3333bd122eeSRahul Lakkireddy 		   unsigned int vf, unsigned int eqid);
3343bd122eeSRahul Lakkireddy 
3353bd122eeSRahul Lakkireddy static inline unsigned int core_ticks_per_usec(const struct adapter *adap)
3363bd122eeSRahul Lakkireddy {
3373bd122eeSRahul Lakkireddy 	return adap->params.vpd.cclk / 1000;
3383bd122eeSRahul Lakkireddy }
3393bd122eeSRahul Lakkireddy 
3403bd122eeSRahul Lakkireddy static inline unsigned int us_to_core_ticks(const struct adapter *adap,
3413bd122eeSRahul Lakkireddy 					    unsigned int us)
3423bd122eeSRahul Lakkireddy {
3433bd122eeSRahul Lakkireddy 	return (us * adap->params.vpd.cclk) / 1000;
3443bd122eeSRahul Lakkireddy }
3453bd122eeSRahul Lakkireddy 
3463bd122eeSRahul Lakkireddy static inline unsigned int core_ticks_to_us(const struct adapter *adapter,
3473bd122eeSRahul Lakkireddy 					    unsigned int ticks)
3483bd122eeSRahul Lakkireddy {
3493bd122eeSRahul Lakkireddy 	/* add Core Clock / 2 to round ticks to nearest uS */
3503bd122eeSRahul Lakkireddy 	return ((ticks * 1000 + adapter->params.vpd.cclk / 2) /
3513bd122eeSRahul Lakkireddy 		adapter->params.vpd.cclk);
3523bd122eeSRahul Lakkireddy }
3533bd122eeSRahul Lakkireddy 
3543bd122eeSRahul Lakkireddy int t4_wr_mbox_meat_timeout(struct adapter *adap, int mbox, const void *cmd,
3553bd122eeSRahul Lakkireddy 			    int size, void *rpl, bool sleep_ok, int timeout);
3563bd122eeSRahul Lakkireddy int t4_wr_mbox_meat(struct adapter *adap, int mbox,
3573bd122eeSRahul Lakkireddy 		    const void __attribute__((__may_alias__)) *cmd, int size,
3583bd122eeSRahul Lakkireddy 		    void *rpl, bool sleep_ok);
3593bd122eeSRahul Lakkireddy 
3603bd122eeSRahul Lakkireddy static inline int t4_wr_mbox_timeout(struct adapter *adap, int mbox,
3613bd122eeSRahul Lakkireddy 				     const void *cmd, int size, void *rpl,
3623bd122eeSRahul Lakkireddy 				     int timeout)
3633bd122eeSRahul Lakkireddy {
3643bd122eeSRahul Lakkireddy 	return t4_wr_mbox_meat_timeout(adap, mbox, cmd, size, rpl, true,
3653bd122eeSRahul Lakkireddy 				       timeout);
3663bd122eeSRahul Lakkireddy }
3673bd122eeSRahul Lakkireddy 
3683bd122eeSRahul Lakkireddy int t4_get_core_clock(struct adapter *adapter, struct vpd_params *p);
3693bd122eeSRahul Lakkireddy 
3703bd122eeSRahul Lakkireddy static inline int t4_wr_mbox(struct adapter *adap, int mbox, const void *cmd,
3713bd122eeSRahul Lakkireddy 			     int size, void *rpl)
3723bd122eeSRahul Lakkireddy {
3733bd122eeSRahul Lakkireddy 	return t4_wr_mbox_meat(adap, mbox, cmd, size, rpl, true);
3743bd122eeSRahul Lakkireddy }
3753bd122eeSRahul Lakkireddy 
3763bd122eeSRahul Lakkireddy static inline int t4_wr_mbox_ns(struct adapter *adap, int mbox, const void *cmd,
3773bd122eeSRahul Lakkireddy 				int size, void *rpl)
3783bd122eeSRahul Lakkireddy {
3793bd122eeSRahul Lakkireddy 	return t4_wr_mbox_meat(adap, mbox, cmd, size, rpl, false);
3803bd122eeSRahul Lakkireddy }
3813bd122eeSRahul Lakkireddy 
3823bd122eeSRahul Lakkireddy void t4_read_indirect(struct adapter *adap, unsigned int addr_reg,
3833bd122eeSRahul Lakkireddy 		      unsigned int data_reg, u32 *vals, unsigned int nregs,
3843bd122eeSRahul Lakkireddy 		      unsigned int start_idx);
3853bd122eeSRahul Lakkireddy void t4_write_indirect(struct adapter *adap, unsigned int addr_reg,
3863bd122eeSRahul Lakkireddy 		       unsigned int data_reg, const u32 *vals,
3873bd122eeSRahul Lakkireddy 		       unsigned int nregs, unsigned int start_idx);
3883bd122eeSRahul Lakkireddy 
3893bd122eeSRahul Lakkireddy int t4_get_vpd_params(struct adapter *adapter, struct vpd_params *p);
3903bd122eeSRahul Lakkireddy int t4_read_flash(struct adapter *adapter, unsigned int addr,
3913bd122eeSRahul Lakkireddy 		  unsigned int nwords, u32 *data, int byte_oriented);
3923bd122eeSRahul Lakkireddy int t4_flash_cfg_addr(struct adapter *adapter);
39310c6d947SRahul Lakkireddy unsigned int t4_get_mps_bg_map(struct adapter *adapter, unsigned int pidx);
39410c6d947SRahul Lakkireddy unsigned int t4_get_tp_ch_map(struct adapter *adapter, unsigned int pidx);
3953bd122eeSRahul Lakkireddy const char *t4_get_port_type_description(enum fw_port_type port_type);
3963bd122eeSRahul Lakkireddy void t4_get_port_stats(struct adapter *adap, int idx, struct port_stats *p);
3973bd122eeSRahul Lakkireddy void t4_get_port_stats_offset(struct adapter *adap, int idx,
3983bd122eeSRahul Lakkireddy 			      struct port_stats *stats,
3993bd122eeSRahul Lakkireddy 			      struct port_stats *offset);
4003bd122eeSRahul Lakkireddy void t4_clr_port_stats(struct adapter *adap, int idx);
4013bd122eeSRahul Lakkireddy void t4_reset_link_config(struct adapter *adap, int idx);
402c962618cSRahul Lakkireddy int t4_get_version_info(struct adapter *adapter);
403c962618cSRahul Lakkireddy void t4_dump_version_info(struct adapter *adapter);
4043bd122eeSRahul Lakkireddy int t4_get_flash_params(struct adapter *adapter);
40504868e5bSRahul Lakkireddy int t4_get_chip_type(struct adapter *adap, int ver);
4063bd122eeSRahul Lakkireddy int t4_prep_adapter(struct adapter *adapter);
4073bd122eeSRahul Lakkireddy int t4_port_init(struct adapter *adap, int mbox, int pf, int vf);
4083bd122eeSRahul Lakkireddy int t4_init_rss_mode(struct adapter *adap, int mbox);
4093bd122eeSRahul Lakkireddy int t4_config_rss_range(struct adapter *adapter, int mbox, unsigned int viid,
4103bd122eeSRahul Lakkireddy 			int start, int n, const u16 *rspq, unsigned int nrspq);
4113bd122eeSRahul Lakkireddy int t4_config_vi_rss(struct adapter *adapter, int mbox, unsigned int viid,
4123bd122eeSRahul Lakkireddy 		     unsigned int flags, unsigned int defq);
413*76aba8d7SKumar Sanghvi int t4_read_config_vi_rss(struct adapter *adapter, int mbox, unsigned int viid,
414*76aba8d7SKumar Sanghvi 			  u64 *flags, unsigned int *defq);
41508e21af9SKumar Sanghvi void t4_fw_tp_pio_rw(struct adapter *adap, u32 *vals, unsigned int nregs,
41608e21af9SKumar Sanghvi 		     unsigned int start_index, unsigned int rw);
41708e21af9SKumar Sanghvi void t4_write_rss_key(struct adapter *adap, u32 *key, int idx);
418*76aba8d7SKumar Sanghvi void t4_read_rss_key(struct adapter *adap, u32 *key);
4193bd122eeSRahul Lakkireddy 
4203bd122eeSRahul Lakkireddy enum t4_bar2_qtype { T4_BAR2_QTYPE_EGRESS, T4_BAR2_QTYPE_INGRESS };
4213bd122eeSRahul Lakkireddy int t4_bar2_sge_qregs(struct adapter *adapter, unsigned int qid,
4223bd122eeSRahul Lakkireddy 		      unsigned int qtype, u64 *pbar2_qoffset,
4233bd122eeSRahul Lakkireddy 		      unsigned int *pbar2_qid);
4243bd122eeSRahul Lakkireddy 
4253bd122eeSRahul Lakkireddy int t4_init_sge_params(struct adapter *adapter);
4263bd122eeSRahul Lakkireddy int t4_init_tp_params(struct adapter *adap);
4273bd122eeSRahul Lakkireddy int t4_filter_field_shift(const struct adapter *adap, unsigned int filter_sel);
4283bd122eeSRahul Lakkireddy int t4_handle_fw_rpl(struct adapter *adap, const __be64 *rpl);
42917ba077cSRahul Lakkireddy unsigned int t4_get_regs_len(struct adapter *adap);
43017ba077cSRahul Lakkireddy void t4_get_regs(struct adapter *adap, void *buf, size_t buf_size);
431fe0bd9eeSRahul Lakkireddy int t4_seeprom_read(struct adapter *adapter, u32 addr, u32 *data);
432fe0bd9eeSRahul Lakkireddy int t4_seeprom_write(struct adapter *adapter, u32 addr, u32 data);
433fe0bd9eeSRahul Lakkireddy int t4_seeprom_wp(struct adapter *adapter, int enable);
4343bd122eeSRahul Lakkireddy #endif /* __CHELSIO_COMMON_H */
435