1 /* SPDX-License-Identifier: BSD-3-Clause 2 * Copyright 2016 6WIND S.A. 3 * Copyright 2016 Mellanox Technologies, Ltd 4 */ 5 6 #ifndef RTE_PMD_MLX5_PRM_H_ 7 #define RTE_PMD_MLX5_PRM_H_ 8 9 #include <unistd.h> 10 11 #include <rte_vect.h> 12 #include <rte_byteorder.h> 13 14 #include <mlx5_glue.h> 15 #include "mlx5_autoconf.h" 16 17 /* RSS hash key size. */ 18 #define MLX5_RSS_HASH_KEY_LEN 40 19 20 /* Get CQE owner bit. */ 21 #define MLX5_CQE_OWNER(op_own) ((op_own) & MLX5_CQE_OWNER_MASK) 22 23 /* Get CQE format. */ 24 #define MLX5_CQE_FORMAT(op_own) (((op_own) & MLX5E_CQE_FORMAT_MASK) >> 2) 25 26 /* Get CQE opcode. */ 27 #define MLX5_CQE_OPCODE(op_own) (((op_own) & 0xf0) >> 4) 28 29 /* Get CQE number of mini CQEs. */ 30 #define MLX5_CQE_NUM_MINIS(op_own) (((op_own) & 0xf0) >> 4) 31 32 /* Get CQE solicited event. */ 33 #define MLX5_CQE_SE(op_own) (((op_own) >> 1) & 1) 34 35 /* Invalidate a CQE. */ 36 #define MLX5_CQE_INVALIDATE (MLX5_CQE_INVALID << 4) 37 38 /* Initialize CQE validity iteration count. */ 39 #define MLX5_CQE_VIC_INIT 0xffu 40 41 /* Hardware index widths. */ 42 #define MLX5_CQ_INDEX_WIDTH 24 43 #define MLX5_WQ_INDEX_WIDTH 16 44 45 /* WQE Segment sizes in bytes. */ 46 #define MLX5_WSEG_SIZE 16u 47 #define MLX5_WQE_CSEG_SIZE sizeof(struct mlx5_wqe_cseg) 48 #define MLX5_WQE_DSEG_SIZE sizeof(struct mlx5_wqe_dseg) 49 #define MLX5_WQE_ESEG_SIZE sizeof(struct mlx5_wqe_eseg) 50 51 /* WQE/WQEBB size in bytes. */ 52 #define MLX5_WQE_SIZE sizeof(struct mlx5_wqe) 53 54 /* 55 * Max size of a WQE session. 56 * Absolute maximum size is 63 (MLX5_DSEG_MAX) segments, 57 * the WQE size field in Control Segment is 6 bits wide. 58 */ 59 #define MLX5_WQE_SIZE_MAX (60 * MLX5_WSEG_SIZE) 60 61 /* 62 * Default minimum number of Tx queues for inlining packets. 63 * If there are less queues as specified we assume we have 64 * no enough CPU resources (cycles) to perform inlining, 65 * the PCIe throughput is not supposed as bottleneck and 66 * inlining is disabled. 67 */ 68 #define MLX5_INLINE_MAX_TXQS 8u 69 #define MLX5_INLINE_MAX_TXQS_BLUEFIELD 16u 70 71 /* 72 * Default packet length threshold to be inlined with 73 * enhanced MPW. If packet length exceeds the threshold 74 * the data are not inlined. Should be aligned in WQEBB 75 * boundary with accounting the title Control and Ethernet 76 * segments. 77 */ 78 #define MLX5_EMPW_DEF_INLINE_LEN (4u * MLX5_WQE_SIZE + \ 79 MLX5_DSEG_MIN_INLINE_SIZE) 80 /* 81 * Maximal inline data length sent with enhanced MPW. 82 * Is based on maximal WQE size. 83 */ 84 #define MLX5_EMPW_MAX_INLINE_LEN (MLX5_WQE_SIZE_MAX - \ 85 MLX5_WQE_CSEG_SIZE - \ 86 MLX5_WQE_ESEG_SIZE - \ 87 MLX5_WQE_DSEG_SIZE + \ 88 MLX5_DSEG_MIN_INLINE_SIZE) 89 /* 90 * Minimal amount of packets to be sent with EMPW. 91 * This limits the minimal required size of sent EMPW. 92 * If there are no enough resources to built minimal 93 * EMPW the sending loop exits. 94 */ 95 #define MLX5_EMPW_MIN_PACKETS (2u + 3u * 4u) 96 /* 97 * Maximal amount of packets to be sent with EMPW. 98 * This value is not recommended to exceed MLX5_TX_COMP_THRESH, 99 * otherwise there might be up to MLX5_EMPW_MAX_PACKETS mbufs 100 * without CQE generation request, being multiplied by 101 * MLX5_TX_COMP_MAX_CQE it may cause significant latency 102 * in tx burst routine at the moment of freeing multiple mbufs. 103 */ 104 #define MLX5_EMPW_MAX_PACKETS MLX5_TX_COMP_THRESH 105 #define MLX5_MPW_MAX_PACKETS 6 106 #define MLX5_MPW_INLINE_MAX_PACKETS 6 107 108 /* 109 * Default packet length threshold to be inlined with 110 * ordinary SEND. Inlining saves the MR key search 111 * and extra PCIe data fetch transaction, but eats the 112 * CPU cycles. 113 */ 114 #define MLX5_SEND_DEF_INLINE_LEN (5U * MLX5_WQE_SIZE + \ 115 MLX5_ESEG_MIN_INLINE_SIZE - \ 116 MLX5_WQE_CSEG_SIZE - \ 117 MLX5_WQE_ESEG_SIZE - \ 118 MLX5_WQE_DSEG_SIZE) 119 /* 120 * Maximal inline data length sent with ordinary SEND. 121 * Is based on maximal WQE size. 122 */ 123 #define MLX5_SEND_MAX_INLINE_LEN (MLX5_WQE_SIZE_MAX - \ 124 MLX5_WQE_CSEG_SIZE - \ 125 MLX5_WQE_ESEG_SIZE - \ 126 MLX5_WQE_DSEG_SIZE + \ 127 MLX5_ESEG_MIN_INLINE_SIZE) 128 129 /* Missed in mlx5dv.h, should define here. */ 130 #ifndef HAVE_MLX5_OPCODE_ENHANCED_MPSW 131 #define MLX5_OPCODE_ENHANCED_MPSW 0x29u 132 #endif 133 134 #ifndef HAVE_MLX5_OPCODE_SEND_EN 135 #define MLX5_OPCODE_SEND_EN 0x17u 136 #endif 137 138 #ifndef HAVE_MLX5_OPCODE_WAIT 139 #define MLX5_OPCODE_WAIT 0x0fu 140 #endif 141 142 #define MLX5_OPC_MOD_WAIT_CQ_PI 0u 143 #define MLX5_OPC_MOD_WAIT_DATA 1u 144 #define MLX5_OPC_MOD_WAIT_TIME 2u 145 146 147 #define MLX5_WAIT_COND_INVERT 0x10u 148 #define MLX5_WAIT_COND_ALWAYS_TRUE 0u 149 #define MLX5_WAIT_COND_EQUAL 1u 150 #define MLX5_WAIT_COND_BIGGER 2u 151 #define MLX5_WAIT_COND_SMALLER 3u 152 #define MLX5_WAIT_COND_CYCLIC_BIGGER 4u 153 #define MLX5_WAIT_COND_CYCLIC_SMALLER 5u 154 155 #ifndef HAVE_MLX5_OPCODE_ACCESS_ASO 156 #define MLX5_OPCODE_ACCESS_ASO 0x2du 157 #endif 158 159 /* CQE value to inform that VLAN is stripped. */ 160 #define MLX5_CQE_VLAN_STRIPPED (1u << 0) 161 162 /* IPv4 options. */ 163 #define MLX5_CQE_RX_IP_EXT_OPTS_PACKET (1u << 1) 164 165 /* IPv6 packet. */ 166 #define MLX5_CQE_RX_IPV6_PACKET (1u << 2) 167 168 /* IPv4 packet. */ 169 #define MLX5_CQE_RX_IPV4_PACKET (1u << 3) 170 171 /* TCP packet. */ 172 #define MLX5_CQE_RX_TCP_PACKET (1u << 4) 173 174 /* UDP packet. */ 175 #define MLX5_CQE_RX_UDP_PACKET (1u << 5) 176 177 /* IP is fragmented. */ 178 #define MLX5_CQE_RX_IP_FRAG_PACKET (1u << 7) 179 180 /* L2 header is valid. */ 181 #define MLX5_CQE_RX_L2_HDR_VALID (1u << 8) 182 183 /* L3 header is valid. */ 184 #define MLX5_CQE_RX_L3_HDR_VALID (1u << 9) 185 186 /* L4 header is valid. */ 187 #define MLX5_CQE_RX_L4_HDR_VALID (1u << 10) 188 189 /* Outer packet, 0 IPv4, 1 IPv6. */ 190 #define MLX5_CQE_RX_OUTER_PACKET (1u << 1) 191 192 /* Tunnel packet bit in the CQE. */ 193 #define MLX5_CQE_RX_TUNNEL_PACKET (1u << 0) 194 195 /* Mask for LRO push flag in the CQE lro_tcppsh_abort_dupack field. */ 196 #define MLX5_CQE_LRO_PUSH_MASK 0x40 197 198 /* Mask for L4 type in the CQE hdr_type_etc field. */ 199 #define MLX5_CQE_L4_TYPE_MASK 0x70 200 201 /* The bit index of L4 type in CQE hdr_type_etc field. */ 202 #define MLX5_CQE_L4_TYPE_SHIFT 0x4 203 204 /* L4 type to indicate TCP packet without acknowledgment. */ 205 #define MLX5_L4_HDR_TYPE_TCP_EMPTY_ACK 0x3 206 207 /* L4 type to indicate TCP packet with acknowledgment. */ 208 #define MLX5_L4_HDR_TYPE_TCP_WITH_ACL 0x4 209 210 /* Inner L3 checksum offload (Tunneled packets only). */ 211 #define MLX5_ETH_WQE_L3_INNER_CSUM (1u << 4) 212 213 /* Inner L4 checksum offload (Tunneled packets only). */ 214 #define MLX5_ETH_WQE_L4_INNER_CSUM (1u << 5) 215 216 /* Outer L4 type is TCP. */ 217 #define MLX5_ETH_WQE_L4_OUTER_TCP (0u << 5) 218 219 /* Outer L4 type is UDP. */ 220 #define MLX5_ETH_WQE_L4_OUTER_UDP (1u << 5) 221 222 /* Outer L3 type is IPV4. */ 223 #define MLX5_ETH_WQE_L3_OUTER_IPV4 (0u << 4) 224 225 /* Outer L3 type is IPV6. */ 226 #define MLX5_ETH_WQE_L3_OUTER_IPV6 (1u << 4) 227 228 /* Inner L4 type is TCP. */ 229 #define MLX5_ETH_WQE_L4_INNER_TCP (0u << 1) 230 231 /* Inner L4 type is UDP. */ 232 #define MLX5_ETH_WQE_L4_INNER_UDP (1u << 1) 233 234 /* Inner L3 type is IPV4. */ 235 #define MLX5_ETH_WQE_L3_INNER_IPV4 (0u << 0) 236 237 /* Inner L3 type is IPV6. */ 238 #define MLX5_ETH_WQE_L3_INNER_IPV6 (1u << 0) 239 240 /* VLAN insertion flag. */ 241 #define MLX5_ETH_WQE_VLAN_INSERT (1u << 31) 242 243 /* Data inline segment flag. */ 244 #define MLX5_ETH_WQE_DATA_INLINE (1u << 31) 245 246 /* Is flow mark valid. */ 247 #if RTE_BYTE_ORDER == RTE_LITTLE_ENDIAN 248 #define MLX5_FLOW_MARK_IS_VALID(val) ((val) & 0xffffff00) 249 #else 250 #define MLX5_FLOW_MARK_IS_VALID(val) ((val) & 0xffffff) 251 #endif 252 253 /* INVALID is used by packets matching no flow rules. */ 254 #define MLX5_FLOW_MARK_INVALID 0 255 256 /* Maximum allowed value to mark a packet. */ 257 #define MLX5_FLOW_MARK_MAX 0xfffff0 258 259 /* Default mark value used when none is provided. */ 260 #define MLX5_FLOW_MARK_DEFAULT 0xffffff 261 262 /* Default mark mask for metadata legacy mode. */ 263 #define MLX5_FLOW_MARK_MASK 0xffffff 264 265 /* Byte length mask when mark is enable in miniCQE */ 266 #define MLX5_LEN_WITH_MARK_MASK 0xffffff00 267 268 /* Maximum number of DS in WQE. Limited by 6-bit field. */ 269 #define MLX5_DSEG_MAX 63 270 271 /* The 32 bit syndrome offset in struct mlx5_err_cqe. */ 272 #define MLX5_ERROR_CQE_SYNDROME_OFFSET 52 273 274 /* The completion mode offset in the WQE control segment line 2. */ 275 #define MLX5_COMP_MODE_OFFSET 2 276 277 /* Amount of data bytes in minimal inline data segment. */ 278 #define MLX5_DSEG_MIN_INLINE_SIZE 12u 279 280 /* Amount of data bytes in minimal inline eth segment. */ 281 #define MLX5_ESEG_MIN_INLINE_SIZE 18u 282 283 /* Amount of data bytes after eth data segment. */ 284 #define MLX5_ESEG_EXTRA_DATA_SIZE 32u 285 286 /* The maximum log value of segments per RQ WQE. */ 287 #define MLX5_MAX_LOG_RQ_SEGS 5u 288 289 /* Log 2 of the default size of a WQE for Multi-Packet RQ. */ 290 #define MLX5_MPRQ_LOG_MIN_STRIDE_WQE_SIZE 14U 291 292 /* The alignment needed for WQ buffer. */ 293 #define MLX5_WQE_BUF_ALIGNMENT rte_mem_page_size() 294 295 /* The alignment needed for CQ buffer. */ 296 #define MLX5_CQE_BUF_ALIGNMENT rte_mem_page_size() 297 298 #define MAX_ACTIONS_DATA_IN_HEADER_MODIFY 512 299 300 /* Alias FT id passed to the ALLOW_OTHER_VHCA_ACCESS & CREATE_GENERAL_OBJECT 301 * commands should have the following format: 302 * {table_type: 8bits, table_id: 24bits}. 303 */ 304 #define FT_ID_FT_TYPE_OFFSET 24 305 306 /* Completion mode. */ 307 enum mlx5_completion_mode { 308 MLX5_COMP_ONLY_ERR = 0x0, 309 MLX5_COMP_ONLY_FIRST_ERR = 0x1, 310 MLX5_COMP_ALWAYS = 0x2, 311 MLX5_COMP_CQE_AND_EQE = 0x3, 312 }; 313 314 /* MPW mode. */ 315 enum mlx5_mpw_mode { 316 MLX5_MPW_DISABLED, 317 MLX5_MPW, 318 MLX5_MPW_ENHANCED, /* Enhanced Multi-Packet Send WQE, a.k.a MPWv2. */ 319 }; 320 321 /* WQE Control segment. */ 322 struct mlx5_wqe_cseg { 323 uint32_t opcode; 324 uint32_t sq_ds; 325 uint32_t flags; 326 uint32_t misc; 327 } __rte_packed __rte_aligned(MLX5_WSEG_SIZE); 328 329 /* 330 * WQE CSEG opcode field size is 32 bits, divided: 331 * Bits 31:24 OPC_MOD 332 * Bits 23:8 wqe_index 333 * Bits 7:0 OPCODE 334 */ 335 #define WQE_CSEG_OPC_MOD_OFFSET 24 336 #define WQE_CSEG_WQE_INDEX_OFFSET 8 337 338 /* Header of data segment. Minimal size Data Segment */ 339 struct mlx5_wqe_dseg { 340 uint32_t bcount; 341 union { 342 uint8_t inline_data[MLX5_DSEG_MIN_INLINE_SIZE]; 343 struct { 344 uint32_t lkey; 345 uint64_t pbuf; 346 } __rte_packed; 347 }; 348 } __rte_packed; 349 350 /* Subset of struct WQE Ethernet Segment. */ 351 struct mlx5_wqe_eseg { 352 union { 353 struct { 354 uint32_t swp_offs; 355 uint8_t cs_flags; 356 uint8_t swp_flags; 357 uint16_t mss; 358 uint32_t metadata; 359 uint16_t inline_hdr_sz; 360 union { 361 uint16_t inline_data; 362 uint16_t vlan_tag; 363 }; 364 } __rte_packed; 365 struct { 366 uint32_t offsets; 367 uint32_t flags; 368 uint32_t flow_metadata; 369 uint32_t inline_hdr; 370 } __rte_packed; 371 }; 372 } __rte_packed; 373 374 struct mlx5_wqe_qseg { 375 uint32_t reserved0; 376 uint32_t reserved1; 377 uint32_t max_index; 378 uint32_t qpn_cqn; 379 } __rte_packed; 380 381 struct mlx5_wqe_wseg { 382 uint32_t operation; 383 uint32_t lkey; 384 uint32_t va_high; 385 uint32_t va_low; 386 uint64_t value; 387 uint64_t mask; 388 } __rte_packed; 389 390 /* The title WQEBB, header of WQE. */ 391 struct mlx5_wqe { 392 union { 393 struct mlx5_wqe_cseg cseg; 394 uint32_t ctrl[4]; 395 }; 396 struct mlx5_wqe_eseg eseg; 397 union { 398 struct mlx5_wqe_dseg dseg[2]; 399 uint8_t data[MLX5_ESEG_EXTRA_DATA_SIZE]; 400 }; 401 } __rte_packed; 402 403 /* WQE for Multi-Packet RQ. */ 404 struct mlx5_wqe_mprq { 405 struct mlx5_wqe_srq_next_seg next_seg; 406 struct mlx5_wqe_data_seg dseg; 407 }; 408 409 #define MLX5_MPRQ_LEN_MASK 0x000ffff 410 #define MLX5_MPRQ_LEN_SHIFT 0 411 #define MLX5_MPRQ_STRIDE_NUM_MASK 0x3fff0000 412 #define MLX5_MPRQ_STRIDE_NUM_SHIFT 16 413 #define MLX5_MPRQ_FILLER_MASK 0x80000000 414 #define MLX5_MPRQ_FILLER_SHIFT 31 415 416 #define MLX5_MPRQ_STRIDE_SHIFT_BYTE 2 417 418 /* CQ element structure - should be equal to the cache line size */ 419 struct mlx5_cqe { 420 #if (RTE_CACHE_LINE_SIZE == 128) 421 uint8_t padding[64]; 422 #endif 423 uint8_t pkt_info; 424 uint8_t rsvd0; 425 uint16_t wqe_id; 426 uint8_t lro_tcppsh_abort_dupack; 427 uint8_t lro_min_ttl; 428 uint16_t lro_tcp_win; 429 uint32_t lro_ack_seq_num; 430 uint32_t rx_hash_res; 431 uint8_t rx_hash_type; 432 uint8_t rsvd1[3]; 433 uint16_t csum; 434 uint8_t rsvd2[6]; 435 uint16_t hdr_type_etc; 436 uint16_t vlan_info; 437 uint8_t lro_num_seg; 438 union { 439 uint8_t user_index_bytes[3]; 440 struct { 441 uint8_t user_index_hi; 442 uint16_t user_index_low; 443 } __rte_packed; 444 }; 445 uint32_t flow_table_metadata; 446 uint8_t rsvd4[4]; 447 uint32_t byte_cnt; 448 uint64_t timestamp; 449 uint32_t sop_drop_qpn; 450 uint16_t wqe_counter; 451 uint8_t validity_iteration_count; 452 uint8_t op_own; 453 }; 454 455 struct mlx5_cqe_ts { 456 uint64_t timestamp; 457 uint32_t sop_drop_qpn; 458 uint16_t wqe_counter; 459 uint8_t validity_iteration_count; 460 uint8_t op_own; 461 }; 462 463 struct mlx5_wqe_rseg { 464 uint64_t raddr; 465 uint32_t rkey; 466 uint32_t reserved; 467 } __rte_packed; 468 469 #define MLX5_UMRC_IF_OFFSET 31u 470 #define MLX5_UMRC_KO_OFFSET 16u 471 #define MLX5_UMRC_TO_BS_OFFSET 0u 472 473 /* 474 * As PRM describes, the address of the UMR pointer must be 475 * aligned to 2KB. 476 */ 477 #define MLX5_UMR_KLM_PTR_ALIGN (1 << 11) 478 479 #define MLX5_UMR_KLM_NUM_ALIGN \ 480 (MLX5_UMR_KLM_PTR_ALIGN / sizeof(struct mlx5_klm)) 481 482 struct mlx5_wqe_umr_cseg { 483 uint32_t if_cf_toe_cq_res; 484 uint32_t ko_to_bs; 485 uint64_t mkey_mask; 486 uint32_t rsvd1[8]; 487 } __rte_packed; 488 489 struct mlx5_wqe_mkey_cseg { 490 uint32_t fr_res_af_sf; 491 uint32_t qpn_mkey; 492 uint32_t reserved2; 493 uint32_t flags_pd; 494 uint64_t start_addr; 495 uint64_t len; 496 uint32_t bsf_octword_size; 497 uint32_t reserved3[4]; 498 uint32_t translations_octword_size; 499 uint32_t res4_lps; 500 uint32_t reserved; 501 } __rte_packed; 502 503 enum { 504 MLX5_BSF_SIZE_16B = 0x0, 505 MLX5_BSF_SIZE_32B = 0x1, 506 MLX5_BSF_SIZE_64B = 0x2, 507 MLX5_BSF_SIZE_128B = 0x3, 508 }; 509 510 enum { 511 MLX5_BSF_P_TYPE_SIGNATURE = 0x0, 512 MLX5_BSF_P_TYPE_CRYPTO = 0x1, 513 }; 514 515 enum { 516 MLX5_ENCRYPTION_ORDER_ENCRYPTED_WIRE_SIGNATURE = 0x0, 517 MLX5_ENCRYPTION_ORDER_ENCRYPTED_MEMORY_SIGNATURE = 0x1, 518 MLX5_ENCRYPTION_ORDER_ENCRYPTED_RAW_WIRE = 0x2, 519 MLX5_ENCRYPTION_ORDER_ENCRYPTED_RAW_MEMORY = 0x3, 520 }; 521 522 enum { 523 MLX5_ENCRYPTION_STANDARD_AES_XTS = 0x0, 524 }; 525 526 enum { 527 MLX5_BLOCK_SIZE_512B = 0x1, 528 MLX5_BLOCK_SIZE_520B = 0x2, 529 MLX5_BLOCK_SIZE_4096B = 0x3, 530 MLX5_BLOCK_SIZE_4160B = 0x4, 531 MLX5_BLOCK_SIZE_1MB = 0x5, 532 MLX5_BLOCK_SIZE_4048B = 0x6, 533 }; 534 535 enum { 536 MLX5_ENCRYPTION_TYPE_AES_GCM = 0x3, 537 }; 538 539 enum { 540 MLX5_CRYPTO_OP_TYPE_ENCRYPTION = 0x0, 541 MLX5_CRYPTO_OP_TYPE_DECRYPTION = 0x1, 542 }; 543 544 #define MLX5_BSF_SIZE_OFFSET 30 545 #define MLX5_BSF_P_TYPE_OFFSET 24 546 #define MLX5_ENCRYPTION_ORDER_OFFSET 16 547 #define MLX5_BLOCK_SIZE_OFFSET 24 548 549 #define MLX5_CRYPTO_MMO_TYPE_OFFSET 24 550 #define MLX5_CRYPTO_MMO_OP_OFFSET 20 551 552 struct mlx5_wqe_umr_bsf_seg { 553 /* 554 * bs_bpt_eo_es contains: 555 * bs bsf_size 2 bits at MLX5_BSF_SIZE_OFFSET 556 * bpt bsf_p_type 2 bits at MLX5_BSF_P_TYPE_OFFSET 557 * eo encryption_order 4 bits at MLX5_ENCRYPTION_ORDER_OFFSET 558 * es encryption_standard 4 bits at offset 0 559 */ 560 uint32_t bs_bpt_eo_es; 561 uint32_t raw_data_size; 562 /* 563 * bsp_res contains: 564 * bsp crypto_block_size_pointer 8 bits at MLX5_BLOCK_SIZE_OFFSET 565 * res reserved 24 bits 566 */ 567 uint32_t bsp_res; 568 uint32_t reserved0; 569 uint8_t xts_initial_tweak[16]; 570 /* 571 * res_dp contains: 572 * res reserved 8 bits 573 * dp dek_pointer 24 bits at offset 0 574 */ 575 uint32_t res_dp; 576 uint32_t reserved1; 577 uint64_t keytag; 578 uint32_t reserved2[4]; 579 } __rte_packed; 580 581 #ifdef PEDANTIC 582 #pragma GCC diagnostic ignored "-Wpedantic" 583 #endif 584 585 struct mlx5_umr_wqe { 586 struct mlx5_wqe_cseg ctr; 587 struct mlx5_wqe_umr_cseg ucseg; 588 struct mlx5_wqe_mkey_cseg mkc; 589 union { 590 struct mlx5_wqe_dseg kseg[0]; 591 struct mlx5_wqe_umr_bsf_seg bsf[0]; 592 }; 593 } __rte_packed; 594 595 struct mlx5_rdma_write_wqe { 596 struct mlx5_wqe_cseg ctr; 597 struct mlx5_wqe_rseg rseg; 598 struct mlx5_wqe_dseg dseg[]; 599 } __rte_packed; 600 601 struct mlx5_wqe_send_en_seg { 602 uint32_t reserve[2]; 603 uint32_t sqnpc; 604 uint32_t qpn; 605 } __rte_packed; 606 607 struct mlx5_wqe_send_en_wqe { 608 struct mlx5_wqe_cseg ctr; 609 struct mlx5_wqe_send_en_seg sseg; 610 } __rte_packed; 611 612 #ifdef PEDANTIC 613 #pragma GCC diagnostic error "-Wpedantic" 614 #endif 615 616 /* GGA */ 617 /* MMO metadata segment */ 618 619 #define MLX5_OPCODE_MMO 0x2fu 620 #define MLX5_OPC_MOD_MMO_CRYPTO 0x6u 621 #define MLX5_OPC_MOD_MMO_REGEX 0x4u 622 #define MLX5_OPC_MOD_MMO_COMP 0x2u 623 #define MLX5_OPC_MOD_MMO_DECOMP 0x3u 624 #define MLX5_OPC_MOD_MMO_DMA 0x1u 625 626 #define WQE_GGA_DECOMP_DEFLATE 0x0u 627 #define WQE_GGA_DECOMP_LZ4 0x2u 628 629 #define MLX5_GGA_DECOMP_LZ4_BLOCK_WITHOUT_CHECKSUM 0x1u 630 #define MLX5_GGA_DECOMP_LZ4_BLOCK_WITH_CHECKSUM 0x2u 631 632 #define WQE_GGA_COMP_WIN_SIZE_OFFSET 12u 633 #define WQE_GGA_COMP_BLOCK_SIZE_OFFSET 16u 634 #define WQE_GGA_COMP_DYNAMIC_SIZE_OFFSET 20u 635 #define WQE_GGA_DECOMP_PARAMS_OFFSET 20u 636 #define WQE_GGA_DECOMP_TYPE_OFFSET 8u 637 #define WQE_GGA_DECOMP_BLOCK_INDEPENDENT_OFFSET 22u 638 639 #define MLX5_GGA_COMP_WIN_SIZE_UNITS 1024u 640 #define MLX5_GGA_COMP_WIN_SIZE_MAX (32u * MLX5_GGA_COMP_WIN_SIZE_UNITS) 641 #define MLX5_GGA_COMP_LOG_BLOCK_SIZE_MAX 15u 642 #define MLX5_GGA_COMP_LOG_DYNAMIC_SIZE_MAX 15u 643 #define MLX5_GGA_COMP_LOG_DYNAMIC_SIZE_MIN 0u 644 #define MLX5_GGA_COMP_OUT_OF_SPACE_SYNDROME_BE 0x29D0084 645 #define MLX5_GGA_COMP_MISSING_BFINAL_SYNDROME_BE 0x29D0011 646 647 struct mlx5_wqe_metadata_seg { 648 uint32_t mmo_control_31_0; /* mmo_control_63_32 is in ctrl_seg.imm */ 649 uint32_t lkey; 650 uint64_t addr; 651 }; 652 653 struct mlx5_gga_wqe { 654 uint32_t opcode; 655 uint32_t sq_ds; 656 uint32_t flags; 657 uint32_t gga_ctrl1; 658 uint32_t gga_ctrl2; 659 uint32_t opaque_lkey; 660 uint64_t opaque_vaddr; 661 struct mlx5_wqe_dseg gather; 662 struct mlx5_wqe_dseg scatter; 663 } __rte_packed; 664 665 union mlx5_gga_compress_opaque { 666 struct { 667 uint32_t syndrome; 668 uint32_t reserved0; 669 uint32_t scattered_length; 670 union { 671 struct { 672 uint32_t reserved1[5]; 673 uint32_t crc32; 674 uint32_t adler32; 675 } v1 __rte_packed; 676 struct { 677 uint32_t crc32; 678 uint32_t adler32; 679 uint32_t crc32c; 680 uint32_t xxh32; 681 } v2 __rte_packed; 682 }; 683 } __rte_packed; 684 uint32_t data[64]; 685 }; 686 687 union mlx5_gga_crypto_opaque { 688 struct { 689 uint32_t syndrome; 690 uint32_t reserved0[2]; 691 struct { 692 uint32_t iv[3]; 693 uint32_t tag_size; 694 uint32_t aad_size; 695 } cp __rte_packed; 696 } __rte_packed; 697 uint8_t data[64]; 698 }; 699 700 struct mlx5_ifc_regexp_mmo_control_bits { 701 uint8_t reserved_at_31[0x2]; 702 uint8_t le[0x1]; 703 uint8_t reserved_at_28[0x1]; 704 uint8_t subset_id_0[0xc]; 705 uint8_t reserved_at_16[0x4]; 706 uint8_t subset_id_1[0xc]; 707 uint8_t ctrl[0x4]; 708 uint8_t subset_id_2[0xc]; 709 uint8_t reserved_at_16_1[0x4]; 710 uint8_t subset_id_3[0xc]; 711 }; 712 713 struct mlx5_ifc_regexp_metadata_bits { 714 uint8_t rof_version[0x10]; 715 uint8_t latency_count[0x10]; 716 uint8_t instruction_count[0x10]; 717 uint8_t primary_thread_count[0x10]; 718 uint8_t match_count[0x8]; 719 uint8_t detected_match_count[0x8]; 720 uint8_t status[0x10]; 721 uint8_t job_id[0x20]; 722 uint8_t reserved[0x80]; 723 }; 724 725 struct mlx5_ifc_regexp_match_tuple_bits { 726 uint8_t length[0x10]; 727 uint8_t start_ptr[0x10]; 728 uint8_t rule_id[0x20]; 729 }; 730 731 /* Adding direct verbs to data-path. */ 732 733 /* CQ sequence number mask. */ 734 #define MLX5_CQ_SQN_MASK 0x3 735 736 /* CQ sequence number index. */ 737 #define MLX5_CQ_SQN_OFFSET 28 738 739 /* CQ doorbell index mask. */ 740 #define MLX5_CI_MASK 0xffffff 741 742 /* CQ doorbell offset. */ 743 #define MLX5_CQ_ARM_DB 1 744 745 /* CQ doorbell offset*/ 746 #define MLX5_CQ_DOORBELL 0x20 747 748 /* CQE format value. */ 749 #define MLX5_COMPRESSED 0x3 750 751 /* CQ doorbell cmd types. */ 752 #define MLX5_CQ_DBR_CMD_SOL_ONLY (1 << 24) 753 #define MLX5_CQ_DBR_CMD_ALL (0 << 24) 754 755 /* Action type of header modification. */ 756 enum { 757 MLX5_MODIFICATION_TYPE_SET = 0x1, 758 MLX5_MODIFICATION_TYPE_ADD = 0x2, 759 MLX5_MODIFICATION_TYPE_COPY = 0x3, 760 MLX5_MODIFICATION_TYPE_INSERT = 0x4, 761 MLX5_MODIFICATION_TYPE_REMOVE = 0x5, 762 MLX5_MODIFICATION_TYPE_NOP = 0x6, 763 MLX5_MODIFICATION_TYPE_REMOVE_WORDS = 0x7, 764 MLX5_MODIFICATION_TYPE_ADD_FIELD = 0x8, 765 MLX5_MODIFICATION_TYPE_MAX, 766 }; 767 768 /* The field of packet to be modified. */ 769 enum mlx5_modification_field { 770 MLX5_MODI_OUT_NONE = -1, 771 MLX5_MODI_OUT_SMAC_47_16 = 1, 772 MLX5_MODI_OUT_SMAC_15_0, 773 MLX5_MODI_OUT_ETHERTYPE, 774 MLX5_MODI_OUT_DMAC_47_16, 775 MLX5_MODI_OUT_DMAC_15_0, 776 MLX5_MODI_OUT_IP_DSCP, 777 MLX5_MODI_OUT_TCP_FLAGS, 778 MLX5_MODI_OUT_TCP_SPORT, 779 MLX5_MODI_OUT_TCP_DPORT, 780 MLX5_MODI_OUT_IPV4_TTL, 781 MLX5_MODI_OUT_UDP_SPORT, 782 MLX5_MODI_OUT_UDP_DPORT, 783 MLX5_MODI_OUT_SIPV6_127_96, 784 MLX5_MODI_OUT_SIPV6_95_64, 785 MLX5_MODI_OUT_SIPV6_63_32, 786 MLX5_MODI_OUT_SIPV6_31_0, 787 MLX5_MODI_OUT_DIPV6_127_96, 788 MLX5_MODI_OUT_DIPV6_95_64, 789 MLX5_MODI_OUT_DIPV6_63_32, 790 MLX5_MODI_OUT_DIPV6_31_0, 791 MLX5_MODI_OUT_SIPV4, 792 MLX5_MODI_OUT_DIPV4, 793 MLX5_MODI_OUT_FIRST_VID, 794 MLX5_MODI_IN_SMAC_47_16 = 0x31, 795 MLX5_MODI_IN_SMAC_15_0, 796 MLX5_MODI_IN_ETHERTYPE, 797 MLX5_MODI_IN_DMAC_47_16, 798 MLX5_MODI_IN_DMAC_15_0, 799 MLX5_MODI_IN_IP_DSCP, 800 MLX5_MODI_IN_TCP_FLAGS, 801 MLX5_MODI_IN_TCP_SPORT, 802 MLX5_MODI_IN_TCP_DPORT, 803 MLX5_MODI_IN_IPV4_TTL, 804 MLX5_MODI_IN_UDP_SPORT, 805 MLX5_MODI_IN_UDP_DPORT, 806 MLX5_MODI_IN_SIPV6_127_96, 807 MLX5_MODI_IN_SIPV6_95_64, 808 MLX5_MODI_IN_SIPV6_63_32, 809 MLX5_MODI_IN_SIPV6_31_0, 810 MLX5_MODI_IN_DIPV6_127_96, 811 MLX5_MODI_IN_DIPV6_95_64, 812 MLX5_MODI_IN_DIPV6_63_32, 813 MLX5_MODI_IN_DIPV6_31_0, 814 MLX5_MODI_IN_SIPV4, 815 MLX5_MODI_IN_DIPV4, 816 MLX5_MODI_OUT_IPV6_HOPLIMIT, 817 MLX5_MODI_IN_IPV6_HOPLIMIT, 818 MLX5_MODI_META_DATA_REG_A, 819 MLX5_MODI_META_DATA_REG_B = 0x50, 820 MLX5_MODI_META_REG_C_0, 821 MLX5_MODI_META_REG_C_1, 822 MLX5_MODI_META_REG_C_2, 823 MLX5_MODI_META_REG_C_3, 824 MLX5_MODI_META_REG_C_4, 825 MLX5_MODI_META_REG_C_5, 826 MLX5_MODI_META_REG_C_6, 827 MLX5_MODI_META_REG_C_7, 828 MLX5_MODI_OUT_TCP_SEQ_NUM, 829 MLX5_MODI_IN_TCP_SEQ_NUM, 830 MLX5_MODI_OUT_TCP_ACK_NUM, 831 MLX5_MODI_IN_TCP_ACK_NUM = 0x5C, 832 MLX5_MODI_GTP_TEID = 0x6E, 833 MLX5_MODI_OUT_IP_ECN = 0x73, 834 MLX5_MODI_TUNNEL_HDR_DW_1 = 0x75, 835 MLX5_MODI_GTPU_FIRST_EXT_DW_0 = 0x76, 836 MLX5_MODI_HASH_RESULT = 0x81, 837 MLX5_MODI_IN_MPLS_LABEL_0 = 0x8a, 838 MLX5_MODI_IN_MPLS_LABEL_1, 839 MLX5_MODI_IN_MPLS_LABEL_2, 840 MLX5_MODI_IN_MPLS_LABEL_3, 841 MLX5_MODI_IN_MPLS_LABEL_4, 842 MLX5_MODI_OUT_IPV6_NEXT_HDR = 0x4A, 843 MLX5_MODI_META_REG_C_8 = 0x8F, 844 MLX5_MODI_META_REG_C_9 = 0x90, 845 MLX5_MODI_META_REG_C_10 = 0x91, 846 MLX5_MODI_META_REG_C_11 = 0x92, 847 MLX5_MODI_META_REG_C_12 = 0x93, 848 MLX5_MODI_META_REG_C_13 = 0x94, 849 MLX5_MODI_META_REG_C_14 = 0x95, 850 MLX5_MODI_META_REG_C_15 = 0x96, 851 MLX5_MODI_INVALID = INT_MAX, 852 }; 853 854 /* Total number of metadata reg_c's. */ 855 #define MLX5_MREG_C_NUM (MLX5_MODI_META_REG_C_7 - MLX5_MODI_META_REG_C_0 + 1) 856 857 enum modify_reg { 858 REG_NON = 0, 859 REG_A, 860 REG_B, 861 REG_C_0, 862 REG_C_1, 863 REG_C_2, 864 REG_C_3, 865 REG_C_4, 866 REG_C_5, 867 REG_C_6, 868 REG_C_7, 869 REG_C_8, 870 REG_C_9, 871 REG_C_10, 872 REG_C_11, 873 }; 874 875 static __rte_always_inline uint8_t 876 mlx5_regc_index(enum modify_reg regc_val) 877 { 878 return (uint8_t)(regc_val - REG_C_0); 879 } 880 881 static __rte_always_inline enum modify_reg 882 mlx5_regc_value(uint8_t regc_ix) 883 { 884 return REG_C_0 + regc_ix; 885 } 886 887 /* Modification sub command. */ 888 struct mlx5_modification_cmd { 889 union { 890 uint32_t data0; 891 struct { 892 unsigned int length:5; 893 unsigned int rsvd0:3; 894 unsigned int offset:5; 895 unsigned int rsvd1:3; 896 unsigned int field:12; 897 unsigned int action_type:4; 898 }; 899 }; 900 union { 901 uint32_t data1; 902 uint8_t data[4]; 903 struct { 904 unsigned int rsvd2:8; 905 unsigned int dst_offset:5; 906 unsigned int rsvd3:3; 907 unsigned int dst_field:12; 908 unsigned int rsvd4:4; 909 }; 910 }; 911 }; 912 913 typedef uint64_t u64; 914 typedef uint32_t u32; 915 typedef uint16_t u16; 916 typedef uint8_t u8; 917 918 #define __mlx5_nullp(typ) ((struct mlx5_ifc_##typ##_bits *)0) 919 #define __mlx5_bit_sz(typ, fld) sizeof(__mlx5_nullp(typ)->fld) 920 #define __mlx5_bit_off(typ, fld) ((unsigned int)(uintptr_t) \ 921 (&(__mlx5_nullp(typ)->fld))) 922 #define __mlx5_dw_bit_off(typ, fld) (32 - __mlx5_bit_sz(typ, fld) - \ 923 (__mlx5_bit_off(typ, fld) & 0x1f)) 924 #define __mlx5_dw_off(typ, fld) (__mlx5_bit_off(typ, fld) / 32) 925 #define __mlx5_64_off(typ, fld) (__mlx5_bit_off(typ, fld) / 64) 926 #define __mlx5_dw_mask(typ, fld) (__mlx5_mask(typ, fld) << \ 927 __mlx5_dw_bit_off(typ, fld)) 928 #define __mlx5_mask(typ, fld) ((u32)((1ull << __mlx5_bit_sz(typ, fld)) - 1)) 929 #define __mlx5_16_off(typ, fld) (__mlx5_bit_off(typ, fld) / 16) 930 #define __mlx5_16_bit_off(typ, fld) (16 - __mlx5_bit_sz(typ, fld) - \ 931 (__mlx5_bit_off(typ, fld) & 0xf)) 932 #define __mlx5_mask16(typ, fld) ((u16)((1ull << __mlx5_bit_sz(typ, fld)) - 1)) 933 #define __mlx5_16_mask(typ, fld) (__mlx5_mask16(typ, fld) << \ 934 __mlx5_16_bit_off(typ, fld)) 935 #define MLX5_ST_SZ_BYTES(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 8) 936 #define MLX5_ST_SZ_DW(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 32) 937 #define MLX5_BYTE_OFF(typ, fld) (__mlx5_bit_off(typ, fld) / 8) 938 #define MLX5_ADDR_OF(typ, p, fld) ((char *)(p) + MLX5_BYTE_OFF(typ, fld)) 939 940 /* insert a value to a struct */ 941 #define MLX5_SET(typ, p, fld, v) \ 942 do { \ 943 u32 _v = v; \ 944 *((rte_be32_t *)(p) + __mlx5_dw_off(typ, fld)) = \ 945 rte_cpu_to_be_32((rte_be_to_cpu_32(*((u32 *)(p) + \ 946 __mlx5_dw_off(typ, fld))) & \ 947 (~__mlx5_dw_mask(typ, fld))) | \ 948 (((_v) & __mlx5_mask(typ, fld)) << \ 949 __mlx5_dw_bit_off(typ, fld))); \ 950 } while (0) 951 952 #define MLX5_SET64(typ, p, fld, v) \ 953 do { \ 954 MLX5_ASSERT(__mlx5_bit_sz(typ, fld) == 64); \ 955 *((rte_be64_t *)(p) + __mlx5_64_off(typ, fld)) = \ 956 rte_cpu_to_be_64(v); \ 957 } while (0) 958 959 #define MLX5_SET16(typ, p, fld, v) \ 960 do { \ 961 u16 _v = v; \ 962 *((rte_be16_t *)(p) + __mlx5_16_off(typ, fld)) = \ 963 rte_cpu_to_be_16((rte_be_to_cpu_16(*((rte_be16_t *)(p) + \ 964 __mlx5_16_off(typ, fld))) & \ 965 (~__mlx5_16_mask(typ, fld))) | \ 966 (((_v) & __mlx5_mask16(typ, fld)) << \ 967 __mlx5_16_bit_off(typ, fld))); \ 968 } while (0) 969 970 #define MLX5_GET_VOLATILE(typ, p, fld) \ 971 ((rte_be_to_cpu_32(*((volatile __be32 *)(p) +\ 972 __mlx5_dw_off(typ, fld))) >> __mlx5_dw_bit_off(typ, fld)) & \ 973 __mlx5_mask(typ, fld)) 974 #define MLX5_GET(typ, p, fld) \ 975 ((rte_be_to_cpu_32(*((rte_be32_t *)(p) +\ 976 __mlx5_dw_off(typ, fld))) >> __mlx5_dw_bit_off(typ, fld)) & \ 977 __mlx5_mask(typ, fld)) 978 #define MLX5_GET16(typ, p, fld) \ 979 ((rte_be_to_cpu_16(*((rte_be16_t *)(p) + \ 980 __mlx5_16_off(typ, fld))) >> __mlx5_16_bit_off(typ, fld)) & \ 981 __mlx5_mask16(typ, fld)) 982 #define MLX5_GET64(typ, p, fld) rte_be_to_cpu_64(*((rte_be64_t *)(p) + \ 983 __mlx5_64_off(typ, fld))) 984 #define MLX5_FLD_SZ_BYTES(typ, fld) (__mlx5_bit_sz(typ, fld) / 8) 985 #define MLX5_UN_SZ_BYTES(typ) (sizeof(union mlx5_ifc_##typ##_bits) / 8) 986 987 struct mlx5_ifc_fte_match_set_misc_bits { 988 u8 gre_c_present[0x1]; 989 u8 reserved_at_1[0x1]; 990 u8 gre_k_present[0x1]; 991 u8 gre_s_present[0x1]; 992 u8 source_vhci_port[0x4]; 993 u8 source_sqn[0x18]; 994 u8 reserved_at_20[0x10]; 995 u8 source_port[0x10]; 996 u8 outer_second_prio[0x3]; 997 u8 outer_second_cfi[0x1]; 998 u8 outer_second_vid[0xc]; 999 u8 inner_second_prio[0x3]; 1000 u8 inner_second_cfi[0x1]; 1001 u8 inner_second_vid[0xc]; 1002 u8 outer_second_cvlan_tag[0x1]; 1003 u8 inner_second_cvlan_tag[0x1]; 1004 u8 outer_second_svlan_tag[0x1]; 1005 u8 inner_second_svlan_tag[0x1]; 1006 u8 reserved_at_64[0xc]; 1007 u8 gre_protocol[0x10]; 1008 u8 gre_key_h[0x18]; 1009 u8 gre_key_l[0x8]; 1010 u8 vxlan_vni[0x18]; 1011 u8 bth_opcode[0x8]; 1012 u8 geneve_vni[0x18]; 1013 u8 lag_rx_port_affinity[0x4]; 1014 u8 reserved_at_e8[0x2]; 1015 u8 geneve_tlv_option_0_exist[0x1]; 1016 u8 geneve_oam[0x1]; 1017 u8 reserved_at_e0[0xc]; 1018 u8 outer_ipv6_flow_label[0x14]; 1019 u8 reserved_at_100[0xc]; 1020 u8 inner_ipv6_flow_label[0x14]; 1021 u8 reserved_at_120[0xa]; 1022 u8 geneve_opt_len[0x6]; 1023 u8 geneve_protocol_type[0x10]; 1024 u8 reserved_at_140[0x8]; 1025 u8 bth_dst_qp[0x18]; 1026 u8 inner_esp_spi[0x20]; 1027 u8 outer_esp_spi[0x20]; 1028 u8 reserved_at_1a0[0x60]; 1029 }; 1030 1031 struct mlx5_ifc_ipv4_layout_bits { 1032 u8 reserved_at_0[0x60]; 1033 u8 ipv4[0x20]; 1034 }; 1035 1036 struct mlx5_ifc_ipv6_layout_bits { 1037 u8 ipv6[16][0x8]; 1038 }; 1039 1040 union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits { 1041 struct mlx5_ifc_ipv6_layout_bits ipv6_layout; 1042 struct mlx5_ifc_ipv4_layout_bits ipv4_layout; 1043 u8 reserved_at_0[0x80]; 1044 }; 1045 1046 struct mlx5_ifc_fte_match_set_lyr_2_4_bits { 1047 u8 smac_47_16[0x20]; 1048 u8 smac_15_0[0x10]; 1049 u8 ethertype[0x10]; 1050 u8 dmac_47_16[0x20]; 1051 u8 dmac_15_0[0x10]; 1052 u8 first_prio[0x3]; 1053 u8 first_cfi[0x1]; 1054 u8 first_vid[0xc]; 1055 u8 ip_protocol[0x8]; 1056 u8 ip_dscp[0x6]; 1057 u8 ip_ecn[0x2]; 1058 u8 cvlan_tag[0x1]; 1059 u8 svlan_tag[0x1]; 1060 u8 frag[0x1]; 1061 u8 ip_version[0x4]; 1062 u8 tcp_flags[0x9]; 1063 u8 tcp_sport[0x10]; 1064 u8 tcp_dport[0x10]; 1065 u8 reserved_at_c0[0x10]; 1066 u8 ipv4_ihl[0x4]; 1067 u8 l3_ok[0x1]; 1068 u8 l4_ok[0x1]; 1069 u8 ipv4_checksum_ok[0x1]; 1070 u8 l4_checksum_ok[0x1]; 1071 u8 ip_ttl_hoplimit[0x8]; 1072 u8 udp_sport[0x10]; 1073 u8 udp_dport[0x10]; 1074 union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits src_ipv4_src_ipv6; 1075 union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits dst_ipv4_dst_ipv6; 1076 }; 1077 1078 struct mlx5_ifc_fte_match_mpls_bits { 1079 u8 mpls_label[0x14]; 1080 u8 mpls_exp[0x3]; 1081 u8 mpls_s_bos[0x1]; 1082 u8 mpls_ttl[0x8]; 1083 }; 1084 1085 struct mlx5_ifc_fte_match_set_misc2_bits { 1086 struct mlx5_ifc_fte_match_mpls_bits outer_first_mpls; 1087 struct mlx5_ifc_fte_match_mpls_bits inner_first_mpls; 1088 struct mlx5_ifc_fte_match_mpls_bits outer_first_mpls_over_gre; 1089 struct mlx5_ifc_fte_match_mpls_bits outer_first_mpls_over_udp; 1090 u8 metadata_reg_c_7[0x20]; 1091 u8 metadata_reg_c_6[0x20]; 1092 u8 metadata_reg_c_5[0x20]; 1093 u8 metadata_reg_c_4[0x20]; 1094 u8 metadata_reg_c_3[0x20]; 1095 u8 metadata_reg_c_2[0x20]; 1096 u8 metadata_reg_c_1[0x20]; 1097 u8 metadata_reg_c_0[0x20]; 1098 u8 metadata_reg_a[0x20]; 1099 u8 metadata_reg_b[0x20]; 1100 u8 reserved_at_1c0[0x40]; 1101 }; 1102 1103 struct mlx5_ifc_fte_match_set_misc3_bits { 1104 u8 inner_tcp_seq_num[0x20]; 1105 u8 outer_tcp_seq_num[0x20]; 1106 u8 inner_tcp_ack_num[0x20]; 1107 u8 outer_tcp_ack_num[0x20]; 1108 u8 reserved_at_auto1[0x8]; 1109 u8 outer_vxlan_gpe_vni[0x18]; 1110 u8 outer_vxlan_gpe_next_protocol[0x8]; 1111 u8 outer_vxlan_gpe_flags[0x8]; 1112 u8 reserved_at_a8[0x10]; 1113 u8 icmp_header_data[0x20]; 1114 u8 icmpv6_header_data[0x20]; 1115 u8 icmp_type[0x8]; 1116 u8 icmp_code[0x8]; 1117 u8 icmpv6_type[0x8]; 1118 u8 icmpv6_code[0x8]; 1119 u8 geneve_tlv_option_0_data[0x20]; 1120 u8 gtpu_teid[0x20]; 1121 u8 gtpu_msg_type[0x08]; 1122 u8 gtpu_msg_flags[0x08]; 1123 u8 reserved_at_170[0x10]; 1124 u8 gtpu_dw_2[0x20]; 1125 u8 gtpu_first_ext_dw_0[0x20]; 1126 u8 gtpu_dw_0[0x20]; 1127 u8 reserved_at_240[0x20]; 1128 1129 }; 1130 1131 struct mlx5_ifc_fte_match_set_misc4_bits { 1132 u8 prog_sample_field_value_0[0x20]; 1133 u8 prog_sample_field_id_0[0x20]; 1134 u8 prog_sample_field_value_1[0x20]; 1135 u8 prog_sample_field_id_1[0x20]; 1136 u8 prog_sample_field_value_2[0x20]; 1137 u8 prog_sample_field_id_2[0x20]; 1138 u8 prog_sample_field_value_3[0x20]; 1139 u8 prog_sample_field_id_3[0x20]; 1140 u8 prog_sample_field_value_4[0x20]; 1141 u8 prog_sample_field_id_4[0x20]; 1142 u8 prog_sample_field_value_5[0x20]; 1143 u8 prog_sample_field_id_5[0x20]; 1144 u8 prog_sample_field_value_6[0x20]; 1145 u8 prog_sample_field_id_6[0x20]; 1146 u8 prog_sample_field_value_7[0x20]; 1147 u8 prog_sample_field_id_7[0x20]; 1148 }; 1149 1150 struct mlx5_ifc_fte_match_set_misc5_bits { 1151 u8 macsec_tag_0[0x20]; 1152 u8 macsec_tag_1[0x20]; 1153 u8 macsec_tag_2[0x20]; 1154 u8 macsec_tag_3[0x20]; 1155 u8 tunnel_header_0[0x20]; 1156 u8 tunnel_header_1[0x20]; 1157 u8 tunnel_header_2[0x20]; 1158 u8 tunnel_header_3[0x20]; 1159 u8 reserved[0x100]; 1160 }; 1161 1162 /* Flow matcher. */ 1163 struct mlx5_ifc_fte_match_param_bits { 1164 struct mlx5_ifc_fte_match_set_lyr_2_4_bits outer_headers; 1165 struct mlx5_ifc_fte_match_set_misc_bits misc_parameters; 1166 struct mlx5_ifc_fte_match_set_lyr_2_4_bits inner_headers; 1167 struct mlx5_ifc_fte_match_set_misc2_bits misc_parameters_2; 1168 struct mlx5_ifc_fte_match_set_misc3_bits misc_parameters_3; 1169 struct mlx5_ifc_fte_match_set_misc4_bits misc_parameters_4; 1170 struct mlx5_ifc_fte_match_set_misc5_bits misc_parameters_5; 1171 /* 1172 * Add reserved bit to match the struct size with the size defined in PRM. 1173 * This extension is not required in Linux. 1174 */ 1175 #ifndef HAVE_INFINIBAND_VERBS_H 1176 u8 reserved_0[0x200]; 1177 #endif 1178 }; 1179 1180 struct mlx5_ifc_dest_format_struct_bits { 1181 u8 destination_type[0x8]; 1182 u8 destination_id[0x18]; 1183 u8 reserved_0[0x20]; 1184 }; 1185 1186 enum { 1187 MLX5_MATCH_CRITERIA_ENABLE_OUTER_BIT, 1188 MLX5_MATCH_CRITERIA_ENABLE_MISC_BIT, 1189 MLX5_MATCH_CRITERIA_ENABLE_INNER_BIT, 1190 MLX5_MATCH_CRITERIA_ENABLE_MISC2_BIT, 1191 MLX5_MATCH_CRITERIA_ENABLE_MISC3_BIT, 1192 MLX5_MATCH_CRITERIA_ENABLE_MISC4_BIT, 1193 MLX5_MATCH_CRITERIA_ENABLE_MISC5_BIT, 1194 }; 1195 1196 enum { 1197 MLX5_CMD_OP_QUERY_HCA_CAP = 0x100, 1198 MLX5_CMD_OP_CREATE_MKEY = 0x200, 1199 MLX5_CMD_OP_CREATE_CQ = 0x400, 1200 MLX5_CMD_OP_CREATE_QP = 0x500, 1201 MLX5_CMD_OP_RST2INIT_QP = 0x502, 1202 MLX5_CMD_OP_INIT2RTR_QP = 0x503, 1203 MLX5_CMD_OP_RTR2RTS_QP = 0x504, 1204 MLX5_CMD_OP_RTS2RTS_QP = 0x505, 1205 MLX5_CMD_OP_SQERR2RTS_QP = 0x506, 1206 MLX5_CMD_OP_QP_2ERR = 0x507, 1207 MLX5_CMD_OP_QP_2RST = 0x50A, 1208 MLX5_CMD_OP_QUERY_QP = 0x50B, 1209 MLX5_CMD_OP_SQD2RTS_QP = 0x50C, 1210 MLX5_CMD_OP_INIT2INIT_QP = 0x50E, 1211 MLX5_CMD_OP_SUSPEND_QP = 0x50F, 1212 MLX5_CMD_OP_RESUME_QP = 0x510, 1213 MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT = 0x754, 1214 MLX5_CMD_OP_ALLOC_Q_COUNTER = 0x771, 1215 MLX5_CMD_OP_QUERY_Q_COUNTER = 0x773, 1216 MLX5_CMD_OP_ALLOC_PD = 0x800, 1217 MLX5_CMD_OP_DEALLOC_PD = 0x801, 1218 MLX5_CMD_OP_ACCESS_REGISTER = 0x805, 1219 MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN = 0x816, 1220 MLX5_CMD_OP_QUERY_LAG = 0x842, 1221 MLX5_CMD_OP_CREATE_TIR = 0x900, 1222 MLX5_CMD_OP_MODIFY_TIR = 0x901, 1223 MLX5_CMD_OP_CREATE_SQ = 0X904, 1224 MLX5_CMD_OP_MODIFY_SQ = 0X905, 1225 MLX5_CMD_OP_CREATE_RQ = 0x908, 1226 MLX5_CMD_OP_MODIFY_RQ = 0x909, 1227 MLX5_CMD_OP_QUERY_RQ = 0x90b, 1228 MLX5_CMD_OP_CREATE_RMP = 0x90c, 1229 MLX5_CMD_OP_MODIFY_RMP = 0x90d, 1230 MLX5_CMD_OP_DESTROY_RMP = 0x90e, 1231 MLX5_CMD_OP_QUERY_RMP = 0x90f, 1232 MLX5_CMD_OP_CREATE_TIS = 0x912, 1233 MLX5_CMD_OP_QUERY_TIS = 0x915, 1234 MLX5_CMD_OP_CREATE_RQT = 0x916, 1235 MLX5_CMD_OP_MODIFY_RQT = 0x917, 1236 MLX5_CMD_OP_CREATE_FLOW_TABLE = 0x930, 1237 MLX5_CMD_OP_QUERY_FLOW_TABLE = 0x932, 1238 MLX5_CMD_OP_CREATE_FLOW_GROUP = 0x933, 1239 MLX5_CMD_OP_SET_FLOW_TABLE_ENTRY = 0x936, 1240 MLX5_CMD_OP_MODIFY_FLOW_TABLE = 0x93c, 1241 MLX5_CMD_OP_ALLOC_PACKET_REFORMAT_CONTEXT = 0x93d, 1242 MLX5_CMD_OP_DEALLOC_PACKET_REFORMAT_CONTEXT = 0x93e, 1243 MLX5_CMD_OP_ALLOC_FLOW_COUNTER = 0x939, 1244 MLX5_CMD_OP_QUERY_FLOW_COUNTER = 0x93b, 1245 MLX5_CMD_OP_CREATE_GENERAL_OBJECT = 0xa00, 1246 MLX5_CMD_OP_MODIFY_GENERAL_OBJECT = 0xa01, 1247 MLX5_CMD_OP_QUERY_GENERAL_OBJECT = 0xa02, 1248 MLX5_CMD_SET_REGEX_PARAMS = 0xb04, 1249 MLX5_CMD_QUERY_REGEX_PARAMS = 0xb05, 1250 MLX5_CMD_SET_REGEX_REGISTERS = 0xb06, 1251 MLX5_CMD_QUERY_REGEX_REGISTERS = 0xb07, 1252 MLX5_CMD_OP_ACCESS_REGISTER_USER = 0xb0c, 1253 MLX5_CMD_OP_QUERY_MATCH_SAMPLE_INFO = 0xb13, 1254 MLX5_CMD_OP_ALLOW_OTHER_VHCA_ACCESS = 0xb16, 1255 MLX5_CMD_OP_GENERATE_WQE = 0xb17, 1256 }; 1257 1258 enum { 1259 MLX5_MKC_ACCESS_MODE_MTT = 0x1, 1260 MLX5_MKC_ACCESS_MODE_KLM = 0x2, 1261 MLX5_MKC_ACCESS_MODE_KLM_FBS = 0x3, 1262 }; 1263 1264 #define MLX5_ADAPTER_PAGE_SHIFT 12 1265 #define MLX5_LOG_RQ_STRIDE_SHIFT 4 1266 /** 1267 * The batch counter dcs id starts from 0x800000 and none batch counter 1268 * starts from 0. As currently, the counter is changed to be indexed by 1269 * pool index and the offset of the counter in the pool counters_raw array. 1270 * It means now the counter index is same for batch and none batch counter. 1271 * Add the 0x800000 batch counter offset to the batch counter index helps 1272 * indicate the counter index is from batch or none batch container pool. 1273 */ 1274 #define MLX5_CNT_BATCH_OFFSET 0x800000 1275 1276 /* The counter batch query requires ID align with 4. */ 1277 #define MLX5_CNT_BATCH_QUERY_ID_ALIGNMENT 4 1278 1279 /* Flow counters. */ 1280 struct mlx5_ifc_alloc_flow_counter_out_bits { 1281 u8 status[0x8]; 1282 u8 reserved_at_8[0x18]; 1283 u8 syndrome[0x20]; 1284 u8 flow_counter_id[0x20]; 1285 u8 reserved_at_60[0x20]; 1286 }; 1287 1288 struct mlx5_ifc_alloc_flow_counter_in_bits { 1289 u8 opcode[0x10]; 1290 u8 reserved_at_10[0x10]; 1291 u8 reserved_at_20[0x10]; 1292 u8 op_mod[0x10]; 1293 u8 reserved_at_40[0x8]; 1294 u8 pd[0x18]; 1295 u8 reserved_at_60[0x13]; 1296 u8 flow_counter_bulk_log_size[0x5]; 1297 u8 flow_counter_bulk[0x8]; 1298 }; 1299 1300 struct mlx5_ifc_dealloc_flow_counter_out_bits { 1301 u8 status[0x8]; 1302 u8 reserved_at_8[0x18]; 1303 u8 syndrome[0x20]; 1304 u8 reserved_at_40[0x40]; 1305 }; 1306 1307 struct mlx5_ifc_dealloc_flow_counter_in_bits { 1308 u8 opcode[0x10]; 1309 u8 reserved_at_10[0x10]; 1310 u8 reserved_at_20[0x10]; 1311 u8 op_mod[0x10]; 1312 u8 flow_counter_id[0x20]; 1313 u8 reserved_at_60[0x20]; 1314 }; 1315 1316 struct mlx5_ifc_traffic_counter_bits { 1317 u8 packets[0x40]; 1318 u8 octets[0x40]; 1319 }; 1320 1321 struct mlx5_ifc_query_flow_counter_out_bits { 1322 u8 status[0x8]; 1323 u8 reserved_at_8[0x18]; 1324 u8 syndrome[0x20]; 1325 u8 reserved_at_40[0x40]; 1326 struct mlx5_ifc_traffic_counter_bits flow_statistics[]; 1327 }; 1328 1329 struct mlx5_ifc_query_flow_counter_in_bits { 1330 u8 opcode[0x10]; 1331 u8 reserved_at_10[0x10]; 1332 u8 reserved_at_20[0x10]; 1333 u8 op_mod[0x10]; 1334 u8 reserved_at_40[0x20]; 1335 u8 mkey[0x20]; 1336 u8 address[0x40]; 1337 u8 clear[0x1]; 1338 u8 dump_to_memory[0x1]; 1339 u8 num_of_counters[0x1e]; 1340 u8 flow_counter_id[0x20]; 1341 }; 1342 1343 struct mlx5_ifc_query_match_sample_info_out_bits { 1344 u8 status[0x8]; 1345 u8 reserved_at_8[0x18]; 1346 u8 syndrome[0x20]; 1347 u8 reserved_at_40[0x40]; 1348 u8 reserved_at_80[0x4]; 1349 u8 modify_field_id[0xc]; 1350 u8 ok_bit_format_select_dw[0x8]; 1351 u8 field_format_select_dw[0x8]; 1352 u8 reserved_at_a0[0x3]; 1353 u8 ok_bit_offset[0x5]; 1354 u8 reserved_at_a8[0x18]; 1355 u8 reserved_at_c0[0x40]; 1356 }; 1357 1358 struct mlx5_ifc_query_match_sample_info_in_bits { 1359 u8 opcode[0x10]; 1360 u8 uid[0x10]; 1361 u8 reserved_at_20[0x10]; 1362 u8 op_mod[0x10]; 1363 u8 reserved_at_40[0x60]; 1364 u8 sample_field_id[0x20]; 1365 u8 reserved_at_c0[0x140]; 1366 }; 1367 1368 #define MLX5_MAX_KLM_BYTE_COUNT 0x80000000u 1369 #define MLX5_MIN_KLM_FIXED_BUFFER_SIZE 0x1000u 1370 1371 struct mlx5_ifc_klm_bits { 1372 u8 byte_count[0x20]; 1373 u8 mkey[0x20]; 1374 u8 address[0x40]; 1375 }; 1376 1377 struct mlx5_ifc_mkc_bits { 1378 u8 reserved_at_0[0x1]; 1379 u8 free[0x1]; 1380 u8 reserved_at_2[0x1]; 1381 u8 access_mode_4_2[0x3]; 1382 u8 reserved_at_6[0x7]; 1383 u8 relaxed_ordering_write[0x1]; 1384 u8 reserved_at_e[0x1]; 1385 u8 small_fence_on_rdma_read_response[0x1]; 1386 u8 umr_en[0x1]; 1387 u8 a[0x1]; 1388 u8 rw[0x1]; 1389 u8 rr[0x1]; 1390 u8 lw[0x1]; 1391 u8 lr[0x1]; 1392 u8 access_mode_1_0[0x2]; 1393 u8 reserved_at_18[0x8]; 1394 u8 qpn[0x18]; 1395 u8 mkey_7_0[0x8]; 1396 u8 reserved_at_40[0x20]; 1397 u8 length64[0x1]; 1398 u8 bsf_en[0x1]; 1399 u8 sync_umr[0x1]; 1400 u8 reserved_at_63[0x2]; 1401 u8 expected_sigerr_count[0x1]; 1402 u8 reserved_at_66[0x1]; 1403 u8 en_rinval[0x1]; 1404 u8 pd[0x18]; 1405 u8 start_addr[0x40]; 1406 u8 len[0x40]; 1407 u8 bsf_octword_size[0x20]; 1408 u8 reserved_at_120[0x80]; 1409 u8 translations_octword_size[0x20]; 1410 u8 reserved_at_1c0[0x19]; 1411 u8 relaxed_ordering_read[0x1]; 1412 u8 reserved_at_1da[0x1]; 1413 u8 log_page_size[0x5]; 1414 u8 reserved_at_1e0[0x3]; 1415 u8 crypto_en[0x2]; 1416 u8 reserved_at_1e5[0x1b]; 1417 }; 1418 1419 /* Range of values for MKEY context crypto_en field. */ 1420 enum { 1421 MLX5_MKEY_CRYPTO_DISABLED = 0x0, 1422 MLX5_MKEY_CRYPTO_ENABLED = 0x1, 1423 }; 1424 1425 struct mlx5_ifc_create_mkey_out_bits { 1426 u8 status[0x8]; 1427 u8 reserved_at_8[0x18]; 1428 u8 syndrome[0x20]; 1429 u8 reserved_at_40[0x8]; 1430 u8 mkey_index[0x18]; 1431 u8 reserved_at_60[0x20]; 1432 }; 1433 1434 struct mlx5_ifc_create_mkey_in_bits { 1435 u8 opcode[0x10]; 1436 u8 reserved_at_10[0x10]; 1437 u8 reserved_at_20[0x10]; 1438 u8 op_mod[0x10]; 1439 u8 reserved_at_40[0x20]; 1440 u8 pg_access[0x1]; 1441 u8 reserved_at_61[0x1f]; 1442 struct mlx5_ifc_mkc_bits memory_key_mkey_entry; 1443 u8 reserved_at_280[0x80]; 1444 u8 translations_octword_actual_size[0x20]; 1445 u8 mkey_umem_id[0x20]; 1446 u8 mkey_umem_offset[0x40]; 1447 u8 reserved_at_380[0x500]; 1448 u8 klm_pas_mtt[][0x20]; 1449 }; 1450 1451 enum { 1452 MLX5_GET_HCA_CAP_OP_MOD_GENERAL_DEVICE = 0x0 << 1, 1453 MLX5_GET_HCA_CAP_OP_MOD_ETHERNET_OFFLOAD_CAPS = 0x1 << 1, 1454 MLX5_GET_HCA_CAP_OP_MOD_QOS_CAP = 0xc << 1, 1455 MLX5_GET_HCA_CAP_OP_MOD_ROCE = 0x4 << 1, 1456 MLX5_GET_HCA_CAP_OP_MOD_NIC_FLOW_TABLE = 0x7 << 1, 1457 MLX5_GET_HCA_CAP_OP_MOD_ESW_FLOW_TABLE = 0x8 << 1, 1458 MLX5_SET_HCA_CAP_OP_MOD_ESW = 0x9 << 1, 1459 MLX5_GET_HCA_CAP_OP_MOD_VDPA_EMULATION = 0x13 << 1, 1460 MLX5_GET_HCA_CAP_OP_MOD_CRYPTO = 0x1A << 1, 1461 MLX5_GET_HCA_CAP_OP_MOD_WQE_BASED_FLOW_TABLE = 0x1B << 1, 1462 MLX5_GET_HCA_CAP_OP_MOD_PARSE_GRAPH_NODE_CAP = 0x1C << 1, 1463 MLX5_GET_HCA_CAP_OP_MOD_GENERAL_DEVICE_2 = 0x20 << 1, 1464 }; 1465 1466 #define MLX5_GENERAL_OBJ_TYPES_CAP_VIRTQ_NET_Q \ 1467 (1ULL << MLX5_GENERAL_OBJ_TYPE_VIRTQ) 1468 #define MLX5_GENERAL_OBJ_TYPES_CAP_VIRTIO_Q_COUNTERS \ 1469 (1ULL << MLX5_GENERAL_OBJ_TYPE_VIRTIO_Q_COUNTERS) 1470 #define MLX5_GENERAL_OBJ_TYPES_CAP_PARSE_GRAPH_FLEX_NODE \ 1471 (1ULL << MLX5_GENERAL_OBJ_TYPE_FLEX_PARSE_GRAPH) 1472 #define MLX5_GENERAL_OBJ_TYPES_CAP_FLOW_HIT_ASO \ 1473 (1ULL << MLX5_GENERAL_OBJ_TYPE_FLOW_HIT_ASO) 1474 #define MLX5_GENERAL_OBJ_TYPES_CAP_FLOW_METER_ASO \ 1475 (1ULL << MLX5_GENERAL_OBJ_TYPE_FLOW_METER_ASO) 1476 #define MLX5_GENERAL_OBJ_TYPES_CAP_GENEVE_TLV_OPT \ 1477 (1ULL << MLX5_GENERAL_OBJ_TYPE_GENEVE_TLV_OPT) 1478 #define MLX5_GENERAL_OBJ_TYPES_CAP_CONN_TRACK_OFFLOAD \ 1479 (1ULL << MLX5_GENERAL_OBJ_TYPE_CONN_TRACK_OFFLOAD) 1480 #define MLX5_GENERAL_OBJ_TYPES_CAP_DEFINER \ 1481 (1ULL << MLX5_GENERAL_OBJ_TYPE_DEFINER) 1482 #define MLX5_GENERAL_OBJ_TYPES_CAP_DEK \ 1483 (1ULL << MLX5_GENERAL_OBJ_TYPE_DEK) 1484 #define MLX5_GENERAL_OBJ_TYPES_CAP_IMPORT_KEK \ 1485 (1ULL << MLX5_GENERAL_OBJ_TYPE_IMPORT_KEK) 1486 #define MLX5_GENERAL_OBJ_TYPES_CAP_CREDENTIAL \ 1487 (1ULL << MLX5_GENERAL_OBJ_TYPE_CREDENTIAL) 1488 #define MLX5_GENERAL_OBJ_TYPES_CAP_CRYPTO_LOGIN \ 1489 (1ULL << MLX5_GENERAL_OBJ_TYPE_CRYPTO_LOGIN) 1490 1491 enum { 1492 MLX5_HCA_CAP_OPMOD_GET_MAX = 0, 1493 MLX5_HCA_CAP_OPMOD_GET_CUR = 1, 1494 }; 1495 1496 enum { 1497 MLX5_CAP_INLINE_MODE_L2, 1498 MLX5_CAP_INLINE_MODE_VPORT_CONTEXT, 1499 MLX5_CAP_INLINE_MODE_NOT_REQUIRED, 1500 }; 1501 1502 enum { 1503 MLX5_INLINE_MODE_NONE, 1504 MLX5_INLINE_MODE_L2, 1505 MLX5_INLINE_MODE_IP, 1506 MLX5_INLINE_MODE_TCP_UDP, 1507 MLX5_INLINE_MODE_RESERVED4, 1508 MLX5_INLINE_MODE_INNER_L2, 1509 MLX5_INLINE_MODE_INNER_IP, 1510 MLX5_INLINE_MODE_INNER_TCP_UDP, 1511 }; 1512 1513 /* The supported timestamp formats reported in HCA attributes. */ 1514 enum { 1515 MLX5_HCA_CAP_TIMESTAMP_FORMAT_FR = 0x0, 1516 MLX5_HCA_CAP_TIMESTAMP_FORMAT_RT = 0x1, 1517 MLX5_HCA_CAP_TIMESTAMP_FORMAT_FR_RT = 0x2, 1518 }; 1519 1520 /* The timestamp format attributes to configure queues (RQ/SQ/QP). */ 1521 enum { 1522 MLX5_QPC_TIMESTAMP_FORMAT_FREE_RUNNING = 0x0, 1523 MLX5_QPC_TIMESTAMP_FORMAT_DEFAULT = 0x1, 1524 MLX5_QPC_TIMESTAMP_FORMAT_REAL_TIME = 0x2, 1525 }; 1526 1527 /* HCA bit masks indicating which Flex parser protocols are already enabled. */ 1528 #define MLX5_HCA_FLEX_IPV4_OVER_VXLAN_ENABLED (1UL << 0) 1529 #define MLX5_HCA_FLEX_IPV6_OVER_VXLAN_ENABLED (1UL << 1) 1530 #define MLX5_HCA_FLEX_IPV6_OVER_IP_ENABLED (1UL << 2) 1531 #define MLX5_HCA_FLEX_GENEVE_ENABLED (1UL << 3) 1532 #define MLX5_HCA_FLEX_CW_MPLS_OVER_GRE_ENABLED (1UL << 4) 1533 #define MLX5_HCA_FLEX_CW_MPLS_OVER_UDP_ENABLED (1UL << 5) 1534 #define MLX5_HCA_FLEX_P_BIT_VXLAN_GPE_ENABLED (1UL << 6) 1535 #define MLX5_HCA_FLEX_VXLAN_GPE_ENABLED (1UL << 7) 1536 #define MLX5_HCA_FLEX_ICMP_ENABLED (1UL << 8) 1537 #define MLX5_HCA_FLEX_ICMPV6_ENABLED (1UL << 9) 1538 #define MLX5_HCA_FLEX_GTPU_ENABLED (1UL << 11) 1539 #define MLX5_HCA_FLEX_GTPU_DW_2_ENABLED (1UL << 16) 1540 #define MLX5_HCA_FLEX_GTPU_FIRST_EXT_DW_0_ENABLED (1UL << 17) 1541 #define MLX5_HCA_FLEX_GTPU_DW_0_ENABLED (1UL << 18) 1542 #define MLX5_HCA_FLEX_GTPU_TEID_ENABLED (1UL << 19) 1543 1544 /* The device steering logic format. */ 1545 #define MLX5_STEERING_LOGIC_FORMAT_CONNECTX_5 0x0 1546 #define MLX5_STEERING_LOGIC_FORMAT_CONNECTX_6DX 0x1 1547 1548 struct mlx5_ifc_cmd_hca_cap_bits { 1549 u8 access_other_hca_roce[0x1]; 1550 u8 alloc_flow_counter_pd[0x1]; 1551 u8 flow_counter_access_aso[0x1]; 1552 u8 query_match_sample_info[0x1]; 1553 u8 reserved_at_4[0x4]; 1554 u8 flow_access_aso_opc_mod[0x8]; 1555 u8 reserved_at_10[0xf]; 1556 u8 vhca_resource_manager[0x1]; 1557 u8 hca_cap_2[0x1]; 1558 u8 reserved_at_21[0xf]; 1559 u8 vhca_id[0x10]; 1560 u8 reserved_at_40[0x20]; 1561 u8 reserved_at_60[0x3]; 1562 u8 log_regexp_scatter_gather_size[0x5]; 1563 u8 reserved_at_68[0x3]; 1564 u8 log_dma_mmo_size[0x5]; 1565 u8 reserved_at_70[0x3]; 1566 u8 log_compress_mmo_size[0x5]; 1567 u8 decompress_lz4_data_only_v2[0x1]; 1568 u8 decompress_lz4_no_checksum_v2[0x1]; 1569 u8 decompress_lz4_checksum_v2[0x1]; 1570 u8 log_decompress_mmo_size[0x5]; 1571 u8 log_max_srq_sz[0x8]; 1572 u8 log_max_qp_sz[0x8]; 1573 u8 reserved_at_90[0x9]; 1574 u8 wqe_index_ignore_cap[0x1]; 1575 u8 dynamic_qp_allocation[0x1]; 1576 u8 log_max_qp[0x5]; 1577 u8 reserved_at_a0[0x4]; 1578 u8 regexp_num_of_engines[0x4]; 1579 u8 reserved_at_a8[0x1]; 1580 u8 reg_c_preserve[0x1]; 1581 u8 reserved_at_aa[0x1]; 1582 u8 log_max_srq[0x5]; 1583 u8 reserved_at_b0[0xb]; 1584 u8 scatter_fcs_w_decap_disable[0x1]; 1585 u8 reserved_at_bc[0x4]; 1586 u8 reserved_at_c0[0x8]; 1587 u8 log_max_cq_sz[0x8]; 1588 u8 reserved_at_d0[0x2]; 1589 u8 access_register_user[0x1]; 1590 u8 reserved_at_d3[0x8]; 1591 u8 log_max_cq[0x5]; 1592 u8 log_max_eq_sz[0x8]; 1593 u8 relaxed_ordering_write[0x1]; 1594 u8 relaxed_ordering_read[0x1]; 1595 u8 log_max_mkey[0x6]; 1596 u8 reserved_at_f0[0x8]; 1597 u8 dump_fill_mkey[0x1]; 1598 u8 reserved_at_f9[0x3]; 1599 u8 log_max_eq[0x4]; 1600 u8 max_indirection[0x8]; 1601 u8 fixed_buffer_size[0x1]; 1602 u8 log_max_mrw_sz[0x7]; 1603 u8 force_teardown[0x1]; 1604 u8 reserved_at_111[0x1]; 1605 u8 log_max_bsf_list_size[0x6]; 1606 u8 umr_extended_translation_offset[0x1]; 1607 u8 null_mkey[0x1]; 1608 u8 log_maxklm_list_size[0x6]; 1609 u8 non_wire_sq[0x1]; 1610 u8 reserved_at_121[0x9]; 1611 u8 log_max_ra_req_dc[0x6]; 1612 u8 reserved_at_130[0x3]; 1613 u8 log_max_static_sq_wq[0x5]; 1614 u8 reserved_at_138[0x2]; 1615 u8 log_max_ra_res_dc[0x6]; 1616 u8 reserved_at_140[0xa]; 1617 u8 log_max_ra_req_qp[0x6]; 1618 u8 rtr2rts_qp_counters_set_id[0x1]; 1619 u8 rts2rts_udp_sport[0x1]; 1620 u8 rts2rts_lag_tx_port_affinity[0x1]; 1621 u8 dma_mmo_sq[0x1]; 1622 u8 compress_min_block_size[0x4]; 1623 u8 compress_mmo_sq[0x1]; 1624 u8 decompress_mmo_sq[0x1]; 1625 u8 log_max_ra_res_qp[0x6]; 1626 u8 end_pad[0x1]; 1627 u8 cc_query_allowed[0x1]; 1628 u8 cc_modify_allowed[0x1]; 1629 u8 start_pad[0x1]; 1630 u8 cache_line_128byte[0x1]; 1631 u8 reserved_at_165[0xa]; 1632 u8 qcam_reg[0x1]; 1633 u8 gid_table_size[0x10]; 1634 u8 out_of_seq_cnt[0x1]; 1635 u8 vport_counters[0x1]; 1636 u8 retransmission_q_counters[0x1]; 1637 u8 debug[0x1]; 1638 u8 modify_rq_counter_set_id[0x1]; 1639 u8 rq_delay_drop[0x1]; 1640 u8 max_qp_cnt[0xa]; 1641 u8 pkey_table_size[0x10]; 1642 u8 vport_group_manager[0x1]; 1643 u8 vhca_group_manager[0x1]; 1644 u8 ib_virt[0x1]; 1645 u8 eth_virt[0x1]; 1646 u8 vnic_env_queue_counters[0x1]; 1647 u8 ets[0x1]; 1648 u8 nic_flow_table[0x1]; 1649 u8 eswitch_manager[0x1]; 1650 u8 device_memory[0x1]; 1651 u8 mcam_reg[0x1]; 1652 u8 pcam_reg[0x1]; 1653 u8 local_ca_ack_delay[0x5]; 1654 u8 port_module_event[0x1]; 1655 u8 enhanced_error_q_counters[0x1]; 1656 u8 ports_check[0x1]; 1657 u8 reserved_at_1b3[0x1]; 1658 u8 disable_link_up[0x1]; 1659 u8 beacon_led[0x1]; 1660 u8 port_type[0x2]; 1661 u8 num_ports[0x8]; 1662 u8 reserved_at_1c0[0x1]; 1663 u8 pps[0x1]; 1664 u8 pps_modify[0x1]; 1665 u8 log_max_msg[0x5]; 1666 u8 reserved_at_1c8[0x4]; 1667 u8 max_tc[0x4]; 1668 u8 temp_warn_event[0x1]; 1669 u8 dcbx[0x1]; 1670 u8 general_notification_event[0x1]; 1671 u8 reserved_at_1d3[0x2]; 1672 u8 fpga[0x1]; 1673 u8 rol_s[0x1]; 1674 u8 rol_g[0x1]; 1675 u8 reserved_at_1d8[0x1]; 1676 u8 wol_s[0x1]; 1677 u8 wol_g[0x1]; 1678 u8 wol_a[0x1]; 1679 u8 wol_b[0x1]; 1680 u8 wol_m[0x1]; 1681 u8 wol_u[0x1]; 1682 u8 wol_p[0x1]; 1683 u8 stat_rate_support[0x10]; 1684 u8 reserved_at_1ef[0xb]; 1685 u8 wqe_based_flow_table_update_cap[0x1]; 1686 u8 cqe_version[0x4]; 1687 u8 compact_address_vector[0x1]; 1688 u8 striding_rq[0x1]; 1689 u8 reserved_at_202[0x1]; 1690 u8 ipoib_enhanced_offloads[0x1]; 1691 u8 ipoib_basic_offloads[0x1]; 1692 u8 reserved_at_205[0x1]; 1693 u8 repeated_block_disabled[0x1]; 1694 u8 umr_modify_entity_size_disabled[0x1]; 1695 u8 umr_modify_atomic_disabled[0x1]; 1696 u8 umr_indirect_mkey_disabled[0x1]; 1697 u8 umr_fence[0x2]; 1698 u8 reserved_at_20c[0x3]; 1699 u8 drain_sigerr[0x1]; 1700 u8 cmdif_checksum[0x2]; 1701 u8 sigerr_cqe[0x1]; 1702 u8 reserved_at_213[0x1]; 1703 u8 wq_signature[0x1]; 1704 u8 sctr_data_cqe[0x1]; 1705 u8 reserved_at_216[0x1]; 1706 u8 sho[0x1]; 1707 u8 tph[0x1]; 1708 u8 rf[0x1]; 1709 u8 dct[0x1]; 1710 u8 qos[0x1]; 1711 u8 eth_net_offloads[0x1]; 1712 u8 roce[0x1]; 1713 u8 atomic[0x1]; 1714 u8 reserved_at_21f[0x1]; 1715 u8 cq_oi[0x1]; 1716 u8 cq_resize[0x1]; 1717 u8 cq_moderation[0x1]; 1718 u8 reserved_at_223[0x3]; 1719 u8 cq_eq_remap[0x1]; 1720 u8 pg[0x1]; 1721 u8 block_lb_mc[0x1]; 1722 u8 reserved_at_229[0x1]; 1723 u8 scqe_break_moderation[0x1]; 1724 u8 cq_period_start_from_cqe[0x1]; 1725 u8 cd[0x1]; 1726 u8 reserved_at_22d[0x1]; 1727 u8 apm[0x1]; 1728 u8 vector_calc[0x1]; 1729 u8 umr_ptr_rlky[0x1]; 1730 u8 imaicl[0x1]; 1731 u8 reserved_at_232[0x4]; 1732 u8 qkv[0x1]; 1733 u8 pkv[0x1]; 1734 u8 set_deth_sqpn[0x1]; 1735 u8 reserved_at_239[0x3]; 1736 u8 xrc[0x1]; 1737 u8 ud[0x1]; 1738 u8 uc[0x1]; 1739 u8 rc[0x1]; 1740 u8 uar_4k[0x1]; 1741 u8 reserved_at_241[0x8]; 1742 u8 regexp_params[0x1]; 1743 u8 uar_sz[0x6]; 1744 u8 port_selection_cap[0x1]; 1745 u8 reserved_at_251[0x7]; 1746 u8 log_pg_sz[0x8]; 1747 u8 bf[0x1]; 1748 u8 driver_version[0x1]; 1749 u8 pad_tx_eth_packet[0x1]; 1750 u8 reserved_at_263[0x8]; 1751 u8 log_bf_reg_size[0x5]; 1752 u8 reserved_at_270[0xb]; 1753 u8 lag_master[0x1]; 1754 u8 num_lag_ports[0x4]; 1755 u8 reserved_at_280[0x10]; 1756 u8 max_wqe_sz_sq[0x10]; 1757 u8 reserved_at_2a0[0xc]; 1758 u8 regexp_mmo_sq[0x1]; 1759 u8 regexp_version[0x3]; 1760 u8 max_wqe_sz_rq[0x10]; 1761 u8 max_flow_counter_31_16[0x10]; 1762 u8 max_wqe_sz_sq_dc[0x10]; 1763 u8 reserved_at_2e0[0x7]; 1764 u8 max_qp_mcg[0x19]; 1765 u8 reserved_at_300[0x10]; 1766 u8 flow_counter_bulk_alloc[0x08]; 1767 u8 log_max_mcg[0x8]; 1768 u8 reserved_at_320[0x3]; 1769 u8 log_max_transport_domain[0x5]; 1770 u8 reserved_at_328[0x3]; 1771 u8 log_max_pd[0x5]; 1772 u8 reserved_at_330[0xb]; 1773 u8 log_max_xrcd[0x5]; 1774 u8 nic_receive_steering_discard[0x1]; 1775 u8 receive_discard_vport_down[0x1]; 1776 u8 transmit_discard_vport_down[0x1]; 1777 u8 reserved_at_343[0x5]; 1778 u8 log_max_flow_counter_bulk[0x8]; 1779 u8 max_flow_counter_15_0[0x10]; 1780 u8 modify_tis[0x1]; 1781 u8 flow_counters_dump[0x1]; 1782 u8 reserved_at_360[0x1]; 1783 u8 log_max_rq[0x5]; 1784 u8 reserved_at_368[0x3]; 1785 u8 log_max_sq[0x5]; 1786 u8 reserved_at_370[0x3]; 1787 u8 log_max_tir[0x5]; 1788 u8 reserved_at_378[0x3]; 1789 u8 log_max_tis[0x5]; 1790 u8 basic_cyclic_rcv_wqe[0x1]; 1791 u8 reserved_at_381[0x1]; 1792 u8 mem_rq_rmp[0x1]; 1793 u8 log_max_rmp[0x5]; 1794 u8 reserved_at_388[0x3]; 1795 u8 log_max_rqt[0x5]; 1796 u8 reserved_at_390[0x3]; 1797 u8 log_max_rqt_size[0x5]; 1798 u8 reserved_at_398[0x3]; 1799 u8 log_max_tis_per_sq[0x5]; 1800 u8 ext_stride_num_range[0x1]; 1801 u8 reserved_at_3a1[0x2]; 1802 u8 log_max_stride_sz_rq[0x5]; 1803 u8 reserved_at_3a8[0x3]; 1804 u8 log_min_stride_sz_rq[0x5]; 1805 u8 reserved_at_3b0[0x3]; 1806 u8 log_max_stride_sz_sq[0x5]; 1807 u8 reserved_at_3b8[0x3]; 1808 u8 log_min_stride_sz_sq[0x5]; 1809 u8 hairpin[0x1]; 1810 u8 reserved_at_3c1[0x2]; 1811 u8 log_max_hairpin_queues[0x5]; 1812 u8 reserved_at_3c8[0x3]; 1813 u8 log_max_hairpin_wq_data_sz[0x5]; 1814 u8 reserved_at_3d0[0x3]; 1815 u8 log_max_hairpin_num_packets[0x5]; 1816 u8 reserved_at_3d8[0x3]; 1817 u8 log_max_wq_sz[0x5]; 1818 u8 nic_vport_change_event[0x1]; 1819 u8 disable_local_lb_uc[0x1]; 1820 u8 disable_local_lb_mc[0x1]; 1821 u8 log_min_hairpin_wq_data_sz[0x5]; 1822 u8 reserved_at_3e8[0x3]; 1823 u8 log_max_vlan_list[0x5]; 1824 u8 reserved_at_3f0[0x1]; 1825 u8 aes_xts_single_block_le_tweak[1]; 1826 u8 aes_xts_multi_block_be_tweak[1]; 1827 u8 log_max_current_mc_list[0x5]; 1828 u8 reserved_at_3f8[0x3]; 1829 u8 log_max_current_uc_list[0x5]; 1830 u8 general_obj_types[0x40]; 1831 u8 sq_ts_format[0x2]; 1832 u8 rq_ts_format[0x2]; 1833 u8 steering_format_version[0x4]; 1834 u8 reserved_at_448[0x18]; 1835 u8 reserved_at_460[0x8]; 1836 u8 aes_xts[0x1]; 1837 u8 crypto[0x1]; 1838 u8 ipsec_offload[0x1]; 1839 u8 reserved_at_46b[0x5]; 1840 u8 max_num_eqs[0x10]; 1841 u8 reserved_at_480[0x3]; 1842 u8 log_max_l2_table[0x5]; 1843 u8 reserved_at_488[0x8]; 1844 u8 log_uar_page_sz[0x10]; 1845 u8 reserved_at_4a0[0x20]; 1846 u8 device_frequency_mhz[0x20]; 1847 u8 device_frequency_khz[0x20]; 1848 u8 reserved_at_500[0x20]; 1849 u8 num_of_uars_per_page[0x20]; 1850 u8 flex_parser_protocols[0x20]; 1851 u8 max_geneve_tlv_options[0x8]; 1852 u8 reserved_at_568[0x3]; 1853 u8 max_geneve_tlv_option_data_len[0x5]; 1854 u8 flex_parser_header_modify[0x1]; 1855 u8 reserved_at_571[0x2]; 1856 u8 log_max_guaranteed_connections[0x5]; 1857 u8 driver_version_before_init_hca[0x1]; 1858 u8 adv_virtualization[0x1]; 1859 u8 reserved_at_57a[0x1]; 1860 u8 log_max_dct_connections[0x5]; 1861 u8 log_max_atomic_size_qp[0x8]; 1862 u8 reserved_at_587[0x3]; 1863 u8 log_max_dci_stream_channels[0x5]; 1864 u8 reserved_at_58f[0x3]; 1865 u8 log_max_dci_errored_streams[0x5]; 1866 u8 log_max_atomic_dize_dc[0x8]; 1867 u8 max_multi_user_ggroup_size[0x10]; 1868 u8 enhanced_cqe_compression[0x1]; 1869 u8 reserved_at_5b0[0x1]; 1870 u8 crossing_vhca_mkey[0x1]; 1871 u8 log_max_dek[0x5]; 1872 u8 reserved_at_5b7[0x1]; 1873 u8 mini_cqe_resp_l3_l4_tag[0x1]; 1874 u8 mini_cqe_resp_flow_tag[0x1]; 1875 u8 reserved_at_5ba[0x1]; 1876 u8 mini_cqe_resp_stride_index[0x1]; 1877 u8 cqe_128_always[0x1]; 1878 u8 cqe_compression_128[0x1]; 1879 u8 cqe_compression[0x1]; 1880 u8 cqe_compression_timeout[0x10]; 1881 u8 cqe_compression_max_num[0x10]; 1882 u8 reserved_at_5e0[0x8]; 1883 u8 flex_parser_id_gtpu_dw_0[0x4]; 1884 u8 reserved_at_5ec[0x4]; 1885 u8 tag_matching[0x1]; 1886 u8 rndv_offload_rc[0x1]; 1887 u8 rndv_offload_dc[0x1]; 1888 u8 log_tag_matching_list_sz[0x5]; 1889 u8 reserved_at_5f8[0x3]; 1890 u8 log_max_xrq[0x5]; 1891 u8 affiliate_nic_vport_criteria[0x8]; 1892 u8 native_port_num[0x8]; 1893 u8 num_vhca_ports[0x8]; 1894 u8 flex_parser_id_gtpu_teid[0x4]; 1895 u8 reserved_at_61c[0x2]; 1896 u8 sw_owner_id[0x1]; 1897 u8 reserved_at_61f[0x6C]; 1898 u8 wait_on_data[0x1]; 1899 u8 wait_on_time[0x1]; 1900 u8 reserved_at_68d[0x37]; 1901 u8 flex_parser_id_geneve_opt_0[0x4]; 1902 u8 flex_parser_id_icmp_dw1[0x4]; 1903 u8 flex_parser_id_icmp_dw0[0x4]; 1904 u8 flex_parser_id_icmpv6_dw1[0x4]; 1905 u8 flex_parser_id_icmpv6_dw0[0x4]; 1906 u8 flex_parser_id_outer_first_mpls_over_gre[0x4]; 1907 u8 flex_parser_id_outer_first_mpls_over_udp_label[0x4]; 1908 u8 reserved_at_6e0[0x20]; 1909 u8 flex_parser_id_gtpu_dw_2[0x4]; 1910 u8 flex_parser_id_gtpu_first_ext_dw_0[0x4]; 1911 u8 reserved_at_708[0x40]; 1912 u8 dma_mmo_qp[0x1]; 1913 u8 regexp_mmo_qp[0x1]; 1914 u8 compress_mmo_qp[0x1]; 1915 u8 decompress_deflate_v1[0x1]; 1916 u8 reserved_at_74c[0x4]; 1917 u8 decompress_deflate_v2[0x1]; 1918 u8 reserved_at_751[0xf]; 1919 u8 reserved_at_760[0x3]; 1920 u8 log_max_num_header_modify_argument[0x5]; 1921 u8 log_header_modify_argument_granularity_offset[0x4]; 1922 u8 log_header_modify_argument_granularity[0x4]; 1923 u8 reserved_at_770[0x3]; 1924 u8 log_header_modify_argument_max_alloc[0x5]; 1925 u8 reserved_at_778[0x8]; 1926 u8 reserved_at_780[0x40]; 1927 u8 match_definer_format_supported[0x40]; 1928 }; 1929 1930 struct mlx5_ifc_qos_cap_bits { 1931 u8 packet_pacing[0x1]; 1932 u8 esw_scheduling[0x1]; 1933 u8 esw_bw_share[0x1]; 1934 u8 esw_rate_limit[0x1]; 1935 u8 reserved_at_4[0x1]; 1936 u8 packet_pacing_burst_bound[0x1]; 1937 u8 packet_pacing_typical_size[0x1]; 1938 u8 flow_meter_old[0x1]; 1939 u8 reserved_at_8[0x8]; 1940 u8 log_max_flow_meter[0x8]; 1941 u8 flow_meter_reg_id[0x8]; 1942 u8 wqe_rate_pp[0x1]; 1943 u8 reserved_at_25[0x7]; 1944 u8 flow_meter[0x1]; 1945 u8 reserved_at_2e[0x17]; 1946 u8 packet_pacing_max_rate[0x20]; 1947 u8 packet_pacing_min_rate[0x20]; 1948 u8 reserved_at_80[0x10]; 1949 u8 packet_pacing_rate_table_size[0x10]; 1950 u8 esw_element_type[0x10]; 1951 u8 esw_tsar_type[0x10]; 1952 u8 reserved_at_c0[0x10]; 1953 u8 max_qos_para_vport[0x10]; 1954 u8 max_tsar_bw_share[0x20]; 1955 u8 nic_element_type[0x10]; 1956 u8 nic_tsar_type[0x10]; 1957 u8 reserved_at_120[0x3]; 1958 u8 log_meter_aso_granularity[0x5]; 1959 u8 reserved_at_128[0x3]; 1960 u8 log_meter_aso_max_alloc[0x5]; 1961 u8 reserved_at_130[0x3]; 1962 u8 log_max_num_meter_aso[0x5]; 1963 u8 reserved_at_138[0x6b0]; 1964 }; 1965 1966 struct mlx5_ifc_per_protocol_networking_offload_caps_bits { 1967 u8 csum_cap[0x1]; 1968 u8 vlan_cap[0x1]; 1969 u8 lro_cap[0x1]; 1970 u8 lro_psh_flag[0x1]; 1971 u8 lro_time_stamp[0x1]; 1972 u8 lro_max_msg_sz_mode[0x2]; 1973 u8 wqe_vlan_insert[0x1]; 1974 u8 self_lb_en_modifiable[0x1]; 1975 u8 self_lb_mc[0x1]; 1976 u8 self_lb_uc[0x1]; 1977 u8 max_lso_cap[0x5]; 1978 u8 multi_pkt_send_wqe[0x2]; 1979 u8 wqe_inline_mode[0x2]; 1980 u8 rss_ind_tbl_cap[0x4]; 1981 u8 reg_umr_sq[0x1]; 1982 u8 scatter_fcs[0x1]; 1983 u8 enhanced_multi_pkt_send_wqe[0x1]; 1984 u8 tunnel_lso_const_out_ip_id[0x1]; 1985 u8 tunnel_lro_gre[0x1]; 1986 u8 tunnel_lro_vxlan[0x1]; 1987 u8 tunnel_stateless_gre[0x1]; 1988 u8 tunnel_stateless_vxlan[0x1]; 1989 u8 swp[0x1]; 1990 u8 swp_csum[0x1]; 1991 u8 swp_lso[0x1]; 1992 u8 reserved_at_23[0x8]; 1993 u8 tunnel_stateless_gtp[0x1]; 1994 u8 reserved_at_25[0x2]; 1995 u8 tunnel_stateless_vxlan_gpe_nsh[0x1]; 1996 u8 reserved_at_28[0x1]; 1997 u8 max_vxlan_udp_ports[0x8]; 1998 u8 reserved_at_38[0x6]; 1999 u8 max_geneve_opt_len[0x1]; 2000 u8 tunnel_stateless_geneve_rx[0x1]; 2001 u8 reserved_at_40[0x10]; 2002 u8 lro_min_mss_size[0x10]; 2003 u8 reserved_at_60[0x120]; 2004 u8 lro_timer_supported_periods[4][0x20]; 2005 u8 reserved_at_200[0x600]; 2006 }; 2007 2008 enum { 2009 MLX5_VIRTQ_TYPE_SPLIT = 0, 2010 MLX5_VIRTQ_TYPE_PACKED = 1, 2011 }; 2012 2013 enum { 2014 MLX5_VIRTQ_EVENT_MODE_NO_MSIX = 0, 2015 MLX5_VIRTQ_EVENT_MODE_QP = 1, 2016 MLX5_VIRTQ_EVENT_MODE_MSIX = 2, 2017 }; 2018 2019 struct mlx5_ifc_virtio_emulation_cap_bits { 2020 u8 desc_tunnel_offload_type[0x1]; 2021 u8 eth_frame_offload_type[0x1]; 2022 u8 virtio_version_1_0[0x1]; 2023 u8 tso_ipv4[0x1]; 2024 u8 tso_ipv6[0x1]; 2025 u8 tx_csum[0x1]; 2026 u8 rx_csum[0x1]; 2027 u8 reserved_at_7[0x1][0x9]; 2028 u8 event_mode[0x8]; 2029 u8 virtio_queue_type[0x8]; 2030 u8 reserved_at_20[0x13]; 2031 u8 log_doorbell_stride[0x5]; 2032 u8 vnet_modify_ext[0x1]; 2033 u8 virtio_net_q_addr_modify[0x1]; 2034 u8 virtio_q_index_modify[0x1]; 2035 u8 log_doorbell_bar_size[0x5]; 2036 u8 doorbell_bar_offset[0x40]; 2037 u8 reserved_at_80[0x8]; 2038 u8 max_num_virtio_queues[0x18]; 2039 u8 reserved_at_a0[0x60]; 2040 u8 umem_1_buffer_param_a[0x20]; 2041 u8 umem_1_buffer_param_b[0x20]; 2042 u8 umem_2_buffer_param_a[0x20]; 2043 u8 umem_2_buffer_param_b[0x20]; 2044 u8 umem_3_buffer_param_a[0x20]; 2045 u8 umem_3_buffer_param_b[0x20]; 2046 u8 reserved_at_1c0[0x620]; 2047 }; 2048 2049 /** 2050 * PARSE_GRAPH_NODE Capabilities Field Descriptions 2051 */ 2052 struct mlx5_ifc_parse_graph_node_cap_bits { 2053 u8 node_in[0x20]; 2054 u8 node_out[0x20]; 2055 u8 header_length_mode[0x10]; 2056 u8 sample_offset_mode[0x10]; 2057 u8 max_num_arc_in[0x08]; 2058 u8 max_num_arc_out[0x08]; 2059 u8 max_num_sample[0x08]; 2060 u8 reserved_at_78[0x03]; 2061 u8 parse_graph_anchor[0x1]; 2062 u8 reserved_at_7c[0x01]; 2063 u8 sample_tunnel_inner2[0x1]; 2064 u8 zero_size_supported[0x1]; 2065 u8 sample_id_in_out[0x1]; 2066 u8 max_base_header_length[0x10]; 2067 u8 reserved_at_90[0x08]; 2068 u8 max_sample_base_offset[0x08]; 2069 u8 max_next_header_offset[0x10]; 2070 u8 reserved_at_b0[0x08]; 2071 u8 header_length_mask_width[0x08]; 2072 }; 2073 2074 struct mlx5_ifc_flow_table_prop_layout_bits { 2075 u8 ft_support[0x1]; 2076 u8 flow_tag[0x1]; 2077 u8 flow_counter[0x1]; 2078 u8 flow_modify_en[0x1]; 2079 u8 modify_root[0x1]; 2080 u8 identified_miss_table[0x1]; 2081 u8 flow_table_modify[0x1]; 2082 u8 reformat[0x1]; 2083 u8 decap[0x1]; 2084 u8 reset_root_to_default[0x1]; 2085 u8 pop_vlan[0x1]; 2086 u8 push_vlan[0x1]; 2087 u8 fpga_vendor_acceleration[0x1]; 2088 u8 pop_vlan_2[0x1]; 2089 u8 push_vlan_2[0x1]; 2090 u8 reformat_and_vlan_action[0x1]; 2091 u8 modify_and_vlan_action[0x1]; 2092 u8 sw_owner[0x1]; 2093 u8 reformat_l3_tunnel_to_l2[0x1]; 2094 u8 reformat_l2_to_l3_tunnel[0x1]; 2095 u8 reformat_and_modify_action[0x1]; 2096 u8 reserved_at_15[0x9]; 2097 u8 sw_owner_v2[0x1]; 2098 u8 reserved_at_1f[0x1]; 2099 u8 reserved_at_20[0x2]; 2100 u8 log_max_ft_size[0x6]; 2101 u8 log_max_modify_header_context[0x8]; 2102 u8 max_modify_header_actions[0x8]; 2103 u8 max_ft_level[0x8]; 2104 u8 reserved_at_40[0x8]; 2105 u8 log_max_ft_sampler_num[8]; 2106 u8 metadata_reg_b_width[0x8]; 2107 u8 metadata_reg_a_width[0x8]; 2108 u8 reserved_at_60[0xa]; 2109 u8 reparse[0x1]; 2110 u8 reserved_at_6b[0x1]; 2111 u8 cross_vhca_object[0x1]; 2112 u8 reformat_l2_to_l3_audp_tunnel[0x1]; 2113 u8 reformat_l3_audp_tunnel_to_l2[0x1]; 2114 u8 ignore_flow_level_rtc_valid[0x1]; 2115 u8 reserved_at_70[0x8]; 2116 u8 log_max_ft_num[0x8]; 2117 u8 reserved_at_80[0x10]; 2118 u8 log_max_flow_counter[0x8]; 2119 u8 log_max_destination[0x8]; 2120 u8 reserved_at_a0[0x18]; 2121 u8 log_max_flow[0x8]; 2122 u8 reserved_at_c0[0x140]; 2123 }; 2124 2125 struct mlx5_ifc_roce_caps_bits { 2126 u8 reserved_0[0x1e]; 2127 u8 qp_ts_format[0x2]; 2128 u8 reserved_at_20[0x7e0]; 2129 }; 2130 2131 struct mlx5_ifc_ft_fields_support_bits { 2132 /* set_action_field_support */ 2133 u8 outer_dmac[0x1]; 2134 u8 outer_smac[0x1]; 2135 u8 outer_ether_type[0x1]; 2136 u8 reserved_at_3[0x1]; 2137 u8 outer_first_prio[0x1]; 2138 u8 outer_first_cfi[0x1]; 2139 u8 outer_first_vid[0x1]; 2140 u8 reserved_at_7[0x1]; 2141 u8 outer_second_prio[0x1]; 2142 u8 outer_second_cfi[0x1]; 2143 u8 outer_second_vid[0x1]; 2144 u8 reserved_at_b[0x1]; 2145 u8 outer_sip[0x1]; 2146 u8 outer_dip[0x1]; 2147 u8 outer_frag[0x1]; 2148 u8 outer_ip_protocol[0x1]; 2149 u8 outer_ip_ecn[0x1]; 2150 u8 outer_ip_dscp[0x1]; 2151 u8 outer_udp_sport[0x1]; 2152 u8 outer_udp_dport[0x1]; 2153 u8 outer_tcp_sport[0x1]; 2154 u8 outer_tcp_dport[0x1]; 2155 u8 outer_tcp_flags[0x1]; 2156 u8 outer_gre_protocol[0x1]; 2157 u8 outer_gre_key[0x1]; 2158 u8 outer_vxlan_vni[0x1]; 2159 u8 reserved_at_1a[0x5]; 2160 u8 source_eswitch_port[0x1]; /* end of DW0 */ 2161 u8 inner_dmac[0x1]; 2162 u8 inner_smac[0x1]; 2163 u8 inner_ether_type[0x1]; 2164 u8 reserved_at_23[0x1]; 2165 u8 inner_first_prio[0x1]; 2166 u8 inner_first_cfi[0x1]; 2167 u8 inner_first_vid[0x1]; 2168 u8 reserved_at_27[0x1]; 2169 u8 inner_second_prio[0x1]; 2170 u8 inner_second_cfi[0x1]; 2171 u8 inner_second_vid[0x1]; 2172 u8 reserved_at_2b[0x1]; 2173 u8 inner_sip[0x1]; 2174 u8 inner_dip[0x1]; 2175 u8 inner_frag[0x1]; 2176 u8 inner_ip_protocol[0x1]; 2177 u8 inner_ip_ecn[0x1]; 2178 u8 inner_ip_dscp[0x1]; 2179 u8 inner_udp_sport[0x1]; 2180 u8 inner_udp_dport[0x1]; 2181 u8 inner_tcp_sport[0x1]; 2182 u8 inner_tcp_dport[0x1]; 2183 u8 inner_tcp_flags[0x1]; 2184 u8 reserved_at_37[0x9]; /* end of DW1 */ 2185 u8 reserved_at_40[0x20]; /* end of DW2 */ 2186 u8 reserved_at_60[0x18]; 2187 union { 2188 struct { 2189 u8 metadata_reg_c_7[0x1]; 2190 u8 metadata_reg_c_6[0x1]; 2191 u8 metadata_reg_c_5[0x1]; 2192 u8 metadata_reg_c_4[0x1]; 2193 u8 metadata_reg_c_3[0x1]; 2194 u8 metadata_reg_c_2[0x1]; 2195 u8 metadata_reg_c_1[0x1]; 2196 u8 metadata_reg_c_0[0x1]; 2197 }; 2198 u8 metadata_reg_c_x[0x8]; 2199 }; /* end of DW3 */ 2200 /* set_action_field_support_2 */ 2201 u8 reserved_at_80[0x80]; 2202 /* add_action_field_support */ 2203 u8 reserved_at_100[0x80]; 2204 /* add_action_field_support_2 */ 2205 u8 reserved_at_180[0x80]; 2206 /* copy_action_field_support */ 2207 u8 reserved_at_200[0x80]; 2208 /* copy_action_field_support_2 */ 2209 u8 reserved_at_280[0x80]; 2210 u8 reserved_at_300[0x100]; 2211 }; 2212 2213 /* 2214 * Table 1872 - Flow Table Fields Supported 2 Format 2215 */ 2216 struct mlx5_ifc_ft_fields_support_2_bits { 2217 u8 reserved_at_0[0xa]; 2218 u8 lag_rx_port_affinity[0x1]; 2219 u8 reserved_at_c[0x2]; 2220 u8 hash_result[0x1]; 2221 u8 reserved_at_e[0x1]; 2222 u8 tunnel_header_2_3[0x1]; 2223 u8 tunnel_header_0_1[0x1]; 2224 u8 macsec_syndrome[0x1]; 2225 u8 macsec_tag[0x1]; 2226 u8 outer_lrh_sl[0x1]; 2227 u8 inner_ipv4_ihl[0x1]; 2228 u8 outer_ipv4_ihl[0x1]; 2229 u8 psp_syndrome[0x1]; 2230 u8 inner_l3_ok[0x1]; 2231 u8 inner_l4_ok[0x1]; 2232 u8 outer_l3_ok[0x1]; 2233 u8 outer_l4_ok[0x1]; 2234 u8 psp_header[0x1]; 2235 u8 inner_ipv4_checksum_ok[0x1]; 2236 u8 inner_l4_checksum_ok[0x1]; 2237 u8 outer_ipv4_checksum_ok[0x1]; 2238 u8 outer_l4_checksum_ok[0x1]; /* end of DW0 */ 2239 u8 reserved_at_20[0x18]; 2240 union { 2241 struct { 2242 u8 metadata_reg_c_15[0x1]; 2243 u8 metadata_reg_c_14[0x1]; 2244 u8 metadata_reg_c_13[0x1]; 2245 u8 metadata_reg_c_12[0x1]; 2246 u8 metadata_reg_c_11[0x1]; 2247 u8 metadata_reg_c_10[0x1]; 2248 u8 metadata_reg_c_9[0x1]; 2249 u8 metadata_reg_c_8[0x1]; 2250 }; 2251 u8 metadata_reg_c_8_15[0x8]; 2252 }; /* end of DW1 */ 2253 u8 reserved_at_40[0x40]; 2254 }; 2255 2256 struct mlx5_ifc_flow_table_nic_cap_bits { 2257 u8 reserved_at_0[0x200]; 2258 struct mlx5_ifc_flow_table_prop_layout_bits 2259 flow_table_properties_nic_receive; 2260 struct mlx5_ifc_flow_table_prop_layout_bits 2261 flow_table_properties_nic_receive_rdma; 2262 struct mlx5_ifc_flow_table_prop_layout_bits 2263 flow_table_properties_nic_receive_sniffer; 2264 struct mlx5_ifc_flow_table_prop_layout_bits 2265 flow_table_properties_nic_transmit; 2266 struct mlx5_ifc_flow_table_prop_layout_bits 2267 flow_table_properties_nic_transmit_rdma; 2268 struct mlx5_ifc_flow_table_prop_layout_bits 2269 flow_table_properties_nic_transmit_sniffer; 2270 u8 reserved_at_e00[0x200]; 2271 struct mlx5_ifc_ft_fields_support_bits 2272 ft_header_modify_nic_receive; 2273 struct mlx5_ifc_ft_fields_support_2_bits 2274 ft_field_support_2_nic_receive; 2275 u8 reserved_at_1480[0x280]; 2276 struct mlx5_ifc_ft_fields_support_2_bits 2277 ft_field_support_2_nic_transmit; 2278 u8 reserved_at_1780[0x480]; 2279 struct mlx5_ifc_ft_fields_support_bits 2280 ft_header_modify_nic_transmit; 2281 u8 reserved_at_2000[0x6000]; 2282 }; 2283 2284 struct mlx5_ifc_flow_table_esw_cap_bits { 2285 u8 reserved_at_0[0x800]; 2286 struct mlx5_ifc_ft_fields_support_bits ft_header_modify_esw_fdb; 2287 u8 reserved_at_C00[0x800]; 2288 struct mlx5_ifc_ft_fields_support_2_bits 2289 ft_field_support_2_esw_fdb; 2290 u8 reserved_at_1480[0x6b80]; 2291 }; 2292 2293 enum mlx5_ifc_cross_vhca_object_to_object_supported_types { 2294 MLX5_CROSS_VHCA_OBJ_TO_OBJ_TYPE_STC_TO_TIR = 1 << 10, 2295 MLX5_CROSS_VHCA_OBJ_TO_OBJ_TYPE_STC_TO_FT = 1 << 11, 2296 MLX5_CROSS_VHCA_OBJ_TO_OBJ_TYPE_FT_TO_FT = 1 << 12, 2297 MLX5_CROSS_VHCA_OBJ_TO_OBJ_TYPE_FT_TO_RTC = 1 << 13, 2298 }; 2299 2300 enum mlx5_ifc_cross_vhca_allowed_objects_types { 2301 MLX5_CROSS_VHCA_ALLOWED_OBJS_TIR = 1 << 0x8, 2302 MLX5_CROSS_VHCA_ALLOWED_OBJS_FT = 1 << 0x9, 2303 MLX5_CROSS_VHCA_ALLOWED_OBJS_RTC = 1 << 0xa, 2304 }; 2305 2306 enum { 2307 MLX5_GENERATE_WQE_TYPE_FLOW_UPDATE = 1 << 1, 2308 }; 2309 2310 enum { 2311 MLX5_FLOW_TABLE_HASH_TYPE_CRC32, 2312 }; 2313 /* 2314 * HCA Capabilities 2 2315 */ 2316 struct mlx5_ifc_cmd_hca_cap_2_bits { 2317 u8 reserved_at_0[0x80]; /* End of DW4. */ 2318 u8 reserved_at_80[0x3]; 2319 u8 max_num_prog_sample_field[0x5]; 2320 u8 reserved_at_88[0x3]; 2321 u8 log_max_num_reserved_qpn[0x5]; 2322 u8 reserved_at_90[0x3]; 2323 u8 log_reserved_qpn_granularity[0x5]; 2324 u8 reserved_at_98[0x3]; 2325 u8 log_reserved_qpn_max_alloc[0x5]; /* End of DW5. */ 2326 u8 max_reformat_insert_size[0x8]; 2327 u8 max_reformat_insert_offset[0x8]; 2328 u8 max_reformat_remove_size[0x8]; 2329 u8 max_reformat_remove_offset[0x8]; /* End of DW6. */ 2330 u8 reserved_at_c0[0x3]; 2331 u8 log_min_stride_wqe_sz[0x5]; 2332 u8 reserved_at_c8[0x3]; 2333 u8 log_conn_track_granularity[0x5]; 2334 u8 reserved_at_d0[0x3]; 2335 u8 log_conn_track_max_alloc[0x5]; 2336 u8 reserved_at_d8[0x3]; 2337 u8 log_max_conn_track_offload[0x5]; 2338 u8 cross_vhca_object_to_object_supported[0x20]; /* End of DW7. */ 2339 u8 allowed_object_for_other_vhca_access_high[0x20]; 2340 u8 allowed_object_for_other_vhca_access[0x20]; 2341 u8 reserved_at_140[0x20]; 2342 u8 reserved_at_160[0x3]; 2343 u8 hairpin_sq_wqe_bb_size[0x5]; 2344 u8 hairpin_sq_wq_in_host_mem[0x1]; 2345 u8 hairpin_data_buffer_locked[0x1]; 2346 u8 reserved_at_16a[0x16]; 2347 u8 reserved_at_180[0x20]; 2348 u8 reserved_at_1a0[0xa]; 2349 u8 format_select_dw_8_6_ext[0x1]; 2350 u8 reserved_at_1ac[0x15]; 2351 u8 general_obj_types_127_64[0x40]; 2352 u8 reserved_at_200[0x53]; 2353 u8 flow_counter_bulk_log_max_alloc[0x5]; 2354 u8 reserved_at_258[0x3]; 2355 u8 flow_counter_bulk_log_granularity[0x5]; 2356 u8 reserved_at_260[0x20]; 2357 u8 format_select_dw_gtpu_dw_0[0x8]; 2358 u8 format_select_dw_gtpu_dw_1[0x8]; 2359 u8 format_select_dw_gtpu_dw_2[0x8]; 2360 u8 format_select_dw_gtpu_first_ext_dw_0[0x8]; 2361 u8 generate_wqe_type[0x20]; 2362 u8 reserved_at_2c0[0x160]; 2363 u8 reserved_at_420[0x1c]; 2364 u8 flow_table_hash_type[0x4]; 2365 u8 reserved_at_440[0x3c0]; 2366 }; 2367 2368 struct mlx5_ifc_esw_cap_bits { 2369 u8 reserved_at_0[0x1d]; 2370 u8 merged_eswitch[0x1]; 2371 u8 reserved_at_1e[0x2]; 2372 2373 u8 reserved_at_20[0x40]; 2374 2375 u8 esw_manager_vport_number_valid[0x1]; 2376 u8 reserved_at_61[0xf]; 2377 u8 esw_manager_vport_number[0x10]; 2378 2379 u8 reserved_at_80[0x780]; 2380 }; 2381 2382 struct mlx5_ifc_wqe_based_flow_table_cap_bits { 2383 u8 reserved_at_0[0x3]; 2384 u8 log_max_num_ste[0x5]; 2385 u8 reserved_at_8[0x3]; 2386 u8 log_max_num_stc[0x5]; 2387 u8 reserved_at_10[0x3]; 2388 u8 log_max_num_rtc[0x5]; 2389 u8 reserved_at_18[0x3]; 2390 u8 log_max_num_header_modify_pattern[0x5]; 2391 u8 rtc_hash_split_table[0x1]; 2392 u8 rtc_linear_lookup_table[0x1]; 2393 u8 reserved_at_22[0x1]; 2394 u8 stc_alloc_log_granularity[0x5]; 2395 u8 reserved_at_28[0x3]; 2396 u8 stc_alloc_log_max[0x5]; 2397 u8 reserved_at_30[0x3]; 2398 u8 ste_alloc_log_granularity[0x5]; 2399 u8 reserved_at_38[0x3]; 2400 u8 ste_alloc_log_max[0x5]; 2401 u8 reserved_at_40[0xb]; 2402 u8 rtc_reparse_mode[0x5]; 2403 u8 reserved_at_50[0x3]; 2404 u8 rtc_index_mode[0x5]; 2405 u8 reserved_at_58[0x3]; 2406 u8 rtc_log_depth_max[0x5]; 2407 u8 reserved_at_60[0x8]; 2408 u8 max_header_modify_pattern_length[0x8]; 2409 u8 ste_format[0x10]; 2410 u8 stc_action_type[0x80]; 2411 u8 header_insert_type[0x10]; 2412 u8 header_remove_type[0x10]; 2413 u8 trivial_match_definer[0x20]; 2414 u8 reserved_at_140[0x1b]; 2415 u8 rtc_max_num_hash_definer_gen_wqe[0x5]; 2416 u8 reserved_at_160[0x18]; 2417 u8 access_index_mode[0x8]; 2418 u8 reserved_at_180[0x10]; 2419 u8 ste_format_gen_wqe[0x10]; 2420 u8 linear_match_definer_reg_c3[0x20]; 2421 u8 fdb_jump_to_tir_stc[0x1]; 2422 u8 reserved_at_1c1[0x1f]; 2423 }; 2424 2425 union mlx5_ifc_hca_cap_union_bits { 2426 struct mlx5_ifc_cmd_hca_cap_bits cmd_hca_cap; 2427 struct mlx5_ifc_cmd_hca_cap_2_bits cmd_hca_cap_2; 2428 struct mlx5_ifc_per_protocol_networking_offload_caps_bits 2429 per_protocol_networking_offload_caps; 2430 struct mlx5_ifc_qos_cap_bits qos_cap; 2431 struct mlx5_ifc_virtio_emulation_cap_bits vdpa_caps; 2432 struct mlx5_ifc_flow_table_nic_cap_bits flow_table_nic_cap; 2433 struct mlx5_ifc_flow_table_esw_cap_bits flow_table_esw_cap; 2434 struct mlx5_ifc_esw_cap_bits esw_cap; 2435 struct mlx5_ifc_roce_caps_bits roce_caps; 2436 struct mlx5_ifc_wqe_based_flow_table_cap_bits wqe_based_flow_table_cap; 2437 u8 reserved_at_0[0x8000]; 2438 }; 2439 2440 struct mlx5_ifc_set_action_in_bits { 2441 u8 action_type[0x4]; 2442 u8 field[0xc]; 2443 u8 reserved_at_10[0x3]; 2444 u8 offset[0x5]; 2445 u8 reserved_at_18[0x3]; 2446 u8 length[0x5]; 2447 u8 data[0x20]; 2448 }; 2449 2450 struct mlx5_ifc_copy_action_in_bits { 2451 u8 action_type[0x4]; 2452 u8 src_field[0xc]; 2453 u8 reserved_at_10[0x3]; 2454 u8 src_offset[0x5]; 2455 u8 reserved_at_18[0x3]; 2456 u8 length[0x5]; 2457 u8 reserved_at_20[0x4]; 2458 u8 dst_field[0xc]; 2459 u8 reserved_at_30[0x3]; 2460 u8 dst_offset[0x5]; 2461 u8 reserved_at_38[0x8]; 2462 }; 2463 2464 struct mlx5_ifc_query_hca_cap_out_bits { 2465 u8 status[0x8]; 2466 u8 reserved_at_8[0x18]; 2467 u8 syndrome[0x20]; 2468 u8 reserved_at_40[0x40]; 2469 union mlx5_ifc_hca_cap_union_bits capability; 2470 }; 2471 2472 struct mlx5_ifc_query_hca_cap_in_bits { 2473 u8 opcode[0x10]; 2474 u8 reserved_at_10[0x10]; 2475 u8 reserved_at_20[0x10]; 2476 u8 op_mod[0x10]; 2477 u8 reserved_at_40[0x40]; 2478 }; 2479 2480 struct mlx5_ifc_mac_address_layout_bits { 2481 u8 reserved_at_0[0x10]; 2482 u8 mac_addr_47_32[0x10]; 2483 u8 mac_addr_31_0[0x20]; 2484 }; 2485 2486 struct mlx5_ifc_nic_vport_context_bits { 2487 u8 reserved_at_0[0x5]; 2488 u8 min_wqe_inline_mode[0x3]; 2489 u8 reserved_at_8[0x15]; 2490 u8 disable_mc_local_lb[0x1]; 2491 u8 disable_uc_local_lb[0x1]; 2492 u8 roce_en[0x1]; 2493 u8 arm_change_event[0x1]; 2494 u8 reserved_at_21[0x1a]; 2495 u8 event_on_mtu[0x1]; 2496 u8 event_on_promisc_change[0x1]; 2497 u8 event_on_vlan_change[0x1]; 2498 u8 event_on_mc_address_change[0x1]; 2499 u8 event_on_uc_address_change[0x1]; 2500 u8 reserved_at_40[0xc]; 2501 u8 affiliation_criteria[0x4]; 2502 u8 affiliated_vhca_id[0x10]; 2503 u8 reserved_at_60[0xd0]; 2504 u8 mtu[0x10]; 2505 u8 system_image_guid[0x40]; 2506 u8 port_guid[0x40]; 2507 u8 node_guid[0x40]; 2508 u8 reserved_at_200[0x140]; 2509 u8 qkey_violation_counter[0x10]; 2510 u8 reserved_at_350[0x430]; 2511 u8 promisc_uc[0x1]; 2512 u8 promisc_mc[0x1]; 2513 u8 promisc_all[0x1]; 2514 u8 reserved_at_783[0x2]; 2515 u8 allowed_list_type[0x3]; 2516 u8 reserved_at_788[0xc]; 2517 u8 allowed_list_size[0xc]; 2518 struct mlx5_ifc_mac_address_layout_bits permanent_address; 2519 u8 reserved_at_7e0[0x20]; 2520 }; 2521 2522 struct mlx5_ifc_query_nic_vport_context_out_bits { 2523 u8 status[0x8]; 2524 u8 reserved_at_8[0x18]; 2525 u8 syndrome[0x20]; 2526 u8 reserved_at_40[0x40]; 2527 struct mlx5_ifc_nic_vport_context_bits nic_vport_context; 2528 }; 2529 2530 struct mlx5_ifc_query_nic_vport_context_in_bits { 2531 u8 opcode[0x10]; 2532 u8 reserved_at_10[0x10]; 2533 u8 reserved_at_20[0x10]; 2534 u8 op_mod[0x10]; 2535 u8 other_vport[0x1]; 2536 u8 reserved_at_41[0xf]; 2537 u8 vport_number[0x10]; 2538 u8 reserved_at_60[0x5]; 2539 u8 allowed_list_type[0x3]; 2540 u8 reserved_at_68[0x18]; 2541 }; 2542 2543 struct mlx5_ifc_tisc_bits { 2544 u8 strict_lag_tx_port_affinity[0x1]; 2545 u8 reserved_at_1[0x3]; 2546 u8 lag_tx_port_affinity[0x04]; 2547 u8 reserved_at_8[0x4]; 2548 u8 prio[0x4]; 2549 u8 reserved_at_10[0x10]; 2550 u8 reserved_at_20[0x100]; 2551 u8 reserved_at_120[0x8]; 2552 u8 transport_domain[0x18]; 2553 u8 reserved_at_140[0x8]; 2554 u8 underlay_qpn[0x18]; 2555 u8 reserved_at_160[0x3a0]; 2556 }; 2557 2558 struct mlx5_ifc_query_tis_out_bits { 2559 u8 status[0x8]; 2560 u8 reserved_at_8[0x18]; 2561 u8 syndrome[0x20]; 2562 u8 reserved_at_40[0x40]; 2563 struct mlx5_ifc_tisc_bits tis_context; 2564 }; 2565 2566 struct mlx5_ifc_query_tis_in_bits { 2567 u8 opcode[0x10]; 2568 u8 reserved_at_10[0x10]; 2569 u8 reserved_at_20[0x10]; 2570 u8 op_mod[0x10]; 2571 u8 reserved_at_40[0x8]; 2572 u8 tisn[0x18]; 2573 u8 reserved_at_60[0x20]; 2574 }; 2575 2576 /* port_select_mode definition. */ 2577 enum mlx5_lag_mode_type { 2578 MLX5_LAG_MODE_TIS = 0, 2579 MLX5_LAG_MODE_HASH = 1, 2580 }; 2581 2582 struct mlx5_ifc_lag_context_bits { 2583 u8 fdb_selection_mode[0x1]; 2584 u8 reserved_at_1[0x14]; 2585 u8 port_select_mode[0x3]; 2586 u8 reserved_at_18[0x5]; 2587 u8 lag_state[0x3]; 2588 u8 reserved_at_20[0x14]; 2589 u8 tx_remap_affinity_2[0x4]; 2590 u8 reserved_at_38[0x4]; 2591 u8 tx_remap_affinity_1[0x4]; 2592 }; 2593 2594 struct mlx5_ifc_query_lag_in_bits { 2595 u8 opcode[0x10]; 2596 u8 uid[0x10]; 2597 u8 reserved_at_20[0x10]; 2598 u8 op_mod[0x10]; 2599 u8 reserved_at_40[0x40]; 2600 }; 2601 2602 struct mlx5_ifc_query_lag_out_bits { 2603 u8 status[0x8]; 2604 u8 reserved_at_8[0x18]; 2605 u8 syndrome[0x20]; 2606 struct mlx5_ifc_lag_context_bits context; 2607 }; 2608 2609 struct mlx5_ifc_alloc_transport_domain_out_bits { 2610 u8 status[0x8]; 2611 u8 reserved_at_8[0x18]; 2612 u8 syndrome[0x20]; 2613 u8 reserved_at_40[0x8]; 2614 u8 transport_domain[0x18]; 2615 u8 reserved_at_60[0x20]; 2616 }; 2617 2618 struct mlx5_ifc_alloc_transport_domain_in_bits { 2619 u8 opcode[0x10]; 2620 u8 reserved_at_10[0x10]; 2621 u8 reserved_at_20[0x10]; 2622 u8 op_mod[0x10]; 2623 u8 reserved_at_40[0x40]; 2624 }; 2625 2626 enum { 2627 MLX5_WQ_TYPE_LINKED_LIST = 0x0, 2628 MLX5_WQ_TYPE_CYCLIC = 0x1, 2629 MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ = 0x2, 2630 MLX5_WQ_TYPE_CYCLIC_STRIDING_RQ = 0x3, 2631 }; 2632 2633 enum { 2634 MLX5_WQ_END_PAD_MODE_NONE = 0x0, 2635 MLX5_WQ_END_PAD_MODE_ALIGN = 0x1, 2636 }; 2637 2638 struct mlx5_ifc_wq_bits { 2639 u8 wq_type[0x4]; 2640 u8 wq_signature[0x1]; 2641 u8 end_padding_mode[0x2]; 2642 u8 cd_slave[0x1]; 2643 u8 reserved_at_8[0x18]; 2644 u8 hds_skip_first_sge[0x1]; 2645 u8 log2_hds_buf_size[0x3]; 2646 u8 reserved_at_24[0x7]; 2647 u8 page_offset[0x5]; 2648 u8 lwm[0x10]; 2649 u8 reserved_at_40[0x8]; 2650 u8 pd[0x18]; 2651 u8 reserved_at_60[0x8]; 2652 u8 uar_page[0x18]; 2653 u8 dbr_addr[0x40]; 2654 u8 hw_counter[0x20]; 2655 u8 sw_counter[0x20]; 2656 u8 reserved_at_100[0xc]; 2657 u8 log_wq_stride[0x4]; 2658 u8 reserved_at_110[0x3]; 2659 u8 log_wq_pg_sz[0x5]; 2660 u8 reserved_at_118[0x3]; 2661 u8 log_wq_sz[0x5]; 2662 u8 dbr_umem_valid[0x1]; 2663 u8 wq_umem_valid[0x1]; 2664 u8 reserved_at_122[0x1]; 2665 u8 log_hairpin_num_packets[0x5]; 2666 u8 reserved_at_128[0x3]; 2667 u8 log_hairpin_data_sz[0x5]; 2668 u8 reserved_at_130[0x4]; 2669 u8 single_wqe_log_num_of_strides[0x4]; 2670 u8 two_byte_shift_en[0x1]; 2671 u8 reserved_at_139[0x4]; 2672 u8 single_stride_log_num_of_bytes[0x3]; 2673 u8 dbr_umem_id[0x20]; 2674 u8 wq_umem_id[0x20]; 2675 u8 wq_umem_offset[0x40]; 2676 u8 reserved_at_1c0[0x440]; 2677 }; 2678 2679 enum { 2680 MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE = 0x0, 2681 MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_RMP = 0x1, 2682 }; 2683 2684 enum { 2685 MLX5_RQC_STATE_RST = 0x0, 2686 MLX5_RQC_STATE_RDY = 0x1, 2687 MLX5_RQC_STATE_ERR = 0x3, 2688 }; 2689 2690 struct mlx5_ifc_rqc_bits { 2691 u8 rlky[0x1]; 2692 u8 delay_drop_en[0x1]; 2693 u8 scatter_fcs[0x1]; 2694 u8 vsd[0x1]; 2695 u8 mem_rq_type[0x4]; 2696 u8 state[0x4]; 2697 u8 reserved_at_c[0x1]; 2698 u8 flush_in_error_en[0x1]; 2699 u8 hairpin[0x1]; 2700 u8 reserved_at_f[0x6]; 2701 u8 hairpin_data_buffer_type[0x3]; 2702 u8 reserved_at_a8[0x2]; 2703 u8 ts_format[0x02]; 2704 u8 reserved_at_1c[0x4]; 2705 u8 reserved_at_20[0x8]; 2706 u8 user_index[0x18]; 2707 u8 reserved_at_40[0x8]; 2708 u8 cqn[0x18]; 2709 u8 counter_set_id[0x8]; 2710 u8 reserved_at_68[0x18]; 2711 u8 reserved_at_80[0x8]; 2712 u8 rmpn[0x18]; 2713 u8 reserved_at_a0[0x8]; 2714 u8 hairpin_peer_sq[0x18]; 2715 u8 reserved_at_c0[0x10]; 2716 u8 hairpin_peer_vhca[0x10]; 2717 u8 reserved_at_e0[0xa0]; 2718 struct mlx5_ifc_wq_bits wq; /* Not used in LRO RQ. */ 2719 }; 2720 2721 struct mlx5_ifc_create_rq_out_bits { 2722 u8 status[0x8]; 2723 u8 reserved_at_8[0x18]; 2724 u8 syndrome[0x20]; 2725 u8 reserved_at_40[0x8]; 2726 u8 rqn[0x18]; 2727 u8 reserved_at_60[0x20]; 2728 }; 2729 2730 struct mlx5_ifc_create_rq_in_bits { 2731 u8 opcode[0x10]; 2732 u8 uid[0x10]; 2733 u8 reserved_at_20[0x10]; 2734 u8 op_mod[0x10]; 2735 u8 reserved_at_40[0xc0]; 2736 struct mlx5_ifc_rqc_bits ctx; 2737 }; 2738 2739 struct mlx5_ifc_modify_rq_out_bits { 2740 u8 status[0x8]; 2741 u8 reserved_at_8[0x18]; 2742 u8 syndrome[0x20]; 2743 u8 reserved_at_40[0x40]; 2744 }; 2745 2746 struct mlx5_ifc_query_rq_out_bits { 2747 u8 status[0x8]; 2748 u8 reserved_at_8[0x18]; 2749 u8 syndrome[0x20]; 2750 u8 reserved_at_40[0xc0]; 2751 struct mlx5_ifc_rqc_bits rq_context; 2752 }; 2753 2754 struct mlx5_ifc_query_rq_in_bits { 2755 u8 opcode[0x10]; 2756 u8 reserved_at_10[0x10]; 2757 u8 reserved_at_20[0x10]; 2758 u8 op_mod[0x10]; 2759 u8 reserved_at_40[0x8]; 2760 u8 rqn[0x18]; 2761 u8 reserved_at_60[0x20]; 2762 }; 2763 2764 enum { 2765 MLX5_RMPC_STATE_RDY = 0x1, 2766 MLX5_RMPC_STATE_ERR = 0x3, 2767 }; 2768 2769 struct mlx5_ifc_rmpc_bits { 2770 u8 reserved_at_0[0x8]; 2771 u8 state[0x4]; 2772 u8 reserved_at_c[0x14]; 2773 u8 basic_cyclic_rcv_wqe[0x1]; 2774 u8 reserved_at_21[0x1f]; 2775 u8 reserved_at_40[0x140]; 2776 struct mlx5_ifc_wq_bits wq; 2777 }; 2778 2779 struct mlx5_ifc_query_rmp_out_bits { 2780 u8 status[0x8]; 2781 u8 reserved_at_8[0x18]; 2782 u8 syndrome[0x20]; 2783 u8 reserved_at_40[0xc0]; 2784 struct mlx5_ifc_rmpc_bits rmp_context; 2785 }; 2786 2787 struct mlx5_ifc_query_rmp_in_bits { 2788 u8 opcode[0x10]; 2789 u8 reserved_at_10[0x10]; 2790 u8 reserved_at_20[0x10]; 2791 u8 op_mod[0x10]; 2792 u8 reserved_at_40[0x8]; 2793 u8 rmpn[0x18]; 2794 u8 reserved_at_60[0x20]; 2795 }; 2796 2797 struct mlx5_ifc_modify_rmp_out_bits { 2798 u8 status[0x8]; 2799 u8 reserved_at_8[0x18]; 2800 u8 syndrome[0x20]; 2801 u8 reserved_at_40[0x40]; 2802 }; 2803 2804 struct mlx5_ifc_rmp_bitmask_bits { 2805 u8 reserved_at_0[0x20]; 2806 u8 reserved_at_20[0x1f]; 2807 u8 lwm[0x1]; 2808 }; 2809 2810 struct mlx5_ifc_modify_rmp_in_bits { 2811 u8 opcode[0x10]; 2812 u8 uid[0x10]; 2813 u8 reserved_at_20[0x10]; 2814 u8 op_mod[0x10]; 2815 u8 rmp_state[0x4]; 2816 u8 reserved_at_44[0x4]; 2817 u8 rmpn[0x18]; 2818 u8 reserved_at_60[0x20]; 2819 struct mlx5_ifc_rmp_bitmask_bits bitmask; 2820 u8 reserved_at_c0[0x40]; 2821 struct mlx5_ifc_rmpc_bits ctx; 2822 }; 2823 2824 struct mlx5_ifc_create_rmp_out_bits { 2825 u8 status[0x8]; 2826 u8 reserved_at_8[0x18]; 2827 u8 syndrome[0x20]; 2828 u8 reserved_at_40[0x8]; 2829 u8 rmpn[0x18]; 2830 u8 reserved_at_60[0x20]; 2831 }; 2832 2833 struct mlx5_ifc_create_rmp_in_bits { 2834 u8 opcode[0x10]; 2835 u8 uid[0x10]; 2836 u8 reserved_at_20[0x10]; 2837 u8 op_mod[0x10]; 2838 u8 reserved_at_40[0xc0]; 2839 struct mlx5_ifc_rmpc_bits ctx; 2840 }; 2841 2842 struct mlx5_ifc_create_tis_out_bits { 2843 u8 status[0x8]; 2844 u8 reserved_at_8[0x18]; 2845 u8 syndrome[0x20]; 2846 u8 reserved_at_40[0x8]; 2847 u8 tisn[0x18]; 2848 u8 reserved_at_60[0x20]; 2849 }; 2850 2851 struct mlx5_ifc_create_tis_in_bits { 2852 u8 opcode[0x10]; 2853 u8 uid[0x10]; 2854 u8 reserved_at_20[0x10]; 2855 u8 op_mod[0x10]; 2856 u8 reserved_at_40[0xc0]; 2857 struct mlx5_ifc_tisc_bits ctx; 2858 }; 2859 2860 enum { 2861 MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_WQ_LWM = 1ULL << 0, 2862 MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD = 1ULL << 1, 2863 MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS = 1ULL << 2, 2864 MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID = 1ULL << 3, 2865 }; 2866 2867 struct mlx5_ifc_modify_rq_in_bits { 2868 u8 opcode[0x10]; 2869 u8 uid[0x10]; 2870 u8 reserved_at_20[0x10]; 2871 u8 op_mod[0x10]; 2872 u8 rq_state[0x4]; 2873 u8 reserved_at_44[0x4]; 2874 u8 rqn[0x18]; 2875 u8 reserved_at_60[0x20]; 2876 u8 modify_bitmask[0x40]; 2877 u8 reserved_at_c0[0x40]; 2878 struct mlx5_ifc_rqc_bits ctx; 2879 }; 2880 2881 enum { 2882 MLX5_L3_PROT_TYPE_IPV4 = 0, 2883 MLX5_L3_PROT_TYPE_IPV6 = 1, 2884 }; 2885 2886 enum { 2887 MLX5_L4_PROT_TYPE_TCP = 0, 2888 MLX5_L4_PROT_TYPE_UDP = 1, 2889 }; 2890 2891 enum { 2892 MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_SRC_IP = 0x0, 2893 MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_DST_IP = 0x1, 2894 MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_SPORT = 0x2, 2895 MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_DPORT = 0x3, 2896 MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_IPSEC_SPI = 0x4, 2897 }; 2898 2899 struct mlx5_ifc_rx_hash_field_select_bits { 2900 u8 l3_prot_type[0x1]; 2901 u8 l4_prot_type[0x1]; 2902 u8 selected_fields[0x1e]; 2903 }; 2904 2905 enum { 2906 MLX5_TIRC_DISP_TYPE_DIRECT = 0x0, 2907 MLX5_TIRC_DISP_TYPE_INDIRECT = 0x1, 2908 }; 2909 2910 enum { 2911 MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO = 0x1, 2912 MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO = 0x2, 2913 }; 2914 2915 enum { 2916 MLX5_RX_HASH_FN_NONE = 0x0, 2917 MLX5_RX_HASH_FN_INVERTED_XOR8 = 0x1, 2918 MLX5_RX_HASH_FN_TOEPLITZ = 0x2, 2919 }; 2920 2921 enum { 2922 MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST = 0x1, 2923 MLX5_TIRC_SELF_LB_BLOCK_BLOCK_MULTICAST = 0x2, 2924 }; 2925 2926 enum { 2927 MLX5_LRO_MAX_MSG_SIZE_START_FROM_L4 = 0x0, 2928 MLX5_LRO_MAX_MSG_SIZE_START_FROM_L2 = 0x1, 2929 }; 2930 2931 struct mlx5_ifc_tirc_bits { 2932 u8 reserved_at_0[0x20]; 2933 u8 disp_type[0x4]; 2934 u8 reserved_at_24[0x1c]; 2935 u8 reserved_at_40[0x40]; 2936 u8 reserved_at_80[0x4]; 2937 u8 lro_timeout_period_usecs[0x10]; 2938 u8 lro_enable_mask[0x4]; 2939 u8 lro_max_msg_sz[0x8]; 2940 u8 reserved_at_a0[0x40]; 2941 u8 reserved_at_e0[0x8]; 2942 u8 inline_rqn[0x18]; 2943 u8 rx_hash_symmetric[0x1]; 2944 u8 reserved_at_101[0x1]; 2945 u8 tunneled_offload_en[0x1]; 2946 u8 reserved_at_103[0x5]; 2947 u8 indirect_table[0x18]; 2948 u8 rx_hash_fn[0x4]; 2949 u8 reserved_at_124[0x2]; 2950 u8 self_lb_block[0x2]; 2951 u8 transport_domain[0x18]; 2952 u8 rx_hash_toeplitz_key[10][0x20]; 2953 struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_outer; 2954 struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_inner; 2955 u8 reserved_at_2c0[0x4c0]; 2956 }; 2957 2958 struct mlx5_ifc_create_tir_out_bits { 2959 u8 status[0x8]; 2960 u8 reserved_at_8[0x18]; 2961 u8 syndrome[0x20]; 2962 u8 reserved_at_40[0x8]; 2963 u8 tirn[0x18]; 2964 u8 reserved_at_60[0x20]; 2965 }; 2966 2967 struct mlx5_ifc_create_tir_in_bits { 2968 u8 opcode[0x10]; 2969 u8 uid[0x10]; 2970 u8 reserved_at_20[0x10]; 2971 u8 op_mod[0x10]; 2972 u8 reserved_at_40[0xc0]; 2973 struct mlx5_ifc_tirc_bits ctx; 2974 }; 2975 2976 enum { 2977 MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_LRO = 1ULL << 0, 2978 MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_INDIRECT_TABLE = 1ULL << 1, 2979 MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_HASH = 1ULL << 2, 2980 /* bit 3 - tunneled_offload_en modify not supported. */ 2981 MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_SELF_LB_EN = 1ULL << 4, 2982 }; 2983 2984 struct mlx5_ifc_modify_tir_out_bits { 2985 u8 status[0x8]; 2986 u8 reserved_at_8[0x18]; 2987 u8 syndrome[0x20]; 2988 u8 reserved_at_40[0x40]; 2989 }; 2990 2991 struct mlx5_ifc_modify_tir_in_bits { 2992 u8 opcode[0x10]; 2993 u8 uid[0x10]; 2994 u8 reserved_at_20[0x10]; 2995 u8 op_mod[0x10]; 2996 u8 reserved_at_40[0x8]; 2997 u8 tirn[0x18]; 2998 u8 reserved_at_60[0x20]; 2999 u8 modify_bitmask[0x40]; 3000 u8 reserved_at_c0[0x40]; 3001 struct mlx5_ifc_tirc_bits ctx; 3002 }; 3003 3004 enum { 3005 MLX5_INLINE_Q_TYPE_RQ = 0x0, 3006 MLX5_INLINE_Q_TYPE_VIRTQ = 0x1, 3007 }; 3008 3009 struct mlx5_ifc_rq_num_bits { 3010 u8 reserved_at_0[0x8]; 3011 u8 rq_num[0x18]; 3012 }; 3013 3014 struct mlx5_ifc_rqtc_bits { 3015 u8 reserved_at_0[0xa5]; 3016 u8 list_q_type[0x3]; 3017 u8 reserved_at_a8[0x8]; 3018 u8 rqt_max_size[0x10]; 3019 u8 reserved_at_c0[0x10]; 3020 u8 rqt_actual_size[0x10]; 3021 u8 reserved_at_e0[0x6a0]; 3022 struct mlx5_ifc_rq_num_bits rq_num[]; 3023 }; 3024 3025 struct mlx5_ifc_create_rqt_out_bits { 3026 u8 status[0x8]; 3027 u8 reserved_at_8[0x18]; 3028 u8 syndrome[0x20]; 3029 u8 reserved_at_40[0x8]; 3030 u8 rqtn[0x18]; 3031 u8 reserved_at_60[0x20]; 3032 }; 3033 3034 #ifdef PEDANTIC 3035 #pragma GCC diagnostic ignored "-Wpedantic" 3036 #endif 3037 struct mlx5_ifc_create_rqt_in_bits { 3038 u8 opcode[0x10]; 3039 u8 uid[0x10]; 3040 u8 reserved_at_20[0x10]; 3041 u8 op_mod[0x10]; 3042 u8 reserved_at_40[0xc0]; 3043 struct mlx5_ifc_rqtc_bits rqt_context; 3044 }; 3045 3046 struct mlx5_ifc_modify_rqt_in_bits { 3047 u8 opcode[0x10]; 3048 u8 uid[0x10]; 3049 u8 reserved_at_20[0x10]; 3050 u8 op_mod[0x10]; 3051 u8 reserved_at_40[0x8]; 3052 u8 rqtn[0x18]; 3053 u8 reserved_at_60[0x20]; 3054 u8 modify_bitmask[0x40]; 3055 u8 reserved_at_c0[0x40]; 3056 struct mlx5_ifc_rqtc_bits rqt_context; 3057 }; 3058 #ifdef PEDANTIC 3059 #pragma GCC diagnostic error "-Wpedantic" 3060 #endif 3061 3062 struct mlx5_ifc_modify_rqt_out_bits { 3063 u8 status[0x8]; 3064 u8 reserved_at_8[0x18]; 3065 u8 syndrome[0x20]; 3066 u8 reserved_at_40[0x40]; 3067 }; 3068 3069 enum { 3070 MLX5_SQC_STATE_RST = 0x0, 3071 MLX5_SQC_STATE_RDY = 0x1, 3072 MLX5_SQC_STATE_ERR = 0x3, 3073 }; 3074 3075 enum { 3076 MLX5_SQC_HAIRPIN_WQ_BUFFER_TYPE_INTERNAL_BUFFER = 0x0, 3077 MLX5_SQC_HAIRPIN_WQ_BUFFER_TYPE_HOST_MEMORY = 0x1, 3078 }; 3079 3080 struct mlx5_ifc_sqc_bits { 3081 u8 rlky[0x1]; 3082 u8 cd_master[0x1]; 3083 u8 fre[0x1]; 3084 u8 flush_in_error_en[0x1]; 3085 u8 allow_multi_pkt_send_wqe[0x1]; 3086 u8 min_wqe_inline_mode[0x3]; 3087 u8 state[0x4]; 3088 u8 reg_umr[0x1]; 3089 u8 allow_swp[0x1]; 3090 u8 hairpin[0x1]; 3091 u8 non_wire[0x1]; 3092 u8 static_sq_wq[0x1]; 3093 u8 reserved_at_11[0x4]; 3094 u8 hairpin_wq_buffer_type[0x3]; 3095 u8 reserved_at_18[0x2]; 3096 u8 ts_format[0x02]; 3097 u8 reserved_at_1c[0x4]; 3098 u8 reserved_at_20[0x8]; 3099 u8 user_index[0x18]; 3100 u8 reserved_at_40[0x8]; 3101 u8 cqn[0x18]; 3102 u8 reserved_at_60[0x8]; 3103 u8 hairpin_peer_rq[0x18]; 3104 u8 reserved_at_80[0x10]; 3105 u8 hairpin_peer_vhca[0x10]; 3106 u8 reserved_at_a0[0x50]; 3107 u8 packet_pacing_rate_limit_index[0x10]; 3108 u8 tis_lst_sz[0x10]; 3109 u8 reserved_at_110[0x10]; 3110 u8 reserved_at_120[0x40]; 3111 u8 reserved_at_160[0x8]; 3112 u8 tis_num_0[0x18]; 3113 struct mlx5_ifc_wq_bits wq; 3114 }; 3115 3116 struct mlx5_ifc_query_sq_in_bits { 3117 u8 opcode[0x10]; 3118 u8 reserved_at_10[0x10]; 3119 u8 reserved_at_20[0x10]; 3120 u8 op_mod[0x10]; 3121 u8 reserved_at_40[0x8]; 3122 u8 sqn[0x18]; 3123 u8 reserved_at_60[0x20]; 3124 }; 3125 3126 struct mlx5_ifc_modify_sq_out_bits { 3127 u8 status[0x8]; 3128 u8 reserved_at_8[0x18]; 3129 u8 syndrome[0x20]; 3130 u8 reserved_at_40[0x40]; 3131 }; 3132 3133 struct mlx5_ifc_modify_sq_in_bits { 3134 u8 opcode[0x10]; 3135 u8 uid[0x10]; 3136 u8 reserved_at_20[0x10]; 3137 u8 op_mod[0x10]; 3138 u8 sq_state[0x4]; 3139 u8 reserved_at_44[0x4]; 3140 u8 sqn[0x18]; 3141 u8 reserved_at_60[0x20]; 3142 u8 modify_bitmask[0x40]; 3143 u8 reserved_at_c0[0x40]; 3144 struct mlx5_ifc_sqc_bits ctx; 3145 }; 3146 3147 struct mlx5_ifc_create_sq_out_bits { 3148 u8 status[0x8]; 3149 u8 reserved_at_8[0x18]; 3150 u8 syndrome[0x20]; 3151 u8 reserved_at_40[0x8]; 3152 u8 sqn[0x18]; 3153 u8 reserved_at_60[0x20]; 3154 }; 3155 3156 struct mlx5_ifc_create_sq_in_bits { 3157 u8 opcode[0x10]; 3158 u8 uid[0x10]; 3159 u8 reserved_at_20[0x10]; 3160 u8 op_mod[0x10]; 3161 u8 reserved_at_40[0xc0]; 3162 struct mlx5_ifc_sqc_bits ctx; 3163 }; 3164 3165 enum { 3166 MLX5_FLOW_METER_OBJ_MODIFY_FIELD_ACTIVE = (1ULL << 0), 3167 MLX5_FLOW_METER_OBJ_MODIFY_FIELD_CBS = (1ULL << 1), 3168 MLX5_FLOW_METER_OBJ_MODIFY_FIELD_CIR = (1ULL << 2), 3169 MLX5_FLOW_METER_OBJ_MODIFY_FIELD_EBS = (1ULL << 3), 3170 MLX5_FLOW_METER_OBJ_MODIFY_FIELD_EIR = (1ULL << 4), 3171 }; 3172 3173 struct mlx5_ifc_flow_meter_parameters_bits { 3174 u8 valid[0x1]; 3175 u8 bucket_overflow[0x1]; 3176 u8 start_color[0x2]; 3177 u8 both_buckets_on_green[0x1]; 3178 u8 meter_mode[0x2]; 3179 u8 reserved_at_1[0x19]; 3180 u8 reserved_at_2[0x20]; 3181 u8 reserved_at_3[0x3]; 3182 u8 cbs_exponent[0x5]; 3183 u8 cbs_mantissa[0x8]; 3184 u8 reserved_at_4[0x3]; 3185 u8 cir_exponent[0x5]; 3186 u8 cir_mantissa[0x8]; 3187 u8 reserved_at_5[0x20]; 3188 u8 reserved_at_6[0x3]; 3189 u8 ebs_exponent[0x5]; 3190 u8 ebs_mantissa[0x8]; 3191 u8 reserved_at_7[0x3]; 3192 u8 eir_exponent[0x5]; 3193 u8 eir_mantissa[0x8]; 3194 u8 reserved_at_8[0x60]; 3195 }; 3196 #define MLX5_IFC_FLOW_METER_PARAM_MASK UINT64_C(0x80FFFFFF) 3197 #define MLX5_IFC_FLOW_METER_DISABLE_CBS_CIR_VAL 0x14BF00C8 3198 3199 enum { 3200 MLX5_METER_MODE_IP_LEN = 0x0, 3201 MLX5_METER_MODE_L2_LEN = 0x1, 3202 MLX5_METER_MODE_L2_IPG_LEN = 0x2, 3203 MLX5_METER_MODE_PKT = 0x3, 3204 }; 3205 3206 enum { 3207 MLX5_CQE_SIZE_64B = 0x0, 3208 MLX5_CQE_SIZE_128B = 0x1, 3209 }; 3210 3211 enum { 3212 MLX5_RQC_HAIRPIN_DATA_BUFFER_TYPE_UNLOCKED_INTERNAL_BUFFER = 0x0, 3213 MLX5_RQC_HAIRPIN_DATA_BUFFER_TYPE_LOCKED_INTERNAL_BUFFER = 0x1, 3214 }; 3215 3216 struct mlx5_ifc_cqc_bits { 3217 u8 status[0x4]; 3218 u8 as_notify[0x1]; 3219 u8 initiator_src_dct[0x1]; 3220 u8 dbr_umem_valid[0x1]; 3221 u8 ext_element[0x1]; 3222 u8 cqe_sz[0x3]; 3223 u8 cc[0x1]; 3224 u8 reserved_at_c[0x1]; 3225 u8 scqe_break_moderation_en[0x1]; 3226 u8 oi[0x1]; 3227 u8 cq_period_mode[0x2]; 3228 u8 cqe_comp_en[0x1]; 3229 u8 mini_cqe_res_format[0x2]; 3230 u8 st[0x4]; 3231 u8 always_armed_cq[0x1]; 3232 u8 ext_element_type[0x3]; 3233 u8 reserved_at_1c[0x2]; 3234 u8 cqe_comp_layout[0x2]; 3235 u8 dbr_umem_id[0x20]; 3236 u8 reserved_at_40[0x14]; 3237 u8 page_offset[0x6]; 3238 u8 reserved_at_5a[0x2]; 3239 u8 mini_cqe_res_format_ext[0x2]; 3240 u8 cq_timestamp_format[0x2]; 3241 u8 reserved_at_60[0x3]; 3242 u8 log_cq_size[0x5]; 3243 u8 uar_page[0x18]; 3244 u8 reserved_at_80[0x4]; 3245 u8 cq_period[0xc]; 3246 u8 cq_max_count[0x10]; 3247 u8 reserved_at_a0[0x18]; 3248 u8 c_eqn[0x8]; 3249 u8 reserved_at_c0[0x3]; 3250 u8 log_page_size[0x5]; 3251 u8 reserved_at_c8[0x18]; 3252 u8 reserved_at_e0[0x20]; 3253 u8 reserved_at_100[0x8]; 3254 u8 last_notified_index[0x18]; 3255 u8 reserved_at_120[0x8]; 3256 u8 last_solicit_index[0x18]; 3257 u8 reserved_at_140[0x8]; 3258 u8 consumer_counter[0x18]; 3259 u8 reserved_at_160[0x8]; 3260 u8 producer_counter[0x18]; 3261 u8 local_partition_id[0xc]; 3262 u8 process_id[0x14]; 3263 u8 reserved_at_1A0[0x20]; 3264 u8 dbr_addr[0x40]; 3265 }; 3266 3267 struct mlx5_ifc_health_buffer_bits { 3268 u8 reserved_0[0x100]; 3269 u8 assert_existptr[0x20]; 3270 u8 assert_callra[0x20]; 3271 u8 reserved_1[0x40]; 3272 u8 fw_version[0x20]; 3273 u8 hw_id[0x20]; 3274 u8 reserved_2[0x20]; 3275 u8 irisc_index[0x8]; 3276 u8 synd[0x8]; 3277 u8 ext_synd[0x10]; 3278 }; 3279 3280 /* HCA PCI BAR resource structure. */ 3281 struct mlx5_ifc_initial_seg_bits { 3282 u8 fw_rev_minor[0x10]; 3283 u8 fw_rev_major[0x10]; 3284 u8 cmd_interface_rev[0x10]; 3285 u8 fw_rev_subminor[0x10]; 3286 u8 reserved_0[0x40]; 3287 u8 cmdq_phy_addr_63_32[0x20]; 3288 u8 cmdq_phy_addr_31_12[0x14]; 3289 u8 reserved_1[0x2]; 3290 u8 nic_interface[0x2]; 3291 u8 log_cmdq_size[0x4]; 3292 u8 log_cmdq_stride[0x4]; 3293 u8 command_doorbell_vector[0x20]; 3294 u8 reserved_2[0xf00]; 3295 u8 initializing[0x1]; 3296 u8 nic_interface_supported[0x7]; 3297 u8 reserved_4[0x18]; 3298 struct mlx5_ifc_health_buffer_bits health_buffer; 3299 u8 no_dram_nic_offset[0x20]; 3300 u8 reserved_5[0x6de0]; 3301 u8 internal_timer_h[0x20]; 3302 u8 internal_timer_l[0x20]; 3303 u8 reserved_6[0x20]; 3304 u8 reserved_7[0x1f]; 3305 u8 clear_int[0x1]; 3306 u8 health_syndrome[0x8]; 3307 u8 health_counter[0x18]; 3308 u8 reserved_8[0x160]; 3309 u8 real_time[0x40]; 3310 u8 reserved_9[0x17e20]; 3311 }; 3312 3313 struct mlx5_ifc_create_cq_out_bits { 3314 u8 status[0x8]; 3315 u8 reserved_at_8[0x18]; 3316 u8 syndrome[0x20]; 3317 u8 reserved_at_40[0x8]; 3318 u8 cqn[0x18]; 3319 u8 reserved_at_60[0x20]; 3320 }; 3321 3322 struct mlx5_ifc_create_cq_in_bits { 3323 u8 opcode[0x10]; 3324 u8 uid[0x10]; 3325 u8 reserved_at_20[0x10]; 3326 u8 op_mod[0x10]; 3327 u8 reserved_at_40[0x40]; 3328 struct mlx5_ifc_cqc_bits cq_context; 3329 u8 cq_umem_offset[0x40]; 3330 u8 cq_umem_id[0x20]; 3331 u8 cq_umem_valid[0x1]; 3332 u8 reserved_at_2e1[0x1f]; 3333 u8 reserved_at_300[0x580]; 3334 u8 pas[]; 3335 }; 3336 3337 enum { 3338 MLX5_GENERAL_OBJ_TYPE_GENEVE_TLV_OPT = 0x000b, 3339 MLX5_GENERAL_OBJ_TYPE_DEK = 0x000c, 3340 MLX5_GENERAL_OBJ_TYPE_VIRTQ = 0x000d, 3341 MLX5_GENERAL_OBJ_TYPE_DEFINER = 0x0018, 3342 MLX5_GENERAL_OBJ_TYPE_VIRTIO_Q_COUNTERS = 0x001c, 3343 MLX5_GENERAL_OBJ_TYPE_IMPORT_KEK = 0x001d, 3344 MLX5_GENERAL_OBJ_TYPE_CREDENTIAL = 0x001e, 3345 MLX5_GENERAL_OBJ_TYPE_CRYPTO_LOGIN = 0x001f, 3346 MLX5_GENERAL_OBJ_TYPE_FLEX_PARSE_GRAPH = 0x0022, 3347 MLX5_GENERAL_OBJ_TYPE_FLOW_METER_ASO = 0x0024, 3348 MLX5_GENERAL_OBJ_TYPE_FLOW_HIT_ASO = 0x0025, 3349 MLX5_GENERAL_OBJ_TYPE_CONN_TRACK_OFFLOAD = 0x0031, 3350 MLX5_GENERAL_OBJ_TYPE_ARG = 0x0023, 3351 MLX5_GENERAL_OBJ_TYPE_STC = 0x0040, 3352 MLX5_GENERAL_OBJ_TYPE_RTC = 0x0041, 3353 MLX5_GENERAL_OBJ_TYPE_STE = 0x0042, 3354 MLX5_GENERAL_OBJ_TYPE_MODIFY_HEADER_PATTERN = 0x0043, 3355 MLX5_GENERAL_OBJ_TYPE_FT_ALIAS = 0xff15, 3356 MLX5_GENERAL_OBJ_TYPE_TIR_ALIAS = 0xff16, 3357 }; 3358 3359 struct mlx5_ifc_general_obj_in_cmd_hdr_bits { 3360 u8 opcode[0x10]; 3361 u8 reserved_at_10[0x20]; 3362 u8 obj_type[0x10]; 3363 u8 obj_id[0x20]; 3364 union { 3365 struct { 3366 u8 alias_object[0x1]; 3367 u8 reserved_at_61[0x2]; 3368 u8 log_obj_range[0x5]; 3369 u8 reserved_at_68[0x18]; 3370 }; 3371 u8 obj_offset[0x20]; 3372 }; 3373 }; 3374 3375 struct mlx5_ifc_general_obj_out_cmd_hdr_bits { 3376 u8 status[0x8]; 3377 u8 reserved_at_8[0x18]; 3378 u8 syndrome[0x20]; 3379 u8 obj_id[0x20]; 3380 u8 reserved_at_60[0x20]; 3381 }; 3382 3383 struct mlx5_ifc_allow_other_vhca_access_in_bits { 3384 u8 opcode[0x10]; 3385 u8 uid[0x10]; 3386 u8 reserved_at_20[0x10]; 3387 u8 op_mod[0x10]; 3388 u8 reserved_at_40[0x50]; 3389 u8 object_type_to_be_accessed[0x10]; 3390 u8 object_id_to_be_accessed[0x20]; 3391 u8 reserved_at_c0[0x40]; 3392 union { 3393 u8 access_key_raw[0x100]; 3394 u8 access_key[8][0x20]; 3395 }; 3396 }; 3397 3398 struct mlx5_ifc_allow_other_vhca_access_out_bits { 3399 u8 status[0x8]; 3400 u8 reserved_at_8[0x18]; 3401 u8 syndrome[0x20]; 3402 u8 reserved_at_40[0x40]; 3403 }; 3404 3405 struct mlx5_ifc_virtio_q_counters_bits { 3406 u8 modify_field_select[0x40]; 3407 u8 reserved_at_40[0x40]; 3408 u8 received_desc[0x40]; 3409 u8 completed_desc[0x40]; 3410 u8 error_cqes[0x20]; 3411 u8 bad_desc_errors[0x20]; 3412 u8 exceed_max_chain[0x20]; 3413 u8 invalid_buffer[0x20]; 3414 u8 reserved_at_180[0x50]; 3415 }; 3416 3417 struct mlx5_ifc_geneve_tlv_option_bits { 3418 u8 modify_field_select[0x40]; 3419 u8 reserved_at_40[0x18]; 3420 u8 geneve_option_fte_index[0x8]; 3421 u8 option_class[0x10]; 3422 u8 option_type[0x8]; 3423 u8 reserved_at_78[0x3]; 3424 u8 option_data_length[0x5]; 3425 u8 reserved_at_80[0x180]; 3426 }; 3427 3428 3429 enum mlx5_ifc_rtc_update_mode { 3430 MLX5_IFC_RTC_STE_UPDATE_MODE_BY_HASH = 0x0, 3431 MLX5_IFC_RTC_STE_UPDATE_MODE_BY_OFFSET = 0x1, 3432 }; 3433 3434 enum mlx5_ifc_rtc_access_mode { 3435 MLX5_IFC_RTC_STE_ACCESS_MODE_BY_HASH = 0x0, 3436 MLX5_IFC_RTC_STE_ACCESS_MODE_LINEAR = 0x1, 3437 }; 3438 3439 enum mlx5_ifc_rtc_ste_format { 3440 MLX5_IFC_RTC_STE_FORMAT_8DW = 0x4, 3441 MLX5_IFC_RTC_STE_FORMAT_11DW = 0x5, 3442 MLX5_IFC_RTC_STE_FORMAT_RANGE = 0x7, 3443 }; 3444 3445 enum mlx5_ifc_rtc_reparse_mode { 3446 MLX5_IFC_RTC_REPARSE_NEVER = 0x0, 3447 MLX5_IFC_RTC_REPARSE_ALWAYS = 0x1, 3448 MLX5_IFC_RTC_REPARSE_BY_STC = 0x2, 3449 }; 3450 3451 #define MLX5_IFC_RTC_LINEAR_LOOKUP_TBL_LOG_MAX 16 3452 3453 struct mlx5_ifc_rtc_bits { 3454 u8 modify_field_select[0x40]; 3455 u8 reserved_at_40[0x40]; 3456 u8 update_index_mode[0x2]; 3457 u8 reparse_mode[0x2]; 3458 u8 num_match_ste[0x4]; 3459 u8 pd[0x18]; 3460 u8 reserved_at_a0[0x9]; 3461 u8 access_index_mode[0x3]; 3462 u8 num_hash_definer[0x4]; 3463 u8 update_method[0x1]; 3464 u8 reserved_at_b1[0x2]; 3465 u8 log_depth[0x5]; 3466 u8 log_hash_size[0x8]; 3467 u8 ste_format_0[0x8]; 3468 u8 table_type[0x8]; 3469 u8 ste_format_1[0x8]; 3470 u8 reserved_at_d8[0x8]; 3471 u8 match_definer_0[0x20]; 3472 u8 stc_id[0x20]; 3473 u8 ste_table_base_id[0x20]; 3474 u8 ste_table_offset[0x20]; 3475 u8 reserved_at_160[0x8]; 3476 u8 miss_flow_table_id[0x18]; 3477 u8 match_definer_1[0x20]; 3478 u8 reserved_at_1a0[0x260]; 3479 }; 3480 3481 struct mlx5_ifc_alias_context_bits { 3482 u8 vhca_id_to_be_accessed[0x10]; 3483 u8 reserved_at_10[0xd]; 3484 u8 status[0x3]; 3485 u8 object_id_to_be_accessed[0x20]; 3486 u8 reserved_at_40[0x40]; 3487 union { 3488 u8 access_key_raw[0x100]; 3489 u8 access_key[8][0x20]; 3490 }; 3491 u8 metadata[0x80]; 3492 }; 3493 3494 enum mlx5_ifc_stc_action_type { 3495 MLX5_IFC_STC_ACTION_TYPE_NOP = 0x00, 3496 MLX5_IFC_STC_ACTION_TYPE_COPY = 0x05, 3497 MLX5_IFC_STC_ACTION_TYPE_SET = 0x06, 3498 MLX5_IFC_STC_ACTION_TYPE_ADD = 0x07, 3499 MLX5_IFC_STC_ACTION_TYPE_REMOVE_WORDS = 0x08, 3500 MLX5_IFC_STC_ACTION_TYPE_HEADER_REMOVE = 0x09, 3501 MLX5_IFC_STC_ACTION_TYPE_HEADER_INSERT = 0x0b, 3502 MLX5_IFC_STC_ACTION_TYPE_TAG = 0x0c, 3503 MLX5_IFC_STC_ACTION_TYPE_ACC_MODIFY_LIST = 0x0e, 3504 MLX5_IFC_STC_ACTION_TYPE_ASO = 0x12, 3505 MLX5_IFC_STC_ACTION_TYPE_COUNTER = 0x14, 3506 MLX5_IFC_STC_ACTION_TYPE_ADD_FIELD = 0x1b, 3507 MLX5_IFC_STC_ACTION_TYPE_JUMP_TO_STE_TABLE = 0x80, 3508 MLX5_IFC_STC_ACTION_TYPE_JUMP_TO_TIR = 0x81, 3509 MLX5_IFC_STC_ACTION_TYPE_JUMP_TO_FT = 0x82, 3510 MLX5_IFC_STC_ACTION_TYPE_DROP = 0x83, 3511 MLX5_IFC_STC_ACTION_TYPE_ALLOW = 0x84, 3512 MLX5_IFC_STC_ACTION_TYPE_JUMP_TO_VPORT = 0x85, 3513 MLX5_IFC_STC_ACTION_TYPE_JUMP_TO_UPLINK = 0x86, 3514 }; 3515 3516 enum mlx5_ifc_stc_reparse_mode { 3517 MLX5_IFC_STC_REPARSE_IGNORE = 0x0, 3518 MLX5_IFC_STC_REPARSE_NEVER = 0x1, 3519 MLX5_IFC_STC_REPARSE_ALWAYS = 0x2, 3520 }; 3521 3522 struct mlx5_ifc_stc_ste_param_ste_table_bits { 3523 u8 ste_obj_id[0x20]; 3524 u8 match_definer_id[0x20]; 3525 u8 reserved_at_40[0x3]; 3526 u8 log_hash_size[0x5]; 3527 u8 reserved_at_48[0x38]; 3528 }; 3529 3530 struct mlx5_ifc_stc_ste_param_tir_bits { 3531 u8 reserved_at_0[0x8]; 3532 u8 tirn[0x18]; 3533 u8 reserved_at_20[0x60]; 3534 }; 3535 3536 struct mlx5_ifc_stc_ste_param_table_bits { 3537 u8 reserved_at_0[0x8]; 3538 u8 table_id[0x18]; 3539 u8 reserved_at_20[0x60]; 3540 }; 3541 3542 struct mlx5_ifc_stc_ste_param_flow_counter_bits { 3543 u8 flow_counter_id[0x20]; 3544 }; 3545 3546 enum { 3547 MLX5_ASO_CT_NUM_PER_OBJ = 1, 3548 MLX5_ASO_METER_NUM_PER_OBJ = 2, 3549 }; 3550 3551 struct mlx5_ifc_stc_ste_param_execute_aso_bits { 3552 u8 aso_object_id[0x20]; 3553 u8 return_reg_id[0x4]; 3554 u8 aso_type[0x4]; 3555 u8 reserved_at_28[0x18]; 3556 }; 3557 3558 struct mlx5_ifc_stc_ste_param_header_modify_list_bits { 3559 u8 header_modify_pattern_id[0x20]; 3560 u8 header_modify_argument_id[0x20]; 3561 }; 3562 3563 enum mlx5_ifc_header_anchors { 3564 MLX5_HEADER_ANCHOR_PACKET_START = 0x0, 3565 MLX5_HEADER_ANCHOR_FIRST_VLAN_START = 0x2, 3566 MLX5_HEADER_ANCHOR_IPV6_IPV4 = 0x07, 3567 MLX5_HEADER_ANCHOR_TCP_UDP = 0x09, 3568 MLX5_HEADER_ANCHOR_INNER_MAC = 0x13, 3569 MLX5_HEADER_ANCHOR_INNER_IPV6_IPV4 = 0x19, 3570 }; 3571 3572 struct mlx5_ifc_stc_ste_param_remove_bits { 3573 u8 action_type[0x4]; 3574 u8 decap[0x1]; 3575 u8 reserved_at_5[0x5]; 3576 u8 remove_start_anchor[0x6]; 3577 u8 reserved_at_10[0x2]; 3578 u8 remove_end_anchor[0x6]; 3579 u8 reserved_at_18[0x8]; 3580 }; 3581 3582 struct mlx5_ifc_stc_ste_param_remove_words_bits { 3583 u8 action_type[0x4]; 3584 u8 reserved_at_4[0x6]; 3585 u8 remove_start_anchor[0x6]; 3586 u8 reserved_at_10[0x1]; 3587 u8 remove_offset[0x7]; 3588 u8 reserved_at_18[0x2]; 3589 u8 remove_size[0x6]; 3590 }; 3591 3592 struct mlx5_ifc_stc_ste_param_insert_bits { 3593 u8 action_type[0x4]; 3594 u8 encap[0x1]; 3595 u8 inline_data[0x1]; 3596 u8 reserved_at_6[0x4]; 3597 u8 insert_anchor[0x6]; 3598 u8 reserved_at_10[0x1]; 3599 u8 insert_offset[0x7]; 3600 u8 reserved_at_18[0x1]; 3601 u8 insert_size[0x7]; 3602 u8 insert_argument[0x20]; 3603 }; 3604 3605 struct mlx5_ifc_stc_ste_param_vport_bits { 3606 u8 eswitch_owner_vhca_id[0x10]; 3607 u8 vport_number[0x10]; 3608 u8 eswitch_owner_vhca_id_valid[0x1]; 3609 u8 reserved_at_21[0x59]; 3610 }; 3611 3612 union mlx5_ifc_stc_param_bits { 3613 struct mlx5_ifc_stc_ste_param_ste_table_bits ste_table; 3614 struct mlx5_ifc_stc_ste_param_tir_bits tir; 3615 struct mlx5_ifc_stc_ste_param_table_bits table; 3616 struct mlx5_ifc_stc_ste_param_flow_counter_bits counter; 3617 struct mlx5_ifc_stc_ste_param_header_modify_list_bits modify_header; 3618 struct mlx5_ifc_stc_ste_param_execute_aso_bits aso; 3619 struct mlx5_ifc_stc_ste_param_remove_bits remove_header; 3620 struct mlx5_ifc_stc_ste_param_insert_bits insert_header; 3621 struct mlx5_ifc_set_action_in_bits add; 3622 struct mlx5_ifc_set_action_in_bits set; 3623 struct mlx5_ifc_copy_action_in_bits copy; 3624 struct mlx5_ifc_stc_ste_param_vport_bits vport; 3625 u8 reserved_at_0[0x80]; 3626 }; 3627 3628 enum { 3629 MLX5_IFC_MODIFY_STC_FIELD_SELECT_NEW_STC = 1 << 0, 3630 }; 3631 3632 struct mlx5_ifc_stc_bits { 3633 u8 modify_field_select[0x40]; 3634 u8 reserved_at_40[0x46]; 3635 u8 reparse_mode[0x2]; 3636 u8 table_type[0x8]; 3637 u8 ste_action_offset[0x8]; 3638 u8 action_type[0x8]; 3639 u8 reserved_at_a0[0x60]; 3640 union mlx5_ifc_stc_param_bits stc_param; 3641 u8 reserved_at_180[0x280]; 3642 }; 3643 3644 struct mlx5_ifc_ste_bits { 3645 u8 modify_field_select[0x40]; 3646 u8 reserved_at_40[0x48]; 3647 u8 table_type[0x8]; 3648 u8 reserved_at_90[0x370]; 3649 }; 3650 3651 enum { 3652 MLX5_IFC_DEFINER_FORMAT_ID_SELECT = 61, 3653 }; 3654 3655 struct mlx5_ifc_definer_bits { 3656 u8 modify_field_select[0x40]; 3657 u8 reserved_at_40[0x50]; 3658 u8 format_id[0x10]; 3659 u8 reserved_at_60[0x60]; 3660 u8 format_select_dw3[0x8]; 3661 u8 format_select_dw2[0x8]; 3662 u8 format_select_dw1[0x8]; 3663 u8 format_select_dw0[0x8]; 3664 u8 format_select_dw7[0x8]; 3665 u8 format_select_dw6[0x8]; 3666 u8 format_select_dw5[0x8]; 3667 u8 format_select_dw4[0x8]; 3668 u8 reserved_at_100[0x18]; 3669 u8 format_select_dw8[0x8]; 3670 u8 reserved_at_120[0x20]; 3671 u8 format_select_byte3[0x8]; 3672 u8 format_select_byte2[0x8]; 3673 u8 format_select_byte1[0x8]; 3674 u8 format_select_byte0[0x8]; 3675 u8 format_select_byte7[0x8]; 3676 u8 format_select_byte6[0x8]; 3677 u8 format_select_byte5[0x8]; 3678 u8 format_select_byte4[0x8]; 3679 u8 reserved_at_180[0x40]; 3680 u8 ctrl[0xa0]; 3681 u8 match_mask[0x160]; 3682 }; 3683 3684 struct mlx5_ifc_arg_bits { 3685 u8 rsvd0[0x88]; 3686 u8 access_pd[0x18]; 3687 }; 3688 3689 struct mlx5_ifc_header_modify_pattern_in_bits { 3690 u8 modify_field_select[0x40]; 3691 3692 u8 reserved_at_40[0x40]; 3693 3694 u8 pattern_length[0x8]; 3695 u8 reserved_at_88[0x18]; 3696 3697 u8 reserved_at_a0[0x60]; 3698 3699 u8 pattern_data[MAX_ACTIONS_DATA_IN_HEADER_MODIFY * 8]; 3700 }; 3701 3702 struct mlx5_ifc_create_virtio_q_counters_in_bits { 3703 struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr; 3704 struct mlx5_ifc_virtio_q_counters_bits virtio_q_counters; 3705 }; 3706 3707 struct mlx5_ifc_query_virtio_q_counters_out_bits { 3708 struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr; 3709 struct mlx5_ifc_virtio_q_counters_bits virtio_q_counters; 3710 }; 3711 3712 struct mlx5_ifc_create_geneve_tlv_option_in_bits { 3713 struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr; 3714 struct mlx5_ifc_geneve_tlv_option_bits geneve_tlv_opt; 3715 }; 3716 3717 struct mlx5_ifc_create_rtc_in_bits { 3718 struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr; 3719 struct mlx5_ifc_rtc_bits rtc; 3720 }; 3721 3722 struct mlx5_ifc_create_stc_in_bits { 3723 struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr; 3724 struct mlx5_ifc_stc_bits stc; 3725 }; 3726 3727 struct mlx5_ifc_create_ste_in_bits { 3728 struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr; 3729 struct mlx5_ifc_ste_bits ste; 3730 }; 3731 3732 struct mlx5_ifc_create_definer_in_bits { 3733 struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr; 3734 struct mlx5_ifc_definer_bits definer; 3735 }; 3736 3737 struct mlx5_ifc_create_arg_in_bits { 3738 struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr; 3739 struct mlx5_ifc_arg_bits arg; 3740 }; 3741 3742 struct mlx5_ifc_create_header_modify_pattern_in_bits { 3743 struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr; 3744 struct mlx5_ifc_header_modify_pattern_in_bits pattern; 3745 }; 3746 3747 struct mlx5_ifc_create_alias_obj_in_bits { 3748 struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr; 3749 struct mlx5_ifc_alias_context_bits alias_ctx; 3750 }; 3751 3752 struct mlx5_ifc_generate_wqe_in_bits { 3753 u8 opcode[0x10]; 3754 u8 uid[0x10]; 3755 u8 reserved_at_20[0x10]; 3756 u8 op_mode[0x10]; 3757 u8 reserved_at_40[0x40]; 3758 u8 reserved_at_80[0x8]; 3759 u8 pdn[0x18]; 3760 u8 reserved_at_a0[0x160]; 3761 u8 wqe_ctrl[0x80]; 3762 u8 wqe_gta_ctrl[0x180]; 3763 u8 wqe_gta_data_0[0x200]; 3764 u8 wqe_gta_data_1[0x200]; 3765 }; 3766 3767 struct mlx5_ifc_generate_wqe_out_bits { 3768 u8 status[0x8]; 3769 u8 reserved_at_8[0x18]; 3770 u8 syndrome[0x20]; 3771 u8 reserved_at_40[0x1c0]; 3772 u8 cqe_data[0x200]; 3773 }; 3774 3775 enum { 3776 MLX5_CRYPTO_KEY_SIZE_128b = 0x0, 3777 MLX5_CRYPTO_KEY_SIZE_256b = 0x1, 3778 }; 3779 3780 enum { 3781 MLX5_CRYPTO_KEY_PURPOSE_TLS = 0x1, 3782 MLX5_CRYPTO_KEY_PURPOSE_IPSEC = 0x2, 3783 MLX5_CRYPTO_KEY_PURPOSE_AES_XTS = 0x3, 3784 MLX5_CRYPTO_KEY_PURPOSE_MACSEC = 0x4, 3785 MLX5_CRYPTO_KEY_PURPOSE_GCM = 0x5, 3786 MLX5_CRYPTO_KEY_PURPOSE_PSP = 0x6, 3787 }; 3788 3789 struct mlx5_ifc_dek_bits { 3790 u8 modify_field_select[0x40]; 3791 u8 state[0x8]; 3792 u8 reserved_at_48[0xc]; 3793 u8 key_size[0x4]; 3794 u8 has_keytag[0x1]; 3795 u8 reserved_at_59[0x3]; 3796 u8 key_purpose[0x4]; 3797 u8 reserved_at_60[0x8]; 3798 u8 pd[0x18]; 3799 u8 reserved_at_80[0x100]; 3800 u8 opaque[0x40]; 3801 u8 reserved_at_1c0[0x40]; 3802 u8 key[0x400]; 3803 u8 reserved_at_600[0x200]; 3804 }; 3805 3806 struct mlx5_ifc_create_dek_in_bits { 3807 struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr; 3808 struct mlx5_ifc_dek_bits dek; 3809 }; 3810 3811 struct mlx5_ifc_import_kek_bits { 3812 u8 modify_field_select[0x40]; 3813 u8 state[0x8]; 3814 u8 reserved_at_48[0xc]; 3815 u8 key_size[0x4]; 3816 u8 reserved_at_58[0x1a8]; 3817 u8 key[0x400]; 3818 u8 reserved_at_600[0x200]; 3819 }; 3820 3821 struct mlx5_ifc_create_import_kek_in_bits { 3822 struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr; 3823 struct mlx5_ifc_import_kek_bits import_kek; 3824 }; 3825 3826 enum { 3827 MLX5_CREDENTIAL_ROLE_OFFICER = 0x0, 3828 MLX5_CREDENTIAL_ROLE_USER = 0x1, 3829 }; 3830 3831 struct mlx5_ifc_credential_bits { 3832 u8 modify_field_select[0x40]; 3833 u8 state[0x8]; 3834 u8 reserved_at_48[0x10]; 3835 u8 credential_role[0x8]; 3836 u8 reserved_at_60[0x1a0]; 3837 u8 credential[0x180]; 3838 u8 reserved_at_380[0x480]; 3839 }; 3840 3841 struct mlx5_ifc_create_credential_in_bits { 3842 struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr; 3843 struct mlx5_ifc_credential_bits credential; 3844 }; 3845 3846 struct mlx5_ifc_crypto_login_bits { 3847 u8 modify_field_select[0x40]; 3848 u8 reserved_at_40[0x48]; 3849 u8 credential_pointer[0x18]; 3850 u8 reserved_at_a0[0x8]; 3851 u8 session_import_kek_ptr[0x18]; 3852 u8 reserved_at_c0[0x140]; 3853 u8 credential[0x180]; 3854 u8 reserved_at_380[0x480]; 3855 }; 3856 3857 struct mlx5_ifc_create_crypto_login_in_bits { 3858 struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr; 3859 struct mlx5_ifc_crypto_login_bits crypto_login; 3860 }; 3861 3862 enum { 3863 MLX5_VIRTQ_STATE_INIT = 0, 3864 MLX5_VIRTQ_STATE_RDY = 1, 3865 MLX5_VIRTQ_STATE_SUSPEND = 2, 3866 MLX5_VIRTQ_STATE_ERROR = 3, 3867 }; 3868 3869 enum { 3870 MLX5_VIRTQ_MODIFY_TYPE_STATE = (1UL << 0), 3871 MLX5_VIRTQ_MODIFY_TYPE_DIRTY_BITMAP_PARAMS = (1UL << 3), 3872 MLX5_VIRTQ_MODIFY_TYPE_DIRTY_BITMAP_DUMP_ENABLE = (1UL << 4), 3873 MLX5_VIRTQ_MODIFY_TYPE_QUEUE_PERIOD = (1UL << 5), 3874 MLX5_VIRTQ_MODIFY_TYPE_ADDR = (1UL << 6), 3875 MLX5_VIRTQ_MODIFY_TYPE_HW_AVAILABLE_INDEX = (1UL << 7), 3876 MLX5_VIRTQ_MODIFY_TYPE_HW_USED_INDEX = (1UL << 8), 3877 MLX5_VIRTQ_MODIFY_TYPE_Q_TYPE = (1UL << 9), 3878 MLX5_VIRTQ_MODIFY_TYPE_VERSION_1_0 = (1UL << 10), 3879 MLX5_VIRTQ_MODIFY_TYPE_Q_MKEY = (1UL << 11), 3880 MLX5_VIRTQ_MODIFY_TYPE_QUEUE_FEATURE_BIT_MASK = (1UL << 12), 3881 MLX5_VIRTQ_MODIFY_TYPE_EVENT_MODE = (1UL << 13), 3882 }; 3883 3884 struct mlx5_ifc_virtio_q_bits { 3885 u8 virtio_q_type[0x8]; 3886 u8 reserved_at_8[0x5]; 3887 u8 event_mode[0x3]; 3888 u8 queue_index[0x10]; 3889 u8 full_emulation[0x1]; 3890 u8 virtio_version_1_0[0x1]; 3891 u8 reserved_at_22[0x2]; 3892 u8 offload_type[0x4]; 3893 u8 event_qpn_or_msix[0x18]; 3894 u8 doorbell_stride_idx[0x10]; 3895 u8 queue_size[0x10]; 3896 u8 device_emulation_id[0x20]; 3897 u8 desc_addr[0x40]; 3898 u8 used_addr[0x40]; 3899 u8 available_addr[0x40]; 3900 u8 virtio_q_mkey[0x20]; 3901 u8 reserved_at_160[0x18]; 3902 u8 error_type[0x8]; 3903 u8 umem_1_id[0x20]; 3904 u8 umem_1_size[0x20]; 3905 u8 umem_1_offset[0x40]; 3906 u8 umem_2_id[0x20]; 3907 u8 umem_2_size[0x20]; 3908 u8 umem_2_offset[0x40]; 3909 u8 umem_3_id[0x20]; 3910 u8 umem_3_size[0x20]; 3911 u8 umem_3_offset[0x40]; 3912 u8 counter_set_id[0x20]; 3913 u8 reserved_at_320[0x8]; 3914 u8 pd[0x18]; 3915 u8 reserved_at_340[0x2]; 3916 u8 queue_period_mode[0x2]; 3917 u8 queue_period_us[0xc]; 3918 u8 queue_max_count[0x10]; 3919 u8 reserved_at_360[0xa0]; 3920 }; 3921 3922 struct mlx5_ifc_virtio_net_q_bits { 3923 u8 modify_field_select[0x40]; 3924 u8 reserved_at_40[0x40]; 3925 u8 tso_ipv4[0x1]; 3926 u8 tso_ipv6[0x1]; 3927 u8 tx_csum[0x1]; 3928 u8 rx_csum[0x1]; 3929 u8 reserved_at_84[0x6]; 3930 u8 dirty_bitmap_dump_enable[0x1]; 3931 u8 vhost_log_page[0x5]; 3932 u8 reserved_at_90[0xc]; 3933 u8 state[0x4]; 3934 u8 reserved_at_a0[0x8]; 3935 u8 tisn_or_qpn[0x18]; 3936 u8 dirty_bitmap_mkey[0x20]; 3937 u8 dirty_bitmap_size[0x20]; 3938 u8 dirty_bitmap_addr[0x40]; 3939 u8 hw_available_index[0x10]; 3940 u8 hw_used_index[0x10]; 3941 u8 reserved_at_160[0xa0]; 3942 struct mlx5_ifc_virtio_q_bits virtio_q_context; 3943 }; 3944 3945 struct mlx5_ifc_create_virtq_in_bits { 3946 struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr; 3947 struct mlx5_ifc_virtio_net_q_bits virtq; 3948 }; 3949 3950 struct mlx5_ifc_query_virtq_out_bits { 3951 struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr; 3952 struct mlx5_ifc_virtio_net_q_bits virtq; 3953 }; 3954 3955 struct mlx5_ifc_flow_hit_aso_bits { 3956 u8 modify_field_select[0x40]; 3957 u8 reserved_at_40[0x48]; 3958 u8 access_pd[0x18]; 3959 u8 reserved_at_a0[0x160]; 3960 u8 flag[0x200]; 3961 }; 3962 3963 struct mlx5_ifc_create_flow_hit_aso_in_bits { 3964 struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr; 3965 struct mlx5_ifc_flow_hit_aso_bits flow_hit_aso; 3966 }; 3967 3968 struct mlx5_ifc_flow_meter_aso_bits { 3969 u8 modify_field_select[0x40]; 3970 u8 reserved_at_40[0x48]; 3971 u8 access_pd[0x18]; 3972 u8 reserved_at_a0[0x160]; 3973 u8 parameters[0x200]; 3974 }; 3975 3976 struct mlx5_ifc_create_flow_meter_aso_in_bits { 3977 struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr; 3978 struct mlx5_ifc_flow_meter_aso_bits flow_meter_aso; 3979 }; 3980 3981 struct mlx5_ifc_tcp_window_params_bits { 3982 u8 max_ack[0x20]; 3983 u8 max_win[0x20]; 3984 u8 reply_end[0x20]; 3985 u8 sent_end[0x20]; 3986 }; 3987 3988 struct mlx5_ifc_conn_track_aso_bits { 3989 struct mlx5_ifc_tcp_window_params_bits reply_dir; /* End of DW3. */ 3990 struct mlx5_ifc_tcp_window_params_bits original_dir; /* End of DW7. */ 3991 u8 last_end[0x20]; /* End of DW8. */ 3992 u8 last_ack[0x20]; /* End of DW9. */ 3993 u8 last_seq[0x20]; /* End of DW10. */ 3994 u8 last_win[0x10]; 3995 u8 reserved_at_170[0xa]; 3996 u8 last_dir[0x1]; 3997 u8 last_index[0x5]; /* End of DW11. */ 3998 u8 reserved_at_180[0x40]; /* End of DW13. */ 3999 u8 reply_direction_tcp_scale[0x4]; 4000 u8 reply_direction_tcp_close_initiated[0x1]; 4001 u8 reply_direction_tcp_liberal_enabled[0x1]; 4002 u8 reply_direction_tcp_data_unacked[0x1]; 4003 u8 reply_direction_tcp_max_ack[0x1]; 4004 u8 reserved_at_1c8[0x8]; 4005 u8 original_direction_tcp_scale[0x4]; 4006 u8 original_direction_tcp_close_initiated[0x1]; 4007 u8 original_direction_tcp_liberal_enabled[0x1]; 4008 u8 original_direction_tcp_data_unacked[0x1]; 4009 u8 original_direction_tcp_max_ack[0x1]; 4010 u8 reserved_at_1d8[0x8]; /* End of DW14. */ 4011 u8 valid[0x1]; 4012 u8 state[0x3]; 4013 u8 freeze_track[0x1]; 4014 u8 reserved_at_1e5[0xb]; 4015 u8 reserved_at_1f0[0x1]; 4016 u8 connection_assured[0x1]; 4017 u8 sack_permitted[0x1]; 4018 u8 challenged_acked[0x1]; 4019 u8 heartbeat[0x1]; 4020 u8 max_ack_window[0x3]; 4021 u8 reserved_at_1f8[0x1]; 4022 u8 retransmission_counter[0x3]; 4023 u8 retranmission_limit_exceeded[0x1]; 4024 u8 retranmission_limit[0x3]; /* End of DW15. */ 4025 }; 4026 4027 struct mlx5_ifc_conn_track_offload_bits { 4028 u8 modify_field_select[0x40]; 4029 u8 reserved_at_40[0x40]; 4030 u8 reserved_at_80[0x8]; 4031 u8 conn_track_aso_access_pd[0x18]; 4032 u8 reserved_at_a0[0x160]; 4033 struct mlx5_ifc_conn_track_aso_bits conn_track_aso; 4034 }; 4035 4036 struct mlx5_ifc_create_conn_track_aso_in_bits { 4037 struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr; 4038 struct mlx5_ifc_conn_track_offload_bits conn_track_offload; 4039 }; 4040 4041 enum mlx5_access_aso_opc_mod { 4042 ASO_OPC_MOD_IPSEC = 0x0, 4043 ASO_OPC_MOD_CONNECTION_TRACKING = 0x1, 4044 ASO_OPC_MOD_POLICER = 0x2, 4045 ASO_OPC_MOD_RACE_AVOIDANCE = 0x3, 4046 ASO_OPC_MOD_FLOW_HIT = 0x4, 4047 }; 4048 4049 #define ASO_CSEG_DATA_MASK_MODE_OFFSET 30 4050 4051 enum mlx5_aso_data_mask_mode { 4052 BITWISE_64BIT = 0x0, 4053 BYTEWISE_64BYTE = 0x1, 4054 CALCULATED_64BYTE = 0x2, 4055 }; 4056 4057 #define ASO_CSEG_COND_0_OPER_OFFSET 20 4058 #define ASO_CSEG_COND_1_OPER_OFFSET 16 4059 4060 enum mlx5_aso_pre_cond_op { 4061 ASO_OP_ALWAYS_FALSE = 0x0, 4062 ASO_OP_ALWAYS_TRUE = 0x1, 4063 ASO_OP_EQUAL = 0x2, 4064 ASO_OP_NOT_EQUAL = 0x3, 4065 ASO_OP_GREATER_OR_EQUAL = 0x4, 4066 ASO_OP_LESSER_OR_EQUAL = 0x5, 4067 ASO_OP_LESSER = 0x6, 4068 ASO_OP_GREATER = 0x7, 4069 ASO_OP_CYCLIC_GREATER = 0x8, 4070 ASO_OP_CYCLIC_LESSER = 0x9, 4071 }; 4072 4073 #define ASO_CSEG_COND_OPER_OFFSET 6 4074 4075 enum mlx5_aso_op { 4076 ASO_OPER_LOGICAL_AND = 0x0, 4077 ASO_OPER_LOGICAL_OR = 0x1, 4078 }; 4079 4080 #define MLX5_ASO_CSEG_READ_ENABLE 1 4081 4082 /* ASO WQE CTRL segment. */ 4083 struct mlx5_aso_cseg { 4084 uint32_t va_h; 4085 uint32_t va_l_r; 4086 uint32_t lkey; 4087 uint32_t operand_masks; 4088 uint32_t condition_0_data; 4089 uint32_t condition_0_mask; 4090 uint32_t condition_1_data; 4091 uint32_t condition_1_mask; 4092 uint64_t bitwise_data; 4093 uint64_t data_mask; 4094 } __rte_packed; 4095 4096 #define MLX5_MTR_MAX_TOKEN_VALUE INT32_MAX 4097 4098 /* A meter data segment - 2 per ASO WQE. */ 4099 struct mlx5_aso_mtr_dseg { 4100 uint32_t v_bo_sc_bbog_mm; 4101 /* 4102 * bit 31: valid, 30: bucket overflow, 28-29: start color, 4103 * 27: both buckets on green, 24-25: meter mode. 4104 */ 4105 uint32_t reserved; 4106 uint32_t cbs_cir; 4107 /* 4108 * bit 24-28: cbs_exponent, bit 16-23 cbs_mantissa, 4109 * bit 8-12: cir_exponent, bit 0-7 cir_mantissa. 4110 */ 4111 uint32_t c_tokens; 4112 uint32_t ebs_eir; 4113 /* 4114 * bit 24-28: ebs_exponent, bit 16-23 ebs_mantissa, 4115 * bit 8-12: eir_exponent, bit 0-7 eir_mantissa. 4116 */ 4117 uint32_t e_tokens; 4118 uint64_t timestamp; 4119 } __rte_packed; 4120 4121 #define ASO_DSEG_VALID_OFFSET 31 4122 #define ASO_DSEG_BO_OFFSET 30 4123 #define ASO_DSEG_SC_OFFSET 28 4124 #define ASO_DSEG_BBOG_OFFSET 27 4125 #define ASO_DSEG_MTR_MODE 24 4126 #define ASO_DSEG_CBS_EXP_OFFSET 24 4127 #define ASO_DSEG_CBS_MAN_OFFSET 16 4128 #define ASO_DSEG_XIR_EXP_MASK 0x1F 4129 #define ASO_DSEG_XIR_EXP_OFFSET 8 4130 #define ASO_DSEG_EBS_EXP_OFFSET 24 4131 #define ASO_DSEG_EBS_MAN_OFFSET 16 4132 #define ASO_DSEG_EXP_MASK 0x1F 4133 #define ASO_DSEG_MAN_MASK 0xFF 4134 4135 #define MLX5_ASO_WQE_DSEG_SIZE 0x40 4136 #define MLX5_ASO_METERS_PER_WQE 2 4137 #define MLX5_ASO_MTRS_PER_POOL 128 4138 4139 /* ASO WQE data segment. */ 4140 struct mlx5_aso_dseg { 4141 union { 4142 uint8_t data[MLX5_ASO_WQE_DSEG_SIZE]; 4143 struct mlx5_aso_mtr_dseg mtrs[MLX5_ASO_METERS_PER_WQE]; 4144 }; 4145 } __rte_packed; 4146 4147 /* ASO WQE. */ 4148 struct mlx5_aso_wqe { 4149 struct mlx5_wqe_cseg general_cseg; 4150 struct mlx5_aso_cseg aso_cseg; 4151 struct mlx5_aso_dseg aso_dseg; 4152 } __rte_packed; 4153 4154 enum { 4155 MLX5_EVENT_TYPE_OBJECT_CHANGE = 0x27, 4156 MLX5_EVENT_TYPE_SRQ_LIMIT_REACHED = 0x14, 4157 }; 4158 4159 enum { 4160 MLX5_QP_ST_RC = 0x0, 4161 }; 4162 4163 enum { 4164 MLX5_QP_PM_MIGRATED = 0x3, 4165 }; 4166 4167 enum { 4168 MLX5_NON_ZERO_RQ = 0x0, 4169 MLX5_SRQ_RQ = 0x1, 4170 MLX5_CRQ_RQ = 0x2, 4171 MLX5_ZERO_LEN_RQ = 0x3, 4172 }; 4173 4174 struct mlx5_ifc_ads_bits { 4175 u8 fl[0x1]; 4176 u8 free_ar[0x1]; 4177 u8 reserved_at_2[0xe]; 4178 u8 pkey_index[0x10]; 4179 u8 reserved_at_20[0x8]; 4180 u8 grh[0x1]; 4181 u8 mlid[0x7]; 4182 u8 rlid[0x10]; 4183 u8 ack_timeout[0x5]; 4184 u8 reserved_at_45[0x3]; 4185 u8 src_addr_index[0x8]; 4186 u8 reserved_at_50[0x4]; 4187 u8 stat_rate[0x4]; 4188 u8 hop_limit[0x8]; 4189 u8 reserved_at_60[0x4]; 4190 u8 tclass[0x8]; 4191 u8 flow_label[0x14]; 4192 u8 rgid_rip[16][0x8]; 4193 u8 reserved_at_100[0x4]; 4194 u8 f_dscp[0x1]; 4195 u8 f_ecn[0x1]; 4196 u8 reserved_at_106[0x1]; 4197 u8 f_eth_prio[0x1]; 4198 u8 ecn[0x2]; 4199 u8 dscp[0x6]; 4200 u8 udp_sport[0x10]; 4201 u8 dei_cfi[0x1]; 4202 u8 eth_prio[0x3]; 4203 u8 sl[0x4]; 4204 u8 vhca_port_num[0x8]; 4205 u8 rmac_47_32[0x10]; 4206 u8 rmac_31_0[0x20]; 4207 }; 4208 4209 struct mlx5_ifc_qpc_bits { 4210 u8 state[0x4]; 4211 u8 lag_tx_port_affinity[0x4]; 4212 u8 st[0x8]; 4213 u8 reserved_at_10[0x3]; 4214 u8 pm_state[0x2]; 4215 u8 reserved_at_15[0x1]; 4216 u8 req_e2e_credit_mode[0x2]; 4217 u8 offload_type[0x4]; 4218 u8 end_padding_mode[0x2]; 4219 u8 reserved_at_1e[0x2]; 4220 u8 wq_signature[0x1]; 4221 u8 block_lb_mc[0x1]; 4222 u8 atomic_like_write_en[0x1]; 4223 u8 latency_sensitive[0x1]; 4224 u8 reserved_at_24[0x1]; 4225 u8 drain_sigerr[0x1]; 4226 u8 reserved_at_26[0x2]; 4227 u8 pd[0x18]; 4228 u8 mtu[0x3]; 4229 u8 log_msg_max[0x5]; 4230 u8 reserved_at_48[0x1]; 4231 u8 log_rq_size[0x4]; 4232 u8 log_rq_stride[0x3]; 4233 u8 no_sq[0x1]; 4234 u8 log_sq_size[0x4]; 4235 u8 reserved_at_55[0x3]; 4236 u8 ts_format[0x2]; 4237 u8 reserved_at_5a[0x1]; 4238 u8 rlky[0x1]; 4239 u8 ulp_stateless_offload_mode[0x4]; 4240 u8 counter_set_id[0x8]; 4241 u8 uar_page[0x18]; 4242 u8 reserved_at_80[0x8]; 4243 u8 user_index[0x18]; 4244 u8 reserved_at_a0[0x3]; 4245 u8 log_page_size[0x5]; 4246 u8 remote_qpn[0x18]; 4247 struct mlx5_ifc_ads_bits primary_address_path; 4248 struct mlx5_ifc_ads_bits secondary_address_path; 4249 u8 log_ack_req_freq[0x4]; 4250 u8 reserved_at_384[0x4]; 4251 u8 log_sra_max[0x3]; 4252 u8 reserved_at_38b[0x2]; 4253 u8 retry_count[0x3]; 4254 u8 rnr_retry[0x3]; 4255 u8 reserved_at_393[0x1]; 4256 u8 fre[0x1]; 4257 u8 cur_rnr_retry[0x3]; 4258 u8 cur_retry_count[0x3]; 4259 u8 reserved_at_39b[0x5]; 4260 u8 reserved_at_3a0[0x20]; 4261 u8 reserved_at_3c0[0x8]; 4262 u8 next_send_psn[0x18]; 4263 u8 reserved_at_3e0[0x8]; 4264 u8 cqn_snd[0x18]; 4265 u8 reserved_at_400[0x8]; 4266 u8 deth_sqpn[0x18]; 4267 u8 reserved_at_420[0x20]; 4268 u8 reserved_at_440[0x8]; 4269 u8 last_acked_psn[0x18]; 4270 u8 reserved_at_460[0x8]; 4271 u8 ssn[0x18]; 4272 u8 reserved_at_480[0x8]; 4273 u8 log_rra_max[0x3]; 4274 u8 reserved_at_48b[0x1]; 4275 u8 atomic_mode[0x4]; 4276 u8 rre[0x1]; 4277 u8 rwe[0x1]; 4278 u8 rae[0x1]; 4279 u8 reserved_at_493[0x1]; 4280 u8 page_offset[0x6]; 4281 u8 reserved_at_49a[0x3]; 4282 u8 cd_slave_receive[0x1]; 4283 u8 cd_slave_send[0x1]; 4284 u8 cd_master[0x1]; 4285 u8 reserved_at_4a0[0x3]; 4286 u8 min_rnr_nak[0x5]; 4287 u8 next_rcv_psn[0x18]; 4288 u8 reserved_at_4c0[0x8]; 4289 u8 xrcd[0x18]; 4290 u8 reserved_at_4e0[0x8]; 4291 u8 cqn_rcv[0x18]; 4292 u8 dbr_addr[0x40]; 4293 u8 q_key[0x20]; 4294 u8 reserved_at_560[0x5]; 4295 u8 rq_type[0x3]; 4296 u8 srqn_rmpn_xrqn[0x18]; 4297 u8 reserved_at_580[0x8]; 4298 u8 rmsn[0x18]; 4299 u8 hw_sq_wqebb_counter[0x10]; 4300 u8 sw_sq_wqebb_counter[0x10]; 4301 u8 hw_rq_counter[0x20]; 4302 u8 sw_rq_counter[0x20]; 4303 u8 reserved_at_600[0x20]; 4304 u8 reserved_at_620[0xf]; 4305 u8 cgs[0x1]; 4306 u8 cs_req[0x8]; 4307 u8 cs_res[0x8]; 4308 u8 dc_access_key[0x40]; 4309 u8 reserved_at_680[0x3]; 4310 u8 dbr_umem_valid[0x1]; 4311 u8 reserved_at_684[0x9c]; 4312 u8 dbr_umem_id[0x20]; 4313 }; 4314 4315 struct mlx5_ifc_create_qp_out_bits { 4316 u8 status[0x8]; 4317 u8 reserved_at_8[0x18]; 4318 u8 syndrome[0x20]; 4319 u8 reserved_at_40[0x8]; 4320 u8 qpn[0x18]; 4321 u8 reserved_at_60[0x20]; 4322 }; 4323 4324 struct mlx5_ifc_qpc_extension_bits { 4325 u8 reserved_at_0[0x2]; 4326 u8 mmo[0x1]; 4327 u8 reserved_at_3[0x5fd]; 4328 }; 4329 4330 #ifdef PEDANTIC 4331 #pragma GCC diagnostic ignored "-Wpedantic" 4332 #endif 4333 struct mlx5_ifc_qpc_pas_list_bits { 4334 u8 pas[0][0x40]; 4335 }; 4336 4337 #ifdef PEDANTIC 4338 #pragma GCC diagnostic ignored "-Wpedantic" 4339 #endif 4340 struct mlx5_ifc_qpc_extension_and_pas_list_bits { 4341 struct mlx5_ifc_qpc_extension_bits qpc_data_extension; 4342 u8 pas[][0x40]; 4343 }; 4344 4345 4346 #ifdef PEDANTIC 4347 #pragma GCC diagnostic ignored "-Wpedantic" 4348 #endif 4349 struct mlx5_ifc_create_qp_in_bits { 4350 u8 opcode[0x10]; 4351 u8 uid[0x10]; 4352 u8 reserved_at_20[0x10]; 4353 u8 op_mod[0x10]; 4354 u8 qpc_ext[0x1]; 4355 u8 reserved_at_41[0x3f]; 4356 u8 opt_param_mask[0x20]; 4357 u8 reserved_at_a0[0x20]; 4358 struct mlx5_ifc_qpc_bits qpc; 4359 u8 wq_umem_offset[0x40]; 4360 u8 wq_umem_id[0x20]; 4361 u8 wq_umem_valid[0x1]; 4362 u8 reserved_at_861[0x1f]; 4363 union { 4364 struct mlx5_ifc_qpc_pas_list_bits qpc_pas_list; 4365 struct mlx5_ifc_qpc_extension_and_pas_list_bits 4366 qpc_extension_and_pas_list; 4367 }; 4368 }; 4369 #ifdef PEDANTIC 4370 #pragma GCC diagnostic error "-Wpedantic" 4371 #endif 4372 4373 struct mlx5_ifc_sqerr2rts_qp_out_bits { 4374 u8 status[0x8]; 4375 u8 reserved_at_8[0x18]; 4376 u8 syndrome[0x20]; 4377 u8 reserved_at_40[0x40]; 4378 }; 4379 4380 struct mlx5_ifc_sqerr2rts_qp_in_bits { 4381 u8 opcode[0x10]; 4382 u8 uid[0x10]; 4383 u8 reserved_at_20[0x10]; 4384 u8 op_mod[0x10]; 4385 u8 reserved_at_40[0x8]; 4386 u8 qpn[0x18]; 4387 u8 reserved_at_60[0x20]; 4388 u8 opt_param_mask[0x20]; 4389 u8 reserved_at_a0[0x20]; 4390 struct mlx5_ifc_qpc_bits qpc; 4391 u8 reserved_at_800[0x80]; 4392 }; 4393 4394 struct mlx5_ifc_sqd2rts_qp_out_bits { 4395 u8 status[0x8]; 4396 u8 reserved_at_8[0x18]; 4397 u8 syndrome[0x20]; 4398 u8 reserved_at_40[0x40]; 4399 }; 4400 4401 struct mlx5_ifc_sqd2rts_qp_in_bits { 4402 u8 opcode[0x10]; 4403 u8 uid[0x10]; 4404 u8 reserved_at_20[0x10]; 4405 u8 op_mod[0x10]; 4406 u8 reserved_at_40[0x8]; 4407 u8 qpn[0x18]; 4408 u8 reserved_at_60[0x20]; 4409 u8 opt_param_mask[0x20]; 4410 u8 reserved_at_a0[0x20]; 4411 struct mlx5_ifc_qpc_bits qpc; 4412 u8 reserved_at_800[0x80]; 4413 }; 4414 4415 struct mlx5_ifc_rts2rts_qp_out_bits { 4416 u8 status[0x8]; 4417 u8 reserved_at_8[0x18]; 4418 u8 syndrome[0x20]; 4419 u8 reserved_at_40[0x40]; 4420 }; 4421 4422 struct mlx5_ifc_rts2rts_qp_in_bits { 4423 u8 opcode[0x10]; 4424 u8 uid[0x10]; 4425 u8 reserved_at_20[0x10]; 4426 u8 op_mod[0x10]; 4427 u8 reserved_at_40[0x8]; 4428 u8 qpn[0x18]; 4429 u8 reserved_at_60[0x20]; 4430 u8 opt_param_mask[0x20]; 4431 u8 reserved_at_a0[0x20]; 4432 struct mlx5_ifc_qpc_bits qpc; 4433 u8 reserved_at_800[0x80]; 4434 }; 4435 4436 struct mlx5_ifc_rtr2rts_qp_out_bits { 4437 u8 status[0x8]; 4438 u8 reserved_at_8[0x18]; 4439 u8 syndrome[0x20]; 4440 u8 reserved_at_40[0x40]; 4441 }; 4442 4443 struct mlx5_ifc_rtr2rts_qp_in_bits { 4444 u8 opcode[0x10]; 4445 u8 uid[0x10]; 4446 u8 reserved_at_20[0x10]; 4447 u8 op_mod[0x10]; 4448 u8 reserved_at_40[0x8]; 4449 u8 qpn[0x18]; 4450 u8 reserved_at_60[0x20]; 4451 u8 opt_param_mask[0x20]; 4452 u8 reserved_at_a0[0x20]; 4453 struct mlx5_ifc_qpc_bits qpc; 4454 u8 reserved_at_800[0x80]; 4455 }; 4456 4457 struct mlx5_ifc_rst2init_qp_out_bits { 4458 u8 status[0x8]; 4459 u8 reserved_at_8[0x18]; 4460 u8 syndrome[0x20]; 4461 u8 reserved_at_40[0x40]; 4462 }; 4463 4464 struct mlx5_ifc_rst2init_qp_in_bits { 4465 u8 opcode[0x10]; 4466 u8 uid[0x10]; 4467 u8 reserved_at_20[0x10]; 4468 u8 op_mod[0x10]; 4469 u8 reserved_at_40[0x8]; 4470 u8 qpn[0x18]; 4471 u8 reserved_at_60[0x20]; 4472 u8 opt_param_mask[0x20]; 4473 u8 reserved_at_a0[0x20]; 4474 struct mlx5_ifc_qpc_bits qpc; 4475 u8 reserved_at_800[0x80]; 4476 }; 4477 4478 struct mlx5_ifc_init2rtr_qp_out_bits { 4479 u8 status[0x8]; 4480 u8 reserved_at_8[0x18]; 4481 u8 syndrome[0x20]; 4482 u8 reserved_at_40[0x40]; 4483 }; 4484 4485 struct mlx5_ifc_init2rtr_qp_in_bits { 4486 u8 opcode[0x10]; 4487 u8 uid[0x10]; 4488 u8 reserved_at_20[0x10]; 4489 u8 op_mod[0x10]; 4490 u8 reserved_at_40[0x8]; 4491 u8 qpn[0x18]; 4492 u8 reserved_at_60[0x20]; 4493 u8 opt_param_mask[0x20]; 4494 u8 reserved_at_a0[0x20]; 4495 struct mlx5_ifc_qpc_bits qpc; 4496 u8 reserved_at_800[0x80]; 4497 }; 4498 4499 struct mlx5_ifc_init2init_qp_out_bits { 4500 u8 status[0x8]; 4501 u8 reserved_at_8[0x18]; 4502 u8 syndrome[0x20]; 4503 u8 reserved_at_40[0x40]; 4504 }; 4505 4506 struct mlx5_ifc_init2init_qp_in_bits { 4507 u8 opcode[0x10]; 4508 u8 uid[0x10]; 4509 u8 reserved_at_20[0x10]; 4510 u8 op_mod[0x10]; 4511 u8 reserved_at_40[0x8]; 4512 u8 qpn[0x18]; 4513 u8 reserved_at_60[0x20]; 4514 u8 opt_param_mask[0x20]; 4515 u8 reserved_at_a0[0x20]; 4516 struct mlx5_ifc_qpc_bits qpc; 4517 u8 reserved_at_800[0x80]; 4518 }; 4519 4520 struct mlx5_ifc_2rst_qp_out_bits { 4521 u8 status[0x8]; 4522 u8 reserved_at_8[0x18]; 4523 u8 syndrome[0x20]; 4524 u8 reserved_at_40[0x40]; 4525 }; 4526 4527 struct mlx5_ifc_2rst_qp_in_bits { 4528 u8 opcode[0x10]; 4529 u8 uid[0x10]; 4530 u8 vhca_tunnel_id[0x10]; 4531 u8 op_mod[0x10]; 4532 u8 reserved_at_80[0x8]; 4533 u8 qpn[0x18]; 4534 u8 reserved_at_a0[0x20]; 4535 }; 4536 4537 struct mlx5_ifc_dealloc_pd_out_bits { 4538 u8 status[0x8]; 4539 u8 reserved_0[0x18]; 4540 u8 syndrome[0x20]; 4541 u8 reserved_1[0x40]; 4542 }; 4543 4544 struct mlx5_ifc_dealloc_pd_in_bits { 4545 u8 opcode[0x10]; 4546 u8 reserved_0[0x10]; 4547 u8 reserved_1[0x10]; 4548 u8 op_mod[0x10]; 4549 u8 reserved_2[0x8]; 4550 u8 pd[0x18]; 4551 u8 reserved_3[0x20]; 4552 }; 4553 4554 struct mlx5_ifc_alloc_pd_out_bits { 4555 u8 status[0x8]; 4556 u8 reserved_0[0x18]; 4557 u8 syndrome[0x20]; 4558 u8 reserved_1[0x8]; 4559 u8 pd[0x18]; 4560 u8 reserved_2[0x20]; 4561 }; 4562 4563 struct mlx5_ifc_alloc_pd_in_bits { 4564 u8 opcode[0x10]; 4565 u8 reserved_0[0x10]; 4566 u8 reserved_1[0x10]; 4567 u8 op_mod[0x10]; 4568 u8 reserved_2[0x40]; 4569 }; 4570 4571 #ifdef PEDANTIC 4572 #pragma GCC diagnostic ignored "-Wpedantic" 4573 #endif 4574 struct mlx5_ifc_query_qp_out_bits { 4575 u8 status[0x8]; 4576 u8 reserved_at_8[0x18]; 4577 u8 syndrome[0x20]; 4578 u8 reserved_at_40[0x40]; 4579 u8 opt_param_mask[0x20]; 4580 u8 reserved_at_a0[0x20]; 4581 struct mlx5_ifc_qpc_bits qpc; 4582 u8 reserved_at_800[0x80]; 4583 u8 pas[][0x40]; 4584 }; 4585 #ifdef PEDANTIC 4586 #pragma GCC diagnostic error "-Wpedantic" 4587 #endif 4588 4589 struct mlx5_ifc_query_qp_in_bits { 4590 u8 opcode[0x10]; 4591 u8 reserved_at_10[0x10]; 4592 u8 reserved_at_20[0x10]; 4593 u8 op_mod[0x10]; 4594 u8 reserved_at_40[0x8]; 4595 u8 qpn[0x18]; 4596 u8 reserved_at_60[0x20]; 4597 }; 4598 4599 enum { 4600 MLX5_DATA_RATE = 0x0, 4601 MLX5_WQE_RATE = 0x1, 4602 }; 4603 4604 struct mlx5_ifc_set_pp_rate_limit_context_bits { 4605 u8 rate_limit[0x20]; 4606 u8 burst_upper_bound[0x20]; 4607 u8 reserved_at_40[0xC]; 4608 u8 rate_mode[0x4]; 4609 u8 typical_packet_size[0x10]; 4610 u8 reserved_at_60[0x120]; 4611 }; 4612 4613 #define MLX5_ACCESS_REGISTER_DATA_DWORD_MAX 8u 4614 4615 #ifdef PEDANTIC 4616 #pragma GCC diagnostic ignored "-Wpedantic" 4617 #endif 4618 struct mlx5_ifc_access_register_out_bits { 4619 u8 status[0x8]; 4620 u8 reserved_at_8[0x18]; 4621 u8 syndrome[0x20]; 4622 u8 reserved_at_40[0x40]; 4623 u8 register_data[][0x20]; 4624 }; 4625 4626 struct mlx5_ifc_access_register_in_bits { 4627 u8 opcode[0x10]; 4628 u8 reserved_at_10[0x10]; 4629 u8 reserved_at_20[0x10]; 4630 u8 op_mod[0x10]; 4631 u8 reserved_at_40[0x10]; 4632 u8 register_id[0x10]; 4633 u8 argument[0x20]; 4634 u8 register_data[][0x20]; 4635 }; 4636 #ifdef PEDANTIC 4637 #pragma GCC diagnostic error "-Wpedantic" 4638 #endif 4639 4640 enum { 4641 MLX5_ACCESS_REGISTER_IN_OP_MOD_WRITE = 0x0, 4642 MLX5_ACCESS_REGISTER_IN_OP_MOD_READ = 0x1, 4643 }; 4644 4645 enum { 4646 MLX5_REGISTER_ID_MTUTC = 0x9055, 4647 MLX5_CRYPTO_OPERATIONAL_REGISTER_ID = 0xC002, 4648 MLX5_CRYPTO_COMMISSIONING_REGISTER_ID = 0xC003, 4649 MLX5_IMPORT_KEK_HANDLE_REGISTER_ID = 0xC004, 4650 MLX5_CREDENTIAL_HANDLE_REGISTER_ID = 0xC005, 4651 MLX5_QSHR_REGISTER_ID = 0x4030, 4652 }; 4653 4654 struct mlx5_ifc_register_mtutc_bits { 4655 u8 time_stamp_mode[0x2]; 4656 u8 time_stamp_state[0x2]; 4657 u8 reserved_at_4[0x18]; 4658 u8 operation[0x4]; 4659 u8 freq_adjustment[0x20]; 4660 u8 reserved_at_40[0x40]; 4661 u8 utc_sec[0x20]; 4662 u8 utc_nsec[0x20]; 4663 u8 time_adjustment[0x20]; 4664 }; 4665 4666 struct mlx5_ifc_ets_global_config_register_bits { 4667 u8 reserved_at_0[0x2]; 4668 u8 rate_limit_update[0x1]; 4669 u8 reserved_at_3[0x29]; 4670 u8 max_bw_units[0x4]; 4671 u8 reserved_at_48[0x8]; 4672 u8 max_bw_value[0x8]; 4673 }; 4674 4675 #define ETS_GLOBAL_CONFIG_BW_UNIT_DISABLED 0x0 4676 #define ETS_GLOBAL_CONFIG_BW_UNIT_HUNDREDS_MBPS 0x3 4677 #define ETS_GLOBAL_CONFIG_BW_UNIT_GBPS 0x4 4678 4679 struct mlx5_ifc_register_qshr_bits { 4680 u8 reserved_at_0[0x4]; 4681 u8 connected_host[0x1]; 4682 u8 vqos[0x1]; 4683 u8 fast_response[0x1]; 4684 u8 reserved_at_7[0x1]; 4685 u8 local_port[0x8]; 4686 u8 reserved_at_16[0x230]; 4687 struct mlx5_ifc_ets_global_config_register_bits global_config; 4688 }; 4689 4690 #define MLX5_MTUTC_TIMESTAMP_MODE_INTERNAL_TIMER 0 4691 #define MLX5_MTUTC_TIMESTAMP_MODE_REAL_TIME 1 4692 4693 struct mlx5_ifc_crypto_operational_register_bits { 4694 u8 wrapped_crypto_operational[0x1]; 4695 u8 reserved_at_1[0x1b]; 4696 u8 kek_size[0x4]; 4697 u8 reserved_at_20[0x20]; 4698 u8 credential[0x140]; 4699 u8 kek[0x100]; 4700 u8 reserved_at_280[0x180]; 4701 }; 4702 4703 struct mlx5_ifc_crypto_caps_bits { 4704 u8 wrapped_crypto_operational[0x1]; 4705 u8 wrapped_crypto_going_to_commissioning[0x1]; 4706 u8 sw_wrapped_dek[0x1]; 4707 u8 synchronize_dek[0x1]; 4708 u8 int_kek_manual[0x1]; 4709 u8 int_kek_auto[0x1]; 4710 u8 reserved_at_6[0xd]; 4711 u8 sw_wrapped_dek_key_purpose[0x1]; 4712 u8 reserved_at_14[0x4]; 4713 u8 wrapped_import_method[0x8]; 4714 u8 reserved_at_20[0x3]; 4715 u8 log_dek_max_alloc[0x5]; 4716 u8 reserved_at_28[0x3]; 4717 u8 log_max_num_deks[0x5]; 4718 u8 reserved_at_30[0x3]; 4719 u8 log_max_num_import_keks[0x5]; 4720 u8 reserved_at_38[0x3]; 4721 u8 log_max_num_creds[0x5]; 4722 u8 failed_selftests[0x10]; 4723 u8 num_nv_import_keks[0x8]; 4724 u8 num_nv_credentials[0x8]; 4725 u8 reserved_at_60[0x3]; 4726 u8 log_dek_granularity[0x5]; 4727 u8 reserved_at_68[0x3]; 4728 u8 log_max_num_int_kek[0x5]; 4729 u8 sw_wrapped_dek_new[0x10]; 4730 u8 reserved_at_80[0x80]; 4731 u8 crypto_mmo_qp[0x1]; 4732 u8 crypto_aes_gcm_256_encrypt[0x1]; 4733 u8 crypto_aes_gcm_128_encrypt[0x1]; 4734 u8 crypto_aes_gcm_256_decrypt[0x1]; 4735 u8 crypto_aes_gcm_128_decrypt[0x1]; 4736 u8 gcm_auth_tag_128[0x1]; 4737 u8 gcm_auth_tag_96[0x1]; 4738 u8 reserved_at_107[0x3]; 4739 u8 log_crypto_mmo_max_size[0x6]; 4740 u8 reserved_at_110[0x10]; 4741 u8 reserved_at_120[0x6e0]; 4742 }; 4743 4744 struct mlx5_ifc_crypto_commissioning_register_bits { 4745 u8 token[0x1]; /* TODO: add size after PRM update */ 4746 }; 4747 4748 struct mlx5_ifc_import_kek_handle_register_bits { 4749 struct mlx5_ifc_crypto_login_bits crypto_login_object; 4750 struct mlx5_ifc_import_kek_bits import_kek_object; 4751 u8 reserved_at_200[0x4]; 4752 u8 write_operation[0x4]; 4753 u8 import_kek_id[0x18]; 4754 u8 reserved_at_220[0xe0]; 4755 }; 4756 4757 struct mlx5_ifc_credential_handle_register_bits { 4758 struct mlx5_ifc_crypto_login_bits crypto_login_object; 4759 struct mlx5_ifc_credential_bits credential_object; 4760 u8 reserved_at_200[0x4]; 4761 u8 write_operation[0x4]; 4762 u8 credential_id[0x18]; 4763 u8 reserved_at_220[0xe0]; 4764 }; 4765 4766 enum { 4767 MLX5_REGISTER_ADD_OPERATION = 0x1, 4768 MLX5_REGISTER_DELETE_OPERATION = 0x2, 4769 }; 4770 4771 struct mlx5_ifc_parse_graph_arc_bits { 4772 u8 start_inner_tunnel[0x1]; 4773 u8 reserved_at_1[0x7]; 4774 u8 arc_parse_graph_node[0x8]; 4775 u8 compare_condition_value[0x10]; 4776 u8 parse_graph_node_handle[0x20]; 4777 u8 reserved_at_40[0x40]; 4778 }; 4779 4780 struct mlx5_ifc_parse_graph_flow_match_sample_bits { 4781 u8 flow_match_sample_en[0x1]; 4782 u8 reserved_at_1[0x3]; 4783 u8 flow_match_sample_offset_mode[0x4]; 4784 u8 reserved_at_5[0x8]; 4785 u8 flow_match_sample_field_offset[0x10]; 4786 u8 reserved_at_32[0x4]; 4787 u8 flow_match_sample_field_offset_shift[0x4]; 4788 u8 flow_match_sample_field_base_offset[0x8]; 4789 u8 reserved_at_48[0xd]; 4790 u8 flow_match_sample_tunnel_mode[0x3]; 4791 u8 flow_match_sample_field_offset_mask[0x20]; 4792 u8 flow_match_sample_field_id[0x20]; 4793 }; 4794 4795 struct mlx5_ifc_parse_graph_flex_bits { 4796 u8 modify_field_select[0x40]; 4797 u8 reserved_at_64[0x20]; 4798 u8 header_length_base_value[0x10]; 4799 u8 reserved_at_112[0x4]; 4800 u8 header_length_field_shift[0x4]; 4801 u8 reserved_at_120[0x4]; 4802 u8 header_length_mode[0x4]; 4803 u8 header_length_field_offset[0x10]; 4804 u8 next_header_field_offset[0x10]; 4805 u8 reserved_at_160[0x12]; 4806 u8 head_anchor_id[0x6]; 4807 u8 reserved_at_178[0x3]; 4808 u8 next_header_field_size[0x5]; 4809 u8 header_length_field_mask[0x20]; 4810 u8 reserved_at_224[0x20]; 4811 struct mlx5_ifc_parse_graph_flow_match_sample_bits sample_table[0x8]; 4812 struct mlx5_ifc_parse_graph_arc_bits input_arc[0x8]; 4813 struct mlx5_ifc_parse_graph_arc_bits output_arc[0x8]; 4814 }; 4815 4816 struct mlx5_ifc_create_flex_parser_in_bits { 4817 struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr; 4818 struct mlx5_ifc_parse_graph_flex_bits flex; 4819 }; 4820 4821 struct mlx5_ifc_create_flex_parser_out_bits { 4822 struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr; 4823 struct mlx5_ifc_parse_graph_flex_bits flex; 4824 }; 4825 4826 struct mlx5_ifc_parse_graph_flex_out_bits { 4827 u8 status[0x8]; 4828 u8 reserved_at_8[0x18]; 4829 u8 syndrome[0x20]; 4830 u8 reserved_at_40[0x40]; 4831 struct mlx5_ifc_parse_graph_flex_bits capability; 4832 }; 4833 4834 struct regexp_params_field_select_bits { 4835 u8 reserved_at_0[0x1d]; 4836 u8 rof_mkey[0x1]; 4837 u8 stop_engine[0x1]; 4838 u8 reserved_at_1f[0x1]; 4839 }; 4840 4841 struct mlx5_ifc_regexp_params_bits { 4842 u8 reserved_at_0[0x1f]; 4843 u8 stop_engine[0x1]; 4844 u8 reserved_at_20[0x60]; 4845 u8 rof_mkey[0x20]; 4846 u8 rof_size[0x20]; 4847 u8 rof_mkey_va[0x40]; 4848 u8 reserved_at_100[0x80]; 4849 }; 4850 4851 struct mlx5_ifc_set_regexp_params_in_bits { 4852 u8 opcode[0x10]; 4853 u8 uid[0x10]; 4854 u8 reserved_at_20[0x10]; 4855 u8 op_mod[0x10]; 4856 u8 reserved_at_40[0x18]; 4857 u8 engine_id[0x8]; 4858 struct regexp_params_field_select_bits field_select; 4859 struct mlx5_ifc_regexp_params_bits regexp_params; 4860 }; 4861 4862 struct mlx5_ifc_set_regexp_params_out_bits { 4863 u8 status[0x8]; 4864 u8 reserved_at_8[0x18]; 4865 u8 syndrome[0x20]; 4866 u8 reserved_at_18[0x40]; 4867 }; 4868 4869 struct mlx5_ifc_query_regexp_params_in_bits { 4870 u8 opcode[0x10]; 4871 u8 uid[0x10]; 4872 u8 reserved_at_20[0x10]; 4873 u8 op_mod[0x10]; 4874 u8 reserved_at_40[0x18]; 4875 u8 engine_id[0x8]; 4876 u8 reserved[0x20]; 4877 }; 4878 4879 struct mlx5_ifc_query_regexp_params_out_bits { 4880 u8 status[0x8]; 4881 u8 reserved_at_8[0x18]; 4882 u8 syndrome[0x20]; 4883 u8 reserved[0x40]; 4884 struct mlx5_ifc_regexp_params_bits regexp_params; 4885 }; 4886 4887 struct mlx5_ifc_set_regexp_register_in_bits { 4888 u8 opcode[0x10]; 4889 u8 uid[0x10]; 4890 u8 reserved_at_20[0x10]; 4891 u8 op_mod[0x10]; 4892 u8 reserved_at_40[0x18]; 4893 u8 engine_id[0x8]; 4894 u8 register_address[0x20]; 4895 u8 register_data[0x20]; 4896 u8 reserved[0x60]; 4897 }; 4898 4899 struct mlx5_ifc_set_regexp_register_out_bits { 4900 u8 status[0x8]; 4901 u8 reserved_at_8[0x18]; 4902 u8 syndrome[0x20]; 4903 u8 reserved[0x40]; 4904 }; 4905 4906 struct mlx5_ifc_query_regexp_register_in_bits { 4907 u8 opcode[0x10]; 4908 u8 uid[0x10]; 4909 u8 reserved_at_20[0x10]; 4910 u8 op_mod[0x10]; 4911 u8 reserved_at_40[0x18]; 4912 u8 engine_id[0x8]; 4913 u8 register_address[0x20]; 4914 }; 4915 4916 struct mlx5_ifc_query_regexp_register_out_bits { 4917 u8 status[0x8]; 4918 u8 reserved_at_8[0x18]; 4919 u8 syndrome[0x20]; 4920 u8 reserved[0x20]; 4921 u8 register_data[0x20]; 4922 }; 4923 4924 /* Queue counters. */ 4925 struct mlx5_ifc_alloc_q_counter_out_bits { 4926 u8 status[0x8]; 4927 u8 reserved_at_8[0x18]; 4928 u8 syndrome[0x20]; 4929 u8 reserved_at_40[0x18]; 4930 u8 counter_set_id[0x8]; 4931 u8 reserved_at_60[0x20]; 4932 }; 4933 4934 struct mlx5_ifc_alloc_q_counter_in_bits { 4935 u8 opcode[0x10]; 4936 u8 uid[0x10]; 4937 u8 reserved_at_20[0x10]; 4938 u8 op_mod[0x10]; 4939 u8 reserved_at_40[0x40]; 4940 }; 4941 4942 struct mlx5_ifc_query_q_counter_out_bits { 4943 u8 status[0x8]; 4944 u8 reserved_at_8[0x18]; 4945 u8 syndrome[0x20]; 4946 u8 reserved_at_40[0x40]; 4947 u8 rx_write_requests[0x20]; 4948 u8 reserved_at_a0[0x20]; 4949 u8 rx_read_requests[0x20]; 4950 u8 reserved_at_e0[0x20]; 4951 u8 rx_atomic_requests[0x20]; 4952 u8 reserved_at_120[0x20]; 4953 u8 rx_dct_connect[0x20]; 4954 u8 reserved_at_160[0x20]; 4955 u8 out_of_buffer[0x20]; 4956 u8 reserved_at_1a0[0x20]; 4957 u8 out_of_sequence[0x20]; 4958 u8 reserved_at_1e0[0x20]; 4959 u8 duplicate_request[0x20]; 4960 u8 reserved_at_220[0x20]; 4961 u8 rnr_nak_retry_err[0x20]; 4962 u8 reserved_at_260[0x20]; 4963 u8 packet_seq_err[0x20]; 4964 u8 reserved_at_2a0[0x20]; 4965 u8 implied_nak_seq_err[0x20]; 4966 u8 reserved_at_2e0[0x20]; 4967 u8 local_ack_timeout_err[0x20]; 4968 u8 reserved_at_320[0xa0]; 4969 u8 resp_local_length_error[0x20]; 4970 u8 req_local_length_error[0x20]; 4971 u8 resp_local_qp_error[0x20]; 4972 u8 local_operation_error[0x20]; 4973 u8 resp_local_protection[0x20]; 4974 u8 req_local_protection[0x20]; 4975 u8 resp_cqe_error[0x20]; 4976 u8 req_cqe_error[0x20]; 4977 u8 req_mw_binding[0x20]; 4978 u8 req_bad_response[0x20]; 4979 u8 req_remote_invalid_request[0x20]; 4980 u8 resp_remote_invalid_request[0x20]; 4981 u8 req_remote_access_errors[0x20]; 4982 u8 resp_remote_access_errors[0x20]; 4983 u8 req_remote_operation_errors[0x20]; 4984 u8 req_transport_retries_exceeded[0x20]; 4985 u8 cq_overflow[0x20]; 4986 u8 resp_cqe_flush_error[0x20]; 4987 u8 req_cqe_flush_error[0x20]; 4988 u8 reserved_at_620[0x1e0]; 4989 }; 4990 4991 struct mlx5_ifc_query_q_counter_in_bits { 4992 u8 opcode[0x10]; 4993 u8 uid[0x10]; 4994 u8 reserved_at_20[0x10]; 4995 u8 op_mod[0x10]; 4996 u8 reserved_at_40[0x80]; 4997 u8 clear[0x1]; 4998 u8 reserved_at_c1[0x1f]; 4999 u8 reserved_at_e0[0x18]; 5000 u8 counter_set_id[0x8]; 5001 }; 5002 5003 enum { 5004 FS_FT_NIC_RX = 0x0, 5005 FS_FT_NIC_TX = 0x1, 5006 FS_FT_FDB = 0x4, 5007 FS_FT_FDB_RX = 0xa, 5008 FS_FT_FDB_TX = 0xb, 5009 }; 5010 5011 struct mlx5_ifc_flow_table_context_bits { 5012 u8 reformat_en[0x1]; 5013 u8 decap_en[0x1]; 5014 u8 sw_owner[0x1]; 5015 u8 termination_table[0x1]; 5016 u8 table_miss_action[0x4]; 5017 u8 level[0x8]; 5018 u8 rtc_valid[0x1]; 5019 u8 reserved_at_11[0x7]; 5020 u8 log_size[0x8]; 5021 5022 u8 reserved_at_20[0x8]; 5023 u8 table_miss_id[0x18]; 5024 5025 u8 reserved_at_40[0x8]; 5026 u8 lag_master_next_table_id[0x18]; 5027 5028 u8 reserved_at_60[0x60]; 5029 5030 union { 5031 struct { 5032 u8 rtc_id_0[0x20]; 5033 u8 rtc_id_1[0x20]; 5034 u8 reserved_at_100[0x40]; 5035 }; 5036 struct { 5037 u8 sw_owner_icm_root_1[0x40]; 5038 u8 sw_owner_icm_root_0[0x40]; 5039 }; 5040 }; 5041 }; 5042 5043 struct mlx5_ifc_create_flow_table_in_bits { 5044 u8 opcode[0x10]; 5045 u8 uid[0x10]; 5046 5047 u8 reserved_at_20[0x10]; 5048 u8 op_mod[0x10]; 5049 5050 u8 other_vport[0x1]; 5051 u8 reserved_at_41[0xf]; 5052 u8 vport_number[0x10]; 5053 5054 u8 reserved_at_60[0x20]; 5055 5056 u8 table_type[0x8]; 5057 u8 reserved_at_88[0x18]; 5058 5059 u8 reserved_at_a0[0x20]; 5060 5061 struct mlx5_ifc_flow_table_context_bits flow_table_context; 5062 }; 5063 5064 struct mlx5_ifc_create_flow_table_out_bits { 5065 u8 status[0x8]; 5066 u8 icm_address_63_40[0x18]; 5067 u8 syndrome[0x20]; 5068 u8 icm_address_39_32[0x8]; 5069 u8 table_id[0x18]; 5070 u8 icm_address_31_0[0x20]; 5071 }; 5072 5073 struct mlx5_ifc_query_flow_table_in_bits { 5074 u8 opcode[0x10]; 5075 u8 uid[0x10]; 5076 5077 u8 vhca_tunnel_id[0x10]; 5078 u8 op_mod[0x10]; 5079 5080 u8 other_vport[0x1]; 5081 u8 reserved_at_41[0xf]; 5082 u8 vport_number[0x10]; 5083 5084 u8 reserved_at_60[0x20]; 5085 5086 u8 table_type[0x8]; 5087 u8 reserved_at_88[0x18]; 5088 5089 u8 reserved_at_a0[0x8]; 5090 u8 table_id[0x18]; 5091 5092 u8 reserved_at_c0[0x140]; 5093 }; 5094 5095 struct mlx5_ifc_query_flow_table_out_bits { 5096 u8 status[0x8]; 5097 u8 reserved_at_8[0x18]; 5098 5099 u8 syndrome[0x20]; 5100 5101 u8 reserved_at_40[0x80]; 5102 5103 struct mlx5_ifc_flow_table_context_bits flow_table_context; 5104 }; 5105 5106 enum mlx5_flow_destination_type { 5107 MLX5_FLOW_DESTINATION_TYPE_VPORT = 0x0, 5108 MLX5_FLOW_DESTINATION_TYPE_FLOW_TABLE = 0x1, 5109 MLX5_FLOW_DESTINATION_TYPE_TIR = 0x2, 5110 }; 5111 5112 enum mlx5_flow_context_action { 5113 MLX5_FLOW_CONTEXT_ACTION_DROP = 1 << 1, 5114 MLX5_FLOW_CONTEXT_ACTION_FWD_DEST = 1 << 2, 5115 MLX5_FLOW_CONTEXT_ACTION_REFORMAT = 1 << 4, 5116 MLX5_FLOW_CONTEXT_ACTION_DECRYPT = 1 << 12, 5117 MLX5_FLOW_CONTEXT_ACTION_ENCRYPT = 1 << 13, 5118 }; 5119 5120 enum mlx5_flow_context_flow_source { 5121 MLX5_FLOW_CONTEXT_FLOW_SOURCE_ANY_VPORT = 0x0, 5122 MLX5_FLOW_CONTEXT_FLOW_SOURCE_UPLINK = 0x1, 5123 MLX5_FLOW_CONTEXT_FLOW_SOURCE_LOCAL_VPORT = 0x2, 5124 }; 5125 5126 struct mlx5_ifc_set_fte_out_bits { 5127 u8 status[0x8]; 5128 u8 reserved_at_8[0x18]; 5129 u8 syndrome[0x20]; 5130 u8 reserved_at_40[0x40]; 5131 }; 5132 5133 struct mlx5_ifc_dest_format_bits { 5134 u8 destination_type[0x8]; 5135 u8 destination_id[0x18]; 5136 u8 destination_eswitch_owner_vhca_id_valid[0x1]; 5137 u8 packet_reformat[0x1]; 5138 u8 reserved_at_22[0xe]; 5139 u8 destination_eswitch_owner_vhca_id[0x10]; 5140 }; 5141 5142 struct mlx5_ifc_flow_counter_list_bits { 5143 u8 flow_counter_id[0x20]; 5144 u8 reserved_at_20[0x20]; 5145 }; 5146 5147 union mlx5_ifc_dest_format_flow_counter_list_auto_bits { 5148 struct mlx5_ifc_dest_format_bits dest_format; 5149 struct mlx5_ifc_flow_counter_list_bits flow_counter_list; 5150 u8 reserved_at_0[0x40]; 5151 }; 5152 5153 struct mlx5_ifc_extended_dest_format_bits { 5154 struct mlx5_ifc_dest_format_bits destination_entry; 5155 5156 u8 packet_reformat_id[0x20]; 5157 5158 u8 reserved_at_60[0x20]; 5159 }; 5160 5161 #define MLX5_IFC_MULTI_PATH_FT_MAX_LEVEL 64 5162 5163 #ifdef PEDANTIC 5164 #pragma GCC diagnostic ignored "-Wpedantic" 5165 #endif 5166 struct mlx5_ifc_flow_context_bits { 5167 u8 reserved_at_00[0x20]; 5168 u8 group_id[0x20]; 5169 u8 reserved_at_40[0x8]; 5170 u8 flow_tag[0x18]; 5171 u8 reserved_at_60[0x10]; 5172 u8 action[0x10]; 5173 u8 extended_destination[0x1]; 5174 u8 reserved_at_81[0x1]; 5175 u8 flow_source[0x2]; 5176 u8 encrypt_decrypt_type[0x4]; 5177 u8 destination_list_size[0x18]; 5178 u8 reserved_at_a0[0x8]; 5179 u8 flow_counter_list_size[0x18]; 5180 u8 packet_reformat_id[0x20]; 5181 u8 reserved_at_e0[0x40]; 5182 u8 encrypt_decrypt_obj_id[0x20]; 5183 u8 reserved_at_140[0x16c0]; 5184 union mlx5_ifc_dest_format_flow_counter_list_auto_bits destination[]; 5185 }; 5186 5187 struct mlx5_ifc_set_fte_in_bits { 5188 u8 opcode[0x10]; 5189 u8 reserved_at_10[0x10]; 5190 u8 reserved_at_20[0x10]; 5191 u8 op_mod[0x10]; 5192 u8 other_vport[0x1]; 5193 u8 reserved_at_41[0xf]; 5194 u8 vport_number[0x10]; 5195 u8 reserved_at_60[0x20]; 5196 u8 table_type[0x8]; 5197 u8 reserved_at_88[0x18]; 5198 u8 reserved_at_a0[0x8]; 5199 u8 table_id[0x18]; 5200 u8 ignore_flow_level[0x1]; 5201 u8 reserved_at_c1[0x17]; 5202 u8 modify_enable_mask[0x8]; 5203 u8 reserved_at_e0[0x20]; 5204 u8 flow_index[0x20]; 5205 u8 reserved_at_120[0xe0]; 5206 struct mlx5_ifc_flow_context_bits flow_context; 5207 }; 5208 5209 struct mlx5_ifc_create_flow_group_in_bits { 5210 u8 opcode[0x10]; 5211 u8 reserved_at_10[0x10]; 5212 u8 reserved_at_20[0x20]; 5213 u8 other_vport[0x1]; 5214 u8 reserved_at_41[0xf]; 5215 u8 vport_number[0x10]; 5216 u8 reserved_at_60[0x20]; 5217 u8 table_type[0x8]; 5218 u8 reserved_at_88[0x18]; 5219 u8 reserved_at_a0[0x8]; 5220 u8 table_id[0x18]; 5221 u8 reserved_at_c0[0x1f40]; 5222 }; 5223 5224 struct mlx5_ifc_create_flow_group_out_bits { 5225 u8 status[0x8]; 5226 u8 reserved_at_8[0x18]; 5227 u8 syndrome[0x20]; 5228 u8 reserved_at_40[0x8]; 5229 u8 group_id[0x18]; 5230 u8 reserved_at_60[0x20]; 5231 }; 5232 5233 enum { 5234 MLX5_IFC_MODIFY_FLOW_TABLE_MISS_ACTION = 1 << 0, 5235 MLX5_IFC_MODIFY_FLOW_TABLE_RTC_ID = 1 << 1, 5236 }; 5237 5238 enum { 5239 MLX5_IFC_MODIFY_FLOW_TABLE_MISS_ACTION_DEFAULT = 0, 5240 MLX5_IFC_MODIFY_FLOW_TABLE_MISS_ACTION_GOTO_TBL = 1, 5241 }; 5242 5243 struct mlx5_ifc_modify_flow_table_in_bits { 5244 u8 opcode[0x10]; 5245 u8 uid[0x10]; 5246 5247 u8 reserved_at_20[0x10]; 5248 u8 op_mod[0x10]; 5249 5250 u8 reserved_at_40[0x10]; 5251 u8 vport_number[0x10]; 5252 5253 u8 reserved_at_60[0x10]; 5254 u8 modify_field_select[0x10]; 5255 5256 u8 table_type[0x8]; 5257 u8 reserved_at_88[0x18]; 5258 5259 u8 reserved_at_a0[0x8]; 5260 u8 table_id[0x18]; 5261 5262 struct mlx5_ifc_flow_table_context_bits flow_table_context; 5263 }; 5264 5265 struct mlx5_ifc_modify_flow_table_out_bits { 5266 u8 status[0x8]; 5267 u8 reserved_at_8[0x18]; 5268 5269 u8 syndrome[0x20]; 5270 5271 u8 reserved_at_40[0x60]; 5272 }; 5273 5274 struct mlx5_ifc_packet_reformat_context_in_bits { 5275 u8 reformat_type[0x8]; 5276 u8 reserved_at_8[0x4]; 5277 u8 reformat_param_0[0x4]; 5278 u8 reserved_at_16[0x6]; 5279 u8 reformat_data_size[0xa]; 5280 5281 u8 reformat_param_1[0x8]; 5282 u8 reserved_at_40[0x8]; 5283 u8 reformat_data[6][0x8]; 5284 5285 u8 more_reformat_data[][0x8]; 5286 }; 5287 5288 struct mlx5_ifc_alloc_packet_reformat_context_in_bits { 5289 u8 opcode[0x10]; 5290 u8 uid[0x10]; 5291 5292 u8 reserved_at_20[0x10]; 5293 u8 op_mod[0x10]; 5294 5295 u8 reserved_at_40[0xa0]; 5296 5297 u8 packet_reformat_context[]; 5298 }; 5299 5300 struct mlx5_ifc_alloc_packet_reformat_out_bits { 5301 u8 status[0x8]; 5302 u8 reserved_at_8[0x18]; 5303 5304 u8 syndrome[0x20]; 5305 5306 u8 packet_reformat_id[0x20]; 5307 5308 u8 reserved_at_60[0x20]; 5309 }; 5310 5311 /* CQE format mask. */ 5312 #define MLX5E_CQE_FORMAT_MASK 0xc 5313 5314 /* MPW opcode. */ 5315 #define MLX5_OPC_MOD_MPW 0x01 5316 5317 /* Compressed Rx CQE structure. */ 5318 struct mlx5_mini_cqe8 { 5319 union { 5320 uint32_t rx_hash_result; 5321 struct { 5322 union { 5323 uint16_t checksum; 5324 uint16_t flow_tag_high; 5325 struct { 5326 uint8_t reserved; 5327 uint8_t hdr_type; 5328 }; 5329 }; 5330 uint16_t stride_idx; 5331 }; 5332 struct { 5333 uint16_t wqe_counter; 5334 uint8_t validity_iteration_count; 5335 uint8_t s_wqe_opcode; 5336 } s_wqe_info; 5337 }; 5338 union { 5339 uint32_t byte_cnt_flow; 5340 uint32_t byte_cnt; 5341 }; 5342 }; 5343 5344 /* Mini CQE responder format. */ 5345 enum { 5346 MLX5_CQE_RESP_FORMAT_HASH = 0x0, 5347 MLX5_CQE_RESP_FORMAT_CSUM = 0x1, 5348 MLX5_CQE_RESP_FORMAT_FTAG_STRIDX = 0x2, 5349 MLX5_CQE_RESP_FORMAT_CSUM_STRIDX = 0x3, 5350 MLX5_CQE_RESP_FORMAT_L34H_STRIDX = 0x4, 5351 }; 5352 5353 /* srTCM PRM flow meter parameters. */ 5354 enum { 5355 MLX5_FLOW_COLOR_RED = 0, 5356 MLX5_FLOW_COLOR_YELLOW, 5357 MLX5_FLOW_COLOR_GREEN, 5358 MLX5_FLOW_COLOR_UNDEFINED, 5359 }; 5360 5361 /* Maximum value of srTCM & trTCM metering parameters. */ 5362 #define MLX5_SRTCM_XBS_MAX (0xFF * (1ULL << 0x1F)) 5363 #define MLX5_SRTCM_XIR_MAX (8 * (1ULL << 30) * 0xFF) 5364 5365 /* The bits meter color use. */ 5366 #define MLX5_MTR_COLOR_BITS 8 5367 5368 /* The bit size of one register. */ 5369 #define MLX5_REG_BITS 32 5370 5371 /* Idle bits for non-color usage in color register. */ 5372 #define MLX5_MTR_IDLE_BITS_IN_COLOR_REG (MLX5_REG_BITS - MLX5_MTR_COLOR_BITS) 5373 5374 /* Length mode of dynamic flex parser graph node. */ 5375 enum mlx5_parse_graph_node_len_mode { 5376 MLX5_GRAPH_NODE_LEN_FIXED = 0x0, 5377 MLX5_GRAPH_NODE_LEN_FIELD = 0x1, 5378 MLX5_GRAPH_NODE_LEN_BITMASK = 0x2, 5379 }; 5380 5381 /* Offset mode of the samples of flex parser. */ 5382 enum mlx5_parse_graph_flow_match_sample_offset_mode { 5383 MLX5_GRAPH_SAMPLE_OFFSET_FIXED = 0x0, 5384 MLX5_GRAPH_SAMPLE_OFFSET_FIELD = 0x1, 5385 MLX5_GRAPH_SAMPLE_OFFSET_BITMASK = 0x2, 5386 }; 5387 5388 enum mlx5_parse_graph_flow_match_sample_tunnel_mode { 5389 MLX5_GRAPH_SAMPLE_TUNNEL_OUTER = 0x0, 5390 MLX5_GRAPH_SAMPLE_TUNNEL_INNER = 0x1, 5391 MLX5_GRAPH_SAMPLE_TUNNEL_FIRST = 0x2 5392 }; 5393 5394 /* Node index for an input / output arc of the flex parser graph. */ 5395 enum mlx5_parse_graph_arc_node_index { 5396 MLX5_GRAPH_ARC_NODE_NULL = 0x0, 5397 MLX5_GRAPH_ARC_NODE_HEAD = 0x1, 5398 MLX5_GRAPH_ARC_NODE_MAC = 0x2, 5399 MLX5_GRAPH_ARC_NODE_IP = 0x3, 5400 MLX5_GRAPH_ARC_NODE_GRE = 0x4, 5401 MLX5_GRAPH_ARC_NODE_UDP = 0x5, 5402 MLX5_GRAPH_ARC_NODE_MPLS = 0x6, 5403 MLX5_GRAPH_ARC_NODE_TCP = 0x7, 5404 MLX5_GRAPH_ARC_NODE_VXLAN_GPE = 0x8, 5405 MLX5_GRAPH_ARC_NODE_GENEVE = 0x9, 5406 MLX5_GRAPH_ARC_NODE_IPSEC_ESP = 0xa, 5407 MLX5_GRAPH_ARC_NODE_IPV4 = 0xb, 5408 MLX5_GRAPH_ARC_NODE_IPV6 = 0xc, 5409 MLX5_GRAPH_ARC_NODE_PROGRAMMABLE = 0x1f, 5410 }; 5411 5412 enum mlx5_packet_reformat_context_reformat_type { 5413 MLX5_PACKET_REFORMAT_CONTEXT_REFORMAT_TYPE_L2_TO_L2_TUNNEL = 0x2, 5414 MLX5_PACKET_REFORMAT_CONTEXT_REFORMAT_TYPE_L2_TO_L3_TUNNEL = 0x4, 5415 MLX5_PACKET_REFORMAT_CONTEXT_REFORMAT_TYPE_ADD_ESP_TRANSPORT_OVER_IPV4 = 0x5, 5416 MLX5_PACKET_REFORMAT_CONTEXT_REFORMAT_TYPE_L2_TO_L3_ESP_TUNNEL = 0x6, 5417 MLX5_PACKET_REFORMAT_CONTEXT_REFORMAT_TYPE_ADD_ESP_TRANSPORT_OVER_UDPV4 = 0x7, 5418 MLX5_PACKET_REFORMAT_CONTEXT_REFORMAT_TYPE_DEL_ESP_TRANSPORT = 0x8, 5419 MLX5_PACKET_REFORMAT_CONTEXT_REFORMAT_TYPE_L3_ESP_TUNNEL_TO_L2 = 0x9, 5420 MLX5_PACKET_REFORMAT_CONTEXT_REFORMAT_TYPE_DEL_ESP_TRANSPORT_OVER_UDP = 0xA, 5421 MLX5_PACKET_REFORMAT_CONTEXT_REFORMAT_TYPE_ADD_ESP_TRANSPORT_OVER_IPV6 = 0xB, 5422 MLX5_PACKET_REFORMAT_CONTEXT_REFORMAT_TYPE_ADD_ESP_TRANSPORT_OVER_UDPV6 = 0xC, 5423 MLX5_PACKET_REFORMAT_CONTEXT_REFORMAT_TYPE_ADD_NISP_TNL = 0xD, 5424 MLX5_PACKET_REFORMAT_CONTEXT_REFORMAT_TYPE_REMOVE_NISP_TNL = 0xE, 5425 }; 5426 5427 #define MLX5_PARSE_GRAPH_FLOW_SAMPLE_MAX 8 5428 #define MLX5_PARSE_GRAPH_IN_ARC_MAX 8 5429 #define MLX5_PARSE_GRAPH_OUT_ARC_MAX 8 5430 5431 /** 5432 * Convert a user mark to flow mark. 5433 * 5434 * @param val 5435 * Mark value to convert. 5436 * 5437 * @return 5438 * Converted mark value. 5439 */ 5440 static inline uint32_t 5441 mlx5_flow_mark_set(uint32_t val) 5442 { 5443 uint32_t ret; 5444 5445 /* 5446 * Add one to the user value to differentiate un-marked flows from 5447 * marked flows, if the ID is equal to MLX5_FLOW_MARK_DEFAULT it 5448 * remains untouched. 5449 */ 5450 if (val != MLX5_FLOW_MARK_DEFAULT) 5451 ++val; 5452 #if RTE_BYTE_ORDER == RTE_LITTLE_ENDIAN 5453 /* 5454 * Mark is 24 bits (minus reserved values) but is stored on a 32 bit 5455 * word, byte-swapped by the kernel on little-endian systems. In this 5456 * case, left-shifting the resulting big-endian value ensures the 5457 * least significant 24 bits are retained when converting it back. 5458 */ 5459 ret = rte_cpu_to_be_32(val) >> 8; 5460 #else 5461 ret = val; 5462 #endif 5463 return ret; 5464 } 5465 5466 /** 5467 * Convert a mark to user mark. 5468 * 5469 * @param val 5470 * Mark value to convert. 5471 * 5472 * @return 5473 * Converted mark value. 5474 */ 5475 static inline uint32_t 5476 mlx5_flow_mark_get(uint32_t val) 5477 { 5478 /* 5479 * Subtract one from the retrieved value. It was added by 5480 * mlx5_flow_mark_set() to distinguish unmarked flows. 5481 */ 5482 #if RTE_BYTE_ORDER == RTE_LITTLE_ENDIAN 5483 return (val >> 8) - 1; 5484 #else 5485 return val - 1; 5486 #endif 5487 } 5488 5489 /** 5490 * Convert a timestamp format to configure settings in the queue context. 5491 * 5492 * @param val 5493 * timestamp format supported by the queue. 5494 * 5495 * @return 5496 * Converted timestamp format settings. 5497 */ 5498 static inline uint32_t 5499 mlx5_ts_format_conv(uint32_t ts_format) 5500 { 5501 return ts_format == MLX5_HCA_CAP_TIMESTAMP_FORMAT_FR ? 5502 MLX5_QPC_TIMESTAMP_FORMAT_FREE_RUNNING : 5503 MLX5_QPC_TIMESTAMP_FORMAT_DEFAULT; 5504 } 5505 5506 #endif /* RTE_PMD_MLX5_PRM_H_ */ 5507