1 /* SPDX-License-Identifier: BSD-3-Clause 2 * Copyright 2018 Mellanox Technologies, Ltd 3 */ 4 5 #include <unistd.h> 6 7 #include <rte_errno.h> 8 #include <rte_malloc.h> 9 #include <rte_eal_paging.h> 10 11 #include "mlx5_prm.h" 12 #include "mlx5_devx_cmds.h" 13 #include "mlx5_common_log.h" 14 #include "mlx5_malloc.h" 15 16 /* FW writes status value to the OUT buffer at offset 00H */ 17 #define MLX5_FW_STATUS(o) MLX5_GET(general_obj_out_cmd_hdr, (o), status) 18 /* FW writes syndrome value to the OUT buffer at offset 04H */ 19 #define MLX5_FW_SYNDROME(o) MLX5_GET(general_obj_out_cmd_hdr, (o), syndrome) 20 21 #define MLX5_DEVX_ERR_RC(x) ((x) > 0 ? -(x) : ((x) < 0 ? (x) : -1)) 22 23 #define DEVX_DRV_LOG(level, out, reason, param, value) \ 24 do { \ 25 /* \ 26 * Some (old) GCC compilers like 7.5.0 and aarch64 GCC 7.1-2017.08 \ 27 * do not expand correctly when the macro invoked when the `param` \ 28 * is `NULL`. \ 29 * Use `local_param` to avoid direct `NULL` expansion. \ 30 */ \ 31 const char *local_param = (const char *)param; \ 32 \ 33 rte_errno = errno; \ 34 if (!local_param) { \ 35 DRV_LOG(level, \ 36 "DevX %s failed errno=%d status=%#x syndrome=%#x", \ 37 (reason), errno, MLX5_FW_STATUS((out)), \ 38 MLX5_FW_SYNDROME((out))); \ 39 } else { \ 40 DRV_LOG(level, \ 41 "DevX %s %s=%#X failed errno=%d status=%#x syndrome=%#x",\ 42 (reason), local_param, (value), errno, \ 43 MLX5_FW_STATUS((out)), MLX5_FW_SYNDROME((out))); \ 44 } \ 45 } while (0) 46 47 static void * 48 mlx5_devx_get_hca_cap(void *ctx, uint32_t *in, uint32_t *out, 49 int *err, uint32_t flags) 50 { 51 const size_t size_in = MLX5_ST_SZ_DW(query_hca_cap_in) * sizeof(int); 52 const size_t size_out = MLX5_ST_SZ_DW(query_hca_cap_out) * sizeof(int); 53 int rc; 54 55 memset(in, 0, size_in); 56 memset(out, 0, size_out); 57 MLX5_SET(query_hca_cap_in, in, opcode, MLX5_CMD_OP_QUERY_HCA_CAP); 58 MLX5_SET(query_hca_cap_in, in, op_mod, flags); 59 rc = mlx5_glue->devx_general_cmd(ctx, in, size_in, out, size_out); 60 if (rc || MLX5_FW_STATUS(out)) { 61 DEVX_DRV_LOG(ERR, out, "HCA capabilities", "func", flags >> 1); 62 if (err) 63 *err = MLX5_DEVX_ERR_RC(rc); 64 return NULL; 65 } 66 if (err) 67 *err = 0; 68 return MLX5_ADDR_OF(query_hca_cap_out, out, capability); 69 } 70 71 /** 72 * Perform read access to the registers. Reads data from register 73 * and writes ones to the specified buffer. 74 * 75 * @param[in] ctx 76 * Context returned from mlx5 open_device() glue function. 77 * @param[in] reg_id 78 * Register identifier according to the PRM. 79 * @param[in] arg 80 * Register access auxiliary parameter according to the PRM. 81 * @param[out] data 82 * Pointer to the buffer to store read data. 83 * @param[in] dw_cnt 84 * Buffer size in double words. 85 * 86 * @return 87 * 0 on success, a negative value otherwise. 88 */ 89 int 90 mlx5_devx_cmd_register_read(void *ctx, uint16_t reg_id, uint32_t arg, 91 uint32_t *data, uint32_t dw_cnt) 92 { 93 uint32_t in[MLX5_ST_SZ_DW(access_register_in)] = {0}; 94 uint32_t out[MLX5_ST_SZ_DW(access_register_out) + 95 MLX5_ACCESS_REGISTER_DATA_DWORD_MAX] = {0}; 96 int rc; 97 98 MLX5_ASSERT(data && dw_cnt); 99 MLX5_ASSERT(dw_cnt <= MLX5_ACCESS_REGISTER_DATA_DWORD_MAX); 100 if (dw_cnt > MLX5_ACCESS_REGISTER_DATA_DWORD_MAX) { 101 DRV_LOG(ERR, "Not enough buffer for register read data"); 102 return -1; 103 } 104 MLX5_SET(access_register_in, in, opcode, 105 MLX5_CMD_OP_ACCESS_REGISTER_USER); 106 MLX5_SET(access_register_in, in, op_mod, 107 MLX5_ACCESS_REGISTER_IN_OP_MOD_READ); 108 MLX5_SET(access_register_in, in, register_id, reg_id); 109 MLX5_SET(access_register_in, in, argument, arg); 110 rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out, 111 MLX5_ST_SZ_BYTES(access_register_out) + 112 sizeof(uint32_t) * dw_cnt); 113 if (rc || MLX5_FW_STATUS(out)) { 114 DEVX_DRV_LOG(DEBUG, out, "read access", "NIC register", reg_id); 115 return MLX5_DEVX_ERR_RC(rc); 116 } 117 memcpy(data, &out[MLX5_ST_SZ_DW(access_register_out)], 118 dw_cnt * sizeof(uint32_t)); 119 return 0; 120 } 121 122 /** 123 * Perform write access to the registers. 124 * 125 * @param[in] ctx 126 * Context returned from mlx5 open_device() glue function. 127 * @param[in] reg_id 128 * Register identifier according to the PRM. 129 * @param[in] arg 130 * Register access auxiliary parameter according to the PRM. 131 * @param[out] data 132 * Pointer to the buffer containing data to write. 133 * @param[in] dw_cnt 134 * Buffer size in double words (32bit units). 135 * 136 * @return 137 * 0 on success, a negative value otherwise. 138 */ 139 int 140 mlx5_devx_cmd_register_write(void *ctx, uint16_t reg_id, uint32_t arg, 141 uint32_t *data, uint32_t dw_cnt) 142 { 143 uint32_t in[MLX5_ST_SZ_DW(access_register_in) + 144 MLX5_ACCESS_REGISTER_DATA_DWORD_MAX] = {0}; 145 uint32_t out[MLX5_ST_SZ_DW(access_register_out)] = {0}; 146 int rc; 147 void *ptr; 148 149 MLX5_ASSERT(data && dw_cnt); 150 MLX5_ASSERT(dw_cnt <= MLX5_ACCESS_REGISTER_DATA_DWORD_MAX); 151 if (dw_cnt > MLX5_ACCESS_REGISTER_DATA_DWORD_MAX) { 152 DRV_LOG(ERR, "Data to write exceeds max size"); 153 return -1; 154 } 155 MLX5_SET(access_register_in, in, opcode, 156 MLX5_CMD_OP_ACCESS_REGISTER_USER); 157 MLX5_SET(access_register_in, in, op_mod, 158 MLX5_ACCESS_REGISTER_IN_OP_MOD_WRITE); 159 MLX5_SET(access_register_in, in, register_id, reg_id); 160 MLX5_SET(access_register_in, in, argument, arg); 161 ptr = MLX5_ADDR_OF(access_register_in, in, register_data); 162 memcpy(ptr, data, dw_cnt * sizeof(uint32_t)); 163 rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out, sizeof(out)); 164 if (rc || MLX5_FW_STATUS(out)) { 165 DEVX_DRV_LOG(ERR, out, "write access", "NIC register", reg_id); 166 return MLX5_DEVX_ERR_RC(rc); 167 } 168 rc = mlx5_glue->devx_general_cmd(ctx, in, 169 MLX5_ST_SZ_BYTES(access_register_in) + 170 dw_cnt * sizeof(uint32_t), 171 out, sizeof(out)); 172 if (rc || MLX5_FW_STATUS(out)) { 173 DEVX_DRV_LOG(ERR, out, "write access", "NIC register", reg_id); 174 return MLX5_DEVX_ERR_RC(rc); 175 } 176 return 0; 177 } 178 179 struct mlx5_devx_obj * 180 mlx5_devx_cmd_flow_counter_alloc_general(void *ctx, 181 struct mlx5_devx_counter_attr *attr) 182 { 183 struct mlx5_devx_obj *dcs = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*dcs), 184 0, SOCKET_ID_ANY); 185 uint32_t in[MLX5_ST_SZ_DW(alloc_flow_counter_in)] = {0}; 186 uint32_t out[MLX5_ST_SZ_DW(alloc_flow_counter_out)] = {0}; 187 188 if (!dcs) { 189 rte_errno = ENOMEM; 190 return NULL; 191 } 192 MLX5_SET(alloc_flow_counter_in, in, opcode, 193 MLX5_CMD_OP_ALLOC_FLOW_COUNTER); 194 if (attr->bulk_log_max_alloc) 195 MLX5_SET(alloc_flow_counter_in, in, flow_counter_bulk_log_size, 196 attr->flow_counter_bulk_log_size); 197 else 198 MLX5_SET(alloc_flow_counter_in, in, flow_counter_bulk, 199 attr->bulk_n_128); 200 if (attr->pd_valid) 201 MLX5_SET(alloc_flow_counter_in, in, pd, attr->pd); 202 dcs->obj = mlx5_glue->devx_obj_create(ctx, in, 203 sizeof(in), out, sizeof(out)); 204 if (!dcs->obj) { 205 DRV_LOG(ERR, "Can't allocate counters - error %d", errno); 206 rte_errno = errno; 207 mlx5_free(dcs); 208 return NULL; 209 } 210 dcs->id = MLX5_GET(alloc_flow_counter_out, out, flow_counter_id); 211 return dcs; 212 } 213 214 /** 215 * Allocate flow counters via devx interface. 216 * 217 * @param[in] ctx 218 * Context returned from mlx5 open_device() glue function. 219 * @param dcs 220 * Pointer to counters properties structure to be filled by the routine. 221 * @param bulk_n_128 222 * Bulk counter numbers in 128 counters units. 223 * 224 * @return 225 * Pointer to counter object on success, a negative value otherwise and 226 * rte_errno is set. 227 */ 228 struct mlx5_devx_obj * 229 mlx5_devx_cmd_flow_counter_alloc(void *ctx, uint32_t bulk_n_128) 230 { 231 struct mlx5_devx_obj *dcs = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*dcs), 232 0, SOCKET_ID_ANY); 233 uint32_t in[MLX5_ST_SZ_DW(alloc_flow_counter_in)] = {0}; 234 uint32_t out[MLX5_ST_SZ_DW(alloc_flow_counter_out)] = {0}; 235 236 if (!dcs) { 237 rte_errno = ENOMEM; 238 return NULL; 239 } 240 MLX5_SET(alloc_flow_counter_in, in, opcode, 241 MLX5_CMD_OP_ALLOC_FLOW_COUNTER); 242 MLX5_SET(alloc_flow_counter_in, in, flow_counter_bulk, bulk_n_128); 243 dcs->obj = mlx5_glue->devx_obj_create(ctx, in, 244 sizeof(in), out, sizeof(out)); 245 if (!dcs->obj) { 246 DEVX_DRV_LOG(ERR, out, "allocate counters", NULL, 0); 247 mlx5_free(dcs); 248 return NULL; 249 } 250 dcs->id = MLX5_GET(alloc_flow_counter_out, out, flow_counter_id); 251 return dcs; 252 } 253 254 /** 255 * Query flow counters values. 256 * 257 * @param[in] dcs 258 * devx object that was obtained from mlx5_devx_cmd_fc_alloc. 259 * @param[in] clear 260 * Whether hardware should clear the counters after the query or not. 261 * @param[in] n_counters 262 * 0 in case of 1 counter to read, otherwise the counter number to read. 263 * @param pkts 264 * The number of packets that matched the flow. 265 * @param bytes 266 * The number of bytes that matched the flow. 267 * @param mkey 268 * The mkey key for batch query. 269 * @param addr 270 * The address in the mkey range for batch query. 271 * @param cmd_comp 272 * The completion object for asynchronous batch query. 273 * @param async_id 274 * The ID to be returned in the asynchronous batch query response. 275 * 276 * @return 277 * 0 on success, a negative value otherwise. 278 */ 279 int 280 mlx5_devx_cmd_flow_counter_query(struct mlx5_devx_obj *dcs, 281 int clear, uint32_t n_counters, 282 uint64_t *pkts, uint64_t *bytes, 283 uint32_t mkey, void *addr, 284 void *cmd_comp, 285 uint64_t async_id) 286 { 287 int out_len = MLX5_ST_SZ_BYTES(query_flow_counter_out) + 288 MLX5_ST_SZ_BYTES(traffic_counter); 289 uint32_t out[out_len]; 290 uint32_t in[MLX5_ST_SZ_DW(query_flow_counter_in)] = {0}; 291 void *stats; 292 int rc; 293 294 MLX5_SET(query_flow_counter_in, in, opcode, 295 MLX5_CMD_OP_QUERY_FLOW_COUNTER); 296 MLX5_SET(query_flow_counter_in, in, op_mod, 0); 297 MLX5_SET(query_flow_counter_in, in, flow_counter_id, dcs->id); 298 MLX5_SET(query_flow_counter_in, in, clear, !!clear); 299 300 if (n_counters) { 301 MLX5_SET(query_flow_counter_in, in, num_of_counters, 302 n_counters); 303 MLX5_SET(query_flow_counter_in, in, dump_to_memory, 1); 304 MLX5_SET(query_flow_counter_in, in, mkey, mkey); 305 MLX5_SET64(query_flow_counter_in, in, address, 306 (uint64_t)(uintptr_t)addr); 307 } 308 if (!cmd_comp) 309 rc = mlx5_glue->devx_obj_query(dcs->obj, in, sizeof(in), out, 310 out_len); 311 else 312 rc = mlx5_glue->devx_obj_query_async(dcs->obj, in, sizeof(in), 313 out_len, async_id, 314 cmd_comp); 315 if (rc) { 316 DRV_LOG(ERR, "Failed to query devx counters with rc %d", rc); 317 rte_errno = rc; 318 return -rc; 319 } 320 if (!n_counters) { 321 stats = MLX5_ADDR_OF(query_flow_counter_out, 322 out, flow_statistics); 323 *pkts = MLX5_GET64(traffic_counter, stats, packets); 324 *bytes = MLX5_GET64(traffic_counter, stats, octets); 325 } 326 return 0; 327 } 328 329 /** 330 * Create a new mkey. 331 * 332 * @param[in] ctx 333 * Context returned from mlx5 open_device() glue function. 334 * @param[in] attr 335 * Attributes of the requested mkey. 336 * 337 * @return 338 * Pointer to Devx mkey on success, a negative value otherwise and rte_errno 339 * is set. 340 */ 341 struct mlx5_devx_obj * 342 mlx5_devx_cmd_mkey_create(void *ctx, 343 struct mlx5_devx_mkey_attr *attr) 344 { 345 struct mlx5_klm *klm_array = attr->klm_array; 346 int klm_num = attr->klm_num; 347 int in_size_dw = MLX5_ST_SZ_DW(create_mkey_in) + 348 (klm_num ? RTE_ALIGN(klm_num, 4) : 0) * MLX5_ST_SZ_DW(klm); 349 uint32_t in[in_size_dw]; 350 uint32_t out[MLX5_ST_SZ_DW(create_mkey_out)] = {0}; 351 void *mkc; 352 struct mlx5_devx_obj *mkey = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*mkey), 353 0, SOCKET_ID_ANY); 354 size_t pgsize; 355 uint32_t translation_size; 356 357 if (!mkey) { 358 rte_errno = ENOMEM; 359 return NULL; 360 } 361 memset(in, 0, in_size_dw * 4); 362 pgsize = rte_mem_page_size(); 363 if (pgsize == (size_t)-1) { 364 mlx5_free(mkey); 365 DRV_LOG(ERR, "Failed to get page size"); 366 rte_errno = ENOMEM; 367 return NULL; 368 } 369 MLX5_SET(create_mkey_in, in, opcode, MLX5_CMD_OP_CREATE_MKEY); 370 mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry); 371 if (klm_num > 0) { 372 int i; 373 uint8_t *klm = (uint8_t *)MLX5_ADDR_OF(create_mkey_in, in, 374 klm_pas_mtt); 375 translation_size = RTE_ALIGN(klm_num, 4); 376 for (i = 0; i < klm_num; i++) { 377 MLX5_SET(klm, klm, byte_count, klm_array[i].byte_count); 378 MLX5_SET(klm, klm, mkey, klm_array[i].mkey); 379 MLX5_SET64(klm, klm, address, klm_array[i].address); 380 klm += MLX5_ST_SZ_BYTES(klm); 381 } 382 for (; i < (int)translation_size; i++) { 383 MLX5_SET(klm, klm, mkey, 0x0); 384 MLX5_SET64(klm, klm, address, 0x0); 385 klm += MLX5_ST_SZ_BYTES(klm); 386 } 387 MLX5_SET(mkc, mkc, access_mode_1_0, attr->log_entity_size ? 388 MLX5_MKC_ACCESS_MODE_KLM_FBS : 389 MLX5_MKC_ACCESS_MODE_KLM); 390 MLX5_SET(mkc, mkc, log_page_size, attr->log_entity_size); 391 } else { 392 translation_size = (RTE_ALIGN(attr->size, pgsize) * 8) / 16; 393 MLX5_SET(mkc, mkc, access_mode_1_0, MLX5_MKC_ACCESS_MODE_MTT); 394 MLX5_SET(mkc, mkc, log_page_size, rte_log2_u32(pgsize)); 395 } 396 MLX5_SET(create_mkey_in, in, translations_octword_actual_size, 397 translation_size); 398 MLX5_SET(create_mkey_in, in, mkey_umem_id, attr->umem_id); 399 MLX5_SET(create_mkey_in, in, pg_access, attr->pg_access); 400 MLX5_SET(mkc, mkc, lw, 0x1); 401 MLX5_SET(mkc, mkc, lr, 0x1); 402 if (attr->set_remote_rw) { 403 MLX5_SET(mkc, mkc, rw, 0x1); 404 MLX5_SET(mkc, mkc, rr, 0x1); 405 } 406 MLX5_SET(mkc, mkc, qpn, 0xffffff); 407 MLX5_SET(mkc, mkc, pd, attr->pd); 408 MLX5_SET(mkc, mkc, mkey_7_0, attr->umem_id & 0xFF); 409 MLX5_SET(mkc, mkc, umr_en, attr->umr_en); 410 MLX5_SET(mkc, mkc, translations_octword_size, translation_size); 411 MLX5_SET(mkc, mkc, relaxed_ordering_write, 412 attr->relaxed_ordering_write); 413 MLX5_SET(mkc, mkc, relaxed_ordering_read, attr->relaxed_ordering_read); 414 MLX5_SET64(mkc, mkc, start_addr, attr->addr); 415 MLX5_SET64(mkc, mkc, len, attr->size); 416 MLX5_SET(mkc, mkc, crypto_en, attr->crypto_en); 417 if (attr->crypto_en) { 418 MLX5_SET(mkc, mkc, bsf_en, attr->crypto_en); 419 MLX5_SET(mkc, mkc, bsf_octword_size, 4); 420 } 421 mkey->obj = mlx5_glue->devx_obj_create(ctx, in, in_size_dw * 4, out, 422 sizeof(out)); 423 if (!mkey->obj) { 424 DEVX_DRV_LOG(ERR, out, klm_num ? "create indirect mkey" 425 : "create direct key", NULL, 0); 426 mlx5_free(mkey); 427 return NULL; 428 } 429 mkey->id = MLX5_GET(create_mkey_out, out, mkey_index); 430 mkey->id = (mkey->id << 8) | (attr->umem_id & 0xFF); 431 return mkey; 432 } 433 434 /** 435 * Get status of devx command response. 436 * Mainly used for asynchronous commands. 437 * 438 * @param[in] out 439 * The out response buffer. 440 * 441 * @return 442 * 0 on success, non-zero value otherwise. 443 */ 444 int 445 mlx5_devx_get_out_command_status(void *out) 446 { 447 int status; 448 449 if (!out) 450 return -EINVAL; 451 status = MLX5_GET(query_flow_counter_out, out, status); 452 if (status) { 453 int syndrome = MLX5_GET(query_flow_counter_out, out, syndrome); 454 455 DRV_LOG(ERR, "Bad DevX status %x, syndrome = %x", status, 456 syndrome); 457 } 458 return status; 459 } 460 461 /** 462 * Destroy any object allocated by a Devx API. 463 * 464 * @param[in] obj 465 * Pointer to a general object. 466 * 467 * @return 468 * 0 on success, a negative value otherwise. 469 */ 470 int 471 mlx5_devx_cmd_destroy(struct mlx5_devx_obj *obj) 472 { 473 int ret; 474 475 if (!obj) 476 return 0; 477 ret = mlx5_glue->devx_obj_destroy(obj->obj); 478 mlx5_free(obj); 479 return ret; 480 } 481 482 /** 483 * Query NIC vport context. 484 * Fills minimal inline attribute. 485 * 486 * @param[in] ctx 487 * ibv contexts returned from mlx5dv_open_device. 488 * @param[in] vport 489 * vport index 490 * @param[out] attr 491 * Attributes device values. 492 * 493 * @return 494 * 0 on success, a negative value otherwise. 495 */ 496 static int 497 mlx5_devx_cmd_query_nic_vport_context(void *ctx, 498 unsigned int vport, 499 struct mlx5_hca_attr *attr) 500 { 501 uint32_t in[MLX5_ST_SZ_DW(query_nic_vport_context_in)] = {0}; 502 uint32_t out[MLX5_ST_SZ_DW(query_nic_vport_context_out)] = {0}; 503 void *vctx; 504 int rc; 505 506 /* Query NIC vport context to determine inline mode. */ 507 MLX5_SET(query_nic_vport_context_in, in, opcode, 508 MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT); 509 MLX5_SET(query_nic_vport_context_in, in, vport_number, vport); 510 if (vport) 511 MLX5_SET(query_nic_vport_context_in, in, other_vport, 1); 512 rc = mlx5_glue->devx_general_cmd(ctx, 513 in, sizeof(in), 514 out, sizeof(out)); 515 if (rc || MLX5_FW_STATUS(out)) { 516 DEVX_DRV_LOG(ERR, out, "query NIC vport context", NULL, 0); 517 return MLX5_DEVX_ERR_RC(rc); 518 } 519 vctx = MLX5_ADDR_OF(query_nic_vport_context_out, out, 520 nic_vport_context); 521 if (attr->wqe_inline_mode == MLX5_CAP_INLINE_MODE_VPORT_CONTEXT) 522 attr->vport_inline_mode = MLX5_GET(nic_vport_context, vctx, 523 min_wqe_inline_mode); 524 attr->system_image_guid = MLX5_GET64(nic_vport_context, vctx, 525 system_image_guid); 526 return 0; 527 } 528 529 /** 530 * Query NIC vDPA attributes. 531 * 532 * @param[in] ctx 533 * Context returned from mlx5 open_device() glue function. 534 * @param[out] vdpa_attr 535 * vDPA Attributes structure to fill. 536 */ 537 static void 538 mlx5_devx_cmd_query_hca_vdpa_attr(void *ctx, 539 struct mlx5_hca_vdpa_attr *vdpa_attr) 540 { 541 uint32_t in[MLX5_ST_SZ_DW(query_hca_cap_in)]; 542 uint32_t out[MLX5_ST_SZ_DW(query_hca_cap_out)]; 543 void *hcattr; 544 545 hcattr = mlx5_devx_get_hca_cap(ctx, in, out, NULL, 546 MLX5_GET_HCA_CAP_OP_MOD_VDPA_EMULATION | 547 MLX5_HCA_CAP_OPMOD_GET_CUR); 548 if (!hcattr) { 549 DRV_LOG(DEBUG, "Failed to query devx VDPA capabilities"); 550 vdpa_attr->valid = 0; 551 } else { 552 vdpa_attr->valid = 1; 553 vdpa_attr->desc_tunnel_offload_type = 554 MLX5_GET(virtio_emulation_cap, hcattr, 555 desc_tunnel_offload_type); 556 vdpa_attr->eth_frame_offload_type = 557 MLX5_GET(virtio_emulation_cap, hcattr, 558 eth_frame_offload_type); 559 vdpa_attr->virtio_version_1_0 = 560 MLX5_GET(virtio_emulation_cap, hcattr, 561 virtio_version_1_0); 562 vdpa_attr->tso_ipv4 = MLX5_GET(virtio_emulation_cap, hcattr, 563 tso_ipv4); 564 vdpa_attr->tso_ipv6 = MLX5_GET(virtio_emulation_cap, hcattr, 565 tso_ipv6); 566 vdpa_attr->tx_csum = MLX5_GET(virtio_emulation_cap, hcattr, 567 tx_csum); 568 vdpa_attr->rx_csum = MLX5_GET(virtio_emulation_cap, hcattr, 569 rx_csum); 570 vdpa_attr->event_mode = MLX5_GET(virtio_emulation_cap, hcattr, 571 event_mode); 572 vdpa_attr->virtio_queue_type = 573 MLX5_GET(virtio_emulation_cap, hcattr, 574 virtio_queue_type); 575 vdpa_attr->log_doorbell_stride = 576 MLX5_GET(virtio_emulation_cap, hcattr, 577 log_doorbell_stride); 578 vdpa_attr->vnet_modify_ext = 579 MLX5_GET(virtio_emulation_cap, hcattr, 580 vnet_modify_ext); 581 vdpa_attr->virtio_net_q_addr_modify = 582 MLX5_GET(virtio_emulation_cap, hcattr, 583 virtio_net_q_addr_modify); 584 vdpa_attr->virtio_q_index_modify = 585 MLX5_GET(virtio_emulation_cap, hcattr, 586 virtio_q_index_modify); 587 vdpa_attr->log_doorbell_bar_size = 588 MLX5_GET(virtio_emulation_cap, hcattr, 589 log_doorbell_bar_size); 590 vdpa_attr->doorbell_bar_offset = 591 MLX5_GET64(virtio_emulation_cap, hcattr, 592 doorbell_bar_offset); 593 vdpa_attr->max_num_virtio_queues = 594 MLX5_GET(virtio_emulation_cap, hcattr, 595 max_num_virtio_queues); 596 vdpa_attr->umems[0].a = MLX5_GET(virtio_emulation_cap, hcattr, 597 umem_1_buffer_param_a); 598 vdpa_attr->umems[0].b = MLX5_GET(virtio_emulation_cap, hcattr, 599 umem_1_buffer_param_b); 600 vdpa_attr->umems[1].a = MLX5_GET(virtio_emulation_cap, hcattr, 601 umem_2_buffer_param_a); 602 vdpa_attr->umems[1].b = MLX5_GET(virtio_emulation_cap, hcattr, 603 umem_2_buffer_param_b); 604 vdpa_attr->umems[2].a = MLX5_GET(virtio_emulation_cap, hcattr, 605 umem_3_buffer_param_a); 606 vdpa_attr->umems[2].b = MLX5_GET(virtio_emulation_cap, hcattr, 607 umem_3_buffer_param_b); 608 } 609 } 610 611 /** 612 * Query match sample handle parameters. 613 * 614 * This command allows translating a field sample handle returned by either 615 * PARSE_GRAPH_FLOW_MATCH_SAMPLE or by GENEVE TLV OPTION object into values 616 * used for header modification or header matching/hashing. 617 * 618 * @param[in] ctx 619 * Context used to create either GENEVE TLV option or FLEX PARSE GRAPH object. 620 * @param[in] sample_field_id 621 * Field sample handle returned by either PARSE_GRAPH_FLOW_MATCH_SAMPLE 622 * or by GENEVE TLV OPTION object. 623 * @param[out] attr 624 * Pointer to match sample info attributes structure. 625 * 626 * @return 627 * 0 on success, a negative errno otherwise and rte_errno is set. 628 */ 629 int 630 mlx5_devx_cmd_match_sample_info_query(void *ctx, uint32_t sample_field_id, 631 struct mlx5_devx_match_sample_info_query_attr *attr) 632 { 633 #ifdef HAVE_IBV_FLOW_DV_SUPPORT 634 uint32_t out[MLX5_ST_SZ_DW(query_match_sample_info_out)] = {0}; 635 uint32_t in[MLX5_ST_SZ_DW(query_match_sample_info_in)] = {0}; 636 int rc; 637 638 MLX5_SET(query_match_sample_info_in, in, opcode, 639 MLX5_CMD_OP_QUERY_MATCH_SAMPLE_INFO); 640 MLX5_SET(query_match_sample_info_in, in, op_mod, 0); 641 MLX5_SET(query_match_sample_info_in, in, sample_field_id, 642 sample_field_id); 643 rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out, sizeof(out)); 644 if (rc || MLX5_FW_STATUS(out)) { 645 DEVX_DRV_LOG(ERR, out, "query match sample info", 646 "sample_field_id", sample_field_id); 647 return MLX5_DEVX_ERR_RC(rc); 648 } 649 attr->modify_field_id = MLX5_GET(query_match_sample_info_out, out, 650 modify_field_id); 651 attr->sample_dw_data = MLX5_GET(query_match_sample_info_out, out, 652 field_format_select_dw); 653 attr->sample_dw_ok_bit = MLX5_GET(query_match_sample_info_out, out, 654 ok_bit_format_select_dw); 655 attr->sample_dw_ok_bit_offset = MLX5_GET(query_match_sample_info_out, 656 out, ok_bit_offset); 657 return 0; 658 #else 659 (void)ctx; 660 (void)sample_field_id; 661 (void)attr; 662 return -ENOTSUP; 663 #endif 664 } 665 666 int 667 mlx5_devx_cmd_query_parse_samples(struct mlx5_devx_obj *flex_obj, 668 uint32_t *ids, 669 uint32_t num, uint8_t *anchor) 670 { 671 uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0}; 672 uint32_t out[MLX5_ST_SZ_DW(create_flex_parser_out)] = {0}; 673 void *hdr = MLX5_ADDR_OF(create_flex_parser_out, in, hdr); 674 void *flex = MLX5_ADDR_OF(create_flex_parser_out, out, flex); 675 void *sample = MLX5_ADDR_OF(parse_graph_flex, flex, sample_table); 676 int ret; 677 uint32_t idx = 0; 678 uint32_t i; 679 680 if (num > MLX5_GRAPH_NODE_SAMPLE_NUM) { 681 rte_errno = EINVAL; 682 DRV_LOG(ERR, "Too many sample IDs to be fetched."); 683 return -rte_errno; 684 } 685 MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 686 MLX5_CMD_OP_QUERY_GENERAL_OBJECT); 687 MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 688 MLX5_GENERAL_OBJ_TYPE_FLEX_PARSE_GRAPH); 689 MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, flex_obj->id); 690 ret = mlx5_glue->devx_obj_query(flex_obj->obj, in, sizeof(in), 691 out, sizeof(out)); 692 if (ret) { 693 rte_errno = ret; 694 DRV_LOG(ERR, "Failed to query sample IDs with object %p.", 695 (void *)flex_obj); 696 return -rte_errno; 697 } 698 if (anchor) 699 *anchor = MLX5_GET(parse_graph_flex, flex, head_anchor_id); 700 for (i = 0; i < MLX5_GRAPH_NODE_SAMPLE_NUM && idx < num; i++) { 701 void *s_off = (void *)((char *)sample + i * 702 MLX5_ST_SZ_BYTES(parse_graph_flow_match_sample)); 703 uint32_t en; 704 705 en = MLX5_GET(parse_graph_flow_match_sample, s_off, 706 flow_match_sample_en); 707 if (!en) 708 continue; 709 ids[idx++] = MLX5_GET(parse_graph_flow_match_sample, s_off, 710 flow_match_sample_field_id); 711 } 712 if (num != idx) { 713 rte_errno = EINVAL; 714 DRV_LOG(ERR, "Number of sample IDs are not as expected."); 715 return -rte_errno; 716 } 717 return ret; 718 } 719 720 struct mlx5_devx_obj * 721 mlx5_devx_cmd_create_flex_parser(void *ctx, 722 struct mlx5_devx_graph_node_attr *data) 723 { 724 uint32_t in[MLX5_ST_SZ_DW(create_flex_parser_in)] = {0}; 725 uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 726 void *hdr = MLX5_ADDR_OF(create_flex_parser_in, in, hdr); 727 void *flex = MLX5_ADDR_OF(create_flex_parser_in, in, flex); 728 void *sample = MLX5_ADDR_OF(parse_graph_flex, flex, sample_table); 729 void *in_arc = MLX5_ADDR_OF(parse_graph_flex, flex, input_arc); 730 void *out_arc = MLX5_ADDR_OF(parse_graph_flex, flex, output_arc); 731 struct mlx5_devx_obj *parse_flex_obj = mlx5_malloc 732 (MLX5_MEM_ZERO, sizeof(*parse_flex_obj), 0, SOCKET_ID_ANY); 733 uint32_t i; 734 735 if (!parse_flex_obj) { 736 DRV_LOG(ERR, "Failed to allocate flex parser data."); 737 rte_errno = ENOMEM; 738 return NULL; 739 } 740 MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 741 MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 742 MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 743 MLX5_GENERAL_OBJ_TYPE_FLEX_PARSE_GRAPH); 744 MLX5_SET(parse_graph_flex, flex, header_length_mode, 745 data->header_length_mode); 746 MLX5_SET64(parse_graph_flex, flex, modify_field_select, 747 data->modify_field_select); 748 MLX5_SET(parse_graph_flex, flex, header_length_base_value, 749 data->header_length_base_value); 750 MLX5_SET(parse_graph_flex, flex, header_length_field_offset, 751 data->header_length_field_offset); 752 MLX5_SET(parse_graph_flex, flex, header_length_field_shift, 753 data->header_length_field_shift); 754 MLX5_SET(parse_graph_flex, flex, next_header_field_offset, 755 data->next_header_field_offset); 756 MLX5_SET(parse_graph_flex, flex, next_header_field_size, 757 data->next_header_field_size); 758 MLX5_SET(parse_graph_flex, flex, header_length_field_mask, 759 data->header_length_field_mask); 760 for (i = 0; i < MLX5_GRAPH_NODE_SAMPLE_NUM; i++) { 761 struct mlx5_devx_match_sample_attr *s = &data->sample[i]; 762 void *s_off = (void *)((char *)sample + i * 763 MLX5_ST_SZ_BYTES(parse_graph_flow_match_sample)); 764 765 if (!s->flow_match_sample_en) 766 continue; 767 MLX5_SET(parse_graph_flow_match_sample, s_off, 768 flow_match_sample_en, !!s->flow_match_sample_en); 769 MLX5_SET(parse_graph_flow_match_sample, s_off, 770 flow_match_sample_field_offset, 771 s->flow_match_sample_field_offset); 772 MLX5_SET(parse_graph_flow_match_sample, s_off, 773 flow_match_sample_offset_mode, 774 s->flow_match_sample_offset_mode); 775 MLX5_SET(parse_graph_flow_match_sample, s_off, 776 flow_match_sample_field_offset_mask, 777 s->flow_match_sample_field_offset_mask); 778 MLX5_SET(parse_graph_flow_match_sample, s_off, 779 flow_match_sample_field_offset_shift, 780 s->flow_match_sample_field_offset_shift); 781 MLX5_SET(parse_graph_flow_match_sample, s_off, 782 flow_match_sample_field_base_offset, 783 s->flow_match_sample_field_base_offset); 784 MLX5_SET(parse_graph_flow_match_sample, s_off, 785 flow_match_sample_tunnel_mode, 786 s->flow_match_sample_tunnel_mode); 787 } 788 for (i = 0; i < MLX5_GRAPH_NODE_ARC_NUM; i++) { 789 struct mlx5_devx_graph_arc_attr *ia = &data->in[i]; 790 struct mlx5_devx_graph_arc_attr *oa = &data->out[i]; 791 void *in_off = (void *)((char *)in_arc + i * 792 MLX5_ST_SZ_BYTES(parse_graph_arc)); 793 void *out_off = (void *)((char *)out_arc + i * 794 MLX5_ST_SZ_BYTES(parse_graph_arc)); 795 796 if (ia->arc_parse_graph_node != 0) { 797 MLX5_SET(parse_graph_arc, in_off, 798 compare_condition_value, 799 ia->compare_condition_value); 800 MLX5_SET(parse_graph_arc, in_off, start_inner_tunnel, 801 ia->start_inner_tunnel); 802 MLX5_SET(parse_graph_arc, in_off, arc_parse_graph_node, 803 ia->arc_parse_graph_node); 804 MLX5_SET(parse_graph_arc, in_off, 805 parse_graph_node_handle, 806 ia->parse_graph_node_handle); 807 } 808 if (oa->arc_parse_graph_node != 0) { 809 MLX5_SET(parse_graph_arc, out_off, 810 compare_condition_value, 811 oa->compare_condition_value); 812 MLX5_SET(parse_graph_arc, out_off, start_inner_tunnel, 813 oa->start_inner_tunnel); 814 MLX5_SET(parse_graph_arc, out_off, arc_parse_graph_node, 815 oa->arc_parse_graph_node); 816 MLX5_SET(parse_graph_arc, out_off, 817 parse_graph_node_handle, 818 oa->parse_graph_node_handle); 819 } 820 } 821 parse_flex_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 822 out, sizeof(out)); 823 if (!parse_flex_obj->obj) { 824 DEVX_DRV_LOG(ERR, out, "create FLEX PARSE GRAPH", NULL, 0); 825 mlx5_free(parse_flex_obj); 826 return NULL; 827 } 828 parse_flex_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 829 return parse_flex_obj; 830 } 831 832 static int 833 mlx5_devx_cmd_query_hca_parse_graph_node_cap 834 (void *ctx, struct mlx5_hca_flex_attr *attr) 835 { 836 uint32_t in[MLX5_ST_SZ_DW(query_hca_cap_in)]; 837 uint32_t out[MLX5_ST_SZ_DW(query_hca_cap_out)]; 838 void *hcattr; 839 int rc; 840 841 hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc, 842 MLX5_GET_HCA_CAP_OP_MOD_PARSE_GRAPH_NODE_CAP | 843 MLX5_HCA_CAP_OPMOD_GET_CUR); 844 if (!hcattr) 845 return rc; 846 attr->node_in = MLX5_GET(parse_graph_node_cap, hcattr, node_in); 847 attr->node_out = MLX5_GET(parse_graph_node_cap, hcattr, node_out); 848 attr->header_length_mode = MLX5_GET(parse_graph_node_cap, hcattr, 849 header_length_mode); 850 attr->sample_offset_mode = MLX5_GET(parse_graph_node_cap, hcattr, 851 sample_offset_mode); 852 attr->max_num_arc_in = MLX5_GET(parse_graph_node_cap, hcattr, 853 max_num_arc_in); 854 attr->max_num_arc_out = MLX5_GET(parse_graph_node_cap, hcattr, 855 max_num_arc_out); 856 attr->max_num_sample = MLX5_GET(parse_graph_node_cap, hcattr, 857 max_num_sample); 858 attr->parse_graph_anchor = MLX5_GET(parse_graph_node_cap, hcattr, parse_graph_anchor); 859 attr->sample_tunnel_inner2 = MLX5_GET(parse_graph_node_cap, hcattr, 860 sample_tunnel_inner2); 861 attr->zero_size_supported = MLX5_GET(parse_graph_node_cap, hcattr, 862 zero_size_supported); 863 attr->sample_id_in_out = MLX5_GET(parse_graph_node_cap, hcattr, 864 sample_id_in_out); 865 attr->max_base_header_length = MLX5_GET(parse_graph_node_cap, hcattr, 866 max_base_header_length); 867 attr->max_sample_base_offset = MLX5_GET(parse_graph_node_cap, hcattr, 868 max_sample_base_offset); 869 attr->max_next_header_offset = MLX5_GET(parse_graph_node_cap, hcattr, 870 max_next_header_offset); 871 attr->header_length_mask_width = MLX5_GET(parse_graph_node_cap, hcattr, 872 header_length_mask_width); 873 /* Get the max supported samples from HCA CAP 2 */ 874 hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc, 875 MLX5_GET_HCA_CAP_OP_MOD_GENERAL_DEVICE_2 | 876 MLX5_HCA_CAP_OPMOD_GET_CUR); 877 if (!hcattr) 878 return rc; 879 attr->max_num_prog_sample = 880 MLX5_GET(cmd_hca_cap_2, hcattr, max_num_prog_sample_field); 881 return 0; 882 } 883 884 static int 885 mlx5_devx_query_pkt_integrity_match(void *hcattr) 886 { 887 return MLX5_GET(flow_table_nic_cap, hcattr, 888 ft_field_support_2_nic_receive.inner_l3_ok) && 889 MLX5_GET(flow_table_nic_cap, hcattr, 890 ft_field_support_2_nic_receive.inner_l4_ok) && 891 MLX5_GET(flow_table_nic_cap, hcattr, 892 ft_field_support_2_nic_receive.outer_l3_ok) && 893 MLX5_GET(flow_table_nic_cap, hcattr, 894 ft_field_support_2_nic_receive.outer_l4_ok) && 895 MLX5_GET(flow_table_nic_cap, hcattr, 896 ft_field_support_2_nic_receive 897 .inner_ipv4_checksum_ok) && 898 MLX5_GET(flow_table_nic_cap, hcattr, 899 ft_field_support_2_nic_receive.inner_l4_checksum_ok) && 900 MLX5_GET(flow_table_nic_cap, hcattr, 901 ft_field_support_2_nic_receive 902 .outer_ipv4_checksum_ok) && 903 MLX5_GET(flow_table_nic_cap, hcattr, 904 ft_field_support_2_nic_receive.outer_l4_checksum_ok); 905 } 906 907 /** 908 * Query HCA attributes. 909 * Using those attributes we can check on run time if the device 910 * is having the required capabilities. 911 * 912 * @param[in] ctx 913 * Context returned from mlx5 open_device() glue function. 914 * @param[out] attr 915 * Attributes device values. 916 * 917 * @return 918 * 0 on success, a negative value otherwise. 919 */ 920 int 921 mlx5_devx_cmd_query_hca_attr(void *ctx, 922 struct mlx5_hca_attr *attr) 923 { 924 uint32_t in[MLX5_ST_SZ_DW(query_hca_cap_in)] = {0}; 925 uint32_t out[MLX5_ST_SZ_DW(query_hca_cap_out)] = {0}; 926 bool hca_cap_2_sup; 927 uint64_t general_obj_types_supported = 0; 928 void *hcattr; 929 int rc, i; 930 931 hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc, 932 MLX5_GET_HCA_CAP_OP_MOD_GENERAL_DEVICE | 933 MLX5_HCA_CAP_OPMOD_GET_CUR); 934 if (!hcattr) 935 return rc; 936 hca_cap_2_sup = MLX5_GET(cmd_hca_cap, hcattr, hca_cap_2); 937 attr->max_wqe_sz_sq = MLX5_GET(cmd_hca_cap, hcattr, max_wqe_sz_sq); 938 attr->flow_counter_bulk_alloc_bitmap = 939 MLX5_GET(cmd_hca_cap, hcattr, flow_counter_bulk_alloc); 940 attr->flow_counters_dump = MLX5_GET(cmd_hca_cap, hcattr, 941 flow_counters_dump); 942 attr->log_max_rmp = MLX5_GET(cmd_hca_cap, hcattr, log_max_rmp); 943 attr->mem_rq_rmp = MLX5_GET(cmd_hca_cap, hcattr, mem_rq_rmp); 944 attr->log_max_rqt_size = MLX5_GET(cmd_hca_cap, hcattr, 945 log_max_rqt_size); 946 attr->eswitch_manager = MLX5_GET(cmd_hca_cap, hcattr, eswitch_manager); 947 attr->hairpin = MLX5_GET(cmd_hca_cap, hcattr, hairpin); 948 attr->log_max_hairpin_queues = MLX5_GET(cmd_hca_cap, hcattr, 949 log_max_hairpin_queues); 950 attr->log_max_hairpin_wq_data_sz = MLX5_GET(cmd_hca_cap, hcattr, 951 log_max_hairpin_wq_data_sz); 952 attr->log_max_hairpin_num_packets = MLX5_GET 953 (cmd_hca_cap, hcattr, log_min_hairpin_wq_data_sz); 954 attr->vhca_id = MLX5_GET(cmd_hca_cap, hcattr, vhca_id); 955 attr->relaxed_ordering_write = MLX5_GET(cmd_hca_cap, hcattr, 956 relaxed_ordering_write); 957 attr->relaxed_ordering_read = MLX5_GET(cmd_hca_cap, hcattr, 958 relaxed_ordering_read); 959 attr->access_register_user = MLX5_GET(cmd_hca_cap, hcattr, 960 access_register_user); 961 attr->eth_net_offloads = MLX5_GET(cmd_hca_cap, hcattr, 962 eth_net_offloads); 963 attr->eth_virt = MLX5_GET(cmd_hca_cap, hcattr, eth_virt); 964 attr->flex_parser_protocols = MLX5_GET(cmd_hca_cap, hcattr, 965 flex_parser_protocols); 966 attr->max_geneve_tlv_options = MLX5_GET(cmd_hca_cap, hcattr, 967 max_geneve_tlv_options); 968 attr->max_geneve_tlv_option_data_len = MLX5_GET(cmd_hca_cap, hcattr, 969 max_geneve_tlv_option_data_len); 970 attr->geneve_tlv_option_offset = MLX5_GET(cmd_hca_cap, hcattr, 971 geneve_tlv_option_offset); 972 attr->geneve_tlv_sample = MLX5_GET(cmd_hca_cap, hcattr, 973 geneve_tlv_sample); 974 attr->query_match_sample_info = MLX5_GET(cmd_hca_cap, hcattr, 975 query_match_sample_info); 976 attr->geneve_tlv_option_sample_id = MLX5_GET(cmd_hca_cap, hcattr, 977 flex_parser_id_geneve_opt_0); 978 attr->qos.sup = MLX5_GET(cmd_hca_cap, hcattr, qos); 979 attr->wqe_index_ignore = MLX5_GET(cmd_hca_cap, hcattr, 980 wqe_index_ignore_cap); 981 attr->cross_channel = MLX5_GET(cmd_hca_cap, hcattr, cd); 982 attr->non_wire_sq = MLX5_GET(cmd_hca_cap, hcattr, non_wire_sq); 983 attr->log_max_static_sq_wq = MLX5_GET(cmd_hca_cap, hcattr, 984 log_max_static_sq_wq); 985 attr->num_lag_ports = MLX5_GET(cmd_hca_cap, hcattr, num_lag_ports); 986 attr->dev_freq_khz = MLX5_GET(cmd_hca_cap, hcattr, 987 device_frequency_khz); 988 attr->scatter_fcs_w_decap_disable = 989 MLX5_GET(cmd_hca_cap, hcattr, scatter_fcs_w_decap_disable); 990 attr->roce = MLX5_GET(cmd_hca_cap, hcattr, roce); 991 attr->rq_ts_format = MLX5_GET(cmd_hca_cap, hcattr, rq_ts_format); 992 attr->sq_ts_format = MLX5_GET(cmd_hca_cap, hcattr, sq_ts_format); 993 attr->steering_format_version = 994 MLX5_GET(cmd_hca_cap, hcattr, steering_format_version); 995 attr->regexp_params = MLX5_GET(cmd_hca_cap, hcattr, regexp_params); 996 attr->regexp_version = MLX5_GET(cmd_hca_cap, hcattr, regexp_version); 997 attr->regexp_num_of_engines = MLX5_GET(cmd_hca_cap, hcattr, 998 regexp_num_of_engines); 999 /* Read the general_obj_types bitmap and extract the relevant bits. */ 1000 general_obj_types_supported = MLX5_GET64(cmd_hca_cap, hcattr, 1001 general_obj_types); 1002 attr->qos.flow_meter_aso_sup = 1003 !!(general_obj_types_supported & 1004 MLX5_GENERAL_OBJ_TYPES_CAP_FLOW_METER_ASO); 1005 attr->vdpa.valid = !!(general_obj_types_supported & 1006 MLX5_GENERAL_OBJ_TYPES_CAP_VIRTQ_NET_Q); 1007 attr->vdpa.queue_counters_valid = 1008 !!(general_obj_types_supported & 1009 MLX5_GENERAL_OBJ_TYPES_CAP_VIRTIO_Q_COUNTERS); 1010 attr->parse_graph_flex_node = 1011 !!(general_obj_types_supported & 1012 MLX5_GENERAL_OBJ_TYPES_CAP_PARSE_GRAPH_FLEX_NODE); 1013 attr->flow_hit_aso = !!(general_obj_types_supported & 1014 MLX5_GENERAL_OBJ_TYPES_CAP_FLOW_HIT_ASO); 1015 attr->geneve_tlv_opt = !!(general_obj_types_supported & 1016 MLX5_GENERAL_OBJ_TYPES_CAP_GENEVE_TLV_OPT); 1017 attr->dek = !!(general_obj_types_supported & 1018 MLX5_GENERAL_OBJ_TYPES_CAP_DEK); 1019 attr->import_kek = !!(general_obj_types_supported & 1020 MLX5_GENERAL_OBJ_TYPES_CAP_IMPORT_KEK); 1021 attr->credential = !!(general_obj_types_supported & 1022 MLX5_GENERAL_OBJ_TYPES_CAP_CREDENTIAL); 1023 attr->crypto_login = !!(general_obj_types_supported & 1024 MLX5_GENERAL_OBJ_TYPES_CAP_CRYPTO_LOGIN); 1025 /* Add reading of other GENERAL_OBJ_TYPES_CAP bits above this line. */ 1026 attr->log_max_cq = MLX5_GET(cmd_hca_cap, hcattr, log_max_cq); 1027 attr->log_max_qp = MLX5_GET(cmd_hca_cap, hcattr, log_max_qp); 1028 attr->log_max_cq_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_cq_sz); 1029 attr->log_max_qp_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_qp_sz); 1030 attr->log_max_mrw_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_mrw_sz); 1031 attr->log_max_pd = MLX5_GET(cmd_hca_cap, hcattr, log_max_pd); 1032 attr->log_max_srq = MLX5_GET(cmd_hca_cap, hcattr, log_max_srq); 1033 attr->log_max_srq_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_srq_sz); 1034 attr->reg_c_preserve = 1035 MLX5_GET(cmd_hca_cap, hcattr, reg_c_preserve); 1036 attr->mmo_regex_qp_en = MLX5_GET(cmd_hca_cap, hcattr, regexp_mmo_qp); 1037 attr->mmo_regex_sq_en = MLX5_GET(cmd_hca_cap, hcattr, regexp_mmo_sq); 1038 attr->mmo_dma_sq_en = MLX5_GET(cmd_hca_cap, hcattr, dma_mmo_sq); 1039 attr->mmo_compress_sq_en = MLX5_GET(cmd_hca_cap, hcattr, 1040 compress_mmo_sq); 1041 attr->mmo_decompress_sq_en = MLX5_GET(cmd_hca_cap, hcattr, 1042 decompress_mmo_sq); 1043 attr->mmo_dma_qp_en = MLX5_GET(cmd_hca_cap, hcattr, dma_mmo_qp); 1044 attr->mmo_compress_qp_en = MLX5_GET(cmd_hca_cap, hcattr, 1045 compress_mmo_qp); 1046 attr->decomp_deflate_v1_en = MLX5_GET(cmd_hca_cap, hcattr, 1047 decompress_deflate_v1); 1048 attr->decomp_deflate_v2_en = MLX5_GET(cmd_hca_cap, hcattr, 1049 decompress_deflate_v2); 1050 attr->compress_min_block_size = MLX5_GET(cmd_hca_cap, hcattr, 1051 compress_min_block_size); 1052 attr->log_max_mmo_dma = MLX5_GET(cmd_hca_cap, hcattr, log_dma_mmo_size); 1053 attr->log_max_mmo_compress = MLX5_GET(cmd_hca_cap, hcattr, 1054 log_compress_mmo_size); 1055 attr->log_max_mmo_decompress = MLX5_GET(cmd_hca_cap, hcattr, 1056 log_decompress_mmo_size); 1057 attr->decomp_lz4_data_only_en = MLX5_GET(cmd_hca_cap, hcattr, 1058 decompress_lz4_data_only_v2); 1059 attr->decomp_lz4_no_checksum_en = MLX5_GET(cmd_hca_cap, hcattr, 1060 decompress_lz4_no_checksum_v2); 1061 attr->decomp_lz4_checksum_en = MLX5_GET(cmd_hca_cap, hcattr, 1062 decompress_lz4_checksum_v2); 1063 attr->cqe_compression = MLX5_GET(cmd_hca_cap, hcattr, cqe_compression); 1064 attr->mini_cqe_resp_flow_tag = MLX5_GET(cmd_hca_cap, hcattr, 1065 mini_cqe_resp_flow_tag); 1066 attr->cqe_compression_128 = MLX5_GET(cmd_hca_cap, hcattr, 1067 cqe_compression_128); 1068 attr->mini_cqe_resp_l3_l4_tag = MLX5_GET(cmd_hca_cap, hcattr, 1069 mini_cqe_resp_l3_l4_tag); 1070 attr->enhanced_cqe_compression = MLX5_GET(cmd_hca_cap, hcattr, 1071 enhanced_cqe_compression); 1072 attr->umr_indirect_mkey_disabled = 1073 MLX5_GET(cmd_hca_cap, hcattr, umr_indirect_mkey_disabled); 1074 attr->umr_modify_entity_size_disabled = 1075 MLX5_GET(cmd_hca_cap, hcattr, umr_modify_entity_size_disabled); 1076 attr->wait_on_time = MLX5_GET(cmd_hca_cap, hcattr, wait_on_time); 1077 attr->crypto = MLX5_GET(cmd_hca_cap, hcattr, crypto); 1078 attr->ct_offload = !!(general_obj_types_supported & 1079 MLX5_GENERAL_OBJ_TYPES_CAP_CONN_TRACK_OFFLOAD); 1080 attr->rq_delay_drop = MLX5_GET(cmd_hca_cap, hcattr, rq_delay_drop); 1081 attr->nic_flow_table = MLX5_GET(cmd_hca_cap, hcattr, nic_flow_table); 1082 attr->striding_rq = MLX5_GET(cmd_hca_cap, hcattr, striding_rq); 1083 attr->ext_stride_num_range = 1084 MLX5_GET(cmd_hca_cap, hcattr, ext_stride_num_range); 1085 attr->nic_flow_table = MLX5_GET(cmd_hca_cap, hcattr, nic_flow_table); 1086 attr->max_flow_counter_15_0 = MLX5_GET(cmd_hca_cap, hcattr, 1087 max_flow_counter_15_0); 1088 attr->max_flow_counter_31_16 = MLX5_GET(cmd_hca_cap, hcattr, 1089 max_flow_counter_31_16); 1090 attr->alloc_flow_counter_pd = MLX5_GET(cmd_hca_cap, hcattr, 1091 alloc_flow_counter_pd); 1092 attr->flow_counter_access_aso = MLX5_GET(cmd_hca_cap, hcattr, 1093 flow_counter_access_aso); 1094 attr->flow_access_aso_opc_mod = MLX5_GET(cmd_hca_cap, hcattr, 1095 flow_access_aso_opc_mod); 1096 attr->wqe_based_flow_table_sup = MLX5_GET(cmd_hca_cap, hcattr, 1097 wqe_based_flow_table_update_cap); 1098 /* 1099 * Flex item support needs max_num_prog_sample_field 1100 * from the Capabilities 2 table for PARSE_GRAPH_NODE 1101 */ 1102 if (attr->parse_graph_flex_node) { 1103 rc = mlx5_devx_cmd_query_hca_parse_graph_node_cap 1104 (ctx, &attr->flex); 1105 if (rc) 1106 return -1; 1107 attr->flex.query_match_sample_info = 1108 attr->query_match_sample_info; 1109 } 1110 if (attr->crypto) { 1111 attr->aes_xts = MLX5_GET(cmd_hca_cap, hcattr, aes_xts) || 1112 MLX5_GET(cmd_hca_cap, hcattr, aes_xts_multi_block_be_tweak) || 1113 MLX5_GET(cmd_hca_cap, hcattr, aes_xts_single_block_le_tweak); 1114 hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc, 1115 MLX5_GET_HCA_CAP_OP_MOD_CRYPTO | 1116 MLX5_HCA_CAP_OPMOD_GET_CUR); 1117 if (!hcattr) 1118 return -1; 1119 attr->crypto_wrapped_import_method = !!(MLX5_GET(crypto_caps, 1120 hcattr, wrapped_import_method) 1121 & 1 << 2); 1122 attr->crypto_mmo.crypto_mmo_qp = MLX5_GET(crypto_caps, hcattr, crypto_mmo_qp); 1123 attr->crypto_mmo.gcm_256_encrypt = 1124 MLX5_GET(crypto_caps, hcattr, crypto_aes_gcm_256_encrypt); 1125 attr->crypto_mmo.gcm_128_encrypt = 1126 MLX5_GET(crypto_caps, hcattr, crypto_aes_gcm_128_encrypt); 1127 attr->crypto_mmo.gcm_256_decrypt = 1128 MLX5_GET(crypto_caps, hcattr, crypto_aes_gcm_256_decrypt); 1129 attr->crypto_mmo.gcm_128_decrypt = 1130 MLX5_GET(crypto_caps, hcattr, crypto_aes_gcm_128_decrypt); 1131 attr->crypto_mmo.gcm_auth_tag_128 = 1132 MLX5_GET(crypto_caps, hcattr, gcm_auth_tag_128); 1133 attr->crypto_mmo.gcm_auth_tag_96 = 1134 MLX5_GET(crypto_caps, hcattr, gcm_auth_tag_96); 1135 attr->crypto_mmo.log_crypto_mmo_max_size = 1136 MLX5_GET(crypto_caps, hcattr, log_crypto_mmo_max_size); 1137 } 1138 if (hca_cap_2_sup) { 1139 hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc, 1140 MLX5_GET_HCA_CAP_OP_MOD_GENERAL_DEVICE_2 | 1141 MLX5_HCA_CAP_OPMOD_GET_CUR); 1142 if (!hcattr) { 1143 DRV_LOG(DEBUG, 1144 "Failed to query DevX HCA capabilities 2."); 1145 return rc; 1146 } 1147 attr->log_min_stride_wqe_sz = MLX5_GET(cmd_hca_cap_2, hcattr, 1148 log_min_stride_wqe_sz); 1149 attr->hairpin_sq_wqe_bb_size = MLX5_GET(cmd_hca_cap_2, hcattr, 1150 hairpin_sq_wqe_bb_size); 1151 attr->hairpin_sq_wq_in_host_mem = MLX5_GET(cmd_hca_cap_2, hcattr, 1152 hairpin_sq_wq_in_host_mem); 1153 attr->hairpin_data_buffer_locked = MLX5_GET(cmd_hca_cap_2, hcattr, 1154 hairpin_data_buffer_locked); 1155 attr->flow_counter_bulk_log_max_alloc = MLX5_GET(cmd_hca_cap_2, 1156 hcattr, flow_counter_bulk_log_max_alloc); 1157 attr->flow_counter_bulk_log_granularity = 1158 MLX5_GET(cmd_hca_cap_2, hcattr, 1159 flow_counter_bulk_log_granularity); 1160 rc = MLX5_GET(cmd_hca_cap_2, hcattr, 1161 cross_vhca_object_to_object_supported); 1162 attr->cross_vhca = 1163 (rc & MLX5_CROSS_VHCA_OBJ_TO_OBJ_TYPE_STC_TO_TIR) && 1164 (rc & MLX5_CROSS_VHCA_OBJ_TO_OBJ_TYPE_STC_TO_FT) && 1165 (rc & MLX5_CROSS_VHCA_OBJ_TO_OBJ_TYPE_FT_TO_FT) && 1166 (rc & MLX5_CROSS_VHCA_OBJ_TO_OBJ_TYPE_FT_TO_RTC); 1167 rc = MLX5_GET(cmd_hca_cap_2, hcattr, 1168 allowed_object_for_other_vhca_access); 1169 attr->cross_vhca = attr->cross_vhca && 1170 (rc & MLX5_CROSS_VHCA_ALLOWED_OBJS_TIR) && 1171 (rc & MLX5_CROSS_VHCA_ALLOWED_OBJS_FT) && 1172 (rc & MLX5_CROSS_VHCA_ALLOWED_OBJS_RTC); 1173 if (attr->ct_offload) 1174 attr->log_max_conn_track_offload = MLX5_GET(cmd_hca_cap_2, hcattr, 1175 log_max_conn_track_offload); 1176 } 1177 if (attr->log_min_stride_wqe_sz == 0) 1178 attr->log_min_stride_wqe_sz = MLX5_MPRQ_LOG_MIN_STRIDE_WQE_SIZE; 1179 if (attr->qos.sup) { 1180 hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc, 1181 MLX5_GET_HCA_CAP_OP_MOD_QOS_CAP | 1182 MLX5_HCA_CAP_OPMOD_GET_CUR); 1183 if (!hcattr) { 1184 DRV_LOG(DEBUG, "Failed to query devx QOS capabilities"); 1185 return rc; 1186 } 1187 attr->qos.flow_meter_old = 1188 MLX5_GET(qos_cap, hcattr, flow_meter_old); 1189 attr->qos.log_max_flow_meter = 1190 MLX5_GET(qos_cap, hcattr, log_max_flow_meter); 1191 attr->qos.flow_meter_reg_c_ids = 1192 MLX5_GET(qos_cap, hcattr, flow_meter_reg_id); 1193 attr->qos.flow_meter = 1194 MLX5_GET(qos_cap, hcattr, flow_meter); 1195 attr->qos.packet_pacing = 1196 MLX5_GET(qos_cap, hcattr, packet_pacing); 1197 attr->qos.wqe_rate_pp = 1198 MLX5_GET(qos_cap, hcattr, wqe_rate_pp); 1199 if (attr->qos.flow_meter_aso_sup) { 1200 attr->qos.log_meter_aso_granularity = 1201 MLX5_GET(qos_cap, hcattr, 1202 log_meter_aso_granularity); 1203 attr->qos.log_meter_aso_max_alloc = 1204 MLX5_GET(qos_cap, hcattr, 1205 log_meter_aso_max_alloc); 1206 attr->qos.log_max_num_meter_aso = 1207 MLX5_GET(qos_cap, hcattr, 1208 log_max_num_meter_aso); 1209 } 1210 } 1211 if (attr->vdpa.valid) 1212 mlx5_devx_cmd_query_hca_vdpa_attr(ctx, &attr->vdpa); 1213 if (!attr->eth_net_offloads) 1214 return 0; 1215 /* Query Flow Sampler Capability From FLow Table Properties Layout. */ 1216 hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc, 1217 MLX5_GET_HCA_CAP_OP_MOD_NIC_FLOW_TABLE | 1218 MLX5_HCA_CAP_OPMOD_GET_CUR); 1219 if (!hcattr) { 1220 attr->log_max_ft_sampler_num = 0; 1221 return rc; 1222 } 1223 attr->log_max_ft_sampler_num = MLX5_GET 1224 (flow_table_nic_cap, hcattr, 1225 flow_table_properties_nic_receive.log_max_ft_sampler_num); 1226 attr->flow.tunnel_header_0_1 = MLX5_GET 1227 (flow_table_nic_cap, hcattr, 1228 ft_field_support_2_nic_receive.tunnel_header_0_1); 1229 attr->flow.tunnel_header_2_3 = MLX5_GET 1230 (flow_table_nic_cap, hcattr, 1231 ft_field_support_2_nic_receive.tunnel_header_2_3); 1232 attr->modify_outer_ip_ecn = MLX5_GET 1233 (flow_table_nic_cap, hcattr, 1234 ft_header_modify_nic_receive.outer_ip_ecn); 1235 attr->modify_outer_ipv6_traffic_class = MLX5_GET 1236 (flow_table_nic_cap, hcattr, 1237 ft_header_modify_nic_receive.outer_ipv6_traffic_class); 1238 attr->set_reg_c = 0xffff; 1239 if (attr->nic_flow_table) { 1240 #define GET_RX_REG_X_BITS \ 1241 MLX5_GET(flow_table_nic_cap, hcattr, \ 1242 ft_header_modify_nic_receive.metadata_reg_c_x) 1243 #define GET_TX_REG_X_BITS \ 1244 MLX5_GET(flow_table_nic_cap, hcattr, \ 1245 ft_header_modify_nic_transmit.metadata_reg_c_x) 1246 1247 uint32_t tx_reg, rx_reg, reg_c_8_15; 1248 1249 tx_reg = GET_TX_REG_X_BITS; 1250 reg_c_8_15 = MLX5_GET(flow_table_nic_cap, hcattr, 1251 ft_field_support_2_nic_transmit.metadata_reg_c_8_15); 1252 tx_reg |= ((0xff & reg_c_8_15) << 8); 1253 rx_reg = GET_RX_REG_X_BITS; 1254 reg_c_8_15 = MLX5_GET(flow_table_nic_cap, hcattr, 1255 ft_field_support_2_nic_receive.metadata_reg_c_8_15); 1256 rx_reg |= ((0xff & reg_c_8_15) << 8); 1257 attr->set_reg_c &= (rx_reg & tx_reg); 1258 1259 #undef GET_RX_REG_X_BITS 1260 #undef GET_TX_REG_X_BITS 1261 } 1262 attr->pkt_integrity_match = mlx5_devx_query_pkt_integrity_match(hcattr); 1263 attr->inner_ipv4_ihl = MLX5_GET 1264 (flow_table_nic_cap, hcattr, 1265 ft_field_support_2_nic_receive.inner_ipv4_ihl); 1266 attr->outer_ipv4_ihl = MLX5_GET 1267 (flow_table_nic_cap, hcattr, 1268 ft_field_support_2_nic_receive.outer_ipv4_ihl); 1269 attr->lag_rx_port_affinity = MLX5_GET 1270 (flow_table_nic_cap, hcattr, 1271 ft_field_support_2_nic_receive.lag_rx_port_affinity); 1272 /* Query HCA offloads for Ethernet protocol. */ 1273 hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc, 1274 MLX5_GET_HCA_CAP_OP_MOD_ETHERNET_OFFLOAD_CAPS | 1275 MLX5_HCA_CAP_OPMOD_GET_CUR); 1276 if (!hcattr) { 1277 attr->eth_net_offloads = 0; 1278 return rc; 1279 } 1280 attr->wqe_vlan_insert = MLX5_GET(per_protocol_networking_offload_caps, 1281 hcattr, wqe_vlan_insert); 1282 attr->csum_cap = MLX5_GET(per_protocol_networking_offload_caps, 1283 hcattr, csum_cap); 1284 attr->vlan_cap = MLX5_GET(per_protocol_networking_offload_caps, 1285 hcattr, vlan_cap); 1286 attr->lro_cap = MLX5_GET(per_protocol_networking_offload_caps, hcattr, 1287 lro_cap); 1288 attr->max_lso_cap = MLX5_GET(per_protocol_networking_offload_caps, 1289 hcattr, max_lso_cap); 1290 attr->scatter_fcs = MLX5_GET(per_protocol_networking_offload_caps, 1291 hcattr, scatter_fcs); 1292 attr->tunnel_lro_gre = MLX5_GET(per_protocol_networking_offload_caps, 1293 hcattr, tunnel_lro_gre); 1294 attr->tunnel_lro_vxlan = MLX5_GET(per_protocol_networking_offload_caps, 1295 hcattr, tunnel_lro_vxlan); 1296 attr->swp = MLX5_GET(per_protocol_networking_offload_caps, 1297 hcattr, swp); 1298 attr->tunnel_stateless_gre = 1299 MLX5_GET(per_protocol_networking_offload_caps, 1300 hcattr, tunnel_stateless_gre); 1301 attr->tunnel_stateless_vxlan = 1302 MLX5_GET(per_protocol_networking_offload_caps, 1303 hcattr, tunnel_stateless_vxlan); 1304 attr->swp_csum = MLX5_GET(per_protocol_networking_offload_caps, 1305 hcattr, swp_csum); 1306 attr->swp_lso = MLX5_GET(per_protocol_networking_offload_caps, 1307 hcattr, swp_lso); 1308 attr->lro_max_msg_sz_mode = MLX5_GET 1309 (per_protocol_networking_offload_caps, 1310 hcattr, lro_max_msg_sz_mode); 1311 for (i = 0 ; i < MLX5_LRO_NUM_SUPP_PERIODS ; i++) { 1312 attr->lro_timer_supported_periods[i] = 1313 MLX5_GET(per_protocol_networking_offload_caps, hcattr, 1314 lro_timer_supported_periods[i]); 1315 } 1316 attr->lro_min_mss_size = MLX5_GET(per_protocol_networking_offload_caps, 1317 hcattr, lro_min_mss_size); 1318 attr->tunnel_stateless_geneve_rx = 1319 MLX5_GET(per_protocol_networking_offload_caps, 1320 hcattr, tunnel_stateless_geneve_rx); 1321 attr->geneve_max_opt_len = 1322 MLX5_GET(per_protocol_networking_offload_caps, 1323 hcattr, max_geneve_opt_len); 1324 attr->wqe_inline_mode = MLX5_GET(per_protocol_networking_offload_caps, 1325 hcattr, wqe_inline_mode); 1326 attr->tunnel_stateless_gtp = MLX5_GET 1327 (per_protocol_networking_offload_caps, 1328 hcattr, tunnel_stateless_gtp); 1329 attr->tunnel_stateless_vxlan_gpe_nsh = MLX5_GET 1330 (per_protocol_networking_offload_caps, 1331 hcattr, tunnel_stateless_vxlan_gpe_nsh); 1332 attr->rss_ind_tbl_cap = MLX5_GET 1333 (per_protocol_networking_offload_caps, 1334 hcattr, rss_ind_tbl_cap); 1335 attr->multi_pkt_send_wqe = MLX5_GET 1336 (per_protocol_networking_offload_caps, 1337 hcattr, multi_pkt_send_wqe); 1338 attr->enhanced_multi_pkt_send_wqe = MLX5_GET 1339 (per_protocol_networking_offload_caps, 1340 hcattr, enhanced_multi_pkt_send_wqe); 1341 if (attr->wqe_based_flow_table_sup) { 1342 hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc, 1343 MLX5_GET_HCA_CAP_OP_MOD_WQE_BASED_FLOW_TABLE | 1344 MLX5_HCA_CAP_OPMOD_GET_CUR); 1345 if (!hcattr) { 1346 DRV_LOG(DEBUG, "Failed to query WQE Based Flow table capabilities"); 1347 return rc; 1348 } 1349 attr->max_header_modify_pattern_length = MLX5_GET(wqe_based_flow_table_cap, 1350 hcattr, 1351 max_header_modify_pattern_length); 1352 } 1353 /* Query HCA attribute for ROCE. */ 1354 if (attr->roce) { 1355 hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc, 1356 MLX5_GET_HCA_CAP_OP_MOD_ROCE | 1357 MLX5_HCA_CAP_OPMOD_GET_CUR); 1358 if (!hcattr) { 1359 DRV_LOG(DEBUG, 1360 "Failed to query devx HCA ROCE capabilities"); 1361 return rc; 1362 } 1363 attr->qp_ts_format = MLX5_GET(roce_caps, hcattr, qp_ts_format); 1364 } 1365 if (attr->eth_virt) { 1366 rc = mlx5_devx_cmd_query_nic_vport_context(ctx, 0, attr); 1367 if (rc) { 1368 attr->eth_virt = 0; 1369 goto error; 1370 } 1371 } 1372 if (attr->eswitch_manager) { 1373 hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc, 1374 MLX5_SET_HCA_CAP_OP_MOD_ESW | 1375 MLX5_HCA_CAP_OPMOD_GET_CUR); 1376 if (!hcattr) 1377 return rc; 1378 attr->esw_mgr_vport_id_valid = 1379 MLX5_GET(esw_cap, hcattr, 1380 esw_manager_vport_number_valid); 1381 attr->esw_mgr_vport_id = 1382 MLX5_GET(esw_cap, hcattr, esw_manager_vport_number); 1383 } 1384 if (attr->eswitch_manager) { 1385 uint32_t esw_reg, reg_c_8_15; 1386 1387 hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc, 1388 MLX5_GET_HCA_CAP_OP_MOD_ESW_FLOW_TABLE | 1389 MLX5_HCA_CAP_OPMOD_GET_CUR); 1390 if (!hcattr) 1391 return rc; 1392 esw_reg = MLX5_GET(flow_table_esw_cap, hcattr, 1393 ft_header_modify_esw_fdb.metadata_reg_c_x); 1394 reg_c_8_15 = MLX5_GET(flow_table_esw_cap, hcattr, 1395 ft_field_support_2_esw_fdb.metadata_reg_c_8_15); 1396 attr->set_reg_c &= ((0xff & reg_c_8_15) << 8) | esw_reg; 1397 } 1398 return 0; 1399 error: 1400 rc = (rc > 0) ? -rc : rc; 1401 return rc; 1402 } 1403 1404 /** 1405 * Query TIS transport domain from QP verbs object using DevX API. 1406 * 1407 * @param[in] qp 1408 * Pointer to verbs QP returned by ibv_create_qp . 1409 * @param[in] tis_num 1410 * TIS number of TIS to query. 1411 * @param[out] tis_td 1412 * Pointer to TIS transport domain variable, to be set by the routine. 1413 * 1414 * @return 1415 * 0 on success, a negative value otherwise. 1416 */ 1417 int 1418 mlx5_devx_cmd_qp_query_tis_td(void *qp, uint32_t tis_num, 1419 uint32_t *tis_td) 1420 { 1421 #ifdef HAVE_IBV_FLOW_DV_SUPPORT 1422 uint32_t in[MLX5_ST_SZ_DW(query_tis_in)] = {0}; 1423 uint32_t out[MLX5_ST_SZ_DW(query_tis_out)] = {0}; 1424 int rc; 1425 void *tis_ctx; 1426 1427 MLX5_SET(query_tis_in, in, opcode, MLX5_CMD_OP_QUERY_TIS); 1428 MLX5_SET(query_tis_in, in, tisn, tis_num); 1429 rc = mlx5_glue->devx_qp_query(qp, in, sizeof(in), out, sizeof(out)); 1430 if (rc) { 1431 DRV_LOG(ERR, "Failed to query QP using DevX"); 1432 return -rc; 1433 }; 1434 tis_ctx = MLX5_ADDR_OF(query_tis_out, out, tis_context); 1435 *tis_td = MLX5_GET(tisc, tis_ctx, transport_domain); 1436 return 0; 1437 #else 1438 (void)qp; 1439 (void)tis_num; 1440 (void)tis_td; 1441 return -ENOTSUP; 1442 #endif 1443 } 1444 1445 /** 1446 * Fill WQ data for DevX API command. 1447 * Utility function for use when creating DevX objects containing a WQ. 1448 * 1449 * @param[in] wq_ctx 1450 * Pointer to WQ context to fill with data. 1451 * @param [in] wq_attr 1452 * Pointer to WQ attributes structure to fill in WQ context. 1453 */ 1454 static void 1455 devx_cmd_fill_wq_data(void *wq_ctx, struct mlx5_devx_wq_attr *wq_attr) 1456 { 1457 MLX5_SET(wq, wq_ctx, wq_type, wq_attr->wq_type); 1458 MLX5_SET(wq, wq_ctx, wq_signature, wq_attr->wq_signature); 1459 MLX5_SET(wq, wq_ctx, end_padding_mode, wq_attr->end_padding_mode); 1460 MLX5_SET(wq, wq_ctx, cd_slave, wq_attr->cd_slave); 1461 MLX5_SET(wq, wq_ctx, hds_skip_first_sge, wq_attr->hds_skip_first_sge); 1462 MLX5_SET(wq, wq_ctx, log2_hds_buf_size, wq_attr->log2_hds_buf_size); 1463 MLX5_SET(wq, wq_ctx, page_offset, wq_attr->page_offset); 1464 MLX5_SET(wq, wq_ctx, lwm, wq_attr->lwm); 1465 MLX5_SET(wq, wq_ctx, pd, wq_attr->pd); 1466 MLX5_SET(wq, wq_ctx, uar_page, wq_attr->uar_page); 1467 MLX5_SET64(wq, wq_ctx, dbr_addr, wq_attr->dbr_addr); 1468 MLX5_SET(wq, wq_ctx, hw_counter, wq_attr->hw_counter); 1469 MLX5_SET(wq, wq_ctx, sw_counter, wq_attr->sw_counter); 1470 MLX5_SET(wq, wq_ctx, log_wq_stride, wq_attr->log_wq_stride); 1471 if (wq_attr->log_wq_pg_sz > MLX5_ADAPTER_PAGE_SHIFT) 1472 MLX5_SET(wq, wq_ctx, log_wq_pg_sz, 1473 wq_attr->log_wq_pg_sz - MLX5_ADAPTER_PAGE_SHIFT); 1474 MLX5_SET(wq, wq_ctx, log_wq_sz, wq_attr->log_wq_sz); 1475 MLX5_SET(wq, wq_ctx, dbr_umem_valid, wq_attr->dbr_umem_valid); 1476 MLX5_SET(wq, wq_ctx, wq_umem_valid, wq_attr->wq_umem_valid); 1477 MLX5_SET(wq, wq_ctx, log_hairpin_num_packets, 1478 wq_attr->log_hairpin_num_packets); 1479 MLX5_SET(wq, wq_ctx, log_hairpin_data_sz, wq_attr->log_hairpin_data_sz); 1480 MLX5_SET(wq, wq_ctx, single_wqe_log_num_of_strides, 1481 wq_attr->single_wqe_log_num_of_strides); 1482 MLX5_SET(wq, wq_ctx, two_byte_shift_en, wq_attr->two_byte_shift_en); 1483 MLX5_SET(wq, wq_ctx, single_stride_log_num_of_bytes, 1484 wq_attr->single_stride_log_num_of_bytes); 1485 MLX5_SET(wq, wq_ctx, dbr_umem_id, wq_attr->dbr_umem_id); 1486 MLX5_SET(wq, wq_ctx, wq_umem_id, wq_attr->wq_umem_id); 1487 MLX5_SET64(wq, wq_ctx, wq_umem_offset, wq_attr->wq_umem_offset); 1488 } 1489 1490 /** 1491 * Create RQ using DevX API. 1492 * 1493 * @param[in] ctx 1494 * Context returned from mlx5 open_device() glue function. 1495 * @param [in] rq_attr 1496 * Pointer to create RQ attributes structure. 1497 * @param [in] socket 1498 * CPU socket ID for allocations. 1499 * 1500 * @return 1501 * The DevX object created, NULL otherwise and rte_errno is set. 1502 */ 1503 struct mlx5_devx_obj * 1504 mlx5_devx_cmd_create_rq(void *ctx, 1505 struct mlx5_devx_create_rq_attr *rq_attr, 1506 int socket) 1507 { 1508 uint32_t in[MLX5_ST_SZ_DW(create_rq_in)] = {0}; 1509 uint32_t out[MLX5_ST_SZ_DW(create_rq_out)] = {0}; 1510 void *rq_ctx, *wq_ctx; 1511 struct mlx5_devx_wq_attr *wq_attr; 1512 struct mlx5_devx_obj *rq = NULL; 1513 1514 rq = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*rq), 0, socket); 1515 if (!rq) { 1516 DRV_LOG(ERR, "Failed to allocate RQ data"); 1517 rte_errno = ENOMEM; 1518 return NULL; 1519 } 1520 MLX5_SET(create_rq_in, in, opcode, MLX5_CMD_OP_CREATE_RQ); 1521 rq_ctx = MLX5_ADDR_OF(create_rq_in, in, ctx); 1522 MLX5_SET(rqc, rq_ctx, rlky, rq_attr->rlky); 1523 MLX5_SET(rqc, rq_ctx, delay_drop_en, rq_attr->delay_drop_en); 1524 MLX5_SET(rqc, rq_ctx, scatter_fcs, rq_attr->scatter_fcs); 1525 MLX5_SET(rqc, rq_ctx, vsd, rq_attr->vsd); 1526 MLX5_SET(rqc, rq_ctx, mem_rq_type, rq_attr->mem_rq_type); 1527 MLX5_SET(rqc, rq_ctx, state, rq_attr->state); 1528 MLX5_SET(rqc, rq_ctx, flush_in_error_en, rq_attr->flush_in_error_en); 1529 MLX5_SET(rqc, rq_ctx, hairpin, rq_attr->hairpin); 1530 MLX5_SET(rqc, rq_ctx, hairpin_data_buffer_type, rq_attr->hairpin_data_buffer_type); 1531 MLX5_SET(rqc, rq_ctx, user_index, rq_attr->user_index); 1532 MLX5_SET(rqc, rq_ctx, cqn, rq_attr->cqn); 1533 MLX5_SET(rqc, rq_ctx, counter_set_id, rq_attr->counter_set_id); 1534 MLX5_SET(rqc, rq_ctx, rmpn, rq_attr->rmpn); 1535 MLX5_SET(sqc, rq_ctx, ts_format, rq_attr->ts_format); 1536 wq_ctx = MLX5_ADDR_OF(rqc, rq_ctx, wq); 1537 wq_attr = &rq_attr->wq_attr; 1538 devx_cmd_fill_wq_data(wq_ctx, wq_attr); 1539 rq->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 1540 out, sizeof(out)); 1541 if (!rq->obj) { 1542 DEVX_DRV_LOG(ERR, out, "create RQ", NULL, 0); 1543 mlx5_free(rq); 1544 return NULL; 1545 } 1546 rq->id = MLX5_GET(create_rq_out, out, rqn); 1547 return rq; 1548 } 1549 1550 /** 1551 * Modify RQ using DevX API. 1552 * 1553 * @param[in] rq 1554 * Pointer to RQ object structure. 1555 * @param [in] rq_attr 1556 * Pointer to modify RQ attributes structure. 1557 * 1558 * @return 1559 * 0 on success, a negative errno value otherwise and rte_errno is set. 1560 */ 1561 int 1562 mlx5_devx_cmd_modify_rq(struct mlx5_devx_obj *rq, 1563 struct mlx5_devx_modify_rq_attr *rq_attr) 1564 { 1565 uint32_t in[MLX5_ST_SZ_DW(modify_rq_in)] = {0}; 1566 uint32_t out[MLX5_ST_SZ_DW(modify_rq_out)] = {0}; 1567 void *rq_ctx, *wq_ctx; 1568 int ret; 1569 1570 MLX5_SET(modify_rq_in, in, opcode, MLX5_CMD_OP_MODIFY_RQ); 1571 MLX5_SET(modify_rq_in, in, rq_state, rq_attr->rq_state); 1572 MLX5_SET(modify_rq_in, in, rqn, rq->id); 1573 MLX5_SET64(modify_rq_in, in, modify_bitmask, rq_attr->modify_bitmask); 1574 rq_ctx = MLX5_ADDR_OF(modify_rq_in, in, ctx); 1575 MLX5_SET(rqc, rq_ctx, state, rq_attr->state); 1576 if (rq_attr->modify_bitmask & 1577 MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS) 1578 MLX5_SET(rqc, rq_ctx, scatter_fcs, rq_attr->scatter_fcs); 1579 if (rq_attr->modify_bitmask & MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD) 1580 MLX5_SET(rqc, rq_ctx, vsd, rq_attr->vsd); 1581 if (rq_attr->modify_bitmask & 1582 MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID) 1583 MLX5_SET(rqc, rq_ctx, counter_set_id, rq_attr->counter_set_id); 1584 MLX5_SET(rqc, rq_ctx, hairpin_peer_sq, rq_attr->hairpin_peer_sq); 1585 MLX5_SET(rqc, rq_ctx, hairpin_peer_vhca, rq_attr->hairpin_peer_vhca); 1586 if (rq_attr->modify_bitmask & MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_WQ_LWM) { 1587 wq_ctx = MLX5_ADDR_OF(rqc, rq_ctx, wq); 1588 MLX5_SET(wq, wq_ctx, lwm, rq_attr->lwm); 1589 } 1590 ret = mlx5_glue->devx_obj_modify(rq->obj, in, sizeof(in), 1591 out, sizeof(out)); 1592 if (ret) { 1593 DRV_LOG(ERR, "Failed to modify RQ using DevX"); 1594 rte_errno = errno; 1595 return -errno; 1596 } 1597 return ret; 1598 } 1599 1600 /** 1601 * Create RMP using DevX API. 1602 * 1603 * @param[in] ctx 1604 * Context returned from mlx5 open_device() glue function. 1605 * @param [in] rmp_attr 1606 * Pointer to create RMP attributes structure. 1607 * @param [in] socket 1608 * CPU socket ID for allocations. 1609 * 1610 * @return 1611 * The DevX object created, NULL otherwise and rte_errno is set. 1612 */ 1613 struct mlx5_devx_obj * 1614 mlx5_devx_cmd_create_rmp(void *ctx, 1615 struct mlx5_devx_create_rmp_attr *rmp_attr, 1616 int socket) 1617 { 1618 uint32_t in[MLX5_ST_SZ_DW(create_rmp_in)] = {0}; 1619 uint32_t out[MLX5_ST_SZ_DW(create_rmp_out)] = {0}; 1620 void *rmp_ctx, *wq_ctx; 1621 struct mlx5_devx_wq_attr *wq_attr; 1622 struct mlx5_devx_obj *rmp = NULL; 1623 1624 rmp = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*rmp), 0, socket); 1625 if (!rmp) { 1626 DRV_LOG(ERR, "Failed to allocate RMP data"); 1627 rte_errno = ENOMEM; 1628 return NULL; 1629 } 1630 MLX5_SET(create_rmp_in, in, opcode, MLX5_CMD_OP_CREATE_RMP); 1631 rmp_ctx = MLX5_ADDR_OF(create_rmp_in, in, ctx); 1632 MLX5_SET(rmpc, rmp_ctx, state, rmp_attr->state); 1633 MLX5_SET(rmpc, rmp_ctx, basic_cyclic_rcv_wqe, 1634 rmp_attr->basic_cyclic_rcv_wqe); 1635 wq_ctx = MLX5_ADDR_OF(rmpc, rmp_ctx, wq); 1636 wq_attr = &rmp_attr->wq_attr; 1637 devx_cmd_fill_wq_data(wq_ctx, wq_attr); 1638 rmp->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out, 1639 sizeof(out)); 1640 if (!rmp->obj) { 1641 DEVX_DRV_LOG(ERR, out, "create RMP", NULL, 0); 1642 mlx5_free(rmp); 1643 return NULL; 1644 } 1645 rmp->id = MLX5_GET(create_rmp_out, out, rmpn); 1646 return rmp; 1647 } 1648 1649 /* 1650 * Create TIR using DevX API. 1651 * 1652 * @param[in] ctx 1653 * Context returned from mlx5 open_device() glue function. 1654 * @param [in] tir_attr 1655 * Pointer to TIR attributes structure. 1656 * 1657 * @return 1658 * The DevX object created, NULL otherwise and rte_errno is set. 1659 */ 1660 struct mlx5_devx_obj * 1661 mlx5_devx_cmd_create_tir(void *ctx, 1662 struct mlx5_devx_tir_attr *tir_attr) 1663 { 1664 uint32_t in[MLX5_ST_SZ_DW(create_tir_in)] = {0}; 1665 uint32_t out[MLX5_ST_SZ_DW(create_tir_out)] = {0}; 1666 void *tir_ctx, *outer, *inner, *rss_key; 1667 struct mlx5_devx_obj *tir = NULL; 1668 1669 tir = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*tir), 0, SOCKET_ID_ANY); 1670 if (!tir) { 1671 DRV_LOG(ERR, "Failed to allocate TIR data"); 1672 rte_errno = ENOMEM; 1673 return NULL; 1674 } 1675 MLX5_SET(create_tir_in, in, opcode, MLX5_CMD_OP_CREATE_TIR); 1676 tir_ctx = MLX5_ADDR_OF(create_tir_in, in, ctx); 1677 MLX5_SET(tirc, tir_ctx, disp_type, tir_attr->disp_type); 1678 MLX5_SET(tirc, tir_ctx, lro_timeout_period_usecs, 1679 tir_attr->lro_timeout_period_usecs); 1680 MLX5_SET(tirc, tir_ctx, lro_enable_mask, tir_attr->lro_enable_mask); 1681 MLX5_SET(tirc, tir_ctx, lro_max_msg_sz, tir_attr->lro_max_msg_sz); 1682 MLX5_SET(tirc, tir_ctx, inline_rqn, tir_attr->inline_rqn); 1683 MLX5_SET(tirc, tir_ctx, rx_hash_symmetric, tir_attr->rx_hash_symmetric); 1684 MLX5_SET(tirc, tir_ctx, tunneled_offload_en, 1685 tir_attr->tunneled_offload_en); 1686 MLX5_SET(tirc, tir_ctx, indirect_table, tir_attr->indirect_table); 1687 MLX5_SET(tirc, tir_ctx, rx_hash_fn, tir_attr->rx_hash_fn); 1688 MLX5_SET(tirc, tir_ctx, self_lb_block, tir_attr->self_lb_block); 1689 MLX5_SET(tirc, tir_ctx, transport_domain, tir_attr->transport_domain); 1690 rss_key = MLX5_ADDR_OF(tirc, tir_ctx, rx_hash_toeplitz_key); 1691 memcpy(rss_key, tir_attr->rx_hash_toeplitz_key, MLX5_RSS_HASH_KEY_LEN); 1692 outer = MLX5_ADDR_OF(tirc, tir_ctx, rx_hash_field_selector_outer); 1693 MLX5_SET(rx_hash_field_select, outer, l3_prot_type, 1694 tir_attr->rx_hash_field_selector_outer.l3_prot_type); 1695 MLX5_SET(rx_hash_field_select, outer, l4_prot_type, 1696 tir_attr->rx_hash_field_selector_outer.l4_prot_type); 1697 MLX5_SET(rx_hash_field_select, outer, selected_fields, 1698 tir_attr->rx_hash_field_selector_outer.selected_fields); 1699 inner = MLX5_ADDR_OF(tirc, tir_ctx, rx_hash_field_selector_inner); 1700 MLX5_SET(rx_hash_field_select, inner, l3_prot_type, 1701 tir_attr->rx_hash_field_selector_inner.l3_prot_type); 1702 MLX5_SET(rx_hash_field_select, inner, l4_prot_type, 1703 tir_attr->rx_hash_field_selector_inner.l4_prot_type); 1704 MLX5_SET(rx_hash_field_select, inner, selected_fields, 1705 tir_attr->rx_hash_field_selector_inner.selected_fields); 1706 tir->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 1707 out, sizeof(out)); 1708 if (!tir->obj) { 1709 DEVX_DRV_LOG(ERR, out, "create TIR", NULL, 0); 1710 mlx5_free(tir); 1711 return NULL; 1712 } 1713 tir->id = MLX5_GET(create_tir_out, out, tirn); 1714 return tir; 1715 } 1716 1717 /** 1718 * Modify TIR using DevX API. 1719 * 1720 * @param[in] tir 1721 * Pointer to TIR DevX object structure. 1722 * @param [in] modify_tir_attr 1723 * Pointer to TIR modification attributes structure. 1724 * 1725 * @return 1726 * 0 on success, a negative errno value otherwise and rte_errno is set. 1727 */ 1728 int 1729 mlx5_devx_cmd_modify_tir(struct mlx5_devx_obj *tir, 1730 struct mlx5_devx_modify_tir_attr *modify_tir_attr) 1731 { 1732 struct mlx5_devx_tir_attr *tir_attr = &modify_tir_attr->tir; 1733 uint32_t in[MLX5_ST_SZ_DW(modify_tir_in)] = {0}; 1734 uint32_t out[MLX5_ST_SZ_DW(modify_tir_out)] = {0}; 1735 void *tir_ctx; 1736 int ret; 1737 1738 MLX5_SET(modify_tir_in, in, opcode, MLX5_CMD_OP_MODIFY_TIR); 1739 MLX5_SET(modify_tir_in, in, tirn, modify_tir_attr->tirn); 1740 MLX5_SET64(modify_tir_in, in, modify_bitmask, 1741 modify_tir_attr->modify_bitmask); 1742 tir_ctx = MLX5_ADDR_OF(modify_rq_in, in, ctx); 1743 if (modify_tir_attr->modify_bitmask & 1744 MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_LRO) { 1745 MLX5_SET(tirc, tir_ctx, lro_timeout_period_usecs, 1746 tir_attr->lro_timeout_period_usecs); 1747 MLX5_SET(tirc, tir_ctx, lro_enable_mask, 1748 tir_attr->lro_enable_mask); 1749 MLX5_SET(tirc, tir_ctx, lro_max_msg_sz, 1750 tir_attr->lro_max_msg_sz); 1751 } 1752 if (modify_tir_attr->modify_bitmask & 1753 MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_INDIRECT_TABLE) 1754 MLX5_SET(tirc, tir_ctx, indirect_table, 1755 tir_attr->indirect_table); 1756 if (modify_tir_attr->modify_bitmask & 1757 MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_HASH) { 1758 int i; 1759 void *outer, *inner; 1760 1761 MLX5_SET(tirc, tir_ctx, rx_hash_symmetric, 1762 tir_attr->rx_hash_symmetric); 1763 MLX5_SET(tirc, tir_ctx, rx_hash_fn, tir_attr->rx_hash_fn); 1764 for (i = 0; i < 10; i++) { 1765 MLX5_SET(tirc, tir_ctx, rx_hash_toeplitz_key[i], 1766 tir_attr->rx_hash_toeplitz_key[i]); 1767 } 1768 outer = MLX5_ADDR_OF(tirc, tir_ctx, 1769 rx_hash_field_selector_outer); 1770 MLX5_SET(rx_hash_field_select, outer, l3_prot_type, 1771 tir_attr->rx_hash_field_selector_outer.l3_prot_type); 1772 MLX5_SET(rx_hash_field_select, outer, l4_prot_type, 1773 tir_attr->rx_hash_field_selector_outer.l4_prot_type); 1774 MLX5_SET 1775 (rx_hash_field_select, outer, selected_fields, 1776 tir_attr->rx_hash_field_selector_outer.selected_fields); 1777 inner = MLX5_ADDR_OF(tirc, tir_ctx, 1778 rx_hash_field_selector_inner); 1779 MLX5_SET(rx_hash_field_select, inner, l3_prot_type, 1780 tir_attr->rx_hash_field_selector_inner.l3_prot_type); 1781 MLX5_SET(rx_hash_field_select, inner, l4_prot_type, 1782 tir_attr->rx_hash_field_selector_inner.l4_prot_type); 1783 MLX5_SET 1784 (rx_hash_field_select, inner, selected_fields, 1785 tir_attr->rx_hash_field_selector_inner.selected_fields); 1786 } 1787 if (modify_tir_attr->modify_bitmask & 1788 MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_SELF_LB_EN) { 1789 MLX5_SET(tirc, tir_ctx, self_lb_block, tir_attr->self_lb_block); 1790 } 1791 ret = mlx5_glue->devx_obj_modify(tir->obj, in, sizeof(in), 1792 out, sizeof(out)); 1793 if (ret) { 1794 DRV_LOG(ERR, "Failed to modify TIR using DevX"); 1795 rte_errno = errno; 1796 return -errno; 1797 } 1798 return ret; 1799 } 1800 1801 /** 1802 * Create RQT using DevX API. 1803 * 1804 * @param[in] ctx 1805 * Context returned from mlx5 open_device() glue function. 1806 * @param [in] rqt_attr 1807 * Pointer to RQT attributes structure. 1808 * 1809 * @return 1810 * The DevX object created, NULL otherwise and rte_errno is set. 1811 */ 1812 struct mlx5_devx_obj * 1813 mlx5_devx_cmd_create_rqt(void *ctx, 1814 struct mlx5_devx_rqt_attr *rqt_attr) 1815 { 1816 uint32_t *in = NULL; 1817 uint32_t inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + 1818 rqt_attr->rqt_actual_size * sizeof(uint32_t); 1819 uint32_t out[MLX5_ST_SZ_DW(create_rqt_out)] = {0}; 1820 void *rqt_ctx; 1821 struct mlx5_devx_obj *rqt = NULL; 1822 unsigned int i; 1823 1824 in = mlx5_malloc(MLX5_MEM_ZERO, inlen, 0, SOCKET_ID_ANY); 1825 if (!in) { 1826 DRV_LOG(ERR, "Failed to allocate RQT IN data"); 1827 rte_errno = ENOMEM; 1828 return NULL; 1829 } 1830 rqt = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*rqt), 0, SOCKET_ID_ANY); 1831 if (!rqt) { 1832 DRV_LOG(ERR, "Failed to allocate RQT data"); 1833 rte_errno = ENOMEM; 1834 mlx5_free(in); 1835 return NULL; 1836 } 1837 MLX5_SET(create_rqt_in, in, opcode, MLX5_CMD_OP_CREATE_RQT); 1838 rqt_ctx = MLX5_ADDR_OF(create_rqt_in, in, rqt_context); 1839 MLX5_SET(rqtc, rqt_ctx, list_q_type, rqt_attr->rq_type); 1840 MLX5_SET(rqtc, rqt_ctx, rqt_max_size, rqt_attr->rqt_max_size); 1841 MLX5_SET(rqtc, rqt_ctx, rqt_actual_size, rqt_attr->rqt_actual_size); 1842 for (i = 0; i < rqt_attr->rqt_actual_size; i++) 1843 MLX5_SET(rqtc, rqt_ctx, rq_num[i], rqt_attr->rq_list[i]); 1844 rqt->obj = mlx5_glue->devx_obj_create(ctx, in, inlen, out, sizeof(out)); 1845 mlx5_free(in); 1846 if (!rqt->obj) { 1847 DEVX_DRV_LOG(ERR, out, "create RQT", NULL, 0); 1848 mlx5_free(rqt); 1849 return NULL; 1850 } 1851 rqt->id = MLX5_GET(create_rqt_out, out, rqtn); 1852 return rqt; 1853 } 1854 1855 /** 1856 * Modify RQT using DevX API. 1857 * 1858 * @param[in] rqt 1859 * Pointer to RQT DevX object structure. 1860 * @param [in] rqt_attr 1861 * Pointer to RQT attributes structure. 1862 * 1863 * @return 1864 * 0 on success, a negative errno value otherwise and rte_errno is set. 1865 */ 1866 int 1867 mlx5_devx_cmd_modify_rqt(struct mlx5_devx_obj *rqt, 1868 struct mlx5_devx_rqt_attr *rqt_attr) 1869 { 1870 uint32_t inlen = MLX5_ST_SZ_BYTES(modify_rqt_in) + 1871 rqt_attr->rqt_actual_size * sizeof(uint32_t); 1872 uint32_t out[MLX5_ST_SZ_DW(modify_rqt_out)] = {0}; 1873 uint32_t *in = mlx5_malloc(MLX5_MEM_ZERO, inlen, 0, SOCKET_ID_ANY); 1874 void *rqt_ctx; 1875 unsigned int i; 1876 int ret; 1877 1878 if (!in) { 1879 DRV_LOG(ERR, "Failed to allocate RQT modify IN data."); 1880 rte_errno = ENOMEM; 1881 return -ENOMEM; 1882 } 1883 MLX5_SET(modify_rqt_in, in, opcode, MLX5_CMD_OP_MODIFY_RQT); 1884 MLX5_SET(modify_rqt_in, in, rqtn, rqt->id); 1885 MLX5_SET64(modify_rqt_in, in, modify_bitmask, 0x1); 1886 rqt_ctx = MLX5_ADDR_OF(modify_rqt_in, in, rqt_context); 1887 MLX5_SET(rqtc, rqt_ctx, list_q_type, rqt_attr->rq_type); 1888 MLX5_SET(rqtc, rqt_ctx, rqt_max_size, rqt_attr->rqt_max_size); 1889 MLX5_SET(rqtc, rqt_ctx, rqt_actual_size, rqt_attr->rqt_actual_size); 1890 for (i = 0; i < rqt_attr->rqt_actual_size; i++) 1891 MLX5_SET(rqtc, rqt_ctx, rq_num[i], rqt_attr->rq_list[i]); 1892 ret = mlx5_glue->devx_obj_modify(rqt->obj, in, inlen, out, sizeof(out)); 1893 mlx5_free(in); 1894 if (ret) { 1895 DRV_LOG(ERR, "Failed to modify RQT using DevX."); 1896 rte_errno = errno; 1897 return -rte_errno; 1898 } 1899 return ret; 1900 } 1901 1902 /** 1903 * Create SQ using DevX API. 1904 * 1905 * @param[in] ctx 1906 * Context returned from mlx5 open_device() glue function. 1907 * @param [in] sq_attr 1908 * Pointer to SQ attributes structure. 1909 * @param [in] socket 1910 * CPU socket ID for allocations. 1911 * 1912 * @return 1913 * The DevX object created, NULL otherwise and rte_errno is set. 1914 **/ 1915 struct mlx5_devx_obj * 1916 mlx5_devx_cmd_create_sq(void *ctx, 1917 struct mlx5_devx_create_sq_attr *sq_attr) 1918 { 1919 uint32_t in[MLX5_ST_SZ_DW(create_sq_in)] = {0}; 1920 uint32_t out[MLX5_ST_SZ_DW(create_sq_out)] = {0}; 1921 void *sq_ctx; 1922 void *wq_ctx; 1923 struct mlx5_devx_wq_attr *wq_attr; 1924 struct mlx5_devx_obj *sq = NULL; 1925 1926 sq = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*sq), 0, SOCKET_ID_ANY); 1927 if (!sq) { 1928 DRV_LOG(ERR, "Failed to allocate SQ data"); 1929 rte_errno = ENOMEM; 1930 return NULL; 1931 } 1932 MLX5_SET(create_sq_in, in, opcode, MLX5_CMD_OP_CREATE_SQ); 1933 sq_ctx = MLX5_ADDR_OF(create_sq_in, in, ctx); 1934 MLX5_SET(sqc, sq_ctx, rlky, sq_attr->rlky); 1935 MLX5_SET(sqc, sq_ctx, cd_master, sq_attr->cd_master); 1936 MLX5_SET(sqc, sq_ctx, fre, sq_attr->fre); 1937 MLX5_SET(sqc, sq_ctx, flush_in_error_en, sq_attr->flush_in_error_en); 1938 MLX5_SET(sqc, sq_ctx, allow_multi_pkt_send_wqe, 1939 sq_attr->allow_multi_pkt_send_wqe); 1940 MLX5_SET(sqc, sq_ctx, min_wqe_inline_mode, 1941 sq_attr->min_wqe_inline_mode); 1942 MLX5_SET(sqc, sq_ctx, state, sq_attr->state); 1943 MLX5_SET(sqc, sq_ctx, reg_umr, sq_attr->reg_umr); 1944 MLX5_SET(sqc, sq_ctx, allow_swp, sq_attr->allow_swp); 1945 MLX5_SET(sqc, sq_ctx, hairpin, sq_attr->hairpin); 1946 MLX5_SET(sqc, sq_ctx, non_wire, sq_attr->non_wire); 1947 MLX5_SET(sqc, sq_ctx, static_sq_wq, sq_attr->static_sq_wq); 1948 MLX5_SET(sqc, sq_ctx, hairpin_wq_buffer_type, sq_attr->hairpin_wq_buffer_type); 1949 MLX5_SET(sqc, sq_ctx, user_index, sq_attr->user_index); 1950 MLX5_SET(sqc, sq_ctx, cqn, sq_attr->cqn); 1951 MLX5_SET(sqc, sq_ctx, packet_pacing_rate_limit_index, 1952 sq_attr->packet_pacing_rate_limit_index); 1953 MLX5_SET(sqc, sq_ctx, tis_lst_sz, sq_attr->tis_lst_sz); 1954 MLX5_SET(sqc, sq_ctx, tis_num_0, sq_attr->tis_num); 1955 MLX5_SET(sqc, sq_ctx, ts_format, sq_attr->ts_format); 1956 wq_ctx = MLX5_ADDR_OF(sqc, sq_ctx, wq); 1957 wq_attr = &sq_attr->wq_attr; 1958 devx_cmd_fill_wq_data(wq_ctx, wq_attr); 1959 sq->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 1960 out, sizeof(out)); 1961 if (!sq->obj) { 1962 DEVX_DRV_LOG(ERR, out, "create SQ", NULL, 0); 1963 mlx5_free(sq); 1964 return NULL; 1965 } 1966 sq->id = MLX5_GET(create_sq_out, out, sqn); 1967 return sq; 1968 } 1969 1970 /** 1971 * Modify SQ using DevX API. 1972 * 1973 * @param[in] sq 1974 * Pointer to SQ object structure. 1975 * @param [in] sq_attr 1976 * Pointer to SQ attributes structure. 1977 * 1978 * @return 1979 * 0 on success, a negative errno value otherwise and rte_errno is set. 1980 */ 1981 int 1982 mlx5_devx_cmd_modify_sq(struct mlx5_devx_obj *sq, 1983 struct mlx5_devx_modify_sq_attr *sq_attr) 1984 { 1985 uint32_t in[MLX5_ST_SZ_DW(modify_sq_in)] = {0}; 1986 uint32_t out[MLX5_ST_SZ_DW(modify_sq_out)] = {0}; 1987 void *sq_ctx; 1988 int ret; 1989 1990 MLX5_SET(modify_sq_in, in, opcode, MLX5_CMD_OP_MODIFY_SQ); 1991 MLX5_SET(modify_sq_in, in, sq_state, sq_attr->sq_state); 1992 MLX5_SET(modify_sq_in, in, sqn, sq->id); 1993 sq_ctx = MLX5_ADDR_OF(modify_sq_in, in, ctx); 1994 MLX5_SET(sqc, sq_ctx, state, sq_attr->state); 1995 MLX5_SET(sqc, sq_ctx, hairpin_peer_rq, sq_attr->hairpin_peer_rq); 1996 MLX5_SET(sqc, sq_ctx, hairpin_peer_vhca, sq_attr->hairpin_peer_vhca); 1997 ret = mlx5_glue->devx_obj_modify(sq->obj, in, sizeof(in), 1998 out, sizeof(out)); 1999 if (ret) { 2000 DRV_LOG(ERR, "Failed to modify SQ using DevX"); 2001 rte_errno = errno; 2002 return -rte_errno; 2003 } 2004 return ret; 2005 } 2006 2007 /** 2008 * Create TIS using DevX API. 2009 * 2010 * @param[in] ctx 2011 * Context returned from mlx5 open_device() glue function. 2012 * @param [in] tis_attr 2013 * Pointer to TIS attributes structure. 2014 * 2015 * @return 2016 * The DevX object created, NULL otherwise and rte_errno is set. 2017 */ 2018 struct mlx5_devx_obj * 2019 mlx5_devx_cmd_create_tis(void *ctx, 2020 struct mlx5_devx_tis_attr *tis_attr) 2021 { 2022 uint32_t in[MLX5_ST_SZ_DW(create_tis_in)] = {0}; 2023 uint32_t out[MLX5_ST_SZ_DW(create_tis_out)] = {0}; 2024 struct mlx5_devx_obj *tis = NULL; 2025 void *tis_ctx; 2026 2027 tis = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*tis), 0, SOCKET_ID_ANY); 2028 if (!tis) { 2029 DRV_LOG(ERR, "Failed to allocate TIS object"); 2030 rte_errno = ENOMEM; 2031 return NULL; 2032 } 2033 MLX5_SET(create_tis_in, in, opcode, MLX5_CMD_OP_CREATE_TIS); 2034 tis_ctx = MLX5_ADDR_OF(create_tis_in, in, ctx); 2035 MLX5_SET(tisc, tis_ctx, strict_lag_tx_port_affinity, 2036 tis_attr->strict_lag_tx_port_affinity); 2037 MLX5_SET(tisc, tis_ctx, lag_tx_port_affinity, 2038 tis_attr->lag_tx_port_affinity); 2039 MLX5_SET(tisc, tis_ctx, prio, tis_attr->prio); 2040 MLX5_SET(tisc, tis_ctx, transport_domain, 2041 tis_attr->transport_domain); 2042 tis->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 2043 out, sizeof(out)); 2044 if (!tis->obj) { 2045 DEVX_DRV_LOG(ERR, out, "create TIS", NULL, 0); 2046 mlx5_free(tis); 2047 return NULL; 2048 } 2049 tis->id = MLX5_GET(create_tis_out, out, tisn); 2050 return tis; 2051 } 2052 2053 /** 2054 * Create transport domain using DevX API. 2055 * 2056 * @param[in] ctx 2057 * Context returned from mlx5 open_device() glue function. 2058 * @return 2059 * The DevX object created, NULL otherwise and rte_errno is set. 2060 */ 2061 struct mlx5_devx_obj * 2062 mlx5_devx_cmd_create_td(void *ctx) 2063 { 2064 uint32_t in[MLX5_ST_SZ_DW(alloc_transport_domain_in)] = {0}; 2065 uint32_t out[MLX5_ST_SZ_DW(alloc_transport_domain_out)] = {0}; 2066 struct mlx5_devx_obj *td = NULL; 2067 2068 td = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*td), 0, SOCKET_ID_ANY); 2069 if (!td) { 2070 DRV_LOG(ERR, "Failed to allocate TD object"); 2071 rte_errno = ENOMEM; 2072 return NULL; 2073 } 2074 MLX5_SET(alloc_transport_domain_in, in, opcode, 2075 MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN); 2076 td->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 2077 out, sizeof(out)); 2078 if (!td->obj) { 2079 DEVX_DRV_LOG(ERR, out, "create TIS", NULL, 0); 2080 mlx5_free(td); 2081 return NULL; 2082 } 2083 td->id = MLX5_GET(alloc_transport_domain_out, out, 2084 transport_domain); 2085 return td; 2086 } 2087 2088 /** 2089 * Dump all flows to file. 2090 * 2091 * @param[in] fdb_domain 2092 * FDB domain. 2093 * @param[in] rx_domain 2094 * RX domain. 2095 * @param[in] tx_domain 2096 * TX domain. 2097 * @param[out] file 2098 * Pointer to file stream. 2099 * 2100 * @return 2101 * 0 on success, a negative value otherwise. 2102 */ 2103 int 2104 mlx5_devx_cmd_flow_dump(void *fdb_domain __rte_unused, 2105 void *rx_domain __rte_unused, 2106 void *tx_domain __rte_unused, FILE *file __rte_unused) 2107 { 2108 int ret = 0; 2109 2110 #ifdef HAVE_MLX5_DR_FLOW_DUMP 2111 if (fdb_domain) { 2112 ret = mlx5_glue->dr_dump_domain(file, fdb_domain); 2113 if (ret) 2114 return ret; 2115 } 2116 MLX5_ASSERT(rx_domain); 2117 ret = mlx5_glue->dr_dump_domain(file, rx_domain); 2118 if (ret) 2119 return ret; 2120 MLX5_ASSERT(tx_domain); 2121 ret = mlx5_glue->dr_dump_domain(file, tx_domain); 2122 #else 2123 ret = ENOTSUP; 2124 #endif 2125 return -ret; 2126 } 2127 2128 int 2129 mlx5_devx_cmd_flow_single_dump(void *rule_info __rte_unused, 2130 FILE *file __rte_unused) 2131 { 2132 int ret = 0; 2133 #ifdef HAVE_MLX5_DR_FLOW_DUMP_RULE 2134 if (rule_info) 2135 ret = mlx5_glue->dr_dump_rule(file, rule_info); 2136 #else 2137 ret = ENOTSUP; 2138 #endif 2139 return -ret; 2140 } 2141 2142 /* 2143 * Create CQ using DevX API. 2144 * 2145 * @param[in] ctx 2146 * Context returned from mlx5 open_device() glue function. 2147 * @param [in] attr 2148 * Pointer to CQ attributes structure. 2149 * 2150 * @return 2151 * The DevX object created, NULL otherwise and rte_errno is set. 2152 */ 2153 struct mlx5_devx_obj * 2154 mlx5_devx_cmd_create_cq(void *ctx, struct mlx5_devx_cq_attr *attr) 2155 { 2156 uint32_t in[MLX5_ST_SZ_DW(create_cq_in)] = {0}; 2157 uint32_t out[MLX5_ST_SZ_DW(create_cq_out)] = {0}; 2158 struct mlx5_devx_obj *cq_obj = mlx5_malloc(MLX5_MEM_ZERO, 2159 sizeof(*cq_obj), 2160 0, SOCKET_ID_ANY); 2161 void *cqctx = MLX5_ADDR_OF(create_cq_in, in, cq_context); 2162 2163 if (!cq_obj) { 2164 DRV_LOG(ERR, "Failed to allocate CQ object memory."); 2165 rte_errno = ENOMEM; 2166 return NULL; 2167 } 2168 MLX5_SET(create_cq_in, in, opcode, MLX5_CMD_OP_CREATE_CQ); 2169 if (attr->db_umem_valid) { 2170 MLX5_SET(cqc, cqctx, dbr_umem_valid, attr->db_umem_valid); 2171 MLX5_SET(cqc, cqctx, dbr_umem_id, attr->db_umem_id); 2172 MLX5_SET64(cqc, cqctx, dbr_addr, attr->db_umem_offset); 2173 } else { 2174 MLX5_SET64(cqc, cqctx, dbr_addr, attr->db_addr); 2175 } 2176 MLX5_SET(cqc, cqctx, cqe_sz, (RTE_CACHE_LINE_SIZE == 128) ? 2177 MLX5_CQE_SIZE_128B : MLX5_CQE_SIZE_64B); 2178 MLX5_SET(cqc, cqctx, cc, attr->use_first_only); 2179 MLX5_SET(cqc, cqctx, oi, attr->overrun_ignore); 2180 MLX5_SET(cqc, cqctx, log_cq_size, attr->log_cq_size); 2181 if (attr->log_page_size > MLX5_ADAPTER_PAGE_SHIFT) 2182 MLX5_SET(cqc, cqctx, log_page_size, 2183 attr->log_page_size - MLX5_ADAPTER_PAGE_SHIFT); 2184 MLX5_SET(cqc, cqctx, c_eqn, attr->eqn); 2185 MLX5_SET(cqc, cqctx, uar_page, attr->uar_page_id); 2186 MLX5_SET(cqc, cqctx, cqe_comp_en, !!attr->cqe_comp_en); 2187 MLX5_SET(cqc, cqctx, cqe_comp_layout, !!attr->cqe_comp_layout); 2188 MLX5_SET(cqc, cqctx, mini_cqe_res_format, attr->mini_cqe_res_format); 2189 MLX5_SET(cqc, cqctx, mini_cqe_res_format_ext, 2190 attr->mini_cqe_res_format_ext); 2191 if (attr->q_umem_valid) { 2192 MLX5_SET(create_cq_in, in, cq_umem_valid, attr->q_umem_valid); 2193 MLX5_SET(create_cq_in, in, cq_umem_id, attr->q_umem_id); 2194 MLX5_SET64(create_cq_in, in, cq_umem_offset, 2195 attr->q_umem_offset); 2196 } 2197 cq_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out, 2198 sizeof(out)); 2199 if (!cq_obj->obj) { 2200 DEVX_DRV_LOG(ERR, out, "create CQ", NULL, 0); 2201 mlx5_free(cq_obj); 2202 return NULL; 2203 } 2204 cq_obj->id = MLX5_GET(create_cq_out, out, cqn); 2205 return cq_obj; 2206 } 2207 2208 /** 2209 * Create VIRTQ using DevX API. 2210 * 2211 * @param[in] ctx 2212 * Context returned from mlx5 open_device() glue function. 2213 * @param [in] attr 2214 * Pointer to VIRTQ attributes structure. 2215 * 2216 * @return 2217 * The DevX object created, NULL otherwise and rte_errno is set. 2218 */ 2219 struct mlx5_devx_obj * 2220 mlx5_devx_cmd_create_virtq(void *ctx, 2221 struct mlx5_devx_virtq_attr *attr) 2222 { 2223 uint32_t in[MLX5_ST_SZ_DW(create_virtq_in)] = {0}; 2224 uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 2225 struct mlx5_devx_obj *virtq_obj = mlx5_malloc(MLX5_MEM_ZERO, 2226 sizeof(*virtq_obj), 2227 0, SOCKET_ID_ANY); 2228 void *virtq = MLX5_ADDR_OF(create_virtq_in, in, virtq); 2229 void *hdr = MLX5_ADDR_OF(create_virtq_in, in, hdr); 2230 void *virtctx = MLX5_ADDR_OF(virtio_net_q, virtq, virtio_q_context); 2231 2232 if (!virtq_obj) { 2233 DRV_LOG(ERR, "Failed to allocate virtq data."); 2234 rte_errno = ENOMEM; 2235 return NULL; 2236 } 2237 MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 2238 MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 2239 MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 2240 MLX5_GENERAL_OBJ_TYPE_VIRTQ); 2241 MLX5_SET16(virtio_net_q, virtq, hw_available_index, 2242 attr->hw_available_index); 2243 MLX5_SET16(virtio_net_q, virtq, hw_used_index, attr->hw_used_index); 2244 MLX5_SET16(virtio_net_q, virtq, tso_ipv4, attr->tso_ipv4); 2245 MLX5_SET16(virtio_net_q, virtq, tso_ipv6, attr->tso_ipv6); 2246 MLX5_SET16(virtio_net_q, virtq, tx_csum, attr->tx_csum); 2247 MLX5_SET16(virtio_net_q, virtq, rx_csum, attr->rx_csum); 2248 MLX5_SET16(virtio_q, virtctx, virtio_version_1_0, 2249 attr->virtio_version_1_0); 2250 MLX5_SET16(virtio_q, virtctx, event_mode, attr->event_mode); 2251 MLX5_SET(virtio_q, virtctx, event_qpn_or_msix, attr->qp_id); 2252 MLX5_SET64(virtio_q, virtctx, desc_addr, attr->desc_addr); 2253 MLX5_SET64(virtio_q, virtctx, used_addr, attr->used_addr); 2254 MLX5_SET64(virtio_q, virtctx, available_addr, attr->available_addr); 2255 MLX5_SET16(virtio_q, virtctx, queue_index, attr->queue_index); 2256 MLX5_SET16(virtio_q, virtctx, queue_size, attr->q_size); 2257 MLX5_SET(virtio_q, virtctx, virtio_q_mkey, attr->mkey); 2258 MLX5_SET(virtio_q, virtctx, umem_1_id, attr->umems[0].id); 2259 MLX5_SET(virtio_q, virtctx, umem_1_size, attr->umems[0].size); 2260 MLX5_SET64(virtio_q, virtctx, umem_1_offset, attr->umems[0].offset); 2261 MLX5_SET(virtio_q, virtctx, umem_2_id, attr->umems[1].id); 2262 MLX5_SET(virtio_q, virtctx, umem_2_size, attr->umems[1].size); 2263 MLX5_SET64(virtio_q, virtctx, umem_2_offset, attr->umems[1].offset); 2264 MLX5_SET(virtio_q, virtctx, umem_3_id, attr->umems[2].id); 2265 MLX5_SET(virtio_q, virtctx, umem_3_size, attr->umems[2].size); 2266 MLX5_SET64(virtio_q, virtctx, umem_3_offset, attr->umems[2].offset); 2267 MLX5_SET(virtio_q, virtctx, counter_set_id, attr->counters_obj_id); 2268 MLX5_SET(virtio_q, virtctx, pd, attr->pd); 2269 MLX5_SET(virtio_q, virtctx, queue_period_mode, attr->hw_latency_mode); 2270 MLX5_SET(virtio_q, virtctx, queue_period_us, attr->hw_max_latency_us); 2271 MLX5_SET(virtio_q, virtctx, queue_max_count, attr->hw_max_pending_comp); 2272 MLX5_SET(virtio_net_q, virtq, tisn_or_qpn, attr->tis_id); 2273 virtq_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out, 2274 sizeof(out)); 2275 if (!virtq_obj->obj) { 2276 DEVX_DRV_LOG(ERR, out, "create VIRTQ", NULL, 0); 2277 mlx5_free(virtq_obj); 2278 return NULL; 2279 } 2280 virtq_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 2281 return virtq_obj; 2282 } 2283 2284 /** 2285 * Modify VIRTQ using DevX API. 2286 * 2287 * @param[in] virtq_obj 2288 * Pointer to virtq object structure. 2289 * @param [in] attr 2290 * Pointer to modify virtq attributes structure. 2291 * 2292 * @return 2293 * 0 on success, a negative errno value otherwise and rte_errno is set. 2294 */ 2295 int 2296 mlx5_devx_cmd_modify_virtq(struct mlx5_devx_obj *virtq_obj, 2297 struct mlx5_devx_virtq_attr *attr) 2298 { 2299 uint32_t in[MLX5_ST_SZ_DW(create_virtq_in)] = {0}; 2300 uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 2301 void *virtq = MLX5_ADDR_OF(create_virtq_in, in, virtq); 2302 void *hdr = MLX5_ADDR_OF(create_virtq_in, in, hdr); 2303 void *virtctx = MLX5_ADDR_OF(virtio_net_q, virtq, virtio_q_context); 2304 int ret; 2305 2306 MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 2307 MLX5_CMD_OP_MODIFY_GENERAL_OBJECT); 2308 MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 2309 MLX5_GENERAL_OBJ_TYPE_VIRTQ); 2310 MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, virtq_obj->id); 2311 MLX5_SET64(virtio_net_q, virtq, modify_field_select, 2312 attr->mod_fields_bitmap); 2313 MLX5_SET16(virtio_q, virtctx, queue_index, attr->queue_index); 2314 if (!attr->mod_fields_bitmap) { 2315 DRV_LOG(ERR, "Failed to modify VIRTQ for no type set."); 2316 rte_errno = EINVAL; 2317 return -rte_errno; 2318 } 2319 if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_STATE) 2320 MLX5_SET16(virtio_net_q, virtq, state, attr->state); 2321 if (attr->mod_fields_bitmap & 2322 MLX5_VIRTQ_MODIFY_TYPE_DIRTY_BITMAP_PARAMS) { 2323 MLX5_SET(virtio_net_q, virtq, dirty_bitmap_mkey, 2324 attr->dirty_bitmap_mkey); 2325 MLX5_SET64(virtio_net_q, virtq, dirty_bitmap_addr, 2326 attr->dirty_bitmap_addr); 2327 MLX5_SET(virtio_net_q, virtq, dirty_bitmap_size, 2328 attr->dirty_bitmap_size); 2329 } 2330 if (attr->mod_fields_bitmap & 2331 MLX5_VIRTQ_MODIFY_TYPE_DIRTY_BITMAP_DUMP_ENABLE) 2332 MLX5_SET(virtio_net_q, virtq, dirty_bitmap_dump_enable, 2333 attr->dirty_bitmap_dump_enable); 2334 if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_QUEUE_PERIOD) { 2335 MLX5_SET(virtio_q, virtctx, queue_period_mode, 2336 attr->hw_latency_mode); 2337 MLX5_SET(virtio_q, virtctx, queue_period_us, 2338 attr->hw_max_latency_us); 2339 MLX5_SET(virtio_q, virtctx, queue_max_count, 2340 attr->hw_max_pending_comp); 2341 } 2342 if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_ADDR) { 2343 MLX5_SET64(virtio_q, virtctx, desc_addr, attr->desc_addr); 2344 MLX5_SET64(virtio_q, virtctx, used_addr, attr->used_addr); 2345 MLX5_SET64(virtio_q, virtctx, available_addr, 2346 attr->available_addr); 2347 } 2348 if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_HW_AVAILABLE_INDEX) 2349 MLX5_SET16(virtio_net_q, virtq, hw_available_index, 2350 attr->hw_available_index); 2351 if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_HW_USED_INDEX) 2352 MLX5_SET16(virtio_net_q, virtq, hw_used_index, 2353 attr->hw_used_index); 2354 if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_Q_TYPE) 2355 MLX5_SET16(virtio_q, virtctx, virtio_q_type, attr->q_type); 2356 if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_VERSION_1_0) 2357 MLX5_SET16(virtio_q, virtctx, virtio_version_1_0, 2358 attr->virtio_version_1_0); 2359 if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_Q_MKEY) 2360 MLX5_SET(virtio_q, virtctx, virtio_q_mkey, attr->mkey); 2361 if (attr->mod_fields_bitmap & 2362 MLX5_VIRTQ_MODIFY_TYPE_QUEUE_FEATURE_BIT_MASK) { 2363 MLX5_SET16(virtio_net_q, virtq, tso_ipv4, attr->tso_ipv4); 2364 MLX5_SET16(virtio_net_q, virtq, tso_ipv6, attr->tso_ipv6); 2365 MLX5_SET16(virtio_net_q, virtq, tx_csum, attr->tx_csum); 2366 MLX5_SET16(virtio_net_q, virtq, rx_csum, attr->rx_csum); 2367 } 2368 if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_EVENT_MODE) { 2369 MLX5_SET16(virtio_q, virtctx, event_mode, attr->event_mode); 2370 MLX5_SET(virtio_q, virtctx, event_qpn_or_msix, attr->qp_id); 2371 } 2372 ret = mlx5_glue->devx_obj_modify(virtq_obj->obj, in, sizeof(in), 2373 out, sizeof(out)); 2374 if (ret) { 2375 DRV_LOG(ERR, "Failed to modify VIRTQ using DevX."); 2376 rte_errno = errno; 2377 return -rte_errno; 2378 } 2379 return ret; 2380 } 2381 2382 /** 2383 * Query VIRTQ using DevX API. 2384 * 2385 * @param[in] virtq_obj 2386 * Pointer to virtq object structure. 2387 * @param [in/out] attr 2388 * Pointer to virtq attributes structure. 2389 * 2390 * @return 2391 * 0 on success, a negative errno value otherwise and rte_errno is set. 2392 */ 2393 int 2394 mlx5_devx_cmd_query_virtq(struct mlx5_devx_obj *virtq_obj, 2395 struct mlx5_devx_virtq_attr *attr) 2396 { 2397 uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0}; 2398 uint32_t out[MLX5_ST_SZ_DW(query_virtq_out)] = {0}; 2399 void *hdr = MLX5_ADDR_OF(query_virtq_out, in, hdr); 2400 void *virtq = MLX5_ADDR_OF(query_virtq_out, out, virtq); 2401 int ret; 2402 2403 MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 2404 MLX5_CMD_OP_QUERY_GENERAL_OBJECT); 2405 MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 2406 MLX5_GENERAL_OBJ_TYPE_VIRTQ); 2407 MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, virtq_obj->id); 2408 ret = mlx5_glue->devx_obj_query(virtq_obj->obj, in, sizeof(in), 2409 out, sizeof(out)); 2410 if (ret) { 2411 DRV_LOG(ERR, "Failed to modify VIRTQ using DevX."); 2412 rte_errno = errno; 2413 return -errno; 2414 } 2415 attr->hw_available_index = MLX5_GET16(virtio_net_q, virtq, 2416 hw_available_index); 2417 attr->hw_used_index = MLX5_GET16(virtio_net_q, virtq, hw_used_index); 2418 attr->state = MLX5_GET16(virtio_net_q, virtq, state); 2419 attr->error_type = MLX5_GET16(virtio_net_q, virtq, 2420 virtio_q_context.error_type); 2421 return ret; 2422 } 2423 2424 /** 2425 * Create QP using DevX API. 2426 * 2427 * @param[in] ctx 2428 * Context returned from mlx5 open_device() glue function. 2429 * @param [in] attr 2430 * Pointer to QP attributes structure. 2431 * 2432 * @return 2433 * The DevX object created, NULL otherwise and rte_errno is set. 2434 */ 2435 struct mlx5_devx_obj * 2436 mlx5_devx_cmd_create_qp(void *ctx, 2437 struct mlx5_devx_qp_attr *attr) 2438 { 2439 uint32_t in[MLX5_ST_SZ_DW(create_qp_in)] = {0}; 2440 uint32_t out[MLX5_ST_SZ_DW(create_qp_out)] = {0}; 2441 struct mlx5_devx_obj *qp_obj = mlx5_malloc(MLX5_MEM_ZERO, 2442 sizeof(*qp_obj), 2443 0, SOCKET_ID_ANY); 2444 void *qpc = MLX5_ADDR_OF(create_qp_in, in, qpc); 2445 2446 if (!qp_obj) { 2447 DRV_LOG(ERR, "Failed to allocate QP data."); 2448 rte_errno = ENOMEM; 2449 return NULL; 2450 } 2451 MLX5_SET(create_qp_in, in, opcode, MLX5_CMD_OP_CREATE_QP); 2452 MLX5_SET(qpc, qpc, st, MLX5_QP_ST_RC); 2453 MLX5_SET(qpc, qpc, pd, attr->pd); 2454 MLX5_SET(qpc, qpc, ts_format, attr->ts_format); 2455 MLX5_SET(qpc, qpc, user_index, attr->user_index); 2456 if (attr->uar_index) { 2457 if (attr->mmo) { 2458 void *qpc_ext_and_pas_list = MLX5_ADDR_OF(create_qp_in, 2459 in, qpc_extension_and_pas_list); 2460 void *qpc_ext = MLX5_ADDR_OF(qpc_extension_and_pas_list, 2461 qpc_ext_and_pas_list, qpc_data_extension); 2462 2463 MLX5_SET(create_qp_in, in, qpc_ext, 1); 2464 MLX5_SET(qpc_extension, qpc_ext, mmo, 1); 2465 } 2466 MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED); 2467 MLX5_SET(qpc, qpc, uar_page, attr->uar_index); 2468 if (attr->log_page_size > MLX5_ADAPTER_PAGE_SHIFT) 2469 MLX5_SET(qpc, qpc, log_page_size, 2470 attr->log_page_size - MLX5_ADAPTER_PAGE_SHIFT); 2471 if (attr->num_of_send_wqbbs) { 2472 MLX5_ASSERT(RTE_IS_POWER_OF_2(attr->num_of_send_wqbbs)); 2473 MLX5_SET(qpc, qpc, cqn_snd, attr->cqn); 2474 MLX5_SET(qpc, qpc, log_sq_size, 2475 rte_log2_u32(attr->num_of_send_wqbbs)); 2476 } else { 2477 MLX5_SET(qpc, qpc, no_sq, 1); 2478 } 2479 if (attr->num_of_receive_wqes) { 2480 MLX5_ASSERT(RTE_IS_POWER_OF_2( 2481 attr->num_of_receive_wqes)); 2482 MLX5_SET(qpc, qpc, cqn_rcv, attr->cqn); 2483 MLX5_SET(qpc, qpc, log_rq_stride, attr->log_rq_stride - 2484 MLX5_LOG_RQ_STRIDE_SHIFT); 2485 MLX5_SET(qpc, qpc, log_rq_size, 2486 rte_log2_u32(attr->num_of_receive_wqes)); 2487 MLX5_SET(qpc, qpc, rq_type, MLX5_NON_ZERO_RQ); 2488 } else { 2489 MLX5_SET(qpc, qpc, rq_type, MLX5_ZERO_LEN_RQ); 2490 } 2491 if (attr->dbr_umem_valid) { 2492 MLX5_SET(qpc, qpc, dbr_umem_valid, 2493 attr->dbr_umem_valid); 2494 MLX5_SET(qpc, qpc, dbr_umem_id, attr->dbr_umem_id); 2495 } 2496 if (attr->cd_master) 2497 MLX5_SET(qpc, qpc, cd_master, attr->cd_master); 2498 if (attr->cd_slave_send) 2499 MLX5_SET(qpc, qpc, cd_slave_send, attr->cd_slave_send); 2500 if (attr->cd_slave_recv) 2501 MLX5_SET(qpc, qpc, cd_slave_receive, attr->cd_slave_recv); 2502 MLX5_SET64(qpc, qpc, dbr_addr, attr->dbr_address); 2503 MLX5_SET64(create_qp_in, in, wq_umem_offset, 2504 attr->wq_umem_offset); 2505 MLX5_SET(create_qp_in, in, wq_umem_id, attr->wq_umem_id); 2506 MLX5_SET(create_qp_in, in, wq_umem_valid, 1); 2507 } else { 2508 /* Special QP to be managed by FW - no SQ\RQ\CQ\UAR\DB rec. */ 2509 MLX5_SET(qpc, qpc, rq_type, MLX5_ZERO_LEN_RQ); 2510 MLX5_SET(qpc, qpc, no_sq, 1); 2511 } 2512 qp_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out, 2513 sizeof(out)); 2514 if (!qp_obj->obj) { 2515 DEVX_DRV_LOG(ERR, out, "create QP", NULL, 0); 2516 mlx5_free(qp_obj); 2517 return NULL; 2518 } 2519 qp_obj->id = MLX5_GET(create_qp_out, out, qpn); 2520 return qp_obj; 2521 } 2522 2523 /** 2524 * Modify QP using DevX API. 2525 * Currently supports only force loop-back QP. 2526 * 2527 * @param[in] qp 2528 * Pointer to QP object structure. 2529 * @param [in] qp_st_mod_op 2530 * The QP state modification operation. 2531 * @param [in] remote_qp_id 2532 * The remote QP ID for MLX5_CMD_OP_INIT2RTR_QP operation. 2533 * 2534 * @return 2535 * 0 on success, a negative errno value otherwise and rte_errno is set. 2536 */ 2537 int 2538 mlx5_devx_cmd_modify_qp_state(struct mlx5_devx_obj *qp, uint32_t qp_st_mod_op, 2539 uint32_t remote_qp_id) 2540 { 2541 union { 2542 uint32_t rst2init[MLX5_ST_SZ_DW(rst2init_qp_in)]; 2543 uint32_t init2rtr[MLX5_ST_SZ_DW(init2rtr_qp_in)]; 2544 uint32_t rtr2rts[MLX5_ST_SZ_DW(rtr2rts_qp_in)]; 2545 uint32_t qp2rst[MLX5_ST_SZ_DW(2rst_qp_in)]; 2546 } in; 2547 union { 2548 uint32_t rst2init[MLX5_ST_SZ_DW(rst2init_qp_out)]; 2549 uint32_t init2rtr[MLX5_ST_SZ_DW(init2rtr_qp_out)]; 2550 uint32_t rtr2rts[MLX5_ST_SZ_DW(rtr2rts_qp_out)]; 2551 uint32_t qp2rst[MLX5_ST_SZ_DW(2rst_qp_out)]; 2552 } out; 2553 void *qpc; 2554 int ret; 2555 unsigned int inlen; 2556 unsigned int outlen; 2557 2558 memset(&in, 0, sizeof(in)); 2559 memset(&out, 0, sizeof(out)); 2560 MLX5_SET(rst2init_qp_in, &in, opcode, qp_st_mod_op); 2561 switch (qp_st_mod_op) { 2562 case MLX5_CMD_OP_RST2INIT_QP: 2563 MLX5_SET(rst2init_qp_in, &in, qpn, qp->id); 2564 qpc = MLX5_ADDR_OF(rst2init_qp_in, &in, qpc); 2565 MLX5_SET(qpc, qpc, primary_address_path.vhca_port_num, 1); 2566 MLX5_SET(qpc, qpc, rre, 1); 2567 MLX5_SET(qpc, qpc, rwe, 1); 2568 MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED); 2569 inlen = sizeof(in.rst2init); 2570 outlen = sizeof(out.rst2init); 2571 break; 2572 case MLX5_CMD_OP_INIT2RTR_QP: 2573 MLX5_SET(init2rtr_qp_in, &in, qpn, qp->id); 2574 qpc = MLX5_ADDR_OF(init2rtr_qp_in, &in, qpc); 2575 MLX5_SET(qpc, qpc, primary_address_path.fl, 1); 2576 MLX5_SET(qpc, qpc, primary_address_path.vhca_port_num, 1); 2577 MLX5_SET(qpc, qpc, mtu, 1); 2578 MLX5_SET(qpc, qpc, log_msg_max, 30); 2579 MLX5_SET(qpc, qpc, remote_qpn, remote_qp_id); 2580 MLX5_SET(qpc, qpc, min_rnr_nak, 0); 2581 inlen = sizeof(in.init2rtr); 2582 outlen = sizeof(out.init2rtr); 2583 break; 2584 case MLX5_CMD_OP_RTR2RTS_QP: 2585 qpc = MLX5_ADDR_OF(rtr2rts_qp_in, &in, qpc); 2586 MLX5_SET(rtr2rts_qp_in, &in, qpn, qp->id); 2587 MLX5_SET(qpc, qpc, primary_address_path.ack_timeout, 16); 2588 MLX5_SET(qpc, qpc, log_ack_req_freq, 0); 2589 MLX5_SET(qpc, qpc, retry_count, 7); 2590 MLX5_SET(qpc, qpc, rnr_retry, 7); 2591 inlen = sizeof(in.rtr2rts); 2592 outlen = sizeof(out.rtr2rts); 2593 break; 2594 case MLX5_CMD_OP_QP_2RST: 2595 MLX5_SET(2rst_qp_in, &in, qpn, qp->id); 2596 inlen = sizeof(in.qp2rst); 2597 outlen = sizeof(out.qp2rst); 2598 break; 2599 default: 2600 DRV_LOG(ERR, "Invalid or unsupported QP modify op %u.", 2601 qp_st_mod_op); 2602 rte_errno = EINVAL; 2603 return -rte_errno; 2604 } 2605 ret = mlx5_glue->devx_obj_modify(qp->obj, &in, inlen, &out, outlen); 2606 if (ret) { 2607 DRV_LOG(ERR, "Failed to modify QP using DevX."); 2608 rte_errno = errno; 2609 return -rte_errno; 2610 } 2611 return ret; 2612 } 2613 2614 struct mlx5_devx_obj * 2615 mlx5_devx_cmd_create_virtio_q_counters(void *ctx) 2616 { 2617 uint32_t in[MLX5_ST_SZ_DW(create_virtio_q_counters_in)] = {0}; 2618 uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 2619 struct mlx5_devx_obj *couners_obj = mlx5_malloc(MLX5_MEM_ZERO, 2620 sizeof(*couners_obj), 0, 2621 SOCKET_ID_ANY); 2622 void *hdr = MLX5_ADDR_OF(create_virtio_q_counters_in, in, hdr); 2623 2624 if (!couners_obj) { 2625 DRV_LOG(ERR, "Failed to allocate virtio queue counters data."); 2626 rte_errno = ENOMEM; 2627 return NULL; 2628 } 2629 MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 2630 MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 2631 MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 2632 MLX5_GENERAL_OBJ_TYPE_VIRTIO_Q_COUNTERS); 2633 couners_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out, 2634 sizeof(out)); 2635 if (!couners_obj->obj) { 2636 DEVX_DRV_LOG(ERR, out, "create virtio queue counters Obj", NULL, 2637 0); 2638 mlx5_free(couners_obj); 2639 return NULL; 2640 } 2641 couners_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 2642 return couners_obj; 2643 } 2644 2645 int 2646 mlx5_devx_cmd_query_virtio_q_counters(struct mlx5_devx_obj *couners_obj, 2647 struct mlx5_devx_virtio_q_couners_attr *attr) 2648 { 2649 uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0}; 2650 uint32_t out[MLX5_ST_SZ_DW(query_virtio_q_counters_out)] = {0}; 2651 void *hdr = MLX5_ADDR_OF(query_virtio_q_counters_out, in, hdr); 2652 void *virtio_q_counters = MLX5_ADDR_OF(query_virtio_q_counters_out, out, 2653 virtio_q_counters); 2654 int ret; 2655 2656 MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 2657 MLX5_CMD_OP_QUERY_GENERAL_OBJECT); 2658 MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 2659 MLX5_GENERAL_OBJ_TYPE_VIRTIO_Q_COUNTERS); 2660 MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, couners_obj->id); 2661 ret = mlx5_glue->devx_obj_query(couners_obj->obj, in, sizeof(in), out, 2662 sizeof(out)); 2663 if (ret) { 2664 DRV_LOG(ERR, "Failed to query virtio q counters using DevX."); 2665 rte_errno = errno; 2666 return -errno; 2667 } 2668 attr->received_desc = MLX5_GET64(virtio_q_counters, virtio_q_counters, 2669 received_desc); 2670 attr->completed_desc = MLX5_GET64(virtio_q_counters, virtio_q_counters, 2671 completed_desc); 2672 attr->error_cqes = MLX5_GET(virtio_q_counters, virtio_q_counters, 2673 error_cqes); 2674 attr->bad_desc_errors = MLX5_GET(virtio_q_counters, virtio_q_counters, 2675 bad_desc_errors); 2676 attr->exceed_max_chain = MLX5_GET(virtio_q_counters, virtio_q_counters, 2677 exceed_max_chain); 2678 attr->invalid_buffer = MLX5_GET(virtio_q_counters, virtio_q_counters, 2679 invalid_buffer); 2680 return ret; 2681 } 2682 2683 /** 2684 * Create general object of type FLOW_HIT_ASO using DevX API. 2685 * 2686 * @param[in] ctx 2687 * Context returned from mlx5 open_device() glue function. 2688 * @param [in] pd 2689 * PD value to associate the FLOW_HIT_ASO object with. 2690 * 2691 * @return 2692 * The DevX object created, NULL otherwise and rte_errno is set. 2693 */ 2694 struct mlx5_devx_obj * 2695 mlx5_devx_cmd_create_flow_hit_aso_obj(void *ctx, uint32_t pd) 2696 { 2697 uint32_t in[MLX5_ST_SZ_DW(create_flow_hit_aso_in)] = {0}; 2698 uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 2699 struct mlx5_devx_obj *flow_hit_aso_obj = NULL; 2700 void *ptr = NULL; 2701 2702 flow_hit_aso_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*flow_hit_aso_obj), 2703 0, SOCKET_ID_ANY); 2704 if (!flow_hit_aso_obj) { 2705 DRV_LOG(ERR, "Failed to allocate FLOW_HIT_ASO object data"); 2706 rte_errno = ENOMEM; 2707 return NULL; 2708 } 2709 ptr = MLX5_ADDR_OF(create_flow_hit_aso_in, in, hdr); 2710 MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode, 2711 MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 2712 MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type, 2713 MLX5_GENERAL_OBJ_TYPE_FLOW_HIT_ASO); 2714 ptr = MLX5_ADDR_OF(create_flow_hit_aso_in, in, flow_hit_aso); 2715 MLX5_SET(flow_hit_aso, ptr, access_pd, pd); 2716 flow_hit_aso_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 2717 out, sizeof(out)); 2718 if (!flow_hit_aso_obj->obj) { 2719 DEVX_DRV_LOG(ERR, out, "create FLOW_HIT_ASO", NULL, 0); 2720 mlx5_free(flow_hit_aso_obj); 2721 return NULL; 2722 } 2723 flow_hit_aso_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 2724 return flow_hit_aso_obj; 2725 } 2726 2727 /* 2728 * Create PD using DevX API. 2729 * 2730 * @param[in] ctx 2731 * Context returned from mlx5 open_device() glue function. 2732 * 2733 * @return 2734 * The DevX object created, NULL otherwise and rte_errno is set. 2735 */ 2736 struct mlx5_devx_obj * 2737 mlx5_devx_cmd_alloc_pd(void *ctx) 2738 { 2739 struct mlx5_devx_obj *ppd = 2740 mlx5_malloc(MLX5_MEM_ZERO, sizeof(*ppd), 0, SOCKET_ID_ANY); 2741 u32 in[MLX5_ST_SZ_DW(alloc_pd_in)] = {0}; 2742 u32 out[MLX5_ST_SZ_DW(alloc_pd_out)] = {0}; 2743 2744 if (!ppd) { 2745 DRV_LOG(ERR, "Failed to allocate PD data."); 2746 rte_errno = ENOMEM; 2747 return NULL; 2748 } 2749 MLX5_SET(alloc_pd_in, in, opcode, MLX5_CMD_OP_ALLOC_PD); 2750 ppd->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 2751 out, sizeof(out)); 2752 if (!ppd->obj) { 2753 mlx5_free(ppd); 2754 DRV_LOG(ERR, "Failed to allocate PD Obj using DevX."); 2755 rte_errno = errno; 2756 return NULL; 2757 } 2758 ppd->id = MLX5_GET(alloc_pd_out, out, pd); 2759 return ppd; 2760 } 2761 2762 /** 2763 * Create general object of type FLOW_METER_ASO using DevX API. 2764 * 2765 * @param[in] ctx 2766 * Context returned from mlx5 open_device() glue function. 2767 * @param [in] pd 2768 * PD value to associate the FLOW_METER_ASO object with. 2769 * @param [in] log_obj_size 2770 * log_obj_size define to allocate number of 2 * meters 2771 * in one FLOW_METER_ASO object. 2772 * 2773 * @return 2774 * The DevX object created, NULL otherwise and rte_errno is set. 2775 */ 2776 struct mlx5_devx_obj * 2777 mlx5_devx_cmd_create_flow_meter_aso_obj(void *ctx, uint32_t pd, 2778 uint32_t log_obj_size) 2779 { 2780 uint32_t in[MLX5_ST_SZ_DW(create_flow_meter_aso_in)] = {0}; 2781 uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)]; 2782 struct mlx5_devx_obj *flow_meter_aso_obj; 2783 void *ptr; 2784 2785 flow_meter_aso_obj = mlx5_malloc(MLX5_MEM_ZERO, 2786 sizeof(*flow_meter_aso_obj), 2787 0, SOCKET_ID_ANY); 2788 if (!flow_meter_aso_obj) { 2789 DRV_LOG(ERR, "Failed to allocate FLOW_METER_ASO object data"); 2790 rte_errno = ENOMEM; 2791 return NULL; 2792 } 2793 ptr = MLX5_ADDR_OF(create_flow_meter_aso_in, in, hdr); 2794 MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode, 2795 MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 2796 MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type, 2797 MLX5_GENERAL_OBJ_TYPE_FLOW_METER_ASO); 2798 MLX5_SET(general_obj_in_cmd_hdr, ptr, log_obj_range, 2799 log_obj_size); 2800 ptr = MLX5_ADDR_OF(create_flow_meter_aso_in, in, flow_meter_aso); 2801 MLX5_SET(flow_meter_aso, ptr, access_pd, pd); 2802 flow_meter_aso_obj->obj = mlx5_glue->devx_obj_create( 2803 ctx, in, sizeof(in), 2804 out, sizeof(out)); 2805 if (!flow_meter_aso_obj->obj) { 2806 DEVX_DRV_LOG(ERR, out, "create FLOW_METTER_ASO", NULL, 0); 2807 mlx5_free(flow_meter_aso_obj); 2808 return NULL; 2809 } 2810 flow_meter_aso_obj->id = MLX5_GET(general_obj_out_cmd_hdr, 2811 out, obj_id); 2812 return flow_meter_aso_obj; 2813 } 2814 2815 /* 2816 * Create general object of type CONN_TRACK_OFFLOAD using DevX API. 2817 * 2818 * @param[in] ctx 2819 * Context returned from mlx5 open_device() glue function. 2820 * @param [in] pd 2821 * PD value to associate the CONN_TRACK_OFFLOAD ASO object with. 2822 * @param [in] log_obj_size 2823 * log_obj_size to allocate its power of 2 * objects 2824 * in one CONN_TRACK_OFFLOAD bulk allocation. 2825 * 2826 * @return 2827 * The DevX object created, NULL otherwise and rte_errno is set. 2828 */ 2829 struct mlx5_devx_obj * 2830 mlx5_devx_cmd_create_conn_track_offload_obj(void *ctx, uint32_t pd, 2831 uint32_t log_obj_size) 2832 { 2833 uint32_t in[MLX5_ST_SZ_DW(create_conn_track_aso_in)] = {0}; 2834 uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)]; 2835 struct mlx5_devx_obj *ct_aso_obj; 2836 void *ptr; 2837 2838 ct_aso_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*ct_aso_obj), 2839 0, SOCKET_ID_ANY); 2840 if (!ct_aso_obj) { 2841 DRV_LOG(ERR, "Failed to allocate CONN_TRACK_OFFLOAD object."); 2842 rte_errno = ENOMEM; 2843 return NULL; 2844 } 2845 ptr = MLX5_ADDR_OF(create_conn_track_aso_in, in, hdr); 2846 MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode, 2847 MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 2848 MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type, 2849 MLX5_GENERAL_OBJ_TYPE_CONN_TRACK_OFFLOAD); 2850 MLX5_SET(general_obj_in_cmd_hdr, ptr, log_obj_range, log_obj_size); 2851 ptr = MLX5_ADDR_OF(create_conn_track_aso_in, in, conn_track_offload); 2852 MLX5_SET(conn_track_offload, ptr, conn_track_aso_access_pd, pd); 2853 ct_aso_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 2854 out, sizeof(out)); 2855 if (!ct_aso_obj->obj) { 2856 DEVX_DRV_LOG(ERR, out, "create CONN_TRACK_OFFLOAD", NULL, 0); 2857 mlx5_free(ct_aso_obj); 2858 return NULL; 2859 } 2860 ct_aso_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 2861 return ct_aso_obj; 2862 } 2863 2864 /** 2865 * Create general object of type GENEVE TLV option using DevX API. 2866 * 2867 * @param[in] ctx 2868 * Context returned from mlx5 open_device() glue function. 2869 * @param[in] attr 2870 * Pointer to GENEVE TLV option attributes structure. 2871 * 2872 * @return 2873 * The DevX object created, NULL otherwise and rte_errno is set. 2874 */ 2875 struct mlx5_devx_obj * 2876 mlx5_devx_cmd_create_geneve_tlv_option(void *ctx, 2877 struct mlx5_devx_geneve_tlv_option_attr *attr) 2878 { 2879 uint32_t in[MLX5_ST_SZ_DW(create_geneve_tlv_option_in)] = {0}; 2880 uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 2881 struct mlx5_devx_obj *geneve_tlv_opt_obj = mlx5_malloc(MLX5_MEM_ZERO, 2882 sizeof(*geneve_tlv_opt_obj), 2883 0, SOCKET_ID_ANY); 2884 2885 if (!geneve_tlv_opt_obj) { 2886 DRV_LOG(ERR, "Failed to allocate GENEVE TLV option object."); 2887 rte_errno = ENOMEM; 2888 return NULL; 2889 } 2890 void *hdr = MLX5_ADDR_OF(create_geneve_tlv_option_in, in, hdr); 2891 void *opt = MLX5_ADDR_OF(create_geneve_tlv_option_in, in, 2892 geneve_tlv_opt); 2893 MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 2894 MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 2895 MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 2896 MLX5_GENERAL_OBJ_TYPE_GENEVE_TLV_OPT); 2897 MLX5_SET(geneve_tlv_option, opt, option_type, attr->option_type); 2898 MLX5_SET(geneve_tlv_option, opt, option_data_length, 2899 attr->option_data_len); 2900 if (attr->option_class_ignore) 2901 MLX5_SET(geneve_tlv_option, opt, option_class_ignore, 2902 attr->option_class_ignore); 2903 else 2904 MLX5_SET(geneve_tlv_option, opt, option_class, 2905 rte_be_to_cpu_16(attr->option_class)); 2906 if (attr->offset_valid) { 2907 MLX5_SET(geneve_tlv_option, opt, sample_offset_valid, 2908 attr->offset_valid); 2909 MLX5_SET(geneve_tlv_option, opt, sample_offset, 2910 attr->sample_offset); 2911 } 2912 geneve_tlv_opt_obj->obj = mlx5_glue->devx_obj_create(ctx, in, 2913 sizeof(in), out, 2914 sizeof(out)); 2915 if (!geneve_tlv_opt_obj->obj) { 2916 DEVX_DRV_LOG(ERR, out, "create GENEVE TLV option", NULL, 0); 2917 mlx5_free(geneve_tlv_opt_obj); 2918 return NULL; 2919 } 2920 geneve_tlv_opt_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 2921 return geneve_tlv_opt_obj; 2922 } 2923 2924 /** 2925 * Query GENEVE TLV option using DevX API. 2926 * 2927 * @param[in] ctx 2928 * Context used to create GENEVE TLV option object. 2929 * @param[in] geneve_tlv_opt_obj 2930 * DevX object of the GENEVE TLV option. 2931 * @param[out] attr 2932 * Pointer to match sample info attributes structure. 2933 * 2934 * @return 2935 * 0 on success, a negative errno otherwise and rte_errno is set. 2936 */ 2937 int 2938 mlx5_devx_cmd_query_geneve_tlv_option(void *ctx, 2939 struct mlx5_devx_obj *geneve_tlv_opt_obj, 2940 struct mlx5_devx_match_sample_info_query_attr *attr) 2941 { 2942 uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0}; 2943 uint32_t out[MLX5_ST_SZ_DW(query_geneve_tlv_option_out)] = {0}; 2944 void *hdr = MLX5_ADDR_OF(query_geneve_tlv_option_out, in, hdr); 2945 void *opt = MLX5_ADDR_OF(query_geneve_tlv_option_out, out, 2946 geneve_tlv_opt); 2947 int ret; 2948 2949 MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 2950 MLX5_CMD_OP_QUERY_GENERAL_OBJECT); 2951 MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 2952 MLX5_GENERAL_OBJ_TYPE_GENEVE_TLV_OPT); 2953 MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, geneve_tlv_opt_obj->id); 2954 /* Call first query to get sample handle. */ 2955 ret = mlx5_glue->devx_obj_query(geneve_tlv_opt_obj->obj, in, sizeof(in), 2956 out, sizeof(out)); 2957 if (ret) { 2958 DRV_LOG(ERR, "Failed to query GENEVE TLV option using DevX."); 2959 rte_errno = errno; 2960 return -errno; 2961 } 2962 /* Call second query to get sample information. */ 2963 if (MLX5_GET(geneve_tlv_option, opt, sample_id_valid)) { 2964 uint32_t sample_id = MLX5_GET(geneve_tlv_option, opt, 2965 geneve_sample_field_id); 2966 2967 return mlx5_devx_cmd_match_sample_info_query(ctx, sample_id, 2968 attr); 2969 } 2970 DRV_LOG(DEBUG, "GENEVE TLV option sample isn't valid."); 2971 return 0; 2972 } 2973 2974 int 2975 mlx5_devx_cmd_wq_query(void *wq, uint32_t *counter_set_id) 2976 { 2977 #ifdef HAVE_IBV_FLOW_DV_SUPPORT 2978 uint32_t in[MLX5_ST_SZ_DW(query_rq_in)] = {0}; 2979 uint32_t out[MLX5_ST_SZ_DW(query_rq_out)] = {0}; 2980 int rc; 2981 void *rq_ctx; 2982 2983 MLX5_SET(query_rq_in, in, opcode, MLX5_CMD_OP_QUERY_RQ); 2984 MLX5_SET(query_rq_in, in, rqn, ((struct ibv_wq *)wq)->wq_num); 2985 rc = mlx5_glue->devx_wq_query(wq, in, sizeof(in), out, sizeof(out)); 2986 if (rc) { 2987 rte_errno = errno; 2988 DRV_LOG(ERR, "Failed to query WQ counter set ID using DevX - " 2989 "rc = %d, errno = %d.", rc, errno); 2990 return -rc; 2991 }; 2992 rq_ctx = MLX5_ADDR_OF(query_rq_out, out, rq_context); 2993 *counter_set_id = MLX5_GET(rqc, rq_ctx, counter_set_id); 2994 return 0; 2995 #else 2996 (void)wq; 2997 (void)counter_set_id; 2998 return -ENOTSUP; 2999 #endif 3000 } 3001 3002 /* 3003 * Allocate queue counters via devx interface. 3004 * 3005 * @param[in] ctx 3006 * Context returned from mlx5 open_device() glue function. 3007 * 3008 * @return 3009 * Pointer to counter object on success, a NULL value otherwise and 3010 * rte_errno is set. 3011 */ 3012 struct mlx5_devx_obj * 3013 mlx5_devx_cmd_queue_counter_alloc(void *ctx) 3014 { 3015 struct mlx5_devx_obj *dcs = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*dcs), 0, 3016 SOCKET_ID_ANY); 3017 uint32_t in[MLX5_ST_SZ_DW(alloc_q_counter_in)] = {0}; 3018 uint32_t out[MLX5_ST_SZ_DW(alloc_q_counter_out)] = {0}; 3019 3020 if (!dcs) { 3021 rte_errno = ENOMEM; 3022 return NULL; 3023 } 3024 MLX5_SET(alloc_q_counter_in, in, opcode, MLX5_CMD_OP_ALLOC_Q_COUNTER); 3025 dcs->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out, 3026 sizeof(out)); 3027 if (!dcs->obj) { 3028 DEVX_DRV_LOG(DEBUG, out, "create q counter set", NULL, 0); 3029 mlx5_free(dcs); 3030 return NULL; 3031 } 3032 dcs->id = MLX5_GET(alloc_q_counter_out, out, counter_set_id); 3033 return dcs; 3034 } 3035 3036 /** 3037 * Query queue counters values. 3038 * 3039 * @param[in] dcs 3040 * devx object of the queue counter set. 3041 * @param[in] clear 3042 * Whether hardware should clear the counters after the query or not. 3043 * @param[out] out_of_buffers 3044 * Number of dropped occurred due to lack of WQE for the associated QPs/RQs. 3045 * 3046 * @return 3047 * 0 on success, a negative value otherwise. 3048 */ 3049 int 3050 mlx5_devx_cmd_queue_counter_query(struct mlx5_devx_obj *dcs, int clear, 3051 uint32_t *out_of_buffers) 3052 { 3053 uint32_t out[MLX5_ST_SZ_BYTES(query_q_counter_out)] = {0}; 3054 uint32_t in[MLX5_ST_SZ_DW(query_q_counter_in)] = {0}; 3055 int rc; 3056 3057 MLX5_SET(query_q_counter_in, in, opcode, 3058 MLX5_CMD_OP_QUERY_Q_COUNTER); 3059 MLX5_SET(query_q_counter_in, in, op_mod, 0); 3060 MLX5_SET(query_q_counter_in, in, counter_set_id, dcs->id); 3061 MLX5_SET(query_q_counter_in, in, clear, !!clear); 3062 rc = mlx5_glue->devx_obj_query(dcs->obj, in, sizeof(in), out, 3063 sizeof(out)); 3064 if (rc) { 3065 DRV_LOG(ERR, "Failed to query devx q counter set - rc %d", rc); 3066 rte_errno = rc; 3067 return -rc; 3068 } 3069 *out_of_buffers = MLX5_GET(query_q_counter_out, out, out_of_buffer); 3070 return 0; 3071 } 3072 3073 /** 3074 * Create general object of type DEK using DevX API. 3075 * 3076 * @param[in] ctx 3077 * Context returned from mlx5 open_device() glue function. 3078 * @param [in] attr 3079 * Pointer to DEK attributes structure. 3080 * 3081 * @return 3082 * The DevX object created, NULL otherwise and rte_errno is set. 3083 */ 3084 struct mlx5_devx_obj * 3085 mlx5_devx_cmd_create_dek_obj(void *ctx, struct mlx5_devx_dek_attr *attr) 3086 { 3087 uint32_t in[MLX5_ST_SZ_DW(create_dek_in)] = {0}; 3088 uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 3089 struct mlx5_devx_obj *dek_obj = NULL; 3090 void *ptr = NULL, *key_addr = NULL; 3091 3092 dek_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*dek_obj), 3093 0, SOCKET_ID_ANY); 3094 if (dek_obj == NULL) { 3095 DRV_LOG(ERR, "Failed to allocate DEK object data"); 3096 rte_errno = ENOMEM; 3097 return NULL; 3098 } 3099 ptr = MLX5_ADDR_OF(create_dek_in, in, hdr); 3100 MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode, 3101 MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 3102 MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type, 3103 MLX5_GENERAL_OBJ_TYPE_DEK); 3104 ptr = MLX5_ADDR_OF(create_dek_in, in, dek); 3105 MLX5_SET(dek, ptr, key_size, attr->key_size); 3106 MLX5_SET(dek, ptr, has_keytag, attr->has_keytag); 3107 MLX5_SET(dek, ptr, key_purpose, attr->key_purpose); 3108 MLX5_SET(dek, ptr, pd, attr->pd); 3109 MLX5_SET64(dek, ptr, opaque, attr->opaque); 3110 key_addr = MLX5_ADDR_OF(dek, ptr, key); 3111 memcpy(key_addr, (void *)(attr->key), MLX5_CRYPTO_KEY_MAX_SIZE); 3112 dek_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 3113 out, sizeof(out)); 3114 if (dek_obj->obj == NULL) { 3115 DEVX_DRV_LOG(ERR, out, "create DEK", NULL, 0); 3116 mlx5_free(dek_obj); 3117 return NULL; 3118 } 3119 dek_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 3120 return dek_obj; 3121 } 3122 3123 /** 3124 * Create general object of type IMPORT_KEK using DevX API. 3125 * 3126 * @param[in] ctx 3127 * Context returned from mlx5 open_device() glue function. 3128 * @param [in] attr 3129 * Pointer to IMPORT_KEK attributes structure. 3130 * 3131 * @return 3132 * The DevX object created, NULL otherwise and rte_errno is set. 3133 */ 3134 struct mlx5_devx_obj * 3135 mlx5_devx_cmd_create_import_kek_obj(void *ctx, 3136 struct mlx5_devx_import_kek_attr *attr) 3137 { 3138 uint32_t in[MLX5_ST_SZ_DW(create_import_kek_in)] = {0}; 3139 uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 3140 struct mlx5_devx_obj *import_kek_obj = NULL; 3141 void *ptr = NULL, *key_addr = NULL; 3142 3143 import_kek_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*import_kek_obj), 3144 0, SOCKET_ID_ANY); 3145 if (import_kek_obj == NULL) { 3146 DRV_LOG(ERR, "Failed to allocate IMPORT_KEK object data"); 3147 rte_errno = ENOMEM; 3148 return NULL; 3149 } 3150 ptr = MLX5_ADDR_OF(create_import_kek_in, in, hdr); 3151 MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode, 3152 MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 3153 MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type, 3154 MLX5_GENERAL_OBJ_TYPE_IMPORT_KEK); 3155 ptr = MLX5_ADDR_OF(create_import_kek_in, in, import_kek); 3156 MLX5_SET(import_kek, ptr, key_size, attr->key_size); 3157 key_addr = MLX5_ADDR_OF(import_kek, ptr, key); 3158 memcpy(key_addr, (void *)(attr->key), MLX5_CRYPTO_KEY_MAX_SIZE); 3159 import_kek_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 3160 out, sizeof(out)); 3161 if (import_kek_obj->obj == NULL) { 3162 DEVX_DRV_LOG(ERR, out, "create IMPORT_KEK", NULL, 0); 3163 mlx5_free(import_kek_obj); 3164 return NULL; 3165 } 3166 import_kek_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 3167 return import_kek_obj; 3168 } 3169 3170 /** 3171 * Create general object of type CREDENTIAL using DevX API. 3172 * 3173 * @param[in] ctx 3174 * Context returned from mlx5 open_device() glue function. 3175 * @param [in] attr 3176 * Pointer to CREDENTIAL attributes structure. 3177 * 3178 * @return 3179 * The DevX object created, NULL otherwise and rte_errno is set. 3180 */ 3181 struct mlx5_devx_obj * 3182 mlx5_devx_cmd_create_credential_obj(void *ctx, 3183 struct mlx5_devx_credential_attr *attr) 3184 { 3185 uint32_t in[MLX5_ST_SZ_DW(create_credential_in)] = {0}; 3186 uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 3187 struct mlx5_devx_obj *credential_obj = NULL; 3188 void *ptr = NULL, *credential_addr = NULL; 3189 3190 credential_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*credential_obj), 3191 0, SOCKET_ID_ANY); 3192 if (credential_obj == NULL) { 3193 DRV_LOG(ERR, "Failed to allocate CREDENTIAL object data"); 3194 rte_errno = ENOMEM; 3195 return NULL; 3196 } 3197 ptr = MLX5_ADDR_OF(create_credential_in, in, hdr); 3198 MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode, 3199 MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 3200 MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type, 3201 MLX5_GENERAL_OBJ_TYPE_CREDENTIAL); 3202 ptr = MLX5_ADDR_OF(create_credential_in, in, credential); 3203 MLX5_SET(credential, ptr, credential_role, attr->credential_role); 3204 credential_addr = MLX5_ADDR_OF(credential, ptr, credential); 3205 memcpy(credential_addr, (void *)(attr->credential), 3206 MLX5_CRYPTO_CREDENTIAL_SIZE); 3207 credential_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 3208 out, sizeof(out)); 3209 if (credential_obj->obj == NULL) { 3210 DEVX_DRV_LOG(ERR, out, "create CREDENTIAL", NULL, 0); 3211 mlx5_free(credential_obj); 3212 return NULL; 3213 } 3214 credential_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 3215 return credential_obj; 3216 } 3217 3218 /** 3219 * Create general object of type CRYPTO_LOGIN using DevX API. 3220 * 3221 * @param[in] ctx 3222 * Context returned from mlx5 open_device() glue function. 3223 * @param [in] attr 3224 * Pointer to CRYPTO_LOGIN attributes structure. 3225 * 3226 * @return 3227 * The DevX object created, NULL otherwise and rte_errno is set. 3228 */ 3229 struct mlx5_devx_obj * 3230 mlx5_devx_cmd_create_crypto_login_obj(void *ctx, 3231 struct mlx5_devx_crypto_login_attr *attr) 3232 { 3233 uint32_t in[MLX5_ST_SZ_DW(create_crypto_login_in)] = {0}; 3234 uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 3235 struct mlx5_devx_obj *crypto_login_obj = NULL; 3236 void *ptr = NULL, *credential_addr = NULL; 3237 3238 crypto_login_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*crypto_login_obj), 3239 0, SOCKET_ID_ANY); 3240 if (crypto_login_obj == NULL) { 3241 DRV_LOG(ERR, "Failed to allocate CRYPTO_LOGIN object data"); 3242 rte_errno = ENOMEM; 3243 return NULL; 3244 } 3245 ptr = MLX5_ADDR_OF(create_crypto_login_in, in, hdr); 3246 MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode, 3247 MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 3248 MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type, 3249 MLX5_GENERAL_OBJ_TYPE_CRYPTO_LOGIN); 3250 ptr = MLX5_ADDR_OF(create_crypto_login_in, in, crypto_login); 3251 MLX5_SET(crypto_login, ptr, credential_pointer, 3252 attr->credential_pointer); 3253 MLX5_SET(crypto_login, ptr, session_import_kek_ptr, 3254 attr->session_import_kek_ptr); 3255 credential_addr = MLX5_ADDR_OF(crypto_login, ptr, credential); 3256 memcpy(credential_addr, (void *)(attr->credential), 3257 MLX5_CRYPTO_CREDENTIAL_SIZE); 3258 crypto_login_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 3259 out, sizeof(out)); 3260 if (crypto_login_obj->obj == NULL) { 3261 DEVX_DRV_LOG(ERR, out, "create CRYPTO_LOGIN", NULL, 0); 3262 mlx5_free(crypto_login_obj); 3263 return NULL; 3264 } 3265 crypto_login_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 3266 return crypto_login_obj; 3267 } 3268 3269 /** 3270 * Query LAG context. 3271 * 3272 * @param[in] ctx 3273 * Pointer to ibv_context, returned from mlx5dv_open_device. 3274 * @param[out] lag_ctx 3275 * Pointer to struct mlx5_devx_lag_context, to be set by the routine. 3276 * 3277 * @return 3278 * 0 on success, a negative value otherwise. 3279 */ 3280 int 3281 mlx5_devx_cmd_query_lag(void *ctx, 3282 struct mlx5_devx_lag_context *lag_ctx) 3283 { 3284 uint32_t in[MLX5_ST_SZ_DW(query_lag_in)] = {0}; 3285 uint32_t out[MLX5_ST_SZ_DW(query_lag_out)] = {0}; 3286 void *lctx; 3287 int rc; 3288 3289 MLX5_SET(query_lag_in, in, opcode, MLX5_CMD_OP_QUERY_LAG); 3290 rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out, sizeof(out)); 3291 if (rc) 3292 goto error; 3293 lctx = MLX5_ADDR_OF(query_lag_out, out, context); 3294 lag_ctx->fdb_selection_mode = MLX5_GET(lag_context, lctx, 3295 fdb_selection_mode); 3296 lag_ctx->port_select_mode = MLX5_GET(lag_context, lctx, 3297 port_select_mode); 3298 lag_ctx->lag_state = MLX5_GET(lag_context, lctx, lag_state); 3299 lag_ctx->tx_remap_affinity_2 = MLX5_GET(lag_context, lctx, 3300 tx_remap_affinity_2); 3301 lag_ctx->tx_remap_affinity_1 = MLX5_GET(lag_context, lctx, 3302 tx_remap_affinity_1); 3303 return 0; 3304 error: 3305 rc = (rc > 0) ? -rc : rc; 3306 return rc; 3307 } 3308