11a2d8c3fSDekel Peled /* SPDX-License-Identifier: BSD-3-Clause 21a2d8c3fSDekel Peled * Copyright 2018 Mellanox Technologies, Ltd 31a2d8c3fSDekel Peled */ 47b4f1e6bSMatan Azrad 57b4f1e6bSMatan Azrad #include <unistd.h> 67b4f1e6bSMatan Azrad 77b4f1e6bSMatan Azrad #include <rte_errno.h> 87b4f1e6bSMatan Azrad #include <rte_malloc.h> 92aba9fc7SOphir Munk #include <rte_eal_paging.h> 107b4f1e6bSMatan Azrad 117b4f1e6bSMatan Azrad #include "mlx5_prm.h" 127b4f1e6bSMatan Azrad #include "mlx5_devx_cmds.h" 1325245d5dSShiri Kuzin #include "mlx5_common_log.h" 1466914d19SSuanming Mou #include "mlx5_malloc.h" 157b4f1e6bSMatan Azrad 16b0067860SGregory Etelson /* FW writes status value to the OUT buffer at offset 00H */ 17b0067860SGregory Etelson #define MLX5_FW_STATUS(o) MLX5_GET(general_obj_out_cmd_hdr, (o), status) 18b0067860SGregory Etelson /* FW writes syndrome value to the OUT buffer at offset 04H */ 19b0067860SGregory Etelson #define MLX5_FW_SYNDROME(o) MLX5_GET(general_obj_out_cmd_hdr, (o), syndrome) 20b0067860SGregory Etelson 21b0067860SGregory Etelson #define MLX5_DEVX_ERR_RC(x) ((x) > 0 ? -(x) : ((x) < 0 ? (x) : -1)) 22b0067860SGregory Etelson 232d8dde8dSGregory Etelson #define DEVX_DRV_LOG(level, out, reason, param, value) \ 242d8dde8dSGregory Etelson do { \ 252d8dde8dSGregory Etelson /* \ 262d8dde8dSGregory Etelson * Some (old) GCC compilers like 7.5.0 and aarch64 GCC 7.1-2017.08 \ 272d8dde8dSGregory Etelson * do not expand correctly when the macro invoked when the `param` \ 282d8dde8dSGregory Etelson * is `NULL`. \ 292d8dde8dSGregory Etelson * Use `local_param` to avoid direct `NULL` expansion. \ 302d8dde8dSGregory Etelson */ \ 312d8dde8dSGregory Etelson const char *local_param = (const char *)param; \ 322d8dde8dSGregory Etelson \ 332d8dde8dSGregory Etelson rte_errno = errno; \ 342d8dde8dSGregory Etelson if (!local_param) { \ 352d8dde8dSGregory Etelson DRV_LOG(level, \ 362d8dde8dSGregory Etelson "DevX %s failed errno=%d status=%#x syndrome=%#x", \ 372d8dde8dSGregory Etelson (reason), errno, MLX5_FW_STATUS((out)), \ 382d8dde8dSGregory Etelson MLX5_FW_SYNDROME((out))); \ 392d8dde8dSGregory Etelson } else { \ 402d8dde8dSGregory Etelson DRV_LOG(level, \ 412d8dde8dSGregory Etelson "DevX %s %s=%#X failed errno=%d status=%#x syndrome=%#x",\ 422d8dde8dSGregory Etelson (reason), local_param, (value), errno, \ 432d8dde8dSGregory Etelson MLX5_FW_STATUS((out)), MLX5_FW_SYNDROME((out))); \ 442d8dde8dSGregory Etelson } \ 452d8dde8dSGregory Etelson } while (0) 46b0067860SGregory Etelson 479c410b28SViacheslav Ovsiienko static void * 489c410b28SViacheslav Ovsiienko mlx5_devx_get_hca_cap(void *ctx, uint32_t *in, uint32_t *out, 499c410b28SViacheslav Ovsiienko int *err, uint32_t flags) 509c410b28SViacheslav Ovsiienko { 519c410b28SViacheslav Ovsiienko const size_t size_in = MLX5_ST_SZ_DW(query_hca_cap_in) * sizeof(int); 529c410b28SViacheslav Ovsiienko const size_t size_out = MLX5_ST_SZ_DW(query_hca_cap_out) * sizeof(int); 53b0067860SGregory Etelson int rc; 549c410b28SViacheslav Ovsiienko 559c410b28SViacheslav Ovsiienko memset(in, 0, size_in); 569c410b28SViacheslav Ovsiienko memset(out, 0, size_out); 579c410b28SViacheslav Ovsiienko MLX5_SET(query_hca_cap_in, in, opcode, MLX5_CMD_OP_QUERY_HCA_CAP); 589c410b28SViacheslav Ovsiienko MLX5_SET(query_hca_cap_in, in, op_mod, flags); 599c410b28SViacheslav Ovsiienko rc = mlx5_glue->devx_general_cmd(ctx, in, size_in, out, size_out); 60b0067860SGregory Etelson if (rc || MLX5_FW_STATUS(out)) { 612d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "HCA capabilities", "func", flags >> 1); 629c410b28SViacheslav Ovsiienko if (err) 63b0067860SGregory Etelson *err = MLX5_DEVX_ERR_RC(rc); 649c410b28SViacheslav Ovsiienko return NULL; 659c410b28SViacheslav Ovsiienko } 669c410b28SViacheslav Ovsiienko if (err) 67b0067860SGregory Etelson *err = 0; 689c410b28SViacheslav Ovsiienko return MLX5_ADDR_OF(query_hca_cap_out, out, capability); 699c410b28SViacheslav Ovsiienko } 709c410b28SViacheslav Ovsiienko 717b4f1e6bSMatan Azrad /** 72bb7ef9a9SViacheslav Ovsiienko * Perform read access to the registers. Reads data from register 73bb7ef9a9SViacheslav Ovsiienko * and writes ones to the specified buffer. 74bb7ef9a9SViacheslav Ovsiienko * 75bb7ef9a9SViacheslav Ovsiienko * @param[in] ctx 76bb7ef9a9SViacheslav Ovsiienko * Context returned from mlx5 open_device() glue function. 77bb7ef9a9SViacheslav Ovsiienko * @param[in] reg_id 78bb7ef9a9SViacheslav Ovsiienko * Register identifier according to the PRM. 79bb7ef9a9SViacheslav Ovsiienko * @param[in] arg 80bb7ef9a9SViacheslav Ovsiienko * Register access auxiliary parameter according to the PRM. 81bb7ef9a9SViacheslav Ovsiienko * @param[out] data 82bb7ef9a9SViacheslav Ovsiienko * Pointer to the buffer to store read data. 83bb7ef9a9SViacheslav Ovsiienko * @param[in] dw_cnt 84bb7ef9a9SViacheslav Ovsiienko * Buffer size in double words. 85bb7ef9a9SViacheslav Ovsiienko * 86bb7ef9a9SViacheslav Ovsiienko * @return 87bb7ef9a9SViacheslav Ovsiienko * 0 on success, a negative value otherwise. 88bb7ef9a9SViacheslav Ovsiienko */ 89bb7ef9a9SViacheslav Ovsiienko int 90bb7ef9a9SViacheslav Ovsiienko mlx5_devx_cmd_register_read(void *ctx, uint16_t reg_id, uint32_t arg, 91bb7ef9a9SViacheslav Ovsiienko uint32_t *data, uint32_t dw_cnt) 92bb7ef9a9SViacheslav Ovsiienko { 93bb7ef9a9SViacheslav Ovsiienko uint32_t in[MLX5_ST_SZ_DW(access_register_in)] = {0}; 94bb7ef9a9SViacheslav Ovsiienko uint32_t out[MLX5_ST_SZ_DW(access_register_out) + 95bb7ef9a9SViacheslav Ovsiienko MLX5_ACCESS_REGISTER_DATA_DWORD_MAX] = {0}; 96b0067860SGregory Etelson int rc; 97bb7ef9a9SViacheslav Ovsiienko 98bb7ef9a9SViacheslav Ovsiienko MLX5_ASSERT(data && dw_cnt); 99bb7ef9a9SViacheslav Ovsiienko MLX5_ASSERT(dw_cnt <= MLX5_ACCESS_REGISTER_DATA_DWORD_MAX); 100bb7ef9a9SViacheslav Ovsiienko if (dw_cnt > MLX5_ACCESS_REGISTER_DATA_DWORD_MAX) { 101bb7ef9a9SViacheslav Ovsiienko DRV_LOG(ERR, "Not enough buffer for register read data"); 102bb7ef9a9SViacheslav Ovsiienko return -1; 103bb7ef9a9SViacheslav Ovsiienko } 104bb7ef9a9SViacheslav Ovsiienko MLX5_SET(access_register_in, in, opcode, 105bb7ef9a9SViacheslav Ovsiienko MLX5_CMD_OP_ACCESS_REGISTER_USER); 106bb7ef9a9SViacheslav Ovsiienko MLX5_SET(access_register_in, in, op_mod, 107bb7ef9a9SViacheslav Ovsiienko MLX5_ACCESS_REGISTER_IN_OP_MOD_READ); 108bb7ef9a9SViacheslav Ovsiienko MLX5_SET(access_register_in, in, register_id, reg_id); 109bb7ef9a9SViacheslav Ovsiienko MLX5_SET(access_register_in, in, argument, arg); 110bb7ef9a9SViacheslav Ovsiienko rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out, 111dd9e9d54SDekel Peled MLX5_ST_SZ_BYTES(access_register_out) + 112dd9e9d54SDekel Peled sizeof(uint32_t) * dw_cnt); 113b0067860SGregory Etelson if (rc || MLX5_FW_STATUS(out)) { 1146b3c6721SGregory Etelson DEVX_DRV_LOG(DEBUG, out, "read access", "NIC register", reg_id); 115b0067860SGregory Etelson return MLX5_DEVX_ERR_RC(rc); 116bb7ef9a9SViacheslav Ovsiienko } 117bb7ef9a9SViacheslav Ovsiienko memcpy(data, &out[MLX5_ST_SZ_DW(access_register_out)], 118bb7ef9a9SViacheslav Ovsiienko dw_cnt * sizeof(uint32_t)); 119bb7ef9a9SViacheslav Ovsiienko return 0; 120bb7ef9a9SViacheslav Ovsiienko } 121bb7ef9a9SViacheslav Ovsiienko 122bb7ef9a9SViacheslav Ovsiienko /** 1231a2d8c3fSDekel Peled * Perform write access to the registers. 1241a2d8c3fSDekel Peled * 1251a2d8c3fSDekel Peled * @param[in] ctx 1261a2d8c3fSDekel Peled * Context returned from mlx5 open_device() glue function. 1271a2d8c3fSDekel Peled * @param[in] reg_id 1281a2d8c3fSDekel Peled * Register identifier according to the PRM. 1291a2d8c3fSDekel Peled * @param[in] arg 1301a2d8c3fSDekel Peled * Register access auxiliary parameter according to the PRM. 1311a2d8c3fSDekel Peled * @param[out] data 1321a2d8c3fSDekel Peled * Pointer to the buffer containing data to write. 1331a2d8c3fSDekel Peled * @param[in] dw_cnt 1341a2d8c3fSDekel Peled * Buffer size in double words (32bit units). 1351a2d8c3fSDekel Peled * 1361a2d8c3fSDekel Peled * @return 1371a2d8c3fSDekel Peled * 0 on success, a negative value otherwise. 1381a2d8c3fSDekel Peled */ 1391a2d8c3fSDekel Peled int 1401a2d8c3fSDekel Peled mlx5_devx_cmd_register_write(void *ctx, uint16_t reg_id, uint32_t arg, 1411a2d8c3fSDekel Peled uint32_t *data, uint32_t dw_cnt) 1421a2d8c3fSDekel Peled { 1431a2d8c3fSDekel Peled uint32_t in[MLX5_ST_SZ_DW(access_register_in) + 1441a2d8c3fSDekel Peled MLX5_ACCESS_REGISTER_DATA_DWORD_MAX] = {0}; 1451a2d8c3fSDekel Peled uint32_t out[MLX5_ST_SZ_DW(access_register_out)] = {0}; 146b0067860SGregory Etelson int rc; 1471a2d8c3fSDekel Peled void *ptr; 1481a2d8c3fSDekel Peled 1491a2d8c3fSDekel Peled MLX5_ASSERT(data && dw_cnt); 1501a2d8c3fSDekel Peled MLX5_ASSERT(dw_cnt <= MLX5_ACCESS_REGISTER_DATA_DWORD_MAX); 1511a2d8c3fSDekel Peled if (dw_cnt > MLX5_ACCESS_REGISTER_DATA_DWORD_MAX) { 1521a2d8c3fSDekel Peled DRV_LOG(ERR, "Data to write exceeds max size"); 1531a2d8c3fSDekel Peled return -1; 1541a2d8c3fSDekel Peled } 1551a2d8c3fSDekel Peled MLX5_SET(access_register_in, in, opcode, 1561a2d8c3fSDekel Peled MLX5_CMD_OP_ACCESS_REGISTER_USER); 1571a2d8c3fSDekel Peled MLX5_SET(access_register_in, in, op_mod, 1581a2d8c3fSDekel Peled MLX5_ACCESS_REGISTER_IN_OP_MOD_WRITE); 1591a2d8c3fSDekel Peled MLX5_SET(access_register_in, in, register_id, reg_id); 1601a2d8c3fSDekel Peled MLX5_SET(access_register_in, in, argument, arg); 1611a2d8c3fSDekel Peled ptr = MLX5_ADDR_OF(access_register_in, in, register_data); 1621a2d8c3fSDekel Peled memcpy(ptr, data, dw_cnt * sizeof(uint32_t)); 1631a2d8c3fSDekel Peled rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out, sizeof(out)); 164b0067860SGregory Etelson if (rc || MLX5_FW_STATUS(out)) { 1652d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "write access", "NIC register", reg_id); 166b0067860SGregory Etelson return MLX5_DEVX_ERR_RC(rc); 167b0067860SGregory Etelson } 1681a2d8c3fSDekel Peled rc = mlx5_glue->devx_general_cmd(ctx, in, 1691a2d8c3fSDekel Peled MLX5_ST_SZ_BYTES(access_register_in) + 1701a2d8c3fSDekel Peled dw_cnt * sizeof(uint32_t), 1711a2d8c3fSDekel Peled out, sizeof(out)); 172b0067860SGregory Etelson if (rc || MLX5_FW_STATUS(out)) { 1732d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "write access", "NIC register", reg_id); 174b0067860SGregory Etelson return MLX5_DEVX_ERR_RC(rc); 1751a2d8c3fSDekel Peled } 1761a2d8c3fSDekel Peled return 0; 1771a2d8c3fSDekel Peled } 1781a2d8c3fSDekel Peled 1794d368e1dSXiaoyu Min struct mlx5_devx_obj * 1804d368e1dSXiaoyu Min mlx5_devx_cmd_flow_counter_alloc_general(void *ctx, 1814d368e1dSXiaoyu Min struct mlx5_devx_counter_attr *attr) 1824d368e1dSXiaoyu Min { 1834d368e1dSXiaoyu Min struct mlx5_devx_obj *dcs = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*dcs), 1844d368e1dSXiaoyu Min 0, SOCKET_ID_ANY); 1854d368e1dSXiaoyu Min uint32_t in[MLX5_ST_SZ_DW(alloc_flow_counter_in)] = {0}; 1864d368e1dSXiaoyu Min uint32_t out[MLX5_ST_SZ_DW(alloc_flow_counter_out)] = {0}; 1874d368e1dSXiaoyu Min 1884d368e1dSXiaoyu Min if (!dcs) { 1894d368e1dSXiaoyu Min rte_errno = ENOMEM; 1904d368e1dSXiaoyu Min return NULL; 1914d368e1dSXiaoyu Min } 1924d368e1dSXiaoyu Min MLX5_SET(alloc_flow_counter_in, in, opcode, 1934d368e1dSXiaoyu Min MLX5_CMD_OP_ALLOC_FLOW_COUNTER); 1944d368e1dSXiaoyu Min if (attr->bulk_log_max_alloc) 1954d368e1dSXiaoyu Min MLX5_SET(alloc_flow_counter_in, in, flow_counter_bulk_log_size, 1964d368e1dSXiaoyu Min attr->flow_counter_bulk_log_size); 1974d368e1dSXiaoyu Min else 1984d368e1dSXiaoyu Min MLX5_SET(alloc_flow_counter_in, in, flow_counter_bulk, 1994d368e1dSXiaoyu Min attr->bulk_n_128); 2004d368e1dSXiaoyu Min if (attr->pd_valid) 2014d368e1dSXiaoyu Min MLX5_SET(alloc_flow_counter_in, in, pd, attr->pd); 2024d368e1dSXiaoyu Min dcs->obj = mlx5_glue->devx_obj_create(ctx, in, 2034d368e1dSXiaoyu Min sizeof(in), out, sizeof(out)); 2044d368e1dSXiaoyu Min if (!dcs->obj) { 2054d368e1dSXiaoyu Min DRV_LOG(ERR, "Can't allocate counters - error %d", errno); 2064d368e1dSXiaoyu Min rte_errno = errno; 2074d368e1dSXiaoyu Min mlx5_free(dcs); 2084d368e1dSXiaoyu Min return NULL; 2094d368e1dSXiaoyu Min } 2104d368e1dSXiaoyu Min dcs->id = MLX5_GET(alloc_flow_counter_out, out, flow_counter_id); 2114d368e1dSXiaoyu Min return dcs; 2124d368e1dSXiaoyu Min } 2134d368e1dSXiaoyu Min 2141a2d8c3fSDekel Peled /** 2157b4f1e6bSMatan Azrad * Allocate flow counters via devx interface. 2167b4f1e6bSMatan Azrad * 2177b4f1e6bSMatan Azrad * @param[in] ctx 218e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 2197b4f1e6bSMatan Azrad * @param dcs 2207b4f1e6bSMatan Azrad * Pointer to counters properties structure to be filled by the routine. 2217b4f1e6bSMatan Azrad * @param bulk_n_128 2227b4f1e6bSMatan Azrad * Bulk counter numbers in 128 counters units. 2237b4f1e6bSMatan Azrad * 2247b4f1e6bSMatan Azrad * @return 2257b4f1e6bSMatan Azrad * Pointer to counter object on success, a negative value otherwise and 2267b4f1e6bSMatan Azrad * rte_errno is set. 2277b4f1e6bSMatan Azrad */ 2287b4f1e6bSMatan Azrad struct mlx5_devx_obj * 229e09d350eSOphir Munk mlx5_devx_cmd_flow_counter_alloc(void *ctx, uint32_t bulk_n_128) 2307b4f1e6bSMatan Azrad { 23166914d19SSuanming Mou struct mlx5_devx_obj *dcs = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*dcs), 23266914d19SSuanming Mou 0, SOCKET_ID_ANY); 2337b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(alloc_flow_counter_in)] = {0}; 2347b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(alloc_flow_counter_out)] = {0}; 2357b4f1e6bSMatan Azrad 2367b4f1e6bSMatan Azrad if (!dcs) { 2377b4f1e6bSMatan Azrad rte_errno = ENOMEM; 2387b4f1e6bSMatan Azrad return NULL; 2397b4f1e6bSMatan Azrad } 2407b4f1e6bSMatan Azrad MLX5_SET(alloc_flow_counter_in, in, opcode, 2417b4f1e6bSMatan Azrad MLX5_CMD_OP_ALLOC_FLOW_COUNTER); 2427b4f1e6bSMatan Azrad MLX5_SET(alloc_flow_counter_in, in, flow_counter_bulk, bulk_n_128); 2437b4f1e6bSMatan Azrad dcs->obj = mlx5_glue->devx_obj_create(ctx, in, 2447b4f1e6bSMatan Azrad sizeof(in), out, sizeof(out)); 2457b4f1e6bSMatan Azrad if (!dcs->obj) { 2462d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "allocate counters", NULL, 0); 24766914d19SSuanming Mou mlx5_free(dcs); 2487b4f1e6bSMatan Azrad return NULL; 2497b4f1e6bSMatan Azrad } 2507b4f1e6bSMatan Azrad dcs->id = MLX5_GET(alloc_flow_counter_out, out, flow_counter_id); 2517b4f1e6bSMatan Azrad return dcs; 2527b4f1e6bSMatan Azrad } 2537b4f1e6bSMatan Azrad 2547b4f1e6bSMatan Azrad /** 2557b4f1e6bSMatan Azrad * Query flow counters values. 2567b4f1e6bSMatan Azrad * 2577b4f1e6bSMatan Azrad * @param[in] dcs 2587b4f1e6bSMatan Azrad * devx object that was obtained from mlx5_devx_cmd_fc_alloc. 2597b4f1e6bSMatan Azrad * @param[in] clear 2607b4f1e6bSMatan Azrad * Whether hardware should clear the counters after the query or not. 2617b4f1e6bSMatan Azrad * @param[in] n_counters 2627b4f1e6bSMatan Azrad * 0 in case of 1 counter to read, otherwise the counter number to read. 2637b4f1e6bSMatan Azrad * @param pkts 2647b4f1e6bSMatan Azrad * The number of packets that matched the flow. 2657b4f1e6bSMatan Azrad * @param bytes 2667b4f1e6bSMatan Azrad * The number of bytes that matched the flow. 2677b4f1e6bSMatan Azrad * @param mkey 2687b4f1e6bSMatan Azrad * The mkey key for batch query. 2697b4f1e6bSMatan Azrad * @param addr 2707b4f1e6bSMatan Azrad * The address in the mkey range for batch query. 2717b4f1e6bSMatan Azrad * @param cmd_comp 2727b4f1e6bSMatan Azrad * The completion object for asynchronous batch query. 2737b4f1e6bSMatan Azrad * @param async_id 2747b4f1e6bSMatan Azrad * The ID to be returned in the asynchronous batch query response. 2757b4f1e6bSMatan Azrad * 2767b4f1e6bSMatan Azrad * @return 2777b4f1e6bSMatan Azrad * 0 on success, a negative value otherwise. 2787b4f1e6bSMatan Azrad */ 2797b4f1e6bSMatan Azrad int 2807b4f1e6bSMatan Azrad mlx5_devx_cmd_flow_counter_query(struct mlx5_devx_obj *dcs, 2817b4f1e6bSMatan Azrad int clear, uint32_t n_counters, 2827b4f1e6bSMatan Azrad uint64_t *pkts, uint64_t *bytes, 2837b4f1e6bSMatan Azrad uint32_t mkey, void *addr, 284e09d350eSOphir Munk void *cmd_comp, 2857b4f1e6bSMatan Azrad uint64_t async_id) 2867b4f1e6bSMatan Azrad { 2877b4f1e6bSMatan Azrad int out_len = MLX5_ST_SZ_BYTES(query_flow_counter_out) + 2887b4f1e6bSMatan Azrad MLX5_ST_SZ_BYTES(traffic_counter); 2897b4f1e6bSMatan Azrad uint32_t out[out_len]; 2907b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(query_flow_counter_in)] = {0}; 2917b4f1e6bSMatan Azrad void *stats; 2927b4f1e6bSMatan Azrad int rc; 2937b4f1e6bSMatan Azrad 2947b4f1e6bSMatan Azrad MLX5_SET(query_flow_counter_in, in, opcode, 2957b4f1e6bSMatan Azrad MLX5_CMD_OP_QUERY_FLOW_COUNTER); 2967b4f1e6bSMatan Azrad MLX5_SET(query_flow_counter_in, in, op_mod, 0); 2977b4f1e6bSMatan Azrad MLX5_SET(query_flow_counter_in, in, flow_counter_id, dcs->id); 2987b4f1e6bSMatan Azrad MLX5_SET(query_flow_counter_in, in, clear, !!clear); 2997b4f1e6bSMatan Azrad 3007b4f1e6bSMatan Azrad if (n_counters) { 3017b4f1e6bSMatan Azrad MLX5_SET(query_flow_counter_in, in, num_of_counters, 3027b4f1e6bSMatan Azrad n_counters); 3037b4f1e6bSMatan Azrad MLX5_SET(query_flow_counter_in, in, dump_to_memory, 1); 3047b4f1e6bSMatan Azrad MLX5_SET(query_flow_counter_in, in, mkey, mkey); 3057b4f1e6bSMatan Azrad MLX5_SET64(query_flow_counter_in, in, address, 3067b4f1e6bSMatan Azrad (uint64_t)(uintptr_t)addr); 3077b4f1e6bSMatan Azrad } 3087b4f1e6bSMatan Azrad if (!cmd_comp) 3097b4f1e6bSMatan Azrad rc = mlx5_glue->devx_obj_query(dcs->obj, in, sizeof(in), out, 3107b4f1e6bSMatan Azrad out_len); 3117b4f1e6bSMatan Azrad else 3127b4f1e6bSMatan Azrad rc = mlx5_glue->devx_obj_query_async(dcs->obj, in, sizeof(in), 3137b4f1e6bSMatan Azrad out_len, async_id, 3147b4f1e6bSMatan Azrad cmd_comp); 3157b4f1e6bSMatan Azrad if (rc) { 3167b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to query devx counters with rc %d", rc); 3177b4f1e6bSMatan Azrad rte_errno = rc; 3187b4f1e6bSMatan Azrad return -rc; 3197b4f1e6bSMatan Azrad } 3207b4f1e6bSMatan Azrad if (!n_counters) { 3217b4f1e6bSMatan Azrad stats = MLX5_ADDR_OF(query_flow_counter_out, 3227b4f1e6bSMatan Azrad out, flow_statistics); 3237b4f1e6bSMatan Azrad *pkts = MLX5_GET64(traffic_counter, stats, packets); 3247b4f1e6bSMatan Azrad *bytes = MLX5_GET64(traffic_counter, stats, octets); 3257b4f1e6bSMatan Azrad } 3267b4f1e6bSMatan Azrad return 0; 3277b4f1e6bSMatan Azrad } 3287b4f1e6bSMatan Azrad 3297b4f1e6bSMatan Azrad /** 3307b4f1e6bSMatan Azrad * Create a new mkey. 3317b4f1e6bSMatan Azrad * 3327b4f1e6bSMatan Azrad * @param[in] ctx 333e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 3347b4f1e6bSMatan Azrad * @param[in] attr 3357b4f1e6bSMatan Azrad * Attributes of the requested mkey. 3367b4f1e6bSMatan Azrad * 3377b4f1e6bSMatan Azrad * @return 3387b4f1e6bSMatan Azrad * Pointer to Devx mkey on success, a negative value otherwise and rte_errno 3397b4f1e6bSMatan Azrad * is set. 3407b4f1e6bSMatan Azrad */ 3417b4f1e6bSMatan Azrad struct mlx5_devx_obj * 342e09d350eSOphir Munk mlx5_devx_cmd_mkey_create(void *ctx, 3437b4f1e6bSMatan Azrad struct mlx5_devx_mkey_attr *attr) 3447b4f1e6bSMatan Azrad { 34553ec4db0SMatan Azrad struct mlx5_klm *klm_array = attr->klm_array; 34653ec4db0SMatan Azrad int klm_num = attr->klm_num; 34753ec4db0SMatan Azrad int in_size_dw = MLX5_ST_SZ_DW(create_mkey_in) + 34853ec4db0SMatan Azrad (klm_num ? RTE_ALIGN(klm_num, 4) : 0) * MLX5_ST_SZ_DW(klm); 34953ec4db0SMatan Azrad uint32_t in[in_size_dw]; 3507b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(create_mkey_out)] = {0}; 3517b4f1e6bSMatan Azrad void *mkc; 35266914d19SSuanming Mou struct mlx5_devx_obj *mkey = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*mkey), 35366914d19SSuanming Mou 0, SOCKET_ID_ANY); 3547b4f1e6bSMatan Azrad size_t pgsize; 3557b4f1e6bSMatan Azrad uint32_t translation_size; 3567b4f1e6bSMatan Azrad 3577b4f1e6bSMatan Azrad if (!mkey) { 3587b4f1e6bSMatan Azrad rte_errno = ENOMEM; 3597b4f1e6bSMatan Azrad return NULL; 3607b4f1e6bSMatan Azrad } 36153ec4db0SMatan Azrad memset(in, 0, in_size_dw * 4); 3622aba9fc7SOphir Munk pgsize = rte_mem_page_size(); 3632aba9fc7SOphir Munk if (pgsize == (size_t)-1) { 3642aba9fc7SOphir Munk mlx5_free(mkey); 3652aba9fc7SOphir Munk DRV_LOG(ERR, "Failed to get page size"); 3662aba9fc7SOphir Munk rte_errno = ENOMEM; 3672aba9fc7SOphir Munk return NULL; 3682aba9fc7SOphir Munk } 3697b4f1e6bSMatan Azrad MLX5_SET(create_mkey_in, in, opcode, MLX5_CMD_OP_CREATE_MKEY); 37053ec4db0SMatan Azrad mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry); 37153ec4db0SMatan Azrad if (klm_num > 0) { 37253ec4db0SMatan Azrad int i; 37353ec4db0SMatan Azrad uint8_t *klm = (uint8_t *)MLX5_ADDR_OF(create_mkey_in, in, 37453ec4db0SMatan Azrad klm_pas_mtt); 37553ec4db0SMatan Azrad translation_size = RTE_ALIGN(klm_num, 4); 37653ec4db0SMatan Azrad for (i = 0; i < klm_num; i++) { 37753ec4db0SMatan Azrad MLX5_SET(klm, klm, byte_count, klm_array[i].byte_count); 37853ec4db0SMatan Azrad MLX5_SET(klm, klm, mkey, klm_array[i].mkey); 37953ec4db0SMatan Azrad MLX5_SET64(klm, klm, address, klm_array[i].address); 38053ec4db0SMatan Azrad klm += MLX5_ST_SZ_BYTES(klm); 38153ec4db0SMatan Azrad } 38253ec4db0SMatan Azrad for (; i < (int)translation_size; i++) { 38353ec4db0SMatan Azrad MLX5_SET(klm, klm, mkey, 0x0); 38453ec4db0SMatan Azrad MLX5_SET64(klm, klm, address, 0x0); 38553ec4db0SMatan Azrad klm += MLX5_ST_SZ_BYTES(klm); 38653ec4db0SMatan Azrad } 38753ec4db0SMatan Azrad MLX5_SET(mkc, mkc, access_mode_1_0, attr->log_entity_size ? 38853ec4db0SMatan Azrad MLX5_MKC_ACCESS_MODE_KLM_FBS : 38953ec4db0SMatan Azrad MLX5_MKC_ACCESS_MODE_KLM); 39053ec4db0SMatan Azrad MLX5_SET(mkc, mkc, log_page_size, attr->log_entity_size); 39153ec4db0SMatan Azrad } else { 39253ec4db0SMatan Azrad translation_size = (RTE_ALIGN(attr->size, pgsize) * 8) / 16; 39353ec4db0SMatan Azrad MLX5_SET(mkc, mkc, access_mode_1_0, MLX5_MKC_ACCESS_MODE_MTT); 39453ec4db0SMatan Azrad MLX5_SET(mkc, mkc, log_page_size, rte_log2_u32(pgsize)); 39553ec4db0SMatan Azrad } 3967b4f1e6bSMatan Azrad MLX5_SET(create_mkey_in, in, translations_octword_actual_size, 3977b4f1e6bSMatan Azrad translation_size); 3987b4f1e6bSMatan Azrad MLX5_SET(create_mkey_in, in, mkey_umem_id, attr->umem_id); 39953ec4db0SMatan Azrad MLX5_SET(create_mkey_in, in, pg_access, attr->pg_access); 4007b4f1e6bSMatan Azrad MLX5_SET(mkc, mkc, lw, 0x1); 4017b4f1e6bSMatan Azrad MLX5_SET(mkc, mkc, lr, 0x1); 4020111a74eSDekel Peled if (attr->set_remote_rw) { 4030111a74eSDekel Peled MLX5_SET(mkc, mkc, rw, 0x1); 4040111a74eSDekel Peled MLX5_SET(mkc, mkc, rr, 0x1); 4050111a74eSDekel Peled } 4067b4f1e6bSMatan Azrad MLX5_SET(mkc, mkc, qpn, 0xffffff); 4077b4f1e6bSMatan Azrad MLX5_SET(mkc, mkc, pd, attr->pd); 4087b4f1e6bSMatan Azrad MLX5_SET(mkc, mkc, mkey_7_0, attr->umem_id & 0xFF); 409f2054291SSuanming Mou MLX5_SET(mkc, mkc, umr_en, attr->umr_en); 4107b4f1e6bSMatan Azrad MLX5_SET(mkc, mkc, translations_octword_size, translation_size); 411e82ddd28STal Shnaiderman MLX5_SET(mkc, mkc, relaxed_ordering_write, 412e82ddd28STal Shnaiderman attr->relaxed_ordering_write); 413f002358cSMichael Baum MLX5_SET(mkc, mkc, relaxed_ordering_read, attr->relaxed_ordering_read); 4147b4f1e6bSMatan Azrad MLX5_SET64(mkc, mkc, start_addr, attr->addr); 4157b4f1e6bSMatan Azrad MLX5_SET64(mkc, mkc, len, attr->size); 4160111a74eSDekel Peled MLX5_SET(mkc, mkc, crypto_en, attr->crypto_en); 4170111a74eSDekel Peled if (attr->crypto_en) { 4180111a74eSDekel Peled MLX5_SET(mkc, mkc, bsf_en, attr->crypto_en); 4190111a74eSDekel Peled MLX5_SET(mkc, mkc, bsf_octword_size, 4); 4200111a74eSDekel Peled } 42153ec4db0SMatan Azrad mkey->obj = mlx5_glue->devx_obj_create(ctx, in, in_size_dw * 4, out, 4227b4f1e6bSMatan Azrad sizeof(out)); 4237b4f1e6bSMatan Azrad if (!mkey->obj) { 4242d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, klm_num ? "create indirect mkey" 4252d8dde8dSGregory Etelson : "create direct key", NULL, 0); 42666914d19SSuanming Mou mlx5_free(mkey); 4277b4f1e6bSMatan Azrad return NULL; 4287b4f1e6bSMatan Azrad } 4297b4f1e6bSMatan Azrad mkey->id = MLX5_GET(create_mkey_out, out, mkey_index); 4307b4f1e6bSMatan Azrad mkey->id = (mkey->id << 8) | (attr->umem_id & 0xFF); 4317b4f1e6bSMatan Azrad return mkey; 4327b4f1e6bSMatan Azrad } 4337b4f1e6bSMatan Azrad 4347b4f1e6bSMatan Azrad /** 4357b4f1e6bSMatan Azrad * Get status of devx command response. 4367b4f1e6bSMatan Azrad * Mainly used for asynchronous commands. 4377b4f1e6bSMatan Azrad * 4387b4f1e6bSMatan Azrad * @param[in] out 4397b4f1e6bSMatan Azrad * The out response buffer. 4407b4f1e6bSMatan Azrad * 4417b4f1e6bSMatan Azrad * @return 4427b4f1e6bSMatan Azrad * 0 on success, non-zero value otherwise. 4437b4f1e6bSMatan Azrad */ 4447b4f1e6bSMatan Azrad int 4457b4f1e6bSMatan Azrad mlx5_devx_get_out_command_status(void *out) 4467b4f1e6bSMatan Azrad { 4477b4f1e6bSMatan Azrad int status; 4487b4f1e6bSMatan Azrad 4497b4f1e6bSMatan Azrad if (!out) 4507b4f1e6bSMatan Azrad return -EINVAL; 4517b4f1e6bSMatan Azrad status = MLX5_GET(query_flow_counter_out, out, status); 4527b4f1e6bSMatan Azrad if (status) { 4537b4f1e6bSMatan Azrad int syndrome = MLX5_GET(query_flow_counter_out, out, syndrome); 4547b4f1e6bSMatan Azrad 455f002358cSMichael Baum DRV_LOG(ERR, "Bad DevX status %x, syndrome = %x", status, 4567b4f1e6bSMatan Azrad syndrome); 4577b4f1e6bSMatan Azrad } 4587b4f1e6bSMatan Azrad return status; 4597b4f1e6bSMatan Azrad } 4607b4f1e6bSMatan Azrad 4617b4f1e6bSMatan Azrad /** 4627b4f1e6bSMatan Azrad * Destroy any object allocated by a Devx API. 4637b4f1e6bSMatan Azrad * 4647b4f1e6bSMatan Azrad * @param[in] obj 4657b4f1e6bSMatan Azrad * Pointer to a general object. 4667b4f1e6bSMatan Azrad * 4677b4f1e6bSMatan Azrad * @return 4687b4f1e6bSMatan Azrad * 0 on success, a negative value otherwise. 4697b4f1e6bSMatan Azrad */ 4707b4f1e6bSMatan Azrad int 4717b4f1e6bSMatan Azrad mlx5_devx_cmd_destroy(struct mlx5_devx_obj *obj) 4727b4f1e6bSMatan Azrad { 4737b4f1e6bSMatan Azrad int ret; 4747b4f1e6bSMatan Azrad 4757b4f1e6bSMatan Azrad if (!obj) 4767b4f1e6bSMatan Azrad return 0; 4777b4f1e6bSMatan Azrad ret = mlx5_glue->devx_obj_destroy(obj->obj); 47866914d19SSuanming Mou mlx5_free(obj); 4797b4f1e6bSMatan Azrad return ret; 4807b4f1e6bSMatan Azrad } 4817b4f1e6bSMatan Azrad 4827b4f1e6bSMatan Azrad /** 4837b4f1e6bSMatan Azrad * Query NIC vport context. 4847b4f1e6bSMatan Azrad * Fills minimal inline attribute. 4857b4f1e6bSMatan Azrad * 4867b4f1e6bSMatan Azrad * @param[in] ctx 4877b4f1e6bSMatan Azrad * ibv contexts returned from mlx5dv_open_device. 4887b4f1e6bSMatan Azrad * @param[in] vport 4897b4f1e6bSMatan Azrad * vport index 4907b4f1e6bSMatan Azrad * @param[out] attr 4917b4f1e6bSMatan Azrad * Attributes device values. 4927b4f1e6bSMatan Azrad * 4937b4f1e6bSMatan Azrad * @return 4947b4f1e6bSMatan Azrad * 0 on success, a negative value otherwise. 4957b4f1e6bSMatan Azrad */ 4967b4f1e6bSMatan Azrad static int 497e09d350eSOphir Munk mlx5_devx_cmd_query_nic_vport_context(void *ctx, 4987b4f1e6bSMatan Azrad unsigned int vport, 4997b4f1e6bSMatan Azrad struct mlx5_hca_attr *attr) 5007b4f1e6bSMatan Azrad { 5017b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(query_nic_vport_context_in)] = {0}; 5027b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(query_nic_vport_context_out)] = {0}; 5037b4f1e6bSMatan Azrad void *vctx; 504b0067860SGregory Etelson int rc; 5057b4f1e6bSMatan Azrad 5067b4f1e6bSMatan Azrad /* Query NIC vport context to determine inline mode. */ 5077b4f1e6bSMatan Azrad MLX5_SET(query_nic_vport_context_in, in, opcode, 5087b4f1e6bSMatan Azrad MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT); 5097b4f1e6bSMatan Azrad MLX5_SET(query_nic_vport_context_in, in, vport_number, vport); 5107b4f1e6bSMatan Azrad if (vport) 5117b4f1e6bSMatan Azrad MLX5_SET(query_nic_vport_context_in, in, other_vport, 1); 5127b4f1e6bSMatan Azrad rc = mlx5_glue->devx_general_cmd(ctx, 5137b4f1e6bSMatan Azrad in, sizeof(in), 5147b4f1e6bSMatan Azrad out, sizeof(out)); 515b0067860SGregory Etelson if (rc || MLX5_FW_STATUS(out)) { 5162d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "query NIC vport context", NULL, 0); 517b0067860SGregory Etelson return MLX5_DEVX_ERR_RC(rc); 5187b4f1e6bSMatan Azrad } 5197b4f1e6bSMatan Azrad vctx = MLX5_ADDR_OF(query_nic_vport_context_out, out, 5207b4f1e6bSMatan Azrad nic_vport_context); 5217b4f1e6bSMatan Azrad attr->vport_inline_mode = MLX5_GET(nic_vport_context, vctx, 5227b4f1e6bSMatan Azrad min_wqe_inline_mode); 5237b4f1e6bSMatan Azrad return 0; 5247b4f1e6bSMatan Azrad } 5257b4f1e6bSMatan Azrad 5267b4f1e6bSMatan Azrad /** 527ba1768c4SMatan Azrad * Query NIC vDPA attributes. 528ba1768c4SMatan Azrad * 529ba1768c4SMatan Azrad * @param[in] ctx 530e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 531ba1768c4SMatan Azrad * @param[out] vdpa_attr 532ba1768c4SMatan Azrad * vDPA Attributes structure to fill. 533ba1768c4SMatan Azrad */ 534ba1768c4SMatan Azrad static void 535e09d350eSOphir Munk mlx5_devx_cmd_query_hca_vdpa_attr(void *ctx, 536ba1768c4SMatan Azrad struct mlx5_hca_vdpa_attr *vdpa_attr) 537ba1768c4SMatan Azrad { 5389c410b28SViacheslav Ovsiienko uint32_t in[MLX5_ST_SZ_DW(query_hca_cap_in)]; 5399c410b28SViacheslav Ovsiienko uint32_t out[MLX5_ST_SZ_DW(query_hca_cap_out)]; 5409c410b28SViacheslav Ovsiienko void *hcattr; 541ba1768c4SMatan Azrad 5429c410b28SViacheslav Ovsiienko hcattr = mlx5_devx_get_hca_cap(ctx, in, out, NULL, 543ba1768c4SMatan Azrad MLX5_GET_HCA_CAP_OP_MOD_VDPA_EMULATION | 544ba1768c4SMatan Azrad MLX5_HCA_CAP_OPMOD_GET_CUR); 5459c410b28SViacheslav Ovsiienko if (!hcattr) { 5469c410b28SViacheslav Ovsiienko RTE_LOG(DEBUG, PMD, "Failed to query devx VDPA capabilities"); 547ba1768c4SMatan Azrad vdpa_attr->valid = 0; 548ba1768c4SMatan Azrad } else { 549ba1768c4SMatan Azrad vdpa_attr->valid = 1; 550ba1768c4SMatan Azrad vdpa_attr->desc_tunnel_offload_type = 551ba1768c4SMatan Azrad MLX5_GET(virtio_emulation_cap, hcattr, 552ba1768c4SMatan Azrad desc_tunnel_offload_type); 553ba1768c4SMatan Azrad vdpa_attr->eth_frame_offload_type = 554ba1768c4SMatan Azrad MLX5_GET(virtio_emulation_cap, hcattr, 555ba1768c4SMatan Azrad eth_frame_offload_type); 556ba1768c4SMatan Azrad vdpa_attr->virtio_version_1_0 = 557ba1768c4SMatan Azrad MLX5_GET(virtio_emulation_cap, hcattr, 558ba1768c4SMatan Azrad virtio_version_1_0); 559ba1768c4SMatan Azrad vdpa_attr->tso_ipv4 = MLX5_GET(virtio_emulation_cap, hcattr, 560ba1768c4SMatan Azrad tso_ipv4); 561ba1768c4SMatan Azrad vdpa_attr->tso_ipv6 = MLX5_GET(virtio_emulation_cap, hcattr, 562ba1768c4SMatan Azrad tso_ipv6); 563ba1768c4SMatan Azrad vdpa_attr->tx_csum = MLX5_GET(virtio_emulation_cap, hcattr, 564ba1768c4SMatan Azrad tx_csum); 565ba1768c4SMatan Azrad vdpa_attr->rx_csum = MLX5_GET(virtio_emulation_cap, hcattr, 566ba1768c4SMatan Azrad rx_csum); 567ba1768c4SMatan Azrad vdpa_attr->event_mode = MLX5_GET(virtio_emulation_cap, hcattr, 568ba1768c4SMatan Azrad event_mode); 569ba1768c4SMatan Azrad vdpa_attr->virtio_queue_type = 570ba1768c4SMatan Azrad MLX5_GET(virtio_emulation_cap, hcattr, 571ba1768c4SMatan Azrad virtio_queue_type); 572ba1768c4SMatan Azrad vdpa_attr->log_doorbell_stride = 573ba1768c4SMatan Azrad MLX5_GET(virtio_emulation_cap, hcattr, 574ba1768c4SMatan Azrad log_doorbell_stride); 5752ac90aecSLi Zhang vdpa_attr->vnet_modify_ext = 5762ac90aecSLi Zhang MLX5_GET(virtio_emulation_cap, hcattr, 5772ac90aecSLi Zhang vnet_modify_ext); 5782ac90aecSLi Zhang vdpa_attr->virtio_net_q_addr_modify = 5792ac90aecSLi Zhang MLX5_GET(virtio_emulation_cap, hcattr, 5802ac90aecSLi Zhang virtio_net_q_addr_modify); 5812ac90aecSLi Zhang vdpa_attr->virtio_q_index_modify = 5822ac90aecSLi Zhang MLX5_GET(virtio_emulation_cap, hcattr, 5832ac90aecSLi Zhang virtio_q_index_modify); 584ba1768c4SMatan Azrad vdpa_attr->log_doorbell_bar_size = 585ba1768c4SMatan Azrad MLX5_GET(virtio_emulation_cap, hcattr, 586ba1768c4SMatan Azrad log_doorbell_bar_size); 587ba1768c4SMatan Azrad vdpa_attr->doorbell_bar_offset = 588ba1768c4SMatan Azrad MLX5_GET64(virtio_emulation_cap, hcattr, 589ba1768c4SMatan Azrad doorbell_bar_offset); 590ba1768c4SMatan Azrad vdpa_attr->max_num_virtio_queues = 591ba1768c4SMatan Azrad MLX5_GET(virtio_emulation_cap, hcattr, 592ba1768c4SMatan Azrad max_num_virtio_queues); 5938712c80aSMatan Azrad vdpa_attr->umems[0].a = MLX5_GET(virtio_emulation_cap, hcattr, 594ba1768c4SMatan Azrad umem_1_buffer_param_a); 5958712c80aSMatan Azrad vdpa_attr->umems[0].b = MLX5_GET(virtio_emulation_cap, hcattr, 596ba1768c4SMatan Azrad umem_1_buffer_param_b); 5978712c80aSMatan Azrad vdpa_attr->umems[1].a = MLX5_GET(virtio_emulation_cap, hcattr, 598ba1768c4SMatan Azrad umem_2_buffer_param_a); 5998712c80aSMatan Azrad vdpa_attr->umems[1].b = MLX5_GET(virtio_emulation_cap, hcattr, 6008712c80aSMatan Azrad umem_2_buffer_param_b); 6018712c80aSMatan Azrad vdpa_attr->umems[2].a = MLX5_GET(virtio_emulation_cap, hcattr, 602ba1768c4SMatan Azrad umem_3_buffer_param_a); 6038712c80aSMatan Azrad vdpa_attr->umems[2].b = MLX5_GET(virtio_emulation_cap, hcattr, 604ba1768c4SMatan Azrad umem_3_buffer_param_b); 605ba1768c4SMatan Azrad } 606ba1768c4SMatan Azrad } 607ba1768c4SMatan Azrad 60838119ebeSBing Zhao int 60938119ebeSBing Zhao mlx5_devx_cmd_query_parse_samples(struct mlx5_devx_obj *flex_obj, 61000e57916SRongwei Liu struct mlx5_ext_sample_id *ids, 611f1324a17SRongwei Liu uint32_t num, uint8_t *anchor) 61238119ebeSBing Zhao { 61338119ebeSBing Zhao uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0}; 61438119ebeSBing Zhao uint32_t out[MLX5_ST_SZ_DW(create_flex_parser_out)] = {0}; 61538119ebeSBing Zhao void *hdr = MLX5_ADDR_OF(create_flex_parser_out, in, hdr); 61638119ebeSBing Zhao void *flex = MLX5_ADDR_OF(create_flex_parser_out, out, flex); 61738119ebeSBing Zhao void *sample = MLX5_ADDR_OF(parse_graph_flex, flex, sample_table); 61838119ebeSBing Zhao int ret; 61938119ebeSBing Zhao uint32_t idx = 0; 62038119ebeSBing Zhao uint32_t i; 62138119ebeSBing Zhao 62238119ebeSBing Zhao if (num > MLX5_GRAPH_NODE_SAMPLE_NUM) { 62338119ebeSBing Zhao rte_errno = EINVAL; 62438119ebeSBing Zhao DRV_LOG(ERR, "Too many sample IDs to be fetched."); 62538119ebeSBing Zhao return -rte_errno; 62638119ebeSBing Zhao } 62738119ebeSBing Zhao MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 62838119ebeSBing Zhao MLX5_CMD_OP_QUERY_GENERAL_OBJECT); 62938119ebeSBing Zhao MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 63038119ebeSBing Zhao MLX5_GENERAL_OBJ_TYPE_FLEX_PARSE_GRAPH); 63138119ebeSBing Zhao MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, flex_obj->id); 63238119ebeSBing Zhao ret = mlx5_glue->devx_obj_query(flex_obj->obj, in, sizeof(in), 63338119ebeSBing Zhao out, sizeof(out)); 63438119ebeSBing Zhao if (ret) { 63538119ebeSBing Zhao rte_errno = ret; 63638119ebeSBing Zhao DRV_LOG(ERR, "Failed to query sample IDs with object %p.", 63738119ebeSBing Zhao (void *)flex_obj); 63838119ebeSBing Zhao return -rte_errno; 63938119ebeSBing Zhao } 64000e57916SRongwei Liu if (anchor) 641f1324a17SRongwei Liu *anchor = MLX5_GET(parse_graph_flex, flex, head_anchor_id); 64200e57916SRongwei Liu for (i = 0; i < MLX5_GRAPH_NODE_SAMPLE_NUM && idx <= num; i++) { 64338119ebeSBing Zhao void *s_off = (void *)((char *)sample + i * 64438119ebeSBing Zhao MLX5_ST_SZ_BYTES(parse_graph_flow_match_sample)); 64538119ebeSBing Zhao uint32_t en; 64638119ebeSBing Zhao 64738119ebeSBing Zhao en = MLX5_GET(parse_graph_flow_match_sample, s_off, 64838119ebeSBing Zhao flow_match_sample_en); 64938119ebeSBing Zhao if (!en) 65038119ebeSBing Zhao continue; 651f1324a17SRongwei Liu ids[idx++].id = MLX5_GET(parse_graph_flow_match_sample, s_off, 65238119ebeSBing Zhao flow_match_sample_field_id); 65338119ebeSBing Zhao } 65438119ebeSBing Zhao if (num != idx) { 65538119ebeSBing Zhao rte_errno = EINVAL; 65638119ebeSBing Zhao DRV_LOG(ERR, "Number of sample IDs are not as expected."); 65738119ebeSBing Zhao return -rte_errno; 65838119ebeSBing Zhao } 65938119ebeSBing Zhao return ret; 66038119ebeSBing Zhao } 66138119ebeSBing Zhao 66238119ebeSBing Zhao struct mlx5_devx_obj * 66338119ebeSBing Zhao mlx5_devx_cmd_create_flex_parser(void *ctx, 66438119ebeSBing Zhao struct mlx5_devx_graph_node_attr *data) 66538119ebeSBing Zhao { 66638119ebeSBing Zhao uint32_t in[MLX5_ST_SZ_DW(create_flex_parser_in)] = {0}; 66738119ebeSBing Zhao uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 66838119ebeSBing Zhao void *hdr = MLX5_ADDR_OF(create_flex_parser_in, in, hdr); 66938119ebeSBing Zhao void *flex = MLX5_ADDR_OF(create_flex_parser_in, in, flex); 67038119ebeSBing Zhao void *sample = MLX5_ADDR_OF(parse_graph_flex, flex, sample_table); 67138119ebeSBing Zhao void *in_arc = MLX5_ADDR_OF(parse_graph_flex, flex, input_arc); 67238119ebeSBing Zhao void *out_arc = MLX5_ADDR_OF(parse_graph_flex, flex, output_arc); 673f84d733cSMichael Baum struct mlx5_devx_obj *parse_flex_obj = mlx5_malloc 674f84d733cSMichael Baum (MLX5_MEM_ZERO, sizeof(*parse_flex_obj), 0, SOCKET_ID_ANY); 67538119ebeSBing Zhao uint32_t i; 67638119ebeSBing Zhao 67738119ebeSBing Zhao if (!parse_flex_obj) { 678f84d733cSMichael Baum DRV_LOG(ERR, "Failed to allocate flex parser data."); 67938119ebeSBing Zhao rte_errno = ENOMEM; 68038119ebeSBing Zhao return NULL; 68138119ebeSBing Zhao } 68238119ebeSBing Zhao MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 68338119ebeSBing Zhao MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 68438119ebeSBing Zhao MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 68538119ebeSBing Zhao MLX5_GENERAL_OBJ_TYPE_FLEX_PARSE_GRAPH); 68638119ebeSBing Zhao MLX5_SET(parse_graph_flex, flex, header_length_mode, 68738119ebeSBing Zhao data->header_length_mode); 688b28025baSGregory Etelson MLX5_SET64(parse_graph_flex, flex, modify_field_select, 689b28025baSGregory Etelson data->modify_field_select); 69038119ebeSBing Zhao MLX5_SET(parse_graph_flex, flex, header_length_base_value, 69138119ebeSBing Zhao data->header_length_base_value); 69238119ebeSBing Zhao MLX5_SET(parse_graph_flex, flex, header_length_field_offset, 69338119ebeSBing Zhao data->header_length_field_offset); 69438119ebeSBing Zhao MLX5_SET(parse_graph_flex, flex, header_length_field_shift, 69538119ebeSBing Zhao data->header_length_field_shift); 696b28025baSGregory Etelson MLX5_SET(parse_graph_flex, flex, next_header_field_offset, 697b28025baSGregory Etelson data->next_header_field_offset); 698b28025baSGregory Etelson MLX5_SET(parse_graph_flex, flex, next_header_field_size, 699b28025baSGregory Etelson data->next_header_field_size); 70038119ebeSBing Zhao MLX5_SET(parse_graph_flex, flex, header_length_field_mask, 70138119ebeSBing Zhao data->header_length_field_mask); 70238119ebeSBing Zhao for (i = 0; i < MLX5_GRAPH_NODE_SAMPLE_NUM; i++) { 70338119ebeSBing Zhao struct mlx5_devx_match_sample_attr *s = &data->sample[i]; 70438119ebeSBing Zhao void *s_off = (void *)((char *)sample + i * 70538119ebeSBing Zhao MLX5_ST_SZ_BYTES(parse_graph_flow_match_sample)); 70638119ebeSBing Zhao 70738119ebeSBing Zhao if (!s->flow_match_sample_en) 70838119ebeSBing Zhao continue; 70938119ebeSBing Zhao MLX5_SET(parse_graph_flow_match_sample, s_off, 71038119ebeSBing Zhao flow_match_sample_en, !!s->flow_match_sample_en); 71138119ebeSBing Zhao MLX5_SET(parse_graph_flow_match_sample, s_off, 71238119ebeSBing Zhao flow_match_sample_field_offset, 71338119ebeSBing Zhao s->flow_match_sample_field_offset); 71438119ebeSBing Zhao MLX5_SET(parse_graph_flow_match_sample, s_off, 71538119ebeSBing Zhao flow_match_sample_offset_mode, 71638119ebeSBing Zhao s->flow_match_sample_offset_mode); 71738119ebeSBing Zhao MLX5_SET(parse_graph_flow_match_sample, s_off, 71838119ebeSBing Zhao flow_match_sample_field_offset_mask, 71938119ebeSBing Zhao s->flow_match_sample_field_offset_mask); 72038119ebeSBing Zhao MLX5_SET(parse_graph_flow_match_sample, s_off, 72138119ebeSBing Zhao flow_match_sample_field_offset_shift, 72238119ebeSBing Zhao s->flow_match_sample_field_offset_shift); 72338119ebeSBing Zhao MLX5_SET(parse_graph_flow_match_sample, s_off, 72438119ebeSBing Zhao flow_match_sample_field_base_offset, 72538119ebeSBing Zhao s->flow_match_sample_field_base_offset); 72638119ebeSBing Zhao MLX5_SET(parse_graph_flow_match_sample, s_off, 72738119ebeSBing Zhao flow_match_sample_tunnel_mode, 72838119ebeSBing Zhao s->flow_match_sample_tunnel_mode); 72938119ebeSBing Zhao } 73038119ebeSBing Zhao for (i = 0; i < MLX5_GRAPH_NODE_ARC_NUM; i++) { 73138119ebeSBing Zhao struct mlx5_devx_graph_arc_attr *ia = &data->in[i]; 73238119ebeSBing Zhao struct mlx5_devx_graph_arc_attr *oa = &data->out[i]; 73338119ebeSBing Zhao void *in_off = (void *)((char *)in_arc + i * 73438119ebeSBing Zhao MLX5_ST_SZ_BYTES(parse_graph_arc)); 73538119ebeSBing Zhao void *out_off = (void *)((char *)out_arc + i * 73638119ebeSBing Zhao MLX5_ST_SZ_BYTES(parse_graph_arc)); 73738119ebeSBing Zhao 73838119ebeSBing Zhao if (ia->arc_parse_graph_node != 0) { 73938119ebeSBing Zhao MLX5_SET(parse_graph_arc, in_off, 74038119ebeSBing Zhao compare_condition_value, 74138119ebeSBing Zhao ia->compare_condition_value); 74238119ebeSBing Zhao MLX5_SET(parse_graph_arc, in_off, start_inner_tunnel, 74338119ebeSBing Zhao ia->start_inner_tunnel); 74438119ebeSBing Zhao MLX5_SET(parse_graph_arc, in_off, arc_parse_graph_node, 74538119ebeSBing Zhao ia->arc_parse_graph_node); 74638119ebeSBing Zhao MLX5_SET(parse_graph_arc, in_off, 74738119ebeSBing Zhao parse_graph_node_handle, 74838119ebeSBing Zhao ia->parse_graph_node_handle); 74938119ebeSBing Zhao } 75038119ebeSBing Zhao if (oa->arc_parse_graph_node != 0) { 75138119ebeSBing Zhao MLX5_SET(parse_graph_arc, out_off, 75238119ebeSBing Zhao compare_condition_value, 75338119ebeSBing Zhao oa->compare_condition_value); 75438119ebeSBing Zhao MLX5_SET(parse_graph_arc, out_off, start_inner_tunnel, 75538119ebeSBing Zhao oa->start_inner_tunnel); 75638119ebeSBing Zhao MLX5_SET(parse_graph_arc, out_off, arc_parse_graph_node, 75738119ebeSBing Zhao oa->arc_parse_graph_node); 75838119ebeSBing Zhao MLX5_SET(parse_graph_arc, out_off, 75938119ebeSBing Zhao parse_graph_node_handle, 76038119ebeSBing Zhao oa->parse_graph_node_handle); 76138119ebeSBing Zhao } 76238119ebeSBing Zhao } 76338119ebeSBing Zhao parse_flex_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 76438119ebeSBing Zhao out, sizeof(out)); 76538119ebeSBing Zhao if (!parse_flex_obj->obj) { 7662d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create FLEX PARSE GRAPH", NULL, 0); 76766914d19SSuanming Mou mlx5_free(parse_flex_obj); 76838119ebeSBing Zhao return NULL; 76938119ebeSBing Zhao } 77038119ebeSBing Zhao parse_flex_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 77138119ebeSBing Zhao return parse_flex_obj; 77238119ebeSBing Zhao } 77338119ebeSBing Zhao 7740f250a4bSGregory Etelson static int 77565be2ca6SGregory Etelson mlx5_devx_cmd_query_hca_parse_graph_node_cap 77665be2ca6SGregory Etelson (void *ctx, struct mlx5_hca_flex_attr *attr) 77765be2ca6SGregory Etelson { 77865be2ca6SGregory Etelson uint32_t in[MLX5_ST_SZ_DW(query_hca_cap_in)]; 77965be2ca6SGregory Etelson uint32_t out[MLX5_ST_SZ_DW(query_hca_cap_out)]; 78065be2ca6SGregory Etelson void *hcattr; 78165be2ca6SGregory Etelson int rc; 78265be2ca6SGregory Etelson 78365be2ca6SGregory Etelson hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc, 78465be2ca6SGregory Etelson MLX5_GET_HCA_CAP_OP_MOD_PARSE_GRAPH_NODE_CAP | 78565be2ca6SGregory Etelson MLX5_HCA_CAP_OPMOD_GET_CUR); 78665be2ca6SGregory Etelson if (!hcattr) 78765be2ca6SGregory Etelson return rc; 78865be2ca6SGregory Etelson attr->node_in = MLX5_GET(parse_graph_node_cap, hcattr, node_in); 78965be2ca6SGregory Etelson attr->node_out = MLX5_GET(parse_graph_node_cap, hcattr, node_out); 79065be2ca6SGregory Etelson attr->header_length_mode = MLX5_GET(parse_graph_node_cap, hcattr, 79165be2ca6SGregory Etelson header_length_mode); 79265be2ca6SGregory Etelson attr->sample_offset_mode = MLX5_GET(parse_graph_node_cap, hcattr, 79365be2ca6SGregory Etelson sample_offset_mode); 79465be2ca6SGregory Etelson attr->max_num_arc_in = MLX5_GET(parse_graph_node_cap, hcattr, 79565be2ca6SGregory Etelson max_num_arc_in); 79665be2ca6SGregory Etelson attr->max_num_arc_out = MLX5_GET(parse_graph_node_cap, hcattr, 79765be2ca6SGregory Etelson max_num_arc_out); 79865be2ca6SGregory Etelson attr->max_num_sample = MLX5_GET(parse_graph_node_cap, hcattr, 79965be2ca6SGregory Etelson max_num_sample); 800f1324a17SRongwei Liu attr->anchor_en = MLX5_GET(parse_graph_node_cap, hcattr, anchor_en); 801f1324a17SRongwei Liu attr->ext_sample_id = MLX5_GET(parse_graph_node_cap, hcattr, ext_sample_id); 802f1324a17SRongwei Liu attr->sample_tunnel_inner2 = MLX5_GET(parse_graph_node_cap, hcattr, 803f1324a17SRongwei Liu sample_tunnel_inner2); 804f1324a17SRongwei Liu attr->zero_size_supported = MLX5_GET(parse_graph_node_cap, hcattr, 805f1324a17SRongwei Liu zero_size_supported); 80665be2ca6SGregory Etelson attr->sample_id_in_out = MLX5_GET(parse_graph_node_cap, hcattr, 80765be2ca6SGregory Etelson sample_id_in_out); 80865be2ca6SGregory Etelson attr->max_base_header_length = MLX5_GET(parse_graph_node_cap, hcattr, 80965be2ca6SGregory Etelson max_base_header_length); 81065be2ca6SGregory Etelson attr->max_sample_base_offset = MLX5_GET(parse_graph_node_cap, hcattr, 81165be2ca6SGregory Etelson max_sample_base_offset); 81265be2ca6SGregory Etelson attr->max_next_header_offset = MLX5_GET(parse_graph_node_cap, hcattr, 81365be2ca6SGregory Etelson max_next_header_offset); 81465be2ca6SGregory Etelson attr->header_length_mask_width = MLX5_GET(parse_graph_node_cap, hcattr, 81565be2ca6SGregory Etelson header_length_mask_width); 81665be2ca6SGregory Etelson /* Get the max supported samples from HCA CAP 2 */ 81765be2ca6SGregory Etelson hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc, 81865be2ca6SGregory Etelson MLX5_GET_HCA_CAP_OP_MOD_GENERAL_DEVICE_2 | 81965be2ca6SGregory Etelson MLX5_HCA_CAP_OPMOD_GET_CUR); 82065be2ca6SGregory Etelson if (!hcattr) 82165be2ca6SGregory Etelson return rc; 82265be2ca6SGregory Etelson attr->max_num_prog_sample = 82365be2ca6SGregory Etelson MLX5_GET(cmd_hca_cap_2, hcattr, max_num_prog_sample_field); 82465be2ca6SGregory Etelson return 0; 82565be2ca6SGregory Etelson } 82665be2ca6SGregory Etelson 82765be2ca6SGregory Etelson static int 8280f250a4bSGregory Etelson mlx5_devx_query_pkt_integrity_match(void *hcattr) 8290f250a4bSGregory Etelson { 8300f250a4bSGregory Etelson return MLX5_GET(flow_table_nic_cap, hcattr, 8310f250a4bSGregory Etelson ft_field_support_2_nic_receive.inner_l3_ok) && 8320f250a4bSGregory Etelson MLX5_GET(flow_table_nic_cap, hcattr, 8330f250a4bSGregory Etelson ft_field_support_2_nic_receive.inner_l4_ok) && 8340f250a4bSGregory Etelson MLX5_GET(flow_table_nic_cap, hcattr, 8350f250a4bSGregory Etelson ft_field_support_2_nic_receive.outer_l3_ok) && 8360f250a4bSGregory Etelson MLX5_GET(flow_table_nic_cap, hcattr, 8370f250a4bSGregory Etelson ft_field_support_2_nic_receive.outer_l4_ok) && 8380f250a4bSGregory Etelson MLX5_GET(flow_table_nic_cap, hcattr, 8390f250a4bSGregory Etelson ft_field_support_2_nic_receive 8400f250a4bSGregory Etelson .inner_ipv4_checksum_ok) && 8410f250a4bSGregory Etelson MLX5_GET(flow_table_nic_cap, hcattr, 8420f250a4bSGregory Etelson ft_field_support_2_nic_receive.inner_l4_checksum_ok) && 8430f250a4bSGregory Etelson MLX5_GET(flow_table_nic_cap, hcattr, 8440f250a4bSGregory Etelson ft_field_support_2_nic_receive 8450f250a4bSGregory Etelson .outer_ipv4_checksum_ok) && 8460f250a4bSGregory Etelson MLX5_GET(flow_table_nic_cap, hcattr, 8470f250a4bSGregory Etelson ft_field_support_2_nic_receive.outer_l4_checksum_ok); 8480f250a4bSGregory Etelson } 8490f250a4bSGregory Etelson 850ba1768c4SMatan Azrad /** 8517b4f1e6bSMatan Azrad * Query HCA attributes. 8527b4f1e6bSMatan Azrad * Using those attributes we can check on run time if the device 8537b4f1e6bSMatan Azrad * is having the required capabilities. 8547b4f1e6bSMatan Azrad * 8557b4f1e6bSMatan Azrad * @param[in] ctx 856e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 8577b4f1e6bSMatan Azrad * @param[out] attr 8587b4f1e6bSMatan Azrad * Attributes device values. 8597b4f1e6bSMatan Azrad * 8607b4f1e6bSMatan Azrad * @return 8617b4f1e6bSMatan Azrad * 0 on success, a negative value otherwise. 8627b4f1e6bSMatan Azrad */ 8637b4f1e6bSMatan Azrad int 864e09d350eSOphir Munk mlx5_devx_cmd_query_hca_attr(void *ctx, 8657b4f1e6bSMatan Azrad struct mlx5_hca_attr *attr) 8667b4f1e6bSMatan Azrad { 8677b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(query_hca_cap_in)] = {0}; 8687b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(query_hca_cap_out)] = {0}; 86910599cf8SMichael Baum bool hca_cap_2_sup; 870876d4702SDekel Peled uint64_t general_obj_types_supported = 0; 8719c410b28SViacheslav Ovsiienko void *hcattr; 8729c410b28SViacheslav Ovsiienko int rc, i; 8737b4f1e6bSMatan Azrad 8749c410b28SViacheslav Ovsiienko hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc, 8757b4f1e6bSMatan Azrad MLX5_GET_HCA_CAP_OP_MOD_GENERAL_DEVICE | 8767b4f1e6bSMatan Azrad MLX5_HCA_CAP_OPMOD_GET_CUR); 8779c410b28SViacheslav Ovsiienko if (!hcattr) 8789c410b28SViacheslav Ovsiienko return rc; 87910599cf8SMichael Baum hca_cap_2_sup = MLX5_GET(cmd_hca_cap, hcattr, hca_cap_2); 880ba707cdbSRaja Zidane attr->max_wqe_sz_sq = MLX5_GET(cmd_hca_cap, hcattr, max_wqe_sz_sq); 8817b4f1e6bSMatan Azrad attr->flow_counter_bulk_alloc_bitmap = 8827b4f1e6bSMatan Azrad MLX5_GET(cmd_hca_cap, hcattr, flow_counter_bulk_alloc); 8837b4f1e6bSMatan Azrad attr->flow_counters_dump = MLX5_GET(cmd_hca_cap, hcattr, 8847b4f1e6bSMatan Azrad flow_counters_dump); 885ee160711SXueming Li attr->log_max_rmp = MLX5_GET(cmd_hca_cap, hcattr, log_max_rmp); 886ee160711SXueming Li attr->mem_rq_rmp = MLX5_GET(cmd_hca_cap, hcattr, mem_rq_rmp); 8872d3c670cSMatan Azrad attr->log_max_rqt_size = MLX5_GET(cmd_hca_cap, hcattr, 8882d3c670cSMatan Azrad log_max_rqt_size); 8897b4f1e6bSMatan Azrad attr->eswitch_manager = MLX5_GET(cmd_hca_cap, hcattr, eswitch_manager); 8907b4f1e6bSMatan Azrad attr->hairpin = MLX5_GET(cmd_hca_cap, hcattr, hairpin); 8917b4f1e6bSMatan Azrad attr->log_max_hairpin_queues = MLX5_GET(cmd_hca_cap, hcattr, 8927b4f1e6bSMatan Azrad log_max_hairpin_queues); 8937b4f1e6bSMatan Azrad attr->log_max_hairpin_wq_data_sz = MLX5_GET(cmd_hca_cap, hcattr, 8947b4f1e6bSMatan Azrad log_max_hairpin_wq_data_sz); 8957b4f1e6bSMatan Azrad attr->log_max_hairpin_num_packets = MLX5_GET 8967b4f1e6bSMatan Azrad (cmd_hca_cap, hcattr, log_min_hairpin_wq_data_sz); 8977b4f1e6bSMatan Azrad attr->vhca_id = MLX5_GET(cmd_hca_cap, hcattr, vhca_id); 898ffd5b302SShiri Kuzin attr->relaxed_ordering_write = MLX5_GET(cmd_hca_cap, hcattr, 899ffd5b302SShiri Kuzin relaxed_ordering_write); 900ffd5b302SShiri Kuzin attr->relaxed_ordering_read = MLX5_GET(cmd_hca_cap, hcattr, 901ffd5b302SShiri Kuzin relaxed_ordering_read); 902972a1bf8SViacheslav Ovsiienko attr->access_register_user = MLX5_GET(cmd_hca_cap, hcattr, 903972a1bf8SViacheslav Ovsiienko access_register_user); 9047b4f1e6bSMatan Azrad attr->eth_net_offloads = MLX5_GET(cmd_hca_cap, hcattr, 9057b4f1e6bSMatan Azrad eth_net_offloads); 9067b4f1e6bSMatan Azrad attr->eth_virt = MLX5_GET(cmd_hca_cap, hcattr, eth_virt); 9077b4f1e6bSMatan Azrad attr->flex_parser_protocols = MLX5_GET(cmd_hca_cap, hcattr, 9087b4f1e6bSMatan Azrad flex_parser_protocols); 9091324ff18SShiri Kuzin attr->max_geneve_tlv_options = MLX5_GET(cmd_hca_cap, hcattr, 9101324ff18SShiri Kuzin max_geneve_tlv_options); 9111324ff18SShiri Kuzin attr->max_geneve_tlv_option_data_len = MLX5_GET(cmd_hca_cap, hcattr, 9121324ff18SShiri Kuzin max_geneve_tlv_option_data_len); 9137b4f1e6bSMatan Azrad attr->qos.sup = MLX5_GET(cmd_hca_cap, hcattr, qos); 9145b9e24aeSLi Zhang attr->qos.flow_meter_aso_sup = !!(MLX5_GET64(cmd_hca_cap, hcattr, 9155b9e24aeSLi Zhang general_obj_types) & 9165b9e24aeSLi Zhang MLX5_GENERAL_OBJ_TYPES_CAP_FLOW_METER_ASO); 917ba1768c4SMatan Azrad attr->vdpa.valid = !!(MLX5_GET64(cmd_hca_cap, hcattr, 918ba1768c4SMatan Azrad general_obj_types) & 919ba1768c4SMatan Azrad MLX5_GENERAL_OBJ_TYPES_CAP_VIRTQ_NET_Q); 920796ae7bbSMatan Azrad attr->vdpa.queue_counters_valid = !!(MLX5_GET64(cmd_hca_cap, hcattr, 921796ae7bbSMatan Azrad general_obj_types) & 922796ae7bbSMatan Azrad MLX5_GENERAL_OBJ_TYPES_CAP_VIRTIO_Q_COUNTERS); 92338119ebeSBing Zhao attr->parse_graph_flex_node = !!(MLX5_GET64(cmd_hca_cap, hcattr, 92438119ebeSBing Zhao general_obj_types) & 92538119ebeSBing Zhao MLX5_GENERAL_OBJ_TYPES_CAP_PARSE_GRAPH_FLEX_NODE); 92679a7e409SViacheslav Ovsiienko attr->wqe_index_ignore = MLX5_GET(cmd_hca_cap, hcattr, 92779a7e409SViacheslav Ovsiienko wqe_index_ignore_cap); 92879a7e409SViacheslav Ovsiienko attr->cross_channel = MLX5_GET(cmd_hca_cap, hcattr, cd); 92979a7e409SViacheslav Ovsiienko attr->non_wire_sq = MLX5_GET(cmd_hca_cap, hcattr, non_wire_sq); 93079a7e409SViacheslav Ovsiienko attr->log_max_static_sq_wq = MLX5_GET(cmd_hca_cap, hcattr, 93179a7e409SViacheslav Ovsiienko log_max_static_sq_wq); 9321cbdad1bSXueming Li attr->num_lag_ports = MLX5_GET(cmd_hca_cap, hcattr, num_lag_ports); 93379a7e409SViacheslav Ovsiienko attr->dev_freq_khz = MLX5_GET(cmd_hca_cap, hcattr, 93479a7e409SViacheslav Ovsiienko device_frequency_khz); 93591f7338eSSuanming Mou attr->scatter_fcs_w_decap_disable = 93691f7338eSSuanming Mou MLX5_GET(cmd_hca_cap, hcattr, scatter_fcs_w_decap_disable); 937569ffbc9SViacheslav Ovsiienko attr->roce = MLX5_GET(cmd_hca_cap, hcattr, roce); 938569ffbc9SViacheslav Ovsiienko attr->rq_ts_format = MLX5_GET(cmd_hca_cap, hcattr, rq_ts_format); 939569ffbc9SViacheslav Ovsiienko attr->sq_ts_format = MLX5_GET(cmd_hca_cap, hcattr, sq_ts_format); 94096f85ec4SDong Zhou attr->steering_format_version = 94196f85ec4SDong Zhou MLX5_GET(cmd_hca_cap, hcattr, steering_format_version); 9422044860eSAdy Agbarih attr->regexp_params = MLX5_GET(cmd_hca_cap, hcattr, regexp_params); 9432044860eSAdy Agbarih attr->regexp_version = MLX5_GET(cmd_hca_cap, hcattr, regexp_version); 944cfc672a9SOri Kam attr->regexp_num_of_engines = MLX5_GET(cmd_hca_cap, hcattr, 945cfc672a9SOri Kam regexp_num_of_engines); 946876d4702SDekel Peled /* Read the general_obj_types bitmap and extract the relevant bits. */ 947876d4702SDekel Peled general_obj_types_supported = MLX5_GET64(cmd_hca_cap, hcattr, 948876d4702SDekel Peled general_obj_types); 949876d4702SDekel Peled attr->vdpa.valid = !!(general_obj_types_supported & 950876d4702SDekel Peled MLX5_GENERAL_OBJ_TYPES_CAP_VIRTQ_NET_Q); 951876d4702SDekel Peled attr->vdpa.queue_counters_valid = 952876d4702SDekel Peled !!(general_obj_types_supported & 953876d4702SDekel Peled MLX5_GENERAL_OBJ_TYPES_CAP_VIRTIO_Q_COUNTERS); 954876d4702SDekel Peled attr->parse_graph_flex_node = 955876d4702SDekel Peled !!(general_obj_types_supported & 956876d4702SDekel Peled MLX5_GENERAL_OBJ_TYPES_CAP_PARSE_GRAPH_FLEX_NODE); 957876d4702SDekel Peled attr->flow_hit_aso = !!(general_obj_types_supported & 95801b8b5b6SDekel Peled MLX5_GENERAL_OBJ_TYPES_CAP_FLOW_HIT_ASO); 959876d4702SDekel Peled attr->geneve_tlv_opt = !!(general_obj_types_supported & 9601324ff18SShiri Kuzin MLX5_GENERAL_OBJ_TYPES_CAP_GENEVE_TLV_OPT); 961178d8c50SDekel Peled attr->dek = !!(general_obj_types_supported & 962178d8c50SDekel Peled MLX5_GENERAL_OBJ_TYPES_CAP_DEK); 96321ca2494SDekel Peled attr->import_kek = !!(general_obj_types_supported & 96421ca2494SDekel Peled MLX5_GENERAL_OBJ_TYPES_CAP_IMPORT_KEK); 965abda4fd9SDekel Peled attr->credential = !!(general_obj_types_supported & 966abda4fd9SDekel Peled MLX5_GENERAL_OBJ_TYPES_CAP_CREDENTIAL); 96738e4780bSDekel Peled attr->crypto_login = !!(general_obj_types_supported & 96838e4780bSDekel Peled MLX5_GENERAL_OBJ_TYPES_CAP_CRYPTO_LOGIN); 969876d4702SDekel Peled /* Add reading of other GENERAL_OBJ_TYPES_CAP bits above this line. */ 97004223e45STal Shnaiderman attr->log_max_cq = MLX5_GET(cmd_hca_cap, hcattr, log_max_cq); 97104223e45STal Shnaiderman attr->log_max_qp = MLX5_GET(cmd_hca_cap, hcattr, log_max_qp); 97204223e45STal Shnaiderman attr->log_max_cq_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_cq_sz); 97304223e45STal Shnaiderman attr->log_max_qp_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_qp_sz); 97404223e45STal Shnaiderman attr->log_max_mrw_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_mrw_sz); 97504223e45STal Shnaiderman attr->log_max_pd = MLX5_GET(cmd_hca_cap, hcattr, log_max_pd); 97604223e45STal Shnaiderman attr->log_max_srq = MLX5_GET(cmd_hca_cap, hcattr, log_max_srq); 97704223e45STal Shnaiderman attr->log_max_srq_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_srq_sz); 978efa6a7e2SJiawei Wang attr->reg_c_preserve = 979efa6a7e2SJiawei Wang MLX5_GET(cmd_hca_cap, hcattr, reg_c_preserve); 980cbc4c13aSRaja Zidane attr->mmo_regex_qp_en = MLX5_GET(cmd_hca_cap, hcattr, regexp_mmo_qp); 981cbc4c13aSRaja Zidane attr->mmo_regex_sq_en = MLX5_GET(cmd_hca_cap, hcattr, regexp_mmo_sq); 982cbc4c13aSRaja Zidane attr->mmo_dma_sq_en = MLX5_GET(cmd_hca_cap, hcattr, dma_mmo_sq); 983cbc4c13aSRaja Zidane attr->mmo_compress_sq_en = MLX5_GET(cmd_hca_cap, hcattr, 984cbc4c13aSRaja Zidane compress_mmo_sq); 985cbc4c13aSRaja Zidane attr->mmo_decompress_sq_en = MLX5_GET(cmd_hca_cap, hcattr, 986cbc4c13aSRaja Zidane decompress_mmo_sq); 987cbc4c13aSRaja Zidane attr->mmo_dma_qp_en = MLX5_GET(cmd_hca_cap, hcattr, dma_mmo_qp); 988cbc4c13aSRaja Zidane attr->mmo_compress_qp_en = MLX5_GET(cmd_hca_cap, hcattr, 989cbc4c13aSRaja Zidane compress_mmo_qp); 9908b3a69fbSMichael Baum attr->decomp_deflate_v1_en = MLX5_GET(cmd_hca_cap, hcattr, 9918b3a69fbSMichael Baum decompress_deflate_v1); 9928b3a69fbSMichael Baum attr->decomp_deflate_v2_en = MLX5_GET(cmd_hca_cap, hcattr, 9938b3a69fbSMichael Baum decompress_deflate_v2); 994ae5c165bSMatan Azrad attr->compress_min_block_size = MLX5_GET(cmd_hca_cap, hcattr, 995ae5c165bSMatan Azrad compress_min_block_size); 996ae5c165bSMatan Azrad attr->log_max_mmo_dma = MLX5_GET(cmd_hca_cap, hcattr, log_dma_mmo_size); 997ae5c165bSMatan Azrad attr->log_max_mmo_compress = MLX5_GET(cmd_hca_cap, hcattr, 998ae5c165bSMatan Azrad log_compress_mmo_size); 999ae5c165bSMatan Azrad attr->log_max_mmo_decompress = MLX5_GET(cmd_hca_cap, hcattr, 1000ae5c165bSMatan Azrad log_decompress_mmo_size); 100193297930SMichael Baum attr->decomp_lz4_data_only_en = MLX5_GET(cmd_hca_cap, hcattr, 100293297930SMichael Baum decompress_lz4_data_only_v2); 100393297930SMichael Baum attr->decomp_lz4_no_checksum_en = MLX5_GET(cmd_hca_cap, hcattr, 100493297930SMichael Baum decompress_lz4_no_checksum_v2); 100593297930SMichael Baum attr->decomp_lz4_checksum_en = MLX5_GET(cmd_hca_cap, hcattr, 100693297930SMichael Baum decompress_lz4_checksum_v2); 10073d3f4e6dSAlexander Kozyrev attr->cqe_compression = MLX5_GET(cmd_hca_cap, hcattr, cqe_compression); 10083d3f4e6dSAlexander Kozyrev attr->mini_cqe_resp_flow_tag = MLX5_GET(cmd_hca_cap, hcattr, 10093d3f4e6dSAlexander Kozyrev mini_cqe_resp_flow_tag); 10103d3f4e6dSAlexander Kozyrev attr->mini_cqe_resp_l3_l4_tag = MLX5_GET(cmd_hca_cap, hcattr, 10113d3f4e6dSAlexander Kozyrev mini_cqe_resp_l3_l4_tag); 1012*e4d88cf8SAlexander Kozyrev attr->enhanced_cqe_compression = MLX5_GET(cmd_hca_cap, hcattr, 1013*e4d88cf8SAlexander Kozyrev enhanced_cqe_compression); 1014f2054291SSuanming Mou attr->umr_indirect_mkey_disabled = 1015f2054291SSuanming Mou MLX5_GET(cmd_hca_cap, hcattr, umr_indirect_mkey_disabled); 1016f2054291SSuanming Mou attr->umr_modify_entity_size_disabled = 1017f2054291SSuanming Mou MLX5_GET(cmd_hca_cap, hcattr, umr_modify_entity_size_disabled); 10187dac7abeSViacheslav Ovsiienko attr->wait_on_time = MLX5_GET(cmd_hca_cap, hcattr, wait_on_time); 1019f7d1f11cSDekel Peled attr->crypto = MLX5_GET(cmd_hca_cap, hcattr, crypto); 10200c6285b7SBing Zhao attr->ct_offload = !!(MLX5_GET64(cmd_hca_cap, hcattr, 10210c6285b7SBing Zhao general_obj_types) & 10220c6285b7SBing Zhao MLX5_GENERAL_OBJ_TYPES_CAP_CONN_TRACK_OFFLOAD); 1023febcac7bSBing Zhao attr->rq_delay_drop = MLX5_GET(cmd_hca_cap, hcattr, rq_delay_drop); 10244d368e1dSXiaoyu Min attr->max_flow_counter_15_0 = MLX5_GET(cmd_hca_cap, hcattr, 10254d368e1dSXiaoyu Min max_flow_counter_15_0); 10264d368e1dSXiaoyu Min attr->max_flow_counter_31_16 = MLX5_GET(cmd_hca_cap, hcattr, 10274d368e1dSXiaoyu Min max_flow_counter_31_16); 10284d368e1dSXiaoyu Min attr->alloc_flow_counter_pd = MLX5_GET(cmd_hca_cap, hcattr, 10294d368e1dSXiaoyu Min alloc_flow_counter_pd); 10304d368e1dSXiaoyu Min attr->flow_counter_access_aso = MLX5_GET(cmd_hca_cap, hcattr, 10314d368e1dSXiaoyu Min flow_counter_access_aso); 10324d368e1dSXiaoyu Min attr->flow_access_aso_opc_mod = MLX5_GET(cmd_hca_cap, hcattr, 10334d368e1dSXiaoyu Min flow_access_aso_opc_mod); 1034f12c41bfSRaja Zidane if (attr->crypto) { 1035cedb44dcSSuanming Mou attr->aes_xts = MLX5_GET(cmd_hca_cap, hcattr, aes_xts) || 1036cedb44dcSSuanming Mou MLX5_GET(cmd_hca_cap, hcattr, aes_xts_multi_block_be_tweak) || 1037cedb44dcSSuanming Mou MLX5_GET(cmd_hca_cap, hcattr, aes_xts_single_block_le_tweak); 1038f12c41bfSRaja Zidane hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc, 1039f12c41bfSRaja Zidane MLX5_GET_HCA_CAP_OP_MOD_CRYPTO | 1040f12c41bfSRaja Zidane MLX5_HCA_CAP_OPMOD_GET_CUR); 1041f12c41bfSRaja Zidane if (!hcattr) 1042f12c41bfSRaja Zidane return -1; 1043f12c41bfSRaja Zidane attr->crypto_wrapped_import_method = !!(MLX5_GET(crypto_caps, 1044f12c41bfSRaja Zidane hcattr, wrapped_import_method) 1045f12c41bfSRaja Zidane & 1 << 2); 1046f12c41bfSRaja Zidane } 104710599cf8SMichael Baum if (hca_cap_2_sup) { 104810599cf8SMichael Baum hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc, 104910599cf8SMichael Baum MLX5_GET_HCA_CAP_OP_MOD_GENERAL_DEVICE_2 | 105010599cf8SMichael Baum MLX5_HCA_CAP_OPMOD_GET_CUR); 105110599cf8SMichael Baum if (!hcattr) { 105210599cf8SMichael Baum DRV_LOG(DEBUG, 105310599cf8SMichael Baum "Failed to query DevX HCA capabilities 2."); 105410599cf8SMichael Baum return rc; 105510599cf8SMichael Baum } 105610599cf8SMichael Baum attr->log_min_stride_wqe_sz = MLX5_GET(cmd_hca_cap_2, hcattr, 105710599cf8SMichael Baum log_min_stride_wqe_sz); 1058e58c372dSDariusz Sosnowski attr->hairpin_sq_wqe_bb_size = MLX5_GET(cmd_hca_cap_2, hcattr, 1059e58c372dSDariusz Sosnowski hairpin_sq_wqe_bb_size); 1060e58c372dSDariusz Sosnowski attr->hairpin_sq_wq_in_host_mem = MLX5_GET(cmd_hca_cap_2, hcattr, 1061e58c372dSDariusz Sosnowski hairpin_sq_wq_in_host_mem); 1062f9fe5a5bSDariusz Sosnowski attr->hairpin_data_buffer_locked = MLX5_GET(cmd_hca_cap_2, hcattr, 1063f9fe5a5bSDariusz Sosnowski hairpin_data_buffer_locked); 10644d368e1dSXiaoyu Min attr->flow_counter_bulk_log_max_alloc = MLX5_GET(cmd_hca_cap_2, 10654d368e1dSXiaoyu Min hcattr, flow_counter_bulk_log_max_alloc); 10664d368e1dSXiaoyu Min attr->flow_counter_bulk_log_granularity = 10674d368e1dSXiaoyu Min MLX5_GET(cmd_hca_cap_2, hcattr, 10684d368e1dSXiaoyu Min flow_counter_bulk_log_granularity); 106957628b29SViacheslav Ovsiienko rc = MLX5_GET(cmd_hca_cap_2, hcattr, 107057628b29SViacheslav Ovsiienko cross_vhca_object_to_object_supported); 107157628b29SViacheslav Ovsiienko attr->cross_vhca = 107257628b29SViacheslav Ovsiienko (rc & MLX5_CROSS_VHCA_OBJ_TO_OBJ_TYPE_STC_TO_TIR) && 107357628b29SViacheslav Ovsiienko (rc & MLX5_CROSS_VHCA_OBJ_TO_OBJ_TYPE_STC_TO_FT) && 107457628b29SViacheslav Ovsiienko (rc & MLX5_CROSS_VHCA_OBJ_TO_OBJ_TYPE_FT_TO_FT) && 107557628b29SViacheslav Ovsiienko (rc & MLX5_CROSS_VHCA_OBJ_TO_OBJ_TYPE_FT_TO_RTC); 107657628b29SViacheslav Ovsiienko rc = MLX5_GET(cmd_hca_cap_2, hcattr, 107757628b29SViacheslav Ovsiienko allowed_object_for_other_vhca_access); 107857628b29SViacheslav Ovsiienko attr->cross_vhca = attr->cross_vhca && 107957628b29SViacheslav Ovsiienko (rc & MLX5_CROSS_VHCA_ALLOWED_OBJS_TIR) && 108057628b29SViacheslav Ovsiienko (rc & MLX5_CROSS_VHCA_ALLOWED_OBJS_FT) && 108157628b29SViacheslav Ovsiienko (rc & MLX5_CROSS_VHCA_ALLOWED_OBJS_RTC); 108210599cf8SMichael Baum } 108310599cf8SMichael Baum if (attr->log_min_stride_wqe_sz == 0) 108410599cf8SMichael Baum attr->log_min_stride_wqe_sz = MLX5_MPRQ_LOG_MIN_STRIDE_WQE_SIZE; 10857b4f1e6bSMatan Azrad if (attr->qos.sup) { 10869c410b28SViacheslav Ovsiienko hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc, 10877b4f1e6bSMatan Azrad MLX5_GET_HCA_CAP_OP_MOD_QOS_CAP | 10887b4f1e6bSMatan Azrad MLX5_HCA_CAP_OPMOD_GET_CUR); 10899c410b28SViacheslav Ovsiienko if (!hcattr) { 10909c410b28SViacheslav Ovsiienko DRV_LOG(DEBUG, "Failed to query devx QOS capabilities"); 10919c410b28SViacheslav Ovsiienko return rc; 10927b4f1e6bSMatan Azrad } 1093b6505738SDekel Peled attr->qos.flow_meter_old = 1094b6505738SDekel Peled MLX5_GET(qos_cap, hcattr, flow_meter_old); 10957b4f1e6bSMatan Azrad attr->qos.log_max_flow_meter = 10967b4f1e6bSMatan Azrad MLX5_GET(qos_cap, hcattr, log_max_flow_meter); 10977b4f1e6bSMatan Azrad attr->qos.flow_meter_reg_c_ids = 10987b4f1e6bSMatan Azrad MLX5_GET(qos_cap, hcattr, flow_meter_reg_id); 1099b6505738SDekel Peled attr->qos.flow_meter = 1100b6505738SDekel Peled MLX5_GET(qos_cap, hcattr, flow_meter); 110179a7e409SViacheslav Ovsiienko attr->qos.packet_pacing = 110279a7e409SViacheslav Ovsiienko MLX5_GET(qos_cap, hcattr, packet_pacing); 110379a7e409SViacheslav Ovsiienko attr->qos.wqe_rate_pp = 110479a7e409SViacheslav Ovsiienko MLX5_GET(qos_cap, hcattr, wqe_rate_pp); 11055b9e24aeSLi Zhang if (attr->qos.flow_meter_aso_sup) { 11065b9e24aeSLi Zhang attr->qos.log_meter_aso_granularity = 11075b9e24aeSLi Zhang MLX5_GET(qos_cap, hcattr, 11085b9e24aeSLi Zhang log_meter_aso_granularity); 11095b9e24aeSLi Zhang attr->qos.log_meter_aso_max_alloc = 11105b9e24aeSLi Zhang MLX5_GET(qos_cap, hcattr, 11115b9e24aeSLi Zhang log_meter_aso_max_alloc); 11125b9e24aeSLi Zhang attr->qos.log_max_num_meter_aso = 11135b9e24aeSLi Zhang MLX5_GET(qos_cap, hcattr, 11145b9e24aeSLi Zhang log_max_num_meter_aso); 11155b9e24aeSLi Zhang } 11167b4f1e6bSMatan Azrad } 111765be2ca6SGregory Etelson /* 111865be2ca6SGregory Etelson * Flex item support needs max_num_prog_sample_field 111965be2ca6SGregory Etelson * from the Capabilities 2 table for PARSE_GRAPH_NODE 112065be2ca6SGregory Etelson */ 112165be2ca6SGregory Etelson if (attr->parse_graph_flex_node) { 112265be2ca6SGregory Etelson rc = mlx5_devx_cmd_query_hca_parse_graph_node_cap 112365be2ca6SGregory Etelson (ctx, &attr->flex); 112465be2ca6SGregory Etelson if (rc) 112565be2ca6SGregory Etelson return -1; 112665be2ca6SGregory Etelson } 1127ba1768c4SMatan Azrad if (attr->vdpa.valid) 1128ba1768c4SMatan Azrad mlx5_devx_cmd_query_hca_vdpa_attr(ctx, &attr->vdpa); 11297b4f1e6bSMatan Azrad if (!attr->eth_net_offloads) 11307b4f1e6bSMatan Azrad return 0; 11318cc34c08SJiawei Wang /* Query Flow Sampler Capability From FLow Table Properties Layout. */ 11329c410b28SViacheslav Ovsiienko hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc, 11338cc34c08SJiawei Wang MLX5_GET_HCA_CAP_OP_MOD_NIC_FLOW_TABLE | 11348cc34c08SJiawei Wang MLX5_HCA_CAP_OPMOD_GET_CUR); 11359c410b28SViacheslav Ovsiienko if (!hcattr) { 11368cc34c08SJiawei Wang attr->log_max_ft_sampler_num = 0; 11379c410b28SViacheslav Ovsiienko return rc; 11388cc34c08SJiawei Wang } 11390f250a4bSGregory Etelson attr->log_max_ft_sampler_num = MLX5_GET 11400f250a4bSGregory Etelson (flow_table_nic_cap, hcattr, 11410f250a4bSGregory Etelson flow_table_properties_nic_receive.log_max_ft_sampler_num); 1142630a587bSRongwei Liu attr->flow.tunnel_header_0_1 = MLX5_GET 1143630a587bSRongwei Liu (flow_table_nic_cap, hcattr, 1144630a587bSRongwei Liu ft_field_support_2_nic_receive.tunnel_header_0_1); 11455c4d4917SSean Zhang attr->flow.tunnel_header_2_3 = MLX5_GET 11465c4d4917SSean Zhang (flow_table_nic_cap, hcattr, 11475c4d4917SSean Zhang ft_field_support_2_nic_receive.tunnel_header_2_3); 1148097d84a4SSean Zhang attr->modify_outer_ip_ecn = MLX5_GET 1149097d84a4SSean Zhang (flow_table_nic_cap, hcattr, 1150097d84a4SSean Zhang ft_header_modify_nic_receive.outer_ip_ecn); 11515f44fb19SBing Zhao attr->set_reg_c = 0xff; 11525f44fb19SBing Zhao if (attr->nic_flow_table) { 11535f44fb19SBing Zhao #define GET_RX_REG_X_BITS \ 11545f44fb19SBing Zhao MLX5_GET(flow_table_nic_cap, hcattr, \ 11555f44fb19SBing Zhao ft_header_modify_nic_receive.metadata_reg_c_x) 11565f44fb19SBing Zhao #define GET_TX_REG_X_BITS \ 11575f44fb19SBing Zhao MLX5_GET(flow_table_nic_cap, hcattr, \ 11585f44fb19SBing Zhao ft_header_modify_nic_transmit.metadata_reg_c_x) 11595f44fb19SBing Zhao 11605f44fb19SBing Zhao uint32_t tx_reg, rx_reg; 11615f44fb19SBing Zhao 11625f44fb19SBing Zhao tx_reg = GET_TX_REG_X_BITS; 11635f44fb19SBing Zhao rx_reg = GET_RX_REG_X_BITS; 11645f44fb19SBing Zhao attr->set_reg_c &= (rx_reg & tx_reg); 11655f44fb19SBing Zhao 11665f44fb19SBing Zhao #undef GET_RX_REG_X_BITS 11675f44fb19SBing Zhao #undef GET_TX_REG_X_BITS 11685f44fb19SBing Zhao } 11690f250a4bSGregory Etelson attr->pkt_integrity_match = mlx5_devx_query_pkt_integrity_match(hcattr); 1170c410e1d5SGregory Etelson attr->inner_ipv4_ihl = MLX5_GET 1171c410e1d5SGregory Etelson (flow_table_nic_cap, hcattr, 1172c410e1d5SGregory Etelson ft_field_support_2_nic_receive.inner_ipv4_ihl); 1173c410e1d5SGregory Etelson attr->outer_ipv4_ihl = MLX5_GET 1174c410e1d5SGregory Etelson (flow_table_nic_cap, hcattr, 1175c410e1d5SGregory Etelson ft_field_support_2_nic_receive.outer_ipv4_ihl); 117676895c7dSJiawei Wang attr->lag_rx_port_affinity = MLX5_GET 117776895c7dSJiawei Wang (flow_table_nic_cap, hcattr, 117876895c7dSJiawei Wang ft_field_support_2_nic_receive.lag_rx_port_affinity); 11797b4f1e6bSMatan Azrad /* Query HCA offloads for Ethernet protocol. */ 11809c410b28SViacheslav Ovsiienko hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc, 11817b4f1e6bSMatan Azrad MLX5_GET_HCA_CAP_OP_MOD_ETHERNET_OFFLOAD_CAPS | 11827b4f1e6bSMatan Azrad MLX5_HCA_CAP_OPMOD_GET_CUR); 11839c410b28SViacheslav Ovsiienko if (!hcattr) { 11847b4f1e6bSMatan Azrad attr->eth_net_offloads = 0; 11859c410b28SViacheslav Ovsiienko return rc; 11867b4f1e6bSMatan Azrad } 11877b4f1e6bSMatan Azrad attr->wqe_vlan_insert = MLX5_GET(per_protocol_networking_offload_caps, 11887b4f1e6bSMatan Azrad hcattr, wqe_vlan_insert); 118911e61a94STal Shnaiderman attr->csum_cap = MLX5_GET(per_protocol_networking_offload_caps, 119011e61a94STal Shnaiderman hcattr, csum_cap); 11913440836dSTal Shnaiderman attr->vlan_cap = MLX5_GET(per_protocol_networking_offload_caps, 11923440836dSTal Shnaiderman hcattr, vlan_cap); 11937b4f1e6bSMatan Azrad attr->lro_cap = MLX5_GET(per_protocol_networking_offload_caps, hcattr, 11947b4f1e6bSMatan Azrad lro_cap); 1195d338df99STal Shnaiderman attr->max_lso_cap = MLX5_GET(per_protocol_networking_offload_caps, 1196d338df99STal Shnaiderman hcattr, max_lso_cap); 119758a95badSTal Shnaiderman attr->scatter_fcs = MLX5_GET(per_protocol_networking_offload_caps, 119858a95badSTal Shnaiderman hcattr, scatter_fcs); 11997b4f1e6bSMatan Azrad attr->tunnel_lro_gre = MLX5_GET(per_protocol_networking_offload_caps, 12007b4f1e6bSMatan Azrad hcattr, tunnel_lro_gre); 12017b4f1e6bSMatan Azrad attr->tunnel_lro_vxlan = MLX5_GET(per_protocol_networking_offload_caps, 12027b4f1e6bSMatan Azrad hcattr, tunnel_lro_vxlan); 1203643e4db0STal Shnaiderman attr->swp = MLX5_GET(per_protocol_networking_offload_caps, 1204643e4db0STal Shnaiderman hcattr, swp); 1205cf9b3c1bSTal Shnaiderman attr->tunnel_stateless_gre = 1206cf9b3c1bSTal Shnaiderman MLX5_GET(per_protocol_networking_offload_caps, 1207cf9b3c1bSTal Shnaiderman hcattr, tunnel_stateless_gre); 1208cf9b3c1bSTal Shnaiderman attr->tunnel_stateless_vxlan = 1209cf9b3c1bSTal Shnaiderman MLX5_GET(per_protocol_networking_offload_caps, 1210cf9b3c1bSTal Shnaiderman hcattr, tunnel_stateless_vxlan); 1211643e4db0STal Shnaiderman attr->swp_csum = MLX5_GET(per_protocol_networking_offload_caps, 1212643e4db0STal Shnaiderman hcattr, swp_csum); 1213643e4db0STal Shnaiderman attr->swp_lso = MLX5_GET(per_protocol_networking_offload_caps, 1214643e4db0STal Shnaiderman hcattr, swp_lso); 12157b4f1e6bSMatan Azrad attr->lro_max_msg_sz_mode = MLX5_GET 12167b4f1e6bSMatan Azrad (per_protocol_networking_offload_caps, 12177b4f1e6bSMatan Azrad hcattr, lro_max_msg_sz_mode); 121843e73483SThomas Monjalon for (i = 0 ; i < MLX5_LRO_NUM_SUPP_PERIODS ; i++) { 12197b4f1e6bSMatan Azrad attr->lro_timer_supported_periods[i] = 12207b4f1e6bSMatan Azrad MLX5_GET(per_protocol_networking_offload_caps, hcattr, 12217b4f1e6bSMatan Azrad lro_timer_supported_periods[i]); 12227b4f1e6bSMatan Azrad } 1223613d64e4SDekel Peled attr->lro_min_mss_size = MLX5_GET(per_protocol_networking_offload_caps, 1224613d64e4SDekel Peled hcattr, lro_min_mss_size); 12257b4f1e6bSMatan Azrad attr->tunnel_stateless_geneve_rx = 12267b4f1e6bSMatan Azrad MLX5_GET(per_protocol_networking_offload_caps, 12277b4f1e6bSMatan Azrad hcattr, tunnel_stateless_geneve_rx); 12287b4f1e6bSMatan Azrad attr->geneve_max_opt_len = 12297b4f1e6bSMatan Azrad MLX5_GET(per_protocol_networking_offload_caps, 12307b4f1e6bSMatan Azrad hcattr, max_geneve_opt_len); 12317b4f1e6bSMatan Azrad attr->wqe_inline_mode = MLX5_GET(per_protocol_networking_offload_caps, 12327b4f1e6bSMatan Azrad hcattr, wqe_inline_mode); 12337b4f1e6bSMatan Azrad attr->tunnel_stateless_gtp = MLX5_GET 12347b4f1e6bSMatan Azrad (per_protocol_networking_offload_caps, 12357b4f1e6bSMatan Azrad hcattr, tunnel_stateless_gtp); 123604223e45STal Shnaiderman attr->rss_ind_tbl_cap = MLX5_GET 123704223e45STal Shnaiderman (per_protocol_networking_offload_caps, 123804223e45STal Shnaiderman hcattr, rss_ind_tbl_cap); 1239569ffbc9SViacheslav Ovsiienko /* Query HCA attribute for ROCE. */ 1240569ffbc9SViacheslav Ovsiienko if (attr->roce) { 12419c410b28SViacheslav Ovsiienko hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc, 1242569ffbc9SViacheslav Ovsiienko MLX5_GET_HCA_CAP_OP_MOD_ROCE | 1243569ffbc9SViacheslav Ovsiienko MLX5_HCA_CAP_OPMOD_GET_CUR); 12449c410b28SViacheslav Ovsiienko if (!hcattr) { 1245569ffbc9SViacheslav Ovsiienko DRV_LOG(DEBUG, 12469c410b28SViacheslav Ovsiienko "Failed to query devx HCA ROCE capabilities"); 12479c410b28SViacheslav Ovsiienko return rc; 1248569ffbc9SViacheslav Ovsiienko } 1249569ffbc9SViacheslav Ovsiienko attr->qp_ts_format = MLX5_GET(roce_caps, hcattr, qp_ts_format); 1250569ffbc9SViacheslav Ovsiienko } 1251569ffbc9SViacheslav Ovsiienko if (attr->eth_virt && 1252569ffbc9SViacheslav Ovsiienko attr->wqe_inline_mode == MLX5_CAP_INLINE_MODE_VPORT_CONTEXT) { 12537b4f1e6bSMatan Azrad rc = mlx5_devx_cmd_query_nic_vport_context(ctx, 0, attr); 12547b4f1e6bSMatan Azrad if (rc) { 12557b4f1e6bSMatan Azrad attr->eth_virt = 0; 12567b4f1e6bSMatan Azrad goto error; 12577b4f1e6bSMatan Azrad } 12587b4f1e6bSMatan Azrad } 125938eb5c9fSShun Hao if (attr->eswitch_manager) { 126038eb5c9fSShun Hao hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc, 126138eb5c9fSShun Hao MLX5_SET_HCA_CAP_OP_MOD_ESW | 126238eb5c9fSShun Hao MLX5_HCA_CAP_OPMOD_GET_CUR); 126338eb5c9fSShun Hao if (!hcattr) 126438eb5c9fSShun Hao return rc; 126538eb5c9fSShun Hao attr->esw_mgr_vport_id_valid = 126638eb5c9fSShun Hao MLX5_GET(esw_cap, hcattr, 126738eb5c9fSShun Hao esw_manager_vport_number_valid); 126838eb5c9fSShun Hao attr->esw_mgr_vport_id = 126938eb5c9fSShun Hao MLX5_GET(esw_cap, hcattr, esw_manager_vport_number); 127038eb5c9fSShun Hao } 12715f44fb19SBing Zhao if (attr->eswitch_manager) { 12725f44fb19SBing Zhao uint32_t esw_reg; 12735f44fb19SBing Zhao 12745f44fb19SBing Zhao hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc, 12755f44fb19SBing Zhao MLX5_GET_HCA_CAP_OP_MOD_ESW_FLOW_TABLE | 12765f44fb19SBing Zhao MLX5_HCA_CAP_OPMOD_GET_CUR); 12775f44fb19SBing Zhao if (!hcattr) 12785f44fb19SBing Zhao return rc; 12795f44fb19SBing Zhao esw_reg = MLX5_GET(flow_table_esw_cap, hcattr, 12805f44fb19SBing Zhao ft_header_modify_esw_fdb.metadata_reg_c_x); 12815f44fb19SBing Zhao attr->set_reg_c &= esw_reg; 12825f44fb19SBing Zhao } 12837b4f1e6bSMatan Azrad return 0; 12847b4f1e6bSMatan Azrad error: 12857b4f1e6bSMatan Azrad rc = (rc > 0) ? -rc : rc; 12867b4f1e6bSMatan Azrad return rc; 12877b4f1e6bSMatan Azrad } 12887b4f1e6bSMatan Azrad 12897b4f1e6bSMatan Azrad /** 12907b4f1e6bSMatan Azrad * Query TIS transport domain from QP verbs object using DevX API. 12917b4f1e6bSMatan Azrad * 12927b4f1e6bSMatan Azrad * @param[in] qp 12937b4f1e6bSMatan Azrad * Pointer to verbs QP returned by ibv_create_qp . 12947b4f1e6bSMatan Azrad * @param[in] tis_num 12957b4f1e6bSMatan Azrad * TIS number of TIS to query. 12967b4f1e6bSMatan Azrad * @param[out] tis_td 12977b4f1e6bSMatan Azrad * Pointer to TIS transport domain variable, to be set by the routine. 12987b4f1e6bSMatan Azrad * 12997b4f1e6bSMatan Azrad * @return 13007b4f1e6bSMatan Azrad * 0 on success, a negative value otherwise. 13017b4f1e6bSMatan Azrad */ 13027b4f1e6bSMatan Azrad int 1303e09d350eSOphir Munk mlx5_devx_cmd_qp_query_tis_td(void *qp, uint32_t tis_num, 13047b4f1e6bSMatan Azrad uint32_t *tis_td) 13057b4f1e6bSMatan Azrad { 1306170572d8SOphir Munk #ifdef HAVE_IBV_FLOW_DV_SUPPORT 13077b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(query_tis_in)] = {0}; 13087b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(query_tis_out)] = {0}; 13097b4f1e6bSMatan Azrad int rc; 13107b4f1e6bSMatan Azrad void *tis_ctx; 13117b4f1e6bSMatan Azrad 13127b4f1e6bSMatan Azrad MLX5_SET(query_tis_in, in, opcode, MLX5_CMD_OP_QUERY_TIS); 13137b4f1e6bSMatan Azrad MLX5_SET(query_tis_in, in, tisn, tis_num); 13147b4f1e6bSMatan Azrad rc = mlx5_glue->devx_qp_query(qp, in, sizeof(in), out, sizeof(out)); 13157b4f1e6bSMatan Azrad if (rc) { 13167b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to query QP using DevX"); 13177b4f1e6bSMatan Azrad return -rc; 13187b4f1e6bSMatan Azrad }; 13197b4f1e6bSMatan Azrad tis_ctx = MLX5_ADDR_OF(query_tis_out, out, tis_context); 13207b4f1e6bSMatan Azrad *tis_td = MLX5_GET(tisc, tis_ctx, transport_domain); 13217b4f1e6bSMatan Azrad return 0; 1322170572d8SOphir Munk #else 1323170572d8SOphir Munk (void)qp; 1324170572d8SOphir Munk (void)tis_num; 1325170572d8SOphir Munk (void)tis_td; 1326170572d8SOphir Munk return -ENOTSUP; 1327170572d8SOphir Munk #endif 13287b4f1e6bSMatan Azrad } 13297b4f1e6bSMatan Azrad 13307b4f1e6bSMatan Azrad /** 13317b4f1e6bSMatan Azrad * Fill WQ data for DevX API command. 13327b4f1e6bSMatan Azrad * Utility function for use when creating DevX objects containing a WQ. 13337b4f1e6bSMatan Azrad * 13347b4f1e6bSMatan Azrad * @param[in] wq_ctx 13357b4f1e6bSMatan Azrad * Pointer to WQ context to fill with data. 13367b4f1e6bSMatan Azrad * @param [in] wq_attr 13377b4f1e6bSMatan Azrad * Pointer to WQ attributes structure to fill in WQ context. 13387b4f1e6bSMatan Azrad */ 13397b4f1e6bSMatan Azrad static void 13407b4f1e6bSMatan Azrad devx_cmd_fill_wq_data(void *wq_ctx, struct mlx5_devx_wq_attr *wq_attr) 13417b4f1e6bSMatan Azrad { 13427b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, wq_type, wq_attr->wq_type); 13437b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, wq_signature, wq_attr->wq_signature); 13447b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, end_padding_mode, wq_attr->end_padding_mode); 13457b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, cd_slave, wq_attr->cd_slave); 13467b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, hds_skip_first_sge, wq_attr->hds_skip_first_sge); 13477b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, log2_hds_buf_size, wq_attr->log2_hds_buf_size); 13487b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, page_offset, wq_attr->page_offset); 13497b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, lwm, wq_attr->lwm); 13507b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, pd, wq_attr->pd); 13517b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, uar_page, wq_attr->uar_page); 13527b4f1e6bSMatan Azrad MLX5_SET64(wq, wq_ctx, dbr_addr, wq_attr->dbr_addr); 13537b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, hw_counter, wq_attr->hw_counter); 13547b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, sw_counter, wq_attr->sw_counter); 13557b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, log_wq_stride, wq_attr->log_wq_stride); 1356f002358cSMichael Baum if (wq_attr->log_wq_pg_sz > MLX5_ADAPTER_PAGE_SHIFT) 1357f002358cSMichael Baum MLX5_SET(wq, wq_ctx, log_wq_pg_sz, 1358f002358cSMichael Baum wq_attr->log_wq_pg_sz - MLX5_ADAPTER_PAGE_SHIFT); 13597b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, log_wq_sz, wq_attr->log_wq_sz); 13607b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, dbr_umem_valid, wq_attr->dbr_umem_valid); 13617b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, wq_umem_valid, wq_attr->wq_umem_valid); 13627b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, log_hairpin_num_packets, 13637b4f1e6bSMatan Azrad wq_attr->log_hairpin_num_packets); 13647b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, log_hairpin_data_sz, wq_attr->log_hairpin_data_sz); 13657b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, single_wqe_log_num_of_strides, 13667b4f1e6bSMatan Azrad wq_attr->single_wqe_log_num_of_strides); 13677b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, two_byte_shift_en, wq_attr->two_byte_shift_en); 13687b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, single_stride_log_num_of_bytes, 13697b4f1e6bSMatan Azrad wq_attr->single_stride_log_num_of_bytes); 13707b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, dbr_umem_id, wq_attr->dbr_umem_id); 13717b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, wq_umem_id, wq_attr->wq_umem_id); 13727b4f1e6bSMatan Azrad MLX5_SET64(wq, wq_ctx, wq_umem_offset, wq_attr->wq_umem_offset); 13737b4f1e6bSMatan Azrad } 13747b4f1e6bSMatan Azrad 13757b4f1e6bSMatan Azrad /** 13767b4f1e6bSMatan Azrad * Create RQ using DevX API. 13777b4f1e6bSMatan Azrad * 13787b4f1e6bSMatan Azrad * @param[in] ctx 1379e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 13807b4f1e6bSMatan Azrad * @param [in] rq_attr 13817b4f1e6bSMatan Azrad * Pointer to create RQ attributes structure. 13827b4f1e6bSMatan Azrad * @param [in] socket 13837b4f1e6bSMatan Azrad * CPU socket ID for allocations. 13847b4f1e6bSMatan Azrad * 13857b4f1e6bSMatan Azrad * @return 13867b4f1e6bSMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 13877b4f1e6bSMatan Azrad */ 13887b4f1e6bSMatan Azrad struct mlx5_devx_obj * 1389e09d350eSOphir Munk mlx5_devx_cmd_create_rq(void *ctx, 13907b4f1e6bSMatan Azrad struct mlx5_devx_create_rq_attr *rq_attr, 13917b4f1e6bSMatan Azrad int socket) 13927b4f1e6bSMatan Azrad { 13937b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(create_rq_in)] = {0}; 13947b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(create_rq_out)] = {0}; 13957b4f1e6bSMatan Azrad void *rq_ctx, *wq_ctx; 13967b4f1e6bSMatan Azrad struct mlx5_devx_wq_attr *wq_attr; 13977b4f1e6bSMatan Azrad struct mlx5_devx_obj *rq = NULL; 13987b4f1e6bSMatan Azrad 139966914d19SSuanming Mou rq = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*rq), 0, socket); 14007b4f1e6bSMatan Azrad if (!rq) { 14017b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to allocate RQ data"); 14027b4f1e6bSMatan Azrad rte_errno = ENOMEM; 14037b4f1e6bSMatan Azrad return NULL; 14047b4f1e6bSMatan Azrad } 14057b4f1e6bSMatan Azrad MLX5_SET(create_rq_in, in, opcode, MLX5_CMD_OP_CREATE_RQ); 14067b4f1e6bSMatan Azrad rq_ctx = MLX5_ADDR_OF(create_rq_in, in, ctx); 14077b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, rlky, rq_attr->rlky); 14087b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, delay_drop_en, rq_attr->delay_drop_en); 14097b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, scatter_fcs, rq_attr->scatter_fcs); 14107b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, vsd, rq_attr->vsd); 14117b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, mem_rq_type, rq_attr->mem_rq_type); 14127b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, state, rq_attr->state); 14137b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, flush_in_error_en, rq_attr->flush_in_error_en); 14147b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, hairpin, rq_attr->hairpin); 1415f9fe5a5bSDariusz Sosnowski MLX5_SET(rqc, rq_ctx, hairpin_data_buffer_type, rq_attr->hairpin_data_buffer_type); 14167b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, user_index, rq_attr->user_index); 14177b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, cqn, rq_attr->cqn); 14187b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, counter_set_id, rq_attr->counter_set_id); 14197b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, rmpn, rq_attr->rmpn); 1420569ffbc9SViacheslav Ovsiienko MLX5_SET(sqc, rq_ctx, ts_format, rq_attr->ts_format); 14217b4f1e6bSMatan Azrad wq_ctx = MLX5_ADDR_OF(rqc, rq_ctx, wq); 14227b4f1e6bSMatan Azrad wq_attr = &rq_attr->wq_attr; 14237b4f1e6bSMatan Azrad devx_cmd_fill_wq_data(wq_ctx, wq_attr); 14247b4f1e6bSMatan Azrad rq->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 14257b4f1e6bSMatan Azrad out, sizeof(out)); 14267b4f1e6bSMatan Azrad if (!rq->obj) { 14272d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create RQ", NULL, 0); 142866914d19SSuanming Mou mlx5_free(rq); 14297b4f1e6bSMatan Azrad return NULL; 14307b4f1e6bSMatan Azrad } 14317b4f1e6bSMatan Azrad rq->id = MLX5_GET(create_rq_out, out, rqn); 14327b4f1e6bSMatan Azrad return rq; 14337b4f1e6bSMatan Azrad } 14347b4f1e6bSMatan Azrad 14357b4f1e6bSMatan Azrad /** 14367b4f1e6bSMatan Azrad * Modify RQ using DevX API. 14377b4f1e6bSMatan Azrad * 14387b4f1e6bSMatan Azrad * @param[in] rq 14397b4f1e6bSMatan Azrad * Pointer to RQ object structure. 14407b4f1e6bSMatan Azrad * @param [in] rq_attr 14417b4f1e6bSMatan Azrad * Pointer to modify RQ attributes structure. 14427b4f1e6bSMatan Azrad * 14437b4f1e6bSMatan Azrad * @return 14447b4f1e6bSMatan Azrad * 0 on success, a negative errno value otherwise and rte_errno is set. 14457b4f1e6bSMatan Azrad */ 14467b4f1e6bSMatan Azrad int 14477b4f1e6bSMatan Azrad mlx5_devx_cmd_modify_rq(struct mlx5_devx_obj *rq, 14487b4f1e6bSMatan Azrad struct mlx5_devx_modify_rq_attr *rq_attr) 14497b4f1e6bSMatan Azrad { 14507b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(modify_rq_in)] = {0}; 14517b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(modify_rq_out)] = {0}; 14527b4f1e6bSMatan Azrad void *rq_ctx, *wq_ctx; 14537b4f1e6bSMatan Azrad int ret; 14547b4f1e6bSMatan Azrad 14557b4f1e6bSMatan Azrad MLX5_SET(modify_rq_in, in, opcode, MLX5_CMD_OP_MODIFY_RQ); 14567b4f1e6bSMatan Azrad MLX5_SET(modify_rq_in, in, rq_state, rq_attr->rq_state); 14577b4f1e6bSMatan Azrad MLX5_SET(modify_rq_in, in, rqn, rq->id); 14587b4f1e6bSMatan Azrad MLX5_SET64(modify_rq_in, in, modify_bitmask, rq_attr->modify_bitmask); 14597b4f1e6bSMatan Azrad rq_ctx = MLX5_ADDR_OF(modify_rq_in, in, ctx); 14607b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, state, rq_attr->state); 14617b4f1e6bSMatan Azrad if (rq_attr->modify_bitmask & 14627b4f1e6bSMatan Azrad MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS) 14637b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, scatter_fcs, rq_attr->scatter_fcs); 14647b4f1e6bSMatan Azrad if (rq_attr->modify_bitmask & MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD) 14657b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, vsd, rq_attr->vsd); 14667b4f1e6bSMatan Azrad if (rq_attr->modify_bitmask & 14677b4f1e6bSMatan Azrad MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID) 14687b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, counter_set_id, rq_attr->counter_set_id); 14697b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, hairpin_peer_sq, rq_attr->hairpin_peer_sq); 14707b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, hairpin_peer_vhca, rq_attr->hairpin_peer_vhca); 14717b4f1e6bSMatan Azrad if (rq_attr->modify_bitmask & MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_WQ_LWM) { 14727b4f1e6bSMatan Azrad wq_ctx = MLX5_ADDR_OF(rqc, rq_ctx, wq); 14737b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, lwm, rq_attr->lwm); 14747b4f1e6bSMatan Azrad } 14757b4f1e6bSMatan Azrad ret = mlx5_glue->devx_obj_modify(rq->obj, in, sizeof(in), 14767b4f1e6bSMatan Azrad out, sizeof(out)); 14777b4f1e6bSMatan Azrad if (ret) { 14787b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to modify RQ using DevX"); 14797b4f1e6bSMatan Azrad rte_errno = errno; 14807b4f1e6bSMatan Azrad return -errno; 14817b4f1e6bSMatan Azrad } 14827b4f1e6bSMatan Azrad return ret; 14837b4f1e6bSMatan Azrad } 14847b4f1e6bSMatan Azrad 14857b4f1e6bSMatan Azrad /** 1486ee160711SXueming Li * Create RMP using DevX API. 1487ee160711SXueming Li * 1488ee160711SXueming Li * @param[in] ctx 1489ee160711SXueming Li * Context returned from mlx5 open_device() glue function. 1490ee160711SXueming Li * @param [in] rmp_attr 1491ee160711SXueming Li * Pointer to create RMP attributes structure. 1492ee160711SXueming Li * @param [in] socket 1493ee160711SXueming Li * CPU socket ID for allocations. 1494ee160711SXueming Li * 1495ee160711SXueming Li * @return 1496ee160711SXueming Li * The DevX object created, NULL otherwise and rte_errno is set. 1497ee160711SXueming Li */ 1498ee160711SXueming Li struct mlx5_devx_obj * 1499ee160711SXueming Li mlx5_devx_cmd_create_rmp(void *ctx, 1500ee160711SXueming Li struct mlx5_devx_create_rmp_attr *rmp_attr, 1501ee160711SXueming Li int socket) 1502ee160711SXueming Li { 1503ee160711SXueming Li uint32_t in[MLX5_ST_SZ_DW(create_rmp_in)] = {0}; 1504ee160711SXueming Li uint32_t out[MLX5_ST_SZ_DW(create_rmp_out)] = {0}; 1505ee160711SXueming Li void *rmp_ctx, *wq_ctx; 1506ee160711SXueming Li struct mlx5_devx_wq_attr *wq_attr; 1507ee160711SXueming Li struct mlx5_devx_obj *rmp = NULL; 1508ee160711SXueming Li 1509ee160711SXueming Li rmp = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*rmp), 0, socket); 1510ee160711SXueming Li if (!rmp) { 1511ee160711SXueming Li DRV_LOG(ERR, "Failed to allocate RMP data"); 1512ee160711SXueming Li rte_errno = ENOMEM; 1513ee160711SXueming Li return NULL; 1514ee160711SXueming Li } 1515ee160711SXueming Li MLX5_SET(create_rmp_in, in, opcode, MLX5_CMD_OP_CREATE_RMP); 1516ee160711SXueming Li rmp_ctx = MLX5_ADDR_OF(create_rmp_in, in, ctx); 1517ee160711SXueming Li MLX5_SET(rmpc, rmp_ctx, state, rmp_attr->state); 1518ee160711SXueming Li MLX5_SET(rmpc, rmp_ctx, basic_cyclic_rcv_wqe, 1519ee160711SXueming Li rmp_attr->basic_cyclic_rcv_wqe); 1520ee160711SXueming Li wq_ctx = MLX5_ADDR_OF(rmpc, rmp_ctx, wq); 1521ee160711SXueming Li wq_attr = &rmp_attr->wq_attr; 1522ee160711SXueming Li devx_cmd_fill_wq_data(wq_ctx, wq_attr); 1523ee160711SXueming Li rmp->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out, 1524ee160711SXueming Li sizeof(out)); 1525ee160711SXueming Li if (!rmp->obj) { 15262d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create RMP", NULL, 0); 1527ee160711SXueming Li mlx5_free(rmp); 1528ee160711SXueming Li return NULL; 1529ee160711SXueming Li } 1530ee160711SXueming Li rmp->id = MLX5_GET(create_rmp_out, out, rmpn); 1531ee160711SXueming Li return rmp; 1532ee160711SXueming Li } 1533ee160711SXueming Li 1534ee160711SXueming Li /* 15357b4f1e6bSMatan Azrad * Create TIR using DevX API. 15367b4f1e6bSMatan Azrad * 15377b4f1e6bSMatan Azrad * @param[in] ctx 1538e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 15397b4f1e6bSMatan Azrad * @param [in] tir_attr 15407b4f1e6bSMatan Azrad * Pointer to TIR attributes structure. 15417b4f1e6bSMatan Azrad * 15427b4f1e6bSMatan Azrad * @return 15437b4f1e6bSMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 15447b4f1e6bSMatan Azrad */ 15457b4f1e6bSMatan Azrad struct mlx5_devx_obj * 1546e09d350eSOphir Munk mlx5_devx_cmd_create_tir(void *ctx, 15477b4f1e6bSMatan Azrad struct mlx5_devx_tir_attr *tir_attr) 15487b4f1e6bSMatan Azrad { 15497b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(create_tir_in)] = {0}; 15507b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(create_tir_out)] = {0}; 1551a4e6ea97SDekel Peled void *tir_ctx, *outer, *inner, *rss_key; 15527b4f1e6bSMatan Azrad struct mlx5_devx_obj *tir = NULL; 15537b4f1e6bSMatan Azrad 155466914d19SSuanming Mou tir = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*tir), 0, SOCKET_ID_ANY); 15557b4f1e6bSMatan Azrad if (!tir) { 15567b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to allocate TIR data"); 15577b4f1e6bSMatan Azrad rte_errno = ENOMEM; 15587b4f1e6bSMatan Azrad return NULL; 15597b4f1e6bSMatan Azrad } 15607b4f1e6bSMatan Azrad MLX5_SET(create_tir_in, in, opcode, MLX5_CMD_OP_CREATE_TIR); 15617b4f1e6bSMatan Azrad tir_ctx = MLX5_ADDR_OF(create_tir_in, in, ctx); 15627b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, disp_type, tir_attr->disp_type); 15637b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, lro_timeout_period_usecs, 15647b4f1e6bSMatan Azrad tir_attr->lro_timeout_period_usecs); 15657b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, lro_enable_mask, tir_attr->lro_enable_mask); 15667b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, lro_max_msg_sz, tir_attr->lro_max_msg_sz); 15677b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, inline_rqn, tir_attr->inline_rqn); 15687b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, rx_hash_symmetric, tir_attr->rx_hash_symmetric); 15697b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, tunneled_offload_en, 15707b4f1e6bSMatan Azrad tir_attr->tunneled_offload_en); 15717b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, indirect_table, tir_attr->indirect_table); 15727b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, rx_hash_fn, tir_attr->rx_hash_fn); 15737b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, self_lb_block, tir_attr->self_lb_block); 15747b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, transport_domain, tir_attr->transport_domain); 1575a4e6ea97SDekel Peled rss_key = MLX5_ADDR_OF(tirc, tir_ctx, rx_hash_toeplitz_key); 1576a4e6ea97SDekel Peled memcpy(rss_key, tir_attr->rx_hash_toeplitz_key, MLX5_RSS_HASH_KEY_LEN); 15777b4f1e6bSMatan Azrad outer = MLX5_ADDR_OF(tirc, tir_ctx, rx_hash_field_selector_outer); 15787b4f1e6bSMatan Azrad MLX5_SET(rx_hash_field_select, outer, l3_prot_type, 15797b4f1e6bSMatan Azrad tir_attr->rx_hash_field_selector_outer.l3_prot_type); 15807b4f1e6bSMatan Azrad MLX5_SET(rx_hash_field_select, outer, l4_prot_type, 15817b4f1e6bSMatan Azrad tir_attr->rx_hash_field_selector_outer.l4_prot_type); 15827b4f1e6bSMatan Azrad MLX5_SET(rx_hash_field_select, outer, selected_fields, 15837b4f1e6bSMatan Azrad tir_attr->rx_hash_field_selector_outer.selected_fields); 15847b4f1e6bSMatan Azrad inner = MLX5_ADDR_OF(tirc, tir_ctx, rx_hash_field_selector_inner); 15857b4f1e6bSMatan Azrad MLX5_SET(rx_hash_field_select, inner, l3_prot_type, 15867b4f1e6bSMatan Azrad tir_attr->rx_hash_field_selector_inner.l3_prot_type); 15877b4f1e6bSMatan Azrad MLX5_SET(rx_hash_field_select, inner, l4_prot_type, 15887b4f1e6bSMatan Azrad tir_attr->rx_hash_field_selector_inner.l4_prot_type); 15897b4f1e6bSMatan Azrad MLX5_SET(rx_hash_field_select, inner, selected_fields, 15907b4f1e6bSMatan Azrad tir_attr->rx_hash_field_selector_inner.selected_fields); 15917b4f1e6bSMatan Azrad tir->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 15927b4f1e6bSMatan Azrad out, sizeof(out)); 15937b4f1e6bSMatan Azrad if (!tir->obj) { 15942d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create TIR", NULL, 0); 159566914d19SSuanming Mou mlx5_free(tir); 15967b4f1e6bSMatan Azrad return NULL; 15977b4f1e6bSMatan Azrad } 15987b4f1e6bSMatan Azrad tir->id = MLX5_GET(create_tir_out, out, tirn); 15997b4f1e6bSMatan Azrad return tir; 16007b4f1e6bSMatan Azrad } 16017b4f1e6bSMatan Azrad 16027b4f1e6bSMatan Azrad /** 1603847d9789SAndrey Vesnovaty * Modify TIR using DevX API. 1604847d9789SAndrey Vesnovaty * 1605847d9789SAndrey Vesnovaty * @param[in] tir 1606847d9789SAndrey Vesnovaty * Pointer to TIR DevX object structure. 1607847d9789SAndrey Vesnovaty * @param [in] modify_tir_attr 1608847d9789SAndrey Vesnovaty * Pointer to TIR modification attributes structure. 1609847d9789SAndrey Vesnovaty * 1610847d9789SAndrey Vesnovaty * @return 1611847d9789SAndrey Vesnovaty * 0 on success, a negative errno value otherwise and rte_errno is set. 1612847d9789SAndrey Vesnovaty */ 1613847d9789SAndrey Vesnovaty int 1614847d9789SAndrey Vesnovaty mlx5_devx_cmd_modify_tir(struct mlx5_devx_obj *tir, 1615847d9789SAndrey Vesnovaty struct mlx5_devx_modify_tir_attr *modify_tir_attr) 1616847d9789SAndrey Vesnovaty { 1617847d9789SAndrey Vesnovaty struct mlx5_devx_tir_attr *tir_attr = &modify_tir_attr->tir; 1618847d9789SAndrey Vesnovaty uint32_t in[MLX5_ST_SZ_DW(modify_tir_in)] = {0}; 1619847d9789SAndrey Vesnovaty uint32_t out[MLX5_ST_SZ_DW(modify_tir_out)] = {0}; 1620847d9789SAndrey Vesnovaty void *tir_ctx; 1621847d9789SAndrey Vesnovaty int ret; 1622847d9789SAndrey Vesnovaty 1623847d9789SAndrey Vesnovaty MLX5_SET(modify_tir_in, in, opcode, MLX5_CMD_OP_MODIFY_TIR); 1624847d9789SAndrey Vesnovaty MLX5_SET(modify_tir_in, in, tirn, modify_tir_attr->tirn); 1625847d9789SAndrey Vesnovaty MLX5_SET64(modify_tir_in, in, modify_bitmask, 1626847d9789SAndrey Vesnovaty modify_tir_attr->modify_bitmask); 1627847d9789SAndrey Vesnovaty tir_ctx = MLX5_ADDR_OF(modify_rq_in, in, ctx); 1628847d9789SAndrey Vesnovaty if (modify_tir_attr->modify_bitmask & 1629847d9789SAndrey Vesnovaty MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_LRO) { 1630847d9789SAndrey Vesnovaty MLX5_SET(tirc, tir_ctx, lro_timeout_period_usecs, 1631847d9789SAndrey Vesnovaty tir_attr->lro_timeout_period_usecs); 1632847d9789SAndrey Vesnovaty MLX5_SET(tirc, tir_ctx, lro_enable_mask, 1633847d9789SAndrey Vesnovaty tir_attr->lro_enable_mask); 1634847d9789SAndrey Vesnovaty MLX5_SET(tirc, tir_ctx, lro_max_msg_sz, 1635847d9789SAndrey Vesnovaty tir_attr->lro_max_msg_sz); 1636847d9789SAndrey Vesnovaty } 1637847d9789SAndrey Vesnovaty if (modify_tir_attr->modify_bitmask & 1638847d9789SAndrey Vesnovaty MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_INDIRECT_TABLE) 1639847d9789SAndrey Vesnovaty MLX5_SET(tirc, tir_ctx, indirect_table, 1640847d9789SAndrey Vesnovaty tir_attr->indirect_table); 1641847d9789SAndrey Vesnovaty if (modify_tir_attr->modify_bitmask & 1642847d9789SAndrey Vesnovaty MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_HASH) { 1643847d9789SAndrey Vesnovaty int i; 1644847d9789SAndrey Vesnovaty void *outer, *inner; 1645847d9789SAndrey Vesnovaty 1646847d9789SAndrey Vesnovaty MLX5_SET(tirc, tir_ctx, rx_hash_symmetric, 1647847d9789SAndrey Vesnovaty tir_attr->rx_hash_symmetric); 1648847d9789SAndrey Vesnovaty MLX5_SET(tirc, tir_ctx, rx_hash_fn, tir_attr->rx_hash_fn); 1649847d9789SAndrey Vesnovaty for (i = 0; i < 10; i++) { 1650847d9789SAndrey Vesnovaty MLX5_SET(tirc, tir_ctx, rx_hash_toeplitz_key[i], 1651847d9789SAndrey Vesnovaty tir_attr->rx_hash_toeplitz_key[i]); 1652847d9789SAndrey Vesnovaty } 1653847d9789SAndrey Vesnovaty outer = MLX5_ADDR_OF(tirc, tir_ctx, 1654847d9789SAndrey Vesnovaty rx_hash_field_selector_outer); 1655847d9789SAndrey Vesnovaty MLX5_SET(rx_hash_field_select, outer, l3_prot_type, 1656847d9789SAndrey Vesnovaty tir_attr->rx_hash_field_selector_outer.l3_prot_type); 1657847d9789SAndrey Vesnovaty MLX5_SET(rx_hash_field_select, outer, l4_prot_type, 1658847d9789SAndrey Vesnovaty tir_attr->rx_hash_field_selector_outer.l4_prot_type); 1659847d9789SAndrey Vesnovaty MLX5_SET 1660847d9789SAndrey Vesnovaty (rx_hash_field_select, outer, selected_fields, 1661847d9789SAndrey Vesnovaty tir_attr->rx_hash_field_selector_outer.selected_fields); 1662847d9789SAndrey Vesnovaty inner = MLX5_ADDR_OF(tirc, tir_ctx, 1663847d9789SAndrey Vesnovaty rx_hash_field_selector_inner); 1664847d9789SAndrey Vesnovaty MLX5_SET(rx_hash_field_select, inner, l3_prot_type, 1665847d9789SAndrey Vesnovaty tir_attr->rx_hash_field_selector_inner.l3_prot_type); 1666847d9789SAndrey Vesnovaty MLX5_SET(rx_hash_field_select, inner, l4_prot_type, 1667847d9789SAndrey Vesnovaty tir_attr->rx_hash_field_selector_inner.l4_prot_type); 1668847d9789SAndrey Vesnovaty MLX5_SET 1669847d9789SAndrey Vesnovaty (rx_hash_field_select, inner, selected_fields, 1670847d9789SAndrey Vesnovaty tir_attr->rx_hash_field_selector_inner.selected_fields); 1671847d9789SAndrey Vesnovaty } 1672847d9789SAndrey Vesnovaty if (modify_tir_attr->modify_bitmask & 1673847d9789SAndrey Vesnovaty MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_SELF_LB_EN) { 1674847d9789SAndrey Vesnovaty MLX5_SET(tirc, tir_ctx, self_lb_block, tir_attr->self_lb_block); 1675847d9789SAndrey Vesnovaty } 1676847d9789SAndrey Vesnovaty ret = mlx5_glue->devx_obj_modify(tir->obj, in, sizeof(in), 1677847d9789SAndrey Vesnovaty out, sizeof(out)); 1678847d9789SAndrey Vesnovaty if (ret) { 1679847d9789SAndrey Vesnovaty DRV_LOG(ERR, "Failed to modify TIR using DevX"); 1680847d9789SAndrey Vesnovaty rte_errno = errno; 1681847d9789SAndrey Vesnovaty return -errno; 1682847d9789SAndrey Vesnovaty } 1683847d9789SAndrey Vesnovaty return ret; 1684847d9789SAndrey Vesnovaty } 1685847d9789SAndrey Vesnovaty 1686847d9789SAndrey Vesnovaty /** 16877b4f1e6bSMatan Azrad * Create RQT using DevX API. 16887b4f1e6bSMatan Azrad * 16897b4f1e6bSMatan Azrad * @param[in] ctx 1690e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 16917b4f1e6bSMatan Azrad * @param [in] rqt_attr 16927b4f1e6bSMatan Azrad * Pointer to RQT attributes structure. 16937b4f1e6bSMatan Azrad * 16947b4f1e6bSMatan Azrad * @return 16957b4f1e6bSMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 16967b4f1e6bSMatan Azrad */ 16977b4f1e6bSMatan Azrad struct mlx5_devx_obj * 1698e09d350eSOphir Munk mlx5_devx_cmd_create_rqt(void *ctx, 16997b4f1e6bSMatan Azrad struct mlx5_devx_rqt_attr *rqt_attr) 17007b4f1e6bSMatan Azrad { 17017b4f1e6bSMatan Azrad uint32_t *in = NULL; 17027b4f1e6bSMatan Azrad uint32_t inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + 17037b4f1e6bSMatan Azrad rqt_attr->rqt_actual_size * sizeof(uint32_t); 17047b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(create_rqt_out)] = {0}; 17057b4f1e6bSMatan Azrad void *rqt_ctx; 17067b4f1e6bSMatan Azrad struct mlx5_devx_obj *rqt = NULL; 17077b4f1e6bSMatan Azrad int i; 17087b4f1e6bSMatan Azrad 170966914d19SSuanming Mou in = mlx5_malloc(MLX5_MEM_ZERO, inlen, 0, SOCKET_ID_ANY); 17107b4f1e6bSMatan Azrad if (!in) { 17117b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to allocate RQT IN data"); 17127b4f1e6bSMatan Azrad rte_errno = ENOMEM; 17137b4f1e6bSMatan Azrad return NULL; 17147b4f1e6bSMatan Azrad } 171566914d19SSuanming Mou rqt = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*rqt), 0, SOCKET_ID_ANY); 17167b4f1e6bSMatan Azrad if (!rqt) { 17177b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to allocate RQT data"); 17187b4f1e6bSMatan Azrad rte_errno = ENOMEM; 171966914d19SSuanming Mou mlx5_free(in); 17207b4f1e6bSMatan Azrad return NULL; 17217b4f1e6bSMatan Azrad } 17227b4f1e6bSMatan Azrad MLX5_SET(create_rqt_in, in, opcode, MLX5_CMD_OP_CREATE_RQT); 17237b4f1e6bSMatan Azrad rqt_ctx = MLX5_ADDR_OF(create_rqt_in, in, rqt_context); 17240eb60e67SMatan Azrad MLX5_SET(rqtc, rqt_ctx, list_q_type, rqt_attr->rq_type); 17257b4f1e6bSMatan Azrad MLX5_SET(rqtc, rqt_ctx, rqt_max_size, rqt_attr->rqt_max_size); 17267b4f1e6bSMatan Azrad MLX5_SET(rqtc, rqt_ctx, rqt_actual_size, rqt_attr->rqt_actual_size); 17277b4f1e6bSMatan Azrad for (i = 0; i < rqt_attr->rqt_actual_size; i++) 17287b4f1e6bSMatan Azrad MLX5_SET(rqtc, rqt_ctx, rq_num[i], rqt_attr->rq_list[i]); 17297b4f1e6bSMatan Azrad rqt->obj = mlx5_glue->devx_obj_create(ctx, in, inlen, out, sizeof(out)); 173066914d19SSuanming Mou mlx5_free(in); 17317b4f1e6bSMatan Azrad if (!rqt->obj) { 17322d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create RQT", NULL, 0); 173366914d19SSuanming Mou mlx5_free(rqt); 17347b4f1e6bSMatan Azrad return NULL; 17357b4f1e6bSMatan Azrad } 17367b4f1e6bSMatan Azrad rqt->id = MLX5_GET(create_rqt_out, out, rqtn); 17377b4f1e6bSMatan Azrad return rqt; 17387b4f1e6bSMatan Azrad } 17397b4f1e6bSMatan Azrad 17407b4f1e6bSMatan Azrad /** 1741e1da60a8SMatan Azrad * Modify RQT using DevX API. 1742e1da60a8SMatan Azrad * 1743e1da60a8SMatan Azrad * @param[in] rqt 1744e1da60a8SMatan Azrad * Pointer to RQT DevX object structure. 1745e1da60a8SMatan Azrad * @param [in] rqt_attr 1746e1da60a8SMatan Azrad * Pointer to RQT attributes structure. 1747e1da60a8SMatan Azrad * 1748e1da60a8SMatan Azrad * @return 1749e1da60a8SMatan Azrad * 0 on success, a negative errno value otherwise and rte_errno is set. 1750e1da60a8SMatan Azrad */ 1751e1da60a8SMatan Azrad int 1752e1da60a8SMatan Azrad mlx5_devx_cmd_modify_rqt(struct mlx5_devx_obj *rqt, 1753e1da60a8SMatan Azrad struct mlx5_devx_rqt_attr *rqt_attr) 1754e1da60a8SMatan Azrad { 1755e1da60a8SMatan Azrad uint32_t inlen = MLX5_ST_SZ_BYTES(modify_rqt_in) + 1756e1da60a8SMatan Azrad rqt_attr->rqt_actual_size * sizeof(uint32_t); 1757e1da60a8SMatan Azrad uint32_t out[MLX5_ST_SZ_DW(modify_rqt_out)] = {0}; 175866914d19SSuanming Mou uint32_t *in = mlx5_malloc(MLX5_MEM_ZERO, inlen, 0, SOCKET_ID_ANY); 1759e1da60a8SMatan Azrad void *rqt_ctx; 1760e1da60a8SMatan Azrad int i; 1761e1da60a8SMatan Azrad int ret; 1762e1da60a8SMatan Azrad 1763e1da60a8SMatan Azrad if (!in) { 1764e1da60a8SMatan Azrad DRV_LOG(ERR, "Failed to allocate RQT modify IN data."); 1765e1da60a8SMatan Azrad rte_errno = ENOMEM; 1766e1da60a8SMatan Azrad return -ENOMEM; 1767e1da60a8SMatan Azrad } 1768e1da60a8SMatan Azrad MLX5_SET(modify_rqt_in, in, opcode, MLX5_CMD_OP_MODIFY_RQT); 1769e1da60a8SMatan Azrad MLX5_SET(modify_rqt_in, in, rqtn, rqt->id); 1770e1da60a8SMatan Azrad MLX5_SET64(modify_rqt_in, in, modify_bitmask, 0x1); 1771e1da60a8SMatan Azrad rqt_ctx = MLX5_ADDR_OF(modify_rqt_in, in, rqt_context); 1772e1da60a8SMatan Azrad MLX5_SET(rqtc, rqt_ctx, list_q_type, rqt_attr->rq_type); 1773e1da60a8SMatan Azrad MLX5_SET(rqtc, rqt_ctx, rqt_max_size, rqt_attr->rqt_max_size); 1774e1da60a8SMatan Azrad MLX5_SET(rqtc, rqt_ctx, rqt_actual_size, rqt_attr->rqt_actual_size); 1775e1da60a8SMatan Azrad for (i = 0; i < rqt_attr->rqt_actual_size; i++) 1776e1da60a8SMatan Azrad MLX5_SET(rqtc, rqt_ctx, rq_num[i], rqt_attr->rq_list[i]); 1777e1da60a8SMatan Azrad ret = mlx5_glue->devx_obj_modify(rqt->obj, in, inlen, out, sizeof(out)); 177866914d19SSuanming Mou mlx5_free(in); 1779e1da60a8SMatan Azrad if (ret) { 1780e1da60a8SMatan Azrad DRV_LOG(ERR, "Failed to modify RQT using DevX."); 1781e1da60a8SMatan Azrad rte_errno = errno; 1782e1da60a8SMatan Azrad return -rte_errno; 1783e1da60a8SMatan Azrad } 1784e1da60a8SMatan Azrad return ret; 1785e1da60a8SMatan Azrad } 1786e1da60a8SMatan Azrad 1787e1da60a8SMatan Azrad /** 17887b4f1e6bSMatan Azrad * Create SQ using DevX API. 17897b4f1e6bSMatan Azrad * 17907b4f1e6bSMatan Azrad * @param[in] ctx 1791e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 17927b4f1e6bSMatan Azrad * @param [in] sq_attr 17937b4f1e6bSMatan Azrad * Pointer to SQ attributes structure. 17947b4f1e6bSMatan Azrad * @param [in] socket 17957b4f1e6bSMatan Azrad * CPU socket ID for allocations. 17967b4f1e6bSMatan Azrad * 17977b4f1e6bSMatan Azrad * @return 17987b4f1e6bSMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 17997b4f1e6bSMatan Azrad **/ 18007b4f1e6bSMatan Azrad struct mlx5_devx_obj * 1801e09d350eSOphir Munk mlx5_devx_cmd_create_sq(void *ctx, 18027b4f1e6bSMatan Azrad struct mlx5_devx_create_sq_attr *sq_attr) 18037b4f1e6bSMatan Azrad { 18047b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(create_sq_in)] = {0}; 18057b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(create_sq_out)] = {0}; 18067b4f1e6bSMatan Azrad void *sq_ctx; 18077b4f1e6bSMatan Azrad void *wq_ctx; 18087b4f1e6bSMatan Azrad struct mlx5_devx_wq_attr *wq_attr; 18097b4f1e6bSMatan Azrad struct mlx5_devx_obj *sq = NULL; 18107b4f1e6bSMatan Azrad 181166914d19SSuanming Mou sq = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*sq), 0, SOCKET_ID_ANY); 18127b4f1e6bSMatan Azrad if (!sq) { 18137b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to allocate SQ data"); 18147b4f1e6bSMatan Azrad rte_errno = ENOMEM; 18157b4f1e6bSMatan Azrad return NULL; 18167b4f1e6bSMatan Azrad } 18177b4f1e6bSMatan Azrad MLX5_SET(create_sq_in, in, opcode, MLX5_CMD_OP_CREATE_SQ); 18187b4f1e6bSMatan Azrad sq_ctx = MLX5_ADDR_OF(create_sq_in, in, ctx); 18197b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, rlky, sq_attr->rlky); 18207b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, cd_master, sq_attr->cd_master); 18217b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, fre, sq_attr->fre); 18227b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, flush_in_error_en, sq_attr->flush_in_error_en); 18237b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, allow_multi_pkt_send_wqe, 18241912d158STal Shnaiderman sq_attr->allow_multi_pkt_send_wqe); 18257b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, min_wqe_inline_mode, 18267b4f1e6bSMatan Azrad sq_attr->min_wqe_inline_mode); 18277b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, state, sq_attr->state); 18287b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, reg_umr, sq_attr->reg_umr); 18297b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, allow_swp, sq_attr->allow_swp); 18307b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, hairpin, sq_attr->hairpin); 183179a7e409SViacheslav Ovsiienko MLX5_SET(sqc, sq_ctx, non_wire, sq_attr->non_wire); 183279a7e409SViacheslav Ovsiienko MLX5_SET(sqc, sq_ctx, static_sq_wq, sq_attr->static_sq_wq); 1833e58c372dSDariusz Sosnowski MLX5_SET(sqc, sq_ctx, hairpin_wq_buffer_type, sq_attr->hairpin_wq_buffer_type); 18347b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, user_index, sq_attr->user_index); 18357b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, cqn, sq_attr->cqn); 18367b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, packet_pacing_rate_limit_index, 18377b4f1e6bSMatan Azrad sq_attr->packet_pacing_rate_limit_index); 18387b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, tis_lst_sz, sq_attr->tis_lst_sz); 18397b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, tis_num_0, sq_attr->tis_num); 1840569ffbc9SViacheslav Ovsiienko MLX5_SET(sqc, sq_ctx, ts_format, sq_attr->ts_format); 18417b4f1e6bSMatan Azrad wq_ctx = MLX5_ADDR_OF(sqc, sq_ctx, wq); 18427b4f1e6bSMatan Azrad wq_attr = &sq_attr->wq_attr; 18437b4f1e6bSMatan Azrad devx_cmd_fill_wq_data(wq_ctx, wq_attr); 18447b4f1e6bSMatan Azrad sq->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 18457b4f1e6bSMatan Azrad out, sizeof(out)); 18467b4f1e6bSMatan Azrad if (!sq->obj) { 18472d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create SQ", NULL, 0); 184866914d19SSuanming Mou mlx5_free(sq); 18497b4f1e6bSMatan Azrad return NULL; 18507b4f1e6bSMatan Azrad } 18517b4f1e6bSMatan Azrad sq->id = MLX5_GET(create_sq_out, out, sqn); 18527b4f1e6bSMatan Azrad return sq; 18537b4f1e6bSMatan Azrad } 18547b4f1e6bSMatan Azrad 18557b4f1e6bSMatan Azrad /** 18567b4f1e6bSMatan Azrad * Modify SQ using DevX API. 18577b4f1e6bSMatan Azrad * 18587b4f1e6bSMatan Azrad * @param[in] sq 18597b4f1e6bSMatan Azrad * Pointer to SQ object structure. 18607b4f1e6bSMatan Azrad * @param [in] sq_attr 18617b4f1e6bSMatan Azrad * Pointer to SQ attributes structure. 18627b4f1e6bSMatan Azrad * 18637b4f1e6bSMatan Azrad * @return 18647b4f1e6bSMatan Azrad * 0 on success, a negative errno value otherwise and rte_errno is set. 18657b4f1e6bSMatan Azrad */ 18667b4f1e6bSMatan Azrad int 18677b4f1e6bSMatan Azrad mlx5_devx_cmd_modify_sq(struct mlx5_devx_obj *sq, 18687b4f1e6bSMatan Azrad struct mlx5_devx_modify_sq_attr *sq_attr) 18697b4f1e6bSMatan Azrad { 18707b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(modify_sq_in)] = {0}; 18717b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(modify_sq_out)] = {0}; 18727b4f1e6bSMatan Azrad void *sq_ctx; 18737b4f1e6bSMatan Azrad int ret; 18747b4f1e6bSMatan Azrad 18757b4f1e6bSMatan Azrad MLX5_SET(modify_sq_in, in, opcode, MLX5_CMD_OP_MODIFY_SQ); 18767b4f1e6bSMatan Azrad MLX5_SET(modify_sq_in, in, sq_state, sq_attr->sq_state); 18777b4f1e6bSMatan Azrad MLX5_SET(modify_sq_in, in, sqn, sq->id); 18787b4f1e6bSMatan Azrad sq_ctx = MLX5_ADDR_OF(modify_sq_in, in, ctx); 18797b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, state, sq_attr->state); 18807b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, hairpin_peer_rq, sq_attr->hairpin_peer_rq); 18817b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, hairpin_peer_vhca, sq_attr->hairpin_peer_vhca); 18827b4f1e6bSMatan Azrad ret = mlx5_glue->devx_obj_modify(sq->obj, in, sizeof(in), 18837b4f1e6bSMatan Azrad out, sizeof(out)); 18847b4f1e6bSMatan Azrad if (ret) { 18857b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to modify SQ using DevX"); 18867b4f1e6bSMatan Azrad rte_errno = errno; 188738119ebeSBing Zhao return -rte_errno; 18887b4f1e6bSMatan Azrad } 18897b4f1e6bSMatan Azrad return ret; 18907b4f1e6bSMatan Azrad } 18917b4f1e6bSMatan Azrad 18927b4f1e6bSMatan Azrad /** 18937b4f1e6bSMatan Azrad * Create TIS using DevX API. 18947b4f1e6bSMatan Azrad * 18957b4f1e6bSMatan Azrad * @param[in] ctx 1896e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 18977b4f1e6bSMatan Azrad * @param [in] tis_attr 18987b4f1e6bSMatan Azrad * Pointer to TIS attributes structure. 18997b4f1e6bSMatan Azrad * 19007b4f1e6bSMatan Azrad * @return 19017b4f1e6bSMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 19027b4f1e6bSMatan Azrad */ 19037b4f1e6bSMatan Azrad struct mlx5_devx_obj * 1904e09d350eSOphir Munk mlx5_devx_cmd_create_tis(void *ctx, 19057b4f1e6bSMatan Azrad struct mlx5_devx_tis_attr *tis_attr) 19067b4f1e6bSMatan Azrad { 19077b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(create_tis_in)] = {0}; 19087b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(create_tis_out)] = {0}; 19097b4f1e6bSMatan Azrad struct mlx5_devx_obj *tis = NULL; 19107b4f1e6bSMatan Azrad void *tis_ctx; 19117b4f1e6bSMatan Azrad 191266914d19SSuanming Mou tis = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*tis), 0, SOCKET_ID_ANY); 19137b4f1e6bSMatan Azrad if (!tis) { 19147b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to allocate TIS object"); 19157b4f1e6bSMatan Azrad rte_errno = ENOMEM; 19167b4f1e6bSMatan Azrad return NULL; 19177b4f1e6bSMatan Azrad } 19187b4f1e6bSMatan Azrad MLX5_SET(create_tis_in, in, opcode, MLX5_CMD_OP_CREATE_TIS); 19197b4f1e6bSMatan Azrad tis_ctx = MLX5_ADDR_OF(create_tis_in, in, ctx); 19207b4f1e6bSMatan Azrad MLX5_SET(tisc, tis_ctx, strict_lag_tx_port_affinity, 19217b4f1e6bSMatan Azrad tis_attr->strict_lag_tx_port_affinity); 19221cbdad1bSXueming Li MLX5_SET(tisc, tis_ctx, lag_tx_port_affinity, 19231cbdad1bSXueming Li tis_attr->lag_tx_port_affinity); 19247b4f1e6bSMatan Azrad MLX5_SET(tisc, tis_ctx, prio, tis_attr->prio); 19257b4f1e6bSMatan Azrad MLX5_SET(tisc, tis_ctx, transport_domain, 19267b4f1e6bSMatan Azrad tis_attr->transport_domain); 19277b4f1e6bSMatan Azrad tis->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 19287b4f1e6bSMatan Azrad out, sizeof(out)); 19297b4f1e6bSMatan Azrad if (!tis->obj) { 19302d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create TIS", NULL, 0); 193166914d19SSuanming Mou mlx5_free(tis); 19327b4f1e6bSMatan Azrad return NULL; 19337b4f1e6bSMatan Azrad } 19347b4f1e6bSMatan Azrad tis->id = MLX5_GET(create_tis_out, out, tisn); 19357b4f1e6bSMatan Azrad return tis; 19367b4f1e6bSMatan Azrad } 19377b4f1e6bSMatan Azrad 19387b4f1e6bSMatan Azrad /** 19397b4f1e6bSMatan Azrad * Create transport domain using DevX API. 19407b4f1e6bSMatan Azrad * 19417b4f1e6bSMatan Azrad * @param[in] ctx 1942e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 19437b4f1e6bSMatan Azrad * @return 19447b4f1e6bSMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 19457b4f1e6bSMatan Azrad */ 19467b4f1e6bSMatan Azrad struct mlx5_devx_obj * 1947e09d350eSOphir Munk mlx5_devx_cmd_create_td(void *ctx) 19487b4f1e6bSMatan Azrad { 19497b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(alloc_transport_domain_in)] = {0}; 19507b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(alloc_transport_domain_out)] = {0}; 19517b4f1e6bSMatan Azrad struct mlx5_devx_obj *td = NULL; 19527b4f1e6bSMatan Azrad 195366914d19SSuanming Mou td = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*td), 0, SOCKET_ID_ANY); 19547b4f1e6bSMatan Azrad if (!td) { 19557b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to allocate TD object"); 19567b4f1e6bSMatan Azrad rte_errno = ENOMEM; 19577b4f1e6bSMatan Azrad return NULL; 19587b4f1e6bSMatan Azrad } 19597b4f1e6bSMatan Azrad MLX5_SET(alloc_transport_domain_in, in, opcode, 19607b4f1e6bSMatan Azrad MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN); 19617b4f1e6bSMatan Azrad td->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 19627b4f1e6bSMatan Azrad out, sizeof(out)); 19637b4f1e6bSMatan Azrad if (!td->obj) { 19642d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create TIS", NULL, 0); 196566914d19SSuanming Mou mlx5_free(td); 19667b4f1e6bSMatan Azrad return NULL; 19677b4f1e6bSMatan Azrad } 19687b4f1e6bSMatan Azrad td->id = MLX5_GET(alloc_transport_domain_out, out, 19697b4f1e6bSMatan Azrad transport_domain); 19707b4f1e6bSMatan Azrad return td; 19717b4f1e6bSMatan Azrad } 19727b4f1e6bSMatan Azrad 19737b4f1e6bSMatan Azrad /** 19747b4f1e6bSMatan Azrad * Dump all flows to file. 19757b4f1e6bSMatan Azrad * 19767b4f1e6bSMatan Azrad * @param[in] fdb_domain 19777b4f1e6bSMatan Azrad * FDB domain. 19787b4f1e6bSMatan Azrad * @param[in] rx_domain 19797b4f1e6bSMatan Azrad * RX domain. 19807b4f1e6bSMatan Azrad * @param[in] tx_domain 19817b4f1e6bSMatan Azrad * TX domain. 19827b4f1e6bSMatan Azrad * @param[out] file 19837b4f1e6bSMatan Azrad * Pointer to file stream. 19847b4f1e6bSMatan Azrad * 19857b4f1e6bSMatan Azrad * @return 19867be78d02SJosh Soref * 0 on success, a negative value otherwise. 19877b4f1e6bSMatan Azrad */ 19887b4f1e6bSMatan Azrad int 19897b4f1e6bSMatan Azrad mlx5_devx_cmd_flow_dump(void *fdb_domain __rte_unused, 19907b4f1e6bSMatan Azrad void *rx_domain __rte_unused, 19917b4f1e6bSMatan Azrad void *tx_domain __rte_unused, FILE *file __rte_unused) 19927b4f1e6bSMatan Azrad { 19937b4f1e6bSMatan Azrad int ret = 0; 19947b4f1e6bSMatan Azrad 19957b4f1e6bSMatan Azrad #ifdef HAVE_MLX5_DR_FLOW_DUMP 19967b4f1e6bSMatan Azrad if (fdb_domain) { 19977b4f1e6bSMatan Azrad ret = mlx5_glue->dr_dump_domain(file, fdb_domain); 19987b4f1e6bSMatan Azrad if (ret) 19997b4f1e6bSMatan Azrad return ret; 20007b4f1e6bSMatan Azrad } 20018e46d4e1SAlexander Kozyrev MLX5_ASSERT(rx_domain); 20027b4f1e6bSMatan Azrad ret = mlx5_glue->dr_dump_domain(file, rx_domain); 20037b4f1e6bSMatan Azrad if (ret) 20047b4f1e6bSMatan Azrad return ret; 20058e46d4e1SAlexander Kozyrev MLX5_ASSERT(tx_domain); 20067b4f1e6bSMatan Azrad ret = mlx5_glue->dr_dump_domain(file, tx_domain); 20077b4f1e6bSMatan Azrad #else 20087b4f1e6bSMatan Azrad ret = ENOTSUP; 20097b4f1e6bSMatan Azrad #endif 20107b4f1e6bSMatan Azrad return -ret; 20117b4f1e6bSMatan Azrad } 2012446c3781SMatan Azrad 2013a38d22edSHaifei Luo int 2014a38d22edSHaifei Luo mlx5_devx_cmd_flow_single_dump(void *rule_info __rte_unused, 2015a38d22edSHaifei Luo FILE *file __rte_unused) 2016a38d22edSHaifei Luo { 2017a38d22edSHaifei Luo int ret = 0; 2018a38d22edSHaifei Luo #ifdef HAVE_MLX5_DR_FLOW_DUMP_RULE 2019a38d22edSHaifei Luo if (rule_info) 2020a38d22edSHaifei Luo ret = mlx5_glue->dr_dump_rule(file, rule_info); 2021a38d22edSHaifei Luo #else 2022a38d22edSHaifei Luo ret = ENOTSUP; 2023a38d22edSHaifei Luo #endif 2024a38d22edSHaifei Luo return -ret; 2025a38d22edSHaifei Luo } 2026a38d22edSHaifei Luo 2027446c3781SMatan Azrad /* 2028446c3781SMatan Azrad * Create CQ using DevX API. 2029446c3781SMatan Azrad * 2030446c3781SMatan Azrad * @param[in] ctx 2031e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 2032446c3781SMatan Azrad * @param [in] attr 2033446c3781SMatan Azrad * Pointer to CQ attributes structure. 2034446c3781SMatan Azrad * 2035446c3781SMatan Azrad * @return 2036446c3781SMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 2037446c3781SMatan Azrad */ 2038446c3781SMatan Azrad struct mlx5_devx_obj * 2039e09d350eSOphir Munk mlx5_devx_cmd_create_cq(void *ctx, struct mlx5_devx_cq_attr *attr) 2040446c3781SMatan Azrad { 2041446c3781SMatan Azrad uint32_t in[MLX5_ST_SZ_DW(create_cq_in)] = {0}; 2042446c3781SMatan Azrad uint32_t out[MLX5_ST_SZ_DW(create_cq_out)] = {0}; 204366914d19SSuanming Mou struct mlx5_devx_obj *cq_obj = mlx5_malloc(MLX5_MEM_ZERO, 204466914d19SSuanming Mou sizeof(*cq_obj), 204566914d19SSuanming Mou 0, SOCKET_ID_ANY); 2046446c3781SMatan Azrad void *cqctx = MLX5_ADDR_OF(create_cq_in, in, cq_context); 2047446c3781SMatan Azrad 2048446c3781SMatan Azrad if (!cq_obj) { 2049446c3781SMatan Azrad DRV_LOG(ERR, "Failed to allocate CQ object memory."); 2050446c3781SMatan Azrad rte_errno = ENOMEM; 2051446c3781SMatan Azrad return NULL; 2052446c3781SMatan Azrad } 2053446c3781SMatan Azrad MLX5_SET(create_cq_in, in, opcode, MLX5_CMD_OP_CREATE_CQ); 2054446c3781SMatan Azrad if (attr->db_umem_valid) { 2055446c3781SMatan Azrad MLX5_SET(cqc, cqctx, dbr_umem_valid, attr->db_umem_valid); 2056446c3781SMatan Azrad MLX5_SET(cqc, cqctx, dbr_umem_id, attr->db_umem_id); 2057446c3781SMatan Azrad MLX5_SET64(cqc, cqctx, dbr_addr, attr->db_umem_offset); 2058446c3781SMatan Azrad } else { 2059446c3781SMatan Azrad MLX5_SET64(cqc, cqctx, dbr_addr, attr->db_addr); 2060446c3781SMatan Azrad } 2061a2521c8fSMichael Baum MLX5_SET(cqc, cqctx, cqe_sz, (RTE_CACHE_LINE_SIZE == 128) ? 2062a2521c8fSMichael Baum MLX5_CQE_SIZE_128B : MLX5_CQE_SIZE_64B); 2063446c3781SMatan Azrad MLX5_SET(cqc, cqctx, cc, attr->use_first_only); 2064446c3781SMatan Azrad MLX5_SET(cqc, cqctx, oi, attr->overrun_ignore); 2065446c3781SMatan Azrad MLX5_SET(cqc, cqctx, log_cq_size, attr->log_cq_size); 2066f002358cSMichael Baum if (attr->log_page_size > MLX5_ADAPTER_PAGE_SHIFT) 2067f002358cSMichael Baum MLX5_SET(cqc, cqctx, log_page_size, 2068f002358cSMichael Baum attr->log_page_size - MLX5_ADAPTER_PAGE_SHIFT); 2069446c3781SMatan Azrad MLX5_SET(cqc, cqctx, c_eqn, attr->eqn); 2070446c3781SMatan Azrad MLX5_SET(cqc, cqctx, uar_page, attr->uar_page_id); 207154c2d46bSAlexander Kozyrev MLX5_SET(cqc, cqctx, cqe_comp_en, !!attr->cqe_comp_en); 2072*e4d88cf8SAlexander Kozyrev MLX5_SET(cqc, cqctx, cqe_comp_layout, !!attr->cqe_comp_layout); 2073f002358cSMichael Baum MLX5_SET(cqc, cqctx, mini_cqe_res_format, attr->mini_cqe_res_format); 207454c2d46bSAlexander Kozyrev MLX5_SET(cqc, cqctx, mini_cqe_res_format_ext, 207554c2d46bSAlexander Kozyrev attr->mini_cqe_res_format_ext); 2076446c3781SMatan Azrad if (attr->q_umem_valid) { 2077446c3781SMatan Azrad MLX5_SET(create_cq_in, in, cq_umem_valid, attr->q_umem_valid); 2078446c3781SMatan Azrad MLX5_SET(create_cq_in, in, cq_umem_id, attr->q_umem_id); 2079446c3781SMatan Azrad MLX5_SET64(create_cq_in, in, cq_umem_offset, 2080446c3781SMatan Azrad attr->q_umem_offset); 2081446c3781SMatan Azrad } 2082446c3781SMatan Azrad cq_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out, 2083446c3781SMatan Azrad sizeof(out)); 2084446c3781SMatan Azrad if (!cq_obj->obj) { 20852d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create CQ", NULL, 0); 208666914d19SSuanming Mou mlx5_free(cq_obj); 2087446c3781SMatan Azrad return NULL; 2088446c3781SMatan Azrad } 2089446c3781SMatan Azrad cq_obj->id = MLX5_GET(create_cq_out, out, cqn); 2090446c3781SMatan Azrad return cq_obj; 2091446c3781SMatan Azrad } 20928712c80aSMatan Azrad 20938712c80aSMatan Azrad /** 20948712c80aSMatan Azrad * Create VIRTQ using DevX API. 20958712c80aSMatan Azrad * 20968712c80aSMatan Azrad * @param[in] ctx 2097e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 20988712c80aSMatan Azrad * @param [in] attr 20998712c80aSMatan Azrad * Pointer to VIRTQ attributes structure. 21008712c80aSMatan Azrad * 21018712c80aSMatan Azrad * @return 21028712c80aSMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 21038712c80aSMatan Azrad */ 21048712c80aSMatan Azrad struct mlx5_devx_obj * 2105e09d350eSOphir Munk mlx5_devx_cmd_create_virtq(void *ctx, 21068712c80aSMatan Azrad struct mlx5_devx_virtq_attr *attr) 21078712c80aSMatan Azrad { 21088712c80aSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(create_virtq_in)] = {0}; 21098712c80aSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 211066914d19SSuanming Mou struct mlx5_devx_obj *virtq_obj = mlx5_malloc(MLX5_MEM_ZERO, 211166914d19SSuanming Mou sizeof(*virtq_obj), 211266914d19SSuanming Mou 0, SOCKET_ID_ANY); 21138712c80aSMatan Azrad void *virtq = MLX5_ADDR_OF(create_virtq_in, in, virtq); 21148712c80aSMatan Azrad void *hdr = MLX5_ADDR_OF(create_virtq_in, in, hdr); 21158712c80aSMatan Azrad void *virtctx = MLX5_ADDR_OF(virtio_net_q, virtq, virtio_q_context); 21168712c80aSMatan Azrad 21178712c80aSMatan Azrad if (!virtq_obj) { 21188712c80aSMatan Azrad DRV_LOG(ERR, "Failed to allocate virtq data."); 21198712c80aSMatan Azrad rte_errno = ENOMEM; 21208712c80aSMatan Azrad return NULL; 21218712c80aSMatan Azrad } 21228712c80aSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 21238712c80aSMatan Azrad MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 21248712c80aSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 21258712c80aSMatan Azrad MLX5_GENERAL_OBJ_TYPE_VIRTQ); 21268712c80aSMatan Azrad MLX5_SET16(virtio_net_q, virtq, hw_available_index, 21278712c80aSMatan Azrad attr->hw_available_index); 21288712c80aSMatan Azrad MLX5_SET16(virtio_net_q, virtq, hw_used_index, attr->hw_used_index); 21298712c80aSMatan Azrad MLX5_SET16(virtio_net_q, virtq, tso_ipv4, attr->tso_ipv4); 21308712c80aSMatan Azrad MLX5_SET16(virtio_net_q, virtq, tso_ipv6, attr->tso_ipv6); 21318712c80aSMatan Azrad MLX5_SET16(virtio_net_q, virtq, tx_csum, attr->tx_csum); 21328712c80aSMatan Azrad MLX5_SET16(virtio_net_q, virtq, rx_csum, attr->rx_csum); 21338712c80aSMatan Azrad MLX5_SET16(virtio_q, virtctx, virtio_version_1_0, 21348712c80aSMatan Azrad attr->virtio_version_1_0); 21358712c80aSMatan Azrad MLX5_SET16(virtio_q, virtctx, event_mode, attr->event_mode); 21368712c80aSMatan Azrad MLX5_SET(virtio_q, virtctx, event_qpn_or_msix, attr->qp_id); 21378712c80aSMatan Azrad MLX5_SET64(virtio_q, virtctx, desc_addr, attr->desc_addr); 21388712c80aSMatan Azrad MLX5_SET64(virtio_q, virtctx, used_addr, attr->used_addr); 21398712c80aSMatan Azrad MLX5_SET64(virtio_q, virtctx, available_addr, attr->available_addr); 21408712c80aSMatan Azrad MLX5_SET16(virtio_q, virtctx, queue_index, attr->queue_index); 21418712c80aSMatan Azrad MLX5_SET16(virtio_q, virtctx, queue_size, attr->q_size); 21428712c80aSMatan Azrad MLX5_SET(virtio_q, virtctx, virtio_q_mkey, attr->mkey); 21438712c80aSMatan Azrad MLX5_SET(virtio_q, virtctx, umem_1_id, attr->umems[0].id); 21448712c80aSMatan Azrad MLX5_SET(virtio_q, virtctx, umem_1_size, attr->umems[0].size); 21458712c80aSMatan Azrad MLX5_SET64(virtio_q, virtctx, umem_1_offset, attr->umems[0].offset); 21468712c80aSMatan Azrad MLX5_SET(virtio_q, virtctx, umem_2_id, attr->umems[1].id); 21478712c80aSMatan Azrad MLX5_SET(virtio_q, virtctx, umem_2_size, attr->umems[1].size); 21488712c80aSMatan Azrad MLX5_SET64(virtio_q, virtctx, umem_2_offset, attr->umems[1].offset); 21498712c80aSMatan Azrad MLX5_SET(virtio_q, virtctx, umem_3_id, attr->umems[2].id); 21508712c80aSMatan Azrad MLX5_SET(virtio_q, virtctx, umem_3_size, attr->umems[2].size); 21518712c80aSMatan Azrad MLX5_SET64(virtio_q, virtctx, umem_3_offset, attr->umems[2].offset); 2152796ae7bbSMatan Azrad MLX5_SET(virtio_q, virtctx, counter_set_id, attr->counters_obj_id); 2153473d8e67SMatan Azrad MLX5_SET(virtio_q, virtctx, pd, attr->pd); 21546623dc2bSXueming Li MLX5_SET(virtio_q, virtctx, queue_period_mode, attr->hw_latency_mode); 21556623dc2bSXueming Li MLX5_SET(virtio_q, virtctx, queue_period_us, attr->hw_max_latency_us); 21566623dc2bSXueming Li MLX5_SET(virtio_q, virtctx, queue_max_count, attr->hw_max_pending_comp); 21578712c80aSMatan Azrad MLX5_SET(virtio_net_q, virtq, tisn_or_qpn, attr->tis_id); 21588712c80aSMatan Azrad virtq_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out, 21598712c80aSMatan Azrad sizeof(out)); 21608712c80aSMatan Azrad if (!virtq_obj->obj) { 21612d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create VIRTQ", NULL, 0); 216266914d19SSuanming Mou mlx5_free(virtq_obj); 21638712c80aSMatan Azrad return NULL; 21648712c80aSMatan Azrad } 21658712c80aSMatan Azrad virtq_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 21668712c80aSMatan Azrad return virtq_obj; 21678712c80aSMatan Azrad } 21688712c80aSMatan Azrad 21698712c80aSMatan Azrad /** 21708712c80aSMatan Azrad * Modify VIRTQ using DevX API. 21718712c80aSMatan Azrad * 21728712c80aSMatan Azrad * @param[in] virtq_obj 21738712c80aSMatan Azrad * Pointer to virtq object structure. 21748712c80aSMatan Azrad * @param [in] attr 21758712c80aSMatan Azrad * Pointer to modify virtq attributes structure. 21768712c80aSMatan Azrad * 21778712c80aSMatan Azrad * @return 21788712c80aSMatan Azrad * 0 on success, a negative errno value otherwise and rte_errno is set. 21798712c80aSMatan Azrad */ 21808712c80aSMatan Azrad int 21818712c80aSMatan Azrad mlx5_devx_cmd_modify_virtq(struct mlx5_devx_obj *virtq_obj, 21828712c80aSMatan Azrad struct mlx5_devx_virtq_attr *attr) 21838712c80aSMatan Azrad { 21848712c80aSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(create_virtq_in)] = {0}; 21858712c80aSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 21868712c80aSMatan Azrad void *virtq = MLX5_ADDR_OF(create_virtq_in, in, virtq); 21878712c80aSMatan Azrad void *hdr = MLX5_ADDR_OF(create_virtq_in, in, hdr); 21888712c80aSMatan Azrad void *virtctx = MLX5_ADDR_OF(virtio_net_q, virtq, virtio_q_context); 21898712c80aSMatan Azrad int ret; 21908712c80aSMatan Azrad 21918712c80aSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 21928712c80aSMatan Azrad MLX5_CMD_OP_MODIFY_GENERAL_OBJECT); 21938712c80aSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 21948712c80aSMatan Azrad MLX5_GENERAL_OBJ_TYPE_VIRTQ); 21958712c80aSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, virtq_obj->id); 21962ac90aecSLi Zhang MLX5_SET64(virtio_net_q, virtq, modify_field_select, 21972ac90aecSLi Zhang attr->mod_fields_bitmap); 21988712c80aSMatan Azrad MLX5_SET16(virtio_q, virtctx, queue_index, attr->queue_index); 21992ac90aecSLi Zhang if (!attr->mod_fields_bitmap) { 22002ac90aecSLi Zhang DRV_LOG(ERR, "Failed to modify VIRTQ for no type set."); 22012ac90aecSLi Zhang rte_errno = EINVAL; 22022ac90aecSLi Zhang return -rte_errno; 22032ac90aecSLi Zhang } 22042ac90aecSLi Zhang if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_STATE) 22058712c80aSMatan Azrad MLX5_SET16(virtio_net_q, virtq, state, attr->state); 22062ac90aecSLi Zhang if (attr->mod_fields_bitmap & 22072ac90aecSLi Zhang MLX5_VIRTQ_MODIFY_TYPE_DIRTY_BITMAP_PARAMS) { 22088712c80aSMatan Azrad MLX5_SET(virtio_net_q, virtq, dirty_bitmap_mkey, 22098712c80aSMatan Azrad attr->dirty_bitmap_mkey); 22108712c80aSMatan Azrad MLX5_SET64(virtio_net_q, virtq, dirty_bitmap_addr, 22118712c80aSMatan Azrad attr->dirty_bitmap_addr); 22128712c80aSMatan Azrad MLX5_SET(virtio_net_q, virtq, dirty_bitmap_size, 22138712c80aSMatan Azrad attr->dirty_bitmap_size); 22142ac90aecSLi Zhang } 22152ac90aecSLi Zhang if (attr->mod_fields_bitmap & 22162ac90aecSLi Zhang MLX5_VIRTQ_MODIFY_TYPE_DIRTY_BITMAP_DUMP_ENABLE) 22178712c80aSMatan Azrad MLX5_SET(virtio_net_q, virtq, dirty_bitmap_dump_enable, 22188712c80aSMatan Azrad attr->dirty_bitmap_dump_enable); 22192ac90aecSLi Zhang if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_QUEUE_PERIOD) { 22202ac90aecSLi Zhang MLX5_SET(virtio_q, virtctx, queue_period_mode, 22212ac90aecSLi Zhang attr->hw_latency_mode); 22222ac90aecSLi Zhang MLX5_SET(virtio_q, virtctx, queue_period_us, 22232ac90aecSLi Zhang attr->hw_max_latency_us); 22242ac90aecSLi Zhang MLX5_SET(virtio_q, virtctx, queue_max_count, 22252ac90aecSLi Zhang attr->hw_max_pending_comp); 22262ac90aecSLi Zhang } 22272ac90aecSLi Zhang if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_ADDR) { 22282ac90aecSLi Zhang MLX5_SET64(virtio_q, virtctx, desc_addr, attr->desc_addr); 22292ac90aecSLi Zhang MLX5_SET64(virtio_q, virtctx, used_addr, attr->used_addr); 22302ac90aecSLi Zhang MLX5_SET64(virtio_q, virtctx, available_addr, 22312ac90aecSLi Zhang attr->available_addr); 22322ac90aecSLi Zhang } 22332ac90aecSLi Zhang if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_HW_AVAILABLE_INDEX) 22342ac90aecSLi Zhang MLX5_SET16(virtio_net_q, virtq, hw_available_index, 22352ac90aecSLi Zhang attr->hw_available_index); 22362ac90aecSLi Zhang if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_HW_USED_INDEX) 22372ac90aecSLi Zhang MLX5_SET16(virtio_net_q, virtq, hw_used_index, 22382ac90aecSLi Zhang attr->hw_used_index); 22392ac90aecSLi Zhang if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_Q_TYPE) 22402ac90aecSLi Zhang MLX5_SET16(virtio_q, virtctx, virtio_q_type, attr->q_type); 22412ac90aecSLi Zhang if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_VERSION_1_0) 22422ac90aecSLi Zhang MLX5_SET16(virtio_q, virtctx, virtio_version_1_0, 22432ac90aecSLi Zhang attr->virtio_version_1_0); 22442ac90aecSLi Zhang if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_Q_MKEY) 22452ac90aecSLi Zhang MLX5_SET(virtio_q, virtctx, virtio_q_mkey, attr->mkey); 22462ac90aecSLi Zhang if (attr->mod_fields_bitmap & 22472ac90aecSLi Zhang MLX5_VIRTQ_MODIFY_TYPE_QUEUE_FEATURE_BIT_MASK) { 22482ac90aecSLi Zhang MLX5_SET16(virtio_net_q, virtq, tso_ipv4, attr->tso_ipv4); 22492ac90aecSLi Zhang MLX5_SET16(virtio_net_q, virtq, tso_ipv6, attr->tso_ipv6); 22502ac90aecSLi Zhang MLX5_SET16(virtio_net_q, virtq, tx_csum, attr->tx_csum); 22512ac90aecSLi Zhang MLX5_SET16(virtio_net_q, virtq, rx_csum, attr->rx_csum); 22522ac90aecSLi Zhang } 22532ac90aecSLi Zhang if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_EVENT_MODE) { 22542ac90aecSLi Zhang MLX5_SET16(virtio_q, virtctx, event_mode, attr->event_mode); 22552ac90aecSLi Zhang MLX5_SET(virtio_q, virtctx, event_qpn_or_msix, attr->qp_id); 22568712c80aSMatan Azrad } 22578712c80aSMatan Azrad ret = mlx5_glue->devx_obj_modify(virtq_obj->obj, in, sizeof(in), 22588712c80aSMatan Azrad out, sizeof(out)); 22598712c80aSMatan Azrad if (ret) { 22608712c80aSMatan Azrad DRV_LOG(ERR, "Failed to modify VIRTQ using DevX."); 22618712c80aSMatan Azrad rte_errno = errno; 226238119ebeSBing Zhao return -rte_errno; 22638712c80aSMatan Azrad } 22648712c80aSMatan Azrad return ret; 22658712c80aSMatan Azrad } 22668712c80aSMatan Azrad 22678712c80aSMatan Azrad /** 22688712c80aSMatan Azrad * Query VIRTQ using DevX API. 22698712c80aSMatan Azrad * 22708712c80aSMatan Azrad * @param[in] virtq_obj 22718712c80aSMatan Azrad * Pointer to virtq object structure. 22728712c80aSMatan Azrad * @param [in/out] attr 22738712c80aSMatan Azrad * Pointer to virtq attributes structure. 22748712c80aSMatan Azrad * 22758712c80aSMatan Azrad * @return 22768712c80aSMatan Azrad * 0 on success, a negative errno value otherwise and rte_errno is set. 22778712c80aSMatan Azrad */ 22788712c80aSMatan Azrad int 22798712c80aSMatan Azrad mlx5_devx_cmd_query_virtq(struct mlx5_devx_obj *virtq_obj, 22808712c80aSMatan Azrad struct mlx5_devx_virtq_attr *attr) 22818712c80aSMatan Azrad { 22828712c80aSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0}; 22838712c80aSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(query_virtq_out)] = {0}; 22848712c80aSMatan Azrad void *hdr = MLX5_ADDR_OF(query_virtq_out, in, hdr); 22858712c80aSMatan Azrad void *virtq = MLX5_ADDR_OF(query_virtq_out, out, virtq); 22868712c80aSMatan Azrad int ret; 22878712c80aSMatan Azrad 22888712c80aSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 22898712c80aSMatan Azrad MLX5_CMD_OP_QUERY_GENERAL_OBJECT); 22908712c80aSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 22918712c80aSMatan Azrad MLX5_GENERAL_OBJ_TYPE_VIRTQ); 22928712c80aSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, virtq_obj->id); 22938712c80aSMatan Azrad ret = mlx5_glue->devx_obj_query(virtq_obj->obj, in, sizeof(in), 22948712c80aSMatan Azrad out, sizeof(out)); 22958712c80aSMatan Azrad if (ret) { 22968712c80aSMatan Azrad DRV_LOG(ERR, "Failed to modify VIRTQ using DevX."); 22978712c80aSMatan Azrad rte_errno = errno; 22988712c80aSMatan Azrad return -errno; 22998712c80aSMatan Azrad } 23008712c80aSMatan Azrad attr->hw_available_index = MLX5_GET16(virtio_net_q, virtq, 23018712c80aSMatan Azrad hw_available_index); 23028712c80aSMatan Azrad attr->hw_used_index = MLX5_GET16(virtio_net_q, virtq, hw_used_index); 2303aed98b66SXueming Li attr->state = MLX5_GET16(virtio_net_q, virtq, state); 2304aed98b66SXueming Li attr->error_type = MLX5_GET16(virtio_net_q, virtq, 2305aed98b66SXueming Li virtio_q_context.error_type); 23068712c80aSMatan Azrad return ret; 23078712c80aSMatan Azrad } 230815c3807eSMatan Azrad 230915c3807eSMatan Azrad /** 231015c3807eSMatan Azrad * Create QP using DevX API. 231115c3807eSMatan Azrad * 231215c3807eSMatan Azrad * @param[in] ctx 2313e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 231415c3807eSMatan Azrad * @param [in] attr 231515c3807eSMatan Azrad * Pointer to QP attributes structure. 231615c3807eSMatan Azrad * 231715c3807eSMatan Azrad * @return 231815c3807eSMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 231915c3807eSMatan Azrad */ 232015c3807eSMatan Azrad struct mlx5_devx_obj * 2321e09d350eSOphir Munk mlx5_devx_cmd_create_qp(void *ctx, 232215c3807eSMatan Azrad struct mlx5_devx_qp_attr *attr) 232315c3807eSMatan Azrad { 232415c3807eSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(create_qp_in)] = {0}; 232515c3807eSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(create_qp_out)] = {0}; 232666914d19SSuanming Mou struct mlx5_devx_obj *qp_obj = mlx5_malloc(MLX5_MEM_ZERO, 232766914d19SSuanming Mou sizeof(*qp_obj), 232866914d19SSuanming Mou 0, SOCKET_ID_ANY); 232915c3807eSMatan Azrad void *qpc = MLX5_ADDR_OF(create_qp_in, in, qpc); 233015c3807eSMatan Azrad 233115c3807eSMatan Azrad if (!qp_obj) { 233215c3807eSMatan Azrad DRV_LOG(ERR, "Failed to allocate QP data."); 233315c3807eSMatan Azrad rte_errno = ENOMEM; 233415c3807eSMatan Azrad return NULL; 233515c3807eSMatan Azrad } 233615c3807eSMatan Azrad MLX5_SET(create_qp_in, in, opcode, MLX5_CMD_OP_CREATE_QP); 233715c3807eSMatan Azrad MLX5_SET(qpc, qpc, st, MLX5_QP_ST_RC); 233815c3807eSMatan Azrad MLX5_SET(qpc, qpc, pd, attr->pd); 2339569ffbc9SViacheslav Ovsiienko MLX5_SET(qpc, qpc, ts_format, attr->ts_format); 2340f9213ab1SRaja Zidane MLX5_SET(qpc, qpc, user_index, attr->user_index); 234115c3807eSMatan Azrad if (attr->uar_index) { 2342ddda0006SRaja Zidane if (attr->mmo) { 2343ddda0006SRaja Zidane void *qpc_ext_and_pas_list = MLX5_ADDR_OF(create_qp_in, 2344ddda0006SRaja Zidane in, qpc_extension_and_pas_list); 2345ddda0006SRaja Zidane void *qpc_ext = MLX5_ADDR_OF(qpc_extension_and_pas_list, 2346ddda0006SRaja Zidane qpc_ext_and_pas_list, qpc_data_extension); 2347f66898ebSRaja Zidane 2348f66898ebSRaja Zidane MLX5_SET(create_qp_in, in, qpc_ext, 1); 2349ddda0006SRaja Zidane MLX5_SET(qpc_extension, qpc_ext, mmo, 1); 2350ddda0006SRaja Zidane } 235115c3807eSMatan Azrad MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED); 235215c3807eSMatan Azrad MLX5_SET(qpc, qpc, uar_page, attr->uar_index); 2353f002358cSMichael Baum if (attr->log_page_size > MLX5_ADAPTER_PAGE_SHIFT) 2354f002358cSMichael Baum MLX5_SET(qpc, qpc, log_page_size, 2355f002358cSMichael Baum attr->log_page_size - MLX5_ADAPTER_PAGE_SHIFT); 2356ba707cdbSRaja Zidane if (attr->num_of_send_wqbbs) { 2357ba707cdbSRaja Zidane MLX5_ASSERT(RTE_IS_POWER_OF_2(attr->num_of_send_wqbbs)); 235815c3807eSMatan Azrad MLX5_SET(qpc, qpc, cqn_snd, attr->cqn); 235915c3807eSMatan Azrad MLX5_SET(qpc, qpc, log_sq_size, 2360ba707cdbSRaja Zidane rte_log2_u32(attr->num_of_send_wqbbs)); 236115c3807eSMatan Azrad } else { 236215c3807eSMatan Azrad MLX5_SET(qpc, qpc, no_sq, 1); 236315c3807eSMatan Azrad } 2364ba707cdbSRaja Zidane if (attr->num_of_receive_wqes) { 2365ba707cdbSRaja Zidane MLX5_ASSERT(RTE_IS_POWER_OF_2( 2366ba707cdbSRaja Zidane attr->num_of_receive_wqes)); 236715c3807eSMatan Azrad MLX5_SET(qpc, qpc, cqn_rcv, attr->cqn); 236815c3807eSMatan Azrad MLX5_SET(qpc, qpc, log_rq_stride, attr->log_rq_stride - 236915c3807eSMatan Azrad MLX5_LOG_RQ_STRIDE_SHIFT); 237015c3807eSMatan Azrad MLX5_SET(qpc, qpc, log_rq_size, 2371ba707cdbSRaja Zidane rte_log2_u32(attr->num_of_receive_wqes)); 237215c3807eSMatan Azrad MLX5_SET(qpc, qpc, rq_type, MLX5_NON_ZERO_RQ); 237315c3807eSMatan Azrad } else { 237415c3807eSMatan Azrad MLX5_SET(qpc, qpc, rq_type, MLX5_ZERO_LEN_RQ); 237515c3807eSMatan Azrad } 237615c3807eSMatan Azrad if (attr->dbr_umem_valid) { 237715c3807eSMatan Azrad MLX5_SET(qpc, qpc, dbr_umem_valid, 237815c3807eSMatan Azrad attr->dbr_umem_valid); 237915c3807eSMatan Azrad MLX5_SET(qpc, qpc, dbr_umem_id, attr->dbr_umem_id); 238015c3807eSMatan Azrad } 238115c3807eSMatan Azrad MLX5_SET64(qpc, qpc, dbr_addr, attr->dbr_address); 238215c3807eSMatan Azrad MLX5_SET64(create_qp_in, in, wq_umem_offset, 238315c3807eSMatan Azrad attr->wq_umem_offset); 238415c3807eSMatan Azrad MLX5_SET(create_qp_in, in, wq_umem_id, attr->wq_umem_id); 238515c3807eSMatan Azrad MLX5_SET(create_qp_in, in, wq_umem_valid, 1); 238615c3807eSMatan Azrad } else { 238715c3807eSMatan Azrad /* Special QP to be managed by FW - no SQ\RQ\CQ\UAR\DB rec. */ 238815c3807eSMatan Azrad MLX5_SET(qpc, qpc, rq_type, MLX5_ZERO_LEN_RQ); 238915c3807eSMatan Azrad MLX5_SET(qpc, qpc, no_sq, 1); 239015c3807eSMatan Azrad } 239115c3807eSMatan Azrad qp_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out, 239215c3807eSMatan Azrad sizeof(out)); 239315c3807eSMatan Azrad if (!qp_obj->obj) { 23942d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create QP", NULL, 0); 239566914d19SSuanming Mou mlx5_free(qp_obj); 239615c3807eSMatan Azrad return NULL; 239715c3807eSMatan Azrad } 239815c3807eSMatan Azrad qp_obj->id = MLX5_GET(create_qp_out, out, qpn); 239915c3807eSMatan Azrad return qp_obj; 240015c3807eSMatan Azrad } 240115c3807eSMatan Azrad 240215c3807eSMatan Azrad /** 240315c3807eSMatan Azrad * Modify QP using DevX API. 240415c3807eSMatan Azrad * Currently supports only force loop-back QP. 240515c3807eSMatan Azrad * 240615c3807eSMatan Azrad * @param[in] qp 240715c3807eSMatan Azrad * Pointer to QP object structure. 240815c3807eSMatan Azrad * @param [in] qp_st_mod_op 240915c3807eSMatan Azrad * The QP state modification operation. 241015c3807eSMatan Azrad * @param [in] remote_qp_id 241115c3807eSMatan Azrad * The remote QP ID for MLX5_CMD_OP_INIT2RTR_QP operation. 241215c3807eSMatan Azrad * 241315c3807eSMatan Azrad * @return 241415c3807eSMatan Azrad * 0 on success, a negative errno value otherwise and rte_errno is set. 241515c3807eSMatan Azrad */ 241615c3807eSMatan Azrad int 241715c3807eSMatan Azrad mlx5_devx_cmd_modify_qp_state(struct mlx5_devx_obj *qp, uint32_t qp_st_mod_op, 241815c3807eSMatan Azrad uint32_t remote_qp_id) 241915c3807eSMatan Azrad { 242015c3807eSMatan Azrad union { 242115c3807eSMatan Azrad uint32_t rst2init[MLX5_ST_SZ_DW(rst2init_qp_in)]; 242215c3807eSMatan Azrad uint32_t init2rtr[MLX5_ST_SZ_DW(init2rtr_qp_in)]; 242315c3807eSMatan Azrad uint32_t rtr2rts[MLX5_ST_SZ_DW(rtr2rts_qp_in)]; 2424de45de90SYajun Wu uint32_t qp2rst[MLX5_ST_SZ_DW(2rst_qp_in)]; 242515c3807eSMatan Azrad } in; 242615c3807eSMatan Azrad union { 242715c3807eSMatan Azrad uint32_t rst2init[MLX5_ST_SZ_DW(rst2init_qp_out)]; 242815c3807eSMatan Azrad uint32_t init2rtr[MLX5_ST_SZ_DW(init2rtr_qp_out)]; 242915c3807eSMatan Azrad uint32_t rtr2rts[MLX5_ST_SZ_DW(rtr2rts_qp_out)]; 2430de45de90SYajun Wu uint32_t qp2rst[MLX5_ST_SZ_DW(2rst_qp_out)]; 243115c3807eSMatan Azrad } out; 243215c3807eSMatan Azrad void *qpc; 243315c3807eSMatan Azrad int ret; 243415c3807eSMatan Azrad unsigned int inlen; 243515c3807eSMatan Azrad unsigned int outlen; 243615c3807eSMatan Azrad 243715c3807eSMatan Azrad memset(&in, 0, sizeof(in)); 243815c3807eSMatan Azrad memset(&out, 0, sizeof(out)); 243915c3807eSMatan Azrad MLX5_SET(rst2init_qp_in, &in, opcode, qp_st_mod_op); 244015c3807eSMatan Azrad switch (qp_st_mod_op) { 244115c3807eSMatan Azrad case MLX5_CMD_OP_RST2INIT_QP: 244215c3807eSMatan Azrad MLX5_SET(rst2init_qp_in, &in, qpn, qp->id); 244315c3807eSMatan Azrad qpc = MLX5_ADDR_OF(rst2init_qp_in, &in, qpc); 244415c3807eSMatan Azrad MLX5_SET(qpc, qpc, primary_address_path.vhca_port_num, 1); 244515c3807eSMatan Azrad MLX5_SET(qpc, qpc, rre, 1); 244615c3807eSMatan Azrad MLX5_SET(qpc, qpc, rwe, 1); 244715c3807eSMatan Azrad MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED); 244815c3807eSMatan Azrad inlen = sizeof(in.rst2init); 244915c3807eSMatan Azrad outlen = sizeof(out.rst2init); 245015c3807eSMatan Azrad break; 245115c3807eSMatan Azrad case MLX5_CMD_OP_INIT2RTR_QP: 245215c3807eSMatan Azrad MLX5_SET(init2rtr_qp_in, &in, qpn, qp->id); 245315c3807eSMatan Azrad qpc = MLX5_ADDR_OF(init2rtr_qp_in, &in, qpc); 245415c3807eSMatan Azrad MLX5_SET(qpc, qpc, primary_address_path.fl, 1); 245515c3807eSMatan Azrad MLX5_SET(qpc, qpc, primary_address_path.vhca_port_num, 1); 245615c3807eSMatan Azrad MLX5_SET(qpc, qpc, mtu, 1); 245715c3807eSMatan Azrad MLX5_SET(qpc, qpc, log_msg_max, 30); 245815c3807eSMatan Azrad MLX5_SET(qpc, qpc, remote_qpn, remote_qp_id); 245915c3807eSMatan Azrad MLX5_SET(qpc, qpc, min_rnr_nak, 0); 246015c3807eSMatan Azrad inlen = sizeof(in.init2rtr); 246115c3807eSMatan Azrad outlen = sizeof(out.init2rtr); 246215c3807eSMatan Azrad break; 246315c3807eSMatan Azrad case MLX5_CMD_OP_RTR2RTS_QP: 246415c3807eSMatan Azrad qpc = MLX5_ADDR_OF(rtr2rts_qp_in, &in, qpc); 246515c3807eSMatan Azrad MLX5_SET(rtr2rts_qp_in, &in, qpn, qp->id); 246605b54bf0SYajun Wu MLX5_SET(qpc, qpc, primary_address_path.ack_timeout, 16); 246715c3807eSMatan Azrad MLX5_SET(qpc, qpc, log_ack_req_freq, 0); 246815c3807eSMatan Azrad MLX5_SET(qpc, qpc, retry_count, 7); 246915c3807eSMatan Azrad MLX5_SET(qpc, qpc, rnr_retry, 7); 247015c3807eSMatan Azrad inlen = sizeof(in.rtr2rts); 247115c3807eSMatan Azrad outlen = sizeof(out.rtr2rts); 247215c3807eSMatan Azrad break; 2473de45de90SYajun Wu case MLX5_CMD_OP_QP_2RST: 2474de45de90SYajun Wu MLX5_SET(2rst_qp_in, &in, qpn, qp->id); 2475de45de90SYajun Wu inlen = sizeof(in.qp2rst); 2476de45de90SYajun Wu outlen = sizeof(out.qp2rst); 2477de45de90SYajun Wu break; 247815c3807eSMatan Azrad default: 247915c3807eSMatan Azrad DRV_LOG(ERR, "Invalid or unsupported QP modify op %u.", 248015c3807eSMatan Azrad qp_st_mod_op); 248115c3807eSMatan Azrad rte_errno = EINVAL; 248215c3807eSMatan Azrad return -rte_errno; 248315c3807eSMatan Azrad } 248415c3807eSMatan Azrad ret = mlx5_glue->devx_obj_modify(qp->obj, &in, inlen, &out, outlen); 248515c3807eSMatan Azrad if (ret) { 248615c3807eSMatan Azrad DRV_LOG(ERR, "Failed to modify QP using DevX."); 248715c3807eSMatan Azrad rte_errno = errno; 248838119ebeSBing Zhao return -rte_errno; 248915c3807eSMatan Azrad } 249015c3807eSMatan Azrad return ret; 249115c3807eSMatan Azrad } 2492796ae7bbSMatan Azrad 2493796ae7bbSMatan Azrad struct mlx5_devx_obj * 2494796ae7bbSMatan Azrad mlx5_devx_cmd_create_virtio_q_counters(void *ctx) 2495796ae7bbSMatan Azrad { 2496796ae7bbSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(create_virtio_q_counters_in)] = {0}; 2497796ae7bbSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 249866914d19SSuanming Mou struct mlx5_devx_obj *couners_obj = mlx5_malloc(MLX5_MEM_ZERO, 249966914d19SSuanming Mou sizeof(*couners_obj), 0, 250066914d19SSuanming Mou SOCKET_ID_ANY); 2501796ae7bbSMatan Azrad void *hdr = MLX5_ADDR_OF(create_virtio_q_counters_in, in, hdr); 2502796ae7bbSMatan Azrad 2503796ae7bbSMatan Azrad if (!couners_obj) { 2504796ae7bbSMatan Azrad DRV_LOG(ERR, "Failed to allocate virtio queue counters data."); 2505796ae7bbSMatan Azrad rte_errno = ENOMEM; 2506796ae7bbSMatan Azrad return NULL; 2507796ae7bbSMatan Azrad } 2508796ae7bbSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 2509796ae7bbSMatan Azrad MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 2510796ae7bbSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 2511796ae7bbSMatan Azrad MLX5_GENERAL_OBJ_TYPE_VIRTIO_Q_COUNTERS); 2512796ae7bbSMatan Azrad couners_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out, 2513796ae7bbSMatan Azrad sizeof(out)); 2514796ae7bbSMatan Azrad if (!couners_obj->obj) { 25152d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create virtio queue counters Obj", NULL, 25162d8dde8dSGregory Etelson 0); 251766914d19SSuanming Mou mlx5_free(couners_obj); 2518796ae7bbSMatan Azrad return NULL; 2519796ae7bbSMatan Azrad } 2520796ae7bbSMatan Azrad couners_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 2521796ae7bbSMatan Azrad return couners_obj; 2522796ae7bbSMatan Azrad } 2523796ae7bbSMatan Azrad 2524796ae7bbSMatan Azrad int 2525796ae7bbSMatan Azrad mlx5_devx_cmd_query_virtio_q_counters(struct mlx5_devx_obj *couners_obj, 2526796ae7bbSMatan Azrad struct mlx5_devx_virtio_q_couners_attr *attr) 2527796ae7bbSMatan Azrad { 2528796ae7bbSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0}; 2529796ae7bbSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(query_virtio_q_counters_out)] = {0}; 2530796ae7bbSMatan Azrad void *hdr = MLX5_ADDR_OF(query_virtio_q_counters_out, in, hdr); 2531796ae7bbSMatan Azrad void *virtio_q_counters = MLX5_ADDR_OF(query_virtio_q_counters_out, out, 2532796ae7bbSMatan Azrad virtio_q_counters); 2533796ae7bbSMatan Azrad int ret; 2534796ae7bbSMatan Azrad 2535796ae7bbSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 2536796ae7bbSMatan Azrad MLX5_CMD_OP_QUERY_GENERAL_OBJECT); 2537796ae7bbSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 2538796ae7bbSMatan Azrad MLX5_GENERAL_OBJ_TYPE_VIRTIO_Q_COUNTERS); 2539796ae7bbSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, couners_obj->id); 2540796ae7bbSMatan Azrad ret = mlx5_glue->devx_obj_query(couners_obj->obj, in, sizeof(in), out, 2541796ae7bbSMatan Azrad sizeof(out)); 2542796ae7bbSMatan Azrad if (ret) { 2543796ae7bbSMatan Azrad DRV_LOG(ERR, "Failed to query virtio q counters using DevX."); 2544796ae7bbSMatan Azrad rte_errno = errno; 2545796ae7bbSMatan Azrad return -errno; 2546796ae7bbSMatan Azrad } 2547796ae7bbSMatan Azrad attr->received_desc = MLX5_GET64(virtio_q_counters, virtio_q_counters, 2548796ae7bbSMatan Azrad received_desc); 2549796ae7bbSMatan Azrad attr->completed_desc = MLX5_GET64(virtio_q_counters, virtio_q_counters, 2550796ae7bbSMatan Azrad completed_desc); 2551796ae7bbSMatan Azrad attr->error_cqes = MLX5_GET(virtio_q_counters, virtio_q_counters, 2552796ae7bbSMatan Azrad error_cqes); 2553796ae7bbSMatan Azrad attr->bad_desc_errors = MLX5_GET(virtio_q_counters, virtio_q_counters, 2554796ae7bbSMatan Azrad bad_desc_errors); 2555796ae7bbSMatan Azrad attr->exceed_max_chain = MLX5_GET(virtio_q_counters, virtio_q_counters, 2556796ae7bbSMatan Azrad exceed_max_chain); 2557796ae7bbSMatan Azrad attr->invalid_buffer = MLX5_GET(virtio_q_counters, virtio_q_counters, 2558796ae7bbSMatan Azrad invalid_buffer); 2559796ae7bbSMatan Azrad return ret; 2560796ae7bbSMatan Azrad } 2561369e5092SDekel Peled 2562369e5092SDekel Peled /** 2563369e5092SDekel Peled * Create general object of type FLOW_HIT_ASO using DevX API. 2564369e5092SDekel Peled * 2565369e5092SDekel Peled * @param[in] ctx 2566369e5092SDekel Peled * Context returned from mlx5 open_device() glue function. 2567369e5092SDekel Peled * @param [in] pd 2568369e5092SDekel Peled * PD value to associate the FLOW_HIT_ASO object with. 2569369e5092SDekel Peled * 2570369e5092SDekel Peled * @return 2571369e5092SDekel Peled * The DevX object created, NULL otherwise and rte_errno is set. 2572369e5092SDekel Peled */ 2573369e5092SDekel Peled struct mlx5_devx_obj * 2574369e5092SDekel Peled mlx5_devx_cmd_create_flow_hit_aso_obj(void *ctx, uint32_t pd) 2575369e5092SDekel Peled { 2576369e5092SDekel Peled uint32_t in[MLX5_ST_SZ_DW(create_flow_hit_aso_in)] = {0}; 2577369e5092SDekel Peled uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 2578369e5092SDekel Peled struct mlx5_devx_obj *flow_hit_aso_obj = NULL; 2579369e5092SDekel Peled void *ptr = NULL; 2580369e5092SDekel Peled 2581369e5092SDekel Peled flow_hit_aso_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*flow_hit_aso_obj), 2582369e5092SDekel Peled 0, SOCKET_ID_ANY); 2583369e5092SDekel Peled if (!flow_hit_aso_obj) { 2584369e5092SDekel Peled DRV_LOG(ERR, "Failed to allocate FLOW_HIT_ASO object data"); 2585369e5092SDekel Peled rte_errno = ENOMEM; 2586369e5092SDekel Peled return NULL; 2587369e5092SDekel Peled } 2588369e5092SDekel Peled ptr = MLX5_ADDR_OF(create_flow_hit_aso_in, in, hdr); 2589369e5092SDekel Peled MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode, 2590369e5092SDekel Peled MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 2591369e5092SDekel Peled MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type, 2592369e5092SDekel Peled MLX5_GENERAL_OBJ_TYPE_FLOW_HIT_ASO); 2593369e5092SDekel Peled ptr = MLX5_ADDR_OF(create_flow_hit_aso_in, in, flow_hit_aso); 2594369e5092SDekel Peled MLX5_SET(flow_hit_aso, ptr, access_pd, pd); 2595369e5092SDekel Peled flow_hit_aso_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 2596369e5092SDekel Peled out, sizeof(out)); 2597369e5092SDekel Peled if (!flow_hit_aso_obj->obj) { 25982d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create FLOW_HIT_ASO", NULL, 0); 2599369e5092SDekel Peled mlx5_free(flow_hit_aso_obj); 2600369e5092SDekel Peled return NULL; 2601369e5092SDekel Peled } 2602369e5092SDekel Peled flow_hit_aso_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 2603369e5092SDekel Peled return flow_hit_aso_obj; 2604369e5092SDekel Peled } 26057ae7f458STal Shnaiderman 26067ae7f458STal Shnaiderman /* 26077ae7f458STal Shnaiderman * Create PD using DevX API. 26087ae7f458STal Shnaiderman * 26097ae7f458STal Shnaiderman * @param[in] ctx 26107ae7f458STal Shnaiderman * Context returned from mlx5 open_device() glue function. 26117ae7f458STal Shnaiderman * 26127ae7f458STal Shnaiderman * @return 26137ae7f458STal Shnaiderman * The DevX object created, NULL otherwise and rte_errno is set. 26147ae7f458STal Shnaiderman */ 26157ae7f458STal Shnaiderman struct mlx5_devx_obj * 26167ae7f458STal Shnaiderman mlx5_devx_cmd_alloc_pd(void *ctx) 26177ae7f458STal Shnaiderman { 26187ae7f458STal Shnaiderman struct mlx5_devx_obj *ppd = 26197ae7f458STal Shnaiderman mlx5_malloc(MLX5_MEM_ZERO, sizeof(*ppd), 0, SOCKET_ID_ANY); 26207ae7f458STal Shnaiderman u32 in[MLX5_ST_SZ_DW(alloc_pd_in)] = {0}; 26217ae7f458STal Shnaiderman u32 out[MLX5_ST_SZ_DW(alloc_pd_out)] = {0}; 26227ae7f458STal Shnaiderman 26237ae7f458STal Shnaiderman if (!ppd) { 26247ae7f458STal Shnaiderman DRV_LOG(ERR, "Failed to allocate PD data."); 26257ae7f458STal Shnaiderman rte_errno = ENOMEM; 26267ae7f458STal Shnaiderman return NULL; 26277ae7f458STal Shnaiderman } 26287ae7f458STal Shnaiderman MLX5_SET(alloc_pd_in, in, opcode, MLX5_CMD_OP_ALLOC_PD); 26297ae7f458STal Shnaiderman ppd->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 26307ae7f458STal Shnaiderman out, sizeof(out)); 26317ae7f458STal Shnaiderman if (!ppd->obj) { 26327ae7f458STal Shnaiderman mlx5_free(ppd); 26337ae7f458STal Shnaiderman DRV_LOG(ERR, "Failed to allocate PD Obj using DevX."); 26347ae7f458STal Shnaiderman rte_errno = errno; 26357ae7f458STal Shnaiderman return NULL; 26367ae7f458STal Shnaiderman } 26377ae7f458STal Shnaiderman ppd->id = MLX5_GET(alloc_pd_out, out, pd); 26387ae7f458STal Shnaiderman return ppd; 26397ae7f458STal Shnaiderman } 26405be10a9dSShiri Kuzin 26415be10a9dSShiri Kuzin /** 2642894711d3SLi Zhang * Create general object of type FLOW_METER_ASO using DevX API. 2643894711d3SLi Zhang * 2644894711d3SLi Zhang * @param[in] ctx 2645894711d3SLi Zhang * Context returned from mlx5 open_device() glue function. 2646894711d3SLi Zhang * @param [in] pd 2647894711d3SLi Zhang * PD value to associate the FLOW_METER_ASO object with. 2648894711d3SLi Zhang * @param [in] log_obj_size 2649894711d3SLi Zhang * log_obj_size define to allocate number of 2 * meters 2650894711d3SLi Zhang * in one FLOW_METER_ASO object. 2651894711d3SLi Zhang * 2652894711d3SLi Zhang * @return 2653894711d3SLi Zhang * The DevX object created, NULL otherwise and rte_errno is set. 2654894711d3SLi Zhang */ 2655894711d3SLi Zhang struct mlx5_devx_obj * 2656894711d3SLi Zhang mlx5_devx_cmd_create_flow_meter_aso_obj(void *ctx, uint32_t pd, 2657894711d3SLi Zhang uint32_t log_obj_size) 2658894711d3SLi Zhang { 2659894711d3SLi Zhang uint32_t in[MLX5_ST_SZ_DW(create_flow_meter_aso_in)] = {0}; 2660894711d3SLi Zhang uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)]; 2661894711d3SLi Zhang struct mlx5_devx_obj *flow_meter_aso_obj; 2662894711d3SLi Zhang void *ptr; 2663894711d3SLi Zhang 2664894711d3SLi Zhang flow_meter_aso_obj = mlx5_malloc(MLX5_MEM_ZERO, 2665894711d3SLi Zhang sizeof(*flow_meter_aso_obj), 2666894711d3SLi Zhang 0, SOCKET_ID_ANY); 2667894711d3SLi Zhang if (!flow_meter_aso_obj) { 2668894711d3SLi Zhang DRV_LOG(ERR, "Failed to allocate FLOW_METER_ASO object data"); 2669894711d3SLi Zhang rte_errno = ENOMEM; 2670894711d3SLi Zhang return NULL; 2671894711d3SLi Zhang } 2672894711d3SLi Zhang ptr = MLX5_ADDR_OF(create_flow_meter_aso_in, in, hdr); 2673894711d3SLi Zhang MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode, 2674894711d3SLi Zhang MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 2675894711d3SLi Zhang MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type, 2676894711d3SLi Zhang MLX5_GENERAL_OBJ_TYPE_FLOW_METER_ASO); 2677894711d3SLi Zhang MLX5_SET(general_obj_in_cmd_hdr, ptr, log_obj_range, 2678894711d3SLi Zhang log_obj_size); 2679894711d3SLi Zhang ptr = MLX5_ADDR_OF(create_flow_meter_aso_in, in, flow_meter_aso); 2680894711d3SLi Zhang MLX5_SET(flow_meter_aso, ptr, access_pd, pd); 2681894711d3SLi Zhang flow_meter_aso_obj->obj = mlx5_glue->devx_obj_create( 2682894711d3SLi Zhang ctx, in, sizeof(in), 2683894711d3SLi Zhang out, sizeof(out)); 2684894711d3SLi Zhang if (!flow_meter_aso_obj->obj) { 26852d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create FLOW_METTER_ASO", NULL, 0); 2686894711d3SLi Zhang mlx5_free(flow_meter_aso_obj); 2687894711d3SLi Zhang return NULL; 2688894711d3SLi Zhang } 2689894711d3SLi Zhang flow_meter_aso_obj->id = MLX5_GET(general_obj_out_cmd_hdr, 2690894711d3SLi Zhang out, obj_id); 2691894711d3SLi Zhang return flow_meter_aso_obj; 2692894711d3SLi Zhang } 2693894711d3SLi Zhang 26948207e84bSBing Zhao /* 26958207e84bSBing Zhao * Create general object of type CONN_TRACK_OFFLOAD using DevX API. 26968207e84bSBing Zhao * 26978207e84bSBing Zhao * @param[in] ctx 26988207e84bSBing Zhao * Context returned from mlx5 open_device() glue function. 26998207e84bSBing Zhao * @param [in] pd 27008207e84bSBing Zhao * PD value to associate the CONN_TRACK_OFFLOAD ASO object with. 27018207e84bSBing Zhao * @param [in] log_obj_size 27028207e84bSBing Zhao * log_obj_size to allocate its power of 2 * objects 27038207e84bSBing Zhao * in one CONN_TRACK_OFFLOAD bulk allocation. 27048207e84bSBing Zhao * 27058207e84bSBing Zhao * @return 27068207e84bSBing Zhao * The DevX object created, NULL otherwise and rte_errno is set. 27078207e84bSBing Zhao */ 27088207e84bSBing Zhao struct mlx5_devx_obj * 27098207e84bSBing Zhao mlx5_devx_cmd_create_conn_track_offload_obj(void *ctx, uint32_t pd, 27108207e84bSBing Zhao uint32_t log_obj_size) 27118207e84bSBing Zhao { 27128207e84bSBing Zhao uint32_t in[MLX5_ST_SZ_DW(create_conn_track_aso_in)] = {0}; 27138207e84bSBing Zhao uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)]; 27148207e84bSBing Zhao struct mlx5_devx_obj *ct_aso_obj; 27158207e84bSBing Zhao void *ptr; 27168207e84bSBing Zhao 27178207e84bSBing Zhao ct_aso_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*ct_aso_obj), 27188207e84bSBing Zhao 0, SOCKET_ID_ANY); 27198207e84bSBing Zhao if (!ct_aso_obj) { 27208207e84bSBing Zhao DRV_LOG(ERR, "Failed to allocate CONN_TRACK_OFFLOAD object."); 27218207e84bSBing Zhao rte_errno = ENOMEM; 27228207e84bSBing Zhao return NULL; 27238207e84bSBing Zhao } 27248207e84bSBing Zhao ptr = MLX5_ADDR_OF(create_conn_track_aso_in, in, hdr); 27258207e84bSBing Zhao MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode, 27268207e84bSBing Zhao MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 27278207e84bSBing Zhao MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type, 27288207e84bSBing Zhao MLX5_GENERAL_OBJ_TYPE_CONN_TRACK_OFFLOAD); 27298207e84bSBing Zhao MLX5_SET(general_obj_in_cmd_hdr, ptr, log_obj_range, log_obj_size); 27308207e84bSBing Zhao ptr = MLX5_ADDR_OF(create_conn_track_aso_in, in, conn_track_offload); 27318207e84bSBing Zhao MLX5_SET(conn_track_offload, ptr, conn_track_aso_access_pd, pd); 27328207e84bSBing Zhao ct_aso_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 27338207e84bSBing Zhao out, sizeof(out)); 27348207e84bSBing Zhao if (!ct_aso_obj->obj) { 27352d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create CONN_TRACK_OFFLOAD", NULL, 0); 27368207e84bSBing Zhao mlx5_free(ct_aso_obj); 27378207e84bSBing Zhao return NULL; 27388207e84bSBing Zhao } 27398207e84bSBing Zhao ct_aso_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 27408207e84bSBing Zhao return ct_aso_obj; 27418207e84bSBing Zhao } 27428207e84bSBing Zhao 2743894711d3SLi Zhang /** 27445be10a9dSShiri Kuzin * Create general object of type GENEVE TLV option using DevX API. 27455be10a9dSShiri Kuzin * 27465be10a9dSShiri Kuzin * @param[in] ctx 27475be10a9dSShiri Kuzin * Context returned from mlx5 open_device() glue function. 27485be10a9dSShiri Kuzin * @param [in] class 27495be10a9dSShiri Kuzin * TLV option variable value of class 27505be10a9dSShiri Kuzin * @param [in] type 27515be10a9dSShiri Kuzin * TLV option variable value of type 27525be10a9dSShiri Kuzin * @param [in] len 27535be10a9dSShiri Kuzin * TLV option variable value of len 27545be10a9dSShiri Kuzin * 27555be10a9dSShiri Kuzin * @return 27565be10a9dSShiri Kuzin * The DevX object created, NULL otherwise and rte_errno is set. 27575be10a9dSShiri Kuzin */ 27585be10a9dSShiri Kuzin struct mlx5_devx_obj * 27595be10a9dSShiri Kuzin mlx5_devx_cmd_create_geneve_tlv_option(void *ctx, 27605be10a9dSShiri Kuzin uint16_t class, uint8_t type, uint8_t len) 27615be10a9dSShiri Kuzin { 27625be10a9dSShiri Kuzin uint32_t in[MLX5_ST_SZ_DW(create_geneve_tlv_option_in)] = {0}; 27635be10a9dSShiri Kuzin uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 27645be10a9dSShiri Kuzin struct mlx5_devx_obj *geneve_tlv_opt_obj = mlx5_malloc(MLX5_MEM_ZERO, 27655be10a9dSShiri Kuzin sizeof(*geneve_tlv_opt_obj), 27665be10a9dSShiri Kuzin 0, SOCKET_ID_ANY); 27675be10a9dSShiri Kuzin 27685be10a9dSShiri Kuzin if (!geneve_tlv_opt_obj) { 27695be10a9dSShiri Kuzin DRV_LOG(ERR, "Failed to allocate geneve tlv option object."); 27705be10a9dSShiri Kuzin rte_errno = ENOMEM; 27715be10a9dSShiri Kuzin return NULL; 27725be10a9dSShiri Kuzin } 27735be10a9dSShiri Kuzin void *hdr = MLX5_ADDR_OF(create_geneve_tlv_option_in, in, hdr); 27745be10a9dSShiri Kuzin void *opt = MLX5_ADDR_OF(create_geneve_tlv_option_in, in, 27755be10a9dSShiri Kuzin geneve_tlv_opt); 27765be10a9dSShiri Kuzin MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 27775be10a9dSShiri Kuzin MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 27785be10a9dSShiri Kuzin MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 2779753a7c08SDekel Peled MLX5_GENERAL_OBJ_TYPE_GENEVE_TLV_OPT); 27805be10a9dSShiri Kuzin MLX5_SET(geneve_tlv_option, opt, option_class, 27815be10a9dSShiri Kuzin rte_be_to_cpu_16(class)); 27825be10a9dSShiri Kuzin MLX5_SET(geneve_tlv_option, opt, option_type, type); 27835be10a9dSShiri Kuzin MLX5_SET(geneve_tlv_option, opt, option_data_length, len); 27845be10a9dSShiri Kuzin geneve_tlv_opt_obj->obj = mlx5_glue->devx_obj_create(ctx, in, 27855be10a9dSShiri Kuzin sizeof(in), out, sizeof(out)); 27865be10a9dSShiri Kuzin if (!geneve_tlv_opt_obj->obj) { 27872d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create GENEVE TLV", NULL, 0); 27885be10a9dSShiri Kuzin mlx5_free(geneve_tlv_opt_obj); 27895be10a9dSShiri Kuzin return NULL; 27905be10a9dSShiri Kuzin } 27915be10a9dSShiri Kuzin geneve_tlv_opt_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 27925be10a9dSShiri Kuzin return geneve_tlv_opt_obj; 27935be10a9dSShiri Kuzin } 27945be10a9dSShiri Kuzin 2795542689e9SMatan Azrad int 2796542689e9SMatan Azrad mlx5_devx_cmd_wq_query(void *wq, uint32_t *counter_set_id) 2797542689e9SMatan Azrad { 2798542689e9SMatan Azrad #ifdef HAVE_IBV_FLOW_DV_SUPPORT 2799542689e9SMatan Azrad uint32_t in[MLX5_ST_SZ_DW(query_rq_in)] = {0}; 2800542689e9SMatan Azrad uint32_t out[MLX5_ST_SZ_DW(query_rq_out)] = {0}; 2801542689e9SMatan Azrad int rc; 2802542689e9SMatan Azrad void *rq_ctx; 2803542689e9SMatan Azrad 2804542689e9SMatan Azrad MLX5_SET(query_rq_in, in, opcode, MLX5_CMD_OP_QUERY_RQ); 2805542689e9SMatan Azrad MLX5_SET(query_rq_in, in, rqn, ((struct ibv_wq *)wq)->wq_num); 2806542689e9SMatan Azrad rc = mlx5_glue->devx_wq_query(wq, in, sizeof(in), out, sizeof(out)); 2807542689e9SMatan Azrad if (rc) { 2808542689e9SMatan Azrad rte_errno = errno; 2809542689e9SMatan Azrad DRV_LOG(ERR, "Failed to query WQ counter set ID using DevX - " 2810542689e9SMatan Azrad "rc = %d, errno = %d.", rc, errno); 2811542689e9SMatan Azrad return -rc; 2812542689e9SMatan Azrad }; 2813542689e9SMatan Azrad rq_ctx = MLX5_ADDR_OF(query_rq_out, out, rq_context); 2814542689e9SMatan Azrad *counter_set_id = MLX5_GET(rqc, rq_ctx, counter_set_id); 2815542689e9SMatan Azrad return 0; 2816542689e9SMatan Azrad #else 2817542689e9SMatan Azrad (void)wq; 2818542689e9SMatan Azrad (void)counter_set_id; 2819542689e9SMatan Azrad return -ENOTSUP; 2820542689e9SMatan Azrad #endif 2821542689e9SMatan Azrad } 2822542689e9SMatan Azrad 2823750e48c7SMatan Azrad /* 2824750e48c7SMatan Azrad * Allocate queue counters via devx interface. 2825750e48c7SMatan Azrad * 2826750e48c7SMatan Azrad * @param[in] ctx 2827750e48c7SMatan Azrad * Context returned from mlx5 open_device() glue function. 2828750e48c7SMatan Azrad * 2829750e48c7SMatan Azrad * @return 2830750e48c7SMatan Azrad * Pointer to counter object on success, a NULL value otherwise and 2831750e48c7SMatan Azrad * rte_errno is set. 2832750e48c7SMatan Azrad */ 2833750e48c7SMatan Azrad struct mlx5_devx_obj * 2834750e48c7SMatan Azrad mlx5_devx_cmd_queue_counter_alloc(void *ctx) 2835750e48c7SMatan Azrad { 2836750e48c7SMatan Azrad struct mlx5_devx_obj *dcs = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*dcs), 0, 2837750e48c7SMatan Azrad SOCKET_ID_ANY); 2838750e48c7SMatan Azrad uint32_t in[MLX5_ST_SZ_DW(alloc_q_counter_in)] = {0}; 2839750e48c7SMatan Azrad uint32_t out[MLX5_ST_SZ_DW(alloc_q_counter_out)] = {0}; 2840750e48c7SMatan Azrad 2841750e48c7SMatan Azrad if (!dcs) { 2842750e48c7SMatan Azrad rte_errno = ENOMEM; 2843750e48c7SMatan Azrad return NULL; 2844750e48c7SMatan Azrad } 2845750e48c7SMatan Azrad MLX5_SET(alloc_q_counter_in, in, opcode, MLX5_CMD_OP_ALLOC_Q_COUNTER); 2846750e48c7SMatan Azrad dcs->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out, 2847750e48c7SMatan Azrad sizeof(out)); 2848750e48c7SMatan Azrad if (!dcs->obj) { 28492d8dde8dSGregory Etelson DEVX_DRV_LOG(DEBUG, out, "create q counter set", NULL, 0); 2850750e48c7SMatan Azrad mlx5_free(dcs); 2851750e48c7SMatan Azrad return NULL; 2852750e48c7SMatan Azrad } 2853750e48c7SMatan Azrad dcs->id = MLX5_GET(alloc_q_counter_out, out, counter_set_id); 2854750e48c7SMatan Azrad return dcs; 2855750e48c7SMatan Azrad } 2856750e48c7SMatan Azrad 2857750e48c7SMatan Azrad /** 2858750e48c7SMatan Azrad * Query queue counters values. 2859750e48c7SMatan Azrad * 2860750e48c7SMatan Azrad * @param[in] dcs 2861750e48c7SMatan Azrad * devx object of the queue counter set. 2862750e48c7SMatan Azrad * @param[in] clear 2863750e48c7SMatan Azrad * Whether hardware should clear the counters after the query or not. 2864750e48c7SMatan Azrad * @param[out] out_of_buffers 2865750e48c7SMatan Azrad * Number of dropped occurred due to lack of WQE for the associated QPs/RQs. 2866750e48c7SMatan Azrad * 2867750e48c7SMatan Azrad * @return 2868750e48c7SMatan Azrad * 0 on success, a negative value otherwise. 2869750e48c7SMatan Azrad */ 2870750e48c7SMatan Azrad int 2871750e48c7SMatan Azrad mlx5_devx_cmd_queue_counter_query(struct mlx5_devx_obj *dcs, int clear, 2872750e48c7SMatan Azrad uint32_t *out_of_buffers) 2873750e48c7SMatan Azrad { 2874750e48c7SMatan Azrad uint32_t out[MLX5_ST_SZ_BYTES(query_q_counter_out)] = {0}; 2875750e48c7SMatan Azrad uint32_t in[MLX5_ST_SZ_DW(query_q_counter_in)] = {0}; 2876750e48c7SMatan Azrad int rc; 2877750e48c7SMatan Azrad 2878750e48c7SMatan Azrad MLX5_SET(query_q_counter_in, in, opcode, 2879750e48c7SMatan Azrad MLX5_CMD_OP_QUERY_Q_COUNTER); 2880750e48c7SMatan Azrad MLX5_SET(query_q_counter_in, in, op_mod, 0); 2881750e48c7SMatan Azrad MLX5_SET(query_q_counter_in, in, counter_set_id, dcs->id); 2882750e48c7SMatan Azrad MLX5_SET(query_q_counter_in, in, clear, !!clear); 2883750e48c7SMatan Azrad rc = mlx5_glue->devx_obj_query(dcs->obj, in, sizeof(in), out, 2884750e48c7SMatan Azrad sizeof(out)); 2885750e48c7SMatan Azrad if (rc) { 2886750e48c7SMatan Azrad DRV_LOG(ERR, "Failed to query devx q counter set - rc %d", rc); 2887750e48c7SMatan Azrad rte_errno = rc; 2888750e48c7SMatan Azrad return -rc; 2889750e48c7SMatan Azrad } 2890750e48c7SMatan Azrad *out_of_buffers = MLX5_GET(query_q_counter_out, out, out_of_buffer); 2891750e48c7SMatan Azrad return 0; 2892750e48c7SMatan Azrad } 2893178d8c50SDekel Peled 2894178d8c50SDekel Peled /** 2895178d8c50SDekel Peled * Create general object of type DEK using DevX API. 2896178d8c50SDekel Peled * 2897178d8c50SDekel Peled * @param[in] ctx 2898178d8c50SDekel Peled * Context returned from mlx5 open_device() glue function. 2899178d8c50SDekel Peled * @param [in] attr 2900178d8c50SDekel Peled * Pointer to DEK attributes structure. 2901178d8c50SDekel Peled * 2902178d8c50SDekel Peled * @return 2903178d8c50SDekel Peled * The DevX object created, NULL otherwise and rte_errno is set. 2904178d8c50SDekel Peled */ 2905178d8c50SDekel Peled struct mlx5_devx_obj * 2906178d8c50SDekel Peled mlx5_devx_cmd_create_dek_obj(void *ctx, struct mlx5_devx_dek_attr *attr) 2907178d8c50SDekel Peled { 2908178d8c50SDekel Peled uint32_t in[MLX5_ST_SZ_DW(create_dek_in)] = {0}; 2909178d8c50SDekel Peled uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 2910178d8c50SDekel Peled struct mlx5_devx_obj *dek_obj = NULL; 2911178d8c50SDekel Peled void *ptr = NULL, *key_addr = NULL; 2912178d8c50SDekel Peled 2913178d8c50SDekel Peled dek_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*dek_obj), 2914178d8c50SDekel Peled 0, SOCKET_ID_ANY); 2915178d8c50SDekel Peled if (dek_obj == NULL) { 2916178d8c50SDekel Peled DRV_LOG(ERR, "Failed to allocate DEK object data"); 2917178d8c50SDekel Peled rte_errno = ENOMEM; 2918178d8c50SDekel Peled return NULL; 2919178d8c50SDekel Peled } 2920178d8c50SDekel Peled ptr = MLX5_ADDR_OF(create_dek_in, in, hdr); 2921178d8c50SDekel Peled MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode, 2922178d8c50SDekel Peled MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 2923178d8c50SDekel Peled MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type, 2924178d8c50SDekel Peled MLX5_GENERAL_OBJ_TYPE_DEK); 2925178d8c50SDekel Peled ptr = MLX5_ADDR_OF(create_dek_in, in, dek); 2926178d8c50SDekel Peled MLX5_SET(dek, ptr, key_size, attr->key_size); 2927178d8c50SDekel Peled MLX5_SET(dek, ptr, has_keytag, attr->has_keytag); 2928178d8c50SDekel Peled MLX5_SET(dek, ptr, key_purpose, attr->key_purpose); 2929178d8c50SDekel Peled MLX5_SET(dek, ptr, pd, attr->pd); 2930178d8c50SDekel Peled MLX5_SET64(dek, ptr, opaque, attr->opaque); 2931178d8c50SDekel Peled key_addr = MLX5_ADDR_OF(dek, ptr, key); 2932178d8c50SDekel Peled memcpy(key_addr, (void *)(attr->key), MLX5_CRYPTO_KEY_MAX_SIZE); 2933178d8c50SDekel Peled dek_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 2934178d8c50SDekel Peled out, sizeof(out)); 2935178d8c50SDekel Peled if (dek_obj->obj == NULL) { 29362d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create DEK", NULL, 0); 2937178d8c50SDekel Peled mlx5_free(dek_obj); 2938178d8c50SDekel Peled return NULL; 2939178d8c50SDekel Peled } 2940178d8c50SDekel Peled dek_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 2941178d8c50SDekel Peled return dek_obj; 2942178d8c50SDekel Peled } 294321ca2494SDekel Peled 294421ca2494SDekel Peled /** 294521ca2494SDekel Peled * Create general object of type IMPORT_KEK using DevX API. 294621ca2494SDekel Peled * 294721ca2494SDekel Peled * @param[in] ctx 294821ca2494SDekel Peled * Context returned from mlx5 open_device() glue function. 294921ca2494SDekel Peled * @param [in] attr 295021ca2494SDekel Peled * Pointer to IMPORT_KEK attributes structure. 295121ca2494SDekel Peled * 295221ca2494SDekel Peled * @return 295321ca2494SDekel Peled * The DevX object created, NULL otherwise and rte_errno is set. 295421ca2494SDekel Peled */ 295521ca2494SDekel Peled struct mlx5_devx_obj * 295621ca2494SDekel Peled mlx5_devx_cmd_create_import_kek_obj(void *ctx, 295721ca2494SDekel Peled struct mlx5_devx_import_kek_attr *attr) 295821ca2494SDekel Peled { 295921ca2494SDekel Peled uint32_t in[MLX5_ST_SZ_DW(create_import_kek_in)] = {0}; 296021ca2494SDekel Peled uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 296121ca2494SDekel Peled struct mlx5_devx_obj *import_kek_obj = NULL; 296221ca2494SDekel Peled void *ptr = NULL, *key_addr = NULL; 296321ca2494SDekel Peled 296421ca2494SDekel Peled import_kek_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*import_kek_obj), 296521ca2494SDekel Peled 0, SOCKET_ID_ANY); 296621ca2494SDekel Peled if (import_kek_obj == NULL) { 296721ca2494SDekel Peled DRV_LOG(ERR, "Failed to allocate IMPORT_KEK object data"); 296821ca2494SDekel Peled rte_errno = ENOMEM; 296921ca2494SDekel Peled return NULL; 297021ca2494SDekel Peled } 297121ca2494SDekel Peled ptr = MLX5_ADDR_OF(create_import_kek_in, in, hdr); 297221ca2494SDekel Peled MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode, 297321ca2494SDekel Peled MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 297421ca2494SDekel Peled MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type, 297521ca2494SDekel Peled MLX5_GENERAL_OBJ_TYPE_IMPORT_KEK); 297621ca2494SDekel Peled ptr = MLX5_ADDR_OF(create_import_kek_in, in, import_kek); 297721ca2494SDekel Peled MLX5_SET(import_kek, ptr, key_size, attr->key_size); 297821ca2494SDekel Peled key_addr = MLX5_ADDR_OF(import_kek, ptr, key); 297921ca2494SDekel Peled memcpy(key_addr, (void *)(attr->key), MLX5_CRYPTO_KEY_MAX_SIZE); 298021ca2494SDekel Peled import_kek_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 298121ca2494SDekel Peled out, sizeof(out)); 298221ca2494SDekel Peled if (import_kek_obj->obj == NULL) { 29832d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create IMPORT_KEK", NULL, 0); 298421ca2494SDekel Peled mlx5_free(import_kek_obj); 298521ca2494SDekel Peled return NULL; 298621ca2494SDekel Peled } 298721ca2494SDekel Peled import_kek_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 298821ca2494SDekel Peled return import_kek_obj; 298921ca2494SDekel Peled } 299038e4780bSDekel Peled 299138e4780bSDekel Peled /** 2992abda4fd9SDekel Peled * Create general object of type CREDENTIAL using DevX API. 2993abda4fd9SDekel Peled * 2994abda4fd9SDekel Peled * @param[in] ctx 2995abda4fd9SDekel Peled * Context returned from mlx5 open_device() glue function. 2996abda4fd9SDekel Peled * @param [in] attr 2997abda4fd9SDekel Peled * Pointer to CREDENTIAL attributes structure. 2998abda4fd9SDekel Peled * 2999abda4fd9SDekel Peled * @return 3000abda4fd9SDekel Peled * The DevX object created, NULL otherwise and rte_errno is set. 3001abda4fd9SDekel Peled */ 3002abda4fd9SDekel Peled struct mlx5_devx_obj * 3003abda4fd9SDekel Peled mlx5_devx_cmd_create_credential_obj(void *ctx, 3004abda4fd9SDekel Peled struct mlx5_devx_credential_attr *attr) 3005abda4fd9SDekel Peled { 3006abda4fd9SDekel Peled uint32_t in[MLX5_ST_SZ_DW(create_credential_in)] = {0}; 3007abda4fd9SDekel Peled uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 3008abda4fd9SDekel Peled struct mlx5_devx_obj *credential_obj = NULL; 3009abda4fd9SDekel Peled void *ptr = NULL, *credential_addr = NULL; 3010abda4fd9SDekel Peled 3011abda4fd9SDekel Peled credential_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*credential_obj), 3012abda4fd9SDekel Peled 0, SOCKET_ID_ANY); 3013abda4fd9SDekel Peled if (credential_obj == NULL) { 3014abda4fd9SDekel Peled DRV_LOG(ERR, "Failed to allocate CREDENTIAL object data"); 3015abda4fd9SDekel Peled rte_errno = ENOMEM; 3016abda4fd9SDekel Peled return NULL; 3017abda4fd9SDekel Peled } 3018abda4fd9SDekel Peled ptr = MLX5_ADDR_OF(create_credential_in, in, hdr); 3019abda4fd9SDekel Peled MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode, 3020abda4fd9SDekel Peled MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 3021abda4fd9SDekel Peled MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type, 3022abda4fd9SDekel Peled MLX5_GENERAL_OBJ_TYPE_CREDENTIAL); 3023abda4fd9SDekel Peled ptr = MLX5_ADDR_OF(create_credential_in, in, credential); 3024abda4fd9SDekel Peled MLX5_SET(credential, ptr, credential_role, attr->credential_role); 3025abda4fd9SDekel Peled credential_addr = MLX5_ADDR_OF(credential, ptr, credential); 3026abda4fd9SDekel Peled memcpy(credential_addr, (void *)(attr->credential), 3027abda4fd9SDekel Peled MLX5_CRYPTO_CREDENTIAL_SIZE); 3028abda4fd9SDekel Peled credential_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 3029abda4fd9SDekel Peled out, sizeof(out)); 3030abda4fd9SDekel Peled if (credential_obj->obj == NULL) { 30312d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create CREDENTIAL", NULL, 0); 3032abda4fd9SDekel Peled mlx5_free(credential_obj); 3033abda4fd9SDekel Peled return NULL; 3034abda4fd9SDekel Peled } 3035abda4fd9SDekel Peled credential_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 3036abda4fd9SDekel Peled return credential_obj; 3037abda4fd9SDekel Peled } 3038abda4fd9SDekel Peled 3039abda4fd9SDekel Peled /** 304038e4780bSDekel Peled * Create general object of type CRYPTO_LOGIN using DevX API. 304138e4780bSDekel Peled * 304238e4780bSDekel Peled * @param[in] ctx 304338e4780bSDekel Peled * Context returned from mlx5 open_device() glue function. 304438e4780bSDekel Peled * @param [in] attr 304538e4780bSDekel Peled * Pointer to CRYPTO_LOGIN attributes structure. 304638e4780bSDekel Peled * 304738e4780bSDekel Peled * @return 304838e4780bSDekel Peled * The DevX object created, NULL otherwise and rte_errno is set. 304938e4780bSDekel Peled */ 305038e4780bSDekel Peled struct mlx5_devx_obj * 305138e4780bSDekel Peled mlx5_devx_cmd_create_crypto_login_obj(void *ctx, 305238e4780bSDekel Peled struct mlx5_devx_crypto_login_attr *attr) 305338e4780bSDekel Peled { 305438e4780bSDekel Peled uint32_t in[MLX5_ST_SZ_DW(create_crypto_login_in)] = {0}; 305538e4780bSDekel Peled uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 305638e4780bSDekel Peled struct mlx5_devx_obj *crypto_login_obj = NULL; 305738e4780bSDekel Peled void *ptr = NULL, *credential_addr = NULL; 305838e4780bSDekel Peled 305938e4780bSDekel Peled crypto_login_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*crypto_login_obj), 306038e4780bSDekel Peled 0, SOCKET_ID_ANY); 306138e4780bSDekel Peled if (crypto_login_obj == NULL) { 306238e4780bSDekel Peled DRV_LOG(ERR, "Failed to allocate CRYPTO_LOGIN object data"); 306338e4780bSDekel Peled rte_errno = ENOMEM; 306438e4780bSDekel Peled return NULL; 306538e4780bSDekel Peled } 306638e4780bSDekel Peled ptr = MLX5_ADDR_OF(create_crypto_login_in, in, hdr); 306738e4780bSDekel Peled MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode, 306838e4780bSDekel Peled MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 306938e4780bSDekel Peled MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type, 307038e4780bSDekel Peled MLX5_GENERAL_OBJ_TYPE_CRYPTO_LOGIN); 307138e4780bSDekel Peled ptr = MLX5_ADDR_OF(create_crypto_login_in, in, crypto_login); 307238e4780bSDekel Peled MLX5_SET(crypto_login, ptr, credential_pointer, 307338e4780bSDekel Peled attr->credential_pointer); 307438e4780bSDekel Peled MLX5_SET(crypto_login, ptr, session_import_kek_ptr, 307538e4780bSDekel Peled attr->session_import_kek_ptr); 307638e4780bSDekel Peled credential_addr = MLX5_ADDR_OF(crypto_login, ptr, credential); 307738e4780bSDekel Peled memcpy(credential_addr, (void *)(attr->credential), 3078abda4fd9SDekel Peled MLX5_CRYPTO_CREDENTIAL_SIZE); 307938e4780bSDekel Peled crypto_login_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 308038e4780bSDekel Peled out, sizeof(out)); 308138e4780bSDekel Peled if (crypto_login_obj->obj == NULL) { 30822d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create CRYPTO_LOGIN", NULL, 0); 308338e4780bSDekel Peled mlx5_free(crypto_login_obj); 308438e4780bSDekel Peled return NULL; 308538e4780bSDekel Peled } 308638e4780bSDekel Peled crypto_login_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 308738e4780bSDekel Peled return crypto_login_obj; 308838e4780bSDekel Peled } 3089cf5ac38dSRongwei Liu 3090cf5ac38dSRongwei Liu /** 3091cf5ac38dSRongwei Liu * Query LAG context. 3092cf5ac38dSRongwei Liu * 3093cf5ac38dSRongwei Liu * @param[in] ctx 3094cf5ac38dSRongwei Liu * Pointer to ibv_context, returned from mlx5dv_open_device. 3095cf5ac38dSRongwei Liu * @param[out] lag_ctx 3096cf5ac38dSRongwei Liu * Pointer to struct mlx5_devx_lag_context, to be set by the routine. 3097cf5ac38dSRongwei Liu * 3098cf5ac38dSRongwei Liu * @return 3099cf5ac38dSRongwei Liu * 0 on success, a negative value otherwise. 3100cf5ac38dSRongwei Liu */ 3101cf5ac38dSRongwei Liu int 3102cf5ac38dSRongwei Liu mlx5_devx_cmd_query_lag(void *ctx, 3103cf5ac38dSRongwei Liu struct mlx5_devx_lag_context *lag_ctx) 3104cf5ac38dSRongwei Liu { 3105cf5ac38dSRongwei Liu uint32_t in[MLX5_ST_SZ_DW(query_lag_in)] = {0}; 3106cf5ac38dSRongwei Liu uint32_t out[MLX5_ST_SZ_DW(query_lag_out)] = {0}; 3107cf5ac38dSRongwei Liu void *lctx; 3108cf5ac38dSRongwei Liu int rc; 3109cf5ac38dSRongwei Liu 3110cf5ac38dSRongwei Liu MLX5_SET(query_lag_in, in, opcode, MLX5_CMD_OP_QUERY_LAG); 3111cf5ac38dSRongwei Liu rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out, sizeof(out)); 3112cf5ac38dSRongwei Liu if (rc) 3113cf5ac38dSRongwei Liu goto error; 3114cf5ac38dSRongwei Liu lctx = MLX5_ADDR_OF(query_lag_out, out, context); 3115cf5ac38dSRongwei Liu lag_ctx->fdb_selection_mode = MLX5_GET(lag_context, lctx, 3116cf5ac38dSRongwei Liu fdb_selection_mode); 3117cf5ac38dSRongwei Liu lag_ctx->port_select_mode = MLX5_GET(lag_context, lctx, 3118cf5ac38dSRongwei Liu port_select_mode); 3119cf5ac38dSRongwei Liu lag_ctx->lag_state = MLX5_GET(lag_context, lctx, lag_state); 3120cf5ac38dSRongwei Liu lag_ctx->tx_remap_affinity_2 = MLX5_GET(lag_context, lctx, 3121cf5ac38dSRongwei Liu tx_remap_affinity_2); 3122cf5ac38dSRongwei Liu lag_ctx->tx_remap_affinity_1 = MLX5_GET(lag_context, lctx, 3123cf5ac38dSRongwei Liu tx_remap_affinity_1); 3124cf5ac38dSRongwei Liu return 0; 3125cf5ac38dSRongwei Liu error: 3126cf5ac38dSRongwei Liu rc = (rc > 0) ? -rc : rc; 3127cf5ac38dSRongwei Liu return rc; 3128cf5ac38dSRongwei Liu } 3129