11a2d8c3fSDekel Peled /* SPDX-License-Identifier: BSD-3-Clause 21a2d8c3fSDekel Peled * Copyright 2018 Mellanox Technologies, Ltd 31a2d8c3fSDekel Peled */ 47b4f1e6bSMatan Azrad 57b4f1e6bSMatan Azrad #include <unistd.h> 67b4f1e6bSMatan Azrad 77b4f1e6bSMatan Azrad #include <rte_errno.h> 87b4f1e6bSMatan Azrad #include <rte_malloc.h> 92aba9fc7SOphir Munk #include <rte_eal_paging.h> 107b4f1e6bSMatan Azrad 117b4f1e6bSMatan Azrad #include "mlx5_prm.h" 127b4f1e6bSMatan Azrad #include "mlx5_devx_cmds.h" 1325245d5dSShiri Kuzin #include "mlx5_common_log.h" 1466914d19SSuanming Mou #include "mlx5_malloc.h" 157b4f1e6bSMatan Azrad 16b0067860SGregory Etelson /* FW writes status value to the OUT buffer at offset 00H */ 17b0067860SGregory Etelson #define MLX5_FW_STATUS(o) MLX5_GET(general_obj_out_cmd_hdr, (o), status) 18b0067860SGregory Etelson /* FW writes syndrome value to the OUT buffer at offset 04H */ 19b0067860SGregory Etelson #define MLX5_FW_SYNDROME(o) MLX5_GET(general_obj_out_cmd_hdr, (o), syndrome) 20b0067860SGregory Etelson 21b0067860SGregory Etelson #define MLX5_DEVX_ERR_RC(x) ((x) > 0 ? -(x) : ((x) < 0 ? (x) : -1)) 22b0067860SGregory Etelson 232d8dde8dSGregory Etelson #define DEVX_DRV_LOG(level, out, reason, param, value) \ 242d8dde8dSGregory Etelson do { \ 252d8dde8dSGregory Etelson /* \ 262d8dde8dSGregory Etelson * Some (old) GCC compilers like 7.5.0 and aarch64 GCC 7.1-2017.08 \ 272d8dde8dSGregory Etelson * do not expand correctly when the macro invoked when the `param` \ 282d8dde8dSGregory Etelson * is `NULL`. \ 292d8dde8dSGregory Etelson * Use `local_param` to avoid direct `NULL` expansion. \ 302d8dde8dSGregory Etelson */ \ 312d8dde8dSGregory Etelson const char *local_param = (const char *)param; \ 322d8dde8dSGregory Etelson \ 332d8dde8dSGregory Etelson rte_errno = errno; \ 342d8dde8dSGregory Etelson if (!local_param) { \ 352d8dde8dSGregory Etelson DRV_LOG(level, \ 362d8dde8dSGregory Etelson "DevX %s failed errno=%d status=%#x syndrome=%#x", \ 372d8dde8dSGregory Etelson (reason), errno, MLX5_FW_STATUS((out)), \ 382d8dde8dSGregory Etelson MLX5_FW_SYNDROME((out))); \ 392d8dde8dSGregory Etelson } else { \ 402d8dde8dSGregory Etelson DRV_LOG(level, \ 412d8dde8dSGregory Etelson "DevX %s %s=%#X failed errno=%d status=%#x syndrome=%#x",\ 422d8dde8dSGregory Etelson (reason), local_param, (value), errno, \ 432d8dde8dSGregory Etelson MLX5_FW_STATUS((out)), MLX5_FW_SYNDROME((out))); \ 442d8dde8dSGregory Etelson } \ 452d8dde8dSGregory Etelson } while (0) 46b0067860SGregory Etelson 479c410b28SViacheslav Ovsiienko static void * 489c410b28SViacheslav Ovsiienko mlx5_devx_get_hca_cap(void *ctx, uint32_t *in, uint32_t *out, 499c410b28SViacheslav Ovsiienko int *err, uint32_t flags) 509c410b28SViacheslav Ovsiienko { 519c410b28SViacheslav Ovsiienko const size_t size_in = MLX5_ST_SZ_DW(query_hca_cap_in) * sizeof(int); 529c410b28SViacheslav Ovsiienko const size_t size_out = MLX5_ST_SZ_DW(query_hca_cap_out) * sizeof(int); 53b0067860SGregory Etelson int rc; 549c410b28SViacheslav Ovsiienko 559c410b28SViacheslav Ovsiienko memset(in, 0, size_in); 569c410b28SViacheslav Ovsiienko memset(out, 0, size_out); 579c410b28SViacheslav Ovsiienko MLX5_SET(query_hca_cap_in, in, opcode, MLX5_CMD_OP_QUERY_HCA_CAP); 589c410b28SViacheslav Ovsiienko MLX5_SET(query_hca_cap_in, in, op_mod, flags); 599c410b28SViacheslav Ovsiienko rc = mlx5_glue->devx_general_cmd(ctx, in, size_in, out, size_out); 60b0067860SGregory Etelson if (rc || MLX5_FW_STATUS(out)) { 612d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "HCA capabilities", "func", flags >> 1); 629c410b28SViacheslav Ovsiienko if (err) 63b0067860SGregory Etelson *err = MLX5_DEVX_ERR_RC(rc); 649c410b28SViacheslav Ovsiienko return NULL; 659c410b28SViacheslav Ovsiienko } 669c410b28SViacheslav Ovsiienko if (err) 67b0067860SGregory Etelson *err = 0; 689c410b28SViacheslav Ovsiienko return MLX5_ADDR_OF(query_hca_cap_out, out, capability); 699c410b28SViacheslav Ovsiienko } 709c410b28SViacheslav Ovsiienko 717b4f1e6bSMatan Azrad /** 72bb7ef9a9SViacheslav Ovsiienko * Perform read access to the registers. Reads data from register 73bb7ef9a9SViacheslav Ovsiienko * and writes ones to the specified buffer. 74bb7ef9a9SViacheslav Ovsiienko * 75bb7ef9a9SViacheslav Ovsiienko * @param[in] ctx 76bb7ef9a9SViacheslav Ovsiienko * Context returned from mlx5 open_device() glue function. 77bb7ef9a9SViacheslav Ovsiienko * @param[in] reg_id 78bb7ef9a9SViacheslav Ovsiienko * Register identifier according to the PRM. 79bb7ef9a9SViacheslav Ovsiienko * @param[in] arg 80bb7ef9a9SViacheslav Ovsiienko * Register access auxiliary parameter according to the PRM. 81bb7ef9a9SViacheslav Ovsiienko * @param[out] data 82bb7ef9a9SViacheslav Ovsiienko * Pointer to the buffer to store read data. 83bb7ef9a9SViacheslav Ovsiienko * @param[in] dw_cnt 84bb7ef9a9SViacheslav Ovsiienko * Buffer size in double words. 85bb7ef9a9SViacheslav Ovsiienko * 86bb7ef9a9SViacheslav Ovsiienko * @return 87bb7ef9a9SViacheslav Ovsiienko * 0 on success, a negative value otherwise. 88bb7ef9a9SViacheslav Ovsiienko */ 89bb7ef9a9SViacheslav Ovsiienko int 90bb7ef9a9SViacheslav Ovsiienko mlx5_devx_cmd_register_read(void *ctx, uint16_t reg_id, uint32_t arg, 91bb7ef9a9SViacheslav Ovsiienko uint32_t *data, uint32_t dw_cnt) 92bb7ef9a9SViacheslav Ovsiienko { 93bb7ef9a9SViacheslav Ovsiienko uint32_t in[MLX5_ST_SZ_DW(access_register_in)] = {0}; 94bb7ef9a9SViacheslav Ovsiienko uint32_t out[MLX5_ST_SZ_DW(access_register_out) + 95bb7ef9a9SViacheslav Ovsiienko MLX5_ACCESS_REGISTER_DATA_DWORD_MAX] = {0}; 96b0067860SGregory Etelson int rc; 97bb7ef9a9SViacheslav Ovsiienko 98bb7ef9a9SViacheslav Ovsiienko MLX5_ASSERT(data && dw_cnt); 99bb7ef9a9SViacheslav Ovsiienko MLX5_ASSERT(dw_cnt <= MLX5_ACCESS_REGISTER_DATA_DWORD_MAX); 100bb7ef9a9SViacheslav Ovsiienko if (dw_cnt > MLX5_ACCESS_REGISTER_DATA_DWORD_MAX) { 101bb7ef9a9SViacheslav Ovsiienko DRV_LOG(ERR, "Not enough buffer for register read data"); 102bb7ef9a9SViacheslav Ovsiienko return -1; 103bb7ef9a9SViacheslav Ovsiienko } 104bb7ef9a9SViacheslav Ovsiienko MLX5_SET(access_register_in, in, opcode, 105bb7ef9a9SViacheslav Ovsiienko MLX5_CMD_OP_ACCESS_REGISTER_USER); 106bb7ef9a9SViacheslav Ovsiienko MLX5_SET(access_register_in, in, op_mod, 107bb7ef9a9SViacheslav Ovsiienko MLX5_ACCESS_REGISTER_IN_OP_MOD_READ); 108bb7ef9a9SViacheslav Ovsiienko MLX5_SET(access_register_in, in, register_id, reg_id); 109bb7ef9a9SViacheslav Ovsiienko MLX5_SET(access_register_in, in, argument, arg); 110bb7ef9a9SViacheslav Ovsiienko rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out, 111dd9e9d54SDekel Peled MLX5_ST_SZ_BYTES(access_register_out) + 112dd9e9d54SDekel Peled sizeof(uint32_t) * dw_cnt); 113b0067860SGregory Etelson if (rc || MLX5_FW_STATUS(out)) { 1146b3c6721SGregory Etelson DEVX_DRV_LOG(DEBUG, out, "read access", "NIC register", reg_id); 115b0067860SGregory Etelson return MLX5_DEVX_ERR_RC(rc); 116bb7ef9a9SViacheslav Ovsiienko } 117bb7ef9a9SViacheslav Ovsiienko memcpy(data, &out[MLX5_ST_SZ_DW(access_register_out)], 118bb7ef9a9SViacheslav Ovsiienko dw_cnt * sizeof(uint32_t)); 119bb7ef9a9SViacheslav Ovsiienko return 0; 120bb7ef9a9SViacheslav Ovsiienko } 121bb7ef9a9SViacheslav Ovsiienko 122bb7ef9a9SViacheslav Ovsiienko /** 1231a2d8c3fSDekel Peled * Perform write access to the registers. 1241a2d8c3fSDekel Peled * 1251a2d8c3fSDekel Peled * @param[in] ctx 1261a2d8c3fSDekel Peled * Context returned from mlx5 open_device() glue function. 1271a2d8c3fSDekel Peled * @param[in] reg_id 1281a2d8c3fSDekel Peled * Register identifier according to the PRM. 1291a2d8c3fSDekel Peled * @param[in] arg 1301a2d8c3fSDekel Peled * Register access auxiliary parameter according to the PRM. 1311a2d8c3fSDekel Peled * @param[out] data 1321a2d8c3fSDekel Peled * Pointer to the buffer containing data to write. 1331a2d8c3fSDekel Peled * @param[in] dw_cnt 1341a2d8c3fSDekel Peled * Buffer size in double words (32bit units). 1351a2d8c3fSDekel Peled * 1361a2d8c3fSDekel Peled * @return 1371a2d8c3fSDekel Peled * 0 on success, a negative value otherwise. 1381a2d8c3fSDekel Peled */ 1391a2d8c3fSDekel Peled int 1401a2d8c3fSDekel Peled mlx5_devx_cmd_register_write(void *ctx, uint16_t reg_id, uint32_t arg, 1411a2d8c3fSDekel Peled uint32_t *data, uint32_t dw_cnt) 1421a2d8c3fSDekel Peled { 1431a2d8c3fSDekel Peled uint32_t in[MLX5_ST_SZ_DW(access_register_in) + 1441a2d8c3fSDekel Peled MLX5_ACCESS_REGISTER_DATA_DWORD_MAX] = {0}; 1451a2d8c3fSDekel Peled uint32_t out[MLX5_ST_SZ_DW(access_register_out)] = {0}; 146b0067860SGregory Etelson int rc; 1471a2d8c3fSDekel Peled void *ptr; 1481a2d8c3fSDekel Peled 1491a2d8c3fSDekel Peled MLX5_ASSERT(data && dw_cnt); 1501a2d8c3fSDekel Peled MLX5_ASSERT(dw_cnt <= MLX5_ACCESS_REGISTER_DATA_DWORD_MAX); 1511a2d8c3fSDekel Peled if (dw_cnt > MLX5_ACCESS_REGISTER_DATA_DWORD_MAX) { 1521a2d8c3fSDekel Peled DRV_LOG(ERR, "Data to write exceeds max size"); 1531a2d8c3fSDekel Peled return -1; 1541a2d8c3fSDekel Peled } 1551a2d8c3fSDekel Peled MLX5_SET(access_register_in, in, opcode, 1561a2d8c3fSDekel Peled MLX5_CMD_OP_ACCESS_REGISTER_USER); 1571a2d8c3fSDekel Peled MLX5_SET(access_register_in, in, op_mod, 1581a2d8c3fSDekel Peled MLX5_ACCESS_REGISTER_IN_OP_MOD_WRITE); 1591a2d8c3fSDekel Peled MLX5_SET(access_register_in, in, register_id, reg_id); 1601a2d8c3fSDekel Peled MLX5_SET(access_register_in, in, argument, arg); 1611a2d8c3fSDekel Peled ptr = MLX5_ADDR_OF(access_register_in, in, register_data); 1621a2d8c3fSDekel Peled memcpy(ptr, data, dw_cnt * sizeof(uint32_t)); 1631a2d8c3fSDekel Peled rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out, sizeof(out)); 164b0067860SGregory Etelson if (rc || MLX5_FW_STATUS(out)) { 1652d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "write access", "NIC register", reg_id); 166b0067860SGregory Etelson return MLX5_DEVX_ERR_RC(rc); 167b0067860SGregory Etelson } 1681a2d8c3fSDekel Peled rc = mlx5_glue->devx_general_cmd(ctx, in, 1691a2d8c3fSDekel Peled MLX5_ST_SZ_BYTES(access_register_in) + 1701a2d8c3fSDekel Peled dw_cnt * sizeof(uint32_t), 1711a2d8c3fSDekel Peled out, sizeof(out)); 172b0067860SGregory Etelson if (rc || MLX5_FW_STATUS(out)) { 1732d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "write access", "NIC register", reg_id); 174b0067860SGregory Etelson return MLX5_DEVX_ERR_RC(rc); 1751a2d8c3fSDekel Peled } 1761a2d8c3fSDekel Peled return 0; 1771a2d8c3fSDekel Peled } 1781a2d8c3fSDekel Peled 1794d368e1dSXiaoyu Min struct mlx5_devx_obj * 1804d368e1dSXiaoyu Min mlx5_devx_cmd_flow_counter_alloc_general(void *ctx, 1814d368e1dSXiaoyu Min struct mlx5_devx_counter_attr *attr) 1824d368e1dSXiaoyu Min { 1834d368e1dSXiaoyu Min struct mlx5_devx_obj *dcs = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*dcs), 1844d368e1dSXiaoyu Min 0, SOCKET_ID_ANY); 1854d368e1dSXiaoyu Min uint32_t in[MLX5_ST_SZ_DW(alloc_flow_counter_in)] = {0}; 1864d368e1dSXiaoyu Min uint32_t out[MLX5_ST_SZ_DW(alloc_flow_counter_out)] = {0}; 1874d368e1dSXiaoyu Min 1884d368e1dSXiaoyu Min if (!dcs) { 1894d368e1dSXiaoyu Min rte_errno = ENOMEM; 1904d368e1dSXiaoyu Min return NULL; 1914d368e1dSXiaoyu Min } 1924d368e1dSXiaoyu Min MLX5_SET(alloc_flow_counter_in, in, opcode, 1934d368e1dSXiaoyu Min MLX5_CMD_OP_ALLOC_FLOW_COUNTER); 1944d368e1dSXiaoyu Min if (attr->bulk_log_max_alloc) 1954d368e1dSXiaoyu Min MLX5_SET(alloc_flow_counter_in, in, flow_counter_bulk_log_size, 1964d368e1dSXiaoyu Min attr->flow_counter_bulk_log_size); 1974d368e1dSXiaoyu Min else 1984d368e1dSXiaoyu Min MLX5_SET(alloc_flow_counter_in, in, flow_counter_bulk, 1994d368e1dSXiaoyu Min attr->bulk_n_128); 2004d368e1dSXiaoyu Min if (attr->pd_valid) 2014d368e1dSXiaoyu Min MLX5_SET(alloc_flow_counter_in, in, pd, attr->pd); 2024d368e1dSXiaoyu Min dcs->obj = mlx5_glue->devx_obj_create(ctx, in, 2034d368e1dSXiaoyu Min sizeof(in), out, sizeof(out)); 2044d368e1dSXiaoyu Min if (!dcs->obj) { 2054d368e1dSXiaoyu Min DRV_LOG(ERR, "Can't allocate counters - error %d", errno); 2064d368e1dSXiaoyu Min rte_errno = errno; 2074d368e1dSXiaoyu Min mlx5_free(dcs); 2084d368e1dSXiaoyu Min return NULL; 2094d368e1dSXiaoyu Min } 2104d368e1dSXiaoyu Min dcs->id = MLX5_GET(alloc_flow_counter_out, out, flow_counter_id); 2114d368e1dSXiaoyu Min return dcs; 2124d368e1dSXiaoyu Min } 2134d368e1dSXiaoyu Min 2141a2d8c3fSDekel Peled /** 2157b4f1e6bSMatan Azrad * Allocate flow counters via devx interface. 2167b4f1e6bSMatan Azrad * 2177b4f1e6bSMatan Azrad * @param[in] ctx 218e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 2197b4f1e6bSMatan Azrad * @param dcs 2207b4f1e6bSMatan Azrad * Pointer to counters properties structure to be filled by the routine. 2217b4f1e6bSMatan Azrad * @param bulk_n_128 2227b4f1e6bSMatan Azrad * Bulk counter numbers in 128 counters units. 2237b4f1e6bSMatan Azrad * 2247b4f1e6bSMatan Azrad * @return 2257b4f1e6bSMatan Azrad * Pointer to counter object on success, a negative value otherwise and 2267b4f1e6bSMatan Azrad * rte_errno is set. 2277b4f1e6bSMatan Azrad */ 2287b4f1e6bSMatan Azrad struct mlx5_devx_obj * 229e09d350eSOphir Munk mlx5_devx_cmd_flow_counter_alloc(void *ctx, uint32_t bulk_n_128) 2307b4f1e6bSMatan Azrad { 23166914d19SSuanming Mou struct mlx5_devx_obj *dcs = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*dcs), 23266914d19SSuanming Mou 0, SOCKET_ID_ANY); 2337b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(alloc_flow_counter_in)] = {0}; 2347b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(alloc_flow_counter_out)] = {0}; 2357b4f1e6bSMatan Azrad 2367b4f1e6bSMatan Azrad if (!dcs) { 2377b4f1e6bSMatan Azrad rte_errno = ENOMEM; 2387b4f1e6bSMatan Azrad return NULL; 2397b4f1e6bSMatan Azrad } 2407b4f1e6bSMatan Azrad MLX5_SET(alloc_flow_counter_in, in, opcode, 2417b4f1e6bSMatan Azrad MLX5_CMD_OP_ALLOC_FLOW_COUNTER); 2427b4f1e6bSMatan Azrad MLX5_SET(alloc_flow_counter_in, in, flow_counter_bulk, bulk_n_128); 2437b4f1e6bSMatan Azrad dcs->obj = mlx5_glue->devx_obj_create(ctx, in, 2447b4f1e6bSMatan Azrad sizeof(in), out, sizeof(out)); 2457b4f1e6bSMatan Azrad if (!dcs->obj) { 2462d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "allocate counters", NULL, 0); 24766914d19SSuanming Mou mlx5_free(dcs); 2487b4f1e6bSMatan Azrad return NULL; 2497b4f1e6bSMatan Azrad } 2507b4f1e6bSMatan Azrad dcs->id = MLX5_GET(alloc_flow_counter_out, out, flow_counter_id); 2517b4f1e6bSMatan Azrad return dcs; 2527b4f1e6bSMatan Azrad } 2537b4f1e6bSMatan Azrad 2547b4f1e6bSMatan Azrad /** 2557b4f1e6bSMatan Azrad * Query flow counters values. 2567b4f1e6bSMatan Azrad * 2577b4f1e6bSMatan Azrad * @param[in] dcs 2587b4f1e6bSMatan Azrad * devx object that was obtained from mlx5_devx_cmd_fc_alloc. 2597b4f1e6bSMatan Azrad * @param[in] clear 2607b4f1e6bSMatan Azrad * Whether hardware should clear the counters after the query or not. 2617b4f1e6bSMatan Azrad * @param[in] n_counters 2627b4f1e6bSMatan Azrad * 0 in case of 1 counter to read, otherwise the counter number to read. 2637b4f1e6bSMatan Azrad * @param pkts 2647b4f1e6bSMatan Azrad * The number of packets that matched the flow. 2657b4f1e6bSMatan Azrad * @param bytes 2667b4f1e6bSMatan Azrad * The number of bytes that matched the flow. 2677b4f1e6bSMatan Azrad * @param mkey 2687b4f1e6bSMatan Azrad * The mkey key for batch query. 2697b4f1e6bSMatan Azrad * @param addr 2707b4f1e6bSMatan Azrad * The address in the mkey range for batch query. 2717b4f1e6bSMatan Azrad * @param cmd_comp 2727b4f1e6bSMatan Azrad * The completion object for asynchronous batch query. 2737b4f1e6bSMatan Azrad * @param async_id 2747b4f1e6bSMatan Azrad * The ID to be returned in the asynchronous batch query response. 2757b4f1e6bSMatan Azrad * 2767b4f1e6bSMatan Azrad * @return 2777b4f1e6bSMatan Azrad * 0 on success, a negative value otherwise. 2787b4f1e6bSMatan Azrad */ 2797b4f1e6bSMatan Azrad int 2807b4f1e6bSMatan Azrad mlx5_devx_cmd_flow_counter_query(struct mlx5_devx_obj *dcs, 2817b4f1e6bSMatan Azrad int clear, uint32_t n_counters, 2827b4f1e6bSMatan Azrad uint64_t *pkts, uint64_t *bytes, 2837b4f1e6bSMatan Azrad uint32_t mkey, void *addr, 284e09d350eSOphir Munk void *cmd_comp, 2857b4f1e6bSMatan Azrad uint64_t async_id) 2867b4f1e6bSMatan Azrad { 2877b4f1e6bSMatan Azrad int out_len = MLX5_ST_SZ_BYTES(query_flow_counter_out) + 2887b4f1e6bSMatan Azrad MLX5_ST_SZ_BYTES(traffic_counter); 2897b4f1e6bSMatan Azrad uint32_t out[out_len]; 2907b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(query_flow_counter_in)] = {0}; 2917b4f1e6bSMatan Azrad void *stats; 2927b4f1e6bSMatan Azrad int rc; 2937b4f1e6bSMatan Azrad 2947b4f1e6bSMatan Azrad MLX5_SET(query_flow_counter_in, in, opcode, 2957b4f1e6bSMatan Azrad MLX5_CMD_OP_QUERY_FLOW_COUNTER); 2967b4f1e6bSMatan Azrad MLX5_SET(query_flow_counter_in, in, op_mod, 0); 2977b4f1e6bSMatan Azrad MLX5_SET(query_flow_counter_in, in, flow_counter_id, dcs->id); 2987b4f1e6bSMatan Azrad MLX5_SET(query_flow_counter_in, in, clear, !!clear); 2997b4f1e6bSMatan Azrad 3007b4f1e6bSMatan Azrad if (n_counters) { 3017b4f1e6bSMatan Azrad MLX5_SET(query_flow_counter_in, in, num_of_counters, 3027b4f1e6bSMatan Azrad n_counters); 3037b4f1e6bSMatan Azrad MLX5_SET(query_flow_counter_in, in, dump_to_memory, 1); 3047b4f1e6bSMatan Azrad MLX5_SET(query_flow_counter_in, in, mkey, mkey); 3057b4f1e6bSMatan Azrad MLX5_SET64(query_flow_counter_in, in, address, 3067b4f1e6bSMatan Azrad (uint64_t)(uintptr_t)addr); 3077b4f1e6bSMatan Azrad } 3087b4f1e6bSMatan Azrad if (!cmd_comp) 3097b4f1e6bSMatan Azrad rc = mlx5_glue->devx_obj_query(dcs->obj, in, sizeof(in), out, 3107b4f1e6bSMatan Azrad out_len); 3117b4f1e6bSMatan Azrad else 3127b4f1e6bSMatan Azrad rc = mlx5_glue->devx_obj_query_async(dcs->obj, in, sizeof(in), 3137b4f1e6bSMatan Azrad out_len, async_id, 3147b4f1e6bSMatan Azrad cmd_comp); 3157b4f1e6bSMatan Azrad if (rc) { 3167b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to query devx counters with rc %d", rc); 3177b4f1e6bSMatan Azrad rte_errno = rc; 3187b4f1e6bSMatan Azrad return -rc; 3197b4f1e6bSMatan Azrad } 3207b4f1e6bSMatan Azrad if (!n_counters) { 3217b4f1e6bSMatan Azrad stats = MLX5_ADDR_OF(query_flow_counter_out, 3227b4f1e6bSMatan Azrad out, flow_statistics); 3237b4f1e6bSMatan Azrad *pkts = MLX5_GET64(traffic_counter, stats, packets); 3247b4f1e6bSMatan Azrad *bytes = MLX5_GET64(traffic_counter, stats, octets); 3257b4f1e6bSMatan Azrad } 3267b4f1e6bSMatan Azrad return 0; 3277b4f1e6bSMatan Azrad } 3287b4f1e6bSMatan Azrad 3297b4f1e6bSMatan Azrad /** 3307b4f1e6bSMatan Azrad * Create a new mkey. 3317b4f1e6bSMatan Azrad * 3327b4f1e6bSMatan Azrad * @param[in] ctx 333e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 3347b4f1e6bSMatan Azrad * @param[in] attr 3357b4f1e6bSMatan Azrad * Attributes of the requested mkey. 3367b4f1e6bSMatan Azrad * 3377b4f1e6bSMatan Azrad * @return 3387b4f1e6bSMatan Azrad * Pointer to Devx mkey on success, a negative value otherwise and rte_errno 3397b4f1e6bSMatan Azrad * is set. 3407b4f1e6bSMatan Azrad */ 3417b4f1e6bSMatan Azrad struct mlx5_devx_obj * 342e09d350eSOphir Munk mlx5_devx_cmd_mkey_create(void *ctx, 3437b4f1e6bSMatan Azrad struct mlx5_devx_mkey_attr *attr) 3447b4f1e6bSMatan Azrad { 34553ec4db0SMatan Azrad struct mlx5_klm *klm_array = attr->klm_array; 34653ec4db0SMatan Azrad int klm_num = attr->klm_num; 34753ec4db0SMatan Azrad int in_size_dw = MLX5_ST_SZ_DW(create_mkey_in) + 34853ec4db0SMatan Azrad (klm_num ? RTE_ALIGN(klm_num, 4) : 0) * MLX5_ST_SZ_DW(klm); 34953ec4db0SMatan Azrad uint32_t in[in_size_dw]; 3507b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(create_mkey_out)] = {0}; 3517b4f1e6bSMatan Azrad void *mkc; 35266914d19SSuanming Mou struct mlx5_devx_obj *mkey = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*mkey), 35366914d19SSuanming Mou 0, SOCKET_ID_ANY); 3547b4f1e6bSMatan Azrad size_t pgsize; 3557b4f1e6bSMatan Azrad uint32_t translation_size; 3567b4f1e6bSMatan Azrad 3577b4f1e6bSMatan Azrad if (!mkey) { 3587b4f1e6bSMatan Azrad rte_errno = ENOMEM; 3597b4f1e6bSMatan Azrad return NULL; 3607b4f1e6bSMatan Azrad } 36153ec4db0SMatan Azrad memset(in, 0, in_size_dw * 4); 3622aba9fc7SOphir Munk pgsize = rte_mem_page_size(); 3632aba9fc7SOphir Munk if (pgsize == (size_t)-1) { 3642aba9fc7SOphir Munk mlx5_free(mkey); 3652aba9fc7SOphir Munk DRV_LOG(ERR, "Failed to get page size"); 3662aba9fc7SOphir Munk rte_errno = ENOMEM; 3672aba9fc7SOphir Munk return NULL; 3682aba9fc7SOphir Munk } 3697b4f1e6bSMatan Azrad MLX5_SET(create_mkey_in, in, opcode, MLX5_CMD_OP_CREATE_MKEY); 37053ec4db0SMatan Azrad mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry); 37153ec4db0SMatan Azrad if (klm_num > 0) { 37253ec4db0SMatan Azrad int i; 37353ec4db0SMatan Azrad uint8_t *klm = (uint8_t *)MLX5_ADDR_OF(create_mkey_in, in, 37453ec4db0SMatan Azrad klm_pas_mtt); 37553ec4db0SMatan Azrad translation_size = RTE_ALIGN(klm_num, 4); 37653ec4db0SMatan Azrad for (i = 0; i < klm_num; i++) { 37753ec4db0SMatan Azrad MLX5_SET(klm, klm, byte_count, klm_array[i].byte_count); 37853ec4db0SMatan Azrad MLX5_SET(klm, klm, mkey, klm_array[i].mkey); 37953ec4db0SMatan Azrad MLX5_SET64(klm, klm, address, klm_array[i].address); 38053ec4db0SMatan Azrad klm += MLX5_ST_SZ_BYTES(klm); 38153ec4db0SMatan Azrad } 38253ec4db0SMatan Azrad for (; i < (int)translation_size; i++) { 38353ec4db0SMatan Azrad MLX5_SET(klm, klm, mkey, 0x0); 38453ec4db0SMatan Azrad MLX5_SET64(klm, klm, address, 0x0); 38553ec4db0SMatan Azrad klm += MLX5_ST_SZ_BYTES(klm); 38653ec4db0SMatan Azrad } 38753ec4db0SMatan Azrad MLX5_SET(mkc, mkc, access_mode_1_0, attr->log_entity_size ? 38853ec4db0SMatan Azrad MLX5_MKC_ACCESS_MODE_KLM_FBS : 38953ec4db0SMatan Azrad MLX5_MKC_ACCESS_MODE_KLM); 39053ec4db0SMatan Azrad MLX5_SET(mkc, mkc, log_page_size, attr->log_entity_size); 39153ec4db0SMatan Azrad } else { 39253ec4db0SMatan Azrad translation_size = (RTE_ALIGN(attr->size, pgsize) * 8) / 16; 39353ec4db0SMatan Azrad MLX5_SET(mkc, mkc, access_mode_1_0, MLX5_MKC_ACCESS_MODE_MTT); 39453ec4db0SMatan Azrad MLX5_SET(mkc, mkc, log_page_size, rte_log2_u32(pgsize)); 39553ec4db0SMatan Azrad } 3967b4f1e6bSMatan Azrad MLX5_SET(create_mkey_in, in, translations_octword_actual_size, 3977b4f1e6bSMatan Azrad translation_size); 3987b4f1e6bSMatan Azrad MLX5_SET(create_mkey_in, in, mkey_umem_id, attr->umem_id); 39953ec4db0SMatan Azrad MLX5_SET(create_mkey_in, in, pg_access, attr->pg_access); 4007b4f1e6bSMatan Azrad MLX5_SET(mkc, mkc, lw, 0x1); 4017b4f1e6bSMatan Azrad MLX5_SET(mkc, mkc, lr, 0x1); 4020111a74eSDekel Peled if (attr->set_remote_rw) { 4030111a74eSDekel Peled MLX5_SET(mkc, mkc, rw, 0x1); 4040111a74eSDekel Peled MLX5_SET(mkc, mkc, rr, 0x1); 4050111a74eSDekel Peled } 4067b4f1e6bSMatan Azrad MLX5_SET(mkc, mkc, qpn, 0xffffff); 4077b4f1e6bSMatan Azrad MLX5_SET(mkc, mkc, pd, attr->pd); 4087b4f1e6bSMatan Azrad MLX5_SET(mkc, mkc, mkey_7_0, attr->umem_id & 0xFF); 409f2054291SSuanming Mou MLX5_SET(mkc, mkc, umr_en, attr->umr_en); 4107b4f1e6bSMatan Azrad MLX5_SET(mkc, mkc, translations_octword_size, translation_size); 411e82ddd28STal Shnaiderman MLX5_SET(mkc, mkc, relaxed_ordering_write, 412e82ddd28STal Shnaiderman attr->relaxed_ordering_write); 413f002358cSMichael Baum MLX5_SET(mkc, mkc, relaxed_ordering_read, attr->relaxed_ordering_read); 4147b4f1e6bSMatan Azrad MLX5_SET64(mkc, mkc, start_addr, attr->addr); 4157b4f1e6bSMatan Azrad MLX5_SET64(mkc, mkc, len, attr->size); 4160111a74eSDekel Peled MLX5_SET(mkc, mkc, crypto_en, attr->crypto_en); 4170111a74eSDekel Peled if (attr->crypto_en) { 4180111a74eSDekel Peled MLX5_SET(mkc, mkc, bsf_en, attr->crypto_en); 4190111a74eSDekel Peled MLX5_SET(mkc, mkc, bsf_octword_size, 4); 4200111a74eSDekel Peled } 42153ec4db0SMatan Azrad mkey->obj = mlx5_glue->devx_obj_create(ctx, in, in_size_dw * 4, out, 4227b4f1e6bSMatan Azrad sizeof(out)); 4237b4f1e6bSMatan Azrad if (!mkey->obj) { 4242d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, klm_num ? "create indirect mkey" 4252d8dde8dSGregory Etelson : "create direct key", NULL, 0); 42666914d19SSuanming Mou mlx5_free(mkey); 4277b4f1e6bSMatan Azrad return NULL; 4287b4f1e6bSMatan Azrad } 4297b4f1e6bSMatan Azrad mkey->id = MLX5_GET(create_mkey_out, out, mkey_index); 4307b4f1e6bSMatan Azrad mkey->id = (mkey->id << 8) | (attr->umem_id & 0xFF); 4317b4f1e6bSMatan Azrad return mkey; 4327b4f1e6bSMatan Azrad } 4337b4f1e6bSMatan Azrad 4347b4f1e6bSMatan Azrad /** 4357b4f1e6bSMatan Azrad * Get status of devx command response. 4367b4f1e6bSMatan Azrad * Mainly used for asynchronous commands. 4377b4f1e6bSMatan Azrad * 4387b4f1e6bSMatan Azrad * @param[in] out 4397b4f1e6bSMatan Azrad * The out response buffer. 4407b4f1e6bSMatan Azrad * 4417b4f1e6bSMatan Azrad * @return 4427b4f1e6bSMatan Azrad * 0 on success, non-zero value otherwise. 4437b4f1e6bSMatan Azrad */ 4447b4f1e6bSMatan Azrad int 4457b4f1e6bSMatan Azrad mlx5_devx_get_out_command_status(void *out) 4467b4f1e6bSMatan Azrad { 4477b4f1e6bSMatan Azrad int status; 4487b4f1e6bSMatan Azrad 4497b4f1e6bSMatan Azrad if (!out) 4507b4f1e6bSMatan Azrad return -EINVAL; 4517b4f1e6bSMatan Azrad status = MLX5_GET(query_flow_counter_out, out, status); 4527b4f1e6bSMatan Azrad if (status) { 4537b4f1e6bSMatan Azrad int syndrome = MLX5_GET(query_flow_counter_out, out, syndrome); 4547b4f1e6bSMatan Azrad 455f002358cSMichael Baum DRV_LOG(ERR, "Bad DevX status %x, syndrome = %x", status, 4567b4f1e6bSMatan Azrad syndrome); 4577b4f1e6bSMatan Azrad } 4587b4f1e6bSMatan Azrad return status; 4597b4f1e6bSMatan Azrad } 4607b4f1e6bSMatan Azrad 4617b4f1e6bSMatan Azrad /** 4627b4f1e6bSMatan Azrad * Destroy any object allocated by a Devx API. 4637b4f1e6bSMatan Azrad * 4647b4f1e6bSMatan Azrad * @param[in] obj 4657b4f1e6bSMatan Azrad * Pointer to a general object. 4667b4f1e6bSMatan Azrad * 4677b4f1e6bSMatan Azrad * @return 4687b4f1e6bSMatan Azrad * 0 on success, a negative value otherwise. 4697b4f1e6bSMatan Azrad */ 4707b4f1e6bSMatan Azrad int 4717b4f1e6bSMatan Azrad mlx5_devx_cmd_destroy(struct mlx5_devx_obj *obj) 4727b4f1e6bSMatan Azrad { 4737b4f1e6bSMatan Azrad int ret; 4747b4f1e6bSMatan Azrad 4757b4f1e6bSMatan Azrad if (!obj) 4767b4f1e6bSMatan Azrad return 0; 4777b4f1e6bSMatan Azrad ret = mlx5_glue->devx_obj_destroy(obj->obj); 47866914d19SSuanming Mou mlx5_free(obj); 4797b4f1e6bSMatan Azrad return ret; 4807b4f1e6bSMatan Azrad } 4817b4f1e6bSMatan Azrad 4827b4f1e6bSMatan Azrad /** 4837b4f1e6bSMatan Azrad * Query NIC vport context. 4847b4f1e6bSMatan Azrad * Fills minimal inline attribute. 4857b4f1e6bSMatan Azrad * 4867b4f1e6bSMatan Azrad * @param[in] ctx 4877b4f1e6bSMatan Azrad * ibv contexts returned from mlx5dv_open_device. 4887b4f1e6bSMatan Azrad * @param[in] vport 4897b4f1e6bSMatan Azrad * vport index 4907b4f1e6bSMatan Azrad * @param[out] attr 4917b4f1e6bSMatan Azrad * Attributes device values. 4927b4f1e6bSMatan Azrad * 4937b4f1e6bSMatan Azrad * @return 4947b4f1e6bSMatan Azrad * 0 on success, a negative value otherwise. 4957b4f1e6bSMatan Azrad */ 4967b4f1e6bSMatan Azrad static int 497e09d350eSOphir Munk mlx5_devx_cmd_query_nic_vport_context(void *ctx, 4987b4f1e6bSMatan Azrad unsigned int vport, 4997b4f1e6bSMatan Azrad struct mlx5_hca_attr *attr) 5007b4f1e6bSMatan Azrad { 5017b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(query_nic_vport_context_in)] = {0}; 5027b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(query_nic_vport_context_out)] = {0}; 5037b4f1e6bSMatan Azrad void *vctx; 504b0067860SGregory Etelson int rc; 5057b4f1e6bSMatan Azrad 5067b4f1e6bSMatan Azrad /* Query NIC vport context to determine inline mode. */ 5077b4f1e6bSMatan Azrad MLX5_SET(query_nic_vport_context_in, in, opcode, 5087b4f1e6bSMatan Azrad MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT); 5097b4f1e6bSMatan Azrad MLX5_SET(query_nic_vport_context_in, in, vport_number, vport); 5107b4f1e6bSMatan Azrad if (vport) 5117b4f1e6bSMatan Azrad MLX5_SET(query_nic_vport_context_in, in, other_vport, 1); 5127b4f1e6bSMatan Azrad rc = mlx5_glue->devx_general_cmd(ctx, 5137b4f1e6bSMatan Azrad in, sizeof(in), 5147b4f1e6bSMatan Azrad out, sizeof(out)); 515b0067860SGregory Etelson if (rc || MLX5_FW_STATUS(out)) { 5162d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "query NIC vport context", NULL, 0); 517b0067860SGregory Etelson return MLX5_DEVX_ERR_RC(rc); 5187b4f1e6bSMatan Azrad } 5197b4f1e6bSMatan Azrad vctx = MLX5_ADDR_OF(query_nic_vport_context_out, out, 5207b4f1e6bSMatan Azrad nic_vport_context); 5217b4f1e6bSMatan Azrad attr->vport_inline_mode = MLX5_GET(nic_vport_context, vctx, 5227b4f1e6bSMatan Azrad min_wqe_inline_mode); 5237b4f1e6bSMatan Azrad return 0; 5247b4f1e6bSMatan Azrad } 5257b4f1e6bSMatan Azrad 5267b4f1e6bSMatan Azrad /** 527ba1768c4SMatan Azrad * Query NIC vDPA attributes. 528ba1768c4SMatan Azrad * 529ba1768c4SMatan Azrad * @param[in] ctx 530e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 531ba1768c4SMatan Azrad * @param[out] vdpa_attr 532ba1768c4SMatan Azrad * vDPA Attributes structure to fill. 533ba1768c4SMatan Azrad */ 534ba1768c4SMatan Azrad static void 535e09d350eSOphir Munk mlx5_devx_cmd_query_hca_vdpa_attr(void *ctx, 536ba1768c4SMatan Azrad struct mlx5_hca_vdpa_attr *vdpa_attr) 537ba1768c4SMatan Azrad { 5389c410b28SViacheslav Ovsiienko uint32_t in[MLX5_ST_SZ_DW(query_hca_cap_in)]; 5399c410b28SViacheslav Ovsiienko uint32_t out[MLX5_ST_SZ_DW(query_hca_cap_out)]; 5409c410b28SViacheslav Ovsiienko void *hcattr; 541ba1768c4SMatan Azrad 5429c410b28SViacheslav Ovsiienko hcattr = mlx5_devx_get_hca_cap(ctx, in, out, NULL, 543ba1768c4SMatan Azrad MLX5_GET_HCA_CAP_OP_MOD_VDPA_EMULATION | 544ba1768c4SMatan Azrad MLX5_HCA_CAP_OPMOD_GET_CUR); 5459c410b28SViacheslav Ovsiienko if (!hcattr) { 5469c410b28SViacheslav Ovsiienko RTE_LOG(DEBUG, PMD, "Failed to query devx VDPA capabilities"); 547ba1768c4SMatan Azrad vdpa_attr->valid = 0; 548ba1768c4SMatan Azrad } else { 549ba1768c4SMatan Azrad vdpa_attr->valid = 1; 550ba1768c4SMatan Azrad vdpa_attr->desc_tunnel_offload_type = 551ba1768c4SMatan Azrad MLX5_GET(virtio_emulation_cap, hcattr, 552ba1768c4SMatan Azrad desc_tunnel_offload_type); 553ba1768c4SMatan Azrad vdpa_attr->eth_frame_offload_type = 554ba1768c4SMatan Azrad MLX5_GET(virtio_emulation_cap, hcattr, 555ba1768c4SMatan Azrad eth_frame_offload_type); 556ba1768c4SMatan Azrad vdpa_attr->virtio_version_1_0 = 557ba1768c4SMatan Azrad MLX5_GET(virtio_emulation_cap, hcattr, 558ba1768c4SMatan Azrad virtio_version_1_0); 559ba1768c4SMatan Azrad vdpa_attr->tso_ipv4 = MLX5_GET(virtio_emulation_cap, hcattr, 560ba1768c4SMatan Azrad tso_ipv4); 561ba1768c4SMatan Azrad vdpa_attr->tso_ipv6 = MLX5_GET(virtio_emulation_cap, hcattr, 562ba1768c4SMatan Azrad tso_ipv6); 563ba1768c4SMatan Azrad vdpa_attr->tx_csum = MLX5_GET(virtio_emulation_cap, hcattr, 564ba1768c4SMatan Azrad tx_csum); 565ba1768c4SMatan Azrad vdpa_attr->rx_csum = MLX5_GET(virtio_emulation_cap, hcattr, 566ba1768c4SMatan Azrad rx_csum); 567ba1768c4SMatan Azrad vdpa_attr->event_mode = MLX5_GET(virtio_emulation_cap, hcattr, 568ba1768c4SMatan Azrad event_mode); 569ba1768c4SMatan Azrad vdpa_attr->virtio_queue_type = 570ba1768c4SMatan Azrad MLX5_GET(virtio_emulation_cap, hcattr, 571ba1768c4SMatan Azrad virtio_queue_type); 572ba1768c4SMatan Azrad vdpa_attr->log_doorbell_stride = 573ba1768c4SMatan Azrad MLX5_GET(virtio_emulation_cap, hcattr, 574ba1768c4SMatan Azrad log_doorbell_stride); 5752ac90aecSLi Zhang vdpa_attr->vnet_modify_ext = 5762ac90aecSLi Zhang MLX5_GET(virtio_emulation_cap, hcattr, 5772ac90aecSLi Zhang vnet_modify_ext); 5782ac90aecSLi Zhang vdpa_attr->virtio_net_q_addr_modify = 5792ac90aecSLi Zhang MLX5_GET(virtio_emulation_cap, hcattr, 5802ac90aecSLi Zhang virtio_net_q_addr_modify); 5812ac90aecSLi Zhang vdpa_attr->virtio_q_index_modify = 5822ac90aecSLi Zhang MLX5_GET(virtio_emulation_cap, hcattr, 5832ac90aecSLi Zhang virtio_q_index_modify); 584ba1768c4SMatan Azrad vdpa_attr->log_doorbell_bar_size = 585ba1768c4SMatan Azrad MLX5_GET(virtio_emulation_cap, hcattr, 586ba1768c4SMatan Azrad log_doorbell_bar_size); 587ba1768c4SMatan Azrad vdpa_attr->doorbell_bar_offset = 588ba1768c4SMatan Azrad MLX5_GET64(virtio_emulation_cap, hcattr, 589ba1768c4SMatan Azrad doorbell_bar_offset); 590ba1768c4SMatan Azrad vdpa_attr->max_num_virtio_queues = 591ba1768c4SMatan Azrad MLX5_GET(virtio_emulation_cap, hcattr, 592ba1768c4SMatan Azrad max_num_virtio_queues); 5938712c80aSMatan Azrad vdpa_attr->umems[0].a = MLX5_GET(virtio_emulation_cap, hcattr, 594ba1768c4SMatan Azrad umem_1_buffer_param_a); 5958712c80aSMatan Azrad vdpa_attr->umems[0].b = MLX5_GET(virtio_emulation_cap, hcattr, 596ba1768c4SMatan Azrad umem_1_buffer_param_b); 5978712c80aSMatan Azrad vdpa_attr->umems[1].a = MLX5_GET(virtio_emulation_cap, hcattr, 598ba1768c4SMatan Azrad umem_2_buffer_param_a); 5998712c80aSMatan Azrad vdpa_attr->umems[1].b = MLX5_GET(virtio_emulation_cap, hcattr, 6008712c80aSMatan Azrad umem_2_buffer_param_b); 6018712c80aSMatan Azrad vdpa_attr->umems[2].a = MLX5_GET(virtio_emulation_cap, hcattr, 602ba1768c4SMatan Azrad umem_3_buffer_param_a); 6038712c80aSMatan Azrad vdpa_attr->umems[2].b = MLX5_GET(virtio_emulation_cap, hcattr, 604ba1768c4SMatan Azrad umem_3_buffer_param_b); 605ba1768c4SMatan Azrad } 606ba1768c4SMatan Azrad } 607ba1768c4SMatan Azrad 60865ea97e9SMichael Baum /** 60965ea97e9SMichael Baum * Query match sample handle parameters. 61065ea97e9SMichael Baum * 61165ea97e9SMichael Baum * This command allows translating a field sample handle returned by either 61265ea97e9SMichael Baum * PARSE_GRAPH_FLOW_MATCH_SAMPLE or by GENEVE TLV OPTION object into values 61365ea97e9SMichael Baum * used for header modification or header matching/hashing. 61465ea97e9SMichael Baum * 61565ea97e9SMichael Baum * @param[in] ctx 61665ea97e9SMichael Baum * Context used to create either GENEVE TLV option or FLEX PARSE GRAPH object. 61765ea97e9SMichael Baum * @param[in] sample_field_id 61865ea97e9SMichael Baum * Field sample handle returned by either PARSE_GRAPH_FLOW_MATCH_SAMPLE 61965ea97e9SMichael Baum * or by GENEVE TLV OPTION object. 62065ea97e9SMichael Baum * @param[out] attr 62165ea97e9SMichael Baum * Pointer to match sample info attributes structure. 62265ea97e9SMichael Baum * 62365ea97e9SMichael Baum * @return 62465ea97e9SMichael Baum * 0 on success, a negative errno otherwise and rte_errno is set. 62565ea97e9SMichael Baum */ 62665ea97e9SMichael Baum int 62765ea97e9SMichael Baum mlx5_devx_cmd_match_sample_info_query(void *ctx, uint32_t sample_field_id, 62865ea97e9SMichael Baum struct mlx5_devx_match_sample_info_query_attr *attr) 62965ea97e9SMichael Baum { 63065ea97e9SMichael Baum #ifdef HAVE_IBV_FLOW_DV_SUPPORT 63165ea97e9SMichael Baum uint32_t out[MLX5_ST_SZ_DW(query_match_sample_info_out)] = {0}; 63265ea97e9SMichael Baum uint32_t in[MLX5_ST_SZ_DW(query_match_sample_info_in)] = {0}; 63365ea97e9SMichael Baum int rc; 63465ea97e9SMichael Baum 63565ea97e9SMichael Baum MLX5_SET(query_match_sample_info_in, in, opcode, 63665ea97e9SMichael Baum MLX5_CMD_OP_QUERY_MATCH_SAMPLE_INFO); 63765ea97e9SMichael Baum MLX5_SET(query_match_sample_info_in, in, op_mod, 0); 63865ea97e9SMichael Baum MLX5_SET(query_match_sample_info_in, in, sample_field_id, 63965ea97e9SMichael Baum sample_field_id); 64065ea97e9SMichael Baum rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out, sizeof(out)); 64165ea97e9SMichael Baum if (rc) { 64265ea97e9SMichael Baum DRV_LOG(ERR, "Failed to query match sample info using DevX: %s", 64365ea97e9SMichael Baum strerror(rc)); 64465ea97e9SMichael Baum rte_errno = rc; 64565ea97e9SMichael Baum return -rc; 64665ea97e9SMichael Baum } 64765ea97e9SMichael Baum attr->modify_field_id = MLX5_GET(query_match_sample_info_out, out, 64865ea97e9SMichael Baum modify_field_id); 64965ea97e9SMichael Baum attr->sample_dw_data = MLX5_GET(query_match_sample_info_out, out, 65065ea97e9SMichael Baum field_format_select_dw); 65165ea97e9SMichael Baum attr->sample_dw_ok_bit = MLX5_GET(query_match_sample_info_out, out, 65265ea97e9SMichael Baum ok_bit_format_select_dw); 65365ea97e9SMichael Baum attr->sample_dw_ok_bit_offset = MLX5_GET(query_match_sample_info_out, 65465ea97e9SMichael Baum out, ok_bit_offset); 65565ea97e9SMichael Baum return 0; 65665ea97e9SMichael Baum #else 65765ea97e9SMichael Baum (void)ctx; 65865ea97e9SMichael Baum (void)sample_field_id; 65965ea97e9SMichael Baum (void)attr; 66065ea97e9SMichael Baum return -ENOTSUP; 66165ea97e9SMichael Baum #endif 66265ea97e9SMichael Baum } 66365ea97e9SMichael Baum 66438119ebeSBing Zhao int 66538119ebeSBing Zhao mlx5_devx_cmd_query_parse_samples(struct mlx5_devx_obj *flex_obj, 666bc0a9303SRongwei Liu uint32_t *ids, 667f1324a17SRongwei Liu uint32_t num, uint8_t *anchor) 66838119ebeSBing Zhao { 66938119ebeSBing Zhao uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0}; 67038119ebeSBing Zhao uint32_t out[MLX5_ST_SZ_DW(create_flex_parser_out)] = {0}; 67138119ebeSBing Zhao void *hdr = MLX5_ADDR_OF(create_flex_parser_out, in, hdr); 67238119ebeSBing Zhao void *flex = MLX5_ADDR_OF(create_flex_parser_out, out, flex); 67338119ebeSBing Zhao void *sample = MLX5_ADDR_OF(parse_graph_flex, flex, sample_table); 67438119ebeSBing Zhao int ret; 67538119ebeSBing Zhao uint32_t idx = 0; 67638119ebeSBing Zhao uint32_t i; 67738119ebeSBing Zhao 67838119ebeSBing Zhao if (num > MLX5_GRAPH_NODE_SAMPLE_NUM) { 67938119ebeSBing Zhao rte_errno = EINVAL; 68038119ebeSBing Zhao DRV_LOG(ERR, "Too many sample IDs to be fetched."); 68138119ebeSBing Zhao return -rte_errno; 68238119ebeSBing Zhao } 68338119ebeSBing Zhao MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 68438119ebeSBing Zhao MLX5_CMD_OP_QUERY_GENERAL_OBJECT); 68538119ebeSBing Zhao MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 68638119ebeSBing Zhao MLX5_GENERAL_OBJ_TYPE_FLEX_PARSE_GRAPH); 68738119ebeSBing Zhao MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, flex_obj->id); 68838119ebeSBing Zhao ret = mlx5_glue->devx_obj_query(flex_obj->obj, in, sizeof(in), 68938119ebeSBing Zhao out, sizeof(out)); 69038119ebeSBing Zhao if (ret) { 69138119ebeSBing Zhao rte_errno = ret; 69238119ebeSBing Zhao DRV_LOG(ERR, "Failed to query sample IDs with object %p.", 69338119ebeSBing Zhao (void *)flex_obj); 69438119ebeSBing Zhao return -rte_errno; 69538119ebeSBing Zhao } 69600e57916SRongwei Liu if (anchor) 697f1324a17SRongwei Liu *anchor = MLX5_GET(parse_graph_flex, flex, head_anchor_id); 698bc0a9303SRongwei Liu for (i = 0; i < MLX5_GRAPH_NODE_SAMPLE_NUM && idx < num; i++) { 69938119ebeSBing Zhao void *s_off = (void *)((char *)sample + i * 70038119ebeSBing Zhao MLX5_ST_SZ_BYTES(parse_graph_flow_match_sample)); 70138119ebeSBing Zhao uint32_t en; 70238119ebeSBing Zhao 70338119ebeSBing Zhao en = MLX5_GET(parse_graph_flow_match_sample, s_off, 70438119ebeSBing Zhao flow_match_sample_en); 70538119ebeSBing Zhao if (!en) 70638119ebeSBing Zhao continue; 707bc0a9303SRongwei Liu ids[idx++] = MLX5_GET(parse_graph_flow_match_sample, s_off, 70838119ebeSBing Zhao flow_match_sample_field_id); 70938119ebeSBing Zhao } 71038119ebeSBing Zhao if (num != idx) { 71138119ebeSBing Zhao rte_errno = EINVAL; 71238119ebeSBing Zhao DRV_LOG(ERR, "Number of sample IDs are not as expected."); 71338119ebeSBing Zhao return -rte_errno; 71438119ebeSBing Zhao } 71538119ebeSBing Zhao return ret; 71638119ebeSBing Zhao } 71738119ebeSBing Zhao 71838119ebeSBing Zhao struct mlx5_devx_obj * 71938119ebeSBing Zhao mlx5_devx_cmd_create_flex_parser(void *ctx, 72038119ebeSBing Zhao struct mlx5_devx_graph_node_attr *data) 72138119ebeSBing Zhao { 72238119ebeSBing Zhao uint32_t in[MLX5_ST_SZ_DW(create_flex_parser_in)] = {0}; 72338119ebeSBing Zhao uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 72438119ebeSBing Zhao void *hdr = MLX5_ADDR_OF(create_flex_parser_in, in, hdr); 72538119ebeSBing Zhao void *flex = MLX5_ADDR_OF(create_flex_parser_in, in, flex); 72638119ebeSBing Zhao void *sample = MLX5_ADDR_OF(parse_graph_flex, flex, sample_table); 72738119ebeSBing Zhao void *in_arc = MLX5_ADDR_OF(parse_graph_flex, flex, input_arc); 72838119ebeSBing Zhao void *out_arc = MLX5_ADDR_OF(parse_graph_flex, flex, output_arc); 729f84d733cSMichael Baum struct mlx5_devx_obj *parse_flex_obj = mlx5_malloc 730f84d733cSMichael Baum (MLX5_MEM_ZERO, sizeof(*parse_flex_obj), 0, SOCKET_ID_ANY); 73138119ebeSBing Zhao uint32_t i; 73238119ebeSBing Zhao 73338119ebeSBing Zhao if (!parse_flex_obj) { 734f84d733cSMichael Baum DRV_LOG(ERR, "Failed to allocate flex parser data."); 73538119ebeSBing Zhao rte_errno = ENOMEM; 73638119ebeSBing Zhao return NULL; 73738119ebeSBing Zhao } 73838119ebeSBing Zhao MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 73938119ebeSBing Zhao MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 74038119ebeSBing Zhao MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 74138119ebeSBing Zhao MLX5_GENERAL_OBJ_TYPE_FLEX_PARSE_GRAPH); 74238119ebeSBing Zhao MLX5_SET(parse_graph_flex, flex, header_length_mode, 74338119ebeSBing Zhao data->header_length_mode); 744b28025baSGregory Etelson MLX5_SET64(parse_graph_flex, flex, modify_field_select, 745b28025baSGregory Etelson data->modify_field_select); 74638119ebeSBing Zhao MLX5_SET(parse_graph_flex, flex, header_length_base_value, 74738119ebeSBing Zhao data->header_length_base_value); 74838119ebeSBing Zhao MLX5_SET(parse_graph_flex, flex, header_length_field_offset, 74938119ebeSBing Zhao data->header_length_field_offset); 75038119ebeSBing Zhao MLX5_SET(parse_graph_flex, flex, header_length_field_shift, 75138119ebeSBing Zhao data->header_length_field_shift); 752b28025baSGregory Etelson MLX5_SET(parse_graph_flex, flex, next_header_field_offset, 753b28025baSGregory Etelson data->next_header_field_offset); 754b28025baSGregory Etelson MLX5_SET(parse_graph_flex, flex, next_header_field_size, 755b28025baSGregory Etelson data->next_header_field_size); 75638119ebeSBing Zhao MLX5_SET(parse_graph_flex, flex, header_length_field_mask, 75738119ebeSBing Zhao data->header_length_field_mask); 75838119ebeSBing Zhao for (i = 0; i < MLX5_GRAPH_NODE_SAMPLE_NUM; i++) { 75938119ebeSBing Zhao struct mlx5_devx_match_sample_attr *s = &data->sample[i]; 76038119ebeSBing Zhao void *s_off = (void *)((char *)sample + i * 76138119ebeSBing Zhao MLX5_ST_SZ_BYTES(parse_graph_flow_match_sample)); 76238119ebeSBing Zhao 76338119ebeSBing Zhao if (!s->flow_match_sample_en) 76438119ebeSBing Zhao continue; 76538119ebeSBing Zhao MLX5_SET(parse_graph_flow_match_sample, s_off, 76638119ebeSBing Zhao flow_match_sample_en, !!s->flow_match_sample_en); 76738119ebeSBing Zhao MLX5_SET(parse_graph_flow_match_sample, s_off, 76838119ebeSBing Zhao flow_match_sample_field_offset, 76938119ebeSBing Zhao s->flow_match_sample_field_offset); 77038119ebeSBing Zhao MLX5_SET(parse_graph_flow_match_sample, s_off, 77138119ebeSBing Zhao flow_match_sample_offset_mode, 77238119ebeSBing Zhao s->flow_match_sample_offset_mode); 77338119ebeSBing Zhao MLX5_SET(parse_graph_flow_match_sample, s_off, 77438119ebeSBing Zhao flow_match_sample_field_offset_mask, 77538119ebeSBing Zhao s->flow_match_sample_field_offset_mask); 77638119ebeSBing Zhao MLX5_SET(parse_graph_flow_match_sample, s_off, 77738119ebeSBing Zhao flow_match_sample_field_offset_shift, 77838119ebeSBing Zhao s->flow_match_sample_field_offset_shift); 77938119ebeSBing Zhao MLX5_SET(parse_graph_flow_match_sample, s_off, 78038119ebeSBing Zhao flow_match_sample_field_base_offset, 78138119ebeSBing Zhao s->flow_match_sample_field_base_offset); 78238119ebeSBing Zhao MLX5_SET(parse_graph_flow_match_sample, s_off, 78338119ebeSBing Zhao flow_match_sample_tunnel_mode, 78438119ebeSBing Zhao s->flow_match_sample_tunnel_mode); 78538119ebeSBing Zhao } 78638119ebeSBing Zhao for (i = 0; i < MLX5_GRAPH_NODE_ARC_NUM; i++) { 78738119ebeSBing Zhao struct mlx5_devx_graph_arc_attr *ia = &data->in[i]; 78838119ebeSBing Zhao struct mlx5_devx_graph_arc_attr *oa = &data->out[i]; 78938119ebeSBing Zhao void *in_off = (void *)((char *)in_arc + i * 79038119ebeSBing Zhao MLX5_ST_SZ_BYTES(parse_graph_arc)); 79138119ebeSBing Zhao void *out_off = (void *)((char *)out_arc + i * 79238119ebeSBing Zhao MLX5_ST_SZ_BYTES(parse_graph_arc)); 79338119ebeSBing Zhao 79438119ebeSBing Zhao if (ia->arc_parse_graph_node != 0) { 79538119ebeSBing Zhao MLX5_SET(parse_graph_arc, in_off, 79638119ebeSBing Zhao compare_condition_value, 79738119ebeSBing Zhao ia->compare_condition_value); 79838119ebeSBing Zhao MLX5_SET(parse_graph_arc, in_off, start_inner_tunnel, 79938119ebeSBing Zhao ia->start_inner_tunnel); 80038119ebeSBing Zhao MLX5_SET(parse_graph_arc, in_off, arc_parse_graph_node, 80138119ebeSBing Zhao ia->arc_parse_graph_node); 80238119ebeSBing Zhao MLX5_SET(parse_graph_arc, in_off, 80338119ebeSBing Zhao parse_graph_node_handle, 80438119ebeSBing Zhao ia->parse_graph_node_handle); 80538119ebeSBing Zhao } 80638119ebeSBing Zhao if (oa->arc_parse_graph_node != 0) { 80738119ebeSBing Zhao MLX5_SET(parse_graph_arc, out_off, 80838119ebeSBing Zhao compare_condition_value, 80938119ebeSBing Zhao oa->compare_condition_value); 81038119ebeSBing Zhao MLX5_SET(parse_graph_arc, out_off, start_inner_tunnel, 81138119ebeSBing Zhao oa->start_inner_tunnel); 81238119ebeSBing Zhao MLX5_SET(parse_graph_arc, out_off, arc_parse_graph_node, 81338119ebeSBing Zhao oa->arc_parse_graph_node); 81438119ebeSBing Zhao MLX5_SET(parse_graph_arc, out_off, 81538119ebeSBing Zhao parse_graph_node_handle, 81638119ebeSBing Zhao oa->parse_graph_node_handle); 81738119ebeSBing Zhao } 81838119ebeSBing Zhao } 81938119ebeSBing Zhao parse_flex_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 82038119ebeSBing Zhao out, sizeof(out)); 82138119ebeSBing Zhao if (!parse_flex_obj->obj) { 8222d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create FLEX PARSE GRAPH", NULL, 0); 82366914d19SSuanming Mou mlx5_free(parse_flex_obj); 82438119ebeSBing Zhao return NULL; 82538119ebeSBing Zhao } 82638119ebeSBing Zhao parse_flex_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 82738119ebeSBing Zhao return parse_flex_obj; 82838119ebeSBing Zhao } 82938119ebeSBing Zhao 8300f250a4bSGregory Etelson static int 83165be2ca6SGregory Etelson mlx5_devx_cmd_query_hca_parse_graph_node_cap 83265be2ca6SGregory Etelson (void *ctx, struct mlx5_hca_flex_attr *attr) 83365be2ca6SGregory Etelson { 83465be2ca6SGregory Etelson uint32_t in[MLX5_ST_SZ_DW(query_hca_cap_in)]; 83565be2ca6SGregory Etelson uint32_t out[MLX5_ST_SZ_DW(query_hca_cap_out)]; 83665be2ca6SGregory Etelson void *hcattr; 83765be2ca6SGregory Etelson int rc; 83865be2ca6SGregory Etelson 83965be2ca6SGregory Etelson hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc, 84065be2ca6SGregory Etelson MLX5_GET_HCA_CAP_OP_MOD_PARSE_GRAPH_NODE_CAP | 84165be2ca6SGregory Etelson MLX5_HCA_CAP_OPMOD_GET_CUR); 84265be2ca6SGregory Etelson if (!hcattr) 84365be2ca6SGregory Etelson return rc; 84465be2ca6SGregory Etelson attr->node_in = MLX5_GET(parse_graph_node_cap, hcattr, node_in); 84565be2ca6SGregory Etelson attr->node_out = MLX5_GET(parse_graph_node_cap, hcattr, node_out); 84665be2ca6SGregory Etelson attr->header_length_mode = MLX5_GET(parse_graph_node_cap, hcattr, 84765be2ca6SGregory Etelson header_length_mode); 84865be2ca6SGregory Etelson attr->sample_offset_mode = MLX5_GET(parse_graph_node_cap, hcattr, 84965be2ca6SGregory Etelson sample_offset_mode); 85065be2ca6SGregory Etelson attr->max_num_arc_in = MLX5_GET(parse_graph_node_cap, hcattr, 85165be2ca6SGregory Etelson max_num_arc_in); 85265be2ca6SGregory Etelson attr->max_num_arc_out = MLX5_GET(parse_graph_node_cap, hcattr, 85365be2ca6SGregory Etelson max_num_arc_out); 85465be2ca6SGregory Etelson attr->max_num_sample = MLX5_GET(parse_graph_node_cap, hcattr, 85565be2ca6SGregory Etelson max_num_sample); 856bc0a9303SRongwei Liu attr->parse_graph_anchor = MLX5_GET(parse_graph_node_cap, hcattr, parse_graph_anchor); 857f1324a17SRongwei Liu attr->sample_tunnel_inner2 = MLX5_GET(parse_graph_node_cap, hcattr, 858f1324a17SRongwei Liu sample_tunnel_inner2); 859f1324a17SRongwei Liu attr->zero_size_supported = MLX5_GET(parse_graph_node_cap, hcattr, 860f1324a17SRongwei Liu zero_size_supported); 86165be2ca6SGregory Etelson attr->sample_id_in_out = MLX5_GET(parse_graph_node_cap, hcattr, 86265be2ca6SGregory Etelson sample_id_in_out); 86365be2ca6SGregory Etelson attr->max_base_header_length = MLX5_GET(parse_graph_node_cap, hcattr, 86465be2ca6SGregory Etelson max_base_header_length); 86565be2ca6SGregory Etelson attr->max_sample_base_offset = MLX5_GET(parse_graph_node_cap, hcattr, 86665be2ca6SGregory Etelson max_sample_base_offset); 86765be2ca6SGregory Etelson attr->max_next_header_offset = MLX5_GET(parse_graph_node_cap, hcattr, 86865be2ca6SGregory Etelson max_next_header_offset); 86965be2ca6SGregory Etelson attr->header_length_mask_width = MLX5_GET(parse_graph_node_cap, hcattr, 87065be2ca6SGregory Etelson header_length_mask_width); 87165be2ca6SGregory Etelson /* Get the max supported samples from HCA CAP 2 */ 87265be2ca6SGregory Etelson hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc, 87365be2ca6SGregory Etelson MLX5_GET_HCA_CAP_OP_MOD_GENERAL_DEVICE_2 | 87465be2ca6SGregory Etelson MLX5_HCA_CAP_OPMOD_GET_CUR); 87565be2ca6SGregory Etelson if (!hcattr) 87665be2ca6SGregory Etelson return rc; 87765be2ca6SGregory Etelson attr->max_num_prog_sample = 87865be2ca6SGregory Etelson MLX5_GET(cmd_hca_cap_2, hcattr, max_num_prog_sample_field); 87965be2ca6SGregory Etelson return 0; 88065be2ca6SGregory Etelson } 88165be2ca6SGregory Etelson 88265be2ca6SGregory Etelson static int 8830f250a4bSGregory Etelson mlx5_devx_query_pkt_integrity_match(void *hcattr) 8840f250a4bSGregory Etelson { 8850f250a4bSGregory Etelson return MLX5_GET(flow_table_nic_cap, hcattr, 8860f250a4bSGregory Etelson ft_field_support_2_nic_receive.inner_l3_ok) && 8870f250a4bSGregory Etelson MLX5_GET(flow_table_nic_cap, hcattr, 8880f250a4bSGregory Etelson ft_field_support_2_nic_receive.inner_l4_ok) && 8890f250a4bSGregory Etelson MLX5_GET(flow_table_nic_cap, hcattr, 8900f250a4bSGregory Etelson ft_field_support_2_nic_receive.outer_l3_ok) && 8910f250a4bSGregory Etelson MLX5_GET(flow_table_nic_cap, hcattr, 8920f250a4bSGregory Etelson ft_field_support_2_nic_receive.outer_l4_ok) && 8930f250a4bSGregory Etelson MLX5_GET(flow_table_nic_cap, hcattr, 8940f250a4bSGregory Etelson ft_field_support_2_nic_receive 8950f250a4bSGregory Etelson .inner_ipv4_checksum_ok) && 8960f250a4bSGregory Etelson MLX5_GET(flow_table_nic_cap, hcattr, 8970f250a4bSGregory Etelson ft_field_support_2_nic_receive.inner_l4_checksum_ok) && 8980f250a4bSGregory Etelson MLX5_GET(flow_table_nic_cap, hcattr, 8990f250a4bSGregory Etelson ft_field_support_2_nic_receive 9000f250a4bSGregory Etelson .outer_ipv4_checksum_ok) && 9010f250a4bSGregory Etelson MLX5_GET(flow_table_nic_cap, hcattr, 9020f250a4bSGregory Etelson ft_field_support_2_nic_receive.outer_l4_checksum_ok); 9030f250a4bSGregory Etelson } 9040f250a4bSGregory Etelson 905ba1768c4SMatan Azrad /** 9067b4f1e6bSMatan Azrad * Query HCA attributes. 9077b4f1e6bSMatan Azrad * Using those attributes we can check on run time if the device 9087b4f1e6bSMatan Azrad * is having the required capabilities. 9097b4f1e6bSMatan Azrad * 9107b4f1e6bSMatan Azrad * @param[in] ctx 911e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 9127b4f1e6bSMatan Azrad * @param[out] attr 9137b4f1e6bSMatan Azrad * Attributes device values. 9147b4f1e6bSMatan Azrad * 9157b4f1e6bSMatan Azrad * @return 9167b4f1e6bSMatan Azrad * 0 on success, a negative value otherwise. 9177b4f1e6bSMatan Azrad */ 9187b4f1e6bSMatan Azrad int 919e09d350eSOphir Munk mlx5_devx_cmd_query_hca_attr(void *ctx, 9207b4f1e6bSMatan Azrad struct mlx5_hca_attr *attr) 9217b4f1e6bSMatan Azrad { 9227b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(query_hca_cap_in)] = {0}; 9237b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(query_hca_cap_out)] = {0}; 92410599cf8SMichael Baum bool hca_cap_2_sup; 925876d4702SDekel Peled uint64_t general_obj_types_supported = 0; 9269c410b28SViacheslav Ovsiienko void *hcattr; 9279c410b28SViacheslav Ovsiienko int rc, i; 9287b4f1e6bSMatan Azrad 9299c410b28SViacheslav Ovsiienko hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc, 9307b4f1e6bSMatan Azrad MLX5_GET_HCA_CAP_OP_MOD_GENERAL_DEVICE | 9317b4f1e6bSMatan Azrad MLX5_HCA_CAP_OPMOD_GET_CUR); 9329c410b28SViacheslav Ovsiienko if (!hcattr) 9339c410b28SViacheslav Ovsiienko return rc; 93410599cf8SMichael Baum hca_cap_2_sup = MLX5_GET(cmd_hca_cap, hcattr, hca_cap_2); 935ba707cdbSRaja Zidane attr->max_wqe_sz_sq = MLX5_GET(cmd_hca_cap, hcattr, max_wqe_sz_sq); 9367b4f1e6bSMatan Azrad attr->flow_counter_bulk_alloc_bitmap = 9377b4f1e6bSMatan Azrad MLX5_GET(cmd_hca_cap, hcattr, flow_counter_bulk_alloc); 9387b4f1e6bSMatan Azrad attr->flow_counters_dump = MLX5_GET(cmd_hca_cap, hcattr, 9397b4f1e6bSMatan Azrad flow_counters_dump); 940ee160711SXueming Li attr->log_max_rmp = MLX5_GET(cmd_hca_cap, hcattr, log_max_rmp); 941ee160711SXueming Li attr->mem_rq_rmp = MLX5_GET(cmd_hca_cap, hcattr, mem_rq_rmp); 9422d3c670cSMatan Azrad attr->log_max_rqt_size = MLX5_GET(cmd_hca_cap, hcattr, 9432d3c670cSMatan Azrad log_max_rqt_size); 9447b4f1e6bSMatan Azrad attr->eswitch_manager = MLX5_GET(cmd_hca_cap, hcattr, eswitch_manager); 9457b4f1e6bSMatan Azrad attr->hairpin = MLX5_GET(cmd_hca_cap, hcattr, hairpin); 9467b4f1e6bSMatan Azrad attr->log_max_hairpin_queues = MLX5_GET(cmd_hca_cap, hcattr, 9477b4f1e6bSMatan Azrad log_max_hairpin_queues); 9487b4f1e6bSMatan Azrad attr->log_max_hairpin_wq_data_sz = MLX5_GET(cmd_hca_cap, hcattr, 9497b4f1e6bSMatan Azrad log_max_hairpin_wq_data_sz); 9507b4f1e6bSMatan Azrad attr->log_max_hairpin_num_packets = MLX5_GET 9517b4f1e6bSMatan Azrad (cmd_hca_cap, hcattr, log_min_hairpin_wq_data_sz); 9527b4f1e6bSMatan Azrad attr->vhca_id = MLX5_GET(cmd_hca_cap, hcattr, vhca_id); 953ffd5b302SShiri Kuzin attr->relaxed_ordering_write = MLX5_GET(cmd_hca_cap, hcattr, 954ffd5b302SShiri Kuzin relaxed_ordering_write); 955ffd5b302SShiri Kuzin attr->relaxed_ordering_read = MLX5_GET(cmd_hca_cap, hcattr, 956ffd5b302SShiri Kuzin relaxed_ordering_read); 957972a1bf8SViacheslav Ovsiienko attr->access_register_user = MLX5_GET(cmd_hca_cap, hcattr, 958972a1bf8SViacheslav Ovsiienko access_register_user); 9597b4f1e6bSMatan Azrad attr->eth_net_offloads = MLX5_GET(cmd_hca_cap, hcattr, 9607b4f1e6bSMatan Azrad eth_net_offloads); 9617b4f1e6bSMatan Azrad attr->eth_virt = MLX5_GET(cmd_hca_cap, hcattr, eth_virt); 9627b4f1e6bSMatan Azrad attr->flex_parser_protocols = MLX5_GET(cmd_hca_cap, hcattr, 9637b4f1e6bSMatan Azrad flex_parser_protocols); 9641324ff18SShiri Kuzin attr->max_geneve_tlv_options = MLX5_GET(cmd_hca_cap, hcattr, 9651324ff18SShiri Kuzin max_geneve_tlv_options); 9661324ff18SShiri Kuzin attr->max_geneve_tlv_option_data_len = MLX5_GET(cmd_hca_cap, hcattr, 9671324ff18SShiri Kuzin max_geneve_tlv_option_data_len); 9687b4f1e6bSMatan Azrad attr->qos.sup = MLX5_GET(cmd_hca_cap, hcattr, qos); 9695b9e24aeSLi Zhang attr->qos.flow_meter_aso_sup = !!(MLX5_GET64(cmd_hca_cap, hcattr, 9705b9e24aeSLi Zhang general_obj_types) & 9715b9e24aeSLi Zhang MLX5_GENERAL_OBJ_TYPES_CAP_FLOW_METER_ASO); 972ba1768c4SMatan Azrad attr->vdpa.valid = !!(MLX5_GET64(cmd_hca_cap, hcattr, 973ba1768c4SMatan Azrad general_obj_types) & 974ba1768c4SMatan Azrad MLX5_GENERAL_OBJ_TYPES_CAP_VIRTQ_NET_Q); 975796ae7bbSMatan Azrad attr->vdpa.queue_counters_valid = !!(MLX5_GET64(cmd_hca_cap, hcattr, 976796ae7bbSMatan Azrad general_obj_types) & 977796ae7bbSMatan Azrad MLX5_GENERAL_OBJ_TYPES_CAP_VIRTIO_Q_COUNTERS); 97838119ebeSBing Zhao attr->parse_graph_flex_node = !!(MLX5_GET64(cmd_hca_cap, hcattr, 97938119ebeSBing Zhao general_obj_types) & 98038119ebeSBing Zhao MLX5_GENERAL_OBJ_TYPES_CAP_PARSE_GRAPH_FLEX_NODE); 98179a7e409SViacheslav Ovsiienko attr->wqe_index_ignore = MLX5_GET(cmd_hca_cap, hcattr, 98279a7e409SViacheslav Ovsiienko wqe_index_ignore_cap); 98379a7e409SViacheslav Ovsiienko attr->cross_channel = MLX5_GET(cmd_hca_cap, hcattr, cd); 98479a7e409SViacheslav Ovsiienko attr->non_wire_sq = MLX5_GET(cmd_hca_cap, hcattr, non_wire_sq); 98579a7e409SViacheslav Ovsiienko attr->log_max_static_sq_wq = MLX5_GET(cmd_hca_cap, hcattr, 98679a7e409SViacheslav Ovsiienko log_max_static_sq_wq); 9871cbdad1bSXueming Li attr->num_lag_ports = MLX5_GET(cmd_hca_cap, hcattr, num_lag_ports); 98879a7e409SViacheslav Ovsiienko attr->dev_freq_khz = MLX5_GET(cmd_hca_cap, hcattr, 98979a7e409SViacheslav Ovsiienko device_frequency_khz); 99091f7338eSSuanming Mou attr->scatter_fcs_w_decap_disable = 99191f7338eSSuanming Mou MLX5_GET(cmd_hca_cap, hcattr, scatter_fcs_w_decap_disable); 992569ffbc9SViacheslav Ovsiienko attr->roce = MLX5_GET(cmd_hca_cap, hcattr, roce); 993569ffbc9SViacheslav Ovsiienko attr->rq_ts_format = MLX5_GET(cmd_hca_cap, hcattr, rq_ts_format); 994569ffbc9SViacheslav Ovsiienko attr->sq_ts_format = MLX5_GET(cmd_hca_cap, hcattr, sq_ts_format); 99596f85ec4SDong Zhou attr->steering_format_version = 99696f85ec4SDong Zhou MLX5_GET(cmd_hca_cap, hcattr, steering_format_version); 9972044860eSAdy Agbarih attr->regexp_params = MLX5_GET(cmd_hca_cap, hcattr, regexp_params); 9982044860eSAdy Agbarih attr->regexp_version = MLX5_GET(cmd_hca_cap, hcattr, regexp_version); 999cfc672a9SOri Kam attr->regexp_num_of_engines = MLX5_GET(cmd_hca_cap, hcattr, 1000cfc672a9SOri Kam regexp_num_of_engines); 1001876d4702SDekel Peled /* Read the general_obj_types bitmap and extract the relevant bits. */ 1002876d4702SDekel Peled general_obj_types_supported = MLX5_GET64(cmd_hca_cap, hcattr, 1003876d4702SDekel Peled general_obj_types); 1004876d4702SDekel Peled attr->vdpa.valid = !!(general_obj_types_supported & 1005876d4702SDekel Peled MLX5_GENERAL_OBJ_TYPES_CAP_VIRTQ_NET_Q); 1006876d4702SDekel Peled attr->vdpa.queue_counters_valid = 1007876d4702SDekel Peled !!(general_obj_types_supported & 1008876d4702SDekel Peled MLX5_GENERAL_OBJ_TYPES_CAP_VIRTIO_Q_COUNTERS); 1009876d4702SDekel Peled attr->parse_graph_flex_node = 1010876d4702SDekel Peled !!(general_obj_types_supported & 1011876d4702SDekel Peled MLX5_GENERAL_OBJ_TYPES_CAP_PARSE_GRAPH_FLEX_NODE); 1012876d4702SDekel Peled attr->flow_hit_aso = !!(general_obj_types_supported & 101301b8b5b6SDekel Peled MLX5_GENERAL_OBJ_TYPES_CAP_FLOW_HIT_ASO); 1014876d4702SDekel Peled attr->geneve_tlv_opt = !!(general_obj_types_supported & 10151324ff18SShiri Kuzin MLX5_GENERAL_OBJ_TYPES_CAP_GENEVE_TLV_OPT); 1016178d8c50SDekel Peled attr->dek = !!(general_obj_types_supported & 1017178d8c50SDekel Peled MLX5_GENERAL_OBJ_TYPES_CAP_DEK); 101821ca2494SDekel Peled attr->import_kek = !!(general_obj_types_supported & 101921ca2494SDekel Peled MLX5_GENERAL_OBJ_TYPES_CAP_IMPORT_KEK); 1020abda4fd9SDekel Peled attr->credential = !!(general_obj_types_supported & 1021abda4fd9SDekel Peled MLX5_GENERAL_OBJ_TYPES_CAP_CREDENTIAL); 102238e4780bSDekel Peled attr->crypto_login = !!(general_obj_types_supported & 102338e4780bSDekel Peled MLX5_GENERAL_OBJ_TYPES_CAP_CRYPTO_LOGIN); 1024876d4702SDekel Peled /* Add reading of other GENERAL_OBJ_TYPES_CAP bits above this line. */ 102504223e45STal Shnaiderman attr->log_max_cq = MLX5_GET(cmd_hca_cap, hcattr, log_max_cq); 102604223e45STal Shnaiderman attr->log_max_qp = MLX5_GET(cmd_hca_cap, hcattr, log_max_qp); 102704223e45STal Shnaiderman attr->log_max_cq_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_cq_sz); 102804223e45STal Shnaiderman attr->log_max_qp_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_qp_sz); 102904223e45STal Shnaiderman attr->log_max_mrw_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_mrw_sz); 103004223e45STal Shnaiderman attr->log_max_pd = MLX5_GET(cmd_hca_cap, hcattr, log_max_pd); 103104223e45STal Shnaiderman attr->log_max_srq = MLX5_GET(cmd_hca_cap, hcattr, log_max_srq); 103204223e45STal Shnaiderman attr->log_max_srq_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_srq_sz); 1033efa6a7e2SJiawei Wang attr->reg_c_preserve = 1034efa6a7e2SJiawei Wang MLX5_GET(cmd_hca_cap, hcattr, reg_c_preserve); 1035cbc4c13aSRaja Zidane attr->mmo_regex_qp_en = MLX5_GET(cmd_hca_cap, hcattr, regexp_mmo_qp); 1036cbc4c13aSRaja Zidane attr->mmo_regex_sq_en = MLX5_GET(cmd_hca_cap, hcattr, regexp_mmo_sq); 1037cbc4c13aSRaja Zidane attr->mmo_dma_sq_en = MLX5_GET(cmd_hca_cap, hcattr, dma_mmo_sq); 1038cbc4c13aSRaja Zidane attr->mmo_compress_sq_en = MLX5_GET(cmd_hca_cap, hcattr, 1039cbc4c13aSRaja Zidane compress_mmo_sq); 1040cbc4c13aSRaja Zidane attr->mmo_decompress_sq_en = MLX5_GET(cmd_hca_cap, hcattr, 1041cbc4c13aSRaja Zidane decompress_mmo_sq); 1042cbc4c13aSRaja Zidane attr->mmo_dma_qp_en = MLX5_GET(cmd_hca_cap, hcattr, dma_mmo_qp); 1043cbc4c13aSRaja Zidane attr->mmo_compress_qp_en = MLX5_GET(cmd_hca_cap, hcattr, 1044cbc4c13aSRaja Zidane compress_mmo_qp); 10458b3a69fbSMichael Baum attr->decomp_deflate_v1_en = MLX5_GET(cmd_hca_cap, hcattr, 10468b3a69fbSMichael Baum decompress_deflate_v1); 10478b3a69fbSMichael Baum attr->decomp_deflate_v2_en = MLX5_GET(cmd_hca_cap, hcattr, 10488b3a69fbSMichael Baum decompress_deflate_v2); 1049ae5c165bSMatan Azrad attr->compress_min_block_size = MLX5_GET(cmd_hca_cap, hcattr, 1050ae5c165bSMatan Azrad compress_min_block_size); 1051ae5c165bSMatan Azrad attr->log_max_mmo_dma = MLX5_GET(cmd_hca_cap, hcattr, log_dma_mmo_size); 1052ae5c165bSMatan Azrad attr->log_max_mmo_compress = MLX5_GET(cmd_hca_cap, hcattr, 1053ae5c165bSMatan Azrad log_compress_mmo_size); 1054ae5c165bSMatan Azrad attr->log_max_mmo_decompress = MLX5_GET(cmd_hca_cap, hcattr, 1055ae5c165bSMatan Azrad log_decompress_mmo_size); 105693297930SMichael Baum attr->decomp_lz4_data_only_en = MLX5_GET(cmd_hca_cap, hcattr, 105793297930SMichael Baum decompress_lz4_data_only_v2); 105893297930SMichael Baum attr->decomp_lz4_no_checksum_en = MLX5_GET(cmd_hca_cap, hcattr, 105993297930SMichael Baum decompress_lz4_no_checksum_v2); 106093297930SMichael Baum attr->decomp_lz4_checksum_en = MLX5_GET(cmd_hca_cap, hcattr, 106193297930SMichael Baum decompress_lz4_checksum_v2); 10623d3f4e6dSAlexander Kozyrev attr->cqe_compression = MLX5_GET(cmd_hca_cap, hcattr, cqe_compression); 10633d3f4e6dSAlexander Kozyrev attr->mini_cqe_resp_flow_tag = MLX5_GET(cmd_hca_cap, hcattr, 10643d3f4e6dSAlexander Kozyrev mini_cqe_resp_flow_tag); 10655de129f5STal Shnaiderman attr->cqe_compression_128 = MLX5_GET(cmd_hca_cap, hcattr, 10665de129f5STal Shnaiderman cqe_compression_128); 10673d3f4e6dSAlexander Kozyrev attr->mini_cqe_resp_l3_l4_tag = MLX5_GET(cmd_hca_cap, hcattr, 10683d3f4e6dSAlexander Kozyrev mini_cqe_resp_l3_l4_tag); 1069e4d88cf8SAlexander Kozyrev attr->enhanced_cqe_compression = MLX5_GET(cmd_hca_cap, hcattr, 1070e4d88cf8SAlexander Kozyrev enhanced_cqe_compression); 1071f2054291SSuanming Mou attr->umr_indirect_mkey_disabled = 1072f2054291SSuanming Mou MLX5_GET(cmd_hca_cap, hcattr, umr_indirect_mkey_disabled); 1073f2054291SSuanming Mou attr->umr_modify_entity_size_disabled = 1074f2054291SSuanming Mou MLX5_GET(cmd_hca_cap, hcattr, umr_modify_entity_size_disabled); 10757dac7abeSViacheslav Ovsiienko attr->wait_on_time = MLX5_GET(cmd_hca_cap, hcattr, wait_on_time); 1076f7d1f11cSDekel Peled attr->crypto = MLX5_GET(cmd_hca_cap, hcattr, crypto); 10770c6285b7SBing Zhao attr->ct_offload = !!(MLX5_GET64(cmd_hca_cap, hcattr, 10780c6285b7SBing Zhao general_obj_types) & 10790c6285b7SBing Zhao MLX5_GENERAL_OBJ_TYPES_CAP_CONN_TRACK_OFFLOAD); 1080febcac7bSBing Zhao attr->rq_delay_drop = MLX5_GET(cmd_hca_cap, hcattr, rq_delay_drop); 1081*c83ee609SOri Kam attr->nic_flow_table = MLX5_GET(cmd_hca_cap, hcattr, nic_flow_table); 1082358fbb01STal Shnaiderman attr->striding_rq = MLX5_GET(cmd_hca_cap, hcattr, striding_rq); 1083358fbb01STal Shnaiderman attr->ext_stride_num_range = 1084358fbb01STal Shnaiderman MLX5_GET(cmd_hca_cap, hcattr, ext_stride_num_range); 10854d368e1dSXiaoyu Min attr->max_flow_counter_15_0 = MLX5_GET(cmd_hca_cap, hcattr, 10864d368e1dSXiaoyu Min max_flow_counter_15_0); 10874d368e1dSXiaoyu Min attr->max_flow_counter_31_16 = MLX5_GET(cmd_hca_cap, hcattr, 10884d368e1dSXiaoyu Min max_flow_counter_31_16); 10894d368e1dSXiaoyu Min attr->alloc_flow_counter_pd = MLX5_GET(cmd_hca_cap, hcattr, 10904d368e1dSXiaoyu Min alloc_flow_counter_pd); 10914d368e1dSXiaoyu Min attr->flow_counter_access_aso = MLX5_GET(cmd_hca_cap, hcattr, 10924d368e1dSXiaoyu Min flow_counter_access_aso); 10934d368e1dSXiaoyu Min attr->flow_access_aso_opc_mod = MLX5_GET(cmd_hca_cap, hcattr, 10944d368e1dSXiaoyu Min flow_access_aso_opc_mod); 109510517315SDariusz Sosnowski attr->wqe_based_flow_table_sup = MLX5_GET(cmd_hca_cap, hcattr, 109610517315SDariusz Sosnowski wqe_based_flow_table_update_cap); 1097bc0a9303SRongwei Liu /* 1098bc0a9303SRongwei Liu * Flex item support needs max_num_prog_sample_field 1099bc0a9303SRongwei Liu * from the Capabilities 2 table for PARSE_GRAPH_NODE 1100bc0a9303SRongwei Liu */ 1101bc0a9303SRongwei Liu if (attr->parse_graph_flex_node) { 1102bc0a9303SRongwei Liu rc = mlx5_devx_cmd_query_hca_parse_graph_node_cap 1103bc0a9303SRongwei Liu (ctx, &attr->flex); 1104bc0a9303SRongwei Liu if (rc) 1105bc0a9303SRongwei Liu return -1; 1106bc0a9303SRongwei Liu attr->flex.query_match_sample_info = MLX5_GET(cmd_hca_cap, hcattr, 1107bc0a9303SRongwei Liu query_match_sample_info); 1108bc0a9303SRongwei Liu } 1109f12c41bfSRaja Zidane if (attr->crypto) { 1110cedb44dcSSuanming Mou attr->aes_xts = MLX5_GET(cmd_hca_cap, hcattr, aes_xts) || 1111cedb44dcSSuanming Mou MLX5_GET(cmd_hca_cap, hcattr, aes_xts_multi_block_be_tweak) || 1112cedb44dcSSuanming Mou MLX5_GET(cmd_hca_cap, hcattr, aes_xts_single_block_le_tweak); 1113f12c41bfSRaja Zidane hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc, 1114f12c41bfSRaja Zidane MLX5_GET_HCA_CAP_OP_MOD_CRYPTO | 1115f12c41bfSRaja Zidane MLX5_HCA_CAP_OPMOD_GET_CUR); 1116f12c41bfSRaja Zidane if (!hcattr) 1117f12c41bfSRaja Zidane return -1; 1118f12c41bfSRaja Zidane attr->crypto_wrapped_import_method = !!(MLX5_GET(crypto_caps, 1119f12c41bfSRaja Zidane hcattr, wrapped_import_method) 1120f12c41bfSRaja Zidane & 1 << 2); 112104da07e6SSuanming Mou attr->crypto_mmo.crypto_mmo_qp = MLX5_GET(crypto_caps, hcattr, crypto_mmo_qp); 112204da07e6SSuanming Mou attr->crypto_mmo.gcm_256_encrypt = 112304da07e6SSuanming Mou MLX5_GET(crypto_caps, hcattr, crypto_aes_gcm_256_encrypt); 112404da07e6SSuanming Mou attr->crypto_mmo.gcm_128_encrypt = 112504da07e6SSuanming Mou MLX5_GET(crypto_caps, hcattr, crypto_aes_gcm_128_encrypt); 112604da07e6SSuanming Mou attr->crypto_mmo.gcm_256_decrypt = 112704da07e6SSuanming Mou MLX5_GET(crypto_caps, hcattr, crypto_aes_gcm_256_decrypt); 112804da07e6SSuanming Mou attr->crypto_mmo.gcm_128_decrypt = 112904da07e6SSuanming Mou MLX5_GET(crypto_caps, hcattr, crypto_aes_gcm_128_decrypt); 113004da07e6SSuanming Mou attr->crypto_mmo.gcm_auth_tag_128 = 113104da07e6SSuanming Mou MLX5_GET(crypto_caps, hcattr, gcm_auth_tag_128); 113204da07e6SSuanming Mou attr->crypto_mmo.gcm_auth_tag_96 = 113304da07e6SSuanming Mou MLX5_GET(crypto_caps, hcattr, gcm_auth_tag_96); 113404da07e6SSuanming Mou attr->crypto_mmo.log_crypto_mmo_max_size = 113504da07e6SSuanming Mou MLX5_GET(crypto_caps, hcattr, log_crypto_mmo_max_size); 1136f12c41bfSRaja Zidane } 113710599cf8SMichael Baum if (hca_cap_2_sup) { 113810599cf8SMichael Baum hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc, 113910599cf8SMichael Baum MLX5_GET_HCA_CAP_OP_MOD_GENERAL_DEVICE_2 | 114010599cf8SMichael Baum MLX5_HCA_CAP_OPMOD_GET_CUR); 114110599cf8SMichael Baum if (!hcattr) { 114210599cf8SMichael Baum DRV_LOG(DEBUG, 114310599cf8SMichael Baum "Failed to query DevX HCA capabilities 2."); 114410599cf8SMichael Baum return rc; 114510599cf8SMichael Baum } 114610599cf8SMichael Baum attr->log_min_stride_wqe_sz = MLX5_GET(cmd_hca_cap_2, hcattr, 114710599cf8SMichael Baum log_min_stride_wqe_sz); 1148e58c372dSDariusz Sosnowski attr->hairpin_sq_wqe_bb_size = MLX5_GET(cmd_hca_cap_2, hcattr, 1149e58c372dSDariusz Sosnowski hairpin_sq_wqe_bb_size); 1150e58c372dSDariusz Sosnowski attr->hairpin_sq_wq_in_host_mem = MLX5_GET(cmd_hca_cap_2, hcattr, 1151e58c372dSDariusz Sosnowski hairpin_sq_wq_in_host_mem); 1152f9fe5a5bSDariusz Sosnowski attr->hairpin_data_buffer_locked = MLX5_GET(cmd_hca_cap_2, hcattr, 1153f9fe5a5bSDariusz Sosnowski hairpin_data_buffer_locked); 11544d368e1dSXiaoyu Min attr->flow_counter_bulk_log_max_alloc = MLX5_GET(cmd_hca_cap_2, 11554d368e1dSXiaoyu Min hcattr, flow_counter_bulk_log_max_alloc); 11564d368e1dSXiaoyu Min attr->flow_counter_bulk_log_granularity = 11574d368e1dSXiaoyu Min MLX5_GET(cmd_hca_cap_2, hcattr, 11584d368e1dSXiaoyu Min flow_counter_bulk_log_granularity); 115957628b29SViacheslav Ovsiienko rc = MLX5_GET(cmd_hca_cap_2, hcattr, 116057628b29SViacheslav Ovsiienko cross_vhca_object_to_object_supported); 116157628b29SViacheslav Ovsiienko attr->cross_vhca = 116257628b29SViacheslav Ovsiienko (rc & MLX5_CROSS_VHCA_OBJ_TO_OBJ_TYPE_STC_TO_TIR) && 116357628b29SViacheslav Ovsiienko (rc & MLX5_CROSS_VHCA_OBJ_TO_OBJ_TYPE_STC_TO_FT) && 116457628b29SViacheslav Ovsiienko (rc & MLX5_CROSS_VHCA_OBJ_TO_OBJ_TYPE_FT_TO_FT) && 116557628b29SViacheslav Ovsiienko (rc & MLX5_CROSS_VHCA_OBJ_TO_OBJ_TYPE_FT_TO_RTC); 116657628b29SViacheslav Ovsiienko rc = MLX5_GET(cmd_hca_cap_2, hcattr, 116757628b29SViacheslav Ovsiienko allowed_object_for_other_vhca_access); 116857628b29SViacheslav Ovsiienko attr->cross_vhca = attr->cross_vhca && 116957628b29SViacheslav Ovsiienko (rc & MLX5_CROSS_VHCA_ALLOWED_OBJS_TIR) && 117057628b29SViacheslav Ovsiienko (rc & MLX5_CROSS_VHCA_ALLOWED_OBJS_FT) && 117157628b29SViacheslav Ovsiienko (rc & MLX5_CROSS_VHCA_ALLOWED_OBJS_RTC); 117210599cf8SMichael Baum } 117310599cf8SMichael Baum if (attr->log_min_stride_wqe_sz == 0) 117410599cf8SMichael Baum attr->log_min_stride_wqe_sz = MLX5_MPRQ_LOG_MIN_STRIDE_WQE_SIZE; 11757b4f1e6bSMatan Azrad if (attr->qos.sup) { 11769c410b28SViacheslav Ovsiienko hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc, 11777b4f1e6bSMatan Azrad MLX5_GET_HCA_CAP_OP_MOD_QOS_CAP | 11787b4f1e6bSMatan Azrad MLX5_HCA_CAP_OPMOD_GET_CUR); 11799c410b28SViacheslav Ovsiienko if (!hcattr) { 11809c410b28SViacheslav Ovsiienko DRV_LOG(DEBUG, "Failed to query devx QOS capabilities"); 11819c410b28SViacheslav Ovsiienko return rc; 11827b4f1e6bSMatan Azrad } 1183b6505738SDekel Peled attr->qos.flow_meter_old = 1184b6505738SDekel Peled MLX5_GET(qos_cap, hcattr, flow_meter_old); 11857b4f1e6bSMatan Azrad attr->qos.log_max_flow_meter = 11867b4f1e6bSMatan Azrad MLX5_GET(qos_cap, hcattr, log_max_flow_meter); 11877b4f1e6bSMatan Azrad attr->qos.flow_meter_reg_c_ids = 11887b4f1e6bSMatan Azrad MLX5_GET(qos_cap, hcattr, flow_meter_reg_id); 1189b6505738SDekel Peled attr->qos.flow_meter = 1190b6505738SDekel Peled MLX5_GET(qos_cap, hcattr, flow_meter); 119179a7e409SViacheslav Ovsiienko attr->qos.packet_pacing = 119279a7e409SViacheslav Ovsiienko MLX5_GET(qos_cap, hcattr, packet_pacing); 119379a7e409SViacheslav Ovsiienko attr->qos.wqe_rate_pp = 119479a7e409SViacheslav Ovsiienko MLX5_GET(qos_cap, hcattr, wqe_rate_pp); 11955b9e24aeSLi Zhang if (attr->qos.flow_meter_aso_sup) { 11965b9e24aeSLi Zhang attr->qos.log_meter_aso_granularity = 11975b9e24aeSLi Zhang MLX5_GET(qos_cap, hcattr, 11985b9e24aeSLi Zhang log_meter_aso_granularity); 11995b9e24aeSLi Zhang attr->qos.log_meter_aso_max_alloc = 12005b9e24aeSLi Zhang MLX5_GET(qos_cap, hcattr, 12015b9e24aeSLi Zhang log_meter_aso_max_alloc); 12025b9e24aeSLi Zhang attr->qos.log_max_num_meter_aso = 12035b9e24aeSLi Zhang MLX5_GET(qos_cap, hcattr, 12045b9e24aeSLi Zhang log_max_num_meter_aso); 12055b9e24aeSLi Zhang } 12067b4f1e6bSMatan Azrad } 1207ba1768c4SMatan Azrad if (attr->vdpa.valid) 1208ba1768c4SMatan Azrad mlx5_devx_cmd_query_hca_vdpa_attr(ctx, &attr->vdpa); 12097b4f1e6bSMatan Azrad if (!attr->eth_net_offloads) 12107b4f1e6bSMatan Azrad return 0; 12118cc34c08SJiawei Wang /* Query Flow Sampler Capability From FLow Table Properties Layout. */ 12129c410b28SViacheslav Ovsiienko hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc, 12138cc34c08SJiawei Wang MLX5_GET_HCA_CAP_OP_MOD_NIC_FLOW_TABLE | 12148cc34c08SJiawei Wang MLX5_HCA_CAP_OPMOD_GET_CUR); 12159c410b28SViacheslav Ovsiienko if (!hcattr) { 12168cc34c08SJiawei Wang attr->log_max_ft_sampler_num = 0; 12179c410b28SViacheslav Ovsiienko return rc; 12188cc34c08SJiawei Wang } 12190f250a4bSGregory Etelson attr->log_max_ft_sampler_num = MLX5_GET 12200f250a4bSGregory Etelson (flow_table_nic_cap, hcattr, 12210f250a4bSGregory Etelson flow_table_properties_nic_receive.log_max_ft_sampler_num); 1222630a587bSRongwei Liu attr->flow.tunnel_header_0_1 = MLX5_GET 1223630a587bSRongwei Liu (flow_table_nic_cap, hcattr, 1224630a587bSRongwei Liu ft_field_support_2_nic_receive.tunnel_header_0_1); 12255c4d4917SSean Zhang attr->flow.tunnel_header_2_3 = MLX5_GET 12265c4d4917SSean Zhang (flow_table_nic_cap, hcattr, 12275c4d4917SSean Zhang ft_field_support_2_nic_receive.tunnel_header_2_3); 1228097d84a4SSean Zhang attr->modify_outer_ip_ecn = MLX5_GET 1229097d84a4SSean Zhang (flow_table_nic_cap, hcattr, 1230097d84a4SSean Zhang ft_header_modify_nic_receive.outer_ip_ecn); 12315f44fb19SBing Zhao attr->set_reg_c = 0xff; 12325f44fb19SBing Zhao if (attr->nic_flow_table) { 12335f44fb19SBing Zhao #define GET_RX_REG_X_BITS \ 12345f44fb19SBing Zhao MLX5_GET(flow_table_nic_cap, hcattr, \ 12355f44fb19SBing Zhao ft_header_modify_nic_receive.metadata_reg_c_x) 12365f44fb19SBing Zhao #define GET_TX_REG_X_BITS \ 12375f44fb19SBing Zhao MLX5_GET(flow_table_nic_cap, hcattr, \ 12385f44fb19SBing Zhao ft_header_modify_nic_transmit.metadata_reg_c_x) 12395f44fb19SBing Zhao 12405f44fb19SBing Zhao uint32_t tx_reg, rx_reg; 12415f44fb19SBing Zhao 12425f44fb19SBing Zhao tx_reg = GET_TX_REG_X_BITS; 12435f44fb19SBing Zhao rx_reg = GET_RX_REG_X_BITS; 12445f44fb19SBing Zhao attr->set_reg_c &= (rx_reg & tx_reg); 12455f44fb19SBing Zhao 12465f44fb19SBing Zhao #undef GET_RX_REG_X_BITS 12475f44fb19SBing Zhao #undef GET_TX_REG_X_BITS 12485f44fb19SBing Zhao } 12490f250a4bSGregory Etelson attr->pkt_integrity_match = mlx5_devx_query_pkt_integrity_match(hcattr); 1250c410e1d5SGregory Etelson attr->inner_ipv4_ihl = MLX5_GET 1251c410e1d5SGregory Etelson (flow_table_nic_cap, hcattr, 1252c410e1d5SGregory Etelson ft_field_support_2_nic_receive.inner_ipv4_ihl); 1253c410e1d5SGregory Etelson attr->outer_ipv4_ihl = MLX5_GET 1254c410e1d5SGregory Etelson (flow_table_nic_cap, hcattr, 1255c410e1d5SGregory Etelson ft_field_support_2_nic_receive.outer_ipv4_ihl); 125676895c7dSJiawei Wang attr->lag_rx_port_affinity = MLX5_GET 125776895c7dSJiawei Wang (flow_table_nic_cap, hcattr, 125876895c7dSJiawei Wang ft_field_support_2_nic_receive.lag_rx_port_affinity); 12597b4f1e6bSMatan Azrad /* Query HCA offloads for Ethernet protocol. */ 12609c410b28SViacheslav Ovsiienko hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc, 12617b4f1e6bSMatan Azrad MLX5_GET_HCA_CAP_OP_MOD_ETHERNET_OFFLOAD_CAPS | 12627b4f1e6bSMatan Azrad MLX5_HCA_CAP_OPMOD_GET_CUR); 12639c410b28SViacheslav Ovsiienko if (!hcattr) { 12647b4f1e6bSMatan Azrad attr->eth_net_offloads = 0; 12659c410b28SViacheslav Ovsiienko return rc; 12667b4f1e6bSMatan Azrad } 12677b4f1e6bSMatan Azrad attr->wqe_vlan_insert = MLX5_GET(per_protocol_networking_offload_caps, 12687b4f1e6bSMatan Azrad hcattr, wqe_vlan_insert); 126911e61a94STal Shnaiderman attr->csum_cap = MLX5_GET(per_protocol_networking_offload_caps, 127011e61a94STal Shnaiderman hcattr, csum_cap); 12713440836dSTal Shnaiderman attr->vlan_cap = MLX5_GET(per_protocol_networking_offload_caps, 12723440836dSTal Shnaiderman hcattr, vlan_cap); 12737b4f1e6bSMatan Azrad attr->lro_cap = MLX5_GET(per_protocol_networking_offload_caps, hcattr, 12747b4f1e6bSMatan Azrad lro_cap); 1275d338df99STal Shnaiderman attr->max_lso_cap = MLX5_GET(per_protocol_networking_offload_caps, 1276d338df99STal Shnaiderman hcattr, max_lso_cap); 127758a95badSTal Shnaiderman attr->scatter_fcs = MLX5_GET(per_protocol_networking_offload_caps, 127858a95badSTal Shnaiderman hcattr, scatter_fcs); 12797b4f1e6bSMatan Azrad attr->tunnel_lro_gre = MLX5_GET(per_protocol_networking_offload_caps, 12807b4f1e6bSMatan Azrad hcattr, tunnel_lro_gre); 12817b4f1e6bSMatan Azrad attr->tunnel_lro_vxlan = MLX5_GET(per_protocol_networking_offload_caps, 12827b4f1e6bSMatan Azrad hcattr, tunnel_lro_vxlan); 1283643e4db0STal Shnaiderman attr->swp = MLX5_GET(per_protocol_networking_offload_caps, 1284643e4db0STal Shnaiderman hcattr, swp); 1285cf9b3c1bSTal Shnaiderman attr->tunnel_stateless_gre = 1286cf9b3c1bSTal Shnaiderman MLX5_GET(per_protocol_networking_offload_caps, 1287cf9b3c1bSTal Shnaiderman hcattr, tunnel_stateless_gre); 1288cf9b3c1bSTal Shnaiderman attr->tunnel_stateless_vxlan = 1289cf9b3c1bSTal Shnaiderman MLX5_GET(per_protocol_networking_offload_caps, 1290cf9b3c1bSTal Shnaiderman hcattr, tunnel_stateless_vxlan); 1291643e4db0STal Shnaiderman attr->swp_csum = MLX5_GET(per_protocol_networking_offload_caps, 1292643e4db0STal Shnaiderman hcattr, swp_csum); 1293643e4db0STal Shnaiderman attr->swp_lso = MLX5_GET(per_protocol_networking_offload_caps, 1294643e4db0STal Shnaiderman hcattr, swp_lso); 12957b4f1e6bSMatan Azrad attr->lro_max_msg_sz_mode = MLX5_GET 12967b4f1e6bSMatan Azrad (per_protocol_networking_offload_caps, 12977b4f1e6bSMatan Azrad hcattr, lro_max_msg_sz_mode); 129843e73483SThomas Monjalon for (i = 0 ; i < MLX5_LRO_NUM_SUPP_PERIODS ; i++) { 12997b4f1e6bSMatan Azrad attr->lro_timer_supported_periods[i] = 13007b4f1e6bSMatan Azrad MLX5_GET(per_protocol_networking_offload_caps, hcattr, 13017b4f1e6bSMatan Azrad lro_timer_supported_periods[i]); 13027b4f1e6bSMatan Azrad } 1303613d64e4SDekel Peled attr->lro_min_mss_size = MLX5_GET(per_protocol_networking_offload_caps, 1304613d64e4SDekel Peled hcattr, lro_min_mss_size); 13057b4f1e6bSMatan Azrad attr->tunnel_stateless_geneve_rx = 13067b4f1e6bSMatan Azrad MLX5_GET(per_protocol_networking_offload_caps, 13077b4f1e6bSMatan Azrad hcattr, tunnel_stateless_geneve_rx); 13087b4f1e6bSMatan Azrad attr->geneve_max_opt_len = 13097b4f1e6bSMatan Azrad MLX5_GET(per_protocol_networking_offload_caps, 13107b4f1e6bSMatan Azrad hcattr, max_geneve_opt_len); 13117b4f1e6bSMatan Azrad attr->wqe_inline_mode = MLX5_GET(per_protocol_networking_offload_caps, 13127b4f1e6bSMatan Azrad hcattr, wqe_inline_mode); 13137b4f1e6bSMatan Azrad attr->tunnel_stateless_gtp = MLX5_GET 13147b4f1e6bSMatan Azrad (per_protocol_networking_offload_caps, 13157b4f1e6bSMatan Azrad hcattr, tunnel_stateless_gtp); 131604223e45STal Shnaiderman attr->rss_ind_tbl_cap = MLX5_GET 131704223e45STal Shnaiderman (per_protocol_networking_offload_caps, 131804223e45STal Shnaiderman hcattr, rss_ind_tbl_cap); 131978fe8a2eSTal Shnaiderman attr->multi_pkt_send_wqe = MLX5_GET 132078fe8a2eSTal Shnaiderman (per_protocol_networking_offload_caps, 132178fe8a2eSTal Shnaiderman hcattr, multi_pkt_send_wqe); 132278fe8a2eSTal Shnaiderman attr->enhanced_multi_pkt_send_wqe = MLX5_GET 132378fe8a2eSTal Shnaiderman (per_protocol_networking_offload_caps, 132478fe8a2eSTal Shnaiderman hcattr, enhanced_multi_pkt_send_wqe); 132510517315SDariusz Sosnowski if (attr->wqe_based_flow_table_sup) { 132610517315SDariusz Sosnowski hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc, 132710517315SDariusz Sosnowski MLX5_GET_HCA_CAP_OP_MOD_WQE_BASED_FLOW_TABLE | 132810517315SDariusz Sosnowski MLX5_HCA_CAP_OPMOD_GET_CUR); 132910517315SDariusz Sosnowski if (!hcattr) { 133010517315SDariusz Sosnowski DRV_LOG(DEBUG, "Failed to query WQE Based Flow table capabilities"); 133110517315SDariusz Sosnowski return rc; 133210517315SDariusz Sosnowski } 133310517315SDariusz Sosnowski attr->max_header_modify_pattern_length = MLX5_GET(wqe_based_flow_table_cap, 133410517315SDariusz Sosnowski hcattr, 133510517315SDariusz Sosnowski max_header_modify_pattern_length); 133610517315SDariusz Sosnowski } 1337569ffbc9SViacheslav Ovsiienko /* Query HCA attribute for ROCE. */ 1338569ffbc9SViacheslav Ovsiienko if (attr->roce) { 13399c410b28SViacheslav Ovsiienko hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc, 1340569ffbc9SViacheslav Ovsiienko MLX5_GET_HCA_CAP_OP_MOD_ROCE | 1341569ffbc9SViacheslav Ovsiienko MLX5_HCA_CAP_OPMOD_GET_CUR); 13429c410b28SViacheslav Ovsiienko if (!hcattr) { 1343569ffbc9SViacheslav Ovsiienko DRV_LOG(DEBUG, 13449c410b28SViacheslav Ovsiienko "Failed to query devx HCA ROCE capabilities"); 13459c410b28SViacheslav Ovsiienko return rc; 1346569ffbc9SViacheslav Ovsiienko } 1347569ffbc9SViacheslav Ovsiienko attr->qp_ts_format = MLX5_GET(roce_caps, hcattr, qp_ts_format); 1348569ffbc9SViacheslav Ovsiienko } 1349569ffbc9SViacheslav Ovsiienko if (attr->eth_virt && 1350569ffbc9SViacheslav Ovsiienko attr->wqe_inline_mode == MLX5_CAP_INLINE_MODE_VPORT_CONTEXT) { 13517b4f1e6bSMatan Azrad rc = mlx5_devx_cmd_query_nic_vport_context(ctx, 0, attr); 13527b4f1e6bSMatan Azrad if (rc) { 13537b4f1e6bSMatan Azrad attr->eth_virt = 0; 13547b4f1e6bSMatan Azrad goto error; 13557b4f1e6bSMatan Azrad } 13567b4f1e6bSMatan Azrad } 135738eb5c9fSShun Hao if (attr->eswitch_manager) { 135838eb5c9fSShun Hao hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc, 135938eb5c9fSShun Hao MLX5_SET_HCA_CAP_OP_MOD_ESW | 136038eb5c9fSShun Hao MLX5_HCA_CAP_OPMOD_GET_CUR); 136138eb5c9fSShun Hao if (!hcattr) 136238eb5c9fSShun Hao return rc; 136338eb5c9fSShun Hao attr->esw_mgr_vport_id_valid = 136438eb5c9fSShun Hao MLX5_GET(esw_cap, hcattr, 136538eb5c9fSShun Hao esw_manager_vport_number_valid); 136638eb5c9fSShun Hao attr->esw_mgr_vport_id = 136738eb5c9fSShun Hao MLX5_GET(esw_cap, hcattr, esw_manager_vport_number); 136838eb5c9fSShun Hao } 13695f44fb19SBing Zhao if (attr->eswitch_manager) { 13705f44fb19SBing Zhao uint32_t esw_reg; 13715f44fb19SBing Zhao 13725f44fb19SBing Zhao hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc, 13735f44fb19SBing Zhao MLX5_GET_HCA_CAP_OP_MOD_ESW_FLOW_TABLE | 13745f44fb19SBing Zhao MLX5_HCA_CAP_OPMOD_GET_CUR); 13755f44fb19SBing Zhao if (!hcattr) 13765f44fb19SBing Zhao return rc; 13775f44fb19SBing Zhao esw_reg = MLX5_GET(flow_table_esw_cap, hcattr, 13785f44fb19SBing Zhao ft_header_modify_esw_fdb.metadata_reg_c_x); 13795f44fb19SBing Zhao attr->set_reg_c &= esw_reg; 13805f44fb19SBing Zhao } 13817b4f1e6bSMatan Azrad return 0; 13827b4f1e6bSMatan Azrad error: 13837b4f1e6bSMatan Azrad rc = (rc > 0) ? -rc : rc; 13847b4f1e6bSMatan Azrad return rc; 13857b4f1e6bSMatan Azrad } 13867b4f1e6bSMatan Azrad 13877b4f1e6bSMatan Azrad /** 13887b4f1e6bSMatan Azrad * Query TIS transport domain from QP verbs object using DevX API. 13897b4f1e6bSMatan Azrad * 13907b4f1e6bSMatan Azrad * @param[in] qp 13917b4f1e6bSMatan Azrad * Pointer to verbs QP returned by ibv_create_qp . 13927b4f1e6bSMatan Azrad * @param[in] tis_num 13937b4f1e6bSMatan Azrad * TIS number of TIS to query. 13947b4f1e6bSMatan Azrad * @param[out] tis_td 13957b4f1e6bSMatan Azrad * Pointer to TIS transport domain variable, to be set by the routine. 13967b4f1e6bSMatan Azrad * 13977b4f1e6bSMatan Azrad * @return 13987b4f1e6bSMatan Azrad * 0 on success, a negative value otherwise. 13997b4f1e6bSMatan Azrad */ 14007b4f1e6bSMatan Azrad int 1401e09d350eSOphir Munk mlx5_devx_cmd_qp_query_tis_td(void *qp, uint32_t tis_num, 14027b4f1e6bSMatan Azrad uint32_t *tis_td) 14037b4f1e6bSMatan Azrad { 1404170572d8SOphir Munk #ifdef HAVE_IBV_FLOW_DV_SUPPORT 14057b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(query_tis_in)] = {0}; 14067b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(query_tis_out)] = {0}; 14077b4f1e6bSMatan Azrad int rc; 14087b4f1e6bSMatan Azrad void *tis_ctx; 14097b4f1e6bSMatan Azrad 14107b4f1e6bSMatan Azrad MLX5_SET(query_tis_in, in, opcode, MLX5_CMD_OP_QUERY_TIS); 14117b4f1e6bSMatan Azrad MLX5_SET(query_tis_in, in, tisn, tis_num); 14127b4f1e6bSMatan Azrad rc = mlx5_glue->devx_qp_query(qp, in, sizeof(in), out, sizeof(out)); 14137b4f1e6bSMatan Azrad if (rc) { 14147b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to query QP using DevX"); 14157b4f1e6bSMatan Azrad return -rc; 14167b4f1e6bSMatan Azrad }; 14177b4f1e6bSMatan Azrad tis_ctx = MLX5_ADDR_OF(query_tis_out, out, tis_context); 14187b4f1e6bSMatan Azrad *tis_td = MLX5_GET(tisc, tis_ctx, transport_domain); 14197b4f1e6bSMatan Azrad return 0; 1420170572d8SOphir Munk #else 1421170572d8SOphir Munk (void)qp; 1422170572d8SOphir Munk (void)tis_num; 1423170572d8SOphir Munk (void)tis_td; 1424170572d8SOphir Munk return -ENOTSUP; 1425170572d8SOphir Munk #endif 14267b4f1e6bSMatan Azrad } 14277b4f1e6bSMatan Azrad 14287b4f1e6bSMatan Azrad /** 14297b4f1e6bSMatan Azrad * Fill WQ data for DevX API command. 14307b4f1e6bSMatan Azrad * Utility function for use when creating DevX objects containing a WQ. 14317b4f1e6bSMatan Azrad * 14327b4f1e6bSMatan Azrad * @param[in] wq_ctx 14337b4f1e6bSMatan Azrad * Pointer to WQ context to fill with data. 14347b4f1e6bSMatan Azrad * @param [in] wq_attr 14357b4f1e6bSMatan Azrad * Pointer to WQ attributes structure to fill in WQ context. 14367b4f1e6bSMatan Azrad */ 14377b4f1e6bSMatan Azrad static void 14387b4f1e6bSMatan Azrad devx_cmd_fill_wq_data(void *wq_ctx, struct mlx5_devx_wq_attr *wq_attr) 14397b4f1e6bSMatan Azrad { 14407b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, wq_type, wq_attr->wq_type); 14417b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, wq_signature, wq_attr->wq_signature); 14427b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, end_padding_mode, wq_attr->end_padding_mode); 14437b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, cd_slave, wq_attr->cd_slave); 14447b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, hds_skip_first_sge, wq_attr->hds_skip_first_sge); 14457b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, log2_hds_buf_size, wq_attr->log2_hds_buf_size); 14467b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, page_offset, wq_attr->page_offset); 14477b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, lwm, wq_attr->lwm); 14487b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, pd, wq_attr->pd); 14497b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, uar_page, wq_attr->uar_page); 14507b4f1e6bSMatan Azrad MLX5_SET64(wq, wq_ctx, dbr_addr, wq_attr->dbr_addr); 14517b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, hw_counter, wq_attr->hw_counter); 14527b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, sw_counter, wq_attr->sw_counter); 14537b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, log_wq_stride, wq_attr->log_wq_stride); 1454f002358cSMichael Baum if (wq_attr->log_wq_pg_sz > MLX5_ADAPTER_PAGE_SHIFT) 1455f002358cSMichael Baum MLX5_SET(wq, wq_ctx, log_wq_pg_sz, 1456f002358cSMichael Baum wq_attr->log_wq_pg_sz - MLX5_ADAPTER_PAGE_SHIFT); 14577b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, log_wq_sz, wq_attr->log_wq_sz); 14587b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, dbr_umem_valid, wq_attr->dbr_umem_valid); 14597b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, wq_umem_valid, wq_attr->wq_umem_valid); 14607b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, log_hairpin_num_packets, 14617b4f1e6bSMatan Azrad wq_attr->log_hairpin_num_packets); 14627b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, log_hairpin_data_sz, wq_attr->log_hairpin_data_sz); 14637b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, single_wqe_log_num_of_strides, 14647b4f1e6bSMatan Azrad wq_attr->single_wqe_log_num_of_strides); 14657b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, two_byte_shift_en, wq_attr->two_byte_shift_en); 14667b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, single_stride_log_num_of_bytes, 14677b4f1e6bSMatan Azrad wq_attr->single_stride_log_num_of_bytes); 14687b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, dbr_umem_id, wq_attr->dbr_umem_id); 14697b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, wq_umem_id, wq_attr->wq_umem_id); 14707b4f1e6bSMatan Azrad MLX5_SET64(wq, wq_ctx, wq_umem_offset, wq_attr->wq_umem_offset); 14717b4f1e6bSMatan Azrad } 14727b4f1e6bSMatan Azrad 14737b4f1e6bSMatan Azrad /** 14747b4f1e6bSMatan Azrad * Create RQ using DevX API. 14757b4f1e6bSMatan Azrad * 14767b4f1e6bSMatan Azrad * @param[in] ctx 1477e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 14787b4f1e6bSMatan Azrad * @param [in] rq_attr 14797b4f1e6bSMatan Azrad * Pointer to create RQ attributes structure. 14807b4f1e6bSMatan Azrad * @param [in] socket 14817b4f1e6bSMatan Azrad * CPU socket ID for allocations. 14827b4f1e6bSMatan Azrad * 14837b4f1e6bSMatan Azrad * @return 14847b4f1e6bSMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 14857b4f1e6bSMatan Azrad */ 14867b4f1e6bSMatan Azrad struct mlx5_devx_obj * 1487e09d350eSOphir Munk mlx5_devx_cmd_create_rq(void *ctx, 14887b4f1e6bSMatan Azrad struct mlx5_devx_create_rq_attr *rq_attr, 14897b4f1e6bSMatan Azrad int socket) 14907b4f1e6bSMatan Azrad { 14917b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(create_rq_in)] = {0}; 14927b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(create_rq_out)] = {0}; 14937b4f1e6bSMatan Azrad void *rq_ctx, *wq_ctx; 14947b4f1e6bSMatan Azrad struct mlx5_devx_wq_attr *wq_attr; 14957b4f1e6bSMatan Azrad struct mlx5_devx_obj *rq = NULL; 14967b4f1e6bSMatan Azrad 149766914d19SSuanming Mou rq = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*rq), 0, socket); 14987b4f1e6bSMatan Azrad if (!rq) { 14997b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to allocate RQ data"); 15007b4f1e6bSMatan Azrad rte_errno = ENOMEM; 15017b4f1e6bSMatan Azrad return NULL; 15027b4f1e6bSMatan Azrad } 15037b4f1e6bSMatan Azrad MLX5_SET(create_rq_in, in, opcode, MLX5_CMD_OP_CREATE_RQ); 15047b4f1e6bSMatan Azrad rq_ctx = MLX5_ADDR_OF(create_rq_in, in, ctx); 15057b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, rlky, rq_attr->rlky); 15067b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, delay_drop_en, rq_attr->delay_drop_en); 15077b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, scatter_fcs, rq_attr->scatter_fcs); 15087b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, vsd, rq_attr->vsd); 15097b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, mem_rq_type, rq_attr->mem_rq_type); 15107b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, state, rq_attr->state); 15117b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, flush_in_error_en, rq_attr->flush_in_error_en); 15127b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, hairpin, rq_attr->hairpin); 1513f9fe5a5bSDariusz Sosnowski MLX5_SET(rqc, rq_ctx, hairpin_data_buffer_type, rq_attr->hairpin_data_buffer_type); 15147b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, user_index, rq_attr->user_index); 15157b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, cqn, rq_attr->cqn); 15167b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, counter_set_id, rq_attr->counter_set_id); 15177b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, rmpn, rq_attr->rmpn); 1518569ffbc9SViacheslav Ovsiienko MLX5_SET(sqc, rq_ctx, ts_format, rq_attr->ts_format); 15197b4f1e6bSMatan Azrad wq_ctx = MLX5_ADDR_OF(rqc, rq_ctx, wq); 15207b4f1e6bSMatan Azrad wq_attr = &rq_attr->wq_attr; 15217b4f1e6bSMatan Azrad devx_cmd_fill_wq_data(wq_ctx, wq_attr); 15227b4f1e6bSMatan Azrad rq->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 15237b4f1e6bSMatan Azrad out, sizeof(out)); 15247b4f1e6bSMatan Azrad if (!rq->obj) { 15252d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create RQ", NULL, 0); 152666914d19SSuanming Mou mlx5_free(rq); 15277b4f1e6bSMatan Azrad return NULL; 15287b4f1e6bSMatan Azrad } 15297b4f1e6bSMatan Azrad rq->id = MLX5_GET(create_rq_out, out, rqn); 15307b4f1e6bSMatan Azrad return rq; 15317b4f1e6bSMatan Azrad } 15327b4f1e6bSMatan Azrad 15337b4f1e6bSMatan Azrad /** 15347b4f1e6bSMatan Azrad * Modify RQ using DevX API. 15357b4f1e6bSMatan Azrad * 15367b4f1e6bSMatan Azrad * @param[in] rq 15377b4f1e6bSMatan Azrad * Pointer to RQ object structure. 15387b4f1e6bSMatan Azrad * @param [in] rq_attr 15397b4f1e6bSMatan Azrad * Pointer to modify RQ attributes structure. 15407b4f1e6bSMatan Azrad * 15417b4f1e6bSMatan Azrad * @return 15427b4f1e6bSMatan Azrad * 0 on success, a negative errno value otherwise and rte_errno is set. 15437b4f1e6bSMatan Azrad */ 15447b4f1e6bSMatan Azrad int 15457b4f1e6bSMatan Azrad mlx5_devx_cmd_modify_rq(struct mlx5_devx_obj *rq, 15467b4f1e6bSMatan Azrad struct mlx5_devx_modify_rq_attr *rq_attr) 15477b4f1e6bSMatan Azrad { 15487b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(modify_rq_in)] = {0}; 15497b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(modify_rq_out)] = {0}; 15507b4f1e6bSMatan Azrad void *rq_ctx, *wq_ctx; 15517b4f1e6bSMatan Azrad int ret; 15527b4f1e6bSMatan Azrad 15537b4f1e6bSMatan Azrad MLX5_SET(modify_rq_in, in, opcode, MLX5_CMD_OP_MODIFY_RQ); 15547b4f1e6bSMatan Azrad MLX5_SET(modify_rq_in, in, rq_state, rq_attr->rq_state); 15557b4f1e6bSMatan Azrad MLX5_SET(modify_rq_in, in, rqn, rq->id); 15567b4f1e6bSMatan Azrad MLX5_SET64(modify_rq_in, in, modify_bitmask, rq_attr->modify_bitmask); 15577b4f1e6bSMatan Azrad rq_ctx = MLX5_ADDR_OF(modify_rq_in, in, ctx); 15587b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, state, rq_attr->state); 15597b4f1e6bSMatan Azrad if (rq_attr->modify_bitmask & 15607b4f1e6bSMatan Azrad MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS) 15617b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, scatter_fcs, rq_attr->scatter_fcs); 15627b4f1e6bSMatan Azrad if (rq_attr->modify_bitmask & MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD) 15637b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, vsd, rq_attr->vsd); 15647b4f1e6bSMatan Azrad if (rq_attr->modify_bitmask & 15657b4f1e6bSMatan Azrad MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID) 15667b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, counter_set_id, rq_attr->counter_set_id); 15677b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, hairpin_peer_sq, rq_attr->hairpin_peer_sq); 15687b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, hairpin_peer_vhca, rq_attr->hairpin_peer_vhca); 15697b4f1e6bSMatan Azrad if (rq_attr->modify_bitmask & MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_WQ_LWM) { 15707b4f1e6bSMatan Azrad wq_ctx = MLX5_ADDR_OF(rqc, rq_ctx, wq); 15717b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, lwm, rq_attr->lwm); 15727b4f1e6bSMatan Azrad } 15737b4f1e6bSMatan Azrad ret = mlx5_glue->devx_obj_modify(rq->obj, in, sizeof(in), 15747b4f1e6bSMatan Azrad out, sizeof(out)); 15757b4f1e6bSMatan Azrad if (ret) { 15767b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to modify RQ using DevX"); 15777b4f1e6bSMatan Azrad rte_errno = errno; 15787b4f1e6bSMatan Azrad return -errno; 15797b4f1e6bSMatan Azrad } 15807b4f1e6bSMatan Azrad return ret; 15817b4f1e6bSMatan Azrad } 15827b4f1e6bSMatan Azrad 15837b4f1e6bSMatan Azrad /** 1584ee160711SXueming Li * Create RMP using DevX API. 1585ee160711SXueming Li * 1586ee160711SXueming Li * @param[in] ctx 1587ee160711SXueming Li * Context returned from mlx5 open_device() glue function. 1588ee160711SXueming Li * @param [in] rmp_attr 1589ee160711SXueming Li * Pointer to create RMP attributes structure. 1590ee160711SXueming Li * @param [in] socket 1591ee160711SXueming Li * CPU socket ID for allocations. 1592ee160711SXueming Li * 1593ee160711SXueming Li * @return 1594ee160711SXueming Li * The DevX object created, NULL otherwise and rte_errno is set. 1595ee160711SXueming Li */ 1596ee160711SXueming Li struct mlx5_devx_obj * 1597ee160711SXueming Li mlx5_devx_cmd_create_rmp(void *ctx, 1598ee160711SXueming Li struct mlx5_devx_create_rmp_attr *rmp_attr, 1599ee160711SXueming Li int socket) 1600ee160711SXueming Li { 1601ee160711SXueming Li uint32_t in[MLX5_ST_SZ_DW(create_rmp_in)] = {0}; 1602ee160711SXueming Li uint32_t out[MLX5_ST_SZ_DW(create_rmp_out)] = {0}; 1603ee160711SXueming Li void *rmp_ctx, *wq_ctx; 1604ee160711SXueming Li struct mlx5_devx_wq_attr *wq_attr; 1605ee160711SXueming Li struct mlx5_devx_obj *rmp = NULL; 1606ee160711SXueming Li 1607ee160711SXueming Li rmp = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*rmp), 0, socket); 1608ee160711SXueming Li if (!rmp) { 1609ee160711SXueming Li DRV_LOG(ERR, "Failed to allocate RMP data"); 1610ee160711SXueming Li rte_errno = ENOMEM; 1611ee160711SXueming Li return NULL; 1612ee160711SXueming Li } 1613ee160711SXueming Li MLX5_SET(create_rmp_in, in, opcode, MLX5_CMD_OP_CREATE_RMP); 1614ee160711SXueming Li rmp_ctx = MLX5_ADDR_OF(create_rmp_in, in, ctx); 1615ee160711SXueming Li MLX5_SET(rmpc, rmp_ctx, state, rmp_attr->state); 1616ee160711SXueming Li MLX5_SET(rmpc, rmp_ctx, basic_cyclic_rcv_wqe, 1617ee160711SXueming Li rmp_attr->basic_cyclic_rcv_wqe); 1618ee160711SXueming Li wq_ctx = MLX5_ADDR_OF(rmpc, rmp_ctx, wq); 1619ee160711SXueming Li wq_attr = &rmp_attr->wq_attr; 1620ee160711SXueming Li devx_cmd_fill_wq_data(wq_ctx, wq_attr); 1621ee160711SXueming Li rmp->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out, 1622ee160711SXueming Li sizeof(out)); 1623ee160711SXueming Li if (!rmp->obj) { 16242d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create RMP", NULL, 0); 1625ee160711SXueming Li mlx5_free(rmp); 1626ee160711SXueming Li return NULL; 1627ee160711SXueming Li } 1628ee160711SXueming Li rmp->id = MLX5_GET(create_rmp_out, out, rmpn); 1629ee160711SXueming Li return rmp; 1630ee160711SXueming Li } 1631ee160711SXueming Li 1632ee160711SXueming Li /* 16337b4f1e6bSMatan Azrad * Create TIR using DevX API. 16347b4f1e6bSMatan Azrad * 16357b4f1e6bSMatan Azrad * @param[in] ctx 1636e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 16377b4f1e6bSMatan Azrad * @param [in] tir_attr 16387b4f1e6bSMatan Azrad * Pointer to TIR attributes structure. 16397b4f1e6bSMatan Azrad * 16407b4f1e6bSMatan Azrad * @return 16417b4f1e6bSMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 16427b4f1e6bSMatan Azrad */ 16437b4f1e6bSMatan Azrad struct mlx5_devx_obj * 1644e09d350eSOphir Munk mlx5_devx_cmd_create_tir(void *ctx, 16457b4f1e6bSMatan Azrad struct mlx5_devx_tir_attr *tir_attr) 16467b4f1e6bSMatan Azrad { 16477b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(create_tir_in)] = {0}; 16487b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(create_tir_out)] = {0}; 1649a4e6ea97SDekel Peled void *tir_ctx, *outer, *inner, *rss_key; 16507b4f1e6bSMatan Azrad struct mlx5_devx_obj *tir = NULL; 16517b4f1e6bSMatan Azrad 165266914d19SSuanming Mou tir = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*tir), 0, SOCKET_ID_ANY); 16537b4f1e6bSMatan Azrad if (!tir) { 16547b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to allocate TIR data"); 16557b4f1e6bSMatan Azrad rte_errno = ENOMEM; 16567b4f1e6bSMatan Azrad return NULL; 16577b4f1e6bSMatan Azrad } 16587b4f1e6bSMatan Azrad MLX5_SET(create_tir_in, in, opcode, MLX5_CMD_OP_CREATE_TIR); 16597b4f1e6bSMatan Azrad tir_ctx = MLX5_ADDR_OF(create_tir_in, in, ctx); 16607b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, disp_type, tir_attr->disp_type); 16617b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, lro_timeout_period_usecs, 16627b4f1e6bSMatan Azrad tir_attr->lro_timeout_period_usecs); 16637b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, lro_enable_mask, tir_attr->lro_enable_mask); 16647b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, lro_max_msg_sz, tir_attr->lro_max_msg_sz); 16657b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, inline_rqn, tir_attr->inline_rqn); 16667b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, rx_hash_symmetric, tir_attr->rx_hash_symmetric); 16677b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, tunneled_offload_en, 16687b4f1e6bSMatan Azrad tir_attr->tunneled_offload_en); 16697b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, indirect_table, tir_attr->indirect_table); 16707b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, rx_hash_fn, tir_attr->rx_hash_fn); 16717b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, self_lb_block, tir_attr->self_lb_block); 16727b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, transport_domain, tir_attr->transport_domain); 1673a4e6ea97SDekel Peled rss_key = MLX5_ADDR_OF(tirc, tir_ctx, rx_hash_toeplitz_key); 1674a4e6ea97SDekel Peled memcpy(rss_key, tir_attr->rx_hash_toeplitz_key, MLX5_RSS_HASH_KEY_LEN); 16757b4f1e6bSMatan Azrad outer = MLX5_ADDR_OF(tirc, tir_ctx, rx_hash_field_selector_outer); 16767b4f1e6bSMatan Azrad MLX5_SET(rx_hash_field_select, outer, l3_prot_type, 16777b4f1e6bSMatan Azrad tir_attr->rx_hash_field_selector_outer.l3_prot_type); 16787b4f1e6bSMatan Azrad MLX5_SET(rx_hash_field_select, outer, l4_prot_type, 16797b4f1e6bSMatan Azrad tir_attr->rx_hash_field_selector_outer.l4_prot_type); 16807b4f1e6bSMatan Azrad MLX5_SET(rx_hash_field_select, outer, selected_fields, 16817b4f1e6bSMatan Azrad tir_attr->rx_hash_field_selector_outer.selected_fields); 16827b4f1e6bSMatan Azrad inner = MLX5_ADDR_OF(tirc, tir_ctx, rx_hash_field_selector_inner); 16837b4f1e6bSMatan Azrad MLX5_SET(rx_hash_field_select, inner, l3_prot_type, 16847b4f1e6bSMatan Azrad tir_attr->rx_hash_field_selector_inner.l3_prot_type); 16857b4f1e6bSMatan Azrad MLX5_SET(rx_hash_field_select, inner, l4_prot_type, 16867b4f1e6bSMatan Azrad tir_attr->rx_hash_field_selector_inner.l4_prot_type); 16877b4f1e6bSMatan Azrad MLX5_SET(rx_hash_field_select, inner, selected_fields, 16887b4f1e6bSMatan Azrad tir_attr->rx_hash_field_selector_inner.selected_fields); 16897b4f1e6bSMatan Azrad tir->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 16907b4f1e6bSMatan Azrad out, sizeof(out)); 16917b4f1e6bSMatan Azrad if (!tir->obj) { 16922d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create TIR", NULL, 0); 169366914d19SSuanming Mou mlx5_free(tir); 16947b4f1e6bSMatan Azrad return NULL; 16957b4f1e6bSMatan Azrad } 16967b4f1e6bSMatan Azrad tir->id = MLX5_GET(create_tir_out, out, tirn); 16977b4f1e6bSMatan Azrad return tir; 16987b4f1e6bSMatan Azrad } 16997b4f1e6bSMatan Azrad 17007b4f1e6bSMatan Azrad /** 1701847d9789SAndrey Vesnovaty * Modify TIR using DevX API. 1702847d9789SAndrey Vesnovaty * 1703847d9789SAndrey Vesnovaty * @param[in] tir 1704847d9789SAndrey Vesnovaty * Pointer to TIR DevX object structure. 1705847d9789SAndrey Vesnovaty * @param [in] modify_tir_attr 1706847d9789SAndrey Vesnovaty * Pointer to TIR modification attributes structure. 1707847d9789SAndrey Vesnovaty * 1708847d9789SAndrey Vesnovaty * @return 1709847d9789SAndrey Vesnovaty * 0 on success, a negative errno value otherwise and rte_errno is set. 1710847d9789SAndrey Vesnovaty */ 1711847d9789SAndrey Vesnovaty int 1712847d9789SAndrey Vesnovaty mlx5_devx_cmd_modify_tir(struct mlx5_devx_obj *tir, 1713847d9789SAndrey Vesnovaty struct mlx5_devx_modify_tir_attr *modify_tir_attr) 1714847d9789SAndrey Vesnovaty { 1715847d9789SAndrey Vesnovaty struct mlx5_devx_tir_attr *tir_attr = &modify_tir_attr->tir; 1716847d9789SAndrey Vesnovaty uint32_t in[MLX5_ST_SZ_DW(modify_tir_in)] = {0}; 1717847d9789SAndrey Vesnovaty uint32_t out[MLX5_ST_SZ_DW(modify_tir_out)] = {0}; 1718847d9789SAndrey Vesnovaty void *tir_ctx; 1719847d9789SAndrey Vesnovaty int ret; 1720847d9789SAndrey Vesnovaty 1721847d9789SAndrey Vesnovaty MLX5_SET(modify_tir_in, in, opcode, MLX5_CMD_OP_MODIFY_TIR); 1722847d9789SAndrey Vesnovaty MLX5_SET(modify_tir_in, in, tirn, modify_tir_attr->tirn); 1723847d9789SAndrey Vesnovaty MLX5_SET64(modify_tir_in, in, modify_bitmask, 1724847d9789SAndrey Vesnovaty modify_tir_attr->modify_bitmask); 1725847d9789SAndrey Vesnovaty tir_ctx = MLX5_ADDR_OF(modify_rq_in, in, ctx); 1726847d9789SAndrey Vesnovaty if (modify_tir_attr->modify_bitmask & 1727847d9789SAndrey Vesnovaty MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_LRO) { 1728847d9789SAndrey Vesnovaty MLX5_SET(tirc, tir_ctx, lro_timeout_period_usecs, 1729847d9789SAndrey Vesnovaty tir_attr->lro_timeout_period_usecs); 1730847d9789SAndrey Vesnovaty MLX5_SET(tirc, tir_ctx, lro_enable_mask, 1731847d9789SAndrey Vesnovaty tir_attr->lro_enable_mask); 1732847d9789SAndrey Vesnovaty MLX5_SET(tirc, tir_ctx, lro_max_msg_sz, 1733847d9789SAndrey Vesnovaty tir_attr->lro_max_msg_sz); 1734847d9789SAndrey Vesnovaty } 1735847d9789SAndrey Vesnovaty if (modify_tir_attr->modify_bitmask & 1736847d9789SAndrey Vesnovaty MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_INDIRECT_TABLE) 1737847d9789SAndrey Vesnovaty MLX5_SET(tirc, tir_ctx, indirect_table, 1738847d9789SAndrey Vesnovaty tir_attr->indirect_table); 1739847d9789SAndrey Vesnovaty if (modify_tir_attr->modify_bitmask & 1740847d9789SAndrey Vesnovaty MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_HASH) { 1741847d9789SAndrey Vesnovaty int i; 1742847d9789SAndrey Vesnovaty void *outer, *inner; 1743847d9789SAndrey Vesnovaty 1744847d9789SAndrey Vesnovaty MLX5_SET(tirc, tir_ctx, rx_hash_symmetric, 1745847d9789SAndrey Vesnovaty tir_attr->rx_hash_symmetric); 1746847d9789SAndrey Vesnovaty MLX5_SET(tirc, tir_ctx, rx_hash_fn, tir_attr->rx_hash_fn); 1747847d9789SAndrey Vesnovaty for (i = 0; i < 10; i++) { 1748847d9789SAndrey Vesnovaty MLX5_SET(tirc, tir_ctx, rx_hash_toeplitz_key[i], 1749847d9789SAndrey Vesnovaty tir_attr->rx_hash_toeplitz_key[i]); 1750847d9789SAndrey Vesnovaty } 1751847d9789SAndrey Vesnovaty outer = MLX5_ADDR_OF(tirc, tir_ctx, 1752847d9789SAndrey Vesnovaty rx_hash_field_selector_outer); 1753847d9789SAndrey Vesnovaty MLX5_SET(rx_hash_field_select, outer, l3_prot_type, 1754847d9789SAndrey Vesnovaty tir_attr->rx_hash_field_selector_outer.l3_prot_type); 1755847d9789SAndrey Vesnovaty MLX5_SET(rx_hash_field_select, outer, l4_prot_type, 1756847d9789SAndrey Vesnovaty tir_attr->rx_hash_field_selector_outer.l4_prot_type); 1757847d9789SAndrey Vesnovaty MLX5_SET 1758847d9789SAndrey Vesnovaty (rx_hash_field_select, outer, selected_fields, 1759847d9789SAndrey Vesnovaty tir_attr->rx_hash_field_selector_outer.selected_fields); 1760847d9789SAndrey Vesnovaty inner = MLX5_ADDR_OF(tirc, tir_ctx, 1761847d9789SAndrey Vesnovaty rx_hash_field_selector_inner); 1762847d9789SAndrey Vesnovaty MLX5_SET(rx_hash_field_select, inner, l3_prot_type, 1763847d9789SAndrey Vesnovaty tir_attr->rx_hash_field_selector_inner.l3_prot_type); 1764847d9789SAndrey Vesnovaty MLX5_SET(rx_hash_field_select, inner, l4_prot_type, 1765847d9789SAndrey Vesnovaty tir_attr->rx_hash_field_selector_inner.l4_prot_type); 1766847d9789SAndrey Vesnovaty MLX5_SET 1767847d9789SAndrey Vesnovaty (rx_hash_field_select, inner, selected_fields, 1768847d9789SAndrey Vesnovaty tir_attr->rx_hash_field_selector_inner.selected_fields); 1769847d9789SAndrey Vesnovaty } 1770847d9789SAndrey Vesnovaty if (modify_tir_attr->modify_bitmask & 1771847d9789SAndrey Vesnovaty MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_SELF_LB_EN) { 1772847d9789SAndrey Vesnovaty MLX5_SET(tirc, tir_ctx, self_lb_block, tir_attr->self_lb_block); 1773847d9789SAndrey Vesnovaty } 1774847d9789SAndrey Vesnovaty ret = mlx5_glue->devx_obj_modify(tir->obj, in, sizeof(in), 1775847d9789SAndrey Vesnovaty out, sizeof(out)); 1776847d9789SAndrey Vesnovaty if (ret) { 1777847d9789SAndrey Vesnovaty DRV_LOG(ERR, "Failed to modify TIR using DevX"); 1778847d9789SAndrey Vesnovaty rte_errno = errno; 1779847d9789SAndrey Vesnovaty return -errno; 1780847d9789SAndrey Vesnovaty } 1781847d9789SAndrey Vesnovaty return ret; 1782847d9789SAndrey Vesnovaty } 1783847d9789SAndrey Vesnovaty 1784847d9789SAndrey Vesnovaty /** 17857b4f1e6bSMatan Azrad * Create RQT using DevX API. 17867b4f1e6bSMatan Azrad * 17877b4f1e6bSMatan Azrad * @param[in] ctx 1788e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 17897b4f1e6bSMatan Azrad * @param [in] rqt_attr 17907b4f1e6bSMatan Azrad * Pointer to RQT attributes structure. 17917b4f1e6bSMatan Azrad * 17927b4f1e6bSMatan Azrad * @return 17937b4f1e6bSMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 17947b4f1e6bSMatan Azrad */ 17957b4f1e6bSMatan Azrad struct mlx5_devx_obj * 1796e09d350eSOphir Munk mlx5_devx_cmd_create_rqt(void *ctx, 17977b4f1e6bSMatan Azrad struct mlx5_devx_rqt_attr *rqt_attr) 17987b4f1e6bSMatan Azrad { 17997b4f1e6bSMatan Azrad uint32_t *in = NULL; 18007b4f1e6bSMatan Azrad uint32_t inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + 18017b4f1e6bSMatan Azrad rqt_attr->rqt_actual_size * sizeof(uint32_t); 18027b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(create_rqt_out)] = {0}; 18037b4f1e6bSMatan Azrad void *rqt_ctx; 18047b4f1e6bSMatan Azrad struct mlx5_devx_obj *rqt = NULL; 18057b4f1e6bSMatan Azrad int i; 18067b4f1e6bSMatan Azrad 180766914d19SSuanming Mou in = mlx5_malloc(MLX5_MEM_ZERO, inlen, 0, SOCKET_ID_ANY); 18087b4f1e6bSMatan Azrad if (!in) { 18097b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to allocate RQT IN data"); 18107b4f1e6bSMatan Azrad rte_errno = ENOMEM; 18117b4f1e6bSMatan Azrad return NULL; 18127b4f1e6bSMatan Azrad } 181366914d19SSuanming Mou rqt = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*rqt), 0, SOCKET_ID_ANY); 18147b4f1e6bSMatan Azrad if (!rqt) { 18157b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to allocate RQT data"); 18167b4f1e6bSMatan Azrad rte_errno = ENOMEM; 181766914d19SSuanming Mou mlx5_free(in); 18187b4f1e6bSMatan Azrad return NULL; 18197b4f1e6bSMatan Azrad } 18207b4f1e6bSMatan Azrad MLX5_SET(create_rqt_in, in, opcode, MLX5_CMD_OP_CREATE_RQT); 18217b4f1e6bSMatan Azrad rqt_ctx = MLX5_ADDR_OF(create_rqt_in, in, rqt_context); 18220eb60e67SMatan Azrad MLX5_SET(rqtc, rqt_ctx, list_q_type, rqt_attr->rq_type); 18237b4f1e6bSMatan Azrad MLX5_SET(rqtc, rqt_ctx, rqt_max_size, rqt_attr->rqt_max_size); 18247b4f1e6bSMatan Azrad MLX5_SET(rqtc, rqt_ctx, rqt_actual_size, rqt_attr->rqt_actual_size); 18257b4f1e6bSMatan Azrad for (i = 0; i < rqt_attr->rqt_actual_size; i++) 18267b4f1e6bSMatan Azrad MLX5_SET(rqtc, rqt_ctx, rq_num[i], rqt_attr->rq_list[i]); 18277b4f1e6bSMatan Azrad rqt->obj = mlx5_glue->devx_obj_create(ctx, in, inlen, out, sizeof(out)); 182866914d19SSuanming Mou mlx5_free(in); 18297b4f1e6bSMatan Azrad if (!rqt->obj) { 18302d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create RQT", NULL, 0); 183166914d19SSuanming Mou mlx5_free(rqt); 18327b4f1e6bSMatan Azrad return NULL; 18337b4f1e6bSMatan Azrad } 18347b4f1e6bSMatan Azrad rqt->id = MLX5_GET(create_rqt_out, out, rqtn); 18357b4f1e6bSMatan Azrad return rqt; 18367b4f1e6bSMatan Azrad } 18377b4f1e6bSMatan Azrad 18387b4f1e6bSMatan Azrad /** 1839e1da60a8SMatan Azrad * Modify RQT using DevX API. 1840e1da60a8SMatan Azrad * 1841e1da60a8SMatan Azrad * @param[in] rqt 1842e1da60a8SMatan Azrad * Pointer to RQT DevX object structure. 1843e1da60a8SMatan Azrad * @param [in] rqt_attr 1844e1da60a8SMatan Azrad * Pointer to RQT attributes structure. 1845e1da60a8SMatan Azrad * 1846e1da60a8SMatan Azrad * @return 1847e1da60a8SMatan Azrad * 0 on success, a negative errno value otherwise and rte_errno is set. 1848e1da60a8SMatan Azrad */ 1849e1da60a8SMatan Azrad int 1850e1da60a8SMatan Azrad mlx5_devx_cmd_modify_rqt(struct mlx5_devx_obj *rqt, 1851e1da60a8SMatan Azrad struct mlx5_devx_rqt_attr *rqt_attr) 1852e1da60a8SMatan Azrad { 1853e1da60a8SMatan Azrad uint32_t inlen = MLX5_ST_SZ_BYTES(modify_rqt_in) + 1854e1da60a8SMatan Azrad rqt_attr->rqt_actual_size * sizeof(uint32_t); 1855e1da60a8SMatan Azrad uint32_t out[MLX5_ST_SZ_DW(modify_rqt_out)] = {0}; 185666914d19SSuanming Mou uint32_t *in = mlx5_malloc(MLX5_MEM_ZERO, inlen, 0, SOCKET_ID_ANY); 1857e1da60a8SMatan Azrad void *rqt_ctx; 1858e1da60a8SMatan Azrad int i; 1859e1da60a8SMatan Azrad int ret; 1860e1da60a8SMatan Azrad 1861e1da60a8SMatan Azrad if (!in) { 1862e1da60a8SMatan Azrad DRV_LOG(ERR, "Failed to allocate RQT modify IN data."); 1863e1da60a8SMatan Azrad rte_errno = ENOMEM; 1864e1da60a8SMatan Azrad return -ENOMEM; 1865e1da60a8SMatan Azrad } 1866e1da60a8SMatan Azrad MLX5_SET(modify_rqt_in, in, opcode, MLX5_CMD_OP_MODIFY_RQT); 1867e1da60a8SMatan Azrad MLX5_SET(modify_rqt_in, in, rqtn, rqt->id); 1868e1da60a8SMatan Azrad MLX5_SET64(modify_rqt_in, in, modify_bitmask, 0x1); 1869e1da60a8SMatan Azrad rqt_ctx = MLX5_ADDR_OF(modify_rqt_in, in, rqt_context); 1870e1da60a8SMatan Azrad MLX5_SET(rqtc, rqt_ctx, list_q_type, rqt_attr->rq_type); 1871e1da60a8SMatan Azrad MLX5_SET(rqtc, rqt_ctx, rqt_max_size, rqt_attr->rqt_max_size); 1872e1da60a8SMatan Azrad MLX5_SET(rqtc, rqt_ctx, rqt_actual_size, rqt_attr->rqt_actual_size); 1873e1da60a8SMatan Azrad for (i = 0; i < rqt_attr->rqt_actual_size; i++) 1874e1da60a8SMatan Azrad MLX5_SET(rqtc, rqt_ctx, rq_num[i], rqt_attr->rq_list[i]); 1875e1da60a8SMatan Azrad ret = mlx5_glue->devx_obj_modify(rqt->obj, in, inlen, out, sizeof(out)); 187666914d19SSuanming Mou mlx5_free(in); 1877e1da60a8SMatan Azrad if (ret) { 1878e1da60a8SMatan Azrad DRV_LOG(ERR, "Failed to modify RQT using DevX."); 1879e1da60a8SMatan Azrad rte_errno = errno; 1880e1da60a8SMatan Azrad return -rte_errno; 1881e1da60a8SMatan Azrad } 1882e1da60a8SMatan Azrad return ret; 1883e1da60a8SMatan Azrad } 1884e1da60a8SMatan Azrad 1885e1da60a8SMatan Azrad /** 18867b4f1e6bSMatan Azrad * Create SQ using DevX API. 18877b4f1e6bSMatan Azrad * 18887b4f1e6bSMatan Azrad * @param[in] ctx 1889e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 18907b4f1e6bSMatan Azrad * @param [in] sq_attr 18917b4f1e6bSMatan Azrad * Pointer to SQ attributes structure. 18927b4f1e6bSMatan Azrad * @param [in] socket 18937b4f1e6bSMatan Azrad * CPU socket ID for allocations. 18947b4f1e6bSMatan Azrad * 18957b4f1e6bSMatan Azrad * @return 18967b4f1e6bSMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 18977b4f1e6bSMatan Azrad **/ 18987b4f1e6bSMatan Azrad struct mlx5_devx_obj * 1899e09d350eSOphir Munk mlx5_devx_cmd_create_sq(void *ctx, 19007b4f1e6bSMatan Azrad struct mlx5_devx_create_sq_attr *sq_attr) 19017b4f1e6bSMatan Azrad { 19027b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(create_sq_in)] = {0}; 19037b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(create_sq_out)] = {0}; 19047b4f1e6bSMatan Azrad void *sq_ctx; 19057b4f1e6bSMatan Azrad void *wq_ctx; 19067b4f1e6bSMatan Azrad struct mlx5_devx_wq_attr *wq_attr; 19077b4f1e6bSMatan Azrad struct mlx5_devx_obj *sq = NULL; 19087b4f1e6bSMatan Azrad 190966914d19SSuanming Mou sq = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*sq), 0, SOCKET_ID_ANY); 19107b4f1e6bSMatan Azrad if (!sq) { 19117b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to allocate SQ data"); 19127b4f1e6bSMatan Azrad rte_errno = ENOMEM; 19137b4f1e6bSMatan Azrad return NULL; 19147b4f1e6bSMatan Azrad } 19157b4f1e6bSMatan Azrad MLX5_SET(create_sq_in, in, opcode, MLX5_CMD_OP_CREATE_SQ); 19167b4f1e6bSMatan Azrad sq_ctx = MLX5_ADDR_OF(create_sq_in, in, ctx); 19177b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, rlky, sq_attr->rlky); 19187b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, cd_master, sq_attr->cd_master); 19197b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, fre, sq_attr->fre); 19207b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, flush_in_error_en, sq_attr->flush_in_error_en); 19217b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, allow_multi_pkt_send_wqe, 19221912d158STal Shnaiderman sq_attr->allow_multi_pkt_send_wqe); 19237b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, min_wqe_inline_mode, 19247b4f1e6bSMatan Azrad sq_attr->min_wqe_inline_mode); 19257b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, state, sq_attr->state); 19267b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, reg_umr, sq_attr->reg_umr); 19277b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, allow_swp, sq_attr->allow_swp); 19287b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, hairpin, sq_attr->hairpin); 192979a7e409SViacheslav Ovsiienko MLX5_SET(sqc, sq_ctx, non_wire, sq_attr->non_wire); 193079a7e409SViacheslav Ovsiienko MLX5_SET(sqc, sq_ctx, static_sq_wq, sq_attr->static_sq_wq); 1931e58c372dSDariusz Sosnowski MLX5_SET(sqc, sq_ctx, hairpin_wq_buffer_type, sq_attr->hairpin_wq_buffer_type); 19327b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, user_index, sq_attr->user_index); 19337b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, cqn, sq_attr->cqn); 19347b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, packet_pacing_rate_limit_index, 19357b4f1e6bSMatan Azrad sq_attr->packet_pacing_rate_limit_index); 19367b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, tis_lst_sz, sq_attr->tis_lst_sz); 19377b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, tis_num_0, sq_attr->tis_num); 1938569ffbc9SViacheslav Ovsiienko MLX5_SET(sqc, sq_ctx, ts_format, sq_attr->ts_format); 19397b4f1e6bSMatan Azrad wq_ctx = MLX5_ADDR_OF(sqc, sq_ctx, wq); 19407b4f1e6bSMatan Azrad wq_attr = &sq_attr->wq_attr; 19417b4f1e6bSMatan Azrad devx_cmd_fill_wq_data(wq_ctx, wq_attr); 19427b4f1e6bSMatan Azrad sq->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 19437b4f1e6bSMatan Azrad out, sizeof(out)); 19447b4f1e6bSMatan Azrad if (!sq->obj) { 19452d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create SQ", NULL, 0); 194666914d19SSuanming Mou mlx5_free(sq); 19477b4f1e6bSMatan Azrad return NULL; 19487b4f1e6bSMatan Azrad } 19497b4f1e6bSMatan Azrad sq->id = MLX5_GET(create_sq_out, out, sqn); 19507b4f1e6bSMatan Azrad return sq; 19517b4f1e6bSMatan Azrad } 19527b4f1e6bSMatan Azrad 19537b4f1e6bSMatan Azrad /** 19547b4f1e6bSMatan Azrad * Modify SQ using DevX API. 19557b4f1e6bSMatan Azrad * 19567b4f1e6bSMatan Azrad * @param[in] sq 19577b4f1e6bSMatan Azrad * Pointer to SQ object structure. 19587b4f1e6bSMatan Azrad * @param [in] sq_attr 19597b4f1e6bSMatan Azrad * Pointer to SQ attributes structure. 19607b4f1e6bSMatan Azrad * 19617b4f1e6bSMatan Azrad * @return 19627b4f1e6bSMatan Azrad * 0 on success, a negative errno value otherwise and rte_errno is set. 19637b4f1e6bSMatan Azrad */ 19647b4f1e6bSMatan Azrad int 19657b4f1e6bSMatan Azrad mlx5_devx_cmd_modify_sq(struct mlx5_devx_obj *sq, 19667b4f1e6bSMatan Azrad struct mlx5_devx_modify_sq_attr *sq_attr) 19677b4f1e6bSMatan Azrad { 19687b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(modify_sq_in)] = {0}; 19697b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(modify_sq_out)] = {0}; 19707b4f1e6bSMatan Azrad void *sq_ctx; 19717b4f1e6bSMatan Azrad int ret; 19727b4f1e6bSMatan Azrad 19737b4f1e6bSMatan Azrad MLX5_SET(modify_sq_in, in, opcode, MLX5_CMD_OP_MODIFY_SQ); 19747b4f1e6bSMatan Azrad MLX5_SET(modify_sq_in, in, sq_state, sq_attr->sq_state); 19757b4f1e6bSMatan Azrad MLX5_SET(modify_sq_in, in, sqn, sq->id); 19767b4f1e6bSMatan Azrad sq_ctx = MLX5_ADDR_OF(modify_sq_in, in, ctx); 19777b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, state, sq_attr->state); 19787b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, hairpin_peer_rq, sq_attr->hairpin_peer_rq); 19797b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, hairpin_peer_vhca, sq_attr->hairpin_peer_vhca); 19807b4f1e6bSMatan Azrad ret = mlx5_glue->devx_obj_modify(sq->obj, in, sizeof(in), 19817b4f1e6bSMatan Azrad out, sizeof(out)); 19827b4f1e6bSMatan Azrad if (ret) { 19837b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to modify SQ using DevX"); 19847b4f1e6bSMatan Azrad rte_errno = errno; 198538119ebeSBing Zhao return -rte_errno; 19867b4f1e6bSMatan Azrad } 19877b4f1e6bSMatan Azrad return ret; 19887b4f1e6bSMatan Azrad } 19897b4f1e6bSMatan Azrad 19907b4f1e6bSMatan Azrad /** 19917b4f1e6bSMatan Azrad * Create TIS using DevX API. 19927b4f1e6bSMatan Azrad * 19937b4f1e6bSMatan Azrad * @param[in] ctx 1994e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 19957b4f1e6bSMatan Azrad * @param [in] tis_attr 19967b4f1e6bSMatan Azrad * Pointer to TIS attributes structure. 19977b4f1e6bSMatan Azrad * 19987b4f1e6bSMatan Azrad * @return 19997b4f1e6bSMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 20007b4f1e6bSMatan Azrad */ 20017b4f1e6bSMatan Azrad struct mlx5_devx_obj * 2002e09d350eSOphir Munk mlx5_devx_cmd_create_tis(void *ctx, 20037b4f1e6bSMatan Azrad struct mlx5_devx_tis_attr *tis_attr) 20047b4f1e6bSMatan Azrad { 20057b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(create_tis_in)] = {0}; 20067b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(create_tis_out)] = {0}; 20077b4f1e6bSMatan Azrad struct mlx5_devx_obj *tis = NULL; 20087b4f1e6bSMatan Azrad void *tis_ctx; 20097b4f1e6bSMatan Azrad 201066914d19SSuanming Mou tis = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*tis), 0, SOCKET_ID_ANY); 20117b4f1e6bSMatan Azrad if (!tis) { 20127b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to allocate TIS object"); 20137b4f1e6bSMatan Azrad rte_errno = ENOMEM; 20147b4f1e6bSMatan Azrad return NULL; 20157b4f1e6bSMatan Azrad } 20167b4f1e6bSMatan Azrad MLX5_SET(create_tis_in, in, opcode, MLX5_CMD_OP_CREATE_TIS); 20177b4f1e6bSMatan Azrad tis_ctx = MLX5_ADDR_OF(create_tis_in, in, ctx); 20187b4f1e6bSMatan Azrad MLX5_SET(tisc, tis_ctx, strict_lag_tx_port_affinity, 20197b4f1e6bSMatan Azrad tis_attr->strict_lag_tx_port_affinity); 20201cbdad1bSXueming Li MLX5_SET(tisc, tis_ctx, lag_tx_port_affinity, 20211cbdad1bSXueming Li tis_attr->lag_tx_port_affinity); 20227b4f1e6bSMatan Azrad MLX5_SET(tisc, tis_ctx, prio, tis_attr->prio); 20237b4f1e6bSMatan Azrad MLX5_SET(tisc, tis_ctx, transport_domain, 20247b4f1e6bSMatan Azrad tis_attr->transport_domain); 20257b4f1e6bSMatan Azrad tis->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 20267b4f1e6bSMatan Azrad out, sizeof(out)); 20277b4f1e6bSMatan Azrad if (!tis->obj) { 20282d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create TIS", NULL, 0); 202966914d19SSuanming Mou mlx5_free(tis); 20307b4f1e6bSMatan Azrad return NULL; 20317b4f1e6bSMatan Azrad } 20327b4f1e6bSMatan Azrad tis->id = MLX5_GET(create_tis_out, out, tisn); 20337b4f1e6bSMatan Azrad return tis; 20347b4f1e6bSMatan Azrad } 20357b4f1e6bSMatan Azrad 20367b4f1e6bSMatan Azrad /** 20377b4f1e6bSMatan Azrad * Create transport domain using DevX API. 20387b4f1e6bSMatan Azrad * 20397b4f1e6bSMatan Azrad * @param[in] ctx 2040e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 20417b4f1e6bSMatan Azrad * @return 20427b4f1e6bSMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 20437b4f1e6bSMatan Azrad */ 20447b4f1e6bSMatan Azrad struct mlx5_devx_obj * 2045e09d350eSOphir Munk mlx5_devx_cmd_create_td(void *ctx) 20467b4f1e6bSMatan Azrad { 20477b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(alloc_transport_domain_in)] = {0}; 20487b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(alloc_transport_domain_out)] = {0}; 20497b4f1e6bSMatan Azrad struct mlx5_devx_obj *td = NULL; 20507b4f1e6bSMatan Azrad 205166914d19SSuanming Mou td = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*td), 0, SOCKET_ID_ANY); 20527b4f1e6bSMatan Azrad if (!td) { 20537b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to allocate TD object"); 20547b4f1e6bSMatan Azrad rte_errno = ENOMEM; 20557b4f1e6bSMatan Azrad return NULL; 20567b4f1e6bSMatan Azrad } 20577b4f1e6bSMatan Azrad MLX5_SET(alloc_transport_domain_in, in, opcode, 20587b4f1e6bSMatan Azrad MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN); 20597b4f1e6bSMatan Azrad td->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 20607b4f1e6bSMatan Azrad out, sizeof(out)); 20617b4f1e6bSMatan Azrad if (!td->obj) { 20622d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create TIS", NULL, 0); 206366914d19SSuanming Mou mlx5_free(td); 20647b4f1e6bSMatan Azrad return NULL; 20657b4f1e6bSMatan Azrad } 20667b4f1e6bSMatan Azrad td->id = MLX5_GET(alloc_transport_domain_out, out, 20677b4f1e6bSMatan Azrad transport_domain); 20687b4f1e6bSMatan Azrad return td; 20697b4f1e6bSMatan Azrad } 20707b4f1e6bSMatan Azrad 20717b4f1e6bSMatan Azrad /** 20727b4f1e6bSMatan Azrad * Dump all flows to file. 20737b4f1e6bSMatan Azrad * 20747b4f1e6bSMatan Azrad * @param[in] fdb_domain 20757b4f1e6bSMatan Azrad * FDB domain. 20767b4f1e6bSMatan Azrad * @param[in] rx_domain 20777b4f1e6bSMatan Azrad * RX domain. 20787b4f1e6bSMatan Azrad * @param[in] tx_domain 20797b4f1e6bSMatan Azrad * TX domain. 20807b4f1e6bSMatan Azrad * @param[out] file 20817b4f1e6bSMatan Azrad * Pointer to file stream. 20827b4f1e6bSMatan Azrad * 20837b4f1e6bSMatan Azrad * @return 20847be78d02SJosh Soref * 0 on success, a negative value otherwise. 20857b4f1e6bSMatan Azrad */ 20867b4f1e6bSMatan Azrad int 20877b4f1e6bSMatan Azrad mlx5_devx_cmd_flow_dump(void *fdb_domain __rte_unused, 20887b4f1e6bSMatan Azrad void *rx_domain __rte_unused, 20897b4f1e6bSMatan Azrad void *tx_domain __rte_unused, FILE *file __rte_unused) 20907b4f1e6bSMatan Azrad { 20917b4f1e6bSMatan Azrad int ret = 0; 20927b4f1e6bSMatan Azrad 20937b4f1e6bSMatan Azrad #ifdef HAVE_MLX5_DR_FLOW_DUMP 20947b4f1e6bSMatan Azrad if (fdb_domain) { 20957b4f1e6bSMatan Azrad ret = mlx5_glue->dr_dump_domain(file, fdb_domain); 20967b4f1e6bSMatan Azrad if (ret) 20977b4f1e6bSMatan Azrad return ret; 20987b4f1e6bSMatan Azrad } 20998e46d4e1SAlexander Kozyrev MLX5_ASSERT(rx_domain); 21007b4f1e6bSMatan Azrad ret = mlx5_glue->dr_dump_domain(file, rx_domain); 21017b4f1e6bSMatan Azrad if (ret) 21027b4f1e6bSMatan Azrad return ret; 21038e46d4e1SAlexander Kozyrev MLX5_ASSERT(tx_domain); 21047b4f1e6bSMatan Azrad ret = mlx5_glue->dr_dump_domain(file, tx_domain); 21057b4f1e6bSMatan Azrad #else 21067b4f1e6bSMatan Azrad ret = ENOTSUP; 21077b4f1e6bSMatan Azrad #endif 21087b4f1e6bSMatan Azrad return -ret; 21097b4f1e6bSMatan Azrad } 2110446c3781SMatan Azrad 2111a38d22edSHaifei Luo int 2112a38d22edSHaifei Luo mlx5_devx_cmd_flow_single_dump(void *rule_info __rte_unused, 2113a38d22edSHaifei Luo FILE *file __rte_unused) 2114a38d22edSHaifei Luo { 2115a38d22edSHaifei Luo int ret = 0; 2116a38d22edSHaifei Luo #ifdef HAVE_MLX5_DR_FLOW_DUMP_RULE 2117a38d22edSHaifei Luo if (rule_info) 2118a38d22edSHaifei Luo ret = mlx5_glue->dr_dump_rule(file, rule_info); 2119a38d22edSHaifei Luo #else 2120a38d22edSHaifei Luo ret = ENOTSUP; 2121a38d22edSHaifei Luo #endif 2122a38d22edSHaifei Luo return -ret; 2123a38d22edSHaifei Luo } 2124a38d22edSHaifei Luo 2125446c3781SMatan Azrad /* 2126446c3781SMatan Azrad * Create CQ using DevX API. 2127446c3781SMatan Azrad * 2128446c3781SMatan Azrad * @param[in] ctx 2129e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 2130446c3781SMatan Azrad * @param [in] attr 2131446c3781SMatan Azrad * Pointer to CQ attributes structure. 2132446c3781SMatan Azrad * 2133446c3781SMatan Azrad * @return 2134446c3781SMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 2135446c3781SMatan Azrad */ 2136446c3781SMatan Azrad struct mlx5_devx_obj * 2137e09d350eSOphir Munk mlx5_devx_cmd_create_cq(void *ctx, struct mlx5_devx_cq_attr *attr) 2138446c3781SMatan Azrad { 2139446c3781SMatan Azrad uint32_t in[MLX5_ST_SZ_DW(create_cq_in)] = {0}; 2140446c3781SMatan Azrad uint32_t out[MLX5_ST_SZ_DW(create_cq_out)] = {0}; 214166914d19SSuanming Mou struct mlx5_devx_obj *cq_obj = mlx5_malloc(MLX5_MEM_ZERO, 214266914d19SSuanming Mou sizeof(*cq_obj), 214366914d19SSuanming Mou 0, SOCKET_ID_ANY); 2144446c3781SMatan Azrad void *cqctx = MLX5_ADDR_OF(create_cq_in, in, cq_context); 2145446c3781SMatan Azrad 2146446c3781SMatan Azrad if (!cq_obj) { 2147446c3781SMatan Azrad DRV_LOG(ERR, "Failed to allocate CQ object memory."); 2148446c3781SMatan Azrad rte_errno = ENOMEM; 2149446c3781SMatan Azrad return NULL; 2150446c3781SMatan Azrad } 2151446c3781SMatan Azrad MLX5_SET(create_cq_in, in, opcode, MLX5_CMD_OP_CREATE_CQ); 2152446c3781SMatan Azrad if (attr->db_umem_valid) { 2153446c3781SMatan Azrad MLX5_SET(cqc, cqctx, dbr_umem_valid, attr->db_umem_valid); 2154446c3781SMatan Azrad MLX5_SET(cqc, cqctx, dbr_umem_id, attr->db_umem_id); 2155446c3781SMatan Azrad MLX5_SET64(cqc, cqctx, dbr_addr, attr->db_umem_offset); 2156446c3781SMatan Azrad } else { 2157446c3781SMatan Azrad MLX5_SET64(cqc, cqctx, dbr_addr, attr->db_addr); 2158446c3781SMatan Azrad } 2159a2521c8fSMichael Baum MLX5_SET(cqc, cqctx, cqe_sz, (RTE_CACHE_LINE_SIZE == 128) ? 2160a2521c8fSMichael Baum MLX5_CQE_SIZE_128B : MLX5_CQE_SIZE_64B); 2161446c3781SMatan Azrad MLX5_SET(cqc, cqctx, cc, attr->use_first_only); 2162446c3781SMatan Azrad MLX5_SET(cqc, cqctx, oi, attr->overrun_ignore); 2163446c3781SMatan Azrad MLX5_SET(cqc, cqctx, log_cq_size, attr->log_cq_size); 2164f002358cSMichael Baum if (attr->log_page_size > MLX5_ADAPTER_PAGE_SHIFT) 2165f002358cSMichael Baum MLX5_SET(cqc, cqctx, log_page_size, 2166f002358cSMichael Baum attr->log_page_size - MLX5_ADAPTER_PAGE_SHIFT); 2167446c3781SMatan Azrad MLX5_SET(cqc, cqctx, c_eqn, attr->eqn); 2168446c3781SMatan Azrad MLX5_SET(cqc, cqctx, uar_page, attr->uar_page_id); 216954c2d46bSAlexander Kozyrev MLX5_SET(cqc, cqctx, cqe_comp_en, !!attr->cqe_comp_en); 2170e4d88cf8SAlexander Kozyrev MLX5_SET(cqc, cqctx, cqe_comp_layout, !!attr->cqe_comp_layout); 2171f002358cSMichael Baum MLX5_SET(cqc, cqctx, mini_cqe_res_format, attr->mini_cqe_res_format); 217254c2d46bSAlexander Kozyrev MLX5_SET(cqc, cqctx, mini_cqe_res_format_ext, 217354c2d46bSAlexander Kozyrev attr->mini_cqe_res_format_ext); 2174446c3781SMatan Azrad if (attr->q_umem_valid) { 2175446c3781SMatan Azrad MLX5_SET(create_cq_in, in, cq_umem_valid, attr->q_umem_valid); 2176446c3781SMatan Azrad MLX5_SET(create_cq_in, in, cq_umem_id, attr->q_umem_id); 2177446c3781SMatan Azrad MLX5_SET64(create_cq_in, in, cq_umem_offset, 2178446c3781SMatan Azrad attr->q_umem_offset); 2179446c3781SMatan Azrad } 2180446c3781SMatan Azrad cq_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out, 2181446c3781SMatan Azrad sizeof(out)); 2182446c3781SMatan Azrad if (!cq_obj->obj) { 21832d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create CQ", NULL, 0); 218466914d19SSuanming Mou mlx5_free(cq_obj); 2185446c3781SMatan Azrad return NULL; 2186446c3781SMatan Azrad } 2187446c3781SMatan Azrad cq_obj->id = MLX5_GET(create_cq_out, out, cqn); 2188446c3781SMatan Azrad return cq_obj; 2189446c3781SMatan Azrad } 21908712c80aSMatan Azrad 21918712c80aSMatan Azrad /** 21928712c80aSMatan Azrad * Create VIRTQ using DevX API. 21938712c80aSMatan Azrad * 21948712c80aSMatan Azrad * @param[in] ctx 2195e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 21968712c80aSMatan Azrad * @param [in] attr 21978712c80aSMatan Azrad * Pointer to VIRTQ attributes structure. 21988712c80aSMatan Azrad * 21998712c80aSMatan Azrad * @return 22008712c80aSMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 22018712c80aSMatan Azrad */ 22028712c80aSMatan Azrad struct mlx5_devx_obj * 2203e09d350eSOphir Munk mlx5_devx_cmd_create_virtq(void *ctx, 22048712c80aSMatan Azrad struct mlx5_devx_virtq_attr *attr) 22058712c80aSMatan Azrad { 22068712c80aSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(create_virtq_in)] = {0}; 22078712c80aSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 220866914d19SSuanming Mou struct mlx5_devx_obj *virtq_obj = mlx5_malloc(MLX5_MEM_ZERO, 220966914d19SSuanming Mou sizeof(*virtq_obj), 221066914d19SSuanming Mou 0, SOCKET_ID_ANY); 22118712c80aSMatan Azrad void *virtq = MLX5_ADDR_OF(create_virtq_in, in, virtq); 22128712c80aSMatan Azrad void *hdr = MLX5_ADDR_OF(create_virtq_in, in, hdr); 22138712c80aSMatan Azrad void *virtctx = MLX5_ADDR_OF(virtio_net_q, virtq, virtio_q_context); 22148712c80aSMatan Azrad 22158712c80aSMatan Azrad if (!virtq_obj) { 22168712c80aSMatan Azrad DRV_LOG(ERR, "Failed to allocate virtq data."); 22178712c80aSMatan Azrad rte_errno = ENOMEM; 22188712c80aSMatan Azrad return NULL; 22198712c80aSMatan Azrad } 22208712c80aSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 22218712c80aSMatan Azrad MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 22228712c80aSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 22238712c80aSMatan Azrad MLX5_GENERAL_OBJ_TYPE_VIRTQ); 22248712c80aSMatan Azrad MLX5_SET16(virtio_net_q, virtq, hw_available_index, 22258712c80aSMatan Azrad attr->hw_available_index); 22268712c80aSMatan Azrad MLX5_SET16(virtio_net_q, virtq, hw_used_index, attr->hw_used_index); 22278712c80aSMatan Azrad MLX5_SET16(virtio_net_q, virtq, tso_ipv4, attr->tso_ipv4); 22288712c80aSMatan Azrad MLX5_SET16(virtio_net_q, virtq, tso_ipv6, attr->tso_ipv6); 22298712c80aSMatan Azrad MLX5_SET16(virtio_net_q, virtq, tx_csum, attr->tx_csum); 22308712c80aSMatan Azrad MLX5_SET16(virtio_net_q, virtq, rx_csum, attr->rx_csum); 22318712c80aSMatan Azrad MLX5_SET16(virtio_q, virtctx, virtio_version_1_0, 22328712c80aSMatan Azrad attr->virtio_version_1_0); 22338712c80aSMatan Azrad MLX5_SET16(virtio_q, virtctx, event_mode, attr->event_mode); 22348712c80aSMatan Azrad MLX5_SET(virtio_q, virtctx, event_qpn_or_msix, attr->qp_id); 22358712c80aSMatan Azrad MLX5_SET64(virtio_q, virtctx, desc_addr, attr->desc_addr); 22368712c80aSMatan Azrad MLX5_SET64(virtio_q, virtctx, used_addr, attr->used_addr); 22378712c80aSMatan Azrad MLX5_SET64(virtio_q, virtctx, available_addr, attr->available_addr); 22388712c80aSMatan Azrad MLX5_SET16(virtio_q, virtctx, queue_index, attr->queue_index); 22398712c80aSMatan Azrad MLX5_SET16(virtio_q, virtctx, queue_size, attr->q_size); 22408712c80aSMatan Azrad MLX5_SET(virtio_q, virtctx, virtio_q_mkey, attr->mkey); 22418712c80aSMatan Azrad MLX5_SET(virtio_q, virtctx, umem_1_id, attr->umems[0].id); 22428712c80aSMatan Azrad MLX5_SET(virtio_q, virtctx, umem_1_size, attr->umems[0].size); 22438712c80aSMatan Azrad MLX5_SET64(virtio_q, virtctx, umem_1_offset, attr->umems[0].offset); 22448712c80aSMatan Azrad MLX5_SET(virtio_q, virtctx, umem_2_id, attr->umems[1].id); 22458712c80aSMatan Azrad MLX5_SET(virtio_q, virtctx, umem_2_size, attr->umems[1].size); 22468712c80aSMatan Azrad MLX5_SET64(virtio_q, virtctx, umem_2_offset, attr->umems[1].offset); 22478712c80aSMatan Azrad MLX5_SET(virtio_q, virtctx, umem_3_id, attr->umems[2].id); 22488712c80aSMatan Azrad MLX5_SET(virtio_q, virtctx, umem_3_size, attr->umems[2].size); 22498712c80aSMatan Azrad MLX5_SET64(virtio_q, virtctx, umem_3_offset, attr->umems[2].offset); 2250796ae7bbSMatan Azrad MLX5_SET(virtio_q, virtctx, counter_set_id, attr->counters_obj_id); 2251473d8e67SMatan Azrad MLX5_SET(virtio_q, virtctx, pd, attr->pd); 22526623dc2bSXueming Li MLX5_SET(virtio_q, virtctx, queue_period_mode, attr->hw_latency_mode); 22536623dc2bSXueming Li MLX5_SET(virtio_q, virtctx, queue_period_us, attr->hw_max_latency_us); 22546623dc2bSXueming Li MLX5_SET(virtio_q, virtctx, queue_max_count, attr->hw_max_pending_comp); 22558712c80aSMatan Azrad MLX5_SET(virtio_net_q, virtq, tisn_or_qpn, attr->tis_id); 22568712c80aSMatan Azrad virtq_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out, 22578712c80aSMatan Azrad sizeof(out)); 22588712c80aSMatan Azrad if (!virtq_obj->obj) { 22592d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create VIRTQ", NULL, 0); 226066914d19SSuanming Mou mlx5_free(virtq_obj); 22618712c80aSMatan Azrad return NULL; 22628712c80aSMatan Azrad } 22638712c80aSMatan Azrad virtq_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 22648712c80aSMatan Azrad return virtq_obj; 22658712c80aSMatan Azrad } 22668712c80aSMatan Azrad 22678712c80aSMatan Azrad /** 22688712c80aSMatan Azrad * Modify VIRTQ using DevX API. 22698712c80aSMatan Azrad * 22708712c80aSMatan Azrad * @param[in] virtq_obj 22718712c80aSMatan Azrad * Pointer to virtq object structure. 22728712c80aSMatan Azrad * @param [in] attr 22738712c80aSMatan Azrad * Pointer to modify virtq attributes structure. 22748712c80aSMatan Azrad * 22758712c80aSMatan Azrad * @return 22768712c80aSMatan Azrad * 0 on success, a negative errno value otherwise and rte_errno is set. 22778712c80aSMatan Azrad */ 22788712c80aSMatan Azrad int 22798712c80aSMatan Azrad mlx5_devx_cmd_modify_virtq(struct mlx5_devx_obj *virtq_obj, 22808712c80aSMatan Azrad struct mlx5_devx_virtq_attr *attr) 22818712c80aSMatan Azrad { 22828712c80aSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(create_virtq_in)] = {0}; 22838712c80aSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 22848712c80aSMatan Azrad void *virtq = MLX5_ADDR_OF(create_virtq_in, in, virtq); 22858712c80aSMatan Azrad void *hdr = MLX5_ADDR_OF(create_virtq_in, in, hdr); 22868712c80aSMatan Azrad void *virtctx = MLX5_ADDR_OF(virtio_net_q, virtq, virtio_q_context); 22878712c80aSMatan Azrad int ret; 22888712c80aSMatan Azrad 22898712c80aSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 22908712c80aSMatan Azrad MLX5_CMD_OP_MODIFY_GENERAL_OBJECT); 22918712c80aSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 22928712c80aSMatan Azrad MLX5_GENERAL_OBJ_TYPE_VIRTQ); 22938712c80aSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, virtq_obj->id); 22942ac90aecSLi Zhang MLX5_SET64(virtio_net_q, virtq, modify_field_select, 22952ac90aecSLi Zhang attr->mod_fields_bitmap); 22968712c80aSMatan Azrad MLX5_SET16(virtio_q, virtctx, queue_index, attr->queue_index); 22972ac90aecSLi Zhang if (!attr->mod_fields_bitmap) { 22982ac90aecSLi Zhang DRV_LOG(ERR, "Failed to modify VIRTQ for no type set."); 22992ac90aecSLi Zhang rte_errno = EINVAL; 23002ac90aecSLi Zhang return -rte_errno; 23012ac90aecSLi Zhang } 23022ac90aecSLi Zhang if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_STATE) 23038712c80aSMatan Azrad MLX5_SET16(virtio_net_q, virtq, state, attr->state); 23042ac90aecSLi Zhang if (attr->mod_fields_bitmap & 23052ac90aecSLi Zhang MLX5_VIRTQ_MODIFY_TYPE_DIRTY_BITMAP_PARAMS) { 23068712c80aSMatan Azrad MLX5_SET(virtio_net_q, virtq, dirty_bitmap_mkey, 23078712c80aSMatan Azrad attr->dirty_bitmap_mkey); 23088712c80aSMatan Azrad MLX5_SET64(virtio_net_q, virtq, dirty_bitmap_addr, 23098712c80aSMatan Azrad attr->dirty_bitmap_addr); 23108712c80aSMatan Azrad MLX5_SET(virtio_net_q, virtq, dirty_bitmap_size, 23118712c80aSMatan Azrad attr->dirty_bitmap_size); 23122ac90aecSLi Zhang } 23132ac90aecSLi Zhang if (attr->mod_fields_bitmap & 23142ac90aecSLi Zhang MLX5_VIRTQ_MODIFY_TYPE_DIRTY_BITMAP_DUMP_ENABLE) 23158712c80aSMatan Azrad MLX5_SET(virtio_net_q, virtq, dirty_bitmap_dump_enable, 23168712c80aSMatan Azrad attr->dirty_bitmap_dump_enable); 23172ac90aecSLi Zhang if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_QUEUE_PERIOD) { 23182ac90aecSLi Zhang MLX5_SET(virtio_q, virtctx, queue_period_mode, 23192ac90aecSLi Zhang attr->hw_latency_mode); 23202ac90aecSLi Zhang MLX5_SET(virtio_q, virtctx, queue_period_us, 23212ac90aecSLi Zhang attr->hw_max_latency_us); 23222ac90aecSLi Zhang MLX5_SET(virtio_q, virtctx, queue_max_count, 23232ac90aecSLi Zhang attr->hw_max_pending_comp); 23242ac90aecSLi Zhang } 23252ac90aecSLi Zhang if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_ADDR) { 23262ac90aecSLi Zhang MLX5_SET64(virtio_q, virtctx, desc_addr, attr->desc_addr); 23272ac90aecSLi Zhang MLX5_SET64(virtio_q, virtctx, used_addr, attr->used_addr); 23282ac90aecSLi Zhang MLX5_SET64(virtio_q, virtctx, available_addr, 23292ac90aecSLi Zhang attr->available_addr); 23302ac90aecSLi Zhang } 23312ac90aecSLi Zhang if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_HW_AVAILABLE_INDEX) 23322ac90aecSLi Zhang MLX5_SET16(virtio_net_q, virtq, hw_available_index, 23332ac90aecSLi Zhang attr->hw_available_index); 23342ac90aecSLi Zhang if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_HW_USED_INDEX) 23352ac90aecSLi Zhang MLX5_SET16(virtio_net_q, virtq, hw_used_index, 23362ac90aecSLi Zhang attr->hw_used_index); 23372ac90aecSLi Zhang if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_Q_TYPE) 23382ac90aecSLi Zhang MLX5_SET16(virtio_q, virtctx, virtio_q_type, attr->q_type); 23392ac90aecSLi Zhang if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_VERSION_1_0) 23402ac90aecSLi Zhang MLX5_SET16(virtio_q, virtctx, virtio_version_1_0, 23412ac90aecSLi Zhang attr->virtio_version_1_0); 23422ac90aecSLi Zhang if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_Q_MKEY) 23432ac90aecSLi Zhang MLX5_SET(virtio_q, virtctx, virtio_q_mkey, attr->mkey); 23442ac90aecSLi Zhang if (attr->mod_fields_bitmap & 23452ac90aecSLi Zhang MLX5_VIRTQ_MODIFY_TYPE_QUEUE_FEATURE_BIT_MASK) { 23462ac90aecSLi Zhang MLX5_SET16(virtio_net_q, virtq, tso_ipv4, attr->tso_ipv4); 23472ac90aecSLi Zhang MLX5_SET16(virtio_net_q, virtq, tso_ipv6, attr->tso_ipv6); 23482ac90aecSLi Zhang MLX5_SET16(virtio_net_q, virtq, tx_csum, attr->tx_csum); 23492ac90aecSLi Zhang MLX5_SET16(virtio_net_q, virtq, rx_csum, attr->rx_csum); 23502ac90aecSLi Zhang } 23512ac90aecSLi Zhang if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_EVENT_MODE) { 23522ac90aecSLi Zhang MLX5_SET16(virtio_q, virtctx, event_mode, attr->event_mode); 23532ac90aecSLi Zhang MLX5_SET(virtio_q, virtctx, event_qpn_or_msix, attr->qp_id); 23548712c80aSMatan Azrad } 23558712c80aSMatan Azrad ret = mlx5_glue->devx_obj_modify(virtq_obj->obj, in, sizeof(in), 23568712c80aSMatan Azrad out, sizeof(out)); 23578712c80aSMatan Azrad if (ret) { 23588712c80aSMatan Azrad DRV_LOG(ERR, "Failed to modify VIRTQ using DevX."); 23598712c80aSMatan Azrad rte_errno = errno; 236038119ebeSBing Zhao return -rte_errno; 23618712c80aSMatan Azrad } 23628712c80aSMatan Azrad return ret; 23638712c80aSMatan Azrad } 23648712c80aSMatan Azrad 23658712c80aSMatan Azrad /** 23668712c80aSMatan Azrad * Query VIRTQ using DevX API. 23678712c80aSMatan Azrad * 23688712c80aSMatan Azrad * @param[in] virtq_obj 23698712c80aSMatan Azrad * Pointer to virtq object structure. 23708712c80aSMatan Azrad * @param [in/out] attr 23718712c80aSMatan Azrad * Pointer to virtq attributes structure. 23728712c80aSMatan Azrad * 23738712c80aSMatan Azrad * @return 23748712c80aSMatan Azrad * 0 on success, a negative errno value otherwise and rte_errno is set. 23758712c80aSMatan Azrad */ 23768712c80aSMatan Azrad int 23778712c80aSMatan Azrad mlx5_devx_cmd_query_virtq(struct mlx5_devx_obj *virtq_obj, 23788712c80aSMatan Azrad struct mlx5_devx_virtq_attr *attr) 23798712c80aSMatan Azrad { 23808712c80aSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0}; 23818712c80aSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(query_virtq_out)] = {0}; 23828712c80aSMatan Azrad void *hdr = MLX5_ADDR_OF(query_virtq_out, in, hdr); 23838712c80aSMatan Azrad void *virtq = MLX5_ADDR_OF(query_virtq_out, out, virtq); 23848712c80aSMatan Azrad int ret; 23858712c80aSMatan Azrad 23868712c80aSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 23878712c80aSMatan Azrad MLX5_CMD_OP_QUERY_GENERAL_OBJECT); 23888712c80aSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 23898712c80aSMatan Azrad MLX5_GENERAL_OBJ_TYPE_VIRTQ); 23908712c80aSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, virtq_obj->id); 23918712c80aSMatan Azrad ret = mlx5_glue->devx_obj_query(virtq_obj->obj, in, sizeof(in), 23928712c80aSMatan Azrad out, sizeof(out)); 23938712c80aSMatan Azrad if (ret) { 23948712c80aSMatan Azrad DRV_LOG(ERR, "Failed to modify VIRTQ using DevX."); 23958712c80aSMatan Azrad rte_errno = errno; 23968712c80aSMatan Azrad return -errno; 23978712c80aSMatan Azrad } 23988712c80aSMatan Azrad attr->hw_available_index = MLX5_GET16(virtio_net_q, virtq, 23998712c80aSMatan Azrad hw_available_index); 24008712c80aSMatan Azrad attr->hw_used_index = MLX5_GET16(virtio_net_q, virtq, hw_used_index); 2401aed98b66SXueming Li attr->state = MLX5_GET16(virtio_net_q, virtq, state); 2402aed98b66SXueming Li attr->error_type = MLX5_GET16(virtio_net_q, virtq, 2403aed98b66SXueming Li virtio_q_context.error_type); 24048712c80aSMatan Azrad return ret; 24058712c80aSMatan Azrad } 240615c3807eSMatan Azrad 240715c3807eSMatan Azrad /** 240815c3807eSMatan Azrad * Create QP using DevX API. 240915c3807eSMatan Azrad * 241015c3807eSMatan Azrad * @param[in] ctx 2411e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 241215c3807eSMatan Azrad * @param [in] attr 241315c3807eSMatan Azrad * Pointer to QP attributes structure. 241415c3807eSMatan Azrad * 241515c3807eSMatan Azrad * @return 241615c3807eSMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 241715c3807eSMatan Azrad */ 241815c3807eSMatan Azrad struct mlx5_devx_obj * 2419e09d350eSOphir Munk mlx5_devx_cmd_create_qp(void *ctx, 242015c3807eSMatan Azrad struct mlx5_devx_qp_attr *attr) 242115c3807eSMatan Azrad { 242215c3807eSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(create_qp_in)] = {0}; 242315c3807eSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(create_qp_out)] = {0}; 242466914d19SSuanming Mou struct mlx5_devx_obj *qp_obj = mlx5_malloc(MLX5_MEM_ZERO, 242566914d19SSuanming Mou sizeof(*qp_obj), 242666914d19SSuanming Mou 0, SOCKET_ID_ANY); 242715c3807eSMatan Azrad void *qpc = MLX5_ADDR_OF(create_qp_in, in, qpc); 242815c3807eSMatan Azrad 242915c3807eSMatan Azrad if (!qp_obj) { 243015c3807eSMatan Azrad DRV_LOG(ERR, "Failed to allocate QP data."); 243115c3807eSMatan Azrad rte_errno = ENOMEM; 243215c3807eSMatan Azrad return NULL; 243315c3807eSMatan Azrad } 243415c3807eSMatan Azrad MLX5_SET(create_qp_in, in, opcode, MLX5_CMD_OP_CREATE_QP); 243515c3807eSMatan Azrad MLX5_SET(qpc, qpc, st, MLX5_QP_ST_RC); 243615c3807eSMatan Azrad MLX5_SET(qpc, qpc, pd, attr->pd); 2437569ffbc9SViacheslav Ovsiienko MLX5_SET(qpc, qpc, ts_format, attr->ts_format); 2438f9213ab1SRaja Zidane MLX5_SET(qpc, qpc, user_index, attr->user_index); 243915c3807eSMatan Azrad if (attr->uar_index) { 2440ddda0006SRaja Zidane if (attr->mmo) { 2441ddda0006SRaja Zidane void *qpc_ext_and_pas_list = MLX5_ADDR_OF(create_qp_in, 2442ddda0006SRaja Zidane in, qpc_extension_and_pas_list); 2443ddda0006SRaja Zidane void *qpc_ext = MLX5_ADDR_OF(qpc_extension_and_pas_list, 2444ddda0006SRaja Zidane qpc_ext_and_pas_list, qpc_data_extension); 2445f66898ebSRaja Zidane 2446f66898ebSRaja Zidane MLX5_SET(create_qp_in, in, qpc_ext, 1); 2447ddda0006SRaja Zidane MLX5_SET(qpc_extension, qpc_ext, mmo, 1); 2448ddda0006SRaja Zidane } 244915c3807eSMatan Azrad MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED); 245015c3807eSMatan Azrad MLX5_SET(qpc, qpc, uar_page, attr->uar_index); 2451f002358cSMichael Baum if (attr->log_page_size > MLX5_ADAPTER_PAGE_SHIFT) 2452f002358cSMichael Baum MLX5_SET(qpc, qpc, log_page_size, 2453f002358cSMichael Baum attr->log_page_size - MLX5_ADAPTER_PAGE_SHIFT); 2454ba707cdbSRaja Zidane if (attr->num_of_send_wqbbs) { 2455ba707cdbSRaja Zidane MLX5_ASSERT(RTE_IS_POWER_OF_2(attr->num_of_send_wqbbs)); 245615c3807eSMatan Azrad MLX5_SET(qpc, qpc, cqn_snd, attr->cqn); 245715c3807eSMatan Azrad MLX5_SET(qpc, qpc, log_sq_size, 2458ba707cdbSRaja Zidane rte_log2_u32(attr->num_of_send_wqbbs)); 245915c3807eSMatan Azrad } else { 246015c3807eSMatan Azrad MLX5_SET(qpc, qpc, no_sq, 1); 246115c3807eSMatan Azrad } 2462ba707cdbSRaja Zidane if (attr->num_of_receive_wqes) { 2463ba707cdbSRaja Zidane MLX5_ASSERT(RTE_IS_POWER_OF_2( 2464ba707cdbSRaja Zidane attr->num_of_receive_wqes)); 246515c3807eSMatan Azrad MLX5_SET(qpc, qpc, cqn_rcv, attr->cqn); 246615c3807eSMatan Azrad MLX5_SET(qpc, qpc, log_rq_stride, attr->log_rq_stride - 246715c3807eSMatan Azrad MLX5_LOG_RQ_STRIDE_SHIFT); 246815c3807eSMatan Azrad MLX5_SET(qpc, qpc, log_rq_size, 2469ba707cdbSRaja Zidane rte_log2_u32(attr->num_of_receive_wqes)); 247015c3807eSMatan Azrad MLX5_SET(qpc, qpc, rq_type, MLX5_NON_ZERO_RQ); 247115c3807eSMatan Azrad } else { 247215c3807eSMatan Azrad MLX5_SET(qpc, qpc, rq_type, MLX5_ZERO_LEN_RQ); 247315c3807eSMatan Azrad } 247415c3807eSMatan Azrad if (attr->dbr_umem_valid) { 247515c3807eSMatan Azrad MLX5_SET(qpc, qpc, dbr_umem_valid, 247615c3807eSMatan Azrad attr->dbr_umem_valid); 247715c3807eSMatan Azrad MLX5_SET(qpc, qpc, dbr_umem_id, attr->dbr_umem_id); 247815c3807eSMatan Azrad } 2479bfc1d480SSuanming Mou if (attr->cd_master) 2480bfc1d480SSuanming Mou MLX5_SET(qpc, qpc, cd_master, attr->cd_master); 2481bfc1d480SSuanming Mou if (attr->cd_slave_send) 2482bfc1d480SSuanming Mou MLX5_SET(qpc, qpc, cd_slave_send, attr->cd_slave_send); 2483bfc1d480SSuanming Mou if (attr->cd_slave_recv) 2484bfc1d480SSuanming Mou MLX5_SET(qpc, qpc, cd_slave_receive, attr->cd_slave_recv); 248515c3807eSMatan Azrad MLX5_SET64(qpc, qpc, dbr_addr, attr->dbr_address); 248615c3807eSMatan Azrad MLX5_SET64(create_qp_in, in, wq_umem_offset, 248715c3807eSMatan Azrad attr->wq_umem_offset); 248815c3807eSMatan Azrad MLX5_SET(create_qp_in, in, wq_umem_id, attr->wq_umem_id); 248915c3807eSMatan Azrad MLX5_SET(create_qp_in, in, wq_umem_valid, 1); 249015c3807eSMatan Azrad } else { 249115c3807eSMatan Azrad /* Special QP to be managed by FW - no SQ\RQ\CQ\UAR\DB rec. */ 249215c3807eSMatan Azrad MLX5_SET(qpc, qpc, rq_type, MLX5_ZERO_LEN_RQ); 249315c3807eSMatan Azrad MLX5_SET(qpc, qpc, no_sq, 1); 249415c3807eSMatan Azrad } 249515c3807eSMatan Azrad qp_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out, 249615c3807eSMatan Azrad sizeof(out)); 249715c3807eSMatan Azrad if (!qp_obj->obj) { 24982d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create QP", NULL, 0); 249966914d19SSuanming Mou mlx5_free(qp_obj); 250015c3807eSMatan Azrad return NULL; 250115c3807eSMatan Azrad } 250215c3807eSMatan Azrad qp_obj->id = MLX5_GET(create_qp_out, out, qpn); 250315c3807eSMatan Azrad return qp_obj; 250415c3807eSMatan Azrad } 250515c3807eSMatan Azrad 250615c3807eSMatan Azrad /** 250715c3807eSMatan Azrad * Modify QP using DevX API. 250815c3807eSMatan Azrad * Currently supports only force loop-back QP. 250915c3807eSMatan Azrad * 251015c3807eSMatan Azrad * @param[in] qp 251115c3807eSMatan Azrad * Pointer to QP object structure. 251215c3807eSMatan Azrad * @param [in] qp_st_mod_op 251315c3807eSMatan Azrad * The QP state modification operation. 251415c3807eSMatan Azrad * @param [in] remote_qp_id 251515c3807eSMatan Azrad * The remote QP ID for MLX5_CMD_OP_INIT2RTR_QP operation. 251615c3807eSMatan Azrad * 251715c3807eSMatan Azrad * @return 251815c3807eSMatan Azrad * 0 on success, a negative errno value otherwise and rte_errno is set. 251915c3807eSMatan Azrad */ 252015c3807eSMatan Azrad int 252115c3807eSMatan Azrad mlx5_devx_cmd_modify_qp_state(struct mlx5_devx_obj *qp, uint32_t qp_st_mod_op, 252215c3807eSMatan Azrad uint32_t remote_qp_id) 252315c3807eSMatan Azrad { 252415c3807eSMatan Azrad union { 252515c3807eSMatan Azrad uint32_t rst2init[MLX5_ST_SZ_DW(rst2init_qp_in)]; 252615c3807eSMatan Azrad uint32_t init2rtr[MLX5_ST_SZ_DW(init2rtr_qp_in)]; 252715c3807eSMatan Azrad uint32_t rtr2rts[MLX5_ST_SZ_DW(rtr2rts_qp_in)]; 2528de45de90SYajun Wu uint32_t qp2rst[MLX5_ST_SZ_DW(2rst_qp_in)]; 252915c3807eSMatan Azrad } in; 253015c3807eSMatan Azrad union { 253115c3807eSMatan Azrad uint32_t rst2init[MLX5_ST_SZ_DW(rst2init_qp_out)]; 253215c3807eSMatan Azrad uint32_t init2rtr[MLX5_ST_SZ_DW(init2rtr_qp_out)]; 253315c3807eSMatan Azrad uint32_t rtr2rts[MLX5_ST_SZ_DW(rtr2rts_qp_out)]; 2534de45de90SYajun Wu uint32_t qp2rst[MLX5_ST_SZ_DW(2rst_qp_out)]; 253515c3807eSMatan Azrad } out; 253615c3807eSMatan Azrad void *qpc; 253715c3807eSMatan Azrad int ret; 253815c3807eSMatan Azrad unsigned int inlen; 253915c3807eSMatan Azrad unsigned int outlen; 254015c3807eSMatan Azrad 254115c3807eSMatan Azrad memset(&in, 0, sizeof(in)); 254215c3807eSMatan Azrad memset(&out, 0, sizeof(out)); 254315c3807eSMatan Azrad MLX5_SET(rst2init_qp_in, &in, opcode, qp_st_mod_op); 254415c3807eSMatan Azrad switch (qp_st_mod_op) { 254515c3807eSMatan Azrad case MLX5_CMD_OP_RST2INIT_QP: 254615c3807eSMatan Azrad MLX5_SET(rst2init_qp_in, &in, qpn, qp->id); 254715c3807eSMatan Azrad qpc = MLX5_ADDR_OF(rst2init_qp_in, &in, qpc); 254815c3807eSMatan Azrad MLX5_SET(qpc, qpc, primary_address_path.vhca_port_num, 1); 254915c3807eSMatan Azrad MLX5_SET(qpc, qpc, rre, 1); 255015c3807eSMatan Azrad MLX5_SET(qpc, qpc, rwe, 1); 255115c3807eSMatan Azrad MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED); 255215c3807eSMatan Azrad inlen = sizeof(in.rst2init); 255315c3807eSMatan Azrad outlen = sizeof(out.rst2init); 255415c3807eSMatan Azrad break; 255515c3807eSMatan Azrad case MLX5_CMD_OP_INIT2RTR_QP: 255615c3807eSMatan Azrad MLX5_SET(init2rtr_qp_in, &in, qpn, qp->id); 255715c3807eSMatan Azrad qpc = MLX5_ADDR_OF(init2rtr_qp_in, &in, qpc); 255815c3807eSMatan Azrad MLX5_SET(qpc, qpc, primary_address_path.fl, 1); 255915c3807eSMatan Azrad MLX5_SET(qpc, qpc, primary_address_path.vhca_port_num, 1); 256015c3807eSMatan Azrad MLX5_SET(qpc, qpc, mtu, 1); 256115c3807eSMatan Azrad MLX5_SET(qpc, qpc, log_msg_max, 30); 256215c3807eSMatan Azrad MLX5_SET(qpc, qpc, remote_qpn, remote_qp_id); 256315c3807eSMatan Azrad MLX5_SET(qpc, qpc, min_rnr_nak, 0); 256415c3807eSMatan Azrad inlen = sizeof(in.init2rtr); 256515c3807eSMatan Azrad outlen = sizeof(out.init2rtr); 256615c3807eSMatan Azrad break; 256715c3807eSMatan Azrad case MLX5_CMD_OP_RTR2RTS_QP: 256815c3807eSMatan Azrad qpc = MLX5_ADDR_OF(rtr2rts_qp_in, &in, qpc); 256915c3807eSMatan Azrad MLX5_SET(rtr2rts_qp_in, &in, qpn, qp->id); 257005b54bf0SYajun Wu MLX5_SET(qpc, qpc, primary_address_path.ack_timeout, 16); 257115c3807eSMatan Azrad MLX5_SET(qpc, qpc, log_ack_req_freq, 0); 257215c3807eSMatan Azrad MLX5_SET(qpc, qpc, retry_count, 7); 257315c3807eSMatan Azrad MLX5_SET(qpc, qpc, rnr_retry, 7); 257415c3807eSMatan Azrad inlen = sizeof(in.rtr2rts); 257515c3807eSMatan Azrad outlen = sizeof(out.rtr2rts); 257615c3807eSMatan Azrad break; 2577de45de90SYajun Wu case MLX5_CMD_OP_QP_2RST: 2578de45de90SYajun Wu MLX5_SET(2rst_qp_in, &in, qpn, qp->id); 2579de45de90SYajun Wu inlen = sizeof(in.qp2rst); 2580de45de90SYajun Wu outlen = sizeof(out.qp2rst); 2581de45de90SYajun Wu break; 258215c3807eSMatan Azrad default: 258315c3807eSMatan Azrad DRV_LOG(ERR, "Invalid or unsupported QP modify op %u.", 258415c3807eSMatan Azrad qp_st_mod_op); 258515c3807eSMatan Azrad rte_errno = EINVAL; 258615c3807eSMatan Azrad return -rte_errno; 258715c3807eSMatan Azrad } 258815c3807eSMatan Azrad ret = mlx5_glue->devx_obj_modify(qp->obj, &in, inlen, &out, outlen); 258915c3807eSMatan Azrad if (ret) { 259015c3807eSMatan Azrad DRV_LOG(ERR, "Failed to modify QP using DevX."); 259115c3807eSMatan Azrad rte_errno = errno; 259238119ebeSBing Zhao return -rte_errno; 259315c3807eSMatan Azrad } 259415c3807eSMatan Azrad return ret; 259515c3807eSMatan Azrad } 2596796ae7bbSMatan Azrad 2597796ae7bbSMatan Azrad struct mlx5_devx_obj * 2598796ae7bbSMatan Azrad mlx5_devx_cmd_create_virtio_q_counters(void *ctx) 2599796ae7bbSMatan Azrad { 2600796ae7bbSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(create_virtio_q_counters_in)] = {0}; 2601796ae7bbSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 260266914d19SSuanming Mou struct mlx5_devx_obj *couners_obj = mlx5_malloc(MLX5_MEM_ZERO, 260366914d19SSuanming Mou sizeof(*couners_obj), 0, 260466914d19SSuanming Mou SOCKET_ID_ANY); 2605796ae7bbSMatan Azrad void *hdr = MLX5_ADDR_OF(create_virtio_q_counters_in, in, hdr); 2606796ae7bbSMatan Azrad 2607796ae7bbSMatan Azrad if (!couners_obj) { 2608796ae7bbSMatan Azrad DRV_LOG(ERR, "Failed to allocate virtio queue counters data."); 2609796ae7bbSMatan Azrad rte_errno = ENOMEM; 2610796ae7bbSMatan Azrad return NULL; 2611796ae7bbSMatan Azrad } 2612796ae7bbSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 2613796ae7bbSMatan Azrad MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 2614796ae7bbSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 2615796ae7bbSMatan Azrad MLX5_GENERAL_OBJ_TYPE_VIRTIO_Q_COUNTERS); 2616796ae7bbSMatan Azrad couners_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out, 2617796ae7bbSMatan Azrad sizeof(out)); 2618796ae7bbSMatan Azrad if (!couners_obj->obj) { 26192d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create virtio queue counters Obj", NULL, 26202d8dde8dSGregory Etelson 0); 262166914d19SSuanming Mou mlx5_free(couners_obj); 2622796ae7bbSMatan Azrad return NULL; 2623796ae7bbSMatan Azrad } 2624796ae7bbSMatan Azrad couners_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 2625796ae7bbSMatan Azrad return couners_obj; 2626796ae7bbSMatan Azrad } 2627796ae7bbSMatan Azrad 2628796ae7bbSMatan Azrad int 2629796ae7bbSMatan Azrad mlx5_devx_cmd_query_virtio_q_counters(struct mlx5_devx_obj *couners_obj, 2630796ae7bbSMatan Azrad struct mlx5_devx_virtio_q_couners_attr *attr) 2631796ae7bbSMatan Azrad { 2632796ae7bbSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0}; 2633796ae7bbSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(query_virtio_q_counters_out)] = {0}; 2634796ae7bbSMatan Azrad void *hdr = MLX5_ADDR_OF(query_virtio_q_counters_out, in, hdr); 2635796ae7bbSMatan Azrad void *virtio_q_counters = MLX5_ADDR_OF(query_virtio_q_counters_out, out, 2636796ae7bbSMatan Azrad virtio_q_counters); 2637796ae7bbSMatan Azrad int ret; 2638796ae7bbSMatan Azrad 2639796ae7bbSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 2640796ae7bbSMatan Azrad MLX5_CMD_OP_QUERY_GENERAL_OBJECT); 2641796ae7bbSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 2642796ae7bbSMatan Azrad MLX5_GENERAL_OBJ_TYPE_VIRTIO_Q_COUNTERS); 2643796ae7bbSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, couners_obj->id); 2644796ae7bbSMatan Azrad ret = mlx5_glue->devx_obj_query(couners_obj->obj, in, sizeof(in), out, 2645796ae7bbSMatan Azrad sizeof(out)); 2646796ae7bbSMatan Azrad if (ret) { 2647796ae7bbSMatan Azrad DRV_LOG(ERR, "Failed to query virtio q counters using DevX."); 2648796ae7bbSMatan Azrad rte_errno = errno; 2649796ae7bbSMatan Azrad return -errno; 2650796ae7bbSMatan Azrad } 2651796ae7bbSMatan Azrad attr->received_desc = MLX5_GET64(virtio_q_counters, virtio_q_counters, 2652796ae7bbSMatan Azrad received_desc); 2653796ae7bbSMatan Azrad attr->completed_desc = MLX5_GET64(virtio_q_counters, virtio_q_counters, 2654796ae7bbSMatan Azrad completed_desc); 2655796ae7bbSMatan Azrad attr->error_cqes = MLX5_GET(virtio_q_counters, virtio_q_counters, 2656796ae7bbSMatan Azrad error_cqes); 2657796ae7bbSMatan Azrad attr->bad_desc_errors = MLX5_GET(virtio_q_counters, virtio_q_counters, 2658796ae7bbSMatan Azrad bad_desc_errors); 2659796ae7bbSMatan Azrad attr->exceed_max_chain = MLX5_GET(virtio_q_counters, virtio_q_counters, 2660796ae7bbSMatan Azrad exceed_max_chain); 2661796ae7bbSMatan Azrad attr->invalid_buffer = MLX5_GET(virtio_q_counters, virtio_q_counters, 2662796ae7bbSMatan Azrad invalid_buffer); 2663796ae7bbSMatan Azrad return ret; 2664796ae7bbSMatan Azrad } 2665369e5092SDekel Peled 2666369e5092SDekel Peled /** 2667369e5092SDekel Peled * Create general object of type FLOW_HIT_ASO using DevX API. 2668369e5092SDekel Peled * 2669369e5092SDekel Peled * @param[in] ctx 2670369e5092SDekel Peled * Context returned from mlx5 open_device() glue function. 2671369e5092SDekel Peled * @param [in] pd 2672369e5092SDekel Peled * PD value to associate the FLOW_HIT_ASO object with. 2673369e5092SDekel Peled * 2674369e5092SDekel Peled * @return 2675369e5092SDekel Peled * The DevX object created, NULL otherwise and rte_errno is set. 2676369e5092SDekel Peled */ 2677369e5092SDekel Peled struct mlx5_devx_obj * 2678369e5092SDekel Peled mlx5_devx_cmd_create_flow_hit_aso_obj(void *ctx, uint32_t pd) 2679369e5092SDekel Peled { 2680369e5092SDekel Peled uint32_t in[MLX5_ST_SZ_DW(create_flow_hit_aso_in)] = {0}; 2681369e5092SDekel Peled uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 2682369e5092SDekel Peled struct mlx5_devx_obj *flow_hit_aso_obj = NULL; 2683369e5092SDekel Peled void *ptr = NULL; 2684369e5092SDekel Peled 2685369e5092SDekel Peled flow_hit_aso_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*flow_hit_aso_obj), 2686369e5092SDekel Peled 0, SOCKET_ID_ANY); 2687369e5092SDekel Peled if (!flow_hit_aso_obj) { 2688369e5092SDekel Peled DRV_LOG(ERR, "Failed to allocate FLOW_HIT_ASO object data"); 2689369e5092SDekel Peled rte_errno = ENOMEM; 2690369e5092SDekel Peled return NULL; 2691369e5092SDekel Peled } 2692369e5092SDekel Peled ptr = MLX5_ADDR_OF(create_flow_hit_aso_in, in, hdr); 2693369e5092SDekel Peled MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode, 2694369e5092SDekel Peled MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 2695369e5092SDekel Peled MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type, 2696369e5092SDekel Peled MLX5_GENERAL_OBJ_TYPE_FLOW_HIT_ASO); 2697369e5092SDekel Peled ptr = MLX5_ADDR_OF(create_flow_hit_aso_in, in, flow_hit_aso); 2698369e5092SDekel Peled MLX5_SET(flow_hit_aso, ptr, access_pd, pd); 2699369e5092SDekel Peled flow_hit_aso_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 2700369e5092SDekel Peled out, sizeof(out)); 2701369e5092SDekel Peled if (!flow_hit_aso_obj->obj) { 27022d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create FLOW_HIT_ASO", NULL, 0); 2703369e5092SDekel Peled mlx5_free(flow_hit_aso_obj); 2704369e5092SDekel Peled return NULL; 2705369e5092SDekel Peled } 2706369e5092SDekel Peled flow_hit_aso_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 2707369e5092SDekel Peled return flow_hit_aso_obj; 2708369e5092SDekel Peled } 27097ae7f458STal Shnaiderman 27107ae7f458STal Shnaiderman /* 27117ae7f458STal Shnaiderman * Create PD using DevX API. 27127ae7f458STal Shnaiderman * 27137ae7f458STal Shnaiderman * @param[in] ctx 27147ae7f458STal Shnaiderman * Context returned from mlx5 open_device() glue function. 27157ae7f458STal Shnaiderman * 27167ae7f458STal Shnaiderman * @return 27177ae7f458STal Shnaiderman * The DevX object created, NULL otherwise and rte_errno is set. 27187ae7f458STal Shnaiderman */ 27197ae7f458STal Shnaiderman struct mlx5_devx_obj * 27207ae7f458STal Shnaiderman mlx5_devx_cmd_alloc_pd(void *ctx) 27217ae7f458STal Shnaiderman { 27227ae7f458STal Shnaiderman struct mlx5_devx_obj *ppd = 27237ae7f458STal Shnaiderman mlx5_malloc(MLX5_MEM_ZERO, sizeof(*ppd), 0, SOCKET_ID_ANY); 27247ae7f458STal Shnaiderman u32 in[MLX5_ST_SZ_DW(alloc_pd_in)] = {0}; 27257ae7f458STal Shnaiderman u32 out[MLX5_ST_SZ_DW(alloc_pd_out)] = {0}; 27267ae7f458STal Shnaiderman 27277ae7f458STal Shnaiderman if (!ppd) { 27287ae7f458STal Shnaiderman DRV_LOG(ERR, "Failed to allocate PD data."); 27297ae7f458STal Shnaiderman rte_errno = ENOMEM; 27307ae7f458STal Shnaiderman return NULL; 27317ae7f458STal Shnaiderman } 27327ae7f458STal Shnaiderman MLX5_SET(alloc_pd_in, in, opcode, MLX5_CMD_OP_ALLOC_PD); 27337ae7f458STal Shnaiderman ppd->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 27347ae7f458STal Shnaiderman out, sizeof(out)); 27357ae7f458STal Shnaiderman if (!ppd->obj) { 27367ae7f458STal Shnaiderman mlx5_free(ppd); 27377ae7f458STal Shnaiderman DRV_LOG(ERR, "Failed to allocate PD Obj using DevX."); 27387ae7f458STal Shnaiderman rte_errno = errno; 27397ae7f458STal Shnaiderman return NULL; 27407ae7f458STal Shnaiderman } 27417ae7f458STal Shnaiderman ppd->id = MLX5_GET(alloc_pd_out, out, pd); 27427ae7f458STal Shnaiderman return ppd; 27437ae7f458STal Shnaiderman } 27445be10a9dSShiri Kuzin 27455be10a9dSShiri Kuzin /** 2746894711d3SLi Zhang * Create general object of type FLOW_METER_ASO using DevX API. 2747894711d3SLi Zhang * 2748894711d3SLi Zhang * @param[in] ctx 2749894711d3SLi Zhang * Context returned from mlx5 open_device() glue function. 2750894711d3SLi Zhang * @param [in] pd 2751894711d3SLi Zhang * PD value to associate the FLOW_METER_ASO object with. 2752894711d3SLi Zhang * @param [in] log_obj_size 2753894711d3SLi Zhang * log_obj_size define to allocate number of 2 * meters 2754894711d3SLi Zhang * in one FLOW_METER_ASO object. 2755894711d3SLi Zhang * 2756894711d3SLi Zhang * @return 2757894711d3SLi Zhang * The DevX object created, NULL otherwise and rte_errno is set. 2758894711d3SLi Zhang */ 2759894711d3SLi Zhang struct mlx5_devx_obj * 2760894711d3SLi Zhang mlx5_devx_cmd_create_flow_meter_aso_obj(void *ctx, uint32_t pd, 2761894711d3SLi Zhang uint32_t log_obj_size) 2762894711d3SLi Zhang { 2763894711d3SLi Zhang uint32_t in[MLX5_ST_SZ_DW(create_flow_meter_aso_in)] = {0}; 2764894711d3SLi Zhang uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)]; 2765894711d3SLi Zhang struct mlx5_devx_obj *flow_meter_aso_obj; 2766894711d3SLi Zhang void *ptr; 2767894711d3SLi Zhang 2768894711d3SLi Zhang flow_meter_aso_obj = mlx5_malloc(MLX5_MEM_ZERO, 2769894711d3SLi Zhang sizeof(*flow_meter_aso_obj), 2770894711d3SLi Zhang 0, SOCKET_ID_ANY); 2771894711d3SLi Zhang if (!flow_meter_aso_obj) { 2772894711d3SLi Zhang DRV_LOG(ERR, "Failed to allocate FLOW_METER_ASO object data"); 2773894711d3SLi Zhang rte_errno = ENOMEM; 2774894711d3SLi Zhang return NULL; 2775894711d3SLi Zhang } 2776894711d3SLi Zhang ptr = MLX5_ADDR_OF(create_flow_meter_aso_in, in, hdr); 2777894711d3SLi Zhang MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode, 2778894711d3SLi Zhang MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 2779894711d3SLi Zhang MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type, 2780894711d3SLi Zhang MLX5_GENERAL_OBJ_TYPE_FLOW_METER_ASO); 2781894711d3SLi Zhang MLX5_SET(general_obj_in_cmd_hdr, ptr, log_obj_range, 2782894711d3SLi Zhang log_obj_size); 2783894711d3SLi Zhang ptr = MLX5_ADDR_OF(create_flow_meter_aso_in, in, flow_meter_aso); 2784894711d3SLi Zhang MLX5_SET(flow_meter_aso, ptr, access_pd, pd); 2785894711d3SLi Zhang flow_meter_aso_obj->obj = mlx5_glue->devx_obj_create( 2786894711d3SLi Zhang ctx, in, sizeof(in), 2787894711d3SLi Zhang out, sizeof(out)); 2788894711d3SLi Zhang if (!flow_meter_aso_obj->obj) { 27892d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create FLOW_METTER_ASO", NULL, 0); 2790894711d3SLi Zhang mlx5_free(flow_meter_aso_obj); 2791894711d3SLi Zhang return NULL; 2792894711d3SLi Zhang } 2793894711d3SLi Zhang flow_meter_aso_obj->id = MLX5_GET(general_obj_out_cmd_hdr, 2794894711d3SLi Zhang out, obj_id); 2795894711d3SLi Zhang return flow_meter_aso_obj; 2796894711d3SLi Zhang } 2797894711d3SLi Zhang 27988207e84bSBing Zhao /* 27998207e84bSBing Zhao * Create general object of type CONN_TRACK_OFFLOAD using DevX API. 28008207e84bSBing Zhao * 28018207e84bSBing Zhao * @param[in] ctx 28028207e84bSBing Zhao * Context returned from mlx5 open_device() glue function. 28038207e84bSBing Zhao * @param [in] pd 28048207e84bSBing Zhao * PD value to associate the CONN_TRACK_OFFLOAD ASO object with. 28058207e84bSBing Zhao * @param [in] log_obj_size 28068207e84bSBing Zhao * log_obj_size to allocate its power of 2 * objects 28078207e84bSBing Zhao * in one CONN_TRACK_OFFLOAD bulk allocation. 28088207e84bSBing Zhao * 28098207e84bSBing Zhao * @return 28108207e84bSBing Zhao * The DevX object created, NULL otherwise and rte_errno is set. 28118207e84bSBing Zhao */ 28128207e84bSBing Zhao struct mlx5_devx_obj * 28138207e84bSBing Zhao mlx5_devx_cmd_create_conn_track_offload_obj(void *ctx, uint32_t pd, 28148207e84bSBing Zhao uint32_t log_obj_size) 28158207e84bSBing Zhao { 28168207e84bSBing Zhao uint32_t in[MLX5_ST_SZ_DW(create_conn_track_aso_in)] = {0}; 28178207e84bSBing Zhao uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)]; 28188207e84bSBing Zhao struct mlx5_devx_obj *ct_aso_obj; 28198207e84bSBing Zhao void *ptr; 28208207e84bSBing Zhao 28218207e84bSBing Zhao ct_aso_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*ct_aso_obj), 28228207e84bSBing Zhao 0, SOCKET_ID_ANY); 28238207e84bSBing Zhao if (!ct_aso_obj) { 28248207e84bSBing Zhao DRV_LOG(ERR, "Failed to allocate CONN_TRACK_OFFLOAD object."); 28258207e84bSBing Zhao rte_errno = ENOMEM; 28268207e84bSBing Zhao return NULL; 28278207e84bSBing Zhao } 28288207e84bSBing Zhao ptr = MLX5_ADDR_OF(create_conn_track_aso_in, in, hdr); 28298207e84bSBing Zhao MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode, 28308207e84bSBing Zhao MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 28318207e84bSBing Zhao MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type, 28328207e84bSBing Zhao MLX5_GENERAL_OBJ_TYPE_CONN_TRACK_OFFLOAD); 28338207e84bSBing Zhao MLX5_SET(general_obj_in_cmd_hdr, ptr, log_obj_range, log_obj_size); 28348207e84bSBing Zhao ptr = MLX5_ADDR_OF(create_conn_track_aso_in, in, conn_track_offload); 28358207e84bSBing Zhao MLX5_SET(conn_track_offload, ptr, conn_track_aso_access_pd, pd); 28368207e84bSBing Zhao ct_aso_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 28378207e84bSBing Zhao out, sizeof(out)); 28388207e84bSBing Zhao if (!ct_aso_obj->obj) { 28392d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create CONN_TRACK_OFFLOAD", NULL, 0); 28408207e84bSBing Zhao mlx5_free(ct_aso_obj); 28418207e84bSBing Zhao return NULL; 28428207e84bSBing Zhao } 28438207e84bSBing Zhao ct_aso_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 28448207e84bSBing Zhao return ct_aso_obj; 28458207e84bSBing Zhao } 28468207e84bSBing Zhao 2847894711d3SLi Zhang /** 28485be10a9dSShiri Kuzin * Create general object of type GENEVE TLV option using DevX API. 28495be10a9dSShiri Kuzin * 28505be10a9dSShiri Kuzin * @param[in] ctx 28515be10a9dSShiri Kuzin * Context returned from mlx5 open_device() glue function. 28525be10a9dSShiri Kuzin * @param [in] class 28535be10a9dSShiri Kuzin * TLV option variable value of class 28545be10a9dSShiri Kuzin * @param [in] type 28555be10a9dSShiri Kuzin * TLV option variable value of type 28565be10a9dSShiri Kuzin * @param [in] len 28575be10a9dSShiri Kuzin * TLV option variable value of len 28585be10a9dSShiri Kuzin * 28595be10a9dSShiri Kuzin * @return 28605be10a9dSShiri Kuzin * The DevX object created, NULL otherwise and rte_errno is set. 28615be10a9dSShiri Kuzin */ 28625be10a9dSShiri Kuzin struct mlx5_devx_obj * 28635be10a9dSShiri Kuzin mlx5_devx_cmd_create_geneve_tlv_option(void *ctx, 28645be10a9dSShiri Kuzin uint16_t class, uint8_t type, uint8_t len) 28655be10a9dSShiri Kuzin { 28665be10a9dSShiri Kuzin uint32_t in[MLX5_ST_SZ_DW(create_geneve_tlv_option_in)] = {0}; 28675be10a9dSShiri Kuzin uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 28685be10a9dSShiri Kuzin struct mlx5_devx_obj *geneve_tlv_opt_obj = mlx5_malloc(MLX5_MEM_ZERO, 28695be10a9dSShiri Kuzin sizeof(*geneve_tlv_opt_obj), 28705be10a9dSShiri Kuzin 0, SOCKET_ID_ANY); 28715be10a9dSShiri Kuzin 28725be10a9dSShiri Kuzin if (!geneve_tlv_opt_obj) { 28735be10a9dSShiri Kuzin DRV_LOG(ERR, "Failed to allocate geneve tlv option object."); 28745be10a9dSShiri Kuzin rte_errno = ENOMEM; 28755be10a9dSShiri Kuzin return NULL; 28765be10a9dSShiri Kuzin } 28775be10a9dSShiri Kuzin void *hdr = MLX5_ADDR_OF(create_geneve_tlv_option_in, in, hdr); 28785be10a9dSShiri Kuzin void *opt = MLX5_ADDR_OF(create_geneve_tlv_option_in, in, 28795be10a9dSShiri Kuzin geneve_tlv_opt); 28805be10a9dSShiri Kuzin MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 28815be10a9dSShiri Kuzin MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 28825be10a9dSShiri Kuzin MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 2883753a7c08SDekel Peled MLX5_GENERAL_OBJ_TYPE_GENEVE_TLV_OPT); 28845be10a9dSShiri Kuzin MLX5_SET(geneve_tlv_option, opt, option_class, 28855be10a9dSShiri Kuzin rte_be_to_cpu_16(class)); 28865be10a9dSShiri Kuzin MLX5_SET(geneve_tlv_option, opt, option_type, type); 28875be10a9dSShiri Kuzin MLX5_SET(geneve_tlv_option, opt, option_data_length, len); 28885be10a9dSShiri Kuzin geneve_tlv_opt_obj->obj = mlx5_glue->devx_obj_create(ctx, in, 28895be10a9dSShiri Kuzin sizeof(in), out, sizeof(out)); 28905be10a9dSShiri Kuzin if (!geneve_tlv_opt_obj->obj) { 28912d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create GENEVE TLV", NULL, 0); 28925be10a9dSShiri Kuzin mlx5_free(geneve_tlv_opt_obj); 28935be10a9dSShiri Kuzin return NULL; 28945be10a9dSShiri Kuzin } 28955be10a9dSShiri Kuzin geneve_tlv_opt_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 28965be10a9dSShiri Kuzin return geneve_tlv_opt_obj; 28975be10a9dSShiri Kuzin } 28985be10a9dSShiri Kuzin 2899542689e9SMatan Azrad int 2900542689e9SMatan Azrad mlx5_devx_cmd_wq_query(void *wq, uint32_t *counter_set_id) 2901542689e9SMatan Azrad { 2902542689e9SMatan Azrad #ifdef HAVE_IBV_FLOW_DV_SUPPORT 2903542689e9SMatan Azrad uint32_t in[MLX5_ST_SZ_DW(query_rq_in)] = {0}; 2904542689e9SMatan Azrad uint32_t out[MLX5_ST_SZ_DW(query_rq_out)] = {0}; 2905542689e9SMatan Azrad int rc; 2906542689e9SMatan Azrad void *rq_ctx; 2907542689e9SMatan Azrad 2908542689e9SMatan Azrad MLX5_SET(query_rq_in, in, opcode, MLX5_CMD_OP_QUERY_RQ); 2909542689e9SMatan Azrad MLX5_SET(query_rq_in, in, rqn, ((struct ibv_wq *)wq)->wq_num); 2910542689e9SMatan Azrad rc = mlx5_glue->devx_wq_query(wq, in, sizeof(in), out, sizeof(out)); 2911542689e9SMatan Azrad if (rc) { 2912542689e9SMatan Azrad rte_errno = errno; 2913542689e9SMatan Azrad DRV_LOG(ERR, "Failed to query WQ counter set ID using DevX - " 2914542689e9SMatan Azrad "rc = %d, errno = %d.", rc, errno); 2915542689e9SMatan Azrad return -rc; 2916542689e9SMatan Azrad }; 2917542689e9SMatan Azrad rq_ctx = MLX5_ADDR_OF(query_rq_out, out, rq_context); 2918542689e9SMatan Azrad *counter_set_id = MLX5_GET(rqc, rq_ctx, counter_set_id); 2919542689e9SMatan Azrad return 0; 2920542689e9SMatan Azrad #else 2921542689e9SMatan Azrad (void)wq; 2922542689e9SMatan Azrad (void)counter_set_id; 2923542689e9SMatan Azrad return -ENOTSUP; 2924542689e9SMatan Azrad #endif 2925542689e9SMatan Azrad } 2926542689e9SMatan Azrad 2927750e48c7SMatan Azrad /* 2928750e48c7SMatan Azrad * Allocate queue counters via devx interface. 2929750e48c7SMatan Azrad * 2930750e48c7SMatan Azrad * @param[in] ctx 2931750e48c7SMatan Azrad * Context returned from mlx5 open_device() glue function. 2932750e48c7SMatan Azrad * 2933750e48c7SMatan Azrad * @return 2934750e48c7SMatan Azrad * Pointer to counter object on success, a NULL value otherwise and 2935750e48c7SMatan Azrad * rte_errno is set. 2936750e48c7SMatan Azrad */ 2937750e48c7SMatan Azrad struct mlx5_devx_obj * 2938750e48c7SMatan Azrad mlx5_devx_cmd_queue_counter_alloc(void *ctx) 2939750e48c7SMatan Azrad { 2940750e48c7SMatan Azrad struct mlx5_devx_obj *dcs = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*dcs), 0, 2941750e48c7SMatan Azrad SOCKET_ID_ANY); 2942750e48c7SMatan Azrad uint32_t in[MLX5_ST_SZ_DW(alloc_q_counter_in)] = {0}; 2943750e48c7SMatan Azrad uint32_t out[MLX5_ST_SZ_DW(alloc_q_counter_out)] = {0}; 2944750e48c7SMatan Azrad 2945750e48c7SMatan Azrad if (!dcs) { 2946750e48c7SMatan Azrad rte_errno = ENOMEM; 2947750e48c7SMatan Azrad return NULL; 2948750e48c7SMatan Azrad } 2949750e48c7SMatan Azrad MLX5_SET(alloc_q_counter_in, in, opcode, MLX5_CMD_OP_ALLOC_Q_COUNTER); 2950750e48c7SMatan Azrad dcs->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out, 2951750e48c7SMatan Azrad sizeof(out)); 2952750e48c7SMatan Azrad if (!dcs->obj) { 29532d8dde8dSGregory Etelson DEVX_DRV_LOG(DEBUG, out, "create q counter set", NULL, 0); 2954750e48c7SMatan Azrad mlx5_free(dcs); 2955750e48c7SMatan Azrad return NULL; 2956750e48c7SMatan Azrad } 2957750e48c7SMatan Azrad dcs->id = MLX5_GET(alloc_q_counter_out, out, counter_set_id); 2958750e48c7SMatan Azrad return dcs; 2959750e48c7SMatan Azrad } 2960750e48c7SMatan Azrad 2961750e48c7SMatan Azrad /** 2962750e48c7SMatan Azrad * Query queue counters values. 2963750e48c7SMatan Azrad * 2964750e48c7SMatan Azrad * @param[in] dcs 2965750e48c7SMatan Azrad * devx object of the queue counter set. 2966750e48c7SMatan Azrad * @param[in] clear 2967750e48c7SMatan Azrad * Whether hardware should clear the counters after the query or not. 2968750e48c7SMatan Azrad * @param[out] out_of_buffers 2969750e48c7SMatan Azrad * Number of dropped occurred due to lack of WQE for the associated QPs/RQs. 2970750e48c7SMatan Azrad * 2971750e48c7SMatan Azrad * @return 2972750e48c7SMatan Azrad * 0 on success, a negative value otherwise. 2973750e48c7SMatan Azrad */ 2974750e48c7SMatan Azrad int 2975750e48c7SMatan Azrad mlx5_devx_cmd_queue_counter_query(struct mlx5_devx_obj *dcs, int clear, 2976750e48c7SMatan Azrad uint32_t *out_of_buffers) 2977750e48c7SMatan Azrad { 2978750e48c7SMatan Azrad uint32_t out[MLX5_ST_SZ_BYTES(query_q_counter_out)] = {0}; 2979750e48c7SMatan Azrad uint32_t in[MLX5_ST_SZ_DW(query_q_counter_in)] = {0}; 2980750e48c7SMatan Azrad int rc; 2981750e48c7SMatan Azrad 2982750e48c7SMatan Azrad MLX5_SET(query_q_counter_in, in, opcode, 2983750e48c7SMatan Azrad MLX5_CMD_OP_QUERY_Q_COUNTER); 2984750e48c7SMatan Azrad MLX5_SET(query_q_counter_in, in, op_mod, 0); 2985750e48c7SMatan Azrad MLX5_SET(query_q_counter_in, in, counter_set_id, dcs->id); 2986750e48c7SMatan Azrad MLX5_SET(query_q_counter_in, in, clear, !!clear); 2987750e48c7SMatan Azrad rc = mlx5_glue->devx_obj_query(dcs->obj, in, sizeof(in), out, 2988750e48c7SMatan Azrad sizeof(out)); 2989750e48c7SMatan Azrad if (rc) { 2990750e48c7SMatan Azrad DRV_LOG(ERR, "Failed to query devx q counter set - rc %d", rc); 2991750e48c7SMatan Azrad rte_errno = rc; 2992750e48c7SMatan Azrad return -rc; 2993750e48c7SMatan Azrad } 2994750e48c7SMatan Azrad *out_of_buffers = MLX5_GET(query_q_counter_out, out, out_of_buffer); 2995750e48c7SMatan Azrad return 0; 2996750e48c7SMatan Azrad } 2997178d8c50SDekel Peled 2998178d8c50SDekel Peled /** 2999178d8c50SDekel Peled * Create general object of type DEK using DevX API. 3000178d8c50SDekel Peled * 3001178d8c50SDekel Peled * @param[in] ctx 3002178d8c50SDekel Peled * Context returned from mlx5 open_device() glue function. 3003178d8c50SDekel Peled * @param [in] attr 3004178d8c50SDekel Peled * Pointer to DEK attributes structure. 3005178d8c50SDekel Peled * 3006178d8c50SDekel Peled * @return 3007178d8c50SDekel Peled * The DevX object created, NULL otherwise and rte_errno is set. 3008178d8c50SDekel Peled */ 3009178d8c50SDekel Peled struct mlx5_devx_obj * 3010178d8c50SDekel Peled mlx5_devx_cmd_create_dek_obj(void *ctx, struct mlx5_devx_dek_attr *attr) 3011178d8c50SDekel Peled { 3012178d8c50SDekel Peled uint32_t in[MLX5_ST_SZ_DW(create_dek_in)] = {0}; 3013178d8c50SDekel Peled uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 3014178d8c50SDekel Peled struct mlx5_devx_obj *dek_obj = NULL; 3015178d8c50SDekel Peled void *ptr = NULL, *key_addr = NULL; 3016178d8c50SDekel Peled 3017178d8c50SDekel Peled dek_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*dek_obj), 3018178d8c50SDekel Peled 0, SOCKET_ID_ANY); 3019178d8c50SDekel Peled if (dek_obj == NULL) { 3020178d8c50SDekel Peled DRV_LOG(ERR, "Failed to allocate DEK object data"); 3021178d8c50SDekel Peled rte_errno = ENOMEM; 3022178d8c50SDekel Peled return NULL; 3023178d8c50SDekel Peled } 3024178d8c50SDekel Peled ptr = MLX5_ADDR_OF(create_dek_in, in, hdr); 3025178d8c50SDekel Peled MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode, 3026178d8c50SDekel Peled MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 3027178d8c50SDekel Peled MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type, 3028178d8c50SDekel Peled MLX5_GENERAL_OBJ_TYPE_DEK); 3029178d8c50SDekel Peled ptr = MLX5_ADDR_OF(create_dek_in, in, dek); 3030178d8c50SDekel Peled MLX5_SET(dek, ptr, key_size, attr->key_size); 3031178d8c50SDekel Peled MLX5_SET(dek, ptr, has_keytag, attr->has_keytag); 3032178d8c50SDekel Peled MLX5_SET(dek, ptr, key_purpose, attr->key_purpose); 3033178d8c50SDekel Peled MLX5_SET(dek, ptr, pd, attr->pd); 3034178d8c50SDekel Peled MLX5_SET64(dek, ptr, opaque, attr->opaque); 3035178d8c50SDekel Peled key_addr = MLX5_ADDR_OF(dek, ptr, key); 3036178d8c50SDekel Peled memcpy(key_addr, (void *)(attr->key), MLX5_CRYPTO_KEY_MAX_SIZE); 3037178d8c50SDekel Peled dek_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 3038178d8c50SDekel Peled out, sizeof(out)); 3039178d8c50SDekel Peled if (dek_obj->obj == NULL) { 30402d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create DEK", NULL, 0); 3041178d8c50SDekel Peled mlx5_free(dek_obj); 3042178d8c50SDekel Peled return NULL; 3043178d8c50SDekel Peled } 3044178d8c50SDekel Peled dek_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 3045178d8c50SDekel Peled return dek_obj; 3046178d8c50SDekel Peled } 304721ca2494SDekel Peled 304821ca2494SDekel Peled /** 304921ca2494SDekel Peled * Create general object of type IMPORT_KEK using DevX API. 305021ca2494SDekel Peled * 305121ca2494SDekel Peled * @param[in] ctx 305221ca2494SDekel Peled * Context returned from mlx5 open_device() glue function. 305321ca2494SDekel Peled * @param [in] attr 305421ca2494SDekel Peled * Pointer to IMPORT_KEK attributes structure. 305521ca2494SDekel Peled * 305621ca2494SDekel Peled * @return 305721ca2494SDekel Peled * The DevX object created, NULL otherwise and rte_errno is set. 305821ca2494SDekel Peled */ 305921ca2494SDekel Peled struct mlx5_devx_obj * 306021ca2494SDekel Peled mlx5_devx_cmd_create_import_kek_obj(void *ctx, 306121ca2494SDekel Peled struct mlx5_devx_import_kek_attr *attr) 306221ca2494SDekel Peled { 306321ca2494SDekel Peled uint32_t in[MLX5_ST_SZ_DW(create_import_kek_in)] = {0}; 306421ca2494SDekel Peled uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 306521ca2494SDekel Peled struct mlx5_devx_obj *import_kek_obj = NULL; 306621ca2494SDekel Peled void *ptr = NULL, *key_addr = NULL; 306721ca2494SDekel Peled 306821ca2494SDekel Peled import_kek_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*import_kek_obj), 306921ca2494SDekel Peled 0, SOCKET_ID_ANY); 307021ca2494SDekel Peled if (import_kek_obj == NULL) { 307121ca2494SDekel Peled DRV_LOG(ERR, "Failed to allocate IMPORT_KEK object data"); 307221ca2494SDekel Peled rte_errno = ENOMEM; 307321ca2494SDekel Peled return NULL; 307421ca2494SDekel Peled } 307521ca2494SDekel Peled ptr = MLX5_ADDR_OF(create_import_kek_in, in, hdr); 307621ca2494SDekel Peled MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode, 307721ca2494SDekel Peled MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 307821ca2494SDekel Peled MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type, 307921ca2494SDekel Peled MLX5_GENERAL_OBJ_TYPE_IMPORT_KEK); 308021ca2494SDekel Peled ptr = MLX5_ADDR_OF(create_import_kek_in, in, import_kek); 308121ca2494SDekel Peled MLX5_SET(import_kek, ptr, key_size, attr->key_size); 308221ca2494SDekel Peled key_addr = MLX5_ADDR_OF(import_kek, ptr, key); 308321ca2494SDekel Peled memcpy(key_addr, (void *)(attr->key), MLX5_CRYPTO_KEY_MAX_SIZE); 308421ca2494SDekel Peled import_kek_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 308521ca2494SDekel Peled out, sizeof(out)); 308621ca2494SDekel Peled if (import_kek_obj->obj == NULL) { 30872d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create IMPORT_KEK", NULL, 0); 308821ca2494SDekel Peled mlx5_free(import_kek_obj); 308921ca2494SDekel Peled return NULL; 309021ca2494SDekel Peled } 309121ca2494SDekel Peled import_kek_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 309221ca2494SDekel Peled return import_kek_obj; 309321ca2494SDekel Peled } 309438e4780bSDekel Peled 309538e4780bSDekel Peled /** 3096abda4fd9SDekel Peled * Create general object of type CREDENTIAL using DevX API. 3097abda4fd9SDekel Peled * 3098abda4fd9SDekel Peled * @param[in] ctx 3099abda4fd9SDekel Peled * Context returned from mlx5 open_device() glue function. 3100abda4fd9SDekel Peled * @param [in] attr 3101abda4fd9SDekel Peled * Pointer to CREDENTIAL attributes structure. 3102abda4fd9SDekel Peled * 3103abda4fd9SDekel Peled * @return 3104abda4fd9SDekel Peled * The DevX object created, NULL otherwise and rte_errno is set. 3105abda4fd9SDekel Peled */ 3106abda4fd9SDekel Peled struct mlx5_devx_obj * 3107abda4fd9SDekel Peled mlx5_devx_cmd_create_credential_obj(void *ctx, 3108abda4fd9SDekel Peled struct mlx5_devx_credential_attr *attr) 3109abda4fd9SDekel Peled { 3110abda4fd9SDekel Peled uint32_t in[MLX5_ST_SZ_DW(create_credential_in)] = {0}; 3111abda4fd9SDekel Peled uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 3112abda4fd9SDekel Peled struct mlx5_devx_obj *credential_obj = NULL; 3113abda4fd9SDekel Peled void *ptr = NULL, *credential_addr = NULL; 3114abda4fd9SDekel Peled 3115abda4fd9SDekel Peled credential_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*credential_obj), 3116abda4fd9SDekel Peled 0, SOCKET_ID_ANY); 3117abda4fd9SDekel Peled if (credential_obj == NULL) { 3118abda4fd9SDekel Peled DRV_LOG(ERR, "Failed to allocate CREDENTIAL object data"); 3119abda4fd9SDekel Peled rte_errno = ENOMEM; 3120abda4fd9SDekel Peled return NULL; 3121abda4fd9SDekel Peled } 3122abda4fd9SDekel Peled ptr = MLX5_ADDR_OF(create_credential_in, in, hdr); 3123abda4fd9SDekel Peled MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode, 3124abda4fd9SDekel Peled MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 3125abda4fd9SDekel Peled MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type, 3126abda4fd9SDekel Peled MLX5_GENERAL_OBJ_TYPE_CREDENTIAL); 3127abda4fd9SDekel Peled ptr = MLX5_ADDR_OF(create_credential_in, in, credential); 3128abda4fd9SDekel Peled MLX5_SET(credential, ptr, credential_role, attr->credential_role); 3129abda4fd9SDekel Peled credential_addr = MLX5_ADDR_OF(credential, ptr, credential); 3130abda4fd9SDekel Peled memcpy(credential_addr, (void *)(attr->credential), 3131abda4fd9SDekel Peled MLX5_CRYPTO_CREDENTIAL_SIZE); 3132abda4fd9SDekel Peled credential_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 3133abda4fd9SDekel Peled out, sizeof(out)); 3134abda4fd9SDekel Peled if (credential_obj->obj == NULL) { 31352d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create CREDENTIAL", NULL, 0); 3136abda4fd9SDekel Peled mlx5_free(credential_obj); 3137abda4fd9SDekel Peled return NULL; 3138abda4fd9SDekel Peled } 3139abda4fd9SDekel Peled credential_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 3140abda4fd9SDekel Peled return credential_obj; 3141abda4fd9SDekel Peled } 3142abda4fd9SDekel Peled 3143abda4fd9SDekel Peled /** 314438e4780bSDekel Peled * Create general object of type CRYPTO_LOGIN using DevX API. 314538e4780bSDekel Peled * 314638e4780bSDekel Peled * @param[in] ctx 314738e4780bSDekel Peled * Context returned from mlx5 open_device() glue function. 314838e4780bSDekel Peled * @param [in] attr 314938e4780bSDekel Peled * Pointer to CRYPTO_LOGIN attributes structure. 315038e4780bSDekel Peled * 315138e4780bSDekel Peled * @return 315238e4780bSDekel Peled * The DevX object created, NULL otherwise and rte_errno is set. 315338e4780bSDekel Peled */ 315438e4780bSDekel Peled struct mlx5_devx_obj * 315538e4780bSDekel Peled mlx5_devx_cmd_create_crypto_login_obj(void *ctx, 315638e4780bSDekel Peled struct mlx5_devx_crypto_login_attr *attr) 315738e4780bSDekel Peled { 315838e4780bSDekel Peled uint32_t in[MLX5_ST_SZ_DW(create_crypto_login_in)] = {0}; 315938e4780bSDekel Peled uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 316038e4780bSDekel Peled struct mlx5_devx_obj *crypto_login_obj = NULL; 316138e4780bSDekel Peled void *ptr = NULL, *credential_addr = NULL; 316238e4780bSDekel Peled 316338e4780bSDekel Peled crypto_login_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*crypto_login_obj), 316438e4780bSDekel Peled 0, SOCKET_ID_ANY); 316538e4780bSDekel Peled if (crypto_login_obj == NULL) { 316638e4780bSDekel Peled DRV_LOG(ERR, "Failed to allocate CRYPTO_LOGIN object data"); 316738e4780bSDekel Peled rte_errno = ENOMEM; 316838e4780bSDekel Peled return NULL; 316938e4780bSDekel Peled } 317038e4780bSDekel Peled ptr = MLX5_ADDR_OF(create_crypto_login_in, in, hdr); 317138e4780bSDekel Peled MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode, 317238e4780bSDekel Peled MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 317338e4780bSDekel Peled MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type, 317438e4780bSDekel Peled MLX5_GENERAL_OBJ_TYPE_CRYPTO_LOGIN); 317538e4780bSDekel Peled ptr = MLX5_ADDR_OF(create_crypto_login_in, in, crypto_login); 317638e4780bSDekel Peled MLX5_SET(crypto_login, ptr, credential_pointer, 317738e4780bSDekel Peled attr->credential_pointer); 317838e4780bSDekel Peled MLX5_SET(crypto_login, ptr, session_import_kek_ptr, 317938e4780bSDekel Peled attr->session_import_kek_ptr); 318038e4780bSDekel Peled credential_addr = MLX5_ADDR_OF(crypto_login, ptr, credential); 318138e4780bSDekel Peled memcpy(credential_addr, (void *)(attr->credential), 3182abda4fd9SDekel Peled MLX5_CRYPTO_CREDENTIAL_SIZE); 318338e4780bSDekel Peled crypto_login_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 318438e4780bSDekel Peled out, sizeof(out)); 318538e4780bSDekel Peled if (crypto_login_obj->obj == NULL) { 31862d8dde8dSGregory Etelson DEVX_DRV_LOG(ERR, out, "create CRYPTO_LOGIN", NULL, 0); 318738e4780bSDekel Peled mlx5_free(crypto_login_obj); 318838e4780bSDekel Peled return NULL; 318938e4780bSDekel Peled } 319038e4780bSDekel Peled crypto_login_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 319138e4780bSDekel Peled return crypto_login_obj; 319238e4780bSDekel Peled } 3193cf5ac38dSRongwei Liu 3194cf5ac38dSRongwei Liu /** 3195cf5ac38dSRongwei Liu * Query LAG context. 3196cf5ac38dSRongwei Liu * 3197cf5ac38dSRongwei Liu * @param[in] ctx 3198cf5ac38dSRongwei Liu * Pointer to ibv_context, returned from mlx5dv_open_device. 3199cf5ac38dSRongwei Liu * @param[out] lag_ctx 3200cf5ac38dSRongwei Liu * Pointer to struct mlx5_devx_lag_context, to be set by the routine. 3201cf5ac38dSRongwei Liu * 3202cf5ac38dSRongwei Liu * @return 3203cf5ac38dSRongwei Liu * 0 on success, a negative value otherwise. 3204cf5ac38dSRongwei Liu */ 3205cf5ac38dSRongwei Liu int 3206cf5ac38dSRongwei Liu mlx5_devx_cmd_query_lag(void *ctx, 3207cf5ac38dSRongwei Liu struct mlx5_devx_lag_context *lag_ctx) 3208cf5ac38dSRongwei Liu { 3209cf5ac38dSRongwei Liu uint32_t in[MLX5_ST_SZ_DW(query_lag_in)] = {0}; 3210cf5ac38dSRongwei Liu uint32_t out[MLX5_ST_SZ_DW(query_lag_out)] = {0}; 3211cf5ac38dSRongwei Liu void *lctx; 3212cf5ac38dSRongwei Liu int rc; 3213cf5ac38dSRongwei Liu 3214cf5ac38dSRongwei Liu MLX5_SET(query_lag_in, in, opcode, MLX5_CMD_OP_QUERY_LAG); 3215cf5ac38dSRongwei Liu rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out, sizeof(out)); 3216cf5ac38dSRongwei Liu if (rc) 3217cf5ac38dSRongwei Liu goto error; 3218cf5ac38dSRongwei Liu lctx = MLX5_ADDR_OF(query_lag_out, out, context); 3219cf5ac38dSRongwei Liu lag_ctx->fdb_selection_mode = MLX5_GET(lag_context, lctx, 3220cf5ac38dSRongwei Liu fdb_selection_mode); 3221cf5ac38dSRongwei Liu lag_ctx->port_select_mode = MLX5_GET(lag_context, lctx, 3222cf5ac38dSRongwei Liu port_select_mode); 3223cf5ac38dSRongwei Liu lag_ctx->lag_state = MLX5_GET(lag_context, lctx, lag_state); 3224cf5ac38dSRongwei Liu lag_ctx->tx_remap_affinity_2 = MLX5_GET(lag_context, lctx, 3225cf5ac38dSRongwei Liu tx_remap_affinity_2); 3226cf5ac38dSRongwei Liu lag_ctx->tx_remap_affinity_1 = MLX5_GET(lag_context, lctx, 3227cf5ac38dSRongwei Liu tx_remap_affinity_1); 3228cf5ac38dSRongwei Liu return 0; 3229cf5ac38dSRongwei Liu error: 3230cf5ac38dSRongwei Liu rc = (rc > 0) ? -rc : rc; 3231cf5ac38dSRongwei Liu return rc; 3232cf5ac38dSRongwei Liu } 3233