xref: /dpdk/drivers/common/mlx5/mlx5_devx_cmds.c (revision bb7ef9a96281dbeb8c525402681bda584dac7e16)
17b4f1e6bSMatan Azrad // SPDX-License-Identifier: BSD-3-Clause
27b4f1e6bSMatan Azrad /* Copyright 2018 Mellanox Technologies, Ltd */
37b4f1e6bSMatan Azrad 
47b4f1e6bSMatan Azrad #include <unistd.h>
57b4f1e6bSMatan Azrad 
67b4f1e6bSMatan Azrad #include <rte_errno.h>
77b4f1e6bSMatan Azrad #include <rte_malloc.h>
87b4f1e6bSMatan Azrad 
97b4f1e6bSMatan Azrad #include "mlx5_prm.h"
107b4f1e6bSMatan Azrad #include "mlx5_devx_cmds.h"
117b4f1e6bSMatan Azrad #include "mlx5_common_utils.h"
127b4f1e6bSMatan Azrad 
137b4f1e6bSMatan Azrad 
147b4f1e6bSMatan Azrad /**
15*bb7ef9a9SViacheslav Ovsiienko  * Perform read access to the registers. Reads data from register
16*bb7ef9a9SViacheslav Ovsiienko  * and writes ones to the specified buffer.
17*bb7ef9a9SViacheslav Ovsiienko  *
18*bb7ef9a9SViacheslav Ovsiienko  * @param[in] ctx
19*bb7ef9a9SViacheslav Ovsiienko  *   Context returned from mlx5 open_device() glue function.
20*bb7ef9a9SViacheslav Ovsiienko  * @param[in] reg_id
21*bb7ef9a9SViacheslav Ovsiienko  *   Register identifier according to the PRM.
22*bb7ef9a9SViacheslav Ovsiienko  * @param[in] arg
23*bb7ef9a9SViacheslav Ovsiienko  *   Register access auxiliary parameter according to the PRM.
24*bb7ef9a9SViacheslav Ovsiienko  * @param[out] data
25*bb7ef9a9SViacheslav Ovsiienko  *   Pointer to the buffer to store read data.
26*bb7ef9a9SViacheslav Ovsiienko  * @param[in] dw_cnt
27*bb7ef9a9SViacheslav Ovsiienko  *   Buffer size in double words.
28*bb7ef9a9SViacheslav Ovsiienko  *
29*bb7ef9a9SViacheslav Ovsiienko  * @return
30*bb7ef9a9SViacheslav Ovsiienko  *   0 on success, a negative value otherwise.
31*bb7ef9a9SViacheslav Ovsiienko  */
32*bb7ef9a9SViacheslav Ovsiienko int
33*bb7ef9a9SViacheslav Ovsiienko mlx5_devx_cmd_register_read(void *ctx, uint16_t reg_id, uint32_t arg,
34*bb7ef9a9SViacheslav Ovsiienko 			    uint32_t *data, uint32_t dw_cnt)
35*bb7ef9a9SViacheslav Ovsiienko {
36*bb7ef9a9SViacheslav Ovsiienko 	uint32_t in[MLX5_ST_SZ_DW(access_register_in)]   = {0};
37*bb7ef9a9SViacheslav Ovsiienko 	uint32_t out[MLX5_ST_SZ_DW(access_register_out) +
38*bb7ef9a9SViacheslav Ovsiienko 		     MLX5_ACCESS_REGISTER_DATA_DWORD_MAX] = {0};
39*bb7ef9a9SViacheslav Ovsiienko 	int status, rc;
40*bb7ef9a9SViacheslav Ovsiienko 
41*bb7ef9a9SViacheslav Ovsiienko 	MLX5_ASSERT(data && dw_cnt);
42*bb7ef9a9SViacheslav Ovsiienko 	MLX5_ASSERT(dw_cnt <= MLX5_ACCESS_REGISTER_DATA_DWORD_MAX);
43*bb7ef9a9SViacheslav Ovsiienko 	if (dw_cnt  > MLX5_ACCESS_REGISTER_DATA_DWORD_MAX) {
44*bb7ef9a9SViacheslav Ovsiienko 		DRV_LOG(ERR, "Not enough  buffer for register read data");
45*bb7ef9a9SViacheslav Ovsiienko 		return -1;
46*bb7ef9a9SViacheslav Ovsiienko 	}
47*bb7ef9a9SViacheslav Ovsiienko 	MLX5_SET(access_register_in, in, opcode,
48*bb7ef9a9SViacheslav Ovsiienko 		 MLX5_CMD_OP_ACCESS_REGISTER_USER);
49*bb7ef9a9SViacheslav Ovsiienko 	MLX5_SET(access_register_in, in, op_mod,
50*bb7ef9a9SViacheslav Ovsiienko 					MLX5_ACCESS_REGISTER_IN_OP_MOD_READ);
51*bb7ef9a9SViacheslav Ovsiienko 	MLX5_SET(access_register_in, in, register_id, reg_id);
52*bb7ef9a9SViacheslav Ovsiienko 	MLX5_SET(access_register_in, in, argument, arg);
53*bb7ef9a9SViacheslav Ovsiienko 	rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out,
54*bb7ef9a9SViacheslav Ovsiienko 					 MLX5_ST_SZ_DW(access_register_out) *
55*bb7ef9a9SViacheslav Ovsiienko 					 sizeof(uint32_t) + dw_cnt);
56*bb7ef9a9SViacheslav Ovsiienko 	if (rc)
57*bb7ef9a9SViacheslav Ovsiienko 		goto error;
58*bb7ef9a9SViacheslav Ovsiienko 	status = MLX5_GET(access_register_out, out, status);
59*bb7ef9a9SViacheslav Ovsiienko 	if (status) {
60*bb7ef9a9SViacheslav Ovsiienko 		int syndrome = MLX5_GET(access_register_out, out, syndrome);
61*bb7ef9a9SViacheslav Ovsiienko 
62*bb7ef9a9SViacheslav Ovsiienko 		DRV_LOG(DEBUG, "Failed to access NIC register 0x%X, "
63*bb7ef9a9SViacheslav Ovsiienko 			       "status %x, syndrome = %x",
64*bb7ef9a9SViacheslav Ovsiienko 			       reg_id, status, syndrome);
65*bb7ef9a9SViacheslav Ovsiienko 		return -1;
66*bb7ef9a9SViacheslav Ovsiienko 	}
67*bb7ef9a9SViacheslav Ovsiienko 	memcpy(data, &out[MLX5_ST_SZ_DW(access_register_out)],
68*bb7ef9a9SViacheslav Ovsiienko 	       dw_cnt * sizeof(uint32_t));
69*bb7ef9a9SViacheslav Ovsiienko 	return 0;
70*bb7ef9a9SViacheslav Ovsiienko error:
71*bb7ef9a9SViacheslav Ovsiienko 	rc = (rc > 0) ? -rc : rc;
72*bb7ef9a9SViacheslav Ovsiienko 	return rc;
73*bb7ef9a9SViacheslav Ovsiienko }
74*bb7ef9a9SViacheslav Ovsiienko 
75*bb7ef9a9SViacheslav Ovsiienko /**
767b4f1e6bSMatan Azrad  * Allocate flow counters via devx interface.
777b4f1e6bSMatan Azrad  *
787b4f1e6bSMatan Azrad  * @param[in] ctx
79e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
807b4f1e6bSMatan Azrad  * @param dcs
817b4f1e6bSMatan Azrad  *   Pointer to counters properties structure to be filled by the routine.
827b4f1e6bSMatan Azrad  * @param bulk_n_128
837b4f1e6bSMatan Azrad  *   Bulk counter numbers in 128 counters units.
847b4f1e6bSMatan Azrad  *
857b4f1e6bSMatan Azrad  * @return
867b4f1e6bSMatan Azrad  *   Pointer to counter object on success, a negative value otherwise and
877b4f1e6bSMatan Azrad  *   rte_errno is set.
887b4f1e6bSMatan Azrad  */
897b4f1e6bSMatan Azrad struct mlx5_devx_obj *
90e09d350eSOphir Munk mlx5_devx_cmd_flow_counter_alloc(void *ctx, uint32_t bulk_n_128)
917b4f1e6bSMatan Azrad {
927b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *dcs = rte_zmalloc("dcs", sizeof(*dcs), 0);
937b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(alloc_flow_counter_in)]   = {0};
947b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(alloc_flow_counter_out)] = {0};
957b4f1e6bSMatan Azrad 
967b4f1e6bSMatan Azrad 	if (!dcs) {
977b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
987b4f1e6bSMatan Azrad 		return NULL;
997b4f1e6bSMatan Azrad 	}
1007b4f1e6bSMatan Azrad 	MLX5_SET(alloc_flow_counter_in, in, opcode,
1017b4f1e6bSMatan Azrad 		 MLX5_CMD_OP_ALLOC_FLOW_COUNTER);
1027b4f1e6bSMatan Azrad 	MLX5_SET(alloc_flow_counter_in, in, flow_counter_bulk, bulk_n_128);
1037b4f1e6bSMatan Azrad 	dcs->obj = mlx5_glue->devx_obj_create(ctx, in,
1047b4f1e6bSMatan Azrad 					      sizeof(in), out, sizeof(out));
1057b4f1e6bSMatan Azrad 	if (!dcs->obj) {
1067b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Can't allocate counters - error %d", errno);
1077b4f1e6bSMatan Azrad 		rte_errno = errno;
1087b4f1e6bSMatan Azrad 		rte_free(dcs);
1097b4f1e6bSMatan Azrad 		return NULL;
1107b4f1e6bSMatan Azrad 	}
1117b4f1e6bSMatan Azrad 	dcs->id = MLX5_GET(alloc_flow_counter_out, out, flow_counter_id);
1127b4f1e6bSMatan Azrad 	return dcs;
1137b4f1e6bSMatan Azrad }
1147b4f1e6bSMatan Azrad 
1157b4f1e6bSMatan Azrad /**
1167b4f1e6bSMatan Azrad  * Query flow counters values.
1177b4f1e6bSMatan Azrad  *
1187b4f1e6bSMatan Azrad  * @param[in] dcs
1197b4f1e6bSMatan Azrad  *   devx object that was obtained from mlx5_devx_cmd_fc_alloc.
1207b4f1e6bSMatan Azrad  * @param[in] clear
1217b4f1e6bSMatan Azrad  *   Whether hardware should clear the counters after the query or not.
1227b4f1e6bSMatan Azrad  * @param[in] n_counters
1237b4f1e6bSMatan Azrad  *   0 in case of 1 counter to read, otherwise the counter number to read.
1247b4f1e6bSMatan Azrad  *  @param pkts
1257b4f1e6bSMatan Azrad  *   The number of packets that matched the flow.
1267b4f1e6bSMatan Azrad  *  @param bytes
1277b4f1e6bSMatan Azrad  *    The number of bytes that matched the flow.
1287b4f1e6bSMatan Azrad  *  @param mkey
1297b4f1e6bSMatan Azrad  *   The mkey key for batch query.
1307b4f1e6bSMatan Azrad  *  @param addr
1317b4f1e6bSMatan Azrad  *    The address in the mkey range for batch query.
1327b4f1e6bSMatan Azrad  *  @param cmd_comp
1337b4f1e6bSMatan Azrad  *   The completion object for asynchronous batch query.
1347b4f1e6bSMatan Azrad  *  @param async_id
1357b4f1e6bSMatan Azrad  *    The ID to be returned in the asynchronous batch query response.
1367b4f1e6bSMatan Azrad  *
1377b4f1e6bSMatan Azrad  * @return
1387b4f1e6bSMatan Azrad  *   0 on success, a negative value otherwise.
1397b4f1e6bSMatan Azrad  */
1407b4f1e6bSMatan Azrad int
1417b4f1e6bSMatan Azrad mlx5_devx_cmd_flow_counter_query(struct mlx5_devx_obj *dcs,
1427b4f1e6bSMatan Azrad 				 int clear, uint32_t n_counters,
1437b4f1e6bSMatan Azrad 				 uint64_t *pkts, uint64_t *bytes,
1447b4f1e6bSMatan Azrad 				 uint32_t mkey, void *addr,
145e09d350eSOphir Munk 				 void *cmd_comp,
1467b4f1e6bSMatan Azrad 				 uint64_t async_id)
1477b4f1e6bSMatan Azrad {
1487b4f1e6bSMatan Azrad 	int out_len = MLX5_ST_SZ_BYTES(query_flow_counter_out) +
1497b4f1e6bSMatan Azrad 			MLX5_ST_SZ_BYTES(traffic_counter);
1507b4f1e6bSMatan Azrad 	uint32_t out[out_len];
1517b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_flow_counter_in)] = {0};
1527b4f1e6bSMatan Azrad 	void *stats;
1537b4f1e6bSMatan Azrad 	int rc;
1547b4f1e6bSMatan Azrad 
1557b4f1e6bSMatan Azrad 	MLX5_SET(query_flow_counter_in, in, opcode,
1567b4f1e6bSMatan Azrad 		 MLX5_CMD_OP_QUERY_FLOW_COUNTER);
1577b4f1e6bSMatan Azrad 	MLX5_SET(query_flow_counter_in, in, op_mod, 0);
1587b4f1e6bSMatan Azrad 	MLX5_SET(query_flow_counter_in, in, flow_counter_id, dcs->id);
1597b4f1e6bSMatan Azrad 	MLX5_SET(query_flow_counter_in, in, clear, !!clear);
1607b4f1e6bSMatan Azrad 
1617b4f1e6bSMatan Azrad 	if (n_counters) {
1627b4f1e6bSMatan Azrad 		MLX5_SET(query_flow_counter_in, in, num_of_counters,
1637b4f1e6bSMatan Azrad 			 n_counters);
1647b4f1e6bSMatan Azrad 		MLX5_SET(query_flow_counter_in, in, dump_to_memory, 1);
1657b4f1e6bSMatan Azrad 		MLX5_SET(query_flow_counter_in, in, mkey, mkey);
1667b4f1e6bSMatan Azrad 		MLX5_SET64(query_flow_counter_in, in, address,
1677b4f1e6bSMatan Azrad 			   (uint64_t)(uintptr_t)addr);
1687b4f1e6bSMatan Azrad 	}
1697b4f1e6bSMatan Azrad 	if (!cmd_comp)
1707b4f1e6bSMatan Azrad 		rc = mlx5_glue->devx_obj_query(dcs->obj, in, sizeof(in), out,
1717b4f1e6bSMatan Azrad 					       out_len);
1727b4f1e6bSMatan Azrad 	else
1737b4f1e6bSMatan Azrad 		rc = mlx5_glue->devx_obj_query_async(dcs->obj, in, sizeof(in),
1747b4f1e6bSMatan Azrad 						     out_len, async_id,
1757b4f1e6bSMatan Azrad 						     cmd_comp);
1767b4f1e6bSMatan Azrad 	if (rc) {
1777b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to query devx counters with rc %d", rc);
1787b4f1e6bSMatan Azrad 		rte_errno = rc;
1797b4f1e6bSMatan Azrad 		return -rc;
1807b4f1e6bSMatan Azrad 	}
1817b4f1e6bSMatan Azrad 	if (!n_counters) {
1827b4f1e6bSMatan Azrad 		stats = MLX5_ADDR_OF(query_flow_counter_out,
1837b4f1e6bSMatan Azrad 				     out, flow_statistics);
1847b4f1e6bSMatan Azrad 		*pkts = MLX5_GET64(traffic_counter, stats, packets);
1857b4f1e6bSMatan Azrad 		*bytes = MLX5_GET64(traffic_counter, stats, octets);
1867b4f1e6bSMatan Azrad 	}
1877b4f1e6bSMatan Azrad 	return 0;
1887b4f1e6bSMatan Azrad }
1897b4f1e6bSMatan Azrad 
1907b4f1e6bSMatan Azrad /**
1917b4f1e6bSMatan Azrad  * Create a new mkey.
1927b4f1e6bSMatan Azrad  *
1937b4f1e6bSMatan Azrad  * @param[in] ctx
194e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
1957b4f1e6bSMatan Azrad  * @param[in] attr
1967b4f1e6bSMatan Azrad  *   Attributes of the requested mkey.
1977b4f1e6bSMatan Azrad  *
1987b4f1e6bSMatan Azrad  * @return
1997b4f1e6bSMatan Azrad  *   Pointer to Devx mkey on success, a negative value otherwise and rte_errno
2007b4f1e6bSMatan Azrad  *   is set.
2017b4f1e6bSMatan Azrad  */
2027b4f1e6bSMatan Azrad struct mlx5_devx_obj *
203e09d350eSOphir Munk mlx5_devx_cmd_mkey_create(void *ctx,
2047b4f1e6bSMatan Azrad 			  struct mlx5_devx_mkey_attr *attr)
2057b4f1e6bSMatan Azrad {
20653ec4db0SMatan Azrad 	struct mlx5_klm *klm_array = attr->klm_array;
20753ec4db0SMatan Azrad 	int klm_num = attr->klm_num;
20853ec4db0SMatan Azrad 	int in_size_dw = MLX5_ST_SZ_DW(create_mkey_in) +
20953ec4db0SMatan Azrad 		     (klm_num ? RTE_ALIGN(klm_num, 4) : 0) * MLX5_ST_SZ_DW(klm);
21053ec4db0SMatan Azrad 	uint32_t in[in_size_dw];
2117b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_mkey_out)] = {0};
2127b4f1e6bSMatan Azrad 	void *mkc;
2137b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *mkey = rte_zmalloc("mkey", sizeof(*mkey), 0);
2147b4f1e6bSMatan Azrad 	size_t pgsize;
2157b4f1e6bSMatan Azrad 	uint32_t translation_size;
2167b4f1e6bSMatan Azrad 
2177b4f1e6bSMatan Azrad 	if (!mkey) {
2187b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
2197b4f1e6bSMatan Azrad 		return NULL;
2207b4f1e6bSMatan Azrad 	}
22153ec4db0SMatan Azrad 	memset(in, 0, in_size_dw * 4);
2227b4f1e6bSMatan Azrad 	pgsize = sysconf(_SC_PAGESIZE);
2237b4f1e6bSMatan Azrad 	MLX5_SET(create_mkey_in, in, opcode, MLX5_CMD_OP_CREATE_MKEY);
22453ec4db0SMatan Azrad 	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);
22553ec4db0SMatan Azrad 	if (klm_num > 0) {
22653ec4db0SMatan Azrad 		int i;
22753ec4db0SMatan Azrad 		uint8_t *klm = (uint8_t *)MLX5_ADDR_OF(create_mkey_in, in,
22853ec4db0SMatan Azrad 						       klm_pas_mtt);
22953ec4db0SMatan Azrad 		translation_size = RTE_ALIGN(klm_num, 4);
23053ec4db0SMatan Azrad 		for (i = 0; i < klm_num; i++) {
23153ec4db0SMatan Azrad 			MLX5_SET(klm, klm, byte_count, klm_array[i].byte_count);
23253ec4db0SMatan Azrad 			MLX5_SET(klm, klm, mkey, klm_array[i].mkey);
23353ec4db0SMatan Azrad 			MLX5_SET64(klm, klm, address, klm_array[i].address);
23453ec4db0SMatan Azrad 			klm += MLX5_ST_SZ_BYTES(klm);
23553ec4db0SMatan Azrad 		}
23653ec4db0SMatan Azrad 		for (; i < (int)translation_size; i++) {
23753ec4db0SMatan Azrad 			MLX5_SET(klm, klm, mkey, 0x0);
23853ec4db0SMatan Azrad 			MLX5_SET64(klm, klm, address, 0x0);
23953ec4db0SMatan Azrad 			klm += MLX5_ST_SZ_BYTES(klm);
24053ec4db0SMatan Azrad 		}
24153ec4db0SMatan Azrad 		MLX5_SET(mkc, mkc, access_mode_1_0, attr->log_entity_size ?
24253ec4db0SMatan Azrad 			 MLX5_MKC_ACCESS_MODE_KLM_FBS :
24353ec4db0SMatan Azrad 			 MLX5_MKC_ACCESS_MODE_KLM);
24453ec4db0SMatan Azrad 		MLX5_SET(mkc, mkc, log_page_size, attr->log_entity_size);
24553ec4db0SMatan Azrad 	} else {
24653ec4db0SMatan Azrad 		translation_size = (RTE_ALIGN(attr->size, pgsize) * 8) / 16;
24753ec4db0SMatan Azrad 		MLX5_SET(mkc, mkc, access_mode_1_0, MLX5_MKC_ACCESS_MODE_MTT);
24853ec4db0SMatan Azrad 		MLX5_SET(mkc, mkc, log_page_size, rte_log2_u32(pgsize));
24953ec4db0SMatan Azrad 	}
2507b4f1e6bSMatan Azrad 	MLX5_SET(create_mkey_in, in, translations_octword_actual_size,
2517b4f1e6bSMatan Azrad 		 translation_size);
2527b4f1e6bSMatan Azrad 	MLX5_SET(create_mkey_in, in, mkey_umem_id, attr->umem_id);
25353ec4db0SMatan Azrad 	MLX5_SET(create_mkey_in, in, pg_access, attr->pg_access);
2547b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, lw, 0x1);
2557b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, lr, 0x1);
2567b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, qpn, 0xffffff);
2577b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, pd, attr->pd);
2587b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, mkey_7_0, attr->umem_id & 0xFF);
2597b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, translations_octword_size, translation_size);
26053ac93f7SShiri Kuzin 	if (attr->relaxed_ordering == 1) {
26153ac93f7SShiri Kuzin 		MLX5_SET(mkc, mkc, relaxed_ordering_write, 0x1);
26253ac93f7SShiri Kuzin 		MLX5_SET(mkc, mkc, relaxed_ordering_read, 0x1);
26353ac93f7SShiri Kuzin 	}
2647b4f1e6bSMatan Azrad 	MLX5_SET64(mkc, mkc, start_addr, attr->addr);
2657b4f1e6bSMatan Azrad 	MLX5_SET64(mkc, mkc, len, attr->size);
26653ec4db0SMatan Azrad 	mkey->obj = mlx5_glue->devx_obj_create(ctx, in, in_size_dw * 4, out,
2677b4f1e6bSMatan Azrad 					       sizeof(out));
2687b4f1e6bSMatan Azrad 	if (!mkey->obj) {
26953ec4db0SMatan Azrad 		DRV_LOG(ERR, "Can't create %sdirect mkey - error %d\n",
27053ec4db0SMatan Azrad 			klm_num ? "an in" : "a ", errno);
2717b4f1e6bSMatan Azrad 		rte_errno = errno;
2727b4f1e6bSMatan Azrad 		rte_free(mkey);
2737b4f1e6bSMatan Azrad 		return NULL;
2747b4f1e6bSMatan Azrad 	}
2757b4f1e6bSMatan Azrad 	mkey->id = MLX5_GET(create_mkey_out, out, mkey_index);
2767b4f1e6bSMatan Azrad 	mkey->id = (mkey->id << 8) | (attr->umem_id & 0xFF);
2777b4f1e6bSMatan Azrad 	return mkey;
2787b4f1e6bSMatan Azrad }
2797b4f1e6bSMatan Azrad 
2807b4f1e6bSMatan Azrad /**
2817b4f1e6bSMatan Azrad  * Get status of devx command response.
2827b4f1e6bSMatan Azrad  * Mainly used for asynchronous commands.
2837b4f1e6bSMatan Azrad  *
2847b4f1e6bSMatan Azrad  * @param[in] out
2857b4f1e6bSMatan Azrad  *   The out response buffer.
2867b4f1e6bSMatan Azrad  *
2877b4f1e6bSMatan Azrad  * @return
2887b4f1e6bSMatan Azrad  *   0 on success, non-zero value otherwise.
2897b4f1e6bSMatan Azrad  */
2907b4f1e6bSMatan Azrad int
2917b4f1e6bSMatan Azrad mlx5_devx_get_out_command_status(void *out)
2927b4f1e6bSMatan Azrad {
2937b4f1e6bSMatan Azrad 	int status;
2947b4f1e6bSMatan Azrad 
2957b4f1e6bSMatan Azrad 	if (!out)
2967b4f1e6bSMatan Azrad 		return -EINVAL;
2977b4f1e6bSMatan Azrad 	status = MLX5_GET(query_flow_counter_out, out, status);
2987b4f1e6bSMatan Azrad 	if (status) {
2997b4f1e6bSMatan Azrad 		int syndrome = MLX5_GET(query_flow_counter_out, out, syndrome);
3007b4f1e6bSMatan Azrad 
3017b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Bad devX status %x, syndrome = %x", status,
3027b4f1e6bSMatan Azrad 			syndrome);
3037b4f1e6bSMatan Azrad 	}
3047b4f1e6bSMatan Azrad 	return status;
3057b4f1e6bSMatan Azrad }
3067b4f1e6bSMatan Azrad 
3077b4f1e6bSMatan Azrad /**
3087b4f1e6bSMatan Azrad  * Destroy any object allocated by a Devx API.
3097b4f1e6bSMatan Azrad  *
3107b4f1e6bSMatan Azrad  * @param[in] obj
3117b4f1e6bSMatan Azrad  *   Pointer to a general object.
3127b4f1e6bSMatan Azrad  *
3137b4f1e6bSMatan Azrad  * @return
3147b4f1e6bSMatan Azrad  *   0 on success, a negative value otherwise.
3157b4f1e6bSMatan Azrad  */
3167b4f1e6bSMatan Azrad int
3177b4f1e6bSMatan Azrad mlx5_devx_cmd_destroy(struct mlx5_devx_obj *obj)
3187b4f1e6bSMatan Azrad {
3197b4f1e6bSMatan Azrad 	int ret;
3207b4f1e6bSMatan Azrad 
3217b4f1e6bSMatan Azrad 	if (!obj)
3227b4f1e6bSMatan Azrad 		return 0;
3237b4f1e6bSMatan Azrad 	ret =  mlx5_glue->devx_obj_destroy(obj->obj);
3247b4f1e6bSMatan Azrad 	rte_free(obj);
3257b4f1e6bSMatan Azrad 	return ret;
3267b4f1e6bSMatan Azrad }
3277b4f1e6bSMatan Azrad 
3287b4f1e6bSMatan Azrad /**
3297b4f1e6bSMatan Azrad  * Query NIC vport context.
3307b4f1e6bSMatan Azrad  * Fills minimal inline attribute.
3317b4f1e6bSMatan Azrad  *
3327b4f1e6bSMatan Azrad  * @param[in] ctx
3337b4f1e6bSMatan Azrad  *   ibv contexts returned from mlx5dv_open_device.
3347b4f1e6bSMatan Azrad  * @param[in] vport
3357b4f1e6bSMatan Azrad  *   vport index
3367b4f1e6bSMatan Azrad  * @param[out] attr
3377b4f1e6bSMatan Azrad  *   Attributes device values.
3387b4f1e6bSMatan Azrad  *
3397b4f1e6bSMatan Azrad  * @return
3407b4f1e6bSMatan Azrad  *   0 on success, a negative value otherwise.
3417b4f1e6bSMatan Azrad  */
3427b4f1e6bSMatan Azrad static int
343e09d350eSOphir Munk mlx5_devx_cmd_query_nic_vport_context(void *ctx,
3447b4f1e6bSMatan Azrad 				      unsigned int vport,
3457b4f1e6bSMatan Azrad 				      struct mlx5_hca_attr *attr)
3467b4f1e6bSMatan Azrad {
3477b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_nic_vport_context_in)] = {0};
3487b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_nic_vport_context_out)] = {0};
3497b4f1e6bSMatan Azrad 	void *vctx;
3507b4f1e6bSMatan Azrad 	int status, syndrome, rc;
3517b4f1e6bSMatan Azrad 
3527b4f1e6bSMatan Azrad 	/* Query NIC vport context to determine inline mode. */
3537b4f1e6bSMatan Azrad 	MLX5_SET(query_nic_vport_context_in, in, opcode,
3547b4f1e6bSMatan Azrad 		 MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT);
3557b4f1e6bSMatan Azrad 	MLX5_SET(query_nic_vport_context_in, in, vport_number, vport);
3567b4f1e6bSMatan Azrad 	if (vport)
3577b4f1e6bSMatan Azrad 		MLX5_SET(query_nic_vport_context_in, in, other_vport, 1);
3587b4f1e6bSMatan Azrad 	rc = mlx5_glue->devx_general_cmd(ctx,
3597b4f1e6bSMatan Azrad 					 in, sizeof(in),
3607b4f1e6bSMatan Azrad 					 out, sizeof(out));
3617b4f1e6bSMatan Azrad 	if (rc)
3627b4f1e6bSMatan Azrad 		goto error;
3637b4f1e6bSMatan Azrad 	status = MLX5_GET(query_nic_vport_context_out, out, status);
3647b4f1e6bSMatan Azrad 	syndrome = MLX5_GET(query_nic_vport_context_out, out, syndrome);
3657b4f1e6bSMatan Azrad 	if (status) {
3667b4f1e6bSMatan Azrad 		DRV_LOG(DEBUG, "Failed to query NIC vport context, "
3677b4f1e6bSMatan Azrad 			"status %x, syndrome = %x",
3687b4f1e6bSMatan Azrad 			status, syndrome);
3697b4f1e6bSMatan Azrad 		return -1;
3707b4f1e6bSMatan Azrad 	}
3717b4f1e6bSMatan Azrad 	vctx = MLX5_ADDR_OF(query_nic_vport_context_out, out,
3727b4f1e6bSMatan Azrad 			    nic_vport_context);
3737b4f1e6bSMatan Azrad 	attr->vport_inline_mode = MLX5_GET(nic_vport_context, vctx,
3747b4f1e6bSMatan Azrad 					   min_wqe_inline_mode);
3757b4f1e6bSMatan Azrad 	return 0;
3767b4f1e6bSMatan Azrad error:
3777b4f1e6bSMatan Azrad 	rc = (rc > 0) ? -rc : rc;
3787b4f1e6bSMatan Azrad 	return rc;
3797b4f1e6bSMatan Azrad }
3807b4f1e6bSMatan Azrad 
3817b4f1e6bSMatan Azrad /**
382ba1768c4SMatan Azrad  * Query NIC vDPA attributes.
383ba1768c4SMatan Azrad  *
384ba1768c4SMatan Azrad  * @param[in] ctx
385e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
386ba1768c4SMatan Azrad  * @param[out] vdpa_attr
387ba1768c4SMatan Azrad  *   vDPA Attributes structure to fill.
388ba1768c4SMatan Azrad  */
389ba1768c4SMatan Azrad static void
390e09d350eSOphir Munk mlx5_devx_cmd_query_hca_vdpa_attr(void *ctx,
391ba1768c4SMatan Azrad 				  struct mlx5_hca_vdpa_attr *vdpa_attr)
392ba1768c4SMatan Azrad {
393ba1768c4SMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_hca_cap_in)] = {0};
394ba1768c4SMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_hca_cap_out)] = {0};
395ba1768c4SMatan Azrad 	void *hcattr = MLX5_ADDR_OF(query_hca_cap_out, out, capability);
396ba1768c4SMatan Azrad 	int status, syndrome, rc;
397ba1768c4SMatan Azrad 
398ba1768c4SMatan Azrad 	MLX5_SET(query_hca_cap_in, in, opcode, MLX5_CMD_OP_QUERY_HCA_CAP);
399ba1768c4SMatan Azrad 	MLX5_SET(query_hca_cap_in, in, op_mod,
400ba1768c4SMatan Azrad 		 MLX5_GET_HCA_CAP_OP_MOD_VDPA_EMULATION |
401ba1768c4SMatan Azrad 		 MLX5_HCA_CAP_OPMOD_GET_CUR);
402ba1768c4SMatan Azrad 	rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out, sizeof(out));
403ba1768c4SMatan Azrad 	status = MLX5_GET(query_hca_cap_out, out, status);
404ba1768c4SMatan Azrad 	syndrome = MLX5_GET(query_hca_cap_out, out, syndrome);
405ba1768c4SMatan Azrad 	if (rc || status) {
406ba1768c4SMatan Azrad 		RTE_LOG(DEBUG, PMD, "Failed to query devx VDPA capabilities,"
407ba1768c4SMatan Azrad 			" status %x, syndrome = %x", status, syndrome);
408ba1768c4SMatan Azrad 		vdpa_attr->valid = 0;
409ba1768c4SMatan Azrad 	} else {
410ba1768c4SMatan Azrad 		vdpa_attr->valid = 1;
411ba1768c4SMatan Azrad 		vdpa_attr->desc_tunnel_offload_type =
412ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
413ba1768c4SMatan Azrad 				 desc_tunnel_offload_type);
414ba1768c4SMatan Azrad 		vdpa_attr->eth_frame_offload_type =
415ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
416ba1768c4SMatan Azrad 				 eth_frame_offload_type);
417ba1768c4SMatan Azrad 		vdpa_attr->virtio_version_1_0 =
418ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
419ba1768c4SMatan Azrad 				 virtio_version_1_0);
420ba1768c4SMatan Azrad 		vdpa_attr->tso_ipv4 = MLX5_GET(virtio_emulation_cap, hcattr,
421ba1768c4SMatan Azrad 					       tso_ipv4);
422ba1768c4SMatan Azrad 		vdpa_attr->tso_ipv6 = MLX5_GET(virtio_emulation_cap, hcattr,
423ba1768c4SMatan Azrad 					       tso_ipv6);
424ba1768c4SMatan Azrad 		vdpa_attr->tx_csum = MLX5_GET(virtio_emulation_cap, hcattr,
425ba1768c4SMatan Azrad 					      tx_csum);
426ba1768c4SMatan Azrad 		vdpa_attr->rx_csum = MLX5_GET(virtio_emulation_cap, hcattr,
427ba1768c4SMatan Azrad 					      rx_csum);
428ba1768c4SMatan Azrad 		vdpa_attr->event_mode = MLX5_GET(virtio_emulation_cap, hcattr,
429ba1768c4SMatan Azrad 						 event_mode);
430ba1768c4SMatan Azrad 		vdpa_attr->virtio_queue_type =
431ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
432ba1768c4SMatan Azrad 				 virtio_queue_type);
433ba1768c4SMatan Azrad 		vdpa_attr->log_doorbell_stride =
434ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
435ba1768c4SMatan Azrad 				 log_doorbell_stride);
436ba1768c4SMatan Azrad 		vdpa_attr->log_doorbell_bar_size =
437ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
438ba1768c4SMatan Azrad 				 log_doorbell_bar_size);
439ba1768c4SMatan Azrad 		vdpa_attr->doorbell_bar_offset =
440ba1768c4SMatan Azrad 			MLX5_GET64(virtio_emulation_cap, hcattr,
441ba1768c4SMatan Azrad 				   doorbell_bar_offset);
442ba1768c4SMatan Azrad 		vdpa_attr->max_num_virtio_queues =
443ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
444ba1768c4SMatan Azrad 				 max_num_virtio_queues);
4458712c80aSMatan Azrad 		vdpa_attr->umems[0].a = MLX5_GET(virtio_emulation_cap, hcattr,
446ba1768c4SMatan Azrad 						 umem_1_buffer_param_a);
4478712c80aSMatan Azrad 		vdpa_attr->umems[0].b = MLX5_GET(virtio_emulation_cap, hcattr,
448ba1768c4SMatan Azrad 						 umem_1_buffer_param_b);
4498712c80aSMatan Azrad 		vdpa_attr->umems[1].a = MLX5_GET(virtio_emulation_cap, hcattr,
450ba1768c4SMatan Azrad 						 umem_2_buffer_param_a);
4518712c80aSMatan Azrad 		vdpa_attr->umems[1].b = MLX5_GET(virtio_emulation_cap, hcattr,
4528712c80aSMatan Azrad 						 umem_2_buffer_param_b);
4538712c80aSMatan Azrad 		vdpa_attr->umems[2].a = MLX5_GET(virtio_emulation_cap, hcattr,
454ba1768c4SMatan Azrad 						 umem_3_buffer_param_a);
4558712c80aSMatan Azrad 		vdpa_attr->umems[2].b = MLX5_GET(virtio_emulation_cap, hcattr,
456ba1768c4SMatan Azrad 						 umem_3_buffer_param_b);
457ba1768c4SMatan Azrad 	}
458ba1768c4SMatan Azrad }
459ba1768c4SMatan Azrad 
460ba1768c4SMatan Azrad /**
4617b4f1e6bSMatan Azrad  * Query HCA attributes.
4627b4f1e6bSMatan Azrad  * Using those attributes we can check on run time if the device
4637b4f1e6bSMatan Azrad  * is having the required capabilities.
4647b4f1e6bSMatan Azrad  *
4657b4f1e6bSMatan Azrad  * @param[in] ctx
466e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
4677b4f1e6bSMatan Azrad  * @param[out] attr
4687b4f1e6bSMatan Azrad  *   Attributes device values.
4697b4f1e6bSMatan Azrad  *
4707b4f1e6bSMatan Azrad  * @return
4717b4f1e6bSMatan Azrad  *   0 on success, a negative value otherwise.
4727b4f1e6bSMatan Azrad  */
4737b4f1e6bSMatan Azrad int
474e09d350eSOphir Munk mlx5_devx_cmd_query_hca_attr(void *ctx,
4757b4f1e6bSMatan Azrad 			     struct mlx5_hca_attr *attr)
4767b4f1e6bSMatan Azrad {
4777b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_hca_cap_in)] = {0};
4787b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_hca_cap_out)] = {0};
4797b4f1e6bSMatan Azrad 	void *hcattr;
48043e73483SThomas Monjalon 	int status, syndrome, rc, i;
4817b4f1e6bSMatan Azrad 
4827b4f1e6bSMatan Azrad 	MLX5_SET(query_hca_cap_in, in, opcode, MLX5_CMD_OP_QUERY_HCA_CAP);
4837b4f1e6bSMatan Azrad 	MLX5_SET(query_hca_cap_in, in, op_mod,
4847b4f1e6bSMatan Azrad 		 MLX5_GET_HCA_CAP_OP_MOD_GENERAL_DEVICE |
4857b4f1e6bSMatan Azrad 		 MLX5_HCA_CAP_OPMOD_GET_CUR);
4867b4f1e6bSMatan Azrad 
4877b4f1e6bSMatan Azrad 	rc = mlx5_glue->devx_general_cmd(ctx,
4887b4f1e6bSMatan Azrad 					 in, sizeof(in), out, sizeof(out));
4897b4f1e6bSMatan Azrad 	if (rc)
4907b4f1e6bSMatan Azrad 		goto error;
4917b4f1e6bSMatan Azrad 	status = MLX5_GET(query_hca_cap_out, out, status);
4927b4f1e6bSMatan Azrad 	syndrome = MLX5_GET(query_hca_cap_out, out, syndrome);
4937b4f1e6bSMatan Azrad 	if (status) {
4947b4f1e6bSMatan Azrad 		DRV_LOG(DEBUG, "Failed to query devx HCA capabilities, "
4957b4f1e6bSMatan Azrad 			"status %x, syndrome = %x",
4967b4f1e6bSMatan Azrad 			status, syndrome);
4977b4f1e6bSMatan Azrad 		return -1;
4987b4f1e6bSMatan Azrad 	}
4997b4f1e6bSMatan Azrad 	hcattr = MLX5_ADDR_OF(query_hca_cap_out, out, capability);
5007b4f1e6bSMatan Azrad 	attr->flow_counter_bulk_alloc_bitmap =
5017b4f1e6bSMatan Azrad 			MLX5_GET(cmd_hca_cap, hcattr, flow_counter_bulk_alloc);
5027b4f1e6bSMatan Azrad 	attr->flow_counters_dump = MLX5_GET(cmd_hca_cap, hcattr,
5037b4f1e6bSMatan Azrad 					    flow_counters_dump);
5042d3c670cSMatan Azrad 	attr->log_max_rqt_size = MLX5_GET(cmd_hca_cap, hcattr,
5052d3c670cSMatan Azrad 					  log_max_rqt_size);
5067b4f1e6bSMatan Azrad 	attr->eswitch_manager = MLX5_GET(cmd_hca_cap, hcattr, eswitch_manager);
5077b4f1e6bSMatan Azrad 	attr->hairpin = MLX5_GET(cmd_hca_cap, hcattr, hairpin);
5087b4f1e6bSMatan Azrad 	attr->log_max_hairpin_queues = MLX5_GET(cmd_hca_cap, hcattr,
5097b4f1e6bSMatan Azrad 						log_max_hairpin_queues);
5107b4f1e6bSMatan Azrad 	attr->log_max_hairpin_wq_data_sz = MLX5_GET(cmd_hca_cap, hcattr,
5117b4f1e6bSMatan Azrad 						    log_max_hairpin_wq_data_sz);
5127b4f1e6bSMatan Azrad 	attr->log_max_hairpin_num_packets = MLX5_GET
5137b4f1e6bSMatan Azrad 		(cmd_hca_cap, hcattr, log_min_hairpin_wq_data_sz);
5147b4f1e6bSMatan Azrad 	attr->vhca_id = MLX5_GET(cmd_hca_cap, hcattr, vhca_id);
515ffd5b302SShiri Kuzin 	attr->relaxed_ordering_write = MLX5_GET(cmd_hca_cap, hcattr,
516ffd5b302SShiri Kuzin 			relaxed_ordering_write);
517ffd5b302SShiri Kuzin 	attr->relaxed_ordering_read = MLX5_GET(cmd_hca_cap, hcattr,
518ffd5b302SShiri Kuzin 			relaxed_ordering_read);
5197b4f1e6bSMatan Azrad 	attr->eth_net_offloads = MLX5_GET(cmd_hca_cap, hcattr,
5207b4f1e6bSMatan Azrad 					  eth_net_offloads);
5217b4f1e6bSMatan Azrad 	attr->eth_virt = MLX5_GET(cmd_hca_cap, hcattr, eth_virt);
5227b4f1e6bSMatan Azrad 	attr->flex_parser_protocols = MLX5_GET(cmd_hca_cap, hcattr,
5237b4f1e6bSMatan Azrad 					       flex_parser_protocols);
5247b4f1e6bSMatan Azrad 	attr->qos.sup = MLX5_GET(cmd_hca_cap, hcattr, qos);
525ba1768c4SMatan Azrad 	attr->vdpa.valid = !!(MLX5_GET64(cmd_hca_cap, hcattr,
526ba1768c4SMatan Azrad 					 general_obj_types) &
527ba1768c4SMatan Azrad 			      MLX5_GENERAL_OBJ_TYPES_CAP_VIRTQ_NET_Q);
528796ae7bbSMatan Azrad 	attr->vdpa.queue_counters_valid = !!(MLX5_GET64(cmd_hca_cap, hcattr,
529796ae7bbSMatan Azrad 							general_obj_types) &
530796ae7bbSMatan Azrad 				  MLX5_GENERAL_OBJ_TYPES_CAP_VIRTIO_Q_COUNTERS);
53179a7e409SViacheslav Ovsiienko 	attr->wqe_index_ignore = MLX5_GET(cmd_hca_cap, hcattr,
53279a7e409SViacheslav Ovsiienko 					  wqe_index_ignore_cap);
53379a7e409SViacheslav Ovsiienko 	attr->cross_channel = MLX5_GET(cmd_hca_cap, hcattr, cd);
53479a7e409SViacheslav Ovsiienko 	attr->non_wire_sq = MLX5_GET(cmd_hca_cap, hcattr, non_wire_sq);
53579a7e409SViacheslav Ovsiienko 	attr->log_max_static_sq_wq = MLX5_GET(cmd_hca_cap, hcattr,
53679a7e409SViacheslav Ovsiienko 					      log_max_static_sq_wq);
53779a7e409SViacheslav Ovsiienko 	attr->dev_freq_khz = MLX5_GET(cmd_hca_cap, hcattr,
53879a7e409SViacheslav Ovsiienko 				      device_frequency_khz);
539cfc672a9SOri Kam 	attr->regex = MLX5_GET(cmd_hca_cap, hcattr, regexp);
540cfc672a9SOri Kam 	attr->regexp_num_of_engines = MLX5_GET(cmd_hca_cap, hcattr,
541cfc672a9SOri Kam 					       regexp_num_of_engines);
5427b4f1e6bSMatan Azrad 	if (attr->qos.sup) {
5437b4f1e6bSMatan Azrad 		MLX5_SET(query_hca_cap_in, in, op_mod,
5447b4f1e6bSMatan Azrad 			 MLX5_GET_HCA_CAP_OP_MOD_QOS_CAP |
5457b4f1e6bSMatan Azrad 			 MLX5_HCA_CAP_OPMOD_GET_CUR);
5467b4f1e6bSMatan Azrad 		rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in),
5477b4f1e6bSMatan Azrad 						 out, sizeof(out));
5487b4f1e6bSMatan Azrad 		if (rc)
5497b4f1e6bSMatan Azrad 			goto error;
5507b4f1e6bSMatan Azrad 		if (status) {
5517b4f1e6bSMatan Azrad 			DRV_LOG(DEBUG, "Failed to query devx QOS capabilities,"
5527b4f1e6bSMatan Azrad 				" status %x, syndrome = %x",
5537b4f1e6bSMatan Azrad 				status, syndrome);
5547b4f1e6bSMatan Azrad 			return -1;
5557b4f1e6bSMatan Azrad 		}
5567b4f1e6bSMatan Azrad 		hcattr = MLX5_ADDR_OF(query_hca_cap_out, out, capability);
5577b4f1e6bSMatan Azrad 		attr->qos.srtcm_sup =
5587b4f1e6bSMatan Azrad 				MLX5_GET(qos_cap, hcattr, flow_meter_srtcm);
5597b4f1e6bSMatan Azrad 		attr->qos.log_max_flow_meter =
5607b4f1e6bSMatan Azrad 				MLX5_GET(qos_cap, hcattr, log_max_flow_meter);
5617b4f1e6bSMatan Azrad 		attr->qos.flow_meter_reg_c_ids =
5627b4f1e6bSMatan Azrad 				MLX5_GET(qos_cap, hcattr, flow_meter_reg_id);
5637b4f1e6bSMatan Azrad 		attr->qos.flow_meter_reg_share =
5647b4f1e6bSMatan Azrad 				MLX5_GET(qos_cap, hcattr, flow_meter_reg_share);
56579a7e409SViacheslav Ovsiienko 		attr->qos.packet_pacing =
56679a7e409SViacheslav Ovsiienko 				MLX5_GET(qos_cap, hcattr, packet_pacing);
56779a7e409SViacheslav Ovsiienko 		attr->qos.wqe_rate_pp =
56879a7e409SViacheslav Ovsiienko 				MLX5_GET(qos_cap, hcattr, wqe_rate_pp);
5697b4f1e6bSMatan Azrad 	}
570ba1768c4SMatan Azrad 	if (attr->vdpa.valid)
571ba1768c4SMatan Azrad 		mlx5_devx_cmd_query_hca_vdpa_attr(ctx, &attr->vdpa);
5727b4f1e6bSMatan Azrad 	if (!attr->eth_net_offloads)
5737b4f1e6bSMatan Azrad 		return 0;
5747b4f1e6bSMatan Azrad 
5757b4f1e6bSMatan Azrad 	/* Query HCA offloads for Ethernet protocol. */
5767b4f1e6bSMatan Azrad 	memset(in, 0, sizeof(in));
5777b4f1e6bSMatan Azrad 	memset(out, 0, sizeof(out));
5787b4f1e6bSMatan Azrad 	MLX5_SET(query_hca_cap_in, in, opcode, MLX5_CMD_OP_QUERY_HCA_CAP);
5797b4f1e6bSMatan Azrad 	MLX5_SET(query_hca_cap_in, in, op_mod,
5807b4f1e6bSMatan Azrad 		 MLX5_GET_HCA_CAP_OP_MOD_ETHERNET_OFFLOAD_CAPS |
5817b4f1e6bSMatan Azrad 		 MLX5_HCA_CAP_OPMOD_GET_CUR);
5827b4f1e6bSMatan Azrad 
5837b4f1e6bSMatan Azrad 	rc = mlx5_glue->devx_general_cmd(ctx,
5847b4f1e6bSMatan Azrad 					 in, sizeof(in),
5857b4f1e6bSMatan Azrad 					 out, sizeof(out));
5867b4f1e6bSMatan Azrad 	if (rc) {
5877b4f1e6bSMatan Azrad 		attr->eth_net_offloads = 0;
5887b4f1e6bSMatan Azrad 		goto error;
5897b4f1e6bSMatan Azrad 	}
5907b4f1e6bSMatan Azrad 	status = MLX5_GET(query_hca_cap_out, out, status);
5917b4f1e6bSMatan Azrad 	syndrome = MLX5_GET(query_hca_cap_out, out, syndrome);
5927b4f1e6bSMatan Azrad 	if (status) {
5937b4f1e6bSMatan Azrad 		DRV_LOG(DEBUG, "Failed to query devx HCA capabilities, "
5947b4f1e6bSMatan Azrad 			"status %x, syndrome = %x",
5957b4f1e6bSMatan Azrad 			status, syndrome);
5967b4f1e6bSMatan Azrad 		attr->eth_net_offloads = 0;
5977b4f1e6bSMatan Azrad 		return -1;
5987b4f1e6bSMatan Azrad 	}
5997b4f1e6bSMatan Azrad 	hcattr = MLX5_ADDR_OF(query_hca_cap_out, out, capability);
6007b4f1e6bSMatan Azrad 	attr->wqe_vlan_insert = MLX5_GET(per_protocol_networking_offload_caps,
6017b4f1e6bSMatan Azrad 					 hcattr, wqe_vlan_insert);
6027b4f1e6bSMatan Azrad 	attr->lro_cap = MLX5_GET(per_protocol_networking_offload_caps, hcattr,
6037b4f1e6bSMatan Azrad 				 lro_cap);
6047b4f1e6bSMatan Azrad 	attr->tunnel_lro_gre = MLX5_GET(per_protocol_networking_offload_caps,
6057b4f1e6bSMatan Azrad 					hcattr, tunnel_lro_gre);
6067b4f1e6bSMatan Azrad 	attr->tunnel_lro_vxlan = MLX5_GET(per_protocol_networking_offload_caps,
6077b4f1e6bSMatan Azrad 					  hcattr, tunnel_lro_vxlan);
6087b4f1e6bSMatan Azrad 	attr->lro_max_msg_sz_mode = MLX5_GET
6097b4f1e6bSMatan Azrad 					(per_protocol_networking_offload_caps,
6107b4f1e6bSMatan Azrad 					 hcattr, lro_max_msg_sz_mode);
61143e73483SThomas Monjalon 	for (i = 0 ; i < MLX5_LRO_NUM_SUPP_PERIODS ; i++) {
6127b4f1e6bSMatan Azrad 		attr->lro_timer_supported_periods[i] =
6137b4f1e6bSMatan Azrad 			MLX5_GET(per_protocol_networking_offload_caps, hcattr,
6147b4f1e6bSMatan Azrad 				 lro_timer_supported_periods[i]);
6157b4f1e6bSMatan Azrad 	}
6167b4f1e6bSMatan Azrad 	attr->tunnel_stateless_geneve_rx =
6177b4f1e6bSMatan Azrad 			    MLX5_GET(per_protocol_networking_offload_caps,
6187b4f1e6bSMatan Azrad 				     hcattr, tunnel_stateless_geneve_rx);
6197b4f1e6bSMatan Azrad 	attr->geneve_max_opt_len =
6207b4f1e6bSMatan Azrad 		    MLX5_GET(per_protocol_networking_offload_caps,
6217b4f1e6bSMatan Azrad 			     hcattr, max_geneve_opt_len);
6227b4f1e6bSMatan Azrad 	attr->wqe_inline_mode = MLX5_GET(per_protocol_networking_offload_caps,
6237b4f1e6bSMatan Azrad 					 hcattr, wqe_inline_mode);
6247b4f1e6bSMatan Azrad 	attr->tunnel_stateless_gtp = MLX5_GET
6257b4f1e6bSMatan Azrad 					(per_protocol_networking_offload_caps,
6267b4f1e6bSMatan Azrad 					 hcattr, tunnel_stateless_gtp);
6277b4f1e6bSMatan Azrad 	if (attr->wqe_inline_mode != MLX5_CAP_INLINE_MODE_VPORT_CONTEXT)
6287b4f1e6bSMatan Azrad 		return 0;
6297b4f1e6bSMatan Azrad 	if (attr->eth_virt) {
6307b4f1e6bSMatan Azrad 		rc = mlx5_devx_cmd_query_nic_vport_context(ctx, 0, attr);
6317b4f1e6bSMatan Azrad 		if (rc) {
6327b4f1e6bSMatan Azrad 			attr->eth_virt = 0;
6337b4f1e6bSMatan Azrad 			goto error;
6347b4f1e6bSMatan Azrad 		}
6357b4f1e6bSMatan Azrad 	}
6367b4f1e6bSMatan Azrad 	return 0;
6377b4f1e6bSMatan Azrad error:
6387b4f1e6bSMatan Azrad 	rc = (rc > 0) ? -rc : rc;
6397b4f1e6bSMatan Azrad 	return rc;
6407b4f1e6bSMatan Azrad }
6417b4f1e6bSMatan Azrad 
6427b4f1e6bSMatan Azrad /**
6437b4f1e6bSMatan Azrad  * Query TIS transport domain from QP verbs object using DevX API.
6447b4f1e6bSMatan Azrad  *
6457b4f1e6bSMatan Azrad  * @param[in] qp
6467b4f1e6bSMatan Azrad  *   Pointer to verbs QP returned by ibv_create_qp .
6477b4f1e6bSMatan Azrad  * @param[in] tis_num
6487b4f1e6bSMatan Azrad  *   TIS number of TIS to query.
6497b4f1e6bSMatan Azrad  * @param[out] tis_td
6507b4f1e6bSMatan Azrad  *   Pointer to TIS transport domain variable, to be set by the routine.
6517b4f1e6bSMatan Azrad  *
6527b4f1e6bSMatan Azrad  * @return
6537b4f1e6bSMatan Azrad  *   0 on success, a negative value otherwise.
6547b4f1e6bSMatan Azrad  */
6557b4f1e6bSMatan Azrad int
656e09d350eSOphir Munk mlx5_devx_cmd_qp_query_tis_td(void *qp, uint32_t tis_num,
6577b4f1e6bSMatan Azrad 			      uint32_t *tis_td)
6587b4f1e6bSMatan Azrad {
659170572d8SOphir Munk #ifdef HAVE_IBV_FLOW_DV_SUPPORT
6607b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_tis_in)] = {0};
6617b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_tis_out)] = {0};
6627b4f1e6bSMatan Azrad 	int rc;
6637b4f1e6bSMatan Azrad 	void *tis_ctx;
6647b4f1e6bSMatan Azrad 
6657b4f1e6bSMatan Azrad 	MLX5_SET(query_tis_in, in, opcode, MLX5_CMD_OP_QUERY_TIS);
6667b4f1e6bSMatan Azrad 	MLX5_SET(query_tis_in, in, tisn, tis_num);
6677b4f1e6bSMatan Azrad 	rc = mlx5_glue->devx_qp_query(qp, in, sizeof(in), out, sizeof(out));
6687b4f1e6bSMatan Azrad 	if (rc) {
6697b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to query QP using DevX");
6707b4f1e6bSMatan Azrad 		return -rc;
6717b4f1e6bSMatan Azrad 	};
6727b4f1e6bSMatan Azrad 	tis_ctx = MLX5_ADDR_OF(query_tis_out, out, tis_context);
6737b4f1e6bSMatan Azrad 	*tis_td = MLX5_GET(tisc, tis_ctx, transport_domain);
6747b4f1e6bSMatan Azrad 	return 0;
675170572d8SOphir Munk #else
676170572d8SOphir Munk 	(void)qp;
677170572d8SOphir Munk 	(void)tis_num;
678170572d8SOphir Munk 	(void)tis_td;
679170572d8SOphir Munk 	return -ENOTSUP;
680170572d8SOphir Munk #endif
6817b4f1e6bSMatan Azrad }
6827b4f1e6bSMatan Azrad 
6837b4f1e6bSMatan Azrad /**
6847b4f1e6bSMatan Azrad  * Fill WQ data for DevX API command.
6857b4f1e6bSMatan Azrad  * Utility function for use when creating DevX objects containing a WQ.
6867b4f1e6bSMatan Azrad  *
6877b4f1e6bSMatan Azrad  * @param[in] wq_ctx
6887b4f1e6bSMatan Azrad  *   Pointer to WQ context to fill with data.
6897b4f1e6bSMatan Azrad  * @param [in] wq_attr
6907b4f1e6bSMatan Azrad  *   Pointer to WQ attributes structure to fill in WQ context.
6917b4f1e6bSMatan Azrad  */
6927b4f1e6bSMatan Azrad static void
6937b4f1e6bSMatan Azrad devx_cmd_fill_wq_data(void *wq_ctx, struct mlx5_devx_wq_attr *wq_attr)
6947b4f1e6bSMatan Azrad {
6957b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, wq_type, wq_attr->wq_type);
6967b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, wq_signature, wq_attr->wq_signature);
6977b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, end_padding_mode, wq_attr->end_padding_mode);
6987b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, cd_slave, wq_attr->cd_slave);
6997b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, hds_skip_first_sge, wq_attr->hds_skip_first_sge);
7007b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, log2_hds_buf_size, wq_attr->log2_hds_buf_size);
7017b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, page_offset, wq_attr->page_offset);
7027b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, lwm, wq_attr->lwm);
7037b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, pd, wq_attr->pd);
7047b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, uar_page, wq_attr->uar_page);
7057b4f1e6bSMatan Azrad 	MLX5_SET64(wq, wq_ctx, dbr_addr, wq_attr->dbr_addr);
7067b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, hw_counter, wq_attr->hw_counter);
7077b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, sw_counter, wq_attr->sw_counter);
7087b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, log_wq_stride, wq_attr->log_wq_stride);
7097b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, log_wq_pg_sz, wq_attr->log_wq_pg_sz);
7107b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, log_wq_sz, wq_attr->log_wq_sz);
7117b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, dbr_umem_valid, wq_attr->dbr_umem_valid);
7127b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, wq_umem_valid, wq_attr->wq_umem_valid);
7137b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, log_hairpin_num_packets,
7147b4f1e6bSMatan Azrad 		 wq_attr->log_hairpin_num_packets);
7157b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, log_hairpin_data_sz, wq_attr->log_hairpin_data_sz);
7167b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, single_wqe_log_num_of_strides,
7177b4f1e6bSMatan Azrad 		 wq_attr->single_wqe_log_num_of_strides);
7187b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, two_byte_shift_en, wq_attr->two_byte_shift_en);
7197b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, single_stride_log_num_of_bytes,
7207b4f1e6bSMatan Azrad 		 wq_attr->single_stride_log_num_of_bytes);
7217b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, dbr_umem_id, wq_attr->dbr_umem_id);
7227b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, wq_umem_id, wq_attr->wq_umem_id);
7237b4f1e6bSMatan Azrad 	MLX5_SET64(wq, wq_ctx, wq_umem_offset, wq_attr->wq_umem_offset);
7247b4f1e6bSMatan Azrad }
7257b4f1e6bSMatan Azrad 
7267b4f1e6bSMatan Azrad /**
7277b4f1e6bSMatan Azrad  * Create RQ using DevX API.
7287b4f1e6bSMatan Azrad  *
7297b4f1e6bSMatan Azrad  * @param[in] ctx
730e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
7317b4f1e6bSMatan Azrad  * @param [in] rq_attr
7327b4f1e6bSMatan Azrad  *   Pointer to create RQ attributes structure.
7337b4f1e6bSMatan Azrad  * @param [in] socket
7347b4f1e6bSMatan Azrad  *   CPU socket ID for allocations.
7357b4f1e6bSMatan Azrad  *
7367b4f1e6bSMatan Azrad  * @return
7377b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
7387b4f1e6bSMatan Azrad  */
7397b4f1e6bSMatan Azrad struct mlx5_devx_obj *
740e09d350eSOphir Munk mlx5_devx_cmd_create_rq(void *ctx,
7417b4f1e6bSMatan Azrad 			struct mlx5_devx_create_rq_attr *rq_attr,
7427b4f1e6bSMatan Azrad 			int socket)
7437b4f1e6bSMatan Azrad {
7447b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_rq_in)] = {0};
7457b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_rq_out)] = {0};
7467b4f1e6bSMatan Azrad 	void *rq_ctx, *wq_ctx;
7477b4f1e6bSMatan Azrad 	struct mlx5_devx_wq_attr *wq_attr;
7487b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *rq = NULL;
7497b4f1e6bSMatan Azrad 
7507b4f1e6bSMatan Azrad 	rq = rte_calloc_socket(__func__, 1, sizeof(*rq), 0, socket);
7517b4f1e6bSMatan Azrad 	if (!rq) {
7527b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate RQ data");
7537b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
7547b4f1e6bSMatan Azrad 		return NULL;
7557b4f1e6bSMatan Azrad 	}
7567b4f1e6bSMatan Azrad 	MLX5_SET(create_rq_in, in, opcode, MLX5_CMD_OP_CREATE_RQ);
7577b4f1e6bSMatan Azrad 	rq_ctx = MLX5_ADDR_OF(create_rq_in, in, ctx);
7587b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, rlky, rq_attr->rlky);
7597b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, delay_drop_en, rq_attr->delay_drop_en);
7607b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, scatter_fcs, rq_attr->scatter_fcs);
7617b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, vsd, rq_attr->vsd);
7627b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, mem_rq_type, rq_attr->mem_rq_type);
7637b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, state, rq_attr->state);
7647b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, flush_in_error_en, rq_attr->flush_in_error_en);
7657b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, hairpin, rq_attr->hairpin);
7667b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, user_index, rq_attr->user_index);
7677b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, cqn, rq_attr->cqn);
7687b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, counter_set_id, rq_attr->counter_set_id);
7697b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, rmpn, rq_attr->rmpn);
7707b4f1e6bSMatan Azrad 	wq_ctx = MLX5_ADDR_OF(rqc, rq_ctx, wq);
7717b4f1e6bSMatan Azrad 	wq_attr = &rq_attr->wq_attr;
7727b4f1e6bSMatan Azrad 	devx_cmd_fill_wq_data(wq_ctx, wq_attr);
7737b4f1e6bSMatan Azrad 	rq->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
7747b4f1e6bSMatan Azrad 						  out, sizeof(out));
7757b4f1e6bSMatan Azrad 	if (!rq->obj) {
7767b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to create RQ using DevX");
7777b4f1e6bSMatan Azrad 		rte_errno = errno;
7787b4f1e6bSMatan Azrad 		rte_free(rq);
7797b4f1e6bSMatan Azrad 		return NULL;
7807b4f1e6bSMatan Azrad 	}
7817b4f1e6bSMatan Azrad 	rq->id = MLX5_GET(create_rq_out, out, rqn);
7827b4f1e6bSMatan Azrad 	return rq;
7837b4f1e6bSMatan Azrad }
7847b4f1e6bSMatan Azrad 
7857b4f1e6bSMatan Azrad /**
7867b4f1e6bSMatan Azrad  * Modify RQ using DevX API.
7877b4f1e6bSMatan Azrad  *
7887b4f1e6bSMatan Azrad  * @param[in] rq
7897b4f1e6bSMatan Azrad  *   Pointer to RQ object structure.
7907b4f1e6bSMatan Azrad  * @param [in] rq_attr
7917b4f1e6bSMatan Azrad  *   Pointer to modify RQ attributes structure.
7927b4f1e6bSMatan Azrad  *
7937b4f1e6bSMatan Azrad  * @return
7947b4f1e6bSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
7957b4f1e6bSMatan Azrad  */
7967b4f1e6bSMatan Azrad int
7977b4f1e6bSMatan Azrad mlx5_devx_cmd_modify_rq(struct mlx5_devx_obj *rq,
7987b4f1e6bSMatan Azrad 			struct mlx5_devx_modify_rq_attr *rq_attr)
7997b4f1e6bSMatan Azrad {
8007b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(modify_rq_in)] = {0};
8017b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(modify_rq_out)] = {0};
8027b4f1e6bSMatan Azrad 	void *rq_ctx, *wq_ctx;
8037b4f1e6bSMatan Azrad 	int ret;
8047b4f1e6bSMatan Azrad 
8057b4f1e6bSMatan Azrad 	MLX5_SET(modify_rq_in, in, opcode, MLX5_CMD_OP_MODIFY_RQ);
8067b4f1e6bSMatan Azrad 	MLX5_SET(modify_rq_in, in, rq_state, rq_attr->rq_state);
8077b4f1e6bSMatan Azrad 	MLX5_SET(modify_rq_in, in, rqn, rq->id);
8087b4f1e6bSMatan Azrad 	MLX5_SET64(modify_rq_in, in, modify_bitmask, rq_attr->modify_bitmask);
8097b4f1e6bSMatan Azrad 	rq_ctx = MLX5_ADDR_OF(modify_rq_in, in, ctx);
8107b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, state, rq_attr->state);
8117b4f1e6bSMatan Azrad 	if (rq_attr->modify_bitmask &
8127b4f1e6bSMatan Azrad 			MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS)
8137b4f1e6bSMatan Azrad 		MLX5_SET(rqc, rq_ctx, scatter_fcs, rq_attr->scatter_fcs);
8147b4f1e6bSMatan Azrad 	if (rq_attr->modify_bitmask & MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD)
8157b4f1e6bSMatan Azrad 		MLX5_SET(rqc, rq_ctx, vsd, rq_attr->vsd);
8167b4f1e6bSMatan Azrad 	if (rq_attr->modify_bitmask &
8177b4f1e6bSMatan Azrad 			MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID)
8187b4f1e6bSMatan Azrad 		MLX5_SET(rqc, rq_ctx, counter_set_id, rq_attr->counter_set_id);
8197b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, hairpin_peer_sq, rq_attr->hairpin_peer_sq);
8207b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, hairpin_peer_vhca, rq_attr->hairpin_peer_vhca);
8217b4f1e6bSMatan Azrad 	if (rq_attr->modify_bitmask & MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_WQ_LWM) {
8227b4f1e6bSMatan Azrad 		wq_ctx = MLX5_ADDR_OF(rqc, rq_ctx, wq);
8237b4f1e6bSMatan Azrad 		MLX5_SET(wq, wq_ctx, lwm, rq_attr->lwm);
8247b4f1e6bSMatan Azrad 	}
8257b4f1e6bSMatan Azrad 	ret = mlx5_glue->devx_obj_modify(rq->obj, in, sizeof(in),
8267b4f1e6bSMatan Azrad 					 out, sizeof(out));
8277b4f1e6bSMatan Azrad 	if (ret) {
8287b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to modify RQ using DevX");
8297b4f1e6bSMatan Azrad 		rte_errno = errno;
8307b4f1e6bSMatan Azrad 		return -errno;
8317b4f1e6bSMatan Azrad 	}
8327b4f1e6bSMatan Azrad 	return ret;
8337b4f1e6bSMatan Azrad }
8347b4f1e6bSMatan Azrad 
8357b4f1e6bSMatan Azrad /**
8367b4f1e6bSMatan Azrad  * Create TIR using DevX API.
8377b4f1e6bSMatan Azrad  *
8387b4f1e6bSMatan Azrad  * @param[in] ctx
839e09d350eSOphir Munk  *  Context returned from mlx5 open_device() glue function.
8407b4f1e6bSMatan Azrad  * @param [in] tir_attr
8417b4f1e6bSMatan Azrad  *   Pointer to TIR attributes structure.
8427b4f1e6bSMatan Azrad  *
8437b4f1e6bSMatan Azrad  * @return
8447b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
8457b4f1e6bSMatan Azrad  */
8467b4f1e6bSMatan Azrad struct mlx5_devx_obj *
847e09d350eSOphir Munk mlx5_devx_cmd_create_tir(void *ctx,
8487b4f1e6bSMatan Azrad 			 struct mlx5_devx_tir_attr *tir_attr)
8497b4f1e6bSMatan Azrad {
8507b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_tir_in)] = {0};
8517b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_tir_out)] = {0};
852a4e6ea97SDekel Peled 	void *tir_ctx, *outer, *inner, *rss_key;
8537b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *tir = NULL;
8547b4f1e6bSMatan Azrad 
8557b4f1e6bSMatan Azrad 	tir = rte_calloc(__func__, 1, sizeof(*tir), 0);
8567b4f1e6bSMatan Azrad 	if (!tir) {
8577b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate TIR data");
8587b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
8597b4f1e6bSMatan Azrad 		return NULL;
8607b4f1e6bSMatan Azrad 	}
8617b4f1e6bSMatan Azrad 	MLX5_SET(create_tir_in, in, opcode, MLX5_CMD_OP_CREATE_TIR);
8627b4f1e6bSMatan Azrad 	tir_ctx = MLX5_ADDR_OF(create_tir_in, in, ctx);
8637b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, disp_type, tir_attr->disp_type);
8647b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, lro_timeout_period_usecs,
8657b4f1e6bSMatan Azrad 		 tir_attr->lro_timeout_period_usecs);
8667b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, lro_enable_mask, tir_attr->lro_enable_mask);
8677b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, lro_max_msg_sz, tir_attr->lro_max_msg_sz);
8687b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, inline_rqn, tir_attr->inline_rqn);
8697b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, rx_hash_symmetric, tir_attr->rx_hash_symmetric);
8707b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, tunneled_offload_en,
8717b4f1e6bSMatan Azrad 		 tir_attr->tunneled_offload_en);
8727b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, indirect_table, tir_attr->indirect_table);
8737b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, rx_hash_fn, tir_attr->rx_hash_fn);
8747b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, self_lb_block, tir_attr->self_lb_block);
8757b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, transport_domain, tir_attr->transport_domain);
876a4e6ea97SDekel Peled 	rss_key = MLX5_ADDR_OF(tirc, tir_ctx, rx_hash_toeplitz_key);
877a4e6ea97SDekel Peled 	memcpy(rss_key, tir_attr->rx_hash_toeplitz_key, MLX5_RSS_HASH_KEY_LEN);
8787b4f1e6bSMatan Azrad 	outer = MLX5_ADDR_OF(tirc, tir_ctx, rx_hash_field_selector_outer);
8797b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, outer, l3_prot_type,
8807b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_outer.l3_prot_type);
8817b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, outer, l4_prot_type,
8827b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_outer.l4_prot_type);
8837b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, outer, selected_fields,
8847b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_outer.selected_fields);
8857b4f1e6bSMatan Azrad 	inner = MLX5_ADDR_OF(tirc, tir_ctx, rx_hash_field_selector_inner);
8867b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, inner, l3_prot_type,
8877b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_inner.l3_prot_type);
8887b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, inner, l4_prot_type,
8897b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_inner.l4_prot_type);
8907b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, inner, selected_fields,
8917b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_inner.selected_fields);
8927b4f1e6bSMatan Azrad 	tir->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
8937b4f1e6bSMatan Azrad 						   out, sizeof(out));
8947b4f1e6bSMatan Azrad 	if (!tir->obj) {
8957b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to create TIR using DevX");
8967b4f1e6bSMatan Azrad 		rte_errno = errno;
8977b4f1e6bSMatan Azrad 		rte_free(tir);
8987b4f1e6bSMatan Azrad 		return NULL;
8997b4f1e6bSMatan Azrad 	}
9007b4f1e6bSMatan Azrad 	tir->id = MLX5_GET(create_tir_out, out, tirn);
9017b4f1e6bSMatan Azrad 	return tir;
9027b4f1e6bSMatan Azrad }
9037b4f1e6bSMatan Azrad 
9047b4f1e6bSMatan Azrad /**
9057b4f1e6bSMatan Azrad  * Create RQT using DevX API.
9067b4f1e6bSMatan Azrad  *
9077b4f1e6bSMatan Azrad  * @param[in] ctx
908e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
9097b4f1e6bSMatan Azrad  * @param [in] rqt_attr
9107b4f1e6bSMatan Azrad  *   Pointer to RQT attributes structure.
9117b4f1e6bSMatan Azrad  *
9127b4f1e6bSMatan Azrad  * @return
9137b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
9147b4f1e6bSMatan Azrad  */
9157b4f1e6bSMatan Azrad struct mlx5_devx_obj *
916e09d350eSOphir Munk mlx5_devx_cmd_create_rqt(void *ctx,
9177b4f1e6bSMatan Azrad 			 struct mlx5_devx_rqt_attr *rqt_attr)
9187b4f1e6bSMatan Azrad {
9197b4f1e6bSMatan Azrad 	uint32_t *in = NULL;
9207b4f1e6bSMatan Azrad 	uint32_t inlen = MLX5_ST_SZ_BYTES(create_rqt_in) +
9217b4f1e6bSMatan Azrad 			 rqt_attr->rqt_actual_size * sizeof(uint32_t);
9227b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_rqt_out)] = {0};
9237b4f1e6bSMatan Azrad 	void *rqt_ctx;
9247b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *rqt = NULL;
9257b4f1e6bSMatan Azrad 	int i;
9267b4f1e6bSMatan Azrad 
9277b4f1e6bSMatan Azrad 	in = rte_calloc(__func__, 1, inlen, 0);
9287b4f1e6bSMatan Azrad 	if (!in) {
9297b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate RQT IN data");
9307b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
9317b4f1e6bSMatan Azrad 		return NULL;
9327b4f1e6bSMatan Azrad 	}
9337b4f1e6bSMatan Azrad 	rqt = rte_calloc(__func__, 1, sizeof(*rqt), 0);
9347b4f1e6bSMatan Azrad 	if (!rqt) {
9357b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate RQT data");
9367b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
9377b4f1e6bSMatan Azrad 		rte_free(in);
9387b4f1e6bSMatan Azrad 		return NULL;
9397b4f1e6bSMatan Azrad 	}
9407b4f1e6bSMatan Azrad 	MLX5_SET(create_rqt_in, in, opcode, MLX5_CMD_OP_CREATE_RQT);
9417b4f1e6bSMatan Azrad 	rqt_ctx = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);
9420eb60e67SMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, list_q_type, rqt_attr->rq_type);
9437b4f1e6bSMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, rqt_max_size, rqt_attr->rqt_max_size);
9447b4f1e6bSMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, rqt_actual_size, rqt_attr->rqt_actual_size);
9457b4f1e6bSMatan Azrad 	for (i = 0; i < rqt_attr->rqt_actual_size; i++)
9467b4f1e6bSMatan Azrad 		MLX5_SET(rqtc, rqt_ctx, rq_num[i], rqt_attr->rq_list[i]);
9477b4f1e6bSMatan Azrad 	rqt->obj = mlx5_glue->devx_obj_create(ctx, in, inlen, out, sizeof(out));
9487b4f1e6bSMatan Azrad 	rte_free(in);
9497b4f1e6bSMatan Azrad 	if (!rqt->obj) {
9507b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to create RQT using DevX");
9517b4f1e6bSMatan Azrad 		rte_errno = errno;
9527b4f1e6bSMatan Azrad 		rte_free(rqt);
9537b4f1e6bSMatan Azrad 		return NULL;
9547b4f1e6bSMatan Azrad 	}
9557b4f1e6bSMatan Azrad 	rqt->id = MLX5_GET(create_rqt_out, out, rqtn);
9567b4f1e6bSMatan Azrad 	return rqt;
9577b4f1e6bSMatan Azrad }
9587b4f1e6bSMatan Azrad 
9597b4f1e6bSMatan Azrad /**
960e1da60a8SMatan Azrad  * Modify RQT using DevX API.
961e1da60a8SMatan Azrad  *
962e1da60a8SMatan Azrad  * @param[in] rqt
963e1da60a8SMatan Azrad  *   Pointer to RQT DevX object structure.
964e1da60a8SMatan Azrad  * @param [in] rqt_attr
965e1da60a8SMatan Azrad  *   Pointer to RQT attributes structure.
966e1da60a8SMatan Azrad  *
967e1da60a8SMatan Azrad  * @return
968e1da60a8SMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
969e1da60a8SMatan Azrad  */
970e1da60a8SMatan Azrad int
971e1da60a8SMatan Azrad mlx5_devx_cmd_modify_rqt(struct mlx5_devx_obj *rqt,
972e1da60a8SMatan Azrad 			 struct mlx5_devx_rqt_attr *rqt_attr)
973e1da60a8SMatan Azrad {
974e1da60a8SMatan Azrad 	uint32_t inlen = MLX5_ST_SZ_BYTES(modify_rqt_in) +
975e1da60a8SMatan Azrad 			 rqt_attr->rqt_actual_size * sizeof(uint32_t);
976e1da60a8SMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(modify_rqt_out)] = {0};
977e1da60a8SMatan Azrad 	uint32_t *in = rte_calloc(__func__, 1, inlen, 0);
978e1da60a8SMatan Azrad 	void *rqt_ctx;
979e1da60a8SMatan Azrad 	int i;
980e1da60a8SMatan Azrad 	int ret;
981e1da60a8SMatan Azrad 
982e1da60a8SMatan Azrad 	if (!in) {
983e1da60a8SMatan Azrad 		DRV_LOG(ERR, "Failed to allocate RQT modify IN data.");
984e1da60a8SMatan Azrad 		rte_errno = ENOMEM;
985e1da60a8SMatan Azrad 		return -ENOMEM;
986e1da60a8SMatan Azrad 	}
987e1da60a8SMatan Azrad 	MLX5_SET(modify_rqt_in, in, opcode, MLX5_CMD_OP_MODIFY_RQT);
988e1da60a8SMatan Azrad 	MLX5_SET(modify_rqt_in, in, rqtn, rqt->id);
989e1da60a8SMatan Azrad 	MLX5_SET64(modify_rqt_in, in, modify_bitmask, 0x1);
990e1da60a8SMatan Azrad 	rqt_ctx = MLX5_ADDR_OF(modify_rqt_in, in, rqt_context);
991e1da60a8SMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, list_q_type, rqt_attr->rq_type);
992e1da60a8SMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, rqt_max_size, rqt_attr->rqt_max_size);
993e1da60a8SMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, rqt_actual_size, rqt_attr->rqt_actual_size);
994e1da60a8SMatan Azrad 	for (i = 0; i < rqt_attr->rqt_actual_size; i++)
995e1da60a8SMatan Azrad 		MLX5_SET(rqtc, rqt_ctx, rq_num[i], rqt_attr->rq_list[i]);
996e1da60a8SMatan Azrad 	ret = mlx5_glue->devx_obj_modify(rqt->obj, in, inlen, out, sizeof(out));
997e1da60a8SMatan Azrad 	rte_free(in);
998e1da60a8SMatan Azrad 	if (ret) {
999e1da60a8SMatan Azrad 		DRV_LOG(ERR, "Failed to modify RQT using DevX.");
1000e1da60a8SMatan Azrad 		rte_errno = errno;
1001e1da60a8SMatan Azrad 		return -rte_errno;
1002e1da60a8SMatan Azrad 	}
1003e1da60a8SMatan Azrad 	return ret;
1004e1da60a8SMatan Azrad }
1005e1da60a8SMatan Azrad 
1006e1da60a8SMatan Azrad /**
10077b4f1e6bSMatan Azrad  * Create SQ using DevX API.
10087b4f1e6bSMatan Azrad  *
10097b4f1e6bSMatan Azrad  * @param[in] ctx
1010e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
10117b4f1e6bSMatan Azrad  * @param [in] sq_attr
10127b4f1e6bSMatan Azrad  *   Pointer to SQ attributes structure.
10137b4f1e6bSMatan Azrad  * @param [in] socket
10147b4f1e6bSMatan Azrad  *   CPU socket ID for allocations.
10157b4f1e6bSMatan Azrad  *
10167b4f1e6bSMatan Azrad  * @return
10177b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
10187b4f1e6bSMatan Azrad  **/
10197b4f1e6bSMatan Azrad struct mlx5_devx_obj *
1020e09d350eSOphir Munk mlx5_devx_cmd_create_sq(void *ctx,
10217b4f1e6bSMatan Azrad 			struct mlx5_devx_create_sq_attr *sq_attr)
10227b4f1e6bSMatan Azrad {
10237b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_sq_in)] = {0};
10247b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_sq_out)] = {0};
10257b4f1e6bSMatan Azrad 	void *sq_ctx;
10267b4f1e6bSMatan Azrad 	void *wq_ctx;
10277b4f1e6bSMatan Azrad 	struct mlx5_devx_wq_attr *wq_attr;
10287b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *sq = NULL;
10297b4f1e6bSMatan Azrad 
10307b4f1e6bSMatan Azrad 	sq = rte_calloc(__func__, 1, sizeof(*sq), 0);
10317b4f1e6bSMatan Azrad 	if (!sq) {
10327b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate SQ data");
10337b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
10347b4f1e6bSMatan Azrad 		return NULL;
10357b4f1e6bSMatan Azrad 	}
10367b4f1e6bSMatan Azrad 	MLX5_SET(create_sq_in, in, opcode, MLX5_CMD_OP_CREATE_SQ);
10377b4f1e6bSMatan Azrad 	sq_ctx = MLX5_ADDR_OF(create_sq_in, in, ctx);
10387b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, rlky, sq_attr->rlky);
10397b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, cd_master, sq_attr->cd_master);
10407b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, fre, sq_attr->fre);
10417b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, flush_in_error_en, sq_attr->flush_in_error_en);
10427b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, allow_multi_pkt_send_wqe,
10437b4f1e6bSMatan Azrad 		 sq_attr->flush_in_error_en);
10447b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, min_wqe_inline_mode,
10457b4f1e6bSMatan Azrad 		 sq_attr->min_wqe_inline_mode);
10467b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, state, sq_attr->state);
10477b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, reg_umr, sq_attr->reg_umr);
10487b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, allow_swp, sq_attr->allow_swp);
10497b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, hairpin, sq_attr->hairpin);
105079a7e409SViacheslav Ovsiienko 	MLX5_SET(sqc, sq_ctx, non_wire, sq_attr->non_wire);
105179a7e409SViacheslav Ovsiienko 	MLX5_SET(sqc, sq_ctx, static_sq_wq, sq_attr->static_sq_wq);
10527b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, user_index, sq_attr->user_index);
10537b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, cqn, sq_attr->cqn);
10547b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, packet_pacing_rate_limit_index,
10557b4f1e6bSMatan Azrad 		 sq_attr->packet_pacing_rate_limit_index);
10567b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, tis_lst_sz, sq_attr->tis_lst_sz);
10577b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, tis_num_0, sq_attr->tis_num);
10587b4f1e6bSMatan Azrad 	wq_ctx = MLX5_ADDR_OF(sqc, sq_ctx, wq);
10597b4f1e6bSMatan Azrad 	wq_attr = &sq_attr->wq_attr;
10607b4f1e6bSMatan Azrad 	devx_cmd_fill_wq_data(wq_ctx, wq_attr);
10617b4f1e6bSMatan Azrad 	sq->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
10627b4f1e6bSMatan Azrad 					     out, sizeof(out));
10637b4f1e6bSMatan Azrad 	if (!sq->obj) {
10647b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to create SQ using DevX");
10657b4f1e6bSMatan Azrad 		rte_errno = errno;
10667b4f1e6bSMatan Azrad 		rte_free(sq);
10677b4f1e6bSMatan Azrad 		return NULL;
10687b4f1e6bSMatan Azrad 	}
10697b4f1e6bSMatan Azrad 	sq->id = MLX5_GET(create_sq_out, out, sqn);
10707b4f1e6bSMatan Azrad 	return sq;
10717b4f1e6bSMatan Azrad }
10727b4f1e6bSMatan Azrad 
10737b4f1e6bSMatan Azrad /**
10747b4f1e6bSMatan Azrad  * Modify SQ using DevX API.
10757b4f1e6bSMatan Azrad  *
10767b4f1e6bSMatan Azrad  * @param[in] sq
10777b4f1e6bSMatan Azrad  *   Pointer to SQ object structure.
10787b4f1e6bSMatan Azrad  * @param [in] sq_attr
10797b4f1e6bSMatan Azrad  *   Pointer to SQ attributes structure.
10807b4f1e6bSMatan Azrad  *
10817b4f1e6bSMatan Azrad  * @return
10827b4f1e6bSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
10837b4f1e6bSMatan Azrad  */
10847b4f1e6bSMatan Azrad int
10857b4f1e6bSMatan Azrad mlx5_devx_cmd_modify_sq(struct mlx5_devx_obj *sq,
10867b4f1e6bSMatan Azrad 			struct mlx5_devx_modify_sq_attr *sq_attr)
10877b4f1e6bSMatan Azrad {
10887b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(modify_sq_in)] = {0};
10897b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(modify_sq_out)] = {0};
10907b4f1e6bSMatan Azrad 	void *sq_ctx;
10917b4f1e6bSMatan Azrad 	int ret;
10927b4f1e6bSMatan Azrad 
10937b4f1e6bSMatan Azrad 	MLX5_SET(modify_sq_in, in, opcode, MLX5_CMD_OP_MODIFY_SQ);
10947b4f1e6bSMatan Azrad 	MLX5_SET(modify_sq_in, in, sq_state, sq_attr->sq_state);
10957b4f1e6bSMatan Azrad 	MLX5_SET(modify_sq_in, in, sqn, sq->id);
10967b4f1e6bSMatan Azrad 	sq_ctx = MLX5_ADDR_OF(modify_sq_in, in, ctx);
10977b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, state, sq_attr->state);
10987b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, hairpin_peer_rq, sq_attr->hairpin_peer_rq);
10997b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, hairpin_peer_vhca, sq_attr->hairpin_peer_vhca);
11007b4f1e6bSMatan Azrad 	ret = mlx5_glue->devx_obj_modify(sq->obj, in, sizeof(in),
11017b4f1e6bSMatan Azrad 					 out, sizeof(out));
11027b4f1e6bSMatan Azrad 	if (ret) {
11037b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to modify SQ using DevX");
11047b4f1e6bSMatan Azrad 		rte_errno = errno;
11057b4f1e6bSMatan Azrad 		return -errno;
11067b4f1e6bSMatan Azrad 	}
11077b4f1e6bSMatan Azrad 	return ret;
11087b4f1e6bSMatan Azrad }
11097b4f1e6bSMatan Azrad 
11107b4f1e6bSMatan Azrad /**
11117b4f1e6bSMatan Azrad  * Create TIS using DevX API.
11127b4f1e6bSMatan Azrad  *
11137b4f1e6bSMatan Azrad  * @param[in] ctx
1114e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
11157b4f1e6bSMatan Azrad  * @param [in] tis_attr
11167b4f1e6bSMatan Azrad  *   Pointer to TIS attributes structure.
11177b4f1e6bSMatan Azrad  *
11187b4f1e6bSMatan Azrad  * @return
11197b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
11207b4f1e6bSMatan Azrad  */
11217b4f1e6bSMatan Azrad struct mlx5_devx_obj *
1122e09d350eSOphir Munk mlx5_devx_cmd_create_tis(void *ctx,
11237b4f1e6bSMatan Azrad 			 struct mlx5_devx_tis_attr *tis_attr)
11247b4f1e6bSMatan Azrad {
11257b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
11267b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_tis_out)] = {0};
11277b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *tis = NULL;
11287b4f1e6bSMatan Azrad 	void *tis_ctx;
11297b4f1e6bSMatan Azrad 
11307b4f1e6bSMatan Azrad 	tis = rte_calloc(__func__, 1, sizeof(*tis), 0);
11317b4f1e6bSMatan Azrad 	if (!tis) {
11327b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate TIS object");
11337b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
11347b4f1e6bSMatan Azrad 		return NULL;
11357b4f1e6bSMatan Azrad 	}
11367b4f1e6bSMatan Azrad 	MLX5_SET(create_tis_in, in, opcode, MLX5_CMD_OP_CREATE_TIS);
11377b4f1e6bSMatan Azrad 	tis_ctx = MLX5_ADDR_OF(create_tis_in, in, ctx);
11387b4f1e6bSMatan Azrad 	MLX5_SET(tisc, tis_ctx, strict_lag_tx_port_affinity,
11397b4f1e6bSMatan Azrad 		 tis_attr->strict_lag_tx_port_affinity);
11407b4f1e6bSMatan Azrad 	MLX5_SET(tisc, tis_ctx, strict_lag_tx_port_affinity,
11417b4f1e6bSMatan Azrad 		 tis_attr->strict_lag_tx_port_affinity);
11427b4f1e6bSMatan Azrad 	MLX5_SET(tisc, tis_ctx, prio, tis_attr->prio);
11437b4f1e6bSMatan Azrad 	MLX5_SET(tisc, tis_ctx, transport_domain,
11447b4f1e6bSMatan Azrad 		 tis_attr->transport_domain);
11457b4f1e6bSMatan Azrad 	tis->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
11467b4f1e6bSMatan Azrad 					      out, sizeof(out));
11477b4f1e6bSMatan Azrad 	if (!tis->obj) {
11487b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to create TIS using DevX");
11497b4f1e6bSMatan Azrad 		rte_errno = errno;
11507b4f1e6bSMatan Azrad 		rte_free(tis);
11517b4f1e6bSMatan Azrad 		return NULL;
11527b4f1e6bSMatan Azrad 	}
11537b4f1e6bSMatan Azrad 	tis->id = MLX5_GET(create_tis_out, out, tisn);
11547b4f1e6bSMatan Azrad 	return tis;
11557b4f1e6bSMatan Azrad }
11567b4f1e6bSMatan Azrad 
11577b4f1e6bSMatan Azrad /**
11587b4f1e6bSMatan Azrad  * Create transport domain using DevX API.
11597b4f1e6bSMatan Azrad  *
11607b4f1e6bSMatan Azrad  * @param[in] ctx
1161e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
11627b4f1e6bSMatan Azrad  * @return
11637b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
11647b4f1e6bSMatan Azrad  */
11657b4f1e6bSMatan Azrad struct mlx5_devx_obj *
1166e09d350eSOphir Munk mlx5_devx_cmd_create_td(void *ctx)
11677b4f1e6bSMatan Azrad {
11687b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(alloc_transport_domain_in)] = {0};
11697b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(alloc_transport_domain_out)] = {0};
11707b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *td = NULL;
11717b4f1e6bSMatan Azrad 
11727b4f1e6bSMatan Azrad 	td = rte_calloc(__func__, 1, sizeof(*td), 0);
11737b4f1e6bSMatan Azrad 	if (!td) {
11747b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate TD object");
11757b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
11767b4f1e6bSMatan Azrad 		return NULL;
11777b4f1e6bSMatan Azrad 	}
11787b4f1e6bSMatan Azrad 	MLX5_SET(alloc_transport_domain_in, in, opcode,
11797b4f1e6bSMatan Azrad 		 MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN);
11807b4f1e6bSMatan Azrad 	td->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
11817b4f1e6bSMatan Azrad 					     out, sizeof(out));
11827b4f1e6bSMatan Azrad 	if (!td->obj) {
11837b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to create TIS using DevX");
11847b4f1e6bSMatan Azrad 		rte_errno = errno;
11857b4f1e6bSMatan Azrad 		rte_free(td);
11867b4f1e6bSMatan Azrad 		return NULL;
11877b4f1e6bSMatan Azrad 	}
11887b4f1e6bSMatan Azrad 	td->id = MLX5_GET(alloc_transport_domain_out, out,
11897b4f1e6bSMatan Azrad 			   transport_domain);
11907b4f1e6bSMatan Azrad 	return td;
11917b4f1e6bSMatan Azrad }
11927b4f1e6bSMatan Azrad 
11937b4f1e6bSMatan Azrad /**
11947b4f1e6bSMatan Azrad  * Dump all flows to file.
11957b4f1e6bSMatan Azrad  *
11967b4f1e6bSMatan Azrad  * @param[in] fdb_domain
11977b4f1e6bSMatan Azrad  *   FDB domain.
11987b4f1e6bSMatan Azrad  * @param[in] rx_domain
11997b4f1e6bSMatan Azrad  *   RX domain.
12007b4f1e6bSMatan Azrad  * @param[in] tx_domain
12017b4f1e6bSMatan Azrad  *   TX domain.
12027b4f1e6bSMatan Azrad  * @param[out] file
12037b4f1e6bSMatan Azrad  *   Pointer to file stream.
12047b4f1e6bSMatan Azrad  *
12057b4f1e6bSMatan Azrad  * @return
12067b4f1e6bSMatan Azrad  *   0 on success, a nagative value otherwise.
12077b4f1e6bSMatan Azrad  */
12087b4f1e6bSMatan Azrad int
12097b4f1e6bSMatan Azrad mlx5_devx_cmd_flow_dump(void *fdb_domain __rte_unused,
12107b4f1e6bSMatan Azrad 			void *rx_domain __rte_unused,
12117b4f1e6bSMatan Azrad 			void *tx_domain __rte_unused, FILE *file __rte_unused)
12127b4f1e6bSMatan Azrad {
12137b4f1e6bSMatan Azrad 	int ret = 0;
12147b4f1e6bSMatan Azrad 
12157b4f1e6bSMatan Azrad #ifdef HAVE_MLX5_DR_FLOW_DUMP
12167b4f1e6bSMatan Azrad 	if (fdb_domain) {
12177b4f1e6bSMatan Azrad 		ret = mlx5_glue->dr_dump_domain(file, fdb_domain);
12187b4f1e6bSMatan Azrad 		if (ret)
12197b4f1e6bSMatan Azrad 			return ret;
12207b4f1e6bSMatan Azrad 	}
12218e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(rx_domain);
12227b4f1e6bSMatan Azrad 	ret = mlx5_glue->dr_dump_domain(file, rx_domain);
12237b4f1e6bSMatan Azrad 	if (ret)
12247b4f1e6bSMatan Azrad 		return ret;
12258e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(tx_domain);
12267b4f1e6bSMatan Azrad 	ret = mlx5_glue->dr_dump_domain(file, tx_domain);
12277b4f1e6bSMatan Azrad #else
12287b4f1e6bSMatan Azrad 	ret = ENOTSUP;
12297b4f1e6bSMatan Azrad #endif
12307b4f1e6bSMatan Azrad 	return -ret;
12317b4f1e6bSMatan Azrad }
1232446c3781SMatan Azrad 
1233446c3781SMatan Azrad /*
1234446c3781SMatan Azrad  * Create CQ using DevX API.
1235446c3781SMatan Azrad  *
1236446c3781SMatan Azrad  * @param[in] ctx
1237e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
1238446c3781SMatan Azrad  * @param [in] attr
1239446c3781SMatan Azrad  *   Pointer to CQ attributes structure.
1240446c3781SMatan Azrad  *
1241446c3781SMatan Azrad  * @return
1242446c3781SMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
1243446c3781SMatan Azrad  */
1244446c3781SMatan Azrad struct mlx5_devx_obj *
1245e09d350eSOphir Munk mlx5_devx_cmd_create_cq(void *ctx, struct mlx5_devx_cq_attr *attr)
1246446c3781SMatan Azrad {
1247446c3781SMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_cq_in)] = {0};
1248446c3781SMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_cq_out)] = {0};
1249446c3781SMatan Azrad 	struct mlx5_devx_obj *cq_obj = rte_zmalloc(__func__, sizeof(*cq_obj),
1250446c3781SMatan Azrad 						   0);
1251446c3781SMatan Azrad 	void *cqctx = MLX5_ADDR_OF(create_cq_in, in, cq_context);
1252446c3781SMatan Azrad 
1253446c3781SMatan Azrad 	if (!cq_obj) {
1254446c3781SMatan Azrad 		DRV_LOG(ERR, "Failed to allocate CQ object memory.");
1255446c3781SMatan Azrad 		rte_errno = ENOMEM;
1256446c3781SMatan Azrad 		return NULL;
1257446c3781SMatan Azrad 	}
1258446c3781SMatan Azrad 	MLX5_SET(create_cq_in, in, opcode, MLX5_CMD_OP_CREATE_CQ);
1259446c3781SMatan Azrad 	if (attr->db_umem_valid) {
1260446c3781SMatan Azrad 		MLX5_SET(cqc, cqctx, dbr_umem_valid, attr->db_umem_valid);
1261446c3781SMatan Azrad 		MLX5_SET(cqc, cqctx, dbr_umem_id, attr->db_umem_id);
1262446c3781SMatan Azrad 		MLX5_SET64(cqc, cqctx, dbr_addr, attr->db_umem_offset);
1263446c3781SMatan Azrad 	} else {
1264446c3781SMatan Azrad 		MLX5_SET64(cqc, cqctx, dbr_addr, attr->db_addr);
1265446c3781SMatan Azrad 	}
126679a7e409SViacheslav Ovsiienko 	MLX5_SET(cqc, cqctx, cqe_sz, attr->cqe_size);
1267446c3781SMatan Azrad 	MLX5_SET(cqc, cqctx, cc, attr->use_first_only);
1268446c3781SMatan Azrad 	MLX5_SET(cqc, cqctx, oi, attr->overrun_ignore);
1269446c3781SMatan Azrad 	MLX5_SET(cqc, cqctx, log_cq_size, attr->log_cq_size);
127015c3807eSMatan Azrad 	MLX5_SET(cqc, cqctx, log_page_size, attr->log_page_size -
127115c3807eSMatan Azrad 		 MLX5_ADAPTER_PAGE_SHIFT);
1272446c3781SMatan Azrad 	MLX5_SET(cqc, cqctx, c_eqn, attr->eqn);
1273446c3781SMatan Azrad 	MLX5_SET(cqc, cqctx, uar_page, attr->uar_page_id);
1274446c3781SMatan Azrad 	if (attr->q_umem_valid) {
1275446c3781SMatan Azrad 		MLX5_SET(create_cq_in, in, cq_umem_valid, attr->q_umem_valid);
1276446c3781SMatan Azrad 		MLX5_SET(create_cq_in, in, cq_umem_id, attr->q_umem_id);
1277446c3781SMatan Azrad 		MLX5_SET64(create_cq_in, in, cq_umem_offset,
1278446c3781SMatan Azrad 			   attr->q_umem_offset);
1279446c3781SMatan Azrad 	}
1280446c3781SMatan Azrad 	cq_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
1281446c3781SMatan Azrad 						 sizeof(out));
1282446c3781SMatan Azrad 	if (!cq_obj->obj) {
1283446c3781SMatan Azrad 		rte_errno = errno;
1284446c3781SMatan Azrad 		DRV_LOG(ERR, "Failed to create CQ using DevX errno=%d.", errno);
1285446c3781SMatan Azrad 		rte_free(cq_obj);
1286446c3781SMatan Azrad 		return NULL;
1287446c3781SMatan Azrad 	}
1288446c3781SMatan Azrad 	cq_obj->id = MLX5_GET(create_cq_out, out, cqn);
1289446c3781SMatan Azrad 	return cq_obj;
1290446c3781SMatan Azrad }
12918712c80aSMatan Azrad 
12928712c80aSMatan Azrad /**
12938712c80aSMatan Azrad  * Create VIRTQ using DevX API.
12948712c80aSMatan Azrad  *
12958712c80aSMatan Azrad  * @param[in] ctx
1296e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
12978712c80aSMatan Azrad  * @param [in] attr
12988712c80aSMatan Azrad  *   Pointer to VIRTQ attributes structure.
12998712c80aSMatan Azrad  *
13008712c80aSMatan Azrad  * @return
13018712c80aSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
13028712c80aSMatan Azrad  */
13038712c80aSMatan Azrad struct mlx5_devx_obj *
1304e09d350eSOphir Munk mlx5_devx_cmd_create_virtq(void *ctx,
13058712c80aSMatan Azrad 			   struct mlx5_devx_virtq_attr *attr)
13068712c80aSMatan Azrad {
13078712c80aSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_virtq_in)] = {0};
13088712c80aSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
13098712c80aSMatan Azrad 	struct mlx5_devx_obj *virtq_obj = rte_zmalloc(__func__,
13108712c80aSMatan Azrad 						     sizeof(*virtq_obj), 0);
13118712c80aSMatan Azrad 	void *virtq = MLX5_ADDR_OF(create_virtq_in, in, virtq);
13128712c80aSMatan Azrad 	void *hdr = MLX5_ADDR_OF(create_virtq_in, in, hdr);
13138712c80aSMatan Azrad 	void *virtctx = MLX5_ADDR_OF(virtio_net_q, virtq, virtio_q_context);
13148712c80aSMatan Azrad 
13158712c80aSMatan Azrad 	if (!virtq_obj) {
13168712c80aSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate virtq data.");
13178712c80aSMatan Azrad 		rte_errno = ENOMEM;
13188712c80aSMatan Azrad 		return NULL;
13198712c80aSMatan Azrad 	}
13208712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
13218712c80aSMatan Azrad 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
13228712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
13238712c80aSMatan Azrad 		 MLX5_GENERAL_OBJ_TYPE_VIRTQ);
13248712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, hw_available_index,
13258712c80aSMatan Azrad 		   attr->hw_available_index);
13268712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, hw_used_index, attr->hw_used_index);
13278712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, tso_ipv4, attr->tso_ipv4);
13288712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, tso_ipv6, attr->tso_ipv6);
13298712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, tx_csum, attr->tx_csum);
13308712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, rx_csum, attr->rx_csum);
13318712c80aSMatan Azrad 	MLX5_SET16(virtio_q, virtctx, virtio_version_1_0,
13328712c80aSMatan Azrad 		   attr->virtio_version_1_0);
13338712c80aSMatan Azrad 	MLX5_SET16(virtio_q, virtctx, event_mode, attr->event_mode);
13348712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, event_qpn_or_msix, attr->qp_id);
13358712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, desc_addr, attr->desc_addr);
13368712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, used_addr, attr->used_addr);
13378712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, available_addr, attr->available_addr);
13388712c80aSMatan Azrad 	MLX5_SET16(virtio_q, virtctx, queue_index, attr->queue_index);
13398712c80aSMatan Azrad 	MLX5_SET16(virtio_q, virtctx, queue_size, attr->q_size);
13408712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, virtio_q_mkey, attr->mkey);
13418712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_1_id, attr->umems[0].id);
13428712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_1_size, attr->umems[0].size);
13438712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, umem_1_offset, attr->umems[0].offset);
13448712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_2_id, attr->umems[1].id);
13458712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_2_size, attr->umems[1].size);
13468712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, umem_2_offset, attr->umems[1].offset);
13478712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_3_id, attr->umems[2].id);
13488712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_3_size, attr->umems[2].size);
13498712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, umem_3_offset, attr->umems[2].offset);
1350796ae7bbSMatan Azrad 	MLX5_SET(virtio_q, virtctx, counter_set_id, attr->counters_obj_id);
1351473d8e67SMatan Azrad 	MLX5_SET(virtio_q, virtctx, pd, attr->pd);
13528712c80aSMatan Azrad 	MLX5_SET(virtio_net_q, virtq, tisn_or_qpn, attr->tis_id);
13538712c80aSMatan Azrad 	virtq_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
13548712c80aSMatan Azrad 						    sizeof(out));
13558712c80aSMatan Azrad 	if (!virtq_obj->obj) {
13568712c80aSMatan Azrad 		rte_errno = errno;
13578712c80aSMatan Azrad 		DRV_LOG(ERR, "Failed to create VIRTQ Obj using DevX.");
13588712c80aSMatan Azrad 		rte_free(virtq_obj);
13598712c80aSMatan Azrad 		return NULL;
13608712c80aSMatan Azrad 	}
13618712c80aSMatan Azrad 	virtq_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
13628712c80aSMatan Azrad 	return virtq_obj;
13638712c80aSMatan Azrad }
13648712c80aSMatan Azrad 
13658712c80aSMatan Azrad /**
13668712c80aSMatan Azrad  * Modify VIRTQ using DevX API.
13678712c80aSMatan Azrad  *
13688712c80aSMatan Azrad  * @param[in] virtq_obj
13698712c80aSMatan Azrad  *   Pointer to virtq object structure.
13708712c80aSMatan Azrad  * @param [in] attr
13718712c80aSMatan Azrad  *   Pointer to modify virtq attributes structure.
13728712c80aSMatan Azrad  *
13738712c80aSMatan Azrad  * @return
13748712c80aSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
13758712c80aSMatan Azrad  */
13768712c80aSMatan Azrad int
13778712c80aSMatan Azrad mlx5_devx_cmd_modify_virtq(struct mlx5_devx_obj *virtq_obj,
13788712c80aSMatan Azrad 			   struct mlx5_devx_virtq_attr *attr)
13798712c80aSMatan Azrad {
13808712c80aSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_virtq_in)] = {0};
13818712c80aSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
13828712c80aSMatan Azrad 	void *virtq = MLX5_ADDR_OF(create_virtq_in, in, virtq);
13838712c80aSMatan Azrad 	void *hdr = MLX5_ADDR_OF(create_virtq_in, in, hdr);
13848712c80aSMatan Azrad 	void *virtctx = MLX5_ADDR_OF(virtio_net_q, virtq, virtio_q_context);
13858712c80aSMatan Azrad 	int ret;
13868712c80aSMatan Azrad 
13878712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
13888712c80aSMatan Azrad 		 MLX5_CMD_OP_MODIFY_GENERAL_OBJECT);
13898712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
13908712c80aSMatan Azrad 		 MLX5_GENERAL_OBJ_TYPE_VIRTQ);
13918712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, virtq_obj->id);
13928712c80aSMatan Azrad 	MLX5_SET64(virtio_net_q, virtq, modify_field_select, attr->type);
13938712c80aSMatan Azrad 	MLX5_SET16(virtio_q, virtctx, queue_index, attr->queue_index);
13948712c80aSMatan Azrad 	switch (attr->type) {
13958712c80aSMatan Azrad 	case MLX5_VIRTQ_MODIFY_TYPE_STATE:
13968712c80aSMatan Azrad 		MLX5_SET16(virtio_net_q, virtq, state, attr->state);
13978712c80aSMatan Azrad 		break;
13988712c80aSMatan Azrad 	case MLX5_VIRTQ_MODIFY_TYPE_DIRTY_BITMAP_PARAMS:
13998712c80aSMatan Azrad 		MLX5_SET(virtio_net_q, virtq, dirty_bitmap_mkey,
14008712c80aSMatan Azrad 			 attr->dirty_bitmap_mkey);
14018712c80aSMatan Azrad 		MLX5_SET64(virtio_net_q, virtq, dirty_bitmap_addr,
14028712c80aSMatan Azrad 			 attr->dirty_bitmap_addr);
14038712c80aSMatan Azrad 		MLX5_SET(virtio_net_q, virtq, dirty_bitmap_size,
14048712c80aSMatan Azrad 			 attr->dirty_bitmap_size);
14058712c80aSMatan Azrad 		break;
14068712c80aSMatan Azrad 	case MLX5_VIRTQ_MODIFY_TYPE_DIRTY_BITMAP_DUMP_ENABLE:
14078712c80aSMatan Azrad 		MLX5_SET(virtio_net_q, virtq, dirty_bitmap_dump_enable,
14088712c80aSMatan Azrad 			 attr->dirty_bitmap_dump_enable);
14098712c80aSMatan Azrad 		break;
14108712c80aSMatan Azrad 	default:
14118712c80aSMatan Azrad 		rte_errno = EINVAL;
14128712c80aSMatan Azrad 		return -rte_errno;
14138712c80aSMatan Azrad 	}
14148712c80aSMatan Azrad 	ret = mlx5_glue->devx_obj_modify(virtq_obj->obj, in, sizeof(in),
14158712c80aSMatan Azrad 					 out, sizeof(out));
14168712c80aSMatan Azrad 	if (ret) {
14178712c80aSMatan Azrad 		DRV_LOG(ERR, "Failed to modify VIRTQ using DevX.");
14188712c80aSMatan Azrad 		rte_errno = errno;
14198712c80aSMatan Azrad 		return -errno;
14208712c80aSMatan Azrad 	}
14218712c80aSMatan Azrad 	return ret;
14228712c80aSMatan Azrad }
14238712c80aSMatan Azrad 
14248712c80aSMatan Azrad /**
14258712c80aSMatan Azrad  * Query VIRTQ using DevX API.
14268712c80aSMatan Azrad  *
14278712c80aSMatan Azrad  * @param[in] virtq_obj
14288712c80aSMatan Azrad  *   Pointer to virtq object structure.
14298712c80aSMatan Azrad  * @param [in/out] attr
14308712c80aSMatan Azrad  *   Pointer to virtq attributes structure.
14318712c80aSMatan Azrad  *
14328712c80aSMatan Azrad  * @return
14338712c80aSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
14348712c80aSMatan Azrad  */
14358712c80aSMatan Azrad int
14368712c80aSMatan Azrad mlx5_devx_cmd_query_virtq(struct mlx5_devx_obj *virtq_obj,
14378712c80aSMatan Azrad 			   struct mlx5_devx_virtq_attr *attr)
14388712c80aSMatan Azrad {
14398712c80aSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0};
14408712c80aSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_virtq_out)] = {0};
14418712c80aSMatan Azrad 	void *hdr = MLX5_ADDR_OF(query_virtq_out, in, hdr);
14428712c80aSMatan Azrad 	void *virtq = MLX5_ADDR_OF(query_virtq_out, out, virtq);
14438712c80aSMatan Azrad 	int ret;
14448712c80aSMatan Azrad 
14458712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
14468712c80aSMatan Azrad 		 MLX5_CMD_OP_QUERY_GENERAL_OBJECT);
14478712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
14488712c80aSMatan Azrad 		 MLX5_GENERAL_OBJ_TYPE_VIRTQ);
14498712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, virtq_obj->id);
14508712c80aSMatan Azrad 	ret = mlx5_glue->devx_obj_query(virtq_obj->obj, in, sizeof(in),
14518712c80aSMatan Azrad 					 out, sizeof(out));
14528712c80aSMatan Azrad 	if (ret) {
14538712c80aSMatan Azrad 		DRV_LOG(ERR, "Failed to modify VIRTQ using DevX.");
14548712c80aSMatan Azrad 		rte_errno = errno;
14558712c80aSMatan Azrad 		return -errno;
14568712c80aSMatan Azrad 	}
14578712c80aSMatan Azrad 	attr->hw_available_index = MLX5_GET16(virtio_net_q, virtq,
14588712c80aSMatan Azrad 					      hw_available_index);
14598712c80aSMatan Azrad 	attr->hw_used_index = MLX5_GET16(virtio_net_q, virtq, hw_used_index);
14608712c80aSMatan Azrad 	return ret;
14618712c80aSMatan Azrad }
146215c3807eSMatan Azrad 
146315c3807eSMatan Azrad /**
146415c3807eSMatan Azrad  * Create QP using DevX API.
146515c3807eSMatan Azrad  *
146615c3807eSMatan Azrad  * @param[in] ctx
1467e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
146815c3807eSMatan Azrad  * @param [in] attr
146915c3807eSMatan Azrad  *   Pointer to QP attributes structure.
147015c3807eSMatan Azrad  *
147115c3807eSMatan Azrad  * @return
147215c3807eSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
147315c3807eSMatan Azrad  */
147415c3807eSMatan Azrad struct mlx5_devx_obj *
1475e09d350eSOphir Munk mlx5_devx_cmd_create_qp(void *ctx,
147615c3807eSMatan Azrad 			struct mlx5_devx_qp_attr *attr)
147715c3807eSMatan Azrad {
147815c3807eSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_qp_in)] = {0};
147915c3807eSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_qp_out)] = {0};
148015c3807eSMatan Azrad 	struct mlx5_devx_obj *qp_obj = rte_zmalloc(__func__, sizeof(*qp_obj),
148115c3807eSMatan Azrad 						   0);
148215c3807eSMatan Azrad 	void *qpc = MLX5_ADDR_OF(create_qp_in, in, qpc);
148315c3807eSMatan Azrad 
148415c3807eSMatan Azrad 	if (!qp_obj) {
148515c3807eSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate QP data.");
148615c3807eSMatan Azrad 		rte_errno = ENOMEM;
148715c3807eSMatan Azrad 		return NULL;
148815c3807eSMatan Azrad 	}
148915c3807eSMatan Azrad 	MLX5_SET(create_qp_in, in, opcode, MLX5_CMD_OP_CREATE_QP);
149015c3807eSMatan Azrad 	MLX5_SET(qpc, qpc, st, MLX5_QP_ST_RC);
149115c3807eSMatan Azrad 	MLX5_SET(qpc, qpc, pd, attr->pd);
149215c3807eSMatan Azrad 	if (attr->uar_index) {
149315c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
149415c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, uar_page, attr->uar_index);
149515c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, log_page_size, attr->log_page_size -
149615c3807eSMatan Azrad 			 MLX5_ADAPTER_PAGE_SHIFT);
149715c3807eSMatan Azrad 		if (attr->sq_size) {
14988e46d4e1SAlexander Kozyrev 			MLX5_ASSERT(RTE_IS_POWER_OF_2(attr->sq_size));
149915c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, cqn_snd, attr->cqn);
150015c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, log_sq_size,
150115c3807eSMatan Azrad 				 rte_log2_u32(attr->sq_size));
150215c3807eSMatan Azrad 		} else {
150315c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, no_sq, 1);
150415c3807eSMatan Azrad 		}
150515c3807eSMatan Azrad 		if (attr->rq_size) {
15068e46d4e1SAlexander Kozyrev 			MLX5_ASSERT(RTE_IS_POWER_OF_2(attr->rq_size));
150715c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, cqn_rcv, attr->cqn);
150815c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, log_rq_stride, attr->log_rq_stride -
150915c3807eSMatan Azrad 				 MLX5_LOG_RQ_STRIDE_SHIFT);
151015c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, log_rq_size,
151115c3807eSMatan Azrad 				 rte_log2_u32(attr->rq_size));
151215c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, rq_type, MLX5_NON_ZERO_RQ);
151315c3807eSMatan Azrad 		} else {
151415c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, rq_type, MLX5_ZERO_LEN_RQ);
151515c3807eSMatan Azrad 		}
151615c3807eSMatan Azrad 		if (attr->dbr_umem_valid) {
151715c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, dbr_umem_valid,
151815c3807eSMatan Azrad 				 attr->dbr_umem_valid);
151915c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, dbr_umem_id, attr->dbr_umem_id);
152015c3807eSMatan Azrad 		}
152115c3807eSMatan Azrad 		MLX5_SET64(qpc, qpc, dbr_addr, attr->dbr_address);
152215c3807eSMatan Azrad 		MLX5_SET64(create_qp_in, in, wq_umem_offset,
152315c3807eSMatan Azrad 			   attr->wq_umem_offset);
152415c3807eSMatan Azrad 		MLX5_SET(create_qp_in, in, wq_umem_id, attr->wq_umem_id);
152515c3807eSMatan Azrad 		MLX5_SET(create_qp_in, in, wq_umem_valid, 1);
152615c3807eSMatan Azrad 	} else {
152715c3807eSMatan Azrad 		/* Special QP to be managed by FW - no SQ\RQ\CQ\UAR\DB rec. */
152815c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, rq_type, MLX5_ZERO_LEN_RQ);
152915c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, no_sq, 1);
153015c3807eSMatan Azrad 	}
153115c3807eSMatan Azrad 	qp_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
153215c3807eSMatan Azrad 						 sizeof(out));
153315c3807eSMatan Azrad 	if (!qp_obj->obj) {
153415c3807eSMatan Azrad 		rte_errno = errno;
153515c3807eSMatan Azrad 		DRV_LOG(ERR, "Failed to create QP Obj using DevX.");
153615c3807eSMatan Azrad 		rte_free(qp_obj);
153715c3807eSMatan Azrad 		return NULL;
153815c3807eSMatan Azrad 	}
153915c3807eSMatan Azrad 	qp_obj->id = MLX5_GET(create_qp_out, out, qpn);
154015c3807eSMatan Azrad 	return qp_obj;
154115c3807eSMatan Azrad }
154215c3807eSMatan Azrad 
154315c3807eSMatan Azrad /**
154415c3807eSMatan Azrad  * Modify QP using DevX API.
154515c3807eSMatan Azrad  * Currently supports only force loop-back QP.
154615c3807eSMatan Azrad  *
154715c3807eSMatan Azrad  * @param[in] qp
154815c3807eSMatan Azrad  *   Pointer to QP object structure.
154915c3807eSMatan Azrad  * @param [in] qp_st_mod_op
155015c3807eSMatan Azrad  *   The QP state modification operation.
155115c3807eSMatan Azrad  * @param [in] remote_qp_id
155215c3807eSMatan Azrad  *   The remote QP ID for MLX5_CMD_OP_INIT2RTR_QP operation.
155315c3807eSMatan Azrad  *
155415c3807eSMatan Azrad  * @return
155515c3807eSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
155615c3807eSMatan Azrad  */
155715c3807eSMatan Azrad int
155815c3807eSMatan Azrad mlx5_devx_cmd_modify_qp_state(struct mlx5_devx_obj *qp, uint32_t qp_st_mod_op,
155915c3807eSMatan Azrad 			      uint32_t remote_qp_id)
156015c3807eSMatan Azrad {
156115c3807eSMatan Azrad 	union {
156215c3807eSMatan Azrad 		uint32_t rst2init[MLX5_ST_SZ_DW(rst2init_qp_in)];
156315c3807eSMatan Azrad 		uint32_t init2rtr[MLX5_ST_SZ_DW(init2rtr_qp_in)];
156415c3807eSMatan Azrad 		uint32_t rtr2rts[MLX5_ST_SZ_DW(rtr2rts_qp_in)];
156515c3807eSMatan Azrad 	} in;
156615c3807eSMatan Azrad 	union {
156715c3807eSMatan Azrad 		uint32_t rst2init[MLX5_ST_SZ_DW(rst2init_qp_out)];
156815c3807eSMatan Azrad 		uint32_t init2rtr[MLX5_ST_SZ_DW(init2rtr_qp_out)];
156915c3807eSMatan Azrad 		uint32_t rtr2rts[MLX5_ST_SZ_DW(rtr2rts_qp_out)];
157015c3807eSMatan Azrad 	} out;
157115c3807eSMatan Azrad 	void *qpc;
157215c3807eSMatan Azrad 	int ret;
157315c3807eSMatan Azrad 	unsigned int inlen;
157415c3807eSMatan Azrad 	unsigned int outlen;
157515c3807eSMatan Azrad 
157615c3807eSMatan Azrad 	memset(&in, 0, sizeof(in));
157715c3807eSMatan Azrad 	memset(&out, 0, sizeof(out));
157815c3807eSMatan Azrad 	MLX5_SET(rst2init_qp_in, &in, opcode, qp_st_mod_op);
157915c3807eSMatan Azrad 	switch (qp_st_mod_op) {
158015c3807eSMatan Azrad 	case MLX5_CMD_OP_RST2INIT_QP:
158115c3807eSMatan Azrad 		MLX5_SET(rst2init_qp_in, &in, qpn, qp->id);
158215c3807eSMatan Azrad 		qpc = MLX5_ADDR_OF(rst2init_qp_in, &in, qpc);
158315c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, primary_address_path.vhca_port_num, 1);
158415c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, rre, 1);
158515c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, rwe, 1);
158615c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
158715c3807eSMatan Azrad 		inlen = sizeof(in.rst2init);
158815c3807eSMatan Azrad 		outlen = sizeof(out.rst2init);
158915c3807eSMatan Azrad 		break;
159015c3807eSMatan Azrad 	case MLX5_CMD_OP_INIT2RTR_QP:
159115c3807eSMatan Azrad 		MLX5_SET(init2rtr_qp_in, &in, qpn, qp->id);
159215c3807eSMatan Azrad 		qpc = MLX5_ADDR_OF(init2rtr_qp_in, &in, qpc);
159315c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, primary_address_path.fl, 1);
159415c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, primary_address_path.vhca_port_num, 1);
159515c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, mtu, 1);
159615c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, log_msg_max, 30);
159715c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, remote_qpn, remote_qp_id);
159815c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, min_rnr_nak, 0);
159915c3807eSMatan Azrad 		inlen = sizeof(in.init2rtr);
160015c3807eSMatan Azrad 		outlen = sizeof(out.init2rtr);
160115c3807eSMatan Azrad 		break;
160215c3807eSMatan Azrad 	case MLX5_CMD_OP_RTR2RTS_QP:
160315c3807eSMatan Azrad 		qpc = MLX5_ADDR_OF(rtr2rts_qp_in, &in, qpc);
160415c3807eSMatan Azrad 		MLX5_SET(rtr2rts_qp_in, &in, qpn, qp->id);
160515c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, primary_address_path.ack_timeout, 14);
160615c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, log_ack_req_freq, 0);
160715c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, retry_count, 7);
160815c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, rnr_retry, 7);
160915c3807eSMatan Azrad 		inlen = sizeof(in.rtr2rts);
161015c3807eSMatan Azrad 		outlen = sizeof(out.rtr2rts);
161115c3807eSMatan Azrad 		break;
161215c3807eSMatan Azrad 	default:
161315c3807eSMatan Azrad 		DRV_LOG(ERR, "Invalid or unsupported QP modify op %u.",
161415c3807eSMatan Azrad 			qp_st_mod_op);
161515c3807eSMatan Azrad 		rte_errno = EINVAL;
161615c3807eSMatan Azrad 		return -rte_errno;
161715c3807eSMatan Azrad 	}
161815c3807eSMatan Azrad 	ret = mlx5_glue->devx_obj_modify(qp->obj, &in, inlen, &out, outlen);
161915c3807eSMatan Azrad 	if (ret) {
162015c3807eSMatan Azrad 		DRV_LOG(ERR, "Failed to modify QP using DevX.");
162115c3807eSMatan Azrad 		rte_errno = errno;
162215c3807eSMatan Azrad 		return -errno;
162315c3807eSMatan Azrad 	}
162415c3807eSMatan Azrad 	return ret;
162515c3807eSMatan Azrad }
1626796ae7bbSMatan Azrad 
1627796ae7bbSMatan Azrad struct mlx5_devx_obj *
1628796ae7bbSMatan Azrad mlx5_devx_cmd_create_virtio_q_counters(void *ctx)
1629796ae7bbSMatan Azrad {
1630796ae7bbSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_virtio_q_counters_in)] = {0};
1631796ae7bbSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
1632796ae7bbSMatan Azrad 	struct mlx5_devx_obj *couners_obj = rte_zmalloc(__func__,
1633796ae7bbSMatan Azrad 						       sizeof(*couners_obj), 0);
1634796ae7bbSMatan Azrad 	void *hdr = MLX5_ADDR_OF(create_virtio_q_counters_in, in, hdr);
1635796ae7bbSMatan Azrad 
1636796ae7bbSMatan Azrad 	if (!couners_obj) {
1637796ae7bbSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate virtio queue counters data.");
1638796ae7bbSMatan Azrad 		rte_errno = ENOMEM;
1639796ae7bbSMatan Azrad 		return NULL;
1640796ae7bbSMatan Azrad 	}
1641796ae7bbSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
1642796ae7bbSMatan Azrad 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
1643796ae7bbSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
1644796ae7bbSMatan Azrad 		 MLX5_GENERAL_OBJ_TYPE_VIRTIO_Q_COUNTERS);
1645796ae7bbSMatan Azrad 	couners_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
1646796ae7bbSMatan Azrad 						      sizeof(out));
1647796ae7bbSMatan Azrad 	if (!couners_obj->obj) {
1648796ae7bbSMatan Azrad 		rte_errno = errno;
1649796ae7bbSMatan Azrad 		DRV_LOG(ERR, "Failed to create virtio queue counters Obj using"
1650796ae7bbSMatan Azrad 			" DevX.");
1651796ae7bbSMatan Azrad 		rte_free(couners_obj);
1652796ae7bbSMatan Azrad 		return NULL;
1653796ae7bbSMatan Azrad 	}
1654796ae7bbSMatan Azrad 	couners_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
1655796ae7bbSMatan Azrad 	return couners_obj;
1656796ae7bbSMatan Azrad }
1657796ae7bbSMatan Azrad 
1658796ae7bbSMatan Azrad int
1659796ae7bbSMatan Azrad mlx5_devx_cmd_query_virtio_q_counters(struct mlx5_devx_obj *couners_obj,
1660796ae7bbSMatan Azrad 				   struct mlx5_devx_virtio_q_couners_attr *attr)
1661796ae7bbSMatan Azrad {
1662796ae7bbSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0};
1663796ae7bbSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_virtio_q_counters_out)] = {0};
1664796ae7bbSMatan Azrad 	void *hdr = MLX5_ADDR_OF(query_virtio_q_counters_out, in, hdr);
1665796ae7bbSMatan Azrad 	void *virtio_q_counters = MLX5_ADDR_OF(query_virtio_q_counters_out, out,
1666796ae7bbSMatan Azrad 					       virtio_q_counters);
1667796ae7bbSMatan Azrad 	int ret;
1668796ae7bbSMatan Azrad 
1669796ae7bbSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
1670796ae7bbSMatan Azrad 		 MLX5_CMD_OP_QUERY_GENERAL_OBJECT);
1671796ae7bbSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
1672796ae7bbSMatan Azrad 		 MLX5_GENERAL_OBJ_TYPE_VIRTIO_Q_COUNTERS);
1673796ae7bbSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, couners_obj->id);
1674796ae7bbSMatan Azrad 	ret = mlx5_glue->devx_obj_query(couners_obj->obj, in, sizeof(in), out,
1675796ae7bbSMatan Azrad 					sizeof(out));
1676796ae7bbSMatan Azrad 	if (ret) {
1677796ae7bbSMatan Azrad 		DRV_LOG(ERR, "Failed to query virtio q counters using DevX.");
1678796ae7bbSMatan Azrad 		rte_errno = errno;
1679796ae7bbSMatan Azrad 		return -errno;
1680796ae7bbSMatan Azrad 	}
1681796ae7bbSMatan Azrad 	attr->received_desc = MLX5_GET64(virtio_q_counters, virtio_q_counters,
1682796ae7bbSMatan Azrad 					 received_desc);
1683796ae7bbSMatan Azrad 	attr->completed_desc = MLX5_GET64(virtio_q_counters, virtio_q_counters,
1684796ae7bbSMatan Azrad 					  completed_desc);
1685796ae7bbSMatan Azrad 	attr->error_cqes = MLX5_GET(virtio_q_counters, virtio_q_counters,
1686796ae7bbSMatan Azrad 				    error_cqes);
1687796ae7bbSMatan Azrad 	attr->bad_desc_errors = MLX5_GET(virtio_q_counters, virtio_q_counters,
1688796ae7bbSMatan Azrad 					 bad_desc_errors);
1689796ae7bbSMatan Azrad 	attr->exceed_max_chain = MLX5_GET(virtio_q_counters, virtio_q_counters,
1690796ae7bbSMatan Azrad 					  exceed_max_chain);
1691796ae7bbSMatan Azrad 	attr->invalid_buffer = MLX5_GET(virtio_q_counters, virtio_q_counters,
1692796ae7bbSMatan Azrad 					invalid_buffer);
1693796ae7bbSMatan Azrad 	return ret;
1694796ae7bbSMatan Azrad }
1695