xref: /dpdk/drivers/common/mlx5/mlx5_devx_cmds.c (revision b28025baf3de556dc8092111404846b32ff7c51d)
11a2d8c3fSDekel Peled /* SPDX-License-Identifier: BSD-3-Clause
21a2d8c3fSDekel Peled  * Copyright 2018 Mellanox Technologies, Ltd
31a2d8c3fSDekel Peled  */
47b4f1e6bSMatan Azrad 
57b4f1e6bSMatan Azrad #include <unistd.h>
67b4f1e6bSMatan Azrad 
77b4f1e6bSMatan Azrad #include <rte_errno.h>
87b4f1e6bSMatan Azrad #include <rte_malloc.h>
92aba9fc7SOphir Munk #include <rte_eal_paging.h>
107b4f1e6bSMatan Azrad 
117b4f1e6bSMatan Azrad #include "mlx5_prm.h"
127b4f1e6bSMatan Azrad #include "mlx5_devx_cmds.h"
1325245d5dSShiri Kuzin #include "mlx5_common_log.h"
1466914d19SSuanming Mou #include "mlx5_malloc.h"
157b4f1e6bSMatan Azrad 
169c410b28SViacheslav Ovsiienko static void *
179c410b28SViacheslav Ovsiienko mlx5_devx_get_hca_cap(void *ctx, uint32_t *in, uint32_t *out,
189c410b28SViacheslav Ovsiienko 		      int *err, uint32_t flags)
199c410b28SViacheslav Ovsiienko {
209c410b28SViacheslav Ovsiienko 	const size_t size_in = MLX5_ST_SZ_DW(query_hca_cap_in) * sizeof(int);
219c410b28SViacheslav Ovsiienko 	const size_t size_out = MLX5_ST_SZ_DW(query_hca_cap_out) * sizeof(int);
229c410b28SViacheslav Ovsiienko 	int status, syndrome, rc;
239c410b28SViacheslav Ovsiienko 
249c410b28SViacheslav Ovsiienko 	if (err)
259c410b28SViacheslav Ovsiienko 		*err = 0;
269c410b28SViacheslav Ovsiienko 	memset(in, 0, size_in);
279c410b28SViacheslav Ovsiienko 	memset(out, 0, size_out);
289c410b28SViacheslav Ovsiienko 	MLX5_SET(query_hca_cap_in, in, opcode, MLX5_CMD_OP_QUERY_HCA_CAP);
299c410b28SViacheslav Ovsiienko 	MLX5_SET(query_hca_cap_in, in, op_mod, flags);
309c410b28SViacheslav Ovsiienko 	rc = mlx5_glue->devx_general_cmd(ctx, in, size_in, out, size_out);
319c410b28SViacheslav Ovsiienko 	if (rc) {
329c410b28SViacheslav Ovsiienko 		DRV_LOG(ERR,
339c410b28SViacheslav Ovsiienko 			"Failed to query devx HCA capabilities func %#02x",
349c410b28SViacheslav Ovsiienko 			flags >> 1);
359c410b28SViacheslav Ovsiienko 		if (err)
369c410b28SViacheslav Ovsiienko 			*err = rc > 0 ? -rc : rc;
379c410b28SViacheslav Ovsiienko 		return NULL;
389c410b28SViacheslav Ovsiienko 	}
399c410b28SViacheslav Ovsiienko 	status = MLX5_GET(query_hca_cap_out, out, status);
409c410b28SViacheslav Ovsiienko 	syndrome = MLX5_GET(query_hca_cap_out, out, syndrome);
419c410b28SViacheslav Ovsiienko 	if (status) {
429c410b28SViacheslav Ovsiienko 		DRV_LOG(ERR,
439c410b28SViacheslav Ovsiienko 			"Failed to query devx HCA capabilities func %#02x status %x, syndrome = %x",
449c410b28SViacheslav Ovsiienko 			flags >> 1, status, syndrome);
459c410b28SViacheslav Ovsiienko 		if (err)
469c410b28SViacheslav Ovsiienko 			*err = -1;
479c410b28SViacheslav Ovsiienko 		return NULL;
489c410b28SViacheslav Ovsiienko 	}
499c410b28SViacheslav Ovsiienko 	return MLX5_ADDR_OF(query_hca_cap_out, out, capability);
509c410b28SViacheslav Ovsiienko }
519c410b28SViacheslav Ovsiienko 
527b4f1e6bSMatan Azrad /**
53bb7ef9a9SViacheslav Ovsiienko  * Perform read access to the registers. Reads data from register
54bb7ef9a9SViacheslav Ovsiienko  * and writes ones to the specified buffer.
55bb7ef9a9SViacheslav Ovsiienko  *
56bb7ef9a9SViacheslav Ovsiienko  * @param[in] ctx
57bb7ef9a9SViacheslav Ovsiienko  *   Context returned from mlx5 open_device() glue function.
58bb7ef9a9SViacheslav Ovsiienko  * @param[in] reg_id
59bb7ef9a9SViacheslav Ovsiienko  *   Register identifier according to the PRM.
60bb7ef9a9SViacheslav Ovsiienko  * @param[in] arg
61bb7ef9a9SViacheslav Ovsiienko  *   Register access auxiliary parameter according to the PRM.
62bb7ef9a9SViacheslav Ovsiienko  * @param[out] data
63bb7ef9a9SViacheslav Ovsiienko  *   Pointer to the buffer to store read data.
64bb7ef9a9SViacheslav Ovsiienko  * @param[in] dw_cnt
65bb7ef9a9SViacheslav Ovsiienko  *   Buffer size in double words.
66bb7ef9a9SViacheslav Ovsiienko  *
67bb7ef9a9SViacheslav Ovsiienko  * @return
68bb7ef9a9SViacheslav Ovsiienko  *   0 on success, a negative value otherwise.
69bb7ef9a9SViacheslav Ovsiienko  */
70bb7ef9a9SViacheslav Ovsiienko int
71bb7ef9a9SViacheslav Ovsiienko mlx5_devx_cmd_register_read(void *ctx, uint16_t reg_id, uint32_t arg,
72bb7ef9a9SViacheslav Ovsiienko 			    uint32_t *data, uint32_t dw_cnt)
73bb7ef9a9SViacheslav Ovsiienko {
74bb7ef9a9SViacheslav Ovsiienko 	uint32_t in[MLX5_ST_SZ_DW(access_register_in)]   = {0};
75bb7ef9a9SViacheslav Ovsiienko 	uint32_t out[MLX5_ST_SZ_DW(access_register_out) +
76bb7ef9a9SViacheslav Ovsiienko 		     MLX5_ACCESS_REGISTER_DATA_DWORD_MAX] = {0};
77bb7ef9a9SViacheslav Ovsiienko 	int status, rc;
78bb7ef9a9SViacheslav Ovsiienko 
79bb7ef9a9SViacheslav Ovsiienko 	MLX5_ASSERT(data && dw_cnt);
80bb7ef9a9SViacheslav Ovsiienko 	MLX5_ASSERT(dw_cnt <= MLX5_ACCESS_REGISTER_DATA_DWORD_MAX);
81bb7ef9a9SViacheslav Ovsiienko 	if (dw_cnt  > MLX5_ACCESS_REGISTER_DATA_DWORD_MAX) {
82bb7ef9a9SViacheslav Ovsiienko 		DRV_LOG(ERR, "Not enough  buffer for register read data");
83bb7ef9a9SViacheslav Ovsiienko 		return -1;
84bb7ef9a9SViacheslav Ovsiienko 	}
85bb7ef9a9SViacheslav Ovsiienko 	MLX5_SET(access_register_in, in, opcode,
86bb7ef9a9SViacheslav Ovsiienko 		 MLX5_CMD_OP_ACCESS_REGISTER_USER);
87bb7ef9a9SViacheslav Ovsiienko 	MLX5_SET(access_register_in, in, op_mod,
88bb7ef9a9SViacheslav Ovsiienko 					MLX5_ACCESS_REGISTER_IN_OP_MOD_READ);
89bb7ef9a9SViacheslav Ovsiienko 	MLX5_SET(access_register_in, in, register_id, reg_id);
90bb7ef9a9SViacheslav Ovsiienko 	MLX5_SET(access_register_in, in, argument, arg);
91bb7ef9a9SViacheslav Ovsiienko 	rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out,
92dd9e9d54SDekel Peled 					 MLX5_ST_SZ_BYTES(access_register_out) +
93dd9e9d54SDekel Peled 					 sizeof(uint32_t) * dw_cnt);
94bb7ef9a9SViacheslav Ovsiienko 	if (rc)
95bb7ef9a9SViacheslav Ovsiienko 		goto error;
96bb7ef9a9SViacheslav Ovsiienko 	status = MLX5_GET(access_register_out, out, status);
97bb7ef9a9SViacheslav Ovsiienko 	if (status) {
98bb7ef9a9SViacheslav Ovsiienko 		int syndrome = MLX5_GET(access_register_out, out, syndrome);
99bb7ef9a9SViacheslav Ovsiienko 
1001a2d8c3fSDekel Peled 		DRV_LOG(DEBUG, "Failed to read access NIC register 0x%X, "
101bb7ef9a9SViacheslav Ovsiienko 			       "status %x, syndrome = %x",
102bb7ef9a9SViacheslav Ovsiienko 			       reg_id, status, syndrome);
103bb7ef9a9SViacheslav Ovsiienko 		return -1;
104bb7ef9a9SViacheslav Ovsiienko 	}
105bb7ef9a9SViacheslav Ovsiienko 	memcpy(data, &out[MLX5_ST_SZ_DW(access_register_out)],
106bb7ef9a9SViacheslav Ovsiienko 	       dw_cnt * sizeof(uint32_t));
107bb7ef9a9SViacheslav Ovsiienko 	return 0;
108bb7ef9a9SViacheslav Ovsiienko error:
109bb7ef9a9SViacheslav Ovsiienko 	rc = (rc > 0) ? -rc : rc;
110bb7ef9a9SViacheslav Ovsiienko 	return rc;
111bb7ef9a9SViacheslav Ovsiienko }
112bb7ef9a9SViacheslav Ovsiienko 
113bb7ef9a9SViacheslav Ovsiienko /**
1141a2d8c3fSDekel Peled  * Perform write access to the registers.
1151a2d8c3fSDekel Peled  *
1161a2d8c3fSDekel Peled  * @param[in] ctx
1171a2d8c3fSDekel Peled  *   Context returned from mlx5 open_device() glue function.
1181a2d8c3fSDekel Peled  * @param[in] reg_id
1191a2d8c3fSDekel Peled  *   Register identifier according to the PRM.
1201a2d8c3fSDekel Peled  * @param[in] arg
1211a2d8c3fSDekel Peled  *   Register access auxiliary parameter according to the PRM.
1221a2d8c3fSDekel Peled  * @param[out] data
1231a2d8c3fSDekel Peled  *   Pointer to the buffer containing data to write.
1241a2d8c3fSDekel Peled  * @param[in] dw_cnt
1251a2d8c3fSDekel Peled  *   Buffer size in double words (32bit units).
1261a2d8c3fSDekel Peled  *
1271a2d8c3fSDekel Peled  * @return
1281a2d8c3fSDekel Peled  *   0 on success, a negative value otherwise.
1291a2d8c3fSDekel Peled  */
1301a2d8c3fSDekel Peled int
1311a2d8c3fSDekel Peled mlx5_devx_cmd_register_write(void *ctx, uint16_t reg_id, uint32_t arg,
1321a2d8c3fSDekel Peled 			     uint32_t *data, uint32_t dw_cnt)
1331a2d8c3fSDekel Peled {
1341a2d8c3fSDekel Peled 	uint32_t in[MLX5_ST_SZ_DW(access_register_in) +
1351a2d8c3fSDekel Peled 		    MLX5_ACCESS_REGISTER_DATA_DWORD_MAX] = {0};
1361a2d8c3fSDekel Peled 	uint32_t out[MLX5_ST_SZ_DW(access_register_out)] = {0};
1371a2d8c3fSDekel Peled 	int status, rc;
1381a2d8c3fSDekel Peled 	void *ptr;
1391a2d8c3fSDekel Peled 
1401a2d8c3fSDekel Peled 	MLX5_ASSERT(data && dw_cnt);
1411a2d8c3fSDekel Peled 	MLX5_ASSERT(dw_cnt <= MLX5_ACCESS_REGISTER_DATA_DWORD_MAX);
1421a2d8c3fSDekel Peled 	if (dw_cnt > MLX5_ACCESS_REGISTER_DATA_DWORD_MAX) {
1431a2d8c3fSDekel Peled 		DRV_LOG(ERR, "Data to write exceeds max size");
1441a2d8c3fSDekel Peled 		return -1;
1451a2d8c3fSDekel Peled 	}
1461a2d8c3fSDekel Peled 	MLX5_SET(access_register_in, in, opcode,
1471a2d8c3fSDekel Peled 		 MLX5_CMD_OP_ACCESS_REGISTER_USER);
1481a2d8c3fSDekel Peled 	MLX5_SET(access_register_in, in, op_mod,
1491a2d8c3fSDekel Peled 		 MLX5_ACCESS_REGISTER_IN_OP_MOD_WRITE);
1501a2d8c3fSDekel Peled 	MLX5_SET(access_register_in, in, register_id, reg_id);
1511a2d8c3fSDekel Peled 	MLX5_SET(access_register_in, in, argument, arg);
1521a2d8c3fSDekel Peled 	ptr = MLX5_ADDR_OF(access_register_in, in, register_data);
1531a2d8c3fSDekel Peled 	memcpy(ptr, data, dw_cnt * sizeof(uint32_t));
1541a2d8c3fSDekel Peled 	rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out, sizeof(out));
1551a2d8c3fSDekel Peled 
1561a2d8c3fSDekel Peled 	rc = mlx5_glue->devx_general_cmd(ctx, in,
1571a2d8c3fSDekel Peled 					 MLX5_ST_SZ_BYTES(access_register_in) +
1581a2d8c3fSDekel Peled 					 dw_cnt * sizeof(uint32_t),
1591a2d8c3fSDekel Peled 					 out, sizeof(out));
1601a2d8c3fSDekel Peled 	if (rc)
1611a2d8c3fSDekel Peled 		goto error;
1621a2d8c3fSDekel Peled 	status = MLX5_GET(access_register_out, out, status);
1631a2d8c3fSDekel Peled 	if (status) {
1641a2d8c3fSDekel Peled 		int syndrome = MLX5_GET(access_register_out, out, syndrome);
1651a2d8c3fSDekel Peled 
1661a2d8c3fSDekel Peled 		DRV_LOG(DEBUG, "Failed to write access NIC register 0x%X, "
1671a2d8c3fSDekel Peled 			       "status %x, syndrome = %x",
1681a2d8c3fSDekel Peled 			       reg_id, status, syndrome);
1691a2d8c3fSDekel Peled 		return -1;
1701a2d8c3fSDekel Peled 	}
1711a2d8c3fSDekel Peled 	return 0;
1721a2d8c3fSDekel Peled error:
1731a2d8c3fSDekel Peled 	rc = (rc > 0) ? -rc : rc;
1741a2d8c3fSDekel Peled 	return rc;
1751a2d8c3fSDekel Peled }
1761a2d8c3fSDekel Peled 
1771a2d8c3fSDekel Peled /**
1787b4f1e6bSMatan Azrad  * Allocate flow counters via devx interface.
1797b4f1e6bSMatan Azrad  *
1807b4f1e6bSMatan Azrad  * @param[in] ctx
181e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
1827b4f1e6bSMatan Azrad  * @param dcs
1837b4f1e6bSMatan Azrad  *   Pointer to counters properties structure to be filled by the routine.
1847b4f1e6bSMatan Azrad  * @param bulk_n_128
1857b4f1e6bSMatan Azrad  *   Bulk counter numbers in 128 counters units.
1867b4f1e6bSMatan Azrad  *
1877b4f1e6bSMatan Azrad  * @return
1887b4f1e6bSMatan Azrad  *   Pointer to counter object on success, a negative value otherwise and
1897b4f1e6bSMatan Azrad  *   rte_errno is set.
1907b4f1e6bSMatan Azrad  */
1917b4f1e6bSMatan Azrad struct mlx5_devx_obj *
192e09d350eSOphir Munk mlx5_devx_cmd_flow_counter_alloc(void *ctx, uint32_t bulk_n_128)
1937b4f1e6bSMatan Azrad {
19466914d19SSuanming Mou 	struct mlx5_devx_obj *dcs = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*dcs),
19566914d19SSuanming Mou 						0, SOCKET_ID_ANY);
1967b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(alloc_flow_counter_in)]   = {0};
1977b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(alloc_flow_counter_out)] = {0};
1987b4f1e6bSMatan Azrad 
1997b4f1e6bSMatan Azrad 	if (!dcs) {
2007b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
2017b4f1e6bSMatan Azrad 		return NULL;
2027b4f1e6bSMatan Azrad 	}
2037b4f1e6bSMatan Azrad 	MLX5_SET(alloc_flow_counter_in, in, opcode,
2047b4f1e6bSMatan Azrad 		 MLX5_CMD_OP_ALLOC_FLOW_COUNTER);
2057b4f1e6bSMatan Azrad 	MLX5_SET(alloc_flow_counter_in, in, flow_counter_bulk, bulk_n_128);
2067b4f1e6bSMatan Azrad 	dcs->obj = mlx5_glue->devx_obj_create(ctx, in,
2077b4f1e6bSMatan Azrad 					      sizeof(in), out, sizeof(out));
2087b4f1e6bSMatan Azrad 	if (!dcs->obj) {
2097b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Can't allocate counters - error %d", errno);
2107b4f1e6bSMatan Azrad 		rte_errno = errno;
21166914d19SSuanming Mou 		mlx5_free(dcs);
2127b4f1e6bSMatan Azrad 		return NULL;
2137b4f1e6bSMatan Azrad 	}
2147b4f1e6bSMatan Azrad 	dcs->id = MLX5_GET(alloc_flow_counter_out, out, flow_counter_id);
2157b4f1e6bSMatan Azrad 	return dcs;
2167b4f1e6bSMatan Azrad }
2177b4f1e6bSMatan Azrad 
2187b4f1e6bSMatan Azrad /**
2197b4f1e6bSMatan Azrad  * Query flow counters values.
2207b4f1e6bSMatan Azrad  *
2217b4f1e6bSMatan Azrad  * @param[in] dcs
2227b4f1e6bSMatan Azrad  *   devx object that was obtained from mlx5_devx_cmd_fc_alloc.
2237b4f1e6bSMatan Azrad  * @param[in] clear
2247b4f1e6bSMatan Azrad  *   Whether hardware should clear the counters after the query or not.
2257b4f1e6bSMatan Azrad  * @param[in] n_counters
2267b4f1e6bSMatan Azrad  *   0 in case of 1 counter to read, otherwise the counter number to read.
2277b4f1e6bSMatan Azrad  *  @param pkts
2287b4f1e6bSMatan Azrad  *   The number of packets that matched the flow.
2297b4f1e6bSMatan Azrad  *  @param bytes
2307b4f1e6bSMatan Azrad  *    The number of bytes that matched the flow.
2317b4f1e6bSMatan Azrad  *  @param mkey
2327b4f1e6bSMatan Azrad  *   The mkey key for batch query.
2337b4f1e6bSMatan Azrad  *  @param addr
2347b4f1e6bSMatan Azrad  *    The address in the mkey range for batch query.
2357b4f1e6bSMatan Azrad  *  @param cmd_comp
2367b4f1e6bSMatan Azrad  *   The completion object for asynchronous batch query.
2377b4f1e6bSMatan Azrad  *  @param async_id
2387b4f1e6bSMatan Azrad  *    The ID to be returned in the asynchronous batch query response.
2397b4f1e6bSMatan Azrad  *
2407b4f1e6bSMatan Azrad  * @return
2417b4f1e6bSMatan Azrad  *   0 on success, a negative value otherwise.
2427b4f1e6bSMatan Azrad  */
2437b4f1e6bSMatan Azrad int
2447b4f1e6bSMatan Azrad mlx5_devx_cmd_flow_counter_query(struct mlx5_devx_obj *dcs,
2457b4f1e6bSMatan Azrad 				 int clear, uint32_t n_counters,
2467b4f1e6bSMatan Azrad 				 uint64_t *pkts, uint64_t *bytes,
2477b4f1e6bSMatan Azrad 				 uint32_t mkey, void *addr,
248e09d350eSOphir Munk 				 void *cmd_comp,
2497b4f1e6bSMatan Azrad 				 uint64_t async_id)
2507b4f1e6bSMatan Azrad {
2517b4f1e6bSMatan Azrad 	int out_len = MLX5_ST_SZ_BYTES(query_flow_counter_out) +
2527b4f1e6bSMatan Azrad 			MLX5_ST_SZ_BYTES(traffic_counter);
2537b4f1e6bSMatan Azrad 	uint32_t out[out_len];
2547b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_flow_counter_in)] = {0};
2557b4f1e6bSMatan Azrad 	void *stats;
2567b4f1e6bSMatan Azrad 	int rc;
2577b4f1e6bSMatan Azrad 
2587b4f1e6bSMatan Azrad 	MLX5_SET(query_flow_counter_in, in, opcode,
2597b4f1e6bSMatan Azrad 		 MLX5_CMD_OP_QUERY_FLOW_COUNTER);
2607b4f1e6bSMatan Azrad 	MLX5_SET(query_flow_counter_in, in, op_mod, 0);
2617b4f1e6bSMatan Azrad 	MLX5_SET(query_flow_counter_in, in, flow_counter_id, dcs->id);
2627b4f1e6bSMatan Azrad 	MLX5_SET(query_flow_counter_in, in, clear, !!clear);
2637b4f1e6bSMatan Azrad 
2647b4f1e6bSMatan Azrad 	if (n_counters) {
2657b4f1e6bSMatan Azrad 		MLX5_SET(query_flow_counter_in, in, num_of_counters,
2667b4f1e6bSMatan Azrad 			 n_counters);
2677b4f1e6bSMatan Azrad 		MLX5_SET(query_flow_counter_in, in, dump_to_memory, 1);
2687b4f1e6bSMatan Azrad 		MLX5_SET(query_flow_counter_in, in, mkey, mkey);
2697b4f1e6bSMatan Azrad 		MLX5_SET64(query_flow_counter_in, in, address,
2707b4f1e6bSMatan Azrad 			   (uint64_t)(uintptr_t)addr);
2717b4f1e6bSMatan Azrad 	}
2727b4f1e6bSMatan Azrad 	if (!cmd_comp)
2737b4f1e6bSMatan Azrad 		rc = mlx5_glue->devx_obj_query(dcs->obj, in, sizeof(in), out,
2747b4f1e6bSMatan Azrad 					       out_len);
2757b4f1e6bSMatan Azrad 	else
2767b4f1e6bSMatan Azrad 		rc = mlx5_glue->devx_obj_query_async(dcs->obj, in, sizeof(in),
2777b4f1e6bSMatan Azrad 						     out_len, async_id,
2787b4f1e6bSMatan Azrad 						     cmd_comp);
2797b4f1e6bSMatan Azrad 	if (rc) {
2807b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to query devx counters with rc %d", rc);
2817b4f1e6bSMatan Azrad 		rte_errno = rc;
2827b4f1e6bSMatan Azrad 		return -rc;
2837b4f1e6bSMatan Azrad 	}
2847b4f1e6bSMatan Azrad 	if (!n_counters) {
2857b4f1e6bSMatan Azrad 		stats = MLX5_ADDR_OF(query_flow_counter_out,
2867b4f1e6bSMatan Azrad 				     out, flow_statistics);
2877b4f1e6bSMatan Azrad 		*pkts = MLX5_GET64(traffic_counter, stats, packets);
2887b4f1e6bSMatan Azrad 		*bytes = MLX5_GET64(traffic_counter, stats, octets);
2897b4f1e6bSMatan Azrad 	}
2907b4f1e6bSMatan Azrad 	return 0;
2917b4f1e6bSMatan Azrad }
2927b4f1e6bSMatan Azrad 
2937b4f1e6bSMatan Azrad /**
2947b4f1e6bSMatan Azrad  * Create a new mkey.
2957b4f1e6bSMatan Azrad  *
2967b4f1e6bSMatan Azrad  * @param[in] ctx
297e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
2987b4f1e6bSMatan Azrad  * @param[in] attr
2997b4f1e6bSMatan Azrad  *   Attributes of the requested mkey.
3007b4f1e6bSMatan Azrad  *
3017b4f1e6bSMatan Azrad  * @return
3027b4f1e6bSMatan Azrad  *   Pointer to Devx mkey on success, a negative value otherwise and rte_errno
3037b4f1e6bSMatan Azrad  *   is set.
3047b4f1e6bSMatan Azrad  */
3057b4f1e6bSMatan Azrad struct mlx5_devx_obj *
306e09d350eSOphir Munk mlx5_devx_cmd_mkey_create(void *ctx,
3077b4f1e6bSMatan Azrad 			  struct mlx5_devx_mkey_attr *attr)
3087b4f1e6bSMatan Azrad {
30953ec4db0SMatan Azrad 	struct mlx5_klm *klm_array = attr->klm_array;
31053ec4db0SMatan Azrad 	int klm_num = attr->klm_num;
31153ec4db0SMatan Azrad 	int in_size_dw = MLX5_ST_SZ_DW(create_mkey_in) +
31253ec4db0SMatan Azrad 		     (klm_num ? RTE_ALIGN(klm_num, 4) : 0) * MLX5_ST_SZ_DW(klm);
31353ec4db0SMatan Azrad 	uint32_t in[in_size_dw];
3147b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_mkey_out)] = {0};
3157b4f1e6bSMatan Azrad 	void *mkc;
31666914d19SSuanming Mou 	struct mlx5_devx_obj *mkey = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*mkey),
31766914d19SSuanming Mou 						 0, SOCKET_ID_ANY);
3187b4f1e6bSMatan Azrad 	size_t pgsize;
3197b4f1e6bSMatan Azrad 	uint32_t translation_size;
3207b4f1e6bSMatan Azrad 
3217b4f1e6bSMatan Azrad 	if (!mkey) {
3227b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
3237b4f1e6bSMatan Azrad 		return NULL;
3247b4f1e6bSMatan Azrad 	}
32553ec4db0SMatan Azrad 	memset(in, 0, in_size_dw * 4);
3262aba9fc7SOphir Munk 	pgsize = rte_mem_page_size();
3272aba9fc7SOphir Munk 	if (pgsize == (size_t)-1) {
3282aba9fc7SOphir Munk 		mlx5_free(mkey);
3292aba9fc7SOphir Munk 		DRV_LOG(ERR, "Failed to get page size");
3302aba9fc7SOphir Munk 		rte_errno = ENOMEM;
3312aba9fc7SOphir Munk 		return NULL;
3322aba9fc7SOphir Munk 	}
3337b4f1e6bSMatan Azrad 	MLX5_SET(create_mkey_in, in, opcode, MLX5_CMD_OP_CREATE_MKEY);
33453ec4db0SMatan Azrad 	mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);
33553ec4db0SMatan Azrad 	if (klm_num > 0) {
33653ec4db0SMatan Azrad 		int i;
33753ec4db0SMatan Azrad 		uint8_t *klm = (uint8_t *)MLX5_ADDR_OF(create_mkey_in, in,
33853ec4db0SMatan Azrad 						       klm_pas_mtt);
33953ec4db0SMatan Azrad 		translation_size = RTE_ALIGN(klm_num, 4);
34053ec4db0SMatan Azrad 		for (i = 0; i < klm_num; i++) {
34153ec4db0SMatan Azrad 			MLX5_SET(klm, klm, byte_count, klm_array[i].byte_count);
34253ec4db0SMatan Azrad 			MLX5_SET(klm, klm, mkey, klm_array[i].mkey);
34353ec4db0SMatan Azrad 			MLX5_SET64(klm, klm, address, klm_array[i].address);
34453ec4db0SMatan Azrad 			klm += MLX5_ST_SZ_BYTES(klm);
34553ec4db0SMatan Azrad 		}
34653ec4db0SMatan Azrad 		for (; i < (int)translation_size; i++) {
34753ec4db0SMatan Azrad 			MLX5_SET(klm, klm, mkey, 0x0);
34853ec4db0SMatan Azrad 			MLX5_SET64(klm, klm, address, 0x0);
34953ec4db0SMatan Azrad 			klm += MLX5_ST_SZ_BYTES(klm);
35053ec4db0SMatan Azrad 		}
35153ec4db0SMatan Azrad 		MLX5_SET(mkc, mkc, access_mode_1_0, attr->log_entity_size ?
35253ec4db0SMatan Azrad 			 MLX5_MKC_ACCESS_MODE_KLM_FBS :
35353ec4db0SMatan Azrad 			 MLX5_MKC_ACCESS_MODE_KLM);
35453ec4db0SMatan Azrad 		MLX5_SET(mkc, mkc, log_page_size, attr->log_entity_size);
35553ec4db0SMatan Azrad 	} else {
35653ec4db0SMatan Azrad 		translation_size = (RTE_ALIGN(attr->size, pgsize) * 8) / 16;
35753ec4db0SMatan Azrad 		MLX5_SET(mkc, mkc, access_mode_1_0, MLX5_MKC_ACCESS_MODE_MTT);
35853ec4db0SMatan Azrad 		MLX5_SET(mkc, mkc, log_page_size, rte_log2_u32(pgsize));
35953ec4db0SMatan Azrad 	}
3607b4f1e6bSMatan Azrad 	MLX5_SET(create_mkey_in, in, translations_octword_actual_size,
3617b4f1e6bSMatan Azrad 		 translation_size);
3627b4f1e6bSMatan Azrad 	MLX5_SET(create_mkey_in, in, mkey_umem_id, attr->umem_id);
36353ec4db0SMatan Azrad 	MLX5_SET(create_mkey_in, in, pg_access, attr->pg_access);
3647b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, lw, 0x1);
3657b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, lr, 0x1);
3660111a74eSDekel Peled 	if (attr->set_remote_rw) {
3670111a74eSDekel Peled 		MLX5_SET(mkc, mkc, rw, 0x1);
3680111a74eSDekel Peled 		MLX5_SET(mkc, mkc, rr, 0x1);
3690111a74eSDekel Peled 	}
3707b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, qpn, 0xffffff);
3717b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, pd, attr->pd);
3727b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, mkey_7_0, attr->umem_id & 0xFF);
373f2054291SSuanming Mou 	MLX5_SET(mkc, mkc, umr_en, attr->umr_en);
3747b4f1e6bSMatan Azrad 	MLX5_SET(mkc, mkc, translations_octword_size, translation_size);
375e82ddd28STal Shnaiderman 	MLX5_SET(mkc, mkc, relaxed_ordering_write,
376e82ddd28STal Shnaiderman 		 attr->relaxed_ordering_write);
377f002358cSMichael Baum 	MLX5_SET(mkc, mkc, relaxed_ordering_read, attr->relaxed_ordering_read);
3787b4f1e6bSMatan Azrad 	MLX5_SET64(mkc, mkc, start_addr, attr->addr);
3797b4f1e6bSMatan Azrad 	MLX5_SET64(mkc, mkc, len, attr->size);
3800111a74eSDekel Peled 	MLX5_SET(mkc, mkc, crypto_en, attr->crypto_en);
3810111a74eSDekel Peled 	if (attr->crypto_en) {
3820111a74eSDekel Peled 		MLX5_SET(mkc, mkc, bsf_en, attr->crypto_en);
3830111a74eSDekel Peled 		MLX5_SET(mkc, mkc, bsf_octword_size, 4);
3840111a74eSDekel Peled 	}
38553ec4db0SMatan Azrad 	mkey->obj = mlx5_glue->devx_obj_create(ctx, in, in_size_dw * 4, out,
3867b4f1e6bSMatan Azrad 					       sizeof(out));
3877b4f1e6bSMatan Azrad 	if (!mkey->obj) {
3881b9e9826SThomas Monjalon 		DRV_LOG(ERR, "Can't create %sdirect mkey - error %d",
38953ec4db0SMatan Azrad 			klm_num ? "an in" : "a ", errno);
3907b4f1e6bSMatan Azrad 		rte_errno = errno;
39166914d19SSuanming Mou 		mlx5_free(mkey);
3927b4f1e6bSMatan Azrad 		return NULL;
3937b4f1e6bSMatan Azrad 	}
3947b4f1e6bSMatan Azrad 	mkey->id = MLX5_GET(create_mkey_out, out, mkey_index);
3957b4f1e6bSMatan Azrad 	mkey->id = (mkey->id << 8) | (attr->umem_id & 0xFF);
3967b4f1e6bSMatan Azrad 	return mkey;
3977b4f1e6bSMatan Azrad }
3987b4f1e6bSMatan Azrad 
3997b4f1e6bSMatan Azrad /**
4007b4f1e6bSMatan Azrad  * Get status of devx command response.
4017b4f1e6bSMatan Azrad  * Mainly used for asynchronous commands.
4027b4f1e6bSMatan Azrad  *
4037b4f1e6bSMatan Azrad  * @param[in] out
4047b4f1e6bSMatan Azrad  *   The out response buffer.
4057b4f1e6bSMatan Azrad  *
4067b4f1e6bSMatan Azrad  * @return
4077b4f1e6bSMatan Azrad  *   0 on success, non-zero value otherwise.
4087b4f1e6bSMatan Azrad  */
4097b4f1e6bSMatan Azrad int
4107b4f1e6bSMatan Azrad mlx5_devx_get_out_command_status(void *out)
4117b4f1e6bSMatan Azrad {
4127b4f1e6bSMatan Azrad 	int status;
4137b4f1e6bSMatan Azrad 
4147b4f1e6bSMatan Azrad 	if (!out)
4157b4f1e6bSMatan Azrad 		return -EINVAL;
4167b4f1e6bSMatan Azrad 	status = MLX5_GET(query_flow_counter_out, out, status);
4177b4f1e6bSMatan Azrad 	if (status) {
4187b4f1e6bSMatan Azrad 		int syndrome = MLX5_GET(query_flow_counter_out, out, syndrome);
4197b4f1e6bSMatan Azrad 
420f002358cSMichael Baum 		DRV_LOG(ERR, "Bad DevX status %x, syndrome = %x", status,
4217b4f1e6bSMatan Azrad 			syndrome);
4227b4f1e6bSMatan Azrad 	}
4237b4f1e6bSMatan Azrad 	return status;
4247b4f1e6bSMatan Azrad }
4257b4f1e6bSMatan Azrad 
4267b4f1e6bSMatan Azrad /**
4277b4f1e6bSMatan Azrad  * Destroy any object allocated by a Devx API.
4287b4f1e6bSMatan Azrad  *
4297b4f1e6bSMatan Azrad  * @param[in] obj
4307b4f1e6bSMatan Azrad  *   Pointer to a general object.
4317b4f1e6bSMatan Azrad  *
4327b4f1e6bSMatan Azrad  * @return
4337b4f1e6bSMatan Azrad  *   0 on success, a negative value otherwise.
4347b4f1e6bSMatan Azrad  */
4357b4f1e6bSMatan Azrad int
4367b4f1e6bSMatan Azrad mlx5_devx_cmd_destroy(struct mlx5_devx_obj *obj)
4377b4f1e6bSMatan Azrad {
4387b4f1e6bSMatan Azrad 	int ret;
4397b4f1e6bSMatan Azrad 
4407b4f1e6bSMatan Azrad 	if (!obj)
4417b4f1e6bSMatan Azrad 		return 0;
4427b4f1e6bSMatan Azrad 	ret =  mlx5_glue->devx_obj_destroy(obj->obj);
44366914d19SSuanming Mou 	mlx5_free(obj);
4447b4f1e6bSMatan Azrad 	return ret;
4457b4f1e6bSMatan Azrad }
4467b4f1e6bSMatan Azrad 
4477b4f1e6bSMatan Azrad /**
4487b4f1e6bSMatan Azrad  * Query NIC vport context.
4497b4f1e6bSMatan Azrad  * Fills minimal inline attribute.
4507b4f1e6bSMatan Azrad  *
4517b4f1e6bSMatan Azrad  * @param[in] ctx
4527b4f1e6bSMatan Azrad  *   ibv contexts returned from mlx5dv_open_device.
4537b4f1e6bSMatan Azrad  * @param[in] vport
4547b4f1e6bSMatan Azrad  *   vport index
4557b4f1e6bSMatan Azrad  * @param[out] attr
4567b4f1e6bSMatan Azrad  *   Attributes device values.
4577b4f1e6bSMatan Azrad  *
4587b4f1e6bSMatan Azrad  * @return
4597b4f1e6bSMatan Azrad  *   0 on success, a negative value otherwise.
4607b4f1e6bSMatan Azrad  */
4617b4f1e6bSMatan Azrad static int
462e09d350eSOphir Munk mlx5_devx_cmd_query_nic_vport_context(void *ctx,
4637b4f1e6bSMatan Azrad 				      unsigned int vport,
4647b4f1e6bSMatan Azrad 				      struct mlx5_hca_attr *attr)
4657b4f1e6bSMatan Azrad {
4667b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_nic_vport_context_in)] = {0};
4677b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_nic_vport_context_out)] = {0};
4687b4f1e6bSMatan Azrad 	void *vctx;
4697b4f1e6bSMatan Azrad 	int status, syndrome, rc;
4707b4f1e6bSMatan Azrad 
4717b4f1e6bSMatan Azrad 	/* Query NIC vport context to determine inline mode. */
4727b4f1e6bSMatan Azrad 	MLX5_SET(query_nic_vport_context_in, in, opcode,
4737b4f1e6bSMatan Azrad 		 MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT);
4747b4f1e6bSMatan Azrad 	MLX5_SET(query_nic_vport_context_in, in, vport_number, vport);
4757b4f1e6bSMatan Azrad 	if (vport)
4767b4f1e6bSMatan Azrad 		MLX5_SET(query_nic_vport_context_in, in, other_vport, 1);
4777b4f1e6bSMatan Azrad 	rc = mlx5_glue->devx_general_cmd(ctx,
4787b4f1e6bSMatan Azrad 					 in, sizeof(in),
4797b4f1e6bSMatan Azrad 					 out, sizeof(out));
4807b4f1e6bSMatan Azrad 	if (rc)
4817b4f1e6bSMatan Azrad 		goto error;
4827b4f1e6bSMatan Azrad 	status = MLX5_GET(query_nic_vport_context_out, out, status);
4837b4f1e6bSMatan Azrad 	syndrome = MLX5_GET(query_nic_vport_context_out, out, syndrome);
4847b4f1e6bSMatan Azrad 	if (status) {
4857b4f1e6bSMatan Azrad 		DRV_LOG(DEBUG, "Failed to query NIC vport context, "
486f002358cSMichael Baum 			"status %x, syndrome = %x", status, syndrome);
4877b4f1e6bSMatan Azrad 		return -1;
4887b4f1e6bSMatan Azrad 	}
4897b4f1e6bSMatan Azrad 	vctx = MLX5_ADDR_OF(query_nic_vport_context_out, out,
4907b4f1e6bSMatan Azrad 			    nic_vport_context);
4917b4f1e6bSMatan Azrad 	attr->vport_inline_mode = MLX5_GET(nic_vport_context, vctx,
4927b4f1e6bSMatan Azrad 					   min_wqe_inline_mode);
4937b4f1e6bSMatan Azrad 	return 0;
4947b4f1e6bSMatan Azrad error:
4957b4f1e6bSMatan Azrad 	rc = (rc > 0) ? -rc : rc;
4967b4f1e6bSMatan Azrad 	return rc;
4977b4f1e6bSMatan Azrad }
4987b4f1e6bSMatan Azrad 
4997b4f1e6bSMatan Azrad /**
500ba1768c4SMatan Azrad  * Query NIC vDPA attributes.
501ba1768c4SMatan Azrad  *
502ba1768c4SMatan Azrad  * @param[in] ctx
503e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
504ba1768c4SMatan Azrad  * @param[out] vdpa_attr
505ba1768c4SMatan Azrad  *   vDPA Attributes structure to fill.
506ba1768c4SMatan Azrad  */
507ba1768c4SMatan Azrad static void
508e09d350eSOphir Munk mlx5_devx_cmd_query_hca_vdpa_attr(void *ctx,
509ba1768c4SMatan Azrad 				  struct mlx5_hca_vdpa_attr *vdpa_attr)
510ba1768c4SMatan Azrad {
5119c410b28SViacheslav Ovsiienko 	uint32_t in[MLX5_ST_SZ_DW(query_hca_cap_in)];
5129c410b28SViacheslav Ovsiienko 	uint32_t out[MLX5_ST_SZ_DW(query_hca_cap_out)];
5139c410b28SViacheslav Ovsiienko 	void *hcattr;
514ba1768c4SMatan Azrad 
5159c410b28SViacheslav Ovsiienko 	hcattr = mlx5_devx_get_hca_cap(ctx, in, out, NULL,
516ba1768c4SMatan Azrad 			MLX5_GET_HCA_CAP_OP_MOD_VDPA_EMULATION |
517ba1768c4SMatan Azrad 			MLX5_HCA_CAP_OPMOD_GET_CUR);
5189c410b28SViacheslav Ovsiienko 	if (!hcattr) {
5199c410b28SViacheslav Ovsiienko 		RTE_LOG(DEBUG, PMD, "Failed to query devx VDPA capabilities");
520ba1768c4SMatan Azrad 		vdpa_attr->valid = 0;
521ba1768c4SMatan Azrad 	} else {
522ba1768c4SMatan Azrad 		vdpa_attr->valid = 1;
523ba1768c4SMatan Azrad 		vdpa_attr->desc_tunnel_offload_type =
524ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
525ba1768c4SMatan Azrad 				 desc_tunnel_offload_type);
526ba1768c4SMatan Azrad 		vdpa_attr->eth_frame_offload_type =
527ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
528ba1768c4SMatan Azrad 				 eth_frame_offload_type);
529ba1768c4SMatan Azrad 		vdpa_attr->virtio_version_1_0 =
530ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
531ba1768c4SMatan Azrad 				 virtio_version_1_0);
532ba1768c4SMatan Azrad 		vdpa_attr->tso_ipv4 = MLX5_GET(virtio_emulation_cap, hcattr,
533ba1768c4SMatan Azrad 					       tso_ipv4);
534ba1768c4SMatan Azrad 		vdpa_attr->tso_ipv6 = MLX5_GET(virtio_emulation_cap, hcattr,
535ba1768c4SMatan Azrad 					       tso_ipv6);
536ba1768c4SMatan Azrad 		vdpa_attr->tx_csum = MLX5_GET(virtio_emulation_cap, hcattr,
537ba1768c4SMatan Azrad 					      tx_csum);
538ba1768c4SMatan Azrad 		vdpa_attr->rx_csum = MLX5_GET(virtio_emulation_cap, hcattr,
539ba1768c4SMatan Azrad 					      rx_csum);
540ba1768c4SMatan Azrad 		vdpa_attr->event_mode = MLX5_GET(virtio_emulation_cap, hcattr,
541ba1768c4SMatan Azrad 						 event_mode);
542ba1768c4SMatan Azrad 		vdpa_attr->virtio_queue_type =
543ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
544ba1768c4SMatan Azrad 				 virtio_queue_type);
545ba1768c4SMatan Azrad 		vdpa_attr->log_doorbell_stride =
546ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
547ba1768c4SMatan Azrad 				 log_doorbell_stride);
548ba1768c4SMatan Azrad 		vdpa_attr->log_doorbell_bar_size =
549ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
550ba1768c4SMatan Azrad 				 log_doorbell_bar_size);
551ba1768c4SMatan Azrad 		vdpa_attr->doorbell_bar_offset =
552ba1768c4SMatan Azrad 			MLX5_GET64(virtio_emulation_cap, hcattr,
553ba1768c4SMatan Azrad 				   doorbell_bar_offset);
554ba1768c4SMatan Azrad 		vdpa_attr->max_num_virtio_queues =
555ba1768c4SMatan Azrad 			MLX5_GET(virtio_emulation_cap, hcattr,
556ba1768c4SMatan Azrad 				 max_num_virtio_queues);
5578712c80aSMatan Azrad 		vdpa_attr->umems[0].a = MLX5_GET(virtio_emulation_cap, hcattr,
558ba1768c4SMatan Azrad 						 umem_1_buffer_param_a);
5598712c80aSMatan Azrad 		vdpa_attr->umems[0].b = MLX5_GET(virtio_emulation_cap, hcattr,
560ba1768c4SMatan Azrad 						 umem_1_buffer_param_b);
5618712c80aSMatan Azrad 		vdpa_attr->umems[1].a = MLX5_GET(virtio_emulation_cap, hcattr,
562ba1768c4SMatan Azrad 						 umem_2_buffer_param_a);
5638712c80aSMatan Azrad 		vdpa_attr->umems[1].b = MLX5_GET(virtio_emulation_cap, hcattr,
5648712c80aSMatan Azrad 						 umem_2_buffer_param_b);
5658712c80aSMatan Azrad 		vdpa_attr->umems[2].a = MLX5_GET(virtio_emulation_cap, hcattr,
566ba1768c4SMatan Azrad 						 umem_3_buffer_param_a);
5678712c80aSMatan Azrad 		vdpa_attr->umems[2].b = MLX5_GET(virtio_emulation_cap, hcattr,
568ba1768c4SMatan Azrad 						 umem_3_buffer_param_b);
569ba1768c4SMatan Azrad 	}
570ba1768c4SMatan Azrad }
571ba1768c4SMatan Azrad 
57238119ebeSBing Zhao int
57338119ebeSBing Zhao mlx5_devx_cmd_query_parse_samples(struct mlx5_devx_obj *flex_obj,
57438119ebeSBing Zhao 				  uint32_t ids[], uint32_t num)
57538119ebeSBing Zhao {
57638119ebeSBing Zhao 	uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0};
57738119ebeSBing Zhao 	uint32_t out[MLX5_ST_SZ_DW(create_flex_parser_out)] = {0};
57838119ebeSBing Zhao 	void *hdr = MLX5_ADDR_OF(create_flex_parser_out, in, hdr);
57938119ebeSBing Zhao 	void *flex = MLX5_ADDR_OF(create_flex_parser_out, out, flex);
58038119ebeSBing Zhao 	void *sample = MLX5_ADDR_OF(parse_graph_flex, flex, sample_table);
58138119ebeSBing Zhao 	int ret;
58238119ebeSBing Zhao 	uint32_t idx = 0;
58338119ebeSBing Zhao 	uint32_t i;
58438119ebeSBing Zhao 
58538119ebeSBing Zhao 	if (num > MLX5_GRAPH_NODE_SAMPLE_NUM) {
58638119ebeSBing Zhao 		rte_errno = EINVAL;
58738119ebeSBing Zhao 		DRV_LOG(ERR, "Too many sample IDs to be fetched.");
58838119ebeSBing Zhao 		return -rte_errno;
58938119ebeSBing Zhao 	}
59038119ebeSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
59138119ebeSBing Zhao 		 MLX5_CMD_OP_QUERY_GENERAL_OBJECT);
59238119ebeSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
59338119ebeSBing Zhao 		 MLX5_GENERAL_OBJ_TYPE_FLEX_PARSE_GRAPH);
59438119ebeSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, flex_obj->id);
59538119ebeSBing Zhao 	ret = mlx5_glue->devx_obj_query(flex_obj->obj, in, sizeof(in),
59638119ebeSBing Zhao 					out, sizeof(out));
59738119ebeSBing Zhao 	if (ret) {
59838119ebeSBing Zhao 		rte_errno = ret;
59938119ebeSBing Zhao 		DRV_LOG(ERR, "Failed to query sample IDs with object %p.",
60038119ebeSBing Zhao 			(void *)flex_obj);
60138119ebeSBing Zhao 		return -rte_errno;
60238119ebeSBing Zhao 	}
60338119ebeSBing Zhao 	for (i = 0; i < MLX5_GRAPH_NODE_SAMPLE_NUM; i++) {
60438119ebeSBing Zhao 		void *s_off = (void *)((char *)sample + i *
60538119ebeSBing Zhao 			      MLX5_ST_SZ_BYTES(parse_graph_flow_match_sample));
60638119ebeSBing Zhao 		uint32_t en;
60738119ebeSBing Zhao 
60838119ebeSBing Zhao 		en = MLX5_GET(parse_graph_flow_match_sample, s_off,
60938119ebeSBing Zhao 			      flow_match_sample_en);
61038119ebeSBing Zhao 		if (!en)
61138119ebeSBing Zhao 			continue;
61238119ebeSBing Zhao 		ids[idx++] = MLX5_GET(parse_graph_flow_match_sample, s_off,
61338119ebeSBing Zhao 				  flow_match_sample_field_id);
61438119ebeSBing Zhao 	}
61538119ebeSBing Zhao 	if (num != idx) {
61638119ebeSBing Zhao 		rte_errno = EINVAL;
61738119ebeSBing Zhao 		DRV_LOG(ERR, "Number of sample IDs are not as expected.");
61838119ebeSBing Zhao 		return -rte_errno;
61938119ebeSBing Zhao 	}
62038119ebeSBing Zhao 	return ret;
62138119ebeSBing Zhao }
62238119ebeSBing Zhao 
62338119ebeSBing Zhao struct mlx5_devx_obj *
62438119ebeSBing Zhao mlx5_devx_cmd_create_flex_parser(void *ctx,
62538119ebeSBing Zhao 				 struct mlx5_devx_graph_node_attr *data)
62638119ebeSBing Zhao {
62738119ebeSBing Zhao 	uint32_t in[MLX5_ST_SZ_DW(create_flex_parser_in)] = {0};
62838119ebeSBing Zhao 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
62938119ebeSBing Zhao 	void *hdr = MLX5_ADDR_OF(create_flex_parser_in, in, hdr);
63038119ebeSBing Zhao 	void *flex = MLX5_ADDR_OF(create_flex_parser_in, in, flex);
63138119ebeSBing Zhao 	void *sample = MLX5_ADDR_OF(parse_graph_flex, flex, sample_table);
63238119ebeSBing Zhao 	void *in_arc = MLX5_ADDR_OF(parse_graph_flex, flex, input_arc);
63338119ebeSBing Zhao 	void *out_arc = MLX5_ADDR_OF(parse_graph_flex, flex, output_arc);
634f84d733cSMichael Baum 	struct mlx5_devx_obj *parse_flex_obj = mlx5_malloc
635f84d733cSMichael Baum 		     (MLX5_MEM_ZERO, sizeof(*parse_flex_obj), 0, SOCKET_ID_ANY);
63638119ebeSBing Zhao 	uint32_t i;
63738119ebeSBing Zhao 
63838119ebeSBing Zhao 	if (!parse_flex_obj) {
639f84d733cSMichael Baum 		DRV_LOG(ERR, "Failed to allocate flex parser data.");
64038119ebeSBing Zhao 		rte_errno = ENOMEM;
64138119ebeSBing Zhao 		return NULL;
64238119ebeSBing Zhao 	}
64338119ebeSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
64438119ebeSBing Zhao 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
64538119ebeSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
64638119ebeSBing Zhao 		 MLX5_GENERAL_OBJ_TYPE_FLEX_PARSE_GRAPH);
64738119ebeSBing Zhao 	MLX5_SET(parse_graph_flex, flex, header_length_mode,
64838119ebeSBing Zhao 		 data->header_length_mode);
649*b28025baSGregory Etelson 	MLX5_SET64(parse_graph_flex, flex, modify_field_select,
650*b28025baSGregory Etelson 		   data->modify_field_select);
65138119ebeSBing Zhao 	MLX5_SET(parse_graph_flex, flex, header_length_base_value,
65238119ebeSBing Zhao 		 data->header_length_base_value);
65338119ebeSBing Zhao 	MLX5_SET(parse_graph_flex, flex, header_length_field_offset,
65438119ebeSBing Zhao 		 data->header_length_field_offset);
65538119ebeSBing Zhao 	MLX5_SET(parse_graph_flex, flex, header_length_field_shift,
65638119ebeSBing Zhao 		 data->header_length_field_shift);
657*b28025baSGregory Etelson 	MLX5_SET(parse_graph_flex, flex, next_header_field_offset,
658*b28025baSGregory Etelson 		 data->next_header_field_offset);
659*b28025baSGregory Etelson 	MLX5_SET(parse_graph_flex, flex, next_header_field_size,
660*b28025baSGregory Etelson 		 data->next_header_field_size);
66138119ebeSBing Zhao 	MLX5_SET(parse_graph_flex, flex, header_length_field_mask,
66238119ebeSBing Zhao 		 data->header_length_field_mask);
66338119ebeSBing Zhao 	for (i = 0; i < MLX5_GRAPH_NODE_SAMPLE_NUM; i++) {
66438119ebeSBing Zhao 		struct mlx5_devx_match_sample_attr *s = &data->sample[i];
66538119ebeSBing Zhao 		void *s_off = (void *)((char *)sample + i *
66638119ebeSBing Zhao 			      MLX5_ST_SZ_BYTES(parse_graph_flow_match_sample));
66738119ebeSBing Zhao 
66838119ebeSBing Zhao 		if (!s->flow_match_sample_en)
66938119ebeSBing Zhao 			continue;
67038119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
67138119ebeSBing Zhao 			 flow_match_sample_en, !!s->flow_match_sample_en);
67238119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
67338119ebeSBing Zhao 			 flow_match_sample_field_offset,
67438119ebeSBing Zhao 			 s->flow_match_sample_field_offset);
67538119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
67638119ebeSBing Zhao 			 flow_match_sample_offset_mode,
67738119ebeSBing Zhao 			 s->flow_match_sample_offset_mode);
67838119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
67938119ebeSBing Zhao 			 flow_match_sample_field_offset_mask,
68038119ebeSBing Zhao 			 s->flow_match_sample_field_offset_mask);
68138119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
68238119ebeSBing Zhao 			 flow_match_sample_field_offset_shift,
68338119ebeSBing Zhao 			 s->flow_match_sample_field_offset_shift);
68438119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
68538119ebeSBing Zhao 			 flow_match_sample_field_base_offset,
68638119ebeSBing Zhao 			 s->flow_match_sample_field_base_offset);
68738119ebeSBing Zhao 		MLX5_SET(parse_graph_flow_match_sample, s_off,
68838119ebeSBing Zhao 			 flow_match_sample_tunnel_mode,
68938119ebeSBing Zhao 			 s->flow_match_sample_tunnel_mode);
69038119ebeSBing Zhao 	}
69138119ebeSBing Zhao 	for (i = 0; i < MLX5_GRAPH_NODE_ARC_NUM; i++) {
69238119ebeSBing Zhao 		struct mlx5_devx_graph_arc_attr *ia = &data->in[i];
69338119ebeSBing Zhao 		struct mlx5_devx_graph_arc_attr *oa = &data->out[i];
69438119ebeSBing Zhao 		void *in_off = (void *)((char *)in_arc + i *
69538119ebeSBing Zhao 			      MLX5_ST_SZ_BYTES(parse_graph_arc));
69638119ebeSBing Zhao 		void *out_off = (void *)((char *)out_arc + i *
69738119ebeSBing Zhao 			      MLX5_ST_SZ_BYTES(parse_graph_arc));
69838119ebeSBing Zhao 
69938119ebeSBing Zhao 		if (ia->arc_parse_graph_node != 0) {
70038119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, in_off,
70138119ebeSBing Zhao 				 compare_condition_value,
70238119ebeSBing Zhao 				 ia->compare_condition_value);
70338119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, in_off, start_inner_tunnel,
70438119ebeSBing Zhao 				 ia->start_inner_tunnel);
70538119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, in_off, arc_parse_graph_node,
70638119ebeSBing Zhao 				 ia->arc_parse_graph_node);
70738119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, in_off,
70838119ebeSBing Zhao 				 parse_graph_node_handle,
70938119ebeSBing Zhao 				 ia->parse_graph_node_handle);
71038119ebeSBing Zhao 		}
71138119ebeSBing Zhao 		if (oa->arc_parse_graph_node != 0) {
71238119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, out_off,
71338119ebeSBing Zhao 				 compare_condition_value,
71438119ebeSBing Zhao 				 oa->compare_condition_value);
71538119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, out_off, start_inner_tunnel,
71638119ebeSBing Zhao 				 oa->start_inner_tunnel);
71738119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, out_off, arc_parse_graph_node,
71838119ebeSBing Zhao 				 oa->arc_parse_graph_node);
71938119ebeSBing Zhao 			MLX5_SET(parse_graph_arc, out_off,
72038119ebeSBing Zhao 				 parse_graph_node_handle,
72138119ebeSBing Zhao 				 oa->parse_graph_node_handle);
72238119ebeSBing Zhao 		}
72338119ebeSBing Zhao 	}
72438119ebeSBing Zhao 	parse_flex_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
72538119ebeSBing Zhao 							 out, sizeof(out));
72638119ebeSBing Zhao 	if (!parse_flex_obj->obj) {
72738119ebeSBing Zhao 		rte_errno = errno;
72838119ebeSBing Zhao 		DRV_LOG(ERR, "Failed to create FLEX PARSE GRAPH object "
72938119ebeSBing Zhao 			"by using DevX.");
73066914d19SSuanming Mou 		mlx5_free(parse_flex_obj);
73138119ebeSBing Zhao 		return NULL;
73238119ebeSBing Zhao 	}
73338119ebeSBing Zhao 	parse_flex_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
73438119ebeSBing Zhao 	return parse_flex_obj;
73538119ebeSBing Zhao }
73638119ebeSBing Zhao 
7370f250a4bSGregory Etelson static int
73865be2ca6SGregory Etelson mlx5_devx_cmd_query_hca_parse_graph_node_cap
73965be2ca6SGregory Etelson 	(void *ctx, struct mlx5_hca_flex_attr *attr)
74065be2ca6SGregory Etelson {
74165be2ca6SGregory Etelson 	uint32_t in[MLX5_ST_SZ_DW(query_hca_cap_in)];
74265be2ca6SGregory Etelson 	uint32_t out[MLX5_ST_SZ_DW(query_hca_cap_out)];
74365be2ca6SGregory Etelson 	void *hcattr;
74465be2ca6SGregory Etelson 	int rc;
74565be2ca6SGregory Etelson 
74665be2ca6SGregory Etelson 	hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
74765be2ca6SGregory Etelson 			MLX5_GET_HCA_CAP_OP_MOD_PARSE_GRAPH_NODE_CAP |
74865be2ca6SGregory Etelson 			MLX5_HCA_CAP_OPMOD_GET_CUR);
74965be2ca6SGregory Etelson 	if (!hcattr)
75065be2ca6SGregory Etelson 		return rc;
75165be2ca6SGregory Etelson 	attr->node_in = MLX5_GET(parse_graph_node_cap, hcattr, node_in);
75265be2ca6SGregory Etelson 	attr->node_out = MLX5_GET(parse_graph_node_cap, hcattr, node_out);
75365be2ca6SGregory Etelson 	attr->header_length_mode = MLX5_GET(parse_graph_node_cap, hcattr,
75465be2ca6SGregory Etelson 					    header_length_mode);
75565be2ca6SGregory Etelson 	attr->sample_offset_mode = MLX5_GET(parse_graph_node_cap, hcattr,
75665be2ca6SGregory Etelson 					    sample_offset_mode);
75765be2ca6SGregory Etelson 	attr->max_num_arc_in = MLX5_GET(parse_graph_node_cap, hcattr,
75865be2ca6SGregory Etelson 					max_num_arc_in);
75965be2ca6SGregory Etelson 	attr->max_num_arc_out = MLX5_GET(parse_graph_node_cap, hcattr,
76065be2ca6SGregory Etelson 					 max_num_arc_out);
76165be2ca6SGregory Etelson 	attr->max_num_sample = MLX5_GET(parse_graph_node_cap, hcattr,
76265be2ca6SGregory Etelson 					max_num_sample);
76365be2ca6SGregory Etelson 	attr->sample_id_in_out = MLX5_GET(parse_graph_node_cap, hcattr,
76465be2ca6SGregory Etelson 					  sample_id_in_out);
76565be2ca6SGregory Etelson 	attr->max_base_header_length = MLX5_GET(parse_graph_node_cap, hcattr,
76665be2ca6SGregory Etelson 						max_base_header_length);
76765be2ca6SGregory Etelson 	attr->max_sample_base_offset = MLX5_GET(parse_graph_node_cap, hcattr,
76865be2ca6SGregory Etelson 						max_sample_base_offset);
76965be2ca6SGregory Etelson 	attr->max_next_header_offset = MLX5_GET(parse_graph_node_cap, hcattr,
77065be2ca6SGregory Etelson 						max_next_header_offset);
77165be2ca6SGregory Etelson 	attr->header_length_mask_width = MLX5_GET(parse_graph_node_cap, hcattr,
77265be2ca6SGregory Etelson 						  header_length_mask_width);
77365be2ca6SGregory Etelson 	/* Get the max supported samples from HCA CAP 2 */
77465be2ca6SGregory Etelson 	hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
77565be2ca6SGregory Etelson 			MLX5_GET_HCA_CAP_OP_MOD_GENERAL_DEVICE_2 |
77665be2ca6SGregory Etelson 			MLX5_HCA_CAP_OPMOD_GET_CUR);
77765be2ca6SGregory Etelson 	if (!hcattr)
77865be2ca6SGregory Etelson 		return rc;
77965be2ca6SGregory Etelson 	attr->max_num_prog_sample =
78065be2ca6SGregory Etelson 		MLX5_GET(cmd_hca_cap_2, hcattr,	max_num_prog_sample_field);
78165be2ca6SGregory Etelson 	return 0;
78265be2ca6SGregory Etelson }
78365be2ca6SGregory Etelson 
78465be2ca6SGregory Etelson static int
7850f250a4bSGregory Etelson mlx5_devx_query_pkt_integrity_match(void *hcattr)
7860f250a4bSGregory Etelson {
7870f250a4bSGregory Etelson 	return MLX5_GET(flow_table_nic_cap, hcattr,
7880f250a4bSGregory Etelson 			ft_field_support_2_nic_receive.inner_l3_ok) &&
7890f250a4bSGregory Etelson 	       MLX5_GET(flow_table_nic_cap, hcattr,
7900f250a4bSGregory Etelson 			ft_field_support_2_nic_receive.inner_l4_ok) &&
7910f250a4bSGregory Etelson 	       MLX5_GET(flow_table_nic_cap, hcattr,
7920f250a4bSGregory Etelson 			ft_field_support_2_nic_receive.outer_l3_ok) &&
7930f250a4bSGregory Etelson 	       MLX5_GET(flow_table_nic_cap, hcattr,
7940f250a4bSGregory Etelson 			ft_field_support_2_nic_receive.outer_l4_ok) &&
7950f250a4bSGregory Etelson 	       MLX5_GET(flow_table_nic_cap, hcattr,
7960f250a4bSGregory Etelson 			ft_field_support_2_nic_receive
7970f250a4bSGregory Etelson 				.inner_ipv4_checksum_ok) &&
7980f250a4bSGregory Etelson 	       MLX5_GET(flow_table_nic_cap, hcattr,
7990f250a4bSGregory Etelson 			ft_field_support_2_nic_receive.inner_l4_checksum_ok) &&
8000f250a4bSGregory Etelson 	       MLX5_GET(flow_table_nic_cap, hcattr,
8010f250a4bSGregory Etelson 			ft_field_support_2_nic_receive
8020f250a4bSGregory Etelson 				.outer_ipv4_checksum_ok) &&
8030f250a4bSGregory Etelson 	       MLX5_GET(flow_table_nic_cap, hcattr,
8040f250a4bSGregory Etelson 			ft_field_support_2_nic_receive.outer_l4_checksum_ok);
8050f250a4bSGregory Etelson }
8060f250a4bSGregory Etelson 
807ba1768c4SMatan Azrad /**
8087b4f1e6bSMatan Azrad  * Query HCA attributes.
8097b4f1e6bSMatan Azrad  * Using those attributes we can check on run time if the device
8107b4f1e6bSMatan Azrad  * is having the required capabilities.
8117b4f1e6bSMatan Azrad  *
8127b4f1e6bSMatan Azrad  * @param[in] ctx
813e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
8147b4f1e6bSMatan Azrad  * @param[out] attr
8157b4f1e6bSMatan Azrad  *   Attributes device values.
8167b4f1e6bSMatan Azrad  *
8177b4f1e6bSMatan Azrad  * @return
8187b4f1e6bSMatan Azrad  *   0 on success, a negative value otherwise.
8197b4f1e6bSMatan Azrad  */
8207b4f1e6bSMatan Azrad int
821e09d350eSOphir Munk mlx5_devx_cmd_query_hca_attr(void *ctx,
8227b4f1e6bSMatan Azrad 			     struct mlx5_hca_attr *attr)
8237b4f1e6bSMatan Azrad {
8247b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_hca_cap_in)] = {0};
8257b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_hca_cap_out)] = {0};
826876d4702SDekel Peled 	uint64_t general_obj_types_supported = 0;
8279c410b28SViacheslav Ovsiienko 	void *hcattr;
8289c410b28SViacheslav Ovsiienko 	int rc, i;
8297b4f1e6bSMatan Azrad 
8309c410b28SViacheslav Ovsiienko 	hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
8317b4f1e6bSMatan Azrad 			MLX5_GET_HCA_CAP_OP_MOD_GENERAL_DEVICE |
8327b4f1e6bSMatan Azrad 			MLX5_HCA_CAP_OPMOD_GET_CUR);
8339c410b28SViacheslav Ovsiienko 	if (!hcattr)
8349c410b28SViacheslav Ovsiienko 		return rc;
8357b4f1e6bSMatan Azrad 	attr->flow_counter_bulk_alloc_bitmap =
8367b4f1e6bSMatan Azrad 			MLX5_GET(cmd_hca_cap, hcattr, flow_counter_bulk_alloc);
8377b4f1e6bSMatan Azrad 	attr->flow_counters_dump = MLX5_GET(cmd_hca_cap, hcattr,
8387b4f1e6bSMatan Azrad 					    flow_counters_dump);
8392d3c670cSMatan Azrad 	attr->log_max_rqt_size = MLX5_GET(cmd_hca_cap, hcattr,
8402d3c670cSMatan Azrad 					  log_max_rqt_size);
8417b4f1e6bSMatan Azrad 	attr->eswitch_manager = MLX5_GET(cmd_hca_cap, hcattr, eswitch_manager);
8427b4f1e6bSMatan Azrad 	attr->hairpin = MLX5_GET(cmd_hca_cap, hcattr, hairpin);
8437b4f1e6bSMatan Azrad 	attr->log_max_hairpin_queues = MLX5_GET(cmd_hca_cap, hcattr,
8447b4f1e6bSMatan Azrad 						log_max_hairpin_queues);
8457b4f1e6bSMatan Azrad 	attr->log_max_hairpin_wq_data_sz = MLX5_GET(cmd_hca_cap, hcattr,
8467b4f1e6bSMatan Azrad 						    log_max_hairpin_wq_data_sz);
8477b4f1e6bSMatan Azrad 	attr->log_max_hairpin_num_packets = MLX5_GET
8487b4f1e6bSMatan Azrad 		(cmd_hca_cap, hcattr, log_min_hairpin_wq_data_sz);
8497b4f1e6bSMatan Azrad 	attr->vhca_id = MLX5_GET(cmd_hca_cap, hcattr, vhca_id);
850ffd5b302SShiri Kuzin 	attr->relaxed_ordering_write = MLX5_GET(cmd_hca_cap, hcattr,
851ffd5b302SShiri Kuzin 						relaxed_ordering_write);
852ffd5b302SShiri Kuzin 	attr->relaxed_ordering_read = MLX5_GET(cmd_hca_cap, hcattr,
853ffd5b302SShiri Kuzin 					       relaxed_ordering_read);
854972a1bf8SViacheslav Ovsiienko 	attr->access_register_user = MLX5_GET(cmd_hca_cap, hcattr,
855972a1bf8SViacheslav Ovsiienko 					      access_register_user);
8567b4f1e6bSMatan Azrad 	attr->eth_net_offloads = MLX5_GET(cmd_hca_cap, hcattr,
8577b4f1e6bSMatan Azrad 					  eth_net_offloads);
8587b4f1e6bSMatan Azrad 	attr->eth_virt = MLX5_GET(cmd_hca_cap, hcattr, eth_virt);
8597b4f1e6bSMatan Azrad 	attr->flex_parser_protocols = MLX5_GET(cmd_hca_cap, hcattr,
8607b4f1e6bSMatan Azrad 					       flex_parser_protocols);
8611324ff18SShiri Kuzin 	attr->max_geneve_tlv_options = MLX5_GET(cmd_hca_cap, hcattr,
8621324ff18SShiri Kuzin 			max_geneve_tlv_options);
8631324ff18SShiri Kuzin 	attr->max_geneve_tlv_option_data_len = MLX5_GET(cmd_hca_cap, hcattr,
8641324ff18SShiri Kuzin 			max_geneve_tlv_option_data_len);
8657b4f1e6bSMatan Azrad 	attr->qos.sup = MLX5_GET(cmd_hca_cap, hcattr, qos);
8665b9e24aeSLi Zhang 	attr->qos.flow_meter_aso_sup = !!(MLX5_GET64(cmd_hca_cap, hcattr,
8675b9e24aeSLi Zhang 					 general_obj_types) &
8685b9e24aeSLi Zhang 			      MLX5_GENERAL_OBJ_TYPES_CAP_FLOW_METER_ASO);
869ba1768c4SMatan Azrad 	attr->vdpa.valid = !!(MLX5_GET64(cmd_hca_cap, hcattr,
870ba1768c4SMatan Azrad 					 general_obj_types) &
871ba1768c4SMatan Azrad 			      MLX5_GENERAL_OBJ_TYPES_CAP_VIRTQ_NET_Q);
872796ae7bbSMatan Azrad 	attr->vdpa.queue_counters_valid = !!(MLX5_GET64(cmd_hca_cap, hcattr,
873796ae7bbSMatan Azrad 							general_obj_types) &
874796ae7bbSMatan Azrad 				  MLX5_GENERAL_OBJ_TYPES_CAP_VIRTIO_Q_COUNTERS);
87538119ebeSBing Zhao 	attr->parse_graph_flex_node = !!(MLX5_GET64(cmd_hca_cap, hcattr,
87638119ebeSBing Zhao 					 general_obj_types) &
87738119ebeSBing Zhao 			      MLX5_GENERAL_OBJ_TYPES_CAP_PARSE_GRAPH_FLEX_NODE);
87879a7e409SViacheslav Ovsiienko 	attr->wqe_index_ignore = MLX5_GET(cmd_hca_cap, hcattr,
87979a7e409SViacheslav Ovsiienko 					  wqe_index_ignore_cap);
88079a7e409SViacheslav Ovsiienko 	attr->cross_channel = MLX5_GET(cmd_hca_cap, hcattr, cd);
88179a7e409SViacheslav Ovsiienko 	attr->non_wire_sq = MLX5_GET(cmd_hca_cap, hcattr, non_wire_sq);
88279a7e409SViacheslav Ovsiienko 	attr->log_max_static_sq_wq = MLX5_GET(cmd_hca_cap, hcattr,
88379a7e409SViacheslav Ovsiienko 					      log_max_static_sq_wq);
8841cbdad1bSXueming Li 	attr->num_lag_ports = MLX5_GET(cmd_hca_cap, hcattr, num_lag_ports);
88579a7e409SViacheslav Ovsiienko 	attr->dev_freq_khz = MLX5_GET(cmd_hca_cap, hcattr,
88679a7e409SViacheslav Ovsiienko 				      device_frequency_khz);
88791f7338eSSuanming Mou 	attr->scatter_fcs_w_decap_disable =
88891f7338eSSuanming Mou 		MLX5_GET(cmd_hca_cap, hcattr, scatter_fcs_w_decap_disable);
889569ffbc9SViacheslav Ovsiienko 	attr->roce = MLX5_GET(cmd_hca_cap, hcattr, roce);
890569ffbc9SViacheslav Ovsiienko 	attr->rq_ts_format = MLX5_GET(cmd_hca_cap, hcattr, rq_ts_format);
891569ffbc9SViacheslav Ovsiienko 	attr->sq_ts_format = MLX5_GET(cmd_hca_cap, hcattr, sq_ts_format);
89296f85ec4SDong Zhou 	attr->steering_format_version =
89396f85ec4SDong Zhou 		MLX5_GET(cmd_hca_cap, hcattr, steering_format_version);
8942044860eSAdy Agbarih 	attr->regexp_params = MLX5_GET(cmd_hca_cap, hcattr, regexp_params);
8952044860eSAdy Agbarih 	attr->regexp_version = MLX5_GET(cmd_hca_cap, hcattr, regexp_version);
896cfc672a9SOri Kam 	attr->regexp_num_of_engines = MLX5_GET(cmd_hca_cap, hcattr,
897cfc672a9SOri Kam 					       regexp_num_of_engines);
898876d4702SDekel Peled 	/* Read the general_obj_types bitmap and extract the relevant bits. */
899876d4702SDekel Peled 	general_obj_types_supported = MLX5_GET64(cmd_hca_cap, hcattr,
900876d4702SDekel Peled 						 general_obj_types);
901876d4702SDekel Peled 	attr->vdpa.valid = !!(general_obj_types_supported &
902876d4702SDekel Peled 			      MLX5_GENERAL_OBJ_TYPES_CAP_VIRTQ_NET_Q);
903876d4702SDekel Peled 	attr->vdpa.queue_counters_valid =
904876d4702SDekel Peled 			!!(general_obj_types_supported &
905876d4702SDekel Peled 			   MLX5_GENERAL_OBJ_TYPES_CAP_VIRTIO_Q_COUNTERS);
906876d4702SDekel Peled 	attr->parse_graph_flex_node =
907876d4702SDekel Peled 			!!(general_obj_types_supported &
908876d4702SDekel Peled 			   MLX5_GENERAL_OBJ_TYPES_CAP_PARSE_GRAPH_FLEX_NODE);
909876d4702SDekel Peled 	attr->flow_hit_aso = !!(general_obj_types_supported &
91001b8b5b6SDekel Peled 				MLX5_GENERAL_OBJ_TYPES_CAP_FLOW_HIT_ASO);
911876d4702SDekel Peled 	attr->geneve_tlv_opt = !!(general_obj_types_supported &
9121324ff18SShiri Kuzin 				  MLX5_GENERAL_OBJ_TYPES_CAP_GENEVE_TLV_OPT);
913178d8c50SDekel Peled 	attr->dek = !!(general_obj_types_supported &
914178d8c50SDekel Peled 		       MLX5_GENERAL_OBJ_TYPES_CAP_DEK);
91521ca2494SDekel Peled 	attr->import_kek = !!(general_obj_types_supported &
91621ca2494SDekel Peled 			      MLX5_GENERAL_OBJ_TYPES_CAP_IMPORT_KEK);
917abda4fd9SDekel Peled 	attr->credential = !!(general_obj_types_supported &
918abda4fd9SDekel Peled 			      MLX5_GENERAL_OBJ_TYPES_CAP_CREDENTIAL);
91938e4780bSDekel Peled 	attr->crypto_login = !!(general_obj_types_supported &
92038e4780bSDekel Peled 				MLX5_GENERAL_OBJ_TYPES_CAP_CRYPTO_LOGIN);
921876d4702SDekel Peled 	/* Add reading of other GENERAL_OBJ_TYPES_CAP bits above this line. */
92204223e45STal Shnaiderman 	attr->log_max_cq = MLX5_GET(cmd_hca_cap, hcattr, log_max_cq);
92304223e45STal Shnaiderman 	attr->log_max_qp = MLX5_GET(cmd_hca_cap, hcattr, log_max_qp);
92404223e45STal Shnaiderman 	attr->log_max_cq_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_cq_sz);
92504223e45STal Shnaiderman 	attr->log_max_qp_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_qp_sz);
92604223e45STal Shnaiderman 	attr->log_max_mrw_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_mrw_sz);
92704223e45STal Shnaiderman 	attr->log_max_pd = MLX5_GET(cmd_hca_cap, hcattr, log_max_pd);
92804223e45STal Shnaiderman 	attr->log_max_srq = MLX5_GET(cmd_hca_cap, hcattr, log_max_srq);
92904223e45STal Shnaiderman 	attr->log_max_srq_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_srq_sz);
930efa6a7e2SJiawei Wang 	attr->reg_c_preserve =
931efa6a7e2SJiawei Wang 		MLX5_GET(cmd_hca_cap, hcattr, reg_c_preserve);
932cbc4c13aSRaja Zidane 	attr->mmo_regex_qp_en = MLX5_GET(cmd_hca_cap, hcattr, regexp_mmo_qp);
933cbc4c13aSRaja Zidane 	attr->mmo_regex_sq_en = MLX5_GET(cmd_hca_cap, hcattr, regexp_mmo_sq);
934cbc4c13aSRaja Zidane 	attr->mmo_dma_sq_en = MLX5_GET(cmd_hca_cap, hcattr, dma_mmo_sq);
935cbc4c13aSRaja Zidane 	attr->mmo_compress_sq_en = MLX5_GET(cmd_hca_cap, hcattr,
936cbc4c13aSRaja Zidane 			compress_mmo_sq);
937cbc4c13aSRaja Zidane 	attr->mmo_decompress_sq_en = MLX5_GET(cmd_hca_cap, hcattr,
938cbc4c13aSRaja Zidane 			decompress_mmo_sq);
939cbc4c13aSRaja Zidane 	attr->mmo_dma_qp_en = MLX5_GET(cmd_hca_cap, hcattr, dma_mmo_qp);
940cbc4c13aSRaja Zidane 	attr->mmo_compress_qp_en = MLX5_GET(cmd_hca_cap, hcattr,
941cbc4c13aSRaja Zidane 			compress_mmo_qp);
942cbc4c13aSRaja Zidane 	attr->mmo_decompress_qp_en = MLX5_GET(cmd_hca_cap, hcattr,
943cbc4c13aSRaja Zidane 			decompress_mmo_qp);
944ae5c165bSMatan Azrad 	attr->compress_min_block_size = MLX5_GET(cmd_hca_cap, hcattr,
945ae5c165bSMatan Azrad 						 compress_min_block_size);
946ae5c165bSMatan Azrad 	attr->log_max_mmo_dma = MLX5_GET(cmd_hca_cap, hcattr, log_dma_mmo_size);
947ae5c165bSMatan Azrad 	attr->log_max_mmo_compress = MLX5_GET(cmd_hca_cap, hcattr,
948ae5c165bSMatan Azrad 					      log_compress_mmo_size);
949ae5c165bSMatan Azrad 	attr->log_max_mmo_decompress = MLX5_GET(cmd_hca_cap, hcattr,
950ae5c165bSMatan Azrad 						log_decompress_mmo_size);
9513d3f4e6dSAlexander Kozyrev 	attr->cqe_compression = MLX5_GET(cmd_hca_cap, hcattr, cqe_compression);
9523d3f4e6dSAlexander Kozyrev 	attr->mini_cqe_resp_flow_tag = MLX5_GET(cmd_hca_cap, hcattr,
9533d3f4e6dSAlexander Kozyrev 						mini_cqe_resp_flow_tag);
9543d3f4e6dSAlexander Kozyrev 	attr->mini_cqe_resp_l3_l4_tag = MLX5_GET(cmd_hca_cap, hcattr,
9553d3f4e6dSAlexander Kozyrev 						 mini_cqe_resp_l3_l4_tag);
956f2054291SSuanming Mou 	attr->umr_indirect_mkey_disabled =
957f2054291SSuanming Mou 		MLX5_GET(cmd_hca_cap, hcattr, umr_indirect_mkey_disabled);
958f2054291SSuanming Mou 	attr->umr_modify_entity_size_disabled =
959f2054291SSuanming Mou 		MLX5_GET(cmd_hca_cap, hcattr, umr_modify_entity_size_disabled);
960f7d1f11cSDekel Peled 	attr->crypto = MLX5_GET(cmd_hca_cap, hcattr, crypto);
961f7d1f11cSDekel Peled 	if (attr->crypto)
962f7d1f11cSDekel Peled 		attr->aes_xts = MLX5_GET(cmd_hca_cap, hcattr, aes_xts);
9630c6285b7SBing Zhao 	attr->ct_offload = !!(MLX5_GET64(cmd_hca_cap, hcattr,
9640c6285b7SBing Zhao 					 general_obj_types) &
9650c6285b7SBing Zhao 			      MLX5_GENERAL_OBJ_TYPES_CAP_CONN_TRACK_OFFLOAD);
9667b4f1e6bSMatan Azrad 	if (attr->qos.sup) {
9679c410b28SViacheslav Ovsiienko 		hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
9687b4f1e6bSMatan Azrad 				MLX5_GET_HCA_CAP_OP_MOD_QOS_CAP |
9697b4f1e6bSMatan Azrad 				MLX5_HCA_CAP_OPMOD_GET_CUR);
9709c410b28SViacheslav Ovsiienko 		if (!hcattr) {
9719c410b28SViacheslav Ovsiienko 			DRV_LOG(DEBUG, "Failed to query devx QOS capabilities");
9729c410b28SViacheslav Ovsiienko 			return rc;
9737b4f1e6bSMatan Azrad 		}
974b6505738SDekel Peled 		attr->qos.flow_meter_old =
975b6505738SDekel Peled 				MLX5_GET(qos_cap, hcattr, flow_meter_old);
9767b4f1e6bSMatan Azrad 		attr->qos.log_max_flow_meter =
9777b4f1e6bSMatan Azrad 				MLX5_GET(qos_cap, hcattr, log_max_flow_meter);
9787b4f1e6bSMatan Azrad 		attr->qos.flow_meter_reg_c_ids =
9797b4f1e6bSMatan Azrad 				MLX5_GET(qos_cap, hcattr, flow_meter_reg_id);
980b6505738SDekel Peled 		attr->qos.flow_meter =
981b6505738SDekel Peled 				MLX5_GET(qos_cap, hcattr, flow_meter);
98279a7e409SViacheslav Ovsiienko 		attr->qos.packet_pacing =
98379a7e409SViacheslav Ovsiienko 				MLX5_GET(qos_cap, hcattr, packet_pacing);
98479a7e409SViacheslav Ovsiienko 		attr->qos.wqe_rate_pp =
98579a7e409SViacheslav Ovsiienko 				MLX5_GET(qos_cap, hcattr, wqe_rate_pp);
9865b9e24aeSLi Zhang 		if (attr->qos.flow_meter_aso_sup) {
9875b9e24aeSLi Zhang 			attr->qos.log_meter_aso_granularity =
9885b9e24aeSLi Zhang 				MLX5_GET(qos_cap, hcattr,
9895b9e24aeSLi Zhang 					log_meter_aso_granularity);
9905b9e24aeSLi Zhang 			attr->qos.log_meter_aso_max_alloc =
9915b9e24aeSLi Zhang 				MLX5_GET(qos_cap, hcattr,
9925b9e24aeSLi Zhang 					log_meter_aso_max_alloc);
9935b9e24aeSLi Zhang 			attr->qos.log_max_num_meter_aso =
9945b9e24aeSLi Zhang 				MLX5_GET(qos_cap, hcattr,
9955b9e24aeSLi Zhang 					log_max_num_meter_aso);
9965b9e24aeSLi Zhang 		}
9977b4f1e6bSMatan Azrad 	}
99865be2ca6SGregory Etelson 	/*
99965be2ca6SGregory Etelson 	 * Flex item support needs max_num_prog_sample_field
100065be2ca6SGregory Etelson 	 * from the Capabilities 2 table for PARSE_GRAPH_NODE
100165be2ca6SGregory Etelson 	 */
100265be2ca6SGregory Etelson 	if (attr->parse_graph_flex_node) {
100365be2ca6SGregory Etelson 		rc = mlx5_devx_cmd_query_hca_parse_graph_node_cap
100465be2ca6SGregory Etelson 			(ctx, &attr->flex);
100565be2ca6SGregory Etelson 		if (rc)
100665be2ca6SGregory Etelson 			return -1;
100765be2ca6SGregory Etelson 	}
1008ba1768c4SMatan Azrad 	if (attr->vdpa.valid)
1009ba1768c4SMatan Azrad 		mlx5_devx_cmd_query_hca_vdpa_attr(ctx, &attr->vdpa);
10107b4f1e6bSMatan Azrad 	if (!attr->eth_net_offloads)
10117b4f1e6bSMatan Azrad 		return 0;
10128cc34c08SJiawei Wang 	/* Query Flow Sampler Capability From FLow Table Properties Layout. */
10139c410b28SViacheslav Ovsiienko 	hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
10148cc34c08SJiawei Wang 			MLX5_GET_HCA_CAP_OP_MOD_NIC_FLOW_TABLE |
10158cc34c08SJiawei Wang 			MLX5_HCA_CAP_OPMOD_GET_CUR);
10169c410b28SViacheslav Ovsiienko 	if (!hcattr) {
10178cc34c08SJiawei Wang 		attr->log_max_ft_sampler_num = 0;
10189c410b28SViacheslav Ovsiienko 		return rc;
10198cc34c08SJiawei Wang 	}
10200f250a4bSGregory Etelson 	attr->log_max_ft_sampler_num = MLX5_GET
10210f250a4bSGregory Etelson 		(flow_table_nic_cap, hcattr,
10220f250a4bSGregory Etelson 		 flow_table_properties_nic_receive.log_max_ft_sampler_num);
1023630a587bSRongwei Liu 	attr->flow.tunnel_header_0_1 = MLX5_GET
1024630a587bSRongwei Liu 		(flow_table_nic_cap, hcattr,
1025630a587bSRongwei Liu 		 ft_field_support_2_nic_receive.tunnel_header_0_1);
10260f250a4bSGregory Etelson 	attr->pkt_integrity_match = mlx5_devx_query_pkt_integrity_match(hcattr);
1027c410e1d5SGregory Etelson 	attr->inner_ipv4_ihl = MLX5_GET
1028c410e1d5SGregory Etelson 		(flow_table_nic_cap, hcattr,
1029c410e1d5SGregory Etelson 		 ft_field_support_2_nic_receive.inner_ipv4_ihl);
1030c410e1d5SGregory Etelson 	attr->outer_ipv4_ihl = MLX5_GET
1031c410e1d5SGregory Etelson 		(flow_table_nic_cap, hcattr,
1032c410e1d5SGregory Etelson 		 ft_field_support_2_nic_receive.outer_ipv4_ihl);
10337b4f1e6bSMatan Azrad 	/* Query HCA offloads for Ethernet protocol. */
10349c410b28SViacheslav Ovsiienko 	hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
10357b4f1e6bSMatan Azrad 			MLX5_GET_HCA_CAP_OP_MOD_ETHERNET_OFFLOAD_CAPS |
10367b4f1e6bSMatan Azrad 			MLX5_HCA_CAP_OPMOD_GET_CUR);
10379c410b28SViacheslav Ovsiienko 	if (!hcattr) {
10387b4f1e6bSMatan Azrad 		attr->eth_net_offloads = 0;
10399c410b28SViacheslav Ovsiienko 		return rc;
10407b4f1e6bSMatan Azrad 	}
10417b4f1e6bSMatan Azrad 	attr->wqe_vlan_insert = MLX5_GET(per_protocol_networking_offload_caps,
10427b4f1e6bSMatan Azrad 					 hcattr, wqe_vlan_insert);
104311e61a94STal Shnaiderman 	attr->csum_cap = MLX5_GET(per_protocol_networking_offload_caps,
104411e61a94STal Shnaiderman 					 hcattr, csum_cap);
10453440836dSTal Shnaiderman 	attr->vlan_cap = MLX5_GET(per_protocol_networking_offload_caps,
10463440836dSTal Shnaiderman 					 hcattr, vlan_cap);
10477b4f1e6bSMatan Azrad 	attr->lro_cap = MLX5_GET(per_protocol_networking_offload_caps, hcattr,
10487b4f1e6bSMatan Azrad 				 lro_cap);
1049d338df99STal Shnaiderman 	attr->max_lso_cap = MLX5_GET(per_protocol_networking_offload_caps,
1050d338df99STal Shnaiderman 				 hcattr, max_lso_cap);
105158a95badSTal Shnaiderman 	attr->scatter_fcs = MLX5_GET(per_protocol_networking_offload_caps,
105258a95badSTal Shnaiderman 				 hcattr, scatter_fcs);
10537b4f1e6bSMatan Azrad 	attr->tunnel_lro_gre = MLX5_GET(per_protocol_networking_offload_caps,
10547b4f1e6bSMatan Azrad 					hcattr, tunnel_lro_gre);
10557b4f1e6bSMatan Azrad 	attr->tunnel_lro_vxlan = MLX5_GET(per_protocol_networking_offload_caps,
10567b4f1e6bSMatan Azrad 					  hcattr, tunnel_lro_vxlan);
1057643e4db0STal Shnaiderman 	attr->swp = MLX5_GET(per_protocol_networking_offload_caps,
1058643e4db0STal Shnaiderman 					  hcattr, swp);
1059cf9b3c1bSTal Shnaiderman 	attr->tunnel_stateless_gre =
1060cf9b3c1bSTal Shnaiderman 				MLX5_GET(per_protocol_networking_offload_caps,
1061cf9b3c1bSTal Shnaiderman 					  hcattr, tunnel_stateless_gre);
1062cf9b3c1bSTal Shnaiderman 	attr->tunnel_stateless_vxlan =
1063cf9b3c1bSTal Shnaiderman 				MLX5_GET(per_protocol_networking_offload_caps,
1064cf9b3c1bSTal Shnaiderman 					  hcattr, tunnel_stateless_vxlan);
1065643e4db0STal Shnaiderman 	attr->swp_csum = MLX5_GET(per_protocol_networking_offload_caps,
1066643e4db0STal Shnaiderman 					  hcattr, swp_csum);
1067643e4db0STal Shnaiderman 	attr->swp_lso = MLX5_GET(per_protocol_networking_offload_caps,
1068643e4db0STal Shnaiderman 					  hcattr, swp_lso);
10697b4f1e6bSMatan Azrad 	attr->lro_max_msg_sz_mode = MLX5_GET
10707b4f1e6bSMatan Azrad 					(per_protocol_networking_offload_caps,
10717b4f1e6bSMatan Azrad 					 hcattr, lro_max_msg_sz_mode);
107243e73483SThomas Monjalon 	for (i = 0 ; i < MLX5_LRO_NUM_SUPP_PERIODS ; i++) {
10737b4f1e6bSMatan Azrad 		attr->lro_timer_supported_periods[i] =
10747b4f1e6bSMatan Azrad 			MLX5_GET(per_protocol_networking_offload_caps, hcattr,
10757b4f1e6bSMatan Azrad 				 lro_timer_supported_periods[i]);
10767b4f1e6bSMatan Azrad 	}
1077613d64e4SDekel Peled 	attr->lro_min_mss_size = MLX5_GET(per_protocol_networking_offload_caps,
1078613d64e4SDekel Peled 					  hcattr, lro_min_mss_size);
10797b4f1e6bSMatan Azrad 	attr->tunnel_stateless_geneve_rx =
10807b4f1e6bSMatan Azrad 			    MLX5_GET(per_protocol_networking_offload_caps,
10817b4f1e6bSMatan Azrad 				     hcattr, tunnel_stateless_geneve_rx);
10827b4f1e6bSMatan Azrad 	attr->geneve_max_opt_len =
10837b4f1e6bSMatan Azrad 		    MLX5_GET(per_protocol_networking_offload_caps,
10847b4f1e6bSMatan Azrad 			     hcattr, max_geneve_opt_len);
10857b4f1e6bSMatan Azrad 	attr->wqe_inline_mode = MLX5_GET(per_protocol_networking_offload_caps,
10867b4f1e6bSMatan Azrad 					 hcattr, wqe_inline_mode);
10877b4f1e6bSMatan Azrad 	attr->tunnel_stateless_gtp = MLX5_GET
10887b4f1e6bSMatan Azrad 					(per_protocol_networking_offload_caps,
10897b4f1e6bSMatan Azrad 					 hcattr, tunnel_stateless_gtp);
109004223e45STal Shnaiderman 	attr->rss_ind_tbl_cap = MLX5_GET
109104223e45STal Shnaiderman 					(per_protocol_networking_offload_caps,
109204223e45STal Shnaiderman 					 hcattr, rss_ind_tbl_cap);
1093569ffbc9SViacheslav Ovsiienko 	/* Query HCA attribute for ROCE. */
1094569ffbc9SViacheslav Ovsiienko 	if (attr->roce) {
10959c410b28SViacheslav Ovsiienko 		hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
1096569ffbc9SViacheslav Ovsiienko 				MLX5_GET_HCA_CAP_OP_MOD_ROCE |
1097569ffbc9SViacheslav Ovsiienko 				MLX5_HCA_CAP_OPMOD_GET_CUR);
10989c410b28SViacheslav Ovsiienko 		if (!hcattr) {
1099569ffbc9SViacheslav Ovsiienko 			DRV_LOG(DEBUG,
11009c410b28SViacheslav Ovsiienko 				"Failed to query devx HCA ROCE capabilities");
11019c410b28SViacheslav Ovsiienko 			return rc;
1102569ffbc9SViacheslav Ovsiienko 		}
1103569ffbc9SViacheslav Ovsiienko 		attr->qp_ts_format = MLX5_GET(roce_caps, hcattr, qp_ts_format);
1104569ffbc9SViacheslav Ovsiienko 	}
1105569ffbc9SViacheslav Ovsiienko 	if (attr->eth_virt &&
1106569ffbc9SViacheslav Ovsiienko 	    attr->wqe_inline_mode == MLX5_CAP_INLINE_MODE_VPORT_CONTEXT) {
11077b4f1e6bSMatan Azrad 		rc = mlx5_devx_cmd_query_nic_vport_context(ctx, 0, attr);
11087b4f1e6bSMatan Azrad 		if (rc) {
11097b4f1e6bSMatan Azrad 			attr->eth_virt = 0;
11107b4f1e6bSMatan Azrad 			goto error;
11117b4f1e6bSMatan Azrad 		}
11127b4f1e6bSMatan Azrad 	}
11137b4f1e6bSMatan Azrad 	return 0;
11147b4f1e6bSMatan Azrad error:
11157b4f1e6bSMatan Azrad 	rc = (rc > 0) ? -rc : rc;
11167b4f1e6bSMatan Azrad 	return rc;
11177b4f1e6bSMatan Azrad }
11187b4f1e6bSMatan Azrad 
11197b4f1e6bSMatan Azrad /**
11207b4f1e6bSMatan Azrad  * Query TIS transport domain from QP verbs object using DevX API.
11217b4f1e6bSMatan Azrad  *
11227b4f1e6bSMatan Azrad  * @param[in] qp
11237b4f1e6bSMatan Azrad  *   Pointer to verbs QP returned by ibv_create_qp .
11247b4f1e6bSMatan Azrad  * @param[in] tis_num
11257b4f1e6bSMatan Azrad  *   TIS number of TIS to query.
11267b4f1e6bSMatan Azrad  * @param[out] tis_td
11277b4f1e6bSMatan Azrad  *   Pointer to TIS transport domain variable, to be set by the routine.
11287b4f1e6bSMatan Azrad  *
11297b4f1e6bSMatan Azrad  * @return
11307b4f1e6bSMatan Azrad  *   0 on success, a negative value otherwise.
11317b4f1e6bSMatan Azrad  */
11327b4f1e6bSMatan Azrad int
1133e09d350eSOphir Munk mlx5_devx_cmd_qp_query_tis_td(void *qp, uint32_t tis_num,
11347b4f1e6bSMatan Azrad 			      uint32_t *tis_td)
11357b4f1e6bSMatan Azrad {
1136170572d8SOphir Munk #ifdef HAVE_IBV_FLOW_DV_SUPPORT
11377b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_tis_in)] = {0};
11387b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_tis_out)] = {0};
11397b4f1e6bSMatan Azrad 	int rc;
11407b4f1e6bSMatan Azrad 	void *tis_ctx;
11417b4f1e6bSMatan Azrad 
11427b4f1e6bSMatan Azrad 	MLX5_SET(query_tis_in, in, opcode, MLX5_CMD_OP_QUERY_TIS);
11437b4f1e6bSMatan Azrad 	MLX5_SET(query_tis_in, in, tisn, tis_num);
11447b4f1e6bSMatan Azrad 	rc = mlx5_glue->devx_qp_query(qp, in, sizeof(in), out, sizeof(out));
11457b4f1e6bSMatan Azrad 	if (rc) {
11467b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to query QP using DevX");
11477b4f1e6bSMatan Azrad 		return -rc;
11487b4f1e6bSMatan Azrad 	};
11497b4f1e6bSMatan Azrad 	tis_ctx = MLX5_ADDR_OF(query_tis_out, out, tis_context);
11507b4f1e6bSMatan Azrad 	*tis_td = MLX5_GET(tisc, tis_ctx, transport_domain);
11517b4f1e6bSMatan Azrad 	return 0;
1152170572d8SOphir Munk #else
1153170572d8SOphir Munk 	(void)qp;
1154170572d8SOphir Munk 	(void)tis_num;
1155170572d8SOphir Munk 	(void)tis_td;
1156170572d8SOphir Munk 	return -ENOTSUP;
1157170572d8SOphir Munk #endif
11587b4f1e6bSMatan Azrad }
11597b4f1e6bSMatan Azrad 
11607b4f1e6bSMatan Azrad /**
11617b4f1e6bSMatan Azrad  * Fill WQ data for DevX API command.
11627b4f1e6bSMatan Azrad  * Utility function for use when creating DevX objects containing a WQ.
11637b4f1e6bSMatan Azrad  *
11647b4f1e6bSMatan Azrad  * @param[in] wq_ctx
11657b4f1e6bSMatan Azrad  *   Pointer to WQ context to fill with data.
11667b4f1e6bSMatan Azrad  * @param [in] wq_attr
11677b4f1e6bSMatan Azrad  *   Pointer to WQ attributes structure to fill in WQ context.
11687b4f1e6bSMatan Azrad  */
11697b4f1e6bSMatan Azrad static void
11707b4f1e6bSMatan Azrad devx_cmd_fill_wq_data(void *wq_ctx, struct mlx5_devx_wq_attr *wq_attr)
11717b4f1e6bSMatan Azrad {
11727b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, wq_type, wq_attr->wq_type);
11737b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, wq_signature, wq_attr->wq_signature);
11747b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, end_padding_mode, wq_attr->end_padding_mode);
11757b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, cd_slave, wq_attr->cd_slave);
11767b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, hds_skip_first_sge, wq_attr->hds_skip_first_sge);
11777b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, log2_hds_buf_size, wq_attr->log2_hds_buf_size);
11787b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, page_offset, wq_attr->page_offset);
11797b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, lwm, wq_attr->lwm);
11807b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, pd, wq_attr->pd);
11817b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, uar_page, wq_attr->uar_page);
11827b4f1e6bSMatan Azrad 	MLX5_SET64(wq, wq_ctx, dbr_addr, wq_attr->dbr_addr);
11837b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, hw_counter, wq_attr->hw_counter);
11847b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, sw_counter, wq_attr->sw_counter);
11857b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, log_wq_stride, wq_attr->log_wq_stride);
1186f002358cSMichael Baum 	if (wq_attr->log_wq_pg_sz > MLX5_ADAPTER_PAGE_SHIFT)
1187f002358cSMichael Baum 		MLX5_SET(wq, wq_ctx, log_wq_pg_sz,
1188f002358cSMichael Baum 			 wq_attr->log_wq_pg_sz - MLX5_ADAPTER_PAGE_SHIFT);
11897b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, log_wq_sz, wq_attr->log_wq_sz);
11907b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, dbr_umem_valid, wq_attr->dbr_umem_valid);
11917b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, wq_umem_valid, wq_attr->wq_umem_valid);
11927b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, log_hairpin_num_packets,
11937b4f1e6bSMatan Azrad 		 wq_attr->log_hairpin_num_packets);
11947b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, log_hairpin_data_sz, wq_attr->log_hairpin_data_sz);
11957b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, single_wqe_log_num_of_strides,
11967b4f1e6bSMatan Azrad 		 wq_attr->single_wqe_log_num_of_strides);
11977b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, two_byte_shift_en, wq_attr->two_byte_shift_en);
11987b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, single_stride_log_num_of_bytes,
11997b4f1e6bSMatan Azrad 		 wq_attr->single_stride_log_num_of_bytes);
12007b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, dbr_umem_id, wq_attr->dbr_umem_id);
12017b4f1e6bSMatan Azrad 	MLX5_SET(wq, wq_ctx, wq_umem_id, wq_attr->wq_umem_id);
12027b4f1e6bSMatan Azrad 	MLX5_SET64(wq, wq_ctx, wq_umem_offset, wq_attr->wq_umem_offset);
12037b4f1e6bSMatan Azrad }
12047b4f1e6bSMatan Azrad 
12057b4f1e6bSMatan Azrad /**
12067b4f1e6bSMatan Azrad  * Create RQ using DevX API.
12077b4f1e6bSMatan Azrad  *
12087b4f1e6bSMatan Azrad  * @param[in] ctx
1209e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
12107b4f1e6bSMatan Azrad  * @param [in] rq_attr
12117b4f1e6bSMatan Azrad  *   Pointer to create RQ attributes structure.
12127b4f1e6bSMatan Azrad  * @param [in] socket
12137b4f1e6bSMatan Azrad  *   CPU socket ID for allocations.
12147b4f1e6bSMatan Azrad  *
12157b4f1e6bSMatan Azrad  * @return
12167b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
12177b4f1e6bSMatan Azrad  */
12187b4f1e6bSMatan Azrad struct mlx5_devx_obj *
1219e09d350eSOphir Munk mlx5_devx_cmd_create_rq(void *ctx,
12207b4f1e6bSMatan Azrad 			struct mlx5_devx_create_rq_attr *rq_attr,
12217b4f1e6bSMatan Azrad 			int socket)
12227b4f1e6bSMatan Azrad {
12237b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_rq_in)] = {0};
12247b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_rq_out)] = {0};
12257b4f1e6bSMatan Azrad 	void *rq_ctx, *wq_ctx;
12267b4f1e6bSMatan Azrad 	struct mlx5_devx_wq_attr *wq_attr;
12277b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *rq = NULL;
12287b4f1e6bSMatan Azrad 
122966914d19SSuanming Mou 	rq = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*rq), 0, socket);
12307b4f1e6bSMatan Azrad 	if (!rq) {
12317b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate RQ data");
12327b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
12337b4f1e6bSMatan Azrad 		return NULL;
12347b4f1e6bSMatan Azrad 	}
12357b4f1e6bSMatan Azrad 	MLX5_SET(create_rq_in, in, opcode, MLX5_CMD_OP_CREATE_RQ);
12367b4f1e6bSMatan Azrad 	rq_ctx = MLX5_ADDR_OF(create_rq_in, in, ctx);
12377b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, rlky, rq_attr->rlky);
12387b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, delay_drop_en, rq_attr->delay_drop_en);
12397b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, scatter_fcs, rq_attr->scatter_fcs);
12407b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, vsd, rq_attr->vsd);
12417b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, mem_rq_type, rq_attr->mem_rq_type);
12427b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, state, rq_attr->state);
12437b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, flush_in_error_en, rq_attr->flush_in_error_en);
12447b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, hairpin, rq_attr->hairpin);
12457b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, user_index, rq_attr->user_index);
12467b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, cqn, rq_attr->cqn);
12477b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, counter_set_id, rq_attr->counter_set_id);
12487b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, rmpn, rq_attr->rmpn);
1249569ffbc9SViacheslav Ovsiienko 	MLX5_SET(sqc, rq_ctx, ts_format, rq_attr->ts_format);
12507b4f1e6bSMatan Azrad 	wq_ctx = MLX5_ADDR_OF(rqc, rq_ctx, wq);
12517b4f1e6bSMatan Azrad 	wq_attr = &rq_attr->wq_attr;
12527b4f1e6bSMatan Azrad 	devx_cmd_fill_wq_data(wq_ctx, wq_attr);
12537b4f1e6bSMatan Azrad 	rq->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
12547b4f1e6bSMatan Azrad 						  out, sizeof(out));
12557b4f1e6bSMatan Azrad 	if (!rq->obj) {
12567b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to create RQ using DevX");
12577b4f1e6bSMatan Azrad 		rte_errno = errno;
125866914d19SSuanming Mou 		mlx5_free(rq);
12597b4f1e6bSMatan Azrad 		return NULL;
12607b4f1e6bSMatan Azrad 	}
12617b4f1e6bSMatan Azrad 	rq->id = MLX5_GET(create_rq_out, out, rqn);
12627b4f1e6bSMatan Azrad 	return rq;
12637b4f1e6bSMatan Azrad }
12647b4f1e6bSMatan Azrad 
12657b4f1e6bSMatan Azrad /**
12667b4f1e6bSMatan Azrad  * Modify RQ using DevX API.
12677b4f1e6bSMatan Azrad  *
12687b4f1e6bSMatan Azrad  * @param[in] rq
12697b4f1e6bSMatan Azrad  *   Pointer to RQ object structure.
12707b4f1e6bSMatan Azrad  * @param [in] rq_attr
12717b4f1e6bSMatan Azrad  *   Pointer to modify RQ attributes structure.
12727b4f1e6bSMatan Azrad  *
12737b4f1e6bSMatan Azrad  * @return
12747b4f1e6bSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
12757b4f1e6bSMatan Azrad  */
12767b4f1e6bSMatan Azrad int
12777b4f1e6bSMatan Azrad mlx5_devx_cmd_modify_rq(struct mlx5_devx_obj *rq,
12787b4f1e6bSMatan Azrad 			struct mlx5_devx_modify_rq_attr *rq_attr)
12797b4f1e6bSMatan Azrad {
12807b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(modify_rq_in)] = {0};
12817b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(modify_rq_out)] = {0};
12827b4f1e6bSMatan Azrad 	void *rq_ctx, *wq_ctx;
12837b4f1e6bSMatan Azrad 	int ret;
12847b4f1e6bSMatan Azrad 
12857b4f1e6bSMatan Azrad 	MLX5_SET(modify_rq_in, in, opcode, MLX5_CMD_OP_MODIFY_RQ);
12867b4f1e6bSMatan Azrad 	MLX5_SET(modify_rq_in, in, rq_state, rq_attr->rq_state);
12877b4f1e6bSMatan Azrad 	MLX5_SET(modify_rq_in, in, rqn, rq->id);
12887b4f1e6bSMatan Azrad 	MLX5_SET64(modify_rq_in, in, modify_bitmask, rq_attr->modify_bitmask);
12897b4f1e6bSMatan Azrad 	rq_ctx = MLX5_ADDR_OF(modify_rq_in, in, ctx);
12907b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, state, rq_attr->state);
12917b4f1e6bSMatan Azrad 	if (rq_attr->modify_bitmask &
12927b4f1e6bSMatan Azrad 			MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS)
12937b4f1e6bSMatan Azrad 		MLX5_SET(rqc, rq_ctx, scatter_fcs, rq_attr->scatter_fcs);
12947b4f1e6bSMatan Azrad 	if (rq_attr->modify_bitmask & MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD)
12957b4f1e6bSMatan Azrad 		MLX5_SET(rqc, rq_ctx, vsd, rq_attr->vsd);
12967b4f1e6bSMatan Azrad 	if (rq_attr->modify_bitmask &
12977b4f1e6bSMatan Azrad 			MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID)
12987b4f1e6bSMatan Azrad 		MLX5_SET(rqc, rq_ctx, counter_set_id, rq_attr->counter_set_id);
12997b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, hairpin_peer_sq, rq_attr->hairpin_peer_sq);
13007b4f1e6bSMatan Azrad 	MLX5_SET(rqc, rq_ctx, hairpin_peer_vhca, rq_attr->hairpin_peer_vhca);
13017b4f1e6bSMatan Azrad 	if (rq_attr->modify_bitmask & MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_WQ_LWM) {
13027b4f1e6bSMatan Azrad 		wq_ctx = MLX5_ADDR_OF(rqc, rq_ctx, wq);
13037b4f1e6bSMatan Azrad 		MLX5_SET(wq, wq_ctx, lwm, rq_attr->lwm);
13047b4f1e6bSMatan Azrad 	}
13057b4f1e6bSMatan Azrad 	ret = mlx5_glue->devx_obj_modify(rq->obj, in, sizeof(in),
13067b4f1e6bSMatan Azrad 					 out, sizeof(out));
13077b4f1e6bSMatan Azrad 	if (ret) {
13087b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to modify RQ using DevX");
13097b4f1e6bSMatan Azrad 		rte_errno = errno;
13107b4f1e6bSMatan Azrad 		return -errno;
13117b4f1e6bSMatan Azrad 	}
13127b4f1e6bSMatan Azrad 	return ret;
13137b4f1e6bSMatan Azrad }
13147b4f1e6bSMatan Azrad 
13157b4f1e6bSMatan Azrad /**
13167b4f1e6bSMatan Azrad  * Create TIR using DevX API.
13177b4f1e6bSMatan Azrad  *
13187b4f1e6bSMatan Azrad  * @param[in] ctx
1319e09d350eSOphir Munk  *  Context returned from mlx5 open_device() glue function.
13207b4f1e6bSMatan Azrad  * @param [in] tir_attr
13217b4f1e6bSMatan Azrad  *   Pointer to TIR attributes structure.
13227b4f1e6bSMatan Azrad  *
13237b4f1e6bSMatan Azrad  * @return
13247b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
13257b4f1e6bSMatan Azrad  */
13267b4f1e6bSMatan Azrad struct mlx5_devx_obj *
1327e09d350eSOphir Munk mlx5_devx_cmd_create_tir(void *ctx,
13287b4f1e6bSMatan Azrad 			 struct mlx5_devx_tir_attr *tir_attr)
13297b4f1e6bSMatan Azrad {
13307b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_tir_in)] = {0};
13317b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_tir_out)] = {0};
1332a4e6ea97SDekel Peled 	void *tir_ctx, *outer, *inner, *rss_key;
13337b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *tir = NULL;
13347b4f1e6bSMatan Azrad 
133566914d19SSuanming Mou 	tir = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*tir), 0, SOCKET_ID_ANY);
13367b4f1e6bSMatan Azrad 	if (!tir) {
13377b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate TIR data");
13387b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
13397b4f1e6bSMatan Azrad 		return NULL;
13407b4f1e6bSMatan Azrad 	}
13417b4f1e6bSMatan Azrad 	MLX5_SET(create_tir_in, in, opcode, MLX5_CMD_OP_CREATE_TIR);
13427b4f1e6bSMatan Azrad 	tir_ctx = MLX5_ADDR_OF(create_tir_in, in, ctx);
13437b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, disp_type, tir_attr->disp_type);
13447b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, lro_timeout_period_usecs,
13457b4f1e6bSMatan Azrad 		 tir_attr->lro_timeout_period_usecs);
13467b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, lro_enable_mask, tir_attr->lro_enable_mask);
13477b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, lro_max_msg_sz, tir_attr->lro_max_msg_sz);
13487b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, inline_rqn, tir_attr->inline_rqn);
13497b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, rx_hash_symmetric, tir_attr->rx_hash_symmetric);
13507b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, tunneled_offload_en,
13517b4f1e6bSMatan Azrad 		 tir_attr->tunneled_offload_en);
13527b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, indirect_table, tir_attr->indirect_table);
13537b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, rx_hash_fn, tir_attr->rx_hash_fn);
13547b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, self_lb_block, tir_attr->self_lb_block);
13557b4f1e6bSMatan Azrad 	MLX5_SET(tirc, tir_ctx, transport_domain, tir_attr->transport_domain);
1356a4e6ea97SDekel Peled 	rss_key = MLX5_ADDR_OF(tirc, tir_ctx, rx_hash_toeplitz_key);
1357a4e6ea97SDekel Peled 	memcpy(rss_key, tir_attr->rx_hash_toeplitz_key, MLX5_RSS_HASH_KEY_LEN);
13587b4f1e6bSMatan Azrad 	outer = MLX5_ADDR_OF(tirc, tir_ctx, rx_hash_field_selector_outer);
13597b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, outer, l3_prot_type,
13607b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_outer.l3_prot_type);
13617b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, outer, l4_prot_type,
13627b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_outer.l4_prot_type);
13637b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, outer, selected_fields,
13647b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_outer.selected_fields);
13657b4f1e6bSMatan Azrad 	inner = MLX5_ADDR_OF(tirc, tir_ctx, rx_hash_field_selector_inner);
13667b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, inner, l3_prot_type,
13677b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_inner.l3_prot_type);
13687b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, inner, l4_prot_type,
13697b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_inner.l4_prot_type);
13707b4f1e6bSMatan Azrad 	MLX5_SET(rx_hash_field_select, inner, selected_fields,
13717b4f1e6bSMatan Azrad 		 tir_attr->rx_hash_field_selector_inner.selected_fields);
13727b4f1e6bSMatan Azrad 	tir->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
13737b4f1e6bSMatan Azrad 						   out, sizeof(out));
13747b4f1e6bSMatan Azrad 	if (!tir->obj) {
13757b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to create TIR using DevX");
13767b4f1e6bSMatan Azrad 		rte_errno = errno;
137766914d19SSuanming Mou 		mlx5_free(tir);
13787b4f1e6bSMatan Azrad 		return NULL;
13797b4f1e6bSMatan Azrad 	}
13807b4f1e6bSMatan Azrad 	tir->id = MLX5_GET(create_tir_out, out, tirn);
13817b4f1e6bSMatan Azrad 	return tir;
13827b4f1e6bSMatan Azrad }
13837b4f1e6bSMatan Azrad 
13847b4f1e6bSMatan Azrad /**
1385847d9789SAndrey Vesnovaty  * Modify TIR using DevX API.
1386847d9789SAndrey Vesnovaty  *
1387847d9789SAndrey Vesnovaty  * @param[in] tir
1388847d9789SAndrey Vesnovaty  *   Pointer to TIR DevX object structure.
1389847d9789SAndrey Vesnovaty  * @param [in] modify_tir_attr
1390847d9789SAndrey Vesnovaty  *   Pointer to TIR modification attributes structure.
1391847d9789SAndrey Vesnovaty  *
1392847d9789SAndrey Vesnovaty  * @return
1393847d9789SAndrey Vesnovaty  *   0 on success, a negative errno value otherwise and rte_errno is set.
1394847d9789SAndrey Vesnovaty  */
1395847d9789SAndrey Vesnovaty int
1396847d9789SAndrey Vesnovaty mlx5_devx_cmd_modify_tir(struct mlx5_devx_obj *tir,
1397847d9789SAndrey Vesnovaty 			 struct mlx5_devx_modify_tir_attr *modify_tir_attr)
1398847d9789SAndrey Vesnovaty {
1399847d9789SAndrey Vesnovaty 	struct mlx5_devx_tir_attr *tir_attr = &modify_tir_attr->tir;
1400847d9789SAndrey Vesnovaty 	uint32_t in[MLX5_ST_SZ_DW(modify_tir_in)] = {0};
1401847d9789SAndrey Vesnovaty 	uint32_t out[MLX5_ST_SZ_DW(modify_tir_out)] = {0};
1402847d9789SAndrey Vesnovaty 	void *tir_ctx;
1403847d9789SAndrey Vesnovaty 	int ret;
1404847d9789SAndrey Vesnovaty 
1405847d9789SAndrey Vesnovaty 	MLX5_SET(modify_tir_in, in, opcode, MLX5_CMD_OP_MODIFY_TIR);
1406847d9789SAndrey Vesnovaty 	MLX5_SET(modify_tir_in, in, tirn, modify_tir_attr->tirn);
1407847d9789SAndrey Vesnovaty 	MLX5_SET64(modify_tir_in, in, modify_bitmask,
1408847d9789SAndrey Vesnovaty 		   modify_tir_attr->modify_bitmask);
1409847d9789SAndrey Vesnovaty 	tir_ctx = MLX5_ADDR_OF(modify_rq_in, in, ctx);
1410847d9789SAndrey Vesnovaty 	if (modify_tir_attr->modify_bitmask &
1411847d9789SAndrey Vesnovaty 			MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_LRO) {
1412847d9789SAndrey Vesnovaty 		MLX5_SET(tirc, tir_ctx, lro_timeout_period_usecs,
1413847d9789SAndrey Vesnovaty 			 tir_attr->lro_timeout_period_usecs);
1414847d9789SAndrey Vesnovaty 		MLX5_SET(tirc, tir_ctx, lro_enable_mask,
1415847d9789SAndrey Vesnovaty 			 tir_attr->lro_enable_mask);
1416847d9789SAndrey Vesnovaty 		MLX5_SET(tirc, tir_ctx, lro_max_msg_sz,
1417847d9789SAndrey Vesnovaty 			 tir_attr->lro_max_msg_sz);
1418847d9789SAndrey Vesnovaty 	}
1419847d9789SAndrey Vesnovaty 	if (modify_tir_attr->modify_bitmask &
1420847d9789SAndrey Vesnovaty 			MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_INDIRECT_TABLE)
1421847d9789SAndrey Vesnovaty 		MLX5_SET(tirc, tir_ctx, indirect_table,
1422847d9789SAndrey Vesnovaty 			 tir_attr->indirect_table);
1423847d9789SAndrey Vesnovaty 	if (modify_tir_attr->modify_bitmask &
1424847d9789SAndrey Vesnovaty 			MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_HASH) {
1425847d9789SAndrey Vesnovaty 		int i;
1426847d9789SAndrey Vesnovaty 		void *outer, *inner;
1427847d9789SAndrey Vesnovaty 
1428847d9789SAndrey Vesnovaty 		MLX5_SET(tirc, tir_ctx, rx_hash_symmetric,
1429847d9789SAndrey Vesnovaty 			 tir_attr->rx_hash_symmetric);
1430847d9789SAndrey Vesnovaty 		MLX5_SET(tirc, tir_ctx, rx_hash_fn, tir_attr->rx_hash_fn);
1431847d9789SAndrey Vesnovaty 		for (i = 0; i < 10; i++) {
1432847d9789SAndrey Vesnovaty 			MLX5_SET(tirc, tir_ctx, rx_hash_toeplitz_key[i],
1433847d9789SAndrey Vesnovaty 				 tir_attr->rx_hash_toeplitz_key[i]);
1434847d9789SAndrey Vesnovaty 		}
1435847d9789SAndrey Vesnovaty 		outer = MLX5_ADDR_OF(tirc, tir_ctx,
1436847d9789SAndrey Vesnovaty 				     rx_hash_field_selector_outer);
1437847d9789SAndrey Vesnovaty 		MLX5_SET(rx_hash_field_select, outer, l3_prot_type,
1438847d9789SAndrey Vesnovaty 			 tir_attr->rx_hash_field_selector_outer.l3_prot_type);
1439847d9789SAndrey Vesnovaty 		MLX5_SET(rx_hash_field_select, outer, l4_prot_type,
1440847d9789SAndrey Vesnovaty 			 tir_attr->rx_hash_field_selector_outer.l4_prot_type);
1441847d9789SAndrey Vesnovaty 		MLX5_SET
1442847d9789SAndrey Vesnovaty 		(rx_hash_field_select, outer, selected_fields,
1443847d9789SAndrey Vesnovaty 		 tir_attr->rx_hash_field_selector_outer.selected_fields);
1444847d9789SAndrey Vesnovaty 		inner = MLX5_ADDR_OF(tirc, tir_ctx,
1445847d9789SAndrey Vesnovaty 				     rx_hash_field_selector_inner);
1446847d9789SAndrey Vesnovaty 		MLX5_SET(rx_hash_field_select, inner, l3_prot_type,
1447847d9789SAndrey Vesnovaty 			 tir_attr->rx_hash_field_selector_inner.l3_prot_type);
1448847d9789SAndrey Vesnovaty 		MLX5_SET(rx_hash_field_select, inner, l4_prot_type,
1449847d9789SAndrey Vesnovaty 			 tir_attr->rx_hash_field_selector_inner.l4_prot_type);
1450847d9789SAndrey Vesnovaty 		MLX5_SET
1451847d9789SAndrey Vesnovaty 		(rx_hash_field_select, inner, selected_fields,
1452847d9789SAndrey Vesnovaty 		 tir_attr->rx_hash_field_selector_inner.selected_fields);
1453847d9789SAndrey Vesnovaty 	}
1454847d9789SAndrey Vesnovaty 	if (modify_tir_attr->modify_bitmask &
1455847d9789SAndrey Vesnovaty 	    MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_SELF_LB_EN) {
1456847d9789SAndrey Vesnovaty 		MLX5_SET(tirc, tir_ctx, self_lb_block, tir_attr->self_lb_block);
1457847d9789SAndrey Vesnovaty 	}
1458847d9789SAndrey Vesnovaty 	ret = mlx5_glue->devx_obj_modify(tir->obj, in, sizeof(in),
1459847d9789SAndrey Vesnovaty 					 out, sizeof(out));
1460847d9789SAndrey Vesnovaty 	if (ret) {
1461847d9789SAndrey Vesnovaty 		DRV_LOG(ERR, "Failed to modify TIR using DevX");
1462847d9789SAndrey Vesnovaty 		rte_errno = errno;
1463847d9789SAndrey Vesnovaty 		return -errno;
1464847d9789SAndrey Vesnovaty 	}
1465847d9789SAndrey Vesnovaty 	return ret;
1466847d9789SAndrey Vesnovaty }
1467847d9789SAndrey Vesnovaty 
1468847d9789SAndrey Vesnovaty /**
14697b4f1e6bSMatan Azrad  * Create RQT using DevX API.
14707b4f1e6bSMatan Azrad  *
14717b4f1e6bSMatan Azrad  * @param[in] ctx
1472e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
14737b4f1e6bSMatan Azrad  * @param [in] rqt_attr
14747b4f1e6bSMatan Azrad  *   Pointer to RQT attributes structure.
14757b4f1e6bSMatan Azrad  *
14767b4f1e6bSMatan Azrad  * @return
14777b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
14787b4f1e6bSMatan Azrad  */
14797b4f1e6bSMatan Azrad struct mlx5_devx_obj *
1480e09d350eSOphir Munk mlx5_devx_cmd_create_rqt(void *ctx,
14817b4f1e6bSMatan Azrad 			 struct mlx5_devx_rqt_attr *rqt_attr)
14827b4f1e6bSMatan Azrad {
14837b4f1e6bSMatan Azrad 	uint32_t *in = NULL;
14847b4f1e6bSMatan Azrad 	uint32_t inlen = MLX5_ST_SZ_BYTES(create_rqt_in) +
14857b4f1e6bSMatan Azrad 			 rqt_attr->rqt_actual_size * sizeof(uint32_t);
14867b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_rqt_out)] = {0};
14877b4f1e6bSMatan Azrad 	void *rqt_ctx;
14887b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *rqt = NULL;
14897b4f1e6bSMatan Azrad 	int i;
14907b4f1e6bSMatan Azrad 
149166914d19SSuanming Mou 	in = mlx5_malloc(MLX5_MEM_ZERO, inlen, 0, SOCKET_ID_ANY);
14927b4f1e6bSMatan Azrad 	if (!in) {
14937b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate RQT IN data");
14947b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
14957b4f1e6bSMatan Azrad 		return NULL;
14967b4f1e6bSMatan Azrad 	}
149766914d19SSuanming Mou 	rqt = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*rqt), 0, SOCKET_ID_ANY);
14987b4f1e6bSMatan Azrad 	if (!rqt) {
14997b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate RQT data");
15007b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
150166914d19SSuanming Mou 		mlx5_free(in);
15027b4f1e6bSMatan Azrad 		return NULL;
15037b4f1e6bSMatan Azrad 	}
15047b4f1e6bSMatan Azrad 	MLX5_SET(create_rqt_in, in, opcode, MLX5_CMD_OP_CREATE_RQT);
15057b4f1e6bSMatan Azrad 	rqt_ctx = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);
15060eb60e67SMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, list_q_type, rqt_attr->rq_type);
15077b4f1e6bSMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, rqt_max_size, rqt_attr->rqt_max_size);
15087b4f1e6bSMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, rqt_actual_size, rqt_attr->rqt_actual_size);
15097b4f1e6bSMatan Azrad 	for (i = 0; i < rqt_attr->rqt_actual_size; i++)
15107b4f1e6bSMatan Azrad 		MLX5_SET(rqtc, rqt_ctx, rq_num[i], rqt_attr->rq_list[i]);
15117b4f1e6bSMatan Azrad 	rqt->obj = mlx5_glue->devx_obj_create(ctx, in, inlen, out, sizeof(out));
151266914d19SSuanming Mou 	mlx5_free(in);
15137b4f1e6bSMatan Azrad 	if (!rqt->obj) {
15147b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to create RQT using DevX");
15157b4f1e6bSMatan Azrad 		rte_errno = errno;
151666914d19SSuanming Mou 		mlx5_free(rqt);
15177b4f1e6bSMatan Azrad 		return NULL;
15187b4f1e6bSMatan Azrad 	}
15197b4f1e6bSMatan Azrad 	rqt->id = MLX5_GET(create_rqt_out, out, rqtn);
15207b4f1e6bSMatan Azrad 	return rqt;
15217b4f1e6bSMatan Azrad }
15227b4f1e6bSMatan Azrad 
15237b4f1e6bSMatan Azrad /**
1524e1da60a8SMatan Azrad  * Modify RQT using DevX API.
1525e1da60a8SMatan Azrad  *
1526e1da60a8SMatan Azrad  * @param[in] rqt
1527e1da60a8SMatan Azrad  *   Pointer to RQT DevX object structure.
1528e1da60a8SMatan Azrad  * @param [in] rqt_attr
1529e1da60a8SMatan Azrad  *   Pointer to RQT attributes structure.
1530e1da60a8SMatan Azrad  *
1531e1da60a8SMatan Azrad  * @return
1532e1da60a8SMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
1533e1da60a8SMatan Azrad  */
1534e1da60a8SMatan Azrad int
1535e1da60a8SMatan Azrad mlx5_devx_cmd_modify_rqt(struct mlx5_devx_obj *rqt,
1536e1da60a8SMatan Azrad 			 struct mlx5_devx_rqt_attr *rqt_attr)
1537e1da60a8SMatan Azrad {
1538e1da60a8SMatan Azrad 	uint32_t inlen = MLX5_ST_SZ_BYTES(modify_rqt_in) +
1539e1da60a8SMatan Azrad 			 rqt_attr->rqt_actual_size * sizeof(uint32_t);
1540e1da60a8SMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(modify_rqt_out)] = {0};
154166914d19SSuanming Mou 	uint32_t *in = mlx5_malloc(MLX5_MEM_ZERO, inlen, 0, SOCKET_ID_ANY);
1542e1da60a8SMatan Azrad 	void *rqt_ctx;
1543e1da60a8SMatan Azrad 	int i;
1544e1da60a8SMatan Azrad 	int ret;
1545e1da60a8SMatan Azrad 
1546e1da60a8SMatan Azrad 	if (!in) {
1547e1da60a8SMatan Azrad 		DRV_LOG(ERR, "Failed to allocate RQT modify IN data.");
1548e1da60a8SMatan Azrad 		rte_errno = ENOMEM;
1549e1da60a8SMatan Azrad 		return -ENOMEM;
1550e1da60a8SMatan Azrad 	}
1551e1da60a8SMatan Azrad 	MLX5_SET(modify_rqt_in, in, opcode, MLX5_CMD_OP_MODIFY_RQT);
1552e1da60a8SMatan Azrad 	MLX5_SET(modify_rqt_in, in, rqtn, rqt->id);
1553e1da60a8SMatan Azrad 	MLX5_SET64(modify_rqt_in, in, modify_bitmask, 0x1);
1554e1da60a8SMatan Azrad 	rqt_ctx = MLX5_ADDR_OF(modify_rqt_in, in, rqt_context);
1555e1da60a8SMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, list_q_type, rqt_attr->rq_type);
1556e1da60a8SMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, rqt_max_size, rqt_attr->rqt_max_size);
1557e1da60a8SMatan Azrad 	MLX5_SET(rqtc, rqt_ctx, rqt_actual_size, rqt_attr->rqt_actual_size);
1558e1da60a8SMatan Azrad 	for (i = 0; i < rqt_attr->rqt_actual_size; i++)
1559e1da60a8SMatan Azrad 		MLX5_SET(rqtc, rqt_ctx, rq_num[i], rqt_attr->rq_list[i]);
1560e1da60a8SMatan Azrad 	ret = mlx5_glue->devx_obj_modify(rqt->obj, in, inlen, out, sizeof(out));
156166914d19SSuanming Mou 	mlx5_free(in);
1562e1da60a8SMatan Azrad 	if (ret) {
1563e1da60a8SMatan Azrad 		DRV_LOG(ERR, "Failed to modify RQT using DevX.");
1564e1da60a8SMatan Azrad 		rte_errno = errno;
1565e1da60a8SMatan Azrad 		return -rte_errno;
1566e1da60a8SMatan Azrad 	}
1567e1da60a8SMatan Azrad 	return ret;
1568e1da60a8SMatan Azrad }
1569e1da60a8SMatan Azrad 
1570e1da60a8SMatan Azrad /**
15717b4f1e6bSMatan Azrad  * Create SQ using DevX API.
15727b4f1e6bSMatan Azrad  *
15737b4f1e6bSMatan Azrad  * @param[in] ctx
1574e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
15757b4f1e6bSMatan Azrad  * @param [in] sq_attr
15767b4f1e6bSMatan Azrad  *   Pointer to SQ attributes structure.
15777b4f1e6bSMatan Azrad  * @param [in] socket
15787b4f1e6bSMatan Azrad  *   CPU socket ID for allocations.
15797b4f1e6bSMatan Azrad  *
15807b4f1e6bSMatan Azrad  * @return
15817b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
15827b4f1e6bSMatan Azrad  **/
15837b4f1e6bSMatan Azrad struct mlx5_devx_obj *
1584e09d350eSOphir Munk mlx5_devx_cmd_create_sq(void *ctx,
15857b4f1e6bSMatan Azrad 			struct mlx5_devx_create_sq_attr *sq_attr)
15867b4f1e6bSMatan Azrad {
15877b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_sq_in)] = {0};
15887b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_sq_out)] = {0};
15897b4f1e6bSMatan Azrad 	void *sq_ctx;
15907b4f1e6bSMatan Azrad 	void *wq_ctx;
15917b4f1e6bSMatan Azrad 	struct mlx5_devx_wq_attr *wq_attr;
15927b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *sq = NULL;
15937b4f1e6bSMatan Azrad 
159466914d19SSuanming Mou 	sq = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*sq), 0, SOCKET_ID_ANY);
15957b4f1e6bSMatan Azrad 	if (!sq) {
15967b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate SQ data");
15977b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
15987b4f1e6bSMatan Azrad 		return NULL;
15997b4f1e6bSMatan Azrad 	}
16007b4f1e6bSMatan Azrad 	MLX5_SET(create_sq_in, in, opcode, MLX5_CMD_OP_CREATE_SQ);
16017b4f1e6bSMatan Azrad 	sq_ctx = MLX5_ADDR_OF(create_sq_in, in, ctx);
16027b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, rlky, sq_attr->rlky);
16037b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, cd_master, sq_attr->cd_master);
16047b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, fre, sq_attr->fre);
16057b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, flush_in_error_en, sq_attr->flush_in_error_en);
16067b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, allow_multi_pkt_send_wqe,
16071912d158STal Shnaiderman 		 sq_attr->allow_multi_pkt_send_wqe);
16087b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, min_wqe_inline_mode,
16097b4f1e6bSMatan Azrad 		 sq_attr->min_wqe_inline_mode);
16107b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, state, sq_attr->state);
16117b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, reg_umr, sq_attr->reg_umr);
16127b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, allow_swp, sq_attr->allow_swp);
16137b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, hairpin, sq_attr->hairpin);
161479a7e409SViacheslav Ovsiienko 	MLX5_SET(sqc, sq_ctx, non_wire, sq_attr->non_wire);
161579a7e409SViacheslav Ovsiienko 	MLX5_SET(sqc, sq_ctx, static_sq_wq, sq_attr->static_sq_wq);
16167b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, user_index, sq_attr->user_index);
16177b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, cqn, sq_attr->cqn);
16187b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, packet_pacing_rate_limit_index,
16197b4f1e6bSMatan Azrad 		 sq_attr->packet_pacing_rate_limit_index);
16207b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, tis_lst_sz, sq_attr->tis_lst_sz);
16217b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, tis_num_0, sq_attr->tis_num);
1622569ffbc9SViacheslav Ovsiienko 	MLX5_SET(sqc, sq_ctx, ts_format, sq_attr->ts_format);
16237b4f1e6bSMatan Azrad 	wq_ctx = MLX5_ADDR_OF(sqc, sq_ctx, wq);
16247b4f1e6bSMatan Azrad 	wq_attr = &sq_attr->wq_attr;
16257b4f1e6bSMatan Azrad 	devx_cmd_fill_wq_data(wq_ctx, wq_attr);
16267b4f1e6bSMatan Azrad 	sq->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
16277b4f1e6bSMatan Azrad 					     out, sizeof(out));
16287b4f1e6bSMatan Azrad 	if (!sq->obj) {
16297b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to create SQ using DevX");
16307b4f1e6bSMatan Azrad 		rte_errno = errno;
163166914d19SSuanming Mou 		mlx5_free(sq);
16327b4f1e6bSMatan Azrad 		return NULL;
16337b4f1e6bSMatan Azrad 	}
16347b4f1e6bSMatan Azrad 	sq->id = MLX5_GET(create_sq_out, out, sqn);
16357b4f1e6bSMatan Azrad 	return sq;
16367b4f1e6bSMatan Azrad }
16377b4f1e6bSMatan Azrad 
16387b4f1e6bSMatan Azrad /**
16397b4f1e6bSMatan Azrad  * Modify SQ using DevX API.
16407b4f1e6bSMatan Azrad  *
16417b4f1e6bSMatan Azrad  * @param[in] sq
16427b4f1e6bSMatan Azrad  *   Pointer to SQ object structure.
16437b4f1e6bSMatan Azrad  * @param [in] sq_attr
16447b4f1e6bSMatan Azrad  *   Pointer to SQ attributes structure.
16457b4f1e6bSMatan Azrad  *
16467b4f1e6bSMatan Azrad  * @return
16477b4f1e6bSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
16487b4f1e6bSMatan Azrad  */
16497b4f1e6bSMatan Azrad int
16507b4f1e6bSMatan Azrad mlx5_devx_cmd_modify_sq(struct mlx5_devx_obj *sq,
16517b4f1e6bSMatan Azrad 			struct mlx5_devx_modify_sq_attr *sq_attr)
16527b4f1e6bSMatan Azrad {
16537b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(modify_sq_in)] = {0};
16547b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(modify_sq_out)] = {0};
16557b4f1e6bSMatan Azrad 	void *sq_ctx;
16567b4f1e6bSMatan Azrad 	int ret;
16577b4f1e6bSMatan Azrad 
16587b4f1e6bSMatan Azrad 	MLX5_SET(modify_sq_in, in, opcode, MLX5_CMD_OP_MODIFY_SQ);
16597b4f1e6bSMatan Azrad 	MLX5_SET(modify_sq_in, in, sq_state, sq_attr->sq_state);
16607b4f1e6bSMatan Azrad 	MLX5_SET(modify_sq_in, in, sqn, sq->id);
16617b4f1e6bSMatan Azrad 	sq_ctx = MLX5_ADDR_OF(modify_sq_in, in, ctx);
16627b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, state, sq_attr->state);
16637b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, hairpin_peer_rq, sq_attr->hairpin_peer_rq);
16647b4f1e6bSMatan Azrad 	MLX5_SET(sqc, sq_ctx, hairpin_peer_vhca, sq_attr->hairpin_peer_vhca);
16657b4f1e6bSMatan Azrad 	ret = mlx5_glue->devx_obj_modify(sq->obj, in, sizeof(in),
16667b4f1e6bSMatan Azrad 					 out, sizeof(out));
16677b4f1e6bSMatan Azrad 	if (ret) {
16687b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to modify SQ using DevX");
16697b4f1e6bSMatan Azrad 		rte_errno = errno;
167038119ebeSBing Zhao 		return -rte_errno;
16717b4f1e6bSMatan Azrad 	}
16727b4f1e6bSMatan Azrad 	return ret;
16737b4f1e6bSMatan Azrad }
16747b4f1e6bSMatan Azrad 
16757b4f1e6bSMatan Azrad /**
16767b4f1e6bSMatan Azrad  * Create TIS using DevX API.
16777b4f1e6bSMatan Azrad  *
16787b4f1e6bSMatan Azrad  * @param[in] ctx
1679e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
16807b4f1e6bSMatan Azrad  * @param [in] tis_attr
16817b4f1e6bSMatan Azrad  *   Pointer to TIS attributes structure.
16827b4f1e6bSMatan Azrad  *
16837b4f1e6bSMatan Azrad  * @return
16847b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
16857b4f1e6bSMatan Azrad  */
16867b4f1e6bSMatan Azrad struct mlx5_devx_obj *
1687e09d350eSOphir Munk mlx5_devx_cmd_create_tis(void *ctx,
16887b4f1e6bSMatan Azrad 			 struct mlx5_devx_tis_attr *tis_attr)
16897b4f1e6bSMatan Azrad {
16907b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
16917b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_tis_out)] = {0};
16927b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *tis = NULL;
16937b4f1e6bSMatan Azrad 	void *tis_ctx;
16947b4f1e6bSMatan Azrad 
169566914d19SSuanming Mou 	tis = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*tis), 0, SOCKET_ID_ANY);
16967b4f1e6bSMatan Azrad 	if (!tis) {
16977b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate TIS object");
16987b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
16997b4f1e6bSMatan Azrad 		return NULL;
17007b4f1e6bSMatan Azrad 	}
17017b4f1e6bSMatan Azrad 	MLX5_SET(create_tis_in, in, opcode, MLX5_CMD_OP_CREATE_TIS);
17027b4f1e6bSMatan Azrad 	tis_ctx = MLX5_ADDR_OF(create_tis_in, in, ctx);
17037b4f1e6bSMatan Azrad 	MLX5_SET(tisc, tis_ctx, strict_lag_tx_port_affinity,
17047b4f1e6bSMatan Azrad 		 tis_attr->strict_lag_tx_port_affinity);
17051cbdad1bSXueming Li 	MLX5_SET(tisc, tis_ctx, lag_tx_port_affinity,
17061cbdad1bSXueming Li 		 tis_attr->lag_tx_port_affinity);
17077b4f1e6bSMatan Azrad 	MLX5_SET(tisc, tis_ctx, prio, tis_attr->prio);
17087b4f1e6bSMatan Azrad 	MLX5_SET(tisc, tis_ctx, transport_domain,
17097b4f1e6bSMatan Azrad 		 tis_attr->transport_domain);
17107b4f1e6bSMatan Azrad 	tis->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
17117b4f1e6bSMatan Azrad 					      out, sizeof(out));
17127b4f1e6bSMatan Azrad 	if (!tis->obj) {
17137b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to create TIS using DevX");
17147b4f1e6bSMatan Azrad 		rte_errno = errno;
171566914d19SSuanming Mou 		mlx5_free(tis);
17167b4f1e6bSMatan Azrad 		return NULL;
17177b4f1e6bSMatan Azrad 	}
17187b4f1e6bSMatan Azrad 	tis->id = MLX5_GET(create_tis_out, out, tisn);
17197b4f1e6bSMatan Azrad 	return tis;
17207b4f1e6bSMatan Azrad }
17217b4f1e6bSMatan Azrad 
17227b4f1e6bSMatan Azrad /**
17237b4f1e6bSMatan Azrad  * Create transport domain using DevX API.
17247b4f1e6bSMatan Azrad  *
17257b4f1e6bSMatan Azrad  * @param[in] ctx
1726e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
17277b4f1e6bSMatan Azrad  * @return
17287b4f1e6bSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
17297b4f1e6bSMatan Azrad  */
17307b4f1e6bSMatan Azrad struct mlx5_devx_obj *
1731e09d350eSOphir Munk mlx5_devx_cmd_create_td(void *ctx)
17327b4f1e6bSMatan Azrad {
17337b4f1e6bSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(alloc_transport_domain_in)] = {0};
17347b4f1e6bSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(alloc_transport_domain_out)] = {0};
17357b4f1e6bSMatan Azrad 	struct mlx5_devx_obj *td = NULL;
17367b4f1e6bSMatan Azrad 
173766914d19SSuanming Mou 	td = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*td), 0, SOCKET_ID_ANY);
17387b4f1e6bSMatan Azrad 	if (!td) {
17397b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate TD object");
17407b4f1e6bSMatan Azrad 		rte_errno = ENOMEM;
17417b4f1e6bSMatan Azrad 		return NULL;
17427b4f1e6bSMatan Azrad 	}
17437b4f1e6bSMatan Azrad 	MLX5_SET(alloc_transport_domain_in, in, opcode,
17447b4f1e6bSMatan Azrad 		 MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN);
17457b4f1e6bSMatan Azrad 	td->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
17467b4f1e6bSMatan Azrad 					     out, sizeof(out));
17477b4f1e6bSMatan Azrad 	if (!td->obj) {
17487b4f1e6bSMatan Azrad 		DRV_LOG(ERR, "Failed to create TIS using DevX");
17497b4f1e6bSMatan Azrad 		rte_errno = errno;
175066914d19SSuanming Mou 		mlx5_free(td);
17517b4f1e6bSMatan Azrad 		return NULL;
17527b4f1e6bSMatan Azrad 	}
17537b4f1e6bSMatan Azrad 	td->id = MLX5_GET(alloc_transport_domain_out, out,
17547b4f1e6bSMatan Azrad 			   transport_domain);
17557b4f1e6bSMatan Azrad 	return td;
17567b4f1e6bSMatan Azrad }
17577b4f1e6bSMatan Azrad 
17587b4f1e6bSMatan Azrad /**
17597b4f1e6bSMatan Azrad  * Dump all flows to file.
17607b4f1e6bSMatan Azrad  *
17617b4f1e6bSMatan Azrad  * @param[in] fdb_domain
17627b4f1e6bSMatan Azrad  *   FDB domain.
17637b4f1e6bSMatan Azrad  * @param[in] rx_domain
17647b4f1e6bSMatan Azrad  *   RX domain.
17657b4f1e6bSMatan Azrad  * @param[in] tx_domain
17667b4f1e6bSMatan Azrad  *   TX domain.
17677b4f1e6bSMatan Azrad  * @param[out] file
17687b4f1e6bSMatan Azrad  *   Pointer to file stream.
17697b4f1e6bSMatan Azrad  *
17707b4f1e6bSMatan Azrad  * @return
17717b4f1e6bSMatan Azrad  *   0 on success, a nagative value otherwise.
17727b4f1e6bSMatan Azrad  */
17737b4f1e6bSMatan Azrad int
17747b4f1e6bSMatan Azrad mlx5_devx_cmd_flow_dump(void *fdb_domain __rte_unused,
17757b4f1e6bSMatan Azrad 			void *rx_domain __rte_unused,
17767b4f1e6bSMatan Azrad 			void *tx_domain __rte_unused, FILE *file __rte_unused)
17777b4f1e6bSMatan Azrad {
17787b4f1e6bSMatan Azrad 	int ret = 0;
17797b4f1e6bSMatan Azrad 
17807b4f1e6bSMatan Azrad #ifdef HAVE_MLX5_DR_FLOW_DUMP
17817b4f1e6bSMatan Azrad 	if (fdb_domain) {
17827b4f1e6bSMatan Azrad 		ret = mlx5_glue->dr_dump_domain(file, fdb_domain);
17837b4f1e6bSMatan Azrad 		if (ret)
17847b4f1e6bSMatan Azrad 			return ret;
17857b4f1e6bSMatan Azrad 	}
17868e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(rx_domain);
17877b4f1e6bSMatan Azrad 	ret = mlx5_glue->dr_dump_domain(file, rx_domain);
17887b4f1e6bSMatan Azrad 	if (ret)
17897b4f1e6bSMatan Azrad 		return ret;
17908e46d4e1SAlexander Kozyrev 	MLX5_ASSERT(tx_domain);
17917b4f1e6bSMatan Azrad 	ret = mlx5_glue->dr_dump_domain(file, tx_domain);
17927b4f1e6bSMatan Azrad #else
17937b4f1e6bSMatan Azrad 	ret = ENOTSUP;
17947b4f1e6bSMatan Azrad #endif
17957b4f1e6bSMatan Azrad 	return -ret;
17967b4f1e6bSMatan Azrad }
1797446c3781SMatan Azrad 
1798a38d22edSHaifei Luo int
1799a38d22edSHaifei Luo mlx5_devx_cmd_flow_single_dump(void *rule_info __rte_unused,
1800a38d22edSHaifei Luo 			FILE *file __rte_unused)
1801a38d22edSHaifei Luo {
1802a38d22edSHaifei Luo 	int ret = 0;
1803a38d22edSHaifei Luo #ifdef HAVE_MLX5_DR_FLOW_DUMP_RULE
1804a38d22edSHaifei Luo 	if (rule_info)
1805a38d22edSHaifei Luo 		ret = mlx5_glue->dr_dump_rule(file, rule_info);
1806a38d22edSHaifei Luo #else
1807a38d22edSHaifei Luo 	ret = ENOTSUP;
1808a38d22edSHaifei Luo #endif
1809a38d22edSHaifei Luo 	return -ret;
1810a38d22edSHaifei Luo }
1811a38d22edSHaifei Luo 
1812446c3781SMatan Azrad /*
1813446c3781SMatan Azrad  * Create CQ using DevX API.
1814446c3781SMatan Azrad  *
1815446c3781SMatan Azrad  * @param[in] ctx
1816e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
1817446c3781SMatan Azrad  * @param [in] attr
1818446c3781SMatan Azrad  *   Pointer to CQ attributes structure.
1819446c3781SMatan Azrad  *
1820446c3781SMatan Azrad  * @return
1821446c3781SMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
1822446c3781SMatan Azrad  */
1823446c3781SMatan Azrad struct mlx5_devx_obj *
1824e09d350eSOphir Munk mlx5_devx_cmd_create_cq(void *ctx, struct mlx5_devx_cq_attr *attr)
1825446c3781SMatan Azrad {
1826446c3781SMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_cq_in)] = {0};
1827446c3781SMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_cq_out)] = {0};
182866914d19SSuanming Mou 	struct mlx5_devx_obj *cq_obj = mlx5_malloc(MLX5_MEM_ZERO,
182966914d19SSuanming Mou 						   sizeof(*cq_obj),
183066914d19SSuanming Mou 						   0, SOCKET_ID_ANY);
1831446c3781SMatan Azrad 	void *cqctx = MLX5_ADDR_OF(create_cq_in, in, cq_context);
1832446c3781SMatan Azrad 
1833446c3781SMatan Azrad 	if (!cq_obj) {
1834446c3781SMatan Azrad 		DRV_LOG(ERR, "Failed to allocate CQ object memory.");
1835446c3781SMatan Azrad 		rte_errno = ENOMEM;
1836446c3781SMatan Azrad 		return NULL;
1837446c3781SMatan Azrad 	}
1838446c3781SMatan Azrad 	MLX5_SET(create_cq_in, in, opcode, MLX5_CMD_OP_CREATE_CQ);
1839446c3781SMatan Azrad 	if (attr->db_umem_valid) {
1840446c3781SMatan Azrad 		MLX5_SET(cqc, cqctx, dbr_umem_valid, attr->db_umem_valid);
1841446c3781SMatan Azrad 		MLX5_SET(cqc, cqctx, dbr_umem_id, attr->db_umem_id);
1842446c3781SMatan Azrad 		MLX5_SET64(cqc, cqctx, dbr_addr, attr->db_umem_offset);
1843446c3781SMatan Azrad 	} else {
1844446c3781SMatan Azrad 		MLX5_SET64(cqc, cqctx, dbr_addr, attr->db_addr);
1845446c3781SMatan Azrad 	}
1846a2521c8fSMichael Baum 	MLX5_SET(cqc, cqctx, cqe_sz, (RTE_CACHE_LINE_SIZE == 128) ?
1847a2521c8fSMichael Baum 				     MLX5_CQE_SIZE_128B : MLX5_CQE_SIZE_64B);
1848446c3781SMatan Azrad 	MLX5_SET(cqc, cqctx, cc, attr->use_first_only);
1849446c3781SMatan Azrad 	MLX5_SET(cqc, cqctx, oi, attr->overrun_ignore);
1850446c3781SMatan Azrad 	MLX5_SET(cqc, cqctx, log_cq_size, attr->log_cq_size);
1851f002358cSMichael Baum 	if (attr->log_page_size > MLX5_ADAPTER_PAGE_SHIFT)
1852f002358cSMichael Baum 		MLX5_SET(cqc, cqctx, log_page_size,
1853f002358cSMichael Baum 			 attr->log_page_size - MLX5_ADAPTER_PAGE_SHIFT);
1854446c3781SMatan Azrad 	MLX5_SET(cqc, cqctx, c_eqn, attr->eqn);
1855446c3781SMatan Azrad 	MLX5_SET(cqc, cqctx, uar_page, attr->uar_page_id);
185654c2d46bSAlexander Kozyrev 	MLX5_SET(cqc, cqctx, cqe_comp_en, !!attr->cqe_comp_en);
1857f002358cSMichael Baum 	MLX5_SET(cqc, cqctx, mini_cqe_res_format, attr->mini_cqe_res_format);
185854c2d46bSAlexander Kozyrev 	MLX5_SET(cqc, cqctx, mini_cqe_res_format_ext,
185954c2d46bSAlexander Kozyrev 		 attr->mini_cqe_res_format_ext);
1860446c3781SMatan Azrad 	if (attr->q_umem_valid) {
1861446c3781SMatan Azrad 		MLX5_SET(create_cq_in, in, cq_umem_valid, attr->q_umem_valid);
1862446c3781SMatan Azrad 		MLX5_SET(create_cq_in, in, cq_umem_id, attr->q_umem_id);
1863446c3781SMatan Azrad 		MLX5_SET64(create_cq_in, in, cq_umem_offset,
1864446c3781SMatan Azrad 			   attr->q_umem_offset);
1865446c3781SMatan Azrad 	}
1866446c3781SMatan Azrad 	cq_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
1867446c3781SMatan Azrad 						 sizeof(out));
1868446c3781SMatan Azrad 	if (!cq_obj->obj) {
1869446c3781SMatan Azrad 		rte_errno = errno;
1870446c3781SMatan Azrad 		DRV_LOG(ERR, "Failed to create CQ using DevX errno=%d.", errno);
187166914d19SSuanming Mou 		mlx5_free(cq_obj);
1872446c3781SMatan Azrad 		return NULL;
1873446c3781SMatan Azrad 	}
1874446c3781SMatan Azrad 	cq_obj->id = MLX5_GET(create_cq_out, out, cqn);
1875446c3781SMatan Azrad 	return cq_obj;
1876446c3781SMatan Azrad }
18778712c80aSMatan Azrad 
18788712c80aSMatan Azrad /**
18798712c80aSMatan Azrad  * Create VIRTQ using DevX API.
18808712c80aSMatan Azrad  *
18818712c80aSMatan Azrad  * @param[in] ctx
1882e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
18838712c80aSMatan Azrad  * @param [in] attr
18848712c80aSMatan Azrad  *   Pointer to VIRTQ attributes structure.
18858712c80aSMatan Azrad  *
18868712c80aSMatan Azrad  * @return
18878712c80aSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
18888712c80aSMatan Azrad  */
18898712c80aSMatan Azrad struct mlx5_devx_obj *
1890e09d350eSOphir Munk mlx5_devx_cmd_create_virtq(void *ctx,
18918712c80aSMatan Azrad 			   struct mlx5_devx_virtq_attr *attr)
18928712c80aSMatan Azrad {
18938712c80aSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_virtq_in)] = {0};
18948712c80aSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
189566914d19SSuanming Mou 	struct mlx5_devx_obj *virtq_obj = mlx5_malloc(MLX5_MEM_ZERO,
189666914d19SSuanming Mou 						     sizeof(*virtq_obj),
189766914d19SSuanming Mou 						     0, SOCKET_ID_ANY);
18988712c80aSMatan Azrad 	void *virtq = MLX5_ADDR_OF(create_virtq_in, in, virtq);
18998712c80aSMatan Azrad 	void *hdr = MLX5_ADDR_OF(create_virtq_in, in, hdr);
19008712c80aSMatan Azrad 	void *virtctx = MLX5_ADDR_OF(virtio_net_q, virtq, virtio_q_context);
19018712c80aSMatan Azrad 
19028712c80aSMatan Azrad 	if (!virtq_obj) {
19038712c80aSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate virtq data.");
19048712c80aSMatan Azrad 		rte_errno = ENOMEM;
19058712c80aSMatan Azrad 		return NULL;
19068712c80aSMatan Azrad 	}
19078712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
19088712c80aSMatan Azrad 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
19098712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
19108712c80aSMatan Azrad 		 MLX5_GENERAL_OBJ_TYPE_VIRTQ);
19118712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, hw_available_index,
19128712c80aSMatan Azrad 		   attr->hw_available_index);
19138712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, hw_used_index, attr->hw_used_index);
19148712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, tso_ipv4, attr->tso_ipv4);
19158712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, tso_ipv6, attr->tso_ipv6);
19168712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, tx_csum, attr->tx_csum);
19178712c80aSMatan Azrad 	MLX5_SET16(virtio_net_q, virtq, rx_csum, attr->rx_csum);
19188712c80aSMatan Azrad 	MLX5_SET16(virtio_q, virtctx, virtio_version_1_0,
19198712c80aSMatan Azrad 		   attr->virtio_version_1_0);
19208712c80aSMatan Azrad 	MLX5_SET16(virtio_q, virtctx, event_mode, attr->event_mode);
19218712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, event_qpn_or_msix, attr->qp_id);
19228712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, desc_addr, attr->desc_addr);
19238712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, used_addr, attr->used_addr);
19248712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, available_addr, attr->available_addr);
19258712c80aSMatan Azrad 	MLX5_SET16(virtio_q, virtctx, queue_index, attr->queue_index);
19268712c80aSMatan Azrad 	MLX5_SET16(virtio_q, virtctx, queue_size, attr->q_size);
19278712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, virtio_q_mkey, attr->mkey);
19288712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_1_id, attr->umems[0].id);
19298712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_1_size, attr->umems[0].size);
19308712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, umem_1_offset, attr->umems[0].offset);
19318712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_2_id, attr->umems[1].id);
19328712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_2_size, attr->umems[1].size);
19338712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, umem_2_offset, attr->umems[1].offset);
19348712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_3_id, attr->umems[2].id);
19358712c80aSMatan Azrad 	MLX5_SET(virtio_q, virtctx, umem_3_size, attr->umems[2].size);
19368712c80aSMatan Azrad 	MLX5_SET64(virtio_q, virtctx, umem_3_offset, attr->umems[2].offset);
1937796ae7bbSMatan Azrad 	MLX5_SET(virtio_q, virtctx, counter_set_id, attr->counters_obj_id);
1938473d8e67SMatan Azrad 	MLX5_SET(virtio_q, virtctx, pd, attr->pd);
19396623dc2bSXueming Li 	MLX5_SET(virtio_q, virtctx, queue_period_mode, attr->hw_latency_mode);
19406623dc2bSXueming Li 	MLX5_SET(virtio_q, virtctx, queue_period_us, attr->hw_max_latency_us);
19416623dc2bSXueming Li 	MLX5_SET(virtio_q, virtctx, queue_max_count, attr->hw_max_pending_comp);
19428712c80aSMatan Azrad 	MLX5_SET(virtio_net_q, virtq, tisn_or_qpn, attr->tis_id);
19438712c80aSMatan Azrad 	virtq_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
19448712c80aSMatan Azrad 						    sizeof(out));
19458712c80aSMatan Azrad 	if (!virtq_obj->obj) {
19468712c80aSMatan Azrad 		rte_errno = errno;
19478712c80aSMatan Azrad 		DRV_LOG(ERR, "Failed to create VIRTQ Obj using DevX.");
194866914d19SSuanming Mou 		mlx5_free(virtq_obj);
19498712c80aSMatan Azrad 		return NULL;
19508712c80aSMatan Azrad 	}
19518712c80aSMatan Azrad 	virtq_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
19528712c80aSMatan Azrad 	return virtq_obj;
19538712c80aSMatan Azrad }
19548712c80aSMatan Azrad 
19558712c80aSMatan Azrad /**
19568712c80aSMatan Azrad  * Modify VIRTQ using DevX API.
19578712c80aSMatan Azrad  *
19588712c80aSMatan Azrad  * @param[in] virtq_obj
19598712c80aSMatan Azrad  *   Pointer to virtq object structure.
19608712c80aSMatan Azrad  * @param [in] attr
19618712c80aSMatan Azrad  *   Pointer to modify virtq attributes structure.
19628712c80aSMatan Azrad  *
19638712c80aSMatan Azrad  * @return
19648712c80aSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
19658712c80aSMatan Azrad  */
19668712c80aSMatan Azrad int
19678712c80aSMatan Azrad mlx5_devx_cmd_modify_virtq(struct mlx5_devx_obj *virtq_obj,
19688712c80aSMatan Azrad 			   struct mlx5_devx_virtq_attr *attr)
19698712c80aSMatan Azrad {
19708712c80aSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_virtq_in)] = {0};
19718712c80aSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
19728712c80aSMatan Azrad 	void *virtq = MLX5_ADDR_OF(create_virtq_in, in, virtq);
19738712c80aSMatan Azrad 	void *hdr = MLX5_ADDR_OF(create_virtq_in, in, hdr);
19748712c80aSMatan Azrad 	void *virtctx = MLX5_ADDR_OF(virtio_net_q, virtq, virtio_q_context);
19758712c80aSMatan Azrad 	int ret;
19768712c80aSMatan Azrad 
19778712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
19788712c80aSMatan Azrad 		 MLX5_CMD_OP_MODIFY_GENERAL_OBJECT);
19798712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
19808712c80aSMatan Azrad 		 MLX5_GENERAL_OBJ_TYPE_VIRTQ);
19818712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, virtq_obj->id);
19828712c80aSMatan Azrad 	MLX5_SET64(virtio_net_q, virtq, modify_field_select, attr->type);
19838712c80aSMatan Azrad 	MLX5_SET16(virtio_q, virtctx, queue_index, attr->queue_index);
19848712c80aSMatan Azrad 	switch (attr->type) {
19858712c80aSMatan Azrad 	case MLX5_VIRTQ_MODIFY_TYPE_STATE:
19868712c80aSMatan Azrad 		MLX5_SET16(virtio_net_q, virtq, state, attr->state);
19878712c80aSMatan Azrad 		break;
19888712c80aSMatan Azrad 	case MLX5_VIRTQ_MODIFY_TYPE_DIRTY_BITMAP_PARAMS:
19898712c80aSMatan Azrad 		MLX5_SET(virtio_net_q, virtq, dirty_bitmap_mkey,
19908712c80aSMatan Azrad 			 attr->dirty_bitmap_mkey);
19918712c80aSMatan Azrad 		MLX5_SET64(virtio_net_q, virtq, dirty_bitmap_addr,
19928712c80aSMatan Azrad 			 attr->dirty_bitmap_addr);
19938712c80aSMatan Azrad 		MLX5_SET(virtio_net_q, virtq, dirty_bitmap_size,
19948712c80aSMatan Azrad 			 attr->dirty_bitmap_size);
19958712c80aSMatan Azrad 		break;
19968712c80aSMatan Azrad 	case MLX5_VIRTQ_MODIFY_TYPE_DIRTY_BITMAP_DUMP_ENABLE:
19978712c80aSMatan Azrad 		MLX5_SET(virtio_net_q, virtq, dirty_bitmap_dump_enable,
19988712c80aSMatan Azrad 			 attr->dirty_bitmap_dump_enable);
19998712c80aSMatan Azrad 		break;
20008712c80aSMatan Azrad 	default:
20018712c80aSMatan Azrad 		rte_errno = EINVAL;
20028712c80aSMatan Azrad 		return -rte_errno;
20038712c80aSMatan Azrad 	}
20048712c80aSMatan Azrad 	ret = mlx5_glue->devx_obj_modify(virtq_obj->obj, in, sizeof(in),
20058712c80aSMatan Azrad 					 out, sizeof(out));
20068712c80aSMatan Azrad 	if (ret) {
20078712c80aSMatan Azrad 		DRV_LOG(ERR, "Failed to modify VIRTQ using DevX.");
20088712c80aSMatan Azrad 		rte_errno = errno;
200938119ebeSBing Zhao 		return -rte_errno;
20108712c80aSMatan Azrad 	}
20118712c80aSMatan Azrad 	return ret;
20128712c80aSMatan Azrad }
20138712c80aSMatan Azrad 
20148712c80aSMatan Azrad /**
20158712c80aSMatan Azrad  * Query VIRTQ using DevX API.
20168712c80aSMatan Azrad  *
20178712c80aSMatan Azrad  * @param[in] virtq_obj
20188712c80aSMatan Azrad  *   Pointer to virtq object structure.
20198712c80aSMatan Azrad  * @param [in/out] attr
20208712c80aSMatan Azrad  *   Pointer to virtq attributes structure.
20218712c80aSMatan Azrad  *
20228712c80aSMatan Azrad  * @return
20238712c80aSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
20248712c80aSMatan Azrad  */
20258712c80aSMatan Azrad int
20268712c80aSMatan Azrad mlx5_devx_cmd_query_virtq(struct mlx5_devx_obj *virtq_obj,
20278712c80aSMatan Azrad 			   struct mlx5_devx_virtq_attr *attr)
20288712c80aSMatan Azrad {
20298712c80aSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0};
20308712c80aSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_virtq_out)] = {0};
20318712c80aSMatan Azrad 	void *hdr = MLX5_ADDR_OF(query_virtq_out, in, hdr);
20328712c80aSMatan Azrad 	void *virtq = MLX5_ADDR_OF(query_virtq_out, out, virtq);
20338712c80aSMatan Azrad 	int ret;
20348712c80aSMatan Azrad 
20358712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
20368712c80aSMatan Azrad 		 MLX5_CMD_OP_QUERY_GENERAL_OBJECT);
20378712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
20388712c80aSMatan Azrad 		 MLX5_GENERAL_OBJ_TYPE_VIRTQ);
20398712c80aSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, virtq_obj->id);
20408712c80aSMatan Azrad 	ret = mlx5_glue->devx_obj_query(virtq_obj->obj, in, sizeof(in),
20418712c80aSMatan Azrad 					 out, sizeof(out));
20428712c80aSMatan Azrad 	if (ret) {
20438712c80aSMatan Azrad 		DRV_LOG(ERR, "Failed to modify VIRTQ using DevX.");
20448712c80aSMatan Azrad 		rte_errno = errno;
20458712c80aSMatan Azrad 		return -errno;
20468712c80aSMatan Azrad 	}
20478712c80aSMatan Azrad 	attr->hw_available_index = MLX5_GET16(virtio_net_q, virtq,
20488712c80aSMatan Azrad 					      hw_available_index);
20498712c80aSMatan Azrad 	attr->hw_used_index = MLX5_GET16(virtio_net_q, virtq, hw_used_index);
2050aed98b66SXueming Li 	attr->state = MLX5_GET16(virtio_net_q, virtq, state);
2051aed98b66SXueming Li 	attr->error_type = MLX5_GET16(virtio_net_q, virtq,
2052aed98b66SXueming Li 				      virtio_q_context.error_type);
20538712c80aSMatan Azrad 	return ret;
20548712c80aSMatan Azrad }
205515c3807eSMatan Azrad 
205615c3807eSMatan Azrad /**
205715c3807eSMatan Azrad  * Create QP using DevX API.
205815c3807eSMatan Azrad  *
205915c3807eSMatan Azrad  * @param[in] ctx
2060e09d350eSOphir Munk  *   Context returned from mlx5 open_device() glue function.
206115c3807eSMatan Azrad  * @param [in] attr
206215c3807eSMatan Azrad  *   Pointer to QP attributes structure.
206315c3807eSMatan Azrad  *
206415c3807eSMatan Azrad  * @return
206515c3807eSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
206615c3807eSMatan Azrad  */
206715c3807eSMatan Azrad struct mlx5_devx_obj *
2068e09d350eSOphir Munk mlx5_devx_cmd_create_qp(void *ctx,
206915c3807eSMatan Azrad 			struct mlx5_devx_qp_attr *attr)
207015c3807eSMatan Azrad {
207115c3807eSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_qp_in)] = {0};
207215c3807eSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(create_qp_out)] = {0};
207366914d19SSuanming Mou 	struct mlx5_devx_obj *qp_obj = mlx5_malloc(MLX5_MEM_ZERO,
207466914d19SSuanming Mou 						   sizeof(*qp_obj),
207566914d19SSuanming Mou 						   0, SOCKET_ID_ANY);
207615c3807eSMatan Azrad 	void *qpc = MLX5_ADDR_OF(create_qp_in, in, qpc);
207715c3807eSMatan Azrad 
207815c3807eSMatan Azrad 	if (!qp_obj) {
207915c3807eSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate QP data.");
208015c3807eSMatan Azrad 		rte_errno = ENOMEM;
208115c3807eSMatan Azrad 		return NULL;
208215c3807eSMatan Azrad 	}
208315c3807eSMatan Azrad 	MLX5_SET(create_qp_in, in, opcode, MLX5_CMD_OP_CREATE_QP);
208415c3807eSMatan Azrad 	MLX5_SET(qpc, qpc, st, MLX5_QP_ST_RC);
208515c3807eSMatan Azrad 	MLX5_SET(qpc, qpc, pd, attr->pd);
2086569ffbc9SViacheslav Ovsiienko 	MLX5_SET(qpc, qpc, ts_format, attr->ts_format);
2087f9213ab1SRaja Zidane 	MLX5_SET(qpc, qpc, user_index, attr->user_index);
208815c3807eSMatan Azrad 	if (attr->uar_index) {
2089ddda0006SRaja Zidane 		if (attr->mmo) {
2090ddda0006SRaja Zidane 			void *qpc_ext_and_pas_list = MLX5_ADDR_OF(create_qp_in,
2091ddda0006SRaja Zidane 				in, qpc_extension_and_pas_list);
2092ddda0006SRaja Zidane 			void *qpc_ext = MLX5_ADDR_OF(qpc_extension_and_pas_list,
2093ddda0006SRaja Zidane 				qpc_ext_and_pas_list, qpc_data_extension);
2094ddda0006SRaja Zidane 			MLX5_SET(qpc_extension, qpc_ext, mmo, 1);
2095ddda0006SRaja Zidane 		}
209615c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
209715c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, uar_page, attr->uar_index);
2098f002358cSMichael Baum 		if (attr->log_page_size > MLX5_ADAPTER_PAGE_SHIFT)
2099f002358cSMichael Baum 			MLX5_SET(qpc, qpc, log_page_size,
2100f002358cSMichael Baum 				 attr->log_page_size - MLX5_ADAPTER_PAGE_SHIFT);
210115c3807eSMatan Azrad 		if (attr->sq_size) {
21028e46d4e1SAlexander Kozyrev 			MLX5_ASSERT(RTE_IS_POWER_OF_2(attr->sq_size));
210315c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, cqn_snd, attr->cqn);
210415c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, log_sq_size,
210515c3807eSMatan Azrad 				 rte_log2_u32(attr->sq_size));
210615c3807eSMatan Azrad 		} else {
210715c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, no_sq, 1);
210815c3807eSMatan Azrad 		}
210915c3807eSMatan Azrad 		if (attr->rq_size) {
21108e46d4e1SAlexander Kozyrev 			MLX5_ASSERT(RTE_IS_POWER_OF_2(attr->rq_size));
211115c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, cqn_rcv, attr->cqn);
211215c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, log_rq_stride, attr->log_rq_stride -
211315c3807eSMatan Azrad 				 MLX5_LOG_RQ_STRIDE_SHIFT);
211415c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, log_rq_size,
211515c3807eSMatan Azrad 				 rte_log2_u32(attr->rq_size));
211615c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, rq_type, MLX5_NON_ZERO_RQ);
211715c3807eSMatan Azrad 		} else {
211815c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, rq_type, MLX5_ZERO_LEN_RQ);
211915c3807eSMatan Azrad 		}
212015c3807eSMatan Azrad 		if (attr->dbr_umem_valid) {
212115c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, dbr_umem_valid,
212215c3807eSMatan Azrad 				 attr->dbr_umem_valid);
212315c3807eSMatan Azrad 			MLX5_SET(qpc, qpc, dbr_umem_id, attr->dbr_umem_id);
212415c3807eSMatan Azrad 		}
212515c3807eSMatan Azrad 		MLX5_SET64(qpc, qpc, dbr_addr, attr->dbr_address);
212615c3807eSMatan Azrad 		MLX5_SET64(create_qp_in, in, wq_umem_offset,
212715c3807eSMatan Azrad 			   attr->wq_umem_offset);
212815c3807eSMatan Azrad 		MLX5_SET(create_qp_in, in, wq_umem_id, attr->wq_umem_id);
212915c3807eSMatan Azrad 		MLX5_SET(create_qp_in, in, wq_umem_valid, 1);
213015c3807eSMatan Azrad 	} else {
213115c3807eSMatan Azrad 		/* Special QP to be managed by FW - no SQ\RQ\CQ\UAR\DB rec. */
213215c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, rq_type, MLX5_ZERO_LEN_RQ);
213315c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, no_sq, 1);
213415c3807eSMatan Azrad 	}
213515c3807eSMatan Azrad 	qp_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
213615c3807eSMatan Azrad 						 sizeof(out));
213715c3807eSMatan Azrad 	if (!qp_obj->obj) {
213815c3807eSMatan Azrad 		rte_errno = errno;
213915c3807eSMatan Azrad 		DRV_LOG(ERR, "Failed to create QP Obj using DevX.");
214066914d19SSuanming Mou 		mlx5_free(qp_obj);
214115c3807eSMatan Azrad 		return NULL;
214215c3807eSMatan Azrad 	}
214315c3807eSMatan Azrad 	qp_obj->id = MLX5_GET(create_qp_out, out, qpn);
214415c3807eSMatan Azrad 	return qp_obj;
214515c3807eSMatan Azrad }
214615c3807eSMatan Azrad 
214715c3807eSMatan Azrad /**
214815c3807eSMatan Azrad  * Modify QP using DevX API.
214915c3807eSMatan Azrad  * Currently supports only force loop-back QP.
215015c3807eSMatan Azrad  *
215115c3807eSMatan Azrad  * @param[in] qp
215215c3807eSMatan Azrad  *   Pointer to QP object structure.
215315c3807eSMatan Azrad  * @param [in] qp_st_mod_op
215415c3807eSMatan Azrad  *   The QP state modification operation.
215515c3807eSMatan Azrad  * @param [in] remote_qp_id
215615c3807eSMatan Azrad  *   The remote QP ID for MLX5_CMD_OP_INIT2RTR_QP operation.
215715c3807eSMatan Azrad  *
215815c3807eSMatan Azrad  * @return
215915c3807eSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
216015c3807eSMatan Azrad  */
216115c3807eSMatan Azrad int
216215c3807eSMatan Azrad mlx5_devx_cmd_modify_qp_state(struct mlx5_devx_obj *qp, uint32_t qp_st_mod_op,
216315c3807eSMatan Azrad 			      uint32_t remote_qp_id)
216415c3807eSMatan Azrad {
216515c3807eSMatan Azrad 	union {
216615c3807eSMatan Azrad 		uint32_t rst2init[MLX5_ST_SZ_DW(rst2init_qp_in)];
216715c3807eSMatan Azrad 		uint32_t init2rtr[MLX5_ST_SZ_DW(init2rtr_qp_in)];
216815c3807eSMatan Azrad 		uint32_t rtr2rts[MLX5_ST_SZ_DW(rtr2rts_qp_in)];
216915c3807eSMatan Azrad 	} in;
217015c3807eSMatan Azrad 	union {
217115c3807eSMatan Azrad 		uint32_t rst2init[MLX5_ST_SZ_DW(rst2init_qp_out)];
217215c3807eSMatan Azrad 		uint32_t init2rtr[MLX5_ST_SZ_DW(init2rtr_qp_out)];
217315c3807eSMatan Azrad 		uint32_t rtr2rts[MLX5_ST_SZ_DW(rtr2rts_qp_out)];
217415c3807eSMatan Azrad 	} out;
217515c3807eSMatan Azrad 	void *qpc;
217615c3807eSMatan Azrad 	int ret;
217715c3807eSMatan Azrad 	unsigned int inlen;
217815c3807eSMatan Azrad 	unsigned int outlen;
217915c3807eSMatan Azrad 
218015c3807eSMatan Azrad 	memset(&in, 0, sizeof(in));
218115c3807eSMatan Azrad 	memset(&out, 0, sizeof(out));
218215c3807eSMatan Azrad 	MLX5_SET(rst2init_qp_in, &in, opcode, qp_st_mod_op);
218315c3807eSMatan Azrad 	switch (qp_st_mod_op) {
218415c3807eSMatan Azrad 	case MLX5_CMD_OP_RST2INIT_QP:
218515c3807eSMatan Azrad 		MLX5_SET(rst2init_qp_in, &in, qpn, qp->id);
218615c3807eSMatan Azrad 		qpc = MLX5_ADDR_OF(rst2init_qp_in, &in, qpc);
218715c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, primary_address_path.vhca_port_num, 1);
218815c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, rre, 1);
218915c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, rwe, 1);
219015c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
219115c3807eSMatan Azrad 		inlen = sizeof(in.rst2init);
219215c3807eSMatan Azrad 		outlen = sizeof(out.rst2init);
219315c3807eSMatan Azrad 		break;
219415c3807eSMatan Azrad 	case MLX5_CMD_OP_INIT2RTR_QP:
219515c3807eSMatan Azrad 		MLX5_SET(init2rtr_qp_in, &in, qpn, qp->id);
219615c3807eSMatan Azrad 		qpc = MLX5_ADDR_OF(init2rtr_qp_in, &in, qpc);
219715c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, primary_address_path.fl, 1);
219815c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, primary_address_path.vhca_port_num, 1);
219915c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, mtu, 1);
220015c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, log_msg_max, 30);
220115c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, remote_qpn, remote_qp_id);
220215c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, min_rnr_nak, 0);
220315c3807eSMatan Azrad 		inlen = sizeof(in.init2rtr);
220415c3807eSMatan Azrad 		outlen = sizeof(out.init2rtr);
220515c3807eSMatan Azrad 		break;
220615c3807eSMatan Azrad 	case MLX5_CMD_OP_RTR2RTS_QP:
220715c3807eSMatan Azrad 		qpc = MLX5_ADDR_OF(rtr2rts_qp_in, &in, qpc);
220815c3807eSMatan Azrad 		MLX5_SET(rtr2rts_qp_in, &in, qpn, qp->id);
220915c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, primary_address_path.ack_timeout, 14);
221015c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, log_ack_req_freq, 0);
221115c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, retry_count, 7);
221215c3807eSMatan Azrad 		MLX5_SET(qpc, qpc, rnr_retry, 7);
221315c3807eSMatan Azrad 		inlen = sizeof(in.rtr2rts);
221415c3807eSMatan Azrad 		outlen = sizeof(out.rtr2rts);
221515c3807eSMatan Azrad 		break;
221615c3807eSMatan Azrad 	default:
221715c3807eSMatan Azrad 		DRV_LOG(ERR, "Invalid or unsupported QP modify op %u.",
221815c3807eSMatan Azrad 			qp_st_mod_op);
221915c3807eSMatan Azrad 		rte_errno = EINVAL;
222015c3807eSMatan Azrad 		return -rte_errno;
222115c3807eSMatan Azrad 	}
222215c3807eSMatan Azrad 	ret = mlx5_glue->devx_obj_modify(qp->obj, &in, inlen, &out, outlen);
222315c3807eSMatan Azrad 	if (ret) {
222415c3807eSMatan Azrad 		DRV_LOG(ERR, "Failed to modify QP using DevX.");
222515c3807eSMatan Azrad 		rte_errno = errno;
222638119ebeSBing Zhao 		return -rte_errno;
222715c3807eSMatan Azrad 	}
222815c3807eSMatan Azrad 	return ret;
222915c3807eSMatan Azrad }
2230796ae7bbSMatan Azrad 
2231796ae7bbSMatan Azrad struct mlx5_devx_obj *
2232796ae7bbSMatan Azrad mlx5_devx_cmd_create_virtio_q_counters(void *ctx)
2233796ae7bbSMatan Azrad {
2234796ae7bbSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(create_virtio_q_counters_in)] = {0};
2235796ae7bbSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
223666914d19SSuanming Mou 	struct mlx5_devx_obj *couners_obj = mlx5_malloc(MLX5_MEM_ZERO,
223766914d19SSuanming Mou 						       sizeof(*couners_obj), 0,
223866914d19SSuanming Mou 						       SOCKET_ID_ANY);
2239796ae7bbSMatan Azrad 	void *hdr = MLX5_ADDR_OF(create_virtio_q_counters_in, in, hdr);
2240796ae7bbSMatan Azrad 
2241796ae7bbSMatan Azrad 	if (!couners_obj) {
2242796ae7bbSMatan Azrad 		DRV_LOG(ERR, "Failed to allocate virtio queue counters data.");
2243796ae7bbSMatan Azrad 		rte_errno = ENOMEM;
2244796ae7bbSMatan Azrad 		return NULL;
2245796ae7bbSMatan Azrad 	}
2246796ae7bbSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
2247796ae7bbSMatan Azrad 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
2248796ae7bbSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
2249796ae7bbSMatan Azrad 		 MLX5_GENERAL_OBJ_TYPE_VIRTIO_Q_COUNTERS);
2250796ae7bbSMatan Azrad 	couners_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
2251796ae7bbSMatan Azrad 						      sizeof(out));
2252796ae7bbSMatan Azrad 	if (!couners_obj->obj) {
2253796ae7bbSMatan Azrad 		rte_errno = errno;
2254796ae7bbSMatan Azrad 		DRV_LOG(ERR, "Failed to create virtio queue counters Obj using"
2255796ae7bbSMatan Azrad 			" DevX.");
225666914d19SSuanming Mou 		mlx5_free(couners_obj);
2257796ae7bbSMatan Azrad 		return NULL;
2258796ae7bbSMatan Azrad 	}
2259796ae7bbSMatan Azrad 	couners_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
2260796ae7bbSMatan Azrad 	return couners_obj;
2261796ae7bbSMatan Azrad }
2262796ae7bbSMatan Azrad 
2263796ae7bbSMatan Azrad int
2264796ae7bbSMatan Azrad mlx5_devx_cmd_query_virtio_q_counters(struct mlx5_devx_obj *couners_obj,
2265796ae7bbSMatan Azrad 				   struct mlx5_devx_virtio_q_couners_attr *attr)
2266796ae7bbSMatan Azrad {
2267796ae7bbSMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0};
2268796ae7bbSMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_virtio_q_counters_out)] = {0};
2269796ae7bbSMatan Azrad 	void *hdr = MLX5_ADDR_OF(query_virtio_q_counters_out, in, hdr);
2270796ae7bbSMatan Azrad 	void *virtio_q_counters = MLX5_ADDR_OF(query_virtio_q_counters_out, out,
2271796ae7bbSMatan Azrad 					       virtio_q_counters);
2272796ae7bbSMatan Azrad 	int ret;
2273796ae7bbSMatan Azrad 
2274796ae7bbSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
2275796ae7bbSMatan Azrad 		 MLX5_CMD_OP_QUERY_GENERAL_OBJECT);
2276796ae7bbSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
2277796ae7bbSMatan Azrad 		 MLX5_GENERAL_OBJ_TYPE_VIRTIO_Q_COUNTERS);
2278796ae7bbSMatan Azrad 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, couners_obj->id);
2279796ae7bbSMatan Azrad 	ret = mlx5_glue->devx_obj_query(couners_obj->obj, in, sizeof(in), out,
2280796ae7bbSMatan Azrad 					sizeof(out));
2281796ae7bbSMatan Azrad 	if (ret) {
2282796ae7bbSMatan Azrad 		DRV_LOG(ERR, "Failed to query virtio q counters using DevX.");
2283796ae7bbSMatan Azrad 		rte_errno = errno;
2284796ae7bbSMatan Azrad 		return -errno;
2285796ae7bbSMatan Azrad 	}
2286796ae7bbSMatan Azrad 	attr->received_desc = MLX5_GET64(virtio_q_counters, virtio_q_counters,
2287796ae7bbSMatan Azrad 					 received_desc);
2288796ae7bbSMatan Azrad 	attr->completed_desc = MLX5_GET64(virtio_q_counters, virtio_q_counters,
2289796ae7bbSMatan Azrad 					  completed_desc);
2290796ae7bbSMatan Azrad 	attr->error_cqes = MLX5_GET(virtio_q_counters, virtio_q_counters,
2291796ae7bbSMatan Azrad 				    error_cqes);
2292796ae7bbSMatan Azrad 	attr->bad_desc_errors = MLX5_GET(virtio_q_counters, virtio_q_counters,
2293796ae7bbSMatan Azrad 					 bad_desc_errors);
2294796ae7bbSMatan Azrad 	attr->exceed_max_chain = MLX5_GET(virtio_q_counters, virtio_q_counters,
2295796ae7bbSMatan Azrad 					  exceed_max_chain);
2296796ae7bbSMatan Azrad 	attr->invalid_buffer = MLX5_GET(virtio_q_counters, virtio_q_counters,
2297796ae7bbSMatan Azrad 					invalid_buffer);
2298796ae7bbSMatan Azrad 	return ret;
2299796ae7bbSMatan Azrad }
2300369e5092SDekel Peled 
2301369e5092SDekel Peled /**
2302369e5092SDekel Peled  * Create general object of type FLOW_HIT_ASO using DevX API.
2303369e5092SDekel Peled  *
2304369e5092SDekel Peled  * @param[in] ctx
2305369e5092SDekel Peled  *   Context returned from mlx5 open_device() glue function.
2306369e5092SDekel Peled  * @param [in] pd
2307369e5092SDekel Peled  *   PD value to associate the FLOW_HIT_ASO object with.
2308369e5092SDekel Peled  *
2309369e5092SDekel Peled  * @return
2310369e5092SDekel Peled  *   The DevX object created, NULL otherwise and rte_errno is set.
2311369e5092SDekel Peled  */
2312369e5092SDekel Peled struct mlx5_devx_obj *
2313369e5092SDekel Peled mlx5_devx_cmd_create_flow_hit_aso_obj(void *ctx, uint32_t pd)
2314369e5092SDekel Peled {
2315369e5092SDekel Peled 	uint32_t in[MLX5_ST_SZ_DW(create_flow_hit_aso_in)] = {0};
2316369e5092SDekel Peled 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
2317369e5092SDekel Peled 	struct mlx5_devx_obj *flow_hit_aso_obj = NULL;
2318369e5092SDekel Peled 	void *ptr = NULL;
2319369e5092SDekel Peled 
2320369e5092SDekel Peled 	flow_hit_aso_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*flow_hit_aso_obj),
2321369e5092SDekel Peled 				       0, SOCKET_ID_ANY);
2322369e5092SDekel Peled 	if (!flow_hit_aso_obj) {
2323369e5092SDekel Peled 		DRV_LOG(ERR, "Failed to allocate FLOW_HIT_ASO object data");
2324369e5092SDekel Peled 		rte_errno = ENOMEM;
2325369e5092SDekel Peled 		return NULL;
2326369e5092SDekel Peled 	}
2327369e5092SDekel Peled 	ptr = MLX5_ADDR_OF(create_flow_hit_aso_in, in, hdr);
2328369e5092SDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
2329369e5092SDekel Peled 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
2330369e5092SDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
2331369e5092SDekel Peled 		 MLX5_GENERAL_OBJ_TYPE_FLOW_HIT_ASO);
2332369e5092SDekel Peled 	ptr = MLX5_ADDR_OF(create_flow_hit_aso_in, in, flow_hit_aso);
2333369e5092SDekel Peled 	MLX5_SET(flow_hit_aso, ptr, access_pd, pd);
2334369e5092SDekel Peled 	flow_hit_aso_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
2335369e5092SDekel Peled 							   out, sizeof(out));
2336369e5092SDekel Peled 	if (!flow_hit_aso_obj->obj) {
2337369e5092SDekel Peled 		rte_errno = errno;
2338369e5092SDekel Peled 		DRV_LOG(ERR, "Failed to create FLOW_HIT_ASO obj using DevX.");
2339369e5092SDekel Peled 		mlx5_free(flow_hit_aso_obj);
2340369e5092SDekel Peled 		return NULL;
2341369e5092SDekel Peled 	}
2342369e5092SDekel Peled 	flow_hit_aso_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
2343369e5092SDekel Peled 	return flow_hit_aso_obj;
2344369e5092SDekel Peled }
23457ae7f458STal Shnaiderman 
23467ae7f458STal Shnaiderman /*
23477ae7f458STal Shnaiderman  * Create PD using DevX API.
23487ae7f458STal Shnaiderman  *
23497ae7f458STal Shnaiderman  * @param[in] ctx
23507ae7f458STal Shnaiderman  *   Context returned from mlx5 open_device() glue function.
23517ae7f458STal Shnaiderman  *
23527ae7f458STal Shnaiderman  * @return
23537ae7f458STal Shnaiderman  *   The DevX object created, NULL otherwise and rte_errno is set.
23547ae7f458STal Shnaiderman  */
23557ae7f458STal Shnaiderman struct mlx5_devx_obj *
23567ae7f458STal Shnaiderman mlx5_devx_cmd_alloc_pd(void *ctx)
23577ae7f458STal Shnaiderman {
23587ae7f458STal Shnaiderman 	struct mlx5_devx_obj *ppd =
23597ae7f458STal Shnaiderman 		mlx5_malloc(MLX5_MEM_ZERO, sizeof(*ppd), 0, SOCKET_ID_ANY);
23607ae7f458STal Shnaiderman 	u32 in[MLX5_ST_SZ_DW(alloc_pd_in)] = {0};
23617ae7f458STal Shnaiderman 	u32 out[MLX5_ST_SZ_DW(alloc_pd_out)] = {0};
23627ae7f458STal Shnaiderman 
23637ae7f458STal Shnaiderman 	if (!ppd) {
23647ae7f458STal Shnaiderman 		DRV_LOG(ERR, "Failed to allocate PD data.");
23657ae7f458STal Shnaiderman 		rte_errno = ENOMEM;
23667ae7f458STal Shnaiderman 		return NULL;
23677ae7f458STal Shnaiderman 	}
23687ae7f458STal Shnaiderman 	MLX5_SET(alloc_pd_in, in, opcode, MLX5_CMD_OP_ALLOC_PD);
23697ae7f458STal Shnaiderman 	ppd->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
23707ae7f458STal Shnaiderman 				out, sizeof(out));
23717ae7f458STal Shnaiderman 	if (!ppd->obj) {
23727ae7f458STal Shnaiderman 		mlx5_free(ppd);
23737ae7f458STal Shnaiderman 		DRV_LOG(ERR, "Failed to allocate PD Obj using DevX.");
23747ae7f458STal Shnaiderman 		rte_errno = errno;
23757ae7f458STal Shnaiderman 		return NULL;
23767ae7f458STal Shnaiderman 	}
23777ae7f458STal Shnaiderman 	ppd->id = MLX5_GET(alloc_pd_out, out, pd);
23787ae7f458STal Shnaiderman 	return ppd;
23797ae7f458STal Shnaiderman }
23805be10a9dSShiri Kuzin 
23815be10a9dSShiri Kuzin /**
2382894711d3SLi Zhang  * Create general object of type FLOW_METER_ASO using DevX API.
2383894711d3SLi Zhang  *
2384894711d3SLi Zhang  * @param[in] ctx
2385894711d3SLi Zhang  *   Context returned from mlx5 open_device() glue function.
2386894711d3SLi Zhang  * @param [in] pd
2387894711d3SLi Zhang  *   PD value to associate the FLOW_METER_ASO object with.
2388894711d3SLi Zhang  * @param [in] log_obj_size
2389894711d3SLi Zhang  *   log_obj_size define to allocate number of 2 * meters
2390894711d3SLi Zhang  *   in one FLOW_METER_ASO object.
2391894711d3SLi Zhang  *
2392894711d3SLi Zhang  * @return
2393894711d3SLi Zhang  *   The DevX object created, NULL otherwise and rte_errno is set.
2394894711d3SLi Zhang  */
2395894711d3SLi Zhang struct mlx5_devx_obj *
2396894711d3SLi Zhang mlx5_devx_cmd_create_flow_meter_aso_obj(void *ctx, uint32_t pd,
2397894711d3SLi Zhang 						uint32_t log_obj_size)
2398894711d3SLi Zhang {
2399894711d3SLi Zhang 	uint32_t in[MLX5_ST_SZ_DW(create_flow_meter_aso_in)] = {0};
2400894711d3SLi Zhang 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)];
2401894711d3SLi Zhang 	struct mlx5_devx_obj *flow_meter_aso_obj;
2402894711d3SLi Zhang 	void *ptr;
2403894711d3SLi Zhang 
2404894711d3SLi Zhang 	flow_meter_aso_obj = mlx5_malloc(MLX5_MEM_ZERO,
2405894711d3SLi Zhang 						sizeof(*flow_meter_aso_obj),
2406894711d3SLi Zhang 						0, SOCKET_ID_ANY);
2407894711d3SLi Zhang 	if (!flow_meter_aso_obj) {
2408894711d3SLi Zhang 		DRV_LOG(ERR, "Failed to allocate FLOW_METER_ASO object data");
2409894711d3SLi Zhang 		rte_errno = ENOMEM;
2410894711d3SLi Zhang 		return NULL;
2411894711d3SLi Zhang 	}
2412894711d3SLi Zhang 	ptr = MLX5_ADDR_OF(create_flow_meter_aso_in, in, hdr);
2413894711d3SLi Zhang 	MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
2414894711d3SLi Zhang 		MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
2415894711d3SLi Zhang 	MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
2416894711d3SLi Zhang 		MLX5_GENERAL_OBJ_TYPE_FLOW_METER_ASO);
2417894711d3SLi Zhang 	MLX5_SET(general_obj_in_cmd_hdr, ptr, log_obj_range,
2418894711d3SLi Zhang 		log_obj_size);
2419894711d3SLi Zhang 	ptr = MLX5_ADDR_OF(create_flow_meter_aso_in, in, flow_meter_aso);
2420894711d3SLi Zhang 	MLX5_SET(flow_meter_aso, ptr, access_pd, pd);
2421894711d3SLi Zhang 	flow_meter_aso_obj->obj = mlx5_glue->devx_obj_create(
2422894711d3SLi Zhang 							ctx, in, sizeof(in),
2423894711d3SLi Zhang 							out, sizeof(out));
2424894711d3SLi Zhang 	if (!flow_meter_aso_obj->obj) {
2425894711d3SLi Zhang 		rte_errno = errno;
2426894711d3SLi Zhang 		DRV_LOG(ERR, "Failed to create FLOW_METER_ASO obj using DevX.");
2427894711d3SLi Zhang 		mlx5_free(flow_meter_aso_obj);
2428894711d3SLi Zhang 		return NULL;
2429894711d3SLi Zhang 	}
2430894711d3SLi Zhang 	flow_meter_aso_obj->id = MLX5_GET(general_obj_out_cmd_hdr,
2431894711d3SLi Zhang 								out, obj_id);
2432894711d3SLi Zhang 	return flow_meter_aso_obj;
2433894711d3SLi Zhang }
2434894711d3SLi Zhang 
24358207e84bSBing Zhao /*
24368207e84bSBing Zhao  * Create general object of type CONN_TRACK_OFFLOAD using DevX API.
24378207e84bSBing Zhao  *
24388207e84bSBing Zhao  * @param[in] ctx
24398207e84bSBing Zhao  *   Context returned from mlx5 open_device() glue function.
24408207e84bSBing Zhao  * @param [in] pd
24418207e84bSBing Zhao  *   PD value to associate the CONN_TRACK_OFFLOAD ASO object with.
24428207e84bSBing Zhao  * @param [in] log_obj_size
24438207e84bSBing Zhao  *   log_obj_size to allocate its power of 2 * objects
24448207e84bSBing Zhao  *   in one CONN_TRACK_OFFLOAD bulk allocation.
24458207e84bSBing Zhao  *
24468207e84bSBing Zhao  * @return
24478207e84bSBing Zhao  *   The DevX object created, NULL otherwise and rte_errno is set.
24488207e84bSBing Zhao  */
24498207e84bSBing Zhao struct mlx5_devx_obj *
24508207e84bSBing Zhao mlx5_devx_cmd_create_conn_track_offload_obj(void *ctx, uint32_t pd,
24518207e84bSBing Zhao 					    uint32_t log_obj_size)
24528207e84bSBing Zhao {
24538207e84bSBing Zhao 	uint32_t in[MLX5_ST_SZ_DW(create_conn_track_aso_in)] = {0};
24548207e84bSBing Zhao 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)];
24558207e84bSBing Zhao 	struct mlx5_devx_obj *ct_aso_obj;
24568207e84bSBing Zhao 	void *ptr;
24578207e84bSBing Zhao 
24588207e84bSBing Zhao 	ct_aso_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*ct_aso_obj),
24598207e84bSBing Zhao 				 0, SOCKET_ID_ANY);
24608207e84bSBing Zhao 	if (!ct_aso_obj) {
24618207e84bSBing Zhao 		DRV_LOG(ERR, "Failed to allocate CONN_TRACK_OFFLOAD object.");
24628207e84bSBing Zhao 		rte_errno = ENOMEM;
24638207e84bSBing Zhao 		return NULL;
24648207e84bSBing Zhao 	}
24658207e84bSBing Zhao 	ptr = MLX5_ADDR_OF(create_conn_track_aso_in, in, hdr);
24668207e84bSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
24678207e84bSBing Zhao 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
24688207e84bSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
24698207e84bSBing Zhao 		 MLX5_GENERAL_OBJ_TYPE_CONN_TRACK_OFFLOAD);
24708207e84bSBing Zhao 	MLX5_SET(general_obj_in_cmd_hdr, ptr, log_obj_range, log_obj_size);
24718207e84bSBing Zhao 	ptr = MLX5_ADDR_OF(create_conn_track_aso_in, in, conn_track_offload);
24728207e84bSBing Zhao 	MLX5_SET(conn_track_offload, ptr, conn_track_aso_access_pd, pd);
24738207e84bSBing Zhao 	ct_aso_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
24748207e84bSBing Zhao 						     out, sizeof(out));
24758207e84bSBing Zhao 	if (!ct_aso_obj->obj) {
24768207e84bSBing Zhao 		rte_errno = errno;
24778207e84bSBing Zhao 		DRV_LOG(ERR, "Failed to create CONN_TRACK_OFFLOAD obj by using DevX.");
24788207e84bSBing Zhao 		mlx5_free(ct_aso_obj);
24798207e84bSBing Zhao 		return NULL;
24808207e84bSBing Zhao 	}
24818207e84bSBing Zhao 	ct_aso_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
24828207e84bSBing Zhao 	return ct_aso_obj;
24838207e84bSBing Zhao }
24848207e84bSBing Zhao 
2485894711d3SLi Zhang /**
24865be10a9dSShiri Kuzin  * Create general object of type GENEVE TLV option using DevX API.
24875be10a9dSShiri Kuzin  *
24885be10a9dSShiri Kuzin  * @param[in] ctx
24895be10a9dSShiri Kuzin  *   Context returned from mlx5 open_device() glue function.
24905be10a9dSShiri Kuzin  * @param [in] class
24915be10a9dSShiri Kuzin  *   TLV option variable value of class
24925be10a9dSShiri Kuzin  * @param [in] type
24935be10a9dSShiri Kuzin  *   TLV option variable value of type
24945be10a9dSShiri Kuzin  * @param [in] len
24955be10a9dSShiri Kuzin  *   TLV option variable value of len
24965be10a9dSShiri Kuzin  *
24975be10a9dSShiri Kuzin  * @return
24985be10a9dSShiri Kuzin  *   The DevX object created, NULL otherwise and rte_errno is set.
24995be10a9dSShiri Kuzin  */
25005be10a9dSShiri Kuzin struct mlx5_devx_obj *
25015be10a9dSShiri Kuzin mlx5_devx_cmd_create_geneve_tlv_option(void *ctx,
25025be10a9dSShiri Kuzin 		uint16_t class, uint8_t type, uint8_t len)
25035be10a9dSShiri Kuzin {
25045be10a9dSShiri Kuzin 	uint32_t in[MLX5_ST_SZ_DW(create_geneve_tlv_option_in)] = {0};
25055be10a9dSShiri Kuzin 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
25065be10a9dSShiri Kuzin 	struct mlx5_devx_obj *geneve_tlv_opt_obj = mlx5_malloc(MLX5_MEM_ZERO,
25075be10a9dSShiri Kuzin 						   sizeof(*geneve_tlv_opt_obj),
25085be10a9dSShiri Kuzin 						   0, SOCKET_ID_ANY);
25095be10a9dSShiri Kuzin 
25105be10a9dSShiri Kuzin 	if (!geneve_tlv_opt_obj) {
25115be10a9dSShiri Kuzin 		DRV_LOG(ERR, "Failed to allocate geneve tlv option object.");
25125be10a9dSShiri Kuzin 		rte_errno = ENOMEM;
25135be10a9dSShiri Kuzin 		return NULL;
25145be10a9dSShiri Kuzin 	}
25155be10a9dSShiri Kuzin 	void *hdr = MLX5_ADDR_OF(create_geneve_tlv_option_in, in, hdr);
25165be10a9dSShiri Kuzin 	void *opt = MLX5_ADDR_OF(create_geneve_tlv_option_in, in,
25175be10a9dSShiri Kuzin 			geneve_tlv_opt);
25185be10a9dSShiri Kuzin 	MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
25195be10a9dSShiri Kuzin 			MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
25205be10a9dSShiri Kuzin 	MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
2521753a7c08SDekel Peled 		 MLX5_GENERAL_OBJ_TYPE_GENEVE_TLV_OPT);
25225be10a9dSShiri Kuzin 	MLX5_SET(geneve_tlv_option, opt, option_class,
25235be10a9dSShiri Kuzin 			rte_be_to_cpu_16(class));
25245be10a9dSShiri Kuzin 	MLX5_SET(geneve_tlv_option, opt, option_type, type);
25255be10a9dSShiri Kuzin 	MLX5_SET(geneve_tlv_option, opt, option_data_length, len);
25265be10a9dSShiri Kuzin 	geneve_tlv_opt_obj->obj = mlx5_glue->devx_obj_create(ctx, in,
25275be10a9dSShiri Kuzin 					sizeof(in), out, sizeof(out));
25285be10a9dSShiri Kuzin 	if (!geneve_tlv_opt_obj->obj) {
25295be10a9dSShiri Kuzin 		rte_errno = errno;
25305be10a9dSShiri Kuzin 		DRV_LOG(ERR, "Failed to create Geneve tlv option "
25315be10a9dSShiri Kuzin 				"Obj using DevX.");
25325be10a9dSShiri Kuzin 		mlx5_free(geneve_tlv_opt_obj);
25335be10a9dSShiri Kuzin 		return NULL;
25345be10a9dSShiri Kuzin 	}
25355be10a9dSShiri Kuzin 	geneve_tlv_opt_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
25365be10a9dSShiri Kuzin 	return geneve_tlv_opt_obj;
25375be10a9dSShiri Kuzin }
25385be10a9dSShiri Kuzin 
2539542689e9SMatan Azrad int
2540542689e9SMatan Azrad mlx5_devx_cmd_wq_query(void *wq, uint32_t *counter_set_id)
2541542689e9SMatan Azrad {
2542542689e9SMatan Azrad #ifdef HAVE_IBV_FLOW_DV_SUPPORT
2543542689e9SMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_rq_in)] = {0};
2544542689e9SMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(query_rq_out)] = {0};
2545542689e9SMatan Azrad 	int rc;
2546542689e9SMatan Azrad 	void *rq_ctx;
2547542689e9SMatan Azrad 
2548542689e9SMatan Azrad 	MLX5_SET(query_rq_in, in, opcode, MLX5_CMD_OP_QUERY_RQ);
2549542689e9SMatan Azrad 	MLX5_SET(query_rq_in, in, rqn, ((struct ibv_wq *)wq)->wq_num);
2550542689e9SMatan Azrad 	rc = mlx5_glue->devx_wq_query(wq, in, sizeof(in), out, sizeof(out));
2551542689e9SMatan Azrad 	if (rc) {
2552542689e9SMatan Azrad 		rte_errno = errno;
2553542689e9SMatan Azrad 		DRV_LOG(ERR, "Failed to query WQ counter set ID using DevX - "
2554542689e9SMatan Azrad 			"rc = %d, errno = %d.", rc, errno);
2555542689e9SMatan Azrad 		return -rc;
2556542689e9SMatan Azrad 	};
2557542689e9SMatan Azrad 	rq_ctx = MLX5_ADDR_OF(query_rq_out, out, rq_context);
2558542689e9SMatan Azrad 	*counter_set_id = MLX5_GET(rqc, rq_ctx, counter_set_id);
2559542689e9SMatan Azrad 	return 0;
2560542689e9SMatan Azrad #else
2561542689e9SMatan Azrad 	(void)wq;
2562542689e9SMatan Azrad 	(void)counter_set_id;
2563542689e9SMatan Azrad 	return -ENOTSUP;
2564542689e9SMatan Azrad #endif
2565542689e9SMatan Azrad }
2566542689e9SMatan Azrad 
2567750e48c7SMatan Azrad /*
2568750e48c7SMatan Azrad  * Allocate queue counters via devx interface.
2569750e48c7SMatan Azrad  *
2570750e48c7SMatan Azrad  * @param[in] ctx
2571750e48c7SMatan Azrad  *   Context returned from mlx5 open_device() glue function.
2572750e48c7SMatan Azrad  *
2573750e48c7SMatan Azrad  * @return
2574750e48c7SMatan Azrad  *   Pointer to counter object on success, a NULL value otherwise and
2575750e48c7SMatan Azrad  *   rte_errno is set.
2576750e48c7SMatan Azrad  */
2577750e48c7SMatan Azrad struct mlx5_devx_obj *
2578750e48c7SMatan Azrad mlx5_devx_cmd_queue_counter_alloc(void *ctx)
2579750e48c7SMatan Azrad {
2580750e48c7SMatan Azrad 	struct mlx5_devx_obj *dcs = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*dcs), 0,
2581750e48c7SMatan Azrad 						SOCKET_ID_ANY);
2582750e48c7SMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(alloc_q_counter_in)]   = {0};
2583750e48c7SMatan Azrad 	uint32_t out[MLX5_ST_SZ_DW(alloc_q_counter_out)] = {0};
2584750e48c7SMatan Azrad 
2585750e48c7SMatan Azrad 	if (!dcs) {
2586750e48c7SMatan Azrad 		rte_errno = ENOMEM;
2587750e48c7SMatan Azrad 		return NULL;
2588750e48c7SMatan Azrad 	}
2589750e48c7SMatan Azrad 	MLX5_SET(alloc_q_counter_in, in, opcode, MLX5_CMD_OP_ALLOC_Q_COUNTER);
2590750e48c7SMatan Azrad 	dcs->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
2591750e48c7SMatan Azrad 					      sizeof(out));
2592750e48c7SMatan Azrad 	if (!dcs->obj) {
2593750e48c7SMatan Azrad 		DRV_LOG(DEBUG, "Can't allocate q counter set by DevX - error "
2594750e48c7SMatan Azrad 			"%d.", errno);
2595750e48c7SMatan Azrad 		rte_errno = errno;
2596750e48c7SMatan Azrad 		mlx5_free(dcs);
2597750e48c7SMatan Azrad 		return NULL;
2598750e48c7SMatan Azrad 	}
2599750e48c7SMatan Azrad 	dcs->id = MLX5_GET(alloc_q_counter_out, out, counter_set_id);
2600750e48c7SMatan Azrad 	return dcs;
2601750e48c7SMatan Azrad }
2602750e48c7SMatan Azrad 
2603750e48c7SMatan Azrad /**
2604750e48c7SMatan Azrad  * Query queue counters values.
2605750e48c7SMatan Azrad  *
2606750e48c7SMatan Azrad  * @param[in] dcs
2607750e48c7SMatan Azrad  *   devx object of the queue counter set.
2608750e48c7SMatan Azrad  * @param[in] clear
2609750e48c7SMatan Azrad  *   Whether hardware should clear the counters after the query or not.
2610750e48c7SMatan Azrad  *  @param[out] out_of_buffers
2611750e48c7SMatan Azrad  *   Number of dropped occurred due to lack of WQE for the associated QPs/RQs.
2612750e48c7SMatan Azrad  *
2613750e48c7SMatan Azrad  * @return
2614750e48c7SMatan Azrad  *   0 on success, a negative value otherwise.
2615750e48c7SMatan Azrad  */
2616750e48c7SMatan Azrad int
2617750e48c7SMatan Azrad mlx5_devx_cmd_queue_counter_query(struct mlx5_devx_obj *dcs, int clear,
2618750e48c7SMatan Azrad 				  uint32_t *out_of_buffers)
2619750e48c7SMatan Azrad {
2620750e48c7SMatan Azrad 	uint32_t out[MLX5_ST_SZ_BYTES(query_q_counter_out)] = {0};
2621750e48c7SMatan Azrad 	uint32_t in[MLX5_ST_SZ_DW(query_q_counter_in)] = {0};
2622750e48c7SMatan Azrad 	int rc;
2623750e48c7SMatan Azrad 
2624750e48c7SMatan Azrad 	MLX5_SET(query_q_counter_in, in, opcode,
2625750e48c7SMatan Azrad 		 MLX5_CMD_OP_QUERY_Q_COUNTER);
2626750e48c7SMatan Azrad 	MLX5_SET(query_q_counter_in, in, op_mod, 0);
2627750e48c7SMatan Azrad 	MLX5_SET(query_q_counter_in, in, counter_set_id, dcs->id);
2628750e48c7SMatan Azrad 	MLX5_SET(query_q_counter_in, in, clear, !!clear);
2629750e48c7SMatan Azrad 	rc = mlx5_glue->devx_obj_query(dcs->obj, in, sizeof(in), out,
2630750e48c7SMatan Azrad 				       sizeof(out));
2631750e48c7SMatan Azrad 	if (rc) {
2632750e48c7SMatan Azrad 		DRV_LOG(ERR, "Failed to query devx q counter set - rc %d", rc);
2633750e48c7SMatan Azrad 		rte_errno = rc;
2634750e48c7SMatan Azrad 		return -rc;
2635750e48c7SMatan Azrad 	}
2636750e48c7SMatan Azrad 	*out_of_buffers = MLX5_GET(query_q_counter_out, out, out_of_buffer);
2637750e48c7SMatan Azrad 	return 0;
2638750e48c7SMatan Azrad }
2639178d8c50SDekel Peled 
2640178d8c50SDekel Peled /**
2641178d8c50SDekel Peled  * Create general object of type DEK using DevX API.
2642178d8c50SDekel Peled  *
2643178d8c50SDekel Peled  * @param[in] ctx
2644178d8c50SDekel Peled  *   Context returned from mlx5 open_device() glue function.
2645178d8c50SDekel Peled  * @param [in] attr
2646178d8c50SDekel Peled  *   Pointer to DEK attributes structure.
2647178d8c50SDekel Peled  *
2648178d8c50SDekel Peled  * @return
2649178d8c50SDekel Peled  *   The DevX object created, NULL otherwise and rte_errno is set.
2650178d8c50SDekel Peled  */
2651178d8c50SDekel Peled struct mlx5_devx_obj *
2652178d8c50SDekel Peled mlx5_devx_cmd_create_dek_obj(void *ctx, struct mlx5_devx_dek_attr *attr)
2653178d8c50SDekel Peled {
2654178d8c50SDekel Peled 	uint32_t in[MLX5_ST_SZ_DW(create_dek_in)] = {0};
2655178d8c50SDekel Peled 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
2656178d8c50SDekel Peled 	struct mlx5_devx_obj *dek_obj = NULL;
2657178d8c50SDekel Peled 	void *ptr = NULL, *key_addr = NULL;
2658178d8c50SDekel Peled 
2659178d8c50SDekel Peled 	dek_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*dek_obj),
2660178d8c50SDekel Peled 			      0, SOCKET_ID_ANY);
2661178d8c50SDekel Peled 	if (dek_obj == NULL) {
2662178d8c50SDekel Peled 		DRV_LOG(ERR, "Failed to allocate DEK object data");
2663178d8c50SDekel Peled 		rte_errno = ENOMEM;
2664178d8c50SDekel Peled 		return NULL;
2665178d8c50SDekel Peled 	}
2666178d8c50SDekel Peled 	ptr = MLX5_ADDR_OF(create_dek_in, in, hdr);
2667178d8c50SDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
2668178d8c50SDekel Peled 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
2669178d8c50SDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
2670178d8c50SDekel Peled 		 MLX5_GENERAL_OBJ_TYPE_DEK);
2671178d8c50SDekel Peled 	ptr = MLX5_ADDR_OF(create_dek_in, in, dek);
2672178d8c50SDekel Peled 	MLX5_SET(dek, ptr, key_size, attr->key_size);
2673178d8c50SDekel Peled 	MLX5_SET(dek, ptr, has_keytag, attr->has_keytag);
2674178d8c50SDekel Peled 	MLX5_SET(dek, ptr, key_purpose, attr->key_purpose);
2675178d8c50SDekel Peled 	MLX5_SET(dek, ptr, pd, attr->pd);
2676178d8c50SDekel Peled 	MLX5_SET64(dek, ptr, opaque, attr->opaque);
2677178d8c50SDekel Peled 	key_addr = MLX5_ADDR_OF(dek, ptr, key);
2678178d8c50SDekel Peled 	memcpy(key_addr, (void *)(attr->key), MLX5_CRYPTO_KEY_MAX_SIZE);
2679178d8c50SDekel Peled 	dek_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
2680178d8c50SDekel Peled 						  out, sizeof(out));
2681178d8c50SDekel Peled 	if (dek_obj->obj == NULL) {
2682178d8c50SDekel Peled 		rte_errno = errno;
2683178d8c50SDekel Peled 		DRV_LOG(ERR, "Failed to create DEK obj using DevX.");
2684178d8c50SDekel Peled 		mlx5_free(dek_obj);
2685178d8c50SDekel Peled 		return NULL;
2686178d8c50SDekel Peled 	}
2687178d8c50SDekel Peled 	dek_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
2688178d8c50SDekel Peled 	return dek_obj;
2689178d8c50SDekel Peled }
269021ca2494SDekel Peled 
269121ca2494SDekel Peled /**
269221ca2494SDekel Peled  * Create general object of type IMPORT_KEK using DevX API.
269321ca2494SDekel Peled  *
269421ca2494SDekel Peled  * @param[in] ctx
269521ca2494SDekel Peled  *   Context returned from mlx5 open_device() glue function.
269621ca2494SDekel Peled  * @param [in] attr
269721ca2494SDekel Peled  *   Pointer to IMPORT_KEK attributes structure.
269821ca2494SDekel Peled  *
269921ca2494SDekel Peled  * @return
270021ca2494SDekel Peled  *   The DevX object created, NULL otherwise and rte_errno is set.
270121ca2494SDekel Peled  */
270221ca2494SDekel Peled struct mlx5_devx_obj *
270321ca2494SDekel Peled mlx5_devx_cmd_create_import_kek_obj(void *ctx,
270421ca2494SDekel Peled 				    struct mlx5_devx_import_kek_attr *attr)
270521ca2494SDekel Peled {
270621ca2494SDekel Peled 	uint32_t in[MLX5_ST_SZ_DW(create_import_kek_in)] = {0};
270721ca2494SDekel Peled 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
270821ca2494SDekel Peled 	struct mlx5_devx_obj *import_kek_obj = NULL;
270921ca2494SDekel Peled 	void *ptr = NULL, *key_addr = NULL;
271021ca2494SDekel Peled 
271121ca2494SDekel Peled 	import_kek_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*import_kek_obj),
271221ca2494SDekel Peled 				     0, SOCKET_ID_ANY);
271321ca2494SDekel Peled 	if (import_kek_obj == NULL) {
271421ca2494SDekel Peled 		DRV_LOG(ERR, "Failed to allocate IMPORT_KEK object data");
271521ca2494SDekel Peled 		rte_errno = ENOMEM;
271621ca2494SDekel Peled 		return NULL;
271721ca2494SDekel Peled 	}
271821ca2494SDekel Peled 	ptr = MLX5_ADDR_OF(create_import_kek_in, in, hdr);
271921ca2494SDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
272021ca2494SDekel Peled 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
272121ca2494SDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
272221ca2494SDekel Peled 		 MLX5_GENERAL_OBJ_TYPE_IMPORT_KEK);
272321ca2494SDekel Peled 	ptr = MLX5_ADDR_OF(create_import_kek_in, in, import_kek);
272421ca2494SDekel Peled 	MLX5_SET(import_kek, ptr, key_size, attr->key_size);
272521ca2494SDekel Peled 	key_addr = MLX5_ADDR_OF(import_kek, ptr, key);
272621ca2494SDekel Peled 	memcpy(key_addr, (void *)(attr->key), MLX5_CRYPTO_KEY_MAX_SIZE);
272721ca2494SDekel Peled 	import_kek_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
272821ca2494SDekel Peled 							 out, sizeof(out));
272921ca2494SDekel Peled 	if (import_kek_obj->obj == NULL) {
273021ca2494SDekel Peled 		rte_errno = errno;
273121ca2494SDekel Peled 		DRV_LOG(ERR, "Failed to create IMPORT_KEK object using DevX.");
273221ca2494SDekel Peled 		mlx5_free(import_kek_obj);
273321ca2494SDekel Peled 		return NULL;
273421ca2494SDekel Peled 	}
273521ca2494SDekel Peled 	import_kek_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
273621ca2494SDekel Peled 	return import_kek_obj;
273721ca2494SDekel Peled }
273838e4780bSDekel Peled 
273938e4780bSDekel Peled /**
2740abda4fd9SDekel Peled  * Create general object of type CREDENTIAL using DevX API.
2741abda4fd9SDekel Peled  *
2742abda4fd9SDekel Peled  * @param[in] ctx
2743abda4fd9SDekel Peled  *   Context returned from mlx5 open_device() glue function.
2744abda4fd9SDekel Peled  * @param [in] attr
2745abda4fd9SDekel Peled  *   Pointer to CREDENTIAL attributes structure.
2746abda4fd9SDekel Peled  *
2747abda4fd9SDekel Peled  * @return
2748abda4fd9SDekel Peled  *   The DevX object created, NULL otherwise and rte_errno is set.
2749abda4fd9SDekel Peled  */
2750abda4fd9SDekel Peled struct mlx5_devx_obj *
2751abda4fd9SDekel Peled mlx5_devx_cmd_create_credential_obj(void *ctx,
2752abda4fd9SDekel Peled 				    struct mlx5_devx_credential_attr *attr)
2753abda4fd9SDekel Peled {
2754abda4fd9SDekel Peled 	uint32_t in[MLX5_ST_SZ_DW(create_credential_in)] = {0};
2755abda4fd9SDekel Peled 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
2756abda4fd9SDekel Peled 	struct mlx5_devx_obj *credential_obj = NULL;
2757abda4fd9SDekel Peled 	void *ptr = NULL, *credential_addr = NULL;
2758abda4fd9SDekel Peled 
2759abda4fd9SDekel Peled 	credential_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*credential_obj),
2760abda4fd9SDekel Peled 				     0, SOCKET_ID_ANY);
2761abda4fd9SDekel Peled 	if (credential_obj == NULL) {
2762abda4fd9SDekel Peled 		DRV_LOG(ERR, "Failed to allocate CREDENTIAL object data");
2763abda4fd9SDekel Peled 		rte_errno = ENOMEM;
2764abda4fd9SDekel Peled 		return NULL;
2765abda4fd9SDekel Peled 	}
2766abda4fd9SDekel Peled 	ptr = MLX5_ADDR_OF(create_credential_in, in, hdr);
2767abda4fd9SDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
2768abda4fd9SDekel Peled 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
2769abda4fd9SDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
2770abda4fd9SDekel Peled 		 MLX5_GENERAL_OBJ_TYPE_CREDENTIAL);
2771abda4fd9SDekel Peled 	ptr = MLX5_ADDR_OF(create_credential_in, in, credential);
2772abda4fd9SDekel Peled 	MLX5_SET(credential, ptr, credential_role, attr->credential_role);
2773abda4fd9SDekel Peled 	credential_addr = MLX5_ADDR_OF(credential, ptr, credential);
2774abda4fd9SDekel Peled 	memcpy(credential_addr, (void *)(attr->credential),
2775abda4fd9SDekel Peled 	       MLX5_CRYPTO_CREDENTIAL_SIZE);
2776abda4fd9SDekel Peled 	credential_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
2777abda4fd9SDekel Peled 							 out, sizeof(out));
2778abda4fd9SDekel Peled 	if (credential_obj->obj == NULL) {
2779abda4fd9SDekel Peled 		rte_errno = errno;
2780abda4fd9SDekel Peled 		DRV_LOG(ERR, "Failed to create CREDENTIAL object using DevX.");
2781abda4fd9SDekel Peled 		mlx5_free(credential_obj);
2782abda4fd9SDekel Peled 		return NULL;
2783abda4fd9SDekel Peled 	}
2784abda4fd9SDekel Peled 	credential_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
2785abda4fd9SDekel Peled 	return credential_obj;
2786abda4fd9SDekel Peled }
2787abda4fd9SDekel Peled 
2788abda4fd9SDekel Peled /**
278938e4780bSDekel Peled  * Create general object of type CRYPTO_LOGIN using DevX API.
279038e4780bSDekel Peled  *
279138e4780bSDekel Peled  * @param[in] ctx
279238e4780bSDekel Peled  *   Context returned from mlx5 open_device() glue function.
279338e4780bSDekel Peled  * @param [in] attr
279438e4780bSDekel Peled  *   Pointer to CRYPTO_LOGIN attributes structure.
279538e4780bSDekel Peled  *
279638e4780bSDekel Peled  * @return
279738e4780bSDekel Peled  *   The DevX object created, NULL otherwise and rte_errno is set.
279838e4780bSDekel Peled  */
279938e4780bSDekel Peled struct mlx5_devx_obj *
280038e4780bSDekel Peled mlx5_devx_cmd_create_crypto_login_obj(void *ctx,
280138e4780bSDekel Peled 				      struct mlx5_devx_crypto_login_attr *attr)
280238e4780bSDekel Peled {
280338e4780bSDekel Peled 	uint32_t in[MLX5_ST_SZ_DW(create_crypto_login_in)] = {0};
280438e4780bSDekel Peled 	uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
280538e4780bSDekel Peled 	struct mlx5_devx_obj *crypto_login_obj = NULL;
280638e4780bSDekel Peled 	void *ptr = NULL, *credential_addr = NULL;
280738e4780bSDekel Peled 
280838e4780bSDekel Peled 	crypto_login_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*crypto_login_obj),
280938e4780bSDekel Peled 				       0, SOCKET_ID_ANY);
281038e4780bSDekel Peled 	if (crypto_login_obj == NULL) {
281138e4780bSDekel Peled 		DRV_LOG(ERR, "Failed to allocate CRYPTO_LOGIN object data");
281238e4780bSDekel Peled 		rte_errno = ENOMEM;
281338e4780bSDekel Peled 		return NULL;
281438e4780bSDekel Peled 	}
281538e4780bSDekel Peled 	ptr = MLX5_ADDR_OF(create_crypto_login_in, in, hdr);
281638e4780bSDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
281738e4780bSDekel Peled 		 MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
281838e4780bSDekel Peled 	MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
281938e4780bSDekel Peled 		 MLX5_GENERAL_OBJ_TYPE_CRYPTO_LOGIN);
282038e4780bSDekel Peled 	ptr = MLX5_ADDR_OF(create_crypto_login_in, in, crypto_login);
282138e4780bSDekel Peled 	MLX5_SET(crypto_login, ptr, credential_pointer,
282238e4780bSDekel Peled 		 attr->credential_pointer);
282338e4780bSDekel Peled 	MLX5_SET(crypto_login, ptr, session_import_kek_ptr,
282438e4780bSDekel Peled 		 attr->session_import_kek_ptr);
282538e4780bSDekel Peled 	credential_addr = MLX5_ADDR_OF(crypto_login, ptr, credential);
282638e4780bSDekel Peled 	memcpy(credential_addr, (void *)(attr->credential),
2827abda4fd9SDekel Peled 	       MLX5_CRYPTO_CREDENTIAL_SIZE);
282838e4780bSDekel Peled 	crypto_login_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
282938e4780bSDekel Peled 							   out, sizeof(out));
283038e4780bSDekel Peled 	if (crypto_login_obj->obj == NULL) {
283138e4780bSDekel Peled 		rte_errno = errno;
283238e4780bSDekel Peled 		DRV_LOG(ERR, "Failed to create CRYPTO_LOGIN obj using DevX.");
283338e4780bSDekel Peled 		mlx5_free(crypto_login_obj);
283438e4780bSDekel Peled 		return NULL;
283538e4780bSDekel Peled 	}
283638e4780bSDekel Peled 	crypto_login_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
283738e4780bSDekel Peled 	return crypto_login_obj;
283838e4780bSDekel Peled }
2839cf5ac38dSRongwei Liu 
2840cf5ac38dSRongwei Liu /**
2841cf5ac38dSRongwei Liu  * Query LAG context.
2842cf5ac38dSRongwei Liu  *
2843cf5ac38dSRongwei Liu  * @param[in] ctx
2844cf5ac38dSRongwei Liu  *   Pointer to ibv_context, returned from mlx5dv_open_device.
2845cf5ac38dSRongwei Liu  * @param[out] lag_ctx
2846cf5ac38dSRongwei Liu  *   Pointer to struct mlx5_devx_lag_context, to be set by the routine.
2847cf5ac38dSRongwei Liu  *
2848cf5ac38dSRongwei Liu  * @return
2849cf5ac38dSRongwei Liu  *   0 on success, a negative value otherwise.
2850cf5ac38dSRongwei Liu  */
2851cf5ac38dSRongwei Liu int
2852cf5ac38dSRongwei Liu mlx5_devx_cmd_query_lag(void *ctx,
2853cf5ac38dSRongwei Liu 			struct mlx5_devx_lag_context *lag_ctx)
2854cf5ac38dSRongwei Liu {
2855cf5ac38dSRongwei Liu 	uint32_t in[MLX5_ST_SZ_DW(query_lag_in)] = {0};
2856cf5ac38dSRongwei Liu 	uint32_t out[MLX5_ST_SZ_DW(query_lag_out)] = {0};
2857cf5ac38dSRongwei Liu 	void *lctx;
2858cf5ac38dSRongwei Liu 	int rc;
2859cf5ac38dSRongwei Liu 
2860cf5ac38dSRongwei Liu 	MLX5_SET(query_lag_in, in, opcode, MLX5_CMD_OP_QUERY_LAG);
2861cf5ac38dSRongwei Liu 	rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out, sizeof(out));
2862cf5ac38dSRongwei Liu 	if (rc)
2863cf5ac38dSRongwei Liu 		goto error;
2864cf5ac38dSRongwei Liu 	lctx = MLX5_ADDR_OF(query_lag_out, out, context);
2865cf5ac38dSRongwei Liu 	lag_ctx->fdb_selection_mode = MLX5_GET(lag_context, lctx,
2866cf5ac38dSRongwei Liu 					       fdb_selection_mode);
2867cf5ac38dSRongwei Liu 	lag_ctx->port_select_mode = MLX5_GET(lag_context, lctx,
2868cf5ac38dSRongwei Liu 					       port_select_mode);
2869cf5ac38dSRongwei Liu 	lag_ctx->lag_state = MLX5_GET(lag_context, lctx, lag_state);
2870cf5ac38dSRongwei Liu 	lag_ctx->tx_remap_affinity_2 = MLX5_GET(lag_context, lctx,
2871cf5ac38dSRongwei Liu 						tx_remap_affinity_2);
2872cf5ac38dSRongwei Liu 	lag_ctx->tx_remap_affinity_1 = MLX5_GET(lag_context, lctx,
2873cf5ac38dSRongwei Liu 						tx_remap_affinity_1);
2874cf5ac38dSRongwei Liu 	return 0;
2875cf5ac38dSRongwei Liu error:
2876cf5ac38dSRongwei Liu 	rc = (rc > 0) ? -rc : rc;
2877cf5ac38dSRongwei Liu 	return rc;
2878cf5ac38dSRongwei Liu }
2879