17b4f1e6bSMatan Azrad // SPDX-License-Identifier: BSD-3-Clause 27b4f1e6bSMatan Azrad /* Copyright 2018 Mellanox Technologies, Ltd */ 37b4f1e6bSMatan Azrad 47b4f1e6bSMatan Azrad #include <unistd.h> 57b4f1e6bSMatan Azrad 67b4f1e6bSMatan Azrad #include <rte_errno.h> 77b4f1e6bSMatan Azrad #include <rte_malloc.h> 82aba9fc7SOphir Munk #include <rte_eal_paging.h> 97b4f1e6bSMatan Azrad 107b4f1e6bSMatan Azrad #include "mlx5_prm.h" 117b4f1e6bSMatan Azrad #include "mlx5_devx_cmds.h" 127b4f1e6bSMatan Azrad #include "mlx5_common_utils.h" 1366914d19SSuanming Mou #include "mlx5_malloc.h" 147b4f1e6bSMatan Azrad 157b4f1e6bSMatan Azrad 167b4f1e6bSMatan Azrad /** 17bb7ef9a9SViacheslav Ovsiienko * Perform read access to the registers. Reads data from register 18bb7ef9a9SViacheslav Ovsiienko * and writes ones to the specified buffer. 19bb7ef9a9SViacheslav Ovsiienko * 20bb7ef9a9SViacheslav Ovsiienko * @param[in] ctx 21bb7ef9a9SViacheslav Ovsiienko * Context returned from mlx5 open_device() glue function. 22bb7ef9a9SViacheslav Ovsiienko * @param[in] reg_id 23bb7ef9a9SViacheslav Ovsiienko * Register identifier according to the PRM. 24bb7ef9a9SViacheslav Ovsiienko * @param[in] arg 25bb7ef9a9SViacheslav Ovsiienko * Register access auxiliary parameter according to the PRM. 26bb7ef9a9SViacheslav Ovsiienko * @param[out] data 27bb7ef9a9SViacheslav Ovsiienko * Pointer to the buffer to store read data. 28bb7ef9a9SViacheslav Ovsiienko * @param[in] dw_cnt 29bb7ef9a9SViacheslav Ovsiienko * Buffer size in double words. 30bb7ef9a9SViacheslav Ovsiienko * 31bb7ef9a9SViacheslav Ovsiienko * @return 32bb7ef9a9SViacheslav Ovsiienko * 0 on success, a negative value otherwise. 33bb7ef9a9SViacheslav Ovsiienko */ 34bb7ef9a9SViacheslav Ovsiienko int 35bb7ef9a9SViacheslav Ovsiienko mlx5_devx_cmd_register_read(void *ctx, uint16_t reg_id, uint32_t arg, 36bb7ef9a9SViacheslav Ovsiienko uint32_t *data, uint32_t dw_cnt) 37bb7ef9a9SViacheslav Ovsiienko { 38bb7ef9a9SViacheslav Ovsiienko uint32_t in[MLX5_ST_SZ_DW(access_register_in)] = {0}; 39bb7ef9a9SViacheslav Ovsiienko uint32_t out[MLX5_ST_SZ_DW(access_register_out) + 40bb7ef9a9SViacheslav Ovsiienko MLX5_ACCESS_REGISTER_DATA_DWORD_MAX] = {0}; 41bb7ef9a9SViacheslav Ovsiienko int status, rc; 42bb7ef9a9SViacheslav Ovsiienko 43bb7ef9a9SViacheslav Ovsiienko MLX5_ASSERT(data && dw_cnt); 44bb7ef9a9SViacheslav Ovsiienko MLX5_ASSERT(dw_cnt <= MLX5_ACCESS_REGISTER_DATA_DWORD_MAX); 45bb7ef9a9SViacheslav Ovsiienko if (dw_cnt > MLX5_ACCESS_REGISTER_DATA_DWORD_MAX) { 46bb7ef9a9SViacheslav Ovsiienko DRV_LOG(ERR, "Not enough buffer for register read data"); 47bb7ef9a9SViacheslav Ovsiienko return -1; 48bb7ef9a9SViacheslav Ovsiienko } 49bb7ef9a9SViacheslav Ovsiienko MLX5_SET(access_register_in, in, opcode, 50bb7ef9a9SViacheslav Ovsiienko MLX5_CMD_OP_ACCESS_REGISTER_USER); 51bb7ef9a9SViacheslav Ovsiienko MLX5_SET(access_register_in, in, op_mod, 52bb7ef9a9SViacheslav Ovsiienko MLX5_ACCESS_REGISTER_IN_OP_MOD_READ); 53bb7ef9a9SViacheslav Ovsiienko MLX5_SET(access_register_in, in, register_id, reg_id); 54bb7ef9a9SViacheslav Ovsiienko MLX5_SET(access_register_in, in, argument, arg); 55bb7ef9a9SViacheslav Ovsiienko rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out, 56dd9e9d54SDekel Peled MLX5_ST_SZ_BYTES(access_register_out) + 57dd9e9d54SDekel Peled sizeof(uint32_t) * dw_cnt); 58bb7ef9a9SViacheslav Ovsiienko if (rc) 59bb7ef9a9SViacheslav Ovsiienko goto error; 60bb7ef9a9SViacheslav Ovsiienko status = MLX5_GET(access_register_out, out, status); 61bb7ef9a9SViacheslav Ovsiienko if (status) { 62bb7ef9a9SViacheslav Ovsiienko int syndrome = MLX5_GET(access_register_out, out, syndrome); 63bb7ef9a9SViacheslav Ovsiienko 64bb7ef9a9SViacheslav Ovsiienko DRV_LOG(DEBUG, "Failed to access NIC register 0x%X, " 65bb7ef9a9SViacheslav Ovsiienko "status %x, syndrome = %x", 66bb7ef9a9SViacheslav Ovsiienko reg_id, status, syndrome); 67bb7ef9a9SViacheslav Ovsiienko return -1; 68bb7ef9a9SViacheslav Ovsiienko } 69bb7ef9a9SViacheslav Ovsiienko memcpy(data, &out[MLX5_ST_SZ_DW(access_register_out)], 70bb7ef9a9SViacheslav Ovsiienko dw_cnt * sizeof(uint32_t)); 71bb7ef9a9SViacheslav Ovsiienko return 0; 72bb7ef9a9SViacheslav Ovsiienko error: 73bb7ef9a9SViacheslav Ovsiienko rc = (rc > 0) ? -rc : rc; 74bb7ef9a9SViacheslav Ovsiienko return rc; 75bb7ef9a9SViacheslav Ovsiienko } 76bb7ef9a9SViacheslav Ovsiienko 77bb7ef9a9SViacheslav Ovsiienko /** 787b4f1e6bSMatan Azrad * Allocate flow counters via devx interface. 797b4f1e6bSMatan Azrad * 807b4f1e6bSMatan Azrad * @param[in] ctx 81e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 827b4f1e6bSMatan Azrad * @param dcs 837b4f1e6bSMatan Azrad * Pointer to counters properties structure to be filled by the routine. 847b4f1e6bSMatan Azrad * @param bulk_n_128 857b4f1e6bSMatan Azrad * Bulk counter numbers in 128 counters units. 867b4f1e6bSMatan Azrad * 877b4f1e6bSMatan Azrad * @return 887b4f1e6bSMatan Azrad * Pointer to counter object on success, a negative value otherwise and 897b4f1e6bSMatan Azrad * rte_errno is set. 907b4f1e6bSMatan Azrad */ 917b4f1e6bSMatan Azrad struct mlx5_devx_obj * 92e09d350eSOphir Munk mlx5_devx_cmd_flow_counter_alloc(void *ctx, uint32_t bulk_n_128) 937b4f1e6bSMatan Azrad { 9466914d19SSuanming Mou struct mlx5_devx_obj *dcs = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*dcs), 9566914d19SSuanming Mou 0, SOCKET_ID_ANY); 967b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(alloc_flow_counter_in)] = {0}; 977b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(alloc_flow_counter_out)] = {0}; 987b4f1e6bSMatan Azrad 997b4f1e6bSMatan Azrad if (!dcs) { 1007b4f1e6bSMatan Azrad rte_errno = ENOMEM; 1017b4f1e6bSMatan Azrad return NULL; 1027b4f1e6bSMatan Azrad } 1037b4f1e6bSMatan Azrad MLX5_SET(alloc_flow_counter_in, in, opcode, 1047b4f1e6bSMatan Azrad MLX5_CMD_OP_ALLOC_FLOW_COUNTER); 1057b4f1e6bSMatan Azrad MLX5_SET(alloc_flow_counter_in, in, flow_counter_bulk, bulk_n_128); 1067b4f1e6bSMatan Azrad dcs->obj = mlx5_glue->devx_obj_create(ctx, in, 1077b4f1e6bSMatan Azrad sizeof(in), out, sizeof(out)); 1087b4f1e6bSMatan Azrad if (!dcs->obj) { 1097b4f1e6bSMatan Azrad DRV_LOG(ERR, "Can't allocate counters - error %d", errno); 1107b4f1e6bSMatan Azrad rte_errno = errno; 11166914d19SSuanming Mou mlx5_free(dcs); 1127b4f1e6bSMatan Azrad return NULL; 1137b4f1e6bSMatan Azrad } 1147b4f1e6bSMatan Azrad dcs->id = MLX5_GET(alloc_flow_counter_out, out, flow_counter_id); 1157b4f1e6bSMatan Azrad return dcs; 1167b4f1e6bSMatan Azrad } 1177b4f1e6bSMatan Azrad 1187b4f1e6bSMatan Azrad /** 1197b4f1e6bSMatan Azrad * Query flow counters values. 1207b4f1e6bSMatan Azrad * 1217b4f1e6bSMatan Azrad * @param[in] dcs 1227b4f1e6bSMatan Azrad * devx object that was obtained from mlx5_devx_cmd_fc_alloc. 1237b4f1e6bSMatan Azrad * @param[in] clear 1247b4f1e6bSMatan Azrad * Whether hardware should clear the counters after the query or not. 1257b4f1e6bSMatan Azrad * @param[in] n_counters 1267b4f1e6bSMatan Azrad * 0 in case of 1 counter to read, otherwise the counter number to read. 1277b4f1e6bSMatan Azrad * @param pkts 1287b4f1e6bSMatan Azrad * The number of packets that matched the flow. 1297b4f1e6bSMatan Azrad * @param bytes 1307b4f1e6bSMatan Azrad * The number of bytes that matched the flow. 1317b4f1e6bSMatan Azrad * @param mkey 1327b4f1e6bSMatan Azrad * The mkey key for batch query. 1337b4f1e6bSMatan Azrad * @param addr 1347b4f1e6bSMatan Azrad * The address in the mkey range for batch query. 1357b4f1e6bSMatan Azrad * @param cmd_comp 1367b4f1e6bSMatan Azrad * The completion object for asynchronous batch query. 1377b4f1e6bSMatan Azrad * @param async_id 1387b4f1e6bSMatan Azrad * The ID to be returned in the asynchronous batch query response. 1397b4f1e6bSMatan Azrad * 1407b4f1e6bSMatan Azrad * @return 1417b4f1e6bSMatan Azrad * 0 on success, a negative value otherwise. 1427b4f1e6bSMatan Azrad */ 1437b4f1e6bSMatan Azrad int 1447b4f1e6bSMatan Azrad mlx5_devx_cmd_flow_counter_query(struct mlx5_devx_obj *dcs, 1457b4f1e6bSMatan Azrad int clear, uint32_t n_counters, 1467b4f1e6bSMatan Azrad uint64_t *pkts, uint64_t *bytes, 1477b4f1e6bSMatan Azrad uint32_t mkey, void *addr, 148e09d350eSOphir Munk void *cmd_comp, 1497b4f1e6bSMatan Azrad uint64_t async_id) 1507b4f1e6bSMatan Azrad { 1517b4f1e6bSMatan Azrad int out_len = MLX5_ST_SZ_BYTES(query_flow_counter_out) + 1527b4f1e6bSMatan Azrad MLX5_ST_SZ_BYTES(traffic_counter); 1537b4f1e6bSMatan Azrad uint32_t out[out_len]; 1547b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(query_flow_counter_in)] = {0}; 1557b4f1e6bSMatan Azrad void *stats; 1567b4f1e6bSMatan Azrad int rc; 1577b4f1e6bSMatan Azrad 1587b4f1e6bSMatan Azrad MLX5_SET(query_flow_counter_in, in, opcode, 1597b4f1e6bSMatan Azrad MLX5_CMD_OP_QUERY_FLOW_COUNTER); 1607b4f1e6bSMatan Azrad MLX5_SET(query_flow_counter_in, in, op_mod, 0); 1617b4f1e6bSMatan Azrad MLX5_SET(query_flow_counter_in, in, flow_counter_id, dcs->id); 1627b4f1e6bSMatan Azrad MLX5_SET(query_flow_counter_in, in, clear, !!clear); 1637b4f1e6bSMatan Azrad 1647b4f1e6bSMatan Azrad if (n_counters) { 1657b4f1e6bSMatan Azrad MLX5_SET(query_flow_counter_in, in, num_of_counters, 1667b4f1e6bSMatan Azrad n_counters); 1677b4f1e6bSMatan Azrad MLX5_SET(query_flow_counter_in, in, dump_to_memory, 1); 1687b4f1e6bSMatan Azrad MLX5_SET(query_flow_counter_in, in, mkey, mkey); 1697b4f1e6bSMatan Azrad MLX5_SET64(query_flow_counter_in, in, address, 1707b4f1e6bSMatan Azrad (uint64_t)(uintptr_t)addr); 1717b4f1e6bSMatan Azrad } 1727b4f1e6bSMatan Azrad if (!cmd_comp) 1737b4f1e6bSMatan Azrad rc = mlx5_glue->devx_obj_query(dcs->obj, in, sizeof(in), out, 1747b4f1e6bSMatan Azrad out_len); 1757b4f1e6bSMatan Azrad else 1767b4f1e6bSMatan Azrad rc = mlx5_glue->devx_obj_query_async(dcs->obj, in, sizeof(in), 1777b4f1e6bSMatan Azrad out_len, async_id, 1787b4f1e6bSMatan Azrad cmd_comp); 1797b4f1e6bSMatan Azrad if (rc) { 1807b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to query devx counters with rc %d", rc); 1817b4f1e6bSMatan Azrad rte_errno = rc; 1827b4f1e6bSMatan Azrad return -rc; 1837b4f1e6bSMatan Azrad } 1847b4f1e6bSMatan Azrad if (!n_counters) { 1857b4f1e6bSMatan Azrad stats = MLX5_ADDR_OF(query_flow_counter_out, 1867b4f1e6bSMatan Azrad out, flow_statistics); 1877b4f1e6bSMatan Azrad *pkts = MLX5_GET64(traffic_counter, stats, packets); 1887b4f1e6bSMatan Azrad *bytes = MLX5_GET64(traffic_counter, stats, octets); 1897b4f1e6bSMatan Azrad } 1907b4f1e6bSMatan Azrad return 0; 1917b4f1e6bSMatan Azrad } 1927b4f1e6bSMatan Azrad 1937b4f1e6bSMatan Azrad /** 1947b4f1e6bSMatan Azrad * Create a new mkey. 1957b4f1e6bSMatan Azrad * 1967b4f1e6bSMatan Azrad * @param[in] ctx 197e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 1987b4f1e6bSMatan Azrad * @param[in] attr 1997b4f1e6bSMatan Azrad * Attributes of the requested mkey. 2007b4f1e6bSMatan Azrad * 2017b4f1e6bSMatan Azrad * @return 2027b4f1e6bSMatan Azrad * Pointer to Devx mkey on success, a negative value otherwise and rte_errno 2037b4f1e6bSMatan Azrad * is set. 2047b4f1e6bSMatan Azrad */ 2057b4f1e6bSMatan Azrad struct mlx5_devx_obj * 206e09d350eSOphir Munk mlx5_devx_cmd_mkey_create(void *ctx, 2077b4f1e6bSMatan Azrad struct mlx5_devx_mkey_attr *attr) 2087b4f1e6bSMatan Azrad { 20953ec4db0SMatan Azrad struct mlx5_klm *klm_array = attr->klm_array; 21053ec4db0SMatan Azrad int klm_num = attr->klm_num; 21153ec4db0SMatan Azrad int in_size_dw = MLX5_ST_SZ_DW(create_mkey_in) + 21253ec4db0SMatan Azrad (klm_num ? RTE_ALIGN(klm_num, 4) : 0) * MLX5_ST_SZ_DW(klm); 21353ec4db0SMatan Azrad uint32_t in[in_size_dw]; 2147b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(create_mkey_out)] = {0}; 2157b4f1e6bSMatan Azrad void *mkc; 21666914d19SSuanming Mou struct mlx5_devx_obj *mkey = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*mkey), 21766914d19SSuanming Mou 0, SOCKET_ID_ANY); 2187b4f1e6bSMatan Azrad size_t pgsize; 2197b4f1e6bSMatan Azrad uint32_t translation_size; 2207b4f1e6bSMatan Azrad 2217b4f1e6bSMatan Azrad if (!mkey) { 2227b4f1e6bSMatan Azrad rte_errno = ENOMEM; 2237b4f1e6bSMatan Azrad return NULL; 2247b4f1e6bSMatan Azrad } 22553ec4db0SMatan Azrad memset(in, 0, in_size_dw * 4); 2262aba9fc7SOphir Munk pgsize = rte_mem_page_size(); 2272aba9fc7SOphir Munk if (pgsize == (size_t)-1) { 2282aba9fc7SOphir Munk mlx5_free(mkey); 2292aba9fc7SOphir Munk DRV_LOG(ERR, "Failed to get page size"); 2302aba9fc7SOphir Munk rte_errno = ENOMEM; 2312aba9fc7SOphir Munk return NULL; 2322aba9fc7SOphir Munk } 2337b4f1e6bSMatan Azrad MLX5_SET(create_mkey_in, in, opcode, MLX5_CMD_OP_CREATE_MKEY); 23453ec4db0SMatan Azrad mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry); 23553ec4db0SMatan Azrad if (klm_num > 0) { 23653ec4db0SMatan Azrad int i; 23753ec4db0SMatan Azrad uint8_t *klm = (uint8_t *)MLX5_ADDR_OF(create_mkey_in, in, 23853ec4db0SMatan Azrad klm_pas_mtt); 23953ec4db0SMatan Azrad translation_size = RTE_ALIGN(klm_num, 4); 24053ec4db0SMatan Azrad for (i = 0; i < klm_num; i++) { 24153ec4db0SMatan Azrad MLX5_SET(klm, klm, byte_count, klm_array[i].byte_count); 24253ec4db0SMatan Azrad MLX5_SET(klm, klm, mkey, klm_array[i].mkey); 24353ec4db0SMatan Azrad MLX5_SET64(klm, klm, address, klm_array[i].address); 24453ec4db0SMatan Azrad klm += MLX5_ST_SZ_BYTES(klm); 24553ec4db0SMatan Azrad } 24653ec4db0SMatan Azrad for (; i < (int)translation_size; i++) { 24753ec4db0SMatan Azrad MLX5_SET(klm, klm, mkey, 0x0); 24853ec4db0SMatan Azrad MLX5_SET64(klm, klm, address, 0x0); 24953ec4db0SMatan Azrad klm += MLX5_ST_SZ_BYTES(klm); 25053ec4db0SMatan Azrad } 25153ec4db0SMatan Azrad MLX5_SET(mkc, mkc, access_mode_1_0, attr->log_entity_size ? 25253ec4db0SMatan Azrad MLX5_MKC_ACCESS_MODE_KLM_FBS : 25353ec4db0SMatan Azrad MLX5_MKC_ACCESS_MODE_KLM); 25453ec4db0SMatan Azrad MLX5_SET(mkc, mkc, log_page_size, attr->log_entity_size); 25553ec4db0SMatan Azrad } else { 25653ec4db0SMatan Azrad translation_size = (RTE_ALIGN(attr->size, pgsize) * 8) / 16; 25753ec4db0SMatan Azrad MLX5_SET(mkc, mkc, access_mode_1_0, MLX5_MKC_ACCESS_MODE_MTT); 25853ec4db0SMatan Azrad MLX5_SET(mkc, mkc, log_page_size, rte_log2_u32(pgsize)); 25953ec4db0SMatan Azrad } 2607b4f1e6bSMatan Azrad MLX5_SET(create_mkey_in, in, translations_octword_actual_size, 2617b4f1e6bSMatan Azrad translation_size); 2627b4f1e6bSMatan Azrad MLX5_SET(create_mkey_in, in, mkey_umem_id, attr->umem_id); 26353ec4db0SMatan Azrad MLX5_SET(create_mkey_in, in, pg_access, attr->pg_access); 2647b4f1e6bSMatan Azrad MLX5_SET(mkc, mkc, lw, 0x1); 2657b4f1e6bSMatan Azrad MLX5_SET(mkc, mkc, lr, 0x1); 2667b4f1e6bSMatan Azrad MLX5_SET(mkc, mkc, qpn, 0xffffff); 2677b4f1e6bSMatan Azrad MLX5_SET(mkc, mkc, pd, attr->pd); 2687b4f1e6bSMatan Azrad MLX5_SET(mkc, mkc, mkey_7_0, attr->umem_id & 0xFF); 269f2054291SSuanming Mou MLX5_SET(mkc, mkc, umr_en, attr->umr_en); 2707b4f1e6bSMatan Azrad MLX5_SET(mkc, mkc, translations_octword_size, translation_size); 271e82ddd28STal Shnaiderman MLX5_SET(mkc, mkc, relaxed_ordering_write, 272e82ddd28STal Shnaiderman attr->relaxed_ordering_write); 273f002358cSMichael Baum MLX5_SET(mkc, mkc, relaxed_ordering_read, attr->relaxed_ordering_read); 2747b4f1e6bSMatan Azrad MLX5_SET64(mkc, mkc, start_addr, attr->addr); 2757b4f1e6bSMatan Azrad MLX5_SET64(mkc, mkc, len, attr->size); 27653ec4db0SMatan Azrad mkey->obj = mlx5_glue->devx_obj_create(ctx, in, in_size_dw * 4, out, 2777b4f1e6bSMatan Azrad sizeof(out)); 2787b4f1e6bSMatan Azrad if (!mkey->obj) { 2791b9e9826SThomas Monjalon DRV_LOG(ERR, "Can't create %sdirect mkey - error %d", 28053ec4db0SMatan Azrad klm_num ? "an in" : "a ", errno); 2817b4f1e6bSMatan Azrad rte_errno = errno; 28266914d19SSuanming Mou mlx5_free(mkey); 2837b4f1e6bSMatan Azrad return NULL; 2847b4f1e6bSMatan Azrad } 2857b4f1e6bSMatan Azrad mkey->id = MLX5_GET(create_mkey_out, out, mkey_index); 2867b4f1e6bSMatan Azrad mkey->id = (mkey->id << 8) | (attr->umem_id & 0xFF); 2877b4f1e6bSMatan Azrad return mkey; 2887b4f1e6bSMatan Azrad } 2897b4f1e6bSMatan Azrad 2907b4f1e6bSMatan Azrad /** 2917b4f1e6bSMatan Azrad * Get status of devx command response. 2927b4f1e6bSMatan Azrad * Mainly used for asynchronous commands. 2937b4f1e6bSMatan Azrad * 2947b4f1e6bSMatan Azrad * @param[in] out 2957b4f1e6bSMatan Azrad * The out response buffer. 2967b4f1e6bSMatan Azrad * 2977b4f1e6bSMatan Azrad * @return 2987b4f1e6bSMatan Azrad * 0 on success, non-zero value otherwise. 2997b4f1e6bSMatan Azrad */ 3007b4f1e6bSMatan Azrad int 3017b4f1e6bSMatan Azrad mlx5_devx_get_out_command_status(void *out) 3027b4f1e6bSMatan Azrad { 3037b4f1e6bSMatan Azrad int status; 3047b4f1e6bSMatan Azrad 3057b4f1e6bSMatan Azrad if (!out) 3067b4f1e6bSMatan Azrad return -EINVAL; 3077b4f1e6bSMatan Azrad status = MLX5_GET(query_flow_counter_out, out, status); 3087b4f1e6bSMatan Azrad if (status) { 3097b4f1e6bSMatan Azrad int syndrome = MLX5_GET(query_flow_counter_out, out, syndrome); 3107b4f1e6bSMatan Azrad 311f002358cSMichael Baum DRV_LOG(ERR, "Bad DevX status %x, syndrome = %x", status, 3127b4f1e6bSMatan Azrad syndrome); 3137b4f1e6bSMatan Azrad } 3147b4f1e6bSMatan Azrad return status; 3157b4f1e6bSMatan Azrad } 3167b4f1e6bSMatan Azrad 3177b4f1e6bSMatan Azrad /** 3187b4f1e6bSMatan Azrad * Destroy any object allocated by a Devx API. 3197b4f1e6bSMatan Azrad * 3207b4f1e6bSMatan Azrad * @param[in] obj 3217b4f1e6bSMatan Azrad * Pointer to a general object. 3227b4f1e6bSMatan Azrad * 3237b4f1e6bSMatan Azrad * @return 3247b4f1e6bSMatan Azrad * 0 on success, a negative value otherwise. 3257b4f1e6bSMatan Azrad */ 3267b4f1e6bSMatan Azrad int 3277b4f1e6bSMatan Azrad mlx5_devx_cmd_destroy(struct mlx5_devx_obj *obj) 3287b4f1e6bSMatan Azrad { 3297b4f1e6bSMatan Azrad int ret; 3307b4f1e6bSMatan Azrad 3317b4f1e6bSMatan Azrad if (!obj) 3327b4f1e6bSMatan Azrad return 0; 3337b4f1e6bSMatan Azrad ret = mlx5_glue->devx_obj_destroy(obj->obj); 33466914d19SSuanming Mou mlx5_free(obj); 3357b4f1e6bSMatan Azrad return ret; 3367b4f1e6bSMatan Azrad } 3377b4f1e6bSMatan Azrad 3387b4f1e6bSMatan Azrad /** 3397b4f1e6bSMatan Azrad * Query NIC vport context. 3407b4f1e6bSMatan Azrad * Fills minimal inline attribute. 3417b4f1e6bSMatan Azrad * 3427b4f1e6bSMatan Azrad * @param[in] ctx 3437b4f1e6bSMatan Azrad * ibv contexts returned from mlx5dv_open_device. 3447b4f1e6bSMatan Azrad * @param[in] vport 3457b4f1e6bSMatan Azrad * vport index 3467b4f1e6bSMatan Azrad * @param[out] attr 3477b4f1e6bSMatan Azrad * Attributes device values. 3487b4f1e6bSMatan Azrad * 3497b4f1e6bSMatan Azrad * @return 3507b4f1e6bSMatan Azrad * 0 on success, a negative value otherwise. 3517b4f1e6bSMatan Azrad */ 3527b4f1e6bSMatan Azrad static int 353e09d350eSOphir Munk mlx5_devx_cmd_query_nic_vport_context(void *ctx, 3547b4f1e6bSMatan Azrad unsigned int vport, 3557b4f1e6bSMatan Azrad struct mlx5_hca_attr *attr) 3567b4f1e6bSMatan Azrad { 3577b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(query_nic_vport_context_in)] = {0}; 3587b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(query_nic_vport_context_out)] = {0}; 3597b4f1e6bSMatan Azrad void *vctx; 3607b4f1e6bSMatan Azrad int status, syndrome, rc; 3617b4f1e6bSMatan Azrad 3627b4f1e6bSMatan Azrad /* Query NIC vport context to determine inline mode. */ 3637b4f1e6bSMatan Azrad MLX5_SET(query_nic_vport_context_in, in, opcode, 3647b4f1e6bSMatan Azrad MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT); 3657b4f1e6bSMatan Azrad MLX5_SET(query_nic_vport_context_in, in, vport_number, vport); 3667b4f1e6bSMatan Azrad if (vport) 3677b4f1e6bSMatan Azrad MLX5_SET(query_nic_vport_context_in, in, other_vport, 1); 3687b4f1e6bSMatan Azrad rc = mlx5_glue->devx_general_cmd(ctx, 3697b4f1e6bSMatan Azrad in, sizeof(in), 3707b4f1e6bSMatan Azrad out, sizeof(out)); 3717b4f1e6bSMatan Azrad if (rc) 3727b4f1e6bSMatan Azrad goto error; 3737b4f1e6bSMatan Azrad status = MLX5_GET(query_nic_vport_context_out, out, status); 3747b4f1e6bSMatan Azrad syndrome = MLX5_GET(query_nic_vport_context_out, out, syndrome); 3757b4f1e6bSMatan Azrad if (status) { 3767b4f1e6bSMatan Azrad DRV_LOG(DEBUG, "Failed to query NIC vport context, " 377f002358cSMichael Baum "status %x, syndrome = %x", status, syndrome); 3787b4f1e6bSMatan Azrad return -1; 3797b4f1e6bSMatan Azrad } 3807b4f1e6bSMatan Azrad vctx = MLX5_ADDR_OF(query_nic_vport_context_out, out, 3817b4f1e6bSMatan Azrad nic_vport_context); 3827b4f1e6bSMatan Azrad attr->vport_inline_mode = MLX5_GET(nic_vport_context, vctx, 3837b4f1e6bSMatan Azrad min_wqe_inline_mode); 3847b4f1e6bSMatan Azrad return 0; 3857b4f1e6bSMatan Azrad error: 3867b4f1e6bSMatan Azrad rc = (rc > 0) ? -rc : rc; 3877b4f1e6bSMatan Azrad return rc; 3887b4f1e6bSMatan Azrad } 3897b4f1e6bSMatan Azrad 3907b4f1e6bSMatan Azrad /** 391ba1768c4SMatan Azrad * Query NIC vDPA attributes. 392ba1768c4SMatan Azrad * 393ba1768c4SMatan Azrad * @param[in] ctx 394e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 395ba1768c4SMatan Azrad * @param[out] vdpa_attr 396ba1768c4SMatan Azrad * vDPA Attributes structure to fill. 397ba1768c4SMatan Azrad */ 398ba1768c4SMatan Azrad static void 399e09d350eSOphir Munk mlx5_devx_cmd_query_hca_vdpa_attr(void *ctx, 400ba1768c4SMatan Azrad struct mlx5_hca_vdpa_attr *vdpa_attr) 401ba1768c4SMatan Azrad { 402ba1768c4SMatan Azrad uint32_t in[MLX5_ST_SZ_DW(query_hca_cap_in)] = {0}; 403ba1768c4SMatan Azrad uint32_t out[MLX5_ST_SZ_DW(query_hca_cap_out)] = {0}; 404ba1768c4SMatan Azrad void *hcattr = MLX5_ADDR_OF(query_hca_cap_out, out, capability); 405ba1768c4SMatan Azrad int status, syndrome, rc; 406ba1768c4SMatan Azrad 407ba1768c4SMatan Azrad MLX5_SET(query_hca_cap_in, in, opcode, MLX5_CMD_OP_QUERY_HCA_CAP); 408ba1768c4SMatan Azrad MLX5_SET(query_hca_cap_in, in, op_mod, 409ba1768c4SMatan Azrad MLX5_GET_HCA_CAP_OP_MOD_VDPA_EMULATION | 410ba1768c4SMatan Azrad MLX5_HCA_CAP_OPMOD_GET_CUR); 411ba1768c4SMatan Azrad rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out, sizeof(out)); 412ba1768c4SMatan Azrad status = MLX5_GET(query_hca_cap_out, out, status); 413ba1768c4SMatan Azrad syndrome = MLX5_GET(query_hca_cap_out, out, syndrome); 414ba1768c4SMatan Azrad if (rc || status) { 415ba1768c4SMatan Azrad RTE_LOG(DEBUG, PMD, "Failed to query devx VDPA capabilities," 416ba1768c4SMatan Azrad " status %x, syndrome = %x", status, syndrome); 417ba1768c4SMatan Azrad vdpa_attr->valid = 0; 418ba1768c4SMatan Azrad } else { 419ba1768c4SMatan Azrad vdpa_attr->valid = 1; 420ba1768c4SMatan Azrad vdpa_attr->desc_tunnel_offload_type = 421ba1768c4SMatan Azrad MLX5_GET(virtio_emulation_cap, hcattr, 422ba1768c4SMatan Azrad desc_tunnel_offload_type); 423ba1768c4SMatan Azrad vdpa_attr->eth_frame_offload_type = 424ba1768c4SMatan Azrad MLX5_GET(virtio_emulation_cap, hcattr, 425ba1768c4SMatan Azrad eth_frame_offload_type); 426ba1768c4SMatan Azrad vdpa_attr->virtio_version_1_0 = 427ba1768c4SMatan Azrad MLX5_GET(virtio_emulation_cap, hcattr, 428ba1768c4SMatan Azrad virtio_version_1_0); 429ba1768c4SMatan Azrad vdpa_attr->tso_ipv4 = MLX5_GET(virtio_emulation_cap, hcattr, 430ba1768c4SMatan Azrad tso_ipv4); 431ba1768c4SMatan Azrad vdpa_attr->tso_ipv6 = MLX5_GET(virtio_emulation_cap, hcattr, 432ba1768c4SMatan Azrad tso_ipv6); 433ba1768c4SMatan Azrad vdpa_attr->tx_csum = MLX5_GET(virtio_emulation_cap, hcattr, 434ba1768c4SMatan Azrad tx_csum); 435ba1768c4SMatan Azrad vdpa_attr->rx_csum = MLX5_GET(virtio_emulation_cap, hcattr, 436ba1768c4SMatan Azrad rx_csum); 437ba1768c4SMatan Azrad vdpa_attr->event_mode = MLX5_GET(virtio_emulation_cap, hcattr, 438ba1768c4SMatan Azrad event_mode); 439ba1768c4SMatan Azrad vdpa_attr->virtio_queue_type = 440ba1768c4SMatan Azrad MLX5_GET(virtio_emulation_cap, hcattr, 441ba1768c4SMatan Azrad virtio_queue_type); 442ba1768c4SMatan Azrad vdpa_attr->log_doorbell_stride = 443ba1768c4SMatan Azrad MLX5_GET(virtio_emulation_cap, hcattr, 444ba1768c4SMatan Azrad log_doorbell_stride); 445ba1768c4SMatan Azrad vdpa_attr->log_doorbell_bar_size = 446ba1768c4SMatan Azrad MLX5_GET(virtio_emulation_cap, hcattr, 447ba1768c4SMatan Azrad log_doorbell_bar_size); 448ba1768c4SMatan Azrad vdpa_attr->doorbell_bar_offset = 449ba1768c4SMatan Azrad MLX5_GET64(virtio_emulation_cap, hcattr, 450ba1768c4SMatan Azrad doorbell_bar_offset); 451ba1768c4SMatan Azrad vdpa_attr->max_num_virtio_queues = 452ba1768c4SMatan Azrad MLX5_GET(virtio_emulation_cap, hcattr, 453ba1768c4SMatan Azrad max_num_virtio_queues); 4548712c80aSMatan Azrad vdpa_attr->umems[0].a = MLX5_GET(virtio_emulation_cap, hcattr, 455ba1768c4SMatan Azrad umem_1_buffer_param_a); 4568712c80aSMatan Azrad vdpa_attr->umems[0].b = MLX5_GET(virtio_emulation_cap, hcattr, 457ba1768c4SMatan Azrad umem_1_buffer_param_b); 4588712c80aSMatan Azrad vdpa_attr->umems[1].a = MLX5_GET(virtio_emulation_cap, hcattr, 459ba1768c4SMatan Azrad umem_2_buffer_param_a); 4608712c80aSMatan Azrad vdpa_attr->umems[1].b = MLX5_GET(virtio_emulation_cap, hcattr, 4618712c80aSMatan Azrad umem_2_buffer_param_b); 4628712c80aSMatan Azrad vdpa_attr->umems[2].a = MLX5_GET(virtio_emulation_cap, hcattr, 463ba1768c4SMatan Azrad umem_3_buffer_param_a); 4648712c80aSMatan Azrad vdpa_attr->umems[2].b = MLX5_GET(virtio_emulation_cap, hcattr, 465ba1768c4SMatan Azrad umem_3_buffer_param_b); 466ba1768c4SMatan Azrad } 467ba1768c4SMatan Azrad } 468ba1768c4SMatan Azrad 46938119ebeSBing Zhao int 47038119ebeSBing Zhao mlx5_devx_cmd_query_parse_samples(struct mlx5_devx_obj *flex_obj, 47138119ebeSBing Zhao uint32_t ids[], uint32_t num) 47238119ebeSBing Zhao { 47338119ebeSBing Zhao uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0}; 47438119ebeSBing Zhao uint32_t out[MLX5_ST_SZ_DW(create_flex_parser_out)] = {0}; 47538119ebeSBing Zhao void *hdr = MLX5_ADDR_OF(create_flex_parser_out, in, hdr); 47638119ebeSBing Zhao void *flex = MLX5_ADDR_OF(create_flex_parser_out, out, flex); 47738119ebeSBing Zhao void *sample = MLX5_ADDR_OF(parse_graph_flex, flex, sample_table); 47838119ebeSBing Zhao int ret; 47938119ebeSBing Zhao uint32_t idx = 0; 48038119ebeSBing Zhao uint32_t i; 48138119ebeSBing Zhao 48238119ebeSBing Zhao if (num > MLX5_GRAPH_NODE_SAMPLE_NUM) { 48338119ebeSBing Zhao rte_errno = EINVAL; 48438119ebeSBing Zhao DRV_LOG(ERR, "Too many sample IDs to be fetched."); 48538119ebeSBing Zhao return -rte_errno; 48638119ebeSBing Zhao } 48738119ebeSBing Zhao MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 48838119ebeSBing Zhao MLX5_CMD_OP_QUERY_GENERAL_OBJECT); 48938119ebeSBing Zhao MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 49038119ebeSBing Zhao MLX5_GENERAL_OBJ_TYPE_FLEX_PARSE_GRAPH); 49138119ebeSBing Zhao MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, flex_obj->id); 49238119ebeSBing Zhao ret = mlx5_glue->devx_obj_query(flex_obj->obj, in, sizeof(in), 49338119ebeSBing Zhao out, sizeof(out)); 49438119ebeSBing Zhao if (ret) { 49538119ebeSBing Zhao rte_errno = ret; 49638119ebeSBing Zhao DRV_LOG(ERR, "Failed to query sample IDs with object %p.", 49738119ebeSBing Zhao (void *)flex_obj); 49838119ebeSBing Zhao return -rte_errno; 49938119ebeSBing Zhao } 50038119ebeSBing Zhao for (i = 0; i < MLX5_GRAPH_NODE_SAMPLE_NUM; i++) { 50138119ebeSBing Zhao void *s_off = (void *)((char *)sample + i * 50238119ebeSBing Zhao MLX5_ST_SZ_BYTES(parse_graph_flow_match_sample)); 50338119ebeSBing Zhao uint32_t en; 50438119ebeSBing Zhao 50538119ebeSBing Zhao en = MLX5_GET(parse_graph_flow_match_sample, s_off, 50638119ebeSBing Zhao flow_match_sample_en); 50738119ebeSBing Zhao if (!en) 50838119ebeSBing Zhao continue; 50938119ebeSBing Zhao ids[idx++] = MLX5_GET(parse_graph_flow_match_sample, s_off, 51038119ebeSBing Zhao flow_match_sample_field_id); 51138119ebeSBing Zhao } 51238119ebeSBing Zhao if (num != idx) { 51338119ebeSBing Zhao rte_errno = EINVAL; 51438119ebeSBing Zhao DRV_LOG(ERR, "Number of sample IDs are not as expected."); 51538119ebeSBing Zhao return -rte_errno; 51638119ebeSBing Zhao } 51738119ebeSBing Zhao return ret; 51838119ebeSBing Zhao } 51938119ebeSBing Zhao 52038119ebeSBing Zhao 52138119ebeSBing Zhao struct mlx5_devx_obj * 52238119ebeSBing Zhao mlx5_devx_cmd_create_flex_parser(void *ctx, 52338119ebeSBing Zhao struct mlx5_devx_graph_node_attr *data) 52438119ebeSBing Zhao { 52538119ebeSBing Zhao uint32_t in[MLX5_ST_SZ_DW(create_flex_parser_in)] = {0}; 52638119ebeSBing Zhao uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 52738119ebeSBing Zhao void *hdr = MLX5_ADDR_OF(create_flex_parser_in, in, hdr); 52838119ebeSBing Zhao void *flex = MLX5_ADDR_OF(create_flex_parser_in, in, flex); 52938119ebeSBing Zhao void *sample = MLX5_ADDR_OF(parse_graph_flex, flex, sample_table); 53038119ebeSBing Zhao void *in_arc = MLX5_ADDR_OF(parse_graph_flex, flex, input_arc); 53138119ebeSBing Zhao void *out_arc = MLX5_ADDR_OF(parse_graph_flex, flex, output_arc); 532f84d733cSMichael Baum struct mlx5_devx_obj *parse_flex_obj = mlx5_malloc 533f84d733cSMichael Baum (MLX5_MEM_ZERO, sizeof(*parse_flex_obj), 0, SOCKET_ID_ANY); 53438119ebeSBing Zhao uint32_t i; 53538119ebeSBing Zhao 53638119ebeSBing Zhao if (!parse_flex_obj) { 537f84d733cSMichael Baum DRV_LOG(ERR, "Failed to allocate flex parser data."); 53838119ebeSBing Zhao rte_errno = ENOMEM; 53938119ebeSBing Zhao return NULL; 54038119ebeSBing Zhao } 54138119ebeSBing Zhao MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 54238119ebeSBing Zhao MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 54338119ebeSBing Zhao MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 54438119ebeSBing Zhao MLX5_GENERAL_OBJ_TYPE_FLEX_PARSE_GRAPH); 54538119ebeSBing Zhao MLX5_SET(parse_graph_flex, flex, header_length_mode, 54638119ebeSBing Zhao data->header_length_mode); 54738119ebeSBing Zhao MLX5_SET(parse_graph_flex, flex, header_length_base_value, 54838119ebeSBing Zhao data->header_length_base_value); 54938119ebeSBing Zhao MLX5_SET(parse_graph_flex, flex, header_length_field_offset, 55038119ebeSBing Zhao data->header_length_field_offset); 55138119ebeSBing Zhao MLX5_SET(parse_graph_flex, flex, header_length_field_shift, 55238119ebeSBing Zhao data->header_length_field_shift); 55338119ebeSBing Zhao MLX5_SET(parse_graph_flex, flex, header_length_field_mask, 55438119ebeSBing Zhao data->header_length_field_mask); 55538119ebeSBing Zhao for (i = 0; i < MLX5_GRAPH_NODE_SAMPLE_NUM; i++) { 55638119ebeSBing Zhao struct mlx5_devx_match_sample_attr *s = &data->sample[i]; 55738119ebeSBing Zhao void *s_off = (void *)((char *)sample + i * 55838119ebeSBing Zhao MLX5_ST_SZ_BYTES(parse_graph_flow_match_sample)); 55938119ebeSBing Zhao 56038119ebeSBing Zhao if (!s->flow_match_sample_en) 56138119ebeSBing Zhao continue; 56238119ebeSBing Zhao MLX5_SET(parse_graph_flow_match_sample, s_off, 56338119ebeSBing Zhao flow_match_sample_en, !!s->flow_match_sample_en); 56438119ebeSBing Zhao MLX5_SET(parse_graph_flow_match_sample, s_off, 56538119ebeSBing Zhao flow_match_sample_field_offset, 56638119ebeSBing Zhao s->flow_match_sample_field_offset); 56738119ebeSBing Zhao MLX5_SET(parse_graph_flow_match_sample, s_off, 56838119ebeSBing Zhao flow_match_sample_offset_mode, 56938119ebeSBing Zhao s->flow_match_sample_offset_mode); 57038119ebeSBing Zhao MLX5_SET(parse_graph_flow_match_sample, s_off, 57138119ebeSBing Zhao flow_match_sample_field_offset_mask, 57238119ebeSBing Zhao s->flow_match_sample_field_offset_mask); 57338119ebeSBing Zhao MLX5_SET(parse_graph_flow_match_sample, s_off, 57438119ebeSBing Zhao flow_match_sample_field_offset_shift, 57538119ebeSBing Zhao s->flow_match_sample_field_offset_shift); 57638119ebeSBing Zhao MLX5_SET(parse_graph_flow_match_sample, s_off, 57738119ebeSBing Zhao flow_match_sample_field_base_offset, 57838119ebeSBing Zhao s->flow_match_sample_field_base_offset); 57938119ebeSBing Zhao MLX5_SET(parse_graph_flow_match_sample, s_off, 58038119ebeSBing Zhao flow_match_sample_tunnel_mode, 58138119ebeSBing Zhao s->flow_match_sample_tunnel_mode); 58238119ebeSBing Zhao } 58338119ebeSBing Zhao for (i = 0; i < MLX5_GRAPH_NODE_ARC_NUM; i++) { 58438119ebeSBing Zhao struct mlx5_devx_graph_arc_attr *ia = &data->in[i]; 58538119ebeSBing Zhao struct mlx5_devx_graph_arc_attr *oa = &data->out[i]; 58638119ebeSBing Zhao void *in_off = (void *)((char *)in_arc + i * 58738119ebeSBing Zhao MLX5_ST_SZ_BYTES(parse_graph_arc)); 58838119ebeSBing Zhao void *out_off = (void *)((char *)out_arc + i * 58938119ebeSBing Zhao MLX5_ST_SZ_BYTES(parse_graph_arc)); 59038119ebeSBing Zhao 59138119ebeSBing Zhao if (ia->arc_parse_graph_node != 0) { 59238119ebeSBing Zhao MLX5_SET(parse_graph_arc, in_off, 59338119ebeSBing Zhao compare_condition_value, 59438119ebeSBing Zhao ia->compare_condition_value); 59538119ebeSBing Zhao MLX5_SET(parse_graph_arc, in_off, start_inner_tunnel, 59638119ebeSBing Zhao ia->start_inner_tunnel); 59738119ebeSBing Zhao MLX5_SET(parse_graph_arc, in_off, arc_parse_graph_node, 59838119ebeSBing Zhao ia->arc_parse_graph_node); 59938119ebeSBing Zhao MLX5_SET(parse_graph_arc, in_off, 60038119ebeSBing Zhao parse_graph_node_handle, 60138119ebeSBing Zhao ia->parse_graph_node_handle); 60238119ebeSBing Zhao } 60338119ebeSBing Zhao if (oa->arc_parse_graph_node != 0) { 60438119ebeSBing Zhao MLX5_SET(parse_graph_arc, out_off, 60538119ebeSBing Zhao compare_condition_value, 60638119ebeSBing Zhao oa->compare_condition_value); 60738119ebeSBing Zhao MLX5_SET(parse_graph_arc, out_off, start_inner_tunnel, 60838119ebeSBing Zhao oa->start_inner_tunnel); 60938119ebeSBing Zhao MLX5_SET(parse_graph_arc, out_off, arc_parse_graph_node, 61038119ebeSBing Zhao oa->arc_parse_graph_node); 61138119ebeSBing Zhao MLX5_SET(parse_graph_arc, out_off, 61238119ebeSBing Zhao parse_graph_node_handle, 61338119ebeSBing Zhao oa->parse_graph_node_handle); 61438119ebeSBing Zhao } 61538119ebeSBing Zhao } 61638119ebeSBing Zhao parse_flex_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 61738119ebeSBing Zhao out, sizeof(out)); 61838119ebeSBing Zhao if (!parse_flex_obj->obj) { 61938119ebeSBing Zhao rte_errno = errno; 62038119ebeSBing Zhao DRV_LOG(ERR, "Failed to create FLEX PARSE GRAPH object " 62138119ebeSBing Zhao "by using DevX."); 62266914d19SSuanming Mou mlx5_free(parse_flex_obj); 62338119ebeSBing Zhao return NULL; 62438119ebeSBing Zhao } 62538119ebeSBing Zhao parse_flex_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 62638119ebeSBing Zhao return parse_flex_obj; 62738119ebeSBing Zhao } 62838119ebeSBing Zhao 629ba1768c4SMatan Azrad /** 6307b4f1e6bSMatan Azrad * Query HCA attributes. 6317b4f1e6bSMatan Azrad * Using those attributes we can check on run time if the device 6327b4f1e6bSMatan Azrad * is having the required capabilities. 6337b4f1e6bSMatan Azrad * 6347b4f1e6bSMatan Azrad * @param[in] ctx 635e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 6367b4f1e6bSMatan Azrad * @param[out] attr 6377b4f1e6bSMatan Azrad * Attributes device values. 6387b4f1e6bSMatan Azrad * 6397b4f1e6bSMatan Azrad * @return 6407b4f1e6bSMatan Azrad * 0 on success, a negative value otherwise. 6417b4f1e6bSMatan Azrad */ 6427b4f1e6bSMatan Azrad int 643e09d350eSOphir Munk mlx5_devx_cmd_query_hca_attr(void *ctx, 6447b4f1e6bSMatan Azrad struct mlx5_hca_attr *attr) 6457b4f1e6bSMatan Azrad { 6467b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(query_hca_cap_in)] = {0}; 6477b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(query_hca_cap_out)] = {0}; 6487b4f1e6bSMatan Azrad void *hcattr; 64943e73483SThomas Monjalon int status, syndrome, rc, i; 6507b4f1e6bSMatan Azrad 6517b4f1e6bSMatan Azrad MLX5_SET(query_hca_cap_in, in, opcode, MLX5_CMD_OP_QUERY_HCA_CAP); 6527b4f1e6bSMatan Azrad MLX5_SET(query_hca_cap_in, in, op_mod, 6537b4f1e6bSMatan Azrad MLX5_GET_HCA_CAP_OP_MOD_GENERAL_DEVICE | 6547b4f1e6bSMatan Azrad MLX5_HCA_CAP_OPMOD_GET_CUR); 6557b4f1e6bSMatan Azrad 6567b4f1e6bSMatan Azrad rc = mlx5_glue->devx_general_cmd(ctx, 6577b4f1e6bSMatan Azrad in, sizeof(in), out, sizeof(out)); 6587b4f1e6bSMatan Azrad if (rc) 6597b4f1e6bSMatan Azrad goto error; 6607b4f1e6bSMatan Azrad status = MLX5_GET(query_hca_cap_out, out, status); 6617b4f1e6bSMatan Azrad syndrome = MLX5_GET(query_hca_cap_out, out, syndrome); 6627b4f1e6bSMatan Azrad if (status) { 6637b4f1e6bSMatan Azrad DRV_LOG(DEBUG, "Failed to query devx HCA capabilities, " 664f002358cSMichael Baum "status %x, syndrome = %x", status, syndrome); 6657b4f1e6bSMatan Azrad return -1; 6667b4f1e6bSMatan Azrad } 6677b4f1e6bSMatan Azrad hcattr = MLX5_ADDR_OF(query_hca_cap_out, out, capability); 6687b4f1e6bSMatan Azrad attr->flow_counter_bulk_alloc_bitmap = 6697b4f1e6bSMatan Azrad MLX5_GET(cmd_hca_cap, hcattr, flow_counter_bulk_alloc); 6707b4f1e6bSMatan Azrad attr->flow_counters_dump = MLX5_GET(cmd_hca_cap, hcattr, 6717b4f1e6bSMatan Azrad flow_counters_dump); 6722d3c670cSMatan Azrad attr->log_max_rqt_size = MLX5_GET(cmd_hca_cap, hcattr, 6732d3c670cSMatan Azrad log_max_rqt_size); 6747b4f1e6bSMatan Azrad attr->eswitch_manager = MLX5_GET(cmd_hca_cap, hcattr, eswitch_manager); 6757b4f1e6bSMatan Azrad attr->hairpin = MLX5_GET(cmd_hca_cap, hcattr, hairpin); 6767b4f1e6bSMatan Azrad attr->log_max_hairpin_queues = MLX5_GET(cmd_hca_cap, hcattr, 6777b4f1e6bSMatan Azrad log_max_hairpin_queues); 6787b4f1e6bSMatan Azrad attr->log_max_hairpin_wq_data_sz = MLX5_GET(cmd_hca_cap, hcattr, 6797b4f1e6bSMatan Azrad log_max_hairpin_wq_data_sz); 6807b4f1e6bSMatan Azrad attr->log_max_hairpin_num_packets = MLX5_GET 6817b4f1e6bSMatan Azrad (cmd_hca_cap, hcattr, log_min_hairpin_wq_data_sz); 6827b4f1e6bSMatan Azrad attr->vhca_id = MLX5_GET(cmd_hca_cap, hcattr, vhca_id); 683ffd5b302SShiri Kuzin attr->relaxed_ordering_write = MLX5_GET(cmd_hca_cap, hcattr, 684ffd5b302SShiri Kuzin relaxed_ordering_write); 685ffd5b302SShiri Kuzin attr->relaxed_ordering_read = MLX5_GET(cmd_hca_cap, hcattr, 686ffd5b302SShiri Kuzin relaxed_ordering_read); 687972a1bf8SViacheslav Ovsiienko attr->access_register_user = MLX5_GET(cmd_hca_cap, hcattr, 688972a1bf8SViacheslav Ovsiienko access_register_user); 6897b4f1e6bSMatan Azrad attr->eth_net_offloads = MLX5_GET(cmd_hca_cap, hcattr, 6907b4f1e6bSMatan Azrad eth_net_offloads); 6917b4f1e6bSMatan Azrad attr->eth_virt = MLX5_GET(cmd_hca_cap, hcattr, eth_virt); 6927b4f1e6bSMatan Azrad attr->flex_parser_protocols = MLX5_GET(cmd_hca_cap, hcattr, 6937b4f1e6bSMatan Azrad flex_parser_protocols); 6941324ff18SShiri Kuzin attr->max_geneve_tlv_options = MLX5_GET(cmd_hca_cap, hcattr, 6951324ff18SShiri Kuzin max_geneve_tlv_options); 6961324ff18SShiri Kuzin attr->max_geneve_tlv_option_data_len = MLX5_GET(cmd_hca_cap, hcattr, 6971324ff18SShiri Kuzin max_geneve_tlv_option_data_len); 6987b4f1e6bSMatan Azrad attr->qos.sup = MLX5_GET(cmd_hca_cap, hcattr, qos); 699ba1768c4SMatan Azrad attr->vdpa.valid = !!(MLX5_GET64(cmd_hca_cap, hcattr, 700ba1768c4SMatan Azrad general_obj_types) & 701ba1768c4SMatan Azrad MLX5_GENERAL_OBJ_TYPES_CAP_VIRTQ_NET_Q); 702796ae7bbSMatan Azrad attr->vdpa.queue_counters_valid = !!(MLX5_GET64(cmd_hca_cap, hcattr, 703796ae7bbSMatan Azrad general_obj_types) & 704796ae7bbSMatan Azrad MLX5_GENERAL_OBJ_TYPES_CAP_VIRTIO_Q_COUNTERS); 70538119ebeSBing Zhao attr->parse_graph_flex_node = !!(MLX5_GET64(cmd_hca_cap, hcattr, 70638119ebeSBing Zhao general_obj_types) & 70738119ebeSBing Zhao MLX5_GENERAL_OBJ_TYPES_CAP_PARSE_GRAPH_FLEX_NODE); 70879a7e409SViacheslav Ovsiienko attr->wqe_index_ignore = MLX5_GET(cmd_hca_cap, hcattr, 70979a7e409SViacheslav Ovsiienko wqe_index_ignore_cap); 71079a7e409SViacheslav Ovsiienko attr->cross_channel = MLX5_GET(cmd_hca_cap, hcattr, cd); 71179a7e409SViacheslav Ovsiienko attr->non_wire_sq = MLX5_GET(cmd_hca_cap, hcattr, non_wire_sq); 71279a7e409SViacheslav Ovsiienko attr->log_max_static_sq_wq = MLX5_GET(cmd_hca_cap, hcattr, 71379a7e409SViacheslav Ovsiienko log_max_static_sq_wq); 7141cbdad1bSXueming Li attr->num_lag_ports = MLX5_GET(cmd_hca_cap, hcattr, num_lag_ports); 71579a7e409SViacheslav Ovsiienko attr->dev_freq_khz = MLX5_GET(cmd_hca_cap, hcattr, 71679a7e409SViacheslav Ovsiienko device_frequency_khz); 71791f7338eSSuanming Mou attr->scatter_fcs_w_decap_disable = 71891f7338eSSuanming Mou MLX5_GET(cmd_hca_cap, hcattr, scatter_fcs_w_decap_disable); 719569ffbc9SViacheslav Ovsiienko attr->roce = MLX5_GET(cmd_hca_cap, hcattr, roce); 720569ffbc9SViacheslav Ovsiienko attr->rq_ts_format = MLX5_GET(cmd_hca_cap, hcattr, rq_ts_format); 721569ffbc9SViacheslav Ovsiienko attr->sq_ts_format = MLX5_GET(cmd_hca_cap, hcattr, sq_ts_format); 722cfc672a9SOri Kam attr->regex = MLX5_GET(cmd_hca_cap, hcattr, regexp); 723cfc672a9SOri Kam attr->regexp_num_of_engines = MLX5_GET(cmd_hca_cap, hcattr, 724cfc672a9SOri Kam regexp_num_of_engines); 72501b8b5b6SDekel Peled attr->flow_hit_aso = !!(MLX5_GET64(cmd_hca_cap, hcattr, 72601b8b5b6SDekel Peled general_obj_types) & 72701b8b5b6SDekel Peled MLX5_GENERAL_OBJ_TYPES_CAP_FLOW_HIT_ASO); 7281324ff18SShiri Kuzin attr->geneve_tlv_opt = !!(MLX5_GET64(cmd_hca_cap, hcattr, 7291324ff18SShiri Kuzin general_obj_types) & 7301324ff18SShiri Kuzin MLX5_GENERAL_OBJ_TYPES_CAP_GENEVE_TLV_OPT); 73104223e45STal Shnaiderman attr->log_max_cq = MLX5_GET(cmd_hca_cap, hcattr, log_max_cq); 73204223e45STal Shnaiderman attr->log_max_qp = MLX5_GET(cmd_hca_cap, hcattr, log_max_qp); 73304223e45STal Shnaiderman attr->log_max_cq_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_cq_sz); 73404223e45STal Shnaiderman attr->log_max_qp_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_qp_sz); 73504223e45STal Shnaiderman attr->log_max_mrw_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_mrw_sz); 73604223e45STal Shnaiderman attr->log_max_pd = MLX5_GET(cmd_hca_cap, hcattr, log_max_pd); 73704223e45STal Shnaiderman attr->log_max_srq = MLX5_GET(cmd_hca_cap, hcattr, log_max_srq); 73804223e45STal Shnaiderman attr->log_max_srq_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_srq_sz); 739efa6a7e2SJiawei Wang attr->reg_c_preserve = 740efa6a7e2SJiawei Wang MLX5_GET(cmd_hca_cap, hcattr, reg_c_preserve); 741ae5c165bSMatan Azrad attr->mmo_dma_en = MLX5_GET(cmd_hca_cap, hcattr, dma_mmo); 742ae5c165bSMatan Azrad attr->mmo_compress_en = MLX5_GET(cmd_hca_cap, hcattr, compress); 743ae5c165bSMatan Azrad attr->mmo_decompress_en = MLX5_GET(cmd_hca_cap, hcattr, decompress); 744ae5c165bSMatan Azrad attr->compress_min_block_size = MLX5_GET(cmd_hca_cap, hcattr, 745ae5c165bSMatan Azrad compress_min_block_size); 746ae5c165bSMatan Azrad attr->log_max_mmo_dma = MLX5_GET(cmd_hca_cap, hcattr, log_dma_mmo_size); 747ae5c165bSMatan Azrad attr->log_max_mmo_compress = MLX5_GET(cmd_hca_cap, hcattr, 748ae5c165bSMatan Azrad log_compress_mmo_size); 749ae5c165bSMatan Azrad attr->log_max_mmo_decompress = MLX5_GET(cmd_hca_cap, hcattr, 750ae5c165bSMatan Azrad log_decompress_mmo_size); 7513d3f4e6dSAlexander Kozyrev attr->cqe_compression = MLX5_GET(cmd_hca_cap, hcattr, cqe_compression); 7523d3f4e6dSAlexander Kozyrev attr->mini_cqe_resp_flow_tag = MLX5_GET(cmd_hca_cap, hcattr, 7533d3f4e6dSAlexander Kozyrev mini_cqe_resp_flow_tag); 7543d3f4e6dSAlexander Kozyrev attr->mini_cqe_resp_l3_l4_tag = MLX5_GET(cmd_hca_cap, hcattr, 7553d3f4e6dSAlexander Kozyrev mini_cqe_resp_l3_l4_tag); 756f2054291SSuanming Mou attr->umr_indirect_mkey_disabled = 757f2054291SSuanming Mou MLX5_GET(cmd_hca_cap, hcattr, umr_indirect_mkey_disabled); 758f2054291SSuanming Mou attr->umr_modify_entity_size_disabled = 759f2054291SSuanming Mou MLX5_GET(cmd_hca_cap, hcattr, umr_modify_entity_size_disabled); 7607b4f1e6bSMatan Azrad if (attr->qos.sup) { 7617b4f1e6bSMatan Azrad MLX5_SET(query_hca_cap_in, in, op_mod, 7627b4f1e6bSMatan Azrad MLX5_GET_HCA_CAP_OP_MOD_QOS_CAP | 7637b4f1e6bSMatan Azrad MLX5_HCA_CAP_OPMOD_GET_CUR); 7647b4f1e6bSMatan Azrad rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), 7657b4f1e6bSMatan Azrad out, sizeof(out)); 7667b4f1e6bSMatan Azrad if (rc) 7677b4f1e6bSMatan Azrad goto error; 7687b4f1e6bSMatan Azrad if (status) { 7697b4f1e6bSMatan Azrad DRV_LOG(DEBUG, "Failed to query devx QOS capabilities," 770f002358cSMichael Baum " status %x, syndrome = %x", status, syndrome); 7717b4f1e6bSMatan Azrad return -1; 7727b4f1e6bSMatan Azrad } 7737b4f1e6bSMatan Azrad hcattr = MLX5_ADDR_OF(query_hca_cap_out, out, capability); 774b6505738SDekel Peled attr->qos.flow_meter_old = 775b6505738SDekel Peled MLX5_GET(qos_cap, hcattr, flow_meter_old); 7767b4f1e6bSMatan Azrad attr->qos.log_max_flow_meter = 7777b4f1e6bSMatan Azrad MLX5_GET(qos_cap, hcattr, log_max_flow_meter); 7787b4f1e6bSMatan Azrad attr->qos.flow_meter_reg_c_ids = 7797b4f1e6bSMatan Azrad MLX5_GET(qos_cap, hcattr, flow_meter_reg_id); 780b6505738SDekel Peled attr->qos.flow_meter = 781b6505738SDekel Peled MLX5_GET(qos_cap, hcattr, flow_meter); 78279a7e409SViacheslav Ovsiienko attr->qos.packet_pacing = 78379a7e409SViacheslav Ovsiienko MLX5_GET(qos_cap, hcattr, packet_pacing); 78479a7e409SViacheslav Ovsiienko attr->qos.wqe_rate_pp = 78579a7e409SViacheslav Ovsiienko MLX5_GET(qos_cap, hcattr, wqe_rate_pp); 7867b4f1e6bSMatan Azrad } 787ba1768c4SMatan Azrad if (attr->vdpa.valid) 788ba1768c4SMatan Azrad mlx5_devx_cmd_query_hca_vdpa_attr(ctx, &attr->vdpa); 7897b4f1e6bSMatan Azrad if (!attr->eth_net_offloads) 7907b4f1e6bSMatan Azrad return 0; 7917b4f1e6bSMatan Azrad 7928cc34c08SJiawei Wang /* Query Flow Sampler Capability From FLow Table Properties Layout. */ 7938cc34c08SJiawei Wang memset(in, 0, sizeof(in)); 7948cc34c08SJiawei Wang memset(out, 0, sizeof(out)); 7958cc34c08SJiawei Wang MLX5_SET(query_hca_cap_in, in, opcode, MLX5_CMD_OP_QUERY_HCA_CAP); 7968cc34c08SJiawei Wang MLX5_SET(query_hca_cap_in, in, op_mod, 7978cc34c08SJiawei Wang MLX5_GET_HCA_CAP_OP_MOD_NIC_FLOW_TABLE | 7988cc34c08SJiawei Wang MLX5_HCA_CAP_OPMOD_GET_CUR); 7998cc34c08SJiawei Wang 800f002358cSMichael Baum rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out, sizeof(out)); 8018cc34c08SJiawei Wang if (rc) 8028cc34c08SJiawei Wang goto error; 8038cc34c08SJiawei Wang status = MLX5_GET(query_hca_cap_out, out, status); 8048cc34c08SJiawei Wang syndrome = MLX5_GET(query_hca_cap_out, out, syndrome); 8058cc34c08SJiawei Wang if (status) { 8068cc34c08SJiawei Wang DRV_LOG(DEBUG, "Failed to query devx HCA capabilities, " 807f002358cSMichael Baum "status %x, syndrome = %x", status, syndrome); 8088cc34c08SJiawei Wang attr->log_max_ft_sampler_num = 0; 8098cc34c08SJiawei Wang return -1; 8108cc34c08SJiawei Wang } 8118cc34c08SJiawei Wang hcattr = MLX5_ADDR_OF(query_hca_cap_out, out, capability); 8128cc34c08SJiawei Wang attr->log_max_ft_sampler_num = 8138cc34c08SJiawei Wang MLX5_GET(flow_table_nic_cap, 8148cc34c08SJiawei Wang hcattr, flow_table_properties.log_max_ft_sampler_num); 8158cc34c08SJiawei Wang 8167b4f1e6bSMatan Azrad /* Query HCA offloads for Ethernet protocol. */ 8177b4f1e6bSMatan Azrad memset(in, 0, sizeof(in)); 8187b4f1e6bSMatan Azrad memset(out, 0, sizeof(out)); 8197b4f1e6bSMatan Azrad MLX5_SET(query_hca_cap_in, in, opcode, MLX5_CMD_OP_QUERY_HCA_CAP); 8207b4f1e6bSMatan Azrad MLX5_SET(query_hca_cap_in, in, op_mod, 8217b4f1e6bSMatan Azrad MLX5_GET_HCA_CAP_OP_MOD_ETHERNET_OFFLOAD_CAPS | 8227b4f1e6bSMatan Azrad MLX5_HCA_CAP_OPMOD_GET_CUR); 8237b4f1e6bSMatan Azrad 824f002358cSMichael Baum rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out, sizeof(out)); 8257b4f1e6bSMatan Azrad if (rc) { 8267b4f1e6bSMatan Azrad attr->eth_net_offloads = 0; 8277b4f1e6bSMatan Azrad goto error; 8287b4f1e6bSMatan Azrad } 8297b4f1e6bSMatan Azrad status = MLX5_GET(query_hca_cap_out, out, status); 8307b4f1e6bSMatan Azrad syndrome = MLX5_GET(query_hca_cap_out, out, syndrome); 8317b4f1e6bSMatan Azrad if (status) { 8327b4f1e6bSMatan Azrad DRV_LOG(DEBUG, "Failed to query devx HCA capabilities, " 833f002358cSMichael Baum "status %x, syndrome = %x", status, syndrome); 8347b4f1e6bSMatan Azrad attr->eth_net_offloads = 0; 8357b4f1e6bSMatan Azrad return -1; 8367b4f1e6bSMatan Azrad } 8377b4f1e6bSMatan Azrad hcattr = MLX5_ADDR_OF(query_hca_cap_out, out, capability); 8387b4f1e6bSMatan Azrad attr->wqe_vlan_insert = MLX5_GET(per_protocol_networking_offload_caps, 8397b4f1e6bSMatan Azrad hcattr, wqe_vlan_insert); 8407b4f1e6bSMatan Azrad attr->lro_cap = MLX5_GET(per_protocol_networking_offload_caps, hcattr, 8417b4f1e6bSMatan Azrad lro_cap); 8427b4f1e6bSMatan Azrad attr->tunnel_lro_gre = MLX5_GET(per_protocol_networking_offload_caps, 8437b4f1e6bSMatan Azrad hcattr, tunnel_lro_gre); 8447b4f1e6bSMatan Azrad attr->tunnel_lro_vxlan = MLX5_GET(per_protocol_networking_offload_caps, 8457b4f1e6bSMatan Azrad hcattr, tunnel_lro_vxlan); 8467b4f1e6bSMatan Azrad attr->lro_max_msg_sz_mode = MLX5_GET 8477b4f1e6bSMatan Azrad (per_protocol_networking_offload_caps, 8487b4f1e6bSMatan Azrad hcattr, lro_max_msg_sz_mode); 84943e73483SThomas Monjalon for (i = 0 ; i < MLX5_LRO_NUM_SUPP_PERIODS ; i++) { 8507b4f1e6bSMatan Azrad attr->lro_timer_supported_periods[i] = 8517b4f1e6bSMatan Azrad MLX5_GET(per_protocol_networking_offload_caps, hcattr, 8527b4f1e6bSMatan Azrad lro_timer_supported_periods[i]); 8537b4f1e6bSMatan Azrad } 854613d64e4SDekel Peled attr->lro_min_mss_size = MLX5_GET(per_protocol_networking_offload_caps, 855613d64e4SDekel Peled hcattr, lro_min_mss_size); 8567b4f1e6bSMatan Azrad attr->tunnel_stateless_geneve_rx = 8577b4f1e6bSMatan Azrad MLX5_GET(per_protocol_networking_offload_caps, 8587b4f1e6bSMatan Azrad hcattr, tunnel_stateless_geneve_rx); 8597b4f1e6bSMatan Azrad attr->geneve_max_opt_len = 8607b4f1e6bSMatan Azrad MLX5_GET(per_protocol_networking_offload_caps, 8617b4f1e6bSMatan Azrad hcattr, max_geneve_opt_len); 8627b4f1e6bSMatan Azrad attr->wqe_inline_mode = MLX5_GET(per_protocol_networking_offload_caps, 8637b4f1e6bSMatan Azrad hcattr, wqe_inline_mode); 8647b4f1e6bSMatan Azrad attr->tunnel_stateless_gtp = MLX5_GET 8657b4f1e6bSMatan Azrad (per_protocol_networking_offload_caps, 8667b4f1e6bSMatan Azrad hcattr, tunnel_stateless_gtp); 86704223e45STal Shnaiderman attr->rss_ind_tbl_cap = MLX5_GET 86804223e45STal Shnaiderman (per_protocol_networking_offload_caps, 86904223e45STal Shnaiderman hcattr, rss_ind_tbl_cap); 870569ffbc9SViacheslav Ovsiienko /* Query HCA attribute for ROCE. */ 871569ffbc9SViacheslav Ovsiienko if (attr->roce) { 872569ffbc9SViacheslav Ovsiienko memset(in, 0, sizeof(in)); 873569ffbc9SViacheslav Ovsiienko memset(out, 0, sizeof(out)); 874569ffbc9SViacheslav Ovsiienko MLX5_SET(query_hca_cap_in, in, opcode, 875569ffbc9SViacheslav Ovsiienko MLX5_CMD_OP_QUERY_HCA_CAP); 876569ffbc9SViacheslav Ovsiienko MLX5_SET(query_hca_cap_in, in, op_mod, 877569ffbc9SViacheslav Ovsiienko MLX5_GET_HCA_CAP_OP_MOD_ROCE | 878569ffbc9SViacheslav Ovsiienko MLX5_HCA_CAP_OPMOD_GET_CUR); 879569ffbc9SViacheslav Ovsiienko rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), 880569ffbc9SViacheslav Ovsiienko out, sizeof(out)); 881569ffbc9SViacheslav Ovsiienko if (rc) 882569ffbc9SViacheslav Ovsiienko goto error; 883569ffbc9SViacheslav Ovsiienko status = MLX5_GET(query_hca_cap_out, out, status); 884569ffbc9SViacheslav Ovsiienko syndrome = MLX5_GET(query_hca_cap_out, out, syndrome); 885569ffbc9SViacheslav Ovsiienko if (status) { 886569ffbc9SViacheslav Ovsiienko DRV_LOG(DEBUG, 887569ffbc9SViacheslav Ovsiienko "Failed to query devx HCA ROCE capabilities, " 888569ffbc9SViacheslav Ovsiienko "status %x, syndrome = %x", status, syndrome); 889569ffbc9SViacheslav Ovsiienko return -1; 890569ffbc9SViacheslav Ovsiienko } 891569ffbc9SViacheslav Ovsiienko hcattr = MLX5_ADDR_OF(query_hca_cap_out, out, capability); 892569ffbc9SViacheslav Ovsiienko attr->qp_ts_format = MLX5_GET(roce_caps, hcattr, qp_ts_format); 893569ffbc9SViacheslav Ovsiienko } 894569ffbc9SViacheslav Ovsiienko if (attr->eth_virt && 895569ffbc9SViacheslav Ovsiienko attr->wqe_inline_mode == MLX5_CAP_INLINE_MODE_VPORT_CONTEXT) { 8967b4f1e6bSMatan Azrad rc = mlx5_devx_cmd_query_nic_vport_context(ctx, 0, attr); 8977b4f1e6bSMatan Azrad if (rc) { 8987b4f1e6bSMatan Azrad attr->eth_virt = 0; 8997b4f1e6bSMatan Azrad goto error; 9007b4f1e6bSMatan Azrad } 9017b4f1e6bSMatan Azrad } 9027b4f1e6bSMatan Azrad return 0; 9037b4f1e6bSMatan Azrad error: 9047b4f1e6bSMatan Azrad rc = (rc > 0) ? -rc : rc; 9057b4f1e6bSMatan Azrad return rc; 9067b4f1e6bSMatan Azrad } 9077b4f1e6bSMatan Azrad 9087b4f1e6bSMatan Azrad /** 9097b4f1e6bSMatan Azrad * Query TIS transport domain from QP verbs object using DevX API. 9107b4f1e6bSMatan Azrad * 9117b4f1e6bSMatan Azrad * @param[in] qp 9127b4f1e6bSMatan Azrad * Pointer to verbs QP returned by ibv_create_qp . 9137b4f1e6bSMatan Azrad * @param[in] tis_num 9147b4f1e6bSMatan Azrad * TIS number of TIS to query. 9157b4f1e6bSMatan Azrad * @param[out] tis_td 9167b4f1e6bSMatan Azrad * Pointer to TIS transport domain variable, to be set by the routine. 9177b4f1e6bSMatan Azrad * 9187b4f1e6bSMatan Azrad * @return 9197b4f1e6bSMatan Azrad * 0 on success, a negative value otherwise. 9207b4f1e6bSMatan Azrad */ 9217b4f1e6bSMatan Azrad int 922e09d350eSOphir Munk mlx5_devx_cmd_qp_query_tis_td(void *qp, uint32_t tis_num, 9237b4f1e6bSMatan Azrad uint32_t *tis_td) 9247b4f1e6bSMatan Azrad { 925170572d8SOphir Munk #ifdef HAVE_IBV_FLOW_DV_SUPPORT 9267b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(query_tis_in)] = {0}; 9277b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(query_tis_out)] = {0}; 9287b4f1e6bSMatan Azrad int rc; 9297b4f1e6bSMatan Azrad void *tis_ctx; 9307b4f1e6bSMatan Azrad 9317b4f1e6bSMatan Azrad MLX5_SET(query_tis_in, in, opcode, MLX5_CMD_OP_QUERY_TIS); 9327b4f1e6bSMatan Azrad MLX5_SET(query_tis_in, in, tisn, tis_num); 9337b4f1e6bSMatan Azrad rc = mlx5_glue->devx_qp_query(qp, in, sizeof(in), out, sizeof(out)); 9347b4f1e6bSMatan Azrad if (rc) { 9357b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to query QP using DevX"); 9367b4f1e6bSMatan Azrad return -rc; 9377b4f1e6bSMatan Azrad }; 9387b4f1e6bSMatan Azrad tis_ctx = MLX5_ADDR_OF(query_tis_out, out, tis_context); 9397b4f1e6bSMatan Azrad *tis_td = MLX5_GET(tisc, tis_ctx, transport_domain); 9407b4f1e6bSMatan Azrad return 0; 941170572d8SOphir Munk #else 942170572d8SOphir Munk (void)qp; 943170572d8SOphir Munk (void)tis_num; 944170572d8SOphir Munk (void)tis_td; 945170572d8SOphir Munk return -ENOTSUP; 946170572d8SOphir Munk #endif 9477b4f1e6bSMatan Azrad } 9487b4f1e6bSMatan Azrad 9497b4f1e6bSMatan Azrad /** 9507b4f1e6bSMatan Azrad * Fill WQ data for DevX API command. 9517b4f1e6bSMatan Azrad * Utility function for use when creating DevX objects containing a WQ. 9527b4f1e6bSMatan Azrad * 9537b4f1e6bSMatan Azrad * @param[in] wq_ctx 9547b4f1e6bSMatan Azrad * Pointer to WQ context to fill with data. 9557b4f1e6bSMatan Azrad * @param [in] wq_attr 9567b4f1e6bSMatan Azrad * Pointer to WQ attributes structure to fill in WQ context. 9577b4f1e6bSMatan Azrad */ 9587b4f1e6bSMatan Azrad static void 9597b4f1e6bSMatan Azrad devx_cmd_fill_wq_data(void *wq_ctx, struct mlx5_devx_wq_attr *wq_attr) 9607b4f1e6bSMatan Azrad { 9617b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, wq_type, wq_attr->wq_type); 9627b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, wq_signature, wq_attr->wq_signature); 9637b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, end_padding_mode, wq_attr->end_padding_mode); 9647b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, cd_slave, wq_attr->cd_slave); 9657b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, hds_skip_first_sge, wq_attr->hds_skip_first_sge); 9667b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, log2_hds_buf_size, wq_attr->log2_hds_buf_size); 9677b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, page_offset, wq_attr->page_offset); 9687b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, lwm, wq_attr->lwm); 9697b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, pd, wq_attr->pd); 9707b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, uar_page, wq_attr->uar_page); 9717b4f1e6bSMatan Azrad MLX5_SET64(wq, wq_ctx, dbr_addr, wq_attr->dbr_addr); 9727b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, hw_counter, wq_attr->hw_counter); 9737b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, sw_counter, wq_attr->sw_counter); 9747b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, log_wq_stride, wq_attr->log_wq_stride); 975f002358cSMichael Baum if (wq_attr->log_wq_pg_sz > MLX5_ADAPTER_PAGE_SHIFT) 976f002358cSMichael Baum MLX5_SET(wq, wq_ctx, log_wq_pg_sz, 977f002358cSMichael Baum wq_attr->log_wq_pg_sz - MLX5_ADAPTER_PAGE_SHIFT); 9787b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, log_wq_sz, wq_attr->log_wq_sz); 9797b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, dbr_umem_valid, wq_attr->dbr_umem_valid); 9807b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, wq_umem_valid, wq_attr->wq_umem_valid); 9817b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, log_hairpin_num_packets, 9827b4f1e6bSMatan Azrad wq_attr->log_hairpin_num_packets); 9837b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, log_hairpin_data_sz, wq_attr->log_hairpin_data_sz); 9847b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, single_wqe_log_num_of_strides, 9857b4f1e6bSMatan Azrad wq_attr->single_wqe_log_num_of_strides); 9867b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, two_byte_shift_en, wq_attr->two_byte_shift_en); 9877b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, single_stride_log_num_of_bytes, 9887b4f1e6bSMatan Azrad wq_attr->single_stride_log_num_of_bytes); 9897b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, dbr_umem_id, wq_attr->dbr_umem_id); 9907b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, wq_umem_id, wq_attr->wq_umem_id); 9917b4f1e6bSMatan Azrad MLX5_SET64(wq, wq_ctx, wq_umem_offset, wq_attr->wq_umem_offset); 9927b4f1e6bSMatan Azrad } 9937b4f1e6bSMatan Azrad 9947b4f1e6bSMatan Azrad /** 9957b4f1e6bSMatan Azrad * Create RQ using DevX API. 9967b4f1e6bSMatan Azrad * 9977b4f1e6bSMatan Azrad * @param[in] ctx 998e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 9997b4f1e6bSMatan Azrad * @param [in] rq_attr 10007b4f1e6bSMatan Azrad * Pointer to create RQ attributes structure. 10017b4f1e6bSMatan Azrad * @param [in] socket 10027b4f1e6bSMatan Azrad * CPU socket ID for allocations. 10037b4f1e6bSMatan Azrad * 10047b4f1e6bSMatan Azrad * @return 10057b4f1e6bSMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 10067b4f1e6bSMatan Azrad */ 10077b4f1e6bSMatan Azrad struct mlx5_devx_obj * 1008e09d350eSOphir Munk mlx5_devx_cmd_create_rq(void *ctx, 10097b4f1e6bSMatan Azrad struct mlx5_devx_create_rq_attr *rq_attr, 10107b4f1e6bSMatan Azrad int socket) 10117b4f1e6bSMatan Azrad { 10127b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(create_rq_in)] = {0}; 10137b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(create_rq_out)] = {0}; 10147b4f1e6bSMatan Azrad void *rq_ctx, *wq_ctx; 10157b4f1e6bSMatan Azrad struct mlx5_devx_wq_attr *wq_attr; 10167b4f1e6bSMatan Azrad struct mlx5_devx_obj *rq = NULL; 10177b4f1e6bSMatan Azrad 101866914d19SSuanming Mou rq = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*rq), 0, socket); 10197b4f1e6bSMatan Azrad if (!rq) { 10207b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to allocate RQ data"); 10217b4f1e6bSMatan Azrad rte_errno = ENOMEM; 10227b4f1e6bSMatan Azrad return NULL; 10237b4f1e6bSMatan Azrad } 10247b4f1e6bSMatan Azrad MLX5_SET(create_rq_in, in, opcode, MLX5_CMD_OP_CREATE_RQ); 10257b4f1e6bSMatan Azrad rq_ctx = MLX5_ADDR_OF(create_rq_in, in, ctx); 10267b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, rlky, rq_attr->rlky); 10277b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, delay_drop_en, rq_attr->delay_drop_en); 10287b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, scatter_fcs, rq_attr->scatter_fcs); 10297b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, vsd, rq_attr->vsd); 10307b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, mem_rq_type, rq_attr->mem_rq_type); 10317b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, state, rq_attr->state); 10327b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, flush_in_error_en, rq_attr->flush_in_error_en); 10337b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, hairpin, rq_attr->hairpin); 10347b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, user_index, rq_attr->user_index); 10357b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, cqn, rq_attr->cqn); 10367b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, counter_set_id, rq_attr->counter_set_id); 10377b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, rmpn, rq_attr->rmpn); 1038569ffbc9SViacheslav Ovsiienko MLX5_SET(sqc, rq_ctx, ts_format, rq_attr->ts_format); 10397b4f1e6bSMatan Azrad wq_ctx = MLX5_ADDR_OF(rqc, rq_ctx, wq); 10407b4f1e6bSMatan Azrad wq_attr = &rq_attr->wq_attr; 10417b4f1e6bSMatan Azrad devx_cmd_fill_wq_data(wq_ctx, wq_attr); 10427b4f1e6bSMatan Azrad rq->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 10437b4f1e6bSMatan Azrad out, sizeof(out)); 10447b4f1e6bSMatan Azrad if (!rq->obj) { 10457b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to create RQ using DevX"); 10467b4f1e6bSMatan Azrad rte_errno = errno; 104766914d19SSuanming Mou mlx5_free(rq); 10487b4f1e6bSMatan Azrad return NULL; 10497b4f1e6bSMatan Azrad } 10507b4f1e6bSMatan Azrad rq->id = MLX5_GET(create_rq_out, out, rqn); 10517b4f1e6bSMatan Azrad return rq; 10527b4f1e6bSMatan Azrad } 10537b4f1e6bSMatan Azrad 10547b4f1e6bSMatan Azrad /** 10557b4f1e6bSMatan Azrad * Modify RQ using DevX API. 10567b4f1e6bSMatan Azrad * 10577b4f1e6bSMatan Azrad * @param[in] rq 10587b4f1e6bSMatan Azrad * Pointer to RQ object structure. 10597b4f1e6bSMatan Azrad * @param [in] rq_attr 10607b4f1e6bSMatan Azrad * Pointer to modify RQ attributes structure. 10617b4f1e6bSMatan Azrad * 10627b4f1e6bSMatan Azrad * @return 10637b4f1e6bSMatan Azrad * 0 on success, a negative errno value otherwise and rte_errno is set. 10647b4f1e6bSMatan Azrad */ 10657b4f1e6bSMatan Azrad int 10667b4f1e6bSMatan Azrad mlx5_devx_cmd_modify_rq(struct mlx5_devx_obj *rq, 10677b4f1e6bSMatan Azrad struct mlx5_devx_modify_rq_attr *rq_attr) 10687b4f1e6bSMatan Azrad { 10697b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(modify_rq_in)] = {0}; 10707b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(modify_rq_out)] = {0}; 10717b4f1e6bSMatan Azrad void *rq_ctx, *wq_ctx; 10727b4f1e6bSMatan Azrad int ret; 10737b4f1e6bSMatan Azrad 10747b4f1e6bSMatan Azrad MLX5_SET(modify_rq_in, in, opcode, MLX5_CMD_OP_MODIFY_RQ); 10757b4f1e6bSMatan Azrad MLX5_SET(modify_rq_in, in, rq_state, rq_attr->rq_state); 10767b4f1e6bSMatan Azrad MLX5_SET(modify_rq_in, in, rqn, rq->id); 10777b4f1e6bSMatan Azrad MLX5_SET64(modify_rq_in, in, modify_bitmask, rq_attr->modify_bitmask); 10787b4f1e6bSMatan Azrad rq_ctx = MLX5_ADDR_OF(modify_rq_in, in, ctx); 10797b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, state, rq_attr->state); 10807b4f1e6bSMatan Azrad if (rq_attr->modify_bitmask & 10817b4f1e6bSMatan Azrad MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS) 10827b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, scatter_fcs, rq_attr->scatter_fcs); 10837b4f1e6bSMatan Azrad if (rq_attr->modify_bitmask & MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD) 10847b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, vsd, rq_attr->vsd); 10857b4f1e6bSMatan Azrad if (rq_attr->modify_bitmask & 10867b4f1e6bSMatan Azrad MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID) 10877b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, counter_set_id, rq_attr->counter_set_id); 10887b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, hairpin_peer_sq, rq_attr->hairpin_peer_sq); 10897b4f1e6bSMatan Azrad MLX5_SET(rqc, rq_ctx, hairpin_peer_vhca, rq_attr->hairpin_peer_vhca); 10907b4f1e6bSMatan Azrad if (rq_attr->modify_bitmask & MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_WQ_LWM) { 10917b4f1e6bSMatan Azrad wq_ctx = MLX5_ADDR_OF(rqc, rq_ctx, wq); 10927b4f1e6bSMatan Azrad MLX5_SET(wq, wq_ctx, lwm, rq_attr->lwm); 10937b4f1e6bSMatan Azrad } 10947b4f1e6bSMatan Azrad ret = mlx5_glue->devx_obj_modify(rq->obj, in, sizeof(in), 10957b4f1e6bSMatan Azrad out, sizeof(out)); 10967b4f1e6bSMatan Azrad if (ret) { 10977b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to modify RQ using DevX"); 10987b4f1e6bSMatan Azrad rte_errno = errno; 10997b4f1e6bSMatan Azrad return -errno; 11007b4f1e6bSMatan Azrad } 11017b4f1e6bSMatan Azrad return ret; 11027b4f1e6bSMatan Azrad } 11037b4f1e6bSMatan Azrad 11047b4f1e6bSMatan Azrad /** 11057b4f1e6bSMatan Azrad * Create TIR using DevX API. 11067b4f1e6bSMatan Azrad * 11077b4f1e6bSMatan Azrad * @param[in] ctx 1108e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 11097b4f1e6bSMatan Azrad * @param [in] tir_attr 11107b4f1e6bSMatan Azrad * Pointer to TIR attributes structure. 11117b4f1e6bSMatan Azrad * 11127b4f1e6bSMatan Azrad * @return 11137b4f1e6bSMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 11147b4f1e6bSMatan Azrad */ 11157b4f1e6bSMatan Azrad struct mlx5_devx_obj * 1116e09d350eSOphir Munk mlx5_devx_cmd_create_tir(void *ctx, 11177b4f1e6bSMatan Azrad struct mlx5_devx_tir_attr *tir_attr) 11187b4f1e6bSMatan Azrad { 11197b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(create_tir_in)] = {0}; 11207b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(create_tir_out)] = {0}; 1121a4e6ea97SDekel Peled void *tir_ctx, *outer, *inner, *rss_key; 11227b4f1e6bSMatan Azrad struct mlx5_devx_obj *tir = NULL; 11237b4f1e6bSMatan Azrad 112466914d19SSuanming Mou tir = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*tir), 0, SOCKET_ID_ANY); 11257b4f1e6bSMatan Azrad if (!tir) { 11267b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to allocate TIR data"); 11277b4f1e6bSMatan Azrad rte_errno = ENOMEM; 11287b4f1e6bSMatan Azrad return NULL; 11297b4f1e6bSMatan Azrad } 11307b4f1e6bSMatan Azrad MLX5_SET(create_tir_in, in, opcode, MLX5_CMD_OP_CREATE_TIR); 11317b4f1e6bSMatan Azrad tir_ctx = MLX5_ADDR_OF(create_tir_in, in, ctx); 11327b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, disp_type, tir_attr->disp_type); 11337b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, lro_timeout_period_usecs, 11347b4f1e6bSMatan Azrad tir_attr->lro_timeout_period_usecs); 11357b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, lro_enable_mask, tir_attr->lro_enable_mask); 11367b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, lro_max_msg_sz, tir_attr->lro_max_msg_sz); 11377b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, inline_rqn, tir_attr->inline_rqn); 11387b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, rx_hash_symmetric, tir_attr->rx_hash_symmetric); 11397b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, tunneled_offload_en, 11407b4f1e6bSMatan Azrad tir_attr->tunneled_offload_en); 11417b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, indirect_table, tir_attr->indirect_table); 11427b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, rx_hash_fn, tir_attr->rx_hash_fn); 11437b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, self_lb_block, tir_attr->self_lb_block); 11447b4f1e6bSMatan Azrad MLX5_SET(tirc, tir_ctx, transport_domain, tir_attr->transport_domain); 1145a4e6ea97SDekel Peled rss_key = MLX5_ADDR_OF(tirc, tir_ctx, rx_hash_toeplitz_key); 1146a4e6ea97SDekel Peled memcpy(rss_key, tir_attr->rx_hash_toeplitz_key, MLX5_RSS_HASH_KEY_LEN); 11477b4f1e6bSMatan Azrad outer = MLX5_ADDR_OF(tirc, tir_ctx, rx_hash_field_selector_outer); 11487b4f1e6bSMatan Azrad MLX5_SET(rx_hash_field_select, outer, l3_prot_type, 11497b4f1e6bSMatan Azrad tir_attr->rx_hash_field_selector_outer.l3_prot_type); 11507b4f1e6bSMatan Azrad MLX5_SET(rx_hash_field_select, outer, l4_prot_type, 11517b4f1e6bSMatan Azrad tir_attr->rx_hash_field_selector_outer.l4_prot_type); 11527b4f1e6bSMatan Azrad MLX5_SET(rx_hash_field_select, outer, selected_fields, 11537b4f1e6bSMatan Azrad tir_attr->rx_hash_field_selector_outer.selected_fields); 11547b4f1e6bSMatan Azrad inner = MLX5_ADDR_OF(tirc, tir_ctx, rx_hash_field_selector_inner); 11557b4f1e6bSMatan Azrad MLX5_SET(rx_hash_field_select, inner, l3_prot_type, 11567b4f1e6bSMatan Azrad tir_attr->rx_hash_field_selector_inner.l3_prot_type); 11577b4f1e6bSMatan Azrad MLX5_SET(rx_hash_field_select, inner, l4_prot_type, 11587b4f1e6bSMatan Azrad tir_attr->rx_hash_field_selector_inner.l4_prot_type); 11597b4f1e6bSMatan Azrad MLX5_SET(rx_hash_field_select, inner, selected_fields, 11607b4f1e6bSMatan Azrad tir_attr->rx_hash_field_selector_inner.selected_fields); 11617b4f1e6bSMatan Azrad tir->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 11627b4f1e6bSMatan Azrad out, sizeof(out)); 11637b4f1e6bSMatan Azrad if (!tir->obj) { 11647b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to create TIR using DevX"); 11657b4f1e6bSMatan Azrad rte_errno = errno; 116666914d19SSuanming Mou mlx5_free(tir); 11677b4f1e6bSMatan Azrad return NULL; 11687b4f1e6bSMatan Azrad } 11697b4f1e6bSMatan Azrad tir->id = MLX5_GET(create_tir_out, out, tirn); 11707b4f1e6bSMatan Azrad return tir; 11717b4f1e6bSMatan Azrad } 11727b4f1e6bSMatan Azrad 11737b4f1e6bSMatan Azrad /** 1174847d9789SAndrey Vesnovaty * Modify TIR using DevX API. 1175847d9789SAndrey Vesnovaty * 1176847d9789SAndrey Vesnovaty * @param[in] tir 1177847d9789SAndrey Vesnovaty * Pointer to TIR DevX object structure. 1178847d9789SAndrey Vesnovaty * @param [in] modify_tir_attr 1179847d9789SAndrey Vesnovaty * Pointer to TIR modification attributes structure. 1180847d9789SAndrey Vesnovaty * 1181847d9789SAndrey Vesnovaty * @return 1182847d9789SAndrey Vesnovaty * 0 on success, a negative errno value otherwise and rte_errno is set. 1183847d9789SAndrey Vesnovaty */ 1184847d9789SAndrey Vesnovaty int 1185847d9789SAndrey Vesnovaty mlx5_devx_cmd_modify_tir(struct mlx5_devx_obj *tir, 1186847d9789SAndrey Vesnovaty struct mlx5_devx_modify_tir_attr *modify_tir_attr) 1187847d9789SAndrey Vesnovaty { 1188847d9789SAndrey Vesnovaty struct mlx5_devx_tir_attr *tir_attr = &modify_tir_attr->tir; 1189847d9789SAndrey Vesnovaty uint32_t in[MLX5_ST_SZ_DW(modify_tir_in)] = {0}; 1190847d9789SAndrey Vesnovaty uint32_t out[MLX5_ST_SZ_DW(modify_tir_out)] = {0}; 1191847d9789SAndrey Vesnovaty void *tir_ctx; 1192847d9789SAndrey Vesnovaty int ret; 1193847d9789SAndrey Vesnovaty 1194847d9789SAndrey Vesnovaty MLX5_SET(modify_tir_in, in, opcode, MLX5_CMD_OP_MODIFY_TIR); 1195847d9789SAndrey Vesnovaty MLX5_SET(modify_tir_in, in, tirn, modify_tir_attr->tirn); 1196847d9789SAndrey Vesnovaty MLX5_SET64(modify_tir_in, in, modify_bitmask, 1197847d9789SAndrey Vesnovaty modify_tir_attr->modify_bitmask); 1198847d9789SAndrey Vesnovaty tir_ctx = MLX5_ADDR_OF(modify_rq_in, in, ctx); 1199847d9789SAndrey Vesnovaty if (modify_tir_attr->modify_bitmask & 1200847d9789SAndrey Vesnovaty MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_LRO) { 1201847d9789SAndrey Vesnovaty MLX5_SET(tirc, tir_ctx, lro_timeout_period_usecs, 1202847d9789SAndrey Vesnovaty tir_attr->lro_timeout_period_usecs); 1203847d9789SAndrey Vesnovaty MLX5_SET(tirc, tir_ctx, lro_enable_mask, 1204847d9789SAndrey Vesnovaty tir_attr->lro_enable_mask); 1205847d9789SAndrey Vesnovaty MLX5_SET(tirc, tir_ctx, lro_max_msg_sz, 1206847d9789SAndrey Vesnovaty tir_attr->lro_max_msg_sz); 1207847d9789SAndrey Vesnovaty } 1208847d9789SAndrey Vesnovaty if (modify_tir_attr->modify_bitmask & 1209847d9789SAndrey Vesnovaty MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_INDIRECT_TABLE) 1210847d9789SAndrey Vesnovaty MLX5_SET(tirc, tir_ctx, indirect_table, 1211847d9789SAndrey Vesnovaty tir_attr->indirect_table); 1212847d9789SAndrey Vesnovaty if (modify_tir_attr->modify_bitmask & 1213847d9789SAndrey Vesnovaty MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_HASH) { 1214847d9789SAndrey Vesnovaty int i; 1215847d9789SAndrey Vesnovaty void *outer, *inner; 1216847d9789SAndrey Vesnovaty 1217847d9789SAndrey Vesnovaty MLX5_SET(tirc, tir_ctx, rx_hash_symmetric, 1218847d9789SAndrey Vesnovaty tir_attr->rx_hash_symmetric); 1219847d9789SAndrey Vesnovaty MLX5_SET(tirc, tir_ctx, rx_hash_fn, tir_attr->rx_hash_fn); 1220847d9789SAndrey Vesnovaty for (i = 0; i < 10; i++) { 1221847d9789SAndrey Vesnovaty MLX5_SET(tirc, tir_ctx, rx_hash_toeplitz_key[i], 1222847d9789SAndrey Vesnovaty tir_attr->rx_hash_toeplitz_key[i]); 1223847d9789SAndrey Vesnovaty } 1224847d9789SAndrey Vesnovaty outer = MLX5_ADDR_OF(tirc, tir_ctx, 1225847d9789SAndrey Vesnovaty rx_hash_field_selector_outer); 1226847d9789SAndrey Vesnovaty MLX5_SET(rx_hash_field_select, outer, l3_prot_type, 1227847d9789SAndrey Vesnovaty tir_attr->rx_hash_field_selector_outer.l3_prot_type); 1228847d9789SAndrey Vesnovaty MLX5_SET(rx_hash_field_select, outer, l4_prot_type, 1229847d9789SAndrey Vesnovaty tir_attr->rx_hash_field_selector_outer.l4_prot_type); 1230847d9789SAndrey Vesnovaty MLX5_SET 1231847d9789SAndrey Vesnovaty (rx_hash_field_select, outer, selected_fields, 1232847d9789SAndrey Vesnovaty tir_attr->rx_hash_field_selector_outer.selected_fields); 1233847d9789SAndrey Vesnovaty inner = MLX5_ADDR_OF(tirc, tir_ctx, 1234847d9789SAndrey Vesnovaty rx_hash_field_selector_inner); 1235847d9789SAndrey Vesnovaty MLX5_SET(rx_hash_field_select, inner, l3_prot_type, 1236847d9789SAndrey Vesnovaty tir_attr->rx_hash_field_selector_inner.l3_prot_type); 1237847d9789SAndrey Vesnovaty MLX5_SET(rx_hash_field_select, inner, l4_prot_type, 1238847d9789SAndrey Vesnovaty tir_attr->rx_hash_field_selector_inner.l4_prot_type); 1239847d9789SAndrey Vesnovaty MLX5_SET 1240847d9789SAndrey Vesnovaty (rx_hash_field_select, inner, selected_fields, 1241847d9789SAndrey Vesnovaty tir_attr->rx_hash_field_selector_inner.selected_fields); 1242847d9789SAndrey Vesnovaty } 1243847d9789SAndrey Vesnovaty if (modify_tir_attr->modify_bitmask & 1244847d9789SAndrey Vesnovaty MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_SELF_LB_EN) { 1245847d9789SAndrey Vesnovaty MLX5_SET(tirc, tir_ctx, self_lb_block, tir_attr->self_lb_block); 1246847d9789SAndrey Vesnovaty } 1247847d9789SAndrey Vesnovaty ret = mlx5_glue->devx_obj_modify(tir->obj, in, sizeof(in), 1248847d9789SAndrey Vesnovaty out, sizeof(out)); 1249847d9789SAndrey Vesnovaty if (ret) { 1250847d9789SAndrey Vesnovaty DRV_LOG(ERR, "Failed to modify TIR using DevX"); 1251847d9789SAndrey Vesnovaty rte_errno = errno; 1252847d9789SAndrey Vesnovaty return -errno; 1253847d9789SAndrey Vesnovaty } 1254847d9789SAndrey Vesnovaty return ret; 1255847d9789SAndrey Vesnovaty } 1256847d9789SAndrey Vesnovaty 1257847d9789SAndrey Vesnovaty /** 12587b4f1e6bSMatan Azrad * Create RQT using DevX API. 12597b4f1e6bSMatan Azrad * 12607b4f1e6bSMatan Azrad * @param[in] ctx 1261e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 12627b4f1e6bSMatan Azrad * @param [in] rqt_attr 12637b4f1e6bSMatan Azrad * Pointer to RQT attributes structure. 12647b4f1e6bSMatan Azrad * 12657b4f1e6bSMatan Azrad * @return 12667b4f1e6bSMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 12677b4f1e6bSMatan Azrad */ 12687b4f1e6bSMatan Azrad struct mlx5_devx_obj * 1269e09d350eSOphir Munk mlx5_devx_cmd_create_rqt(void *ctx, 12707b4f1e6bSMatan Azrad struct mlx5_devx_rqt_attr *rqt_attr) 12717b4f1e6bSMatan Azrad { 12727b4f1e6bSMatan Azrad uint32_t *in = NULL; 12737b4f1e6bSMatan Azrad uint32_t inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + 12747b4f1e6bSMatan Azrad rqt_attr->rqt_actual_size * sizeof(uint32_t); 12757b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(create_rqt_out)] = {0}; 12767b4f1e6bSMatan Azrad void *rqt_ctx; 12777b4f1e6bSMatan Azrad struct mlx5_devx_obj *rqt = NULL; 12787b4f1e6bSMatan Azrad int i; 12797b4f1e6bSMatan Azrad 128066914d19SSuanming Mou in = mlx5_malloc(MLX5_MEM_ZERO, inlen, 0, SOCKET_ID_ANY); 12817b4f1e6bSMatan Azrad if (!in) { 12827b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to allocate RQT IN data"); 12837b4f1e6bSMatan Azrad rte_errno = ENOMEM; 12847b4f1e6bSMatan Azrad return NULL; 12857b4f1e6bSMatan Azrad } 128666914d19SSuanming Mou rqt = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*rqt), 0, SOCKET_ID_ANY); 12877b4f1e6bSMatan Azrad if (!rqt) { 12887b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to allocate RQT data"); 12897b4f1e6bSMatan Azrad rte_errno = ENOMEM; 129066914d19SSuanming Mou mlx5_free(in); 12917b4f1e6bSMatan Azrad return NULL; 12927b4f1e6bSMatan Azrad } 12937b4f1e6bSMatan Azrad MLX5_SET(create_rqt_in, in, opcode, MLX5_CMD_OP_CREATE_RQT); 12947b4f1e6bSMatan Azrad rqt_ctx = MLX5_ADDR_OF(create_rqt_in, in, rqt_context); 12950eb60e67SMatan Azrad MLX5_SET(rqtc, rqt_ctx, list_q_type, rqt_attr->rq_type); 12967b4f1e6bSMatan Azrad MLX5_SET(rqtc, rqt_ctx, rqt_max_size, rqt_attr->rqt_max_size); 12977b4f1e6bSMatan Azrad MLX5_SET(rqtc, rqt_ctx, rqt_actual_size, rqt_attr->rqt_actual_size); 12987b4f1e6bSMatan Azrad for (i = 0; i < rqt_attr->rqt_actual_size; i++) 12997b4f1e6bSMatan Azrad MLX5_SET(rqtc, rqt_ctx, rq_num[i], rqt_attr->rq_list[i]); 13007b4f1e6bSMatan Azrad rqt->obj = mlx5_glue->devx_obj_create(ctx, in, inlen, out, sizeof(out)); 130166914d19SSuanming Mou mlx5_free(in); 13027b4f1e6bSMatan Azrad if (!rqt->obj) { 13037b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to create RQT using DevX"); 13047b4f1e6bSMatan Azrad rte_errno = errno; 130566914d19SSuanming Mou mlx5_free(rqt); 13067b4f1e6bSMatan Azrad return NULL; 13077b4f1e6bSMatan Azrad } 13087b4f1e6bSMatan Azrad rqt->id = MLX5_GET(create_rqt_out, out, rqtn); 13097b4f1e6bSMatan Azrad return rqt; 13107b4f1e6bSMatan Azrad } 13117b4f1e6bSMatan Azrad 13127b4f1e6bSMatan Azrad /** 1313e1da60a8SMatan Azrad * Modify RQT using DevX API. 1314e1da60a8SMatan Azrad * 1315e1da60a8SMatan Azrad * @param[in] rqt 1316e1da60a8SMatan Azrad * Pointer to RQT DevX object structure. 1317e1da60a8SMatan Azrad * @param [in] rqt_attr 1318e1da60a8SMatan Azrad * Pointer to RQT attributes structure. 1319e1da60a8SMatan Azrad * 1320e1da60a8SMatan Azrad * @return 1321e1da60a8SMatan Azrad * 0 on success, a negative errno value otherwise and rte_errno is set. 1322e1da60a8SMatan Azrad */ 1323e1da60a8SMatan Azrad int 1324e1da60a8SMatan Azrad mlx5_devx_cmd_modify_rqt(struct mlx5_devx_obj *rqt, 1325e1da60a8SMatan Azrad struct mlx5_devx_rqt_attr *rqt_attr) 1326e1da60a8SMatan Azrad { 1327e1da60a8SMatan Azrad uint32_t inlen = MLX5_ST_SZ_BYTES(modify_rqt_in) + 1328e1da60a8SMatan Azrad rqt_attr->rqt_actual_size * sizeof(uint32_t); 1329e1da60a8SMatan Azrad uint32_t out[MLX5_ST_SZ_DW(modify_rqt_out)] = {0}; 133066914d19SSuanming Mou uint32_t *in = mlx5_malloc(MLX5_MEM_ZERO, inlen, 0, SOCKET_ID_ANY); 1331e1da60a8SMatan Azrad void *rqt_ctx; 1332e1da60a8SMatan Azrad int i; 1333e1da60a8SMatan Azrad int ret; 1334e1da60a8SMatan Azrad 1335e1da60a8SMatan Azrad if (!in) { 1336e1da60a8SMatan Azrad DRV_LOG(ERR, "Failed to allocate RQT modify IN data."); 1337e1da60a8SMatan Azrad rte_errno = ENOMEM; 1338e1da60a8SMatan Azrad return -ENOMEM; 1339e1da60a8SMatan Azrad } 1340e1da60a8SMatan Azrad MLX5_SET(modify_rqt_in, in, opcode, MLX5_CMD_OP_MODIFY_RQT); 1341e1da60a8SMatan Azrad MLX5_SET(modify_rqt_in, in, rqtn, rqt->id); 1342e1da60a8SMatan Azrad MLX5_SET64(modify_rqt_in, in, modify_bitmask, 0x1); 1343e1da60a8SMatan Azrad rqt_ctx = MLX5_ADDR_OF(modify_rqt_in, in, rqt_context); 1344e1da60a8SMatan Azrad MLX5_SET(rqtc, rqt_ctx, list_q_type, rqt_attr->rq_type); 1345e1da60a8SMatan Azrad MLX5_SET(rqtc, rqt_ctx, rqt_max_size, rqt_attr->rqt_max_size); 1346e1da60a8SMatan Azrad MLX5_SET(rqtc, rqt_ctx, rqt_actual_size, rqt_attr->rqt_actual_size); 1347e1da60a8SMatan Azrad for (i = 0; i < rqt_attr->rqt_actual_size; i++) 1348e1da60a8SMatan Azrad MLX5_SET(rqtc, rqt_ctx, rq_num[i], rqt_attr->rq_list[i]); 1349e1da60a8SMatan Azrad ret = mlx5_glue->devx_obj_modify(rqt->obj, in, inlen, out, sizeof(out)); 135066914d19SSuanming Mou mlx5_free(in); 1351e1da60a8SMatan Azrad if (ret) { 1352e1da60a8SMatan Azrad DRV_LOG(ERR, "Failed to modify RQT using DevX."); 1353e1da60a8SMatan Azrad rte_errno = errno; 1354e1da60a8SMatan Azrad return -rte_errno; 1355e1da60a8SMatan Azrad } 1356e1da60a8SMatan Azrad return ret; 1357e1da60a8SMatan Azrad } 1358e1da60a8SMatan Azrad 1359e1da60a8SMatan Azrad /** 13607b4f1e6bSMatan Azrad * Create SQ using DevX API. 13617b4f1e6bSMatan Azrad * 13627b4f1e6bSMatan Azrad * @param[in] ctx 1363e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 13647b4f1e6bSMatan Azrad * @param [in] sq_attr 13657b4f1e6bSMatan Azrad * Pointer to SQ attributes structure. 13667b4f1e6bSMatan Azrad * @param [in] socket 13677b4f1e6bSMatan Azrad * CPU socket ID for allocations. 13687b4f1e6bSMatan Azrad * 13697b4f1e6bSMatan Azrad * @return 13707b4f1e6bSMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 13717b4f1e6bSMatan Azrad **/ 13727b4f1e6bSMatan Azrad struct mlx5_devx_obj * 1373e09d350eSOphir Munk mlx5_devx_cmd_create_sq(void *ctx, 13747b4f1e6bSMatan Azrad struct mlx5_devx_create_sq_attr *sq_attr) 13757b4f1e6bSMatan Azrad { 13767b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(create_sq_in)] = {0}; 13777b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(create_sq_out)] = {0}; 13787b4f1e6bSMatan Azrad void *sq_ctx; 13797b4f1e6bSMatan Azrad void *wq_ctx; 13807b4f1e6bSMatan Azrad struct mlx5_devx_wq_attr *wq_attr; 13817b4f1e6bSMatan Azrad struct mlx5_devx_obj *sq = NULL; 13827b4f1e6bSMatan Azrad 138366914d19SSuanming Mou sq = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*sq), 0, SOCKET_ID_ANY); 13847b4f1e6bSMatan Azrad if (!sq) { 13857b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to allocate SQ data"); 13867b4f1e6bSMatan Azrad rte_errno = ENOMEM; 13877b4f1e6bSMatan Azrad return NULL; 13887b4f1e6bSMatan Azrad } 13897b4f1e6bSMatan Azrad MLX5_SET(create_sq_in, in, opcode, MLX5_CMD_OP_CREATE_SQ); 13907b4f1e6bSMatan Azrad sq_ctx = MLX5_ADDR_OF(create_sq_in, in, ctx); 13917b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, rlky, sq_attr->rlky); 13927b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, cd_master, sq_attr->cd_master); 13937b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, fre, sq_attr->fre); 13947b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, flush_in_error_en, sq_attr->flush_in_error_en); 13957b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, allow_multi_pkt_send_wqe, 13961912d158STal Shnaiderman sq_attr->allow_multi_pkt_send_wqe); 13977b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, min_wqe_inline_mode, 13987b4f1e6bSMatan Azrad sq_attr->min_wqe_inline_mode); 13997b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, state, sq_attr->state); 14007b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, reg_umr, sq_attr->reg_umr); 14017b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, allow_swp, sq_attr->allow_swp); 14027b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, hairpin, sq_attr->hairpin); 140379a7e409SViacheslav Ovsiienko MLX5_SET(sqc, sq_ctx, non_wire, sq_attr->non_wire); 140479a7e409SViacheslav Ovsiienko MLX5_SET(sqc, sq_ctx, static_sq_wq, sq_attr->static_sq_wq); 14057b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, user_index, sq_attr->user_index); 14067b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, cqn, sq_attr->cqn); 14077b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, packet_pacing_rate_limit_index, 14087b4f1e6bSMatan Azrad sq_attr->packet_pacing_rate_limit_index); 14097b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, tis_lst_sz, sq_attr->tis_lst_sz); 14107b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, tis_num_0, sq_attr->tis_num); 1411569ffbc9SViacheslav Ovsiienko MLX5_SET(sqc, sq_ctx, ts_format, sq_attr->ts_format); 14127b4f1e6bSMatan Azrad wq_ctx = MLX5_ADDR_OF(sqc, sq_ctx, wq); 14137b4f1e6bSMatan Azrad wq_attr = &sq_attr->wq_attr; 14147b4f1e6bSMatan Azrad devx_cmd_fill_wq_data(wq_ctx, wq_attr); 14157b4f1e6bSMatan Azrad sq->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 14167b4f1e6bSMatan Azrad out, sizeof(out)); 14177b4f1e6bSMatan Azrad if (!sq->obj) { 14187b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to create SQ using DevX"); 14197b4f1e6bSMatan Azrad rte_errno = errno; 142066914d19SSuanming Mou mlx5_free(sq); 14217b4f1e6bSMatan Azrad return NULL; 14227b4f1e6bSMatan Azrad } 14237b4f1e6bSMatan Azrad sq->id = MLX5_GET(create_sq_out, out, sqn); 14247b4f1e6bSMatan Azrad return sq; 14257b4f1e6bSMatan Azrad } 14267b4f1e6bSMatan Azrad 14277b4f1e6bSMatan Azrad /** 14287b4f1e6bSMatan Azrad * Modify SQ using DevX API. 14297b4f1e6bSMatan Azrad * 14307b4f1e6bSMatan Azrad * @param[in] sq 14317b4f1e6bSMatan Azrad * Pointer to SQ object structure. 14327b4f1e6bSMatan Azrad * @param [in] sq_attr 14337b4f1e6bSMatan Azrad * Pointer to SQ attributes structure. 14347b4f1e6bSMatan Azrad * 14357b4f1e6bSMatan Azrad * @return 14367b4f1e6bSMatan Azrad * 0 on success, a negative errno value otherwise and rte_errno is set. 14377b4f1e6bSMatan Azrad */ 14387b4f1e6bSMatan Azrad int 14397b4f1e6bSMatan Azrad mlx5_devx_cmd_modify_sq(struct mlx5_devx_obj *sq, 14407b4f1e6bSMatan Azrad struct mlx5_devx_modify_sq_attr *sq_attr) 14417b4f1e6bSMatan Azrad { 14427b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(modify_sq_in)] = {0}; 14437b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(modify_sq_out)] = {0}; 14447b4f1e6bSMatan Azrad void *sq_ctx; 14457b4f1e6bSMatan Azrad int ret; 14467b4f1e6bSMatan Azrad 14477b4f1e6bSMatan Azrad MLX5_SET(modify_sq_in, in, opcode, MLX5_CMD_OP_MODIFY_SQ); 14487b4f1e6bSMatan Azrad MLX5_SET(modify_sq_in, in, sq_state, sq_attr->sq_state); 14497b4f1e6bSMatan Azrad MLX5_SET(modify_sq_in, in, sqn, sq->id); 14507b4f1e6bSMatan Azrad sq_ctx = MLX5_ADDR_OF(modify_sq_in, in, ctx); 14517b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, state, sq_attr->state); 14527b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, hairpin_peer_rq, sq_attr->hairpin_peer_rq); 14537b4f1e6bSMatan Azrad MLX5_SET(sqc, sq_ctx, hairpin_peer_vhca, sq_attr->hairpin_peer_vhca); 14547b4f1e6bSMatan Azrad ret = mlx5_glue->devx_obj_modify(sq->obj, in, sizeof(in), 14557b4f1e6bSMatan Azrad out, sizeof(out)); 14567b4f1e6bSMatan Azrad if (ret) { 14577b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to modify SQ using DevX"); 14587b4f1e6bSMatan Azrad rte_errno = errno; 145938119ebeSBing Zhao return -rte_errno; 14607b4f1e6bSMatan Azrad } 14617b4f1e6bSMatan Azrad return ret; 14627b4f1e6bSMatan Azrad } 14637b4f1e6bSMatan Azrad 14647b4f1e6bSMatan Azrad /** 14657b4f1e6bSMatan Azrad * Create TIS using DevX API. 14667b4f1e6bSMatan Azrad * 14677b4f1e6bSMatan Azrad * @param[in] ctx 1468e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 14697b4f1e6bSMatan Azrad * @param [in] tis_attr 14707b4f1e6bSMatan Azrad * Pointer to TIS attributes structure. 14717b4f1e6bSMatan Azrad * 14727b4f1e6bSMatan Azrad * @return 14737b4f1e6bSMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 14747b4f1e6bSMatan Azrad */ 14757b4f1e6bSMatan Azrad struct mlx5_devx_obj * 1476e09d350eSOphir Munk mlx5_devx_cmd_create_tis(void *ctx, 14777b4f1e6bSMatan Azrad struct mlx5_devx_tis_attr *tis_attr) 14787b4f1e6bSMatan Azrad { 14797b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(create_tis_in)] = {0}; 14807b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(create_tis_out)] = {0}; 14817b4f1e6bSMatan Azrad struct mlx5_devx_obj *tis = NULL; 14827b4f1e6bSMatan Azrad void *tis_ctx; 14837b4f1e6bSMatan Azrad 148466914d19SSuanming Mou tis = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*tis), 0, SOCKET_ID_ANY); 14857b4f1e6bSMatan Azrad if (!tis) { 14867b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to allocate TIS object"); 14877b4f1e6bSMatan Azrad rte_errno = ENOMEM; 14887b4f1e6bSMatan Azrad return NULL; 14897b4f1e6bSMatan Azrad } 14907b4f1e6bSMatan Azrad MLX5_SET(create_tis_in, in, opcode, MLX5_CMD_OP_CREATE_TIS); 14917b4f1e6bSMatan Azrad tis_ctx = MLX5_ADDR_OF(create_tis_in, in, ctx); 14927b4f1e6bSMatan Azrad MLX5_SET(tisc, tis_ctx, strict_lag_tx_port_affinity, 14937b4f1e6bSMatan Azrad tis_attr->strict_lag_tx_port_affinity); 14941cbdad1bSXueming Li MLX5_SET(tisc, tis_ctx, lag_tx_port_affinity, 14951cbdad1bSXueming Li tis_attr->lag_tx_port_affinity); 14967b4f1e6bSMatan Azrad MLX5_SET(tisc, tis_ctx, prio, tis_attr->prio); 14977b4f1e6bSMatan Azrad MLX5_SET(tisc, tis_ctx, transport_domain, 14987b4f1e6bSMatan Azrad tis_attr->transport_domain); 14997b4f1e6bSMatan Azrad tis->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 15007b4f1e6bSMatan Azrad out, sizeof(out)); 15017b4f1e6bSMatan Azrad if (!tis->obj) { 15027b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to create TIS using DevX"); 15037b4f1e6bSMatan Azrad rte_errno = errno; 150466914d19SSuanming Mou mlx5_free(tis); 15057b4f1e6bSMatan Azrad return NULL; 15067b4f1e6bSMatan Azrad } 15077b4f1e6bSMatan Azrad tis->id = MLX5_GET(create_tis_out, out, tisn); 15087b4f1e6bSMatan Azrad return tis; 15097b4f1e6bSMatan Azrad } 15107b4f1e6bSMatan Azrad 15117b4f1e6bSMatan Azrad /** 15127b4f1e6bSMatan Azrad * Create transport domain using DevX API. 15137b4f1e6bSMatan Azrad * 15147b4f1e6bSMatan Azrad * @param[in] ctx 1515e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 15167b4f1e6bSMatan Azrad * @return 15177b4f1e6bSMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 15187b4f1e6bSMatan Azrad */ 15197b4f1e6bSMatan Azrad struct mlx5_devx_obj * 1520e09d350eSOphir Munk mlx5_devx_cmd_create_td(void *ctx) 15217b4f1e6bSMatan Azrad { 15227b4f1e6bSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(alloc_transport_domain_in)] = {0}; 15237b4f1e6bSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(alloc_transport_domain_out)] = {0}; 15247b4f1e6bSMatan Azrad struct mlx5_devx_obj *td = NULL; 15257b4f1e6bSMatan Azrad 152666914d19SSuanming Mou td = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*td), 0, SOCKET_ID_ANY); 15277b4f1e6bSMatan Azrad if (!td) { 15287b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to allocate TD object"); 15297b4f1e6bSMatan Azrad rte_errno = ENOMEM; 15307b4f1e6bSMatan Azrad return NULL; 15317b4f1e6bSMatan Azrad } 15327b4f1e6bSMatan Azrad MLX5_SET(alloc_transport_domain_in, in, opcode, 15337b4f1e6bSMatan Azrad MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN); 15347b4f1e6bSMatan Azrad td->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 15357b4f1e6bSMatan Azrad out, sizeof(out)); 15367b4f1e6bSMatan Azrad if (!td->obj) { 15377b4f1e6bSMatan Azrad DRV_LOG(ERR, "Failed to create TIS using DevX"); 15387b4f1e6bSMatan Azrad rte_errno = errno; 153966914d19SSuanming Mou mlx5_free(td); 15407b4f1e6bSMatan Azrad return NULL; 15417b4f1e6bSMatan Azrad } 15427b4f1e6bSMatan Azrad td->id = MLX5_GET(alloc_transport_domain_out, out, 15437b4f1e6bSMatan Azrad transport_domain); 15447b4f1e6bSMatan Azrad return td; 15457b4f1e6bSMatan Azrad } 15467b4f1e6bSMatan Azrad 15477b4f1e6bSMatan Azrad /** 15487b4f1e6bSMatan Azrad * Dump all flows to file. 15497b4f1e6bSMatan Azrad * 15507b4f1e6bSMatan Azrad * @param[in] fdb_domain 15517b4f1e6bSMatan Azrad * FDB domain. 15527b4f1e6bSMatan Azrad * @param[in] rx_domain 15537b4f1e6bSMatan Azrad * RX domain. 15547b4f1e6bSMatan Azrad * @param[in] tx_domain 15557b4f1e6bSMatan Azrad * TX domain. 15567b4f1e6bSMatan Azrad * @param[out] file 15577b4f1e6bSMatan Azrad * Pointer to file stream. 15587b4f1e6bSMatan Azrad * 15597b4f1e6bSMatan Azrad * @return 15607b4f1e6bSMatan Azrad * 0 on success, a nagative value otherwise. 15617b4f1e6bSMatan Azrad */ 15627b4f1e6bSMatan Azrad int 15637b4f1e6bSMatan Azrad mlx5_devx_cmd_flow_dump(void *fdb_domain __rte_unused, 15647b4f1e6bSMatan Azrad void *rx_domain __rte_unused, 15657b4f1e6bSMatan Azrad void *tx_domain __rte_unused, FILE *file __rte_unused) 15667b4f1e6bSMatan Azrad { 15677b4f1e6bSMatan Azrad int ret = 0; 15687b4f1e6bSMatan Azrad 15697b4f1e6bSMatan Azrad #ifdef HAVE_MLX5_DR_FLOW_DUMP 15707b4f1e6bSMatan Azrad if (fdb_domain) { 15717b4f1e6bSMatan Azrad ret = mlx5_glue->dr_dump_domain(file, fdb_domain); 15727b4f1e6bSMatan Azrad if (ret) 15737b4f1e6bSMatan Azrad return ret; 15747b4f1e6bSMatan Azrad } 15758e46d4e1SAlexander Kozyrev MLX5_ASSERT(rx_domain); 15767b4f1e6bSMatan Azrad ret = mlx5_glue->dr_dump_domain(file, rx_domain); 15777b4f1e6bSMatan Azrad if (ret) 15787b4f1e6bSMatan Azrad return ret; 15798e46d4e1SAlexander Kozyrev MLX5_ASSERT(tx_domain); 15807b4f1e6bSMatan Azrad ret = mlx5_glue->dr_dump_domain(file, tx_domain); 15817b4f1e6bSMatan Azrad #else 15827b4f1e6bSMatan Azrad ret = ENOTSUP; 15837b4f1e6bSMatan Azrad #endif 15847b4f1e6bSMatan Azrad return -ret; 15857b4f1e6bSMatan Azrad } 1586446c3781SMatan Azrad 1587*a38d22edSHaifei Luo int 1588*a38d22edSHaifei Luo mlx5_devx_cmd_flow_single_dump(void *rule_info __rte_unused, 1589*a38d22edSHaifei Luo FILE *file __rte_unused) 1590*a38d22edSHaifei Luo { 1591*a38d22edSHaifei Luo int ret = 0; 1592*a38d22edSHaifei Luo #ifdef HAVE_MLX5_DR_FLOW_DUMP_RULE 1593*a38d22edSHaifei Luo if (rule_info) 1594*a38d22edSHaifei Luo ret = mlx5_glue->dr_dump_rule(file, rule_info); 1595*a38d22edSHaifei Luo #else 1596*a38d22edSHaifei Luo ret = ENOTSUP; 1597*a38d22edSHaifei Luo #endif 1598*a38d22edSHaifei Luo return -ret; 1599*a38d22edSHaifei Luo } 1600*a38d22edSHaifei Luo 1601446c3781SMatan Azrad /* 1602446c3781SMatan Azrad * Create CQ using DevX API. 1603446c3781SMatan Azrad * 1604446c3781SMatan Azrad * @param[in] ctx 1605e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 1606446c3781SMatan Azrad * @param [in] attr 1607446c3781SMatan Azrad * Pointer to CQ attributes structure. 1608446c3781SMatan Azrad * 1609446c3781SMatan Azrad * @return 1610446c3781SMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 1611446c3781SMatan Azrad */ 1612446c3781SMatan Azrad struct mlx5_devx_obj * 1613e09d350eSOphir Munk mlx5_devx_cmd_create_cq(void *ctx, struct mlx5_devx_cq_attr *attr) 1614446c3781SMatan Azrad { 1615446c3781SMatan Azrad uint32_t in[MLX5_ST_SZ_DW(create_cq_in)] = {0}; 1616446c3781SMatan Azrad uint32_t out[MLX5_ST_SZ_DW(create_cq_out)] = {0}; 161766914d19SSuanming Mou struct mlx5_devx_obj *cq_obj = mlx5_malloc(MLX5_MEM_ZERO, 161866914d19SSuanming Mou sizeof(*cq_obj), 161966914d19SSuanming Mou 0, SOCKET_ID_ANY); 1620446c3781SMatan Azrad void *cqctx = MLX5_ADDR_OF(create_cq_in, in, cq_context); 1621446c3781SMatan Azrad 1622446c3781SMatan Azrad if (!cq_obj) { 1623446c3781SMatan Azrad DRV_LOG(ERR, "Failed to allocate CQ object memory."); 1624446c3781SMatan Azrad rte_errno = ENOMEM; 1625446c3781SMatan Azrad return NULL; 1626446c3781SMatan Azrad } 1627446c3781SMatan Azrad MLX5_SET(create_cq_in, in, opcode, MLX5_CMD_OP_CREATE_CQ); 1628446c3781SMatan Azrad if (attr->db_umem_valid) { 1629446c3781SMatan Azrad MLX5_SET(cqc, cqctx, dbr_umem_valid, attr->db_umem_valid); 1630446c3781SMatan Azrad MLX5_SET(cqc, cqctx, dbr_umem_id, attr->db_umem_id); 1631446c3781SMatan Azrad MLX5_SET64(cqc, cqctx, dbr_addr, attr->db_umem_offset); 1632446c3781SMatan Azrad } else { 1633446c3781SMatan Azrad MLX5_SET64(cqc, cqctx, dbr_addr, attr->db_addr); 1634446c3781SMatan Azrad } 1635a2521c8fSMichael Baum MLX5_SET(cqc, cqctx, cqe_sz, (RTE_CACHE_LINE_SIZE == 128) ? 1636a2521c8fSMichael Baum MLX5_CQE_SIZE_128B : MLX5_CQE_SIZE_64B); 1637446c3781SMatan Azrad MLX5_SET(cqc, cqctx, cc, attr->use_first_only); 1638446c3781SMatan Azrad MLX5_SET(cqc, cqctx, oi, attr->overrun_ignore); 1639446c3781SMatan Azrad MLX5_SET(cqc, cqctx, log_cq_size, attr->log_cq_size); 1640f002358cSMichael Baum if (attr->log_page_size > MLX5_ADAPTER_PAGE_SHIFT) 1641f002358cSMichael Baum MLX5_SET(cqc, cqctx, log_page_size, 1642f002358cSMichael Baum attr->log_page_size - MLX5_ADAPTER_PAGE_SHIFT); 1643446c3781SMatan Azrad MLX5_SET(cqc, cqctx, c_eqn, attr->eqn); 1644446c3781SMatan Azrad MLX5_SET(cqc, cqctx, uar_page, attr->uar_page_id); 164554c2d46bSAlexander Kozyrev MLX5_SET(cqc, cqctx, cqe_comp_en, !!attr->cqe_comp_en); 1646f002358cSMichael Baum MLX5_SET(cqc, cqctx, mini_cqe_res_format, attr->mini_cqe_res_format); 164754c2d46bSAlexander Kozyrev MLX5_SET(cqc, cqctx, mini_cqe_res_format_ext, 164854c2d46bSAlexander Kozyrev attr->mini_cqe_res_format_ext); 1649446c3781SMatan Azrad if (attr->q_umem_valid) { 1650446c3781SMatan Azrad MLX5_SET(create_cq_in, in, cq_umem_valid, attr->q_umem_valid); 1651446c3781SMatan Azrad MLX5_SET(create_cq_in, in, cq_umem_id, attr->q_umem_id); 1652446c3781SMatan Azrad MLX5_SET64(create_cq_in, in, cq_umem_offset, 1653446c3781SMatan Azrad attr->q_umem_offset); 1654446c3781SMatan Azrad } 1655446c3781SMatan Azrad cq_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out, 1656446c3781SMatan Azrad sizeof(out)); 1657446c3781SMatan Azrad if (!cq_obj->obj) { 1658446c3781SMatan Azrad rte_errno = errno; 1659446c3781SMatan Azrad DRV_LOG(ERR, "Failed to create CQ using DevX errno=%d.", errno); 166066914d19SSuanming Mou mlx5_free(cq_obj); 1661446c3781SMatan Azrad return NULL; 1662446c3781SMatan Azrad } 1663446c3781SMatan Azrad cq_obj->id = MLX5_GET(create_cq_out, out, cqn); 1664446c3781SMatan Azrad return cq_obj; 1665446c3781SMatan Azrad } 16668712c80aSMatan Azrad 16678712c80aSMatan Azrad /** 16688712c80aSMatan Azrad * Create VIRTQ using DevX API. 16698712c80aSMatan Azrad * 16708712c80aSMatan Azrad * @param[in] ctx 1671e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 16728712c80aSMatan Azrad * @param [in] attr 16738712c80aSMatan Azrad * Pointer to VIRTQ attributes structure. 16748712c80aSMatan Azrad * 16758712c80aSMatan Azrad * @return 16768712c80aSMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 16778712c80aSMatan Azrad */ 16788712c80aSMatan Azrad struct mlx5_devx_obj * 1679e09d350eSOphir Munk mlx5_devx_cmd_create_virtq(void *ctx, 16808712c80aSMatan Azrad struct mlx5_devx_virtq_attr *attr) 16818712c80aSMatan Azrad { 16828712c80aSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(create_virtq_in)] = {0}; 16838712c80aSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 168466914d19SSuanming Mou struct mlx5_devx_obj *virtq_obj = mlx5_malloc(MLX5_MEM_ZERO, 168566914d19SSuanming Mou sizeof(*virtq_obj), 168666914d19SSuanming Mou 0, SOCKET_ID_ANY); 16878712c80aSMatan Azrad void *virtq = MLX5_ADDR_OF(create_virtq_in, in, virtq); 16888712c80aSMatan Azrad void *hdr = MLX5_ADDR_OF(create_virtq_in, in, hdr); 16898712c80aSMatan Azrad void *virtctx = MLX5_ADDR_OF(virtio_net_q, virtq, virtio_q_context); 16908712c80aSMatan Azrad 16918712c80aSMatan Azrad if (!virtq_obj) { 16928712c80aSMatan Azrad DRV_LOG(ERR, "Failed to allocate virtq data."); 16938712c80aSMatan Azrad rte_errno = ENOMEM; 16948712c80aSMatan Azrad return NULL; 16958712c80aSMatan Azrad } 16968712c80aSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 16978712c80aSMatan Azrad MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 16988712c80aSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 16998712c80aSMatan Azrad MLX5_GENERAL_OBJ_TYPE_VIRTQ); 17008712c80aSMatan Azrad MLX5_SET16(virtio_net_q, virtq, hw_available_index, 17018712c80aSMatan Azrad attr->hw_available_index); 17028712c80aSMatan Azrad MLX5_SET16(virtio_net_q, virtq, hw_used_index, attr->hw_used_index); 17038712c80aSMatan Azrad MLX5_SET16(virtio_net_q, virtq, tso_ipv4, attr->tso_ipv4); 17048712c80aSMatan Azrad MLX5_SET16(virtio_net_q, virtq, tso_ipv6, attr->tso_ipv6); 17058712c80aSMatan Azrad MLX5_SET16(virtio_net_q, virtq, tx_csum, attr->tx_csum); 17068712c80aSMatan Azrad MLX5_SET16(virtio_net_q, virtq, rx_csum, attr->rx_csum); 17078712c80aSMatan Azrad MLX5_SET16(virtio_q, virtctx, virtio_version_1_0, 17088712c80aSMatan Azrad attr->virtio_version_1_0); 17098712c80aSMatan Azrad MLX5_SET16(virtio_q, virtctx, event_mode, attr->event_mode); 17108712c80aSMatan Azrad MLX5_SET(virtio_q, virtctx, event_qpn_or_msix, attr->qp_id); 17118712c80aSMatan Azrad MLX5_SET64(virtio_q, virtctx, desc_addr, attr->desc_addr); 17128712c80aSMatan Azrad MLX5_SET64(virtio_q, virtctx, used_addr, attr->used_addr); 17138712c80aSMatan Azrad MLX5_SET64(virtio_q, virtctx, available_addr, attr->available_addr); 17148712c80aSMatan Azrad MLX5_SET16(virtio_q, virtctx, queue_index, attr->queue_index); 17158712c80aSMatan Azrad MLX5_SET16(virtio_q, virtctx, queue_size, attr->q_size); 17168712c80aSMatan Azrad MLX5_SET(virtio_q, virtctx, virtio_q_mkey, attr->mkey); 17178712c80aSMatan Azrad MLX5_SET(virtio_q, virtctx, umem_1_id, attr->umems[0].id); 17188712c80aSMatan Azrad MLX5_SET(virtio_q, virtctx, umem_1_size, attr->umems[0].size); 17198712c80aSMatan Azrad MLX5_SET64(virtio_q, virtctx, umem_1_offset, attr->umems[0].offset); 17208712c80aSMatan Azrad MLX5_SET(virtio_q, virtctx, umem_2_id, attr->umems[1].id); 17218712c80aSMatan Azrad MLX5_SET(virtio_q, virtctx, umem_2_size, attr->umems[1].size); 17228712c80aSMatan Azrad MLX5_SET64(virtio_q, virtctx, umem_2_offset, attr->umems[1].offset); 17238712c80aSMatan Azrad MLX5_SET(virtio_q, virtctx, umem_3_id, attr->umems[2].id); 17248712c80aSMatan Azrad MLX5_SET(virtio_q, virtctx, umem_3_size, attr->umems[2].size); 17258712c80aSMatan Azrad MLX5_SET64(virtio_q, virtctx, umem_3_offset, attr->umems[2].offset); 1726796ae7bbSMatan Azrad MLX5_SET(virtio_q, virtctx, counter_set_id, attr->counters_obj_id); 1727473d8e67SMatan Azrad MLX5_SET(virtio_q, virtctx, pd, attr->pd); 17286623dc2bSXueming Li MLX5_SET(virtio_q, virtctx, queue_period_mode, attr->hw_latency_mode); 17296623dc2bSXueming Li MLX5_SET(virtio_q, virtctx, queue_period_us, attr->hw_max_latency_us); 17306623dc2bSXueming Li MLX5_SET(virtio_q, virtctx, queue_max_count, attr->hw_max_pending_comp); 17318712c80aSMatan Azrad MLX5_SET(virtio_net_q, virtq, tisn_or_qpn, attr->tis_id); 17328712c80aSMatan Azrad virtq_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out, 17338712c80aSMatan Azrad sizeof(out)); 17348712c80aSMatan Azrad if (!virtq_obj->obj) { 17358712c80aSMatan Azrad rte_errno = errno; 17368712c80aSMatan Azrad DRV_LOG(ERR, "Failed to create VIRTQ Obj using DevX."); 173766914d19SSuanming Mou mlx5_free(virtq_obj); 17388712c80aSMatan Azrad return NULL; 17398712c80aSMatan Azrad } 17408712c80aSMatan Azrad virtq_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 17418712c80aSMatan Azrad return virtq_obj; 17428712c80aSMatan Azrad } 17438712c80aSMatan Azrad 17448712c80aSMatan Azrad /** 17458712c80aSMatan Azrad * Modify VIRTQ using DevX API. 17468712c80aSMatan Azrad * 17478712c80aSMatan Azrad * @param[in] virtq_obj 17488712c80aSMatan Azrad * Pointer to virtq object structure. 17498712c80aSMatan Azrad * @param [in] attr 17508712c80aSMatan Azrad * Pointer to modify virtq attributes structure. 17518712c80aSMatan Azrad * 17528712c80aSMatan Azrad * @return 17538712c80aSMatan Azrad * 0 on success, a negative errno value otherwise and rte_errno is set. 17548712c80aSMatan Azrad */ 17558712c80aSMatan Azrad int 17568712c80aSMatan Azrad mlx5_devx_cmd_modify_virtq(struct mlx5_devx_obj *virtq_obj, 17578712c80aSMatan Azrad struct mlx5_devx_virtq_attr *attr) 17588712c80aSMatan Azrad { 17598712c80aSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(create_virtq_in)] = {0}; 17608712c80aSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 17618712c80aSMatan Azrad void *virtq = MLX5_ADDR_OF(create_virtq_in, in, virtq); 17628712c80aSMatan Azrad void *hdr = MLX5_ADDR_OF(create_virtq_in, in, hdr); 17638712c80aSMatan Azrad void *virtctx = MLX5_ADDR_OF(virtio_net_q, virtq, virtio_q_context); 17648712c80aSMatan Azrad int ret; 17658712c80aSMatan Azrad 17668712c80aSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 17678712c80aSMatan Azrad MLX5_CMD_OP_MODIFY_GENERAL_OBJECT); 17688712c80aSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 17698712c80aSMatan Azrad MLX5_GENERAL_OBJ_TYPE_VIRTQ); 17708712c80aSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, virtq_obj->id); 17718712c80aSMatan Azrad MLX5_SET64(virtio_net_q, virtq, modify_field_select, attr->type); 17728712c80aSMatan Azrad MLX5_SET16(virtio_q, virtctx, queue_index, attr->queue_index); 17738712c80aSMatan Azrad switch (attr->type) { 17748712c80aSMatan Azrad case MLX5_VIRTQ_MODIFY_TYPE_STATE: 17758712c80aSMatan Azrad MLX5_SET16(virtio_net_q, virtq, state, attr->state); 17768712c80aSMatan Azrad break; 17778712c80aSMatan Azrad case MLX5_VIRTQ_MODIFY_TYPE_DIRTY_BITMAP_PARAMS: 17788712c80aSMatan Azrad MLX5_SET(virtio_net_q, virtq, dirty_bitmap_mkey, 17798712c80aSMatan Azrad attr->dirty_bitmap_mkey); 17808712c80aSMatan Azrad MLX5_SET64(virtio_net_q, virtq, dirty_bitmap_addr, 17818712c80aSMatan Azrad attr->dirty_bitmap_addr); 17828712c80aSMatan Azrad MLX5_SET(virtio_net_q, virtq, dirty_bitmap_size, 17838712c80aSMatan Azrad attr->dirty_bitmap_size); 17848712c80aSMatan Azrad break; 17858712c80aSMatan Azrad case MLX5_VIRTQ_MODIFY_TYPE_DIRTY_BITMAP_DUMP_ENABLE: 17868712c80aSMatan Azrad MLX5_SET(virtio_net_q, virtq, dirty_bitmap_dump_enable, 17878712c80aSMatan Azrad attr->dirty_bitmap_dump_enable); 17888712c80aSMatan Azrad break; 17898712c80aSMatan Azrad default: 17908712c80aSMatan Azrad rte_errno = EINVAL; 17918712c80aSMatan Azrad return -rte_errno; 17928712c80aSMatan Azrad } 17938712c80aSMatan Azrad ret = mlx5_glue->devx_obj_modify(virtq_obj->obj, in, sizeof(in), 17948712c80aSMatan Azrad out, sizeof(out)); 17958712c80aSMatan Azrad if (ret) { 17968712c80aSMatan Azrad DRV_LOG(ERR, "Failed to modify VIRTQ using DevX."); 17978712c80aSMatan Azrad rte_errno = errno; 179838119ebeSBing Zhao return -rte_errno; 17998712c80aSMatan Azrad } 18008712c80aSMatan Azrad return ret; 18018712c80aSMatan Azrad } 18028712c80aSMatan Azrad 18038712c80aSMatan Azrad /** 18048712c80aSMatan Azrad * Query VIRTQ using DevX API. 18058712c80aSMatan Azrad * 18068712c80aSMatan Azrad * @param[in] virtq_obj 18078712c80aSMatan Azrad * Pointer to virtq object structure. 18088712c80aSMatan Azrad * @param [in/out] attr 18098712c80aSMatan Azrad * Pointer to virtq attributes structure. 18108712c80aSMatan Azrad * 18118712c80aSMatan Azrad * @return 18128712c80aSMatan Azrad * 0 on success, a negative errno value otherwise and rte_errno is set. 18138712c80aSMatan Azrad */ 18148712c80aSMatan Azrad int 18158712c80aSMatan Azrad mlx5_devx_cmd_query_virtq(struct mlx5_devx_obj *virtq_obj, 18168712c80aSMatan Azrad struct mlx5_devx_virtq_attr *attr) 18178712c80aSMatan Azrad { 18188712c80aSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0}; 18198712c80aSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(query_virtq_out)] = {0}; 18208712c80aSMatan Azrad void *hdr = MLX5_ADDR_OF(query_virtq_out, in, hdr); 18218712c80aSMatan Azrad void *virtq = MLX5_ADDR_OF(query_virtq_out, out, virtq); 18228712c80aSMatan Azrad int ret; 18238712c80aSMatan Azrad 18248712c80aSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 18258712c80aSMatan Azrad MLX5_CMD_OP_QUERY_GENERAL_OBJECT); 18268712c80aSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 18278712c80aSMatan Azrad MLX5_GENERAL_OBJ_TYPE_VIRTQ); 18288712c80aSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, virtq_obj->id); 18298712c80aSMatan Azrad ret = mlx5_glue->devx_obj_query(virtq_obj->obj, in, sizeof(in), 18308712c80aSMatan Azrad out, sizeof(out)); 18318712c80aSMatan Azrad if (ret) { 18328712c80aSMatan Azrad DRV_LOG(ERR, "Failed to modify VIRTQ using DevX."); 18338712c80aSMatan Azrad rte_errno = errno; 18348712c80aSMatan Azrad return -errno; 18358712c80aSMatan Azrad } 18368712c80aSMatan Azrad attr->hw_available_index = MLX5_GET16(virtio_net_q, virtq, 18378712c80aSMatan Azrad hw_available_index); 18388712c80aSMatan Azrad attr->hw_used_index = MLX5_GET16(virtio_net_q, virtq, hw_used_index); 1839aed98b66SXueming Li attr->state = MLX5_GET16(virtio_net_q, virtq, state); 1840aed98b66SXueming Li attr->error_type = MLX5_GET16(virtio_net_q, virtq, 1841aed98b66SXueming Li virtio_q_context.error_type); 18428712c80aSMatan Azrad return ret; 18438712c80aSMatan Azrad } 184415c3807eSMatan Azrad 184515c3807eSMatan Azrad /** 184615c3807eSMatan Azrad * Create QP using DevX API. 184715c3807eSMatan Azrad * 184815c3807eSMatan Azrad * @param[in] ctx 1849e09d350eSOphir Munk * Context returned from mlx5 open_device() glue function. 185015c3807eSMatan Azrad * @param [in] attr 185115c3807eSMatan Azrad * Pointer to QP attributes structure. 185215c3807eSMatan Azrad * 185315c3807eSMatan Azrad * @return 185415c3807eSMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 185515c3807eSMatan Azrad */ 185615c3807eSMatan Azrad struct mlx5_devx_obj * 1857e09d350eSOphir Munk mlx5_devx_cmd_create_qp(void *ctx, 185815c3807eSMatan Azrad struct mlx5_devx_qp_attr *attr) 185915c3807eSMatan Azrad { 186015c3807eSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(create_qp_in)] = {0}; 186115c3807eSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(create_qp_out)] = {0}; 186266914d19SSuanming Mou struct mlx5_devx_obj *qp_obj = mlx5_malloc(MLX5_MEM_ZERO, 186366914d19SSuanming Mou sizeof(*qp_obj), 186466914d19SSuanming Mou 0, SOCKET_ID_ANY); 186515c3807eSMatan Azrad void *qpc = MLX5_ADDR_OF(create_qp_in, in, qpc); 186615c3807eSMatan Azrad 186715c3807eSMatan Azrad if (!qp_obj) { 186815c3807eSMatan Azrad DRV_LOG(ERR, "Failed to allocate QP data."); 186915c3807eSMatan Azrad rte_errno = ENOMEM; 187015c3807eSMatan Azrad return NULL; 187115c3807eSMatan Azrad } 187215c3807eSMatan Azrad MLX5_SET(create_qp_in, in, opcode, MLX5_CMD_OP_CREATE_QP); 187315c3807eSMatan Azrad MLX5_SET(qpc, qpc, st, MLX5_QP_ST_RC); 187415c3807eSMatan Azrad MLX5_SET(qpc, qpc, pd, attr->pd); 1875569ffbc9SViacheslav Ovsiienko MLX5_SET(qpc, qpc, ts_format, attr->ts_format); 187615c3807eSMatan Azrad if (attr->uar_index) { 187715c3807eSMatan Azrad MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED); 187815c3807eSMatan Azrad MLX5_SET(qpc, qpc, uar_page, attr->uar_index); 1879f002358cSMichael Baum if (attr->log_page_size > MLX5_ADAPTER_PAGE_SHIFT) 1880f002358cSMichael Baum MLX5_SET(qpc, qpc, log_page_size, 1881f002358cSMichael Baum attr->log_page_size - MLX5_ADAPTER_PAGE_SHIFT); 188215c3807eSMatan Azrad if (attr->sq_size) { 18838e46d4e1SAlexander Kozyrev MLX5_ASSERT(RTE_IS_POWER_OF_2(attr->sq_size)); 188415c3807eSMatan Azrad MLX5_SET(qpc, qpc, cqn_snd, attr->cqn); 188515c3807eSMatan Azrad MLX5_SET(qpc, qpc, log_sq_size, 188615c3807eSMatan Azrad rte_log2_u32(attr->sq_size)); 188715c3807eSMatan Azrad } else { 188815c3807eSMatan Azrad MLX5_SET(qpc, qpc, no_sq, 1); 188915c3807eSMatan Azrad } 189015c3807eSMatan Azrad if (attr->rq_size) { 18918e46d4e1SAlexander Kozyrev MLX5_ASSERT(RTE_IS_POWER_OF_2(attr->rq_size)); 189215c3807eSMatan Azrad MLX5_SET(qpc, qpc, cqn_rcv, attr->cqn); 189315c3807eSMatan Azrad MLX5_SET(qpc, qpc, log_rq_stride, attr->log_rq_stride - 189415c3807eSMatan Azrad MLX5_LOG_RQ_STRIDE_SHIFT); 189515c3807eSMatan Azrad MLX5_SET(qpc, qpc, log_rq_size, 189615c3807eSMatan Azrad rte_log2_u32(attr->rq_size)); 189715c3807eSMatan Azrad MLX5_SET(qpc, qpc, rq_type, MLX5_NON_ZERO_RQ); 189815c3807eSMatan Azrad } else { 189915c3807eSMatan Azrad MLX5_SET(qpc, qpc, rq_type, MLX5_ZERO_LEN_RQ); 190015c3807eSMatan Azrad } 190115c3807eSMatan Azrad if (attr->dbr_umem_valid) { 190215c3807eSMatan Azrad MLX5_SET(qpc, qpc, dbr_umem_valid, 190315c3807eSMatan Azrad attr->dbr_umem_valid); 190415c3807eSMatan Azrad MLX5_SET(qpc, qpc, dbr_umem_id, attr->dbr_umem_id); 190515c3807eSMatan Azrad } 190615c3807eSMatan Azrad MLX5_SET64(qpc, qpc, dbr_addr, attr->dbr_address); 190715c3807eSMatan Azrad MLX5_SET64(create_qp_in, in, wq_umem_offset, 190815c3807eSMatan Azrad attr->wq_umem_offset); 190915c3807eSMatan Azrad MLX5_SET(create_qp_in, in, wq_umem_id, attr->wq_umem_id); 191015c3807eSMatan Azrad MLX5_SET(create_qp_in, in, wq_umem_valid, 1); 191115c3807eSMatan Azrad } else { 191215c3807eSMatan Azrad /* Special QP to be managed by FW - no SQ\RQ\CQ\UAR\DB rec. */ 191315c3807eSMatan Azrad MLX5_SET(qpc, qpc, rq_type, MLX5_ZERO_LEN_RQ); 191415c3807eSMatan Azrad MLX5_SET(qpc, qpc, no_sq, 1); 191515c3807eSMatan Azrad } 191615c3807eSMatan Azrad qp_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out, 191715c3807eSMatan Azrad sizeof(out)); 191815c3807eSMatan Azrad if (!qp_obj->obj) { 191915c3807eSMatan Azrad rte_errno = errno; 192015c3807eSMatan Azrad DRV_LOG(ERR, "Failed to create QP Obj using DevX."); 192166914d19SSuanming Mou mlx5_free(qp_obj); 192215c3807eSMatan Azrad return NULL; 192315c3807eSMatan Azrad } 192415c3807eSMatan Azrad qp_obj->id = MLX5_GET(create_qp_out, out, qpn); 192515c3807eSMatan Azrad return qp_obj; 192615c3807eSMatan Azrad } 192715c3807eSMatan Azrad 192815c3807eSMatan Azrad /** 192915c3807eSMatan Azrad * Modify QP using DevX API. 193015c3807eSMatan Azrad * Currently supports only force loop-back QP. 193115c3807eSMatan Azrad * 193215c3807eSMatan Azrad * @param[in] qp 193315c3807eSMatan Azrad * Pointer to QP object structure. 193415c3807eSMatan Azrad * @param [in] qp_st_mod_op 193515c3807eSMatan Azrad * The QP state modification operation. 193615c3807eSMatan Azrad * @param [in] remote_qp_id 193715c3807eSMatan Azrad * The remote QP ID for MLX5_CMD_OP_INIT2RTR_QP operation. 193815c3807eSMatan Azrad * 193915c3807eSMatan Azrad * @return 194015c3807eSMatan Azrad * 0 on success, a negative errno value otherwise and rte_errno is set. 194115c3807eSMatan Azrad */ 194215c3807eSMatan Azrad int 194315c3807eSMatan Azrad mlx5_devx_cmd_modify_qp_state(struct mlx5_devx_obj *qp, uint32_t qp_st_mod_op, 194415c3807eSMatan Azrad uint32_t remote_qp_id) 194515c3807eSMatan Azrad { 194615c3807eSMatan Azrad union { 194715c3807eSMatan Azrad uint32_t rst2init[MLX5_ST_SZ_DW(rst2init_qp_in)]; 194815c3807eSMatan Azrad uint32_t init2rtr[MLX5_ST_SZ_DW(init2rtr_qp_in)]; 194915c3807eSMatan Azrad uint32_t rtr2rts[MLX5_ST_SZ_DW(rtr2rts_qp_in)]; 195015c3807eSMatan Azrad } in; 195115c3807eSMatan Azrad union { 195215c3807eSMatan Azrad uint32_t rst2init[MLX5_ST_SZ_DW(rst2init_qp_out)]; 195315c3807eSMatan Azrad uint32_t init2rtr[MLX5_ST_SZ_DW(init2rtr_qp_out)]; 195415c3807eSMatan Azrad uint32_t rtr2rts[MLX5_ST_SZ_DW(rtr2rts_qp_out)]; 195515c3807eSMatan Azrad } out; 195615c3807eSMatan Azrad void *qpc; 195715c3807eSMatan Azrad int ret; 195815c3807eSMatan Azrad unsigned int inlen; 195915c3807eSMatan Azrad unsigned int outlen; 196015c3807eSMatan Azrad 196115c3807eSMatan Azrad memset(&in, 0, sizeof(in)); 196215c3807eSMatan Azrad memset(&out, 0, sizeof(out)); 196315c3807eSMatan Azrad MLX5_SET(rst2init_qp_in, &in, opcode, qp_st_mod_op); 196415c3807eSMatan Azrad switch (qp_st_mod_op) { 196515c3807eSMatan Azrad case MLX5_CMD_OP_RST2INIT_QP: 196615c3807eSMatan Azrad MLX5_SET(rst2init_qp_in, &in, qpn, qp->id); 196715c3807eSMatan Azrad qpc = MLX5_ADDR_OF(rst2init_qp_in, &in, qpc); 196815c3807eSMatan Azrad MLX5_SET(qpc, qpc, primary_address_path.vhca_port_num, 1); 196915c3807eSMatan Azrad MLX5_SET(qpc, qpc, rre, 1); 197015c3807eSMatan Azrad MLX5_SET(qpc, qpc, rwe, 1); 197115c3807eSMatan Azrad MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED); 197215c3807eSMatan Azrad inlen = sizeof(in.rst2init); 197315c3807eSMatan Azrad outlen = sizeof(out.rst2init); 197415c3807eSMatan Azrad break; 197515c3807eSMatan Azrad case MLX5_CMD_OP_INIT2RTR_QP: 197615c3807eSMatan Azrad MLX5_SET(init2rtr_qp_in, &in, qpn, qp->id); 197715c3807eSMatan Azrad qpc = MLX5_ADDR_OF(init2rtr_qp_in, &in, qpc); 197815c3807eSMatan Azrad MLX5_SET(qpc, qpc, primary_address_path.fl, 1); 197915c3807eSMatan Azrad MLX5_SET(qpc, qpc, primary_address_path.vhca_port_num, 1); 198015c3807eSMatan Azrad MLX5_SET(qpc, qpc, mtu, 1); 198115c3807eSMatan Azrad MLX5_SET(qpc, qpc, log_msg_max, 30); 198215c3807eSMatan Azrad MLX5_SET(qpc, qpc, remote_qpn, remote_qp_id); 198315c3807eSMatan Azrad MLX5_SET(qpc, qpc, min_rnr_nak, 0); 198415c3807eSMatan Azrad inlen = sizeof(in.init2rtr); 198515c3807eSMatan Azrad outlen = sizeof(out.init2rtr); 198615c3807eSMatan Azrad break; 198715c3807eSMatan Azrad case MLX5_CMD_OP_RTR2RTS_QP: 198815c3807eSMatan Azrad qpc = MLX5_ADDR_OF(rtr2rts_qp_in, &in, qpc); 198915c3807eSMatan Azrad MLX5_SET(rtr2rts_qp_in, &in, qpn, qp->id); 199015c3807eSMatan Azrad MLX5_SET(qpc, qpc, primary_address_path.ack_timeout, 14); 199115c3807eSMatan Azrad MLX5_SET(qpc, qpc, log_ack_req_freq, 0); 199215c3807eSMatan Azrad MLX5_SET(qpc, qpc, retry_count, 7); 199315c3807eSMatan Azrad MLX5_SET(qpc, qpc, rnr_retry, 7); 199415c3807eSMatan Azrad inlen = sizeof(in.rtr2rts); 199515c3807eSMatan Azrad outlen = sizeof(out.rtr2rts); 199615c3807eSMatan Azrad break; 199715c3807eSMatan Azrad default: 199815c3807eSMatan Azrad DRV_LOG(ERR, "Invalid or unsupported QP modify op %u.", 199915c3807eSMatan Azrad qp_st_mod_op); 200015c3807eSMatan Azrad rte_errno = EINVAL; 200115c3807eSMatan Azrad return -rte_errno; 200215c3807eSMatan Azrad } 200315c3807eSMatan Azrad ret = mlx5_glue->devx_obj_modify(qp->obj, &in, inlen, &out, outlen); 200415c3807eSMatan Azrad if (ret) { 200515c3807eSMatan Azrad DRV_LOG(ERR, "Failed to modify QP using DevX."); 200615c3807eSMatan Azrad rte_errno = errno; 200738119ebeSBing Zhao return -rte_errno; 200815c3807eSMatan Azrad } 200915c3807eSMatan Azrad return ret; 201015c3807eSMatan Azrad } 2011796ae7bbSMatan Azrad 2012796ae7bbSMatan Azrad struct mlx5_devx_obj * 2013796ae7bbSMatan Azrad mlx5_devx_cmd_create_virtio_q_counters(void *ctx) 2014796ae7bbSMatan Azrad { 2015796ae7bbSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(create_virtio_q_counters_in)] = {0}; 2016796ae7bbSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 201766914d19SSuanming Mou struct mlx5_devx_obj *couners_obj = mlx5_malloc(MLX5_MEM_ZERO, 201866914d19SSuanming Mou sizeof(*couners_obj), 0, 201966914d19SSuanming Mou SOCKET_ID_ANY); 2020796ae7bbSMatan Azrad void *hdr = MLX5_ADDR_OF(create_virtio_q_counters_in, in, hdr); 2021796ae7bbSMatan Azrad 2022796ae7bbSMatan Azrad if (!couners_obj) { 2023796ae7bbSMatan Azrad DRV_LOG(ERR, "Failed to allocate virtio queue counters data."); 2024796ae7bbSMatan Azrad rte_errno = ENOMEM; 2025796ae7bbSMatan Azrad return NULL; 2026796ae7bbSMatan Azrad } 2027796ae7bbSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 2028796ae7bbSMatan Azrad MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 2029796ae7bbSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 2030796ae7bbSMatan Azrad MLX5_GENERAL_OBJ_TYPE_VIRTIO_Q_COUNTERS); 2031796ae7bbSMatan Azrad couners_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out, 2032796ae7bbSMatan Azrad sizeof(out)); 2033796ae7bbSMatan Azrad if (!couners_obj->obj) { 2034796ae7bbSMatan Azrad rte_errno = errno; 2035796ae7bbSMatan Azrad DRV_LOG(ERR, "Failed to create virtio queue counters Obj using" 2036796ae7bbSMatan Azrad " DevX."); 203766914d19SSuanming Mou mlx5_free(couners_obj); 2038796ae7bbSMatan Azrad return NULL; 2039796ae7bbSMatan Azrad } 2040796ae7bbSMatan Azrad couners_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 2041796ae7bbSMatan Azrad return couners_obj; 2042796ae7bbSMatan Azrad } 2043796ae7bbSMatan Azrad 2044796ae7bbSMatan Azrad int 2045796ae7bbSMatan Azrad mlx5_devx_cmd_query_virtio_q_counters(struct mlx5_devx_obj *couners_obj, 2046796ae7bbSMatan Azrad struct mlx5_devx_virtio_q_couners_attr *attr) 2047796ae7bbSMatan Azrad { 2048796ae7bbSMatan Azrad uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0}; 2049796ae7bbSMatan Azrad uint32_t out[MLX5_ST_SZ_DW(query_virtio_q_counters_out)] = {0}; 2050796ae7bbSMatan Azrad void *hdr = MLX5_ADDR_OF(query_virtio_q_counters_out, in, hdr); 2051796ae7bbSMatan Azrad void *virtio_q_counters = MLX5_ADDR_OF(query_virtio_q_counters_out, out, 2052796ae7bbSMatan Azrad virtio_q_counters); 2053796ae7bbSMatan Azrad int ret; 2054796ae7bbSMatan Azrad 2055796ae7bbSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 2056796ae7bbSMatan Azrad MLX5_CMD_OP_QUERY_GENERAL_OBJECT); 2057796ae7bbSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 2058796ae7bbSMatan Azrad MLX5_GENERAL_OBJ_TYPE_VIRTIO_Q_COUNTERS); 2059796ae7bbSMatan Azrad MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, couners_obj->id); 2060796ae7bbSMatan Azrad ret = mlx5_glue->devx_obj_query(couners_obj->obj, in, sizeof(in), out, 2061796ae7bbSMatan Azrad sizeof(out)); 2062796ae7bbSMatan Azrad if (ret) { 2063796ae7bbSMatan Azrad DRV_LOG(ERR, "Failed to query virtio q counters using DevX."); 2064796ae7bbSMatan Azrad rte_errno = errno; 2065796ae7bbSMatan Azrad return -errno; 2066796ae7bbSMatan Azrad } 2067796ae7bbSMatan Azrad attr->received_desc = MLX5_GET64(virtio_q_counters, virtio_q_counters, 2068796ae7bbSMatan Azrad received_desc); 2069796ae7bbSMatan Azrad attr->completed_desc = MLX5_GET64(virtio_q_counters, virtio_q_counters, 2070796ae7bbSMatan Azrad completed_desc); 2071796ae7bbSMatan Azrad attr->error_cqes = MLX5_GET(virtio_q_counters, virtio_q_counters, 2072796ae7bbSMatan Azrad error_cqes); 2073796ae7bbSMatan Azrad attr->bad_desc_errors = MLX5_GET(virtio_q_counters, virtio_q_counters, 2074796ae7bbSMatan Azrad bad_desc_errors); 2075796ae7bbSMatan Azrad attr->exceed_max_chain = MLX5_GET(virtio_q_counters, virtio_q_counters, 2076796ae7bbSMatan Azrad exceed_max_chain); 2077796ae7bbSMatan Azrad attr->invalid_buffer = MLX5_GET(virtio_q_counters, virtio_q_counters, 2078796ae7bbSMatan Azrad invalid_buffer); 2079796ae7bbSMatan Azrad return ret; 2080796ae7bbSMatan Azrad } 2081369e5092SDekel Peled 2082369e5092SDekel Peled /** 2083369e5092SDekel Peled * Create general object of type FLOW_HIT_ASO using DevX API. 2084369e5092SDekel Peled * 2085369e5092SDekel Peled * @param[in] ctx 2086369e5092SDekel Peled * Context returned from mlx5 open_device() glue function. 2087369e5092SDekel Peled * @param [in] pd 2088369e5092SDekel Peled * PD value to associate the FLOW_HIT_ASO object with. 2089369e5092SDekel Peled * 2090369e5092SDekel Peled * @return 2091369e5092SDekel Peled * The DevX object created, NULL otherwise and rte_errno is set. 2092369e5092SDekel Peled */ 2093369e5092SDekel Peled struct mlx5_devx_obj * 2094369e5092SDekel Peled mlx5_devx_cmd_create_flow_hit_aso_obj(void *ctx, uint32_t pd) 2095369e5092SDekel Peled { 2096369e5092SDekel Peled uint32_t in[MLX5_ST_SZ_DW(create_flow_hit_aso_in)] = {0}; 2097369e5092SDekel Peled uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 2098369e5092SDekel Peled struct mlx5_devx_obj *flow_hit_aso_obj = NULL; 2099369e5092SDekel Peled void *ptr = NULL; 2100369e5092SDekel Peled 2101369e5092SDekel Peled flow_hit_aso_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*flow_hit_aso_obj), 2102369e5092SDekel Peled 0, SOCKET_ID_ANY); 2103369e5092SDekel Peled if (!flow_hit_aso_obj) { 2104369e5092SDekel Peled DRV_LOG(ERR, "Failed to allocate FLOW_HIT_ASO object data"); 2105369e5092SDekel Peled rte_errno = ENOMEM; 2106369e5092SDekel Peled return NULL; 2107369e5092SDekel Peled } 2108369e5092SDekel Peled ptr = MLX5_ADDR_OF(create_flow_hit_aso_in, in, hdr); 2109369e5092SDekel Peled MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode, 2110369e5092SDekel Peled MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 2111369e5092SDekel Peled MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type, 2112369e5092SDekel Peled MLX5_GENERAL_OBJ_TYPE_FLOW_HIT_ASO); 2113369e5092SDekel Peled ptr = MLX5_ADDR_OF(create_flow_hit_aso_in, in, flow_hit_aso); 2114369e5092SDekel Peled MLX5_SET(flow_hit_aso, ptr, access_pd, pd); 2115369e5092SDekel Peled flow_hit_aso_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 2116369e5092SDekel Peled out, sizeof(out)); 2117369e5092SDekel Peled if (!flow_hit_aso_obj->obj) { 2118369e5092SDekel Peled rte_errno = errno; 2119369e5092SDekel Peled DRV_LOG(ERR, "Failed to create FLOW_HIT_ASO obj using DevX."); 2120369e5092SDekel Peled mlx5_free(flow_hit_aso_obj); 2121369e5092SDekel Peled return NULL; 2122369e5092SDekel Peled } 2123369e5092SDekel Peled flow_hit_aso_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 2124369e5092SDekel Peled return flow_hit_aso_obj; 2125369e5092SDekel Peled } 21267ae7f458STal Shnaiderman 21277ae7f458STal Shnaiderman /* 21287ae7f458STal Shnaiderman * Create PD using DevX API. 21297ae7f458STal Shnaiderman * 21307ae7f458STal Shnaiderman * @param[in] ctx 21317ae7f458STal Shnaiderman * Context returned from mlx5 open_device() glue function. 21327ae7f458STal Shnaiderman * 21337ae7f458STal Shnaiderman * @return 21347ae7f458STal Shnaiderman * The DevX object created, NULL otherwise and rte_errno is set. 21357ae7f458STal Shnaiderman */ 21367ae7f458STal Shnaiderman struct mlx5_devx_obj * 21377ae7f458STal Shnaiderman mlx5_devx_cmd_alloc_pd(void *ctx) 21387ae7f458STal Shnaiderman { 21397ae7f458STal Shnaiderman struct mlx5_devx_obj *ppd = 21407ae7f458STal Shnaiderman mlx5_malloc(MLX5_MEM_ZERO, sizeof(*ppd), 0, SOCKET_ID_ANY); 21417ae7f458STal Shnaiderman u32 in[MLX5_ST_SZ_DW(alloc_pd_in)] = {0}; 21427ae7f458STal Shnaiderman u32 out[MLX5_ST_SZ_DW(alloc_pd_out)] = {0}; 21437ae7f458STal Shnaiderman 21447ae7f458STal Shnaiderman if (!ppd) { 21457ae7f458STal Shnaiderman DRV_LOG(ERR, "Failed to allocate PD data."); 21467ae7f458STal Shnaiderman rte_errno = ENOMEM; 21477ae7f458STal Shnaiderman return NULL; 21487ae7f458STal Shnaiderman } 21497ae7f458STal Shnaiderman MLX5_SET(alloc_pd_in, in, opcode, MLX5_CMD_OP_ALLOC_PD); 21507ae7f458STal Shnaiderman ppd->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), 21517ae7f458STal Shnaiderman out, sizeof(out)); 21527ae7f458STal Shnaiderman if (!ppd->obj) { 21537ae7f458STal Shnaiderman mlx5_free(ppd); 21547ae7f458STal Shnaiderman DRV_LOG(ERR, "Failed to allocate PD Obj using DevX."); 21557ae7f458STal Shnaiderman rte_errno = errno; 21567ae7f458STal Shnaiderman return NULL; 21577ae7f458STal Shnaiderman } 21587ae7f458STal Shnaiderman ppd->id = MLX5_GET(alloc_pd_out, out, pd); 21597ae7f458STal Shnaiderman return ppd; 21607ae7f458STal Shnaiderman } 21615be10a9dSShiri Kuzin 21625be10a9dSShiri Kuzin /** 21635be10a9dSShiri Kuzin * Create general object of type GENEVE TLV option using DevX API. 21645be10a9dSShiri Kuzin * 21655be10a9dSShiri Kuzin * @param[in] ctx 21665be10a9dSShiri Kuzin * Context returned from mlx5 open_device() glue function. 21675be10a9dSShiri Kuzin * @param [in] class 21685be10a9dSShiri Kuzin * TLV option variable value of class 21695be10a9dSShiri Kuzin * @param [in] type 21705be10a9dSShiri Kuzin * TLV option variable value of type 21715be10a9dSShiri Kuzin * @param [in] len 21725be10a9dSShiri Kuzin * TLV option variable value of len 21735be10a9dSShiri Kuzin * 21745be10a9dSShiri Kuzin * @return 21755be10a9dSShiri Kuzin * The DevX object created, NULL otherwise and rte_errno is set. 21765be10a9dSShiri Kuzin */ 21775be10a9dSShiri Kuzin struct mlx5_devx_obj * 21785be10a9dSShiri Kuzin mlx5_devx_cmd_create_geneve_tlv_option(void *ctx, 21795be10a9dSShiri Kuzin uint16_t class, uint8_t type, uint8_t len) 21805be10a9dSShiri Kuzin { 21815be10a9dSShiri Kuzin uint32_t in[MLX5_ST_SZ_DW(create_geneve_tlv_option_in)] = {0}; 21825be10a9dSShiri Kuzin uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0}; 21835be10a9dSShiri Kuzin struct mlx5_devx_obj *geneve_tlv_opt_obj = mlx5_malloc(MLX5_MEM_ZERO, 21845be10a9dSShiri Kuzin sizeof(*geneve_tlv_opt_obj), 21855be10a9dSShiri Kuzin 0, SOCKET_ID_ANY); 21865be10a9dSShiri Kuzin 21875be10a9dSShiri Kuzin if (!geneve_tlv_opt_obj) { 21885be10a9dSShiri Kuzin DRV_LOG(ERR, "Failed to allocate geneve tlv option object."); 21895be10a9dSShiri Kuzin rte_errno = ENOMEM; 21905be10a9dSShiri Kuzin return NULL; 21915be10a9dSShiri Kuzin } 21925be10a9dSShiri Kuzin void *hdr = MLX5_ADDR_OF(create_geneve_tlv_option_in, in, hdr); 21935be10a9dSShiri Kuzin void *opt = MLX5_ADDR_OF(create_geneve_tlv_option_in, in, 21945be10a9dSShiri Kuzin geneve_tlv_opt); 21955be10a9dSShiri Kuzin MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode, 21965be10a9dSShiri Kuzin MLX5_CMD_OP_CREATE_GENERAL_OBJECT); 21975be10a9dSShiri Kuzin MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type, 21985be10a9dSShiri Kuzin MLX5_OBJ_TYPE_GENEVE_TLV_OPT); 21995be10a9dSShiri Kuzin MLX5_SET(geneve_tlv_option, opt, option_class, 22005be10a9dSShiri Kuzin rte_be_to_cpu_16(class)); 22015be10a9dSShiri Kuzin MLX5_SET(geneve_tlv_option, opt, option_type, type); 22025be10a9dSShiri Kuzin MLX5_SET(geneve_tlv_option, opt, option_data_length, len); 22035be10a9dSShiri Kuzin geneve_tlv_opt_obj->obj = mlx5_glue->devx_obj_create(ctx, in, 22045be10a9dSShiri Kuzin sizeof(in), out, sizeof(out)); 22055be10a9dSShiri Kuzin if (!geneve_tlv_opt_obj->obj) { 22065be10a9dSShiri Kuzin rte_errno = errno; 22075be10a9dSShiri Kuzin DRV_LOG(ERR, "Failed to create Geneve tlv option " 22085be10a9dSShiri Kuzin "Obj using DevX."); 22095be10a9dSShiri Kuzin mlx5_free(geneve_tlv_opt_obj); 22105be10a9dSShiri Kuzin return NULL; 22115be10a9dSShiri Kuzin } 22125be10a9dSShiri Kuzin geneve_tlv_opt_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id); 22135be10a9dSShiri Kuzin return geneve_tlv_opt_obj; 22145be10a9dSShiri Kuzin } 22155be10a9dSShiri Kuzin 2216542689e9SMatan Azrad int 2217542689e9SMatan Azrad mlx5_devx_cmd_wq_query(void *wq, uint32_t *counter_set_id) 2218542689e9SMatan Azrad { 2219542689e9SMatan Azrad #ifdef HAVE_IBV_FLOW_DV_SUPPORT 2220542689e9SMatan Azrad uint32_t in[MLX5_ST_SZ_DW(query_rq_in)] = {0}; 2221542689e9SMatan Azrad uint32_t out[MLX5_ST_SZ_DW(query_rq_out)] = {0}; 2222542689e9SMatan Azrad int rc; 2223542689e9SMatan Azrad void *rq_ctx; 2224542689e9SMatan Azrad 2225542689e9SMatan Azrad MLX5_SET(query_rq_in, in, opcode, MLX5_CMD_OP_QUERY_RQ); 2226542689e9SMatan Azrad MLX5_SET(query_rq_in, in, rqn, ((struct ibv_wq *)wq)->wq_num); 2227542689e9SMatan Azrad rc = mlx5_glue->devx_wq_query(wq, in, sizeof(in), out, sizeof(out)); 2228542689e9SMatan Azrad if (rc) { 2229542689e9SMatan Azrad rte_errno = errno; 2230542689e9SMatan Azrad DRV_LOG(ERR, "Failed to query WQ counter set ID using DevX - " 2231542689e9SMatan Azrad "rc = %d, errno = %d.", rc, errno); 2232542689e9SMatan Azrad return -rc; 2233542689e9SMatan Azrad }; 2234542689e9SMatan Azrad rq_ctx = MLX5_ADDR_OF(query_rq_out, out, rq_context); 2235542689e9SMatan Azrad *counter_set_id = MLX5_GET(rqc, rq_ctx, counter_set_id); 2236542689e9SMatan Azrad return 0; 2237542689e9SMatan Azrad #else 2238542689e9SMatan Azrad (void)wq; 2239542689e9SMatan Azrad (void)counter_set_id; 2240542689e9SMatan Azrad return -ENOTSUP; 2241542689e9SMatan Azrad #endif 2242542689e9SMatan Azrad } 2243542689e9SMatan Azrad 2244750e48c7SMatan Azrad /* 2245750e48c7SMatan Azrad * Allocate queue counters via devx interface. 2246750e48c7SMatan Azrad * 2247750e48c7SMatan Azrad * @param[in] ctx 2248750e48c7SMatan Azrad * Context returned from mlx5 open_device() glue function. 2249750e48c7SMatan Azrad * 2250750e48c7SMatan Azrad * @return 2251750e48c7SMatan Azrad * Pointer to counter object on success, a NULL value otherwise and 2252750e48c7SMatan Azrad * rte_errno is set. 2253750e48c7SMatan Azrad */ 2254750e48c7SMatan Azrad struct mlx5_devx_obj * 2255750e48c7SMatan Azrad mlx5_devx_cmd_queue_counter_alloc(void *ctx) 2256750e48c7SMatan Azrad { 2257750e48c7SMatan Azrad struct mlx5_devx_obj *dcs = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*dcs), 0, 2258750e48c7SMatan Azrad SOCKET_ID_ANY); 2259750e48c7SMatan Azrad uint32_t in[MLX5_ST_SZ_DW(alloc_q_counter_in)] = {0}; 2260750e48c7SMatan Azrad uint32_t out[MLX5_ST_SZ_DW(alloc_q_counter_out)] = {0}; 2261750e48c7SMatan Azrad 2262750e48c7SMatan Azrad if (!dcs) { 2263750e48c7SMatan Azrad rte_errno = ENOMEM; 2264750e48c7SMatan Azrad return NULL; 2265750e48c7SMatan Azrad } 2266750e48c7SMatan Azrad MLX5_SET(alloc_q_counter_in, in, opcode, MLX5_CMD_OP_ALLOC_Q_COUNTER); 2267750e48c7SMatan Azrad dcs->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out, 2268750e48c7SMatan Azrad sizeof(out)); 2269750e48c7SMatan Azrad if (!dcs->obj) { 2270750e48c7SMatan Azrad DRV_LOG(DEBUG, "Can't allocate q counter set by DevX - error " 2271750e48c7SMatan Azrad "%d.", errno); 2272750e48c7SMatan Azrad rte_errno = errno; 2273750e48c7SMatan Azrad mlx5_free(dcs); 2274750e48c7SMatan Azrad return NULL; 2275750e48c7SMatan Azrad } 2276750e48c7SMatan Azrad dcs->id = MLX5_GET(alloc_q_counter_out, out, counter_set_id); 2277750e48c7SMatan Azrad return dcs; 2278750e48c7SMatan Azrad } 2279750e48c7SMatan Azrad 2280750e48c7SMatan Azrad /** 2281750e48c7SMatan Azrad * Query queue counters values. 2282750e48c7SMatan Azrad * 2283750e48c7SMatan Azrad * @param[in] dcs 2284750e48c7SMatan Azrad * devx object of the queue counter set. 2285750e48c7SMatan Azrad * @param[in] clear 2286750e48c7SMatan Azrad * Whether hardware should clear the counters after the query or not. 2287750e48c7SMatan Azrad * @param[out] out_of_buffers 2288750e48c7SMatan Azrad * Number of dropped occurred due to lack of WQE for the associated QPs/RQs. 2289750e48c7SMatan Azrad * 2290750e48c7SMatan Azrad * @return 2291750e48c7SMatan Azrad * 0 on success, a negative value otherwise. 2292750e48c7SMatan Azrad */ 2293750e48c7SMatan Azrad int 2294750e48c7SMatan Azrad mlx5_devx_cmd_queue_counter_query(struct mlx5_devx_obj *dcs, int clear, 2295750e48c7SMatan Azrad uint32_t *out_of_buffers) 2296750e48c7SMatan Azrad { 2297750e48c7SMatan Azrad uint32_t out[MLX5_ST_SZ_BYTES(query_q_counter_out)] = {0}; 2298750e48c7SMatan Azrad uint32_t in[MLX5_ST_SZ_DW(query_q_counter_in)] = {0}; 2299750e48c7SMatan Azrad int rc; 2300750e48c7SMatan Azrad 2301750e48c7SMatan Azrad MLX5_SET(query_q_counter_in, in, opcode, 2302750e48c7SMatan Azrad MLX5_CMD_OP_QUERY_Q_COUNTER); 2303750e48c7SMatan Azrad MLX5_SET(query_q_counter_in, in, op_mod, 0); 2304750e48c7SMatan Azrad MLX5_SET(query_q_counter_in, in, counter_set_id, dcs->id); 2305750e48c7SMatan Azrad MLX5_SET(query_q_counter_in, in, clear, !!clear); 2306750e48c7SMatan Azrad rc = mlx5_glue->devx_obj_query(dcs->obj, in, sizeof(in), out, 2307750e48c7SMatan Azrad sizeof(out)); 2308750e48c7SMatan Azrad if (rc) { 2309750e48c7SMatan Azrad DRV_LOG(ERR, "Failed to query devx q counter set - rc %d", rc); 2310750e48c7SMatan Azrad rte_errno = rc; 2311750e48c7SMatan Azrad return -rc; 2312750e48c7SMatan Azrad } 2313750e48c7SMatan Azrad *out_of_buffers = MLX5_GET(query_q_counter_out, out, out_of_buffer); 2314750e48c7SMatan Azrad return 0; 2315750e48c7SMatan Azrad } 2316